blob: 6cc6dfad4eab49477f610fab973377398964d0a6 [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
Igor Bregerfca0a342016-01-28 13:19:25 +000033 // The mask VT.
Guy Blank548e22a2017-05-19 12:35:15 +000034 ValueType KVT = !cast<ValueType>("v" # NumElts # "i1");
Simon Pilgrimb13961d2016-06-11 14:34:10 +000035
Adam Nemet5ed17da2014-08-21 19:50:07 +000036 // Suffix used in the instruction mnemonic.
37 string Suffix = suffix;
38
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000039 // VTName is a string name for vector VT. For vector types it will be
40 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
41 // It is a little bit complex for scalar types, where NumElts = 1.
42 // In this case we build v4f32 or v2f64
43 string VTName = "v" # !if (!eq (NumElts, 1),
44 !if (!eq (EltVT.Size, 32), 4,
45 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000046
Adam Nemet5ed17da2014-08-21 19:50:07 +000047 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000048 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000049
50 string EltTypeName = !cast<string>(EltVT);
51 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000052 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
53 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000054
55 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000057
58 // Size of RC in bits, e.g. 512 for VR512.
59 int Size = VT.Size;
60
61 // The corresponding memory operand, e.g. i512mem for VR512.
62 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000063 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
Ayman Musaf77219e2017-02-13 09:55:48 +000064 // FP scalar memory operand for intrinsics - ssmem/sdmem.
65 Operand IntScalarMemOp = !if (!eq (EltTypeName, "f32"), !cast<Operand>("ssmem"),
66 !if (!eq (EltTypeName, "f64"), !cast<Operand>("sdmem"), ?));
Robert Khasanov2ea081d2014-08-25 14:49:34 +000067
68 // Load patterns
69 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
70 // due to load promotion during legalization
71 PatFrag LdFrag = !cast<PatFrag>("load" #
72 !if (!eq (TypeVariantName, "i"),
73 !if (!eq (Size, 128), "v2i64",
74 !if (!eq (Size, 256), "v4i64",
Craig Toppera78b7682016-08-11 06:04:07 +000075 !if (!eq (Size, 512), "v8i64",
76 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000077
78 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
Craig Toppera78b7682016-08-11 06:04:07 +000079 !if (!eq (TypeVariantName, "i"),
80 !if (!eq (Size, 128), "v2i64",
81 !if (!eq (Size, 256), "v4i64",
82 !if (!eq (Size, 512), "v8i64",
83 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000084
Robert Khasanov2ea081d2014-08-25 14:49:34 +000085 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000086
Craig Topperd9fe6642017-02-21 04:26:10 +000087 ComplexPattern ScalarIntMemCPat = !if (!eq (EltTypeName, "f32"),
88 !cast<ComplexPattern>("sse_load_f32"),
89 !if (!eq (EltTypeName, "f64"),
90 !cast<ComplexPattern>("sse_load_f64"),
91 ?));
92
Adam Nemet5ed17da2014-08-21 19:50:07 +000093 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000094 // Note: For EltSize < 32, FloatVT is illegal and TableGen
95 // fails to compile, so we choose FloatVT = VT
96 ValueType FloatVT = !cast<ValueType>(
97 !if (!eq (!srl(EltSize,5),0),
98 VTName,
99 !if (!eq(TypeVariantName, "i"),
100 "v" # NumElts # "f" # EltSize,
101 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000102
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000103 ValueType IntVT = !cast<ValueType>(
104 !if (!eq (!srl(EltSize,5),0),
105 VTName,
106 !if (!eq(TypeVariantName, "f"),
107 "v" # NumElts # "i" # EltSize,
108 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000109 // The string to specify embedded broadcast in assembly.
110 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000111
Adam Nemet449b3f02014-10-15 23:42:09 +0000112 // 8-bit compressed displacement tuple/subvector format. This is only
113 // defined for NumElts <= 8.
114 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
115 !cast<CD8VForm>("CD8VT" # NumElts), ?);
116
Adam Nemet55536c62014-09-25 23:48:45 +0000117 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
118 !if (!eq (Size, 256), sub_ymm, ?));
119
120 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
121 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
122 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000123
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000124 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
125
Craig Topperabe80cc2016-08-28 06:06:28 +0000126 // A vector tye of the same width with element type i64. This is used to
127 // create patterns for logic ops.
128 ValueType i64VT = !cast<ValueType>("v" # !srl(Size, 6) # "i64");
129
Adam Nemet09377232014-10-08 23:25:31 +0000130 // A vector type of the same width with element type i32. This is used to
131 // create the canonical constant zero node ImmAllZerosV.
132 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
133 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000134
135 string ZSuffix = !if (!eq (Size, 128), "Z128",
136 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000137}
138
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000139def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
140def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000141def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
142def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000143def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
144def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000145
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000146// "x" in v32i8x_info means RC = VR256X
147def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
148def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
149def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
150def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000151def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
152def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000153
154def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
155def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
156def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
157def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000158def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
159def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000160
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000161// We map scalar types to the smallest (128-bit) vector type
162// with the appropriate element type. This allows to use the same masking logic.
Asaf Badouh2744d212015-09-20 14:31:19 +0000163def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">;
164def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000165def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
166def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
167
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000168class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
169 X86VectorVTInfo i128> {
170 X86VectorVTInfo info512 = i512;
171 X86VectorVTInfo info256 = i256;
172 X86VectorVTInfo info128 = i128;
173}
174
175def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
176 v16i8x_info>;
177def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
178 v8i16x_info>;
179def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
180 v4i32x_info>;
181def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
182 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000183def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
184 v4f32x_info>;
185def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
186 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000187
Ayman Musa721d97f2017-06-27 12:08:37 +0000188class X86KVectorVTInfo<RegisterClass _krc, RegisterClass _krcwm,
189 ValueType _vt> {
190 RegisterClass KRC = _krc;
191 RegisterClass KRCWM = _krcwm;
192 ValueType KVT = _vt;
193}
194
Michael Zuckerman9e588312017-10-31 10:00:19 +0000195def v1i1_info : X86KVectorVTInfo<VK1, VK1WM, v1i1>;
Ayman Musa721d97f2017-06-27 12:08:37 +0000196def v2i1_info : X86KVectorVTInfo<VK2, VK2WM, v2i1>;
197def v4i1_info : X86KVectorVTInfo<VK4, VK4WM, v4i1>;
198def v8i1_info : X86KVectorVTInfo<VK8, VK8WM, v8i1>;
199def v16i1_info : X86KVectorVTInfo<VK16, VK16WM, v16i1>;
200def v32i1_info : X86KVectorVTInfo<VK32, VK32WM, v32i1>;
201def v64i1_info : X86KVectorVTInfo<VK64, VK64WM, v64i1>;
202
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000203// This multiclass generates the masking variants from the non-masking
204// variant. It only provides the assembly pieces for the masking variants.
205// It assumes custom ISel patterns for masking which can be provided as
206// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000207multiclass AVX512_maskable_custom<bits<8> O, Format F,
208 dag Outs,
209 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
210 string OpcodeStr,
211 string AttSrcAsm, string IntelSrcAsm,
212 list<dag> Pattern,
213 list<dag> MaskingPattern,
214 list<dag> ZeroMaskingPattern,
215 string MaskingConstraint = "",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000216 bit IsCommutable = 0,
217 bit IsKCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000218 let isCommutable = IsCommutable in
219 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000220 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
Craig Topper9d2cab72016-01-11 01:03:40 +0000221 "$dst, "#IntelSrcAsm#"}",
Simon Pilgrim0e456342018-04-12 20:47:34 +0000222 Pattern>;
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000223
224 // Prefer over VMOV*rrk Pat<>
Craig Topper63801df2017-02-19 21:44:35 +0000225 let isCommutable = IsKCommutable in
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000226 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000227 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
228 "$dst {${mask}}, "#IntelSrcAsm#"}",
Simon Pilgrim0e456342018-04-12 20:47:34 +0000229 MaskingPattern>,
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000230 EVEX_K {
231 // In case of the 3src subclass this is overridden with a let.
232 string Constraints = MaskingConstraint;
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000233 }
234
235 // Zero mask does not add any restrictions to commute operands transformation.
236 // So, it is Ok to use IsCommutable instead of IsKCommutable.
Craig Topper63801df2017-02-19 21:44:35 +0000237 let isCommutable = IsCommutable in // Prefer over VMOV*rrkz Pat<>
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000238 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000239 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
240 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Simon Pilgrim0e456342018-04-12 20:47:34 +0000241 ZeroMaskingPattern>,
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000242 EVEX_KZ;
243}
244
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000245
Adam Nemet34801422014-10-08 23:25:39 +0000246// Common base class of AVX512_maskable and AVX512_maskable_3src.
247multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
248 dag Outs,
249 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
250 string OpcodeStr,
251 string AttSrcAsm, string IntelSrcAsm,
252 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000253 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000254 string MaskingConstraint = "",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000255 bit IsCommutable = 0,
256 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000257 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
258 AttSrcAsm, IntelSrcAsm,
259 [(set _.RC:$dst, RHS)],
260 [(set _.RC:$dst, MaskingRHS)],
261 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000262 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Simon Pilgrim0e456342018-04-12 20:47:34 +0000263 MaskingConstraint, IsCommutable,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000264 IsKCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000265
Adam Nemet2e91ee52014-08-14 17:13:19 +0000266// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000267// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000268// perserved vector elements come from a new dummy input operand tied to $dst.
Craig Topper3a622a12017-08-17 15:40:25 +0000269// This version uses a separate dag for non-masking and masking.
270multiclass AVX512_maskable_split<bits<8> O, Format F, X86VectorVTInfo _,
271 dag Outs, dag Ins, string OpcodeStr,
272 string AttSrcAsm, string IntelSrcAsm,
273 dag RHS, dag MaskRHS,
Craig Topper3a622a12017-08-17 15:40:25 +0000274 bit IsCommutable = 0, bit IsKCommutable = 0,
275 SDNode Select = vselect> :
276 AVX512_maskable_custom<O, F, Outs, Ins,
277 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
278 !con((ins _.KRCWM:$mask), Ins),
279 OpcodeStr, AttSrcAsm, IntelSrcAsm,
280 [(set _.RC:$dst, RHS)],
281 [(set _.RC:$dst,
282 (Select _.KRCWM:$mask, MaskRHS, _.RC:$src0))],
283 [(set _.RC:$dst,
284 (Select _.KRCWM:$mask, MaskRHS, _.ImmAllZerosV))],
Simon Pilgrim0e456342018-04-12 20:47:34 +0000285 "$src0 = $dst", IsCommutable, IsKCommutable>;
Craig Topper3a622a12017-08-17 15:40:25 +0000286
287// This multiclass generates the unconditional/non-masking, the masking and
288// the zero-masking variant of the vector instruction. In the masking case, the
289// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000290multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
291 dag Outs, dag Ins, string OpcodeStr,
292 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000293 dag RHS,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000294 bit IsCommutable = 0, bit IsKCommutable = 0,
295 SDNode Select = vselect> :
Adam Nemet34801422014-10-08 23:25:39 +0000296 AVX512_maskable_common<O, F, _, Outs, Ins,
297 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
298 !con((ins _.KRCWM:$mask), Ins),
299 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000300 (Select _.KRCWM:$mask, RHS, _.RC:$src0),
Simon Pilgrim07dc6d62017-12-06 13:14:44 +0000301 Select, "$src0 = $dst", IsCommutable, IsKCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000302
303// This multiclass generates the unconditional/non-masking, the masking and
304// the zero-masking variant of the scalar instruction.
305multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
306 dag Outs, dag Ins, string OpcodeStr,
307 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000308 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000309 bit IsCommutable = 0> :
Craig Topper1aa49ca2017-09-01 07:58:14 +0000310 AVX512_maskable<O, F, _, Outs, Ins, OpcodeStr, AttSrcAsm, IntelSrcAsm,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000311 RHS, IsCommutable, 0, X86selects>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000312
Adam Nemet34801422014-10-08 23:25:39 +0000313// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000314// ($src1) is already tied to $dst so we just use that for the preserved
315// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
316// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000317multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
318 dag Outs, dag NonTiedIns, string OpcodeStr,
319 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000320 dag RHS,
Simon Pilgrim6a009702017-11-29 17:21:15 +0000321 bit IsCommutable = 0,
Craig Topper1aa49ca2017-09-01 07:58:14 +0000322 bit IsKCommutable = 0,
Craig Topperb16598d2017-09-01 07:58:16 +0000323 SDNode Select = vselect,
324 bit MaskOnly = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000325 AVX512_maskable_common<O, F, _, Outs,
326 !con((ins _.RC:$src1), NonTiedIns),
327 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
328 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
Craig Topperb16598d2017-09-01 07:58:16 +0000329 OpcodeStr, AttSrcAsm, IntelSrcAsm,
330 !if(MaskOnly, (null_frag), RHS),
Simon Pilgrim0e456342018-04-12 20:47:34 +0000331 (Select _.KRCWM:$mask, RHS, _.RC:$src1),
Simon Pilgrim07dc6d62017-12-06 13:14:44 +0000332 Select, "", IsCommutable, IsKCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000333
Craig Topper26bc8482018-05-28 05:37:25 +0000334// Similar to AVX512_maskable_3src but in this case the input VT for the tied
335// operand differs from the output VT. This requires a bitconvert on
336// the preserved vector going into the vselect.
Craig Topperdcfcfdb2018-05-28 19:33:11 +0000337// NOTE: The unmasked pattern is disabled.
Craig Topper26bc8482018-05-28 05:37:25 +0000338multiclass AVX512_maskable_3src_cast<bits<8> O, Format F, X86VectorVTInfo OutVT,
339 X86VectorVTInfo InVT,
340 dag Outs, dag NonTiedIns, string OpcodeStr,
341 string AttSrcAsm, string IntelSrcAsm,
342 dag RHS, bit IsCommutable = 0> :
343 AVX512_maskable_common<O, F, OutVT, Outs,
344 !con((ins InVT.RC:$src1), NonTiedIns),
345 !con((ins InVT.RC:$src1, InVT.KRCWM:$mask), NonTiedIns),
346 !con((ins InVT.RC:$src1, InVT.KRCWM:$mask), NonTiedIns),
Craig Topperdcfcfdb2018-05-28 19:33:11 +0000347 OpcodeStr, AttSrcAsm, IntelSrcAsm, (null_frag),
Craig Topper26bc8482018-05-28 05:37:25 +0000348 (vselect InVT.KRCWM:$mask, RHS,
349 (bitconvert InVT.RC:$src1)),
350 vselect, "", IsCommutable>;
351
Igor Breger15820b02015-07-01 13:24:28 +0000352multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _,
353 dag Outs, dag NonTiedIns, string OpcodeStr,
354 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000355 dag RHS,
Simon Pilgrim6a009702017-11-29 17:21:15 +0000356 bit IsCommutable = 0,
Craig Topperb16598d2017-09-01 07:58:16 +0000357 bit IsKCommutable = 0,
358 bit MaskOnly = 0> :
Craig Topper1aa49ca2017-09-01 07:58:14 +0000359 AVX512_maskable_3src<O, F, _, Outs, NonTiedIns, OpcodeStr, AttSrcAsm,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000360 IntelSrcAsm, RHS, IsCommutable, IsKCommutable,
Craig Topperb16598d2017-09-01 07:58:16 +0000361 X86selects, MaskOnly>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000362
Adam Nemet34801422014-10-08 23:25:39 +0000363multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
364 dag Outs, dag Ins,
365 string OpcodeStr,
366 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000367 list<dag> Pattern> :
Adam Nemet34801422014-10-08 23:25:39 +0000368 AVX512_maskable_custom<O, F, Outs, Ins,
369 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
370 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000371 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Simon Pilgrim0e456342018-04-12 20:47:34 +0000372 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000373
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000374
375// Instruction with mask that puts result in mask register,
376// like "compare" and "vptest"
377multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
378 dag Outs,
379 dag Ins, dag MaskingIns,
380 string OpcodeStr,
381 string AttSrcAsm, string IntelSrcAsm,
382 list<dag> Pattern,
Craig Topper225da2c2016-08-27 05:22:15 +0000383 list<dag> MaskingPattern,
384 bit IsCommutable = 0> {
385 let isCommutable = IsCommutable in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000386 def NAME: AVX512<O, F, Outs, Ins,
Craig Topper156622a2016-01-11 00:44:56 +0000387 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
388 "$dst, "#IntelSrcAsm#"}",
Simon Pilgrim0e456342018-04-12 20:47:34 +0000389 Pattern>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000390
391 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Craig Topper156622a2016-01-11 00:44:56 +0000392 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
393 "$dst {${mask}}, "#IntelSrcAsm#"}",
Simon Pilgrim0e456342018-04-12 20:47:34 +0000394 MaskingPattern>, EVEX_K;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000395}
396
397multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
398 dag Outs,
399 dag Ins, dag MaskingIns,
400 string OpcodeStr,
401 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000402 dag RHS, dag MaskingRHS,
403 bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000404 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
405 AttSrcAsm, IntelSrcAsm,
406 [(set _.KRC:$dst, RHS)],
Simon Pilgrim0e456342018-04-12 20:47:34 +0000407 [(set _.KRC:$dst, MaskingRHS)], IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000408
409multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
410 dag Outs, dag Ins, string OpcodeStr,
411 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000412 dag RHS, bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000413 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
414 !con((ins _.KRCWM:$mask), Ins),
415 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000416 (and _.KRCWM:$mask, RHS), IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000417
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000418multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
419 dag Outs, dag Ins, string OpcodeStr,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000420 string AttSrcAsm, string IntelSrcAsm> :
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000421 AVX512_maskable_custom_cmp<O, F, Outs,
422 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000423 AttSrcAsm, IntelSrcAsm, [], []>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000424
Craig Topperabe80cc2016-08-28 06:06:28 +0000425// This multiclass generates the unconditional/non-masking, the masking and
426// the zero-masking variant of the vector instruction. In the masking case, the
427// perserved vector elements come from a new dummy input operand tied to $dst.
428multiclass AVX512_maskable_logic<bits<8> O, Format F, X86VectorVTInfo _,
429 dag Outs, dag Ins, string OpcodeStr,
430 string AttSrcAsm, string IntelSrcAsm,
431 dag RHS, dag MaskedRHS,
Craig Topperabe80cc2016-08-28 06:06:28 +0000432 bit IsCommutable = 0, SDNode Select = vselect> :
433 AVX512_maskable_custom<O, F, Outs, Ins,
434 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
435 !con((ins _.KRCWM:$mask), Ins),
436 OpcodeStr, AttSrcAsm, IntelSrcAsm,
437 [(set _.RC:$dst, RHS)],
438 [(set _.RC:$dst,
439 (Select _.KRCWM:$mask, MaskedRHS, _.RC:$src0))],
440 [(set _.RC:$dst,
441 (Select _.KRCWM:$mask, MaskedRHS,
442 _.ImmAllZerosV))],
Simon Pilgrim0e456342018-04-12 20:47:34 +0000443 "$src0 = $dst", IsCommutable>;
Craig Topperabe80cc2016-08-28 06:06:28 +0000444
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000445
Craig Topper9d9251b2016-05-08 20:10:20 +0000446// Alias instruction that maps zero vector to pxor / xorp* for AVX-512.
447// This is expanded by ExpandPostRAPseudos to an xorps / vxorps, and then
Marina Yatsina6fc2aaa2018-01-22 10:05:23 +0000448// swizzled by ExecutionDomainFix to pxor.
Craig Topper9d9251b2016-05-08 20:10:20 +0000449// We set canFoldAsLoad because this can be converted to a constant-pool
450// load of an all-zeros value if folding it would be beneficial.
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000451let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000452 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000453def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
Craig Topper9d9251b2016-05-08 20:10:20 +0000454 [(set VR512:$dst, (v16i32 immAllZerosV))]>;
Craig Topper516e14c2016-07-11 05:36:48 +0000455def AVX512_512_SETALLONES : I<0, Pseudo, (outs VR512:$dst), (ins), "",
456 [(set VR512:$dst, (v16i32 immAllOnesV))]>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000457}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000458
Craig Topper6393afc2017-01-09 02:44:34 +0000459// Alias instructions that allow VPTERNLOG to be used with a mask to create
460// a mix of all ones and all zeros elements. This is done this way to force
461// the same register to be used as input for all three sources.
Simon Pilgrim26f106f2017-12-08 15:17:32 +0000462let isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteVecALU] in {
Craig Topper6393afc2017-01-09 02:44:34 +0000463def AVX512_512_SEXT_MASK_32 : I<0, Pseudo, (outs VR512:$dst),
464 (ins VK16WM:$mask), "",
465 [(set VR512:$dst, (vselect (v16i1 VK16WM:$mask),
466 (v16i32 immAllOnesV),
467 (v16i32 immAllZerosV)))]>;
468def AVX512_512_SEXT_MASK_64 : I<0, Pseudo, (outs VR512:$dst),
469 (ins VK8WM:$mask), "",
470 [(set VR512:$dst, (vselect (v8i1 VK8WM:$mask),
471 (bc_v8i64 (v16i32 immAllOnesV)),
472 (bc_v8i64 (v16i32 immAllZerosV))))]>;
473}
474
Craig Toppere5ce84a2016-05-08 21:33:53 +0000475let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper09b7e0f2017-01-14 07:29:24 +0000476 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Craig Toppere5ce84a2016-05-08 21:33:53 +0000477def AVX512_128_SET0 : I<0, Pseudo, (outs VR128X:$dst), (ins), "",
478 [(set VR128X:$dst, (v4i32 immAllZerosV))]>;
479def AVX512_256_SET0 : I<0, Pseudo, (outs VR256X:$dst), (ins), "",
480 [(set VR256X:$dst, (v8i32 immAllZerosV))]>;
481}
482
Craig Topperadd9cc62016-12-18 06:23:14 +0000483// Alias instructions that map fld0 to xorps for sse or vxorps for avx.
484// This is expanded by ExpandPostRAPseudos.
485let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper09b7e0f2017-01-14 07:29:24 +0000486 isPseudo = 1, SchedRW = [WriteZero], Predicates = [HasAVX512] in {
Craig Topperadd9cc62016-12-18 06:23:14 +0000487 def AVX512_FsFLD0SS : I<0, Pseudo, (outs FR32X:$dst), (ins), "",
488 [(set FR32X:$dst, fp32imm0)]>;
489 def AVX512_FsFLD0SD : I<0, Pseudo, (outs FR64X:$dst), (ins), "",
490 [(set FR64X:$dst, fpimm0)]>;
491}
492
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000493//===----------------------------------------------------------------------===//
494// AVX-512 - VECTOR INSERT
495//
Craig Topper3a622a12017-08-17 15:40:25 +0000496
497// Supports two different pattern operators for mask and unmasked ops. Allows
498// null_frag to be passed for one.
499multiclass vinsert_for_size_split<int Opcode, X86VectorVTInfo From,
500 X86VectorVTInfo To,
501 SDPatternOperator vinsert_insert,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000502 SDPatternOperator vinsert_for_mask,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000503 X86FoldableSchedWrite sched> {
Craig Topperc228d792017-09-05 05:49:44 +0000504 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Craig Topper3a622a12017-08-17 15:40:25 +0000505 defm rr : AVX512_maskable_split<Opcode, MRMSrcReg, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000506 (ins To.RC:$src1, From.RC:$src2, u8imm:$src3),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000507 "vinsert" # From.EltTypeName # "x" # From.NumElts,
508 "$src3, $src2, $src1", "$src1, $src2, $src3",
509 (vinsert_insert:$src3 (To.VT To.RC:$src1),
510 (From.VT From.RC:$src2),
Craig Topper3a622a12017-08-17 15:40:25 +0000511 (iPTR imm)),
512 (vinsert_for_mask:$src3 (To.VT To.RC:$src1),
513 (From.VT From.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +0000514 (iPTR imm))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000515 AVX512AIi8Base, EVEX_4V, Sched<[sched]>;
Craig Topperc228d792017-09-05 05:49:44 +0000516 let mayLoad = 1 in
Craig Topper3a622a12017-08-17 15:40:25 +0000517 defm rm : AVX512_maskable_split<Opcode, MRMSrcMem, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000518 (ins To.RC:$src1, From.MemOp:$src2, u8imm:$src3),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000519 "vinsert" # From.EltTypeName # "x" # From.NumElts,
520 "$src3, $src2, $src1", "$src1, $src2, $src3",
521 (vinsert_insert:$src3 (To.VT To.RC:$src1),
522 (From.VT (bitconvert (From.LdFrag addr:$src2))),
Craig Topper3a622a12017-08-17 15:40:25 +0000523 (iPTR imm)),
524 (vinsert_for_mask:$src3 (To.VT To.RC:$src1),
525 (From.VT (bitconvert (From.LdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +0000526 (iPTR imm))>, AVX512AIi8Base, EVEX_4V,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000527 EVEX_CD8<From.EltSize, From.CD8TupleForm>,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000528 Sched<[sched.Folded, ReadAfterLd]>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000529 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000530}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000531
Craig Topper3a622a12017-08-17 15:40:25 +0000532// Passes the same pattern operator for masked and unmasked ops.
533multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From,
534 X86VectorVTInfo To,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000535 SDPatternOperator vinsert_insert,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000536 X86FoldableSchedWrite sched> :
537 vinsert_for_size_split<Opcode, From, To, vinsert_insert, vinsert_insert, sched>;
Craig Topper3a622a12017-08-17 15:40:25 +0000538
Igor Breger0ede3cb2015-09-20 06:52:42 +0000539multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From,
540 X86VectorVTInfo To, PatFrag vinsert_insert,
541 SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> {
542 let Predicates = p in {
Adam Nemet4285c1f2014-10-15 23:42:17 +0000543 def : Pat<(vinsert_insert:$ins
Igor Breger0ede3cb2015-09-20 06:52:42 +0000544 (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)),
545 (To.VT (!cast<Instruction>(InstrStr#"rr")
546 To.RC:$src1, From.RC:$src2,
547 (INSERT_get_vinsert_imm To.RC:$ins)))>;
548
549 def : Pat<(vinsert_insert:$ins
550 (To.VT To.RC:$src1),
551 (From.VT (bitconvert (From.LdFrag addr:$src2))),
552 (iPTR imm)),
553 (To.VT (!cast<Instruction>(InstrStr#"rm")
554 To.RC:$src1, addr:$src2,
555 (INSERT_get_vinsert_imm To.RC:$ins)))>;
556 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000557}
558
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000559multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000560 ValueType EltVT64, int Opcode256,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000561 X86FoldableSchedWrite sched> {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000562
563 let Predicates = [HasVLX] in
564 defm NAME # "32x4Z256" : vinsert_for_size<Opcode128,
565 X86VectorVTInfo< 4, EltVT32, VR128X>,
566 X86VectorVTInfo< 8, EltVT32, VR256X>,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000567 vinsert128_insert, sched>, EVEX_V256;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000568
569 defm NAME # "32x4Z" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000570 X86VectorVTInfo< 4, EltVT32, VR128X>,
571 X86VectorVTInfo<16, EltVT32, VR512>,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000572 vinsert128_insert, sched>, EVEX_V512;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000573
574 defm NAME # "64x4Z" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000575 X86VectorVTInfo< 4, EltVT64, VR256X>,
576 X86VectorVTInfo< 8, EltVT64, VR512>,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000577 vinsert256_insert, sched>, VEX_W, EVEX_V512;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000578
Craig Topper3a622a12017-08-17 15:40:25 +0000579 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger0ede3cb2015-09-20 06:52:42 +0000580 let Predicates = [HasVLX, HasDQI] in
Craig Topper3a622a12017-08-17 15:40:25 +0000581 defm NAME # "64x2Z256" : vinsert_for_size_split<Opcode128,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000582 X86VectorVTInfo< 2, EltVT64, VR128X>,
583 X86VectorVTInfo< 4, EltVT64, VR256X>,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000584 null_frag, vinsert128_insert, sched>,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000585 VEX_W, EVEX_V256;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000586
Craig Topper3a622a12017-08-17 15:40:25 +0000587 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger0ede3cb2015-09-20 06:52:42 +0000588 let Predicates = [HasDQI] in {
Craig Topper3a622a12017-08-17 15:40:25 +0000589 defm NAME # "64x2Z" : vinsert_for_size_split<Opcode128,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000590 X86VectorVTInfo< 2, EltVT64, VR128X>,
591 X86VectorVTInfo< 8, EltVT64, VR512>,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000592 null_frag, vinsert128_insert, sched>,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000593 VEX_W, EVEX_V512;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000594
Craig Topper3a622a12017-08-17 15:40:25 +0000595 defm NAME # "32x8Z" : vinsert_for_size_split<Opcode256,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000596 X86VectorVTInfo< 8, EltVT32, VR256X>,
597 X86VectorVTInfo<16, EltVT32, VR512>,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000598 null_frag, vinsert256_insert, sched>,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000599 EVEX_V512;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000600 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000601}
602
Simon Pilgrim21e89792018-04-13 14:36:59 +0000603// FIXME: Is there a better scheduler class for VINSERTF/VINSERTI?
604defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a, WriteFShuffle256>;
605defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a, WriteShuffle256>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000606
Igor Breger0ede3cb2015-09-20 06:52:42 +0000607// Codegen pattern with the alternative types,
Craig Topper3a622a12017-08-17 15:40:25 +0000608// Even with AVX512DQ we'll still use these for unmasked operations.
Igor Breger0ede3cb2015-09-20 06:52:42 +0000609defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000610 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000611defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000612 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000613
614defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000615 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000616defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000617 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000618
619defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000620 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000621defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000622 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000623
624// Codegen pattern with the alternative types insert VEC128 into VEC256
625defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
626 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
627defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
628 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
629// Codegen pattern with the alternative types insert VEC128 into VEC512
630defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
631 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
632defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
633 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
634// Codegen pattern with the alternative types insert VEC256 into VEC512
635defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
636 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
637defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
638 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
639
Craig Topperf7a19db2017-10-08 01:33:40 +0000640
641multiclass vinsert_for_mask_cast<string InstrStr, X86VectorVTInfo From,
642 X86VectorVTInfo To, X86VectorVTInfo Cast,
643 PatFrag vinsert_insert,
644 SDNodeXForm INSERT_get_vinsert_imm,
645 list<Predicate> p> {
646let Predicates = p in {
647 def : Pat<(Cast.VT
648 (vselect Cast.KRCWM:$mask,
649 (bitconvert
650 (vinsert_insert:$ins (To.VT To.RC:$src1),
651 (From.VT From.RC:$src2),
652 (iPTR imm))),
653 Cast.RC:$src0)),
654 (!cast<Instruction>(InstrStr#"rrk")
655 Cast.RC:$src0, Cast.KRCWM:$mask, To.RC:$src1, From.RC:$src2,
656 (INSERT_get_vinsert_imm To.RC:$ins))>;
657 def : Pat<(Cast.VT
658 (vselect Cast.KRCWM:$mask,
659 (bitconvert
660 (vinsert_insert:$ins (To.VT To.RC:$src1),
661 (From.VT
662 (bitconvert
663 (From.LdFrag addr:$src2))),
664 (iPTR imm))),
665 Cast.RC:$src0)),
666 (!cast<Instruction>(InstrStr#"rmk")
667 Cast.RC:$src0, Cast.KRCWM:$mask, To.RC:$src1, addr:$src2,
668 (INSERT_get_vinsert_imm To.RC:$ins))>;
669
670 def : Pat<(Cast.VT
671 (vselect Cast.KRCWM:$mask,
672 (bitconvert
673 (vinsert_insert:$ins (To.VT To.RC:$src1),
674 (From.VT From.RC:$src2),
675 (iPTR imm))),
676 Cast.ImmAllZerosV)),
677 (!cast<Instruction>(InstrStr#"rrkz")
678 Cast.KRCWM:$mask, To.RC:$src1, From.RC:$src2,
679 (INSERT_get_vinsert_imm To.RC:$ins))>;
680 def : Pat<(Cast.VT
681 (vselect Cast.KRCWM:$mask,
682 (bitconvert
683 (vinsert_insert:$ins (To.VT To.RC:$src1),
684 (From.VT
685 (bitconvert
686 (From.LdFrag addr:$src2))),
687 (iPTR imm))),
688 Cast.ImmAllZerosV)),
689 (!cast<Instruction>(InstrStr#"rmkz")
690 Cast.KRCWM:$mask, To.RC:$src1, addr:$src2,
691 (INSERT_get_vinsert_imm To.RC:$ins))>;
692}
693}
694
695defm : vinsert_for_mask_cast<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
696 v8f32x_info, vinsert128_insert,
697 INSERT_get_vinsert128_imm, [HasVLX]>;
698defm : vinsert_for_mask_cast<"VINSERTF64x2Z256", v4f32x_info, v8f32x_info,
699 v4f64x_info, vinsert128_insert,
700 INSERT_get_vinsert128_imm, [HasDQI, HasVLX]>;
701
702defm : vinsert_for_mask_cast<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
703 v8i32x_info, vinsert128_insert,
704 INSERT_get_vinsert128_imm, [HasVLX]>;
705defm : vinsert_for_mask_cast<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
706 v8i32x_info, vinsert128_insert,
707 INSERT_get_vinsert128_imm, [HasVLX]>;
708defm : vinsert_for_mask_cast<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
709 v8i32x_info, vinsert128_insert,
710 INSERT_get_vinsert128_imm, [HasVLX]>;
711defm : vinsert_for_mask_cast<"VINSERTF64x2Z256", v4i32x_info, v8i32x_info,
712 v4i64x_info, vinsert128_insert,
713 INSERT_get_vinsert128_imm, [HasDQI, HasVLX]>;
714defm : vinsert_for_mask_cast<"VINSERTF64x2Z256", v8i16x_info, v16i16x_info,
715 v4i64x_info, vinsert128_insert,
716 INSERT_get_vinsert128_imm, [HasDQI, HasVLX]>;
717defm : vinsert_for_mask_cast<"VINSERTF64x2Z256", v16i8x_info, v32i8x_info,
718 v4i64x_info, vinsert128_insert,
719 INSERT_get_vinsert128_imm, [HasDQI, HasVLX]>;
720
721defm : vinsert_for_mask_cast<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
722 v16f32_info, vinsert128_insert,
723 INSERT_get_vinsert128_imm, [HasAVX512]>;
724defm : vinsert_for_mask_cast<"VINSERTF64x2Z", v4f32x_info, v16f32_info,
725 v8f64_info, vinsert128_insert,
726 INSERT_get_vinsert128_imm, [HasDQI]>;
727
728defm : vinsert_for_mask_cast<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
729 v16i32_info, vinsert128_insert,
730 INSERT_get_vinsert128_imm, [HasAVX512]>;
731defm : vinsert_for_mask_cast<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
732 v16i32_info, vinsert128_insert,
733 INSERT_get_vinsert128_imm, [HasAVX512]>;
734defm : vinsert_for_mask_cast<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
735 v16i32_info, vinsert128_insert,
736 INSERT_get_vinsert128_imm, [HasAVX512]>;
737defm : vinsert_for_mask_cast<"VINSERTI64x2Z", v4i32x_info, v16i32_info,
738 v8i64_info, vinsert128_insert,
739 INSERT_get_vinsert128_imm, [HasDQI]>;
740defm : vinsert_for_mask_cast<"VINSERTI64x2Z", v8i16x_info, v32i16_info,
741 v8i64_info, vinsert128_insert,
742 INSERT_get_vinsert128_imm, [HasDQI]>;
743defm : vinsert_for_mask_cast<"VINSERTI64x2Z", v16i8x_info, v64i8_info,
744 v8i64_info, vinsert128_insert,
745 INSERT_get_vinsert128_imm, [HasDQI]>;
746
747defm : vinsert_for_mask_cast<"VINSERTF32x8Z", v4f64x_info, v8f64_info,
748 v16f32_info, vinsert256_insert,
749 INSERT_get_vinsert256_imm, [HasDQI]>;
750defm : vinsert_for_mask_cast<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
751 v8f64_info, vinsert256_insert,
752 INSERT_get_vinsert256_imm, [HasAVX512]>;
753
754defm : vinsert_for_mask_cast<"VINSERTI32x8Z", v4i64x_info, v8i64_info,
755 v16i32_info, vinsert256_insert,
756 INSERT_get_vinsert256_imm, [HasDQI]>;
757defm : vinsert_for_mask_cast<"VINSERTI32x8Z", v16i16x_info, v32i16_info,
758 v16i32_info, vinsert256_insert,
759 INSERT_get_vinsert256_imm, [HasDQI]>;
760defm : vinsert_for_mask_cast<"VINSERTI32x8Z", v32i8x_info, v64i8_info,
761 v16i32_info, vinsert256_insert,
762 INSERT_get_vinsert256_imm, [HasDQI]>;
763defm : vinsert_for_mask_cast<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
764 v8i64_info, vinsert256_insert,
765 INSERT_get_vinsert256_imm, [HasAVX512]>;
766defm : vinsert_for_mask_cast<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
767 v8i64_info, vinsert256_insert,
768 INSERT_get_vinsert256_imm, [HasAVX512]>;
769defm : vinsert_for_mask_cast<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
770 v8i64_info, vinsert256_insert,
771 INSERT_get_vinsert256_imm, [HasAVX512]>;
772
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000773// vinsertps - insert f32 to XMM
Craig Topper43973152016-10-09 06:41:47 +0000774let ExeDomain = SSEPackedSingle in {
Craig Topper6189d3e2016-07-19 01:26:19 +0000775def VINSERTPSZrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000776 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000777 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Simon Pilgrim577ae242018-04-12 19:25:07 +0000778 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +0000779 EVEX_4V, Sched<[SchedWriteFShuffle.XMM]>;
Craig Topper6189d3e2016-07-19 01:26:19 +0000780def VINSERTPSZrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000781 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000782 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000783 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000784 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
Simon Pilgrim577ae242018-04-12 19:25:07 +0000785 imm:$src3))]>,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +0000786 EVEX_4V, EVEX_CD8<32, CD8VT1>,
787 Sched<[SchedWriteFShuffle.XMM.Folded, ReadAfterLd]>;
Craig Topper43973152016-10-09 06:41:47 +0000788}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000789
790//===----------------------------------------------------------------------===//
791// AVX-512 VECTOR EXTRACT
792//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000793
Craig Topper3a622a12017-08-17 15:40:25 +0000794// Supports two different pattern operators for mask and unmasked ops. Allows
795// null_frag to be passed for one.
796multiclass vextract_for_size_split<int Opcode,
797 X86VectorVTInfo From, X86VectorVTInfo To,
798 SDPatternOperator vextract_extract,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000799 SDPatternOperator vextract_for_mask,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000800 SchedWrite SchedRR, SchedWrite SchedMR> {
Igor Breger7f69a992015-09-10 12:54:54 +0000801
802 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Craig Topper3a622a12017-08-17 15:40:25 +0000803 defm rr : AVX512_maskable_split<Opcode, MRMDestReg, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000804 (ins From.RC:$src1, u8imm:$idx),
Igor Breger7f69a992015-09-10 12:54:54 +0000805 "vextract" # To.EltTypeName # "x" # To.NumElts,
806 "$idx, $src1", "$src1, $idx",
Craig Topper3a622a12017-08-17 15:40:25 +0000807 (vextract_extract:$idx (From.VT From.RC:$src1), (iPTR imm)),
Simon Pilgrim0e456342018-04-12 20:47:34 +0000808 (vextract_for_mask:$idx (From.VT From.RC:$src1), (iPTR imm))>,
809 AVX512AIi8Base, EVEX, Sched<[SchedRR]>;
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000810
Craig Toppere1cac152016-06-07 07:27:54 +0000811 def mr : AVX512AIi8<Opcode, MRMDestMem, (outs),
Ayman Musaf77219e2017-02-13 09:55:48 +0000812 (ins To.MemOp:$dst, From.RC:$src1, u8imm:$idx),
Craig Toppere1cac152016-06-07 07:27:54 +0000813 "vextract" # To.EltTypeName # "x" # To.NumElts #
814 "\t{$idx, $src1, $dst|$dst, $src1, $idx}",
815 [(store (To.VT (vextract_extract:$idx
816 (From.VT From.RC:$src1), (iPTR imm))),
Simon Pilgrim0e456342018-04-12 20:47:34 +0000817 addr:$dst)]>, EVEX,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000818 Sched<[SchedMR]>;
Igor Breger7f69a992015-09-10 12:54:54 +0000819
Craig Toppere1cac152016-06-07 07:27:54 +0000820 let mayStore = 1, hasSideEffects = 0 in
821 def mrk : AVX512AIi8<Opcode, MRMDestMem, (outs),
822 (ins To.MemOp:$dst, To.KRCWM:$mask,
Ayman Musaf77219e2017-02-13 09:55:48 +0000823 From.RC:$src1, u8imm:$idx),
Craig Toppere1cac152016-06-07 07:27:54 +0000824 "vextract" # To.EltTypeName # "x" # To.NumElts #
825 "\t{$idx, $src1, $dst {${mask}}|"
Simon Pilgrim0e456342018-04-12 20:47:34 +0000826 "$dst {${mask}}, $src1, $idx}", []>,
827 EVEX_K, EVEX, Sched<[SchedMR]>;
Igor Breger7f69a992015-09-10 12:54:54 +0000828 }
Igor Bregerac29a822015-09-09 14:35:09 +0000829}
830
Craig Topper3a622a12017-08-17 15:40:25 +0000831// Passes the same pattern operator for masked and unmasked ops.
832multiclass vextract_for_size<int Opcode, X86VectorVTInfo From,
833 X86VectorVTInfo To,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000834 SDPatternOperator vextract_extract,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000835 SchedWrite SchedRR, SchedWrite SchedMR> :
836 vextract_for_size_split<Opcode, From, To, vextract_extract, vextract_extract, SchedRR, SchedMR>;
Craig Topper3a622a12017-08-17 15:40:25 +0000837
Igor Bregerdefab3c2015-10-08 12:55:01 +0000838// Codegen pattern for the alternative types
839multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From,
840 X86VectorVTInfo To, PatFrag vextract_extract,
Craig Topper5f3fef82016-05-22 07:40:58 +0000841 SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> {
Craig Topperdb960ed2016-05-21 22:50:14 +0000842 let Predicates = p in {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000843 def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)),
844 (To.VT (!cast<Instruction>(InstrStr#"rr")
845 From.RC:$src1,
846 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
Craig Topperdb960ed2016-05-21 22:50:14 +0000847 def : Pat<(store (To.VT (vextract_extract:$ext (From.VT From.RC:$src1),
848 (iPTR imm))), addr:$dst),
849 (!cast<Instruction>(InstrStr#"mr") addr:$dst, From.RC:$src1,
850 (EXTRACT_get_vextract_imm To.RC:$ext))>;
851 }
Igor Breger7f69a992015-09-10 12:54:54 +0000852}
853
854multiclass vextract_for_type<ValueType EltVT32, int Opcode128,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000855 ValueType EltVT64, int Opcode256,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000856 SchedWrite SchedRR, SchedWrite SchedMR> {
Craig Topperaadec702017-08-14 01:53:10 +0000857 let Predicates = [HasAVX512] in {
858 defm NAME # "32x4Z" : vextract_for_size<Opcode128,
859 X86VectorVTInfo<16, EltVT32, VR512>,
860 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000861 vextract128_extract, SchedRR, SchedMR>,
Craig Topperaadec702017-08-14 01:53:10 +0000862 EVEX_V512, EVEX_CD8<32, CD8VT4>;
863 defm NAME # "64x4Z" : vextract_for_size<Opcode256,
864 X86VectorVTInfo< 8, EltVT64, VR512>,
865 X86VectorVTInfo< 4, EltVT64, VR256X>,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000866 vextract256_extract, SchedRR, SchedMR>,
Craig Topperaadec702017-08-14 01:53:10 +0000867 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>;
868 }
Igor Breger7f69a992015-09-10 12:54:54 +0000869 let Predicates = [HasVLX] in
Igor Bregerdefab3c2015-10-08 12:55:01 +0000870 defm NAME # "32x4Z256" : vextract_for_size<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000871 X86VectorVTInfo< 8, EltVT32, VR256X>,
872 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000873 vextract128_extract, SchedRR, SchedMR>,
Igor Breger7f69a992015-09-10 12:54:54 +0000874 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Craig Topper3a622a12017-08-17 15:40:25 +0000875
876 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger7f69a992015-09-10 12:54:54 +0000877 let Predicates = [HasVLX, HasDQI] in
Craig Topper3a622a12017-08-17 15:40:25 +0000878 defm NAME # "64x2Z256" : vextract_for_size_split<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000879 X86VectorVTInfo< 4, EltVT64, VR256X>,
880 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000881 null_frag, vextract128_extract, SchedRR, SchedMR>,
Igor Breger7f69a992015-09-10 12:54:54 +0000882 VEX_W, EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topper3a622a12017-08-17 15:40:25 +0000883
884 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger7f69a992015-09-10 12:54:54 +0000885 let Predicates = [HasDQI] in {
Craig Topper3a622a12017-08-17 15:40:25 +0000886 defm NAME # "64x2Z" : vextract_for_size_split<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000887 X86VectorVTInfo< 8, EltVT64, VR512>,
888 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000889 null_frag, vextract128_extract, SchedRR, SchedMR>,
Igor Breger7f69a992015-09-10 12:54:54 +0000890 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>;
Craig Topper3a622a12017-08-17 15:40:25 +0000891 defm NAME # "32x8Z" : vextract_for_size_split<Opcode256,
Igor Breger7f69a992015-09-10 12:54:54 +0000892 X86VectorVTInfo<16, EltVT32, VR512>,
893 X86VectorVTInfo< 8, EltVT32, VR256X>,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000894 null_frag, vextract256_extract, SchedRR, SchedMR>,
Igor Breger7f69a992015-09-10 12:54:54 +0000895 EVEX_V512, EVEX_CD8<32, CD8VT8>;
896 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000897}
898
Simon Pilgrimead11e42018-05-11 12:46:54 +0000899// TODO - replace WriteFStore/WriteVecStore with X86SchedWriteMoveLSWidths types.
Craig Topper5fb1dc22018-04-02 02:44:55 +0000900defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b, WriteFShuffle256, WriteFStore>;
901defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b, WriteShuffle256, WriteVecStore>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000902
Igor Bregerdefab3c2015-10-08 12:55:01 +0000903// extract_subvector codegen patterns with the alternative types.
Craig Topper3a622a12017-08-17 15:40:25 +0000904// Even with AVX512DQ we'll still use these for unmasked operations.
Igor Bregerdefab3c2015-10-08 12:55:01 +0000905defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000906 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000907defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000908 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000909
910defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000911 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000912defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000913 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000914
915defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000916 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000917defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000918 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000919
Craig Topper08a68572016-05-21 22:50:04 +0000920// Codegen pattern with the alternative types extract VEC128 from VEC256
Craig Topper02626c02016-05-21 07:08:56 +0000921defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
922 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
923defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
924 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
925
926// Codegen pattern with the alternative types extract VEC128 from VEC512
Igor Bregerdefab3c2015-10-08 12:55:01 +0000927defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
928 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
929defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
930 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
931// Codegen pattern with the alternative types extract VEC256 from VEC512
932defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
933 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
934defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
935 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
936
Craig Topper5f3fef82016-05-22 07:40:58 +0000937
Craig Topper48a79172017-08-30 07:26:12 +0000938// A 128-bit extract from bits [255:128] of a 512-bit vector should use a
939// smaller extract to enable EVEX->VEX.
940let Predicates = [NoVLX] in {
941def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 2))),
942 (v2i64 (VEXTRACTI128rr
943 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm)),
944 (iPTR 1)))>;
945def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 2))),
946 (v2f64 (VEXTRACTF128rr
947 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm)),
948 (iPTR 1)))>;
949def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 4))),
950 (v4i32 (VEXTRACTI128rr
951 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm)),
952 (iPTR 1)))>;
953def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 4))),
954 (v4f32 (VEXTRACTF128rr
955 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm)),
956 (iPTR 1)))>;
957def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 8))),
958 (v8i16 (VEXTRACTI128rr
959 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm)),
960 (iPTR 1)))>;
961def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 16))),
962 (v16i8 (VEXTRACTI128rr
963 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm)),
964 (iPTR 1)))>;
965}
966
967// A 128-bit extract from bits [255:128] of a 512-bit vector should use a
968// smaller extract to enable EVEX->VEX.
969let Predicates = [HasVLX] in {
970def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 2))),
971 (v2i64 (VEXTRACTI32x4Z256rr
972 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm)),
973 (iPTR 1)))>;
974def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 2))),
975 (v2f64 (VEXTRACTF32x4Z256rr
976 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm)),
977 (iPTR 1)))>;
978def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 4))),
979 (v4i32 (VEXTRACTI32x4Z256rr
980 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm)),
981 (iPTR 1)))>;
982def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 4))),
983 (v4f32 (VEXTRACTF32x4Z256rr
984 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm)),
985 (iPTR 1)))>;
986def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 8))),
987 (v8i16 (VEXTRACTI32x4Z256rr
988 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm)),
989 (iPTR 1)))>;
990def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 16))),
991 (v16i8 (VEXTRACTI32x4Z256rr
992 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm)),
993 (iPTR 1)))>;
994}
995
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000996
Craig Toppera0883622017-08-26 22:24:57 +0000997// Additional patterns for handling a bitcast between the vselect and the
998// extract_subvector.
999multiclass vextract_for_mask_cast<string InstrStr, X86VectorVTInfo From,
1000 X86VectorVTInfo To, X86VectorVTInfo Cast,
1001 PatFrag vextract_extract,
1002 SDNodeXForm EXTRACT_get_vextract_imm,
1003 list<Predicate> p> {
1004let Predicates = p in {
1005 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
1006 (bitconvert
1007 (To.VT (vextract_extract:$ext
1008 (From.VT From.RC:$src), (iPTR imm)))),
1009 To.RC:$src0)),
1010 (Cast.VT (!cast<Instruction>(InstrStr#"rrk")
1011 Cast.RC:$src0, Cast.KRCWM:$mask, From.RC:$src,
1012 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
1013
1014 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
1015 (bitconvert
1016 (To.VT (vextract_extract:$ext
1017 (From.VT From.RC:$src), (iPTR imm)))),
1018 Cast.ImmAllZerosV)),
1019 (Cast.VT (!cast<Instruction>(InstrStr#"rrkz")
1020 Cast.KRCWM:$mask, From.RC:$src,
1021 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
1022}
1023}
1024
1025defm : vextract_for_mask_cast<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
1026 v4f32x_info, vextract128_extract,
1027 EXTRACT_get_vextract128_imm, [HasVLX]>;
1028defm : vextract_for_mask_cast<"VEXTRACTF64x2Z256", v8f32x_info, v4f32x_info,
1029 v2f64x_info, vextract128_extract,
1030 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
1031
1032defm : vextract_for_mask_cast<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
1033 v4i32x_info, vextract128_extract,
1034 EXTRACT_get_vextract128_imm, [HasVLX]>;
1035defm : vextract_for_mask_cast<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
1036 v4i32x_info, vextract128_extract,
1037 EXTRACT_get_vextract128_imm, [HasVLX]>;
1038defm : vextract_for_mask_cast<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
1039 v4i32x_info, vextract128_extract,
1040 EXTRACT_get_vextract128_imm, [HasVLX]>;
1041defm : vextract_for_mask_cast<"VEXTRACTI64x2Z256", v8i32x_info, v4i32x_info,
1042 v2i64x_info, vextract128_extract,
1043 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
1044defm : vextract_for_mask_cast<"VEXTRACTI64x2Z256", v16i16x_info, v8i16x_info,
1045 v2i64x_info, vextract128_extract,
1046 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
1047defm : vextract_for_mask_cast<"VEXTRACTI64x2Z256", v32i8x_info, v16i8x_info,
1048 v2i64x_info, vextract128_extract,
1049 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
1050
1051defm : vextract_for_mask_cast<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
1052 v4f32x_info, vextract128_extract,
1053 EXTRACT_get_vextract128_imm, [HasAVX512]>;
1054defm : vextract_for_mask_cast<"VEXTRACTF64x2Z", v16f32_info, v4f32x_info,
1055 v2f64x_info, vextract128_extract,
1056 EXTRACT_get_vextract128_imm, [HasDQI]>;
1057
1058defm : vextract_for_mask_cast<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
1059 v4i32x_info, vextract128_extract,
1060 EXTRACT_get_vextract128_imm, [HasAVX512]>;
1061defm : vextract_for_mask_cast<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
1062 v4i32x_info, vextract128_extract,
1063 EXTRACT_get_vextract128_imm, [HasAVX512]>;
1064defm : vextract_for_mask_cast<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
1065 v4i32x_info, vextract128_extract,
1066 EXTRACT_get_vextract128_imm, [HasAVX512]>;
1067defm : vextract_for_mask_cast<"VEXTRACTI64x2Z", v16i32_info, v4i32x_info,
1068 v2i64x_info, vextract128_extract,
1069 EXTRACT_get_vextract128_imm, [HasDQI]>;
1070defm : vextract_for_mask_cast<"VEXTRACTI64x2Z", v32i16_info, v8i16x_info,
1071 v2i64x_info, vextract128_extract,
1072 EXTRACT_get_vextract128_imm, [HasDQI]>;
1073defm : vextract_for_mask_cast<"VEXTRACTI64x2Z", v64i8_info, v16i8x_info,
1074 v2i64x_info, vextract128_extract,
1075 EXTRACT_get_vextract128_imm, [HasDQI]>;
1076
1077defm : vextract_for_mask_cast<"VEXTRACTF32x8Z", v8f64_info, v4f64x_info,
1078 v8f32x_info, vextract256_extract,
1079 EXTRACT_get_vextract256_imm, [HasDQI]>;
1080defm : vextract_for_mask_cast<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
1081 v4f64x_info, vextract256_extract,
1082 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1083
1084defm : vextract_for_mask_cast<"VEXTRACTI32x8Z", v8i64_info, v4i64x_info,
1085 v8i32x_info, vextract256_extract,
1086 EXTRACT_get_vextract256_imm, [HasDQI]>;
1087defm : vextract_for_mask_cast<"VEXTRACTI32x8Z", v32i16_info, v16i16x_info,
1088 v8i32x_info, vextract256_extract,
1089 EXTRACT_get_vextract256_imm, [HasDQI]>;
1090defm : vextract_for_mask_cast<"VEXTRACTI32x8Z", v64i8_info, v32i8x_info,
1091 v8i32x_info, vextract256_extract,
1092 EXTRACT_get_vextract256_imm, [HasDQI]>;
1093defm : vextract_for_mask_cast<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
1094 v4i64x_info, vextract256_extract,
1095 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1096defm : vextract_for_mask_cast<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
1097 v4i64x_info, vextract256_extract,
1098 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1099defm : vextract_for_mask_cast<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
1100 v4i64x_info, vextract256_extract,
1101 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1102
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001103// vextractps - extract 32 bits from XMM
Craig Topper03b849e2016-05-21 22:50:11 +00001104def VEXTRACTPSZrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +00001105 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001106 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00001107 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +00001108 EVEX, VEX_WIG, Sched<[WriteVecExtract]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001109
Craig Topper03b849e2016-05-21 22:50:11 +00001110def VEXTRACTPSZmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +00001111 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001112 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001113 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Simon Pilgrim577ae242018-04-12 19:25:07 +00001114 addr:$dst)]>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +00001115 EVEX, VEX_WIG, EVEX_CD8<32, CD8VT1>, Sched<[WriteVecExtractSt]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001116
1117//===---------------------------------------------------------------------===//
1118// AVX-512 BROADCAST
1119//---
Igor Breger131008f2016-05-01 08:40:00 +00001120// broadcast with a scalar argument.
1121multiclass avx512_broadcast_scalar<bits<8> opc, string OpcodeStr,
1122 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Craig Topperf6df4a62017-01-30 06:59:06 +00001123 def : Pat<(DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
1124 (!cast<Instruction>(NAME#DestInfo.ZSuffix#r)
1125 (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
1126 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
1127 (X86VBroadcast SrcInfo.FRC:$src),
1128 DestInfo.RC:$src0)),
1129 (!cast<Instruction>(NAME#DestInfo.ZSuffix#rk)
1130 DestInfo.RC:$src0, DestInfo.KRCWM:$mask,
1131 (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
1132 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
1133 (X86VBroadcast SrcInfo.FRC:$src),
1134 DestInfo.ImmAllZerosV)),
1135 (!cast<Instruction>(NAME#DestInfo.ZSuffix#rkz)
1136 DestInfo.KRCWM:$mask, (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
Igor Breger131008f2016-05-01 08:40:00 +00001137}
Robert Khasanovaf318f72014-10-30 14:21:47 +00001138
Craig Topper17854ec2017-08-30 07:48:39 +00001139// Split version to allow mask and broadcast node to be different types. This
1140// helps support the 32x2 broadcasts.
1141multiclass avx512_broadcast_rm_split<bits<8> opc, string OpcodeStr,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001142 SchedWrite SchedRR, SchedWrite SchedRM,
Craig Topper17854ec2017-08-30 07:48:39 +00001143 X86VectorVTInfo MaskInfo,
1144 X86VectorVTInfo DestInfo,
Craig Topperbf0de9d2017-10-13 06:07:10 +00001145 X86VectorVTInfo SrcInfo,
1146 SDPatternOperator UnmaskedOp = X86VBroadcast> {
1147 let ExeDomain = DestInfo.ExeDomain, hasSideEffects = 0 in {
1148 defm r : AVX512_maskable_split<opc, MRMSrcReg, MaskInfo,
1149 (outs MaskInfo.RC:$dst),
Igor Breger21296d22015-10-20 11:56:42 +00001150 (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src",
Craig Topper17854ec2017-08-30 07:48:39 +00001151 (MaskInfo.VT
1152 (bitconvert
1153 (DestInfo.VT
Craig Topperbf0de9d2017-10-13 06:07:10 +00001154 (UnmaskedOp (SrcInfo.VT SrcInfo.RC:$src))))),
1155 (MaskInfo.VT
1156 (bitconvert
1157 (DestInfo.VT
Simon Pilgrim0e456342018-04-12 20:47:34 +00001158 (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))))>,
1159 T8PD, EVEX, Sched<[SchedRR]>;
Craig Topperbf0de9d2017-10-13 06:07:10 +00001160 let mayLoad = 1 in
1161 defm m : AVX512_maskable_split<opc, MRMSrcMem, MaskInfo,
1162 (outs MaskInfo.RC:$dst),
Igor Breger52bd1d52016-05-31 07:43:39 +00001163 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
Craig Topper17854ec2017-08-30 07:48:39 +00001164 (MaskInfo.VT
1165 (bitconvert
Craig Topperbf0de9d2017-10-13 06:07:10 +00001166 (DestInfo.VT (UnmaskedOp
1167 (SrcInfo.ScalarLdFrag addr:$src))))),
1168 (MaskInfo.VT
1169 (bitconvert
Craig Topper17854ec2017-08-30 07:48:39 +00001170 (DestInfo.VT (X86VBroadcast
Simon Pilgrim0e456342018-04-12 20:47:34 +00001171 (SrcInfo.ScalarLdFrag addr:$src)))))>,
1172 T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001173 Sched<[SchedRM]>;
Craig Topper80934372016-07-16 03:42:59 +00001174 }
Craig Toppere1cac152016-06-07 07:27:54 +00001175
Craig Topper17854ec2017-08-30 07:48:39 +00001176 def : Pat<(MaskInfo.VT
1177 (bitconvert
Craig Topperbf0de9d2017-10-13 06:07:10 +00001178 (DestInfo.VT (UnmaskedOp
Craig Topper17854ec2017-08-30 07:48:39 +00001179 (SrcInfo.VT (scalar_to_vector
1180 (SrcInfo.ScalarLdFrag addr:$src))))))),
1181 (!cast<Instruction>(NAME#MaskInfo.ZSuffix#m) addr:$src)>;
1182 def : Pat<(MaskInfo.VT (vselect MaskInfo.KRCWM:$mask,
1183 (bitconvert
1184 (DestInfo.VT
1185 (X86VBroadcast
1186 (SrcInfo.VT (scalar_to_vector
1187 (SrcInfo.ScalarLdFrag addr:$src)))))),
1188 MaskInfo.RC:$src0)),
Craig Topper80934372016-07-16 03:42:59 +00001189 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mk)
Craig Topper17854ec2017-08-30 07:48:39 +00001190 MaskInfo.RC:$src0, MaskInfo.KRCWM:$mask, addr:$src)>;
1191 def : Pat<(MaskInfo.VT (vselect MaskInfo.KRCWM:$mask,
1192 (bitconvert
1193 (DestInfo.VT
1194 (X86VBroadcast
1195 (SrcInfo.VT (scalar_to_vector
1196 (SrcInfo.ScalarLdFrag addr:$src)))))),
1197 MaskInfo.ImmAllZerosV)),
1198 (!cast<Instruction>(NAME#MaskInfo.ZSuffix#mkz)
1199 MaskInfo.KRCWM:$mask, addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001200}
Robert Khasanovaf318f72014-10-30 14:21:47 +00001201
Craig Topper17854ec2017-08-30 07:48:39 +00001202// Helper class to force mask and broadcast result to same type.
1203multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001204 SchedWrite SchedRR, SchedWrite SchedRM,
Craig Topper17854ec2017-08-30 07:48:39 +00001205 X86VectorVTInfo DestInfo,
1206 X86VectorVTInfo SrcInfo> :
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001207 avx512_broadcast_rm_split<opc, OpcodeStr, SchedRR, SchedRM,
1208 DestInfo, DestInfo, SrcInfo>;
Craig Topper17854ec2017-08-30 07:48:39 +00001209
Craig Topper80934372016-07-16 03:42:59 +00001210multiclass avx512_fp_broadcast_sd<bits<8> opc, string OpcodeStr,
Igor Breger21296d22015-10-20 11:56:42 +00001211 AVX512VLVectorVTInfo _> {
Clement Courbet41a13742018-01-15 12:05:33 +00001212 let Predicates = [HasAVX512] in {
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001213 defm Z : avx512_broadcast_rm<opc, OpcodeStr, WriteFShuffle256,
1214 WriteFShuffle256Ld, _.info512, _.info128>,
Craig Topper80934372016-07-16 03:42:59 +00001215 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001216 EVEX_V512;
Clement Courbet41a13742018-01-15 12:05:33 +00001217 }
Robert Khasanovaf318f72014-10-30 14:21:47 +00001218
1219 let Predicates = [HasVLX] in {
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001220 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, WriteFShuffle256,
1221 WriteFShuffle256Ld, _.info256, _.info128>,
Igor Breger131008f2016-05-01 08:40:00 +00001222 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001223 EVEX_V256;
Robert Khasanovaf318f72014-10-30 14:21:47 +00001224 }
1225}
1226
Craig Topper80934372016-07-16 03:42:59 +00001227multiclass avx512_fp_broadcast_ss<bits<8> opc, string OpcodeStr,
1228 AVX512VLVectorVTInfo _> {
Clement Courbet41a13742018-01-15 12:05:33 +00001229 let Predicates = [HasAVX512] in {
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001230 defm Z : avx512_broadcast_rm<opc, OpcodeStr, WriteFShuffle256,
1231 WriteFShuffle256Ld, _.info512, _.info128>,
Craig Topper80934372016-07-16 03:42:59 +00001232 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
1233 EVEX_V512;
Clement Courbet41a13742018-01-15 12:05:33 +00001234 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001235
Craig Topper80934372016-07-16 03:42:59 +00001236 let Predicates = [HasVLX] in {
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001237 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, WriteFShuffle256,
1238 WriteFShuffle256Ld, _.info256, _.info128>,
Craig Topper80934372016-07-16 03:42:59 +00001239 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
1240 EVEX_V256;
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001241 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, WriteFShuffle256,
1242 WriteFShuffle256Ld, _.info128, _.info128>,
Craig Topper80934372016-07-16 03:42:59 +00001243 avx512_broadcast_scalar<opc, OpcodeStr, _.info128, _.info128>,
1244 EVEX_V128;
1245 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001246}
Craig Topper80934372016-07-16 03:42:59 +00001247defm VBROADCASTSS : avx512_fp_broadcast_ss<0x18, "vbroadcastss",
1248 avx512vl_f32_info>;
1249defm VBROADCASTSD : avx512_fp_broadcast_sd<0x19, "vbroadcastsd",
1250 avx512vl_f64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001251
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001252multiclass avx512_int_broadcast_reg<bits<8> opc, SchedWrite SchedRR,
1253 X86VectorVTInfo _, SDPatternOperator OpNode,
Robert Khasanovcbc57032014-12-09 16:38:41 +00001254 RegisterClass SrcRC> {
Craig Topperfe259882017-02-26 06:45:51 +00001255 let ExeDomain = _.ExeDomain in
Igor Breger0aeda372016-02-07 08:30:50 +00001256 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001257 (ins SrcRC:$src),
1258 "vpbroadcast"##_.Suffix, "$src", "$src",
Simon Pilgrim0e456342018-04-12 20:47:34 +00001259 (_.VT (OpNode SrcRC:$src))>, T8PD, EVEX,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001260 Sched<[SchedRR]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001261}
1262
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001263multiclass avx512_int_broadcastbw_reg<bits<8> opc, string Name, SchedWrite SchedRR,
Guy Blank7f60c992017-08-09 17:21:01 +00001264 X86VectorVTInfo _, SDPatternOperator OpNode,
1265 RegisterClass SrcRC, SubRegIndex Subreg> {
Craig Topper508aa972017-08-14 05:09:34 +00001266 let hasSideEffects = 0, ExeDomain = _.ExeDomain in
Guy Blank7f60c992017-08-09 17:21:01 +00001267 defm r : AVX512_maskable_custom<opc, MRMSrcReg,
1268 (outs _.RC:$dst), (ins GR32:$src),
1269 !con((ins _.RC:$src0, _.KRCWM:$mask), (ins GR32:$src)),
1270 !con((ins _.KRCWM:$mask), (ins GR32:$src)),
1271 "vpbroadcast"##_.Suffix, "$src", "$src", [], [], [],
Simon Pilgrim0e456342018-04-12 20:47:34 +00001272 "$src0 = $dst">, T8PD, EVEX, Sched<[SchedRR]>;
Guy Blank7f60c992017-08-09 17:21:01 +00001273
1274 def : Pat <(_.VT (OpNode SrcRC:$src)),
1275 (!cast<Instruction>(Name#r)
1276 (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>;
1277
1278 def : Pat <(vselect _.KRCWM:$mask, (_.VT (OpNode SrcRC:$src)), _.RC:$src0),
1279 (!cast<Instruction>(Name#rk) _.RC:$src0, _.KRCWM:$mask,
1280 (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>;
1281
1282 def : Pat <(vselect _.KRCWM:$mask, (_.VT (OpNode SrcRC:$src)), _.ImmAllZerosV),
1283 (!cast<Instruction>(Name#rkz) _.KRCWM:$mask,
1284 (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>;
1285}
1286
1287multiclass avx512_int_broadcastbw_reg_vl<bits<8> opc, string Name,
1288 AVX512VLVectorVTInfo _, SDPatternOperator OpNode,
1289 RegisterClass SrcRC, SubRegIndex Subreg, Predicate prd> {
1290 let Predicates = [prd] in
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001291 defm Z : avx512_int_broadcastbw_reg<opc, Name#Z, WriteShuffle256, _.info512,
1292 OpNode, SrcRC, Subreg>, EVEX_V512;
Guy Blank7f60c992017-08-09 17:21:01 +00001293 let Predicates = [prd, HasVLX] in {
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001294 defm Z256 : avx512_int_broadcastbw_reg<opc, Name#Z256, WriteShuffle256,
1295 _.info256, OpNode, SrcRC, Subreg>, EVEX_V256;
1296 defm Z128 : avx512_int_broadcastbw_reg<opc, Name#Z128, WriteShuffle,
1297 _.info128, OpNode, SrcRC, Subreg>, EVEX_V128;
Guy Blank7f60c992017-08-09 17:21:01 +00001298 }
1299}
1300
Robert Khasanovcbc57032014-12-09 16:38:41 +00001301multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
Craig Topper49ba3f52017-02-26 06:45:48 +00001302 SDPatternOperator OpNode,
Robert Khasanovcbc57032014-12-09 16:38:41 +00001303 RegisterClass SrcRC, Predicate prd> {
1304 let Predicates = [prd] in
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001305 defm Z : avx512_int_broadcast_reg<opc, WriteShuffle256, _.info512, OpNode,
1306 SrcRC>, EVEX_V512;
Robert Khasanovcbc57032014-12-09 16:38:41 +00001307 let Predicates = [prd, HasVLX] in {
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001308 defm Z256 : avx512_int_broadcast_reg<opc, WriteShuffle256, _.info256, OpNode,
1309 SrcRC>, EVEX_V256;
1310 defm Z128 : avx512_int_broadcast_reg<opc, WriteShuffle, _.info128, OpNode,
1311 SrcRC>, EVEX_V128;
Robert Khasanovcbc57032014-12-09 16:38:41 +00001312 }
1313}
1314
Guy Blank7f60c992017-08-09 17:21:01 +00001315defm VPBROADCASTBr : avx512_int_broadcastbw_reg_vl<0x7A, "VPBROADCASTBr",
1316 avx512vl_i8_info, X86VBroadcast, GR8, sub_8bit, HasBWI>;
1317defm VPBROADCASTWr : avx512_int_broadcastbw_reg_vl<0x7B, "VPBROADCASTWr",
1318 avx512vl_i16_info, X86VBroadcast, GR16, sub_16bit,
1319 HasBWI>;
Craig Topper49ba3f52017-02-26 06:45:48 +00001320defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info,
1321 X86VBroadcast, GR32, HasAVX512>;
1322defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info,
1323 X86VBroadcast, GR64, HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +00001324
Igor Breger21296d22015-10-20 11:56:42 +00001325// Provide aliases for broadcast from the same register class that
1326// automatically does the extract.
1327multiclass avx512_int_broadcast_rm_lowering<X86VectorVTInfo DestInfo,
1328 X86VectorVTInfo SrcInfo> {
1329 def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))),
1330 (!cast<Instruction>(NAME#DestInfo.ZSuffix#"r")
1331 (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>;
1332}
1333
1334multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr,
1335 AVX512VLVectorVTInfo _, Predicate prd> {
1336 let Predicates = [prd] in {
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001337 defm Z : avx512_broadcast_rm<opc, OpcodeStr, WriteShuffle256,
1338 WriteShuffle256Ld, _.info512, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +00001339 avx512_int_broadcast_rm_lowering<_.info512, _.info256>,
1340 EVEX_V512;
1341 // Defined separately to avoid redefinition.
1342 defm Z_Alt : avx512_int_broadcast_rm_lowering<_.info512, _.info512>;
1343 }
1344 let Predicates = [prd, HasVLX] in {
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001345 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, WriteShuffle256,
1346 WriteShuffle256Ld, _.info256, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +00001347 avx512_int_broadcast_rm_lowering<_.info256, _.info256>,
1348 EVEX_V256;
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001349 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, WriteShuffle,
Simon Pilgrim38ac0e92018-05-10 17:06:09 +00001350 WriteShuffleXLd, _.info128, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +00001351 EVEX_V128;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00001352 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001353}
1354
Igor Breger21296d22015-10-20 11:56:42 +00001355defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb",
1356 avx512vl_i8_info, HasBWI>;
1357defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw",
1358 avx512vl_i16_info, HasBWI>;
1359defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd",
1360 avx512vl_i32_info, HasAVX512>;
1361defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq",
1362 avx512vl_i64_info, HasAVX512>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001363
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001364multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
1365 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001366 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Craig Toppere1cac152016-06-07 07:27:54 +00001367 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1368 (_Dst.VT (X86SubVBroadcast
Simon Pilgrim0e456342018-04-12 20:47:34 +00001369 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
Simon Pilgrim38ac0e92018-05-10 17:06:09 +00001370 Sched<[SchedWriteShuffle.YMM.Folded]>,
1371 AVX5128IBase, EVEX;
Adam Nemet73f72e12014-06-27 00:43:38 +00001372}
1373
Craig Topperd6f4be92017-08-21 05:29:02 +00001374// This should be used for the AVX512DQ broadcast instructions. It disables
1375// the unmasked patterns so that we only use the DQ instructions when masking
1376// is requested.
1377multiclass avx512_subvec_broadcast_rm_dq<bits<8> opc, string OpcodeStr,
1378 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Craig Topperc228d792017-09-05 05:49:44 +00001379 let hasSideEffects = 0, mayLoad = 1 in
Craig Topperd6f4be92017-08-21 05:29:02 +00001380 defm rm : AVX512_maskable_split<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
1381 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1382 (null_frag),
1383 (_Dst.VT (X86SubVBroadcast
Simon Pilgrim0e456342018-04-12 20:47:34 +00001384 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
Simon Pilgrim38ac0e92018-05-10 17:06:09 +00001385 Sched<[SchedWriteShuffle.YMM.Folded]>,
1386 AVX5128IBase, EVEX;
Craig Topperd6f4be92017-08-21 05:29:02 +00001387}
1388
Simon Pilgrim79195582017-02-21 16:41:44 +00001389let Predicates = [HasAVX512] in {
1390 // 32-bit targets will fail to load a i64 directly but can use ZEXT_LOAD.
1391 def : Pat<(v8i64 (X86VBroadcast (v8i64 (X86vzload addr:$src)))),
1392 (VPBROADCASTQZm addr:$src)>;
1393}
1394
Craig Topperad3d0312017-10-10 21:07:14 +00001395let Predicates = [HasVLX] in {
Simon Pilgrim79195582017-02-21 16:41:44 +00001396 // 32-bit targets will fail to load a i64 directly but can use ZEXT_LOAD.
1397 def : Pat<(v2i64 (X86VBroadcast (v2i64 (X86vzload addr:$src)))),
1398 (VPBROADCASTQZ128m addr:$src)>;
1399 def : Pat<(v4i64 (X86VBroadcast (v4i64 (X86vzload addr:$src)))),
1400 (VPBROADCASTQZ256m addr:$src)>;
Craig Topperad3d0312017-10-10 21:07:14 +00001401}
1402let Predicates = [HasVLX, HasBWI] in {
Craig Topperbe351ee2016-10-01 06:01:23 +00001403 // loadi16 is tricky to fold, because !isTypeDesirableForOp, justifiably.
1404 // This means we'll encounter truncated i32 loads; match that here.
1405 def : Pat<(v8i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1406 (VPBROADCASTWZ128m addr:$src)>;
1407 def : Pat<(v16i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1408 (VPBROADCASTWZ256m addr:$src)>;
1409 def : Pat<(v8i16 (X86VBroadcast
1410 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1411 (VPBROADCASTWZ128m addr:$src)>;
1412 def : Pat<(v16i16 (X86VBroadcast
1413 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1414 (VPBROADCASTWZ256m addr:$src)>;
1415}
1416
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001417//===----------------------------------------------------------------------===//
1418// AVX-512 BROADCAST SUBVECTORS
1419//
1420
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001421defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1422 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +00001423 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001424defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1425 v16f32_info, v4f32x_info>,
1426 EVEX_V512, EVEX_CD8<32, CD8VT4>;
1427defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
1428 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +00001429 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001430defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
1431 v8f64_info, v4f64x_info>, VEX_W,
1432 EVEX_V512, EVEX_CD8<64, CD8VT4>;
1433
Craig Topper715ad7f2016-10-16 23:29:51 +00001434let Predicates = [HasAVX512] in {
Craig Topperd6f4be92017-08-21 05:29:02 +00001435def : Pat<(v16f32 (X86SubVBroadcast (loadv8f32 addr:$src))),
1436 (VBROADCASTF64X4rm addr:$src)>;
1437def : Pat<(v16i32 (X86SubVBroadcast (bc_v8i32 (loadv4i64 addr:$src)))),
1438 (VBROADCASTI64X4rm addr:$src)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001439def : Pat<(v32i16 (X86SubVBroadcast (bc_v16i16 (loadv4i64 addr:$src)))),
1440 (VBROADCASTI64X4rm addr:$src)>;
1441def : Pat<(v64i8 (X86SubVBroadcast (bc_v32i8 (loadv4i64 addr:$src)))),
1442 (VBROADCASTI64X4rm addr:$src)>;
1443
1444// Provide fallback in case the load node that is used in the patterns above
1445// is used by additional users, which prevents the pattern selection.
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001446def : Pat<(v8f64 (X86SubVBroadcast (v4f64 VR256X:$src))),
1447 (VINSERTF64x4Zrr (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00001448 (v4f64 VR256X:$src), 1)>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001449def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1450 (VINSERTF64x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1451 (v8f32 VR256X:$src), 1)>;
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001452def : Pat<(v8i64 (X86SubVBroadcast (v4i64 VR256X:$src))),
1453 (VINSERTI64x4Zrr (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00001454 (v4i64 VR256X:$src), 1)>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001455def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1456 (VINSERTI64x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1457 (v8i32 VR256X:$src), 1)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001458def : Pat<(v32i16 (X86SubVBroadcast (v16i16 VR256X:$src))),
1459 (VINSERTI64x4Zrr (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1460 (v16i16 VR256X:$src), 1)>;
1461def : Pat<(v64i8 (X86SubVBroadcast (v32i8 VR256X:$src))),
1462 (VINSERTI64x4Zrr (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1463 (v32i8 VR256X:$src), 1)>;
Craig Toppera4dc3402016-10-19 04:44:17 +00001464
Craig Topperd6f4be92017-08-21 05:29:02 +00001465def : Pat<(v8f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1466 (VBROADCASTF32X4rm addr:$src)>;
1467def : Pat<(v8i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1468 (VBROADCASTI32X4rm addr:$src)>;
Craig Toppera4dc3402016-10-19 04:44:17 +00001469def : Pat<(v32i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1470 (VBROADCASTI32X4rm addr:$src)>;
1471def : Pat<(v64i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1472 (VBROADCASTI32X4rm addr:$src)>;
Craig Topper5a2bd992018-02-05 08:37:37 +00001473
1474// Patterns for selects of bitcasted operations.
1475def : Pat<(vselect VK16WM:$mask,
1476 (bc_v16f32 (v8f64 (X86SubVBroadcast (loadv2f64 addr:$src)))),
1477 (bc_v16f32 (v16i32 immAllZerosV))),
1478 (VBROADCASTF32X4rmkz VK16WM:$mask, addr:$src)>;
1479def : Pat<(vselect VK16WM:$mask,
1480 (bc_v16f32 (v8f64 (X86SubVBroadcast (loadv2f64 addr:$src)))),
1481 VR512:$src0),
1482 (VBROADCASTF32X4rmk VR512:$src0, VK16WM:$mask, addr:$src)>;
1483def : Pat<(vselect VK16WM:$mask,
1484 (bc_v16i32 (v8i64 (X86SubVBroadcast (loadv2i64 addr:$src)))),
1485 (v16i32 immAllZerosV)),
1486 (VBROADCASTI32X4rmkz VK16WM:$mask, addr:$src)>;
1487def : Pat<(vselect VK16WM:$mask,
1488 (bc_v16i32 (v8i64 (X86SubVBroadcast (loadv2i64 addr:$src)))),
1489 VR512:$src0),
1490 (VBROADCASTI32X4rmk VR512:$src0, VK16WM:$mask, addr:$src)>;
1491
1492def : Pat<(vselect VK8WM:$mask,
1493 (bc_v8f64 (v16f32 (X86SubVBroadcast (loadv8f32 addr:$src)))),
1494 (bc_v8f64 (v16i32 immAllZerosV))),
1495 (VBROADCASTF64X4rmkz VK8WM:$mask, addr:$src)>;
1496def : Pat<(vselect VK8WM:$mask,
1497 (bc_v8f64 (v16f32 (X86SubVBroadcast (loadv8f32 addr:$src)))),
1498 VR512:$src0),
1499 (VBROADCASTF64X4rmk VR512:$src0, VK8WM:$mask, addr:$src)>;
1500def : Pat<(vselect VK8WM:$mask,
1501 (bc_v8i64 (v16i32 (X86SubVBroadcast (bc_v8i32 (loadv4i64 addr:$src))))),
1502 (bc_v8i64 (v16i32 immAllZerosV))),
1503 (VBROADCASTI64X4rmkz VK8WM:$mask, addr:$src)>;
1504def : Pat<(vselect VK8WM:$mask,
1505 (bc_v8i64 (v16i32 (X86SubVBroadcast (bc_v8i32 (loadv4i64 addr:$src))))),
1506 VR512:$src0),
1507 (VBROADCASTI64X4rmk VR512:$src0, VK8WM:$mask, addr:$src)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001508}
1509
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001510let Predicates = [HasVLX] in {
1511defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1512 v8i32x_info, v4i32x_info>,
1513 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1514defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1515 v8f32x_info, v4f32x_info>,
1516 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001517
Craig Topperd6f4be92017-08-21 05:29:02 +00001518def : Pat<(v4f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1519 (VBROADCASTF32X4Z256rm addr:$src)>;
1520def : Pat<(v4i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1521 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001522def : Pat<(v16i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1523 (VBROADCASTI32X4Z256rm addr:$src)>;
1524def : Pat<(v32i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1525 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001526
Craig Topper5a2bd992018-02-05 08:37:37 +00001527// Patterns for selects of bitcasted operations.
1528def : Pat<(vselect VK8WM:$mask,
1529 (bc_v8f32 (v4f64 (X86SubVBroadcast (loadv2f64 addr:$src)))),
1530 (bc_v8f32 (v8i32 immAllZerosV))),
1531 (VBROADCASTF32X4Z256rmkz VK8WM:$mask, addr:$src)>;
1532def : Pat<(vselect VK8WM:$mask,
1533 (bc_v8f32 (v4f64 (X86SubVBroadcast (loadv2f64 addr:$src)))),
1534 VR256X:$src0),
1535 (VBROADCASTF32X4Z256rmk VR256X:$src0, VK8WM:$mask, addr:$src)>;
1536def : Pat<(vselect VK8WM:$mask,
1537 (bc_v8i32 (v4i64 (X86SubVBroadcast (loadv2i64 addr:$src)))),
1538 (v8i32 immAllZerosV)),
1539 (VBROADCASTI32X4Z256rmkz VK8WM:$mask, addr:$src)>;
1540def : Pat<(vselect VK8WM:$mask,
1541 (bc_v8i32 (v4i64 (X86SubVBroadcast (loadv2i64 addr:$src)))),
1542 VR256X:$src0),
1543 (VBROADCASTI32X4Z256rmk VR256X:$src0, VK8WM:$mask, addr:$src)>;
1544
1545
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001546// Provide fallback in case the load node that is used in the patterns above
1547// is used by additional users, which prevents the pattern selection.
Craig Topperd6f4be92017-08-21 05:29:02 +00001548def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
1549 (VINSERTF32x4Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1550 (v2f64 VR128X:$src), 1)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001551def : Pat<(v8f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001552 (VINSERTF32x4Z256rr (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001553 (v4f32 VR128X:$src), 1)>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001554def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
1555 (VINSERTI32x4Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1556 (v2i64 VR128X:$src), 1)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001557def : Pat<(v8i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001558 (VINSERTI32x4Z256rr (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001559 (v4i32 VR128X:$src), 1)>;
1560def : Pat<(v16i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001561 (VINSERTI32x4Z256rr (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001562 (v8i16 VR128X:$src), 1)>;
1563def : Pat<(v32i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001564 (VINSERTI32x4Z256rr (INSERT_SUBREG (v32i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001565 (v16i8 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001566}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001567
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001568let Predicates = [HasVLX, HasDQI] in {
Craig Topperd6f4be92017-08-21 05:29:02 +00001569defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm_dq<0x5a, "vbroadcasti64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001570 v4i64x_info, v2i64x_info>, VEX_W,
1571 EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001572defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm_dq<0x1a, "vbroadcastf64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001573 v4f64x_info, v2f64x_info>, VEX_W,
1574 EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topper5a2bd992018-02-05 08:37:37 +00001575
1576// Patterns for selects of bitcasted operations.
1577def : Pat<(vselect VK4WM:$mask,
1578 (bc_v4f64 (v8f32 (X86SubVBroadcast (loadv4f32 addr:$src)))),
1579 (bc_v4f64 (v8i32 immAllZerosV))),
1580 (VBROADCASTF64X2Z128rmkz VK4WM:$mask, addr:$src)>;
1581def : Pat<(vselect VK4WM:$mask,
1582 (bc_v4f64 (v8f32 (X86SubVBroadcast (loadv4f32 addr:$src)))),
1583 VR256X:$src0),
1584 (VBROADCASTF64X2Z128rmk VR256X:$src0, VK4WM:$mask, addr:$src)>;
1585def : Pat<(vselect VK4WM:$mask,
1586 (bc_v4i64 (v8i32 (X86SubVBroadcast (bc_v4i32 (loadv2i64 addr:$src))))),
1587 (bc_v4i64 (v8i32 immAllZerosV))),
1588 (VBROADCASTI64X2Z128rmkz VK4WM:$mask, addr:$src)>;
1589def : Pat<(vselect VK4WM:$mask,
1590 (bc_v4i64 (v8i32 (X86SubVBroadcast (bc_v4i32 (loadv2i64 addr:$src))))),
1591 VR256X:$src0),
1592 (VBROADCASTI64X2Z128rmk VR256X:$src0, VK4WM:$mask, addr:$src)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001593}
1594
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001595let Predicates = [HasDQI] in {
Craig Topperd6f4be92017-08-21 05:29:02 +00001596defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm_dq<0x5a, "vbroadcasti64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001597 v8i64_info, v2i64x_info>, VEX_W,
1598 EVEX_V512, EVEX_CD8<64, CD8VT2>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001599defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm_dq<0x5b, "vbroadcasti32x8",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001600 v16i32_info, v8i32x_info>,
1601 EVEX_V512, EVEX_CD8<32, CD8VT8>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001602defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm_dq<0x1a, "vbroadcastf64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001603 v8f64_info, v2f64x_info>, VEX_W,
1604 EVEX_V512, EVEX_CD8<64, CD8VT2>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001605defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm_dq<0x1b, "vbroadcastf32x8",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001606 v16f32_info, v8f32x_info>,
1607 EVEX_V512, EVEX_CD8<32, CD8VT8>;
Craig Topper5a2bd992018-02-05 08:37:37 +00001608
1609// Patterns for selects of bitcasted operations.
1610def : Pat<(vselect VK16WM:$mask,
1611 (bc_v16f32 (v8f64 (X86SubVBroadcast (loadv4f64 addr:$src)))),
1612 (bc_v16f32 (v16i32 immAllZerosV))),
1613 (VBROADCASTF32X8rmkz VK16WM:$mask, addr:$src)>;
1614def : Pat<(vselect VK16WM:$mask,
1615 (bc_v16f32 (v8f64 (X86SubVBroadcast (loadv4f64 addr:$src)))),
1616 VR512:$src0),
1617 (VBROADCASTF32X8rmk VR512:$src0, VK16WM:$mask, addr:$src)>;
1618def : Pat<(vselect VK16WM:$mask,
1619 (bc_v16i32 (v8i64 (X86SubVBroadcast (loadv4i64 addr:$src)))),
1620 (v16i32 immAllZerosV)),
1621 (VBROADCASTI32X8rmkz VK16WM:$mask, addr:$src)>;
1622def : Pat<(vselect VK16WM:$mask,
1623 (bc_v16i32 (v8i64 (X86SubVBroadcast (loadv4i64 addr:$src)))),
1624 VR512:$src0),
1625 (VBROADCASTI32X8rmk VR512:$src0, VK16WM:$mask, addr:$src)>;
1626
1627def : Pat<(vselect VK8WM:$mask,
1628 (bc_v8f64 (v16f32 (X86SubVBroadcast (loadv4f32 addr:$src)))),
1629 (bc_v8f64 (v16i32 immAllZerosV))),
1630 (VBROADCASTF64X2rmkz VK8WM:$mask, addr:$src)>;
1631def : Pat<(vselect VK8WM:$mask,
1632 (bc_v8f64 (v16f32 (X86SubVBroadcast (loadv4f32 addr:$src)))),
1633 VR512:$src0),
1634 (VBROADCASTF64X2rmk VR512:$src0, VK8WM:$mask, addr:$src)>;
1635def : Pat<(vselect VK8WM:$mask,
1636 (bc_v8i64 (v16i32 (X86SubVBroadcast (bc_v4i32 (loadv2i64 addr:$src))))),
1637 (bc_v8i64 (v16i32 immAllZerosV))),
1638 (VBROADCASTI64X2rmkz VK8WM:$mask, addr:$src)>;
1639def : Pat<(vselect VK8WM:$mask,
1640 (bc_v8i64 (v16i32 (X86SubVBroadcast (bc_v4i32 (loadv2i64 addr:$src))))),
1641 VR512:$src0),
1642 (VBROADCASTI64X2rmk VR512:$src0, VK8WM:$mask, addr:$src)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001643}
Adam Nemet73f72e12014-06-27 00:43:38 +00001644
Igor Bregerfa798a92015-11-02 07:39:36 +00001645multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001646 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001647 let Predicates = [HasDQI] in
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001648 defm Z : avx512_broadcast_rm_split<opc, OpcodeStr, WriteShuffle256,
1649 WriteShuffle256Ld, _Dst.info512,
Craig Topperbf0de9d2017-10-13 06:07:10 +00001650 _Src.info512, _Src.info128, null_frag>,
Craig Topper17854ec2017-08-30 07:48:39 +00001651 EVEX_V512;
Igor Bregerfa798a92015-11-02 07:39:36 +00001652 let Predicates = [HasDQI, HasVLX] in
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001653 defm Z256 : avx512_broadcast_rm_split<opc, OpcodeStr, WriteShuffle256,
1654 WriteShuffle256Ld, _Dst.info256,
Craig Topperbf0de9d2017-10-13 06:07:10 +00001655 _Src.info256, _Src.info128, null_frag>,
Craig Topper17854ec2017-08-30 07:48:39 +00001656 EVEX_V256;
Igor Bregerfa798a92015-11-02 07:39:36 +00001657}
1658
1659multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001660 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> :
1661 avx512_common_broadcast_32x2<opc, OpcodeStr, _Dst, _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001662
1663 let Predicates = [HasDQI, HasVLX] in
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001664 defm Z128 : avx512_broadcast_rm_split<opc, OpcodeStr, WriteShuffle,
Simon Pilgrim38ac0e92018-05-10 17:06:09 +00001665 WriteShuffleXLd, _Dst.info128,
Craig Topperbf0de9d2017-10-13 06:07:10 +00001666 _Src.info128, _Src.info128, null_frag>,
Craig Topper17854ec2017-08-30 07:48:39 +00001667 EVEX_V128;
Igor Bregerfa798a92015-11-02 07:39:36 +00001668}
1669
Craig Topper51e052f2016-10-15 16:26:02 +00001670defm VBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2",
1671 avx512vl_i32_info, avx512vl_i64_info>;
1672defm VBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2",
1673 avx512vl_f32_info, avx512vl_f64_info>;
Igor Bregerfa798a92015-11-02 07:39:36 +00001674
Craig Topper52317e82017-01-15 05:47:45 +00001675let Predicates = [HasVLX] in {
1676def : Pat<(v8f32 (X86VBroadcast (v8f32 VR256X:$src))),
1677 (VBROADCASTSSZ256r (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1678def : Pat<(v4f64 (X86VBroadcast (v4f64 VR256X:$src))),
1679 (VBROADCASTSDZ256r (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
1680}
1681
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001682def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001683 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001684def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
1685 (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1686
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001687def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001688 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001689def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
1690 (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001691
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001692//===----------------------------------------------------------------------===//
1693// AVX-512 BROADCAST MASK TO VECTOR REGISTER
1694//---
Asaf Badouh0d957b82015-11-18 09:42:45 +00001695multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr,
1696 X86VectorVTInfo _, RegisterClass KRC> {
1697 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001698 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Simon Pilgrim577ae242018-04-12 19:25:07 +00001699 [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>,
1700 EVEX, Sched<[WriteShuffle]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001701}
1702
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001703multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
Asaf Badouh0d957b82015-11-18 09:42:45 +00001704 AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> {
1705 let Predicates = [HasCDI] in
1706 defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512;
1707 let Predicates = [HasCDI, HasVLX] in {
1708 defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256;
1709 defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128;
1710 }
1711}
1712
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001713defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001714 avx512vl_i32_info, VK16>;
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001715defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001716 avx512vl_i64_info, VK8>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001717
1718//===----------------------------------------------------------------------===//
Craig Topperaad5f112015-11-30 00:13:24 +00001719// -- VPERMI2 - 3 source operands form --
Simon Pilgrim21e89792018-04-13 14:36:59 +00001720multiclass avx512_perm_i<bits<8> opc, string OpcodeStr,
Craig Topper26bc8482018-05-28 05:37:25 +00001721 X86FoldableSchedWrite sched,
1722 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topperdcfcfdb2018-05-28 19:33:11 +00001723let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain,
1724 hasSideEffects = 0 in {
Craig Topper26bc8482018-05-28 05:37:25 +00001725 defm rr: AVX512_maskable_3src_cast<opc, MRMSrcReg, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001726 (ins _.RC:$src2, _.RC:$src3),
1727 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topperdcfcfdb2018-05-28 19:33:11 +00001728 (_.VT (X86VPermt2 _.RC:$src2, IdxVT.RC:$src1, _.RC:$src3)), 1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001729 EVEX_4V, AVX5128IBase, Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001730
Craig Topperdcfcfdb2018-05-28 19:33:11 +00001731 let mayLoad = 1 in
Craig Topper26bc8482018-05-28 05:37:25 +00001732 defm rm: AVX512_maskable_3src_cast<opc, MRMSrcMem, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001733 (ins _.RC:$src2, _.MemOp:$src3),
1734 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topperdcfcfdb2018-05-28 19:33:11 +00001735 (_.VT (X86VPermt2 _.RC:$src2, IdxVT.RC:$src1,
Simon Pilgrim0e456342018-04-12 20:47:34 +00001736 (_.VT (bitconvert (_.LdFrag addr:$src3))))), 1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001737 EVEX_4V, AVX5128IBase, Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001738 }
1739}
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001740
Simon Pilgrim21e89792018-04-13 14:36:59 +00001741multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr,
Craig Topper26bc8482018-05-28 05:37:25 +00001742 X86FoldableSchedWrite sched,
1743 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topperdcfcfdb2018-05-28 19:33:11 +00001744 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain,
1745 hasSideEffects = 0, mayLoad = 1 in
Craig Topper26bc8482018-05-28 05:37:25 +00001746 defm rmb: AVX512_maskable_3src_cast<opc, MRMSrcMem, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001747 (ins _.RC:$src2, _.ScalarMemOp:$src3),
1748 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1749 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topperdcfcfdb2018-05-28 19:33:11 +00001750 (_.VT (X86VPermt2 _.RC:$src2,
1751 IdxVT.RC:$src1,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))), 1>,
Simon Pilgrim0e456342018-04-12 20:47:34 +00001752 AVX5128IBase, EVEX_4V, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001753 Sched<[sched.Folded, ReadAfterLd]>;
Adam Nemetefe9c982014-07-02 21:25:58 +00001754}
1755
Simon Pilgrim21e89792018-04-13 14:36:59 +00001756multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr,
1757 X86FoldableSchedWrite sched,
Craig Topper26bc8482018-05-28 05:37:25 +00001758 AVX512VLVectorVTInfo VTInfo,
1759 AVX512VLVectorVTInfo ShuffleMask> {
1760 defm NAME: avx512_perm_i<opc, OpcodeStr, sched, VTInfo.info512,
1761 ShuffleMask.info512>,
1762 avx512_perm_i_mb<opc, OpcodeStr, sched, VTInfo.info512,
1763 ShuffleMask.info512>, EVEX_V512;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001764 let Predicates = [HasVLX] in {
Craig Topper26bc8482018-05-28 05:37:25 +00001765 defm NAME#128: avx512_perm_i<opc, OpcodeStr, sched, VTInfo.info128,
1766 ShuffleMask.info128>,
1767 avx512_perm_i_mb<opc, OpcodeStr, sched, VTInfo.info128,
1768 ShuffleMask.info128>, EVEX_V128;
1769 defm NAME#256: avx512_perm_i<opc, OpcodeStr, sched, VTInfo.info256,
1770 ShuffleMask.info256>,
1771 avx512_perm_i_mb<opc, OpcodeStr, sched, VTInfo.info256,
1772 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001773 }
1774}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001775
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001776multiclass avx512_perm_i_sizes_bw<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001777 X86FoldableSchedWrite sched,
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001778 AVX512VLVectorVTInfo VTInfo,
Craig Topper26bc8482018-05-28 05:37:25 +00001779 AVX512VLVectorVTInfo Idx,
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001780 Predicate Prd> {
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001781 let Predicates = [Prd] in
Craig Topper26bc8482018-05-28 05:37:25 +00001782 defm NAME: avx512_perm_i<opc, OpcodeStr, sched, VTInfo.info512,
1783 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001784 let Predicates = [Prd, HasVLX] in {
Craig Topper26bc8482018-05-28 05:37:25 +00001785 defm NAME#128: avx512_perm_i<opc, OpcodeStr, sched, VTInfo.info128,
1786 Idx.info128>, EVEX_V128;
1787 defm NAME#256: avx512_perm_i<opc, OpcodeStr, sched, VTInfo.info256,
1788 Idx.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001789 }
1790}
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001791
Simon Pilgrim21e89792018-04-13 14:36:59 +00001792defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d", WriteVarShuffle256,
Craig Topper26bc8482018-05-28 05:37:25 +00001793 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001794defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q", WriteVarShuffle256,
Craig Topper26bc8482018-05-28 05:37:25 +00001795 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001796defm VPERMI2W : avx512_perm_i_sizes_bw<0x75, "vpermi2w", WriteVarShuffle256,
Craig Topper26bc8482018-05-28 05:37:25 +00001797 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1798 VEX_W, EVEX_CD8<16, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001799defm VPERMI2B : avx512_perm_i_sizes_bw<0x75, "vpermi2b", WriteVarShuffle256,
Craig Topper26bc8482018-05-28 05:37:25 +00001800 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1801 EVEX_CD8<8, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001802defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps", WriteFVarShuffle256,
Craig Topper26bc8482018-05-28 05:37:25 +00001803 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001804defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd", WriteFVarShuffle256,
Craig Topper26bc8482018-05-28 05:37:25 +00001805 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
1806
1807// Extra patterns to deal with extra bitcasts due to passthru and index being
1808// different types on the fp versions.
1809multiclass avx512_perm_i_lowering<string InstrStr, X86VectorVTInfo _,
1810 X86VectorVTInfo IdxVT,
1811 X86VectorVTInfo CastVT> {
1812 def : Pat<(_.VT (vselect _.KRCWM:$mask,
Craig Topperdcfcfdb2018-05-28 19:33:11 +00001813 (X86VPermt2 (_.VT _.RC:$src2),
1814 (IdxVT.VT (bitconvert (CastVT.VT _.RC:$src1))), _.RC:$src3),
Craig Topper26bc8482018-05-28 05:37:25 +00001815 (_.VT (bitconvert (CastVT.VT _.RC:$src1))))),
1816 (!cast<Instruction>(InstrStr#"rrk") _.RC:$src1, _.KRCWM:$mask,
1817 _.RC:$src2, _.RC:$src3)>;
1818 def : Pat<(_.VT (vselect _.KRCWM:$mask,
Craig Topperdcfcfdb2018-05-28 19:33:11 +00001819 (X86VPermt2 _.RC:$src2,
1820 (IdxVT.VT (bitconvert (CastVT.VT _.RC:$src1))),
1821 (_.LdFrag addr:$src3)),
Craig Topper26bc8482018-05-28 05:37:25 +00001822 (_.VT (bitconvert (CastVT.VT _.RC:$src1))))),
1823 (!cast<Instruction>(InstrStr#"rmk") _.RC:$src1, _.KRCWM:$mask,
1824 _.RC:$src2, addr:$src3)>;
1825 def : Pat<(_.VT (vselect _.KRCWM:$mask,
Craig Topperdcfcfdb2018-05-28 19:33:11 +00001826 (X86VPermt2 _.RC:$src2,
1827 (IdxVT.VT (bitconvert (CastVT.VT _.RC:$src1))),
1828 (X86VBroadcast (_.ScalarLdFrag addr:$src3))),
Craig Topper26bc8482018-05-28 05:37:25 +00001829 (_.VT (bitconvert (CastVT.VT _.RC:$src1))))),
1830 (!cast<Instruction>(InstrStr#"rmbk") _.RC:$src1, _.KRCWM:$mask,
1831 _.RC:$src2, addr:$src3)>;
1832}
1833
1834// TODO: Should we add more casts? The vXi64 case is common due to ABI.
1835defm : avx512_perm_i_lowering<"VPERMI2PS", v16f32_info, v16i32_info, v8i64_info>;
1836defm : avx512_perm_i_lowering<"VPERMI2PS256", v8f32x_info, v8i32x_info, v4i64x_info>;
1837defm : avx512_perm_i_lowering<"VPERMI2PS128", v4f32x_info, v4i32x_info, v2i64x_info>;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001838
Craig Topperaad5f112015-11-30 00:13:24 +00001839// VPERMT2
Simon Pilgrim21e89792018-04-13 14:36:59 +00001840multiclass avx512_perm_t<bits<8> opc, string OpcodeStr,
1841 X86FoldableSchedWrite sched,
Craig Toppera47576f2015-11-26 20:21:29 +00001842 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001843let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001844 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
1845 (ins IdxVT.RC:$src2, _.RC:$src3),
1846 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00001847 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3)), 1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001848 EVEX_4V, AVX5128IBase, Sched<[sched]>;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001849
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001850 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1851 (ins IdxVT.RC:$src2, _.MemOp:$src3),
1852 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001853 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2,
Simon Pilgrim0e456342018-04-12 20:47:34 +00001854 (bitconvert (_.LdFrag addr:$src3)))), 1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001855 EVEX_4V, AVX5128IBase, Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001856 }
1857}
Simon Pilgrim21e89792018-04-13 14:36:59 +00001858multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr,
1859 X86FoldableSchedWrite sched,
Craig Toppera47576f2015-11-26 20:21:29 +00001860 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001861 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001862 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1863 (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3),
1864 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1865 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Toppera47576f2015-11-26 20:21:29 +00001866 (_.VT (X86VPermt2 _.RC:$src1,
Simon Pilgrim0e456342018-04-12 20:47:34 +00001867 IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))), 1>,
1868 AVX5128IBase, EVEX_4V, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001869 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001870}
1871
Simon Pilgrim21e89792018-04-13 14:36:59 +00001872multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr,
1873 X86FoldableSchedWrite sched,
Craig Toppera47576f2015-11-26 20:21:29 +00001874 AVX512VLVectorVTInfo VTInfo,
1875 AVX512VLVectorVTInfo ShuffleMask> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00001876 defm NAME: avx512_perm_t<opc, OpcodeStr, sched, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001877 ShuffleMask.info512>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001878 avx512_perm_t_mb<opc, OpcodeStr, sched, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001879 ShuffleMask.info512>, EVEX_V512;
1880 let Predicates = [HasVLX] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00001881 defm NAME#128: avx512_perm_t<opc, OpcodeStr, sched, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001882 ShuffleMask.info128>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001883 avx512_perm_t_mb<opc, OpcodeStr, sched, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001884 ShuffleMask.info128>, EVEX_V128;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001885 defm NAME#256: avx512_perm_t<opc, OpcodeStr, sched, VTInfo.info256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001886 ShuffleMask.info256>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001887 avx512_perm_t_mb<opc, OpcodeStr, sched, VTInfo.info256,
Craig Toppera47576f2015-11-26 20:21:29 +00001888 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001889 }
1890}
1891
Simon Pilgrim21e89792018-04-13 14:36:59 +00001892multiclass avx512_perm_t_sizes_bw<bits<8> opc, string OpcodeStr,
1893 X86FoldableSchedWrite sched,
1894 AVX512VLVectorVTInfo VTInfo,
1895 AVX512VLVectorVTInfo Idx, Predicate Prd> {
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001896 let Predicates = [Prd] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00001897 defm NAME: avx512_perm_t<opc, OpcodeStr, sched, VTInfo.info512,
Craig Toppera47576f2015-11-26 20:21:29 +00001898 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001899 let Predicates = [Prd, HasVLX] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00001900 defm NAME#128: avx512_perm_t<opc, OpcodeStr, sched, VTInfo.info128,
Craig Toppera47576f2015-11-26 20:21:29 +00001901 Idx.info128>, EVEX_V128;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001902 defm NAME#256: avx512_perm_t<opc, OpcodeStr, sched, VTInfo.info256,
Craig Toppera47576f2015-11-26 20:21:29 +00001903 Idx.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001904 }
1905}
Simon Pilgrim8d5e4692017-12-01 17:24:15 +00001906
Simon Pilgrim21e89792018-04-13 14:36:59 +00001907defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d", WriteVarShuffle256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001908 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001909defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q", WriteVarShuffle256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001910 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001911defm VPERMT2W : avx512_perm_t_sizes_bw<0x7D, "vpermt2w", WriteVarShuffle256,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001912 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1913 VEX_W, EVEX_CD8<16, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001914defm VPERMT2B : avx512_perm_t_sizes_bw<0x7D, "vpermt2b", WriteVarShuffle256,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001915 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1916 EVEX_CD8<8, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001917defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps", WriteFVarShuffle256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001918 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001919defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd", WriteFVarShuffle256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001920 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001921
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001922//===----------------------------------------------------------------------===//
1923// AVX-512 - BLEND using mask
1924//
Simon Pilgrimd4953012017-12-05 21:05:25 +00001925
Simon Pilgrim21e89792018-04-13 14:36:59 +00001926multiclass WriteFVarBlendask<bits<8> opc, string OpcodeStr,
1927 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Toppera74e3082017-01-07 22:20:34 +00001928 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001929 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1930 (ins _.RC:$src1, _.RC:$src2),
1931 !strconcat(OpcodeStr,
Simon Pilgrime9376b92018-04-12 19:59:35 +00001932 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"), []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001933 EVEX_4V, Sched<[sched]>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001934 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1935 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001936 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001937 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Simon Pilgrim21e89792018-04-13 14:36:59 +00001938 []>, EVEX_4V, EVEX_K, Sched<[sched]>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001939 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1940 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1941 !strconcat(OpcodeStr,
1942 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
Simon Pilgrim21e89792018-04-13 14:36:59 +00001943 []>, EVEX_4V, EVEX_KZ, Sched<[sched]>;
Craig Toppera74e3082017-01-07 22:20:34 +00001944 let mayLoad = 1 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001945 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1946 (ins _.RC:$src1, _.MemOp:$src2),
1947 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001948 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00001949 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001950 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001951 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1952 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001953 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001954 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00001955 []>, EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001956 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001957 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1958 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1959 !strconcat(OpcodeStr,
1960 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00001961 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001962 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001963 }
Craig Toppera74e3082017-01-07 22:20:34 +00001964 }
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001965}
Simon Pilgrim21e89792018-04-13 14:36:59 +00001966multiclass WriteFVarBlendask_rmb<bits<8> opc, string OpcodeStr,
1967 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper81f20aa2017-01-07 22:20:26 +00001968 let mayLoad = 1, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001969 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1970 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1971 !strconcat(OpcodeStr,
1972 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00001973 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"), []>,
1974 EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001975 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001976
Craig Topper16b20242018-02-23 20:48:44 +00001977 def rmbkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1978 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1979 !strconcat(OpcodeStr,
1980 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}} {z}|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00001981 "$dst {${mask}} {z}, $src1, ${src2}", _.BroadcastStr, "}"), []>,
1982 EVEX_4V, EVEX_KZ, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001983 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper16b20242018-02-23 20:48:44 +00001984
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001985 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1986 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1987 !strconcat(OpcodeStr,
1988 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00001989 "$dst, $src1, ${src2}", _.BroadcastStr, "}"), []>,
1990 EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001991 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper81f20aa2017-01-07 22:20:26 +00001992 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001993}
1994
Simon Pilgrim3c354082018-04-30 18:18:38 +00001995multiclass blendmask_dq<bits<8> opc, string OpcodeStr, X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001996 AVX512VLVectorVTInfo VTInfo> {
Simon Pilgrim3c354082018-04-30 18:18:38 +00001997 defm Z : WriteFVarBlendask<opc, OpcodeStr, sched.ZMM, VTInfo.info512>,
1998 WriteFVarBlendask_rmb<opc, OpcodeStr, sched.ZMM, VTInfo.info512>,
1999 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002000
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00002001 let Predicates = [HasVLX] in {
Simon Pilgrim3c354082018-04-30 18:18:38 +00002002 defm Z256 : WriteFVarBlendask<opc, OpcodeStr, sched.YMM, VTInfo.info256>,
2003 WriteFVarBlendask_rmb<opc, OpcodeStr, sched.YMM, VTInfo.info256>,
2004 EVEX_V256;
2005 defm Z128 : WriteFVarBlendask<opc, OpcodeStr, sched.XMM, VTInfo.info128>,
2006 WriteFVarBlendask_rmb<opc, OpcodeStr, sched.XMM, VTInfo.info128>,
2007 EVEX_V128;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00002008 }
2009}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00002010
Simon Pilgrim3c354082018-04-30 18:18:38 +00002011multiclass blendmask_bw<bits<8> opc, string OpcodeStr, X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002012 AVX512VLVectorVTInfo VTInfo> {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00002013 let Predicates = [HasBWI] in
Simon Pilgrim3c354082018-04-30 18:18:38 +00002014 defm Z : WriteFVarBlendask<opc, OpcodeStr, sched.ZMM, VTInfo.info512>,
2015 EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00002016
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00002017 let Predicates = [HasBWI, HasVLX] in {
Simon Pilgrim3c354082018-04-30 18:18:38 +00002018 defm Z256 : WriteFVarBlendask<opc, OpcodeStr, sched.YMM, VTInfo.info256>,
2019 EVEX_V256;
2020 defm Z128 : WriteFVarBlendask<opc, OpcodeStr, sched.XMM, VTInfo.info128>,
2021 EVEX_V128;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00002022 }
2023}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002024
Simon Pilgrim3c354082018-04-30 18:18:38 +00002025defm VBLENDMPS : blendmask_dq<0x65, "vblendmps", SchedWriteFVarBlend,
Simon Pilgrim8a937e02018-04-27 18:19:48 +00002026 avx512vl_f32_info>;
Simon Pilgrim3c354082018-04-30 18:18:38 +00002027defm VBLENDMPD : blendmask_dq<0x65, "vblendmpd", SchedWriteFVarBlend,
Simon Pilgrim8a937e02018-04-27 18:19:48 +00002028 avx512vl_f64_info>, VEX_W;
Simon Pilgrim3c354082018-04-30 18:18:38 +00002029defm VPBLENDMD : blendmask_dq<0x64, "vpblendmd", SchedWriteVarBlend,
Simon Pilgrim8a937e02018-04-27 18:19:48 +00002030 avx512vl_i32_info>;
Simon Pilgrim3c354082018-04-30 18:18:38 +00002031defm VPBLENDMQ : blendmask_dq<0x64, "vpblendmq", SchedWriteVarBlend,
Simon Pilgrim8a937e02018-04-27 18:19:48 +00002032 avx512vl_i64_info>, VEX_W;
Simon Pilgrim3c354082018-04-30 18:18:38 +00002033defm VPBLENDMB : blendmask_bw<0x66, "vpblendmb", SchedWriteVarBlend,
Simon Pilgrim8a937e02018-04-27 18:19:48 +00002034 avx512vl_i8_info>;
Simon Pilgrim3c354082018-04-30 18:18:38 +00002035defm VPBLENDMW : blendmask_bw<0x66, "vpblendmw", SchedWriteVarBlend,
Simon Pilgrim8a937e02018-04-27 18:19:48 +00002036 avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00002037
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002038//===----------------------------------------------------------------------===//
2039// Compare Instructions
2040//===----------------------------------------------------------------------===//
2041
2042// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002043
Simon Pilgrim71660c62017-12-05 14:34:42 +00002044multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002045 X86FoldableSchedWrite sched> {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002046 defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
2047 (outs _.KRC:$dst),
2048 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
2049 "vcmp${cc}"#_.Suffix,
2050 "$src2, $src1", "$src1, $src2",
2051 (OpNode (_.VT _.RC:$src1),
2052 (_.VT _.RC:$src2),
Simon Pilgrim21e89792018-04-13 14:36:59 +00002053 imm:$cc)>, EVEX_4V, Sched<[sched]>;
Ayman Musa62d1c712017-04-13 10:03:45 +00002054 let mayLoad = 1 in
Craig Toppere1cac152016-06-07 07:27:54 +00002055 defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
2056 (outs _.KRC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00002057 (ins _.RC:$src1, _.IntScalarMemOp:$src2, AVXCC:$cc),
Craig Toppere1cac152016-06-07 07:27:54 +00002058 "vcmp${cc}"#_.Suffix,
2059 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00002060 (OpNode (_.VT _.RC:$src1), _.ScalarIntMemCPat:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002061 imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002062 Sched<[sched.Folded, ReadAfterLd]>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002063
2064 defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
2065 (outs _.KRC:$dst),
2066 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
2067 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002068 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002069 (OpNodeRnd (_.VT _.RC:$src1),
2070 (_.VT _.RC:$src2),
2071 imm:$cc,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002072 (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002073 EVEX_4V, EVEX_B, Sched<[sched]>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002074 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00002075 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002076 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2077 (outs VK1:$dst),
2078 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2079 "vcmp"#_.Suffix,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002080 "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002081 Sched<[sched]>;
Ayman Musa62d1c712017-04-13 10:03:45 +00002082 let mayLoad = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002083 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2084 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00002085 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002086 "vcmp"#_.Suffix,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002087 "$cc, $src2, $src1", "$src1, $src2, $cc">,
Simon Pilgrim71660c62017-12-05 14:34:42 +00002088 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002089 Sched<[sched.Folded, ReadAfterLd]>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002090
2091 defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2092 (outs _.KRC:$dst),
2093 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2094 "vcmp"#_.Suffix,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002095 "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc">,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002096 EVEX_4V, EVEX_B, Sched<[sched]>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002097 }// let isAsmParserOnly = 1, hasSideEffects = 0
2098
2099 let isCodeGenOnly = 1 in {
Craig Topper225da2c2016-08-27 05:22:15 +00002100 let isCommutable = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002101 def rr : AVX512Ii8<0xC2, MRMSrcReg,
2102 (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc),
2103 !strconcat("vcmp${cc}", _.Suffix,
2104 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2105 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
2106 _.FRC:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002107 imm:$cc))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002108 EVEX_4V, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002109 def rm : AVX512Ii8<0xC2, MRMSrcMem,
2110 (outs _.KRC:$dst),
2111 (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
2112 !strconcat("vcmp${cc}", _.Suffix,
2113 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2114 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
2115 (_.ScalarLdFrag addr:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002116 imm:$cc))]>,
2117 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002118 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002119 }
2120}
2121
2122let Predicates = [HasAVX512] in {
Craig Topperd890db62017-02-21 04:26:04 +00002123 let ExeDomain = SSEPackedSingle in
Simon Pilgrim71660c62017-12-05 14:34:42 +00002124 defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd,
Simon Pilgrimc546f942018-05-01 16:50:16 +00002125 SchedWriteFCmp.Scl>, AVX512XSIi8Base;
Craig Topperd890db62017-02-21 04:26:04 +00002126 let ExeDomain = SSEPackedDouble in
Simon Pilgrim71660c62017-12-05 14:34:42 +00002127 defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd,
Simon Pilgrimc546f942018-05-01 16:50:16 +00002128 SchedWriteFCmp.Scl>, AVX512XDIi8Base, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002129}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002130
Craig Topper513d3fa2018-01-27 20:19:02 +00002131multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, PatFrag OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002132 X86FoldableSchedWrite sched, X86VectorVTInfo _,
2133 bit IsCommutable> {
Craig Topper392cd032016-09-03 16:28:03 +00002134 let isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002135 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002136 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
2137 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002138 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002139 EVEX_4V, Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002140 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002141 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
2142 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2143 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002144 (_.VT (bitconvert (_.LdFrag addr:$src2)))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002145 EVEX_4V, Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1d81032017-06-13 07:13:47 +00002146 let isCommutable = IsCommutable in
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002147 def rrk : AVX512BI<opc, MRMSrcReg,
2148 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
2149 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
2150 "$dst {${mask}}, $src1, $src2}"),
2151 [(set _.KRC:$dst, (and _.KRCWM:$mask,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002152 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002153 EVEX_4V, EVEX_K, Sched<[sched]>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002154 def rmk : AVX512BI<opc, MRMSrcMem,
2155 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
2156 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
2157 "$dst {${mask}}, $src1, $src2}"),
2158 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2159 (OpNode (_.VT _.RC:$src1),
2160 (_.VT (bitconvert
Simon Pilgrime9376b92018-04-12 19:59:35 +00002161 (_.LdFrag addr:$src2))))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002162 EVEX_4V, EVEX_K, Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002163}
2164
Craig Topper513d3fa2018-01-27 20:19:02 +00002165multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, PatFrag OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002166 X86FoldableSchedWrite sched, X86VectorVTInfo _,
2167 bit IsCommutable> :
2168 avx512_icmp_packed<opc, OpcodeStr, OpNode, sched, _, IsCommutable> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002169 def rmb : AVX512BI<opc, MRMSrcMem,
2170 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
2171 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
2172 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
2173 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002174 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002175 EVEX_4V, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002176 def rmbk : AVX512BI<opc, MRMSrcMem,
2177 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
2178 _.ScalarMemOp:$src2),
2179 !strconcat(OpcodeStr,
2180 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
2181 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
2182 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2183 (OpNode (_.VT _.RC:$src1),
2184 (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00002185 (_.ScalarLdFrag addr:$src2)))))]>,
2186 EVEX_4V, EVEX_K, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002187 Sched<[sched.Folded, ReadAfterLd]>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002188}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002189
Craig Topper513d3fa2018-01-27 20:19:02 +00002190multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, PatFrag OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002191 X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002192 AVX512VLVectorVTInfo VTInfo, Predicate prd,
2193 bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002194 let Predicates = [prd] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002195 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, sched.ZMM,
2196 VTInfo.info512, IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002197
2198 let Predicates = [prd, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002199 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, sched.YMM,
2200 VTInfo.info256, IsCommutable>, EVEX_V256;
2201 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, sched.XMM,
2202 VTInfo.info128, IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002203 }
2204}
2205
2206multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002207 PatFrag OpNode, X86SchedWriteWidths sched,
Simon Pilgrima2b58622017-12-05 12:02:22 +00002208 AVX512VLVectorVTInfo VTInfo,
2209 Predicate prd, bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002210 let Predicates = [prd] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002211 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, sched.ZMM,
2212 VTInfo.info512, IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002213
2214 let Predicates = [prd, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002215 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, sched.YMM,
2216 VTInfo.info256, IsCommutable>, EVEX_V256;
2217 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, sched.XMM,
2218 VTInfo.info128, IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002219 }
2220}
2221
Craig Topper9471a7c2018-02-19 19:23:31 +00002222// This fragment treats X86cmpm as commutable to help match loads in both
2223// operands for PCMPEQ.
2224def X86pcmpeqm_c : PatFrag<(ops node:$src1, node:$src2),
2225 (X86cmpm_c node:$src1, node:$src2, (i8 0))>;
Craig Topper513d3fa2018-01-27 20:19:02 +00002226def X86pcmpgtm : PatFrag<(ops node:$src1, node:$src2),
2227 (X86cmpm node:$src1, node:$src2, (i8 6))>;
2228
Simon Pilgrim21e89792018-04-13 14:36:59 +00002229// FIXME: Is there a better scheduler class for VPCMP?
Craig Topper9471a7c2018-02-19 19:23:31 +00002230defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm_c,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002231 SchedWriteVecALU, avx512vl_i8_info, HasBWI, 1>,
Craig Toppera33846a2017-10-22 06:18:23 +00002232 EVEX_CD8<8, CD8VF>, VEX_WIG;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002233
Craig Topper9471a7c2018-02-19 19:23:31 +00002234defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm_c,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002235 SchedWriteVecALU, avx512vl_i16_info, HasBWI, 1>,
Craig Toppera33846a2017-10-22 06:18:23 +00002236 EVEX_CD8<16, CD8VF>, VEX_WIG;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002237
Craig Topper9471a7c2018-02-19 19:23:31 +00002238defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm_c,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002239 SchedWriteVecALU, avx512vl_i32_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002240 EVEX_CD8<32, CD8VF>;
2241
Craig Topper9471a7c2018-02-19 19:23:31 +00002242defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm_c,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002243 SchedWriteVecALU, avx512vl_i64_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002244 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
2245
2246defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002247 SchedWriteVecALU, avx512vl_i8_info, HasBWI>,
Craig Toppera33846a2017-10-22 06:18:23 +00002248 EVEX_CD8<8, CD8VF>, VEX_WIG;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002249
2250defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002251 SchedWriteVecALU, avx512vl_i16_info, HasBWI>,
Craig Toppera33846a2017-10-22 06:18:23 +00002252 EVEX_CD8<16, CD8VF>, VEX_WIG;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002253
Robert Khasanovf70f7982014-09-18 14:06:55 +00002254defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002255 SchedWriteVecALU, avx512vl_i32_info, HasAVX512>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002256 EVEX_CD8<32, CD8VF>;
2257
Robert Khasanovf70f7982014-09-18 14:06:55 +00002258defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002259 SchedWriteVecALU, avx512vl_i64_info, HasAVX512>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002260 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002261
Craig Toppera88306e2017-10-10 06:36:46 +00002262// Transforms to swizzle an immediate to help matching memory operand in first
2263// operand.
2264def CommutePCMPCC : SDNodeXForm<imm, [{
2265 uint8_t Imm = N->getZExtValue() & 0x7;
Craig Topper9b64bf52018-02-20 03:58:11 +00002266 Imm = X86::getSwappedVPCMPImm(Imm);
Craig Toppera88306e2017-10-10 06:36:46 +00002267 return getI8Imm(Imm, SDLoc(N));
2268}]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002269
Robert Khasanov29e3b962014-08-27 09:34:37 +00002270multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002271 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper149e6bd2016-09-09 01:36:10 +00002272 let isCommutable = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002273 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002274 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00002275 !strconcat("vpcmp${cc}", Suffix,
2276 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002277 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002278 imm:$cc))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002279 EVEX_4V, Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002280 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002281 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00002282 !strconcat("vpcmp${cc}", Suffix,
2283 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002284 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
2285 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002286 imm:$cc))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002287 EVEX_4V, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper8b876762017-06-13 07:13:50 +00002288 let isCommutable = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00002289 def rrik : AVX512AIi8<opc, MRMSrcReg,
2290 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002291 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002292 !strconcat("vpcmp${cc}", Suffix,
2293 "\t{$src2, $src1, $dst {${mask}}|",
2294 "$dst {${mask}}, $src1, $src2}"),
2295 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2296 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002297 imm:$cc)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002298 EVEX_4V, EVEX_K, Sched<[sched]>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002299 def rmik : AVX512AIi8<opc, MRMSrcMem,
2300 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002301 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002302 !strconcat("vpcmp${cc}", Suffix,
2303 "\t{$src2, $src1, $dst {${mask}}|",
2304 "$dst {${mask}}, $src1, $src2}"),
2305 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2306 (OpNode (_.VT _.RC:$src1),
2307 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002308 imm:$cc)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002309 EVEX_4V, EVEX_K, Sched<[sched.Folded, ReadAfterLd]>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002310
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002311 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00002312 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002313 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002314 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002315 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002316 "$dst, $src1, $src2, $cc}"), []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002317 EVEX_4V, Sched<[sched]>;
Craig Topper9f4d4852015-01-20 12:15:30 +00002318 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002319 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002320 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002321 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002322 "$dst, $src1, $src2, $cc}"), []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002323 EVEX_4V, Sched<[sched.Folded, ReadAfterLd]>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002324 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
2325 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002326 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00002327 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002328 "\t{$cc, $src2, $src1, $dst {${mask}}|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002329 "$dst {${mask}}, $src1, $src2, $cc}"), []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002330 EVEX_4V, EVEX_K, Sched<[sched]>;
Craig Topper9f4d4852015-01-20 12:15:30 +00002331 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00002332 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
2333 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002334 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002335 !strconcat("vpcmp", Suffix,
2336 "\t{$cc, $src2, $src1, $dst {${mask}}|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002337 "$dst {${mask}}, $src1, $src2, $cc}"), []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002338 EVEX_4V, EVEX_K, Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002339 }
Craig Toppera88306e2017-10-10 06:36:46 +00002340
2341 def : Pat<(OpNode (bitconvert (_.LdFrag addr:$src2)),
2342 (_.VT _.RC:$src1), imm:$cc),
2343 (!cast<Instruction>(NAME#_.ZSuffix#"rmi") _.RC:$src1, addr:$src2,
2344 (CommutePCMPCC imm:$cc))>;
2345
2346 def : Pat<(and _.KRCWM:$mask, (OpNode (bitconvert (_.LdFrag addr:$src2)),
2347 (_.VT _.RC:$src1), imm:$cc)),
2348 (!cast<Instruction>(NAME#_.ZSuffix#"rmik") _.KRCWM:$mask,
2349 _.RC:$src1, addr:$src2,
2350 (CommutePCMPCC imm:$cc))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002351}
2352
Robert Khasanov29e3b962014-08-27 09:34:37 +00002353multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002354 X86FoldableSchedWrite sched, X86VectorVTInfo _> :
2355 avx512_icmp_cc<opc, Suffix, OpNode, sched, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00002356 def rmib : AVX512AIi8<opc, MRMSrcMem,
2357 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002358 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002359 !strconcat("vpcmp${cc}", Suffix,
2360 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
2361 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
2362 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
2363 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002364 imm:$cc))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002365 EVEX_4V, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002366 def rmibk : AVX512AIi8<opc, MRMSrcMem,
2367 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002368 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002369 !strconcat("vpcmp${cc}", Suffix,
2370 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
2371 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
2372 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2373 (OpNode (_.VT _.RC:$src1),
2374 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002375 imm:$cc)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002376 EVEX_4V, EVEX_K, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002377
Robert Khasanov29e3b962014-08-27 09:34:37 +00002378 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00002379 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00002380 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
2381 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002382 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002383 !strconcat("vpcmp", Suffix,
2384 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002385 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"), []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002386 EVEX_4V, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002387 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
2388 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002389 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002390 !strconcat("vpcmp", Suffix,
2391 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002392 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"), []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002393 EVEX_4V, EVEX_K, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002394 }
Craig Toppera88306e2017-10-10 06:36:46 +00002395
2396 def : Pat<(OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
2397 (_.VT _.RC:$src1), imm:$cc),
2398 (!cast<Instruction>(NAME#_.ZSuffix#"rmib") _.RC:$src1, addr:$src2,
2399 (CommutePCMPCC imm:$cc))>;
2400
2401 def : Pat<(and _.KRCWM:$mask, (OpNode (X86VBroadcast
2402 (_.ScalarLdFrag addr:$src2)),
2403 (_.VT _.RC:$src1), imm:$cc)),
2404 (!cast<Instruction>(NAME#_.ZSuffix#"rmibk") _.KRCWM:$mask,
2405 _.RC:$src1, addr:$src2,
2406 (CommutePCMPCC imm:$cc))>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002407}
2408
2409multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002410 X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002411 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00002412 let Predicates = [prd] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002413 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, sched.ZMM, VTInfo.info512>,
Simon Pilgrimaa911552017-12-05 12:14:36 +00002414 EVEX_V512;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002415
2416 let Predicates = [prd, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002417 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, sched.YMM, VTInfo.info256>,
Simon Pilgrimaa911552017-12-05 12:14:36 +00002418 EVEX_V256;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002419 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, sched.XMM, VTInfo.info128>,
Simon Pilgrimaa911552017-12-05 12:14:36 +00002420 EVEX_V128;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002421 }
2422}
2423
2424multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002425 X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002426 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00002427 let Predicates = [prd] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002428 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, sched.ZMM,
2429 VTInfo.info512>, EVEX_V512;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002430
2431 let Predicates = [prd, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002432 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, sched.YMM,
2433 VTInfo.info256>, EVEX_V256;
2434 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, sched.XMM,
2435 VTInfo.info128>, EVEX_V128;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002436 }
2437}
2438
Simon Pilgrim21e89792018-04-13 14:36:59 +00002439// FIXME: Is there a better scheduler class for VPCMP/VPCMPU?
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002440defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, SchedWriteVecALU,
Simon Pilgrimaa911552017-12-05 12:14:36 +00002441 avx512vl_i8_info, HasBWI>, EVEX_CD8<8, CD8VF>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002442defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, SchedWriteVecALU,
Simon Pilgrimaa911552017-12-05 12:14:36 +00002443 avx512vl_i8_info, HasBWI>, EVEX_CD8<8, CD8VF>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002444
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002445defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, SchedWriteVecALU,
Simon Pilgrimaa911552017-12-05 12:14:36 +00002446 avx512vl_i16_info, HasBWI>,
2447 VEX_W, EVEX_CD8<16, CD8VF>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002448defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, SchedWriteVecALU,
Simon Pilgrimaa911552017-12-05 12:14:36 +00002449 avx512vl_i16_info, HasBWI>,
2450 VEX_W, EVEX_CD8<16, CD8VF>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002451
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002452defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, SchedWriteVecALU,
Simon Pilgrimaa911552017-12-05 12:14:36 +00002453 avx512vl_i32_info, HasAVX512>,
2454 EVEX_CD8<32, CD8VF>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002455defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, SchedWriteVecALU,
Simon Pilgrimaa911552017-12-05 12:14:36 +00002456 avx512vl_i32_info, HasAVX512>,
2457 EVEX_CD8<32, CD8VF>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002458
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002459defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, SchedWriteVecALU,
Simon Pilgrimaa911552017-12-05 12:14:36 +00002460 avx512vl_i64_info, HasAVX512>,
2461 VEX_W, EVEX_CD8<64, CD8VF>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002462defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, SchedWriteVecALU,
Simon Pilgrimaa911552017-12-05 12:14:36 +00002463 avx512vl_i64_info, HasAVX512>,
2464 VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002465
Simon Pilgrim21e89792018-04-13 14:36:59 +00002466multiclass avx512_vcmp_common<X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002467 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
2468 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
2469 "vcmp${cc}"#_.Suffix,
2470 "$src2, $src1", "$src1, $src2",
2471 (X86cmpm (_.VT _.RC:$src1),
2472 (_.VT _.RC:$src2),
Simon Pilgrim0e456342018-04-12 20:47:34 +00002473 imm:$cc), 1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002474 Sched<[sched]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002475
Craig Toppere1cac152016-06-07 07:27:54 +00002476 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
2477 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
2478 "vcmp${cc}"#_.Suffix,
2479 "$src2, $src1", "$src1, $src2",
2480 (X86cmpm (_.VT _.RC:$src1),
2481 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002482 imm:$cc)>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002483 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002484
Craig Toppere1cac152016-06-07 07:27:54 +00002485 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
2486 (outs _.KRC:$dst),
2487 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
2488 "vcmp${cc}"#_.Suffix,
2489 "${src2}"##_.BroadcastStr##", $src1",
2490 "$src1, ${src2}"##_.BroadcastStr,
2491 (X86cmpm (_.VT _.RC:$src1),
2492 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002493 imm:$cc)>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002494 EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002495 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00002496 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002497 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2498 (outs _.KRC:$dst),
2499 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2500 "vcmp"#_.Suffix,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002501 "$cc, $src2, $src1", "$src1, $src2, $cc">,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002502 Sched<[sched]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002503
2504 let mayLoad = 1 in {
2505 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2506 (outs _.KRC:$dst),
2507 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
2508 "vcmp"#_.Suffix,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002509 "$cc, $src2, $src1", "$src1, $src2, $cc">,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002510 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002511
2512 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2513 (outs _.KRC:$dst),
2514 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
2515 "vcmp"#_.Suffix,
2516 "$cc, ${src2}"##_.BroadcastStr##", $src1",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002517 "$src1, ${src2}"##_.BroadcastStr##", $cc">,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002518 EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002519 }
Craig Topper61956982017-09-30 17:02:39 +00002520 }
2521
2522 // Patterns for selecting with loads in other operand.
2523 def : Pat<(X86cmpm (_.LdFrag addr:$src2), (_.VT _.RC:$src1),
2524 CommutableCMPCC:$cc),
2525 (!cast<Instruction>(NAME#_.ZSuffix#"rmi") _.RC:$src1, addr:$src2,
2526 imm:$cc)>;
2527
2528 def : Pat<(and _.KRCWM:$mask, (X86cmpm (_.LdFrag addr:$src2),
2529 (_.VT _.RC:$src1),
2530 CommutableCMPCC:$cc)),
2531 (!cast<Instruction>(NAME#_.ZSuffix#"rmik") _.KRCWM:$mask,
2532 _.RC:$src1, addr:$src2,
2533 imm:$cc)>;
2534
2535 def : Pat<(X86cmpm (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
2536 (_.VT _.RC:$src1), CommutableCMPCC:$cc),
2537 (!cast<Instruction>(NAME#_.ZSuffix#"rmbi") _.RC:$src1, addr:$src2,
2538 imm:$cc)>;
2539
2540 def : Pat<(and _.KRCWM:$mask, (X86cmpm (X86VBroadcast
2541 (_.ScalarLdFrag addr:$src2)),
2542 (_.VT _.RC:$src1),
2543 CommutableCMPCC:$cc)),
2544 (!cast<Instruction>(NAME#_.ZSuffix#"rmbik") _.KRCWM:$mask,
2545 _.RC:$src1, addr:$src2,
2546 imm:$cc)>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002547}
2548
Simon Pilgrim21e89792018-04-13 14:36:59 +00002549multiclass avx512_vcmp_sae<X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002550 // comparison code form (VCMP[EQ/LT/LE/...]
2551 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
2552 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
2553 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002554 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002555 (X86cmpmRnd (_.VT _.RC:$src1),
2556 (_.VT _.RC:$src2),
2557 imm:$cc,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002558 (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002559 EVEX_B, Sched<[sched]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002560
2561 let isAsmParserOnly = 1, hasSideEffects = 0 in {
2562 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2563 (outs _.KRC:$dst),
2564 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2565 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002566 "$cc, {sae}, $src2, $src1",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002567 "$src1, $src2, {sae}, $cc">,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002568 EVEX_B, Sched<[sched]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002569 }
2570}
2571
Simon Pilgrimc546f942018-05-01 16:50:16 +00002572multiclass avx512_vcmp<X86SchedWriteWidths sched, AVX512VLVectorVTInfo _> {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002573 let Predicates = [HasAVX512] in {
Simon Pilgrimc546f942018-05-01 16:50:16 +00002574 defm Z : avx512_vcmp_common<sched.ZMM, _.info512>,
2575 avx512_vcmp_sae<sched.ZMM, _.info512>, EVEX_V512;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002576
2577 }
2578 let Predicates = [HasAVX512,HasVLX] in {
Simon Pilgrimc546f942018-05-01 16:50:16 +00002579 defm Z128 : avx512_vcmp_common<sched.XMM, _.info128>, EVEX_V128;
2580 defm Z256 : avx512_vcmp_common<sched.YMM, _.info256>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002581 }
2582}
2583
Simon Pilgrimc546f942018-05-01 16:50:16 +00002584defm VCMPPD : avx512_vcmp<SchedWriteFCmp, avx512vl_f64_info>,
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002585 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Simon Pilgrimc546f942018-05-01 16:50:16 +00002586defm VCMPPS : avx512_vcmp<SchedWriteFCmp, avx512vl_f32_info>,
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002587 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002588
Craig Topper61956982017-09-30 17:02:39 +00002589// Patterns to select fp compares with load as first operand.
2590let Predicates = [HasAVX512] in {
2591 def : Pat<(v1i1 (X86cmpms (loadf64 addr:$src2), FR64X:$src1,
2592 CommutableCMPCC:$cc)),
2593 (VCMPSDZrm FR64X:$src1, addr:$src2, imm:$cc)>;
2594
2595 def : Pat<(v1i1 (X86cmpms (loadf32 addr:$src2), FR32X:$src1,
2596 CommutableCMPCC:$cc)),
2597 (VCMPSSZrm FR32X:$src1, addr:$src2, imm:$cc)>;
2598}
2599
Asaf Badouh572bbce2015-09-20 08:46:07 +00002600// ----------------------------------------------------------------
2601// FPClass
Asaf Badouh696e8e02015-10-18 11:04:38 +00002602//handle fpclass instruction mask = op(reg_scalar,imm)
2603// op(mem_scalar,imm)
2604multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002605 X86FoldableSchedWrite sched, X86VectorVTInfo _,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002606 Predicate prd> {
Craig Topper4a638432017-11-11 06:57:44 +00002607 let Predicates = [prd], ExeDomain = _.ExeDomain in {
Craig Topper702097d2017-08-20 18:30:24 +00002608 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
Asaf Badouh696e8e02015-10-18 11:04:38 +00002609 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002610 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00002611 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002612 (i32 imm:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002613 Sched<[sched]>;
Asaf Badouh696e8e02015-10-18 11:04:38 +00002614 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2615 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2616 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002617 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Craig Topperac799b02018-02-28 06:19:55 +00002618 [(set _.KRC:$dst,(and _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002619 (OpNode (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002620 (i32 imm:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002621 EVEX_K, Sched<[sched]>;
Craig Topper63801df2017-02-19 21:44:35 +00002622 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
Craig Topperca8abed2017-11-13 06:46:48 +00002623 (ins _.IntScalarMemOp:$src1, i32u8imm:$src2),
Craig Topper63801df2017-02-19 21:44:35 +00002624 OpcodeStr##_.Suffix##
2625 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2626 [(set _.KRC:$dst,
Craig Topperca8abed2017-11-13 06:46:48 +00002627 (OpNode _.ScalarIntMemCPat:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002628 (i32 imm:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002629 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper63801df2017-02-19 21:44:35 +00002630 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
Craig Topperca8abed2017-11-13 06:46:48 +00002631 (ins _.KRCWM:$mask, _.IntScalarMemOp:$src1, i32u8imm:$src2),
Craig Topper63801df2017-02-19 21:44:35 +00002632 OpcodeStr##_.Suffix##
2633 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Craig Topperac799b02018-02-28 06:19:55 +00002634 [(set _.KRC:$dst,(and _.KRCWM:$mask,
Craig Topperca8abed2017-11-13 06:46:48 +00002635 (OpNode _.ScalarIntMemCPat:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002636 (i32 imm:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002637 EVEX_K, Sched<[sched.Folded, ReadAfterLd]>;
Asaf Badouh696e8e02015-10-18 11:04:38 +00002638 }
2639}
2640
Asaf Badouh572bbce2015-09-20 08:46:07 +00002641//handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm)
2642// fpclass(reg_vec, mem_vec, imm)
2643// fpclass(reg_vec, broadcast(eltVt), imm)
2644multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002645 X86FoldableSchedWrite sched, X86VectorVTInfo _,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002646 string mem, string broadcast>{
Craig Topper4a638432017-11-11 06:57:44 +00002647 let ExeDomain = _.ExeDomain in {
Asaf Badouh572bbce2015-09-20 08:46:07 +00002648 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2649 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002650 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002651 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002652 (i32 imm:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002653 Sched<[sched]>;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002654 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2655 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2656 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002657 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Craig Topperac799b02018-02-28 06:19:55 +00002658 [(set _.KRC:$dst,(and _.KRCWM:$mask,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002659 (OpNode (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002660 (i32 imm:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002661 EVEX_K, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002662 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2663 (ins _.MemOp:$src1, i32u8imm:$src2),
2664 OpcodeStr##_.Suffix##mem#
2665 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002666 [(set _.KRC:$dst,(OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002667 (_.VT (bitconvert (_.LdFrag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002668 (i32 imm:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002669 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002670 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2671 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
2672 OpcodeStr##_.Suffix##mem#
2673 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Craig Topperac799b02018-02-28 06:19:55 +00002674 [(set _.KRC:$dst, (and _.KRCWM:$mask, (OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002675 (_.VT (bitconvert (_.LdFrag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002676 (i32 imm:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002677 EVEX_K, Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002678 def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2679 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
2680 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2681 _.BroadcastStr##", $dst|$dst, ${src1}"
2682 ##_.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002683 [(set _.KRC:$dst,(OpNode
2684 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002685 (_.ScalarLdFrag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002686 (i32 imm:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002687 EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002688 def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2689 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
2690 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2691 _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"##
2692 _.BroadcastStr##", $src2}",
Craig Topperac799b02018-02-28 06:19:55 +00002693 [(set _.KRC:$dst,(and _.KRCWM:$mask, (OpNode
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002694 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002695 (_.ScalarLdFrag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002696 (i32 imm:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002697 EVEX_B, EVEX_K, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper4a638432017-11-11 06:57:44 +00002698 }
Asaf Badouh572bbce2015-09-20 08:46:07 +00002699}
2700
Simon Pilgrim54c60832017-12-01 16:51:48 +00002701multiclass avx512_vector_fpclass_all<string OpcodeStr, AVX512VLVectorVTInfo _,
2702 bits<8> opc, SDNode OpNode,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002703 X86SchedWriteWidths sched, Predicate prd,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002704 string broadcast>{
Asaf Badouh572bbce2015-09-20 08:46:07 +00002705 let Predicates = [prd] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002706 defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, sched.ZMM,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002707 _.info512, "{z}", broadcast>, EVEX_V512;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002708 }
2709 let Predicates = [prd, HasVLX] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002710 defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, sched.XMM,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002711 _.info128, "{x}", broadcast>, EVEX_V128;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002712 defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, sched.YMM,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002713 _.info256, "{y}", broadcast>, EVEX_V256;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002714 }
2715}
2716
2717multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002718 bits<8> opcScalar, SDNode VecOpNode,
2719 SDNode ScalarOpNode, X86SchedWriteWidths sched,
2720 Predicate prd> {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002721 defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002722 VecOpNode, sched, prd, "{l}">,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002723 EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002724 defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002725 VecOpNode, sched, prd, "{q}">,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002726 EVEX_CD8<64, CD8VF> , VEX_W;
Asaf Badouh696e8e02015-10-18 11:04:38 +00002727 defm SS : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002728 sched.Scl, f32x_info, prd>,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002729 EVEX_CD8<32, CD8VT1>;
Asaf Badouh696e8e02015-10-18 11:04:38 +00002730 defm SD : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002731 sched.Scl, f64x_info, prd>,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002732 EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002733}
2734
Asaf Badouh696e8e02015-10-18 11:04:38 +00002735defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass,
Simon Pilgrim1233e122018-05-07 20:52:53 +00002736 X86Vfpclasss, SchedWriteFCmp, HasDQI>,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002737 AVX512AIi8Base, EVEX;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002738
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002739//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002740// Mask register copy, including
2741// - copy between mask registers
2742// - load/store mask registers
2743// - copy from GPR to mask register and vice versa
2744//
2745multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
2746 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00002747 ValueType vvt, X86MemOperand x86memop> {
Petar Jovanovicc0510002018-05-23 15:28:28 +00002748 let isMoveReg = 1, hasSideEffects = 0, SchedRW = [WriteMove] in
Craig Toppere1cac152016-06-07 07:27:54 +00002749 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00002750 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>,
2751 Sched<[WriteMove]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002752 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
2753 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Simon Pilgrim577ae242018-04-12 19:25:07 +00002754 [(set KRC:$dst, (vvt (load addr:$src)))]>,
Simon Pilgrim07e13372018-02-12 16:59:04 +00002755 Sched<[WriteLoad]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002756 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
2757 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Simon Pilgrim577ae242018-04-12 19:25:07 +00002758 [(store KRC:$src, addr:$dst)]>,
Simon Pilgrim07e13372018-02-12 16:59:04 +00002759 Sched<[WriteStore]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002760}
2761
2762multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
2763 string OpcodeStr,
2764 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002765 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002766 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00002767 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>,
2768 Sched<[WriteMove]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002769 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00002770 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>,
2771 Sched<[WriteMove]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002772 }
2773}
2774
Robert Khasanov74acbb72014-07-23 14:49:42 +00002775let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002776 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002777 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
2778 VEX, PD;
2779
2780let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002781 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002782 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002783 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002784
2785let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00002786 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
2787 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002788 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
2789 VEX, XD;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002790 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
2791 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002792 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
2793 VEX, XD, VEX_W;
2794}
2795
2796// GR from/to mask register
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002797def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002798 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR16:$src, sub_16bit)), VK16)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002799def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002800 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK16:$src, GR32)), sub_16bit)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002801
2802def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002803 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR8:$src, sub_8bit)), VK8)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002804def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002805 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK8:$src, GR32)), sub_8bit)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002806
2807def : Pat<(i32 (zext (i16 (bitconvert (v16i1 VK16:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002808 (KMOVWrk VK16:$src)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002809def : Pat<(i32 (anyext (i16 (bitconvert (v16i1 VK16:$src))))),
Craig Topper058f2f62017-03-28 16:35:29 +00002810 (COPY_TO_REGCLASS VK16:$src, GR32)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002811
2812def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002813 (KMOVBrk VK8:$src)>, Requires<[HasDQI]>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002814def : Pat<(i32 (anyext (i8 (bitconvert (v8i1 VK8:$src))))),
Craig Topper058f2f62017-03-28 16:35:29 +00002815 (COPY_TO_REGCLASS VK8:$src, GR32)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002816
2817def : Pat<(v32i1 (bitconvert (i32 GR32:$src))),
2818 (COPY_TO_REGCLASS GR32:$src, VK32)>;
2819def : Pat<(i32 (bitconvert (v32i1 VK32:$src))),
2820 (COPY_TO_REGCLASS VK32:$src, GR32)>;
2821def : Pat<(v64i1 (bitconvert (i64 GR64:$src))),
2822 (COPY_TO_REGCLASS GR64:$src, VK64)>;
2823def : Pat<(i64 (bitconvert (v64i1 VK64:$src))),
2824 (COPY_TO_REGCLASS VK64:$src, GR64)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002825
Robert Khasanov74acbb72014-07-23 14:49:42 +00002826// Load/store kreg
2827let Predicates = [HasDQI] in {
Igor Bregerd6c187b2016-01-27 08:43:25 +00002828 def : Pat<(store VK1:$src, addr:$dst),
2829 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK8))>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002830
Craig Topperbe315852018-03-04 01:48:00 +00002831 def : Pat<(v1i1 (load addr:$src)),
2832 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK1)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002833 def : Pat<(v2i1 (load addr:$src)),
2834 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK2)>;
2835 def : Pat<(v4i1 (load addr:$src)),
2836 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK4)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002837}
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002838
Robert Khasanov74acbb72014-07-23 14:49:42 +00002839let Predicates = [HasAVX512] in {
Craig Topper876ec0b2017-12-31 07:38:41 +00002840 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2841 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002842}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002843
Robert Khasanov74acbb72014-07-23 14:49:42 +00002844let Predicates = [HasAVX512] in {
Guy Blank548e22a2017-05-19 12:35:15 +00002845 multiclass operation_gpr_mask_copy_lowering<RegisterClass maskRC, ValueType maskVT> {
2846 def : Pat<(maskVT (scalar_to_vector GR32:$src)),
2847 (COPY_TO_REGCLASS GR32:$src, maskRC)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002848
Guy Blank548e22a2017-05-19 12:35:15 +00002849 def : Pat<(maskVT (scalar_to_vector GR8:$src)),
2850 (COPY_TO_REGCLASS (INSERT_SUBREG (i32 (IMPLICIT_DEF)), GR8:$src, sub_8bit), maskRC)>;
Guy Blank548e22a2017-05-19 12:35:15 +00002851 }
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002852
Guy Blank548e22a2017-05-19 12:35:15 +00002853 defm : operation_gpr_mask_copy_lowering<VK1, v1i1>;
2854 defm : operation_gpr_mask_copy_lowering<VK2, v2i1>;
2855 defm : operation_gpr_mask_copy_lowering<VK4, v4i1>;
2856 defm : operation_gpr_mask_copy_lowering<VK8, v8i1>;
2857 defm : operation_gpr_mask_copy_lowering<VK16, v16i1>;
2858 defm : operation_gpr_mask_copy_lowering<VK32, v32i1>;
2859 defm : operation_gpr_mask_copy_lowering<VK64, v64i1>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002860
Craig Topper26a701f2018-01-23 05:36:53 +00002861 def : Pat<(insert_subvector (v16i1 immAllZerosV),
2862 (v1i1 (scalar_to_vector GR8:$src)), (iPTR 0)),
Guy Blank548e22a2017-05-19 12:35:15 +00002863 (COPY_TO_REGCLASS
Craig Topper26a701f2018-01-23 05:36:53 +00002864 (KMOVWkr (AND32ri8
2865 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), GR8:$src, sub_8bit),
2866 (i32 1))), VK16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002867}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002868
2869// Mask unary operation
2870// - KNOT
2871multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002872 RegisterClass KRC, SDPatternOperator OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002873 X86FoldableSchedWrite sched, Predicate prd> {
Robert Khasanov74acbb72014-07-23 14:49:42 +00002874 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002875 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002876 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002877 [(set KRC:$dst, (OpNode KRC:$src))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002878 Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002879}
2880
Robert Khasanov74acbb72014-07-23 14:49:42 +00002881multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002882 SDPatternOperator OpNode,
2883 X86FoldableSchedWrite sched> {
Robert Khasanov74acbb72014-07-23 14:49:42 +00002884 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002885 sched, HasDQI>, VEX, PD;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002886 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002887 sched, HasAVX512>, VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002888 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002889 sched, HasBWI>, VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002890 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002891 sched, HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002892}
2893
Simon Pilgrim6f710a62018-05-01 12:15:29 +00002894// TODO - do we need a X86SchedWriteWidths::KMASK type?
2895defm KNOT : avx512_mask_unop_all<0x44, "knot", vnot, SchedWriteVecLogic.XMM>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002896
Robert Khasanov74acbb72014-07-23 14:49:42 +00002897// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Craig Topper7b9cc142016-11-03 06:04:28 +00002898let Predicates = [HasAVX512, NoDQI] in
2899def : Pat<(vnot VK8:$src),
2900 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
2901
2902def : Pat<(vnot VK4:$src),
2903 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src, VK16)), VK4)>;
2904def : Pat<(vnot VK2:$src),
2905 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002906
2907// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002908// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002909multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00002910 RegisterClass KRC, SDPatternOperator OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002911 X86FoldableSchedWrite sched, Predicate prd,
2912 bit IsCommutable> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002913 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002914 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
2915 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002916 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002917 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002918 Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002919}
2920
Robert Khasanov595683d2014-07-28 13:46:45 +00002921multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002922 SDPatternOperator OpNode,
2923 X86FoldableSchedWrite sched, bit IsCommutable,
2924 Predicate prdW = HasAVX512> {
Robert Khasanov595683d2014-07-28 13:46:45 +00002925 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002926 sched, HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002927 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002928 sched, prdW, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00002929 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002930 sched, HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002931 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002932 sched, HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002933}
2934
2935def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
2936def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002937// These nodes use 'vnot' instead of 'not' to support vectors.
2938def vandn : PatFrag<(ops node:$i0, node:$i1), (and (vnot node:$i0), node:$i1)>;
2939def vxnor : PatFrag<(ops node:$i0, node:$i1), (vnot (xor node:$i0, node:$i1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002940
Simon Pilgrim6f710a62018-05-01 12:15:29 +00002941// TODO - do we need a X86SchedWriteWidths::KMASK type?
2942defm KAND : avx512_mask_binop_all<0x41, "kand", and, SchedWriteVecLogic.XMM, 1>;
2943defm KOR : avx512_mask_binop_all<0x45, "kor", or, SchedWriteVecLogic.XMM, 1>;
2944defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", vxnor, SchedWriteVecLogic.XMM, 1>;
2945defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, SchedWriteVecLogic.XMM, 1>;
2946defm KANDN : avx512_mask_binop_all<0x42, "kandn", vandn, SchedWriteVecLogic.XMM, 0>;
2947defm KADD : avx512_mask_binop_all<0x4A, "kadd", X86kadd, SchedWriteVecLogic.XMM, 1, HasDQI>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00002948
Craig Topper7b9cc142016-11-03 06:04:28 +00002949multiclass avx512_binop_pat<SDPatternOperator VOpNode, SDPatternOperator OpNode,
2950 Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002951 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
2952 // for the DQI set, this type is legal and KxxxB instruction is used
2953 let Predicates = [NoDQI] in
Craig Topper7b9cc142016-11-03 06:04:28 +00002954 def : Pat<(VOpNode VK8:$src1, VK8:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002955 (COPY_TO_REGCLASS
2956 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
2957 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2958
2959 // All types smaller than 8 bits require conversion anyway
2960 def : Pat<(OpNode VK1:$src1, VK1:$src2),
2961 (COPY_TO_REGCLASS (Inst
2962 (COPY_TO_REGCLASS VK1:$src1, VK16),
2963 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002964 def : Pat<(VOpNode VK2:$src1, VK2:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002965 (COPY_TO_REGCLASS (Inst
2966 (COPY_TO_REGCLASS VK2:$src1, VK16),
2967 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002968 def : Pat<(VOpNode VK4:$src1, VK4:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002969 (COPY_TO_REGCLASS (Inst
2970 (COPY_TO_REGCLASS VK4:$src1, VK16),
2971 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002972}
2973
Craig Topper7b9cc142016-11-03 06:04:28 +00002974defm : avx512_binop_pat<and, and, KANDWrr>;
2975defm : avx512_binop_pat<vandn, andn, KANDNWrr>;
2976defm : avx512_binop_pat<or, or, KORWrr>;
2977defm : avx512_binop_pat<vxnor, xnor, KXNORWrr>;
2978defm : avx512_binop_pat<xor, xor, KXORWrr>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002979
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002980// Mask unpacking
Igor Bregera54a1a82015-09-08 13:10:00 +00002981multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002982 RegisterClass KRCSrc, X86FoldableSchedWrite sched,
2983 Predicate prd> {
Igor Bregera54a1a82015-09-08 13:10:00 +00002984 let Predicates = [prd] in {
Craig Topperad2ce362016-01-05 07:44:08 +00002985 let hasSideEffects = 0 in
Igor Bregera54a1a82015-09-08 13:10:00 +00002986 def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst),
2987 (ins KRC:$src1, KRC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002988 "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002989 VEX_4V, VEX_L, Sched<[sched]>;
Igor Bregera54a1a82015-09-08 13:10:00 +00002990
2991 def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)),
2992 (!cast<Instruction>(NAME##rr)
2993 (COPY_TO_REGCLASS KRCSrc:$src2, KRC),
2994 (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>;
2995 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002996}
2997
Simon Pilgrim21e89792018-04-13 14:36:59 +00002998defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, WriteShuffle, HasAVX512>, PD;
2999defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, WriteShuffle, HasBWI>, PS;
3000defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, WriteShuffle, HasBWI>, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003001
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003002// Mask bit testing
3003multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003004 SDNode OpNode, X86FoldableSchedWrite sched,
3005 Predicate prd> {
Igor Breger5ea0a6812015-08-31 13:30:19 +00003006 let Predicates = [prd], Defs = [EFLAGS] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003007 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003008 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00003009 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003010 Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003011}
3012
Igor Breger5ea0a6812015-08-31 13:30:19 +00003013multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003014 X86FoldableSchedWrite sched,
3015 Predicate prdW = HasAVX512> {
3016 defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, sched, HasDQI>,
Igor Breger5ea0a6812015-08-31 13:30:19 +00003017 VEX, PD;
Simon Pilgrim21e89792018-04-13 14:36:59 +00003018 defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, sched, prdW>,
Igor Breger5ea0a6812015-08-31 13:30:19 +00003019 VEX, PS;
Simon Pilgrim21e89792018-04-13 14:36:59 +00003020 defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, sched, HasBWI>,
Igor Breger5ea0a6812015-08-31 13:30:19 +00003021 VEX, PS, VEX_W;
Simon Pilgrim21e89792018-04-13 14:36:59 +00003022 defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, sched, HasBWI>,
Igor Breger5ea0a6812015-08-31 13:30:19 +00003023 VEX, PD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003024}
3025
Simon Pilgrim6f710a62018-05-01 12:15:29 +00003026// TODO - do we need a X86SchedWriteWidths::KMASK type?
3027defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest, SchedWriteVecLogic.XMM>;
3028defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, SchedWriteVecLogic.XMM, HasDQI>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00003029
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003030// Mask shift
3031multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003032 SDNode OpNode, X86FoldableSchedWrite sched> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003033 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00003034 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003035 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00003036 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00003037 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003038 Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003039}
3040
3041multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003042 SDNode OpNode, X86FoldableSchedWrite sched> {
Simon Pilgrim9afbe772017-12-06 19:36:00 +00003043 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003044 sched>, VEX, TAPD, VEX_W;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00003045 let Predicates = [HasDQI] in
Simon Pilgrim9afbe772017-12-06 19:36:00 +00003046 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003047 sched>, VEX, TAPD;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00003048 let Predicates = [HasBWI] in {
Simon Pilgrim9afbe772017-12-06 19:36:00 +00003049 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003050 sched>, VEX, TAPD, VEX_W;
Simon Pilgrim9afbe772017-12-06 19:36:00 +00003051 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003052 sched>, VEX, TAPD;
Michael Liao66233b72015-08-06 09:06:20 +00003053 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003054}
3055
Simon Pilgrim21e89792018-04-13 14:36:59 +00003056defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86kshiftl, WriteShuffle>;
3057defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86kshiftr, WriteShuffle>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003058
Craig Topper513d3fa2018-01-27 20:19:02 +00003059multiclass axv512_icmp_packed_no_vlx_lowering<PatFrag Frag, string InstStr,
Craig Topperd58c1652018-01-07 18:20:37 +00003060 X86VectorVTInfo Narrow,
3061 X86VectorVTInfo Wide> {
Craig Topper5e4b4532018-01-27 23:49:14 +00003062 def : Pat<(Narrow.KVT (Frag (Narrow.VT Narrow.RC:$src1),
Craig Topperd58c1652018-01-07 18:20:37 +00003063 (Narrow.VT Narrow.RC:$src2))),
3064 (COPY_TO_REGCLASS
Craig Topper5e4b4532018-01-27 23:49:14 +00003065 (!cast<Instruction>(InstStr#"Zrr")
Craig Topperd58c1652018-01-07 18:20:37 +00003066 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src1, Narrow.SubRegIdx)),
3067 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src2, Narrow.SubRegIdx))),
3068 Narrow.KRC)>;
Ayman Musa721d97f2017-06-27 12:08:37 +00003069
Craig Topper5e4b4532018-01-27 23:49:14 +00003070 def : Pat<(Narrow.KVT (and Narrow.KRC:$mask,
3071 (Frag (Narrow.VT Narrow.RC:$src1),
Craig Topperd58c1652018-01-07 18:20:37 +00003072 (Narrow.VT Narrow.RC:$src2)))),
Craig Toppereb5c4112017-09-24 05:24:52 +00003073 (COPY_TO_REGCLASS
Craig Topper5e4b4532018-01-27 23:49:14 +00003074 (!cast<Instruction>(InstStr#"Zrrk")
Craig Topperd58c1652018-01-07 18:20:37 +00003075 (COPY_TO_REGCLASS Narrow.KRC:$mask, Wide.KRC),
3076 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src1, Narrow.SubRegIdx)),
3077 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src2, Narrow.SubRegIdx))),
3078 Narrow.KRC)>;
Ayman Musa721d97f2017-06-27 12:08:37 +00003079}
3080
3081multiclass axv512_icmp_packed_cc_no_vlx_lowering<SDNode OpNode, string InstStr,
Craig Topperd58c1652018-01-07 18:20:37 +00003082 X86VectorVTInfo Narrow,
3083 X86VectorVTInfo Wide> {
3084def : Pat<(Narrow.KVT (OpNode (Narrow.VT Narrow.RC:$src1),
3085 (Narrow.VT Narrow.RC:$src2), imm:$cc)),
3086 (COPY_TO_REGCLASS
3087 (!cast<Instruction>(InstStr##Zrri)
3088 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src1, Narrow.SubRegIdx)),
3089 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src2, Narrow.SubRegIdx)),
3090 imm:$cc), Narrow.KRC)>;
Ayman Musa721d97f2017-06-27 12:08:37 +00003091
Craig Topperd58c1652018-01-07 18:20:37 +00003092def : Pat<(Narrow.KVT (and Narrow.KRC:$mask,
3093 (OpNode (Narrow.VT Narrow.RC:$src1),
3094 (Narrow.VT Narrow.RC:$src2), imm:$cc))),
3095 (COPY_TO_REGCLASS (!cast<Instruction>(InstStr##Zrrik)
3096 (COPY_TO_REGCLASS Narrow.KRC:$mask, Wide.KRC),
3097 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src1, Narrow.SubRegIdx)),
3098 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src2, Narrow.SubRegIdx)),
3099 imm:$cc), Narrow.KRC)>;
Ayman Musa721d97f2017-06-27 12:08:37 +00003100}
3101
3102let Predicates = [HasAVX512, NoVLX] in {
Craig Topperd58c1652018-01-07 18:20:37 +00003103 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTD", v8i32x_info, v16i32_info>;
Craig Topper9471a7c2018-02-19 19:23:31 +00003104 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQD", v8i32x_info, v16i32_info>;
Ayman Musa721d97f2017-06-27 12:08:37 +00003105
Craig Topperd58c1652018-01-07 18:20:37 +00003106 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTD", v4i32x_info, v16i32_info>;
Craig Topper9471a7c2018-02-19 19:23:31 +00003107 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQD", v4i32x_info, v16i32_info>;
Craig Topperd58c1652018-01-07 18:20:37 +00003108
3109 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTQ", v4i64x_info, v8i64_info>;
Craig Topper9471a7c2018-02-19 19:23:31 +00003110 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQQ", v4i64x_info, v8i64_info>;
Craig Topperd58c1652018-01-07 18:20:37 +00003111
3112 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTQ", v2i64x_info, v8i64_info>;
Craig Topper9471a7c2018-02-19 19:23:31 +00003113 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQQ", v2i64x_info, v8i64_info>;
Craig Topperd58c1652018-01-07 18:20:37 +00003114
3115 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VCMPPS", v8f32x_info, v16f32_info>;
3116 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VPCMPD", v8i32x_info, v16i32_info>;
3117 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpmu, "VPCMPUD", v8i32x_info, v16i32_info>;
3118
3119 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VCMPPS", v4f32x_info, v16f32_info>;
3120 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VPCMPD", v4i32x_info, v16i32_info>;
3121 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpmu, "VPCMPUD", v4i32x_info, v16i32_info>;
3122
3123 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VCMPPD", v4f64x_info, v8f64_info>;
3124 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VPCMPQ", v4i64x_info, v8i64_info>;
3125 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpmu, "VPCMPUQ", v4i64x_info, v8i64_info>;
3126
3127 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VCMPPD", v2f64x_info, v8f64_info>;
3128 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VPCMPQ", v2i64x_info, v8i64_info>;
3129 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpmu, "VPCMPUQ", v2i64x_info, v8i64_info>;
Ayman Musa721d97f2017-06-27 12:08:37 +00003130}
3131
Craig Toppera2018e792018-01-08 06:53:52 +00003132let Predicates = [HasBWI, NoVLX] in {
3133 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTB", v32i8x_info, v64i8_info>;
Craig Topper9471a7c2018-02-19 19:23:31 +00003134 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQB", v32i8x_info, v64i8_info>;
Craig Toppera2018e792018-01-08 06:53:52 +00003135
3136 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTB", v16i8x_info, v64i8_info>;
Craig Topper9471a7c2018-02-19 19:23:31 +00003137 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQB", v16i8x_info, v64i8_info>;
Craig Toppera2018e792018-01-08 06:53:52 +00003138
3139 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTW", v16i16x_info, v32i16_info>;
Craig Topper9471a7c2018-02-19 19:23:31 +00003140 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQW", v16i16x_info, v32i16_info>;
Craig Toppera2018e792018-01-08 06:53:52 +00003141
3142 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTW", v8i16x_info, v32i16_info>;
Craig Topper9471a7c2018-02-19 19:23:31 +00003143 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQW", v8i16x_info, v32i16_info>;
Craig Toppera2018e792018-01-08 06:53:52 +00003144
3145 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VPCMPB", v32i8x_info, v64i8_info>;
3146 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpmu, "VPCMPUB", v32i8x_info, v64i8_info>;
3147
3148 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VPCMPB", v16i8x_info, v64i8_info>;
3149 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpmu, "VPCMPUB", v16i8x_info, v64i8_info>;
3150
3151 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VPCMPW", v16i16x_info, v32i16_info>;
3152 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpmu, "VPCMPUW", v16i16x_info, v32i16_info>;
3153
3154 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VPCMPW", v8i16x_info, v32i16_info>;
3155 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpmu, "VPCMPUW", v8i16x_info, v32i16_info>;
3156}
3157
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003158// Mask setting all 0s or 1s
3159multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
3160 let Predicates = [HasAVX512] in
Simon Pilgrim9afbe772017-12-06 19:36:00 +00003161 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1,
3162 SchedRW = [WriteZero] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003163 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
3164 [(set KRC:$dst, (VT Val))]>;
3165}
3166
3167multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003168 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003169 defm D : avx512_mask_setop<VK32, v32i1, Val>;
3170 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003171}
3172
3173defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
3174defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
3175
3176// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
3177let Predicates = [HasAVX512] in {
3178 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
Igor Breger86724082016-08-14 05:25:07 +00003179 def : Pat<(v4i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK4)>;
3180 def : Pat<(v2i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK2)>;
Guy Blank548e22a2017-05-19 12:35:15 +00003181 def : Pat<(v1i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003182 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003183 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
3184 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Guy Blank548e22a2017-05-19 12:35:15 +00003185 def : Pat<(v1i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003186}
Igor Bregerf1bd7612016-03-06 07:46:03 +00003187
3188// Patterns for kmask insert_subvector/extract_subvector to/from index=0
3189multiclass operation_subvector_mask_lowering<RegisterClass subRC, ValueType subVT,
3190 RegisterClass RC, ValueType VT> {
3191 def : Pat<(subVT (extract_subvector (VT RC:$src), (iPTR 0))),
3192 (subVT (COPY_TO_REGCLASS RC:$src, subRC))>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00003193
Igor Bregerf1bd7612016-03-06 07:46:03 +00003194 def : Pat<(VT (insert_subvector undef, subRC:$src, (iPTR 0))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00003195 (VT (COPY_TO_REGCLASS subRC:$src, RC))>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00003196}
Guy Blank548e22a2017-05-19 12:35:15 +00003197defm : operation_subvector_mask_lowering<VK1, v1i1, VK2, v2i1>;
3198defm : operation_subvector_mask_lowering<VK1, v1i1, VK4, v4i1>;
3199defm : operation_subvector_mask_lowering<VK1, v1i1, VK8, v8i1>;
3200defm : operation_subvector_mask_lowering<VK1, v1i1, VK16, v16i1>;
3201defm : operation_subvector_mask_lowering<VK1, v1i1, VK32, v32i1>;
3202defm : operation_subvector_mask_lowering<VK1, v1i1, VK64, v64i1>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00003203
3204defm : operation_subvector_mask_lowering<VK2, v2i1, VK4, v4i1>;
3205defm : operation_subvector_mask_lowering<VK2, v2i1, VK8, v8i1>;
3206defm : operation_subvector_mask_lowering<VK2, v2i1, VK16, v16i1>;
3207defm : operation_subvector_mask_lowering<VK2, v2i1, VK32, v32i1>;
3208defm : operation_subvector_mask_lowering<VK2, v2i1, VK64, v64i1>;
3209
3210defm : operation_subvector_mask_lowering<VK4, v4i1, VK8, v8i1>;
3211defm : operation_subvector_mask_lowering<VK4, v4i1, VK16, v16i1>;
3212defm : operation_subvector_mask_lowering<VK4, v4i1, VK32, v32i1>;
3213defm : operation_subvector_mask_lowering<VK4, v4i1, VK64, v64i1>;
3214
3215defm : operation_subvector_mask_lowering<VK8, v8i1, VK16, v16i1>;
3216defm : operation_subvector_mask_lowering<VK8, v8i1, VK32, v32i1>;
3217defm : operation_subvector_mask_lowering<VK8, v8i1, VK64, v64i1>;
3218
3219defm : operation_subvector_mask_lowering<VK16, v16i1, VK32, v32i1>;
3220defm : operation_subvector_mask_lowering<VK16, v16i1, VK64, v64i1>;
3221
3222defm : operation_subvector_mask_lowering<VK32, v32i1, VK64, v64i1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003223
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003224//===----------------------------------------------------------------------===//
3225// AVX-512 - Aligned and unaligned load and store
3226//
3227
Simon Pilgrim1f070c32018-04-12 22:57:34 +00003228multiclass avx512_load<bits<8> opc, string OpcodeStr,
Simon Pilgrimdf052512017-12-06 17:59:26 +00003229 X86VectorVTInfo _, PatFrag ld_frag, PatFrag mload,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003230 X86SchedWriteMoveLS Sched, bit NoRMPattern = 0,
Simon Pilgrimdf052512017-12-06 17:59:26 +00003231 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003232 let hasSideEffects = 0 in {
Petar Jovanovicc0510002018-05-23 15:28:28 +00003233 let isMoveReg = 1 in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003234 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003235 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Simon Pilgrimead11e42018-05-11 12:46:54 +00003236 _.ExeDomain>, EVEX, Sched<[Sched.RR]>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003237 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
3238 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003239 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003240 "${dst} {${mask}} {z}, $src}"),
Craig Topper5c46c752017-01-08 05:46:21 +00003241 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Igor Breger7a000f52016-01-21 14:18:11 +00003242 (_.VT _.RC:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00003243 _.ImmAllZerosV)))], _.ExeDomain>,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003244 EVEX, EVEX_KZ, Sched<[Sched.RR]>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003245
Simon Pilgrimdf052512017-12-06 17:59:26 +00003246 let mayLoad = 1, canFoldAsLoad = 1, isReMaterializable = 1 in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003247 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003248 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Craig Toppercb0e7492017-07-31 17:35:44 +00003249 !if(NoRMPattern, [],
3250 [(set _.RC:$dst,
3251 (_.VT (bitconvert (ld_frag addr:$src))))]),
Simon Pilgrimead11e42018-05-11 12:46:54 +00003252 _.ExeDomain>, EVEX, Sched<[Sched.RM]>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003253
Craig Topper63e2cd62017-01-14 07:50:52 +00003254 let Constraints = "$src0 = $dst", isConvertibleToThreeAddress = 1 in {
Simon Pilgrimdf052512017-12-06 17:59:26 +00003255 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
3256 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
3257 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
3258 "${dst} {${mask}}, $src1}"),
3259 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
3260 (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00003261 (_.VT _.RC:$src0))))], _.ExeDomain>,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003262 EVEX, EVEX_K, Sched<[Sched.RR]>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003263 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
3264 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003265 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
3266 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003267 [(set _.RC:$dst, (_.VT
3268 (vselect _.KRCWM:$mask,
3269 (_.VT (bitconvert (ld_frag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00003270 (_.VT _.RC:$src0))))], _.ExeDomain>,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003271 EVEX, EVEX_K, Sched<[Sched.RM]>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00003272 }
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003273 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
3274 (ins _.KRCWM:$mask, _.MemOp:$src),
3275 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
3276 "${dst} {${mask}} {z}, $src}",
3277 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
3278 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
Simon Pilgrimead11e42018-05-11 12:46:54 +00003279 _.ExeDomain>, EVEX, EVEX_KZ, Sched<[Sched.RM]>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003280 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003281 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
3282 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
3283
3284 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
3285 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
3286
3287 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
3288 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
3289 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003290}
3291
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003292multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003293 AVX512VLVectorVTInfo _, Predicate prd,
3294 X86SchedWriteMoveLSWidths Sched,
3295 bit NoRMPattern = 0> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003296 let Predicates = [prd] in
Simon Pilgrim1f070c32018-04-12 22:57:34 +00003297 defm Z : avx512_load<opc, OpcodeStr, _.info512,
Craig Topper21c8a8f2018-01-18 07:44:06 +00003298 _.info512.AlignedLdFrag, masked_load_aligned512,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003299 Sched.ZMM, NoRMPattern>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003300
3301 let Predicates = [prd, HasVLX] in {
Simon Pilgrim1f070c32018-04-12 22:57:34 +00003302 defm Z256 : avx512_load<opc, OpcodeStr, _.info256,
Craig Topper21c8a8f2018-01-18 07:44:06 +00003303 _.info256.AlignedLdFrag, masked_load_aligned256,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003304 Sched.YMM, NoRMPattern>, EVEX_V256;
Simon Pilgrim1f070c32018-04-12 22:57:34 +00003305 defm Z128 : avx512_load<opc, OpcodeStr, _.info128,
Craig Topper21c8a8f2018-01-18 07:44:06 +00003306 _.info128.AlignedLdFrag, masked_load_aligned128,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003307 Sched.XMM, NoRMPattern>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003308 }
3309}
3310
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003311multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003312 AVX512VLVectorVTInfo _, Predicate prd,
3313 X86SchedWriteMoveLSWidths Sched,
3314 bit NoRMPattern = 0,
3315 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003316 let Predicates = [prd] in
Simon Pilgrim1f070c32018-04-12 22:57:34 +00003317 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003318 masked_load_unaligned, Sched.ZMM, NoRMPattern,
Craig Toppercb0e7492017-07-31 17:35:44 +00003319 SelectOprr>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003320
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003321 let Predicates = [prd, HasVLX] in {
Simon Pilgrim1f070c32018-04-12 22:57:34 +00003322 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003323 masked_load_unaligned, Sched.YMM, NoRMPattern,
Craig Toppercb0e7492017-07-31 17:35:44 +00003324 SelectOprr>, EVEX_V256;
Simon Pilgrim1f070c32018-04-12 22:57:34 +00003325 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003326 masked_load_unaligned, Sched.XMM, NoRMPattern,
Craig Toppercb0e7492017-07-31 17:35:44 +00003327 SelectOprr>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003328 }
3329}
3330
Simon Pilgrim1f070c32018-04-12 22:57:34 +00003331multiclass avx512_store<bits<8> opc, string OpcodeStr,
Simon Pilgrimdf052512017-12-06 17:59:26 +00003332 X86VectorVTInfo _, PatFrag st_frag, PatFrag mstore,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003333 string Name, X86SchedWriteMoveLS Sched,
Craig Topper9eec2022018-04-05 18:38:45 +00003334 bit NoMRPattern = 0> {
Craig Topper99f6b622016-05-01 01:03:56 +00003335 let hasSideEffects = 0 in {
Petar Jovanovicc0510002018-05-23 15:28:28 +00003336 let isMoveReg = 1 in
Igor Breger81b79de2015-11-19 07:43:43 +00003337 def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
3338 OpcodeStr # ".s\t{$src, $dst|$dst, $src}",
Simon Pilgrime9376b92018-04-12 19:59:35 +00003339 [], _.ExeDomain>, EVEX, FoldGenData<Name#rr>,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003340 Sched<[Sched.RR]>;
Igor Breger81b79de2015-11-19 07:43:43 +00003341 def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
3342 (ins _.KRCWM:$mask, _.RC:$src),
3343 OpcodeStr # ".s\t{$src, ${dst} {${mask}}|"#
3344 "${dst} {${mask}}, $src}",
Simon Pilgrime9376b92018-04-12 19:59:35 +00003345 [], _.ExeDomain>, EVEX, EVEX_K,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003346 FoldGenData<Name#rrk>, Sched<[Sched.RR]>;
Igor Breger81b79de2015-11-19 07:43:43 +00003347 def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003348 (ins _.KRCWM:$mask, _.RC:$src),
Igor Breger81b79de2015-11-19 07:43:43 +00003349 OpcodeStr # ".s\t{$src, ${dst} {${mask}} {z}|" #
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003350 "${dst} {${mask}} {z}, $src}",
Simon Pilgrime9376b92018-04-12 19:59:35 +00003351 [], _.ExeDomain>, EVEX, EVEX_KZ,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003352 FoldGenData<Name#rrkz>, Sched<[Sched.RR]>;
Craig Topper99f6b622016-05-01 01:03:56 +00003353 }
Igor Breger81b79de2015-11-19 07:43:43 +00003354
Craig Topper2462a712017-08-01 15:31:24 +00003355 let hasSideEffects = 0, mayStore = 1 in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003356 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003357 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Craig Topper2462a712017-08-01 15:31:24 +00003358 !if(NoMRPattern, [],
3359 [(st_frag (_.VT _.RC:$src), addr:$dst)]),
Simon Pilgrimead11e42018-05-11 12:46:54 +00003360 _.ExeDomain>, EVEX, Sched<[Sched.MR]>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00003361 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003362 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
3363 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
Simon Pilgrimead11e42018-05-11 12:46:54 +00003364 [], _.ExeDomain>, EVEX, EVEX_K, Sched<[Sched.MR]>;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003365
3366 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
3367 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
3368 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00003369}
3370
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003371multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003372 AVX512VLVectorVTInfo _, Predicate prd,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003373 string Name, X86SchedWriteMoveLSWidths Sched,
Craig Topper9eec2022018-04-05 18:38:45 +00003374 bit NoMRPattern = 0> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003375 let Predicates = [prd] in
Simon Pilgrim1f070c32018-04-12 22:57:34 +00003376 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003377 masked_store_unaligned, Name#Z, Sched.ZMM,
Craig Topper9eec2022018-04-05 18:38:45 +00003378 NoMRPattern>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003379 let Predicates = [prd, HasVLX] in {
Simon Pilgrim1f070c32018-04-12 22:57:34 +00003380 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003381 masked_store_unaligned, Name#Z256, Sched.YMM,
3382 NoMRPattern>, EVEX_V256;
Simon Pilgrim1f070c32018-04-12 22:57:34 +00003383 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003384 masked_store_unaligned, Name#Z128, Sched.XMM,
3385 NoMRPattern>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003386 }
3387}
3388
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003389multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003390 AVX512VLVectorVTInfo _, Predicate prd,
3391 string Name, X86SchedWriteMoveLSWidths Sched,
3392 bit NoMRPattern = 0> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003393 let Predicates = [prd] in
Simon Pilgrim1f070c32018-04-12 22:57:34 +00003394 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003395 masked_store_aligned512, Name#Z, Sched.ZMM,
Craig Topper571231a2018-01-29 23:27:23 +00003396 NoMRPattern>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003397
3398 let Predicates = [prd, HasVLX] in {
Simon Pilgrim1f070c32018-04-12 22:57:34 +00003399 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003400 masked_store_aligned256, Name#Z256, Sched.YMM,
3401 NoMRPattern>, EVEX_V256;
Simon Pilgrim1f070c32018-04-12 22:57:34 +00003402 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003403 masked_store_aligned128, Name#Z128, Sched.XMM,
3404 NoMRPattern>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003405 }
3406}
3407
3408defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003409 HasAVX512, SchedWriteFMoveLS>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003410 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003411 HasAVX512, "VMOVAPS",
3412 SchedWriteFMoveLS>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003413 PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003414
3415defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003416 HasAVX512, SchedWriteFMoveLS>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003417 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003418 HasAVX512, "VMOVAPD",
3419 SchedWriteFMoveLS>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003420 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003421
Craig Topperc9293492016-02-26 06:50:29 +00003422defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003423 SchedWriteFMoveLS, 0, null_frag>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003424 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003425 "VMOVUPS", SchedWriteFMoveLS>,
3426 PS, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003427
Craig Topper4e7b8882016-10-03 02:00:29 +00003428defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003429 SchedWriteFMoveLS, 0, null_frag>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003430 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003431 "VMOVUPD", SchedWriteFMoveLS>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003432 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003433
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003434defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003435 HasAVX512, SchedWriteVecMoveLS, 1>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003436 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003437 HasAVX512, "VMOVDQA32",
3438 SchedWriteVecMoveLS, 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003439 PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003440
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003441defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003442 HasAVX512, SchedWriteVecMoveLS>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003443 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003444 HasAVX512, "VMOVDQA64",
3445 SchedWriteVecMoveLS>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003446 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003447
Craig Topper9eec2022018-04-05 18:38:45 +00003448defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003449 SchedWriteVecMoveLS, 1>,
3450 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info, HasBWI,
3451 "VMOVDQU8", SchedWriteVecMoveLS, 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003452 XD, EVEX_CD8<8, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003453
Craig Topper9eec2022018-04-05 18:38:45 +00003454defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003455 SchedWriteVecMoveLS, 1>,
3456 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info, HasBWI,
3457 "VMOVDQU16", SchedWriteVecMoveLS, 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003458 XD, VEX_W, EVEX_CD8<16, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003459
Craig Topperc9293492016-02-26 06:50:29 +00003460defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003461 SchedWriteVecMoveLS, 1, null_frag>,
3462 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info, HasAVX512,
3463 "VMOVDQU32", SchedWriteVecMoveLS, 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003464 XS, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003465
Craig Topperc9293492016-02-26 06:50:29 +00003466defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003467 SchedWriteVecMoveLS, 0, null_frag>,
3468 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info, HasAVX512,
3469 "VMOVDQU64", SchedWriteVecMoveLS>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003470 XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00003471
Craig Topperd875d6b2016-09-29 06:07:09 +00003472// Special instructions to help with spilling when we don't have VLX. We need
3473// to load or store from a ZMM register instead. These are converted in
3474// expandPostRAPseudos.
Craig Toppereab23d32016-10-03 02:22:33 +00003475let isReMaterializable = 1, canFoldAsLoad = 1,
Simon Pilgrimd749b322018-05-18 13:13:59 +00003476 isPseudo = 1, mayLoad = 1, hasSideEffects = 0 in {
Craig Topperd875d6b2016-09-29 06:07:09 +00003477def VMOVAPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
Simon Pilgrimd749b322018-05-18 13:13:59 +00003478 "", []>, Sched<[WriteFLoadX]>;
Craig Topperd875d6b2016-09-29 06:07:09 +00003479def VMOVAPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
Simon Pilgrimd749b322018-05-18 13:13:59 +00003480 "", []>, Sched<[WriteFLoadY]>;
Craig Topperd875d6b2016-09-29 06:07:09 +00003481def VMOVUPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
Simon Pilgrimd749b322018-05-18 13:13:59 +00003482 "", []>, Sched<[WriteFLoadX]>;
Craig Topperd875d6b2016-09-29 06:07:09 +00003483def VMOVUPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
Simon Pilgrimd749b322018-05-18 13:13:59 +00003484 "", []>, Sched<[WriteFLoadY]>;
Craig Topperd875d6b2016-09-29 06:07:09 +00003485}
3486
Simon Pilgrimd749b322018-05-18 13:13:59 +00003487let isPseudo = 1, mayStore = 1, hasSideEffects = 0 in {
Craig Topperf3e671e2016-09-30 05:35:47 +00003488def VMOVAPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Simon Pilgrimd749b322018-05-18 13:13:59 +00003489 "", []>, Sched<[WriteFStoreX]>;
Craig Topperf3e671e2016-09-30 05:35:47 +00003490def VMOVAPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Simon Pilgrimd749b322018-05-18 13:13:59 +00003491 "", []>, Sched<[WriteFStoreY]>;
Craig Topperf3e671e2016-09-30 05:35:47 +00003492def VMOVUPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Simon Pilgrimd749b322018-05-18 13:13:59 +00003493 "", []>, Sched<[WriteFStoreX]>;
Craig Topperf3e671e2016-09-30 05:35:47 +00003494def VMOVUPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Simon Pilgrimd749b322018-05-18 13:13:59 +00003495 "", []>, Sched<[WriteFStoreY]>;
Craig Topperd875d6b2016-09-29 06:07:09 +00003496}
3497
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003498def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003499 (v8i64 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00003500 (VMOVDQA64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003501 VK8), VR512:$src)>;
3502
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003503def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003504 (v16i32 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00003505 (VMOVDQA32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003506
Craig Topper33c550c2016-05-22 00:39:30 +00003507// These patterns exist to prevent the above patterns from introducing a second
3508// mask inversion when one already exists.
3509def : Pat<(v8i64 (vselect (xor VK8:$mask, (v8i1 immAllOnesV)),
3510 (bc_v8i64 (v16i32 immAllZerosV)),
3511 (v8i64 VR512:$src))),
3512 (VMOVDQA64Zrrkz VK8:$mask, VR512:$src)>;
3513def : Pat<(v16i32 (vselect (xor VK16:$mask, (v16i1 immAllOnesV)),
3514 (v16i32 immAllZerosV),
3515 (v16i32 VR512:$src))),
3516 (VMOVDQA32Zrrkz VK16WM:$mask, VR512:$src)>;
3517
Craig Topperfc3ce492018-01-01 01:11:29 +00003518multiclass mask_move_lowering<string InstrStr, X86VectorVTInfo Narrow,
3519 X86VectorVTInfo Wide> {
3520 def : Pat<(Narrow.VT (vselect (Narrow.KVT Narrow.KRCWM:$mask),
3521 Narrow.RC:$src1, Narrow.RC:$src0)),
3522 (EXTRACT_SUBREG
3523 (Wide.VT
3524 (!cast<Instruction>(InstrStr#"rrk")
3525 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src0, Narrow.SubRegIdx)),
3526 (COPY_TO_REGCLASS Narrow.KRCWM:$mask, Wide.KRCWM),
3527 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src1, Narrow.SubRegIdx)))),
3528 Narrow.SubRegIdx)>;
3529
3530 def : Pat<(Narrow.VT (vselect (Narrow.KVT Narrow.KRCWM:$mask),
3531 Narrow.RC:$src1, Narrow.ImmAllZerosV)),
3532 (EXTRACT_SUBREG
3533 (Wide.VT
3534 (!cast<Instruction>(InstrStr#"rrkz")
3535 (COPY_TO_REGCLASS Narrow.KRCWM:$mask, Wide.KRCWM),
3536 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src1, Narrow.SubRegIdx)))),
3537 Narrow.SubRegIdx)>;
3538}
3539
Craig Topper96ab6fd2017-01-09 04:19:34 +00003540// Patterns for handling v8i1 selects of 256-bit vectors when VLX isn't
3541// available. Use a 512-bit operation and extract.
3542let Predicates = [HasAVX512, NoVLX] in {
Craig Topperd58c1652018-01-07 18:20:37 +00003543 defm : mask_move_lowering<"VMOVAPSZ", v4f32x_info, v16f32_info>;
3544 defm : mask_move_lowering<"VMOVDQA32Z", v4i32x_info, v16i32_info>;
Craig Topperfc3ce492018-01-01 01:11:29 +00003545 defm : mask_move_lowering<"VMOVAPSZ", v8f32x_info, v16f32_info>;
3546 defm : mask_move_lowering<"VMOVDQA32Z", v8i32x_info, v16i32_info>;
Craig Topperd58c1652018-01-07 18:20:37 +00003547
3548 defm : mask_move_lowering<"VMOVAPDZ", v2f64x_info, v8f64_info>;
3549 defm : mask_move_lowering<"VMOVDQA64Z", v2i64x_info, v8i64_info>;
3550 defm : mask_move_lowering<"VMOVAPDZ", v4f64x_info, v8f64_info>;
3551 defm : mask_move_lowering<"VMOVDQA64Z", v4i64x_info, v8i64_info>;
Craig Topper96ab6fd2017-01-09 04:19:34 +00003552}
3553
Craig Toppere9fc0cd2018-01-14 02:05:51 +00003554let Predicates = [HasBWI, NoVLX] in {
3555 defm : mask_move_lowering<"VMOVDQU8Z", v16i8x_info, v64i8_info>;
3556 defm : mask_move_lowering<"VMOVDQU8Z", v32i8x_info, v64i8_info>;
3557
3558 defm : mask_move_lowering<"VMOVDQU16Z", v8i16x_info, v32i16_info>;
3559 defm : mask_move_lowering<"VMOVDQU16Z", v16i16x_info, v32i16_info>;
3560}
3561
Craig Topper2462a712017-08-01 15:31:24 +00003562let Predicates = [HasAVX512] in {
3563 // 512-bit store.
Craig Topper571231a2018-01-29 23:27:23 +00003564 def : Pat<(alignedstore (v16i32 VR512:$src), addr:$dst),
3565 (VMOVDQA64Zmr addr:$dst, VR512:$src)>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003566 def : Pat<(alignedstore (v32i16 VR512:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003567 (VMOVDQA64Zmr addr:$dst, VR512:$src)>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003568 def : Pat<(alignedstore (v64i8 VR512:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003569 (VMOVDQA64Zmr addr:$dst, VR512:$src)>;
3570 def : Pat<(store (v16i32 VR512:$src), addr:$dst),
3571 (VMOVDQU64Zmr addr:$dst, VR512:$src)>;
Craig Topper2462a712017-08-01 15:31:24 +00003572 def : Pat<(store (v32i16 VR512:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003573 (VMOVDQU64Zmr addr:$dst, VR512:$src)>;
Craig Topper2462a712017-08-01 15:31:24 +00003574 def : Pat<(store (v64i8 VR512:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003575 (VMOVDQU64Zmr addr:$dst, VR512:$src)>;
Craig Topper2462a712017-08-01 15:31:24 +00003576}
3577
3578let Predicates = [HasVLX] in {
3579 // 128-bit store.
Craig Topper571231a2018-01-29 23:27:23 +00003580 def : Pat<(alignedstore (v4i32 VR128X:$src), addr:$dst),
3581 (VMOVDQA64Z128mr addr:$dst, VR128X:$src)>;
Craig Topper5ef13ba2016-12-26 07:26:07 +00003582 def : Pat<(alignedstore (v8i16 VR128X:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003583 (VMOVDQA64Z128mr addr:$dst, VR128X:$src)>;
Craig Topper5ef13ba2016-12-26 07:26:07 +00003584 def : Pat<(alignedstore (v16i8 VR128X:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003585 (VMOVDQA64Z128mr addr:$dst, VR128X:$src)>;
3586 def : Pat<(store (v4i32 VR128X:$src), addr:$dst),
3587 (VMOVDQU64Z128mr addr:$dst, VR128X:$src)>;
Craig Topper5ef13ba2016-12-26 07:26:07 +00003588 def : Pat<(store (v8i16 VR128X:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003589 (VMOVDQU64Z128mr addr:$dst, VR128X:$src)>;
Craig Topper5ef13ba2016-12-26 07:26:07 +00003590 def : Pat<(store (v16i8 VR128X:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003591 (VMOVDQU64Z128mr addr:$dst, VR128X:$src)>;
Craig Topper14aa2662016-08-11 06:04:04 +00003592
Craig Topper2462a712017-08-01 15:31:24 +00003593 // 256-bit store.
Craig Topper571231a2018-01-29 23:27:23 +00003594 def : Pat<(alignedstore (v8i32 VR256X:$src), addr:$dst),
3595 (VMOVDQA64Z256mr addr:$dst, VR256X:$src)>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003596 def : Pat<(alignedstore (v16i16 VR256X:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003597 (VMOVDQA64Z256mr addr:$dst, VR256X:$src)>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003598 def : Pat<(alignedstore (v32i8 VR256X:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003599 (VMOVDQA64Z256mr addr:$dst, VR256X:$src)>;
3600 def : Pat<(store (v8i32 VR256X:$src), addr:$dst),
3601 (VMOVDQU64Z256mr addr:$dst, VR256X:$src)>;
Craig Topper5ef13ba2016-12-26 07:26:07 +00003602 def : Pat<(store (v16i16 VR256X:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003603 (VMOVDQU64Z256mr addr:$dst, VR256X:$src)>;
Craig Topper5ef13ba2016-12-26 07:26:07 +00003604 def : Pat<(store (v32i8 VR256X:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003605 (VMOVDQU64Z256mr addr:$dst, VR256X:$src)>;
Craig Topper95bdabd2016-05-22 23:44:33 +00003606}
3607
Craig Topper80075a52017-08-27 19:03:36 +00003608multiclass masked_move_for_extract<string InstrStr, X86VectorVTInfo From,
3609 X86VectorVTInfo To, X86VectorVTInfo Cast> {
3610 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
3611 (bitconvert
3612 (To.VT (extract_subvector
3613 (From.VT From.RC:$src), (iPTR 0)))),
3614 To.RC:$src0)),
3615 (Cast.VT (!cast<Instruction>(InstrStr#"rrk")
3616 Cast.RC:$src0, Cast.KRCWM:$mask,
3617 (EXTRACT_SUBREG From.RC:$src, To.SubRegIdx)))>;
3618
3619 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
3620 (bitconvert
3621 (To.VT (extract_subvector
3622 (From.VT From.RC:$src), (iPTR 0)))),
3623 Cast.ImmAllZerosV)),
3624 (Cast.VT (!cast<Instruction>(InstrStr#"rrkz")
3625 Cast.KRCWM:$mask,
3626 (EXTRACT_SUBREG From.RC:$src, To.SubRegIdx)))>;
3627}
3628
3629
Craig Topperd27386a2017-08-25 23:34:59 +00003630let Predicates = [HasVLX] in {
3631// A masked extract from the first 128-bits of a 256-bit vector can be
3632// implemented with masked move.
Craig Topper80075a52017-08-27 19:03:36 +00003633defm : masked_move_for_extract<"VMOVDQA64Z128", v4i64x_info, v2i64x_info, v2i64x_info>;
3634defm : masked_move_for_extract<"VMOVDQA64Z128", v8i32x_info, v4i32x_info, v2i64x_info>;
3635defm : masked_move_for_extract<"VMOVDQA64Z128", v16i16x_info, v8i16x_info, v2i64x_info>;
3636defm : masked_move_for_extract<"VMOVDQA64Z128", v32i8x_info, v16i8x_info, v2i64x_info>;
3637defm : masked_move_for_extract<"VMOVDQA32Z128", v4i64x_info, v2i64x_info, v4i32x_info>;
3638defm : masked_move_for_extract<"VMOVDQA32Z128", v8i32x_info, v4i32x_info, v4i32x_info>;
3639defm : masked_move_for_extract<"VMOVDQA32Z128", v16i16x_info, v8i16x_info, v4i32x_info>;
3640defm : masked_move_for_extract<"VMOVDQA32Z128", v32i8x_info, v16i8x_info, v4i32x_info>;
3641defm : masked_move_for_extract<"VMOVAPDZ128", v4f64x_info, v2f64x_info, v2f64x_info>;
3642defm : masked_move_for_extract<"VMOVAPDZ128", v8f32x_info, v4f32x_info, v2f64x_info>;
3643defm : masked_move_for_extract<"VMOVAPSZ128", v4f64x_info, v2f64x_info, v4f32x_info>;
3644defm : masked_move_for_extract<"VMOVAPSZ128", v8f32x_info, v4f32x_info, v4f32x_info>;
Craig Topperd27386a2017-08-25 23:34:59 +00003645
3646// A masked extract from the first 128-bits of a 512-bit vector can be
3647// implemented with masked move.
Craig Topper80075a52017-08-27 19:03:36 +00003648defm : masked_move_for_extract<"VMOVDQA64Z128", v8i64_info, v2i64x_info, v2i64x_info>;
3649defm : masked_move_for_extract<"VMOVDQA64Z128", v16i32_info, v4i32x_info, v2i64x_info>;
3650defm : masked_move_for_extract<"VMOVDQA64Z128", v32i16_info, v8i16x_info, v2i64x_info>;
3651defm : masked_move_for_extract<"VMOVDQA64Z128", v64i8_info, v16i8x_info, v2i64x_info>;
3652defm : masked_move_for_extract<"VMOVDQA32Z128", v8i64_info, v2i64x_info, v4i32x_info>;
3653defm : masked_move_for_extract<"VMOVDQA32Z128", v16i32_info, v4i32x_info, v4i32x_info>;
3654defm : masked_move_for_extract<"VMOVDQA32Z128", v32i16_info, v8i16x_info, v4i32x_info>;
3655defm : masked_move_for_extract<"VMOVDQA32Z128", v64i8_info, v16i8x_info, v4i32x_info>;
3656defm : masked_move_for_extract<"VMOVAPDZ128", v8f64_info, v2f64x_info, v2f64x_info>;
3657defm : masked_move_for_extract<"VMOVAPDZ128", v16f32_info, v4f32x_info, v2f64x_info>;
3658defm : masked_move_for_extract<"VMOVAPSZ128", v8f64_info, v2f64x_info, v4f32x_info>;
3659defm : masked_move_for_extract<"VMOVAPSZ128", v16f32_info, v4f32x_info, v4f32x_info>;
Craig Topperd27386a2017-08-25 23:34:59 +00003660
3661// A masked extract from the first 256-bits of a 512-bit vector can be
3662// implemented with masked move.
Craig Topper80075a52017-08-27 19:03:36 +00003663defm : masked_move_for_extract<"VMOVDQA64Z256", v8i64_info, v4i64x_info, v4i64x_info>;
3664defm : masked_move_for_extract<"VMOVDQA64Z256", v16i32_info, v8i32x_info, v4i64x_info>;
3665defm : masked_move_for_extract<"VMOVDQA64Z256", v32i16_info, v16i16x_info, v4i64x_info>;
3666defm : masked_move_for_extract<"VMOVDQA64Z256", v64i8_info, v32i8x_info, v4i64x_info>;
3667defm : masked_move_for_extract<"VMOVDQA32Z256", v8i64_info, v4i64x_info, v8i32x_info>;
3668defm : masked_move_for_extract<"VMOVDQA32Z256", v16i32_info, v8i32x_info, v8i32x_info>;
3669defm : masked_move_for_extract<"VMOVDQA32Z256", v32i16_info, v16i16x_info, v8i32x_info>;
3670defm : masked_move_for_extract<"VMOVDQA32Z256", v64i8_info, v32i8x_info, v8i32x_info>;
3671defm : masked_move_for_extract<"VMOVAPDZ256", v8f64_info, v4f64x_info, v4f64x_info>;
3672defm : masked_move_for_extract<"VMOVAPDZ256", v16f32_info, v8f32x_info, v4f64x_info>;
3673defm : masked_move_for_extract<"VMOVAPSZ256", v8f64_info, v4f64x_info, v8f32x_info>;
3674defm : masked_move_for_extract<"VMOVAPSZ256", v16f32_info, v8f32x_info, v8f32x_info>;
Craig Topperd27386a2017-08-25 23:34:59 +00003675}
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003676
3677// Move Int Doubleword to Packed Double Int
3678//
3679let ExeDomain = SSEPackedInt in {
3680def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
3681 "vmovd\t{$src, $dst|$dst, $src}",
3682 [(set VR128X:$dst,
Simon Pilgrim577ae242018-04-12 19:25:07 +00003683 (v4i32 (scalar_to_vector GR32:$src)))]>,
Simon Pilgrim1273f4a2018-05-18 17:58:36 +00003684 EVEX, Sched<[WriteVecMoveFromGpr]>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003685def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003686 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003687 [(set VR128X:$dst,
Simon Pilgrim577ae242018-04-12 19:25:07 +00003688 (v4i32 (scalar_to_vector (loadi32 addr:$src))))]>,
Simon Pilgrimc4b8d362018-05-18 14:08:01 +00003689 EVEX, EVEX_CD8<32, CD8VT1>, Sched<[WriteVecLoad]>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003690def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003691 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003692 [(set VR128X:$dst,
Simon Pilgrim577ae242018-04-12 19:25:07 +00003693 (v2i64 (scalar_to_vector GR64:$src)))]>,
Simon Pilgrim1273f4a2018-05-18 17:58:36 +00003694 EVEX, VEX_W, Sched<[WriteVecMoveFromGpr]>;
Craig Topperc648c9b2015-12-28 06:11:42 +00003695let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in
3696def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
3697 (ins i64mem:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003698 "vmovq\t{$src, $dst|$dst, $src}", []>,
Simon Pilgrimc4b8d362018-05-18 14:08:01 +00003699 EVEX, VEX_W, EVEX_CD8<64, CD8VT1>, Sched<[WriteVecLoad]>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003700let isCodeGenOnly = 1 in {
Craig Topperaf88afb2015-12-28 06:11:45 +00003701def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003702 "vmovq\t{$src, $dst|$dst, $src}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00003703 [(set FR64X:$dst, (bitconvert GR64:$src))]>,
Simon Pilgrim1273f4a2018-05-18 17:58:36 +00003704 EVEX, VEX_W, Sched<[WriteVecMoveFromGpr]>;
Craig Topper5971b542017-02-12 18:47:44 +00003705def VMOV64toSDZrm : AVX512XSI<0x7E, MRMSrcMem, (outs FR64X:$dst), (ins i64mem:$src),
3706 "vmovq\t{$src, $dst|$dst, $src}",
3707 [(set FR64X:$dst, (bitconvert (loadi64 addr:$src)))]>,
Simon Pilgrimc4b8d362018-05-18 14:08:01 +00003708 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>, Sched<[WriteVecLoad]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003709def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003710 "vmovq\t{$src, $dst|$dst, $src}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00003711 [(set GR64:$dst, (bitconvert FR64X:$src))]>,
Simon Pilgrim1273f4a2018-05-18 17:58:36 +00003712 EVEX, VEX_W, Sched<[WriteVecMoveFromGpr]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003713def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003714 "vmovq\t{$src, $dst|$dst, $src}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00003715 [(store (i64 (bitconvert FR64X:$src)), addr:$dst)]>,
Simon Pilgrimc4b8d362018-05-18 14:08:01 +00003716 EVEX, VEX_W, Sched<[WriteVecStore]>,
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003717 EVEX_CD8<64, CD8VT1>;
3718}
3719} // ExeDomain = SSEPackedInt
3720
3721// Move Int Doubleword to Single Scalar
3722//
3723let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3724def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
3725 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00003726 [(set FR32X:$dst, (bitconvert GR32:$src))]>,
Simon Pilgrim1273f4a2018-05-18 17:58:36 +00003727 EVEX, Sched<[WriteVecMoveFromGpr]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003728
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003729def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003730 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00003731 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))]>,
Simon Pilgrimc4b8d362018-05-18 14:08:01 +00003732 EVEX, EVEX_CD8<32, CD8VT1>, Sched<[WriteVecLoad]>;
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003733} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3734
3735// Move doubleword from xmm register to r/m32
3736//
3737let ExeDomain = SSEPackedInt in {
3738def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
3739 "vmovd\t{$src, $dst|$dst, $src}",
3740 [(set GR32:$dst, (extractelt (v4i32 VR128X:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003741 (iPTR 0)))]>,
Simon Pilgrim1273f4a2018-05-18 17:58:36 +00003742 EVEX, Sched<[WriteVecMoveToGpr]>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003743def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003744 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003745 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003746 [(store (i32 (extractelt (v4i32 VR128X:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003747 (iPTR 0))), addr:$dst)]>,
Simon Pilgrimc4b8d362018-05-18 14:08:01 +00003748 EVEX, EVEX_CD8<32, CD8VT1>, Sched<[WriteVecStore]>;
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003749} // ExeDomain = SSEPackedInt
3750
3751// Move quadword from xmm1 register to r/m64
3752//
3753let ExeDomain = SSEPackedInt in {
3754def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
3755 "vmovq\t{$src, $dst|$dst, $src}",
3756 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003757 (iPTR 0)))]>,
Simon Pilgrim1273f4a2018-05-18 17:58:36 +00003758 PD, EVEX, VEX_W, Sched<[WriteVecMoveToGpr]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003759 Requires<[HasAVX512, In64BitMode]>;
3760
Craig Topperc648c9b2015-12-28 06:11:42 +00003761let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in
3762def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003763 "vmovq\t{$src, $dst|$dst, $src}", []>, PD,
Simon Pilgrimc4b8d362018-05-18 14:08:01 +00003764 EVEX, VEX_W, Sched<[WriteVecStore]>,
Craig Topperc648c9b2015-12-28 06:11:42 +00003765 Requires<[HasAVX512, In64BitMode]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003766
Craig Topperc648c9b2015-12-28 06:11:42 +00003767def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs),
3768 (ins i64mem:$dst, VR128X:$src),
3769 "vmovq\t{$src, $dst|$dst, $src}",
3770 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003771 addr:$dst)]>,
Craig Topper401675c2015-12-28 06:32:47 +00003772 EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>,
Simon Pilgrimc4b8d362018-05-18 14:08:01 +00003773 Sched<[WriteVecStore]>, Requires<[HasAVX512, In64BitMode]>;
Craig Topperc648c9b2015-12-28 06:11:42 +00003774
3775let hasSideEffects = 0 in
3776def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003777 (ins VR128X:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003778 "vmovq.s\t{$src, $dst|$dst, $src}", []>,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00003779 EVEX, VEX_W, Sched<[SchedWriteVecLogic.XMM]>;
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003780} // ExeDomain = SSEPackedInt
3781
3782// Move Scalar Single to Double Int
3783//
3784let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3785def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
3786 (ins FR32X:$src),
3787 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00003788 [(set GR32:$dst, (bitconvert FR32X:$src))]>,
Simon Pilgrim1273f4a2018-05-18 17:58:36 +00003789 EVEX, Sched<[WriteVecMoveToGpr]>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003790def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003791 (ins i32mem:$dst, FR32X:$src),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003792 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00003793 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)]>,
Simon Pilgrimc4b8d362018-05-18 14:08:01 +00003794 EVEX, EVEX_CD8<32, CD8VT1>, Sched<[WriteVecStore]>;
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003795} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3796
3797// Move Quadword Int to Packed Quadword Int
3798//
3799let ExeDomain = SSEPackedInt in {
3800def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
3801 (ins i64mem:$src),
3802 "vmovq\t{$src, $dst|$dst, $src}",
3803 [(set VR128X:$dst,
3804 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
Simon Pilgrimc4b8d362018-05-18 14:08:01 +00003805 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>, Sched<[WriteVecLoad]>;
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003806} // ExeDomain = SSEPackedInt
3807
Craig Topper29476ab2018-01-05 21:57:23 +00003808// Allow "vmovd" but print "vmovq".
3809def : InstAlias<"vmovd\t{$src, $dst|$dst, $src}",
3810 (VMOV64toPQIZrr VR128X:$dst, GR64:$src), 0>;
3811def : InstAlias<"vmovd\t{$src, $dst|$dst, $src}",
3812 (VMOVPQIto64Zrr GR64:$dst, VR128X:$src), 0>;
3813
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003814//===----------------------------------------------------------------------===//
3815// AVX-512 MOVSS, MOVSD
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003816//===----------------------------------------------------------------------===//
3817
Craig Topperc7de3a12016-07-29 02:49:08 +00003818multiclass avx512_move_scalar<string asm, SDNode OpNode,
Asaf Badouh41ecf462015-12-06 13:26:56 +00003819 X86VectorVTInfo _> {
Craig Topperc7de3a12016-07-29 02:49:08 +00003820 def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003821 (ins _.RC:$src1, _.RC:$src2),
Craig Topperc7de3a12016-07-29 02:49:08 +00003822 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Craig Topper6fb55712017-10-04 17:20:12 +00003823 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1, _.RC:$src2)))],
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00003824 _.ExeDomain>, EVEX_4V, Sched<[SchedWriteFShuffle.XMM]>;
Craig Topperc7de3a12016-07-29 02:49:08 +00003825 def rrkz : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003826 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Craig Topperc7de3a12016-07-29 02:49:08 +00003827 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}} {z}|",
3828 "$dst {${mask}} {z}, $src1, $src2}"),
3829 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00003830 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Craig Topperc7de3a12016-07-29 02:49:08 +00003831 _.ImmAllZerosV)))],
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00003832 _.ExeDomain>, EVEX_4V, EVEX_KZ, Sched<[SchedWriteFShuffle.XMM]>;
Craig Topperc7de3a12016-07-29 02:49:08 +00003833 let Constraints = "$src0 = $dst" in
3834 def rrk : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003835 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Craig Topperc7de3a12016-07-29 02:49:08 +00003836 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}}|",
3837 "$dst {${mask}}, $src1, $src2}"),
3838 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00003839 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Craig Topperc7de3a12016-07-29 02:49:08 +00003840 (_.VT _.RC:$src0))))],
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00003841 _.ExeDomain>, EVEX_4V, EVEX_K, Sched<[SchedWriteFShuffle.XMM]>;
Craig Toppere4f868e2016-07-29 06:06:04 +00003842 let canFoldAsLoad = 1, isReMaterializable = 1 in
Craig Topperc7de3a12016-07-29 02:49:08 +00003843 def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src),
3844 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3845 [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))],
Simon Pilgrimd749b322018-05-18 13:13:59 +00003846 _.ExeDomain>, EVEX, Sched<[WriteFLoad]>;
Craig Topperc7de3a12016-07-29 02:49:08 +00003847 let mayLoad = 1, hasSideEffects = 0 in {
3848 let Constraints = "$src0 = $dst" in
3849 def rmk : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3850 (ins _.RC:$src0, _.KRCWM:$mask, _.ScalarMemOp:$src),
3851 !strconcat(asm, "\t{$src, $dst {${mask}}|",
3852 "$dst {${mask}}, $src}"),
Simon Pilgrimd749b322018-05-18 13:13:59 +00003853 [], _.ExeDomain>, EVEX, EVEX_K, Sched<[WriteFLoad]>;
Craig Topperc7de3a12016-07-29 02:49:08 +00003854 def rmkz : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3855 (ins _.KRCWM:$mask, _.ScalarMemOp:$src),
3856 !strconcat(asm, "\t{$src, $dst {${mask}} {z}|",
3857 "$dst {${mask}} {z}, $src}"),
Simon Pilgrimd749b322018-05-18 13:13:59 +00003858 [], _.ExeDomain>, EVEX, EVEX_KZ, Sched<[WriteFLoad]>;
Asaf Badouh41ecf462015-12-06 13:26:56 +00003859 }
Craig Toppere1cac152016-06-07 07:27:54 +00003860 def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src),
3861 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003862 [(store _.FRC:$src, addr:$dst)], _.ExeDomain>,
Simon Pilgrimd749b322018-05-18 13:13:59 +00003863 EVEX, Sched<[WriteFStore]>;
Craig Topperc7de3a12016-07-29 02:49:08 +00003864 let mayStore = 1, hasSideEffects = 0 in
Craig Toppere1cac152016-06-07 07:27:54 +00003865 def mrk: AVX512PI<0x11, MRMDestMem, (outs),
3866 (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src),
3867 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
Simon Pilgrimd749b322018-05-18 13:13:59 +00003868 [], _.ExeDomain>, EVEX, EVEX_K, Sched<[WriteFStore]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003869}
3870
Asaf Badouh41ecf462015-12-06 13:26:56 +00003871defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>,
3872 VEX_LIG, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003873
Asaf Badouh41ecf462015-12-06 13:26:56 +00003874defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>,
3875 VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003876
Ayman Musa46af8f92016-11-13 14:29:32 +00003877
3878multiclass avx512_move_scalar_lowering<string InstrStr, SDNode OpNode,
3879 PatLeaf ZeroFP, X86VectorVTInfo _> {
3880
3881def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003882 (_.VT (scalar_to_vector
Craig Topper7bcac492018-02-24 00:15:05 +00003883 (_.EltVT (X86selects VK1WM:$mask,
Ayman Musa46af8f92016-11-13 14:29:32 +00003884 (_.EltVT _.FRC:$src1),
3885 (_.EltVT _.FRC:$src2))))))),
Craig Topper00230602017-10-01 23:53:50 +00003886 (!cast<Instruction>(InstrStr#rrk)
3887 (COPY_TO_REGCLASS _.FRC:$src2, _.RC),
Craig Topper7bcac492018-02-24 00:15:05 +00003888 VK1WM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00003889 (_.VT _.RC:$src0),
3890 (COPY_TO_REGCLASS _.FRC:$src1, _.RC))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003891
3892def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003893 (_.VT (scalar_to_vector
Craig Topper7bcac492018-02-24 00:15:05 +00003894 (_.EltVT (X86selects VK1WM:$mask,
Ayman Musa46af8f92016-11-13 14:29:32 +00003895 (_.EltVT _.FRC:$src1),
3896 (_.EltVT ZeroFP))))))),
Craig Topper00230602017-10-01 23:53:50 +00003897 (!cast<Instruction>(InstrStr#rrkz)
Craig Topper7bcac492018-02-24 00:15:05 +00003898 VK1WM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00003899 (_.VT _.RC:$src0),
3900 (COPY_TO_REGCLASS _.FRC:$src1, _.RC))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003901}
3902
3903multiclass avx512_store_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
3904 dag Mask, RegisterClass MaskRC> {
3905
3906def : Pat<(masked_store addr:$dst, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003907 (_.info512.VT (insert_subvector undef,
Craig Toppercc060e92018-03-13 22:05:25 +00003908 (_.info128.VT _.info128.RC:$src),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00003909 (iPTR 0)))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003910 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
Guy Blank548e22a2017-05-19 12:35:15 +00003911 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003912 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003913
3914}
3915
Craig Topper058f2f62017-03-28 16:35:29 +00003916multiclass avx512_store_scalar_lowering_subreg<string InstrStr,
3917 AVX512VLVectorVTInfo _,
3918 dag Mask, RegisterClass MaskRC,
3919 SubRegIndex subreg> {
3920
3921def : Pat<(masked_store addr:$dst, Mask,
3922 (_.info512.VT (insert_subvector undef,
Craig Toppercc060e92018-03-13 22:05:25 +00003923 (_.info128.VT _.info128.RC:$src),
Craig Topper058f2f62017-03-28 16:35:29 +00003924 (iPTR 0)))),
3925 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
Guy Blank548e22a2017-05-19 12:35:15 +00003926 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00003927 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
3928
3929}
3930
Craig Topper1ee19ae2018-05-10 21:49:16 +00003931// This matches the more recent codegen from clang that avoids emitting a 512
3932// bit masked store directly. Codegen will widen 128-bit masked store to 512
3933// bits on AVX512F only targets.
3934multiclass avx512_store_scalar_lowering_subreg2<string InstrStr,
3935 AVX512VLVectorVTInfo _,
3936 dag Mask512, dag Mask128,
3937 RegisterClass MaskRC,
3938 SubRegIndex subreg> {
3939
3940// AVX512F pattern.
3941def : Pat<(masked_store addr:$dst, Mask512,
3942 (_.info512.VT (insert_subvector undef,
3943 (_.info128.VT _.info128.RC:$src),
3944 (iPTR 0)))),
3945 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
3946 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
3947 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
3948
3949// AVX512VL pattern.
3950def : Pat<(masked_store addr:$dst, Mask128, (_.info128.VT _.info128.RC:$src)),
3951 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
3952 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
3953 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
3954}
3955
Ayman Musa46af8f92016-11-13 14:29:32 +00003956multiclass avx512_load_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
3957 dag Mask, RegisterClass MaskRC> {
3958
3959def : Pat<(_.info128.VT (extract_subvector
3960 (_.info512.VT (masked_load addr:$srcAddr, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003961 (_.info512.VT (bitconvert
Ayman Musa46af8f92016-11-13 14:29:32 +00003962 (v16i32 immAllZerosV))))),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00003963 (iPTR 0))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003964 (!cast<Instruction>(InstrStr#rmkz)
Guy Blank548e22a2017-05-19 12:35:15 +00003965 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Ayman Musa46af8f92016-11-13 14:29:32 +00003966 addr:$srcAddr)>;
3967
3968def : Pat<(_.info128.VT (extract_subvector
3969 (_.info512.VT (masked_load addr:$srcAddr, Mask,
3970 (_.info512.VT (insert_subvector undef,
Craig Toppercc060e92018-03-13 22:05:25 +00003971 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00003972 (iPTR 0))))),
3973 (iPTR 0))),
Ayman Musa46af8f92016-11-13 14:29:32 +00003974 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
Guy Blank548e22a2017-05-19 12:35:15 +00003975 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Ayman Musa46af8f92016-11-13 14:29:32 +00003976 addr:$srcAddr)>;
3977
3978}
3979
Craig Topper058f2f62017-03-28 16:35:29 +00003980multiclass avx512_load_scalar_lowering_subreg<string InstrStr,
3981 AVX512VLVectorVTInfo _,
3982 dag Mask, RegisterClass MaskRC,
3983 SubRegIndex subreg> {
3984
3985def : Pat<(_.info128.VT (extract_subvector
3986 (_.info512.VT (masked_load addr:$srcAddr, Mask,
3987 (_.info512.VT (bitconvert
3988 (v16i32 immAllZerosV))))),
3989 (iPTR 0))),
3990 (!cast<Instruction>(InstrStr#rmkz)
Guy Blank548e22a2017-05-19 12:35:15 +00003991 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00003992 addr:$srcAddr)>;
3993
3994def : Pat<(_.info128.VT (extract_subvector
3995 (_.info512.VT (masked_load addr:$srcAddr, Mask,
3996 (_.info512.VT (insert_subvector undef,
Craig Toppercc060e92018-03-13 22:05:25 +00003997 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
Craig Topper058f2f62017-03-28 16:35:29 +00003998 (iPTR 0))))),
3999 (iPTR 0))),
4000 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
Guy Blank548e22a2017-05-19 12:35:15 +00004001 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00004002 addr:$srcAddr)>;
4003
4004}
4005
Craig Topper1ee19ae2018-05-10 21:49:16 +00004006// This matches the more recent codegen from clang that avoids emitting a 512
4007// bit masked load directly. Codegen will widen 128-bit masked load to 512
4008// bits on AVX512F only targets.
4009multiclass avx512_load_scalar_lowering_subreg2<string InstrStr,
4010 AVX512VLVectorVTInfo _,
4011 dag Mask512, dag Mask128,
4012 RegisterClass MaskRC,
4013 SubRegIndex subreg> {
4014// AVX512F patterns.
4015def : Pat<(_.info128.VT (extract_subvector
4016 (_.info512.VT (masked_load addr:$srcAddr, Mask512,
4017 (_.info512.VT (bitconvert
4018 (v16i32 immAllZerosV))))),
4019 (iPTR 0))),
4020 (!cast<Instruction>(InstrStr#rmkz)
4021 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
4022 addr:$srcAddr)>;
4023
4024def : Pat<(_.info128.VT (extract_subvector
4025 (_.info512.VT (masked_load addr:$srcAddr, Mask512,
4026 (_.info512.VT (insert_subvector undef,
4027 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
4028 (iPTR 0))))),
4029 (iPTR 0))),
4030 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
4031 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
4032 addr:$srcAddr)>;
4033
4034// AVX512Vl patterns.
4035def : Pat<(_.info128.VT (masked_load addr:$srcAddr, Mask128,
4036 (_.info128.VT (bitconvert (v4i32 immAllZerosV))))),
4037 (!cast<Instruction>(InstrStr#rmkz)
4038 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
4039 addr:$srcAddr)>;
4040
4041def : Pat<(_.info128.VT (masked_load addr:$srcAddr, Mask128,
4042 (_.info128.VT (X86vzmovl _.info128.RC:$src)))),
4043 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
4044 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
4045 addr:$srcAddr)>;
4046}
4047
Ayman Musa46af8f92016-11-13 14:29:32 +00004048defm : avx512_move_scalar_lowering<"VMOVSSZ", X86Movss, fp32imm0, v4f32x_info>;
4049defm : avx512_move_scalar_lowering<"VMOVSDZ", X86Movsd, fp64imm0, v2f64x_info>;
4050
4051defm : avx512_store_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
4052 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
Craig Topper058f2f62017-03-28 16:35:29 +00004053defm : avx512_store_scalar_lowering_subreg<"VMOVSSZ", avx512vl_f32_info,
4054 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16, sub_16bit>;
4055defm : avx512_store_scalar_lowering_subreg<"VMOVSDZ", avx512vl_f64_info,
4056 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8, sub_8bit>;
Ayman Musa46af8f92016-11-13 14:29:32 +00004057
Craig Topper1ee19ae2018-05-10 21:49:16 +00004058defm : avx512_store_scalar_lowering_subreg2<"VMOVSSZ", avx512vl_f32_info,
4059 (v16i1 (insert_subvector
4060 (v16i1 immAllZerosV),
4061 (v4i1 (extract_subvector
4062 (v8i1 (bitconvert (and GR8:$mask, (i8 1)))),
4063 (iPTR 0))),
4064 (iPTR 0))),
4065 (v4i1 (extract_subvector
4066 (v8i1 (bitconvert (and GR8:$mask, (i8 1)))),
4067 (iPTR 0))), GR8, sub_8bit>;
4068defm : avx512_store_scalar_lowering_subreg2<"VMOVSDZ", avx512vl_f64_info,
4069 (v8i1
4070 (extract_subvector
4071 (v16i1
4072 (insert_subvector
4073 (v16i1 immAllZerosV),
4074 (v2i1 (extract_subvector
4075 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))),
4076 (iPTR 0))),
4077 (iPTR 0))),
4078 (iPTR 0))),
4079 (v2i1 (extract_subvector
4080 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))),
4081 (iPTR 0))), GR8, sub_8bit>;
4082
Ayman Musa46af8f92016-11-13 14:29:32 +00004083defm : avx512_load_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
4084 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
Craig Topper058f2f62017-03-28 16:35:29 +00004085defm : avx512_load_scalar_lowering_subreg<"VMOVSSZ", avx512vl_f32_info,
4086 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16, sub_16bit>;
4087defm : avx512_load_scalar_lowering_subreg<"VMOVSDZ", avx512vl_f64_info,
4088 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8, sub_8bit>;
Ayman Musa46af8f92016-11-13 14:29:32 +00004089
Craig Topper1ee19ae2018-05-10 21:49:16 +00004090defm : avx512_load_scalar_lowering_subreg2<"VMOVSSZ", avx512vl_f32_info,
4091 (v16i1 (insert_subvector
4092 (v16i1 immAllZerosV),
4093 (v4i1 (extract_subvector
4094 (v8i1 (bitconvert (and GR8:$mask, (i8 1)))),
4095 (iPTR 0))),
4096 (iPTR 0))),
4097 (v4i1 (extract_subvector
4098 (v8i1 (bitconvert (and GR8:$mask, (i8 1)))),
4099 (iPTR 0))), GR8, sub_8bit>;
4100defm : avx512_load_scalar_lowering_subreg2<"VMOVSDZ", avx512vl_f64_info,
4101 (v8i1
4102 (extract_subvector
4103 (v16i1
4104 (insert_subvector
4105 (v16i1 immAllZerosV),
4106 (v2i1 (extract_subvector
4107 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))),
4108 (iPTR 0))),
4109 (iPTR 0))),
4110 (iPTR 0))),
4111 (v2i1 (extract_subvector
4112 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))),
4113 (iPTR 0))), GR8, sub_8bit>;
4114
Craig Topper61d6ddb2018-02-23 20:13:42 +00004115def : Pat<(f32 (X86selects (scalar_to_vector GR8:$mask),
Guy Blankb169d56d2017-07-31 08:26:14 +00004116 (f32 FR32X:$src1), (f32 FR32X:$src2))),
4117 (COPY_TO_REGCLASS
4118 (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
4119 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF),
4120 GR8:$mask, sub_8bit)), VK1WM),
Craig Topper6fb55712017-10-04 17:20:12 +00004121 (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src1, VR128X)),
4122 FR32X)>;
Guy Blankb169d56d2017-07-31 08:26:14 +00004123
Craig Topper74ed0872016-05-18 06:55:59 +00004124def : Pat<(f32 (X86selects VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00004125 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
Craig Topper6fb55712017-10-04 17:20:12 +00004126 VK1WM:$mask, (v4f32 (IMPLICIT_DEF)),
4127 (COPY_TO_REGCLASS FR32X:$src1, VR128X)), FR32X)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00004128
Craig Topper61d6ddb2018-02-23 20:13:42 +00004129def : Pat<(f64 (X86selects (scalar_to_vector GR8:$mask),
Guy Blankb169d56d2017-07-31 08:26:14 +00004130 (f64 FR64X:$src1), (f64 FR64X:$src2))),
4131 (COPY_TO_REGCLASS
4132 (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
4133 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF),
4134 GR8:$mask, sub_8bit)), VK1WM),
Craig Topper6fb55712017-10-04 17:20:12 +00004135 (v2f64 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR64X:$src1, VR128X)),
4136 FR64X)>;
Guy Blankb169d56d2017-07-31 08:26:14 +00004137
Craig Topper74ed0872016-05-18 06:55:59 +00004138def : Pat<(f64 (X86selects VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00004139 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
Craig Topper6fb55712017-10-04 17:20:12 +00004140 VK1WM:$mask, (v2f64 (IMPLICIT_DEF)),
4141 (COPY_TO_REGCLASS FR64X:$src1, VR128X)), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004142
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004143let hasSideEffects = 0 in {
Simon Pilgrim64fff142017-07-16 18:37:23 +00004144 def VMOVSSZrr_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00004145 (ins VR128X:$src1, VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004146 "vmovss.s\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00004147 []>, XS, EVEX_4V, VEX_LIG,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00004148 FoldGenData<"VMOVSSZrr">,
4149 Sched<[SchedWriteFShuffle.XMM]>;
Igor Breger4424aaa2015-11-19 07:58:33 +00004150
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004151let Constraints = "$src0 = $dst" in
Simon Pilgrim64fff142017-07-16 18:37:23 +00004152 def VMOVSSZrrk_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
4153 (ins f32x_info.RC:$src0, f32x_info.KRCWM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00004154 VR128X:$src1, VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004155 "vmovss.s\t{$src2, $src1, $dst {${mask}}|"#
4156 "$dst {${mask}}, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00004157 []>, EVEX_K, XS, EVEX_4V, VEX_LIG,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00004158 FoldGenData<"VMOVSSZrrk">,
4159 Sched<[SchedWriteFShuffle.XMM]>;
Simon Pilgrim64fff142017-07-16 18:37:23 +00004160
4161 def VMOVSSZrrkz_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00004162 (ins f32x_info.KRCWM:$mask, VR128X:$src1, VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004163 "vmovss.s\t{$src2, $src1, $dst {${mask}} {z}|"#
4164 "$dst {${mask}} {z}, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00004165 []>, EVEX_KZ, XS, EVEX_4V, VEX_LIG,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00004166 FoldGenData<"VMOVSSZrrkz">,
4167 Sched<[SchedWriteFShuffle.XMM]>;
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004168
Simon Pilgrim64fff142017-07-16 18:37:23 +00004169 def VMOVSDZrr_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00004170 (ins VR128X:$src1, VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004171 "vmovsd.s\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00004172 []>, XD, EVEX_4V, VEX_LIG, VEX_W,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00004173 FoldGenData<"VMOVSDZrr">,
4174 Sched<[SchedWriteFShuffle.XMM]>;
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004175
4176let Constraints = "$src0 = $dst" in
Simon Pilgrim64fff142017-07-16 18:37:23 +00004177 def VMOVSDZrrk_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
4178 (ins f64x_info.RC:$src0, f64x_info.KRCWM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00004179 VR128X:$src1, VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004180 "vmovsd.s\t{$src2, $src1, $dst {${mask}}|"#
4181 "$dst {${mask}}, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00004182 []>, EVEX_K, XD, EVEX_4V, VEX_LIG,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00004183 VEX_W, FoldGenData<"VMOVSDZrrk">,
4184 Sched<[SchedWriteFShuffle.XMM]>;
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004185
Simon Pilgrim64fff142017-07-16 18:37:23 +00004186 def VMOVSDZrrkz_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
4187 (ins f64x_info.KRCWM:$mask, VR128X:$src1,
Craig Topper6fb55712017-10-04 17:20:12 +00004188 VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004189 "vmovsd.s\t{$src2, $src1, $dst {${mask}} {z}|"#
4190 "$dst {${mask}} {z}, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00004191 []>, EVEX_KZ, XD, EVEX_4V, VEX_LIG,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00004192 VEX_W, FoldGenData<"VMOVSDZrrkz">,
4193 Sched<[SchedWriteFShuffle.XMM]>;
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004194}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004195
4196let Predicates = [HasAVX512] in {
4197 let AddedComplexity = 15 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004198 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
Craig Topper6fb55712017-10-04 17:20:12 +00004199 (VMOVSSZrr (v4f32 (AVX512_128_SET0)), VR128X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004200 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
Craig Topper6fb55712017-10-04 17:20:12 +00004201 (VMOVSSZrr (v4i32 (AVX512_128_SET0)), VR128X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004202 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
Craig Topper6fb55712017-10-04 17:20:12 +00004203 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Craig Topperdbd371e2018-05-29 20:46:27 +00004204 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topper3f8126e2016-08-13 05:43:20 +00004205 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004206
4207 // Move low f32 and clear high bits.
4208 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
4209 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004210 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004211 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
4212 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
4213 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004214 (VMOVSSZrr (v4i32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00004215 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00004216 def : Pat<(v16f32 (X86vzmovl (v16f32 VR512:$src))),
4217 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004218 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00004219 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm)), sub_xmm)>;
4220 def : Pat<(v16i32 (X86vzmovl (v16i32 VR512:$src))),
4221 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004222 (VMOVSSZrr (v4i32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00004223 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004224
4225 let AddedComplexity = 20 in {
4226 // MOVSSrm zeros the high parts of the register; represent this
4227 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
4228 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
4229 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
4230 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
4231 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
4232 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
4233 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004234 def : Pat<(v4f32 (X86vzload addr:$src)),
4235 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004236
4237 // MOVSDrm zeros the high parts of the register; represent this
4238 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
4239 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
4240 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4241 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
4242 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4243 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
4244 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4245 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
4246 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4247 def : Pat<(v2f64 (X86vzload addr:$src)),
4248 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4249
4250 // Represent the same patterns above but in the form they appear for
4251 // 256-bit types
4252 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
4253 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00004254 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004255 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
4256 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
4257 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004258 def : Pat<(v8f32 (X86vzload addr:$src)),
4259 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004260 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
4261 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
4262 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00004263 def : Pat<(v4f64 (X86vzload addr:$src)),
4264 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00004265
4266 // Represent the same patterns above but in the form they appear for
4267 // 512-bit types
4268 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
4269 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
4270 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
4271 def : Pat<(v16f32 (X86vzmovl (insert_subvector undef,
4272 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
4273 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004274 def : Pat<(v16f32 (X86vzload addr:$src)),
4275 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00004276 def : Pat<(v8f64 (X86vzmovl (insert_subvector undef,
4277 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
4278 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00004279 def : Pat<(v8f64 (X86vzload addr:$src)),
4280 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004281 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004282 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
4283 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00004284 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004285
4286 // Move low f64 and clear high bits.
4287 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
4288 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004289 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004290 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00004291 def : Pat<(v8f64 (X86vzmovl (v8f64 VR512:$src))),
4292 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004293 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00004294 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004295
4296 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004297 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004298 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00004299 def : Pat<(v8i64 (X86vzmovl (v8i64 VR512:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004300 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00004301 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004302
4303 // Extract and store.
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00004304 def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004305 addr:$dst),
4306 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004307
4308 // Shuffle with VMOVSS
4309 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
Craig Topper6fb55712017-10-04 17:20:12 +00004310 (VMOVSSZrr (v4i32 VR128X:$src1), VR128X:$src2)>;
4311
4312 def : Pat<(v4f32 (X86Movss VR128X:$src1, (scalar_to_vector FR32X:$src2))),
4313 (VMOVSSZrr VR128X:$src1,
4314 (COPY_TO_REGCLASS FR32X:$src2, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004315
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004316 // Shuffle with VMOVSD
4317 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
Craig Topper6fb55712017-10-04 17:20:12 +00004318 (VMOVSDZrr VR128X:$src1, VR128X:$src2)>;
4319
4320 def : Pat<(v2f64 (X86Movsd VR128X:$src1, (scalar_to_vector FR64X:$src2))),
4321 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS FR64X:$src2, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004322
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004323 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
Craig Topper6fb55712017-10-04 17:20:12 +00004324 (VMOVSDZrr VR128X:$src1, VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004325 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
Craig Topper6fb55712017-10-04 17:20:12 +00004326 (VMOVSDZrr VR128X:$src1, VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004327}
4328
Simon Pilgrim6f710a62018-05-01 12:15:29 +00004329let ExeDomain = SSEPackedInt, SchedRW = [SchedWriteVecLogic.XMM] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004330let AddedComplexity = 15 in
4331def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
4332 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004333 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00004334 [(set VR128X:$dst, (v2i64 (X86vzmovl
Simon Pilgrim577ae242018-04-12 19:25:07 +00004335 (v2i64 VR128X:$src))))]>,
4336 EVEX, VEX_W;
Simon Pilgrim369e59d2018-02-12 16:18:36 +00004337}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004338
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004339let Predicates = [HasAVX512] in {
Craig Topperde549852016-05-22 06:09:34 +00004340 let AddedComplexity = 15 in {
4341 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
4342 (VMOVDI2PDIZrr GR32:$src)>;
4343
4344 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
4345 (VMOV64toPQIZrr GR64:$src)>;
4346
4347 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
4348 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
4349 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00004350
4351 def : Pat<(v8i64 (X86vzmovl (insert_subvector undef,
4352 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
4353 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperde549852016-05-22 06:09:34 +00004354 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004355 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
4356 let AddedComplexity = 20 in {
Simon Pilgrima4c350f2017-02-17 20:43:32 +00004357 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector (zextloadi64i32 addr:$src))))),
4358 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004359 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
4360 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004361 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
4362 (VMOVDI2PDIZrm addr:$src)>;
4363 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
4364 (VMOVDI2PDIZrm addr:$src)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004365 def : Pat<(v4i32 (X86vzload addr:$src)),
4366 (VMOVDI2PDIZrm addr:$src)>;
4367 def : Pat<(v8i32 (X86vzload addr:$src)),
4368 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004369 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
Craig Topper3dcf45f2016-11-22 05:31:43 +00004370 (VMOVQI2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004371 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004372 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00004373 def : Pat<(v2i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00004374 (VMOVQI2PQIZrm addr:$src)>;
Craig Topperde549852016-05-22 06:09:34 +00004375 def : Pat<(v4i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00004376 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004377 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00004378
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004379 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
4380 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
4381 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
4382 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00004383 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
4384 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
4385 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
4386
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004387 // Use regular 128-bit instructions to match 512-bit scalar_to_vec+zext.
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004388 def : Pat<(v16i32 (X86vzload addr:$src)),
4389 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004390 def : Pat<(v8i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00004391 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004392}
Simon Pilgrimead11e42018-05-11 12:46:54 +00004393
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004394//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00004395// AVX-512 - Non-temporals
4396//===----------------------------------------------------------------------===//
4397
Simon Pilgrimead11e42018-05-11 12:46:54 +00004398def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
4399 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
4400 [], SSEPackedInt>, Sched<[SchedWriteVecMoveLS.ZMM.RM]>,
4401 EVEX, T8PD, EVEX_V512, EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00004402
Simon Pilgrimead11e42018-05-11 12:46:54 +00004403let Predicates = [HasVLX] in {
4404 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
4405 (ins i256mem:$src),
4406 "vmovntdqa\t{$src, $dst|$dst, $src}",
4407 [], SSEPackedInt>, Sched<[SchedWriteVecMoveLS.YMM.RM]>,
4408 EVEX, T8PD, EVEX_V256, EVEX_CD8<64, CD8VF>;
4409
4410 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
4411 (ins i128mem:$src),
4412 "vmovntdqa\t{$src, $dst|$dst, $src}",
4413 [], SSEPackedInt>, Sched<[SchedWriteVecMoveLS.XMM.RM]>,
4414 EVEX, T8PD, EVEX_V128, EVEX_CD8<64, CD8VF>;
Adam Nemetefd07852014-06-18 16:51:10 +00004415}
4416
Igor Bregerd3341f52016-01-20 13:11:47 +00004417multiclass avx512_movnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrimead11e42018-05-11 12:46:54 +00004418 X86SchedWriteMoveLS Sched,
Simon Pilgrim8904a862018-04-12 14:31:42 +00004419 PatFrag st_frag = alignednontemporalstore> {
Simon Pilgrimead11e42018-05-11 12:46:54 +00004420 let SchedRW = [Sched.MR], AddedComplexity = 400 in
Igor Bregerd3341f52016-01-20 13:11:47 +00004421 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanoved882972014-08-13 10:46:00 +00004422 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Igor Bregerd3341f52016-01-20 13:11:47 +00004423 [(st_frag (_.VT _.RC:$src), addr:$dst)],
Simon Pilgrim8904a862018-04-12 14:31:42 +00004424 _.ExeDomain>, EVEX, EVEX_CD8<_.EltSize, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00004425}
4426
Igor Bregerd3341f52016-01-20 13:11:47 +00004427multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr,
Simon Pilgrimead11e42018-05-11 12:46:54 +00004428 AVX512VLVectorVTInfo VTInfo,
4429 X86SchedWriteMoveLSWidths Sched> {
Igor Bregerd3341f52016-01-20 13:11:47 +00004430 let Predicates = [HasAVX512] in
Simon Pilgrimead11e42018-05-11 12:46:54 +00004431 defm Z : avx512_movnt<opc, OpcodeStr, VTInfo.info512, Sched.ZMM>, EVEX_V512;
Robert Khasanoved882972014-08-13 10:46:00 +00004432
Igor Bregerd3341f52016-01-20 13:11:47 +00004433 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrimead11e42018-05-11 12:46:54 +00004434 defm Z256 : avx512_movnt<opc, OpcodeStr, VTInfo.info256, Sched.YMM>, EVEX_V256;
4435 defm Z128 : avx512_movnt<opc, OpcodeStr, VTInfo.info128, Sched.XMM>, EVEX_V128;
Robert Khasanoved882972014-08-13 10:46:00 +00004436 }
4437}
4438
Simon Pilgrimead11e42018-05-11 12:46:54 +00004439defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", avx512vl_i64_info,
Simon Pilgrim215ce4a2018-05-14 18:37:19 +00004440 SchedWriteVecMoveLSNT>, PD;
Simon Pilgrimead11e42018-05-11 12:46:54 +00004441defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", avx512vl_f64_info,
Simon Pilgrim215ce4a2018-05-14 18:37:19 +00004442 SchedWriteFMoveLSNT>, PD, VEX_W;
Simon Pilgrimead11e42018-05-11 12:46:54 +00004443defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", avx512vl_f32_info,
Simon Pilgrim215ce4a2018-05-14 18:37:19 +00004444 SchedWriteFMoveLSNT>, PS;
Robert Khasanoved882972014-08-13 10:46:00 +00004445
Craig Topper707c89c2016-05-08 23:43:17 +00004446let Predicates = [HasAVX512], AddedComplexity = 400 in {
4447 def : Pat<(alignednontemporalstore (v16i32 VR512:$src), addr:$dst),
4448 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
4449 def : Pat<(alignednontemporalstore (v32i16 VR512:$src), addr:$dst),
4450 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
4451 def : Pat<(alignednontemporalstore (v64i8 VR512:$src), addr:$dst),
4452 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00004453
4454 def : Pat<(v8f64 (alignednontemporalload addr:$src)),
4455 (VMOVNTDQAZrm addr:$src)>;
4456 def : Pat<(v16f32 (alignednontemporalload addr:$src)),
4457 (VMOVNTDQAZrm addr:$src)>;
4458 def : Pat<(v8i64 (alignednontemporalload addr:$src)),
4459 (VMOVNTDQAZrm addr:$src)>;
Craig Topper707c89c2016-05-08 23:43:17 +00004460}
4461
Craig Topperc41320d2016-05-08 23:08:45 +00004462let Predicates = [HasVLX], AddedComplexity = 400 in {
4463 def : Pat<(alignednontemporalstore (v8i32 VR256X:$src), addr:$dst),
4464 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
4465 def : Pat<(alignednontemporalstore (v16i16 VR256X:$src), addr:$dst),
4466 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
4467 def : Pat<(alignednontemporalstore (v32i8 VR256X:$src), addr:$dst),
4468 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
4469
Simon Pilgrim9a896232016-06-07 13:34:24 +00004470 def : Pat<(v4f64 (alignednontemporalload addr:$src)),
4471 (VMOVNTDQAZ256rm addr:$src)>;
4472 def : Pat<(v8f32 (alignednontemporalload addr:$src)),
4473 (VMOVNTDQAZ256rm addr:$src)>;
4474 def : Pat<(v4i64 (alignednontemporalload addr:$src)),
4475 (VMOVNTDQAZ256rm addr:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00004476
Craig Topperc41320d2016-05-08 23:08:45 +00004477 def : Pat<(alignednontemporalstore (v4i32 VR128X:$src), addr:$dst),
4478 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
4479 def : Pat<(alignednontemporalstore (v8i16 VR128X:$src), addr:$dst),
4480 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
4481 def : Pat<(alignednontemporalstore (v16i8 VR128X:$src), addr:$dst),
4482 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00004483
4484 def : Pat<(v2f64 (alignednontemporalload addr:$src)),
4485 (VMOVNTDQAZ128rm addr:$src)>;
4486 def : Pat<(v4f32 (alignednontemporalload addr:$src)),
4487 (VMOVNTDQAZ128rm addr:$src)>;
4488 def : Pat<(v2i64 (alignednontemporalload addr:$src)),
4489 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topperc41320d2016-05-08 23:08:45 +00004490}
4491
Adam Nemet7f62b232014-06-10 16:39:53 +00004492//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004493// AVX-512 - Integer arithmetic
4494//
4495multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004496 X86VectorVTInfo _, X86FoldableSchedWrite sched,
Robert Khasanov44241442014-10-08 14:37:45 +00004497 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00004498 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00004499 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00004500 "$src2, $src1", "$src1, $src2",
4501 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Simon Pilgrim0e456342018-04-12 20:47:34 +00004502 IsCommutable>, AVX512BIBase, EVEX_4V,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004503 Sched<[sched]>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004504
Craig Toppere1cac152016-06-07 07:27:54 +00004505 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4506 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4507 "$src2, $src1", "$src1, $src2",
4508 (_.VT (OpNode _.RC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00004509 (bitconvert (_.LdFrag addr:$src2))))>,
4510 AVX512BIBase, EVEX_4V,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004511 Sched<[sched.Folded, ReadAfterLd]>;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004512}
4513
4514multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004515 X86VectorVTInfo _, X86FoldableSchedWrite sched,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004516 bit IsCommutable = 0> :
Simon Pilgrim21e89792018-04-13 14:36:59 +00004517 avx512_binop_rm<opc, OpcodeStr, OpNode, _, sched, IsCommutable> {
Craig Toppere1cac152016-06-07 07:27:54 +00004518 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4519 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4520 "${src2}"##_.BroadcastStr##", $src1",
4521 "$src1, ${src2}"##_.BroadcastStr,
4522 (_.VT (OpNode _.RC:$src1,
4523 (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00004524 (_.ScalarLdFrag addr:$src2))))>,
4525 AVX512BIBase, EVEX_4V, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004526 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004527}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004528
Robert Khasanovd5b14f72014-10-09 08:38:48 +00004529multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004530 AVX512VLVectorVTInfo VTInfo,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004531 X86SchedWriteWidths sched, Predicate prd,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004532 bit IsCommutable = 0> {
Robert Khasanovd5b14f72014-10-09 08:38:48 +00004533 let Predicates = [prd] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004534 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, sched.ZMM,
Robert Khasanovd5b14f72014-10-09 08:38:48 +00004535 IsCommutable>, EVEX_V512;
4536
4537 let Predicates = [prd, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004538 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256,
4539 sched.YMM, IsCommutable>, EVEX_V256;
4540 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128,
4541 sched.XMM, IsCommutable>, EVEX_V128;
Robert Khasanovd5b14f72014-10-09 08:38:48 +00004542 }
4543}
4544
Robert Khasanov545d1b72014-10-14 14:36:19 +00004545multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004546 AVX512VLVectorVTInfo VTInfo,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004547 X86SchedWriteWidths sched, Predicate prd,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004548 bit IsCommutable = 0> {
Robert Khasanov545d1b72014-10-14 14:36:19 +00004549 let Predicates = [prd] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004550 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, sched.ZMM,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004551 IsCommutable>, EVEX_V512;
4552
4553 let Predicates = [prd, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004554 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256,
4555 sched.YMM, IsCommutable>, EVEX_V256;
4556 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128,
4557 sched.XMM, IsCommutable>, EVEX_V128;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004558 }
4559}
4560
4561multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004562 X86SchedWriteWidths sched, Predicate prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004563 bit IsCommutable = 0> {
4564 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004565 sched, prd, IsCommutable>,
4566 VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004567}
4568
4569multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004570 X86SchedWriteWidths sched, Predicate prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004571 bit IsCommutable = 0> {
4572 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004573 sched, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004574}
4575
4576multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004577 X86SchedWriteWidths sched, Predicate prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004578 bit IsCommutable = 0> {
4579 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004580 sched, prd, IsCommutable>, EVEX_CD8<16, CD8VF>,
4581 VEX_WIG;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004582}
4583
4584multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004585 X86SchedWriteWidths sched, Predicate prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004586 bit IsCommutable = 0> {
4587 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004588 sched, prd, IsCommutable>, EVEX_CD8<8, CD8VF>,
4589 VEX_WIG;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004590}
4591
4592multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004593 SDNode OpNode, X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004594 Predicate prd, bit IsCommutable = 0> {
4595 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, sched, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004596 IsCommutable>;
4597
Simon Pilgrim21e89792018-04-13 14:36:59 +00004598 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, sched, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004599 IsCommutable>;
4600}
4601
4602multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004603 SDNode OpNode, X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004604 Predicate prd, bit IsCommutable = 0> {
4605 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, sched, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004606 IsCommutable>;
4607
Simon Pilgrim21e89792018-04-13 14:36:59 +00004608 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, sched, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004609 IsCommutable>;
4610}
4611
4612multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
4613 bits<8> opc_d, bits<8> opc_q,
4614 string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004615 X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004616 bit IsCommutable = 0> {
Robert Khasanov545d1b72014-10-14 14:36:19 +00004617 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004618 sched, HasAVX512, IsCommutable>,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004619 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004620 sched, HasBWI, IsCommutable>;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004621}
4622
Simon Pilgrim21e89792018-04-13 14:36:59 +00004623multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr,
4624 X86FoldableSchedWrite sched,
Michael Liao66233b72015-08-06 09:06:20 +00004625 SDNode OpNode,X86VectorVTInfo _Src,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004626 X86VectorVTInfo _Dst, X86VectorVTInfo _Brdct,
4627 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00004628 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00004629 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00004630 "$src2, $src1","$src1, $src2",
4631 (_Dst.VT (OpNode
4632 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00004633 (_Src.VT _Src.RC:$src2))),
Simon Pilgrim0e456342018-04-12 20:47:34 +00004634 IsCommutable>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004635 AVX512BIBase, EVEX_4V, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00004636 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4637 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
4638 "$src2, $src1", "$src1, $src2",
4639 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00004640 (bitconvert (_Src.LdFrag addr:$src2))))>,
4641 AVX512BIBase, EVEX_4V,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004642 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00004643
4644 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Coby Tayree99a66392016-11-20 17:19:55 +00004645 (ins _Src.RC:$src1, _Brdct.ScalarMemOp:$src2),
Craig Toppere1cac152016-06-07 07:27:54 +00004646 OpcodeStr,
4647 "${src2}"##_Brdct.BroadcastStr##", $src1",
Coby Tayree99a66392016-11-20 17:19:55 +00004648 "$src1, ${src2}"##_Brdct.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00004649 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
4650 (_Brdct.VT (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00004651 (_Brdct.ScalarLdFrag addr:$src2))))))>,
4652 AVX512BIBase, EVEX_4V, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004653 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004654}
4655
Robert Khasanov545d1b72014-10-14 14:36:19 +00004656defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004657 SchedWriteVecALU, 1>;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004658defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004659 SchedWriteVecALU, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00004660defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004661 SchedWriteVecALU, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00004662defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004663 SchedWriteVecALU, HasBWI, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00004664defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004665 SchedWriteVecALU, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00004666defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004667 SchedWriteVecALU, HasBWI, 0>;
Igor Bregerf2460112015-07-26 14:41:44 +00004668defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004669 SchedWritePMULLD, HasAVX512, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004670defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004671 SchedWriteVecIMul, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004672defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004673 SchedWriteVecIMul, HasDQI, 1>, T8PD;
4674defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SchedWriteVecIMul,
Asaf Badouh73f26f82015-07-05 12:23:20 +00004675 HasBWI, 1>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004676defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SchedWriteVecIMul,
Michael Liao66233b72015-08-06 09:06:20 +00004677 HasBWI, 1>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004678defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs,
4679 SchedWriteVecIMul, HasBWI, 1>, T8PD;
Asaf Badouh81f03c32015-06-18 12:30:53 +00004680defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg,
Simon Pilgrim39196a12018-05-03 10:53:17 +00004681 SchedWriteVecALU, HasBWI, 1>;
Craig Toppera4067962018-03-08 08:02:52 +00004682defm VPMULDQ : avx512_binop_rm_vl_q<0x28, "vpmuldq", X86pmuldq,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004683 SchedWriteVecIMul, HasAVX512, 1>, T8PD;
Craig Toppera4067962018-03-08 08:02:52 +00004684defm VPMULUDQ : avx512_binop_rm_vl_q<0xF4, "vpmuludq", X86pmuludq,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004685 SchedWriteVecIMul, HasAVX512, 1>;
Michael Liao66233b72015-08-06 09:06:20 +00004686
Simon Pilgrim21e89792018-04-13 14:36:59 +00004687multiclass avx512_binop_all<bits<8> opc, string OpcodeStr,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004688 X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004689 AVX512VLVectorVTInfo _SrcVTInfo,
4690 AVX512VLVectorVTInfo _DstVTInfo,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004691 SDNode OpNode, Predicate prd, bit IsCommutable = 0> {
4692 let Predicates = [prd] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004693 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, sched.ZMM, OpNode,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004694 _SrcVTInfo.info512, _DstVTInfo.info512,
4695 v8i64_info, IsCommutable>,
4696 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
4697 let Predicates = [HasVLX, prd] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004698 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, sched.YMM, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004699 _SrcVTInfo.info256, _DstVTInfo.info256,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004700 v4i64x_info, IsCommutable>,
4701 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004702 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, sched.XMM, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004703 _SrcVTInfo.info128, _DstVTInfo.info128,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004704 v2i64x_info, IsCommutable>,
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004705 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
4706 }
Michael Liao66233b72015-08-06 09:06:20 +00004707}
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004708
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004709defm VPMULTISHIFTQB : avx512_binop_all<0x83, "vpmultishiftqb", SchedWriteVecALU,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004710 avx512vl_i8_info, avx512vl_i8_info,
4711 X86multishift, HasVBMI, 0>, T8PD;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00004712
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004713multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004714 X86VectorVTInfo _Src, X86VectorVTInfo _Dst,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004715 X86FoldableSchedWrite sched> {
Craig Toppere1cac152016-06-07 07:27:54 +00004716 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4717 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
4718 OpcodeStr,
4719 "${src2}"##_Src.BroadcastStr##", $src1",
4720 "$src1, ${src2}"##_Src.BroadcastStr,
4721 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
4722 (_Src.VT (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00004723 (_Src.ScalarLdFrag addr:$src2))))))>,
4724 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004725 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004726}
4727
Michael Liao66233b72015-08-06 09:06:20 +00004728multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
4729 SDNode OpNode,X86VectorVTInfo _Src,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004730 X86VectorVTInfo _Dst, X86FoldableSchedWrite sched,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004731 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00004732 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004733 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00004734 "$src2, $src1","$src1, $src2",
4735 (_Dst.VT (OpNode
4736 (_Src.VT _Src.RC:$src1),
Craig Topper37e8c542016-08-14 17:57:22 +00004737 (_Src.VT _Src.RC:$src2))),
Simon Pilgrim0e456342018-04-12 20:47:34 +00004738 IsCommutable>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004739 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00004740 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4741 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
4742 "$src2, $src1", "$src1, $src2",
4743 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00004744 (bitconvert (_Src.LdFrag addr:$src2))))>,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004745 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004746 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004747}
4748
4749multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
4750 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004751 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004752 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004753 v32i16_info, SchedWriteShuffle.ZMM>,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004754 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004755 v32i16_info, SchedWriteShuffle.ZMM>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004756 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004757 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004758 v16i16x_info, SchedWriteShuffle.YMM>,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004759 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004760 v16i16x_info, SchedWriteShuffle.YMM>,
4761 EVEX_V256;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004762 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004763 v8i16x_info, SchedWriteShuffle.XMM>,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004764 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004765 v8i16x_info, SchedWriteShuffle.XMM>,
4766 EVEX_V128;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004767 }
4768}
4769multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
4770 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004771 let Predicates = [HasBWI] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004772 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info, v64i8_info,
4773 SchedWriteShuffle.ZMM>, EVEX_V512, VEX_WIG;
Craig Topper5acb5a12016-05-01 06:24:57 +00004774 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004775 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004776 v32i8x_info, SchedWriteShuffle.YMM>,
4777 EVEX_V256, VEX_WIG;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004778 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004779 v16i8x_info, SchedWriteShuffle.XMM>,
4780 EVEX_V128, VEX_WIG;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004781 }
4782}
Igor Bregerf7fd5472015-07-21 07:11:28 +00004783
4784multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr,
4785 SDNode OpNode, AVX512VLVectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00004786 AVX512VLVectorVTInfo _Dst, bit IsCommutable = 0> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004787 let Predicates = [HasBWI] in
Igor Bregerf7fd5472015-07-21 07:11:28 +00004788 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004789 _Dst.info512, SchedWriteVecIMul.ZMM,
4790 IsCommutable>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004791 let Predicates = [HasBWI, HasVLX] in {
Igor Bregerf7fd5472015-07-21 07:11:28 +00004792 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004793 _Dst.info256, SchedWriteVecIMul.YMM,
4794 IsCommutable>, EVEX_V256;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004795 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004796 _Dst.info128, SchedWriteVecIMul.XMM,
4797 IsCommutable>, EVEX_V128;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004798 }
4799}
4800
Craig Topperb6da6542016-05-01 17:38:32 +00004801defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, AVX512BIBase;
4802defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, AVX5128IBase;
4803defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase;
4804defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004805
Craig Topper5acb5a12016-05-01 06:24:57 +00004806defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw,
Craig Toppera33846a2017-10-22 06:18:23 +00004807 avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD, VEX_WIG;
Craig Topper5acb5a12016-05-01 06:24:57 +00004808defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd,
Craig Toppera33846a2017-10-22 06:18:23 +00004809 avx512vl_i16_info, avx512vl_i32_info, 1>, AVX512BIBase, VEX_WIG;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004810
Igor Bregerf2460112015-07-26 14:41:44 +00004811defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004812 SchedWriteVecALU, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004813defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004814 SchedWriteVecALU, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004815defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004816 SchedWriteVecALU, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004817
Igor Bregerf2460112015-07-26 14:41:44 +00004818defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004819 SchedWriteVecALU, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004820defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004821 SchedWriteVecALU, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004822defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004823 SchedWriteVecALU, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004824
Igor Bregerf2460112015-07-26 14:41:44 +00004825defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004826 SchedWriteVecALU, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004827defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004828 SchedWriteVecALU, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004829defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004830 SchedWriteVecALU, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004831
Igor Bregerf2460112015-07-26 14:41:44 +00004832defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004833 SchedWriteVecALU, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004834defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004835 SchedWriteVecALU, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004836defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004837 SchedWriteVecALU, HasAVX512, 1>, T8PD;
Craig Topperabe80cc2016-08-28 06:06:28 +00004838
Simon Pilgrim47c1ff72016-10-27 17:07:40 +00004839// PMULLQ: Use 512bit version to implement 128/256 bit in case NoVLX.
4840let Predicates = [HasDQI, NoVLX] in {
4841 def : Pat<(v4i64 (mul (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
4842 (EXTRACT_SUBREG
4843 (VPMULLQZrr
4844 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4845 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4846 sub_ymm)>;
4847
4848 def : Pat<(v2i64 (mul (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
4849 (EXTRACT_SUBREG
4850 (VPMULLQZrr
4851 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4852 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4853 sub_xmm)>;
4854}
4855
Craig Topper4520d4f2017-12-04 07:21:01 +00004856// PMULLQ: Use 512bit version to implement 128/256 bit in case NoVLX.
4857let Predicates = [HasDQI, NoVLX] in {
4858 def : Pat<(v4i64 (mul (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
4859 (EXTRACT_SUBREG
4860 (VPMULLQZrr
4861 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4862 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4863 sub_ymm)>;
4864
4865 def : Pat<(v2i64 (mul (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
4866 (EXTRACT_SUBREG
4867 (VPMULLQZrr
4868 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4869 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4870 sub_xmm)>;
4871}
4872
4873multiclass avx512_min_max_lowering<Instruction Instr, SDNode OpNode> {
4874 def : Pat<(v4i64 (OpNode VR256X:$src1, VR256X:$src2)),
4875 (EXTRACT_SUBREG
4876 (Instr
4877 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4878 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4879 sub_ymm)>;
4880
4881 def : Pat<(v2i64 (OpNode VR128X:$src1, VR128X:$src2)),
4882 (EXTRACT_SUBREG
4883 (Instr
4884 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4885 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4886 sub_xmm)>;
4887}
4888
Craig Topper694c73a2018-01-01 01:11:32 +00004889let Predicates = [HasAVX512, NoVLX] in {
Craig Topper4520d4f2017-12-04 07:21:01 +00004890 defm : avx512_min_max_lowering<VPMAXUQZrr, umax>;
4891 defm : avx512_min_max_lowering<VPMINUQZrr, umin>;
4892 defm : avx512_min_max_lowering<VPMAXSQZrr, smax>;
4893 defm : avx512_min_max_lowering<VPMINSQZrr, smin>;
4894}
4895
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004896//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004897// AVX-512 Logical Instructions
4898//===----------------------------------------------------------------------===//
4899
Craig Topperafce0ba2017-08-30 16:38:33 +00004900// OpNodeMsk is the OpNode to use when element size is important. OpNode will
4901// be set to null_frag for 32-bit elements.
4902multiclass avx512_logic_rm<bits<8> opc, string OpcodeStr,
4903 SDPatternOperator OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004904 SDNode OpNodeMsk, X86FoldableSchedWrite sched,
4905 X86VectorVTInfo _, bit IsCommutable = 0> {
Craig Topperafce0ba2017-08-30 16:38:33 +00004906 let hasSideEffects = 0 in
Craig Topperabe80cc2016-08-28 06:06:28 +00004907 defm rr : AVX512_maskable_logic<opc, MRMSrcReg, _, (outs _.RC:$dst),
4908 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4909 "$src2, $src1", "$src1, $src2",
4910 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
4911 (bitconvert (_.VT _.RC:$src2)))),
Craig Topperafce0ba2017-08-30 16:38:33 +00004912 (_.VT (bitconvert (_.i64VT (OpNodeMsk _.RC:$src1,
4913 _.RC:$src2)))),
Simon Pilgrim0e456342018-04-12 20:47:34 +00004914 IsCommutable>, AVX512BIBase, EVEX_4V,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004915 Sched<[sched]>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004916
Craig Topperafce0ba2017-08-30 16:38:33 +00004917 let hasSideEffects = 0, mayLoad = 1 in
Craig Topperabe80cc2016-08-28 06:06:28 +00004918 defm rm : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
4919 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4920 "$src2, $src1", "$src1, $src2",
4921 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
4922 (bitconvert (_.LdFrag addr:$src2)))),
Craig Topperafce0ba2017-08-30 16:38:33 +00004923 (_.VT (bitconvert (_.i64VT (OpNodeMsk _.RC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00004924 (bitconvert (_.LdFrag addr:$src2))))))>,
4925 AVX512BIBase, EVEX_4V,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004926 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004927}
4928
Craig Topperafce0ba2017-08-30 16:38:33 +00004929// OpNodeMsk is the OpNode to use where element size is important. So use
4930// for all of the broadcast patterns.
4931multiclass avx512_logic_rmb<bits<8> opc, string OpcodeStr,
4932 SDPatternOperator OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004933 SDNode OpNodeMsk, X86FoldableSchedWrite sched, X86VectorVTInfo _,
Craig Topperafce0ba2017-08-30 16:38:33 +00004934 bit IsCommutable = 0> :
Simon Pilgrim21e89792018-04-13 14:36:59 +00004935 avx512_logic_rm<opc, OpcodeStr, OpNode, OpNodeMsk, sched, _,
Simon Pilgrimb9b46392017-12-05 14:04:23 +00004936 IsCommutable> {
Craig Topperabe80cc2016-08-28 06:06:28 +00004937 defm rmb : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
4938 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4939 "${src2}"##_.BroadcastStr##", $src1",
4940 "$src1, ${src2}"##_.BroadcastStr,
Craig Topperafce0ba2017-08-30 16:38:33 +00004941 (_.i64VT (OpNodeMsk _.RC:$src1,
Craig Topperabe80cc2016-08-28 06:06:28 +00004942 (bitconvert
4943 (_.VT (X86VBroadcast
4944 (_.ScalarLdFrag addr:$src2)))))),
Craig Topperafce0ba2017-08-30 16:38:33 +00004945 (_.VT (bitconvert (_.i64VT (OpNodeMsk _.RC:$src1,
Craig Topperabe80cc2016-08-28 06:06:28 +00004946 (bitconvert
4947 (_.VT (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00004948 (_.ScalarLdFrag addr:$src2))))))))>,
4949 AVX512BIBase, EVEX_4V, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004950 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004951}
4952
Craig Topperafce0ba2017-08-30 16:38:33 +00004953multiclass avx512_logic_rmb_vl<bits<8> opc, string OpcodeStr,
4954 SDPatternOperator OpNode,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00004955 SDNode OpNodeMsk, X86SchedWriteWidths sched,
Simon Pilgrimb9b46392017-12-05 14:04:23 +00004956 AVX512VLVectorVTInfo VTInfo,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004957 bit IsCommutable = 0> {
4958 let Predicates = [HasAVX512] in
Simon Pilgrim6f710a62018-05-01 12:15:29 +00004959 defm Z : avx512_logic_rmb<opc, OpcodeStr, OpNode, OpNodeMsk, sched.ZMM,
Simon Pilgrimb9b46392017-12-05 14:04:23 +00004960 VTInfo.info512, IsCommutable>, EVEX_V512;
Craig Topperabe80cc2016-08-28 06:06:28 +00004961
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004962 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim6f710a62018-05-01 12:15:29 +00004963 defm Z256 : avx512_logic_rmb<opc, OpcodeStr, OpNode, OpNodeMsk, sched.YMM,
Craig Topperafce0ba2017-08-30 16:38:33 +00004964 VTInfo.info256, IsCommutable>, EVEX_V256;
Simon Pilgrim6f710a62018-05-01 12:15:29 +00004965 defm Z128 : avx512_logic_rmb<opc, OpcodeStr, OpNode, OpNodeMsk, sched.XMM,
Craig Topperafce0ba2017-08-30 16:38:33 +00004966 VTInfo.info128, IsCommutable>, EVEX_V128;
Craig Topperabe80cc2016-08-28 06:06:28 +00004967 }
4968}
4969
Craig Topperabe80cc2016-08-28 06:06:28 +00004970multiclass avx512_logic_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00004971 SDNode OpNode, X86SchedWriteWidths sched,
Simon Pilgrimb9b46392017-12-05 14:04:23 +00004972 bit IsCommutable = 0> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00004973 defm Q : avx512_logic_rmb_vl<opc_q, OpcodeStr#"q", OpNode, OpNode, sched,
Craig Topperafce0ba2017-08-30 16:38:33 +00004974 avx512vl_i64_info, IsCommutable>,
4975 VEX_W, EVEX_CD8<64, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00004976 defm D : avx512_logic_rmb_vl<opc_d, OpcodeStr#"d", null_frag, OpNode, sched,
Craig Topperafce0ba2017-08-30 16:38:33 +00004977 avx512vl_i32_info, IsCommutable>,
4978 EVEX_CD8<32, CD8VF>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004979}
4980
Simon Pilgrim6f710a62018-05-01 12:15:29 +00004981defm VPAND : avx512_logic_rm_vl_dq<0xDB, 0xDB, "vpand", and,
4982 SchedWriteVecLogic, 1>;
4983defm VPOR : avx512_logic_rm_vl_dq<0xEB, 0xEB, "vpor", or,
4984 SchedWriteVecLogic, 1>;
4985defm VPXOR : avx512_logic_rm_vl_dq<0xEF, 0xEF, "vpxor", xor,
4986 SchedWriteVecLogic, 1>;
4987defm VPANDN : avx512_logic_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp,
4988 SchedWriteVecLogic>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004989
4990//===----------------------------------------------------------------------===//
4991// AVX-512 FP arithmetic
4992//===----------------------------------------------------------------------===//
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00004993
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004994multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004995 SDNode OpNode, SDNode VecNode,
4996 X86FoldableSchedWrite sched, bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004997 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004998 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4999 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5000 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00005001 (_.VT (VecNode _.RC:$src1, _.RC:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00005002 (i32 FROUND_CURRENT)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005003 Sched<[sched]>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005004
5005 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00005006 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005007 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00005008 (_.VT (VecNode _.RC:$src1,
5009 _.ScalarIntMemCPat:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00005010 (i32 FROUND_CURRENT)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005011 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper79011a62016-07-26 08:06:18 +00005012 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005013 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00005014 (ins _.FRC:$src1, _.FRC:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005015 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005016 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005017 Sched<[sched]> {
Craig Topper79011a62016-07-26 08:06:18 +00005018 let isCommutable = IsCommutable;
5019 }
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005020 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00005021 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005022 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5023 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00005024 (_.ScalarLdFrag addr:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005025 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005026 }
Craig Topper5ec33a92016-07-22 05:00:42 +00005027 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005028}
5029
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005030multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005031 SDNode VecNode, X86FoldableSchedWrite sched,
5032 bit IsCommutable = 0> {
Craig Topper5ec33a92016-07-22 05:00:42 +00005033 let ExeDomain = _.ExeDomain in
Craig Topperda7e78e2017-12-10 04:07:28 +00005034 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005035 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
5036 "$rc, $src2, $src1", "$src1, $src2, $rc",
5037 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrim0e456342018-04-12 20:47:34 +00005038 (i32 imm:$rc)), IsCommutable>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005039 EVEX_B, EVEX_RC, Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005040}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005041multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Craig Topper56d40222017-02-22 06:54:18 +00005042 SDNode OpNode, SDNode VecNode, SDNode SaeNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005043 X86FoldableSchedWrite sched, bit IsCommutable> {
Craig Topper56d40222017-02-22 06:54:18 +00005044 let ExeDomain = _.ExeDomain in {
5045 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5046 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5047 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005048 (_.VT (VecNode _.RC:$src1, _.RC:$src2))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005049 Sched<[sched]>;
Craig Topper56d40222017-02-22 06:54:18 +00005050
5051 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5052 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
5053 "$src2, $src1", "$src1, $src2",
5054 (_.VT (VecNode _.RC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00005055 _.ScalarIntMemCPat:$src2))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005056 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper56d40222017-02-22 06:54:18 +00005057
5058 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
5059 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
5060 (ins _.FRC:$src1, _.FRC:$src2),
5061 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005062 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005063 Sched<[sched]> {
Craig Topper56d40222017-02-22 06:54:18 +00005064 let isCommutable = IsCommutable;
5065 }
5066 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
5067 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
5068 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5069 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00005070 (_.ScalarLdFrag addr:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005071 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper56d40222017-02-22 06:54:18 +00005072 }
5073
Craig Topperda7e78e2017-12-10 04:07:28 +00005074 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005075 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005076 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Topper56d40222017-02-22 06:54:18 +00005077 (SaeNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00005078 (i32 FROUND_NO_EXC))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005079 Sched<[sched]>;
Craig Topper56d40222017-02-22 06:54:18 +00005080 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005081}
5082
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005083multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005084 SDNode VecNode, X86SchedWriteSizes sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005085 bit IsCommutable> {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005086 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005087 sched.PS.Scl, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005088 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005089 sched.PS.Scl, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005090 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
5091 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005092 sched.PD.Scl, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005093 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005094 sched.PD.Scl, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005095 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
5096}
5097
5098multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005099 SDNode VecNode, SDNode SaeNode,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005100 X86SchedWriteSizes sched, bit IsCommutable> {
Craig Topper56d40222017-02-22 06:54:18 +00005101 defm SSZ : avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, OpNode,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005102 VecNode, SaeNode, sched.PS.Scl, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005103 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper56d40222017-02-22 06:54:18 +00005104 defm SDZ : avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, OpNode,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005105 VecNode, SaeNode, sched.PD.Scl, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005106 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
5107}
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005108defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnds,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005109 SchedWriteFAddSizes, 1>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005110defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnds,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005111 SchedWriteFMulSizes, 1>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005112defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnds,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005113 SchedWriteFAddSizes, 0>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005114defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnds,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005115 SchedWriteFDivSizes, 0>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005116defm VMIN : avx512_binop_s_sae<0x5D, "vmin", X86fmin, X86fmins, X86fminRnds,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005117 SchedWriteFCmpSizes, 0>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005118defm VMAX : avx512_binop_s_sae<0x5F, "vmax", X86fmax, X86fmaxs, X86fmaxRnds,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005119 SchedWriteFCmpSizes, 0>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00005120
5121// MIN/MAX nodes are commutable under "unsafe-fp-math". In this case we use
5122// X86fminc and X86fmaxc instead of X86fmin and X86fmax
5123multiclass avx512_comutable_binop_s<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005124 X86VectorVTInfo _, SDNode OpNode,
5125 X86FoldableSchedWrite sched> {
Craig Topper03669332017-02-26 06:45:56 +00005126 let isCodeGenOnly = 1, Predicates = [HasAVX512], ExeDomain = _.ExeDomain in {
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00005127 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
5128 (ins _.FRC:$src1, _.FRC:$src2),
5129 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005130 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005131 Sched<[sched]> {
Craig Topper79011a62016-07-26 08:06:18 +00005132 let isCommutable = 1;
5133 }
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00005134 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
5135 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
5136 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5137 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00005138 (_.ScalarLdFrag addr:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005139 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00005140 }
5141}
5142defm VMINCSSZ : avx512_comutable_binop_s<0x5D, "vminss", f32x_info, X86fminc,
Simon Pilgrimc546f942018-05-01 16:50:16 +00005143 SchedWriteFCmp.Scl>, XS, EVEX_4V,
5144 VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00005145
5146defm VMINCSDZ : avx512_comutable_binop_s<0x5D, "vminsd", f64x_info, X86fminc,
Simon Pilgrimc546f942018-05-01 16:50:16 +00005147 SchedWriteFCmp.Scl>, XD, VEX_W, EVEX_4V,
5148 VEX_LIG, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00005149
5150defm VMAXCSSZ : avx512_comutable_binop_s<0x5F, "vmaxss", f32x_info, X86fmaxc,
Simon Pilgrimc546f942018-05-01 16:50:16 +00005151 SchedWriteFCmp.Scl>, XS, EVEX_4V,
5152 VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00005153
5154defm VMAXCSDZ : avx512_comutable_binop_s<0x5F, "vmaxsd", f64x_info, X86fmaxc,
Simon Pilgrimc546f942018-05-01 16:50:16 +00005155 SchedWriteFCmp.Scl>, XD, VEX_W, EVEX_4V,
5156 VEX_LIG, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005157
Craig Topper375aa902016-12-19 00:42:28 +00005158multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005159 X86VectorVTInfo _, X86FoldableSchedWrite sched,
Craig Topper9433f972016-08-02 06:16:53 +00005160 bit IsCommutable> {
Craig Topper375aa902016-12-19 00:42:28 +00005161 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Robert Khasanov595e5982014-10-29 15:43:02 +00005162 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5163 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
5164 "$src2, $src1", "$src1, $src2",
Simon Pilgrim0e456342018-04-12 20:47:34 +00005165 (_.VT (OpNode _.RC:$src1, _.RC:$src2)), IsCommutable>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005166 EVEX_4V, Sched<[sched]>;
Craig Topper375aa902016-12-19 00:42:28 +00005167 let mayLoad = 1 in {
5168 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5169 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
5170 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005171 (OpNode _.RC:$src1, (_.LdFrag addr:$src2))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005172 EVEX_4V, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper375aa902016-12-19 00:42:28 +00005173 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5174 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
5175 "${src2}"##_.BroadcastStr##", $src1",
5176 "$src1, ${src2}"##_.BroadcastStr,
5177 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00005178 (_.ScalarLdFrag addr:$src2))))>,
5179 EVEX_4V, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005180 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper375aa902016-12-19 00:42:28 +00005181 }
Craig Topper5ec33a92016-07-22 05:00:42 +00005182 }
Robert Khasanov595e5982014-10-29 15:43:02 +00005183}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00005184
Simon Pilgrim21e89792018-04-13 14:36:59 +00005185multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr,
5186 SDPatternOperator OpNodeRnd,
5187 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper5ec33a92016-07-22 05:00:42 +00005188 let ExeDomain = _.ExeDomain in
Craig Topperc89e2822017-12-10 09:14:38 +00005189 defm rrb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005190 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
5191 "$rc, $src2, $src1", "$src1, $src2, $rc",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005192 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005193 EVEX_4V, EVEX_B, EVEX_RC, Sched<[sched]>;
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005194}
5195
Simon Pilgrim21e89792018-04-13 14:36:59 +00005196multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr,
5197 SDPatternOperator OpNodeRnd,
5198 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper5ec33a92016-07-22 05:00:42 +00005199 let ExeDomain = _.ExeDomain in
Craig Topperc89e2822017-12-10 09:14:38 +00005200 defm rrb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005201 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
5202 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005203 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005204 EVEX_4V, EVEX_B, Sched<[sched]>;
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005205}
5206
Craig Topper375aa902016-12-19 00:42:28 +00005207multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005208 Predicate prd, X86SchedWriteSizes sched,
Craig Topper9433f972016-08-02 06:16:53 +00005209 bit IsCommutable = 0> {
Craig Topperdb290662016-05-01 05:57:06 +00005210 let Predicates = [prd] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00005211 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005212 sched.PS.ZMM, IsCommutable>, EVEX_V512, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00005213 EVEX_CD8<32, CD8VF>;
5214 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005215 sched.PD.ZMM, IsCommutable>, EVEX_V512, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00005216 EVEX_CD8<64, CD8VF>;
Craig Topperdb290662016-05-01 05:57:06 +00005217 }
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00005218
Robert Khasanov595e5982014-10-29 15:43:02 +00005219 // Define only if AVX512VL feature is present.
Craig Topperdb290662016-05-01 05:57:06 +00005220 let Predicates = [prd, HasVLX] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00005221 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005222 sched.PS.XMM, IsCommutable>, EVEX_V128, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00005223 EVEX_CD8<32, CD8VF>;
5224 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005225 sched.PS.YMM, IsCommutable>, EVEX_V256, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00005226 EVEX_CD8<32, CD8VF>;
5227 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005228 sched.PD.XMM, IsCommutable>, EVEX_V128, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00005229 EVEX_CD8<64, CD8VF>;
5230 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005231 sched.PD.YMM, IsCommutable>, EVEX_V256, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00005232 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00005233 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005234}
5235
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005236multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005237 X86SchedWriteSizes sched> {
5238 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, sched.PS.ZMM,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005239 v16f32_info>,
5240 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005241 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, sched.PD.ZMM,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005242 v8f64_info>,
5243 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005244}
5245
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005246multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005247 X86SchedWriteSizes sched> {
5248 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, sched.PS.ZMM,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005249 v16f32_info>,
5250 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005251 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, sched.PD.ZMM,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005252 v8f64_info>,
5253 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005254}
5255
Craig Topper9433f972016-08-02 06:16:53 +00005256defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, HasAVX512,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005257 SchedWriteFAddSizes, 1>,
5258 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd, SchedWriteFAddSizes>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005259defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, HasAVX512,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005260 SchedWriteFMulSizes, 1>,
5261 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd, SchedWriteFMulSizes>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005262defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub, HasAVX512,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005263 SchedWriteFAddSizes>,
5264 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd, SchedWriteFAddSizes>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005265defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv, HasAVX512,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005266 SchedWriteFDivSizes>,
5267 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd, SchedWriteFDivSizes>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005268defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, HasAVX512,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005269 SchedWriteFCmpSizes, 0>,
5270 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd, SchedWriteFCmpSizes>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005271defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, HasAVX512,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005272 SchedWriteFCmpSizes, 0>,
5273 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd, SchedWriteFCmpSizes>;
Igor Breger58c07802016-05-03 11:51:45 +00005274let isCodeGenOnly = 1 in {
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005275 defm VMINC : avx512_fp_binop_p<0x5D, "vmin", X86fminc, HasAVX512,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005276 SchedWriteFCmpSizes, 1>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005277 defm VMAXC : avx512_fp_binop_p<0x5F, "vmax", X86fmaxc, HasAVX512,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005278 SchedWriteFCmpSizes, 1>;
Igor Breger58c07802016-05-03 11:51:45 +00005279}
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005280defm VAND : avx512_fp_binop_p<0x54, "vand", null_frag, HasDQI,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005281 SchedWriteFLogicSizes, 1>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005282defm VANDN : avx512_fp_binop_p<0x55, "vandn", null_frag, HasDQI,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005283 SchedWriteFLogicSizes, 0>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005284defm VOR : avx512_fp_binop_p<0x56, "vor", null_frag, HasDQI,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005285 SchedWriteFLogicSizes, 1>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005286defm VXOR : avx512_fp_binop_p<0x57, "vxor", null_frag, HasDQI,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005287 SchedWriteFLogicSizes, 1>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00005288
Craig Topper8f6827c2016-08-31 05:37:52 +00005289// Patterns catch floating point selects with bitcasted integer logic ops.
Craig Topper45d65032016-09-02 05:29:13 +00005290multiclass avx512_fp_logical_lowering<string InstrStr, SDNode OpNode,
5291 X86VectorVTInfo _, Predicate prd> {
5292let Predicates = [prd] in {
5293 // Masked register-register logical operations.
5294 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5295 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
5296 _.RC:$src0)),
5297 (!cast<Instruction>(InstrStr#rrk) _.RC:$src0, _.KRCWM:$mask,
5298 _.RC:$src1, _.RC:$src2)>;
5299 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5300 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
5301 _.ImmAllZerosV)),
5302 (!cast<Instruction>(InstrStr#rrkz) _.KRCWM:$mask, _.RC:$src1,
5303 _.RC:$src2)>;
5304 // Masked register-memory logical operations.
5305 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5306 (bitconvert (_.i64VT (OpNode _.RC:$src1,
5307 (load addr:$src2)))),
5308 _.RC:$src0)),
5309 (!cast<Instruction>(InstrStr#rmk) _.RC:$src0, _.KRCWM:$mask,
5310 _.RC:$src1, addr:$src2)>;
5311 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5312 (bitconvert (_.i64VT (OpNode _.RC:$src1, (load addr:$src2)))),
5313 _.ImmAllZerosV)),
5314 (!cast<Instruction>(InstrStr#rmkz) _.KRCWM:$mask, _.RC:$src1,
5315 addr:$src2)>;
5316 // Register-broadcast logical operations.
5317 def : Pat<(_.i64VT (OpNode _.RC:$src1,
5318 (bitconvert (_.VT (X86VBroadcast
5319 (_.ScalarLdFrag addr:$src2)))))),
5320 (!cast<Instruction>(InstrStr#rmb) _.RC:$src1, addr:$src2)>;
5321 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5322 (bitconvert
5323 (_.i64VT (OpNode _.RC:$src1,
5324 (bitconvert (_.VT
5325 (X86VBroadcast
5326 (_.ScalarLdFrag addr:$src2))))))),
5327 _.RC:$src0)),
5328 (!cast<Instruction>(InstrStr#rmbk) _.RC:$src0, _.KRCWM:$mask,
5329 _.RC:$src1, addr:$src2)>;
5330 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5331 (bitconvert
5332 (_.i64VT (OpNode _.RC:$src1,
5333 (bitconvert (_.VT
5334 (X86VBroadcast
5335 (_.ScalarLdFrag addr:$src2))))))),
5336 _.ImmAllZerosV)),
5337 (!cast<Instruction>(InstrStr#rmbkz) _.KRCWM:$mask,
5338 _.RC:$src1, addr:$src2)>;
5339}
Craig Topper8f6827c2016-08-31 05:37:52 +00005340}
5341
Craig Topper45d65032016-09-02 05:29:13 +00005342multiclass avx512_fp_logical_lowering_sizes<string InstrStr, SDNode OpNode> {
5343 defm : avx512_fp_logical_lowering<InstrStr#DZ128, OpNode, v4f32x_info, HasVLX>;
5344 defm : avx512_fp_logical_lowering<InstrStr#QZ128, OpNode, v2f64x_info, HasVLX>;
5345 defm : avx512_fp_logical_lowering<InstrStr#DZ256, OpNode, v8f32x_info, HasVLX>;
5346 defm : avx512_fp_logical_lowering<InstrStr#QZ256, OpNode, v4f64x_info, HasVLX>;
5347 defm : avx512_fp_logical_lowering<InstrStr#DZ, OpNode, v16f32_info, HasAVX512>;
5348 defm : avx512_fp_logical_lowering<InstrStr#QZ, OpNode, v8f64_info, HasAVX512>;
Craig Topper8f6827c2016-08-31 05:37:52 +00005349}
5350
Craig Topper45d65032016-09-02 05:29:13 +00005351defm : avx512_fp_logical_lowering_sizes<"VPAND", and>;
5352defm : avx512_fp_logical_lowering_sizes<"VPOR", or>;
5353defm : avx512_fp_logical_lowering_sizes<"VPXOR", xor>;
5354defm : avx512_fp_logical_lowering_sizes<"VPANDN", X86andnp>;
5355
Craig Topper2baef8f2016-12-18 04:17:00 +00005356let Predicates = [HasVLX,HasDQI] in {
Craig Topperd3295c62016-12-17 19:26:00 +00005357 // Use packed logical operations for scalar ops.
5358 def : Pat<(f64 (X86fand FR64X:$src1, FR64X:$src2)),
5359 (COPY_TO_REGCLASS (VANDPDZ128rr
5360 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
5361 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
5362 def : Pat<(f64 (X86for FR64X:$src1, FR64X:$src2)),
5363 (COPY_TO_REGCLASS (VORPDZ128rr
5364 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
5365 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
5366 def : Pat<(f64 (X86fxor FR64X:$src1, FR64X:$src2)),
5367 (COPY_TO_REGCLASS (VXORPDZ128rr
5368 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
5369 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
5370 def : Pat<(f64 (X86fandn FR64X:$src1, FR64X:$src2)),
5371 (COPY_TO_REGCLASS (VANDNPDZ128rr
5372 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
5373 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
5374
5375 def : Pat<(f32 (X86fand FR32X:$src1, FR32X:$src2)),
5376 (COPY_TO_REGCLASS (VANDPSZ128rr
5377 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
5378 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
5379 def : Pat<(f32 (X86for FR32X:$src1, FR32X:$src2)),
5380 (COPY_TO_REGCLASS (VORPSZ128rr
5381 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
5382 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
5383 def : Pat<(f32 (X86fxor FR32X:$src1, FR32X:$src2)),
5384 (COPY_TO_REGCLASS (VXORPSZ128rr
5385 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
5386 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
5387 def : Pat<(f32 (X86fandn FR32X:$src1, FR32X:$src2)),
5388 (COPY_TO_REGCLASS (VANDNPSZ128rr
5389 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
5390 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
5391}
5392
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005393multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005394 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topperaa8e9032017-02-26 06:45:40 +00005395 let ExeDomain = _.ExeDomain in {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005396 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5397 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
5398 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005399 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005400 EVEX_4V, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005401 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5402 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
5403 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005404 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005405 EVEX_4V, Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005406 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5407 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
5408 "${src2}"##_.BroadcastStr##", $src1",
5409 "$src1, ${src2}"##_.BroadcastStr,
5410 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005411 (_.ScalarLdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00005412 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005413 EVEX_4V, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topperaa8e9032017-02-26 06:45:40 +00005414 }
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005415}
5416
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005417multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005418 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topperaa8e9032017-02-26 06:45:40 +00005419 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005420 defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5421 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
5422 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005423 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005424 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005425 defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper75d71542017-11-13 08:07:33 +00005426 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr##_.Suffix,
Craig Toppere1cac152016-06-07 07:27:54 +00005427 "$src2, $src1", "$src1, $src2",
Craig Topper75d71542017-11-13 08:07:33 +00005428 (OpNode _.RC:$src1, _.ScalarIntMemCPat:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00005429 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005430 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topperaa8e9032017-02-26 06:45:40 +00005431 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005432}
5433
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005434multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr,
5435 SDNode OpNode, SDNode OpNodeScal,
5436 X86SchedWriteWidths sched> {
5437 defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, sched.ZMM, v16f32_info>,
5438 avx512_fp_round_packed<opc, OpcodeStr, OpNode, sched.ZMM, v16f32_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005439 EVEX_V512, EVEX_CD8<32, CD8VF>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005440 defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, sched.ZMM, v8f64_info>,
5441 avx512_fp_round_packed<opc, OpcodeStr, OpNode, sched.ZMM, v8f64_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005442 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005443 defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, sched.Scl, f32x_info>,
5444 avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNodeScal, sched.Scl>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005445 EVEX_4V,EVEX_CD8<32, CD8VT1>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005446 defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, sched.Scl, f64x_info>,
5447 avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNodeScal, sched.Scl>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005448 EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
5449
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005450 // Define only if AVX512VL feature is present.
5451 let Predicates = [HasVLX] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005452 defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, sched.XMM, v4f32x_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005453 EVEX_V128, EVEX_CD8<32, CD8VF>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005454 defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, sched.YMM, v8f32x_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005455 EVEX_V256, EVEX_CD8<32, CD8VF>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005456 defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, sched.XMM, v2f64x_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005457 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005458 defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, sched.YMM, v4f64x_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005459 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
5460 }
5461}
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005462defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef, X86scalefs,
5463 SchedWriteFAdd>, T8PD;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005464
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005465//===----------------------------------------------------------------------===//
5466// AVX-512 VPTESTM instructions
5467//===----------------------------------------------------------------------===//
5468
Craig Topper15d69732018-01-28 00:56:30 +00005469multiclass avx512_vptest<bits<8> opc, string OpcodeStr, PatFrag OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005470 X86FoldableSchedWrite sched, X86VectorVTInfo _,
5471 string Suffix> {
Craig Topper1a093932017-11-11 06:19:12 +00005472 let ExeDomain = _.ExeDomain in {
Igor Breger639fde72016-03-03 14:18:38 +00005473 let isCommutable = 1 in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005474 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
5475 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5476 "$src2, $src1", "$src1, $src2",
Craig Topper15d69732018-01-28 00:56:30 +00005477 (OpNode (bitconvert (_.i64VT (and _.RC:$src1, _.RC:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00005478 _.ImmAllZerosV)>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005479 EVEX_4V, Sched<[sched]>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005480 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
5481 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
5482 "$src2, $src1", "$src1, $src2",
Craig Topper15d69732018-01-28 00:56:30 +00005483 (OpNode (bitconvert
5484 (_.i64VT (and _.RC:$src1,
5485 (bitconvert (_.LdFrag addr:$src2))))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00005486 _.ImmAllZerosV)>,
5487 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005488 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper1a093932017-11-11 06:19:12 +00005489 }
Craig Topper15d69732018-01-28 00:56:30 +00005490
5491 // Patterns for compare with 0 that just use the same source twice.
5492 def : Pat<(_.KVT (OpNode _.RC:$src, _.ImmAllZerosV)),
5493 (_.KVT (!cast<Instruction>(NAME # Suffix # _.ZSuffix # "rr")
5494 _.RC:$src, _.RC:$src))>;
5495
5496 def : Pat<(_.KVT (and _.KRC:$mask, (OpNode _.RC:$src, _.ImmAllZerosV))),
5497 (_.KVT (!cast<Instruction>(NAME # Suffix # _.ZSuffix # "rrk")
5498 _.KRC:$mask, _.RC:$src, _.RC:$src))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005499}
5500
Craig Topper15d69732018-01-28 00:56:30 +00005501multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, PatFrag OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005502 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper1a093932017-11-11 06:19:12 +00005503 let ExeDomain = _.ExeDomain in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005504 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
5505 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5506 "${src2}"##_.BroadcastStr##", $src1",
5507 "$src1, ${src2}"##_.BroadcastStr,
Craig Topper15d69732018-01-28 00:56:30 +00005508 (OpNode (and _.RC:$src1,
5509 (X86VBroadcast
5510 (_.ScalarLdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00005511 _.ImmAllZerosV)>,
5512 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005513 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00005514}
Igor Bregerfca0a342016-01-28 13:19:25 +00005515
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005516// Use 512bit version to implement 128/256 bit in case NoVLX.
Craig Topper15d69732018-01-28 00:56:30 +00005517multiclass avx512_vptest_lowering<PatFrag OpNode, X86VectorVTInfo ExtendInfo,
Igor Bregerfca0a342016-01-28 13:19:25 +00005518 X86VectorVTInfo _, string Suffix> {
Craig Topper15d69732018-01-28 00:56:30 +00005519 def : Pat<(_.KVT (OpNode (bitconvert (_.i64VT (and _.RC:$src1, _.RC:$src2))),
5520 _.ImmAllZerosV)),
Craig Topper5e4b4532018-01-27 23:49:14 +00005521 (_.KVT (COPY_TO_REGCLASS
5522 (!cast<Instruction>(NAME # Suffix # "Zrr")
5523 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
5524 _.RC:$src1, _.SubRegIdx),
5525 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
5526 _.RC:$src2, _.SubRegIdx)),
5527 _.KRC))>;
5528
5529 def : Pat<(_.KVT (and _.KRC:$mask,
Craig Topper15d69732018-01-28 00:56:30 +00005530 (OpNode (bitconvert (_.i64VT (and _.RC:$src1, _.RC:$src2))),
5531 _.ImmAllZerosV))),
Craig Topper5e4b4532018-01-27 23:49:14 +00005532 (COPY_TO_REGCLASS
5533 (!cast<Instruction>(NAME # Suffix # "Zrrk")
5534 (COPY_TO_REGCLASS _.KRC:$mask, ExtendInfo.KRC),
5535 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
5536 _.RC:$src1, _.SubRegIdx),
5537 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
5538 _.RC:$src2, _.SubRegIdx)),
5539 _.KRC)>;
Craig Topper15d69732018-01-28 00:56:30 +00005540
5541 def : Pat<(_.KVT (OpNode _.RC:$src, _.ImmAllZerosV)),
5542 (_.KVT (COPY_TO_REGCLASS
5543 (!cast<Instruction>(NAME # Suffix # "Zrr")
5544 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
5545 _.RC:$src, _.SubRegIdx),
5546 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
5547 _.RC:$src, _.SubRegIdx)),
5548 _.KRC))>;
5549
5550 def : Pat<(_.KVT (and _.KRC:$mask, (OpNode _.RC:$src, _.ImmAllZerosV))),
5551 (COPY_TO_REGCLASS
5552 (!cast<Instruction>(NAME # Suffix # "Zrrk")
5553 (COPY_TO_REGCLASS _.KRC:$mask, ExtendInfo.KRC),
5554 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
5555 _.RC:$src, _.SubRegIdx),
5556 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
5557 _.RC:$src, _.SubRegIdx)),
5558 _.KRC)>;
Igor Bregerfca0a342016-01-28 13:19:25 +00005559}
5560
Craig Topper15d69732018-01-28 00:56:30 +00005561multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, PatFrag OpNode,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005562 X86SchedWriteWidths sched, AVX512VLVectorVTInfo _,
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005563 string Suffix> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005564 let Predicates = [HasAVX512] in
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005565 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, sched.ZMM, _.info512, Suffix>,
5566 avx512_vptest_mb<opc, OpcodeStr, OpNode, sched.ZMM, _.info512>, EVEX_V512;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005567
5568 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005569 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, sched.YMM, _.info256, Suffix>,
5570 avx512_vptest_mb<opc, OpcodeStr, OpNode, sched.YMM, _.info256>, EVEX_V256;
5571 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, sched.XMM, _.info128, Suffix>,
5572 avx512_vptest_mb<opc, OpcodeStr, OpNode, sched.XMM, _.info128>, EVEX_V128;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005573 }
Igor Bregerfca0a342016-01-28 13:19:25 +00005574 let Predicates = [HasAVX512, NoVLX] in {
5575 defm Z256_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info256, Suffix>;
5576 defm Z128_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info128, Suffix>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005577 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005578}
5579
Craig Topper15d69732018-01-28 00:56:30 +00005580multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, PatFrag OpNode,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005581 X86SchedWriteWidths sched> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00005582 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode, sched,
Igor Bregerfca0a342016-01-28 13:19:25 +00005583 avx512vl_i32_info, "D">;
Simon Pilgrim21e89792018-04-13 14:36:59 +00005584 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode, sched,
Igor Bregerfca0a342016-01-28 13:19:25 +00005585 avx512vl_i64_info, "Q">, VEX_W;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005586}
5587
5588multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005589 PatFrag OpNode, X86SchedWriteWidths sched> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005590 let Predicates = [HasBWI] in {
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005591 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, sched.ZMM,
5592 v32i16_info, "W">, EVEX_V512, VEX_W;
5593 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, sched.ZMM,
5594 v64i8_info, "B">, EVEX_V512;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005595 }
5596 let Predicates = [HasVLX, HasBWI] in {
5597
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005598 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, sched.YMM,
5599 v16i16x_info, "W">, EVEX_V256, VEX_W;
5600 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, sched.XMM,
5601 v8i16x_info, "W">, EVEX_V128, VEX_W;
5602 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, sched.YMM,
5603 v32i8x_info, "B">, EVEX_V256;
5604 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, sched.XMM,
5605 v16i8x_info, "B">, EVEX_V128;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005606 }
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005607
Igor Bregerfca0a342016-01-28 13:19:25 +00005608 let Predicates = [HasAVX512, NoVLX] in {
Craig Topper15d69732018-01-28 00:56:30 +00005609 defm BZ256_Alt : avx512_vptest_lowering<OpNode, v64i8_info, v32i8x_info, "B">;
5610 defm BZ128_Alt : avx512_vptest_lowering<OpNode, v64i8_info, v16i8x_info, "B">;
5611 defm WZ256_Alt : avx512_vptest_lowering<OpNode, v32i16_info, v16i16x_info, "W">;
5612 defm WZ128_Alt : avx512_vptest_lowering<OpNode, v32i16_info, v8i16x_info, "W">;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005613 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005614}
5615
Craig Topper9471a7c2018-02-19 19:23:31 +00005616// These patterns are used to match vptestm/vptestnm. We don't treat pcmpeqm
5617// as commutable here because we already canonicalized all zeros vectors to the
5618// RHS during lowering.
5619def X86pcmpeqm : PatFrag<(ops node:$src1, node:$src2),
5620 (X86cmpm node:$src1, node:$src2, (i8 0))>;
5621def X86pcmpnem : PatFrag<(ops node:$src1, node:$src2),
5622 (X86cmpm node:$src1, node:$src2, (i8 4))>;
5623
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005624multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005625 PatFrag OpNode, X86SchedWriteWidths sched> :
5626 avx512_vptest_wb<opc_wb, OpcodeStr, OpNode, sched>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005627 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode, sched>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005628
Craig Topper15d69732018-01-28 00:56:30 +00005629defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86pcmpnem,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005630 SchedWriteVecLogic>, T8PD;
Craig Topper15d69732018-01-28 00:56:30 +00005631defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86pcmpeqm,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005632 SchedWriteVecLogic>, T8XS;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005633
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005634//===----------------------------------------------------------------------===//
5635// AVX-512 Shift instructions
5636//===----------------------------------------------------------------------===//
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005637
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005638multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005639 string OpcodeStr, SDNode OpNode,
5640 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005641 let ExeDomain = _.ExeDomain in {
Cameron McInally04400442014-11-14 15:43:00 +00005642 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005643 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00005644 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005645 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005646 Sched<[sched]>;
Cameron McInally04400442014-11-14 15:43:00 +00005647 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005648 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00005649 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005650 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00005651 (i8 imm:$src2)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005652 Sched<[sched.Folded]>;
Craig Topper05948fb2016-08-02 05:11:15 +00005653 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005654}
5655
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005656multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005657 string OpcodeStr, SDNode OpNode,
5658 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005659 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005660 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
5661 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
5662 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005663 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005664 EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005665}
5666
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005667multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005668 X86FoldableSchedWrite sched, ValueType SrcVT,
5669 PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005670 // src2 is always 128-bit
Craig Topper05948fb2016-08-02 05:11:15 +00005671 let ExeDomain = _.ExeDomain in {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005672 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5673 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
5674 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005675 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005676 AVX512BIBase, EVEX_4V, Sched<[sched]>;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005677 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5678 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
5679 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005680 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2))))>,
5681 AVX512BIBase,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005682 EVEX_4V, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper05948fb2016-08-02 05:11:15 +00005683 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005684}
5685
Cameron McInally5fb084e2014-12-11 17:13:05 +00005686multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005687 X86SchedWriteWidths sched, ValueType SrcVT,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005688 PatFrag bc_frag, AVX512VLVectorVTInfo VTInfo,
5689 Predicate prd> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005690 let Predicates = [prd] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005691 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, sched.ZMM, SrcVT,
5692 bc_frag, VTInfo.info512>, EVEX_V512,
5693 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005694 let Predicates = [prd, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005695 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, sched.YMM, SrcVT,
5696 bc_frag, VTInfo.info256>, EVEX_V256,
5697 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
5698 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, sched.XMM, SrcVT,
5699 bc_frag, VTInfo.info128>, EVEX_V128,
5700 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005701 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005702}
5703
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005704multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005705 string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005706 X86SchedWriteWidths sched> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00005707 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, sched, v4i32,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005708 bc_v4i32, avx512vl_i32_info, HasAVX512>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00005709 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, sched, v2i64,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005710 bc_v2i64, avx512vl_i64_info, HasAVX512>, VEX_W;
Simon Pilgrim21e89792018-04-13 14:36:59 +00005711 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, sched, v8i16,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005712 bc_v2i64, avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005713}
5714
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005715multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005716 string OpcodeStr, SDNode OpNode,
Simon Pilgrim3c354082018-04-30 18:18:38 +00005717 X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005718 AVX512VLVectorVTInfo VTInfo> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005719 let Predicates = [HasAVX512] in
Simon Pilgrim3c354082018-04-30 18:18:38 +00005720 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5721 sched.ZMM, VTInfo.info512>,
5722 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode, sched.ZMM,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005723 VTInfo.info512>, EVEX_V512;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005724 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim3c354082018-04-30 18:18:38 +00005725 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5726 sched.YMM, VTInfo.info256>,
5727 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode, sched.YMM,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005728 VTInfo.info256>, EVEX_V256;
Simon Pilgrim3c354082018-04-30 18:18:38 +00005729 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5730 sched.XMM, VTInfo.info128>,
5731 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode, sched.XMM,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005732 VTInfo.info128>, EVEX_V128;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005733 }
5734}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005735
Simon Pilgrim21e89792018-04-13 14:36:59 +00005736multiclass avx512_shift_rmi_w<bits<8> opcw, Format ImmFormR, Format ImmFormM,
5737 string OpcodeStr, SDNode OpNode,
Simon Pilgrim3c354082018-04-30 18:18:38 +00005738 X86SchedWriteWidths sched> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005739 let Predicates = [HasBWI] in
5740 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim3c354082018-04-30 18:18:38 +00005741 sched.ZMM, v32i16_info>, EVEX_V512, VEX_WIG;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005742 let Predicates = [HasVLX, HasBWI] in {
5743 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim3c354082018-04-30 18:18:38 +00005744 sched.YMM, v16i16x_info>, EVEX_V256, VEX_WIG;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005745 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim3c354082018-04-30 18:18:38 +00005746 sched.XMM, v8i16x_info>, EVEX_V128, VEX_WIG;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005747 }
5748}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005749
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005750multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005751 Format ImmFormR, Format ImmFormM,
5752 string OpcodeStr, SDNode OpNode,
Simon Pilgrim3c354082018-04-30 18:18:38 +00005753 X86SchedWriteWidths sched> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005754 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005755 sched, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005756 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005757 sched, avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005758}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005759
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005760defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli,
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +00005761 SchedWriteVecShiftImm>,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005762 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli,
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +00005763 SchedWriteVecShiftImm>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005764
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005765defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli,
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +00005766 SchedWriteVecShiftImm>,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005767 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli,
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +00005768 SchedWriteVecShiftImm>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005769
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005770defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai,
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +00005771 SchedWriteVecShiftImm>,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005772 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai,
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +00005773 SchedWriteVecShiftImm>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005774
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005775defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri,
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +00005776 SchedWriteVecShiftImm>, AVX512BIi8Base, EVEX_4V;
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005777defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli,
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +00005778 SchedWriteVecShiftImm>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005779
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005780defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl,
5781 SchedWriteVecShift>;
5782defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra,
5783 SchedWriteVecShift>;
5784defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl,
5785 SchedWriteVecShift>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005786
Simon Pilgrim5910ebe2017-02-20 12:16:38 +00005787// Use 512bit VPSRA/VPSRAI version to implement v2i64/v4i64 in case NoVLX.
5788let Predicates = [HasAVX512, NoVLX] in {
5789 def : Pat<(v4i64 (X86vsra (v4i64 VR256X:$src1), (v2i64 VR128X:$src2))),
5790 (EXTRACT_SUBREG (v8i64
5791 (VPSRAQZrr
5792 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5793 VR128X:$src2)), sub_ymm)>;
5794
5795 def : Pat<(v2i64 (X86vsra (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
5796 (EXTRACT_SUBREG (v8i64
5797 (VPSRAQZrr
5798 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5799 VR128X:$src2)), sub_xmm)>;
5800
5801 def : Pat<(v4i64 (X86vsrai (v4i64 VR256X:$src1), (i8 imm:$src2))),
5802 (EXTRACT_SUBREG (v8i64
5803 (VPSRAQZri
5804 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5805 imm:$src2)), sub_ymm)>;
5806
5807 def : Pat<(v2i64 (X86vsrai (v2i64 VR128X:$src1), (i8 imm:$src2))),
5808 (EXTRACT_SUBREG (v8i64
5809 (VPSRAQZri
5810 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5811 imm:$src2)), sub_xmm)>;
5812}
5813
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005814//===-------------------------------------------------------------------===//
5815// Variable Bit Shifts
5816//===-------------------------------------------------------------------===//
Simon Pilgrimcf0199a2018-04-24 17:59:54 +00005817
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005818multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005819 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005820 let ExeDomain = _.ExeDomain in {
Cameron McInally5fb084e2014-12-11 17:13:05 +00005821 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5822 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5823 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005824 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005825 AVX5128IBase, EVEX_4V, Sched<[sched]>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00005826 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5827 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
5828 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005829 (_.VT (OpNode _.RC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00005830 (_.VT (bitconvert (_.LdFrag addr:$src2)))))>,
5831 AVX5128IBase, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005832 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper05948fb2016-08-02 05:11:15 +00005833 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005834}
5835
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005836multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005837 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005838 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005839 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5840 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5841 "${src2}"##_.BroadcastStr##", $src1",
5842 "$src1, ${src2}"##_.BroadcastStr,
5843 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00005844 (_.ScalarLdFrag addr:$src2)))))>,
5845 AVX5128IBase, EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005846 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005847}
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005848
Cameron McInally5fb084e2014-12-11 17:13:05 +00005849multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005850 X86SchedWriteWidths sched, AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005851 let Predicates = [HasAVX512] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005852 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, sched.ZMM, _.info512>,
5853 avx512_var_shift_mb<opc, OpcodeStr, OpNode, sched.ZMM, _.info512>, EVEX_V512;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005854
5855 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005856 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, sched.YMM, _.info256>,
5857 avx512_var_shift_mb<opc, OpcodeStr, OpNode, sched.YMM, _.info256>, EVEX_V256;
5858 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, sched.XMM, _.info128>,
5859 avx512_var_shift_mb<opc, OpcodeStr, OpNode, sched.XMM, _.info128>, EVEX_V128;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005860 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00005861}
5862
5863multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005864 SDNode OpNode, X86SchedWriteWidths sched> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00005865 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode, sched,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005866 avx512vl_i32_info>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00005867 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode, sched,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005868 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00005869}
5870
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005871// Use 512bit version to implement 128/256 bit in case NoVLX.
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005872multiclass avx512_var_shift_lowering<AVX512VLVectorVTInfo _, string OpcodeStr,
5873 SDNode OpNode, list<Predicate> p> {
5874 let Predicates = p in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005875 def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00005876 (_.info256.VT _.info256.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005877 (EXTRACT_SUBREG
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005878 (!cast<Instruction>(OpcodeStr#"Zrr")
Igor Breger7b46b4e2015-12-23 08:06:50 +00005879 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
5880 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
5881 sub_ymm)>;
5882
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005883 def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00005884 (_.info128.VT _.info128.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005885 (EXTRACT_SUBREG
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005886 (!cast<Instruction>(OpcodeStr#"Zrr")
Igor Breger7b46b4e2015-12-23 08:06:50 +00005887 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
5888 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
5889 sub_xmm)>;
5890 }
5891}
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005892multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005893 SDNode OpNode, X86SchedWriteWidths sched> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005894 let Predicates = [HasBWI] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005895 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, sched.ZMM, v32i16_info>,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005896 EVEX_V512, VEX_W;
5897 let Predicates = [HasVLX, HasBWI] in {
5898
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005899 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, sched.YMM, v16i16x_info>,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005900 EVEX_V256, VEX_W;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005901 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, sched.XMM, v8i16x_info>,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005902 EVEX_V128, VEX_W;
5903 }
5904}
5905
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005906defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl, SchedWriteVarVecShift>,
5907 avx512_var_shift_w<0x12, "vpsllvw", shl, SchedWriteVarVecShift>;
Igor Bregere59165c2016-06-20 07:05:43 +00005908
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005909defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra, SchedWriteVarVecShift>,
5910 avx512_var_shift_w<0x11, "vpsravw", sra, SchedWriteVarVecShift>;
Igor Bregere59165c2016-06-20 07:05:43 +00005911
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005912defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl, SchedWriteVarVecShift>,
5913 avx512_var_shift_w<0x10, "vpsrlvw", srl, SchedWriteVarVecShift>;
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005914
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005915defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr, SchedWriteVarVecShift>;
5916defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl, SchedWriteVarVecShift>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005917
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005918defm : avx512_var_shift_lowering<avx512vl_i64_info, "VPSRAVQ", sra, [HasAVX512, NoVLX]>;
5919defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSLLVW", shl, [HasBWI, NoVLX]>;
5920defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRAVW", sra, [HasBWI, NoVLX]>;
5921defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRLVW", srl, [HasBWI, NoVLX]>;
5922
Craig Topper05629d02016-07-24 07:32:45 +00005923// Special handing for handling VPSRAV intrinsics.
5924multiclass avx512_var_shift_int_lowering<string InstrStr, X86VectorVTInfo _,
5925 list<Predicate> p> {
5926 let Predicates = p in {
5927 def : Pat<(_.VT (X86vsrav _.RC:$src1, _.RC:$src2)),
5928 (!cast<Instruction>(InstrStr#_.ZSuffix#rr) _.RC:$src1,
5929 _.RC:$src2)>;
5930 def : Pat<(_.VT (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2)))),
5931 (!cast<Instruction>(InstrStr#_.ZSuffix##rm)
5932 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005933 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5934 (X86vsrav _.RC:$src1, _.RC:$src2), _.RC:$src0)),
5935 (!cast<Instruction>(InstrStr#_.ZSuffix#rrk) _.RC:$src0,
5936 _.KRC:$mask, _.RC:$src1, _.RC:$src2)>;
5937 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5938 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
5939 _.RC:$src0)),
5940 (!cast<Instruction>(InstrStr#_.ZSuffix##rmk) _.RC:$src0,
5941 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005942 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5943 (X86vsrav _.RC:$src1, _.RC:$src2), _.ImmAllZerosV)),
5944 (!cast<Instruction>(InstrStr#_.ZSuffix#rrkz) _.KRC:$mask,
5945 _.RC:$src1, _.RC:$src2)>;
5946 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5947 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
5948 _.ImmAllZerosV)),
5949 (!cast<Instruction>(InstrStr#_.ZSuffix##rmkz) _.KRC:$mask,
5950 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005951 }
5952}
5953
5954multiclass avx512_var_shift_int_lowering_mb<string InstrStr, X86VectorVTInfo _,
5955 list<Predicate> p> :
5956 avx512_var_shift_int_lowering<InstrStr, _, p> {
5957 let Predicates = p in {
5958 def : Pat<(_.VT (X86vsrav _.RC:$src1,
5959 (X86VBroadcast (_.ScalarLdFrag addr:$src2)))),
5960 (!cast<Instruction>(InstrStr#_.ZSuffix##rmb)
5961 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005962 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5963 (X86vsrav _.RC:$src1,
5964 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
5965 _.RC:$src0)),
5966 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbk) _.RC:$src0,
5967 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005968 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5969 (X86vsrav _.RC:$src1,
5970 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
5971 _.ImmAllZerosV)),
5972 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbkz) _.KRC:$mask,
5973 _.RC:$src1, addr:$src2)>;
5974 }
5975}
5976
5977defm : avx512_var_shift_int_lowering<"VPSRAVW", v8i16x_info, [HasVLX, HasBWI]>;
5978defm : avx512_var_shift_int_lowering<"VPSRAVW", v16i16x_info, [HasVLX, HasBWI]>;
5979defm : avx512_var_shift_int_lowering<"VPSRAVW", v32i16_info, [HasBWI]>;
5980defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v4i32x_info, [HasVLX]>;
5981defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v8i32x_info, [HasVLX]>;
5982defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v16i32_info, [HasAVX512]>;
5983defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v2i64x_info, [HasVLX]>;
5984defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v4i64x_info, [HasVLX]>;
5985defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v8i64_info, [HasAVX512]>;
5986
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005987// Use 512bit VPROL/VPROLI version to implement v2i64/v4i64 + v4i32/v8i32 in case NoVLX.
5988let Predicates = [HasAVX512, NoVLX] in {
5989 def : Pat<(v2i64 (rotl (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
5990 (EXTRACT_SUBREG (v8i64
5991 (VPROLVQZrr
5992 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00005993 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005994 sub_xmm)>;
5995 def : Pat<(v4i64 (rotl (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
5996 (EXTRACT_SUBREG (v8i64
5997 (VPROLVQZrr
5998 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00005999 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00006000 sub_ymm)>;
6001
6002 def : Pat<(v4i32 (rotl (v4i32 VR128X:$src1), (v4i32 VR128X:$src2))),
6003 (EXTRACT_SUBREG (v16i32
6004 (VPROLVDZrr
6005 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00006006 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00006007 sub_xmm)>;
6008 def : Pat<(v8i32 (rotl (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
6009 (EXTRACT_SUBREG (v16i32
6010 (VPROLVDZrr
6011 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00006012 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00006013 sub_ymm)>;
6014
6015 def : Pat<(v2i64 (X86vrotli (v2i64 VR128X:$src1), (i8 imm:$src2))),
6016 (EXTRACT_SUBREG (v8i64
6017 (VPROLQZri
6018 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
6019 imm:$src2)), sub_xmm)>;
6020 def : Pat<(v4i64 (X86vrotli (v4i64 VR256X:$src1), (i8 imm:$src2))),
6021 (EXTRACT_SUBREG (v8i64
6022 (VPROLQZri
6023 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
6024 imm:$src2)), sub_ymm)>;
6025
6026 def : Pat<(v4i32 (X86vrotli (v4i32 VR128X:$src1), (i8 imm:$src2))),
6027 (EXTRACT_SUBREG (v16i32
6028 (VPROLDZri
6029 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
6030 imm:$src2)), sub_xmm)>;
6031 def : Pat<(v8i32 (X86vrotli (v8i32 VR256X:$src1), (i8 imm:$src2))),
6032 (EXTRACT_SUBREG (v16i32
6033 (VPROLDZri
6034 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
6035 imm:$src2)), sub_ymm)>;
6036}
6037
6038// Use 512bit VPROR/VPRORI version to implement v2i64/v4i64 + v4i32/v8i32 in case NoVLX.
6039let Predicates = [HasAVX512, NoVLX] in {
6040 def : Pat<(v2i64 (rotr (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
6041 (EXTRACT_SUBREG (v8i64
6042 (VPRORVQZrr
6043 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00006044 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00006045 sub_xmm)>;
6046 def : Pat<(v4i64 (rotr (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
6047 (EXTRACT_SUBREG (v8i64
6048 (VPRORVQZrr
6049 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00006050 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00006051 sub_ymm)>;
6052
6053 def : Pat<(v4i32 (rotr (v4i32 VR128X:$src1), (v4i32 VR128X:$src2))),
6054 (EXTRACT_SUBREG (v16i32
6055 (VPRORVDZrr
6056 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00006057 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00006058 sub_xmm)>;
6059 def : Pat<(v8i32 (rotr (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
6060 (EXTRACT_SUBREG (v16i32
6061 (VPRORVDZrr
6062 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00006063 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00006064 sub_ymm)>;
6065
6066 def : Pat<(v2i64 (X86vrotri (v2i64 VR128X:$src1), (i8 imm:$src2))),
6067 (EXTRACT_SUBREG (v8i64
6068 (VPRORQZri
6069 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
6070 imm:$src2)), sub_xmm)>;
6071 def : Pat<(v4i64 (X86vrotri (v4i64 VR256X:$src1), (i8 imm:$src2))),
6072 (EXTRACT_SUBREG (v8i64
6073 (VPRORQZri
6074 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
6075 imm:$src2)), sub_ymm)>;
6076
6077 def : Pat<(v4i32 (X86vrotri (v4i32 VR128X:$src1), (i8 imm:$src2))),
6078 (EXTRACT_SUBREG (v16i32
6079 (VPRORDZri
6080 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
6081 imm:$src2)), sub_xmm)>;
6082 def : Pat<(v8i32 (X86vrotri (v8i32 VR256X:$src1), (i8 imm:$src2))),
6083 (EXTRACT_SUBREG (v16i32
6084 (VPRORDZri
6085 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
6086 imm:$src2)), sub_ymm)>;
6087}
6088
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006089//===-------------------------------------------------------------------===//
6090// 1-src variable permutation VPERMW/D/Q
6091//===-------------------------------------------------------------------===//
Simon Pilgrimcf0199a2018-04-24 17:59:54 +00006092
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006093multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006094 X86FoldableSchedWrite sched, AVX512VLVectorVTInfo _> {
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006095 let Predicates = [HasAVX512] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00006096 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, sched, _.info512>,
6097 avx512_var_shift_mb<opc, OpcodeStr, OpNode, sched, _.info512>, EVEX_V512;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006098
6099 let Predicates = [HasAVX512, HasVLX] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00006100 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, sched, _.info256>,
6101 avx512_var_shift_mb<opc, OpcodeStr, OpNode, sched, _.info256>, EVEX_V256;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006102}
6103
6104multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
6105 string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006106 X86FoldableSchedWrite sched, AVX512VLVectorVTInfo VTInfo> {
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006107 let Predicates = [HasAVX512] in
6108 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006109 sched, VTInfo.info512>,
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006110 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006111 sched, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006112 let Predicates = [HasAVX512, HasVLX] in
6113 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006114 sched, VTInfo.info256>,
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006115 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006116 sched, VTInfo.info256>, EVEX_V256;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006117}
6118
Michael Zuckermand9cac592016-01-19 17:07:43 +00006119multiclass avx512_vperm_bw<bits<8> opc, string OpcodeStr,
6120 Predicate prd, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006121 X86FoldableSchedWrite sched, AVX512VLVectorVTInfo _> {
Michael Zuckermand9cac592016-01-19 17:07:43 +00006122 let Predicates = [prd] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00006123 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, sched, _.info512>,
Michael Zuckermand9cac592016-01-19 17:07:43 +00006124 EVEX_V512 ;
6125 let Predicates = [HasVLX, prd] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00006126 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, sched, _.info256>,
Michael Zuckermand9cac592016-01-19 17:07:43 +00006127 EVEX_V256 ;
Simon Pilgrim21e89792018-04-13 14:36:59 +00006128 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, sched, _.info128>,
Michael Zuckermand9cac592016-01-19 17:07:43 +00006129 EVEX_V128 ;
6130 }
6131}
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006132
Michael Zuckermand9cac592016-01-19 17:07:43 +00006133defm VPERMW : avx512_vperm_bw<0x8D, "vpermw", HasBWI, X86VPermv,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006134 WriteVarShuffle256, avx512vl_i16_info>, VEX_W;
Michael Zuckermand9cac592016-01-19 17:07:43 +00006135defm VPERMB : avx512_vperm_bw<0x8D, "vpermb", HasVBMI, X86VPermv,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006136 WriteVarShuffle256, avx512vl_i8_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006137
6138defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006139 WriteVarShuffle256, avx512vl_i32_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006140defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006141 WriteVarShuffle256, avx512vl_i64_info>, VEX_W;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006142defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006143 WriteFVarShuffle256, avx512vl_f32_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006144defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006145 WriteFVarShuffle256, avx512vl_f64_info>, VEX_W;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006146
6147defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
Simon Pilgrimcf0199a2018-04-24 17:59:54 +00006148 X86VPermi, WriteShuffle256, avx512vl_i64_info>,
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006149 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
6150defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
Simon Pilgrimcf0199a2018-04-24 17:59:54 +00006151 X86VPermi, WriteFShuffle256, avx512vl_f64_info>,
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006152 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00006153
Igor Breger78741a12015-10-04 07:20:41 +00006154//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006155// AVX-512 - VPERMIL
Igor Breger78741a12015-10-04 07:20:41 +00006156//===----------------------------------------------------------------------===//
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006157
Simon Pilgrim1401a752017-11-29 14:58:34 +00006158multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006159 X86FoldableSchedWrite sched, X86VectorVTInfo _,
Simon Pilgrim1401a752017-11-29 14:58:34 +00006160 X86VectorVTInfo Ctrl> {
Igor Breger78741a12015-10-04 07:20:41 +00006161 defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst),
6162 (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr,
6163 "$src2, $src1", "$src1, $src2",
6164 (_.VT (OpNode _.RC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00006165 (Ctrl.VT Ctrl.RC:$src2)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006166 T8PD, EVEX_4V, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00006167 defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
6168 (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr,
6169 "$src2, $src1", "$src1, $src2",
6170 (_.VT (OpNode
6171 _.RC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00006172 (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2)))))>,
6173 T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006174 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00006175 defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
6176 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
6177 "${src2}"##_.BroadcastStr##", $src1",
6178 "$src1, ${src2}"##_.BroadcastStr,
6179 (_.VT (OpNode
6180 _.RC:$src1,
6181 (Ctrl.VT (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00006182 (Ctrl.ScalarLdFrag addr:$src2)))))>,
6183 T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006184 Sched<[sched.Folded, ReadAfterLd]>;
Igor Breger78741a12015-10-04 07:20:41 +00006185}
6186
6187multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar,
Simon Pilgrim3c354082018-04-30 18:18:38 +00006188 X86SchedWriteWidths sched,
Simon Pilgrim8a937e02018-04-27 18:19:48 +00006189 AVX512VLVectorVTInfo _,
Simon Pilgrim1401a752017-11-29 14:58:34 +00006190 AVX512VLVectorVTInfo Ctrl> {
Igor Breger78741a12015-10-04 07:20:41 +00006191 let Predicates = [HasAVX512] in {
Simon Pilgrim3c354082018-04-30 18:18:38 +00006192 defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, sched.ZMM,
Simon Pilgrim1401a752017-11-29 14:58:34 +00006193 _.info512, Ctrl.info512>, EVEX_V512;
Igor Breger78741a12015-10-04 07:20:41 +00006194 }
6195 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim3c354082018-04-30 18:18:38 +00006196 defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, sched.XMM,
Simon Pilgrim1401a752017-11-29 14:58:34 +00006197 _.info128, Ctrl.info128>, EVEX_V128;
Simon Pilgrim3c354082018-04-30 18:18:38 +00006198 defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, sched.YMM,
Simon Pilgrim1401a752017-11-29 14:58:34 +00006199 _.info256, Ctrl.info256>, EVEX_V256;
Igor Breger78741a12015-10-04 07:20:41 +00006200 }
6201}
6202
6203multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar,
6204 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
Simon Pilgrim3c354082018-04-30 18:18:38 +00006205 defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, SchedWriteFVarShuffle,
6206 _, Ctrl>;
Igor Breger78741a12015-10-04 07:20:41 +00006207 defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr,
Simon Pilgrim3c354082018-04-30 18:18:38 +00006208 X86VPermilpi, SchedWriteFShuffle, _>,
Igor Breger78741a12015-10-04 07:20:41 +00006209 EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00006210}
6211
Craig Topper05948fb2016-08-02 05:11:15 +00006212let ExeDomain = SSEPackedSingle in
Igor Breger78741a12015-10-04 07:20:41 +00006213defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info,
6214 avx512vl_i32_info>;
Craig Topper05948fb2016-08-02 05:11:15 +00006215let ExeDomain = SSEPackedDouble in
Igor Breger78741a12015-10-04 07:20:41 +00006216defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info,
6217 avx512vl_i64_info>, VEX_W;
Simon Pilgrim1401a752017-11-29 14:58:34 +00006218
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006219//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006220// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
6221//===----------------------------------------------------------------------===//
6222
6223defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
Simon Pilgrim3c354082018-04-30 18:18:38 +00006224 X86PShufd, SchedWriteShuffle, avx512vl_i32_info>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006225 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
6226defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
Simon Pilgrim3c354082018-04-30 18:18:38 +00006227 X86PShufhw, SchedWriteShuffle>,
6228 EVEX, AVX512XSIi8Base;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006229defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
Simon Pilgrim3c354082018-04-30 18:18:38 +00006230 X86PShuflw, SchedWriteShuffle>,
6231 EVEX, AVX512XDIi8Base;
Michael Liao66233b72015-08-06 09:06:20 +00006232
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006233//===----------------------------------------------------------------------===//
6234// AVX-512 - VPSHUFB
6235//===----------------------------------------------------------------------===//
6236
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00006237multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006238 X86SchedWriteWidths sched> {
Elena Demikhovsky55a99742015-06-22 13:00:42 +00006239 let Predicates = [HasBWI] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006240 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, sched.ZMM, v64i8_info>,
6241 EVEX_V512;
Elena Demikhovsky55a99742015-06-22 13:00:42 +00006242
6243 let Predicates = [HasVLX, HasBWI] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006244 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, sched.YMM, v32i8x_info>,
6245 EVEX_V256;
6246 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, sched.XMM, v16i8x_info>,
6247 EVEX_V128;
Elena Demikhovsky55a99742015-06-22 13:00:42 +00006248 }
6249}
6250
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006251defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb,
6252 SchedWriteVarShuffle>, VEX_WIG;
Elena Demikhovsky55a99742015-06-22 13:00:42 +00006253
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006254//===----------------------------------------------------------------------===//
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00006255// Move Low to High and High to Low packed FP Instructions
6256//===----------------------------------------------------------------------===//
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00006257
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006258def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
6259 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00006260 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00006261 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))]>,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00006262 Sched<[SchedWriteFShuffle.XMM]>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006263def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
6264 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00006265 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00006266 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))]>,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00006267 Sched<[SchedWriteFShuffle.XMM]>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006268
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006269//===----------------------------------------------------------------------===//
Igor Bregerb6b27af2015-11-10 07:09:07 +00006270// VMOVHPS/PD VMOVLPS Instructions
6271// All patterns was taken from SSS implementation.
6272//===----------------------------------------------------------------------===//
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00006273
Igor Bregerb6b27af2015-11-10 07:09:07 +00006274multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
6275 X86VectorVTInfo _> {
Craig Toppere70231b2017-02-26 06:45:54 +00006276 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00006277 def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst),
6278 (ins _.RC:$src1, f64mem:$src2),
6279 !strconcat(OpcodeStr,
6280 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
6281 [(set _.RC:$dst,
6282 (OpNode _.RC:$src1,
6283 (_.VT (bitconvert
Simon Pilgrim577ae242018-04-12 19:25:07 +00006284 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))]>,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00006285 Sched<[SchedWriteFShuffle.XMM.Folded, ReadAfterLd]>, EVEX_4V;
Igor Bregerb6b27af2015-11-10 07:09:07 +00006286}
6287
6288defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps,
6289 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
Craig Topper3b11fca2017-09-18 00:20:53 +00006290defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Unpckl,
Igor Bregerb6b27af2015-11-10 07:09:07 +00006291 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
6292defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", X86Movlps,
6293 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
6294defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movlpd,
6295 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
6296
6297let Predicates = [HasAVX512] in {
6298 // VMOVHPS patterns
6299 def : Pat<(X86Movlhps VR128X:$src1,
6300 (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))),
6301 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
6302 def : Pat<(X86Movlhps VR128X:$src1,
Craig Topper0a197df2017-09-17 18:59:32 +00006303 (bc_v4f32 (v2i64 (X86vzload addr:$src2)))),
Igor Bregerb6b27af2015-11-10 07:09:07 +00006304 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
6305 // VMOVHPD patterns
6306 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
Igor Bregerb6b27af2015-11-10 07:09:07 +00006307 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))),
6308 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
6309 // VMOVLPS patterns
6310 def : Pat<(v4f32 (X86Movlps VR128X:$src1, (load addr:$src2))),
6311 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
Igor Bregerb6b27af2015-11-10 07:09:07 +00006312 // VMOVLPD patterns
6313 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
6314 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
Igor Bregerb6b27af2015-11-10 07:09:07 +00006315 def : Pat<(v2f64 (X86Movsd VR128X:$src1,
6316 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))),
6317 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
6318}
6319
Simon Pilgrimd749b322018-05-18 13:13:59 +00006320let SchedRW = [WriteFStore] in {
Igor Bregerb6b27af2015-11-10 07:09:07 +00006321def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs),
6322 (ins f64mem:$dst, VR128X:$src),
6323 "vmovhps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00006324 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00006325 (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)),
6326 (bc_v2f64 (v4f32 VR128X:$src))),
Simon Pilgrim577ae242018-04-12 19:25:07 +00006327 (iPTR 0))), addr:$dst)]>,
Igor Bregerb6b27af2015-11-10 07:09:07 +00006328 EVEX, EVEX_CD8<32, CD8VT2>;
6329def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs),
6330 (ins f64mem:$dst, VR128X:$src),
6331 "vmovhpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00006332 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00006333 (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)),
Simon Pilgrim577ae242018-04-12 19:25:07 +00006334 (iPTR 0))), addr:$dst)]>,
Igor Bregerb6b27af2015-11-10 07:09:07 +00006335 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
6336def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs),
6337 (ins f64mem:$dst, VR128X:$src),
6338 "vmovlps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00006339 [(store (f64 (extractelt (bc_v2f64 (v4f32 VR128X:$src)),
Simon Pilgrim577ae242018-04-12 19:25:07 +00006340 (iPTR 0))), addr:$dst)]>,
Igor Bregerb6b27af2015-11-10 07:09:07 +00006341 EVEX, EVEX_CD8<32, CD8VT2>;
6342def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs),
6343 (ins f64mem:$dst, VR128X:$src),
6344 "vmovlpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00006345 [(store (f64 (extractelt (v2f64 VR128X:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00006346 (iPTR 0))), addr:$dst)]>,
Igor Bregerb6b27af2015-11-10 07:09:07 +00006347 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
Simon Pilgrim369e59d2018-02-12 16:18:36 +00006348} // SchedRW
Craig Toppere1cac152016-06-07 07:27:54 +00006349
Igor Bregerb6b27af2015-11-10 07:09:07 +00006350let Predicates = [HasAVX512] in {
6351 // VMOVHPD patterns
Craig Topperc9b19232016-05-01 04:59:44 +00006352 def : Pat<(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00006353 (v2f64 (X86VPermilpi VR128X:$src, (i8 1))),
6354 (iPTR 0))), addr:$dst),
6355 (VMOVHPDZ128mr addr:$dst, VR128X:$src)>;
6356 // VMOVLPS patterns
6357 def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128X:$src2)),
6358 addr:$src1),
6359 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
Igor Bregerb6b27af2015-11-10 07:09:07 +00006360 // VMOVLPD patterns
6361 def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
6362 addr:$src1),
6363 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
Igor Bregerb6b27af2015-11-10 07:09:07 +00006364}
6365//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006366// FMA - Fused Multiply Operations
6367//
Adam Nemet26371ce2014-10-24 00:02:55 +00006368
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006369multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006370 X86FoldableSchedWrite sched,
Craig Topper318e40b2016-07-25 07:20:31 +00006371 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006372 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Adam Nemet34801422014-10-08 23:25:39 +00006373 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00006374 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00006375 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00006376 (_.VT (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3)), 1, 1>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006377 AVX512FMA3Base, Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006378
Craig Toppere1cac152016-06-07 07:27:54 +00006379 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6380 (ins _.RC:$src2, _.MemOp:$src3),
6381 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00006382 (_.VT (OpNode _.RC:$src2, _.RC:$src1, (_.LdFrag addr:$src3))), 1, 0>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006383 AVX512FMA3Base, Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006384
Craig Toppere1cac152016-06-07 07:27:54 +00006385 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6386 (ins _.RC:$src2, _.ScalarMemOp:$src3),
6387 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
6388 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper6bcbf532016-07-25 07:20:28 +00006389 (OpNode _.RC:$src2,
Simon Pilgrim0e456342018-04-12 20:47:34 +00006390 _.RC:$src1,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))), 1, 0>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006391 AVX512FMA3Base, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper5ec33a92016-07-22 05:00:42 +00006392 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006393}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006394
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006395multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006396 X86FoldableSchedWrite sched,
Craig Topper318e40b2016-07-25 07:20:31 +00006397 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006398 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006399 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00006400 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
6401 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Simon Pilgrim0e456342018-04-12 20:47:34 +00006402 (_.VT ( OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 imm:$rc))), 1, 1>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006403 AVX512FMA3Base, EVEX_B, EVEX_RC, Sched<[sched]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006404}
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00006405
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006406multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006407 SDNode OpNodeRnd, X86SchedWriteWidths sched,
6408 AVX512VLVectorVTInfo _, string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006409 let Predicates = [HasAVX512] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006410 defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, sched.ZMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006411 _.info512, Suff>,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006412 avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, sched.ZMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006413 _.info512, Suff>,
6414 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006415 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006416 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006417 defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, sched.YMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006418 _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006419 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006420 defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, sched.XMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006421 _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006422 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006423 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006424}
6425
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006426multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006427 SDNode OpNodeRnd> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006428 defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006429 SchedWriteFMA, avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006430 defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006431 SchedWriteFMA, avx512vl_f64_info, "PD">,
6432 VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006433}
6434
Craig Topperaf0b9922017-09-04 06:59:50 +00006435defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006436defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>;
6437defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>;
6438defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>;
6439defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>;
6440defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>;
6441
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006442
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006443multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006444 X86FoldableSchedWrite sched,
Craig Topper318e40b2016-07-25 07:20:31 +00006445 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006446 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006447 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
6448 (ins _.RC:$src2, _.RC:$src3),
6449 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00006450 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), 1, 1,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006451 vselect, 1>, AVX512FMA3Base, Sched<[sched]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006452
Craig Toppere1cac152016-06-07 07:27:54 +00006453 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6454 (ins _.RC:$src2, _.MemOp:$src3),
6455 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00006456 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1)), 1, 0>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006457 AVX512FMA3Base, Sched<[sched.Folded, ReadAfterLd]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006458
Craig Toppere1cac152016-06-07 07:27:54 +00006459 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6460 (ins _.RC:$src2, _.ScalarMemOp:$src3),
6461 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
6462 "$src2, ${src3}"##_.BroadcastStr,
6463 (_.VT (OpNode _.RC:$src2,
6464 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Simon Pilgrim0e456342018-04-12 20:47:34 +00006465 _.RC:$src1)), 1, 0>, AVX512FMA3Base, EVEX_B,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006466 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper5ec33a92016-07-22 05:00:42 +00006467 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006468}
6469
6470multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006471 X86FoldableSchedWrite sched,
Craig Topper318e40b2016-07-25 07:20:31 +00006472 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006473 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006474 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
6475 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
6476 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Simon Pilgrim6a009702017-11-29 17:21:15 +00006477 (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc))),
Simon Pilgrim0e456342018-04-12 20:47:34 +00006478 1, 1, vselect, 1>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006479 AVX512FMA3Base, EVEX_B, EVEX_RC, Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006480}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006481
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006482multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006483 SDNode OpNodeRnd, X86SchedWriteWidths sched,
6484 AVX512VLVectorVTInfo _, string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006485 let Predicates = [HasAVX512] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006486 defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, sched.ZMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006487 _.info512, Suff>,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006488 avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, sched.ZMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006489 _.info512, Suff>,
6490 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006491 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006492 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006493 defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, sched.YMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006494 _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006495 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006496 defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, sched.XMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006497 _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006498 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006499 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006500}
6501
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006502multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006503 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006504 defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006505 SchedWriteFMA, avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006506 defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006507 SchedWriteFMA, avx512vl_f64_info, "PD">,
6508 VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006509}
6510
Craig Topperaf0b9922017-09-04 06:59:50 +00006511defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006512defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>;
6513defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>;
6514defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>;
6515defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>;
6516defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>;
6517
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006518multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006519 X86FoldableSchedWrite sched,
Craig Topper318e40b2016-07-25 07:20:31 +00006520 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006521 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006522 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00006523 (ins _.RC:$src2, _.RC:$src3),
6524 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00006525 (_.VT (OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2)), 1, 1, vselect, 1>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006526 AVX512FMA3Base, Sched<[sched]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006527
Craig Topper69e22782017-09-04 07:35:05 +00006528 // Pattern is 312 order so that the load is in a different place from the
6529 // 213 and 231 patterns this helps tablegen's duplicate pattern detection.
Craig Toppere1cac152016-06-07 07:27:54 +00006530 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00006531 (ins _.RC:$src2, _.MemOp:$src3),
6532 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00006533 (_.VT (OpNode (_.LdFrag addr:$src3), _.RC:$src1, _.RC:$src2)), 1, 0>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006534 AVX512FMA3Base, Sched<[sched.Folded, ReadAfterLd]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006535
Craig Topper69e22782017-09-04 07:35:05 +00006536 // Pattern is 312 order so that the load is in a different place from the
6537 // 213 and 231 patterns this helps tablegen's duplicate pattern detection.
Craig Toppere1cac152016-06-07 07:27:54 +00006538 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00006539 (ins _.RC:$src2, _.ScalarMemOp:$src3),
6540 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
6541 "$src2, ${src3}"##_.BroadcastStr,
Craig Topper69e22782017-09-04 07:35:05 +00006542 (_.VT (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Simon Pilgrim0e456342018-04-12 20:47:34 +00006543 _.RC:$src1, _.RC:$src2)), 1, 0>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006544 AVX512FMA3Base, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper5ec33a92016-07-22 05:00:42 +00006545 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006546}
6547
6548multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006549 X86FoldableSchedWrite sched,
Craig Topper318e40b2016-07-25 07:20:31 +00006550 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006551 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006552 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00006553 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
6554 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Simon Pilgrim6a009702017-11-29 17:21:15 +00006555 (_.VT ( OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 imm:$rc))),
Simon Pilgrim0e456342018-04-12 20:47:34 +00006556 1, 1, vselect, 1>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006557 AVX512FMA3Base, EVEX_B, EVEX_RC, Sched<[sched]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006558}
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006559
6560multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006561 SDNode OpNodeRnd, X86SchedWriteWidths sched,
6562 AVX512VLVectorVTInfo _, string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006563 let Predicates = [HasAVX512] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006564 defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, sched.ZMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006565 _.info512, Suff>,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006566 avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, sched.ZMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006567 _.info512, Suff>,
6568 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006569 }
6570 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006571 defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, sched.YMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006572 _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006573 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006574 defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, sched.XMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006575 _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006576 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
6577 }
6578}
6579
6580multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006581 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006582 defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006583 SchedWriteFMA, avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006584 defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006585 SchedWriteFMA, avx512vl_f64_info, "PD">,
6586 VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006587}
6588
Craig Topperaf0b9922017-09-04 06:59:50 +00006589defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006590defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>;
6591defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>;
6592defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>;
6593defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>;
6594defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006595
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006596// Scalar FMA
Igor Breger15820b02015-07-01 13:24:28 +00006597multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6598 dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb,
Craig Topper69e22782017-09-04 07:35:05 +00006599 dag RHS_r, dag RHS_m, bit MaskOnlyReg> {
Craig Topperb16598d2017-09-01 07:58:16 +00006600let Constraints = "$src1 = $dst", hasSideEffects = 0 in {
Igor Breger15820b02015-07-01 13:24:28 +00006601 defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6602 (ins _.RC:$src2, _.RC:$src3), OpcodeStr,
Simon Pilgrim0e456342018-04-12 20:47:34 +00006603 "$src3, $src2", "$src2, $src3", RHS_VEC_r, 1, 1>,
Simon Pilgrim67cc2462018-05-04 15:20:18 +00006604 AVX512FMA3Base, Sched<[SchedWriteFMA.Scl]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006605
Craig Toppere1cac152016-06-07 07:27:54 +00006606 defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00006607 (ins _.RC:$src2, _.IntScalarMemOp:$src3), OpcodeStr,
Simon Pilgrim0e456342018-04-12 20:47:34 +00006608 "$src3, $src2", "$src2, $src3", RHS_VEC_m, 1, 1>,
Simon Pilgrim67cc2462018-05-04 15:20:18 +00006609 AVX512FMA3Base, Sched<[SchedWriteFMA.Scl.Folded, ReadAfterLd]>;
Igor Breger15820b02015-07-01 13:24:28 +00006610
6611 defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6612 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
Simon Pilgrim0e456342018-04-12 20:47:34 +00006613 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb, 1, 1>,
Simon Pilgrim67cc2462018-05-04 15:20:18 +00006614 AVX512FMA3Base, EVEX_B, EVEX_RC, Sched<[SchedWriteFMA.Scl]>;
Igor Breger15820b02015-07-01 13:24:28 +00006615
Craig Toppereafdbec2016-08-13 06:48:41 +00006616 let isCodeGenOnly = 1, isCommutable = 1 in {
Craig Topper5bfa5ff2017-11-09 08:26:26 +00006617 def r : AVX512FMA3S<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger15820b02015-07-01 13:24:28 +00006618 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3),
6619 !strconcat(OpcodeStr,
6620 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Simon Pilgrim67cc2462018-05-04 15:20:18 +00006621 !if(MaskOnlyReg, [], [RHS_r])>, Sched<[SchedWriteFMA.Scl]>;
Craig Topper5bfa5ff2017-11-09 08:26:26 +00006622 def m : AVX512FMA3S<opc, MRMSrcMem, (outs _.FRC:$dst),
Craig Toppere1cac152016-06-07 07:27:54 +00006623 (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3),
6624 !strconcat(OpcodeStr,
6625 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Simon Pilgrim67cc2462018-05-04 15:20:18 +00006626 [RHS_m]>, Sched<[SchedWriteFMA.Scl.Folded, ReadAfterLd]>;
Igor Breger15820b02015-07-01 13:24:28 +00006627 }// isCodeGenOnly = 1
Igor Breger15820b02015-07-01 13:24:28 +00006628}// Constraints = "$src1 = $dst"
Craig Topperb16598d2017-09-01 07:58:16 +00006629}
Igor Breger15820b02015-07-01 13:24:28 +00006630
6631multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Topper07dac552017-11-06 05:48:25 +00006632 string OpcodeStr, SDNode OpNode, SDNode OpNodes1,
6633 SDNode OpNodeRnds1, SDNode OpNodes3,
6634 SDNode OpNodeRnds3, X86VectorVTInfo _,
6635 string SUFF> {
Craig Topper2caa97c2017-02-25 19:36:28 +00006636 let ExeDomain = _.ExeDomain in {
Craig Topperb16598d2017-09-01 07:58:16 +00006637 defm NAME#213#SUFF#Z: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix, _,
Craig Toppera55b4832016-12-09 06:42:28 +00006638 // Operands for intrinsic are in 123 order to preserve passthu
6639 // semantics.
Craig Topper07dac552017-11-06 05:48:25 +00006640 (_.VT (OpNodes1 _.RC:$src1, _.RC:$src2, _.RC:$src3)),
6641 (_.VT (OpNodes1 _.RC:$src1, _.RC:$src2,
6642 _.ScalarIntMemCPat:$src3)),
Craig Toppera55b4832016-12-09 06:42:28 +00006643 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2, _.RC:$src3,
Igor Breger15820b02015-07-01 13:24:28 +00006644 (i32 imm:$rc))),
6645 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
6646 _.FRC:$src3))),
6647 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
Craig Topper69e22782017-09-04 07:35:05 +00006648 (_.ScalarLdFrag addr:$src3)))), 0>;
Igor Breger15820b02015-07-01 13:24:28 +00006649
Craig Topperb16598d2017-09-01 07:58:16 +00006650 defm NAME#231#SUFF#Z: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix, _,
Craig Topper07dac552017-11-06 05:48:25 +00006651 (_.VT (OpNodes3 _.RC:$src2, _.RC:$src3, _.RC:$src1)),
6652 (_.VT (OpNodes3 _.RC:$src2, _.ScalarIntMemCPat:$src3,
6653 _.RC:$src1)),
Craig Toppera55b4832016-12-09 06:42:28 +00006654 (_.VT ( OpNodeRnds3 _.RC:$src2, _.RC:$src3, _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00006655 (i32 imm:$rc))),
6656 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3,
6657 _.FRC:$src1))),
6658 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2,
Craig Topper69e22782017-09-04 07:35:05 +00006659 (_.ScalarLdFrag addr:$src3), _.FRC:$src1))), 1>;
Igor Breger15820b02015-07-01 13:24:28 +00006660
Craig Toppereec768b2017-09-06 03:35:58 +00006661 // One pattern is 312 order so that the load is in a different place from the
6662 // 213 and 231 patterns this helps tablegen's duplicate pattern detection.
Craig Topperb16598d2017-09-01 07:58:16 +00006663 defm NAME#132#SUFF#Z: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix, _,
Craig Topper69e22782017-09-04 07:35:05 +00006664 (null_frag),
Craig Topper07dac552017-11-06 05:48:25 +00006665 (_.VT (OpNodes1 _.RC:$src1, _.ScalarIntMemCPat:$src3,
6666 _.RC:$src2)),
Craig Topper69e22782017-09-04 07:35:05 +00006667 (null_frag),
Igor Breger15820b02015-07-01 13:24:28 +00006668 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3,
6669 _.FRC:$src2))),
Craig Toppereec768b2017-09-06 03:35:58 +00006670 (set _.FRC:$dst, (_.EltVT (OpNode (_.ScalarLdFrag addr:$src3),
6671 _.FRC:$src1, _.FRC:$src2))), 1>;
Craig Topper2caa97c2017-02-25 19:36:28 +00006672 }
Igor Breger15820b02015-07-01 13:24:28 +00006673}
6674
6675multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Topper07dac552017-11-06 05:48:25 +00006676 string OpcodeStr, SDNode OpNode, SDNode OpNodes1,
6677 SDNode OpNodeRnds1, SDNode OpNodes3,
Craig Toppera55b4832016-12-09 06:42:28 +00006678 SDNode OpNodeRnds3> {
Igor Breger15820b02015-07-01 13:24:28 +00006679 let Predicates = [HasAVX512] in {
6680 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Topper07dac552017-11-06 05:48:25 +00006681 OpNodes1, OpNodeRnds1, OpNodes3, OpNodeRnds3,
6682 f32x_info, "SS">,
Craig Toppera55b4832016-12-09 06:42:28 +00006683 EVEX_CD8<32, CD8VT1>, VEX_LIG;
Igor Breger15820b02015-07-01 13:24:28 +00006684 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Topper07dac552017-11-06 05:48:25 +00006685 OpNodes1, OpNodeRnds1, OpNodes3, OpNodeRnds3,
6686 f64x_info, "SD">,
Craig Toppera55b4832016-12-09 06:42:28 +00006687 EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W;
Igor Breger15820b02015-07-01 13:24:28 +00006688 }
6689}
6690
Craig Topper07dac552017-11-06 05:48:25 +00006691defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86Fmadds1,
6692 X86FmaddRnds1, X86Fmadds3, X86FmaddRnds3>;
6693defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86Fmsubs1,
6694 X86FmsubRnds1, X86Fmsubs3, X86FmsubRnds3>;
6695defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd, X86Fnmadds1,
6696 X86FnmaddRnds1, X86Fnmadds3, X86FnmaddRnds3>;
6697defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub, X86Fnmsubs1,
6698 X86FnmsubRnds1, X86Fnmsubs3, X86FnmsubRnds3>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006699
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00006700multiclass avx512_scalar_fma_patterns<SDNode Op, string Prefix, string Suffix, SDNode Move,
6701 ValueType VT, ValueType EltVT, PatLeaf ZeroFP> {
Craig Topperaba57bf2018-05-29 20:46:26 +00006702 let Predicates = [HasAVX512] in {
Craig Topperdbd371e2018-05-29 20:46:27 +00006703 def : Pat<(VT (Move (VT VR128X:$src1), (VT (scalar_to_vector
6704 (Op (EltVT (extractelt (VT VR128X:$src2), (iPTR 0))),
6705 (EltVT (extractelt (VT VR128X:$src1), (iPTR 0))),
6706 (EltVT (extractelt (VT VR128X:$src3), (iPTR 0)))))))),
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00006707 (!cast<I>(Prefix#"213"#Suffix#"Zr_Int")
Craig Topperdbd371e2018-05-29 20:46:27 +00006708 VR128X:$src1, VR128X:$src2, VR128X:$src3)>;
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00006709
Craig Topperdbd371e2018-05-29 20:46:27 +00006710 def : Pat<(VT (Move (VT VR128X:$src1), (VT (scalar_to_vector
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00006711 (X86selects VK1WM:$mask,
Craig Topperdbd371e2018-05-29 20:46:27 +00006712 (Op (EltVT (extractelt (VT VR128X:$src2), (iPTR 0))),
6713 (EltVT (extractelt (VT VR128X:$src1), (iPTR 0))),
6714 (EltVT (extractelt (VT VR128X:$src3), (iPTR 0)))),
6715 (EltVT (extractelt (VT VR128X:$src1), (iPTR 0)))))))),
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00006716 (!cast<I>(Prefix#"213"#Suffix#"Zr_Intk")
Craig Topperdbd371e2018-05-29 20:46:27 +00006717 VR128X:$src1, VK1WM:$mask, VR128X:$src2, VR128X:$src3)>;
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00006718
Craig Topperdbd371e2018-05-29 20:46:27 +00006719 def : Pat<(VT (Move (VT VR128X:$src1), (VT (scalar_to_vector
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00006720 (X86selects VK1WM:$mask,
Craig Topperdbd371e2018-05-29 20:46:27 +00006721 (Op (EltVT (extractelt (VT VR128X:$src2), (iPTR 0))),
6722 (EltVT (extractelt (VT VR128X:$src3), (iPTR 0))),
6723 (EltVT (extractelt (VT VR128X:$src1), (iPTR 0)))),
6724 (EltVT (extractelt (VT VR128X:$src1), (iPTR 0)))))))),
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00006725 (!cast<I>(Prefix#"231"#Suffix#"Zr_Intk")
Craig Topperdbd371e2018-05-29 20:46:27 +00006726 VR128X:$src1, VK1WM:$mask, VR128X:$src2, VR128X:$src3)>;
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00006727
Craig Topperdbd371e2018-05-29 20:46:27 +00006728 def : Pat<(VT (Move (VT VR128X:$src1), (VT (scalar_to_vector
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00006729 (X86selects VK1WM:$mask,
Craig Topperdbd371e2018-05-29 20:46:27 +00006730 (Op (EltVT (extractelt (VT VR128X:$src2), (iPTR 0))),
6731 (EltVT (extractelt (VT VR128X:$src1), (iPTR 0))),
6732 (EltVT (extractelt (VT VR128X:$src3), (iPTR 0)))),
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00006733 (EltVT ZeroFP)))))),
6734 (!cast<I>(Prefix#"213"#Suffix#"Zr_Intkz")
Craig Topperdbd371e2018-05-29 20:46:27 +00006735 VR128X:$src1, VK1WM:$mask, VR128X:$src2, VR128X:$src3)>;
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00006736 }
6737}
6738
6739defm : avx512_scalar_fma_patterns<X86Fmadd, "VFMADD", "SS", X86Movss,
6740 v4f32, f32, fp32imm0>;
6741defm : avx512_scalar_fma_patterns<X86Fmsub, "VFMSUB", "SS", X86Movss,
6742 v4f32, f32, fp32imm0>;
6743defm : avx512_scalar_fma_patterns<X86Fnmadd, "VFNMADD", "SS", X86Movss,
6744 v4f32, f32, fp32imm0>;
6745defm : avx512_scalar_fma_patterns<X86Fnmsub, "VFNMSUB", "SS", X86Movss,
6746 v4f32, f32, fp32imm0>;
6747
6748defm : avx512_scalar_fma_patterns<X86Fmadd, "VFMADD", "SD", X86Movsd,
6749 v2f64, f64, fp64imm0>;
6750defm : avx512_scalar_fma_patterns<X86Fmsub, "VFMSUB", "SD", X86Movsd,
6751 v2f64, f64, fp64imm0>;
6752defm : avx512_scalar_fma_patterns<X86Fnmadd, "VFNMADD", "SD", X86Movsd,
6753 v2f64, f64, fp64imm0>;
6754defm : avx512_scalar_fma_patterns<X86Fnmsub, "VFNMSUB", "SD", X86Movsd,
6755 v2f64, f64, fp64imm0>;
6756
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006757//===----------------------------------------------------------------------===//
Asaf Badouh655822a2016-01-25 11:14:24 +00006758// AVX-512 Packed Multiply of Unsigned 52-bit Integers and Add the Low 52-bit IFMA
6759//===----------------------------------------------------------------------===//
6760let Constraints = "$src1 = $dst" in {
6761multiclass avx512_pmadd52_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006762 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper47e14ea2017-09-24 19:30:55 +00006763 // NOTE: The SDNode have the multiply operands first with the add last.
6764 // This enables commuted load patterns to be autogenerated by tablegen.
Craig Topper6bf9b802017-02-26 06:45:45 +00006765 let ExeDomain = _.ExeDomain in {
Asaf Badouh655822a2016-01-25 11:14:24 +00006766 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
6767 (ins _.RC:$src2, _.RC:$src3),
6768 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00006769 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), 1, 1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006770 AVX512FMA3Base, Sched<[sched]>;
Asaf Badouh655822a2016-01-25 11:14:24 +00006771
Craig Toppere1cac152016-06-07 07:27:54 +00006772 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6773 (ins _.RC:$src2, _.MemOp:$src3),
6774 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrime9376b92018-04-12 19:59:35 +00006775 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006776 AVX512FMA3Base, Sched<[sched.Folded, ReadAfterLd]>;
Asaf Badouh655822a2016-01-25 11:14:24 +00006777
Craig Toppere1cac152016-06-07 07:27:54 +00006778 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6779 (ins _.RC:$src2, _.ScalarMemOp:$src3),
6780 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
6781 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper47e14ea2017-09-24 19:30:55 +00006782 (OpNode _.RC:$src2,
6783 (_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00006784 _.RC:$src1)>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006785 AVX512FMA3Base, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper6bf9b802017-02-26 06:45:45 +00006786 }
Asaf Badouh655822a2016-01-25 11:14:24 +00006787}
6788} // Constraints = "$src1 = $dst"
6789
6790multiclass avx512_pmadd52_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006791 X86SchedWriteWidths sched, AVX512VLVectorVTInfo _> {
Asaf Badouh655822a2016-01-25 11:14:24 +00006792 let Predicates = [HasIFMA] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006793 defm Z : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, sched.ZMM, _.info512>,
Asaf Badouh655822a2016-01-25 11:14:24 +00006794 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
6795 }
6796 let Predicates = [HasVLX, HasIFMA] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006797 defm Z256 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, sched.YMM, _.info256>,
Asaf Badouh655822a2016-01-25 11:14:24 +00006798 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006799 defm Z128 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, sched.XMM, _.info128>,
Asaf Badouh655822a2016-01-25 11:14:24 +00006800 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
6801 }
6802}
6803
6804defm VPMADD52LUQ : avx512_pmadd52_common<0xb4, "vpmadd52luq", x86vpmadd52l,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006805 SchedWriteVecIMul, avx512vl_i64_info>,
6806 VEX_W;
Asaf Badouh655822a2016-01-25 11:14:24 +00006807defm VPMADD52HUQ : avx512_pmadd52_common<0xb5, "vpmadd52huq", x86vpmadd52h,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006808 SchedWriteVecIMul, avx512vl_i64_info>,
6809 VEX_W;
Asaf Badouh655822a2016-01-25 11:14:24 +00006810
6811//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006812// AVX-512 Scalar convert from sign integer to float/double
6813//===----------------------------------------------------------------------===//
6814
Simon Pilgrim21e89792018-04-13 14:36:59 +00006815multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, X86FoldableSchedWrite sched,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006816 RegisterClass SrcRC, X86VectorVTInfo DstVT,
6817 X86MemOperand x86memop, PatFrag ld_frag, string asm> {
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006818 let hasSideEffects = 0 in {
6819 def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst),
6820 (ins DstVT.FRC:$src1, SrcRC:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00006821 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006822 EVEX_4V, Sched<[sched]>;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006823 let mayLoad = 1 in
6824 def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst),
6825 (ins DstVT.FRC:$src1, x86memop:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00006826 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006827 EVEX_4V, Sched<[sched.Folded, ReadAfterLd]>;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006828 } // hasSideEffects = 0
6829 let isCodeGenOnly = 1 in {
6830 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
6831 (ins DstVT.RC:$src1, SrcRC:$src2),
6832 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
6833 [(set DstVT.RC:$dst,
6834 (OpNode (DstVT.VT DstVT.RC:$src1),
6835 SrcRC:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00006836 (i32 FROUND_CURRENT)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006837 EVEX_4V, Sched<[sched]>;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006838
6839 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst),
6840 (ins DstVT.RC:$src1, x86memop:$src2),
6841 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
6842 [(set DstVT.RC:$dst,
6843 (OpNode (DstVT.VT DstVT.RC:$src1),
6844 (ld_frag addr:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00006845 (i32 FROUND_CURRENT)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006846 EVEX_4V, Sched<[sched.Folded, ReadAfterLd]>;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006847 }//isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006848}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00006849
Simon Pilgrim21e89792018-04-13 14:36:59 +00006850multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode,
6851 X86FoldableSchedWrite sched, RegisterClass SrcRC,
6852 X86VectorVTInfo DstVT, string asm> {
Igor Bregerabe4a792015-06-14 12:44:55 +00006853 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
6854 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006855 !strconcat(asm,
6856 "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
Igor Bregerabe4a792015-06-14 12:44:55 +00006857 [(set DstVT.RC:$dst,
6858 (OpNode (DstVT.VT DstVT.RC:$src1),
6859 SrcRC:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00006860 (i32 imm:$rc)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006861 EVEX_4V, EVEX_B, EVEX_RC, Sched<[sched]>;
Igor Bregerabe4a792015-06-14 12:44:55 +00006862}
6863
Simon Pilgrim21e89792018-04-13 14:36:59 +00006864multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode,
6865 X86FoldableSchedWrite sched,
6866 RegisterClass SrcRC, X86VectorVTInfo DstVT,
6867 X86MemOperand x86memop, PatFrag ld_frag, string asm> {
6868 defm NAME : avx512_vcvtsi_round<opc, OpNode, sched, SrcRC, DstVT, asm>,
6869 avx512_vcvtsi<opc, OpNode, sched, SrcRC, DstVT, x86memop,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006870 ld_frag, asm>, VEX_LIG;
Igor Bregerabe4a792015-06-14 12:44:55 +00006871}
6872
Andrew Trick15a47742013-10-09 05:11:10 +00006873let Predicates = [HasAVX512] in {
Simon Pilgrim5647e892018-05-16 10:53:45 +00006874defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, WriteCvtI2SS, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006875 v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">,
6876 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim5647e892018-05-16 10:53:45 +00006877defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, WriteCvtI2SS, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006878 v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">,
6879 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Simon Pilgrim5647e892018-05-16 10:53:45 +00006880defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, WriteCvtI2SD, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006881 v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">,
6882 XD, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim5647e892018-05-16 10:53:45 +00006883defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, WriteCvtI2SD, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006884 v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">,
6885 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006886
Craig Topper8f85ad12016-11-14 02:46:58 +00006887def : InstAlias<"vcvtsi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00006888 (VCVTSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0, "att">;
Craig Topper8f85ad12016-11-14 02:46:58 +00006889def : InstAlias<"vcvtsi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00006890 (VCVTSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0, "att">;
Craig Topper8f85ad12016-11-14 02:46:58 +00006891
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006892def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
6893 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
6894def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006895 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006896def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
6897 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
6898def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006899 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006900
6901def : Pat<(f32 (sint_to_fp GR32:$src)),
6902 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
6903def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006904 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006905def : Pat<(f64 (sint_to_fp GR32:$src)),
6906 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
6907def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006908 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
6909
Simon Pilgrim5647e892018-05-16 10:53:45 +00006910defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, WriteCvtI2SS, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006911 v4f32x_info, i32mem, loadi32,
6912 "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim5647e892018-05-16 10:53:45 +00006913defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, WriteCvtI2SS, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006914 v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">,
6915 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Simon Pilgrim5647e892018-05-16 10:53:45 +00006916defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, WriteCvtI2SD, GR32, v2f64x_info,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006917 i32mem, loadi32, "cvtusi2sd{l}">,
6918 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim5647e892018-05-16 10:53:45 +00006919defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, WriteCvtI2SD, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006920 v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">,
6921 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006922
Craig Topper8f85ad12016-11-14 02:46:58 +00006923def : InstAlias<"vcvtusi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00006924 (VCVTUSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0, "att">;
Craig Topper8f85ad12016-11-14 02:46:58 +00006925def : InstAlias<"vcvtusi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00006926 (VCVTUSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0, "att">;
Craig Topper8f85ad12016-11-14 02:46:58 +00006927
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006928def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
6929 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
6930def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
6931 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
6932def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
6933 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
6934def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
6935 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
6936
6937def : Pat<(f32 (uint_to_fp GR32:$src)),
6938 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
6939def : Pat<(f32 (uint_to_fp GR64:$src)),
6940 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
6941def : Pat<(f64 (uint_to_fp GR32:$src)),
6942 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
6943def : Pat<(f64 (uint_to_fp GR64:$src)),
6944 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00006945}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006946
6947//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006948// AVX-512 Scalar convert from float/double to integer
6949//===----------------------------------------------------------------------===//
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006950
6951multiclass avx512_cvt_s_int_round<bits<8> opc, X86VectorVTInfo SrcVT,
6952 X86VectorVTInfo DstVT, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006953 X86FoldableSchedWrite sched, string asm,
Craig Toppera49c3542018-01-06 19:20:33 +00006954 string aliasStr,
6955 bit CodeGenOnly = 1> {
Craig Toppere1cac152016-06-07 07:27:54 +00006956 let Predicates = [HasAVX512] in {
Craig Toppera0be5a02017-12-10 19:47:56 +00006957 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00006958 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00006959 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 FROUND_CURRENT)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006960 EVEX, VEX_LIG, Sched<[sched]>;
Craig Toppera0be5a02017-12-10 19:47:56 +00006961 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src, AVX512RC:$rc),
Craig Topper1de942b2017-12-10 17:42:44 +00006962 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00006963 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 imm:$rc)))]>,
6964 EVEX, VEX_LIG, EVEX_B, EVEX_RC,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006965 Sched<[sched]>;
Craig Toppera49c3542018-01-06 19:20:33 +00006966 let isCodeGenOnly = CodeGenOnly, ForceDisassemble = CodeGenOnly in
Craig Toppera0be5a02017-12-10 19:47:56 +00006967 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), (ins SrcVT.IntScalarMemOp:$src),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006968 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006969 [(set DstVT.RC:$dst, (OpNode
Craig Topper5a63ca22017-03-13 03:59:06 +00006970 (SrcVT.VT SrcVT.ScalarIntMemCPat:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00006971 (i32 FROUND_CURRENT)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006972 EVEX, VEX_LIG, Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere2659d82018-01-05 23:13:54 +00006973
6974 def : InstAlias<"v" # asm # aliasStr # "\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00006975 (!cast<Instruction>(NAME # "rr_Int") DstVT.RC:$dst, SrcVT.RC:$src), 0, "att">;
Craig Toppere2659d82018-01-05 23:13:54 +00006976 def : InstAlias<"v" # asm # aliasStr # "\t{$rc, $src, $dst|$dst, $src, $rc}",
Craig Topper06624e12018-04-28 18:46:11 +00006977 (!cast<Instruction>(NAME # "rrb_Int") DstVT.RC:$dst, SrcVT.RC:$src, AVX512RC:$rc), 0, "att">;
Craig Toppera49c3542018-01-06 19:20:33 +00006978 } // Predicates = [HasAVX512]
6979}
6980
6981multiclass avx512_cvt_s_int_round_aliases<bits<8> opc, X86VectorVTInfo SrcVT,
6982 X86VectorVTInfo DstVT, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006983 X86FoldableSchedWrite sched, string asm,
Craig Toppera49c3542018-01-06 19:20:33 +00006984 string aliasStr> :
Simon Pilgrim21e89792018-04-13 14:36:59 +00006985 avx512_cvt_s_int_round<opc, SrcVT, DstVT, OpNode, sched, asm, aliasStr, 0> {
Craig Toppera49c3542018-01-06 19:20:33 +00006986 let Predicates = [HasAVX512] in {
Craig Toppere2659d82018-01-05 23:13:54 +00006987 def : InstAlias<"v" # asm # aliasStr # "\t{$src, $dst|$dst, $src}",
6988 (!cast<Instruction>(NAME # "rm_Int") DstVT.RC:$dst,
Craig Topper06624e12018-04-28 18:46:11 +00006989 SrcVT.IntScalarMemOp:$src), 0, "att">;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006990 } // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006991}
Asaf Badouh2744d212015-09-20 14:31:19 +00006992
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006993// Convert float/double to signed/unsigned int 32/64
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006994defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, f32x_info, i32x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00006995 X86cvts2si, WriteCvtSS2I, "cvtss2si", "{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006996 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006997defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, f32x_info, i64x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00006998 X86cvts2si, WriteCvtSS2I, "cvtss2si", "{q}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006999 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Craig Toppera49c3542018-01-06 19:20:33 +00007000defm VCVTSS2USIZ: avx512_cvt_s_int_round_aliases<0x79, f32x_info, i32x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007001 X86cvts2usi, WriteCvtSS2I, "cvtss2usi", "{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007002 XS, EVEX_CD8<32, CD8VT1>;
Craig Toppera49c3542018-01-06 19:20:33 +00007003defm VCVTSS2USI64Z: avx512_cvt_s_int_round_aliases<0x79, f32x_info, i64x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007004 X86cvts2usi, WriteCvtSS2I, "cvtss2usi", "{q}">,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007005 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007006defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, f64x_info, i32x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007007 X86cvts2si, WriteCvtSD2I, "cvtsd2si", "{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007008 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00007009defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, f64x_info, i64x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007010 X86cvts2si, WriteCvtSD2I, "cvtsd2si", "{q}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007011 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Toppera49c3542018-01-06 19:20:33 +00007012defm VCVTSD2USIZ: avx512_cvt_s_int_round_aliases<0x79, f64x_info, i32x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007013 X86cvts2usi, WriteCvtSD2I, "cvtsd2usi", "{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007014 XD, EVEX_CD8<64, CD8VT1>;
Craig Toppera49c3542018-01-06 19:20:33 +00007015defm VCVTSD2USI64Z: avx512_cvt_s_int_round_aliases<0x79, f64x_info, i64x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007016 X86cvts2usi, WriteCvtSD2I, "cvtsd2usi", "{q}">,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007017 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007018
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00007019// The SSE version of these instructions are disabled for AVX512.
7020// Therefore, the SSE intrinsics are mapped to the AVX512 instructions.
7021let Predicates = [HasAVX512] in {
7022 def : Pat<(i32 (int_x86_sse_cvtss2si (v4f32 VR128X:$src))),
Craig Toppera0be5a02017-12-10 19:47:56 +00007023 (VCVTSS2SIZrr_Int VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00007024 def : Pat<(i32 (int_x86_sse_cvtss2si sse_load_f32:$src)),
Craig Toppera0be5a02017-12-10 19:47:56 +00007025 (VCVTSS2SIZrm_Int sse_load_f32:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00007026 def : Pat<(i64 (int_x86_sse_cvtss2si64 (v4f32 VR128X:$src))),
Craig Toppera0be5a02017-12-10 19:47:56 +00007027 (VCVTSS2SI64Zrr_Int VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00007028 def : Pat<(i64 (int_x86_sse_cvtss2si64 sse_load_f32:$src)),
Craig Toppera0be5a02017-12-10 19:47:56 +00007029 (VCVTSS2SI64Zrm_Int sse_load_f32:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00007030 def : Pat<(i32 (int_x86_sse2_cvtsd2si (v2f64 VR128X:$src))),
Craig Toppera0be5a02017-12-10 19:47:56 +00007031 (VCVTSD2SIZrr_Int VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00007032 def : Pat<(i32 (int_x86_sse2_cvtsd2si sse_load_f64:$src)),
Craig Toppera0be5a02017-12-10 19:47:56 +00007033 (VCVTSD2SIZrm_Int sse_load_f64:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00007034 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (v2f64 VR128X:$src))),
Craig Toppera0be5a02017-12-10 19:47:56 +00007035 (VCVTSD2SI64Zrr_Int VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00007036 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 sse_load_f64:$src)),
Craig Toppera0be5a02017-12-10 19:47:56 +00007037 (VCVTSD2SI64Zrm_Int sse_load_f64:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00007038} // HasAVX512
7039
Elad Cohen0c260102017-01-11 09:11:48 +00007040// Patterns used for matching vcvtsi2s{s,d} intrinsic sequences from clang
7041// which produce unnecessary vmovs{s,d} instructions
7042let Predicates = [HasAVX512] in {
7043def : Pat<(v4f32 (X86Movss
7044 (v4f32 VR128X:$dst),
7045 (v4f32 (scalar_to_vector (f32 (sint_to_fp GR64:$src)))))),
7046 (VCVTSI642SSZrr_Int VR128X:$dst, GR64:$src)>;
7047
7048def : Pat<(v4f32 (X86Movss
7049 (v4f32 VR128X:$dst),
Craig Topper38b713d2018-05-13 01:54:33 +00007050 (v4f32 (scalar_to_vector (f32 (sint_to_fp (loadi64 addr:$src))))))),
7051 (VCVTSI642SSZrm_Int VR128X:$dst, addr:$src)>;
7052
7053def : Pat<(v4f32 (X86Movss
7054 (v4f32 VR128X:$dst),
Elad Cohen0c260102017-01-11 09:11:48 +00007055 (v4f32 (scalar_to_vector (f32 (sint_to_fp GR32:$src)))))),
7056 (VCVTSI2SSZrr_Int VR128X:$dst, GR32:$src)>;
7057
Craig Topper38b713d2018-05-13 01:54:33 +00007058def : Pat<(v4f32 (X86Movss
7059 (v4f32 VR128X:$dst),
7060 (v4f32 (scalar_to_vector (f32 (sint_to_fp (loadi32 addr:$src))))))),
7061 (VCVTSI2SSZrm_Int VR128X:$dst, addr:$src)>;
7062
Elad Cohen0c260102017-01-11 09:11:48 +00007063def : Pat<(v2f64 (X86Movsd
7064 (v2f64 VR128X:$dst),
7065 (v2f64 (scalar_to_vector (f64 (sint_to_fp GR64:$src)))))),
7066 (VCVTSI642SDZrr_Int VR128X:$dst, GR64:$src)>;
7067
7068def : Pat<(v2f64 (X86Movsd
7069 (v2f64 VR128X:$dst),
Craig Topper38b713d2018-05-13 01:54:33 +00007070 (v2f64 (scalar_to_vector (f64 (sint_to_fp (loadi64 addr:$src))))))),
7071 (VCVTSI642SDZrm_Int VR128X:$dst, addr:$src)>;
7072
7073def : Pat<(v2f64 (X86Movsd
7074 (v2f64 VR128X:$dst),
Elad Cohen0c260102017-01-11 09:11:48 +00007075 (v2f64 (scalar_to_vector (f64 (sint_to_fp GR32:$src)))))),
7076 (VCVTSI2SDZrr_Int VR128X:$dst, GR32:$src)>;
Craig Topper38b713d2018-05-13 01:54:33 +00007077
7078def : Pat<(v2f64 (X86Movsd
7079 (v2f64 VR128X:$dst),
7080 (v2f64 (scalar_to_vector (f64 (sint_to_fp (loadi32 addr:$src))))))),
7081 (VCVTSI2SDZrm_Int VR128X:$dst, addr:$src)>;
Craig Topper97e74b02018-05-13 23:24:21 +00007082
7083def : Pat<(v4f32 (X86Movss
7084 (v4f32 VR128X:$dst),
7085 (v4f32 (scalar_to_vector (f32 (uint_to_fp GR64:$src)))))),
7086 (VCVTUSI642SSZrr_Int VR128X:$dst, GR64:$src)>;
7087
7088def : Pat<(v4f32 (X86Movss
7089 (v4f32 VR128X:$dst),
7090 (v4f32 (scalar_to_vector (f32 (uint_to_fp (loadi64 addr:$src))))))),
7091 (VCVTUSI642SSZrm_Int VR128X:$dst, addr:$src)>;
7092
7093def : Pat<(v4f32 (X86Movss
7094 (v4f32 VR128X:$dst),
7095 (v4f32 (scalar_to_vector (f32 (uint_to_fp GR32:$src)))))),
7096 (VCVTUSI2SSZrr_Int VR128X:$dst, GR32:$src)>;
7097
7098def : Pat<(v4f32 (X86Movss
7099 (v4f32 VR128X:$dst),
7100 (v4f32 (scalar_to_vector (f32 (uint_to_fp (loadi32 addr:$src))))))),
7101 (VCVTUSI2SSZrm_Int VR128X:$dst, addr:$src)>;
7102
7103def : Pat<(v2f64 (X86Movsd
7104 (v2f64 VR128X:$dst),
7105 (v2f64 (scalar_to_vector (f64 (uint_to_fp GR64:$src)))))),
7106 (VCVTUSI642SDZrr_Int VR128X:$dst, GR64:$src)>;
7107
7108def : Pat<(v2f64 (X86Movsd
7109 (v2f64 VR128X:$dst),
7110 (v2f64 (scalar_to_vector (f64 (uint_to_fp (loadi64 addr:$src))))))),
7111 (VCVTUSI642SDZrm_Int VR128X:$dst, addr:$src)>;
7112
7113def : Pat<(v2f64 (X86Movsd
7114 (v2f64 VR128X:$dst),
7115 (v2f64 (scalar_to_vector (f64 (uint_to_fp GR32:$src)))))),
7116 (VCVTUSI2SDZrr_Int VR128X:$dst, GR32:$src)>;
7117
7118def : Pat<(v2f64 (X86Movsd
7119 (v2f64 VR128X:$dst),
7120 (v2f64 (scalar_to_vector (f64 (uint_to_fp (loadi32 addr:$src))))))),
7121 (VCVTUSI2SDZrm_Int VR128X:$dst, addr:$src)>;
Elad Cohen0c260102017-01-11 09:11:48 +00007122} // Predicates = [HasAVX512]
7123
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007124// Convert float/double to signed/unsigned int 32/64 with truncation
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007125multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC,
7126 X86VectorVTInfo _DstRC, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007127 SDNode OpNodeRnd, X86FoldableSchedWrite sched,
7128 string aliasStr, bit CodeGenOnly = 1>{
Asaf Badouh2744d212015-09-20 14:31:19 +00007129let Predicates = [HasAVX512] in {
Craig Topper90353a92018-01-06 21:02:22 +00007130 let isCodeGenOnly = 1 in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00007131 def rr : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00007132 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007133 [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007134 EVEX, Sched<[sched]>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00007135 def rm : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.ScalarMemOp:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00007136 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007137 [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007138 EVEX, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper90353a92018-01-06 21:02:22 +00007139 }
7140
7141 def rr_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
7142 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
7143 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007144 (i32 FROUND_CURRENT)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007145 EVEX, VEX_LIG, Sched<[sched]>;
Craig Topper90353a92018-01-06 21:02:22 +00007146 def rrb_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
7147 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
7148 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007149 (i32 FROUND_NO_EXC)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007150 EVEX,VEX_LIG , EVEX_B, Sched<[sched]>;
Craig Topper61d8a602018-01-06 21:27:25 +00007151 let isCodeGenOnly = CodeGenOnly, ForceDisassemble = CodeGenOnly in
Craig Topper0f4ccb72018-01-06 21:02:26 +00007152 def rm_Int : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst),
7153 (ins _SrcRC.IntScalarMemOp:$src),
7154 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
7155 [(set _DstRC.RC:$dst, (OpNodeRnd
7156 (_SrcRC.VT _SrcRC.ScalarIntMemCPat:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007157 (i32 FROUND_CURRENT)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007158 EVEX, VEX_LIG, Sched<[sched.Folded, ReadAfterLd]>;
Simon Pilgrim916485c2016-08-18 11:22:22 +00007159
Igor Bregerc59b3a22016-08-03 10:58:05 +00007160 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007161 (!cast<Instruction>(NAME # "rr_Int") _DstRC.RC:$dst, _SrcRC.RC:$src), 0, "att">;
Craig Toppere2659d82018-01-05 23:13:54 +00007162 def : InstAlias<asm # aliasStr # "\t{{sae}, $src, $dst|$dst, $src, {sae}}",
Craig Topper06624e12018-04-28 18:46:11 +00007163 (!cast<Instruction>(NAME # "rrb_Int") _DstRC.RC:$dst, _SrcRC.RC:$src), 0, "att">;
Asaf Badouh2744d212015-09-20 14:31:19 +00007164} //HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007165}
7166
Craig Topper61d8a602018-01-06 21:27:25 +00007167multiclass avx512_cvt_s_all_unsigned<bits<8> opc, string asm,
7168 X86VectorVTInfo _SrcRC,
7169 X86VectorVTInfo _DstRC, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007170 SDNode OpNodeRnd, X86FoldableSchedWrite sched,
Craig Topper61d8a602018-01-06 21:27:25 +00007171 string aliasStr> :
Simon Pilgrim21e89792018-04-13 14:36:59 +00007172 avx512_cvt_s_all<opc, asm, _SrcRC, _DstRC, OpNode, OpNodeRnd, sched,
Craig Topper61d8a602018-01-06 21:27:25 +00007173 aliasStr, 0> {
7174let Predicates = [HasAVX512] in {
7175 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
7176 (!cast<Instruction>(NAME # "rm_Int") _DstRC.RC:$dst,
Craig Topper06624e12018-04-28 18:46:11 +00007177 _SrcRC.IntScalarMemOp:$src), 0, "att">;
Craig Topper61d8a602018-01-06 21:27:25 +00007178}
7179}
Asaf Badouh2744d212015-09-20 14:31:19 +00007180
Igor Bregerc59b3a22016-08-03 10:58:05 +00007181defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i32x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007182 fp_to_sint, X86cvtts2IntRnd, WriteCvtSS2I, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00007183 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00007184defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i64x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007185 fp_to_sint, X86cvtts2IntRnd, WriteCvtSS2I, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00007186 VEX_W, XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00007187defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i32x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007188 fp_to_sint, X86cvtts2IntRnd, WriteCvtSD2I, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00007189 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00007190defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i64x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007191 fp_to_sint, X86cvtts2IntRnd, WriteCvtSD2I, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00007192 VEX_W, XD, EVEX_CD8<64, CD8VT1>;
7193
Craig Topper61d8a602018-01-06 21:27:25 +00007194defm VCVTTSS2USIZ: avx512_cvt_s_all_unsigned<0x78, "vcvttss2usi", f32x_info, i32x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007195 fp_to_uint, X86cvtts2UIntRnd, WriteCvtSS2I, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00007196 XS, EVEX_CD8<32, CD8VT1>;
Craig Topper61d8a602018-01-06 21:27:25 +00007197defm VCVTTSS2USI64Z: avx512_cvt_s_all_unsigned<0x78, "vcvttss2usi", f32x_info, i64x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007198 fp_to_uint, X86cvtts2UIntRnd, WriteCvtSS2I, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00007199 XS,VEX_W, EVEX_CD8<32, CD8VT1>;
Craig Topper61d8a602018-01-06 21:27:25 +00007200defm VCVTTSD2USIZ: avx512_cvt_s_all_unsigned<0x78, "vcvttsd2usi", f64x_info, i32x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007201 fp_to_uint, X86cvtts2UIntRnd, WriteCvtSD2I, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00007202 XD, EVEX_CD8<64, CD8VT1>;
Craig Topper61d8a602018-01-06 21:27:25 +00007203defm VCVTTSD2USI64Z: avx512_cvt_s_all_unsigned<0x78, "vcvttsd2usi", f64x_info, i64x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007204 fp_to_uint, X86cvtts2UIntRnd, WriteCvtSD2I, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00007205 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper61d8a602018-01-06 21:27:25 +00007206
Asaf Badouh2744d212015-09-20 14:31:19 +00007207let Predicates = [HasAVX512] in {
7208 def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00007209 (VCVTTSS2SIZrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00007210 def : Pat<(i32 (int_x86_sse_cvttss2si sse_load_f32:$src)),
7211 (VCVTTSS2SIZrm_Int ssmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00007212 def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00007213 (VCVTTSS2SI64Zrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00007214 def : Pat<(i64 (int_x86_sse_cvttss2si64 sse_load_f32:$src)),
7215 (VCVTTSS2SI64Zrm_Int ssmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00007216 def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00007217 (VCVTTSD2SIZrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00007218 def : Pat<(i32 (int_x86_sse2_cvttsd2si sse_load_f64:$src)),
7219 (VCVTTSD2SIZrm_Int sdmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00007220 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00007221 (VCVTTSD2SI64Zrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00007222 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 sse_load_f64:$src)),
7223 (VCVTTSD2SI64Zrm_Int sdmem:$src)>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00007224} // HasAVX512
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007225
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007226//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007227// AVX-512 Convert form float to double and back
7228//===----------------------------------------------------------------------===//
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007229
Asaf Badouh2744d212015-09-20 14:31:19 +00007230multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007231 X86VectorVTInfo _Src, SDNode OpNode,
7232 X86FoldableSchedWrite sched> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00007233 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00007234 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00007235 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00007236 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Toppera02e3942016-09-23 06:24:43 +00007237 (_Src.VT _Src.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007238 (i32 FROUND_CURRENT)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007239 EVEX_4V, VEX_LIG, Sched<[sched]>;
Ayman Musa6e670cf2017-02-23 07:24:21 +00007240 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper08b413a2017-03-13 05:14:44 +00007241 (ins _.RC:$src1, _Src.IntScalarMemOp:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00007242 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00007243 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Topper08b413a2017-03-13 05:14:44 +00007244 (_Src.VT _Src.ScalarIntMemCPat:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007245 (i32 FROUND_CURRENT)))>,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007246 EVEX_4V, VEX_LIG,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007247 Sched<[sched.Folded, ReadAfterLd]>;
Ayman Musa6e670cf2017-02-23 07:24:21 +00007248
Craig Topperd2011e32017-02-25 18:43:42 +00007249 let isCodeGenOnly = 1, hasSideEffects = 0 in {
7250 def rr : I<opc, MRMSrcReg, (outs _.FRC:$dst),
7251 (ins _.FRC:$src1, _Src.FRC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007252 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007253 EVEX_4V, VEX_LIG, Sched<[sched]>;
Craig Topperd2011e32017-02-25 18:43:42 +00007254 let mayLoad = 1 in
7255 def rm : I<opc, MRMSrcMem, (outs _.FRC:$dst),
7256 (ins _.FRC:$src1, _Src.ScalarMemOp:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007257 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007258 EVEX_4V, VEX_LIG, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topperd2011e32017-02-25 18:43:42 +00007259 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007260}
7261
Asaf Badouh2744d212015-09-20 14:31:19 +00007262// Scalar Coversion with SAE - suppress all exceptions
7263multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007264 X86VectorVTInfo _Src, SDNode OpNodeRnd,
7265 X86FoldableSchedWrite sched> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00007266 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00007267 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00007268 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Toppera58abd12016-05-09 05:34:12 +00007269 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00007270 (_Src.VT _Src.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007271 (i32 FROUND_NO_EXC)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007272 EVEX_4V, VEX_LIG, EVEX_B, Sched<[sched]>;
Asaf Badouh2744d212015-09-20 14:31:19 +00007273}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007274
Asaf Badouh2744d212015-09-20 14:31:19 +00007275// Scalar Conversion with rounding control (RC)
7276multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007277 X86VectorVTInfo _Src, SDNode OpNodeRnd,
7278 X86FoldableSchedWrite sched> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00007279 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00007280 (ins _.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00007281 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Toppera58abd12016-05-09 05:34:12 +00007282 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007283 (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007284 EVEX_4V, VEX_LIG, Sched<[sched]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00007285 EVEX_B, EVEX_RC;
7286}
Craig Toppera02e3942016-09-23 06:24:43 +00007287multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007288 SDNode OpNodeRnd, X86FoldableSchedWrite sched,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007289 X86VectorVTInfo _src, X86VectorVTInfo _dst> {
Asaf Badouh2744d212015-09-20 14:31:19 +00007290 let Predicates = [HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00007291 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd, sched>,
Asaf Badouh2744d212015-09-20 14:31:19 +00007292 avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007293 OpNodeRnd, sched>, VEX_W, EVEX_CD8<64, CD8VT1>, XD;
Asaf Badouh2744d212015-09-20 14:31:19 +00007294 }
7295}
7296
Simon Pilgrim21e89792018-04-13 14:36:59 +00007297multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
7298 X86FoldableSchedWrite sched,
7299 X86VectorVTInfo _src, X86VectorVTInfo _dst> {
Asaf Badouh2744d212015-09-20 14:31:19 +00007300 let Predicates = [HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00007301 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd, sched>,
7302 avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd, sched>,
Michael Zuckerman4b88a772016-12-18 14:29:00 +00007303 EVEX_CD8<32, CD8VT1>, XS;
Asaf Badouh2744d212015-09-20 14:31:19 +00007304 }
7305}
Craig Toppera02e3942016-09-23 06:24:43 +00007306defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss",
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007307 X86froundRnd, WriteCvtSD2SS, f64x_info,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007308 f32x_info>, NotMemoryFoldable;
Craig Toppera02e3942016-09-23 06:24:43 +00007309defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd",
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007310 X86fpextRnd, WriteCvtSS2SD, f32x_info,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007311 f64x_info>, NotMemoryFoldable;
Asaf Badouh2744d212015-09-20 14:31:19 +00007312
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007313def : Pat<(f64 (fpextend FR32X:$src)),
Craig Topperafc3c822017-11-07 04:44:22 +00007314 (VCVTSS2SDZrr (f64 (IMPLICIT_DEF)), FR32X:$src)>,
Asaf Badouh2744d212015-09-20 14:31:19 +00007315 Requires<[HasAVX512]>;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007316def : Pat<(f64 (fpextend (loadf32 addr:$src))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00007317 (VCVTSS2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>,
Craig Toppera2c52642018-05-17 05:41:11 +00007318 Requires<[HasAVX512, OptForSize]>;
Asaf Badouh2744d212015-09-20 14:31:19 +00007319
7320def : Pat<(f64 (extloadf32 addr:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00007321 (VCVTSS2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007322 Requires<[HasAVX512, OptForSize]>;
7323
Asaf Badouh2744d212015-09-20 14:31:19 +00007324def : Pat<(f64 (extloadf32 addr:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00007325 (VCVTSS2SDZrr (f64 (IMPLICIT_DEF)), (VMOVSSZrm addr:$src))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00007326 Requires<[HasAVX512, OptForSpeed]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007327
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007328def : Pat<(f32 (fpround FR64X:$src)),
Craig Topperafc3c822017-11-07 04:44:22 +00007329 (VCVTSD2SSZrr (f32 (IMPLICIT_DEF)), FR64X:$src)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007330 Requires<[HasAVX512]>;
Elad Cohen0c260102017-01-11 09:11:48 +00007331
7332def : Pat<(v4f32 (X86Movss
7333 (v4f32 VR128X:$dst),
7334 (v4f32 (scalar_to_vector
7335 (f32 (fpround (f64 (extractelt VR128X:$src, (iPTR 0))))))))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00007336 (VCVTSD2SSZrr_Int VR128X:$dst, VR128X:$src)>,
Elad Cohen0c260102017-01-11 09:11:48 +00007337 Requires<[HasAVX512]>;
7338
7339def : Pat<(v2f64 (X86Movsd
7340 (v2f64 VR128X:$dst),
7341 (v2f64 (scalar_to_vector
7342 (f64 (fpextend (f32 (extractelt VR128X:$src, (iPTR 0))))))))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00007343 (VCVTSS2SDZrr_Int VR128X:$dst, VR128X:$src)>,
Elad Cohen0c260102017-01-11 09:11:48 +00007344 Requires<[HasAVX512]>;
7345
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007346//===----------------------------------------------------------------------===//
7347// AVX-512 Vector convert from signed/unsigned integer to float/double
7348// and from float/double to signed/unsigned integer
7349//===----------------------------------------------------------------------===//
7350
7351multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007352 X86VectorVTInfo _Src, SDNode OpNode,
7353 X86FoldableSchedWrite sched,
7354 string Broadcast = _.BroadcastStr,
7355 string Alias = "", X86MemOperand MemOp = _Src.MemOp> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007356
7357 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7358 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
Simon Pilgrime9376b92018-04-12 19:59:35 +00007359 (_.VT (OpNode (_Src.VT _Src.RC:$src)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007360 EVEX, Sched<[sched]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007361
7362 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Coby Tayree97e9cf62016-11-20 17:09:56 +00007363 (ins MemOp:$src), OpcodeStr#Alias, "$src", "$src",
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007364 (_.VT (OpNode (_Src.VT
Simon Pilgrime9376b92018-04-12 19:59:35 +00007365 (bitconvert (_Src.LdFrag addr:$src)))))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007366 EVEX, Sched<[sched.Folded]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007367
7368 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00007369 (ins _Src.ScalarMemOp:$src), OpcodeStr,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007370 "${src}"##Broadcast, "${src}"##Broadcast,
7371 (_.VT (OpNode (_Src.VT
7372 (X86VBroadcast (_Src.ScalarLdFrag addr:$src)))
Simon Pilgrime9376b92018-04-12 19:59:35 +00007373 ))>, EVEX, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007374 Sched<[sched.Folded]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007375}
7376// Coversion with SAE - suppress all exceptions
7377multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007378 X86VectorVTInfo _Src, SDNode OpNodeRnd,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007379 X86FoldableSchedWrite sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007380 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7381 (ins _Src.RC:$src), OpcodeStr,
7382 "{sae}, $src", "$src, {sae}",
7383 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007384 (i32 FROUND_NO_EXC)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007385 EVEX, EVEX_B, Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007386}
7387
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007388// Conversion with rounding control (RC)
7389multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007390 X86VectorVTInfo _Src, SDNode OpNodeRnd,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007391 X86FoldableSchedWrite sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007392 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7393 (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr,
7394 "$rc, $src", "$src, $rc",
Simon Pilgrime9376b92018-04-12 19:59:35 +00007395 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007396 EVEX, EVEX_B, EVEX_RC, Sched<[sched]>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007397}
7398
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007399// Extend Float to Double
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007400multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr,
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007401 X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007402 let Predicates = [HasAVX512] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007403 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info,
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007404 fpextend, sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007405 avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info,
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007406 X86vfpextRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007407 }
7408 let Predicates = [HasVLX] in {
7409 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info,
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007410 X86vfpext, sched.XMM, "{1to2}", "", f64mem>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007411 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fpextend,
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007412 sched.YMM>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007413 }
7414}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007415
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007416// Truncate Double to Float
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007417multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr, X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007418 let Predicates = [HasAVX512] in {
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007419 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fpround, sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007420 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info,
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007421 X86vfproundRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007422 }
7423 let Predicates = [HasVLX] in {
7424 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info,
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007425 X86vfpround, sched.XMM, "{1to2}", "{x}">, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007426 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fpround,
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007427 sched.YMM, "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00007428
7429 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7430 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
7431 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007432 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0, "intel">;
Craig Topperb8596e42016-11-14 01:53:29 +00007433 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7434 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
7435 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007436 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0, "intel">;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007437 }
7438}
7439
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007440defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps", SchedWriteCvtPD2PS>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007441 VEX_W, PD, EVEX_CD8<64, CD8VF>;
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007442defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd", SchedWriteCvtPS2PD>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007443 PS, EVEX_CD8<32, CD8VH>;
7444
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007445def : Pat<(v8f64 (extloadv8f32 addr:$src)),
7446 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00007447
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007448let Predicates = [HasVLX] in {
Craig Topperee277e12017-10-14 05:55:42 +00007449 let AddedComplexity = 15 in {
7450 def : Pat<(X86vzmovl (v2f64 (bitconvert
7451 (v4f32 (X86vfpround (v2f64 VR128X:$src)))))),
7452 (VCVTPD2PSZ128rr VR128X:$src)>;
7453 def : Pat<(X86vzmovl (v2f64 (bitconvert
7454 (v4f32 (X86vfpround (loadv2f64 addr:$src)))))),
7455 (VCVTPD2PSZ128rm addr:$src)>;
7456 }
Craig Topper5471fc22016-11-06 04:12:52 +00007457 def : Pat<(v2f64 (extloadv2f32 addr:$src)),
7458 (VCVTPS2PDZ128rm addr:$src)>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007459 def : Pat<(v4f64 (extloadv4f32 addr:$src)),
7460 (VCVTPS2PDZ256rm addr:$src)>;
7461}
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00007462
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007463// Convert Signed/Unsigned Doubleword to Double
7464multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007465 SDNode OpNode128, X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007466 // No rounding in this op
7467 let Predicates = [HasAVX512] in
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007468 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007469 sched.ZMM>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007470
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007471 let Predicates = [HasVLX] in {
7472 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007473 OpNode128, sched.XMM, "{1to2}", "", i64mem>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007474 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007475 sched.YMM>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007476 }
7477}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007478
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007479// Convert Signed/Unsigned Doubleword to Float
7480multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007481 SDNode OpNodeRnd, X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007482 let Predicates = [HasAVX512] in
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007483 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007484 sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007485 avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007486 OpNodeRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007487
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007488 let Predicates = [HasVLX] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007489 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007490 sched.XMM>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007491 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007492 sched.YMM>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007493 }
7494}
7495
7496// Convert Float to Signed/Unsigned Doubleword with truncation
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007497multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007498 SDNode OpNodeRnd, X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007499 let Predicates = [HasAVX512] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007500 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007501 sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007502 avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007503 OpNodeRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007504 }
7505 let Predicates = [HasVLX] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007506 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007507 sched.XMM>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007508 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007509 sched.YMM>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007510 }
7511}
7512
7513// Convert Float to Signed/Unsigned Doubleword
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007514multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007515 SDNode OpNodeRnd, X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007516 let Predicates = [HasAVX512] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007517 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007518 sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007519 avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007520 OpNodeRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007521 }
7522 let Predicates = [HasVLX] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007523 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007524 sched.XMM>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007525 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007526 sched.YMM>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007527 }
7528}
7529
7530// Convert Double to Signed/Unsigned Doubleword with truncation
Craig Topper731bf9c2016-11-09 07:31:32 +00007531multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007532 SDNode OpNode128, SDNode OpNodeRnd,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007533 X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007534 let Predicates = [HasAVX512] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007535 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007536 sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007537 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007538 OpNodeRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007539 }
7540 let Predicates = [HasVLX] in {
7541 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
Craig Topper731bf9c2016-11-09 07:31:32 +00007542 // memory forms of these instructions in Asm Parser. They have the same
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007543 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
7544 // due to the same reason.
Craig Topper731bf9c2016-11-09 07:31:32 +00007545 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007546 OpNode128, sched.XMM, "{1to2}", "{x}">, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007547 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007548 sched.YMM, "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00007549
7550 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7551 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
7552 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007553 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0, "intel">;
Craig Topperb8596e42016-11-14 01:53:29 +00007554 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7555 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
7556 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007557 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0, "intel">;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007558 }
7559}
7560
7561// Convert Double to Signed/Unsigned Doubleword
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007562multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007563 SDNode OpNodeRnd, X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007564 let Predicates = [HasAVX512] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007565 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007566 sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007567 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007568 OpNodeRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007569 }
7570 let Predicates = [HasVLX] in {
7571 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
7572 // memory forms of these instructions in Asm Parcer. They have the same
7573 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
7574 // due to the same reason.
7575 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007576 sched.XMM, "{1to2}", "{x}">, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007577 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007578 sched.YMM, "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00007579
7580 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7581 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
7582 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007583 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0, "intel">;
Craig Topperb8596e42016-11-14 01:53:29 +00007584 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7585 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
7586 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007587 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0, "intel">;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007588 }
7589}
7590
7591// Convert Double to Signed/Unsigned Quardword
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007592multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007593 SDNode OpNodeRnd, X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007594 let Predicates = [HasDQI] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007595 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007596 sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007597 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007598 OpNodeRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007599 }
7600 let Predicates = [HasDQI, HasVLX] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007601 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007602 sched.XMM>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007603 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007604 sched.YMM>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007605 }
7606}
7607
7608// Convert Double to Signed/Unsigned Quardword with truncation
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007609multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007610 SDNode OpNodeRnd, X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007611 let Predicates = [HasDQI] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007612 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007613 sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007614 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007615 OpNodeRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007616 }
7617 let Predicates = [HasDQI, HasVLX] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007618 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007619 sched.XMM>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007620 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007621 sched.YMM>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007622 }
7623}
7624
7625// Convert Signed/Unsigned Quardword to Double
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007626multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007627 SDNode OpNodeRnd, X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007628 let Predicates = [HasDQI] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007629 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007630 sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007631 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007632 OpNodeRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007633 }
7634 let Predicates = [HasDQI, HasVLX] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007635 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007636 sched.XMM>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007637 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007638 sched.YMM>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007639 }
7640}
7641
7642// Convert Float to Signed/Unsigned Quardword
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007643multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007644 SDNode OpNodeRnd, X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007645 let Predicates = [HasDQI] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007646 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007647 sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007648 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007649 OpNodeRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007650 }
7651 let Predicates = [HasDQI, HasVLX] in {
7652 // Explicitly specified broadcast string, since we take only 2 elements
7653 // from v4f32x_info source
7654 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007655 sched.XMM, "{1to2}", "", f64mem>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007656 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007657 sched.YMM>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007658 }
7659}
7660
7661// Convert Float to Signed/Unsigned Quardword with truncation
Craig Toppera39b6502016-12-10 06:02:48 +00007662multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007663 SDNode OpNode128, SDNode OpNodeRnd,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007664 X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007665 let Predicates = [HasDQI] in {
Simon Pilgrim5647e892018-05-16 10:53:45 +00007666 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode, sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007667 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007668 OpNodeRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007669 }
7670 let Predicates = [HasDQI, HasVLX] in {
7671 // Explicitly specified broadcast string, since we take only 2 elements
7672 // from v4f32x_info source
Craig Toppera39b6502016-12-10 06:02:48 +00007673 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode128,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007674 sched.XMM, "{1to2}", "", f64mem>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007675 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007676 sched.YMM>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007677 }
7678}
7679
7680// Convert Signed/Unsigned Quardword to Float
Simon Pilgrima3af7962016-11-24 12:13:46 +00007681multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007682 SDNode OpNode128, SDNode OpNodeRnd,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007683 X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007684 let Predicates = [HasDQI] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007685 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007686 sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007687 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007688 OpNodeRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007689 }
7690 let Predicates = [HasDQI, HasVLX] in {
7691 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
7692 // memory forms of these instructions in Asm Parcer. They have the same
7693 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
7694 // due to the same reason.
Simon Pilgrima3af7962016-11-24 12:13:46 +00007695 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode128,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007696 sched.XMM, "{1to2}", "{x}">, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007697 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007698 sched.YMM, "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00007699
7700 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7701 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
7702 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007703 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0, "intel">;
Craig Topperb8596e42016-11-14 01:53:29 +00007704 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7705 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
7706 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007707 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0, "intel">;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007708 }
7709}
7710
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007711defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86VSintToFP,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007712 SchedWriteCvtDQ2PD>, XS, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007713
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007714defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007715 X86VSintToFpRnd, SchedWriteCvtDQ2PS>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007716 PS, EVEX_CD8<32, CD8VF>;
7717
7718defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007719 X86cvttp2siRnd, SchedWriteCvtPS2DQ>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007720 XS, EVEX_CD8<32, CD8VF>;
7721
Simon Pilgrima3af7962016-11-24 12:13:46 +00007722defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint, X86cvttp2si,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007723 X86cvttp2siRnd, SchedWriteCvtPD2DQ>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007724 PD, VEX_W, EVEX_CD8<64, CD8VF>;
7725
7726defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007727 X86cvttp2uiRnd, SchedWriteCvtPS2DQ>, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007728 EVEX_CD8<32, CD8VF>;
7729
Craig Topperf334ac192016-11-09 07:48:51 +00007730defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007731 X86cvttp2ui, X86cvttp2uiRnd, SchedWriteCvtPD2DQ>,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007732 PS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007733
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007734defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007735 X86VUintToFP, SchedWriteCvtDQ2PD>, XS,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007736 EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007737
7738defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007739 X86VUintToFpRnd, SchedWriteCvtDQ2PS>, XD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007740 EVEX_CD8<32, CD8VF>;
7741
Craig Topper19e04b62016-05-19 06:13:58 +00007742defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtp2Int,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007743 X86cvtp2IntRnd, SchedWriteCvtPS2DQ>, PD,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007744 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007745
Craig Topper19e04b62016-05-19 06:13:58 +00007746defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtp2Int,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007747 X86cvtp2IntRnd, SchedWriteCvtPD2DQ>, XD,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007748 VEX_W, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00007749
Craig Topper19e04b62016-05-19 06:13:58 +00007750defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtp2UInt,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007751 X86cvtp2UIntRnd, SchedWriteCvtPS2DQ>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007752 PS, EVEX_CD8<32, CD8VF>;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007753
Craig Topper19e04b62016-05-19 06:13:58 +00007754defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtp2UInt,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007755 X86cvtp2UIntRnd, SchedWriteCvtPD2DQ>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007756 PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007757
Craig Topper19e04b62016-05-19 06:13:58 +00007758defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtp2Int,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007759 X86cvtp2IntRnd, SchedWriteCvtPD2DQ>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007760 PD, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00007761
Craig Topper19e04b62016-05-19 06:13:58 +00007762defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtp2Int,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007763 X86cvtp2IntRnd, SchedWriteCvtPS2DQ>, PD,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007764 EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007765
Craig Topper19e04b62016-05-19 06:13:58 +00007766defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtp2UInt,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007767 X86cvtp2UIntRnd, SchedWriteCvtPD2DQ>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007768 PD, EVEX_CD8<64, CD8VF>;
7769
Craig Topper19e04b62016-05-19 06:13:58 +00007770defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtp2UInt,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007771 X86cvtp2UIntRnd, SchedWriteCvtPS2DQ>, PD,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007772 EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007773
7774defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007775 X86cvttp2siRnd, SchedWriteCvtPD2DQ>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007776 PD, EVEX_CD8<64, CD8VF>;
7777
Craig Toppera39b6502016-12-10 06:02:48 +00007778defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint, X86cvttp2si,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007779 X86cvttp2siRnd, SchedWriteCvtPS2DQ>, PD,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007780 EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007781
7782defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007783 X86cvttp2uiRnd, SchedWriteCvtPD2DQ>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007784 PD, EVEX_CD8<64, CD8VF>;
7785
Craig Toppera39b6502016-12-10 06:02:48 +00007786defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint, X86cvttp2ui,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007787 X86cvttp2uiRnd, SchedWriteCvtPS2DQ>, PD,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007788 EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007789
7790defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007791 X86VSintToFpRnd, SchedWriteCvtDQ2PD>, VEX_W, XS,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007792 EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007793
7794defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007795 X86VUintToFpRnd, SchedWriteCvtDQ2PD>, VEX_W, XS,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007796 EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007797
Simon Pilgrima3af7962016-11-24 12:13:46 +00007798defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp, X86VSintToFP,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007799 X86VSintToFpRnd, SchedWriteCvtDQ2PS>, VEX_W, PS,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007800 EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007801
Simon Pilgrima3af7962016-11-24 12:13:46 +00007802defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp, X86VUintToFP,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007803 X86VUintToFpRnd, SchedWriteCvtDQ2PS>, VEX_W, XD,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007804 EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007805
Craig Toppere38c57a2015-11-27 05:44:02 +00007806let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007807def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00007808 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00007809 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
7810 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00007811
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00007812def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
7813 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00007814 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
7815 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00007816
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00007817def : Pat<(v4i32 (fp_to_uint (v4f64 VR256X:$src1))),
7818 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00007819 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7820 VR256X:$src1, sub_ymm)))), sub_xmm)>;
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00007821
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00007822def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
7823 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00007824 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
7825 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00007826
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00007827def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
7828 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00007829 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
7830 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007831
Cameron McInallyf10a7c92014-06-18 14:04:37 +00007832def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
7833 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
Craig Topper61403202016-09-19 02:53:43 +00007834 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
7835 VR128X:$src1, sub_xmm)))), sub_ymm)>;
Simon Pilgrim096b6d42016-11-20 14:03:23 +00007836
Simon Pilgrima3af7962016-11-24 12:13:46 +00007837def : Pat<(v2f64 (X86VUintToFP (v4i32 VR128X:$src1))),
Simon Pilgrim096b6d42016-11-20 14:03:23 +00007838 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
7839 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
7840 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007841}
7842
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00007843let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00007844 let AddedComplexity = 15 in {
7845 def : Pat<(X86vzmovl (v2i64 (bitconvert
7846 (v4i32 (X86cvtp2Int (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007847 (VCVTPD2DQZ128rr VR128X:$src)>;
Craig Topper009f0aa2017-10-14 04:18:10 +00007848 def : Pat<(X86vzmovl (v2i64 (bitconvert
Craig Topperf7e77772017-10-14 07:04:48 +00007849 (v4i32 (X86cvtp2Int (loadv2f64 addr:$src)))))),
7850 (VCVTPD2DQZ128rm addr:$src)>;
7851 def : Pat<(X86vzmovl (v2i64 (bitconvert
Craig Topper009f0aa2017-10-14 04:18:10 +00007852 (v4i32 (X86cvtp2UInt (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007853 (VCVTPD2UDQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00007854 def : Pat<(X86vzmovl (v2i64 (bitconvert
Simon Pilgrima3af7962016-11-24 12:13:46 +00007855 (v4i32 (X86cvttp2si (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007856 (VCVTTPD2DQZ128rr VR128X:$src)>;
Craig Topper009f0aa2017-10-14 04:18:10 +00007857 def : Pat<(X86vzmovl (v2i64 (bitconvert
Craig Topperf7e77772017-10-14 07:04:48 +00007858 (v4i32 (X86cvttp2si (loadv2f64 addr:$src)))))),
7859 (VCVTTPD2DQZ128rm addr:$src)>;
7860 def : Pat<(X86vzmovl (v2i64 (bitconvert
Craig Topper009f0aa2017-10-14 04:18:10 +00007861 (v4i32 (X86cvttp2ui (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007862 (VCVTTPD2UDQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00007863 }
Craig Topperd7467472017-10-14 04:18:09 +00007864
7865 def : Pat<(v2f64 (X86VSintToFP (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7866 (VCVTDQ2PDZ128rm addr:$src)>;
7867 def : Pat<(v2f64 (X86VSintToFP (bc_v4i32 (v2i64 (X86vzload addr:$src))))),
7868 (VCVTDQ2PDZ128rm addr:$src)>;
7869
7870 def : Pat<(v2f64 (X86VUintToFP (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7871 (VCVTUDQ2PDZ128rm addr:$src)>;
7872 def : Pat<(v2f64 (X86VUintToFP (bc_v4i32 (v2i64 (X86vzload addr:$src))))),
7873 (VCVTUDQ2PDZ128rm addr:$src)>;
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00007874}
7875
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007876let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007877 def : Pat<(v8f32 (fpround (loadv8f64 addr:$src))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007878 (VCVTPD2PSZrm addr:$src)>;
7879 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
7880 (VCVTPS2PDZrm addr:$src)>;
7881}
7882
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00007883let Predicates = [HasDQI, HasVLX] in {
7884 let AddedComplexity = 15 in {
7885 def : Pat<(X86vzmovl (v2f64 (bitconvert
7886 (v4f32 (X86VSintToFP (v2i64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007887 (VCVTQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00007888 def : Pat<(X86vzmovl (v2f64 (bitconvert
7889 (v4f32 (X86VUintToFP (v2i64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007890 (VCVTUQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00007891 }
7892}
7893
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007894let Predicates = [HasDQI, NoVLX] in {
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00007895def : Pat<(v2i64 (fp_to_sint (v2f64 VR128X:$src1))),
7896 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
7897 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7898 VR128X:$src1, sub_xmm)))), sub_xmm)>;
7899
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007900def : Pat<(v4i64 (fp_to_sint (v4f32 VR128X:$src1))),
7901 (EXTRACT_SUBREG (v8i64 (VCVTTPS2QQZrr
7902 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
7903 VR128X:$src1, sub_xmm)))), sub_ymm)>;
7904
7905def : Pat<(v4i64 (fp_to_sint (v4f64 VR256X:$src1))),
7906 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
7907 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7908 VR256X:$src1, sub_ymm)))), sub_ymm)>;
7909
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00007910def : Pat<(v2i64 (fp_to_uint (v2f64 VR128X:$src1))),
7911 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
7912 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7913 VR128X:$src1, sub_xmm)))), sub_xmm)>;
7914
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007915def : Pat<(v4i64 (fp_to_uint (v4f32 VR128X:$src1))),
7916 (EXTRACT_SUBREG (v8i64 (VCVTTPS2UQQZrr
7917 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
7918 VR128X:$src1, sub_xmm)))), sub_ymm)>;
7919
7920def : Pat<(v4i64 (fp_to_uint (v4f64 VR256X:$src1))),
7921 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
7922 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7923 VR256X:$src1, sub_ymm)))), sub_ymm)>;
7924
7925def : Pat<(v4f32 (sint_to_fp (v4i64 VR256X:$src1))),
7926 (EXTRACT_SUBREG (v8f32 (VCVTQQ2PSZrr
7927 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7928 VR256X:$src1, sub_ymm)))), sub_xmm)>;
7929
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00007930def : Pat<(v2f64 (sint_to_fp (v2i64 VR128X:$src1))),
7931 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
7932 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7933 VR128X:$src1, sub_xmm)))), sub_xmm)>;
7934
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007935def : Pat<(v4f64 (sint_to_fp (v4i64 VR256X:$src1))),
7936 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
7937 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7938 VR256X:$src1, sub_ymm)))), sub_ymm)>;
7939
7940def : Pat<(v4f32 (uint_to_fp (v4i64 VR256X:$src1))),
7941 (EXTRACT_SUBREG (v8f32 (VCVTUQQ2PSZrr
7942 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7943 VR256X:$src1, sub_ymm)))), sub_xmm)>;
7944
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00007945def : Pat<(v2f64 (uint_to_fp (v2i64 VR128X:$src1))),
7946 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
7947 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7948 VR128X:$src1, sub_xmm)))), sub_xmm)>;
7949
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007950def : Pat<(v4f64 (uint_to_fp (v4i64 VR256X:$src1))),
7951 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
7952 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7953 VR256X:$src1, sub_ymm)))), sub_ymm)>;
7954}
7955
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00007956//===----------------------------------------------------------------------===//
7957// Half precision conversion instructions
7958//===----------------------------------------------------------------------===//
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007959
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007960multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007961 X86MemOperand x86memop, PatFrag ld_frag,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007962 X86FoldableSchedWrite sched> {
Craig Toppercf8e6d02017-11-07 07:13:03 +00007963 defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst),
7964 (ins _src.RC:$src), "vcvtph2ps", "$src", "$src",
Simon Pilgrime9376b92018-04-12 19:59:35 +00007965 (X86cvtph2ps (_src.VT _src.RC:$src))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007966 T8PD, Sched<[sched]>;
Craig Toppercf8e6d02017-11-07 07:13:03 +00007967 defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst),
7968 (ins x86memop:$src), "vcvtph2ps", "$src", "$src",
7969 (X86cvtph2ps (_src.VT
7970 (bitconvert
Simon Pilgrime9376b92018-04-12 19:59:35 +00007971 (ld_frag addr:$src))))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007972 T8PD, Sched<[sched.Folded]>;
Asaf Badouh7c522452015-10-22 14:01:16 +00007973}
7974
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007975multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007976 X86FoldableSchedWrite sched> {
Craig Topperc89e2822017-12-10 09:14:38 +00007977 defm rrb : AVX512_maskable<0x13, MRMSrcReg, _dest, (outs _dest.RC:$dst),
7978 (ins _src.RC:$src), "vcvtph2ps",
7979 "{sae}, $src", "$src, {sae}",
7980 (X86cvtph2psRnd (_src.VT _src.RC:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007981 (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007982 T8PD, EVEX_B, Sched<[sched]>;
Asaf Badouh7c522452015-10-22 14:01:16 +00007983}
7984
Craig Toppere7fb3002017-11-07 07:13:07 +00007985let Predicates = [HasAVX512] in
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007986 defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64,
Simon Pilgrim891ebcd2018-05-15 14:12:32 +00007987 WriteCvtPH2PSY>,
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007988 avx512_cvtph2ps_sae<v16f32_info, v16i16x_info, WriteCvtPH2PSY>,
Asaf Badouh7c522452015-10-22 14:01:16 +00007989 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
Craig Toppere7fb3002017-11-07 07:13:07 +00007990
7991let Predicates = [HasVLX] in {
7992 defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem,
Simon Pilgrim891ebcd2018-05-15 14:12:32 +00007993 loadv2i64, WriteCvtPH2PSY>, EVEX, EVEX_V256,
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007994 EVEX_CD8<32, CD8VH>;
Craig Toppere7fb3002017-11-07 07:13:07 +00007995 defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem,
Simon Pilgrim891ebcd2018-05-15 14:12:32 +00007996 loadv2i64, WriteCvtPH2PS>, EVEX, EVEX_V128,
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007997 EVEX_CD8<32, CD8VH>;
Craig Toppere7fb3002017-11-07 07:13:07 +00007998
7999 // Pattern match vcvtph2ps of a scalar i64 load.
8000 def : Pat<(v4f32 (X86cvtph2ps (v8i16 (vzmovl_v2i64 addr:$src)))),
8001 (VCVTPH2PSZ128rm addr:$src)>;
8002 def : Pat<(v4f32 (X86cvtph2ps (v8i16 (vzload_v2i64 addr:$src)))),
8003 (VCVTPH2PSZ128rm addr:$src)>;
8004 def : Pat<(v4f32 (X86cvtph2ps (v8i16 (bitconvert
8005 (v2i64 (scalar_to_vector (loadi64 addr:$src))))))),
8006 (VCVTPH2PSZ128rm addr:$src)>;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00008007}
8008
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008009multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Simon Pilgrim891ebcd2018-05-15 14:12:32 +00008010 X86MemOperand x86memop, SchedWrite RR, SchedWrite MR> {
Asaf Badouhc7cb8802015-10-27 15:37:17 +00008011 defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00008012 (ins _src.RC:$src1, i32u8imm:$src2),
8013 "vcvtps2ph", "$src2, $src1", "$src1, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00008014 (X86cvtps2ph (_src.VT _src.RC:$src1),
Simon Pilgrim0e456342018-04-12 20:47:34 +00008015 (i32 imm:$src2)), 0, 0>,
Simon Pilgrim891ebcd2018-05-15 14:12:32 +00008016 AVX512AIi8Base, Sched<[RR]>;
Craig Topper65e6d0b2017-11-08 04:00:31 +00008017 let hasSideEffects = 0, mayStore = 1 in {
8018 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
8019 (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008020 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Simon Pilgrim891ebcd2018-05-15 14:12:32 +00008021 Sched<[MR]>;
Craig Topper65e6d0b2017-11-08 04:00:31 +00008022 def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs),
8023 (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008024 "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}", []>,
Simon Pilgrim891ebcd2018-05-15 14:12:32 +00008025 EVEX_K, Sched<[MR]>;
Craig Topper65e6d0b2017-11-08 04:00:31 +00008026 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00008027}
Simon Pilgrim569e53b2017-12-03 21:43:54 +00008028
Simon Pilgrim891ebcd2018-05-15 14:12:32 +00008029multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src,
8030 SchedWrite Sched> {
Craig Topperd8688702016-09-21 03:58:44 +00008031 let hasSideEffects = 0 in
Craig Topper1de942b2017-12-10 17:42:44 +00008032 defm rrb : AVX512_maskable_in_asm<0x1D, MRMDestReg, _dest,
Craig Topperd8688702016-09-21 03:58:44 +00008033 (outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00008034 (ins _src.RC:$src1, i32u8imm:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008035 "vcvtps2ph", "$src2, {sae}, $src1", "$src1, {sae}, $src2", []>,
Simon Pilgrim891ebcd2018-05-15 14:12:32 +00008036 EVEX_B, AVX512AIi8Base, Sched<[Sched]>;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00008037}
Simon Pilgrim569e53b2017-12-03 21:43:54 +00008038
Asaf Badouhc7cb8802015-10-27 15:37:17 +00008039let Predicates = [HasAVX512] in {
Simon Pilgrim891ebcd2018-05-15 14:12:32 +00008040 defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem,
8041 WriteCvtPS2PHY, WriteCvtPS2PHYSt>,
8042 avx512_cvtps2ph_sae<v16i16x_info, v16f32_info, WriteCvtPS2PH>,
Simon Pilgrimf0945aa2018-04-24 16:43:07 +00008043 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00008044 let Predicates = [HasVLX] in {
Simon Pilgrim891ebcd2018-05-15 14:12:32 +00008045 defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem,
8046 WriteCvtPS2PHY, WriteCvtPS2PHYSt>,
Simon Pilgrimf0945aa2018-04-24 16:43:07 +00008047 EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
Simon Pilgrim891ebcd2018-05-15 14:12:32 +00008048 defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f64mem,
8049 WriteCvtPS2PH, WriteCvtPS2PHSt>,
Simon Pilgrimf0945aa2018-04-24 16:43:07 +00008050 EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00008051 }
Craig Topper65e6d0b2017-11-08 04:00:31 +00008052
8053 def : Pat<(store (f64 (extractelt
8054 (bc_v2f64 (v8i16 (X86cvtps2ph VR128X:$src1, i32:$src2))),
8055 (iPTR 0))), addr:$dst),
8056 (VCVTPS2PHZ128mr addr:$dst, VR128X:$src1, imm:$src2)>;
8057 def : Pat<(store (i64 (extractelt
8058 (bc_v2i64 (v8i16 (X86cvtps2ph VR128X:$src1, i32:$src2))),
8059 (iPTR 0))), addr:$dst),
8060 (VCVTPS2PHZ128mr addr:$dst, VR128X:$src1, imm:$src2)>;
8061 def : Pat<(store (v8i16 (X86cvtps2ph VR256X:$src1, i32:$src2)), addr:$dst),
8062 (VCVTPS2PHZ256mr addr:$dst, VR256X:$src1, imm:$src2)>;
8063 def : Pat<(store (v16i16 (X86cvtps2ph VR512:$src1, i32:$src2)), addr:$dst),
8064 (VCVTPS2PHZmr addr:$dst, VR512:$src1, imm:$src2)>;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00008065}
Asaf Badouh2489f352015-12-02 08:17:51 +00008066
Craig Topper9820e342016-09-20 05:44:47 +00008067// Patterns for matching conversions from float to half-float and vice versa.
Craig Topperb3b50332016-09-19 02:53:37 +00008068let Predicates = [HasVLX] in {
8069 // Use MXCSR.RC for rounding instead of explicitly specifying the default
8070 // rounding mode (Nearest-Even, encoded as 0). Both are equivalent in the
8071 // configurations we support (the default). However, falling back to MXCSR is
8072 // more consistent with other instructions, which are always controlled by it.
8073 // It's encoded as 0b100.
8074 def : Pat<(fp_to_f16 FR32X:$src),
8075 (i16 (EXTRACT_SUBREG (VMOVPDI2DIZrr (VCVTPS2PHZ128rr
8076 (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), sub_16bit))>;
8077
8078 def : Pat<(f16_to_fp GR16:$src),
8079 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
8080 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)), FR32X)) >;
8081
8082 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
8083 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
8084 (VCVTPS2PHZ128rr (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), FR32X)) >;
8085}
8086
Asaf Badouh2489f352015-12-02 08:17:51 +00008087// Unordered/Ordered scalar fp compare with Sea and set EFLAGS
Craig Topper7e664da2016-09-24 21:42:43 +00008088multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008089 string OpcodeStr, X86FoldableSchedWrite sched> {
Craig Topper07a7d562017-07-23 03:59:39 +00008090 let hasSideEffects = 0 in
Craig Topperc89e2822017-12-10 09:14:38 +00008091 def rrb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008092 !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"), []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008093 EVEX, EVEX_B, VEX_LIG, EVEX_V128, Sched<[sched]>;
Asaf Badouh2489f352015-12-02 08:17:51 +00008094}
8095
8096let Defs = [EFLAGS], Predicates = [HasAVX512] in {
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008097 defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, "vucomiss", WriteFCom>,
Asaf Badouh2489f352015-12-02 08:17:51 +00008098 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008099 defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, "vucomisd", WriteFCom>,
Asaf Badouh2489f352015-12-02 08:17:51 +00008100 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008101 defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, "vcomiss", WriteFCom>,
Asaf Badouh2489f352015-12-02 08:17:51 +00008102 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008103 defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, "vcomisd", WriteFCom>,
Asaf Badouh2489f352015-12-02 08:17:51 +00008104 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
8105}
8106
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008107let Defs = [EFLAGS], Predicates = [HasAVX512] in {
8108 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008109 "ucomiss", WriteFCom>, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008110 EVEX_CD8<32, CD8VT1>;
8111 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008112 "ucomisd", WriteFCom>, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008113 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
8114 let Pattern = []<dag> in {
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00008115 defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008116 "comiss", WriteFCom>, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008117 EVEX_CD8<32, CD8VT1>;
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00008118 defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008119 "comisd", WriteFCom>, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008120 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
8121 }
Craig Topper9dd48c82014-01-02 17:28:14 +00008122 let isCodeGenOnly = 1 in {
Craig Topper00265772018-01-23 21:37:51 +00008123 defm VUCOMISSZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v4f32, ssmem,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008124 sse_load_f32, "ucomiss", WriteFCom>, PS, EVEX, VEX_LIG,
Craig Topper00265772018-01-23 21:37:51 +00008125 EVEX_CD8<32, CD8VT1>;
8126 defm VUCOMISDZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v2f64, sdmem,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008127 sse_load_f64, "ucomisd", WriteFCom>, PD, EVEX,
Craig Topper00265772018-01-23 21:37:51 +00008128 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008129
Craig Topper00265772018-01-23 21:37:51 +00008130 defm VCOMISSZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v4f32, ssmem,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008131 sse_load_f32, "comiss", WriteFCom>, PS, EVEX, VEX_LIG,
Craig Topper00265772018-01-23 21:37:51 +00008132 EVEX_CD8<32, CD8VT1>;
8133 defm VCOMISDZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v2f64, sdmem,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008134 sse_load_f64, "comisd", WriteFCom>, PD, EVEX,
Craig Topper00265772018-01-23 21:37:51 +00008135 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper9dd48c82014-01-02 17:28:14 +00008136 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008137}
Michael Liao5bf95782014-12-04 05:20:33 +00008138
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008139/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
Asaf Badouheaf2da12015-09-21 10:23:53 +00008140multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008141 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper176f3312017-02-25 19:18:11 +00008142 let Predicates = [HasAVX512], ExeDomain = _.ExeDomain in {
Asaf Badouheaf2da12015-09-21 10:23:53 +00008143 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8144 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
8145 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00008146 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008147 EVEX_4V, Sched<[sched]>;
Asaf Badouheaf2da12015-09-21 10:23:53 +00008148 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper75d71542017-11-13 08:07:33 +00008149 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
Asaf Badouheaf2da12015-09-21 10:23:53 +00008150 "$src2, $src1", "$src1, $src2",
8151 (OpNode (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008152 _.ScalarIntMemCPat:$src2)>, EVEX_4V,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008153 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008154}
8155}
8156
Simon Pilgrimc7088682018-05-01 18:06:07 +00008157defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", X86rcp14s, SchedWriteFRcp.Scl,
8158 f32x_info>, EVEX_CD8<32, CD8VT1>,
8159 T8PD, NotMemoryFoldable;
8160defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", X86rcp14s, SchedWriteFRcp.Scl,
8161 f64x_info>, VEX_W, EVEX_CD8<64, CD8VT1>,
8162 T8PD, NotMemoryFoldable;
8163defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", X86rsqrt14s,
8164 SchedWriteFRsqrt.Scl, f32x_info>,
8165 EVEX_CD8<32, CD8VT1>, T8PD, NotMemoryFoldable;
8166defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", X86rsqrt14s,
8167 SchedWriteFRsqrt.Scl, f64x_info>, VEX_W,
8168 EVEX_CD8<64, CD8VT1>, T8PD, NotMemoryFoldable;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008169
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008170/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
8171multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008172 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper176f3312017-02-25 19:18:11 +00008173 let ExeDomain = _.ExeDomain in {
Robert Khasanov3e534c92014-10-28 16:37:13 +00008174 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8175 (ins _.RC:$src), OpcodeStr, "$src", "$src",
Simon Pilgrime9376b92018-04-12 19:59:35 +00008176 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008177 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008178 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8179 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
8180 (OpNode (_.FloatVT
Simon Pilgrime9376b92018-04-12 19:59:35 +00008181 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008182 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008183 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8184 (ins _.ScalarMemOp:$src), OpcodeStr,
8185 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
8186 (OpNode (_.FloatVT
Simon Pilgrime9376b92018-04-12 19:59:35 +00008187 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008188 EVEX, T8PD, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper176f3312017-02-25 19:18:11 +00008189 }
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008190}
Robert Khasanov3e534c92014-10-28 16:37:13 +00008191
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00008192multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimc7088682018-05-01 18:06:07 +00008193 X86SchedWriteWidths sched> {
8194 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, sched.ZMM,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00008195 v16f32_info>, EVEX_V512, EVEX_CD8<32, CD8VF>;
Simon Pilgrimc7088682018-05-01 18:06:07 +00008196 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, sched.ZMM,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00008197 v8f64_info>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov3e534c92014-10-28 16:37:13 +00008198
8199 // Define only if AVX512VL feature is present.
8200 let Predicates = [HasVLX] in {
8201 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
Simon Pilgrimc7088682018-05-01 18:06:07 +00008202 OpNode, sched.XMM, v4f32x_info>,
Robert Khasanov3e534c92014-10-28 16:37:13 +00008203 EVEX_V128, EVEX_CD8<32, CD8VF>;
8204 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
Simon Pilgrimc7088682018-05-01 18:06:07 +00008205 OpNode, sched.YMM, v8f32x_info>,
Robert Khasanov3e534c92014-10-28 16:37:13 +00008206 EVEX_V256, EVEX_CD8<32, CD8VF>;
8207 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
Simon Pilgrimc7088682018-05-01 18:06:07 +00008208 OpNode, sched.XMM, v2f64x_info>,
Robert Khasanov3e534c92014-10-28 16:37:13 +00008209 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
8210 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
Simon Pilgrimc7088682018-05-01 18:06:07 +00008211 OpNode, sched.YMM, v4f64x_info>,
Robert Khasanov3e534c92014-10-28 16:37:13 +00008212 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
8213 }
8214}
8215
Simon Pilgrimc7088682018-05-01 18:06:07 +00008216defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86rsqrt14, SchedWriteFRsqrt>;
8217defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86rcp14, SchedWriteFRcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008218
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008219/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008220multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008221 SDNode OpNode, X86FoldableSchedWrite sched> {
Craig Topper176f3312017-02-25 19:18:11 +00008222 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008223 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8224 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
8225 "$src2, $src1", "$src1, $src2",
8226 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008227 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008228 Sched<[sched]>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008229
8230 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8231 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00008232 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008233 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008234 (i32 FROUND_NO_EXC))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008235 Sched<[sched]>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008236
8237 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper512e9e72017-11-19 05:42:54 +00008238 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008239 "$src2, $src1", "$src1, $src2",
Craig Topper512e9e72017-11-19 05:42:54 +00008240 (OpNode (_.VT _.RC:$src1), _.ScalarIntMemCPat:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00008241 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008242 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper176f3312017-02-25 19:18:11 +00008243 }
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008244}
8245
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00008246multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008247 X86FoldableSchedWrite sched> {
8248 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode, sched>,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008249 EVEX_CD8<32, CD8VT1>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00008250 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode, sched>,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008251 EVEX_CD8<64, CD8VT1>, VEX_W;
8252}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008253
Craig Toppere1cac152016-06-07 07:27:54 +00008254let Predicates = [HasERI] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008255 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s, SchedWriteFRcp.Scl>,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00008256 T8PD, EVEX_4V;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008257 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s,
8258 SchedWriteFRsqrt.Scl>, T8PD, EVEX_4V;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008259}
Igor Breger8352a0d2015-07-28 06:53:28 +00008260
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008261defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds,
Simon Pilgrimbe51b202018-05-04 12:59:24 +00008262 SchedWriteFRnd.Scl>, T8PD, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008263/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008264
8265multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008266 SDNode OpNode, X86FoldableSchedWrite sched> {
Craig Topper176f3312017-02-25 19:18:11 +00008267 let ExeDomain = _.ExeDomain in {
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008268 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8269 (ins _.RC:$src), OpcodeStr, "$src", "$src",
Simon Pilgrime9376b92018-04-12 19:59:35 +00008270 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008271 Sched<[sched]>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008272
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008273 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8274 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
8275 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008276 (bitconvert (_.LdFrag addr:$src))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008277 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008278 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008279
8280 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00008281 (ins _.ScalarMemOp:$src), OpcodeStr,
Asaf Badouh402ebb32015-06-03 13:41:48 +00008282 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008283 (OpNode (_.FloatVT
8284 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008285 (i32 FROUND_CURRENT))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008286 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper176f3312017-02-25 19:18:11 +00008287 }
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008288}
Asaf Badouh402ebb32015-06-03 13:41:48 +00008289multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008290 SDNode OpNode, X86FoldableSchedWrite sched> {
Craig Topper176f3312017-02-25 19:18:11 +00008291 let ExeDomain = _.ExeDomain in
Asaf Badouh402ebb32015-06-03 13:41:48 +00008292 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8293 (ins _.RC:$src), OpcodeStr,
8294 "{sae}, $src", "$src, {sae}",
Simon Pilgrime9376b92018-04-12 19:59:35 +00008295 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008296 EVEX_B, Sched<[sched]>;
Asaf Badouh402ebb32015-06-03 13:41:48 +00008297}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008298
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00008299multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008300 X86SchedWriteWidths sched> {
8301 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode, sched.ZMM>,
8302 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode, sched.ZMM>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00008303 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008304 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode, sched.ZMM>,
8305 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode, sched.ZMM>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00008306 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008307}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008308
Asaf Badouh402ebb32015-06-03 13:41:48 +00008309multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008310 SDNode OpNode, X86SchedWriteWidths sched> {
Asaf Badouh402ebb32015-06-03 13:41:48 +00008311 // Define only if AVX512VL feature is present.
8312 let Predicates = [HasVLX] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008313 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode, sched.XMM>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00008314 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008315 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode, sched.YMM>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00008316 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008317 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode, sched.XMM>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00008318 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008319 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode, sched.YMM>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00008320 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
8321 }
8322}
Michael Liao5bf95782014-12-04 05:20:33 +00008323
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008324let Predicates = [HasERI] in {
8325 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28, SchedWriteFRsqrt>, EVEX;
8326 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28, SchedWriteFRcp>, EVEX;
8327 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2, SchedWriteFAdd>, EVEX;
Asaf Badouh402ebb32015-06-03 13:41:48 +00008328}
Simon Pilgrimbe51b202018-05-04 12:59:24 +00008329defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd, SchedWriteFRnd>,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00008330 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd,
Simon Pilgrimbe51b202018-05-04 12:59:24 +00008331 SchedWriteFRnd>, EVEX;
Asaf Badouh402ebb32015-06-03 13:41:48 +00008332
Simon Pilgrim21e89792018-04-13 14:36:59 +00008333multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr,
8334 X86FoldableSchedWrite sched, X86VectorVTInfo _>{
Craig Topper176f3312017-02-25 19:18:11 +00008335 let ExeDomain = _.ExeDomain in
Asaf Badouh402ebb32015-06-03 13:41:48 +00008336 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8337 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
Simon Pilgrime9376b92018-04-12 19:59:35 +00008338 (_.VT (X86fsqrtRnd _.RC:$src, (i32 imm:$rc)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008339 EVEX, EVEX_B, EVEX_RC, Sched<[sched]>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008340}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008341
Simon Pilgrim21e89792018-04-13 14:36:59 +00008342multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
8343 X86FoldableSchedWrite sched, X86VectorVTInfo _>{
Craig Topper176f3312017-02-25 19:18:11 +00008344 let ExeDomain = _.ExeDomain in {
Robert Khasanov1cf354c2014-10-28 18:22:41 +00008345 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00008346 (ins _.RC:$src), OpcodeStr, "$src", "$src",
Simon Pilgrime9376b92018-04-12 19:59:35 +00008347 (_.FloatVT (fsqrt _.RC:$src))>, EVEX,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008348 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008349 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8350 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
Craig Topper80405072017-11-11 08:24:12 +00008351 (fsqrt (_.FloatVT
Simon Pilgrime9376b92018-04-12 19:59:35 +00008352 (bitconvert (_.LdFrag addr:$src))))>, EVEX,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008353 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008354 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8355 (ins _.ScalarMemOp:$src), OpcodeStr,
8356 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Craig Topper80405072017-11-11 08:24:12 +00008357 (fsqrt (_.FloatVT
Simon Pilgrime9376b92018-04-12 19:59:35 +00008358 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008359 EVEX, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper176f3312017-02-25 19:18:11 +00008360 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008361}
8362
Simon Pilgrimc7088682018-05-01 18:06:07 +00008363multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00008364 X86SchedWriteSizes sched> {
8365 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
8366 sched.PS.ZMM, v16f32_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00008367 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00008368 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
8369 sched.PD.ZMM, v8f64_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00008370 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
8371 // Define only if AVX512VL feature is present.
8372 let Predicates = [HasVLX] in {
8373 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00008374 sched.PS.XMM, v4f32x_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00008375 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
8376 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00008377 sched.PS.YMM, v8f32x_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00008378 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
8379 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00008380 sched.PD.XMM, v2f64x_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00008381 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
8382 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00008383 sched.PD.YMM, v4f64x_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00008384 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
8385 }
8386}
8387
Simon Pilgrimc7088682018-05-01 18:06:07 +00008388multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr,
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00008389 X86SchedWriteSizes sched> {
8390 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"),
8391 sched.PS.ZMM, v16f32_info>,
8392 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
8393 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"),
8394 sched.PD.ZMM, v8f64_info>,
8395 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
Asaf Badouh402ebb32015-06-03 13:41:48 +00008396}
8397
Simon Pilgrim21e89792018-04-13 14:36:59 +00008398multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr, X86FoldableSchedWrite sched,
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00008399 X86VectorVTInfo _, string SUFF, Intrinsic Intr> {
Craig Topper176f3312017-02-25 19:18:11 +00008400 let ExeDomain = _.ExeDomain in {
Clement Courbet41a13742018-01-15 12:05:33 +00008401 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00008402 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
8403 "$src2, $src1", "$src1, $src2",
Craig Topper80405072017-11-11 08:24:12 +00008404 (X86fsqrtRnds (_.VT _.RC:$src1),
Igor Breger4c4cd782015-09-20 09:13:41 +00008405 (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008406 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008407 Sched<[sched]>;
Clement Courbet41a13742018-01-15 12:05:33 +00008408 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
8409 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
8410 "$src2, $src1", "$src1, $src2",
8411 (X86fsqrtRnds (_.VT _.RC:$src1),
8412 _.ScalarIntMemCPat:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00008413 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008414 Sched<[sched.Folded, ReadAfterLd]>;
Clement Courbet41a13742018-01-15 12:05:33 +00008415 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00008416 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
8417 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Topper80405072017-11-11 08:24:12 +00008418 (X86fsqrtRnds (_.VT _.RC:$src1),
Igor Breger4c4cd782015-09-20 09:13:41 +00008419 (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008420 (i32 imm:$rc))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008421 EVEX_B, EVEX_RC, Sched<[sched]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00008422
Clement Courbet41a13742018-01-15 12:05:33 +00008423 let isCodeGenOnly = 1, hasSideEffects = 0, Predicates=[HasAVX512] in {
8424 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008425 (ins _.FRC:$src1, _.FRC:$src2),
8426 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008427 Sched<[sched]>;
Clement Courbet41a13742018-01-15 12:05:33 +00008428 let mayLoad = 1 in
8429 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008430 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
8431 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008432 Sched<[sched.Folded, ReadAfterLd]>;
Clement Courbet41a13742018-01-15 12:05:33 +00008433 }
Craig Topper176f3312017-02-25 19:18:11 +00008434 }
Igor Breger4c4cd782015-09-20 09:13:41 +00008435
Clement Courbet41a13742018-01-15 12:05:33 +00008436 let Predicates = [HasAVX512] in {
8437 def : Pat<(_.EltVT (fsqrt _.FRC:$src)),
8438 (!cast<Instruction>(NAME#SUFF#Zr)
8439 (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>;
Igor Breger4c4cd782015-09-20 09:13:41 +00008440
Clement Courbet41a13742018-01-15 12:05:33 +00008441 def : Pat<(Intr VR128X:$src),
8442 (!cast<Instruction>(NAME#SUFF#Zr_Int) VR128X:$src,
Craig Toppereff606c2017-11-06 04:04:01 +00008443 VR128X:$src)>;
Clement Courbet41a13742018-01-15 12:05:33 +00008444 }
Craig Toppereff606c2017-11-06 04:04:01 +00008445
Clement Courbet41a13742018-01-15 12:05:33 +00008446 let Predicates = [HasAVX512, OptForSize] in {
8447 def : Pat<(_.EltVT (fsqrt (load addr:$src))),
8448 (!cast<Instruction>(NAME#SUFF#Zm)
8449 (_.EltVT (IMPLICIT_DEF)), addr:$src)>;
Craig Toppereff606c2017-11-06 04:04:01 +00008450
Clement Courbet41a13742018-01-15 12:05:33 +00008451 def : Pat<(Intr _.ScalarIntMemCPat:$src2),
8452 (!cast<Instruction>(NAME#SUFF#Zm_Int)
8453 (_.VT (IMPLICIT_DEF)), addr:$src2)>;
8454 }
Craig Topperd6471cb2017-11-05 21:14:06 +00008455}
Igor Breger4c4cd782015-09-20 09:13:41 +00008456
Simon Pilgrimc7088682018-05-01 18:06:07 +00008457multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr,
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00008458 X86SchedWriteSizes sched> {
8459 defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", sched.PS.Scl, f32x_info, "SS",
Craig Topper80405072017-11-11 08:24:12 +00008460 int_x86_sse_sqrt_ss>,
Craig Toppereff606c2017-11-06 04:04:01 +00008461 EVEX_CD8<32, CD8VT1>, EVEX_4V, XS, NotMemoryFoldable;
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00008462 defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", sched.PD.Scl, f64x_info, "SD",
Craig Topper80405072017-11-11 08:24:12 +00008463 int_x86_sse2_sqrt_sd>,
Craig Toppereff606c2017-11-06 04:04:01 +00008464 EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W,
Ayman Musa5fc6dc52017-10-08 08:32:56 +00008465 NotMemoryFoldable;
Igor Breger4c4cd782015-09-20 09:13:41 +00008466}
8467
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00008468defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", SchedWriteFSqrtSizes>,
8469 avx512_sqrt_packed_all_round<0x51, "vsqrt", SchedWriteFSqrtSizes>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008470
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00008471defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt", SchedWriteFSqrtSizes>, VEX_LIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008472
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008473multiclass avx512_rndscale_scalar<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008474 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008475 let ExeDomain = _.ExeDomain in {
Craig Topper0ccec702017-11-11 08:24:15 +00008476 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008477 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
8478 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008479 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008480 (i32 imm:$src3)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008481 Sched<[sched]>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008482
Craig Topper0ccec702017-11-11 08:24:15 +00008483 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008484 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008485 "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3",
Craig Topper0af48f12017-11-13 02:02:58 +00008486 (_.VT (X86RndScalesRnd (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008487 (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008488 Sched<[sched]>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008489
Craig Topper0ccec702017-11-11 08:24:15 +00008490 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperbece74c2017-11-19 06:24:26 +00008491 (ins _.RC:$src1, _.IntScalarMemOp:$src2, i32u8imm:$src3),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008492 OpcodeStr,
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008493 "$src3, $src2, $src1", "$src1, $src2, $src3",
Craig Topperdeee24b2017-11-13 02:03:01 +00008494 (_.VT (X86RndScales _.RC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00008495 _.ScalarIntMemCPat:$src2, (i32 imm:$src3)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008496 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008497
Clement Courbetda1fad32018-01-15 14:24:07 +00008498 let isCodeGenOnly = 1, hasSideEffects = 0, Predicates = [HasAVX512] in {
Craig Topper0ccec702017-11-11 08:24:15 +00008499 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
8500 (ins _.FRC:$src1, _.FRC:$src2, i32u8imm:$src3),
8501 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Simon Pilgrim21e89792018-04-13 14:36:59 +00008502 []>, Sched<[sched]>;
Craig Topper0ccec702017-11-11 08:24:15 +00008503
8504 let mayLoad = 1 in
8505 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
8506 (ins _.FRC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
8507 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Simon Pilgrim21e89792018-04-13 14:36:59 +00008508 []>, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper0ccec702017-11-11 08:24:15 +00008509 }
8510 }
8511
8512 let Predicates = [HasAVX512] in {
8513 def : Pat<(ffloor _.FRC:$src),
8514 (_.EltVT (!cast<Instruction>(NAME##r) (_.EltVT (IMPLICIT_DEF)),
8515 _.FRC:$src, (i32 0x9)))>;
8516 def : Pat<(fceil _.FRC:$src),
8517 (_.EltVT (!cast<Instruction>(NAME##r) (_.EltVT (IMPLICIT_DEF)),
8518 _.FRC:$src, (i32 0xa)))>;
8519 def : Pat<(ftrunc _.FRC:$src),
8520 (_.EltVT (!cast<Instruction>(NAME##r) (_.EltVT (IMPLICIT_DEF)),
8521 _.FRC:$src, (i32 0xb)))>;
8522 def : Pat<(frint _.FRC:$src),
8523 (_.EltVT (!cast<Instruction>(NAME##r) (_.EltVT (IMPLICIT_DEF)),
8524 _.FRC:$src, (i32 0x4)))>;
8525 def : Pat<(fnearbyint _.FRC:$src),
8526 (_.EltVT (!cast<Instruction>(NAME##r) (_.EltVT (IMPLICIT_DEF)),
8527 _.FRC:$src, (i32 0xc)))>;
8528 }
8529
8530 let Predicates = [HasAVX512, OptForSize] in {
8531 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)),
8532 (_.EltVT (!cast<Instruction>(NAME##m) (_.EltVT (IMPLICIT_DEF)),
8533 addr:$src, (i32 0x9)))>;
8534 def : Pat<(fceil (_.ScalarLdFrag addr:$src)),
8535 (_.EltVT (!cast<Instruction>(NAME##m) (_.EltVT (IMPLICIT_DEF)),
8536 addr:$src, (i32 0xa)))>;
8537 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)),
8538 (_.EltVT (!cast<Instruction>(NAME##m) (_.EltVT (IMPLICIT_DEF)),
8539 addr:$src, (i32 0xb)))>;
8540 def : Pat<(frint (_.ScalarLdFrag addr:$src)),
8541 (_.EltVT (!cast<Instruction>(NAME##m) (_.EltVT (IMPLICIT_DEF)),
8542 addr:$src, (i32 0x4)))>;
8543 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)),
8544 (_.EltVT (!cast<Instruction>(NAME##m) (_.EltVT (IMPLICIT_DEF)),
8545 addr:$src, (i32 0xc)))>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008546 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00008547}
8548
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008549defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless",
Simon Pilgrimbe51b202018-05-04 12:59:24 +00008550 SchedWriteFRnd.Scl, f32x_info>,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008551 AVX512AIi8Base, EVEX_4V,
8552 EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00008553
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008554defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd",
Simon Pilgrimbe51b202018-05-04 12:59:24 +00008555 SchedWriteFRnd.Scl, f64x_info>,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008556 VEX_W, AVX512AIi8Base, EVEX_4V,
8557 EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00008558
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00008559multiclass avx512_masked_scalar<SDNode OpNode, string OpcPrefix, SDNode Move,
8560 dag Mask, X86VectorVTInfo _, PatLeaf ZeroFP,
8561 dag OutMask, Predicate BasePredicate> {
8562 let Predicates = [BasePredicate] in {
8563 def : Pat<(Move _.VT:$src1, (scalar_to_vector (X86selects Mask,
8564 (OpNode (extractelt _.VT:$src2, (iPTR 0))),
8565 (extractelt _.VT:$dst, (iPTR 0))))),
8566 (!cast<Instruction>("V"#OpcPrefix#r_Intk)
8567 _.VT:$dst, OutMask, _.VT:$src2, _.VT:$src1)>;
8568
8569 def : Pat<(Move _.VT:$src1, (scalar_to_vector (X86selects Mask,
8570 (OpNode (extractelt _.VT:$src2, (iPTR 0))),
8571 ZeroFP))),
8572 (!cast<Instruction>("V"#OpcPrefix#r_Intkz)
8573 OutMask, _.VT:$src2, _.VT:$src1)>;
8574 }
8575}
8576
8577multiclass avx512_masked_scalar_imm<SDNode OpNode, string OpcPrefix, SDNode Move,
8578 dag Mask, X86VectorVTInfo _, PatLeaf ZeroFP,
8579 bits<8> ImmV, dag OutMask,
8580 Predicate BasePredicate> {
8581 let Predicates = [BasePredicate] in {
8582 def : Pat<(Move _.VT:$src1, (scalar_to_vector (X86selects Mask,
8583 (OpNode (extractelt _.VT:$src2, (iPTR 0))),
8584 (extractelt _.VT:$dst, (iPTR 0))))),
8585 (!cast<Instruction>("V"#OpcPrefix#r_Intk)
8586 _.VT:$dst, OutMask, _.VT:$src1, _.VT:$src2, (i32 ImmV))>;
8587
8588 def : Pat<(Move _.VT:$src1, (scalar_to_vector (X86selects Mask,
8589 (OpNode (extractelt _.VT:$src2, (iPTR 0))), ZeroFP))),
8590 (!cast<Instruction>("V"#OpcPrefix#r_Intkz)
8591 OutMask, _.VT:$src1, _.VT:$src2, (i32 ImmV))>;
8592 }
8593}
8594
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008595//-------------------------------------------------
8596// Integer truncate and extend operations
8597//-------------------------------------------------
8598
Igor Breger074a64e2015-07-24 17:24:15 +00008599multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008600 X86FoldableSchedWrite sched, X86VectorVTInfo SrcInfo,
Simon Pilgrim833c2602017-12-05 19:21:28 +00008601 X86VectorVTInfo DestInfo, X86MemOperand x86memop> {
Craig Topper52e2e832016-07-22 05:46:44 +00008602 let ExeDomain = DestInfo.ExeDomain in
Igor Breger074a64e2015-07-24 17:24:15 +00008603 defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst),
8604 (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1",
Simon Pilgrime9376b92018-04-12 19:59:35 +00008605 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008606 EVEX, T8XS, Sched<[sched]>;
Igor Breger074a64e2015-07-24 17:24:15 +00008607
Craig Topper52e2e832016-07-22 05:46:44 +00008608 let mayStore = 1, mayLoad = 1, hasSideEffects = 0,
8609 ExeDomain = DestInfo.ExeDomain in {
Igor Breger074a64e2015-07-24 17:24:15 +00008610 def mr : AVX512XS8I<opc, MRMDestMem, (outs),
8611 (ins x86memop:$dst, SrcInfo.RC:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008612 OpcodeStr # "\t{$src, $dst|$dst, $src}", []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008613 EVEX, Sched<[sched.Folded]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008614
Igor Breger074a64e2015-07-24 17:24:15 +00008615 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
8616 (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008617 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}", []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008618 EVEX, EVEX_K, Sched<[sched.Folded]>;
Craig Topper99f6b622016-05-01 01:03:56 +00008619 }//mayStore = 1, mayLoad = 1, hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008620}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008621
Igor Breger074a64e2015-07-24 17:24:15 +00008622multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo,
8623 X86VectorVTInfo DestInfo,
8624 PatFrag truncFrag, PatFrag mtruncFrag > {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008625
Igor Breger074a64e2015-07-24 17:24:15 +00008626 def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst),
8627 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr)
8628 addr:$dst, SrcInfo.RC:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008629
Igor Breger074a64e2015-07-24 17:24:15 +00008630 def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask,
8631 (SrcInfo.VT SrcInfo.RC:$src)),
8632 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk)
8633 addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>;
8634}
8635
Craig Topperb2868232018-01-14 08:11:36 +00008636multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode128,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008637 SDNode OpNode256, SDNode OpNode512, X86FoldableSchedWrite sched,
Craig Topperb2868232018-01-14 08:11:36 +00008638 AVX512VLVectorVTInfo VTSrcInfo,
8639 X86VectorVTInfo DestInfoZ128,
8640 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
8641 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
8642 X86MemOperand x86memopZ, PatFrag truncFrag,
8643 PatFrag mtruncFrag, Predicate prd = HasAVX512>{
Igor Breger074a64e2015-07-24 17:24:15 +00008644
8645 let Predicates = [HasVLX, prd] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008646 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode128, sched,
Simon Pilgrim833c2602017-12-05 19:21:28 +00008647 VTSrcInfo.info128, DestInfoZ128, x86memopZ128>,
Igor Breger074a64e2015-07-24 17:24:15 +00008648 avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
8649 truncFrag, mtruncFrag>, EVEX_V128;
8650
Simon Pilgrim21e89792018-04-13 14:36:59 +00008651 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode256, sched,
Simon Pilgrim833c2602017-12-05 19:21:28 +00008652 VTSrcInfo.info256, DestInfoZ256, x86memopZ256>,
Igor Breger074a64e2015-07-24 17:24:15 +00008653 avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
8654 truncFrag, mtruncFrag>, EVEX_V256;
8655 }
8656 let Predicates = [prd] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00008657 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode512, sched,
Simon Pilgrim833c2602017-12-05 19:21:28 +00008658 VTSrcInfo.info512, DestInfoZ, x86memopZ>,
Igor Breger074a64e2015-07-24 17:24:15 +00008659 avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ,
8660 truncFrag, mtruncFrag>, EVEX_V512;
8661}
8662
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008663multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008664 X86FoldableSchedWrite sched, PatFrag StoreNode,
Craig Topperb2868232018-01-14 08:11:36 +00008665 PatFrag MaskedStoreNode, SDNode InVecNode = OpNode> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008666 defm NAME: avx512_trunc<opc, OpcodeStr, InVecNode, InVecNode, InVecNode, sched,
Craig Topperb2868232018-01-14 08:11:36 +00008667 avx512vl_i64_info, v16i8x_info, v16i8x_info,
8668 v16i8x_info, i16mem, i32mem, i64mem, StoreNode,
8669 MaskedStoreNode>, EVEX_CD8<8, CD8VO>;
Igor Breger074a64e2015-07-24 17:24:15 +00008670}
8671
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008672multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008673 X86FoldableSchedWrite sched, PatFrag StoreNode,
Craig Topperb2868232018-01-14 08:11:36 +00008674 PatFrag MaskedStoreNode, SDNode InVecNode = OpNode> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008675 defm NAME: avx512_trunc<opc, OpcodeStr, InVecNode, InVecNode, OpNode, sched,
Craig Topperb2868232018-01-14 08:11:36 +00008676 avx512vl_i64_info, v8i16x_info, v8i16x_info,
8677 v8i16x_info, i32mem, i64mem, i128mem, StoreNode,
8678 MaskedStoreNode>, EVEX_CD8<16, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00008679}
8680
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008681multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008682 X86FoldableSchedWrite sched, PatFrag StoreNode,
Craig Topperb2868232018-01-14 08:11:36 +00008683 PatFrag MaskedStoreNode, SDNode InVecNode = OpNode> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008684 defm NAME: avx512_trunc<opc, OpcodeStr, InVecNode, OpNode, OpNode, sched,
Craig Topperb2868232018-01-14 08:11:36 +00008685 avx512vl_i64_info, v4i32x_info, v4i32x_info,
8686 v8i32x_info, i64mem, i128mem, i256mem, StoreNode,
8687 MaskedStoreNode>, EVEX_CD8<32, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00008688}
8689
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008690multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008691 X86FoldableSchedWrite sched, PatFrag StoreNode,
Craig Topperb2868232018-01-14 08:11:36 +00008692 PatFrag MaskedStoreNode, SDNode InVecNode = OpNode> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008693 defm NAME: avx512_trunc<opc, OpcodeStr, InVecNode, InVecNode, OpNode, sched,
Craig Topperb2868232018-01-14 08:11:36 +00008694 avx512vl_i32_info, v16i8x_info, v16i8x_info,
8695 v16i8x_info, i32mem, i64mem, i128mem, StoreNode,
8696 MaskedStoreNode>, EVEX_CD8<8, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00008697}
8698
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008699multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008700 X86FoldableSchedWrite sched, PatFrag StoreNode,
Craig Topperb2868232018-01-14 08:11:36 +00008701 PatFrag MaskedStoreNode, SDNode InVecNode = OpNode> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008702 defm NAME: avx512_trunc<opc, OpcodeStr, InVecNode, OpNode, OpNode, sched,
Craig Topperb2868232018-01-14 08:11:36 +00008703 avx512vl_i32_info, v8i16x_info, v8i16x_info,
8704 v16i16x_info, i64mem, i128mem, i256mem, StoreNode,
8705 MaskedStoreNode>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00008706}
8707
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008708multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008709 X86FoldableSchedWrite sched, PatFrag StoreNode,
Craig Topperb2868232018-01-14 08:11:36 +00008710 PatFrag MaskedStoreNode, SDNode InVecNode = OpNode> {
8711 defm NAME: avx512_trunc<opc, OpcodeStr, InVecNode, OpNode, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008712 sched, avx512vl_i16_info, v16i8x_info, v16i8x_info,
Craig Topperb2868232018-01-14 08:11:36 +00008713 v32i8x_info, i64mem, i128mem, i256mem, StoreNode,
8714 MaskedStoreNode, HasBWI>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00008715}
8716
Simon Pilgrim21e89792018-04-13 14:36:59 +00008717defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", trunc, WriteShuffle256,
Craig Topperb2868232018-01-14 08:11:36 +00008718 truncstorevi8, masked_truncstorevi8, X86vtrunc>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00008719defm VPMOVSQB : avx512_trunc_qb<0x22, "vpmovsqb", X86vtruncs, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008720 truncstore_s_vi8, masked_truncstore_s_vi8>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00008721defm VPMOVUSQB : avx512_trunc_qb<0x12, "vpmovusqb", X86vtruncus, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008722 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00008723
Simon Pilgrim21e89792018-04-13 14:36:59 +00008724defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", trunc, WriteShuffle256,
Craig Topperb2868232018-01-14 08:11:36 +00008725 truncstorevi16, masked_truncstorevi16, X86vtrunc>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00008726defm VPMOVSQW : avx512_trunc_qw<0x24, "vpmovsqw", X86vtruncs, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008727 truncstore_s_vi16, masked_truncstore_s_vi16>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00008728defm VPMOVUSQW : avx512_trunc_qw<0x14, "vpmovusqw", X86vtruncus, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008729 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00008730
Simon Pilgrim21e89792018-04-13 14:36:59 +00008731defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", trunc, WriteShuffle256,
Craig Topperb2868232018-01-14 08:11:36 +00008732 truncstorevi32, masked_truncstorevi32, X86vtrunc>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00008733defm VPMOVSQD : avx512_trunc_qd<0x25, "vpmovsqd", X86vtruncs, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008734 truncstore_s_vi32, masked_truncstore_s_vi32>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00008735defm VPMOVUSQD : avx512_trunc_qd<0x15, "vpmovusqd", X86vtruncus, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008736 truncstore_us_vi32, masked_truncstore_us_vi32>;
Igor Breger074a64e2015-07-24 17:24:15 +00008737
Simon Pilgrim21e89792018-04-13 14:36:59 +00008738defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", trunc, WriteShuffle256,
Craig Topperb2868232018-01-14 08:11:36 +00008739 truncstorevi8, masked_truncstorevi8, X86vtrunc>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00008740defm VPMOVSDB : avx512_trunc_db<0x21, "vpmovsdb", X86vtruncs, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008741 truncstore_s_vi8, masked_truncstore_s_vi8>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00008742defm VPMOVUSDB : avx512_trunc_db<0x11, "vpmovusdb", X86vtruncus, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008743 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00008744
Simon Pilgrim21e89792018-04-13 14:36:59 +00008745defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", trunc, WriteShuffle256,
Craig Topperb2868232018-01-14 08:11:36 +00008746 truncstorevi16, masked_truncstorevi16, X86vtrunc>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00008747defm VPMOVSDW : avx512_trunc_dw<0x23, "vpmovsdw", X86vtruncs, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008748 truncstore_s_vi16, masked_truncstore_s_vi16>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00008749defm VPMOVUSDW : avx512_trunc_dw<0x13, "vpmovusdw", X86vtruncus, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008750 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00008751
Simon Pilgrim21e89792018-04-13 14:36:59 +00008752defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", trunc, WriteShuffle256,
Craig Topperb2868232018-01-14 08:11:36 +00008753 truncstorevi8, masked_truncstorevi8, X86vtrunc>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00008754defm VPMOVSWB : avx512_trunc_wb<0x20, "vpmovswb", X86vtruncs, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008755 truncstore_s_vi8, masked_truncstore_s_vi8>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00008756defm VPMOVUSWB : avx512_trunc_wb<0x10, "vpmovuswb", X86vtruncus, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008757 truncstore_us_vi8, masked_truncstore_us_vi8>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008758
Elena Demikhovskydb738d92015-11-01 11:45:47 +00008759let Predicates = [HasAVX512, NoVLX] in {
Craig Topperb2868232018-01-14 08:11:36 +00008760def: Pat<(v8i16 (trunc (v8i32 VR256X:$src))),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00008761 (v8i16 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00008762 (v16i16 (VPMOVDWZrr (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00008763 VR256X:$src, sub_ymm)))), sub_xmm))>;
Craig Topperb2868232018-01-14 08:11:36 +00008764def: Pat<(v4i32 (trunc (v4i64 VR256X:$src))),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00008765 (v4i32 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00008766 (v8i32 (VPMOVQDZrr (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00008767 VR256X:$src, sub_ymm)))), sub_xmm))>;
8768}
8769
8770let Predicates = [HasBWI, NoVLX] in {
Craig Topperb2868232018-01-14 08:11:36 +00008771def: Pat<(v16i8 (trunc (v16i16 VR256X:$src))),
Craig Topper61403202016-09-19 02:53:43 +00008772 (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00008773 VR256X:$src, sub_ymm))), sub_xmm))>;
8774}
8775
Simon Pilgrim21e89792018-04-13 14:36:59 +00008776multiclass WriteShuffle256_common<bits<8> opc, string OpcodeStr, X86FoldableSchedWrite sched,
Igor Breger2ba64ab2016-05-22 10:21:04 +00008777 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
Craig Topper6694df12018-02-25 06:21:04 +00008778 X86MemOperand x86memop, PatFrag LdFrag, SDNode OpNode>{
Craig Topper52e2e832016-07-22 05:46:44 +00008779 let ExeDomain = DestInfo.ExeDomain in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008780 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
8781 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
Simon Pilgrime9376b92018-04-12 19:59:35 +00008782 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008783 EVEX, Sched<[sched]>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00008784
Craig Toppere1cac152016-06-07 07:27:54 +00008785 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
8786 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
Simon Pilgrime9376b92018-04-12 19:59:35 +00008787 (DestInfo.VT (LdFrag addr:$src))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008788 EVEX, Sched<[sched.Folded]>;
Craig Topper52e2e832016-07-22 05:46:44 +00008789 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008790}
8791
Simon Pilgrim21e89792018-04-13 14:36:59 +00008792multiclass WriteShuffle256_BW<bits<8> opc, string OpcodeStr,
Craig Topper6694df12018-02-25 06:21:04 +00008793 SDNode OpNode, SDNode InVecNode, string ExtTy,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008794 X86FoldableSchedWrite sched, PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008795 let Predicates = [HasVLX, HasBWI] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008796 defm Z128: WriteShuffle256_common<opc, OpcodeStr, sched, v8i16x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008797 v16i8x_info, i64mem, LdFrag, InVecNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008798 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128, VEX_WIG;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00008799
Simon Pilgrim21e89792018-04-13 14:36:59 +00008800 defm Z256: WriteShuffle256_common<opc, OpcodeStr, sched, v16i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008801 v16i8x_info, i128mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008802 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008803 }
8804 let Predicates = [HasBWI] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008805 defm Z : WriteShuffle256_common<opc, OpcodeStr, sched, v32i16_info,
Craig Topper6840f112016-07-14 06:41:34 +00008806 v32i8x_info, i256mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008807 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008808 }
8809}
8810
Simon Pilgrim21e89792018-04-13 14:36:59 +00008811multiclass WriteShuffle256_BD<bits<8> opc, string OpcodeStr,
Craig Topper6694df12018-02-25 06:21:04 +00008812 SDNode OpNode, SDNode InVecNode, string ExtTy,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008813 X86FoldableSchedWrite sched, PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008814 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008815 defm Z128: WriteShuffle256_common<opc, OpcodeStr, sched, v4i32x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008816 v16i8x_info, i32mem, LdFrag, InVecNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008817 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008818
Simon Pilgrim21e89792018-04-13 14:36:59 +00008819 defm Z256: WriteShuffle256_common<opc, OpcodeStr, sched, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008820 v16i8x_info, i64mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008821 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008822 }
8823 let Predicates = [HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008824 defm Z : WriteShuffle256_common<opc, OpcodeStr, sched, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00008825 v16i8x_info, i128mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008826 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008827 }
8828}
8829
Simon Pilgrim21e89792018-04-13 14:36:59 +00008830multiclass WriteShuffle256_BQ<bits<8> opc, string OpcodeStr,
Craig Topper6694df12018-02-25 06:21:04 +00008831 SDNode OpNode, SDNode InVecNode, string ExtTy,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008832 X86FoldableSchedWrite sched, PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008833 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008834 defm Z128: WriteShuffle256_common<opc, OpcodeStr, sched, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008835 v16i8x_info, i16mem, LdFrag, InVecNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008836 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008837
Simon Pilgrim21e89792018-04-13 14:36:59 +00008838 defm Z256: WriteShuffle256_common<opc, OpcodeStr, sched, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008839 v16i8x_info, i32mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008840 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008841 }
8842 let Predicates = [HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008843 defm Z : WriteShuffle256_common<opc, OpcodeStr, sched, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00008844 v16i8x_info, i64mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008845 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008846 }
8847}
8848
Simon Pilgrim21e89792018-04-13 14:36:59 +00008849multiclass WriteShuffle256_WD<bits<8> opc, string OpcodeStr,
Craig Topper6694df12018-02-25 06:21:04 +00008850 SDNode OpNode, SDNode InVecNode, string ExtTy,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008851 X86FoldableSchedWrite sched, PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008852 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008853 defm Z128: WriteShuffle256_common<opc, OpcodeStr, sched, v4i32x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008854 v8i16x_info, i64mem, LdFrag, InVecNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008855 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008856
Simon Pilgrim21e89792018-04-13 14:36:59 +00008857 defm Z256: WriteShuffle256_common<opc, OpcodeStr, sched, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008858 v8i16x_info, i128mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008859 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008860 }
8861 let Predicates = [HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008862 defm Z : WriteShuffle256_common<opc, OpcodeStr, sched, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00008863 v16i16x_info, i256mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008864 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008865 }
8866}
8867
Simon Pilgrim21e89792018-04-13 14:36:59 +00008868multiclass WriteShuffle256_WQ<bits<8> opc, string OpcodeStr,
Craig Topper6694df12018-02-25 06:21:04 +00008869 SDNode OpNode, SDNode InVecNode, string ExtTy,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008870 X86FoldableSchedWrite sched, PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008871 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008872 defm Z128: WriteShuffle256_common<opc, OpcodeStr, sched, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008873 v8i16x_info, i32mem, LdFrag, InVecNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008874 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008875
Simon Pilgrim21e89792018-04-13 14:36:59 +00008876 defm Z256: WriteShuffle256_common<opc, OpcodeStr, sched, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008877 v8i16x_info, i64mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008878 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008879 }
8880 let Predicates = [HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008881 defm Z : WriteShuffle256_common<opc, OpcodeStr, sched, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00008882 v8i16x_info, i128mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008883 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008884 }
8885}
8886
Simon Pilgrim21e89792018-04-13 14:36:59 +00008887multiclass WriteShuffle256_DQ<bits<8> opc, string OpcodeStr,
Craig Topper6694df12018-02-25 06:21:04 +00008888 SDNode OpNode, SDNode InVecNode, string ExtTy,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008889 X86FoldableSchedWrite sched, PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008890
8891 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008892 defm Z128: WriteShuffle256_common<opc, OpcodeStr, sched, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008893 v4i32x_info, i64mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008894 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
8895
Simon Pilgrim21e89792018-04-13 14:36:59 +00008896 defm Z256: WriteShuffle256_common<opc, OpcodeStr, sched, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008897 v4i32x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008898 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
8899 }
8900 let Predicates = [HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008901 defm Z : WriteShuffle256_common<opc, OpcodeStr, sched, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00008902 v8i32x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008903 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
8904 }
8905}
8906
Simon Pilgrim21e89792018-04-13 14:36:59 +00008907defm VPMOVZXBW : WriteShuffle256_BW<0x30, "vpmovzxbw", X86vzext, zext_invec, "z", WriteShuffle256>;
8908defm VPMOVZXBD : WriteShuffle256_BD<0x31, "vpmovzxbd", X86vzext, zext_invec, "z", WriteShuffle256>;
8909defm VPMOVZXBQ : WriteShuffle256_BQ<0x32, "vpmovzxbq", X86vzext, zext_invec, "z", WriteShuffle256>;
8910defm VPMOVZXWD : WriteShuffle256_WD<0x33, "vpmovzxwd", X86vzext, zext_invec, "z", WriteShuffle256>;
8911defm VPMOVZXWQ : WriteShuffle256_WQ<0x34, "vpmovzxwq", X86vzext, zext_invec, "z", WriteShuffle256>;
8912defm VPMOVZXDQ : WriteShuffle256_DQ<0x35, "vpmovzxdq", X86vzext, zext_invec, "z", WriteShuffle256>;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008913
Simon Pilgrim21e89792018-04-13 14:36:59 +00008914defm VPMOVSXBW: WriteShuffle256_BW<0x20, "vpmovsxbw", X86vsext, sext_invec, "s", WriteShuffle256>;
8915defm VPMOVSXBD: WriteShuffle256_BD<0x21, "vpmovsxbd", X86vsext, sext_invec, "s", WriteShuffle256>;
8916defm VPMOVSXBQ: WriteShuffle256_BQ<0x22, "vpmovsxbq", X86vsext, sext_invec, "s", WriteShuffle256>;
8917defm VPMOVSXWD: WriteShuffle256_WD<0x23, "vpmovsxwd", X86vsext, sext_invec, "s", WriteShuffle256>;
8918defm VPMOVSXWQ: WriteShuffle256_WQ<0x24, "vpmovsxwq", X86vsext, sext_invec, "s", WriteShuffle256>;
8919defm VPMOVSXDQ: WriteShuffle256_DQ<0x25, "vpmovsxdq", X86vsext, sext_invec, "s", WriteShuffle256>;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008920
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008921
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008922multiclass AVX512_pmovx_patterns<string OpcPrefix, SDNode ExtOp,
Craig Toppera30db992018-04-04 07:00:24 +00008923 SDNode InVecOp> {
Craig Topper64378f42016-10-09 23:08:39 +00008924 // 128-bit patterns
8925 let Predicates = [HasVLX, HasBWI] in {
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008926 def : Pat<(v8i16 (InVecOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008927 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008928 def : Pat<(v8i16 (InVecOp (bc_v16i8 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008929 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008930 def : Pat<(v8i16 (InVecOp (v16i8 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008931 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008932 def : Pat<(v8i16 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008933 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008934 def : Pat<(v8i16 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008935 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
8936 }
8937 let Predicates = [HasVLX] in {
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008938 def : Pat<(v4i32 (InVecOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008939 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008940 def : Pat<(v4i32 (InVecOp (v16i8 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008941 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008942 def : Pat<(v4i32 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008943 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008944 def : Pat<(v4i32 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008945 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
8946
Craig Toppera30db992018-04-04 07:00:24 +00008947 def : Pat<(v2i64 (InVecOp (bc_v16i8 (v4i32 (scalar_to_vector (extloadi32i16 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008948 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008949 def : Pat<(v2i64 (InVecOp (v16i8 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008950 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008951 def : Pat<(v2i64 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008952 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008953 def : Pat<(v2i64 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008954 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
8955
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008956 def : Pat<(v4i32 (InVecOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008957 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008958 def : Pat<(v4i32 (InVecOp (bc_v8i16 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008959 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008960 def : Pat<(v4i32 (InVecOp (v8i16 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008961 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008962 def : Pat<(v4i32 (InVecOp (v8i16 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008963 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008964 def : Pat<(v4i32 (InVecOp (bc_v8i16 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008965 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
8966
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008967 def : Pat<(v2i64 (InVecOp (bc_v8i16 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008968 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008969 def : Pat<(v2i64 (InVecOp (v8i16 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008970 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008971 def : Pat<(v2i64 (InVecOp (v8i16 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008972 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008973 def : Pat<(v2i64 (InVecOp (bc_v8i16 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008974 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
8975
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008976 def : Pat<(v2i64 (InVecOp (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008977 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008978 def : Pat<(v2i64 (InVecOp (bc_v4i32 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008979 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008980 def : Pat<(v2i64 (InVecOp (v4i32 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008981 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008982 def : Pat<(v2i64 (InVecOp (v4i32 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008983 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008984 def : Pat<(v2i64 (InVecOp (bc_v4i32 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008985 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
8986 }
8987 // 256-bit patterns
8988 let Predicates = [HasVLX, HasBWI] in {
8989 def : Pat<(v16i16 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8990 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
8991 def : Pat<(v16i16 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
8992 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
8993 def : Pat<(v16i16 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
8994 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
8995 }
8996 let Predicates = [HasVLX] in {
8997 def : Pat<(v8i32 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
8998 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
8999 def : Pat<(v8i32 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
9000 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
9001 def : Pat<(v8i32 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
9002 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
9003 def : Pat<(v8i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
9004 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
9005
9006 def : Pat<(v4i64 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
9007 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
9008 def : Pat<(v4i64 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
9009 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
9010 def : Pat<(v4i64 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
9011 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
9012 def : Pat<(v4i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
9013 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
9014
9015 def : Pat<(v8i32 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
9016 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
9017 def : Pat<(v8i32 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
9018 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
9019 def : Pat<(v8i32 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
9020 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
9021
9022 def : Pat<(v4i64 (ExtOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
9023 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
9024 def : Pat<(v4i64 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
9025 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
9026 def : Pat<(v4i64 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
9027 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
9028 def : Pat<(v4i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
9029 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
9030
9031 def : Pat<(v4i64 (ExtOp (bc_v4i32 (loadv2i64 addr:$src)))),
9032 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
9033 def : Pat<(v4i64 (ExtOp (v4i32 (vzmovl_v2i64 addr:$src)))),
9034 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
9035 def : Pat<(v4i64 (ExtOp (v4i32 (vzload_v2i64 addr:$src)))),
9036 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
9037 }
9038 // 512-bit patterns
9039 let Predicates = [HasBWI] in {
9040 def : Pat<(v32i16 (ExtOp (bc_v32i8 (loadv4i64 addr:$src)))),
9041 (!cast<I>(OpcPrefix#BWZrm) addr:$src)>;
9042 }
9043 let Predicates = [HasAVX512] in {
9044 def : Pat<(v16i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
9045 (!cast<I>(OpcPrefix#BDZrm) addr:$src)>;
9046
9047 def : Pat<(v8i64 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
9048 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper9ece2f72016-10-10 06:25:48 +00009049 def : Pat<(v8i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
9050 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper64378f42016-10-09 23:08:39 +00009051
9052 def : Pat<(v16i32 (ExtOp (bc_v16i16 (loadv4i64 addr:$src)))),
9053 (!cast<I>(OpcPrefix#WDZrm) addr:$src)>;
9054
9055 def : Pat<(v8i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
9056 (!cast<I>(OpcPrefix#WQZrm) addr:$src)>;
9057
9058 def : Pat<(v8i64 (ExtOp (bc_v8i32 (loadv4i64 addr:$src)))),
9059 (!cast<I>(OpcPrefix#DQZrm) addr:$src)>;
9060 }
9061}
9062
Craig Toppera30db992018-04-04 07:00:24 +00009063defm : AVX512_pmovx_patterns<"VPMOVSX", X86vsext, sext_invec>;
9064defm : AVX512_pmovx_patterns<"VPMOVZX", X86vzext, zext_invec>;
Craig Topper64378f42016-10-09 23:08:39 +00009065
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009066//===----------------------------------------------------------------------===//
9067// GATHER - SCATTER Operations
9068
Simon Pilgrimb69dae42017-12-05 20:47:11 +00009069// FIXME: Improve scheduling of gather/scatter instructions.
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00009070multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Craig Topper16a91ce2017-11-15 07:46:43 +00009071 X86MemOperand memop, PatFrag GatherNode,
9072 RegisterClass MaskRC = _.KRCWM> {
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009073 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb",
9074 ExeDomain = _.ExeDomain in
Craig Topper16a91ce2017-11-15 07:46:43 +00009075 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, MaskRC:$mask_wb),
9076 (ins _.RC:$src1, MaskRC:$mask, memop:$src2),
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009077 !strconcat(OpcodeStr#_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00009078 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Craig Topper16a91ce2017-11-15 07:46:43 +00009079 [(set _.RC:$dst, MaskRC:$mask_wb,
9080 (GatherNode (_.VT _.RC:$src1), MaskRC:$mask,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00009081 vectoraddr:$src2))]>, EVEX, EVEX_K,
Simon Pilgrimb69dae42017-12-05 20:47:11 +00009082 EVEX_CD8<_.EltSize, CD8VT1>, Sched<[WriteLoad]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009083}
Cameron McInally45325962014-03-26 13:50:50 +00009084
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009085multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc,
9086 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
9087 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00009088 vy512mem, mgatherv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009089 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00009090 vz512mem, mgatherv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009091let Predicates = [HasVLX] in {
9092 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00009093 vx256xmem, mgatherv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009094 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00009095 vy256xmem, mgatherv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009096 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00009097 vx128xmem, mgatherv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009098 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00009099 vx128xmem, mgatherv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009100}
Cameron McInally45325962014-03-26 13:50:50 +00009101}
9102
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009103multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc,
9104 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00009105 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009106 mgatherv16i32>, EVEX_V512;
Craig Topper7dfd5832017-01-16 00:55:58 +00009107 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz256xmem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009108 mgatherv8i64>, EVEX_V512;
9109let Predicates = [HasVLX] in {
9110 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00009111 vy256xmem, mgatherv8i32>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009112 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00009113 vy128xmem, mgatherv4i64>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009114 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00009115 vx128xmem, mgatherv4i32>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009116 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Craig Topperc1e7b3f2017-11-22 07:11:03 +00009117 vx64xmem, mgatherv2i64, VK2WM>,
Craig Topper16a91ce2017-11-15 07:46:43 +00009118 EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009119}
Cameron McInally45325962014-03-26 13:50:50 +00009120}
Michael Liao5bf95782014-12-04 05:20:33 +00009121
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009122
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009123defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">,
9124 avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">;
9125
9126defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">,
9127 avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009128
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00009129multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Craig Topper0b590342018-01-11 06:31:28 +00009130 X86MemOperand memop, PatFrag ScatterNode,
9131 RegisterClass MaskRC = _.KRCWM> {
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00009132
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009133let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00009134
Craig Topper0b590342018-01-11 06:31:28 +00009135 def mr : AVX5128I<opc, MRMDestMem, (outs MaskRC:$mask_wb),
9136 (ins memop:$dst, MaskRC:$mask, _.RC:$src),
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009137 !strconcat(OpcodeStr#_.Suffix,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00009138 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
Craig Topper0b590342018-01-11 06:31:28 +00009139 [(set MaskRC:$mask_wb, (ScatterNode (_.VT _.RC:$src),
9140 MaskRC:$mask, vectoraddr:$dst))]>,
Simon Pilgrimb69dae42017-12-05 20:47:11 +00009141 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>,
9142 Sched<[WriteStore]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009143}
9144
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009145multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc,
9146 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
9147 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00009148 vy512mem, mscatterv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009149 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00009150 vz512mem, mscatterv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009151let Predicates = [HasVLX] in {
9152 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00009153 vx256xmem, mscatterv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009154 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00009155 vy256xmem, mscatterv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009156 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00009157 vx128xmem, mscatterv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009158 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00009159 vx128xmem, mscatterv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009160}
Cameron McInally45325962014-03-26 13:50:50 +00009161}
9162
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009163multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc,
9164 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00009165 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009166 mscatterv16i32>, EVEX_V512;
Craig Topper7dfd5832017-01-16 00:55:58 +00009167 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz256xmem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009168 mscatterv8i64>, EVEX_V512;
9169let Predicates = [HasVLX] in {
9170 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00009171 vy256xmem, mscatterv8i32>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009172 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00009173 vy128xmem, mscatterv4i64>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009174 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00009175 vx128xmem, mscatterv4i32>, EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009176 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Craig Topper0b590342018-01-11 06:31:28 +00009177 vx64xmem, mscatterv2i64, VK2WM>,
9178 EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009179}
Cameron McInally45325962014-03-26 13:50:50 +00009180}
9181
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009182defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">,
9183 avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009184
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009185defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">,
9186 avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009187
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009188// prefetch
9189multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
9190 RegisterClass KRC, X86MemOperand memop> {
9191 let Predicates = [HasPFI], hasSideEffects = 1 in
9192 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Simon Pilgrim294556d2018-04-12 12:43:49 +00009193 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"), []>,
9194 EVEX, EVEX_K, Sched<[WriteLoad]>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009195}
9196
9197defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00009198 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009199
9200defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00009201 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009202
9203defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00009204 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009205
9206defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00009207 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00009208
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009209defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00009210 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009211
9212defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00009213 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009214
9215defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00009216 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009217
9218defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00009219 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009220
9221defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00009222 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009223
9224defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00009225 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009226
9227defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00009228 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009229
9230defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00009231 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009232
9233defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00009234 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009235
9236defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00009237 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009238
9239defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00009240 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009241
9242defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00009243 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009244
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00009245multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00009246def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00009247 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Simon Pilgrim577ae242018-04-12 19:25:07 +00009248 [(set Vec.RC:$dst, (Vec.VT (sext Vec.KRC:$src)))]>,
Simon Pilgrim1273f4a2018-05-18 17:58:36 +00009249 EVEX, Sched<[WriteMove]>; // TODO - WriteVecTrunc?
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00009250}
Michael Liao5bf95782014-12-04 05:20:33 +00009251
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00009252multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
9253 string OpcodeStr, Predicate prd> {
9254let Predicates = [prd] in
9255 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
9256
9257 let Predicates = [prd, HasVLX] in {
9258 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
9259 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
9260 }
9261}
9262
Michael Zuckerman85436ec2017-03-23 09:57:01 +00009263defm VPMOVM2B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, "vpmovm2" , HasBWI>;
9264defm VPMOVM2W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, "vpmovm2", HasBWI> , VEX_W;
9265defm VPMOVM2D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, "vpmovm2", HasDQI>;
9266defm VPMOVM2Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, "vpmovm2", HasDQI> , VEX_W;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009267
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00009268multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
Igor Bregerfca0a342016-01-28 13:19:25 +00009269 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
9270 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Simon Pilgrim577ae242018-04-12 19:25:07 +00009271 [(set _.KRC:$dst, (X86pcmpgtm _.ImmAllZerosV, (_.VT _.RC:$src)))]>,
9272 EVEX, Sched<[WriteMove]>;
Igor Bregerfca0a342016-01-28 13:19:25 +00009273}
9274
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009275// Use 512bit version to implement 128/256 bit in case NoVLX.
9276multiclass convert_vector_to_mask_lowering<X86VectorVTInfo ExtendInfo,
Igor Bregerfca0a342016-01-28 13:19:25 +00009277 X86VectorVTInfo _> {
9278
Craig Topperf090e8a2018-01-08 06:53:54 +00009279 def : Pat<(_.KVT (X86pcmpgtm _.ImmAllZerosV, (_.VT _.RC:$src))),
Igor Bregerfca0a342016-01-28 13:19:25 +00009280 (_.KVT (COPY_TO_REGCLASS
9281 (!cast<Instruction>(NAME#"Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009282 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00009283 _.RC:$src, _.SubRegIdx)),
9284 _.KRC))>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00009285}
9286
9287multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
Igor Bregerfca0a342016-01-28 13:19:25 +00009288 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
9289 let Predicates = [prd] in
9290 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
9291 EVEX_V512;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00009292
9293 let Predicates = [prd, HasVLX] in {
9294 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00009295 EVEX_V256;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00009296 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00009297 EVEX_V128;
9298 }
9299 let Predicates = [prd, NoVLX] in {
9300 defm Z256_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info256>;
9301 defm Z128_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info128>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00009302 }
9303}
9304
9305defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
9306 avx512vl_i8_info, HasBWI>;
9307defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
9308 avx512vl_i16_info, HasBWI>, VEX_W;
9309defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
9310 avx512vl_i32_info, HasDQI>;
9311defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
9312 avx512vl_i64_info, HasDQI>, VEX_W;
9313
Craig Topper0321ebc2018-01-24 04:51:17 +00009314// Patterns for handling sext from a mask register to v16i8/v16i16 when DQI
9315// is available, but BWI is not. We can't handle this in lowering because
9316// a target independent DAG combine likes to combine sext and trunc.
9317let Predicates = [HasDQI, NoBWI] in {
9318 def : Pat<(v16i8 (sext (v16i1 VK16:$src))),
9319 (VPMOVDBZrr (v16i32 (VPMOVM2DZrr VK16:$src)))>;
9320 def : Pat<(v16i16 (sext (v16i1 VK16:$src))),
9321 (VPMOVDWZrr (v16i32 (VPMOVM2DZrr VK16:$src)))>;
9322}
9323
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009324//===----------------------------------------------------------------------===//
9325// AVX-512 - COMPRESS and EXPAND
9326//
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00009327
Ayman Musad7a5ed42016-09-26 06:22:08 +00009328multiclass compress_by_vec_width_common<bits<8> opc, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009329 string OpcodeStr, X86FoldableSchedWrite sched> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00009330 defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00009331 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Simon Pilgrime9376b92018-04-12 19:59:35 +00009332 (_.VT (X86compress _.RC:$src1))>, AVX5128IBase,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009333 Sched<[sched]>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009334
Craig Toppere1cac152016-06-07 07:27:54 +00009335 let mayStore = 1, hasSideEffects = 0 in
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00009336 def mr : AVX5128I<opc, MRMDestMem, (outs),
9337 (ins _.MemOp:$dst, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00009338 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Simon Pilgrim904d1a82017-12-01 16:20:03 +00009339 []>, EVEX_CD8<_.EltSize, CD8VT1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009340 Sched<[sched.Folded]>;
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00009341
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009342 def mrk : AVX5128I<opc, MRMDestMem, (outs),
9343 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00009344 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Ayman Musad7a5ed42016-09-26 06:22:08 +00009345 []>,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00009346 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009347 Sched<[sched.Folded]>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009348}
9349
Ayman Musad7a5ed42016-09-26 06:22:08 +00009350multiclass compress_by_vec_width_lowering<X86VectorVTInfo _ > {
Ayman Musad7a5ed42016-09-26 06:22:08 +00009351 def : Pat<(X86mCompressingStore addr:$dst, _.KRCWM:$mask,
9352 (_.VT _.RC:$src)),
9353 (!cast<Instruction>(NAME#_.ZSuffix##mrk)
9354 addr:$dst, _.KRCWM:$mask, _.RC:$src)>;
9355}
9356
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009357multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009358 X86FoldableSchedWrite sched,
Coby Tayree71e37cc2017-11-21 09:48:44 +00009359 AVX512VLVectorVTInfo VTInfo,
9360 Predicate Pred = HasAVX512> {
9361 let Predicates = [Pred] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00009362 defm Z : compress_by_vec_width_common<opc, VTInfo.info512, OpcodeStr, sched>,
Ayman Musad7a5ed42016-09-26 06:22:08 +00009363 compress_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009364
Coby Tayree71e37cc2017-11-21 09:48:44 +00009365 let Predicates = [Pred, HasVLX] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009366 defm Z256 : compress_by_vec_width_common<opc, VTInfo.info256, OpcodeStr, sched>,
Ayman Musad7a5ed42016-09-26 06:22:08 +00009367 compress_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009368 defm Z128 : compress_by_vec_width_common<opc, VTInfo.info128, OpcodeStr, sched>,
Ayman Musad7a5ed42016-09-26 06:22:08 +00009369 compress_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009370 }
9371}
9372
Simon Pilgrim21e89792018-04-13 14:36:59 +00009373// FIXME: Is there a better scheduler class for VPCOMPRESS?
9374defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00009375 avx512vl_i32_info>, EVEX;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009376defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00009377 avx512vl_i64_info>, EVEX, VEX_W;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009378defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00009379 avx512vl_f32_info>, EVEX;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009380defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00009381 avx512vl_f64_info>, EVEX, VEX_W;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009382
Elena Demikhovsky72860c32014-12-15 10:03:52 +00009383// expand
9384multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009385 string OpcodeStr, X86FoldableSchedWrite sched> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00009386 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00009387 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Simon Pilgrime9376b92018-04-12 19:59:35 +00009388 (_.VT (X86expand _.RC:$src1))>, AVX5128IBase,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009389 Sched<[sched]>;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00009390
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00009391 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9392 (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1",
9393 (_.VT (X86expand (_.VT (bitconvert
Simon Pilgrime9376b92018-04-12 19:59:35 +00009394 (_.LdFrag addr:$src1)))))>,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00009395 AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009396 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00009397}
9398
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00009399multiclass expand_by_vec_width_lowering<X86VectorVTInfo _ > {
9400
9401 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask, undef)),
9402 (!cast<Instruction>(NAME#_.ZSuffix##rmkz)
9403 _.KRCWM:$mask, addr:$src)>;
9404
9405 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask,
9406 (_.VT _.RC:$src0))),
9407 (!cast<Instruction>(NAME#_.ZSuffix##rmk)
9408 _.RC:$src0, _.KRCWM:$mask, addr:$src)>;
9409}
9410
Elena Demikhovsky72860c32014-12-15 10:03:52 +00009411multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009412 X86FoldableSchedWrite sched,
Coby Tayree71e37cc2017-11-21 09:48:44 +00009413 AVX512VLVectorVTInfo VTInfo,
9414 Predicate Pred = HasAVX512> {
9415 let Predicates = [Pred] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00009416 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr, sched>,
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00009417 expand_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00009418
Coby Tayree71e37cc2017-11-21 09:48:44 +00009419 let Predicates = [Pred, HasVLX] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009420 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr, sched>,
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00009421 expand_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009422 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr, sched>,
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00009423 expand_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00009424 }
9425}
9426
Simon Pilgrim21e89792018-04-13 14:36:59 +00009427// FIXME: Is there a better scheduler class for VPEXPAND?
9428defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00009429 avx512vl_i32_info>, EVEX;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009430defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00009431 avx512vl_i64_info>, EVEX, VEX_W;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009432defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00009433 avx512vl_f32_info>, EVEX;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009434defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00009435 avx512vl_f64_info>, EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009436
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009437//handle instruction reg_vec1 = op(reg_vec,imm)
9438// op(mem_vec,imm)
9439// op(broadcast(eltVt),imm)
9440//all instruction created with FROUND_CURRENT
9441multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009442 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00009443 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009444 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
9445 (ins _.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +00009446 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009447 (OpNode (_.VT _.RC:$src1),
Simon Pilgrim21e89792018-04-13 14:36:59 +00009448 (i32 imm:$src2))>, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009449 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9450 (ins _.MemOp:$src1, i32u8imm:$src2),
9451 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
9452 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009453 (i32 imm:$src2))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009454 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009455 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9456 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
9457 OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr,
9458 "${src1}"##_.BroadcastStr##", $src2",
9459 (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009460 (i32 imm:$src2))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009461 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper05948fb2016-08-02 05:11:15 +00009462 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009463}
9464
9465//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
9466multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009467 SDNode OpNode, X86FoldableSchedWrite sched,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009468 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00009469 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009470 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
9471 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topperbfe13ff2016-01-11 00:44:52 +00009472 OpcodeStr##_.Suffix, "$src2, {sae}, $src1",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009473 "$src1, {sae}, $src2",
9474 (OpNode (_.VT _.RC:$src1),
9475 (i32 imm:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009476 (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009477 EVEX_B, Sched<[sched]>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009478}
9479
9480multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr,
Craig Topper0af48f12017-11-13 02:02:58 +00009481 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009482 SDNode OpNodeRnd, X86SchedWriteWidths sched, Predicate prd>{
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009483 let Predicates = [prd] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009484 defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, sched.ZMM,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009485 _.info512>,
9486 avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNodeRnd,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009487 sched.ZMM, _.info512>, EVEX_V512;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009488 }
9489 let Predicates = [prd, HasVLX] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009490 defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, sched.XMM,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009491 _.info128>, EVEX_V128;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009492 defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, sched.YMM,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009493 _.info256>, EVEX_V256;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009494 }
9495}
9496
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009497//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
9498// op(reg_vec2,mem_vec,imm)
9499// op(reg_vec2,broadcast(eltVt),imm)
9500//all instruction created with FROUND_CURRENT
9501multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009502 X86FoldableSchedWrite sched, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00009503 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009504 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009505 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009506 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9507 (OpNode (_.VT _.RC:$src1),
9508 (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009509 (i32 imm:$src3))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009510 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009511 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9512 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
9513 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9514 (OpNode (_.VT _.RC:$src1),
9515 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009516 (i32 imm:$src3))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009517 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009518 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9519 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
9520 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
9521 "$src1, ${src2}"##_.BroadcastStr##", $src3",
9522 (OpNode (_.VT _.RC:$src1),
9523 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009524 (i32 imm:$src3))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009525 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper05948fb2016-08-02 05:11:15 +00009526 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009527}
9528
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009529//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
9530// op(reg_vec2,mem_vec,imm)
Igor Breger2ae0fe32015-08-31 11:14:02 +00009531multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009532 X86FoldableSchedWrite sched, X86VectorVTInfo DestInfo,
Simon Pilgrim36be8522017-11-29 18:52:20 +00009533 X86VectorVTInfo SrcInfo>{
Craig Topper05948fb2016-08-02 05:11:15 +00009534 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger2ae0fe32015-08-31 11:14:02 +00009535 defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
9536 (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3),
9537 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9538 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
9539 (SrcInfo.VT SrcInfo.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009540 (i8 imm:$src3)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009541 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009542 defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
9543 (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3),
9544 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9545 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
9546 (SrcInfo.VT (bitconvert
9547 (SrcInfo.LdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009548 (i8 imm:$src3)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009549 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper05948fb2016-08-02 05:11:15 +00009550 }
Igor Breger2ae0fe32015-08-31 11:14:02 +00009551}
9552
9553//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
9554// op(reg_vec2,mem_vec,imm)
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009555// op(reg_vec2,broadcast(eltVt),imm)
9556multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009557 X86FoldableSchedWrite sched, X86VectorVTInfo _>:
9558 avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, sched, _, _>{
Igor Breger2ae0fe32015-08-31 11:14:02 +00009559
Craig Topper05948fb2016-08-02 05:11:15 +00009560 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00009561 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9562 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
9563 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
9564 "$src1, ${src2}"##_.BroadcastStr##", $src3",
9565 (OpNode (_.VT _.RC:$src1),
9566 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009567 (i8 imm:$src3))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009568 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009569}
9570
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009571//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
9572// op(reg_vec2,mem_scalar,imm)
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009573multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009574 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00009575 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009576 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009577 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009578 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9579 (OpNode (_.VT _.RC:$src1),
9580 (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009581 (i32 imm:$src3))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009582 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009583 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregere73ef852016-09-11 12:38:46 +00009584 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
Craig Toppere1cac152016-06-07 07:27:54 +00009585 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9586 (OpNode (_.VT _.RC:$src1),
9587 (_.VT (scalar_to_vector
9588 (_.ScalarLdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009589 (i32 imm:$src3))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009590 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper05948fb2016-08-02 05:11:15 +00009591 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009592}
9593
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009594//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
9595multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009596 SDNode OpNode, X86FoldableSchedWrite sched,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009597 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00009598 let ExeDomain = _.ExeDomain in
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009599 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009600 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00009601 OpcodeStr, "$src3, {sae}, $src2, $src1",
9602 "$src1, $src2, {sae}, $src3",
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009603 (OpNode (_.VT _.RC:$src1),
9604 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009605 (i32 imm:$src3),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009606 (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009607 EVEX_B, Sched<[sched]>;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009608}
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009609
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009610//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009611multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009612 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Toppercac5d692017-02-26 06:45:37 +00009613 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009614 defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
9615 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00009616 OpcodeStr, "$src3, {sae}, $src2, $src1",
9617 "$src1, $src2, {sae}, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009618 (OpNode (_.VT _.RC:$src1),
9619 (_.VT _.RC:$src2),
9620 (i32 imm:$src3),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009621 (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009622 EVEX_B, Sched<[sched]>;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009623}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009624
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00009625multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
Craig Topper0af48f12017-11-13 02:02:58 +00009626 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009627 SDNode OpNodeRnd, X86SchedWriteWidths sched, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009628 let Predicates = [prd] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009629 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, sched.ZMM, _.info512>,
9630 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNodeRnd, sched.ZMM, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009631 EVEX_V512;
9632
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009633 }
9634 let Predicates = [prd, HasVLX] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009635 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, sched.XMM, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009636 EVEX_V128;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009637 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, sched.YMM, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009638 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009639 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009640}
9641
Igor Breger2ae0fe32015-08-31 11:14:02 +00009642multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009643 X86SchedWriteWidths sched, AVX512VLVectorVTInfo DestInfo,
Simon Pilgrim36be8522017-11-29 18:52:20 +00009644 AVX512VLVectorVTInfo SrcInfo, Predicate Pred = HasBWI> {
Coby Tayree71e37cc2017-11-21 09:48:44 +00009645 let Predicates = [Pred] in {
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009646 defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, sched.ZMM, DestInfo.info512,
Igor Breger2ae0fe32015-08-31 11:14:02 +00009647 SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V;
9648 }
Coby Tayree71e37cc2017-11-21 09:48:44 +00009649 let Predicates = [Pred, HasVLX] in {
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009650 defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, sched.XMM, DestInfo.info128,
Igor Breger2ae0fe32015-08-31 11:14:02 +00009651 SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V;
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009652 defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, sched.YMM, DestInfo.info256,
Igor Breger2ae0fe32015-08-31 11:14:02 +00009653 SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V;
9654 }
9655}
9656
Igor Breger00d9f842015-06-08 14:03:17 +00009657multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009658 bits<8> opc, SDNode OpNode, X86SchedWriteWidths sched,
Coby Tayree71e37cc2017-11-21 09:48:44 +00009659 Predicate Pred = HasAVX512> {
9660 let Predicates = [Pred] in {
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009661 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, sched.ZMM, _.info512>,
9662 EVEX_V512;
Igor Breger00d9f842015-06-08 14:03:17 +00009663 }
Coby Tayree71e37cc2017-11-21 09:48:44 +00009664 let Predicates = [Pred, HasVLX] in {
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009665 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, sched.XMM, _.info128>,
9666 EVEX_V128;
9667 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, sched.YMM, _.info256>,
9668 EVEX_V256;
Igor Breger00d9f842015-06-08 14:03:17 +00009669 }
9670}
9671
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009672multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
Craig Topper0af48f12017-11-13 02:02:58 +00009673 X86VectorVTInfo _, bits<8> opc, SDNode OpNode,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009674 SDNode OpNodeRnd, X86SchedWriteWidths sched, Predicate prd> {
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009675 let Predicates = [prd] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009676 defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, sched.XMM, _>,
9677 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNodeRnd, sched.XMM, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009678 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009679}
9680
Igor Breger1e58e8a2015-09-02 11:18:55 +00009681multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr,
Craig Topper0af48f12017-11-13 02:02:58 +00009682 bits<8> opcPs, bits<8> opcPd, SDNode OpNode,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009683 SDNode OpNodeRnd, X86SchedWriteWidths sched, Predicate prd>{
Igor Breger1e58e8a2015-09-02 11:18:55 +00009684 defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009685 opcPs, OpNode, OpNodeRnd, sched, prd>,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009686 EVEX_CD8<32, CD8VF>;
Igor Breger1e58e8a2015-09-02 11:18:55 +00009687 defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009688 opcPd, OpNode, OpNodeRnd, sched, prd>,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009689 EVEX_CD8<64, CD8VF>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009690}
9691
Igor Breger1e58e8a2015-09-02 11:18:55 +00009692defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56,
Simon Pilgrimbe51b202018-05-04 12:59:24 +00009693 X86VReduce, X86VReduceRnd, SchedWriteFRnd, HasDQI>,
Craig Topper0af48f12017-11-13 02:02:58 +00009694 AVX512AIi8Base, EVEX;
Igor Breger1e58e8a2015-09-02 11:18:55 +00009695defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09,
Simon Pilgrimbe51b202018-05-04 12:59:24 +00009696 X86VRndScale, X86VRndScaleRnd, SchedWriteFRnd, HasAVX512>,
Craig Topper0af48f12017-11-13 02:02:58 +00009697 AVX512AIi8Base, EVEX;
Igor Breger1e58e8a2015-09-02 11:18:55 +00009698defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26,
Simon Pilgrimbe51b202018-05-04 12:59:24 +00009699 X86VGetMant, X86VGetMantRnd, SchedWriteFRnd, HasAVX512>,
Craig Topper0af48f12017-11-13 02:02:58 +00009700 AVX512AIi8Base, EVEX;
Igor Breger1e58e8a2015-09-02 11:18:55 +00009701
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00009702defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009703 0x50, X86VRange, X86VRangeRnd,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009704 SchedWriteFAdd, HasDQI>,
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00009705 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
9706defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009707 0x50, X86VRange, X86VRangeRnd,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009708 SchedWriteFAdd, HasDQI>,
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00009709 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
9710
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009711defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd",
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009712 f64x_info, 0x51, X86Ranges, X86RangesRnd, SchedWriteFAdd, HasDQI>,
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00009713 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
9714defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009715 0x51, X86Ranges, X86RangesRnd, SchedWriteFAdd, HasDQI>,
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00009716 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
9717
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009718defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info,
Simon Pilgrimbe51b202018-05-04 12:59:24 +00009719 0x57, X86Reduces, X86ReducesRnd, SchedWriteFRnd, HasDQI>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009720 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
9721defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info,
Simon Pilgrimbe51b202018-05-04 12:59:24 +00009722 0x57, X86Reduces, X86ReducesRnd, SchedWriteFRnd, HasDQI>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009723 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009724
Igor Breger1e58e8a2015-09-02 11:18:55 +00009725defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info,
Simon Pilgrimbe51b202018-05-04 12:59:24 +00009726 0x27, X86GetMants, X86GetMantsRnd, SchedWriteFRnd, HasAVX512>,
Igor Breger1e58e8a2015-09-02 11:18:55 +00009727 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
9728defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info,
Simon Pilgrimbe51b202018-05-04 12:59:24 +00009729 0x27, X86GetMants, X86GetMantsRnd, SchedWriteFRnd, HasAVX512>,
Igor Breger1e58e8a2015-09-02 11:18:55 +00009730 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
9731
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009732let Predicates = [HasAVX512] in {
9733def : Pat<(v16f32 (ffloor VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009734 (VRNDSCALEPSZrri VR512:$src, (i32 0x9))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009735def : Pat<(v16f32 (fnearbyint VR512:$src)),
9736 (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>;
9737def : Pat<(v16f32 (fceil VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009738 (VRNDSCALEPSZrri VR512:$src, (i32 0xA))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009739def : Pat<(v16f32 (frint VR512:$src)),
9740 (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>;
9741def : Pat<(v16f32 (ftrunc VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009742 (VRNDSCALEPSZrri VR512:$src, (i32 0xB))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009743
9744def : Pat<(v8f64 (ffloor VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009745 (VRNDSCALEPDZrri VR512:$src, (i32 0x9))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009746def : Pat<(v8f64 (fnearbyint VR512:$src)),
9747 (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>;
9748def : Pat<(v8f64 (fceil VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009749 (VRNDSCALEPDZrri VR512:$src, (i32 0xA))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009750def : Pat<(v8f64 (frint VR512:$src)),
9751 (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>;
9752def : Pat<(v8f64 (ftrunc VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009753 (VRNDSCALEPDZrri VR512:$src, (i32 0xB))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009754}
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009755
Craig Topperac2508252017-11-11 21:44:51 +00009756let Predicates = [HasVLX] in {
9757def : Pat<(v4f32 (ffloor VR128X:$src)),
9758 (VRNDSCALEPSZ128rri VR128X:$src, (i32 0x9))>;
9759def : Pat<(v4f32 (fnearbyint VR128X:$src)),
9760 (VRNDSCALEPSZ128rri VR128X:$src, (i32 0xC))>;
9761def : Pat<(v4f32 (fceil VR128X:$src)),
9762 (VRNDSCALEPSZ128rri VR128X:$src, (i32 0xA))>;
9763def : Pat<(v4f32 (frint VR128X:$src)),
9764 (VRNDSCALEPSZ128rri VR128X:$src, (i32 0x4))>;
9765def : Pat<(v4f32 (ftrunc VR128X:$src)),
9766 (VRNDSCALEPSZ128rri VR128X:$src, (i32 0xB))>;
9767
9768def : Pat<(v2f64 (ffloor VR128X:$src)),
9769 (VRNDSCALEPDZ128rri VR128X:$src, (i32 0x9))>;
9770def : Pat<(v2f64 (fnearbyint VR128X:$src)),
9771 (VRNDSCALEPDZ128rri VR128X:$src, (i32 0xC))>;
9772def : Pat<(v2f64 (fceil VR128X:$src)),
9773 (VRNDSCALEPDZ128rri VR128X:$src, (i32 0xA))>;
9774def : Pat<(v2f64 (frint VR128X:$src)),
9775 (VRNDSCALEPDZ128rri VR128X:$src, (i32 0x4))>;
9776def : Pat<(v2f64 (ftrunc VR128X:$src)),
9777 (VRNDSCALEPDZ128rri VR128X:$src, (i32 0xB))>;
9778
9779def : Pat<(v8f32 (ffloor VR256X:$src)),
9780 (VRNDSCALEPSZ256rri VR256X:$src, (i32 0x9))>;
9781def : Pat<(v8f32 (fnearbyint VR256X:$src)),
9782 (VRNDSCALEPSZ256rri VR256X:$src, (i32 0xC))>;
9783def : Pat<(v8f32 (fceil VR256X:$src)),
9784 (VRNDSCALEPSZ256rri VR256X:$src, (i32 0xA))>;
9785def : Pat<(v8f32 (frint VR256X:$src)),
9786 (VRNDSCALEPSZ256rri VR256X:$src, (i32 0x4))>;
9787def : Pat<(v8f32 (ftrunc VR256X:$src)),
9788 (VRNDSCALEPSZ256rri VR256X:$src, (i32 0xB))>;
9789
9790def : Pat<(v4f64 (ffloor VR256X:$src)),
9791 (VRNDSCALEPDZ256rri VR256X:$src, (i32 0x9))>;
9792def : Pat<(v4f64 (fnearbyint VR256X:$src)),
9793 (VRNDSCALEPDZ256rri VR256X:$src, (i32 0xC))>;
9794def : Pat<(v4f64 (fceil VR256X:$src)),
9795 (VRNDSCALEPDZ256rri VR256X:$src, (i32 0xA))>;
9796def : Pat<(v4f64 (frint VR256X:$src)),
9797 (VRNDSCALEPDZ256rri VR256X:$src, (i32 0x4))>;
9798def : Pat<(v4f64 (ftrunc VR256X:$src)),
9799 (VRNDSCALEPDZ256rri VR256X:$src, (i32 0xB))>;
9800}
9801
Craig Topper25ceba72018-02-05 06:00:23 +00009802multiclass avx512_shuff_packed_128_common<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009803 X86FoldableSchedWrite sched, X86VectorVTInfo _,
Craig Topper25ceba72018-02-05 06:00:23 +00009804 X86VectorVTInfo CastInfo> {
9805 let ExeDomain = _.ExeDomain in {
9806 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
9807 (ins _.RC:$src1, _.RC:$src2, u8imm:$src3),
9808 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9809 (_.VT (bitconvert
9810 (CastInfo.VT (X86Shuf128 _.RC:$src1, _.RC:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00009811 (i8 imm:$src3)))))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009812 Sched<[sched]>;
Craig Topper25ceba72018-02-05 06:00:23 +00009813 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9814 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$src3),
9815 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9816 (_.VT
9817 (bitconvert
9818 (CastInfo.VT (X86Shuf128 _.RC:$src1,
9819 (bitconvert (_.LdFrag addr:$src2)),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009820 (i8 imm:$src3)))))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009821 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper25ceba72018-02-05 06:00:23 +00009822 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9823 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
9824 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
9825 "$src1, ${src2}"##_.BroadcastStr##", $src3",
9826 (_.VT
9827 (bitconvert
9828 (CastInfo.VT
9829 (X86Shuf128 _.RC:$src1,
9830 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009831 (i8 imm:$src3)))))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009832 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper42a53532017-08-16 23:38:25 +00009833 }
9834}
9835
Simon Pilgrim21e89792018-04-13 14:36:59 +00009836multiclass avx512_shuff_packed_128<string OpcodeStr, X86FoldableSchedWrite sched,
Craig Topper25ceba72018-02-05 06:00:23 +00009837 AVX512VLVectorVTInfo _,
9838 AVX512VLVectorVTInfo CastInfo, bits<8> opc>{
9839 let Predicates = [HasAVX512] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00009840 defm Z : avx512_shuff_packed_128_common<opc, OpcodeStr, sched,
Craig Topper25ceba72018-02-05 06:00:23 +00009841 _.info512, CastInfo.info512>, EVEX_V512;
9842
9843 let Predicates = [HasAVX512, HasVLX] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00009844 defm Z256 : avx512_shuff_packed_128_common<opc, OpcodeStr, sched,
Craig Topper25ceba72018-02-05 06:00:23 +00009845 _.info256, CastInfo.info256>, EVEX_V256;
9846}
9847
Simon Pilgrim21e89792018-04-13 14:36:59 +00009848defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4", WriteFShuffle256,
Craig Topper25ceba72018-02-05 06:00:23 +00009849 avx512vl_f32_info, avx512vl_f64_info, 0x23>, AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009850defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2", WriteFShuffle256,
Craig Topper25ceba72018-02-05 06:00:23 +00009851 avx512vl_f64_info, avx512vl_f64_info, 0x23>, AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009852defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4", WriteFShuffle256,
Craig Topper25ceba72018-02-05 06:00:23 +00009853 avx512vl_i32_info, avx512vl_i64_info, 0x43>, AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009854defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2", WriteFShuffle256,
Craig Topper25ceba72018-02-05 06:00:23 +00009855 avx512vl_i64_info, avx512vl_i64_info, 0x43>, AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +00009856
Craig Topperb561e662017-01-19 02:34:29 +00009857let Predicates = [HasAVX512] in {
9858// Provide fallback in case the load node that is used in the broadcast
9859// patterns above is used by additional users, which prevents the pattern
9860// selection.
9861def : Pat<(v8f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
9862 (VSHUFF64X2Zrri (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9863 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9864 0)>;
9865def : Pat<(v8i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
9866 (VSHUFI64X2Zrri (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9867 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9868 0)>;
9869
9870def : Pat<(v16f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
9871 (VSHUFF32X4Zrri (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9872 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9873 0)>;
9874def : Pat<(v16i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
9875 (VSHUFI32X4Zrri (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9876 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9877 0)>;
9878
9879def : Pat<(v32i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
9880 (VSHUFI32X4Zrri (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9881 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9882 0)>;
9883
9884def : Pat<(v64i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
9885 (VSHUFI32X4Zrri (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9886 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9887 0)>;
9888}
9889
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009890multiclass avx512_valign<string OpcodeStr, X86SchedWriteWidths sched,
Simon Pilgrim36be8522017-11-29 18:52:20 +00009891 AVX512VLVectorVTInfo VTInfo_I> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009892 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign, sched>,
Igor Breger00d9f842015-06-08 14:03:17 +00009893 AVX512AIi8Base, EVEX_4V;
Igor Breger00d9f842015-06-08 14:03:17 +00009894}
9895
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009896defm VALIGND: avx512_valign<"valignd", SchedWriteShuffle, avx512vl_i32_info>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009897 EVEX_CD8<32, CD8VF>;
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009898defm VALIGNQ: avx512_valign<"valignq", SchedWriteShuffle, avx512vl_i64_info>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009899 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009900
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009901defm VPALIGNR: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr",
9902 SchedWriteShuffle, avx512vl_i8_info,
9903 avx512vl_i8_info>, EVEX_CD8<8, CD8VF>;
Igor Breger2ae0fe32015-08-31 11:14:02 +00009904
Craig Topper333897e2017-11-03 06:48:02 +00009905// Fragments to help convert valignq into masked valignd. Or valignq/valignd
9906// into vpalignr.
9907def ValignqImm32XForm : SDNodeXForm<imm, [{
9908 return getI8Imm(N->getZExtValue() * 2, SDLoc(N));
9909}]>;
9910def ValignqImm8XForm : SDNodeXForm<imm, [{
9911 return getI8Imm(N->getZExtValue() * 8, SDLoc(N));
9912}]>;
9913def ValigndImm8XForm : SDNodeXForm<imm, [{
9914 return getI8Imm(N->getZExtValue() * 4, SDLoc(N));
9915}]>;
9916
9917multiclass avx512_vpalign_mask_lowering<string OpcodeStr, SDNode OpNode,
9918 X86VectorVTInfo From, X86VectorVTInfo To,
9919 SDNodeXForm ImmXForm> {
9920 def : Pat<(To.VT (vselect To.KRCWM:$mask,
9921 (bitconvert
9922 (From.VT (OpNode From.RC:$src1, From.RC:$src2,
9923 imm:$src3))),
9924 To.RC:$src0)),
9925 (!cast<Instruction>(OpcodeStr#"rrik") To.RC:$src0, To.KRCWM:$mask,
9926 To.RC:$src1, To.RC:$src2,
9927 (ImmXForm imm:$src3))>;
9928
9929 def : Pat<(To.VT (vselect To.KRCWM:$mask,
9930 (bitconvert
9931 (From.VT (OpNode From.RC:$src1, From.RC:$src2,
9932 imm:$src3))),
9933 To.ImmAllZerosV)),
9934 (!cast<Instruction>(OpcodeStr#"rrikz") To.KRCWM:$mask,
9935 To.RC:$src1, To.RC:$src2,
9936 (ImmXForm imm:$src3))>;
9937
9938 def : Pat<(To.VT (vselect To.KRCWM:$mask,
9939 (bitconvert
9940 (From.VT (OpNode From.RC:$src1,
9941 (bitconvert (To.LdFrag addr:$src2)),
9942 imm:$src3))),
9943 To.RC:$src0)),
9944 (!cast<Instruction>(OpcodeStr#"rmik") To.RC:$src0, To.KRCWM:$mask,
9945 To.RC:$src1, addr:$src2,
9946 (ImmXForm imm:$src3))>;
9947
9948 def : Pat<(To.VT (vselect To.KRCWM:$mask,
9949 (bitconvert
9950 (From.VT (OpNode From.RC:$src1,
9951 (bitconvert (To.LdFrag addr:$src2)),
9952 imm:$src3))),
9953 To.ImmAllZerosV)),
9954 (!cast<Instruction>(OpcodeStr#"rmikz") To.KRCWM:$mask,
9955 To.RC:$src1, addr:$src2,
9956 (ImmXForm imm:$src3))>;
9957}
9958
9959multiclass avx512_vpalign_mask_lowering_mb<string OpcodeStr, SDNode OpNode,
9960 X86VectorVTInfo From,
9961 X86VectorVTInfo To,
9962 SDNodeXForm ImmXForm> :
9963 avx512_vpalign_mask_lowering<OpcodeStr, OpNode, From, To, ImmXForm> {
9964 def : Pat<(From.VT (OpNode From.RC:$src1,
9965 (bitconvert (To.VT (X86VBroadcast
9966 (To.ScalarLdFrag addr:$src2)))),
9967 imm:$src3)),
9968 (!cast<Instruction>(OpcodeStr#"rmbi") To.RC:$src1, addr:$src2,
9969 (ImmXForm imm:$src3))>;
9970
9971 def : Pat<(To.VT (vselect To.KRCWM:$mask,
9972 (bitconvert
9973 (From.VT (OpNode From.RC:$src1,
9974 (bitconvert
9975 (To.VT (X86VBroadcast
9976 (To.ScalarLdFrag addr:$src2)))),
9977 imm:$src3))),
9978 To.RC:$src0)),
9979 (!cast<Instruction>(OpcodeStr#"rmbik") To.RC:$src0, To.KRCWM:$mask,
9980 To.RC:$src1, addr:$src2,
9981 (ImmXForm imm:$src3))>;
9982
9983 def : Pat<(To.VT (vselect To.KRCWM:$mask,
9984 (bitconvert
9985 (From.VT (OpNode From.RC:$src1,
9986 (bitconvert
9987 (To.VT (X86VBroadcast
9988 (To.ScalarLdFrag addr:$src2)))),
9989 imm:$src3))),
9990 To.ImmAllZerosV)),
9991 (!cast<Instruction>(OpcodeStr#"rmbikz") To.KRCWM:$mask,
9992 To.RC:$src1, addr:$src2,
9993 (ImmXForm imm:$src3))>;
9994}
9995
9996let Predicates = [HasAVX512] in {
9997 // For 512-bit we lower to the widest element type we can. So we only need
9998 // to handle converting valignq to valignd.
9999 defm : avx512_vpalign_mask_lowering_mb<"VALIGNDZ", X86VAlign, v8i64_info,
10000 v16i32_info, ValignqImm32XForm>;
10001}
10002
10003let Predicates = [HasVLX] in {
10004 // For 128-bit we lower to the widest element type we can. So we only need
10005 // to handle converting valignq to valignd.
10006 defm : avx512_vpalign_mask_lowering_mb<"VALIGNDZ128", X86VAlign, v2i64x_info,
10007 v4i32x_info, ValignqImm32XForm>;
10008 // For 256-bit we lower to the widest element type we can. So we only need
10009 // to handle converting valignq to valignd.
10010 defm : avx512_vpalign_mask_lowering_mb<"VALIGNDZ256", X86VAlign, v4i64x_info,
10011 v8i32x_info, ValignqImm32XForm>;
10012}
10013
10014let Predicates = [HasVLX, HasBWI] in {
10015 // We can turn 128 and 256 bit VALIGND/VALIGNQ into VPALIGNR.
10016 defm : avx512_vpalign_mask_lowering<"VPALIGNRZ128", X86VAlign, v2i64x_info,
10017 v16i8x_info, ValignqImm8XForm>;
10018 defm : avx512_vpalign_mask_lowering<"VPALIGNRZ128", X86VAlign, v4i32x_info,
10019 v16i8x_info, ValigndImm8XForm>;
10020}
10021
Simon Pilgrim36be8522017-11-29 18:52:20 +000010022defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw",
Simon Pilgrim93c878c2018-05-03 10:31:20 +000010023 SchedWritePSADBW, avx512vl_i16_info, avx512vl_i8_info>,
Simon Pilgrim36be8522017-11-29 18:52:20 +000010024 EVEX_CD8<8, CD8VF>;
Igor Bregerf3ded812015-08-31 13:09:30 +000010025
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010026multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010027 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Toppere9e84c82017-01-31 05:18:24 +000010028 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010029 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +000010030 (ins _.RC:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010031 "$src1", "$src1",
Simon Pilgrime9376b92018-04-12 19:59:35 +000010032 (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010033 Sched<[sched]>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010034
Craig Toppere1cac152016-06-07 07:27:54 +000010035 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
10036 (ins _.MemOp:$src1), OpcodeStr,
10037 "$src1", "$src1",
Simon Pilgrime9376b92018-04-12 19:59:35 +000010038 (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>,
Simon Pilgrim756348c2017-11-29 13:49:51 +000010039 EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010040 Sched<[sched.Folded]>;
Craig Toppere9e84c82017-01-31 05:18:24 +000010041 }
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010042}
10043
10044multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010045 X86FoldableSchedWrite sched, X86VectorVTInfo _> :
10046 avx512_unary_rm<opc, OpcodeStr, OpNode, sched, _> {
Craig Toppere1cac152016-06-07 07:27:54 +000010047 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
10048 (ins _.ScalarMemOp:$src1), OpcodeStr,
10049 "${src1}"##_.BroadcastStr,
10050 "${src1}"##_.BroadcastStr,
10051 (_.VT (OpNode (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +000010052 (_.ScalarLdFrag addr:$src1))))>,
Simon Pilgrim756348c2017-11-29 13:49:51 +000010053 EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010054 Sched<[sched.Folded]>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010055}
10056
10057multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010058 X86SchedWriteWidths sched,
10059 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010060 let Predicates = [prd] in
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010061 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, sched.ZMM, VTInfo.info512>,
Simon Pilgrim756348c2017-11-29 13:49:51 +000010062 EVEX_V512;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010063
10064 let Predicates = [prd, HasVLX] in {
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010065 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, sched.YMM, VTInfo.info256>,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010066 EVEX_V256;
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010067 defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, sched.XMM, VTInfo.info128>,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010068 EVEX_V128;
10069 }
10070}
10071
10072multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010073 X86SchedWriteWidths sched, AVX512VLVectorVTInfo VTInfo,
Simon Pilgrim756348c2017-11-29 13:49:51 +000010074 Predicate prd> {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010075 let Predicates = [prd] in
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010076 defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, sched.ZMM, VTInfo.info512>,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010077 EVEX_V512;
10078
10079 let Predicates = [prd, HasVLX] in {
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010080 defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, sched.YMM, VTInfo.info256>,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010081 EVEX_V256;
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010082 defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, sched.XMM, VTInfo.info128>,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010083 EVEX_V128;
10084 }
10085}
10086
10087multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010088 SDNode OpNode, X86SchedWriteWidths sched,
10089 Predicate prd> {
Simon Pilgrim21e89792018-04-13 14:36:59 +000010090 defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, sched,
Simon Pilgrim756348c2017-11-29 13:49:51 +000010091 avx512vl_i64_info, prd>, VEX_W;
Simon Pilgrim21e89792018-04-13 14:36:59 +000010092 defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, sched,
Simon Pilgrim756348c2017-11-29 13:49:51 +000010093 avx512vl_i32_info, prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010094}
10095
10096multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010097 SDNode OpNode, X86SchedWriteWidths sched,
10098 Predicate prd> {
Simon Pilgrim21e89792018-04-13 14:36:59 +000010099 defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, sched,
Simon Pilgrim756348c2017-11-29 13:49:51 +000010100 avx512vl_i16_info, prd>, VEX_WIG;
Simon Pilgrim21e89792018-04-13 14:36:59 +000010101 defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, sched,
Simon Pilgrim756348c2017-11-29 13:49:51 +000010102 avx512vl_i8_info, prd>, VEX_WIG;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010103}
10104
10105multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
10106 bits<8> opc_d, bits<8> opc_q,
Simon Pilgrim756348c2017-11-29 13:49:51 +000010107 string OpcodeStr, SDNode OpNode,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010108 X86SchedWriteWidths sched> {
Simon Pilgrim21e89792018-04-13 14:36:59 +000010109 defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode, sched,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010110 HasAVX512>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010111 avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode, sched,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010112 HasBWI>;
10113}
10114
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010115defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", abs,
10116 SchedWriteVecALU>;
Igor Bregerf2460112015-07-26 14:41:44 +000010117
Simon Pilgrimfea153f2017-05-06 19:11:59 +000010118// VPABS: Use 512bit version to implement 128/256 bit in case NoVLX.
10119let Predicates = [HasAVX512, NoVLX] in {
10120 def : Pat<(v4i64 (abs VR256X:$src)),
10121 (EXTRACT_SUBREG
10122 (VPABSQZrr
10123 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)),
10124 sub_ymm)>;
10125 def : Pat<(v2i64 (abs VR128X:$src)),
10126 (EXTRACT_SUBREG
10127 (VPABSQZrr
10128 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)),
10129 sub_xmm)>;
10130}
10131
Craig Topperc0896052017-12-16 02:40:28 +000010132// Use 512bit version to implement 128/256 bit.
10133multiclass avx512_unary_lowering<string InstrStr, SDNode OpNode,
10134 AVX512VLVectorVTInfo _, Predicate prd> {
10135 let Predicates = [prd, NoVLX] in {
10136 def : Pat<(_.info256.VT(OpNode _.info256.RC:$src1)),
10137 (EXTRACT_SUBREG
10138 (!cast<Instruction>(InstrStr # "Zrr")
10139 (INSERT_SUBREG(_.info512.VT(IMPLICIT_DEF)),
10140 _.info256.RC:$src1,
10141 _.info256.SubRegIdx)),
10142 _.info256.SubRegIdx)>;
10143
10144 def : Pat<(_.info128.VT(OpNode _.info128.RC:$src1)),
10145 (EXTRACT_SUBREG
10146 (!cast<Instruction>(InstrStr # "Zrr")
10147 (INSERT_SUBREG(_.info512.VT(IMPLICIT_DEF)),
10148 _.info128.RC:$src1,
10149 _.info128.SubRegIdx)),
10150 _.info128.SubRegIdx)>;
10151 }
Igor Breger0dcd8bc2015-09-03 09:05:31 +000010152}
10153
Craig Topperc0896052017-12-16 02:40:28 +000010154defm VPLZCNT : avx512_unary_rm_vl_dq<0x44, 0x44, "vplzcnt", ctlz,
Simon Pilgrim0720c8d2018-05-03 18:22:49 +000010155 SchedWriteVecIMul, HasCDI>;
Simon Pilgrim756348c2017-11-29 13:49:51 +000010156
Simon Pilgrim21e89792018-04-13 14:36:59 +000010157// FIXME: Is there a better scheduler class for VPCONFLICT?
Simon Pilgrim756348c2017-11-29 13:49:51 +000010158defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010159 SchedWriteVecALU, HasCDI>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +000010160
Simon Pilgrimc89aa0b2017-05-05 12:20:34 +000010161// VPLZCNT: Use 512bit version to implement 128/256 bit in case NoVLX.
Craig Topperc0896052017-12-16 02:40:28 +000010162defm : avx512_unary_lowering<"VPLZCNTQ", ctlz, avx512vl_i64_info, HasCDI>;
10163defm : avx512_unary_lowering<"VPLZCNTD", ctlz, avx512vl_i32_info, HasCDI>;
Simon Pilgrimc89aa0b2017-05-05 12:20:34 +000010164
Igor Breger24cab0f2015-11-16 07:22:00 +000010165//===---------------------------------------------------------------------===//
Oren Ben Simhon7bf27f02017-05-25 13:45:23 +000010166// Counts number of ones - VPOPCNTD and VPOPCNTQ
10167//===---------------------------------------------------------------------===//
10168
Simon Pilgrim21e89792018-04-13 14:36:59 +000010169// FIXME: Is there a better scheduler class for VPOPCNTD/VPOPCNTQ?
Craig Topperc0896052017-12-16 02:40:28 +000010170defm VPOPCNT : avx512_unary_rm_vl_dq<0x55, 0x55, "vpopcnt", ctpop,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010171 SchedWriteVecALU, HasVPOPCNTDQ>;
Simon Pilgrim756348c2017-11-29 13:49:51 +000010172
Craig Topperc0896052017-12-16 02:40:28 +000010173defm : avx512_unary_lowering<"VPOPCNTQ", ctpop, avx512vl_i64_info, HasVPOPCNTDQ>;
10174defm : avx512_unary_lowering<"VPOPCNTD", ctpop, avx512vl_i32_info, HasVPOPCNTDQ>;
Oren Ben Simhon7bf27f02017-05-25 13:45:23 +000010175
10176//===---------------------------------------------------------------------===//
Igor Breger24cab0f2015-11-16 07:22:00 +000010177// Replicate Single FP - MOVSHDUP and MOVSLDUP
10178//===---------------------------------------------------------------------===//
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010179
Simon Pilgrim756348c2017-11-29 13:49:51 +000010180multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010181 X86SchedWriteWidths sched> {
Simon Pilgrim21e89792018-04-13 14:36:59 +000010182 defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, sched,
Simon Pilgrim756348c2017-11-29 13:49:51 +000010183 avx512vl_f32_info, HasAVX512>, XS;
Igor Breger24cab0f2015-11-16 07:22:00 +000010184}
10185
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010186defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup,
10187 SchedWriteFShuffle>;
10188defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup,
10189 SchedWriteFShuffle>;
Igor Breger1f782962015-11-19 08:26:56 +000010190
10191//===----------------------------------------------------------------------===//
10192// AVX-512 - MOVDDUP
10193//===----------------------------------------------------------------------===//
10194
10195multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010196 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Toppere9e84c82017-01-31 05:18:24 +000010197 let ExeDomain = _.ExeDomain in {
Igor Breger1f782962015-11-19 08:26:56 +000010198 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
10199 (ins _.RC:$src), OpcodeStr, "$src", "$src",
Simon Pilgrime9376b92018-04-12 19:59:35 +000010200 (_.VT (OpNode (_.VT _.RC:$src)))>, EVEX,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010201 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +000010202 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
10203 (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
10204 (_.VT (OpNode (_.VT (scalar_to_vector
Simon Pilgrime9376b92018-04-12 19:59:35 +000010205 (_.ScalarLdFrag addr:$src)))))>,
10206 EVEX, EVEX_CD8<_.EltSize, CD8VH>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010207 Sched<[sched.Folded]>;
Craig Toppere9e84c82017-01-31 05:18:24 +000010208 }
Igor Breger1f782962015-11-19 08:26:56 +000010209}
10210
10211multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010212 X86SchedWriteWidths sched, AVX512VLVectorVTInfo VTInfo> {
10213 defm Z : avx512_unary_rm<opc, OpcodeStr, X86Movddup, sched.ZMM,
10214 VTInfo.info512>, EVEX_V512;
Igor Breger1f782962015-11-19 08:26:56 +000010215
10216 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010217 defm Z256 : avx512_unary_rm<opc, OpcodeStr, X86Movddup, sched.YMM,
10218 VTInfo.info256>, EVEX_V256;
10219 defm Z128 : avx512_movddup_128<opc, OpcodeStr, X86VBroadcast, sched.XMM,
10220 VTInfo.info128>, EVEX_V128;
Igor Breger1f782962015-11-19 08:26:56 +000010221 }
10222}
10223
Simon Pilgrim756348c2017-11-29 13:49:51 +000010224multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010225 X86SchedWriteWidths sched> {
Simon Pilgrim21e89792018-04-13 14:36:59 +000010226 defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode, sched,
Igor Breger1f782962015-11-19 08:26:56 +000010227 avx512vl_f64_info>, XD, VEX_W;
Igor Breger1f782962015-11-19 08:26:56 +000010228}
10229
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010230defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup, SchedWriteFShuffle>;
Igor Breger1f782962015-11-19 08:26:56 +000010231
Craig Topper7eb0e7c2016-09-29 05:54:43 +000010232let Predicates = [HasVLX] in {
Igor Breger1f782962015-11-19 08:26:56 +000010233def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))),
Craig Topper7eb0e7c2016-09-29 05:54:43 +000010234 (VMOVDDUPZ128rm addr:$src)>;
10235def : Pat<(v2f64 (X86VBroadcast f64:$src)),
10236 (VMOVDDUPZ128rr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topperf6c69562017-10-13 21:56:48 +000010237def : Pat<(v2f64 (X86VBroadcast (loadv2f64 addr:$src))),
10238 (VMOVDDUPZ128rm addr:$src)>;
Craig Topperda84ff32017-01-07 22:20:23 +000010239
10240def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
10241 (v2f64 VR128X:$src0)),
10242 (VMOVDDUPZ128rrk VR128X:$src0, VK2WM:$mask,
10243 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
10244def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
10245 (bitconvert (v4i32 immAllZerosV))),
10246 (VMOVDDUPZ128rrkz VK2WM:$mask, (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
10247
10248def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
10249 (v2f64 VR128X:$src0)),
10250 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
10251def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
10252 (bitconvert (v4i32 immAllZerosV))),
10253 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
Craig Topperf6c69562017-10-13 21:56:48 +000010254
10255def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadv2f64 addr:$src))),
10256 (v2f64 VR128X:$src0)),
10257 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
10258def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadv2f64 addr:$src))),
10259 (bitconvert (v4i32 immAllZerosV))),
10260 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
Craig Topper7eb0e7c2016-09-29 05:54:43 +000010261}
Igor Breger1f782962015-11-19 08:26:56 +000010262
Igor Bregerf2460112015-07-26 14:41:44 +000010263//===----------------------------------------------------------------------===//
10264// AVX-512 - Unpack Instructions
10265//===----------------------------------------------------------------------===//
Simon Pilgrim21e89792018-04-13 14:36:59 +000010266
Craig Topper9433f972016-08-02 06:16:53 +000010267defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh, HasAVX512,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +000010268 SchedWriteFShuffleSizes>;
Craig Topper9433f972016-08-02 06:16:53 +000010269defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl, HasAVX512,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +000010270 SchedWriteFShuffleSizes>;
Igor Bregerf2460112015-07-26 14:41:44 +000010271
10272defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010273 SchedWriteShuffle, HasBWI>;
Igor Bregerf2460112015-07-26 14:41:44 +000010274defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010275 SchedWriteShuffle, HasBWI>;
Igor Bregerf2460112015-07-26 14:41:44 +000010276defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010277 SchedWriteShuffle, HasBWI>;
Igor Bregerf2460112015-07-26 14:41:44 +000010278defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010279 SchedWriteShuffle, HasBWI>;
Igor Bregerf2460112015-07-26 14:41:44 +000010280
10281defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010282 SchedWriteShuffle, HasAVX512>;
Igor Bregerf2460112015-07-26 14:41:44 +000010283defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010284 SchedWriteShuffle, HasAVX512>;
Igor Bregerf2460112015-07-26 14:41:44 +000010285defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010286 SchedWriteShuffle, HasAVX512>;
Igor Bregerf2460112015-07-26 14:41:44 +000010287defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010288 SchedWriteShuffle, HasAVX512>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010289
10290//===----------------------------------------------------------------------===//
10291// AVX-512 - Extract & Insert Integer Instructions
10292//===----------------------------------------------------------------------===//
10293
10294multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
10295 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +000010296 def mr : AVX512Ii8<opc, MRMDestMem, (outs),
10297 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
10298 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrim1dcb9132017-10-23 16:00:57 +000010299 [(store (_.EltVT (trunc (OpNode (_.VT _.RC:$src1), imm:$src2))),
10300 addr:$dst)]>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000010301 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, Sched<[WriteVecExtractSt]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010302}
10303
10304multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> {
10305 let Predicates = [HasBWI] in {
10306 def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst),
10307 (ins _.RC:$src1, u8imm:$src2),
10308 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
10309 [(set GR32orGR64:$dst,
10310 (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000010311 EVEX, TAPD, Sched<[WriteVecExtract]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010312
10313 defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD;
10314 }
10315}
10316
10317multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> {
10318 let Predicates = [HasBWI] in {
10319 def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst),
10320 (ins _.RC:$src1, u8imm:$src2),
10321 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
10322 [(set GR32orGR64:$dst,
Simon Pilgrim577ae242018-04-12 19:25:07 +000010323 (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000010324 EVEX, PD, Sched<[WriteVecExtract]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010325
Craig Topper99f6b622016-05-01 01:03:56 +000010326 let hasSideEffects = 0 in
Igor Breger55747302015-11-18 08:46:16 +000010327 def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst),
10328 (ins _.RC:$src1, u8imm:$src2),
Simon Pilgrim577ae242018-04-12 19:25:07 +000010329 OpcodeStr#".s\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
10330 EVEX, TAPD, FoldGenData<NAME#rr>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000010331 Sched<[WriteVecExtract]>;
Igor Breger55747302015-11-18 08:46:16 +000010332
Igor Bregerdefab3c2015-10-08 12:55:01 +000010333 defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD;
10334 }
10335}
10336
10337multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _,
10338 RegisterClass GRC> {
10339 let Predicates = [HasDQI] in {
10340 def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst),
10341 (ins _.RC:$src1, u8imm:$src2),
10342 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
10343 [(set GRC:$dst,
10344 (extractelt (_.VT _.RC:$src1), imm:$src2))]>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000010345 EVEX, TAPD, Sched<[WriteVecExtract]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010346
Craig Toppere1cac152016-06-07 07:27:54 +000010347 def mr : AVX512Ii8<0x16, MRMDestMem, (outs),
10348 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
10349 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
10350 [(store (extractelt (_.VT _.RC:$src1),
10351 imm:$src2),addr:$dst)]>,
Simon Pilgrimd255a622017-12-06 18:46:06 +000010352 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000010353 Sched<[WriteVecExtractSt]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010354 }
10355}
10356
Craig Toppera33846a2017-10-22 06:18:23 +000010357defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>, VEX_WIG;
10358defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>, VEX_WIG;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010359defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>;
10360defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W;
10361
10362multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
10363 X86VectorVTInfo _, PatFrag LdFrag> {
10364 def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst),
10365 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
10366 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
10367 [(set _.RC:$dst,
10368 (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000010369 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>, Sched<[WriteVecInsertLd, ReadAfterLd]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010370}
10371
10372multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode,
10373 X86VectorVTInfo _, PatFrag LdFrag> {
10374 let Predicates = [HasBWI] in {
10375 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
10376 (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3),
10377 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
10378 [(set _.RC:$dst,
Simon Pilgrimd255a622017-12-06 18:46:06 +000010379 (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000010380 Sched<[WriteVecInsert]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010381
10382 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>;
10383 }
10384}
10385
10386multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr,
10387 X86VectorVTInfo _, RegisterClass GRC> {
10388 let Predicates = [HasDQI] in {
10389 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
10390 (ins _.RC:$src1, GRC:$src2, u8imm:$src3),
10391 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
10392 [(set _.RC:$dst,
10393 (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000010394 EVEX_4V, TAPD, Sched<[WriteVecInsert]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010395
10396 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _,
10397 _.ScalarLdFrag>, TAPD;
10398 }
10399}
10400
10401defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info,
Craig Toppera33846a2017-10-22 06:18:23 +000010402 extloadi8>, TAPD, VEX_WIG;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010403defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info,
Craig Toppera33846a2017-10-22 06:18:23 +000010404 extloadi16>, PD, VEX_WIG;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010405defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>;
10406defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W;
Simon Pilgrim36be8522017-11-29 18:52:20 +000010407
Igor Bregera6297c72015-09-02 10:50:58 +000010408//===----------------------------------------------------------------------===//
10409// VSHUFPS - VSHUFPD Operations
10410//===----------------------------------------------------------------------===//
Simon Pilgrim36be8522017-11-29 18:52:20 +000010411
Igor Bregera6297c72015-09-02 10:50:58 +000010412multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010413 AVX512VLVectorVTInfo VTInfo_FP>{
Simon Pilgrim36be8522017-11-29 18:52:20 +000010414 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010415 SchedWriteFShuffle>,
10416 EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>,
10417 AVX512AIi8Base, EVEX_4V;
Igor Bregera6297c72015-09-02 10:50:58 +000010418}
10419
10420defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS;
10421defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W;
Simon Pilgrim36be8522017-11-29 18:52:20 +000010422
Asaf Badouhd2c35992015-09-02 14:21:54 +000010423//===----------------------------------------------------------------------===//
10424// AVX-512 - Byte shift Left/Right
10425//===----------------------------------------------------------------------===//
10426
Simon Pilgrimfc0c26f2018-05-01 11:05:42 +000010427// FIXME: The SSE/AVX names are PSLLDQri etc. - should we add the i here as well?
Asaf Badouhd2c35992015-09-02 14:21:54 +000010428multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr,
Simon Pilgrim13d449d2017-12-05 20:16:22 +000010429 Format MRMm, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010430 X86FoldableSchedWrite sched, X86VectorVTInfo _>{
Asaf Badouhd2c35992015-09-02 14:21:54 +000010431 def rr : AVX512<opc, MRMr,
10432 (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2),
10433 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +000010434 [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010435 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +000010436 def rm : AVX512<opc, MRMm,
10437 (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2),
10438 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
10439 [(set _.RC:$dst,(_.VT (OpNode
Simon Pilgrim255fdd02016-06-11 12:54:37 +000010440 (_.VT (bitconvert (_.LdFrag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +000010441 (i8 imm:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010442 Sched<[sched.Folded, ReadAfterLd]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +000010443}
10444
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010445multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr,
Simon Pilgrim13d449d2017-12-05 20:16:22 +000010446 Format MRMm, string OpcodeStr,
Simon Pilgrimfc0c26f2018-05-01 11:05:42 +000010447 X86SchedWriteWidths sched, Predicate prd>{
Asaf Badouhd2c35992015-09-02 14:21:54 +000010448 let Predicates = [prd] in
Simon Pilgrimfc0c26f2018-05-01 11:05:42 +000010449 defm Z : avx512_shift_packed<opc, OpNode, MRMr, MRMm, OpcodeStr,
10450 sched.ZMM, v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +000010451 let Predicates = [prd, HasVLX] in {
Simon Pilgrimfc0c26f2018-05-01 11:05:42 +000010452 defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm, OpcodeStr,
10453 sched.YMM, v32i8x_info>, EVEX_V256;
10454 defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm, OpcodeStr,
10455 sched.XMM, v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +000010456 }
10457}
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010458defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq",
Simon Pilgrimfc0c26f2018-05-01 11:05:42 +000010459 SchedWriteShuffle, HasBWI>,
10460 AVX512PDIi8Base, EVEX_4V, VEX_WIG;
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010461defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
Simon Pilgrimfc0c26f2018-05-01 11:05:42 +000010462 SchedWriteShuffle, HasBWI>,
10463 AVX512PDIi8Base, EVEX_4V, VEX_WIG;
Asaf Badouhd2c35992015-09-02 14:21:54 +000010464
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010465multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010466 string OpcodeStr, X86FoldableSchedWrite sched,
Simon Pilgrim4d08aed2017-12-05 14:59:40 +000010467 X86VectorVTInfo _dst, X86VectorVTInfo _src> {
Asaf Badouhd2c35992015-09-02 14:21:54 +000010468 def rr : AVX512BI<opc, MRMSrcReg,
Cong Houdb6220f2015-11-24 19:51:26 +000010469 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +000010470 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +000010471 [(set _dst.RC:$dst,(_dst.VT
10472 (OpNode (_src.VT _src.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +000010473 (_src.VT _src.RC:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010474 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +000010475 def rm : AVX512BI<opc, MRMSrcMem,
10476 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2),
10477 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
10478 [(set _dst.RC:$dst,(_dst.VT
10479 (OpNode (_src.VT _src.RC:$src1),
10480 (_src.VT (bitconvert
Simon Pilgrime9376b92018-04-12 19:59:35 +000010481 (_src.LdFrag addr:$src2))))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010482 Sched<[sched.Folded, ReadAfterLd]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +000010483}
10484
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010485multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010486 string OpcodeStr, X86SchedWriteWidths sched,
Simon Pilgrim4d08aed2017-12-05 14:59:40 +000010487 Predicate prd> {
Asaf Badouhd2c35992015-09-02 14:21:54 +000010488 let Predicates = [prd] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010489 defm Z : avx512_psadbw_packed<opc, OpNode, OpcodeStr, sched.ZMM,
10490 v8i64_info, v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +000010491 let Predicates = [prd, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010492 defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, sched.YMM,
10493 v4i64x_info, v32i8x_info>, EVEX_V256;
10494 defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, sched.XMM,
10495 v2i64x_info, v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +000010496 }
10497}
10498
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010499defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw",
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010500 SchedWritePSADBW, HasBWI>, EVEX_4V, VEX_WIG;
Igor Bregerb4bb1902015-10-15 12:33:24 +000010501
Craig Topper4e794c72017-02-19 19:36:58 +000010502// Transforms to swizzle an immediate to enable better matching when
10503// memory operand isn't in the right place.
10504def VPTERNLOG321_imm8 : SDNodeXForm<imm, [{
10505 // Convert a VPTERNLOG immediate by swapping operand 0 and operand 2.
10506 uint8_t Imm = N->getZExtValue();
10507 // Swap bits 1/4 and 3/6.
10508 uint8_t NewImm = Imm & 0xa5;
10509 if (Imm & 0x02) NewImm |= 0x10;
10510 if (Imm & 0x10) NewImm |= 0x02;
10511 if (Imm & 0x08) NewImm |= 0x40;
10512 if (Imm & 0x40) NewImm |= 0x08;
10513 return getI8Imm(NewImm, SDLoc(N));
10514}]>;
10515def VPTERNLOG213_imm8 : SDNodeXForm<imm, [{
10516 // Convert a VPTERNLOG immediate by swapping operand 1 and operand 2.
10517 uint8_t Imm = N->getZExtValue();
10518 // Swap bits 2/4 and 3/5.
10519 uint8_t NewImm = Imm & 0xc3;
Craig Toppera5fa2e42017-02-20 07:00:34 +000010520 if (Imm & 0x04) NewImm |= 0x10;
10521 if (Imm & 0x10) NewImm |= 0x04;
Craig Topper4e794c72017-02-19 19:36:58 +000010522 if (Imm & 0x08) NewImm |= 0x20;
10523 if (Imm & 0x20) NewImm |= 0x08;
10524 return getI8Imm(NewImm, SDLoc(N));
10525}]>;
Craig Topper48905772017-02-19 21:32:15 +000010526def VPTERNLOG132_imm8 : SDNodeXForm<imm, [{
10527 // Convert a VPTERNLOG immediate by swapping operand 1 and operand 2.
10528 uint8_t Imm = N->getZExtValue();
10529 // Swap bits 1/2 and 5/6.
10530 uint8_t NewImm = Imm & 0x99;
10531 if (Imm & 0x02) NewImm |= 0x04;
10532 if (Imm & 0x04) NewImm |= 0x02;
10533 if (Imm & 0x20) NewImm |= 0x40;
10534 if (Imm & 0x40) NewImm |= 0x20;
10535 return getI8Imm(NewImm, SDLoc(N));
10536}]>;
Craig Topperc6c68f52017-02-20 07:00:40 +000010537def VPTERNLOG231_imm8 : SDNodeXForm<imm, [{
10538 // Convert a VPTERNLOG immediate by moving operand 1 to the end.
10539 uint8_t Imm = N->getZExtValue();
10540 // Move bits 1->2, 2->4, 3->6, 4->1, 5->3, 6->5
10541 uint8_t NewImm = Imm & 0x81;
10542 if (Imm & 0x02) NewImm |= 0x04;
10543 if (Imm & 0x04) NewImm |= 0x10;
10544 if (Imm & 0x08) NewImm |= 0x40;
10545 if (Imm & 0x10) NewImm |= 0x02;
10546 if (Imm & 0x20) NewImm |= 0x08;
10547 if (Imm & 0x40) NewImm |= 0x20;
10548 return getI8Imm(NewImm, SDLoc(N));
10549}]>;
10550def VPTERNLOG312_imm8 : SDNodeXForm<imm, [{
10551 // Convert a VPTERNLOG immediate by moving operand 2 to the beginning.
10552 uint8_t Imm = N->getZExtValue();
10553 // Move bits 1->4, 2->1, 3->5, 4->2, 5->6, 6->3
10554 uint8_t NewImm = Imm & 0x81;
10555 if (Imm & 0x02) NewImm |= 0x10;
10556 if (Imm & 0x04) NewImm |= 0x02;
10557 if (Imm & 0x08) NewImm |= 0x20;
10558 if (Imm & 0x10) NewImm |= 0x04;
10559 if (Imm & 0x20) NewImm |= 0x40;
10560 if (Imm & 0x40) NewImm |= 0x08;
10561 return getI8Imm(NewImm, SDLoc(N));
10562}]>;
Craig Topper4e794c72017-02-19 19:36:58 +000010563
Igor Bregerb4bb1902015-10-15 12:33:24 +000010564multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010565 X86FoldableSchedWrite sched, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +000010566 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregerb4bb1902015-10-15 12:33:24 +000010567 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
10568 (ins _.RC:$src2, _.RC:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +000010569 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +000010570 (OpNode (_.VT _.RC:$src1),
10571 (_.VT _.RC:$src2),
10572 (_.VT _.RC:$src3),
Simon Pilgrim0e456342018-04-12 20:47:34 +000010573 (i8 imm:$src4)), 1, 1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010574 AVX512AIi8Base, EVEX_4V, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +000010575 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
10576 (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4),
10577 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
10578 (OpNode (_.VT _.RC:$src1),
10579 (_.VT _.RC:$src2),
10580 (_.VT (bitconvert (_.LdFrag addr:$src3))),
Simon Pilgrim0e456342018-04-12 20:47:34 +000010581 (i8 imm:$src4)), 1, 0>,
Simon Pilgrimbb791b32017-11-30 13:18:06 +000010582 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010583 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +000010584 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
10585 (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4),
10586 OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2",
10587 "$src2, ${src3}"##_.BroadcastStr##", $src4",
10588 (OpNode (_.VT _.RC:$src1),
10589 (_.VT _.RC:$src2),
10590 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Simon Pilgrim0e456342018-04-12 20:47:34 +000010591 (i8 imm:$src4)), 1, 0>, EVEX_B,
Simon Pilgrimbb791b32017-11-30 13:18:06 +000010592 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010593 Sched<[sched.Folded, ReadAfterLd]>;
Igor Bregerb4bb1902015-10-15 12:33:24 +000010594 }// Constraints = "$src1 = $dst"
Craig Topper4e794c72017-02-19 19:36:58 +000010595
10596 // Additional patterns for matching passthru operand in other positions.
Craig Topper4e794c72017-02-19 19:36:58 +000010597 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10598 (OpNode _.RC:$src3, _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
10599 _.RC:$src1)),
10600 (!cast<Instruction>(NAME#_.ZSuffix#rrik) _.RC:$src1, _.KRCWM:$mask,
10601 _.RC:$src2, _.RC:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
10602 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10603 (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i8 imm:$src4)),
10604 _.RC:$src1)),
10605 (!cast<Instruction>(NAME#_.ZSuffix#rrik) _.RC:$src1, _.KRCWM:$mask,
10606 _.RC:$src2, _.RC:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
Craig Topper48905772017-02-19 21:32:15 +000010607
10608 // Additional patterns for matching loads in other positions.
10609 def : Pat<(_.VT (OpNode (bitconvert (_.LdFrag addr:$src3)),
10610 _.RC:$src2, _.RC:$src1, (i8 imm:$src4))),
10611 (!cast<Instruction>(NAME#_.ZSuffix#rmi) _.RC:$src1, _.RC:$src2,
10612 addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
10613 def : Pat<(_.VT (OpNode _.RC:$src1,
10614 (bitconvert (_.LdFrag addr:$src3)),
10615 _.RC:$src2, (i8 imm:$src4))),
10616 (!cast<Instruction>(NAME#_.ZSuffix#rmi) _.RC:$src1, _.RC:$src2,
10617 addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
10618
10619 // Additional patterns for matching zero masking with loads in other
10620 // positions.
Craig Topper48905772017-02-19 21:32:15 +000010621 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10622 (OpNode (bitconvert (_.LdFrag addr:$src3)),
10623 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
10624 _.ImmAllZerosV)),
10625 (!cast<Instruction>(NAME#_.ZSuffix#rmikz) _.RC:$src1, _.KRCWM:$mask,
10626 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
10627 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10628 (OpNode _.RC:$src1, (bitconvert (_.LdFrag addr:$src3)),
10629 _.RC:$src2, (i8 imm:$src4)),
10630 _.ImmAllZerosV)),
10631 (!cast<Instruction>(NAME#_.ZSuffix#rmikz) _.RC:$src1, _.KRCWM:$mask,
10632 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topper48905772017-02-19 21:32:15 +000010633
10634 // Additional patterns for matching masked loads with different
10635 // operand orders.
Craig Topper48905772017-02-19 21:32:15 +000010636 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10637 (OpNode _.RC:$src1, (bitconvert (_.LdFrag addr:$src3)),
10638 _.RC:$src2, (i8 imm:$src4)),
10639 _.RC:$src1)),
10640 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
10641 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topperc6c68f52017-02-20 07:00:40 +000010642 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10643 (OpNode (bitconvert (_.LdFrag addr:$src3)),
10644 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
10645 _.RC:$src1)),
10646 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
10647 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
10648 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10649 (OpNode _.RC:$src2, _.RC:$src1,
10650 (bitconvert (_.LdFrag addr:$src3)), (i8 imm:$src4)),
10651 _.RC:$src1)),
10652 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
10653 _.RC:$src2, addr:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
10654 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10655 (OpNode _.RC:$src2, (bitconvert (_.LdFrag addr:$src3)),
10656 _.RC:$src1, (i8 imm:$src4)),
10657 _.RC:$src1)),
10658 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
10659 _.RC:$src2, addr:$src3, (VPTERNLOG231_imm8 imm:$src4))>;
10660 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10661 (OpNode (bitconvert (_.LdFrag addr:$src3)),
10662 _.RC:$src1, _.RC:$src2, (i8 imm:$src4)),
10663 _.RC:$src1)),
10664 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
10665 _.RC:$src2, addr:$src3, (VPTERNLOG312_imm8 imm:$src4))>;
Craig Topper5b4e36a2017-02-20 02:47:42 +000010666
10667 // Additional patterns for matching broadcasts in other positions.
10668 def : Pat<(_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10669 _.RC:$src2, _.RC:$src1, (i8 imm:$src4))),
10670 (!cast<Instruction>(NAME#_.ZSuffix#rmbi) _.RC:$src1, _.RC:$src2,
10671 addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
10672 def : Pat<(_.VT (OpNode _.RC:$src1,
10673 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10674 _.RC:$src2, (i8 imm:$src4))),
10675 (!cast<Instruction>(NAME#_.ZSuffix#rmbi) _.RC:$src1, _.RC:$src2,
10676 addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
10677
10678 // Additional patterns for matching zero masking with broadcasts in other
10679 // positions.
10680 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10681 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10682 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
10683 _.ImmAllZerosV)),
10684 (!cast<Instruction>(NAME#_.ZSuffix#rmbikz) _.RC:$src1,
10685 _.KRCWM:$mask, _.RC:$src2, addr:$src3,
10686 (VPTERNLOG321_imm8 imm:$src4))>;
10687 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10688 (OpNode _.RC:$src1,
10689 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10690 _.RC:$src2, (i8 imm:$src4)),
10691 _.ImmAllZerosV)),
10692 (!cast<Instruction>(NAME#_.ZSuffix#rmbikz) _.RC:$src1,
10693 _.KRCWM:$mask, _.RC:$src2, addr:$src3,
10694 (VPTERNLOG132_imm8 imm:$src4))>;
10695
10696 // Additional patterns for matching masked broadcasts with different
10697 // operand orders.
10698 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10699 (OpNode _.RC:$src1,
10700 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10701 _.RC:$src2, (i8 imm:$src4)),
10702 _.RC:$src1)),
10703 (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
10704 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topper2012dda2017-02-20 17:44:09 +000010705 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10706 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10707 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
10708 _.RC:$src1)),
Cameron McInally9d641012017-10-06 22:31:29 +000010709 (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper2012dda2017-02-20 17:44:09 +000010710 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
10711 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10712 (OpNode _.RC:$src2, _.RC:$src1,
10713 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10714 (i8 imm:$src4)), _.RC:$src1)),
Cameron McInally9d641012017-10-06 22:31:29 +000010715 (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper2012dda2017-02-20 17:44:09 +000010716 _.RC:$src2, addr:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
10717 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10718 (OpNode _.RC:$src2,
10719 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10720 _.RC:$src1, (i8 imm:$src4)),
10721 _.RC:$src1)),
Cameron McInally9d641012017-10-06 22:31:29 +000010722 (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper2012dda2017-02-20 17:44:09 +000010723 _.RC:$src2, addr:$src3, (VPTERNLOG231_imm8 imm:$src4))>;
10724 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10725 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10726 _.RC:$src1, _.RC:$src2, (i8 imm:$src4)),
10727 _.RC:$src1)),
Cameron McInally9d641012017-10-06 22:31:29 +000010728 (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper2012dda2017-02-20 17:44:09 +000010729 _.RC:$src2, addr:$src3, (VPTERNLOG312_imm8 imm:$src4))>;
Igor Bregerb4bb1902015-10-15 12:33:24 +000010730}
10731
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010732multiclass avx512_common_ternlog<string OpcodeStr, X86SchedWriteWidths sched,
Simon Pilgrimbb791b32017-11-30 13:18:06 +000010733 AVX512VLVectorVTInfo _> {
Igor Bregerb4bb1902015-10-15 12:33:24 +000010734 let Predicates = [HasAVX512] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010735 defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, sched.ZMM,
10736 _.info512>, EVEX_V512;
Igor Bregerb4bb1902015-10-15 12:33:24 +000010737 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010738 defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, sched.XMM,
10739 _.info128>, EVEX_V128;
10740 defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, sched.YMM,
10741 _.info256>, EVEX_V256;
Igor Bregerb4bb1902015-10-15 12:33:24 +000010742 }
10743}
10744
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010745defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", SchedWriteVecALU,
Simon Pilgrimbb791b32017-11-30 13:18:06 +000010746 avx512vl_i32_info>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010747defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", SchedWriteVecALU,
Simon Pilgrimbb791b32017-11-30 13:18:06 +000010748 avx512vl_i64_info>, VEX_W;
Igor Bregerb4bb1902015-10-15 12:33:24 +000010749
Craig Topper8a444ee2018-01-26 22:17:40 +000010750// Patterns to implement vnot using vpternlog instead of creating all ones
10751// using pcmpeq or vpternlog and then xoring with that. The value 15 is chosen
10752// so that the result is only dependent on src0. But we use the same source
10753// for all operands to prevent a false dependency.
10754// TODO: We should maybe have a more generalized algorithm for folding to
10755// vpternlog.
10756let Predicates = [HasAVX512] in {
10757 def : Pat<(v8i64 (xor VR512:$src, (bc_v8i64 (v16i32 immAllOnesV)))),
10758 (VPTERNLOGQZrri VR512:$src, VR512:$src, VR512:$src, (i8 15))>;
10759}
10760
10761let Predicates = [HasAVX512, NoVLX] in {
10762 def : Pat<(v2i64 (xor VR128X:$src, (bc_v2i64 (v4i32 immAllOnesV)))),
10763 (EXTRACT_SUBREG
10764 (VPTERNLOGQZrri
10765 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
10766 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
10767 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
10768 (i8 15)), sub_xmm)>;
10769 def : Pat<(v4i64 (xor VR256X:$src, (bc_v4i64 (v8i32 immAllOnesV)))),
10770 (EXTRACT_SUBREG
10771 (VPTERNLOGQZrri
10772 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
10773 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
10774 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
10775 (i8 15)), sub_ymm)>;
10776}
10777
10778let Predicates = [HasVLX] in {
10779 def : Pat<(v2i64 (xor VR128X:$src, (bc_v2i64 (v4i32 immAllOnesV)))),
10780 (VPTERNLOGQZ128rri VR128X:$src, VR128X:$src, VR128X:$src, (i8 15))>;
10781 def : Pat<(v4i64 (xor VR256X:$src, (bc_v4i64 (v8i32 immAllOnesV)))),
10782 (VPTERNLOGQZ256rri VR256X:$src, VR256X:$src, VR256X:$src, (i8 15))>;
10783}
10784
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010785//===----------------------------------------------------------------------===//
10786// AVX-512 - FixupImm
10787//===----------------------------------------------------------------------===//
10788
10789multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010790 X86FoldableSchedWrite sched, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +000010791 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010792 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
10793 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
10794 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
10795 (OpNode (_.VT _.RC:$src1),
10796 (_.VT _.RC:$src2),
10797 (_.IntVT _.RC:$src3),
10798 (i32 imm:$src4),
Simon Pilgrim21e89792018-04-13 14:36:59 +000010799 (i32 FROUND_CURRENT))>, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +000010800 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
10801 (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4),
10802 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
10803 (OpNode (_.VT _.RC:$src1),
10804 (_.VT _.RC:$src2),
10805 (_.IntVT (bitconvert (_.LdFrag addr:$src3))),
10806 (i32 imm:$src4),
Simon Pilgrime9376b92018-04-12 19:59:35 +000010807 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010808 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +000010809 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
10810 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
10811 OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2",
10812 "$src2, ${src3}"##_.BroadcastStr##", $src4",
10813 (OpNode (_.VT _.RC:$src1),
10814 (_.VT _.RC:$src2),
10815 (_.IntVT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
10816 (i32 imm:$src4),
Simon Pilgrime9376b92018-04-12 19:59:35 +000010817 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010818 EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010819 } // Constraints = "$src1 = $dst"
10820}
10821
10822multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010823 SDNode OpNode, X86FoldableSchedWrite sched,
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000010824 X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +000010825let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010826 defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
10827 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010828 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010829 "$src2, $src3, {sae}, $src4",
10830 (OpNode (_.VT _.RC:$src1),
10831 (_.VT _.RC:$src2),
10832 (_.IntVT _.RC:$src3),
10833 (i32 imm:$src4),
Simon Pilgrime9376b92018-04-12 19:59:35 +000010834 (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010835 EVEX_B, Sched<[sched]>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010836 }
10837}
10838
10839multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010840 X86FoldableSchedWrite sched, X86VectorVTInfo _,
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000010841 X86VectorVTInfo _src3VT> {
Craig Topper05948fb2016-08-02 05:11:15 +000010842 let Constraints = "$src1 = $dst" , Predicates = [HasAVX512],
10843 ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010844 defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
10845 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
10846 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
10847 (OpNode (_.VT _.RC:$src1),
10848 (_.VT _.RC:$src2),
10849 (_src3VT.VT _src3VT.RC:$src3),
10850 (i32 imm:$src4),
Simon Pilgrim21e89792018-04-13 14:36:59 +000010851 (i32 FROUND_CURRENT))>, Sched<[sched]>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010852 defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
10853 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
10854 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
10855 "$src2, $src3, {sae}, $src4",
10856 (OpNode (_.VT _.RC:$src1),
10857 (_.VT _.RC:$src2),
10858 (_src3VT.VT _src3VT.RC:$src3),
10859 (i32 imm:$src4),
Simon Pilgrime9376b92018-04-12 19:59:35 +000010860 (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010861 EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +000010862 defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
10863 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
10864 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
10865 (OpNode (_.VT _.RC:$src1),
10866 (_.VT _.RC:$src2),
10867 (_src3VT.VT (scalar_to_vector
10868 (_src3VT.ScalarLdFrag addr:$src3))),
10869 (i32 imm:$src4),
Simon Pilgrime9376b92018-04-12 19:59:35 +000010870 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010871 Sched<[sched.Folded, ReadAfterLd]>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010872 }
10873}
10874
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010875multiclass avx512_fixupimm_packed_all<X86SchedWriteWidths sched,
10876 AVX512VLVectorVTInfo _Vec> {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010877 let Predicates = [HasAVX512] in
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010878 defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, sched.ZMM,
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000010879 _Vec.info512>,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010880 avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, sched.ZMM,
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000010881 _Vec.info512>, AVX512AIi8Base, EVEX_4V, EVEX_V512;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010882 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010883 defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, sched.XMM,
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000010884 _Vec.info128>, AVX512AIi8Base, EVEX_4V, EVEX_V128;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010885 defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, sched.YMM,
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000010886 _Vec.info256>, AVX512AIi8Base, EVEX_4V, EVEX_V256;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010887 }
10888}
10889
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010890defm VFIXUPIMMSS : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010891 SchedWriteFAdd.Scl, f32x_info, v4i32x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010892 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010893defm VFIXUPIMMSD : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010894 SchedWriteFAdd.Scl, f64x_info, v2i64x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010895 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010896defm VFIXUPIMMPS : avx512_fixupimm_packed_all<SchedWriteFAdd, avx512vl_f32_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010897 EVEX_CD8<32, CD8VF>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010898defm VFIXUPIMMPD : avx512_fixupimm_packed_all<SchedWriteFAdd, avx512vl_f64_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010899 EVEX_CD8<64, CD8VF>, VEX_W;
Craig Topper5625d242016-07-29 06:06:00 +000010900
Craig Topper5625d242016-07-29 06:06:00 +000010901// Patterns used to select SSE scalar fp arithmetic instructions from
10902// either:
10903//
10904// (1) a scalar fp operation followed by a blend
10905//
10906// The effect is that the backend no longer emits unnecessary vector
10907// insert instructions immediately after SSE scalar fp instructions
10908// like addss or mulss.
10909//
10910// For example, given the following code:
10911// __m128 foo(__m128 A, __m128 B) {
10912// A[0] += B[0];
10913// return A;
10914// }
10915//
10916// Previously we generated:
10917// addss %xmm0, %xmm1
10918// movss %xmm1, %xmm0
10919//
10920// We now generate:
10921// addss %xmm1, %xmm0
10922//
10923// (2) a vector packed single/double fp operation followed by a vector insert
10924//
10925// The effect is that the backend converts the packed fp instruction
10926// followed by a vector insert into a single SSE scalar fp instruction.
10927//
10928// For example, given the following code:
10929// __m128 foo(__m128 A, __m128 B) {
10930// __m128 C = A + B;
10931// return (__m128) {c[0], a[1], a[2], a[3]};
10932// }
10933//
10934// Previously we generated:
10935// addps %xmm0, %xmm1
10936// movss %xmm1, %xmm0
10937//
10938// We now generate:
10939// addss %xmm1, %xmm0
10940
10941// TODO: Some canonicalization in lowering would simplify the number of
10942// patterns we have to try to match.
Alexander Ivchenko96062ea2018-05-29 14:27:11 +000010943multiclass AVX512_scalar_math_fp_patterns<SDNode Op, string OpcPrefix, SDNode MoveNode,
10944 X86VectorVTInfo _, PatLeaf ZeroFP> {
Craig Topper5625d242016-07-29 06:06:00 +000010945 let Predicates = [HasAVX512] in {
Simon Pilgrimae17cf22016-10-01 15:33:01 +000010946 // extracted scalar math op with insert via movss
Alexander Ivchenko96062ea2018-05-29 14:27:11 +000010947 def : Pat<(_.VT (MoveNode (_.VT VR128X:$dst), (_.VT (scalar_to_vector
10948 (Op (_.EltVT (extractelt (_.VT VR128X:$dst), (iPTR 0))),
10949 _.FRC:$src))))),
10950 (!cast<I>("V"#OpcPrefix#Zrr_Int) _.VT:$dst,
10951 (COPY_TO_REGCLASS _.FRC:$src, VR128X))>;
Simon Pilgrimae17cf22016-10-01 15:33:01 +000010952
Craig Topper5625d242016-07-29 06:06:00 +000010953 // vector math op with insert via movss
Alexander Ivchenko96062ea2018-05-29 14:27:11 +000010954 def : Pat<(_.VT (MoveNode (_.VT VR128X:$dst),
10955 (Op (_.VT VR128X:$dst), (_.VT VR128X:$src)))),
10956 (!cast<I>("V"#OpcPrefix#Zrr_Int) _.VT:$dst, _.VT:$src)>;
Craig Topper5625d242016-07-29 06:06:00 +000010957
Craig Topper83f21452016-12-27 01:56:24 +000010958 // extracted masked scalar math op with insert via movss
Alexander Ivchenko96062ea2018-05-29 14:27:11 +000010959 def : Pat<(MoveNode (_.VT VR128X:$src1),
Craig Topper83f21452016-12-27 01:56:24 +000010960 (scalar_to_vector
10961 (X86selects VK1WM:$mask,
Alexander Ivchenko96062ea2018-05-29 14:27:11 +000010962 (Op (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))),
10963 _.FRC:$src2),
10964 _.FRC:$src0))),
10965 (!cast<I>("V"#OpcPrefix#Zrr_Intk) (COPY_TO_REGCLASS _.FRC:$src0, VR128X),
10966 VK1WM:$mask, _.VT:$src1,
10967 (COPY_TO_REGCLASS _.FRC:$src2, VR128X))>;
10968
10969 // extracted masked scalar math op with insert via movss
10970 def : Pat<(MoveNode (_.VT VR128X:$src1),
10971 (scalar_to_vector
10972 (X86selects VK1WM:$mask,
10973 (Op (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))),
10974 _.FRC:$src2), (_.EltVT ZeroFP)))),
10975 (!cast<I>("V"#OpcPrefix#Zrr_Intkz)
10976 VK1WM:$mask, _.VT:$src1,
10977 (COPY_TO_REGCLASS _.FRC:$src2, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +000010978 }
10979}
10980
Alexander Ivchenko96062ea2018-05-29 14:27:11 +000010981defm : AVX512_scalar_math_fp_patterns<fadd, "ADDSS", X86Movss, v4f32x_info, fp32imm0>;
10982defm : AVX512_scalar_math_fp_patterns<fsub, "SUBSS", X86Movss, v4f32x_info, fp32imm0>;
10983defm : AVX512_scalar_math_fp_patterns<fmul, "MULSS", X86Movss, v4f32x_info, fp32imm0>;
10984defm : AVX512_scalar_math_fp_patterns<fdiv, "DIVSS", X86Movss, v4f32x_info, fp32imm0>;
Craig Topper5625d242016-07-29 06:06:00 +000010985
Alexander Ivchenko96062ea2018-05-29 14:27:11 +000010986defm : AVX512_scalar_math_fp_patterns<fadd, "ADDSD", X86Movsd, v2f64x_info, fp64imm0>;
10987defm : AVX512_scalar_math_fp_patterns<fsub, "SUBSD", X86Movsd, v2f64x_info, fp64imm0>;
10988defm : AVX512_scalar_math_fp_patterns<fmul, "MULSD", X86Movsd, v2f64x_info, fp64imm0>;
10989defm : AVX512_scalar_math_fp_patterns<fdiv, "DIVSD", X86Movsd, v2f64x_info, fp64imm0>;
Craig Topper5625d242016-07-29 06:06:00 +000010990
Coby Tayree2a1c02f2017-11-21 09:11:41 +000010991
10992//===----------------------------------------------------------------------===//
10993// AES instructions
10994//===----------------------------------------------------------------------===//
Coby Tayree7ca5e5872017-11-21 09:30:33 +000010995
Coby Tayree2a1c02f2017-11-21 09:11:41 +000010996multiclass avx512_vaes<bits<8> Op, string OpStr, string IntPrefix> {
10997 let Predicates = [HasVLX, HasVAES] in {
10998 defm Z128 : AESI_binop_rm_int<Op, OpStr,
10999 !cast<Intrinsic>(IntPrefix),
11000 loadv2i64, 0, VR128X, i128mem>,
11001 EVEX_4V, EVEX_CD8<64, CD8VF>, EVEX_V128, VEX_WIG;
11002 defm Z256 : AESI_binop_rm_int<Op, OpStr,
11003 !cast<Intrinsic>(IntPrefix##"_256"),
11004 loadv4i64, 0, VR256X, i256mem>,
11005 EVEX_4V, EVEX_CD8<64, CD8VF>, EVEX_V256, VEX_WIG;
11006 }
11007 let Predicates = [HasAVX512, HasVAES] in
11008 defm Z : AESI_binop_rm_int<Op, OpStr,
11009 !cast<Intrinsic>(IntPrefix##"_512"),
11010 loadv8i64, 0, VR512, i512mem>,
11011 EVEX_4V, EVEX_CD8<64, CD8VF>, EVEX_V512, VEX_WIG;
11012}
11013
11014defm VAESENC : avx512_vaes<0xDC, "vaesenc", "int_x86_aesni_aesenc">;
11015defm VAESENCLAST : avx512_vaes<0xDD, "vaesenclast", "int_x86_aesni_aesenclast">;
11016defm VAESDEC : avx512_vaes<0xDE, "vaesdec", "int_x86_aesni_aesdec">;
11017defm VAESDECLAST : avx512_vaes<0xDF, "vaesdeclast", "int_x86_aesni_aesdeclast">;
11018
Coby Tayree7ca5e5872017-11-21 09:30:33 +000011019//===----------------------------------------------------------------------===//
11020// PCLMUL instructions - Carry less multiplication
11021//===----------------------------------------------------------------------===//
11022
11023let Predicates = [HasAVX512, HasVPCLMULQDQ] in
11024defm VPCLMULQDQZ : vpclmulqdq<VR512, i512mem, loadv8i64, int_x86_pclmulqdq_512>,
11025 EVEX_4V, EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_WIG;
11026
11027let Predicates = [HasVLX, HasVPCLMULQDQ] in {
11028defm VPCLMULQDQZ128 : vpclmulqdq<VR128X, i128mem, loadv2i64, int_x86_pclmulqdq>,
11029 EVEX_4V, EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_WIG;
11030
11031defm VPCLMULQDQZ256: vpclmulqdq<VR256X, i256mem, loadv4i64,
11032 int_x86_pclmulqdq_256>, EVEX_4V, EVEX_V256,
11033 EVEX_CD8<64, CD8VF>, VEX_WIG;
11034}
11035
11036// Aliases
11037defm : vpclmulqdq_aliases<"VPCLMULQDQZ", VR512, i512mem>;
11038defm : vpclmulqdq_aliases<"VPCLMULQDQZ128", VR128X, i128mem>;
11039defm : vpclmulqdq_aliases<"VPCLMULQDQZ256", VR256X, i256mem>;
11040
Coby Tayree71e37cc2017-11-21 09:48:44 +000011041//===----------------------------------------------------------------------===//
11042// VBMI2
11043//===----------------------------------------------------------------------===//
11044
11045multiclass VBMI2_shift_var_rm<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011046 X86FoldableSchedWrite sched, X86VectorVTInfo VTI> {
Coby Tayree71e37cc2017-11-21 09:48:44 +000011047 let Constraints = "$src1 = $dst",
11048 ExeDomain = VTI.ExeDomain in {
11049 defm r: AVX512_maskable_3src<Op, MRMSrcReg, VTI, (outs VTI.RC:$dst),
11050 (ins VTI.RC:$src2, VTI.RC:$src3), OpStr,
11051 "$src3, $src2", "$src2, $src3",
Simon Pilgrime9376b92018-04-12 19:59:35 +000011052 (VTI.VT (OpNode VTI.RC:$src1, VTI.RC:$src2, VTI.RC:$src3))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011053 AVX512FMA3Base, Sched<[sched]>;
Coby Tayree71e37cc2017-11-21 09:48:44 +000011054 defm m: AVX512_maskable_3src<Op, MRMSrcMem, VTI, (outs VTI.RC:$dst),
11055 (ins VTI.RC:$src2, VTI.MemOp:$src3), OpStr,
11056 "$src3, $src2", "$src2, $src3",
11057 (VTI.VT (OpNode VTI.RC:$src1, VTI.RC:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +000011058 (VTI.VT (bitconvert (VTI.LdFrag addr:$src3)))))>,
11059 AVX512FMA3Base,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011060 Sched<[sched.Folded, ReadAfterLd]>;
Coby Tayree71e37cc2017-11-21 09:48:44 +000011061 }
11062}
11063
11064multiclass VBMI2_shift_var_rmb<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011065 X86FoldableSchedWrite sched, X86VectorVTInfo VTI>
11066 : VBMI2_shift_var_rm<Op, OpStr, OpNode, sched, VTI> {
Coby Tayree71e37cc2017-11-21 09:48:44 +000011067 let Constraints = "$src1 = $dst",
11068 ExeDomain = VTI.ExeDomain in
11069 defm mb: AVX512_maskable_3src<Op, MRMSrcMem, VTI, (outs VTI.RC:$dst),
11070 (ins VTI.RC:$src2, VTI.ScalarMemOp:$src3), OpStr,
11071 "${src3}"##VTI.BroadcastStr##", $src2",
11072 "$src2, ${src3}"##VTI.BroadcastStr,
11073 (OpNode VTI.RC:$src1, VTI.RC:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +000011074 (VTI.VT (X86VBroadcast (VTI.ScalarLdFrag addr:$src3))))>,
11075 AVX512FMA3Base, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011076 Sched<[sched.Folded, ReadAfterLd]>;
Coby Tayree71e37cc2017-11-21 09:48:44 +000011077}
11078
11079multiclass VBMI2_shift_var_rm_common<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011080 X86SchedWriteWidths sched, AVX512VLVectorVTInfo VTI> {
Coby Tayree71e37cc2017-11-21 09:48:44 +000011081 let Predicates = [HasVBMI2] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011082 defm Z : VBMI2_shift_var_rm<Op, OpStr, OpNode, sched.ZMM, VTI.info512>,
11083 EVEX_V512;
Coby Tayree71e37cc2017-11-21 09:48:44 +000011084 let Predicates = [HasVBMI2, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011085 defm Z256 : VBMI2_shift_var_rm<Op, OpStr, OpNode, sched.YMM, VTI.info256>,
11086 EVEX_V256;
11087 defm Z128 : VBMI2_shift_var_rm<Op, OpStr, OpNode, sched.XMM, VTI.info128>,
11088 EVEX_V128;
Coby Tayree71e37cc2017-11-21 09:48:44 +000011089 }
11090}
11091
11092multiclass VBMI2_shift_var_rmb_common<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011093 X86SchedWriteWidths sched, AVX512VLVectorVTInfo VTI> {
Coby Tayree71e37cc2017-11-21 09:48:44 +000011094 let Predicates = [HasVBMI2] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011095 defm Z : VBMI2_shift_var_rmb<Op, OpStr, OpNode, sched.ZMM, VTI.info512>,
11096 EVEX_V512;
Coby Tayree71e37cc2017-11-21 09:48:44 +000011097 let Predicates = [HasVBMI2, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011098 defm Z256 : VBMI2_shift_var_rmb<Op, OpStr, OpNode, sched.YMM, VTI.info256>,
11099 EVEX_V256;
11100 defm Z128 : VBMI2_shift_var_rmb<Op, OpStr, OpNode, sched.XMM, VTI.info128>,
11101 EVEX_V128;
Coby Tayree71e37cc2017-11-21 09:48:44 +000011102 }
11103}
11104multiclass VBMI2_shift_var<bits<8> wOp, bits<8> dqOp, string Prefix,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011105 SDNode OpNode, X86SchedWriteWidths sched> {
Simon Pilgrim21e89792018-04-13 14:36:59 +000011106 defm W : VBMI2_shift_var_rm_common<wOp, Prefix##"w", OpNode, sched,
Coby Tayree71e37cc2017-11-21 09:48:44 +000011107 avx512vl_i16_info>, VEX_W, EVEX_CD8<16, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +000011108 defm D : VBMI2_shift_var_rmb_common<dqOp, Prefix##"d", OpNode, sched,
Coby Tayree71e37cc2017-11-21 09:48:44 +000011109 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +000011110 defm Q : VBMI2_shift_var_rmb_common<dqOp, Prefix##"q", OpNode, sched,
Coby Tayree71e37cc2017-11-21 09:48:44 +000011111 avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
11112}
11113
11114multiclass VBMI2_shift_imm<bits<8> wOp, bits<8> dqOp, string Prefix,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000011115 SDNode OpNode, X86SchedWriteWidths sched> {
Simon Pilgrim21e89792018-04-13 14:36:59 +000011116 defm W : avx512_common_3Op_rm_imm8<wOp, OpNode, Prefix##"w", sched,
Simon Pilgrim36be8522017-11-29 18:52:20 +000011117 avx512vl_i16_info, avx512vl_i16_info, HasVBMI2>,
11118 VEX_W, EVEX_CD8<16, CD8VF>;
Coby Tayree71e37cc2017-11-21 09:48:44 +000011119 defm D : avx512_common_3Op_imm8<Prefix##"d", avx512vl_i32_info, dqOp,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011120 OpNode, sched, HasVBMI2>, AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Coby Tayree71e37cc2017-11-21 09:48:44 +000011121 defm Q : avx512_common_3Op_imm8<Prefix##"q", avx512vl_i64_info, dqOp, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011122 sched, HasVBMI2>, AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Coby Tayree71e37cc2017-11-21 09:48:44 +000011123}
11124
11125// Concat & Shift
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011126defm VPSHLDV : VBMI2_shift_var<0x70, 0x71, "vpshldv", X86VShldv, SchedWriteVecIMul>;
11127defm VPSHRDV : VBMI2_shift_var<0x72, 0x73, "vpshrdv", X86VShrdv, SchedWriteVecIMul>;
11128defm VPSHLD : VBMI2_shift_imm<0x70, 0x71, "vpshld", X86VShld, SchedWriteVecIMul>;
11129defm VPSHRD : VBMI2_shift_imm<0x72, 0x73, "vpshrd", X86VShrd, SchedWriteVecIMul>;
Simon Pilgrim36be8522017-11-29 18:52:20 +000011130
Coby Tayree71e37cc2017-11-21 09:48:44 +000011131// Compress
Simon Pilgrim21e89792018-04-13 14:36:59 +000011132defm VPCOMPRESSB : compress_by_elt_width<0x63, "vpcompressb", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +000011133 avx512vl_i8_info, HasVBMI2>, EVEX;
Simon Pilgrim21e89792018-04-13 14:36:59 +000011134defm VPCOMPRESSW : compress_by_elt_width <0x63, "vpcompressw", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +000011135 avx512vl_i16_info, HasVBMI2>, EVEX, VEX_W;
Coby Tayree71e37cc2017-11-21 09:48:44 +000011136// Expand
Simon Pilgrim21e89792018-04-13 14:36:59 +000011137defm VPEXPANDB : expand_by_elt_width <0x62, "vpexpandb", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +000011138 avx512vl_i8_info, HasVBMI2>, EVEX;
Simon Pilgrim21e89792018-04-13 14:36:59 +000011139defm VPEXPANDW : expand_by_elt_width <0x62, "vpexpandw", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +000011140 avx512vl_i16_info, HasVBMI2>, EVEX, VEX_W;
Coby Tayree71e37cc2017-11-21 09:48:44 +000011141
Coby Tayree3880f2a2017-11-21 10:04:28 +000011142//===----------------------------------------------------------------------===//
11143// VNNI
11144//===----------------------------------------------------------------------===//
11145
11146let Constraints = "$src1 = $dst" in
11147multiclass VNNI_rmb<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011148 X86FoldableSchedWrite sched, X86VectorVTInfo VTI> {
Coby Tayree3880f2a2017-11-21 10:04:28 +000011149 defm r : AVX512_maskable_3src<Op, MRMSrcReg, VTI, (outs VTI.RC:$dst),
11150 (ins VTI.RC:$src2, VTI.RC:$src3), OpStr,
11151 "$src3, $src2", "$src2, $src3",
11152 (VTI.VT (OpNode VTI.RC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +000011153 VTI.RC:$src2, VTI.RC:$src3))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011154 EVEX_4V, T8PD, Sched<[sched]>;
Coby Tayree3880f2a2017-11-21 10:04:28 +000011155 defm m : AVX512_maskable_3src<Op, MRMSrcMem, VTI, (outs VTI.RC:$dst),
11156 (ins VTI.RC:$src2, VTI.MemOp:$src3), OpStr,
11157 "$src3, $src2", "$src2, $src3",
11158 (VTI.VT (OpNode VTI.RC:$src1, VTI.RC:$src2,
11159 (VTI.VT (bitconvert
Simon Pilgrime9376b92018-04-12 19:59:35 +000011160 (VTI.LdFrag addr:$src3)))))>,
11161 EVEX_4V, EVEX_CD8<32, CD8VF>, T8PD,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011162 Sched<[sched.Folded, ReadAfterLd]>;
Coby Tayree3880f2a2017-11-21 10:04:28 +000011163 defm mb : AVX512_maskable_3src<Op, MRMSrcMem, VTI, (outs VTI.RC:$dst),
11164 (ins VTI.RC:$src2, VTI.ScalarMemOp:$src3),
11165 OpStr, "${src3}"##VTI.BroadcastStr##", $src2",
11166 "$src2, ${src3}"##VTI.BroadcastStr,
11167 (OpNode VTI.RC:$src1, VTI.RC:$src2,
11168 (VTI.VT (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +000011169 (VTI.ScalarLdFrag addr:$src3))))>,
11170 EVEX_4V, EVEX_CD8<32, CD8VF>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011171 T8PD, Sched<[sched.Folded, ReadAfterLd]>;
Coby Tayree3880f2a2017-11-21 10:04:28 +000011172}
11173
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011174multiclass VNNI_common<bits<8> Op, string OpStr, SDNode OpNode,
11175 X86SchedWriteWidths sched> {
Coby Tayree3880f2a2017-11-21 10:04:28 +000011176 let Predicates = [HasVNNI] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011177 defm Z : VNNI_rmb<Op, OpStr, OpNode, sched.ZMM, v16i32_info>, EVEX_V512;
Coby Tayree3880f2a2017-11-21 10:04:28 +000011178 let Predicates = [HasVNNI, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011179 defm Z256 : VNNI_rmb<Op, OpStr, OpNode, sched.YMM, v8i32x_info>, EVEX_V256;
11180 defm Z128 : VNNI_rmb<Op, OpStr, OpNode, sched.XMM, v4i32x_info>, EVEX_V128;
Coby Tayree3880f2a2017-11-21 10:04:28 +000011181 }
11182}
11183
Simon Pilgrim21e89792018-04-13 14:36:59 +000011184// FIXME: Is there a better scheduler class for VPDP?
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011185defm VPDPBUSD : VNNI_common<0x50, "vpdpbusd", X86Vpdpbusd, SchedWriteVecIMul>;
11186defm VPDPBUSDS : VNNI_common<0x51, "vpdpbusds", X86Vpdpbusds, SchedWriteVecIMul>;
11187defm VPDPWSSD : VNNI_common<0x52, "vpdpwssd", X86Vpdpwssd, SchedWriteVecIMul>;
11188defm VPDPWSSDS : VNNI_common<0x53, "vpdpwssds", X86Vpdpwssds, SchedWriteVecIMul>;
Coby Tayree3880f2a2017-11-21 10:04:28 +000011189
Coby Tayree5c7fe5d2017-11-21 10:32:42 +000011190//===----------------------------------------------------------------------===//
11191// Bit Algorithms
11192//===----------------------------------------------------------------------===//
11193
Simon Pilgrim21e89792018-04-13 14:36:59 +000011194// FIXME: Is there a better scheduler class for VPOPCNTB/VPOPCNTW?
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000011195defm VPOPCNTB : avx512_unary_rm_vl<0x54, "vpopcntb", ctpop, SchedWriteVecALU,
Craig Topperc0896052017-12-16 02:40:28 +000011196 avx512vl_i8_info, HasBITALG>;
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000011197defm VPOPCNTW : avx512_unary_rm_vl<0x54, "vpopcntw", ctpop, SchedWriteVecALU,
Craig Topperc0896052017-12-16 02:40:28 +000011198 avx512vl_i16_info, HasBITALG>, VEX_W;
11199
11200defm : avx512_unary_lowering<"VPOPCNTB", ctpop, avx512vl_i8_info, HasBITALG>;
11201defm : avx512_unary_lowering<"VPOPCNTW", ctpop, avx512vl_i16_info, HasBITALG>;
Coby Tayree5c7fe5d2017-11-21 10:32:42 +000011202
Simon Pilgrim21e89792018-04-13 14:36:59 +000011203multiclass VPSHUFBITQMB_rm<X86FoldableSchedWrite sched, X86VectorVTInfo VTI> {
Coby Tayreee8bdd382017-11-23 11:15:50 +000011204 defm rr : AVX512_maskable_cmp<0x8F, MRMSrcReg, VTI, (outs VTI.KRC:$dst),
11205 (ins VTI.RC:$src1, VTI.RC:$src2),
11206 "vpshufbitqmb",
11207 "$src2, $src1", "$src1, $src2",
11208 (X86Vpshufbitqmb (VTI.VT VTI.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +000011209 (VTI.VT VTI.RC:$src2))>, EVEX_4V, T8PD,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011210 Sched<[sched]>;
Coby Tayreee8bdd382017-11-23 11:15:50 +000011211 defm rm : AVX512_maskable_cmp<0x8F, MRMSrcMem, VTI, (outs VTI.KRC:$dst),
11212 (ins VTI.RC:$src1, VTI.MemOp:$src2),
11213 "vpshufbitqmb",
11214 "$src2, $src1", "$src1, $src2",
11215 (X86Vpshufbitqmb (VTI.VT VTI.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +000011216 (VTI.VT (bitconvert (VTI.LdFrag addr:$src2))))>,
11217 EVEX_4V, EVEX_CD8<8, CD8VF>, T8PD,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011218 Sched<[sched.Folded, ReadAfterLd]>;
Coby Tayreee8bdd382017-11-23 11:15:50 +000011219}
11220
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011221multiclass VPSHUFBITQMB_common<X86SchedWriteWidths sched, AVX512VLVectorVTInfo VTI> {
Coby Tayreee8bdd382017-11-23 11:15:50 +000011222 let Predicates = [HasBITALG] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011223 defm Z : VPSHUFBITQMB_rm<sched.ZMM, VTI.info512>, EVEX_V512;
Coby Tayreee8bdd382017-11-23 11:15:50 +000011224 let Predicates = [HasBITALG, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011225 defm Z256 : VPSHUFBITQMB_rm<sched.YMM, VTI.info256>, EVEX_V256;
11226 defm Z128 : VPSHUFBITQMB_rm<sched.XMM, VTI.info128>, EVEX_V128;
Coby Tayreee8bdd382017-11-23 11:15:50 +000011227 }
11228}
11229
Simon Pilgrim21e89792018-04-13 14:36:59 +000011230// FIXME: Is there a better scheduler class for VPSHUFBITQMB?
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011231defm VPSHUFBITQMB : VPSHUFBITQMB_common<SchedWriteVecIMul, avx512vl_i8_info>;
Coby Tayreee8bdd382017-11-23 11:15:50 +000011232
Coby Tayreed8b17be2017-11-26 09:36:41 +000011233//===----------------------------------------------------------------------===//
11234// GFNI
11235//===----------------------------------------------------------------------===//
11236
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011237multiclass GF2P8MULB_avx512_common<bits<8> Op, string OpStr, SDNode OpNode,
11238 X86SchedWriteWidths sched> {
Coby Tayreed8b17be2017-11-26 09:36:41 +000011239 let Predicates = [HasGFNI, HasAVX512, HasBWI] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011240 defm Z : avx512_binop_rm<Op, OpStr, OpNode, v64i8_info, sched.ZMM, 1>,
11241 EVEX_V512;
Coby Tayreed8b17be2017-11-26 09:36:41 +000011242 let Predicates = [HasGFNI, HasVLX, HasBWI] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011243 defm Z256 : avx512_binop_rm<Op, OpStr, OpNode, v32i8x_info, sched.YMM, 1>,
11244 EVEX_V256;
11245 defm Z128 : avx512_binop_rm<Op, OpStr, OpNode, v16i8x_info, sched.XMM, 1>,
11246 EVEX_V128;
Coby Tayreed8b17be2017-11-26 09:36:41 +000011247 }
11248}
11249
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011250defm VGF2P8MULB : GF2P8MULB_avx512_common<0xCF, "vgf2p8mulb", X86GF2P8mulb,
11251 SchedWriteVecALU>,
11252 EVEX_CD8<8, CD8VF>, T8PD;
Coby Tayreed8b17be2017-11-26 09:36:41 +000011253
11254multiclass GF2P8AFFINE_avx512_rmb_imm<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011255 X86FoldableSchedWrite sched, X86VectorVTInfo VTI,
Coby Tayreed8b17be2017-11-26 09:36:41 +000011256 X86VectorVTInfo BcstVTI>
Simon Pilgrim21e89792018-04-13 14:36:59 +000011257 : avx512_3Op_rm_imm8<Op, OpStr, OpNode, sched, VTI, VTI> {
Coby Tayreed8b17be2017-11-26 09:36:41 +000011258 let ExeDomain = VTI.ExeDomain in
11259 defm rmbi : AVX512_maskable<Op, MRMSrcMem, VTI, (outs VTI.RC:$dst),
11260 (ins VTI.RC:$src1, VTI.ScalarMemOp:$src2, u8imm:$src3),
11261 OpStr, "$src3, ${src2}"##BcstVTI.BroadcastStr##", $src1",
11262 "$src1, ${src2}"##BcstVTI.BroadcastStr##", $src3",
11263 (OpNode (VTI.VT VTI.RC:$src1),
11264 (bitconvert (BcstVTI.VT (X86VBroadcast (loadi64 addr:$src2)))),
Simon Pilgrime9376b92018-04-12 19:59:35 +000011265 (i8 imm:$src3))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011266 Sched<[sched.Folded, ReadAfterLd]>;
Coby Tayreed8b17be2017-11-26 09:36:41 +000011267}
11268
Simon Pilgrim36be8522017-11-29 18:52:20 +000011269multiclass GF2P8AFFINE_avx512_common<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011270 X86SchedWriteWidths sched> {
Coby Tayreed8b17be2017-11-26 09:36:41 +000011271 let Predicates = [HasGFNI, HasAVX512, HasBWI] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011272 defm Z : GF2P8AFFINE_avx512_rmb_imm<Op, OpStr, OpNode, sched.ZMM,
11273 v64i8_info, v8i64_info>, EVEX_V512;
Coby Tayreed8b17be2017-11-26 09:36:41 +000011274 let Predicates = [HasGFNI, HasVLX, HasBWI] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011275 defm Z256 : GF2P8AFFINE_avx512_rmb_imm<Op, OpStr, OpNode, sched.YMM,
11276 v32i8x_info, v4i64x_info>, EVEX_V256;
11277 defm Z128 : GF2P8AFFINE_avx512_rmb_imm<Op, OpStr, OpNode, sched.XMM,
11278 v16i8x_info, v2i64x_info>, EVEX_V128;
Coby Tayreed8b17be2017-11-26 09:36:41 +000011279 }
11280}
11281
Craig Topperb18d6222018-01-06 07:18:08 +000011282defm VGF2P8AFFINEINVQB : GF2P8AFFINE_avx512_common<0xCF, "vgf2p8affineinvqb",
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011283 X86GF2P8affineinvqb, SchedWriteVecIMul>,
Craig Topperb18d6222018-01-06 07:18:08 +000011284 EVEX_4V, EVEX_CD8<8, CD8VF>, VEX_W, AVX512AIi8Base;
11285defm VGF2P8AFFINEQB : GF2P8AFFINE_avx512_common<0xCE, "vgf2p8affineqb",
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011286 X86GF2P8affineqb, SchedWriteVecIMul>,
Craig Topperb18d6222018-01-06 07:18:08 +000011287 EVEX_4V, EVEX_CD8<8, CD8VF>, VEX_W, AVX512AIi8Base;