blob: 337832e5e1aafa7534275261c0254f6920fbee86 [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
Igor Bregerfca0a342016-01-28 13:19:25 +000033 // The mask VT.
Guy Blank548e22a2017-05-19 12:35:15 +000034 ValueType KVT = !cast<ValueType>("v" # NumElts # "i1");
Simon Pilgrimb13961d2016-06-11 14:34:10 +000035
Adam Nemet5ed17da2014-08-21 19:50:07 +000036 // Suffix used in the instruction mnemonic.
37 string Suffix = suffix;
38
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000039 // VTName is a string name for vector VT. For vector types it will be
40 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
41 // It is a little bit complex for scalar types, where NumElts = 1.
42 // In this case we build v4f32 or v2f64
43 string VTName = "v" # !if (!eq (NumElts, 1),
44 !if (!eq (EltVT.Size, 32), 4,
45 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000046
Adam Nemet5ed17da2014-08-21 19:50:07 +000047 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000048 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000049
50 string EltTypeName = !cast<string>(EltVT);
51 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000052 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
53 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000054
55 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000057
58 // Size of RC in bits, e.g. 512 for VR512.
59 int Size = VT.Size;
60
61 // The corresponding memory operand, e.g. i512mem for VR512.
62 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000063 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
Ayman Musaf77219e2017-02-13 09:55:48 +000064 // FP scalar memory operand for intrinsics - ssmem/sdmem.
65 Operand IntScalarMemOp = !if (!eq (EltTypeName, "f32"), !cast<Operand>("ssmem"),
66 !if (!eq (EltTypeName, "f64"), !cast<Operand>("sdmem"), ?));
Robert Khasanov2ea081d2014-08-25 14:49:34 +000067
68 // Load patterns
69 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
70 // due to load promotion during legalization
71 PatFrag LdFrag = !cast<PatFrag>("load" #
72 !if (!eq (TypeVariantName, "i"),
73 !if (!eq (Size, 128), "v2i64",
74 !if (!eq (Size, 256), "v4i64",
Craig Toppera78b7682016-08-11 06:04:07 +000075 !if (!eq (Size, 512), "v8i64",
76 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000077
78 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
Craig Toppera78b7682016-08-11 06:04:07 +000079 !if (!eq (TypeVariantName, "i"),
80 !if (!eq (Size, 128), "v2i64",
81 !if (!eq (Size, 256), "v4i64",
82 !if (!eq (Size, 512), "v8i64",
83 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000084
Robert Khasanov2ea081d2014-08-25 14:49:34 +000085 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000086
Craig Topperd9fe6642017-02-21 04:26:10 +000087 ComplexPattern ScalarIntMemCPat = !if (!eq (EltTypeName, "f32"),
88 !cast<ComplexPattern>("sse_load_f32"),
89 !if (!eq (EltTypeName, "f64"),
90 !cast<ComplexPattern>("sse_load_f64"),
91 ?));
92
Adam Nemet5ed17da2014-08-21 19:50:07 +000093 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000094 // Note: For EltSize < 32, FloatVT is illegal and TableGen
95 // fails to compile, so we choose FloatVT = VT
96 ValueType FloatVT = !cast<ValueType>(
97 !if (!eq (!srl(EltSize,5),0),
98 VTName,
99 !if (!eq(TypeVariantName, "i"),
100 "v" # NumElts # "f" # EltSize,
101 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000102
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000103 ValueType IntVT = !cast<ValueType>(
104 !if (!eq (!srl(EltSize,5),0),
105 VTName,
106 !if (!eq(TypeVariantName, "f"),
107 "v" # NumElts # "i" # EltSize,
108 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000109 // The string to specify embedded broadcast in assembly.
110 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000111
Adam Nemet449b3f02014-10-15 23:42:09 +0000112 // 8-bit compressed displacement tuple/subvector format. This is only
113 // defined for NumElts <= 8.
114 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
115 !cast<CD8VForm>("CD8VT" # NumElts), ?);
116
Adam Nemet55536c62014-09-25 23:48:45 +0000117 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
118 !if (!eq (Size, 256), sub_ymm, ?));
119
120 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
121 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
122 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000123
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000124 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
125
Craig Topperabe80cc2016-08-28 06:06:28 +0000126 // A vector tye of the same width with element type i64. This is used to
127 // create patterns for logic ops.
128 ValueType i64VT = !cast<ValueType>("v" # !srl(Size, 6) # "i64");
129
Adam Nemet09377232014-10-08 23:25:31 +0000130 // A vector type of the same width with element type i32. This is used to
131 // create the canonical constant zero node ImmAllZerosV.
132 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
133 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000134
135 string ZSuffix = !if (!eq (Size, 128), "Z128",
136 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000137}
138
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000139def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
140def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000141def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
142def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000143def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
144def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000145
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000146// "x" in v32i8x_info means RC = VR256X
147def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
148def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
149def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
150def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000151def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
152def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000153
154def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
155def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
156def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
157def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000158def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
159def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000160
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000161// We map scalar types to the smallest (128-bit) vector type
162// with the appropriate element type. This allows to use the same masking logic.
Asaf Badouh2744d212015-09-20 14:31:19 +0000163def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">;
164def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000165def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
166def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
167
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000168class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
169 X86VectorVTInfo i128> {
170 X86VectorVTInfo info512 = i512;
171 X86VectorVTInfo info256 = i256;
172 X86VectorVTInfo info128 = i128;
173}
174
175def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
176 v16i8x_info>;
177def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
178 v8i16x_info>;
179def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
180 v4i32x_info>;
181def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
182 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000183def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
184 v4f32x_info>;
185def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
186 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000187
Ayman Musa721d97f2017-06-27 12:08:37 +0000188class X86KVectorVTInfo<RegisterClass _krc, RegisterClass _krcwm,
189 ValueType _vt> {
190 RegisterClass KRC = _krc;
191 RegisterClass KRCWM = _krcwm;
192 ValueType KVT = _vt;
193}
194
Michael Zuckerman9e588312017-10-31 10:00:19 +0000195def v1i1_info : X86KVectorVTInfo<VK1, VK1WM, v1i1>;
Ayman Musa721d97f2017-06-27 12:08:37 +0000196def v2i1_info : X86KVectorVTInfo<VK2, VK2WM, v2i1>;
197def v4i1_info : X86KVectorVTInfo<VK4, VK4WM, v4i1>;
198def v8i1_info : X86KVectorVTInfo<VK8, VK8WM, v8i1>;
199def v16i1_info : X86KVectorVTInfo<VK16, VK16WM, v16i1>;
200def v32i1_info : X86KVectorVTInfo<VK32, VK32WM, v32i1>;
201def v64i1_info : X86KVectorVTInfo<VK64, VK64WM, v64i1>;
202
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000203// This multiclass generates the masking variants from the non-masking
204// variant. It only provides the assembly pieces for the masking variants.
205// It assumes custom ISel patterns for masking which can be provided as
206// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000207multiclass AVX512_maskable_custom<bits<8> O, Format F,
208 dag Outs,
209 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
210 string OpcodeStr,
211 string AttSrcAsm, string IntelSrcAsm,
212 list<dag> Pattern,
213 list<dag> MaskingPattern,
214 list<dag> ZeroMaskingPattern,
215 string MaskingConstraint = "",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000216 bit IsCommutable = 0,
217 bit IsKCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000218 let isCommutable = IsCommutable in
219 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000220 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
Craig Topper9d2cab72016-01-11 01:03:40 +0000221 "$dst, "#IntelSrcAsm#"}",
Simon Pilgrim0e456342018-04-12 20:47:34 +0000222 Pattern>;
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000223
224 // Prefer over VMOV*rrk Pat<>
Craig Topper63801df2017-02-19 21:44:35 +0000225 let isCommutable = IsKCommutable in
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000226 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000227 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
228 "$dst {${mask}}, "#IntelSrcAsm#"}",
Simon Pilgrim0e456342018-04-12 20:47:34 +0000229 MaskingPattern>,
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000230 EVEX_K {
231 // In case of the 3src subclass this is overridden with a let.
232 string Constraints = MaskingConstraint;
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000233 }
234
235 // Zero mask does not add any restrictions to commute operands transformation.
236 // So, it is Ok to use IsCommutable instead of IsKCommutable.
Craig Topper63801df2017-02-19 21:44:35 +0000237 let isCommutable = IsCommutable in // Prefer over VMOV*rrkz Pat<>
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000238 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000239 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
240 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Simon Pilgrim0e456342018-04-12 20:47:34 +0000241 ZeroMaskingPattern>,
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000242 EVEX_KZ;
243}
244
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000245
Adam Nemet34801422014-10-08 23:25:39 +0000246// Common base class of AVX512_maskable and AVX512_maskable_3src.
247multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
248 dag Outs,
249 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
250 string OpcodeStr,
251 string AttSrcAsm, string IntelSrcAsm,
252 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000253 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000254 string MaskingConstraint = "",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000255 bit IsCommutable = 0,
256 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000257 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
258 AttSrcAsm, IntelSrcAsm,
259 [(set _.RC:$dst, RHS)],
260 [(set _.RC:$dst, MaskingRHS)],
261 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000262 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Simon Pilgrim0e456342018-04-12 20:47:34 +0000263 MaskingConstraint, IsCommutable,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000264 IsKCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000265
Adam Nemet2e91ee52014-08-14 17:13:19 +0000266// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000267// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000268// perserved vector elements come from a new dummy input operand tied to $dst.
Craig Topper3a622a12017-08-17 15:40:25 +0000269// This version uses a separate dag for non-masking and masking.
270multiclass AVX512_maskable_split<bits<8> O, Format F, X86VectorVTInfo _,
271 dag Outs, dag Ins, string OpcodeStr,
272 string AttSrcAsm, string IntelSrcAsm,
273 dag RHS, dag MaskRHS,
Craig Topper3a622a12017-08-17 15:40:25 +0000274 bit IsCommutable = 0, bit IsKCommutable = 0,
275 SDNode Select = vselect> :
276 AVX512_maskable_custom<O, F, Outs, Ins,
277 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
278 !con((ins _.KRCWM:$mask), Ins),
279 OpcodeStr, AttSrcAsm, IntelSrcAsm,
280 [(set _.RC:$dst, RHS)],
281 [(set _.RC:$dst,
282 (Select _.KRCWM:$mask, MaskRHS, _.RC:$src0))],
283 [(set _.RC:$dst,
284 (Select _.KRCWM:$mask, MaskRHS, _.ImmAllZerosV))],
Simon Pilgrim0e456342018-04-12 20:47:34 +0000285 "$src0 = $dst", IsCommutable, IsKCommutable>;
Craig Topper3a622a12017-08-17 15:40:25 +0000286
287// This multiclass generates the unconditional/non-masking, the masking and
288// the zero-masking variant of the vector instruction. In the masking case, the
289// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000290multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
291 dag Outs, dag Ins, string OpcodeStr,
292 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000293 dag RHS,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000294 bit IsCommutable = 0, bit IsKCommutable = 0,
295 SDNode Select = vselect> :
Adam Nemet34801422014-10-08 23:25:39 +0000296 AVX512_maskable_common<O, F, _, Outs, Ins,
297 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
298 !con((ins _.KRCWM:$mask), Ins),
299 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000300 (Select _.KRCWM:$mask, RHS, _.RC:$src0),
Simon Pilgrim07dc6d62017-12-06 13:14:44 +0000301 Select, "$src0 = $dst", IsCommutable, IsKCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000302
303// This multiclass generates the unconditional/non-masking, the masking and
304// the zero-masking variant of the scalar instruction.
305multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
306 dag Outs, dag Ins, string OpcodeStr,
307 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000308 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000309 bit IsCommutable = 0> :
Craig Topper1aa49ca2017-09-01 07:58:14 +0000310 AVX512_maskable<O, F, _, Outs, Ins, OpcodeStr, AttSrcAsm, IntelSrcAsm,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000311 RHS, IsCommutable, 0, X86selects>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000312
Adam Nemet34801422014-10-08 23:25:39 +0000313// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000314// ($src1) is already tied to $dst so we just use that for the preserved
315// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
316// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000317multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
318 dag Outs, dag NonTiedIns, string OpcodeStr,
319 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000320 dag RHS,
Simon Pilgrim6a009702017-11-29 17:21:15 +0000321 bit IsCommutable = 0,
Craig Topper1aa49ca2017-09-01 07:58:14 +0000322 bit IsKCommutable = 0,
Craig Topperb16598d2017-09-01 07:58:16 +0000323 SDNode Select = vselect,
324 bit MaskOnly = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000325 AVX512_maskable_common<O, F, _, Outs,
326 !con((ins _.RC:$src1), NonTiedIns),
327 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
328 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
Craig Topperb16598d2017-09-01 07:58:16 +0000329 OpcodeStr, AttSrcAsm, IntelSrcAsm,
330 !if(MaskOnly, (null_frag), RHS),
Simon Pilgrim0e456342018-04-12 20:47:34 +0000331 (Select _.KRCWM:$mask, RHS, _.RC:$src1),
Simon Pilgrim07dc6d62017-12-06 13:14:44 +0000332 Select, "", IsCommutable, IsKCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000333
Craig Topper26bc8482018-05-28 05:37:25 +0000334// Similar to AVX512_maskable_3src but in this case the input VT for the tied
335// operand differs from the output VT. This requires a bitconvert on
336// the preserved vector going into the vselect.
Craig Topperdcfcfdb2018-05-28 19:33:11 +0000337// NOTE: The unmasked pattern is disabled.
Craig Topper26bc8482018-05-28 05:37:25 +0000338multiclass AVX512_maskable_3src_cast<bits<8> O, Format F, X86VectorVTInfo OutVT,
339 X86VectorVTInfo InVT,
340 dag Outs, dag NonTiedIns, string OpcodeStr,
341 string AttSrcAsm, string IntelSrcAsm,
342 dag RHS, bit IsCommutable = 0> :
343 AVX512_maskable_common<O, F, OutVT, Outs,
344 !con((ins InVT.RC:$src1), NonTiedIns),
345 !con((ins InVT.RC:$src1, InVT.KRCWM:$mask), NonTiedIns),
346 !con((ins InVT.RC:$src1, InVT.KRCWM:$mask), NonTiedIns),
Craig Topperdcfcfdb2018-05-28 19:33:11 +0000347 OpcodeStr, AttSrcAsm, IntelSrcAsm, (null_frag),
Craig Topper26bc8482018-05-28 05:37:25 +0000348 (vselect InVT.KRCWM:$mask, RHS,
349 (bitconvert InVT.RC:$src1)),
350 vselect, "", IsCommutable>;
351
Igor Breger15820b02015-07-01 13:24:28 +0000352multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _,
353 dag Outs, dag NonTiedIns, string OpcodeStr,
354 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000355 dag RHS,
Simon Pilgrim6a009702017-11-29 17:21:15 +0000356 bit IsCommutable = 0,
Craig Topperb16598d2017-09-01 07:58:16 +0000357 bit IsKCommutable = 0,
358 bit MaskOnly = 0> :
Craig Topper1aa49ca2017-09-01 07:58:14 +0000359 AVX512_maskable_3src<O, F, _, Outs, NonTiedIns, OpcodeStr, AttSrcAsm,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000360 IntelSrcAsm, RHS, IsCommutable, IsKCommutable,
Craig Topperb16598d2017-09-01 07:58:16 +0000361 X86selects, MaskOnly>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000362
Adam Nemet34801422014-10-08 23:25:39 +0000363multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
364 dag Outs, dag Ins,
365 string OpcodeStr,
366 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000367 list<dag> Pattern> :
Adam Nemet34801422014-10-08 23:25:39 +0000368 AVX512_maskable_custom<O, F, Outs, Ins,
369 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
370 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000371 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Simon Pilgrim0e456342018-04-12 20:47:34 +0000372 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000373
Craig Topper93d8fbd2018-06-02 16:30:39 +0000374multiclass AVX512_maskable_3src_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
375 dag Outs, dag NonTiedIns,
376 string OpcodeStr,
377 string AttSrcAsm, string IntelSrcAsm,
378 list<dag> Pattern> :
379 AVX512_maskable_custom<O, F, Outs,
380 !con((ins _.RC:$src1), NonTiedIns),
381 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
382 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
383 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
384 "">;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000385
386// Instruction with mask that puts result in mask register,
387// like "compare" and "vptest"
388multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
389 dag Outs,
390 dag Ins, dag MaskingIns,
391 string OpcodeStr,
392 string AttSrcAsm, string IntelSrcAsm,
393 list<dag> Pattern,
Craig Topper225da2c2016-08-27 05:22:15 +0000394 list<dag> MaskingPattern,
395 bit IsCommutable = 0> {
396 let isCommutable = IsCommutable in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000397 def NAME: AVX512<O, F, Outs, Ins,
Craig Topper156622a2016-01-11 00:44:56 +0000398 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
399 "$dst, "#IntelSrcAsm#"}",
Simon Pilgrim0e456342018-04-12 20:47:34 +0000400 Pattern>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000401
402 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Craig Topper156622a2016-01-11 00:44:56 +0000403 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
404 "$dst {${mask}}, "#IntelSrcAsm#"}",
Simon Pilgrim0e456342018-04-12 20:47:34 +0000405 MaskingPattern>, EVEX_K;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000406}
407
408multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
409 dag Outs,
410 dag Ins, dag MaskingIns,
411 string OpcodeStr,
412 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000413 dag RHS, dag MaskingRHS,
414 bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000415 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
416 AttSrcAsm, IntelSrcAsm,
417 [(set _.KRC:$dst, RHS)],
Simon Pilgrim0e456342018-04-12 20:47:34 +0000418 [(set _.KRC:$dst, MaskingRHS)], IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000419
420multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
421 dag Outs, dag Ins, string OpcodeStr,
422 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000423 dag RHS, bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000424 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
425 !con((ins _.KRCWM:$mask), Ins),
426 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000427 (and _.KRCWM:$mask, RHS), IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000428
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000429multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
430 dag Outs, dag Ins, string OpcodeStr,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000431 string AttSrcAsm, string IntelSrcAsm> :
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000432 AVX512_maskable_custom_cmp<O, F, Outs,
433 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000434 AttSrcAsm, IntelSrcAsm, [], []>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000435
Craig Topperabe80cc2016-08-28 06:06:28 +0000436// This multiclass generates the unconditional/non-masking, the masking and
437// the zero-masking variant of the vector instruction. In the masking case, the
438// perserved vector elements come from a new dummy input operand tied to $dst.
439multiclass AVX512_maskable_logic<bits<8> O, Format F, X86VectorVTInfo _,
440 dag Outs, dag Ins, string OpcodeStr,
441 string AttSrcAsm, string IntelSrcAsm,
442 dag RHS, dag MaskedRHS,
Craig Topperabe80cc2016-08-28 06:06:28 +0000443 bit IsCommutable = 0, SDNode Select = vselect> :
444 AVX512_maskable_custom<O, F, Outs, Ins,
445 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
446 !con((ins _.KRCWM:$mask), Ins),
447 OpcodeStr, AttSrcAsm, IntelSrcAsm,
448 [(set _.RC:$dst, RHS)],
449 [(set _.RC:$dst,
450 (Select _.KRCWM:$mask, MaskedRHS, _.RC:$src0))],
451 [(set _.RC:$dst,
452 (Select _.KRCWM:$mask, MaskedRHS,
453 _.ImmAllZerosV))],
Simon Pilgrim0e456342018-04-12 20:47:34 +0000454 "$src0 = $dst", IsCommutable>;
Craig Topperabe80cc2016-08-28 06:06:28 +0000455
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000456
Craig Topper9d9251b2016-05-08 20:10:20 +0000457// Alias instruction that maps zero vector to pxor / xorp* for AVX-512.
458// This is expanded by ExpandPostRAPseudos to an xorps / vxorps, and then
Marina Yatsina6fc2aaa2018-01-22 10:05:23 +0000459// swizzled by ExecutionDomainFix to pxor.
Craig Topper9d9251b2016-05-08 20:10:20 +0000460// We set canFoldAsLoad because this can be converted to a constant-pool
461// load of an all-zeros value if folding it would be beneficial.
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000462let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000463 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000464def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
Craig Topper9d9251b2016-05-08 20:10:20 +0000465 [(set VR512:$dst, (v16i32 immAllZerosV))]>;
Craig Topper516e14c2016-07-11 05:36:48 +0000466def AVX512_512_SETALLONES : I<0, Pseudo, (outs VR512:$dst), (ins), "",
467 [(set VR512:$dst, (v16i32 immAllOnesV))]>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000468}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000469
Craig Topper6393afc2017-01-09 02:44:34 +0000470// Alias instructions that allow VPTERNLOG to be used with a mask to create
471// a mix of all ones and all zeros elements. This is done this way to force
472// the same register to be used as input for all three sources.
Simon Pilgrim26f106f2017-12-08 15:17:32 +0000473let isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteVecALU] in {
Craig Topper6393afc2017-01-09 02:44:34 +0000474def AVX512_512_SEXT_MASK_32 : I<0, Pseudo, (outs VR512:$dst),
475 (ins VK16WM:$mask), "",
476 [(set VR512:$dst, (vselect (v16i1 VK16WM:$mask),
477 (v16i32 immAllOnesV),
478 (v16i32 immAllZerosV)))]>;
479def AVX512_512_SEXT_MASK_64 : I<0, Pseudo, (outs VR512:$dst),
480 (ins VK8WM:$mask), "",
481 [(set VR512:$dst, (vselect (v8i1 VK8WM:$mask),
482 (bc_v8i64 (v16i32 immAllOnesV)),
483 (bc_v8i64 (v16i32 immAllZerosV))))]>;
484}
485
Craig Toppere5ce84a2016-05-08 21:33:53 +0000486let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper09b7e0f2017-01-14 07:29:24 +0000487 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Craig Toppere5ce84a2016-05-08 21:33:53 +0000488def AVX512_128_SET0 : I<0, Pseudo, (outs VR128X:$dst), (ins), "",
489 [(set VR128X:$dst, (v4i32 immAllZerosV))]>;
490def AVX512_256_SET0 : I<0, Pseudo, (outs VR256X:$dst), (ins), "",
491 [(set VR256X:$dst, (v8i32 immAllZerosV))]>;
492}
493
Craig Topperadd9cc62016-12-18 06:23:14 +0000494// Alias instructions that map fld0 to xorps for sse or vxorps for avx.
495// This is expanded by ExpandPostRAPseudos.
496let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper09b7e0f2017-01-14 07:29:24 +0000497 isPseudo = 1, SchedRW = [WriteZero], Predicates = [HasAVX512] in {
Craig Topperadd9cc62016-12-18 06:23:14 +0000498 def AVX512_FsFLD0SS : I<0, Pseudo, (outs FR32X:$dst), (ins), "",
499 [(set FR32X:$dst, fp32imm0)]>;
500 def AVX512_FsFLD0SD : I<0, Pseudo, (outs FR64X:$dst), (ins), "",
501 [(set FR64X:$dst, fpimm0)]>;
502}
503
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000504//===----------------------------------------------------------------------===//
505// AVX-512 - VECTOR INSERT
506//
Craig Topper3a622a12017-08-17 15:40:25 +0000507
508// Supports two different pattern operators for mask and unmasked ops. Allows
509// null_frag to be passed for one.
510multiclass vinsert_for_size_split<int Opcode, X86VectorVTInfo From,
511 X86VectorVTInfo To,
512 SDPatternOperator vinsert_insert,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000513 SDPatternOperator vinsert_for_mask,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000514 X86FoldableSchedWrite sched> {
Craig Topperc228d792017-09-05 05:49:44 +0000515 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Craig Topper3a622a12017-08-17 15:40:25 +0000516 defm rr : AVX512_maskable_split<Opcode, MRMSrcReg, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000517 (ins To.RC:$src1, From.RC:$src2, u8imm:$src3),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000518 "vinsert" # From.EltTypeName # "x" # From.NumElts,
519 "$src3, $src2, $src1", "$src1, $src2, $src3",
520 (vinsert_insert:$src3 (To.VT To.RC:$src1),
521 (From.VT From.RC:$src2),
Craig Topper3a622a12017-08-17 15:40:25 +0000522 (iPTR imm)),
523 (vinsert_for_mask:$src3 (To.VT To.RC:$src1),
524 (From.VT From.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +0000525 (iPTR imm))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000526 AVX512AIi8Base, EVEX_4V, Sched<[sched]>;
Craig Topperc228d792017-09-05 05:49:44 +0000527 let mayLoad = 1 in
Craig Topper3a622a12017-08-17 15:40:25 +0000528 defm rm : AVX512_maskable_split<Opcode, MRMSrcMem, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000529 (ins To.RC:$src1, From.MemOp:$src2, u8imm:$src3),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000530 "vinsert" # From.EltTypeName # "x" # From.NumElts,
531 "$src3, $src2, $src1", "$src1, $src2, $src3",
532 (vinsert_insert:$src3 (To.VT To.RC:$src1),
533 (From.VT (bitconvert (From.LdFrag addr:$src2))),
Craig Topper3a622a12017-08-17 15:40:25 +0000534 (iPTR imm)),
535 (vinsert_for_mask:$src3 (To.VT To.RC:$src1),
536 (From.VT (bitconvert (From.LdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +0000537 (iPTR imm))>, AVX512AIi8Base, EVEX_4V,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000538 EVEX_CD8<From.EltSize, From.CD8TupleForm>,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000539 Sched<[sched.Folded, ReadAfterLd]>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000540 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000541}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000542
Craig Topper3a622a12017-08-17 15:40:25 +0000543// Passes the same pattern operator for masked and unmasked ops.
544multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From,
545 X86VectorVTInfo To,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000546 SDPatternOperator vinsert_insert,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000547 X86FoldableSchedWrite sched> :
548 vinsert_for_size_split<Opcode, From, To, vinsert_insert, vinsert_insert, sched>;
Craig Topper3a622a12017-08-17 15:40:25 +0000549
Igor Breger0ede3cb2015-09-20 06:52:42 +0000550multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From,
551 X86VectorVTInfo To, PatFrag vinsert_insert,
552 SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> {
553 let Predicates = p in {
Adam Nemet4285c1f2014-10-15 23:42:17 +0000554 def : Pat<(vinsert_insert:$ins
Igor Breger0ede3cb2015-09-20 06:52:42 +0000555 (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)),
556 (To.VT (!cast<Instruction>(InstrStr#"rr")
557 To.RC:$src1, From.RC:$src2,
558 (INSERT_get_vinsert_imm To.RC:$ins)))>;
559
560 def : Pat<(vinsert_insert:$ins
561 (To.VT To.RC:$src1),
562 (From.VT (bitconvert (From.LdFrag addr:$src2))),
563 (iPTR imm)),
564 (To.VT (!cast<Instruction>(InstrStr#"rm")
565 To.RC:$src1, addr:$src2,
566 (INSERT_get_vinsert_imm To.RC:$ins)))>;
567 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000568}
569
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000570multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000571 ValueType EltVT64, int Opcode256,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000572 X86FoldableSchedWrite sched> {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000573
574 let Predicates = [HasVLX] in
575 defm NAME # "32x4Z256" : vinsert_for_size<Opcode128,
576 X86VectorVTInfo< 4, EltVT32, VR128X>,
577 X86VectorVTInfo< 8, EltVT32, VR256X>,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000578 vinsert128_insert, sched>, EVEX_V256;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000579
580 defm NAME # "32x4Z" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000581 X86VectorVTInfo< 4, EltVT32, VR128X>,
582 X86VectorVTInfo<16, EltVT32, VR512>,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000583 vinsert128_insert, sched>, EVEX_V512;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000584
585 defm NAME # "64x4Z" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000586 X86VectorVTInfo< 4, EltVT64, VR256X>,
587 X86VectorVTInfo< 8, EltVT64, VR512>,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000588 vinsert256_insert, sched>, VEX_W, EVEX_V512;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000589
Craig Topper3a622a12017-08-17 15:40:25 +0000590 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger0ede3cb2015-09-20 06:52:42 +0000591 let Predicates = [HasVLX, HasDQI] in
Craig Topper3a622a12017-08-17 15:40:25 +0000592 defm NAME # "64x2Z256" : vinsert_for_size_split<Opcode128,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000593 X86VectorVTInfo< 2, EltVT64, VR128X>,
594 X86VectorVTInfo< 4, EltVT64, VR256X>,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000595 null_frag, vinsert128_insert, sched>,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000596 VEX_W, EVEX_V256;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000597
Craig Topper3a622a12017-08-17 15:40:25 +0000598 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger0ede3cb2015-09-20 06:52:42 +0000599 let Predicates = [HasDQI] in {
Craig Topper3a622a12017-08-17 15:40:25 +0000600 defm NAME # "64x2Z" : vinsert_for_size_split<Opcode128,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000601 X86VectorVTInfo< 2, EltVT64, VR128X>,
602 X86VectorVTInfo< 8, EltVT64, VR512>,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000603 null_frag, vinsert128_insert, sched>,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000604 VEX_W, EVEX_V512;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000605
Craig Topper3a622a12017-08-17 15:40:25 +0000606 defm NAME # "32x8Z" : vinsert_for_size_split<Opcode256,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000607 X86VectorVTInfo< 8, EltVT32, VR256X>,
608 X86VectorVTInfo<16, EltVT32, VR512>,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000609 null_frag, vinsert256_insert, sched>,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000610 EVEX_V512;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000611 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000612}
613
Simon Pilgrim21e89792018-04-13 14:36:59 +0000614// FIXME: Is there a better scheduler class for VINSERTF/VINSERTI?
615defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a, WriteFShuffle256>;
616defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a, WriteShuffle256>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000617
Igor Breger0ede3cb2015-09-20 06:52:42 +0000618// Codegen pattern with the alternative types,
Craig Topper3a622a12017-08-17 15:40:25 +0000619// Even with AVX512DQ we'll still use these for unmasked operations.
Igor Breger0ede3cb2015-09-20 06:52:42 +0000620defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000621 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000622defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000623 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000624
625defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000626 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000627defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000628 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000629
630defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000631 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000632defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000633 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000634
635// Codegen pattern with the alternative types insert VEC128 into VEC256
636defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
637 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
638defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
639 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
640// Codegen pattern with the alternative types insert VEC128 into VEC512
641defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
642 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
643defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
644 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
645// Codegen pattern with the alternative types insert VEC256 into VEC512
646defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
647 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
648defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
649 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
650
Craig Topperf7a19db2017-10-08 01:33:40 +0000651
652multiclass vinsert_for_mask_cast<string InstrStr, X86VectorVTInfo From,
653 X86VectorVTInfo To, X86VectorVTInfo Cast,
654 PatFrag vinsert_insert,
655 SDNodeXForm INSERT_get_vinsert_imm,
656 list<Predicate> p> {
657let Predicates = p in {
658 def : Pat<(Cast.VT
659 (vselect Cast.KRCWM:$mask,
660 (bitconvert
661 (vinsert_insert:$ins (To.VT To.RC:$src1),
662 (From.VT From.RC:$src2),
663 (iPTR imm))),
664 Cast.RC:$src0)),
665 (!cast<Instruction>(InstrStr#"rrk")
666 Cast.RC:$src0, Cast.KRCWM:$mask, To.RC:$src1, From.RC:$src2,
667 (INSERT_get_vinsert_imm To.RC:$ins))>;
668 def : Pat<(Cast.VT
669 (vselect Cast.KRCWM:$mask,
670 (bitconvert
671 (vinsert_insert:$ins (To.VT To.RC:$src1),
672 (From.VT
673 (bitconvert
674 (From.LdFrag addr:$src2))),
675 (iPTR imm))),
676 Cast.RC:$src0)),
677 (!cast<Instruction>(InstrStr#"rmk")
678 Cast.RC:$src0, Cast.KRCWM:$mask, To.RC:$src1, addr:$src2,
679 (INSERT_get_vinsert_imm To.RC:$ins))>;
680
681 def : Pat<(Cast.VT
682 (vselect Cast.KRCWM:$mask,
683 (bitconvert
684 (vinsert_insert:$ins (To.VT To.RC:$src1),
685 (From.VT From.RC:$src2),
686 (iPTR imm))),
687 Cast.ImmAllZerosV)),
688 (!cast<Instruction>(InstrStr#"rrkz")
689 Cast.KRCWM:$mask, To.RC:$src1, From.RC:$src2,
690 (INSERT_get_vinsert_imm To.RC:$ins))>;
691 def : Pat<(Cast.VT
692 (vselect Cast.KRCWM:$mask,
693 (bitconvert
694 (vinsert_insert:$ins (To.VT To.RC:$src1),
695 (From.VT
696 (bitconvert
697 (From.LdFrag addr:$src2))),
698 (iPTR imm))),
699 Cast.ImmAllZerosV)),
700 (!cast<Instruction>(InstrStr#"rmkz")
701 Cast.KRCWM:$mask, To.RC:$src1, addr:$src2,
702 (INSERT_get_vinsert_imm To.RC:$ins))>;
703}
704}
705
706defm : vinsert_for_mask_cast<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
707 v8f32x_info, vinsert128_insert,
708 INSERT_get_vinsert128_imm, [HasVLX]>;
709defm : vinsert_for_mask_cast<"VINSERTF64x2Z256", v4f32x_info, v8f32x_info,
710 v4f64x_info, vinsert128_insert,
711 INSERT_get_vinsert128_imm, [HasDQI, HasVLX]>;
712
713defm : vinsert_for_mask_cast<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
714 v8i32x_info, vinsert128_insert,
715 INSERT_get_vinsert128_imm, [HasVLX]>;
716defm : vinsert_for_mask_cast<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
717 v8i32x_info, vinsert128_insert,
718 INSERT_get_vinsert128_imm, [HasVLX]>;
719defm : vinsert_for_mask_cast<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
720 v8i32x_info, vinsert128_insert,
721 INSERT_get_vinsert128_imm, [HasVLX]>;
722defm : vinsert_for_mask_cast<"VINSERTF64x2Z256", v4i32x_info, v8i32x_info,
723 v4i64x_info, vinsert128_insert,
724 INSERT_get_vinsert128_imm, [HasDQI, HasVLX]>;
725defm : vinsert_for_mask_cast<"VINSERTF64x2Z256", v8i16x_info, v16i16x_info,
726 v4i64x_info, vinsert128_insert,
727 INSERT_get_vinsert128_imm, [HasDQI, HasVLX]>;
728defm : vinsert_for_mask_cast<"VINSERTF64x2Z256", v16i8x_info, v32i8x_info,
729 v4i64x_info, vinsert128_insert,
730 INSERT_get_vinsert128_imm, [HasDQI, HasVLX]>;
731
732defm : vinsert_for_mask_cast<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
733 v16f32_info, vinsert128_insert,
734 INSERT_get_vinsert128_imm, [HasAVX512]>;
735defm : vinsert_for_mask_cast<"VINSERTF64x2Z", v4f32x_info, v16f32_info,
736 v8f64_info, vinsert128_insert,
737 INSERT_get_vinsert128_imm, [HasDQI]>;
738
739defm : vinsert_for_mask_cast<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
740 v16i32_info, vinsert128_insert,
741 INSERT_get_vinsert128_imm, [HasAVX512]>;
742defm : vinsert_for_mask_cast<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
743 v16i32_info, vinsert128_insert,
744 INSERT_get_vinsert128_imm, [HasAVX512]>;
745defm : vinsert_for_mask_cast<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
746 v16i32_info, vinsert128_insert,
747 INSERT_get_vinsert128_imm, [HasAVX512]>;
748defm : vinsert_for_mask_cast<"VINSERTI64x2Z", v4i32x_info, v16i32_info,
749 v8i64_info, vinsert128_insert,
750 INSERT_get_vinsert128_imm, [HasDQI]>;
751defm : vinsert_for_mask_cast<"VINSERTI64x2Z", v8i16x_info, v32i16_info,
752 v8i64_info, vinsert128_insert,
753 INSERT_get_vinsert128_imm, [HasDQI]>;
754defm : vinsert_for_mask_cast<"VINSERTI64x2Z", v16i8x_info, v64i8_info,
755 v8i64_info, vinsert128_insert,
756 INSERT_get_vinsert128_imm, [HasDQI]>;
757
758defm : vinsert_for_mask_cast<"VINSERTF32x8Z", v4f64x_info, v8f64_info,
759 v16f32_info, vinsert256_insert,
760 INSERT_get_vinsert256_imm, [HasDQI]>;
761defm : vinsert_for_mask_cast<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
762 v8f64_info, vinsert256_insert,
763 INSERT_get_vinsert256_imm, [HasAVX512]>;
764
765defm : vinsert_for_mask_cast<"VINSERTI32x8Z", v4i64x_info, v8i64_info,
766 v16i32_info, vinsert256_insert,
767 INSERT_get_vinsert256_imm, [HasDQI]>;
768defm : vinsert_for_mask_cast<"VINSERTI32x8Z", v16i16x_info, v32i16_info,
769 v16i32_info, vinsert256_insert,
770 INSERT_get_vinsert256_imm, [HasDQI]>;
771defm : vinsert_for_mask_cast<"VINSERTI32x8Z", v32i8x_info, v64i8_info,
772 v16i32_info, vinsert256_insert,
773 INSERT_get_vinsert256_imm, [HasDQI]>;
774defm : vinsert_for_mask_cast<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
775 v8i64_info, vinsert256_insert,
776 INSERT_get_vinsert256_imm, [HasAVX512]>;
777defm : vinsert_for_mask_cast<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
778 v8i64_info, vinsert256_insert,
779 INSERT_get_vinsert256_imm, [HasAVX512]>;
780defm : vinsert_for_mask_cast<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
781 v8i64_info, vinsert256_insert,
782 INSERT_get_vinsert256_imm, [HasAVX512]>;
783
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000784// vinsertps - insert f32 to XMM
Craig Topper43973152016-10-09 06:41:47 +0000785let ExeDomain = SSEPackedSingle in {
Craig Topper6189d3e2016-07-19 01:26:19 +0000786def VINSERTPSZrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000787 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000788 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Simon Pilgrim577ae242018-04-12 19:25:07 +0000789 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +0000790 EVEX_4V, Sched<[SchedWriteFShuffle.XMM]>;
Craig Topper6189d3e2016-07-19 01:26:19 +0000791def VINSERTPSZrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000792 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000793 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000794 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000795 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
Simon Pilgrim577ae242018-04-12 19:25:07 +0000796 imm:$src3))]>,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +0000797 EVEX_4V, EVEX_CD8<32, CD8VT1>,
798 Sched<[SchedWriteFShuffle.XMM.Folded, ReadAfterLd]>;
Craig Topper43973152016-10-09 06:41:47 +0000799}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000800
801//===----------------------------------------------------------------------===//
802// AVX-512 VECTOR EXTRACT
803//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000804
Craig Topper3a622a12017-08-17 15:40:25 +0000805// Supports two different pattern operators for mask and unmasked ops. Allows
806// null_frag to be passed for one.
807multiclass vextract_for_size_split<int Opcode,
808 X86VectorVTInfo From, X86VectorVTInfo To,
809 SDPatternOperator vextract_extract,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000810 SDPatternOperator vextract_for_mask,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000811 SchedWrite SchedRR, SchedWrite SchedMR> {
Igor Breger7f69a992015-09-10 12:54:54 +0000812
813 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Craig Topper3a622a12017-08-17 15:40:25 +0000814 defm rr : AVX512_maskable_split<Opcode, MRMDestReg, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000815 (ins From.RC:$src1, u8imm:$idx),
Igor Breger7f69a992015-09-10 12:54:54 +0000816 "vextract" # To.EltTypeName # "x" # To.NumElts,
817 "$idx, $src1", "$src1, $idx",
Craig Topper3a622a12017-08-17 15:40:25 +0000818 (vextract_extract:$idx (From.VT From.RC:$src1), (iPTR imm)),
Simon Pilgrim0e456342018-04-12 20:47:34 +0000819 (vextract_for_mask:$idx (From.VT From.RC:$src1), (iPTR imm))>,
820 AVX512AIi8Base, EVEX, Sched<[SchedRR]>;
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000821
Craig Toppere1cac152016-06-07 07:27:54 +0000822 def mr : AVX512AIi8<Opcode, MRMDestMem, (outs),
Ayman Musaf77219e2017-02-13 09:55:48 +0000823 (ins To.MemOp:$dst, From.RC:$src1, u8imm:$idx),
Craig Toppere1cac152016-06-07 07:27:54 +0000824 "vextract" # To.EltTypeName # "x" # To.NumElts #
825 "\t{$idx, $src1, $dst|$dst, $src1, $idx}",
826 [(store (To.VT (vextract_extract:$idx
827 (From.VT From.RC:$src1), (iPTR imm))),
Simon Pilgrim0e456342018-04-12 20:47:34 +0000828 addr:$dst)]>, EVEX,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000829 Sched<[SchedMR]>;
Igor Breger7f69a992015-09-10 12:54:54 +0000830
Craig Toppere1cac152016-06-07 07:27:54 +0000831 let mayStore = 1, hasSideEffects = 0 in
832 def mrk : AVX512AIi8<Opcode, MRMDestMem, (outs),
833 (ins To.MemOp:$dst, To.KRCWM:$mask,
Ayman Musaf77219e2017-02-13 09:55:48 +0000834 From.RC:$src1, u8imm:$idx),
Craig Toppere1cac152016-06-07 07:27:54 +0000835 "vextract" # To.EltTypeName # "x" # To.NumElts #
836 "\t{$idx, $src1, $dst {${mask}}|"
Simon Pilgrim0e456342018-04-12 20:47:34 +0000837 "$dst {${mask}}, $src1, $idx}", []>,
838 EVEX_K, EVEX, Sched<[SchedMR]>;
Igor Breger7f69a992015-09-10 12:54:54 +0000839 }
Igor Bregerac29a822015-09-09 14:35:09 +0000840}
841
Craig Topper3a622a12017-08-17 15:40:25 +0000842// Passes the same pattern operator for masked and unmasked ops.
843multiclass vextract_for_size<int Opcode, X86VectorVTInfo From,
844 X86VectorVTInfo To,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000845 SDPatternOperator vextract_extract,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000846 SchedWrite SchedRR, SchedWrite SchedMR> :
847 vextract_for_size_split<Opcode, From, To, vextract_extract, vextract_extract, SchedRR, SchedMR>;
Craig Topper3a622a12017-08-17 15:40:25 +0000848
Igor Bregerdefab3c2015-10-08 12:55:01 +0000849// Codegen pattern for the alternative types
850multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From,
851 X86VectorVTInfo To, PatFrag vextract_extract,
Craig Topper5f3fef82016-05-22 07:40:58 +0000852 SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> {
Craig Topperdb960ed2016-05-21 22:50:14 +0000853 let Predicates = p in {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000854 def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)),
855 (To.VT (!cast<Instruction>(InstrStr#"rr")
856 From.RC:$src1,
857 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
Craig Topperdb960ed2016-05-21 22:50:14 +0000858 def : Pat<(store (To.VT (vextract_extract:$ext (From.VT From.RC:$src1),
859 (iPTR imm))), addr:$dst),
860 (!cast<Instruction>(InstrStr#"mr") addr:$dst, From.RC:$src1,
861 (EXTRACT_get_vextract_imm To.RC:$ext))>;
862 }
Igor Breger7f69a992015-09-10 12:54:54 +0000863}
864
865multiclass vextract_for_type<ValueType EltVT32, int Opcode128,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000866 ValueType EltVT64, int Opcode256,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000867 SchedWrite SchedRR, SchedWrite SchedMR> {
Craig Topperaadec702017-08-14 01:53:10 +0000868 let Predicates = [HasAVX512] in {
869 defm NAME # "32x4Z" : vextract_for_size<Opcode128,
870 X86VectorVTInfo<16, EltVT32, VR512>,
871 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000872 vextract128_extract, SchedRR, SchedMR>,
Craig Topperaadec702017-08-14 01:53:10 +0000873 EVEX_V512, EVEX_CD8<32, CD8VT4>;
874 defm NAME # "64x4Z" : vextract_for_size<Opcode256,
875 X86VectorVTInfo< 8, EltVT64, VR512>,
876 X86VectorVTInfo< 4, EltVT64, VR256X>,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000877 vextract256_extract, SchedRR, SchedMR>,
Craig Topperaadec702017-08-14 01:53:10 +0000878 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>;
879 }
Igor Breger7f69a992015-09-10 12:54:54 +0000880 let Predicates = [HasVLX] in
Igor Bregerdefab3c2015-10-08 12:55:01 +0000881 defm NAME # "32x4Z256" : vextract_for_size<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000882 X86VectorVTInfo< 8, EltVT32, VR256X>,
883 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000884 vextract128_extract, SchedRR, SchedMR>,
Igor Breger7f69a992015-09-10 12:54:54 +0000885 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Craig Topper3a622a12017-08-17 15:40:25 +0000886
887 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger7f69a992015-09-10 12:54:54 +0000888 let Predicates = [HasVLX, HasDQI] in
Craig Topper3a622a12017-08-17 15:40:25 +0000889 defm NAME # "64x2Z256" : vextract_for_size_split<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000890 X86VectorVTInfo< 4, EltVT64, VR256X>,
891 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000892 null_frag, vextract128_extract, SchedRR, SchedMR>,
Igor Breger7f69a992015-09-10 12:54:54 +0000893 VEX_W, EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topper3a622a12017-08-17 15:40:25 +0000894
895 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger7f69a992015-09-10 12:54:54 +0000896 let Predicates = [HasDQI] in {
Craig Topper3a622a12017-08-17 15:40:25 +0000897 defm NAME # "64x2Z" : vextract_for_size_split<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000898 X86VectorVTInfo< 8, EltVT64, VR512>,
899 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000900 null_frag, vextract128_extract, SchedRR, SchedMR>,
Igor Breger7f69a992015-09-10 12:54:54 +0000901 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>;
Craig Topper3a622a12017-08-17 15:40:25 +0000902 defm NAME # "32x8Z" : vextract_for_size_split<Opcode256,
Igor Breger7f69a992015-09-10 12:54:54 +0000903 X86VectorVTInfo<16, EltVT32, VR512>,
904 X86VectorVTInfo< 8, EltVT32, VR256X>,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000905 null_frag, vextract256_extract, SchedRR, SchedMR>,
Igor Breger7f69a992015-09-10 12:54:54 +0000906 EVEX_V512, EVEX_CD8<32, CD8VT8>;
907 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000908}
909
Simon Pilgrimead11e42018-05-11 12:46:54 +0000910// TODO - replace WriteFStore/WriteVecStore with X86SchedWriteMoveLSWidths types.
Craig Topper5fb1dc22018-04-02 02:44:55 +0000911defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b, WriteFShuffle256, WriteFStore>;
912defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b, WriteShuffle256, WriteVecStore>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000913
Igor Bregerdefab3c2015-10-08 12:55:01 +0000914// extract_subvector codegen patterns with the alternative types.
Craig Topper3a622a12017-08-17 15:40:25 +0000915// Even with AVX512DQ we'll still use these for unmasked operations.
Igor Bregerdefab3c2015-10-08 12:55:01 +0000916defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000917 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000918defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000919 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000920
921defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000922 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000923defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000924 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000925
926defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000927 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000928defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000929 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000930
Craig Topper08a68572016-05-21 22:50:04 +0000931// Codegen pattern with the alternative types extract VEC128 from VEC256
Craig Topper02626c02016-05-21 07:08:56 +0000932defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
933 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
934defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
935 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
936
937// Codegen pattern with the alternative types extract VEC128 from VEC512
Igor Bregerdefab3c2015-10-08 12:55:01 +0000938defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
939 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
940defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
941 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
942// Codegen pattern with the alternative types extract VEC256 from VEC512
943defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
944 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
945defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
946 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
947
Craig Topper5f3fef82016-05-22 07:40:58 +0000948
Craig Topper48a79172017-08-30 07:26:12 +0000949// A 128-bit extract from bits [255:128] of a 512-bit vector should use a
950// smaller extract to enable EVEX->VEX.
951let Predicates = [NoVLX] in {
952def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 2))),
953 (v2i64 (VEXTRACTI128rr
954 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm)),
955 (iPTR 1)))>;
956def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 2))),
957 (v2f64 (VEXTRACTF128rr
958 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm)),
959 (iPTR 1)))>;
960def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 4))),
961 (v4i32 (VEXTRACTI128rr
962 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm)),
963 (iPTR 1)))>;
964def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 4))),
965 (v4f32 (VEXTRACTF128rr
966 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm)),
967 (iPTR 1)))>;
968def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 8))),
969 (v8i16 (VEXTRACTI128rr
970 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm)),
971 (iPTR 1)))>;
972def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 16))),
973 (v16i8 (VEXTRACTI128rr
974 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm)),
975 (iPTR 1)))>;
976}
977
978// A 128-bit extract from bits [255:128] of a 512-bit vector should use a
979// smaller extract to enable EVEX->VEX.
980let Predicates = [HasVLX] in {
981def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 2))),
982 (v2i64 (VEXTRACTI32x4Z256rr
983 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm)),
984 (iPTR 1)))>;
985def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 2))),
986 (v2f64 (VEXTRACTF32x4Z256rr
987 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm)),
988 (iPTR 1)))>;
989def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 4))),
990 (v4i32 (VEXTRACTI32x4Z256rr
991 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm)),
992 (iPTR 1)))>;
993def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 4))),
994 (v4f32 (VEXTRACTF32x4Z256rr
995 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm)),
996 (iPTR 1)))>;
997def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 8))),
998 (v8i16 (VEXTRACTI32x4Z256rr
999 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm)),
1000 (iPTR 1)))>;
1001def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 16))),
1002 (v16i8 (VEXTRACTI32x4Z256rr
1003 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm)),
1004 (iPTR 1)))>;
1005}
1006
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001007
Craig Toppera0883622017-08-26 22:24:57 +00001008// Additional patterns for handling a bitcast between the vselect and the
1009// extract_subvector.
1010multiclass vextract_for_mask_cast<string InstrStr, X86VectorVTInfo From,
1011 X86VectorVTInfo To, X86VectorVTInfo Cast,
1012 PatFrag vextract_extract,
1013 SDNodeXForm EXTRACT_get_vextract_imm,
1014 list<Predicate> p> {
1015let Predicates = p in {
1016 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
1017 (bitconvert
1018 (To.VT (vextract_extract:$ext
1019 (From.VT From.RC:$src), (iPTR imm)))),
1020 To.RC:$src0)),
1021 (Cast.VT (!cast<Instruction>(InstrStr#"rrk")
1022 Cast.RC:$src0, Cast.KRCWM:$mask, From.RC:$src,
1023 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
1024
1025 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
1026 (bitconvert
1027 (To.VT (vextract_extract:$ext
1028 (From.VT From.RC:$src), (iPTR imm)))),
1029 Cast.ImmAllZerosV)),
1030 (Cast.VT (!cast<Instruction>(InstrStr#"rrkz")
1031 Cast.KRCWM:$mask, From.RC:$src,
1032 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
1033}
1034}
1035
1036defm : vextract_for_mask_cast<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
1037 v4f32x_info, vextract128_extract,
1038 EXTRACT_get_vextract128_imm, [HasVLX]>;
1039defm : vextract_for_mask_cast<"VEXTRACTF64x2Z256", v8f32x_info, v4f32x_info,
1040 v2f64x_info, vextract128_extract,
1041 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
1042
1043defm : vextract_for_mask_cast<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
1044 v4i32x_info, vextract128_extract,
1045 EXTRACT_get_vextract128_imm, [HasVLX]>;
1046defm : vextract_for_mask_cast<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
1047 v4i32x_info, vextract128_extract,
1048 EXTRACT_get_vextract128_imm, [HasVLX]>;
1049defm : vextract_for_mask_cast<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
1050 v4i32x_info, vextract128_extract,
1051 EXTRACT_get_vextract128_imm, [HasVLX]>;
1052defm : vextract_for_mask_cast<"VEXTRACTI64x2Z256", v8i32x_info, v4i32x_info,
1053 v2i64x_info, vextract128_extract,
1054 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
1055defm : vextract_for_mask_cast<"VEXTRACTI64x2Z256", v16i16x_info, v8i16x_info,
1056 v2i64x_info, vextract128_extract,
1057 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
1058defm : vextract_for_mask_cast<"VEXTRACTI64x2Z256", v32i8x_info, v16i8x_info,
1059 v2i64x_info, vextract128_extract,
1060 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
1061
1062defm : vextract_for_mask_cast<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
1063 v4f32x_info, vextract128_extract,
1064 EXTRACT_get_vextract128_imm, [HasAVX512]>;
1065defm : vextract_for_mask_cast<"VEXTRACTF64x2Z", v16f32_info, v4f32x_info,
1066 v2f64x_info, vextract128_extract,
1067 EXTRACT_get_vextract128_imm, [HasDQI]>;
1068
1069defm : vextract_for_mask_cast<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
1070 v4i32x_info, vextract128_extract,
1071 EXTRACT_get_vextract128_imm, [HasAVX512]>;
1072defm : vextract_for_mask_cast<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
1073 v4i32x_info, vextract128_extract,
1074 EXTRACT_get_vextract128_imm, [HasAVX512]>;
1075defm : vextract_for_mask_cast<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
1076 v4i32x_info, vextract128_extract,
1077 EXTRACT_get_vextract128_imm, [HasAVX512]>;
1078defm : vextract_for_mask_cast<"VEXTRACTI64x2Z", v16i32_info, v4i32x_info,
1079 v2i64x_info, vextract128_extract,
1080 EXTRACT_get_vextract128_imm, [HasDQI]>;
1081defm : vextract_for_mask_cast<"VEXTRACTI64x2Z", v32i16_info, v8i16x_info,
1082 v2i64x_info, vextract128_extract,
1083 EXTRACT_get_vextract128_imm, [HasDQI]>;
1084defm : vextract_for_mask_cast<"VEXTRACTI64x2Z", v64i8_info, v16i8x_info,
1085 v2i64x_info, vextract128_extract,
1086 EXTRACT_get_vextract128_imm, [HasDQI]>;
1087
1088defm : vextract_for_mask_cast<"VEXTRACTF32x8Z", v8f64_info, v4f64x_info,
1089 v8f32x_info, vextract256_extract,
1090 EXTRACT_get_vextract256_imm, [HasDQI]>;
1091defm : vextract_for_mask_cast<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
1092 v4f64x_info, vextract256_extract,
1093 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1094
1095defm : vextract_for_mask_cast<"VEXTRACTI32x8Z", v8i64_info, v4i64x_info,
1096 v8i32x_info, vextract256_extract,
1097 EXTRACT_get_vextract256_imm, [HasDQI]>;
1098defm : vextract_for_mask_cast<"VEXTRACTI32x8Z", v32i16_info, v16i16x_info,
1099 v8i32x_info, vextract256_extract,
1100 EXTRACT_get_vextract256_imm, [HasDQI]>;
1101defm : vextract_for_mask_cast<"VEXTRACTI32x8Z", v64i8_info, v32i8x_info,
1102 v8i32x_info, vextract256_extract,
1103 EXTRACT_get_vextract256_imm, [HasDQI]>;
1104defm : vextract_for_mask_cast<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
1105 v4i64x_info, vextract256_extract,
1106 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1107defm : vextract_for_mask_cast<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
1108 v4i64x_info, vextract256_extract,
1109 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1110defm : vextract_for_mask_cast<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
1111 v4i64x_info, vextract256_extract,
1112 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1113
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001114// vextractps - extract 32 bits from XMM
Craig Topper03b849e2016-05-21 22:50:11 +00001115def VEXTRACTPSZrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +00001116 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001117 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00001118 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +00001119 EVEX, VEX_WIG, Sched<[WriteVecExtract]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001120
Craig Topper03b849e2016-05-21 22:50:11 +00001121def VEXTRACTPSZmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +00001122 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001123 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001124 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Simon Pilgrim577ae242018-04-12 19:25:07 +00001125 addr:$dst)]>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +00001126 EVEX, VEX_WIG, EVEX_CD8<32, CD8VT1>, Sched<[WriteVecExtractSt]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001127
1128//===---------------------------------------------------------------------===//
1129// AVX-512 BROADCAST
1130//---
Igor Breger131008f2016-05-01 08:40:00 +00001131// broadcast with a scalar argument.
1132multiclass avx512_broadcast_scalar<bits<8> opc, string OpcodeStr,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001133 string Name,
Igor Breger131008f2016-05-01 08:40:00 +00001134 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Craig Topperf6df4a62017-01-30 06:59:06 +00001135 def : Pat<(DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001136 (!cast<Instruction>(Name#DestInfo.ZSuffix#r)
Craig Topperf6df4a62017-01-30 06:59:06 +00001137 (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
1138 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
1139 (X86VBroadcast SrcInfo.FRC:$src),
1140 DestInfo.RC:$src0)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001141 (!cast<Instruction>(Name#DestInfo.ZSuffix#rk)
Craig Topperf6df4a62017-01-30 06:59:06 +00001142 DestInfo.RC:$src0, DestInfo.KRCWM:$mask,
1143 (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
1144 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
1145 (X86VBroadcast SrcInfo.FRC:$src),
1146 DestInfo.ImmAllZerosV)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001147 (!cast<Instruction>(Name#DestInfo.ZSuffix#rkz)
Craig Topperf6df4a62017-01-30 06:59:06 +00001148 DestInfo.KRCWM:$mask, (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
Igor Breger131008f2016-05-01 08:40:00 +00001149}
Robert Khasanovaf318f72014-10-30 14:21:47 +00001150
Craig Topper17854ec2017-08-30 07:48:39 +00001151// Split version to allow mask and broadcast node to be different types. This
1152// helps support the 32x2 broadcasts.
1153multiclass avx512_broadcast_rm_split<bits<8> opc, string OpcodeStr,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001154 string Name,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001155 SchedWrite SchedRR, SchedWrite SchedRM,
Craig Topper17854ec2017-08-30 07:48:39 +00001156 X86VectorVTInfo MaskInfo,
1157 X86VectorVTInfo DestInfo,
Craig Topperbf0de9d2017-10-13 06:07:10 +00001158 X86VectorVTInfo SrcInfo,
1159 SDPatternOperator UnmaskedOp = X86VBroadcast> {
1160 let ExeDomain = DestInfo.ExeDomain, hasSideEffects = 0 in {
1161 defm r : AVX512_maskable_split<opc, MRMSrcReg, MaskInfo,
1162 (outs MaskInfo.RC:$dst),
Igor Breger21296d22015-10-20 11:56:42 +00001163 (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src",
Craig Topper17854ec2017-08-30 07:48:39 +00001164 (MaskInfo.VT
1165 (bitconvert
1166 (DestInfo.VT
Craig Topperbf0de9d2017-10-13 06:07:10 +00001167 (UnmaskedOp (SrcInfo.VT SrcInfo.RC:$src))))),
1168 (MaskInfo.VT
1169 (bitconvert
1170 (DestInfo.VT
Simon Pilgrim0e456342018-04-12 20:47:34 +00001171 (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))))>,
1172 T8PD, EVEX, Sched<[SchedRR]>;
Craig Topperbf0de9d2017-10-13 06:07:10 +00001173 let mayLoad = 1 in
1174 defm m : AVX512_maskable_split<opc, MRMSrcMem, MaskInfo,
1175 (outs MaskInfo.RC:$dst),
Igor Breger52bd1d52016-05-31 07:43:39 +00001176 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
Craig Topper17854ec2017-08-30 07:48:39 +00001177 (MaskInfo.VT
1178 (bitconvert
Craig Topperbf0de9d2017-10-13 06:07:10 +00001179 (DestInfo.VT (UnmaskedOp
1180 (SrcInfo.ScalarLdFrag addr:$src))))),
1181 (MaskInfo.VT
1182 (bitconvert
Craig Topper17854ec2017-08-30 07:48:39 +00001183 (DestInfo.VT (X86VBroadcast
Simon Pilgrim0e456342018-04-12 20:47:34 +00001184 (SrcInfo.ScalarLdFrag addr:$src)))))>,
1185 T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001186 Sched<[SchedRM]>;
Craig Topper80934372016-07-16 03:42:59 +00001187 }
Craig Toppere1cac152016-06-07 07:27:54 +00001188
Craig Topper17854ec2017-08-30 07:48:39 +00001189 def : Pat<(MaskInfo.VT
1190 (bitconvert
Craig Topperbf0de9d2017-10-13 06:07:10 +00001191 (DestInfo.VT (UnmaskedOp
Craig Topper17854ec2017-08-30 07:48:39 +00001192 (SrcInfo.VT (scalar_to_vector
1193 (SrcInfo.ScalarLdFrag addr:$src))))))),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001194 (!cast<Instruction>(Name#MaskInfo.ZSuffix#m) addr:$src)>;
Craig Topper17854ec2017-08-30 07:48:39 +00001195 def : Pat<(MaskInfo.VT (vselect MaskInfo.KRCWM:$mask,
1196 (bitconvert
1197 (DestInfo.VT
1198 (X86VBroadcast
1199 (SrcInfo.VT (scalar_to_vector
1200 (SrcInfo.ScalarLdFrag addr:$src)))))),
1201 MaskInfo.RC:$src0)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001202 (!cast<Instruction>(Name#DestInfo.ZSuffix#mk)
Craig Topper17854ec2017-08-30 07:48:39 +00001203 MaskInfo.RC:$src0, MaskInfo.KRCWM:$mask, addr:$src)>;
1204 def : Pat<(MaskInfo.VT (vselect MaskInfo.KRCWM:$mask,
1205 (bitconvert
1206 (DestInfo.VT
1207 (X86VBroadcast
1208 (SrcInfo.VT (scalar_to_vector
1209 (SrcInfo.ScalarLdFrag addr:$src)))))),
1210 MaskInfo.ImmAllZerosV)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001211 (!cast<Instruction>(Name#MaskInfo.ZSuffix#mkz)
Craig Topper17854ec2017-08-30 07:48:39 +00001212 MaskInfo.KRCWM:$mask, addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001213}
Robert Khasanovaf318f72014-10-30 14:21:47 +00001214
Craig Topper17854ec2017-08-30 07:48:39 +00001215// Helper class to force mask and broadcast result to same type.
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001216multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr, string Name,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001217 SchedWrite SchedRR, SchedWrite SchedRM,
Craig Topper17854ec2017-08-30 07:48:39 +00001218 X86VectorVTInfo DestInfo,
1219 X86VectorVTInfo SrcInfo> :
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001220 avx512_broadcast_rm_split<opc, OpcodeStr, Name, SchedRR, SchedRM,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001221 DestInfo, DestInfo, SrcInfo>;
Craig Topper17854ec2017-08-30 07:48:39 +00001222
Craig Topper80934372016-07-16 03:42:59 +00001223multiclass avx512_fp_broadcast_sd<bits<8> opc, string OpcodeStr,
Igor Breger21296d22015-10-20 11:56:42 +00001224 AVX512VLVectorVTInfo _> {
Clement Courbet41a13742018-01-15 12:05:33 +00001225 let Predicates = [HasAVX512] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001226 defm Z : avx512_broadcast_rm<opc, OpcodeStr, NAME, WriteFShuffle256,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001227 WriteFShuffle256Ld, _.info512, _.info128>,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001228 avx512_broadcast_scalar<opc, OpcodeStr, NAME, _.info512,
1229 _.info128>,
1230 EVEX_V512;
Clement Courbet41a13742018-01-15 12:05:33 +00001231 }
Robert Khasanovaf318f72014-10-30 14:21:47 +00001232
1233 let Predicates = [HasVLX] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001234 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, NAME, WriteFShuffle256,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001235 WriteFShuffle256Ld, _.info256, _.info128>,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001236 avx512_broadcast_scalar<opc, OpcodeStr, NAME, _.info256,
1237 _.info128>,
1238 EVEX_V256;
Robert Khasanovaf318f72014-10-30 14:21:47 +00001239 }
1240}
1241
Craig Topper80934372016-07-16 03:42:59 +00001242multiclass avx512_fp_broadcast_ss<bits<8> opc, string OpcodeStr,
1243 AVX512VLVectorVTInfo _> {
Clement Courbet41a13742018-01-15 12:05:33 +00001244 let Predicates = [HasAVX512] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001245 defm Z : avx512_broadcast_rm<opc, OpcodeStr, NAME, WriteFShuffle256,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001246 WriteFShuffle256Ld, _.info512, _.info128>,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001247 avx512_broadcast_scalar<opc, OpcodeStr, NAME, _.info512,
1248 _.info128>,
1249 EVEX_V512;
Clement Courbet41a13742018-01-15 12:05:33 +00001250 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001251
Craig Topper80934372016-07-16 03:42:59 +00001252 let Predicates = [HasVLX] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001253 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, NAME, WriteFShuffle256,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001254 WriteFShuffle256Ld, _.info256, _.info128>,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001255 avx512_broadcast_scalar<opc, OpcodeStr, NAME, _.info256,
1256 _.info128>,
1257 EVEX_V256;
1258 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, NAME, WriteFShuffle256,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001259 WriteFShuffle256Ld, _.info128, _.info128>,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001260 avx512_broadcast_scalar<opc, OpcodeStr, NAME, _.info128,
1261 _.info128>,
1262 EVEX_V128;
Craig Topper80934372016-07-16 03:42:59 +00001263 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001264}
Craig Topper80934372016-07-16 03:42:59 +00001265defm VBROADCASTSS : avx512_fp_broadcast_ss<0x18, "vbroadcastss",
1266 avx512vl_f32_info>;
1267defm VBROADCASTSD : avx512_fp_broadcast_sd<0x19, "vbroadcastsd",
1268 avx512vl_f64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001269
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001270multiclass avx512_int_broadcast_reg<bits<8> opc, SchedWrite SchedRR,
1271 X86VectorVTInfo _, SDPatternOperator OpNode,
Robert Khasanovcbc57032014-12-09 16:38:41 +00001272 RegisterClass SrcRC> {
Craig Topperfe259882017-02-26 06:45:51 +00001273 let ExeDomain = _.ExeDomain in
Igor Breger0aeda372016-02-07 08:30:50 +00001274 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001275 (ins SrcRC:$src),
1276 "vpbroadcast"##_.Suffix, "$src", "$src",
Simon Pilgrim0e456342018-04-12 20:47:34 +00001277 (_.VT (OpNode SrcRC:$src))>, T8PD, EVEX,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001278 Sched<[SchedRR]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001279}
1280
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001281multiclass avx512_int_broadcastbw_reg<bits<8> opc, string Name, SchedWrite SchedRR,
Guy Blank7f60c992017-08-09 17:21:01 +00001282 X86VectorVTInfo _, SDPatternOperator OpNode,
1283 RegisterClass SrcRC, SubRegIndex Subreg> {
Craig Topper508aa972017-08-14 05:09:34 +00001284 let hasSideEffects = 0, ExeDomain = _.ExeDomain in
Guy Blank7f60c992017-08-09 17:21:01 +00001285 defm r : AVX512_maskable_custom<opc, MRMSrcReg,
1286 (outs _.RC:$dst), (ins GR32:$src),
1287 !con((ins _.RC:$src0, _.KRCWM:$mask), (ins GR32:$src)),
1288 !con((ins _.KRCWM:$mask), (ins GR32:$src)),
1289 "vpbroadcast"##_.Suffix, "$src", "$src", [], [], [],
Simon Pilgrim0e456342018-04-12 20:47:34 +00001290 "$src0 = $dst">, T8PD, EVEX, Sched<[SchedRR]>;
Guy Blank7f60c992017-08-09 17:21:01 +00001291
1292 def : Pat <(_.VT (OpNode SrcRC:$src)),
1293 (!cast<Instruction>(Name#r)
1294 (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>;
1295
1296 def : Pat <(vselect _.KRCWM:$mask, (_.VT (OpNode SrcRC:$src)), _.RC:$src0),
1297 (!cast<Instruction>(Name#rk) _.RC:$src0, _.KRCWM:$mask,
1298 (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>;
1299
1300 def : Pat <(vselect _.KRCWM:$mask, (_.VT (OpNode SrcRC:$src)), _.ImmAllZerosV),
1301 (!cast<Instruction>(Name#rkz) _.KRCWM:$mask,
1302 (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>;
1303}
1304
1305multiclass avx512_int_broadcastbw_reg_vl<bits<8> opc, string Name,
1306 AVX512VLVectorVTInfo _, SDPatternOperator OpNode,
1307 RegisterClass SrcRC, SubRegIndex Subreg, Predicate prd> {
1308 let Predicates = [prd] in
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001309 defm Z : avx512_int_broadcastbw_reg<opc, Name#Z, WriteShuffle256, _.info512,
1310 OpNode, SrcRC, Subreg>, EVEX_V512;
Guy Blank7f60c992017-08-09 17:21:01 +00001311 let Predicates = [prd, HasVLX] in {
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001312 defm Z256 : avx512_int_broadcastbw_reg<opc, Name#Z256, WriteShuffle256,
1313 _.info256, OpNode, SrcRC, Subreg>, EVEX_V256;
1314 defm Z128 : avx512_int_broadcastbw_reg<opc, Name#Z128, WriteShuffle,
1315 _.info128, OpNode, SrcRC, Subreg>, EVEX_V128;
Guy Blank7f60c992017-08-09 17:21:01 +00001316 }
1317}
1318
Robert Khasanovcbc57032014-12-09 16:38:41 +00001319multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
Craig Topper49ba3f52017-02-26 06:45:48 +00001320 SDPatternOperator OpNode,
Robert Khasanovcbc57032014-12-09 16:38:41 +00001321 RegisterClass SrcRC, Predicate prd> {
1322 let Predicates = [prd] in
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001323 defm Z : avx512_int_broadcast_reg<opc, WriteShuffle256, _.info512, OpNode,
1324 SrcRC>, EVEX_V512;
Robert Khasanovcbc57032014-12-09 16:38:41 +00001325 let Predicates = [prd, HasVLX] in {
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001326 defm Z256 : avx512_int_broadcast_reg<opc, WriteShuffle256, _.info256, OpNode,
1327 SrcRC>, EVEX_V256;
1328 defm Z128 : avx512_int_broadcast_reg<opc, WriteShuffle, _.info128, OpNode,
1329 SrcRC>, EVEX_V128;
Robert Khasanovcbc57032014-12-09 16:38:41 +00001330 }
1331}
1332
Guy Blank7f60c992017-08-09 17:21:01 +00001333defm VPBROADCASTBr : avx512_int_broadcastbw_reg_vl<0x7A, "VPBROADCASTBr",
1334 avx512vl_i8_info, X86VBroadcast, GR8, sub_8bit, HasBWI>;
1335defm VPBROADCASTWr : avx512_int_broadcastbw_reg_vl<0x7B, "VPBROADCASTWr",
1336 avx512vl_i16_info, X86VBroadcast, GR16, sub_16bit,
1337 HasBWI>;
Craig Topper49ba3f52017-02-26 06:45:48 +00001338defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info,
1339 X86VBroadcast, GR32, HasAVX512>;
1340defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info,
1341 X86VBroadcast, GR64, HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +00001342
Igor Breger21296d22015-10-20 11:56:42 +00001343// Provide aliases for broadcast from the same register class that
1344// automatically does the extract.
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001345multiclass avx512_int_broadcast_rm_lowering<string Name,
1346 X86VectorVTInfo DestInfo,
Igor Breger21296d22015-10-20 11:56:42 +00001347 X86VectorVTInfo SrcInfo> {
1348 def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001349 (!cast<Instruction>(Name#DestInfo.ZSuffix#"r")
Igor Breger21296d22015-10-20 11:56:42 +00001350 (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>;
1351}
1352
1353multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr,
1354 AVX512VLVectorVTInfo _, Predicate prd> {
1355 let Predicates = [prd] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001356 defm Z : avx512_broadcast_rm<opc, OpcodeStr, NAME, WriteShuffle256,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001357 WriteShuffle256Ld, _.info512, _.info128>,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001358 avx512_int_broadcast_rm_lowering<NAME, _.info512, _.info256>,
Igor Breger21296d22015-10-20 11:56:42 +00001359 EVEX_V512;
1360 // Defined separately to avoid redefinition.
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001361 defm Z_Alt : avx512_int_broadcast_rm_lowering<NAME, _.info512, _.info512>;
Igor Breger21296d22015-10-20 11:56:42 +00001362 }
1363 let Predicates = [prd, HasVLX] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001364 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, NAME, WriteShuffle256,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001365 WriteShuffle256Ld, _.info256, _.info128>,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001366 avx512_int_broadcast_rm_lowering<NAME, _.info256, _.info256>,
Igor Breger21296d22015-10-20 11:56:42 +00001367 EVEX_V256;
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001368 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, NAME, WriteShuffle,
Simon Pilgrim38ac0e92018-05-10 17:06:09 +00001369 WriteShuffleXLd, _.info128, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +00001370 EVEX_V128;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00001371 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001372}
1373
Igor Breger21296d22015-10-20 11:56:42 +00001374defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb",
1375 avx512vl_i8_info, HasBWI>;
1376defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw",
1377 avx512vl_i16_info, HasBWI>;
1378defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd",
1379 avx512vl_i32_info, HasAVX512>;
1380defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq",
1381 avx512vl_i64_info, HasAVX512>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001382
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001383multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
1384 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001385 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Craig Toppere1cac152016-06-07 07:27:54 +00001386 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1387 (_Dst.VT (X86SubVBroadcast
Simon Pilgrim0e456342018-04-12 20:47:34 +00001388 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
Simon Pilgrim38ac0e92018-05-10 17:06:09 +00001389 Sched<[SchedWriteShuffle.YMM.Folded]>,
1390 AVX5128IBase, EVEX;
Adam Nemet73f72e12014-06-27 00:43:38 +00001391}
1392
Craig Topperd6f4be92017-08-21 05:29:02 +00001393// This should be used for the AVX512DQ broadcast instructions. It disables
1394// the unmasked patterns so that we only use the DQ instructions when masking
1395// is requested.
1396multiclass avx512_subvec_broadcast_rm_dq<bits<8> opc, string OpcodeStr,
1397 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Craig Topperc228d792017-09-05 05:49:44 +00001398 let hasSideEffects = 0, mayLoad = 1 in
Craig Topperd6f4be92017-08-21 05:29:02 +00001399 defm rm : AVX512_maskable_split<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
1400 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1401 (null_frag),
1402 (_Dst.VT (X86SubVBroadcast
Simon Pilgrim0e456342018-04-12 20:47:34 +00001403 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
Simon Pilgrim38ac0e92018-05-10 17:06:09 +00001404 Sched<[SchedWriteShuffle.YMM.Folded]>,
1405 AVX5128IBase, EVEX;
Craig Topperd6f4be92017-08-21 05:29:02 +00001406}
1407
Simon Pilgrim79195582017-02-21 16:41:44 +00001408let Predicates = [HasAVX512] in {
1409 // 32-bit targets will fail to load a i64 directly but can use ZEXT_LOAD.
1410 def : Pat<(v8i64 (X86VBroadcast (v8i64 (X86vzload addr:$src)))),
1411 (VPBROADCASTQZm addr:$src)>;
1412}
1413
Craig Topperad3d0312017-10-10 21:07:14 +00001414let Predicates = [HasVLX] in {
Simon Pilgrim79195582017-02-21 16:41:44 +00001415 // 32-bit targets will fail to load a i64 directly but can use ZEXT_LOAD.
1416 def : Pat<(v2i64 (X86VBroadcast (v2i64 (X86vzload addr:$src)))),
1417 (VPBROADCASTQZ128m addr:$src)>;
1418 def : Pat<(v4i64 (X86VBroadcast (v4i64 (X86vzload addr:$src)))),
1419 (VPBROADCASTQZ256m addr:$src)>;
Craig Topperad3d0312017-10-10 21:07:14 +00001420}
1421let Predicates = [HasVLX, HasBWI] in {
Craig Topperbe351ee2016-10-01 06:01:23 +00001422 // loadi16 is tricky to fold, because !isTypeDesirableForOp, justifiably.
1423 // This means we'll encounter truncated i32 loads; match that here.
1424 def : Pat<(v8i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1425 (VPBROADCASTWZ128m addr:$src)>;
1426 def : Pat<(v16i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1427 (VPBROADCASTWZ256m addr:$src)>;
1428 def : Pat<(v8i16 (X86VBroadcast
1429 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1430 (VPBROADCASTWZ128m addr:$src)>;
1431 def : Pat<(v16i16 (X86VBroadcast
1432 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1433 (VPBROADCASTWZ256m addr:$src)>;
1434}
1435
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001436//===----------------------------------------------------------------------===//
1437// AVX-512 BROADCAST SUBVECTORS
1438//
1439
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001440defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1441 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +00001442 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001443defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1444 v16f32_info, v4f32x_info>,
1445 EVEX_V512, EVEX_CD8<32, CD8VT4>;
1446defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
1447 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +00001448 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001449defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
1450 v8f64_info, v4f64x_info>, VEX_W,
1451 EVEX_V512, EVEX_CD8<64, CD8VT4>;
1452
Craig Topper715ad7f2016-10-16 23:29:51 +00001453let Predicates = [HasAVX512] in {
Craig Topperd6f4be92017-08-21 05:29:02 +00001454def : Pat<(v16f32 (X86SubVBroadcast (loadv8f32 addr:$src))),
1455 (VBROADCASTF64X4rm addr:$src)>;
1456def : Pat<(v16i32 (X86SubVBroadcast (bc_v8i32 (loadv4i64 addr:$src)))),
1457 (VBROADCASTI64X4rm addr:$src)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001458def : Pat<(v32i16 (X86SubVBroadcast (bc_v16i16 (loadv4i64 addr:$src)))),
1459 (VBROADCASTI64X4rm addr:$src)>;
1460def : Pat<(v64i8 (X86SubVBroadcast (bc_v32i8 (loadv4i64 addr:$src)))),
1461 (VBROADCASTI64X4rm addr:$src)>;
1462
1463// Provide fallback in case the load node that is used in the patterns above
1464// is used by additional users, which prevents the pattern selection.
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001465def : Pat<(v8f64 (X86SubVBroadcast (v4f64 VR256X:$src))),
1466 (VINSERTF64x4Zrr (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00001467 (v4f64 VR256X:$src), 1)>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001468def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1469 (VINSERTF64x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1470 (v8f32 VR256X:$src), 1)>;
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001471def : Pat<(v8i64 (X86SubVBroadcast (v4i64 VR256X:$src))),
1472 (VINSERTI64x4Zrr (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00001473 (v4i64 VR256X:$src), 1)>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001474def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1475 (VINSERTI64x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1476 (v8i32 VR256X:$src), 1)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001477def : Pat<(v32i16 (X86SubVBroadcast (v16i16 VR256X:$src))),
1478 (VINSERTI64x4Zrr (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1479 (v16i16 VR256X:$src), 1)>;
1480def : Pat<(v64i8 (X86SubVBroadcast (v32i8 VR256X:$src))),
1481 (VINSERTI64x4Zrr (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1482 (v32i8 VR256X:$src), 1)>;
Craig Toppera4dc3402016-10-19 04:44:17 +00001483
Craig Topperd6f4be92017-08-21 05:29:02 +00001484def : Pat<(v8f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1485 (VBROADCASTF32X4rm addr:$src)>;
1486def : Pat<(v8i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1487 (VBROADCASTI32X4rm addr:$src)>;
Craig Toppera4dc3402016-10-19 04:44:17 +00001488def : Pat<(v32i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1489 (VBROADCASTI32X4rm addr:$src)>;
1490def : Pat<(v64i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1491 (VBROADCASTI32X4rm addr:$src)>;
Craig Topper5a2bd992018-02-05 08:37:37 +00001492
1493// Patterns for selects of bitcasted operations.
1494def : Pat<(vselect VK16WM:$mask,
1495 (bc_v16f32 (v8f64 (X86SubVBroadcast (loadv2f64 addr:$src)))),
1496 (bc_v16f32 (v16i32 immAllZerosV))),
1497 (VBROADCASTF32X4rmkz VK16WM:$mask, addr:$src)>;
1498def : Pat<(vselect VK16WM:$mask,
1499 (bc_v16f32 (v8f64 (X86SubVBroadcast (loadv2f64 addr:$src)))),
1500 VR512:$src0),
1501 (VBROADCASTF32X4rmk VR512:$src0, VK16WM:$mask, addr:$src)>;
1502def : Pat<(vselect VK16WM:$mask,
1503 (bc_v16i32 (v8i64 (X86SubVBroadcast (loadv2i64 addr:$src)))),
1504 (v16i32 immAllZerosV)),
1505 (VBROADCASTI32X4rmkz VK16WM:$mask, addr:$src)>;
1506def : Pat<(vselect VK16WM:$mask,
1507 (bc_v16i32 (v8i64 (X86SubVBroadcast (loadv2i64 addr:$src)))),
1508 VR512:$src0),
1509 (VBROADCASTI32X4rmk VR512:$src0, VK16WM:$mask, addr:$src)>;
1510
1511def : Pat<(vselect VK8WM:$mask,
1512 (bc_v8f64 (v16f32 (X86SubVBroadcast (loadv8f32 addr:$src)))),
1513 (bc_v8f64 (v16i32 immAllZerosV))),
1514 (VBROADCASTF64X4rmkz VK8WM:$mask, addr:$src)>;
1515def : Pat<(vselect VK8WM:$mask,
1516 (bc_v8f64 (v16f32 (X86SubVBroadcast (loadv8f32 addr:$src)))),
1517 VR512:$src0),
1518 (VBROADCASTF64X4rmk VR512:$src0, VK8WM:$mask, addr:$src)>;
1519def : Pat<(vselect VK8WM:$mask,
1520 (bc_v8i64 (v16i32 (X86SubVBroadcast (bc_v8i32 (loadv4i64 addr:$src))))),
1521 (bc_v8i64 (v16i32 immAllZerosV))),
1522 (VBROADCASTI64X4rmkz VK8WM:$mask, addr:$src)>;
1523def : Pat<(vselect VK8WM:$mask,
1524 (bc_v8i64 (v16i32 (X86SubVBroadcast (bc_v8i32 (loadv4i64 addr:$src))))),
1525 VR512:$src0),
1526 (VBROADCASTI64X4rmk VR512:$src0, VK8WM:$mask, addr:$src)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001527}
1528
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001529let Predicates = [HasVLX] in {
1530defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1531 v8i32x_info, v4i32x_info>,
1532 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1533defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1534 v8f32x_info, v4f32x_info>,
1535 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001536
Craig Topperd6f4be92017-08-21 05:29:02 +00001537def : Pat<(v4f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1538 (VBROADCASTF32X4Z256rm addr:$src)>;
1539def : Pat<(v4i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1540 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001541def : Pat<(v16i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1542 (VBROADCASTI32X4Z256rm addr:$src)>;
1543def : Pat<(v32i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1544 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001545
Craig Topper5a2bd992018-02-05 08:37:37 +00001546// Patterns for selects of bitcasted operations.
1547def : Pat<(vselect VK8WM:$mask,
1548 (bc_v8f32 (v4f64 (X86SubVBroadcast (loadv2f64 addr:$src)))),
1549 (bc_v8f32 (v8i32 immAllZerosV))),
1550 (VBROADCASTF32X4Z256rmkz VK8WM:$mask, addr:$src)>;
1551def : Pat<(vselect VK8WM:$mask,
1552 (bc_v8f32 (v4f64 (X86SubVBroadcast (loadv2f64 addr:$src)))),
1553 VR256X:$src0),
1554 (VBROADCASTF32X4Z256rmk VR256X:$src0, VK8WM:$mask, addr:$src)>;
1555def : Pat<(vselect VK8WM:$mask,
1556 (bc_v8i32 (v4i64 (X86SubVBroadcast (loadv2i64 addr:$src)))),
1557 (v8i32 immAllZerosV)),
1558 (VBROADCASTI32X4Z256rmkz VK8WM:$mask, addr:$src)>;
1559def : Pat<(vselect VK8WM:$mask,
1560 (bc_v8i32 (v4i64 (X86SubVBroadcast (loadv2i64 addr:$src)))),
1561 VR256X:$src0),
1562 (VBROADCASTI32X4Z256rmk VR256X:$src0, VK8WM:$mask, addr:$src)>;
1563
1564
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001565// Provide fallback in case the load node that is used in the patterns above
1566// is used by additional users, which prevents the pattern selection.
Craig Topperd6f4be92017-08-21 05:29:02 +00001567def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
1568 (VINSERTF32x4Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1569 (v2f64 VR128X:$src), 1)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001570def : Pat<(v8f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001571 (VINSERTF32x4Z256rr (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001572 (v4f32 VR128X:$src), 1)>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001573def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
1574 (VINSERTI32x4Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1575 (v2i64 VR128X:$src), 1)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001576def : Pat<(v8i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001577 (VINSERTI32x4Z256rr (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001578 (v4i32 VR128X:$src), 1)>;
1579def : Pat<(v16i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001580 (VINSERTI32x4Z256rr (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001581 (v8i16 VR128X:$src), 1)>;
1582def : Pat<(v32i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001583 (VINSERTI32x4Z256rr (INSERT_SUBREG (v32i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001584 (v16i8 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001585}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001586
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001587let Predicates = [HasVLX, HasDQI] in {
Craig Topperd6f4be92017-08-21 05:29:02 +00001588defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm_dq<0x5a, "vbroadcasti64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001589 v4i64x_info, v2i64x_info>, VEX_W,
1590 EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001591defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm_dq<0x1a, "vbroadcastf64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001592 v4f64x_info, v2f64x_info>, VEX_W,
1593 EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topper5a2bd992018-02-05 08:37:37 +00001594
1595// Patterns for selects of bitcasted operations.
1596def : Pat<(vselect VK4WM:$mask,
1597 (bc_v4f64 (v8f32 (X86SubVBroadcast (loadv4f32 addr:$src)))),
1598 (bc_v4f64 (v8i32 immAllZerosV))),
1599 (VBROADCASTF64X2Z128rmkz VK4WM:$mask, addr:$src)>;
1600def : Pat<(vselect VK4WM:$mask,
1601 (bc_v4f64 (v8f32 (X86SubVBroadcast (loadv4f32 addr:$src)))),
1602 VR256X:$src0),
1603 (VBROADCASTF64X2Z128rmk VR256X:$src0, VK4WM:$mask, addr:$src)>;
1604def : Pat<(vselect VK4WM:$mask,
1605 (bc_v4i64 (v8i32 (X86SubVBroadcast (bc_v4i32 (loadv2i64 addr:$src))))),
1606 (bc_v4i64 (v8i32 immAllZerosV))),
1607 (VBROADCASTI64X2Z128rmkz VK4WM:$mask, addr:$src)>;
1608def : Pat<(vselect VK4WM:$mask,
1609 (bc_v4i64 (v8i32 (X86SubVBroadcast (bc_v4i32 (loadv2i64 addr:$src))))),
1610 VR256X:$src0),
1611 (VBROADCASTI64X2Z128rmk VR256X:$src0, VK4WM:$mask, addr:$src)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001612}
1613
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001614let Predicates = [HasDQI] in {
Craig Topperd6f4be92017-08-21 05:29:02 +00001615defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm_dq<0x5a, "vbroadcasti64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001616 v8i64_info, v2i64x_info>, VEX_W,
1617 EVEX_V512, EVEX_CD8<64, CD8VT2>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001618defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm_dq<0x5b, "vbroadcasti32x8",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001619 v16i32_info, v8i32x_info>,
1620 EVEX_V512, EVEX_CD8<32, CD8VT8>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001621defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm_dq<0x1a, "vbroadcastf64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001622 v8f64_info, v2f64x_info>, VEX_W,
1623 EVEX_V512, EVEX_CD8<64, CD8VT2>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001624defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm_dq<0x1b, "vbroadcastf32x8",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001625 v16f32_info, v8f32x_info>,
1626 EVEX_V512, EVEX_CD8<32, CD8VT8>;
Craig Topper5a2bd992018-02-05 08:37:37 +00001627
1628// Patterns for selects of bitcasted operations.
1629def : Pat<(vselect VK16WM:$mask,
1630 (bc_v16f32 (v8f64 (X86SubVBroadcast (loadv4f64 addr:$src)))),
1631 (bc_v16f32 (v16i32 immAllZerosV))),
1632 (VBROADCASTF32X8rmkz VK16WM:$mask, addr:$src)>;
1633def : Pat<(vselect VK16WM:$mask,
1634 (bc_v16f32 (v8f64 (X86SubVBroadcast (loadv4f64 addr:$src)))),
1635 VR512:$src0),
1636 (VBROADCASTF32X8rmk VR512:$src0, VK16WM:$mask, addr:$src)>;
1637def : Pat<(vselect VK16WM:$mask,
1638 (bc_v16i32 (v8i64 (X86SubVBroadcast (loadv4i64 addr:$src)))),
1639 (v16i32 immAllZerosV)),
1640 (VBROADCASTI32X8rmkz VK16WM:$mask, addr:$src)>;
1641def : Pat<(vselect VK16WM:$mask,
1642 (bc_v16i32 (v8i64 (X86SubVBroadcast (loadv4i64 addr:$src)))),
1643 VR512:$src0),
1644 (VBROADCASTI32X8rmk VR512:$src0, VK16WM:$mask, addr:$src)>;
1645
1646def : Pat<(vselect VK8WM:$mask,
1647 (bc_v8f64 (v16f32 (X86SubVBroadcast (loadv4f32 addr:$src)))),
1648 (bc_v8f64 (v16i32 immAllZerosV))),
1649 (VBROADCASTF64X2rmkz VK8WM:$mask, addr:$src)>;
1650def : Pat<(vselect VK8WM:$mask,
1651 (bc_v8f64 (v16f32 (X86SubVBroadcast (loadv4f32 addr:$src)))),
1652 VR512:$src0),
1653 (VBROADCASTF64X2rmk VR512:$src0, VK8WM:$mask, addr:$src)>;
1654def : Pat<(vselect VK8WM:$mask,
1655 (bc_v8i64 (v16i32 (X86SubVBroadcast (bc_v4i32 (loadv2i64 addr:$src))))),
1656 (bc_v8i64 (v16i32 immAllZerosV))),
1657 (VBROADCASTI64X2rmkz VK8WM:$mask, addr:$src)>;
1658def : Pat<(vselect VK8WM:$mask,
1659 (bc_v8i64 (v16i32 (X86SubVBroadcast (bc_v4i32 (loadv2i64 addr:$src))))),
1660 VR512:$src0),
1661 (VBROADCASTI64X2rmk VR512:$src0, VK8WM:$mask, addr:$src)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001662}
Adam Nemet73f72e12014-06-27 00:43:38 +00001663
Igor Bregerfa798a92015-11-02 07:39:36 +00001664multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001665 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001666 let Predicates = [HasDQI] in
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001667 defm Z : avx512_broadcast_rm_split<opc, OpcodeStr, NAME, WriteShuffle256,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001668 WriteShuffle256Ld, _Dst.info512,
Craig Topperbf0de9d2017-10-13 06:07:10 +00001669 _Src.info512, _Src.info128, null_frag>,
Craig Topper17854ec2017-08-30 07:48:39 +00001670 EVEX_V512;
Igor Bregerfa798a92015-11-02 07:39:36 +00001671 let Predicates = [HasDQI, HasVLX] in
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001672 defm Z256 : avx512_broadcast_rm_split<opc, OpcodeStr, NAME, WriteShuffle256,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001673 WriteShuffle256Ld, _Dst.info256,
Craig Topperbf0de9d2017-10-13 06:07:10 +00001674 _Src.info256, _Src.info128, null_frag>,
Craig Topper17854ec2017-08-30 07:48:39 +00001675 EVEX_V256;
Igor Bregerfa798a92015-11-02 07:39:36 +00001676}
1677
1678multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001679 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> :
1680 avx512_common_broadcast_32x2<opc, OpcodeStr, _Dst, _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001681
1682 let Predicates = [HasDQI, HasVLX] in
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001683 defm Z128 : avx512_broadcast_rm_split<opc, OpcodeStr, NAME, WriteShuffle,
Simon Pilgrim38ac0e92018-05-10 17:06:09 +00001684 WriteShuffleXLd, _Dst.info128,
Craig Topperbf0de9d2017-10-13 06:07:10 +00001685 _Src.info128, _Src.info128, null_frag>,
Craig Topper17854ec2017-08-30 07:48:39 +00001686 EVEX_V128;
Igor Bregerfa798a92015-11-02 07:39:36 +00001687}
1688
Craig Topper51e052f2016-10-15 16:26:02 +00001689defm VBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2",
1690 avx512vl_i32_info, avx512vl_i64_info>;
1691defm VBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2",
1692 avx512vl_f32_info, avx512vl_f64_info>;
Igor Bregerfa798a92015-11-02 07:39:36 +00001693
Craig Topper52317e82017-01-15 05:47:45 +00001694let Predicates = [HasVLX] in {
1695def : Pat<(v8f32 (X86VBroadcast (v8f32 VR256X:$src))),
1696 (VBROADCASTSSZ256r (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1697def : Pat<(v4f64 (X86VBroadcast (v4f64 VR256X:$src))),
1698 (VBROADCASTSDZ256r (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
1699}
1700
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001701def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001702 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001703def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
1704 (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1705
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001706def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001707 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001708def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
1709 (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001710
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001711//===----------------------------------------------------------------------===//
1712// AVX-512 BROADCAST MASK TO VECTOR REGISTER
1713//---
Asaf Badouh0d957b82015-11-18 09:42:45 +00001714multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr,
1715 X86VectorVTInfo _, RegisterClass KRC> {
1716 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001717 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Simon Pilgrim577ae242018-04-12 19:25:07 +00001718 [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>,
1719 EVEX, Sched<[WriteShuffle]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001720}
1721
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001722multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
Asaf Badouh0d957b82015-11-18 09:42:45 +00001723 AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> {
1724 let Predicates = [HasCDI] in
1725 defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512;
1726 let Predicates = [HasCDI, HasVLX] in {
1727 defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256;
1728 defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128;
1729 }
1730}
1731
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001732defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001733 avx512vl_i32_info, VK16>;
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001734defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001735 avx512vl_i64_info, VK8>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001736
1737//===----------------------------------------------------------------------===//
Craig Topperaad5f112015-11-30 00:13:24 +00001738// -- VPERMI2 - 3 source operands form --
Simon Pilgrim21e89792018-04-13 14:36:59 +00001739multiclass avx512_perm_i<bits<8> opc, string OpcodeStr,
Craig Topper26bc8482018-05-28 05:37:25 +00001740 X86FoldableSchedWrite sched,
1741 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topperdcfcfdb2018-05-28 19:33:11 +00001742let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain,
1743 hasSideEffects = 0 in {
Craig Topper26bc8482018-05-28 05:37:25 +00001744 defm rr: AVX512_maskable_3src_cast<opc, MRMSrcReg, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001745 (ins _.RC:$src2, _.RC:$src3),
1746 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topperdcfcfdb2018-05-28 19:33:11 +00001747 (_.VT (X86VPermt2 _.RC:$src2, IdxVT.RC:$src1, _.RC:$src3)), 1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001748 EVEX_4V, AVX5128IBase, Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001749
Craig Topperdcfcfdb2018-05-28 19:33:11 +00001750 let mayLoad = 1 in
Craig Topper26bc8482018-05-28 05:37:25 +00001751 defm rm: AVX512_maskable_3src_cast<opc, MRMSrcMem, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001752 (ins _.RC:$src2, _.MemOp:$src3),
1753 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topperdcfcfdb2018-05-28 19:33:11 +00001754 (_.VT (X86VPermt2 _.RC:$src2, IdxVT.RC:$src1,
Simon Pilgrim0e456342018-04-12 20:47:34 +00001755 (_.VT (bitconvert (_.LdFrag addr:$src3))))), 1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001756 EVEX_4V, AVX5128IBase, Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001757 }
1758}
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001759
Simon Pilgrim21e89792018-04-13 14:36:59 +00001760multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr,
Craig Topper26bc8482018-05-28 05:37:25 +00001761 X86FoldableSchedWrite sched,
1762 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topperdcfcfdb2018-05-28 19:33:11 +00001763 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain,
1764 hasSideEffects = 0, mayLoad = 1 in
Craig Topper26bc8482018-05-28 05:37:25 +00001765 defm rmb: AVX512_maskable_3src_cast<opc, MRMSrcMem, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001766 (ins _.RC:$src2, _.ScalarMemOp:$src3),
1767 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1768 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topperdcfcfdb2018-05-28 19:33:11 +00001769 (_.VT (X86VPermt2 _.RC:$src2,
1770 IdxVT.RC:$src1,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))), 1>,
Simon Pilgrim0e456342018-04-12 20:47:34 +00001771 AVX5128IBase, EVEX_4V, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001772 Sched<[sched.Folded, ReadAfterLd]>;
Adam Nemetefe9c982014-07-02 21:25:58 +00001773}
1774
Simon Pilgrim21e89792018-04-13 14:36:59 +00001775multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr,
1776 X86FoldableSchedWrite sched,
Craig Topper26bc8482018-05-28 05:37:25 +00001777 AVX512VLVectorVTInfo VTInfo,
1778 AVX512VLVectorVTInfo ShuffleMask> {
1779 defm NAME: avx512_perm_i<opc, OpcodeStr, sched, VTInfo.info512,
1780 ShuffleMask.info512>,
1781 avx512_perm_i_mb<opc, OpcodeStr, sched, VTInfo.info512,
1782 ShuffleMask.info512>, EVEX_V512;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001783 let Predicates = [HasVLX] in {
Craig Topper26bc8482018-05-28 05:37:25 +00001784 defm NAME#128: avx512_perm_i<opc, OpcodeStr, sched, VTInfo.info128,
1785 ShuffleMask.info128>,
1786 avx512_perm_i_mb<opc, OpcodeStr, sched, VTInfo.info128,
1787 ShuffleMask.info128>, EVEX_V128;
1788 defm NAME#256: avx512_perm_i<opc, OpcodeStr, sched, VTInfo.info256,
1789 ShuffleMask.info256>,
1790 avx512_perm_i_mb<opc, OpcodeStr, sched, VTInfo.info256,
1791 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001792 }
1793}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001794
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001795multiclass avx512_perm_i_sizes_bw<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001796 X86FoldableSchedWrite sched,
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001797 AVX512VLVectorVTInfo VTInfo,
Craig Topper26bc8482018-05-28 05:37:25 +00001798 AVX512VLVectorVTInfo Idx,
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001799 Predicate Prd> {
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001800 let Predicates = [Prd] in
Craig Topper26bc8482018-05-28 05:37:25 +00001801 defm NAME: avx512_perm_i<opc, OpcodeStr, sched, VTInfo.info512,
1802 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001803 let Predicates = [Prd, HasVLX] in {
Craig Topper26bc8482018-05-28 05:37:25 +00001804 defm NAME#128: avx512_perm_i<opc, OpcodeStr, sched, VTInfo.info128,
1805 Idx.info128>, EVEX_V128;
1806 defm NAME#256: avx512_perm_i<opc, OpcodeStr, sched, VTInfo.info256,
1807 Idx.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001808 }
1809}
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001810
Simon Pilgrim21e89792018-04-13 14:36:59 +00001811defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d", WriteVarShuffle256,
Craig Topper26bc8482018-05-28 05:37:25 +00001812 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001813defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q", WriteVarShuffle256,
Craig Topper26bc8482018-05-28 05:37:25 +00001814 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001815defm VPERMI2W : avx512_perm_i_sizes_bw<0x75, "vpermi2w", WriteVarShuffle256,
Craig Topper26bc8482018-05-28 05:37:25 +00001816 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1817 VEX_W, EVEX_CD8<16, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001818defm VPERMI2B : avx512_perm_i_sizes_bw<0x75, "vpermi2b", WriteVarShuffle256,
Craig Topper26bc8482018-05-28 05:37:25 +00001819 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1820 EVEX_CD8<8, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001821defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps", WriteFVarShuffle256,
Craig Topper26bc8482018-05-28 05:37:25 +00001822 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001823defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd", WriteFVarShuffle256,
Craig Topper26bc8482018-05-28 05:37:25 +00001824 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
1825
1826// Extra patterns to deal with extra bitcasts due to passthru and index being
1827// different types on the fp versions.
1828multiclass avx512_perm_i_lowering<string InstrStr, X86VectorVTInfo _,
1829 X86VectorVTInfo IdxVT,
1830 X86VectorVTInfo CastVT> {
1831 def : Pat<(_.VT (vselect _.KRCWM:$mask,
Craig Topperdcfcfdb2018-05-28 19:33:11 +00001832 (X86VPermt2 (_.VT _.RC:$src2),
1833 (IdxVT.VT (bitconvert (CastVT.VT _.RC:$src1))), _.RC:$src3),
Craig Topper26bc8482018-05-28 05:37:25 +00001834 (_.VT (bitconvert (CastVT.VT _.RC:$src1))))),
1835 (!cast<Instruction>(InstrStr#"rrk") _.RC:$src1, _.KRCWM:$mask,
1836 _.RC:$src2, _.RC:$src3)>;
1837 def : Pat<(_.VT (vselect _.KRCWM:$mask,
Craig Topperdcfcfdb2018-05-28 19:33:11 +00001838 (X86VPermt2 _.RC:$src2,
1839 (IdxVT.VT (bitconvert (CastVT.VT _.RC:$src1))),
1840 (_.LdFrag addr:$src3)),
Craig Topper26bc8482018-05-28 05:37:25 +00001841 (_.VT (bitconvert (CastVT.VT _.RC:$src1))))),
1842 (!cast<Instruction>(InstrStr#"rmk") _.RC:$src1, _.KRCWM:$mask,
1843 _.RC:$src2, addr:$src3)>;
1844 def : Pat<(_.VT (vselect _.KRCWM:$mask,
Craig Topperdcfcfdb2018-05-28 19:33:11 +00001845 (X86VPermt2 _.RC:$src2,
1846 (IdxVT.VT (bitconvert (CastVT.VT _.RC:$src1))),
1847 (X86VBroadcast (_.ScalarLdFrag addr:$src3))),
Craig Topper26bc8482018-05-28 05:37:25 +00001848 (_.VT (bitconvert (CastVT.VT _.RC:$src1))))),
1849 (!cast<Instruction>(InstrStr#"rmbk") _.RC:$src1, _.KRCWM:$mask,
1850 _.RC:$src2, addr:$src3)>;
1851}
1852
1853// TODO: Should we add more casts? The vXi64 case is common due to ABI.
1854defm : avx512_perm_i_lowering<"VPERMI2PS", v16f32_info, v16i32_info, v8i64_info>;
1855defm : avx512_perm_i_lowering<"VPERMI2PS256", v8f32x_info, v8i32x_info, v4i64x_info>;
1856defm : avx512_perm_i_lowering<"VPERMI2PS128", v4f32x_info, v4i32x_info, v2i64x_info>;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001857
Craig Topperaad5f112015-11-30 00:13:24 +00001858// VPERMT2
Simon Pilgrim21e89792018-04-13 14:36:59 +00001859multiclass avx512_perm_t<bits<8> opc, string OpcodeStr,
1860 X86FoldableSchedWrite sched,
Craig Toppera47576f2015-11-26 20:21:29 +00001861 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001862let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001863 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
1864 (ins IdxVT.RC:$src2, _.RC:$src3),
1865 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00001866 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3)), 1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001867 EVEX_4V, AVX5128IBase, Sched<[sched]>;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001868
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001869 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1870 (ins IdxVT.RC:$src2, _.MemOp:$src3),
1871 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001872 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2,
Simon Pilgrim0e456342018-04-12 20:47:34 +00001873 (bitconvert (_.LdFrag addr:$src3)))), 1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001874 EVEX_4V, AVX5128IBase, Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001875 }
1876}
Simon Pilgrim21e89792018-04-13 14:36:59 +00001877multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr,
1878 X86FoldableSchedWrite sched,
Craig Toppera47576f2015-11-26 20:21:29 +00001879 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001880 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001881 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1882 (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3),
1883 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1884 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Toppera47576f2015-11-26 20:21:29 +00001885 (_.VT (X86VPermt2 _.RC:$src1,
Simon Pilgrim0e456342018-04-12 20:47:34 +00001886 IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))), 1>,
1887 AVX5128IBase, EVEX_4V, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001888 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001889}
1890
Simon Pilgrim21e89792018-04-13 14:36:59 +00001891multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr,
1892 X86FoldableSchedWrite sched,
Craig Toppera47576f2015-11-26 20:21:29 +00001893 AVX512VLVectorVTInfo VTInfo,
1894 AVX512VLVectorVTInfo ShuffleMask> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00001895 defm NAME: avx512_perm_t<opc, OpcodeStr, sched, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001896 ShuffleMask.info512>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001897 avx512_perm_t_mb<opc, OpcodeStr, sched, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001898 ShuffleMask.info512>, EVEX_V512;
1899 let Predicates = [HasVLX] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00001900 defm NAME#128: avx512_perm_t<opc, OpcodeStr, sched, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001901 ShuffleMask.info128>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001902 avx512_perm_t_mb<opc, OpcodeStr, sched, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001903 ShuffleMask.info128>, EVEX_V128;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001904 defm NAME#256: avx512_perm_t<opc, OpcodeStr, sched, VTInfo.info256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001905 ShuffleMask.info256>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001906 avx512_perm_t_mb<opc, OpcodeStr, sched, VTInfo.info256,
Craig Toppera47576f2015-11-26 20:21:29 +00001907 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001908 }
1909}
1910
Simon Pilgrim21e89792018-04-13 14:36:59 +00001911multiclass avx512_perm_t_sizes_bw<bits<8> opc, string OpcodeStr,
1912 X86FoldableSchedWrite sched,
1913 AVX512VLVectorVTInfo VTInfo,
1914 AVX512VLVectorVTInfo Idx, Predicate Prd> {
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001915 let Predicates = [Prd] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00001916 defm NAME: avx512_perm_t<opc, OpcodeStr, sched, VTInfo.info512,
Craig Toppera47576f2015-11-26 20:21:29 +00001917 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001918 let Predicates = [Prd, HasVLX] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00001919 defm NAME#128: avx512_perm_t<opc, OpcodeStr, sched, VTInfo.info128,
Craig Toppera47576f2015-11-26 20:21:29 +00001920 Idx.info128>, EVEX_V128;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001921 defm NAME#256: avx512_perm_t<opc, OpcodeStr, sched, VTInfo.info256,
Craig Toppera47576f2015-11-26 20:21:29 +00001922 Idx.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001923 }
1924}
Simon Pilgrim8d5e4692017-12-01 17:24:15 +00001925
Simon Pilgrim21e89792018-04-13 14:36:59 +00001926defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d", WriteVarShuffle256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001927 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001928defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q", WriteVarShuffle256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001929 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001930defm VPERMT2W : avx512_perm_t_sizes_bw<0x7D, "vpermt2w", WriteVarShuffle256,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001931 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1932 VEX_W, EVEX_CD8<16, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001933defm VPERMT2B : avx512_perm_t_sizes_bw<0x7D, "vpermt2b", WriteVarShuffle256,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001934 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1935 EVEX_CD8<8, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001936defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps", WriteFVarShuffle256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001937 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001938defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd", WriteFVarShuffle256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001939 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001940
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001941//===----------------------------------------------------------------------===//
1942// AVX-512 - BLEND using mask
1943//
Simon Pilgrimd4953012017-12-05 21:05:25 +00001944
Simon Pilgrim21e89792018-04-13 14:36:59 +00001945multiclass WriteFVarBlendask<bits<8> opc, string OpcodeStr,
1946 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Toppera74e3082017-01-07 22:20:34 +00001947 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001948 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1949 (ins _.RC:$src1, _.RC:$src2),
1950 !strconcat(OpcodeStr,
Simon Pilgrime9376b92018-04-12 19:59:35 +00001951 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"), []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001952 EVEX_4V, Sched<[sched]>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001953 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1954 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001955 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001956 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Simon Pilgrim21e89792018-04-13 14:36:59 +00001957 []>, EVEX_4V, EVEX_K, Sched<[sched]>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001958 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1959 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1960 !strconcat(OpcodeStr,
1961 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
Simon Pilgrim21e89792018-04-13 14:36:59 +00001962 []>, EVEX_4V, EVEX_KZ, Sched<[sched]>;
Craig Toppera74e3082017-01-07 22:20:34 +00001963 let mayLoad = 1 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001964 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1965 (ins _.RC:$src1, _.MemOp:$src2),
1966 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001967 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00001968 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001969 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001970 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1971 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001972 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001973 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00001974 []>, EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001975 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001976 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1977 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1978 !strconcat(OpcodeStr,
1979 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00001980 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001981 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001982 }
Craig Toppera74e3082017-01-07 22:20:34 +00001983 }
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001984}
Simon Pilgrim21e89792018-04-13 14:36:59 +00001985multiclass WriteFVarBlendask_rmb<bits<8> opc, string OpcodeStr,
1986 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper81f20aa2017-01-07 22:20:26 +00001987 let mayLoad = 1, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001988 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1989 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1990 !strconcat(OpcodeStr,
1991 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00001992 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"), []>,
1993 EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001994 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001995
Craig Topper16b20242018-02-23 20:48:44 +00001996 def rmbkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1997 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1998 !strconcat(OpcodeStr,
1999 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}} {z}|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002000 "$dst {${mask}} {z}, $src1, ${src2}", _.BroadcastStr, "}"), []>,
2001 EVEX_4V, EVEX_KZ, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002002 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper16b20242018-02-23 20:48:44 +00002003
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00002004 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
2005 (ins _.RC:$src1, _.ScalarMemOp:$src2),
2006 !strconcat(OpcodeStr,
2007 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002008 "$dst, $src1, ${src2}", _.BroadcastStr, "}"), []>,
2009 EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002010 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper81f20aa2017-01-07 22:20:26 +00002011 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002012}
2013
Simon Pilgrim3c354082018-04-30 18:18:38 +00002014multiclass blendmask_dq<bits<8> opc, string OpcodeStr, X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002015 AVX512VLVectorVTInfo VTInfo> {
Simon Pilgrim3c354082018-04-30 18:18:38 +00002016 defm Z : WriteFVarBlendask<opc, OpcodeStr, sched.ZMM, VTInfo.info512>,
2017 WriteFVarBlendask_rmb<opc, OpcodeStr, sched.ZMM, VTInfo.info512>,
2018 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002019
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00002020 let Predicates = [HasVLX] in {
Simon Pilgrim3c354082018-04-30 18:18:38 +00002021 defm Z256 : WriteFVarBlendask<opc, OpcodeStr, sched.YMM, VTInfo.info256>,
2022 WriteFVarBlendask_rmb<opc, OpcodeStr, sched.YMM, VTInfo.info256>,
2023 EVEX_V256;
2024 defm Z128 : WriteFVarBlendask<opc, OpcodeStr, sched.XMM, VTInfo.info128>,
2025 WriteFVarBlendask_rmb<opc, OpcodeStr, sched.XMM, VTInfo.info128>,
2026 EVEX_V128;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00002027 }
2028}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00002029
Simon Pilgrim3c354082018-04-30 18:18:38 +00002030multiclass blendmask_bw<bits<8> opc, string OpcodeStr, X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002031 AVX512VLVectorVTInfo VTInfo> {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00002032 let Predicates = [HasBWI] in
Simon Pilgrim3c354082018-04-30 18:18:38 +00002033 defm Z : WriteFVarBlendask<opc, OpcodeStr, sched.ZMM, VTInfo.info512>,
2034 EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00002035
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00002036 let Predicates = [HasBWI, HasVLX] in {
Simon Pilgrim3c354082018-04-30 18:18:38 +00002037 defm Z256 : WriteFVarBlendask<opc, OpcodeStr, sched.YMM, VTInfo.info256>,
2038 EVEX_V256;
2039 defm Z128 : WriteFVarBlendask<opc, OpcodeStr, sched.XMM, VTInfo.info128>,
2040 EVEX_V128;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00002041 }
2042}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002043
Simon Pilgrim3c354082018-04-30 18:18:38 +00002044defm VBLENDMPS : blendmask_dq<0x65, "vblendmps", SchedWriteFVarBlend,
Simon Pilgrim8a937e02018-04-27 18:19:48 +00002045 avx512vl_f32_info>;
Simon Pilgrim3c354082018-04-30 18:18:38 +00002046defm VBLENDMPD : blendmask_dq<0x65, "vblendmpd", SchedWriteFVarBlend,
Simon Pilgrim8a937e02018-04-27 18:19:48 +00002047 avx512vl_f64_info>, VEX_W;
Simon Pilgrim3c354082018-04-30 18:18:38 +00002048defm VPBLENDMD : blendmask_dq<0x64, "vpblendmd", SchedWriteVarBlend,
Simon Pilgrim8a937e02018-04-27 18:19:48 +00002049 avx512vl_i32_info>;
Simon Pilgrim3c354082018-04-30 18:18:38 +00002050defm VPBLENDMQ : blendmask_dq<0x64, "vpblendmq", SchedWriteVarBlend,
Simon Pilgrim8a937e02018-04-27 18:19:48 +00002051 avx512vl_i64_info>, VEX_W;
Simon Pilgrim3c354082018-04-30 18:18:38 +00002052defm VPBLENDMB : blendmask_bw<0x66, "vpblendmb", SchedWriteVarBlend,
Simon Pilgrim8a937e02018-04-27 18:19:48 +00002053 avx512vl_i8_info>;
Simon Pilgrim3c354082018-04-30 18:18:38 +00002054defm VPBLENDMW : blendmask_bw<0x66, "vpblendmw", SchedWriteVarBlend,
Simon Pilgrim8a937e02018-04-27 18:19:48 +00002055 avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00002056
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002057//===----------------------------------------------------------------------===//
2058// Compare Instructions
2059//===----------------------------------------------------------------------===//
2060
2061// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002062
Simon Pilgrim71660c62017-12-05 14:34:42 +00002063multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002064 X86FoldableSchedWrite sched> {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002065 defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
2066 (outs _.KRC:$dst),
2067 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
2068 "vcmp${cc}"#_.Suffix,
2069 "$src2, $src1", "$src1, $src2",
2070 (OpNode (_.VT _.RC:$src1),
2071 (_.VT _.RC:$src2),
Simon Pilgrim21e89792018-04-13 14:36:59 +00002072 imm:$cc)>, EVEX_4V, Sched<[sched]>;
Ayman Musa62d1c712017-04-13 10:03:45 +00002073 let mayLoad = 1 in
Craig Toppere1cac152016-06-07 07:27:54 +00002074 defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
2075 (outs _.KRC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00002076 (ins _.RC:$src1, _.IntScalarMemOp:$src2, AVXCC:$cc),
Craig Toppere1cac152016-06-07 07:27:54 +00002077 "vcmp${cc}"#_.Suffix,
2078 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00002079 (OpNode (_.VT _.RC:$src1), _.ScalarIntMemCPat:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002080 imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002081 Sched<[sched.Folded, ReadAfterLd]>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002082
2083 defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
2084 (outs _.KRC:$dst),
2085 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
2086 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002087 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002088 (OpNodeRnd (_.VT _.RC:$src1),
2089 (_.VT _.RC:$src2),
2090 imm:$cc,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002091 (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002092 EVEX_4V, EVEX_B, Sched<[sched]>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002093 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00002094 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002095 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2096 (outs VK1:$dst),
2097 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2098 "vcmp"#_.Suffix,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002099 "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002100 Sched<[sched]>;
Ayman Musa62d1c712017-04-13 10:03:45 +00002101 let mayLoad = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002102 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2103 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00002104 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002105 "vcmp"#_.Suffix,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002106 "$cc, $src2, $src1", "$src1, $src2, $cc">,
Simon Pilgrim71660c62017-12-05 14:34:42 +00002107 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002108 Sched<[sched.Folded, ReadAfterLd]>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002109
2110 defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2111 (outs _.KRC:$dst),
2112 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2113 "vcmp"#_.Suffix,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002114 "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc">,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002115 EVEX_4V, EVEX_B, Sched<[sched]>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002116 }// let isAsmParserOnly = 1, hasSideEffects = 0
2117
2118 let isCodeGenOnly = 1 in {
Craig Topper225da2c2016-08-27 05:22:15 +00002119 let isCommutable = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002120 def rr : AVX512Ii8<0xC2, MRMSrcReg,
2121 (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc),
2122 !strconcat("vcmp${cc}", _.Suffix,
2123 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2124 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
2125 _.FRC:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002126 imm:$cc))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002127 EVEX_4V, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002128 def rm : AVX512Ii8<0xC2, MRMSrcMem,
2129 (outs _.KRC:$dst),
2130 (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
2131 !strconcat("vcmp${cc}", _.Suffix,
2132 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2133 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
2134 (_.ScalarLdFrag addr:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002135 imm:$cc))]>,
2136 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002137 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002138 }
2139}
2140
2141let Predicates = [HasAVX512] in {
Craig Topperd890db62017-02-21 04:26:04 +00002142 let ExeDomain = SSEPackedSingle in
Simon Pilgrim71660c62017-12-05 14:34:42 +00002143 defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd,
Simon Pilgrimc546f942018-05-01 16:50:16 +00002144 SchedWriteFCmp.Scl>, AVX512XSIi8Base;
Craig Topperd890db62017-02-21 04:26:04 +00002145 let ExeDomain = SSEPackedDouble in
Simon Pilgrim71660c62017-12-05 14:34:42 +00002146 defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd,
Simon Pilgrimc546f942018-05-01 16:50:16 +00002147 SchedWriteFCmp.Scl>, AVX512XDIi8Base, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002148}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002149
Craig Topper513d3fa2018-01-27 20:19:02 +00002150multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, PatFrag OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002151 X86FoldableSchedWrite sched, X86VectorVTInfo _,
2152 bit IsCommutable> {
Craig Topper392cd032016-09-03 16:28:03 +00002153 let isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002154 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002155 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
2156 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002157 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002158 EVEX_4V, Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002159 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002160 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
2161 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2162 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002163 (_.VT (bitconvert (_.LdFrag addr:$src2)))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002164 EVEX_4V, Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1d81032017-06-13 07:13:47 +00002165 let isCommutable = IsCommutable in
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002166 def rrk : AVX512BI<opc, MRMSrcReg,
2167 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
2168 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
2169 "$dst {${mask}}, $src1, $src2}"),
2170 [(set _.KRC:$dst, (and _.KRCWM:$mask,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002171 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002172 EVEX_4V, EVEX_K, Sched<[sched]>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002173 def rmk : AVX512BI<opc, MRMSrcMem,
2174 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
2175 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
2176 "$dst {${mask}}, $src1, $src2}"),
2177 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2178 (OpNode (_.VT _.RC:$src1),
2179 (_.VT (bitconvert
Simon Pilgrime9376b92018-04-12 19:59:35 +00002180 (_.LdFrag addr:$src2))))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002181 EVEX_4V, EVEX_K, Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002182}
2183
Craig Topper513d3fa2018-01-27 20:19:02 +00002184multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, PatFrag OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002185 X86FoldableSchedWrite sched, X86VectorVTInfo _,
2186 bit IsCommutable> :
2187 avx512_icmp_packed<opc, OpcodeStr, OpNode, sched, _, IsCommutable> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002188 def rmb : AVX512BI<opc, MRMSrcMem,
2189 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
2190 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
2191 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
2192 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002193 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002194 EVEX_4V, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002195 def rmbk : AVX512BI<opc, MRMSrcMem,
2196 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
2197 _.ScalarMemOp:$src2),
2198 !strconcat(OpcodeStr,
2199 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
2200 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
2201 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2202 (OpNode (_.VT _.RC:$src1),
2203 (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00002204 (_.ScalarLdFrag addr:$src2)))))]>,
2205 EVEX_4V, EVEX_K, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002206 Sched<[sched.Folded, ReadAfterLd]>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002207}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002208
Craig Topper513d3fa2018-01-27 20:19:02 +00002209multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, PatFrag OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002210 X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002211 AVX512VLVectorVTInfo VTInfo, Predicate prd,
2212 bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002213 let Predicates = [prd] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002214 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, sched.ZMM,
2215 VTInfo.info512, IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002216
2217 let Predicates = [prd, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002218 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, sched.YMM,
2219 VTInfo.info256, IsCommutable>, EVEX_V256;
2220 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, sched.XMM,
2221 VTInfo.info128, IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002222 }
2223}
2224
2225multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002226 PatFrag OpNode, X86SchedWriteWidths sched,
Simon Pilgrima2b58622017-12-05 12:02:22 +00002227 AVX512VLVectorVTInfo VTInfo,
2228 Predicate prd, bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002229 let Predicates = [prd] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002230 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, sched.ZMM,
2231 VTInfo.info512, IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002232
2233 let Predicates = [prd, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002234 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, sched.YMM,
2235 VTInfo.info256, IsCommutable>, EVEX_V256;
2236 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, sched.XMM,
2237 VTInfo.info128, IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002238 }
2239}
2240
Craig Topper9471a7c2018-02-19 19:23:31 +00002241// This fragment treats X86cmpm as commutable to help match loads in both
2242// operands for PCMPEQ.
2243def X86pcmpeqm_c : PatFrag<(ops node:$src1, node:$src2),
2244 (X86cmpm_c node:$src1, node:$src2, (i8 0))>;
Craig Topper513d3fa2018-01-27 20:19:02 +00002245def X86pcmpgtm : PatFrag<(ops node:$src1, node:$src2),
2246 (X86cmpm node:$src1, node:$src2, (i8 6))>;
2247
Simon Pilgrim21e89792018-04-13 14:36:59 +00002248// FIXME: Is there a better scheduler class for VPCMP?
Craig Topper9471a7c2018-02-19 19:23:31 +00002249defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm_c,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002250 SchedWriteVecALU, avx512vl_i8_info, HasBWI, 1>,
Craig Toppera33846a2017-10-22 06:18:23 +00002251 EVEX_CD8<8, CD8VF>, VEX_WIG;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002252
Craig Topper9471a7c2018-02-19 19:23:31 +00002253defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm_c,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002254 SchedWriteVecALU, avx512vl_i16_info, HasBWI, 1>,
Craig Toppera33846a2017-10-22 06:18:23 +00002255 EVEX_CD8<16, CD8VF>, VEX_WIG;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002256
Craig Topper9471a7c2018-02-19 19:23:31 +00002257defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm_c,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002258 SchedWriteVecALU, avx512vl_i32_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002259 EVEX_CD8<32, CD8VF>;
2260
Craig Topper9471a7c2018-02-19 19:23:31 +00002261defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm_c,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002262 SchedWriteVecALU, avx512vl_i64_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002263 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
2264
2265defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002266 SchedWriteVecALU, avx512vl_i8_info, HasBWI>,
Craig Toppera33846a2017-10-22 06:18:23 +00002267 EVEX_CD8<8, CD8VF>, VEX_WIG;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002268
2269defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002270 SchedWriteVecALU, avx512vl_i16_info, HasBWI>,
Craig Toppera33846a2017-10-22 06:18:23 +00002271 EVEX_CD8<16, CD8VF>, VEX_WIG;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002272
Robert Khasanovf70f7982014-09-18 14:06:55 +00002273defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002274 SchedWriteVecALU, avx512vl_i32_info, HasAVX512>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002275 EVEX_CD8<32, CD8VF>;
2276
Robert Khasanovf70f7982014-09-18 14:06:55 +00002277defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002278 SchedWriteVecALU, avx512vl_i64_info, HasAVX512>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002279 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002280
Craig Toppera88306e2017-10-10 06:36:46 +00002281// Transforms to swizzle an immediate to help matching memory operand in first
2282// operand.
2283def CommutePCMPCC : SDNodeXForm<imm, [{
2284 uint8_t Imm = N->getZExtValue() & 0x7;
Craig Topper9b64bf52018-02-20 03:58:11 +00002285 Imm = X86::getSwappedVPCMPImm(Imm);
Craig Toppera88306e2017-10-10 06:36:46 +00002286 return getI8Imm(Imm, SDLoc(N));
2287}]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002288
Robert Khasanov29e3b962014-08-27 09:34:37 +00002289multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00002290 X86FoldableSchedWrite sched, X86VectorVTInfo _,
2291 string Name> {
Craig Topper149e6bd2016-09-09 01:36:10 +00002292 let isCommutable = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002293 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002294 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00002295 !strconcat("vpcmp${cc}", Suffix,
2296 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002297 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002298 imm:$cc))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002299 EVEX_4V, Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002300 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002301 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00002302 !strconcat("vpcmp${cc}", Suffix,
2303 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002304 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
2305 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002306 imm:$cc))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002307 EVEX_4V, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper8b876762017-06-13 07:13:50 +00002308 let isCommutable = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00002309 def rrik : AVX512AIi8<opc, MRMSrcReg,
2310 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002311 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002312 !strconcat("vpcmp${cc}", Suffix,
2313 "\t{$src2, $src1, $dst {${mask}}|",
2314 "$dst {${mask}}, $src1, $src2}"),
2315 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2316 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002317 imm:$cc)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002318 EVEX_4V, EVEX_K, Sched<[sched]>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002319 def rmik : AVX512AIi8<opc, MRMSrcMem,
2320 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002321 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002322 !strconcat("vpcmp${cc}", Suffix,
2323 "\t{$src2, $src1, $dst {${mask}}|",
2324 "$dst {${mask}}, $src1, $src2}"),
2325 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2326 (OpNode (_.VT _.RC:$src1),
2327 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002328 imm:$cc)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002329 EVEX_4V, EVEX_K, Sched<[sched.Folded, ReadAfterLd]>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002330
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002331 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00002332 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002333 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002334 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002335 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002336 "$dst, $src1, $src2, $cc}"), []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002337 EVEX_4V, Sched<[sched]>;
Craig Topper9f4d4852015-01-20 12:15:30 +00002338 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002339 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002340 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002341 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002342 "$dst, $src1, $src2, $cc}"), []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002343 EVEX_4V, Sched<[sched.Folded, ReadAfterLd]>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002344 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
2345 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002346 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00002347 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002348 "\t{$cc, $src2, $src1, $dst {${mask}}|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002349 "$dst {${mask}}, $src1, $src2, $cc}"), []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002350 EVEX_4V, EVEX_K, Sched<[sched]>;
Craig Topper9f4d4852015-01-20 12:15:30 +00002351 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00002352 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
2353 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002354 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002355 !strconcat("vpcmp", Suffix,
2356 "\t{$cc, $src2, $src1, $dst {${mask}}|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002357 "$dst {${mask}}, $src1, $src2, $cc}"), []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002358 EVEX_4V, EVEX_K, Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002359 }
Craig Toppera88306e2017-10-10 06:36:46 +00002360
2361 def : Pat<(OpNode (bitconvert (_.LdFrag addr:$src2)),
2362 (_.VT _.RC:$src1), imm:$cc),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00002363 (!cast<Instruction>(Name#_.ZSuffix#"rmi") _.RC:$src1, addr:$src2,
Craig Toppera88306e2017-10-10 06:36:46 +00002364 (CommutePCMPCC imm:$cc))>;
2365
2366 def : Pat<(and _.KRCWM:$mask, (OpNode (bitconvert (_.LdFrag addr:$src2)),
2367 (_.VT _.RC:$src1), imm:$cc)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00002368 (!cast<Instruction>(Name#_.ZSuffix#"rmik") _.KRCWM:$mask,
Craig Toppera88306e2017-10-10 06:36:46 +00002369 _.RC:$src1, addr:$src2,
2370 (CommutePCMPCC imm:$cc))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002371}
2372
Robert Khasanov29e3b962014-08-27 09:34:37 +00002373multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00002374 X86FoldableSchedWrite sched, X86VectorVTInfo _,
2375 string Name> :
2376 avx512_icmp_cc<opc, Suffix, OpNode, sched, _, Name> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00002377 def rmib : AVX512AIi8<opc, MRMSrcMem,
2378 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002379 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002380 !strconcat("vpcmp${cc}", Suffix,
2381 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
2382 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
2383 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
2384 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002385 imm:$cc))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002386 EVEX_4V, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002387 def rmibk : AVX512AIi8<opc, MRMSrcMem,
2388 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002389 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002390 !strconcat("vpcmp${cc}", Suffix,
2391 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
2392 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
2393 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2394 (OpNode (_.VT _.RC:$src1),
2395 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002396 imm:$cc)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002397 EVEX_4V, EVEX_K, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002398
Robert Khasanov29e3b962014-08-27 09:34:37 +00002399 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00002400 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00002401 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
2402 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002403 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002404 !strconcat("vpcmp", Suffix,
2405 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002406 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"), []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002407 EVEX_4V, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002408 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
2409 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002410 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002411 !strconcat("vpcmp", Suffix,
2412 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002413 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"), []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002414 EVEX_4V, EVEX_K, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002415 }
Craig Toppera88306e2017-10-10 06:36:46 +00002416
2417 def : Pat<(OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
2418 (_.VT _.RC:$src1), imm:$cc),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00002419 (!cast<Instruction>(Name#_.ZSuffix#"rmib") _.RC:$src1, addr:$src2,
Craig Toppera88306e2017-10-10 06:36:46 +00002420 (CommutePCMPCC imm:$cc))>;
2421
2422 def : Pat<(and _.KRCWM:$mask, (OpNode (X86VBroadcast
2423 (_.ScalarLdFrag addr:$src2)),
2424 (_.VT _.RC:$src1), imm:$cc)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00002425 (!cast<Instruction>(Name#_.ZSuffix#"rmibk") _.KRCWM:$mask,
Craig Toppera88306e2017-10-10 06:36:46 +00002426 _.RC:$src1, addr:$src2,
2427 (CommutePCMPCC imm:$cc))>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002428}
2429
2430multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002431 X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002432 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00002433 let Predicates = [prd] in
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00002434 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, sched.ZMM, VTInfo.info512, NAME>,
2435 EVEX_V512;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002436
2437 let Predicates = [prd, HasVLX] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00002438 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, sched.YMM, VTInfo.info256,
2439 NAME>,
2440 EVEX_V256;
2441 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, sched.XMM, VTInfo.info128,
2442 NAME>,
2443 EVEX_V128;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002444 }
2445}
2446
2447multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002448 X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002449 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00002450 let Predicates = [prd] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002451 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, sched.ZMM,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00002452 VTInfo.info512, NAME>, EVEX_V512;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002453
2454 let Predicates = [prd, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002455 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, sched.YMM,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00002456 VTInfo.info256, NAME>, EVEX_V256;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002457 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, sched.XMM,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00002458 VTInfo.info128, NAME>, EVEX_V128;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002459 }
2460}
2461
Simon Pilgrim21e89792018-04-13 14:36:59 +00002462// FIXME: Is there a better scheduler class for VPCMP/VPCMPU?
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002463defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, SchedWriteVecALU,
Simon Pilgrimaa911552017-12-05 12:14:36 +00002464 avx512vl_i8_info, HasBWI>, EVEX_CD8<8, CD8VF>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002465defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, SchedWriteVecALU,
Simon Pilgrimaa911552017-12-05 12:14:36 +00002466 avx512vl_i8_info, HasBWI>, EVEX_CD8<8, CD8VF>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002467
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002468defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, SchedWriteVecALU,
Simon Pilgrimaa911552017-12-05 12:14:36 +00002469 avx512vl_i16_info, HasBWI>,
2470 VEX_W, EVEX_CD8<16, CD8VF>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002471defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, SchedWriteVecALU,
Simon Pilgrimaa911552017-12-05 12:14:36 +00002472 avx512vl_i16_info, HasBWI>,
2473 VEX_W, EVEX_CD8<16, CD8VF>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002474
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002475defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, SchedWriteVecALU,
Simon Pilgrimaa911552017-12-05 12:14:36 +00002476 avx512vl_i32_info, HasAVX512>,
2477 EVEX_CD8<32, CD8VF>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002478defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, SchedWriteVecALU,
Simon Pilgrimaa911552017-12-05 12:14:36 +00002479 avx512vl_i32_info, HasAVX512>,
2480 EVEX_CD8<32, CD8VF>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002481
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002482defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, SchedWriteVecALU,
Simon Pilgrimaa911552017-12-05 12:14:36 +00002483 avx512vl_i64_info, HasAVX512>,
2484 VEX_W, EVEX_CD8<64, CD8VF>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002485defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, SchedWriteVecALU,
Simon Pilgrimaa911552017-12-05 12:14:36 +00002486 avx512vl_i64_info, HasAVX512>,
2487 VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002488
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00002489multiclass avx512_vcmp_common<X86FoldableSchedWrite sched, X86VectorVTInfo _,
2490 string Name> {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002491 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
2492 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
2493 "vcmp${cc}"#_.Suffix,
2494 "$src2, $src1", "$src1, $src2",
2495 (X86cmpm (_.VT _.RC:$src1),
2496 (_.VT _.RC:$src2),
Simon Pilgrim0e456342018-04-12 20:47:34 +00002497 imm:$cc), 1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002498 Sched<[sched]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002499
Craig Toppere1cac152016-06-07 07:27:54 +00002500 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
2501 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
2502 "vcmp${cc}"#_.Suffix,
2503 "$src2, $src1", "$src1, $src2",
2504 (X86cmpm (_.VT _.RC:$src1),
2505 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002506 imm:$cc)>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002507 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002508
Craig Toppere1cac152016-06-07 07:27:54 +00002509 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
2510 (outs _.KRC:$dst),
2511 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
2512 "vcmp${cc}"#_.Suffix,
2513 "${src2}"##_.BroadcastStr##", $src1",
2514 "$src1, ${src2}"##_.BroadcastStr,
2515 (X86cmpm (_.VT _.RC:$src1),
2516 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002517 imm:$cc)>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002518 EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002519 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00002520 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002521 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2522 (outs _.KRC:$dst),
2523 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2524 "vcmp"#_.Suffix,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002525 "$cc, $src2, $src1", "$src1, $src2, $cc">,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002526 Sched<[sched]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002527
2528 let mayLoad = 1 in {
2529 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2530 (outs _.KRC:$dst),
2531 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
2532 "vcmp"#_.Suffix,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002533 "$cc, $src2, $src1", "$src1, $src2, $cc">,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002534 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002535
2536 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2537 (outs _.KRC:$dst),
2538 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
2539 "vcmp"#_.Suffix,
2540 "$cc, ${src2}"##_.BroadcastStr##", $src1",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002541 "$src1, ${src2}"##_.BroadcastStr##", $cc">,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002542 EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002543 }
Craig Topper61956982017-09-30 17:02:39 +00002544 }
2545
2546 // Patterns for selecting with loads in other operand.
2547 def : Pat<(X86cmpm (_.LdFrag addr:$src2), (_.VT _.RC:$src1),
2548 CommutableCMPCC:$cc),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00002549 (!cast<Instruction>(Name#_.ZSuffix#"rmi") _.RC:$src1, addr:$src2,
Craig Topper61956982017-09-30 17:02:39 +00002550 imm:$cc)>;
2551
2552 def : Pat<(and _.KRCWM:$mask, (X86cmpm (_.LdFrag addr:$src2),
2553 (_.VT _.RC:$src1),
2554 CommutableCMPCC:$cc)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00002555 (!cast<Instruction>(Name#_.ZSuffix#"rmik") _.KRCWM:$mask,
Craig Topper61956982017-09-30 17:02:39 +00002556 _.RC:$src1, addr:$src2,
2557 imm:$cc)>;
2558
2559 def : Pat<(X86cmpm (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
2560 (_.VT _.RC:$src1), CommutableCMPCC:$cc),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00002561 (!cast<Instruction>(Name#_.ZSuffix#"rmbi") _.RC:$src1, addr:$src2,
Craig Topper61956982017-09-30 17:02:39 +00002562 imm:$cc)>;
2563
2564 def : Pat<(and _.KRCWM:$mask, (X86cmpm (X86VBroadcast
2565 (_.ScalarLdFrag addr:$src2)),
2566 (_.VT _.RC:$src1),
2567 CommutableCMPCC:$cc)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00002568 (!cast<Instruction>(Name#_.ZSuffix#"rmbik") _.KRCWM:$mask,
Craig Topper61956982017-09-30 17:02:39 +00002569 _.RC:$src1, addr:$src2,
2570 imm:$cc)>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002571}
2572
Simon Pilgrim21e89792018-04-13 14:36:59 +00002573multiclass avx512_vcmp_sae<X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002574 // comparison code form (VCMP[EQ/LT/LE/...]
2575 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
2576 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
2577 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002578 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002579 (X86cmpmRnd (_.VT _.RC:$src1),
2580 (_.VT _.RC:$src2),
2581 imm:$cc,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002582 (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002583 EVEX_B, Sched<[sched]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002584
2585 let isAsmParserOnly = 1, hasSideEffects = 0 in {
2586 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2587 (outs _.KRC:$dst),
2588 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2589 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002590 "$cc, {sae}, $src2, $src1",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002591 "$src1, $src2, {sae}, $cc">,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002592 EVEX_B, Sched<[sched]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002593 }
2594}
2595
Simon Pilgrimc546f942018-05-01 16:50:16 +00002596multiclass avx512_vcmp<X86SchedWriteWidths sched, AVX512VLVectorVTInfo _> {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002597 let Predicates = [HasAVX512] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00002598 defm Z : avx512_vcmp_common<sched.ZMM, _.info512, NAME>,
Simon Pilgrimc546f942018-05-01 16:50:16 +00002599 avx512_vcmp_sae<sched.ZMM, _.info512>, EVEX_V512;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002600
2601 }
2602 let Predicates = [HasAVX512,HasVLX] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00002603 defm Z128 : avx512_vcmp_common<sched.XMM, _.info128, NAME>, EVEX_V128;
2604 defm Z256 : avx512_vcmp_common<sched.YMM, _.info256, NAME>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002605 }
2606}
2607
Simon Pilgrimc546f942018-05-01 16:50:16 +00002608defm VCMPPD : avx512_vcmp<SchedWriteFCmp, avx512vl_f64_info>,
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002609 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Simon Pilgrimc546f942018-05-01 16:50:16 +00002610defm VCMPPS : avx512_vcmp<SchedWriteFCmp, avx512vl_f32_info>,
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002611 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002612
Craig Topper61956982017-09-30 17:02:39 +00002613// Patterns to select fp compares with load as first operand.
2614let Predicates = [HasAVX512] in {
2615 def : Pat<(v1i1 (X86cmpms (loadf64 addr:$src2), FR64X:$src1,
2616 CommutableCMPCC:$cc)),
2617 (VCMPSDZrm FR64X:$src1, addr:$src2, imm:$cc)>;
2618
2619 def : Pat<(v1i1 (X86cmpms (loadf32 addr:$src2), FR32X:$src1,
2620 CommutableCMPCC:$cc)),
2621 (VCMPSSZrm FR32X:$src1, addr:$src2, imm:$cc)>;
2622}
2623
Asaf Badouh572bbce2015-09-20 08:46:07 +00002624// ----------------------------------------------------------------
2625// FPClass
Asaf Badouh696e8e02015-10-18 11:04:38 +00002626//handle fpclass instruction mask = op(reg_scalar,imm)
2627// op(mem_scalar,imm)
2628multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002629 X86FoldableSchedWrite sched, X86VectorVTInfo _,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002630 Predicate prd> {
Craig Topper4a638432017-11-11 06:57:44 +00002631 let Predicates = [prd], ExeDomain = _.ExeDomain in {
Craig Topper702097d2017-08-20 18:30:24 +00002632 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
Asaf Badouh696e8e02015-10-18 11:04:38 +00002633 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002634 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00002635 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002636 (i32 imm:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002637 Sched<[sched]>;
Asaf Badouh696e8e02015-10-18 11:04:38 +00002638 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2639 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2640 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002641 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Craig Topperac799b02018-02-28 06:19:55 +00002642 [(set _.KRC:$dst,(and _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002643 (OpNode (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002644 (i32 imm:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002645 EVEX_K, Sched<[sched]>;
Craig Topper63801df2017-02-19 21:44:35 +00002646 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
Craig Topperca8abed2017-11-13 06:46:48 +00002647 (ins _.IntScalarMemOp:$src1, i32u8imm:$src2),
Craig Topper63801df2017-02-19 21:44:35 +00002648 OpcodeStr##_.Suffix##
2649 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2650 [(set _.KRC:$dst,
Craig Topperca8abed2017-11-13 06:46:48 +00002651 (OpNode _.ScalarIntMemCPat:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002652 (i32 imm:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002653 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper63801df2017-02-19 21:44:35 +00002654 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
Craig Topperca8abed2017-11-13 06:46:48 +00002655 (ins _.KRCWM:$mask, _.IntScalarMemOp:$src1, i32u8imm:$src2),
Craig Topper63801df2017-02-19 21:44:35 +00002656 OpcodeStr##_.Suffix##
2657 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Craig Topperac799b02018-02-28 06:19:55 +00002658 [(set _.KRC:$dst,(and _.KRCWM:$mask,
Craig Topperca8abed2017-11-13 06:46:48 +00002659 (OpNode _.ScalarIntMemCPat:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002660 (i32 imm:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002661 EVEX_K, Sched<[sched.Folded, ReadAfterLd]>;
Asaf Badouh696e8e02015-10-18 11:04:38 +00002662 }
2663}
2664
Asaf Badouh572bbce2015-09-20 08:46:07 +00002665//handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm)
2666// fpclass(reg_vec, mem_vec, imm)
2667// fpclass(reg_vec, broadcast(eltVt), imm)
2668multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002669 X86FoldableSchedWrite sched, X86VectorVTInfo _,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002670 string mem, string broadcast>{
Craig Topper4a638432017-11-11 06:57:44 +00002671 let ExeDomain = _.ExeDomain in {
Asaf Badouh572bbce2015-09-20 08:46:07 +00002672 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2673 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002674 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002675 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002676 (i32 imm:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002677 Sched<[sched]>;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002678 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2679 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2680 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002681 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Craig Topperac799b02018-02-28 06:19:55 +00002682 [(set _.KRC:$dst,(and _.KRCWM:$mask,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002683 (OpNode (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002684 (i32 imm:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002685 EVEX_K, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002686 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2687 (ins _.MemOp:$src1, i32u8imm:$src2),
2688 OpcodeStr##_.Suffix##mem#
2689 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002690 [(set _.KRC:$dst,(OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002691 (_.VT (bitconvert (_.LdFrag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002692 (i32 imm:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002693 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002694 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2695 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
2696 OpcodeStr##_.Suffix##mem#
2697 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Craig Topperac799b02018-02-28 06:19:55 +00002698 [(set _.KRC:$dst, (and _.KRCWM:$mask, (OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002699 (_.VT (bitconvert (_.LdFrag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002700 (i32 imm:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002701 EVEX_K, Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002702 def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2703 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
2704 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2705 _.BroadcastStr##", $dst|$dst, ${src1}"
2706 ##_.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002707 [(set _.KRC:$dst,(OpNode
2708 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002709 (_.ScalarLdFrag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002710 (i32 imm:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002711 EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002712 def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2713 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
2714 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2715 _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"##
2716 _.BroadcastStr##", $src2}",
Craig Topperac799b02018-02-28 06:19:55 +00002717 [(set _.KRC:$dst,(and _.KRCWM:$mask, (OpNode
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002718 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002719 (_.ScalarLdFrag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002720 (i32 imm:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002721 EVEX_B, EVEX_K, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper4a638432017-11-11 06:57:44 +00002722 }
Asaf Badouh572bbce2015-09-20 08:46:07 +00002723}
2724
Simon Pilgrim54c60832017-12-01 16:51:48 +00002725multiclass avx512_vector_fpclass_all<string OpcodeStr, AVX512VLVectorVTInfo _,
2726 bits<8> opc, SDNode OpNode,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002727 X86SchedWriteWidths sched, Predicate prd,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002728 string broadcast>{
Asaf Badouh572bbce2015-09-20 08:46:07 +00002729 let Predicates = [prd] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002730 defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, sched.ZMM,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002731 _.info512, "{z}", broadcast>, EVEX_V512;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002732 }
2733 let Predicates = [prd, HasVLX] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002734 defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, sched.XMM,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002735 _.info128, "{x}", broadcast>, EVEX_V128;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002736 defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, sched.YMM,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002737 _.info256, "{y}", broadcast>, EVEX_V256;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002738 }
2739}
2740
2741multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002742 bits<8> opcScalar, SDNode VecOpNode,
2743 SDNode ScalarOpNode, X86SchedWriteWidths sched,
2744 Predicate prd> {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002745 defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002746 VecOpNode, sched, prd, "{l}">,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002747 EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002748 defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002749 VecOpNode, sched, prd, "{q}">,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002750 EVEX_CD8<64, CD8VF> , VEX_W;
Asaf Badouh696e8e02015-10-18 11:04:38 +00002751 defm SS : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002752 sched.Scl, f32x_info, prd>,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002753 EVEX_CD8<32, CD8VT1>;
Asaf Badouh696e8e02015-10-18 11:04:38 +00002754 defm SD : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002755 sched.Scl, f64x_info, prd>,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002756 EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002757}
2758
Asaf Badouh696e8e02015-10-18 11:04:38 +00002759defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass,
Simon Pilgrim1233e122018-05-07 20:52:53 +00002760 X86Vfpclasss, SchedWriteFCmp, HasDQI>,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002761 AVX512AIi8Base, EVEX;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002762
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002763//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002764// Mask register copy, including
2765// - copy between mask registers
2766// - load/store mask registers
2767// - copy from GPR to mask register and vice versa
2768//
2769multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
2770 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00002771 ValueType vvt, X86MemOperand x86memop> {
Petar Jovanovicc0510002018-05-23 15:28:28 +00002772 let isMoveReg = 1, hasSideEffects = 0, SchedRW = [WriteMove] in
Craig Toppere1cac152016-06-07 07:27:54 +00002773 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00002774 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>,
2775 Sched<[WriteMove]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002776 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
2777 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Simon Pilgrim577ae242018-04-12 19:25:07 +00002778 [(set KRC:$dst, (vvt (load addr:$src)))]>,
Simon Pilgrim07e13372018-02-12 16:59:04 +00002779 Sched<[WriteLoad]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002780 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
2781 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Simon Pilgrim577ae242018-04-12 19:25:07 +00002782 [(store KRC:$src, addr:$dst)]>,
Simon Pilgrim07e13372018-02-12 16:59:04 +00002783 Sched<[WriteStore]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002784}
2785
2786multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
2787 string OpcodeStr,
2788 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002789 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002790 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00002791 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>,
2792 Sched<[WriteMove]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002793 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00002794 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>,
2795 Sched<[WriteMove]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002796 }
2797}
2798
Robert Khasanov74acbb72014-07-23 14:49:42 +00002799let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002800 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002801 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
2802 VEX, PD;
2803
2804let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002805 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002806 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002807 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002808
2809let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00002810 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
2811 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002812 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
2813 VEX, XD;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002814 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
2815 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002816 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
2817 VEX, XD, VEX_W;
2818}
2819
2820// GR from/to mask register
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002821def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002822 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR16:$src, sub_16bit)), VK16)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002823def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002824 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK16:$src, GR32)), sub_16bit)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002825
2826def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002827 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR8:$src, sub_8bit)), VK8)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002828def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002829 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK8:$src, GR32)), sub_8bit)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002830
2831def : Pat<(i32 (zext (i16 (bitconvert (v16i1 VK16:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002832 (KMOVWrk VK16:$src)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002833def : Pat<(i32 (anyext (i16 (bitconvert (v16i1 VK16:$src))))),
Craig Topper058f2f62017-03-28 16:35:29 +00002834 (COPY_TO_REGCLASS VK16:$src, GR32)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002835
2836def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002837 (KMOVBrk VK8:$src)>, Requires<[HasDQI]>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002838def : Pat<(i32 (anyext (i8 (bitconvert (v8i1 VK8:$src))))),
Craig Topper058f2f62017-03-28 16:35:29 +00002839 (COPY_TO_REGCLASS VK8:$src, GR32)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002840
2841def : Pat<(v32i1 (bitconvert (i32 GR32:$src))),
2842 (COPY_TO_REGCLASS GR32:$src, VK32)>;
2843def : Pat<(i32 (bitconvert (v32i1 VK32:$src))),
2844 (COPY_TO_REGCLASS VK32:$src, GR32)>;
2845def : Pat<(v64i1 (bitconvert (i64 GR64:$src))),
2846 (COPY_TO_REGCLASS GR64:$src, VK64)>;
2847def : Pat<(i64 (bitconvert (v64i1 VK64:$src))),
2848 (COPY_TO_REGCLASS VK64:$src, GR64)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002849
Robert Khasanov74acbb72014-07-23 14:49:42 +00002850// Load/store kreg
2851let Predicates = [HasDQI] in {
Igor Bregerd6c187b2016-01-27 08:43:25 +00002852 def : Pat<(store VK1:$src, addr:$dst),
2853 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK8))>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002854
Craig Topperbe315852018-03-04 01:48:00 +00002855 def : Pat<(v1i1 (load addr:$src)),
2856 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK1)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002857 def : Pat<(v2i1 (load addr:$src)),
2858 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK2)>;
2859 def : Pat<(v4i1 (load addr:$src)),
2860 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK4)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002861}
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002862
Robert Khasanov74acbb72014-07-23 14:49:42 +00002863let Predicates = [HasAVX512] in {
Craig Topper876ec0b2017-12-31 07:38:41 +00002864 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2865 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002866}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002867
Robert Khasanov74acbb72014-07-23 14:49:42 +00002868let Predicates = [HasAVX512] in {
Guy Blank548e22a2017-05-19 12:35:15 +00002869 multiclass operation_gpr_mask_copy_lowering<RegisterClass maskRC, ValueType maskVT> {
2870 def : Pat<(maskVT (scalar_to_vector GR32:$src)),
2871 (COPY_TO_REGCLASS GR32:$src, maskRC)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002872
Guy Blank548e22a2017-05-19 12:35:15 +00002873 def : Pat<(maskVT (scalar_to_vector GR8:$src)),
2874 (COPY_TO_REGCLASS (INSERT_SUBREG (i32 (IMPLICIT_DEF)), GR8:$src, sub_8bit), maskRC)>;
Guy Blank548e22a2017-05-19 12:35:15 +00002875 }
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002876
Guy Blank548e22a2017-05-19 12:35:15 +00002877 defm : operation_gpr_mask_copy_lowering<VK1, v1i1>;
2878 defm : operation_gpr_mask_copy_lowering<VK2, v2i1>;
2879 defm : operation_gpr_mask_copy_lowering<VK4, v4i1>;
2880 defm : operation_gpr_mask_copy_lowering<VK8, v8i1>;
2881 defm : operation_gpr_mask_copy_lowering<VK16, v16i1>;
2882 defm : operation_gpr_mask_copy_lowering<VK32, v32i1>;
2883 defm : operation_gpr_mask_copy_lowering<VK64, v64i1>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002884
Craig Topper26a701f2018-01-23 05:36:53 +00002885 def : Pat<(insert_subvector (v16i1 immAllZerosV),
2886 (v1i1 (scalar_to_vector GR8:$src)), (iPTR 0)),
Guy Blank548e22a2017-05-19 12:35:15 +00002887 (COPY_TO_REGCLASS
Craig Topper26a701f2018-01-23 05:36:53 +00002888 (KMOVWkr (AND32ri8
2889 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), GR8:$src, sub_8bit),
2890 (i32 1))), VK16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002891}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002892
2893// Mask unary operation
2894// - KNOT
2895multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002896 RegisterClass KRC, SDPatternOperator OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002897 X86FoldableSchedWrite sched, Predicate prd> {
Robert Khasanov74acbb72014-07-23 14:49:42 +00002898 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002899 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002900 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002901 [(set KRC:$dst, (OpNode KRC:$src))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002902 Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002903}
2904
Robert Khasanov74acbb72014-07-23 14:49:42 +00002905multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002906 SDPatternOperator OpNode,
2907 X86FoldableSchedWrite sched> {
Robert Khasanov74acbb72014-07-23 14:49:42 +00002908 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002909 sched, HasDQI>, VEX, PD;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002910 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002911 sched, HasAVX512>, VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002912 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002913 sched, HasBWI>, VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002914 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002915 sched, HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002916}
2917
Simon Pilgrim6f710a62018-05-01 12:15:29 +00002918// TODO - do we need a X86SchedWriteWidths::KMASK type?
2919defm KNOT : avx512_mask_unop_all<0x44, "knot", vnot, SchedWriteVecLogic.XMM>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002920
Robert Khasanov74acbb72014-07-23 14:49:42 +00002921// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Craig Topper7b9cc142016-11-03 06:04:28 +00002922let Predicates = [HasAVX512, NoDQI] in
2923def : Pat<(vnot VK8:$src),
2924 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
2925
2926def : Pat<(vnot VK4:$src),
2927 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src, VK16)), VK4)>;
2928def : Pat<(vnot VK2:$src),
2929 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002930
2931// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002932// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002933multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00002934 RegisterClass KRC, SDPatternOperator OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002935 X86FoldableSchedWrite sched, Predicate prd,
2936 bit IsCommutable> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002937 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002938 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
2939 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002940 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002941 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002942 Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002943}
2944
Robert Khasanov595683d2014-07-28 13:46:45 +00002945multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002946 SDPatternOperator OpNode,
2947 X86FoldableSchedWrite sched, bit IsCommutable,
2948 Predicate prdW = HasAVX512> {
Robert Khasanov595683d2014-07-28 13:46:45 +00002949 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002950 sched, HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002951 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002952 sched, prdW, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00002953 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002954 sched, HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002955 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002956 sched, HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002957}
2958
2959def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
2960def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002961// These nodes use 'vnot' instead of 'not' to support vectors.
2962def vandn : PatFrag<(ops node:$i0, node:$i1), (and (vnot node:$i0), node:$i1)>;
2963def vxnor : PatFrag<(ops node:$i0, node:$i1), (vnot (xor node:$i0, node:$i1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002964
Simon Pilgrim6f710a62018-05-01 12:15:29 +00002965// TODO - do we need a X86SchedWriteWidths::KMASK type?
2966defm KAND : avx512_mask_binop_all<0x41, "kand", and, SchedWriteVecLogic.XMM, 1>;
2967defm KOR : avx512_mask_binop_all<0x45, "kor", or, SchedWriteVecLogic.XMM, 1>;
2968defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", vxnor, SchedWriteVecLogic.XMM, 1>;
2969defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, SchedWriteVecLogic.XMM, 1>;
2970defm KANDN : avx512_mask_binop_all<0x42, "kandn", vandn, SchedWriteVecLogic.XMM, 0>;
2971defm KADD : avx512_mask_binop_all<0x4A, "kadd", X86kadd, SchedWriteVecLogic.XMM, 1, HasDQI>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00002972
Craig Topper7b9cc142016-11-03 06:04:28 +00002973multiclass avx512_binop_pat<SDPatternOperator VOpNode, SDPatternOperator OpNode,
2974 Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002975 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
2976 // for the DQI set, this type is legal and KxxxB instruction is used
2977 let Predicates = [NoDQI] in
Craig Topper7b9cc142016-11-03 06:04:28 +00002978 def : Pat<(VOpNode VK8:$src1, VK8:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002979 (COPY_TO_REGCLASS
2980 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
2981 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2982
2983 // All types smaller than 8 bits require conversion anyway
2984 def : Pat<(OpNode VK1:$src1, VK1:$src2),
2985 (COPY_TO_REGCLASS (Inst
2986 (COPY_TO_REGCLASS VK1:$src1, VK16),
2987 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002988 def : Pat<(VOpNode VK2:$src1, VK2:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002989 (COPY_TO_REGCLASS (Inst
2990 (COPY_TO_REGCLASS VK2:$src1, VK16),
2991 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002992 def : Pat<(VOpNode VK4:$src1, VK4:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002993 (COPY_TO_REGCLASS (Inst
2994 (COPY_TO_REGCLASS VK4:$src1, VK16),
2995 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002996}
2997
Craig Topper7b9cc142016-11-03 06:04:28 +00002998defm : avx512_binop_pat<and, and, KANDWrr>;
2999defm : avx512_binop_pat<vandn, andn, KANDNWrr>;
3000defm : avx512_binop_pat<or, or, KORWrr>;
3001defm : avx512_binop_pat<vxnor, xnor, KXNORWrr>;
3002defm : avx512_binop_pat<xor, xor, KXORWrr>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003003
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003004// Mask unpacking
Igor Bregera54a1a82015-09-08 13:10:00 +00003005multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003006 RegisterClass KRCSrc, X86FoldableSchedWrite sched,
3007 Predicate prd> {
Igor Bregera54a1a82015-09-08 13:10:00 +00003008 let Predicates = [prd] in {
Craig Topperad2ce362016-01-05 07:44:08 +00003009 let hasSideEffects = 0 in
Igor Bregera54a1a82015-09-08 13:10:00 +00003010 def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst),
3011 (ins KRC:$src1, KRC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00003012 "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003013 VEX_4V, VEX_L, Sched<[sched]>;
Igor Bregera54a1a82015-09-08 13:10:00 +00003014
3015 def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)),
3016 (!cast<Instruction>(NAME##rr)
3017 (COPY_TO_REGCLASS KRCSrc:$src2, KRC),
3018 (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>;
3019 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003020}
3021
Simon Pilgrim21e89792018-04-13 14:36:59 +00003022defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, WriteShuffle, HasAVX512>, PD;
3023defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, WriteShuffle, HasBWI>, PS;
3024defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, WriteShuffle, HasBWI>, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003025
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003026// Mask bit testing
3027multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003028 SDNode OpNode, X86FoldableSchedWrite sched,
3029 Predicate prd> {
Igor Breger5ea0a6812015-08-31 13:30:19 +00003030 let Predicates = [prd], Defs = [EFLAGS] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003031 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003032 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00003033 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003034 Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003035}
3036
Igor Breger5ea0a6812015-08-31 13:30:19 +00003037multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003038 X86FoldableSchedWrite sched,
3039 Predicate prdW = HasAVX512> {
3040 defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, sched, HasDQI>,
Igor Breger5ea0a6812015-08-31 13:30:19 +00003041 VEX, PD;
Simon Pilgrim21e89792018-04-13 14:36:59 +00003042 defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, sched, prdW>,
Igor Breger5ea0a6812015-08-31 13:30:19 +00003043 VEX, PS;
Simon Pilgrim21e89792018-04-13 14:36:59 +00003044 defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, sched, HasBWI>,
Igor Breger5ea0a6812015-08-31 13:30:19 +00003045 VEX, PS, VEX_W;
Simon Pilgrim21e89792018-04-13 14:36:59 +00003046 defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, sched, HasBWI>,
Igor Breger5ea0a6812015-08-31 13:30:19 +00003047 VEX, PD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003048}
3049
Simon Pilgrim6f710a62018-05-01 12:15:29 +00003050// TODO - do we need a X86SchedWriteWidths::KMASK type?
3051defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest, SchedWriteVecLogic.XMM>;
3052defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, SchedWriteVecLogic.XMM, HasDQI>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00003053
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003054// Mask shift
3055multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003056 SDNode OpNode, X86FoldableSchedWrite sched> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003057 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00003058 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003059 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00003060 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00003061 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003062 Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003063}
3064
3065multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003066 SDNode OpNode, X86FoldableSchedWrite sched> {
Simon Pilgrim9afbe772017-12-06 19:36:00 +00003067 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003068 sched>, VEX, TAPD, VEX_W;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00003069 let Predicates = [HasDQI] in
Simon Pilgrim9afbe772017-12-06 19:36:00 +00003070 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003071 sched>, VEX, TAPD;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00003072 let Predicates = [HasBWI] in {
Simon Pilgrim9afbe772017-12-06 19:36:00 +00003073 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003074 sched>, VEX, TAPD, VEX_W;
Simon Pilgrim9afbe772017-12-06 19:36:00 +00003075 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003076 sched>, VEX, TAPD;
Michael Liao66233b72015-08-06 09:06:20 +00003077 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003078}
3079
Simon Pilgrim21e89792018-04-13 14:36:59 +00003080defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86kshiftl, WriteShuffle>;
3081defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86kshiftr, WriteShuffle>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003082
Craig Topper513d3fa2018-01-27 20:19:02 +00003083multiclass axv512_icmp_packed_no_vlx_lowering<PatFrag Frag, string InstStr,
Craig Topperd58c1652018-01-07 18:20:37 +00003084 X86VectorVTInfo Narrow,
3085 X86VectorVTInfo Wide> {
Craig Topper5e4b4532018-01-27 23:49:14 +00003086 def : Pat<(Narrow.KVT (Frag (Narrow.VT Narrow.RC:$src1),
Craig Topperd58c1652018-01-07 18:20:37 +00003087 (Narrow.VT Narrow.RC:$src2))),
3088 (COPY_TO_REGCLASS
Craig Topper5e4b4532018-01-27 23:49:14 +00003089 (!cast<Instruction>(InstStr#"Zrr")
Craig Topperd58c1652018-01-07 18:20:37 +00003090 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src1, Narrow.SubRegIdx)),
3091 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src2, Narrow.SubRegIdx))),
3092 Narrow.KRC)>;
Ayman Musa721d97f2017-06-27 12:08:37 +00003093
Craig Topper5e4b4532018-01-27 23:49:14 +00003094 def : Pat<(Narrow.KVT (and Narrow.KRC:$mask,
3095 (Frag (Narrow.VT Narrow.RC:$src1),
Craig Topperd58c1652018-01-07 18:20:37 +00003096 (Narrow.VT Narrow.RC:$src2)))),
Craig Toppereb5c4112017-09-24 05:24:52 +00003097 (COPY_TO_REGCLASS
Craig Topper5e4b4532018-01-27 23:49:14 +00003098 (!cast<Instruction>(InstStr#"Zrrk")
Craig Topperd58c1652018-01-07 18:20:37 +00003099 (COPY_TO_REGCLASS Narrow.KRC:$mask, Wide.KRC),
3100 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src1, Narrow.SubRegIdx)),
3101 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src2, Narrow.SubRegIdx))),
3102 Narrow.KRC)>;
Ayman Musa721d97f2017-06-27 12:08:37 +00003103}
3104
3105multiclass axv512_icmp_packed_cc_no_vlx_lowering<SDNode OpNode, string InstStr,
Craig Topperd58c1652018-01-07 18:20:37 +00003106 X86VectorVTInfo Narrow,
3107 X86VectorVTInfo Wide> {
3108def : Pat<(Narrow.KVT (OpNode (Narrow.VT Narrow.RC:$src1),
3109 (Narrow.VT Narrow.RC:$src2), imm:$cc)),
3110 (COPY_TO_REGCLASS
3111 (!cast<Instruction>(InstStr##Zrri)
3112 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src1, Narrow.SubRegIdx)),
3113 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src2, Narrow.SubRegIdx)),
3114 imm:$cc), Narrow.KRC)>;
Ayman Musa721d97f2017-06-27 12:08:37 +00003115
Craig Topperd58c1652018-01-07 18:20:37 +00003116def : Pat<(Narrow.KVT (and Narrow.KRC:$mask,
3117 (OpNode (Narrow.VT Narrow.RC:$src1),
3118 (Narrow.VT Narrow.RC:$src2), imm:$cc))),
3119 (COPY_TO_REGCLASS (!cast<Instruction>(InstStr##Zrrik)
3120 (COPY_TO_REGCLASS Narrow.KRC:$mask, Wide.KRC),
3121 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src1, Narrow.SubRegIdx)),
3122 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src2, Narrow.SubRegIdx)),
3123 imm:$cc), Narrow.KRC)>;
Ayman Musa721d97f2017-06-27 12:08:37 +00003124}
3125
3126let Predicates = [HasAVX512, NoVLX] in {
Craig Topperd58c1652018-01-07 18:20:37 +00003127 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTD", v8i32x_info, v16i32_info>;
Craig Topper9471a7c2018-02-19 19:23:31 +00003128 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQD", v8i32x_info, v16i32_info>;
Ayman Musa721d97f2017-06-27 12:08:37 +00003129
Craig Topperd58c1652018-01-07 18:20:37 +00003130 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTD", v4i32x_info, v16i32_info>;
Craig Topper9471a7c2018-02-19 19:23:31 +00003131 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQD", v4i32x_info, v16i32_info>;
Craig Topperd58c1652018-01-07 18:20:37 +00003132
3133 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTQ", v4i64x_info, v8i64_info>;
Craig Topper9471a7c2018-02-19 19:23:31 +00003134 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQQ", v4i64x_info, v8i64_info>;
Craig Topperd58c1652018-01-07 18:20:37 +00003135
3136 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTQ", v2i64x_info, v8i64_info>;
Craig Topper9471a7c2018-02-19 19:23:31 +00003137 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQQ", v2i64x_info, v8i64_info>;
Craig Topperd58c1652018-01-07 18:20:37 +00003138
3139 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VCMPPS", v8f32x_info, v16f32_info>;
3140 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VPCMPD", v8i32x_info, v16i32_info>;
3141 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpmu, "VPCMPUD", v8i32x_info, v16i32_info>;
3142
3143 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VCMPPS", v4f32x_info, v16f32_info>;
3144 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VPCMPD", v4i32x_info, v16i32_info>;
3145 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpmu, "VPCMPUD", v4i32x_info, v16i32_info>;
3146
3147 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VCMPPD", v4f64x_info, v8f64_info>;
3148 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VPCMPQ", v4i64x_info, v8i64_info>;
3149 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpmu, "VPCMPUQ", v4i64x_info, v8i64_info>;
3150
3151 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VCMPPD", v2f64x_info, v8f64_info>;
3152 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VPCMPQ", v2i64x_info, v8i64_info>;
3153 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpmu, "VPCMPUQ", v2i64x_info, v8i64_info>;
Ayman Musa721d97f2017-06-27 12:08:37 +00003154}
3155
Craig Toppera2018e792018-01-08 06:53:52 +00003156let Predicates = [HasBWI, NoVLX] in {
3157 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTB", v32i8x_info, v64i8_info>;
Craig Topper9471a7c2018-02-19 19:23:31 +00003158 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQB", v32i8x_info, v64i8_info>;
Craig Toppera2018e792018-01-08 06:53:52 +00003159
3160 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTB", v16i8x_info, v64i8_info>;
Craig Topper9471a7c2018-02-19 19:23:31 +00003161 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQB", v16i8x_info, v64i8_info>;
Craig Toppera2018e792018-01-08 06:53:52 +00003162
3163 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTW", v16i16x_info, v32i16_info>;
Craig Topper9471a7c2018-02-19 19:23:31 +00003164 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQW", v16i16x_info, v32i16_info>;
Craig Toppera2018e792018-01-08 06:53:52 +00003165
3166 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTW", v8i16x_info, v32i16_info>;
Craig Topper9471a7c2018-02-19 19:23:31 +00003167 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQW", v8i16x_info, v32i16_info>;
Craig Toppera2018e792018-01-08 06:53:52 +00003168
3169 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VPCMPB", v32i8x_info, v64i8_info>;
3170 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpmu, "VPCMPUB", v32i8x_info, v64i8_info>;
3171
3172 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VPCMPB", v16i8x_info, v64i8_info>;
3173 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpmu, "VPCMPUB", v16i8x_info, v64i8_info>;
3174
3175 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VPCMPW", v16i16x_info, v32i16_info>;
3176 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpmu, "VPCMPUW", v16i16x_info, v32i16_info>;
3177
3178 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VPCMPW", v8i16x_info, v32i16_info>;
3179 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpmu, "VPCMPUW", v8i16x_info, v32i16_info>;
3180}
3181
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003182// Mask setting all 0s or 1s
3183multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
3184 let Predicates = [HasAVX512] in
Simon Pilgrim9afbe772017-12-06 19:36:00 +00003185 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1,
3186 SchedRW = [WriteZero] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003187 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
3188 [(set KRC:$dst, (VT Val))]>;
3189}
3190
3191multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003192 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003193 defm D : avx512_mask_setop<VK32, v32i1, Val>;
3194 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003195}
3196
3197defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
3198defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
3199
3200// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
3201let Predicates = [HasAVX512] in {
3202 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
Igor Breger86724082016-08-14 05:25:07 +00003203 def : Pat<(v4i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK4)>;
3204 def : Pat<(v2i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK2)>;
Guy Blank548e22a2017-05-19 12:35:15 +00003205 def : Pat<(v1i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003206 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003207 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
3208 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Guy Blank548e22a2017-05-19 12:35:15 +00003209 def : Pat<(v1i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003210}
Igor Bregerf1bd7612016-03-06 07:46:03 +00003211
3212// Patterns for kmask insert_subvector/extract_subvector to/from index=0
3213multiclass operation_subvector_mask_lowering<RegisterClass subRC, ValueType subVT,
3214 RegisterClass RC, ValueType VT> {
3215 def : Pat<(subVT (extract_subvector (VT RC:$src), (iPTR 0))),
3216 (subVT (COPY_TO_REGCLASS RC:$src, subRC))>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00003217
Igor Bregerf1bd7612016-03-06 07:46:03 +00003218 def : Pat<(VT (insert_subvector undef, subRC:$src, (iPTR 0))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00003219 (VT (COPY_TO_REGCLASS subRC:$src, RC))>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00003220}
Guy Blank548e22a2017-05-19 12:35:15 +00003221defm : operation_subvector_mask_lowering<VK1, v1i1, VK2, v2i1>;
3222defm : operation_subvector_mask_lowering<VK1, v1i1, VK4, v4i1>;
3223defm : operation_subvector_mask_lowering<VK1, v1i1, VK8, v8i1>;
3224defm : operation_subvector_mask_lowering<VK1, v1i1, VK16, v16i1>;
3225defm : operation_subvector_mask_lowering<VK1, v1i1, VK32, v32i1>;
3226defm : operation_subvector_mask_lowering<VK1, v1i1, VK64, v64i1>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00003227
3228defm : operation_subvector_mask_lowering<VK2, v2i1, VK4, v4i1>;
3229defm : operation_subvector_mask_lowering<VK2, v2i1, VK8, v8i1>;
3230defm : operation_subvector_mask_lowering<VK2, v2i1, VK16, v16i1>;
3231defm : operation_subvector_mask_lowering<VK2, v2i1, VK32, v32i1>;
3232defm : operation_subvector_mask_lowering<VK2, v2i1, VK64, v64i1>;
3233
3234defm : operation_subvector_mask_lowering<VK4, v4i1, VK8, v8i1>;
3235defm : operation_subvector_mask_lowering<VK4, v4i1, VK16, v16i1>;
3236defm : operation_subvector_mask_lowering<VK4, v4i1, VK32, v32i1>;
3237defm : operation_subvector_mask_lowering<VK4, v4i1, VK64, v64i1>;
3238
3239defm : operation_subvector_mask_lowering<VK8, v8i1, VK16, v16i1>;
3240defm : operation_subvector_mask_lowering<VK8, v8i1, VK32, v32i1>;
3241defm : operation_subvector_mask_lowering<VK8, v8i1, VK64, v64i1>;
3242
3243defm : operation_subvector_mask_lowering<VK16, v16i1, VK32, v32i1>;
3244defm : operation_subvector_mask_lowering<VK16, v16i1, VK64, v64i1>;
3245
3246defm : operation_subvector_mask_lowering<VK32, v32i1, VK64, v64i1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003247
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003248//===----------------------------------------------------------------------===//
3249// AVX-512 - Aligned and unaligned load and store
3250//
3251
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003252multiclass avx512_load<bits<8> opc, string OpcodeStr, string Name,
Simon Pilgrimdf052512017-12-06 17:59:26 +00003253 X86VectorVTInfo _, PatFrag ld_frag, PatFrag mload,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003254 X86SchedWriteMoveLS Sched, bit NoRMPattern = 0,
Simon Pilgrimdf052512017-12-06 17:59:26 +00003255 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003256 let hasSideEffects = 0 in {
Petar Jovanovicc0510002018-05-23 15:28:28 +00003257 let isMoveReg = 1 in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003258 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003259 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Simon Pilgrimead11e42018-05-11 12:46:54 +00003260 _.ExeDomain>, EVEX, Sched<[Sched.RR]>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003261 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
3262 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003263 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003264 "${dst} {${mask}} {z}, $src}"),
Craig Topper5c46c752017-01-08 05:46:21 +00003265 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Igor Breger7a000f52016-01-21 14:18:11 +00003266 (_.VT _.RC:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00003267 _.ImmAllZerosV)))], _.ExeDomain>,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003268 EVEX, EVEX_KZ, Sched<[Sched.RR]>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003269
Simon Pilgrimdf052512017-12-06 17:59:26 +00003270 let mayLoad = 1, canFoldAsLoad = 1, isReMaterializable = 1 in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003271 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003272 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Craig Toppercb0e7492017-07-31 17:35:44 +00003273 !if(NoRMPattern, [],
3274 [(set _.RC:$dst,
3275 (_.VT (bitconvert (ld_frag addr:$src))))]),
Simon Pilgrimead11e42018-05-11 12:46:54 +00003276 _.ExeDomain>, EVEX, Sched<[Sched.RM]>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003277
Craig Topper63e2cd62017-01-14 07:50:52 +00003278 let Constraints = "$src0 = $dst", isConvertibleToThreeAddress = 1 in {
Simon Pilgrimdf052512017-12-06 17:59:26 +00003279 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
3280 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
3281 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
3282 "${dst} {${mask}}, $src1}"),
3283 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
3284 (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00003285 (_.VT _.RC:$src0))))], _.ExeDomain>,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003286 EVEX, EVEX_K, Sched<[Sched.RR]>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003287 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
3288 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003289 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
3290 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003291 [(set _.RC:$dst, (_.VT
3292 (vselect _.KRCWM:$mask,
3293 (_.VT (bitconvert (ld_frag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00003294 (_.VT _.RC:$src0))))], _.ExeDomain>,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003295 EVEX, EVEX_K, Sched<[Sched.RM]>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00003296 }
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003297 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
3298 (ins _.KRCWM:$mask, _.MemOp:$src),
3299 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
3300 "${dst} {${mask}} {z}, $src}",
3301 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
3302 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
Simon Pilgrimead11e42018-05-11 12:46:54 +00003303 _.ExeDomain>, EVEX, EVEX_KZ, Sched<[Sched.RM]>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003304 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003305 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003306 (!cast<Instruction>(Name#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003307
3308 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003309 (!cast<Instruction>(Name#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003310
3311 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003312 (!cast<Instruction>(Name#_.ZSuffix##rmk) _.RC:$src0,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003313 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003314}
3315
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003316multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003317 AVX512VLVectorVTInfo _, Predicate prd,
3318 X86SchedWriteMoveLSWidths Sched,
3319 bit NoRMPattern = 0> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003320 let Predicates = [prd] in
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003321 defm Z : avx512_load<opc, OpcodeStr, NAME, _.info512,
Craig Topper21c8a8f2018-01-18 07:44:06 +00003322 _.info512.AlignedLdFrag, masked_load_aligned512,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003323 Sched.ZMM, NoRMPattern>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003324
3325 let Predicates = [prd, HasVLX] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003326 defm Z256 : avx512_load<opc, OpcodeStr, NAME, _.info256,
Craig Topper21c8a8f2018-01-18 07:44:06 +00003327 _.info256.AlignedLdFrag, masked_load_aligned256,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003328 Sched.YMM, NoRMPattern>, EVEX_V256;
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003329 defm Z128 : avx512_load<opc, OpcodeStr, NAME, _.info128,
Craig Topper21c8a8f2018-01-18 07:44:06 +00003330 _.info128.AlignedLdFrag, masked_load_aligned128,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003331 Sched.XMM, NoRMPattern>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003332 }
3333}
3334
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003335multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003336 AVX512VLVectorVTInfo _, Predicate prd,
3337 X86SchedWriteMoveLSWidths Sched,
3338 bit NoRMPattern = 0,
3339 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003340 let Predicates = [prd] in
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003341 defm Z : avx512_load<opc, OpcodeStr, NAME, _.info512, _.info512.LdFrag,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003342 masked_load_unaligned, Sched.ZMM, NoRMPattern,
Craig Toppercb0e7492017-07-31 17:35:44 +00003343 SelectOprr>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003344
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003345 let Predicates = [prd, HasVLX] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003346 defm Z256 : avx512_load<opc, OpcodeStr, NAME, _.info256, _.info256.LdFrag,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003347 masked_load_unaligned, Sched.YMM, NoRMPattern,
Craig Toppercb0e7492017-07-31 17:35:44 +00003348 SelectOprr>, EVEX_V256;
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003349 defm Z128 : avx512_load<opc, OpcodeStr, NAME, _.info128, _.info128.LdFrag,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003350 masked_load_unaligned, Sched.XMM, NoRMPattern,
Craig Toppercb0e7492017-07-31 17:35:44 +00003351 SelectOprr>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003352 }
3353}
3354
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003355multiclass avx512_store<bits<8> opc, string OpcodeStr, string BaseName,
Simon Pilgrimdf052512017-12-06 17:59:26 +00003356 X86VectorVTInfo _, PatFrag st_frag, PatFrag mstore,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003357 string Name, X86SchedWriteMoveLS Sched,
Craig Topper9eec2022018-04-05 18:38:45 +00003358 bit NoMRPattern = 0> {
Craig Topper99f6b622016-05-01 01:03:56 +00003359 let hasSideEffects = 0 in {
Petar Jovanovicc0510002018-05-23 15:28:28 +00003360 let isMoveReg = 1 in
Igor Breger81b79de2015-11-19 07:43:43 +00003361 def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
3362 OpcodeStr # ".s\t{$src, $dst|$dst, $src}",
Simon Pilgrime9376b92018-04-12 19:59:35 +00003363 [], _.ExeDomain>, EVEX, FoldGenData<Name#rr>,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003364 Sched<[Sched.RR]>;
Igor Breger81b79de2015-11-19 07:43:43 +00003365 def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
3366 (ins _.KRCWM:$mask, _.RC:$src),
3367 OpcodeStr # ".s\t{$src, ${dst} {${mask}}|"#
3368 "${dst} {${mask}}, $src}",
Simon Pilgrime9376b92018-04-12 19:59:35 +00003369 [], _.ExeDomain>, EVEX, EVEX_K,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003370 FoldGenData<Name#rrk>, Sched<[Sched.RR]>;
Igor Breger81b79de2015-11-19 07:43:43 +00003371 def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003372 (ins _.KRCWM:$mask, _.RC:$src),
Igor Breger81b79de2015-11-19 07:43:43 +00003373 OpcodeStr # ".s\t{$src, ${dst} {${mask}} {z}|" #
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003374 "${dst} {${mask}} {z}, $src}",
Simon Pilgrime9376b92018-04-12 19:59:35 +00003375 [], _.ExeDomain>, EVEX, EVEX_KZ,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003376 FoldGenData<Name#rrkz>, Sched<[Sched.RR]>;
Craig Topper99f6b622016-05-01 01:03:56 +00003377 }
Igor Breger81b79de2015-11-19 07:43:43 +00003378
Craig Topper2462a712017-08-01 15:31:24 +00003379 let hasSideEffects = 0, mayStore = 1 in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003380 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003381 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Craig Topper2462a712017-08-01 15:31:24 +00003382 !if(NoMRPattern, [],
3383 [(st_frag (_.VT _.RC:$src), addr:$dst)]),
Simon Pilgrimead11e42018-05-11 12:46:54 +00003384 _.ExeDomain>, EVEX, Sched<[Sched.MR]>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00003385 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003386 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
3387 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
Simon Pilgrimead11e42018-05-11 12:46:54 +00003388 [], _.ExeDomain>, EVEX, EVEX_K, Sched<[Sched.MR]>;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003389
3390 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003391 (!cast<Instruction>(BaseName#_.ZSuffix##mrk) addr:$ptr,
3392 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00003393}
3394
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003395multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003396 AVX512VLVectorVTInfo _, Predicate prd,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003397 string Name, X86SchedWriteMoveLSWidths Sched,
Craig Topper9eec2022018-04-05 18:38:45 +00003398 bit NoMRPattern = 0> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003399 let Predicates = [prd] in
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003400 defm Z : avx512_store<opc, OpcodeStr, NAME, _.info512, store,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003401 masked_store_unaligned, Name#Z, Sched.ZMM,
Craig Topper9eec2022018-04-05 18:38:45 +00003402 NoMRPattern>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003403 let Predicates = [prd, HasVLX] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003404 defm Z256 : avx512_store<opc, OpcodeStr, NAME, _.info256, store,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003405 masked_store_unaligned, Name#Z256, Sched.YMM,
3406 NoMRPattern>, EVEX_V256;
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003407 defm Z128 : avx512_store<opc, OpcodeStr, NAME, _.info128, store,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003408 masked_store_unaligned, Name#Z128, Sched.XMM,
3409 NoMRPattern>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003410 }
3411}
3412
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003413multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003414 AVX512VLVectorVTInfo _, Predicate prd,
3415 string Name, X86SchedWriteMoveLSWidths Sched,
3416 bit NoMRPattern = 0> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003417 let Predicates = [prd] in
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003418 defm Z : avx512_store<opc, OpcodeStr, NAME, _.info512, alignedstore,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003419 masked_store_aligned512, Name#Z, Sched.ZMM,
Craig Topper571231a2018-01-29 23:27:23 +00003420 NoMRPattern>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003421
3422 let Predicates = [prd, HasVLX] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003423 defm Z256 : avx512_store<opc, OpcodeStr, NAME, _.info256, alignedstore,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003424 masked_store_aligned256, Name#Z256, Sched.YMM,
3425 NoMRPattern>, EVEX_V256;
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003426 defm Z128 : avx512_store<opc, OpcodeStr, NAME, _.info128, alignedstore,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003427 masked_store_aligned128, Name#Z128, Sched.XMM,
3428 NoMRPattern>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003429 }
3430}
3431
3432defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003433 HasAVX512, SchedWriteFMoveLS>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003434 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003435 HasAVX512, "VMOVAPS",
3436 SchedWriteFMoveLS>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003437 PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003438
3439defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003440 HasAVX512, SchedWriteFMoveLS>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003441 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003442 HasAVX512, "VMOVAPD",
3443 SchedWriteFMoveLS>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003444 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003445
Craig Topperc9293492016-02-26 06:50:29 +00003446defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003447 SchedWriteFMoveLS, 0, null_frag>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003448 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003449 "VMOVUPS", SchedWriteFMoveLS>,
3450 PS, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003451
Craig Topper4e7b8882016-10-03 02:00:29 +00003452defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003453 SchedWriteFMoveLS, 0, null_frag>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003454 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003455 "VMOVUPD", SchedWriteFMoveLS>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003456 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003457
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003458defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003459 HasAVX512, SchedWriteVecMoveLS, 1>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003460 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003461 HasAVX512, "VMOVDQA32",
3462 SchedWriteVecMoveLS, 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003463 PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003464
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003465defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003466 HasAVX512, SchedWriteVecMoveLS>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003467 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003468 HasAVX512, "VMOVDQA64",
3469 SchedWriteVecMoveLS>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003470 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003471
Craig Topper9eec2022018-04-05 18:38:45 +00003472defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003473 SchedWriteVecMoveLS, 1>,
3474 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info, HasBWI,
3475 "VMOVDQU8", SchedWriteVecMoveLS, 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003476 XD, EVEX_CD8<8, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003477
Craig Topper9eec2022018-04-05 18:38:45 +00003478defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003479 SchedWriteVecMoveLS, 1>,
3480 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info, HasBWI,
3481 "VMOVDQU16", SchedWriteVecMoveLS, 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003482 XD, VEX_W, EVEX_CD8<16, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003483
Craig Topperc9293492016-02-26 06:50:29 +00003484defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003485 SchedWriteVecMoveLS, 1, null_frag>,
3486 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info, HasAVX512,
3487 "VMOVDQU32", SchedWriteVecMoveLS, 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003488 XS, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003489
Craig Topperc9293492016-02-26 06:50:29 +00003490defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003491 SchedWriteVecMoveLS, 0, null_frag>,
3492 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info, HasAVX512,
3493 "VMOVDQU64", SchedWriteVecMoveLS>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003494 XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00003495
Craig Topperd875d6b2016-09-29 06:07:09 +00003496// Special instructions to help with spilling when we don't have VLX. We need
3497// to load or store from a ZMM register instead. These are converted in
3498// expandPostRAPseudos.
Craig Toppereab23d32016-10-03 02:22:33 +00003499let isReMaterializable = 1, canFoldAsLoad = 1,
Simon Pilgrimd749b322018-05-18 13:13:59 +00003500 isPseudo = 1, mayLoad = 1, hasSideEffects = 0 in {
Craig Topperd875d6b2016-09-29 06:07:09 +00003501def VMOVAPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
Simon Pilgrimd749b322018-05-18 13:13:59 +00003502 "", []>, Sched<[WriteFLoadX]>;
Craig Topperd875d6b2016-09-29 06:07:09 +00003503def VMOVAPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
Simon Pilgrimd749b322018-05-18 13:13:59 +00003504 "", []>, Sched<[WriteFLoadY]>;
Craig Topperd875d6b2016-09-29 06:07:09 +00003505def VMOVUPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
Simon Pilgrimd749b322018-05-18 13:13:59 +00003506 "", []>, Sched<[WriteFLoadX]>;
Craig Topperd875d6b2016-09-29 06:07:09 +00003507def VMOVUPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
Simon Pilgrimd749b322018-05-18 13:13:59 +00003508 "", []>, Sched<[WriteFLoadY]>;
Craig Topperd875d6b2016-09-29 06:07:09 +00003509}
3510
Simon Pilgrimd749b322018-05-18 13:13:59 +00003511let isPseudo = 1, mayStore = 1, hasSideEffects = 0 in {
Craig Topperf3e671e2016-09-30 05:35:47 +00003512def VMOVAPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Simon Pilgrimd749b322018-05-18 13:13:59 +00003513 "", []>, Sched<[WriteFStoreX]>;
Craig Topperf3e671e2016-09-30 05:35:47 +00003514def VMOVAPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Simon Pilgrimd749b322018-05-18 13:13:59 +00003515 "", []>, Sched<[WriteFStoreY]>;
Craig Topperf3e671e2016-09-30 05:35:47 +00003516def VMOVUPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Simon Pilgrimd749b322018-05-18 13:13:59 +00003517 "", []>, Sched<[WriteFStoreX]>;
Craig Topperf3e671e2016-09-30 05:35:47 +00003518def VMOVUPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Simon Pilgrimd749b322018-05-18 13:13:59 +00003519 "", []>, Sched<[WriteFStoreY]>;
Craig Topperd875d6b2016-09-29 06:07:09 +00003520}
3521
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003522def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003523 (v8i64 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00003524 (VMOVDQA64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003525 VK8), VR512:$src)>;
3526
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003527def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003528 (v16i32 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00003529 (VMOVDQA32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003530
Craig Topper33c550c2016-05-22 00:39:30 +00003531// These patterns exist to prevent the above patterns from introducing a second
3532// mask inversion when one already exists.
3533def : Pat<(v8i64 (vselect (xor VK8:$mask, (v8i1 immAllOnesV)),
3534 (bc_v8i64 (v16i32 immAllZerosV)),
3535 (v8i64 VR512:$src))),
3536 (VMOVDQA64Zrrkz VK8:$mask, VR512:$src)>;
3537def : Pat<(v16i32 (vselect (xor VK16:$mask, (v16i1 immAllOnesV)),
3538 (v16i32 immAllZerosV),
3539 (v16i32 VR512:$src))),
3540 (VMOVDQA32Zrrkz VK16WM:$mask, VR512:$src)>;
3541
Craig Topperfc3ce492018-01-01 01:11:29 +00003542multiclass mask_move_lowering<string InstrStr, X86VectorVTInfo Narrow,
3543 X86VectorVTInfo Wide> {
3544 def : Pat<(Narrow.VT (vselect (Narrow.KVT Narrow.KRCWM:$mask),
3545 Narrow.RC:$src1, Narrow.RC:$src0)),
3546 (EXTRACT_SUBREG
3547 (Wide.VT
3548 (!cast<Instruction>(InstrStr#"rrk")
3549 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src0, Narrow.SubRegIdx)),
3550 (COPY_TO_REGCLASS Narrow.KRCWM:$mask, Wide.KRCWM),
3551 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src1, Narrow.SubRegIdx)))),
3552 Narrow.SubRegIdx)>;
3553
3554 def : Pat<(Narrow.VT (vselect (Narrow.KVT Narrow.KRCWM:$mask),
3555 Narrow.RC:$src1, Narrow.ImmAllZerosV)),
3556 (EXTRACT_SUBREG
3557 (Wide.VT
3558 (!cast<Instruction>(InstrStr#"rrkz")
3559 (COPY_TO_REGCLASS Narrow.KRCWM:$mask, Wide.KRCWM),
3560 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src1, Narrow.SubRegIdx)))),
3561 Narrow.SubRegIdx)>;
3562}
3563
Craig Topper96ab6fd2017-01-09 04:19:34 +00003564// Patterns for handling v8i1 selects of 256-bit vectors when VLX isn't
3565// available. Use a 512-bit operation and extract.
3566let Predicates = [HasAVX512, NoVLX] in {
Craig Topperd58c1652018-01-07 18:20:37 +00003567 defm : mask_move_lowering<"VMOVAPSZ", v4f32x_info, v16f32_info>;
3568 defm : mask_move_lowering<"VMOVDQA32Z", v4i32x_info, v16i32_info>;
Craig Topperfc3ce492018-01-01 01:11:29 +00003569 defm : mask_move_lowering<"VMOVAPSZ", v8f32x_info, v16f32_info>;
3570 defm : mask_move_lowering<"VMOVDQA32Z", v8i32x_info, v16i32_info>;
Craig Topperd58c1652018-01-07 18:20:37 +00003571
3572 defm : mask_move_lowering<"VMOVAPDZ", v2f64x_info, v8f64_info>;
3573 defm : mask_move_lowering<"VMOVDQA64Z", v2i64x_info, v8i64_info>;
3574 defm : mask_move_lowering<"VMOVAPDZ", v4f64x_info, v8f64_info>;
3575 defm : mask_move_lowering<"VMOVDQA64Z", v4i64x_info, v8i64_info>;
Craig Topper96ab6fd2017-01-09 04:19:34 +00003576}
3577
Craig Toppere9fc0cd2018-01-14 02:05:51 +00003578let Predicates = [HasBWI, NoVLX] in {
3579 defm : mask_move_lowering<"VMOVDQU8Z", v16i8x_info, v64i8_info>;
3580 defm : mask_move_lowering<"VMOVDQU8Z", v32i8x_info, v64i8_info>;
3581
3582 defm : mask_move_lowering<"VMOVDQU16Z", v8i16x_info, v32i16_info>;
3583 defm : mask_move_lowering<"VMOVDQU16Z", v16i16x_info, v32i16_info>;
3584}
3585
Craig Topper2462a712017-08-01 15:31:24 +00003586let Predicates = [HasAVX512] in {
3587 // 512-bit store.
Craig Topper571231a2018-01-29 23:27:23 +00003588 def : Pat<(alignedstore (v16i32 VR512:$src), addr:$dst),
3589 (VMOVDQA64Zmr addr:$dst, VR512:$src)>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003590 def : Pat<(alignedstore (v32i16 VR512:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003591 (VMOVDQA64Zmr addr:$dst, VR512:$src)>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003592 def : Pat<(alignedstore (v64i8 VR512:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003593 (VMOVDQA64Zmr addr:$dst, VR512:$src)>;
3594 def : Pat<(store (v16i32 VR512:$src), addr:$dst),
3595 (VMOVDQU64Zmr addr:$dst, VR512:$src)>;
Craig Topper2462a712017-08-01 15:31:24 +00003596 def : Pat<(store (v32i16 VR512:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003597 (VMOVDQU64Zmr addr:$dst, VR512:$src)>;
Craig Topper2462a712017-08-01 15:31:24 +00003598 def : Pat<(store (v64i8 VR512:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003599 (VMOVDQU64Zmr addr:$dst, VR512:$src)>;
Craig Topper2462a712017-08-01 15:31:24 +00003600}
3601
3602let Predicates = [HasVLX] in {
3603 // 128-bit store.
Craig Topper571231a2018-01-29 23:27:23 +00003604 def : Pat<(alignedstore (v4i32 VR128X:$src), addr:$dst),
3605 (VMOVDQA64Z128mr addr:$dst, VR128X:$src)>;
Craig Topper5ef13ba2016-12-26 07:26:07 +00003606 def : Pat<(alignedstore (v8i16 VR128X:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003607 (VMOVDQA64Z128mr addr:$dst, VR128X:$src)>;
Craig Topper5ef13ba2016-12-26 07:26:07 +00003608 def : Pat<(alignedstore (v16i8 VR128X:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003609 (VMOVDQA64Z128mr addr:$dst, VR128X:$src)>;
3610 def : Pat<(store (v4i32 VR128X:$src), addr:$dst),
3611 (VMOVDQU64Z128mr addr:$dst, VR128X:$src)>;
Craig Topper5ef13ba2016-12-26 07:26:07 +00003612 def : Pat<(store (v8i16 VR128X:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003613 (VMOVDQU64Z128mr addr:$dst, VR128X:$src)>;
Craig Topper5ef13ba2016-12-26 07:26:07 +00003614 def : Pat<(store (v16i8 VR128X:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003615 (VMOVDQU64Z128mr addr:$dst, VR128X:$src)>;
Craig Topper14aa2662016-08-11 06:04:04 +00003616
Craig Topper2462a712017-08-01 15:31:24 +00003617 // 256-bit store.
Craig Topper571231a2018-01-29 23:27:23 +00003618 def : Pat<(alignedstore (v8i32 VR256X:$src), addr:$dst),
3619 (VMOVDQA64Z256mr addr:$dst, VR256X:$src)>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003620 def : Pat<(alignedstore (v16i16 VR256X:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003621 (VMOVDQA64Z256mr addr:$dst, VR256X:$src)>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003622 def : Pat<(alignedstore (v32i8 VR256X:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003623 (VMOVDQA64Z256mr addr:$dst, VR256X:$src)>;
3624 def : Pat<(store (v8i32 VR256X:$src), addr:$dst),
3625 (VMOVDQU64Z256mr addr:$dst, VR256X:$src)>;
Craig Topper5ef13ba2016-12-26 07:26:07 +00003626 def : Pat<(store (v16i16 VR256X:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003627 (VMOVDQU64Z256mr addr:$dst, VR256X:$src)>;
Craig Topper5ef13ba2016-12-26 07:26:07 +00003628 def : Pat<(store (v32i8 VR256X:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003629 (VMOVDQU64Z256mr addr:$dst, VR256X:$src)>;
Craig Topper95bdabd2016-05-22 23:44:33 +00003630}
3631
Craig Topper80075a52017-08-27 19:03:36 +00003632multiclass masked_move_for_extract<string InstrStr, X86VectorVTInfo From,
3633 X86VectorVTInfo To, X86VectorVTInfo Cast> {
3634 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
3635 (bitconvert
3636 (To.VT (extract_subvector
3637 (From.VT From.RC:$src), (iPTR 0)))),
3638 To.RC:$src0)),
3639 (Cast.VT (!cast<Instruction>(InstrStr#"rrk")
3640 Cast.RC:$src0, Cast.KRCWM:$mask,
3641 (EXTRACT_SUBREG From.RC:$src, To.SubRegIdx)))>;
3642
3643 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
3644 (bitconvert
3645 (To.VT (extract_subvector
3646 (From.VT From.RC:$src), (iPTR 0)))),
3647 Cast.ImmAllZerosV)),
3648 (Cast.VT (!cast<Instruction>(InstrStr#"rrkz")
3649 Cast.KRCWM:$mask,
3650 (EXTRACT_SUBREG From.RC:$src, To.SubRegIdx)))>;
3651}
3652
3653
Craig Topperd27386a2017-08-25 23:34:59 +00003654let Predicates = [HasVLX] in {
3655// A masked extract from the first 128-bits of a 256-bit vector can be
3656// implemented with masked move.
Craig Topper80075a52017-08-27 19:03:36 +00003657defm : masked_move_for_extract<"VMOVDQA64Z128", v4i64x_info, v2i64x_info, v2i64x_info>;
3658defm : masked_move_for_extract<"VMOVDQA64Z128", v8i32x_info, v4i32x_info, v2i64x_info>;
3659defm : masked_move_for_extract<"VMOVDQA64Z128", v16i16x_info, v8i16x_info, v2i64x_info>;
3660defm : masked_move_for_extract<"VMOVDQA64Z128", v32i8x_info, v16i8x_info, v2i64x_info>;
3661defm : masked_move_for_extract<"VMOVDQA32Z128", v4i64x_info, v2i64x_info, v4i32x_info>;
3662defm : masked_move_for_extract<"VMOVDQA32Z128", v8i32x_info, v4i32x_info, v4i32x_info>;
3663defm : masked_move_for_extract<"VMOVDQA32Z128", v16i16x_info, v8i16x_info, v4i32x_info>;
3664defm : masked_move_for_extract<"VMOVDQA32Z128", v32i8x_info, v16i8x_info, v4i32x_info>;
3665defm : masked_move_for_extract<"VMOVAPDZ128", v4f64x_info, v2f64x_info, v2f64x_info>;
3666defm : masked_move_for_extract<"VMOVAPDZ128", v8f32x_info, v4f32x_info, v2f64x_info>;
3667defm : masked_move_for_extract<"VMOVAPSZ128", v4f64x_info, v2f64x_info, v4f32x_info>;
3668defm : masked_move_for_extract<"VMOVAPSZ128", v8f32x_info, v4f32x_info, v4f32x_info>;
Craig Topperd27386a2017-08-25 23:34:59 +00003669
3670// A masked extract from the first 128-bits of a 512-bit vector can be
3671// implemented with masked move.
Craig Topper80075a52017-08-27 19:03:36 +00003672defm : masked_move_for_extract<"VMOVDQA64Z128", v8i64_info, v2i64x_info, v2i64x_info>;
3673defm : masked_move_for_extract<"VMOVDQA64Z128", v16i32_info, v4i32x_info, v2i64x_info>;
3674defm : masked_move_for_extract<"VMOVDQA64Z128", v32i16_info, v8i16x_info, v2i64x_info>;
3675defm : masked_move_for_extract<"VMOVDQA64Z128", v64i8_info, v16i8x_info, v2i64x_info>;
3676defm : masked_move_for_extract<"VMOVDQA32Z128", v8i64_info, v2i64x_info, v4i32x_info>;
3677defm : masked_move_for_extract<"VMOVDQA32Z128", v16i32_info, v4i32x_info, v4i32x_info>;
3678defm : masked_move_for_extract<"VMOVDQA32Z128", v32i16_info, v8i16x_info, v4i32x_info>;
3679defm : masked_move_for_extract<"VMOVDQA32Z128", v64i8_info, v16i8x_info, v4i32x_info>;
3680defm : masked_move_for_extract<"VMOVAPDZ128", v8f64_info, v2f64x_info, v2f64x_info>;
3681defm : masked_move_for_extract<"VMOVAPDZ128", v16f32_info, v4f32x_info, v2f64x_info>;
3682defm : masked_move_for_extract<"VMOVAPSZ128", v8f64_info, v2f64x_info, v4f32x_info>;
3683defm : masked_move_for_extract<"VMOVAPSZ128", v16f32_info, v4f32x_info, v4f32x_info>;
Craig Topperd27386a2017-08-25 23:34:59 +00003684
3685// A masked extract from the first 256-bits of a 512-bit vector can be
3686// implemented with masked move.
Craig Topper80075a52017-08-27 19:03:36 +00003687defm : masked_move_for_extract<"VMOVDQA64Z256", v8i64_info, v4i64x_info, v4i64x_info>;
3688defm : masked_move_for_extract<"VMOVDQA64Z256", v16i32_info, v8i32x_info, v4i64x_info>;
3689defm : masked_move_for_extract<"VMOVDQA64Z256", v32i16_info, v16i16x_info, v4i64x_info>;
3690defm : masked_move_for_extract<"VMOVDQA64Z256", v64i8_info, v32i8x_info, v4i64x_info>;
3691defm : masked_move_for_extract<"VMOVDQA32Z256", v8i64_info, v4i64x_info, v8i32x_info>;
3692defm : masked_move_for_extract<"VMOVDQA32Z256", v16i32_info, v8i32x_info, v8i32x_info>;
3693defm : masked_move_for_extract<"VMOVDQA32Z256", v32i16_info, v16i16x_info, v8i32x_info>;
3694defm : masked_move_for_extract<"VMOVDQA32Z256", v64i8_info, v32i8x_info, v8i32x_info>;
3695defm : masked_move_for_extract<"VMOVAPDZ256", v8f64_info, v4f64x_info, v4f64x_info>;
3696defm : masked_move_for_extract<"VMOVAPDZ256", v16f32_info, v8f32x_info, v4f64x_info>;
3697defm : masked_move_for_extract<"VMOVAPSZ256", v8f64_info, v4f64x_info, v8f32x_info>;
3698defm : masked_move_for_extract<"VMOVAPSZ256", v16f32_info, v8f32x_info, v8f32x_info>;
Craig Topperd27386a2017-08-25 23:34:59 +00003699}
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003700
3701// Move Int Doubleword to Packed Double Int
3702//
3703let ExeDomain = SSEPackedInt in {
3704def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
3705 "vmovd\t{$src, $dst|$dst, $src}",
3706 [(set VR128X:$dst,
Simon Pilgrim577ae242018-04-12 19:25:07 +00003707 (v4i32 (scalar_to_vector GR32:$src)))]>,
Simon Pilgrim1273f4a2018-05-18 17:58:36 +00003708 EVEX, Sched<[WriteVecMoveFromGpr]>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003709def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003710 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003711 [(set VR128X:$dst,
Simon Pilgrim577ae242018-04-12 19:25:07 +00003712 (v4i32 (scalar_to_vector (loadi32 addr:$src))))]>,
Simon Pilgrimc4b8d362018-05-18 14:08:01 +00003713 EVEX, EVEX_CD8<32, CD8VT1>, Sched<[WriteVecLoad]>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003714def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003715 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003716 [(set VR128X:$dst,
Simon Pilgrim577ae242018-04-12 19:25:07 +00003717 (v2i64 (scalar_to_vector GR64:$src)))]>,
Simon Pilgrim1273f4a2018-05-18 17:58:36 +00003718 EVEX, VEX_W, Sched<[WriteVecMoveFromGpr]>;
Craig Topperc648c9b2015-12-28 06:11:42 +00003719let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in
3720def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
3721 (ins i64mem:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003722 "vmovq\t{$src, $dst|$dst, $src}", []>,
Simon Pilgrimc4b8d362018-05-18 14:08:01 +00003723 EVEX, VEX_W, EVEX_CD8<64, CD8VT1>, Sched<[WriteVecLoad]>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003724let isCodeGenOnly = 1 in {
Craig Topperaf88afb2015-12-28 06:11:45 +00003725def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003726 "vmovq\t{$src, $dst|$dst, $src}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00003727 [(set FR64X:$dst, (bitconvert GR64:$src))]>,
Simon Pilgrim1273f4a2018-05-18 17:58:36 +00003728 EVEX, VEX_W, Sched<[WriteVecMoveFromGpr]>;
Craig Topper5971b542017-02-12 18:47:44 +00003729def VMOV64toSDZrm : AVX512XSI<0x7E, MRMSrcMem, (outs FR64X:$dst), (ins i64mem:$src),
3730 "vmovq\t{$src, $dst|$dst, $src}",
3731 [(set FR64X:$dst, (bitconvert (loadi64 addr:$src)))]>,
Simon Pilgrimc4b8d362018-05-18 14:08:01 +00003732 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>, Sched<[WriteVecLoad]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003733def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003734 "vmovq\t{$src, $dst|$dst, $src}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00003735 [(set GR64:$dst, (bitconvert FR64X:$src))]>,
Simon Pilgrim1273f4a2018-05-18 17:58:36 +00003736 EVEX, VEX_W, Sched<[WriteVecMoveFromGpr]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003737def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003738 "vmovq\t{$src, $dst|$dst, $src}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00003739 [(store (i64 (bitconvert FR64X:$src)), addr:$dst)]>,
Simon Pilgrimc4b8d362018-05-18 14:08:01 +00003740 EVEX, VEX_W, Sched<[WriteVecStore]>,
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003741 EVEX_CD8<64, CD8VT1>;
3742}
3743} // ExeDomain = SSEPackedInt
3744
3745// Move Int Doubleword to Single Scalar
3746//
3747let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3748def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
3749 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00003750 [(set FR32X:$dst, (bitconvert GR32:$src))]>,
Simon Pilgrim1273f4a2018-05-18 17:58:36 +00003751 EVEX, Sched<[WriteVecMoveFromGpr]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003752
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003753def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003754 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00003755 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))]>,
Simon Pilgrimc4b8d362018-05-18 14:08:01 +00003756 EVEX, EVEX_CD8<32, CD8VT1>, Sched<[WriteVecLoad]>;
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003757} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3758
3759// Move doubleword from xmm register to r/m32
3760//
3761let ExeDomain = SSEPackedInt in {
3762def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
3763 "vmovd\t{$src, $dst|$dst, $src}",
3764 [(set GR32:$dst, (extractelt (v4i32 VR128X:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003765 (iPTR 0)))]>,
Simon Pilgrim1273f4a2018-05-18 17:58:36 +00003766 EVEX, Sched<[WriteVecMoveToGpr]>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003767def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003768 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003769 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003770 [(store (i32 (extractelt (v4i32 VR128X:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003771 (iPTR 0))), addr:$dst)]>,
Simon Pilgrimc4b8d362018-05-18 14:08:01 +00003772 EVEX, EVEX_CD8<32, CD8VT1>, Sched<[WriteVecStore]>;
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003773} // ExeDomain = SSEPackedInt
3774
3775// Move quadword from xmm1 register to r/m64
3776//
3777let ExeDomain = SSEPackedInt in {
3778def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
3779 "vmovq\t{$src, $dst|$dst, $src}",
3780 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003781 (iPTR 0)))]>,
Simon Pilgrim1273f4a2018-05-18 17:58:36 +00003782 PD, EVEX, VEX_W, Sched<[WriteVecMoveToGpr]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003783 Requires<[HasAVX512, In64BitMode]>;
3784
Craig Topperc648c9b2015-12-28 06:11:42 +00003785let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in
3786def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003787 "vmovq\t{$src, $dst|$dst, $src}", []>, PD,
Simon Pilgrimc4b8d362018-05-18 14:08:01 +00003788 EVEX, VEX_W, Sched<[WriteVecStore]>,
Craig Topperc648c9b2015-12-28 06:11:42 +00003789 Requires<[HasAVX512, In64BitMode]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003790
Craig Topperc648c9b2015-12-28 06:11:42 +00003791def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs),
3792 (ins i64mem:$dst, VR128X:$src),
3793 "vmovq\t{$src, $dst|$dst, $src}",
3794 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003795 addr:$dst)]>,
Craig Topper401675c2015-12-28 06:32:47 +00003796 EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>,
Simon Pilgrimc4b8d362018-05-18 14:08:01 +00003797 Sched<[WriteVecStore]>, Requires<[HasAVX512, In64BitMode]>;
Craig Topperc648c9b2015-12-28 06:11:42 +00003798
3799let hasSideEffects = 0 in
3800def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003801 (ins VR128X:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003802 "vmovq.s\t{$src, $dst|$dst, $src}", []>,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00003803 EVEX, VEX_W, Sched<[SchedWriteVecLogic.XMM]>;
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003804} // ExeDomain = SSEPackedInt
3805
3806// Move Scalar Single to Double Int
3807//
3808let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3809def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
3810 (ins FR32X:$src),
3811 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00003812 [(set GR32:$dst, (bitconvert FR32X:$src))]>,
Simon Pilgrim1273f4a2018-05-18 17:58:36 +00003813 EVEX, Sched<[WriteVecMoveToGpr]>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003814def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003815 (ins i32mem:$dst, FR32X:$src),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003816 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00003817 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)]>,
Simon Pilgrimc4b8d362018-05-18 14:08:01 +00003818 EVEX, EVEX_CD8<32, CD8VT1>, Sched<[WriteVecStore]>;
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003819} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3820
3821// Move Quadword Int to Packed Quadword Int
3822//
3823let ExeDomain = SSEPackedInt in {
3824def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
3825 (ins i64mem:$src),
3826 "vmovq\t{$src, $dst|$dst, $src}",
3827 [(set VR128X:$dst,
3828 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
Simon Pilgrimc4b8d362018-05-18 14:08:01 +00003829 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>, Sched<[WriteVecLoad]>;
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003830} // ExeDomain = SSEPackedInt
3831
Craig Topper29476ab2018-01-05 21:57:23 +00003832// Allow "vmovd" but print "vmovq".
3833def : InstAlias<"vmovd\t{$src, $dst|$dst, $src}",
3834 (VMOV64toPQIZrr VR128X:$dst, GR64:$src), 0>;
3835def : InstAlias<"vmovd\t{$src, $dst|$dst, $src}",
3836 (VMOVPQIto64Zrr GR64:$dst, VR128X:$src), 0>;
3837
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003838//===----------------------------------------------------------------------===//
3839// AVX-512 MOVSS, MOVSD
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003840//===----------------------------------------------------------------------===//
3841
Craig Topperc7de3a12016-07-29 02:49:08 +00003842multiclass avx512_move_scalar<string asm, SDNode OpNode,
Asaf Badouh41ecf462015-12-06 13:26:56 +00003843 X86VectorVTInfo _> {
Craig Topperc7de3a12016-07-29 02:49:08 +00003844 def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003845 (ins _.RC:$src1, _.RC:$src2),
Craig Topperc7de3a12016-07-29 02:49:08 +00003846 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Craig Topper6fb55712017-10-04 17:20:12 +00003847 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1, _.RC:$src2)))],
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00003848 _.ExeDomain>, EVEX_4V, Sched<[SchedWriteFShuffle.XMM]>;
Craig Topperc7de3a12016-07-29 02:49:08 +00003849 def rrkz : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003850 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Craig Topperc7de3a12016-07-29 02:49:08 +00003851 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}} {z}|",
3852 "$dst {${mask}} {z}, $src1, $src2}"),
3853 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00003854 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Craig Topperc7de3a12016-07-29 02:49:08 +00003855 _.ImmAllZerosV)))],
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00003856 _.ExeDomain>, EVEX_4V, EVEX_KZ, Sched<[SchedWriteFShuffle.XMM]>;
Craig Topperc7de3a12016-07-29 02:49:08 +00003857 let Constraints = "$src0 = $dst" in
3858 def rrk : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003859 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Craig Topperc7de3a12016-07-29 02:49:08 +00003860 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}}|",
3861 "$dst {${mask}}, $src1, $src2}"),
3862 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00003863 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Craig Topperc7de3a12016-07-29 02:49:08 +00003864 (_.VT _.RC:$src0))))],
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00003865 _.ExeDomain>, EVEX_4V, EVEX_K, Sched<[SchedWriteFShuffle.XMM]>;
Craig Toppere4f868e2016-07-29 06:06:04 +00003866 let canFoldAsLoad = 1, isReMaterializable = 1 in
Craig Topperc7de3a12016-07-29 02:49:08 +00003867 def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src),
3868 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3869 [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))],
Simon Pilgrimd749b322018-05-18 13:13:59 +00003870 _.ExeDomain>, EVEX, Sched<[WriteFLoad]>;
Craig Topperc7de3a12016-07-29 02:49:08 +00003871 let mayLoad = 1, hasSideEffects = 0 in {
3872 let Constraints = "$src0 = $dst" in
3873 def rmk : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3874 (ins _.RC:$src0, _.KRCWM:$mask, _.ScalarMemOp:$src),
3875 !strconcat(asm, "\t{$src, $dst {${mask}}|",
3876 "$dst {${mask}}, $src}"),
Simon Pilgrimd749b322018-05-18 13:13:59 +00003877 [], _.ExeDomain>, EVEX, EVEX_K, Sched<[WriteFLoad]>;
Craig Topperc7de3a12016-07-29 02:49:08 +00003878 def rmkz : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3879 (ins _.KRCWM:$mask, _.ScalarMemOp:$src),
3880 !strconcat(asm, "\t{$src, $dst {${mask}} {z}|",
3881 "$dst {${mask}} {z}, $src}"),
Simon Pilgrimd749b322018-05-18 13:13:59 +00003882 [], _.ExeDomain>, EVEX, EVEX_KZ, Sched<[WriteFLoad]>;
Asaf Badouh41ecf462015-12-06 13:26:56 +00003883 }
Craig Toppere1cac152016-06-07 07:27:54 +00003884 def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src),
3885 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003886 [(store _.FRC:$src, addr:$dst)], _.ExeDomain>,
Simon Pilgrimd749b322018-05-18 13:13:59 +00003887 EVEX, Sched<[WriteFStore]>;
Craig Topperc7de3a12016-07-29 02:49:08 +00003888 let mayStore = 1, hasSideEffects = 0 in
Craig Toppere1cac152016-06-07 07:27:54 +00003889 def mrk: AVX512PI<0x11, MRMDestMem, (outs),
3890 (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src),
3891 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
Simon Pilgrimd749b322018-05-18 13:13:59 +00003892 [], _.ExeDomain>, EVEX, EVEX_K, Sched<[WriteFStore]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003893}
3894
Asaf Badouh41ecf462015-12-06 13:26:56 +00003895defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>,
3896 VEX_LIG, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003897
Asaf Badouh41ecf462015-12-06 13:26:56 +00003898defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>,
3899 VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003900
Ayman Musa46af8f92016-11-13 14:29:32 +00003901
3902multiclass avx512_move_scalar_lowering<string InstrStr, SDNode OpNode,
3903 PatLeaf ZeroFP, X86VectorVTInfo _> {
3904
3905def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003906 (_.VT (scalar_to_vector
Craig Topper7bcac492018-02-24 00:15:05 +00003907 (_.EltVT (X86selects VK1WM:$mask,
Ayman Musa46af8f92016-11-13 14:29:32 +00003908 (_.EltVT _.FRC:$src1),
3909 (_.EltVT _.FRC:$src2))))))),
Craig Topper00230602017-10-01 23:53:50 +00003910 (!cast<Instruction>(InstrStr#rrk)
3911 (COPY_TO_REGCLASS _.FRC:$src2, _.RC),
Craig Topper7bcac492018-02-24 00:15:05 +00003912 VK1WM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00003913 (_.VT _.RC:$src0),
3914 (COPY_TO_REGCLASS _.FRC:$src1, _.RC))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003915
3916def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003917 (_.VT (scalar_to_vector
Craig Topper7bcac492018-02-24 00:15:05 +00003918 (_.EltVT (X86selects VK1WM:$mask,
Ayman Musa46af8f92016-11-13 14:29:32 +00003919 (_.EltVT _.FRC:$src1),
3920 (_.EltVT ZeroFP))))))),
Craig Topper00230602017-10-01 23:53:50 +00003921 (!cast<Instruction>(InstrStr#rrkz)
Craig Topper7bcac492018-02-24 00:15:05 +00003922 VK1WM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00003923 (_.VT _.RC:$src0),
3924 (COPY_TO_REGCLASS _.FRC:$src1, _.RC))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003925}
3926
3927multiclass avx512_store_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
3928 dag Mask, RegisterClass MaskRC> {
3929
3930def : Pat<(masked_store addr:$dst, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003931 (_.info512.VT (insert_subvector undef,
Craig Toppercc060e92018-03-13 22:05:25 +00003932 (_.info128.VT _.info128.RC:$src),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00003933 (iPTR 0)))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003934 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
Guy Blank548e22a2017-05-19 12:35:15 +00003935 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003936 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003937
3938}
3939
Craig Topper058f2f62017-03-28 16:35:29 +00003940multiclass avx512_store_scalar_lowering_subreg<string InstrStr,
3941 AVX512VLVectorVTInfo _,
3942 dag Mask, RegisterClass MaskRC,
3943 SubRegIndex subreg> {
3944
3945def : Pat<(masked_store addr:$dst, Mask,
3946 (_.info512.VT (insert_subvector undef,
Craig Toppercc060e92018-03-13 22:05:25 +00003947 (_.info128.VT _.info128.RC:$src),
Craig Topper058f2f62017-03-28 16:35:29 +00003948 (iPTR 0)))),
3949 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
Guy Blank548e22a2017-05-19 12:35:15 +00003950 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00003951 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
3952
3953}
3954
Craig Topper1ee19ae2018-05-10 21:49:16 +00003955// This matches the more recent codegen from clang that avoids emitting a 512
3956// bit masked store directly. Codegen will widen 128-bit masked store to 512
3957// bits on AVX512F only targets.
3958multiclass avx512_store_scalar_lowering_subreg2<string InstrStr,
3959 AVX512VLVectorVTInfo _,
3960 dag Mask512, dag Mask128,
3961 RegisterClass MaskRC,
3962 SubRegIndex subreg> {
3963
3964// AVX512F pattern.
3965def : Pat<(masked_store addr:$dst, Mask512,
3966 (_.info512.VT (insert_subvector undef,
3967 (_.info128.VT _.info128.RC:$src),
3968 (iPTR 0)))),
3969 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
3970 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
3971 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
3972
3973// AVX512VL pattern.
3974def : Pat<(masked_store addr:$dst, Mask128, (_.info128.VT _.info128.RC:$src)),
3975 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
3976 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
3977 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
3978}
3979
Ayman Musa46af8f92016-11-13 14:29:32 +00003980multiclass avx512_load_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
3981 dag Mask, RegisterClass MaskRC> {
3982
3983def : Pat<(_.info128.VT (extract_subvector
3984 (_.info512.VT (masked_load addr:$srcAddr, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003985 (_.info512.VT (bitconvert
Ayman Musa46af8f92016-11-13 14:29:32 +00003986 (v16i32 immAllZerosV))))),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00003987 (iPTR 0))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003988 (!cast<Instruction>(InstrStr#rmkz)
Guy Blank548e22a2017-05-19 12:35:15 +00003989 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Ayman Musa46af8f92016-11-13 14:29:32 +00003990 addr:$srcAddr)>;
3991
3992def : Pat<(_.info128.VT (extract_subvector
3993 (_.info512.VT (masked_load addr:$srcAddr, Mask,
3994 (_.info512.VT (insert_subvector undef,
Craig Toppercc060e92018-03-13 22:05:25 +00003995 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00003996 (iPTR 0))))),
3997 (iPTR 0))),
Ayman Musa46af8f92016-11-13 14:29:32 +00003998 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
Guy Blank548e22a2017-05-19 12:35:15 +00003999 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Ayman Musa46af8f92016-11-13 14:29:32 +00004000 addr:$srcAddr)>;
4001
4002}
4003
Craig Topper058f2f62017-03-28 16:35:29 +00004004multiclass avx512_load_scalar_lowering_subreg<string InstrStr,
4005 AVX512VLVectorVTInfo _,
4006 dag Mask, RegisterClass MaskRC,
4007 SubRegIndex subreg> {
4008
4009def : Pat<(_.info128.VT (extract_subvector
4010 (_.info512.VT (masked_load addr:$srcAddr, Mask,
4011 (_.info512.VT (bitconvert
4012 (v16i32 immAllZerosV))))),
4013 (iPTR 0))),
4014 (!cast<Instruction>(InstrStr#rmkz)
Guy Blank548e22a2017-05-19 12:35:15 +00004015 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00004016 addr:$srcAddr)>;
4017
4018def : Pat<(_.info128.VT (extract_subvector
4019 (_.info512.VT (masked_load addr:$srcAddr, Mask,
4020 (_.info512.VT (insert_subvector undef,
Craig Toppercc060e92018-03-13 22:05:25 +00004021 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
Craig Topper058f2f62017-03-28 16:35:29 +00004022 (iPTR 0))))),
4023 (iPTR 0))),
4024 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
Guy Blank548e22a2017-05-19 12:35:15 +00004025 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00004026 addr:$srcAddr)>;
4027
4028}
4029
Craig Topper1ee19ae2018-05-10 21:49:16 +00004030// This matches the more recent codegen from clang that avoids emitting a 512
4031// bit masked load directly. Codegen will widen 128-bit masked load to 512
4032// bits on AVX512F only targets.
4033multiclass avx512_load_scalar_lowering_subreg2<string InstrStr,
4034 AVX512VLVectorVTInfo _,
4035 dag Mask512, dag Mask128,
4036 RegisterClass MaskRC,
4037 SubRegIndex subreg> {
4038// AVX512F patterns.
4039def : Pat<(_.info128.VT (extract_subvector
4040 (_.info512.VT (masked_load addr:$srcAddr, Mask512,
4041 (_.info512.VT (bitconvert
4042 (v16i32 immAllZerosV))))),
4043 (iPTR 0))),
4044 (!cast<Instruction>(InstrStr#rmkz)
4045 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
4046 addr:$srcAddr)>;
4047
4048def : Pat<(_.info128.VT (extract_subvector
4049 (_.info512.VT (masked_load addr:$srcAddr, Mask512,
4050 (_.info512.VT (insert_subvector undef,
4051 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
4052 (iPTR 0))))),
4053 (iPTR 0))),
4054 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
4055 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
4056 addr:$srcAddr)>;
4057
4058// AVX512Vl patterns.
4059def : Pat<(_.info128.VT (masked_load addr:$srcAddr, Mask128,
4060 (_.info128.VT (bitconvert (v4i32 immAllZerosV))))),
4061 (!cast<Instruction>(InstrStr#rmkz)
4062 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
4063 addr:$srcAddr)>;
4064
4065def : Pat<(_.info128.VT (masked_load addr:$srcAddr, Mask128,
4066 (_.info128.VT (X86vzmovl _.info128.RC:$src)))),
4067 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
4068 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
4069 addr:$srcAddr)>;
4070}
4071
Ayman Musa46af8f92016-11-13 14:29:32 +00004072defm : avx512_move_scalar_lowering<"VMOVSSZ", X86Movss, fp32imm0, v4f32x_info>;
4073defm : avx512_move_scalar_lowering<"VMOVSDZ", X86Movsd, fp64imm0, v2f64x_info>;
4074
4075defm : avx512_store_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
4076 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
Craig Topper058f2f62017-03-28 16:35:29 +00004077defm : avx512_store_scalar_lowering_subreg<"VMOVSSZ", avx512vl_f32_info,
4078 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16, sub_16bit>;
4079defm : avx512_store_scalar_lowering_subreg<"VMOVSDZ", avx512vl_f64_info,
4080 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8, sub_8bit>;
Ayman Musa46af8f92016-11-13 14:29:32 +00004081
Craig Topper1ee19ae2018-05-10 21:49:16 +00004082defm : avx512_store_scalar_lowering_subreg2<"VMOVSSZ", avx512vl_f32_info,
4083 (v16i1 (insert_subvector
4084 (v16i1 immAllZerosV),
4085 (v4i1 (extract_subvector
4086 (v8i1 (bitconvert (and GR8:$mask, (i8 1)))),
4087 (iPTR 0))),
4088 (iPTR 0))),
4089 (v4i1 (extract_subvector
4090 (v8i1 (bitconvert (and GR8:$mask, (i8 1)))),
4091 (iPTR 0))), GR8, sub_8bit>;
4092defm : avx512_store_scalar_lowering_subreg2<"VMOVSDZ", avx512vl_f64_info,
4093 (v8i1
4094 (extract_subvector
4095 (v16i1
4096 (insert_subvector
4097 (v16i1 immAllZerosV),
4098 (v2i1 (extract_subvector
4099 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))),
4100 (iPTR 0))),
4101 (iPTR 0))),
4102 (iPTR 0))),
4103 (v2i1 (extract_subvector
4104 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))),
4105 (iPTR 0))), GR8, sub_8bit>;
4106
Ayman Musa46af8f92016-11-13 14:29:32 +00004107defm : avx512_load_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
4108 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
Craig Topper058f2f62017-03-28 16:35:29 +00004109defm : avx512_load_scalar_lowering_subreg<"VMOVSSZ", avx512vl_f32_info,
4110 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16, sub_16bit>;
4111defm : avx512_load_scalar_lowering_subreg<"VMOVSDZ", avx512vl_f64_info,
4112 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8, sub_8bit>;
Ayman Musa46af8f92016-11-13 14:29:32 +00004113
Craig Topper1ee19ae2018-05-10 21:49:16 +00004114defm : avx512_load_scalar_lowering_subreg2<"VMOVSSZ", avx512vl_f32_info,
4115 (v16i1 (insert_subvector
4116 (v16i1 immAllZerosV),
4117 (v4i1 (extract_subvector
4118 (v8i1 (bitconvert (and GR8:$mask, (i8 1)))),
4119 (iPTR 0))),
4120 (iPTR 0))),
4121 (v4i1 (extract_subvector
4122 (v8i1 (bitconvert (and GR8:$mask, (i8 1)))),
4123 (iPTR 0))), GR8, sub_8bit>;
4124defm : avx512_load_scalar_lowering_subreg2<"VMOVSDZ", avx512vl_f64_info,
4125 (v8i1
4126 (extract_subvector
4127 (v16i1
4128 (insert_subvector
4129 (v16i1 immAllZerosV),
4130 (v2i1 (extract_subvector
4131 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))),
4132 (iPTR 0))),
4133 (iPTR 0))),
4134 (iPTR 0))),
4135 (v2i1 (extract_subvector
4136 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))),
4137 (iPTR 0))), GR8, sub_8bit>;
4138
Craig Topper61d6ddb2018-02-23 20:13:42 +00004139def : Pat<(f32 (X86selects (scalar_to_vector GR8:$mask),
Guy Blankb169d56d2017-07-31 08:26:14 +00004140 (f32 FR32X:$src1), (f32 FR32X:$src2))),
4141 (COPY_TO_REGCLASS
4142 (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
4143 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF),
4144 GR8:$mask, sub_8bit)), VK1WM),
Craig Topper6fb55712017-10-04 17:20:12 +00004145 (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src1, VR128X)),
4146 FR32X)>;
Guy Blankb169d56d2017-07-31 08:26:14 +00004147
Craig Topper74ed0872016-05-18 06:55:59 +00004148def : Pat<(f32 (X86selects VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00004149 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
Craig Topper6fb55712017-10-04 17:20:12 +00004150 VK1WM:$mask, (v4f32 (IMPLICIT_DEF)),
4151 (COPY_TO_REGCLASS FR32X:$src1, VR128X)), FR32X)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00004152
Craig Topper61d6ddb2018-02-23 20:13:42 +00004153def : Pat<(f64 (X86selects (scalar_to_vector GR8:$mask),
Guy Blankb169d56d2017-07-31 08:26:14 +00004154 (f64 FR64X:$src1), (f64 FR64X:$src2))),
4155 (COPY_TO_REGCLASS
4156 (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
4157 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF),
4158 GR8:$mask, sub_8bit)), VK1WM),
Craig Topper6fb55712017-10-04 17:20:12 +00004159 (v2f64 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR64X:$src1, VR128X)),
4160 FR64X)>;
Guy Blankb169d56d2017-07-31 08:26:14 +00004161
Craig Topper74ed0872016-05-18 06:55:59 +00004162def : Pat<(f64 (X86selects VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00004163 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
Craig Topper6fb55712017-10-04 17:20:12 +00004164 VK1WM:$mask, (v2f64 (IMPLICIT_DEF)),
4165 (COPY_TO_REGCLASS FR64X:$src1, VR128X)), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004166
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004167let hasSideEffects = 0 in {
Simon Pilgrim64fff142017-07-16 18:37:23 +00004168 def VMOVSSZrr_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00004169 (ins VR128X:$src1, VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004170 "vmovss.s\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00004171 []>, XS, EVEX_4V, VEX_LIG,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00004172 FoldGenData<"VMOVSSZrr">,
4173 Sched<[SchedWriteFShuffle.XMM]>;
Igor Breger4424aaa2015-11-19 07:58:33 +00004174
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004175let Constraints = "$src0 = $dst" in
Simon Pilgrim64fff142017-07-16 18:37:23 +00004176 def VMOVSSZrrk_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
4177 (ins f32x_info.RC:$src0, f32x_info.KRCWM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00004178 VR128X:$src1, VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004179 "vmovss.s\t{$src2, $src1, $dst {${mask}}|"#
4180 "$dst {${mask}}, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00004181 []>, EVEX_K, XS, EVEX_4V, VEX_LIG,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00004182 FoldGenData<"VMOVSSZrrk">,
4183 Sched<[SchedWriteFShuffle.XMM]>;
Simon Pilgrim64fff142017-07-16 18:37:23 +00004184
4185 def VMOVSSZrrkz_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00004186 (ins f32x_info.KRCWM:$mask, VR128X:$src1, VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004187 "vmovss.s\t{$src2, $src1, $dst {${mask}} {z}|"#
4188 "$dst {${mask}} {z}, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00004189 []>, EVEX_KZ, XS, EVEX_4V, VEX_LIG,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00004190 FoldGenData<"VMOVSSZrrkz">,
4191 Sched<[SchedWriteFShuffle.XMM]>;
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004192
Simon Pilgrim64fff142017-07-16 18:37:23 +00004193 def VMOVSDZrr_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00004194 (ins VR128X:$src1, VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004195 "vmovsd.s\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00004196 []>, XD, EVEX_4V, VEX_LIG, VEX_W,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00004197 FoldGenData<"VMOVSDZrr">,
4198 Sched<[SchedWriteFShuffle.XMM]>;
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004199
4200let Constraints = "$src0 = $dst" in
Simon Pilgrim64fff142017-07-16 18:37:23 +00004201 def VMOVSDZrrk_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
4202 (ins f64x_info.RC:$src0, f64x_info.KRCWM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00004203 VR128X:$src1, VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004204 "vmovsd.s\t{$src2, $src1, $dst {${mask}}|"#
4205 "$dst {${mask}}, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00004206 []>, EVEX_K, XD, EVEX_4V, VEX_LIG,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00004207 VEX_W, FoldGenData<"VMOVSDZrrk">,
4208 Sched<[SchedWriteFShuffle.XMM]>;
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004209
Simon Pilgrim64fff142017-07-16 18:37:23 +00004210 def VMOVSDZrrkz_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
4211 (ins f64x_info.KRCWM:$mask, VR128X:$src1,
Craig Topper6fb55712017-10-04 17:20:12 +00004212 VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004213 "vmovsd.s\t{$src2, $src1, $dst {${mask}} {z}|"#
4214 "$dst {${mask}} {z}, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00004215 []>, EVEX_KZ, XD, EVEX_4V, VEX_LIG,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00004216 VEX_W, FoldGenData<"VMOVSDZrrkz">,
4217 Sched<[SchedWriteFShuffle.XMM]>;
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004218}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004219
4220let Predicates = [HasAVX512] in {
4221 let AddedComplexity = 15 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004222 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
Craig Topper6fb55712017-10-04 17:20:12 +00004223 (VMOVSSZrr (v4f32 (AVX512_128_SET0)), VR128X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004224 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
Craig Topper6fb55712017-10-04 17:20:12 +00004225 (VMOVSSZrr (v4i32 (AVX512_128_SET0)), VR128X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004226 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
Craig Topper6fb55712017-10-04 17:20:12 +00004227 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Craig Topperdbd371e2018-05-29 20:46:27 +00004228 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topper3f8126e2016-08-13 05:43:20 +00004229 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004230
4231 // Move low f32 and clear high bits.
4232 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
4233 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004234 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004235 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
4236 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
4237 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004238 (VMOVSSZrr (v4i32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00004239 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00004240 def : Pat<(v16f32 (X86vzmovl (v16f32 VR512:$src))),
4241 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004242 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00004243 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm)), sub_xmm)>;
4244 def : Pat<(v16i32 (X86vzmovl (v16i32 VR512:$src))),
4245 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004246 (VMOVSSZrr (v4i32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00004247 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004248
4249 let AddedComplexity = 20 in {
4250 // MOVSSrm zeros the high parts of the register; represent this
4251 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
4252 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
4253 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
4254 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
4255 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
4256 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
4257 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004258 def : Pat<(v4f32 (X86vzload addr:$src)),
4259 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004260
4261 // MOVSDrm zeros the high parts of the register; represent this
4262 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
4263 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
4264 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4265 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
4266 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4267 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
4268 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4269 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
4270 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4271 def : Pat<(v2f64 (X86vzload addr:$src)),
4272 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4273
4274 // Represent the same patterns above but in the form they appear for
4275 // 256-bit types
4276 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
4277 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00004278 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004279 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
4280 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
4281 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004282 def : Pat<(v8f32 (X86vzload addr:$src)),
4283 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004284 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
4285 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
4286 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00004287 def : Pat<(v4f64 (X86vzload addr:$src)),
4288 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00004289
4290 // Represent the same patterns above but in the form they appear for
4291 // 512-bit types
4292 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
4293 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
4294 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
4295 def : Pat<(v16f32 (X86vzmovl (insert_subvector undef,
4296 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
4297 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004298 def : Pat<(v16f32 (X86vzload addr:$src)),
4299 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00004300 def : Pat<(v8f64 (X86vzmovl (insert_subvector undef,
4301 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
4302 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00004303 def : Pat<(v8f64 (X86vzload addr:$src)),
4304 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004305 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004306 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
4307 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00004308 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004309
4310 // Move low f64 and clear high bits.
4311 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
4312 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004313 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004314 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00004315 def : Pat<(v8f64 (X86vzmovl (v8f64 VR512:$src))),
4316 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004317 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00004318 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004319
4320 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004321 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004322 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00004323 def : Pat<(v8i64 (X86vzmovl (v8i64 VR512:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004324 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00004325 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004326
4327 // Extract and store.
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00004328 def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004329 addr:$dst),
4330 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004331
4332 // Shuffle with VMOVSS
4333 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
Craig Topper6fb55712017-10-04 17:20:12 +00004334 (VMOVSSZrr (v4i32 VR128X:$src1), VR128X:$src2)>;
4335
4336 def : Pat<(v4f32 (X86Movss VR128X:$src1, (scalar_to_vector FR32X:$src2))),
4337 (VMOVSSZrr VR128X:$src1,
4338 (COPY_TO_REGCLASS FR32X:$src2, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004339
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004340 // Shuffle with VMOVSD
4341 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
Craig Topper6fb55712017-10-04 17:20:12 +00004342 (VMOVSDZrr VR128X:$src1, VR128X:$src2)>;
4343
4344 def : Pat<(v2f64 (X86Movsd VR128X:$src1, (scalar_to_vector FR64X:$src2))),
4345 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS FR64X:$src2, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004346
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004347 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
Craig Topper6fb55712017-10-04 17:20:12 +00004348 (VMOVSDZrr VR128X:$src1, VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004349 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
Craig Topper6fb55712017-10-04 17:20:12 +00004350 (VMOVSDZrr VR128X:$src1, VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004351}
4352
Simon Pilgrim6f710a62018-05-01 12:15:29 +00004353let ExeDomain = SSEPackedInt, SchedRW = [SchedWriteVecLogic.XMM] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004354let AddedComplexity = 15 in
4355def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
4356 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004357 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00004358 [(set VR128X:$dst, (v2i64 (X86vzmovl
Simon Pilgrim577ae242018-04-12 19:25:07 +00004359 (v2i64 VR128X:$src))))]>,
4360 EVEX, VEX_W;
Simon Pilgrim369e59d2018-02-12 16:18:36 +00004361}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004362
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004363let Predicates = [HasAVX512] in {
Craig Topperde549852016-05-22 06:09:34 +00004364 let AddedComplexity = 15 in {
4365 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
4366 (VMOVDI2PDIZrr GR32:$src)>;
4367
4368 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
4369 (VMOV64toPQIZrr GR64:$src)>;
4370
4371 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
4372 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
4373 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00004374
4375 def : Pat<(v8i64 (X86vzmovl (insert_subvector undef,
4376 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
4377 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperde549852016-05-22 06:09:34 +00004378 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004379 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
4380 let AddedComplexity = 20 in {
Simon Pilgrima4c350f2017-02-17 20:43:32 +00004381 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector (zextloadi64i32 addr:$src))))),
4382 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004383 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
4384 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004385 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
4386 (VMOVDI2PDIZrm addr:$src)>;
4387 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
4388 (VMOVDI2PDIZrm addr:$src)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004389 def : Pat<(v4i32 (X86vzload addr:$src)),
4390 (VMOVDI2PDIZrm addr:$src)>;
4391 def : Pat<(v8i32 (X86vzload addr:$src)),
4392 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004393 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
Craig Topper3dcf45f2016-11-22 05:31:43 +00004394 (VMOVQI2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004395 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004396 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00004397 def : Pat<(v2i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00004398 (VMOVQI2PQIZrm addr:$src)>;
Craig Topperde549852016-05-22 06:09:34 +00004399 def : Pat<(v4i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00004400 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004401 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00004402
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004403 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
4404 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
4405 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
4406 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00004407 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
4408 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
4409 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
4410
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004411 // Use regular 128-bit instructions to match 512-bit scalar_to_vec+zext.
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004412 def : Pat<(v16i32 (X86vzload addr:$src)),
4413 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004414 def : Pat<(v8i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00004415 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004416}
Simon Pilgrimead11e42018-05-11 12:46:54 +00004417
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004418//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00004419// AVX-512 - Non-temporals
4420//===----------------------------------------------------------------------===//
4421
Simon Pilgrimead11e42018-05-11 12:46:54 +00004422def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
4423 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
4424 [], SSEPackedInt>, Sched<[SchedWriteVecMoveLS.ZMM.RM]>,
4425 EVEX, T8PD, EVEX_V512, EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00004426
Simon Pilgrimead11e42018-05-11 12:46:54 +00004427let Predicates = [HasVLX] in {
4428 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
4429 (ins i256mem:$src),
4430 "vmovntdqa\t{$src, $dst|$dst, $src}",
4431 [], SSEPackedInt>, Sched<[SchedWriteVecMoveLS.YMM.RM]>,
4432 EVEX, T8PD, EVEX_V256, EVEX_CD8<64, CD8VF>;
4433
4434 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
4435 (ins i128mem:$src),
4436 "vmovntdqa\t{$src, $dst|$dst, $src}",
4437 [], SSEPackedInt>, Sched<[SchedWriteVecMoveLS.XMM.RM]>,
4438 EVEX, T8PD, EVEX_V128, EVEX_CD8<64, CD8VF>;
Adam Nemetefd07852014-06-18 16:51:10 +00004439}
4440
Igor Bregerd3341f52016-01-20 13:11:47 +00004441multiclass avx512_movnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrimead11e42018-05-11 12:46:54 +00004442 X86SchedWriteMoveLS Sched,
Simon Pilgrim8904a862018-04-12 14:31:42 +00004443 PatFrag st_frag = alignednontemporalstore> {
Simon Pilgrimead11e42018-05-11 12:46:54 +00004444 let SchedRW = [Sched.MR], AddedComplexity = 400 in
Igor Bregerd3341f52016-01-20 13:11:47 +00004445 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanoved882972014-08-13 10:46:00 +00004446 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Igor Bregerd3341f52016-01-20 13:11:47 +00004447 [(st_frag (_.VT _.RC:$src), addr:$dst)],
Simon Pilgrim8904a862018-04-12 14:31:42 +00004448 _.ExeDomain>, EVEX, EVEX_CD8<_.EltSize, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00004449}
4450
Igor Bregerd3341f52016-01-20 13:11:47 +00004451multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr,
Simon Pilgrimead11e42018-05-11 12:46:54 +00004452 AVX512VLVectorVTInfo VTInfo,
4453 X86SchedWriteMoveLSWidths Sched> {
Igor Bregerd3341f52016-01-20 13:11:47 +00004454 let Predicates = [HasAVX512] in
Simon Pilgrimead11e42018-05-11 12:46:54 +00004455 defm Z : avx512_movnt<opc, OpcodeStr, VTInfo.info512, Sched.ZMM>, EVEX_V512;
Robert Khasanoved882972014-08-13 10:46:00 +00004456
Igor Bregerd3341f52016-01-20 13:11:47 +00004457 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrimead11e42018-05-11 12:46:54 +00004458 defm Z256 : avx512_movnt<opc, OpcodeStr, VTInfo.info256, Sched.YMM>, EVEX_V256;
4459 defm Z128 : avx512_movnt<opc, OpcodeStr, VTInfo.info128, Sched.XMM>, EVEX_V128;
Robert Khasanoved882972014-08-13 10:46:00 +00004460 }
4461}
4462
Simon Pilgrimead11e42018-05-11 12:46:54 +00004463defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", avx512vl_i64_info,
Simon Pilgrim215ce4a2018-05-14 18:37:19 +00004464 SchedWriteVecMoveLSNT>, PD;
Simon Pilgrimead11e42018-05-11 12:46:54 +00004465defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", avx512vl_f64_info,
Simon Pilgrim215ce4a2018-05-14 18:37:19 +00004466 SchedWriteFMoveLSNT>, PD, VEX_W;
Simon Pilgrimead11e42018-05-11 12:46:54 +00004467defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", avx512vl_f32_info,
Simon Pilgrim215ce4a2018-05-14 18:37:19 +00004468 SchedWriteFMoveLSNT>, PS;
Robert Khasanoved882972014-08-13 10:46:00 +00004469
Craig Topper707c89c2016-05-08 23:43:17 +00004470let Predicates = [HasAVX512], AddedComplexity = 400 in {
4471 def : Pat<(alignednontemporalstore (v16i32 VR512:$src), addr:$dst),
4472 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
4473 def : Pat<(alignednontemporalstore (v32i16 VR512:$src), addr:$dst),
4474 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
4475 def : Pat<(alignednontemporalstore (v64i8 VR512:$src), addr:$dst),
4476 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00004477
4478 def : Pat<(v8f64 (alignednontemporalload addr:$src)),
4479 (VMOVNTDQAZrm addr:$src)>;
4480 def : Pat<(v16f32 (alignednontemporalload addr:$src)),
4481 (VMOVNTDQAZrm addr:$src)>;
4482 def : Pat<(v8i64 (alignednontemporalload addr:$src)),
4483 (VMOVNTDQAZrm addr:$src)>;
Craig Topper707c89c2016-05-08 23:43:17 +00004484}
4485
Craig Topperc41320d2016-05-08 23:08:45 +00004486let Predicates = [HasVLX], AddedComplexity = 400 in {
4487 def : Pat<(alignednontemporalstore (v8i32 VR256X:$src), addr:$dst),
4488 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
4489 def : Pat<(alignednontemporalstore (v16i16 VR256X:$src), addr:$dst),
4490 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
4491 def : Pat<(alignednontemporalstore (v32i8 VR256X:$src), addr:$dst),
4492 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
4493
Simon Pilgrim9a896232016-06-07 13:34:24 +00004494 def : Pat<(v4f64 (alignednontemporalload addr:$src)),
4495 (VMOVNTDQAZ256rm addr:$src)>;
4496 def : Pat<(v8f32 (alignednontemporalload addr:$src)),
4497 (VMOVNTDQAZ256rm addr:$src)>;
4498 def : Pat<(v4i64 (alignednontemporalload addr:$src)),
4499 (VMOVNTDQAZ256rm addr:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00004500
Craig Topperc41320d2016-05-08 23:08:45 +00004501 def : Pat<(alignednontemporalstore (v4i32 VR128X:$src), addr:$dst),
4502 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
4503 def : Pat<(alignednontemporalstore (v8i16 VR128X:$src), addr:$dst),
4504 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
4505 def : Pat<(alignednontemporalstore (v16i8 VR128X:$src), addr:$dst),
4506 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00004507
4508 def : Pat<(v2f64 (alignednontemporalload addr:$src)),
4509 (VMOVNTDQAZ128rm addr:$src)>;
4510 def : Pat<(v4f32 (alignednontemporalload addr:$src)),
4511 (VMOVNTDQAZ128rm addr:$src)>;
4512 def : Pat<(v2i64 (alignednontemporalload addr:$src)),
4513 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topperc41320d2016-05-08 23:08:45 +00004514}
4515
Adam Nemet7f62b232014-06-10 16:39:53 +00004516//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004517// AVX-512 - Integer arithmetic
4518//
4519multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004520 X86VectorVTInfo _, X86FoldableSchedWrite sched,
Robert Khasanov44241442014-10-08 14:37:45 +00004521 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00004522 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00004523 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00004524 "$src2, $src1", "$src1, $src2",
4525 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Simon Pilgrim0e456342018-04-12 20:47:34 +00004526 IsCommutable>, AVX512BIBase, EVEX_4V,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004527 Sched<[sched]>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004528
Craig Toppere1cac152016-06-07 07:27:54 +00004529 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4530 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4531 "$src2, $src1", "$src1, $src2",
4532 (_.VT (OpNode _.RC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00004533 (bitconvert (_.LdFrag addr:$src2))))>,
4534 AVX512BIBase, EVEX_4V,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004535 Sched<[sched.Folded, ReadAfterLd]>;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004536}
4537
4538multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004539 X86VectorVTInfo _, X86FoldableSchedWrite sched,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004540 bit IsCommutable = 0> :
Simon Pilgrim21e89792018-04-13 14:36:59 +00004541 avx512_binop_rm<opc, OpcodeStr, OpNode, _, sched, IsCommutable> {
Craig Toppere1cac152016-06-07 07:27:54 +00004542 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4543 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4544 "${src2}"##_.BroadcastStr##", $src1",
4545 "$src1, ${src2}"##_.BroadcastStr,
4546 (_.VT (OpNode _.RC:$src1,
4547 (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00004548 (_.ScalarLdFrag addr:$src2))))>,
4549 AVX512BIBase, EVEX_4V, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004550 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004551}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004552
Robert Khasanovd5b14f72014-10-09 08:38:48 +00004553multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004554 AVX512VLVectorVTInfo VTInfo,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004555 X86SchedWriteWidths sched, Predicate prd,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004556 bit IsCommutable = 0> {
Robert Khasanovd5b14f72014-10-09 08:38:48 +00004557 let Predicates = [prd] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004558 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, sched.ZMM,
Robert Khasanovd5b14f72014-10-09 08:38:48 +00004559 IsCommutable>, EVEX_V512;
4560
4561 let Predicates = [prd, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004562 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256,
4563 sched.YMM, IsCommutable>, EVEX_V256;
4564 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128,
4565 sched.XMM, IsCommutable>, EVEX_V128;
Robert Khasanovd5b14f72014-10-09 08:38:48 +00004566 }
4567}
4568
Robert Khasanov545d1b72014-10-14 14:36:19 +00004569multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004570 AVX512VLVectorVTInfo VTInfo,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004571 X86SchedWriteWidths sched, Predicate prd,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004572 bit IsCommutable = 0> {
Robert Khasanov545d1b72014-10-14 14:36:19 +00004573 let Predicates = [prd] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004574 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, sched.ZMM,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004575 IsCommutable>, EVEX_V512;
4576
4577 let Predicates = [prd, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004578 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256,
4579 sched.YMM, IsCommutable>, EVEX_V256;
4580 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128,
4581 sched.XMM, IsCommutable>, EVEX_V128;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004582 }
4583}
4584
4585multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004586 X86SchedWriteWidths sched, Predicate prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004587 bit IsCommutable = 0> {
4588 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004589 sched, prd, IsCommutable>,
4590 VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004591}
4592
4593multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004594 X86SchedWriteWidths sched, Predicate prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004595 bit IsCommutable = 0> {
4596 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004597 sched, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004598}
4599
4600multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004601 X86SchedWriteWidths sched, Predicate prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004602 bit IsCommutable = 0> {
4603 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004604 sched, prd, IsCommutable>, EVEX_CD8<16, CD8VF>,
4605 VEX_WIG;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004606}
4607
4608multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004609 X86SchedWriteWidths sched, Predicate prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004610 bit IsCommutable = 0> {
4611 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004612 sched, prd, IsCommutable>, EVEX_CD8<8, CD8VF>,
4613 VEX_WIG;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004614}
4615
4616multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004617 SDNode OpNode, X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004618 Predicate prd, bit IsCommutable = 0> {
4619 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, sched, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004620 IsCommutable>;
4621
Simon Pilgrim21e89792018-04-13 14:36:59 +00004622 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, sched, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004623 IsCommutable>;
4624}
4625
4626multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004627 SDNode OpNode, X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004628 Predicate prd, bit IsCommutable = 0> {
4629 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, sched, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004630 IsCommutable>;
4631
Simon Pilgrim21e89792018-04-13 14:36:59 +00004632 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, sched, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004633 IsCommutable>;
4634}
4635
4636multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
4637 bits<8> opc_d, bits<8> opc_q,
4638 string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004639 X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004640 bit IsCommutable = 0> {
Robert Khasanov545d1b72014-10-14 14:36:19 +00004641 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004642 sched, HasAVX512, IsCommutable>,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004643 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004644 sched, HasBWI, IsCommutable>;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004645}
4646
Simon Pilgrim21e89792018-04-13 14:36:59 +00004647multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr,
4648 X86FoldableSchedWrite sched,
Michael Liao66233b72015-08-06 09:06:20 +00004649 SDNode OpNode,X86VectorVTInfo _Src,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004650 X86VectorVTInfo _Dst, X86VectorVTInfo _Brdct,
4651 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00004652 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00004653 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00004654 "$src2, $src1","$src1, $src2",
4655 (_Dst.VT (OpNode
4656 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00004657 (_Src.VT _Src.RC:$src2))),
Simon Pilgrim0e456342018-04-12 20:47:34 +00004658 IsCommutable>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004659 AVX512BIBase, EVEX_4V, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00004660 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4661 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
4662 "$src2, $src1", "$src1, $src2",
4663 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00004664 (bitconvert (_Src.LdFrag addr:$src2))))>,
4665 AVX512BIBase, EVEX_4V,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004666 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00004667
4668 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Coby Tayree99a66392016-11-20 17:19:55 +00004669 (ins _Src.RC:$src1, _Brdct.ScalarMemOp:$src2),
Craig Toppere1cac152016-06-07 07:27:54 +00004670 OpcodeStr,
4671 "${src2}"##_Brdct.BroadcastStr##", $src1",
Coby Tayree99a66392016-11-20 17:19:55 +00004672 "$src1, ${src2}"##_Brdct.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00004673 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
4674 (_Brdct.VT (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00004675 (_Brdct.ScalarLdFrag addr:$src2))))))>,
4676 AVX512BIBase, EVEX_4V, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004677 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004678}
4679
Robert Khasanov545d1b72014-10-14 14:36:19 +00004680defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004681 SchedWriteVecALU, 1>;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004682defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004683 SchedWriteVecALU, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00004684defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004685 SchedWriteVecALU, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00004686defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004687 SchedWriteVecALU, HasBWI, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00004688defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004689 SchedWriteVecALU, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00004690defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004691 SchedWriteVecALU, HasBWI, 0>;
Igor Bregerf2460112015-07-26 14:41:44 +00004692defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004693 SchedWritePMULLD, HasAVX512, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004694defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004695 SchedWriteVecIMul, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004696defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004697 SchedWriteVecIMul, HasDQI, 1>, T8PD;
4698defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SchedWriteVecIMul,
Asaf Badouh73f26f82015-07-05 12:23:20 +00004699 HasBWI, 1>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004700defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SchedWriteVecIMul,
Michael Liao66233b72015-08-06 09:06:20 +00004701 HasBWI, 1>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004702defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs,
4703 SchedWriteVecIMul, HasBWI, 1>, T8PD;
Asaf Badouh81f03c32015-06-18 12:30:53 +00004704defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg,
Simon Pilgrim39196a12018-05-03 10:53:17 +00004705 SchedWriteVecALU, HasBWI, 1>;
Craig Toppera4067962018-03-08 08:02:52 +00004706defm VPMULDQ : avx512_binop_rm_vl_q<0x28, "vpmuldq", X86pmuldq,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004707 SchedWriteVecIMul, HasAVX512, 1>, T8PD;
Craig Toppera4067962018-03-08 08:02:52 +00004708defm VPMULUDQ : avx512_binop_rm_vl_q<0xF4, "vpmuludq", X86pmuludq,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004709 SchedWriteVecIMul, HasAVX512, 1>;
Michael Liao66233b72015-08-06 09:06:20 +00004710
Simon Pilgrim21e89792018-04-13 14:36:59 +00004711multiclass avx512_binop_all<bits<8> opc, string OpcodeStr,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004712 X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004713 AVX512VLVectorVTInfo _SrcVTInfo,
4714 AVX512VLVectorVTInfo _DstVTInfo,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004715 SDNode OpNode, Predicate prd, bit IsCommutable = 0> {
4716 let Predicates = [prd] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004717 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, sched.ZMM, OpNode,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004718 _SrcVTInfo.info512, _DstVTInfo.info512,
4719 v8i64_info, IsCommutable>,
4720 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
4721 let Predicates = [HasVLX, prd] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004722 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, sched.YMM, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004723 _SrcVTInfo.info256, _DstVTInfo.info256,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004724 v4i64x_info, IsCommutable>,
4725 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004726 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, sched.XMM, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004727 _SrcVTInfo.info128, _DstVTInfo.info128,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004728 v2i64x_info, IsCommutable>,
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004729 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
4730 }
Michael Liao66233b72015-08-06 09:06:20 +00004731}
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004732
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004733defm VPMULTISHIFTQB : avx512_binop_all<0x83, "vpmultishiftqb", SchedWriteVecALU,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004734 avx512vl_i8_info, avx512vl_i8_info,
4735 X86multishift, HasVBMI, 0>, T8PD;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00004736
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004737multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004738 X86VectorVTInfo _Src, X86VectorVTInfo _Dst,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004739 X86FoldableSchedWrite sched> {
Craig Toppere1cac152016-06-07 07:27:54 +00004740 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4741 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
4742 OpcodeStr,
4743 "${src2}"##_Src.BroadcastStr##", $src1",
4744 "$src1, ${src2}"##_Src.BroadcastStr,
4745 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
4746 (_Src.VT (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00004747 (_Src.ScalarLdFrag addr:$src2))))))>,
4748 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004749 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004750}
4751
Michael Liao66233b72015-08-06 09:06:20 +00004752multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
4753 SDNode OpNode,X86VectorVTInfo _Src,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004754 X86VectorVTInfo _Dst, X86FoldableSchedWrite sched,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004755 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00004756 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004757 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00004758 "$src2, $src1","$src1, $src2",
4759 (_Dst.VT (OpNode
4760 (_Src.VT _Src.RC:$src1),
Craig Topper37e8c542016-08-14 17:57:22 +00004761 (_Src.VT _Src.RC:$src2))),
Simon Pilgrim0e456342018-04-12 20:47:34 +00004762 IsCommutable>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004763 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00004764 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4765 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
4766 "$src2, $src1", "$src1, $src2",
4767 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00004768 (bitconvert (_Src.LdFrag addr:$src2))))>,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004769 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004770 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004771}
4772
4773multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
4774 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004775 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004776 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004777 v32i16_info, SchedWriteShuffle.ZMM>,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004778 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004779 v32i16_info, SchedWriteShuffle.ZMM>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004780 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004781 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004782 v16i16x_info, SchedWriteShuffle.YMM>,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004783 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004784 v16i16x_info, SchedWriteShuffle.YMM>,
4785 EVEX_V256;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004786 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004787 v8i16x_info, SchedWriteShuffle.XMM>,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004788 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004789 v8i16x_info, SchedWriteShuffle.XMM>,
4790 EVEX_V128;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004791 }
4792}
4793multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
4794 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004795 let Predicates = [HasBWI] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004796 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info, v64i8_info,
4797 SchedWriteShuffle.ZMM>, EVEX_V512, VEX_WIG;
Craig Topper5acb5a12016-05-01 06:24:57 +00004798 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004799 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004800 v32i8x_info, SchedWriteShuffle.YMM>,
4801 EVEX_V256, VEX_WIG;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004802 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004803 v16i8x_info, SchedWriteShuffle.XMM>,
4804 EVEX_V128, VEX_WIG;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004805 }
4806}
Igor Bregerf7fd5472015-07-21 07:11:28 +00004807
4808multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr,
4809 SDNode OpNode, AVX512VLVectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00004810 AVX512VLVectorVTInfo _Dst, bit IsCommutable = 0> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004811 let Predicates = [HasBWI] in
Igor Bregerf7fd5472015-07-21 07:11:28 +00004812 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004813 _Dst.info512, SchedWriteVecIMul.ZMM,
4814 IsCommutable>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004815 let Predicates = [HasBWI, HasVLX] in {
Igor Bregerf7fd5472015-07-21 07:11:28 +00004816 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004817 _Dst.info256, SchedWriteVecIMul.YMM,
4818 IsCommutable>, EVEX_V256;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004819 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004820 _Dst.info128, SchedWriteVecIMul.XMM,
4821 IsCommutable>, EVEX_V128;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004822 }
4823}
4824
Craig Topperb6da6542016-05-01 17:38:32 +00004825defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, AVX512BIBase;
4826defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, AVX5128IBase;
4827defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase;
4828defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004829
Craig Topper5acb5a12016-05-01 06:24:57 +00004830defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw,
Craig Toppera33846a2017-10-22 06:18:23 +00004831 avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD, VEX_WIG;
Craig Topper5acb5a12016-05-01 06:24:57 +00004832defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd,
Craig Toppera33846a2017-10-22 06:18:23 +00004833 avx512vl_i16_info, avx512vl_i32_info, 1>, AVX512BIBase, VEX_WIG;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004834
Igor Bregerf2460112015-07-26 14:41:44 +00004835defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004836 SchedWriteVecALU, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004837defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004838 SchedWriteVecALU, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004839defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004840 SchedWriteVecALU, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004841
Igor Bregerf2460112015-07-26 14:41:44 +00004842defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004843 SchedWriteVecALU, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004844defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004845 SchedWriteVecALU, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004846defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004847 SchedWriteVecALU, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004848
Igor Bregerf2460112015-07-26 14:41:44 +00004849defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004850 SchedWriteVecALU, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004851defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004852 SchedWriteVecALU, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004853defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004854 SchedWriteVecALU, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004855
Igor Bregerf2460112015-07-26 14:41:44 +00004856defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004857 SchedWriteVecALU, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004858defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004859 SchedWriteVecALU, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004860defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004861 SchedWriteVecALU, HasAVX512, 1>, T8PD;
Craig Topperabe80cc2016-08-28 06:06:28 +00004862
Simon Pilgrim47c1ff72016-10-27 17:07:40 +00004863// PMULLQ: Use 512bit version to implement 128/256 bit in case NoVLX.
4864let Predicates = [HasDQI, NoVLX] in {
4865 def : Pat<(v4i64 (mul (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
4866 (EXTRACT_SUBREG
4867 (VPMULLQZrr
4868 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4869 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4870 sub_ymm)>;
4871
4872 def : Pat<(v2i64 (mul (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
4873 (EXTRACT_SUBREG
4874 (VPMULLQZrr
4875 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4876 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4877 sub_xmm)>;
4878}
4879
Craig Topper4520d4f2017-12-04 07:21:01 +00004880// PMULLQ: Use 512bit version to implement 128/256 bit in case NoVLX.
4881let Predicates = [HasDQI, NoVLX] in {
4882 def : Pat<(v4i64 (mul (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
4883 (EXTRACT_SUBREG
4884 (VPMULLQZrr
4885 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4886 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4887 sub_ymm)>;
4888
4889 def : Pat<(v2i64 (mul (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
4890 (EXTRACT_SUBREG
4891 (VPMULLQZrr
4892 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4893 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4894 sub_xmm)>;
4895}
4896
4897multiclass avx512_min_max_lowering<Instruction Instr, SDNode OpNode> {
4898 def : Pat<(v4i64 (OpNode VR256X:$src1, VR256X:$src2)),
4899 (EXTRACT_SUBREG
4900 (Instr
4901 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4902 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4903 sub_ymm)>;
4904
4905 def : Pat<(v2i64 (OpNode VR128X:$src1, VR128X:$src2)),
4906 (EXTRACT_SUBREG
4907 (Instr
4908 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4909 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4910 sub_xmm)>;
4911}
4912
Craig Topper694c73a2018-01-01 01:11:32 +00004913let Predicates = [HasAVX512, NoVLX] in {
Craig Topper4520d4f2017-12-04 07:21:01 +00004914 defm : avx512_min_max_lowering<VPMAXUQZrr, umax>;
4915 defm : avx512_min_max_lowering<VPMINUQZrr, umin>;
4916 defm : avx512_min_max_lowering<VPMAXSQZrr, smax>;
4917 defm : avx512_min_max_lowering<VPMINSQZrr, smin>;
4918}
4919
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004920//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004921// AVX-512 Logical Instructions
4922//===----------------------------------------------------------------------===//
4923
Craig Topperafce0ba2017-08-30 16:38:33 +00004924// OpNodeMsk is the OpNode to use when element size is important. OpNode will
4925// be set to null_frag for 32-bit elements.
4926multiclass avx512_logic_rm<bits<8> opc, string OpcodeStr,
4927 SDPatternOperator OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004928 SDNode OpNodeMsk, X86FoldableSchedWrite sched,
4929 X86VectorVTInfo _, bit IsCommutable = 0> {
Craig Topperafce0ba2017-08-30 16:38:33 +00004930 let hasSideEffects = 0 in
Craig Topperabe80cc2016-08-28 06:06:28 +00004931 defm rr : AVX512_maskable_logic<opc, MRMSrcReg, _, (outs _.RC:$dst),
4932 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4933 "$src2, $src1", "$src1, $src2",
4934 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
4935 (bitconvert (_.VT _.RC:$src2)))),
Craig Topperafce0ba2017-08-30 16:38:33 +00004936 (_.VT (bitconvert (_.i64VT (OpNodeMsk _.RC:$src1,
4937 _.RC:$src2)))),
Simon Pilgrim0e456342018-04-12 20:47:34 +00004938 IsCommutable>, AVX512BIBase, EVEX_4V,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004939 Sched<[sched]>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004940
Craig Topperafce0ba2017-08-30 16:38:33 +00004941 let hasSideEffects = 0, mayLoad = 1 in
Craig Topperabe80cc2016-08-28 06:06:28 +00004942 defm rm : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
4943 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4944 "$src2, $src1", "$src1, $src2",
4945 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
4946 (bitconvert (_.LdFrag addr:$src2)))),
Craig Topperafce0ba2017-08-30 16:38:33 +00004947 (_.VT (bitconvert (_.i64VT (OpNodeMsk _.RC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00004948 (bitconvert (_.LdFrag addr:$src2))))))>,
4949 AVX512BIBase, EVEX_4V,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004950 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004951}
4952
Craig Topperafce0ba2017-08-30 16:38:33 +00004953// OpNodeMsk is the OpNode to use where element size is important. So use
4954// for all of the broadcast patterns.
4955multiclass avx512_logic_rmb<bits<8> opc, string OpcodeStr,
4956 SDPatternOperator OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004957 SDNode OpNodeMsk, X86FoldableSchedWrite sched, X86VectorVTInfo _,
Craig Topperafce0ba2017-08-30 16:38:33 +00004958 bit IsCommutable = 0> :
Simon Pilgrim21e89792018-04-13 14:36:59 +00004959 avx512_logic_rm<opc, OpcodeStr, OpNode, OpNodeMsk, sched, _,
Simon Pilgrimb9b46392017-12-05 14:04:23 +00004960 IsCommutable> {
Craig Topperabe80cc2016-08-28 06:06:28 +00004961 defm rmb : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
4962 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4963 "${src2}"##_.BroadcastStr##", $src1",
4964 "$src1, ${src2}"##_.BroadcastStr,
Craig Topperafce0ba2017-08-30 16:38:33 +00004965 (_.i64VT (OpNodeMsk _.RC:$src1,
Craig Topperabe80cc2016-08-28 06:06:28 +00004966 (bitconvert
4967 (_.VT (X86VBroadcast
4968 (_.ScalarLdFrag addr:$src2)))))),
Craig Topperafce0ba2017-08-30 16:38:33 +00004969 (_.VT (bitconvert (_.i64VT (OpNodeMsk _.RC:$src1,
Craig Topperabe80cc2016-08-28 06:06:28 +00004970 (bitconvert
4971 (_.VT (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00004972 (_.ScalarLdFrag addr:$src2))))))))>,
4973 AVX512BIBase, EVEX_4V, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004974 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004975}
4976
Craig Topperafce0ba2017-08-30 16:38:33 +00004977multiclass avx512_logic_rmb_vl<bits<8> opc, string OpcodeStr,
4978 SDPatternOperator OpNode,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00004979 SDNode OpNodeMsk, X86SchedWriteWidths sched,
Simon Pilgrimb9b46392017-12-05 14:04:23 +00004980 AVX512VLVectorVTInfo VTInfo,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004981 bit IsCommutable = 0> {
4982 let Predicates = [HasAVX512] in
Simon Pilgrim6f710a62018-05-01 12:15:29 +00004983 defm Z : avx512_logic_rmb<opc, OpcodeStr, OpNode, OpNodeMsk, sched.ZMM,
Simon Pilgrimb9b46392017-12-05 14:04:23 +00004984 VTInfo.info512, IsCommutable>, EVEX_V512;
Craig Topperabe80cc2016-08-28 06:06:28 +00004985
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004986 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim6f710a62018-05-01 12:15:29 +00004987 defm Z256 : avx512_logic_rmb<opc, OpcodeStr, OpNode, OpNodeMsk, sched.YMM,
Craig Topperafce0ba2017-08-30 16:38:33 +00004988 VTInfo.info256, IsCommutable>, EVEX_V256;
Simon Pilgrim6f710a62018-05-01 12:15:29 +00004989 defm Z128 : avx512_logic_rmb<opc, OpcodeStr, OpNode, OpNodeMsk, sched.XMM,
Craig Topperafce0ba2017-08-30 16:38:33 +00004990 VTInfo.info128, IsCommutable>, EVEX_V128;
Craig Topperabe80cc2016-08-28 06:06:28 +00004991 }
4992}
4993
Craig Topperabe80cc2016-08-28 06:06:28 +00004994multiclass avx512_logic_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00004995 SDNode OpNode, X86SchedWriteWidths sched,
Simon Pilgrimb9b46392017-12-05 14:04:23 +00004996 bit IsCommutable = 0> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00004997 defm Q : avx512_logic_rmb_vl<opc_q, OpcodeStr#"q", OpNode, OpNode, sched,
Craig Topperafce0ba2017-08-30 16:38:33 +00004998 avx512vl_i64_info, IsCommutable>,
4999 VEX_W, EVEX_CD8<64, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00005000 defm D : avx512_logic_rmb_vl<opc_d, OpcodeStr#"d", null_frag, OpNode, sched,
Craig Topperafce0ba2017-08-30 16:38:33 +00005001 avx512vl_i32_info, IsCommutable>,
5002 EVEX_CD8<32, CD8VF>;
Craig Topperabe80cc2016-08-28 06:06:28 +00005003}
5004
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005005defm VPAND : avx512_logic_rm_vl_dq<0xDB, 0xDB, "vpand", and,
5006 SchedWriteVecLogic, 1>;
5007defm VPOR : avx512_logic_rm_vl_dq<0xEB, 0xEB, "vpor", or,
5008 SchedWriteVecLogic, 1>;
5009defm VPXOR : avx512_logic_rm_vl_dq<0xEF, 0xEF, "vpxor", xor,
5010 SchedWriteVecLogic, 1>;
5011defm VPANDN : avx512_logic_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp,
5012 SchedWriteVecLogic>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005013
5014//===----------------------------------------------------------------------===//
5015// AVX-512 FP arithmetic
5016//===----------------------------------------------------------------------===//
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005017
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005018multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005019 SDNode OpNode, SDNode VecNode,
5020 X86FoldableSchedWrite sched, bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00005021 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005022 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5023 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5024 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00005025 (_.VT (VecNode _.RC:$src1, _.RC:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00005026 (i32 FROUND_CURRENT)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005027 Sched<[sched]>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005028
5029 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00005030 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005031 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00005032 (_.VT (VecNode _.RC:$src1,
5033 _.ScalarIntMemCPat:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00005034 (i32 FROUND_CURRENT)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005035 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper79011a62016-07-26 08:06:18 +00005036 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005037 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00005038 (ins _.FRC:$src1, _.FRC:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005039 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005040 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005041 Sched<[sched]> {
Craig Topper79011a62016-07-26 08:06:18 +00005042 let isCommutable = IsCommutable;
5043 }
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005044 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00005045 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005046 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5047 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00005048 (_.ScalarLdFrag addr:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005049 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005050 }
Craig Topper5ec33a92016-07-22 05:00:42 +00005051 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005052}
5053
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005054multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005055 SDNode VecNode, X86FoldableSchedWrite sched,
5056 bit IsCommutable = 0> {
Craig Topper5ec33a92016-07-22 05:00:42 +00005057 let ExeDomain = _.ExeDomain in
Craig Topperda7e78e2017-12-10 04:07:28 +00005058 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005059 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
5060 "$rc, $src2, $src1", "$src1, $src2, $rc",
5061 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrim0e456342018-04-12 20:47:34 +00005062 (i32 imm:$rc)), IsCommutable>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005063 EVEX_B, EVEX_RC, Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005064}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005065multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Craig Topper56d40222017-02-22 06:54:18 +00005066 SDNode OpNode, SDNode VecNode, SDNode SaeNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005067 X86FoldableSchedWrite sched, bit IsCommutable> {
Craig Topper56d40222017-02-22 06:54:18 +00005068 let ExeDomain = _.ExeDomain in {
5069 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5070 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5071 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005072 (_.VT (VecNode _.RC:$src1, _.RC:$src2))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005073 Sched<[sched]>;
Craig Topper56d40222017-02-22 06:54:18 +00005074
5075 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5076 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
5077 "$src2, $src1", "$src1, $src2",
5078 (_.VT (VecNode _.RC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00005079 _.ScalarIntMemCPat:$src2))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005080 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper56d40222017-02-22 06:54:18 +00005081
5082 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
5083 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
5084 (ins _.FRC:$src1, _.FRC:$src2),
5085 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005086 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005087 Sched<[sched]> {
Craig Topper56d40222017-02-22 06:54:18 +00005088 let isCommutable = IsCommutable;
5089 }
5090 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
5091 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
5092 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5093 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00005094 (_.ScalarLdFrag addr:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005095 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper56d40222017-02-22 06:54:18 +00005096 }
5097
Craig Topperda7e78e2017-12-10 04:07:28 +00005098 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005099 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005100 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Topper56d40222017-02-22 06:54:18 +00005101 (SaeNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00005102 (i32 FROUND_NO_EXC))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005103 Sched<[sched]>;
Craig Topper56d40222017-02-22 06:54:18 +00005104 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005105}
5106
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005107multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005108 SDNode VecNode, X86SchedWriteSizes sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005109 bit IsCommutable> {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005110 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005111 sched.PS.Scl, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005112 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005113 sched.PS.Scl, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005114 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
5115 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005116 sched.PD.Scl, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005117 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005118 sched.PD.Scl, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005119 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
5120}
5121
5122multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005123 SDNode VecNode, SDNode SaeNode,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005124 X86SchedWriteSizes sched, bit IsCommutable> {
Craig Topper56d40222017-02-22 06:54:18 +00005125 defm SSZ : avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, OpNode,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005126 VecNode, SaeNode, sched.PS.Scl, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005127 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper56d40222017-02-22 06:54:18 +00005128 defm SDZ : avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, OpNode,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005129 VecNode, SaeNode, sched.PD.Scl, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005130 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
5131}
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005132defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnds,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005133 SchedWriteFAddSizes, 1>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005134defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnds,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005135 SchedWriteFMulSizes, 1>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005136defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnds,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005137 SchedWriteFAddSizes, 0>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005138defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnds,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005139 SchedWriteFDivSizes, 0>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005140defm VMIN : avx512_binop_s_sae<0x5D, "vmin", X86fmin, X86fmins, X86fminRnds,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005141 SchedWriteFCmpSizes, 0>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005142defm VMAX : avx512_binop_s_sae<0x5F, "vmax", X86fmax, X86fmaxs, X86fmaxRnds,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005143 SchedWriteFCmpSizes, 0>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00005144
5145// MIN/MAX nodes are commutable under "unsafe-fp-math". In this case we use
5146// X86fminc and X86fmaxc instead of X86fmin and X86fmax
5147multiclass avx512_comutable_binop_s<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005148 X86VectorVTInfo _, SDNode OpNode,
5149 X86FoldableSchedWrite sched> {
Craig Topper03669332017-02-26 06:45:56 +00005150 let isCodeGenOnly = 1, Predicates = [HasAVX512], ExeDomain = _.ExeDomain in {
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00005151 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
5152 (ins _.FRC:$src1, _.FRC:$src2),
5153 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005154 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005155 Sched<[sched]> {
Craig Topper79011a62016-07-26 08:06:18 +00005156 let isCommutable = 1;
5157 }
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00005158 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
5159 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
5160 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5161 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00005162 (_.ScalarLdFrag addr:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005163 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00005164 }
5165}
5166defm VMINCSSZ : avx512_comutable_binop_s<0x5D, "vminss", f32x_info, X86fminc,
Simon Pilgrimc546f942018-05-01 16:50:16 +00005167 SchedWriteFCmp.Scl>, XS, EVEX_4V,
5168 VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00005169
5170defm VMINCSDZ : avx512_comutable_binop_s<0x5D, "vminsd", f64x_info, X86fminc,
Simon Pilgrimc546f942018-05-01 16:50:16 +00005171 SchedWriteFCmp.Scl>, XD, VEX_W, EVEX_4V,
5172 VEX_LIG, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00005173
5174defm VMAXCSSZ : avx512_comutable_binop_s<0x5F, "vmaxss", f32x_info, X86fmaxc,
Simon Pilgrimc546f942018-05-01 16:50:16 +00005175 SchedWriteFCmp.Scl>, XS, EVEX_4V,
5176 VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00005177
5178defm VMAXCSDZ : avx512_comutable_binop_s<0x5F, "vmaxsd", f64x_info, X86fmaxc,
Simon Pilgrimc546f942018-05-01 16:50:16 +00005179 SchedWriteFCmp.Scl>, XD, VEX_W, EVEX_4V,
5180 VEX_LIG, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005181
Craig Topper375aa902016-12-19 00:42:28 +00005182multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005183 X86VectorVTInfo _, X86FoldableSchedWrite sched,
Craig Topper9433f972016-08-02 06:16:53 +00005184 bit IsCommutable> {
Craig Topper375aa902016-12-19 00:42:28 +00005185 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Robert Khasanov595e5982014-10-29 15:43:02 +00005186 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5187 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
5188 "$src2, $src1", "$src1, $src2",
Simon Pilgrim0e456342018-04-12 20:47:34 +00005189 (_.VT (OpNode _.RC:$src1, _.RC:$src2)), IsCommutable>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005190 EVEX_4V, Sched<[sched]>;
Craig Topper375aa902016-12-19 00:42:28 +00005191 let mayLoad = 1 in {
5192 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5193 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
5194 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005195 (OpNode _.RC:$src1, (_.LdFrag addr:$src2))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005196 EVEX_4V, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper375aa902016-12-19 00:42:28 +00005197 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5198 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
5199 "${src2}"##_.BroadcastStr##", $src1",
5200 "$src1, ${src2}"##_.BroadcastStr,
5201 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00005202 (_.ScalarLdFrag addr:$src2))))>,
5203 EVEX_4V, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005204 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper375aa902016-12-19 00:42:28 +00005205 }
Craig Topper5ec33a92016-07-22 05:00:42 +00005206 }
Robert Khasanov595e5982014-10-29 15:43:02 +00005207}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00005208
Simon Pilgrim21e89792018-04-13 14:36:59 +00005209multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr,
5210 SDPatternOperator OpNodeRnd,
5211 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper5ec33a92016-07-22 05:00:42 +00005212 let ExeDomain = _.ExeDomain in
Craig Topperc89e2822017-12-10 09:14:38 +00005213 defm rrb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005214 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
5215 "$rc, $src2, $src1", "$src1, $src2, $rc",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005216 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005217 EVEX_4V, EVEX_B, EVEX_RC, Sched<[sched]>;
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005218}
5219
Simon Pilgrim21e89792018-04-13 14:36:59 +00005220multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr,
5221 SDPatternOperator OpNodeRnd,
5222 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper5ec33a92016-07-22 05:00:42 +00005223 let ExeDomain = _.ExeDomain in
Craig Topperc89e2822017-12-10 09:14:38 +00005224 defm rrb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005225 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
5226 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005227 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005228 EVEX_4V, EVEX_B, Sched<[sched]>;
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005229}
5230
Craig Topper375aa902016-12-19 00:42:28 +00005231multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005232 Predicate prd, X86SchedWriteSizes sched,
Craig Topper9433f972016-08-02 06:16:53 +00005233 bit IsCommutable = 0> {
Craig Topperdb290662016-05-01 05:57:06 +00005234 let Predicates = [prd] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00005235 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005236 sched.PS.ZMM, IsCommutable>, EVEX_V512, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00005237 EVEX_CD8<32, CD8VF>;
5238 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005239 sched.PD.ZMM, IsCommutable>, EVEX_V512, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00005240 EVEX_CD8<64, CD8VF>;
Craig Topperdb290662016-05-01 05:57:06 +00005241 }
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00005242
Robert Khasanov595e5982014-10-29 15:43:02 +00005243 // Define only if AVX512VL feature is present.
Craig Topperdb290662016-05-01 05:57:06 +00005244 let Predicates = [prd, HasVLX] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00005245 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005246 sched.PS.XMM, IsCommutable>, EVEX_V128, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00005247 EVEX_CD8<32, CD8VF>;
5248 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005249 sched.PS.YMM, IsCommutable>, EVEX_V256, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00005250 EVEX_CD8<32, CD8VF>;
5251 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005252 sched.PD.XMM, IsCommutable>, EVEX_V128, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00005253 EVEX_CD8<64, CD8VF>;
5254 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005255 sched.PD.YMM, IsCommutable>, EVEX_V256, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00005256 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00005257 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005258}
5259
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005260multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005261 X86SchedWriteSizes sched> {
5262 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, sched.PS.ZMM,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005263 v16f32_info>,
5264 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005265 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, sched.PD.ZMM,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005266 v8f64_info>,
5267 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005268}
5269
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005270multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005271 X86SchedWriteSizes sched> {
5272 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, sched.PS.ZMM,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005273 v16f32_info>,
5274 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005275 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, sched.PD.ZMM,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005276 v8f64_info>,
5277 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005278}
5279
Craig Topper9433f972016-08-02 06:16:53 +00005280defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, HasAVX512,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005281 SchedWriteFAddSizes, 1>,
5282 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd, SchedWriteFAddSizes>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005283defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, HasAVX512,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005284 SchedWriteFMulSizes, 1>,
5285 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd, SchedWriteFMulSizes>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005286defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub, HasAVX512,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005287 SchedWriteFAddSizes>,
5288 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd, SchedWriteFAddSizes>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005289defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv, HasAVX512,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005290 SchedWriteFDivSizes>,
5291 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd, SchedWriteFDivSizes>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005292defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, HasAVX512,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005293 SchedWriteFCmpSizes, 0>,
5294 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd, SchedWriteFCmpSizes>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005295defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, HasAVX512,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005296 SchedWriteFCmpSizes, 0>,
5297 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd, SchedWriteFCmpSizes>;
Igor Breger58c07802016-05-03 11:51:45 +00005298let isCodeGenOnly = 1 in {
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005299 defm VMINC : avx512_fp_binop_p<0x5D, "vmin", X86fminc, HasAVX512,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005300 SchedWriteFCmpSizes, 1>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005301 defm VMAXC : avx512_fp_binop_p<0x5F, "vmax", X86fmaxc, HasAVX512,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005302 SchedWriteFCmpSizes, 1>;
Igor Breger58c07802016-05-03 11:51:45 +00005303}
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005304defm VAND : avx512_fp_binop_p<0x54, "vand", null_frag, HasDQI,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005305 SchedWriteFLogicSizes, 1>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005306defm VANDN : avx512_fp_binop_p<0x55, "vandn", null_frag, HasDQI,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005307 SchedWriteFLogicSizes, 0>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005308defm VOR : avx512_fp_binop_p<0x56, "vor", null_frag, HasDQI,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005309 SchedWriteFLogicSizes, 1>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005310defm VXOR : avx512_fp_binop_p<0x57, "vxor", null_frag, HasDQI,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005311 SchedWriteFLogicSizes, 1>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00005312
Craig Topper8f6827c2016-08-31 05:37:52 +00005313// Patterns catch floating point selects with bitcasted integer logic ops.
Craig Topper45d65032016-09-02 05:29:13 +00005314multiclass avx512_fp_logical_lowering<string InstrStr, SDNode OpNode,
5315 X86VectorVTInfo _, Predicate prd> {
5316let Predicates = [prd] in {
5317 // Masked register-register logical operations.
5318 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5319 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
5320 _.RC:$src0)),
5321 (!cast<Instruction>(InstrStr#rrk) _.RC:$src0, _.KRCWM:$mask,
5322 _.RC:$src1, _.RC:$src2)>;
5323 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5324 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
5325 _.ImmAllZerosV)),
5326 (!cast<Instruction>(InstrStr#rrkz) _.KRCWM:$mask, _.RC:$src1,
5327 _.RC:$src2)>;
5328 // Masked register-memory logical operations.
5329 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5330 (bitconvert (_.i64VT (OpNode _.RC:$src1,
5331 (load addr:$src2)))),
5332 _.RC:$src0)),
5333 (!cast<Instruction>(InstrStr#rmk) _.RC:$src0, _.KRCWM:$mask,
5334 _.RC:$src1, addr:$src2)>;
5335 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5336 (bitconvert (_.i64VT (OpNode _.RC:$src1, (load addr:$src2)))),
5337 _.ImmAllZerosV)),
5338 (!cast<Instruction>(InstrStr#rmkz) _.KRCWM:$mask, _.RC:$src1,
5339 addr:$src2)>;
5340 // Register-broadcast logical operations.
5341 def : Pat<(_.i64VT (OpNode _.RC:$src1,
5342 (bitconvert (_.VT (X86VBroadcast
5343 (_.ScalarLdFrag addr:$src2)))))),
5344 (!cast<Instruction>(InstrStr#rmb) _.RC:$src1, addr:$src2)>;
5345 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5346 (bitconvert
5347 (_.i64VT (OpNode _.RC:$src1,
5348 (bitconvert (_.VT
5349 (X86VBroadcast
5350 (_.ScalarLdFrag addr:$src2))))))),
5351 _.RC:$src0)),
5352 (!cast<Instruction>(InstrStr#rmbk) _.RC:$src0, _.KRCWM:$mask,
5353 _.RC:$src1, addr:$src2)>;
5354 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5355 (bitconvert
5356 (_.i64VT (OpNode _.RC:$src1,
5357 (bitconvert (_.VT
5358 (X86VBroadcast
5359 (_.ScalarLdFrag addr:$src2))))))),
5360 _.ImmAllZerosV)),
5361 (!cast<Instruction>(InstrStr#rmbkz) _.KRCWM:$mask,
5362 _.RC:$src1, addr:$src2)>;
5363}
Craig Topper8f6827c2016-08-31 05:37:52 +00005364}
5365
Craig Topper45d65032016-09-02 05:29:13 +00005366multiclass avx512_fp_logical_lowering_sizes<string InstrStr, SDNode OpNode> {
5367 defm : avx512_fp_logical_lowering<InstrStr#DZ128, OpNode, v4f32x_info, HasVLX>;
5368 defm : avx512_fp_logical_lowering<InstrStr#QZ128, OpNode, v2f64x_info, HasVLX>;
5369 defm : avx512_fp_logical_lowering<InstrStr#DZ256, OpNode, v8f32x_info, HasVLX>;
5370 defm : avx512_fp_logical_lowering<InstrStr#QZ256, OpNode, v4f64x_info, HasVLX>;
5371 defm : avx512_fp_logical_lowering<InstrStr#DZ, OpNode, v16f32_info, HasAVX512>;
5372 defm : avx512_fp_logical_lowering<InstrStr#QZ, OpNode, v8f64_info, HasAVX512>;
Craig Topper8f6827c2016-08-31 05:37:52 +00005373}
5374
Craig Topper45d65032016-09-02 05:29:13 +00005375defm : avx512_fp_logical_lowering_sizes<"VPAND", and>;
5376defm : avx512_fp_logical_lowering_sizes<"VPOR", or>;
5377defm : avx512_fp_logical_lowering_sizes<"VPXOR", xor>;
5378defm : avx512_fp_logical_lowering_sizes<"VPANDN", X86andnp>;
5379
Craig Topper2baef8f2016-12-18 04:17:00 +00005380let Predicates = [HasVLX,HasDQI] in {
Craig Topperd3295c62016-12-17 19:26:00 +00005381 // Use packed logical operations for scalar ops.
5382 def : Pat<(f64 (X86fand FR64X:$src1, FR64X:$src2)),
5383 (COPY_TO_REGCLASS (VANDPDZ128rr
5384 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
5385 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
5386 def : Pat<(f64 (X86for FR64X:$src1, FR64X:$src2)),
5387 (COPY_TO_REGCLASS (VORPDZ128rr
5388 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
5389 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
5390 def : Pat<(f64 (X86fxor FR64X:$src1, FR64X:$src2)),
5391 (COPY_TO_REGCLASS (VXORPDZ128rr
5392 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
5393 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
5394 def : Pat<(f64 (X86fandn FR64X:$src1, FR64X:$src2)),
5395 (COPY_TO_REGCLASS (VANDNPDZ128rr
5396 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
5397 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
5398
5399 def : Pat<(f32 (X86fand FR32X:$src1, FR32X:$src2)),
5400 (COPY_TO_REGCLASS (VANDPSZ128rr
5401 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
5402 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
5403 def : Pat<(f32 (X86for FR32X:$src1, FR32X:$src2)),
5404 (COPY_TO_REGCLASS (VORPSZ128rr
5405 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
5406 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
5407 def : Pat<(f32 (X86fxor FR32X:$src1, FR32X:$src2)),
5408 (COPY_TO_REGCLASS (VXORPSZ128rr
5409 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
5410 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
5411 def : Pat<(f32 (X86fandn FR32X:$src1, FR32X:$src2)),
5412 (COPY_TO_REGCLASS (VANDNPSZ128rr
5413 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
5414 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
5415}
5416
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005417multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005418 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topperaa8e9032017-02-26 06:45:40 +00005419 let ExeDomain = _.ExeDomain in {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005420 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5421 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
5422 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005423 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005424 EVEX_4V, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005425 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5426 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
5427 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005428 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005429 EVEX_4V, Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005430 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5431 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
5432 "${src2}"##_.BroadcastStr##", $src1",
5433 "$src1, ${src2}"##_.BroadcastStr,
5434 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005435 (_.ScalarLdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00005436 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005437 EVEX_4V, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topperaa8e9032017-02-26 06:45:40 +00005438 }
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005439}
5440
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005441multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005442 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topperaa8e9032017-02-26 06:45:40 +00005443 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005444 defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5445 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
5446 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005447 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005448 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005449 defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper75d71542017-11-13 08:07:33 +00005450 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr##_.Suffix,
Craig Toppere1cac152016-06-07 07:27:54 +00005451 "$src2, $src1", "$src1, $src2",
Craig Topper75d71542017-11-13 08:07:33 +00005452 (OpNode _.RC:$src1, _.ScalarIntMemCPat:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00005453 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005454 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topperaa8e9032017-02-26 06:45:40 +00005455 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005456}
5457
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005458multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr,
5459 SDNode OpNode, SDNode OpNodeScal,
5460 X86SchedWriteWidths sched> {
5461 defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, sched.ZMM, v16f32_info>,
5462 avx512_fp_round_packed<opc, OpcodeStr, OpNode, sched.ZMM, v16f32_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005463 EVEX_V512, EVEX_CD8<32, CD8VF>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005464 defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, sched.ZMM, v8f64_info>,
5465 avx512_fp_round_packed<opc, OpcodeStr, OpNode, sched.ZMM, v8f64_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005466 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005467 defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, sched.Scl, f32x_info>,
5468 avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNodeScal, sched.Scl>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005469 EVEX_4V,EVEX_CD8<32, CD8VT1>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005470 defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, sched.Scl, f64x_info>,
5471 avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNodeScal, sched.Scl>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005472 EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
5473
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005474 // Define only if AVX512VL feature is present.
5475 let Predicates = [HasVLX] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005476 defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, sched.XMM, v4f32x_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005477 EVEX_V128, EVEX_CD8<32, CD8VF>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005478 defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, sched.YMM, v8f32x_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005479 EVEX_V256, EVEX_CD8<32, CD8VF>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005480 defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, sched.XMM, v2f64x_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005481 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005482 defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, sched.YMM, v4f64x_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005483 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
5484 }
5485}
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005486defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef, X86scalefs,
5487 SchedWriteFAdd>, T8PD;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005488
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005489//===----------------------------------------------------------------------===//
5490// AVX-512 VPTESTM instructions
5491//===----------------------------------------------------------------------===//
5492
Craig Topper15d69732018-01-28 00:56:30 +00005493multiclass avx512_vptest<bits<8> opc, string OpcodeStr, PatFrag OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005494 X86FoldableSchedWrite sched, X86VectorVTInfo _,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005495 string Name> {
Craig Topper1a093932017-11-11 06:19:12 +00005496 let ExeDomain = _.ExeDomain in {
Igor Breger639fde72016-03-03 14:18:38 +00005497 let isCommutable = 1 in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005498 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
5499 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5500 "$src2, $src1", "$src1, $src2",
Craig Topper15d69732018-01-28 00:56:30 +00005501 (OpNode (bitconvert (_.i64VT (and _.RC:$src1, _.RC:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00005502 _.ImmAllZerosV)>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005503 EVEX_4V, Sched<[sched]>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005504 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
5505 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
5506 "$src2, $src1", "$src1, $src2",
Craig Topper15d69732018-01-28 00:56:30 +00005507 (OpNode (bitconvert
5508 (_.i64VT (and _.RC:$src1,
5509 (bitconvert (_.LdFrag addr:$src2))))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00005510 _.ImmAllZerosV)>,
5511 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005512 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper1a093932017-11-11 06:19:12 +00005513 }
Craig Topper15d69732018-01-28 00:56:30 +00005514
5515 // Patterns for compare with 0 that just use the same source twice.
5516 def : Pat<(_.KVT (OpNode _.RC:$src, _.ImmAllZerosV)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005517 (_.KVT (!cast<Instruction>(Name # _.ZSuffix # "rr")
Craig Topper15d69732018-01-28 00:56:30 +00005518 _.RC:$src, _.RC:$src))>;
5519
5520 def : Pat<(_.KVT (and _.KRC:$mask, (OpNode _.RC:$src, _.ImmAllZerosV))),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005521 (_.KVT (!cast<Instruction>(Name # _.ZSuffix # "rrk")
Craig Topper15d69732018-01-28 00:56:30 +00005522 _.KRC:$mask, _.RC:$src, _.RC:$src))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005523}
5524
Craig Topper15d69732018-01-28 00:56:30 +00005525multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, PatFrag OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005526 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper1a093932017-11-11 06:19:12 +00005527 let ExeDomain = _.ExeDomain in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005528 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
5529 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5530 "${src2}"##_.BroadcastStr##", $src1",
5531 "$src1, ${src2}"##_.BroadcastStr,
Craig Topper15d69732018-01-28 00:56:30 +00005532 (OpNode (and _.RC:$src1,
5533 (X86VBroadcast
5534 (_.ScalarLdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00005535 _.ImmAllZerosV)>,
5536 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005537 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00005538}
Igor Bregerfca0a342016-01-28 13:19:25 +00005539
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005540// Use 512bit version to implement 128/256 bit in case NoVLX.
Craig Topper15d69732018-01-28 00:56:30 +00005541multiclass avx512_vptest_lowering<PatFrag OpNode, X86VectorVTInfo ExtendInfo,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005542 X86VectorVTInfo _, string Name> {
Craig Topper15d69732018-01-28 00:56:30 +00005543 def : Pat<(_.KVT (OpNode (bitconvert (_.i64VT (and _.RC:$src1, _.RC:$src2))),
5544 _.ImmAllZerosV)),
Craig Topper5e4b4532018-01-27 23:49:14 +00005545 (_.KVT (COPY_TO_REGCLASS
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005546 (!cast<Instruction>(Name # "Zrr")
Craig Topper5e4b4532018-01-27 23:49:14 +00005547 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
5548 _.RC:$src1, _.SubRegIdx),
5549 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
5550 _.RC:$src2, _.SubRegIdx)),
5551 _.KRC))>;
5552
5553 def : Pat<(_.KVT (and _.KRC:$mask,
Craig Topper15d69732018-01-28 00:56:30 +00005554 (OpNode (bitconvert (_.i64VT (and _.RC:$src1, _.RC:$src2))),
5555 _.ImmAllZerosV))),
Craig Topper5e4b4532018-01-27 23:49:14 +00005556 (COPY_TO_REGCLASS
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005557 (!cast<Instruction>(Name # "Zrrk")
Craig Topper5e4b4532018-01-27 23:49:14 +00005558 (COPY_TO_REGCLASS _.KRC:$mask, ExtendInfo.KRC),
5559 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
5560 _.RC:$src1, _.SubRegIdx),
5561 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
5562 _.RC:$src2, _.SubRegIdx)),
5563 _.KRC)>;
Craig Topper15d69732018-01-28 00:56:30 +00005564
5565 def : Pat<(_.KVT (OpNode _.RC:$src, _.ImmAllZerosV)),
5566 (_.KVT (COPY_TO_REGCLASS
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005567 (!cast<Instruction>(Name # "Zrr")
Craig Topper15d69732018-01-28 00:56:30 +00005568 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
5569 _.RC:$src, _.SubRegIdx),
5570 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
5571 _.RC:$src, _.SubRegIdx)),
5572 _.KRC))>;
5573
5574 def : Pat<(_.KVT (and _.KRC:$mask, (OpNode _.RC:$src, _.ImmAllZerosV))),
5575 (COPY_TO_REGCLASS
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005576 (!cast<Instruction>(Name # "Zrrk")
Craig Topper15d69732018-01-28 00:56:30 +00005577 (COPY_TO_REGCLASS _.KRC:$mask, ExtendInfo.KRC),
5578 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
5579 _.RC:$src, _.SubRegIdx),
5580 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
5581 _.RC:$src, _.SubRegIdx)),
5582 _.KRC)>;
Igor Bregerfca0a342016-01-28 13:19:25 +00005583}
5584
Craig Topper15d69732018-01-28 00:56:30 +00005585multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, PatFrag OpNode,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005586 X86SchedWriteWidths sched, AVX512VLVectorVTInfo _> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005587 let Predicates = [HasAVX512] in
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005588 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, sched.ZMM, _.info512, NAME>,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005589 avx512_vptest_mb<opc, OpcodeStr, OpNode, sched.ZMM, _.info512>, EVEX_V512;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005590
5591 let Predicates = [HasAVX512, HasVLX] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005592 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, sched.YMM, _.info256, NAME>,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005593 avx512_vptest_mb<opc, OpcodeStr, OpNode, sched.YMM, _.info256>, EVEX_V256;
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005594 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, sched.XMM, _.info128, NAME>,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005595 avx512_vptest_mb<opc, OpcodeStr, OpNode, sched.XMM, _.info128>, EVEX_V128;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005596 }
Igor Bregerfca0a342016-01-28 13:19:25 +00005597 let Predicates = [HasAVX512, NoVLX] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005598 defm Z256_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info256, NAME>;
5599 defm Z128_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info128, NAME>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005600 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005601}
5602
Craig Topper15d69732018-01-28 00:56:30 +00005603multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, PatFrag OpNode,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005604 X86SchedWriteWidths sched> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00005605 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode, sched,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005606 avx512vl_i32_info>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00005607 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode, sched,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005608 avx512vl_i64_info>, VEX_W;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005609}
5610
5611multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005612 PatFrag OpNode, X86SchedWriteWidths sched> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005613 let Predicates = [HasBWI] in {
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005614 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, sched.ZMM,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005615 v32i16_info, NAME#"W">, EVEX_V512, VEX_W;
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005616 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, sched.ZMM,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005617 v64i8_info, NAME#"B">, EVEX_V512;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005618 }
5619 let Predicates = [HasVLX, HasBWI] in {
5620
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005621 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, sched.YMM,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005622 v16i16x_info, NAME#"W">, EVEX_V256, VEX_W;
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005623 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, sched.XMM,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005624 v8i16x_info, NAME#"W">, EVEX_V128, VEX_W;
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005625 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, sched.YMM,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005626 v32i8x_info, NAME#"B">, EVEX_V256;
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005627 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, sched.XMM,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005628 v16i8x_info, NAME#"B">, EVEX_V128;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005629 }
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005630
Igor Bregerfca0a342016-01-28 13:19:25 +00005631 let Predicates = [HasAVX512, NoVLX] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005632 defm BZ256_Alt : avx512_vptest_lowering<OpNode, v64i8_info, v32i8x_info, NAME#"B">;
5633 defm BZ128_Alt : avx512_vptest_lowering<OpNode, v64i8_info, v16i8x_info, NAME#"B">;
5634 defm WZ256_Alt : avx512_vptest_lowering<OpNode, v32i16_info, v16i16x_info, NAME#"W">;
5635 defm WZ128_Alt : avx512_vptest_lowering<OpNode, v32i16_info, v8i16x_info, NAME#"W">;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005636 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005637}
5638
Craig Topper9471a7c2018-02-19 19:23:31 +00005639// These patterns are used to match vptestm/vptestnm. We don't treat pcmpeqm
5640// as commutable here because we already canonicalized all zeros vectors to the
5641// RHS during lowering.
5642def X86pcmpeqm : PatFrag<(ops node:$src1, node:$src2),
5643 (X86cmpm node:$src1, node:$src2, (i8 0))>;
5644def X86pcmpnem : PatFrag<(ops node:$src1, node:$src2),
5645 (X86cmpm node:$src1, node:$src2, (i8 4))>;
5646
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005647multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005648 PatFrag OpNode, X86SchedWriteWidths sched> :
5649 avx512_vptest_wb<opc_wb, OpcodeStr, OpNode, sched>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005650 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode, sched>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005651
Craig Topper15d69732018-01-28 00:56:30 +00005652defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86pcmpnem,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005653 SchedWriteVecLogic>, T8PD;
Craig Topper15d69732018-01-28 00:56:30 +00005654defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86pcmpeqm,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005655 SchedWriteVecLogic>, T8XS;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005656
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005657//===----------------------------------------------------------------------===//
5658// AVX-512 Shift instructions
5659//===----------------------------------------------------------------------===//
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005660
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005661multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005662 string OpcodeStr, SDNode OpNode,
5663 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005664 let ExeDomain = _.ExeDomain in {
Cameron McInally04400442014-11-14 15:43:00 +00005665 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005666 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00005667 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005668 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005669 Sched<[sched]>;
Cameron McInally04400442014-11-14 15:43:00 +00005670 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005671 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00005672 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005673 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00005674 (i8 imm:$src2)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005675 Sched<[sched.Folded]>;
Craig Topper05948fb2016-08-02 05:11:15 +00005676 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005677}
5678
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005679multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005680 string OpcodeStr, SDNode OpNode,
5681 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005682 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005683 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
5684 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
5685 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005686 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005687 EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005688}
5689
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005690multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005691 X86FoldableSchedWrite sched, ValueType SrcVT,
5692 PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005693 // src2 is always 128-bit
Craig Topper05948fb2016-08-02 05:11:15 +00005694 let ExeDomain = _.ExeDomain in {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005695 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5696 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
5697 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005698 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005699 AVX512BIBase, EVEX_4V, Sched<[sched]>;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005700 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5701 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
5702 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005703 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2))))>,
5704 AVX512BIBase,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005705 EVEX_4V, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper05948fb2016-08-02 05:11:15 +00005706 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005707}
5708
Cameron McInally5fb084e2014-12-11 17:13:05 +00005709multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005710 X86SchedWriteWidths sched, ValueType SrcVT,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005711 PatFrag bc_frag, AVX512VLVectorVTInfo VTInfo,
5712 Predicate prd> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005713 let Predicates = [prd] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005714 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, sched.ZMM, SrcVT,
5715 bc_frag, VTInfo.info512>, EVEX_V512,
5716 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005717 let Predicates = [prd, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005718 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, sched.YMM, SrcVT,
5719 bc_frag, VTInfo.info256>, EVEX_V256,
5720 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
5721 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, sched.XMM, SrcVT,
5722 bc_frag, VTInfo.info128>, EVEX_V128,
5723 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005724 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005725}
5726
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005727multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005728 string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005729 X86SchedWriteWidths sched> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00005730 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, sched, v4i32,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005731 bc_v4i32, avx512vl_i32_info, HasAVX512>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00005732 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, sched, v2i64,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005733 bc_v2i64, avx512vl_i64_info, HasAVX512>, VEX_W;
Simon Pilgrim21e89792018-04-13 14:36:59 +00005734 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, sched, v8i16,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005735 bc_v2i64, avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005736}
5737
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005738multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005739 string OpcodeStr, SDNode OpNode,
Simon Pilgrim3c354082018-04-30 18:18:38 +00005740 X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005741 AVX512VLVectorVTInfo VTInfo> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005742 let Predicates = [HasAVX512] in
Simon Pilgrim3c354082018-04-30 18:18:38 +00005743 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5744 sched.ZMM, VTInfo.info512>,
5745 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode, sched.ZMM,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005746 VTInfo.info512>, EVEX_V512;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005747 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim3c354082018-04-30 18:18:38 +00005748 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5749 sched.YMM, VTInfo.info256>,
5750 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode, sched.YMM,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005751 VTInfo.info256>, EVEX_V256;
Simon Pilgrim3c354082018-04-30 18:18:38 +00005752 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5753 sched.XMM, VTInfo.info128>,
5754 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode, sched.XMM,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005755 VTInfo.info128>, EVEX_V128;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005756 }
5757}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005758
Simon Pilgrim21e89792018-04-13 14:36:59 +00005759multiclass avx512_shift_rmi_w<bits<8> opcw, Format ImmFormR, Format ImmFormM,
5760 string OpcodeStr, SDNode OpNode,
Simon Pilgrim3c354082018-04-30 18:18:38 +00005761 X86SchedWriteWidths sched> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005762 let Predicates = [HasBWI] in
5763 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim3c354082018-04-30 18:18:38 +00005764 sched.ZMM, v32i16_info>, EVEX_V512, VEX_WIG;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005765 let Predicates = [HasVLX, HasBWI] in {
5766 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim3c354082018-04-30 18:18:38 +00005767 sched.YMM, v16i16x_info>, EVEX_V256, VEX_WIG;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005768 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim3c354082018-04-30 18:18:38 +00005769 sched.XMM, v8i16x_info>, EVEX_V128, VEX_WIG;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005770 }
5771}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005772
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005773multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005774 Format ImmFormR, Format ImmFormM,
5775 string OpcodeStr, SDNode OpNode,
Simon Pilgrim3c354082018-04-30 18:18:38 +00005776 X86SchedWriteWidths sched> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005777 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005778 sched, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005779 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005780 sched, avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005781}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005782
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005783defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli,
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +00005784 SchedWriteVecShiftImm>,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005785 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli,
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +00005786 SchedWriteVecShiftImm>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005787
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005788defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli,
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +00005789 SchedWriteVecShiftImm>,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005790 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli,
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +00005791 SchedWriteVecShiftImm>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005792
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005793defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai,
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +00005794 SchedWriteVecShiftImm>,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005795 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai,
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +00005796 SchedWriteVecShiftImm>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005797
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005798defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri,
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +00005799 SchedWriteVecShiftImm>, AVX512BIi8Base, EVEX_4V;
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005800defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli,
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +00005801 SchedWriteVecShiftImm>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005802
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005803defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl,
5804 SchedWriteVecShift>;
5805defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra,
5806 SchedWriteVecShift>;
5807defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl,
5808 SchedWriteVecShift>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005809
Simon Pilgrim5910ebe2017-02-20 12:16:38 +00005810// Use 512bit VPSRA/VPSRAI version to implement v2i64/v4i64 in case NoVLX.
5811let Predicates = [HasAVX512, NoVLX] in {
5812 def : Pat<(v4i64 (X86vsra (v4i64 VR256X:$src1), (v2i64 VR128X:$src2))),
5813 (EXTRACT_SUBREG (v8i64
5814 (VPSRAQZrr
5815 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5816 VR128X:$src2)), sub_ymm)>;
5817
5818 def : Pat<(v2i64 (X86vsra (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
5819 (EXTRACT_SUBREG (v8i64
5820 (VPSRAQZrr
5821 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5822 VR128X:$src2)), sub_xmm)>;
5823
5824 def : Pat<(v4i64 (X86vsrai (v4i64 VR256X:$src1), (i8 imm:$src2))),
5825 (EXTRACT_SUBREG (v8i64
5826 (VPSRAQZri
5827 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5828 imm:$src2)), sub_ymm)>;
5829
5830 def : Pat<(v2i64 (X86vsrai (v2i64 VR128X:$src1), (i8 imm:$src2))),
5831 (EXTRACT_SUBREG (v8i64
5832 (VPSRAQZri
5833 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5834 imm:$src2)), sub_xmm)>;
5835}
5836
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005837//===-------------------------------------------------------------------===//
5838// Variable Bit Shifts
5839//===-------------------------------------------------------------------===//
Simon Pilgrimcf0199a2018-04-24 17:59:54 +00005840
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005841multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005842 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005843 let ExeDomain = _.ExeDomain in {
Cameron McInally5fb084e2014-12-11 17:13:05 +00005844 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5845 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5846 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005847 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005848 AVX5128IBase, EVEX_4V, Sched<[sched]>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00005849 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5850 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
5851 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005852 (_.VT (OpNode _.RC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00005853 (_.VT (bitconvert (_.LdFrag addr:$src2)))))>,
5854 AVX5128IBase, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005855 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper05948fb2016-08-02 05:11:15 +00005856 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005857}
5858
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005859multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005860 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005861 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005862 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5863 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5864 "${src2}"##_.BroadcastStr##", $src1",
5865 "$src1, ${src2}"##_.BroadcastStr,
5866 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00005867 (_.ScalarLdFrag addr:$src2)))))>,
5868 AVX5128IBase, EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005869 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005870}
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005871
Cameron McInally5fb084e2014-12-11 17:13:05 +00005872multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005873 X86SchedWriteWidths sched, AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005874 let Predicates = [HasAVX512] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005875 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, sched.ZMM, _.info512>,
5876 avx512_var_shift_mb<opc, OpcodeStr, OpNode, sched.ZMM, _.info512>, EVEX_V512;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005877
5878 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005879 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, sched.YMM, _.info256>,
5880 avx512_var_shift_mb<opc, OpcodeStr, OpNode, sched.YMM, _.info256>, EVEX_V256;
5881 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, sched.XMM, _.info128>,
5882 avx512_var_shift_mb<opc, OpcodeStr, OpNode, sched.XMM, _.info128>, EVEX_V128;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005883 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00005884}
5885
5886multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005887 SDNode OpNode, X86SchedWriteWidths sched> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00005888 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode, sched,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005889 avx512vl_i32_info>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00005890 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode, sched,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005891 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00005892}
5893
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005894// Use 512bit version to implement 128/256 bit in case NoVLX.
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005895multiclass avx512_var_shift_lowering<AVX512VLVectorVTInfo _, string OpcodeStr,
5896 SDNode OpNode, list<Predicate> p> {
5897 let Predicates = p in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005898 def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00005899 (_.info256.VT _.info256.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005900 (EXTRACT_SUBREG
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005901 (!cast<Instruction>(OpcodeStr#"Zrr")
Igor Breger7b46b4e2015-12-23 08:06:50 +00005902 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
5903 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
5904 sub_ymm)>;
5905
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005906 def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00005907 (_.info128.VT _.info128.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005908 (EXTRACT_SUBREG
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005909 (!cast<Instruction>(OpcodeStr#"Zrr")
Igor Breger7b46b4e2015-12-23 08:06:50 +00005910 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
5911 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
5912 sub_xmm)>;
5913 }
5914}
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005915multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005916 SDNode OpNode, X86SchedWriteWidths sched> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005917 let Predicates = [HasBWI] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005918 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, sched.ZMM, v32i16_info>,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005919 EVEX_V512, VEX_W;
5920 let Predicates = [HasVLX, HasBWI] in {
5921
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005922 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, sched.YMM, v16i16x_info>,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005923 EVEX_V256, VEX_W;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005924 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, sched.XMM, v8i16x_info>,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005925 EVEX_V128, VEX_W;
5926 }
5927}
5928
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005929defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl, SchedWriteVarVecShift>,
5930 avx512_var_shift_w<0x12, "vpsllvw", shl, SchedWriteVarVecShift>;
Igor Bregere59165c2016-06-20 07:05:43 +00005931
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005932defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra, SchedWriteVarVecShift>,
5933 avx512_var_shift_w<0x11, "vpsravw", sra, SchedWriteVarVecShift>;
Igor Bregere59165c2016-06-20 07:05:43 +00005934
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005935defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl, SchedWriteVarVecShift>,
5936 avx512_var_shift_w<0x10, "vpsrlvw", srl, SchedWriteVarVecShift>;
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005937
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005938defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr, SchedWriteVarVecShift>;
5939defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl, SchedWriteVarVecShift>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005940
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005941defm : avx512_var_shift_lowering<avx512vl_i64_info, "VPSRAVQ", sra, [HasAVX512, NoVLX]>;
5942defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSLLVW", shl, [HasBWI, NoVLX]>;
5943defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRAVW", sra, [HasBWI, NoVLX]>;
5944defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRLVW", srl, [HasBWI, NoVLX]>;
5945
Craig Topper05629d02016-07-24 07:32:45 +00005946// Special handing for handling VPSRAV intrinsics.
5947multiclass avx512_var_shift_int_lowering<string InstrStr, X86VectorVTInfo _,
5948 list<Predicate> p> {
5949 let Predicates = p in {
5950 def : Pat<(_.VT (X86vsrav _.RC:$src1, _.RC:$src2)),
5951 (!cast<Instruction>(InstrStr#_.ZSuffix#rr) _.RC:$src1,
5952 _.RC:$src2)>;
5953 def : Pat<(_.VT (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2)))),
5954 (!cast<Instruction>(InstrStr#_.ZSuffix##rm)
5955 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005956 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5957 (X86vsrav _.RC:$src1, _.RC:$src2), _.RC:$src0)),
5958 (!cast<Instruction>(InstrStr#_.ZSuffix#rrk) _.RC:$src0,
5959 _.KRC:$mask, _.RC:$src1, _.RC:$src2)>;
5960 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5961 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
5962 _.RC:$src0)),
5963 (!cast<Instruction>(InstrStr#_.ZSuffix##rmk) _.RC:$src0,
5964 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005965 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5966 (X86vsrav _.RC:$src1, _.RC:$src2), _.ImmAllZerosV)),
5967 (!cast<Instruction>(InstrStr#_.ZSuffix#rrkz) _.KRC:$mask,
5968 _.RC:$src1, _.RC:$src2)>;
5969 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5970 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
5971 _.ImmAllZerosV)),
5972 (!cast<Instruction>(InstrStr#_.ZSuffix##rmkz) _.KRC:$mask,
5973 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005974 }
5975}
5976
5977multiclass avx512_var_shift_int_lowering_mb<string InstrStr, X86VectorVTInfo _,
5978 list<Predicate> p> :
5979 avx512_var_shift_int_lowering<InstrStr, _, p> {
5980 let Predicates = p in {
5981 def : Pat<(_.VT (X86vsrav _.RC:$src1,
5982 (X86VBroadcast (_.ScalarLdFrag addr:$src2)))),
5983 (!cast<Instruction>(InstrStr#_.ZSuffix##rmb)
5984 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005985 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5986 (X86vsrav _.RC:$src1,
5987 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
5988 _.RC:$src0)),
5989 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbk) _.RC:$src0,
5990 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005991 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5992 (X86vsrav _.RC:$src1,
5993 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
5994 _.ImmAllZerosV)),
5995 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbkz) _.KRC:$mask,
5996 _.RC:$src1, addr:$src2)>;
5997 }
5998}
5999
6000defm : avx512_var_shift_int_lowering<"VPSRAVW", v8i16x_info, [HasVLX, HasBWI]>;
6001defm : avx512_var_shift_int_lowering<"VPSRAVW", v16i16x_info, [HasVLX, HasBWI]>;
6002defm : avx512_var_shift_int_lowering<"VPSRAVW", v32i16_info, [HasBWI]>;
6003defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v4i32x_info, [HasVLX]>;
6004defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v8i32x_info, [HasVLX]>;
6005defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v16i32_info, [HasAVX512]>;
6006defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v2i64x_info, [HasVLX]>;
6007defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v4i64x_info, [HasVLX]>;
6008defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v8i64_info, [HasAVX512]>;
6009
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00006010// Use 512bit VPROL/VPROLI version to implement v2i64/v4i64 + v4i32/v8i32 in case NoVLX.
6011let Predicates = [HasAVX512, NoVLX] in {
6012 def : Pat<(v2i64 (rotl (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
6013 (EXTRACT_SUBREG (v8i64
6014 (VPROLVQZrr
6015 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00006016 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00006017 sub_xmm)>;
6018 def : Pat<(v4i64 (rotl (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
6019 (EXTRACT_SUBREG (v8i64
6020 (VPROLVQZrr
6021 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00006022 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00006023 sub_ymm)>;
6024
6025 def : Pat<(v4i32 (rotl (v4i32 VR128X:$src1), (v4i32 VR128X:$src2))),
6026 (EXTRACT_SUBREG (v16i32
6027 (VPROLVDZrr
6028 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00006029 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00006030 sub_xmm)>;
6031 def : Pat<(v8i32 (rotl (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
6032 (EXTRACT_SUBREG (v16i32
6033 (VPROLVDZrr
6034 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00006035 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00006036 sub_ymm)>;
6037
6038 def : Pat<(v2i64 (X86vrotli (v2i64 VR128X:$src1), (i8 imm:$src2))),
6039 (EXTRACT_SUBREG (v8i64
6040 (VPROLQZri
6041 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
6042 imm:$src2)), sub_xmm)>;
6043 def : Pat<(v4i64 (X86vrotli (v4i64 VR256X:$src1), (i8 imm:$src2))),
6044 (EXTRACT_SUBREG (v8i64
6045 (VPROLQZri
6046 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
6047 imm:$src2)), sub_ymm)>;
6048
6049 def : Pat<(v4i32 (X86vrotli (v4i32 VR128X:$src1), (i8 imm:$src2))),
6050 (EXTRACT_SUBREG (v16i32
6051 (VPROLDZri
6052 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
6053 imm:$src2)), sub_xmm)>;
6054 def : Pat<(v8i32 (X86vrotli (v8i32 VR256X:$src1), (i8 imm:$src2))),
6055 (EXTRACT_SUBREG (v16i32
6056 (VPROLDZri
6057 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
6058 imm:$src2)), sub_ymm)>;
6059}
6060
6061// Use 512bit VPROR/VPRORI version to implement v2i64/v4i64 + v4i32/v8i32 in case NoVLX.
6062let Predicates = [HasAVX512, NoVLX] in {
6063 def : Pat<(v2i64 (rotr (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
6064 (EXTRACT_SUBREG (v8i64
6065 (VPRORVQZrr
6066 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00006067 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00006068 sub_xmm)>;
6069 def : Pat<(v4i64 (rotr (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
6070 (EXTRACT_SUBREG (v8i64
6071 (VPRORVQZrr
6072 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00006073 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00006074 sub_ymm)>;
6075
6076 def : Pat<(v4i32 (rotr (v4i32 VR128X:$src1), (v4i32 VR128X:$src2))),
6077 (EXTRACT_SUBREG (v16i32
6078 (VPRORVDZrr
6079 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00006080 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00006081 sub_xmm)>;
6082 def : Pat<(v8i32 (rotr (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
6083 (EXTRACT_SUBREG (v16i32
6084 (VPRORVDZrr
6085 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00006086 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00006087 sub_ymm)>;
6088
6089 def : Pat<(v2i64 (X86vrotri (v2i64 VR128X:$src1), (i8 imm:$src2))),
6090 (EXTRACT_SUBREG (v8i64
6091 (VPRORQZri
6092 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
6093 imm:$src2)), sub_xmm)>;
6094 def : Pat<(v4i64 (X86vrotri (v4i64 VR256X:$src1), (i8 imm:$src2))),
6095 (EXTRACT_SUBREG (v8i64
6096 (VPRORQZri
6097 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
6098 imm:$src2)), sub_ymm)>;
6099
6100 def : Pat<(v4i32 (X86vrotri (v4i32 VR128X:$src1), (i8 imm:$src2))),
6101 (EXTRACT_SUBREG (v16i32
6102 (VPRORDZri
6103 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
6104 imm:$src2)), sub_xmm)>;
6105 def : Pat<(v8i32 (X86vrotri (v8i32 VR256X:$src1), (i8 imm:$src2))),
6106 (EXTRACT_SUBREG (v16i32
6107 (VPRORDZri
6108 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
6109 imm:$src2)), sub_ymm)>;
6110}
6111
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006112//===-------------------------------------------------------------------===//
6113// 1-src variable permutation VPERMW/D/Q
6114//===-------------------------------------------------------------------===//
Simon Pilgrimcf0199a2018-04-24 17:59:54 +00006115
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006116multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006117 X86FoldableSchedWrite sched, AVX512VLVectorVTInfo _> {
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006118 let Predicates = [HasAVX512] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00006119 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, sched, _.info512>,
6120 avx512_var_shift_mb<opc, OpcodeStr, OpNode, sched, _.info512>, EVEX_V512;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006121
6122 let Predicates = [HasAVX512, HasVLX] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00006123 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, sched, _.info256>,
6124 avx512_var_shift_mb<opc, OpcodeStr, OpNode, sched, _.info256>, EVEX_V256;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006125}
6126
6127multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
6128 string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006129 X86FoldableSchedWrite sched, AVX512VLVectorVTInfo VTInfo> {
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006130 let Predicates = [HasAVX512] in
6131 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006132 sched, VTInfo.info512>,
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006133 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006134 sched, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006135 let Predicates = [HasAVX512, HasVLX] in
6136 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006137 sched, VTInfo.info256>,
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006138 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006139 sched, VTInfo.info256>, EVEX_V256;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006140}
6141
Michael Zuckermand9cac592016-01-19 17:07:43 +00006142multiclass avx512_vperm_bw<bits<8> opc, string OpcodeStr,
6143 Predicate prd, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006144 X86FoldableSchedWrite sched, AVX512VLVectorVTInfo _> {
Michael Zuckermand9cac592016-01-19 17:07:43 +00006145 let Predicates = [prd] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00006146 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, sched, _.info512>,
Michael Zuckermand9cac592016-01-19 17:07:43 +00006147 EVEX_V512 ;
6148 let Predicates = [HasVLX, prd] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00006149 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, sched, _.info256>,
Michael Zuckermand9cac592016-01-19 17:07:43 +00006150 EVEX_V256 ;
Simon Pilgrim21e89792018-04-13 14:36:59 +00006151 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, sched, _.info128>,
Michael Zuckermand9cac592016-01-19 17:07:43 +00006152 EVEX_V128 ;
6153 }
6154}
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006155
Michael Zuckermand9cac592016-01-19 17:07:43 +00006156defm VPERMW : avx512_vperm_bw<0x8D, "vpermw", HasBWI, X86VPermv,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006157 WriteVarShuffle256, avx512vl_i16_info>, VEX_W;
Michael Zuckermand9cac592016-01-19 17:07:43 +00006158defm VPERMB : avx512_vperm_bw<0x8D, "vpermb", HasVBMI, X86VPermv,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006159 WriteVarShuffle256, avx512vl_i8_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006160
6161defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006162 WriteVarShuffle256, avx512vl_i32_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006163defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006164 WriteVarShuffle256, avx512vl_i64_info>, VEX_W;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006165defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006166 WriteFVarShuffle256, avx512vl_f32_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006167defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006168 WriteFVarShuffle256, avx512vl_f64_info>, VEX_W;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006169
6170defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
Simon Pilgrimcf0199a2018-04-24 17:59:54 +00006171 X86VPermi, WriteShuffle256, avx512vl_i64_info>,
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006172 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
6173defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
Simon Pilgrimcf0199a2018-04-24 17:59:54 +00006174 X86VPermi, WriteFShuffle256, avx512vl_f64_info>,
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006175 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00006176
Igor Breger78741a12015-10-04 07:20:41 +00006177//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006178// AVX-512 - VPERMIL
Igor Breger78741a12015-10-04 07:20:41 +00006179//===----------------------------------------------------------------------===//
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006180
Simon Pilgrim1401a752017-11-29 14:58:34 +00006181multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006182 X86FoldableSchedWrite sched, X86VectorVTInfo _,
Simon Pilgrim1401a752017-11-29 14:58:34 +00006183 X86VectorVTInfo Ctrl> {
Igor Breger78741a12015-10-04 07:20:41 +00006184 defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst),
6185 (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr,
6186 "$src2, $src1", "$src1, $src2",
6187 (_.VT (OpNode _.RC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00006188 (Ctrl.VT Ctrl.RC:$src2)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006189 T8PD, EVEX_4V, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00006190 defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
6191 (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr,
6192 "$src2, $src1", "$src1, $src2",
6193 (_.VT (OpNode
6194 _.RC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00006195 (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2)))))>,
6196 T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006197 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00006198 defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
6199 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
6200 "${src2}"##_.BroadcastStr##", $src1",
6201 "$src1, ${src2}"##_.BroadcastStr,
6202 (_.VT (OpNode
6203 _.RC:$src1,
6204 (Ctrl.VT (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00006205 (Ctrl.ScalarLdFrag addr:$src2)))))>,
6206 T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006207 Sched<[sched.Folded, ReadAfterLd]>;
Igor Breger78741a12015-10-04 07:20:41 +00006208}
6209
6210multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar,
Simon Pilgrim3c354082018-04-30 18:18:38 +00006211 X86SchedWriteWidths sched,
Simon Pilgrim8a937e02018-04-27 18:19:48 +00006212 AVX512VLVectorVTInfo _,
Simon Pilgrim1401a752017-11-29 14:58:34 +00006213 AVX512VLVectorVTInfo Ctrl> {
Igor Breger78741a12015-10-04 07:20:41 +00006214 let Predicates = [HasAVX512] in {
Simon Pilgrim3c354082018-04-30 18:18:38 +00006215 defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, sched.ZMM,
Simon Pilgrim1401a752017-11-29 14:58:34 +00006216 _.info512, Ctrl.info512>, EVEX_V512;
Igor Breger78741a12015-10-04 07:20:41 +00006217 }
6218 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim3c354082018-04-30 18:18:38 +00006219 defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, sched.XMM,
Simon Pilgrim1401a752017-11-29 14:58:34 +00006220 _.info128, Ctrl.info128>, EVEX_V128;
Simon Pilgrim3c354082018-04-30 18:18:38 +00006221 defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, sched.YMM,
Simon Pilgrim1401a752017-11-29 14:58:34 +00006222 _.info256, Ctrl.info256>, EVEX_V256;
Igor Breger78741a12015-10-04 07:20:41 +00006223 }
6224}
6225
6226multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar,
6227 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
Simon Pilgrim3c354082018-04-30 18:18:38 +00006228 defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, SchedWriteFVarShuffle,
6229 _, Ctrl>;
Igor Breger78741a12015-10-04 07:20:41 +00006230 defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr,
Simon Pilgrim3c354082018-04-30 18:18:38 +00006231 X86VPermilpi, SchedWriteFShuffle, _>,
Igor Breger78741a12015-10-04 07:20:41 +00006232 EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00006233}
6234
Craig Topper05948fb2016-08-02 05:11:15 +00006235let ExeDomain = SSEPackedSingle in
Igor Breger78741a12015-10-04 07:20:41 +00006236defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info,
6237 avx512vl_i32_info>;
Craig Topper05948fb2016-08-02 05:11:15 +00006238let ExeDomain = SSEPackedDouble in
Igor Breger78741a12015-10-04 07:20:41 +00006239defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info,
6240 avx512vl_i64_info>, VEX_W;
Simon Pilgrim1401a752017-11-29 14:58:34 +00006241
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006242//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006243// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
6244//===----------------------------------------------------------------------===//
6245
6246defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
Simon Pilgrim3c354082018-04-30 18:18:38 +00006247 X86PShufd, SchedWriteShuffle, avx512vl_i32_info>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006248 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
6249defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
Simon Pilgrim3c354082018-04-30 18:18:38 +00006250 X86PShufhw, SchedWriteShuffle>,
6251 EVEX, AVX512XSIi8Base;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006252defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
Simon Pilgrim3c354082018-04-30 18:18:38 +00006253 X86PShuflw, SchedWriteShuffle>,
6254 EVEX, AVX512XDIi8Base;
Michael Liao66233b72015-08-06 09:06:20 +00006255
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006256//===----------------------------------------------------------------------===//
6257// AVX-512 - VPSHUFB
6258//===----------------------------------------------------------------------===//
6259
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00006260multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006261 X86SchedWriteWidths sched> {
Elena Demikhovsky55a99742015-06-22 13:00:42 +00006262 let Predicates = [HasBWI] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006263 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, sched.ZMM, v64i8_info>,
6264 EVEX_V512;
Elena Demikhovsky55a99742015-06-22 13:00:42 +00006265
6266 let Predicates = [HasVLX, HasBWI] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006267 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, sched.YMM, v32i8x_info>,
6268 EVEX_V256;
6269 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, sched.XMM, v16i8x_info>,
6270 EVEX_V128;
Elena Demikhovsky55a99742015-06-22 13:00:42 +00006271 }
6272}
6273
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006274defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb,
6275 SchedWriteVarShuffle>, VEX_WIG;
Elena Demikhovsky55a99742015-06-22 13:00:42 +00006276
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006277//===----------------------------------------------------------------------===//
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00006278// Move Low to High and High to Low packed FP Instructions
6279//===----------------------------------------------------------------------===//
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00006280
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006281def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
6282 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00006283 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00006284 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))]>,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00006285 Sched<[SchedWriteFShuffle.XMM]>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006286def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
6287 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00006288 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00006289 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))]>,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00006290 Sched<[SchedWriteFShuffle.XMM]>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006291
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006292//===----------------------------------------------------------------------===//
Igor Bregerb6b27af2015-11-10 07:09:07 +00006293// VMOVHPS/PD VMOVLPS Instructions
6294// All patterns was taken from SSS implementation.
6295//===----------------------------------------------------------------------===//
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00006296
Igor Bregerb6b27af2015-11-10 07:09:07 +00006297multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
6298 X86VectorVTInfo _> {
Craig Toppere70231b2017-02-26 06:45:54 +00006299 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00006300 def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst),
6301 (ins _.RC:$src1, f64mem:$src2),
6302 !strconcat(OpcodeStr,
6303 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
6304 [(set _.RC:$dst,
6305 (OpNode _.RC:$src1,
6306 (_.VT (bitconvert
Simon Pilgrim577ae242018-04-12 19:25:07 +00006307 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))]>,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00006308 Sched<[SchedWriteFShuffle.XMM.Folded, ReadAfterLd]>, EVEX_4V;
Igor Bregerb6b27af2015-11-10 07:09:07 +00006309}
6310
6311defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps,
6312 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
Craig Topper3b11fca2017-09-18 00:20:53 +00006313defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Unpckl,
Igor Bregerb6b27af2015-11-10 07:09:07 +00006314 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
6315defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", X86Movlps,
6316 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
6317defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movlpd,
6318 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
6319
6320let Predicates = [HasAVX512] in {
6321 // VMOVHPS patterns
6322 def : Pat<(X86Movlhps VR128X:$src1,
6323 (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))),
6324 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
6325 def : Pat<(X86Movlhps VR128X:$src1,
Craig Topper0a197df2017-09-17 18:59:32 +00006326 (bc_v4f32 (v2i64 (X86vzload addr:$src2)))),
Igor Bregerb6b27af2015-11-10 07:09:07 +00006327 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
6328 // VMOVHPD patterns
6329 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
Igor Bregerb6b27af2015-11-10 07:09:07 +00006330 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))),
6331 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
6332 // VMOVLPS patterns
6333 def : Pat<(v4f32 (X86Movlps VR128X:$src1, (load addr:$src2))),
6334 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
Igor Bregerb6b27af2015-11-10 07:09:07 +00006335 // VMOVLPD patterns
6336 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
6337 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
Igor Bregerb6b27af2015-11-10 07:09:07 +00006338 def : Pat<(v2f64 (X86Movsd VR128X:$src1,
6339 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))),
6340 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
6341}
6342
Simon Pilgrimd749b322018-05-18 13:13:59 +00006343let SchedRW = [WriteFStore] in {
Igor Bregerb6b27af2015-11-10 07:09:07 +00006344def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs),
6345 (ins f64mem:$dst, VR128X:$src),
6346 "vmovhps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00006347 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00006348 (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)),
6349 (bc_v2f64 (v4f32 VR128X:$src))),
Simon Pilgrim577ae242018-04-12 19:25:07 +00006350 (iPTR 0))), addr:$dst)]>,
Igor Bregerb6b27af2015-11-10 07:09:07 +00006351 EVEX, EVEX_CD8<32, CD8VT2>;
6352def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs),
6353 (ins f64mem:$dst, VR128X:$src),
6354 "vmovhpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00006355 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00006356 (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)),
Simon Pilgrim577ae242018-04-12 19:25:07 +00006357 (iPTR 0))), addr:$dst)]>,
Igor Bregerb6b27af2015-11-10 07:09:07 +00006358 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
6359def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs),
6360 (ins f64mem:$dst, VR128X:$src),
6361 "vmovlps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00006362 [(store (f64 (extractelt (bc_v2f64 (v4f32 VR128X:$src)),
Simon Pilgrim577ae242018-04-12 19:25:07 +00006363 (iPTR 0))), addr:$dst)]>,
Igor Bregerb6b27af2015-11-10 07:09:07 +00006364 EVEX, EVEX_CD8<32, CD8VT2>;
6365def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs),
6366 (ins f64mem:$dst, VR128X:$src),
6367 "vmovlpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00006368 [(store (f64 (extractelt (v2f64 VR128X:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00006369 (iPTR 0))), addr:$dst)]>,
Igor Bregerb6b27af2015-11-10 07:09:07 +00006370 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
Simon Pilgrim369e59d2018-02-12 16:18:36 +00006371} // SchedRW
Craig Toppere1cac152016-06-07 07:27:54 +00006372
Igor Bregerb6b27af2015-11-10 07:09:07 +00006373let Predicates = [HasAVX512] in {
6374 // VMOVHPD patterns
Craig Topperc9b19232016-05-01 04:59:44 +00006375 def : Pat<(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00006376 (v2f64 (X86VPermilpi VR128X:$src, (i8 1))),
6377 (iPTR 0))), addr:$dst),
6378 (VMOVHPDZ128mr addr:$dst, VR128X:$src)>;
6379 // VMOVLPS patterns
6380 def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128X:$src2)),
6381 addr:$src1),
6382 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
Igor Bregerb6b27af2015-11-10 07:09:07 +00006383 // VMOVLPD patterns
6384 def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
6385 addr:$src1),
6386 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
Igor Bregerb6b27af2015-11-10 07:09:07 +00006387}
6388//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006389// FMA - Fused Multiply Operations
6390//
Adam Nemet26371ce2014-10-24 00:02:55 +00006391
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006392multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006393 X86FoldableSchedWrite sched,
Craig Topper318e40b2016-07-25 07:20:31 +00006394 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006395 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Adam Nemet34801422014-10-08 23:25:39 +00006396 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00006397 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00006398 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00006399 (_.VT (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3)), 1, 1>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006400 AVX512FMA3Base, Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006401
Craig Toppere1cac152016-06-07 07:27:54 +00006402 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6403 (ins _.RC:$src2, _.MemOp:$src3),
6404 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00006405 (_.VT (OpNode _.RC:$src2, _.RC:$src1, (_.LdFrag addr:$src3))), 1, 0>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006406 AVX512FMA3Base, Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006407
Craig Toppere1cac152016-06-07 07:27:54 +00006408 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6409 (ins _.RC:$src2, _.ScalarMemOp:$src3),
6410 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
6411 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper6bcbf532016-07-25 07:20:28 +00006412 (OpNode _.RC:$src2,
Simon Pilgrim0e456342018-04-12 20:47:34 +00006413 _.RC:$src1,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))), 1, 0>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006414 AVX512FMA3Base, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper5ec33a92016-07-22 05:00:42 +00006415 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006416}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006417
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006418multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006419 X86FoldableSchedWrite sched,
Craig Topper318e40b2016-07-25 07:20:31 +00006420 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006421 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006422 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00006423 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
6424 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Simon Pilgrim0e456342018-04-12 20:47:34 +00006425 (_.VT ( OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 imm:$rc))), 1, 1>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006426 AVX512FMA3Base, EVEX_B, EVEX_RC, Sched<[sched]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006427}
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00006428
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006429multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006430 SDNode OpNodeRnd, X86SchedWriteWidths sched,
6431 AVX512VLVectorVTInfo _, string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006432 let Predicates = [HasAVX512] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006433 defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, sched.ZMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006434 _.info512, Suff>,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006435 avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, sched.ZMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006436 _.info512, Suff>,
6437 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006438 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006439 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006440 defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, sched.YMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006441 _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006442 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006443 defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, sched.XMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006444 _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006445 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006446 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006447}
6448
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006449multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006450 SDNode OpNodeRnd> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006451 defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006452 SchedWriteFMA, avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006453 defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006454 SchedWriteFMA, avx512vl_f64_info, "PD">,
6455 VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006456}
6457
Craig Topperaf0b9922017-09-04 06:59:50 +00006458defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006459defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>;
6460defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>;
6461defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>;
6462defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>;
6463defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>;
6464
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006465
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006466multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006467 X86FoldableSchedWrite sched,
Craig Topper318e40b2016-07-25 07:20:31 +00006468 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006469 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006470 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
6471 (ins _.RC:$src2, _.RC:$src3),
6472 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00006473 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), 1, 1,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006474 vselect, 1>, AVX512FMA3Base, Sched<[sched]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006475
Craig Toppere1cac152016-06-07 07:27:54 +00006476 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6477 (ins _.RC:$src2, _.MemOp:$src3),
6478 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00006479 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1)), 1, 0>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006480 AVX512FMA3Base, Sched<[sched.Folded, ReadAfterLd]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006481
Craig Toppere1cac152016-06-07 07:27:54 +00006482 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6483 (ins _.RC:$src2, _.ScalarMemOp:$src3),
6484 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
6485 "$src2, ${src3}"##_.BroadcastStr,
6486 (_.VT (OpNode _.RC:$src2,
6487 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Simon Pilgrim0e456342018-04-12 20:47:34 +00006488 _.RC:$src1)), 1, 0>, AVX512FMA3Base, EVEX_B,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006489 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper5ec33a92016-07-22 05:00:42 +00006490 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006491}
6492
6493multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006494 X86FoldableSchedWrite sched,
Craig Topper318e40b2016-07-25 07:20:31 +00006495 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006496 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006497 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
6498 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
6499 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Simon Pilgrim6a009702017-11-29 17:21:15 +00006500 (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc))),
Simon Pilgrim0e456342018-04-12 20:47:34 +00006501 1, 1, vselect, 1>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006502 AVX512FMA3Base, EVEX_B, EVEX_RC, Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006503}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006504
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006505multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006506 SDNode OpNodeRnd, X86SchedWriteWidths sched,
6507 AVX512VLVectorVTInfo _, string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006508 let Predicates = [HasAVX512] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006509 defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, sched.ZMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006510 _.info512, Suff>,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006511 avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, sched.ZMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006512 _.info512, Suff>,
6513 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006514 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006515 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006516 defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, sched.YMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006517 _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006518 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006519 defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, sched.XMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006520 _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006521 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006522 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006523}
6524
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006525multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006526 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006527 defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006528 SchedWriteFMA, avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006529 defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006530 SchedWriteFMA, avx512vl_f64_info, "PD">,
6531 VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006532}
6533
Craig Topperaf0b9922017-09-04 06:59:50 +00006534defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006535defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>;
6536defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>;
6537defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>;
6538defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>;
6539defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>;
6540
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006541multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006542 X86FoldableSchedWrite sched,
Craig Topper318e40b2016-07-25 07:20:31 +00006543 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006544 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006545 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00006546 (ins _.RC:$src2, _.RC:$src3),
6547 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00006548 (_.VT (OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2)), 1, 1, vselect, 1>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006549 AVX512FMA3Base, Sched<[sched]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006550
Craig Topper69e22782017-09-04 07:35:05 +00006551 // Pattern is 312 order so that the load is in a different place from the
6552 // 213 and 231 patterns this helps tablegen's duplicate pattern detection.
Craig Toppere1cac152016-06-07 07:27:54 +00006553 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00006554 (ins _.RC:$src2, _.MemOp:$src3),
6555 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00006556 (_.VT (OpNode (_.LdFrag addr:$src3), _.RC:$src1, _.RC:$src2)), 1, 0>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006557 AVX512FMA3Base, Sched<[sched.Folded, ReadAfterLd]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006558
Craig Topper69e22782017-09-04 07:35:05 +00006559 // Pattern is 312 order so that the load is in a different place from the
6560 // 213 and 231 patterns this helps tablegen's duplicate pattern detection.
Craig Toppere1cac152016-06-07 07:27:54 +00006561 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00006562 (ins _.RC:$src2, _.ScalarMemOp:$src3),
6563 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
6564 "$src2, ${src3}"##_.BroadcastStr,
Craig Topper69e22782017-09-04 07:35:05 +00006565 (_.VT (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Simon Pilgrim0e456342018-04-12 20:47:34 +00006566 _.RC:$src1, _.RC:$src2)), 1, 0>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006567 AVX512FMA3Base, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper5ec33a92016-07-22 05:00:42 +00006568 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006569}
6570
6571multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006572 X86FoldableSchedWrite sched,
Craig Topper318e40b2016-07-25 07:20:31 +00006573 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006574 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006575 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00006576 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
6577 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Simon Pilgrim6a009702017-11-29 17:21:15 +00006578 (_.VT ( OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 imm:$rc))),
Simon Pilgrim0e456342018-04-12 20:47:34 +00006579 1, 1, vselect, 1>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006580 AVX512FMA3Base, EVEX_B, EVEX_RC, Sched<[sched]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006581}
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006582
6583multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006584 SDNode OpNodeRnd, X86SchedWriteWidths sched,
6585 AVX512VLVectorVTInfo _, string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006586 let Predicates = [HasAVX512] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006587 defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, sched.ZMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006588 _.info512, Suff>,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006589 avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, sched.ZMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006590 _.info512, Suff>,
6591 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006592 }
6593 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006594 defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, sched.YMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006595 _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006596 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006597 defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, sched.XMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006598 _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006599 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
6600 }
6601}
6602
6603multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006604 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006605 defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006606 SchedWriteFMA, avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006607 defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006608 SchedWriteFMA, avx512vl_f64_info, "PD">,
6609 VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006610}
6611
Craig Topperaf0b9922017-09-04 06:59:50 +00006612defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006613defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>;
6614defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>;
6615defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>;
6616defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>;
6617defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006618
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006619// Scalar FMA
Igor Breger15820b02015-07-01 13:24:28 +00006620multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6621 dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb,
Craig Topper69e22782017-09-04 07:35:05 +00006622 dag RHS_r, dag RHS_m, bit MaskOnlyReg> {
Craig Topperb16598d2017-09-01 07:58:16 +00006623let Constraints = "$src1 = $dst", hasSideEffects = 0 in {
Igor Breger15820b02015-07-01 13:24:28 +00006624 defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6625 (ins _.RC:$src2, _.RC:$src3), OpcodeStr,
Simon Pilgrim0e456342018-04-12 20:47:34 +00006626 "$src3, $src2", "$src2, $src3", RHS_VEC_r, 1, 1>,
Simon Pilgrim67cc2462018-05-04 15:20:18 +00006627 AVX512FMA3Base, Sched<[SchedWriteFMA.Scl]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006628
Craig Toppere1cac152016-06-07 07:27:54 +00006629 defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00006630 (ins _.RC:$src2, _.IntScalarMemOp:$src3), OpcodeStr,
Simon Pilgrim0e456342018-04-12 20:47:34 +00006631 "$src3, $src2", "$src2, $src3", RHS_VEC_m, 1, 1>,
Simon Pilgrim67cc2462018-05-04 15:20:18 +00006632 AVX512FMA3Base, Sched<[SchedWriteFMA.Scl.Folded, ReadAfterLd]>;
Igor Breger15820b02015-07-01 13:24:28 +00006633
6634 defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6635 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
Simon Pilgrim0e456342018-04-12 20:47:34 +00006636 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb, 1, 1>,
Simon Pilgrim67cc2462018-05-04 15:20:18 +00006637 AVX512FMA3Base, EVEX_B, EVEX_RC, Sched<[SchedWriteFMA.Scl]>;
Igor Breger15820b02015-07-01 13:24:28 +00006638
Craig Toppereafdbec2016-08-13 06:48:41 +00006639 let isCodeGenOnly = 1, isCommutable = 1 in {
Craig Topper5bfa5ff2017-11-09 08:26:26 +00006640 def r : AVX512FMA3S<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger15820b02015-07-01 13:24:28 +00006641 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3),
6642 !strconcat(OpcodeStr,
6643 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Simon Pilgrim67cc2462018-05-04 15:20:18 +00006644 !if(MaskOnlyReg, [], [RHS_r])>, Sched<[SchedWriteFMA.Scl]>;
Craig Topper5bfa5ff2017-11-09 08:26:26 +00006645 def m : AVX512FMA3S<opc, MRMSrcMem, (outs _.FRC:$dst),
Craig Toppere1cac152016-06-07 07:27:54 +00006646 (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3),
6647 !strconcat(OpcodeStr,
6648 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Simon Pilgrim67cc2462018-05-04 15:20:18 +00006649 [RHS_m]>, Sched<[SchedWriteFMA.Scl.Folded, ReadAfterLd]>;
Igor Breger15820b02015-07-01 13:24:28 +00006650 }// isCodeGenOnly = 1
Igor Breger15820b02015-07-01 13:24:28 +00006651}// Constraints = "$src1 = $dst"
Craig Topperb16598d2017-09-01 07:58:16 +00006652}
Igor Breger15820b02015-07-01 13:24:28 +00006653
6654multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Topper07dac552017-11-06 05:48:25 +00006655 string OpcodeStr, SDNode OpNode, SDNode OpNodes1,
6656 SDNode OpNodeRnds1, SDNode OpNodes3,
6657 SDNode OpNodeRnds3, X86VectorVTInfo _,
6658 string SUFF> {
Craig Topper2caa97c2017-02-25 19:36:28 +00006659 let ExeDomain = _.ExeDomain in {
Craig Topperb16598d2017-09-01 07:58:16 +00006660 defm NAME#213#SUFF#Z: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix, _,
Craig Toppera55b4832016-12-09 06:42:28 +00006661 // Operands for intrinsic are in 123 order to preserve passthu
6662 // semantics.
Craig Topper07dac552017-11-06 05:48:25 +00006663 (_.VT (OpNodes1 _.RC:$src1, _.RC:$src2, _.RC:$src3)),
6664 (_.VT (OpNodes1 _.RC:$src1, _.RC:$src2,
6665 _.ScalarIntMemCPat:$src3)),
Craig Toppera55b4832016-12-09 06:42:28 +00006666 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2, _.RC:$src3,
Igor Breger15820b02015-07-01 13:24:28 +00006667 (i32 imm:$rc))),
6668 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
6669 _.FRC:$src3))),
6670 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
Craig Topper69e22782017-09-04 07:35:05 +00006671 (_.ScalarLdFrag addr:$src3)))), 0>;
Igor Breger15820b02015-07-01 13:24:28 +00006672
Craig Topperb16598d2017-09-01 07:58:16 +00006673 defm NAME#231#SUFF#Z: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix, _,
Craig Topper07dac552017-11-06 05:48:25 +00006674 (_.VT (OpNodes3 _.RC:$src2, _.RC:$src3, _.RC:$src1)),
6675 (_.VT (OpNodes3 _.RC:$src2, _.ScalarIntMemCPat:$src3,
6676 _.RC:$src1)),
Craig Toppera55b4832016-12-09 06:42:28 +00006677 (_.VT ( OpNodeRnds3 _.RC:$src2, _.RC:$src3, _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00006678 (i32 imm:$rc))),
6679 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3,
6680 _.FRC:$src1))),
6681 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2,
Craig Topper69e22782017-09-04 07:35:05 +00006682 (_.ScalarLdFrag addr:$src3), _.FRC:$src1))), 1>;
Igor Breger15820b02015-07-01 13:24:28 +00006683
Craig Toppereec768b2017-09-06 03:35:58 +00006684 // One pattern is 312 order so that the load is in a different place from the
6685 // 213 and 231 patterns this helps tablegen's duplicate pattern detection.
Craig Topperb16598d2017-09-01 07:58:16 +00006686 defm NAME#132#SUFF#Z: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix, _,
Craig Topper69e22782017-09-04 07:35:05 +00006687 (null_frag),
Craig Topper07dac552017-11-06 05:48:25 +00006688 (_.VT (OpNodes1 _.RC:$src1, _.ScalarIntMemCPat:$src3,
6689 _.RC:$src2)),
Craig Topper69e22782017-09-04 07:35:05 +00006690 (null_frag),
Igor Breger15820b02015-07-01 13:24:28 +00006691 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3,
6692 _.FRC:$src2))),
Craig Toppereec768b2017-09-06 03:35:58 +00006693 (set _.FRC:$dst, (_.EltVT (OpNode (_.ScalarLdFrag addr:$src3),
6694 _.FRC:$src1, _.FRC:$src2))), 1>;
Craig Topper2caa97c2017-02-25 19:36:28 +00006695 }
Igor Breger15820b02015-07-01 13:24:28 +00006696}
6697
6698multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Topper07dac552017-11-06 05:48:25 +00006699 string OpcodeStr, SDNode OpNode, SDNode OpNodes1,
6700 SDNode OpNodeRnds1, SDNode OpNodes3,
Craig Toppera55b4832016-12-09 06:42:28 +00006701 SDNode OpNodeRnds3> {
Igor Breger15820b02015-07-01 13:24:28 +00006702 let Predicates = [HasAVX512] in {
6703 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Topper07dac552017-11-06 05:48:25 +00006704 OpNodes1, OpNodeRnds1, OpNodes3, OpNodeRnds3,
6705 f32x_info, "SS">,
Craig Toppera55b4832016-12-09 06:42:28 +00006706 EVEX_CD8<32, CD8VT1>, VEX_LIG;
Igor Breger15820b02015-07-01 13:24:28 +00006707 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Topper07dac552017-11-06 05:48:25 +00006708 OpNodes1, OpNodeRnds1, OpNodes3, OpNodeRnds3,
6709 f64x_info, "SD">,
Craig Toppera55b4832016-12-09 06:42:28 +00006710 EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W;
Igor Breger15820b02015-07-01 13:24:28 +00006711 }
6712}
6713
Craig Topper07dac552017-11-06 05:48:25 +00006714defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86Fmadds1,
6715 X86FmaddRnds1, X86Fmadds3, X86FmaddRnds3>;
6716defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86Fmsubs1,
6717 X86FmsubRnds1, X86Fmsubs3, X86FmsubRnds3>;
6718defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd, X86Fnmadds1,
6719 X86FnmaddRnds1, X86Fnmadds3, X86FnmaddRnds3>;
6720defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub, X86Fnmsubs1,
6721 X86FnmsubRnds1, X86Fnmsubs3, X86FnmsubRnds3>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006722
Craig Topper5989db02018-05-29 22:52:09 +00006723multiclass avx512_scalar_fma_patterns<SDNode Op, string Prefix, string Suffix,
6724 SDNode Move, X86VectorVTInfo _,
6725 PatLeaf ZeroFP> {
Craig Topperaba57bf2018-05-29 20:46:26 +00006726 let Predicates = [HasAVX512] in {
Craig Topper5989db02018-05-29 22:52:09 +00006727 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
6728 (Op _.FRC:$src2,
6729 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))),
6730 _.FRC:$src3))))),
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00006731 (!cast<I>(Prefix#"213"#Suffix#"Zr_Int")
Craig Topper5989db02018-05-29 22:52:09 +00006732 VR128X:$src1, (COPY_TO_REGCLASS _.FRC:$src2, VR128X),
6733 (COPY_TO_REGCLASS _.FRC:$src3, VR128X))>;
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00006734
Craig Topper5989db02018-05-29 22:52:09 +00006735 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00006736 (X86selects VK1WM:$mask,
Craig Topper5989db02018-05-29 22:52:09 +00006737 (Op _.FRC:$src2,
6738 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))),
6739 _.FRC:$src3),
6740 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0)))))))),
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00006741 (!cast<I>(Prefix#"213"#Suffix#"Zr_Intk")
Craig Topper5989db02018-05-29 22:52:09 +00006742 VR128X:$src1, VK1WM:$mask,
6743 (COPY_TO_REGCLASS _.FRC:$src2, VR128X),
6744 (COPY_TO_REGCLASS _.FRC:$src3, VR128X))>;
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00006745
Craig Topper5989db02018-05-29 22:52:09 +00006746 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00006747 (X86selects VK1WM:$mask,
Craig Topper5989db02018-05-29 22:52:09 +00006748 (Op _.FRC:$src2, _.FRC:$src3,
6749 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0)))),
6750 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0)))))))),
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00006751 (!cast<I>(Prefix#"231"#Suffix#"Zr_Intk")
Craig Topper5989db02018-05-29 22:52:09 +00006752 VR128X:$src1, VK1WM:$mask,
6753 (COPY_TO_REGCLASS _.FRC:$src2, VR128X),
6754 (COPY_TO_REGCLASS _.FRC:$src3, VR128X))>;
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00006755
Craig Topper5989db02018-05-29 22:52:09 +00006756 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00006757 (X86selects VK1WM:$mask,
Craig Topper5989db02018-05-29 22:52:09 +00006758 (Op _.FRC:$src2,
6759 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))),
6760 _.FRC:$src3),
6761 (_.EltVT ZeroFP)))))),
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00006762 (!cast<I>(Prefix#"213"#Suffix#"Zr_Intkz")
Craig Topper5989db02018-05-29 22:52:09 +00006763 VR128X:$src1, VK1WM:$mask,
6764 (COPY_TO_REGCLASS _.FRC:$src2, VR128X),
6765 (COPY_TO_REGCLASS _.FRC:$src3, VR128X))>;
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00006766 }
6767}
6768
6769defm : avx512_scalar_fma_patterns<X86Fmadd, "VFMADD", "SS", X86Movss,
Craig Topper5989db02018-05-29 22:52:09 +00006770 v4f32x_info, fp32imm0>;
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00006771defm : avx512_scalar_fma_patterns<X86Fmsub, "VFMSUB", "SS", X86Movss,
Craig Topper5989db02018-05-29 22:52:09 +00006772 v4f32x_info, fp32imm0>;
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00006773defm : avx512_scalar_fma_patterns<X86Fnmadd, "VFNMADD", "SS", X86Movss,
Craig Topper5989db02018-05-29 22:52:09 +00006774 v4f32x_info, fp32imm0>;
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00006775defm : avx512_scalar_fma_patterns<X86Fnmsub, "VFNMSUB", "SS", X86Movss,
Craig Topper5989db02018-05-29 22:52:09 +00006776 v4f32x_info, fp32imm0>;
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00006777
6778defm : avx512_scalar_fma_patterns<X86Fmadd, "VFMADD", "SD", X86Movsd,
Craig Topper5989db02018-05-29 22:52:09 +00006779 v2f64x_info, fp64imm0>;
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00006780defm : avx512_scalar_fma_patterns<X86Fmsub, "VFMSUB", "SD", X86Movsd,
Craig Topper5989db02018-05-29 22:52:09 +00006781 v2f64x_info, fp64imm0>;
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00006782defm : avx512_scalar_fma_patterns<X86Fnmadd, "VFNMADD", "SD", X86Movsd,
Craig Topper5989db02018-05-29 22:52:09 +00006783 v2f64x_info, fp64imm0>;
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00006784defm : avx512_scalar_fma_patterns<X86Fnmsub, "VFNMSUB", "SD", X86Movsd,
Craig Topper5989db02018-05-29 22:52:09 +00006785 v2f64x_info, fp64imm0>;
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00006786
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006787//===----------------------------------------------------------------------===//
Asaf Badouh655822a2016-01-25 11:14:24 +00006788// AVX-512 Packed Multiply of Unsigned 52-bit Integers and Add the Low 52-bit IFMA
6789//===----------------------------------------------------------------------===//
6790let Constraints = "$src1 = $dst" in {
6791multiclass avx512_pmadd52_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006792 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper47e14ea2017-09-24 19:30:55 +00006793 // NOTE: The SDNode have the multiply operands first with the add last.
6794 // This enables commuted load patterns to be autogenerated by tablegen.
Craig Topper6bf9b802017-02-26 06:45:45 +00006795 let ExeDomain = _.ExeDomain in {
Asaf Badouh655822a2016-01-25 11:14:24 +00006796 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
6797 (ins _.RC:$src2, _.RC:$src3),
6798 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00006799 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), 1, 1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006800 AVX512FMA3Base, Sched<[sched]>;
Asaf Badouh655822a2016-01-25 11:14:24 +00006801
Craig Toppere1cac152016-06-07 07:27:54 +00006802 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6803 (ins _.RC:$src2, _.MemOp:$src3),
6804 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrime9376b92018-04-12 19:59:35 +00006805 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006806 AVX512FMA3Base, Sched<[sched.Folded, ReadAfterLd]>;
Asaf Badouh655822a2016-01-25 11:14:24 +00006807
Craig Toppere1cac152016-06-07 07:27:54 +00006808 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6809 (ins _.RC:$src2, _.ScalarMemOp:$src3),
6810 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
6811 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper47e14ea2017-09-24 19:30:55 +00006812 (OpNode _.RC:$src2,
6813 (_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00006814 _.RC:$src1)>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006815 AVX512FMA3Base, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper6bf9b802017-02-26 06:45:45 +00006816 }
Asaf Badouh655822a2016-01-25 11:14:24 +00006817}
6818} // Constraints = "$src1 = $dst"
6819
6820multiclass avx512_pmadd52_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006821 X86SchedWriteWidths sched, AVX512VLVectorVTInfo _> {
Asaf Badouh655822a2016-01-25 11:14:24 +00006822 let Predicates = [HasIFMA] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006823 defm Z : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, sched.ZMM, _.info512>,
Asaf Badouh655822a2016-01-25 11:14:24 +00006824 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
6825 }
6826 let Predicates = [HasVLX, HasIFMA] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006827 defm Z256 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, sched.YMM, _.info256>,
Asaf Badouh655822a2016-01-25 11:14:24 +00006828 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006829 defm Z128 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, sched.XMM, _.info128>,
Asaf Badouh655822a2016-01-25 11:14:24 +00006830 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
6831 }
6832}
6833
6834defm VPMADD52LUQ : avx512_pmadd52_common<0xb4, "vpmadd52luq", x86vpmadd52l,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006835 SchedWriteVecIMul, avx512vl_i64_info>,
6836 VEX_W;
Asaf Badouh655822a2016-01-25 11:14:24 +00006837defm VPMADD52HUQ : avx512_pmadd52_common<0xb5, "vpmadd52huq", x86vpmadd52h,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006838 SchedWriteVecIMul, avx512vl_i64_info>,
6839 VEX_W;
Asaf Badouh655822a2016-01-25 11:14:24 +00006840
6841//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006842// AVX-512 Scalar convert from sign integer to float/double
6843//===----------------------------------------------------------------------===//
6844
Simon Pilgrim21e89792018-04-13 14:36:59 +00006845multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, X86FoldableSchedWrite sched,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006846 RegisterClass SrcRC, X86VectorVTInfo DstVT,
6847 X86MemOperand x86memop, PatFrag ld_frag, string asm> {
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006848 let hasSideEffects = 0 in {
6849 def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst),
6850 (ins DstVT.FRC:$src1, SrcRC:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00006851 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006852 EVEX_4V, Sched<[sched]>;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006853 let mayLoad = 1 in
6854 def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst),
6855 (ins DstVT.FRC:$src1, x86memop:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00006856 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006857 EVEX_4V, Sched<[sched.Folded, ReadAfterLd]>;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006858 } // hasSideEffects = 0
6859 let isCodeGenOnly = 1 in {
6860 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
6861 (ins DstVT.RC:$src1, SrcRC:$src2),
6862 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
6863 [(set DstVT.RC:$dst,
6864 (OpNode (DstVT.VT DstVT.RC:$src1),
6865 SrcRC:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00006866 (i32 FROUND_CURRENT)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006867 EVEX_4V, Sched<[sched]>;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006868
6869 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst),
6870 (ins DstVT.RC:$src1, x86memop:$src2),
6871 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
6872 [(set DstVT.RC:$dst,
6873 (OpNode (DstVT.VT DstVT.RC:$src1),
6874 (ld_frag addr:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00006875 (i32 FROUND_CURRENT)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006876 EVEX_4V, Sched<[sched.Folded, ReadAfterLd]>;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006877 }//isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006878}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00006879
Simon Pilgrim21e89792018-04-13 14:36:59 +00006880multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode,
6881 X86FoldableSchedWrite sched, RegisterClass SrcRC,
6882 X86VectorVTInfo DstVT, string asm> {
Igor Bregerabe4a792015-06-14 12:44:55 +00006883 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
6884 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006885 !strconcat(asm,
6886 "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
Igor Bregerabe4a792015-06-14 12:44:55 +00006887 [(set DstVT.RC:$dst,
6888 (OpNode (DstVT.VT DstVT.RC:$src1),
6889 SrcRC:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00006890 (i32 imm:$rc)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006891 EVEX_4V, EVEX_B, EVEX_RC, Sched<[sched]>;
Igor Bregerabe4a792015-06-14 12:44:55 +00006892}
6893
Simon Pilgrim21e89792018-04-13 14:36:59 +00006894multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode,
6895 X86FoldableSchedWrite sched,
6896 RegisterClass SrcRC, X86VectorVTInfo DstVT,
6897 X86MemOperand x86memop, PatFrag ld_frag, string asm> {
6898 defm NAME : avx512_vcvtsi_round<opc, OpNode, sched, SrcRC, DstVT, asm>,
6899 avx512_vcvtsi<opc, OpNode, sched, SrcRC, DstVT, x86memop,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006900 ld_frag, asm>, VEX_LIG;
Igor Bregerabe4a792015-06-14 12:44:55 +00006901}
6902
Andrew Trick15a47742013-10-09 05:11:10 +00006903let Predicates = [HasAVX512] in {
Simon Pilgrim5647e892018-05-16 10:53:45 +00006904defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, WriteCvtI2SS, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006905 v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">,
6906 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim5647e892018-05-16 10:53:45 +00006907defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, WriteCvtI2SS, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006908 v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">,
6909 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Simon Pilgrim5647e892018-05-16 10:53:45 +00006910defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, WriteCvtI2SD, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006911 v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">,
6912 XD, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim5647e892018-05-16 10:53:45 +00006913defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, WriteCvtI2SD, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006914 v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">,
6915 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006916
Craig Topper8f85ad12016-11-14 02:46:58 +00006917def : InstAlias<"vcvtsi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00006918 (VCVTSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0, "att">;
Craig Topper8f85ad12016-11-14 02:46:58 +00006919def : InstAlias<"vcvtsi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00006920 (VCVTSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0, "att">;
Craig Topper8f85ad12016-11-14 02:46:58 +00006921
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006922def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
6923 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
6924def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006925 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006926def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
6927 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
6928def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006929 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006930
6931def : Pat<(f32 (sint_to_fp GR32:$src)),
6932 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
6933def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006934 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006935def : Pat<(f64 (sint_to_fp GR32:$src)),
6936 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
6937def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006938 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
6939
Simon Pilgrim5647e892018-05-16 10:53:45 +00006940defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, WriteCvtI2SS, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006941 v4f32x_info, i32mem, loadi32,
6942 "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim5647e892018-05-16 10:53:45 +00006943defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, WriteCvtI2SS, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006944 v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">,
6945 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Simon Pilgrim5647e892018-05-16 10:53:45 +00006946defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, WriteCvtI2SD, GR32, v2f64x_info,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006947 i32mem, loadi32, "cvtusi2sd{l}">,
6948 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim5647e892018-05-16 10:53:45 +00006949defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, WriteCvtI2SD, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006950 v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">,
6951 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006952
Craig Topper8f85ad12016-11-14 02:46:58 +00006953def : InstAlias<"vcvtusi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00006954 (VCVTUSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0, "att">;
Craig Topper8f85ad12016-11-14 02:46:58 +00006955def : InstAlias<"vcvtusi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00006956 (VCVTUSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0, "att">;
Craig Topper8f85ad12016-11-14 02:46:58 +00006957
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006958def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
6959 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
6960def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
6961 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
6962def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
6963 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
6964def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
6965 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
6966
6967def : Pat<(f32 (uint_to_fp GR32:$src)),
6968 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
6969def : Pat<(f32 (uint_to_fp GR64:$src)),
6970 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
6971def : Pat<(f64 (uint_to_fp GR32:$src)),
6972 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
6973def : Pat<(f64 (uint_to_fp GR64:$src)),
6974 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00006975}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006976
6977//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006978// AVX-512 Scalar convert from float/double to integer
6979//===----------------------------------------------------------------------===//
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006980
6981multiclass avx512_cvt_s_int_round<bits<8> opc, X86VectorVTInfo SrcVT,
6982 X86VectorVTInfo DstVT, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006983 X86FoldableSchedWrite sched, string asm,
Craig Toppera49c3542018-01-06 19:20:33 +00006984 string aliasStr,
6985 bit CodeGenOnly = 1> {
Craig Toppere1cac152016-06-07 07:27:54 +00006986 let Predicates = [HasAVX512] in {
Craig Toppera0be5a02017-12-10 19:47:56 +00006987 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00006988 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00006989 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 FROUND_CURRENT)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006990 EVEX, VEX_LIG, Sched<[sched]>;
Craig Toppera0be5a02017-12-10 19:47:56 +00006991 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src, AVX512RC:$rc),
Craig Topper1de942b2017-12-10 17:42:44 +00006992 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00006993 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 imm:$rc)))]>,
6994 EVEX, VEX_LIG, EVEX_B, EVEX_RC,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006995 Sched<[sched]>;
Craig Toppera49c3542018-01-06 19:20:33 +00006996 let isCodeGenOnly = CodeGenOnly, ForceDisassemble = CodeGenOnly in
Craig Toppera0be5a02017-12-10 19:47:56 +00006997 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), (ins SrcVT.IntScalarMemOp:$src),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006998 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006999 [(set DstVT.RC:$dst, (OpNode
Craig Topper5a63ca22017-03-13 03:59:06 +00007000 (SrcVT.VT SrcVT.ScalarIntMemCPat:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007001 (i32 FROUND_CURRENT)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007002 EVEX, VEX_LIG, Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere2659d82018-01-05 23:13:54 +00007003
7004 def : InstAlias<"v" # asm # aliasStr # "\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007005 (!cast<Instruction>(NAME # "rr_Int") DstVT.RC:$dst, SrcVT.RC:$src), 0, "att">;
Craig Toppere2659d82018-01-05 23:13:54 +00007006 def : InstAlias<"v" # asm # aliasStr # "\t{$rc, $src, $dst|$dst, $src, $rc}",
Craig Topper06624e12018-04-28 18:46:11 +00007007 (!cast<Instruction>(NAME # "rrb_Int") DstVT.RC:$dst, SrcVT.RC:$src, AVX512RC:$rc), 0, "att">;
Craig Toppera49c3542018-01-06 19:20:33 +00007008 } // Predicates = [HasAVX512]
7009}
7010
7011multiclass avx512_cvt_s_int_round_aliases<bits<8> opc, X86VectorVTInfo SrcVT,
7012 X86VectorVTInfo DstVT, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007013 X86FoldableSchedWrite sched, string asm,
Craig Toppera49c3542018-01-06 19:20:33 +00007014 string aliasStr> :
Simon Pilgrim21e89792018-04-13 14:36:59 +00007015 avx512_cvt_s_int_round<opc, SrcVT, DstVT, OpNode, sched, asm, aliasStr, 0> {
Craig Toppera49c3542018-01-06 19:20:33 +00007016 let Predicates = [HasAVX512] in {
Craig Toppere2659d82018-01-05 23:13:54 +00007017 def : InstAlias<"v" # asm # aliasStr # "\t{$src, $dst|$dst, $src}",
7018 (!cast<Instruction>(NAME # "rm_Int") DstVT.RC:$dst,
Craig Topper06624e12018-04-28 18:46:11 +00007019 SrcVT.IntScalarMemOp:$src), 0, "att">;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007020 } // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007021}
Asaf Badouh2744d212015-09-20 14:31:19 +00007022
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007023// Convert float/double to signed/unsigned int 32/64
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007024defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, f32x_info, i32x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007025 X86cvts2si, WriteCvtSS2I, "cvtss2si", "{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007026 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007027defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, f32x_info, i64x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007028 X86cvts2si, WriteCvtSS2I, "cvtss2si", "{q}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007029 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Craig Toppera49c3542018-01-06 19:20:33 +00007030defm VCVTSS2USIZ: avx512_cvt_s_int_round_aliases<0x79, f32x_info, i32x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007031 X86cvts2usi, WriteCvtSS2I, "cvtss2usi", "{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007032 XS, EVEX_CD8<32, CD8VT1>;
Craig Toppera49c3542018-01-06 19:20:33 +00007033defm VCVTSS2USI64Z: avx512_cvt_s_int_round_aliases<0x79, f32x_info, i64x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007034 X86cvts2usi, WriteCvtSS2I, "cvtss2usi", "{q}">,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007035 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007036defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, f64x_info, i32x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007037 X86cvts2si, WriteCvtSD2I, "cvtsd2si", "{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007038 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00007039defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, f64x_info, i64x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007040 X86cvts2si, WriteCvtSD2I, "cvtsd2si", "{q}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007041 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Toppera49c3542018-01-06 19:20:33 +00007042defm VCVTSD2USIZ: avx512_cvt_s_int_round_aliases<0x79, f64x_info, i32x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007043 X86cvts2usi, WriteCvtSD2I, "cvtsd2usi", "{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007044 XD, EVEX_CD8<64, CD8VT1>;
Craig Toppera49c3542018-01-06 19:20:33 +00007045defm VCVTSD2USI64Z: avx512_cvt_s_int_round_aliases<0x79, f64x_info, i64x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007046 X86cvts2usi, WriteCvtSD2I, "cvtsd2usi", "{q}">,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007047 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007048
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00007049// The SSE version of these instructions are disabled for AVX512.
7050// Therefore, the SSE intrinsics are mapped to the AVX512 instructions.
7051let Predicates = [HasAVX512] in {
7052 def : Pat<(i32 (int_x86_sse_cvtss2si (v4f32 VR128X:$src))),
Craig Toppera0be5a02017-12-10 19:47:56 +00007053 (VCVTSS2SIZrr_Int VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00007054 def : Pat<(i32 (int_x86_sse_cvtss2si sse_load_f32:$src)),
Craig Toppera0be5a02017-12-10 19:47:56 +00007055 (VCVTSS2SIZrm_Int sse_load_f32:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00007056 def : Pat<(i64 (int_x86_sse_cvtss2si64 (v4f32 VR128X:$src))),
Craig Toppera0be5a02017-12-10 19:47:56 +00007057 (VCVTSS2SI64Zrr_Int VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00007058 def : Pat<(i64 (int_x86_sse_cvtss2si64 sse_load_f32:$src)),
Craig Toppera0be5a02017-12-10 19:47:56 +00007059 (VCVTSS2SI64Zrm_Int sse_load_f32:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00007060 def : Pat<(i32 (int_x86_sse2_cvtsd2si (v2f64 VR128X:$src))),
Craig Toppera0be5a02017-12-10 19:47:56 +00007061 (VCVTSD2SIZrr_Int VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00007062 def : Pat<(i32 (int_x86_sse2_cvtsd2si sse_load_f64:$src)),
Craig Toppera0be5a02017-12-10 19:47:56 +00007063 (VCVTSD2SIZrm_Int sse_load_f64:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00007064 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (v2f64 VR128X:$src))),
Craig Toppera0be5a02017-12-10 19:47:56 +00007065 (VCVTSD2SI64Zrr_Int VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00007066 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 sse_load_f64:$src)),
Craig Toppera0be5a02017-12-10 19:47:56 +00007067 (VCVTSD2SI64Zrm_Int sse_load_f64:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00007068} // HasAVX512
7069
Elad Cohen0c260102017-01-11 09:11:48 +00007070// Patterns used for matching vcvtsi2s{s,d} intrinsic sequences from clang
7071// which produce unnecessary vmovs{s,d} instructions
7072let Predicates = [HasAVX512] in {
7073def : Pat<(v4f32 (X86Movss
7074 (v4f32 VR128X:$dst),
7075 (v4f32 (scalar_to_vector (f32 (sint_to_fp GR64:$src)))))),
7076 (VCVTSI642SSZrr_Int VR128X:$dst, GR64:$src)>;
7077
7078def : Pat<(v4f32 (X86Movss
7079 (v4f32 VR128X:$dst),
Craig Topper38b713d2018-05-13 01:54:33 +00007080 (v4f32 (scalar_to_vector (f32 (sint_to_fp (loadi64 addr:$src))))))),
7081 (VCVTSI642SSZrm_Int VR128X:$dst, addr:$src)>;
7082
7083def : Pat<(v4f32 (X86Movss
7084 (v4f32 VR128X:$dst),
Elad Cohen0c260102017-01-11 09:11:48 +00007085 (v4f32 (scalar_to_vector (f32 (sint_to_fp GR32:$src)))))),
7086 (VCVTSI2SSZrr_Int VR128X:$dst, GR32:$src)>;
7087
Craig Topper38b713d2018-05-13 01:54:33 +00007088def : Pat<(v4f32 (X86Movss
7089 (v4f32 VR128X:$dst),
7090 (v4f32 (scalar_to_vector (f32 (sint_to_fp (loadi32 addr:$src))))))),
7091 (VCVTSI2SSZrm_Int VR128X:$dst, addr:$src)>;
7092
Elad Cohen0c260102017-01-11 09:11:48 +00007093def : Pat<(v2f64 (X86Movsd
7094 (v2f64 VR128X:$dst),
7095 (v2f64 (scalar_to_vector (f64 (sint_to_fp GR64:$src)))))),
7096 (VCVTSI642SDZrr_Int VR128X:$dst, GR64:$src)>;
7097
7098def : Pat<(v2f64 (X86Movsd
7099 (v2f64 VR128X:$dst),
Craig Topper38b713d2018-05-13 01:54:33 +00007100 (v2f64 (scalar_to_vector (f64 (sint_to_fp (loadi64 addr:$src))))))),
7101 (VCVTSI642SDZrm_Int VR128X:$dst, addr:$src)>;
7102
7103def : Pat<(v2f64 (X86Movsd
7104 (v2f64 VR128X:$dst),
Elad Cohen0c260102017-01-11 09:11:48 +00007105 (v2f64 (scalar_to_vector (f64 (sint_to_fp GR32:$src)))))),
7106 (VCVTSI2SDZrr_Int VR128X:$dst, GR32:$src)>;
Craig Topper38b713d2018-05-13 01:54:33 +00007107
7108def : Pat<(v2f64 (X86Movsd
7109 (v2f64 VR128X:$dst),
7110 (v2f64 (scalar_to_vector (f64 (sint_to_fp (loadi32 addr:$src))))))),
7111 (VCVTSI2SDZrm_Int VR128X:$dst, addr:$src)>;
Craig Topper97e74b02018-05-13 23:24:21 +00007112
7113def : Pat<(v4f32 (X86Movss
7114 (v4f32 VR128X:$dst),
7115 (v4f32 (scalar_to_vector (f32 (uint_to_fp GR64:$src)))))),
7116 (VCVTUSI642SSZrr_Int VR128X:$dst, GR64:$src)>;
7117
7118def : Pat<(v4f32 (X86Movss
7119 (v4f32 VR128X:$dst),
7120 (v4f32 (scalar_to_vector (f32 (uint_to_fp (loadi64 addr:$src))))))),
7121 (VCVTUSI642SSZrm_Int VR128X:$dst, addr:$src)>;
7122
7123def : Pat<(v4f32 (X86Movss
7124 (v4f32 VR128X:$dst),
7125 (v4f32 (scalar_to_vector (f32 (uint_to_fp GR32:$src)))))),
7126 (VCVTUSI2SSZrr_Int VR128X:$dst, GR32:$src)>;
7127
7128def : Pat<(v4f32 (X86Movss
7129 (v4f32 VR128X:$dst),
7130 (v4f32 (scalar_to_vector (f32 (uint_to_fp (loadi32 addr:$src))))))),
7131 (VCVTUSI2SSZrm_Int VR128X:$dst, addr:$src)>;
7132
7133def : Pat<(v2f64 (X86Movsd
7134 (v2f64 VR128X:$dst),
7135 (v2f64 (scalar_to_vector (f64 (uint_to_fp GR64:$src)))))),
7136 (VCVTUSI642SDZrr_Int VR128X:$dst, GR64:$src)>;
7137
7138def : Pat<(v2f64 (X86Movsd
7139 (v2f64 VR128X:$dst),
7140 (v2f64 (scalar_to_vector (f64 (uint_to_fp (loadi64 addr:$src))))))),
7141 (VCVTUSI642SDZrm_Int VR128X:$dst, addr:$src)>;
7142
7143def : Pat<(v2f64 (X86Movsd
7144 (v2f64 VR128X:$dst),
7145 (v2f64 (scalar_to_vector (f64 (uint_to_fp GR32:$src)))))),
7146 (VCVTUSI2SDZrr_Int VR128X:$dst, GR32:$src)>;
7147
7148def : Pat<(v2f64 (X86Movsd
7149 (v2f64 VR128X:$dst),
7150 (v2f64 (scalar_to_vector (f64 (uint_to_fp (loadi32 addr:$src))))))),
7151 (VCVTUSI2SDZrm_Int VR128X:$dst, addr:$src)>;
Elad Cohen0c260102017-01-11 09:11:48 +00007152} // Predicates = [HasAVX512]
7153
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007154// Convert float/double to signed/unsigned int 32/64 with truncation
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007155multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC,
7156 X86VectorVTInfo _DstRC, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007157 SDNode OpNodeRnd, X86FoldableSchedWrite sched,
7158 string aliasStr, bit CodeGenOnly = 1>{
Asaf Badouh2744d212015-09-20 14:31:19 +00007159let Predicates = [HasAVX512] in {
Craig Topper90353a92018-01-06 21:02:22 +00007160 let isCodeGenOnly = 1 in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00007161 def rr : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00007162 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007163 [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007164 EVEX, Sched<[sched]>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00007165 def rm : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.ScalarMemOp:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00007166 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007167 [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007168 EVEX, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper90353a92018-01-06 21:02:22 +00007169 }
7170
7171 def rr_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
7172 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
7173 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007174 (i32 FROUND_CURRENT)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007175 EVEX, VEX_LIG, Sched<[sched]>;
Craig Topper90353a92018-01-06 21:02:22 +00007176 def rrb_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
7177 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
7178 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007179 (i32 FROUND_NO_EXC)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007180 EVEX,VEX_LIG , EVEX_B, Sched<[sched]>;
Craig Topper61d8a602018-01-06 21:27:25 +00007181 let isCodeGenOnly = CodeGenOnly, ForceDisassemble = CodeGenOnly in
Craig Topper0f4ccb72018-01-06 21:02:26 +00007182 def rm_Int : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst),
7183 (ins _SrcRC.IntScalarMemOp:$src),
7184 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
7185 [(set _DstRC.RC:$dst, (OpNodeRnd
7186 (_SrcRC.VT _SrcRC.ScalarIntMemCPat:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007187 (i32 FROUND_CURRENT)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007188 EVEX, VEX_LIG, Sched<[sched.Folded, ReadAfterLd]>;
Simon Pilgrim916485c2016-08-18 11:22:22 +00007189
Igor Bregerc59b3a22016-08-03 10:58:05 +00007190 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007191 (!cast<Instruction>(NAME # "rr_Int") _DstRC.RC:$dst, _SrcRC.RC:$src), 0, "att">;
Craig Toppere2659d82018-01-05 23:13:54 +00007192 def : InstAlias<asm # aliasStr # "\t{{sae}, $src, $dst|$dst, $src, {sae}}",
Craig Topper06624e12018-04-28 18:46:11 +00007193 (!cast<Instruction>(NAME # "rrb_Int") _DstRC.RC:$dst, _SrcRC.RC:$src), 0, "att">;
Asaf Badouh2744d212015-09-20 14:31:19 +00007194} //HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007195}
7196
Craig Topper61d8a602018-01-06 21:27:25 +00007197multiclass avx512_cvt_s_all_unsigned<bits<8> opc, string asm,
7198 X86VectorVTInfo _SrcRC,
7199 X86VectorVTInfo _DstRC, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007200 SDNode OpNodeRnd, X86FoldableSchedWrite sched,
Craig Topper61d8a602018-01-06 21:27:25 +00007201 string aliasStr> :
Simon Pilgrim21e89792018-04-13 14:36:59 +00007202 avx512_cvt_s_all<opc, asm, _SrcRC, _DstRC, OpNode, OpNodeRnd, sched,
Craig Topper61d8a602018-01-06 21:27:25 +00007203 aliasStr, 0> {
7204let Predicates = [HasAVX512] in {
7205 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
7206 (!cast<Instruction>(NAME # "rm_Int") _DstRC.RC:$dst,
Craig Topper06624e12018-04-28 18:46:11 +00007207 _SrcRC.IntScalarMemOp:$src), 0, "att">;
Craig Topper61d8a602018-01-06 21:27:25 +00007208}
7209}
Asaf Badouh2744d212015-09-20 14:31:19 +00007210
Igor Bregerc59b3a22016-08-03 10:58:05 +00007211defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i32x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007212 fp_to_sint, X86cvtts2IntRnd, WriteCvtSS2I, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00007213 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00007214defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i64x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007215 fp_to_sint, X86cvtts2IntRnd, WriteCvtSS2I, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00007216 VEX_W, XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00007217defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i32x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007218 fp_to_sint, X86cvtts2IntRnd, WriteCvtSD2I, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00007219 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00007220defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i64x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007221 fp_to_sint, X86cvtts2IntRnd, WriteCvtSD2I, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00007222 VEX_W, XD, EVEX_CD8<64, CD8VT1>;
7223
Craig Topper61d8a602018-01-06 21:27:25 +00007224defm VCVTTSS2USIZ: avx512_cvt_s_all_unsigned<0x78, "vcvttss2usi", f32x_info, i32x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007225 fp_to_uint, X86cvtts2UIntRnd, WriteCvtSS2I, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00007226 XS, EVEX_CD8<32, CD8VT1>;
Craig Topper61d8a602018-01-06 21:27:25 +00007227defm VCVTTSS2USI64Z: avx512_cvt_s_all_unsigned<0x78, "vcvttss2usi", f32x_info, i64x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007228 fp_to_uint, X86cvtts2UIntRnd, WriteCvtSS2I, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00007229 XS,VEX_W, EVEX_CD8<32, CD8VT1>;
Craig Topper61d8a602018-01-06 21:27:25 +00007230defm VCVTTSD2USIZ: avx512_cvt_s_all_unsigned<0x78, "vcvttsd2usi", f64x_info, i32x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007231 fp_to_uint, X86cvtts2UIntRnd, WriteCvtSD2I, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00007232 XD, EVEX_CD8<64, CD8VT1>;
Craig Topper61d8a602018-01-06 21:27:25 +00007233defm VCVTTSD2USI64Z: avx512_cvt_s_all_unsigned<0x78, "vcvttsd2usi", f64x_info, i64x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007234 fp_to_uint, X86cvtts2UIntRnd, WriteCvtSD2I, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00007235 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper61d8a602018-01-06 21:27:25 +00007236
Asaf Badouh2744d212015-09-20 14:31:19 +00007237let Predicates = [HasAVX512] in {
7238 def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00007239 (VCVTTSS2SIZrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00007240 def : Pat<(i32 (int_x86_sse_cvttss2si sse_load_f32:$src)),
7241 (VCVTTSS2SIZrm_Int ssmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00007242 def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00007243 (VCVTTSS2SI64Zrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00007244 def : Pat<(i64 (int_x86_sse_cvttss2si64 sse_load_f32:$src)),
7245 (VCVTTSS2SI64Zrm_Int ssmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00007246 def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00007247 (VCVTTSD2SIZrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00007248 def : Pat<(i32 (int_x86_sse2_cvttsd2si sse_load_f64:$src)),
7249 (VCVTTSD2SIZrm_Int sdmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00007250 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00007251 (VCVTTSD2SI64Zrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00007252 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 sse_load_f64:$src)),
7253 (VCVTTSD2SI64Zrm_Int sdmem:$src)>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00007254} // HasAVX512
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007255
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007256//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007257// AVX-512 Convert form float to double and back
7258//===----------------------------------------------------------------------===//
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007259
Asaf Badouh2744d212015-09-20 14:31:19 +00007260multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007261 X86VectorVTInfo _Src, SDNode OpNode,
7262 X86FoldableSchedWrite sched> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00007263 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00007264 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00007265 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00007266 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Toppera02e3942016-09-23 06:24:43 +00007267 (_Src.VT _Src.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007268 (i32 FROUND_CURRENT)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007269 EVEX_4V, VEX_LIG, Sched<[sched]>;
Ayman Musa6e670cf2017-02-23 07:24:21 +00007270 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper08b413a2017-03-13 05:14:44 +00007271 (ins _.RC:$src1, _Src.IntScalarMemOp:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00007272 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00007273 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Topper08b413a2017-03-13 05:14:44 +00007274 (_Src.VT _Src.ScalarIntMemCPat:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007275 (i32 FROUND_CURRENT)))>,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007276 EVEX_4V, VEX_LIG,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007277 Sched<[sched.Folded, ReadAfterLd]>;
Ayman Musa6e670cf2017-02-23 07:24:21 +00007278
Craig Topperd2011e32017-02-25 18:43:42 +00007279 let isCodeGenOnly = 1, hasSideEffects = 0 in {
7280 def rr : I<opc, MRMSrcReg, (outs _.FRC:$dst),
7281 (ins _.FRC:$src1, _Src.FRC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007282 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007283 EVEX_4V, VEX_LIG, Sched<[sched]>;
Craig Topperd2011e32017-02-25 18:43:42 +00007284 let mayLoad = 1 in
7285 def rm : I<opc, MRMSrcMem, (outs _.FRC:$dst),
7286 (ins _.FRC:$src1, _Src.ScalarMemOp:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007287 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007288 EVEX_4V, VEX_LIG, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topperd2011e32017-02-25 18:43:42 +00007289 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007290}
7291
Asaf Badouh2744d212015-09-20 14:31:19 +00007292// Scalar Coversion with SAE - suppress all exceptions
7293multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007294 X86VectorVTInfo _Src, SDNode OpNodeRnd,
7295 X86FoldableSchedWrite sched> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00007296 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00007297 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00007298 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Toppera58abd12016-05-09 05:34:12 +00007299 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00007300 (_Src.VT _Src.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007301 (i32 FROUND_NO_EXC)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007302 EVEX_4V, VEX_LIG, EVEX_B, Sched<[sched]>;
Asaf Badouh2744d212015-09-20 14:31:19 +00007303}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007304
Asaf Badouh2744d212015-09-20 14:31:19 +00007305// Scalar Conversion with rounding control (RC)
7306multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007307 X86VectorVTInfo _Src, SDNode OpNodeRnd,
7308 X86FoldableSchedWrite sched> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00007309 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00007310 (ins _.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00007311 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Toppera58abd12016-05-09 05:34:12 +00007312 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007313 (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007314 EVEX_4V, VEX_LIG, Sched<[sched]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00007315 EVEX_B, EVEX_RC;
7316}
Craig Toppera02e3942016-09-23 06:24:43 +00007317multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007318 SDNode OpNodeRnd, X86FoldableSchedWrite sched,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007319 X86VectorVTInfo _src, X86VectorVTInfo _dst> {
Asaf Badouh2744d212015-09-20 14:31:19 +00007320 let Predicates = [HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00007321 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd, sched>,
Asaf Badouh2744d212015-09-20 14:31:19 +00007322 avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007323 OpNodeRnd, sched>, VEX_W, EVEX_CD8<64, CD8VT1>, XD;
Asaf Badouh2744d212015-09-20 14:31:19 +00007324 }
7325}
7326
Simon Pilgrim21e89792018-04-13 14:36:59 +00007327multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
7328 X86FoldableSchedWrite sched,
7329 X86VectorVTInfo _src, X86VectorVTInfo _dst> {
Asaf Badouh2744d212015-09-20 14:31:19 +00007330 let Predicates = [HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00007331 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd, sched>,
7332 avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd, sched>,
Michael Zuckerman4b88a772016-12-18 14:29:00 +00007333 EVEX_CD8<32, CD8VT1>, XS;
Asaf Badouh2744d212015-09-20 14:31:19 +00007334 }
7335}
Craig Toppera02e3942016-09-23 06:24:43 +00007336defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss",
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007337 X86froundRnd, WriteCvtSD2SS, f64x_info,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007338 f32x_info>, NotMemoryFoldable;
Craig Toppera02e3942016-09-23 06:24:43 +00007339defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd",
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007340 X86fpextRnd, WriteCvtSS2SD, f32x_info,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007341 f64x_info>, NotMemoryFoldable;
Asaf Badouh2744d212015-09-20 14:31:19 +00007342
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007343def : Pat<(f64 (fpextend FR32X:$src)),
Craig Topperafc3c822017-11-07 04:44:22 +00007344 (VCVTSS2SDZrr (f64 (IMPLICIT_DEF)), FR32X:$src)>,
Asaf Badouh2744d212015-09-20 14:31:19 +00007345 Requires<[HasAVX512]>;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007346def : Pat<(f64 (fpextend (loadf32 addr:$src))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00007347 (VCVTSS2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>,
Craig Toppera2c52642018-05-17 05:41:11 +00007348 Requires<[HasAVX512, OptForSize]>;
Asaf Badouh2744d212015-09-20 14:31:19 +00007349
7350def : Pat<(f64 (extloadf32 addr:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00007351 (VCVTSS2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007352 Requires<[HasAVX512, OptForSize]>;
7353
Asaf Badouh2744d212015-09-20 14:31:19 +00007354def : Pat<(f64 (extloadf32 addr:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00007355 (VCVTSS2SDZrr (f64 (IMPLICIT_DEF)), (VMOVSSZrm addr:$src))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00007356 Requires<[HasAVX512, OptForSpeed]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007357
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007358def : Pat<(f32 (fpround FR64X:$src)),
Craig Topperafc3c822017-11-07 04:44:22 +00007359 (VCVTSD2SSZrr (f32 (IMPLICIT_DEF)), FR64X:$src)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007360 Requires<[HasAVX512]>;
Elad Cohen0c260102017-01-11 09:11:48 +00007361
7362def : Pat<(v4f32 (X86Movss
7363 (v4f32 VR128X:$dst),
7364 (v4f32 (scalar_to_vector
7365 (f32 (fpround (f64 (extractelt VR128X:$src, (iPTR 0))))))))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00007366 (VCVTSD2SSZrr_Int VR128X:$dst, VR128X:$src)>,
Elad Cohen0c260102017-01-11 09:11:48 +00007367 Requires<[HasAVX512]>;
7368
7369def : Pat<(v2f64 (X86Movsd
7370 (v2f64 VR128X:$dst),
7371 (v2f64 (scalar_to_vector
7372 (f64 (fpextend (f32 (extractelt VR128X:$src, (iPTR 0))))))))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00007373 (VCVTSS2SDZrr_Int VR128X:$dst, VR128X:$src)>,
Elad Cohen0c260102017-01-11 09:11:48 +00007374 Requires<[HasAVX512]>;
7375
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007376//===----------------------------------------------------------------------===//
7377// AVX-512 Vector convert from signed/unsigned integer to float/double
7378// and from float/double to signed/unsigned integer
7379//===----------------------------------------------------------------------===//
7380
7381multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007382 X86VectorVTInfo _Src, SDNode OpNode,
7383 X86FoldableSchedWrite sched,
7384 string Broadcast = _.BroadcastStr,
7385 string Alias = "", X86MemOperand MemOp = _Src.MemOp> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007386
7387 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7388 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
Simon Pilgrime9376b92018-04-12 19:59:35 +00007389 (_.VT (OpNode (_Src.VT _Src.RC:$src)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007390 EVEX, Sched<[sched]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007391
7392 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Coby Tayree97e9cf62016-11-20 17:09:56 +00007393 (ins MemOp:$src), OpcodeStr#Alias, "$src", "$src",
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007394 (_.VT (OpNode (_Src.VT
Simon Pilgrime9376b92018-04-12 19:59:35 +00007395 (bitconvert (_Src.LdFrag addr:$src)))))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007396 EVEX, Sched<[sched.Folded]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007397
7398 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00007399 (ins _Src.ScalarMemOp:$src), OpcodeStr,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007400 "${src}"##Broadcast, "${src}"##Broadcast,
7401 (_.VT (OpNode (_Src.VT
7402 (X86VBroadcast (_Src.ScalarLdFrag addr:$src)))
Simon Pilgrime9376b92018-04-12 19:59:35 +00007403 ))>, EVEX, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007404 Sched<[sched.Folded]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007405}
7406// Coversion with SAE - suppress all exceptions
7407multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007408 X86VectorVTInfo _Src, SDNode OpNodeRnd,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007409 X86FoldableSchedWrite sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007410 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7411 (ins _Src.RC:$src), OpcodeStr,
7412 "{sae}, $src", "$src, {sae}",
7413 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007414 (i32 FROUND_NO_EXC)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007415 EVEX, EVEX_B, Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007416}
7417
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007418// Conversion with rounding control (RC)
7419multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007420 X86VectorVTInfo _Src, SDNode OpNodeRnd,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007421 X86FoldableSchedWrite sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007422 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7423 (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr,
7424 "$rc, $src", "$src, $rc",
Simon Pilgrime9376b92018-04-12 19:59:35 +00007425 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007426 EVEX, EVEX_B, EVEX_RC, Sched<[sched]>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007427}
7428
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007429// Extend Float to Double
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007430multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr,
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007431 X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007432 let Predicates = [HasAVX512] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007433 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info,
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007434 fpextend, sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007435 avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info,
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007436 X86vfpextRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007437 }
7438 let Predicates = [HasVLX] in {
7439 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info,
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007440 X86vfpext, sched.XMM, "{1to2}", "", f64mem>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007441 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fpextend,
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007442 sched.YMM>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007443 }
7444}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007445
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007446// Truncate Double to Float
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007447multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr, X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007448 let Predicates = [HasAVX512] in {
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007449 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fpround, sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007450 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info,
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007451 X86vfproundRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007452 }
7453 let Predicates = [HasVLX] in {
7454 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info,
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007455 X86vfpround, sched.XMM, "{1to2}", "{x}">, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007456 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fpround,
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007457 sched.YMM, "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00007458
7459 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7460 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
7461 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007462 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0, "intel">;
Craig Topperb8596e42016-11-14 01:53:29 +00007463 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7464 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
7465 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007466 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0, "intel">;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007467 }
7468}
7469
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007470defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps", SchedWriteCvtPD2PS>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007471 VEX_W, PD, EVEX_CD8<64, CD8VF>;
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007472defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd", SchedWriteCvtPS2PD>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007473 PS, EVEX_CD8<32, CD8VH>;
7474
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007475def : Pat<(v8f64 (extloadv8f32 addr:$src)),
7476 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00007477
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007478let Predicates = [HasVLX] in {
Craig Topperee277e12017-10-14 05:55:42 +00007479 let AddedComplexity = 15 in {
7480 def : Pat<(X86vzmovl (v2f64 (bitconvert
7481 (v4f32 (X86vfpround (v2f64 VR128X:$src)))))),
7482 (VCVTPD2PSZ128rr VR128X:$src)>;
7483 def : Pat<(X86vzmovl (v2f64 (bitconvert
7484 (v4f32 (X86vfpround (loadv2f64 addr:$src)))))),
7485 (VCVTPD2PSZ128rm addr:$src)>;
7486 }
Craig Topper5471fc22016-11-06 04:12:52 +00007487 def : Pat<(v2f64 (extloadv2f32 addr:$src)),
7488 (VCVTPS2PDZ128rm addr:$src)>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007489 def : Pat<(v4f64 (extloadv4f32 addr:$src)),
7490 (VCVTPS2PDZ256rm addr:$src)>;
7491}
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00007492
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007493// Convert Signed/Unsigned Doubleword to Double
7494multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007495 SDNode OpNode128, X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007496 // No rounding in this op
7497 let Predicates = [HasAVX512] in
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007498 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007499 sched.ZMM>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007500
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007501 let Predicates = [HasVLX] in {
7502 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007503 OpNode128, sched.XMM, "{1to2}", "", i64mem>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007504 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007505 sched.YMM>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007506 }
7507}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007508
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007509// Convert Signed/Unsigned Doubleword to Float
7510multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007511 SDNode OpNodeRnd, X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007512 let Predicates = [HasAVX512] in
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007513 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007514 sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007515 avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007516 OpNodeRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007517
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007518 let Predicates = [HasVLX] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007519 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007520 sched.XMM>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007521 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007522 sched.YMM>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007523 }
7524}
7525
7526// Convert Float to Signed/Unsigned Doubleword with truncation
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007527multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007528 SDNode OpNodeRnd, X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007529 let Predicates = [HasAVX512] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007530 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007531 sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007532 avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007533 OpNodeRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007534 }
7535 let Predicates = [HasVLX] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007536 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007537 sched.XMM>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007538 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007539 sched.YMM>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007540 }
7541}
7542
7543// Convert Float to Signed/Unsigned Doubleword
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007544multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007545 SDNode OpNodeRnd, X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007546 let Predicates = [HasAVX512] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007547 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007548 sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007549 avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007550 OpNodeRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007551 }
7552 let Predicates = [HasVLX] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007553 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007554 sched.XMM>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007555 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007556 sched.YMM>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007557 }
7558}
7559
7560// Convert Double to Signed/Unsigned Doubleword with truncation
Craig Topper731bf9c2016-11-09 07:31:32 +00007561multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007562 SDNode OpNode128, SDNode OpNodeRnd,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007563 X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007564 let Predicates = [HasAVX512] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007565 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007566 sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007567 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007568 OpNodeRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007569 }
7570 let Predicates = [HasVLX] in {
7571 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
Craig Topper731bf9c2016-11-09 07:31:32 +00007572 // memory forms of these instructions in Asm Parser. They have the same
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007573 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
7574 // due to the same reason.
Craig Topper731bf9c2016-11-09 07:31:32 +00007575 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007576 OpNode128, sched.XMM, "{1to2}", "{x}">, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007577 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007578 sched.YMM, "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00007579
7580 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7581 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
7582 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007583 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0, "intel">;
Craig Topperb8596e42016-11-14 01:53:29 +00007584 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7585 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
7586 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007587 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0, "intel">;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007588 }
7589}
7590
7591// Convert Double to Signed/Unsigned Doubleword
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007592multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007593 SDNode OpNodeRnd, X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007594 let Predicates = [HasAVX512] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007595 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007596 sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007597 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007598 OpNodeRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007599 }
7600 let Predicates = [HasVLX] in {
7601 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
7602 // memory forms of these instructions in Asm Parcer. They have the same
7603 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
7604 // due to the same reason.
7605 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007606 sched.XMM, "{1to2}", "{x}">, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007607 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007608 sched.YMM, "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00007609
7610 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7611 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
7612 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007613 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0, "intel">;
Craig Topperb8596e42016-11-14 01:53:29 +00007614 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7615 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
7616 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007617 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0, "intel">;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007618 }
7619}
7620
7621// Convert Double to Signed/Unsigned Quardword
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007622multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007623 SDNode OpNodeRnd, X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007624 let Predicates = [HasDQI] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007625 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007626 sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007627 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007628 OpNodeRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007629 }
7630 let Predicates = [HasDQI, HasVLX] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007631 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007632 sched.XMM>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007633 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007634 sched.YMM>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007635 }
7636}
7637
7638// Convert Double to Signed/Unsigned Quardword with truncation
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007639multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007640 SDNode OpNodeRnd, X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007641 let Predicates = [HasDQI] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007642 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007643 sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007644 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007645 OpNodeRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007646 }
7647 let Predicates = [HasDQI, HasVLX] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007648 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007649 sched.XMM>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007650 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007651 sched.YMM>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007652 }
7653}
7654
7655// Convert Signed/Unsigned Quardword to Double
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007656multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007657 SDNode OpNodeRnd, X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007658 let Predicates = [HasDQI] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007659 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007660 sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007661 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007662 OpNodeRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007663 }
7664 let Predicates = [HasDQI, HasVLX] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007665 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007666 sched.XMM>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007667 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007668 sched.YMM>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007669 }
7670}
7671
7672// Convert Float to Signed/Unsigned Quardword
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007673multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007674 SDNode OpNodeRnd, X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007675 let Predicates = [HasDQI] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007676 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007677 sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007678 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007679 OpNodeRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007680 }
7681 let Predicates = [HasDQI, HasVLX] in {
7682 // Explicitly specified broadcast string, since we take only 2 elements
7683 // from v4f32x_info source
7684 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007685 sched.XMM, "{1to2}", "", f64mem>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007686 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007687 sched.YMM>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007688 }
7689}
7690
7691// Convert Float to Signed/Unsigned Quardword with truncation
Craig Toppera39b6502016-12-10 06:02:48 +00007692multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007693 SDNode OpNode128, SDNode OpNodeRnd,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007694 X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007695 let Predicates = [HasDQI] in {
Simon Pilgrim5647e892018-05-16 10:53:45 +00007696 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode, sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007697 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007698 OpNodeRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007699 }
7700 let Predicates = [HasDQI, HasVLX] in {
7701 // Explicitly specified broadcast string, since we take only 2 elements
7702 // from v4f32x_info source
Craig Toppera39b6502016-12-10 06:02:48 +00007703 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode128,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007704 sched.XMM, "{1to2}", "", f64mem>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007705 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007706 sched.YMM>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007707 }
7708}
7709
7710// Convert Signed/Unsigned Quardword to Float
Simon Pilgrima3af7962016-11-24 12:13:46 +00007711multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007712 SDNode OpNode128, SDNode OpNodeRnd,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007713 X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007714 let Predicates = [HasDQI] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007715 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007716 sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007717 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007718 OpNodeRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007719 }
7720 let Predicates = [HasDQI, HasVLX] in {
7721 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
7722 // memory forms of these instructions in Asm Parcer. They have the same
7723 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
7724 // due to the same reason.
Simon Pilgrima3af7962016-11-24 12:13:46 +00007725 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode128,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007726 sched.XMM, "{1to2}", "{x}">, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007727 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007728 sched.YMM, "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00007729
7730 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7731 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
7732 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007733 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0, "intel">;
Craig Topperb8596e42016-11-14 01:53:29 +00007734 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7735 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
7736 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007737 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0, "intel">;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007738 }
7739}
7740
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007741defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86VSintToFP,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007742 SchedWriteCvtDQ2PD>, XS, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007743
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007744defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007745 X86VSintToFpRnd, SchedWriteCvtDQ2PS>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007746 PS, EVEX_CD8<32, CD8VF>;
7747
7748defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007749 X86cvttp2siRnd, SchedWriteCvtPS2DQ>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007750 XS, EVEX_CD8<32, CD8VF>;
7751
Simon Pilgrima3af7962016-11-24 12:13:46 +00007752defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint, X86cvttp2si,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007753 X86cvttp2siRnd, SchedWriteCvtPD2DQ>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007754 PD, VEX_W, EVEX_CD8<64, CD8VF>;
7755
7756defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007757 X86cvttp2uiRnd, SchedWriteCvtPS2DQ>, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007758 EVEX_CD8<32, CD8VF>;
7759
Craig Topperf334ac192016-11-09 07:48:51 +00007760defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007761 X86cvttp2ui, X86cvttp2uiRnd, SchedWriteCvtPD2DQ>,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007762 PS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007763
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007764defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007765 X86VUintToFP, SchedWriteCvtDQ2PD>, XS,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007766 EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007767
7768defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007769 X86VUintToFpRnd, SchedWriteCvtDQ2PS>, XD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007770 EVEX_CD8<32, CD8VF>;
7771
Craig Topper19e04b62016-05-19 06:13:58 +00007772defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtp2Int,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007773 X86cvtp2IntRnd, SchedWriteCvtPS2DQ>, PD,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007774 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007775
Craig Topper19e04b62016-05-19 06:13:58 +00007776defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtp2Int,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007777 X86cvtp2IntRnd, SchedWriteCvtPD2DQ>, XD,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007778 VEX_W, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00007779
Craig Topper19e04b62016-05-19 06:13:58 +00007780defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtp2UInt,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007781 X86cvtp2UIntRnd, SchedWriteCvtPS2DQ>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007782 PS, EVEX_CD8<32, CD8VF>;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007783
Craig Topper19e04b62016-05-19 06:13:58 +00007784defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtp2UInt,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007785 X86cvtp2UIntRnd, SchedWriteCvtPD2DQ>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007786 PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007787
Craig Topper19e04b62016-05-19 06:13:58 +00007788defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtp2Int,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007789 X86cvtp2IntRnd, SchedWriteCvtPD2DQ>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007790 PD, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00007791
Craig Topper19e04b62016-05-19 06:13:58 +00007792defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtp2Int,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007793 X86cvtp2IntRnd, SchedWriteCvtPS2DQ>, PD,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007794 EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007795
Craig Topper19e04b62016-05-19 06:13:58 +00007796defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtp2UInt,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007797 X86cvtp2UIntRnd, SchedWriteCvtPD2DQ>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007798 PD, EVEX_CD8<64, CD8VF>;
7799
Craig Topper19e04b62016-05-19 06:13:58 +00007800defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtp2UInt,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007801 X86cvtp2UIntRnd, SchedWriteCvtPS2DQ>, PD,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007802 EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007803
7804defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007805 X86cvttp2siRnd, SchedWriteCvtPD2DQ>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007806 PD, EVEX_CD8<64, CD8VF>;
7807
Craig Toppera39b6502016-12-10 06:02:48 +00007808defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint, X86cvttp2si,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007809 X86cvttp2siRnd, SchedWriteCvtPS2DQ>, PD,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007810 EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007811
7812defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007813 X86cvttp2uiRnd, SchedWriteCvtPD2DQ>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007814 PD, EVEX_CD8<64, CD8VF>;
7815
Craig Toppera39b6502016-12-10 06:02:48 +00007816defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint, X86cvttp2ui,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007817 X86cvttp2uiRnd, SchedWriteCvtPS2DQ>, PD,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007818 EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007819
7820defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007821 X86VSintToFpRnd, SchedWriteCvtDQ2PD>, VEX_W, XS,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007822 EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007823
7824defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007825 X86VUintToFpRnd, SchedWriteCvtDQ2PD>, VEX_W, XS,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007826 EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007827
Simon Pilgrima3af7962016-11-24 12:13:46 +00007828defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp, X86VSintToFP,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007829 X86VSintToFpRnd, SchedWriteCvtDQ2PS>, VEX_W, PS,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007830 EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007831
Simon Pilgrima3af7962016-11-24 12:13:46 +00007832defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp, X86VUintToFP,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007833 X86VUintToFpRnd, SchedWriteCvtDQ2PS>, VEX_W, XD,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007834 EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007835
Craig Toppere38c57a2015-11-27 05:44:02 +00007836let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007837def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00007838 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00007839 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
7840 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00007841
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00007842def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
7843 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00007844 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
7845 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00007846
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00007847def : Pat<(v4i32 (fp_to_uint (v4f64 VR256X:$src1))),
7848 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00007849 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7850 VR256X:$src1, sub_ymm)))), sub_xmm)>;
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00007851
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00007852def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
7853 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00007854 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
7855 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00007856
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00007857def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
7858 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00007859 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
7860 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007861
Cameron McInallyf10a7c92014-06-18 14:04:37 +00007862def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
7863 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
Craig Topper61403202016-09-19 02:53:43 +00007864 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
7865 VR128X:$src1, sub_xmm)))), sub_ymm)>;
Simon Pilgrim096b6d42016-11-20 14:03:23 +00007866
Simon Pilgrima3af7962016-11-24 12:13:46 +00007867def : Pat<(v2f64 (X86VUintToFP (v4i32 VR128X:$src1))),
Simon Pilgrim096b6d42016-11-20 14:03:23 +00007868 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
7869 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
7870 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007871}
7872
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00007873let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00007874 let AddedComplexity = 15 in {
7875 def : Pat<(X86vzmovl (v2i64 (bitconvert
7876 (v4i32 (X86cvtp2Int (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007877 (VCVTPD2DQZ128rr VR128X:$src)>;
Craig Topper009f0aa2017-10-14 04:18:10 +00007878 def : Pat<(X86vzmovl (v2i64 (bitconvert
Craig Topperf7e77772017-10-14 07:04:48 +00007879 (v4i32 (X86cvtp2Int (loadv2f64 addr:$src)))))),
7880 (VCVTPD2DQZ128rm addr:$src)>;
7881 def : Pat<(X86vzmovl (v2i64 (bitconvert
Craig Topper009f0aa2017-10-14 04:18:10 +00007882 (v4i32 (X86cvtp2UInt (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007883 (VCVTPD2UDQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00007884 def : Pat<(X86vzmovl (v2i64 (bitconvert
Simon Pilgrima3af7962016-11-24 12:13:46 +00007885 (v4i32 (X86cvttp2si (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007886 (VCVTTPD2DQZ128rr VR128X:$src)>;
Craig Topper009f0aa2017-10-14 04:18:10 +00007887 def : Pat<(X86vzmovl (v2i64 (bitconvert
Craig Topperf7e77772017-10-14 07:04:48 +00007888 (v4i32 (X86cvttp2si (loadv2f64 addr:$src)))))),
7889 (VCVTTPD2DQZ128rm addr:$src)>;
7890 def : Pat<(X86vzmovl (v2i64 (bitconvert
Craig Topper009f0aa2017-10-14 04:18:10 +00007891 (v4i32 (X86cvttp2ui (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007892 (VCVTTPD2UDQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00007893 }
Craig Topperd7467472017-10-14 04:18:09 +00007894
7895 def : Pat<(v2f64 (X86VSintToFP (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7896 (VCVTDQ2PDZ128rm addr:$src)>;
7897 def : Pat<(v2f64 (X86VSintToFP (bc_v4i32 (v2i64 (X86vzload addr:$src))))),
7898 (VCVTDQ2PDZ128rm addr:$src)>;
7899
7900 def : Pat<(v2f64 (X86VUintToFP (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7901 (VCVTUDQ2PDZ128rm addr:$src)>;
7902 def : Pat<(v2f64 (X86VUintToFP (bc_v4i32 (v2i64 (X86vzload addr:$src))))),
7903 (VCVTUDQ2PDZ128rm addr:$src)>;
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00007904}
7905
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007906let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007907 def : Pat<(v8f32 (fpround (loadv8f64 addr:$src))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007908 (VCVTPD2PSZrm addr:$src)>;
7909 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
7910 (VCVTPS2PDZrm addr:$src)>;
7911}
7912
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00007913let Predicates = [HasDQI, HasVLX] in {
7914 let AddedComplexity = 15 in {
7915 def : Pat<(X86vzmovl (v2f64 (bitconvert
7916 (v4f32 (X86VSintToFP (v2i64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007917 (VCVTQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00007918 def : Pat<(X86vzmovl (v2f64 (bitconvert
7919 (v4f32 (X86VUintToFP (v2i64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007920 (VCVTUQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00007921 }
7922}
7923
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007924let Predicates = [HasDQI, NoVLX] in {
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00007925def : Pat<(v2i64 (fp_to_sint (v2f64 VR128X:$src1))),
7926 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
7927 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7928 VR128X:$src1, sub_xmm)))), sub_xmm)>;
7929
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007930def : Pat<(v4i64 (fp_to_sint (v4f32 VR128X:$src1))),
7931 (EXTRACT_SUBREG (v8i64 (VCVTTPS2QQZrr
7932 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
7933 VR128X:$src1, sub_xmm)))), sub_ymm)>;
7934
7935def : Pat<(v4i64 (fp_to_sint (v4f64 VR256X:$src1))),
7936 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
7937 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7938 VR256X:$src1, sub_ymm)))), sub_ymm)>;
7939
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00007940def : Pat<(v2i64 (fp_to_uint (v2f64 VR128X:$src1))),
7941 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
7942 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7943 VR128X:$src1, sub_xmm)))), sub_xmm)>;
7944
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007945def : Pat<(v4i64 (fp_to_uint (v4f32 VR128X:$src1))),
7946 (EXTRACT_SUBREG (v8i64 (VCVTTPS2UQQZrr
7947 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
7948 VR128X:$src1, sub_xmm)))), sub_ymm)>;
7949
7950def : Pat<(v4i64 (fp_to_uint (v4f64 VR256X:$src1))),
7951 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
7952 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7953 VR256X:$src1, sub_ymm)))), sub_ymm)>;
7954
7955def : Pat<(v4f32 (sint_to_fp (v4i64 VR256X:$src1))),
7956 (EXTRACT_SUBREG (v8f32 (VCVTQQ2PSZrr
7957 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7958 VR256X:$src1, sub_ymm)))), sub_xmm)>;
7959
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00007960def : Pat<(v2f64 (sint_to_fp (v2i64 VR128X:$src1))),
7961 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
7962 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7963 VR128X:$src1, sub_xmm)))), sub_xmm)>;
7964
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007965def : Pat<(v4f64 (sint_to_fp (v4i64 VR256X:$src1))),
7966 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
7967 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7968 VR256X:$src1, sub_ymm)))), sub_ymm)>;
7969
7970def : Pat<(v4f32 (uint_to_fp (v4i64 VR256X:$src1))),
7971 (EXTRACT_SUBREG (v8f32 (VCVTUQQ2PSZrr
7972 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7973 VR256X:$src1, sub_ymm)))), sub_xmm)>;
7974
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00007975def : Pat<(v2f64 (uint_to_fp (v2i64 VR128X:$src1))),
7976 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
7977 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7978 VR128X:$src1, sub_xmm)))), sub_xmm)>;
7979
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007980def : Pat<(v4f64 (uint_to_fp (v4i64 VR256X:$src1))),
7981 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
7982 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7983 VR256X:$src1, sub_ymm)))), sub_ymm)>;
7984}
7985
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00007986//===----------------------------------------------------------------------===//
7987// Half precision conversion instructions
7988//===----------------------------------------------------------------------===//
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007989
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007990multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007991 X86MemOperand x86memop, PatFrag ld_frag,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007992 X86FoldableSchedWrite sched> {
Craig Toppercf8e6d02017-11-07 07:13:03 +00007993 defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst),
7994 (ins _src.RC:$src), "vcvtph2ps", "$src", "$src",
Simon Pilgrime9376b92018-04-12 19:59:35 +00007995 (X86cvtph2ps (_src.VT _src.RC:$src))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007996 T8PD, Sched<[sched]>;
Craig Toppercf8e6d02017-11-07 07:13:03 +00007997 defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst),
7998 (ins x86memop:$src), "vcvtph2ps", "$src", "$src",
7999 (X86cvtph2ps (_src.VT
8000 (bitconvert
Simon Pilgrime9376b92018-04-12 19:59:35 +00008001 (ld_frag addr:$src))))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008002 T8PD, Sched<[sched.Folded]>;
Asaf Badouh7c522452015-10-22 14:01:16 +00008003}
8004
Simon Pilgrim569e53b2017-12-03 21:43:54 +00008005multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008006 X86FoldableSchedWrite sched> {
Craig Topperc89e2822017-12-10 09:14:38 +00008007 defm rrb : AVX512_maskable<0x13, MRMSrcReg, _dest, (outs _dest.RC:$dst),
8008 (ins _src.RC:$src), "vcvtph2ps",
8009 "{sae}, $src", "$src, {sae}",
8010 (X86cvtph2psRnd (_src.VT _src.RC:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008011 (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008012 T8PD, EVEX_B, Sched<[sched]>;
Asaf Badouh7c522452015-10-22 14:01:16 +00008013}
8014
Craig Toppere7fb3002017-11-07 07:13:07 +00008015let Predicates = [HasAVX512] in
Simon Pilgrim569e53b2017-12-03 21:43:54 +00008016 defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64,
Clement Courbet7db69cc2018-06-11 14:37:53 +00008017 WriteCvtPH2PSZ>,
8018 avx512_cvtph2ps_sae<v16f32_info, v16i16x_info, WriteCvtPH2PSZ>,
Asaf Badouh7c522452015-10-22 14:01:16 +00008019 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
Craig Toppere7fb3002017-11-07 07:13:07 +00008020
8021let Predicates = [HasVLX] in {
8022 defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem,
Simon Pilgrim891ebcd2018-05-15 14:12:32 +00008023 loadv2i64, WriteCvtPH2PSY>, EVEX, EVEX_V256,
Simon Pilgrim569e53b2017-12-03 21:43:54 +00008024 EVEX_CD8<32, CD8VH>;
Craig Toppere7fb3002017-11-07 07:13:07 +00008025 defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem,
Simon Pilgrim891ebcd2018-05-15 14:12:32 +00008026 loadv2i64, WriteCvtPH2PS>, EVEX, EVEX_V128,
Simon Pilgrim569e53b2017-12-03 21:43:54 +00008027 EVEX_CD8<32, CD8VH>;
Craig Toppere7fb3002017-11-07 07:13:07 +00008028
8029 // Pattern match vcvtph2ps of a scalar i64 load.
8030 def : Pat<(v4f32 (X86cvtph2ps (v8i16 (vzmovl_v2i64 addr:$src)))),
8031 (VCVTPH2PSZ128rm addr:$src)>;
8032 def : Pat<(v4f32 (X86cvtph2ps (v8i16 (vzload_v2i64 addr:$src)))),
8033 (VCVTPH2PSZ128rm addr:$src)>;
8034 def : Pat<(v4f32 (X86cvtph2ps (v8i16 (bitconvert
8035 (v2i64 (scalar_to_vector (loadi64 addr:$src))))))),
8036 (VCVTPH2PSZ128rm addr:$src)>;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00008037}
8038
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008039multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Simon Pilgrim891ebcd2018-05-15 14:12:32 +00008040 X86MemOperand x86memop, SchedWrite RR, SchedWrite MR> {
Asaf Badouhc7cb8802015-10-27 15:37:17 +00008041 defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00008042 (ins _src.RC:$src1, i32u8imm:$src2),
8043 "vcvtps2ph", "$src2, $src1", "$src1, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00008044 (X86cvtps2ph (_src.VT _src.RC:$src1),
Simon Pilgrim0e456342018-04-12 20:47:34 +00008045 (i32 imm:$src2)), 0, 0>,
Simon Pilgrim891ebcd2018-05-15 14:12:32 +00008046 AVX512AIi8Base, Sched<[RR]>;
Craig Topper65e6d0b2017-11-08 04:00:31 +00008047 let hasSideEffects = 0, mayStore = 1 in {
8048 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
8049 (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008050 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Simon Pilgrim891ebcd2018-05-15 14:12:32 +00008051 Sched<[MR]>;
Craig Topper65e6d0b2017-11-08 04:00:31 +00008052 def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs),
8053 (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008054 "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}", []>,
Simon Pilgrim891ebcd2018-05-15 14:12:32 +00008055 EVEX_K, Sched<[MR]>;
Craig Topper65e6d0b2017-11-08 04:00:31 +00008056 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00008057}
Simon Pilgrim569e53b2017-12-03 21:43:54 +00008058
Simon Pilgrim891ebcd2018-05-15 14:12:32 +00008059multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src,
8060 SchedWrite Sched> {
Craig Topperd8688702016-09-21 03:58:44 +00008061 let hasSideEffects = 0 in
Craig Topper1de942b2017-12-10 17:42:44 +00008062 defm rrb : AVX512_maskable_in_asm<0x1D, MRMDestReg, _dest,
Craig Topperd8688702016-09-21 03:58:44 +00008063 (outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00008064 (ins _src.RC:$src1, i32u8imm:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008065 "vcvtps2ph", "$src2, {sae}, $src1", "$src1, {sae}, $src2", []>,
Simon Pilgrim891ebcd2018-05-15 14:12:32 +00008066 EVEX_B, AVX512AIi8Base, Sched<[Sched]>;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00008067}
Simon Pilgrim569e53b2017-12-03 21:43:54 +00008068
Asaf Badouhc7cb8802015-10-27 15:37:17 +00008069let Predicates = [HasAVX512] in {
Simon Pilgrim891ebcd2018-05-15 14:12:32 +00008070 defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem,
Clement Courbet7db69cc2018-06-11 14:37:53 +00008071 WriteCvtPS2PHZ, WriteCvtPS2PHZSt>,
8072 avx512_cvtps2ph_sae<v16i16x_info, v16f32_info, WriteCvtPS2PHZ>,
Simon Pilgrimf0945aa2018-04-24 16:43:07 +00008073 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00008074 let Predicates = [HasVLX] in {
Simon Pilgrim891ebcd2018-05-15 14:12:32 +00008075 defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem,
8076 WriteCvtPS2PHY, WriteCvtPS2PHYSt>,
Simon Pilgrimf0945aa2018-04-24 16:43:07 +00008077 EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
Simon Pilgrim891ebcd2018-05-15 14:12:32 +00008078 defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f64mem,
8079 WriteCvtPS2PH, WriteCvtPS2PHSt>,
Simon Pilgrimf0945aa2018-04-24 16:43:07 +00008080 EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00008081 }
Craig Topper65e6d0b2017-11-08 04:00:31 +00008082
8083 def : Pat<(store (f64 (extractelt
8084 (bc_v2f64 (v8i16 (X86cvtps2ph VR128X:$src1, i32:$src2))),
8085 (iPTR 0))), addr:$dst),
8086 (VCVTPS2PHZ128mr addr:$dst, VR128X:$src1, imm:$src2)>;
8087 def : Pat<(store (i64 (extractelt
8088 (bc_v2i64 (v8i16 (X86cvtps2ph VR128X:$src1, i32:$src2))),
8089 (iPTR 0))), addr:$dst),
8090 (VCVTPS2PHZ128mr addr:$dst, VR128X:$src1, imm:$src2)>;
8091 def : Pat<(store (v8i16 (X86cvtps2ph VR256X:$src1, i32:$src2)), addr:$dst),
8092 (VCVTPS2PHZ256mr addr:$dst, VR256X:$src1, imm:$src2)>;
8093 def : Pat<(store (v16i16 (X86cvtps2ph VR512:$src1, i32:$src2)), addr:$dst),
8094 (VCVTPS2PHZmr addr:$dst, VR512:$src1, imm:$src2)>;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00008095}
Asaf Badouh2489f352015-12-02 08:17:51 +00008096
Craig Topper9820e342016-09-20 05:44:47 +00008097// Patterns for matching conversions from float to half-float and vice versa.
Craig Topperb3b50332016-09-19 02:53:37 +00008098let Predicates = [HasVLX] in {
8099 // Use MXCSR.RC for rounding instead of explicitly specifying the default
8100 // rounding mode (Nearest-Even, encoded as 0). Both are equivalent in the
8101 // configurations we support (the default). However, falling back to MXCSR is
8102 // more consistent with other instructions, which are always controlled by it.
8103 // It's encoded as 0b100.
8104 def : Pat<(fp_to_f16 FR32X:$src),
8105 (i16 (EXTRACT_SUBREG (VMOVPDI2DIZrr (VCVTPS2PHZ128rr
8106 (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), sub_16bit))>;
8107
8108 def : Pat<(f16_to_fp GR16:$src),
8109 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
8110 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)), FR32X)) >;
8111
8112 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
8113 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
8114 (VCVTPS2PHZ128rr (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), FR32X)) >;
8115}
8116
Asaf Badouh2489f352015-12-02 08:17:51 +00008117// Unordered/Ordered scalar fp compare with Sea and set EFLAGS
Craig Topper7e664da2016-09-24 21:42:43 +00008118multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008119 string OpcodeStr, X86FoldableSchedWrite sched> {
Craig Topper07a7d562017-07-23 03:59:39 +00008120 let hasSideEffects = 0 in
Craig Topperc89e2822017-12-10 09:14:38 +00008121 def rrb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008122 !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"), []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008123 EVEX, EVEX_B, VEX_LIG, EVEX_V128, Sched<[sched]>;
Asaf Badouh2489f352015-12-02 08:17:51 +00008124}
8125
8126let Defs = [EFLAGS], Predicates = [HasAVX512] in {
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008127 defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, "vucomiss", WriteFCom>,
Asaf Badouh2489f352015-12-02 08:17:51 +00008128 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008129 defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, "vucomisd", WriteFCom>,
Asaf Badouh2489f352015-12-02 08:17:51 +00008130 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008131 defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, "vcomiss", WriteFCom>,
Asaf Badouh2489f352015-12-02 08:17:51 +00008132 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008133 defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, "vcomisd", WriteFCom>,
Asaf Badouh2489f352015-12-02 08:17:51 +00008134 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
8135}
8136
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008137let Defs = [EFLAGS], Predicates = [HasAVX512] in {
8138 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008139 "ucomiss", WriteFCom>, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008140 EVEX_CD8<32, CD8VT1>;
8141 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008142 "ucomisd", WriteFCom>, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008143 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
8144 let Pattern = []<dag> in {
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00008145 defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008146 "comiss", WriteFCom>, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008147 EVEX_CD8<32, CD8VT1>;
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00008148 defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008149 "comisd", WriteFCom>, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008150 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
8151 }
Craig Topper9dd48c82014-01-02 17:28:14 +00008152 let isCodeGenOnly = 1 in {
Craig Topper00265772018-01-23 21:37:51 +00008153 defm VUCOMISSZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v4f32, ssmem,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008154 sse_load_f32, "ucomiss", WriteFCom>, PS, EVEX, VEX_LIG,
Craig Topper00265772018-01-23 21:37:51 +00008155 EVEX_CD8<32, CD8VT1>;
8156 defm VUCOMISDZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v2f64, sdmem,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008157 sse_load_f64, "ucomisd", WriteFCom>, PD, EVEX,
Craig Topper00265772018-01-23 21:37:51 +00008158 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008159
Craig Topper00265772018-01-23 21:37:51 +00008160 defm VCOMISSZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v4f32, ssmem,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008161 sse_load_f32, "comiss", WriteFCom>, PS, EVEX, VEX_LIG,
Craig Topper00265772018-01-23 21:37:51 +00008162 EVEX_CD8<32, CD8VT1>;
8163 defm VCOMISDZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v2f64, sdmem,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008164 sse_load_f64, "comisd", WriteFCom>, PD, EVEX,
Craig Topper00265772018-01-23 21:37:51 +00008165 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper9dd48c82014-01-02 17:28:14 +00008166 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008167}
Michael Liao5bf95782014-12-04 05:20:33 +00008168
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008169/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
Asaf Badouheaf2da12015-09-21 10:23:53 +00008170multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008171 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper176f3312017-02-25 19:18:11 +00008172 let Predicates = [HasAVX512], ExeDomain = _.ExeDomain in {
Asaf Badouheaf2da12015-09-21 10:23:53 +00008173 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8174 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
8175 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00008176 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008177 EVEX_4V, Sched<[sched]>;
Asaf Badouheaf2da12015-09-21 10:23:53 +00008178 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper75d71542017-11-13 08:07:33 +00008179 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
Asaf Badouheaf2da12015-09-21 10:23:53 +00008180 "$src2, $src1", "$src1, $src2",
8181 (OpNode (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008182 _.ScalarIntMemCPat:$src2)>, EVEX_4V,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008183 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008184}
8185}
8186
Simon Pilgrimc7088682018-05-01 18:06:07 +00008187defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", X86rcp14s, SchedWriteFRcp.Scl,
8188 f32x_info>, EVEX_CD8<32, CD8VT1>,
8189 T8PD, NotMemoryFoldable;
8190defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", X86rcp14s, SchedWriteFRcp.Scl,
8191 f64x_info>, VEX_W, EVEX_CD8<64, CD8VT1>,
8192 T8PD, NotMemoryFoldable;
8193defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", X86rsqrt14s,
8194 SchedWriteFRsqrt.Scl, f32x_info>,
8195 EVEX_CD8<32, CD8VT1>, T8PD, NotMemoryFoldable;
8196defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", X86rsqrt14s,
8197 SchedWriteFRsqrt.Scl, f64x_info>, VEX_W,
8198 EVEX_CD8<64, CD8VT1>, T8PD, NotMemoryFoldable;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008199
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008200/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
8201multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008202 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper176f3312017-02-25 19:18:11 +00008203 let ExeDomain = _.ExeDomain in {
Robert Khasanov3e534c92014-10-28 16:37:13 +00008204 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8205 (ins _.RC:$src), OpcodeStr, "$src", "$src",
Simon Pilgrime9376b92018-04-12 19:59:35 +00008206 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008207 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008208 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8209 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
8210 (OpNode (_.FloatVT
Simon Pilgrime9376b92018-04-12 19:59:35 +00008211 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008212 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008213 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8214 (ins _.ScalarMemOp:$src), OpcodeStr,
8215 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
8216 (OpNode (_.FloatVT
Simon Pilgrime9376b92018-04-12 19:59:35 +00008217 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008218 EVEX, T8PD, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper176f3312017-02-25 19:18:11 +00008219 }
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008220}
Robert Khasanov3e534c92014-10-28 16:37:13 +00008221
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00008222multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimc7088682018-05-01 18:06:07 +00008223 X86SchedWriteWidths sched> {
8224 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, sched.ZMM,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00008225 v16f32_info>, EVEX_V512, EVEX_CD8<32, CD8VF>;
Simon Pilgrimc7088682018-05-01 18:06:07 +00008226 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, sched.ZMM,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00008227 v8f64_info>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov3e534c92014-10-28 16:37:13 +00008228
8229 // Define only if AVX512VL feature is present.
8230 let Predicates = [HasVLX] in {
8231 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
Simon Pilgrimc7088682018-05-01 18:06:07 +00008232 OpNode, sched.XMM, v4f32x_info>,
Robert Khasanov3e534c92014-10-28 16:37:13 +00008233 EVEX_V128, EVEX_CD8<32, CD8VF>;
8234 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
Simon Pilgrimc7088682018-05-01 18:06:07 +00008235 OpNode, sched.YMM, v8f32x_info>,
Robert Khasanov3e534c92014-10-28 16:37:13 +00008236 EVEX_V256, EVEX_CD8<32, CD8VF>;
8237 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
Simon Pilgrimc7088682018-05-01 18:06:07 +00008238 OpNode, sched.XMM, v2f64x_info>,
Robert Khasanov3e534c92014-10-28 16:37:13 +00008239 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
8240 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
Simon Pilgrimc7088682018-05-01 18:06:07 +00008241 OpNode, sched.YMM, v4f64x_info>,
Robert Khasanov3e534c92014-10-28 16:37:13 +00008242 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
8243 }
8244}
8245
Simon Pilgrimc7088682018-05-01 18:06:07 +00008246defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86rsqrt14, SchedWriteFRsqrt>;
8247defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86rcp14, SchedWriteFRcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008248
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008249/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008250multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008251 SDNode OpNode, X86FoldableSchedWrite sched> {
Craig Topper176f3312017-02-25 19:18:11 +00008252 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008253 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8254 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
8255 "$src2, $src1", "$src1, $src2",
8256 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008257 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008258 Sched<[sched]>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008259
8260 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8261 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00008262 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008263 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008264 (i32 FROUND_NO_EXC))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008265 Sched<[sched]>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008266
8267 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper512e9e72017-11-19 05:42:54 +00008268 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008269 "$src2, $src1", "$src1, $src2",
Craig Topper512e9e72017-11-19 05:42:54 +00008270 (OpNode (_.VT _.RC:$src1), _.ScalarIntMemCPat:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00008271 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008272 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper176f3312017-02-25 19:18:11 +00008273 }
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008274}
8275
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00008276multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008277 X86FoldableSchedWrite sched> {
8278 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode, sched>,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008279 EVEX_CD8<32, CD8VT1>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00008280 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode, sched>,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008281 EVEX_CD8<64, CD8VT1>, VEX_W;
8282}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008283
Craig Toppere1cac152016-06-07 07:27:54 +00008284let Predicates = [HasERI] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008285 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s, SchedWriteFRcp.Scl>,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00008286 T8PD, EVEX_4V;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008287 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s,
8288 SchedWriteFRsqrt.Scl>, T8PD, EVEX_4V;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008289}
Igor Breger8352a0d2015-07-28 06:53:28 +00008290
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008291defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds,
Simon Pilgrimbe51b202018-05-04 12:59:24 +00008292 SchedWriteFRnd.Scl>, T8PD, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008293/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008294
8295multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008296 SDNode OpNode, X86FoldableSchedWrite sched> {
Craig Topper176f3312017-02-25 19:18:11 +00008297 let ExeDomain = _.ExeDomain in {
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008298 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8299 (ins _.RC:$src), OpcodeStr, "$src", "$src",
Simon Pilgrime9376b92018-04-12 19:59:35 +00008300 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008301 Sched<[sched]>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008302
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008303 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8304 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
8305 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008306 (bitconvert (_.LdFrag addr:$src))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008307 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008308 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008309
8310 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00008311 (ins _.ScalarMemOp:$src), OpcodeStr,
Asaf Badouh402ebb32015-06-03 13:41:48 +00008312 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008313 (OpNode (_.FloatVT
8314 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008315 (i32 FROUND_CURRENT))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008316 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper176f3312017-02-25 19:18:11 +00008317 }
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008318}
Asaf Badouh402ebb32015-06-03 13:41:48 +00008319multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008320 SDNode OpNode, X86FoldableSchedWrite sched> {
Craig Topper176f3312017-02-25 19:18:11 +00008321 let ExeDomain = _.ExeDomain in
Asaf Badouh402ebb32015-06-03 13:41:48 +00008322 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8323 (ins _.RC:$src), OpcodeStr,
8324 "{sae}, $src", "$src, {sae}",
Simon Pilgrime9376b92018-04-12 19:59:35 +00008325 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008326 EVEX_B, Sched<[sched]>;
Asaf Badouh402ebb32015-06-03 13:41:48 +00008327}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008328
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00008329multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008330 X86SchedWriteWidths sched> {
8331 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode, sched.ZMM>,
8332 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode, sched.ZMM>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00008333 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008334 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode, sched.ZMM>,
8335 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode, sched.ZMM>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00008336 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008337}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008338
Asaf Badouh402ebb32015-06-03 13:41:48 +00008339multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008340 SDNode OpNode, X86SchedWriteWidths sched> {
Asaf Badouh402ebb32015-06-03 13:41:48 +00008341 // Define only if AVX512VL feature is present.
8342 let Predicates = [HasVLX] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008343 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode, sched.XMM>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00008344 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008345 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode, sched.YMM>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00008346 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008347 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode, sched.XMM>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00008348 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008349 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode, sched.YMM>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00008350 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
8351 }
8352}
Michael Liao5bf95782014-12-04 05:20:33 +00008353
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008354let Predicates = [HasERI] in {
8355 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28, SchedWriteFRsqrt>, EVEX;
8356 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28, SchedWriteFRcp>, EVEX;
8357 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2, SchedWriteFAdd>, EVEX;
Asaf Badouh402ebb32015-06-03 13:41:48 +00008358}
Simon Pilgrimbe51b202018-05-04 12:59:24 +00008359defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd, SchedWriteFRnd>,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00008360 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd,
Simon Pilgrimbe51b202018-05-04 12:59:24 +00008361 SchedWriteFRnd>, EVEX;
Asaf Badouh402ebb32015-06-03 13:41:48 +00008362
Simon Pilgrim21e89792018-04-13 14:36:59 +00008363multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr,
8364 X86FoldableSchedWrite sched, X86VectorVTInfo _>{
Craig Topper176f3312017-02-25 19:18:11 +00008365 let ExeDomain = _.ExeDomain in
Asaf Badouh402ebb32015-06-03 13:41:48 +00008366 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8367 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
Simon Pilgrime9376b92018-04-12 19:59:35 +00008368 (_.VT (X86fsqrtRnd _.RC:$src, (i32 imm:$rc)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008369 EVEX, EVEX_B, EVEX_RC, Sched<[sched]>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008370}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008371
Simon Pilgrim21e89792018-04-13 14:36:59 +00008372multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
8373 X86FoldableSchedWrite sched, X86VectorVTInfo _>{
Craig Topper176f3312017-02-25 19:18:11 +00008374 let ExeDomain = _.ExeDomain in {
Robert Khasanov1cf354c2014-10-28 18:22:41 +00008375 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00008376 (ins _.RC:$src), OpcodeStr, "$src", "$src",
Simon Pilgrime9376b92018-04-12 19:59:35 +00008377 (_.FloatVT (fsqrt _.RC:$src))>, EVEX,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008378 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008379 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8380 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
Craig Topper80405072017-11-11 08:24:12 +00008381 (fsqrt (_.FloatVT
Simon Pilgrime9376b92018-04-12 19:59:35 +00008382 (bitconvert (_.LdFrag addr:$src))))>, EVEX,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008383 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008384 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8385 (ins _.ScalarMemOp:$src), OpcodeStr,
8386 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Craig Topper80405072017-11-11 08:24:12 +00008387 (fsqrt (_.FloatVT
Simon Pilgrime9376b92018-04-12 19:59:35 +00008388 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008389 EVEX, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper176f3312017-02-25 19:18:11 +00008390 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008391}
8392
Simon Pilgrimc7088682018-05-01 18:06:07 +00008393multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00008394 X86SchedWriteSizes sched> {
8395 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
8396 sched.PS.ZMM, v16f32_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00008397 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00008398 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
8399 sched.PD.ZMM, v8f64_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00008400 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
8401 // Define only if AVX512VL feature is present.
8402 let Predicates = [HasVLX] in {
8403 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00008404 sched.PS.XMM, v4f32x_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00008405 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
8406 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00008407 sched.PS.YMM, v8f32x_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00008408 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
8409 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00008410 sched.PD.XMM, v2f64x_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00008411 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
8412 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00008413 sched.PD.YMM, v4f64x_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00008414 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
8415 }
8416}
8417
Simon Pilgrimc7088682018-05-01 18:06:07 +00008418multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr,
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00008419 X86SchedWriteSizes sched> {
8420 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"),
8421 sched.PS.ZMM, v16f32_info>,
8422 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
8423 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"),
8424 sched.PD.ZMM, v8f64_info>,
8425 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
Asaf Badouh402ebb32015-06-03 13:41:48 +00008426}
8427
Simon Pilgrim21e89792018-04-13 14:36:59 +00008428multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr, X86FoldableSchedWrite sched,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00008429 X86VectorVTInfo _, string Name, Intrinsic Intr> {
Craig Topper176f3312017-02-25 19:18:11 +00008430 let ExeDomain = _.ExeDomain in {
Clement Courbet41a13742018-01-15 12:05:33 +00008431 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00008432 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
8433 "$src2, $src1", "$src1, $src2",
Craig Topper80405072017-11-11 08:24:12 +00008434 (X86fsqrtRnds (_.VT _.RC:$src1),
Igor Breger4c4cd782015-09-20 09:13:41 +00008435 (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008436 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008437 Sched<[sched]>;
Clement Courbet41a13742018-01-15 12:05:33 +00008438 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
8439 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
8440 "$src2, $src1", "$src1, $src2",
8441 (X86fsqrtRnds (_.VT _.RC:$src1),
8442 _.ScalarIntMemCPat:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00008443 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008444 Sched<[sched.Folded, ReadAfterLd]>;
Clement Courbet41a13742018-01-15 12:05:33 +00008445 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00008446 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
8447 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Topper80405072017-11-11 08:24:12 +00008448 (X86fsqrtRnds (_.VT _.RC:$src1),
Igor Breger4c4cd782015-09-20 09:13:41 +00008449 (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008450 (i32 imm:$rc))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008451 EVEX_B, EVEX_RC, Sched<[sched]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00008452
Clement Courbet41a13742018-01-15 12:05:33 +00008453 let isCodeGenOnly = 1, hasSideEffects = 0, Predicates=[HasAVX512] in {
8454 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008455 (ins _.FRC:$src1, _.FRC:$src2),
8456 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008457 Sched<[sched]>;
Clement Courbet41a13742018-01-15 12:05:33 +00008458 let mayLoad = 1 in
8459 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008460 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
8461 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008462 Sched<[sched.Folded, ReadAfterLd]>;
Clement Courbet41a13742018-01-15 12:05:33 +00008463 }
Craig Topper176f3312017-02-25 19:18:11 +00008464 }
Igor Breger4c4cd782015-09-20 09:13:41 +00008465
Clement Courbet41a13742018-01-15 12:05:33 +00008466 let Predicates = [HasAVX512] in {
8467 def : Pat<(_.EltVT (fsqrt _.FRC:$src)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00008468 (!cast<Instruction>(Name#Zr)
Clement Courbet41a13742018-01-15 12:05:33 +00008469 (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>;
Igor Breger4c4cd782015-09-20 09:13:41 +00008470
Clement Courbet41a13742018-01-15 12:05:33 +00008471 def : Pat<(Intr VR128X:$src),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00008472 (!cast<Instruction>(Name#Zr_Int) VR128X:$src,
Craig Toppereff606c2017-11-06 04:04:01 +00008473 VR128X:$src)>;
Clement Courbet41a13742018-01-15 12:05:33 +00008474 }
Craig Toppereff606c2017-11-06 04:04:01 +00008475
Clement Courbet41a13742018-01-15 12:05:33 +00008476 let Predicates = [HasAVX512, OptForSize] in {
8477 def : Pat<(_.EltVT (fsqrt (load addr:$src))),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00008478 (!cast<Instruction>(Name#Zm)
Clement Courbet41a13742018-01-15 12:05:33 +00008479 (_.EltVT (IMPLICIT_DEF)), addr:$src)>;
Craig Toppereff606c2017-11-06 04:04:01 +00008480
Clement Courbet41a13742018-01-15 12:05:33 +00008481 def : Pat<(Intr _.ScalarIntMemCPat:$src2),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00008482 (!cast<Instruction>(Name#Zm_Int)
Clement Courbet41a13742018-01-15 12:05:33 +00008483 (_.VT (IMPLICIT_DEF)), addr:$src2)>;
8484 }
Craig Topperd6471cb2017-11-05 21:14:06 +00008485}
Igor Breger4c4cd782015-09-20 09:13:41 +00008486
Simon Pilgrimc7088682018-05-01 18:06:07 +00008487multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr,
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00008488 X86SchedWriteSizes sched> {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00008489 defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", sched.PS.Scl, f32x_info, NAME#"SS",
Craig Topper80405072017-11-11 08:24:12 +00008490 int_x86_sse_sqrt_ss>,
Craig Toppereff606c2017-11-06 04:04:01 +00008491 EVEX_CD8<32, CD8VT1>, EVEX_4V, XS, NotMemoryFoldable;
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00008492 defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", sched.PD.Scl, f64x_info, NAME#"SD",
Craig Topper80405072017-11-11 08:24:12 +00008493 int_x86_sse2_sqrt_sd>,
Craig Toppereff606c2017-11-06 04:04:01 +00008494 EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W,
Ayman Musa5fc6dc52017-10-08 08:32:56 +00008495 NotMemoryFoldable;
Igor Breger4c4cd782015-09-20 09:13:41 +00008496}
8497
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00008498defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", SchedWriteFSqrtSizes>,
8499 avx512_sqrt_packed_all_round<0x51, "vsqrt", SchedWriteFSqrtSizes>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008500
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00008501defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt", SchedWriteFSqrtSizes>, VEX_LIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008502
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008503multiclass avx512_rndscale_scalar<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008504 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008505 let ExeDomain = _.ExeDomain in {
Craig Topper0ccec702017-11-11 08:24:15 +00008506 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008507 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
8508 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008509 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008510 (i32 imm:$src3)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008511 Sched<[sched]>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008512
Craig Topper0ccec702017-11-11 08:24:15 +00008513 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008514 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008515 "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3",
Craig Topper0af48f12017-11-13 02:02:58 +00008516 (_.VT (X86RndScalesRnd (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008517 (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008518 Sched<[sched]>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008519
Craig Topper0ccec702017-11-11 08:24:15 +00008520 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperbece74c2017-11-19 06:24:26 +00008521 (ins _.RC:$src1, _.IntScalarMemOp:$src2, i32u8imm:$src3),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008522 OpcodeStr,
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008523 "$src3, $src2, $src1", "$src1, $src2, $src3",
Craig Topperdeee24b2017-11-13 02:03:01 +00008524 (_.VT (X86RndScales _.RC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00008525 _.ScalarIntMemCPat:$src2, (i32 imm:$src3)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008526 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008527
Clement Courbetda1fad32018-01-15 14:24:07 +00008528 let isCodeGenOnly = 1, hasSideEffects = 0, Predicates = [HasAVX512] in {
Craig Topper0ccec702017-11-11 08:24:15 +00008529 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
8530 (ins _.FRC:$src1, _.FRC:$src2, i32u8imm:$src3),
8531 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Simon Pilgrim21e89792018-04-13 14:36:59 +00008532 []>, Sched<[sched]>;
Craig Topper0ccec702017-11-11 08:24:15 +00008533
8534 let mayLoad = 1 in
8535 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
8536 (ins _.FRC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
8537 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Simon Pilgrim21e89792018-04-13 14:36:59 +00008538 []>, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper0ccec702017-11-11 08:24:15 +00008539 }
8540 }
8541
8542 let Predicates = [HasAVX512] in {
8543 def : Pat<(ffloor _.FRC:$src),
8544 (_.EltVT (!cast<Instruction>(NAME##r) (_.EltVT (IMPLICIT_DEF)),
8545 _.FRC:$src, (i32 0x9)))>;
8546 def : Pat<(fceil _.FRC:$src),
8547 (_.EltVT (!cast<Instruction>(NAME##r) (_.EltVT (IMPLICIT_DEF)),
8548 _.FRC:$src, (i32 0xa)))>;
8549 def : Pat<(ftrunc _.FRC:$src),
8550 (_.EltVT (!cast<Instruction>(NAME##r) (_.EltVT (IMPLICIT_DEF)),
8551 _.FRC:$src, (i32 0xb)))>;
8552 def : Pat<(frint _.FRC:$src),
8553 (_.EltVT (!cast<Instruction>(NAME##r) (_.EltVT (IMPLICIT_DEF)),
8554 _.FRC:$src, (i32 0x4)))>;
8555 def : Pat<(fnearbyint _.FRC:$src),
8556 (_.EltVT (!cast<Instruction>(NAME##r) (_.EltVT (IMPLICIT_DEF)),
8557 _.FRC:$src, (i32 0xc)))>;
8558 }
8559
8560 let Predicates = [HasAVX512, OptForSize] in {
8561 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)),
8562 (_.EltVT (!cast<Instruction>(NAME##m) (_.EltVT (IMPLICIT_DEF)),
8563 addr:$src, (i32 0x9)))>;
8564 def : Pat<(fceil (_.ScalarLdFrag addr:$src)),
8565 (_.EltVT (!cast<Instruction>(NAME##m) (_.EltVT (IMPLICIT_DEF)),
8566 addr:$src, (i32 0xa)))>;
8567 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)),
8568 (_.EltVT (!cast<Instruction>(NAME##m) (_.EltVT (IMPLICIT_DEF)),
8569 addr:$src, (i32 0xb)))>;
8570 def : Pat<(frint (_.ScalarLdFrag addr:$src)),
8571 (_.EltVT (!cast<Instruction>(NAME##m) (_.EltVT (IMPLICIT_DEF)),
8572 addr:$src, (i32 0x4)))>;
8573 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)),
8574 (_.EltVT (!cast<Instruction>(NAME##m) (_.EltVT (IMPLICIT_DEF)),
8575 addr:$src, (i32 0xc)))>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008576 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00008577}
8578
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008579defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless",
Simon Pilgrimbe51b202018-05-04 12:59:24 +00008580 SchedWriteFRnd.Scl, f32x_info>,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008581 AVX512AIi8Base, EVEX_4V,
8582 EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00008583
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008584defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd",
Simon Pilgrimbe51b202018-05-04 12:59:24 +00008585 SchedWriteFRnd.Scl, f64x_info>,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008586 VEX_W, AVX512AIi8Base, EVEX_4V,
8587 EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00008588
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00008589multiclass avx512_masked_scalar<SDNode OpNode, string OpcPrefix, SDNode Move,
8590 dag Mask, X86VectorVTInfo _, PatLeaf ZeroFP,
8591 dag OutMask, Predicate BasePredicate> {
8592 let Predicates = [BasePredicate] in {
8593 def : Pat<(Move _.VT:$src1, (scalar_to_vector (X86selects Mask,
8594 (OpNode (extractelt _.VT:$src2, (iPTR 0))),
8595 (extractelt _.VT:$dst, (iPTR 0))))),
8596 (!cast<Instruction>("V"#OpcPrefix#r_Intk)
8597 _.VT:$dst, OutMask, _.VT:$src2, _.VT:$src1)>;
8598
8599 def : Pat<(Move _.VT:$src1, (scalar_to_vector (X86selects Mask,
8600 (OpNode (extractelt _.VT:$src2, (iPTR 0))),
8601 ZeroFP))),
8602 (!cast<Instruction>("V"#OpcPrefix#r_Intkz)
8603 OutMask, _.VT:$src2, _.VT:$src1)>;
8604 }
8605}
8606
8607multiclass avx512_masked_scalar_imm<SDNode OpNode, string OpcPrefix, SDNode Move,
8608 dag Mask, X86VectorVTInfo _, PatLeaf ZeroFP,
8609 bits<8> ImmV, dag OutMask,
8610 Predicate BasePredicate> {
8611 let Predicates = [BasePredicate] in {
8612 def : Pat<(Move _.VT:$src1, (scalar_to_vector (X86selects Mask,
8613 (OpNode (extractelt _.VT:$src2, (iPTR 0))),
8614 (extractelt _.VT:$dst, (iPTR 0))))),
8615 (!cast<Instruction>("V"#OpcPrefix#r_Intk)
8616 _.VT:$dst, OutMask, _.VT:$src1, _.VT:$src2, (i32 ImmV))>;
8617
8618 def : Pat<(Move _.VT:$src1, (scalar_to_vector (X86selects Mask,
8619 (OpNode (extractelt _.VT:$src2, (iPTR 0))), ZeroFP))),
8620 (!cast<Instruction>("V"#OpcPrefix#r_Intkz)
8621 OutMask, _.VT:$src1, _.VT:$src2, (i32 ImmV))>;
8622 }
8623}
8624
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008625//-------------------------------------------------
8626// Integer truncate and extend operations
8627//-------------------------------------------------
8628
Igor Breger074a64e2015-07-24 17:24:15 +00008629multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008630 X86FoldableSchedWrite sched, X86VectorVTInfo SrcInfo,
Simon Pilgrim833c2602017-12-05 19:21:28 +00008631 X86VectorVTInfo DestInfo, X86MemOperand x86memop> {
Craig Topper52e2e832016-07-22 05:46:44 +00008632 let ExeDomain = DestInfo.ExeDomain in
Igor Breger074a64e2015-07-24 17:24:15 +00008633 defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst),
8634 (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1",
Simon Pilgrime9376b92018-04-12 19:59:35 +00008635 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008636 EVEX, T8XS, Sched<[sched]>;
Igor Breger074a64e2015-07-24 17:24:15 +00008637
Craig Topper52e2e832016-07-22 05:46:44 +00008638 let mayStore = 1, mayLoad = 1, hasSideEffects = 0,
8639 ExeDomain = DestInfo.ExeDomain in {
Igor Breger074a64e2015-07-24 17:24:15 +00008640 def mr : AVX512XS8I<opc, MRMDestMem, (outs),
8641 (ins x86memop:$dst, SrcInfo.RC:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008642 OpcodeStr # "\t{$src, $dst|$dst, $src}", []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008643 EVEX, Sched<[sched.Folded]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008644
Igor Breger074a64e2015-07-24 17:24:15 +00008645 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
8646 (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008647 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}", []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008648 EVEX, EVEX_K, Sched<[sched.Folded]>;
Craig Topper99f6b622016-05-01 01:03:56 +00008649 }//mayStore = 1, mayLoad = 1, hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008650}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008651
Igor Breger074a64e2015-07-24 17:24:15 +00008652multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo,
8653 X86VectorVTInfo DestInfo,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00008654 PatFrag truncFrag, PatFrag mtruncFrag,
8655 string Name> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008656
Igor Breger074a64e2015-07-24 17:24:15 +00008657 def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00008658 (!cast<Instruction>(Name#SrcInfo.ZSuffix##mr)
Igor Breger074a64e2015-07-24 17:24:15 +00008659 addr:$dst, SrcInfo.RC:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008660
Igor Breger074a64e2015-07-24 17:24:15 +00008661 def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask,
8662 (SrcInfo.VT SrcInfo.RC:$src)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00008663 (!cast<Instruction>(Name#SrcInfo.ZSuffix##mrk)
Igor Breger074a64e2015-07-24 17:24:15 +00008664 addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>;
8665}
8666
Craig Topperb2868232018-01-14 08:11:36 +00008667multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode128,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008668 SDNode OpNode256, SDNode OpNode512, X86FoldableSchedWrite sched,
Craig Topperb2868232018-01-14 08:11:36 +00008669 AVX512VLVectorVTInfo VTSrcInfo,
8670 X86VectorVTInfo DestInfoZ128,
8671 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
8672 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
8673 X86MemOperand x86memopZ, PatFrag truncFrag,
8674 PatFrag mtruncFrag, Predicate prd = HasAVX512>{
Igor Breger074a64e2015-07-24 17:24:15 +00008675
8676 let Predicates = [HasVLX, prd] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008677 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode128, sched,
Simon Pilgrim833c2602017-12-05 19:21:28 +00008678 VTSrcInfo.info128, DestInfoZ128, x86memopZ128>,
Igor Breger074a64e2015-07-24 17:24:15 +00008679 avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00008680 truncFrag, mtruncFrag, NAME>, EVEX_V128;
Igor Breger074a64e2015-07-24 17:24:15 +00008681
Simon Pilgrim21e89792018-04-13 14:36:59 +00008682 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode256, sched,
Simon Pilgrim833c2602017-12-05 19:21:28 +00008683 VTSrcInfo.info256, DestInfoZ256, x86memopZ256>,
Igor Breger074a64e2015-07-24 17:24:15 +00008684 avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00008685 truncFrag, mtruncFrag, NAME>, EVEX_V256;
Igor Breger074a64e2015-07-24 17:24:15 +00008686 }
8687 let Predicates = [prd] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00008688 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode512, sched,
Simon Pilgrim833c2602017-12-05 19:21:28 +00008689 VTSrcInfo.info512, DestInfoZ, x86memopZ>,
Igor Breger074a64e2015-07-24 17:24:15 +00008690 avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00008691 truncFrag, mtruncFrag, NAME>, EVEX_V512;
Igor Breger074a64e2015-07-24 17:24:15 +00008692}
8693
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008694multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008695 X86FoldableSchedWrite sched, PatFrag StoreNode,
Craig Topperb2868232018-01-14 08:11:36 +00008696 PatFrag MaskedStoreNode, SDNode InVecNode = OpNode> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008697 defm NAME: avx512_trunc<opc, OpcodeStr, InVecNode, InVecNode, InVecNode, sched,
Craig Topperb2868232018-01-14 08:11:36 +00008698 avx512vl_i64_info, v16i8x_info, v16i8x_info,
8699 v16i8x_info, i16mem, i32mem, i64mem, StoreNode,
8700 MaskedStoreNode>, EVEX_CD8<8, CD8VO>;
Igor Breger074a64e2015-07-24 17:24:15 +00008701}
8702
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008703multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008704 X86FoldableSchedWrite sched, PatFrag StoreNode,
Craig Topperb2868232018-01-14 08:11:36 +00008705 PatFrag MaskedStoreNode, SDNode InVecNode = OpNode> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008706 defm NAME: avx512_trunc<opc, OpcodeStr, InVecNode, InVecNode, OpNode, sched,
Craig Topperb2868232018-01-14 08:11:36 +00008707 avx512vl_i64_info, v8i16x_info, v8i16x_info,
8708 v8i16x_info, i32mem, i64mem, i128mem, StoreNode,
8709 MaskedStoreNode>, EVEX_CD8<16, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00008710}
8711
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008712multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008713 X86FoldableSchedWrite sched, PatFrag StoreNode,
Craig Topperb2868232018-01-14 08:11:36 +00008714 PatFrag MaskedStoreNode, SDNode InVecNode = OpNode> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008715 defm NAME: avx512_trunc<opc, OpcodeStr, InVecNode, OpNode, OpNode, sched,
Craig Topperb2868232018-01-14 08:11:36 +00008716 avx512vl_i64_info, v4i32x_info, v4i32x_info,
8717 v8i32x_info, i64mem, i128mem, i256mem, StoreNode,
8718 MaskedStoreNode>, EVEX_CD8<32, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00008719}
8720
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008721multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008722 X86FoldableSchedWrite sched, PatFrag StoreNode,
Craig Topperb2868232018-01-14 08:11:36 +00008723 PatFrag MaskedStoreNode, SDNode InVecNode = OpNode> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008724 defm NAME: avx512_trunc<opc, OpcodeStr, InVecNode, InVecNode, OpNode, sched,
Craig Topperb2868232018-01-14 08:11:36 +00008725 avx512vl_i32_info, v16i8x_info, v16i8x_info,
8726 v16i8x_info, i32mem, i64mem, i128mem, StoreNode,
8727 MaskedStoreNode>, EVEX_CD8<8, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00008728}
8729
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008730multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008731 X86FoldableSchedWrite sched, PatFrag StoreNode,
Craig Topperb2868232018-01-14 08:11:36 +00008732 PatFrag MaskedStoreNode, SDNode InVecNode = OpNode> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008733 defm NAME: avx512_trunc<opc, OpcodeStr, InVecNode, OpNode, OpNode, sched,
Craig Topperb2868232018-01-14 08:11:36 +00008734 avx512vl_i32_info, v8i16x_info, v8i16x_info,
8735 v16i16x_info, i64mem, i128mem, i256mem, StoreNode,
8736 MaskedStoreNode>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00008737}
8738
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008739multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008740 X86FoldableSchedWrite sched, PatFrag StoreNode,
Craig Topperb2868232018-01-14 08:11:36 +00008741 PatFrag MaskedStoreNode, SDNode InVecNode = OpNode> {
8742 defm NAME: avx512_trunc<opc, OpcodeStr, InVecNode, OpNode, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008743 sched, avx512vl_i16_info, v16i8x_info, v16i8x_info,
Craig Topperb2868232018-01-14 08:11:36 +00008744 v32i8x_info, i64mem, i128mem, i256mem, StoreNode,
8745 MaskedStoreNode, HasBWI>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00008746}
8747
Simon Pilgrim21e89792018-04-13 14:36:59 +00008748defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", trunc, WriteShuffle256,
Craig Topperb2868232018-01-14 08:11:36 +00008749 truncstorevi8, masked_truncstorevi8, X86vtrunc>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00008750defm VPMOVSQB : avx512_trunc_qb<0x22, "vpmovsqb", X86vtruncs, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008751 truncstore_s_vi8, masked_truncstore_s_vi8>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00008752defm VPMOVUSQB : avx512_trunc_qb<0x12, "vpmovusqb", X86vtruncus, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008753 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00008754
Simon Pilgrim21e89792018-04-13 14:36:59 +00008755defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", trunc, WriteShuffle256,
Craig Topperb2868232018-01-14 08:11:36 +00008756 truncstorevi16, masked_truncstorevi16, X86vtrunc>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00008757defm VPMOVSQW : avx512_trunc_qw<0x24, "vpmovsqw", X86vtruncs, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008758 truncstore_s_vi16, masked_truncstore_s_vi16>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00008759defm VPMOVUSQW : avx512_trunc_qw<0x14, "vpmovusqw", X86vtruncus, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008760 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00008761
Simon Pilgrim21e89792018-04-13 14:36:59 +00008762defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", trunc, WriteShuffle256,
Craig Topperb2868232018-01-14 08:11:36 +00008763 truncstorevi32, masked_truncstorevi32, X86vtrunc>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00008764defm VPMOVSQD : avx512_trunc_qd<0x25, "vpmovsqd", X86vtruncs, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008765 truncstore_s_vi32, masked_truncstore_s_vi32>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00008766defm VPMOVUSQD : avx512_trunc_qd<0x15, "vpmovusqd", X86vtruncus, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008767 truncstore_us_vi32, masked_truncstore_us_vi32>;
Igor Breger074a64e2015-07-24 17:24:15 +00008768
Simon Pilgrim21e89792018-04-13 14:36:59 +00008769defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", trunc, WriteShuffle256,
Craig Topperb2868232018-01-14 08:11:36 +00008770 truncstorevi8, masked_truncstorevi8, X86vtrunc>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00008771defm VPMOVSDB : avx512_trunc_db<0x21, "vpmovsdb", X86vtruncs, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008772 truncstore_s_vi8, masked_truncstore_s_vi8>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00008773defm VPMOVUSDB : avx512_trunc_db<0x11, "vpmovusdb", X86vtruncus, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008774 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00008775
Simon Pilgrim21e89792018-04-13 14:36:59 +00008776defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", trunc, WriteShuffle256,
Craig Topperb2868232018-01-14 08:11:36 +00008777 truncstorevi16, masked_truncstorevi16, X86vtrunc>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00008778defm VPMOVSDW : avx512_trunc_dw<0x23, "vpmovsdw", X86vtruncs, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008779 truncstore_s_vi16, masked_truncstore_s_vi16>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00008780defm VPMOVUSDW : avx512_trunc_dw<0x13, "vpmovusdw", X86vtruncus, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008781 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00008782
Simon Pilgrim21e89792018-04-13 14:36:59 +00008783defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", trunc, WriteShuffle256,
Craig Topperb2868232018-01-14 08:11:36 +00008784 truncstorevi8, masked_truncstorevi8, X86vtrunc>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00008785defm VPMOVSWB : avx512_trunc_wb<0x20, "vpmovswb", X86vtruncs, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008786 truncstore_s_vi8, masked_truncstore_s_vi8>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00008787defm VPMOVUSWB : avx512_trunc_wb<0x10, "vpmovuswb", X86vtruncus, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008788 truncstore_us_vi8, masked_truncstore_us_vi8>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008789
Elena Demikhovskydb738d92015-11-01 11:45:47 +00008790let Predicates = [HasAVX512, NoVLX] in {
Craig Topperb2868232018-01-14 08:11:36 +00008791def: Pat<(v8i16 (trunc (v8i32 VR256X:$src))),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00008792 (v8i16 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00008793 (v16i16 (VPMOVDWZrr (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00008794 VR256X:$src, sub_ymm)))), sub_xmm))>;
Craig Topperb2868232018-01-14 08:11:36 +00008795def: Pat<(v4i32 (trunc (v4i64 VR256X:$src))),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00008796 (v4i32 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00008797 (v8i32 (VPMOVQDZrr (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00008798 VR256X:$src, sub_ymm)))), sub_xmm))>;
8799}
8800
8801let Predicates = [HasBWI, NoVLX] in {
Craig Topperb2868232018-01-14 08:11:36 +00008802def: Pat<(v16i8 (trunc (v16i16 VR256X:$src))),
Craig Topper61403202016-09-19 02:53:43 +00008803 (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00008804 VR256X:$src, sub_ymm))), sub_xmm))>;
8805}
8806
Simon Pilgrim21e89792018-04-13 14:36:59 +00008807multiclass WriteShuffle256_common<bits<8> opc, string OpcodeStr, X86FoldableSchedWrite sched,
Igor Breger2ba64ab2016-05-22 10:21:04 +00008808 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
Craig Topper6694df12018-02-25 06:21:04 +00008809 X86MemOperand x86memop, PatFrag LdFrag, SDNode OpNode>{
Craig Topper52e2e832016-07-22 05:46:44 +00008810 let ExeDomain = DestInfo.ExeDomain in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008811 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
8812 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
Simon Pilgrime9376b92018-04-12 19:59:35 +00008813 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008814 EVEX, Sched<[sched]>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00008815
Craig Toppere1cac152016-06-07 07:27:54 +00008816 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
8817 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
Simon Pilgrime9376b92018-04-12 19:59:35 +00008818 (DestInfo.VT (LdFrag addr:$src))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008819 EVEX, Sched<[sched.Folded]>;
Craig Topper52e2e832016-07-22 05:46:44 +00008820 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008821}
8822
Simon Pilgrim21e89792018-04-13 14:36:59 +00008823multiclass WriteShuffle256_BW<bits<8> opc, string OpcodeStr,
Craig Topper6694df12018-02-25 06:21:04 +00008824 SDNode OpNode, SDNode InVecNode, string ExtTy,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008825 X86FoldableSchedWrite sched, PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008826 let Predicates = [HasVLX, HasBWI] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008827 defm Z128: WriteShuffle256_common<opc, OpcodeStr, sched, v8i16x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008828 v16i8x_info, i64mem, LdFrag, InVecNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008829 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128, VEX_WIG;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00008830
Simon Pilgrim21e89792018-04-13 14:36:59 +00008831 defm Z256: WriteShuffle256_common<opc, OpcodeStr, sched, v16i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008832 v16i8x_info, i128mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008833 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008834 }
8835 let Predicates = [HasBWI] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008836 defm Z : WriteShuffle256_common<opc, OpcodeStr, sched, v32i16_info,
Craig Topper6840f112016-07-14 06:41:34 +00008837 v32i8x_info, i256mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008838 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008839 }
8840}
8841
Simon Pilgrim21e89792018-04-13 14:36:59 +00008842multiclass WriteShuffle256_BD<bits<8> opc, string OpcodeStr,
Craig Topper6694df12018-02-25 06:21:04 +00008843 SDNode OpNode, SDNode InVecNode, string ExtTy,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008844 X86FoldableSchedWrite sched, PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008845 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008846 defm Z128: WriteShuffle256_common<opc, OpcodeStr, sched, v4i32x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008847 v16i8x_info, i32mem, LdFrag, InVecNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008848 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008849
Simon Pilgrim21e89792018-04-13 14:36:59 +00008850 defm Z256: WriteShuffle256_common<opc, OpcodeStr, sched, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008851 v16i8x_info, i64mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008852 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008853 }
8854 let Predicates = [HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008855 defm Z : WriteShuffle256_common<opc, OpcodeStr, sched, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00008856 v16i8x_info, i128mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008857 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008858 }
8859}
8860
Simon Pilgrim21e89792018-04-13 14:36:59 +00008861multiclass WriteShuffle256_BQ<bits<8> opc, string OpcodeStr,
Craig Topper6694df12018-02-25 06:21:04 +00008862 SDNode OpNode, SDNode InVecNode, string ExtTy,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008863 X86FoldableSchedWrite sched, PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008864 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008865 defm Z128: WriteShuffle256_common<opc, OpcodeStr, sched, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008866 v16i8x_info, i16mem, LdFrag, InVecNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008867 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008868
Simon Pilgrim21e89792018-04-13 14:36:59 +00008869 defm Z256: WriteShuffle256_common<opc, OpcodeStr, sched, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008870 v16i8x_info, i32mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008871 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008872 }
8873 let Predicates = [HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008874 defm Z : WriteShuffle256_common<opc, OpcodeStr, sched, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00008875 v16i8x_info, i64mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008876 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008877 }
8878}
8879
Simon Pilgrim21e89792018-04-13 14:36:59 +00008880multiclass WriteShuffle256_WD<bits<8> opc, string OpcodeStr,
Craig Topper6694df12018-02-25 06:21:04 +00008881 SDNode OpNode, SDNode InVecNode, string ExtTy,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008882 X86FoldableSchedWrite sched, PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008883 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008884 defm Z128: WriteShuffle256_common<opc, OpcodeStr, sched, v4i32x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008885 v8i16x_info, i64mem, LdFrag, InVecNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008886 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008887
Simon Pilgrim21e89792018-04-13 14:36:59 +00008888 defm Z256: WriteShuffle256_common<opc, OpcodeStr, sched, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008889 v8i16x_info, i128mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008890 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008891 }
8892 let Predicates = [HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008893 defm Z : WriteShuffle256_common<opc, OpcodeStr, sched, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00008894 v16i16x_info, i256mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008895 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008896 }
8897}
8898
Simon Pilgrim21e89792018-04-13 14:36:59 +00008899multiclass WriteShuffle256_WQ<bits<8> opc, string OpcodeStr,
Craig Topper6694df12018-02-25 06:21:04 +00008900 SDNode OpNode, SDNode InVecNode, string ExtTy,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008901 X86FoldableSchedWrite sched, PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008902 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008903 defm Z128: WriteShuffle256_common<opc, OpcodeStr, sched, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008904 v8i16x_info, i32mem, LdFrag, InVecNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008905 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008906
Simon Pilgrim21e89792018-04-13 14:36:59 +00008907 defm Z256: WriteShuffle256_common<opc, OpcodeStr, sched, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008908 v8i16x_info, i64mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008909 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008910 }
8911 let Predicates = [HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008912 defm Z : WriteShuffle256_common<opc, OpcodeStr, sched, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00008913 v8i16x_info, i128mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008914 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008915 }
8916}
8917
Simon Pilgrim21e89792018-04-13 14:36:59 +00008918multiclass WriteShuffle256_DQ<bits<8> opc, string OpcodeStr,
Craig Topper6694df12018-02-25 06:21:04 +00008919 SDNode OpNode, SDNode InVecNode, string ExtTy,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008920 X86FoldableSchedWrite sched, PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008921
8922 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008923 defm Z128: WriteShuffle256_common<opc, OpcodeStr, sched, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008924 v4i32x_info, i64mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008925 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
8926
Simon Pilgrim21e89792018-04-13 14:36:59 +00008927 defm Z256: WriteShuffle256_common<opc, OpcodeStr, sched, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008928 v4i32x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008929 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
8930 }
8931 let Predicates = [HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008932 defm Z : WriteShuffle256_common<opc, OpcodeStr, sched, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00008933 v8i32x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008934 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
8935 }
8936}
8937
Simon Pilgrim21e89792018-04-13 14:36:59 +00008938defm VPMOVZXBW : WriteShuffle256_BW<0x30, "vpmovzxbw", X86vzext, zext_invec, "z", WriteShuffle256>;
8939defm VPMOVZXBD : WriteShuffle256_BD<0x31, "vpmovzxbd", X86vzext, zext_invec, "z", WriteShuffle256>;
8940defm VPMOVZXBQ : WriteShuffle256_BQ<0x32, "vpmovzxbq", X86vzext, zext_invec, "z", WriteShuffle256>;
8941defm VPMOVZXWD : WriteShuffle256_WD<0x33, "vpmovzxwd", X86vzext, zext_invec, "z", WriteShuffle256>;
8942defm VPMOVZXWQ : WriteShuffle256_WQ<0x34, "vpmovzxwq", X86vzext, zext_invec, "z", WriteShuffle256>;
8943defm VPMOVZXDQ : WriteShuffle256_DQ<0x35, "vpmovzxdq", X86vzext, zext_invec, "z", WriteShuffle256>;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008944
Simon Pilgrim21e89792018-04-13 14:36:59 +00008945defm VPMOVSXBW: WriteShuffle256_BW<0x20, "vpmovsxbw", X86vsext, sext_invec, "s", WriteShuffle256>;
8946defm VPMOVSXBD: WriteShuffle256_BD<0x21, "vpmovsxbd", X86vsext, sext_invec, "s", WriteShuffle256>;
8947defm VPMOVSXBQ: WriteShuffle256_BQ<0x22, "vpmovsxbq", X86vsext, sext_invec, "s", WriteShuffle256>;
8948defm VPMOVSXWD: WriteShuffle256_WD<0x23, "vpmovsxwd", X86vsext, sext_invec, "s", WriteShuffle256>;
8949defm VPMOVSXWQ: WriteShuffle256_WQ<0x24, "vpmovsxwq", X86vsext, sext_invec, "s", WriteShuffle256>;
8950defm VPMOVSXDQ: WriteShuffle256_DQ<0x25, "vpmovsxdq", X86vsext, sext_invec, "s", WriteShuffle256>;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008951
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008952
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008953multiclass AVX512_pmovx_patterns<string OpcPrefix, SDNode ExtOp,
Craig Toppera30db992018-04-04 07:00:24 +00008954 SDNode InVecOp> {
Craig Topper64378f42016-10-09 23:08:39 +00008955 // 128-bit patterns
8956 let Predicates = [HasVLX, HasBWI] in {
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008957 def : Pat<(v8i16 (InVecOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008958 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008959 def : Pat<(v8i16 (InVecOp (bc_v16i8 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008960 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008961 def : Pat<(v8i16 (InVecOp (v16i8 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008962 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008963 def : Pat<(v8i16 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008964 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008965 def : Pat<(v8i16 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008966 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
8967 }
8968 let Predicates = [HasVLX] in {
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008969 def : Pat<(v4i32 (InVecOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008970 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008971 def : Pat<(v4i32 (InVecOp (v16i8 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008972 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008973 def : Pat<(v4i32 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008974 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008975 def : Pat<(v4i32 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008976 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
8977
Craig Toppera30db992018-04-04 07:00:24 +00008978 def : Pat<(v2i64 (InVecOp (bc_v16i8 (v4i32 (scalar_to_vector (extloadi32i16 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008979 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008980 def : Pat<(v2i64 (InVecOp (v16i8 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008981 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008982 def : Pat<(v2i64 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008983 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008984 def : Pat<(v2i64 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008985 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
8986
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008987 def : Pat<(v4i32 (InVecOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008988 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008989 def : Pat<(v4i32 (InVecOp (bc_v8i16 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008990 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008991 def : Pat<(v4i32 (InVecOp (v8i16 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008992 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008993 def : Pat<(v4i32 (InVecOp (v8i16 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008994 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008995 def : Pat<(v4i32 (InVecOp (bc_v8i16 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008996 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
8997
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008998 def : Pat<(v2i64 (InVecOp (bc_v8i16 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008999 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009000 def : Pat<(v2i64 (InVecOp (v8i16 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009001 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009002 def : Pat<(v2i64 (InVecOp (v8i16 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009003 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009004 def : Pat<(v2i64 (InVecOp (bc_v8i16 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009005 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
9006
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009007 def : Pat<(v2i64 (InVecOp (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00009008 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009009 def : Pat<(v2i64 (InVecOp (bc_v4i32 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00009010 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009011 def : Pat<(v2i64 (InVecOp (v4i32 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009012 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009013 def : Pat<(v2i64 (InVecOp (v4i32 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009014 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009015 def : Pat<(v2i64 (InVecOp (bc_v4i32 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009016 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
9017 }
9018 // 256-bit patterns
9019 let Predicates = [HasVLX, HasBWI] in {
9020 def : Pat<(v16i16 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
9021 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
9022 def : Pat<(v16i16 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
9023 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
9024 def : Pat<(v16i16 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
9025 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
9026 }
9027 let Predicates = [HasVLX] in {
9028 def : Pat<(v8i32 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
9029 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
9030 def : Pat<(v8i32 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
9031 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
9032 def : Pat<(v8i32 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
9033 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
9034 def : Pat<(v8i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
9035 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
9036
9037 def : Pat<(v4i64 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
9038 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
9039 def : Pat<(v4i64 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
9040 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
9041 def : Pat<(v4i64 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
9042 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
9043 def : Pat<(v4i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
9044 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
9045
9046 def : Pat<(v8i32 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
9047 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
9048 def : Pat<(v8i32 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
9049 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
9050 def : Pat<(v8i32 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
9051 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
9052
9053 def : Pat<(v4i64 (ExtOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
9054 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
9055 def : Pat<(v4i64 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
9056 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
9057 def : Pat<(v4i64 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
9058 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
9059 def : Pat<(v4i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
9060 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
9061
9062 def : Pat<(v4i64 (ExtOp (bc_v4i32 (loadv2i64 addr:$src)))),
9063 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
9064 def : Pat<(v4i64 (ExtOp (v4i32 (vzmovl_v2i64 addr:$src)))),
9065 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
9066 def : Pat<(v4i64 (ExtOp (v4i32 (vzload_v2i64 addr:$src)))),
9067 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
9068 }
9069 // 512-bit patterns
9070 let Predicates = [HasBWI] in {
9071 def : Pat<(v32i16 (ExtOp (bc_v32i8 (loadv4i64 addr:$src)))),
9072 (!cast<I>(OpcPrefix#BWZrm) addr:$src)>;
9073 }
9074 let Predicates = [HasAVX512] in {
9075 def : Pat<(v16i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
9076 (!cast<I>(OpcPrefix#BDZrm) addr:$src)>;
9077
9078 def : Pat<(v8i64 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
9079 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper9ece2f72016-10-10 06:25:48 +00009080 def : Pat<(v8i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
9081 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper64378f42016-10-09 23:08:39 +00009082
9083 def : Pat<(v16i32 (ExtOp (bc_v16i16 (loadv4i64 addr:$src)))),
9084 (!cast<I>(OpcPrefix#WDZrm) addr:$src)>;
9085
9086 def : Pat<(v8i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
9087 (!cast<I>(OpcPrefix#WQZrm) addr:$src)>;
9088
9089 def : Pat<(v8i64 (ExtOp (bc_v8i32 (loadv4i64 addr:$src)))),
9090 (!cast<I>(OpcPrefix#DQZrm) addr:$src)>;
9091 }
9092}
9093
Craig Toppera30db992018-04-04 07:00:24 +00009094defm : AVX512_pmovx_patterns<"VPMOVSX", X86vsext, sext_invec>;
9095defm : AVX512_pmovx_patterns<"VPMOVZX", X86vzext, zext_invec>;
Craig Topper64378f42016-10-09 23:08:39 +00009096
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009097//===----------------------------------------------------------------------===//
9098// GATHER - SCATTER Operations
9099
Simon Pilgrimb69dae42017-12-05 20:47:11 +00009100// FIXME: Improve scheduling of gather/scatter instructions.
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00009101multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Craig Topper16a91ce2017-11-15 07:46:43 +00009102 X86MemOperand memop, PatFrag GatherNode,
9103 RegisterClass MaskRC = _.KRCWM> {
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009104 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb",
9105 ExeDomain = _.ExeDomain in
Craig Topper16a91ce2017-11-15 07:46:43 +00009106 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, MaskRC:$mask_wb),
9107 (ins _.RC:$src1, MaskRC:$mask, memop:$src2),
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009108 !strconcat(OpcodeStr#_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00009109 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Craig Topper16a91ce2017-11-15 07:46:43 +00009110 [(set _.RC:$dst, MaskRC:$mask_wb,
9111 (GatherNode (_.VT _.RC:$src1), MaskRC:$mask,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00009112 vectoraddr:$src2))]>, EVEX, EVEX_K,
Simon Pilgrimb69dae42017-12-05 20:47:11 +00009113 EVEX_CD8<_.EltSize, CD8VT1>, Sched<[WriteLoad]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009114}
Cameron McInally45325962014-03-26 13:50:50 +00009115
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009116multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc,
9117 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
9118 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512,
Craig Topperd04cc8e2018-06-06 19:15:12 +00009119 vy512xmem, mgatherv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009120 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00009121 vz512mem, mgatherv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009122let Predicates = [HasVLX] in {
9123 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00009124 vx256xmem, mgatherv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009125 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00009126 vy256xmem, mgatherv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009127 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00009128 vx128xmem, mgatherv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009129 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00009130 vx128xmem, mgatherv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009131}
Cameron McInally45325962014-03-26 13:50:50 +00009132}
9133
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009134multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc,
9135 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00009136 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009137 mgatherv16i32>, EVEX_V512;
Craig Topperd04cc8e2018-06-06 19:15:12 +00009138 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz256mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009139 mgatherv8i64>, EVEX_V512;
9140let Predicates = [HasVLX] in {
9141 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00009142 vy256xmem, mgatherv8i32>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009143 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00009144 vy128xmem, mgatherv4i64>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009145 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00009146 vx128xmem, mgatherv4i32>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009147 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Craig Topperc1e7b3f2017-11-22 07:11:03 +00009148 vx64xmem, mgatherv2i64, VK2WM>,
Craig Topper16a91ce2017-11-15 07:46:43 +00009149 EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009150}
Cameron McInally45325962014-03-26 13:50:50 +00009151}
Michael Liao5bf95782014-12-04 05:20:33 +00009152
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009153
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009154defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">,
9155 avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">;
9156
9157defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">,
9158 avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009159
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00009160multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Craig Topper0b590342018-01-11 06:31:28 +00009161 X86MemOperand memop, PatFrag ScatterNode,
9162 RegisterClass MaskRC = _.KRCWM> {
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00009163
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009164let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00009165
Craig Topper0b590342018-01-11 06:31:28 +00009166 def mr : AVX5128I<opc, MRMDestMem, (outs MaskRC:$mask_wb),
9167 (ins memop:$dst, MaskRC:$mask, _.RC:$src),
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009168 !strconcat(OpcodeStr#_.Suffix,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00009169 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
Craig Topper0b590342018-01-11 06:31:28 +00009170 [(set MaskRC:$mask_wb, (ScatterNode (_.VT _.RC:$src),
9171 MaskRC:$mask, vectoraddr:$dst))]>,
Simon Pilgrimb69dae42017-12-05 20:47:11 +00009172 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>,
9173 Sched<[WriteStore]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009174}
9175
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009176multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc,
9177 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
9178 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512,
Craig Topperd04cc8e2018-06-06 19:15:12 +00009179 vy512xmem, mscatterv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009180 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00009181 vz512mem, mscatterv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009182let Predicates = [HasVLX] in {
9183 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00009184 vx256xmem, mscatterv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009185 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00009186 vy256xmem, mscatterv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009187 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00009188 vx128xmem, mscatterv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009189 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00009190 vx128xmem, mscatterv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009191}
Cameron McInally45325962014-03-26 13:50:50 +00009192}
9193
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009194multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc,
9195 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00009196 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009197 mscatterv16i32>, EVEX_V512;
Craig Topperd04cc8e2018-06-06 19:15:12 +00009198 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz256mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009199 mscatterv8i64>, EVEX_V512;
9200let Predicates = [HasVLX] in {
9201 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00009202 vy256xmem, mscatterv8i32>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009203 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00009204 vy128xmem, mscatterv4i64>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009205 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00009206 vx128xmem, mscatterv4i32>, EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009207 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Craig Topper0b590342018-01-11 06:31:28 +00009208 vx64xmem, mscatterv2i64, VK2WM>,
9209 EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009210}
Cameron McInally45325962014-03-26 13:50:50 +00009211}
9212
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009213defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">,
9214 avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009215
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009216defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">,
9217 avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009218
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009219// prefetch
9220multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
9221 RegisterClass KRC, X86MemOperand memop> {
9222 let Predicates = [HasPFI], hasSideEffects = 1 in
9223 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Simon Pilgrim294556d2018-04-12 12:43:49 +00009224 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"), []>,
9225 EVEX, EVEX_K, Sched<[WriteLoad]>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009226}
9227
9228defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00009229 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009230
9231defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
Craig Topperd04cc8e2018-06-06 19:15:12 +00009232 VK8WM, vz256mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009233
9234defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
Craig Topperd04cc8e2018-06-06 19:15:12 +00009235 VK8WM, vy512xmem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009236
9237defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00009238 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00009239
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009240defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00009241 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009242
9243defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
Craig Topperd04cc8e2018-06-06 19:15:12 +00009244 VK8WM, vz256mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009245
9246defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
Craig Topperd04cc8e2018-06-06 19:15:12 +00009247 VK8WM, vy512xmem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009248
9249defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00009250 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009251
9252defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00009253 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009254
9255defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
Craig Topperd04cc8e2018-06-06 19:15:12 +00009256 VK8WM, vz256mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009257
9258defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
Craig Topperd04cc8e2018-06-06 19:15:12 +00009259 VK8WM, vy512xmem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009260
9261defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00009262 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009263
9264defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00009265 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009266
9267defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
Craig Topperd04cc8e2018-06-06 19:15:12 +00009268 VK8WM, vz256mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009269
9270defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
Craig Topperd04cc8e2018-06-06 19:15:12 +00009271 VK8WM, vy512xmem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009272
9273defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00009274 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009275
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00009276multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00009277def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00009278 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Simon Pilgrim577ae242018-04-12 19:25:07 +00009279 [(set Vec.RC:$dst, (Vec.VT (sext Vec.KRC:$src)))]>,
Simon Pilgrim1273f4a2018-05-18 17:58:36 +00009280 EVEX, Sched<[WriteMove]>; // TODO - WriteVecTrunc?
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00009281}
Michael Liao5bf95782014-12-04 05:20:33 +00009282
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00009283multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
9284 string OpcodeStr, Predicate prd> {
9285let Predicates = [prd] in
9286 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
9287
9288 let Predicates = [prd, HasVLX] in {
9289 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
9290 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
9291 }
9292}
9293
Michael Zuckerman85436ec2017-03-23 09:57:01 +00009294defm VPMOVM2B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, "vpmovm2" , HasBWI>;
9295defm VPMOVM2W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, "vpmovm2", HasBWI> , VEX_W;
9296defm VPMOVM2D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, "vpmovm2", HasDQI>;
9297defm VPMOVM2Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, "vpmovm2", HasDQI> , VEX_W;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009298
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00009299multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
Igor Bregerfca0a342016-01-28 13:19:25 +00009300 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
9301 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Simon Pilgrim577ae242018-04-12 19:25:07 +00009302 [(set _.KRC:$dst, (X86pcmpgtm _.ImmAllZerosV, (_.VT _.RC:$src)))]>,
9303 EVEX, Sched<[WriteMove]>;
Igor Bregerfca0a342016-01-28 13:19:25 +00009304}
9305
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009306// Use 512bit version to implement 128/256 bit in case NoVLX.
9307multiclass convert_vector_to_mask_lowering<X86VectorVTInfo ExtendInfo,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009308 X86VectorVTInfo _,
9309 string Name> {
Igor Bregerfca0a342016-01-28 13:19:25 +00009310
Craig Topperf090e8a2018-01-08 06:53:54 +00009311 def : Pat<(_.KVT (X86pcmpgtm _.ImmAllZerosV, (_.VT _.RC:$src))),
Igor Bregerfca0a342016-01-28 13:19:25 +00009312 (_.KVT (COPY_TO_REGCLASS
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009313 (!cast<Instruction>(Name#"Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009314 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00009315 _.RC:$src, _.SubRegIdx)),
9316 _.KRC))>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00009317}
9318
9319multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
Igor Bregerfca0a342016-01-28 13:19:25 +00009320 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
9321 let Predicates = [prd] in
9322 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
9323 EVEX_V512;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00009324
9325 let Predicates = [prd, HasVLX] in {
9326 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00009327 EVEX_V256;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00009328 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00009329 EVEX_V128;
9330 }
9331 let Predicates = [prd, NoVLX] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009332 defm Z256_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info256, NAME>;
9333 defm Z128_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info128, NAME>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00009334 }
9335}
9336
9337defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
9338 avx512vl_i8_info, HasBWI>;
9339defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
9340 avx512vl_i16_info, HasBWI>, VEX_W;
9341defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
9342 avx512vl_i32_info, HasDQI>;
9343defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
9344 avx512vl_i64_info, HasDQI>, VEX_W;
9345
Craig Topper0321ebc2018-01-24 04:51:17 +00009346// Patterns for handling sext from a mask register to v16i8/v16i16 when DQI
9347// is available, but BWI is not. We can't handle this in lowering because
9348// a target independent DAG combine likes to combine sext and trunc.
9349let Predicates = [HasDQI, NoBWI] in {
9350 def : Pat<(v16i8 (sext (v16i1 VK16:$src))),
9351 (VPMOVDBZrr (v16i32 (VPMOVM2DZrr VK16:$src)))>;
9352 def : Pat<(v16i16 (sext (v16i1 VK16:$src))),
9353 (VPMOVDWZrr (v16i32 (VPMOVM2DZrr VK16:$src)))>;
9354}
9355
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009356//===----------------------------------------------------------------------===//
9357// AVX-512 - COMPRESS and EXPAND
9358//
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00009359
Ayman Musad7a5ed42016-09-26 06:22:08 +00009360multiclass compress_by_vec_width_common<bits<8> opc, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009361 string OpcodeStr, X86FoldableSchedWrite sched> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00009362 defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00009363 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Simon Pilgrime9376b92018-04-12 19:59:35 +00009364 (_.VT (X86compress _.RC:$src1))>, AVX5128IBase,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009365 Sched<[sched]>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009366
Craig Toppere1cac152016-06-07 07:27:54 +00009367 let mayStore = 1, hasSideEffects = 0 in
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00009368 def mr : AVX5128I<opc, MRMDestMem, (outs),
9369 (ins _.MemOp:$dst, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00009370 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Simon Pilgrim904d1a82017-12-01 16:20:03 +00009371 []>, EVEX_CD8<_.EltSize, CD8VT1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009372 Sched<[sched.Folded]>;
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00009373
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009374 def mrk : AVX5128I<opc, MRMDestMem, (outs),
9375 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00009376 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Ayman Musad7a5ed42016-09-26 06:22:08 +00009377 []>,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00009378 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009379 Sched<[sched.Folded]>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009380}
9381
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009382multiclass compress_by_vec_width_lowering<X86VectorVTInfo _, string Name> {
Ayman Musad7a5ed42016-09-26 06:22:08 +00009383 def : Pat<(X86mCompressingStore addr:$dst, _.KRCWM:$mask,
9384 (_.VT _.RC:$src)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009385 (!cast<Instruction>(Name#_.ZSuffix##mrk)
Ayman Musad7a5ed42016-09-26 06:22:08 +00009386 addr:$dst, _.KRCWM:$mask, _.RC:$src)>;
9387}
9388
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009389multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009390 X86FoldableSchedWrite sched,
Coby Tayree71e37cc2017-11-21 09:48:44 +00009391 AVX512VLVectorVTInfo VTInfo,
9392 Predicate Pred = HasAVX512> {
9393 let Predicates = [Pred] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00009394 defm Z : compress_by_vec_width_common<opc, VTInfo.info512, OpcodeStr, sched>,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009395 compress_by_vec_width_lowering<VTInfo.info512, NAME>, EVEX_V512;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009396
Coby Tayree71e37cc2017-11-21 09:48:44 +00009397 let Predicates = [Pred, HasVLX] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009398 defm Z256 : compress_by_vec_width_common<opc, VTInfo.info256, OpcodeStr, sched>,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009399 compress_by_vec_width_lowering<VTInfo.info256, NAME>, EVEX_V256;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009400 defm Z128 : compress_by_vec_width_common<opc, VTInfo.info128, OpcodeStr, sched>,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009401 compress_by_vec_width_lowering<VTInfo.info128, NAME>, EVEX_V128;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009402 }
9403}
9404
Simon Pilgrim21e89792018-04-13 14:36:59 +00009405// FIXME: Is there a better scheduler class for VPCOMPRESS?
9406defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00009407 avx512vl_i32_info>, EVEX;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009408defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00009409 avx512vl_i64_info>, EVEX, VEX_W;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009410defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00009411 avx512vl_f32_info>, EVEX;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009412defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00009413 avx512vl_f64_info>, EVEX, VEX_W;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009414
Elena Demikhovsky72860c32014-12-15 10:03:52 +00009415// expand
9416multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009417 string OpcodeStr, X86FoldableSchedWrite sched> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00009418 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00009419 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Simon Pilgrime9376b92018-04-12 19:59:35 +00009420 (_.VT (X86expand _.RC:$src1))>, AVX5128IBase,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009421 Sched<[sched]>;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00009422
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00009423 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9424 (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1",
9425 (_.VT (X86expand (_.VT (bitconvert
Simon Pilgrime9376b92018-04-12 19:59:35 +00009426 (_.LdFrag addr:$src1)))))>,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00009427 AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009428 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00009429}
9430
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009431multiclass expand_by_vec_width_lowering<X86VectorVTInfo _, string Name> {
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00009432
9433 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask, undef)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009434 (!cast<Instruction>(Name#_.ZSuffix##rmkz)
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00009435 _.KRCWM:$mask, addr:$src)>;
9436
Craig Topperaa747412018-06-01 22:28:28 +00009437 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask, _.ImmAllZerosV)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009438 (!cast<Instruction>(Name#_.ZSuffix##rmkz)
Craig Topperaa747412018-06-01 22:28:28 +00009439 _.KRCWM:$mask, addr:$src)>;
9440
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00009441 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask,
9442 (_.VT _.RC:$src0))),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009443 (!cast<Instruction>(Name#_.ZSuffix##rmk)
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00009444 _.RC:$src0, _.KRCWM:$mask, addr:$src)>;
9445}
9446
Elena Demikhovsky72860c32014-12-15 10:03:52 +00009447multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009448 X86FoldableSchedWrite sched,
Coby Tayree71e37cc2017-11-21 09:48:44 +00009449 AVX512VLVectorVTInfo VTInfo,
9450 Predicate Pred = HasAVX512> {
9451 let Predicates = [Pred] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00009452 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr, sched>,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009453 expand_by_vec_width_lowering<VTInfo.info512, NAME>, EVEX_V512;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00009454
Coby Tayree71e37cc2017-11-21 09:48:44 +00009455 let Predicates = [Pred, HasVLX] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009456 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr, sched>,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009457 expand_by_vec_width_lowering<VTInfo.info256, NAME>, EVEX_V256;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009458 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr, sched>,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009459 expand_by_vec_width_lowering<VTInfo.info128, NAME>, EVEX_V128;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00009460 }
9461}
9462
Simon Pilgrim21e89792018-04-13 14:36:59 +00009463// FIXME: Is there a better scheduler class for VPEXPAND?
9464defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00009465 avx512vl_i32_info>, EVEX;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009466defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00009467 avx512vl_i64_info>, EVEX, VEX_W;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009468defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00009469 avx512vl_f32_info>, EVEX;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009470defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00009471 avx512vl_f64_info>, EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009472
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009473//handle instruction reg_vec1 = op(reg_vec,imm)
9474// op(mem_vec,imm)
9475// op(broadcast(eltVt),imm)
9476//all instruction created with FROUND_CURRENT
9477multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009478 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00009479 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009480 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
9481 (ins _.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +00009482 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009483 (OpNode (_.VT _.RC:$src1),
Simon Pilgrim21e89792018-04-13 14:36:59 +00009484 (i32 imm:$src2))>, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009485 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9486 (ins _.MemOp:$src1, i32u8imm:$src2),
9487 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
9488 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009489 (i32 imm:$src2))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009490 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009491 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9492 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
9493 OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr,
9494 "${src1}"##_.BroadcastStr##", $src2",
9495 (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009496 (i32 imm:$src2))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009497 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper05948fb2016-08-02 05:11:15 +00009498 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009499}
9500
9501//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
9502multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009503 SDNode OpNode, X86FoldableSchedWrite sched,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009504 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00009505 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009506 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
9507 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topperbfe13ff2016-01-11 00:44:52 +00009508 OpcodeStr##_.Suffix, "$src2, {sae}, $src1",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009509 "$src1, {sae}, $src2",
9510 (OpNode (_.VT _.RC:$src1),
9511 (i32 imm:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009512 (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009513 EVEX_B, Sched<[sched]>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009514}
9515
9516multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr,
Craig Topper0af48f12017-11-13 02:02:58 +00009517 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009518 SDNode OpNodeRnd, X86SchedWriteWidths sched, Predicate prd>{
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009519 let Predicates = [prd] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009520 defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, sched.ZMM,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009521 _.info512>,
9522 avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNodeRnd,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009523 sched.ZMM, _.info512>, EVEX_V512;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009524 }
9525 let Predicates = [prd, HasVLX] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009526 defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, sched.XMM,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009527 _.info128>, EVEX_V128;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009528 defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, sched.YMM,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009529 _.info256>, EVEX_V256;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009530 }
9531}
9532
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009533//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
9534// op(reg_vec2,mem_vec,imm)
9535// op(reg_vec2,broadcast(eltVt),imm)
9536//all instruction created with FROUND_CURRENT
9537multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009538 X86FoldableSchedWrite sched, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00009539 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009540 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009541 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009542 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9543 (OpNode (_.VT _.RC:$src1),
9544 (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009545 (i32 imm:$src3))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009546 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009547 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9548 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
9549 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9550 (OpNode (_.VT _.RC:$src1),
9551 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009552 (i32 imm:$src3))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009553 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009554 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9555 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
9556 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
9557 "$src1, ${src2}"##_.BroadcastStr##", $src3",
9558 (OpNode (_.VT _.RC:$src1),
9559 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009560 (i32 imm:$src3))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009561 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper05948fb2016-08-02 05:11:15 +00009562 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009563}
9564
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009565//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
9566// op(reg_vec2,mem_vec,imm)
Igor Breger2ae0fe32015-08-31 11:14:02 +00009567multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009568 X86FoldableSchedWrite sched, X86VectorVTInfo DestInfo,
Simon Pilgrim36be8522017-11-29 18:52:20 +00009569 X86VectorVTInfo SrcInfo>{
Craig Topper05948fb2016-08-02 05:11:15 +00009570 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger2ae0fe32015-08-31 11:14:02 +00009571 defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
9572 (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3),
9573 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9574 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
9575 (SrcInfo.VT SrcInfo.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009576 (i8 imm:$src3)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009577 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009578 defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
9579 (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3),
9580 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9581 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
9582 (SrcInfo.VT (bitconvert
9583 (SrcInfo.LdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009584 (i8 imm:$src3)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009585 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper05948fb2016-08-02 05:11:15 +00009586 }
Igor Breger2ae0fe32015-08-31 11:14:02 +00009587}
9588
9589//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
9590// op(reg_vec2,mem_vec,imm)
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009591// op(reg_vec2,broadcast(eltVt),imm)
9592multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009593 X86FoldableSchedWrite sched, X86VectorVTInfo _>:
9594 avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, sched, _, _>{
Igor Breger2ae0fe32015-08-31 11:14:02 +00009595
Craig Topper05948fb2016-08-02 05:11:15 +00009596 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00009597 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9598 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
9599 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
9600 "$src1, ${src2}"##_.BroadcastStr##", $src3",
9601 (OpNode (_.VT _.RC:$src1),
9602 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009603 (i8 imm:$src3))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009604 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009605}
9606
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009607//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
9608// op(reg_vec2,mem_scalar,imm)
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009609multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009610 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00009611 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009612 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009613 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009614 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9615 (OpNode (_.VT _.RC:$src1),
9616 (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009617 (i32 imm:$src3))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009618 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009619 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregere73ef852016-09-11 12:38:46 +00009620 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
Craig Toppere1cac152016-06-07 07:27:54 +00009621 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9622 (OpNode (_.VT _.RC:$src1),
9623 (_.VT (scalar_to_vector
9624 (_.ScalarLdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009625 (i32 imm:$src3))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009626 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper05948fb2016-08-02 05:11:15 +00009627 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009628}
9629
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009630//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
9631multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009632 SDNode OpNode, X86FoldableSchedWrite sched,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009633 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00009634 let ExeDomain = _.ExeDomain in
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009635 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009636 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00009637 OpcodeStr, "$src3, {sae}, $src2, $src1",
9638 "$src1, $src2, {sae}, $src3",
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009639 (OpNode (_.VT _.RC:$src1),
9640 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009641 (i32 imm:$src3),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009642 (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009643 EVEX_B, Sched<[sched]>;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009644}
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009645
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009646//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009647multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009648 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Toppercac5d692017-02-26 06:45:37 +00009649 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009650 defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
9651 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00009652 OpcodeStr, "$src3, {sae}, $src2, $src1",
9653 "$src1, $src2, {sae}, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009654 (OpNode (_.VT _.RC:$src1),
9655 (_.VT _.RC:$src2),
9656 (i32 imm:$src3),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009657 (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009658 EVEX_B, Sched<[sched]>;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009659}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009660
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00009661multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
Craig Topper0af48f12017-11-13 02:02:58 +00009662 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009663 SDNode OpNodeRnd, X86SchedWriteWidths sched, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009664 let Predicates = [prd] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009665 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, sched.ZMM, _.info512>,
9666 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNodeRnd, sched.ZMM, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009667 EVEX_V512;
9668
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009669 }
9670 let Predicates = [prd, HasVLX] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009671 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, sched.XMM, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009672 EVEX_V128;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009673 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, sched.YMM, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009674 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009675 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009676}
9677
Igor Breger2ae0fe32015-08-31 11:14:02 +00009678multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009679 X86SchedWriteWidths sched, AVX512VLVectorVTInfo DestInfo,
Simon Pilgrim36be8522017-11-29 18:52:20 +00009680 AVX512VLVectorVTInfo SrcInfo, Predicate Pred = HasBWI> {
Coby Tayree71e37cc2017-11-21 09:48:44 +00009681 let Predicates = [Pred] in {
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009682 defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, sched.ZMM, DestInfo.info512,
Igor Breger2ae0fe32015-08-31 11:14:02 +00009683 SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V;
9684 }
Coby Tayree71e37cc2017-11-21 09:48:44 +00009685 let Predicates = [Pred, HasVLX] in {
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009686 defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, sched.XMM, DestInfo.info128,
Igor Breger2ae0fe32015-08-31 11:14:02 +00009687 SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V;
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009688 defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, sched.YMM, DestInfo.info256,
Igor Breger2ae0fe32015-08-31 11:14:02 +00009689 SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V;
9690 }
9691}
9692
Igor Breger00d9f842015-06-08 14:03:17 +00009693multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009694 bits<8> opc, SDNode OpNode, X86SchedWriteWidths sched,
Coby Tayree71e37cc2017-11-21 09:48:44 +00009695 Predicate Pred = HasAVX512> {
9696 let Predicates = [Pred] in {
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009697 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, sched.ZMM, _.info512>,
9698 EVEX_V512;
Igor Breger00d9f842015-06-08 14:03:17 +00009699 }
Coby Tayree71e37cc2017-11-21 09:48:44 +00009700 let Predicates = [Pred, HasVLX] in {
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009701 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, sched.XMM, _.info128>,
9702 EVEX_V128;
9703 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, sched.YMM, _.info256>,
9704 EVEX_V256;
Igor Breger00d9f842015-06-08 14:03:17 +00009705 }
9706}
9707
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009708multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
Craig Topper0af48f12017-11-13 02:02:58 +00009709 X86VectorVTInfo _, bits<8> opc, SDNode OpNode,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009710 SDNode OpNodeRnd, X86SchedWriteWidths sched, Predicate prd> {
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009711 let Predicates = [prd] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009712 defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, sched.XMM, _>,
9713 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNodeRnd, sched.XMM, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009714 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009715}
9716
Igor Breger1e58e8a2015-09-02 11:18:55 +00009717multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr,
Craig Topper0af48f12017-11-13 02:02:58 +00009718 bits<8> opcPs, bits<8> opcPd, SDNode OpNode,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009719 SDNode OpNodeRnd, X86SchedWriteWidths sched, Predicate prd>{
Igor Breger1e58e8a2015-09-02 11:18:55 +00009720 defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009721 opcPs, OpNode, OpNodeRnd, sched, prd>,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009722 EVEX_CD8<32, CD8VF>;
Igor Breger1e58e8a2015-09-02 11:18:55 +00009723 defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009724 opcPd, OpNode, OpNodeRnd, sched, prd>,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009725 EVEX_CD8<64, CD8VF>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009726}
9727
Igor Breger1e58e8a2015-09-02 11:18:55 +00009728defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56,
Simon Pilgrimbe51b202018-05-04 12:59:24 +00009729 X86VReduce, X86VReduceRnd, SchedWriteFRnd, HasDQI>,
Craig Topper0af48f12017-11-13 02:02:58 +00009730 AVX512AIi8Base, EVEX;
Igor Breger1e58e8a2015-09-02 11:18:55 +00009731defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09,
Simon Pilgrimbe51b202018-05-04 12:59:24 +00009732 X86VRndScale, X86VRndScaleRnd, SchedWriteFRnd, HasAVX512>,
Craig Topper0af48f12017-11-13 02:02:58 +00009733 AVX512AIi8Base, EVEX;
Igor Breger1e58e8a2015-09-02 11:18:55 +00009734defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26,
Simon Pilgrimbe51b202018-05-04 12:59:24 +00009735 X86VGetMant, X86VGetMantRnd, SchedWriteFRnd, HasAVX512>,
Craig Topper0af48f12017-11-13 02:02:58 +00009736 AVX512AIi8Base, EVEX;
Igor Breger1e58e8a2015-09-02 11:18:55 +00009737
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00009738defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009739 0x50, X86VRange, X86VRangeRnd,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009740 SchedWriteFAdd, HasDQI>,
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00009741 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
9742defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009743 0x50, X86VRange, X86VRangeRnd,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009744 SchedWriteFAdd, HasDQI>,
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00009745 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
9746
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009747defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd",
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009748 f64x_info, 0x51, X86Ranges, X86RangesRnd, SchedWriteFAdd, HasDQI>,
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00009749 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
9750defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009751 0x51, X86Ranges, X86RangesRnd, SchedWriteFAdd, HasDQI>,
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00009752 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
9753
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009754defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info,
Simon Pilgrimbe51b202018-05-04 12:59:24 +00009755 0x57, X86Reduces, X86ReducesRnd, SchedWriteFRnd, HasDQI>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009756 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
9757defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info,
Simon Pilgrimbe51b202018-05-04 12:59:24 +00009758 0x57, X86Reduces, X86ReducesRnd, SchedWriteFRnd, HasDQI>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009759 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009760
Igor Breger1e58e8a2015-09-02 11:18:55 +00009761defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info,
Simon Pilgrimbe51b202018-05-04 12:59:24 +00009762 0x27, X86GetMants, X86GetMantsRnd, SchedWriteFRnd, HasAVX512>,
Igor Breger1e58e8a2015-09-02 11:18:55 +00009763 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
9764defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info,
Simon Pilgrimbe51b202018-05-04 12:59:24 +00009765 0x27, X86GetMants, X86GetMantsRnd, SchedWriteFRnd, HasAVX512>,
Igor Breger1e58e8a2015-09-02 11:18:55 +00009766 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
9767
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009768let Predicates = [HasAVX512] in {
9769def : Pat<(v16f32 (ffloor VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009770 (VRNDSCALEPSZrri VR512:$src, (i32 0x9))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009771def : Pat<(v16f32 (fnearbyint VR512:$src)),
9772 (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>;
9773def : Pat<(v16f32 (fceil VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009774 (VRNDSCALEPSZrri VR512:$src, (i32 0xA))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009775def : Pat<(v16f32 (frint VR512:$src)),
9776 (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>;
9777def : Pat<(v16f32 (ftrunc VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009778 (VRNDSCALEPSZrri VR512:$src, (i32 0xB))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009779
Craig Topper957b7382018-06-12 00:48:57 +00009780def : Pat<(v16f32 (ffloor (loadv16f32 addr:$src))),
9781 (VRNDSCALEPSZrmi addr:$src, (i32 0x9))>;
9782def : Pat<(v16f32 (fnearbyint (loadv16f32 addr:$src))),
9783 (VRNDSCALEPSZrmi addr:$src, (i32 0xC))>;
9784def : Pat<(v16f32 (fceil (loadv16f32 addr:$src))),
9785 (VRNDSCALEPSZrmi addr:$src, (i32 0xA))>;
9786def : Pat<(v16f32 (frint (loadv16f32 addr:$src))),
9787 (VRNDSCALEPSZrmi addr:$src, (i32 0x4))>;
9788def : Pat<(v16f32 (ftrunc (loadv16f32 addr:$src))),
9789 (VRNDSCALEPSZrmi addr:$src, (i32 0xB))>;
9790
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009791def : Pat<(v8f64 (ffloor VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009792 (VRNDSCALEPDZrri VR512:$src, (i32 0x9))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009793def : Pat<(v8f64 (fnearbyint VR512:$src)),
9794 (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>;
9795def : Pat<(v8f64 (fceil VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009796 (VRNDSCALEPDZrri VR512:$src, (i32 0xA))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009797def : Pat<(v8f64 (frint VR512:$src)),
9798 (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>;
9799def : Pat<(v8f64 (ftrunc VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009800 (VRNDSCALEPDZrri VR512:$src, (i32 0xB))>;
Craig Topper957b7382018-06-12 00:48:57 +00009801
9802def : Pat<(v8f64 (ffloor (loadv8f64 addr:$src))),
9803 (VRNDSCALEPDZrmi addr:$src, (i32 0x9))>;
9804def : Pat<(v8f64 (fnearbyint (loadv8f64 addr:$src))),
9805 (VRNDSCALEPDZrmi addr:$src, (i32 0xC))>;
9806def : Pat<(v8f64 (fceil (loadv8f64 addr:$src))),
9807 (VRNDSCALEPDZrmi addr:$src, (i32 0xA))>;
9808def : Pat<(v8f64 (frint (loadv8f64 addr:$src))),
9809 (VRNDSCALEPDZrmi addr:$src, (i32 0x4))>;
9810def : Pat<(v8f64 (ftrunc (loadv8f64 addr:$src))),
9811 (VRNDSCALEPDZrmi addr:$src, (i32 0xB))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009812}
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009813
Craig Topperac2508252017-11-11 21:44:51 +00009814let Predicates = [HasVLX] in {
9815def : Pat<(v4f32 (ffloor VR128X:$src)),
9816 (VRNDSCALEPSZ128rri VR128X:$src, (i32 0x9))>;
9817def : Pat<(v4f32 (fnearbyint VR128X:$src)),
9818 (VRNDSCALEPSZ128rri VR128X:$src, (i32 0xC))>;
9819def : Pat<(v4f32 (fceil VR128X:$src)),
9820 (VRNDSCALEPSZ128rri VR128X:$src, (i32 0xA))>;
9821def : Pat<(v4f32 (frint VR128X:$src)),
9822 (VRNDSCALEPSZ128rri VR128X:$src, (i32 0x4))>;
9823def : Pat<(v4f32 (ftrunc VR128X:$src)),
9824 (VRNDSCALEPSZ128rri VR128X:$src, (i32 0xB))>;
9825
Craig Topper957b7382018-06-12 00:48:57 +00009826def : Pat<(v4f32 (ffloor (loadv4f32 addr:$src))),
9827 (VRNDSCALEPSZ128rmi addr:$src, (i32 0x9))>;
9828def : Pat<(v4f32 (fnearbyint (loadv4f32 addr:$src))),
9829 (VRNDSCALEPSZ128rmi addr:$src, (i32 0xC))>;
9830def : Pat<(v4f32 (fceil (loadv4f32 addr:$src))),
9831 (VRNDSCALEPSZ128rmi addr:$src, (i32 0xA))>;
9832def : Pat<(v4f32 (frint (loadv4f32 addr:$src))),
9833 (VRNDSCALEPSZ128rmi addr:$src, (i32 0x4))>;
9834def : Pat<(v4f32 (ftrunc (loadv4f32 addr:$src))),
9835 (VRNDSCALEPSZ128rmi addr:$src, (i32 0xB))>;
9836
Craig Topperac2508252017-11-11 21:44:51 +00009837def : Pat<(v2f64 (ffloor VR128X:$src)),
9838 (VRNDSCALEPDZ128rri VR128X:$src, (i32 0x9))>;
9839def : Pat<(v2f64 (fnearbyint VR128X:$src)),
9840 (VRNDSCALEPDZ128rri VR128X:$src, (i32 0xC))>;
9841def : Pat<(v2f64 (fceil VR128X:$src)),
9842 (VRNDSCALEPDZ128rri VR128X:$src, (i32 0xA))>;
9843def : Pat<(v2f64 (frint VR128X:$src)),
9844 (VRNDSCALEPDZ128rri VR128X:$src, (i32 0x4))>;
9845def : Pat<(v2f64 (ftrunc VR128X:$src)),
9846 (VRNDSCALEPDZ128rri VR128X:$src, (i32 0xB))>;
9847
Craig Topper957b7382018-06-12 00:48:57 +00009848def : Pat<(v2f64 (ffloor (loadv2f64 addr:$src))),
9849 (VRNDSCALEPDZ128rmi addr:$src, (i32 0x9))>;
9850def : Pat<(v2f64 (fnearbyint (loadv2f64 addr:$src))),
9851 (VRNDSCALEPDZ128rmi addr:$src, (i32 0xC))>;
9852def : Pat<(v2f64 (fceil (loadv2f64 addr:$src))),
9853 (VRNDSCALEPDZ128rmi addr:$src, (i32 0xA))>;
9854def : Pat<(v2f64 (frint (loadv2f64 addr:$src))),
9855 (VRNDSCALEPDZ128rmi addr:$src, (i32 0x4))>;
9856def : Pat<(v2f64 (ftrunc (loadv2f64 addr:$src))),
9857 (VRNDSCALEPDZ128rmi addr:$src, (i32 0xB))>;
9858
Craig Topperac2508252017-11-11 21:44:51 +00009859def : Pat<(v8f32 (ffloor VR256X:$src)),
9860 (VRNDSCALEPSZ256rri VR256X:$src, (i32 0x9))>;
9861def : Pat<(v8f32 (fnearbyint VR256X:$src)),
9862 (VRNDSCALEPSZ256rri VR256X:$src, (i32 0xC))>;
9863def : Pat<(v8f32 (fceil VR256X:$src)),
9864 (VRNDSCALEPSZ256rri VR256X:$src, (i32 0xA))>;
9865def : Pat<(v8f32 (frint VR256X:$src)),
9866 (VRNDSCALEPSZ256rri VR256X:$src, (i32 0x4))>;
9867def : Pat<(v8f32 (ftrunc VR256X:$src)),
9868 (VRNDSCALEPSZ256rri VR256X:$src, (i32 0xB))>;
9869
Craig Topper957b7382018-06-12 00:48:57 +00009870def : Pat<(v8f32 (ffloor (loadv8f32 addr:$src))),
9871 (VRNDSCALEPSZ256rmi addr:$src, (i32 0x9))>;
9872def : Pat<(v8f32 (fnearbyint (loadv8f32 addr:$src))),
9873 (VRNDSCALEPSZ256rmi addr:$src, (i32 0xC))>;
9874def : Pat<(v8f32 (fceil (loadv8f32 addr:$src))),
9875 (VRNDSCALEPSZ256rmi addr:$src, (i32 0xA))>;
9876def : Pat<(v8f32 (frint (loadv8f32 addr:$src))),
9877 (VRNDSCALEPSZ256rmi addr:$src, (i32 0x4))>;
9878def : Pat<(v8f32 (ftrunc (loadv8f32 addr:$src))),
9879 (VRNDSCALEPSZ256rmi addr:$src, (i32 0xB))>;
9880
Craig Topperac2508252017-11-11 21:44:51 +00009881def : Pat<(v4f64 (ffloor VR256X:$src)),
9882 (VRNDSCALEPDZ256rri VR256X:$src, (i32 0x9))>;
9883def : Pat<(v4f64 (fnearbyint VR256X:$src)),
9884 (VRNDSCALEPDZ256rri VR256X:$src, (i32 0xC))>;
9885def : Pat<(v4f64 (fceil VR256X:$src)),
9886 (VRNDSCALEPDZ256rri VR256X:$src, (i32 0xA))>;
9887def : Pat<(v4f64 (frint VR256X:$src)),
9888 (VRNDSCALEPDZ256rri VR256X:$src, (i32 0x4))>;
9889def : Pat<(v4f64 (ftrunc VR256X:$src)),
9890 (VRNDSCALEPDZ256rri VR256X:$src, (i32 0xB))>;
Craig Topper957b7382018-06-12 00:48:57 +00009891
9892def : Pat<(v4f64 (ffloor (loadv4f64 addr:$src))),
9893 (VRNDSCALEPDZ256rmi addr:$src, (i32 0x9))>;
9894def : Pat<(v4f64 (fnearbyint (loadv4f64 addr:$src))),
9895 (VRNDSCALEPDZ256rmi addr:$src, (i32 0xC))>;
9896def : Pat<(v4f64 (fceil (loadv4f64 addr:$src))),
9897 (VRNDSCALEPDZ256rmi addr:$src, (i32 0xA))>;
9898def : Pat<(v4f64 (frint (loadv4f64 addr:$src))),
9899 (VRNDSCALEPDZ256rmi addr:$src, (i32 0x4))>;
9900def : Pat<(v4f64 (ftrunc (loadv4f64 addr:$src))),
9901 (VRNDSCALEPDZ256rmi addr:$src, (i32 0xB))>;
Craig Topperac2508252017-11-11 21:44:51 +00009902}
9903
Craig Topper25ceba72018-02-05 06:00:23 +00009904multiclass avx512_shuff_packed_128_common<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009905 X86FoldableSchedWrite sched, X86VectorVTInfo _,
Craig Topper25ceba72018-02-05 06:00:23 +00009906 X86VectorVTInfo CastInfo> {
9907 let ExeDomain = _.ExeDomain in {
9908 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
9909 (ins _.RC:$src1, _.RC:$src2, u8imm:$src3),
9910 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9911 (_.VT (bitconvert
9912 (CastInfo.VT (X86Shuf128 _.RC:$src1, _.RC:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00009913 (i8 imm:$src3)))))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009914 Sched<[sched]>;
Craig Topper25ceba72018-02-05 06:00:23 +00009915 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9916 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$src3),
9917 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9918 (_.VT
9919 (bitconvert
9920 (CastInfo.VT (X86Shuf128 _.RC:$src1,
9921 (bitconvert (_.LdFrag addr:$src2)),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009922 (i8 imm:$src3)))))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009923 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper25ceba72018-02-05 06:00:23 +00009924 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9925 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
9926 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
9927 "$src1, ${src2}"##_.BroadcastStr##", $src3",
9928 (_.VT
9929 (bitconvert
9930 (CastInfo.VT
9931 (X86Shuf128 _.RC:$src1,
9932 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009933 (i8 imm:$src3)))))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009934 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper42a53532017-08-16 23:38:25 +00009935 }
9936}
9937
Simon Pilgrim21e89792018-04-13 14:36:59 +00009938multiclass avx512_shuff_packed_128<string OpcodeStr, X86FoldableSchedWrite sched,
Craig Topper25ceba72018-02-05 06:00:23 +00009939 AVX512VLVectorVTInfo _,
9940 AVX512VLVectorVTInfo CastInfo, bits<8> opc>{
9941 let Predicates = [HasAVX512] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00009942 defm Z : avx512_shuff_packed_128_common<opc, OpcodeStr, sched,
Craig Topper25ceba72018-02-05 06:00:23 +00009943 _.info512, CastInfo.info512>, EVEX_V512;
9944
9945 let Predicates = [HasAVX512, HasVLX] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00009946 defm Z256 : avx512_shuff_packed_128_common<opc, OpcodeStr, sched,
Craig Topper25ceba72018-02-05 06:00:23 +00009947 _.info256, CastInfo.info256>, EVEX_V256;
9948}
9949
Simon Pilgrim21e89792018-04-13 14:36:59 +00009950defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4", WriteFShuffle256,
Craig Topper25ceba72018-02-05 06:00:23 +00009951 avx512vl_f32_info, avx512vl_f64_info, 0x23>, AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009952defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2", WriteFShuffle256,
Craig Topper25ceba72018-02-05 06:00:23 +00009953 avx512vl_f64_info, avx512vl_f64_info, 0x23>, AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009954defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4", WriteFShuffle256,
Craig Topper25ceba72018-02-05 06:00:23 +00009955 avx512vl_i32_info, avx512vl_i64_info, 0x43>, AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009956defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2", WriteFShuffle256,
Craig Topper25ceba72018-02-05 06:00:23 +00009957 avx512vl_i64_info, avx512vl_i64_info, 0x43>, AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +00009958
Craig Topperb561e662017-01-19 02:34:29 +00009959let Predicates = [HasAVX512] in {
9960// Provide fallback in case the load node that is used in the broadcast
9961// patterns above is used by additional users, which prevents the pattern
9962// selection.
9963def : Pat<(v8f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
9964 (VSHUFF64X2Zrri (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9965 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9966 0)>;
9967def : Pat<(v8i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
9968 (VSHUFI64X2Zrri (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9969 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9970 0)>;
9971
9972def : Pat<(v16f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
9973 (VSHUFF32X4Zrri (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9974 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9975 0)>;
9976def : Pat<(v16i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
9977 (VSHUFI32X4Zrri (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9978 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9979 0)>;
9980
9981def : Pat<(v32i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
9982 (VSHUFI32X4Zrri (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9983 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9984 0)>;
9985
9986def : Pat<(v64i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
9987 (VSHUFI32X4Zrri (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9988 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9989 0)>;
9990}
9991
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009992multiclass avx512_valign<string OpcodeStr, X86SchedWriteWidths sched,
Simon Pilgrim36be8522017-11-29 18:52:20 +00009993 AVX512VLVectorVTInfo VTInfo_I> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009994 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign, sched>,
Igor Breger00d9f842015-06-08 14:03:17 +00009995 AVX512AIi8Base, EVEX_4V;
Igor Breger00d9f842015-06-08 14:03:17 +00009996}
9997
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009998defm VALIGND: avx512_valign<"valignd", SchedWriteShuffle, avx512vl_i32_info>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009999 EVEX_CD8<32, CD8VF>;
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010000defm VALIGNQ: avx512_valign<"valignq", SchedWriteShuffle, avx512vl_i64_info>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010001 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010002
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010003defm VPALIGNR: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr",
10004 SchedWriteShuffle, avx512vl_i8_info,
10005 avx512vl_i8_info>, EVEX_CD8<8, CD8VF>;
Igor Breger2ae0fe32015-08-31 11:14:02 +000010006
Craig Topper333897e2017-11-03 06:48:02 +000010007// Fragments to help convert valignq into masked valignd. Or valignq/valignd
10008// into vpalignr.
10009def ValignqImm32XForm : SDNodeXForm<imm, [{
10010 return getI8Imm(N->getZExtValue() * 2, SDLoc(N));
10011}]>;
10012def ValignqImm8XForm : SDNodeXForm<imm, [{
10013 return getI8Imm(N->getZExtValue() * 8, SDLoc(N));
10014}]>;
10015def ValigndImm8XForm : SDNodeXForm<imm, [{
10016 return getI8Imm(N->getZExtValue() * 4, SDLoc(N));
10017}]>;
10018
10019multiclass avx512_vpalign_mask_lowering<string OpcodeStr, SDNode OpNode,
10020 X86VectorVTInfo From, X86VectorVTInfo To,
10021 SDNodeXForm ImmXForm> {
10022 def : Pat<(To.VT (vselect To.KRCWM:$mask,
10023 (bitconvert
10024 (From.VT (OpNode From.RC:$src1, From.RC:$src2,
10025 imm:$src3))),
10026 To.RC:$src0)),
10027 (!cast<Instruction>(OpcodeStr#"rrik") To.RC:$src0, To.KRCWM:$mask,
10028 To.RC:$src1, To.RC:$src2,
10029 (ImmXForm imm:$src3))>;
10030
10031 def : Pat<(To.VT (vselect To.KRCWM:$mask,
10032 (bitconvert
10033 (From.VT (OpNode From.RC:$src1, From.RC:$src2,
10034 imm:$src3))),
10035 To.ImmAllZerosV)),
10036 (!cast<Instruction>(OpcodeStr#"rrikz") To.KRCWM:$mask,
10037 To.RC:$src1, To.RC:$src2,
10038 (ImmXForm imm:$src3))>;
10039
10040 def : Pat<(To.VT (vselect To.KRCWM:$mask,
10041 (bitconvert
10042 (From.VT (OpNode From.RC:$src1,
10043 (bitconvert (To.LdFrag addr:$src2)),
10044 imm:$src3))),
10045 To.RC:$src0)),
10046 (!cast<Instruction>(OpcodeStr#"rmik") To.RC:$src0, To.KRCWM:$mask,
10047 To.RC:$src1, addr:$src2,
10048 (ImmXForm imm:$src3))>;
10049
10050 def : Pat<(To.VT (vselect To.KRCWM:$mask,
10051 (bitconvert
10052 (From.VT (OpNode From.RC:$src1,
10053 (bitconvert (To.LdFrag addr:$src2)),
10054 imm:$src3))),
10055 To.ImmAllZerosV)),
10056 (!cast<Instruction>(OpcodeStr#"rmikz") To.KRCWM:$mask,
10057 To.RC:$src1, addr:$src2,
10058 (ImmXForm imm:$src3))>;
10059}
10060
10061multiclass avx512_vpalign_mask_lowering_mb<string OpcodeStr, SDNode OpNode,
10062 X86VectorVTInfo From,
10063 X86VectorVTInfo To,
10064 SDNodeXForm ImmXForm> :
10065 avx512_vpalign_mask_lowering<OpcodeStr, OpNode, From, To, ImmXForm> {
10066 def : Pat<(From.VT (OpNode From.RC:$src1,
10067 (bitconvert (To.VT (X86VBroadcast
10068 (To.ScalarLdFrag addr:$src2)))),
10069 imm:$src3)),
10070 (!cast<Instruction>(OpcodeStr#"rmbi") To.RC:$src1, addr:$src2,
10071 (ImmXForm imm:$src3))>;
10072
10073 def : Pat<(To.VT (vselect To.KRCWM:$mask,
10074 (bitconvert
10075 (From.VT (OpNode From.RC:$src1,
10076 (bitconvert
10077 (To.VT (X86VBroadcast
10078 (To.ScalarLdFrag addr:$src2)))),
10079 imm:$src3))),
10080 To.RC:$src0)),
10081 (!cast<Instruction>(OpcodeStr#"rmbik") To.RC:$src0, To.KRCWM:$mask,
10082 To.RC:$src1, addr:$src2,
10083 (ImmXForm imm:$src3))>;
10084
10085 def : Pat<(To.VT (vselect To.KRCWM:$mask,
10086 (bitconvert
10087 (From.VT (OpNode From.RC:$src1,
10088 (bitconvert
10089 (To.VT (X86VBroadcast
10090 (To.ScalarLdFrag addr:$src2)))),
10091 imm:$src3))),
10092 To.ImmAllZerosV)),
10093 (!cast<Instruction>(OpcodeStr#"rmbikz") To.KRCWM:$mask,
10094 To.RC:$src1, addr:$src2,
10095 (ImmXForm imm:$src3))>;
10096}
10097
10098let Predicates = [HasAVX512] in {
10099 // For 512-bit we lower to the widest element type we can. So we only need
10100 // to handle converting valignq to valignd.
10101 defm : avx512_vpalign_mask_lowering_mb<"VALIGNDZ", X86VAlign, v8i64_info,
10102 v16i32_info, ValignqImm32XForm>;
10103}
10104
10105let Predicates = [HasVLX] in {
10106 // For 128-bit we lower to the widest element type we can. So we only need
10107 // to handle converting valignq to valignd.
10108 defm : avx512_vpalign_mask_lowering_mb<"VALIGNDZ128", X86VAlign, v2i64x_info,
10109 v4i32x_info, ValignqImm32XForm>;
10110 // For 256-bit we lower to the widest element type we can. So we only need
10111 // to handle converting valignq to valignd.
10112 defm : avx512_vpalign_mask_lowering_mb<"VALIGNDZ256", X86VAlign, v4i64x_info,
10113 v8i32x_info, ValignqImm32XForm>;
10114}
10115
10116let Predicates = [HasVLX, HasBWI] in {
10117 // We can turn 128 and 256 bit VALIGND/VALIGNQ into VPALIGNR.
10118 defm : avx512_vpalign_mask_lowering<"VPALIGNRZ128", X86VAlign, v2i64x_info,
10119 v16i8x_info, ValignqImm8XForm>;
10120 defm : avx512_vpalign_mask_lowering<"VPALIGNRZ128", X86VAlign, v4i32x_info,
10121 v16i8x_info, ValigndImm8XForm>;
10122}
10123
Simon Pilgrim36be8522017-11-29 18:52:20 +000010124defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw",
Simon Pilgrim93c878c2018-05-03 10:31:20 +000010125 SchedWritePSADBW, avx512vl_i16_info, avx512vl_i8_info>,
Simon Pilgrim36be8522017-11-29 18:52:20 +000010126 EVEX_CD8<8, CD8VF>;
Igor Bregerf3ded812015-08-31 13:09:30 +000010127
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010128multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010129 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Toppere9e84c82017-01-31 05:18:24 +000010130 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010131 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +000010132 (ins _.RC:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010133 "$src1", "$src1",
Simon Pilgrime9376b92018-04-12 19:59:35 +000010134 (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010135 Sched<[sched]>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010136
Craig Toppere1cac152016-06-07 07:27:54 +000010137 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
10138 (ins _.MemOp:$src1), OpcodeStr,
10139 "$src1", "$src1",
Simon Pilgrime9376b92018-04-12 19:59:35 +000010140 (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>,
Simon Pilgrim756348c2017-11-29 13:49:51 +000010141 EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010142 Sched<[sched.Folded]>;
Craig Toppere9e84c82017-01-31 05:18:24 +000010143 }
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010144}
10145
10146multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010147 X86FoldableSchedWrite sched, X86VectorVTInfo _> :
10148 avx512_unary_rm<opc, OpcodeStr, OpNode, sched, _> {
Craig Toppere1cac152016-06-07 07:27:54 +000010149 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
10150 (ins _.ScalarMemOp:$src1), OpcodeStr,
10151 "${src1}"##_.BroadcastStr,
10152 "${src1}"##_.BroadcastStr,
10153 (_.VT (OpNode (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +000010154 (_.ScalarLdFrag addr:$src1))))>,
Simon Pilgrim756348c2017-11-29 13:49:51 +000010155 EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010156 Sched<[sched.Folded]>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010157}
10158
10159multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010160 X86SchedWriteWidths sched,
10161 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010162 let Predicates = [prd] in
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010163 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, sched.ZMM, VTInfo.info512>,
Simon Pilgrim756348c2017-11-29 13:49:51 +000010164 EVEX_V512;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010165
10166 let Predicates = [prd, HasVLX] in {
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010167 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, sched.YMM, VTInfo.info256>,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010168 EVEX_V256;
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010169 defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, sched.XMM, VTInfo.info128>,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010170 EVEX_V128;
10171 }
10172}
10173
10174multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010175 X86SchedWriteWidths sched, AVX512VLVectorVTInfo VTInfo,
Simon Pilgrim756348c2017-11-29 13:49:51 +000010176 Predicate prd> {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010177 let Predicates = [prd] in
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010178 defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, sched.ZMM, VTInfo.info512>,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010179 EVEX_V512;
10180
10181 let Predicates = [prd, HasVLX] in {
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010182 defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, sched.YMM, VTInfo.info256>,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010183 EVEX_V256;
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010184 defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, sched.XMM, VTInfo.info128>,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010185 EVEX_V128;
10186 }
10187}
10188
10189multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010190 SDNode OpNode, X86SchedWriteWidths sched,
10191 Predicate prd> {
Simon Pilgrim21e89792018-04-13 14:36:59 +000010192 defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, sched,
Simon Pilgrim756348c2017-11-29 13:49:51 +000010193 avx512vl_i64_info, prd>, VEX_W;
Simon Pilgrim21e89792018-04-13 14:36:59 +000010194 defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, sched,
Simon Pilgrim756348c2017-11-29 13:49:51 +000010195 avx512vl_i32_info, prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010196}
10197
10198multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010199 SDNode OpNode, X86SchedWriteWidths sched,
10200 Predicate prd> {
Simon Pilgrim21e89792018-04-13 14:36:59 +000010201 defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, sched,
Simon Pilgrim756348c2017-11-29 13:49:51 +000010202 avx512vl_i16_info, prd>, VEX_WIG;
Simon Pilgrim21e89792018-04-13 14:36:59 +000010203 defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, sched,
Simon Pilgrim756348c2017-11-29 13:49:51 +000010204 avx512vl_i8_info, prd>, VEX_WIG;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010205}
10206
10207multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
10208 bits<8> opc_d, bits<8> opc_q,
Simon Pilgrim756348c2017-11-29 13:49:51 +000010209 string OpcodeStr, SDNode OpNode,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010210 X86SchedWriteWidths sched> {
Simon Pilgrim21e89792018-04-13 14:36:59 +000010211 defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode, sched,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010212 HasAVX512>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010213 avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode, sched,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010214 HasBWI>;
10215}
10216
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010217defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", abs,
10218 SchedWriteVecALU>;
Igor Bregerf2460112015-07-26 14:41:44 +000010219
Simon Pilgrimfea153f2017-05-06 19:11:59 +000010220// VPABS: Use 512bit version to implement 128/256 bit in case NoVLX.
10221let Predicates = [HasAVX512, NoVLX] in {
10222 def : Pat<(v4i64 (abs VR256X:$src)),
10223 (EXTRACT_SUBREG
10224 (VPABSQZrr
10225 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)),
10226 sub_ymm)>;
10227 def : Pat<(v2i64 (abs VR128X:$src)),
10228 (EXTRACT_SUBREG
10229 (VPABSQZrr
10230 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)),
10231 sub_xmm)>;
10232}
10233
Craig Topperc0896052017-12-16 02:40:28 +000010234// Use 512bit version to implement 128/256 bit.
10235multiclass avx512_unary_lowering<string InstrStr, SDNode OpNode,
10236 AVX512VLVectorVTInfo _, Predicate prd> {
10237 let Predicates = [prd, NoVLX] in {
10238 def : Pat<(_.info256.VT(OpNode _.info256.RC:$src1)),
10239 (EXTRACT_SUBREG
10240 (!cast<Instruction>(InstrStr # "Zrr")
10241 (INSERT_SUBREG(_.info512.VT(IMPLICIT_DEF)),
10242 _.info256.RC:$src1,
10243 _.info256.SubRegIdx)),
10244 _.info256.SubRegIdx)>;
10245
10246 def : Pat<(_.info128.VT(OpNode _.info128.RC:$src1)),
10247 (EXTRACT_SUBREG
10248 (!cast<Instruction>(InstrStr # "Zrr")
10249 (INSERT_SUBREG(_.info512.VT(IMPLICIT_DEF)),
10250 _.info128.RC:$src1,
10251 _.info128.SubRegIdx)),
10252 _.info128.SubRegIdx)>;
10253 }
Igor Breger0dcd8bc2015-09-03 09:05:31 +000010254}
10255
Craig Topperc0896052017-12-16 02:40:28 +000010256defm VPLZCNT : avx512_unary_rm_vl_dq<0x44, 0x44, "vplzcnt", ctlz,
Simon Pilgrim0720c8d2018-05-03 18:22:49 +000010257 SchedWriteVecIMul, HasCDI>;
Simon Pilgrim756348c2017-11-29 13:49:51 +000010258
Simon Pilgrim21e89792018-04-13 14:36:59 +000010259// FIXME: Is there a better scheduler class for VPCONFLICT?
Simon Pilgrim756348c2017-11-29 13:49:51 +000010260defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010261 SchedWriteVecALU, HasCDI>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +000010262
Simon Pilgrimc89aa0b2017-05-05 12:20:34 +000010263// VPLZCNT: Use 512bit version to implement 128/256 bit in case NoVLX.
Craig Topperc0896052017-12-16 02:40:28 +000010264defm : avx512_unary_lowering<"VPLZCNTQ", ctlz, avx512vl_i64_info, HasCDI>;
10265defm : avx512_unary_lowering<"VPLZCNTD", ctlz, avx512vl_i32_info, HasCDI>;
Simon Pilgrimc89aa0b2017-05-05 12:20:34 +000010266
Igor Breger24cab0f2015-11-16 07:22:00 +000010267//===---------------------------------------------------------------------===//
Oren Ben Simhon7bf27f02017-05-25 13:45:23 +000010268// Counts number of ones - VPOPCNTD and VPOPCNTQ
10269//===---------------------------------------------------------------------===//
10270
Simon Pilgrim21e89792018-04-13 14:36:59 +000010271// FIXME: Is there a better scheduler class for VPOPCNTD/VPOPCNTQ?
Craig Topperc0896052017-12-16 02:40:28 +000010272defm VPOPCNT : avx512_unary_rm_vl_dq<0x55, 0x55, "vpopcnt", ctpop,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010273 SchedWriteVecALU, HasVPOPCNTDQ>;
Simon Pilgrim756348c2017-11-29 13:49:51 +000010274
Craig Topperc0896052017-12-16 02:40:28 +000010275defm : avx512_unary_lowering<"VPOPCNTQ", ctpop, avx512vl_i64_info, HasVPOPCNTDQ>;
10276defm : avx512_unary_lowering<"VPOPCNTD", ctpop, avx512vl_i32_info, HasVPOPCNTDQ>;
Oren Ben Simhon7bf27f02017-05-25 13:45:23 +000010277
10278//===---------------------------------------------------------------------===//
Igor Breger24cab0f2015-11-16 07:22:00 +000010279// Replicate Single FP - MOVSHDUP and MOVSLDUP
10280//===---------------------------------------------------------------------===//
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010281
Simon Pilgrim756348c2017-11-29 13:49:51 +000010282multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010283 X86SchedWriteWidths sched> {
Simon Pilgrim21e89792018-04-13 14:36:59 +000010284 defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, sched,
Simon Pilgrim756348c2017-11-29 13:49:51 +000010285 avx512vl_f32_info, HasAVX512>, XS;
Igor Breger24cab0f2015-11-16 07:22:00 +000010286}
10287
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010288defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup,
10289 SchedWriteFShuffle>;
10290defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup,
10291 SchedWriteFShuffle>;
Igor Breger1f782962015-11-19 08:26:56 +000010292
10293//===----------------------------------------------------------------------===//
10294// AVX-512 - MOVDDUP
10295//===----------------------------------------------------------------------===//
10296
10297multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010298 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Toppere9e84c82017-01-31 05:18:24 +000010299 let ExeDomain = _.ExeDomain in {
Igor Breger1f782962015-11-19 08:26:56 +000010300 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
10301 (ins _.RC:$src), OpcodeStr, "$src", "$src",
Simon Pilgrime9376b92018-04-12 19:59:35 +000010302 (_.VT (OpNode (_.VT _.RC:$src)))>, EVEX,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010303 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +000010304 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
10305 (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
10306 (_.VT (OpNode (_.VT (scalar_to_vector
Simon Pilgrime9376b92018-04-12 19:59:35 +000010307 (_.ScalarLdFrag addr:$src)))))>,
10308 EVEX, EVEX_CD8<_.EltSize, CD8VH>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010309 Sched<[sched.Folded]>;
Craig Toppere9e84c82017-01-31 05:18:24 +000010310 }
Igor Breger1f782962015-11-19 08:26:56 +000010311}
10312
10313multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010314 X86SchedWriteWidths sched, AVX512VLVectorVTInfo VTInfo> {
10315 defm Z : avx512_unary_rm<opc, OpcodeStr, X86Movddup, sched.ZMM,
10316 VTInfo.info512>, EVEX_V512;
Igor Breger1f782962015-11-19 08:26:56 +000010317
10318 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010319 defm Z256 : avx512_unary_rm<opc, OpcodeStr, X86Movddup, sched.YMM,
10320 VTInfo.info256>, EVEX_V256;
10321 defm Z128 : avx512_movddup_128<opc, OpcodeStr, X86VBroadcast, sched.XMM,
10322 VTInfo.info128>, EVEX_V128;
Igor Breger1f782962015-11-19 08:26:56 +000010323 }
10324}
10325
Simon Pilgrim756348c2017-11-29 13:49:51 +000010326multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010327 X86SchedWriteWidths sched> {
Simon Pilgrim21e89792018-04-13 14:36:59 +000010328 defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode, sched,
Igor Breger1f782962015-11-19 08:26:56 +000010329 avx512vl_f64_info>, XD, VEX_W;
Igor Breger1f782962015-11-19 08:26:56 +000010330}
10331
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010332defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup, SchedWriteFShuffle>;
Igor Breger1f782962015-11-19 08:26:56 +000010333
Craig Topper7eb0e7c2016-09-29 05:54:43 +000010334let Predicates = [HasVLX] in {
Igor Breger1f782962015-11-19 08:26:56 +000010335def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))),
Craig Topper7eb0e7c2016-09-29 05:54:43 +000010336 (VMOVDDUPZ128rm addr:$src)>;
10337def : Pat<(v2f64 (X86VBroadcast f64:$src)),
10338 (VMOVDDUPZ128rr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topperf6c69562017-10-13 21:56:48 +000010339def : Pat<(v2f64 (X86VBroadcast (loadv2f64 addr:$src))),
10340 (VMOVDDUPZ128rm addr:$src)>;
Craig Topperda84ff32017-01-07 22:20:23 +000010341
10342def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
10343 (v2f64 VR128X:$src0)),
10344 (VMOVDDUPZ128rrk VR128X:$src0, VK2WM:$mask,
10345 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
10346def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
10347 (bitconvert (v4i32 immAllZerosV))),
10348 (VMOVDDUPZ128rrkz VK2WM:$mask, (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
10349
10350def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
10351 (v2f64 VR128X:$src0)),
10352 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
10353def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
10354 (bitconvert (v4i32 immAllZerosV))),
10355 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
Craig Topperf6c69562017-10-13 21:56:48 +000010356
10357def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadv2f64 addr:$src))),
10358 (v2f64 VR128X:$src0)),
10359 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
10360def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadv2f64 addr:$src))),
10361 (bitconvert (v4i32 immAllZerosV))),
10362 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
Craig Topper7eb0e7c2016-09-29 05:54:43 +000010363}
Igor Breger1f782962015-11-19 08:26:56 +000010364
Igor Bregerf2460112015-07-26 14:41:44 +000010365//===----------------------------------------------------------------------===//
10366// AVX-512 - Unpack Instructions
10367//===----------------------------------------------------------------------===//
Simon Pilgrim21e89792018-04-13 14:36:59 +000010368
Craig Topper9433f972016-08-02 06:16:53 +000010369defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh, HasAVX512,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +000010370 SchedWriteFShuffleSizes>;
Craig Topper9433f972016-08-02 06:16:53 +000010371defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl, HasAVX512,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +000010372 SchedWriteFShuffleSizes>;
Igor Bregerf2460112015-07-26 14:41:44 +000010373
10374defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010375 SchedWriteShuffle, HasBWI>;
Igor Bregerf2460112015-07-26 14:41:44 +000010376defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010377 SchedWriteShuffle, HasBWI>;
Igor Bregerf2460112015-07-26 14:41:44 +000010378defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010379 SchedWriteShuffle, HasBWI>;
Igor Bregerf2460112015-07-26 14:41:44 +000010380defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010381 SchedWriteShuffle, HasBWI>;
Igor Bregerf2460112015-07-26 14:41:44 +000010382
10383defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010384 SchedWriteShuffle, HasAVX512>;
Igor Bregerf2460112015-07-26 14:41:44 +000010385defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010386 SchedWriteShuffle, HasAVX512>;
Igor Bregerf2460112015-07-26 14:41:44 +000010387defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010388 SchedWriteShuffle, HasAVX512>;
Igor Bregerf2460112015-07-26 14:41:44 +000010389defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010390 SchedWriteShuffle, HasAVX512>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010391
10392//===----------------------------------------------------------------------===//
10393// AVX-512 - Extract & Insert Integer Instructions
10394//===----------------------------------------------------------------------===//
10395
10396multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
10397 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +000010398 def mr : AVX512Ii8<opc, MRMDestMem, (outs),
10399 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
10400 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrim1dcb9132017-10-23 16:00:57 +000010401 [(store (_.EltVT (trunc (OpNode (_.VT _.RC:$src1), imm:$src2))),
10402 addr:$dst)]>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000010403 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, Sched<[WriteVecExtractSt]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010404}
10405
10406multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> {
10407 let Predicates = [HasBWI] in {
10408 def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst),
10409 (ins _.RC:$src1, u8imm:$src2),
10410 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
10411 [(set GR32orGR64:$dst,
10412 (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000010413 EVEX, TAPD, Sched<[WriteVecExtract]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010414
10415 defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD;
10416 }
10417}
10418
10419multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> {
10420 let Predicates = [HasBWI] in {
10421 def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst),
10422 (ins _.RC:$src1, u8imm:$src2),
10423 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
10424 [(set GR32orGR64:$dst,
Simon Pilgrim577ae242018-04-12 19:25:07 +000010425 (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000010426 EVEX, PD, Sched<[WriteVecExtract]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010427
Craig Topper99f6b622016-05-01 01:03:56 +000010428 let hasSideEffects = 0 in
Igor Breger55747302015-11-18 08:46:16 +000010429 def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst),
10430 (ins _.RC:$src1, u8imm:$src2),
Simon Pilgrim577ae242018-04-12 19:25:07 +000010431 OpcodeStr#".s\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
10432 EVEX, TAPD, FoldGenData<NAME#rr>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000010433 Sched<[WriteVecExtract]>;
Igor Breger55747302015-11-18 08:46:16 +000010434
Igor Bregerdefab3c2015-10-08 12:55:01 +000010435 defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD;
10436 }
10437}
10438
10439multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _,
10440 RegisterClass GRC> {
10441 let Predicates = [HasDQI] in {
10442 def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst),
10443 (ins _.RC:$src1, u8imm:$src2),
10444 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
10445 [(set GRC:$dst,
10446 (extractelt (_.VT _.RC:$src1), imm:$src2))]>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000010447 EVEX, TAPD, Sched<[WriteVecExtract]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010448
Craig Toppere1cac152016-06-07 07:27:54 +000010449 def mr : AVX512Ii8<0x16, MRMDestMem, (outs),
10450 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
10451 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
10452 [(store (extractelt (_.VT _.RC:$src1),
10453 imm:$src2),addr:$dst)]>,
Simon Pilgrimd255a622017-12-06 18:46:06 +000010454 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000010455 Sched<[WriteVecExtractSt]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010456 }
10457}
10458
Craig Toppera33846a2017-10-22 06:18:23 +000010459defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>, VEX_WIG;
10460defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>, VEX_WIG;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010461defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>;
10462defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W;
10463
10464multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
10465 X86VectorVTInfo _, PatFrag LdFrag> {
10466 def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst),
10467 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
10468 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
10469 [(set _.RC:$dst,
10470 (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000010471 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>, Sched<[WriteVecInsertLd, ReadAfterLd]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010472}
10473
10474multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode,
10475 X86VectorVTInfo _, PatFrag LdFrag> {
10476 let Predicates = [HasBWI] in {
10477 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
10478 (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3),
10479 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
10480 [(set _.RC:$dst,
Simon Pilgrimd255a622017-12-06 18:46:06 +000010481 (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000010482 Sched<[WriteVecInsert]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010483
10484 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>;
10485 }
10486}
10487
10488multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr,
10489 X86VectorVTInfo _, RegisterClass GRC> {
10490 let Predicates = [HasDQI] in {
10491 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
10492 (ins _.RC:$src1, GRC:$src2, u8imm:$src3),
10493 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
10494 [(set _.RC:$dst,
10495 (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000010496 EVEX_4V, TAPD, Sched<[WriteVecInsert]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010497
10498 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _,
10499 _.ScalarLdFrag>, TAPD;
10500 }
10501}
10502
10503defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info,
Craig Toppera33846a2017-10-22 06:18:23 +000010504 extloadi8>, TAPD, VEX_WIG;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010505defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info,
Craig Toppera33846a2017-10-22 06:18:23 +000010506 extloadi16>, PD, VEX_WIG;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010507defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>;
10508defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W;
Simon Pilgrim36be8522017-11-29 18:52:20 +000010509
Igor Bregera6297c72015-09-02 10:50:58 +000010510//===----------------------------------------------------------------------===//
10511// VSHUFPS - VSHUFPD Operations
10512//===----------------------------------------------------------------------===//
Simon Pilgrim36be8522017-11-29 18:52:20 +000010513
Igor Bregera6297c72015-09-02 10:50:58 +000010514multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010515 AVX512VLVectorVTInfo VTInfo_FP>{
Simon Pilgrim36be8522017-11-29 18:52:20 +000010516 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010517 SchedWriteFShuffle>,
10518 EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>,
10519 AVX512AIi8Base, EVEX_4V;
Igor Bregera6297c72015-09-02 10:50:58 +000010520}
10521
10522defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS;
10523defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W;
Simon Pilgrim36be8522017-11-29 18:52:20 +000010524
Asaf Badouhd2c35992015-09-02 14:21:54 +000010525//===----------------------------------------------------------------------===//
10526// AVX-512 - Byte shift Left/Right
10527//===----------------------------------------------------------------------===//
10528
Simon Pilgrimfc0c26f2018-05-01 11:05:42 +000010529// FIXME: The SSE/AVX names are PSLLDQri etc. - should we add the i here as well?
Asaf Badouhd2c35992015-09-02 14:21:54 +000010530multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr,
Simon Pilgrim13d449d2017-12-05 20:16:22 +000010531 Format MRMm, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010532 X86FoldableSchedWrite sched, X86VectorVTInfo _>{
Asaf Badouhd2c35992015-09-02 14:21:54 +000010533 def rr : AVX512<opc, MRMr,
10534 (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2),
10535 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +000010536 [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010537 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +000010538 def rm : AVX512<opc, MRMm,
10539 (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2),
10540 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
10541 [(set _.RC:$dst,(_.VT (OpNode
Simon Pilgrim255fdd02016-06-11 12:54:37 +000010542 (_.VT (bitconvert (_.LdFrag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +000010543 (i8 imm:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010544 Sched<[sched.Folded, ReadAfterLd]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +000010545}
10546
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010547multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr,
Simon Pilgrim13d449d2017-12-05 20:16:22 +000010548 Format MRMm, string OpcodeStr,
Simon Pilgrimfc0c26f2018-05-01 11:05:42 +000010549 X86SchedWriteWidths sched, Predicate prd>{
Asaf Badouhd2c35992015-09-02 14:21:54 +000010550 let Predicates = [prd] in
Simon Pilgrimfc0c26f2018-05-01 11:05:42 +000010551 defm Z : avx512_shift_packed<opc, OpNode, MRMr, MRMm, OpcodeStr,
10552 sched.ZMM, v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +000010553 let Predicates = [prd, HasVLX] in {
Simon Pilgrimfc0c26f2018-05-01 11:05:42 +000010554 defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm, OpcodeStr,
10555 sched.YMM, v32i8x_info>, EVEX_V256;
10556 defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm, OpcodeStr,
10557 sched.XMM, v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +000010558 }
10559}
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010560defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq",
Simon Pilgrimfc0c26f2018-05-01 11:05:42 +000010561 SchedWriteShuffle, HasBWI>,
10562 AVX512PDIi8Base, EVEX_4V, VEX_WIG;
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010563defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
Simon Pilgrimfc0c26f2018-05-01 11:05:42 +000010564 SchedWriteShuffle, HasBWI>,
10565 AVX512PDIi8Base, EVEX_4V, VEX_WIG;
Asaf Badouhd2c35992015-09-02 14:21:54 +000010566
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010567multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010568 string OpcodeStr, X86FoldableSchedWrite sched,
Simon Pilgrim4d08aed2017-12-05 14:59:40 +000010569 X86VectorVTInfo _dst, X86VectorVTInfo _src> {
Asaf Badouhd2c35992015-09-02 14:21:54 +000010570 def rr : AVX512BI<opc, MRMSrcReg,
Cong Houdb6220f2015-11-24 19:51:26 +000010571 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +000010572 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +000010573 [(set _dst.RC:$dst,(_dst.VT
10574 (OpNode (_src.VT _src.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +000010575 (_src.VT _src.RC:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010576 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +000010577 def rm : AVX512BI<opc, MRMSrcMem,
10578 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2),
10579 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
10580 [(set _dst.RC:$dst,(_dst.VT
10581 (OpNode (_src.VT _src.RC:$src1),
10582 (_src.VT (bitconvert
Simon Pilgrime9376b92018-04-12 19:59:35 +000010583 (_src.LdFrag addr:$src2))))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010584 Sched<[sched.Folded, ReadAfterLd]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +000010585}
10586
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010587multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010588 string OpcodeStr, X86SchedWriteWidths sched,
Simon Pilgrim4d08aed2017-12-05 14:59:40 +000010589 Predicate prd> {
Asaf Badouhd2c35992015-09-02 14:21:54 +000010590 let Predicates = [prd] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010591 defm Z : avx512_psadbw_packed<opc, OpNode, OpcodeStr, sched.ZMM,
10592 v8i64_info, v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +000010593 let Predicates = [prd, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010594 defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, sched.YMM,
10595 v4i64x_info, v32i8x_info>, EVEX_V256;
10596 defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, sched.XMM,
10597 v2i64x_info, v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +000010598 }
10599}
10600
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010601defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw",
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010602 SchedWritePSADBW, HasBWI>, EVEX_4V, VEX_WIG;
Igor Bregerb4bb1902015-10-15 12:33:24 +000010603
Craig Topper4e794c72017-02-19 19:36:58 +000010604// Transforms to swizzle an immediate to enable better matching when
10605// memory operand isn't in the right place.
10606def VPTERNLOG321_imm8 : SDNodeXForm<imm, [{
10607 // Convert a VPTERNLOG immediate by swapping operand 0 and operand 2.
10608 uint8_t Imm = N->getZExtValue();
10609 // Swap bits 1/4 and 3/6.
10610 uint8_t NewImm = Imm & 0xa5;
10611 if (Imm & 0x02) NewImm |= 0x10;
10612 if (Imm & 0x10) NewImm |= 0x02;
10613 if (Imm & 0x08) NewImm |= 0x40;
10614 if (Imm & 0x40) NewImm |= 0x08;
10615 return getI8Imm(NewImm, SDLoc(N));
10616}]>;
10617def VPTERNLOG213_imm8 : SDNodeXForm<imm, [{
10618 // Convert a VPTERNLOG immediate by swapping operand 1 and operand 2.
10619 uint8_t Imm = N->getZExtValue();
10620 // Swap bits 2/4 and 3/5.
10621 uint8_t NewImm = Imm & 0xc3;
Craig Toppera5fa2e42017-02-20 07:00:34 +000010622 if (Imm & 0x04) NewImm |= 0x10;
10623 if (Imm & 0x10) NewImm |= 0x04;
Craig Topper4e794c72017-02-19 19:36:58 +000010624 if (Imm & 0x08) NewImm |= 0x20;
10625 if (Imm & 0x20) NewImm |= 0x08;
10626 return getI8Imm(NewImm, SDLoc(N));
10627}]>;
Craig Topper48905772017-02-19 21:32:15 +000010628def VPTERNLOG132_imm8 : SDNodeXForm<imm, [{
10629 // Convert a VPTERNLOG immediate by swapping operand 1 and operand 2.
10630 uint8_t Imm = N->getZExtValue();
10631 // Swap bits 1/2 and 5/6.
10632 uint8_t NewImm = Imm & 0x99;
10633 if (Imm & 0x02) NewImm |= 0x04;
10634 if (Imm & 0x04) NewImm |= 0x02;
10635 if (Imm & 0x20) NewImm |= 0x40;
10636 if (Imm & 0x40) NewImm |= 0x20;
10637 return getI8Imm(NewImm, SDLoc(N));
10638}]>;
Craig Topperc6c68f52017-02-20 07:00:40 +000010639def VPTERNLOG231_imm8 : SDNodeXForm<imm, [{
10640 // Convert a VPTERNLOG immediate by moving operand 1 to the end.
10641 uint8_t Imm = N->getZExtValue();
10642 // Move bits 1->2, 2->4, 3->6, 4->1, 5->3, 6->5
10643 uint8_t NewImm = Imm & 0x81;
10644 if (Imm & 0x02) NewImm |= 0x04;
10645 if (Imm & 0x04) NewImm |= 0x10;
10646 if (Imm & 0x08) NewImm |= 0x40;
10647 if (Imm & 0x10) NewImm |= 0x02;
10648 if (Imm & 0x20) NewImm |= 0x08;
10649 if (Imm & 0x40) NewImm |= 0x20;
10650 return getI8Imm(NewImm, SDLoc(N));
10651}]>;
10652def VPTERNLOG312_imm8 : SDNodeXForm<imm, [{
10653 // Convert a VPTERNLOG immediate by moving operand 2 to the beginning.
10654 uint8_t Imm = N->getZExtValue();
10655 // Move bits 1->4, 2->1, 3->5, 4->2, 5->6, 6->3
10656 uint8_t NewImm = Imm & 0x81;
10657 if (Imm & 0x02) NewImm |= 0x10;
10658 if (Imm & 0x04) NewImm |= 0x02;
10659 if (Imm & 0x08) NewImm |= 0x20;
10660 if (Imm & 0x10) NewImm |= 0x04;
10661 if (Imm & 0x20) NewImm |= 0x40;
10662 if (Imm & 0x40) NewImm |= 0x08;
10663 return getI8Imm(NewImm, SDLoc(N));
10664}]>;
Craig Topper4e794c72017-02-19 19:36:58 +000010665
Igor Bregerb4bb1902015-10-15 12:33:24 +000010666multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000010667 X86FoldableSchedWrite sched, X86VectorVTInfo _,
10668 string Name>{
Craig Topper05948fb2016-08-02 05:11:15 +000010669 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregerb4bb1902015-10-15 12:33:24 +000010670 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
10671 (ins _.RC:$src2, _.RC:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +000010672 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +000010673 (OpNode (_.VT _.RC:$src1),
10674 (_.VT _.RC:$src2),
10675 (_.VT _.RC:$src3),
Simon Pilgrim0e456342018-04-12 20:47:34 +000010676 (i8 imm:$src4)), 1, 1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010677 AVX512AIi8Base, EVEX_4V, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +000010678 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
10679 (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4),
10680 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
10681 (OpNode (_.VT _.RC:$src1),
10682 (_.VT _.RC:$src2),
10683 (_.VT (bitconvert (_.LdFrag addr:$src3))),
Simon Pilgrim0e456342018-04-12 20:47:34 +000010684 (i8 imm:$src4)), 1, 0>,
Simon Pilgrimbb791b32017-11-30 13:18:06 +000010685 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010686 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +000010687 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
10688 (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4),
10689 OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2",
10690 "$src2, ${src3}"##_.BroadcastStr##", $src4",
10691 (OpNode (_.VT _.RC:$src1),
10692 (_.VT _.RC:$src2),
10693 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Simon Pilgrim0e456342018-04-12 20:47:34 +000010694 (i8 imm:$src4)), 1, 0>, EVEX_B,
Simon Pilgrimbb791b32017-11-30 13:18:06 +000010695 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010696 Sched<[sched.Folded, ReadAfterLd]>;
Igor Bregerb4bb1902015-10-15 12:33:24 +000010697 }// Constraints = "$src1 = $dst"
Craig Topper4e794c72017-02-19 19:36:58 +000010698
10699 // Additional patterns for matching passthru operand in other positions.
Craig Topper4e794c72017-02-19 19:36:58 +000010700 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10701 (OpNode _.RC:$src3, _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
10702 _.RC:$src1)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000010703 (!cast<Instruction>(Name#_.ZSuffix#rrik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper4e794c72017-02-19 19:36:58 +000010704 _.RC:$src2, _.RC:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
10705 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10706 (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i8 imm:$src4)),
10707 _.RC:$src1)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000010708 (!cast<Instruction>(Name#_.ZSuffix#rrik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper4e794c72017-02-19 19:36:58 +000010709 _.RC:$src2, _.RC:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
Craig Topper48905772017-02-19 21:32:15 +000010710
10711 // Additional patterns for matching loads in other positions.
10712 def : Pat<(_.VT (OpNode (bitconvert (_.LdFrag addr:$src3)),
10713 _.RC:$src2, _.RC:$src1, (i8 imm:$src4))),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000010714 (!cast<Instruction>(Name#_.ZSuffix#rmi) _.RC:$src1, _.RC:$src2,
Craig Topper48905772017-02-19 21:32:15 +000010715 addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
10716 def : Pat<(_.VT (OpNode _.RC:$src1,
10717 (bitconvert (_.LdFrag addr:$src3)),
10718 _.RC:$src2, (i8 imm:$src4))),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000010719 (!cast<Instruction>(Name#_.ZSuffix#rmi) _.RC:$src1, _.RC:$src2,
Craig Topper48905772017-02-19 21:32:15 +000010720 addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
10721
10722 // Additional patterns for matching zero masking with loads in other
10723 // positions.
Craig Topper48905772017-02-19 21:32:15 +000010724 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10725 (OpNode (bitconvert (_.LdFrag addr:$src3)),
10726 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
10727 _.ImmAllZerosV)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000010728 (!cast<Instruction>(Name#_.ZSuffix#rmikz) _.RC:$src1, _.KRCWM:$mask,
Craig Topper48905772017-02-19 21:32:15 +000010729 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
10730 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10731 (OpNode _.RC:$src1, (bitconvert (_.LdFrag addr:$src3)),
10732 _.RC:$src2, (i8 imm:$src4)),
10733 _.ImmAllZerosV)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000010734 (!cast<Instruction>(Name#_.ZSuffix#rmikz) _.RC:$src1, _.KRCWM:$mask,
Craig Topper48905772017-02-19 21:32:15 +000010735 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topper48905772017-02-19 21:32:15 +000010736
10737 // Additional patterns for matching masked loads with different
10738 // operand orders.
Craig Topper48905772017-02-19 21:32:15 +000010739 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10740 (OpNode _.RC:$src1, (bitconvert (_.LdFrag addr:$src3)),
10741 _.RC:$src2, (i8 imm:$src4)),
10742 _.RC:$src1)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000010743 (!cast<Instruction>(Name#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper48905772017-02-19 21:32:15 +000010744 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topperc6c68f52017-02-20 07:00:40 +000010745 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10746 (OpNode (bitconvert (_.LdFrag addr:$src3)),
10747 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
10748 _.RC:$src1)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000010749 (!cast<Instruction>(Name#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
Craig Topperc6c68f52017-02-20 07:00:40 +000010750 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
10751 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10752 (OpNode _.RC:$src2, _.RC:$src1,
10753 (bitconvert (_.LdFrag addr:$src3)), (i8 imm:$src4)),
10754 _.RC:$src1)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000010755 (!cast<Instruction>(Name#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
Craig Topperc6c68f52017-02-20 07:00:40 +000010756 _.RC:$src2, addr:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
10757 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10758 (OpNode _.RC:$src2, (bitconvert (_.LdFrag addr:$src3)),
10759 _.RC:$src1, (i8 imm:$src4)),
10760 _.RC:$src1)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000010761 (!cast<Instruction>(Name#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
Craig Topperc6c68f52017-02-20 07:00:40 +000010762 _.RC:$src2, addr:$src3, (VPTERNLOG231_imm8 imm:$src4))>;
10763 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10764 (OpNode (bitconvert (_.LdFrag addr:$src3)),
10765 _.RC:$src1, _.RC:$src2, (i8 imm:$src4)),
10766 _.RC:$src1)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000010767 (!cast<Instruction>(Name#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
Craig Topperc6c68f52017-02-20 07:00:40 +000010768 _.RC:$src2, addr:$src3, (VPTERNLOG312_imm8 imm:$src4))>;
Craig Topper5b4e36a2017-02-20 02:47:42 +000010769
10770 // Additional patterns for matching broadcasts in other positions.
10771 def : Pat<(_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10772 _.RC:$src2, _.RC:$src1, (i8 imm:$src4))),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000010773 (!cast<Instruction>(Name#_.ZSuffix#rmbi) _.RC:$src1, _.RC:$src2,
Craig Topper5b4e36a2017-02-20 02:47:42 +000010774 addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
10775 def : Pat<(_.VT (OpNode _.RC:$src1,
10776 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10777 _.RC:$src2, (i8 imm:$src4))),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000010778 (!cast<Instruction>(Name#_.ZSuffix#rmbi) _.RC:$src1, _.RC:$src2,
Craig Topper5b4e36a2017-02-20 02:47:42 +000010779 addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
10780
10781 // Additional patterns for matching zero masking with broadcasts in other
10782 // positions.
10783 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10784 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10785 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
10786 _.ImmAllZerosV)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000010787 (!cast<Instruction>(Name#_.ZSuffix#rmbikz) _.RC:$src1,
Craig Topper5b4e36a2017-02-20 02:47:42 +000010788 _.KRCWM:$mask, _.RC:$src2, addr:$src3,
10789 (VPTERNLOG321_imm8 imm:$src4))>;
10790 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10791 (OpNode _.RC:$src1,
10792 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10793 _.RC:$src2, (i8 imm:$src4)),
10794 _.ImmAllZerosV)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000010795 (!cast<Instruction>(Name#_.ZSuffix#rmbikz) _.RC:$src1,
Craig Topper5b4e36a2017-02-20 02:47:42 +000010796 _.KRCWM:$mask, _.RC:$src2, addr:$src3,
10797 (VPTERNLOG132_imm8 imm:$src4))>;
10798
10799 // Additional patterns for matching masked broadcasts with different
10800 // operand orders.
10801 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10802 (OpNode _.RC:$src1,
10803 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10804 _.RC:$src2, (i8 imm:$src4)),
10805 _.RC:$src1)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000010806 (!cast<Instruction>(Name#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper5b4e36a2017-02-20 02:47:42 +000010807 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topper2012dda2017-02-20 17:44:09 +000010808 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10809 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10810 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
10811 _.RC:$src1)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000010812 (!cast<Instruction>(Name#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper2012dda2017-02-20 17:44:09 +000010813 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
10814 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10815 (OpNode _.RC:$src2, _.RC:$src1,
10816 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10817 (i8 imm:$src4)), _.RC:$src1)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000010818 (!cast<Instruction>(Name#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper2012dda2017-02-20 17:44:09 +000010819 _.RC:$src2, addr:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
10820 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10821 (OpNode _.RC:$src2,
10822 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10823 _.RC:$src1, (i8 imm:$src4)),
10824 _.RC:$src1)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000010825 (!cast<Instruction>(Name#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper2012dda2017-02-20 17:44:09 +000010826 _.RC:$src2, addr:$src3, (VPTERNLOG231_imm8 imm:$src4))>;
10827 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10828 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10829 _.RC:$src1, _.RC:$src2, (i8 imm:$src4)),
10830 _.RC:$src1)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000010831 (!cast<Instruction>(Name#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper2012dda2017-02-20 17:44:09 +000010832 _.RC:$src2, addr:$src3, (VPTERNLOG312_imm8 imm:$src4))>;
Igor Bregerb4bb1902015-10-15 12:33:24 +000010833}
10834
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010835multiclass avx512_common_ternlog<string OpcodeStr, X86SchedWriteWidths sched,
Simon Pilgrimbb791b32017-11-30 13:18:06 +000010836 AVX512VLVectorVTInfo _> {
Igor Bregerb4bb1902015-10-15 12:33:24 +000010837 let Predicates = [HasAVX512] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010838 defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, sched.ZMM,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000010839 _.info512, NAME>, EVEX_V512;
Igor Bregerb4bb1902015-10-15 12:33:24 +000010840 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010841 defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, sched.XMM,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000010842 _.info128, NAME>, EVEX_V128;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010843 defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, sched.YMM,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000010844 _.info256, NAME>, EVEX_V256;
Igor Bregerb4bb1902015-10-15 12:33:24 +000010845 }
10846}
10847
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010848defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", SchedWriteVecALU,
Simon Pilgrimbb791b32017-11-30 13:18:06 +000010849 avx512vl_i32_info>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010850defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", SchedWriteVecALU,
Simon Pilgrimbb791b32017-11-30 13:18:06 +000010851 avx512vl_i64_info>, VEX_W;
Igor Bregerb4bb1902015-10-15 12:33:24 +000010852
Craig Topper8a444ee2018-01-26 22:17:40 +000010853// Patterns to implement vnot using vpternlog instead of creating all ones
10854// using pcmpeq or vpternlog and then xoring with that. The value 15 is chosen
10855// so that the result is only dependent on src0. But we use the same source
10856// for all operands to prevent a false dependency.
10857// TODO: We should maybe have a more generalized algorithm for folding to
10858// vpternlog.
10859let Predicates = [HasAVX512] in {
10860 def : Pat<(v8i64 (xor VR512:$src, (bc_v8i64 (v16i32 immAllOnesV)))),
10861 (VPTERNLOGQZrri VR512:$src, VR512:$src, VR512:$src, (i8 15))>;
10862}
10863
10864let Predicates = [HasAVX512, NoVLX] in {
10865 def : Pat<(v2i64 (xor VR128X:$src, (bc_v2i64 (v4i32 immAllOnesV)))),
10866 (EXTRACT_SUBREG
10867 (VPTERNLOGQZrri
10868 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
10869 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
10870 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
10871 (i8 15)), sub_xmm)>;
10872 def : Pat<(v4i64 (xor VR256X:$src, (bc_v4i64 (v8i32 immAllOnesV)))),
10873 (EXTRACT_SUBREG
10874 (VPTERNLOGQZrri
10875 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
10876 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
10877 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
10878 (i8 15)), sub_ymm)>;
10879}
10880
10881let Predicates = [HasVLX] in {
10882 def : Pat<(v2i64 (xor VR128X:$src, (bc_v2i64 (v4i32 immAllOnesV)))),
10883 (VPTERNLOGQZ128rri VR128X:$src, VR128X:$src, VR128X:$src, (i8 15))>;
10884 def : Pat<(v4i64 (xor VR256X:$src, (bc_v4i64 (v8i32 immAllOnesV)))),
10885 (VPTERNLOGQZ256rri VR256X:$src, VR256X:$src, VR256X:$src, (i8 15))>;
10886}
10887
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010888//===----------------------------------------------------------------------===//
10889// AVX-512 - FixupImm
10890//===----------------------------------------------------------------------===//
10891
10892multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010893 X86FoldableSchedWrite sched, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +000010894 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010895 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
10896 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
10897 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
10898 (OpNode (_.VT _.RC:$src1),
10899 (_.VT _.RC:$src2),
10900 (_.IntVT _.RC:$src3),
10901 (i32 imm:$src4),
Simon Pilgrim21e89792018-04-13 14:36:59 +000010902 (i32 FROUND_CURRENT))>, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +000010903 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
10904 (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4),
10905 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
10906 (OpNode (_.VT _.RC:$src1),
10907 (_.VT _.RC:$src2),
10908 (_.IntVT (bitconvert (_.LdFrag addr:$src3))),
10909 (i32 imm:$src4),
Simon Pilgrime9376b92018-04-12 19:59:35 +000010910 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010911 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +000010912 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
10913 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
10914 OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2",
10915 "$src2, ${src3}"##_.BroadcastStr##", $src4",
10916 (OpNode (_.VT _.RC:$src1),
10917 (_.VT _.RC:$src2),
10918 (_.IntVT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
10919 (i32 imm:$src4),
Simon Pilgrime9376b92018-04-12 19:59:35 +000010920 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010921 EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010922 } // Constraints = "$src1 = $dst"
10923}
10924
10925multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010926 SDNode OpNode, X86FoldableSchedWrite sched,
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000010927 X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +000010928let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010929 defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
10930 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010931 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010932 "$src2, $src3, {sae}, $src4",
10933 (OpNode (_.VT _.RC:$src1),
10934 (_.VT _.RC:$src2),
10935 (_.IntVT _.RC:$src3),
10936 (i32 imm:$src4),
Simon Pilgrime9376b92018-04-12 19:59:35 +000010937 (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010938 EVEX_B, Sched<[sched]>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010939 }
10940}
10941
10942multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010943 X86FoldableSchedWrite sched, X86VectorVTInfo _,
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000010944 X86VectorVTInfo _src3VT> {
Craig Topper05948fb2016-08-02 05:11:15 +000010945 let Constraints = "$src1 = $dst" , Predicates = [HasAVX512],
10946 ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010947 defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
10948 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
10949 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
10950 (OpNode (_.VT _.RC:$src1),
10951 (_.VT _.RC:$src2),
10952 (_src3VT.VT _src3VT.RC:$src3),
10953 (i32 imm:$src4),
Simon Pilgrim21e89792018-04-13 14:36:59 +000010954 (i32 FROUND_CURRENT))>, Sched<[sched]>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010955 defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
10956 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
10957 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
10958 "$src2, $src3, {sae}, $src4",
10959 (OpNode (_.VT _.RC:$src1),
10960 (_.VT _.RC:$src2),
10961 (_src3VT.VT _src3VT.RC:$src3),
10962 (i32 imm:$src4),
Simon Pilgrime9376b92018-04-12 19:59:35 +000010963 (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010964 EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +000010965 defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
10966 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
10967 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
10968 (OpNode (_.VT _.RC:$src1),
10969 (_.VT _.RC:$src2),
10970 (_src3VT.VT (scalar_to_vector
10971 (_src3VT.ScalarLdFrag addr:$src3))),
10972 (i32 imm:$src4),
Simon Pilgrime9376b92018-04-12 19:59:35 +000010973 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010974 Sched<[sched.Folded, ReadAfterLd]>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010975 }
10976}
10977
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010978multiclass avx512_fixupimm_packed_all<X86SchedWriteWidths sched,
10979 AVX512VLVectorVTInfo _Vec> {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010980 let Predicates = [HasAVX512] in
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010981 defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, sched.ZMM,
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000010982 _Vec.info512>,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010983 avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, sched.ZMM,
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000010984 _Vec.info512>, AVX512AIi8Base, EVEX_4V, EVEX_V512;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010985 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010986 defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, sched.XMM,
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000010987 _Vec.info128>, AVX512AIi8Base, EVEX_4V, EVEX_V128;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010988 defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, sched.YMM,
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000010989 _Vec.info256>, AVX512AIi8Base, EVEX_4V, EVEX_V256;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010990 }
10991}
10992
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010993defm VFIXUPIMMSS : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010994 SchedWriteFAdd.Scl, f32x_info, v4i32x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010995 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010996defm VFIXUPIMMSD : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010997 SchedWriteFAdd.Scl, f64x_info, v2i64x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010998 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010999defm VFIXUPIMMPS : avx512_fixupimm_packed_all<SchedWriteFAdd, avx512vl_f32_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000011000 EVEX_CD8<32, CD8VF>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000011001defm VFIXUPIMMPD : avx512_fixupimm_packed_all<SchedWriteFAdd, avx512vl_f64_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000011002 EVEX_CD8<64, CD8VF>, VEX_W;
Craig Topper5625d242016-07-29 06:06:00 +000011003
Craig Topper5625d242016-07-29 06:06:00 +000011004// Patterns used to select SSE scalar fp arithmetic instructions from
11005// either:
11006//
11007// (1) a scalar fp operation followed by a blend
11008//
11009// The effect is that the backend no longer emits unnecessary vector
11010// insert instructions immediately after SSE scalar fp instructions
11011// like addss or mulss.
11012//
11013// For example, given the following code:
11014// __m128 foo(__m128 A, __m128 B) {
11015// A[0] += B[0];
11016// return A;
11017// }
11018//
11019// Previously we generated:
11020// addss %xmm0, %xmm1
11021// movss %xmm1, %xmm0
11022//
11023// We now generate:
11024// addss %xmm1, %xmm0
11025//
11026// (2) a vector packed single/double fp operation followed by a vector insert
11027//
11028// The effect is that the backend converts the packed fp instruction
11029// followed by a vector insert into a single SSE scalar fp instruction.
11030//
11031// For example, given the following code:
11032// __m128 foo(__m128 A, __m128 B) {
11033// __m128 C = A + B;
11034// return (__m128) {c[0], a[1], a[2], a[3]};
11035// }
11036//
11037// Previously we generated:
11038// addps %xmm0, %xmm1
11039// movss %xmm1, %xmm0
11040//
11041// We now generate:
11042// addss %xmm1, %xmm0
11043
11044// TODO: Some canonicalization in lowering would simplify the number of
11045// patterns we have to try to match.
Alexander Ivchenko96062ea2018-05-29 14:27:11 +000011046multiclass AVX512_scalar_math_fp_patterns<SDNode Op, string OpcPrefix, SDNode MoveNode,
11047 X86VectorVTInfo _, PatLeaf ZeroFP> {
Craig Topper5625d242016-07-29 06:06:00 +000011048 let Predicates = [HasAVX512] in {
Simon Pilgrimae17cf22016-10-01 15:33:01 +000011049 // extracted scalar math op with insert via movss
Alexander Ivchenko96062ea2018-05-29 14:27:11 +000011050 def : Pat<(_.VT (MoveNode (_.VT VR128X:$dst), (_.VT (scalar_to_vector
11051 (Op (_.EltVT (extractelt (_.VT VR128X:$dst), (iPTR 0))),
11052 _.FRC:$src))))),
11053 (!cast<I>("V"#OpcPrefix#Zrr_Int) _.VT:$dst,
11054 (COPY_TO_REGCLASS _.FRC:$src, VR128X))>;
Simon Pilgrimae17cf22016-10-01 15:33:01 +000011055
Craig Topper5625d242016-07-29 06:06:00 +000011056 // vector math op with insert via movss
Alexander Ivchenko96062ea2018-05-29 14:27:11 +000011057 def : Pat<(_.VT (MoveNode (_.VT VR128X:$dst),
11058 (Op (_.VT VR128X:$dst), (_.VT VR128X:$src)))),
11059 (!cast<I>("V"#OpcPrefix#Zrr_Int) _.VT:$dst, _.VT:$src)>;
Craig Topper5625d242016-07-29 06:06:00 +000011060
Craig Topper83f21452016-12-27 01:56:24 +000011061 // extracted masked scalar math op with insert via movss
Alexander Ivchenko96062ea2018-05-29 14:27:11 +000011062 def : Pat<(MoveNode (_.VT VR128X:$src1),
Craig Topper83f21452016-12-27 01:56:24 +000011063 (scalar_to_vector
11064 (X86selects VK1WM:$mask,
Alexander Ivchenko96062ea2018-05-29 14:27:11 +000011065 (Op (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))),
11066 _.FRC:$src2),
11067 _.FRC:$src0))),
11068 (!cast<I>("V"#OpcPrefix#Zrr_Intk) (COPY_TO_REGCLASS _.FRC:$src0, VR128X),
11069 VK1WM:$mask, _.VT:$src1,
11070 (COPY_TO_REGCLASS _.FRC:$src2, VR128X))>;
11071
11072 // extracted masked scalar math op with insert via movss
11073 def : Pat<(MoveNode (_.VT VR128X:$src1),
11074 (scalar_to_vector
11075 (X86selects VK1WM:$mask,
11076 (Op (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))),
11077 _.FRC:$src2), (_.EltVT ZeroFP)))),
11078 (!cast<I>("V"#OpcPrefix#Zrr_Intkz)
11079 VK1WM:$mask, _.VT:$src1,
11080 (COPY_TO_REGCLASS _.FRC:$src2, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +000011081 }
11082}
11083
Alexander Ivchenko96062ea2018-05-29 14:27:11 +000011084defm : AVX512_scalar_math_fp_patterns<fadd, "ADDSS", X86Movss, v4f32x_info, fp32imm0>;
11085defm : AVX512_scalar_math_fp_patterns<fsub, "SUBSS", X86Movss, v4f32x_info, fp32imm0>;
11086defm : AVX512_scalar_math_fp_patterns<fmul, "MULSS", X86Movss, v4f32x_info, fp32imm0>;
11087defm : AVX512_scalar_math_fp_patterns<fdiv, "DIVSS", X86Movss, v4f32x_info, fp32imm0>;
Craig Topper5625d242016-07-29 06:06:00 +000011088
Alexander Ivchenko96062ea2018-05-29 14:27:11 +000011089defm : AVX512_scalar_math_fp_patterns<fadd, "ADDSD", X86Movsd, v2f64x_info, fp64imm0>;
11090defm : AVX512_scalar_math_fp_patterns<fsub, "SUBSD", X86Movsd, v2f64x_info, fp64imm0>;
11091defm : AVX512_scalar_math_fp_patterns<fmul, "MULSD", X86Movsd, v2f64x_info, fp64imm0>;
11092defm : AVX512_scalar_math_fp_patterns<fdiv, "DIVSD", X86Movsd, v2f64x_info, fp64imm0>;
Craig Topper5625d242016-07-29 06:06:00 +000011093
Coby Tayree2a1c02f2017-11-21 09:11:41 +000011094
11095//===----------------------------------------------------------------------===//
11096// AES instructions
11097//===----------------------------------------------------------------------===//
Coby Tayree7ca5e5872017-11-21 09:30:33 +000011098
Coby Tayree2a1c02f2017-11-21 09:11:41 +000011099multiclass avx512_vaes<bits<8> Op, string OpStr, string IntPrefix> {
11100 let Predicates = [HasVLX, HasVAES] in {
11101 defm Z128 : AESI_binop_rm_int<Op, OpStr,
11102 !cast<Intrinsic>(IntPrefix),
11103 loadv2i64, 0, VR128X, i128mem>,
11104 EVEX_4V, EVEX_CD8<64, CD8VF>, EVEX_V128, VEX_WIG;
11105 defm Z256 : AESI_binop_rm_int<Op, OpStr,
11106 !cast<Intrinsic>(IntPrefix##"_256"),
11107 loadv4i64, 0, VR256X, i256mem>,
11108 EVEX_4V, EVEX_CD8<64, CD8VF>, EVEX_V256, VEX_WIG;
11109 }
11110 let Predicates = [HasAVX512, HasVAES] in
11111 defm Z : AESI_binop_rm_int<Op, OpStr,
11112 !cast<Intrinsic>(IntPrefix##"_512"),
11113 loadv8i64, 0, VR512, i512mem>,
11114 EVEX_4V, EVEX_CD8<64, CD8VF>, EVEX_V512, VEX_WIG;
11115}
11116
11117defm VAESENC : avx512_vaes<0xDC, "vaesenc", "int_x86_aesni_aesenc">;
11118defm VAESENCLAST : avx512_vaes<0xDD, "vaesenclast", "int_x86_aesni_aesenclast">;
11119defm VAESDEC : avx512_vaes<0xDE, "vaesdec", "int_x86_aesni_aesdec">;
11120defm VAESDECLAST : avx512_vaes<0xDF, "vaesdeclast", "int_x86_aesni_aesdeclast">;
11121
Coby Tayree7ca5e5872017-11-21 09:30:33 +000011122//===----------------------------------------------------------------------===//
11123// PCLMUL instructions - Carry less multiplication
11124//===----------------------------------------------------------------------===//
11125
11126let Predicates = [HasAVX512, HasVPCLMULQDQ] in
11127defm VPCLMULQDQZ : vpclmulqdq<VR512, i512mem, loadv8i64, int_x86_pclmulqdq_512>,
11128 EVEX_4V, EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_WIG;
11129
11130let Predicates = [HasVLX, HasVPCLMULQDQ] in {
11131defm VPCLMULQDQZ128 : vpclmulqdq<VR128X, i128mem, loadv2i64, int_x86_pclmulqdq>,
11132 EVEX_4V, EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_WIG;
11133
11134defm VPCLMULQDQZ256: vpclmulqdq<VR256X, i256mem, loadv4i64,
11135 int_x86_pclmulqdq_256>, EVEX_4V, EVEX_V256,
11136 EVEX_CD8<64, CD8VF>, VEX_WIG;
11137}
11138
11139// Aliases
11140defm : vpclmulqdq_aliases<"VPCLMULQDQZ", VR512, i512mem>;
11141defm : vpclmulqdq_aliases<"VPCLMULQDQZ128", VR128X, i128mem>;
11142defm : vpclmulqdq_aliases<"VPCLMULQDQZ256", VR256X, i256mem>;
11143
Coby Tayree71e37cc2017-11-21 09:48:44 +000011144//===----------------------------------------------------------------------===//
11145// VBMI2
11146//===----------------------------------------------------------------------===//
11147
11148multiclass VBMI2_shift_var_rm<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011149 X86FoldableSchedWrite sched, X86VectorVTInfo VTI> {
Coby Tayree71e37cc2017-11-21 09:48:44 +000011150 let Constraints = "$src1 = $dst",
11151 ExeDomain = VTI.ExeDomain in {
11152 defm r: AVX512_maskable_3src<Op, MRMSrcReg, VTI, (outs VTI.RC:$dst),
11153 (ins VTI.RC:$src2, VTI.RC:$src3), OpStr,
11154 "$src3, $src2", "$src2, $src3",
Simon Pilgrime9376b92018-04-12 19:59:35 +000011155 (VTI.VT (OpNode VTI.RC:$src1, VTI.RC:$src2, VTI.RC:$src3))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011156 AVX512FMA3Base, Sched<[sched]>;
Coby Tayree71e37cc2017-11-21 09:48:44 +000011157 defm m: AVX512_maskable_3src<Op, MRMSrcMem, VTI, (outs VTI.RC:$dst),
11158 (ins VTI.RC:$src2, VTI.MemOp:$src3), OpStr,
11159 "$src3, $src2", "$src2, $src3",
11160 (VTI.VT (OpNode VTI.RC:$src1, VTI.RC:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +000011161 (VTI.VT (bitconvert (VTI.LdFrag addr:$src3)))))>,
11162 AVX512FMA3Base,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011163 Sched<[sched.Folded, ReadAfterLd]>;
Coby Tayree71e37cc2017-11-21 09:48:44 +000011164 }
11165}
11166
11167multiclass VBMI2_shift_var_rmb<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011168 X86FoldableSchedWrite sched, X86VectorVTInfo VTI>
11169 : VBMI2_shift_var_rm<Op, OpStr, OpNode, sched, VTI> {
Coby Tayree71e37cc2017-11-21 09:48:44 +000011170 let Constraints = "$src1 = $dst",
11171 ExeDomain = VTI.ExeDomain in
11172 defm mb: AVX512_maskable_3src<Op, MRMSrcMem, VTI, (outs VTI.RC:$dst),
11173 (ins VTI.RC:$src2, VTI.ScalarMemOp:$src3), OpStr,
11174 "${src3}"##VTI.BroadcastStr##", $src2",
11175 "$src2, ${src3}"##VTI.BroadcastStr,
11176 (OpNode VTI.RC:$src1, VTI.RC:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +000011177 (VTI.VT (X86VBroadcast (VTI.ScalarLdFrag addr:$src3))))>,
11178 AVX512FMA3Base, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011179 Sched<[sched.Folded, ReadAfterLd]>;
Coby Tayree71e37cc2017-11-21 09:48:44 +000011180}
11181
11182multiclass VBMI2_shift_var_rm_common<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011183 X86SchedWriteWidths sched, AVX512VLVectorVTInfo VTI> {
Coby Tayree71e37cc2017-11-21 09:48:44 +000011184 let Predicates = [HasVBMI2] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011185 defm Z : VBMI2_shift_var_rm<Op, OpStr, OpNode, sched.ZMM, VTI.info512>,
11186 EVEX_V512;
Coby Tayree71e37cc2017-11-21 09:48:44 +000011187 let Predicates = [HasVBMI2, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011188 defm Z256 : VBMI2_shift_var_rm<Op, OpStr, OpNode, sched.YMM, VTI.info256>,
11189 EVEX_V256;
11190 defm Z128 : VBMI2_shift_var_rm<Op, OpStr, OpNode, sched.XMM, VTI.info128>,
11191 EVEX_V128;
Coby Tayree71e37cc2017-11-21 09:48:44 +000011192 }
11193}
11194
11195multiclass VBMI2_shift_var_rmb_common<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011196 X86SchedWriteWidths sched, AVX512VLVectorVTInfo VTI> {
Coby Tayree71e37cc2017-11-21 09:48:44 +000011197 let Predicates = [HasVBMI2] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011198 defm Z : VBMI2_shift_var_rmb<Op, OpStr, OpNode, sched.ZMM, VTI.info512>,
11199 EVEX_V512;
Coby Tayree71e37cc2017-11-21 09:48:44 +000011200 let Predicates = [HasVBMI2, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011201 defm Z256 : VBMI2_shift_var_rmb<Op, OpStr, OpNode, sched.YMM, VTI.info256>,
11202 EVEX_V256;
11203 defm Z128 : VBMI2_shift_var_rmb<Op, OpStr, OpNode, sched.XMM, VTI.info128>,
11204 EVEX_V128;
Coby Tayree71e37cc2017-11-21 09:48:44 +000011205 }
11206}
11207multiclass VBMI2_shift_var<bits<8> wOp, bits<8> dqOp, string Prefix,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011208 SDNode OpNode, X86SchedWriteWidths sched> {
Simon Pilgrim21e89792018-04-13 14:36:59 +000011209 defm W : VBMI2_shift_var_rm_common<wOp, Prefix##"w", OpNode, sched,
Coby Tayree71e37cc2017-11-21 09:48:44 +000011210 avx512vl_i16_info>, VEX_W, EVEX_CD8<16, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +000011211 defm D : VBMI2_shift_var_rmb_common<dqOp, Prefix##"d", OpNode, sched,
Coby Tayree71e37cc2017-11-21 09:48:44 +000011212 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +000011213 defm Q : VBMI2_shift_var_rmb_common<dqOp, Prefix##"q", OpNode, sched,
Coby Tayree71e37cc2017-11-21 09:48:44 +000011214 avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
11215}
11216
11217multiclass VBMI2_shift_imm<bits<8> wOp, bits<8> dqOp, string Prefix,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000011218 SDNode OpNode, X86SchedWriteWidths sched> {
Simon Pilgrim21e89792018-04-13 14:36:59 +000011219 defm W : avx512_common_3Op_rm_imm8<wOp, OpNode, Prefix##"w", sched,
Simon Pilgrim36be8522017-11-29 18:52:20 +000011220 avx512vl_i16_info, avx512vl_i16_info, HasVBMI2>,
11221 VEX_W, EVEX_CD8<16, CD8VF>;
Coby Tayree71e37cc2017-11-21 09:48:44 +000011222 defm D : avx512_common_3Op_imm8<Prefix##"d", avx512vl_i32_info, dqOp,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011223 OpNode, sched, HasVBMI2>, AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Coby Tayree71e37cc2017-11-21 09:48:44 +000011224 defm Q : avx512_common_3Op_imm8<Prefix##"q", avx512vl_i64_info, dqOp, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011225 sched, HasVBMI2>, AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Coby Tayree71e37cc2017-11-21 09:48:44 +000011226}
11227
11228// Concat & Shift
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011229defm VPSHLDV : VBMI2_shift_var<0x70, 0x71, "vpshldv", X86VShldv, SchedWriteVecIMul>;
11230defm VPSHRDV : VBMI2_shift_var<0x72, 0x73, "vpshrdv", X86VShrdv, SchedWriteVecIMul>;
11231defm VPSHLD : VBMI2_shift_imm<0x70, 0x71, "vpshld", X86VShld, SchedWriteVecIMul>;
11232defm VPSHRD : VBMI2_shift_imm<0x72, 0x73, "vpshrd", X86VShrd, SchedWriteVecIMul>;
Simon Pilgrim36be8522017-11-29 18:52:20 +000011233
Coby Tayree71e37cc2017-11-21 09:48:44 +000011234// Compress
Simon Pilgrim21e89792018-04-13 14:36:59 +000011235defm VPCOMPRESSB : compress_by_elt_width<0x63, "vpcompressb", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +000011236 avx512vl_i8_info, HasVBMI2>, EVEX;
Simon Pilgrim21e89792018-04-13 14:36:59 +000011237defm VPCOMPRESSW : compress_by_elt_width <0x63, "vpcompressw", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +000011238 avx512vl_i16_info, HasVBMI2>, EVEX, VEX_W;
Coby Tayree71e37cc2017-11-21 09:48:44 +000011239// Expand
Simon Pilgrim21e89792018-04-13 14:36:59 +000011240defm VPEXPANDB : expand_by_elt_width <0x62, "vpexpandb", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +000011241 avx512vl_i8_info, HasVBMI2>, EVEX;
Simon Pilgrim21e89792018-04-13 14:36:59 +000011242defm VPEXPANDW : expand_by_elt_width <0x62, "vpexpandw", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +000011243 avx512vl_i16_info, HasVBMI2>, EVEX, VEX_W;
Coby Tayree71e37cc2017-11-21 09:48:44 +000011244
Coby Tayree3880f2a2017-11-21 10:04:28 +000011245//===----------------------------------------------------------------------===//
11246// VNNI
11247//===----------------------------------------------------------------------===//
11248
11249let Constraints = "$src1 = $dst" in
11250multiclass VNNI_rmb<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011251 X86FoldableSchedWrite sched, X86VectorVTInfo VTI> {
Coby Tayree3880f2a2017-11-21 10:04:28 +000011252 defm r : AVX512_maskable_3src<Op, MRMSrcReg, VTI, (outs VTI.RC:$dst),
11253 (ins VTI.RC:$src2, VTI.RC:$src3), OpStr,
11254 "$src3, $src2", "$src2, $src3",
11255 (VTI.VT (OpNode VTI.RC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +000011256 VTI.RC:$src2, VTI.RC:$src3))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011257 EVEX_4V, T8PD, Sched<[sched]>;
Coby Tayree3880f2a2017-11-21 10:04:28 +000011258 defm m : AVX512_maskable_3src<Op, MRMSrcMem, VTI, (outs VTI.RC:$dst),
11259 (ins VTI.RC:$src2, VTI.MemOp:$src3), OpStr,
11260 "$src3, $src2", "$src2, $src3",
11261 (VTI.VT (OpNode VTI.RC:$src1, VTI.RC:$src2,
11262 (VTI.VT (bitconvert
Simon Pilgrime9376b92018-04-12 19:59:35 +000011263 (VTI.LdFrag addr:$src3)))))>,
11264 EVEX_4V, EVEX_CD8<32, CD8VF>, T8PD,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011265 Sched<[sched.Folded, ReadAfterLd]>;
Coby Tayree3880f2a2017-11-21 10:04:28 +000011266 defm mb : AVX512_maskable_3src<Op, MRMSrcMem, VTI, (outs VTI.RC:$dst),
11267 (ins VTI.RC:$src2, VTI.ScalarMemOp:$src3),
11268 OpStr, "${src3}"##VTI.BroadcastStr##", $src2",
11269 "$src2, ${src3}"##VTI.BroadcastStr,
11270 (OpNode VTI.RC:$src1, VTI.RC:$src2,
11271 (VTI.VT (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +000011272 (VTI.ScalarLdFrag addr:$src3))))>,
11273 EVEX_4V, EVEX_CD8<32, CD8VF>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011274 T8PD, Sched<[sched.Folded, ReadAfterLd]>;
Coby Tayree3880f2a2017-11-21 10:04:28 +000011275}
11276
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011277multiclass VNNI_common<bits<8> Op, string OpStr, SDNode OpNode,
11278 X86SchedWriteWidths sched> {
Coby Tayree3880f2a2017-11-21 10:04:28 +000011279 let Predicates = [HasVNNI] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011280 defm Z : VNNI_rmb<Op, OpStr, OpNode, sched.ZMM, v16i32_info>, EVEX_V512;
Coby Tayree3880f2a2017-11-21 10:04:28 +000011281 let Predicates = [HasVNNI, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011282 defm Z256 : VNNI_rmb<Op, OpStr, OpNode, sched.YMM, v8i32x_info>, EVEX_V256;
11283 defm Z128 : VNNI_rmb<Op, OpStr, OpNode, sched.XMM, v4i32x_info>, EVEX_V128;
Coby Tayree3880f2a2017-11-21 10:04:28 +000011284 }
11285}
11286
Simon Pilgrim21e89792018-04-13 14:36:59 +000011287// FIXME: Is there a better scheduler class for VPDP?
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011288defm VPDPBUSD : VNNI_common<0x50, "vpdpbusd", X86Vpdpbusd, SchedWriteVecIMul>;
11289defm VPDPBUSDS : VNNI_common<0x51, "vpdpbusds", X86Vpdpbusds, SchedWriteVecIMul>;
11290defm VPDPWSSD : VNNI_common<0x52, "vpdpwssd", X86Vpdpwssd, SchedWriteVecIMul>;
11291defm VPDPWSSDS : VNNI_common<0x53, "vpdpwssds", X86Vpdpwssds, SchedWriteVecIMul>;
Coby Tayree3880f2a2017-11-21 10:04:28 +000011292
Coby Tayree5c7fe5d2017-11-21 10:32:42 +000011293//===----------------------------------------------------------------------===//
11294// Bit Algorithms
11295//===----------------------------------------------------------------------===//
11296
Simon Pilgrim21e89792018-04-13 14:36:59 +000011297// FIXME: Is there a better scheduler class for VPOPCNTB/VPOPCNTW?
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000011298defm VPOPCNTB : avx512_unary_rm_vl<0x54, "vpopcntb", ctpop, SchedWriteVecALU,
Craig Topperc0896052017-12-16 02:40:28 +000011299 avx512vl_i8_info, HasBITALG>;
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000011300defm VPOPCNTW : avx512_unary_rm_vl<0x54, "vpopcntw", ctpop, SchedWriteVecALU,
Craig Topperc0896052017-12-16 02:40:28 +000011301 avx512vl_i16_info, HasBITALG>, VEX_W;
11302
11303defm : avx512_unary_lowering<"VPOPCNTB", ctpop, avx512vl_i8_info, HasBITALG>;
11304defm : avx512_unary_lowering<"VPOPCNTW", ctpop, avx512vl_i16_info, HasBITALG>;
Coby Tayree5c7fe5d2017-11-21 10:32:42 +000011305
Simon Pilgrim21e89792018-04-13 14:36:59 +000011306multiclass VPSHUFBITQMB_rm<X86FoldableSchedWrite sched, X86VectorVTInfo VTI> {
Coby Tayreee8bdd382017-11-23 11:15:50 +000011307 defm rr : AVX512_maskable_cmp<0x8F, MRMSrcReg, VTI, (outs VTI.KRC:$dst),
11308 (ins VTI.RC:$src1, VTI.RC:$src2),
11309 "vpshufbitqmb",
11310 "$src2, $src1", "$src1, $src2",
11311 (X86Vpshufbitqmb (VTI.VT VTI.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +000011312 (VTI.VT VTI.RC:$src2))>, EVEX_4V, T8PD,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011313 Sched<[sched]>;
Coby Tayreee8bdd382017-11-23 11:15:50 +000011314 defm rm : AVX512_maskable_cmp<0x8F, MRMSrcMem, VTI, (outs VTI.KRC:$dst),
11315 (ins VTI.RC:$src1, VTI.MemOp:$src2),
11316 "vpshufbitqmb",
11317 "$src2, $src1", "$src1, $src2",
11318 (X86Vpshufbitqmb (VTI.VT VTI.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +000011319 (VTI.VT (bitconvert (VTI.LdFrag addr:$src2))))>,
11320 EVEX_4V, EVEX_CD8<8, CD8VF>, T8PD,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011321 Sched<[sched.Folded, ReadAfterLd]>;
Coby Tayreee8bdd382017-11-23 11:15:50 +000011322}
11323
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011324multiclass VPSHUFBITQMB_common<X86SchedWriteWidths sched, AVX512VLVectorVTInfo VTI> {
Coby Tayreee8bdd382017-11-23 11:15:50 +000011325 let Predicates = [HasBITALG] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011326 defm Z : VPSHUFBITQMB_rm<sched.ZMM, VTI.info512>, EVEX_V512;
Coby Tayreee8bdd382017-11-23 11:15:50 +000011327 let Predicates = [HasBITALG, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011328 defm Z256 : VPSHUFBITQMB_rm<sched.YMM, VTI.info256>, EVEX_V256;
11329 defm Z128 : VPSHUFBITQMB_rm<sched.XMM, VTI.info128>, EVEX_V128;
Coby Tayreee8bdd382017-11-23 11:15:50 +000011330 }
11331}
11332
Simon Pilgrim21e89792018-04-13 14:36:59 +000011333// FIXME: Is there a better scheduler class for VPSHUFBITQMB?
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011334defm VPSHUFBITQMB : VPSHUFBITQMB_common<SchedWriteVecIMul, avx512vl_i8_info>;
Coby Tayreee8bdd382017-11-23 11:15:50 +000011335
Coby Tayreed8b17be2017-11-26 09:36:41 +000011336//===----------------------------------------------------------------------===//
11337// GFNI
11338//===----------------------------------------------------------------------===//
11339
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011340multiclass GF2P8MULB_avx512_common<bits<8> Op, string OpStr, SDNode OpNode,
11341 X86SchedWriteWidths sched> {
Coby Tayreed8b17be2017-11-26 09:36:41 +000011342 let Predicates = [HasGFNI, HasAVX512, HasBWI] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011343 defm Z : avx512_binop_rm<Op, OpStr, OpNode, v64i8_info, sched.ZMM, 1>,
11344 EVEX_V512;
Coby Tayreed8b17be2017-11-26 09:36:41 +000011345 let Predicates = [HasGFNI, HasVLX, HasBWI] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011346 defm Z256 : avx512_binop_rm<Op, OpStr, OpNode, v32i8x_info, sched.YMM, 1>,
11347 EVEX_V256;
11348 defm Z128 : avx512_binop_rm<Op, OpStr, OpNode, v16i8x_info, sched.XMM, 1>,
11349 EVEX_V128;
Coby Tayreed8b17be2017-11-26 09:36:41 +000011350 }
11351}
11352
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011353defm VGF2P8MULB : GF2P8MULB_avx512_common<0xCF, "vgf2p8mulb", X86GF2P8mulb,
11354 SchedWriteVecALU>,
11355 EVEX_CD8<8, CD8VF>, T8PD;
Coby Tayreed8b17be2017-11-26 09:36:41 +000011356
11357multiclass GF2P8AFFINE_avx512_rmb_imm<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011358 X86FoldableSchedWrite sched, X86VectorVTInfo VTI,
Coby Tayreed8b17be2017-11-26 09:36:41 +000011359 X86VectorVTInfo BcstVTI>
Simon Pilgrim21e89792018-04-13 14:36:59 +000011360 : avx512_3Op_rm_imm8<Op, OpStr, OpNode, sched, VTI, VTI> {
Coby Tayreed8b17be2017-11-26 09:36:41 +000011361 let ExeDomain = VTI.ExeDomain in
11362 defm rmbi : AVX512_maskable<Op, MRMSrcMem, VTI, (outs VTI.RC:$dst),
11363 (ins VTI.RC:$src1, VTI.ScalarMemOp:$src2, u8imm:$src3),
11364 OpStr, "$src3, ${src2}"##BcstVTI.BroadcastStr##", $src1",
11365 "$src1, ${src2}"##BcstVTI.BroadcastStr##", $src3",
11366 (OpNode (VTI.VT VTI.RC:$src1),
11367 (bitconvert (BcstVTI.VT (X86VBroadcast (loadi64 addr:$src2)))),
Simon Pilgrime9376b92018-04-12 19:59:35 +000011368 (i8 imm:$src3))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011369 Sched<[sched.Folded, ReadAfterLd]>;
Coby Tayreed8b17be2017-11-26 09:36:41 +000011370}
11371
Simon Pilgrim36be8522017-11-29 18:52:20 +000011372multiclass GF2P8AFFINE_avx512_common<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011373 X86SchedWriteWidths sched> {
Coby Tayreed8b17be2017-11-26 09:36:41 +000011374 let Predicates = [HasGFNI, HasAVX512, HasBWI] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011375 defm Z : GF2P8AFFINE_avx512_rmb_imm<Op, OpStr, OpNode, sched.ZMM,
11376 v64i8_info, v8i64_info>, EVEX_V512;
Coby Tayreed8b17be2017-11-26 09:36:41 +000011377 let Predicates = [HasGFNI, HasVLX, HasBWI] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011378 defm Z256 : GF2P8AFFINE_avx512_rmb_imm<Op, OpStr, OpNode, sched.YMM,
11379 v32i8x_info, v4i64x_info>, EVEX_V256;
11380 defm Z128 : GF2P8AFFINE_avx512_rmb_imm<Op, OpStr, OpNode, sched.XMM,
11381 v16i8x_info, v2i64x_info>, EVEX_V128;
Coby Tayreed8b17be2017-11-26 09:36:41 +000011382 }
11383}
11384
Craig Topperb18d6222018-01-06 07:18:08 +000011385defm VGF2P8AFFINEINVQB : GF2P8AFFINE_avx512_common<0xCF, "vgf2p8affineinvqb",
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011386 X86GF2P8affineinvqb, SchedWriteVecIMul>,
Craig Topperb18d6222018-01-06 07:18:08 +000011387 EVEX_4V, EVEX_CD8<8, CD8VF>, VEX_W, AVX512AIi8Base;
11388defm VGF2P8AFFINEQB : GF2P8AFFINE_avx512_common<0xCE, "vgf2p8affineqb",
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011389 X86GF2P8affineqb, SchedWriteVecIMul>,
Craig Topperb18d6222018-01-06 07:18:08 +000011390 EVEX_4V, EVEX_CD8<8, CD8VF>, VEX_W, AVX512AIi8Base;
Craig Topper15349292018-06-02 02:15:10 +000011391
11392
11393//===----------------------------------------------------------------------===//
11394// AVX5124FMAPS
11395//===----------------------------------------------------------------------===//
11396
Craig Topper93d8fbd2018-06-02 16:30:39 +000011397let hasSideEffects = 0, mayLoad = 1, ExeDomain = SSEPackedSingle,
11398 Constraints = "$src1 = $dst" in {
11399defm V4FMADDPSrm : AVX512_maskable_3src_in_asm<0x9A, MRMSrcMem, v16f32_info,
11400 (outs VR512:$dst), (ins VR512:$src2, f128mem:$src3),
11401 "v4fmaddps", "$src3, $src2", "$src2, $src3",
Simon Pilgrim14ee66e2018-06-11 17:28:00 +000011402 []>, EVEX_V512, EVEX_4V, T8XD, EVEX_CD8<32, CD8VQ>,
11403 Sched<[SchedWriteFMA.ZMM.Folded]>;
Craig Topper15349292018-06-02 02:15:10 +000011404
Craig Topper93d8fbd2018-06-02 16:30:39 +000011405defm V4FNMADDPSrm : AVX512_maskable_3src_in_asm<0xAA, MRMSrcMem, v16f32_info,
11406 (outs VR512:$dst), (ins VR512:$src2, f128mem:$src3),
11407 "v4fnmaddps", "$src3, $src2", "$src2, $src3",
Simon Pilgrim14ee66e2018-06-11 17:28:00 +000011408 []>, EVEX_V512, EVEX_4V, T8XD, EVEX_CD8<32, CD8VQ>,
11409 Sched<[SchedWriteFMA.ZMM.Folded]>;
Craig Topper15349292018-06-02 02:15:10 +000011410
Craig Topper93d8fbd2018-06-02 16:30:39 +000011411defm V4FMADDSSrm : AVX512_maskable_3src_in_asm<0x9B, MRMSrcMem, f32x_info,
11412 (outs VR128X:$dst), (ins VR128X:$src2, f128mem:$src3),
11413 "v4fmaddss", "$src3, $src2", "$src2, $src3",
Simon Pilgrim14ee66e2018-06-11 17:28:00 +000011414 []>, EVEX_V128, EVEX_4V, T8XD, EVEX_CD8<32, CD8VF>,
11415 Sched<[SchedWriteFMA.Scl.Folded]>;
Craig Topper15349292018-06-02 02:15:10 +000011416
Craig Topper93d8fbd2018-06-02 16:30:39 +000011417defm V4FNMADDSSrm : AVX512_maskable_3src_in_asm<0xAB, MRMSrcMem, f32x_info,
11418 (outs VR128X:$dst), (ins VR128X:$src2, f128mem:$src3),
11419 "v4fnmaddss", "$src3, $src2", "$src2, $src3",
Simon Pilgrim14ee66e2018-06-11 17:28:00 +000011420 []>, EVEX_V128, EVEX_4V, T8XD, EVEX_CD8<32, CD8VF>,
11421 Sched<[SchedWriteFMA.Scl.Folded]>;
Craig Topper15349292018-06-02 02:15:10 +000011422}
11423
11424//===----------------------------------------------------------------------===//
11425// AVX5124VNNIW
11426//===----------------------------------------------------------------------===//
11427
Craig Topper93d8fbd2018-06-02 16:30:39 +000011428let hasSideEffects = 0, mayLoad = 1, ExeDomain = SSEPackedInt,
11429 Constraints = "$src1 = $dst" in {
11430defm VP4DPWSSDrm : AVX512_maskable_3src_in_asm<0x52, MRMSrcMem, v16i32_info,
11431 (outs VR512:$dst), (ins VR512:$src2, f128mem:$src3),
11432 "vp4dpwssd", "$src3, $src2", "$src2, $src3",
Simon Pilgrim14ee66e2018-06-11 17:28:00 +000011433 []>, EVEX_V512, EVEX_4V, T8XD, EVEX_CD8<32, CD8VQ>,
11434 Sched<[SchedWriteFMA.ZMM.Folded]>;
Craig Topper15349292018-06-02 02:15:10 +000011435
Craig Topper93d8fbd2018-06-02 16:30:39 +000011436defm VP4DPWSSDSrm : AVX512_maskable_3src_in_asm<0x53, MRMSrcMem, v16i32_info,
11437 (outs VR512:$dst), (ins VR512:$src2, f128mem:$src3),
11438 "vp4dpwssds", "$src3, $src2", "$src2, $src3",
Simon Pilgrim14ee66e2018-06-11 17:28:00 +000011439 []>, EVEX_V512, EVEX_4V, T8XD, EVEX_CD8<32, CD8VQ>,
11440 Sched<[SchedWriteFMA.ZMM.Folded]>;
Craig Topper15349292018-06-02 02:15:10 +000011441}
11442