blob: e6addfee8189d379fd6430cc53d1064fa4468a81 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Jim Grosbache4ad3872010-10-19 23:27:08 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
62
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Dale Johannesen51e28e62010-06-03 21:09:53 +000065def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
66
Jim Grosbach469bbdb2010-07-16 23:05:05 +000067def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
68 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
69
Evan Chenga8e29892007-01-19 07:51:42 +000070// Node definitions.
71def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000072def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Cheng9fe20092011-01-20 08:34:58 +000073def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000074def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000075
Bill Wendlingc69107c2007-11-13 09:19:02 +000076def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000077 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000078def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000079 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000080
81def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000082 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000083 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000084def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000085 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000087def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000088 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000089 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000090
Chris Lattner48be23c2008-01-15 22:02:54 +000091def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +000092 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000093
94def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +000095 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000096def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +000097 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000098
99def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +0000100 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000101
102def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
103 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000104def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
105 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000106
Evan Cheng218977b2010-07-13 19:27:42 +0000107def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
108 [SDNPHasChain]>;
109
Evan Chenga8e29892007-01-19 07:51:42 +0000110def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000111 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000112
David Goodwinc0309b42009-06-29 15:33:01 +0000113def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000114 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000115
Evan Chenga8e29892007-01-19 07:51:42 +0000116def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
117
Chris Lattner036609b2010-12-23 18:28:41 +0000118def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
119def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
120def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000121
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000122def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000123def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
124 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000125def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000126 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
127def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
128 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
129
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000130
Evan Cheng11db0682010-08-11 06:22:01 +0000131def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
132 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000133def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000134 [SDNPHasChain]>;
Evan Cheng416941d2010-11-04 05:19:35 +0000135def ARMPreload : SDNode<"ARMISD::PRELOAD", SDTPrefetch,
Evan Chengdfed19f2010-11-03 06:34:55 +0000136 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000137
Evan Chengf609bb82010-01-19 00:44:15 +0000138def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
139
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000140def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000141 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000142
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000143
144def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
145
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000146//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000147// ARM Instruction Predicate Definitions.
148//
Jim Grosbach833c93c2010-11-01 16:59:54 +0000149def HasV4T : Predicate<"Subtarget->hasV4TOps()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000150def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
151def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000152def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">, AssemblerPredicate;
153def HasV6 : Predicate<"Subtarget->hasV6Ops()">, AssemblerPredicate;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000154def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000155def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000156def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000157def HasV7 : Predicate<"Subtarget->hasV7Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000158def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000159def HasVFP2 : Predicate<"Subtarget->hasVFP2()">, AssemblerPredicate;
160def HasVFP3 : Predicate<"Subtarget->hasVFP3()">, AssemblerPredicate;
161def HasNEON : Predicate<"Subtarget->hasNEON()">, AssemblerPredicate;
Bob Wilson04063562010-12-15 22:14:12 +0000162def HasFP16 : Predicate<"Subtarget->hasFP16()">, AssemblerPredicate;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000163def HasDivide : Predicate<"Subtarget->hasDivide()">, AssemblerPredicate;
164def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
165 AssemblerPredicate;
166def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
167 AssemblerPredicate;
Evan Chengdfed19f2010-11-03 06:34:55 +0000168def HasMP : Predicate<"Subtarget->hasMPExtension()">,
169 AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000170def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000171def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000172def IsThumb : Predicate<"Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000173def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000174def IsThumb2 : Predicate<"Subtarget->isThumb2()">, AssemblerPredicate;
175def IsARM : Predicate<"!Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000176def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
177def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000178
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000179// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000180def UseMovt : Predicate<"Subtarget->useMovt()">;
181def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000182def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000183
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000184//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000185// ARM Flag Definitions.
186
187class RegConstraint<string C> {
188 string Constraints = C;
189}
190
191//===----------------------------------------------------------------------===//
192// ARM specific transformation functions and pattern fragments.
193//
194
Evan Chenga8e29892007-01-19 07:51:42 +0000195// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
196// so_imm_neg def below.
197def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000198 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000199}]>;
200
201// so_imm_not_XFORM - Return a so_imm value packed into the format described for
202// so_imm_not def below.
203def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000204 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000205}]>;
206
Evan Chenga8e29892007-01-19 07:51:42 +0000207/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
208def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000209 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000210}]>;
211
212/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
213def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000214 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000215}]>;
216
Jim Grosbach64171712010-02-16 21:07:46 +0000217def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000218 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000219 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000220 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000221
Evan Chenga2515702007-03-19 07:09:02 +0000222def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000223 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000224 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000225 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000226
227// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
228def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000229 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000230}]>;
231
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000232/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000233def hi16 : SDNodeXForm<imm, [{
234 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
235}]>;
236
237def lo16AllZero : PatLeaf<(i32 imm), [{
238 // Returns true if all low 16-bits are 0.
239 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000240}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000241
Jim Grosbach64171712010-02-16 21:07:46 +0000242/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000243/// [0.65535].
244def imm0_65535 : PatLeaf<(i32 imm), [{
245 return (uint32_t)N->getZExtValue() < 65536;
246}]>;
247
Evan Cheng37f25d92008-08-28 23:39:26 +0000248class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
249class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000250
Jim Grosbach0a145f32010-02-16 20:17:57 +0000251/// adde and sube predicates - True based on whether the carry flag output
252/// will be needed or not.
253def adde_dead_carry :
254 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
255 [{return !N->hasAnyUseOfValue(1);}]>;
256def sube_dead_carry :
257 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
258 [{return !N->hasAnyUseOfValue(1);}]>;
259def adde_live_carry :
260 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
261 [{return N->hasAnyUseOfValue(1);}]>;
262def sube_live_carry :
263 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
264 [{return N->hasAnyUseOfValue(1);}]>;
265
Evan Chengc4af4632010-11-17 20:13:28 +0000266// An 'and' node with a single use.
267def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
268 return N->hasOneUse();
269}]>;
270
271// An 'xor' node with a single use.
272def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
273 return N->hasOneUse();
274}]>;
275
Evan Cheng48575f62010-12-05 22:04:16 +0000276// An 'fmul' node with a single use.
277def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
278 return N->hasOneUse();
279}]>;
280
281// An 'fadd' node which checks for single non-hazardous use.
282def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
283 return hasNoVMLxHazardUse(N);
284}]>;
285
286// An 'fsub' node which checks for single non-hazardous use.
287def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
288 return hasNoVMLxHazardUse(N);
289}]>;
290
Evan Chenga8e29892007-01-19 07:51:42 +0000291//===----------------------------------------------------------------------===//
292// Operand Definitions.
293//
294
295// Branch target.
Jim Grosbachc466b932010-11-11 18:04:49 +0000296def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000297 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachc466b932010-11-11 18:04:49 +0000298}
Evan Chenga8e29892007-01-19 07:51:42 +0000299
Owen Andersonc2666002010-12-13 19:31:11 +0000300def uncondbrtarget : Operand<OtherVT> {
301 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
302}
303
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000304// Call target.
305def bltarget : Operand<i32> {
306 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000307 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000308}
309
Evan Chenga8e29892007-01-19 07:51:42 +0000310// A list of registers separated by comma. Used by load/store multiple.
Bill Wendling59914872010-11-08 00:39:58 +0000311def RegListAsmOperand : AsmOperandClass {
312 let Name = "RegList";
313 let SuperClasses = [];
314}
315
Bill Wendling0f630752010-11-17 04:32:08 +0000316def DPRRegListAsmOperand : AsmOperandClass {
317 let Name = "DPRRegList";
318 let SuperClasses = [];
319}
320
321def SPRRegListAsmOperand : AsmOperandClass {
322 let Name = "SPRRegList";
323 let SuperClasses = [];
324}
325
Bill Wendling04863d02010-11-13 10:40:19 +0000326def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000327 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000328 let ParserMatchClass = RegListAsmOperand;
329 let PrintMethod = "printRegisterList";
330}
331
Bill Wendling0f630752010-11-17 04:32:08 +0000332def dpr_reglist : Operand<i32> {
333 let EncoderMethod = "getRegisterListOpValue";
334 let ParserMatchClass = DPRRegListAsmOperand;
335 let PrintMethod = "printRegisterList";
336}
337
338def spr_reglist : Operand<i32> {
339 let EncoderMethod = "getRegisterListOpValue";
340 let ParserMatchClass = SPRRegListAsmOperand;
341 let PrintMethod = "printRegisterList";
342}
343
Evan Chenga8e29892007-01-19 07:51:42 +0000344// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
345def cpinst_operand : Operand<i32> {
346 let PrintMethod = "printCPInstOperand";
347}
348
Evan Chenga8e29892007-01-19 07:51:42 +0000349// Local PC labels.
350def pclabel : Operand<i32> {
351 let PrintMethod = "printPCLabel";
352}
353
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000354// ADR instruction labels.
355def adrlabel : Operand<i32> {
356 let EncoderMethod = "getAdrLabelOpValue";
357}
358
Owen Anderson498ec202010-10-27 22:49:00 +0000359def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000360 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson498ec202010-10-27 22:49:00 +0000361}
362
Jim Grosbachb35ad412010-10-13 19:56:10 +0000363// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
364def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
Chris Lattner2ac19022010-11-15 05:19:05 +0000365 int32_t v = (int32_t)N->getZExtValue();
366 return v == 8 || v == 16 || v == 24; }]> {
367 let EncoderMethod = "getRotImmOpValue";
Jim Grosbachb35ad412010-10-13 19:56:10 +0000368}
369
Bob Wilson22f5dc72010-08-16 18:27:34 +0000370// shift_imm: An integer that encodes a shift amount and the type of shift
371// (currently either asr or lsl) using the same encoding used for the
372// immediates in so_reg operands.
373def shift_imm : Operand<i32> {
374 let PrintMethod = "printShiftImmOperand";
375}
376
Evan Chenga8e29892007-01-19 07:51:42 +0000377// shifter_operand operands: so_reg and so_imm.
378def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000379 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000380 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000381 let EncoderMethod = "getSORegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000382 let PrintMethod = "printSORegOperand";
383 let MIOperandInfo = (ops GPR, GPR, i32imm);
384}
Evan Chengf40deed2010-10-27 23:41:30 +0000385def shift_so_reg : Operand<i32>, // reg reg imm
386 ComplexPattern<i32, 3, "SelectShiftShifterOperandReg",
387 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000388 let EncoderMethod = "getSORegOpValue";
Evan Chengf40deed2010-10-27 23:41:30 +0000389 let PrintMethod = "printSORegOperand";
390 let MIOperandInfo = (ops GPR, GPR, i32imm);
391}
Evan Chenga8e29892007-01-19 07:51:42 +0000392
393// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
394// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
395// represented in the imm field in the same 12-bit form that they are encoded
396// into so_imm instructions: the 8-bit immediate is the least significant bits
397// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
Jakob Stoklund Olesen00d3dda2010-08-17 20:39:04 +0000398def so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_so_imm(N); }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000399 let EncoderMethod = "getSOImmOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000400 let PrintMethod = "printSOImmOperand";
401}
402
Evan Chengc70d1842007-03-20 08:11:30 +0000403// Break so_imm's up into two pieces. This handles immediates with up to 16
404// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
405// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000406def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000407 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000408}]>;
409
410/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
411///
412def arm_i32imm : PatLeaf<(imm), [{
413 if (Subtarget->hasV6T2Ops())
414 return true;
415 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
416}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000417
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000418/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
419def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
420 return (int32_t)N->getZExtValue() < 32;
421}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000422
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000423/// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'.
424def imm0_31_m1 : Operand<i32>, PatLeaf<(imm), [{
425 return (int32_t)N->getZExtValue() < 32;
426}]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000427 let EncoderMethod = "getImmMinusOneOpValue";
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000428}
429
Evan Cheng75972122011-01-13 07:58:56 +0000430// i32imm_hilo16 - For movt/movw - sets the MC Encoder method.
Jason W Kim837caa92010-11-18 23:37:15 +0000431// The imm is split into imm{15-12}, imm{11-0}
432//
Evan Cheng75972122011-01-13 07:58:56 +0000433def i32imm_hilo16 : Operand<i32> {
434 let EncoderMethod = "getHiLo16ImmOpValue";
Jason W Kim837caa92010-11-18 23:37:15 +0000435}
436
Evan Chenga9688c42010-12-11 04:11:38 +0000437/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
438/// e.g., 0xf000ffff
439def bf_inv_mask_imm : Operand<i32>,
440 PatLeaf<(imm), [{
441 return ARM::isBitFieldInvertedMask(N->getZExtValue());
442}] > {
443 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
444 let PrintMethod = "printBitfieldInvMaskImmOperand";
445}
446
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000447/// lsb_pos_imm - position of the lsb bit, used by BFI4p and t2BFI4p
448def lsb_pos_imm : Operand<i32>, PatLeaf<(imm), [{
449 return isInt<5>(N->getSExtValue());
450}]>;
451
452/// width_imm - number of bits to be copied, used by BFI4p and t2BFI4p
453def width_imm : Operand<i32>, PatLeaf<(imm), [{
454 return N->getSExtValue() > 0 && N->getSExtValue() <= 32;
455}] > {
456 let EncoderMethod = "getMsbOpValue";
457}
458
Evan Chenga8e29892007-01-19 07:51:42 +0000459// Define ARM specific addressing modes.
460
Jim Grosbach3e556122010-10-26 22:37:02 +0000461
462// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000463//
Jim Grosbach3e556122010-10-26 22:37:02 +0000464def addrmode_imm12 : Operand<i32>,
465 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000466 // 12-bit immediate operand. Note that instructions using this encode
467 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
468 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000469
Chris Lattner2ac19022010-11-15 05:19:05 +0000470 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000471 let PrintMethod = "printAddrModeImm12Operand";
472 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000473}
Jim Grosbach3e556122010-10-26 22:37:02 +0000474// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000475//
Jim Grosbach3e556122010-10-26 22:37:02 +0000476def ldst_so_reg : Operand<i32>,
477 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000478 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000479 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000480 let PrintMethod = "printAddrMode2Operand";
481 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
482}
483
Jim Grosbach3e556122010-10-26 22:37:02 +0000484// addrmode2 := reg +/- imm12
485// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000486//
487def addrmode2 : Operand<i32>,
488 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000489 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000490 let PrintMethod = "printAddrMode2Operand";
491 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
492}
493
494def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000495 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
496 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000497 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000498 let PrintMethod = "printAddrMode2OffsetOperand";
499 let MIOperandInfo = (ops GPR, i32imm);
500}
501
502// addrmode3 := reg +/- reg
503// addrmode3 := reg +/- imm8
504//
505def addrmode3 : Operand<i32>,
506 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000507 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000508 let PrintMethod = "printAddrMode3Operand";
509 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
510}
511
512def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000513 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
514 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000515 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000516 let PrintMethod = "printAddrMode3OffsetOperand";
517 let MIOperandInfo = (ops GPR, i32imm);
518}
519
Jim Grosbache6913602010-11-03 01:01:43 +0000520// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000521//
Jim Grosbache6913602010-11-03 01:01:43 +0000522def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000523 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000524 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000525}
526
Bill Wendling59914872010-11-08 00:39:58 +0000527def MemMode5AsmOperand : AsmOperandClass {
Chris Lattner14b93852010-10-29 00:27:31 +0000528 let Name = "MemMode5";
529 let SuperClasses = [];
530}
531
Evan Chenga8e29892007-01-19 07:51:42 +0000532// addrmode5 := reg +/- imm8*4
533//
534def addrmode5 : Operand<i32>,
535 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
536 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000537 let MIOperandInfo = (ops GPR:$base, i32imm);
Bill Wendling59914872010-11-08 00:39:58 +0000538 let ParserMatchClass = MemMode5AsmOperand;
Chris Lattner2ac19022010-11-15 05:19:05 +0000539 let EncoderMethod = "getAddrMode5OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000540}
541
Bob Wilson8b024a52009-07-01 23:16:05 +0000542// addrmode6 := reg with optional writeback
543//
544def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000545 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000546 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000547 let MIOperandInfo = (ops GPR:$addr, i32imm);
Chris Lattner2ac19022010-11-15 05:19:05 +0000548 let EncoderMethod = "getAddrMode6AddressOpValue";
Bob Wilson226036e2010-03-20 22:13:40 +0000549}
550
551def am6offset : Operand<i32> {
552 let PrintMethod = "printAddrMode6OffsetOperand";
553 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000554 let EncoderMethod = "getAddrMode6OffsetOpValue";
Bob Wilson8b024a52009-07-01 23:16:05 +0000555}
556
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000557// Special version of addrmode6 to handle alignment encoding for VLD-dup
558// instructions, specifically VLD4-dup.
559def addrmode6dup : Operand<i32>,
560 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
561 let PrintMethod = "printAddrMode6Operand";
562 let MIOperandInfo = (ops GPR:$addr, i32imm);
563 let EncoderMethod = "getAddrMode6DupAddressOpValue";
564}
565
Evan Chenga8e29892007-01-19 07:51:42 +0000566// addrmodepc := pc + reg
567//
568def addrmodepc : Operand<i32>,
569 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
570 let PrintMethod = "printAddrModePCOperand";
571 let MIOperandInfo = (ops GPR, i32imm);
572}
573
Bob Wilson4f38b382009-08-21 21:58:55 +0000574def nohash_imm : Operand<i32> {
575 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000576}
577
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000578def p_imm : Operand<i32> {
579 let PrintMethod = "printPImmediate";
580}
581
582def c_imm : Operand<i32> {
583 let PrintMethod = "printCImmediate";
584}
585
Evan Chenga8e29892007-01-19 07:51:42 +0000586//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000587
Evan Cheng37f25d92008-08-28 23:39:26 +0000588include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000589
590//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000591// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000592//
593
Evan Cheng3924f782008-08-29 07:36:24 +0000594/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000595/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000596multiclass AsI1_bin_irs<bits<4> opcod, string opc,
597 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
598 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000599 // The register-immediate version is re-materializable. This is useful
600 // in particular for taking the address of a local.
601 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000602 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
603 iii, opc, "\t$Rd, $Rn, $imm",
604 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
605 bits<4> Rd;
606 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000607 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000608 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000609 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000610 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000611 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000612 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000613 }
Jim Grosbach62547262010-10-11 18:51:51 +0000614 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
615 iir, opc, "\t$Rd, $Rn, $Rm",
616 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000617 bits<4> Rd;
618 bits<4> Rn;
619 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000620 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000621 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000622 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000623 let Inst{15-12} = Rd;
624 let Inst{11-4} = 0b00000000;
625 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000626 }
Jim Grosbachef324d72010-10-12 23:53:58 +0000627 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
628 iis, opc, "\t$Rd, $Rn, $shift",
629 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000630 bits<4> Rd;
631 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000632 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000633 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000634 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000635 let Inst{15-12} = Rd;
636 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000637 }
Evan Chenga8e29892007-01-19 07:51:42 +0000638}
639
Evan Cheng1e249e32009-06-25 20:59:23 +0000640/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000641/// instruction modifies the CPSR register.
Daniel Dunbar238100a2011-01-10 15:26:35 +0000642let isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000643multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
644 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
645 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000646 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
647 iii, opc, "\t$Rd, $Rn, $imm",
648 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
649 bits<4> Rd;
650 bits<4> Rn;
651 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000652 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000653 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000654 let Inst{19-16} = Rn;
655 let Inst{15-12} = Rd;
656 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000657 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000658 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
659 iir, opc, "\t$Rd, $Rn, $Rm",
660 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
661 bits<4> Rd;
662 bits<4> Rn;
663 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000664 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000665 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000666 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000667 let Inst{19-16} = Rn;
668 let Inst{15-12} = Rd;
669 let Inst{11-4} = 0b00000000;
670 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000671 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000672 def rs : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
673 iis, opc, "\t$Rd, $Rn, $shift",
674 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
675 bits<4> Rd;
676 bits<4> Rn;
677 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000678 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000679 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000680 let Inst{19-16} = Rn;
681 let Inst{15-12} = Rd;
682 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000683 }
Evan Cheng071a2792007-09-11 19:55:27 +0000684}
Evan Chengc85e8322007-07-05 07:13:32 +0000685}
686
687/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000688/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000689/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000690let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000691multiclass AI1_cmp_irs<bits<4> opcod, string opc,
692 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
693 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000694 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
695 opc, "\t$Rn, $imm",
696 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000697 bits<4> Rn;
698 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000699 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000700 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000701 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000702 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000703 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000704 }
705 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
706 opc, "\t$Rn, $Rm",
707 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000708 bits<4> Rn;
709 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000710 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000711 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +0000712 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000713 let Inst{19-16} = Rn;
714 let Inst{15-12} = 0b0000;
715 let Inst{11-4} = 0b00000000;
716 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000717 }
718 def rs : AI1<opcod, (outs), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, iis,
719 opc, "\t$Rn, $shift",
720 [(opnode GPR:$Rn, so_reg:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000721 bits<4> Rn;
722 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000723 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000724 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000725 let Inst{19-16} = Rn;
726 let Inst{15-12} = 0b0000;
727 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000728 }
Evan Cheng071a2792007-09-11 19:55:27 +0000729}
Evan Chenga8e29892007-01-19 07:51:42 +0000730}
731
Evan Cheng576a3962010-09-25 00:49:35 +0000732/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000733/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000734/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000735multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000736 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
737 IIC_iEXTr, opc, "\t$Rd, $Rm",
738 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000739 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000740 bits<4> Rd;
741 bits<4> Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000742 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000743 let Inst{15-12} = Rd;
744 let Inst{11-10} = 0b00;
745 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000746 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000747 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
748 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
749 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000750 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000751 bits<4> Rd;
752 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000753 bits<2> rot;
Jim Grosbach28b10822010-11-02 17:59:04 +0000754 let Inst{19-16} = 0b1111;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000755 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000756 let Inst{11-10} = rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000757 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000758 }
Evan Chenga8e29892007-01-19 07:51:42 +0000759}
760
Evan Cheng576a3962010-09-25 00:49:35 +0000761multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000762 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
763 IIC_iEXTr, opc, "\t$Rd, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000764 [/* For disassembly only; pattern left blank */]>,
765 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +0000766 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000767 let Inst{11-10} = 0b00;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000768 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000769 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
770 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000771 [/* For disassembly only; pattern left blank */]>,
772 Requires<[IsARM, HasV6]> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000773 bits<2> rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000774 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000775 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000776 }
777}
778
Evan Cheng576a3962010-09-25 00:49:35 +0000779/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000780/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +0000781multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000782 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
783 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
784 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000785 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +0000786 bits<4> Rd;
787 bits<4> Rm;
788 bits<4> Rn;
789 let Inst{19-16} = Rn;
790 let Inst{15-12} = Rd;
Johnny Chen76b39e82009-10-27 18:44:24 +0000791 let Inst{11-10} = 0b00;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000792 let Inst{9-4} = 0b000111;
793 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000794 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000795 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
796 rot_imm:$rot),
797 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
798 [(set GPR:$Rd, (opnode GPR:$Rn,
799 (rotr GPR:$Rm, rot_imm:$rot)))]>,
800 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +0000801 bits<4> Rd;
802 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000803 bits<4> Rn;
804 bits<2> rot;
805 let Inst{19-16} = Rn;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000806 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000807 let Inst{11-10} = rot;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000808 let Inst{9-4} = 0b000111;
809 let Inst{3-0} = Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000810 }
Evan Chenga8e29892007-01-19 07:51:42 +0000811}
812
Johnny Chen2ec5e492010-02-22 21:50:40 +0000813// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +0000814multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000815 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
816 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000817 [/* For disassembly only; pattern left blank */]>,
818 Requires<[IsARM, HasV6]> {
819 let Inst{11-10} = 0b00;
820 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000821 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
822 rot_imm:$rot),
823 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000824 [/* For disassembly only; pattern left blank */]>,
Jim Grosbachb35ad412010-10-13 19:56:10 +0000825 Requires<[IsARM, HasV6]> {
826 bits<4> Rn;
827 bits<2> rot;
828 let Inst{19-16} = Rn;
829 let Inst{11-10} = rot;
830 }
Johnny Chen2ec5e492010-02-22 21:50:40 +0000831}
832
Evan Cheng62674222009-06-25 23:34:10 +0000833/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
834let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000835multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
836 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000837 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
838 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
839 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000840 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000841 bits<4> Rd;
842 bits<4> Rn;
843 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000844 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000845 let Inst{15-12} = Rd;
846 let Inst{19-16} = Rn;
847 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000848 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000849 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
850 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
851 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000852 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000853 bits<4> Rd;
854 bits<4> Rn;
855 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000856 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000857 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000858 let isCommutable = Commutable;
859 let Inst{3-0} = Rm;
860 let Inst{15-12} = Rd;
861 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000862 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000863 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
864 DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
865 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000866 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000867 bits<4> Rd;
868 bits<4> Rn;
869 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000870 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000871 let Inst{11-0} = shift;
872 let Inst{15-12} = Rd;
873 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000874 }
Jim Grosbache5165492009-11-09 00:11:35 +0000875}
876// Carry setting variants
Daniel Dunbar238100a2011-01-10 15:26:35 +0000877let isCodeGenOnly = 1, Defs = [CPSR] in {
Jim Grosbache5165492009-11-09 00:11:35 +0000878multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
879 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000880 def Sri : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
881 DPFrm, IIC_iALUi, !strconcat(opc, "\t$Rd, $Rn, $imm"),
882 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000883 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000884 bits<4> Rd;
885 bits<4> Rn;
886 bits<12> imm;
887 let Inst{15-12} = Rd;
888 let Inst{19-16} = Rn;
889 let Inst{11-0} = imm;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000890 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000891 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000892 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000893 def Srr : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
894 DPFrm, IIC_iALUr, !strconcat(opc, "\t$Rd, $Rn, $Rm"),
895 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000896 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000897 bits<4> Rd;
898 bits<4> Rn;
899 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000900 let Inst{11-4} = 0b00000000;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000901 let isCommutable = Commutable;
902 let Inst{3-0} = Rm;
903 let Inst{15-12} = Rd;
904 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000905 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000906 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000907 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000908 def Srs : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
909 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$Rd, $Rn, $shift"),
910 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000911 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000912 bits<4> Rd;
913 bits<4> Rn;
914 bits<12> shift;
915 let Inst{11-0} = shift;
916 let Inst{15-12} = Rd;
917 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000918 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000919 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000920 }
Evan Cheng071a2792007-09-11 19:55:27 +0000921}
Evan Chengc85e8322007-07-05 07:13:32 +0000922}
Jim Grosbache5165492009-11-09 00:11:35 +0000923}
Evan Chengc85e8322007-07-05 07:13:32 +0000924
Jim Grosbach3e556122010-10-26 22:37:02 +0000925let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000926multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +0000927 InstrItinClass iir, PatFrag opnode> {
928 // Note: We use the complex addrmode_imm12 rather than just an input
929 // GPR and a constrained immediate so that we can use this to match
930 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000931 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +0000932 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
933 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000934 bits<4> Rt;
935 bits<17> addr;
936 let Inst{23} = addr{12}; // U (add = ('U' == 1))
937 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +0000938 let Inst{15-12} = Rt;
939 let Inst{11-0} = addr{11-0}; // imm12
940 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000941 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +0000942 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
943 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000944 bits<4> Rt;
945 bits<17> shift;
946 let Inst{23} = shift{12}; // U (add = ('U' == 1))
947 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +0000948 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +0000949 let Inst{11-0} = shift{11-0};
950 }
951}
952}
953
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000954multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000955 InstrItinClass iir, PatFrag opnode> {
956 // Note: We use the complex addrmode_imm12 rather than just an input
957 // GPR and a constrained immediate so that we can use this to match
958 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000959 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000960 (ins GPR:$Rt, addrmode_imm12:$addr),
961 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
962 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
963 bits<4> Rt;
964 bits<17> addr;
965 let Inst{23} = addr{12}; // U (add = ('U' == 1))
966 let Inst{19-16} = addr{16-13}; // Rn
967 let Inst{15-12} = Rt;
968 let Inst{11-0} = addr{11-0}; // imm12
969 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000970 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000971 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
972 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
973 bits<4> Rt;
974 bits<17> shift;
975 let Inst{23} = shift{12}; // U (add = ('U' == 1))
976 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +0000977 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000978 let Inst{11-0} = shift{11-0};
979 }
980}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000981//===----------------------------------------------------------------------===//
982// Instructions
983//===----------------------------------------------------------------------===//
984
Evan Chenga8e29892007-01-19 07:51:42 +0000985//===----------------------------------------------------------------------===//
986// Miscellaneous Instructions.
987//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000988
Evan Chenga8e29892007-01-19 07:51:42 +0000989/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
990/// the function. The first operand is the ID# for this instruction, the second
991/// is the index into the MachineConstantPool that this is, the third is the
992/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000993let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000994def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000995PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +0000996 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000997
Jim Grosbach4642ad32010-02-22 23:10:38 +0000998// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
999// from removing one half of the matched pairs. That breaks PEI, which assumes
1000// these will always be in pairs, and asserts if it finds otherwise. Better way?
1001let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001002def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001003PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001004 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001005
Jim Grosbach64171712010-02-16 21:07:46 +00001006def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001007PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001008 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001009}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001010
Johnny Chenf4d81052010-02-12 22:53:19 +00001011def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +00001012 [/* For disassembly only; pattern left blank */]>,
1013 Requires<[IsARM, HasV6T2]> {
1014 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001015 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001016 let Inst{7-0} = 0b00000000;
1017}
1018
Johnny Chenf4d81052010-02-12 22:53:19 +00001019def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
1020 [/* For disassembly only; pattern left blank */]>,
1021 Requires<[IsARM, HasV6T2]> {
1022 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001023 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001024 let Inst{7-0} = 0b00000001;
1025}
1026
1027def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
1028 [/* For disassembly only; pattern left blank */]>,
1029 Requires<[IsARM, HasV6T2]> {
1030 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001031 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001032 let Inst{7-0} = 0b00000010;
1033}
1034
1035def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
1036 [/* For disassembly only; pattern left blank */]>,
1037 Requires<[IsARM, HasV6T2]> {
1038 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001039 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001040 let Inst{7-0} = 0b00000011;
1041}
1042
Johnny Chen2ec5e492010-02-22 21:50:40 +00001043def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
1044 "\t$dst, $a, $b",
1045 [/* For disassembly only; pattern left blank */]>,
1046 Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001047 bits<4> Rd;
1048 bits<4> Rn;
1049 bits<4> Rm;
1050 let Inst{3-0} = Rm;
1051 let Inst{15-12} = Rd;
1052 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001053 let Inst{27-20} = 0b01101000;
1054 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001055 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001056}
1057
Johnny Chenf4d81052010-02-12 22:53:19 +00001058def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
1059 [/* For disassembly only; pattern left blank */]>,
1060 Requires<[IsARM, HasV6T2]> {
1061 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001062 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001063 let Inst{7-0} = 0b00000100;
1064}
1065
Johnny Chenc6f7b272010-02-11 18:12:29 +00001066// The i32imm operand $val can be used by a debugger to store more information
1067// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +00001068def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +00001069 [/* For disassembly only; pattern left blank */]>,
1070 Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001071 bits<16> val;
1072 let Inst{3-0} = val{3-0};
1073 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001074 let Inst{27-20} = 0b00010010;
1075 let Inst{7-4} = 0b0111;
1076}
1077
Johnny Chenb98e1602010-02-12 18:55:33 +00001078// Change Processor State is a system instruction -- for disassembly only.
1079// The singleton $opt operand contains the following information:
1080// opt{4-0} = mode from Inst{4-0}
1081// opt{5} = changemode from Inst{17}
1082// opt{8-6} = AIF from Inst{8-6}
1083// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Jim Grosbach596307e2010-10-13 20:38:04 +00001084// FIXME: Integrated assembler will need these split out.
Johnny Chendd0f3cf2010-03-10 18:59:38 +00001085def CPS : AXI<(outs), (ins cps_opt:$opt), MiscFrm, NoItinerary, "cps$opt",
Johnny Chenb98e1602010-02-12 18:55:33 +00001086 [/* For disassembly only; pattern left blank */]>,
1087 Requires<[IsARM]> {
1088 let Inst{31-28} = 0b1111;
1089 let Inst{27-20} = 0b00010000;
1090 let Inst{16} = 0;
1091 let Inst{5} = 0;
1092}
1093
Johnny Chenb92a23f2010-02-21 04:42:01 +00001094// Preload signals the memory system of possible future data/instruction access.
1095// These are for disassembly only.
Evan Cheng416941d2010-11-04 05:19:35 +00001096multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001097
Evan Chengdfed19f2010-11-03 06:34:55 +00001098 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001099 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001100 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001101 bits<4> Rt;
1102 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001103 let Inst{31-26} = 0b111101;
1104 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001105 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001106 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001107 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001108 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001109 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001110 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001111 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001112 }
1113
Evan Chengdfed19f2010-11-03 06:34:55 +00001114 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001115 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001116 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001117 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001118 let Inst{31-26} = 0b111101;
1119 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001120 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001121 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001122 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001123 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001124 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001125 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001126 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001127 }
1128}
1129
Evan Cheng416941d2010-11-04 05:19:35 +00001130defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1131defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1132defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001133
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001134def SETEND : AXI<(outs),(ins setend_op:$end), MiscFrm, NoItinerary,
1135 "setend\t$end",
1136 [/* For disassembly only; pattern left blank */]>,
Johnny Chena1e76212010-02-13 02:51:09 +00001137 Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001138 bits<1> end;
1139 let Inst{31-10} = 0b1111000100000001000000;
1140 let Inst{9} = end;
1141 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001142}
1143
Johnny Chenf4d81052010-02-12 22:53:19 +00001144def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +00001145 [/* For disassembly only; pattern left blank */]>,
1146 Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001147 bits<4> opt;
1148 let Inst{27-4} = 0b001100100000111100001111;
1149 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001150}
1151
Johnny Chenba6e0332010-02-11 17:14:31 +00001152// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001153let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001154def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001155 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001156 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001157 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001158}
1159
Evan Cheng12c3a532008-11-06 17:48:05 +00001160// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001161let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001162def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
1163 Size4Bytes, IIC_iALUr,
1164 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001165
Evan Cheng325474e2008-01-07 23:56:57 +00001166let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001167def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001168 Size4Bytes, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001169 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001170
Jim Grosbach53694262010-11-18 01:15:56 +00001171def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001172 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001173 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001174
Jim Grosbach53694262010-11-18 01:15:56 +00001175def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001176 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001177 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001178
Jim Grosbach53694262010-11-18 01:15:56 +00001179def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001180 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001181 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001182
Jim Grosbach53694262010-11-18 01:15:56 +00001183def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001184 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001185 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001186}
Chris Lattner13c63102008-01-06 05:55:01 +00001187let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001188def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001189 Size4Bytes, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001190
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001191def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Eric Christophera0f720f2011-01-15 00:25:09 +00001192 Size4Bytes, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
1193 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001194
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001195def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001196 Size4Bytes, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001197}
Evan Cheng12c3a532008-11-06 17:48:05 +00001198} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001199
Evan Chenge07715c2009-06-23 05:25:29 +00001200
1201// LEApcrel - Load a pc-relative address into a register without offending the
1202// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001203let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001204// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001205// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1206// know until then which form of the instruction will be used.
1207def ADR : AI1<0, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001208 MiscFrm, IIC_iALUi, "adr", "\t$Rd, #$label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001209 bits<4> Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001210 bits<12> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001211 let Inst{27-25} = 0b001;
1212 let Inst{20} = 0;
1213 let Inst{19-16} = 0b1111;
1214 let Inst{15-12} = Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001215 let Inst{11-0} = label;
Evan Chengbc8a9452009-07-07 23:40:25 +00001216}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001217def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
1218 Size4Bytes, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001219
1220def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1221 (ins i32imm:$label, nohash_imm:$id, pred:$p),
1222 Size4Bytes, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001223
Evan Chenga8e29892007-01-19 07:51:42 +00001224//===----------------------------------------------------------------------===//
1225// Control Flow Instructions.
1226//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001227
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001228let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1229 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001230 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001231 "bx", "\tlr", [(ARMretflag)]>,
1232 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001233 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001234 }
1235
1236 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001237 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001238 "mov", "\tpc, lr", [(ARMretflag)]>,
1239 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001240 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001241 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001242}
Rafael Espindola27185192006-09-29 21:20:16 +00001243
Bob Wilson04ea6e52009-10-28 00:37:03 +00001244// Indirect branches
1245let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001246 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001247 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001248 [(brind GPR:$dst)]>,
1249 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001250 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001251 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001252 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001253 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001254
1255 // ARMV4 only
Jim Grosbach2e812e12010-11-30 18:56:36 +00001256 // FIXME: We would really like to define this as a vanilla ARMPat like:
1257 // ARMPat<(brind GPR:$dst), (MOVr PC, GPR:$dst)>
1258 // With that, however, we can't set isBranch, isTerminator, etc..
1259 def MOVPCRX : ARMPseudoInst<(outs), (ins GPR:$dst),
1260 Size4Bytes, IIC_Br, [(brind GPR:$dst)]>,
1261 Requires<[IsARM, NoV4T]>;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001262}
1263
Evan Cheng1e0eab12010-11-29 22:43:27 +00001264// All calls clobber the non-callee saved registers. SP is marked as
1265// a use to prevent stack-pointer assignments that appear immediately
1266// before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001267let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001268 // On non-Darwin platforms R9 is callee-saved.
Evan Cheng756da122009-07-22 06:46:53 +00001269 Defs = [R0, R1, R2, R3, R12, LR,
1270 D0, D1, D2, D3, D4, D5, D6, D7,
1271 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001272 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR],
1273 Uses = [SP] in {
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001274 def BL : ABXI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001275 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001276 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001277 Requires<[IsARM, IsNotDarwin]> {
1278 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001279 bits<24> func;
1280 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001281 }
Evan Cheng277f0742007-06-19 21:05:09 +00001282
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001283 def BL_pred : ABI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001284 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001285 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001286 Requires<[IsARM, IsNotDarwin]> {
1287 bits<24> func;
1288 let Inst{23-0} = func;
1289 }
Evan Cheng277f0742007-06-19 21:05:09 +00001290
Evan Chenga8e29892007-01-19 07:51:42 +00001291 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001292 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001293 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001294 [(ARMcall GPR:$func)]>,
1295 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001296 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001297 let Inst{31-4} = 0b1110000100101111111111110011;
Jim Grosbach62547262010-10-11 18:51:51 +00001298 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001299 }
1300
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001301 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001302 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001303 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1304 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1305 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001306
1307 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001308 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1309 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1310 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001311}
1312
David Goodwin1a8f36e2009-08-12 18:31:53 +00001313let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001314 // On Darwin R9 is call-clobbered.
1315 // R7 is marked as a use to prevent frame-pointer assignments from being
1316 // moved above / below calls.
Evan Cheng756da122009-07-22 06:46:53 +00001317 Defs = [R0, R1, R2, R3, R9, R12, LR,
1318 D0, D1, D2, D3, D4, D5, D6, D7,
1319 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001320 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR],
1321 Uses = [R7, SP] in {
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001322 def BLr9 : ABXI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001323 IIC_Br, "bl\t$func",
Johnny Cheneadeffb2009-10-27 20:45:15 +00001324 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
1325 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001326 bits<24> func;
1327 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001328 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001329
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001330 def BLr9_pred : ABI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001331 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001332 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001333 Requires<[IsARM, IsDarwin]> {
1334 bits<24> func;
1335 let Inst{23-0} = func;
1336 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001337
1338 // ARMv5T and above
1339 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001340 IIC_Br, "blx\t$func",
Bob Wilson54fc1242009-06-22 21:01:46 +00001341 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001342 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001343 let Inst{31-4} = 0b1110000100101111111111110011;
Jim Grosbach832859d2010-10-13 22:09:34 +00001344 let Inst{3-0} = func;
Bob Wilson54fc1242009-06-22 21:01:46 +00001345 }
1346
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001347 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001348 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001349 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1350 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1351 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001352
1353 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001354 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1355 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1356 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001357}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001358
Dale Johannesen51e28e62010-06-03 21:09:53 +00001359// Tail calls.
1360
Jim Grosbach832859d2010-10-13 22:09:34 +00001361// FIXME: These should probably be xformed into the non-TC versions of the
1362// instructions as part of MC lowering.
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001363// FIXME: These seem to be used for both Thumb and ARM instruction selection.
1364// Thumb should have its own version since the instruction is actually
1365// different, even though the mnemonic is the same.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001366let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1367 // Darwin versions.
1368 let Defs = [R0, R1, R2, R3, R9, R12,
1369 D0, D1, D2, D3, D4, D5, D6, D7,
1370 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1371 D27, D28, D29, D30, D31, PC],
1372 Uses = [SP] in {
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001373 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1374 IIC_Br, []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001375
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001376 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1377 IIC_Br, []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001378
Evan Cheng6523d2f2010-06-19 00:11:54 +00001379 def TAILJMPd : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001380 IIC_Br, "b\t$dst @ TAILCALL",
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001381 []>, Requires<[IsARM, IsDarwin]>;
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001382
1383 def TAILJMPdt: ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001384 IIC_Br, "b.w\t$dst @ TAILCALL",
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001385 []>, Requires<[IsThumb, IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001386
Evan Cheng6523d2f2010-06-19 00:11:54 +00001387 def TAILJMPr : AXI<(outs), (ins tcGPR:$dst, variable_ops),
1388 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1389 []>, Requires<[IsDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001390 bits<4> dst;
1391 let Inst{31-4} = 0b1110000100101111111111110001;
1392 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001393 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001394 }
1395
1396 // Non-Darwin versions (the difference is R9).
1397 let Defs = [R0, R1, R2, R3, R12,
1398 D0, D1, D2, D3, D4, D5, D6, D7,
1399 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1400 D27, D28, D29, D30, D31, PC],
1401 Uses = [SP] in {
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001402 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1403 IIC_Br, []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001404
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001405 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1406 IIC_Br, []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001407
Evan Cheng6523d2f2010-06-19 00:11:54 +00001408 def TAILJMPdND : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1409 IIC_Br, "b\t$dst @ TAILCALL",
1410 []>, Requires<[IsARM, IsNotDarwin]>;
Dale Johannesen10416802010-06-18 20:44:28 +00001411
Evan Cheng6523d2f2010-06-19 00:11:54 +00001412 def TAILJMPdNDt : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1413 IIC_Br, "b.w\t$dst @ TAILCALL",
1414 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001415
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001416 def TAILJMPrND : AXI<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001417 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1418 []>, Requires<[IsNotDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001419 bits<4> dst;
1420 let Inst{31-4} = 0b1110000100101111111111110001;
1421 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001422 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001423 }
1424}
1425
David Goodwin1a8f36e2009-08-12 18:31:53 +00001426let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001427 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +00001428 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001429 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001430 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Jim Grosbachc466b932010-11-11 18:04:49 +00001431 "b\t$target", [(br bb:$target)]> {
1432 bits<24> target;
Jim Grosbachd75c3f12010-11-12 18:13:26 +00001433 let Inst{31-28} = 0b1110;
Jim Grosbachc466b932010-11-11 18:04:49 +00001434 let Inst{23-0} = target;
1435 }
Evan Cheng44bec522007-05-15 01:29:07 +00001436
Jim Grosbach2dc77682010-11-29 18:37:44 +00001437 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1438 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001439 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001440 SizeSpecial, IIC_Br,
1441 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00001442 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1443 // into i12 and rs suffixed versions.
1444 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001445 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001446 SizeSpecial, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001447 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001448 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00001449 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001450 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001451 SizeSpecial, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001452 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001453 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001454 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001455 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001456
Evan Chengc85e8322007-07-05 07:13:32 +00001457 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001458 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +00001459 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001460 IIC_Br, "b", "\t$target",
Jim Grosbachc466b932010-11-11 18:04:49 +00001461 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1462 bits<24> target;
1463 let Inst{23-0} = target;
1464 }
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001465}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001466
Johnny Chena1e76212010-02-13 02:51:09 +00001467// Branch and Exchange Jazelle -- for disassembly only
1468def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1469 [/* For disassembly only; pattern left blank */]> {
1470 let Inst{23-20} = 0b0010;
1471 //let Inst{19-8} = 0xfff;
1472 let Inst{7-4} = 0b0010;
1473}
1474
Johnny Chen0296f3e2010-02-16 21:59:54 +00001475// Secure Monitor Call is a system instruction -- for disassembly only
1476def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1477 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001478 bits<4> opt;
1479 let Inst{23-4} = 0b01100000000000000111;
1480 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001481}
1482
Johnny Chen64dfb782010-02-16 20:04:27 +00001483// Supervisor Call (Software Interrupt) -- for disassembly only
Evan Cheng1e0eab12010-11-29 22:43:27 +00001484let isCall = 1, Uses = [SP] in {
Johnny Chen85d5a892010-02-10 18:02:25 +00001485def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
Jim Grosbach06ef4442010-10-13 22:38:23 +00001486 [/* For disassembly only; pattern left blank */]> {
1487 bits<24> svc;
1488 let Inst{23-0} = svc;
1489}
Johnny Chen85d5a892010-02-10 18:02:25 +00001490}
1491
Johnny Chenfb566792010-02-17 21:39:10 +00001492// Store Return State is a system instruction -- for disassembly only
Chris Lattner39ee0362010-10-31 19:10:56 +00001493let isCodeGenOnly = 1 in { // FIXME: This should not use submode!
Jim Grosbache6913602010-11-03 01:01:43 +00001494def SRSW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1495 NoItinerary, "srs${amode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001496 [/* For disassembly only; pattern left blank */]> {
1497 let Inst{31-28} = 0b1111;
1498 let Inst{22-20} = 0b110; // W = 1
1499}
1500
Jim Grosbache6913602010-11-03 01:01:43 +00001501def SRS : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1502 NoItinerary, "srs${amode}\tsp, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001503 [/* For disassembly only; pattern left blank */]> {
1504 let Inst{31-28} = 0b1111;
1505 let Inst{22-20} = 0b100; // W = 0
1506}
1507
Johnny Chenfb566792010-02-17 21:39:10 +00001508// Return From Exception is a system instruction -- for disassembly only
Jim Grosbache6913602010-11-03 01:01:43 +00001509def RFEW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1510 NoItinerary, "rfe${amode}\t$base!",
Johnny Chenfb566792010-02-17 21:39:10 +00001511 [/* For disassembly only; pattern left blank */]> {
1512 let Inst{31-28} = 0b1111;
1513 let Inst{22-20} = 0b011; // W = 1
1514}
1515
Jim Grosbache6913602010-11-03 01:01:43 +00001516def RFE : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1517 NoItinerary, "rfe${amode}\t$base",
Johnny Chenfb566792010-02-17 21:39:10 +00001518 [/* For disassembly only; pattern left blank */]> {
1519 let Inst{31-28} = 0b1111;
1520 let Inst{22-20} = 0b001; // W = 0
1521}
Chris Lattner39ee0362010-10-31 19:10:56 +00001522} // isCodeGenOnly = 1
Johnny Chenfb566792010-02-17 21:39:10 +00001523
Evan Chenga8e29892007-01-19 07:51:42 +00001524//===----------------------------------------------------------------------===//
1525// Load / store Instructions.
1526//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001527
Evan Chenga8e29892007-01-19 07:51:42 +00001528// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001529
1530
Evan Cheng7e2fe912010-10-28 06:47:08 +00001531defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001532 UnOpFrag<(load node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001533defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001534 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001535defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001536 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001537defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001538 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001539
Evan Chengfa775d02007-03-19 07:20:03 +00001540// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001541let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1542 isReMaterializable = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001543def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001544 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
1545 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00001546 bits<4> Rt;
1547 bits<17> addr;
1548 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1549 let Inst{19-16} = 0b1111;
1550 let Inst{15-12} = Rt;
1551 let Inst{11-0} = addr{11-0}; // imm12
1552}
Evan Chengfa775d02007-03-19 07:20:03 +00001553
Evan Chenga8e29892007-01-19 07:51:42 +00001554// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001555def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001556 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
1557 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001558
Evan Chenga8e29892007-01-19 07:51:42 +00001559// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001560def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001561 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
1562 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001563
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001564def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001565 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
1566 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001567
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001568let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1,
1569 isCodeGenOnly = 1 in { // $dst2 doesn't exist in asmstring?
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001570// FIXME: $dst2 isn't in the asm string as it's implied by $Rd (dst2 = Rd+1)
1571// how to represent that such that tblgen is happy and we don't
1572// mark this codegen only?
Evan Chenga8e29892007-01-19 07:51:42 +00001573// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001574def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
1575 (ins addrmode3:$addr), LdMiscFrm,
1576 IIC_iLoad_d_r, "ldrd", "\t$Rd, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001577 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001578}
Rafael Espindolac391d162006-10-23 20:34:27 +00001579
Evan Chenga8e29892007-01-19 07:51:42 +00001580// Indexed loads
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001581multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001582 def _PRE : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1583 (ins addrmode2:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001584 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1585 // {17-14} Rn
1586 // {13} 1 == Rm, 0 == imm12
1587 // {12} isAdd
1588 // {11-0} imm12/Rm
1589 bits<18> addr;
1590 let Inst{25} = addr{13};
1591 let Inst{23} = addr{12};
1592 let Inst{19-16} = addr{17-14};
1593 let Inst{11-0} = addr{11-0};
1594 }
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001595 def _POST : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1596 (ins GPR:$Rn, am2offset:$offset),
1597 IndexModePost, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001598 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
1599 // {13} 1 == Rm, 0 == imm12
1600 // {12} isAdd
1601 // {11-0} imm12/Rm
1602 bits<14> offset;
1603 bits<4> Rn;
1604 let Inst{25} = offset{13};
1605 let Inst{23} = offset{12};
1606 let Inst{19-16} = Rn;
1607 let Inst{11-0} = offset{11-0};
1608 }
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001609}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001610
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001611let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001612defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
1613defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001614}
Rafael Espindola450856d2006-12-12 00:37:38 +00001615
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001616multiclass AI3_ldridx<bits<4> op, bit op20, string opc, InstrItinClass itin> {
1617 def _PRE : AI3ldstidx<op, op20, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1618 (ins addrmode3:$addr), IndexModePre,
1619 LdMiscFrm, itin,
1620 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1621 bits<14> addr;
1622 let Inst{23} = addr{8}; // U bit
1623 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1624 let Inst{19-16} = addr{12-9}; // Rn
1625 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1626 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1627 }
1628 def _POST : AI3ldstidx<op, op20, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1629 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1630 LdMiscFrm, itin,
1631 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00001632 bits<10> offset;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001633 bits<4> Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001634 let Inst{23} = offset{8}; // U bit
1635 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001636 let Inst{19-16} = Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001637 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1638 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001639 }
1640}
Rafael Espindola4e307642006-09-08 16:59:47 +00001641
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001642let mayLoad = 1, neverHasSideEffects = 1 in {
1643defm LDRH : AI3_ldridx<0b1011, 1, "ldrh", IIC_iLoad_bh_ru>;
1644defm LDRSH : AI3_ldridx<0b1111, 1, "ldrsh", IIC_iLoad_bh_ru>;
1645defm LDRSB : AI3_ldridx<0b1101, 1, "ldrsb", IIC_iLoad_bh_ru>;
1646let hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
1647defm LDRD : AI3_ldridx<0b1101, 0, "ldrd", IIC_iLoad_d_ru>;
1648} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001649
Johnny Chenadb561d2010-02-18 03:27:42 +00001650// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001651let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001652def LDRT : AI2ldstidx<1, 0, 0, (outs GPR:$dst, GPR:$base_wb),
1653 (ins GPR:$base, am2offset:$offset), IndexModeNone,
1654 LdFrm, IIC_iLoad_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001655 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1656 let Inst{21} = 1; // overwrite
1657}
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001658def LDRBT : AI2ldstidx<1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001659 (ins GPR:$base, am2offset:$offset), IndexModeNone,
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001660 LdFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001661 "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1662 let Inst{21} = 1; // overwrite
1663}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001664def LDRSBT : AI3ldstidx<0b1101, 1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
1665 (ins GPR:$base, am3offset:$offset), IndexModePost,
1666 LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001667 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1668 let Inst{21} = 1; // overwrite
1669}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001670def LDRHT : AI3ldstidx<0b1011, 1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
1671 (ins GPR:$base, am3offset:$offset), IndexModePost,
1672 LdMiscFrm, IIC_iLoad_bh_ru,
1673 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00001674 let Inst{21} = 1; // overwrite
1675}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001676def LDRSHT : AI3ldstidx<0b1111, 1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
1677 (ins GPR:$base, am3offset:$offset), IndexModePost,
1678 LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001679 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001680 let Inst{21} = 1; // overwrite
1681}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001682}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001683
Evan Chenga8e29892007-01-19 07:51:42 +00001684// Store
Evan Chenga8e29892007-01-19 07:51:42 +00001685
1686// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00001687def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00001688 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
1689 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001690
Evan Chenga8e29892007-01-19 07:51:42 +00001691// Store doubleword
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001692let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1,
1693 isCodeGenOnly = 1 in // $src2 doesn't exist in asm string
Jim Grosbach2aeb6122010-11-19 22:14:31 +00001694def STRD : AI3str<0b1111, (outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001695 StMiscFrm, IIC_iStore_d_r,
Jim Grosbache5165492009-11-09 00:11:35 +00001696 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001697
1698// Indexed stores
Jim Grosbach953557f42010-11-19 21:35:06 +00001699def STR_PRE : AI2stridx<0, 1, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00001700 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001701 IndexModePre, StFrm, IIC_iStore_ru,
Jim Grosbacha1b41752010-11-19 22:06:57 +00001702 "str", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1703 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00001704 (pre_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001705
Jim Grosbach953557f42010-11-19 21:35:06 +00001706def STR_POST : AI2stridx<0, 0, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00001707 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001708 IndexModePost, StFrm, IIC_iStore_ru,
Jim Grosbacha1b41752010-11-19 22:06:57 +00001709 "str", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1710 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00001711 (post_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001712
Jim Grosbacha1b41752010-11-19 22:06:57 +00001713def STRB_PRE : AI2stridx<1, 1, (outs GPR:$Rn_wb),
1714 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1715 IndexModePre, StFrm, IIC_iStore_bh_ru,
1716 "strb", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1717 [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt,
1718 GPR:$Rn, am2offset:$offset))]>;
1719def STRB_POST: AI2stridx<1, 0, (outs GPR:$Rn_wb),
1720 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1721 IndexModePost, StFrm, IIC_iStore_bh_ru,
1722 "strb", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1723 [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt,
1724 GPR:$Rn, am2offset:$offset))]>;
1725
Jim Grosbach2dc77682010-11-29 18:37:44 +00001726def STRH_PRE : AI3stridx<0b1011, 0, 1, (outs GPR:$Rn_wb),
1727 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1728 IndexModePre, StMiscFrm, IIC_iStore_ru,
1729 "strh", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1730 [(set GPR:$Rn_wb,
1731 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001732
Jim Grosbach2dc77682010-11-29 18:37:44 +00001733def STRH_POST: AI3stridx<0b1011, 0, 0, (outs GPR:$Rn_wb),
1734 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1735 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
1736 "strh", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1737 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
1738 GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001739
Johnny Chen39a4bb32010-02-18 22:31:18 +00001740// For disassembly only
1741def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1742 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001743 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001744 "strd", "\t$src1, $src2, [$base, $offset]!",
1745 "$base = $base_wb", []>;
1746
1747// For disassembly only
1748def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1749 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001750 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001751 "strd", "\t$src1, $src2, [$base], $offset",
1752 "$base = $base_wb", []>;
1753
Johnny Chenad4df4c2010-03-01 19:22:00 +00001754// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001755
Jim Grosbach953557f42010-11-19 21:35:06 +00001756def STRT : AI2stridx<0, 0, (outs GPR:$Rn_wb),
1757 (ins GPR:$Rt, GPR:$Rn,am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001758 IndexModeNone, StFrm, IIC_iStore_ru,
Jim Grosbach953557f42010-11-19 21:35:06 +00001759 "strt", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001760 [/* For disassembly only; pattern left blank */]> {
1761 let Inst{21} = 1; // overwrite
1762}
1763
Jim Grosbach953557f42010-11-19 21:35:06 +00001764def STRBT : AI2stridx<1, 0, (outs GPR:$Rn_wb),
1765 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001766 IndexModeNone, StFrm, IIC_iStore_bh_ru,
Jim Grosbach953557f42010-11-19 21:35:06 +00001767 "strbt", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001768 [/* For disassembly only; pattern left blank */]> {
1769 let Inst{21} = 1; // overwrite
1770}
1771
Johnny Chenad4df4c2010-03-01 19:22:00 +00001772def STRHT: AI3sthpo<(outs GPR:$base_wb),
1773 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001774 StMiscFrm, IIC_iStore_bh_ru,
Johnny Chenad4df4c2010-03-01 19:22:00 +00001775 "strht", "\t$src, [$base], $offset", "$base = $base_wb",
1776 [/* For disassembly only; pattern left blank */]> {
1777 let Inst{21} = 1; // overwrite
1778}
1779
Evan Chenga8e29892007-01-19 07:51:42 +00001780//===----------------------------------------------------------------------===//
1781// Load / store multiple Instructions.
1782//
1783
Bill Wendling6c470b82010-11-13 09:09:38 +00001784multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
1785 InstrItinClass itin, InstrItinClass itin_upd> {
Bill Wendling73fe34a2010-11-16 01:16:36 +00001786 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001787 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1788 IndexModeNone, f, itin,
Bill Wendling73fe34a2010-11-16 01:16:36 +00001789 !strconcat(asm, "ia${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001790 let Inst{24-23} = 0b01; // Increment After
1791 let Inst{21} = 0; // No writeback
1792 let Inst{20} = L_bit;
1793 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001794 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001795 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1796 IndexModeUpd, f, itin_upd,
Bill Wendling73fe34a2010-11-16 01:16:36 +00001797 !strconcat(asm, "ia${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001798 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00001799 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001800 let Inst{20} = L_bit;
1801 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001802 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001803 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1804 IndexModeNone, f, itin,
1805 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
1806 let Inst{24-23} = 0b00; // Decrement After
1807 let Inst{21} = 0; // No writeback
1808 let Inst{20} = L_bit;
1809 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001810 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001811 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1812 IndexModeUpd, f, itin_upd,
1813 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1814 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00001815 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001816 let Inst{20} = L_bit;
1817 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001818 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001819 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1820 IndexModeNone, f, itin,
1821 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
1822 let Inst{24-23} = 0b10; // Decrement Before
1823 let Inst{21} = 0; // No writeback
1824 let Inst{20} = L_bit;
1825 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001826 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001827 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1828 IndexModeUpd, f, itin_upd,
1829 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1830 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00001831 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001832 let Inst{20} = L_bit;
1833 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001834 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001835 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1836 IndexModeNone, f, itin,
1837 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
1838 let Inst{24-23} = 0b11; // Increment Before
1839 let Inst{21} = 0; // No writeback
1840 let Inst{20} = L_bit;
1841 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001842 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001843 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1844 IndexModeUpd, f, itin_upd,
1845 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1846 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00001847 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001848 let Inst{20} = L_bit;
1849 }
1850}
1851
Bill Wendlingc93989a2010-11-13 11:20:05 +00001852let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00001853
1854let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
1855defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
1856
1857let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
1858defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
1859
1860} // neverHasSideEffects
1861
Bob Wilson0fef5842011-01-06 19:24:32 +00001862// Load / Store Multiple Mnemonic Aliases
Bill Wendling73fe34a2010-11-16 01:16:36 +00001863def : MnemonicAlias<"ldm", "ldmia">;
1864def : MnemonicAlias<"stm", "stmia">;
1865
1866// FIXME: remove when we have a way to marking a MI with these properties.
1867// FIXME: Should pc be an implicit operand like PICADD, etc?
1868let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
1869 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbachc02ba662010-11-30 19:25:56 +00001870// FIXME: Should be a pseudo-instruction.
Bill Wendling7b718782010-11-16 02:08:45 +00001871def LDMIA_RET : AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
Bill Wendling3380f6a2010-11-16 23:44:49 +00001872 reglist:$regs, variable_ops),
Bill Wendling7b718782010-11-16 02:08:45 +00001873 IndexModeUpd, LdStMulFrm, IIC_iLoad_mBr,
Bill Wendling3380f6a2010-11-16 23:44:49 +00001874 "ldmia${p}\t$Rn!, $regs",
Bill Wendling7b718782010-11-16 02:08:45 +00001875 "$Rn = $wb", []> {
1876 let Inst{24-23} = 0b01; // Increment After
1877 let Inst{21} = 1; // Writeback
1878 let Inst{20} = 1; // Load
Jim Grosbachc1235e22010-11-10 23:18:49 +00001879}
Evan Chenga8e29892007-01-19 07:51:42 +00001880
Evan Chenga8e29892007-01-19 07:51:42 +00001881//===----------------------------------------------------------------------===//
1882// Move Instructions.
1883//
1884
Evan Chengcd799b92009-06-12 20:46:18 +00001885let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00001886def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
1887 "mov", "\t$Rd, $Rm", []>, UnaryDP {
1888 bits<4> Rd;
1889 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001890
Johnny Chen04301522009-11-07 00:54:36 +00001891 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001892 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001893 let Inst{3-0} = Rm;
1894 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00001895}
1896
Dale Johannesen38d5f042010-06-15 22:24:08 +00001897// A version for the smaller set of tail call registers.
1898let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001899def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00001900 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
1901 bits<4> Rd;
1902 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001903
Dale Johannesen38d5f042010-06-15 22:24:08 +00001904 let Inst{11-4} = 0b00000000;
1905 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001906 let Inst{3-0} = Rm;
1907 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00001908}
1909
Evan Chengf40deed2010-10-27 23:41:30 +00001910def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001911 DPSoRegFrm, IIC_iMOVsr,
Evan Chengf40deed2010-10-27 23:41:30 +00001912 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg:$src)]>,
1913 UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00001914 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001915 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00001916 let Inst{15-12} = Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001917 let Inst{11-0} = src;
Bob Wilson8e86b512009-10-14 19:00:24 +00001918 let Inst{25} = 0;
1919}
Evan Chenga2515702007-03-19 07:09:02 +00001920
Evan Chengc4af4632010-11-17 20:13:28 +00001921let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001922def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
1923 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00001924 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001925 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001926 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001927 let Inst{15-12} = Rd;
1928 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001929 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001930}
1931
Evan Chengc4af4632010-11-17 20:13:28 +00001932let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Evan Cheng75972122011-01-13 07:58:56 +00001933def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins i32imm_hilo16:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001934 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001935 "movw", "\t$Rd, $imm",
1936 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00001937 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001938 bits<4> Rd;
1939 bits<16> imm;
1940 let Inst{15-12} = Rd;
1941 let Inst{11-0} = imm{11-0};
1942 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001943 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001944 let Inst{25} = 1;
1945}
1946
Evan Cheng53519f02011-01-21 18:55:51 +00001947def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
1948 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001949
1950let Constraints = "$src = $Rd" in {
Evan Cheng75972122011-01-13 07:58:56 +00001951def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, i32imm_hilo16:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001952 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001953 "movt", "\t$Rd, $imm",
1954 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00001955 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001956 lo16AllZero:$imm))]>, UnaryDP,
1957 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001958 bits<4> Rd;
1959 bits<16> imm;
1960 let Inst{15-12} = Rd;
1961 let Inst{11-0} = imm{11-0};
1962 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001963 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001964 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001965}
Evan Cheng13ab0202007-07-10 18:08:01 +00001966
Evan Cheng53519f02011-01-21 18:55:51 +00001967def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
1968 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001969
1970} // Constraints
1971
Evan Cheng20956592009-10-21 08:15:52 +00001972def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
1973 Requires<[IsARM, HasV6T2]>;
1974
David Goodwinca01a8d2009-09-01 18:32:09 +00001975let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00001976def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00001977 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
1978 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001979
1980// These aren't really mov instructions, but we have to define them this way
1981// due to flag operands.
1982
Evan Cheng071a2792007-09-11 19:55:27 +00001983let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00001984def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00001985 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
1986 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00001987def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00001988 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
1989 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001990}
Evan Chenga8e29892007-01-19 07:51:42 +00001991
Evan Chenga8e29892007-01-19 07:51:42 +00001992//===----------------------------------------------------------------------===//
1993// Extend Instructions.
1994//
1995
1996// Sign extenders
1997
Evan Cheng576a3962010-09-25 00:49:35 +00001998defm SXTB : AI_ext_rrot<0b01101010,
1999 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
2000defm SXTH : AI_ext_rrot<0b01101011,
2001 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002002
Evan Cheng576a3962010-09-25 00:49:35 +00002003defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00002004 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002005defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00002006 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002007
Johnny Chen2ec5e492010-02-22 21:50:40 +00002008// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002009defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002010
2011// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002012defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00002013
2014// Zero extenders
2015
2016let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00002017defm UXTB : AI_ext_rrot<0b01101110,
2018 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
2019defm UXTH : AI_ext_rrot<0b01101111,
2020 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
2021defm UXTB16 : AI_ext_rrot<0b01101100,
2022 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002023
Jim Grosbach542f6422010-07-28 23:25:44 +00002024// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
2025// The transformation should probably be done as a combiner action
2026// instead so we can include a check for masking back in the upper
2027// eight bits of the source into the lower eight bits of the result.
2028//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
2029// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002030def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00002031 (UXTB16r_rot GPR:$Src, 8)>;
2032
Evan Cheng576a3962010-09-25 00:49:35 +00002033defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00002034 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002035defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00002036 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00002037}
2038
Evan Chenga8e29892007-01-19 07:51:42 +00002039// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00002040// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002041defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00002042
Evan Chenga8e29892007-01-19 07:51:42 +00002043
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002044def SBFX : I<(outs GPR:$Rd),
2045 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002046 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002047 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002048 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002049 bits<4> Rd;
2050 bits<4> Rn;
2051 bits<5> lsb;
2052 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002053 let Inst{27-21} = 0b0111101;
2054 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002055 let Inst{20-16} = width;
2056 let Inst{15-12} = Rd;
2057 let Inst{11-7} = lsb;
2058 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002059}
2060
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002061def UBFX : I<(outs GPR:$Rd),
2062 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002063 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002064 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002065 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002066 bits<4> Rd;
2067 bits<4> Rn;
2068 bits<5> lsb;
2069 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002070 let Inst{27-21} = 0b0111111;
2071 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002072 let Inst{20-16} = width;
2073 let Inst{15-12} = Rd;
2074 let Inst{11-7} = lsb;
2075 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002076}
2077
Evan Chenga8e29892007-01-19 07:51:42 +00002078//===----------------------------------------------------------------------===//
2079// Arithmetic Instructions.
2080//
2081
Jim Grosbach26421962008-10-14 20:36:24 +00002082defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002083 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002084 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002085defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002086 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002087 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002088
Evan Chengc85e8322007-07-05 07:13:32 +00002089// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002090defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002091 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00002092 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
2093defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002094 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00002095 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002096
Evan Cheng62674222009-06-25 23:34:10 +00002097defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002098 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00002099defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002100 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Daniel Dunbar238100a2011-01-10 15:26:35 +00002101
2102// ADC and SUBC with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002103defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002104 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00002105defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002106 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00002107
Jim Grosbach84760882010-10-15 18:42:41 +00002108def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2109 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
2110 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
2111 bits<4> Rd;
2112 bits<4> Rn;
2113 bits<12> imm;
2114 let Inst{25} = 1;
2115 let Inst{15-12} = Rd;
2116 let Inst{19-16} = Rn;
2117 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002118}
Evan Cheng13ab0202007-07-10 18:08:01 +00002119
Bob Wilsoncff71782010-08-05 18:23:43 +00002120// The reg/reg form is only defined for the disassembler; for codegen it is
2121// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002122def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2123 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00002124 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002125 bits<4> Rd;
2126 bits<4> Rn;
2127 bits<4> Rm;
2128 let Inst{11-4} = 0b00000000;
2129 let Inst{25} = 0;
2130 let Inst{3-0} = Rm;
2131 let Inst{15-12} = Rd;
2132 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00002133}
2134
Jim Grosbach84760882010-10-15 18:42:41 +00002135def RSBrs : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2136 DPSoRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
2137 [(set GPR:$Rd, (sub so_reg:$shift, GPR:$Rn))]> {
2138 bits<4> Rd;
2139 bits<4> Rn;
2140 bits<12> shift;
2141 let Inst{25} = 0;
2142 let Inst{11-0} = shift;
2143 let Inst{15-12} = Rd;
2144 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002145}
Evan Chengc85e8322007-07-05 07:13:32 +00002146
2147// RSB with 's' bit set.
Daniel Dunbar238100a2011-01-10 15:26:35 +00002148let isCodeGenOnly = 1, Defs = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002149def RSBSri : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2150 IIC_iALUi, "rsbs", "\t$Rd, $Rn, $imm",
2151 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]> {
2152 bits<4> Rd;
2153 bits<4> Rn;
2154 bits<12> imm;
2155 let Inst{25} = 1;
2156 let Inst{20} = 1;
2157 let Inst{15-12} = Rd;
2158 let Inst{19-16} = Rn;
2159 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002160}
Jim Grosbach84760882010-10-15 18:42:41 +00002161def RSBSrs : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2162 DPSoRegFrm, IIC_iALUsr, "rsbs", "\t$Rd, $Rn, $shift",
2163 [(set GPR:$Rd, (subc so_reg:$shift, GPR:$Rn))]> {
2164 bits<4> Rd;
2165 bits<4> Rn;
2166 bits<12> shift;
2167 let Inst{25} = 0;
2168 let Inst{20} = 1;
2169 let Inst{11-0} = shift;
2170 let Inst{15-12} = Rd;
2171 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002172}
Evan Cheng071a2792007-09-11 19:55:27 +00002173}
Evan Chengc85e8322007-07-05 07:13:32 +00002174
Evan Cheng62674222009-06-25 23:34:10 +00002175let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002176def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2177 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2178 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002179 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002180 bits<4> Rd;
2181 bits<4> Rn;
2182 bits<12> imm;
2183 let Inst{25} = 1;
2184 let Inst{15-12} = Rd;
2185 let Inst{19-16} = Rn;
2186 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002187}
Bob Wilsona1d410d2010-08-05 18:59:36 +00002188// The reg/reg form is only defined for the disassembler; for codegen it is
2189// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002190def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2191 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00002192 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002193 bits<4> Rd;
2194 bits<4> Rn;
2195 bits<4> Rm;
2196 let Inst{11-4} = 0b00000000;
2197 let Inst{25} = 0;
2198 let Inst{3-0} = Rm;
2199 let Inst{15-12} = Rd;
2200 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002201}
Jim Grosbach84760882010-10-15 18:42:41 +00002202def RSCrs : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2203 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
2204 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002205 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002206 bits<4> Rd;
2207 bits<4> Rn;
2208 bits<12> shift;
2209 let Inst{25} = 0;
2210 let Inst{11-0} = shift;
2211 let Inst{15-12} = Rd;
2212 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002213}
Evan Cheng62674222009-06-25 23:34:10 +00002214}
2215
2216// FIXME: Allow these to be predicated.
Daniel Dunbar238100a2011-01-10 15:26:35 +00002217let isCodeGenOnly = 1, Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002218def RSCSri : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2219 DPFrm, IIC_iALUi, "rscs\t$Rd, $Rn, $imm",
2220 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002221 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002222 bits<4> Rd;
2223 bits<4> Rn;
2224 bits<12> imm;
2225 let Inst{25} = 1;
2226 let Inst{20} = 1;
2227 let Inst{15-12} = Rd;
2228 let Inst{19-16} = Rn;
2229 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002230}
Jim Grosbach84760882010-10-15 18:42:41 +00002231def RSCSrs : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2232 DPSoRegFrm, IIC_iALUsr, "rscs\t$Rd, $Rn, $shift",
2233 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002234 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002235 bits<4> Rd;
2236 bits<4> Rn;
2237 bits<12> shift;
2238 let Inst{25} = 0;
2239 let Inst{20} = 1;
2240 let Inst{11-0} = shift;
2241 let Inst{15-12} = Rd;
2242 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002243}
Evan Cheng071a2792007-09-11 19:55:27 +00002244}
Evan Cheng2c614c52007-06-06 10:17:05 +00002245
Evan Chenga8e29892007-01-19 07:51:42 +00002246// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002247// The assume-no-carry-in form uses the negation of the input since add/sub
2248// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2249// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2250// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002251def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2252 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002253def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2254 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2255// The with-carry-in form matches bitwise not instead of the negation.
2256// Effectively, the inverse interpretation of the carry flag already accounts
2257// for part of the negation.
2258def : ARMPat<(adde GPR:$src, so_imm_not:$imm),
2259 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002260
2261// Note: These are implemented in C++ code, because they have to generate
2262// ADD/SUBrs instructions, which use a complex pattern that a xform function
2263// cannot produce.
2264// (mul X, 2^n+1) -> (add (X << n), X)
2265// (mul X, 2^n-1) -> (rsb X, (X << n))
2266
Johnny Chen667d1272010-02-22 18:50:54 +00002267// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00002268// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002269class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002270 list<dag> pattern = [/* For disassembly only; pattern left blank */],
2271 dag iops = (ins GPR:$Rn, GPR:$Rm), string asm = "\t$Rd, $Rn, $Rm">
2272 : AI<(outs GPR:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002273 bits<4> Rn;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002274 bits<4> Rd;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002275 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002276 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002277 let Inst{11-4} = op11_4;
2278 let Inst{19-16} = Rn;
2279 let Inst{15-12} = Rd;
2280 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002281}
2282
Johnny Chen667d1272010-02-22 18:50:54 +00002283// Saturating add/subtract -- for disassembly only
2284
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002285def QADD : AAI<0b00010000, 0b00000101, "qadd",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002286 [(set GPR:$Rd, (int_arm_qadd GPR:$Rm, GPR:$Rn))],
2287 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002288def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002289 [(set GPR:$Rd, (int_arm_qsub GPR:$Rm, GPR:$Rn))],
2290 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
2291def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [], (ins GPR:$Rm, GPR:$Rn),
2292 "\t$Rd, $Rm, $Rn">;
2293def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [], (ins GPR:$Rm, GPR:$Rn),
2294 "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002295
2296def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2297def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2298def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2299def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2300def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2301def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2302def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2303def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2304def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2305def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2306def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2307def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002308
2309// Signed/Unsigned add/subtract -- for disassembly only
2310
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002311def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2312def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2313def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2314def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2315def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2316def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2317def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2318def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2319def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2320def USAX : AAI<0b01100101, 0b11110101, "usax">;
2321def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2322def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002323
2324// Signed/Unsigned halving add/subtract -- for disassembly only
2325
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002326def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2327def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2328def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2329def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2330def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2331def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2332def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2333def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2334def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2335def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2336def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2337def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002338
Johnny Chenadc77332010-02-26 22:04:29 +00002339// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002340
Jim Grosbach70987fb2010-10-18 23:35:38 +00002341def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00002342 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002343 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002344 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002345 bits<4> Rd;
2346 bits<4> Rn;
2347 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002348 let Inst{27-20} = 0b01111000;
2349 let Inst{15-12} = 0b1111;
2350 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002351 let Inst{19-16} = Rd;
2352 let Inst{11-8} = Rm;
2353 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002354}
Jim Grosbach70987fb2010-10-18 23:35:38 +00002355def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00002356 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002357 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002358 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002359 bits<4> Rd;
2360 bits<4> Rn;
2361 bits<4> Rm;
2362 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00002363 let Inst{27-20} = 0b01111000;
2364 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002365 let Inst{19-16} = Rd;
2366 let Inst{15-12} = Ra;
2367 let Inst{11-8} = Rm;
2368 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002369}
2370
2371// Signed/Unsigned saturate -- for disassembly only
2372
Jim Grosbach70987fb2010-10-18 23:35:38 +00002373def SSAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2374 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002375 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002376 bits<4> Rd;
2377 bits<5> sat_imm;
2378 bits<4> Rn;
2379 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002380 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002381 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002382 let Inst{20-16} = sat_imm;
2383 let Inst{15-12} = Rd;
2384 let Inst{11-7} = sh{7-3};
2385 let Inst{6} = sh{0};
2386 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002387}
2388
Jim Grosbach70987fb2010-10-18 23:35:38 +00002389def SSAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$Rn), SatFrm,
2390 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chen667d1272010-02-22 18:50:54 +00002391 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002392 bits<4> Rd;
2393 bits<4> sat_imm;
2394 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002395 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002396 let Inst{11-4} = 0b11110011;
2397 let Inst{15-12} = Rd;
2398 let Inst{19-16} = sat_imm;
2399 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002400}
2401
Jim Grosbach70987fb2010-10-18 23:35:38 +00002402def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2403 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002404 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002405 bits<4> Rd;
2406 bits<5> sat_imm;
2407 bits<4> Rn;
2408 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002409 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002410 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002411 let Inst{15-12} = Rd;
2412 let Inst{11-7} = sh{7-3};
2413 let Inst{6} = sh{0};
2414 let Inst{20-16} = sat_imm;
2415 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002416}
2417
Jim Grosbach70987fb2010-10-18 23:35:38 +00002418def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm,
2419 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00002420 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002421 bits<4> Rd;
2422 bits<4> sat_imm;
2423 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002424 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002425 let Inst{11-4} = 0b11110011;
2426 let Inst{15-12} = Rd;
2427 let Inst{19-16} = sat_imm;
2428 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002429}
Evan Chenga8e29892007-01-19 07:51:42 +00002430
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002431def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2432def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002433
Evan Chenga8e29892007-01-19 07:51:42 +00002434//===----------------------------------------------------------------------===//
2435// Bitwise Instructions.
2436//
2437
Jim Grosbach26421962008-10-14 20:36:24 +00002438defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002439 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002440 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002441defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002442 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002443 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002444defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002445 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002446 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002447defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002448 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002449 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002450
Jim Grosbach3fea191052010-10-21 22:03:21 +00002451def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00002452 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002453 "bfc", "\t$Rd, $imm", "$src = $Rd",
2454 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002455 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002456 bits<4> Rd;
2457 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002458 let Inst{27-21} = 0b0111110;
2459 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00002460 let Inst{15-12} = Rd;
2461 let Inst{11-7} = imm{4-0}; // lsb
2462 let Inst{20-16} = imm{9-5}; // width
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002463}
2464
Johnny Chenb2503c02010-02-17 06:31:48 +00002465// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach3fea191052010-10-21 22:03:21 +00002466def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Johnny Chenb2503c02010-02-17 06:31:48 +00002467 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002468 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2469 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002470 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002471 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002472 bits<4> Rd;
2473 bits<4> Rn;
2474 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00002475 let Inst{27-21} = 0b0111110;
2476 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00002477 let Inst{15-12} = Rd;
2478 let Inst{11-7} = imm{4-0}; // lsb
2479 let Inst{20-16} = imm{9-5}; // width
2480 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00002481}
2482
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002483// GNU as only supports this form of bfi (w/ 4 arguments)
2484let isAsmParserOnly = 1 in
2485def BFI4p : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn,
2486 lsb_pos_imm:$lsb, width_imm:$width),
2487 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
2488 "bfi", "\t$Rd, $Rn, $lsb, $width", "$src = $Rd",
2489 []>, Requires<[IsARM, HasV6T2]> {
2490 bits<4> Rd;
2491 bits<4> Rn;
2492 bits<5> lsb;
2493 bits<5> width;
2494 let Inst{27-21} = 0b0111110;
2495 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
2496 let Inst{15-12} = Rd;
2497 let Inst{11-7} = lsb;
2498 let Inst{20-16} = width; // Custom encoder => lsb+width-1
2499 let Inst{3-0} = Rn;
2500}
2501
Jim Grosbach36860462010-10-21 22:19:32 +00002502def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2503 "mvn", "\t$Rd, $Rm",
2504 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2505 bits<4> Rd;
2506 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002507 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002508 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002509 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00002510 let Inst{15-12} = Rd;
2511 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002512}
Jim Grosbach36860462010-10-21 22:19:32 +00002513def MVNs : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg:$shift), DPSoRegFrm,
2514 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2515 [(set GPR:$Rd, (not so_reg:$shift))]>, UnaryDP {
2516 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002517 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002518 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002519 let Inst{19-16} = 0b0000;
2520 let Inst{15-12} = Rd;
2521 let Inst{11-0} = shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002522}
Evan Chengc4af4632010-11-17 20:13:28 +00002523let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00002524def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
2525 IIC_iMVNi, "mvn", "\t$Rd, $imm",
2526 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
2527 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002528 bits<12> imm;
2529 let Inst{25} = 1;
2530 let Inst{19-16} = 0b0000;
2531 let Inst{15-12} = Rd;
2532 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002533}
Evan Chenga8e29892007-01-19 07:51:42 +00002534
2535def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2536 (BICri GPR:$src, so_imm_not:$imm)>;
2537
2538//===----------------------------------------------------------------------===//
2539// Multiply Instructions.
2540//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002541class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2542 string opc, string asm, list<dag> pattern>
2543 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2544 bits<4> Rd;
2545 bits<4> Rm;
2546 bits<4> Rn;
2547 let Inst{19-16} = Rd;
2548 let Inst{11-8} = Rm;
2549 let Inst{3-0} = Rn;
2550}
2551class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2552 string opc, string asm, list<dag> pattern>
2553 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2554 bits<4> RdLo;
2555 bits<4> RdHi;
2556 bits<4> Rm;
2557 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002558 let Inst{19-16} = RdHi;
2559 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002560 let Inst{11-8} = Rm;
2561 let Inst{3-0} = Rn;
2562}
Evan Chenga8e29892007-01-19 07:51:42 +00002563
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002564let isCommutable = 1 in {
2565let Constraints = "@earlyclobber $Rd" in
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002566def MULv5: ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
2567 pred:$p, cc_out:$s),
2568 Size4Bytes, IIC_iMUL32,
2569 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
2570 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002571
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002572def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2573 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002574 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
2575 Requires<[IsARM, HasV6]>;
2576}
Evan Chenga8e29892007-01-19 07:51:42 +00002577
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002578let Constraints = "@earlyclobber $Rd" in
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002579def MLAv5: ARMPseudoInst<(outs GPR:$Rd),
2580 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
2581 Size4Bytes, IIC_iMAC32,
2582 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2583 Requires<[IsARM, NoV6]> {
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002584 bits<4> Ra;
2585 let Inst{15-12} = Ra;
2586}
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002587def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2588 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002589 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2590 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002591 bits<4> Ra;
2592 let Inst{15-12} = Ra;
2593}
Evan Chenga8e29892007-01-19 07:51:42 +00002594
Jim Grosbach65711012010-11-19 22:22:37 +00002595def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2596 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
2597 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002598 Requires<[IsARM, HasV6T2]> {
2599 bits<4> Rd;
2600 bits<4> Rm;
2601 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00002602 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002603 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00002604 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002605 let Inst{11-8} = Rm;
2606 let Inst{3-0} = Rn;
2607}
Evan Chengedcbada2009-07-06 22:05:45 +00002608
Evan Chenga8e29892007-01-19 07:51:42 +00002609// Extra precision multiplies with low / high results
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002610
Evan Chengcd799b92009-06-12 20:46:18 +00002611let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00002612let isCommutable = 1 in {
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002613let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002614def SMULLv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
2615 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2616 Size4Bytes, IIC_iMUL64, []>,
2617 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002618
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002619def UMULLv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
2620 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2621 Size4Bytes, IIC_iMUL64, []>,
2622 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002623}
2624
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002625def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
2626 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002627 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2628 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002629
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002630def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
2631 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002632 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2633 Requires<[IsARM, HasV6]>;
Evan Cheng8de898a2009-06-26 00:19:44 +00002634}
Evan Chenga8e29892007-01-19 07:51:42 +00002635
2636// Multiply + accumulate
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002637let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002638def SMLALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
2639 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2640 Size4Bytes, IIC_iMAC64, []>,
2641 Requires<[IsARM, NoV6]>;
2642def UMLALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
2643 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2644 Size4Bytes, IIC_iMAC64, []>,
2645 Requires<[IsARM, NoV6]>;
2646def UMAALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
2647 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2648 Size4Bytes, IIC_iMAC64, []>,
2649 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002650
2651}
2652
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002653def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
2654 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002655 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2656 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002657def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
2658 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002659 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2660 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002661
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002662def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
2663 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2664 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2665 Requires<[IsARM, HasV6]> {
2666 bits<4> RdLo;
2667 bits<4> RdHi;
2668 bits<4> Rm;
2669 bits<4> Rn;
2670 let Inst{19-16} = RdLo;
2671 let Inst{15-12} = RdHi;
2672 let Inst{11-8} = Rm;
2673 let Inst{3-0} = Rn;
2674}
Evan Chengcd799b92009-06-12 20:46:18 +00002675} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00002676
2677// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002678def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2679 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
2680 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002681 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00002682 let Inst{15-12} = 0b1111;
2683}
Evan Cheng13ab0202007-07-10 18:08:01 +00002684
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002685def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2686 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002687 [/* For disassembly only; pattern left blank */]>,
2688 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00002689 let Inst{15-12} = 0b1111;
2690}
2691
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002692def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
2693 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2694 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2695 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2696 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002697
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002698def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
2699 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2700 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002701 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002702 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002703
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002704def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
2705 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2706 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2707 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
2708 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002709
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002710def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
2711 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2712 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002713 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002714 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002715
Raul Herbster37fb5b12007-08-30 23:25:47 +00002716multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00002717 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2718 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2719 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2720 (sext_inreg GPR:$Rm, i16)))]>,
2721 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002722
Jim Grosbach3870b752010-10-22 18:35:16 +00002723 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2724 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2725 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2726 (sra GPR:$Rm, (i32 16))))]>,
2727 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002728
Jim Grosbach3870b752010-10-22 18:35:16 +00002729 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2730 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2731 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2732 (sext_inreg GPR:$Rm, i16)))]>,
2733 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002734
Jim Grosbach3870b752010-10-22 18:35:16 +00002735 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2736 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2737 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2738 (sra GPR:$Rm, (i32 16))))]>,
2739 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002740
Jim Grosbach3870b752010-10-22 18:35:16 +00002741 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2742 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2743 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2744 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
2745 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002746
Jim Grosbach3870b752010-10-22 18:35:16 +00002747 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2748 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2749 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2750 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
2751 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00002752}
2753
Raul Herbster37fb5b12007-08-30 23:25:47 +00002754
2755multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002756 def BB : AMulxyIa<0b0001000, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002757 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2758 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2759 [(set GPR:$Rd, (add GPR:$Ra,
2760 (opnode (sext_inreg GPR:$Rn, i16),
2761 (sext_inreg GPR:$Rm, i16))))]>,
2762 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002763
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002764 def BT : AMulxyIa<0b0001000, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002765 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2766 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2767 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
2768 (sra GPR:$Rm, (i32 16)))))]>,
2769 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002770
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002771 def TB : AMulxyIa<0b0001000, 0b01, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002772 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2773 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2774 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2775 (sext_inreg GPR:$Rm, i16))))]>,
2776 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002777
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002778 def TT : AMulxyIa<0b0001000, 0b11, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002779 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2780 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2781 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2782 (sra GPR:$Rm, (i32 16)))))]>,
2783 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002784
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002785 def WB : AMulxyIa<0b0001001, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002786 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2787 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2788 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2789 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
2790 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002791
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002792 def WT : AMulxyIa<0b0001001, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002793 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2794 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2795 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2796 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
2797 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00002798}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002799
Raul Herbster37fb5b12007-08-30 23:25:47 +00002800defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2801defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002802
Johnny Chen83498e52010-02-12 21:59:23 +00002803// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach3870b752010-10-22 18:35:16 +00002804def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
2805 (ins GPR:$Rn, GPR:$Rm),
2806 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002807 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002808 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002809
Jim Grosbach3870b752010-10-22 18:35:16 +00002810def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
2811 (ins GPR:$Rn, GPR:$Rm),
2812 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002813 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002814 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002815
Jim Grosbach3870b752010-10-22 18:35:16 +00002816def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
2817 (ins GPR:$Rn, GPR:$Rm),
2818 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002819 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002820 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002821
Jim Grosbach3870b752010-10-22 18:35:16 +00002822def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
2823 (ins GPR:$Rn, GPR:$Rm),
2824 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002825 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002826 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002827
Johnny Chen667d1272010-02-22 18:50:54 +00002828// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00002829class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
2830 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00002831 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00002832 bits<4> Rn;
2833 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002834 let Inst{4} = 1;
2835 let Inst{5} = swap;
2836 let Inst{6} = sub;
2837 let Inst{7} = 0;
2838 let Inst{21-20} = 0b00;
2839 let Inst{22} = long;
2840 let Inst{27-23} = 0b01110;
Jim Grosbach385e1362010-10-22 19:15:30 +00002841 let Inst{11-8} = Rm;
2842 let Inst{3-0} = Rn;
2843}
2844class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2845 InstrItinClass itin, string opc, string asm>
2846 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2847 bits<4> Rd;
2848 let Inst{15-12} = 0b1111;
2849 let Inst{19-16} = Rd;
2850}
2851class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
2852 InstrItinClass itin, string opc, string asm>
2853 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2854 bits<4> Ra;
2855 let Inst{15-12} = Ra;
2856}
2857class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
2858 InstrItinClass itin, string opc, string asm>
2859 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2860 bits<4> RdLo;
2861 bits<4> RdHi;
2862 let Inst{19-16} = RdHi;
2863 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00002864}
2865
2866multiclass AI_smld<bit sub, string opc> {
2867
Jim Grosbach385e1362010-10-22 19:15:30 +00002868 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2869 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002870
Jim Grosbach385e1362010-10-22 19:15:30 +00002871 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2872 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002873
Jim Grosbach385e1362010-10-22 19:15:30 +00002874 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
2875 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2876 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002877
Jim Grosbach385e1362010-10-22 19:15:30 +00002878 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
2879 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2880 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002881
2882}
2883
2884defm SMLA : AI_smld<0, "smla">;
2885defm SMLS : AI_smld<1, "smls">;
2886
Johnny Chen2ec5e492010-02-22 21:50:40 +00002887multiclass AI_sdml<bit sub, string opc> {
2888
Jim Grosbach385e1362010-10-22 19:15:30 +00002889 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2890 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
2891 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2892 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002893}
2894
2895defm SMUA : AI_sdml<0, "smua">;
2896defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00002897
Evan Chenga8e29892007-01-19 07:51:42 +00002898//===----------------------------------------------------------------------===//
2899// Misc. Arithmetic Instructions.
2900//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00002901
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002902def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
2903 IIC_iUNAr, "clz", "\t$Rd, $Rm",
2904 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002905
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002906def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2907 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
2908 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
2909 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002910
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002911def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2912 IIC_iUNAr, "rev", "\t$Rd, $Rm",
2913 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002914
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002915def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2916 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
2917 [(set GPR:$Rd,
2918 (or (and (srl GPR:$Rm, (i32 8)), 0xFF),
2919 (or (and (shl GPR:$Rm, (i32 8)), 0xFF00),
2920 (or (and (srl GPR:$Rm, (i32 8)), 0xFF0000),
2921 (and (shl GPR:$Rm, (i32 8)), 0xFF000000)))))]>,
2922 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002923
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002924def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2925 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
2926 [(set GPR:$Rd,
Evan Chenga8e29892007-01-19 07:51:42 +00002927 (sext_inreg
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002928 (or (srl (and GPR:$Rm, 0xFF00), (i32 8)),
2929 (shl GPR:$Rm, (i32 8))), i16))]>,
2930 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002931
Bob Wilsonf955f292010-08-17 17:23:19 +00002932def lsl_shift_imm : SDNodeXForm<imm, [{
2933 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
2934 return CurDAG->getTargetConstant(Sh, MVT::i32);
2935}]>;
2936
2937def lsl_amt : PatLeaf<(i32 imm), [{
2938 return (N->getZExtValue() < 32);
2939}], lsl_shift_imm>;
2940
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002941def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
2942 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
2943 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
2944 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
2945 (and (shl GPR:$Rm, lsl_amt:$sh),
2946 0xFFFF0000)))]>,
2947 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002948
Evan Chenga8e29892007-01-19 07:51:42 +00002949// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002950def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
2951 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
2952def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
2953 (PKHBT GPR:$Rn, GPR:$Rm, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002954
Bob Wilsonf955f292010-08-17 17:23:19 +00002955def asr_shift_imm : SDNodeXForm<imm, [{
2956 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
2957 return CurDAG->getTargetConstant(Sh, MVT::i32);
2958}]>;
2959
2960def asr_amt : PatLeaf<(i32 imm), [{
2961 return (N->getZExtValue() <= 32);
2962}], asr_shift_imm>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00002963
Bob Wilsondc66eda2010-08-16 22:26:55 +00002964// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2965// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002966def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
2967 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
2968 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
2969 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
2970 (and (sra GPR:$Rm, asr_amt:$sh),
2971 0xFFFF)))]>,
2972 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002973
Evan Chenga8e29892007-01-19 07:51:42 +00002974// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2975// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002976def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00002977 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002978def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002979 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
2980 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002981
Evan Chenga8e29892007-01-19 07:51:42 +00002982//===----------------------------------------------------------------------===//
2983// Comparison Instructions...
2984//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002985
Jim Grosbach26421962008-10-14 20:36:24 +00002986defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002987 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00002988 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00002989
Jim Grosbach97a884d2010-12-07 20:41:06 +00002990// ARMcmpZ can re-use the above instruction definitions.
2991def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
2992 (CMPri GPR:$src, so_imm:$imm)>;
2993def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
2994 (CMPrr GPR:$src, GPR:$rhs)>;
2995def : ARMPat<(ARMcmpZ GPR:$src, so_reg:$rhs),
2996 (CMPrs GPR:$src, so_reg:$rhs)>;
2997
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002998// FIXME: We have to be careful when using the CMN instruction and comparison
2999// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00003000// results:
3001//
3002// rsbs r1, r1, 0
3003// cmp r0, r1
3004// mov r0, #0
3005// it ls
3006// mov r0, #1
3007//
3008// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00003009//
Bill Wendling6165e872010-08-26 18:33:51 +00003010// cmn r0, r1
3011// mov r0, #0
3012// it ls
3013// mov r0, #1
3014//
3015// However, the CMN gives the *opposite* result when r1 is 0. This is because
3016// the carry flag is set in the CMP case but not in the CMN case. In short, the
3017// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3018// value of r0 and the carry bit (because the "carry bit" parameter to
3019// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3020// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3021// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3022// parameter to AddWithCarry is defined as 0).
3023//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003024// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00003025//
3026// x = 0
3027// ~x = 0xFFFF FFFF
3028// ~x + 1 = 0x1 0000 0000
3029// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3030//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003031// Therefore, we should disable CMN when comparing against zero, until we can
3032// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3033// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00003034//
3035// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3036//
3037// This is related to <rdar://problem/7569620>.
3038//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003039//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3040// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003041
Evan Chenga8e29892007-01-19 07:51:42 +00003042// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00003043defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00003044 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003045 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003046defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003047 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003048 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003049
David Goodwinc0309b42009-06-29 15:33:01 +00003050defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00003051 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00003052 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003053
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003054//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3055// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003056
David Goodwinc0309b42009-06-29 15:33:01 +00003057def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003058 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003059
Evan Cheng218977b2010-07-13 19:27:42 +00003060// Pseudo i64 compares for some floating point compares.
3061let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3062 Defs = [CPSR] in {
3063def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003064 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003065 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003066 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3067
3068def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003069 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003070 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3071} // usesCustomInserter
3072
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003073
Evan Chenga8e29892007-01-19 07:51:42 +00003074// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00003075// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00003076// a two-value operand where a dag node expects two operands. :(
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003077// FIXME: These should all be pseudo-instructions that get expanded to
3078// the normal MOV instructions. That would fix the dependency on
3079// special casing them in tblgen.
Owen Andersonf523e472010-09-23 23:45:25 +00003080let neverHasSideEffects = 1 in {
Jim Grosbach89c898f2010-10-13 00:50:27 +00003081def MOVCCr : AI1<0b1101, (outs GPR:$Rd), (ins GPR:$false, GPR:$Rm), DPFrm,
3082 IIC_iCMOVr, "mov", "\t$Rd, $Rm",
3083 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3084 RegConstraint<"$false = $Rd">, UnaryDP {
3085 bits<4> Rd;
3086 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00003087 let Inst{25} = 0;
Jim Grosbach27e90082010-10-29 19:28:17 +00003088 let Inst{20} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +00003089 let Inst{15-12} = Rd;
Johnny Chen04301522009-11-07 00:54:36 +00003090 let Inst{11-4} = 0b00000000;
Jim Grosbach27e90082010-10-29 19:28:17 +00003091 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00003092}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00003093
Jim Grosbach27e90082010-10-29 19:28:17 +00003094def MOVCCs : AI1<0b1101, (outs GPR:$Rd),
3095 (ins GPR:$false, so_reg:$shift), DPSoRegFrm, IIC_iCMOVsr,
3096 "mov", "\t$Rd, $shift",
3097 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg:$shift, imm:$cc, CCR:$ccr))*/]>,
3098 RegConstraint<"$false = $Rd">, UnaryDP {
3099 bits<4> Rd;
Jim Grosbach27e90082010-10-29 19:28:17 +00003100 bits<12> shift;
Bob Wilson8e86b512009-10-14 19:00:24 +00003101 let Inst{25} = 0;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003102 let Inst{20} = 0;
Jim Grosbach79119162010-11-16 18:13:42 +00003103 let Inst{19-16} = 0;
Jim Grosbach27e90082010-10-29 19:28:17 +00003104 let Inst{15-12} = Rd;
3105 let Inst{11-0} = shift;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003106}
3107
Evan Chengc4af4632010-11-17 20:13:28 +00003108let isMoveImm = 1 in
Evan Cheng75972122011-01-13 07:58:56 +00003109def MOVCCi16 : AI1<0b1000, (outs GPR:$Rd), (ins GPR:$false, i32imm_hilo16:$imm),
Jim Grosbach27e90082010-10-29 19:28:17 +00003110 DPFrm, IIC_iMOVi,
3111 "movw", "\t$Rd, $imm",
3112 []>,
3113 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>,
3114 UnaryDP {
3115 bits<4> Rd;
3116 bits<16> imm;
Bob Wilson8e86b512009-10-14 19:00:24 +00003117 let Inst{25} = 1;
Jim Grosbach27e90082010-10-29 19:28:17 +00003118 let Inst{20} = 0;
3119 let Inst{19-16} = imm{15-12};
3120 let Inst{15-12} = Rd;
3121 let Inst{11-0} = imm{11-0};
3122}
3123
Evan Chengc4af4632010-11-17 20:13:28 +00003124let isMoveImm = 1 in
Jim Grosbach27e90082010-10-29 19:28:17 +00003125def MOVCCi : AI1<0b1101, (outs GPR:$Rd),
3126 (ins GPR:$false, so_imm:$imm), DPFrm, IIC_iCMOVi,
3127 "mov", "\t$Rd, $imm",
3128 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
3129 RegConstraint<"$false = $Rd">, UnaryDP {
3130 bits<4> Rd;
3131 bits<12> imm;
3132 let Inst{25} = 1;
3133 let Inst{20} = 0;
3134 let Inst{19-16} = 0b0000;
3135 let Inst{15-12} = Rd;
3136 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00003137}
Evan Cheng875a6ac2010-11-12 22:42:47 +00003138
Evan Cheng63f35442010-11-13 02:25:14 +00003139// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00003140let isMoveImm = 1 in
Evan Cheng63f35442010-11-13 02:25:14 +00003141def MOVCCi32imm : PseudoInst<(outs GPR:$Rd),
3142 (ins GPR:$false, i32imm:$src, pred:$p),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003143 IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003144
Evan Chengc4af4632010-11-17 20:13:28 +00003145let isMoveImm = 1 in
Evan Cheng875a6ac2010-11-12 22:42:47 +00003146def MVNCCi : AI1<0b1111, (outs GPR:$Rd),
3147 (ins GPR:$false, so_imm:$imm), DPFrm, IIC_iCMOVi,
3148 "mvn", "\t$Rd, $imm",
3149 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
3150 RegConstraint<"$false = $Rd">, UnaryDP {
3151 bits<4> Rd;
3152 bits<12> imm;
3153 let Inst{25} = 1;
3154 let Inst{20} = 0;
3155 let Inst{19-16} = 0b0000;
3156 let Inst{15-12} = Rd;
3157 let Inst{11-0} = imm;
3158}
Owen Andersonf523e472010-09-23 23:45:25 +00003159} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00003160
Jim Grosbach3728e962009-12-10 00:11:09 +00003161//===----------------------------------------------------------------------===//
3162// Atomic operations intrinsics
3163//
3164
Bob Wilsonf74a4292010-10-30 00:54:37 +00003165def memb_opt : Operand<i32> {
3166 let PrintMethod = "printMemBOption";
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003167}
Jim Grosbach3728e962009-12-10 00:11:09 +00003168
Bob Wilsonf74a4292010-10-30 00:54:37 +00003169// memory barriers protect the atomic sequences
3170let hasSideEffects = 1 in {
3171def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3172 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
3173 Requires<[IsARM, HasDB]> {
3174 bits<4> opt;
3175 let Inst{31-4} = 0xf57ff05;
3176 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003177}
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003178
Johnny Chen7def14f2010-08-11 23:35:12 +00003179def DMB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003180 "mcr", "\tp15, 0, $zero, c7, c10, 5",
Evan Cheng11db0682010-08-11 06:22:01 +00003181 [(ARMMemBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003182 Requires<[IsARM, HasV6]> {
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003183 // FIXME: add encoding
3184}
Jim Grosbach3728e962009-12-10 00:11:09 +00003185}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00003186
Bob Wilsonf74a4292010-10-30 00:54:37 +00003187def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3188 "dsb", "\t$opt",
3189 [/* For disassembly only; pattern left blank */]>,
3190 Requires<[IsARM, HasDB]> {
3191 bits<4> opt;
3192 let Inst{31-4} = 0xf57ff04;
3193 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003194}
3195
Johnny Chenfd6037d2010-02-18 00:19:08 +00003196// ISB has only full system option -- for disassembly only
Bob Wilsonf74a4292010-10-30 00:54:37 +00003197def ISB : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
3198 Requires<[IsARM, HasDB]> {
Johnny Chen1adc40c2010-08-12 20:46:17 +00003199 let Inst{31-4} = 0xf57ff06;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003200 let Inst{3-0} = 0b1111;
3201}
3202
Jim Grosbach66869102009-12-11 18:52:41 +00003203let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00003204 let Uses = [CPSR] in {
3205 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003206 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003207 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
3208 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003209 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003210 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
3211 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003212 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003213 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
3214 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003215 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003216 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
3217 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003218 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003219 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
3220 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003221 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003222 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
3223 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003224 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003225 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
3226 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003227 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003228 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
3229 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003230 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003231 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
3232 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003233 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003234 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
3235 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003236 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003237 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
3238 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003239 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003240 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
3241 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003242 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003243 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
3244 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003245 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003246 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
3247 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003248 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003249 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
3250 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003251 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003252 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
3253 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003254 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003255 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
3256 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003257 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003258 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
3259
3260 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003261 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003262 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
3263 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003264 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003265 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
3266 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003267 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003268 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3269
Jim Grosbache801dc42009-12-12 01:40:06 +00003270 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003271 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003272 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3273 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003274 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003275 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3276 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003277 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003278 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3279}
Jim Grosbach5278eb82009-12-11 01:42:04 +00003280}
3281
3282let mayLoad = 1 in {
Jim Grosbach86875a22010-10-29 19:58:57 +00003283def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3284 "ldrexb", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003285 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003286def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3287 "ldrexh", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003288 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003289def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3290 "ldrex", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003291 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003292def LDREXD : AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2), (ins GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003293 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003294 "ldrexd", "\t$Rt, $Rt2, [$Rn]",
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003295 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003296}
3297
Jim Grosbach86875a22010-10-29 19:58:57 +00003298let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
3299def STREXB : AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$src, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003300 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003301 "strexb", "\t$Rd, $src, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003302 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003303def STREXH : AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, GPR:$Rn),
Jim Grosbach5278eb82009-12-11 01:42:04 +00003304 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003305 "strexh", "\t$Rd, $Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003306 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003307def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003308 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003309 "strex", "\t$Rd, $Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003310 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003311def STREXD : AIstrex<0b01, (outs GPR:$Rd),
3312 (ins GPR:$Rt, GPR:$Rt2, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003313 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003314 "strexd", "\t$Rd, $Rt, $Rt2, [$Rn]",
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003315 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003316}
3317
Johnny Chenb9436272010-02-17 22:37:58 +00003318// Clear-Exclusive is for disassembly only.
3319def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3320 [/* For disassembly only; pattern left blank */]>,
3321 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003322 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00003323}
3324
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003325// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
3326let mayLoad = 1 in {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003327def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swp",
3328 [/* For disassembly only; pattern left blank */]>;
3329def SWPB : AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swpb",
3330 [/* For disassembly only; pattern left blank */]>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003331}
3332
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003333//===----------------------------------------------------------------------===//
3334// TLS Instructions
3335//
3336
3337// __aeabi_read_tp preserves the registers r1-r3.
Jason W Kima0871e72010-12-08 23:14:44 +00003338// This is a pseudo inst so that we can get the encoding right,
3339// complete with fixup for the aeabi_read_tp function.
Evan Cheng13ab0202007-07-10 18:08:01 +00003340let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00003341 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
Jason W Kima0871e72010-12-08 23:14:44 +00003342 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003343 [(set R0, ARMthread_pointer)]>;
3344}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00003345
Evan Chenga8e29892007-01-19 07:51:42 +00003346//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00003347// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00003348// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00003349// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00003350// Since by its nature we may be coming from some other function to get
3351// here, and we're using the stack frame for the containing function to
3352// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00003353// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00003354// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00003355// except for our own input by listing the relevant registers in Defs. By
3356// doing so, we also cause the prologue/epilogue code to actively preserve
3357// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003358// A constant value is passed in $val, and we use the location as a scratch.
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003359//
3360// These are pseudo-instructions and are lowered to individual MC-insts, so
3361// no encoding information is necessary.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003362let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00003363 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
3364 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00003365 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Jim Grosbach5caeff52010-05-28 17:37:40 +00003366 D31 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbache76473d2010-11-29 23:51:31 +00003367 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3368 NoItinerary,
Bob Wilsonec80e262010-04-09 20:41:18 +00003369 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3370 Requires<[IsARM, HasVFP2]>;
3371}
3372
3373let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00003374 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
3375 hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbache76473d2010-11-29 23:51:31 +00003376 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3377 NoItinerary,
Bob Wilsonec80e262010-04-09 20:41:18 +00003378 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3379 Requires<[IsARM, NoVFP]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00003380}
3381
Jim Grosbach5eb19512010-05-22 01:06:18 +00003382// FIXME: Non-Darwin version(s)
3383let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
3384 Defs = [ R7, LR, SP ] in {
Jim Grosbache76473d2010-11-29 23:51:31 +00003385def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
3386 NoItinerary,
Jim Grosbach5eb19512010-05-22 01:06:18 +00003387 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
3388 Requires<[IsARM, IsDarwin]>;
3389}
3390
Jim Grosbache4ad3872010-10-19 23:27:08 +00003391// eh.sjlj.dispatchsetup pseudo-instruction.
Jim Grosbache317b132010-10-29 20:21:49 +00003392// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
Jim Grosbache4ad3872010-10-19 23:27:08 +00003393// handled when the pseudo is expanded (which happens before any passes
3394// that need the instruction size).
3395let isBarrier = 1, hasSideEffects = 1 in
3396def Int_eh_sjlj_dispatchsetup :
Jim Grosbach99594eb2010-11-18 01:38:26 +00003397 PseudoInst<(outs), (ins GPR:$src), NoItinerary,
Jim Grosbache4ad3872010-10-19 23:27:08 +00003398 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
3399 Requires<[IsDarwin]>;
3400
Jim Grosbach0e0da732009-05-12 23:59:14 +00003401//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003402// Non-Instruction Patterns
3403//
Rafael Espindola5aca9272006-10-07 14:03:39 +00003404
Evan Chenga8e29892007-01-19 07:51:42 +00003405// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00003406
Evan Cheng893d7fe2010-11-12 23:03:38 +00003407// 32-bit immediate using two piece so_imms or movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00003408// This is a single pseudo instruction, the benefit is that it can be remat'd
3409// as a single unit instead of having to handle reg inputs.
3410// FIXME: Remove this when we can do generalized remat.
Evan Chengfc8475b2011-01-19 02:16:49 +00003411let isReMaterializable = 1, isMoveImm = 1 in
Jim Grosbach99594eb2010-11-18 01:38:26 +00003412def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
Evan Cheng11c11f82010-11-12 23:46:13 +00003413 [(set GPR:$dst, (arm_i32imm:$src))]>,
Evan Cheng893d7fe2010-11-12 23:03:38 +00003414 Requires<[IsARM]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00003415
Evan Cheng53519f02011-01-21 18:55:51 +00003416// Pseudo instruction that combines movw + movt + add pc (if PIC).
Evan Cheng9fe20092011-01-20 08:34:58 +00003417// It also makes it possible to rematerialize the instructions.
3418// FIXME: Remove this when we can do generalized remat and when machine licm
3419// can properly the instructions.
3420let isReMaterializable = 1 in {
Evan Cheng53519f02011-01-21 18:55:51 +00003421def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3422 IIC_iMOVix2addpc,
Evan Cheng9fe20092011-01-20 08:34:58 +00003423 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
3424 Requires<[IsARM, UseMovt]>;
3425
Evan Cheng53519f02011-01-21 18:55:51 +00003426def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3427 IIC_iMOVix2,
3428 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
3429 Requires<[IsARM, UseMovt]>;
3430
Evan Cheng9fe20092011-01-20 08:34:58 +00003431let AddedComplexity = 10 in
Evan Cheng53519f02011-01-21 18:55:51 +00003432def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
Evan Cheng9fe20092011-01-20 08:34:58 +00003433 IIC_iMOVix2ld,
3434 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
3435 Requires<[IsARM, UseMovt]>;
3436} // isReMaterializable
Evan Cheng5de5d4b2011-01-17 08:03:18 +00003437
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00003438// ConstantPool, GlobalAddress, and JumpTable
3439def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
3440 Requires<[IsARM, DontUseMovt]>;
3441def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
3442def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
3443 Requires<[IsARM, UseMovt]>;
3444def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3445 (LEApcrelJT tjumptable:$dst, imm:$id)>;
3446
Evan Chenga8e29892007-01-19 07:51:42 +00003447// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00003448
Dale Johannesen51e28e62010-06-03 21:09:53 +00003449// Tail calls
Dale Johannesen38d5f042010-06-15 22:24:08 +00003450def : ARMPat<(ARMtcret tcGPR:$dst),
3451 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003452
3453def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3454 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3455
3456def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3457 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3458
Dale Johannesen38d5f042010-06-15 22:24:08 +00003459def : ARMPat<(ARMtcret tcGPR:$dst),
3460 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003461
3462def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3463 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3464
3465def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3466 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
Rafael Espindola24357862006-10-19 17:05:03 +00003467
Evan Chenga8e29892007-01-19 07:51:42 +00003468// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00003469def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003470 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00003471def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003472 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003473
Evan Chenga8e29892007-01-19 07:51:42 +00003474// zextload i1 -> zextload i8
Jim Grosbachc1d30212010-10-27 00:19:44 +00003475def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3476def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00003477
Evan Chenga8e29892007-01-19 07:51:42 +00003478// extload -> zextload
Jim Grosbachc1d30212010-10-27 00:19:44 +00003479def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3480def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3481def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3482def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3483
Evan Chenga8e29892007-01-19 07:51:42 +00003484def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003485
Evan Cheng83b5cf02008-11-05 23:22:34 +00003486def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
3487def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
3488
Evan Cheng34b12d22007-01-19 20:27:35 +00003489// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003490def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3491 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003492 (SMULBB GPR:$a, GPR:$b)>;
3493def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
3494 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003495def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3496 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003497 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003498def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003499 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003500def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
3501 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003502 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003503def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00003504 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003505def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3506 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003507 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003508def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003509 (SMULWB GPR:$a, GPR:$b)>;
3510
3511def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003512 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3513 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003514 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3515def : ARMV5TEPat<(add GPR:$acc,
3516 (mul sext_16_node:$a, sext_16_node:$b)),
3517 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3518def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003519 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3520 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003521 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3522def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003523 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003524 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3525def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003526 (mul (sra GPR:$a, (i32 16)),
3527 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003528 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3529def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003530 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003531 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3532def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003533 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3534 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003535 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3536def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003537 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003538 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3539
Evan Chenga8e29892007-01-19 07:51:42 +00003540//===----------------------------------------------------------------------===//
3541// Thumb Support
3542//
3543
3544include "ARMInstrThumb.td"
3545
3546//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00003547// Thumb2 Support
3548//
3549
3550include "ARMInstrThumb2.td"
3551
3552//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003553// Floating Point Support
3554//
3555
3556include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00003557
3558//===----------------------------------------------------------------------===//
3559// Advanced SIMD (NEON) Support
3560//
3561
3562include "ARMInstrNEON.td"
Johnny Chen906d57f2010-02-12 01:44:23 +00003563
3564//===----------------------------------------------------------------------===//
3565// Coprocessor Instructions. For disassembly only.
3566//
3567
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003568def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3569 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3570 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
3571 [/* For disassembly only; pattern left blank */]> {
3572 bits<4> opc1;
3573 bits<4> CRn;
3574 bits<4> CRd;
3575 bits<4> cop;
3576 bits<3> opc2;
3577 bits<4> CRm;
3578
3579 let Inst{3-0} = CRm;
3580 let Inst{4} = 0;
3581 let Inst{7-5} = opc2;
3582 let Inst{11-8} = cop;
3583 let Inst{15-12} = CRd;
3584 let Inst{19-16} = CRn;
3585 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003586}
3587
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003588def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3589 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3590 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Johnny Chen906d57f2010-02-12 01:44:23 +00003591 [/* For disassembly only; pattern left blank */]> {
3592 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003593 bits<4> opc1;
3594 bits<4> CRn;
3595 bits<4> CRd;
3596 bits<4> cop;
3597 bits<3> opc2;
3598 bits<4> CRm;
3599
3600 let Inst{3-0} = CRm;
3601 let Inst{4} = 0;
3602 let Inst{7-5} = opc2;
3603 let Inst{11-8} = cop;
3604 let Inst{15-12} = CRd;
3605 let Inst{19-16} = CRn;
3606 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003607}
3608
Johnny Chen64dfb782010-02-16 20:04:27 +00003609class ACI<dag oops, dag iops, string opc, string asm>
3610 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
3611 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
3612 let Inst{27-25} = 0b110;
3613}
3614
3615multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
3616
3617 def _OFFSET : ACI<(outs),
3618 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3619 opc, "\tp$cop, cr$CRd, $addr"> {
3620 let Inst{31-28} = op31_28;
3621 let Inst{24} = 1; // P = 1
3622 let Inst{21} = 0; // W = 0
3623 let Inst{22} = 0; // D = 0
3624 let Inst{20} = load;
3625 }
3626
3627 def _PRE : ACI<(outs),
3628 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3629 opc, "\tp$cop, cr$CRd, $addr!"> {
3630 let Inst{31-28} = op31_28;
3631 let Inst{24} = 1; // P = 1
3632 let Inst{21} = 1; // W = 1
3633 let Inst{22} = 0; // D = 0
3634 let Inst{20} = load;
3635 }
3636
3637 def _POST : ACI<(outs),
3638 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
3639 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
3640 let Inst{31-28} = op31_28;
3641 let Inst{24} = 0; // P = 0
3642 let Inst{21} = 1; // W = 1
3643 let Inst{22} = 0; // D = 0
3644 let Inst{20} = load;
3645 }
3646
3647 def _OPTION : ACI<(outs),
3648 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option),
3649 opc, "\tp$cop, cr$CRd, [$base], $option"> {
3650 let Inst{31-28} = op31_28;
3651 let Inst{24} = 0; // P = 0
3652 let Inst{23} = 1; // U = 1
3653 let Inst{21} = 0; // W = 0
3654 let Inst{22} = 0; // D = 0
3655 let Inst{20} = load;
3656 }
3657
3658 def L_OFFSET : ACI<(outs),
3659 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003660 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003661 let Inst{31-28} = op31_28;
3662 let Inst{24} = 1; // P = 1
3663 let Inst{21} = 0; // W = 0
3664 let Inst{22} = 1; // D = 1
3665 let Inst{20} = load;
3666 }
3667
3668 def L_PRE : ACI<(outs),
3669 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003670 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003671 let Inst{31-28} = op31_28;
3672 let Inst{24} = 1; // P = 1
3673 let Inst{21} = 1; // W = 1
3674 let Inst{22} = 1; // D = 1
3675 let Inst{20} = load;
3676 }
3677
3678 def L_POST : ACI<(outs),
3679 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003680 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $offset"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003681 let Inst{31-28} = op31_28;
3682 let Inst{24} = 0; // P = 0
3683 let Inst{21} = 1; // W = 1
3684 let Inst{22} = 1; // D = 1
3685 let Inst{20} = load;
3686 }
3687
3688 def L_OPTION : ACI<(outs),
3689 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003690 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $option"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003691 let Inst{31-28} = op31_28;
3692 let Inst{24} = 0; // P = 0
3693 let Inst{23} = 1; // U = 1
3694 let Inst{21} = 0; // W = 0
3695 let Inst{22} = 1; // D = 1
3696 let Inst{20} = load;
3697 }
3698}
3699
3700defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
3701defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
3702defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
3703defm STC2 : LdStCop<0b1111, 0, "stc2">;
3704
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003705//===----------------------------------------------------------------------===//
3706// Move between coprocessor and ARM core register -- for disassembly only
3707//
3708
3709class MovRCopro<string opc, bit direction>
3710 : ABI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3711 GPR:$Rt, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3712 NoItinerary, opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2",
3713 [/* For disassembly only; pattern left blank */]> {
3714 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003715 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003716
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003717 bits<4> Rt;
3718 bits<4> cop;
3719 bits<3> opc1;
3720 bits<3> opc2;
3721 bits<4> CRm;
3722 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003723
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003724 let Inst{15-12} = Rt;
3725 let Inst{11-8} = cop;
3726 let Inst{23-21} = opc1;
3727 let Inst{7-5} = opc2;
3728 let Inst{3-0} = CRm;
3729 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003730}
3731
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003732def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */>;
3733def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */>;
3734
3735class MovRCopro2<string opc, bit direction>
3736 : ABXI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3737 GPR:$Rt, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3738 NoItinerary, !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"),
3739 [/* For disassembly only; pattern left blank */]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003740 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003741 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003742 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003743
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003744 bits<4> Rt;
3745 bits<4> cop;
3746 bits<3> opc1;
3747 bits<3> opc2;
3748 bits<4> CRm;
3749 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003750
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003751 let Inst{15-12} = Rt;
3752 let Inst{11-8} = cop;
3753 let Inst{23-21} = opc1;
3754 let Inst{7-5} = opc2;
3755 let Inst{3-0} = CRm;
3756 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003757}
3758
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003759def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */>;
3760def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */>;
3761
3762class MovRRCopro<string opc, bit direction>
3763 : ABI<0b1100, (outs), (ins p_imm:$cop, i32imm:$opc1,
3764 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
3765 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm",
3766 [/* For disassembly only; pattern left blank */]> {
3767 let Inst{23-21} = 0b010;
3768 let Inst{20} = direction;
3769
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003770 bits<4> Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003771 bits<4> Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003772 bits<4> cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003773 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003774 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003775
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003776 let Inst{15-12} = Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003777 let Inst{19-16} = Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003778 let Inst{11-8} = cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003779 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003780 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003781}
3782
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003783def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */>;
3784def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
3785
3786class MovRRCopro2<string opc, bit direction>
3787 : ABXI<0b1100, (outs), (ins p_imm:$cop, i32imm:$opc1,
3788 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
3789 NoItinerary, !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"),
3790 [/* For disassembly only; pattern left blank */]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003791 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003792 let Inst{23-21} = 0b010;
3793 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003794
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003795 bits<4> Rt;
3796 bits<4> Rt2;
3797 bits<4> cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00003798 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003799 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003800
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003801 let Inst{15-12} = Rt;
3802 let Inst{19-16} = Rt2;
3803 let Inst{11-8} = cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00003804 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003805 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003806}
3807
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003808def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */>;
3809def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen906d57f2010-02-12 01:44:23 +00003810
Johnny Chenb98e1602010-02-12 18:55:33 +00003811//===----------------------------------------------------------------------===//
3812// Move between special register and ARM core register -- for disassembly only
3813//
3814
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003815def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, cpsr",
Johnny Chenb98e1602010-02-12 18:55:33 +00003816 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003817 bits<4> Rd;
3818 let Inst{23-16} = 0b00001111;
3819 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00003820 let Inst{7-4} = 0b0000;
3821}
3822
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003823def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,"mrs","\t$Rd, spsr",
Johnny Chenb98e1602010-02-12 18:55:33 +00003824 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003825 bits<4> Rd;
3826 let Inst{23-16} = 0b01001111;
3827 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00003828 let Inst{7-4} = 0b0000;
3829}
3830
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003831def MSR : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3832 "msr", "\tcpsr$mask, $src",
Johnny Chenb98e1602010-02-12 18:55:33 +00003833 [/* For disassembly only; pattern left blank */]> {
3834 let Inst{23-20} = 0b0010;
3835 let Inst{7-4} = 0b0000;
3836}
3837
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003838def MSRi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3839 "msr", "\tcpsr$mask, $a",
Johnny Chen64dfb782010-02-16 20:04:27 +00003840 [/* For disassembly only; pattern left blank */]> {
3841 let Inst{23-20} = 0b0010;
3842 let Inst{7-4} = 0b0000;
3843}
3844
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003845def MSRsys : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3846 "msr", "\tspsr$mask, $src",
Johnny Chen64dfb782010-02-16 20:04:27 +00003847 [/* For disassembly only; pattern left blank */]> {
3848 let Inst{23-20} = 0b0110;
3849 let Inst{7-4} = 0b0000;
3850}
3851
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003852def MSRsysi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3853 "msr", "\tspsr$mask, $a",
Johnny Chenb98e1602010-02-12 18:55:33 +00003854 [/* For disassembly only; pattern left blank */]> {
3855 let Inst{23-20} = 0b0110;
3856 let Inst{7-4} = 0b0000;
3857}