blob: 5161f88df2b6f74e9125241bc5e756ad563c8e93 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Jim Grosbache4ad3872010-10-19 23:27:08 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
62
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Dale Johannesen51e28e62010-06-03 21:09:53 +000065def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
66
Jim Grosbach469bbdb2010-07-16 23:05:05 +000067def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
68 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
69
Evan Chenga8e29892007-01-19 07:51:42 +000070// Node definitions.
71def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000072def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +000073def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000074
Bill Wendlingc69107c2007-11-13 09:19:02 +000075def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000076 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000077def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000078 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000079
80def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000081 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000082 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000083def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000084 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000085 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000086def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000087 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000088 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000089
Chris Lattner48be23c2008-01-15 22:02:54 +000090def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +000091 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000092
93def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +000094 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000095def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +000096 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000097
98def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +000099 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000100
101def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
102 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000103def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
104 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000105
Evan Cheng218977b2010-07-13 19:27:42 +0000106def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
107 [SDNPHasChain]>;
108
Evan Chenga8e29892007-01-19 07:51:42 +0000109def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000110 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000111
David Goodwinc0309b42009-06-29 15:33:01 +0000112def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000113 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000114
Evan Chenga8e29892007-01-19 07:51:42 +0000115def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
116
Chris Lattner036609b2010-12-23 18:28:41 +0000117def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
118def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
119def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000120
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000121def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000122def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
123 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000124def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000125 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
126def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
127 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
128
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000129
Evan Cheng11db0682010-08-11 06:22:01 +0000130def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
131 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000132def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000133 [SDNPHasChain]>;
Evan Cheng416941d2010-11-04 05:19:35 +0000134def ARMPreload : SDNode<"ARMISD::PRELOAD", SDTPrefetch,
Evan Chengdfed19f2010-11-03 06:34:55 +0000135 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000136
Evan Chengf609bb82010-01-19 00:44:15 +0000137def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
138
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000139def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000140 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000141
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000142
143def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
144
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000145//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000146// ARM Instruction Predicate Definitions.
147//
Jim Grosbach833c93c2010-11-01 16:59:54 +0000148def HasV4T : Predicate<"Subtarget->hasV4TOps()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000149def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
150def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000151def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">, AssemblerPredicate;
152def HasV6 : Predicate<"Subtarget->hasV6Ops()">, AssemblerPredicate;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000153def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000154def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000155def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000156def HasV7 : Predicate<"Subtarget->hasV7Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000157def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000158def HasVFP2 : Predicate<"Subtarget->hasVFP2()">, AssemblerPredicate;
159def HasVFP3 : Predicate<"Subtarget->hasVFP3()">, AssemblerPredicate;
160def HasNEON : Predicate<"Subtarget->hasNEON()">, AssemblerPredicate;
Bob Wilson04063562010-12-15 22:14:12 +0000161def HasFP16 : Predicate<"Subtarget->hasFP16()">, AssemblerPredicate;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000162def HasDivide : Predicate<"Subtarget->hasDivide()">, AssemblerPredicate;
163def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
164 AssemblerPredicate;
165def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
166 AssemblerPredicate;
Evan Chengdfed19f2010-11-03 06:34:55 +0000167def HasMP : Predicate<"Subtarget->hasMPExtension()">,
168 AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000169def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000170def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000171def IsThumb : Predicate<"Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000172def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000173def IsThumb2 : Predicate<"Subtarget->isThumb2()">, AssemblerPredicate;
174def IsARM : Predicate<"!Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000175def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
176def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000177
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000178// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000179def UseMovt : Predicate<"Subtarget->useMovt()">;
180def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000181def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000182
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000183//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000184// ARM Flag Definitions.
185
186class RegConstraint<string C> {
187 string Constraints = C;
188}
189
190//===----------------------------------------------------------------------===//
191// ARM specific transformation functions and pattern fragments.
192//
193
Evan Chenga8e29892007-01-19 07:51:42 +0000194// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
195// so_imm_neg def below.
196def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000197 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000198}]>;
199
200// so_imm_not_XFORM - Return a so_imm value packed into the format described for
201// so_imm_not def below.
202def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000203 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000204}]>;
205
Evan Chenga8e29892007-01-19 07:51:42 +0000206/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
207def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000208 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000209}]>;
210
211/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
212def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000213 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000214}]>;
215
Jim Grosbach64171712010-02-16 21:07:46 +0000216def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000217 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000218 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000219 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000220
Evan Chenga2515702007-03-19 07:09:02 +0000221def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000222 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000223 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000224 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000225
226// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
227def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000228 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000229}]>;
230
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000231/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000232def hi16 : SDNodeXForm<imm, [{
233 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
234}]>;
235
236def lo16AllZero : PatLeaf<(i32 imm), [{
237 // Returns true if all low 16-bits are 0.
238 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000239}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000240
Jim Grosbach64171712010-02-16 21:07:46 +0000241/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000242/// [0.65535].
243def imm0_65535 : PatLeaf<(i32 imm), [{
244 return (uint32_t)N->getZExtValue() < 65536;
245}]>;
246
Evan Cheng37f25d92008-08-28 23:39:26 +0000247class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
248class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000249
Jim Grosbach0a145f32010-02-16 20:17:57 +0000250/// adde and sube predicates - True based on whether the carry flag output
251/// will be needed or not.
252def adde_dead_carry :
253 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
254 [{return !N->hasAnyUseOfValue(1);}]>;
255def sube_dead_carry :
256 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
257 [{return !N->hasAnyUseOfValue(1);}]>;
258def adde_live_carry :
259 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
260 [{return N->hasAnyUseOfValue(1);}]>;
261def sube_live_carry :
262 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
263 [{return N->hasAnyUseOfValue(1);}]>;
264
Evan Chengc4af4632010-11-17 20:13:28 +0000265// An 'and' node with a single use.
266def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
267 return N->hasOneUse();
268}]>;
269
270// An 'xor' node with a single use.
271def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
272 return N->hasOneUse();
273}]>;
274
Evan Cheng48575f62010-12-05 22:04:16 +0000275// An 'fmul' node with a single use.
276def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
277 return N->hasOneUse();
278}]>;
279
280// An 'fadd' node which checks for single non-hazardous use.
281def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
282 return hasNoVMLxHazardUse(N);
283}]>;
284
285// An 'fsub' node which checks for single non-hazardous use.
286def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
287 return hasNoVMLxHazardUse(N);
288}]>;
289
Evan Chenga8e29892007-01-19 07:51:42 +0000290//===----------------------------------------------------------------------===//
291// Operand Definitions.
292//
293
294// Branch target.
Jim Grosbachc466b932010-11-11 18:04:49 +0000295def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000296 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachc466b932010-11-11 18:04:49 +0000297}
Evan Chenga8e29892007-01-19 07:51:42 +0000298
Owen Andersonc2666002010-12-13 19:31:11 +0000299def uncondbrtarget : Operand<OtherVT> {
300 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
301}
302
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000303// Call target.
304def bltarget : Operand<i32> {
305 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000306 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000307}
308
Evan Chenga8e29892007-01-19 07:51:42 +0000309// A list of registers separated by comma. Used by load/store multiple.
Bill Wendling59914872010-11-08 00:39:58 +0000310def RegListAsmOperand : AsmOperandClass {
311 let Name = "RegList";
312 let SuperClasses = [];
313}
314
Bill Wendling0f630752010-11-17 04:32:08 +0000315def DPRRegListAsmOperand : AsmOperandClass {
316 let Name = "DPRRegList";
317 let SuperClasses = [];
318}
319
320def SPRRegListAsmOperand : AsmOperandClass {
321 let Name = "SPRRegList";
322 let SuperClasses = [];
323}
324
Bill Wendling04863d02010-11-13 10:40:19 +0000325def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000326 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000327 let ParserMatchClass = RegListAsmOperand;
328 let PrintMethod = "printRegisterList";
329}
330
Bill Wendling0f630752010-11-17 04:32:08 +0000331def dpr_reglist : Operand<i32> {
332 let EncoderMethod = "getRegisterListOpValue";
333 let ParserMatchClass = DPRRegListAsmOperand;
334 let PrintMethod = "printRegisterList";
335}
336
337def spr_reglist : Operand<i32> {
338 let EncoderMethod = "getRegisterListOpValue";
339 let ParserMatchClass = SPRRegListAsmOperand;
340 let PrintMethod = "printRegisterList";
341}
342
Evan Chenga8e29892007-01-19 07:51:42 +0000343// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
344def cpinst_operand : Operand<i32> {
345 let PrintMethod = "printCPInstOperand";
346}
347
Evan Chenga8e29892007-01-19 07:51:42 +0000348// Local PC labels.
349def pclabel : Operand<i32> {
350 let PrintMethod = "printPCLabel";
351}
352
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000353// ADR instruction labels.
354def adrlabel : Operand<i32> {
355 let EncoderMethod = "getAdrLabelOpValue";
356}
357
Owen Anderson498ec202010-10-27 22:49:00 +0000358def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000359 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson498ec202010-10-27 22:49:00 +0000360}
361
Jim Grosbachb35ad412010-10-13 19:56:10 +0000362// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
363def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
Chris Lattner2ac19022010-11-15 05:19:05 +0000364 int32_t v = (int32_t)N->getZExtValue();
365 return v == 8 || v == 16 || v == 24; }]> {
366 let EncoderMethod = "getRotImmOpValue";
Jim Grosbachb35ad412010-10-13 19:56:10 +0000367}
368
Bob Wilson22f5dc72010-08-16 18:27:34 +0000369// shift_imm: An integer that encodes a shift amount and the type of shift
370// (currently either asr or lsl) using the same encoding used for the
371// immediates in so_reg operands.
372def shift_imm : Operand<i32> {
373 let PrintMethod = "printShiftImmOperand";
374}
375
Evan Chenga8e29892007-01-19 07:51:42 +0000376// shifter_operand operands: so_reg and so_imm.
377def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000378 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000379 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000380 let EncoderMethod = "getSORegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000381 let PrintMethod = "printSORegOperand";
382 let MIOperandInfo = (ops GPR, GPR, i32imm);
383}
Evan Chengf40deed2010-10-27 23:41:30 +0000384def shift_so_reg : Operand<i32>, // reg reg imm
385 ComplexPattern<i32, 3, "SelectShiftShifterOperandReg",
386 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000387 let EncoderMethod = "getSORegOpValue";
Evan Chengf40deed2010-10-27 23:41:30 +0000388 let PrintMethod = "printSORegOperand";
389 let MIOperandInfo = (ops GPR, GPR, i32imm);
390}
Evan Chenga8e29892007-01-19 07:51:42 +0000391
392// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
393// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
394// represented in the imm field in the same 12-bit form that they are encoded
395// into so_imm instructions: the 8-bit immediate is the least significant bits
396// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
Jakob Stoklund Olesen00d3dda2010-08-17 20:39:04 +0000397def so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_so_imm(N); }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000398 let EncoderMethod = "getSOImmOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000399 let PrintMethod = "printSOImmOperand";
400}
401
Evan Chengc70d1842007-03-20 08:11:30 +0000402// Break so_imm's up into two pieces. This handles immediates with up to 16
403// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
404// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000405def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000406 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000407}]>;
408
409/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
410///
411def arm_i32imm : PatLeaf<(imm), [{
412 if (Subtarget->hasV6T2Ops())
413 return true;
414 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
415}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000416
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000417/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
418def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
419 return (int32_t)N->getZExtValue() < 32;
420}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000421
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000422/// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'.
423def imm0_31_m1 : Operand<i32>, PatLeaf<(imm), [{
424 return (int32_t)N->getZExtValue() < 32;
425}]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000426 let EncoderMethod = "getImmMinusOneOpValue";
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000427}
428
Evan Cheng75972122011-01-13 07:58:56 +0000429// i32imm_hilo16 - For movt/movw - sets the MC Encoder method.
Jason W Kim837caa92010-11-18 23:37:15 +0000430// The imm is split into imm{15-12}, imm{11-0}
431//
Evan Cheng75972122011-01-13 07:58:56 +0000432def i32imm_hilo16 : Operand<i32> {
433 let EncoderMethod = "getHiLo16ImmOpValue";
Jason W Kim837caa92010-11-18 23:37:15 +0000434}
435
Evan Chenga9688c42010-12-11 04:11:38 +0000436/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
437/// e.g., 0xf000ffff
438def bf_inv_mask_imm : Operand<i32>,
439 PatLeaf<(imm), [{
440 return ARM::isBitFieldInvertedMask(N->getZExtValue());
441}] > {
442 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
443 let PrintMethod = "printBitfieldInvMaskImmOperand";
444}
445
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000446/// lsb_pos_imm - position of the lsb bit, used by BFI4p and t2BFI4p
447def lsb_pos_imm : Operand<i32>, PatLeaf<(imm), [{
448 return isInt<5>(N->getSExtValue());
449}]>;
450
451/// width_imm - number of bits to be copied, used by BFI4p and t2BFI4p
452def width_imm : Operand<i32>, PatLeaf<(imm), [{
453 return N->getSExtValue() > 0 && N->getSExtValue() <= 32;
454}] > {
455 let EncoderMethod = "getMsbOpValue";
456}
457
Evan Chenga8e29892007-01-19 07:51:42 +0000458// Define ARM specific addressing modes.
459
Jim Grosbach3e556122010-10-26 22:37:02 +0000460
461// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000462//
Jim Grosbach3e556122010-10-26 22:37:02 +0000463def addrmode_imm12 : Operand<i32>,
464 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000465 // 12-bit immediate operand. Note that instructions using this encode
466 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
467 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000468
Chris Lattner2ac19022010-11-15 05:19:05 +0000469 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000470 let PrintMethod = "printAddrModeImm12Operand";
471 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000472}
Jim Grosbach3e556122010-10-26 22:37:02 +0000473// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000474//
Jim Grosbach3e556122010-10-26 22:37:02 +0000475def ldst_so_reg : Operand<i32>,
476 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000477 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000478 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000479 let PrintMethod = "printAddrMode2Operand";
480 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
481}
482
Jim Grosbach3e556122010-10-26 22:37:02 +0000483// addrmode2 := reg +/- imm12
484// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000485//
486def addrmode2 : Operand<i32>,
487 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000488 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000489 let PrintMethod = "printAddrMode2Operand";
490 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
491}
492
493def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000494 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
495 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000496 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000497 let PrintMethod = "printAddrMode2OffsetOperand";
498 let MIOperandInfo = (ops GPR, i32imm);
499}
500
501// addrmode3 := reg +/- reg
502// addrmode3 := reg +/- imm8
503//
504def addrmode3 : Operand<i32>,
505 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000506 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000507 let PrintMethod = "printAddrMode3Operand";
508 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
509}
510
511def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000512 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
513 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000514 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000515 let PrintMethod = "printAddrMode3OffsetOperand";
516 let MIOperandInfo = (ops GPR, i32imm);
517}
518
Jim Grosbache6913602010-11-03 01:01:43 +0000519// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000520//
Jim Grosbache6913602010-11-03 01:01:43 +0000521def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000522 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000523 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000524}
525
Bill Wendling59914872010-11-08 00:39:58 +0000526def MemMode5AsmOperand : AsmOperandClass {
Chris Lattner14b93852010-10-29 00:27:31 +0000527 let Name = "MemMode5";
528 let SuperClasses = [];
529}
530
Evan Chenga8e29892007-01-19 07:51:42 +0000531// addrmode5 := reg +/- imm8*4
532//
533def addrmode5 : Operand<i32>,
534 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
535 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000536 let MIOperandInfo = (ops GPR:$base, i32imm);
Bill Wendling59914872010-11-08 00:39:58 +0000537 let ParserMatchClass = MemMode5AsmOperand;
Chris Lattner2ac19022010-11-15 05:19:05 +0000538 let EncoderMethod = "getAddrMode5OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000539}
540
Bob Wilson8b024a52009-07-01 23:16:05 +0000541// addrmode6 := reg with optional writeback
542//
543def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000544 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000545 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000546 let MIOperandInfo = (ops GPR:$addr, i32imm);
Chris Lattner2ac19022010-11-15 05:19:05 +0000547 let EncoderMethod = "getAddrMode6AddressOpValue";
Bob Wilson226036e2010-03-20 22:13:40 +0000548}
549
550def am6offset : Operand<i32> {
551 let PrintMethod = "printAddrMode6OffsetOperand";
552 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000553 let EncoderMethod = "getAddrMode6OffsetOpValue";
Bob Wilson8b024a52009-07-01 23:16:05 +0000554}
555
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000556// Special version of addrmode6 to handle alignment encoding for VLD-dup
557// instructions, specifically VLD4-dup.
558def addrmode6dup : Operand<i32>,
559 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
560 let PrintMethod = "printAddrMode6Operand";
561 let MIOperandInfo = (ops GPR:$addr, i32imm);
562 let EncoderMethod = "getAddrMode6DupAddressOpValue";
563}
564
Evan Chenga8e29892007-01-19 07:51:42 +0000565// addrmodepc := pc + reg
566//
567def addrmodepc : Operand<i32>,
568 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
569 let PrintMethod = "printAddrModePCOperand";
570 let MIOperandInfo = (ops GPR, i32imm);
571}
572
Bob Wilson4f38b382009-08-21 21:58:55 +0000573def nohash_imm : Operand<i32> {
574 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000575}
576
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000577def p_imm : Operand<i32> {
578 let PrintMethod = "printPImmediate";
579}
580
581def c_imm : Operand<i32> {
582 let PrintMethod = "printCImmediate";
583}
584
Evan Chenga8e29892007-01-19 07:51:42 +0000585//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000586
Evan Cheng37f25d92008-08-28 23:39:26 +0000587include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000588
589//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000590// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000591//
592
Evan Cheng3924f782008-08-29 07:36:24 +0000593/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000594/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000595multiclass AsI1_bin_irs<bits<4> opcod, string opc,
596 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
597 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000598 // The register-immediate version is re-materializable. This is useful
599 // in particular for taking the address of a local.
600 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000601 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
602 iii, opc, "\t$Rd, $Rn, $imm",
603 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
604 bits<4> Rd;
605 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000606 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000607 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000608 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000609 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000610 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000611 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000612 }
Jim Grosbach62547262010-10-11 18:51:51 +0000613 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
614 iir, opc, "\t$Rd, $Rn, $Rm",
615 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000616 bits<4> Rd;
617 bits<4> Rn;
618 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000619 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000620 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000621 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000622 let Inst{15-12} = Rd;
623 let Inst{11-4} = 0b00000000;
624 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000625 }
Jim Grosbachef324d72010-10-12 23:53:58 +0000626 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
627 iis, opc, "\t$Rd, $Rn, $shift",
628 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000629 bits<4> Rd;
630 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000631 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000632 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000633 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000634 let Inst{15-12} = Rd;
635 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000636 }
Evan Chenga8e29892007-01-19 07:51:42 +0000637}
638
Evan Cheng1e249e32009-06-25 20:59:23 +0000639/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000640/// instruction modifies the CPSR register.
Daniel Dunbar238100a2011-01-10 15:26:35 +0000641let isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000642multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
643 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
644 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000645 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
646 iii, opc, "\t$Rd, $Rn, $imm",
647 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
648 bits<4> Rd;
649 bits<4> Rn;
650 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000651 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000652 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000653 let Inst{19-16} = Rn;
654 let Inst{15-12} = Rd;
655 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000656 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000657 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
658 iir, opc, "\t$Rd, $Rn, $Rm",
659 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
660 bits<4> Rd;
661 bits<4> Rn;
662 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000663 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000664 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000665 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000666 let Inst{19-16} = Rn;
667 let Inst{15-12} = Rd;
668 let Inst{11-4} = 0b00000000;
669 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000670 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000671 def rs : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
672 iis, opc, "\t$Rd, $Rn, $shift",
673 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
674 bits<4> Rd;
675 bits<4> Rn;
676 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000677 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000678 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000679 let Inst{19-16} = Rn;
680 let Inst{15-12} = Rd;
681 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000682 }
Evan Cheng071a2792007-09-11 19:55:27 +0000683}
Evan Chengc85e8322007-07-05 07:13:32 +0000684}
685
686/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000687/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000688/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000689let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000690multiclass AI1_cmp_irs<bits<4> opcod, string opc,
691 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
692 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000693 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
694 opc, "\t$Rn, $imm",
695 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000696 bits<4> Rn;
697 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000698 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000699 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000700 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000701 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000702 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000703 }
704 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
705 opc, "\t$Rn, $Rm",
706 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000707 bits<4> Rn;
708 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000709 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000710 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +0000711 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000712 let Inst{19-16} = Rn;
713 let Inst{15-12} = 0b0000;
714 let Inst{11-4} = 0b00000000;
715 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000716 }
717 def rs : AI1<opcod, (outs), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, iis,
718 opc, "\t$Rn, $shift",
719 [(opnode GPR:$Rn, so_reg:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000720 bits<4> Rn;
721 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000722 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000723 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000724 let Inst{19-16} = Rn;
725 let Inst{15-12} = 0b0000;
726 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000727 }
Evan Cheng071a2792007-09-11 19:55:27 +0000728}
Evan Chenga8e29892007-01-19 07:51:42 +0000729}
730
Evan Cheng576a3962010-09-25 00:49:35 +0000731/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000732/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000733/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000734multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000735 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
736 IIC_iEXTr, opc, "\t$Rd, $Rm",
737 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000738 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000739 bits<4> Rd;
740 bits<4> Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000741 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000742 let Inst{15-12} = Rd;
743 let Inst{11-10} = 0b00;
744 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000745 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000746 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
747 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
748 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000749 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000750 bits<4> Rd;
751 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000752 bits<2> rot;
Jim Grosbach28b10822010-11-02 17:59:04 +0000753 let Inst{19-16} = 0b1111;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000754 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000755 let Inst{11-10} = rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000756 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000757 }
Evan Chenga8e29892007-01-19 07:51:42 +0000758}
759
Evan Cheng576a3962010-09-25 00:49:35 +0000760multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000761 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
762 IIC_iEXTr, opc, "\t$Rd, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000763 [/* For disassembly only; pattern left blank */]>,
764 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +0000765 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000766 let Inst{11-10} = 0b00;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000767 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000768 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
769 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000770 [/* For disassembly only; pattern left blank */]>,
771 Requires<[IsARM, HasV6]> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000772 bits<2> rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000773 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000774 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000775 }
776}
777
Evan Cheng576a3962010-09-25 00:49:35 +0000778/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000779/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +0000780multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000781 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
782 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
783 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000784 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +0000785 bits<4> Rd;
786 bits<4> Rm;
787 bits<4> Rn;
788 let Inst{19-16} = Rn;
789 let Inst{15-12} = Rd;
Johnny Chen76b39e82009-10-27 18:44:24 +0000790 let Inst{11-10} = 0b00;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000791 let Inst{9-4} = 0b000111;
792 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000793 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000794 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
795 rot_imm:$rot),
796 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
797 [(set GPR:$Rd, (opnode GPR:$Rn,
798 (rotr GPR:$Rm, rot_imm:$rot)))]>,
799 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +0000800 bits<4> Rd;
801 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000802 bits<4> Rn;
803 bits<2> rot;
804 let Inst{19-16} = Rn;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000805 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000806 let Inst{11-10} = rot;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000807 let Inst{9-4} = 0b000111;
808 let Inst{3-0} = Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000809 }
Evan Chenga8e29892007-01-19 07:51:42 +0000810}
811
Johnny Chen2ec5e492010-02-22 21:50:40 +0000812// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +0000813multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000814 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
815 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000816 [/* For disassembly only; pattern left blank */]>,
817 Requires<[IsARM, HasV6]> {
818 let Inst{11-10} = 0b00;
819 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000820 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
821 rot_imm:$rot),
822 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000823 [/* For disassembly only; pattern left blank */]>,
Jim Grosbachb35ad412010-10-13 19:56:10 +0000824 Requires<[IsARM, HasV6]> {
825 bits<4> Rn;
826 bits<2> rot;
827 let Inst{19-16} = Rn;
828 let Inst{11-10} = rot;
829 }
Johnny Chen2ec5e492010-02-22 21:50:40 +0000830}
831
Evan Cheng62674222009-06-25 23:34:10 +0000832/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
833let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000834multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
835 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000836 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
837 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
838 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000839 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000840 bits<4> Rd;
841 bits<4> Rn;
842 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000843 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000844 let Inst{15-12} = Rd;
845 let Inst{19-16} = Rn;
846 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000847 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000848 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
849 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
850 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000851 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000852 bits<4> Rd;
853 bits<4> Rn;
854 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000855 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000856 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000857 let isCommutable = Commutable;
858 let Inst{3-0} = Rm;
859 let Inst{15-12} = Rd;
860 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000861 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000862 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
863 DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
864 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000865 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000866 bits<4> Rd;
867 bits<4> Rn;
868 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000869 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000870 let Inst{11-0} = shift;
871 let Inst{15-12} = Rd;
872 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000873 }
Jim Grosbache5165492009-11-09 00:11:35 +0000874}
875// Carry setting variants
Daniel Dunbar238100a2011-01-10 15:26:35 +0000876let isCodeGenOnly = 1, Defs = [CPSR] in {
Jim Grosbache5165492009-11-09 00:11:35 +0000877multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
878 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000879 def Sri : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
880 DPFrm, IIC_iALUi, !strconcat(opc, "\t$Rd, $Rn, $imm"),
881 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000882 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000883 bits<4> Rd;
884 bits<4> Rn;
885 bits<12> imm;
886 let Inst{15-12} = Rd;
887 let Inst{19-16} = Rn;
888 let Inst{11-0} = imm;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000889 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000890 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000891 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000892 def Srr : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
893 DPFrm, IIC_iALUr, !strconcat(opc, "\t$Rd, $Rn, $Rm"),
894 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000895 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000896 bits<4> Rd;
897 bits<4> Rn;
898 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000899 let Inst{11-4} = 0b00000000;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000900 let isCommutable = Commutable;
901 let Inst{3-0} = Rm;
902 let Inst{15-12} = Rd;
903 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000904 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000905 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000906 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000907 def Srs : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
908 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$Rd, $Rn, $shift"),
909 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000910 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000911 bits<4> Rd;
912 bits<4> Rn;
913 bits<12> shift;
914 let Inst{11-0} = shift;
915 let Inst{15-12} = Rd;
916 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000917 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000918 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000919 }
Evan Cheng071a2792007-09-11 19:55:27 +0000920}
Evan Chengc85e8322007-07-05 07:13:32 +0000921}
Jim Grosbache5165492009-11-09 00:11:35 +0000922}
Evan Chengc85e8322007-07-05 07:13:32 +0000923
Jim Grosbach3e556122010-10-26 22:37:02 +0000924let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000925multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +0000926 InstrItinClass iir, PatFrag opnode> {
927 // Note: We use the complex addrmode_imm12 rather than just an input
928 // GPR and a constrained immediate so that we can use this to match
929 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000930 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +0000931 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
932 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000933 bits<4> Rt;
934 bits<17> addr;
935 let Inst{23} = addr{12}; // U (add = ('U' == 1))
936 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +0000937 let Inst{15-12} = Rt;
938 let Inst{11-0} = addr{11-0}; // imm12
939 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000940 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +0000941 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
942 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000943 bits<4> Rt;
944 bits<17> shift;
945 let Inst{23} = shift{12}; // U (add = ('U' == 1))
946 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +0000947 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +0000948 let Inst{11-0} = shift{11-0};
949 }
950}
951}
952
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000953multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000954 InstrItinClass iir, PatFrag opnode> {
955 // Note: We use the complex addrmode_imm12 rather than just an input
956 // GPR and a constrained immediate so that we can use this to match
957 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000958 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000959 (ins GPR:$Rt, addrmode_imm12:$addr),
960 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
961 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
962 bits<4> Rt;
963 bits<17> addr;
964 let Inst{23} = addr{12}; // U (add = ('U' == 1))
965 let Inst{19-16} = addr{16-13}; // Rn
966 let Inst{15-12} = Rt;
967 let Inst{11-0} = addr{11-0}; // imm12
968 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000969 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000970 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
971 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
972 bits<4> Rt;
973 bits<17> shift;
974 let Inst{23} = shift{12}; // U (add = ('U' == 1))
975 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +0000976 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000977 let Inst{11-0} = shift{11-0};
978 }
979}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000980//===----------------------------------------------------------------------===//
981// Instructions
982//===----------------------------------------------------------------------===//
983
Evan Chenga8e29892007-01-19 07:51:42 +0000984//===----------------------------------------------------------------------===//
985// Miscellaneous Instructions.
986//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000987
Evan Chenga8e29892007-01-19 07:51:42 +0000988/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
989/// the function. The first operand is the ID# for this instruction, the second
990/// is the index into the MachineConstantPool that this is, the third is the
991/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000992let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000993def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000994PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +0000995 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000996
Jim Grosbach4642ad32010-02-22 23:10:38 +0000997// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
998// from removing one half of the matched pairs. That breaks PEI, which assumes
999// these will always be in pairs, and asserts if it finds otherwise. Better way?
1000let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001001def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001002PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001003 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001004
Jim Grosbach64171712010-02-16 21:07:46 +00001005def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001006PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001007 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001008}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001009
Johnny Chenf4d81052010-02-12 22:53:19 +00001010def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +00001011 [/* For disassembly only; pattern left blank */]>,
1012 Requires<[IsARM, HasV6T2]> {
1013 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001014 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001015 let Inst{7-0} = 0b00000000;
1016}
1017
Johnny Chenf4d81052010-02-12 22:53:19 +00001018def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
1019 [/* For disassembly only; pattern left blank */]>,
1020 Requires<[IsARM, HasV6T2]> {
1021 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001022 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001023 let Inst{7-0} = 0b00000001;
1024}
1025
1026def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
1027 [/* For disassembly only; pattern left blank */]>,
1028 Requires<[IsARM, HasV6T2]> {
1029 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001030 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001031 let Inst{7-0} = 0b00000010;
1032}
1033
1034def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
1035 [/* For disassembly only; pattern left blank */]>,
1036 Requires<[IsARM, HasV6T2]> {
1037 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001038 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001039 let Inst{7-0} = 0b00000011;
1040}
1041
Johnny Chen2ec5e492010-02-22 21:50:40 +00001042def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
1043 "\t$dst, $a, $b",
1044 [/* For disassembly only; pattern left blank */]>,
1045 Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001046 bits<4> Rd;
1047 bits<4> Rn;
1048 bits<4> Rm;
1049 let Inst{3-0} = Rm;
1050 let Inst{15-12} = Rd;
1051 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001052 let Inst{27-20} = 0b01101000;
1053 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001054 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001055}
1056
Johnny Chenf4d81052010-02-12 22:53:19 +00001057def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
1058 [/* For disassembly only; pattern left blank */]>,
1059 Requires<[IsARM, HasV6T2]> {
1060 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001061 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001062 let Inst{7-0} = 0b00000100;
1063}
1064
Johnny Chenc6f7b272010-02-11 18:12:29 +00001065// The i32imm operand $val can be used by a debugger to store more information
1066// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +00001067def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +00001068 [/* For disassembly only; pattern left blank */]>,
1069 Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001070 bits<16> val;
1071 let Inst{3-0} = val{3-0};
1072 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001073 let Inst{27-20} = 0b00010010;
1074 let Inst{7-4} = 0b0111;
1075}
1076
Johnny Chenb98e1602010-02-12 18:55:33 +00001077// Change Processor State is a system instruction -- for disassembly only.
1078// The singleton $opt operand contains the following information:
1079// opt{4-0} = mode from Inst{4-0}
1080// opt{5} = changemode from Inst{17}
1081// opt{8-6} = AIF from Inst{8-6}
1082// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Jim Grosbach596307e2010-10-13 20:38:04 +00001083// FIXME: Integrated assembler will need these split out.
Johnny Chendd0f3cf2010-03-10 18:59:38 +00001084def CPS : AXI<(outs), (ins cps_opt:$opt), MiscFrm, NoItinerary, "cps$opt",
Johnny Chenb98e1602010-02-12 18:55:33 +00001085 [/* For disassembly only; pattern left blank */]>,
1086 Requires<[IsARM]> {
1087 let Inst{31-28} = 0b1111;
1088 let Inst{27-20} = 0b00010000;
1089 let Inst{16} = 0;
1090 let Inst{5} = 0;
1091}
1092
Johnny Chenb92a23f2010-02-21 04:42:01 +00001093// Preload signals the memory system of possible future data/instruction access.
1094// These are for disassembly only.
Evan Cheng416941d2010-11-04 05:19:35 +00001095multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001096
Evan Chengdfed19f2010-11-03 06:34:55 +00001097 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001098 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001099 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001100 bits<4> Rt;
1101 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001102 let Inst{31-26} = 0b111101;
1103 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001104 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001105 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001106 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001107 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001108 let Inst{19-16} = addr{16-13}; // Rn
1109 let Inst{15-12} = Rt;
1110 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001111 }
1112
Evan Chengdfed19f2010-11-03 06:34:55 +00001113 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001114 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001115 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001116 bits<4> Rt;
1117 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001118 let Inst{31-26} = 0b111101;
1119 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001120 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001121 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001122 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001123 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001124 let Inst{19-16} = shift{16-13}; // Rn
1125 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001126 }
1127}
1128
Evan Cheng416941d2010-11-04 05:19:35 +00001129defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1130defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1131defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001132
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001133def SETEND : AXI<(outs),(ins setend_op:$end), MiscFrm, NoItinerary,
1134 "setend\t$end",
1135 [/* For disassembly only; pattern left blank */]>,
Johnny Chena1e76212010-02-13 02:51:09 +00001136 Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001137 bits<1> end;
1138 let Inst{31-10} = 0b1111000100000001000000;
1139 let Inst{9} = end;
1140 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001141}
1142
Johnny Chenf4d81052010-02-12 22:53:19 +00001143def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +00001144 [/* For disassembly only; pattern left blank */]>,
1145 Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001146 bits<4> opt;
1147 let Inst{27-4} = 0b001100100000111100001111;
1148 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001149}
1150
Johnny Chenba6e0332010-02-11 17:14:31 +00001151// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001152let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001153def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001154 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001155 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001156 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001157}
1158
Evan Cheng12c3a532008-11-06 17:48:05 +00001159// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001160let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001161def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
1162 Size4Bytes, IIC_iALUr,
1163 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001164
Evan Cheng325474e2008-01-07 23:56:57 +00001165let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001166def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001167 Size4Bytes, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001168 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001169
Jim Grosbach53694262010-11-18 01:15:56 +00001170def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001171 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001172 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001173
Jim Grosbach53694262010-11-18 01:15:56 +00001174def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001175 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001176 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001177
Jim Grosbach53694262010-11-18 01:15:56 +00001178def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001179 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001180 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001181
Jim Grosbach53694262010-11-18 01:15:56 +00001182def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001183 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001184 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001185}
Chris Lattner13c63102008-01-06 05:55:01 +00001186let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001187def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001188 Size4Bytes, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001189
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001190def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Eric Christophera0f720f2011-01-15 00:25:09 +00001191 Size4Bytes, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
1192 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001193
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001194def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001195 Size4Bytes, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001196}
Evan Cheng12c3a532008-11-06 17:48:05 +00001197} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001198
Evan Chenge07715c2009-06-23 05:25:29 +00001199
1200// LEApcrel - Load a pc-relative address into a register without offending the
1201// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001202let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001203// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001204// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1205// know until then which form of the instruction will be used.
1206def ADR : AI1<0, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001207 MiscFrm, IIC_iALUi, "adr", "\t$Rd, #$label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001208 bits<4> Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001209 bits<12> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001210 let Inst{27-25} = 0b001;
1211 let Inst{20} = 0;
1212 let Inst{19-16} = 0b1111;
1213 let Inst{15-12} = Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001214 let Inst{11-0} = label;
Evan Chengbc8a9452009-07-07 23:40:25 +00001215}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001216def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
1217 Size4Bytes, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001218
1219def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1220 (ins i32imm:$label, nohash_imm:$id, pred:$p),
1221 Size4Bytes, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001222
Evan Chenga8e29892007-01-19 07:51:42 +00001223//===----------------------------------------------------------------------===//
1224// Control Flow Instructions.
1225//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001226
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001227let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1228 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001229 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001230 "bx", "\tlr", [(ARMretflag)]>,
1231 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001232 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001233 }
1234
1235 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001236 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001237 "mov", "\tpc, lr", [(ARMretflag)]>,
1238 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001239 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001240 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001241}
Rafael Espindola27185192006-09-29 21:20:16 +00001242
Bob Wilson04ea6e52009-10-28 00:37:03 +00001243// Indirect branches
1244let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001245 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001246 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001247 [(brind GPR:$dst)]>,
1248 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001249 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001250 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001251 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001252 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001253
1254 // ARMV4 only
Jim Grosbach2e812e12010-11-30 18:56:36 +00001255 // FIXME: We would really like to define this as a vanilla ARMPat like:
1256 // ARMPat<(brind GPR:$dst), (MOVr PC, GPR:$dst)>
1257 // With that, however, we can't set isBranch, isTerminator, etc..
1258 def MOVPCRX : ARMPseudoInst<(outs), (ins GPR:$dst),
1259 Size4Bytes, IIC_Br, [(brind GPR:$dst)]>,
1260 Requires<[IsARM, NoV4T]>;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001261}
1262
Evan Cheng1e0eab12010-11-29 22:43:27 +00001263// All calls clobber the non-callee saved registers. SP is marked as
1264// a use to prevent stack-pointer assignments that appear immediately
1265// before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001266let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001267 // On non-Darwin platforms R9 is callee-saved.
Evan Cheng756da122009-07-22 06:46:53 +00001268 Defs = [R0, R1, R2, R3, R12, LR,
1269 D0, D1, D2, D3, D4, D5, D6, D7,
1270 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001271 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR],
1272 Uses = [SP] in {
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001273 def BL : ABXI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001274 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001275 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001276 Requires<[IsARM, IsNotDarwin]> {
1277 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001278 bits<24> func;
1279 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001280 }
Evan Cheng277f0742007-06-19 21:05:09 +00001281
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001282 def BL_pred : ABI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001283 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001284 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001285 Requires<[IsARM, IsNotDarwin]> {
1286 bits<24> func;
1287 let Inst{23-0} = func;
1288 }
Evan Cheng277f0742007-06-19 21:05:09 +00001289
Evan Chenga8e29892007-01-19 07:51:42 +00001290 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001291 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001292 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001293 [(ARMcall GPR:$func)]>,
1294 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001295 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001296 let Inst{31-4} = 0b1110000100101111111111110011;
Jim Grosbach62547262010-10-11 18:51:51 +00001297 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001298 }
1299
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001300 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001301 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001302 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1303 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1304 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001305
1306 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001307 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1308 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1309 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001310}
1311
David Goodwin1a8f36e2009-08-12 18:31:53 +00001312let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001313 // On Darwin R9 is call-clobbered.
1314 // R7 is marked as a use to prevent frame-pointer assignments from being
1315 // moved above / below calls.
Evan Cheng756da122009-07-22 06:46:53 +00001316 Defs = [R0, R1, R2, R3, R9, R12, LR,
1317 D0, D1, D2, D3, D4, D5, D6, D7,
1318 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001319 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR],
1320 Uses = [R7, SP] in {
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001321 def BLr9 : ABXI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001322 IIC_Br, "bl\t$func",
Johnny Cheneadeffb2009-10-27 20:45:15 +00001323 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
1324 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001325 bits<24> func;
1326 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001327 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001328
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001329 def BLr9_pred : ABI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001330 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001331 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001332 Requires<[IsARM, IsDarwin]> {
1333 bits<24> func;
1334 let Inst{23-0} = func;
1335 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001336
1337 // ARMv5T and above
1338 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001339 IIC_Br, "blx\t$func",
Bob Wilson54fc1242009-06-22 21:01:46 +00001340 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001341 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001342 let Inst{31-4} = 0b1110000100101111111111110011;
Jim Grosbach832859d2010-10-13 22:09:34 +00001343 let Inst{3-0} = func;
Bob Wilson54fc1242009-06-22 21:01:46 +00001344 }
1345
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001346 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001347 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001348 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1349 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1350 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001351
1352 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001353 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1354 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1355 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001356}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001357
Dale Johannesen51e28e62010-06-03 21:09:53 +00001358// Tail calls.
1359
Jim Grosbach832859d2010-10-13 22:09:34 +00001360// FIXME: These should probably be xformed into the non-TC versions of the
1361// instructions as part of MC lowering.
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001362// FIXME: These seem to be used for both Thumb and ARM instruction selection.
1363// Thumb should have its own version since the instruction is actually
1364// different, even though the mnemonic is the same.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001365let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1366 // Darwin versions.
1367 let Defs = [R0, R1, R2, R3, R9, R12,
1368 D0, D1, D2, D3, D4, D5, D6, D7,
1369 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1370 D27, D28, D29, D30, D31, PC],
1371 Uses = [SP] in {
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001372 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1373 IIC_Br, []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001374
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001375 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1376 IIC_Br, []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001377
Evan Cheng6523d2f2010-06-19 00:11:54 +00001378 def TAILJMPd : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001379 IIC_Br, "b\t$dst @ TAILCALL",
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001380 []>, Requires<[IsARM, IsDarwin]>;
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001381
1382 def TAILJMPdt: ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001383 IIC_Br, "b.w\t$dst @ TAILCALL",
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001384 []>, Requires<[IsThumb, IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001385
Evan Cheng6523d2f2010-06-19 00:11:54 +00001386 def TAILJMPr : AXI<(outs), (ins tcGPR:$dst, variable_ops),
1387 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1388 []>, Requires<[IsDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001389 bits<4> dst;
1390 let Inst{31-4} = 0b1110000100101111111111110001;
1391 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001392 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001393 }
1394
1395 // Non-Darwin versions (the difference is R9).
1396 let Defs = [R0, R1, R2, R3, R12,
1397 D0, D1, D2, D3, D4, D5, D6, D7,
1398 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1399 D27, D28, D29, D30, D31, PC],
1400 Uses = [SP] in {
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001401 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1402 IIC_Br, []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001403
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001404 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1405 IIC_Br, []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001406
Evan Cheng6523d2f2010-06-19 00:11:54 +00001407 def TAILJMPdND : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1408 IIC_Br, "b\t$dst @ TAILCALL",
1409 []>, Requires<[IsARM, IsNotDarwin]>;
Dale Johannesen10416802010-06-18 20:44:28 +00001410
Evan Cheng6523d2f2010-06-19 00:11:54 +00001411 def TAILJMPdNDt : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1412 IIC_Br, "b.w\t$dst @ TAILCALL",
1413 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001414
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001415 def TAILJMPrND : AXI<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001416 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1417 []>, Requires<[IsNotDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001418 bits<4> dst;
1419 let Inst{31-4} = 0b1110000100101111111111110001;
1420 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001421 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001422 }
1423}
1424
David Goodwin1a8f36e2009-08-12 18:31:53 +00001425let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001426 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +00001427 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001428 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001429 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Jim Grosbachc466b932010-11-11 18:04:49 +00001430 "b\t$target", [(br bb:$target)]> {
1431 bits<24> target;
Jim Grosbachd75c3f12010-11-12 18:13:26 +00001432 let Inst{31-28} = 0b1110;
Jim Grosbachc466b932010-11-11 18:04:49 +00001433 let Inst{23-0} = target;
1434 }
Evan Cheng44bec522007-05-15 01:29:07 +00001435
Jim Grosbach2dc77682010-11-29 18:37:44 +00001436 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1437 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001438 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001439 SizeSpecial, IIC_Br,
1440 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00001441 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1442 // into i12 and rs suffixed versions.
1443 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001444 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001445 SizeSpecial, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001446 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001447 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00001448 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001449 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001450 SizeSpecial, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001451 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001452 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001453 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001454 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001455
Evan Chengc85e8322007-07-05 07:13:32 +00001456 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001457 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +00001458 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001459 IIC_Br, "b", "\t$target",
Jim Grosbachc466b932010-11-11 18:04:49 +00001460 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1461 bits<24> target;
1462 let Inst{23-0} = target;
1463 }
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001464}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001465
Johnny Chena1e76212010-02-13 02:51:09 +00001466// Branch and Exchange Jazelle -- for disassembly only
1467def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1468 [/* For disassembly only; pattern left blank */]> {
1469 let Inst{23-20} = 0b0010;
1470 //let Inst{19-8} = 0xfff;
1471 let Inst{7-4} = 0b0010;
1472}
1473
Johnny Chen0296f3e2010-02-16 21:59:54 +00001474// Secure Monitor Call is a system instruction -- for disassembly only
1475def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1476 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001477 bits<4> opt;
1478 let Inst{23-4} = 0b01100000000000000111;
1479 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001480}
1481
Johnny Chen64dfb782010-02-16 20:04:27 +00001482// Supervisor Call (Software Interrupt) -- for disassembly only
Evan Cheng1e0eab12010-11-29 22:43:27 +00001483let isCall = 1, Uses = [SP] in {
Johnny Chen85d5a892010-02-10 18:02:25 +00001484def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
Jim Grosbach06ef4442010-10-13 22:38:23 +00001485 [/* For disassembly only; pattern left blank */]> {
1486 bits<24> svc;
1487 let Inst{23-0} = svc;
1488}
Johnny Chen85d5a892010-02-10 18:02:25 +00001489}
1490
Johnny Chenfb566792010-02-17 21:39:10 +00001491// Store Return State is a system instruction -- for disassembly only
Chris Lattner39ee0362010-10-31 19:10:56 +00001492let isCodeGenOnly = 1 in { // FIXME: This should not use submode!
Jim Grosbache6913602010-11-03 01:01:43 +00001493def SRSW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1494 NoItinerary, "srs${amode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001495 [/* For disassembly only; pattern left blank */]> {
1496 let Inst{31-28} = 0b1111;
1497 let Inst{22-20} = 0b110; // W = 1
1498}
1499
Jim Grosbache6913602010-11-03 01:01:43 +00001500def SRS : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1501 NoItinerary, "srs${amode}\tsp, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001502 [/* For disassembly only; pattern left blank */]> {
1503 let Inst{31-28} = 0b1111;
1504 let Inst{22-20} = 0b100; // W = 0
1505}
1506
Johnny Chenfb566792010-02-17 21:39:10 +00001507// Return From Exception is a system instruction -- for disassembly only
Jim Grosbache6913602010-11-03 01:01:43 +00001508def RFEW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1509 NoItinerary, "rfe${amode}\t$base!",
Johnny Chenfb566792010-02-17 21:39:10 +00001510 [/* For disassembly only; pattern left blank */]> {
1511 let Inst{31-28} = 0b1111;
1512 let Inst{22-20} = 0b011; // W = 1
1513}
1514
Jim Grosbache6913602010-11-03 01:01:43 +00001515def RFE : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1516 NoItinerary, "rfe${amode}\t$base",
Johnny Chenfb566792010-02-17 21:39:10 +00001517 [/* For disassembly only; pattern left blank */]> {
1518 let Inst{31-28} = 0b1111;
1519 let Inst{22-20} = 0b001; // W = 0
1520}
Chris Lattner39ee0362010-10-31 19:10:56 +00001521} // isCodeGenOnly = 1
Johnny Chenfb566792010-02-17 21:39:10 +00001522
Evan Chenga8e29892007-01-19 07:51:42 +00001523//===----------------------------------------------------------------------===//
1524// Load / store Instructions.
1525//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001526
Evan Chenga8e29892007-01-19 07:51:42 +00001527// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001528
1529
Evan Cheng7e2fe912010-10-28 06:47:08 +00001530defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001531 UnOpFrag<(load node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001532defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001533 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001534defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001535 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001536defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001537 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001538
Evan Chengfa775d02007-03-19 07:20:03 +00001539// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001540let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1541 isReMaterializable = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001542def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001543 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
1544 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00001545 bits<4> Rt;
1546 bits<17> addr;
1547 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1548 let Inst{19-16} = 0b1111;
1549 let Inst{15-12} = Rt;
1550 let Inst{11-0} = addr{11-0}; // imm12
1551}
Evan Chengfa775d02007-03-19 07:20:03 +00001552
Evan Chenga8e29892007-01-19 07:51:42 +00001553// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001554def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001555 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
1556 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001557
Evan Chenga8e29892007-01-19 07:51:42 +00001558// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001559def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001560 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
1561 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001562
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001563def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001564 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
1565 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001566
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001567let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1,
1568 isCodeGenOnly = 1 in { // $dst2 doesn't exist in asmstring?
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001569// FIXME: $dst2 isn't in the asm string as it's implied by $Rd (dst2 = Rd+1)
1570// how to represent that such that tblgen is happy and we don't
1571// mark this codegen only?
Evan Chenga8e29892007-01-19 07:51:42 +00001572// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001573def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
1574 (ins addrmode3:$addr), LdMiscFrm,
1575 IIC_iLoad_d_r, "ldrd", "\t$Rd, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001576 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001577}
Rafael Espindolac391d162006-10-23 20:34:27 +00001578
Evan Chenga8e29892007-01-19 07:51:42 +00001579// Indexed loads
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001580multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001581 def _PRE : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1582 (ins addrmode2:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001583 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1584 // {17-14} Rn
1585 // {13} 1 == Rm, 0 == imm12
1586 // {12} isAdd
1587 // {11-0} imm12/Rm
1588 bits<18> addr;
1589 let Inst{25} = addr{13};
1590 let Inst{23} = addr{12};
1591 let Inst{19-16} = addr{17-14};
1592 let Inst{11-0} = addr{11-0};
1593 }
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001594 def _POST : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1595 (ins GPR:$Rn, am2offset:$offset),
1596 IndexModePost, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001597 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
1598 // {13} 1 == Rm, 0 == imm12
1599 // {12} isAdd
1600 // {11-0} imm12/Rm
1601 bits<14> offset;
1602 bits<4> Rn;
1603 let Inst{25} = offset{13};
1604 let Inst{23} = offset{12};
1605 let Inst{19-16} = Rn;
1606 let Inst{11-0} = offset{11-0};
1607 }
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001608}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001609
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001610let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001611defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
1612defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001613}
Rafael Espindola450856d2006-12-12 00:37:38 +00001614
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001615multiclass AI3_ldridx<bits<4> op, bit op20, string opc, InstrItinClass itin> {
1616 def _PRE : AI3ldstidx<op, op20, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1617 (ins addrmode3:$addr), IndexModePre,
1618 LdMiscFrm, itin,
1619 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1620 bits<14> addr;
1621 let Inst{23} = addr{8}; // U bit
1622 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1623 let Inst{19-16} = addr{12-9}; // Rn
1624 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1625 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1626 }
1627 def _POST : AI3ldstidx<op, op20, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1628 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1629 LdMiscFrm, itin,
1630 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00001631 bits<10> offset;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001632 bits<4> Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001633 let Inst{23} = offset{8}; // U bit
1634 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001635 let Inst{19-16} = Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001636 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1637 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001638 }
1639}
Rafael Espindola4e307642006-09-08 16:59:47 +00001640
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001641let mayLoad = 1, neverHasSideEffects = 1 in {
1642defm LDRH : AI3_ldridx<0b1011, 1, "ldrh", IIC_iLoad_bh_ru>;
1643defm LDRSH : AI3_ldridx<0b1111, 1, "ldrsh", IIC_iLoad_bh_ru>;
1644defm LDRSB : AI3_ldridx<0b1101, 1, "ldrsb", IIC_iLoad_bh_ru>;
1645let hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
1646defm LDRD : AI3_ldridx<0b1101, 0, "ldrd", IIC_iLoad_d_ru>;
1647} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001648
Johnny Chenadb561d2010-02-18 03:27:42 +00001649// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001650let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001651def LDRT : AI2ldstidx<1, 0, 0, (outs GPR:$dst, GPR:$base_wb),
1652 (ins GPR:$base, am2offset:$offset), IndexModeNone,
1653 LdFrm, IIC_iLoad_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001654 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1655 let Inst{21} = 1; // overwrite
1656}
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001657def LDRBT : AI2ldstidx<1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001658 (ins GPR:$base, am2offset:$offset), IndexModeNone,
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001659 LdFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001660 "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1661 let Inst{21} = 1; // overwrite
1662}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001663def LDRSBT : AI3ldstidx<0b1101, 1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
1664 (ins GPR:$base, am3offset:$offset), IndexModePost,
1665 LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001666 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1667 let Inst{21} = 1; // overwrite
1668}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001669def LDRHT : AI3ldstidx<0b1011, 1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
1670 (ins GPR:$base, am3offset:$offset), IndexModePost,
1671 LdMiscFrm, IIC_iLoad_bh_ru,
1672 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00001673 let Inst{21} = 1; // overwrite
1674}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001675def LDRSHT : AI3ldstidx<0b1111, 1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
1676 (ins GPR:$base, am3offset:$offset), IndexModePost,
1677 LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001678 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001679 let Inst{21} = 1; // overwrite
1680}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001681}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001682
Evan Chenga8e29892007-01-19 07:51:42 +00001683// Store
Evan Chenga8e29892007-01-19 07:51:42 +00001684
1685// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00001686def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00001687 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
1688 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001689
Evan Chenga8e29892007-01-19 07:51:42 +00001690// Store doubleword
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001691let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1,
1692 isCodeGenOnly = 1 in // $src2 doesn't exist in asm string
Jim Grosbach2aeb6122010-11-19 22:14:31 +00001693def STRD : AI3str<0b1111, (outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001694 StMiscFrm, IIC_iStore_d_r,
Jim Grosbache5165492009-11-09 00:11:35 +00001695 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001696
1697// Indexed stores
Jim Grosbach953557f42010-11-19 21:35:06 +00001698def STR_PRE : AI2stridx<0, 1, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00001699 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001700 IndexModePre, StFrm, IIC_iStore_ru,
Jim Grosbacha1b41752010-11-19 22:06:57 +00001701 "str", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1702 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00001703 (pre_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001704
Jim Grosbach953557f42010-11-19 21:35:06 +00001705def STR_POST : AI2stridx<0, 0, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00001706 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001707 IndexModePost, StFrm, IIC_iStore_ru,
Jim Grosbacha1b41752010-11-19 22:06:57 +00001708 "str", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1709 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00001710 (post_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001711
Jim Grosbacha1b41752010-11-19 22:06:57 +00001712def STRB_PRE : AI2stridx<1, 1, (outs GPR:$Rn_wb),
1713 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1714 IndexModePre, StFrm, IIC_iStore_bh_ru,
1715 "strb", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1716 [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt,
1717 GPR:$Rn, am2offset:$offset))]>;
1718def STRB_POST: AI2stridx<1, 0, (outs GPR:$Rn_wb),
1719 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1720 IndexModePost, StFrm, IIC_iStore_bh_ru,
1721 "strb", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1722 [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt,
1723 GPR:$Rn, am2offset:$offset))]>;
1724
Jim Grosbach2dc77682010-11-29 18:37:44 +00001725def STRH_PRE : AI3stridx<0b1011, 0, 1, (outs GPR:$Rn_wb),
1726 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1727 IndexModePre, StMiscFrm, IIC_iStore_ru,
1728 "strh", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1729 [(set GPR:$Rn_wb,
1730 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001731
Jim Grosbach2dc77682010-11-29 18:37:44 +00001732def STRH_POST: AI3stridx<0b1011, 0, 0, (outs GPR:$Rn_wb),
1733 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1734 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
1735 "strh", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1736 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
1737 GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001738
Johnny Chen39a4bb32010-02-18 22:31:18 +00001739// For disassembly only
1740def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1741 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001742 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001743 "strd", "\t$src1, $src2, [$base, $offset]!",
1744 "$base = $base_wb", []>;
1745
1746// For disassembly only
1747def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1748 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001749 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001750 "strd", "\t$src1, $src2, [$base], $offset",
1751 "$base = $base_wb", []>;
1752
Johnny Chenad4df4c2010-03-01 19:22:00 +00001753// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001754
Jim Grosbach953557f42010-11-19 21:35:06 +00001755def STRT : AI2stridx<0, 0, (outs GPR:$Rn_wb),
1756 (ins GPR:$Rt, GPR:$Rn,am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001757 IndexModeNone, StFrm, IIC_iStore_ru,
Jim Grosbach953557f42010-11-19 21:35:06 +00001758 "strt", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001759 [/* For disassembly only; pattern left blank */]> {
1760 let Inst{21} = 1; // overwrite
1761}
1762
Jim Grosbach953557f42010-11-19 21:35:06 +00001763def STRBT : AI2stridx<1, 0, (outs GPR:$Rn_wb),
1764 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001765 IndexModeNone, StFrm, IIC_iStore_bh_ru,
Jim Grosbach953557f42010-11-19 21:35:06 +00001766 "strbt", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001767 [/* For disassembly only; pattern left blank */]> {
1768 let Inst{21} = 1; // overwrite
1769}
1770
Johnny Chenad4df4c2010-03-01 19:22:00 +00001771def STRHT: AI3sthpo<(outs GPR:$base_wb),
1772 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001773 StMiscFrm, IIC_iStore_bh_ru,
Johnny Chenad4df4c2010-03-01 19:22:00 +00001774 "strht", "\t$src, [$base], $offset", "$base = $base_wb",
1775 [/* For disassembly only; pattern left blank */]> {
1776 let Inst{21} = 1; // overwrite
1777}
1778
Evan Chenga8e29892007-01-19 07:51:42 +00001779//===----------------------------------------------------------------------===//
1780// Load / store multiple Instructions.
1781//
1782
Bill Wendling6c470b82010-11-13 09:09:38 +00001783multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
1784 InstrItinClass itin, InstrItinClass itin_upd> {
Bill Wendling73fe34a2010-11-16 01:16:36 +00001785 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001786 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1787 IndexModeNone, f, itin,
Bill Wendling73fe34a2010-11-16 01:16:36 +00001788 !strconcat(asm, "ia${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001789 let Inst{24-23} = 0b01; // Increment After
1790 let Inst{21} = 0; // No writeback
1791 let Inst{20} = L_bit;
1792 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001793 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001794 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1795 IndexModeUpd, f, itin_upd,
Bill Wendling73fe34a2010-11-16 01:16:36 +00001796 !strconcat(asm, "ia${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001797 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00001798 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001799 let Inst{20} = L_bit;
1800 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001801 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001802 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1803 IndexModeNone, f, itin,
1804 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
1805 let Inst{24-23} = 0b00; // Decrement After
1806 let Inst{21} = 0; // No writeback
1807 let Inst{20} = L_bit;
1808 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001809 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001810 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1811 IndexModeUpd, f, itin_upd,
1812 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1813 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00001814 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001815 let Inst{20} = L_bit;
1816 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001817 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001818 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1819 IndexModeNone, f, itin,
1820 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
1821 let Inst{24-23} = 0b10; // Decrement Before
1822 let Inst{21} = 0; // No writeback
1823 let Inst{20} = L_bit;
1824 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001825 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001826 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1827 IndexModeUpd, f, itin_upd,
1828 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1829 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00001830 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001831 let Inst{20} = L_bit;
1832 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001833 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001834 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1835 IndexModeNone, f, itin,
1836 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
1837 let Inst{24-23} = 0b11; // Increment Before
1838 let Inst{21} = 0; // No writeback
1839 let Inst{20} = L_bit;
1840 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001841 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001842 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1843 IndexModeUpd, f, itin_upd,
1844 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1845 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00001846 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001847 let Inst{20} = L_bit;
1848 }
1849}
1850
Bill Wendlingc93989a2010-11-13 11:20:05 +00001851let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00001852
1853let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
1854defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
1855
1856let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
1857defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
1858
1859} // neverHasSideEffects
1860
Bob Wilson0fef5842011-01-06 19:24:32 +00001861// Load / Store Multiple Mnemonic Aliases
Bill Wendling73fe34a2010-11-16 01:16:36 +00001862def : MnemonicAlias<"ldm", "ldmia">;
1863def : MnemonicAlias<"stm", "stmia">;
1864
1865// FIXME: remove when we have a way to marking a MI with these properties.
1866// FIXME: Should pc be an implicit operand like PICADD, etc?
1867let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
1868 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbachc02ba662010-11-30 19:25:56 +00001869// FIXME: Should be a pseudo-instruction.
Bill Wendling7b718782010-11-16 02:08:45 +00001870def LDMIA_RET : AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
Bill Wendling3380f6a2010-11-16 23:44:49 +00001871 reglist:$regs, variable_ops),
Bill Wendling7b718782010-11-16 02:08:45 +00001872 IndexModeUpd, LdStMulFrm, IIC_iLoad_mBr,
Bill Wendling3380f6a2010-11-16 23:44:49 +00001873 "ldmia${p}\t$Rn!, $regs",
Bill Wendling7b718782010-11-16 02:08:45 +00001874 "$Rn = $wb", []> {
1875 let Inst{24-23} = 0b01; // Increment After
1876 let Inst{21} = 1; // Writeback
1877 let Inst{20} = 1; // Load
Jim Grosbachc1235e22010-11-10 23:18:49 +00001878}
Evan Chenga8e29892007-01-19 07:51:42 +00001879
Evan Chenga8e29892007-01-19 07:51:42 +00001880//===----------------------------------------------------------------------===//
1881// Move Instructions.
1882//
1883
Evan Chengcd799b92009-06-12 20:46:18 +00001884let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00001885def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
1886 "mov", "\t$Rd, $Rm", []>, UnaryDP {
1887 bits<4> Rd;
1888 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001889
Johnny Chen04301522009-11-07 00:54:36 +00001890 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001891 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001892 let Inst{3-0} = Rm;
1893 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00001894}
1895
Dale Johannesen38d5f042010-06-15 22:24:08 +00001896// A version for the smaller set of tail call registers.
1897let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001898def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00001899 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
1900 bits<4> Rd;
1901 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001902
Dale Johannesen38d5f042010-06-15 22:24:08 +00001903 let Inst{11-4} = 0b00000000;
1904 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001905 let Inst{3-0} = Rm;
1906 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00001907}
1908
Evan Chengf40deed2010-10-27 23:41:30 +00001909def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001910 DPSoRegFrm, IIC_iMOVsr,
Evan Chengf40deed2010-10-27 23:41:30 +00001911 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg:$src)]>,
1912 UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00001913 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001914 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00001915 let Inst{15-12} = Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001916 let Inst{11-0} = src;
Bob Wilson8e86b512009-10-14 19:00:24 +00001917 let Inst{25} = 0;
1918}
Evan Chenga2515702007-03-19 07:09:02 +00001919
Evan Chengc4af4632010-11-17 20:13:28 +00001920let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001921def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
1922 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00001923 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001924 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001925 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001926 let Inst{15-12} = Rd;
1927 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001928 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001929}
1930
Evan Chengc4af4632010-11-17 20:13:28 +00001931let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Evan Cheng75972122011-01-13 07:58:56 +00001932def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins i32imm_hilo16:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001933 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001934 "movw", "\t$Rd, $imm",
1935 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00001936 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001937 bits<4> Rd;
1938 bits<16> imm;
1939 let Inst{15-12} = Rd;
1940 let Inst{11-0} = imm{11-0};
1941 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001942 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001943 let Inst{25} = 1;
1944}
1945
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001946def MOVi16_pic_ga : PseudoInst<(outs GPR:$Rd),
1947 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
1948
1949let Constraints = "$src = $Rd" in {
Evan Cheng75972122011-01-13 07:58:56 +00001950def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, i32imm_hilo16:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001951 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001952 "movt", "\t$Rd, $imm",
1953 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00001954 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001955 lo16AllZero:$imm))]>, UnaryDP,
1956 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001957 bits<4> Rd;
1958 bits<16> imm;
1959 let Inst{15-12} = Rd;
1960 let Inst{11-0} = imm{11-0};
1961 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001962 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001963 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001964}
Evan Cheng13ab0202007-07-10 18:08:01 +00001965
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001966def MOVTi16_pic_ga : PseudoInst<(outs GPR:$Rd),
1967 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
1968
1969} // Constraints
1970
Evan Cheng20956592009-10-21 08:15:52 +00001971def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
1972 Requires<[IsARM, HasV6T2]>;
1973
David Goodwinca01a8d2009-09-01 18:32:09 +00001974let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00001975def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00001976 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
1977 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001978
1979// These aren't really mov instructions, but we have to define them this way
1980// due to flag operands.
1981
Evan Cheng071a2792007-09-11 19:55:27 +00001982let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00001983def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00001984 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
1985 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00001986def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00001987 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
1988 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001989}
Evan Chenga8e29892007-01-19 07:51:42 +00001990
Evan Chenga8e29892007-01-19 07:51:42 +00001991//===----------------------------------------------------------------------===//
1992// Extend Instructions.
1993//
1994
1995// Sign extenders
1996
Evan Cheng576a3962010-09-25 00:49:35 +00001997defm SXTB : AI_ext_rrot<0b01101010,
1998 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
1999defm SXTH : AI_ext_rrot<0b01101011,
2000 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002001
Evan Cheng576a3962010-09-25 00:49:35 +00002002defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00002003 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002004defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00002005 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002006
Johnny Chen2ec5e492010-02-22 21:50:40 +00002007// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002008defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002009
2010// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002011defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00002012
2013// Zero extenders
2014
2015let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00002016defm UXTB : AI_ext_rrot<0b01101110,
2017 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
2018defm UXTH : AI_ext_rrot<0b01101111,
2019 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
2020defm UXTB16 : AI_ext_rrot<0b01101100,
2021 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002022
Jim Grosbach542f6422010-07-28 23:25:44 +00002023// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
2024// The transformation should probably be done as a combiner action
2025// instead so we can include a check for masking back in the upper
2026// eight bits of the source into the lower eight bits of the result.
2027//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
2028// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002029def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00002030 (UXTB16r_rot GPR:$Src, 8)>;
2031
Evan Cheng576a3962010-09-25 00:49:35 +00002032defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00002033 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002034defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00002035 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00002036}
2037
Evan Chenga8e29892007-01-19 07:51:42 +00002038// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00002039// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002040defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00002041
Evan Chenga8e29892007-01-19 07:51:42 +00002042
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002043def SBFX : I<(outs GPR:$Rd),
2044 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002045 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002046 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002047 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002048 bits<4> Rd;
2049 bits<4> Rn;
2050 bits<5> lsb;
2051 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002052 let Inst{27-21} = 0b0111101;
2053 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002054 let Inst{20-16} = width;
2055 let Inst{15-12} = Rd;
2056 let Inst{11-7} = lsb;
2057 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002058}
2059
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002060def UBFX : I<(outs GPR:$Rd),
2061 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002062 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002063 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002064 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002065 bits<4> Rd;
2066 bits<4> Rn;
2067 bits<5> lsb;
2068 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002069 let Inst{27-21} = 0b0111111;
2070 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002071 let Inst{20-16} = width;
2072 let Inst{15-12} = Rd;
2073 let Inst{11-7} = lsb;
2074 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002075}
2076
Evan Chenga8e29892007-01-19 07:51:42 +00002077//===----------------------------------------------------------------------===//
2078// Arithmetic Instructions.
2079//
2080
Jim Grosbach26421962008-10-14 20:36:24 +00002081defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002082 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002083 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002084defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002085 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002086 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002087
Evan Chengc85e8322007-07-05 07:13:32 +00002088// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002089defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002090 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00002091 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
2092defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002093 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00002094 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002095
Evan Cheng62674222009-06-25 23:34:10 +00002096defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002097 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00002098defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002099 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Daniel Dunbar238100a2011-01-10 15:26:35 +00002100
2101// ADC and SUBC with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002102defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002103 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00002104defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002105 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00002106
Jim Grosbach84760882010-10-15 18:42:41 +00002107def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2108 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
2109 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
2110 bits<4> Rd;
2111 bits<4> Rn;
2112 bits<12> imm;
2113 let Inst{25} = 1;
2114 let Inst{15-12} = Rd;
2115 let Inst{19-16} = Rn;
2116 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002117}
Evan Cheng13ab0202007-07-10 18:08:01 +00002118
Bob Wilsoncff71782010-08-05 18:23:43 +00002119// The reg/reg form is only defined for the disassembler; for codegen it is
2120// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002121def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2122 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00002123 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002124 bits<4> Rd;
2125 bits<4> Rn;
2126 bits<4> Rm;
2127 let Inst{11-4} = 0b00000000;
2128 let Inst{25} = 0;
2129 let Inst{3-0} = Rm;
2130 let Inst{15-12} = Rd;
2131 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00002132}
2133
Jim Grosbach84760882010-10-15 18:42:41 +00002134def RSBrs : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2135 DPSoRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
2136 [(set GPR:$Rd, (sub so_reg:$shift, GPR:$Rn))]> {
2137 bits<4> Rd;
2138 bits<4> Rn;
2139 bits<12> shift;
2140 let Inst{25} = 0;
2141 let Inst{11-0} = shift;
2142 let Inst{15-12} = Rd;
2143 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002144}
Evan Chengc85e8322007-07-05 07:13:32 +00002145
2146// RSB with 's' bit set.
Daniel Dunbar238100a2011-01-10 15:26:35 +00002147let isCodeGenOnly = 1, Defs = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002148def RSBSri : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2149 IIC_iALUi, "rsbs", "\t$Rd, $Rn, $imm",
2150 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]> {
2151 bits<4> Rd;
2152 bits<4> Rn;
2153 bits<12> imm;
2154 let Inst{25} = 1;
2155 let Inst{20} = 1;
2156 let Inst{15-12} = Rd;
2157 let Inst{19-16} = Rn;
2158 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002159}
Jim Grosbach84760882010-10-15 18:42:41 +00002160def RSBSrs : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2161 DPSoRegFrm, IIC_iALUsr, "rsbs", "\t$Rd, $Rn, $shift",
2162 [(set GPR:$Rd, (subc so_reg:$shift, GPR:$Rn))]> {
2163 bits<4> Rd;
2164 bits<4> Rn;
2165 bits<12> shift;
2166 let Inst{25} = 0;
2167 let Inst{20} = 1;
2168 let Inst{11-0} = shift;
2169 let Inst{15-12} = Rd;
2170 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002171}
Evan Cheng071a2792007-09-11 19:55:27 +00002172}
Evan Chengc85e8322007-07-05 07:13:32 +00002173
Evan Cheng62674222009-06-25 23:34:10 +00002174let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002175def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2176 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2177 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002178 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002179 bits<4> Rd;
2180 bits<4> Rn;
2181 bits<12> imm;
2182 let Inst{25} = 1;
2183 let Inst{15-12} = Rd;
2184 let Inst{19-16} = Rn;
2185 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002186}
Bob Wilsona1d410d2010-08-05 18:59:36 +00002187// The reg/reg form is only defined for the disassembler; for codegen it is
2188// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002189def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2190 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00002191 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002192 bits<4> Rd;
2193 bits<4> Rn;
2194 bits<4> Rm;
2195 let Inst{11-4} = 0b00000000;
2196 let Inst{25} = 0;
2197 let Inst{3-0} = Rm;
2198 let Inst{15-12} = Rd;
2199 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002200}
Jim Grosbach84760882010-10-15 18:42:41 +00002201def RSCrs : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2202 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
2203 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002204 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002205 bits<4> Rd;
2206 bits<4> Rn;
2207 bits<12> shift;
2208 let Inst{25} = 0;
2209 let Inst{11-0} = shift;
2210 let Inst{15-12} = Rd;
2211 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002212}
Evan Cheng62674222009-06-25 23:34:10 +00002213}
2214
2215// FIXME: Allow these to be predicated.
Daniel Dunbar238100a2011-01-10 15:26:35 +00002216let isCodeGenOnly = 1, Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002217def RSCSri : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2218 DPFrm, IIC_iALUi, "rscs\t$Rd, $Rn, $imm",
2219 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002220 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002221 bits<4> Rd;
2222 bits<4> Rn;
2223 bits<12> imm;
2224 let Inst{25} = 1;
2225 let Inst{20} = 1;
2226 let Inst{15-12} = Rd;
2227 let Inst{19-16} = Rn;
2228 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002229}
Jim Grosbach84760882010-10-15 18:42:41 +00002230def RSCSrs : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2231 DPSoRegFrm, IIC_iALUsr, "rscs\t$Rd, $Rn, $shift",
2232 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002233 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002234 bits<4> Rd;
2235 bits<4> Rn;
2236 bits<12> shift;
2237 let Inst{25} = 0;
2238 let Inst{20} = 1;
2239 let Inst{11-0} = shift;
2240 let Inst{15-12} = Rd;
2241 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002242}
Evan Cheng071a2792007-09-11 19:55:27 +00002243}
Evan Cheng2c614c52007-06-06 10:17:05 +00002244
Evan Chenga8e29892007-01-19 07:51:42 +00002245// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002246// The assume-no-carry-in form uses the negation of the input since add/sub
2247// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2248// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2249// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002250def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2251 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002252def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2253 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2254// The with-carry-in form matches bitwise not instead of the negation.
2255// Effectively, the inverse interpretation of the carry flag already accounts
2256// for part of the negation.
2257def : ARMPat<(adde GPR:$src, so_imm_not:$imm),
2258 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002259
2260// Note: These are implemented in C++ code, because they have to generate
2261// ADD/SUBrs instructions, which use a complex pattern that a xform function
2262// cannot produce.
2263// (mul X, 2^n+1) -> (add (X << n), X)
2264// (mul X, 2^n-1) -> (rsb X, (X << n))
2265
Johnny Chen667d1272010-02-22 18:50:54 +00002266// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00002267// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002268class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Nate Begeman692433b2010-07-29 17:56:55 +00002269 list<dag> pattern = [/* For disassembly only; pattern left blank */]>
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002270 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, IIC_iALUr,
2271 opc, "\t$Rd, $Rn, $Rm", pattern> {
2272 bits<4> Rd;
2273 bits<4> Rn;
2274 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002275 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002276 let Inst{11-4} = op11_4;
2277 let Inst{19-16} = Rn;
2278 let Inst{15-12} = Rd;
2279 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002280}
2281
Johnny Chen667d1272010-02-22 18:50:54 +00002282// Saturating add/subtract -- for disassembly only
2283
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002284def QADD : AAI<0b00010000, 0b00000101, "qadd",
2285 [(set GPR:$Rd, (int_arm_qadd GPR:$Rn, GPR:$Rm))]>;
2286def QSUB : AAI<0b00010010, 0b00000101, "qsub",
2287 [(set GPR:$Rd, (int_arm_qsub GPR:$Rn, GPR:$Rm))]>;
2288def QDADD : AAI<0b00010100, 0b00000101, "qdadd">;
2289def QDSUB : AAI<0b00010110, 0b00000101, "qdsub">;
2290
2291def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2292def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2293def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2294def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2295def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2296def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2297def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2298def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2299def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2300def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2301def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2302def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002303
2304// Signed/Unsigned add/subtract -- for disassembly only
2305
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002306def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2307def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2308def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2309def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2310def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2311def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2312def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2313def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2314def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2315def USAX : AAI<0b01100101, 0b11110101, "usax">;
2316def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2317def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002318
2319// Signed/Unsigned halving add/subtract -- for disassembly only
2320
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002321def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2322def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2323def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2324def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2325def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2326def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2327def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2328def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2329def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2330def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2331def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2332def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002333
Johnny Chenadc77332010-02-26 22:04:29 +00002334// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002335
Jim Grosbach70987fb2010-10-18 23:35:38 +00002336def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00002337 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002338 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002339 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002340 bits<4> Rd;
2341 bits<4> Rn;
2342 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002343 let Inst{27-20} = 0b01111000;
2344 let Inst{15-12} = 0b1111;
2345 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002346 let Inst{19-16} = Rd;
2347 let Inst{11-8} = Rm;
2348 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002349}
Jim Grosbach70987fb2010-10-18 23:35:38 +00002350def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00002351 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002352 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002353 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002354 bits<4> Rd;
2355 bits<4> Rn;
2356 bits<4> Rm;
2357 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00002358 let Inst{27-20} = 0b01111000;
2359 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002360 let Inst{19-16} = Rd;
2361 let Inst{15-12} = Ra;
2362 let Inst{11-8} = Rm;
2363 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002364}
2365
2366// Signed/Unsigned saturate -- for disassembly only
2367
Jim Grosbach70987fb2010-10-18 23:35:38 +00002368def SSAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2369 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002370 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002371 bits<4> Rd;
2372 bits<5> sat_imm;
2373 bits<4> Rn;
2374 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002375 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002376 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002377 let Inst{20-16} = sat_imm;
2378 let Inst{15-12} = Rd;
2379 let Inst{11-7} = sh{7-3};
2380 let Inst{6} = sh{0};
2381 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002382}
2383
Jim Grosbach70987fb2010-10-18 23:35:38 +00002384def SSAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$Rn), SatFrm,
2385 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chen667d1272010-02-22 18:50:54 +00002386 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002387 bits<4> Rd;
2388 bits<4> sat_imm;
2389 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002390 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002391 let Inst{11-4} = 0b11110011;
2392 let Inst{15-12} = Rd;
2393 let Inst{19-16} = sat_imm;
2394 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002395}
2396
Jim Grosbach70987fb2010-10-18 23:35:38 +00002397def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2398 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002399 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002400 bits<4> Rd;
2401 bits<5> sat_imm;
2402 bits<4> Rn;
2403 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002404 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002405 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002406 let Inst{15-12} = Rd;
2407 let Inst{11-7} = sh{7-3};
2408 let Inst{6} = sh{0};
2409 let Inst{20-16} = sat_imm;
2410 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002411}
2412
Jim Grosbach70987fb2010-10-18 23:35:38 +00002413def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm,
2414 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00002415 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002416 bits<4> Rd;
2417 bits<4> sat_imm;
2418 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002419 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002420 let Inst{11-4} = 0b11110011;
2421 let Inst{15-12} = Rd;
2422 let Inst{19-16} = sat_imm;
2423 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002424}
Evan Chenga8e29892007-01-19 07:51:42 +00002425
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002426def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2427def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002428
Evan Chenga8e29892007-01-19 07:51:42 +00002429//===----------------------------------------------------------------------===//
2430// Bitwise Instructions.
2431//
2432
Jim Grosbach26421962008-10-14 20:36:24 +00002433defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002434 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002435 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002436defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002437 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002438 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002439defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002440 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002441 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002442defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002443 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002444 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002445
Jim Grosbach3fea191052010-10-21 22:03:21 +00002446def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00002447 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002448 "bfc", "\t$Rd, $imm", "$src = $Rd",
2449 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002450 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002451 bits<4> Rd;
2452 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002453 let Inst{27-21} = 0b0111110;
2454 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00002455 let Inst{15-12} = Rd;
2456 let Inst{11-7} = imm{4-0}; // lsb
2457 let Inst{20-16} = imm{9-5}; // width
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002458}
2459
Johnny Chenb2503c02010-02-17 06:31:48 +00002460// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach3fea191052010-10-21 22:03:21 +00002461def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Johnny Chenb2503c02010-02-17 06:31:48 +00002462 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002463 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2464 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002465 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002466 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002467 bits<4> Rd;
2468 bits<4> Rn;
2469 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00002470 let Inst{27-21} = 0b0111110;
2471 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00002472 let Inst{15-12} = Rd;
2473 let Inst{11-7} = imm{4-0}; // lsb
2474 let Inst{20-16} = imm{9-5}; // width
2475 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00002476}
2477
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002478// GNU as only supports this form of bfi (w/ 4 arguments)
2479let isAsmParserOnly = 1 in
2480def BFI4p : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn,
2481 lsb_pos_imm:$lsb, width_imm:$width),
2482 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
2483 "bfi", "\t$Rd, $Rn, $lsb, $width", "$src = $Rd",
2484 []>, Requires<[IsARM, HasV6T2]> {
2485 bits<4> Rd;
2486 bits<4> Rn;
2487 bits<5> lsb;
2488 bits<5> width;
2489 let Inst{27-21} = 0b0111110;
2490 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
2491 let Inst{15-12} = Rd;
2492 let Inst{11-7} = lsb;
2493 let Inst{20-16} = width; // Custom encoder => lsb+width-1
2494 let Inst{3-0} = Rn;
2495}
2496
Jim Grosbach36860462010-10-21 22:19:32 +00002497def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2498 "mvn", "\t$Rd, $Rm",
2499 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2500 bits<4> Rd;
2501 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002502 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002503 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002504 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00002505 let Inst{15-12} = Rd;
2506 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002507}
Jim Grosbach36860462010-10-21 22:19:32 +00002508def MVNs : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg:$shift), DPSoRegFrm,
2509 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2510 [(set GPR:$Rd, (not so_reg:$shift))]>, UnaryDP {
2511 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002512 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002513 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002514 let Inst{19-16} = 0b0000;
2515 let Inst{15-12} = Rd;
2516 let Inst{11-0} = shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002517}
Evan Chengc4af4632010-11-17 20:13:28 +00002518let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00002519def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
2520 IIC_iMVNi, "mvn", "\t$Rd, $imm",
2521 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
2522 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002523 bits<12> imm;
2524 let Inst{25} = 1;
2525 let Inst{19-16} = 0b0000;
2526 let Inst{15-12} = Rd;
2527 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002528}
Evan Chenga8e29892007-01-19 07:51:42 +00002529
2530def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2531 (BICri GPR:$src, so_imm_not:$imm)>;
2532
2533//===----------------------------------------------------------------------===//
2534// Multiply Instructions.
2535//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002536class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2537 string opc, string asm, list<dag> pattern>
2538 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2539 bits<4> Rd;
2540 bits<4> Rm;
2541 bits<4> Rn;
2542 let Inst{19-16} = Rd;
2543 let Inst{11-8} = Rm;
2544 let Inst{3-0} = Rn;
2545}
2546class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2547 string opc, string asm, list<dag> pattern>
2548 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2549 bits<4> RdLo;
2550 bits<4> RdHi;
2551 bits<4> Rm;
2552 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002553 let Inst{19-16} = RdHi;
2554 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002555 let Inst{11-8} = Rm;
2556 let Inst{3-0} = Rn;
2557}
Evan Chenga8e29892007-01-19 07:51:42 +00002558
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002559let isCommutable = 1 in {
2560let Constraints = "@earlyclobber $Rd" in
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002561def MULv5: ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
2562 pred:$p, cc_out:$s),
2563 Size4Bytes, IIC_iMUL32,
2564 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
2565 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002566
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002567def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2568 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002569 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
2570 Requires<[IsARM, HasV6]>;
2571}
Evan Chenga8e29892007-01-19 07:51:42 +00002572
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002573let Constraints = "@earlyclobber $Rd" in
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002574def MLAv5: ARMPseudoInst<(outs GPR:$Rd),
2575 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
2576 Size4Bytes, IIC_iMAC32,
2577 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2578 Requires<[IsARM, NoV6]> {
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002579 bits<4> Ra;
2580 let Inst{15-12} = Ra;
2581}
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002582def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2583 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002584 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2585 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002586 bits<4> Ra;
2587 let Inst{15-12} = Ra;
2588}
Evan Chenga8e29892007-01-19 07:51:42 +00002589
Jim Grosbach65711012010-11-19 22:22:37 +00002590def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2591 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
2592 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002593 Requires<[IsARM, HasV6T2]> {
2594 bits<4> Rd;
2595 bits<4> Rm;
2596 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00002597 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002598 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00002599 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002600 let Inst{11-8} = Rm;
2601 let Inst{3-0} = Rn;
2602}
Evan Chengedcbada2009-07-06 22:05:45 +00002603
Evan Chenga8e29892007-01-19 07:51:42 +00002604// Extra precision multiplies with low / high results
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002605
Evan Chengcd799b92009-06-12 20:46:18 +00002606let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00002607let isCommutable = 1 in {
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002608let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002609def SMULLv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
2610 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2611 Size4Bytes, IIC_iMUL64, []>,
2612 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002613
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002614def UMULLv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
2615 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2616 Size4Bytes, IIC_iMUL64, []>,
2617 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002618}
2619
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002620def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
2621 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002622 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2623 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002624
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002625def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
2626 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002627 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2628 Requires<[IsARM, HasV6]>;
Evan Cheng8de898a2009-06-26 00:19:44 +00002629}
Evan Chenga8e29892007-01-19 07:51:42 +00002630
2631// Multiply + accumulate
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002632let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002633def SMLALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
2634 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2635 Size4Bytes, IIC_iMAC64, []>,
2636 Requires<[IsARM, NoV6]>;
2637def UMLALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
2638 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2639 Size4Bytes, IIC_iMAC64, []>,
2640 Requires<[IsARM, NoV6]>;
2641def UMAALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
2642 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2643 Size4Bytes, IIC_iMAC64, []>,
2644 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002645
2646}
2647
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002648def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
2649 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002650 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2651 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002652def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
2653 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002654 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2655 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002656
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002657def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
2658 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2659 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2660 Requires<[IsARM, HasV6]> {
2661 bits<4> RdLo;
2662 bits<4> RdHi;
2663 bits<4> Rm;
2664 bits<4> Rn;
2665 let Inst{19-16} = RdLo;
2666 let Inst{15-12} = RdHi;
2667 let Inst{11-8} = Rm;
2668 let Inst{3-0} = Rn;
2669}
Evan Chengcd799b92009-06-12 20:46:18 +00002670} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00002671
2672// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002673def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2674 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
2675 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002676 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00002677 let Inst{15-12} = 0b1111;
2678}
Evan Cheng13ab0202007-07-10 18:08:01 +00002679
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002680def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2681 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002682 [/* For disassembly only; pattern left blank */]>,
2683 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00002684 let Inst{15-12} = 0b1111;
2685}
2686
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002687def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
2688 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2689 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2690 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2691 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002692
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002693def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
2694 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2695 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002696 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002697 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002698
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002699def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
2700 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2701 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2702 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
2703 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002704
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002705def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
2706 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2707 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002708 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002709 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002710
Raul Herbster37fb5b12007-08-30 23:25:47 +00002711multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00002712 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2713 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2714 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2715 (sext_inreg GPR:$Rm, i16)))]>,
2716 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002717
Jim Grosbach3870b752010-10-22 18:35:16 +00002718 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2719 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2720 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2721 (sra GPR:$Rm, (i32 16))))]>,
2722 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002723
Jim Grosbach3870b752010-10-22 18:35:16 +00002724 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2725 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2726 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2727 (sext_inreg GPR:$Rm, i16)))]>,
2728 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002729
Jim Grosbach3870b752010-10-22 18:35:16 +00002730 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2731 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2732 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2733 (sra GPR:$Rm, (i32 16))))]>,
2734 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002735
Jim Grosbach3870b752010-10-22 18:35:16 +00002736 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2737 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2738 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2739 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
2740 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002741
Jim Grosbach3870b752010-10-22 18:35:16 +00002742 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2743 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2744 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2745 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
2746 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00002747}
2748
Raul Herbster37fb5b12007-08-30 23:25:47 +00002749
2750multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002751 def BB : AMulxyIa<0b0001000, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002752 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2753 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2754 [(set GPR:$Rd, (add GPR:$Ra,
2755 (opnode (sext_inreg GPR:$Rn, i16),
2756 (sext_inreg GPR:$Rm, i16))))]>,
2757 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002758
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002759 def BT : AMulxyIa<0b0001000, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002760 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2761 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2762 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
2763 (sra GPR:$Rm, (i32 16)))))]>,
2764 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002765
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002766 def TB : AMulxyIa<0b0001000, 0b01, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002767 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2768 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2769 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2770 (sext_inreg GPR:$Rm, i16))))]>,
2771 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002772
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002773 def TT : AMulxyIa<0b0001000, 0b11, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002774 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2775 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2776 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2777 (sra GPR:$Rm, (i32 16)))))]>,
2778 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002779
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002780 def WB : AMulxyIa<0b0001001, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002781 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2782 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2783 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2784 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
2785 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002786
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002787 def WT : AMulxyIa<0b0001001, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002788 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2789 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2790 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2791 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
2792 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00002793}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002794
Raul Herbster37fb5b12007-08-30 23:25:47 +00002795defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2796defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002797
Johnny Chen83498e52010-02-12 21:59:23 +00002798// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach3870b752010-10-22 18:35:16 +00002799def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
2800 (ins GPR:$Rn, GPR:$Rm),
2801 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002802 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002803 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002804
Jim Grosbach3870b752010-10-22 18:35:16 +00002805def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
2806 (ins GPR:$Rn, GPR:$Rm),
2807 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002808 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002809 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002810
Jim Grosbach3870b752010-10-22 18:35:16 +00002811def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
2812 (ins GPR:$Rn, GPR:$Rm),
2813 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002814 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002815 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002816
Jim Grosbach3870b752010-10-22 18:35:16 +00002817def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
2818 (ins GPR:$Rn, GPR:$Rm),
2819 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002820 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002821 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002822
Johnny Chen667d1272010-02-22 18:50:54 +00002823// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00002824class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
2825 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00002826 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00002827 bits<4> Rn;
2828 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002829 let Inst{4} = 1;
2830 let Inst{5} = swap;
2831 let Inst{6} = sub;
2832 let Inst{7} = 0;
2833 let Inst{21-20} = 0b00;
2834 let Inst{22} = long;
2835 let Inst{27-23} = 0b01110;
Jim Grosbach385e1362010-10-22 19:15:30 +00002836 let Inst{11-8} = Rm;
2837 let Inst{3-0} = Rn;
2838}
2839class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2840 InstrItinClass itin, string opc, string asm>
2841 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2842 bits<4> Rd;
2843 let Inst{15-12} = 0b1111;
2844 let Inst{19-16} = Rd;
2845}
2846class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
2847 InstrItinClass itin, string opc, string asm>
2848 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2849 bits<4> Ra;
2850 let Inst{15-12} = Ra;
2851}
2852class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
2853 InstrItinClass itin, string opc, string asm>
2854 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2855 bits<4> RdLo;
2856 bits<4> RdHi;
2857 let Inst{19-16} = RdHi;
2858 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00002859}
2860
2861multiclass AI_smld<bit sub, string opc> {
2862
Jim Grosbach385e1362010-10-22 19:15:30 +00002863 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2864 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002865
Jim Grosbach385e1362010-10-22 19:15:30 +00002866 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2867 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002868
Jim Grosbach385e1362010-10-22 19:15:30 +00002869 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
2870 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2871 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002872
Jim Grosbach385e1362010-10-22 19:15:30 +00002873 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
2874 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2875 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002876
2877}
2878
2879defm SMLA : AI_smld<0, "smla">;
2880defm SMLS : AI_smld<1, "smls">;
2881
Johnny Chen2ec5e492010-02-22 21:50:40 +00002882multiclass AI_sdml<bit sub, string opc> {
2883
Jim Grosbach385e1362010-10-22 19:15:30 +00002884 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2885 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
2886 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2887 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002888}
2889
2890defm SMUA : AI_sdml<0, "smua">;
2891defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00002892
Evan Chenga8e29892007-01-19 07:51:42 +00002893//===----------------------------------------------------------------------===//
2894// Misc. Arithmetic Instructions.
2895//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00002896
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002897def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
2898 IIC_iUNAr, "clz", "\t$Rd, $Rm",
2899 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002900
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002901def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2902 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
2903 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
2904 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002905
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002906def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2907 IIC_iUNAr, "rev", "\t$Rd, $Rm",
2908 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002909
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002910def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2911 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
2912 [(set GPR:$Rd,
2913 (or (and (srl GPR:$Rm, (i32 8)), 0xFF),
2914 (or (and (shl GPR:$Rm, (i32 8)), 0xFF00),
2915 (or (and (srl GPR:$Rm, (i32 8)), 0xFF0000),
2916 (and (shl GPR:$Rm, (i32 8)), 0xFF000000)))))]>,
2917 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002918
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002919def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2920 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
2921 [(set GPR:$Rd,
Evan Chenga8e29892007-01-19 07:51:42 +00002922 (sext_inreg
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002923 (or (srl (and GPR:$Rm, 0xFF00), (i32 8)),
2924 (shl GPR:$Rm, (i32 8))), i16))]>,
2925 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002926
Bob Wilsonf955f292010-08-17 17:23:19 +00002927def lsl_shift_imm : SDNodeXForm<imm, [{
2928 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
2929 return CurDAG->getTargetConstant(Sh, MVT::i32);
2930}]>;
2931
2932def lsl_amt : PatLeaf<(i32 imm), [{
2933 return (N->getZExtValue() < 32);
2934}], lsl_shift_imm>;
2935
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002936def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
2937 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
2938 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
2939 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
2940 (and (shl GPR:$Rm, lsl_amt:$sh),
2941 0xFFFF0000)))]>,
2942 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002943
Evan Chenga8e29892007-01-19 07:51:42 +00002944// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002945def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
2946 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
2947def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
2948 (PKHBT GPR:$Rn, GPR:$Rm, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002949
Bob Wilsonf955f292010-08-17 17:23:19 +00002950def asr_shift_imm : SDNodeXForm<imm, [{
2951 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
2952 return CurDAG->getTargetConstant(Sh, MVT::i32);
2953}]>;
2954
2955def asr_amt : PatLeaf<(i32 imm), [{
2956 return (N->getZExtValue() <= 32);
2957}], asr_shift_imm>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00002958
Bob Wilsondc66eda2010-08-16 22:26:55 +00002959// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2960// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002961def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
2962 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
2963 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
2964 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
2965 (and (sra GPR:$Rm, asr_amt:$sh),
2966 0xFFFF)))]>,
2967 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002968
Evan Chenga8e29892007-01-19 07:51:42 +00002969// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2970// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002971def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00002972 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002973def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002974 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
2975 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002976
Evan Chenga8e29892007-01-19 07:51:42 +00002977//===----------------------------------------------------------------------===//
2978// Comparison Instructions...
2979//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002980
Jim Grosbach26421962008-10-14 20:36:24 +00002981defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002982 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00002983 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00002984
Jim Grosbach97a884d2010-12-07 20:41:06 +00002985// ARMcmpZ can re-use the above instruction definitions.
2986def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
2987 (CMPri GPR:$src, so_imm:$imm)>;
2988def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
2989 (CMPrr GPR:$src, GPR:$rhs)>;
2990def : ARMPat<(ARMcmpZ GPR:$src, so_reg:$rhs),
2991 (CMPrs GPR:$src, so_reg:$rhs)>;
2992
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002993// FIXME: We have to be careful when using the CMN instruction and comparison
2994// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00002995// results:
2996//
2997// rsbs r1, r1, 0
2998// cmp r0, r1
2999// mov r0, #0
3000// it ls
3001// mov r0, #1
3002//
3003// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00003004//
Bill Wendling6165e872010-08-26 18:33:51 +00003005// cmn r0, r1
3006// mov r0, #0
3007// it ls
3008// mov r0, #1
3009//
3010// However, the CMN gives the *opposite* result when r1 is 0. This is because
3011// the carry flag is set in the CMP case but not in the CMN case. In short, the
3012// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3013// value of r0 and the carry bit (because the "carry bit" parameter to
3014// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3015// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3016// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3017// parameter to AddWithCarry is defined as 0).
3018//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003019// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00003020//
3021// x = 0
3022// ~x = 0xFFFF FFFF
3023// ~x + 1 = 0x1 0000 0000
3024// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3025//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003026// Therefore, we should disable CMN when comparing against zero, until we can
3027// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3028// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00003029//
3030// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3031//
3032// This is related to <rdar://problem/7569620>.
3033//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003034//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3035// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003036
Evan Chenga8e29892007-01-19 07:51:42 +00003037// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00003038defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00003039 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003040 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003041defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003042 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003043 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003044
David Goodwinc0309b42009-06-29 15:33:01 +00003045defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00003046 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00003047 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003048
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003049//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3050// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003051
David Goodwinc0309b42009-06-29 15:33:01 +00003052def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003053 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003054
Evan Cheng218977b2010-07-13 19:27:42 +00003055// Pseudo i64 compares for some floating point compares.
3056let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3057 Defs = [CPSR] in {
3058def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003059 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003060 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003061 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3062
3063def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003064 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003065 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3066} // usesCustomInserter
3067
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003068
Evan Chenga8e29892007-01-19 07:51:42 +00003069// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00003070// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00003071// a two-value operand where a dag node expects two operands. :(
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003072// FIXME: These should all be pseudo-instructions that get expanded to
3073// the normal MOV instructions. That would fix the dependency on
3074// special casing them in tblgen.
Owen Andersonf523e472010-09-23 23:45:25 +00003075let neverHasSideEffects = 1 in {
Jim Grosbach89c898f2010-10-13 00:50:27 +00003076def MOVCCr : AI1<0b1101, (outs GPR:$Rd), (ins GPR:$false, GPR:$Rm), DPFrm,
3077 IIC_iCMOVr, "mov", "\t$Rd, $Rm",
3078 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3079 RegConstraint<"$false = $Rd">, UnaryDP {
3080 bits<4> Rd;
3081 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00003082 let Inst{25} = 0;
Jim Grosbach27e90082010-10-29 19:28:17 +00003083 let Inst{20} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +00003084 let Inst{15-12} = Rd;
Johnny Chen04301522009-11-07 00:54:36 +00003085 let Inst{11-4} = 0b00000000;
Jim Grosbach27e90082010-10-29 19:28:17 +00003086 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00003087}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00003088
Jim Grosbach27e90082010-10-29 19:28:17 +00003089def MOVCCs : AI1<0b1101, (outs GPR:$Rd),
3090 (ins GPR:$false, so_reg:$shift), DPSoRegFrm, IIC_iCMOVsr,
3091 "mov", "\t$Rd, $shift",
3092 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg:$shift, imm:$cc, CCR:$ccr))*/]>,
3093 RegConstraint<"$false = $Rd">, UnaryDP {
3094 bits<4> Rd;
Jim Grosbach27e90082010-10-29 19:28:17 +00003095 bits<12> shift;
Bob Wilson8e86b512009-10-14 19:00:24 +00003096 let Inst{25} = 0;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003097 let Inst{20} = 0;
Jim Grosbach79119162010-11-16 18:13:42 +00003098 let Inst{19-16} = 0;
Jim Grosbach27e90082010-10-29 19:28:17 +00003099 let Inst{15-12} = Rd;
3100 let Inst{11-0} = shift;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003101}
3102
Evan Chengc4af4632010-11-17 20:13:28 +00003103let isMoveImm = 1 in
Evan Cheng75972122011-01-13 07:58:56 +00003104def MOVCCi16 : AI1<0b1000, (outs GPR:$Rd), (ins GPR:$false, i32imm_hilo16:$imm),
Jim Grosbach27e90082010-10-29 19:28:17 +00003105 DPFrm, IIC_iMOVi,
3106 "movw", "\t$Rd, $imm",
3107 []>,
3108 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>,
3109 UnaryDP {
3110 bits<4> Rd;
3111 bits<16> imm;
Bob Wilson8e86b512009-10-14 19:00:24 +00003112 let Inst{25} = 1;
Jim Grosbach27e90082010-10-29 19:28:17 +00003113 let Inst{20} = 0;
3114 let Inst{19-16} = imm{15-12};
3115 let Inst{15-12} = Rd;
3116 let Inst{11-0} = imm{11-0};
3117}
3118
Evan Chengc4af4632010-11-17 20:13:28 +00003119let isMoveImm = 1 in
Jim Grosbach27e90082010-10-29 19:28:17 +00003120def MOVCCi : AI1<0b1101, (outs GPR:$Rd),
3121 (ins GPR:$false, so_imm:$imm), DPFrm, IIC_iCMOVi,
3122 "mov", "\t$Rd, $imm",
3123 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
3124 RegConstraint<"$false = $Rd">, UnaryDP {
3125 bits<4> Rd;
3126 bits<12> imm;
3127 let Inst{25} = 1;
3128 let Inst{20} = 0;
3129 let Inst{19-16} = 0b0000;
3130 let Inst{15-12} = Rd;
3131 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00003132}
Evan Cheng875a6ac2010-11-12 22:42:47 +00003133
Evan Cheng63f35442010-11-13 02:25:14 +00003134// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00003135let isMoveImm = 1 in
Evan Cheng63f35442010-11-13 02:25:14 +00003136def MOVCCi32imm : PseudoInst<(outs GPR:$Rd),
3137 (ins GPR:$false, i32imm:$src, pred:$p),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003138 IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003139
Evan Chengc4af4632010-11-17 20:13:28 +00003140let isMoveImm = 1 in
Evan Cheng875a6ac2010-11-12 22:42:47 +00003141def MVNCCi : AI1<0b1111, (outs GPR:$Rd),
3142 (ins GPR:$false, so_imm:$imm), DPFrm, IIC_iCMOVi,
3143 "mvn", "\t$Rd, $imm",
3144 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
3145 RegConstraint<"$false = $Rd">, UnaryDP {
3146 bits<4> Rd;
3147 bits<12> imm;
3148 let Inst{25} = 1;
3149 let Inst{20} = 0;
3150 let Inst{19-16} = 0b0000;
3151 let Inst{15-12} = Rd;
3152 let Inst{11-0} = imm;
3153}
Owen Andersonf523e472010-09-23 23:45:25 +00003154} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00003155
Jim Grosbach3728e962009-12-10 00:11:09 +00003156//===----------------------------------------------------------------------===//
3157// Atomic operations intrinsics
3158//
3159
Bob Wilsonf74a4292010-10-30 00:54:37 +00003160def memb_opt : Operand<i32> {
3161 let PrintMethod = "printMemBOption";
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003162}
Jim Grosbach3728e962009-12-10 00:11:09 +00003163
Bob Wilsonf74a4292010-10-30 00:54:37 +00003164// memory barriers protect the atomic sequences
3165let hasSideEffects = 1 in {
3166def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3167 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
3168 Requires<[IsARM, HasDB]> {
3169 bits<4> opt;
3170 let Inst{31-4} = 0xf57ff05;
3171 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003172}
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003173
Johnny Chen7def14f2010-08-11 23:35:12 +00003174def DMB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003175 "mcr", "\tp15, 0, $zero, c7, c10, 5",
Evan Cheng11db0682010-08-11 06:22:01 +00003176 [(ARMMemBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003177 Requires<[IsARM, HasV6]> {
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003178 // FIXME: add encoding
3179}
Jim Grosbach3728e962009-12-10 00:11:09 +00003180}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00003181
Bob Wilsonf74a4292010-10-30 00:54:37 +00003182def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3183 "dsb", "\t$opt",
3184 [/* For disassembly only; pattern left blank */]>,
3185 Requires<[IsARM, HasDB]> {
3186 bits<4> opt;
3187 let Inst{31-4} = 0xf57ff04;
3188 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003189}
3190
Johnny Chenfd6037d2010-02-18 00:19:08 +00003191// ISB has only full system option -- for disassembly only
Bob Wilsonf74a4292010-10-30 00:54:37 +00003192def ISB : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
3193 Requires<[IsARM, HasDB]> {
Johnny Chen1adc40c2010-08-12 20:46:17 +00003194 let Inst{31-4} = 0xf57ff06;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003195 let Inst{3-0} = 0b1111;
3196}
3197
Jim Grosbach66869102009-12-11 18:52:41 +00003198let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00003199 let Uses = [CPSR] in {
3200 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003201 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003202 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
3203 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003204 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003205 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
3206 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003207 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003208 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
3209 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003210 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003211 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
3212 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003213 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003214 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
3215 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003216 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003217 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
3218 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003219 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003220 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
3221 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003222 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003223 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
3224 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003225 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003226 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
3227 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003228 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003229 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
3230 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003231 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003232 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
3233 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003234 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003235 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
3236 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003237 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003238 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
3239 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003240 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003241 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
3242 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003243 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003244 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
3245 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003246 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003247 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
3248 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003249 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003250 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
3251 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003252 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003253 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
3254
3255 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003256 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003257 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
3258 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003259 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003260 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
3261 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003262 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003263 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3264
Jim Grosbache801dc42009-12-12 01:40:06 +00003265 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003266 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003267 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3268 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003269 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003270 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3271 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003272 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003273 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3274}
Jim Grosbach5278eb82009-12-11 01:42:04 +00003275}
3276
3277let mayLoad = 1 in {
Jim Grosbach86875a22010-10-29 19:58:57 +00003278def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3279 "ldrexb", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003280 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003281def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3282 "ldrexh", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003283 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003284def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3285 "ldrex", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003286 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003287def LDREXD : AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2), (ins GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003288 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003289 "ldrexd", "\t$Rt, $Rt2, [$Rn]",
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003290 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003291}
3292
Jim Grosbach86875a22010-10-29 19:58:57 +00003293let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
3294def STREXB : AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$src, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003295 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003296 "strexb", "\t$Rd, $src, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003297 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003298def STREXH : AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, GPR:$Rn),
Jim Grosbach5278eb82009-12-11 01:42:04 +00003299 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003300 "strexh", "\t$Rd, $Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003301 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003302def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003303 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003304 "strex", "\t$Rd, $Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003305 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003306def STREXD : AIstrex<0b01, (outs GPR:$Rd),
3307 (ins GPR:$Rt, GPR:$Rt2, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003308 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003309 "strexd", "\t$Rd, $Rt, $Rt2, [$Rn]",
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003310 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003311}
3312
Johnny Chenb9436272010-02-17 22:37:58 +00003313// Clear-Exclusive is for disassembly only.
3314def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3315 [/* For disassembly only; pattern left blank */]>,
3316 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003317 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00003318}
3319
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003320// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
3321let mayLoad = 1 in {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003322def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swp",
3323 [/* For disassembly only; pattern left blank */]>;
3324def SWPB : AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swpb",
3325 [/* For disassembly only; pattern left blank */]>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003326}
3327
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003328//===----------------------------------------------------------------------===//
3329// TLS Instructions
3330//
3331
3332// __aeabi_read_tp preserves the registers r1-r3.
Jason W Kima0871e72010-12-08 23:14:44 +00003333// This is a pseudo inst so that we can get the encoding right,
3334// complete with fixup for the aeabi_read_tp function.
Evan Cheng13ab0202007-07-10 18:08:01 +00003335let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00003336 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
Jason W Kima0871e72010-12-08 23:14:44 +00003337 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003338 [(set R0, ARMthread_pointer)]>;
3339}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00003340
Evan Chenga8e29892007-01-19 07:51:42 +00003341//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00003342// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00003343// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00003344// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00003345// Since by its nature we may be coming from some other function to get
3346// here, and we're using the stack frame for the containing function to
3347// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00003348// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00003349// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00003350// except for our own input by listing the relevant registers in Defs. By
3351// doing so, we also cause the prologue/epilogue code to actively preserve
3352// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003353// A constant value is passed in $val, and we use the location as a scratch.
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003354//
3355// These are pseudo-instructions and are lowered to individual MC-insts, so
3356// no encoding information is necessary.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003357let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00003358 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
3359 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00003360 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Jim Grosbach5caeff52010-05-28 17:37:40 +00003361 D31 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbache76473d2010-11-29 23:51:31 +00003362 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3363 NoItinerary,
Bob Wilsonec80e262010-04-09 20:41:18 +00003364 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3365 Requires<[IsARM, HasVFP2]>;
3366}
3367
3368let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00003369 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
3370 hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbache76473d2010-11-29 23:51:31 +00003371 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3372 NoItinerary,
Bob Wilsonec80e262010-04-09 20:41:18 +00003373 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3374 Requires<[IsARM, NoVFP]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00003375}
3376
Jim Grosbach5eb19512010-05-22 01:06:18 +00003377// FIXME: Non-Darwin version(s)
3378let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
3379 Defs = [ R7, LR, SP ] in {
Jim Grosbache76473d2010-11-29 23:51:31 +00003380def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
3381 NoItinerary,
Jim Grosbach5eb19512010-05-22 01:06:18 +00003382 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
3383 Requires<[IsARM, IsDarwin]>;
3384}
3385
Jim Grosbache4ad3872010-10-19 23:27:08 +00003386// eh.sjlj.dispatchsetup pseudo-instruction.
Jim Grosbache317b132010-10-29 20:21:49 +00003387// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
Jim Grosbache4ad3872010-10-19 23:27:08 +00003388// handled when the pseudo is expanded (which happens before any passes
3389// that need the instruction size).
3390let isBarrier = 1, hasSideEffects = 1 in
3391def Int_eh_sjlj_dispatchsetup :
Jim Grosbach99594eb2010-11-18 01:38:26 +00003392 PseudoInst<(outs), (ins GPR:$src), NoItinerary,
Jim Grosbache4ad3872010-10-19 23:27:08 +00003393 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
3394 Requires<[IsDarwin]>;
3395
Jim Grosbach0e0da732009-05-12 23:59:14 +00003396//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003397// Non-Instruction Patterns
3398//
Rafael Espindola5aca9272006-10-07 14:03:39 +00003399
Evan Chenga8e29892007-01-19 07:51:42 +00003400// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00003401
Evan Cheng893d7fe2010-11-12 23:03:38 +00003402// 32-bit immediate using two piece so_imms or movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00003403// This is a single pseudo instruction, the benefit is that it can be remat'd
3404// as a single unit instead of having to handle reg inputs.
3405// FIXME: Remove this when we can do generalized remat.
Evan Chengfc8475b2011-01-19 02:16:49 +00003406let isReMaterializable = 1, isMoveImm = 1 in
Jim Grosbach99594eb2010-11-18 01:38:26 +00003407def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
Evan Cheng11c11f82010-11-12 23:46:13 +00003408 [(set GPR:$dst, (arm_i32imm:$src))]>,
Evan Cheng893d7fe2010-11-12 23:03:38 +00003409 Requires<[IsARM]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00003410
Evan Chengfc8475b2011-01-19 02:16:49 +00003411let isReMaterializable = 1 in
Evan Cheng5de5d4b2011-01-17 08:03:18 +00003412def MOV_pic_ga : PseudoInst<(outs GPR:$dst),
3413 (ins i32imm:$addr, pclabel:$id), IIC_iMOVix2,
3414 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr, imm:$id))]>,
3415 Requires<[IsARM, UseMovt]>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00003416
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00003417// ConstantPool, GlobalAddress, and JumpTable
3418def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
3419 Requires<[IsARM, DontUseMovt]>;
3420def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
3421def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
3422 Requires<[IsARM, UseMovt]>;
3423def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3424 (LEApcrelJT tjumptable:$dst, imm:$id)>;
3425
Evan Chenga8e29892007-01-19 07:51:42 +00003426// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00003427
Dale Johannesen51e28e62010-06-03 21:09:53 +00003428// Tail calls
Dale Johannesen38d5f042010-06-15 22:24:08 +00003429def : ARMPat<(ARMtcret tcGPR:$dst),
3430 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003431
3432def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3433 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3434
3435def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3436 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3437
Dale Johannesen38d5f042010-06-15 22:24:08 +00003438def : ARMPat<(ARMtcret tcGPR:$dst),
3439 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003440
3441def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3442 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3443
3444def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3445 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
Rafael Espindola24357862006-10-19 17:05:03 +00003446
Evan Chenga8e29892007-01-19 07:51:42 +00003447// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00003448def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003449 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00003450def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003451 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003452
Evan Chenga8e29892007-01-19 07:51:42 +00003453// zextload i1 -> zextload i8
Jim Grosbachc1d30212010-10-27 00:19:44 +00003454def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3455def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00003456
Evan Chenga8e29892007-01-19 07:51:42 +00003457// extload -> zextload
Jim Grosbachc1d30212010-10-27 00:19:44 +00003458def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3459def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3460def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3461def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3462
Evan Chenga8e29892007-01-19 07:51:42 +00003463def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003464
Evan Cheng83b5cf02008-11-05 23:22:34 +00003465def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
3466def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
3467
Evan Cheng34b12d22007-01-19 20:27:35 +00003468// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003469def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3470 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003471 (SMULBB GPR:$a, GPR:$b)>;
3472def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
3473 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003474def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3475 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003476 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003477def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003478 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003479def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
3480 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003481 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003482def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00003483 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003484def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3485 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003486 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003487def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003488 (SMULWB GPR:$a, GPR:$b)>;
3489
3490def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003491 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3492 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003493 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3494def : ARMV5TEPat<(add GPR:$acc,
3495 (mul sext_16_node:$a, sext_16_node:$b)),
3496 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3497def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003498 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3499 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003500 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3501def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003502 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003503 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3504def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003505 (mul (sra GPR:$a, (i32 16)),
3506 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003507 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3508def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003509 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003510 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3511def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003512 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3513 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003514 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3515def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003516 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003517 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3518
Evan Chenga8e29892007-01-19 07:51:42 +00003519//===----------------------------------------------------------------------===//
3520// Thumb Support
3521//
3522
3523include "ARMInstrThumb.td"
3524
3525//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00003526// Thumb2 Support
3527//
3528
3529include "ARMInstrThumb2.td"
3530
3531//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003532// Floating Point Support
3533//
3534
3535include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00003536
3537//===----------------------------------------------------------------------===//
3538// Advanced SIMD (NEON) Support
3539//
3540
3541include "ARMInstrNEON.td"
Johnny Chen906d57f2010-02-12 01:44:23 +00003542
3543//===----------------------------------------------------------------------===//
3544// Coprocessor Instructions. For disassembly only.
3545//
3546
3547def CDP : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3548 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3549 NoItinerary, "cdp", "\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3550 [/* For disassembly only; pattern left blank */]> {
3551 let Inst{4} = 0;
3552}
3553
3554def CDP2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3555 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3556 NoItinerary, "cdp2\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3557 [/* For disassembly only; pattern left blank */]> {
3558 let Inst{31-28} = 0b1111;
3559 let Inst{4} = 0;
3560}
3561
Johnny Chen64dfb782010-02-16 20:04:27 +00003562class ACI<dag oops, dag iops, string opc, string asm>
3563 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
3564 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
3565 let Inst{27-25} = 0b110;
3566}
3567
3568multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
3569
3570 def _OFFSET : ACI<(outs),
3571 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3572 opc, "\tp$cop, cr$CRd, $addr"> {
3573 let Inst{31-28} = op31_28;
3574 let Inst{24} = 1; // P = 1
3575 let Inst{21} = 0; // W = 0
3576 let Inst{22} = 0; // D = 0
3577 let Inst{20} = load;
3578 }
3579
3580 def _PRE : ACI<(outs),
3581 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3582 opc, "\tp$cop, cr$CRd, $addr!"> {
3583 let Inst{31-28} = op31_28;
3584 let Inst{24} = 1; // P = 1
3585 let Inst{21} = 1; // W = 1
3586 let Inst{22} = 0; // D = 0
3587 let Inst{20} = load;
3588 }
3589
3590 def _POST : ACI<(outs),
3591 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
3592 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
3593 let Inst{31-28} = op31_28;
3594 let Inst{24} = 0; // P = 0
3595 let Inst{21} = 1; // W = 1
3596 let Inst{22} = 0; // D = 0
3597 let Inst{20} = load;
3598 }
3599
3600 def _OPTION : ACI<(outs),
3601 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option),
3602 opc, "\tp$cop, cr$CRd, [$base], $option"> {
3603 let Inst{31-28} = op31_28;
3604 let Inst{24} = 0; // P = 0
3605 let Inst{23} = 1; // U = 1
3606 let Inst{21} = 0; // W = 0
3607 let Inst{22} = 0; // D = 0
3608 let Inst{20} = load;
3609 }
3610
3611 def L_OFFSET : ACI<(outs),
3612 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003613 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003614 let Inst{31-28} = op31_28;
3615 let Inst{24} = 1; // P = 1
3616 let Inst{21} = 0; // W = 0
3617 let Inst{22} = 1; // D = 1
3618 let Inst{20} = load;
3619 }
3620
3621 def L_PRE : ACI<(outs),
3622 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003623 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003624 let Inst{31-28} = op31_28;
3625 let Inst{24} = 1; // P = 1
3626 let Inst{21} = 1; // W = 1
3627 let Inst{22} = 1; // D = 1
3628 let Inst{20} = load;
3629 }
3630
3631 def L_POST : ACI<(outs),
3632 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003633 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $offset"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003634 let Inst{31-28} = op31_28;
3635 let Inst{24} = 0; // P = 0
3636 let Inst{21} = 1; // W = 1
3637 let Inst{22} = 1; // D = 1
3638 let Inst{20} = load;
3639 }
3640
3641 def L_OPTION : ACI<(outs),
3642 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003643 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $option"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003644 let Inst{31-28} = op31_28;
3645 let Inst{24} = 0; // P = 0
3646 let Inst{23} = 1; // U = 1
3647 let Inst{21} = 0; // W = 0
3648 let Inst{22} = 1; // D = 1
3649 let Inst{20} = load;
3650 }
3651}
3652
3653defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
3654defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
3655defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
3656defm STC2 : LdStCop<0b1111, 0, "stc2">;
3657
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003658def MCR : ABI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3659 GPR:$Rt, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3660 NoItinerary, "mcr", "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2",
Johnny Chen906d57f2010-02-12 01:44:23 +00003661 [/* For disassembly only; pattern left blank */]> {
3662 let Inst{20} = 0;
3663 let Inst{4} = 1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003664
3665 bits<4> Rt;
3666 bits<4> cop;
3667 bits<3> opc1;
3668 bits<3> opc2;
3669 bits<4> CRm;
3670 bits<4> CRn;
3671
3672 let Inst{15-12} = Rt;
3673 let Inst{11-8} = cop;
3674 let Inst{23-21} = opc1;
3675 let Inst{7-5} = opc2;
3676 let Inst{3-0} = CRm;
3677 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003678}
3679
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003680def MCR2 : ABXI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3681 GPR:$Rt, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3682 NoItinerary, "mcr2\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2",
Johnny Chen906d57f2010-02-12 01:44:23 +00003683 [/* For disassembly only; pattern left blank */]> {
3684 let Inst{31-28} = 0b1111;
3685 let Inst{20} = 0;
3686 let Inst{4} = 1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003687
3688 bits<4> Rt;
3689 bits<4> cop;
3690 bits<3> opc1;
3691 bits<3> opc2;
3692 bits<4> CRm;
3693 bits<4> CRn;
3694
3695 let Inst{15-12} = Rt;
3696 let Inst{11-8} = cop;
3697 let Inst{23-21} = opc1;
3698 let Inst{7-5} = opc2;
3699 let Inst{3-0} = CRm;
3700 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003701}
3702
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003703def MRC : ABI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3704 GPR:$Rt, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3705 NoItinerary, "mrc", "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2",
Johnny Chen906d57f2010-02-12 01:44:23 +00003706 [/* For disassembly only; pattern left blank */]> {
3707 let Inst{20} = 1;
3708 let Inst{4} = 1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003709
3710 bits<4> Rt;
3711 bits<4> cop;
3712 bits<3> opc1;
3713 bits<3> opc2;
3714 bits<4> CRm;
3715 bits<4> CRn;
3716
3717 let Inst{15-12} = Rt;
3718 let Inst{11-8} = cop;
3719 let Inst{23-21} = opc1;
3720 let Inst{7-5} = opc2;
3721 let Inst{3-0} = CRm;
3722 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003723}
3724
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003725def MRC2 : ABXI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3726 GPR:$Rt, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3727 NoItinerary, "mrc2\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2",
Johnny Chen906d57f2010-02-12 01:44:23 +00003728 [/* For disassembly only; pattern left blank */]> {
3729 let Inst{31-28} = 0b1111;
3730 let Inst{20} = 1;
3731 let Inst{4} = 1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003732
3733 bits<4> Rt;
3734 bits<4> cop;
3735 bits<3> opc1;
3736 bits<3> opc2;
3737 bits<4> CRm;
3738 bits<4> CRn;
3739
3740 let Inst{15-12} = Rt;
3741 let Inst{11-8} = cop;
3742 let Inst{23-21} = opc1;
3743 let Inst{7-5} = opc2;
3744 let Inst{3-0} = CRm;
3745 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003746}
3747
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003748def MCRR : ABI<0b1100, (outs), (ins p_imm:$cop, i32imm:$opc,
3749 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
3750 NoItinerary, "mcrr", "\t$cop, $opc, $Rt, $Rt2, $CRm",
Johnny Chen906d57f2010-02-12 01:44:23 +00003751 [/* For disassembly only; pattern left blank */]> {
3752 let Inst{23-20} = 0b0100;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003753
3754 bits<4> Rt;
3755 bits<4> Rt2;
3756 bits<4> cop;
3757 bits<3> opc1;
3758 bits<4> CRm;
3759
3760 let Inst{15-12} = Rt;
3761 let Inst{19-16} = Rt2;
3762 let Inst{11-8} = cop;
3763 let Inst{7-5} = opc1;
3764 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003765}
3766
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003767def MCRR2 : ABXI<0b1100, (outs), (ins p_imm:$cop, i32imm:$opc,
3768 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
3769 NoItinerary, "mcrr2\t$cop, $opc, $Rt, $Rt2, $CRm",
Johnny Chen906d57f2010-02-12 01:44:23 +00003770 [/* For disassembly only; pattern left blank */]> {
3771 let Inst{31-28} = 0b1111;
3772 let Inst{23-20} = 0b0100;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003773
3774 bits<4> Rt;
3775 bits<4> Rt2;
3776 bits<4> cop;
3777 bits<3> opc1;
3778 bits<4> CRm;
3779
3780 let Inst{15-12} = Rt;
3781 let Inst{19-16} = Rt2;
3782 let Inst{11-8} = cop;
3783 let Inst{7-5} = opc1;
3784 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003785}
3786
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003787def MRRC : ABI<0b1100, (outs), (ins p_imm:$cop, i32imm:$opc,
3788 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
3789 NoItinerary, "mrrc", "\t$cop, $opc, $Rt, $Rt2, $CRm",
Johnny Chen906d57f2010-02-12 01:44:23 +00003790 [/* For disassembly only; pattern left blank */]> {
3791 let Inst{23-20} = 0b0101;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003792
3793 bits<4> Rt;
3794 bits<4> Rt2;
3795 bits<4> cop;
3796 bits<3> opc1;
3797 bits<4> CRm;
3798
3799 let Inst{15-12} = Rt;
3800 let Inst{19-16} = Rt2;
3801 let Inst{11-8} = cop;
3802 let Inst{7-5} = opc1;
3803 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003804}
3805
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003806def MRRC2 : ABXI<0b1100, (outs), (ins p_imm:$cop, i32imm:$opc,
3807 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
3808 NoItinerary, "mrrc2\t$cop, $opc, $Rt, $Rt2, $CRm",
Johnny Chen906d57f2010-02-12 01:44:23 +00003809 [/* For disassembly only; pattern left blank */]> {
3810 let Inst{31-28} = 0b1111;
3811 let Inst{23-20} = 0b0101;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003812
3813 bits<4> Rt;
3814 bits<4> Rt2;
3815 bits<4> cop;
3816 bits<3> opc1;
3817 bits<4> CRm;
3818
3819 let Inst{15-12} = Rt;
3820 let Inst{19-16} = Rt2;
3821 let Inst{11-8} = cop;
3822 let Inst{7-5} = opc1;
3823 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003824}
3825
Johnny Chenb98e1602010-02-12 18:55:33 +00003826//===----------------------------------------------------------------------===//
3827// Move between special register and ARM core register -- for disassembly only
3828//
3829
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003830def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, cpsr",
Johnny Chenb98e1602010-02-12 18:55:33 +00003831 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003832 bits<4> Rd;
3833 let Inst{23-16} = 0b00001111;
3834 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00003835 let Inst{7-4} = 0b0000;
3836}
3837
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003838def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,"mrs","\t$Rd, spsr",
Johnny Chenb98e1602010-02-12 18:55:33 +00003839 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003840 bits<4> Rd;
3841 let Inst{23-16} = 0b01001111;
3842 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00003843 let Inst{7-4} = 0b0000;
3844}
3845
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003846def MSR : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3847 "msr", "\tcpsr$mask, $src",
Johnny Chenb98e1602010-02-12 18:55:33 +00003848 [/* For disassembly only; pattern left blank */]> {
3849 let Inst{23-20} = 0b0010;
3850 let Inst{7-4} = 0b0000;
3851}
3852
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003853def MSRi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3854 "msr", "\tcpsr$mask, $a",
Johnny Chen64dfb782010-02-16 20:04:27 +00003855 [/* For disassembly only; pattern left blank */]> {
3856 let Inst{23-20} = 0b0010;
3857 let Inst{7-4} = 0b0000;
3858}
3859
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003860def MSRsys : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3861 "msr", "\tspsr$mask, $src",
Johnny Chen64dfb782010-02-16 20:04:27 +00003862 [/* For disassembly only; pattern left blank */]> {
3863 let Inst{23-20} = 0b0110;
3864 let Inst{7-4} = 0b0000;
3865}
3866
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003867def MSRsysi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3868 "msr", "\tspsr$mask, $a",
Johnny Chenb98e1602010-02-12 18:55:33 +00003869 [/* For disassembly only; pattern left blank */]> {
3870 let Inst{23-20} = 0b0110;
3871 let Inst{7-4} = 0b0000;
3872}