blob: d6188892e63144daeb0ed8740f1306796413f24e [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Craig Topper1bf724b2012-02-19 07:15:48 +000016#include "X86ISelLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000017#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000018#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000019#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
David Greene583b68f2011-02-17 19:18:59 +000021#include "Utils/X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Evan Cheng55d42002011-01-08 01:24:27 +000031#include "llvm/CodeGen/IntrinsicLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000032#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000033#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000035#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000036#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000038#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000039#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000040#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/MC/MCSymbol.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000045#include "llvm/ADT/VariadicFunction.h"
Evan Cheng485fafc2011-03-21 01:19:09 +000046#include "llvm/Support/CallSite.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
48#include "llvm/Support/ErrorHandling.h"
49#include "llvm/Support/MathExtras.h"
Rafael Espindola151ab3e2011-08-30 19:47:04 +000050#include "llvm/Target/TargetOptions.h"
Benjamin Kramer9c683542012-01-30 15:16:21 +000051#include <bitset>
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000052using namespace llvm;
53
Evan Chengb1712452010-01-27 06:25:16 +000054STATISTIC(NumTailCalls, "Number of tail calls");
55
Evan Cheng10e86422008-04-25 19:11:04 +000056// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000057static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000058 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000059
David Greenea5f26012011-02-07 19:36:54 +000060/// Generate a DAG to grab 128-bits from a vector > 128 bits. This
61/// sets things up to match to an AVX VEXTRACTF128 instruction or a
David Greene74a579d2011-02-10 16:57:36 +000062/// simple subregister reference. Idx is an index in the 128 bits we
63/// want. It need not be aligned to a 128-bit bounday. That makes
64/// lowering EXTRACT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +000065static SDValue Extract128BitVector(SDValue Vec,
66 SDValue Idx,
67 SelectionDAG &DAG,
68 DebugLoc dl) {
69 EVT VT = Vec.getValueType();
70 assert(VT.getSizeInBits() == 256 && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +000071 EVT ElVT = VT.getVectorElementType();
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +000072 int Factor = VT.getSizeInBits()/128;
73 EVT ResultVT = EVT::getVectorVT(*DAG.getContext(), ElVT,
74 VT.getVectorNumElements()/Factor);
David Greenea5f26012011-02-07 19:36:54 +000075
76 // Extract from UNDEF is UNDEF.
77 if (Vec.getOpcode() == ISD::UNDEF)
78 return DAG.getNode(ISD::UNDEF, dl, ResultVT);
79
80 if (isa<ConstantSDNode>(Idx)) {
81 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
82
83 // Extract the relevant 128 bits. Generate an EXTRACT_SUBVECTOR
84 // we can match to VEXTRACTF128.
85 unsigned ElemsPerChunk = 128 / ElVT.getSizeInBits();
86
87 // This is the index of the first element of the 128-bit chunk
88 // we want.
89 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits()) / 128)
90 * ElemsPerChunk);
91
92 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +000093 SDValue Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, ResultVT, Vec,
94 VecIdx);
95
96 return Result;
97 }
98
99 return SDValue();
100}
101
102/// Generate a DAG to put 128-bits into a vector > 128 bits. This
103/// sets things up to match to an AVX VINSERTF128 instruction or a
David Greene6b381262011-02-09 15:32:06 +0000104/// simple superregister reference. Idx is an index in the 128 bits
105/// we want. It need not be aligned to a 128-bit bounday. That makes
106/// lowering INSERT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +0000107static SDValue Insert128BitVector(SDValue Result,
108 SDValue Vec,
109 SDValue Idx,
110 SelectionDAG &DAG,
111 DebugLoc dl) {
112 if (isa<ConstantSDNode>(Idx)) {
113 EVT VT = Vec.getValueType();
114 assert(VT.getSizeInBits() == 128 && "Unexpected vector size!");
115
116 EVT ElVT = VT.getVectorElementType();
David Greenea5f26012011-02-07 19:36:54 +0000117 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
David Greenea5f26012011-02-07 19:36:54 +0000118 EVT ResultVT = Result.getValueType();
119
120 // Insert the relevant 128 bits.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000121 unsigned ElemsPerChunk = 128/ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +0000122
123 // This is the index of the first element of the 128-bit chunk
124 // we want.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000125 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits())/128)
David Greenea5f26012011-02-07 19:36:54 +0000126 * ElemsPerChunk);
127
128 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +0000129 Result = DAG.getNode(ISD::INSERT_SUBVECTOR, dl, ResultVT, Result, Vec,
130 VecIdx);
131 return Result;
132 }
133
134 return SDValue();
135}
136
Chris Lattnerf0144122009-07-28 03:13:23 +0000137static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Evan Cheng2bffee22011-02-01 01:14:13 +0000138 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
139 bool is64Bit = Subtarget->is64Bit();
NAKAMURA Takumi27635382011-02-05 15:10:54 +0000140
Evan Cheng2bffee22011-02-01 01:14:13 +0000141 if (Subtarget->isTargetEnvMacho()) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000142 if (is64Bit)
143 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +0000144 return new TargetLoweringObjectFileMachO();
Michael J. Spencerec38de22010-10-10 22:04:20 +0000145 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000146
Evan Cheng203576a2011-07-20 19:50:42 +0000147 if (Subtarget->isTargetELF())
148 return new TargetLoweringObjectFileELF();
Evan Cheng2bffee22011-02-01 01:14:13 +0000149 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
Chris Lattnere019ec12010-12-19 20:07:10 +0000150 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +0000151 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +0000152}
153
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000154X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000155 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +0000156 Subtarget = &TM.getSubtarget<X86Subtarget>();
Craig Topper1accb7e2012-01-10 06:54:16 +0000157 X86ScalarSSEf64 = Subtarget->hasSSE2();
158 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +0000159 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000160
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000161 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000162 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000163
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000164 // Set up the TargetLowering object.
Chris Lattnera34b3cf2010-12-19 20:03:11 +0000165 static MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000166
167 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Duncan Sands03228082008-11-23 15:47:28 +0000168 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000169 // X86-SSE is even stranger. It uses -1 or 0 for vector masks.
170 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Eric Christopher471e4222011-06-08 23:55:35 +0000171
Eric Christopherde5e1012011-03-11 01:05:58 +0000172 // For 64-bit since we have so many registers use the ILP scheduler, for
173 // 32-bit code use the register pressure specific scheduling.
Andrew Trick922d3142012-02-01 23:20:51 +0000174 // For 32 bit Atom, use Hybrid (register pressure + latency) scheduling.
Eric Christopherde5e1012011-03-11 01:05:58 +0000175 if (Subtarget->is64Bit())
176 setSchedulingPreference(Sched::ILP);
Andrew Trick922d3142012-02-01 23:20:51 +0000177 else if (Subtarget->isAtom())
178 setSchedulingPreference(Sched::Hybrid);
Eric Christopherde5e1012011-03-11 01:05:58 +0000179 else
180 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000181 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000182
Michael J. Spencer92bf38c2010-10-10 23:11:06 +0000183 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000184 // Setup Windows compiler runtime calls.
185 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000186 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
Julien Lerougef2960822011-07-08 21:40:25 +0000187 setLibcallName(RTLIB::SREM_I64, "_allrem");
188 setLibcallName(RTLIB::UREM_I64, "_aullrem");
189 setLibcallName(RTLIB::MUL_I64, "_allmul");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000190 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000191 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Julien Lerougef2960822011-07-08 21:40:25 +0000192 setLibcallCallingConv(RTLIB::SREM_I64, CallingConv::X86_StdCall);
193 setLibcallCallingConv(RTLIB::UREM_I64, CallingConv::X86_StdCall);
194 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::X86_StdCall);
Michael J. Spencer1a2d0612012-02-24 19:01:22 +0000195
196 // The _ftol2 runtime function has an unusual calling conv, which
197 // is modeled by a special pseudo-instruction.
198 setLibcallName(RTLIB::FPTOUINT_F64_I64, 0);
199 setLibcallName(RTLIB::FPTOUINT_F32_I64, 0);
200 setLibcallName(RTLIB::FPTOUINT_F64_I32, 0);
201 setLibcallName(RTLIB::FPTOUINT_F32_I32, 0);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000202 }
203
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000204 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000205 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000206 setUseUnderscoreSetJmp(false);
207 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000208 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000209 // MS runtime is weird: it exports _setjmp, but longjmp!
210 setUseUnderscoreSetJmp(true);
211 setUseUnderscoreLongJmp(false);
212 } else {
213 setUseUnderscoreSetJmp(true);
214 setUseUnderscoreLongJmp(true);
215 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000216
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000217 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000218 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000219 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000221 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000222 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000223
Owen Anderson825b72b2009-08-11 20:47:22 +0000224 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000225
Scott Michelfdc40a02009-02-17 22:15:04 +0000226 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000227 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000228 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000229 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000230 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000231 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
232 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000233
234 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000235 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
236 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
237 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
238 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
239 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
240 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000241
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000242 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
243 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000244 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
245 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
246 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000247
Evan Cheng25ab6902006-09-08 06:48:29 +0000248 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000249 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Bill Wendling397ae212012-01-05 02:13:20 +0000250 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000251 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000252 // We have an algorithm for SSE2->double, and we turn this into a
253 // 64-bit FILD followed by conditional FADD for other targets.
254 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000255 // We have an algorithm for SSE2, and we turn this into a 64-bit
256 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000257 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000258 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000259
260 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
261 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000262 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
263 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000264
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000265 if (!TM.Options.UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000266 // SSE has no i16 to fp conversion, only i32
267 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000268 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000269 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000270 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000271 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000272 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
273 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000274 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000275 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000276 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
277 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000278 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000279
Dale Johannesen73328d12007-09-19 23:55:34 +0000280 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
281 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000282 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
283 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000284
Evan Cheng02568ff2006-01-30 22:13:22 +0000285 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
286 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000287 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
288 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000289
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000290 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000291 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000292 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000293 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000294 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000295 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
296 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000297 }
298
299 // Handle FP_TO_UINT by promoting the destination to a larger signed
300 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
302 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
303 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000304
Evan Cheng25ab6902006-09-08 06:48:29 +0000305 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000306 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
307 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000308 } else if (!TM.Options.UseSoftFloat) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000309 // Since AVX is a superset of SSE3, only check for SSE here.
310 if (Subtarget->hasSSE1() && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000311 // Expand FP_TO_UINT into a select.
312 // FIXME: We would like to use a Custom expander here eventually to do
313 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000314 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000315 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000316 // With SSE3 we can use fisttpll to convert to a signed i64; without
317 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000318 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000319 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000320
Michael J. Spencer1a2d0612012-02-24 19:01:22 +0000321 if (isTargetFTOL()) {
322 // Use the _ftol2 runtime function, which has a pseudo-instruction
323 // to handle its weird calling convention.
324 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Custom);
325 }
326
Chris Lattner399610a2006-12-05 18:22:22 +0000327 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000328 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000329 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
330 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000331 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000332 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000333 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000334 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000335 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000336 }
Chris Lattner21f66852005-12-23 05:15:23 +0000337
Dan Gohmanb00ee212008-02-18 19:34:53 +0000338 // Scalar integer divide and remainder are lowered to use operations that
339 // produce two results, to match the available instructions. This exposes
340 // the two-result form to trivial CSE, which is able to combine x/y and x%y
341 // into a single instruction.
342 //
343 // Scalar integer multiply-high is also lowered to use two-result
344 // operations, to match the available instructions. However, plain multiply
345 // (low) operations are left as Legal, as there are single-result
346 // instructions for this in x86. Using the two-result multiply instructions
347 // when both high and low results are needed must be arranged by dagcombine.
Chris Lattnere019ec12010-12-19 20:07:10 +0000348 for (unsigned i = 0, e = 4; i != e; ++i) {
349 MVT VT = IntVTs[i];
350 setOperationAction(ISD::MULHS, VT, Expand);
351 setOperationAction(ISD::MULHU, VT, Expand);
352 setOperationAction(ISD::SDIV, VT, Expand);
353 setOperationAction(ISD::UDIV, VT, Expand);
354 setOperationAction(ISD::SREM, VT, Expand);
355 setOperationAction(ISD::UREM, VT, Expand);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000356
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000357 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000358 setOperationAction(ISD::ADDC, VT, Custom);
359 setOperationAction(ISD::ADDE, VT, Custom);
360 setOperationAction(ISD::SUBC, VT, Custom);
361 setOperationAction(ISD::SUBE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000362 }
Dan Gohmana37c9f72007-09-25 18:23:27 +0000363
Owen Anderson825b72b2009-08-11 20:47:22 +0000364 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
365 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
366 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
367 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000368 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000369 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
370 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
371 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
372 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
373 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
374 setOperationAction(ISD::FREM , MVT::f32 , Expand);
375 setOperationAction(ISD::FREM , MVT::f64 , Expand);
376 setOperationAction(ISD::FREM , MVT::f80 , Expand);
377 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000378
Chandler Carruth77821022011-12-24 12:12:34 +0000379 // Promote the i8 variants and force them on up to i32 which has a shorter
380 // encoding.
381 setOperationAction(ISD::CTTZ , MVT::i8 , Promote);
382 AddPromotedToType (ISD::CTTZ , MVT::i8 , MVT::i32);
383 setOperationAction(ISD::CTTZ_ZERO_UNDEF , MVT::i8 , Promote);
384 AddPromotedToType (ISD::CTTZ_ZERO_UNDEF , MVT::i8 , MVT::i32);
Craig Topper909652f2011-10-14 03:21:46 +0000385 if (Subtarget->hasBMI()) {
Chandler Carruthd873a4b2011-12-24 11:11:38 +0000386 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i16 , Expand);
387 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32 , Expand);
388 if (Subtarget->is64Bit())
389 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper909652f2011-10-14 03:21:46 +0000390 } else {
Craig Topper909652f2011-10-14 03:21:46 +0000391 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
392 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
393 if (Subtarget->is64Bit())
394 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
395 }
Craig Topper37f21672011-10-11 06:44:02 +0000396
397 if (Subtarget->hasLZCNT()) {
Chandler Carruth77821022011-12-24 12:12:34 +0000398 // When promoting the i8 variants, force them to i32 for a shorter
399 // encoding.
Craig Topper37f21672011-10-11 06:44:02 +0000400 setOperationAction(ISD::CTLZ , MVT::i8 , Promote);
Chandler Carruth77821022011-12-24 12:12:34 +0000401 AddPromotedToType (ISD::CTLZ , MVT::i8 , MVT::i32);
402 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Promote);
403 AddPromotedToType (ISD::CTLZ_ZERO_UNDEF, MVT::i8 , MVT::i32);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000404 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Expand);
405 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Expand);
406 if (Subtarget->is64Bit())
407 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper37f21672011-10-11 06:44:02 +0000408 } else {
409 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
410 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
411 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000412 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Custom);
413 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Custom);
414 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Custom);
415 if (Subtarget->is64Bit()) {
Craig Topper37f21672011-10-11 06:44:02 +0000416 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000417 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Custom);
418 }
Evan Cheng25ab6902006-09-08 06:48:29 +0000419 }
420
Benjamin Kramer1292c222010-12-04 20:32:23 +0000421 if (Subtarget->hasPOPCNT()) {
422 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
423 } else {
424 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
425 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
426 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
427 if (Subtarget->is64Bit())
428 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
429 }
430
Owen Anderson825b72b2009-08-11 20:47:22 +0000431 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
432 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000433
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000434 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000435 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000436 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000437 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000438 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000439 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
440 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
441 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
442 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
443 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000444 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000445 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
446 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
447 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
448 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000449 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000450 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
Andrew Trickf6c39412011-03-23 23:11:02 +0000451 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000452 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000453 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000454
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000455 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000456 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
457 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
458 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
459 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000460 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000461 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
462 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000463 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000464 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000465 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
466 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
467 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
468 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000469 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000470 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000471 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000472 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
473 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
474 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000475 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000476 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
477 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
478 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000479 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000480
Craig Topper1accb7e2012-01-10 06:54:16 +0000481 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000482 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000483
Eric Christopher9a9d2752010-07-22 02:48:34 +0000484 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000485 setOperationAction(ISD::ATOMIC_FENCE , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000486
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000487 // On X86 and X86-64, atomic operations are lowered to locked instructions.
488 // Locked instructions, in turn, have implicit fence semantics (all memory
489 // operations are flushed before issuing the locked instruction, and they
490 // are not buffered), so we can fold away the common pattern of
491 // fence-atomic-fence.
492 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000493
Mon P Wang63307c32008-05-05 19:05:59 +0000494 // Expand certain atomics
Chris Lattnere019ec12010-12-19 20:07:10 +0000495 for (unsigned i = 0, e = 4; i != e; ++i) {
496 MVT VT = IntVTs[i];
497 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
498 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
Eli Friedman327236c2011-08-24 20:50:09 +0000499 setOperationAction(ISD::ATOMIC_STORE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000500 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000501
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000502 if (!Subtarget->is64Bit()) {
Eli Friedmanf8f90f02011-08-24 22:33:28 +0000503 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000504 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
505 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
506 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
507 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
508 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
509 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
510 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000511 }
512
Eli Friedman43f51ae2011-08-26 21:21:21 +0000513 if (Subtarget->hasCmpxchg16b()) {
514 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i128, Custom);
515 }
516
Evan Cheng3c992d22006-03-07 02:02:57 +0000517 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000518 if (!Subtarget->isTargetDarwin() &&
519 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000520 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000521 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000522 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000523
Owen Anderson825b72b2009-08-11 20:47:22 +0000524 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
525 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
526 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
527 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000528 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000529 setExceptionPointerRegister(X86::RAX);
530 setExceptionSelectorRegister(X86::RDX);
531 } else {
532 setExceptionPointerRegister(X86::EAX);
533 setExceptionSelectorRegister(X86::EDX);
534 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000535 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
536 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000537
Duncan Sands4a544a72011-09-06 13:37:06 +0000538 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
539 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000540
Owen Anderson825b72b2009-08-11 20:47:22 +0000541 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000542
Nate Begemanacc398c2006-01-25 18:21:52 +0000543 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000544 setOperationAction(ISD::VASTART , MVT::Other, Custom);
545 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000546 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000547 setOperationAction(ISD::VAARG , MVT::Other, Custom);
548 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000549 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000550 setOperationAction(ISD::VAARG , MVT::Other, Expand);
551 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000552 }
Evan Chengae642192007-03-02 23:16:35 +0000553
Owen Anderson825b72b2009-08-11 20:47:22 +0000554 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
555 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eric Christopherc967ad82011-08-31 04:17:21 +0000556
557 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
558 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
559 MVT::i64 : MVT::i32, Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000560 else if (TM.Options.EnableSegmentedStacks)
Eric Christopherc967ad82011-08-31 04:17:21 +0000561 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
562 MVT::i64 : MVT::i32, Custom);
563 else
564 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
565 MVT::i64 : MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000566
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000567 if (!TM.Options.UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000568 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000569 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000570 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
571 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000572
Evan Cheng223547a2006-01-31 22:28:30 +0000573 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000574 setOperationAction(ISD::FABS , MVT::f64, Custom);
575 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000576
577 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000578 setOperationAction(ISD::FNEG , MVT::f64, Custom);
579 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000580
Evan Cheng68c47cb2007-01-05 07:55:56 +0000581 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000582 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
583 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000584
Stuart Hastings4fd0dee2011-06-01 04:39:42 +0000585 // Lower this to FGETSIGNx86 plus an AND.
586 setOperationAction(ISD::FGETSIGN, MVT::i64, Custom);
587 setOperationAction(ISD::FGETSIGN, MVT::i32, Custom);
588
Evan Chengd25e9e82006-02-02 00:28:23 +0000589 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000590 setOperationAction(ISD::FSIN , MVT::f64, Expand);
591 setOperationAction(ISD::FCOS , MVT::f64, Expand);
592 setOperationAction(ISD::FSIN , MVT::f32, Expand);
593 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000594
Chris Lattnera54aa942006-01-29 06:26:08 +0000595 // Expand FP immediates into loads from the stack, except for the special
596 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000597 addLegalFPImmediate(APFloat(+0.0)); // xorpd
598 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000599 } else if (!TM.Options.UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000600 // Use SSE for f32, x87 for f64.
601 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000602 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
603 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000604
605 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000606 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000607
608 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000609 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000610
Owen Anderson825b72b2009-08-11 20:47:22 +0000611 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000612
613 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000614 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
615 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000616
617 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000618 setOperationAction(ISD::FSIN , MVT::f32, Expand);
619 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000620
Nate Begemane1795842008-02-14 08:57:00 +0000621 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000622 addLegalFPImmediate(APFloat(+0.0f)); // xorps
623 addLegalFPImmediate(APFloat(+0.0)); // FLD0
624 addLegalFPImmediate(APFloat(+1.0)); // FLD1
625 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
626 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
627
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000628 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000629 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
630 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000631 }
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000632 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000633 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000634 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000635 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
636 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000637
Owen Anderson825b72b2009-08-11 20:47:22 +0000638 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
639 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
640 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
641 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000642
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000643 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000644 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
645 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000646 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000647 addLegalFPImmediate(APFloat(+0.0)); // FLD0
648 addLegalFPImmediate(APFloat(+1.0)); // FLD1
649 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
650 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000651 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
652 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
653 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
654 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000655 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000656
Cameron Zwarich33390842011-07-08 21:39:21 +0000657 // We don't support FMA.
658 setOperationAction(ISD::FMA, MVT::f64, Expand);
659 setOperationAction(ISD::FMA, MVT::f32, Expand);
660
Dale Johannesen59a58732007-08-05 18:49:15 +0000661 // Long double always uses X87.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000662 if (!TM.Options.UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000663 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
664 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
665 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000666 {
Benjamin Kramer98383962010-12-04 14:22:24 +0000667 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000668 addLegalFPImmediate(TmpFlt); // FLD0
669 TmpFlt.changeSign();
670 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
Benjamin Kramer98383962010-12-04 14:22:24 +0000671
672 bool ignored;
Evan Chengc7ce29b2009-02-13 22:36:38 +0000673 APFloat TmpFlt2(+1.0);
674 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
675 &ignored);
676 addLegalFPImmediate(TmpFlt2); // FLD1
677 TmpFlt2.changeSign();
678 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
679 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000680
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000681 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000682 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
683 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000684 }
Cameron Zwarich33390842011-07-08 21:39:21 +0000685
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000686 setOperationAction(ISD::FFLOOR, MVT::f80, Expand);
687 setOperationAction(ISD::FCEIL, MVT::f80, Expand);
688 setOperationAction(ISD::FTRUNC, MVT::f80, Expand);
689 setOperationAction(ISD::FRINT, MVT::f80, Expand);
690 setOperationAction(ISD::FNEARBYINT, MVT::f80, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000691 setOperationAction(ISD::FMA, MVT::f80, Expand);
Dale Johannesen2f429012007-09-26 21:10:55 +0000692 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000693
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000694 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000695 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
696 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
697 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000698
Owen Anderson825b72b2009-08-11 20:47:22 +0000699 setOperationAction(ISD::FLOG, MVT::f80, Expand);
700 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
701 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
702 setOperationAction(ISD::FEXP, MVT::f80, Expand);
703 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000704
Mon P Wangf007a8b2008-11-06 05:31:54 +0000705 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000706 // (for widening) or expand (for scalarization). Then we will selectively
707 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000708 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
709 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
710 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
711 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
712 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
713 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
714 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
715 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
716 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
717 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
718 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
719 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
720 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
721 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
722 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
723 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
724 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000725 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
David Greenecfe33c42011-01-26 19:13:22 +0000726 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
727 setOperationAction(ISD::INSERT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000728 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
729 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
730 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
731 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
732 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
733 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
734 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
735 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
736 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
737 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
738 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
739 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
740 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
741 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000742 setOperationAction(ISD::CTTZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000743 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000744 setOperationAction(ISD::CTLZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000745 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
746 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
747 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
748 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
749 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
750 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
Duncan Sands28b77e92011-09-06 19:07:46 +0000751 setOperationAction(ISD::SETCC, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000752 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
753 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
754 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
755 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
756 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
757 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
758 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
759 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
760 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000761 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000762 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
763 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
764 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
765 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
Nadav Rotemaec58612011-09-13 19:17:42 +0000766 setOperationAction(ISD::VSELECT, (MVT::SimpleValueType)VT, Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000767 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
768 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
769 setTruncStoreAction((MVT::SimpleValueType)VT,
770 (MVT::SimpleValueType)InnerVT, Expand);
771 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
772 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
773 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000774 }
775
Evan Chengc7ce29b2009-02-13 22:36:38 +0000776 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
777 // with -msoft-float, disable use of MMX as well.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000778 if (!TM.Options.UseSoftFloat && Subtarget->hasMMX()) {
Dale Johannesene93d99c2010-10-20 21:32:10 +0000779 addRegisterClass(MVT::x86mmx, X86::VR64RegisterClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000780 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000781 }
782
Dale Johannesen0488fb62010-09-30 23:57:10 +0000783 // MMX-sized vectors (other than x86mmx) are expected to be expanded
784 // into smaller operations.
785 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
786 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
787 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
788 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
789 setOperationAction(ISD::AND, MVT::v8i8, Expand);
790 setOperationAction(ISD::AND, MVT::v4i16, Expand);
791 setOperationAction(ISD::AND, MVT::v2i32, Expand);
792 setOperationAction(ISD::AND, MVT::v1i64, Expand);
793 setOperationAction(ISD::OR, MVT::v8i8, Expand);
794 setOperationAction(ISD::OR, MVT::v4i16, Expand);
795 setOperationAction(ISD::OR, MVT::v2i32, Expand);
796 setOperationAction(ISD::OR, MVT::v1i64, Expand);
797 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
798 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
799 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
800 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
801 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
802 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
803 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
804 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
805 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
806 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
807 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
808 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
809 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000810 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
811 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
812 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
813 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000814
Craig Topper1accb7e2012-01-10 06:54:16 +0000815 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000816 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000817
Owen Anderson825b72b2009-08-11 20:47:22 +0000818 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
819 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
820 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
821 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
822 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
823 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
824 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
825 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
826 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
827 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
828 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000829 setOperationAction(ISD::SETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000830 }
831
Craig Topper1accb7e2012-01-10 06:54:16 +0000832 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000833 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000834
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000835 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
836 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000837 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
838 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
839 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
840 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000841
Owen Anderson825b72b2009-08-11 20:47:22 +0000842 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
843 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
844 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
845 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
846 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
847 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
848 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
849 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
850 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
851 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
852 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
853 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
854 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
855 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
856 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
857 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000858
Nadav Rotem354efd82011-09-18 14:57:03 +0000859 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000860 setOperationAction(ISD::SETCC, MVT::v16i8, Custom);
861 setOperationAction(ISD::SETCC, MVT::v8i16, Custom);
862 setOperationAction(ISD::SETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000863
Owen Anderson825b72b2009-08-11 20:47:22 +0000864 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
865 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
866 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
867 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
868 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000869
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000870 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
871 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
872 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
873 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
874 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
875
Evan Cheng2c3ae372006-04-12 21:21:57 +0000876 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000877 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
878 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000879 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000880 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000881 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000882 // Do not attempt to custom lower non-128-bit vectors
883 if (!VT.is128BitVector())
884 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000885 setOperationAction(ISD::BUILD_VECTOR,
886 VT.getSimpleVT().SimpleTy, Custom);
887 setOperationAction(ISD::VECTOR_SHUFFLE,
888 VT.getSimpleVT().SimpleTy, Custom);
889 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
890 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000891 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000892
Owen Anderson825b72b2009-08-11 20:47:22 +0000893 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
894 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
895 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
896 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
897 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
898 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000899
Nate Begemancdd1eec2008-02-12 22:51:28 +0000900 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000901 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
902 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000903 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000904
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000905 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000906 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
907 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000908 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000909
910 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000911 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000912 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000913
Owen Andersond6662ad2009-08-10 20:46:15 +0000914 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000915 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000916 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000917 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000918 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000919 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000920 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000921 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000922 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000923 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000924 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000925
Owen Anderson825b72b2009-08-11 20:47:22 +0000926 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000927
Evan Cheng2c3ae372006-04-12 21:21:57 +0000928 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000929 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
930 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
931 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
932 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000933
Owen Anderson825b72b2009-08-11 20:47:22 +0000934 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
935 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000936 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000937
Craig Topperd0a31172012-01-10 06:37:29 +0000938 if (Subtarget->hasSSE41()) {
Benjamin Kramerb6533972011-12-09 15:44:03 +0000939 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
940 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
941 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
942 setOperationAction(ISD::FRINT, MVT::f32, Legal);
943 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
944 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
945 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
946 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
947 setOperationAction(ISD::FRINT, MVT::f64, Legal);
948 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
949
Nate Begeman14d12ca2008-02-11 04:19:36 +0000950 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000951 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000952
Nadav Rotemfbad25e2011-09-11 15:02:23 +0000953 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
954 setOperationAction(ISD::VSELECT, MVT::v2i64, Legal);
955 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
956 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
957 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
Nadav Rotemffe3e7d2011-09-08 08:11:19 +0000958
Nate Begeman14d12ca2008-02-11 04:19:36 +0000959 // i8 and i16 vectors are custom , because the source register and source
960 // source memory operand types are not the same width. f32 vectors are
961 // custom since the immediate controlling the insert encodes additional
962 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000963 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
964 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
965 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
966 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000967
Owen Anderson825b72b2009-08-11 20:47:22 +0000968 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
969 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
970 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
971 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000972
Pete Coopera77214a2011-11-14 19:38:42 +0000973 // FIXME: these should be Legal but thats only for the case where
Chad Rosier30450e82011-12-22 22:35:21 +0000974 // the index is constant. For now custom expand to deal with that.
Nate Begeman14d12ca2008-02-11 04:19:36 +0000975 if (Subtarget->is64Bit()) {
Pete Coopera77214a2011-11-14 19:38:42 +0000976 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
977 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000978 }
979 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000980
Craig Topper1accb7e2012-01-10 06:54:16 +0000981 if (Subtarget->hasSSE2()) {
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000982 setOperationAction(ISD::SRL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000983 setOperationAction(ISD::SRL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000984
Nadav Rotem43012222011-05-11 08:12:09 +0000985 setOperationAction(ISD::SHL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000986 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000987
Nadav Rotem43012222011-05-11 08:12:09 +0000988 setOperationAction(ISD::SRA, MVT::v8i16, Custom);
Eli Friedmanf6aa6b12011-11-01 21:18:39 +0000989 setOperationAction(ISD::SRA, MVT::v16i8, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000990
991 if (Subtarget->hasAVX2()) {
992 setOperationAction(ISD::SRL, MVT::v2i64, Legal);
993 setOperationAction(ISD::SRL, MVT::v4i32, Legal);
994
995 setOperationAction(ISD::SHL, MVT::v2i64, Legal);
996 setOperationAction(ISD::SHL, MVT::v4i32, Legal);
997
998 setOperationAction(ISD::SRA, MVT::v4i32, Legal);
999 } else {
1000 setOperationAction(ISD::SRL, MVT::v2i64, Custom);
1001 setOperationAction(ISD::SRL, MVT::v4i32, Custom);
1002
1003 setOperationAction(ISD::SHL, MVT::v2i64, Custom);
1004 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
1005
1006 setOperationAction(ISD::SRA, MVT::v4i32, Custom);
1007 }
Nadav Rotem43012222011-05-11 08:12:09 +00001008 }
1009
Craig Topperd0a31172012-01-10 06:37:29 +00001010 if (Subtarget->hasSSE42())
Duncan Sands28b77e92011-09-06 19:07:46 +00001011 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +00001012
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001013 if (!TM.Options.UseSoftFloat && Subtarget->hasAVX()) {
Bruno Cardoso Lopesdbd4fe22011-07-21 02:24:08 +00001014 addRegisterClass(MVT::v32i8, X86::VR256RegisterClass);
1015 addRegisterClass(MVT::v16i16, X86::VR256RegisterClass);
1016 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
1017 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
1018 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
1019 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +00001020
Owen Anderson825b72b2009-08-11 20:47:22 +00001021 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +00001022 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
1023 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
David Greene54d8eba2011-01-27 22:38:56 +00001024
Owen Anderson825b72b2009-08-11 20:47:22 +00001025 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
1026 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
1027 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
1028 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
1029 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
1030 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001031
Owen Anderson825b72b2009-08-11 20:47:22 +00001032 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
1033 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
1034 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
1035 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
1036 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
1037 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001038
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001039 setOperationAction(ISD::FP_TO_SINT, MVT::v8i32, Legal);
1040 setOperationAction(ISD::SINT_TO_FP, MVT::v8i32, Legal);
Bruno Cardoso Lopes55244ce2011-08-01 21:54:09 +00001041 setOperationAction(ISD::FP_ROUND, MVT::v4f32, Legal);
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001042
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00001043 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4f64, Custom);
1044 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i64, Custom);
1045 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8f32, Custom);
1046 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i32, Custom);
1047 setOperationAction(ISD::CONCAT_VECTORS, MVT::v32i8, Custom);
1048 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i16, Custom);
1049
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001050 setOperationAction(ISD::SRL, MVT::v16i16, Custom);
1051 setOperationAction(ISD::SRL, MVT::v32i8, Custom);
1052
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001053 setOperationAction(ISD::SHL, MVT::v16i16, Custom);
1054 setOperationAction(ISD::SHL, MVT::v32i8, Custom);
1055
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001056 setOperationAction(ISD::SRA, MVT::v16i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001057 setOperationAction(ISD::SRA, MVT::v32i8, Custom);
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001058
Duncan Sands28b77e92011-09-06 19:07:46 +00001059 setOperationAction(ISD::SETCC, MVT::v32i8, Custom);
1060 setOperationAction(ISD::SETCC, MVT::v16i16, Custom);
1061 setOperationAction(ISD::SETCC, MVT::v8i32, Custom);
1062 setOperationAction(ISD::SETCC, MVT::v4i64, Custom);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00001063
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +00001064 setOperationAction(ISD::SELECT, MVT::v4f64, Custom);
1065 setOperationAction(ISD::SELECT, MVT::v4i64, Custom);
1066 setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
1067
Craig Topperaaa643c2011-11-09 07:28:55 +00001068 setOperationAction(ISD::VSELECT, MVT::v4f64, Legal);
1069 setOperationAction(ISD::VSELECT, MVT::v4i64, Legal);
1070 setOperationAction(ISD::VSELECT, MVT::v8i32, Legal);
1071 setOperationAction(ISD::VSELECT, MVT::v8f32, Legal);
Nadav Rotem8ffad562011-09-09 20:29:17 +00001072
Craig Topperaaa643c2011-11-09 07:28:55 +00001073 if (Subtarget->hasAVX2()) {
1074 setOperationAction(ISD::ADD, MVT::v4i64, Legal);
1075 setOperationAction(ISD::ADD, MVT::v8i32, Legal);
1076 setOperationAction(ISD::ADD, MVT::v16i16, Legal);
1077 setOperationAction(ISD::ADD, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001078
Craig Topperaaa643c2011-11-09 07:28:55 +00001079 setOperationAction(ISD::SUB, MVT::v4i64, Legal);
1080 setOperationAction(ISD::SUB, MVT::v8i32, Legal);
1081 setOperationAction(ISD::SUB, MVT::v16i16, Legal);
1082 setOperationAction(ISD::SUB, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001083
Craig Topperaaa643c2011-11-09 07:28:55 +00001084 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1085 setOperationAction(ISD::MUL, MVT::v8i32, Legal);
1086 setOperationAction(ISD::MUL, MVT::v16i16, Legal);
Craig Topper46154eb2011-11-11 07:39:23 +00001087 // Don't lower v32i8 because there is no 128-bit byte mul
Nadav Rotembb539bf2011-11-09 13:21:28 +00001088
1089 setOperationAction(ISD::VSELECT, MVT::v32i8, Legal);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001090
1091 setOperationAction(ISD::SRL, MVT::v4i64, Legal);
1092 setOperationAction(ISD::SRL, MVT::v8i32, Legal);
1093
1094 setOperationAction(ISD::SHL, MVT::v4i64, Legal);
1095 setOperationAction(ISD::SHL, MVT::v8i32, Legal);
1096
1097 setOperationAction(ISD::SRA, MVT::v8i32, Legal);
Craig Topperaaa643c2011-11-09 07:28:55 +00001098 } else {
1099 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
1100 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
1101 setOperationAction(ISD::ADD, MVT::v16i16, Custom);
1102 setOperationAction(ISD::ADD, MVT::v32i8, Custom);
1103
1104 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
1105 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
1106 setOperationAction(ISD::SUB, MVT::v16i16, Custom);
1107 setOperationAction(ISD::SUB, MVT::v32i8, Custom);
1108
1109 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1110 setOperationAction(ISD::MUL, MVT::v8i32, Custom);
1111 setOperationAction(ISD::MUL, MVT::v16i16, Custom);
1112 // Don't lower v32i8 because there is no 128-bit byte mul
Craig Topper7be5dfd2011-11-12 09:58:49 +00001113
1114 setOperationAction(ISD::SRL, MVT::v4i64, Custom);
1115 setOperationAction(ISD::SRL, MVT::v8i32, Custom);
1116
1117 setOperationAction(ISD::SHL, MVT::v4i64, Custom);
1118 setOperationAction(ISD::SHL, MVT::v8i32, Custom);
1119
1120 setOperationAction(ISD::SRA, MVT::v8i32, Custom);
Craig Topperaaa643c2011-11-09 07:28:55 +00001121 }
Craig Topper13894fa2011-08-24 06:14:18 +00001122
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001123 // Custom lower several nodes for 256-bit types.
David Greene54d8eba2011-01-27 22:38:56 +00001124 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001125 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
1126 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1127 EVT VT = SVT;
1128
1129 // Extract subvector is special because the value type
1130 // (result) is 128-bit but the source is 256-bit wide.
1131 if (VT.is128BitVector())
1132 setOperationAction(ISD::EXTRACT_SUBVECTOR, SVT, Custom);
1133
1134 // Do not attempt to custom lower other non-256-bit vectors
1135 if (!VT.is256BitVector())
David Greene9b9838d2009-06-29 16:47:10 +00001136 continue;
David Greene54d8eba2011-01-27 22:38:56 +00001137
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001138 setOperationAction(ISD::BUILD_VECTOR, SVT, Custom);
1139 setOperationAction(ISD::VECTOR_SHUFFLE, SVT, Custom);
1140 setOperationAction(ISD::INSERT_VECTOR_ELT, SVT, Custom);
1141 setOperationAction(ISD::EXTRACT_VECTOR_ELT, SVT, Custom);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00001142 setOperationAction(ISD::SCALAR_TO_VECTOR, SVT, Custom);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001143 setOperationAction(ISD::INSERT_SUBVECTOR, SVT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001144 }
1145
David Greene54d8eba2011-01-27 22:38:56 +00001146 // Promote v32i8, v16i16, v8i32 select, and, or, xor to v4i64.
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001147 for (unsigned i = (unsigned)MVT::v32i8; i != (unsigned)MVT::v4i64; ++i) {
1148 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1149 EVT VT = SVT;
David Greene54d8eba2011-01-27 22:38:56 +00001150
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001151 // Do not attempt to promote non-256-bit vectors
1152 if (!VT.is256BitVector())
David Greene54d8eba2011-01-27 22:38:56 +00001153 continue;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001154
1155 setOperationAction(ISD::AND, SVT, Promote);
1156 AddPromotedToType (ISD::AND, SVT, MVT::v4i64);
1157 setOperationAction(ISD::OR, SVT, Promote);
1158 AddPromotedToType (ISD::OR, SVT, MVT::v4i64);
1159 setOperationAction(ISD::XOR, SVT, Promote);
1160 AddPromotedToType (ISD::XOR, SVT, MVT::v4i64);
1161 setOperationAction(ISD::LOAD, SVT, Promote);
1162 AddPromotedToType (ISD::LOAD, SVT, MVT::v4i64);
1163 setOperationAction(ISD::SELECT, SVT, Promote);
1164 AddPromotedToType (ISD::SELECT, SVT, MVT::v4i64);
David Greene54d8eba2011-01-27 22:38:56 +00001165 }
David Greene9b9838d2009-06-29 16:47:10 +00001166 }
1167
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001168 // SIGN_EXTEND_INREGs are evaluated by the extend type. Handle the expansion
1169 // of this type with custom code.
1170 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
1171 VT != (unsigned)MVT::LAST_VECTOR_VALUETYPE; VT++) {
Chad Rosier30450e82011-12-22 22:35:21 +00001172 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,
1173 Custom);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001174 }
1175
Evan Cheng6be2c582006-04-05 23:38:46 +00001176 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +00001177 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +00001178
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001179
Eli Friedman962f5492010-06-02 19:35:46 +00001180 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
1181 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +00001182 //
Eli Friedman962f5492010-06-02 19:35:46 +00001183 // FIXME: We really should do custom legalization for addition and
1184 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
1185 // than generic legalization for 64-bit multiplication-with-overflow, though.
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001186 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
1187 // Add/Sub/Mul with overflow operations are custom lowered.
1188 MVT VT = IntVTs[i];
1189 setOperationAction(ISD::SADDO, VT, Custom);
1190 setOperationAction(ISD::UADDO, VT, Custom);
1191 setOperationAction(ISD::SSUBO, VT, Custom);
1192 setOperationAction(ISD::USUBO, VT, Custom);
1193 setOperationAction(ISD::SMULO, VT, Custom);
1194 setOperationAction(ISD::UMULO, VT, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +00001195 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001196
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001197 // There are no 8-bit 3-address imul/mul instructions
1198 setOperationAction(ISD::SMULO, MVT::i8, Expand);
1199 setOperationAction(ISD::UMULO, MVT::i8, Expand);
Bill Wendling41ea7e72008-11-24 19:21:46 +00001200
Evan Chengd54f2d52009-03-31 19:38:51 +00001201 if (!Subtarget->is64Bit()) {
1202 // These libcalls are not available in 32-bit.
1203 setLibcallName(RTLIB::SHL_I128, 0);
1204 setLibcallName(RTLIB::SRL_I128, 0);
1205 setLibcallName(RTLIB::SRA_I128, 0);
1206 }
1207
Evan Cheng206ee9d2006-07-07 08:33:52 +00001208 // We have target-specific dag combine patterns for the following nodes:
1209 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001210 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Duncan Sands6bcd2192011-09-17 16:49:39 +00001211 setTargetDAGCombine(ISD::VSELECT);
Chris Lattner83e6c992006-10-04 06:57:07 +00001212 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001213 setTargetDAGCombine(ISD::SHL);
1214 setTargetDAGCombine(ISD::SRA);
1215 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001216 setTargetDAGCombine(ISD::OR);
Nate Begemanb65c1752010-12-17 22:55:37 +00001217 setTargetDAGCombine(ISD::AND);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001218 setTargetDAGCombine(ISD::ADD);
Duncan Sands17470be2011-09-22 20:15:48 +00001219 setTargetDAGCombine(ISD::FADD);
1220 setTargetDAGCombine(ISD::FSUB);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001221 setTargetDAGCombine(ISD::SUB);
Nadav Rotem91e43fd2011-09-18 10:39:32 +00001222 setTargetDAGCombine(ISD::LOAD);
Chris Lattner149a4e52008-02-22 02:09:43 +00001223 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001224 setTargetDAGCombine(ISD::ZERO_EXTEND);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +00001225 setTargetDAGCombine(ISD::SIGN_EXTEND);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +00001226 setTargetDAGCombine(ISD::TRUNCATE);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +00001227 setTargetDAGCombine(ISD::SINT_TO_FP);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001228 if (Subtarget->is64Bit())
1229 setTargetDAGCombine(ISD::MUL);
Craig Topperb4c94572011-10-21 06:55:01 +00001230 if (Subtarget->hasBMI())
1231 setTargetDAGCombine(ISD::XOR);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001232
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001233 computeRegisterProperties();
1234
Evan Cheng05219282011-01-06 06:52:41 +00001235 // On Darwin, -Os means optimize for size without hurting performance,
1236 // do not reduce the limit.
Dan Gohman87060f52008-06-30 21:00:56 +00001237 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001238 maxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 16 : 8;
Evan Cheng255f20f2010-04-01 06:04:33 +00001239 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001240 maxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
1241 maxStoresPerMemmove = 8; // For @llvm.memmove -> sequence of stores
1242 maxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001243 setPrefLoopAlignment(4); // 2^4 bytes.
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001244 benefitFromCodePlacementOpt = true;
Eli Friedmanfc5d3052011-05-06 20:34:06 +00001245
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001246 setPrefFunctionAlignment(4); // 2^4 bytes.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001247}
1248
Scott Michel5b8f82e2008-03-10 15:42:14 +00001249
Duncan Sands28b77e92011-09-06 19:07:46 +00001250EVT X86TargetLowering::getSetCCResultType(EVT VT) const {
1251 if (!VT.isVector()) return MVT::i8;
1252 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +00001253}
1254
1255
Evan Cheng29286502008-01-23 23:17:41 +00001256/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1257/// the desired ByVal argument alignment.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001258static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign) {
Evan Cheng29286502008-01-23 23:17:41 +00001259 if (MaxAlign == 16)
1260 return;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001261 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001262 if (VTy->getBitWidth() == 128)
1263 MaxAlign = 16;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001264 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001265 unsigned EltAlign = 0;
1266 getMaxByValAlign(ATy->getElementType(), EltAlign);
1267 if (EltAlign > MaxAlign)
1268 MaxAlign = EltAlign;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001269 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001270 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1271 unsigned EltAlign = 0;
1272 getMaxByValAlign(STy->getElementType(i), EltAlign);
1273 if (EltAlign > MaxAlign)
1274 MaxAlign = EltAlign;
1275 if (MaxAlign == 16)
1276 break;
1277 }
1278 }
1279 return;
1280}
1281
1282/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1283/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001284/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1285/// are at 4-byte boundaries.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001286unsigned X86TargetLowering::getByValTypeAlignment(Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001287 if (Subtarget->is64Bit()) {
1288 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001289 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001290 if (TyAlign > 8)
1291 return TyAlign;
1292 return 8;
1293 }
1294
Evan Cheng29286502008-01-23 23:17:41 +00001295 unsigned Align = 4;
Craig Topper1accb7e2012-01-10 06:54:16 +00001296 if (Subtarget->hasSSE1())
Dale Johannesen0c191872008-02-08 19:48:20 +00001297 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001298 return Align;
1299}
Chris Lattner2b02a442007-02-25 08:29:00 +00001300
Evan Chengf0df0312008-05-15 08:39:06 +00001301/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001302/// and store operations as a result of memset, memcpy, and memmove
1303/// lowering. If DstAlign is zero that means it's safe to destination
1304/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1305/// means there isn't a need to check it against alignment requirement,
1306/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00001307/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengc3b0c342010-04-08 07:37:57 +00001308/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1309/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1310/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001311/// It returns EVT::Other if the type should be determined using generic
1312/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001313EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001314X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1315 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00001316 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00001317 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001318 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001319 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1320 // linux. This is because the stack realignment code can't handle certain
1321 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001322 const Function *F = MF.getFunction();
Lang Hames15701f82011-10-26 23:50:43 +00001323 if (IsZeroVal &&
Evan Chenga5e13622011-01-07 19:35:30 +00001324 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001325 if (Size >= 16 &&
Evan Chenga5e13622011-01-07 19:35:30 +00001326 (Subtarget->isUnalignedMemAccessFast() ||
1327 ((DstAlign == 0 || DstAlign >= 16) &&
1328 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001329 Subtarget->getStackAlignment() >= 16) {
Craig Topper562659f2012-01-13 08:32:21 +00001330 if (Subtarget->getStackAlignment() >= 32) {
1331 if (Subtarget->hasAVX2())
1332 return MVT::v8i32;
1333 if (Subtarget->hasAVX())
1334 return MVT::v8f32;
1335 }
Craig Topper1accb7e2012-01-10 06:54:16 +00001336 if (Subtarget->hasSSE2())
Evan Cheng255f20f2010-04-01 06:04:33 +00001337 return MVT::v4i32;
Craig Topper1accb7e2012-01-10 06:54:16 +00001338 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001339 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001340 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001341 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001342 Subtarget->getStackAlignment() >= 8 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001343 Subtarget->hasSSE2()) {
Evan Chengc3b0c342010-04-08 07:37:57 +00001344 // Do not use f64 to lower memcpy if source is string constant. It's
1345 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001346 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001347 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001348 }
Evan Chengf0df0312008-05-15 08:39:06 +00001349 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001350 return MVT::i64;
1351 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001352}
1353
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001354/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1355/// current function. The returned value is a member of the
1356/// MachineJumpTableInfo::JTEntryKind enum.
1357unsigned X86TargetLowering::getJumpTableEncoding() const {
1358 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1359 // symbol.
1360 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1361 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001362 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001363
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001364 // Otherwise, use the normal jump table encoding heuristics.
1365 return TargetLowering::getJumpTableEncoding();
1366}
1367
Chris Lattnerc64daab2010-01-26 05:02:42 +00001368const MCExpr *
1369X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1370 const MachineBasicBlock *MBB,
1371 unsigned uid,MCContext &Ctx) const{
1372 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1373 Subtarget->isPICStyleGOT());
1374 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1375 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001376 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1377 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001378}
1379
Evan Chengcc415862007-11-09 01:32:10 +00001380/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1381/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001382SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001383 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001384 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001385 // This doesn't have DebugLoc associated with it, but is not really the
1386 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001387 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001388 return Table;
1389}
1390
Chris Lattner589c6f62010-01-26 06:28:43 +00001391/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1392/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1393/// MCExpr.
1394const MCExpr *X86TargetLowering::
1395getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1396 MCContext &Ctx) const {
1397 // X86-64 uses RIP relative addressing based on the jump table label.
1398 if (Subtarget->isPICStyleRIPRel())
1399 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1400
1401 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001402 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001403}
1404
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001405// FIXME: Why this routine is here? Move to RegInfo!
Evan Chengdee81012010-07-26 21:50:05 +00001406std::pair<const TargetRegisterClass*, uint8_t>
1407X86TargetLowering::findRepresentativeClass(EVT VT) const{
1408 const TargetRegisterClass *RRC = 0;
1409 uint8_t Cost = 1;
1410 switch (VT.getSimpleVT().SimpleTy) {
1411 default:
1412 return TargetLowering::findRepresentativeClass(VT);
1413 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
1414 RRC = (Subtarget->is64Bit()
1415 ? X86::GR64RegisterClass : X86::GR32RegisterClass);
1416 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001417 case MVT::x86mmx:
Evan Chengdee81012010-07-26 21:50:05 +00001418 RRC = X86::VR64RegisterClass;
1419 break;
1420 case MVT::f32: case MVT::f64:
1421 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1422 case MVT::v4f32: case MVT::v2f64:
1423 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1424 case MVT::v4f64:
1425 RRC = X86::VR128RegisterClass;
1426 break;
1427 }
1428 return std::make_pair(RRC, Cost);
1429}
1430
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001431bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1432 unsigned &Offset) const {
1433 if (!Subtarget->isTargetLinux())
1434 return false;
1435
1436 if (Subtarget->is64Bit()) {
1437 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1438 Offset = 0x28;
1439 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1440 AddressSpace = 256;
1441 else
1442 AddressSpace = 257;
1443 } else {
1444 // %gs:0x14 on i386
1445 Offset = 0x14;
1446 AddressSpace = 256;
1447 }
1448 return true;
1449}
1450
1451
Chris Lattner2b02a442007-02-25 08:29:00 +00001452//===----------------------------------------------------------------------===//
1453// Return Value Calling Convention Implementation
1454//===----------------------------------------------------------------------===//
1455
Chris Lattner59ed56b2007-02-28 04:55:35 +00001456#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001457
Michael J. Spencerec38de22010-10-10 22:04:20 +00001458bool
Eric Christopher471e4222011-06-08 23:55:35 +00001459X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv,
1460 MachineFunction &MF, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001461 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001462 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001463 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001464 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001465 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001466 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001467}
1468
Dan Gohman98ca4f22009-08-05 01:29:28 +00001469SDValue
1470X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001471 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001472 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001473 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001474 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001475 MachineFunction &MF = DAG.getMachineFunction();
1476 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001477
Chris Lattner9774c912007-02-27 05:28:59 +00001478 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001479 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001480 RVLocs, *DAG.getContext());
1481 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001482
Evan Chengdcea1632010-02-04 02:40:39 +00001483 // Add the regs to the liveout set for the function.
1484 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1485 for (unsigned i = 0; i != RVLocs.size(); ++i)
1486 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1487 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001488
Dan Gohman475871a2008-07-27 21:46:04 +00001489 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001490
Dan Gohman475871a2008-07-27 21:46:04 +00001491 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001492 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1493 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001494 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1495 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001496
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001497 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001498 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1499 CCValAssign &VA = RVLocs[i];
1500 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001501 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001502 EVT ValVT = ValToCopy.getValueType();
1503
Dale Johannesenc4510512010-09-24 19:05:48 +00001504 // If this is x86-64, and we disabled SSE, we can't return FP values,
1505 // or SSE or MMX vectors.
1506 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1507 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001508 (Subtarget->is64Bit() && !Subtarget->hasSSE1())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001509 report_fatal_error("SSE register return with SSE disabled");
1510 }
1511 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1512 // llvm-gcc has never done it right and no one has noticed, so this
1513 // should be OK for now.
1514 if (ValVT == MVT::f64 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001515 (Subtarget->is64Bit() && !Subtarget->hasSSE2()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001516 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001517
Chris Lattner447ff682008-03-11 03:23:40 +00001518 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1519 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001520 if (VA.getLocReg() == X86::ST0 ||
1521 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001522 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1523 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001524 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001525 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001526 RetOps.push_back(ValToCopy);
1527 // Don't emit a copytoreg.
1528 continue;
1529 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001530
Evan Cheng242b38b2009-02-23 09:03:22 +00001531 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1532 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001533 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001534 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001535 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001536 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001537 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1538 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001539 // If we don't have SSE2 available, convert to v4f32 so the generated
1540 // register is legal.
Craig Topper1accb7e2012-01-10 06:54:16 +00001541 if (!Subtarget->hasSSE2())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001542 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001543 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001544 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001545 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001546
Dale Johannesendd64c412009-02-04 00:33:20 +00001547 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001548 Flag = Chain.getValue(1);
1549 }
Dan Gohman61a92132008-04-21 23:59:07 +00001550
1551 // The x86-64 ABI for returning structs by value requires that we copy
1552 // the sret argument into %rax for the return. We saved the argument into
1553 // a virtual register in the entry block, so now we copy the value out
1554 // and into %rax.
1555 if (Subtarget->is64Bit() &&
1556 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1557 MachineFunction &MF = DAG.getMachineFunction();
1558 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1559 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001560 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001561 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001562 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001563
Dale Johannesendd64c412009-02-04 00:33:20 +00001564 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001565 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001566
1567 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001568 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001569 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001570
Chris Lattner447ff682008-03-11 03:23:40 +00001571 RetOps[0] = Chain; // Update chain.
1572
1573 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001574 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001575 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001576
1577 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001578 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001579}
1580
Evan Chengbf010eb2012-04-10 01:51:00 +00001581bool X86TargetLowering::isUsedByReturnOnly(SDNode *N, SDValue &Chain) const {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001582 if (N->getNumValues() != 1)
1583 return false;
1584 if (!N->hasNUsesOfValue(1, 0))
1585 return false;
1586
Evan Chengbf010eb2012-04-10 01:51:00 +00001587 SDValue TCChain = Chain;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001588 SDNode *Copy = *N->use_begin();
Chad Rosierc8d7eea2012-03-05 19:27:12 +00001589 if (Copy->getOpcode() == ISD::CopyToReg) {
1590 // If the copy has a glue operand, we conservatively assume it isn't safe to
1591 // perform a tail call.
1592 if (Copy->getOperand(Copy->getNumOperands()-1).getValueType() == MVT::Glue)
1593 return false;
Evan Chengbf010eb2012-04-10 01:51:00 +00001594 TCChain = Copy->getOperand(0);
Chad Rosierc8d7eea2012-03-05 19:27:12 +00001595 } else if (Copy->getOpcode() != ISD::FP_EXTEND)
Chad Rosier74bab7f2012-03-02 02:50:46 +00001596 return false;
1597
Evan Cheng1bf891a2010-12-01 22:59:46 +00001598 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001599 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001600 UI != UE; ++UI) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001601 if (UI->getOpcode() != X86ISD::RET_FLAG)
1602 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001603 HasRet = true;
1604 }
Evan Cheng3d2125c2010-11-30 23:55:39 +00001605
Evan Chengbf010eb2012-04-10 01:51:00 +00001606 if (!HasRet)
1607 return false;
1608
1609 Chain = TCChain;
1610 return true;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001611}
1612
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001613EVT
1614X86TargetLowering::getTypeForExtArgOrReturn(LLVMContext &Context, EVT VT,
Cameron Zwarich44579682011-03-17 14:21:56 +00001615 ISD::NodeType ExtendKind) const {
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001616 MVT ReturnMVT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001617 // TODO: Is this also valid on 32-bit?
1618 if (Subtarget->is64Bit() && VT == MVT::i1 && ExtendKind == ISD::ZERO_EXTEND)
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001619 ReturnMVT = MVT::i8;
1620 else
1621 ReturnMVT = MVT::i32;
1622
1623 EVT MinVT = getRegisterType(Context, ReturnMVT);
1624 return VT.bitsLT(MinVT) ? MinVT : VT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001625}
1626
Dan Gohman98ca4f22009-08-05 01:29:28 +00001627/// LowerCallResult - Lower the result values of a call into the
1628/// appropriate copies out of appropriate physical registers.
1629///
1630SDValue
1631X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001632 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001633 const SmallVectorImpl<ISD::InputArg> &Ins,
1634 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001635 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001636
Chris Lattnere32bbf62007-02-28 07:09:55 +00001637 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001638 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001639 bool Is64Bit = Subtarget->is64Bit();
Eric Christopher471e4222011-06-08 23:55:35 +00001640 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1641 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001642 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001643
Chris Lattner3085e152007-02-25 08:59:22 +00001644 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001645 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001646 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001647 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001648
Torok Edwin3f142c32009-02-01 18:15:56 +00001649 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001650 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001651 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001652 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001653 }
1654
Evan Cheng79fb3b42009-02-20 20:43:02 +00001655 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001656
1657 // If this is a call to a function that returns an fp value on the floating
1658 // point stack, we must guarantee the the value is popped from the stack, so
1659 // a CopyFromReg is not good enough - the copy instruction may be eliminated
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001660 // if the return value is not used. We use the FpPOP_RETVAL instruction
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001661 // instead.
1662 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1663 // If we prefer to use the value in xmm registers, copy it out as f80 and
1664 // use a truncate to move it from fp stack reg to xmm reg.
1665 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001666 SDValue Ops[] = { Chain, InFlag };
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001667 Chain = SDValue(DAG.getMachineNode(X86::FpPOP_RETVAL, dl, CopyVT,
1668 MVT::Other, MVT::Glue, Ops, 2), 1);
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001669 Val = Chain.getValue(0);
1670
1671 // Round the f80 to the right size, which also moves it to the appropriate
1672 // xmm register.
1673 if (CopyVT != VA.getValVT())
1674 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1675 // This truncation won't change the value.
1676 DAG.getIntPtrConstant(1));
Evan Cheng79fb3b42009-02-20 20:43:02 +00001677 } else {
1678 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1679 CopyVT, InFlag).getValue(1);
1680 Val = Chain.getValue(0);
1681 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001682 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001683 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001684 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001685
Dan Gohman98ca4f22009-08-05 01:29:28 +00001686 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001687}
1688
1689
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001690//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001691// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001692//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001693// StdCall calling convention seems to be standard for many Windows' API
1694// routines and around. It differs from C calling convention just a little:
1695// callee should clean up the stack, not caller. Symbols should be also
1696// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001697// For info on fast calling convention see Fast Calling Convention (tail call)
1698// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001699
Dan Gohman98ca4f22009-08-05 01:29:28 +00001700/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001701/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001702static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1703 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001704 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001705
Dan Gohman98ca4f22009-08-05 01:29:28 +00001706 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001707}
1708
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001709/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001710/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001711static bool
1712ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1713 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001714 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001715
Dan Gohman98ca4f22009-08-05 01:29:28 +00001716 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001717}
1718
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001719/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1720/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001721/// the specific parameter attribute. The copy will be passed as a byval
1722/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001723static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001724CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001725 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1726 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001727 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001728
Dale Johannesendd64c412009-02-04 00:33:20 +00001729 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Stuart Hastings03d58262011-03-10 00:25:53 +00001730 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001731 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001732}
1733
Chris Lattner29689432010-03-11 00:22:57 +00001734/// IsTailCallConvention - Return true if the calling convention is one that
1735/// supports tail call optimization.
1736static bool IsTailCallConvention(CallingConv::ID CC) {
1737 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1738}
1739
Evan Cheng485fafc2011-03-21 01:19:09 +00001740bool X86TargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
Nick Lewycky22de16d2012-01-19 00:34:10 +00001741 if (!CI->isTailCall() || getTargetMachine().Options.DisableTailCalls)
Evan Cheng485fafc2011-03-21 01:19:09 +00001742 return false;
1743
1744 CallSite CS(CI);
1745 CallingConv::ID CalleeCC = CS.getCallingConv();
1746 if (!IsTailCallConvention(CalleeCC) && CalleeCC != CallingConv::C)
1747 return false;
1748
1749 return true;
1750}
1751
Evan Cheng0c439eb2010-01-27 00:07:07 +00001752/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1753/// a tailcall target by changing its ABI.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001754static bool FuncIsMadeTailCallSafe(CallingConv::ID CC,
1755 bool GuaranteedTailCallOpt) {
Chris Lattner29689432010-03-11 00:22:57 +00001756 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001757}
1758
Dan Gohman98ca4f22009-08-05 01:29:28 +00001759SDValue
1760X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001761 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001762 const SmallVectorImpl<ISD::InputArg> &Ins,
1763 DebugLoc dl, SelectionDAG &DAG,
1764 const CCValAssign &VA,
1765 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001766 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001767 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001768 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001769 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv,
1770 getTargetMachine().Options.GuaranteedTailCallOpt);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001771 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001772 EVT ValVT;
1773
1774 // If value is passed by pointer we have address passed instead of the value
1775 // itself.
1776 if (VA.getLocInfo() == CCValAssign::Indirect)
1777 ValVT = VA.getLocVT();
1778 else
1779 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001780
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001781 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001782 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001783 // In case of tail call optimization mark all arguments mutable. Since they
1784 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001785 if (Flags.isByVal()) {
Evan Chengee2e0e32011-03-30 23:44:13 +00001786 unsigned Bytes = Flags.getByValSize();
1787 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
1788 int FI = MFI->CreateFixedObject(Bytes, VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001789 return DAG.getFrameIndex(FI, getPointerTy());
1790 } else {
1791 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001792 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001793 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1794 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001795 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001796 false, false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001797 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001798}
1799
Dan Gohman475871a2008-07-27 21:46:04 +00001800SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001801X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001802 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001803 bool isVarArg,
1804 const SmallVectorImpl<ISD::InputArg> &Ins,
1805 DebugLoc dl,
1806 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001807 SmallVectorImpl<SDValue> &InVals)
1808 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001809 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001810 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001811
Gordon Henriksen86737662008-01-05 16:56:59 +00001812 const Function* Fn = MF.getFunction();
1813 if (Fn->hasExternalLinkage() &&
1814 Subtarget->isTargetCygMing() &&
1815 Fn->getName() == "main")
1816 FuncInfo->setForceFramePointer(true);
1817
Evan Cheng1bc78042006-04-26 01:20:17 +00001818 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001819 bool Is64Bit = Subtarget->is64Bit();
Eli Friedman9a2478a2012-01-20 00:05:46 +00001820 bool IsWindows = Subtarget->isTargetWindows();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001821 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001822
Chris Lattner29689432010-03-11 00:22:57 +00001823 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1824 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001825
Chris Lattner638402b2007-02-28 07:00:42 +00001826 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001827 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001828 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001829 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001830
1831 // Allocate shadow area for Win64
1832 if (IsWin64) {
1833 CCInfo.AllocateStack(32, 8);
1834 }
1835
Duncan Sands45907662010-10-31 13:21:44 +00001836 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001837
Chris Lattnerf39f7712007-02-28 05:46:49 +00001838 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001839 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001840 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1841 CCValAssign &VA = ArgLocs[i];
1842 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1843 // places.
1844 assert(VA.getValNo() != LastVal &&
1845 "Don't support value assigned to multiple locs yet");
Duncan Sands17001ce2011-10-18 12:44:00 +00001846 (void)LastVal;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001847 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001848
Chris Lattnerf39f7712007-02-28 05:46:49 +00001849 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001850 EVT RegVT = VA.getLocVT();
Craig Topper44d23822012-02-22 05:59:10 +00001851 const TargetRegisterClass *RC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001852 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001853 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001854 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001855 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001856 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001857 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001858 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001859 RC = X86::FR64RegisterClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001860 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
1861 RC = X86::VR256RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001862 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001863 RC = X86::VR128RegisterClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001864 else if (RegVT == MVT::x86mmx)
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001865 RC = X86::VR64RegisterClass;
1866 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001867 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001868
Devang Patel68e6bee2011-02-21 23:21:26 +00001869 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001870 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001871
Chris Lattnerf39f7712007-02-28 05:46:49 +00001872 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1873 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1874 // right size.
1875 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001876 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001877 DAG.getValueType(VA.getValVT()));
1878 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001879 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001880 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001881 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001882 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001883
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001884 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001885 // Handle MMX values passed in XMM regs.
1886 if (RegVT.isVector()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001887 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(),
1888 ArgValue);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001889 } else
1890 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001891 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001892 } else {
1893 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001894 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001895 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001896
1897 // If value is passed via pointer - do a load.
1898 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00001899 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001900 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001901
Dan Gohman98ca4f22009-08-05 01:29:28 +00001902 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001903 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001904
Dan Gohman61a92132008-04-21 23:59:07 +00001905 // The x86-64 ABI for returning structs by value requires that we copy
1906 // the sret argument into %rax for the return. Save the argument into
1907 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001908 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001909 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1910 unsigned Reg = FuncInfo->getSRetReturnReg();
1911 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001912 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001913 FuncInfo->setSRetReturnReg(Reg);
1914 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001915 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001916 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001917 }
1918
Chris Lattnerf39f7712007-02-28 05:46:49 +00001919 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001920 // Align stack specially for tail calls.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001921 if (FuncIsMadeTailCallSafe(CallConv,
1922 MF.getTarget().Options.GuaranteedTailCallOpt))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001923 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001924
Evan Cheng1bc78042006-04-26 01:20:17 +00001925 // If the function takes variable number of arguments, make a frame index for
1926 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001927 if (isVarArg) {
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001928 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1929 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001930 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001931 }
1932 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001933 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1934
1935 // FIXME: We should really autogenerate these arrays
Craig Topperc5eaae42012-03-11 07:57:25 +00001936 static const uint16_t GPR64ArgRegsWin64[] = {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001937 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001938 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001939 static const uint16_t GPR64ArgRegs64Bit[] = {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001940 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1941 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001942 static const uint16_t XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001943 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1944 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1945 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001946 const uint16_t *GPR64ArgRegs;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001947 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001948
1949 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001950 // The XMM registers which might contain var arg parameters are shadowed
1951 // in their paired GPR. So we only need to save the GPR to their home
1952 // slots.
1953 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001954 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001955 } else {
1956 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1957 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001958
Chad Rosier30450e82011-12-22 22:35:21 +00001959 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit,
1960 TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001961 }
1962 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1963 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001964
Devang Patel578efa92009-06-05 21:57:13 +00001965 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Craig Topper1accb7e2012-01-10 06:54:16 +00001966 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001967 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001968 assert(!(NumXMMRegs && MF.getTarget().Options.UseSoftFloat &&
1969 NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001970 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001971 if (MF.getTarget().Options.UseSoftFloat || NoImplicitFloatOps ||
Craig Topper1accb7e2012-01-10 06:54:16 +00001972 !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001973 // Kernel mode asks for SSE to be disabled, so don't push them
1974 // on the stack.
1975 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001976
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001977 if (IsWin64) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001978 const TargetFrameLowering &TFI = *getTargetMachine().getFrameLowering();
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001979 // Get to the caller-allocated home save location. Add 8 to account
1980 // for the return address.
1981 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001982 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001983 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001984 // Fixup to set vararg frame on shadow area (4 x i64).
1985 if (NumIntRegs < 4)
1986 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001987 } else {
1988 // For X86-64, if there are vararg parameters that are passed via
Chad Rosier30450e82011-12-22 22:35:21 +00001989 // registers, then we must store them to their spots on the stack so
1990 // they may be loaded by deferencing the result of va_next.
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001991 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1992 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1993 FuncInfo->setRegSaveFrameIndex(
1994 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00001995 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001996 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001997
Gordon Henriksen86737662008-01-05 16:56:59 +00001998 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001999 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00002000 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
2001 getPointerTy());
2002 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002003 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00002004 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
2005 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00002006 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00002007 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002008 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00002009 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00002010 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002011 MachinePointerInfo::getFixedStack(
2012 FuncInfo->getRegSaveFrameIndex(), Offset),
2013 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00002014 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002015 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00002016 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002017
Dan Gohmanface41a2009-08-16 21:24:25 +00002018 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
2019 // Now store the XMM (fp + vector) parameter registers.
2020 SmallVector<SDValue, 11> SaveXMMOps;
2021 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002022
Devang Patel68e6bee2011-02-21 23:21:26 +00002023 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002024 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
2025 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002026
Dan Gohman1e93df62010-04-17 14:41:14 +00002027 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2028 FuncInfo->getRegSaveFrameIndex()));
2029 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2030 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00002031
Dan Gohmanface41a2009-08-16 21:24:25 +00002032 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002033 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00002034 X86::VR128RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002035 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
2036 SaveXMMOps.push_back(Val);
2037 }
2038 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
2039 MVT::Other,
2040 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00002041 }
Dan Gohmanface41a2009-08-16 21:24:25 +00002042
2043 if (!MemOps.empty())
2044 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2045 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002046 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002047 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002048
Gordon Henriksen86737662008-01-05 16:56:59 +00002049 // Some CCs need callee pop.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002050 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2051 MF.getTarget().Options.GuaranteedTailCallOpt)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002052 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002053 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00002054 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00002055 // If this is an sret function, the return should pop the hidden pointer.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002056 if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
2057 ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00002058 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002059 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002060
Gordon Henriksen86737662008-01-05 16:56:59 +00002061 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002062 // RegSaveFrameIndex is X86-64 only.
2063 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00002064 if (CallConv == CallingConv::X86_FastCall ||
2065 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00002066 // fastcc functions can't have varargs.
2067 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00002068 }
Evan Cheng25caf632006-05-23 21:06:34 +00002069
Rafael Espindola76927d752011-08-30 19:39:58 +00002070 FuncInfo->setArgumentStackSize(StackSize);
2071
Dan Gohman98ca4f22009-08-05 01:29:28 +00002072 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002073}
2074
Dan Gohman475871a2008-07-27 21:46:04 +00002075SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002076X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
2077 SDValue StackPtr, SDValue Arg,
2078 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00002079 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00002080 ISD::ArgFlagsTy Flags) const {
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002081 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00002082 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00002083 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002084 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00002085 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002086
2087 return DAG.getStore(Chain, dl, Arg, PtrOff,
2088 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00002089 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00002090}
2091
Bill Wendling64e87322009-01-16 19:25:27 +00002092/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002093/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00002094SDValue
2095X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00002096 SDValue &OutRetAddr, SDValue Chain,
2097 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00002098 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002099 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00002100 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002101 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00002102
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002103 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00002104 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002105 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002106 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002107}
2108
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002109/// EmitTailCallStoreRetAddr - Emit a store of the return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002110/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00002111static SDValue
2112EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002113 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00002114 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002115 // Store the return address to the appropriate stack slot.
2116 if (!FPDiff) return Chain;
2117 // Calculate the new stack slot for the return address.
2118 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00002119 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00002120 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00002121 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002122 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002123 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00002124 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00002125 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002126 return Chain;
2127}
2128
Dan Gohman98ca4f22009-08-05 01:29:28 +00002129SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00002130X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002131 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00002132 bool doesNotRet, bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002133 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002134 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002135 const SmallVectorImpl<ISD::InputArg> &Ins,
2136 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002137 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002138 MachineFunction &MF = DAG.getMachineFunction();
2139 bool Is64Bit = Subtarget->is64Bit();
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002140 bool IsWin64 = Subtarget->isTargetWin64();
Eli Friedman9a2478a2012-01-20 00:05:46 +00002141 bool IsWindows = Subtarget->isTargetWindows();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002142 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00002143 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002144
Nick Lewycky22de16d2012-01-19 00:34:10 +00002145 if (MF.getTarget().Options.DisableTailCalls)
2146 isTailCall = false;
2147
Evan Cheng5f941932010-02-05 02:21:12 +00002148 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002149 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00002150 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
2151 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00002152 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00002153
2154 // Sibcalls are automatically detected tailcalls which do not require
2155 // ABI changes.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002156 if (!MF.getTarget().Options.GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00002157 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00002158
2159 if (isTailCall)
2160 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00002161 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00002162
Chris Lattner29689432010-03-11 00:22:57 +00002163 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
2164 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00002165
Chris Lattner638402b2007-02-28 07:00:42 +00002166 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00002167 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002168 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002169 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002170
2171 // Allocate shadow area for Win64
2172 if (IsWin64) {
2173 CCInfo.AllocateStack(32, 8);
2174 }
2175
Duncan Sands45907662010-10-31 13:21:44 +00002176 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00002177
Chris Lattner423c5f42007-02-28 05:31:48 +00002178 // Get a count of how many bytes are to be pushed on the stack.
2179 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00002180 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00002181 // This is a sibcall. The memory operands are available in caller's
2182 // own caller's stack.
2183 NumBytes = 0;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002184 else if (getTargetMachine().Options.GuaranteedTailCallOpt &&
2185 IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00002186 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002187
Gordon Henriksen86737662008-01-05 16:56:59 +00002188 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00002189 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002190 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00002191 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00002192 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
2193 FPDiff = NumBytesCallerPushed - NumBytes;
2194
2195 // Set the delta of movement of the returnaddr stackslot.
2196 // But only set if delta is greater than previous delta.
2197 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
2198 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
2199 }
2200
Evan Chengf22f9b32010-02-06 03:28:46 +00002201 if (!IsSibcall)
2202 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002203
Dan Gohman475871a2008-07-27 21:46:04 +00002204 SDValue RetAddrFrIdx;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002205 // Load return address for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00002206 if (isTailCall && FPDiff)
2207 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
2208 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002209
Dan Gohman475871a2008-07-27 21:46:04 +00002210 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2211 SmallVector<SDValue, 8> MemOpChains;
2212 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00002213
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002214 // Walk the register/memloc assignments, inserting copies/loads. In the case
2215 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00002216 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2217 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002218 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00002219 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002220 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00002221 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00002222
Chris Lattner423c5f42007-02-28 05:31:48 +00002223 // Promote the value if needed.
2224 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002225 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00002226 case CCValAssign::Full: break;
2227 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002228 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002229 break;
2230 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002231 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002232 break;
2233 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002234 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
2235 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002236 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00002237 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
2238 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002239 } else
2240 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
2241 break;
2242 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002243 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002244 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002245 case CCValAssign::Indirect: {
2246 // Store the argument.
2247 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002248 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002249 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00002250 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002251 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002252 Arg = SpillSlot;
2253 break;
2254 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002255 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002256
Chris Lattner423c5f42007-02-28 05:31:48 +00002257 if (VA.isRegLoc()) {
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002258 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2259 if (isVarArg && IsWin64) {
2260 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2261 // shadow reg if callee is a varargs function.
2262 unsigned ShadowReg = 0;
2263 switch (VA.getLocReg()) {
2264 case X86::XMM0: ShadowReg = X86::RCX; break;
2265 case X86::XMM1: ShadowReg = X86::RDX; break;
2266 case X86::XMM2: ShadowReg = X86::R8; break;
2267 case X86::XMM3: ShadowReg = X86::R9; break;
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002268 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002269 if (ShadowReg)
2270 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002271 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002272 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002273 assert(VA.isMemLoc());
2274 if (StackPtr.getNode() == 0)
2275 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2276 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2277 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002278 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002279 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002280
Evan Cheng32fe1032006-05-25 00:59:30 +00002281 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002282 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002283 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002284
Evan Cheng347d5f72006-04-28 21:29:37 +00002285 // Build a sequence of copy-to-reg nodes chained together with token chain
2286 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002287 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002288 // Tail call byval lowering might overwrite argument registers so in case of
2289 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002290 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002291 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002292 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002293 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002294 InFlag = Chain.getValue(1);
2295 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002296
Chris Lattner88e1fd52009-07-09 04:24:46 +00002297 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002298 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2299 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002300 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002301 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2302 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002303 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002304 InFlag);
2305 InFlag = Chain.getValue(1);
2306 } else {
2307 // If we are tail calling and generating PIC/GOT style code load the
2308 // address of the callee into ECX. The value in ecx is used as target of
2309 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2310 // for tail calls on PIC/GOT architectures. Normally we would just put the
2311 // address of GOT into ebx and then call target@PLT. But for tail calls
2312 // ebx would be restored (since ebx is callee saved) before jumping to the
2313 // target@PLT.
2314
2315 // Note: The actual moving to ECX is done further down.
2316 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2317 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2318 !G->getGlobal()->hasProtectedVisibility())
2319 Callee = LowerGlobalAddress(Callee, DAG);
2320 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002321 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002322 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002323 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002324
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002325 if (Is64Bit && isVarArg && !IsWin64) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002326 // From AMD64 ABI document:
2327 // For calls that may call functions that use varargs or stdargs
2328 // (prototype-less calls or calls to functions containing ellipsis (...) in
2329 // the declaration) %al is used as hidden argument to specify the number
2330 // of SSE registers used. The contents of %al do not need to match exactly
2331 // the number of registers, but must be an ubound on the number of SSE
2332 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002333
Gordon Henriksen86737662008-01-05 16:56:59 +00002334 // Count the number of XMM registers allocated.
Craig Topperc5eaae42012-03-11 07:57:25 +00002335 static const uint16_t XMMArgRegs[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00002336 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2337 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2338 };
2339 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Craig Topper1accb7e2012-01-10 06:54:16 +00002340 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002341 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002342
Dale Johannesendd64c412009-02-04 00:33:20 +00002343 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002344 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002345 InFlag = Chain.getValue(1);
2346 }
2347
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002348
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002349 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002350 if (isTailCall) {
2351 // Force all the incoming stack arguments to be loaded from the stack
2352 // before any new outgoing arguments are stored to the stack, because the
2353 // outgoing stack slots may alias the incoming argument stack slots, and
2354 // the alias isn't otherwise explicit. This is slightly more conservative
2355 // than necessary, because it means that each store effectively depends
2356 // on every argument instead of just those arguments it would clobber.
2357 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2358
Dan Gohman475871a2008-07-27 21:46:04 +00002359 SmallVector<SDValue, 8> MemOpChains2;
2360 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002361 int FI = 0;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002362 // Do not flag preceding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002363 InFlag = SDValue();
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002364 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002365 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2366 CCValAssign &VA = ArgLocs[i];
2367 if (VA.isRegLoc())
2368 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002369 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002370 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002371 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002372 // Create frame index.
2373 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002374 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002375 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002376 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002377
Duncan Sands276dcbd2008-03-21 09:14:45 +00002378 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002379 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002380 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002381 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002382 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002383 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002384 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002385
Dan Gohman98ca4f22009-08-05 01:29:28 +00002386 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2387 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002388 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002389 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002390 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002391 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002392 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002393 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002394 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002395 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002396 }
2397 }
2398
2399 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002400 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002401 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002402
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002403 // Copy arguments to their registers.
2404 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002405 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002406 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002407 InFlag = Chain.getValue(1);
2408 }
Dan Gohman475871a2008-07-27 21:46:04 +00002409 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002410
Gordon Henriksen86737662008-01-05 16:56:59 +00002411 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002412 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002413 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002414 }
2415
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002416 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2417 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2418 // In the 64-bit large code model, we have to make all calls
2419 // through a register, since the call instruction's 32-bit
2420 // pc-relative offset may not be large enough to hold the whole
2421 // address.
2422 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002423 // If the callee is a GlobalAddress node (quite common, every direct call
2424 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2425 // it.
2426
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002427 // We should use extra load for direct calls to dllimported functions in
2428 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002429 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002430 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002431 unsigned char OpFlags = 0;
John McCall3a3465b2011-06-15 20:36:13 +00002432 bool ExtraLoad = false;
2433 unsigned WrapperKind = ISD::DELETED_NODE;
Eric Christopherfd179292009-08-27 18:07:15 +00002434
Chris Lattner48a7d022009-07-09 05:02:21 +00002435 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2436 // external symbols most go through the PLT in PIC mode. If the symbol
2437 // has hidden or protected visibility, or if it is static or local, then
2438 // we don't need to use the PLT - we can directly call it.
2439 if (Subtarget->isTargetELF() &&
2440 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002441 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002442 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002443 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002444 (GV->isDeclaration() || GV->isWeakForLinker()) &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002445 (!Subtarget->getTargetTriple().isMacOSX() ||
2446 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002447 // PC-relative references to external symbols should go through $stub,
2448 // unless we're building with the leopard linker or later, which
2449 // automatically synthesizes these stubs.
2450 OpFlags = X86II::MO_DARWIN_STUB;
John McCall3a3465b2011-06-15 20:36:13 +00002451 } else if (Subtarget->isPICStyleRIPRel() &&
2452 isa<Function>(GV) &&
2453 cast<Function>(GV)->hasFnAttr(Attribute::NonLazyBind)) {
2454 // If the function is marked as non-lazy, generate an indirect call
2455 // which loads from the GOT directly. This avoids runtime overhead
2456 // at the cost of eager binding (and one extra byte of encoding).
2457 OpFlags = X86II::MO_GOTPCREL;
2458 WrapperKind = X86ISD::WrapperRIP;
2459 ExtraLoad = true;
Chris Lattner74e726e2009-07-09 05:27:35 +00002460 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002461
Devang Patel0d881da2010-07-06 22:08:15 +00002462 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002463 G->getOffset(), OpFlags);
John McCall3a3465b2011-06-15 20:36:13 +00002464
2465 // Add a wrapper if needed.
2466 if (WrapperKind != ISD::DELETED_NODE)
2467 Callee = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Callee);
2468 // Add extra indirection if needed.
2469 if (ExtraLoad)
2470 Callee = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Callee,
2471 MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002472 false, false, false, 0);
Chris Lattner48a7d022009-07-09 05:02:21 +00002473 }
Bill Wendling056292f2008-09-16 21:48:12 +00002474 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002475 unsigned char OpFlags = 0;
2476
Evan Cheng1bf891a2010-12-01 22:59:46 +00002477 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2478 // external symbols should go through the PLT.
2479 if (Subtarget->isTargetELF() &&
2480 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2481 OpFlags = X86II::MO_PLT;
2482 } else if (Subtarget->isPICStyleStubAny() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002483 (!Subtarget->getTargetTriple().isMacOSX() ||
2484 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Evan Cheng1bf891a2010-12-01 22:59:46 +00002485 // PC-relative references to external symbols should go through $stub,
2486 // unless we're building with the leopard linker or later, which
2487 // automatically synthesizes these stubs.
2488 OpFlags = X86II::MO_DARWIN_STUB;
Chris Lattner74e726e2009-07-09 05:27:35 +00002489 }
Eric Christopherfd179292009-08-27 18:07:15 +00002490
Chris Lattner48a7d022009-07-09 05:02:21 +00002491 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2492 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002493 }
2494
Chris Lattnerd96d0722007-02-25 06:40:16 +00002495 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002496 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002497 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002498
Evan Chengf22f9b32010-02-06 03:28:46 +00002499 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002500 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2501 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002502 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002503 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002504
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002505 Ops.push_back(Chain);
2506 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002507
Dan Gohman98ca4f22009-08-05 01:29:28 +00002508 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002509 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002510
Gordon Henriksen86737662008-01-05 16:56:59 +00002511 // Add argument registers to the end of the list so that they are known live
2512 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002513 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2514 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2515 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002516
Evan Cheng586ccac2008-03-18 23:36:35 +00002517 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002518 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002519 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2520
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00002521 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002522 if (Is64Bit && isVarArg && !IsWin64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002523 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002524
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +00002525 // Add a register mask operand representing the call-preserved registers.
2526 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2527 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
2528 assert(Mask && "Missing call preserved mask for calling convention");
2529 Ops.push_back(DAG.getRegisterMask(Mask));
Jakob Stoklund Olesenc38c4562012-01-18 23:52:22 +00002530
Gabor Greifba36cb52008-08-28 21:40:38 +00002531 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002532 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002533
Dan Gohman98ca4f22009-08-05 01:29:28 +00002534 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002535 // We used to do:
2536 //// If this is the first return lowered for this function, add the regs
2537 //// to the liveout set for the function.
2538 // This isn't right, although it's probably harmless on x86; liveouts
2539 // should be computed from returns not tail calls. Consider a void
2540 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002541 return DAG.getNode(X86ISD::TC_RETURN, dl,
2542 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002543 }
2544
Dale Johannesenace16102009-02-03 19:33:06 +00002545 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002546 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002547
Chris Lattner2d297092006-05-23 18:50:38 +00002548 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002549 unsigned NumBytesForCalleeToPush;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002550 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2551 getTargetMachine().Options.GuaranteedTailCallOpt))
Gordon Henriksen86737662008-01-05 16:56:59 +00002552 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Eli Friedman9a2478a2012-01-20 00:05:46 +00002553 else if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
2554 IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002555 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002556 // pops the hidden struct pointer, so we have to push it back.
2557 // This is common for Darwin/X86, Linux & Mingw32 targets.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002558 // For MSVC Win32 targets, the caller pops the hidden struct pointer.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002559 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002560 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002561 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002562
Gordon Henriksenae636f82008-01-03 16:47:34 +00002563 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002564 if (!IsSibcall) {
2565 Chain = DAG.getCALLSEQ_END(Chain,
2566 DAG.getIntPtrConstant(NumBytes, true),
2567 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2568 true),
2569 InFlag);
2570 InFlag = Chain.getValue(1);
2571 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002572
Chris Lattner3085e152007-02-25 08:59:22 +00002573 // Handle result values, copying them out of physregs into vregs that we
2574 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002575 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2576 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002577}
2578
Evan Cheng25ab6902006-09-08 06:48:29 +00002579
2580//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002581// Fast Calling Convention (tail call) implementation
2582//===----------------------------------------------------------------------===//
2583
2584// Like std call, callee cleans arguments, convention except that ECX is
2585// reserved for storing the tail called function address. Only 2 registers are
2586// free for argument passing (inreg). Tail call optimization is performed
2587// provided:
2588// * tailcallopt is enabled
2589// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002590// On X86_64 architecture with GOT-style position independent code only local
2591// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002592// To keep the stack aligned according to platform abi the function
2593// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2594// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002595// If a tail called function callee has more arguments than the caller the
2596// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002597// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002598// original REtADDR, but before the saved framepointer or the spilled registers
2599// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2600// stack layout:
2601// arg1
2602// arg2
2603// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002604// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002605// move area ]
2606// (possible EBP)
2607// ESI
2608// EDI
2609// local1 ..
2610
2611/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2612/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002613unsigned
2614X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2615 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002616 MachineFunction &MF = DAG.getMachineFunction();
2617 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002618 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002619 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002620 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002621 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002622 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002623 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2624 // Number smaller than 12 so just add the difference.
2625 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2626 } else {
2627 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002628 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002629 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002630 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002631 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002632}
2633
Evan Cheng5f941932010-02-05 02:21:12 +00002634/// MatchingStackOffset - Return true if the given stack call argument is
2635/// already available in the same position (relatively) of the caller's
2636/// incoming argument stack.
2637static
2638bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2639 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2640 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002641 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2642 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002643 if (Arg.getOpcode() == ISD::CopyFromReg) {
2644 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00002645 if (!TargetRegisterInfo::isVirtualRegister(VR))
Evan Cheng5f941932010-02-05 02:21:12 +00002646 return false;
2647 MachineInstr *Def = MRI->getVRegDef(VR);
2648 if (!Def)
2649 return false;
2650 if (!Flags.isByVal()) {
2651 if (!TII->isLoadFromStackSlot(Def, FI))
2652 return false;
2653 } else {
2654 unsigned Opcode = Def->getOpcode();
2655 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2656 Def->getOperand(1).isFI()) {
2657 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002658 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002659 } else
2660 return false;
2661 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002662 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2663 if (Flags.isByVal())
2664 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002665 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002666 // define @foo(%struct.X* %A) {
2667 // tail call @bar(%struct.X* byval %A)
2668 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002669 return false;
2670 SDValue Ptr = Ld->getBasePtr();
2671 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2672 if (!FINode)
2673 return false;
2674 FI = FINode->getIndex();
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002675 } else if (Arg.getOpcode() == ISD::FrameIndex && Flags.isByVal()) {
Chad Rosier14d71aa2011-06-25 18:51:28 +00002676 FrameIndexSDNode *FINode = cast<FrameIndexSDNode>(Arg);
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002677 FI = FINode->getIndex();
2678 Bytes = Flags.getByValSize();
Evan Cheng4cae1332010-03-05 08:38:04 +00002679 } else
2680 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002681
Evan Cheng4cae1332010-03-05 08:38:04 +00002682 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002683 if (!MFI->isFixedObjectIndex(FI))
2684 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002685 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002686}
2687
Dan Gohman98ca4f22009-08-05 01:29:28 +00002688/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2689/// for tail call optimization. Targets which want to do tail call
2690/// optimization should implement this function.
2691bool
2692X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002693 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002694 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002695 bool isCalleeStructRet,
2696 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002697 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002698 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002699 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002700 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002701 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002702 CalleeCC != CallingConv::C)
2703 return false;
2704
Evan Cheng7096ae42010-01-29 06:45:59 +00002705 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002706 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002707 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002708 CallingConv::ID CallerCC = CallerF->getCallingConv();
2709 bool CCMatch = CallerCC == CalleeCC;
2710
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002711 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002712 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002713 return true;
2714 return false;
2715 }
2716
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002717 // Look for obvious safe cases to perform tail call optimization that do not
2718 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002719
Evan Cheng2c12cb42010-03-26 16:26:03 +00002720 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2721 // emit a special epilogue.
2722 if (RegInfo->needsStackRealignment(MF))
2723 return false;
2724
Evan Chenga375d472010-03-15 18:54:48 +00002725 // Also avoid sibcall optimization if either caller or callee uses struct
2726 // return semantics.
2727 if (isCalleeStructRet || isCallerStructRet)
2728 return false;
2729
Chad Rosier2416da32011-06-24 21:15:36 +00002730 // An stdcall caller is expected to clean up its arguments; the callee
2731 // isn't going to do that.
2732 if (!CCMatch && CallerCC==CallingConv::X86_StdCall)
2733 return false;
2734
Chad Rosier871f6642011-05-18 19:59:50 +00002735 // Do not sibcall optimize vararg calls unless all arguments are passed via
Chad Rosiera1660892011-05-20 00:59:28 +00002736 // registers.
Chad Rosier871f6642011-05-18 19:59:50 +00002737 if (isVarArg && !Outs.empty()) {
Chad Rosiera1660892011-05-20 00:59:28 +00002738
2739 // Optimizing for varargs on Win64 is unlikely to be safe without
2740 // additional testing.
2741 if (Subtarget->isTargetWin64())
2742 return false;
2743
Chad Rosier871f6642011-05-18 19:59:50 +00002744 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002745 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2746 getTargetMachine(), ArgLocs, *DAG.getContext());
Chad Rosier871f6642011-05-18 19:59:50 +00002747
Chad Rosier871f6642011-05-18 19:59:50 +00002748 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
2749 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i)
2750 if (!ArgLocs[i].isRegLoc())
2751 return false;
2752 }
2753
Chad Rosier30450e82011-12-22 22:35:21 +00002754 // If the call result is in ST0 / ST1, it needs to be popped off the x87
2755 // stack. Therefore, if it's not used by the call it is not safe to optimize
2756 // this into a sibcall.
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002757 bool Unused = false;
2758 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2759 if (!Ins[i].Used) {
2760 Unused = true;
2761 break;
2762 }
2763 }
2764 if (Unused) {
2765 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002766 CCState CCInfo(CalleeCC, false, DAG.getMachineFunction(),
2767 getTargetMachine(), RVLocs, *DAG.getContext());
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002768 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002769 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002770 CCValAssign &VA = RVLocs[i];
2771 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2772 return false;
2773 }
2774 }
2775
Evan Cheng13617962010-04-30 01:12:32 +00002776 // If the calling conventions do not match, then we'd better make sure the
2777 // results are returned in the same way as what the caller expects.
2778 if (!CCMatch) {
2779 SmallVector<CCValAssign, 16> RVLocs1;
Eric Christopher471e4222011-06-08 23:55:35 +00002780 CCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
2781 getTargetMachine(), RVLocs1, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002782 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2783
2784 SmallVector<CCValAssign, 16> RVLocs2;
Eric Christopher471e4222011-06-08 23:55:35 +00002785 CCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
2786 getTargetMachine(), RVLocs2, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002787 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2788
2789 if (RVLocs1.size() != RVLocs2.size())
2790 return false;
2791 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2792 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2793 return false;
2794 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2795 return false;
2796 if (RVLocs1[i].isRegLoc()) {
2797 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2798 return false;
2799 } else {
2800 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2801 return false;
2802 }
2803 }
2804 }
2805
Evan Chenga6bff982010-01-30 01:22:00 +00002806 // If the callee takes no arguments then go on to check the results of the
2807 // call.
2808 if (!Outs.empty()) {
2809 // Check if stack adjustment is needed. For now, do not do this if any
2810 // argument is passed on the stack.
2811 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002812 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2813 getTargetMachine(), ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002814
2815 // Allocate shadow area for Win64
2816 if (Subtarget->isTargetWin64()) {
2817 CCInfo.AllocateStack(32, 8);
2818 }
2819
Duncan Sands45907662010-10-31 13:21:44 +00002820 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Stuart Hastings6db2c2f2011-05-17 16:59:46 +00002821 if (CCInfo.getNextStackOffset()) {
Evan Chengb2c92902010-02-02 02:22:50 +00002822 MachineFunction &MF = DAG.getMachineFunction();
2823 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2824 return false;
Evan Chengb2c92902010-02-02 02:22:50 +00002825
2826 // Check if the arguments are already laid out in the right way as
2827 // the caller's fixed stack objects.
2828 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002829 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2830 const X86InstrInfo *TII =
2831 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002832 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2833 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002834 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002835 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002836 if (VA.getLocInfo() == CCValAssign::Indirect)
2837 return false;
2838 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002839 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2840 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002841 return false;
2842 }
2843 }
2844 }
Evan Cheng9c044672010-05-29 01:35:22 +00002845
2846 // If the tailcall address may be in a register, then make sure it's
2847 // possible to register allocate for it. In 32-bit, the call address can
2848 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002849 // callee-saved registers are restored. These happen to be the same
2850 // registers used to pass 'inreg' arguments so watch out for those.
2851 if (!Subtarget->is64Bit() &&
2852 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002853 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002854 unsigned NumInRegs = 0;
2855 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2856 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002857 if (!VA.isRegLoc())
2858 continue;
2859 unsigned Reg = VA.getLocReg();
2860 switch (Reg) {
2861 default: break;
2862 case X86::EAX: case X86::EDX: case X86::ECX:
2863 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002864 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002865 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002866 }
2867 }
2868 }
Evan Chenga6bff982010-01-30 01:22:00 +00002869 }
Evan Chengb1712452010-01-27 06:25:16 +00002870
Evan Cheng86809cc2010-02-03 03:28:02 +00002871 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002872}
2873
Dan Gohman3df24e62008-09-03 23:12:08 +00002874FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002875X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2876 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002877}
2878
2879
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002880//===----------------------------------------------------------------------===//
2881// Other Lowering Hooks
2882//===----------------------------------------------------------------------===//
2883
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002884static bool MayFoldLoad(SDValue Op) {
2885 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2886}
2887
2888static bool MayFoldIntoStore(SDValue Op) {
2889 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2890}
2891
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002892static bool isTargetShuffle(unsigned Opcode) {
2893 switch(Opcode) {
2894 default: return false;
2895 case X86ISD::PSHUFD:
2896 case X86ISD::PSHUFHW:
2897 case X86ISD::PSHUFLW:
Craig Topperb3982da2011-12-31 23:50:21 +00002898 case X86ISD::SHUFP:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002899 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002900 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002901 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002902 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002903 case X86ISD::MOVLPS:
2904 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002905 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002906 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002907 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002908 case X86ISD::MOVSS:
2909 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002910 case X86ISD::UNPCKL:
2911 case X86ISD::UNPCKH:
Craig Topper316cd2a2011-11-30 06:25:25 +00002912 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +00002913 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002914 return true;
2915 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002916}
2917
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002918static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00002919 SDValue V1, SelectionDAG &DAG) {
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002920 switch(Opc) {
2921 default: llvm_unreachable("Unknown x86 shuffle node");
2922 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002923 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002924 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002925 return DAG.getNode(Opc, dl, VT, V1);
2926 }
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002927}
2928
2929static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00002930 SDValue V1, unsigned TargetMask,
2931 SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002932 switch(Opc) {
2933 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002934 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002935 case X86ISD::PSHUFHW:
2936 case X86ISD::PSHUFLW:
Craig Topper316cd2a2011-11-30 06:25:25 +00002937 case X86ISD::VPERMILP:
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00002938 case X86ISD::VPERMQ:
2939 case X86ISD::VPERMPD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002940 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2941 }
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002942}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002943
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002944static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00002945 SDValue V1, SDValue V2, unsigned TargetMask,
2946 SelectionDAG &DAG) {
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002947 switch(Opc) {
2948 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002949 case X86ISD::PALIGN:
Craig Topperb3982da2011-12-31 23:50:21 +00002950 case X86ISD::SHUFP:
Craig Topperec24e612011-11-30 07:47:51 +00002951 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002952 return DAG.getNode(Opc, dl, VT, V1, V2,
2953 DAG.getConstant(TargetMask, MVT::i8));
2954 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002955}
2956
2957static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2958 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2959 switch(Opc) {
2960 default: llvm_unreachable("Unknown x86 shuffle node");
2961 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002962 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002963 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002964 case X86ISD::MOVLPS:
2965 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002966 case X86ISD::MOVSS:
2967 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002968 case X86ISD::UNPCKL:
2969 case X86ISD::UNPCKH:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002970 return DAG.getNode(Opc, dl, VT, V1, V2);
2971 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002972}
2973
Dan Gohmand858e902010-04-17 15:26:15 +00002974SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002975 MachineFunction &MF = DAG.getMachineFunction();
2976 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2977 int ReturnAddrIndex = FuncInfo->getRAIndex();
2978
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002979 if (ReturnAddrIndex == 0) {
2980 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002981 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002982 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002983 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002984 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002985 }
2986
Evan Cheng25ab6902006-09-08 06:48:29 +00002987 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002988}
2989
2990
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002991bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2992 bool hasSymbolicDisplacement) {
2993 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002994 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002995 return false;
2996
2997 // If we don't have a symbolic displacement - we don't have any extra
2998 // restrictions.
2999 if (!hasSymbolicDisplacement)
3000 return true;
3001
3002 // FIXME: Some tweaks might be needed for medium code model.
3003 if (M != CodeModel::Small && M != CodeModel::Kernel)
3004 return false;
3005
3006 // For small code model we assume that latest object is 16MB before end of 31
3007 // bits boundary. We may also accept pretty large negative constants knowing
3008 // that all objects are in the positive half of address space.
3009 if (M == CodeModel::Small && Offset < 16*1024*1024)
3010 return true;
3011
3012 // For kernel code model we know that all object resist in the negative half
3013 // of 32bits address space. We may not accept negative offsets, since they may
3014 // be just off and we may accept pretty large positive ones.
3015 if (M == CodeModel::Kernel && Offset > 0)
3016 return true;
3017
3018 return false;
3019}
3020
Evan Chengef41ff62011-06-23 17:54:54 +00003021/// isCalleePop - Determines whether the callee is required to pop its
3022/// own arguments. Callee pop is necessary to support tail calls.
3023bool X86::isCalleePop(CallingConv::ID CallingConv,
3024 bool is64Bit, bool IsVarArg, bool TailCallOpt) {
3025 if (IsVarArg)
3026 return false;
3027
3028 switch (CallingConv) {
3029 default:
3030 return false;
3031 case CallingConv::X86_StdCall:
3032 return !is64Bit;
3033 case CallingConv::X86_FastCall:
3034 return !is64Bit;
3035 case CallingConv::X86_ThisCall:
3036 return !is64Bit;
3037 case CallingConv::Fast:
3038 return TailCallOpt;
3039 case CallingConv::GHC:
3040 return TailCallOpt;
3041 }
3042}
3043
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003044/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
3045/// specific condition code, returning the condition code and the LHS/RHS of the
3046/// comparison to make.
3047static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
3048 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00003049 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003050 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3051 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
3052 // X > -1 -> X == 0, jump !sign.
3053 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003054 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003055 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
3056 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003057 return X86::COND_S;
Andrew Trickf6c39412011-03-23 23:11:02 +00003058 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00003059 // X < 1 -> X <= 0
3060 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003061 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003062 }
Chris Lattnerf9570512006-09-13 03:22:10 +00003063 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003064
Evan Chengd9558e02006-01-06 00:43:03 +00003065 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003066 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003067 case ISD::SETEQ: return X86::COND_E;
3068 case ISD::SETGT: return X86::COND_G;
3069 case ISD::SETGE: return X86::COND_GE;
3070 case ISD::SETLT: return X86::COND_L;
3071 case ISD::SETLE: return X86::COND_LE;
3072 case ISD::SETNE: return X86::COND_NE;
3073 case ISD::SETULT: return X86::COND_B;
3074 case ISD::SETUGT: return X86::COND_A;
3075 case ISD::SETULE: return X86::COND_BE;
3076 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00003077 }
Chris Lattner4c78e022008-12-23 23:42:27 +00003078 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003079
Chris Lattner4c78e022008-12-23 23:42:27 +00003080 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00003081
Chris Lattner4c78e022008-12-23 23:42:27 +00003082 // If LHS is a foldable load, but RHS is not, flip the condition.
Rafael Espindolaf297c932011-02-03 03:58:05 +00003083 if (ISD::isNON_EXTLoad(LHS.getNode()) &&
3084 !ISD::isNON_EXTLoad(RHS.getNode())) {
Chris Lattner4c78e022008-12-23 23:42:27 +00003085 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
3086 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00003087 }
3088
Chris Lattner4c78e022008-12-23 23:42:27 +00003089 switch (SetCCOpcode) {
3090 default: break;
3091 case ISD::SETOLT:
3092 case ISD::SETOLE:
3093 case ISD::SETUGT:
3094 case ISD::SETUGE:
3095 std::swap(LHS, RHS);
3096 break;
3097 }
3098
3099 // On a floating point condition, the flags are set as follows:
3100 // ZF PF CF op
3101 // 0 | 0 | 0 | X > Y
3102 // 0 | 0 | 1 | X < Y
3103 // 1 | 0 | 0 | X == Y
3104 // 1 | 1 | 1 | unordered
3105 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003106 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00003107 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003108 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00003109 case ISD::SETOLT: // flipped
3110 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003111 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00003112 case ISD::SETOLE: // flipped
3113 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003114 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003115 case ISD::SETUGT: // flipped
3116 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003117 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00003118 case ISD::SETUGE: // flipped
3119 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003120 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003121 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003122 case ISD::SETNE: return X86::COND_NE;
3123 case ISD::SETUO: return X86::COND_P;
3124 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00003125 case ISD::SETOEQ:
3126 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00003127 }
Evan Chengd9558e02006-01-06 00:43:03 +00003128}
3129
Evan Cheng4a460802006-01-11 00:33:36 +00003130/// hasFPCMov - is there a floating point cmov for the specific X86 condition
3131/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00003132/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00003133static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00003134 switch (X86CC) {
3135 default:
3136 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00003137 case X86::COND_B:
3138 case X86::COND_BE:
3139 case X86::COND_E:
3140 case X86::COND_P:
3141 case X86::COND_A:
3142 case X86::COND_AE:
3143 case X86::COND_NE:
3144 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00003145 return true;
3146 }
3147}
3148
Evan Chengeb2f9692009-10-27 19:56:55 +00003149/// isFPImmLegal - Returns true if the target can instruction select the
3150/// specified FP immediate natively. If false, the legalizer will
3151/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003152bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00003153 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
3154 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
3155 return true;
3156 }
3157 return false;
3158}
3159
Nate Begeman9008ca62009-04-27 18:41:29 +00003160/// isUndefOrInRange - Return true if Val is undef or if its value falls within
3161/// the specified range (L, H].
3162static bool isUndefOrInRange(int Val, int Low, int Hi) {
3163 return (Val < 0) || (Val >= Low && Val < Hi);
3164}
3165
3166/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
3167/// specified value.
3168static bool isUndefOrEqual(int Val, int CmpVal) {
3169 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003170 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003171 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00003172}
3173
Bruno Cardoso Lopes4002d7e2011-08-12 21:54:42 +00003174/// isSequentialOrUndefInRange - Return true if every element in Mask, begining
3175/// from position Pos and ending in Pos+Size, falls within the specified
3176/// sequential range (L, L+Pos]. or is undef.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003177static bool isSequentialOrUndefInRange(ArrayRef<int> Mask,
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003178 int Pos, int Size, int Low) {
3179 for (int i = Pos, e = Pos+Size; i != e; ++i, ++Low)
3180 if (!isUndefOrEqual(Mask[i], Low))
3181 return false;
3182 return true;
3183}
3184
Nate Begeman9008ca62009-04-27 18:41:29 +00003185/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
3186/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
3187/// the second operand.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003188static bool isPSHUFDMask(ArrayRef<int> Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003189 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00003190 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00003191 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00003192 return (Mask[0] < 2 && Mask[1] < 2);
3193 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003194}
3195
Nate Begeman9008ca62009-04-27 18:41:29 +00003196/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
3197/// is suitable for input to PSHUFHW.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003198static bool isPSHUFHWMask(ArrayRef<int> Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003199 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00003200 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003201
Nate Begeman9008ca62009-04-27 18:41:29 +00003202 // Lower quadword copied in order or undef.
Craig Topperc612d792012-01-02 09:17:37 +00003203 if (!isSequentialOrUndefInRange(Mask, 0, 4, 0))
3204 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003205
Evan Cheng506d3df2006-03-29 23:07:14 +00003206 // Upper quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003207 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003208 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00003209 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003210
Evan Cheng506d3df2006-03-29 23:07:14 +00003211 return true;
3212}
3213
Nate Begeman9008ca62009-04-27 18:41:29 +00003214/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
3215/// is suitable for input to PSHUFLW.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003216static bool isPSHUFLWMask(ArrayRef<int> Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003217 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00003218 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003219
Rafael Espindola15684b22009-04-24 12:40:33 +00003220 // Upper quadword copied in order.
Craig Topperc612d792012-01-02 09:17:37 +00003221 if (!isSequentialOrUndefInRange(Mask, 4, 4, 4))
3222 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003223
Rafael Espindola15684b22009-04-24 12:40:33 +00003224 // Lower quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003225 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003226 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00003227 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003228
Rafael Espindola15684b22009-04-24 12:40:33 +00003229 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003230}
3231
Nate Begemana09008b2009-10-19 02:17:23 +00003232/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
3233/// is suitable for input to PALIGNR.
Craig Topper0e2037b2012-01-20 05:53:00 +00003234static bool isPALIGNRMask(ArrayRef<int> Mask, EVT VT,
3235 const X86Subtarget *Subtarget) {
3236 if ((VT.getSizeInBits() == 128 && !Subtarget->hasSSSE3()) ||
3237 (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2()))
Bruno Cardoso Lopes9065d4b2011-07-29 01:30:59 +00003238 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003239
Craig Topper0e2037b2012-01-20 05:53:00 +00003240 unsigned NumElts = VT.getVectorNumElements();
3241 unsigned NumLanes = VT.getSizeInBits()/128;
3242 unsigned NumLaneElts = NumElts/NumLanes;
3243
3244 // Do not handle 64-bit element shuffles with palignr.
3245 if (NumLaneElts == 2)
Nate Begemana09008b2009-10-19 02:17:23 +00003246 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003247
Craig Topper0e2037b2012-01-20 05:53:00 +00003248 for (unsigned l = 0; l != NumElts; l+=NumLaneElts) {
3249 unsigned i;
3250 for (i = 0; i != NumLaneElts; ++i) {
3251 if (Mask[i+l] >= 0)
3252 break;
3253 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00003254
Craig Topper0e2037b2012-01-20 05:53:00 +00003255 // Lane is all undef, go to next lane
3256 if (i == NumLaneElts)
3257 continue;
Nate Begemana09008b2009-10-19 02:17:23 +00003258
Craig Topper0e2037b2012-01-20 05:53:00 +00003259 int Start = Mask[i+l];
Nate Begemana09008b2009-10-19 02:17:23 +00003260
Craig Topper0e2037b2012-01-20 05:53:00 +00003261 // Make sure its in this lane in one of the sources
3262 if (!isUndefOrInRange(Start, l, l+NumLaneElts) &&
3263 !isUndefOrInRange(Start, l+NumElts, l+NumElts+NumLaneElts))
Nate Begemana09008b2009-10-19 02:17:23 +00003264 return false;
Craig Topper0e2037b2012-01-20 05:53:00 +00003265
3266 // If not lane 0, then we must match lane 0
3267 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Start, Mask[i]+l))
3268 return false;
3269
3270 // Correct second source to be contiguous with first source
3271 if (Start >= (int)NumElts)
3272 Start -= NumElts - NumLaneElts;
3273
3274 // Make sure we're shifting in the right direction.
3275 if (Start <= (int)(i+l))
3276 return false;
3277
3278 Start -= i;
3279
3280 // Check the rest of the elements to see if they are consecutive.
3281 for (++i; i != NumLaneElts; ++i) {
3282 int Idx = Mask[i+l];
3283
3284 // Make sure its in this lane
3285 if (!isUndefOrInRange(Idx, l, l+NumLaneElts) &&
3286 !isUndefOrInRange(Idx, l+NumElts, l+NumElts+NumLaneElts))
3287 return false;
3288
3289 // If not lane 0, then we must match lane 0
3290 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Idx, Mask[i]+l))
3291 return false;
3292
3293 if (Idx >= (int)NumElts)
3294 Idx -= NumElts - NumLaneElts;
3295
3296 if (!isUndefOrEqual(Idx, Start+i))
3297 return false;
3298
3299 }
Nate Begemana09008b2009-10-19 02:17:23 +00003300 }
Craig Topper0e2037b2012-01-20 05:53:00 +00003301
Nate Begemana09008b2009-10-19 02:17:23 +00003302 return true;
3303}
3304
Craig Topper1a7700a2012-01-19 08:19:12 +00003305/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3306/// the two vector operands have swapped position.
3307static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask,
3308 unsigned NumElems) {
3309 for (unsigned i = 0; i != NumElems; ++i) {
3310 int idx = Mask[i];
3311 if (idx < 0)
3312 continue;
3313 else if (idx < (int)NumElems)
3314 Mask[i] = idx + NumElems;
3315 else
3316 Mask[i] = idx - NumElems;
3317 }
3318}
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003319
Craig Topper1a7700a2012-01-19 08:19:12 +00003320/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
3321/// specifies a shuffle of elements that is suitable for input to 128/256-bit
3322/// SHUFPS and SHUFPD. If Commuted is true, then it checks for sources to be
3323/// reverse of what x86 shuffles want.
3324static bool isSHUFPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX,
3325 bool Commuted = false) {
3326 if (!HasAVX && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003327 return false;
3328
Craig Topper1a7700a2012-01-19 08:19:12 +00003329 unsigned NumElems = VT.getVectorNumElements();
3330 unsigned NumLanes = VT.getSizeInBits()/128;
3331 unsigned NumLaneElems = NumElems/NumLanes;
3332
3333 if (NumLaneElems != 2 && NumLaneElems != 4)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003334 return false;
3335
3336 // VSHUFPSY divides the resulting vector into 4 chunks.
3337 // The sources are also splitted into 4 chunks, and each destination
3338 // chunk must come from a different source chunk.
3339 //
3340 // SRC1 => X7 X6 X5 X4 X3 X2 X1 X0
3341 // SRC2 => Y7 Y6 Y5 Y4 Y3 Y2 Y1 Y9
3342 //
3343 // DST => Y7..Y4, Y7..Y4, X7..X4, X7..X4,
3344 // Y3..Y0, Y3..Y0, X3..X0, X3..X0
3345 //
Craig Topper9d7025b2011-11-27 21:41:12 +00003346 // VSHUFPDY divides the resulting vector into 4 chunks.
3347 // The sources are also splitted into 4 chunks, and each destination
3348 // chunk must come from a different source chunk.
3349 //
3350 // SRC1 => X3 X2 X1 X0
3351 // SRC2 => Y3 Y2 Y1 Y0
3352 //
3353 // DST => Y3..Y2, X3..X2, Y1..Y0, X1..X0
3354 //
Craig Topper1a7700a2012-01-19 08:19:12 +00003355 unsigned HalfLaneElems = NumLaneElems/2;
3356 for (unsigned l = 0; l != NumElems; l += NumLaneElems) {
3357 for (unsigned i = 0; i != NumLaneElems; ++i) {
3358 int Idx = Mask[i+l];
3359 unsigned RngStart = l + ((Commuted == (i<HalfLaneElems)) ? NumElems : 0);
3360 if (!isUndefOrInRange(Idx, RngStart, RngStart+NumLaneElems))
3361 return false;
3362 // For VSHUFPSY, the mask of the second half must be the same as the
3363 // first but with the appropriate offsets. This works in the same way as
3364 // VPERMILPS works with masks.
3365 if (NumElems != 8 || l == 0 || Mask[i] < 0)
3366 continue;
3367 if (!isUndefOrEqual(Idx, Mask[i]+l))
3368 return false;
Craig Topper1ff73d72011-12-06 04:59:07 +00003369 }
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003370 }
3371
3372 return true;
3373}
3374
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003375/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3376/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Craig Topperdd637ae2012-02-19 05:41:45 +00003377static bool isMOVHLPSMask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003378 unsigned NumElems = VT.getVectorNumElements();
3379
3380 if (VT.getSizeInBits() != 128)
3381 return false;
3382
3383 if (NumElems != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003384 return false;
3385
Evan Cheng2064a2b2006-03-28 06:50:32 +00003386 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Craig Topperdd637ae2012-02-19 05:41:45 +00003387 return isUndefOrEqual(Mask[0], 6) &&
3388 isUndefOrEqual(Mask[1], 7) &&
3389 isUndefOrEqual(Mask[2], 2) &&
3390 isUndefOrEqual(Mask[3], 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003391}
3392
Nate Begeman0b10b912009-11-07 23:17:15 +00003393/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3394/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3395/// <2, 3, 2, 3>
Craig Topperdd637ae2012-02-19 05:41:45 +00003396static bool isMOVHLPS_v_undef_Mask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003397 unsigned NumElems = VT.getVectorNumElements();
3398
3399 if (VT.getSizeInBits() != 128)
3400 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003401
Nate Begeman0b10b912009-11-07 23:17:15 +00003402 if (NumElems != 4)
3403 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003404
Craig Topperdd637ae2012-02-19 05:41:45 +00003405 return isUndefOrEqual(Mask[0], 2) &&
3406 isUndefOrEqual(Mask[1], 3) &&
3407 isUndefOrEqual(Mask[2], 2) &&
3408 isUndefOrEqual(Mask[3], 3);
Nate Begeman0b10b912009-11-07 23:17:15 +00003409}
3410
Evan Cheng5ced1d82006-04-06 23:23:56 +00003411/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3412/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Craig Topperdd637ae2012-02-19 05:41:45 +00003413static bool isMOVLPMask(ArrayRef<int> Mask, EVT VT) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003414 if (VT.getSizeInBits() != 128)
3415 return false;
3416
Craig Topperdd637ae2012-02-19 05:41:45 +00003417 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003418
Evan Cheng5ced1d82006-04-06 23:23:56 +00003419 if (NumElems != 2 && NumElems != 4)
3420 return false;
3421
Craig Topperdd637ae2012-02-19 05:41:45 +00003422 for (unsigned i = 0; i != NumElems/2; ++i)
3423 if (!isUndefOrEqual(Mask[i], i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003424 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003425
Craig Topperdd637ae2012-02-19 05:41:45 +00003426 for (unsigned i = NumElems/2; i != NumElems; ++i)
3427 if (!isUndefOrEqual(Mask[i], i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003428 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003429
3430 return true;
3431}
3432
Nate Begeman0b10b912009-11-07 23:17:15 +00003433/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3434/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
Craig Topperdd637ae2012-02-19 05:41:45 +00003435static bool isMOVLHPSMask(ArrayRef<int> Mask, EVT VT) {
3436 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003437
David Greenea20244d2011-03-02 17:23:43 +00003438 if ((NumElems != 2 && NumElems != 4)
Craig Topperdd637ae2012-02-19 05:41:45 +00003439 || VT.getSizeInBits() > 128)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003440 return false;
3441
Craig Topperdd637ae2012-02-19 05:41:45 +00003442 for (unsigned i = 0; i != NumElems/2; ++i)
3443 if (!isUndefOrEqual(Mask[i], i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003444 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003445
Craig Topperdd637ae2012-02-19 05:41:45 +00003446 for (unsigned i = 0; i != NumElems/2; ++i)
3447 if (!isUndefOrEqual(Mask[i + NumElems/2], i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003448 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003449
3450 return true;
3451}
3452
Evan Cheng0038e592006-03-28 00:39:58 +00003453/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3454/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003455static bool isUNPCKLMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003456 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003457 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003458
3459 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3460 "Unsupported vector type for unpckh");
3461
Craig Topper6347e862011-11-21 06:57:39 +00003462 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003463 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng0038e592006-03-28 00:39:58 +00003464 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003465
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003466 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3467 // independently on 128-bit lanes.
3468 unsigned NumLanes = VT.getSizeInBits()/128;
3469 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003470
Craig Topper94438ba2011-12-16 08:06:31 +00003471 for (unsigned l = 0; l != NumLanes; ++l) {
3472 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3473 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003474 i += 2, ++j) {
3475 int BitI = Mask[i];
3476 int BitI1 = Mask[i+1];
3477 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003478 return false;
David Greenea20244d2011-03-02 17:23:43 +00003479 if (V2IsSplat) {
3480 if (!isUndefOrEqual(BitI1, NumElts))
3481 return false;
3482 } else {
3483 if (!isUndefOrEqual(BitI1, j + NumElts))
3484 return false;
3485 }
Evan Cheng39623da2006-04-20 08:58:49 +00003486 }
Evan Cheng0038e592006-03-28 00:39:58 +00003487 }
David Greenea20244d2011-03-02 17:23:43 +00003488
Evan Cheng0038e592006-03-28 00:39:58 +00003489 return true;
3490}
3491
Evan Cheng4fcb9222006-03-28 02:43:26 +00003492/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3493/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003494static bool isUNPCKHMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003495 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003496 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003497
3498 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3499 "Unsupported vector type for unpckh");
3500
Craig Topper6347e862011-11-21 06:57:39 +00003501 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003502 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng4fcb9222006-03-28 02:43:26 +00003503 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003504
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003505 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3506 // independently on 128-bit lanes.
3507 unsigned NumLanes = VT.getSizeInBits()/128;
3508 unsigned NumLaneElts = NumElts/NumLanes;
3509
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003510 for (unsigned l = 0; l != NumLanes; ++l) {
Craig Topper94438ba2011-12-16 08:06:31 +00003511 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3512 i != (l+1)*NumLaneElts; i += 2, ++j) {
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003513 int BitI = Mask[i];
3514 int BitI1 = Mask[i+1];
3515 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003516 return false;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003517 if (V2IsSplat) {
3518 if (isUndefOrEqual(BitI1, NumElts))
3519 return false;
3520 } else {
3521 if (!isUndefOrEqual(BitI1, j+NumElts))
3522 return false;
3523 }
Evan Cheng39623da2006-04-20 08:58:49 +00003524 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003525 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003526 return true;
3527}
3528
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003529/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3530/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3531/// <0, 0, 1, 1>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003532static bool isUNPCKL_v_undef_Mask(ArrayRef<int> Mask, EVT VT,
Craig Topper94438ba2011-12-16 08:06:31 +00003533 bool HasAVX2) {
3534 unsigned NumElts = VT.getVectorNumElements();
3535
3536 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3537 "Unsupported vector type for unpckh");
3538
3539 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3540 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003541 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003542
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003543 // For 256-bit i64/f64, use MOVDDUPY instead, so reject the matching pattern
3544 // FIXME: Need a better way to get rid of this, there's no latency difference
3545 // between UNPCKLPD and MOVDDUP, the later should always be checked first and
3546 // the former later. We should also remove the "_undef" special mask.
Craig Topper94438ba2011-12-16 08:06:31 +00003547 if (NumElts == 4 && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003548 return false;
3549
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003550 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3551 // independently on 128-bit lanes.
Craig Topper94438ba2011-12-16 08:06:31 +00003552 unsigned NumLanes = VT.getSizeInBits()/128;
3553 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003554
Craig Topper94438ba2011-12-16 08:06:31 +00003555 for (unsigned l = 0; l != NumLanes; ++l) {
3556 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3557 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003558 i += 2, ++j) {
3559 int BitI = Mask[i];
3560 int BitI1 = Mask[i+1];
3561
3562 if (!isUndefOrEqual(BitI, j))
3563 return false;
3564 if (!isUndefOrEqual(BitI1, j))
3565 return false;
3566 }
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003567 }
David Greenea20244d2011-03-02 17:23:43 +00003568
Rafael Espindola15684b22009-04-24 12:40:33 +00003569 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003570}
3571
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003572/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3573/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3574/// <2, 2, 3, 3>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003575static bool isUNPCKH_v_undef_Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX2) {
Craig Topper94438ba2011-12-16 08:06:31 +00003576 unsigned NumElts = VT.getVectorNumElements();
3577
3578 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3579 "Unsupported vector type for unpckh");
3580
3581 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3582 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003583 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003584
Craig Topper94438ba2011-12-16 08:06:31 +00003585 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3586 // independently on 128-bit lanes.
3587 unsigned NumLanes = VT.getSizeInBits()/128;
3588 unsigned NumLaneElts = NumElts/NumLanes;
3589
3590 for (unsigned l = 0; l != NumLanes; ++l) {
3591 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3592 i != (l+1)*NumLaneElts; i += 2, ++j) {
3593 int BitI = Mask[i];
3594 int BitI1 = Mask[i+1];
3595 if (!isUndefOrEqual(BitI, j))
3596 return false;
3597 if (!isUndefOrEqual(BitI1, j))
3598 return false;
3599 }
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003600 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003601 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003602}
3603
Evan Cheng017dcc62006-04-21 01:05:10 +00003604/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3605/// specifies a shuffle of elements that is suitable for input to MOVSS,
3606/// MOVSD, and MOVD, i.e. setting the lowest element.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003607static bool isMOVLMask(ArrayRef<int> Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003608 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003609 return false;
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003610 if (VT.getSizeInBits() == 256)
3611 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003612
Craig Topperc612d792012-01-02 09:17:37 +00003613 unsigned NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003614
Nate Begeman9008ca62009-04-27 18:41:29 +00003615 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003616 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003617
Craig Topperc612d792012-01-02 09:17:37 +00003618 for (unsigned i = 1; i != NumElts; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003619 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003620 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003621
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003622 return true;
3623}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003624
Craig Topper70b883b2011-11-28 10:14:51 +00003625/// isVPERM2X128Mask - Match 256-bit shuffles where the elements are considered
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003626/// as permutations between 128-bit chunks or halves. As an example: this
3627/// shuffle bellow:
3628/// vector_shuffle <4, 5, 6, 7, 12, 13, 14, 15>
3629/// The first half comes from the second half of V1 and the second half from the
3630/// the second half of V2.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003631static bool isVPERM2X128Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003632 if (!HasAVX || VT.getSizeInBits() != 256)
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003633 return false;
3634
3635 // The shuffle result is divided into half A and half B. In total the two
3636 // sources have 4 halves, namely: C, D, E, F. The final values of A and
3637 // B must come from C, D, E or F.
Craig Topperc612d792012-01-02 09:17:37 +00003638 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003639 bool MatchA = false, MatchB = false;
3640
3641 // Check if A comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003642 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003643 if (isSequentialOrUndefInRange(Mask, 0, HalfSize, Half*HalfSize)) {
3644 MatchA = true;
3645 break;
3646 }
3647 }
3648
3649 // Check if B comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003650 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003651 if (isSequentialOrUndefInRange(Mask, HalfSize, HalfSize, Half*HalfSize)) {
3652 MatchB = true;
3653 break;
3654 }
3655 }
3656
3657 return MatchA && MatchB;
3658}
3659
Craig Topper70b883b2011-11-28 10:14:51 +00003660/// getShuffleVPERM2X128Immediate - Return the appropriate immediate to shuffle
3661/// the specified VECTOR_MASK mask with VPERM2F128/VPERM2I128 instructions.
Craig Topperd93e4c32011-12-11 19:12:35 +00003662static unsigned getShuffleVPERM2X128Immediate(ShuffleVectorSDNode *SVOp) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003663 EVT VT = SVOp->getValueType(0);
3664
Craig Topperc612d792012-01-02 09:17:37 +00003665 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003666
Craig Topperc612d792012-01-02 09:17:37 +00003667 unsigned FstHalf = 0, SndHalf = 0;
3668 for (unsigned i = 0; i < HalfSize; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003669 if (SVOp->getMaskElt(i) > 0) {
3670 FstHalf = SVOp->getMaskElt(i)/HalfSize;
3671 break;
3672 }
3673 }
Craig Topperc612d792012-01-02 09:17:37 +00003674 for (unsigned i = HalfSize; i < HalfSize*2; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003675 if (SVOp->getMaskElt(i) > 0) {
3676 SndHalf = SVOp->getMaskElt(i)/HalfSize;
3677 break;
3678 }
3679 }
3680
3681 return (FstHalf | (SndHalf << 4));
3682}
3683
Craig Topper70b883b2011-11-28 10:14:51 +00003684/// isVPERMILPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003685/// specifies a shuffle of elements that is suitable for input to VPERMILPD*.
3686/// Note that VPERMIL mask matching is different depending whether theunderlying
3687/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3688/// to the same elements of the low, but to the higher half of the source.
3689/// In VPERMILPD the two lanes could be shuffled independently of each other
Craig Topperdbd98a42012-02-07 06:28:42 +00003690/// with the same restriction that lanes can't be crossed. Also handles PSHUFDY.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003691static bool isVPERMILPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003692 if (!HasAVX)
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003693 return false;
3694
Craig Topperc612d792012-01-02 09:17:37 +00003695 unsigned NumElts = VT.getVectorNumElements();
Craig Topper70b883b2011-11-28 10:14:51 +00003696 // Only match 256-bit with 32/64-bit types
3697 if (VT.getSizeInBits() != 256 || (NumElts != 4 && NumElts != 8))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003698 return false;
3699
Craig Topperc612d792012-01-02 09:17:37 +00003700 unsigned NumLanes = VT.getSizeInBits()/128;
3701 unsigned LaneSize = NumElts/NumLanes;
Craig Topper1a7700a2012-01-19 08:19:12 +00003702 for (unsigned l = 0; l != NumElts; l += LaneSize) {
Craig Topperc612d792012-01-02 09:17:37 +00003703 for (unsigned i = 0; i != LaneSize; ++i) {
Craig Topper1a7700a2012-01-19 08:19:12 +00003704 if (!isUndefOrInRange(Mask[i+l], l, l+LaneSize))
Craig Topper70b883b2011-11-28 10:14:51 +00003705 return false;
Craig Topper1a7700a2012-01-19 08:19:12 +00003706 if (NumElts != 8 || l == 0)
Craig Topper70b883b2011-11-28 10:14:51 +00003707 continue;
3708 // VPERMILPS handling
3709 if (Mask[i] < 0)
3710 continue;
Craig Topper1a7700a2012-01-19 08:19:12 +00003711 if (!isUndefOrEqual(Mask[i+l], Mask[i]+l))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003712 return false;
3713 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003714 }
3715
3716 return true;
3717}
3718
Craig Topper5aaffa82012-02-19 02:53:47 +00003719/// isCommutedMOVLMask - Returns true if the shuffle mask is except the reverse
Evan Cheng017dcc62006-04-21 01:05:10 +00003720/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003721/// element of vector 2 and the other elements to come from vector 1 in order.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003722static bool isCommutedMOVLMask(ArrayRef<int> Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003723 bool V2IsSplat = false, bool V2IsUndef = false) {
Craig Topperc612d792012-01-02 09:17:37 +00003724 unsigned NumOps = VT.getVectorNumElements();
Craig Topper97327dc2012-03-18 22:50:10 +00003725 if (VT.getSizeInBits() == 256)
3726 return false;
Chris Lattner5a88b832007-02-25 07:10:00 +00003727 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003728 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003729
Nate Begeman9008ca62009-04-27 18:41:29 +00003730 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003731 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003732
Craig Topperc612d792012-01-02 09:17:37 +00003733 for (unsigned i = 1; i != NumOps; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003734 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3735 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3736 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003737 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003738
Evan Cheng39623da2006-04-20 08:58:49 +00003739 return true;
3740}
3741
Evan Chengd9539472006-04-14 21:59:03 +00003742/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3743/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003744/// Masks to match: <1, 1, 3, 3> or <1, 1, 3, 3, 5, 5, 7, 7>
Craig Topperdd637ae2012-02-19 05:41:45 +00003745static bool isMOVSHDUPMask(ArrayRef<int> Mask, EVT VT,
Craig Topper5aaffa82012-02-19 02:53:47 +00003746 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003747 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003748 return false;
3749
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003750 unsigned NumElems = VT.getVectorNumElements();
3751
3752 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3753 (VT.getSizeInBits() == 256 && NumElems != 8))
3754 return false;
3755
3756 // "i+1" is the value the indexed mask element must have
Craig Topperdd637ae2012-02-19 05:41:45 +00003757 for (unsigned i = 0; i != NumElems; i += 2)
3758 if (!isUndefOrEqual(Mask[i], i+1) ||
3759 !isUndefOrEqual(Mask[i+1], i+1))
Nate Begeman9008ca62009-04-27 18:41:29 +00003760 return false;
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003761
3762 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003763}
3764
3765/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3766/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003767/// Masks to match: <0, 0, 2, 2> or <0, 0, 2, 2, 4, 4, 6, 6>
Craig Topperdd637ae2012-02-19 05:41:45 +00003768static bool isMOVSLDUPMask(ArrayRef<int> Mask, EVT VT,
Craig Topper5aaffa82012-02-19 02:53:47 +00003769 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003770 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003771 return false;
3772
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003773 unsigned NumElems = VT.getVectorNumElements();
3774
3775 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3776 (VT.getSizeInBits() == 256 && NumElems != 8))
3777 return false;
3778
3779 // "i" is the value the indexed mask element must have
Craig Topperc612d792012-01-02 09:17:37 +00003780 for (unsigned i = 0; i != NumElems; i += 2)
Craig Topperdd637ae2012-02-19 05:41:45 +00003781 if (!isUndefOrEqual(Mask[i], i) ||
3782 !isUndefOrEqual(Mask[i+1], i))
Nate Begeman9008ca62009-04-27 18:41:29 +00003783 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003784
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003785 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003786}
3787
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003788/// isMOVDDUPYMask - Return true if the specified VECTOR_SHUFFLE operand
3789/// specifies a shuffle of elements that is suitable for input to 256-bit
3790/// version of MOVDDUP.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003791static bool isMOVDDUPYMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topperc612d792012-01-02 09:17:37 +00003792 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003793
Craig Topperbeabc6c2011-12-05 06:56:46 +00003794 if (!HasAVX || VT.getSizeInBits() != 256 || NumElts != 4)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003795 return false;
3796
Craig Topperc612d792012-01-02 09:17:37 +00003797 for (unsigned i = 0; i != NumElts/2; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003798 if (!isUndefOrEqual(Mask[i], 0))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003799 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003800 for (unsigned i = NumElts/2; i != NumElts; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003801 if (!isUndefOrEqual(Mask[i], NumElts/2))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003802 return false;
3803 return true;
3804}
3805
Evan Cheng0b457f02008-09-25 20:50:48 +00003806/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003807/// specifies a shuffle of elements that is suitable for input to 128-bit
3808/// version of MOVDDUP.
Craig Topperdd637ae2012-02-19 05:41:45 +00003809static bool isMOVDDUPMask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003810 if (VT.getSizeInBits() != 128)
3811 return false;
3812
Craig Topperc612d792012-01-02 09:17:37 +00003813 unsigned e = VT.getVectorNumElements() / 2;
3814 for (unsigned i = 0; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003815 if (!isUndefOrEqual(Mask[i], i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003816 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003817 for (unsigned i = 0; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003818 if (!isUndefOrEqual(Mask[e+i], i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003819 return false;
3820 return true;
3821}
3822
David Greenec38a03e2011-02-03 15:50:00 +00003823/// isVEXTRACTF128Index - Return true if the specified
3824/// EXTRACT_SUBVECTOR operand specifies a vector extract that is
3825/// suitable for input to VEXTRACTF128.
3826bool X86::isVEXTRACTF128Index(SDNode *N) {
3827 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3828 return false;
3829
3830 // The index should be aligned on a 128-bit boundary.
3831 uint64_t Index =
3832 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3833
3834 unsigned VL = N->getValueType(0).getVectorNumElements();
3835 unsigned VBits = N->getValueType(0).getSizeInBits();
3836 unsigned ElSize = VBits / VL;
3837 bool Result = (Index * ElSize) % 128 == 0;
3838
3839 return Result;
3840}
3841
David Greeneccacdc12011-02-04 16:08:29 +00003842/// isVINSERTF128Index - Return true if the specified INSERT_SUBVECTOR
3843/// operand specifies a subvector insert that is suitable for input to
3844/// VINSERTF128.
3845bool X86::isVINSERTF128Index(SDNode *N) {
3846 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3847 return false;
3848
3849 // The index should be aligned on a 128-bit boundary.
3850 uint64_t Index =
3851 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
3852
3853 unsigned VL = N->getValueType(0).getVectorNumElements();
3854 unsigned VBits = N->getValueType(0).getSizeInBits();
3855 unsigned ElSize = VBits / VL;
3856 bool Result = (Index * ElSize) % 128 == 0;
3857
3858 return Result;
3859}
3860
Evan Cheng63d33002006-03-22 08:01:21 +00003861/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003862/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Craig Topper1a7700a2012-01-19 08:19:12 +00003863/// Handles 128-bit and 256-bit.
Craig Topper5aaffa82012-02-19 02:53:47 +00003864static unsigned getShuffleSHUFImmediate(ShuffleVectorSDNode *N) {
Craig Topper1a7700a2012-01-19 08:19:12 +00003865 EVT VT = N->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003866
Craig Topper1a7700a2012-01-19 08:19:12 +00003867 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3868 "Unsupported vector type for PSHUF/SHUFP");
3869
3870 // Handle 128 and 256-bit vector lengths. AVX defines PSHUF/SHUFP to operate
3871 // independently on 128-bit lanes.
3872 unsigned NumElts = VT.getVectorNumElements();
3873 unsigned NumLanes = VT.getSizeInBits()/128;
3874 unsigned NumLaneElts = NumElts/NumLanes;
3875
3876 assert((NumLaneElts == 2 || NumLaneElts == 4) &&
3877 "Only supports 2 or 4 elements per lane");
3878
3879 unsigned Shift = (NumLaneElts == 4) ? 1 : 0;
Evan Chengb9df0ca2006-03-22 02:53:00 +00003880 unsigned Mask = 0;
Craig Topper1a7700a2012-01-19 08:19:12 +00003881 for (unsigned i = 0; i != NumElts; ++i) {
3882 int Elt = N->getMaskElt(i);
3883 if (Elt < 0) continue;
3884 Elt %= NumLaneElts;
3885 unsigned ShAmt = i << Shift;
3886 if (ShAmt >= 8) ShAmt -= 8;
3887 Mask |= Elt << ShAmt;
Evan Cheng36b27f32006-03-28 23:41:33 +00003888 }
Craig Topper1a7700a2012-01-19 08:19:12 +00003889
Evan Cheng63d33002006-03-22 08:01:21 +00003890 return Mask;
3891}
3892
Evan Cheng506d3df2006-03-29 23:07:14 +00003893/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003894/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Craig Topperdd637ae2012-02-19 05:41:45 +00003895static unsigned getShufflePSHUFHWImmediate(ShuffleVectorSDNode *N) {
Evan Cheng506d3df2006-03-29 23:07:14 +00003896 unsigned Mask = 0;
3897 // 8 nodes, but we only care about the last 4.
3898 for (unsigned i = 7; i >= 4; --i) {
Craig Topperdd637ae2012-02-19 05:41:45 +00003899 int Val = N->getMaskElt(i);
Nate Begeman9008ca62009-04-27 18:41:29 +00003900 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003901 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003902 if (i != 4)
3903 Mask <<= 2;
3904 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003905 return Mask;
3906}
3907
3908/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003909/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Craig Topperdd637ae2012-02-19 05:41:45 +00003910static unsigned getShufflePSHUFLWImmediate(ShuffleVectorSDNode *N) {
Evan Cheng506d3df2006-03-29 23:07:14 +00003911 unsigned Mask = 0;
3912 // 8 nodes, but we only care about the first 4.
3913 for (int i = 3; i >= 0; --i) {
Craig Topperdd637ae2012-02-19 05:41:45 +00003914 int Val = N->getMaskElt(i);
Nate Begeman9008ca62009-04-27 18:41:29 +00003915 if (Val >= 0)
3916 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003917 if (i != 0)
3918 Mask <<= 2;
3919 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003920 return Mask;
3921}
3922
Nate Begemana09008b2009-10-19 02:17:23 +00003923/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3924/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
Craig Topperd93e4c32011-12-11 19:12:35 +00003925static unsigned getShufflePALIGNRImmediate(ShuffleVectorSDNode *SVOp) {
3926 EVT VT = SVOp->getValueType(0);
3927 unsigned EltSize = VT.getVectorElementType().getSizeInBits() >> 3;
Nate Begemana09008b2009-10-19 02:17:23 +00003928
Craig Topper0e2037b2012-01-20 05:53:00 +00003929 unsigned NumElts = VT.getVectorNumElements();
3930 unsigned NumLanes = VT.getSizeInBits()/128;
3931 unsigned NumLaneElts = NumElts/NumLanes;
3932
3933 int Val = 0;
3934 unsigned i;
3935 for (i = 0; i != NumElts; ++i) {
Nate Begemana09008b2009-10-19 02:17:23 +00003936 Val = SVOp->getMaskElt(i);
3937 if (Val >= 0)
3938 break;
3939 }
Craig Topper0e2037b2012-01-20 05:53:00 +00003940 if (Val >= (int)NumElts)
3941 Val -= NumElts - NumLaneElts;
3942
Eli Friedman63f8dde2011-07-25 21:36:45 +00003943 assert(Val - i > 0 && "PALIGNR imm should be positive");
Nate Begemana09008b2009-10-19 02:17:23 +00003944 return (Val - i) * EltSize;
3945}
3946
David Greenec38a03e2011-02-03 15:50:00 +00003947/// getExtractVEXTRACTF128Immediate - Return the appropriate immediate
3948/// to extract the specified EXTRACT_SUBVECTOR index with VEXTRACTF128
3949/// instructions.
3950unsigned X86::getExtractVEXTRACTF128Immediate(SDNode *N) {
3951 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3952 llvm_unreachable("Illegal extract subvector for VEXTRACTF128");
3953
3954 uint64_t Index =
3955 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3956
3957 EVT VecVT = N->getOperand(0).getValueType();
3958 EVT ElVT = VecVT.getVectorElementType();
3959
3960 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenec38a03e2011-02-03 15:50:00 +00003961 return Index / NumElemsPerChunk;
3962}
3963
David Greeneccacdc12011-02-04 16:08:29 +00003964/// getInsertVINSERTF128Immediate - Return the appropriate immediate
3965/// to insert at the specified INSERT_SUBVECTOR index with VINSERTF128
3966/// instructions.
3967unsigned X86::getInsertVINSERTF128Immediate(SDNode *N) {
3968 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3969 llvm_unreachable("Illegal insert subvector for VINSERTF128");
3970
3971 uint64_t Index =
NAKAMURA Takumi27635382011-02-05 15:10:54 +00003972 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
David Greeneccacdc12011-02-04 16:08:29 +00003973
3974 EVT VecVT = N->getValueType(0);
3975 EVT ElVT = VecVT.getVectorElementType();
3976
3977 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greeneccacdc12011-02-04 16:08:29 +00003978 return Index / NumElemsPerChunk;
3979}
3980
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00003981/// getShuffleCLImmediate - Return the appropriate immediate to shuffle
3982/// the specified VECTOR_SHUFFLE mask with VPERMQ and VPERMPD instructions.
3983/// Handles 256-bit.
3984static unsigned getShuffleCLImmediate(ShuffleVectorSDNode *N) {
3985 EVT VT = N->getValueType(0);
3986
3987 assert((VT.is256BitVector() && VT.getVectorNumElements() == 4) &&
3988 "Unsupported vector type for VPERMQ/VPERMPD");
3989
3990 unsigned NumElts = VT.getVectorNumElements();
3991
3992 unsigned Mask = 0;
3993 for (unsigned i = 0; i != NumElts; ++i) {
3994 int Elt = N->getMaskElt(i);
3995 if (Elt < 0)
3996 continue;
3997 Mask |= Elt << (i*2);
3998 }
3999
4000 return Mask;
4001}
Evan Cheng37b73872009-07-30 08:33:02 +00004002/// isZeroNode - Returns true if Elt is a constant zero or a floating point
4003/// constant +0.0.
4004bool X86::isZeroNode(SDValue Elt) {
4005 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00004006 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00004007 (isa<ConstantFPSDNode>(Elt) &&
4008 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
4009}
4010
Nate Begeman9008ca62009-04-27 18:41:29 +00004011/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
4012/// their permute mask.
4013static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
4014 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004015 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004016 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004017 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00004018
Nate Begeman5a5ca152009-04-29 05:20:52 +00004019 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004020 int idx = SVOp->getMaskElt(i);
4021 if (idx < 0)
4022 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004023 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00004024 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004025 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004026 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004027 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004028 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
4029 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004030}
4031
Evan Cheng533a0aa2006-04-19 20:35:22 +00004032/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
4033/// match movhlps. The lower half elements should come from upper half of
4034/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004035/// half of V2 (and in order).
Craig Topperdd637ae2012-02-19 05:41:45 +00004036static bool ShouldXformToMOVHLPS(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004037 if (VT.getSizeInBits() != 128)
4038 return false;
4039 if (VT.getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00004040 return false;
4041 for (unsigned i = 0, e = 2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004042 if (!isUndefOrEqual(Mask[i], i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004043 return false;
4044 for (unsigned i = 2; i != 4; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004045 if (!isUndefOrEqual(Mask[i], i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004046 return false;
4047 return true;
4048}
4049
Evan Cheng5ced1d82006-04-06 23:23:56 +00004050/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00004051/// is promoted to a vector. It also returns the LoadSDNode by reference if
4052/// required.
4053static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00004054 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
4055 return false;
4056 N = N->getOperand(0).getNode();
4057 if (!ISD::isNON_EXTLoad(N))
4058 return false;
4059 if (LD)
4060 *LD = cast<LoadSDNode>(N);
4061 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004062}
4063
Dan Gohman65fd6562011-11-03 21:49:52 +00004064// Test whether the given value is a vector value which will be legalized
4065// into a load.
4066static bool WillBeConstantPoolLoad(SDNode *N) {
4067 if (N->getOpcode() != ISD::BUILD_VECTOR)
4068 return false;
4069
4070 // Check for any non-constant elements.
4071 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
4072 switch (N->getOperand(i).getNode()->getOpcode()) {
4073 case ISD::UNDEF:
4074 case ISD::ConstantFP:
4075 case ISD::Constant:
4076 break;
4077 default:
4078 return false;
4079 }
4080
4081 // Vectors of all-zeros and all-ones are materialized with special
4082 // instructions rather than being loaded.
4083 return !ISD::isBuildVectorAllZeros(N) &&
4084 !ISD::isBuildVectorAllOnes(N);
4085}
4086
Evan Cheng533a0aa2006-04-19 20:35:22 +00004087/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
4088/// match movlp{s|d}. The lower half elements should come from lower half of
4089/// V1 (and in order), and the upper half elements should come from the upper
4090/// half of V2 (and in order). And since V1 will become the source of the
4091/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004092static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
Craig Topperdd637ae2012-02-19 05:41:45 +00004093 ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004094 if (VT.getSizeInBits() != 128)
4095 return false;
4096
Evan Cheng466685d2006-10-09 20:57:25 +00004097 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004098 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00004099 // Is V2 is a vector load, don't do this transformation. We will try to use
4100 // load folding shufps op.
Dan Gohman65fd6562011-11-03 21:49:52 +00004101 if (ISD::isNON_EXTLoad(V2) || WillBeConstantPoolLoad(V2))
Evan Cheng23425f52006-10-09 21:39:25 +00004102 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004103
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004104 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004105
Evan Cheng533a0aa2006-04-19 20:35:22 +00004106 if (NumElems != 2 && NumElems != 4)
4107 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004108 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004109 if (!isUndefOrEqual(Mask[i], i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004110 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004111 for (unsigned i = NumElems/2; i != NumElems; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004112 if (!isUndefOrEqual(Mask[i], i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004113 return false;
4114 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004115}
4116
Evan Cheng39623da2006-04-20 08:58:49 +00004117/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
4118/// all the same.
4119static bool isSplatVector(SDNode *N) {
4120 if (N->getOpcode() != ISD::BUILD_VECTOR)
4121 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004122
Dan Gohman475871a2008-07-27 21:46:04 +00004123 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00004124 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
4125 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00004126 return false;
4127 return true;
4128}
4129
Evan Cheng213d2cf2007-05-17 18:45:50 +00004130/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00004131/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00004132/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00004133static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00004134 SDValue V1 = N->getOperand(0);
4135 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004136 unsigned NumElems = N->getValueType(0).getVectorNumElements();
4137 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004138 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004139 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004140 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00004141 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
4142 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004143 if (Opc != ISD::BUILD_VECTOR ||
4144 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00004145 return false;
4146 } else if (Idx >= 0) {
4147 unsigned Opc = V1.getOpcode();
4148 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
4149 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004150 if (Opc != ISD::BUILD_VECTOR ||
4151 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00004152 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00004153 }
4154 }
4155 return true;
4156}
4157
4158/// getZeroVector - Returns a vector of specified type with all zero elements.
4159///
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004160static SDValue getZeroVector(EVT VT, const X86Subtarget *Subtarget,
Craig Topper12216172012-01-13 08:12:35 +00004161 SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004162 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004163
Dale Johannesen0488fb62010-09-30 23:57:10 +00004164 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004165 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00004166 SDValue Vec;
Dale Johannesen0488fb62010-09-30 23:57:10 +00004167 if (VT.getSizeInBits() == 128) { // SSE
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004168 if (Subtarget->hasSSE2()) { // SSE2
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004169 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4170 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4171 } else { // SSE1
4172 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4173 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
4174 }
4175 } else if (VT.getSizeInBits() == 256) { // AVX
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004176 if (Subtarget->hasAVX2()) { // AVX2
Craig Topper12216172012-01-13 08:12:35 +00004177 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4178 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4179 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4180 } else {
4181 // 256-bit logic and arithmetic instructions in AVX are all
4182 // floating-point, no support for integer ops. Emit fp zeroed vectors.
4183 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4184 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4185 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
4186 }
Evan Chengf0df0312008-05-15 08:39:06 +00004187 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004188 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004189}
4190
Chris Lattner8a594482007-11-25 00:24:49 +00004191/// getOnesVector - Returns a vector of specified type with all bits set.
Craig Topper745a86b2011-11-19 22:34:59 +00004192/// Always build ones vectors as <4 x i32> or <8 x i32>. For 256-bit types with
4193/// no AVX2 supprt, use two <4 x i32> inserted in a <8 x i32> appropriately.
4194/// Then bitcast to their original type, ensuring they get CSE'd.
4195static SDValue getOnesVector(EVT VT, bool HasAVX2, SelectionDAG &DAG,
4196 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004197 assert(VT.isVector() && "Expected a vector type");
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00004198 assert((VT.is128BitVector() || VT.is256BitVector())
4199 && "Expected a 128-bit or 256-bit vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004200
Owen Anderson825b72b2009-08-11 20:47:22 +00004201 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Craig Topper745a86b2011-11-19 22:34:59 +00004202 SDValue Vec;
4203 if (VT.getSizeInBits() == 256) {
4204 if (HasAVX2) { // AVX2
4205 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4206 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4207 } else { // AVX
4208 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4209 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, MVT::v8i32),
4210 Vec, DAG.getConstant(0, MVT::i32), DAG, dl);
4211 Vec = Insert128BitVector(InsV, Vec,
4212 DAG.getConstant(4 /* NumElems/2 */, MVT::i32), DAG, dl);
4213 }
4214 } else {
4215 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004216 }
4217
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004218 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00004219}
4220
Evan Cheng39623da2006-04-20 08:58:49 +00004221/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
4222/// that point to V2 points to its first element.
Craig Topper39a9e482012-02-11 06:24:48 +00004223static void NormalizeMask(SmallVectorImpl<int> &Mask, unsigned NumElems) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00004224 for (unsigned i = 0; i != NumElems; ++i) {
Craig Topper39a9e482012-02-11 06:24:48 +00004225 if (Mask[i] > (int)NumElems) {
4226 Mask[i] = NumElems;
Evan Cheng39623da2006-04-20 08:58:49 +00004227 }
Evan Cheng39623da2006-04-20 08:58:49 +00004228 }
Evan Cheng39623da2006-04-20 08:58:49 +00004229}
4230
Evan Cheng017dcc62006-04-21 01:05:10 +00004231/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
4232/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00004233static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004234 SDValue V2) {
4235 unsigned NumElems = VT.getVectorNumElements();
4236 SmallVector<int, 8> Mask;
4237 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00004238 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004239 Mask.push_back(i);
4240 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00004241}
4242
Nate Begeman9008ca62009-04-27 18:41:29 +00004243/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004244static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004245 SDValue V2) {
4246 unsigned NumElems = VT.getVectorNumElements();
4247 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00004248 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004249 Mask.push_back(i);
4250 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00004251 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004252 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00004253}
4254
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004255/// getUnpackh - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004256static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004257 SDValue V2) {
4258 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00004259 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00004260 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00004261 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004262 Mask.push_back(i + Half);
4263 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00004264 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004265 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004266}
4267
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004268// PromoteSplati8i16 - All i16 and i8 vector types can't be used directly by
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004269// a generic shuffle instruction because the target has no such instructions.
4270// Generate shuffles which repeat i16 and i8 several times until they can be
4271// represented by v4f32 and then be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004272static SDValue PromoteSplati8i16(SDValue V, SelectionDAG &DAG, int &EltNo) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004273 EVT VT = V.getValueType();
Nate Begeman9008ca62009-04-27 18:41:29 +00004274 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004275 DebugLoc dl = V.getDebugLoc();
Rafael Espindola15684b22009-04-24 12:40:33 +00004276
Nate Begeman9008ca62009-04-27 18:41:29 +00004277 while (NumElems > 4) {
4278 if (EltNo < NumElems/2) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004279 V = getUnpackl(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004280 } else {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004281 V = getUnpackh(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004282 EltNo -= NumElems/2;
4283 }
4284 NumElems >>= 1;
4285 }
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004286 return V;
4287}
Eric Christopherfd179292009-08-27 18:07:15 +00004288
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004289/// getLegalSplat - Generate a legal splat with supported x86 shuffles
4290static SDValue getLegalSplat(SelectionDAG &DAG, SDValue V, int EltNo) {
4291 EVT VT = V.getValueType();
4292 DebugLoc dl = V.getDebugLoc();
4293 assert((VT.getSizeInBits() == 128 || VT.getSizeInBits() == 256)
4294 && "Vector size not supported");
4295
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004296 if (VT.getSizeInBits() == 128) {
4297 V = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004298 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004299 V = DAG.getVectorShuffle(MVT::v4f32, dl, V, DAG.getUNDEF(MVT::v4f32),
4300 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004301 } else {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004302 // To use VPERMILPS to splat scalars, the second half of indicies must
4303 // refer to the higher part, which is a duplication of the lower one,
4304 // because VPERMILPS can only handle in-lane permutations.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004305 int SplatMask[8] = { EltNo, EltNo, EltNo, EltNo,
4306 EltNo+4, EltNo+4, EltNo+4, EltNo+4 };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004307
4308 V = DAG.getNode(ISD::BITCAST, dl, MVT::v8f32, V);
4309 V = DAG.getVectorShuffle(MVT::v8f32, dl, V, DAG.getUNDEF(MVT::v8f32),
4310 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004311 }
4312
4313 return DAG.getNode(ISD::BITCAST, dl, VT, V);
4314}
4315
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004316/// PromoteSplat - Splat is promoted to target supported vector shuffles.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004317static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
4318 EVT SrcVT = SV->getValueType(0);
4319 SDValue V1 = SV->getOperand(0);
4320 DebugLoc dl = SV->getDebugLoc();
4321
4322 int EltNo = SV->getSplatIndex();
4323 int NumElems = SrcVT.getVectorNumElements();
4324 unsigned Size = SrcVT.getSizeInBits();
4325
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004326 assert(((Size == 128 && NumElems > 4) || Size == 256) &&
4327 "Unknown how to promote splat for type");
4328
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004329 // Extract the 128-bit part containing the splat element and update
4330 // the splat element index when it refers to the higher register.
4331 if (Size == 256) {
Nadav Rotemd2070b02012-01-12 15:31:55 +00004332 unsigned Idx = (EltNo >= NumElems/2) ? NumElems/2 : 0;
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004333 V1 = Extract128BitVector(V1, DAG.getConstant(Idx, MVT::i32), DAG, dl);
4334 if (Idx > 0)
4335 EltNo -= NumElems/2;
4336 }
4337
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004338 // All i16 and i8 vector types can't be used directly by a generic shuffle
4339 // instruction because the target has no such instruction. Generate shuffles
4340 // which repeat i16 and i8 several times until they fit in i32, and then can
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004341 // be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004342 EVT EltVT = SrcVT.getVectorElementType();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004343 if (EltVT == MVT::i8 || EltVT == MVT::i16)
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004344 V1 = PromoteSplati8i16(V1, DAG, EltNo);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004345
4346 // Recreate the 256-bit vector and place the same 128-bit vector
4347 // into the low and high part. This is necessary because we want
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004348 // to use VPERM* to shuffle the vectors
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004349 if (Size == 256) {
4350 SDValue InsV = Insert128BitVector(DAG.getUNDEF(SrcVT), V1,
4351 DAG.getConstant(0, MVT::i32), DAG, dl);
4352 V1 = Insert128BitVector(InsV, V1,
4353 DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
4354 }
4355
4356 return getLegalSplat(DAG, V1, EltNo);
Evan Chengc575ca22006-04-17 20:43:08 +00004357}
4358
Evan Chengba05f722006-04-21 23:03:30 +00004359/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00004360/// vector of zero or undef vector. This produces a shuffle where the low
4361/// element of V2 is swizzled into the zero/undef vector, landing at element
4362/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00004363static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Craig Topper12216172012-01-13 08:12:35 +00004364 bool IsZero,
4365 const X86Subtarget *Subtarget,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004366 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004367 EVT VT = V2.getValueType();
Craig Topper12216172012-01-13 08:12:35 +00004368 SDValue V1 = IsZero
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004369 ? getZeroVector(VT, Subtarget, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
Nate Begeman9008ca62009-04-27 18:41:29 +00004370 unsigned NumElems = VT.getVectorNumElements();
4371 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00004372 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004373 // If this is the insertion idx, put the low elt of V2 here.
4374 MaskVec.push_back(i == Idx ? NumElems : i);
4375 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00004376}
4377
Craig Toppera1ffc682012-03-20 06:42:26 +00004378/// getTargetShuffleMask - Calculates the shuffle mask corresponding to the
4379/// target specific opcode. Returns true if the Mask could be calculated.
Craig Topper89f4e662012-03-20 07:17:59 +00004380/// Sets IsUnary to true if only uses one source.
Craig Toppera1ffc682012-03-20 06:42:26 +00004381static bool getTargetShuffleMask(SDNode *N, EVT VT,
Craig Topper89f4e662012-03-20 07:17:59 +00004382 SmallVectorImpl<int> &Mask, bool &IsUnary) {
Craig Toppera1ffc682012-03-20 06:42:26 +00004383 unsigned NumElems = VT.getVectorNumElements();
4384 SDValue ImmN;
4385
Craig Topper89f4e662012-03-20 07:17:59 +00004386 IsUnary = false;
Craig Toppera1ffc682012-03-20 06:42:26 +00004387 switch(N->getOpcode()) {
4388 case X86ISD::SHUFP:
4389 ImmN = N->getOperand(N->getNumOperands()-1);
4390 DecodeSHUFPMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
4391 break;
4392 case X86ISD::UNPCKH:
4393 DecodeUNPCKHMask(VT, Mask);
4394 break;
4395 case X86ISD::UNPCKL:
4396 DecodeUNPCKLMask(VT, Mask);
4397 break;
4398 case X86ISD::MOVHLPS:
4399 DecodeMOVHLPSMask(NumElems, Mask);
4400 break;
4401 case X86ISD::MOVLHPS:
4402 DecodeMOVLHPSMask(NumElems, Mask);
4403 break;
4404 case X86ISD::PSHUFD:
4405 case X86ISD::VPERMILP:
4406 ImmN = N->getOperand(N->getNumOperands()-1);
4407 DecodePSHUFMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004408 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004409 break;
4410 case X86ISD::PSHUFHW:
4411 ImmN = N->getOperand(N->getNumOperands()-1);
4412 DecodePSHUFHWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004413 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004414 break;
4415 case X86ISD::PSHUFLW:
4416 ImmN = N->getOperand(N->getNumOperands()-1);
4417 DecodePSHUFLWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004418 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004419 break;
4420 case X86ISD::MOVSS:
4421 case X86ISD::MOVSD: {
4422 // The index 0 always comes from the first element of the second source,
4423 // this is why MOVSS and MOVSD are used in the first place. The other
4424 // elements come from the other positions of the first source vector
4425 Mask.push_back(NumElems);
4426 for (unsigned i = 1; i != NumElems; ++i) {
4427 Mask.push_back(i);
4428 }
4429 break;
4430 }
4431 case X86ISD::VPERM2X128:
4432 ImmN = N->getOperand(N->getNumOperands()-1);
4433 DecodeVPERM2X128Mask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
4434 break;
4435 case X86ISD::MOVDDUP:
4436 case X86ISD::MOVLHPD:
4437 case X86ISD::MOVLPD:
4438 case X86ISD::MOVLPS:
4439 case X86ISD::MOVSHDUP:
4440 case X86ISD::MOVSLDUP:
4441 case X86ISD::PALIGN:
4442 // Not yet implemented
4443 return false;
4444 default: llvm_unreachable("unknown target shuffle node");
4445 }
4446
4447 return true;
4448}
4449
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004450/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4451/// element of the result of the vector shuffle.
Craig Topper3d092db2012-03-21 02:14:01 +00004452static SDValue getShuffleScalarElt(SDNode *N, unsigned Index, SelectionDAG &DAG,
Benjamin Kramer050db522011-03-26 12:38:19 +00004453 unsigned Depth) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004454 if (Depth == 6)
4455 return SDValue(); // Limit search depth.
4456
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004457 SDValue V = SDValue(N, 0);
4458 EVT VT = V.getValueType();
4459 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004460
4461 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
4462 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
Craig Topper3d092db2012-03-21 02:14:01 +00004463 int Elt = SV->getMaskElt(Index);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004464
Craig Topper3d092db2012-03-21 02:14:01 +00004465 if (Elt < 0)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004466 return DAG.getUNDEF(VT.getVectorElementType());
4467
Craig Topperd156dc12012-02-06 07:17:51 +00004468 unsigned NumElems = VT.getVectorNumElements();
Craig Topper3d092db2012-03-21 02:14:01 +00004469 SDValue NewV = (Elt < (int)NumElems) ? SV->getOperand(0)
4470 : SV->getOperand(1);
4471 return getShuffleScalarElt(NewV.getNode(), Elt % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00004472 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004473
4474 // Recurse into target specific vector shuffles to find scalars.
4475 if (isTargetShuffle(Opcode)) {
Craig Topperd156dc12012-02-06 07:17:51 +00004476 unsigned NumElems = VT.getVectorNumElements();
Craig Toppera1ffc682012-03-20 06:42:26 +00004477 SmallVector<int, 16> ShuffleMask;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004478 SDValue ImmN;
Craig Topper89f4e662012-03-20 07:17:59 +00004479 bool IsUnary;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004480
Craig Topper89f4e662012-03-20 07:17:59 +00004481 if (!getTargetShuffleMask(N, VT, ShuffleMask, IsUnary))
Craig Toppera1ffc682012-03-20 06:42:26 +00004482 return SDValue();
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004483
Craig Topper3d092db2012-03-21 02:14:01 +00004484 int Elt = ShuffleMask[Index];
4485 if (Elt < 0)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004486 return DAG.getUNDEF(VT.getVectorElementType());
4487
Craig Topper3d092db2012-03-21 02:14:01 +00004488 SDValue NewV = (Elt < (int)NumElems) ? N->getOperand(0)
Craig Topperd156dc12012-02-06 07:17:51 +00004489 : N->getOperand(1);
Craig Topper3d092db2012-03-21 02:14:01 +00004490 return getShuffleScalarElt(NewV.getNode(), Elt % NumElems, DAG,
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004491 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004492 }
4493
4494 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004495 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004496 V = V.getOperand(0);
4497 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004498 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004499
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004500 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004501 return SDValue();
4502 }
4503
4504 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
4505 return (Index == 0) ? V.getOperand(0)
Craig Topper3d092db2012-03-21 02:14:01 +00004506 : DAG.getUNDEF(VT.getVectorElementType());
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004507
4508 if (V.getOpcode() == ISD::BUILD_VECTOR)
4509 return V.getOperand(Index);
4510
4511 return SDValue();
4512}
4513
4514/// getNumOfConsecutiveZeros - Return the number of elements of a vector
4515/// shuffle operation which come from a consecutively from a zero. The
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004516/// search can start in two different directions, from left or right.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004517static
Craig Topper3d092db2012-03-21 02:14:01 +00004518unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, unsigned NumElems,
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004519 bool ZerosFromLeft, SelectionDAG &DAG) {
Craig Topper3d092db2012-03-21 02:14:01 +00004520 unsigned i;
4521 for (i = 0; i != NumElems; ++i) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004522 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Craig Topper3d092db2012-03-21 02:14:01 +00004523 SDValue Elt = getShuffleScalarElt(SVOp, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004524 if (!(Elt.getNode() &&
4525 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
4526 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004527 }
4528
4529 return i;
4530}
4531
Craig Topper3d092db2012-03-21 02:14:01 +00004532/// isShuffleMaskConsecutive - Check if the shuffle mask indicies [MaskI, MaskE)
4533/// correspond consecutively to elements from one of the vector operands,
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004534/// starting from its index OpIdx. Also tell OpNum which source vector operand.
4535static
Craig Topper3d092db2012-03-21 02:14:01 +00004536bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp,
4537 unsigned MaskI, unsigned MaskE, unsigned OpIdx,
4538 unsigned NumElems, unsigned &OpNum) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004539 bool SeenV1 = false;
4540 bool SeenV2 = false;
4541
Craig Topper3d092db2012-03-21 02:14:01 +00004542 for (unsigned i = MaskI; i != MaskE; ++i, ++OpIdx) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004543 int Idx = SVOp->getMaskElt(i);
4544 // Ignore undef indicies
4545 if (Idx < 0)
4546 continue;
4547
Craig Topper3d092db2012-03-21 02:14:01 +00004548 if (Idx < (int)NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004549 SeenV1 = true;
4550 else
4551 SeenV2 = true;
4552
4553 // Only accept consecutive elements from the same vector
4554 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
4555 return false;
4556 }
4557
4558 OpNum = SeenV1 ? 0 : 1;
4559 return true;
4560}
4561
4562/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
4563/// logical left shift of a vector.
4564static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4565 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4566 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4567 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4568 false /* check zeros from right */, DAG);
4569 unsigned OpSrc;
4570
4571 if (!NumZeros)
4572 return false;
4573
4574 // Considering the elements in the mask that are not consecutive zeros,
4575 // check if they consecutively come from only one of the source vectors.
4576 //
4577 // V1 = {X, A, B, C} 0
4578 // \ \ \ /
4579 // vector_shuffle V1, V2 <1, 2, 3, X>
4580 //
4581 if (!isShuffleMaskConsecutive(SVOp,
4582 0, // Mask Start Index
Craig Topper3d092db2012-03-21 02:14:01 +00004583 NumElems-NumZeros, // Mask End Index(exclusive)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004584 NumZeros, // Where to start looking in the src vector
4585 NumElems, // Number of elements in vector
4586 OpSrc)) // Which source operand ?
4587 return false;
4588
4589 isLeft = false;
4590 ShAmt = NumZeros;
4591 ShVal = SVOp->getOperand(OpSrc);
4592 return true;
4593}
4594
4595/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
4596/// logical left shift of a vector.
4597static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4598 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4599 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4600 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4601 true /* check zeros from left */, DAG);
4602 unsigned OpSrc;
4603
4604 if (!NumZeros)
4605 return false;
4606
4607 // Considering the elements in the mask that are not consecutive zeros,
4608 // check if they consecutively come from only one of the source vectors.
4609 //
4610 // 0 { A, B, X, X } = V2
4611 // / \ / /
4612 // vector_shuffle V1, V2 <X, X, 4, 5>
4613 //
4614 if (!isShuffleMaskConsecutive(SVOp,
4615 NumZeros, // Mask Start Index
Craig Topper3d092db2012-03-21 02:14:01 +00004616 NumElems, // Mask End Index(exclusive)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004617 0, // Where to start looking in the src vector
4618 NumElems, // Number of elements in vector
4619 OpSrc)) // Which source operand ?
4620 return false;
4621
4622 isLeft = true;
4623 ShAmt = NumZeros;
4624 ShVal = SVOp->getOperand(OpSrc);
4625 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004626}
4627
4628/// isVectorShift - Returns true if the shuffle can be implemented as a
4629/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004630static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00004631 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004632 // Although the logic below support any bitwidth size, there are no
4633 // shift instructions which handle more than 128-bit vectors.
4634 if (SVOp->getValueType(0).getSizeInBits() > 128)
4635 return false;
4636
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004637 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
4638 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
4639 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004640
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004641 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00004642}
4643
Evan Chengc78d3b42006-04-24 18:01:45 +00004644/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
4645///
Dan Gohman475871a2008-07-27 21:46:04 +00004646static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00004647 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00004648 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004649 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00004650 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004651 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00004652 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004653
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004654 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004655 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004656 bool First = true;
4657 for (unsigned i = 0; i < 16; ++i) {
4658 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
4659 if (ThisIsNonZero && First) {
4660 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004661 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004662 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004663 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004664 First = false;
4665 }
4666
4667 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00004668 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004669 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
4670 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004671 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004672 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00004673 }
4674 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004675 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
4676 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
4677 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00004678 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004679 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00004680 } else
4681 ThisElt = LastElt;
4682
Gabor Greifba36cb52008-08-28 21:40:38 +00004683 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004684 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00004685 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00004686 }
4687 }
4688
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004689 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00004690}
4691
Bill Wendlinga348c562007-03-22 18:42:45 +00004692/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00004693///
Dan Gohman475871a2008-07-27 21:46:04 +00004694static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00004695 unsigned NumNonZero, unsigned NumZero,
4696 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004697 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00004698 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004699 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00004700 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004701
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004702 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004703 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004704 bool First = true;
4705 for (unsigned i = 0; i < 8; ++i) {
4706 bool isNonZero = (NonZeros & (1 << i)) != 0;
4707 if (isNonZero) {
4708 if (First) {
4709 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004710 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004711 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004712 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004713 First = false;
4714 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004715 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004716 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00004717 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00004718 }
4719 }
4720
4721 return V;
4722}
4723
Evan Chengf26ffe92008-05-29 08:22:04 +00004724/// getVShift - Return a vector logical shift node.
4725///
Owen Andersone50ed302009-08-10 22:56:29 +00004726static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00004727 unsigned NumBits, SelectionDAG &DAG,
4728 const TargetLowering &TLI, DebugLoc dl) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004729 assert(VT.getSizeInBits() == 128 && "Unknown type for VShift");
Dale Johannesen0488fb62010-09-30 23:57:10 +00004730 EVT ShVT = MVT::v2i64;
Craig Toppered2e13d2012-01-22 19:15:14 +00004731 unsigned Opc = isLeft ? X86ISD::VSHLDQ : X86ISD::VSRLDQ;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004732 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
4733 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004734 DAG.getNode(Opc, dl, ShVT, SrcOp,
Owen Anderson95771af2011-02-25 21:41:48 +00004735 DAG.getConstant(NumBits,
4736 TLI.getShiftAmountTy(SrcOp.getValueType()))));
Evan Chengf26ffe92008-05-29 08:22:04 +00004737}
4738
Dan Gohman475871a2008-07-27 21:46:04 +00004739SDValue
Evan Chengc3630942009-12-09 21:00:30 +00004740X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00004741 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00004742
Evan Chengc3630942009-12-09 21:00:30 +00004743 // Check if the scalar load can be widened into a vector load. And if
4744 // the address is "base + cst" see if the cst can be "absorbed" into
4745 // the shuffle mask.
4746 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
4747 SDValue Ptr = LD->getBasePtr();
4748 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
4749 return SDValue();
4750 EVT PVT = LD->getValueType(0);
4751 if (PVT != MVT::i32 && PVT != MVT::f32)
4752 return SDValue();
4753
4754 int FI = -1;
4755 int64_t Offset = 0;
4756 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4757 FI = FINode->getIndex();
4758 Offset = 0;
Chris Lattner0a9481f2011-02-13 22:25:43 +00004759 } else if (DAG.isBaseWithConstantOffset(Ptr) &&
Evan Chengc3630942009-12-09 21:00:30 +00004760 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4761 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4762 Offset = Ptr.getConstantOperandVal(1);
4763 Ptr = Ptr.getOperand(0);
4764 } else {
4765 return SDValue();
4766 }
4767
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004768 // FIXME: 256-bit vector instructions don't require a strict alignment,
4769 // improve this code to support it better.
4770 unsigned RequiredAlign = VT.getSizeInBits()/8;
Evan Chengc3630942009-12-09 21:00:30 +00004771 SDValue Chain = LD->getChain();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004772 // Make sure the stack object alignment is at least 16 or 32.
Evan Chengc3630942009-12-09 21:00:30 +00004773 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004774 if (DAG.InferPtrAlignment(Ptr) < RequiredAlign) {
Evan Chengc3630942009-12-09 21:00:30 +00004775 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00004776 // Can't change the alignment. FIXME: It's possible to compute
4777 // the exact stack offset and reference FI + adjust offset instead.
4778 // If someone *really* cares about this. That's the way to implement it.
4779 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004780 } else {
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004781 MFI->setObjectAlignment(FI, RequiredAlign);
Evan Chengc3630942009-12-09 21:00:30 +00004782 }
4783 }
4784
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004785 // (Offset % 16 or 32) must be multiple of 4. Then address is then
Evan Chengc3630942009-12-09 21:00:30 +00004786 // Ptr + (Offset & ~15).
4787 if (Offset < 0)
4788 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004789 if ((Offset % RequiredAlign) & 3)
Evan Chengc3630942009-12-09 21:00:30 +00004790 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004791 int64_t StartOffset = Offset & ~(RequiredAlign-1);
Evan Chengc3630942009-12-09 21:00:30 +00004792 if (StartOffset)
4793 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4794 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4795
4796 int EltNo = (Offset - StartOffset) >> 2;
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004797 int NumElems = VT.getVectorNumElements();
4798
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004799 EVT NVT = EVT::getVectorVT(*DAG.getContext(), PVT, NumElems);
4800 SDValue V1 = DAG.getLoad(NVT, dl, Chain, Ptr,
Chris Lattner51abfe42010-09-21 06:02:19 +00004801 LD->getPointerInfo().getWithOffset(StartOffset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004802 false, false, false, 0);
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004803
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004804 SmallVector<int, 8> Mask;
4805 for (int i = 0; i < NumElems; ++i)
4806 Mask.push_back(EltNo);
4807
Craig Toppercc3000632012-01-30 07:50:31 +00004808 return DAG.getVectorShuffle(NVT, dl, V1, DAG.getUNDEF(NVT), &Mask[0]);
Evan Chengc3630942009-12-09 21:00:30 +00004809 }
4810
4811 return SDValue();
4812}
4813
Michael J. Spencerec38de22010-10-10 22:04:20 +00004814/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4815/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00004816/// load which has the same value as a build_vector whose operands are 'elts'.
4817///
4818/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00004819///
Nate Begeman1449f292010-03-24 22:19:06 +00004820/// FIXME: we'd also like to handle the case where the last elements are zero
4821/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4822/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004823static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Chris Lattner88641552010-09-22 00:34:38 +00004824 DebugLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004825 EVT EltVT = VT.getVectorElementType();
4826 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00004827
Nate Begemanfdea31a2010-03-24 20:49:50 +00004828 LoadSDNode *LDBase = NULL;
4829 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004830
Nate Begeman1449f292010-03-24 22:19:06 +00004831 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00004832 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00004833 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004834 for (unsigned i = 0; i < NumElems; ++i) {
4835 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00004836
Nate Begemanfdea31a2010-03-24 20:49:50 +00004837 if (!Elt.getNode() ||
4838 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4839 return SDValue();
4840 if (!LDBase) {
4841 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
4842 return SDValue();
4843 LDBase = cast<LoadSDNode>(Elt.getNode());
4844 LastLoadedElt = i;
4845 continue;
4846 }
4847 if (Elt.getOpcode() == ISD::UNDEF)
4848 continue;
4849
4850 LoadSDNode *LD = cast<LoadSDNode>(Elt);
4851 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
4852 return SDValue();
4853 LastLoadedElt = i;
4854 }
Nate Begeman1449f292010-03-24 22:19:06 +00004855
4856 // If we have found an entire vector of loads and undefs, then return a large
4857 // load of the entire vector width starting at the base pointer. If we found
4858 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004859 if (LastLoadedElt == NumElems - 1) {
4860 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Chris Lattner88641552010-09-22 00:34:38 +00004861 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004862 LDBase->getPointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004863 LDBase->isVolatile(), LDBase->isNonTemporal(),
4864 LDBase->isInvariant(), 0);
Chris Lattner88641552010-09-22 00:34:38 +00004865 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004866 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004867 LDBase->isVolatile(), LDBase->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004868 LDBase->isInvariant(), LDBase->getAlignment());
Eli Friedman61cc47e2011-07-26 21:02:58 +00004869 } else if (NumElems == 4 && LastLoadedElt == 1 &&
4870 DAG.getTargetLoweringInfo().isTypeLegal(MVT::v2i64)) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004871 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
4872 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Eli Friedman322ea082011-09-14 23:42:45 +00004873 SDValue ResNode =
4874 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys, Ops, 2, MVT::i64,
4875 LDBase->getPointerInfo(),
4876 LDBase->getAlignment(),
4877 false/*isVolatile*/, true/*ReadMem*/,
4878 false/*WriteMem*/);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004879 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00004880 }
4881 return SDValue();
4882}
4883
Nadav Rotem9d68b062012-04-08 12:54:54 +00004884/// LowerVectorBroadcast - Attempt to use the vbroadcast instruction
4885/// to generate a splat value for the following cases:
4886/// 1. A splat BUILD_VECTOR which uses a single scalar load, or a constant.
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004887/// 2. A splat shuffle which uses a scalar_to_vector node which comes from
Nadav Rotem9d68b062012-04-08 12:54:54 +00004888/// a scalar load, or a constant.
4889/// The VBROADCAST node is returned when a pattern is found,
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004890/// or SDValue() otherwise.
Nadav Rotem154819d2012-04-09 07:45:58 +00004891SDValue
4892X86TargetLowering::LowerVectorBroadcast(SDValue &Op, SelectionDAG &DAG) const {
Craig Toppera9376332012-01-10 08:23:59 +00004893 if (!Subtarget->hasAVX())
4894 return SDValue();
4895
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004896 EVT VT = Op.getValueType();
Nadav Rotem154819d2012-04-09 07:45:58 +00004897 DebugLoc dl = Op.getDebugLoc();
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004898
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004899 SDValue Ld;
Nadav Rotem9d68b062012-04-08 12:54:54 +00004900 bool ConstSplatVal;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004901
Nadav Rotem9d68b062012-04-08 12:54:54 +00004902 switch (Op.getOpcode()) {
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004903 default:
4904 // Unknown pattern found.
4905 return SDValue();
4906
4907 case ISD::BUILD_VECTOR: {
4908 // The BUILD_VECTOR node must be a splat.
Nadav Rotem9d68b062012-04-08 12:54:54 +00004909 if (!isSplatVector(Op.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004910 return SDValue();
4911
Nadav Rotem9d68b062012-04-08 12:54:54 +00004912 Ld = Op.getOperand(0);
4913 ConstSplatVal = (Ld.getOpcode() == ISD::Constant ||
4914 Ld.getOpcode() == ISD::ConstantFP);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004915
4916 // The suspected load node has several users. Make sure that all
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004917 // of its users are from the BUILD_VECTOR node.
Nadav Rotem9d68b062012-04-08 12:54:54 +00004918 // Constants may have multiple users.
4919 if (!ConstSplatVal && !Ld->hasNUsesOfValue(VT.getVectorNumElements(), 0))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004920 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004921 break;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004922 }
4923
4924 case ISD::VECTOR_SHUFFLE: {
4925 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
4926
4927 // Shuffles must have a splat mask where the first element is
4928 // broadcasted.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004929 if ((!SVOp->isSplat()) || SVOp->getMaskElt(0) != 0)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004930 return SDValue();
4931
4932 SDValue Sc = Op.getOperand(0);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004933 if (Sc.getOpcode() != ISD::SCALAR_TO_VECTOR)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004934 return SDValue();
4935
4936 Ld = Sc.getOperand(0);
Nadav Rotem9d68b062012-04-08 12:54:54 +00004937 ConstSplatVal = (Ld.getOpcode() == ISD::Constant ||
Nadav Rotem154819d2012-04-09 07:45:58 +00004938 Ld.getOpcode() == ISD::ConstantFP);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004939
4940 // The scalar_to_vector node and the suspected
4941 // load node must have exactly one user.
Nadav Rotem9d68b062012-04-08 12:54:54 +00004942 // Constants may have multiple users.
4943 if (!ConstSplatVal && (!Sc.hasOneUse() || !Ld.hasOneUse()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004944 return SDValue();
4945 break;
4946 }
4947 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004948
Nadav Rotem9d68b062012-04-08 12:54:54 +00004949 bool Is256 = VT.getSizeInBits() == 256;
4950 bool Is128 = VT.getSizeInBits() == 128;
4951
4952 // Handle the broadcasting a single constant scalar from the constant pool
4953 // into a vector. On Sandybridge it is still better to load a constant vector
4954 // from the constant pool and not to broadcast it from a scalar.
4955 if (ConstSplatVal && Subtarget->hasAVX2()) {
4956 EVT CVT = Ld.getValueType();
4957 assert(!CVT.isVector() && "Must not broadcast a vector type");
4958 unsigned ScalarSize = CVT.getSizeInBits();
4959
4960 if ((Is256 && (ScalarSize == 32 || ScalarSize == 64)) ||
4961 (Is128 && (ScalarSize == 32))) {
4962
Nadav Rotem9d68b062012-04-08 12:54:54 +00004963 const Constant *C = 0;
4964 if (ConstantSDNode *CI = dyn_cast<ConstantSDNode>(Ld))
4965 C = CI->getConstantIntValue();
4966 else if (ConstantFPSDNode *CF = dyn_cast<ConstantFPSDNode>(Ld))
4967 C = CF->getConstantFPValue();
4968
4969 assert(C && "Invalid constant type");
4970
Nadav Rotem154819d2012-04-09 07:45:58 +00004971 SDValue CP = DAG.getConstantPool(C, getPointerTy());
Nadav Rotem9d68b062012-04-08 12:54:54 +00004972 unsigned Alignment = cast<ConstantPoolSDNode>(CP)->getAlignment();
Nadav Rotem154819d2012-04-09 07:45:58 +00004973 Ld = DAG.getLoad(CVT, dl, DAG.getEntryNode(), CP,
Nadav Rotem9d68b062012-04-08 12:54:54 +00004974 MachinePointerInfo::getConstantPool(),
4975 false, false, false, Alignment);
4976
Nadav Rotem9d68b062012-04-08 12:54:54 +00004977 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
4978 }
4979 }
4980
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004981 // The scalar source must be a normal load.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004982 if (!ISD::isNormalLoad(Ld.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004983 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004984
Craig Toppera1902a12012-02-01 06:51:58 +00004985 // Reject loads that have uses of the chain result
4986 if (Ld->hasAnyUseOfValue(1))
4987 return SDValue();
4988
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004989 unsigned ScalarSize = Ld.getValueType().getSizeInBits();
4990
4991 // VBroadcast to YMM
4992 if (Is256 && (ScalarSize == 32 || ScalarSize == 64))
Nadav Rotem9d68b062012-04-08 12:54:54 +00004993 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004994
4995 // VBroadcast to XMM
4996 if (Is128 && (ScalarSize == 32))
Nadav Rotem9d68b062012-04-08 12:54:54 +00004997 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004998
Craig Toppera9376332012-01-10 08:23:59 +00004999 // The integer check is needed for the 64-bit into 128-bit so it doesn't match
5000 // double since there is vbroadcastsd xmm
5001 if (Subtarget->hasAVX2() && Ld.getValueType().isInteger()) {
5002 // VBroadcast to YMM
5003 if (Is256 && (ScalarSize == 8 || ScalarSize == 16))
Nadav Rotem9d68b062012-04-08 12:54:54 +00005004 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Craig Toppera9376332012-01-10 08:23:59 +00005005
5006 // VBroadcast to XMM
5007 if (Is128 && (ScalarSize == 8 || ScalarSize == 16 || ScalarSize == 64))
Nadav Rotem9d68b062012-04-08 12:54:54 +00005008 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Craig Toppera9376332012-01-10 08:23:59 +00005009 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005010
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005011 // Unsupported broadcast.
5012 return SDValue();
5013}
5014
Evan Chengc3630942009-12-09 21:00:30 +00005015SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005016X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005017 DebugLoc dl = Op.getDebugLoc();
David Greenea5f26012011-02-07 19:36:54 +00005018
David Greenef125a292011-02-08 19:04:41 +00005019 EVT VT = Op.getValueType();
5020 EVT ExtVT = VT.getVectorElementType();
David Greenef125a292011-02-08 19:04:41 +00005021 unsigned NumElems = Op.getNumOperands();
5022
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005023 // Vectors containing all zeros can be matched by pxor and xorps later
5024 if (ISD::isBuildVectorAllZeros(Op.getNode())) {
5025 // Canonicalize this to <4 x i32> to 1) ensure the zero vectors are CSE'd
5026 // and 2) ensure that i64 scalars are eliminated on x86-32 hosts.
Craig Topper07a27622012-01-22 03:07:48 +00005027 if (VT == MVT::v4i32 || VT == MVT::v8i32)
Chris Lattner8a594482007-11-25 00:24:49 +00005028 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005029
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005030 return getZeroVector(VT, Subtarget, DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00005031 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005032
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005033 // Vectors containing all ones can be matched by pcmpeqd on 128-bit width
Craig Topper745a86b2011-11-19 22:34:59 +00005034 // vectors or broken into v4i32 operations on 256-bit vectors. AVX2 can use
5035 // vpcmpeqd on 256-bit vectors.
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005036 if (ISD::isBuildVectorAllOnes(Op.getNode())) {
Craig Topper07a27622012-01-22 03:07:48 +00005037 if (VT == MVT::v4i32 || (VT == MVT::v8i32 && Subtarget->hasAVX2()))
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005038 return Op;
5039
Craig Topper07a27622012-01-22 03:07:48 +00005040 return getOnesVector(VT, Subtarget->hasAVX2(), DAG, dl);
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005041 }
5042
Nadav Rotem154819d2012-04-09 07:45:58 +00005043 SDValue Broadcast = LowerVectorBroadcast(Op, DAG);
Nadav Rotem9d68b062012-04-08 12:54:54 +00005044 if (Broadcast.getNode())
5045 return Broadcast;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005046
Owen Andersone50ed302009-08-10 22:56:29 +00005047 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005048
Evan Cheng0db9fe62006-04-25 20:13:52 +00005049 unsigned NumZero = 0;
5050 unsigned NumNonZero = 0;
5051 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005052 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005053 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005054 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005055 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00005056 if (Elt.getOpcode() == ISD::UNDEF)
5057 continue;
5058 Values.insert(Elt);
5059 if (Elt.getOpcode() != ISD::Constant &&
5060 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005061 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00005062 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00005063 NumZero++;
5064 else {
5065 NonZeros |= (1 << i);
5066 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005067 }
5068 }
5069
Chris Lattner97a2a562010-08-26 05:24:29 +00005070 // All undef vector. Return an UNDEF. All zero vectors were handled above.
5071 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00005072 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005073
Chris Lattner67f453a2008-03-09 05:42:06 +00005074 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00005075 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005076 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00005077 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00005078
Chris Lattner62098042008-03-09 01:05:04 +00005079 // If this is an insertion of an i64 value on x86-32, and if the top bits of
5080 // the value are obviously zero, truncate the value to i32 and do the
5081 // insertion that way. Only do this if the value is non-constant or if the
5082 // value is a constant being inserted into element 0. It is cheaper to do
5083 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00005084 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00005085 (!IsAllConstants || Idx == 0)) {
5086 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00005087 // Handle SSE only.
5088 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
5089 EVT VecVT = MVT::v4i32;
5090 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00005091
Chris Lattner62098042008-03-09 01:05:04 +00005092 // Truncate the value (which may itself be a constant) to i32, and
5093 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00005094 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00005095 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Craig Topper12216172012-01-13 08:12:35 +00005096 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005097
Chris Lattner62098042008-03-09 01:05:04 +00005098 // Now we have our 32-bit value zero extended in the low element of
5099 // a vector. If Idx != 0, swizzle it into place.
5100 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005101 SmallVector<int, 4> Mask;
5102 Mask.push_back(Idx);
5103 for (unsigned i = 1; i != VecElts; ++i)
5104 Mask.push_back(i);
5105 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00005106 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00005107 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00005108 }
Craig Topper07a27622012-01-22 03:07:48 +00005109 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Chris Lattner62098042008-03-09 01:05:04 +00005110 }
5111 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005112
Chris Lattner19f79692008-03-08 22:59:52 +00005113 // If we have a constant or non-constant insertion into the low element of
5114 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
5115 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00005116 // depending on what the source datatype is.
5117 if (Idx == 0) {
Craig Topperd62c16e2011-12-29 03:20:51 +00005118 if (NumZero == 0)
Eli Friedman10415532009-06-06 06:05:10 +00005119 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Craig Topperd62c16e2011-12-29 03:20:51 +00005120
5121 if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
Owen Anderson825b72b2009-08-11 20:47:22 +00005122 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005123 if (VT.getSizeInBits() == 256) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005124 SDValue ZeroVec = getZeroVector(VT, Subtarget, DAG, dl);
Nadav Rotem394a1f52012-01-11 14:07:51 +00005125 return DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, ZeroVec,
5126 Item, DAG.getIntPtrConstant(0));
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005127 }
Craig Topperd62c16e2011-12-29 03:20:51 +00005128 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Eli Friedman10415532009-06-06 06:05:10 +00005129 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
5130 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Craig Topper12216172012-01-13 08:12:35 +00005131 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topperd62c16e2011-12-29 03:20:51 +00005132 }
5133
5134 if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005135 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Craig Topper3224e6b2011-12-29 03:09:33 +00005136 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32, Item);
Craig Topper19ec2a92011-12-29 03:34:54 +00005137 if (VT.getSizeInBits() == 256) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005138 SDValue ZeroVec = getZeroVector(MVT::v8i32, Subtarget, DAG, dl);
Craig Topper19ec2a92011-12-29 03:34:54 +00005139 Item = Insert128BitVector(ZeroVec, Item, DAG.getConstant(0, MVT::i32),
5140 DAG, dl);
5141 } else {
5142 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Craig Topper12216172012-01-13 08:12:35 +00005143 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topper19ec2a92011-12-29 03:34:54 +00005144 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005145 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00005146 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005147 }
Evan Chengf26ffe92008-05-29 08:22:04 +00005148
5149 // Is it a vector logical left shift?
5150 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00005151 X86::isZeroNode(Op.getOperand(0)) &&
5152 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005153 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00005154 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00005155 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005156 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00005157 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005158 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005159
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005160 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00005161 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005162
Chris Lattner19f79692008-03-08 22:59:52 +00005163 // Otherwise, if this is a vector with i32 or f32 elements, and the element
5164 // is a non-constant being inserted into an element other than the low one,
5165 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
5166 // movd/movss) to move this into the low element, then shuffle it into
5167 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005168 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00005169 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00005170
Evan Cheng0db9fe62006-04-25 20:13:52 +00005171 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Craig Topper12216172012-01-13 08:12:35 +00005172 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0, Subtarget, DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00005173 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005174 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00005175 MaskVec.push_back(i == Idx ? 0 : 1);
5176 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005177 }
5178 }
5179
Chris Lattner67f453a2008-03-09 05:42:06 +00005180 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00005181 if (Values.size() == 1) {
5182 if (EVTBits == 32) {
5183 // Instead of a shuffle like this:
5184 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
5185 // Check if it's possible to issue this instead.
5186 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
5187 unsigned Idx = CountTrailingZeros_32(NonZeros);
5188 SDValue Item = Op.getOperand(Idx);
5189 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
5190 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
5191 }
Dan Gohman475871a2008-07-27 21:46:04 +00005192 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00005193 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005194
Dan Gohmana3941172007-07-24 22:55:08 +00005195 // A vector full of immediates; various special cases are already
5196 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005197 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00005198 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00005199
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005200 // For AVX-length vectors, build the individual 128-bit pieces and use
5201 // shuffles to put them in place.
Craig Topperfa5b70e2012-02-03 06:32:21 +00005202 if (VT.getSizeInBits() == 256) {
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005203 SmallVector<SDValue, 32> V;
Craig Topperfa5b70e2012-02-03 06:32:21 +00005204 for (unsigned i = 0; i != NumElems; ++i)
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005205 V.push_back(Op.getOperand(i));
5206
5207 EVT HVT = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems/2);
5208
5209 // Build both the lower and upper subvector.
5210 SDValue Lower = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[0], NumElems/2);
5211 SDValue Upper = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[NumElems / 2],
5212 NumElems/2);
5213
5214 // Recreate the wider vector with the lower and upper part.
Bruno Cardoso Lopes15d03fb2011-07-28 01:26:53 +00005215 SDValue Vec = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), Lower,
5216 DAG.getConstant(0, MVT::i32), DAG, dl);
5217 return Insert128BitVector(Vec, Upper, DAG.getConstant(NumElems/2, MVT::i32),
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005218 DAG, dl);
5219 }
5220
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00005221 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005222 if (EVTBits == 64) {
5223 if (NumNonZero == 1) {
5224 // One half is zero or undef.
5225 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00005226 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00005227 Op.getOperand(Idx));
Craig Topper12216172012-01-13 08:12:35 +00005228 return getShuffleVectorZeroOrUndef(V2, Idx, true, Subtarget, DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00005229 }
Dan Gohman475871a2008-07-27 21:46:04 +00005230 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00005231 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005232
5233 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00005234 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005235 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005236 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005237 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005238 }
5239
Bill Wendling826f36f2007-03-28 00:57:11 +00005240 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005241 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005242 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005243 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005244 }
5245
5246 // If element VT is == 32 bits, turn it into a number of shuffles.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005247 SmallVector<SDValue, 8> V(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005248 if (NumElems == 4 && NumZero > 0) {
5249 for (unsigned i = 0; i < 4; ++i) {
5250 bool isZero = !(NonZeros & (1 << i));
5251 if (isZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005252 V[i] = getZeroVector(VT, Subtarget, DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005253 else
Dale Johannesenace16102009-02-03 19:33:06 +00005254 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005255 }
5256
5257 for (unsigned i = 0; i < 2; ++i) {
5258 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
5259 default: break;
5260 case 0:
5261 V[i] = V[i*2]; // Must be a zero vector.
5262 break;
5263 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00005264 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005265 break;
5266 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00005267 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005268 break;
5269 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00005270 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005271 break;
5272 }
5273 }
5274
Benjamin Kramer9c683542012-01-30 15:16:21 +00005275 bool Reverse1 = (NonZeros & 0x3) == 2;
5276 bool Reverse2 = ((NonZeros & (0x3 << 2)) >> 2) == 2;
5277 int MaskVec[] = {
5278 Reverse1 ? 1 : 0,
5279 Reverse1 ? 0 : 1,
Benjamin Kramer630ecf02012-01-30 20:01:35 +00005280 static_cast<int>(Reverse2 ? NumElems+1 : NumElems),
5281 static_cast<int>(Reverse2 ? NumElems : NumElems+1)
Benjamin Kramer9c683542012-01-30 15:16:21 +00005282 };
Nate Begeman9008ca62009-04-27 18:41:29 +00005283 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005284 }
5285
Nate Begemanfdea31a2010-03-24 20:49:50 +00005286 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
5287 // Check for a build vector of consecutive loads.
5288 for (unsigned i = 0; i < NumElems; ++i)
5289 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005290
Nate Begemanfdea31a2010-03-24 20:49:50 +00005291 // Check for elements which are consecutive loads.
5292 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
5293 if (LD.getNode())
5294 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005295
5296 // For SSE 4.1, use insertps to put the high elements into the low element.
Craig Topperd0a31172012-01-10 06:37:29 +00005297 if (getSubtarget()->hasSSE41()) {
Chris Lattner24faf612010-08-28 17:59:08 +00005298 SDValue Result;
5299 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
5300 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
5301 else
5302 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005303
Chris Lattner24faf612010-08-28 17:59:08 +00005304 for (unsigned i = 1; i < NumElems; ++i) {
5305 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
5306 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00005307 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00005308 }
5309 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00005310 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00005311
Chris Lattner6e80e442010-08-28 17:15:43 +00005312 // Otherwise, expand into a number of unpckl*, start by extending each of
5313 // our (non-undef) elements to the full vector width with the element in the
5314 // bottom slot of the vector (which generates no code for SSE).
5315 for (unsigned i = 0; i < NumElems; ++i) {
5316 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
5317 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
5318 else
5319 V[i] = DAG.getUNDEF(VT);
5320 }
5321
5322 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005323 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
5324 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
5325 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00005326 unsigned EltStride = NumElems >> 1;
5327 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00005328 for (unsigned i = 0; i < EltStride; ++i) {
5329 // If V[i+EltStride] is undef and this is the first round of mixing,
5330 // then it is safe to just drop this shuffle: V[i] is already in the
5331 // right place, the one element (since it's the first round) being
5332 // inserted as undef can be dropped. This isn't safe for successive
5333 // rounds because they will permute elements within both vectors.
5334 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
5335 EltStride == NumElems/2)
5336 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005337
Chris Lattner6e80e442010-08-28 17:15:43 +00005338 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00005339 }
Chris Lattner6e80e442010-08-28 17:15:43 +00005340 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005341 }
5342 return V[0];
5343 }
Dan Gohman475871a2008-07-27 21:46:04 +00005344 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005345}
5346
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005347// LowerMMXCONCAT_VECTORS - We support concatenate two MMX registers and place
5348// them in a MMX register. This is better than doing a stack convert.
5349static SDValue LowerMMXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005350 DebugLoc dl = Op.getDebugLoc();
5351 EVT ResVT = Op.getValueType();
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005352
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005353 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
5354 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
5355 int Mask[2];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005356 SDValue InVec = DAG.getNode(ISD::BITCAST,dl, MVT::v1i64, Op.getOperand(0));
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005357 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5358 InVec = Op.getOperand(1);
5359 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
5360 unsigned NumElts = ResVT.getVectorNumElements();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005361 VecOp = DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005362 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
5363 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
5364 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005365 InVec = DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, InVec);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005366 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5367 Mask[0] = 0; Mask[1] = 2;
5368 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
5369 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005370 return DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005371}
5372
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005373// LowerAVXCONCAT_VECTORS - 256-bit AVX can use the vinsertf128 instruction
5374// to create 256-bit vectors from two other 128-bit ones.
5375static SDValue LowerAVXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
5376 DebugLoc dl = Op.getDebugLoc();
5377 EVT ResVT = Op.getValueType();
5378
5379 assert(ResVT.getSizeInBits() == 256 && "Value type must be 256-bit wide");
5380
5381 SDValue V1 = Op.getOperand(0);
5382 SDValue V2 = Op.getOperand(1);
5383 unsigned NumElems = ResVT.getVectorNumElements();
5384
5385 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, ResVT), V1,
5386 DAG.getConstant(0, MVT::i32), DAG, dl);
5387 return Insert128BitVector(V, V2, DAG.getConstant(NumElems/2, MVT::i32),
5388 DAG, dl);
5389}
5390
5391SDValue
5392X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005393 EVT ResVT = Op.getValueType();
5394
5395 assert(Op.getNumOperands() == 2);
5396 assert((ResVT.getSizeInBits() == 128 || ResVT.getSizeInBits() == 256) &&
5397 "Unsupported CONCAT_VECTORS for value type");
5398
5399 // We support concatenate two MMX registers and place them in a MMX register.
5400 // This is better than doing a stack convert.
5401 if (ResVT.is128BitVector())
5402 return LowerMMXCONCAT_VECTORS(Op, DAG);
5403
5404 // 256-bit AVX can use the vinsertf128 instruction to create 256-bit vectors
5405 // from two other 128-bit ones.
5406 return LowerAVXCONCAT_VECTORS(Op, DAG);
5407}
5408
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005409// Try to lower a shuffle node into a simple blend instruction.
5410static SDValue LowerVECTOR_SHUFFLEtoBlend(SDValue Op,
5411 const X86Subtarget *Subtarget,
Nadav Rotem91794872012-04-11 11:05:21 +00005412 SelectionDAG &DAG) {
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005413 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
5414 SDValue V1 = SVOp->getOperand(0);
5415 SDValue V2 = SVOp->getOperand(1);
5416 DebugLoc dl = SVOp->getDebugLoc();
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005417 EVT VT = Op.getValueType();
5418 EVT InVT = V1.getValueType();
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005419 int MaskSize = VT.getVectorNumElements();
5420 int InSize = InVT.getVectorNumElements();
5421
Nadav Roteme6113782012-04-11 06:40:27 +00005422 if (!Subtarget->hasSSE41())
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005423 return SDValue();
5424
5425 if (MaskSize != InSize)
5426 return SDValue();
5427
Nadav Roteme6113782012-04-11 06:40:27 +00005428 int ISDNo = 0;
5429 MVT OpTy;
5430
5431 switch (VT.getSimpleVT().SimpleTy) {
5432 default: return SDValue();
5433 case MVT::v8i16:
5434 ISDNo = X86ISD::BLENDPW;
5435 OpTy = MVT::v8i16;
5436 break;
5437 case MVT::v4i32:
5438 case MVT::v4f32:
5439 ISDNo = X86ISD::BLENDPS;
5440 OpTy = MVT::v4f32;
5441 break;
5442 case MVT::v2i64:
5443 case MVT::v2f64:
5444 ISDNo = X86ISD::BLENDPD;
5445 OpTy = MVT::v2f64;
5446 break;
5447 case MVT::v8i32:
5448 case MVT::v8f32:
5449 if (!Subtarget->hasAVX())
5450 return SDValue();
5451 ISDNo = X86ISD::BLENDPS;
5452 OpTy = MVT::v8f32;
5453 break;
5454 case MVT::v4i64:
5455 case MVT::v4f64:
5456 if (!Subtarget->hasAVX())
5457 return SDValue();
5458 ISDNo = X86ISD::BLENDPD;
5459 OpTy = MVT::v4f64;
5460 break;
5461 case MVT::v16i16:
5462 if (!Subtarget->hasAVX2())
5463 return SDValue();
5464 ISDNo = X86ISD::BLENDPW;
5465 OpTy = MVT::v16i16;
5466 break;
5467 }
5468 assert(ISDNo && "Invalid Op Number");
5469
5470 unsigned MaskVals = 0;
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005471
5472 for (int i = 0; i < MaskSize; ++i) {
5473 int EltIdx = SVOp->getMaskElt(i);
5474 if (EltIdx == i || EltIdx == -1)
Nadav Roteme6113782012-04-11 06:40:27 +00005475 MaskVals |= (1<<i);
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005476 else if (EltIdx == (i + MaskSize))
Nadav Roteme6113782012-04-11 06:40:27 +00005477 continue; // Bit is set to zero;
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005478 else return SDValue();
5479 }
5480
Nadav Roteme6113782012-04-11 06:40:27 +00005481 V1 = DAG.getNode(ISD::BITCAST, dl, OpTy, V1);
5482 V2 = DAG.getNode(ISD::BITCAST, dl, OpTy, V2);
5483 SDValue Ret = DAG.getNode(ISDNo, dl, OpTy, V1, V2,
5484 DAG.getConstant(MaskVals, MVT::i32));
5485 return DAG.getNode(ISD::BITCAST, dl, VT, Ret);
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005486}
5487
Nate Begemanb9a47b82009-02-23 08:49:38 +00005488// v8i16 shuffles - Prefer shuffles in the following order:
5489// 1. [all] pshuflw, pshufhw, optional move
5490// 2. [ssse3] 1 x pshufb
5491// 3. [ssse3] 2 x pshufb + 1 x por
5492// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005493SDValue
5494X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
5495 SelectionDAG &DAG) const {
5496 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00005497 SDValue V1 = SVOp->getOperand(0);
5498 SDValue V2 = SVOp->getOperand(1);
5499 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005500 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00005501
Nate Begemanb9a47b82009-02-23 08:49:38 +00005502 // Determine if more than 1 of the words in each of the low and high quadwords
5503 // of the result come from the same quadword of one of the two inputs. Undef
5504 // mask values count as coming from any quadword, for better codegen.
Benjamin Kramer003fad92011-10-15 13:28:31 +00005505 unsigned LoQuad[] = { 0, 0, 0, 0 };
5506 unsigned HiQuad[] = { 0, 0, 0, 0 };
Benjamin Kramer699ddcb2012-02-06 12:06:18 +00005507 std::bitset<4> InputQuads;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005508 for (unsigned i = 0; i < 8; ++i) {
Benjamin Kramer003fad92011-10-15 13:28:31 +00005509 unsigned *Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00005510 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005511 MaskVals.push_back(EltIdx);
5512 if (EltIdx < 0) {
5513 ++Quad[0];
5514 ++Quad[1];
5515 ++Quad[2];
5516 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00005517 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005518 }
5519 ++Quad[EltIdx / 4];
5520 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00005521 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005522
Nate Begemanb9a47b82009-02-23 08:49:38 +00005523 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005524 unsigned MaxQuad = 1;
5525 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005526 if (LoQuad[i] > MaxQuad) {
5527 BestLoQuad = i;
5528 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005529 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005530 }
5531
Nate Begemanb9a47b82009-02-23 08:49:38 +00005532 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005533 MaxQuad = 1;
5534 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005535 if (HiQuad[i] > MaxQuad) {
5536 BestHiQuad = i;
5537 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005538 }
5539 }
5540
Nate Begemanb9a47b82009-02-23 08:49:38 +00005541 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00005542 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00005543 // single pshufb instruction is necessary. If There are more than 2 input
5544 // quads, disable the next transformation since it does not help SSSE3.
5545 bool V1Used = InputQuads[0] || InputQuads[1];
5546 bool V2Used = InputQuads[2] || InputQuads[3];
Craig Topperd0a31172012-01-10 06:37:29 +00005547 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005548 if (InputQuads.count() == 2 && V1Used && V2Used) {
Benjamin Kramer699ddcb2012-02-06 12:06:18 +00005549 BestLoQuad = InputQuads[0] ? 0 : 1;
5550 BestHiQuad = InputQuads[2] ? 2 : 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005551 }
5552 if (InputQuads.count() > 2) {
5553 BestLoQuad = -1;
5554 BestHiQuad = -1;
5555 }
5556 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005557
Nate Begemanb9a47b82009-02-23 08:49:38 +00005558 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
5559 // the shuffle mask. If a quad is scored as -1, that means that it contains
5560 // words from all 4 input quadwords.
5561 SDValue NewV;
5562 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005563 int MaskV[] = {
5564 BestLoQuad < 0 ? 0 : BestLoQuad,
5565 BestHiQuad < 0 ? 1 : BestHiQuad
5566 };
Eric Christopherfd179292009-08-27 18:07:15 +00005567 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005568 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
5569 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
5570 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005571
Nate Begemanb9a47b82009-02-23 08:49:38 +00005572 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
5573 // source words for the shuffle, to aid later transformations.
5574 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00005575 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00005576 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005577 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00005578 if (idx != (int)i)
5579 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005580 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00005581 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005582 AllWordsInNewV = false;
5583 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00005584 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005585
Nate Begemanb9a47b82009-02-23 08:49:38 +00005586 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
5587 if (AllWordsInNewV) {
5588 for (int i = 0; i != 8; ++i) {
5589 int idx = MaskVals[i];
5590 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005591 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005592 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005593 if ((idx != i) && idx < 4)
5594 pshufhw = false;
5595 if ((idx != i) && idx > 3)
5596 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00005597 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005598 V1 = NewV;
5599 V2Used = false;
5600 BestLoQuad = 0;
5601 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005602 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005603
Nate Begemanb9a47b82009-02-23 08:49:38 +00005604 // If we've eliminated the use of V2, and the new mask is a pshuflw or
5605 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00005606 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005607 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
5608 unsigned TargetMask = 0;
5609 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00005610 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Craig Topperdd637ae2012-02-19 05:41:45 +00005611 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
5612 TargetMask = pshufhw ? getShufflePSHUFHWImmediate(SVOp):
5613 getShufflePSHUFLWImmediate(SVOp);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005614 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005615 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00005616 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005617 }
Eric Christopherfd179292009-08-27 18:07:15 +00005618
Nate Begemanb9a47b82009-02-23 08:49:38 +00005619 // If we have SSSE3, and all words of the result are from 1 input vector,
5620 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
5621 // is present, fall back to case 4.
Craig Topperd0a31172012-01-10 06:37:29 +00005622 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005623 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005624
Nate Begemanb9a47b82009-02-23 08:49:38 +00005625 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00005626 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00005627 // mask, and elements that come from V1 in the V2 mask, so that the two
5628 // results can be OR'd together.
5629 bool TwoInputs = V1Used && V2Used;
5630 for (unsigned i = 0; i != 8; ++i) {
5631 int EltIdx = MaskVals[i] * 2;
5632 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005633 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5634 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005635 continue;
5636 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005637 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
5638 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005639 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005640 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005641 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005642 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005643 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005644 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005645 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005646
Nate Begemanb9a47b82009-02-23 08:49:38 +00005647 // Calculate the shuffle mask for the second input, shuffle it, and
5648 // OR it with the first shuffled input.
5649 pshufbMask.clear();
5650 for (unsigned i = 0; i != 8; ++i) {
5651 int EltIdx = MaskVals[i] * 2;
5652 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005653 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5654 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005655 continue;
5656 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005657 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
5658 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005659 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005660 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00005661 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005662 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005663 MVT::v16i8, &pshufbMask[0], 16));
5664 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005665 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005666 }
5667
5668 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
5669 // and update MaskVals with new element order.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005670 std::bitset<8> InOrder;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005671 if (BestLoQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005672 int MaskV[] = { -1, -1, -1, -1, 4, 5, 6, 7 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005673 for (int i = 0; i != 4; ++i) {
5674 int idx = MaskVals[i];
5675 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005676 InOrder.set(i);
5677 } else if ((idx / 4) == BestLoQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005678 MaskV[i] = idx & 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005679 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005680 }
5681 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005682 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005683 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005684
Craig Topperdd637ae2012-02-19 05:41:45 +00005685 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) {
5686 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005687 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
Craig Topperdd637ae2012-02-19 05:41:45 +00005688 NewV.getOperand(0),
5689 getShufflePSHUFLWImmediate(SVOp), DAG);
5690 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005691 }
Eric Christopherfd179292009-08-27 18:07:15 +00005692
Nate Begemanb9a47b82009-02-23 08:49:38 +00005693 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
5694 // and update MaskVals with the new element order.
5695 if (BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005696 int MaskV[] = { 0, 1, 2, 3, -1, -1, -1, -1 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005697 for (unsigned i = 4; i != 8; ++i) {
5698 int idx = MaskVals[i];
5699 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005700 InOrder.set(i);
5701 } else if ((idx / 4) == BestHiQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005702 MaskV[i] = (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005703 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005704 }
5705 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005706 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005707 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005708
Craig Topperdd637ae2012-02-19 05:41:45 +00005709 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) {
5710 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005711 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
Craig Topperdd637ae2012-02-19 05:41:45 +00005712 NewV.getOperand(0),
5713 getShufflePSHUFHWImmediate(SVOp), DAG);
5714 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005715 }
Eric Christopherfd179292009-08-27 18:07:15 +00005716
Nate Begemanb9a47b82009-02-23 08:49:38 +00005717 // In case BestHi & BestLo were both -1, which means each quadword has a word
5718 // from each of the four input quadwords, calculate the InOrder bitvector now
5719 // before falling through to the insert/extract cleanup.
5720 if (BestLoQuad == -1 && BestHiQuad == -1) {
5721 NewV = V1;
5722 for (int i = 0; i != 8; ++i)
5723 if (MaskVals[i] < 0 || MaskVals[i] == i)
5724 InOrder.set(i);
5725 }
Eric Christopherfd179292009-08-27 18:07:15 +00005726
Nate Begemanb9a47b82009-02-23 08:49:38 +00005727 // The other elements are put in the right place using pextrw and pinsrw.
5728 for (unsigned i = 0; i != 8; ++i) {
5729 if (InOrder[i])
5730 continue;
5731 int EltIdx = MaskVals[i];
5732 if (EltIdx < 0)
5733 continue;
5734 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00005735 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005736 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00005737 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005738 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00005739 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005740 DAG.getIntPtrConstant(i));
5741 }
5742 return NewV;
5743}
5744
5745// v16i8 shuffles - Prefer shuffles in the following order:
5746// 1. [ssse3] 1 x pshufb
5747// 2. [ssse3] 2 x pshufb + 1 x por
5748// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
5749static
Nate Begeman9008ca62009-04-27 18:41:29 +00005750SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00005751 SelectionDAG &DAG,
5752 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005753 SDValue V1 = SVOp->getOperand(0);
5754 SDValue V2 = SVOp->getOperand(1);
5755 DebugLoc dl = SVOp->getDebugLoc();
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005756 ArrayRef<int> MaskVals = SVOp->getMask();
Eric Christopherfd179292009-08-27 18:07:15 +00005757
Nate Begemanb9a47b82009-02-23 08:49:38 +00005758 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00005759 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00005760 // present, fall back to case 3.
5761 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
5762 bool V1Only = true;
5763 bool V2Only = true;
5764 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005765 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00005766 if (EltIdx < 0)
5767 continue;
5768 if (EltIdx < 16)
5769 V2Only = false;
5770 else
5771 V1Only = false;
5772 }
Eric Christopherfd179292009-08-27 18:07:15 +00005773
Nate Begemanb9a47b82009-02-23 08:49:38 +00005774 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
Craig Topperd0a31172012-01-10 06:37:29 +00005775 if (TLI.getSubtarget()->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005776 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005777
Nate Begemanb9a47b82009-02-23 08:49:38 +00005778 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00005779 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005780 //
5781 // Otherwise, we have elements from both input vectors, and must zero out
5782 // elements that come from V2 in the first mask, and V1 in the second mask
5783 // so that we can OR them together.
5784 bool TwoInputs = !(V1Only || V2Only);
5785 for (unsigned i = 0; i != 16; ++i) {
5786 int EltIdx = MaskVals[i];
5787 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005788 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005789 continue;
5790 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005791 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005792 }
5793 // If all the elements are from V2, assign it to V1 and return after
5794 // building the first pshufb.
5795 if (V2Only)
5796 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00005797 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005798 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005799 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005800 if (!TwoInputs)
5801 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00005802
Nate Begemanb9a47b82009-02-23 08:49:38 +00005803 // Calculate the shuffle mask for the second input, shuffle it, and
5804 // OR it with the first shuffled input.
5805 pshufbMask.clear();
5806 for (unsigned i = 0; i != 16; ++i) {
5807 int EltIdx = MaskVals[i];
5808 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005809 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005810 continue;
5811 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005812 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005813 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005814 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005815 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005816 MVT::v16i8, &pshufbMask[0], 16));
5817 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005818 }
Eric Christopherfd179292009-08-27 18:07:15 +00005819
Nate Begemanb9a47b82009-02-23 08:49:38 +00005820 // No SSSE3 - Calculate in place words and then fix all out of place words
5821 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
5822 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005823 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
5824 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005825 SDValue NewV = V2Only ? V2 : V1;
5826 for (int i = 0; i != 8; ++i) {
5827 int Elt0 = MaskVals[i*2];
5828 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00005829
Nate Begemanb9a47b82009-02-23 08:49:38 +00005830 // This word of the result is all undef, skip it.
5831 if (Elt0 < 0 && Elt1 < 0)
5832 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005833
Nate Begemanb9a47b82009-02-23 08:49:38 +00005834 // This word of the result is already in the correct place, skip it.
5835 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
5836 continue;
5837 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
5838 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005839
Nate Begemanb9a47b82009-02-23 08:49:38 +00005840 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
5841 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
5842 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00005843
5844 // If Elt0 and Elt1 are defined, are consecutive, and can be load
5845 // using a single extract together, load it and store it.
5846 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005847 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005848 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00005849 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005850 DAG.getIntPtrConstant(i));
5851 continue;
5852 }
5853
Nate Begemanb9a47b82009-02-23 08:49:38 +00005854 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00005855 // source byte is not also odd, shift the extracted word left 8 bits
5856 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005857 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005858 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005859 DAG.getIntPtrConstant(Elt1 / 2));
5860 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005861 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Owen Anderson95771af2011-02-25 21:41:48 +00005862 DAG.getConstant(8,
5863 TLI.getShiftAmountTy(InsElt.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005864 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005865 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
5866 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005867 }
5868 // If Elt0 is defined, extract it from the appropriate source. If the
5869 // source byte is not also even, shift the extracted word right 8 bits. If
5870 // Elt1 was also defined, OR the extracted values together before
5871 // inserting them in the result.
5872 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005873 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005874 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
5875 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005876 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Owen Anderson95771af2011-02-25 21:41:48 +00005877 DAG.getConstant(8,
5878 TLI.getShiftAmountTy(InsElt0.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005879 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005880 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
5881 DAG.getConstant(0x00FF, MVT::i16));
5882 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00005883 : InsElt0;
5884 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005885 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005886 DAG.getIntPtrConstant(i));
5887 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005888 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005889}
5890
Evan Cheng7a831ce2007-12-15 03:00:47 +00005891/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005892/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00005893/// done when every pair / quad of shuffle mask elements point to elements in
5894/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005895/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00005896static
Nate Begeman9008ca62009-04-27 18:41:29 +00005897SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005898 SelectionDAG &DAG, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00005899 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00005900 SDValue V1 = SVOp->getOperand(0);
5901 SDValue V2 = SVOp->getOperand(1);
5902 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00005903 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005904 EVT NewVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00005905 switch (VT.getSimpleVT().SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +00005906 default: llvm_unreachable("Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005907 case MVT::v4f32: NewVT = MVT::v2f64; break;
5908 case MVT::v4i32: NewVT = MVT::v2i64; break;
5909 case MVT::v8i16: NewVT = MVT::v4i32; break;
5910 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00005911 }
5912
Nate Begeman9008ca62009-04-27 18:41:29 +00005913 int Scale = NumElems / NewWidth;
5914 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00005915 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005916 int StartIdx = -1;
5917 for (int j = 0; j < Scale; ++j) {
5918 int EltIdx = SVOp->getMaskElt(i+j);
5919 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005920 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00005921 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00005922 StartIdx = EltIdx - (EltIdx % Scale);
5923 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00005924 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005925 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005926 if (StartIdx == -1)
5927 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00005928 else
Nate Begeman9008ca62009-04-27 18:41:29 +00005929 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005930 }
5931
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005932 V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, V1);
5933 V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00005934 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005935}
5936
Evan Chengd880b972008-05-09 21:53:03 +00005937/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005938///
Owen Andersone50ed302009-08-10 22:56:29 +00005939static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00005940 SDValue SrcOp, SelectionDAG &DAG,
5941 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005942 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005943 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00005944 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00005945 LD = dyn_cast<LoadSDNode>(SrcOp);
5946 if (!LD) {
5947 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
5948 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00005949 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00005950 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00005951 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005952 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00005953 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005954 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00005955 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005956 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005957 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
5958 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
5959 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00005960 SrcOp.getOperand(0)
5961 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005962 }
5963 }
5964 }
5965
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005966 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005967 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005968 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00005969 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005970}
5971
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00005972/// LowerVECTOR_SHUFFLE_256 - Handle all 256-bit wide vectors shuffles
5973/// which could not be matched by any known target speficic shuffle
5974static SDValue
5975LowerVECTOR_SHUFFLE_256(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Craig Topper8f35c132012-01-20 09:29:03 +00005976 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005977
Craig Topper8f35c132012-01-20 09:29:03 +00005978 unsigned NumElems = VT.getVectorNumElements();
5979 unsigned NumLaneElems = NumElems / 2;
5980
Craig Topper8f35c132012-01-20 09:29:03 +00005981 DebugLoc dl = SVOp->getDebugLoc();
5982 MVT EltVT = VT.getVectorElementType().getSimpleVT();
Craig Topper9a2b6e12012-04-06 07:45:23 +00005983 EVT NVT = MVT::getVectorVT(EltVT, NumLaneElems);
5984 SDValue Shufs[2];
Craig Topper8f35c132012-01-20 09:29:03 +00005985
Craig Topper9a2b6e12012-04-06 07:45:23 +00005986 SmallVector<int, 16> Mask;
Craig Topper8f35c132012-01-20 09:29:03 +00005987 for (unsigned l = 0; l < 2; ++l) {
Craig Topper9a2b6e12012-04-06 07:45:23 +00005988 // Build a shuffle mask for the output, discovering on the fly which
5989 // input vectors to use as shuffle operands (recorded in InputUsed).
5990 // If building a suitable shuffle vector proves too hard, then bail
5991 // out with useBuildVector set.
Benjamin Kramer9e5512a2012-04-06 13:33:52 +00005992 int InputUsed[2] = { -1, -1 }; // Not yet discovered.
Craig Topper9a2b6e12012-04-06 07:45:23 +00005993 unsigned LaneStart = l * NumLaneElems;
5994 for (unsigned i = 0; i != NumLaneElems; ++i) {
5995 // The mask element. This indexes into the input.
5996 int Idx = SVOp->getMaskElt(i+LaneStart);
5997 if (Idx < 0) {
5998 // the mask element does not index into any input vector.
5999 Mask.push_back(-1);
6000 continue;
6001 }
Craig Topper8f35c132012-01-20 09:29:03 +00006002
Craig Topper9a2b6e12012-04-06 07:45:23 +00006003 // The input vector this mask element indexes into.
6004 int Input = Idx / NumLaneElems;
Craig Topper8f35c132012-01-20 09:29:03 +00006005
Craig Topper9a2b6e12012-04-06 07:45:23 +00006006 // Turn the index into an offset from the start of the input vector.
6007 Idx -= Input * NumLaneElems;
6008
6009 // Find or create a shuffle vector operand to hold this input.
6010 unsigned OpNo;
6011 for (OpNo = 0; OpNo < array_lengthof(InputUsed); ++OpNo) {
6012 if (InputUsed[OpNo] == Input)
6013 // This input vector is already an operand.
6014 break;
6015 if (InputUsed[OpNo] < 0) {
6016 // Create a new operand for this input vector.
6017 InputUsed[OpNo] = Input;
6018 break;
6019 }
6020 }
6021
6022 if (OpNo >= array_lengthof(InputUsed)) {
6023 // More than two input vectors used! Give up.
6024 return SDValue();
6025 }
6026
6027 // Add the mask index for the new shuffle vector.
6028 Mask.push_back(Idx + OpNo * NumLaneElems);
6029 }
6030
6031 if (InputUsed[0] < 0) {
6032 // No input vectors were used! The result is undefined.
6033 Shufs[l] = DAG.getUNDEF(NVT);
6034 } else {
6035 SDValue Op0 = Extract128BitVector(SVOp->getOperand(InputUsed[0] / 2),
6036 DAG.getConstant((InputUsed[0] % 2) * NumLaneElems, MVT::i32),
6037 DAG, dl);
6038 // If only one input was used, use an undefined vector for the other.
6039 SDValue Op1 = (InputUsed[1] < 0) ? DAG.getUNDEF(NVT) :
6040 Extract128BitVector(SVOp->getOperand(InputUsed[1] / 2),
6041 DAG.getConstant((InputUsed[1] % 2) * NumLaneElems, MVT::i32),
6042 DAG, dl);
6043 // At least one input vector was used. Create a new shuffle vector.
6044 Shufs[l] = DAG.getVectorShuffle(NVT, dl, Op0, Op1, &Mask[0]);
6045 }
6046
6047 Mask.clear();
6048 }
Craig Topper8f35c132012-01-20 09:29:03 +00006049
6050 // Concatenate the result back
Craig Topper9a2b6e12012-04-06 07:45:23 +00006051 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), Shufs[0],
Craig Topper8f35c132012-01-20 09:29:03 +00006052 DAG.getConstant(0, MVT::i32), DAG, dl);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006053 return Insert128BitVector(V, Shufs[1],DAG.getConstant(NumLaneElems, MVT::i32),
Craig Topper8f35c132012-01-20 09:29:03 +00006054 DAG, dl);
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006055}
6056
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006057/// LowerVECTOR_SHUFFLE_128v4 - Handle all 128-bit wide vectors with
6058/// 4 elements, and match them with several different shuffle types.
Dan Gohman475871a2008-07-27 21:46:04 +00006059static SDValue
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006060LowerVECTOR_SHUFFLE_128v4(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006061 SDValue V1 = SVOp->getOperand(0);
6062 SDValue V2 = SVOp->getOperand(1);
6063 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006064 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00006065
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006066 assert(VT.getSizeInBits() == 128 && "Unsupported vector size");
6067
Benjamin Kramer9c683542012-01-30 15:16:21 +00006068 std::pair<int, int> Locs[4];
6069 int Mask1[] = { -1, -1, -1, -1 };
Benjamin Kramered4c8c62012-01-15 13:16:05 +00006070 SmallVector<int, 8> PermMask(SVOp->getMask().begin(), SVOp->getMask().end());
Nate Begeman9008ca62009-04-27 18:41:29 +00006071
Evan Chengace3c172008-07-22 21:13:36 +00006072 unsigned NumHi = 0;
6073 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00006074 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006075 int Idx = PermMask[i];
6076 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006077 Locs[i] = std::make_pair(-1, -1);
6078 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006079 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
6080 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006081 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00006082 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006083 NumLo++;
6084 } else {
6085 Locs[i] = std::make_pair(1, NumHi);
6086 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00006087 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006088 NumHi++;
6089 }
6090 }
6091 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006092
Evan Chengace3c172008-07-22 21:13:36 +00006093 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006094 // If no more than two elements come from either vector. This can be
6095 // implemented with two shuffles. First shuffle gather the elements.
6096 // The second shuffle, which takes the first shuffle as both of its
6097 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00006098 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006099
Benjamin Kramer9c683542012-01-30 15:16:21 +00006100 int Mask2[] = { -1, -1, -1, -1 };
Eric Christopherfd179292009-08-27 18:07:15 +00006101
Benjamin Kramer9c683542012-01-30 15:16:21 +00006102 for (unsigned i = 0; i != 4; ++i)
6103 if (Locs[i].first != -1) {
Evan Chengace3c172008-07-22 21:13:36 +00006104 unsigned Idx = (i < 2) ? 0 : 4;
6105 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006106 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006107 }
Evan Chengace3c172008-07-22 21:13:36 +00006108
Nate Begeman9008ca62009-04-27 18:41:29 +00006109 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006110 } else if (NumLo == 3 || NumHi == 3) {
6111 // Otherwise, we must have three elements from one vector, call it X, and
6112 // one element from the other, call it Y. First, use a shufps to build an
6113 // intermediate vector with the one element from Y and the element from X
6114 // that will be in the same half in the final destination (the indexes don't
6115 // matter). Then, use a shufps to build the final vector, taking the half
6116 // containing the element from Y from the intermediate, and the other half
6117 // from X.
6118 if (NumHi == 3) {
6119 // Normalize it so the 3 elements come from V1.
Craig Topperbeabc6c2011-12-05 06:56:46 +00006120 CommuteVectorShuffleMask(PermMask, 4);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006121 std::swap(V1, V2);
6122 }
6123
6124 // Find the element from V2.
6125 unsigned HiIndex;
6126 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006127 int Val = PermMask[HiIndex];
6128 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006129 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006130 if (Val >= 4)
6131 break;
6132 }
6133
Nate Begeman9008ca62009-04-27 18:41:29 +00006134 Mask1[0] = PermMask[HiIndex];
6135 Mask1[1] = -1;
6136 Mask1[2] = PermMask[HiIndex^1];
6137 Mask1[3] = -1;
6138 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006139
6140 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006141 Mask1[0] = PermMask[0];
6142 Mask1[1] = PermMask[1];
6143 Mask1[2] = HiIndex & 1 ? 6 : 4;
6144 Mask1[3] = HiIndex & 1 ? 4 : 6;
6145 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006146 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006147 Mask1[0] = HiIndex & 1 ? 2 : 0;
6148 Mask1[1] = HiIndex & 1 ? 0 : 2;
6149 Mask1[2] = PermMask[2];
6150 Mask1[3] = PermMask[3];
6151 if (Mask1[2] >= 0)
6152 Mask1[2] += 4;
6153 if (Mask1[3] >= 0)
6154 Mask1[3] += 4;
6155 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006156 }
Evan Chengace3c172008-07-22 21:13:36 +00006157 }
6158
6159 // Break it into (shuffle shuffle_hi, shuffle_lo).
Benjamin Kramer9c683542012-01-30 15:16:21 +00006160 int LoMask[] = { -1, -1, -1, -1 };
6161 int HiMask[] = { -1, -1, -1, -1 };
Nate Begeman9008ca62009-04-27 18:41:29 +00006162
Benjamin Kramer9c683542012-01-30 15:16:21 +00006163 int *MaskPtr = LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00006164 unsigned MaskIdx = 0;
6165 unsigned LoIdx = 0;
6166 unsigned HiIdx = 2;
6167 for (unsigned i = 0; i != 4; ++i) {
6168 if (i == 2) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00006169 MaskPtr = HiMask;
Evan Chengace3c172008-07-22 21:13:36 +00006170 MaskIdx = 1;
6171 LoIdx = 0;
6172 HiIdx = 2;
6173 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006174 int Idx = PermMask[i];
6175 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006176 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00006177 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006178 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006179 MaskPtr[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006180 LoIdx++;
6181 } else {
6182 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006183 MaskPtr[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006184 HiIdx++;
6185 }
6186 }
6187
Nate Begeman9008ca62009-04-27 18:41:29 +00006188 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
6189 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006190 int MaskOps[] = { -1, -1, -1, -1 };
6191 for (unsigned i = 0; i != 4; ++i)
6192 if (Locs[i].first != -1)
6193 MaskOps[i] = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006194 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006195}
6196
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006197static bool MayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006198 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006199 V = V.getOperand(0);
6200 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6201 V = V.getOperand(0);
Evan Cheng7bc389b2011-11-08 00:31:58 +00006202 if (V.hasOneUse() && V.getOpcode() == ISD::BUILD_VECTOR &&
6203 V.getNumOperands() == 2 && V.getOperand(1).getOpcode() == ISD::UNDEF)
6204 // BUILD_VECTOR (load), undef
6205 V = V.getOperand(0);
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006206 if (MayFoldLoad(V))
6207 return true;
6208 return false;
6209}
6210
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006211// FIXME: the version above should always be used. Since there's
6212// a bug where several vector shuffles can't be folded because the
6213// DAG is not updated during lowering and a node claims to have two
6214// uses while it only has one, use this version, and let isel match
6215// another instruction if the load really happens to have more than
6216// one use. Remove this version after this bug get fixed.
Evan Cheng835580f2010-10-07 20:50:20 +00006217// rdar://8434668, PR8156
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006218static bool RelaxedMayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006219 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006220 V = V.getOperand(0);
6221 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6222 V = V.getOperand(0);
6223 if (ISD::isNormalLoad(V.getNode()))
6224 return true;
6225 return false;
6226}
6227
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006228static
Evan Cheng835580f2010-10-07 20:50:20 +00006229SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
6230 EVT VT = Op.getValueType();
6231
6232 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006233 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
6234 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00006235 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
6236 V1, DAG));
6237}
6238
6239static
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006240SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
Craig Topper1accb7e2012-01-10 06:54:16 +00006241 bool HasSSE2) {
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006242 SDValue V1 = Op.getOperand(0);
6243 SDValue V2 = Op.getOperand(1);
6244 EVT VT = Op.getValueType();
6245
6246 assert(VT != MVT::v2i64 && "unsupported shuffle type");
6247
Craig Topper1accb7e2012-01-10 06:54:16 +00006248 if (HasSSE2 && VT == MVT::v2f64)
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006249 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
6250
Evan Cheng0899f5c2011-08-31 02:05:24 +00006251 // v4f32 or v4i32: canonizalized to v4f32 (which is legal for SSE1)
6252 return DAG.getNode(ISD::BITCAST, dl, VT,
6253 getTargetShuffleNode(X86ISD::MOVLHPS, dl, MVT::v4f32,
6254 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V1),
6255 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V2), DAG));
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006256}
6257
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006258static
6259SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
6260 SDValue V1 = Op.getOperand(0);
6261 SDValue V2 = Op.getOperand(1);
6262 EVT VT = Op.getValueType();
6263
6264 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
6265 "unsupported shuffle type");
6266
6267 if (V2.getOpcode() == ISD::UNDEF)
6268 V2 = V1;
6269
6270 // v4i32 or v4f32
6271 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
6272}
6273
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006274static
Craig Topper1accb7e2012-01-10 06:54:16 +00006275SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasSSE2) {
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006276 SDValue V1 = Op.getOperand(0);
6277 SDValue V2 = Op.getOperand(1);
6278 EVT VT = Op.getValueType();
6279 unsigned NumElems = VT.getVectorNumElements();
6280
6281 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
6282 // operand of these instructions is only memory, so check if there's a
6283 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
6284 // same masks.
6285 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006286
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00006287 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006288 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006289 CanFoldLoad = true;
6290
6291 // When V1 is a load, it can be folded later into a store in isel, example:
6292 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
6293 // turns into:
6294 // (MOVLPSmr addr:$src1, VR128:$src2)
6295 // So, recognize this potential and also use MOVLPS or MOVLPD
Evan Cheng7bc389b2011-11-08 00:31:58 +00006296 else if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006297 CanFoldLoad = true;
6298
Dan Gohman65fd6562011-11-03 21:49:52 +00006299 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006300 if (CanFoldLoad) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006301 if (HasSSE2 && NumElems == 2)
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006302 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
6303
6304 if (NumElems == 4)
Dan Gohman65fd6562011-11-03 21:49:52 +00006305 // If we don't care about the second element, procede to use movss.
6306 if (SVOp->getMaskElt(1) != -1)
6307 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006308 }
6309
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006310 // movl and movlp will both match v2i64, but v2i64 is never matched by
6311 // movl earlier because we make it strict to avoid messing with the movlp load
6312 // folding logic (see the code above getMOVLP call). Match it here then,
6313 // this is horrible, but will stay like this until we move all shuffle
6314 // matching to x86 specific nodes. Note that for the 1st condition all
6315 // types are matched with movsd.
Craig Topper1accb7e2012-01-10 06:54:16 +00006316 if (HasSSE2) {
Bruno Cardoso Lopes5ca0d142011-09-14 02:36:14 +00006317 // FIXME: isMOVLMask should be checked and matched before getMOVLP,
6318 // as to remove this logic from here, as much as possible
Craig Topper5aaffa82012-02-19 02:53:47 +00006319 if (NumElems == 2 || !isMOVLMask(SVOp->getMask(), VT))
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006320 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006321 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006322 }
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006323
6324 assert(VT != MVT::v4i32 && "unsupported shuffle type");
6325
6326 // Invert the operand order and use SHUFPS to match it.
Craig Topperb3982da2011-12-31 23:50:21 +00006327 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V2, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006328 getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006329}
6330
Nadav Rotem154819d2012-04-09 07:45:58 +00006331SDValue
6332X86TargetLowering::NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006333 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
6334 EVT VT = Op.getValueType();
6335 DebugLoc dl = Op.getDebugLoc();
6336 SDValue V1 = Op.getOperand(0);
6337 SDValue V2 = Op.getOperand(1);
6338
6339 if (isZeroShuffle(SVOp))
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00006340 return getZeroVector(VT, Subtarget, DAG, dl);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006341
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006342 // Handle splat operations
6343 if (SVOp->isSplat()) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006344 unsigned NumElem = VT.getVectorNumElements();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006345 int Size = VT.getSizeInBits();
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006346
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006347 // Use vbroadcast whenever the splat comes from a foldable load
Nadav Rotem154819d2012-04-09 07:45:58 +00006348 SDValue Broadcast = LowerVectorBroadcast(Op, DAG);
Nadav Rotem9d68b062012-04-08 12:54:54 +00006349 if (Broadcast.getNode())
6350 return Broadcast;
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006351
Bruno Cardoso Lopes6a32adc2011-07-25 23:05:25 +00006352 // Handle splats by matching through known shuffle masks
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006353 if ((Size == 128 && NumElem <= 4) ||
6354 (Size == 256 && NumElem < 8))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006355 return SDValue();
6356
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00006357 // All remaning splats are promoted to target supported vector shuffles.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006358 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006359 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006360
6361 // If the shuffle can be profitably rewritten as a narrower shuffle, then
6362 // do it!
6363 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
6364 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6365 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006366 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006367 } else if ((VT == MVT::v4i32 ||
Craig Topper1accb7e2012-01-10 06:54:16 +00006368 (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006369 // FIXME: Figure out a cleaner way to do this.
6370 // Try to make use of movq to zero out the top part.
6371 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
6372 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6373 if (NewOp.getNode()) {
Craig Topper5aaffa82012-02-19 02:53:47 +00006374 EVT NewVT = NewOp.getValueType();
6375 if (isCommutedMOVLMask(cast<ShuffleVectorSDNode>(NewOp)->getMask(),
6376 NewVT, true, false))
6377 return getVZextMovL(VT, NewVT, NewOp.getOperand(0),
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006378 DAG, Subtarget, dl);
6379 }
6380 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
6381 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
Craig Topper5aaffa82012-02-19 02:53:47 +00006382 if (NewOp.getNode()) {
6383 EVT NewVT = NewOp.getValueType();
6384 if (isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)->getMask(), NewVT))
6385 return getVZextMovL(VT, NewVT, NewOp.getOperand(1),
6386 DAG, Subtarget, dl);
6387 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006388 }
6389 }
6390 return SDValue();
6391}
6392
Dan Gohman475871a2008-07-27 21:46:04 +00006393SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006394X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00006395 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00006396 SDValue V1 = Op.getOperand(0);
6397 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00006398 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006399 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00006400 unsigned NumElems = VT.getVectorNumElements();
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006401 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006402 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00006403 bool V1IsSplat = false;
6404 bool V2IsSplat = false;
Craig Topper1accb7e2012-01-10 06:54:16 +00006405 bool HasSSE2 = Subtarget->hasSSE2();
Craig Topperbeabc6c2011-12-05 06:56:46 +00006406 bool HasAVX = Subtarget->hasAVX();
Craig Topper6347e862011-11-21 06:57:39 +00006407 bool HasAVX2 = Subtarget->hasAVX2();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006408 MachineFunction &MF = DAG.getMachineFunction();
6409 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006410
Craig Topper3426a3e2011-11-14 06:46:21 +00006411 assert(VT.getSizeInBits() != 64 && "Can't lower MMX shuffles");
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00006412
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006413 if (V1IsUndef && V2IsUndef)
6414 return DAG.getUNDEF(VT);
6415
6416 assert(!V1IsUndef && "Op 1 of shuffle should not be undef");
Craig Topper38034c52011-11-26 22:55:48 +00006417
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006418 // Vector shuffle lowering takes 3 steps:
6419 //
6420 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
6421 // narrowing and commutation of operands should be handled.
6422 // 2) Matching of shuffles with known shuffle masks to x86 target specific
6423 // shuffle nodes.
6424 // 3) Rewriting of unmatched masks into new generic shuffle operations,
6425 // so the shuffle can be broken into other shuffles and the legalizer can
6426 // try the lowering again.
6427 //
Craig Topper3426a3e2011-11-14 06:46:21 +00006428 // The general idea is that no vector_shuffle operation should be left to
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006429 // be matched during isel, all of them must be converted to a target specific
6430 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00006431
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006432 // Normalize the input vectors. Here splats, zeroed vectors, profitable
6433 // narrowing and commutation of operands should be handled. The actual code
6434 // doesn't include all of those, work in progress...
Nadav Rotem154819d2012-04-09 07:45:58 +00006435 SDValue NewOp = NormalizeVectorShuffle(Op, DAG);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006436 if (NewOp.getNode())
6437 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00006438
Craig Topper5aaffa82012-02-19 02:53:47 +00006439 SmallVector<int, 8> M(SVOp->getMask().begin(), SVOp->getMask().end());
6440
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006441 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
6442 // unpckh_undef). Only use pshufd if speed is more important than size.
Craig Topper5aaffa82012-02-19 02:53:47 +00006443 if (OptForSize && isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006444 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper5aaffa82012-02-19 02:53:47 +00006445 if (OptForSize && isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006446 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00006447
Craig Topperdd637ae2012-02-19 05:41:45 +00006448 if (isMOVDDUPMask(M, VT) && Subtarget->hasSSE3() &&
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006449 V2IsUndef && RelaxedMayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00006450 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006451
Craig Topperdd637ae2012-02-19 05:41:45 +00006452 if (isMOVHLPS_v_undef_Mask(M, VT))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006453 return getMOVHighToLow(Op, dl, DAG);
6454
6455 // Use to match splats
Craig Topper5aaffa82012-02-19 02:53:47 +00006456 if (HasSSE2 && isUNPCKHMask(M, VT, HasAVX2) && V2IsUndef &&
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006457 (VT == MVT::v2f64 || VT == MVT::v2i64))
Craig Topper34671b82011-12-06 08:21:25 +00006458 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006459
Craig Topper5aaffa82012-02-19 02:53:47 +00006460 if (isPSHUFDMask(M, VT)) {
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006461 // The actual implementation will match the mask in the if above and then
6462 // during isel it can match several different instructions, not only pshufd
6463 // as its name says, sad but true, emulate the behavior for now...
Craig Topperdd637ae2012-02-19 05:41:45 +00006464 if (isMOVDDUPMask(M, VT) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
6465 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006466
Craig Topper5aaffa82012-02-19 02:53:47 +00006467 unsigned TargetMask = getShuffleSHUFImmediate(SVOp);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006468
Craig Topperdbd98a42012-02-07 06:28:42 +00006469 if (HasAVX && (VT == MVT::v4f32 || VT == MVT::v2f64))
6470 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1, TargetMask, DAG);
6471
Craig Topper1accb7e2012-01-10 06:54:16 +00006472 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006473 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
6474
Craig Topperb3982da2011-12-31 23:50:21 +00006475 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V1,
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006476 TargetMask, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006477 }
Eric Christopherfd179292009-08-27 18:07:15 +00006478
Evan Chengf26ffe92008-05-29 08:22:04 +00006479 // Check if this can be converted into a logical shift.
6480 bool isLeft = false;
6481 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00006482 SDValue ShVal;
Craig Topper1accb7e2012-01-10 06:54:16 +00006483 bool isShift = HasSSE2 && isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00006484 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006485 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00006486 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006487 EVT EltVT = VT.getVectorElementType();
6488 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006489 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006490 }
Eric Christopherfd179292009-08-27 18:07:15 +00006491
Craig Topper5aaffa82012-02-19 02:53:47 +00006492 if (isMOVLMask(M, VT)) {
Gabor Greifba36cb52008-08-28 21:40:38 +00006493 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00006494 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Craig Topperdd637ae2012-02-19 05:41:45 +00006495 if (!isMOVLPMask(M, VT)) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006496 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006497 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
6498
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006499 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006500 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
6501 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00006502 }
Eric Christopherfd179292009-08-27 18:07:15 +00006503
Nate Begeman9008ca62009-04-27 18:41:29 +00006504 // FIXME: fold these into legal mask.
Craig Topperdd637ae2012-02-19 05:41:45 +00006505 if (isMOVLHPSMask(M, VT) && !isUNPCKLMask(M, VT, HasAVX2))
Craig Topper1accb7e2012-01-10 06:54:16 +00006506 return getMOVLowToHigh(Op, dl, DAG, HasSSE2);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006507
Craig Topperdd637ae2012-02-19 05:41:45 +00006508 if (isMOVHLPSMask(M, VT))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006509 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006510
Craig Topperdd637ae2012-02-19 05:41:45 +00006511 if (V2IsUndef && isMOVSHDUPMask(M, VT, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006512 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00006513
Craig Topperdd637ae2012-02-19 05:41:45 +00006514 if (V2IsUndef && isMOVSLDUPMask(M, VT, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006515 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00006516
Craig Topperdd637ae2012-02-19 05:41:45 +00006517 if (isMOVLPMask(M, VT))
Craig Topper1accb7e2012-01-10 06:54:16 +00006518 return getMOVLP(Op, dl, DAG, HasSSE2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006519
Craig Topperdd637ae2012-02-19 05:41:45 +00006520 if (ShouldXformToMOVHLPS(M, VT) ||
6521 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), M, VT))
Nate Begeman9008ca62009-04-27 18:41:29 +00006522 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006523
Evan Chengf26ffe92008-05-29 08:22:04 +00006524 if (isShift) {
Craig Toppered2e13d2012-01-22 19:15:14 +00006525 // No better options. Use a vshldq / vsrldq.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006526 EVT EltVT = VT.getVectorElementType();
6527 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006528 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006529 }
Eric Christopherfd179292009-08-27 18:07:15 +00006530
Evan Cheng9eca5e82006-10-25 21:49:50 +00006531 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00006532 // FIXME: This should also accept a bitcast of a splat? Be careful, not
6533 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00006534 V1IsSplat = isSplatVector(V1.getNode());
6535 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00006536
Chris Lattner8a594482007-11-25 00:24:49 +00006537 // Canonicalize the splat or undef, if present, to be on the RHS.
Craig Topper39a9e482012-02-11 06:24:48 +00006538 if (!V2IsUndef && V1IsSplat && !V2IsSplat) {
6539 CommuteVectorShuffleMask(M, NumElems);
6540 std::swap(V1, V2);
Evan Cheng9bbbb982006-10-25 20:48:19 +00006541 std::swap(V1IsSplat, V2IsSplat);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006542 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00006543 }
6544
Craig Topperbeabc6c2011-12-05 06:56:46 +00006545 if (isCommutedMOVLMask(M, VT, V2IsSplat, V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006546 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00006547 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00006548 return V1;
6549 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
6550 // the instruction selector will not match, so get a canonical MOVL with
6551 // swapped operands to undo the commute.
6552 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00006553 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006554
Craig Topperbeabc6c2011-12-05 06:56:46 +00006555 if (isUNPCKLMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006556 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006557
Craig Topperbeabc6c2011-12-05 06:56:46 +00006558 if (isUNPCKHMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006559 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00006560
Evan Cheng9bbbb982006-10-25 20:48:19 +00006561 if (V2IsSplat) {
6562 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006563 // element then try to match unpck{h|l} again. If match, return a
Craig Topper39a9e482012-02-11 06:24:48 +00006564 // new vector_shuffle with the corrected mask.p
6565 SmallVector<int, 8> NewMask(M.begin(), M.end());
6566 NormalizeMask(NewMask, NumElems);
6567 if (isUNPCKLMask(NewMask, VT, HasAVX2, true)) {
6568 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
6569 } else if (isUNPCKHMask(NewMask, VT, HasAVX2, true)) {
6570 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006571 }
6572 }
6573
Evan Cheng9eca5e82006-10-25 21:49:50 +00006574 if (Commuted) {
6575 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00006576 // FIXME: this seems wrong.
Craig Topper39a9e482012-02-11 06:24:48 +00006577 CommuteVectorShuffleMask(M, NumElems);
6578 std::swap(V1, V2);
6579 std::swap(V1IsSplat, V2IsSplat);
6580 Commuted = false;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006581
Craig Topper39a9e482012-02-11 06:24:48 +00006582 if (isUNPCKLMask(M, VT, HasAVX2))
6583 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006584
Craig Topper39a9e482012-02-11 06:24:48 +00006585 if (isUNPCKHMask(M, VT, HasAVX2))
6586 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006587 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006588
Nate Begeman9008ca62009-04-27 18:41:29 +00006589 // Normalize the node to match x86 shuffle ops if needed
Craig Topper1a7700a2012-01-19 08:19:12 +00006590 if (!V2IsUndef && (isSHUFPMask(M, VT, HasAVX, /* Commuted */ true)))
Nate Begeman9008ca62009-04-27 18:41:29 +00006591 return CommuteVectorShuffle(SVOp, DAG);
6592
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006593 // The checks below are all present in isShuffleMaskLegal, but they are
6594 // inlined here right now to enable us to directly emit target specific
6595 // nodes, and remove one by one until they don't return Op anymore.
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006596
Craig Topper0e2037b2012-01-20 05:53:00 +00006597 if (isPALIGNRMask(M, VT, Subtarget))
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006598 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
Craig Topperd93e4c32011-12-11 19:12:35 +00006599 getShufflePALIGNRImmediate(SVOp),
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006600 DAG);
6601
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006602 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
6603 SVOp->getSplatIndex() == 0 && V2IsUndef) {
Craig Topperbeabc6c2011-12-05 06:56:46 +00006604 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Craig Topper34671b82011-12-06 08:21:25 +00006605 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006606 }
6607
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006608 if (isPSHUFHWMask(M, VT))
6609 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006610 getShufflePSHUFHWImmediate(SVOp),
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006611 DAG);
6612
6613 if (isPSHUFLWMask(M, VT))
6614 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006615 getShufflePSHUFLWImmediate(SVOp),
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006616 DAG);
6617
Craig Topper1a7700a2012-01-19 08:19:12 +00006618 if (isSHUFPMask(M, VT, HasAVX))
Craig Topperb3982da2011-12-31 23:50:21 +00006619 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V2,
Craig Topper5aaffa82012-02-19 02:53:47 +00006620 getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00006621
Craig Topper94438ba2011-12-16 08:06:31 +00006622 if (isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006623 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper94438ba2011-12-16 08:06:31 +00006624 if (isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006625 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006626
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006627 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006628 // Generate target specific nodes for 128 or 256-bit shuffles only
6629 // supported in the AVX instruction set.
6630 //
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006631
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006632 // Handle VMOVDDUPY permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006633 if (V2IsUndef && isMOVDDUPYMask(M, VT, HasAVX))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006634 return getTargetShuffleNode(X86ISD::MOVDDUP, dl, VT, V1, DAG);
6635
Craig Topper70b883b2011-11-28 10:14:51 +00006636 // Handle VPERMILPS/D* permutations
Craig Topperdbd98a42012-02-07 06:28:42 +00006637 if (isVPERMILPMask(M, VT, HasAVX)) {
6638 if (HasAVX2 && VT == MVT::v8i32)
6639 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006640 getShuffleSHUFImmediate(SVOp), DAG);
Craig Topper316cd2a2011-11-30 06:25:25 +00006641 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006642 getShuffleSHUFImmediate(SVOp), DAG);
Craig Topperdbd98a42012-02-07 06:28:42 +00006643 }
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006644
Craig Topper70b883b2011-11-28 10:14:51 +00006645 // Handle VPERM2F128/VPERM2I128 permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006646 if (isVPERM2X128Mask(M, VT, HasAVX))
Craig Topperec24e612011-11-30 07:47:51 +00006647 return getTargetShuffleNode(X86ISD::VPERM2X128, dl, VT, V1,
Craig Topper70b883b2011-11-28 10:14:51 +00006648 V2, getShuffleVPERM2X128Immediate(SVOp), DAG);
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006649
Nadav Rotem91794872012-04-11 11:05:21 +00006650 SDValue BlendOp = LowerVECTOR_SHUFFLEtoBlend(Op, Subtarget, DAG);
Nadav Roteme80aa7c2012-04-09 08:33:21 +00006651 if (BlendOp.getNode())
6652 return BlendOp;
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006653 if (V2IsUndef && HasAVX2 && (VT == MVT::v8i32 || VT == MVT::v8f32)) {
6654 SmallVector<SDValue,8> permclMask;
6655 for (unsigned i = 0; i != 8; ++i) {
6656 permclMask.push_back(DAG.getConstant((M[i] >= 0)?M[i]:0x80, MVT::i32));
6657 }
6658 return DAG.getNode(VT.isInteger()? X86ISD::VPERMD:X86ISD::VPERMPS, dl, VT,
6659 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32,
6660 &permclMask[0], 8), V1);
6661
6662 }
6663 if (V2IsUndef && HasAVX2 && (VT == MVT::v4i64 || VT == MVT::v4f64))
6664 return getTargetShuffleNode(VT.isInteger()? X86ISD::VPERMQ : X86ISD::VPERMPD, dl, VT, V1,
6665 getShuffleCLImmediate(SVOp), DAG);
6666
Nadav Roteme80aa7c2012-04-09 08:33:21 +00006667
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006668 //===--------------------------------------------------------------------===//
6669 // Since no target specific shuffle was selected for this generic one,
6670 // lower it into other known shuffles. FIXME: this isn't true yet, but
6671 // this is the plan.
6672 //
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00006673
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00006674 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
6675 if (VT == MVT::v8i16) {
6676 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
6677 if (NewOp.getNode())
6678 return NewOp;
6679 }
6680
6681 if (VT == MVT::v16i8) {
6682 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
6683 if (NewOp.getNode())
6684 return NewOp;
6685 }
6686
6687 // Handle all 128-bit wide vectors with 4 elements, and match them with
6688 // several different shuffle types.
6689 if (NumElems == 4 && VT.getSizeInBits() == 128)
6690 return LowerVECTOR_SHUFFLE_128v4(SVOp, DAG);
6691
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006692 // Handle general 256-bit shuffles
6693 if (VT.is256BitVector())
6694 return LowerVECTOR_SHUFFLE_256(SVOp, DAG);
6695
Dan Gohman475871a2008-07-27 21:46:04 +00006696 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006697}
6698
Dan Gohman475871a2008-07-27 21:46:04 +00006699SDValue
6700X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006701 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006702 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006703 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006704
6705 if (Op.getOperand(0).getValueType().getSizeInBits() != 128)
6706 return SDValue();
6707
Duncan Sands83ec4b62008-06-06 12:08:01 +00006708 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006709 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006710 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006711 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006712 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006713 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006714 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00006715 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
6716 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
6717 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006718 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6719 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006720 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006721 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00006722 Op.getOperand(0)),
6723 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006724 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006725 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006726 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006727 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006728 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00006729 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00006730 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
6731 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006732 // result has a single use which is a store or a bitcast to i32. And in
6733 // the case of a store, it's not worth it if the index is a constant 0,
6734 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00006735 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00006736 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00006737 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006738 if ((User->getOpcode() != ISD::STORE ||
6739 (isa<ConstantSDNode>(Op.getOperand(1)) &&
6740 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006741 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00006742 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00006743 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00006744 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006745 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00006746 Op.getOperand(0)),
6747 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006748 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Pete Coopera77214a2011-11-14 19:38:42 +00006749 } else if (VT == MVT::i32 || VT == MVT::i64) {
6750 // ExtractPS/pextrq works with constant index.
Mon P Wangf0fcdd82009-01-15 21:10:20 +00006751 if (isa<ConstantSDNode>(Op.getOperand(1)))
6752 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006753 }
Dan Gohman475871a2008-07-27 21:46:04 +00006754 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006755}
6756
6757
Dan Gohman475871a2008-07-27 21:46:04 +00006758SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006759X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
6760 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006761 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00006762 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006763
David Greene74a579d2011-02-10 16:57:36 +00006764 SDValue Vec = Op.getOperand(0);
6765 EVT VecVT = Vec.getValueType();
6766
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006767 // If this is a 256-bit vector result, first extract the 128-bit vector and
6768 // then extract the element from the 128-bit vector.
6769 if (VecVT.getSizeInBits() == 256) {
David Greene74a579d2011-02-10 16:57:36 +00006770 DebugLoc dl = Op.getNode()->getDebugLoc();
6771 unsigned NumElems = VecVT.getVectorNumElements();
6772 SDValue Idx = Op.getOperand(1);
David Greene74a579d2011-02-10 16:57:36 +00006773 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
6774
6775 // Get the 128-bit vector.
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006776 bool Upper = IdxVal >= NumElems/2;
6777 Vec = Extract128BitVector(Vec,
6778 DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32), DAG, dl);
David Greene74a579d2011-02-10 16:57:36 +00006779
David Greene74a579d2011-02-10 16:57:36 +00006780 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, Op.getValueType(), Vec,
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006781 Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : Idx);
David Greene74a579d2011-02-10 16:57:36 +00006782 }
6783
6784 assert(Vec.getValueSizeInBits() <= 128 && "Unexpected vector length");
6785
Craig Topperd0a31172012-01-10 06:37:29 +00006786 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006787 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00006788 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00006789 return Res;
6790 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00006791
Owen Andersone50ed302009-08-10 22:56:29 +00006792 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006793 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006794 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00006795 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00006796 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006797 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00006798 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006799 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6800 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006801 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006802 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00006803 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006804 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00006805 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00006806 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006807 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00006808 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006809 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006810 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006811 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006812 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006813 if (Idx == 0)
6814 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00006815
Evan Cheng0db9fe62006-04-25 20:13:52 +00006816 // SHUFPS the element to the lowest double word, then movss.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00006817 int Mask[4] = { static_cast<int>(Idx), -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006818 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006819 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006820 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006821 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006822 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00006823 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006824 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
6825 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
6826 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006827 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006828 if (Idx == 0)
6829 return Op;
6830
6831 // UNPCKHPD the element to the lowest double word, then movsd.
6832 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
6833 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00006834 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006835 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006836 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006837 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006838 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006839 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006840 }
6841
Dan Gohman475871a2008-07-27 21:46:04 +00006842 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006843}
6844
Dan Gohman475871a2008-07-27 21:46:04 +00006845SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006846X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
6847 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006848 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006849 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006850 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006851
Dan Gohman475871a2008-07-27 21:46:04 +00006852 SDValue N0 = Op.getOperand(0);
6853 SDValue N1 = Op.getOperand(1);
6854 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00006855
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006856 if (VT.getSizeInBits() == 256)
6857 return SDValue();
6858
Dan Gohman8a55ce42009-09-23 21:02:20 +00006859 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00006860 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006861 unsigned Opc;
6862 if (VT == MVT::v8i16)
6863 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006864 else if (VT == MVT::v16i8)
6865 Opc = X86ISD::PINSRB;
6866 else
6867 Opc = X86ISD::PINSRB;
6868
Nate Begeman14d12ca2008-02-11 04:19:36 +00006869 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
6870 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006871 if (N1.getValueType() != MVT::i32)
6872 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6873 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006874 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00006875 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00006876 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006877 // Bits [7:6] of the constant are the source select. This will always be
6878 // zero here. The DAG Combiner may combine an extract_elt index into these
6879 // bits. For example (insert (extract, 3), 2) could be matched by putting
6880 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00006881 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00006882 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00006883 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00006884 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006885 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00006886 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00006887 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00006888 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Pete Coopera77214a2011-11-14 19:38:42 +00006889 } else if ((EltVT == MVT::i32 || EltVT == MVT::i64) &&
6890 isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00006891 // PINSR* works with constant index.
6892 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006893 }
Dan Gohman475871a2008-07-27 21:46:04 +00006894 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006895}
6896
Dan Gohman475871a2008-07-27 21:46:04 +00006897SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006898X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006899 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006900 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006901
David Greene6b381262011-02-09 15:32:06 +00006902 DebugLoc dl = Op.getDebugLoc();
6903 SDValue N0 = Op.getOperand(0);
6904 SDValue N1 = Op.getOperand(1);
6905 SDValue N2 = Op.getOperand(2);
6906
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006907 // If this is a 256-bit vector result, first extract the 128-bit vector,
6908 // insert the element into the extracted half and then place it back.
6909 if (VT.getSizeInBits() == 256) {
David Greene6b381262011-02-09 15:32:06 +00006910 if (!isa<ConstantSDNode>(N2))
6911 return SDValue();
6912
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006913 // Get the desired 128-bit vector half.
David Greene6b381262011-02-09 15:32:06 +00006914 unsigned NumElems = VT.getVectorNumElements();
6915 unsigned IdxVal = cast<ConstantSDNode>(N2)->getZExtValue();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006916 bool Upper = IdxVal >= NumElems/2;
6917 SDValue Ins128Idx = DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32);
6918 SDValue V = Extract128BitVector(N0, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006919
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006920 // Insert the element into the desired half.
6921 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, V.getValueType(), V,
6922 N1, Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : N2);
David Greene6b381262011-02-09 15:32:06 +00006923
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006924 // Insert the changed part back to the 256-bit vector
6925 return Insert128BitVector(N0, V, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006926 }
6927
Craig Topperd0a31172012-01-10 06:37:29 +00006928 if (Subtarget->hasSSE41())
Nate Begeman14d12ca2008-02-11 04:19:36 +00006929 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
6930
Dan Gohman8a55ce42009-09-23 21:02:20 +00006931 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00006932 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00006933
Dan Gohman8a55ce42009-09-23 21:02:20 +00006934 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00006935 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
6936 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006937 if (N1.getValueType() != MVT::i32)
6938 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6939 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006940 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00006941 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006942 }
Dan Gohman475871a2008-07-27 21:46:04 +00006943 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006944}
6945
Dan Gohman475871a2008-07-27 21:46:04 +00006946SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006947X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006948 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006949 DebugLoc dl = Op.getDebugLoc();
David Greene2fcdfb42011-02-10 23:11:29 +00006950 EVT OpVT = Op.getValueType();
6951
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006952 // If this is a 256-bit vector result, first insert into a 128-bit
6953 // vector and then insert into the 256-bit vector.
6954 if (OpVT.getSizeInBits() > 128) {
6955 // Insert into a 128-bit vector.
6956 EVT VT128 = EVT::getVectorVT(*Context,
6957 OpVT.getVectorElementType(),
6958 OpVT.getVectorNumElements() / 2);
6959
6960 Op = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT128, Op.getOperand(0));
6961
6962 // Insert the 128-bit vector.
6963 return Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, OpVT), Op,
6964 DAG.getConstant(0, MVT::i32),
6965 DAG, dl);
6966 }
6967
Chris Lattnerf172ecd2010-07-04 23:07:25 +00006968 if (Op.getValueType() == MVT::v1i64 &&
6969 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00006970 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00006971
Owen Anderson825b72b2009-08-11 20:47:22 +00006972 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Dale Johannesen0488fb62010-09-30 23:57:10 +00006973 assert(Op.getValueType().getSimpleVT().getSizeInBits() == 128 &&
6974 "Expected an SSE type!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006975 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(),
Dale Johannesen0488fb62010-09-30 23:57:10 +00006976 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006977}
6978
David Greene91585092011-01-26 15:38:49 +00006979// Lower a node with an EXTRACT_SUBVECTOR opcode. This may result in
6980// a simple subregister reference or explicit instructions to grab
6981// upper bits of a vector.
6982SDValue
6983X86TargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
6984 if (Subtarget->hasAVX()) {
David Greenea5f26012011-02-07 19:36:54 +00006985 DebugLoc dl = Op.getNode()->getDebugLoc();
6986 SDValue Vec = Op.getNode()->getOperand(0);
6987 SDValue Idx = Op.getNode()->getOperand(1);
6988
6989 if (Op.getNode()->getValueType(0).getSizeInBits() == 128
6990 && Vec.getNode()->getValueType(0).getSizeInBits() == 256) {
6991 return Extract128BitVector(Vec, Idx, DAG, dl);
6992 }
David Greene91585092011-01-26 15:38:49 +00006993 }
6994 return SDValue();
6995}
6996
David Greenecfe33c42011-01-26 19:13:22 +00006997// Lower a node with an INSERT_SUBVECTOR opcode. This may result in a
6998// simple superregister reference or explicit instructions to insert
6999// the upper bits of a vector.
7000SDValue
7001X86TargetLowering::LowerINSERT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7002 if (Subtarget->hasAVX()) {
7003 DebugLoc dl = Op.getNode()->getDebugLoc();
7004 SDValue Vec = Op.getNode()->getOperand(0);
7005 SDValue SubVec = Op.getNode()->getOperand(1);
7006 SDValue Idx = Op.getNode()->getOperand(2);
7007
7008 if (Op.getNode()->getValueType(0).getSizeInBits() == 256
7009 && SubVec.getNode()->getValueType(0).getSizeInBits() == 128) {
David Greenea5f26012011-02-07 19:36:54 +00007010 return Insert128BitVector(Vec, SubVec, Idx, DAG, dl);
David Greenecfe33c42011-01-26 19:13:22 +00007011 }
7012 }
7013 return SDValue();
7014}
7015
Bill Wendling056292f2008-09-16 21:48:12 +00007016// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
7017// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
7018// one of the above mentioned nodes. It has to be wrapped because otherwise
7019// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
7020// be used to form addressing mode. These wrapped nodes will be selected
7021// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00007022SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007023X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007024 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007025
Chris Lattner41621a22009-06-26 19:22:52 +00007026 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7027 // global base reg.
7028 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007029 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007030 CodeModel::Model M = getTargetMachine().getCodeModel();
7031
Chris Lattner4f066492009-07-11 20:29:19 +00007032 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007033 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007034 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007035 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007036 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007037 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007038 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007039
Evan Cheng1606e8e2009-03-13 07:51:59 +00007040 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00007041 CP->getAlignment(),
7042 CP->getOffset(), OpFlag);
7043 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00007044 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007045 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00007046 if (OpFlag) {
7047 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007048 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007049 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007050 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007051 }
7052
7053 return Result;
7054}
7055
Dan Gohmand858e902010-04-17 15:26:15 +00007056SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007057 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007058
Chris Lattner18c59872009-06-27 04:16:01 +00007059 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7060 // global base reg.
7061 unsigned char OpFlag = 0;
7062 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007063 CodeModel::Model M = getTargetMachine().getCodeModel();
7064
Chris Lattner4f066492009-07-11 20:29:19 +00007065 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007066 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007067 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007068 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007069 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007070 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007071 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007072
Chris Lattner18c59872009-06-27 04:16:01 +00007073 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
7074 OpFlag);
7075 DebugLoc DL = JT->getDebugLoc();
7076 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007077
Chris Lattner18c59872009-06-27 04:16:01 +00007078 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00007079 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00007080 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7081 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007082 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007083 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007084
Chris Lattner18c59872009-06-27 04:16:01 +00007085 return Result;
7086}
7087
7088SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007089X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007090 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00007091
Chris Lattner18c59872009-06-27 04:16:01 +00007092 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7093 // global base reg.
7094 unsigned char OpFlag = 0;
7095 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007096 CodeModel::Model M = getTargetMachine().getCodeModel();
7097
Chris Lattner4f066492009-07-11 20:29:19 +00007098 if (Subtarget->isPICStyleRIPRel() &&
Eli Friedman586272d2011-08-11 01:48:05 +00007099 (M == CodeModel::Small || M == CodeModel::Kernel)) {
7100 if (Subtarget->isTargetDarwin() || Subtarget->isTargetELF())
7101 OpFlag = X86II::MO_GOTPCREL;
Chris Lattnere4df7562009-07-09 03:15:51 +00007102 WrapperKind = X86ISD::WrapperRIP;
Eli Friedman586272d2011-08-11 01:48:05 +00007103 } else if (Subtarget->isPICStyleGOT()) {
7104 OpFlag = X86II::MO_GOT;
7105 } else if (Subtarget->isPICStyleStubPIC()) {
7106 OpFlag = X86II::MO_DARWIN_NONLAZY_PIC_BASE;
7107 } else if (Subtarget->isPICStyleStubNoDynamic()) {
7108 OpFlag = X86II::MO_DARWIN_NONLAZY;
7109 }
Eric Christopherfd179292009-08-27 18:07:15 +00007110
Chris Lattner18c59872009-06-27 04:16:01 +00007111 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00007112
Chris Lattner18c59872009-06-27 04:16:01 +00007113 DebugLoc DL = Op.getDebugLoc();
7114 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007115
7116
Chris Lattner18c59872009-06-27 04:16:01 +00007117 // With PIC, the address is actually $g + Offset.
7118 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00007119 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00007120 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7121 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007122 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007123 Result);
7124 }
Eric Christopherfd179292009-08-27 18:07:15 +00007125
Eli Friedman586272d2011-08-11 01:48:05 +00007126 // For symbols that require a load from a stub to get the address, emit the
7127 // load.
7128 if (isGlobalStubReference(OpFlag))
7129 Result = DAG.getLoad(getPointerTy(), DL, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007130 MachinePointerInfo::getGOT(), false, false, false, 0);
Eli Friedman586272d2011-08-11 01:48:05 +00007131
Chris Lattner18c59872009-06-27 04:16:01 +00007132 return Result;
7133}
7134
Dan Gohman475871a2008-07-27 21:46:04 +00007135SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007136X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00007137 // Create the TargetBlockAddressAddress node.
7138 unsigned char OpFlags =
7139 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00007140 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00007141 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00007142 DebugLoc dl = Op.getDebugLoc();
7143 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
7144 /*isTarget=*/true, OpFlags);
7145
Dan Gohmanf705adb2009-10-30 01:28:02 +00007146 if (Subtarget->isPICStyleRIPRel() &&
7147 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00007148 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7149 else
7150 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007151
Dan Gohman29cbade2009-11-20 23:18:13 +00007152 // With PIC, the address is actually $g + Offset.
7153 if (isGlobalRelativeToPICBase(OpFlags)) {
7154 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7155 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
7156 Result);
7157 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00007158
7159 return Result;
7160}
7161
7162SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00007163X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00007164 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00007165 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00007166 // Create the TargetGlobalAddress node, folding in the constant
7167 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00007168 unsigned char OpFlags =
7169 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007170 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00007171 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007172 if (OpFlags == X86II::MO_NO_FLAG &&
7173 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00007174 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00007175 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00007176 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007177 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00007178 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007179 }
Eric Christopherfd179292009-08-27 18:07:15 +00007180
Chris Lattner4f066492009-07-11 20:29:19 +00007181 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007182 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00007183 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7184 else
7185 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00007186
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007187 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00007188 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007189 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7190 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007191 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007192 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007193
Chris Lattner36c25012009-07-10 07:34:39 +00007194 // For globals that require a load from a stub to get the address, emit the
7195 // load.
7196 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00007197 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007198 MachinePointerInfo::getGOT(), false, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007199
Dan Gohman6520e202008-10-18 02:06:02 +00007200 // If there was a non-zero offset that we didn't fold, create an explicit
7201 // addition for it.
7202 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007203 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00007204 DAG.getConstant(Offset, getPointerTy()));
7205
Evan Cheng0db9fe62006-04-25 20:13:52 +00007206 return Result;
7207}
7208
Evan Chengda43bcf2008-09-24 00:05:32 +00007209SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007210X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00007211 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007212 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007213 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00007214}
7215
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007216static SDValue
7217GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00007218 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00007219 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007220 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007221 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007222 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007223 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007224 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007225 GA->getOffset(),
7226 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007227 if (InFlag) {
7228 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007229 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007230 } else {
7231 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007232 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007233 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007234
7235 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00007236 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007237
Rafael Espindola15f1b662009-04-24 12:59:40 +00007238 SDValue Flag = Chain.getValue(1);
7239 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007240}
7241
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007242// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007243static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007244LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007245 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00007246 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00007247 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
7248 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007249 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007250 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007251 InFlag = Chain.getValue(1);
7252
Chris Lattnerb903bed2009-06-26 21:20:29 +00007253 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007254}
7255
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007256// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007257static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007258LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007259 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007260 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
7261 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007262}
7263
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007264// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
7265// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00007266static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007267 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00007268 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007269 DebugLoc dl = GA->getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00007270
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007271 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
7272 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
7273 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00007274
Michael J. Spencerec38de22010-10-10 22:04:20 +00007275 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007276 DAG.getIntPtrConstant(0),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007277 MachinePointerInfo(Ptr),
7278 false, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00007279
Chris Lattnerb903bed2009-06-26 21:20:29 +00007280 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007281 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
7282 // initialexec.
7283 unsigned WrapperKind = X86ISD::Wrapper;
7284 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007285 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00007286 } else if (is64Bit) {
7287 assert(model == TLSModel::InitialExec);
7288 OperandFlags = X86II::MO_GOTTPOFF;
7289 WrapperKind = X86ISD::WrapperRIP;
7290 } else {
7291 assert(model == TLSModel::InitialExec);
7292 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00007293 }
Eric Christopherfd179292009-08-27 18:07:15 +00007294
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007295 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
7296 // exec)
Michael J. Spencerec38de22010-10-10 22:04:20 +00007297 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00007298 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007299 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007300 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007301
Rafael Espindola9a580232009-02-27 13:37:18 +00007302 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007303 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007304 MachinePointerInfo::getGOT(), false, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007305
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007306 // The address of the thread local variable is the add of the thread
7307 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00007308 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007309}
7310
Dan Gohman475871a2008-07-27 21:46:04 +00007311SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007312X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00007313
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007314 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00007315 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00007316
Eric Christopher30ef0e52010-06-03 04:07:48 +00007317 if (Subtarget->isTargetELF()) {
7318 // TODO: implement the "local dynamic" model
7319 // TODO: implement the "initial exec"model for pic executables
Michael J. Spencerec38de22010-10-10 22:04:20 +00007320
Eric Christopher30ef0e52010-06-03 04:07:48 +00007321 // If GV is an alias then use the aliasee for determining
7322 // thread-localness.
7323 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7324 GV = GA->resolveAliasedGlobal(false);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007325
Chandler Carruth34797132012-04-08 17:20:55 +00007326 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007327
Eric Christopher30ef0e52010-06-03 04:07:48 +00007328 switch (model) {
7329 case TLSModel::GeneralDynamic:
7330 case TLSModel::LocalDynamic: // not implemented
7331 if (Subtarget->is64Bit())
7332 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
7333 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007334
Eric Christopher30ef0e52010-06-03 04:07:48 +00007335 case TLSModel::InitialExec:
7336 case TLSModel::LocalExec:
7337 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
7338 Subtarget->is64Bit());
7339 }
7340 } else if (Subtarget->isTargetDarwin()) {
7341 // Darwin only has one model of TLS. Lower to that.
7342 unsigned char OpFlag = 0;
7343 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
7344 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007345
Eric Christopher30ef0e52010-06-03 04:07:48 +00007346 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7347 // global base reg.
7348 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
7349 !Subtarget->is64Bit();
7350 if (PIC32)
7351 OpFlag = X86II::MO_TLVP_PIC_BASE;
7352 else
7353 OpFlag = X86II::MO_TLVP;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007354 DebugLoc DL = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007355 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopherd8c05362010-12-09 06:25:53 +00007356 GA->getValueType(0),
Eric Christopher30ef0e52010-06-03 04:07:48 +00007357 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007358 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007359
Eric Christopher30ef0e52010-06-03 04:07:48 +00007360 // With PIC32, the address is actually $g + Offset.
7361 if (PIC32)
7362 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7363 DAG.getNode(X86ISD::GlobalBaseReg,
7364 DebugLoc(), getPointerTy()),
7365 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007366
Eric Christopher30ef0e52010-06-03 04:07:48 +00007367 // Lowering the machine isd will make sure everything is in the right
7368 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007369 SDValue Chain = DAG.getEntryNode();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007370 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopherd8c05362010-12-09 06:25:53 +00007371 SDValue Args[] = { Chain, Offset };
7372 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007373
Eric Christopher30ef0e52010-06-03 04:07:48 +00007374 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
7375 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7376 MFI->setAdjustsStack(true);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007377
Eric Christopher30ef0e52010-06-03 04:07:48 +00007378 // And our return value (tls address) is in the standard call return value
7379 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007380 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
Evan Chengfd230df2011-10-19 22:22:54 +00007381 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy(),
7382 Chain.getValue(1));
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +00007383 } else if (Subtarget->isTargetWindows()) {
7384 // Just use the implicit TLS architecture
7385 // Need to generate someting similar to:
7386 // mov rdx, qword [gs:abs 58H]; Load pointer to ThreadLocalStorage
7387 // ; from TEB
7388 // mov ecx, dword [rel _tls_index]: Load index (from C runtime)
7389 // mov rcx, qword [rdx+rcx*8]
7390 // mov eax, .tls$:tlsvar
7391 // [rax+rcx] contains the address
7392 // Windows 64bit: gs:0x58
7393 // Windows 32bit: fs:__tls_array
7394
7395 // If GV is an alias then use the aliasee for determining
7396 // thread-localness.
7397 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7398 GV = GA->resolveAliasedGlobal(false);
7399 DebugLoc dl = GA->getDebugLoc();
7400 SDValue Chain = DAG.getEntryNode();
7401
7402 // Get the Thread Pointer, which is %fs:__tls_array (32-bit) or
7403 // %gs:0x58 (64-bit).
7404 Value *Ptr = Constant::getNullValue(Subtarget->is64Bit()
7405 ? Type::getInt8PtrTy(*DAG.getContext(),
7406 256)
7407 : Type::getInt32PtrTy(*DAG.getContext(),
7408 257));
7409
7410 SDValue ThreadPointer = DAG.getLoad(getPointerTy(), dl, Chain,
7411 Subtarget->is64Bit()
7412 ? DAG.getIntPtrConstant(0x58)
7413 : DAG.getExternalSymbol("_tls_array",
7414 getPointerTy()),
7415 MachinePointerInfo(Ptr),
7416 false, false, false, 0);
7417
7418 // Load the _tls_index variable
7419 SDValue IDX = DAG.getExternalSymbol("_tls_index", getPointerTy());
7420 if (Subtarget->is64Bit())
7421 IDX = DAG.getExtLoad(ISD::ZEXTLOAD, dl, getPointerTy(), Chain,
7422 IDX, MachinePointerInfo(), MVT::i32,
7423 false, false, 0);
7424 else
7425 IDX = DAG.getLoad(getPointerTy(), dl, Chain, IDX, MachinePointerInfo(),
7426 false, false, false, 0);
7427
7428 SDValue Scale = DAG.getConstant(Log2_64_Ceil(TD->getPointerSize()),
7429 getPointerTy());
7430 IDX = DAG.getNode(ISD::SHL, dl, getPointerTy(), IDX, Scale);
7431
7432 SDValue res = DAG.getNode(ISD::ADD, dl, getPointerTy(), ThreadPointer, IDX);
7433 res = DAG.getLoad(getPointerTy(), dl, Chain, res, MachinePointerInfo(),
7434 false, false, false, 0);
7435
7436 // Get the offset of start of .tls section
7437 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
7438 GA->getValueType(0),
7439 GA->getOffset(), X86II::MO_SECREL);
7440 SDValue Offset = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), TGA);
7441
7442 // The address of the thread local variable is the add of the thread
7443 // pointer with the offset of the variable.
7444 return DAG.getNode(ISD::ADD, dl, getPointerTy(), res, Offset);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007445 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007446
David Blaikie4d6ccb52012-01-20 21:51:11 +00007447 llvm_unreachable("TLS not implemented for this target.");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007448}
7449
Evan Cheng0db9fe62006-04-25 20:13:52 +00007450
Chad Rosierb90d2a92012-01-03 23:19:12 +00007451/// LowerShiftParts - Lower SRA_PARTS and friends, which return two i32 values
7452/// and take a 2 x i32 value to shift plus a shift amount.
7453SDValue X86TargetLowering::LowerShiftParts(SDValue Op, SelectionDAG &DAG) const{
Dan Gohman4c1fa612008-03-03 22:22:09 +00007454 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00007455 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007456 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007457 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007458 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00007459 SDValue ShOpLo = Op.getOperand(0);
7460 SDValue ShOpHi = Op.getOperand(1);
7461 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00007462 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00007463 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00007464 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00007465
Dan Gohman475871a2008-07-27 21:46:04 +00007466 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007467 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007468 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
7469 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007470 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007471 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
7472 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007473 }
Evan Chenge3413162006-01-09 18:33:28 +00007474
Owen Anderson825b72b2009-08-11 20:47:22 +00007475 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
7476 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00007477 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00007478 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00007479
Dan Gohman475871a2008-07-27 21:46:04 +00007480 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00007481 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00007482 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
7483 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00007484
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007485 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007486 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7487 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007488 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007489 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7490 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007491 }
7492
Dan Gohman475871a2008-07-27 21:46:04 +00007493 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00007494 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007495}
Evan Chenga3195e82006-01-12 22:54:21 +00007496
Dan Gohmand858e902010-04-17 15:26:15 +00007497SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
7498 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007499 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00007500
Dale Johannesen0488fb62010-09-30 23:57:10 +00007501 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007502 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007503
Owen Anderson825b72b2009-08-11 20:47:22 +00007504 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00007505 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00007506
Eli Friedman36df4992009-05-27 00:47:34 +00007507 // These are really Legal; return the operand so the caller accepts it as
7508 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007509 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00007510 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00007511 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00007512 Subtarget->is64Bit()) {
7513 return Op;
7514 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007515
Bruno Cardoso Lopesa511b8e2011-08-09 17:39:01 +00007516 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007517 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007518 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00007519 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007520 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00007521 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00007522 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007523 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007524 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007525 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
7526}
Evan Cheng0db9fe62006-04-25 20:13:52 +00007527
Owen Andersone50ed302009-08-10 22:56:29 +00007528SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00007529 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00007530 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007531 // Build the FILD
Chris Lattner492a43e2010-09-22 01:28:21 +00007532 DebugLoc DL = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00007533 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00007534 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007535 if (useSSE)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007536 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
Chris Lattner5a88b832007-02-25 07:10:00 +00007537 else
Owen Anderson825b72b2009-08-11 20:47:22 +00007538 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007539
Chris Lattner492a43e2010-09-22 01:28:21 +00007540 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007541
Stuart Hastings84be9582011-06-02 15:57:11 +00007542 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(StackSlot);
7543 MachineMemOperand *MMO;
7544 if (FI) {
7545 int SSFI = FI->getIndex();
7546 MMO =
7547 DAG.getMachineFunction()
7548 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7549 MachineMemOperand::MOLoad, ByteSize, ByteSize);
7550 } else {
7551 MMO = cast<LoadSDNode>(StackSlot)->getMemOperand();
7552 StackSlot = StackSlot.getOperand(1);
7553 }
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007554 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007555 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
7556 X86ISD::FILD, DL,
7557 Tys, Ops, array_lengthof(Ops),
7558 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007559
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007560 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007561 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00007562 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007563
7564 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
7565 // shouldn't be necessary except that RFP cannot be live across
7566 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007567 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007568 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
7569 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007570 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00007571 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007572 SDValue Ops[] = {
7573 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
7574 };
Chris Lattner492a43e2010-09-22 01:28:21 +00007575 MachineMemOperand *MMO =
7576 DAG.getMachineFunction()
7577 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007578 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007579
Chris Lattner492a43e2010-09-22 01:28:21 +00007580 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
7581 Ops, array_lengthof(Ops),
7582 Op.getValueType(), MMO);
7583 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007584 MachinePointerInfo::getFixedStack(SSFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007585 false, false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007586 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007587
Evan Cheng0db9fe62006-04-25 20:13:52 +00007588 return Result;
7589}
7590
Bill Wendling8b8a6362009-01-17 03:56:04 +00007591// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007592SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
7593 SelectionDAG &DAG) const {
Bill Wendling397ae212012-01-05 02:13:20 +00007594 // This algorithm is not obvious. Here it is what we're trying to output:
Bill Wendling8b8a6362009-01-17 03:56:04 +00007595 /*
Bill Wendling397ae212012-01-05 02:13:20 +00007596 movq %rax, %xmm0
7597 punpckldq (c0), %xmm0 // c0: (uint4){ 0x43300000U, 0x45300000U, 0U, 0U }
7598 subpd (c1), %xmm0 // c1: (double2){ 0x1.0p52, 0x1.0p52 * 0x1.0p32 }
7599 #ifdef __SSE3__
7600 haddpd %xmm0, %xmm0
7601 #else
7602 pshufd $0x4e, %xmm0, %xmm1
7603 addpd %xmm1, %xmm0
7604 #endif
Bill Wendling8b8a6362009-01-17 03:56:04 +00007605 */
Dale Johannesen040225f2008-10-21 23:07:49 +00007606
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007607 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00007608 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00007609
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007610 // Build some magic constants.
Chris Lattner7302d802012-02-06 21:56:39 +00007611 const uint32_t CV0[] = { 0x43300000, 0x45300000, 0, 0 };
7612 Constant *C0 = ConstantDataVector::get(*Context, CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007613 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007614
Chris Lattner97484792012-01-25 09:56:22 +00007615 SmallVector<Constant*,2> CV1;
7616 CV1.push_back(
Chris Lattner4ca829e2012-01-25 06:02:56 +00007617 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Chris Lattner97484792012-01-25 09:56:22 +00007618 CV1.push_back(
7619 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
7620 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007621 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007622
Bill Wendling397ae212012-01-05 02:13:20 +00007623 // Load the 64-bit value into an XMM register.
7624 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
7625 Op.getOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007626 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00007627 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007628 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007629 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32,
7630 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, XR1),
7631 CLod0);
7632
Owen Anderson825b72b2009-08-11 20:47:22 +00007633 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00007634 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007635 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007636 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007637 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling397ae212012-01-05 02:13:20 +00007638 SDValue Result;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007639
Craig Topperd0a31172012-01-10 06:37:29 +00007640 if (Subtarget->hasSSE3()) {
Bill Wendling397ae212012-01-05 02:13:20 +00007641 // FIXME: The 'haddpd' instruction may be slower than 'movhlps + addsd'.
7642 Result = DAG.getNode(X86ISD::FHADD, dl, MVT::v2f64, Sub, Sub);
7643 } else {
7644 SDValue S2F = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Sub);
7645 SDValue Shuffle = getTargetShuffleNode(X86ISD::PSHUFD, dl, MVT::v4i32,
7646 S2F, 0x4E, DAG);
7647 Result = DAG.getNode(ISD::FADD, dl, MVT::v2f64,
7648 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Shuffle),
7649 Sub);
7650 }
7651
7652 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Result,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007653 DAG.getIntPtrConstant(0));
7654}
7655
Bill Wendling8b8a6362009-01-17 03:56:04 +00007656// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007657SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
7658 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007659 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007660 // FP constant to bias correct the final result.
7661 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00007662 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007663
7664 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00007665 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
Eli Friedman6cdc1f42011-08-02 18:38:35 +00007666 Op.getOperand(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007667
Eli Friedmanf3704762011-08-29 21:15:46 +00007668 // Zero out the upper parts of the register.
Craig Topper12216172012-01-13 08:12:35 +00007669 Load = getShuffleVectorZeroOrUndef(Load, 0, true, Subtarget, DAG);
Eli Friedmanf3704762011-08-29 21:15:46 +00007670
Owen Anderson825b72b2009-08-11 20:47:22 +00007671 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007672 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007673 DAG.getIntPtrConstant(0));
7674
7675 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007676 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007677 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007678 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007679 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007680 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007681 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007682 MVT::v2f64, Bias)));
7683 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007684 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007685 DAG.getIntPtrConstant(0));
7686
7687 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007688 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007689
7690 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00007691 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00007692
Owen Anderson825b72b2009-08-11 20:47:22 +00007693 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007694 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00007695 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007696 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007697 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00007698 }
7699
7700 // Handle final rounding.
7701 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007702}
7703
Dan Gohmand858e902010-04-17 15:26:15 +00007704SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
7705 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00007706 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007707 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007708
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007709 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00007710 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
7711 // the optimization here.
7712 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00007713 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00007714
Owen Andersone50ed302009-08-10 22:56:29 +00007715 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007716 EVT DstVT = Op.getValueType();
7717 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007718 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007719 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007720 return LowerUINT_TO_FP_i32(Op, DAG);
Bill Wendlingf6c07472012-01-10 19:41:30 +00007721 else if (Subtarget->is64Bit() &&
7722 SrcVT == MVT::i64 && DstVT == MVT::f32)
Bill Wendling397ae212012-01-05 02:13:20 +00007723 return SDValue();
Eli Friedman948e95a2009-05-23 09:59:16 +00007724
7725 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00007726 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007727 if (SrcVT == MVT::i32) {
7728 SDValue WordOff = DAG.getConstant(4, getPointerTy());
7729 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
7730 getPointerTy(), StackSlot, WordOff);
7731 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007732 StackSlot, MachinePointerInfo(),
7733 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007734 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007735 OffsetSlot, MachinePointerInfo(),
7736 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007737 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
7738 return Fild;
7739 }
7740
7741 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
7742 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendlingf6c07472012-01-10 19:41:30 +00007743 StackSlot, MachinePointerInfo(),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007744 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007745 // For i64 source, we need to add the appropriate power of 2 if the input
7746 // was negative. This is the same as the optimization in
7747 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
7748 // we must be careful to do the computation in x87 extended precision, not
7749 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00007750 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
7751 MachineMemOperand *MMO =
7752 DAG.getMachineFunction()
7753 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7754 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007755
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007756 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
7757 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007758 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
7759 MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007760
7761 APInt FF(32, 0x5F800000ULL);
7762
7763 // Check whether the sign bit is set.
7764 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
7765 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
7766 ISD::SETLT);
7767
7768 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
7769 SDValue FudgePtr = DAG.getConstantPool(
7770 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
7771 getPointerTy());
7772
7773 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
7774 SDValue Zero = DAG.getIntPtrConstant(0);
7775 SDValue Four = DAG.getIntPtrConstant(4);
7776 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
7777 Zero, Four);
7778 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
7779
7780 // Load the value out, extending it from f32 to f80.
7781 // FIXME: Avoid the extend by constructing the right constant pool?
Stuart Hastingsa9011292011-02-16 16:23:55 +00007782 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00007783 FudgePtr, MachinePointerInfo::getConstantPool(),
7784 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007785 // Extend everything to 80 bits to force it to be done on x87.
7786 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
7787 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007788}
7789
Dan Gohman475871a2008-07-27 21:46:04 +00007790std::pair<SDValue,SDValue> X86TargetLowering::
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007791FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned, bool IsReplace) const {
Chris Lattner07290932010-09-22 01:05:16 +00007792 DebugLoc DL = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00007793
Owen Andersone50ed302009-08-10 22:56:29 +00007794 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00007795
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007796 if (!IsSigned && !isIntegerTypeFTOL(DstTy)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007797 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
7798 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00007799 }
7800
Owen Anderson825b72b2009-08-11 20:47:22 +00007801 assert(DstTy.getSimpleVT() <= MVT::i64 &&
7802 DstTy.getSimpleVT() >= MVT::i16 &&
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007803 "Unknown FP_TO_INT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00007804
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007805 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007806 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00007807 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007808 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00007809 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00007810 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00007811 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007812 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007813
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007814 // We lower FP->int64 either into FISTP64 followed by a load from a temporary
7815 // stack slot, or into the FTOL runtime function.
Evan Cheng87c89352007-10-15 20:11:21 +00007816 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00007817 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00007818 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007819 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00007820
Evan Cheng0db9fe62006-04-25 20:13:52 +00007821 unsigned Opc;
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007822 if (!IsSigned && isIntegerTypeFTOL(DstTy))
7823 Opc = X86ISD::WIN_FTOL;
7824 else
7825 switch (DstTy.getSimpleVT().SimpleTy) {
7826 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
7827 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
7828 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
7829 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
7830 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007831
Dan Gohman475871a2008-07-27 21:46:04 +00007832 SDValue Chain = DAG.getEntryNode();
7833 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00007834 EVT TheVT = Op.getOperand(0).getValueType();
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007835 // FIXME This causes a redundant load/store if the SSE-class value is already
7836 // in memory, such as if it is on the callstack.
Chris Lattner492a43e2010-09-22 01:28:21 +00007837 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007838 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00007839 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007840 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007841 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007842 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00007843 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00007844 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00007845 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00007846
Chris Lattner492a43e2010-09-22 01:28:21 +00007847 MachineMemOperand *MMO =
7848 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7849 MachineMemOperand::MOLoad, MemSize, MemSize);
7850 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
7851 DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007852 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00007853 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007854 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
7855 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007856
Chris Lattner07290932010-09-22 01:05:16 +00007857 MachineMemOperand *MMO =
7858 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7859 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007860
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007861 if (Opc != X86ISD::WIN_FTOL) {
7862 // Build the FP_TO_INT*_IN_MEM
7863 SDValue Ops[] = { Chain, Value, StackSlot };
7864 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
7865 Ops, 3, DstTy, MMO);
7866 return std::make_pair(FIST, StackSlot);
7867 } else {
7868 SDValue ftol = DAG.getNode(X86ISD::WIN_FTOL, DL,
7869 DAG.getVTList(MVT::Other, MVT::Glue),
7870 Chain, Value);
7871 SDValue eax = DAG.getCopyFromReg(ftol, DL, X86::EAX,
7872 MVT::i32, ftol.getValue(1));
7873 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), DL, X86::EDX,
7874 MVT::i32, eax.getValue(2));
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007875 SDValue Ops[] = { eax, edx };
7876 SDValue pair = IsReplace
7877 ? DAG.getNode(ISD::BUILD_PAIR, DL, MVT::i64, Ops, 2)
7878 : DAG.getMergeValues(Ops, 2, DL);
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007879 return std::make_pair(pair, SDValue());
7880 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007881}
7882
Dan Gohmand858e902010-04-17 15:26:15 +00007883SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
7884 SelectionDAG &DAG) const {
Dale Johannesen0488fb62010-09-30 23:57:10 +00007885 if (Op.getValueType().isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007886 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007887
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007888 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG,
7889 /*IsSigned=*/ true, /*IsReplace=*/ false);
Dan Gohman475871a2008-07-27 21:46:04 +00007890 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00007891 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
7892 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00007893
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007894 if (StackSlot.getNode())
7895 // Load the result.
7896 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
7897 FIST, StackSlot, MachinePointerInfo(),
7898 false, false, false, 0);
7899 else
7900 // The node is the result.
7901 return FIST;
Chris Lattner27a6c732007-11-24 07:07:01 +00007902}
7903
Dan Gohmand858e902010-04-17 15:26:15 +00007904SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
7905 SelectionDAG &DAG) const {
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007906 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG,
7907 /*IsSigned=*/ false, /*IsReplace=*/ false);
Eli Friedman948e95a2009-05-23 09:59:16 +00007908 SDValue FIST = Vals.first, StackSlot = Vals.second;
7909 assert(FIST.getNode() && "Unexpected failure");
7910
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007911 if (StackSlot.getNode())
7912 // Load the result.
7913 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
7914 FIST, StackSlot, MachinePointerInfo(),
7915 false, false, false, 0);
7916 else
7917 // The node is the result.
7918 return FIST;
Eli Friedman948e95a2009-05-23 09:59:16 +00007919}
7920
Dan Gohmand858e902010-04-17 15:26:15 +00007921SDValue X86TargetLowering::LowerFABS(SDValue Op,
7922 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007923 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007924 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007925 EVT VT = Op.getValueType();
7926 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007927 if (VT.isVector())
7928 EltVT = VT.getVectorElementType();
Chris Lattner4ca829e2012-01-25 06:02:56 +00007929 Constant *C;
Owen Anderson825b72b2009-08-11 20:47:22 +00007930 if (EltVT == MVT::f64) {
Chris Lattner4ca829e2012-01-25 06:02:56 +00007931 C = ConstantVector::getSplat(2,
7932 ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007933 } else {
Chris Lattner4ca829e2012-01-25 06:02:56 +00007934 C = ConstantVector::getSplat(4,
7935 ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007936 }
Evan Cheng1606e8e2009-03-13 07:51:59 +00007937 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007938 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007939 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007940 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007941 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007942}
7943
Dan Gohmand858e902010-04-17 15:26:15 +00007944SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007945 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007946 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007947 EVT VT = Op.getValueType();
7948 EVT EltVT = VT;
Chad Rosiera860b182011-12-15 01:02:25 +00007949 unsigned NumElts = VT == MVT::f64 ? 2 : 4;
7950 if (VT.isVector()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007951 EltVT = VT.getVectorElementType();
Chad Rosiera860b182011-12-15 01:02:25 +00007952 NumElts = VT.getVectorNumElements();
7953 }
Chris Lattner4ca829e2012-01-25 06:02:56 +00007954 Constant *C;
7955 if (EltVT == MVT::f64)
7956 C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
7957 else
7958 C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
7959 C = ConstantVector::getSplat(NumElts, C);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007960 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007961 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007962 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007963 false, false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00007964 if (VT.isVector()) {
Chad Rosiera860b182011-12-15 01:02:25 +00007965 MVT XORVT = VT.getSizeInBits() == 128 ? MVT::v2i64 : MVT::v4i64;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007966 return DAG.getNode(ISD::BITCAST, dl, VT,
Chad Rosiera860b182011-12-15 01:02:25 +00007967 DAG.getNode(ISD::XOR, dl, XORVT,
7968 DAG.getNode(ISD::BITCAST, dl, XORVT,
Dale Johannesenace16102009-02-03 19:33:06 +00007969 Op.getOperand(0)),
Chad Rosiera860b182011-12-15 01:02:25 +00007970 DAG.getNode(ISD::BITCAST, dl, XORVT, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00007971 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007972 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00007973 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007974}
7975
Dan Gohmand858e902010-04-17 15:26:15 +00007976SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007977 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00007978 SDValue Op0 = Op.getOperand(0);
7979 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007980 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007981 EVT VT = Op.getValueType();
7982 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00007983
7984 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007985 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007986 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00007987 SrcVT = VT;
7988 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007989 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007990 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007991 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007992 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007993 }
7994
7995 // At this point the operands and the result should have the same
7996 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00007997
Evan Cheng68c47cb2007-01-05 07:55:56 +00007998 // First get the sign bit of second operand.
Chad Rosier01d426e2011-12-15 01:16:09 +00007999 SmallVector<Constant*,4> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00008000 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008001 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
8002 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008003 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008004 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
8005 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8006 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8007 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008008 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008009 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008010 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008011 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008012 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008013 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008014 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008015
8016 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008017 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008018 // Op0 is MVT::f32, Op1 is MVT::f64.
8019 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
8020 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
8021 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008022 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00008023 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00008024 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008025 }
8026
Evan Cheng73d6cf12007-01-05 21:37:56 +00008027 // Clear first operand sign bit.
8028 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00008029 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008030 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
8031 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008032 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008033 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
8034 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8035 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8036 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008037 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008038 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008039 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008040 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008041 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008042 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008043 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00008044
8045 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00008046 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008047}
8048
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00008049SDValue X86TargetLowering::LowerFGETSIGN(SDValue Op, SelectionDAG &DAG) const {
8050 SDValue N0 = Op.getOperand(0);
8051 DebugLoc dl = Op.getDebugLoc();
8052 EVT VT = Op.getValueType();
8053
8054 // Lower ISD::FGETSIGN to (AND (X86ISD::FGETSIGNx86 ...) 1).
8055 SDValue xFGETSIGN = DAG.getNode(X86ISD::FGETSIGNx86, dl, VT, N0,
8056 DAG.getConstant(1, VT));
8057 return DAG.getNode(ISD::AND, dl, VT, xFGETSIGN, DAG.getConstant(1, VT));
8058}
8059
Dan Gohman076aee32009-03-04 19:44:21 +00008060/// Emit nodes that will be selected as "test Op0,Op0", or something
8061/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008062SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008063 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008064 DebugLoc dl = Op.getDebugLoc();
8065
Dan Gohman31125812009-03-07 01:58:32 +00008066 // CF and OF aren't always set the way we want. Determine which
8067 // of these we need.
8068 bool NeedCF = false;
8069 bool NeedOF = false;
8070 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008071 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00008072 case X86::COND_A: case X86::COND_AE:
8073 case X86::COND_B: case X86::COND_BE:
8074 NeedCF = true;
8075 break;
8076 case X86::COND_G: case X86::COND_GE:
8077 case X86::COND_L: case X86::COND_LE:
8078 case X86::COND_O: case X86::COND_NO:
8079 NeedOF = true;
8080 break;
Dan Gohman31125812009-03-07 01:58:32 +00008081 }
8082
Dan Gohman076aee32009-03-04 19:44:21 +00008083 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00008084 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
8085 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008086 if (Op.getResNo() != 0 || NeedOF || NeedCF)
8087 // Emit a CMP with 0, which is the TEST pattern.
8088 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8089 DAG.getConstant(0, Op.getValueType()));
8090
8091 unsigned Opcode = 0;
8092 unsigned NumOperands = 0;
8093 switch (Op.getNode()->getOpcode()) {
8094 case ISD::ADD:
8095 // Due to an isel shortcoming, be conservative if this add is likely to be
8096 // selected as part of a load-modify-store instruction. When the root node
8097 // in a match is a store, isel doesn't know how to remap non-chain non-flag
8098 // uses of other nodes in the match, such as the ADD in this case. This
8099 // leads to the ADD being left around and reselected, with the result being
8100 // two adds in the output. Alas, even if none our users are stores, that
8101 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
8102 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
8103 // climbing the DAG back to the root, and it doesn't seem to be worth the
8104 // effort.
8105 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Pete Cooper2d496892011-11-15 21:57:53 +00008106 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8107 if (UI->getOpcode() != ISD::CopyToReg &&
8108 UI->getOpcode() != ISD::SETCC &&
8109 UI->getOpcode() != ISD::STORE)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008110 goto default_case;
8111
8112 if (ConstantSDNode *C =
8113 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
8114 // An add of one will be selected as an INC.
8115 if (C->getAPIntValue() == 1) {
8116 Opcode = X86ISD::INC;
8117 NumOperands = 1;
8118 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00008119 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008120
8121 // An add of negative one (subtract of one) will be selected as a DEC.
8122 if (C->getAPIntValue().isAllOnesValue()) {
8123 Opcode = X86ISD::DEC;
8124 NumOperands = 1;
8125 break;
8126 }
Dan Gohman076aee32009-03-04 19:44:21 +00008127 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008128
8129 // Otherwise use a regular EFLAGS-setting add.
8130 Opcode = X86ISD::ADD;
8131 NumOperands = 2;
8132 break;
8133 case ISD::AND: {
8134 // If the primary and result isn't used, don't bother using X86ISD::AND,
8135 // because a TEST instruction will be better.
8136 bool NonFlagUse = false;
8137 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8138 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
8139 SDNode *User = *UI;
8140 unsigned UOpNo = UI.getOperandNo();
8141 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
8142 // Look pass truncate.
8143 UOpNo = User->use_begin().getOperandNo();
8144 User = *User->use_begin();
8145 }
8146
8147 if (User->getOpcode() != ISD::BRCOND &&
8148 User->getOpcode() != ISD::SETCC &&
8149 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
8150 NonFlagUse = true;
8151 break;
8152 }
Dan Gohman076aee32009-03-04 19:44:21 +00008153 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008154
8155 if (!NonFlagUse)
8156 break;
8157 }
8158 // FALL THROUGH
8159 case ISD::SUB:
8160 case ISD::OR:
8161 case ISD::XOR:
8162 // Due to the ISEL shortcoming noted above, be conservative if this op is
8163 // likely to be selected as part of a load-modify-store instruction.
8164 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8165 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8166 if (UI->getOpcode() == ISD::STORE)
8167 goto default_case;
8168
8169 // Otherwise use a regular EFLAGS-setting instruction.
8170 switch (Op.getNode()->getOpcode()) {
8171 default: llvm_unreachable("unexpected operator!");
8172 case ISD::SUB: Opcode = X86ISD::SUB; break;
8173 case ISD::OR: Opcode = X86ISD::OR; break;
8174 case ISD::XOR: Opcode = X86ISD::XOR; break;
8175 case ISD::AND: Opcode = X86ISD::AND; break;
8176 }
8177
8178 NumOperands = 2;
8179 break;
8180 case X86ISD::ADD:
8181 case X86ISD::SUB:
8182 case X86ISD::INC:
8183 case X86ISD::DEC:
8184 case X86ISD::OR:
8185 case X86ISD::XOR:
8186 case X86ISD::AND:
8187 return SDValue(Op.getNode(), 1);
8188 default:
8189 default_case:
8190 break;
Dan Gohman076aee32009-03-04 19:44:21 +00008191 }
8192
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008193 if (Opcode == 0)
8194 // Emit a CMP with 0, which is the TEST pattern.
8195 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8196 DAG.getConstant(0, Op.getValueType()));
8197
8198 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
8199 SmallVector<SDValue, 4> Ops;
8200 for (unsigned i = 0; i != NumOperands; ++i)
8201 Ops.push_back(Op.getOperand(i));
8202
8203 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
8204 DAG.ReplaceAllUsesWith(Op, New);
8205 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00008206}
8207
8208/// Emit nodes that will be selected as "cmp Op0,Op1", or something
8209/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008210SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008211 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008212 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
8213 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00008214 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00008215
8216 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00008217 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00008218}
8219
Evan Chengd40d03e2010-01-06 19:38:29 +00008220/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
8221/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00008222SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
8223 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008224 SDValue Op0 = And.getOperand(0);
8225 SDValue Op1 = And.getOperand(1);
8226 if (Op0.getOpcode() == ISD::TRUNCATE)
8227 Op0 = Op0.getOperand(0);
8228 if (Op1.getOpcode() == ISD::TRUNCATE)
8229 Op1 = Op1.getOperand(0);
8230
Evan Chengd40d03e2010-01-06 19:38:29 +00008231 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008232 if (Op1.getOpcode() == ISD::SHL)
8233 std::swap(Op0, Op1);
8234 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008235 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
8236 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008237 // If we looked past a truncate, check that it's only truncating away
8238 // known zeros.
8239 unsigned BitWidth = Op0.getValueSizeInBits();
8240 unsigned AndBitWidth = And.getValueSizeInBits();
8241 if (BitWidth > AndBitWidth) {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00008242 APInt Zeros, Ones;
8243 DAG.ComputeMaskedBits(Op0, Zeros, Ones);
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008244 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
8245 return SDValue();
8246 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008247 LHS = Op1;
8248 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00008249 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008250 } else if (Op1.getOpcode() == ISD::Constant) {
8251 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
Benjamin Kramerf238f502011-11-23 13:54:17 +00008252 uint64_t AndRHSVal = AndRHS->getZExtValue();
Evan Cheng2c755ba2010-02-27 07:36:59 +00008253 SDValue AndLHS = Op0;
Benjamin Kramerf238f502011-11-23 13:54:17 +00008254
8255 if (AndRHSVal == 1 && AndLHS.getOpcode() == ISD::SRL) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008256 LHS = AndLHS.getOperand(0);
8257 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008258 }
Benjamin Kramerf238f502011-11-23 13:54:17 +00008259
8260 // Use BT if the immediate can't be encoded in a TEST instruction.
8261 if (!isUInt<32>(AndRHSVal) && isPowerOf2_64(AndRHSVal)) {
8262 LHS = AndLHS;
8263 RHS = DAG.getConstant(Log2_64_Ceil(AndRHSVal), LHS.getValueType());
8264 }
Evan Chengd40d03e2010-01-06 19:38:29 +00008265 }
Evan Cheng0488db92007-09-25 01:57:46 +00008266
Evan Chengd40d03e2010-01-06 19:38:29 +00008267 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00008268 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00008269 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00008270 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00008271 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00008272 // Also promote i16 to i32 for performance / code size reason.
8273 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00008274 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00008275 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00008276
Evan Chengd40d03e2010-01-06 19:38:29 +00008277 // If the operand types disagree, extend the shift amount to match. Since
8278 // BT ignores high bits (like shifts) we can use anyextend.
8279 if (LHS.getValueType() != RHS.getValueType())
8280 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008281
Evan Chengd40d03e2010-01-06 19:38:29 +00008282 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
8283 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
8284 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8285 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00008286 }
8287
Evan Cheng54de3ea2010-01-05 06:52:31 +00008288 return SDValue();
8289}
8290
Dan Gohmand858e902010-04-17 15:26:15 +00008291SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Duncan Sands28b77e92011-09-06 19:07:46 +00008292
8293 if (Op.getValueType().isVector()) return LowerVSETCC(Op, DAG);
8294
Evan Cheng54de3ea2010-01-05 06:52:31 +00008295 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
8296 SDValue Op0 = Op.getOperand(0);
8297 SDValue Op1 = Op.getOperand(1);
8298 DebugLoc dl = Op.getDebugLoc();
8299 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
8300
8301 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00008302 // Lower (X & (1 << N)) == 0 to BT(X, N).
8303 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
8304 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Andrew Trickf6c39412011-03-23 23:11:02 +00008305 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008306 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00008307 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008308 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
8309 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
8310 if (NewSetCC.getNode())
8311 return NewSetCC;
8312 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00008313
Chris Lattner481eebc2010-12-19 21:23:48 +00008314 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
8315 // these.
8316 if (Op1.getOpcode() == ISD::Constant &&
Andrew Trickf6c39412011-03-23 23:11:02 +00008317 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
Evan Cheng2c755ba2010-02-27 07:36:59 +00008318 cast<ConstantSDNode>(Op1)->isNullValue()) &&
8319 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008320
Chris Lattner481eebc2010-12-19 21:23:48 +00008321 // If the input is a setcc, then reuse the input setcc or use a new one with
8322 // the inverted condition.
8323 if (Op0.getOpcode() == X86ISD::SETCC) {
8324 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
8325 bool Invert = (CC == ISD::SETNE) ^
8326 cast<ConstantSDNode>(Op1)->isNullValue();
8327 if (!Invert) return Op0;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008328
Evan Cheng2c755ba2010-02-27 07:36:59 +00008329 CCode = X86::GetOppositeBranchCondition(CCode);
Chris Lattner481eebc2010-12-19 21:23:48 +00008330 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8331 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
8332 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008333 }
8334
Evan Chenge5b51ac2010-04-17 06:13:15 +00008335 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00008336 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00008337 if (X86CC == X86::COND_INVALID)
8338 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008339
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008340 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00008341 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008342 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
Evan Cheng0488db92007-09-25 01:57:46 +00008343}
8344
Craig Topper89af15e2011-09-18 08:03:58 +00008345// Lower256IntVSETCC - Break a VSETCC 256-bit integer VSETCC into two new 128
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008346// ones, and then concatenate the result back.
Craig Topper89af15e2011-09-18 08:03:58 +00008347static SDValue Lower256IntVSETCC(SDValue Op, SelectionDAG &DAG) {
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008348 EVT VT = Op.getValueType();
8349
Duncan Sands28b77e92011-09-06 19:07:46 +00008350 assert(VT.getSizeInBits() == 256 && Op.getOpcode() == ISD::SETCC &&
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008351 "Unsupported value type for operation");
8352
8353 int NumElems = VT.getVectorNumElements();
8354 DebugLoc dl = Op.getDebugLoc();
8355 SDValue CC = Op.getOperand(2);
8356 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
8357 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
8358
8359 // Extract the LHS vectors
8360 SDValue LHS = Op.getOperand(0);
8361 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
8362 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
8363
8364 // Extract the RHS vectors
8365 SDValue RHS = Op.getOperand(1);
8366 SDValue RHS1 = Extract128BitVector(RHS, Idx0, DAG, dl);
8367 SDValue RHS2 = Extract128BitVector(RHS, Idx1, DAG, dl);
8368
8369 // Issue the operation on the smaller types and concatenate the result back
8370 MVT EltVT = VT.getVectorElementType().getSimpleVT();
8371 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
8372 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
8373 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1, CC),
8374 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2, CC));
8375}
8376
8377
Dan Gohmand858e902010-04-17 15:26:15 +00008378SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008379 SDValue Cond;
8380 SDValue Op0 = Op.getOperand(0);
8381 SDValue Op1 = Op.getOperand(1);
8382 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00008383 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00008384 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
8385 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008386 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00008387
8388 if (isFP) {
8389 unsigned SSECC = 8;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008390 EVT EltVT = Op0.getValueType().getVectorElementType();
Duncan Sands5b8a1db2012-02-05 14:20:11 +00008391 assert(EltVT == MVT::f32 || EltVT == MVT::f64); (void)EltVT;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008392
Nate Begeman30a0de92008-07-17 16:51:19 +00008393 bool Swap = false;
8394
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008395 // SSE Condition code mapping:
8396 // 0 - EQ
8397 // 1 - LT
8398 // 2 - LE
8399 // 3 - UNORD
8400 // 4 - NEQ
8401 // 5 - NLT
8402 // 6 - NLE
8403 // 7 - ORD
Nate Begeman30a0de92008-07-17 16:51:19 +00008404 switch (SetCCOpcode) {
8405 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008406 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00008407 case ISD::SETEQ: SSECC = 0; break;
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008408 case ISD::SETOGT:
8409 case ISD::SETGT: Swap = true; // Fallthrough
Bruno Cardoso Lopes457d53d2011-09-12 21:24:07 +00008410 case ISD::SETLT:
8411 case ISD::SETOLT: SSECC = 1; break;
8412 case ISD::SETOGE:
8413 case ISD::SETGE: Swap = true; // Fallthrough
Nate Begeman30a0de92008-07-17 16:51:19 +00008414 case ISD::SETLE:
8415 case ISD::SETOLE: SSECC = 2; break;
8416 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008417 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00008418 case ISD::SETNE: SSECC = 4; break;
8419 case ISD::SETULE: Swap = true;
8420 case ISD::SETUGE: SSECC = 5; break;
8421 case ISD::SETULT: Swap = true;
8422 case ISD::SETUGT: SSECC = 6; break;
8423 case ISD::SETO: SSECC = 7; break;
8424 }
8425 if (Swap)
8426 std::swap(Op0, Op1);
8427
Nate Begemanfb8ead02008-07-25 19:05:58 +00008428 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00008429 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00008430 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00008431 SDValue UNORD, EQ;
Craig Topper1906d322012-01-22 23:36:02 +00008432 UNORD = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8433 DAG.getConstant(3, MVT::i8));
8434 EQ = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8435 DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008436 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Craig Topper0a150352011-11-09 08:06:13 +00008437 } else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00008438 SDValue ORD, NEQ;
Craig Topper1906d322012-01-22 23:36:02 +00008439 ORD = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8440 DAG.getConstant(7, MVT::i8));
8441 NEQ = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8442 DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008443 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00008444 }
Torok Edwinc23197a2009-07-14 16:55:14 +00008445 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00008446 }
8447 // Handle all other FP comparisons here.
Craig Topper1906d322012-01-22 23:36:02 +00008448 return DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8449 DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00008450 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008451
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008452 // Break 256-bit integer vector compare into smaller ones.
Craig Topper0a150352011-11-09 08:06:13 +00008453 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper89af15e2011-09-18 08:03:58 +00008454 return Lower256IntVSETCC(Op, DAG);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008455
Nate Begeman30a0de92008-07-17 16:51:19 +00008456 // We are handling one of the integer comparisons here. Since SSE only has
8457 // GT and EQ comparisons for integer, swapping operands and multiple
8458 // operations may be required for some comparisons.
Craig Topper67609fd2012-01-22 22:42:16 +00008459 unsigned Opc = 0;
Nate Begeman30a0de92008-07-17 16:51:19 +00008460 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00008461
Nate Begeman30a0de92008-07-17 16:51:19 +00008462 switch (SetCCOpcode) {
8463 default: break;
8464 case ISD::SETNE: Invert = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008465 case ISD::SETEQ: Opc = X86ISD::PCMPEQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008466 case ISD::SETLT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008467 case ISD::SETGT: Opc = X86ISD::PCMPGT; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008468 case ISD::SETGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008469 case ISD::SETLE: Opc = X86ISD::PCMPGT; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008470 case ISD::SETULT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008471 case ISD::SETUGT: Opc = X86ISD::PCMPGT; FlipSigns = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008472 case ISD::SETUGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008473 case ISD::SETULE: Opc = X86ISD::PCMPGT; FlipSigns = true; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008474 }
8475 if (Swap)
8476 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008477
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008478 // Check that the operation in question is available (most are plain SSE2,
8479 // but PCMPGTQ and PCMPEQQ have different requirements).
Craig Topper67609fd2012-01-22 22:42:16 +00008480 if (Opc == X86ISD::PCMPGT && VT == MVT::v2i64 && !Subtarget->hasSSE42())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008481 return SDValue();
Craig Topper67609fd2012-01-22 22:42:16 +00008482 if (Opc == X86ISD::PCMPEQ && VT == MVT::v2i64 && !Subtarget->hasSSE41())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008483 return SDValue();
8484
Nate Begeman30a0de92008-07-17 16:51:19 +00008485 // Since SSE has no unsigned integer comparisons, we need to flip the sign
8486 // bits of the inputs before performing those operations.
8487 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00008488 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00008489 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
8490 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00008491 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00008492 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
8493 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00008494 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
8495 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00008496 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008497
Dale Johannesenace16102009-02-03 19:33:06 +00008498 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00008499
8500 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00008501 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00008502 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00008503
Nate Begeman30a0de92008-07-17 16:51:19 +00008504 return Result;
8505}
Evan Cheng0488db92007-09-25 01:57:46 +00008506
Evan Cheng370e5342008-12-03 08:38:43 +00008507// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00008508static bool isX86LogicalCmp(SDValue Op) {
8509 unsigned Opc = Op.getNode()->getOpcode();
8510 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
8511 return true;
8512 if (Op.getResNo() == 1 &&
8513 (Opc == X86ISD::ADD ||
8514 Opc == X86ISD::SUB ||
Chris Lattner5b856542010-12-20 00:59:46 +00008515 Opc == X86ISD::ADC ||
8516 Opc == X86ISD::SBB ||
Dan Gohman076aee32009-03-04 19:44:21 +00008517 Opc == X86ISD::SMUL ||
8518 Opc == X86ISD::UMUL ||
8519 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00008520 Opc == X86ISD::DEC ||
8521 Opc == X86ISD::OR ||
8522 Opc == X86ISD::XOR ||
8523 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00008524 return true;
8525
Chris Lattner9637d5b2010-12-05 07:49:54 +00008526 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
8527 return true;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008528
Dan Gohman076aee32009-03-04 19:44:21 +00008529 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00008530}
8531
Chris Lattnera2b56002010-12-05 01:23:24 +00008532static bool isZero(SDValue V) {
8533 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8534 return C && C->isNullValue();
8535}
8536
Chris Lattner96908b12010-12-05 02:00:51 +00008537static bool isAllOnes(SDValue V) {
8538 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8539 return C && C->isAllOnesValue();
8540}
8541
Dan Gohmand858e902010-04-17 15:26:15 +00008542SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008543 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008544 SDValue Cond = Op.getOperand(0);
Chris Lattnera2b56002010-12-05 01:23:24 +00008545 SDValue Op1 = Op.getOperand(1);
8546 SDValue Op2 = Op.getOperand(2);
8547 DebugLoc DL = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008548 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00008549
Dan Gohman1a492952009-10-20 16:22:37 +00008550 if (Cond.getOpcode() == ISD::SETCC) {
8551 SDValue NewCond = LowerSETCC(Cond, DAG);
8552 if (NewCond.getNode())
8553 Cond = NewCond;
8554 }
Evan Cheng734503b2006-09-11 02:19:56 +00008555
Chris Lattnera2b56002010-12-05 01:23:24 +00008556 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008557 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
Chris Lattnera2b56002010-12-05 01:23:24 +00008558 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008559 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008560 if (Cond.getOpcode() == X86ISD::SETCC &&
Chris Lattner96908b12010-12-05 02:00:51 +00008561 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
8562 isZero(Cond.getOperand(1).getOperand(1))) {
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008563 SDValue Cmp = Cond.getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008564
Chris Lattnera2b56002010-12-05 01:23:24 +00008565 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008566
8567 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
Chris Lattner96908b12010-12-05 02:00:51 +00008568 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
8569 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
Chris Lattnera2b56002010-12-05 01:23:24 +00008570
8571 SDValue CmpOp0 = Cmp.getOperand(0);
8572 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
8573 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008574
Chris Lattner96908b12010-12-05 02:00:51 +00008575 SDValue Res = // Res = 0 or -1.
Chris Lattnera2b56002010-12-05 01:23:24 +00008576 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8577 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008578
Chris Lattner96908b12010-12-05 02:00:51 +00008579 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
8580 Res = DAG.getNOT(DL, Res, Res.getValueType());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008581
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008582 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
Chris Lattnera2b56002010-12-05 01:23:24 +00008583 if (N2C == 0 || !N2C->isNullValue())
8584 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
8585 return Res;
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008586 }
8587 }
8588
Chris Lattnera2b56002010-12-05 01:23:24 +00008589 // Look past (and (setcc_carry (cmp ...)), 1).
Evan Chengad9c0a32009-12-15 00:53:42 +00008590 if (Cond.getOpcode() == ISD::AND &&
8591 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8592 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008593 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008594 Cond = Cond.getOperand(0);
8595 }
8596
Evan Cheng3f41d662007-10-08 22:16:29 +00008597 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8598 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008599 unsigned CondOpcode = Cond.getOpcode();
8600 if (CondOpcode == X86ISD::SETCC ||
8601 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008602 CC = Cond.getOperand(0);
8603
Dan Gohman475871a2008-07-27 21:46:04 +00008604 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008605 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00008606 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00008607
Evan Cheng3f41d662007-10-08 22:16:29 +00008608 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008609 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00008610 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00008611 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00008612
Chris Lattnerd1980a52009-03-12 06:52:53 +00008613 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
8614 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00008615 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008616 addTest = false;
8617 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008618 } else if (CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8619 CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8620 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8621 Cond.getOperand(0).getValueType() != MVT::i8)) {
8622 SDValue LHS = Cond.getOperand(0);
8623 SDValue RHS = Cond.getOperand(1);
8624 unsigned X86Opcode;
8625 unsigned X86Cond;
8626 SDVTList VTs;
8627 switch (CondOpcode) {
8628 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8629 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8630 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8631 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8632 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8633 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8634 default: llvm_unreachable("unexpected overflowing operator");
8635 }
8636 if (CondOpcode == ISD::UMULO)
8637 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8638 MVT::i32);
8639 else
8640 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8641
8642 SDValue X86Op = DAG.getNode(X86Opcode, DL, VTs, LHS, RHS);
8643
8644 if (CondOpcode == ISD::UMULO)
8645 Cond = X86Op.getValue(2);
8646 else
8647 Cond = X86Op.getValue(1);
8648
8649 CC = DAG.getConstant(X86Cond, MVT::i8);
8650 addTest = false;
Evan Cheng0488db92007-09-25 01:57:46 +00008651 }
8652
8653 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008654 // Look pass the truncate.
8655 if (Cond.getOpcode() == ISD::TRUNCATE)
8656 Cond = Cond.getOperand(0);
8657
8658 // We know the result of AND is compared against zero. Try to match
8659 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008660 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Chris Lattnera2b56002010-12-05 01:23:24 +00008661 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
Evan Chengd40d03e2010-01-06 19:38:29 +00008662 if (NewSetCC.getNode()) {
8663 CC = NewSetCC.getOperand(0);
8664 Cond = NewSetCC.getOperand(1);
8665 addTest = false;
8666 }
8667 }
8668 }
8669
8670 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008671 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008672 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008673 }
8674
Benjamin Kramere915ff32010-12-22 23:09:28 +00008675 // a < b ? -1 : 0 -> RES = ~setcc_carry
8676 // a < b ? 0 : -1 -> RES = setcc_carry
8677 // a >= b ? -1 : 0 -> RES = setcc_carry
8678 // a >= b ? 0 : -1 -> RES = ~setcc_carry
8679 if (Cond.getOpcode() == X86ISD::CMP) {
8680 unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();
8681
8682 if ((CondCode == X86::COND_AE || CondCode == X86::COND_B) &&
8683 (isAllOnes(Op1) || isAllOnes(Op2)) && (isZero(Op1) || isZero(Op2))) {
8684 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8685 DAG.getConstant(X86::COND_B, MVT::i8), Cond);
8686 if (isAllOnes(Op1) != (CondCode == X86::COND_B))
8687 return DAG.getNOT(DL, Res, Res.getValueType());
8688 return Res;
8689 }
8690 }
8691
Evan Cheng0488db92007-09-25 01:57:46 +00008692 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
8693 // condition is true.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008694 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008695 SDValue Ops[] = { Op2, Op1, CC, Cond };
Chris Lattnera2b56002010-12-05 01:23:24 +00008696 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00008697}
8698
Evan Cheng370e5342008-12-03 08:38:43 +00008699// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
8700// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
8701// from the AND / OR.
8702static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
8703 Opc = Op.getOpcode();
8704 if (Opc != ISD::OR && Opc != ISD::AND)
8705 return false;
8706 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8707 Op.getOperand(0).hasOneUse() &&
8708 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
8709 Op.getOperand(1).hasOneUse());
8710}
8711
Evan Cheng961d6d42009-02-02 08:19:07 +00008712// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
8713// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00008714static bool isXor1OfSetCC(SDValue Op) {
8715 if (Op.getOpcode() != ISD::XOR)
8716 return false;
8717 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
8718 if (N1C && N1C->getAPIntValue() == 1) {
8719 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8720 Op.getOperand(0).hasOneUse();
8721 }
8722 return false;
8723}
8724
Dan Gohmand858e902010-04-17 15:26:15 +00008725SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008726 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008727 SDValue Chain = Op.getOperand(0);
8728 SDValue Cond = Op.getOperand(1);
8729 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008730 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008731 SDValue CC;
Dan Gohman65fd6562011-11-03 21:49:52 +00008732 bool Inverted = false;
Evan Cheng734503b2006-09-11 02:19:56 +00008733
Dan Gohman1a492952009-10-20 16:22:37 +00008734 if (Cond.getOpcode() == ISD::SETCC) {
Dan Gohman65fd6562011-11-03 21:49:52 +00008735 // Check for setcc([su]{add,sub,mul}o == 0).
8736 if (cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETEQ &&
8737 isa<ConstantSDNode>(Cond.getOperand(1)) &&
8738 cast<ConstantSDNode>(Cond.getOperand(1))->isNullValue() &&
8739 Cond.getOperand(0).getResNo() == 1 &&
8740 (Cond.getOperand(0).getOpcode() == ISD::SADDO ||
8741 Cond.getOperand(0).getOpcode() == ISD::UADDO ||
8742 Cond.getOperand(0).getOpcode() == ISD::SSUBO ||
8743 Cond.getOperand(0).getOpcode() == ISD::USUBO ||
8744 Cond.getOperand(0).getOpcode() == ISD::SMULO ||
8745 Cond.getOperand(0).getOpcode() == ISD::UMULO)) {
8746 Inverted = true;
8747 Cond = Cond.getOperand(0);
8748 } else {
8749 SDValue NewCond = LowerSETCC(Cond, DAG);
8750 if (NewCond.getNode())
8751 Cond = NewCond;
8752 }
Dan Gohman1a492952009-10-20 16:22:37 +00008753 }
Chris Lattnere55484e2008-12-25 05:34:37 +00008754#if 0
8755 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00008756 else if (Cond.getOpcode() == X86ISD::ADD ||
8757 Cond.getOpcode() == X86ISD::SUB ||
8758 Cond.getOpcode() == X86ISD::SMUL ||
8759 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00008760 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00008761#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00008762
Evan Chengad9c0a32009-12-15 00:53:42 +00008763 // Look pass (and (setcc_carry (cmp ...)), 1).
8764 if (Cond.getOpcode() == ISD::AND &&
8765 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8766 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008767 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008768 Cond = Cond.getOperand(0);
8769 }
8770
Evan Cheng3f41d662007-10-08 22:16:29 +00008771 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8772 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008773 unsigned CondOpcode = Cond.getOpcode();
8774 if (CondOpcode == X86ISD::SETCC ||
8775 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008776 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008777
Dan Gohman475871a2008-07-27 21:46:04 +00008778 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008779 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00008780 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00008781 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00008782 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008783 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00008784 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00008785 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008786 default: break;
8787 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00008788 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00008789 // These can only come from an arithmetic instruction with overflow,
8790 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008791 Cond = Cond.getNode()->getOperand(1);
8792 addTest = false;
8793 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00008794 }
Evan Cheng0488db92007-09-25 01:57:46 +00008795 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008796 }
8797 CondOpcode = Cond.getOpcode();
8798 if (CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8799 CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8800 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8801 Cond.getOperand(0).getValueType() != MVT::i8)) {
8802 SDValue LHS = Cond.getOperand(0);
8803 SDValue RHS = Cond.getOperand(1);
8804 unsigned X86Opcode;
8805 unsigned X86Cond;
8806 SDVTList VTs;
8807 switch (CondOpcode) {
8808 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8809 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8810 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8811 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8812 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8813 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8814 default: llvm_unreachable("unexpected overflowing operator");
8815 }
8816 if (Inverted)
8817 X86Cond = X86::GetOppositeBranchCondition((X86::CondCode)X86Cond);
8818 if (CondOpcode == ISD::UMULO)
8819 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8820 MVT::i32);
8821 else
8822 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8823
8824 SDValue X86Op = DAG.getNode(X86Opcode, dl, VTs, LHS, RHS);
8825
8826 if (CondOpcode == ISD::UMULO)
8827 Cond = X86Op.getValue(2);
8828 else
8829 Cond = X86Op.getValue(1);
8830
8831 CC = DAG.getConstant(X86Cond, MVT::i8);
8832 addTest = false;
Evan Cheng370e5342008-12-03 08:38:43 +00008833 } else {
8834 unsigned CondOpc;
8835 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
8836 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00008837 if (CondOpc == ISD::OR) {
8838 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
8839 // two branches instead of an explicit OR instruction with a
8840 // separate test.
8841 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008842 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00008843 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008844 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008845 Chain, Dest, CC, Cmp);
8846 CC = Cond.getOperand(1).getOperand(0);
8847 Cond = Cmp;
8848 addTest = false;
8849 }
8850 } else { // ISD::AND
8851 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
8852 // two branches instead of an explicit AND instruction with a
8853 // separate test. However, we only do this if this block doesn't
8854 // have a fall-through edge, because this requires an explicit
8855 // jmp when the condition is false.
8856 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008857 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00008858 Op.getNode()->hasOneUse()) {
8859 X86::CondCode CCode =
8860 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8861 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008862 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00008863 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00008864 // Look for an unconditional branch following this conditional branch.
8865 // We need this because we need to reverse the successors in order
8866 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00008867 if (User->getOpcode() == ISD::BR) {
8868 SDValue FalseBB = User->getOperand(1);
8869 SDNode *NewBR =
8870 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00008871 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00008872 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00008873 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00008874
Dale Johannesene4d209d2009-02-03 20:21:25 +00008875 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008876 Chain, Dest, CC, Cmp);
8877 X86::CondCode CCode =
8878 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
8879 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008880 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00008881 Cond = Cmp;
8882 addTest = false;
8883 }
8884 }
Dan Gohman279c22e2008-10-21 03:29:32 +00008885 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00008886 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
8887 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
8888 // It should be transformed during dag combiner except when the condition
8889 // is set by a arithmetics with overflow node.
8890 X86::CondCode CCode =
8891 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8892 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008893 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00008894 Cond = Cond.getOperand(0).getOperand(1);
8895 addTest = false;
Dan Gohman65fd6562011-11-03 21:49:52 +00008896 } else if (Cond.getOpcode() == ISD::SETCC &&
8897 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETOEQ) {
8898 // For FCMP_OEQ, we can emit
8899 // two branches instead of an explicit AND instruction with a
8900 // separate test. However, we only do this if this block doesn't
8901 // have a fall-through edge, because this requires an explicit
8902 // jmp when the condition is false.
8903 if (Op.getNode()->hasOneUse()) {
8904 SDNode *User = *Op.getNode()->use_begin();
8905 // Look for an unconditional branch following this conditional branch.
8906 // We need this because we need to reverse the successors in order
8907 // to implement FCMP_OEQ.
8908 if (User->getOpcode() == ISD::BR) {
8909 SDValue FalseBB = User->getOperand(1);
8910 SDNode *NewBR =
8911 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
8912 assert(NewBR == User);
8913 (void)NewBR;
8914 Dest = FalseBB;
8915
8916 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
8917 Cond.getOperand(0), Cond.getOperand(1));
8918 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
8919 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
8920 Chain, Dest, CC, Cmp);
8921 CC = DAG.getConstant(X86::COND_P, MVT::i8);
8922 Cond = Cmp;
8923 addTest = false;
8924 }
8925 }
8926 } else if (Cond.getOpcode() == ISD::SETCC &&
8927 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETUNE) {
8928 // For FCMP_UNE, we can emit
8929 // two branches instead of an explicit AND instruction with a
8930 // separate test. However, we only do this if this block doesn't
8931 // have a fall-through edge, because this requires an explicit
8932 // jmp when the condition is false.
8933 if (Op.getNode()->hasOneUse()) {
8934 SDNode *User = *Op.getNode()->use_begin();
8935 // Look for an unconditional branch following this conditional branch.
8936 // We need this because we need to reverse the successors in order
8937 // to implement FCMP_UNE.
8938 if (User->getOpcode() == ISD::BR) {
8939 SDValue FalseBB = User->getOperand(1);
8940 SDNode *NewBR =
8941 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
8942 assert(NewBR == User);
8943 (void)NewBR;
8944
8945 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
8946 Cond.getOperand(0), Cond.getOperand(1));
8947 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
8948 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
8949 Chain, Dest, CC, Cmp);
8950 CC = DAG.getConstant(X86::COND_NP, MVT::i8);
8951 Cond = Cmp;
8952 addTest = false;
8953 Dest = FalseBB;
8954 }
8955 }
Dan Gohman279c22e2008-10-21 03:29:32 +00008956 }
Evan Cheng0488db92007-09-25 01:57:46 +00008957 }
8958
8959 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008960 // Look pass the truncate.
8961 if (Cond.getOpcode() == ISD::TRUNCATE)
8962 Cond = Cond.getOperand(0);
8963
8964 // We know the result of AND is compared against zero. Try to match
8965 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008966 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008967 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
8968 if (NewSetCC.getNode()) {
8969 CC = NewSetCC.getOperand(0);
8970 Cond = NewSetCC.getOperand(1);
8971 addTest = false;
8972 }
8973 }
8974 }
8975
8976 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008977 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008978 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008979 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00008980 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00008981 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00008982}
8983
Anton Korobeynikove060b532007-04-17 19:34:00 +00008984
8985// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
8986// Calls to _alloca is needed to probe the stack when allocating more than 4k
8987// bytes in one go. Touching the stack at 4K increments is necessary to ensure
8988// that the guard pages used by the OS virtual memory manager are allocated in
8989// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00008990SDValue
8991X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008992 SelectionDAG &DAG) const {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008993 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows() ||
Nick Lewycky8a8d4792011-12-02 22:16:29 +00008994 getTargetMachine().Options.EnableSegmentedStacks) &&
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008995 "This should be used only on Windows targets or when segmented stacks "
Rafael Espindola96428ce2011-09-06 18:43:08 +00008996 "are being used");
8997 assert(!Subtarget->isTargetEnvMacho() && "Not implemented");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008998 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008999
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009000 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00009001 SDValue Chain = Op.getOperand(0);
9002 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009003 // FIXME: Ensure alignment here
9004
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009005 bool Is64Bit = Subtarget->is64Bit();
9006 EVT SPTy = Is64Bit ? MVT::i64 : MVT::i32;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009007
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009008 if (getTargetMachine().Options.EnableSegmentedStacks) {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009009 MachineFunction &MF = DAG.getMachineFunction();
9010 MachineRegisterInfo &MRI = MF.getRegInfo();
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009011
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009012 if (Is64Bit) {
9013 // The 64 bit implementation of segmented stacks needs to clobber both r10
Rafael Espindola96428ce2011-09-06 18:43:08 +00009014 // r11. This makes it impossible to use it along with nested parameters.
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009015 const Function *F = MF.getFunction();
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00009016
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009017 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
9018 I != E; I++)
9019 if (I->hasNestAttr())
9020 report_fatal_error("Cannot use segmented stacks with functions that "
9021 "have nested arguments.");
9022 }
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00009023
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009024 const TargetRegisterClass *AddrRegClass =
9025 getRegClassFor(Subtarget->is64Bit() ? MVT::i64:MVT::i32);
9026 unsigned Vreg = MRI.createVirtualRegister(AddrRegClass);
9027 Chain = DAG.getCopyToReg(Chain, dl, Vreg, Size);
9028 SDValue Value = DAG.getNode(X86ISD::SEG_ALLOCA, dl, SPTy, Chain,
9029 DAG.getRegister(Vreg, SPTy));
9030 SDValue Ops1[2] = { Value, Chain };
9031 return DAG.getMergeValues(Ops1, 2, dl);
9032 } else {
9033 SDValue Flag;
9034 unsigned Reg = (Subtarget->is64Bit() ? X86::RAX : X86::EAX);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009035
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009036 Chain = DAG.getCopyToReg(Chain, dl, Reg, Size, Flag);
9037 Flag = Chain.getValue(1);
9038 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009039
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009040 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
9041 Flag = Chain.getValue(1);
9042
9043 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
9044
9045 SDValue Ops1[2] = { Chain.getValue(0), Chain };
9046 return DAG.getMergeValues(Ops1, 2, dl);
9047 }
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009048}
9049
Dan Gohmand858e902010-04-17 15:26:15 +00009050SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00009051 MachineFunction &MF = DAG.getMachineFunction();
9052 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
9053
Dan Gohman69de1932008-02-06 22:27:42 +00009054 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00009055 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00009056
Anton Korobeynikove7beda12010-10-03 22:52:07 +00009057 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00009058 // vastart just stores the address of the VarArgsFrameIndex slot into the
9059 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00009060 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9061 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009062 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
9063 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009064 }
9065
9066 // __va_list_tag:
9067 // gp_offset (0 - 6 * 8)
9068 // fp_offset (48 - 48 + 8 * 16)
9069 // overflow_arg_area (point to parameters coming in memory).
9070 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00009071 SmallVector<SDValue, 8> MemOps;
9072 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00009073 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009074 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009075 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
9076 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009077 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009078 MemOps.push_back(Store);
9079
9080 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009081 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009082 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009083 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009084 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
9085 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009086 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009087 MemOps.push_back(Store);
9088
9089 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +00009090 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009091 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00009092 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9093 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009094 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
9095 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +00009096 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009097 MemOps.push_back(Store);
9098
9099 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +00009100 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009101 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00009102 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
9103 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009104 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
9105 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009106 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009107 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00009108 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00009109}
9110
Dan Gohmand858e902010-04-17 15:26:15 +00009111SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +00009112 assert(Subtarget->is64Bit() &&
9113 "LowerVAARG only handles 64-bit va_arg!");
9114 assert((Subtarget->isTargetLinux() ||
9115 Subtarget->isTargetDarwin()) &&
9116 "Unhandled target in LowerVAARG");
9117 assert(Op.getNode()->getNumOperands() == 4);
9118 SDValue Chain = Op.getOperand(0);
9119 SDValue SrcPtr = Op.getOperand(1);
9120 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
9121 unsigned Align = Op.getConstantOperandVal(3);
9122 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9018e832008-05-10 01:26:14 +00009123
Dan Gohman320afb82010-10-12 18:00:49 +00009124 EVT ArgVT = Op.getNode()->getValueType(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009125 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Dan Gohman320afb82010-10-12 18:00:49 +00009126 uint32_t ArgSize = getTargetData()->getTypeAllocSize(ArgTy);
9127 uint8_t ArgMode;
9128
9129 // Decide which area this value should be read from.
9130 // TODO: Implement the AMD64 ABI in its entirety. This simple
9131 // selection mechanism works only for the basic types.
9132 if (ArgVT == MVT::f80) {
9133 llvm_unreachable("va_arg for f80 not yet implemented");
9134 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
9135 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
9136 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
9137 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
9138 } else {
9139 llvm_unreachable("Unhandled argument type in LowerVAARG");
9140 }
9141
9142 if (ArgMode == 2) {
9143 // Sanity Check: Make sure using fp_offset makes sense.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009144 assert(!getTargetMachine().Options.UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +00009145 !(DAG.getMachineFunction()
9146 .getFunction()->hasFnAttr(Attribute::NoImplicitFloat)) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00009147 Subtarget->hasSSE1());
Dan Gohman320afb82010-10-12 18:00:49 +00009148 }
9149
9150 // Insert VAARG_64 node into the DAG
9151 // VAARG_64 returns two values: Variable Argument Address, Chain
9152 SmallVector<SDValue, 11> InstOps;
9153 InstOps.push_back(Chain);
9154 InstOps.push_back(SrcPtr);
9155 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
9156 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
9157 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
9158 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
9159 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
9160 VTs, &InstOps[0], InstOps.size(),
9161 MVT::i64,
9162 MachinePointerInfo(SV),
9163 /*Align=*/0,
9164 /*Volatile=*/false,
9165 /*ReadMem=*/true,
9166 /*WriteMem=*/true);
9167 Chain = VAARG.getValue(1);
9168
9169 // Load the next argument and return it
9170 return DAG.getLoad(ArgVT, dl,
9171 Chain,
9172 VAARG,
9173 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009174 false, false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +00009175}
9176
Dan Gohmand858e902010-04-17 15:26:15 +00009177SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00009178 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00009179 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00009180 SDValue Chain = Op.getOperand(0);
9181 SDValue DstPtr = Op.getOperand(1);
9182 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00009183 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
9184 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00009185 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00009186
Chris Lattnere72f2022010-09-21 05:40:29 +00009187 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00009188 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +00009189 false,
Chris Lattnere72f2022010-09-21 05:40:29 +00009190 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00009191}
9192
Craig Topper80e46362012-01-23 06:16:53 +00009193// getTargetVShiftNOde - Handle vector element shifts where the shift amount
9194// may or may not be a constant. Takes immediate version of shift as input.
9195static SDValue getTargetVShiftNode(unsigned Opc, DebugLoc dl, EVT VT,
9196 SDValue SrcOp, SDValue ShAmt,
9197 SelectionDAG &DAG) {
9198 assert(ShAmt.getValueType() == MVT::i32 && "ShAmt is not i32");
9199
9200 if (isa<ConstantSDNode>(ShAmt)) {
9201 switch (Opc) {
9202 default: llvm_unreachable("Unknown target vector shift node");
9203 case X86ISD::VSHLI:
9204 case X86ISD::VSRLI:
9205 case X86ISD::VSRAI:
9206 return DAG.getNode(Opc, dl, VT, SrcOp, ShAmt);
9207 }
9208 }
9209
9210 // Change opcode to non-immediate version
9211 switch (Opc) {
9212 default: llvm_unreachable("Unknown target vector shift node");
9213 case X86ISD::VSHLI: Opc = X86ISD::VSHL; break;
9214 case X86ISD::VSRLI: Opc = X86ISD::VSRL; break;
9215 case X86ISD::VSRAI: Opc = X86ISD::VSRA; break;
9216 }
9217
9218 // Need to build a vector containing shift amount
9219 // Shift amount is 32-bits, but SSE instructions read 64-bit, so fill with 0
9220 SDValue ShOps[4];
9221 ShOps[0] = ShAmt;
9222 ShOps[1] = DAG.getConstant(0, MVT::i32);
9223 ShOps[2] = DAG.getUNDEF(MVT::i32);
9224 ShOps[3] = DAG.getUNDEF(MVT::i32);
9225 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, &ShOps[0], 4);
9226 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
9227 return DAG.getNode(Opc, dl, VT, SrcOp, ShAmt);
9228}
9229
Dan Gohman475871a2008-07-27 21:46:04 +00009230SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00009231X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009232 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009233 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00009234 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00009235 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00009236 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00009237 case Intrinsic::x86_sse_comieq_ss:
9238 case Intrinsic::x86_sse_comilt_ss:
9239 case Intrinsic::x86_sse_comile_ss:
9240 case Intrinsic::x86_sse_comigt_ss:
9241 case Intrinsic::x86_sse_comige_ss:
9242 case Intrinsic::x86_sse_comineq_ss:
9243 case Intrinsic::x86_sse_ucomieq_ss:
9244 case Intrinsic::x86_sse_ucomilt_ss:
9245 case Intrinsic::x86_sse_ucomile_ss:
9246 case Intrinsic::x86_sse_ucomigt_ss:
9247 case Intrinsic::x86_sse_ucomige_ss:
9248 case Intrinsic::x86_sse_ucomineq_ss:
9249 case Intrinsic::x86_sse2_comieq_sd:
9250 case Intrinsic::x86_sse2_comilt_sd:
9251 case Intrinsic::x86_sse2_comile_sd:
9252 case Intrinsic::x86_sse2_comigt_sd:
9253 case Intrinsic::x86_sse2_comige_sd:
9254 case Intrinsic::x86_sse2_comineq_sd:
9255 case Intrinsic::x86_sse2_ucomieq_sd:
9256 case Intrinsic::x86_sse2_ucomilt_sd:
9257 case Intrinsic::x86_sse2_ucomile_sd:
9258 case Intrinsic::x86_sse2_ucomigt_sd:
9259 case Intrinsic::x86_sse2_ucomige_sd:
9260 case Intrinsic::x86_sse2_ucomineq_sd: {
9261 unsigned Opc = 0;
9262 ISD::CondCode CC = ISD::SETCC_INVALID;
9263 switch (IntNo) {
Craig Topper86c7c582012-01-30 01:10:15 +00009264 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009265 case Intrinsic::x86_sse_comieq_ss:
9266 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009267 Opc = X86ISD::COMI;
9268 CC = ISD::SETEQ;
9269 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009270 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009271 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009272 Opc = X86ISD::COMI;
9273 CC = ISD::SETLT;
9274 break;
9275 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009276 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009277 Opc = X86ISD::COMI;
9278 CC = ISD::SETLE;
9279 break;
9280 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009281 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009282 Opc = X86ISD::COMI;
9283 CC = ISD::SETGT;
9284 break;
9285 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009286 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009287 Opc = X86ISD::COMI;
9288 CC = ISD::SETGE;
9289 break;
9290 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009291 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009292 Opc = X86ISD::COMI;
9293 CC = ISD::SETNE;
9294 break;
9295 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009296 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009297 Opc = X86ISD::UCOMI;
9298 CC = ISD::SETEQ;
9299 break;
9300 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009301 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009302 Opc = X86ISD::UCOMI;
9303 CC = ISD::SETLT;
9304 break;
9305 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009306 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009307 Opc = X86ISD::UCOMI;
9308 CC = ISD::SETLE;
9309 break;
9310 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009311 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009312 Opc = X86ISD::UCOMI;
9313 CC = ISD::SETGT;
9314 break;
9315 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009316 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009317 Opc = X86ISD::UCOMI;
9318 CC = ISD::SETGE;
9319 break;
9320 case Intrinsic::x86_sse_ucomineq_ss:
9321 case Intrinsic::x86_sse2_ucomineq_sd:
9322 Opc = X86ISD::UCOMI;
9323 CC = ISD::SETNE;
9324 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009325 }
Evan Cheng734503b2006-09-11 02:19:56 +00009326
Dan Gohman475871a2008-07-27 21:46:04 +00009327 SDValue LHS = Op.getOperand(1);
9328 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00009329 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00009330 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00009331 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
9332 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
9333 DAG.getConstant(X86CC, MVT::i8), Cond);
9334 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00009335 }
Craig Topper86c7c582012-01-30 01:10:15 +00009336 // XOP comparison intrinsics
9337 case Intrinsic::x86_xop_vpcomltb:
9338 case Intrinsic::x86_xop_vpcomltw:
9339 case Intrinsic::x86_xop_vpcomltd:
9340 case Intrinsic::x86_xop_vpcomltq:
9341 case Intrinsic::x86_xop_vpcomltub:
9342 case Intrinsic::x86_xop_vpcomltuw:
9343 case Intrinsic::x86_xop_vpcomltud:
9344 case Intrinsic::x86_xop_vpcomltuq:
9345 case Intrinsic::x86_xop_vpcomleb:
9346 case Intrinsic::x86_xop_vpcomlew:
9347 case Intrinsic::x86_xop_vpcomled:
9348 case Intrinsic::x86_xop_vpcomleq:
9349 case Intrinsic::x86_xop_vpcomleub:
9350 case Intrinsic::x86_xop_vpcomleuw:
9351 case Intrinsic::x86_xop_vpcomleud:
9352 case Intrinsic::x86_xop_vpcomleuq:
9353 case Intrinsic::x86_xop_vpcomgtb:
9354 case Intrinsic::x86_xop_vpcomgtw:
9355 case Intrinsic::x86_xop_vpcomgtd:
9356 case Intrinsic::x86_xop_vpcomgtq:
9357 case Intrinsic::x86_xop_vpcomgtub:
9358 case Intrinsic::x86_xop_vpcomgtuw:
9359 case Intrinsic::x86_xop_vpcomgtud:
9360 case Intrinsic::x86_xop_vpcomgtuq:
9361 case Intrinsic::x86_xop_vpcomgeb:
9362 case Intrinsic::x86_xop_vpcomgew:
9363 case Intrinsic::x86_xop_vpcomged:
9364 case Intrinsic::x86_xop_vpcomgeq:
9365 case Intrinsic::x86_xop_vpcomgeub:
9366 case Intrinsic::x86_xop_vpcomgeuw:
9367 case Intrinsic::x86_xop_vpcomgeud:
9368 case Intrinsic::x86_xop_vpcomgeuq:
9369 case Intrinsic::x86_xop_vpcomeqb:
9370 case Intrinsic::x86_xop_vpcomeqw:
9371 case Intrinsic::x86_xop_vpcomeqd:
9372 case Intrinsic::x86_xop_vpcomeqq:
9373 case Intrinsic::x86_xop_vpcomequb:
9374 case Intrinsic::x86_xop_vpcomequw:
9375 case Intrinsic::x86_xop_vpcomequd:
9376 case Intrinsic::x86_xop_vpcomequq:
9377 case Intrinsic::x86_xop_vpcomneb:
9378 case Intrinsic::x86_xop_vpcomnew:
9379 case Intrinsic::x86_xop_vpcomned:
9380 case Intrinsic::x86_xop_vpcomneq:
9381 case Intrinsic::x86_xop_vpcomneub:
9382 case Intrinsic::x86_xop_vpcomneuw:
9383 case Intrinsic::x86_xop_vpcomneud:
9384 case Intrinsic::x86_xop_vpcomneuq:
9385 case Intrinsic::x86_xop_vpcomfalseb:
9386 case Intrinsic::x86_xop_vpcomfalsew:
9387 case Intrinsic::x86_xop_vpcomfalsed:
9388 case Intrinsic::x86_xop_vpcomfalseq:
9389 case Intrinsic::x86_xop_vpcomfalseub:
9390 case Intrinsic::x86_xop_vpcomfalseuw:
9391 case Intrinsic::x86_xop_vpcomfalseud:
9392 case Intrinsic::x86_xop_vpcomfalseuq:
9393 case Intrinsic::x86_xop_vpcomtrueb:
9394 case Intrinsic::x86_xop_vpcomtruew:
9395 case Intrinsic::x86_xop_vpcomtrued:
9396 case Intrinsic::x86_xop_vpcomtrueq:
9397 case Intrinsic::x86_xop_vpcomtrueub:
9398 case Intrinsic::x86_xop_vpcomtrueuw:
9399 case Intrinsic::x86_xop_vpcomtrueud:
9400 case Intrinsic::x86_xop_vpcomtrueuq: {
9401 unsigned CC = 0;
9402 unsigned Opc = 0;
9403
9404 switch (IntNo) {
9405 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
9406 case Intrinsic::x86_xop_vpcomltb:
9407 case Intrinsic::x86_xop_vpcomltw:
9408 case Intrinsic::x86_xop_vpcomltd:
9409 case Intrinsic::x86_xop_vpcomltq:
9410 CC = 0;
9411 Opc = X86ISD::VPCOM;
9412 break;
9413 case Intrinsic::x86_xop_vpcomltub:
9414 case Intrinsic::x86_xop_vpcomltuw:
9415 case Intrinsic::x86_xop_vpcomltud:
9416 case Intrinsic::x86_xop_vpcomltuq:
9417 CC = 0;
9418 Opc = X86ISD::VPCOMU;
9419 break;
9420 case Intrinsic::x86_xop_vpcomleb:
9421 case Intrinsic::x86_xop_vpcomlew:
9422 case Intrinsic::x86_xop_vpcomled:
9423 case Intrinsic::x86_xop_vpcomleq:
9424 CC = 1;
9425 Opc = X86ISD::VPCOM;
9426 break;
9427 case Intrinsic::x86_xop_vpcomleub:
9428 case Intrinsic::x86_xop_vpcomleuw:
9429 case Intrinsic::x86_xop_vpcomleud:
9430 case Intrinsic::x86_xop_vpcomleuq:
9431 CC = 1;
9432 Opc = X86ISD::VPCOMU;
9433 break;
9434 case Intrinsic::x86_xop_vpcomgtb:
9435 case Intrinsic::x86_xop_vpcomgtw:
9436 case Intrinsic::x86_xop_vpcomgtd:
9437 case Intrinsic::x86_xop_vpcomgtq:
9438 CC = 2;
9439 Opc = X86ISD::VPCOM;
9440 break;
9441 case Intrinsic::x86_xop_vpcomgtub:
9442 case Intrinsic::x86_xop_vpcomgtuw:
9443 case Intrinsic::x86_xop_vpcomgtud:
9444 case Intrinsic::x86_xop_vpcomgtuq:
9445 CC = 2;
9446 Opc = X86ISD::VPCOMU;
9447 break;
9448 case Intrinsic::x86_xop_vpcomgeb:
9449 case Intrinsic::x86_xop_vpcomgew:
9450 case Intrinsic::x86_xop_vpcomged:
9451 case Intrinsic::x86_xop_vpcomgeq:
9452 CC = 3;
9453 Opc = X86ISD::VPCOM;
9454 break;
9455 case Intrinsic::x86_xop_vpcomgeub:
9456 case Intrinsic::x86_xop_vpcomgeuw:
9457 case Intrinsic::x86_xop_vpcomgeud:
9458 case Intrinsic::x86_xop_vpcomgeuq:
9459 CC = 3;
9460 Opc = X86ISD::VPCOMU;
9461 break;
9462 case Intrinsic::x86_xop_vpcomeqb:
9463 case Intrinsic::x86_xop_vpcomeqw:
9464 case Intrinsic::x86_xop_vpcomeqd:
9465 case Intrinsic::x86_xop_vpcomeqq:
9466 CC = 4;
9467 Opc = X86ISD::VPCOM;
9468 break;
9469 case Intrinsic::x86_xop_vpcomequb:
9470 case Intrinsic::x86_xop_vpcomequw:
9471 case Intrinsic::x86_xop_vpcomequd:
9472 case Intrinsic::x86_xop_vpcomequq:
9473 CC = 4;
9474 Opc = X86ISD::VPCOMU;
9475 break;
9476 case Intrinsic::x86_xop_vpcomneb:
9477 case Intrinsic::x86_xop_vpcomnew:
9478 case Intrinsic::x86_xop_vpcomned:
9479 case Intrinsic::x86_xop_vpcomneq:
9480 CC = 5;
9481 Opc = X86ISD::VPCOM;
9482 break;
9483 case Intrinsic::x86_xop_vpcomneub:
9484 case Intrinsic::x86_xop_vpcomneuw:
9485 case Intrinsic::x86_xop_vpcomneud:
9486 case Intrinsic::x86_xop_vpcomneuq:
9487 CC = 5;
9488 Opc = X86ISD::VPCOMU;
9489 break;
9490 case Intrinsic::x86_xop_vpcomfalseb:
9491 case Intrinsic::x86_xop_vpcomfalsew:
9492 case Intrinsic::x86_xop_vpcomfalsed:
9493 case Intrinsic::x86_xop_vpcomfalseq:
9494 CC = 6;
9495 Opc = X86ISD::VPCOM;
9496 break;
9497 case Intrinsic::x86_xop_vpcomfalseub:
9498 case Intrinsic::x86_xop_vpcomfalseuw:
9499 case Intrinsic::x86_xop_vpcomfalseud:
9500 case Intrinsic::x86_xop_vpcomfalseuq:
9501 CC = 6;
9502 Opc = X86ISD::VPCOMU;
9503 break;
9504 case Intrinsic::x86_xop_vpcomtrueb:
9505 case Intrinsic::x86_xop_vpcomtruew:
9506 case Intrinsic::x86_xop_vpcomtrued:
9507 case Intrinsic::x86_xop_vpcomtrueq:
9508 CC = 7;
9509 Opc = X86ISD::VPCOM;
9510 break;
9511 case Intrinsic::x86_xop_vpcomtrueub:
9512 case Intrinsic::x86_xop_vpcomtrueuw:
9513 case Intrinsic::x86_xop_vpcomtrueud:
9514 case Intrinsic::x86_xop_vpcomtrueuq:
9515 CC = 7;
9516 Opc = X86ISD::VPCOMU;
9517 break;
9518 }
9519
9520 SDValue LHS = Op.getOperand(1);
9521 SDValue RHS = Op.getOperand(2);
9522 return DAG.getNode(Opc, dl, Op.getValueType(), LHS, RHS,
9523 DAG.getConstant(CC, MVT::i8));
9524 }
9525
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009526 // Arithmetic intrinsics.
Craig Topper5b209e82012-02-05 03:14:49 +00009527 case Intrinsic::x86_sse2_pmulu_dq:
9528 case Intrinsic::x86_avx2_pmulu_dq:
9529 return DAG.getNode(X86ISD::PMULUDQ, dl, Op.getValueType(),
9530 Op.getOperand(1), Op.getOperand(2));
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009531 case Intrinsic::x86_sse3_hadd_ps:
9532 case Intrinsic::x86_sse3_hadd_pd:
9533 case Intrinsic::x86_avx_hadd_ps_256:
9534 case Intrinsic::x86_avx_hadd_pd_256:
9535 return DAG.getNode(X86ISD::FHADD, dl, Op.getValueType(),
9536 Op.getOperand(1), Op.getOperand(2));
9537 case Intrinsic::x86_sse3_hsub_ps:
9538 case Intrinsic::x86_sse3_hsub_pd:
9539 case Intrinsic::x86_avx_hsub_ps_256:
9540 case Intrinsic::x86_avx_hsub_pd_256:
9541 return DAG.getNode(X86ISD::FHSUB, dl, Op.getValueType(),
9542 Op.getOperand(1), Op.getOperand(2));
Craig Topper4bb3f342012-01-25 05:37:32 +00009543 case Intrinsic::x86_ssse3_phadd_w_128:
9544 case Intrinsic::x86_ssse3_phadd_d_128:
9545 case Intrinsic::x86_avx2_phadd_w:
9546 case Intrinsic::x86_avx2_phadd_d:
9547 return DAG.getNode(X86ISD::HADD, dl, Op.getValueType(),
9548 Op.getOperand(1), Op.getOperand(2));
9549 case Intrinsic::x86_ssse3_phsub_w_128:
9550 case Intrinsic::x86_ssse3_phsub_d_128:
9551 case Intrinsic::x86_avx2_phsub_w:
9552 case Intrinsic::x86_avx2_phsub_d:
9553 return DAG.getNode(X86ISD::HSUB, dl, Op.getValueType(),
9554 Op.getOperand(1), Op.getOperand(2));
Craig Topper98fc7292011-11-19 17:46:46 +00009555 case Intrinsic::x86_avx2_psllv_d:
9556 case Intrinsic::x86_avx2_psllv_q:
9557 case Intrinsic::x86_avx2_psllv_d_256:
9558 case Intrinsic::x86_avx2_psllv_q_256:
9559 return DAG.getNode(ISD::SHL, dl, Op.getValueType(),
9560 Op.getOperand(1), Op.getOperand(2));
9561 case Intrinsic::x86_avx2_psrlv_d:
9562 case Intrinsic::x86_avx2_psrlv_q:
9563 case Intrinsic::x86_avx2_psrlv_d_256:
9564 case Intrinsic::x86_avx2_psrlv_q_256:
9565 return DAG.getNode(ISD::SRL, dl, Op.getValueType(),
9566 Op.getOperand(1), Op.getOperand(2));
9567 case Intrinsic::x86_avx2_psrav_d:
9568 case Intrinsic::x86_avx2_psrav_d_256:
9569 return DAG.getNode(ISD::SRA, dl, Op.getValueType(),
9570 Op.getOperand(1), Op.getOperand(2));
Craig Topper969ba282012-01-25 06:43:11 +00009571 case Intrinsic::x86_ssse3_pshuf_b_128:
9572 case Intrinsic::x86_avx2_pshuf_b:
9573 return DAG.getNode(X86ISD::PSHUFB, dl, Op.getValueType(),
9574 Op.getOperand(1), Op.getOperand(2));
9575 case Intrinsic::x86_ssse3_psign_b_128:
9576 case Intrinsic::x86_ssse3_psign_w_128:
9577 case Intrinsic::x86_ssse3_psign_d_128:
9578 case Intrinsic::x86_avx2_psign_b:
9579 case Intrinsic::x86_avx2_psign_w:
9580 case Intrinsic::x86_avx2_psign_d:
9581 return DAG.getNode(X86ISD::PSIGN, dl, Op.getValueType(),
9582 Op.getOperand(1), Op.getOperand(2));
Craig Toppere566cd02012-01-26 07:18:03 +00009583 case Intrinsic::x86_sse41_insertps:
9584 return DAG.getNode(X86ISD::INSERTPS, dl, Op.getValueType(),
9585 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
9586 case Intrinsic::x86_avx_vperm2f128_ps_256:
9587 case Intrinsic::x86_avx_vperm2f128_pd_256:
9588 case Intrinsic::x86_avx_vperm2f128_si_256:
9589 case Intrinsic::x86_avx2_vperm2i128:
9590 return DAG.getNode(X86ISD::VPERM2X128, dl, Op.getValueType(),
9591 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
Craig Topper5a313bb2012-02-08 06:36:57 +00009592 case Intrinsic::x86_avx_vpermil_ps:
9593 case Intrinsic::x86_avx_vpermil_pd:
9594 case Intrinsic::x86_avx_vpermil_ps_256:
9595 case Intrinsic::x86_avx_vpermil_pd_256:
9596 return DAG.getNode(X86ISD::VPERMILP, dl, Op.getValueType(),
9597 Op.getOperand(1), Op.getOperand(2));
Craig Topper98fc7292011-11-19 17:46:46 +00009598
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009599 // ptest and testp intrinsics. The intrinsic these come from are designed to
9600 // return an integer value, not just an instruction so lower it to the ptest
9601 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00009602 case Intrinsic::x86_sse41_ptestz:
9603 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009604 case Intrinsic::x86_sse41_ptestnzc:
9605 case Intrinsic::x86_avx_ptestz_256:
9606 case Intrinsic::x86_avx_ptestc_256:
9607 case Intrinsic::x86_avx_ptestnzc_256:
9608 case Intrinsic::x86_avx_vtestz_ps:
9609 case Intrinsic::x86_avx_vtestc_ps:
9610 case Intrinsic::x86_avx_vtestnzc_ps:
9611 case Intrinsic::x86_avx_vtestz_pd:
9612 case Intrinsic::x86_avx_vtestc_pd:
9613 case Intrinsic::x86_avx_vtestnzc_pd:
9614 case Intrinsic::x86_avx_vtestz_ps_256:
9615 case Intrinsic::x86_avx_vtestc_ps_256:
9616 case Intrinsic::x86_avx_vtestnzc_ps_256:
9617 case Intrinsic::x86_avx_vtestz_pd_256:
9618 case Intrinsic::x86_avx_vtestc_pd_256:
9619 case Intrinsic::x86_avx_vtestnzc_pd_256: {
9620 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00009621 unsigned X86CC = 0;
9622 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00009623 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009624 case Intrinsic::x86_avx_vtestz_ps:
9625 case Intrinsic::x86_avx_vtestz_pd:
9626 case Intrinsic::x86_avx_vtestz_ps_256:
9627 case Intrinsic::x86_avx_vtestz_pd_256:
9628 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009629 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009630 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009631 // ZF = 1
9632 X86CC = X86::COND_E;
9633 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009634 case Intrinsic::x86_avx_vtestc_ps:
9635 case Intrinsic::x86_avx_vtestc_pd:
9636 case Intrinsic::x86_avx_vtestc_ps_256:
9637 case Intrinsic::x86_avx_vtestc_pd_256:
9638 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009639 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009640 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009641 // CF = 1
9642 X86CC = X86::COND_B;
9643 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009644 case Intrinsic::x86_avx_vtestnzc_ps:
9645 case Intrinsic::x86_avx_vtestnzc_pd:
9646 case Intrinsic::x86_avx_vtestnzc_ps_256:
9647 case Intrinsic::x86_avx_vtestnzc_pd_256:
9648 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00009649 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009650 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009651 // ZF and CF = 0
9652 X86CC = X86::COND_A;
9653 break;
9654 }
Eric Christopherfd179292009-08-27 18:07:15 +00009655
Eric Christopher71c67532009-07-29 00:28:05 +00009656 SDValue LHS = Op.getOperand(1);
9657 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009658 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
9659 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00009660 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
9661 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
9662 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00009663 }
Evan Cheng5759f972008-05-04 09:15:50 +00009664
Craig Topper80e46362012-01-23 06:16:53 +00009665 // SSE/AVX shift intrinsics
9666 case Intrinsic::x86_sse2_psll_w:
9667 case Intrinsic::x86_sse2_psll_d:
9668 case Intrinsic::x86_sse2_psll_q:
9669 case Intrinsic::x86_avx2_psll_w:
9670 case Intrinsic::x86_avx2_psll_d:
9671 case Intrinsic::x86_avx2_psll_q:
9672 return DAG.getNode(X86ISD::VSHL, dl, Op.getValueType(),
9673 Op.getOperand(1), Op.getOperand(2));
9674 case Intrinsic::x86_sse2_psrl_w:
9675 case Intrinsic::x86_sse2_psrl_d:
9676 case Intrinsic::x86_sse2_psrl_q:
9677 case Intrinsic::x86_avx2_psrl_w:
9678 case Intrinsic::x86_avx2_psrl_d:
9679 case Intrinsic::x86_avx2_psrl_q:
9680 return DAG.getNode(X86ISD::VSRL, dl, Op.getValueType(),
9681 Op.getOperand(1), Op.getOperand(2));
9682 case Intrinsic::x86_sse2_psra_w:
9683 case Intrinsic::x86_sse2_psra_d:
9684 case Intrinsic::x86_avx2_psra_w:
9685 case Intrinsic::x86_avx2_psra_d:
9686 return DAG.getNode(X86ISD::VSRA, dl, Op.getValueType(),
9687 Op.getOperand(1), Op.getOperand(2));
Evan Cheng5759f972008-05-04 09:15:50 +00009688 case Intrinsic::x86_sse2_pslli_w:
9689 case Intrinsic::x86_sse2_pslli_d:
9690 case Intrinsic::x86_sse2_pslli_q:
Craig Topper80e46362012-01-23 06:16:53 +00009691 case Intrinsic::x86_avx2_pslli_w:
9692 case Intrinsic::x86_avx2_pslli_d:
9693 case Intrinsic::x86_avx2_pslli_q:
9694 return getTargetVShiftNode(X86ISD::VSHLI, dl, Op.getValueType(),
9695 Op.getOperand(1), Op.getOperand(2), DAG);
Evan Cheng5759f972008-05-04 09:15:50 +00009696 case Intrinsic::x86_sse2_psrli_w:
9697 case Intrinsic::x86_sse2_psrli_d:
9698 case Intrinsic::x86_sse2_psrli_q:
Craig Topper80e46362012-01-23 06:16:53 +00009699 case Intrinsic::x86_avx2_psrli_w:
9700 case Intrinsic::x86_avx2_psrli_d:
9701 case Intrinsic::x86_avx2_psrli_q:
9702 return getTargetVShiftNode(X86ISD::VSRLI, dl, Op.getValueType(),
9703 Op.getOperand(1), Op.getOperand(2), DAG);
Evan Cheng5759f972008-05-04 09:15:50 +00009704 case Intrinsic::x86_sse2_psrai_w:
9705 case Intrinsic::x86_sse2_psrai_d:
Craig Topper80e46362012-01-23 06:16:53 +00009706 case Intrinsic::x86_avx2_psrai_w:
9707 case Intrinsic::x86_avx2_psrai_d:
9708 return getTargetVShiftNode(X86ISD::VSRAI, dl, Op.getValueType(),
9709 Op.getOperand(1), Op.getOperand(2), DAG);
9710 // Fix vector shift instructions where the last operand is a non-immediate
9711 // i32 value.
Evan Cheng5759f972008-05-04 09:15:50 +00009712 case Intrinsic::x86_mmx_pslli_w:
9713 case Intrinsic::x86_mmx_pslli_d:
9714 case Intrinsic::x86_mmx_pslli_q:
9715 case Intrinsic::x86_mmx_psrli_w:
9716 case Intrinsic::x86_mmx_psrli_d:
9717 case Intrinsic::x86_mmx_psrli_q:
9718 case Intrinsic::x86_mmx_psrai_w:
9719 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00009720 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00009721 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00009722 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00009723
9724 unsigned NewIntNo = 0;
Evan Cheng5759f972008-05-04 09:15:50 +00009725 switch (IntNo) {
Craig Topper80e46362012-01-23 06:16:53 +00009726 case Intrinsic::x86_mmx_pslli_w:
9727 NewIntNo = Intrinsic::x86_mmx_psll_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009728 break;
Craig Topper80e46362012-01-23 06:16:53 +00009729 case Intrinsic::x86_mmx_pslli_d:
9730 NewIntNo = Intrinsic::x86_mmx_psll_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009731 break;
Craig Topper80e46362012-01-23 06:16:53 +00009732 case Intrinsic::x86_mmx_pslli_q:
9733 NewIntNo = Intrinsic::x86_mmx_psll_q;
Evan Cheng5759f972008-05-04 09:15:50 +00009734 break;
Craig Topper80e46362012-01-23 06:16:53 +00009735 case Intrinsic::x86_mmx_psrli_w:
9736 NewIntNo = Intrinsic::x86_mmx_psrl_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009737 break;
Craig Topper80e46362012-01-23 06:16:53 +00009738 case Intrinsic::x86_mmx_psrli_d:
9739 NewIntNo = Intrinsic::x86_mmx_psrl_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009740 break;
Craig Topper80e46362012-01-23 06:16:53 +00009741 case Intrinsic::x86_mmx_psrli_q:
9742 NewIntNo = Intrinsic::x86_mmx_psrl_q;
Evan Cheng5759f972008-05-04 09:15:50 +00009743 break;
Craig Topper80e46362012-01-23 06:16:53 +00009744 case Intrinsic::x86_mmx_psrai_w:
9745 NewIntNo = Intrinsic::x86_mmx_psra_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009746 break;
Craig Topper80e46362012-01-23 06:16:53 +00009747 case Intrinsic::x86_mmx_psrai_d:
9748 NewIntNo = Intrinsic::x86_mmx_psra_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009749 break;
Craig Topper80e46362012-01-23 06:16:53 +00009750 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00009751 }
Mon P Wangefa42202009-09-03 19:56:25 +00009752
9753 // The vector shift intrinsics with scalars uses 32b shift amounts but
9754 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
9755 // to be zero.
Craig Topper80e46362012-01-23 06:16:53 +00009756 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, ShAmt,
9757 DAG.getConstant(0, MVT::i32));
Dale Johannesen0488fb62010-09-30 23:57:10 +00009758// FIXME this must be lowered to get rid of the invalid type.
Mon P Wangefa42202009-09-03 19:56:25 +00009759
Owen Andersone50ed302009-08-10 22:56:29 +00009760 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009761 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009762 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009763 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00009764 Op.getOperand(1), ShAmt);
9765 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00009766 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00009767}
Evan Cheng72261582005-12-20 06:22:03 +00009768
Dan Gohmand858e902010-04-17 15:26:15 +00009769SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
9770 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00009771 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9772 MFI->setReturnAddressIsTaken(true);
9773
Bill Wendling64e87322009-01-16 19:25:27 +00009774 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009775 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00009776
9777 if (Depth > 0) {
9778 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
9779 SDValue Offset =
9780 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00009781 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009782 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00009783 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009784 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009785 MachinePointerInfo(), false, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00009786 }
9787
9788 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00009789 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00009790 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009791 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00009792}
9793
Dan Gohmand858e902010-04-17 15:26:15 +00009794SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00009795 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9796 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00009797
Owen Andersone50ed302009-08-10 22:56:29 +00009798 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009799 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00009800 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
9801 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00009802 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00009803 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +00009804 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
9805 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009806 false, false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00009807 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00009808}
9809
Dan Gohman475871a2008-07-27 21:46:04 +00009810SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009811 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009812 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009813}
9814
Dan Gohmand858e902010-04-17 15:26:15 +00009815SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009816 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00009817 SDValue Chain = Op.getOperand(0);
9818 SDValue Offset = Op.getOperand(1);
9819 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009820 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009821
Dan Gohmand8816272010-08-11 18:14:00 +00009822 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
9823 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
9824 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009825 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009826
Dan Gohmand8816272010-08-11 18:14:00 +00009827 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
9828 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009829 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009830 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
9831 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00009832 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009833 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009834
Dale Johannesene4d209d2009-02-03 20:21:25 +00009835 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009836 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009837 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009838}
9839
Duncan Sands4a544a72011-09-06 13:37:06 +00009840SDValue X86TargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
9841 SelectionDAG &DAG) const {
9842 return Op.getOperand(0);
9843}
9844
9845SDValue X86TargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
9846 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009847 SDValue Root = Op.getOperand(0);
9848 SDValue Trmp = Op.getOperand(1); // trampoline
9849 SDValue FPtr = Op.getOperand(2); // nested function
9850 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009851 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009852
Dan Gohman69de1932008-02-06 22:27:42 +00009853 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009854
9855 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00009856 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00009857
9858 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00009859 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
9860 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00009861
Evan Cheng0e6a0522011-07-18 20:57:22 +00009862 const unsigned char N86R10 = X86_MC::getX86RegNum(X86::R10);
9863 const unsigned char N86R11 = X86_MC::getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00009864
9865 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
9866
9867 // Load the pointer to the nested function into R11.
9868 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00009869 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00009870 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009871 Addr, MachinePointerInfo(TrmpAddr),
9872 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009873
Owen Anderson825b72b2009-08-11 20:47:22 +00009874 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9875 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009876 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
9877 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +00009878 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009879
9880 // Load the 'nest' parameter value into R10.
9881 // R10 is specified in X86CallingConv.td
9882 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00009883 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9884 DAG.getConstant(10, MVT::i64));
9885 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009886 Addr, MachinePointerInfo(TrmpAddr, 10),
9887 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009888
Owen Anderson825b72b2009-08-11 20:47:22 +00009889 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9890 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009891 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
9892 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +00009893 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009894
9895 // Jump to the nested function.
9896 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00009897 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9898 DAG.getConstant(20, MVT::i64));
9899 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009900 Addr, MachinePointerInfo(TrmpAddr, 20),
9901 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009902
9903 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00009904 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9905 DAG.getConstant(22, MVT::i64));
9906 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009907 MachinePointerInfo(TrmpAddr, 22),
9908 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009909
Duncan Sands4a544a72011-09-06 13:37:06 +00009910 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009911 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00009912 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00009913 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00009914 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00009915 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009916
9917 switch (CC) {
9918 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009919 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009920 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009921 case CallingConv::X86_StdCall: {
9922 // Pass 'nest' parameter in ECX.
9923 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009924 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009925
9926 // Check that ECX wasn't needed by an 'inreg' parameter.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009927 FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00009928 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009929
Chris Lattner58d74912008-03-12 17:45:29 +00009930 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00009931 unsigned InRegCount = 0;
9932 unsigned Idx = 1;
9933
9934 for (FunctionType::param_iterator I = FTy->param_begin(),
9935 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00009936 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00009937 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009938 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009939
9940 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +00009941 report_fatal_error("Nest register in use - reduce number of inreg"
9942 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009943 }
9944 }
9945 break;
9946 }
9947 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00009948 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00009949 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009950 // Pass 'nest' parameter in EAX.
9951 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009952 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009953 break;
9954 }
9955
Dan Gohman475871a2008-07-27 21:46:04 +00009956 SDValue OutChains[4];
9957 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009958
Owen Anderson825b72b2009-08-11 20:47:22 +00009959 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9960 DAG.getConstant(10, MVT::i32));
9961 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009962
Chris Lattnera62fe662010-02-05 19:20:30 +00009963 // This is storing the opcode for MOV32ri.
9964 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Evan Cheng0e6a0522011-07-18 20:57:22 +00009965 const unsigned char N86Reg = X86_MC::getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00009966 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009967 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009968 Trmp, MachinePointerInfo(TrmpAddr),
9969 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009970
Owen Anderson825b72b2009-08-11 20:47:22 +00009971 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9972 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009973 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
9974 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +00009975 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009976
Chris Lattnera62fe662010-02-05 19:20:30 +00009977 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00009978 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9979 DAG.getConstant(5, MVT::i32));
9980 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009981 MachinePointerInfo(TrmpAddr, 5),
9982 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009983
Owen Anderson825b72b2009-08-11 20:47:22 +00009984 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9985 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009986 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
9987 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +00009988 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009989
Duncan Sands4a544a72011-09-06 13:37:06 +00009990 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009991 }
9992}
9993
Dan Gohmand858e902010-04-17 15:26:15 +00009994SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
9995 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009996 /*
9997 The rounding mode is in bits 11:10 of FPSR, and has the following
9998 settings:
9999 00 Round to nearest
10000 01 Round to -inf
10001 10 Round to +inf
10002 11 Round to 0
10003
10004 FLT_ROUNDS, on the other hand, expects the following:
10005 -1 Undefined
10006 0 Round to 0
10007 1 Round to nearest
10008 2 Round to +inf
10009 3 Round to -inf
10010
10011 To perform the conversion, we do:
10012 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
10013 */
10014
10015 MachineFunction &MF = DAG.getMachineFunction();
10016 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000010017 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010018 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +000010019 EVT VT = Op.getValueType();
Chris Lattner2156b792010-09-22 01:11:26 +000010020 DebugLoc DL = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010021
10022 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +000010023 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +000010024 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010025
Michael J. Spencerec38de22010-10-10 22:04:20 +000010026
Chris Lattner2156b792010-09-22 01:11:26 +000010027 MachineMemOperand *MMO =
10028 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
10029 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010030
Chris Lattner2156b792010-09-22 01:11:26 +000010031 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
10032 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
10033 DAG.getVTList(MVT::Other),
10034 Ops, 2, MVT::i16, MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010035
10036 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +000010037 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +000010038 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010039
10040 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +000010041 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +000010042 DAG.getNode(ISD::SRL, DL, MVT::i16,
10043 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +000010044 CWD, DAG.getConstant(0x800, MVT::i16)),
10045 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +000010046 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +000010047 DAG.getNode(ISD::SRL, DL, MVT::i16,
10048 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +000010049 CWD, DAG.getConstant(0x400, MVT::i16)),
10050 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010051
Dan Gohman475871a2008-07-27 21:46:04 +000010052 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +000010053 DAG.getNode(ISD::AND, DL, MVT::i16,
10054 DAG.getNode(ISD::ADD, DL, MVT::i16,
10055 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +000010056 DAG.getConstant(1, MVT::i16)),
10057 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010058
10059
Duncan Sands83ec4b62008-06-06 12:08:01 +000010060 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +000010061 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010062}
10063
Dan Gohmand858e902010-04-17 15:26:15 +000010064SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010065 EVT VT = Op.getValueType();
10066 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010067 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010068 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000010069
10070 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010071 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +000010072 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +000010073 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +000010074 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010075 }
Evan Cheng18efe262007-12-14 02:13:44 +000010076
Evan Cheng152804e2007-12-14 08:30:15 +000010077 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010078 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010079 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010080
10081 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010082 SDValue Ops[] = {
10083 Op,
10084 DAG.getConstant(NumBits+NumBits-1, OpVT),
10085 DAG.getConstant(X86::COND_E, MVT::i8),
10086 Op.getValue(1)
10087 };
10088 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +000010089
10090 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +000010091 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +000010092
Owen Anderson825b72b2009-08-11 20:47:22 +000010093 if (VT == MVT::i8)
10094 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010095 return Op;
10096}
10097
Chandler Carruthacc068e2011-12-24 10:55:54 +000010098SDValue X86TargetLowering::LowerCTLZ_ZERO_UNDEF(SDValue Op,
10099 SelectionDAG &DAG) const {
10100 EVT VT = Op.getValueType();
10101 EVT OpVT = VT;
10102 unsigned NumBits = VT.getSizeInBits();
10103 DebugLoc dl = Op.getDebugLoc();
10104
10105 Op = Op.getOperand(0);
10106 if (VT == MVT::i8) {
10107 // Zero extend to i32 since there is not an i8 bsr.
10108 OpVT = MVT::i32;
10109 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
10110 }
10111
10112 // Issue a bsr (scan bits in reverse).
10113 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
10114 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
10115
10116 // And xor with NumBits-1.
10117 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
10118
10119 if (VT == MVT::i8)
10120 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
10121 return Op;
10122}
10123
Dan Gohmand858e902010-04-17 15:26:15 +000010124SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010125 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +000010126 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010127 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000010128 Op = Op.getOperand(0);
Evan Cheng152804e2007-12-14 08:30:15 +000010129
10130 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Chandler Carruth77821022011-12-24 12:12:34 +000010131 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010132 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010133
10134 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010135 SDValue Ops[] = {
10136 Op,
Chandler Carruth77821022011-12-24 12:12:34 +000010137 DAG.getConstant(NumBits, VT),
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010138 DAG.getConstant(X86::COND_E, MVT::i8),
10139 Op.getValue(1)
10140 };
Chandler Carruth77821022011-12-24 12:12:34 +000010141 return DAG.getNode(X86ISD::CMOV, dl, VT, Ops, array_lengthof(Ops));
Evan Cheng18efe262007-12-14 02:13:44 +000010142}
10143
Craig Topper13894fa2011-08-24 06:14:18 +000010144// Lower256IntArith - Break a 256-bit integer operation into two new 128-bit
10145// ones, and then concatenate the result back.
10146static SDValue Lower256IntArith(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +000010147 EVT VT = Op.getValueType();
Craig Topper13894fa2011-08-24 06:14:18 +000010148
10149 assert(VT.getSizeInBits() == 256 && VT.isInteger() &&
10150 "Unsupported value type for operation");
10151
10152 int NumElems = VT.getVectorNumElements();
10153 DebugLoc dl = Op.getDebugLoc();
10154 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
10155 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
10156
10157 // Extract the LHS vectors
10158 SDValue LHS = Op.getOperand(0);
10159 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
10160 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
10161
10162 // Extract the RHS vectors
10163 SDValue RHS = Op.getOperand(1);
10164 SDValue RHS1 = Extract128BitVector(RHS, Idx0, DAG, dl);
10165 SDValue RHS2 = Extract128BitVector(RHS, Idx1, DAG, dl);
10166
10167 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10168 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10169
10170 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
10171 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1),
10172 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2));
10173}
10174
10175SDValue X86TargetLowering::LowerADD(SDValue Op, SelectionDAG &DAG) const {
10176 assert(Op.getValueType().getSizeInBits() == 256 &&
10177 Op.getValueType().isInteger() &&
10178 "Only handle AVX 256-bit vector integer operation");
10179 return Lower256IntArith(Op, DAG);
10180}
10181
10182SDValue X86TargetLowering::LowerSUB(SDValue Op, SelectionDAG &DAG) const {
10183 assert(Op.getValueType().getSizeInBits() == 256 &&
10184 Op.getValueType().isInteger() &&
10185 "Only handle AVX 256-bit vector integer operation");
10186 return Lower256IntArith(Op, DAG);
10187}
10188
10189SDValue X86TargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
10190 EVT VT = Op.getValueType();
10191
10192 // Decompose 256-bit ops into smaller 128-bit ops.
Craig Topperaaa643c2011-11-09 07:28:55 +000010193 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper13894fa2011-08-24 06:14:18 +000010194 return Lower256IntArith(Op, DAG);
10195
Craig Topper5b209e82012-02-05 03:14:49 +000010196 assert((VT == MVT::v2i64 || VT == MVT::v4i64) &&
10197 "Only know how to lower V2I64/V4I64 multiply");
10198
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010199 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +000010200
Craig Topper5b209e82012-02-05 03:14:49 +000010201 // Ahi = psrlqi(a, 32);
10202 // Bhi = psrlqi(b, 32);
10203 //
10204 // AloBlo = pmuludq(a, b);
10205 // AloBhi = pmuludq(a, Bhi);
10206 // AhiBlo = pmuludq(Ahi, b);
10207
10208 // AloBhi = psllqi(AloBhi, 32);
10209 // AhiBlo = psllqi(AhiBlo, 32);
10210 // return AloBlo + AloBhi + AhiBlo;
10211
Craig Topperaaa643c2011-11-09 07:28:55 +000010212 SDValue A = Op.getOperand(0);
10213 SDValue B = Op.getOperand(1);
10214
Craig Topper5b209e82012-02-05 03:14:49 +000010215 SDValue ShAmt = DAG.getConstant(32, MVT::i32);
Craig Topperaaa643c2011-11-09 07:28:55 +000010216
Craig Topper5b209e82012-02-05 03:14:49 +000010217 SDValue Ahi = DAG.getNode(X86ISD::VSRLI, dl, VT, A, ShAmt);
10218 SDValue Bhi = DAG.getNode(X86ISD::VSRLI, dl, VT, B, ShAmt);
Craig Topperaaa643c2011-11-09 07:28:55 +000010219
Craig Topper5b209e82012-02-05 03:14:49 +000010220 // Bit cast to 32-bit vectors for MULUDQ
10221 EVT MulVT = (VT == MVT::v2i64) ? MVT::v4i32 : MVT::v8i32;
10222 A = DAG.getNode(ISD::BITCAST, dl, MulVT, A);
10223 B = DAG.getNode(ISD::BITCAST, dl, MulVT, B);
10224 Ahi = DAG.getNode(ISD::BITCAST, dl, MulVT, Ahi);
10225 Bhi = DAG.getNode(ISD::BITCAST, dl, MulVT, Bhi);
Craig Topperaaa643c2011-11-09 07:28:55 +000010226
Craig Topper5b209e82012-02-05 03:14:49 +000010227 SDValue AloBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, B);
10228 SDValue AloBhi = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, Bhi);
10229 SDValue AhiBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, Ahi, B);
Craig Topperaaa643c2011-11-09 07:28:55 +000010230
Craig Topper5b209e82012-02-05 03:14:49 +000010231 AloBhi = DAG.getNode(X86ISD::VSHLI, dl, VT, AloBhi, ShAmt);
10232 AhiBlo = DAG.getNode(X86ISD::VSHLI, dl, VT, AhiBlo, ShAmt);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010233
Dale Johannesene4d209d2009-02-03 20:21:25 +000010234 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
Craig Topper5b209e82012-02-05 03:14:49 +000010235 return DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010236}
10237
Nadav Rotem43012222011-05-11 08:12:09 +000010238SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
10239
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010240 EVT VT = Op.getValueType();
10241 DebugLoc dl = Op.getDebugLoc();
10242 SDValue R = Op.getOperand(0);
Nadav Rotem43012222011-05-11 08:12:09 +000010243 SDValue Amt = Op.getOperand(1);
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010244 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010245
Craig Topper1accb7e2012-01-10 06:54:16 +000010246 if (!Subtarget->hasSSE2())
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +000010247 return SDValue();
10248
Nadav Rotem43012222011-05-11 08:12:09 +000010249 // Optimize shl/srl/sra with constant shift amount.
10250 if (isSplatVector(Amt.getNode())) {
10251 SDValue SclrAmt = Amt->getOperand(0);
10252 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt)) {
10253 uint64_t ShiftAmt = C->getZExtValue();
10254
Craig Toppered2e13d2012-01-22 19:15:14 +000010255 if (VT == MVT::v2i64 || VT == MVT::v4i32 || VT == MVT::v8i16 ||
10256 (Subtarget->hasAVX2() &&
10257 (VT == MVT::v4i64 || VT == MVT::v8i32 || VT == MVT::v16i16))) {
10258 if (Op.getOpcode() == ISD::SHL)
10259 return DAG.getNode(X86ISD::VSHLI, dl, VT, R,
10260 DAG.getConstant(ShiftAmt, MVT::i32));
10261 if (Op.getOpcode() == ISD::SRL)
10262 return DAG.getNode(X86ISD::VSRLI, dl, VT, R,
10263 DAG.getConstant(ShiftAmt, MVT::i32));
10264 if (Op.getOpcode() == ISD::SRA && VT != MVT::v2i64 && VT != MVT::v4i64)
10265 return DAG.getNode(X86ISD::VSRAI, dl, VT, R,
10266 DAG.getConstant(ShiftAmt, MVT::i32));
Benjamin Kramerdade3c12011-10-30 17:31:21 +000010267 }
10268
Craig Toppered2e13d2012-01-22 19:15:14 +000010269 if (VT == MVT::v16i8) {
10270 if (Op.getOpcode() == ISD::SHL) {
10271 // Make a large shift.
10272 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, R,
10273 DAG.getConstant(ShiftAmt, MVT::i32));
10274 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
10275 // Zero out the rightmost bits.
10276 SmallVector<SDValue, 16> V(16,
10277 DAG.getConstant(uint8_t(-1U << ShiftAmt),
10278 MVT::i8));
10279 return DAG.getNode(ISD::AND, dl, VT, SHL,
10280 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010281 }
Craig Toppered2e13d2012-01-22 19:15:14 +000010282 if (Op.getOpcode() == ISD::SRL) {
10283 // Make a large shift.
10284 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v8i16, R,
10285 DAG.getConstant(ShiftAmt, MVT::i32));
10286 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
10287 // Zero out the leftmost bits.
10288 SmallVector<SDValue, 16> V(16,
10289 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10290 MVT::i8));
10291 return DAG.getNode(ISD::AND, dl, VT, SRL,
10292 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
10293 }
10294 if (Op.getOpcode() == ISD::SRA) {
10295 if (ShiftAmt == 7) {
10296 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000010297 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000010298 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Toppered2e13d2012-01-22 19:15:14 +000010299 }
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010300
Craig Toppered2e13d2012-01-22 19:15:14 +000010301 // R s>> a === ((R u>> a) ^ m) - m
10302 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10303 SmallVector<SDValue, 16> V(16, DAG.getConstant(128 >> ShiftAmt,
10304 MVT::i8));
10305 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16);
10306 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10307 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10308 return Res;
10309 }
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010310 }
Craig Topper46154eb2011-11-11 07:39:23 +000010311
Craig Topper0d86d462011-11-20 00:12:05 +000010312 if (Subtarget->hasAVX2() && VT == MVT::v32i8) {
10313 if (Op.getOpcode() == ISD::SHL) {
10314 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000010315 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v16i16, R,
10316 DAG.getConstant(ShiftAmt, MVT::i32));
10317 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
Craig Topper0d86d462011-11-20 00:12:05 +000010318 // Zero out the rightmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000010319 SmallVector<SDValue, 32> V(32,
10320 DAG.getConstant(uint8_t(-1U << ShiftAmt),
10321 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000010322 return DAG.getNode(ISD::AND, dl, VT, SHL,
10323 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
Craig Topper46154eb2011-11-11 07:39:23 +000010324 }
Craig Topper0d86d462011-11-20 00:12:05 +000010325 if (Op.getOpcode() == ISD::SRL) {
10326 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000010327 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v16i16, R,
10328 DAG.getConstant(ShiftAmt, MVT::i32));
10329 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
Craig Topper0d86d462011-11-20 00:12:05 +000010330 // Zero out the leftmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000010331 SmallVector<SDValue, 32> V(32,
10332 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10333 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000010334 return DAG.getNode(ISD::AND, dl, VT, SRL,
10335 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
10336 }
10337 if (Op.getOpcode() == ISD::SRA) {
10338 if (ShiftAmt == 7) {
10339 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000010340 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000010341 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Topper0d86d462011-11-20 00:12:05 +000010342 }
10343
10344 // R s>> a === ((R u>> a) ^ m) - m
10345 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10346 SmallVector<SDValue, 32> V(32, DAG.getConstant(128 >> ShiftAmt,
10347 MVT::i8));
10348 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32);
10349 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10350 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10351 return Res;
10352 }
10353 }
Nadav Rotem43012222011-05-11 08:12:09 +000010354 }
10355 }
10356
10357 // Lower SHL with variable shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +000010358 if (VT == MVT::v4i32 && Op->getOpcode() == ISD::SHL) {
Craig Toppered2e13d2012-01-22 19:15:14 +000010359 Op = DAG.getNode(X86ISD::VSHLI, dl, VT, Op.getOperand(1),
10360 DAG.getConstant(23, MVT::i32));
Nate Begeman51409212010-07-28 00:21:48 +000010361
Chris Lattner7302d802012-02-06 21:56:39 +000010362 const uint32_t CV[] = { 0x3f800000U, 0x3f800000U, 0x3f800000U, 0x3f800000U};
10363 Constant *C = ConstantDataVector::get(*Context, CV);
Nate Begeman51409212010-07-28 00:21:48 +000010364 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
10365 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +000010366 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010367 false, false, false, 16);
Nate Begeman51409212010-07-28 00:21:48 +000010368
10369 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010370 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010371 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
10372 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
10373 }
Nadav Rotem43012222011-05-11 08:12:09 +000010374 if (VT == MVT::v16i8 && Op->getOpcode() == ISD::SHL) {
Craig Topper8b5a6b62012-01-17 08:23:44 +000010375 assert(Subtarget->hasSSE2() && "Need SSE2 for pslli/pcmpeq.");
Lang Hames8b99c1e2011-12-17 01:08:46 +000010376
Nate Begeman51409212010-07-28 00:21:48 +000010377 // a = a << 5;
Craig Toppered2e13d2012-01-22 19:15:14 +000010378 Op = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, Op.getOperand(1),
10379 DAG.getConstant(5, MVT::i32));
10380 Op = DAG.getNode(ISD::BITCAST, dl, VT, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010381
Lang Hames8b99c1e2011-12-17 01:08:46 +000010382 // Turn 'a' into a mask suitable for VSELECT
10383 SDValue VSelM = DAG.getConstant(0x80, VT);
10384 SDValue OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010385 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Nate Begeman51409212010-07-28 00:21:48 +000010386
Lang Hames8b99c1e2011-12-17 01:08:46 +000010387 SDValue CM1 = DAG.getConstant(0x0f, VT);
10388 SDValue CM2 = DAG.getConstant(0x3f, VT);
Nate Begeman51409212010-07-28 00:21:48 +000010389
Lang Hames8b99c1e2011-12-17 01:08:46 +000010390 // r = VSELECT(r, psllw(r & (char16)15, 4), a);
10391 SDValue M = DAG.getNode(ISD::AND, dl, VT, R, CM1);
Craig Toppered2e13d2012-01-22 19:15:14 +000010392 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
10393 DAG.getConstant(4, MVT::i32), DAG);
10394 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010395 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10396
Nate Begeman51409212010-07-28 00:21:48 +000010397 // a += a
10398 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010399 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010400 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010401
Lang Hames8b99c1e2011-12-17 01:08:46 +000010402 // r = VSELECT(r, psllw(r & (char16)63, 2), a);
10403 M = DAG.getNode(ISD::AND, dl, VT, R, CM2);
Craig Toppered2e13d2012-01-22 19:15:14 +000010404 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
10405 DAG.getConstant(2, MVT::i32), DAG);
10406 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010407 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10408
Nate Begeman51409212010-07-28 00:21:48 +000010409 // a += a
10410 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010411 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010412 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010413
Lang Hames8b99c1e2011-12-17 01:08:46 +000010414 // return VSELECT(r, r+r, a);
10415 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel,
Lang Hamesa0a25132011-12-15 18:57:27 +000010416 DAG.getNode(ISD::ADD, dl, VT, R, R), R);
Nate Begeman51409212010-07-28 00:21:48 +000010417 return R;
10418 }
Craig Topper46154eb2011-11-11 07:39:23 +000010419
10420 // Decompose 256-bit shifts into smaller 128-bit shifts.
10421 if (VT.getSizeInBits() == 256) {
Craig Toppered2e13d2012-01-22 19:15:14 +000010422 unsigned NumElems = VT.getVectorNumElements();
Craig Topper46154eb2011-11-11 07:39:23 +000010423 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10424 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10425
10426 // Extract the two vectors
10427 SDValue V1 = Extract128BitVector(R, DAG.getConstant(0, MVT::i32), DAG, dl);
10428 SDValue V2 = Extract128BitVector(R, DAG.getConstant(NumElems/2, MVT::i32),
10429 DAG, dl);
10430
10431 // Recreate the shift amount vectors
10432 SDValue Amt1, Amt2;
10433 if (Amt.getOpcode() == ISD::BUILD_VECTOR) {
10434 // Constant shift amount
10435 SmallVector<SDValue, 4> Amt1Csts;
10436 SmallVector<SDValue, 4> Amt2Csts;
Craig Toppered2e13d2012-01-22 19:15:14 +000010437 for (unsigned i = 0; i != NumElems/2; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000010438 Amt1Csts.push_back(Amt->getOperand(i));
Craig Toppered2e13d2012-01-22 19:15:14 +000010439 for (unsigned i = NumElems/2; i != NumElems; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000010440 Amt2Csts.push_back(Amt->getOperand(i));
10441
10442 Amt1 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10443 &Amt1Csts[0], NumElems/2);
10444 Amt2 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10445 &Amt2Csts[0], NumElems/2);
10446 } else {
10447 // Variable shift amount
10448 Amt1 = Extract128BitVector(Amt, DAG.getConstant(0, MVT::i32), DAG, dl);
10449 Amt2 = Extract128BitVector(Amt, DAG.getConstant(NumElems/2, MVT::i32),
10450 DAG, dl);
10451 }
10452
10453 // Issue new vector shifts for the smaller types
10454 V1 = DAG.getNode(Op.getOpcode(), dl, NewVT, V1, Amt1);
10455 V2 = DAG.getNode(Op.getOpcode(), dl, NewVT, V2, Amt2);
10456
10457 // Concatenate the result back
10458 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, V1, V2);
10459 }
10460
Nate Begeman51409212010-07-28 00:21:48 +000010461 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010462}
Mon P Wangaf9b9522008-12-18 21:42:19 +000010463
Dan Gohmand858e902010-04-17 15:26:15 +000010464SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +000010465 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
10466 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +000010467 // looks for this combo and may remove the "setcc" instruction if the "setcc"
10468 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +000010469 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +000010470 SDValue LHS = N->getOperand(0);
10471 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +000010472 unsigned BaseOp = 0;
10473 unsigned Cond = 0;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010474 DebugLoc DL = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +000010475 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010476 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +000010477 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +000010478 // A subtract of one will be selected as a INC. Note that INC doesn't
10479 // set CF, so we can't do this for UADDO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010480 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10481 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010482 BaseOp = X86ISD::INC;
10483 Cond = X86::COND_O;
10484 break;
10485 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010486 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +000010487 Cond = X86::COND_O;
10488 break;
10489 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010490 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +000010491 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010492 break;
10493 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +000010494 // A subtract of one will be selected as a DEC. Note that DEC doesn't
10495 // set CF, so we can't do this for USUBO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010496 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10497 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010498 BaseOp = X86ISD::DEC;
10499 Cond = X86::COND_O;
10500 break;
10501 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010502 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +000010503 Cond = X86::COND_O;
10504 break;
10505 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010506 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +000010507 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010508 break;
10509 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +000010510 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +000010511 Cond = X86::COND_O;
10512 break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010513 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
10514 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
10515 MVT::i32);
10516 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010517
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010518 SDValue SetCC =
10519 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10520 DAG.getConstant(X86::COND_O, MVT::i32),
10521 SDValue(Sum.getNode(), 2));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010522
Dan Gohman6e5fda22011-07-22 18:45:15 +000010523 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010524 }
Bill Wendling74c37652008-12-09 22:08:41 +000010525 }
Bill Wendling3fafd932008-11-26 22:37:40 +000010526
Bill Wendling61edeb52008-12-02 01:06:39 +000010527 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010528 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010529 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +000010530
Bill Wendling61edeb52008-12-02 01:06:39 +000010531 SDValue SetCC =
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010532 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
10533 DAG.getConstant(Cond, MVT::i32),
10534 SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +000010535
Dan Gohman6e5fda22011-07-22 18:45:15 +000010536 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Bill Wendling41ea7e72008-11-24 19:21:46 +000010537}
10538
Chad Rosier30450e82011-12-22 22:35:21 +000010539SDValue X86TargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
10540 SelectionDAG &DAG) const {
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010541 DebugLoc dl = Op.getDebugLoc();
Craig Toppera124f942011-11-21 01:12:36 +000010542 EVT ExtraVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
10543 EVT VT = Op.getValueType();
10544
Craig Toppered2e13d2012-01-22 19:15:14 +000010545 if (!Subtarget->hasSSE2() || !VT.isVector())
10546 return SDValue();
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010547
Craig Toppered2e13d2012-01-22 19:15:14 +000010548 unsigned BitsDiff = VT.getScalarType().getSizeInBits() -
10549 ExtraVT.getScalarType().getSizeInBits();
10550 SDValue ShAmt = DAG.getConstant(BitsDiff, MVT::i32);
10551
10552 switch (VT.getSimpleVT().SimpleTy) {
10553 default: return SDValue();
10554 case MVT::v8i32:
10555 case MVT::v16i16:
10556 if (!Subtarget->hasAVX())
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010557 return SDValue();
Craig Toppered2e13d2012-01-22 19:15:14 +000010558 if (!Subtarget->hasAVX2()) {
10559 // needs to be split
10560 int NumElems = VT.getVectorNumElements();
10561 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
10562 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
Craig Toppera124f942011-11-21 01:12:36 +000010563
Craig Toppered2e13d2012-01-22 19:15:14 +000010564 // Extract the LHS vectors
10565 SDValue LHS = Op.getOperand(0);
10566 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
10567 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
Craig Toppera124f942011-11-21 01:12:36 +000010568
Craig Toppered2e13d2012-01-22 19:15:14 +000010569 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10570 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
Craig Toppera124f942011-11-21 01:12:36 +000010571
Craig Toppered2e13d2012-01-22 19:15:14 +000010572 EVT ExtraEltVT = ExtraVT.getVectorElementType();
10573 int ExtraNumElems = ExtraVT.getVectorNumElements();
10574 ExtraVT = EVT::getVectorVT(*DAG.getContext(), ExtraEltVT,
10575 ExtraNumElems/2);
10576 SDValue Extra = DAG.getValueType(ExtraVT);
Craig Toppera124f942011-11-21 01:12:36 +000010577
Craig Toppered2e13d2012-01-22 19:15:14 +000010578 LHS1 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, Extra);
10579 LHS2 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, Extra);
Craig Toppera124f942011-11-21 01:12:36 +000010580
Craig Toppered2e13d2012-01-22 19:15:14 +000010581 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, LHS1, LHS2);;
10582 }
10583 // fall through
10584 case MVT::v4i32:
10585 case MVT::v8i16: {
10586 SDValue Tmp1 = getTargetVShiftNode(X86ISD::VSHLI, dl, VT,
10587 Op.getOperand(0), ShAmt, DAG);
10588 return getTargetVShiftNode(X86ISD::VSRAI, dl, VT, Tmp1, ShAmt, DAG);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010589 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010590 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010591}
10592
10593
Eric Christopher9a9d2752010-07-22 02:48:34 +000010594SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
10595 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010596
Eric Christopher77ed1352011-07-08 00:04:56 +000010597 // Go ahead and emit the fence on x86-64 even if we asked for no-sse2.
10598 // There isn't any reason to disable it if the target processor supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010599 if (!Subtarget->hasSSE2() && !Subtarget->is64Bit()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +000010600 SDValue Chain = Op.getOperand(0);
Eric Christopher77ed1352011-07-08 00:04:56 +000010601 SDValue Zero = DAG.getConstant(0, MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +000010602 SDValue Ops[] = {
10603 DAG.getRegister(X86::ESP, MVT::i32), // Base
10604 DAG.getTargetConstant(1, MVT::i8), // Scale
10605 DAG.getRegister(0, MVT::i32), // Index
10606 DAG.getTargetConstant(0, MVT::i32), // Disp
10607 DAG.getRegister(0, MVT::i32), // Segment.
10608 Zero,
10609 Chain
10610 };
Michael J. Spencerec38de22010-10-10 22:04:20 +000010611 SDNode *Res =
Eric Christopherc0b2a202010-08-14 21:51:50 +000010612 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10613 array_lengthof(Ops));
10614 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +000010615 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000010616
Eric Christopher9a9d2752010-07-22 02:48:34 +000010617 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +000010618 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +000010619 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010620
Chris Lattner132929a2010-08-14 17:26:09 +000010621 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
10622 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
10623 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
10624 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010625
Chris Lattner132929a2010-08-14 17:26:09 +000010626 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
10627 if (!Op1 && !Op2 && !Op3 && Op4)
10628 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010629
Chris Lattner132929a2010-08-14 17:26:09 +000010630 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
10631 if (Op1 && !Op2 && !Op3 && !Op4)
10632 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010633
10634 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
Chris Lattner132929a2010-08-14 17:26:09 +000010635 // (MFENCE)>;
10636 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +000010637}
10638
Eli Friedman14648462011-07-27 22:21:52 +000010639SDValue X86TargetLowering::LowerATOMIC_FENCE(SDValue Op,
10640 SelectionDAG &DAG) const {
10641 DebugLoc dl = Op.getDebugLoc();
10642 AtomicOrdering FenceOrdering = static_cast<AtomicOrdering>(
10643 cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue());
10644 SynchronizationScope FenceScope = static_cast<SynchronizationScope>(
10645 cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue());
10646
10647 // The only fence that needs an instruction is a sequentially-consistent
10648 // cross-thread fence.
10649 if (FenceOrdering == SequentiallyConsistent && FenceScope == CrossThread) {
10650 // Use mfence if we have SSE2 or we're on x86-64 (even if we asked for
10651 // no-sse2). There isn't any reason to disable it if the target processor
10652 // supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010653 if (Subtarget->hasSSE2() || Subtarget->is64Bit())
Eli Friedman14648462011-07-27 22:21:52 +000010654 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
10655
10656 SDValue Chain = Op.getOperand(0);
10657 SDValue Zero = DAG.getConstant(0, MVT::i32);
10658 SDValue Ops[] = {
10659 DAG.getRegister(X86::ESP, MVT::i32), // Base
10660 DAG.getTargetConstant(1, MVT::i8), // Scale
10661 DAG.getRegister(0, MVT::i32), // Index
10662 DAG.getTargetConstant(0, MVT::i32), // Disp
10663 DAG.getRegister(0, MVT::i32), // Segment.
10664 Zero,
10665 Chain
10666 };
10667 SDNode *Res =
10668 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10669 array_lengthof(Ops));
10670 return SDValue(Res, 0);
10671 }
10672
10673 // MEMBARRIER is a compiler barrier; it codegens to a no-op.
10674 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
10675}
10676
10677
Dan Gohmand858e902010-04-17 15:26:15 +000010678SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010679 EVT T = Op.getValueType();
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010680 DebugLoc DL = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +000010681 unsigned Reg = 0;
10682 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +000010683 switch(T.getSimpleVT().SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +000010684 default: llvm_unreachable("Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +000010685 case MVT::i8: Reg = X86::AL; size = 1; break;
10686 case MVT::i16: Reg = X86::AX; size = 2; break;
10687 case MVT::i32: Reg = X86::EAX; size = 4; break;
10688 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +000010689 assert(Subtarget->is64Bit() && "Node not type legal!");
10690 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +000010691 break;
Bill Wendling61edeb52008-12-02 01:06:39 +000010692 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010693 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +000010694 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +000010695 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010696 Op.getOperand(1),
10697 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +000010698 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010699 cpIn.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010700 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010701 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
10702 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
10703 Ops, 5, T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +000010704 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010705 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +000010706 return cpOut;
10707}
10708
Duncan Sands1607f052008-12-01 11:39:25 +000010709SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +000010710 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +000010711 assert(Subtarget->is64Bit() && "Result not type legalized?");
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010712 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010713 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010714 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010715 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010716 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
10717 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +000010718 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +000010719 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
10720 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +000010721 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +000010722 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +000010723 rdx.getValue(1)
10724 };
Dale Johannesene4d209d2009-02-03 20:21:25 +000010725 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010726}
10727
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010728SDValue X86TargetLowering::LowerBITCAST(SDValue Op,
Dale Johannesen7d07b482010-05-21 00:52:33 +000010729 SelectionDAG &DAG) const {
10730 EVT SrcVT = Op.getOperand(0).getValueType();
10731 EVT DstVT = Op.getValueType();
Craig Topper1accb7e2012-01-10 06:54:16 +000010732 assert(Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
Chris Lattner2a786eb2010-12-19 20:19:20 +000010733 Subtarget->hasMMX() && "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +000010734 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +000010735 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010736 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +000010737 // i64 <=> MMX conversions are Legal.
10738 if (SrcVT==MVT::i64 && DstVT.isVector())
10739 return Op;
10740 if (DstVT==MVT::i64 && SrcVT.isVector())
10741 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +000010742 // MMX <=> MMX conversions are Legal.
10743 if (SrcVT.isVector() && DstVT.isVector())
10744 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +000010745 // All other conversions need to be expanded.
10746 return SDValue();
10747}
Chris Lattner5b856542010-12-20 00:59:46 +000010748
Dan Gohmand858e902010-04-17 15:26:15 +000010749SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010750 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010751 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000010752 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010753 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +000010754 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010755 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010756 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010757 Node->getOperand(0),
10758 Node->getOperand(1), negOp,
10759 cast<AtomicSDNode>(Node)->getSrcValue(),
Eli Friedman55ba8162011-07-29 03:05:32 +000010760 cast<AtomicSDNode>(Node)->getAlignment(),
10761 cast<AtomicSDNode>(Node)->getOrdering(),
10762 cast<AtomicSDNode>(Node)->getSynchScope());
Mon P Wang63307c32008-05-05 19:05:59 +000010763}
10764
Eli Friedman327236c2011-08-24 20:50:09 +000010765static SDValue LowerATOMIC_STORE(SDValue Op, SelectionDAG &DAG) {
10766 SDNode *Node = Op.getNode();
10767 DebugLoc dl = Node->getDebugLoc();
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010768 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
Eli Friedman327236c2011-08-24 20:50:09 +000010769
10770 // Convert seq_cst store -> xchg
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010771 // Convert wide store -> swap (-> cmpxchg8b/cmpxchg16b)
10772 // FIXME: On 32-bit, store -> fist or movq would be more efficient
10773 // (The only way to get a 16-byte store is cmpxchg16b)
10774 // FIXME: 16-byte ATOMIC_SWAP isn't actually hooked up at the moment.
10775 if (cast<AtomicSDNode>(Node)->getOrdering() == SequentiallyConsistent ||
10776 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Eli Friedman4317fe12011-08-24 21:17:30 +000010777 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_SWAP, dl,
10778 cast<AtomicSDNode>(Node)->getMemoryVT(),
10779 Node->getOperand(0),
10780 Node->getOperand(1), Node->getOperand(2),
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010781 cast<AtomicSDNode>(Node)->getMemOperand(),
Eli Friedman4317fe12011-08-24 21:17:30 +000010782 cast<AtomicSDNode>(Node)->getOrdering(),
10783 cast<AtomicSDNode>(Node)->getSynchScope());
Eli Friedman327236c2011-08-24 20:50:09 +000010784 return Swap.getValue(1);
10785 }
10786 // Other atomic stores have a simple pattern.
10787 return Op;
10788}
10789
Chris Lattner5b856542010-12-20 00:59:46 +000010790static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
10791 EVT VT = Op.getNode()->getValueType(0);
10792
10793 // Let legalize expand this if it isn't a legal type yet.
10794 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
10795 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010796
Chris Lattner5b856542010-12-20 00:59:46 +000010797 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010798
Chris Lattner5b856542010-12-20 00:59:46 +000010799 unsigned Opc;
10800 bool ExtraOp = false;
10801 switch (Op.getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000010802 default: llvm_unreachable("Invalid code");
Chris Lattner5b856542010-12-20 00:59:46 +000010803 case ISD::ADDC: Opc = X86ISD::ADD; break;
10804 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
10805 case ISD::SUBC: Opc = X86ISD::SUB; break;
10806 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
10807 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010808
Chris Lattner5b856542010-12-20 00:59:46 +000010809 if (!ExtraOp)
10810 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10811 Op.getOperand(1));
10812 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10813 Op.getOperand(1), Op.getOperand(2));
10814}
10815
Evan Cheng0db9fe62006-04-25 20:13:52 +000010816/// LowerOperation - Provide custom lowering hooks for some operations.
10817///
Dan Gohmand858e902010-04-17 15:26:15 +000010818SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +000010819 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010820 default: llvm_unreachable("Should not custom lower this!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010821 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op,DAG);
Eric Christopher9a9d2752010-07-22 02:48:34 +000010822 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Eli Friedman14648462011-07-27 22:21:52 +000010823 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010824 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
10825 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Eli Friedman327236c2011-08-24 20:50:09 +000010826 case ISD::ATOMIC_STORE: return LowerATOMIC_STORE(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010827 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +000010828 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010829 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
10830 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
10831 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
David Greene91585092011-01-26 15:38:49 +000010832 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
David Greenecfe33c42011-01-26 19:13:22 +000010833 case ISD::INSERT_SUBVECTOR: return LowerINSERT_SUBVECTOR(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010834 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
10835 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
10836 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000010837 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +000010838 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +000010839 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010840 case ISD::SHL_PARTS:
10841 case ISD::SRA_PARTS:
Nadav Rotem43012222011-05-11 08:12:09 +000010842 case ISD::SRL_PARTS: return LowerShiftParts(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010843 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +000010844 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010845 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +000010846 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010847 case ISD::FABS: return LowerFABS(Op, DAG);
10848 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +000010849 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Stuart Hastings4fd0dee2011-06-01 04:39:42 +000010850 case ISD::FGETSIGN: return LowerFGETSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +000010851 case ISD::SETCC: return LowerSETCC(Op, DAG);
10852 case ISD::SELECT: return LowerSELECT(Op, DAG);
10853 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010854 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010855 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +000010856 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +000010857 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010858 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +000010859 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
10860 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010861 case ISD::FRAME_TO_ARGS_OFFSET:
10862 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000010863 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010864 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +000010865 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
10866 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +000010867 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010868 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
Chandler Carruthacc068e2011-12-24 10:55:54 +000010869 case ISD::CTLZ_ZERO_UNDEF: return LowerCTLZ_ZERO_UNDEF(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010870 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010871 case ISD::MUL: return LowerMUL(Op, DAG);
Nadav Rotem43012222011-05-11 08:12:09 +000010872 case ISD::SRA:
10873 case ISD::SRL:
10874 case ISD::SHL: return LowerShift(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +000010875 case ISD::SADDO:
10876 case ISD::UADDO:
10877 case ISD::SSUBO:
10878 case ISD::USUBO:
10879 case ISD::SMULO:
10880 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +000010881 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010882 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Chris Lattner5b856542010-12-20 00:59:46 +000010883 case ISD::ADDC:
10884 case ISD::ADDE:
10885 case ISD::SUBC:
10886 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010887 case ISD::ADD: return LowerADD(Op, DAG);
10888 case ISD::SUB: return LowerSUB(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010889 }
Chris Lattner27a6c732007-11-24 07:07:01 +000010890}
10891
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010892static void ReplaceATOMIC_LOAD(SDNode *Node,
10893 SmallVectorImpl<SDValue> &Results,
10894 SelectionDAG &DAG) {
10895 DebugLoc dl = Node->getDebugLoc();
10896 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
10897
10898 // Convert wide load -> cmpxchg8b/cmpxchg16b
10899 // FIXME: On 32-bit, load -> fild or movq would be more efficient
10900 // (The only way to get a 16-byte load is cmpxchg16b)
10901 // FIXME: 16-byte ATOMIC_CMP_SWAP isn't actually hooked up at the moment.
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010902 SDValue Zero = DAG.getConstant(0, VT);
10903 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl, VT,
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010904 Node->getOperand(0),
10905 Node->getOperand(1), Zero, Zero,
10906 cast<AtomicSDNode>(Node)->getMemOperand(),
10907 cast<AtomicSDNode>(Node)->getOrdering(),
10908 cast<AtomicSDNode>(Node)->getSynchScope());
10909 Results.push_back(Swap.getValue(0));
10910 Results.push_back(Swap.getValue(1));
10911}
10912
Duncan Sands1607f052008-12-01 11:39:25 +000010913void X86TargetLowering::
10914ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010915 SelectionDAG &DAG, unsigned NewOp) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010916 DebugLoc dl = Node->getDebugLoc();
Duncan Sands17001ce2011-10-18 12:44:00 +000010917 assert (Node->getValueType(0) == MVT::i64 &&
10918 "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +000010919
10920 SDValue Chain = Node->getOperand(0);
10921 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010922 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010923 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +000010924 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010925 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +000010926 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +000010927 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +000010928 SDValue Result =
10929 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
10930 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +000010931 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +000010932 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010933 Results.push_back(Result.getValue(2));
10934}
10935
Duncan Sands126d9072008-07-04 11:47:58 +000010936/// ReplaceNodeResults - Replace a node with an illegal result type
10937/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +000010938void X86TargetLowering::ReplaceNodeResults(SDNode *N,
10939 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010940 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010941 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +000010942 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +000010943 default:
Craig Topperabb94d02012-02-05 03:43:23 +000010944 llvm_unreachable("Do not know how to custom type legalize this operation!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010945 case ISD::SIGN_EXTEND_INREG:
Chris Lattner5b856542010-12-20 00:59:46 +000010946 case ISD::ADDC:
10947 case ISD::ADDE:
10948 case ISD::SUBC:
10949 case ISD::SUBE:
10950 // We don't want to expand or promote these.
10951 return;
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000010952 case ISD::FP_TO_SINT:
10953 case ISD::FP_TO_UINT: {
10954 bool IsSigned = N->getOpcode() == ISD::FP_TO_SINT;
10955
10956 if (!IsSigned && !isIntegerTypeFTOL(SDValue(N, 0).getValueType()))
10957 return;
10958
Eli Friedman948e95a2009-05-23 09:59:16 +000010959 std::pair<SDValue,SDValue> Vals =
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +000010960 FP_TO_INTHelper(SDValue(N, 0), DAG, IsSigned, /*IsReplace=*/ true);
Duncan Sands1607f052008-12-01 11:39:25 +000010961 SDValue FIST = Vals.first, StackSlot = Vals.second;
10962 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +000010963 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +000010964 // Return a load from the stack slot.
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000010965 if (StackSlot.getNode() != 0)
10966 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
10967 MachinePointerInfo(),
10968 false, false, false, 0));
10969 else
10970 Results.push_back(FIST);
Duncan Sands1607f052008-12-01 11:39:25 +000010971 }
10972 return;
10973 }
10974 case ISD::READCYCLECOUNTER: {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010975 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010976 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010977 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010978 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +000010979 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +000010980 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010981 eax.getValue(2));
10982 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
10983 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +000010984 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010985 Results.push_back(edx.getValue(1));
10986 return;
10987 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010988 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +000010989 EVT T = N->getValueType(0);
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010990 assert((T == MVT::i64 || T == MVT::i128) && "can only expand cmpxchg pair");
Eli Friedman43f51ae2011-08-26 21:21:21 +000010991 bool Regs64bit = T == MVT::i128;
10992 EVT HalfT = Regs64bit ? MVT::i64 : MVT::i32;
Duncan Sands1607f052008-12-01 11:39:25 +000010993 SDValue cpInL, cpInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000010994 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
10995 DAG.getConstant(0, HalfT));
10996 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
10997 DAG.getConstant(1, HalfT));
10998 cpInL = DAG.getCopyToReg(N->getOperand(0), dl,
10999 Regs64bit ? X86::RAX : X86::EAX,
11000 cpInL, SDValue());
11001 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl,
11002 Regs64bit ? X86::RDX : X86::EDX,
11003 cpInH, cpInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000011004 SDValue swapInL, swapInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000011005 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
11006 DAG.getConstant(0, HalfT));
11007 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
11008 DAG.getConstant(1, HalfT));
11009 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl,
11010 Regs64bit ? X86::RBX : X86::EBX,
11011 swapInL, cpInH.getValue(1));
11012 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl,
11013 Regs64bit ? X86::RCX : X86::ECX,
11014 swapInH, swapInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000011015 SDValue Ops[] = { swapInH.getValue(0),
11016 N->getOperand(1),
11017 swapInH.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000011018 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000011019 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
Eli Friedman43f51ae2011-08-26 21:21:21 +000011020 unsigned Opcode = Regs64bit ? X86ISD::LCMPXCHG16_DAG :
11021 X86ISD::LCMPXCHG8_DAG;
11022 SDValue Result = DAG.getMemIntrinsicNode(Opcode, dl, Tys,
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000011023 Ops, 3, T, MMO);
Eli Friedman43f51ae2011-08-26 21:21:21 +000011024 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl,
11025 Regs64bit ? X86::RAX : X86::EAX,
11026 HalfT, Result.getValue(1));
11027 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl,
11028 Regs64bit ? X86::RDX : X86::EDX,
11029 HalfT, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +000011030 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Eli Friedman43f51ae2011-08-26 21:21:21 +000011031 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, T, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000011032 Results.push_back(cpOutH.getValue(1));
11033 return;
11034 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011035 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +000011036 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
11037 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011038 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +000011039 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
11040 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011041 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +000011042 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
11043 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011044 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +000011045 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
11046 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011047 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +000011048 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
11049 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011050 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +000011051 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
11052 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011053 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +000011054 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
11055 return;
Eli Friedmanf8f90f02011-08-24 22:33:28 +000011056 case ISD::ATOMIC_LOAD:
11057 ReplaceATOMIC_LOAD(N, Results, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +000011058 }
Evan Cheng0db9fe62006-04-25 20:13:52 +000011059}
11060
Evan Cheng72261582005-12-20 06:22:03 +000011061const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
11062 switch (Opcode) {
11063 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +000011064 case X86ISD::BSF: return "X86ISD::BSF";
11065 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +000011066 case X86ISD::SHLD: return "X86ISD::SHLD";
11067 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +000011068 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +000011069 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +000011070 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +000011071 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +000011072 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +000011073 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +000011074 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
11075 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
11076 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +000011077 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +000011078 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +000011079 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +000011080 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +000011081 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +000011082 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +000011083 case X86ISD::COMI: return "X86ISD::COMI";
11084 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +000011085 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +000011086 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Stuart Hastings865f0932011-06-03 23:53:54 +000011087 case X86ISD::FSETCCsd: return "X86ISD::FSETCCsd";
11088 case X86ISD::FSETCCss: return "X86ISD::FSETCCss";
Evan Cheng72261582005-12-20 06:22:03 +000011089 case X86ISD::CMOV: return "X86ISD::CMOV";
11090 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +000011091 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +000011092 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
11093 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +000011094 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +000011095 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +000011096 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011097 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +000011098 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011099 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
11100 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +000011101 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +000011102 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000011103 case X86ISD::ANDNP: return "X86ISD::ANDNP";
Craig Topper31133842011-11-19 07:33:10 +000011104 case X86ISD::PSIGN: return "X86ISD::PSIGN";
Craig Toppere6a62772011-11-13 17:31:07 +000011105 case X86ISD::BLENDV: return "X86ISD::BLENDV";
Nadav Roteme6113782012-04-11 06:40:27 +000011106 case X86ISD::BLENDPW: return "X86ISD::BLENDPW";
11107 case X86ISD::BLENDPS: return "X86ISD::BLENDPS";
11108 case X86ISD::BLENDPD: return "X86ISD::BLENDPD";
Craig Topperfe033152011-12-06 09:31:36 +000011109 case X86ISD::HADD: return "X86ISD::HADD";
11110 case X86ISD::HSUB: return "X86ISD::HSUB";
Craig Toppere6a62772011-11-13 17:31:07 +000011111 case X86ISD::FHADD: return "X86ISD::FHADD";
11112 case X86ISD::FHSUB: return "X86ISD::FHSUB";
Evan Cheng8ca29322006-11-10 21:43:37 +000011113 case X86ISD::FMAX: return "X86ISD::FMAX";
11114 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +000011115 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
11116 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000011117 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +000011118 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011119 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000011120 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000011121 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +000011122 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
11123 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011124 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
11125 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
11126 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
11127 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
11128 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
11129 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +000011130 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
11131 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Craig Toppered2e13d2012-01-22 19:15:14 +000011132 case X86ISD::VSHLDQ: return "X86ISD::VSHLDQ";
11133 case X86ISD::VSRLDQ: return "X86ISD::VSRLDQ";
Evan Chengf26ffe92008-05-29 08:22:04 +000011134 case X86ISD::VSHL: return "X86ISD::VSHL";
11135 case X86ISD::VSRL: return "X86ISD::VSRL";
Craig Toppered2e13d2012-01-22 19:15:14 +000011136 case X86ISD::VSRA: return "X86ISD::VSRA";
11137 case X86ISD::VSHLI: return "X86ISD::VSHLI";
11138 case X86ISD::VSRLI: return "X86ISD::VSRLI";
11139 case X86ISD::VSRAI: return "X86ISD::VSRAI";
Craig Topper1906d322012-01-22 23:36:02 +000011140 case X86ISD::CMPP: return "X86ISD::CMPP";
Craig Topper67609fd2012-01-22 22:42:16 +000011141 case X86ISD::PCMPEQ: return "X86ISD::PCMPEQ";
11142 case X86ISD::PCMPGT: return "X86ISD::PCMPGT";
Bill Wendlingab55ebd2008-12-12 00:56:36 +000011143 case X86ISD::ADD: return "X86ISD::ADD";
11144 case X86ISD::SUB: return "X86ISD::SUB";
Chris Lattner5b856542010-12-20 00:59:46 +000011145 case X86ISD::ADC: return "X86ISD::ADC";
11146 case X86ISD::SBB: return "X86ISD::SBB";
Bill Wendlingd350e022008-12-12 21:15:41 +000011147 case X86ISD::SMUL: return "X86ISD::SMUL";
11148 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +000011149 case X86ISD::INC: return "X86ISD::INC";
11150 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +000011151 case X86ISD::OR: return "X86ISD::OR";
11152 case X86ISD::XOR: return "X86ISD::XOR";
11153 case X86ISD::AND: return "X86ISD::AND";
Craig Topper54a11172011-10-14 07:06:56 +000011154 case X86ISD::ANDN: return "X86ISD::ANDN";
Craig Toppere6a62772011-11-13 17:31:07 +000011155 case X86ISD::BLSI: return "X86ISD::BLSI";
11156 case X86ISD::BLSMSK: return "X86ISD::BLSMSK";
11157 case X86ISD::BLSR: return "X86ISD::BLSR";
Evan Cheng73f24c92009-03-30 21:36:47 +000011158 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +000011159 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000011160 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011161 case X86ISD::PALIGN: return "X86ISD::PALIGN";
11162 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
11163 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011164 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
Craig Topperb3982da2011-12-31 23:50:21 +000011165 case X86ISD::SHUFP: return "X86ISD::SHUFP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011166 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011167 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +000011168 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +000011169 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
11170 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011171 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
11172 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
11173 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011174 case X86ISD::MOVSD: return "X86ISD::MOVSD";
11175 case X86ISD::MOVSS: return "X86ISD::MOVSS";
Craig Topper34671b82011-12-06 08:21:25 +000011176 case X86ISD::UNPCKL: return "X86ISD::UNPCKL";
11177 case X86ISD::UNPCKH: return "X86ISD::UNPCKH";
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +000011178 case X86ISD::VBROADCAST: return "X86ISD::VBROADCAST";
Craig Topper316cd2a2011-11-30 06:25:25 +000011179 case X86ISD::VPERMILP: return "X86ISD::VPERMILP";
Craig Topperec24e612011-11-30 07:47:51 +000011180 case X86ISD::VPERM2X128: return "X86ISD::VPERM2X128";
Elena Demikhovsky73c504a2012-04-15 11:18:59 +000011181 case X86ISD::VPERMD: return "X86ISD::VPERMD";
11182 case X86ISD::VPERMQ: return "X86ISD::VPERMQ";
11183 case X86ISD::VPERMPS: return "X86ISD::VPERMPS";
11184 case X86ISD::VPERMPD: return "X86ISD::VPERMPD";
Craig Topper5b209e82012-02-05 03:14:49 +000011185 case X86ISD::PMULUDQ: return "X86ISD::PMULUDQ";
Dan Gohmand6708ea2009-08-15 01:38:56 +000011186 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +000011187 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +000011188 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Eli Friedman14648462011-07-27 22:21:52 +000011189 case X86ISD::MEMBARRIER: return "X86ISD::MEMBARRIER";
Rafael Espindolad07b7ec2011-08-30 19:43:21 +000011190 case X86ISD::SEG_ALLOCA: return "X86ISD::SEG_ALLOCA";
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000011191 case X86ISD::WIN_FTOL: return "X86ISD::WIN_FTOL";
Evan Cheng72261582005-12-20 06:22:03 +000011192 }
11193}
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011194
Chris Lattnerc9addb72007-03-30 23:15:24 +000011195// isLegalAddressingMode - Return true if the addressing mode represented
11196// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +000011197bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011198 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +000011199 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011200 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +000011201 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +000011202
Chris Lattnerc9addb72007-03-30 23:15:24 +000011203 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011204 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011205 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +000011206
Chris Lattnerc9addb72007-03-30 23:15:24 +000011207 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +000011208 unsigned GVFlags =
11209 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011210
Chris Lattnerdfed4132009-07-10 07:38:24 +000011211 // If a reference to this global requires an extra load, we can't fold it.
11212 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011213 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011214
Chris Lattnerdfed4132009-07-10 07:38:24 +000011215 // If BaseGV requires a register for the PIC base, we cannot also have a
11216 // BaseReg specified.
11217 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +000011218 return false;
Evan Cheng52787842007-08-01 23:46:47 +000011219
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011220 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +000011221 if ((M != CodeModel::Small || R != Reloc::Static) &&
11222 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011223 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +000011224 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011225
Chris Lattnerc9addb72007-03-30 23:15:24 +000011226 switch (AM.Scale) {
11227 case 0:
11228 case 1:
11229 case 2:
11230 case 4:
11231 case 8:
11232 // These scales always work.
11233 break;
11234 case 3:
11235 case 5:
11236 case 9:
11237 // These scales are formed with basereg+scalereg. Only accept if there is
11238 // no basereg yet.
11239 if (AM.HasBaseReg)
11240 return false;
11241 break;
11242 default: // Other stuff never works.
11243 return false;
11244 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011245
Chris Lattnerc9addb72007-03-30 23:15:24 +000011246 return true;
11247}
11248
11249
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011250bool X86TargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011251 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +000011252 return false;
Evan Chenge127a732007-10-29 07:57:50 +000011253 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
11254 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011255 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +000011256 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011257 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +000011258}
11259
Owen Andersone50ed302009-08-10 22:56:29 +000011260bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +000011261 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011262 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +000011263 unsigned NumBits1 = VT1.getSizeInBits();
11264 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011265 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011266 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011267 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011268}
Evan Cheng2bd122c2007-10-26 01:56:11 +000011269
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011270bool X86TargetLowering::isZExtFree(Type *Ty1, Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011271 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011272 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011273}
11274
Owen Andersone50ed302009-08-10 22:56:29 +000011275bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011276 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +000011277 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011278}
11279
Owen Andersone50ed302009-08-10 22:56:29 +000011280bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +000011281 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +000011282 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +000011283}
11284
Evan Cheng60c07e12006-07-05 22:17:51 +000011285/// isShuffleMaskLegal - Targets can use this to indicate that they only
11286/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
11287/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
11288/// are assumed to be legal.
11289bool
Eric Christopherfd179292009-08-27 18:07:15 +000011290X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +000011291 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +000011292 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +000011293 if (VT.getSizeInBits() == 64)
Craig Topper1dc0fbc2011-12-05 07:27:14 +000011294 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +000011295
Nate Begemana09008b2009-10-19 02:17:23 +000011296 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +000011297 return (VT.getVectorNumElements() == 2 ||
11298 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
11299 isMOVLMask(M, VT) ||
Craig Topper1a7700a2012-01-19 08:19:12 +000011300 isSHUFPMask(M, VT, Subtarget->hasAVX()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +000011301 isPSHUFDMask(M, VT) ||
11302 isPSHUFHWMask(M, VT) ||
11303 isPSHUFLWMask(M, VT) ||
Craig Topper0e2037b2012-01-20 05:53:00 +000011304 isPALIGNRMask(M, VT, Subtarget) ||
Craig Topper6347e862011-11-21 06:57:39 +000011305 isUNPCKLMask(M, VT, Subtarget->hasAVX2()) ||
11306 isUNPCKHMask(M, VT, Subtarget->hasAVX2()) ||
Craig Topper94438ba2011-12-16 08:06:31 +000011307 isUNPCKL_v_undef_Mask(M, VT, Subtarget->hasAVX2()) ||
11308 isUNPCKH_v_undef_Mask(M, VT, Subtarget->hasAVX2()));
Evan Cheng60c07e12006-07-05 22:17:51 +000011309}
11310
Dan Gohman7d8143f2008-04-09 20:09:42 +000011311bool
Nate Begeman5a5ca152009-04-29 05:20:52 +000011312X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +000011313 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +000011314 unsigned NumElts = VT.getVectorNumElements();
11315 // FIXME: This collection of masks seems suspect.
11316 if (NumElts == 2)
11317 return true;
11318 if (NumElts == 4 && VT.getSizeInBits() == 128) {
11319 return (isMOVLMask(Mask, VT) ||
11320 isCommutedMOVLMask(Mask, VT, true) ||
Craig Topper1a7700a2012-01-19 08:19:12 +000011321 isSHUFPMask(Mask, VT, Subtarget->hasAVX()) ||
11322 isSHUFPMask(Mask, VT, Subtarget->hasAVX(), /* Commuted */ true));
Evan Cheng60c07e12006-07-05 22:17:51 +000011323 }
11324 return false;
11325}
11326
11327//===----------------------------------------------------------------------===//
11328// X86 Scheduler Hooks
11329//===----------------------------------------------------------------------===//
11330
Mon P Wang63307c32008-05-05 19:05:59 +000011331// private utility function
11332MachineBasicBlock *
11333X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
11334 MachineBasicBlock *MBB,
11335 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011336 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011337 unsigned LoadOpc,
11338 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011339 unsigned notOpc,
11340 unsigned EAXreg,
Craig Topper44d23822012-02-22 05:59:10 +000011341 const TargetRegisterClass *RC,
Richard Smith42fc29e2012-04-13 22:47:00 +000011342 bool Invert) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011343 // For the atomic bitwise operator, we generate
11344 // thisMBB:
11345 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011346 // ld t1 = [bitinstr.addr]
11347 // op t2 = t1, [bitinstr.val]
Richard Smith42fc29e2012-04-13 22:47:00 +000011348 // not t3 = t2 (if Invert)
Mon P Wangab3e7472008-05-05 22:56:23 +000011349 // mov EAX = t1
Richard Smith42fc29e2012-04-13 22:47:00 +000011350 // lcs dest = [bitinstr.addr], t3 [EAX is implicit]
Mon P Wang63307c32008-05-05 19:05:59 +000011351 // bz newMBB
11352 // fallthrough -->nextMBB
11353 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11354 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011355 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011356 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011357
Mon P Wang63307c32008-05-05 19:05:59 +000011358 /// First build the CFG
11359 MachineFunction *F = MBB->getParent();
11360 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011361 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11362 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11363 F->insert(MBBIter, newMBB);
11364 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011365
Dan Gohman14152b42010-07-06 20:24:04 +000011366 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11367 nextMBB->splice(nextMBB->begin(), thisMBB,
11368 llvm::next(MachineBasicBlock::iterator(bInstr)),
11369 thisMBB->end());
11370 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011371
Mon P Wang63307c32008-05-05 19:05:59 +000011372 // Update thisMBB to fall through to newMBB
11373 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011374
Mon P Wang63307c32008-05-05 19:05:59 +000011375 // newMBB jumps to itself and fall through to nextMBB
11376 newMBB->addSuccessor(nextMBB);
11377 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011378
Mon P Wang63307c32008-05-05 19:05:59 +000011379 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011380 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011381 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +000011382 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011383 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011384 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011385 int numArgs = bInstr->getNumOperands() - 1;
11386 for (int i=0; i < numArgs; ++i)
11387 argOpers[i] = &bInstr->getOperand(i+1);
11388
11389 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011390 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011391 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011392
Dale Johannesen140be2d2008-08-19 18:47:28 +000011393 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011394 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011395 for (int i=0; i <= lastAddrIndx; ++i)
11396 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011397
Dale Johannesen140be2d2008-08-19 18:47:28 +000011398 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +000011399 assert((argOpers[valArgIndx]->isReg() ||
11400 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011401 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +000011402 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011403 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011404 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011405 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Richard Smith42fc29e2012-04-13 22:47:00 +000011406 MIB.addReg(t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011407 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011408
Richard Smith42fc29e2012-04-13 22:47:00 +000011409 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11410 if (Invert) {
11411 MIB = BuildMI(newMBB, dl, TII->get(notOpc), t3).addReg(t2);
11412 }
11413 else
11414 t3 = t2;
11415
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011416 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Richard Smith42fc29e2012-04-13 22:47:00 +000011417 MIB.addReg(t3);
Scott Michelfdc40a02009-02-17 22:15:04 +000011418
Dale Johannesene4d209d2009-02-03 20:21:25 +000011419 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +000011420 for (int i=0; i <= lastAddrIndx; ++i)
11421 (*MIB).addOperand(*argOpers[i]);
Richard Smith42fc29e2012-04-13 22:47:00 +000011422 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011423 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011424 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11425 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +000011426
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011427 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +000011428 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +000011429
Mon P Wang63307c32008-05-05 19:05:59 +000011430 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011431 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011432
Dan Gohman14152b42010-07-06 20:24:04 +000011433 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011434 return nextMBB;
11435}
11436
Dale Johannesen1b54c7f2008-10-03 19:41:08 +000011437// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +000011438MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011439X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
11440 MachineBasicBlock *MBB,
11441 unsigned regOpcL,
11442 unsigned regOpcH,
11443 unsigned immOpcL,
11444 unsigned immOpcH,
Richard Smith42fc29e2012-04-13 22:47:00 +000011445 bool Invert) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011446 // For the atomic bitwise operator, we generate
11447 // thisMBB (instructions are in pairs, except cmpxchg8b)
11448 // ld t1,t2 = [bitinstr.addr]
11449 // newMBB:
11450 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
11451 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +000011452 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Richard Smith42fc29e2012-04-13 22:47:00 +000011453 // neg t7, t8 < t5, t6 (if Invert)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011454 // mov ECX, EBX <- t5, t6
11455 // mov EAX, EDX <- t1, t2
11456 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
11457 // mov t3, t4 <- EAX, EDX
11458 // bz newMBB
11459 // result in out1, out2
11460 // fallthrough -->nextMBB
11461
11462 const TargetRegisterClass *RC = X86::GR32RegisterClass;
11463 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011464 const unsigned NotOpc = X86::NOT32r;
11465 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11466 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11467 MachineFunction::iterator MBBIter = MBB;
11468 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011469
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011470 /// First build the CFG
11471 MachineFunction *F = MBB->getParent();
11472 MachineBasicBlock *thisMBB = MBB;
11473 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11474 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11475 F->insert(MBBIter, newMBB);
11476 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011477
Dan Gohman14152b42010-07-06 20:24:04 +000011478 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11479 nextMBB->splice(nextMBB->begin(), thisMBB,
11480 llvm::next(MachineBasicBlock::iterator(bInstr)),
11481 thisMBB->end());
11482 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011483
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011484 // Update thisMBB to fall through to newMBB
11485 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011486
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011487 // newMBB jumps to itself and fall through to nextMBB
11488 newMBB->addSuccessor(nextMBB);
11489 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011490
Dale Johannesene4d209d2009-02-03 20:21:25 +000011491 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011492 // Insert instructions into newMBB based on incoming instruction
11493 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011494 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011495 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011496 MachineOperand& dest1Oper = bInstr->getOperand(0);
11497 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011498 MachineOperand* argOpers[2 + X86::AddrNumOperands];
11499 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011500 argOpers[i] = &bInstr->getOperand(i+2);
11501
Dan Gohman71ea4e52010-05-14 21:01:44 +000011502 // We use some of the operands multiple times, so conservatively just
11503 // clear any kill flags that might be present.
11504 if (argOpers[i]->isReg() && argOpers[i]->isUse())
11505 argOpers[i]->setIsKill(false);
11506 }
11507
Evan Chengad5b52f2010-01-08 19:14:57 +000011508 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011509 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +000011510
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011511 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011512 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011513 for (int i=0; i <= lastAddrIndx; ++i)
11514 (*MIB).addOperand(*argOpers[i]);
11515 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011516 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +000011517 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +000011518 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011519 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +000011520 MachineOperand newOp3 = *(argOpers[3]);
11521 if (newOp3.isImm())
11522 newOp3.setImm(newOp3.getImm()+4);
11523 else
11524 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011525 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +000011526 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011527
11528 // t3/4 are defined later, at the bottom of the loop
11529 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11530 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011531 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011532 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011533 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011534 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
11535
Evan Cheng306b4ca2010-01-08 23:41:50 +000011536 // The subsequent operations should be using the destination registers of
Richard Smith42fc29e2012-04-13 22:47:00 +000011537 // the PHI instructions.
11538 t1 = dest1Oper.getReg();
11539 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011540
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011541 int valArgIndx = lastAddrIndx + 1;
11542 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +000011543 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011544 "invalid operand");
11545 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
11546 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011547 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011548 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011549 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011550 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +000011551 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011552 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011553 (*MIB).addOperand(*argOpers[valArgIndx]);
11554 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011555 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011556 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011557 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011558 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011559 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011560 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011561 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +000011562 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011563 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011564 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011565
Richard Smith42fc29e2012-04-13 22:47:00 +000011566 unsigned t7, t8;
11567 if (Invert) {
11568 t7 = F->getRegInfo().createVirtualRegister(RC);
11569 t8 = F->getRegInfo().createVirtualRegister(RC);
11570 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t7).addReg(t5);
11571 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t8).addReg(t6);
11572 } else {
11573 t7 = t5;
11574 t8 = t6;
11575 }
11576
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011577 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011578 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011579 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011580 MIB.addReg(t2);
11581
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011582 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Richard Smith42fc29e2012-04-13 22:47:00 +000011583 MIB.addReg(t7);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011584 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Richard Smith42fc29e2012-04-13 22:47:00 +000011585 MIB.addReg(t8);
Scott Michelfdc40a02009-02-17 22:15:04 +000011586
Dale Johannesene4d209d2009-02-03 20:21:25 +000011587 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011588 for (int i=0; i <= lastAddrIndx; ++i)
11589 (*MIB).addOperand(*argOpers[i]);
11590
11591 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011592 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11593 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011594
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011595 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011596 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011597 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011598 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011599
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011600 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011601 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011602
Dan Gohman14152b42010-07-06 20:24:04 +000011603 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011604 return nextMBB;
11605}
11606
11607// private utility function
11608MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +000011609X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
11610 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011611 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011612 // For the atomic min/max operator, we generate
11613 // thisMBB:
11614 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011615 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +000011616 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +000011617 // cmp t1, t2
11618 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +000011619 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011620 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11621 // bz newMBB
11622 // fallthrough -->nextMBB
11623 //
11624 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11625 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011626 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011627 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011628
Mon P Wang63307c32008-05-05 19:05:59 +000011629 /// First build the CFG
11630 MachineFunction *F = MBB->getParent();
11631 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011632 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11633 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11634 F->insert(MBBIter, newMBB);
11635 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011636
Dan Gohman14152b42010-07-06 20:24:04 +000011637 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11638 nextMBB->splice(nextMBB->begin(), thisMBB,
11639 llvm::next(MachineBasicBlock::iterator(mInstr)),
11640 thisMBB->end());
11641 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011642
Mon P Wang63307c32008-05-05 19:05:59 +000011643 // Update thisMBB to fall through to newMBB
11644 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011645
Mon P Wang63307c32008-05-05 19:05:59 +000011646 // newMBB jumps to newMBB and fall through to nextMBB
11647 newMBB->addSuccessor(nextMBB);
11648 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011649
Dale Johannesene4d209d2009-02-03 20:21:25 +000011650 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011651 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011652 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011653 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +000011654 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011655 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011656 int numArgs = mInstr->getNumOperands() - 1;
11657 for (int i=0; i < numArgs; ++i)
11658 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011659
Mon P Wang63307c32008-05-05 19:05:59 +000011660 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011661 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011662 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011663
Mon P Wangab3e7472008-05-05 22:56:23 +000011664 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011665 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011666 for (int i=0; i <= lastAddrIndx; ++i)
11667 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +000011668
Mon P Wang63307c32008-05-05 19:05:59 +000011669 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +000011670 assert((argOpers[valArgIndx]->isReg() ||
11671 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011672 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +000011673
11674 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +000011675 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011676 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +000011677 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011678 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011679 (*MIB).addOperand(*argOpers[valArgIndx]);
11680
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011681 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +000011682 MIB.addReg(t1);
11683
Dale Johannesene4d209d2009-02-03 20:21:25 +000011684 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +000011685 MIB.addReg(t1);
11686 MIB.addReg(t2);
11687
11688 // Generate movc
11689 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011690 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +000011691 MIB.addReg(t2);
11692 MIB.addReg(t1);
11693
11694 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +000011695 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +000011696 for (int i=0; i <= lastAddrIndx; ++i)
11697 (*MIB).addOperand(*argOpers[i]);
11698 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011699 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011700 (*MIB).setMemRefs(mInstr->memoperands_begin(),
11701 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +000011702
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011703 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +000011704 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011705
Mon P Wang63307c32008-05-05 19:05:59 +000011706 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011707 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011708
Dan Gohman14152b42010-07-06 20:24:04 +000011709 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011710 return nextMBB;
11711}
11712
Eric Christopherf83a5de2009-08-27 18:08:16 +000011713// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011714// or XMM0_V32I8 in AVX all of this code can be replaced with that
11715// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +000011716MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +000011717X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +000011718 unsigned numArgs, bool memArg) const {
Craig Topperd0a31172012-01-10 06:37:29 +000011719 assert(Subtarget->hasSSE42() &&
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011720 "Target must have SSE4.2 or AVX features enabled");
11721
Eric Christopherb120ab42009-08-18 22:50:32 +000011722 DebugLoc dl = MI->getDebugLoc();
11723 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Eric Christopherb120ab42009-08-18 22:50:32 +000011724 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011725 if (!Subtarget->hasAVX()) {
11726 if (memArg)
11727 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
11728 else
11729 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
11730 } else {
11731 if (memArg)
11732 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
11733 else
11734 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
11735 }
Eric Christopherb120ab42009-08-18 22:50:32 +000011736
Eric Christopher41c902f2010-11-30 08:20:21 +000011737 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Eric Christopherb120ab42009-08-18 22:50:32 +000011738 for (unsigned i = 0; i < numArgs; ++i) {
11739 MachineOperand &Op = MI->getOperand(i+1);
Eric Christopherb120ab42009-08-18 22:50:32 +000011740 if (!(Op.isReg() && Op.isImplicit()))
11741 MIB.addOperand(Op);
11742 }
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011743 BuildMI(*BB, MI, dl,
11744 TII->get(Subtarget->hasAVX() ? X86::VMOVAPSrr : X86::MOVAPSrr),
11745 MI->getOperand(0).getReg())
Eric Christopherb120ab42009-08-18 22:50:32 +000011746 .addReg(X86::XMM0);
11747
Dan Gohman14152b42010-07-06 20:24:04 +000011748 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +000011749 return BB;
11750}
11751
11752MachineBasicBlock *
Eric Christopher228232b2010-11-30 07:20:12 +000011753X86TargetLowering::EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011754 DebugLoc dl = MI->getDebugLoc();
11755 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011756
Eric Christopher228232b2010-11-30 07:20:12 +000011757 // Address into RAX/EAX, other two args into ECX, EDX.
11758 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
11759 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
11760 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
11761 for (int i = 0; i < X86::AddrNumOperands; ++i)
Eric Christopher82be2202010-11-30 08:10:28 +000011762 MIB.addOperand(MI->getOperand(i));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011763
Eric Christopher228232b2010-11-30 07:20:12 +000011764 unsigned ValOps = X86::AddrNumOperands;
11765 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11766 .addReg(MI->getOperand(ValOps).getReg());
11767 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
11768 .addReg(MI->getOperand(ValOps+1).getReg());
11769
11770 // The instruction doesn't actually take any operands though.
11771 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011772
Eric Christopher228232b2010-11-30 07:20:12 +000011773 MI->eraseFromParent(); // The pseudo is gone now.
11774 return BB;
11775}
11776
11777MachineBasicBlock *
11778X86TargetLowering::EmitMwait(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011779 DebugLoc dl = MI->getDebugLoc();
11780 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011781
Eric Christopher228232b2010-11-30 07:20:12 +000011782 // First arg in ECX, the second in EAX.
11783 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11784 .addReg(MI->getOperand(0).getReg());
11785 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EAX)
11786 .addReg(MI->getOperand(1).getReg());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011787
Eric Christopher228232b2010-11-30 07:20:12 +000011788 // The instruction doesn't actually take any operands though.
11789 BuildMI(*BB, MI, dl, TII->get(X86::MWAITrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011790
Eric Christopher228232b2010-11-30 07:20:12 +000011791 MI->eraseFromParent(); // The pseudo is gone now.
11792 return BB;
11793}
11794
11795MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +000011796X86TargetLowering::EmitVAARG64WithCustomInserter(
11797 MachineInstr *MI,
11798 MachineBasicBlock *MBB) const {
11799 // Emit va_arg instruction on X86-64.
11800
11801 // Operands to this pseudo-instruction:
11802 // 0 ) Output : destination address (reg)
11803 // 1-5) Input : va_list address (addr, i64mem)
11804 // 6 ) ArgSize : Size (in bytes) of vararg type
11805 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
11806 // 8 ) Align : Alignment of type
11807 // 9 ) EFLAGS (implicit-def)
11808
11809 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
11810 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
11811
11812 unsigned DestReg = MI->getOperand(0).getReg();
11813 MachineOperand &Base = MI->getOperand(1);
11814 MachineOperand &Scale = MI->getOperand(2);
11815 MachineOperand &Index = MI->getOperand(3);
11816 MachineOperand &Disp = MI->getOperand(4);
11817 MachineOperand &Segment = MI->getOperand(5);
11818 unsigned ArgSize = MI->getOperand(6).getImm();
11819 unsigned ArgMode = MI->getOperand(7).getImm();
11820 unsigned Align = MI->getOperand(8).getImm();
11821
11822 // Memory Reference
11823 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
11824 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
11825 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
11826
11827 // Machine Information
11828 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11829 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
11830 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
11831 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
11832 DebugLoc DL = MI->getDebugLoc();
11833
11834 // struct va_list {
11835 // i32 gp_offset
11836 // i32 fp_offset
11837 // i64 overflow_area (address)
11838 // i64 reg_save_area (address)
11839 // }
11840 // sizeof(va_list) = 24
11841 // alignment(va_list) = 8
11842
11843 unsigned TotalNumIntRegs = 6;
11844 unsigned TotalNumXMMRegs = 8;
11845 bool UseGPOffset = (ArgMode == 1);
11846 bool UseFPOffset = (ArgMode == 2);
11847 unsigned MaxOffset = TotalNumIntRegs * 8 +
11848 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
11849
11850 /* Align ArgSize to a multiple of 8 */
11851 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
11852 bool NeedsAlign = (Align > 8);
11853
11854 MachineBasicBlock *thisMBB = MBB;
11855 MachineBasicBlock *overflowMBB;
11856 MachineBasicBlock *offsetMBB;
11857 MachineBasicBlock *endMBB;
11858
11859 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
11860 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
11861 unsigned OffsetReg = 0;
11862
11863 if (!UseGPOffset && !UseFPOffset) {
11864 // If we only pull from the overflow region, we don't create a branch.
11865 // We don't need to alter control flow.
11866 OffsetDestReg = 0; // unused
11867 OverflowDestReg = DestReg;
11868
11869 offsetMBB = NULL;
11870 overflowMBB = thisMBB;
11871 endMBB = thisMBB;
11872 } else {
11873 // First emit code to check if gp_offset (or fp_offset) is below the bound.
11874 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
11875 // If not, pull from overflow_area. (branch to overflowMBB)
11876 //
11877 // thisMBB
11878 // | .
11879 // | .
11880 // offsetMBB overflowMBB
11881 // | .
11882 // | .
11883 // endMBB
11884
11885 // Registers for the PHI in endMBB
11886 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
11887 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
11888
11889 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11890 MachineFunction *MF = MBB->getParent();
11891 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11892 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11893 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11894
11895 MachineFunction::iterator MBBIter = MBB;
11896 ++MBBIter;
11897
11898 // Insert the new basic blocks
11899 MF->insert(MBBIter, offsetMBB);
11900 MF->insert(MBBIter, overflowMBB);
11901 MF->insert(MBBIter, endMBB);
11902
11903 // Transfer the remainder of MBB and its successor edges to endMBB.
11904 endMBB->splice(endMBB->begin(), thisMBB,
11905 llvm::next(MachineBasicBlock::iterator(MI)),
11906 thisMBB->end());
11907 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
11908
11909 // Make offsetMBB and overflowMBB successors of thisMBB
11910 thisMBB->addSuccessor(offsetMBB);
11911 thisMBB->addSuccessor(overflowMBB);
11912
11913 // endMBB is a successor of both offsetMBB and overflowMBB
11914 offsetMBB->addSuccessor(endMBB);
11915 overflowMBB->addSuccessor(endMBB);
11916
11917 // Load the offset value into a register
11918 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11919 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
11920 .addOperand(Base)
11921 .addOperand(Scale)
11922 .addOperand(Index)
11923 .addDisp(Disp, UseFPOffset ? 4 : 0)
11924 .addOperand(Segment)
11925 .setMemRefs(MMOBegin, MMOEnd);
11926
11927 // Check if there is enough room left to pull this argument.
11928 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
11929 .addReg(OffsetReg)
11930 .addImm(MaxOffset + 8 - ArgSizeA8);
11931
11932 // Branch to "overflowMBB" if offset >= max
11933 // Fall through to "offsetMBB" otherwise
11934 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
11935 .addMBB(overflowMBB);
11936 }
11937
11938 // In offsetMBB, emit code to use the reg_save_area.
11939 if (offsetMBB) {
11940 assert(OffsetReg != 0);
11941
11942 // Read the reg_save_area address.
11943 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
11944 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
11945 .addOperand(Base)
11946 .addOperand(Scale)
11947 .addOperand(Index)
11948 .addDisp(Disp, 16)
11949 .addOperand(Segment)
11950 .setMemRefs(MMOBegin, MMOEnd);
11951
11952 // Zero-extend the offset
11953 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
11954 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
11955 .addImm(0)
11956 .addReg(OffsetReg)
11957 .addImm(X86::sub_32bit);
11958
11959 // Add the offset to the reg_save_area to get the final address.
11960 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
11961 .addReg(OffsetReg64)
11962 .addReg(RegSaveReg);
11963
11964 // Compute the offset for the next argument
11965 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11966 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
11967 .addReg(OffsetReg)
11968 .addImm(UseFPOffset ? 16 : 8);
11969
11970 // Store it back into the va_list.
11971 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
11972 .addOperand(Base)
11973 .addOperand(Scale)
11974 .addOperand(Index)
11975 .addDisp(Disp, UseFPOffset ? 4 : 0)
11976 .addOperand(Segment)
11977 .addReg(NextOffsetReg)
11978 .setMemRefs(MMOBegin, MMOEnd);
11979
11980 // Jump to endMBB
11981 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
11982 .addMBB(endMBB);
11983 }
11984
11985 //
11986 // Emit code to use overflow area
11987 //
11988
11989 // Load the overflow_area address into a register.
11990 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
11991 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
11992 .addOperand(Base)
11993 .addOperand(Scale)
11994 .addOperand(Index)
11995 .addDisp(Disp, 8)
11996 .addOperand(Segment)
11997 .setMemRefs(MMOBegin, MMOEnd);
11998
11999 // If we need to align it, do so. Otherwise, just copy the address
12000 // to OverflowDestReg.
12001 if (NeedsAlign) {
12002 // Align the overflow address
12003 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
12004 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
12005
12006 // aligned_addr = (addr + (align-1)) & ~(align-1)
12007 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
12008 .addReg(OverflowAddrReg)
12009 .addImm(Align-1);
12010
12011 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
12012 .addReg(TmpReg)
12013 .addImm(~(uint64_t)(Align-1));
12014 } else {
12015 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
12016 .addReg(OverflowAddrReg);
12017 }
12018
12019 // Compute the next overflow address after this argument.
12020 // (the overflow address should be kept 8-byte aligned)
12021 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
12022 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
12023 .addReg(OverflowDestReg)
12024 .addImm(ArgSizeA8);
12025
12026 // Store the new overflow address.
12027 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
12028 .addOperand(Base)
12029 .addOperand(Scale)
12030 .addOperand(Index)
12031 .addDisp(Disp, 8)
12032 .addOperand(Segment)
12033 .addReg(NextAddrReg)
12034 .setMemRefs(MMOBegin, MMOEnd);
12035
12036 // If we branched, emit the PHI to the front of endMBB.
12037 if (offsetMBB) {
12038 BuildMI(*endMBB, endMBB->begin(), DL,
12039 TII->get(X86::PHI), DestReg)
12040 .addReg(OffsetDestReg).addMBB(offsetMBB)
12041 .addReg(OverflowDestReg).addMBB(overflowMBB);
12042 }
12043
12044 // Erase the pseudo instruction
12045 MI->eraseFromParent();
12046
12047 return endMBB;
12048}
12049
12050MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +000012051X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
12052 MachineInstr *MI,
12053 MachineBasicBlock *MBB) const {
12054 // Emit code to save XMM registers to the stack. The ABI says that the
12055 // number of registers to save is given in %al, so it's theoretically
12056 // possible to do an indirect jump trick to avoid saving all of them,
12057 // however this code takes a simpler approach and just executes all
12058 // of the stores if %al is non-zero. It's less code, and it's probably
12059 // easier on the hardware branch predictor, and stores aren't all that
12060 // expensive anyway.
12061
12062 // Create the new basic blocks. One block contains all the XMM stores,
12063 // and one block is the final destination regardless of whether any
12064 // stores were performed.
12065 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
12066 MachineFunction *F = MBB->getParent();
12067 MachineFunction::iterator MBBIter = MBB;
12068 ++MBBIter;
12069 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
12070 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
12071 F->insert(MBBIter, XMMSaveMBB);
12072 F->insert(MBBIter, EndMBB);
12073
Dan Gohman14152b42010-07-06 20:24:04 +000012074 // Transfer the remainder of MBB and its successor edges to EndMBB.
12075 EndMBB->splice(EndMBB->begin(), MBB,
12076 llvm::next(MachineBasicBlock::iterator(MI)),
12077 MBB->end());
12078 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
12079
Dan Gohmand6708ea2009-08-15 01:38:56 +000012080 // The original block will now fall through to the XMM save block.
12081 MBB->addSuccessor(XMMSaveMBB);
12082 // The XMMSaveMBB will fall through to the end block.
12083 XMMSaveMBB->addSuccessor(EndMBB);
12084
12085 // Now add the instructions.
12086 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12087 DebugLoc DL = MI->getDebugLoc();
12088
12089 unsigned CountReg = MI->getOperand(0).getReg();
12090 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
12091 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
12092
12093 if (!Subtarget->isTargetWin64()) {
12094 // If %al is 0, branch around the XMM save block.
12095 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +000012096 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012097 MBB->addSuccessor(EndMBB);
12098 }
12099
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012100 unsigned MOVOpc = Subtarget->hasAVX() ? X86::VMOVAPSmr : X86::MOVAPSmr;
Dan Gohmand6708ea2009-08-15 01:38:56 +000012101 // In the XMM save block, save all the XMM argument registers.
12102 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
12103 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +000012104 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +000012105 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +000012106 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +000012107 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +000012108 /*Size=*/16, /*Align=*/16);
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012109 BuildMI(XMMSaveMBB, DL, TII->get(MOVOpc))
Dan Gohmand6708ea2009-08-15 01:38:56 +000012110 .addFrameIndex(RegSaveFrameIndex)
12111 .addImm(/*Scale=*/1)
12112 .addReg(/*IndexReg=*/0)
12113 .addImm(/*Disp=*/Offset)
12114 .addReg(/*Segment=*/0)
12115 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +000012116 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012117 }
12118
Dan Gohman14152b42010-07-06 20:24:04 +000012119 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +000012120
12121 return EndMBB;
12122}
Mon P Wang63307c32008-05-05 19:05:59 +000012123
Lang Hames6e3f7e42012-02-03 01:13:49 +000012124// The EFLAGS operand of SelectItr might be missing a kill marker
12125// because there were multiple uses of EFLAGS, and ISel didn't know
12126// which to mark. Figure out whether SelectItr should have had a
12127// kill marker, and set it if it should. Returns the correct kill
12128// marker value.
12129static bool checkAndUpdateEFLAGSKill(MachineBasicBlock::iterator SelectItr,
12130 MachineBasicBlock* BB,
12131 const TargetRegisterInfo* TRI) {
12132 // Scan forward through BB for a use/def of EFLAGS.
12133 MachineBasicBlock::iterator miI(llvm::next(SelectItr));
12134 for (MachineBasicBlock::iterator miE = BB->end(); miI != miE; ++miI) {
Lang Hames50a36f72012-02-02 07:48:37 +000012135 const MachineInstr& mi = *miI;
Lang Hames6e3f7e42012-02-03 01:13:49 +000012136 if (mi.readsRegister(X86::EFLAGS))
Lang Hames50a36f72012-02-02 07:48:37 +000012137 return false;
Lang Hames6e3f7e42012-02-03 01:13:49 +000012138 if (mi.definesRegister(X86::EFLAGS))
12139 break; // Should have kill-flag - update below.
12140 }
12141
12142 // If we hit the end of the block, check whether EFLAGS is live into a
12143 // successor.
12144 if (miI == BB->end()) {
12145 for (MachineBasicBlock::succ_iterator sItr = BB->succ_begin(),
12146 sEnd = BB->succ_end();
12147 sItr != sEnd; ++sItr) {
12148 MachineBasicBlock* succ = *sItr;
12149 if (succ->isLiveIn(X86::EFLAGS))
12150 return false;
Lang Hames50a36f72012-02-02 07:48:37 +000012151 }
12152 }
12153
Lang Hames6e3f7e42012-02-03 01:13:49 +000012154 // We found a def, or hit the end of the basic block and EFLAGS wasn't live
12155 // out. SelectMI should have a kill flag on EFLAGS.
12156 SelectItr->addRegisterKilled(X86::EFLAGS, TRI);
Lang Hames50a36f72012-02-02 07:48:37 +000012157 return true;
12158}
12159
Evan Cheng60c07e12006-07-05 22:17:51 +000012160MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +000012161X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012162 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +000012163 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12164 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +000012165
Chris Lattner52600972009-09-02 05:57:00 +000012166 // To "insert" a SELECT_CC instruction, we actually have to insert the
12167 // diamond control-flow pattern. The incoming instruction knows the
12168 // destination vreg to set, the condition code register to branch on, the
12169 // true/false values to select between, and a branch opcode to use.
12170 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12171 MachineFunction::iterator It = BB;
12172 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +000012173
Chris Lattner52600972009-09-02 05:57:00 +000012174 // thisMBB:
12175 // ...
12176 // TrueVal = ...
12177 // cmpTY ccX, r1, r2
12178 // bCC copy1MBB
12179 // fallthrough --> copy0MBB
12180 MachineBasicBlock *thisMBB = BB;
12181 MachineFunction *F = BB->getParent();
12182 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
12183 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +000012184 F->insert(It, copy0MBB);
12185 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +000012186
Bill Wendling730c07e2010-06-25 20:48:10 +000012187 // If the EFLAGS register isn't dead in the terminator, then claim that it's
12188 // live into the sink and copy blocks.
Lang Hames6e3f7e42012-02-03 01:13:49 +000012189 const TargetRegisterInfo* TRI = getTargetMachine().getRegisterInfo();
12190 if (!MI->killsRegister(X86::EFLAGS) &&
12191 !checkAndUpdateEFLAGSKill(MI, BB, TRI)) {
12192 copy0MBB->addLiveIn(X86::EFLAGS);
12193 sinkMBB->addLiveIn(X86::EFLAGS);
Bill Wendling730c07e2010-06-25 20:48:10 +000012194 }
12195
Dan Gohman14152b42010-07-06 20:24:04 +000012196 // Transfer the remainder of BB and its successor edges to sinkMBB.
12197 sinkMBB->splice(sinkMBB->begin(), BB,
12198 llvm::next(MachineBasicBlock::iterator(MI)),
12199 BB->end());
12200 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
12201
12202 // Add the true and fallthrough blocks as its successors.
12203 BB->addSuccessor(copy0MBB);
12204 BB->addSuccessor(sinkMBB);
12205
12206 // Create the conditional branch instruction.
12207 unsigned Opc =
12208 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
12209 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
12210
Chris Lattner52600972009-09-02 05:57:00 +000012211 // copy0MBB:
12212 // %FalseValue = ...
12213 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +000012214 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +000012215
Chris Lattner52600972009-09-02 05:57:00 +000012216 // sinkMBB:
12217 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
12218 // ...
Dan Gohman14152b42010-07-06 20:24:04 +000012219 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
12220 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +000012221 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
12222 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
12223
Dan Gohman14152b42010-07-06 20:24:04 +000012224 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +000012225 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +000012226}
12227
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012228MachineBasicBlock *
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012229X86TargetLowering::EmitLoweredSegAlloca(MachineInstr *MI, MachineBasicBlock *BB,
12230 bool Is64Bit) const {
12231 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12232 DebugLoc DL = MI->getDebugLoc();
12233 MachineFunction *MF = BB->getParent();
12234 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12235
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012236 assert(getTargetMachine().Options.EnableSegmentedStacks);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012237
12238 unsigned TlsReg = Is64Bit ? X86::FS : X86::GS;
12239 unsigned TlsOffset = Is64Bit ? 0x70 : 0x30;
12240
12241 // BB:
12242 // ... [Till the alloca]
12243 // If stacklet is not large enough, jump to mallocMBB
12244 //
12245 // bumpMBB:
12246 // Allocate by subtracting from RSP
12247 // Jump to continueMBB
12248 //
12249 // mallocMBB:
12250 // Allocate by call to runtime
12251 //
12252 // continueMBB:
12253 // ...
12254 // [rest of original BB]
12255 //
12256
12257 MachineBasicBlock *mallocMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12258 MachineBasicBlock *bumpMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12259 MachineBasicBlock *continueMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12260
12261 MachineRegisterInfo &MRI = MF->getRegInfo();
12262 const TargetRegisterClass *AddrRegClass =
12263 getRegClassFor(Is64Bit ? MVT::i64:MVT::i32);
12264
12265 unsigned mallocPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12266 bumpSPPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12267 tmpSPVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola66bf7432011-10-26 21:16:41 +000012268 SPLimitVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012269 sizeVReg = MI->getOperand(1).getReg(),
12270 physSPReg = Is64Bit ? X86::RSP : X86::ESP;
12271
12272 MachineFunction::iterator MBBIter = BB;
12273 ++MBBIter;
12274
12275 MF->insert(MBBIter, bumpMBB);
12276 MF->insert(MBBIter, mallocMBB);
12277 MF->insert(MBBIter, continueMBB);
12278
12279 continueMBB->splice(continueMBB->begin(), BB, llvm::next
12280 (MachineBasicBlock::iterator(MI)), BB->end());
12281 continueMBB->transferSuccessorsAndUpdatePHIs(BB);
12282
12283 // Add code to the main basic block to check if the stack limit has been hit,
12284 // and if so, jump to mallocMBB otherwise to bumpMBB.
12285 BuildMI(BB, DL, TII->get(TargetOpcode::COPY), tmpSPVReg).addReg(physSPReg);
Rafael Espindola66bf7432011-10-26 21:16:41 +000012286 BuildMI(BB, DL, TII->get(Is64Bit ? X86::SUB64rr:X86::SUB32rr), SPLimitVReg)
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012287 .addReg(tmpSPVReg).addReg(sizeVReg);
12288 BuildMI(BB, DL, TII->get(Is64Bit ? X86::CMP64mr:X86::CMP32mr))
Rafael Espindola014f7a32012-01-11 18:14:03 +000012289 .addReg(0).addImm(1).addReg(0).addImm(TlsOffset).addReg(TlsReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012290 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012291 BuildMI(BB, DL, TII->get(X86::JG_4)).addMBB(mallocMBB);
12292
12293 // bumpMBB simply decreases the stack pointer, since we know the current
12294 // stacklet has enough space.
12295 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), physSPReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012296 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012297 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), bumpSPPtrVReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012298 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012299 BuildMI(bumpMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12300
12301 // Calls into a routine in libgcc to allocate more space from the heap.
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012302 const uint32_t *RegMask =
12303 getTargetMachine().getRegisterInfo()->getCallPreservedMask(CallingConv::C);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012304 if (Is64Bit) {
12305 BuildMI(mallocMBB, DL, TII->get(X86::MOV64rr), X86::RDI)
12306 .addReg(sizeVReg);
12307 BuildMI(mallocMBB, DL, TII->get(X86::CALL64pcrel32))
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012308 .addExternalSymbol("__morestack_allocate_stack_space").addReg(X86::RDI)
12309 .addRegMask(RegMask)
12310 .addReg(X86::RAX, RegState::ImplicitDefine);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012311 } else {
12312 BuildMI(mallocMBB, DL, TII->get(X86::SUB32ri), physSPReg).addReg(physSPReg)
12313 .addImm(12);
12314 BuildMI(mallocMBB, DL, TII->get(X86::PUSH32r)).addReg(sizeVReg);
12315 BuildMI(mallocMBB, DL, TII->get(X86::CALLpcrel32))
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012316 .addExternalSymbol("__morestack_allocate_stack_space")
12317 .addRegMask(RegMask)
12318 .addReg(X86::EAX, RegState::ImplicitDefine);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012319 }
12320
12321 if (!Is64Bit)
12322 BuildMI(mallocMBB, DL, TII->get(X86::ADD32ri), physSPReg).addReg(physSPReg)
12323 .addImm(16);
12324
12325 BuildMI(mallocMBB, DL, TII->get(TargetOpcode::COPY), mallocPtrVReg)
12326 .addReg(Is64Bit ? X86::RAX : X86::EAX);
12327 BuildMI(mallocMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12328
12329 // Set up the CFG correctly.
12330 BB->addSuccessor(bumpMBB);
12331 BB->addSuccessor(mallocMBB);
12332 mallocMBB->addSuccessor(continueMBB);
12333 bumpMBB->addSuccessor(continueMBB);
12334
12335 // Take care of the PHI nodes.
12336 BuildMI(*continueMBB, continueMBB->begin(), DL, TII->get(X86::PHI),
12337 MI->getOperand(0).getReg())
12338 .addReg(mallocPtrVReg).addMBB(mallocMBB)
12339 .addReg(bumpSPPtrVReg).addMBB(bumpMBB);
12340
12341 // Delete the original pseudo instruction.
12342 MI->eraseFromParent();
12343
12344 // And we're done.
12345 return continueMBB;
12346}
12347
12348MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012349X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012350 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012351 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12352 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012353
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012354 assert(!Subtarget->isTargetEnvMacho());
12355
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012356 // The lowering is pretty easy: we're just emitting the call to _alloca. The
12357 // non-trivial part is impdef of ESP.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012358
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012359 if (Subtarget->isTargetWin64()) {
12360 if (Subtarget->isTargetCygMing()) {
12361 // ___chkstk(Mingw64):
12362 // Clobbers R10, R11, RAX and EFLAGS.
12363 // Updates RSP.
12364 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12365 .addExternalSymbol("___chkstk")
12366 .addReg(X86::RAX, RegState::Implicit)
12367 .addReg(X86::RSP, RegState::Implicit)
12368 .addReg(X86::RAX, RegState::Define | RegState::Implicit)
12369 .addReg(X86::RSP, RegState::Define | RegState::Implicit)
12370 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12371 } else {
12372 // __chkstk(MSVCRT): does not update stack pointer.
12373 // Clobbers R10, R11 and EFLAGS.
12374 // FIXME: RAX(allocated size) might be reused and not killed.
12375 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12376 .addExternalSymbol("__chkstk")
12377 .addReg(X86::RAX, RegState::Implicit)
12378 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12379 // RAX has the offset to subtracted from RSP.
12380 BuildMI(*BB, MI, DL, TII->get(X86::SUB64rr), X86::RSP)
12381 .addReg(X86::RSP)
12382 .addReg(X86::RAX);
12383 }
12384 } else {
12385 const char *StackProbeSymbol =
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012386 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
12387
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012388 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
12389 .addExternalSymbol(StackProbeSymbol)
12390 .addReg(X86::EAX, RegState::Implicit)
12391 .addReg(X86::ESP, RegState::Implicit)
12392 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
12393 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
12394 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12395 }
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012396
Dan Gohman14152b42010-07-06 20:24:04 +000012397 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012398 return BB;
12399}
Chris Lattner52600972009-09-02 05:57:00 +000012400
12401MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +000012402X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
12403 MachineBasicBlock *BB) const {
12404 // This is pretty easy. We're taking the value that we received from
12405 // our load from the relocation, sticking it in either RDI (x86-64)
12406 // or EAX and doing an indirect call. The return value will then
12407 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +000012408 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +000012409 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +000012410 DebugLoc DL = MI->getDebugLoc();
12411 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +000012412
12413 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +000012414 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +000012415
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012416 // Get a register mask for the lowered call.
12417 // FIXME: The 32-bit calls have non-standard calling conventions. Use a
12418 // proper register mask.
12419 const uint32_t *RegMask =
12420 getTargetMachine().getRegisterInfo()->getCallPreservedMask(CallingConv::C);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012421 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +000012422 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12423 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +000012424 .addReg(X86::RIP)
12425 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012426 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012427 MI->getOperand(3).getTargetFlags())
12428 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +000012429 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +000012430 addDirectMem(MIB, X86::RDI);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012431 MIB.addReg(X86::RAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher61025492010-06-15 23:08:42 +000012432 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +000012433 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12434 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +000012435 .addReg(0)
12436 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012437 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +000012438 MI->getOperand(3).getTargetFlags())
12439 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012440 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012441 addDirectMem(MIB, X86::EAX);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012442 MIB.addReg(X86::EAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012443 } else {
Dan Gohman14152b42010-07-06 20:24:04 +000012444 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12445 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +000012446 .addReg(TII->getGlobalBaseReg(F))
12447 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012448 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012449 MI->getOperand(3).getTargetFlags())
12450 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012451 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012452 addDirectMem(MIB, X86::EAX);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012453 MIB.addReg(X86::EAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012454 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000012455
Dan Gohman14152b42010-07-06 20:24:04 +000012456 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +000012457 return BB;
12458}
12459
12460MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +000012461X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012462 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +000012463 switch (MI->getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000012464 default: llvm_unreachable("Unexpected instr type to insert");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012465 case X86::TAILJMPd64:
12466 case X86::TAILJMPr64:
12467 case X86::TAILJMPm64:
Craig Topper6d1263a2012-02-05 05:38:58 +000012468 llvm_unreachable("TAILJMP64 would not be touched here.");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012469 case X86::TCRETURNdi64:
12470 case X86::TCRETURNri64:
12471 case X86::TCRETURNmi64:
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012472 return BB;
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012473 case X86::WIN_ALLOCA:
12474 return EmitLoweredWinAlloca(MI, BB);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012475 case X86::SEG_ALLOCA_32:
12476 return EmitLoweredSegAlloca(MI, BB, false);
12477 case X86::SEG_ALLOCA_64:
12478 return EmitLoweredSegAlloca(MI, BB, true);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012479 case X86::TLSCall_32:
12480 case X86::TLSCall_64:
12481 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +000012482 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +000012483 case X86::CMOV_FR32:
12484 case X86::CMOV_FR64:
12485 case X86::CMOV_V4F32:
12486 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +000012487 case X86::CMOV_V2I64:
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +000012488 case X86::CMOV_V8F32:
12489 case X86::CMOV_V4F64:
12490 case X86::CMOV_V4I64:
Chris Lattner314a1132010-03-14 18:31:44 +000012491 case X86::CMOV_GR16:
12492 case X86::CMOV_GR32:
12493 case X86::CMOV_RFP32:
12494 case X86::CMOV_RFP64:
12495 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012496 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012497
Dale Johannesen849f2142007-07-03 00:53:03 +000012498 case X86::FP32_TO_INT16_IN_MEM:
12499 case X86::FP32_TO_INT32_IN_MEM:
12500 case X86::FP32_TO_INT64_IN_MEM:
12501 case X86::FP64_TO_INT16_IN_MEM:
12502 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000012503 case X86::FP64_TO_INT64_IN_MEM:
12504 case X86::FP80_TO_INT16_IN_MEM:
12505 case X86::FP80_TO_INT32_IN_MEM:
12506 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000012507 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12508 DebugLoc DL = MI->getDebugLoc();
12509
Evan Cheng60c07e12006-07-05 22:17:51 +000012510 // Change the floating point control register to use "round towards zero"
12511 // mode when truncating to an integer value.
12512 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000012513 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000012514 addFrameReference(BuildMI(*BB, MI, DL,
12515 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012516
12517 // Load the old value of the high byte of the control word...
12518 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +000012519 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohman14152b42010-07-06 20:24:04 +000012520 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000012521 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012522
12523 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000012524 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012525 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000012526
12527 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000012528 addFrameReference(BuildMI(*BB, MI, DL,
12529 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012530
12531 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000012532 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012533 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000012534
12535 // Get the X86 opcode to use.
12536 unsigned Opc;
12537 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000012538 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000012539 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
12540 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
12541 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
12542 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
12543 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
12544 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000012545 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
12546 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
12547 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000012548 }
12549
12550 X86AddressMode AM;
12551 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000012552 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012553 AM.BaseType = X86AddressMode::RegBase;
12554 AM.Base.Reg = Op.getReg();
12555 } else {
12556 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000012557 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000012558 }
12559 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000012560 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012561 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012562 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000012563 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012564 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012565 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000012566 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012567 AM.GV = Op.getGlobal();
12568 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000012569 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012570 }
Dan Gohman14152b42010-07-06 20:24:04 +000012571 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000012572 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000012573
12574 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000012575 addFrameReference(BuildMI(*BB, MI, DL,
12576 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012577
Dan Gohman14152b42010-07-06 20:24:04 +000012578 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000012579 return BB;
12580 }
Eric Christopherb120ab42009-08-18 22:50:32 +000012581 // String/text processing lowering.
12582 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012583 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012584 return EmitPCMP(MI, BB, 3, false /* in-mem */);
12585 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012586 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012587 return EmitPCMP(MI, BB, 3, true /* in-mem */);
12588 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012589 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012590 return EmitPCMP(MI, BB, 5, false /* in mem */);
12591 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012592 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012593 return EmitPCMP(MI, BB, 5, true /* in mem */);
12594
Eric Christopher228232b2010-11-30 07:20:12 +000012595 // Thread synchronization.
12596 case X86::MONITOR:
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012597 return EmitMonitor(MI, BB);
Eric Christopher228232b2010-11-30 07:20:12 +000012598 case X86::MWAIT:
12599 return EmitMwait(MI, BB);
12600
Eric Christopherb120ab42009-08-18 22:50:32 +000012601 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +000012602 case X86::ATOMAND32:
12603 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012604 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012605 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012606 X86::NOT32r, X86::EAX,
12607 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012608 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +000012609 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
12610 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012611 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012612 X86::NOT32r, X86::EAX,
12613 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012614 case X86::ATOMXOR32:
12615 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012616 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012617 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012618 X86::NOT32r, X86::EAX,
12619 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000012620 case X86::ATOMNAND32:
12621 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012622 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012623 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012624 X86::NOT32r, X86::EAX,
12625 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +000012626 case X86::ATOMMIN32:
12627 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
12628 case X86::ATOMMAX32:
12629 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
12630 case X86::ATOMUMIN32:
12631 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
12632 case X86::ATOMUMAX32:
12633 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012634
12635 case X86::ATOMAND16:
12636 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12637 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012638 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012639 X86::NOT16r, X86::AX,
12640 X86::GR16RegisterClass);
12641 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +000012642 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012643 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012644 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012645 X86::NOT16r, X86::AX,
12646 X86::GR16RegisterClass);
12647 case X86::ATOMXOR16:
12648 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
12649 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012650 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012651 X86::NOT16r, X86::AX,
12652 X86::GR16RegisterClass);
12653 case X86::ATOMNAND16:
12654 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12655 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012656 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012657 X86::NOT16r, X86::AX,
12658 X86::GR16RegisterClass, true);
12659 case X86::ATOMMIN16:
12660 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
12661 case X86::ATOMMAX16:
12662 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
12663 case X86::ATOMUMIN16:
12664 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
12665 case X86::ATOMUMAX16:
12666 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
12667
12668 case X86::ATOMAND8:
12669 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12670 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012671 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012672 X86::NOT8r, X86::AL,
12673 X86::GR8RegisterClass);
12674 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +000012675 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012676 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012677 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012678 X86::NOT8r, X86::AL,
12679 X86::GR8RegisterClass);
12680 case X86::ATOMXOR8:
12681 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
12682 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012683 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012684 X86::NOT8r, X86::AL,
12685 X86::GR8RegisterClass);
12686 case X86::ATOMNAND8:
12687 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12688 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012689 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012690 X86::NOT8r, X86::AL,
12691 X86::GR8RegisterClass, true);
12692 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012693 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +000012694 case X86::ATOMAND64:
12695 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012696 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012697 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012698 X86::NOT64r, X86::RAX,
12699 X86::GR64RegisterClass);
12700 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +000012701 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
12702 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012703 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012704 X86::NOT64r, X86::RAX,
12705 X86::GR64RegisterClass);
12706 case X86::ATOMXOR64:
12707 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012708 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012709 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012710 X86::NOT64r, X86::RAX,
12711 X86::GR64RegisterClass);
12712 case X86::ATOMNAND64:
12713 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
12714 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012715 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012716 X86::NOT64r, X86::RAX,
12717 X86::GR64RegisterClass, true);
12718 case X86::ATOMMIN64:
12719 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
12720 case X86::ATOMMAX64:
12721 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
12722 case X86::ATOMUMIN64:
12723 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
12724 case X86::ATOMUMAX64:
12725 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012726
12727 // This group does 64-bit operations on a 32-bit host.
12728 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012729 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012730 X86::AND32rr, X86::AND32rr,
12731 X86::AND32ri, X86::AND32ri,
12732 false);
12733 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012734 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012735 X86::OR32rr, X86::OR32rr,
12736 X86::OR32ri, X86::OR32ri,
12737 false);
12738 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012739 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012740 X86::XOR32rr, X86::XOR32rr,
12741 X86::XOR32ri, X86::XOR32ri,
12742 false);
12743 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012744 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012745 X86::AND32rr, X86::AND32rr,
12746 X86::AND32ri, X86::AND32ri,
12747 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012748 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012749 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012750 X86::ADD32rr, X86::ADC32rr,
12751 X86::ADD32ri, X86::ADC32ri,
12752 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012753 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012754 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012755 X86::SUB32rr, X86::SBB32rr,
12756 X86::SUB32ri, X86::SBB32ri,
12757 false);
Dale Johannesen880ae362008-10-03 22:25:52 +000012758 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012759 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +000012760 X86::MOV32rr, X86::MOV32rr,
12761 X86::MOV32ri, X86::MOV32ri,
12762 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012763 case X86::VASTART_SAVE_XMM_REGS:
12764 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000012765
12766 case X86::VAARG_64:
12767 return EmitVAARG64WithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012768 }
12769}
12770
12771//===----------------------------------------------------------------------===//
12772// X86 Optimization Hooks
12773//===----------------------------------------------------------------------===//
12774
Dan Gohman475871a2008-07-27 21:46:04 +000012775void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012776 APInt &KnownZero,
12777 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000012778 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000012779 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012780 unsigned BitWidth = KnownZero.getBitWidth();
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012781 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000012782 assert((Opc >= ISD::BUILTIN_OP_END ||
12783 Opc == ISD::INTRINSIC_WO_CHAIN ||
12784 Opc == ISD::INTRINSIC_W_CHAIN ||
12785 Opc == ISD::INTRINSIC_VOID) &&
12786 "Should use MaskedValueIsZero if you don't know whether Op"
12787 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012788
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012789 KnownZero = KnownOne = APInt(BitWidth, 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012790 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000012791 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012792 case X86ISD::ADD:
12793 case X86ISD::SUB:
Chris Lattner5b856542010-12-20 00:59:46 +000012794 case X86ISD::ADC:
12795 case X86ISD::SBB:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012796 case X86ISD::SMUL:
12797 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000012798 case X86ISD::INC:
12799 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000012800 case X86ISD::OR:
12801 case X86ISD::XOR:
12802 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012803 // These nodes' second result is a boolean.
12804 if (Op.getResNo() == 0)
12805 break;
12806 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012807 case X86ISD::SETCC:
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012808 KnownZero |= APInt::getHighBitsSet(BitWidth, BitWidth - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000012809 break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012810 case ISD::INTRINSIC_WO_CHAIN: {
12811 unsigned IntId = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
12812 unsigned NumLoBits = 0;
12813 switch (IntId) {
12814 default: break;
12815 case Intrinsic::x86_sse_movmsk_ps:
12816 case Intrinsic::x86_avx_movmsk_ps_256:
12817 case Intrinsic::x86_sse2_movmsk_pd:
12818 case Intrinsic::x86_avx_movmsk_pd_256:
12819 case Intrinsic::x86_mmx_pmovmskb:
Craig Topper3738ccd2011-12-27 06:27:23 +000012820 case Intrinsic::x86_sse2_pmovmskb_128:
12821 case Intrinsic::x86_avx2_pmovmskb: {
Evan Cheng7c1780c2011-10-07 17:21:44 +000012822 // High bits of movmskp{s|d}, pmovmskb are known zero.
12823 switch (IntId) {
Craig Topperabb94d02012-02-05 03:43:23 +000012824 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng7c1780c2011-10-07 17:21:44 +000012825 case Intrinsic::x86_sse_movmsk_ps: NumLoBits = 4; break;
12826 case Intrinsic::x86_avx_movmsk_ps_256: NumLoBits = 8; break;
12827 case Intrinsic::x86_sse2_movmsk_pd: NumLoBits = 2; break;
12828 case Intrinsic::x86_avx_movmsk_pd_256: NumLoBits = 4; break;
12829 case Intrinsic::x86_mmx_pmovmskb: NumLoBits = 8; break;
12830 case Intrinsic::x86_sse2_pmovmskb_128: NumLoBits = 16; break;
Craig Topper3738ccd2011-12-27 06:27:23 +000012831 case Intrinsic::x86_avx2_pmovmskb: NumLoBits = 32; break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012832 }
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012833 KnownZero = APInt::getHighBitsSet(BitWidth, BitWidth - NumLoBits);
Evan Cheng7c1780c2011-10-07 17:21:44 +000012834 break;
12835 }
12836 }
12837 break;
12838 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012839 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012840}
Chris Lattner259e97c2006-01-31 19:43:35 +000012841
Owen Andersonbc146b02010-09-21 20:42:50 +000012842unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
12843 unsigned Depth) const {
12844 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
12845 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
12846 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000012847
Owen Andersonbc146b02010-09-21 20:42:50 +000012848 // Fallback case.
12849 return 1;
12850}
12851
Evan Cheng206ee9d2006-07-07 08:33:52 +000012852/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000012853/// node is a GlobalAddress + offset.
12854bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000012855 const GlobalValue* &GA,
12856 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000012857 if (N->getOpcode() == X86ISD::Wrapper) {
12858 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000012859 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000012860 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000012861 return true;
12862 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000012863 }
Evan Chengad4196b2008-05-12 19:56:52 +000012864 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000012865}
12866
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012867/// isShuffleHigh128VectorInsertLow - Checks whether the shuffle node is the
12868/// same as extracting the high 128-bit part of 256-bit vector and then
12869/// inserting the result into the low part of a new 256-bit vector
12870static bool isShuffleHigh128VectorInsertLow(ShuffleVectorSDNode *SVOp) {
12871 EVT VT = SVOp->getValueType(0);
12872 int NumElems = VT.getVectorNumElements();
12873
12874 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12875 for (int i = 0, j = NumElems/2; i < NumElems/2; ++i, ++j)
12876 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12877 SVOp->getMaskElt(j) >= 0)
12878 return false;
12879
12880 return true;
12881}
12882
12883/// isShuffleLow128VectorInsertHigh - Checks whether the shuffle node is the
12884/// same as extracting the low 128-bit part of 256-bit vector and then
12885/// inserting the result into the high part of a new 256-bit vector
12886static bool isShuffleLow128VectorInsertHigh(ShuffleVectorSDNode *SVOp) {
12887 EVT VT = SVOp->getValueType(0);
12888 int NumElems = VT.getVectorNumElements();
12889
12890 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12891 for (int i = NumElems/2, j = 0; i < NumElems; ++i, ++j)
12892 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12893 SVOp->getMaskElt(j) >= 0)
12894 return false;
12895
12896 return true;
12897}
12898
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012899/// PerformShuffleCombine256 - Performs shuffle combines for 256-bit vectors.
12900static SDValue PerformShuffleCombine256(SDNode *N, SelectionDAG &DAG,
Craig Topper12216172012-01-13 08:12:35 +000012901 TargetLowering::DAGCombinerInfo &DCI,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000012902 const X86Subtarget* Subtarget) {
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012903 DebugLoc dl = N->getDebugLoc();
12904 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
12905 SDValue V1 = SVOp->getOperand(0);
12906 SDValue V2 = SVOp->getOperand(1);
12907 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012908 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012909
12910 if (V1.getOpcode() == ISD::CONCAT_VECTORS &&
12911 V2.getOpcode() == ISD::CONCAT_VECTORS) {
12912 //
12913 // 0,0,0,...
Benjamin Kramer558cc5a2011-07-22 01:02:57 +000012914 // |
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012915 // V UNDEF BUILD_VECTOR UNDEF
12916 // \ / \ /
12917 // CONCAT_VECTOR CONCAT_VECTOR
12918 // \ /
12919 // \ /
12920 // RESULT: V + zero extended
12921 //
12922 if (V2.getOperand(0).getOpcode() != ISD::BUILD_VECTOR ||
12923 V2.getOperand(1).getOpcode() != ISD::UNDEF ||
12924 V1.getOperand(1).getOpcode() != ISD::UNDEF)
12925 return SDValue();
12926
12927 if (!ISD::isBuildVectorAllZeros(V2.getOperand(0).getNode()))
12928 return SDValue();
12929
12930 // To match the shuffle mask, the first half of the mask should
12931 // be exactly the first vector, and all the rest a splat with the
12932 // first element of the second one.
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012933 for (int i = 0; i < NumElems/2; ++i)
12934 if (!isUndefOrEqual(SVOp->getMaskElt(i), i) ||
12935 !isUndefOrEqual(SVOp->getMaskElt(i+NumElems/2), NumElems))
12936 return SDValue();
12937
Chad Rosier3d1161e2012-01-03 21:05:52 +000012938 // If V1 is coming from a vector load then just fold to a VZEXT_LOAD.
12939 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(V1.getOperand(0))) {
12940 SDVTList Tys = DAG.getVTList(MVT::v4i64, MVT::Other);
12941 SDValue Ops[] = { Ld->getChain(), Ld->getBasePtr() };
12942 SDValue ResNode =
12943 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2,
12944 Ld->getMemoryVT(),
12945 Ld->getPointerInfo(),
12946 Ld->getAlignment(),
12947 false/*isVolatile*/, true/*ReadMem*/,
12948 false/*WriteMem*/);
12949 return DAG.getNode(ISD::BITCAST, dl, VT, ResNode);
12950 }
12951
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012952 // Emit a zeroed vector and insert the desired subvector on its
12953 // first half.
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000012954 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012955 SDValue InsV = Insert128BitVector(Zeros, V1.getOperand(0),
12956 DAG.getConstant(0, MVT::i32), DAG, dl);
12957 return DCI.CombineTo(N, InsV);
12958 }
12959
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012960 //===--------------------------------------------------------------------===//
12961 // Combine some shuffles into subvector extracts and inserts:
12962 //
12963
12964 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12965 if (isShuffleHigh128VectorInsertLow(SVOp)) {
12966 SDValue V = Extract128BitVector(V1, DAG.getConstant(NumElems/2, MVT::i32),
12967 DAG, dl);
12968 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
12969 V, DAG.getConstant(0, MVT::i32), DAG, dl);
12970 return DCI.CombineTo(N, InsV);
12971 }
12972
12973 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12974 if (isShuffleLow128VectorInsertHigh(SVOp)) {
12975 SDValue V = Extract128BitVector(V1, DAG.getConstant(0, MVT::i32), DAG, dl);
12976 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
12977 V, DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
12978 return DCI.CombineTo(N, InsV);
12979 }
12980
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012981 return SDValue();
12982}
12983
12984/// PerformShuffleCombine - Performs several different shuffle combines.
Dan Gohman475871a2008-07-27 21:46:04 +000012985static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012986 TargetLowering::DAGCombinerInfo &DCI,
12987 const X86Subtarget *Subtarget) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000012988 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000012989 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000012990
Mon P Wanga0fd0d52010-12-19 23:55:53 +000012991 // Don't create instructions with illegal types after legalize types has run.
12992 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
12993 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
12994 return SDValue();
12995
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012996 // Combine 256-bit vector shuffles. This is only profitable when in AVX mode
12997 if (Subtarget->hasAVX() && VT.getSizeInBits() == 256 &&
12998 N->getOpcode() == ISD::VECTOR_SHUFFLE)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000012999 return PerformShuffleCombine256(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013000
13001 // Only handle 128 wide vector from here on.
13002 if (VT.getSizeInBits() != 128)
13003 return SDValue();
13004
13005 // Combine a vector_shuffle that is equal to build_vector load1, load2, load3,
13006 // load4, <0, 1, 2, 3> into a 128-bit load if the load addresses are
13007 // consecutive, non-overlapping, and in the right order.
Nate Begemanfdea31a2010-03-24 20:49:50 +000013008 SmallVector<SDValue, 16> Elts;
13009 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000013010 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000013011
Nate Begemanfdea31a2010-03-24 20:49:50 +000013012 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000013013}
Evan Chengd880b972008-05-09 21:53:03 +000013014
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013015
13016/// PerformTruncateCombine - Converts truncate operation to
13017/// a sequence of vector shuffle operations.
13018/// It is possible when we truncate 256-bit vector to 128-bit vector
13019
13020SDValue X86TargetLowering::PerformTruncateCombine(SDNode *N, SelectionDAG &DAG,
13021 DAGCombinerInfo &DCI) const {
13022 if (!DCI.isBeforeLegalizeOps())
13023 return SDValue();
13024
13025 if (!Subtarget->hasAVX()) return SDValue();
13026
13027 EVT VT = N->getValueType(0);
13028 SDValue Op = N->getOperand(0);
13029 EVT OpVT = Op.getValueType();
13030 DebugLoc dl = N->getDebugLoc();
13031
13032 if ((VT == MVT::v4i32) && (OpVT == MVT::v4i64)) {
13033
13034 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
13035 DAG.getIntPtrConstant(0));
13036
13037 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
13038 DAG.getIntPtrConstant(2));
13039
13040 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpLo);
13041 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpHi);
13042
13043 // PSHUFD
Elena Demikhovsky73252572012-02-01 10:33:05 +000013044 int ShufMask1[] = {0, 2, 0, 0};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013045
13046 OpLo = DAG.getVectorShuffle(VT, dl, OpLo, DAG.getUNDEF(VT),
Elena Demikhovsky73252572012-02-01 10:33:05 +000013047 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013048 OpHi = DAG.getVectorShuffle(VT, dl, OpHi, DAG.getUNDEF(VT),
Elena Demikhovsky73252572012-02-01 10:33:05 +000013049 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013050
13051 // MOVLHPS
Elena Demikhovsky73252572012-02-01 10:33:05 +000013052 int ShufMask2[] = {0, 1, 4, 5};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013053
Elena Demikhovsky73252572012-02-01 10:33:05 +000013054 return DAG.getVectorShuffle(VT, dl, OpLo, OpHi, ShufMask2);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013055 }
13056 if ((VT == MVT::v8i16) && (OpVT == MVT::v8i32)) {
13057
13058 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i32, Op,
13059 DAG.getIntPtrConstant(0));
13060
13061 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i32, Op,
13062 DAG.getIntPtrConstant(4));
13063
13064 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLo);
13065 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpHi);
13066
13067 // PSHUFB
Elena Demikhovsky73252572012-02-01 10:33:05 +000013068 int ShufMask1[] = {0, 1, 4, 5, 8, 9, 12, 13,
13069 -1, -1, -1, -1, -1, -1, -1, -1};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013070
13071 OpLo = DAG.getVectorShuffle(MVT::v16i8, dl, OpLo,
13072 DAG.getUNDEF(MVT::v16i8),
Elena Demikhovsky73252572012-02-01 10:33:05 +000013073 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013074 OpHi = DAG.getVectorShuffle(MVT::v16i8, dl, OpHi,
13075 DAG.getUNDEF(MVT::v16i8),
Elena Demikhovsky73252572012-02-01 10:33:05 +000013076 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013077
13078 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpLo);
13079 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpHi);
13080
13081 // MOVLHPS
Elena Demikhovsky73252572012-02-01 10:33:05 +000013082 int ShufMask2[] = {0, 1, 4, 5};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013083
Elena Demikhovsky73252572012-02-01 10:33:05 +000013084 SDValue res = DAG.getVectorShuffle(MVT::v4i32, dl, OpLo, OpHi, ShufMask2);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013085 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, res);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013086 }
13087
13088 return SDValue();
13089}
13090
Craig Topper89f4e662012-03-20 07:17:59 +000013091/// XFormVExtractWithShuffleIntoLoad - Check if a vector extract from a target
13092/// specific shuffle of a load can be folded into a single element load.
13093/// Similar handling for VECTOR_SHUFFLE is performed by DAGCombiner, but
13094/// shuffles have been customed lowered so we need to handle those here.
13095static SDValue XFormVExtractWithShuffleIntoLoad(SDNode *N, SelectionDAG &DAG,
13096 TargetLowering::DAGCombinerInfo &DCI) {
13097 if (DCI.isBeforeLegalizeOps())
13098 return SDValue();
13099
13100 SDValue InVec = N->getOperand(0);
13101 SDValue EltNo = N->getOperand(1);
13102
13103 if (!isa<ConstantSDNode>(EltNo))
13104 return SDValue();
13105
13106 EVT VT = InVec.getValueType();
13107
13108 bool HasShuffleIntoBitcast = false;
13109 if (InVec.getOpcode() == ISD::BITCAST) {
13110 // Don't duplicate a load with other uses.
13111 if (!InVec.hasOneUse())
13112 return SDValue();
13113 EVT BCVT = InVec.getOperand(0).getValueType();
13114 if (BCVT.getVectorNumElements() != VT.getVectorNumElements())
13115 return SDValue();
13116 InVec = InVec.getOperand(0);
13117 HasShuffleIntoBitcast = true;
13118 }
13119
13120 if (!isTargetShuffle(InVec.getOpcode()))
13121 return SDValue();
13122
13123 // Don't duplicate a load with other uses.
13124 if (!InVec.hasOneUse())
13125 return SDValue();
13126
13127 SmallVector<int, 16> ShuffleMask;
13128 bool UnaryShuffle;
13129 if (!getTargetShuffleMask(InVec.getNode(), VT, ShuffleMask, UnaryShuffle))
13130 return SDValue();
13131
13132 // Select the input vector, guarding against out of range extract vector.
13133 unsigned NumElems = VT.getVectorNumElements();
13134 int Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
13135 int Idx = (Elt > (int)NumElems) ? -1 : ShuffleMask[Elt];
13136 SDValue LdNode = (Idx < (int)NumElems) ? InVec.getOperand(0)
13137 : InVec.getOperand(1);
13138
13139 // If inputs to shuffle are the same for both ops, then allow 2 uses
13140 unsigned AllowedUses = InVec.getOperand(0) == InVec.getOperand(1) ? 2 : 1;
13141
13142 if (LdNode.getOpcode() == ISD::BITCAST) {
13143 // Don't duplicate a load with other uses.
13144 if (!LdNode.getNode()->hasNUsesOfValue(AllowedUses, 0))
13145 return SDValue();
13146
13147 AllowedUses = 1; // only allow 1 load use if we have a bitcast
13148 LdNode = LdNode.getOperand(0);
13149 }
13150
13151 if (!ISD::isNormalLoad(LdNode.getNode()))
13152 return SDValue();
13153
13154 LoadSDNode *LN0 = cast<LoadSDNode>(LdNode);
13155
13156 if (!LN0 ||!LN0->hasNUsesOfValue(AllowedUses, 0) || LN0->isVolatile())
13157 return SDValue();
13158
13159 if (HasShuffleIntoBitcast) {
13160 // If there's a bitcast before the shuffle, check if the load type and
13161 // alignment is valid.
13162 unsigned Align = LN0->getAlignment();
13163 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13164 unsigned NewAlign = TLI.getTargetData()->
13165 getABITypeAlignment(VT.getTypeForEVT(*DAG.getContext()));
13166
13167 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
13168 return SDValue();
13169 }
13170
13171 // All checks match so transform back to vector_shuffle so that DAG combiner
13172 // can finish the job
13173 DebugLoc dl = N->getDebugLoc();
13174
13175 // Create shuffle node taking into account the case that its a unary shuffle
13176 SDValue Shuffle = (UnaryShuffle) ? DAG.getUNDEF(VT) : InVec.getOperand(1);
13177 Shuffle = DAG.getVectorShuffle(InVec.getValueType(), dl,
13178 InVec.getOperand(0), Shuffle,
13179 &ShuffleMask[0]);
13180 Shuffle = DAG.getNode(ISD::BITCAST, dl, VT, Shuffle);
13181 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, N->getValueType(0), Shuffle,
13182 EltNo);
13183}
13184
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000013185/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
13186/// generation and convert it from being a bunch of shuffles and extracts
13187/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013188static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
Craig Topper89f4e662012-03-20 07:17:59 +000013189 TargetLowering::DAGCombinerInfo &DCI) {
13190 SDValue NewOp = XFormVExtractWithShuffleIntoLoad(N, DAG, DCI);
13191 if (NewOp.getNode())
13192 return NewOp;
13193
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013194 SDValue InputVector = N->getOperand(0);
13195
13196 // Only operate on vectors of 4 elements, where the alternative shuffling
13197 // gets to be more expensive.
13198 if (InputVector.getValueType() != MVT::v4i32)
13199 return SDValue();
13200
13201 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
13202 // single use which is a sign-extend or zero-extend, and all elements are
13203 // used.
13204 SmallVector<SDNode *, 4> Uses;
13205 unsigned ExtractedElements = 0;
13206 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
13207 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
13208 if (UI.getUse().getResNo() != InputVector.getResNo())
13209 return SDValue();
13210
13211 SDNode *Extract = *UI;
13212 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
13213 return SDValue();
13214
13215 if (Extract->getValueType(0) != MVT::i32)
13216 return SDValue();
13217 if (!Extract->hasOneUse())
13218 return SDValue();
13219 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
13220 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
13221 return SDValue();
13222 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
13223 return SDValue();
13224
13225 // Record which element was extracted.
13226 ExtractedElements |=
13227 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
13228
13229 Uses.push_back(Extract);
13230 }
13231
13232 // If not all the elements were used, this may not be worthwhile.
13233 if (ExtractedElements != 15)
13234 return SDValue();
13235
13236 // Ok, we've now decided to do the transformation.
13237 DebugLoc dl = InputVector.getDebugLoc();
13238
13239 // Store the value to a temporary stack slot.
13240 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000013241 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
13242 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013243
13244 // Replace each use (extract) with a load of the appropriate element.
13245 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
13246 UE = Uses.end(); UI != UE; ++UI) {
13247 SDNode *Extract = *UI;
13248
Nadav Rotem86694292011-05-17 08:31:57 +000013249 // cOMpute the element's address.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013250 SDValue Idx = Extract->getOperand(1);
13251 unsigned EltSize =
13252 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
13253 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
Craig Topper89f4e662012-03-20 07:17:59 +000013254 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013255 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
13256
Nadav Rotem86694292011-05-17 08:31:57 +000013257 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
Chris Lattner51abfe42010-09-21 06:02:19 +000013258 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013259
13260 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000013261 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000013262 ScalarAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000013263 false, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013264
13265 // Replace the exact with the load.
13266 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
13267 }
13268
13269 // The replacement was made in place; don't return anything.
13270 return SDValue();
13271}
13272
Duncan Sands6bcd2192011-09-17 16:49:39 +000013273/// PerformSELECTCombine - Do target-specific dag combines on SELECT and VSELECT
13274/// nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000013275static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Nadav Rotemcc616562012-01-15 19:27:55 +000013276 TargetLowering::DAGCombinerInfo &DCI,
Chris Lattner47b4ce82009-03-11 05:48:52 +000013277 const X86Subtarget *Subtarget) {
Craig Topper89f4e662012-03-20 07:17:59 +000013278
13279
Chris Lattner47b4ce82009-03-11 05:48:52 +000013280 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000013281 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000013282 // Get the LHS/RHS of the select.
13283 SDValue LHS = N->getOperand(1);
13284 SDValue RHS = N->getOperand(2);
Bruno Cardoso Lopes149f29f2011-09-20 22:34:45 +000013285 EVT VT = LHS.getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +000013286
Dan Gohman670e5392009-09-21 18:03:22 +000013287 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000013288 // instructions match the semantics of the common C idiom x<y?x:y but not
13289 // x<=y?x:y, because of how they handle negative zero (which can be
13290 // ignored in unsafe-math mode).
Benjamin Kramer2c2ccbf2011-09-22 03:27:22 +000013291 if (Cond.getOpcode() == ISD::SETCC && VT.isFloatingPoint() &&
13292 VT != MVT::f80 && DAG.getTargetLoweringInfo().isTypeLegal(VT) &&
Craig Topper1accb7e2012-01-10 06:54:16 +000013293 (Subtarget->hasSSE2() ||
13294 (Subtarget->hasSSE1() && VT.getScalarType() == MVT::f32))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013295 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013296
Chris Lattner47b4ce82009-03-11 05:48:52 +000013297 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000013298 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000013299 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13300 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013301 switch (CC) {
13302 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013303 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013304 // Converting this to a min would handle NaNs incorrectly, and swapping
13305 // the operands would cause it to handle comparisons between positive
13306 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013307 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013308 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013309 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13310 break;
13311 std::swap(LHS, RHS);
13312 }
Dan Gohman670e5392009-09-21 18:03:22 +000013313 Opcode = X86ISD::FMIN;
13314 break;
13315 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013316 // Converting this to a min would handle comparisons between positive
13317 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013318 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013319 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
13320 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013321 Opcode = X86ISD::FMIN;
13322 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013323 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013324 // Converting this to a min would handle both negative zeros and NaNs
13325 // incorrectly, but we can swap the operands to fix both.
13326 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013327 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013328 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013329 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013330 Opcode = X86ISD::FMIN;
13331 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013332
Dan Gohman670e5392009-09-21 18:03:22 +000013333 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013334 // Converting this to a max would handle comparisons between positive
13335 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013336 if (!DAG.getTarget().Options.UnsafeFPMath &&
Evan Chengdd5663c2011-08-04 18:38:15 +000013337 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013338 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013339 Opcode = X86ISD::FMAX;
13340 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013341 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013342 // Converting this to a max would handle NaNs incorrectly, and swapping
13343 // the operands would cause it to handle comparisons between positive
13344 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013345 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013346 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013347 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13348 break;
13349 std::swap(LHS, RHS);
13350 }
Dan Gohman670e5392009-09-21 18:03:22 +000013351 Opcode = X86ISD::FMAX;
13352 break;
13353 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013354 // Converting this to a max would handle both negative zeros and NaNs
13355 // incorrectly, but we can swap the operands to fix both.
13356 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013357 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013358 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013359 case ISD::SETGE:
13360 Opcode = X86ISD::FMAX;
13361 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000013362 }
Dan Gohman670e5392009-09-21 18:03:22 +000013363 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000013364 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
13365 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013366 switch (CC) {
13367 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013368 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013369 // Converting this to a min would handle comparisons between positive
13370 // and negative zero incorrectly, and swapping the operands would
13371 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013372 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013373 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000013374 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013375 break;
13376 std::swap(LHS, RHS);
13377 }
Dan Gohman670e5392009-09-21 18:03:22 +000013378 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000013379 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013380 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013381 // Converting this to a min would handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013382 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013383 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
13384 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013385 Opcode = X86ISD::FMIN;
13386 break;
13387 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013388 // Converting this to a min would handle both negative zeros and NaNs
13389 // incorrectly, but we can swap the operands to fix both.
13390 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013391 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013392 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013393 case ISD::SETGE:
13394 Opcode = X86ISD::FMIN;
13395 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013396
Dan Gohman670e5392009-09-21 18:03:22 +000013397 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013398 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013399 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013400 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013401 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000013402 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013403 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013404 // Converting this to a max would handle comparisons between positive
13405 // and negative zero incorrectly, and swapping the operands would
13406 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013407 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013408 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000013409 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013410 break;
13411 std::swap(LHS, RHS);
13412 }
Dan Gohman670e5392009-09-21 18:03:22 +000013413 Opcode = X86ISD::FMAX;
13414 break;
13415 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013416 // Converting this to a max would handle both negative zeros and NaNs
13417 // incorrectly, but we can swap the operands to fix both.
13418 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013419 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013420 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013421 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013422 Opcode = X86ISD::FMAX;
13423 break;
13424 }
Chris Lattner83e6c992006-10-04 06:57:07 +000013425 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013426
Chris Lattner47b4ce82009-03-11 05:48:52 +000013427 if (Opcode)
13428 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000013429 }
Eric Christopherfd179292009-08-27 18:07:15 +000013430
Chris Lattnerd1980a52009-03-12 06:52:53 +000013431 // If this is a select between two integer constants, try to do some
13432 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000013433 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
13434 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000013435 // Don't do this for crazy integer types.
13436 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
13437 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000013438 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013439 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000013440
Chris Lattnercee56e72009-03-13 05:53:31 +000013441 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000013442 // Efficiently invertible.
13443 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
13444 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
13445 isa<ConstantSDNode>(Cond.getOperand(1))))) {
13446 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000013447 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000013448 }
Eric Christopherfd179292009-08-27 18:07:15 +000013449
Chris Lattnerd1980a52009-03-12 06:52:53 +000013450 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013451 if (FalseC->getAPIntValue() == 0 &&
13452 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013453 if (NeedsCondInvert) // Invert the condition if needed.
13454 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13455 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013456
Chris Lattnerd1980a52009-03-12 06:52:53 +000013457 // Zero extend the condition if needed.
13458 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013459
Chris Lattnercee56e72009-03-13 05:53:31 +000013460 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000013461 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013462 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013463 }
Eric Christopherfd179292009-08-27 18:07:15 +000013464
Chris Lattner97a29a52009-03-13 05:22:11 +000013465 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000013466 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000013467 if (NeedsCondInvert) // Invert the condition if needed.
13468 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13469 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013470
Chris Lattner97a29a52009-03-13 05:22:11 +000013471 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013472 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13473 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013474 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000013475 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000013476 }
Eric Christopherfd179292009-08-27 18:07:15 +000013477
Chris Lattnercee56e72009-03-13 05:53:31 +000013478 // Optimize cases that will turn into an LEA instruction. This requires
13479 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013480 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013481 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013482 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013483
Chris Lattnercee56e72009-03-13 05:53:31 +000013484 bool isFastMultiplier = false;
13485 if (Diff < 10) {
13486 switch ((unsigned char)Diff) {
13487 default: break;
13488 case 1: // result = add base, cond
13489 case 2: // result = lea base( , cond*2)
13490 case 3: // result = lea base(cond, cond*2)
13491 case 4: // result = lea base( , cond*4)
13492 case 5: // result = lea base(cond, cond*4)
13493 case 8: // result = lea base( , cond*8)
13494 case 9: // result = lea base(cond, cond*8)
13495 isFastMultiplier = true;
13496 break;
13497 }
13498 }
Eric Christopherfd179292009-08-27 18:07:15 +000013499
Chris Lattnercee56e72009-03-13 05:53:31 +000013500 if (isFastMultiplier) {
13501 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
13502 if (NeedsCondInvert) // Invert the condition if needed.
13503 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13504 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013505
Chris Lattnercee56e72009-03-13 05:53:31 +000013506 // Zero extend the condition if needed.
13507 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13508 Cond);
13509 // Scale the condition by the difference.
13510 if (Diff != 1)
13511 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13512 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013513
Chris Lattnercee56e72009-03-13 05:53:31 +000013514 // Add the base if non-zero.
13515 if (FalseC->getAPIntValue() != 0)
13516 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13517 SDValue(FalseC, 0));
13518 return Cond;
13519 }
Eric Christopherfd179292009-08-27 18:07:15 +000013520 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013521 }
13522 }
Eric Christopherfd179292009-08-27 18:07:15 +000013523
Evan Cheng56f582d2012-01-04 01:41:39 +000013524 // Canonicalize max and min:
13525 // (x > y) ? x : y -> (x >= y) ? x : y
13526 // (x < y) ? x : y -> (x <= y) ? x : y
13527 // This allows use of COND_S / COND_NS (see TranslateX86CC) which eliminates
13528 // the need for an extra compare
13529 // against zero. e.g.
13530 // (x - y) > 0 : (x - y) ? 0 -> (x - y) >= 0 : (x - y) ? 0
13531 // subl %esi, %edi
13532 // testl %edi, %edi
13533 // movl $0, %eax
13534 // cmovgl %edi, %eax
13535 // =>
13536 // xorl %eax, %eax
13537 // subl %esi, $edi
13538 // cmovsl %eax, %edi
13539 if (N->getOpcode() == ISD::SELECT && Cond.getOpcode() == ISD::SETCC &&
13540 DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13541 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
13542 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
13543 switch (CC) {
13544 default: break;
13545 case ISD::SETLT:
13546 case ISD::SETGT: {
13547 ISD::CondCode NewCC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGE;
13548 Cond = DAG.getSetCC(Cond.getDebugLoc(), Cond.getValueType(),
13549 Cond.getOperand(0), Cond.getOperand(1), NewCC);
13550 return DAG.getNode(ISD::SELECT, DL, VT, Cond, LHS, RHS);
13551 }
13552 }
13553 }
13554
Nadav Rotemcc616562012-01-15 19:27:55 +000013555 // If we know that this node is legal then we know that it is going to be
13556 // matched by one of the SSE/AVX BLEND instructions. These instructions only
13557 // depend on the highest bit in each word. Try to use SimplifyDemandedBits
13558 // to simplify previous instructions.
13559 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13560 if (N->getOpcode() == ISD::VSELECT && DCI.isBeforeLegalizeOps() &&
13561 !DCI.isBeforeLegalize() &&
13562 TLI.isOperationLegal(ISD::VSELECT, VT)) {
13563 unsigned BitWidth = Cond.getValueType().getScalarType().getSizeInBits();
13564 assert(BitWidth >= 8 && BitWidth <= 64 && "Invalid mask size");
13565 APInt DemandedMask = APInt::getHighBitsSet(BitWidth, 1);
13566
13567 APInt KnownZero, KnownOne;
13568 TargetLowering::TargetLoweringOpt TLO(DAG, DCI.isBeforeLegalize(),
13569 DCI.isBeforeLegalizeOps());
13570 if (TLO.ShrinkDemandedConstant(Cond, DemandedMask) ||
13571 TLI.SimplifyDemandedBits(Cond, DemandedMask, KnownZero, KnownOne, TLO))
13572 DCI.CommitTargetLoweringOpt(TLO);
13573 }
13574
Dan Gohman475871a2008-07-27 21:46:04 +000013575 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000013576}
13577
Chris Lattnerd1980a52009-03-12 06:52:53 +000013578/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
13579static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
13580 TargetLowering::DAGCombinerInfo &DCI) {
13581 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000013582
Chris Lattnerd1980a52009-03-12 06:52:53 +000013583 // If the flag operand isn't dead, don't touch this CMOV.
13584 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
13585 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000013586
Evan Chengb5a55d92011-05-24 01:48:22 +000013587 SDValue FalseOp = N->getOperand(0);
13588 SDValue TrueOp = N->getOperand(1);
13589 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
13590 SDValue Cond = N->getOperand(3);
13591 if (CC == X86::COND_E || CC == X86::COND_NE) {
13592 switch (Cond.getOpcode()) {
13593 default: break;
13594 case X86ISD::BSR:
13595 case X86ISD::BSF:
13596 // If operand of BSR / BSF are proven never zero, then ZF cannot be set.
13597 if (DAG.isKnownNeverZero(Cond.getOperand(0)))
13598 return (CC == X86::COND_E) ? FalseOp : TrueOp;
13599 }
13600 }
13601
Chris Lattnerd1980a52009-03-12 06:52:53 +000013602 // If this is a select between two integer constants, try to do some
13603 // optimizations. Note that the operands are ordered the opposite of SELECT
13604 // operands.
Evan Chengb5a55d92011-05-24 01:48:22 +000013605 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(TrueOp)) {
13606 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(FalseOp)) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013607 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
13608 // larger than FalseC (the false value).
Chris Lattnerd1980a52009-03-12 06:52:53 +000013609 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
13610 CC = X86::GetOppositeBranchCondition(CC);
13611 std::swap(TrueC, FalseC);
13612 }
Eric Christopherfd179292009-08-27 18:07:15 +000013613
Chris Lattnerd1980a52009-03-12 06:52:53 +000013614 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013615 // This is efficient for any integer data type (including i8/i16) and
13616 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013617 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013618 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13619 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013620
Chris Lattnerd1980a52009-03-12 06:52:53 +000013621 // Zero extend the condition if needed.
13622 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013623
Chris Lattnerd1980a52009-03-12 06:52:53 +000013624 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
13625 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013626 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013627 if (N->getNumValues() == 2) // Dead flag value?
13628 return DCI.CombineTo(N, Cond, SDValue());
13629 return Cond;
13630 }
Eric Christopherfd179292009-08-27 18:07:15 +000013631
Chris Lattnercee56e72009-03-13 05:53:31 +000013632 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
13633 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000013634 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013635 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13636 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013637
Chris Lattner97a29a52009-03-13 05:22:11 +000013638 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013639 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13640 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013641 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13642 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000013643
Chris Lattner97a29a52009-03-13 05:22:11 +000013644 if (N->getNumValues() == 2) // Dead flag value?
13645 return DCI.CombineTo(N, Cond, SDValue());
13646 return Cond;
13647 }
Eric Christopherfd179292009-08-27 18:07:15 +000013648
Chris Lattnercee56e72009-03-13 05:53:31 +000013649 // Optimize cases that will turn into an LEA instruction. This requires
13650 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013651 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013652 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013653 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013654
Chris Lattnercee56e72009-03-13 05:53:31 +000013655 bool isFastMultiplier = false;
13656 if (Diff < 10) {
13657 switch ((unsigned char)Diff) {
13658 default: break;
13659 case 1: // result = add base, cond
13660 case 2: // result = lea base( , cond*2)
13661 case 3: // result = lea base(cond, cond*2)
13662 case 4: // result = lea base( , cond*4)
13663 case 5: // result = lea base(cond, cond*4)
13664 case 8: // result = lea base( , cond*8)
13665 case 9: // result = lea base(cond, cond*8)
13666 isFastMultiplier = true;
13667 break;
13668 }
13669 }
Eric Christopherfd179292009-08-27 18:07:15 +000013670
Chris Lattnercee56e72009-03-13 05:53:31 +000013671 if (isFastMultiplier) {
13672 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013673 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13674 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000013675 // Zero extend the condition if needed.
13676 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13677 Cond);
13678 // Scale the condition by the difference.
13679 if (Diff != 1)
13680 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13681 DAG.getConstant(Diff, Cond.getValueType()));
13682
13683 // Add the base if non-zero.
13684 if (FalseC->getAPIntValue() != 0)
13685 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13686 SDValue(FalseC, 0));
13687 if (N->getNumValues() == 2) // Dead flag value?
13688 return DCI.CombineTo(N, Cond, SDValue());
13689 return Cond;
13690 }
Eric Christopherfd179292009-08-27 18:07:15 +000013691 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013692 }
13693 }
13694 return SDValue();
13695}
13696
13697
Evan Cheng0b0cd912009-03-28 05:57:29 +000013698/// PerformMulCombine - Optimize a single multiply with constant into two
13699/// in order to implement it with two cheaper instructions, e.g.
13700/// LEA + SHL, LEA + LEA.
13701static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
13702 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000013703 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
13704 return SDValue();
13705
Owen Andersone50ed302009-08-10 22:56:29 +000013706 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000013707 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000013708 return SDValue();
13709
13710 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
13711 if (!C)
13712 return SDValue();
13713 uint64_t MulAmt = C->getZExtValue();
13714 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
13715 return SDValue();
13716
13717 uint64_t MulAmt1 = 0;
13718 uint64_t MulAmt2 = 0;
13719 if ((MulAmt % 9) == 0) {
13720 MulAmt1 = 9;
13721 MulAmt2 = MulAmt / 9;
13722 } else if ((MulAmt % 5) == 0) {
13723 MulAmt1 = 5;
13724 MulAmt2 = MulAmt / 5;
13725 } else if ((MulAmt % 3) == 0) {
13726 MulAmt1 = 3;
13727 MulAmt2 = MulAmt / 3;
13728 }
13729 if (MulAmt2 &&
13730 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
13731 DebugLoc DL = N->getDebugLoc();
13732
13733 if (isPowerOf2_64(MulAmt2) &&
13734 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
13735 // If second multiplifer is pow2, issue it first. We want the multiply by
13736 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
13737 // is an add.
13738 std::swap(MulAmt1, MulAmt2);
13739
13740 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000013741 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013742 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000013743 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000013744 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013745 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000013746 DAG.getConstant(MulAmt1, VT));
13747
Eric Christopherfd179292009-08-27 18:07:15 +000013748 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013749 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000013750 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000013751 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013752 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000013753 DAG.getConstant(MulAmt2, VT));
13754
13755 // Do not add new nodes to DAG combiner worklist.
13756 DCI.CombineTo(N, NewMul, false);
13757 }
13758 return SDValue();
13759}
13760
Evan Chengad9c0a32009-12-15 00:53:42 +000013761static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
13762 SDValue N0 = N->getOperand(0);
13763 SDValue N1 = N->getOperand(1);
13764 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
13765 EVT VT = N0.getValueType();
13766
13767 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
13768 // since the result of setcc_c is all zero's or all ones.
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013769 if (VT.isInteger() && !VT.isVector() &&
13770 N1C && N0.getOpcode() == ISD::AND &&
Evan Chengad9c0a32009-12-15 00:53:42 +000013771 N0.getOperand(1).getOpcode() == ISD::Constant) {
13772 SDValue N00 = N0.getOperand(0);
13773 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
13774 ((N00.getOpcode() == ISD::ANY_EXTEND ||
13775 N00.getOpcode() == ISD::ZERO_EXTEND) &&
13776 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
13777 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
13778 APInt ShAmt = N1C->getAPIntValue();
13779 Mask = Mask.shl(ShAmt);
13780 if (Mask != 0)
13781 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
13782 N00, DAG.getConstant(Mask, VT));
13783 }
13784 }
13785
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013786
13787 // Hardware support for vector shifts is sparse which makes us scalarize the
13788 // vector operations in many cases. Also, on sandybridge ADD is faster than
13789 // shl.
13790 // (shl V, 1) -> add V,V
13791 if (isSplatVector(N1.getNode())) {
13792 assert(N0.getValueType().isVector() && "Invalid vector shift type");
13793 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1->getOperand(0));
13794 // We shift all of the values by one. In many cases we do not have
13795 // hardware support for this operation. This is better expressed as an ADD
13796 // of two values.
13797 if (N1C && (1 == N1C->getZExtValue())) {
13798 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, N0, N0);
13799 }
13800 }
13801
Evan Chengad9c0a32009-12-15 00:53:42 +000013802 return SDValue();
13803}
Evan Cheng0b0cd912009-03-28 05:57:29 +000013804
Nate Begeman740ab032009-01-26 00:52:55 +000013805/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
13806/// when possible.
13807static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
Mon P Wang845b1892012-02-01 22:15:20 +000013808 TargetLowering::DAGCombinerInfo &DCI,
Nate Begeman740ab032009-01-26 00:52:55 +000013809 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000013810 EVT VT = N->getValueType(0);
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013811 if (N->getOpcode() == ISD::SHL) {
13812 SDValue V = PerformSHLCombine(N, DAG);
13813 if (V.getNode()) return V;
13814 }
Evan Chengad9c0a32009-12-15 00:53:42 +000013815
Nate Begeman740ab032009-01-26 00:52:55 +000013816 // On X86 with SSE2 support, we can transform this to a vector shift if
13817 // all elements are shifted by the same amount. We can't do this in legalize
13818 // because the a constant vector is typically transformed to a constant pool
13819 // so we have no knowledge of the shift amount.
Craig Topper1accb7e2012-01-10 06:54:16 +000013820 if (!Subtarget->hasSSE2())
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013821 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013822
Craig Topper7be5dfd2011-11-12 09:58:49 +000013823 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16 &&
13824 (!Subtarget->hasAVX2() ||
13825 (VT != MVT::v4i64 && VT != MVT::v8i32 && VT != MVT::v16i16)))
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013826 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013827
Mon P Wang3becd092009-01-28 08:12:05 +000013828 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000013829 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000013830 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000013831 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000013832 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
13833 unsigned NumElts = VT.getVectorNumElements();
13834 unsigned i = 0;
13835 for (; i != NumElts; ++i) {
13836 SDValue Arg = ShAmtOp.getOperand(i);
13837 if (Arg.getOpcode() == ISD::UNDEF) continue;
13838 BaseShAmt = Arg;
13839 break;
13840 }
Craig Topper37c26772012-01-17 04:44:50 +000013841 // Handle the case where the build_vector is all undef
13842 // FIXME: Should DAG allow this?
13843 if (i == NumElts)
13844 return SDValue();
13845
Mon P Wang3becd092009-01-28 08:12:05 +000013846 for (; i != NumElts; ++i) {
13847 SDValue Arg = ShAmtOp.getOperand(i);
13848 if (Arg.getOpcode() == ISD::UNDEF) continue;
13849 if (Arg != BaseShAmt) {
13850 return SDValue();
13851 }
13852 }
13853 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000013854 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000013855 SDValue InVec = ShAmtOp.getOperand(0);
13856 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
13857 unsigned NumElts = InVec.getValueType().getVectorNumElements();
13858 unsigned i = 0;
13859 for (; i != NumElts; ++i) {
13860 SDValue Arg = InVec.getOperand(i);
13861 if (Arg.getOpcode() == ISD::UNDEF) continue;
13862 BaseShAmt = Arg;
13863 break;
13864 }
13865 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
13866 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000013867 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000013868 if (C->getZExtValue() == SplatIdx)
13869 BaseShAmt = InVec.getOperand(1);
13870 }
13871 }
Mon P Wang845b1892012-02-01 22:15:20 +000013872 if (BaseShAmt.getNode() == 0) {
13873 // Don't create instructions with illegal types after legalize
13874 // types has run.
13875 if (!DAG.getTargetLoweringInfo().isTypeLegal(EltVT) &&
13876 !DCI.isBeforeLegalize())
13877 return SDValue();
13878
Mon P Wangefa42202009-09-03 19:56:25 +000013879 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
13880 DAG.getIntPtrConstant(0));
Mon P Wang845b1892012-02-01 22:15:20 +000013881 }
Mon P Wang3becd092009-01-28 08:12:05 +000013882 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013883 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000013884
Mon P Wangefa42202009-09-03 19:56:25 +000013885 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000013886 if (EltVT.bitsGT(MVT::i32))
13887 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
13888 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000013889 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000013890
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013891 // The shift amount is identical so we can do a vector shift.
13892 SDValue ValOp = N->getOperand(0);
13893 switch (N->getOpcode()) {
13894 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000013895 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013896 case ISD::SHL:
Craig Toppered2e13d2012-01-22 19:15:14 +000013897 switch (VT.getSimpleVT().SimpleTy) {
13898 default: return SDValue();
13899 case MVT::v2i64:
13900 case MVT::v4i32:
13901 case MVT::v8i16:
13902 case MVT::v4i64:
13903 case MVT::v8i32:
13904 case MVT::v16i16:
13905 return getTargetVShiftNode(X86ISD::VSHLI, DL, VT, ValOp, BaseShAmt, DAG);
13906 }
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013907 case ISD::SRA:
Craig Toppered2e13d2012-01-22 19:15:14 +000013908 switch (VT.getSimpleVT().SimpleTy) {
13909 default: return SDValue();
13910 case MVT::v4i32:
13911 case MVT::v8i16:
13912 case MVT::v8i32:
13913 case MVT::v16i16:
13914 return getTargetVShiftNode(X86ISD::VSRAI, DL, VT, ValOp, BaseShAmt, DAG);
13915 }
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013916 case ISD::SRL:
Craig Toppered2e13d2012-01-22 19:15:14 +000013917 switch (VT.getSimpleVT().SimpleTy) {
13918 default: return SDValue();
13919 case MVT::v2i64:
13920 case MVT::v4i32:
13921 case MVT::v8i16:
13922 case MVT::v4i64:
13923 case MVT::v8i32:
13924 case MVT::v16i16:
13925 return getTargetVShiftNode(X86ISD::VSRLI, DL, VT, ValOp, BaseShAmt, DAG);
13926 }
Nate Begeman740ab032009-01-26 00:52:55 +000013927 }
Nate Begeman740ab032009-01-26 00:52:55 +000013928}
13929
Nate Begemanb65c1752010-12-17 22:55:37 +000013930
Stuart Hastings865f0932011-06-03 23:53:54 +000013931// CMPEQCombine - Recognize the distinctive (AND (setcc ...) (setcc ..))
13932// where both setccs reference the same FP CMP, and rewrite for CMPEQSS
13933// and friends. Likewise for OR -> CMPNEQSS.
13934static SDValue CMPEQCombine(SDNode *N, SelectionDAG &DAG,
13935 TargetLowering::DAGCombinerInfo &DCI,
13936 const X86Subtarget *Subtarget) {
13937 unsigned opcode;
13938
13939 // SSE1 supports CMP{eq|ne}SS, and SSE2 added CMP{eq|ne}SD, but
13940 // we're requiring SSE2 for both.
Craig Topper1accb7e2012-01-10 06:54:16 +000013941 if (Subtarget->hasSSE2() && isAndOrOfSetCCs(SDValue(N, 0U), opcode)) {
Stuart Hastings865f0932011-06-03 23:53:54 +000013942 SDValue N0 = N->getOperand(0);
13943 SDValue N1 = N->getOperand(1);
13944 SDValue CMP0 = N0->getOperand(1);
13945 SDValue CMP1 = N1->getOperand(1);
13946 DebugLoc DL = N->getDebugLoc();
13947
13948 // The SETCCs should both refer to the same CMP.
13949 if (CMP0.getOpcode() != X86ISD::CMP || CMP0 != CMP1)
13950 return SDValue();
13951
13952 SDValue CMP00 = CMP0->getOperand(0);
13953 SDValue CMP01 = CMP0->getOperand(1);
13954 EVT VT = CMP00.getValueType();
13955
13956 if (VT == MVT::f32 || VT == MVT::f64) {
13957 bool ExpectingFlags = false;
13958 // Check for any users that want flags:
13959 for (SDNode::use_iterator UI = N->use_begin(),
13960 UE = N->use_end();
13961 !ExpectingFlags && UI != UE; ++UI)
13962 switch (UI->getOpcode()) {
13963 default:
13964 case ISD::BR_CC:
13965 case ISD::BRCOND:
13966 case ISD::SELECT:
13967 ExpectingFlags = true;
13968 break;
13969 case ISD::CopyToReg:
13970 case ISD::SIGN_EXTEND:
13971 case ISD::ZERO_EXTEND:
13972 case ISD::ANY_EXTEND:
13973 break;
13974 }
13975
13976 if (!ExpectingFlags) {
13977 enum X86::CondCode cc0 = (enum X86::CondCode)N0.getConstantOperandVal(0);
13978 enum X86::CondCode cc1 = (enum X86::CondCode)N1.getConstantOperandVal(0);
13979
13980 if (cc1 == X86::COND_E || cc1 == X86::COND_NE) {
13981 X86::CondCode tmp = cc0;
13982 cc0 = cc1;
13983 cc1 = tmp;
13984 }
13985
13986 if ((cc0 == X86::COND_E && cc1 == X86::COND_NP) ||
13987 (cc0 == X86::COND_NE && cc1 == X86::COND_P)) {
13988 bool is64BitFP = (CMP00.getValueType() == MVT::f64);
13989 X86ISD::NodeType NTOperator = is64BitFP ?
13990 X86ISD::FSETCCsd : X86ISD::FSETCCss;
13991 // FIXME: need symbolic constants for these magic numbers.
13992 // See X86ATTInstPrinter.cpp:printSSECC().
13993 unsigned x86cc = (cc0 == X86::COND_E) ? 0 : 4;
13994 SDValue OnesOrZeroesF = DAG.getNode(NTOperator, DL, MVT::f32, CMP00, CMP01,
13995 DAG.getConstant(x86cc, MVT::i8));
13996 SDValue OnesOrZeroesI = DAG.getNode(ISD::BITCAST, DL, MVT::i32,
13997 OnesOrZeroesF);
13998 SDValue ANDed = DAG.getNode(ISD::AND, DL, MVT::i32, OnesOrZeroesI,
13999 DAG.getConstant(1, MVT::i32));
14000 SDValue OneBitOfTruth = DAG.getNode(ISD::TRUNCATE, DL, MVT::i8, ANDed);
14001 return OneBitOfTruth;
14002 }
14003 }
14004 }
14005 }
14006 return SDValue();
14007}
14008
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014009/// CanFoldXORWithAllOnes - Test whether the XOR operand is a AllOnes vector
14010/// so it can be folded inside ANDNP.
14011static bool CanFoldXORWithAllOnes(const SDNode *N) {
14012 EVT VT = N->getValueType(0);
14013
14014 // Match direct AllOnes for 128 and 256-bit vectors
14015 if (ISD::isBuildVectorAllOnes(N))
14016 return true;
14017
14018 // Look through a bit convert.
14019 if (N->getOpcode() == ISD::BITCAST)
14020 N = N->getOperand(0).getNode();
14021
14022 // Sometimes the operand may come from a insert_subvector building a 256-bit
14023 // allones vector
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014024 if (VT.getSizeInBits() == 256 &&
Bill Wendling456a9252011-08-04 00:32:58 +000014025 N->getOpcode() == ISD::INSERT_SUBVECTOR) {
14026 SDValue V1 = N->getOperand(0);
14027 SDValue V2 = N->getOperand(1);
14028
14029 if (V1.getOpcode() == ISD::INSERT_SUBVECTOR &&
14030 V1.getOperand(0).getOpcode() == ISD::UNDEF &&
14031 ISD::isBuildVectorAllOnes(V1.getOperand(1).getNode()) &&
14032 ISD::isBuildVectorAllOnes(V2.getNode()))
14033 return true;
14034 }
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014035
14036 return false;
14037}
14038
Nate Begemanb65c1752010-12-17 22:55:37 +000014039static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
14040 TargetLowering::DAGCombinerInfo &DCI,
14041 const X86Subtarget *Subtarget) {
14042 if (DCI.isBeforeLegalizeOps())
14043 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014044
Stuart Hastings865f0932011-06-03 23:53:54 +000014045 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
14046 if (R.getNode())
14047 return R;
14048
Craig Topper54a11172011-10-14 07:06:56 +000014049 EVT VT = N->getValueType(0);
14050
Craig Topperb4c94572011-10-21 06:55:01 +000014051 // Create ANDN, BLSI, and BLSR instructions
14052 // BLSI is X & (-X)
14053 // BLSR is X & (X-1)
Craig Topper54a11172011-10-14 07:06:56 +000014054 if (Subtarget->hasBMI() && (VT == MVT::i32 || VT == MVT::i64)) {
14055 SDValue N0 = N->getOperand(0);
14056 SDValue N1 = N->getOperand(1);
14057 DebugLoc DL = N->getDebugLoc();
14058
14059 // Check LHS for not
14060 if (N0.getOpcode() == ISD::XOR && isAllOnes(N0.getOperand(1)))
14061 return DAG.getNode(X86ISD::ANDN, DL, VT, N0.getOperand(0), N1);
14062 // Check RHS for not
14063 if (N1.getOpcode() == ISD::XOR && isAllOnes(N1.getOperand(1)))
14064 return DAG.getNode(X86ISD::ANDN, DL, VT, N1.getOperand(0), N0);
14065
Craig Topperb4c94572011-10-21 06:55:01 +000014066 // Check LHS for neg
14067 if (N0.getOpcode() == ISD::SUB && N0.getOperand(1) == N1 &&
14068 isZero(N0.getOperand(0)))
14069 return DAG.getNode(X86ISD::BLSI, DL, VT, N1);
14070
14071 // Check RHS for neg
14072 if (N1.getOpcode() == ISD::SUB && N1.getOperand(1) == N0 &&
14073 isZero(N1.getOperand(0)))
14074 return DAG.getNode(X86ISD::BLSI, DL, VT, N0);
14075
14076 // Check LHS for X-1
14077 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
14078 isAllOnes(N0.getOperand(1)))
14079 return DAG.getNode(X86ISD::BLSR, DL, VT, N1);
14080
14081 // Check RHS for X-1
14082 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
14083 isAllOnes(N1.getOperand(1)))
14084 return DAG.getNode(X86ISD::BLSR, DL, VT, N0);
14085
Craig Topper54a11172011-10-14 07:06:56 +000014086 return SDValue();
14087 }
14088
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000014089 // Want to form ANDNP nodes:
14090 // 1) In the hopes of then easily combining them with OR and AND nodes
14091 // to form PBLEND/PSIGN.
14092 // 2) To match ANDN packed intrinsics
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000014093 if (VT != MVT::v2i64 && VT != MVT::v4i64)
Nate Begemanb65c1752010-12-17 22:55:37 +000014094 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014095
Nate Begemanb65c1752010-12-17 22:55:37 +000014096 SDValue N0 = N->getOperand(0);
14097 SDValue N1 = N->getOperand(1);
14098 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014099
Nate Begemanb65c1752010-12-17 22:55:37 +000014100 // Check LHS for vnot
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014101 if (N0.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014102 //ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
14103 CanFoldXORWithAllOnes(N0.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000014104 return DAG.getNode(X86ISD::ANDNP, DL, VT, N0.getOperand(0), N1);
Nate Begemanb65c1752010-12-17 22:55:37 +000014105
14106 // Check RHS for vnot
14107 if (N1.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014108 //ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
14109 CanFoldXORWithAllOnes(N1.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000014110 return DAG.getNode(X86ISD::ANDNP, DL, VT, N1.getOperand(0), N0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014111
Nate Begemanb65c1752010-12-17 22:55:37 +000014112 return SDValue();
14113}
14114
Evan Cheng760d1942010-01-04 21:22:48 +000014115static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000014116 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000014117 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000014118 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000014119 return SDValue();
14120
Stuart Hastings865f0932011-06-03 23:53:54 +000014121 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
14122 if (R.getNode())
14123 return R;
14124
Evan Cheng760d1942010-01-04 21:22:48 +000014125 EVT VT = N->getValueType(0);
Evan Cheng760d1942010-01-04 21:22:48 +000014126
Evan Cheng760d1942010-01-04 21:22:48 +000014127 SDValue N0 = N->getOperand(0);
14128 SDValue N1 = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014129
Nate Begemanb65c1752010-12-17 22:55:37 +000014130 // look for psign/blend
Craig Topper1666cb62011-11-19 07:07:26 +000014131 if (VT == MVT::v2i64 || VT == MVT::v4i64) {
Craig Topperd0a31172012-01-10 06:37:29 +000014132 if (!Subtarget->hasSSSE3() ||
Craig Topper1666cb62011-11-19 07:07:26 +000014133 (VT == MVT::v4i64 && !Subtarget->hasAVX2()))
14134 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014135
Craig Topper1666cb62011-11-19 07:07:26 +000014136 // Canonicalize pandn to RHS
14137 if (N0.getOpcode() == X86ISD::ANDNP)
14138 std::swap(N0, N1);
Lang Hames9ffaa6a2012-01-10 22:53:20 +000014139 // or (and (m, y), (pandn m, x))
Craig Topper1666cb62011-11-19 07:07:26 +000014140 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::ANDNP) {
14141 SDValue Mask = N1.getOperand(0);
14142 SDValue X = N1.getOperand(1);
14143 SDValue Y;
14144 if (N0.getOperand(0) == Mask)
14145 Y = N0.getOperand(1);
14146 if (N0.getOperand(1) == Mask)
14147 Y = N0.getOperand(0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014148
Craig Topper1666cb62011-11-19 07:07:26 +000014149 // Check to see if the mask appeared in both the AND and ANDNP and
14150 if (!Y.getNode())
14151 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014152
Craig Topper1666cb62011-11-19 07:07:26 +000014153 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
Craig Topper1666cb62011-11-19 07:07:26 +000014154 // Look through mask bitcast.
Nadav Rotem4ac90812012-04-01 19:31:22 +000014155 if (Mask.getOpcode() == ISD::BITCAST)
14156 Mask = Mask.getOperand(0);
14157 if (X.getOpcode() == ISD::BITCAST)
14158 X = X.getOperand(0);
14159 if (Y.getOpcode() == ISD::BITCAST)
14160 Y = Y.getOperand(0);
14161
Craig Topper1666cb62011-11-19 07:07:26 +000014162 EVT MaskVT = Mask.getValueType();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014163
Craig Toppered2e13d2012-01-22 19:15:14 +000014164 // Validate that the Mask operand is a vector sra node.
Craig Topper1666cb62011-11-19 07:07:26 +000014165 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
14166 // there is no psrai.b
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014167 if (Mask.getOpcode() != X86ISD::VSRAI)
Craig Toppered2e13d2012-01-22 19:15:14 +000014168 return SDValue();
Craig Topper1666cb62011-11-19 07:07:26 +000014169
14170 // Check that the SRA is all signbits.
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014171 SDValue SraC = Mask.getOperand(1);
Craig Topper1666cb62011-11-19 07:07:26 +000014172 unsigned SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
14173 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
14174 if ((SraAmt + 1) != EltBits)
14175 return SDValue();
14176
14177 DebugLoc DL = N->getDebugLoc();
14178
14179 // Now we know we at least have a plendvb with the mask val. See if
14180 // we can form a psignb/w/d.
14181 // psign = x.type == y.type == mask.type && y = sub(0, x);
Craig Topper1666cb62011-11-19 07:07:26 +000014182 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
14183 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
Craig Toppered2e13d2012-01-22 19:15:14 +000014184 X.getValueType() == MaskVT && Y.getValueType() == MaskVT) {
14185 assert((EltBits == 8 || EltBits == 16 || EltBits == 32) &&
14186 "Unsupported VT for PSIGN");
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014187 Mask = DAG.getNode(X86ISD::PSIGN, DL, MaskVT, X, Mask.getOperand(0));
Craig Toppered2e13d2012-01-22 19:15:14 +000014188 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Craig Topper1666cb62011-11-19 07:07:26 +000014189 }
14190 // PBLENDVB only available on SSE 4.1
Craig Topperd0a31172012-01-10 06:37:29 +000014191 if (!Subtarget->hasSSE41())
Craig Topper1666cb62011-11-19 07:07:26 +000014192 return SDValue();
14193
14194 EVT BlendVT = (VT == MVT::v4i64) ? MVT::v32i8 : MVT::v16i8;
14195
14196 X = DAG.getNode(ISD::BITCAST, DL, BlendVT, X);
14197 Y = DAG.getNode(ISD::BITCAST, DL, BlendVT, Y);
14198 Mask = DAG.getNode(ISD::BITCAST, DL, BlendVT, Mask);
Nadav Rotem18197d72011-11-30 10:13:37 +000014199 Mask = DAG.getNode(ISD::VSELECT, DL, BlendVT, Mask, Y, X);
Craig Topper1666cb62011-11-19 07:07:26 +000014200 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Nate Begemanb65c1752010-12-17 22:55:37 +000014201 }
14202 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014203
Craig Topper1666cb62011-11-19 07:07:26 +000014204 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
14205 return SDValue();
14206
Nate Begemanb65c1752010-12-17 22:55:37 +000014207 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
Evan Cheng760d1942010-01-04 21:22:48 +000014208 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
14209 std::swap(N0, N1);
14210 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
14211 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000014212 if (!N0.hasOneUse() || !N1.hasOneUse())
14213 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000014214
14215 SDValue ShAmt0 = N0.getOperand(1);
14216 if (ShAmt0.getValueType() != MVT::i8)
14217 return SDValue();
14218 SDValue ShAmt1 = N1.getOperand(1);
14219 if (ShAmt1.getValueType() != MVT::i8)
14220 return SDValue();
14221 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
14222 ShAmt0 = ShAmt0.getOperand(0);
14223 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
14224 ShAmt1 = ShAmt1.getOperand(0);
14225
14226 DebugLoc DL = N->getDebugLoc();
14227 unsigned Opc = X86ISD::SHLD;
14228 SDValue Op0 = N0.getOperand(0);
14229 SDValue Op1 = N1.getOperand(0);
14230 if (ShAmt0.getOpcode() == ISD::SUB) {
14231 Opc = X86ISD::SHRD;
14232 std::swap(Op0, Op1);
14233 std::swap(ShAmt0, ShAmt1);
14234 }
14235
Evan Cheng8b1190a2010-04-28 01:18:01 +000014236 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000014237 if (ShAmt1.getOpcode() == ISD::SUB) {
14238 SDValue Sum = ShAmt1.getOperand(0);
14239 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000014240 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
14241 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
14242 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
14243 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000014244 return DAG.getNode(Opc, DL, VT,
14245 Op0, Op1,
14246 DAG.getNode(ISD::TRUNCATE, DL,
14247 MVT::i8, ShAmt0));
14248 }
14249 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
14250 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
14251 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000014252 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000014253 return DAG.getNode(Opc, DL, VT,
14254 N0.getOperand(0), N1.getOperand(0),
14255 DAG.getNode(ISD::TRUNCATE, DL,
14256 MVT::i8, ShAmt0));
14257 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014258
Evan Cheng760d1942010-01-04 21:22:48 +000014259 return SDValue();
14260}
14261
Craig Topper3738ccd2011-12-27 06:27:23 +000014262// PerformXorCombine - Attempts to turn XOR nodes into BLSMSK nodes
Craig Topperb4c94572011-10-21 06:55:01 +000014263static SDValue PerformXorCombine(SDNode *N, SelectionDAG &DAG,
14264 TargetLowering::DAGCombinerInfo &DCI,
14265 const X86Subtarget *Subtarget) {
14266 if (DCI.isBeforeLegalizeOps())
14267 return SDValue();
14268
14269 EVT VT = N->getValueType(0);
14270
14271 if (VT != MVT::i32 && VT != MVT::i64)
14272 return SDValue();
14273
Craig Topper3738ccd2011-12-27 06:27:23 +000014274 assert(Subtarget->hasBMI() && "Creating BLSMSK requires BMI instructions");
14275
Craig Topperb4c94572011-10-21 06:55:01 +000014276 // Create BLSMSK instructions by finding X ^ (X-1)
14277 SDValue N0 = N->getOperand(0);
14278 SDValue N1 = N->getOperand(1);
14279 DebugLoc DL = N->getDebugLoc();
14280
14281 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
14282 isAllOnes(N0.getOperand(1)))
14283 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N1);
14284
14285 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
14286 isAllOnes(N1.getOperand(1)))
14287 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N0);
14288
14289 return SDValue();
14290}
14291
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014292/// PerformLOADCombine - Do target-specific dag combines on LOAD nodes.
14293static SDValue PerformLOADCombine(SDNode *N, SelectionDAG &DAG,
14294 const X86Subtarget *Subtarget) {
14295 LoadSDNode *Ld = cast<LoadSDNode>(N);
14296 EVT RegVT = Ld->getValueType(0);
14297 EVT MemVT = Ld->getMemoryVT();
14298 DebugLoc dl = Ld->getDebugLoc();
14299 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14300
14301 ISD::LoadExtType Ext = Ld->getExtensionType();
14302
Nadav Rotemca6f2962011-09-18 19:00:23 +000014303 // If this is a vector EXT Load then attempt to optimize it using a
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014304 // shuffle. We need SSE4 for the shuffles.
14305 // TODO: It is possible to support ZExt by zeroing the undef values
14306 // during the shuffle phase or after the shuffle.
Eli Friedmanda813f42011-12-28 21:24:44 +000014307 if (RegVT.isVector() && RegVT.isInteger() &&
14308 Ext == ISD::EXTLOAD && Subtarget->hasSSE41()) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014309 assert(MemVT != RegVT && "Cannot extend to the same type");
14310 assert(MemVT.isVector() && "Must load a vector from memory");
14311
14312 unsigned NumElems = RegVT.getVectorNumElements();
14313 unsigned RegSz = RegVT.getSizeInBits();
14314 unsigned MemSz = MemVT.getSizeInBits();
14315 assert(RegSz > MemSz && "Register size must be greater than the mem size");
Nadav Rotemca6f2962011-09-18 19:00:23 +000014316 // All sizes must be a power of two
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014317 if (!isPowerOf2_32(RegSz * MemSz * NumElems)) return SDValue();
14318
14319 // Attempt to load the original value using a single load op.
14320 // Find a scalar type which is equal to the loaded word size.
14321 MVT SclrLoadTy = MVT::i8;
14322 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14323 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14324 MVT Tp = (MVT::SimpleValueType)tp;
14325 if (TLI.isTypeLegal(Tp) && Tp.getSizeInBits() == MemSz) {
14326 SclrLoadTy = Tp;
14327 break;
14328 }
14329 }
14330
14331 // Proceed if a load word is found.
14332 if (SclrLoadTy.getSizeInBits() != MemSz) return SDValue();
14333
14334 EVT LoadUnitVecVT = EVT::getVectorVT(*DAG.getContext(), SclrLoadTy,
14335 RegSz/SclrLoadTy.getSizeInBits());
14336
14337 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(), MemVT.getScalarType(),
14338 RegSz/MemVT.getScalarType().getSizeInBits());
14339 // Can't shuffle using an illegal type.
14340 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14341
14342 // Perform a single load.
14343 SDValue ScalarLoad = DAG.getLoad(SclrLoadTy, dl, Ld->getChain(),
14344 Ld->getBasePtr(),
14345 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014346 Ld->isNonTemporal(), Ld->isInvariant(),
14347 Ld->getAlignment());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014348
14349 // Insert the word loaded into a vector.
14350 SDValue ScalarInVector = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
14351 LoadUnitVecVT, ScalarLoad);
14352
14353 // Bitcast the loaded value to a vector of the original element type, in
14354 // the size of the target vector type.
Chad Rosierb90d2a92012-01-03 23:19:12 +000014355 SDValue SlicedVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT,
14356 ScalarInVector);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014357 unsigned SizeRatio = RegSz/MemSz;
14358
14359 // Redistribute the loaded elements into the different locations.
14360 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
14361 for (unsigned i = 0; i < NumElems; i++) ShuffleVec[i*SizeRatio] = i;
14362
14363 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, SlicedVec,
14364 DAG.getUNDEF(SlicedVec.getValueType()),
14365 ShuffleVec.data());
14366
14367 // Bitcast to the requested type.
14368 Shuff = DAG.getNode(ISD::BITCAST, dl, RegVT, Shuff);
14369 // Replace the original load with the new sequence
14370 // and return the new chain.
14371 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), Shuff);
14372 return SDValue(ScalarLoad.getNode(), 1);
14373 }
14374
14375 return SDValue();
14376}
14377
Chris Lattner149a4e52008-02-22 02:09:43 +000014378/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014379static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000014380 const X86Subtarget *Subtarget) {
Nadav Rotem614061b2011-08-10 19:30:14 +000014381 StoreSDNode *St = cast<StoreSDNode>(N);
14382 EVT VT = St->getValue().getValueType();
14383 EVT StVT = St->getMemoryVT();
14384 DebugLoc dl = St->getDebugLoc();
Nadav Rotem5e742a32011-08-11 16:41:21 +000014385 SDValue StoredVal = St->getOperand(1);
14386 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14387
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014388 // If we are saving a concatenation of two XMM registers, perform two stores.
Nadav Rotem6236f7f2011-08-11 17:05:47 +000014389 // This is better in Sandy Bridge cause one 256-bit mem op is done via two
14390 // 128-bit ones. If in the future the cost becomes only one memory access the
14391 // first version would be better.
Nadav Rotem5e742a32011-08-11 16:41:21 +000014392 if (VT.getSizeInBits() == 256 &&
14393 StoredVal.getNode()->getOpcode() == ISD::CONCAT_VECTORS &&
14394 StoredVal.getNumOperands() == 2) {
14395
14396 SDValue Value0 = StoredVal.getOperand(0);
14397 SDValue Value1 = StoredVal.getOperand(1);
14398
14399 SDValue Stride = DAG.getConstant(16, TLI.getPointerTy());
14400 SDValue Ptr0 = St->getBasePtr();
14401 SDValue Ptr1 = DAG.getNode(ISD::ADD, dl, Ptr0.getValueType(), Ptr0, Stride);
14402
14403 SDValue Ch0 = DAG.getStore(St->getChain(), dl, Value0, Ptr0,
14404 St->getPointerInfo(), St->isVolatile(),
14405 St->isNonTemporal(), St->getAlignment());
14406 SDValue Ch1 = DAG.getStore(St->getChain(), dl, Value1, Ptr1,
14407 St->getPointerInfo(), St->isVolatile(),
14408 St->isNonTemporal(), St->getAlignment());
14409 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Ch0, Ch1);
14410 }
Nadav Rotem614061b2011-08-10 19:30:14 +000014411
14412 // Optimize trunc store (of multiple scalars) to shuffle and store.
14413 // First, pack all of the elements in one place. Next, store to memory
14414 // in fewer chunks.
14415 if (St->isTruncatingStore() && VT.isVector()) {
14416 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14417 unsigned NumElems = VT.getVectorNumElements();
14418 assert(StVT != VT && "Cannot truncate to the same type");
14419 unsigned FromSz = VT.getVectorElementType().getSizeInBits();
14420 unsigned ToSz = StVT.getVectorElementType().getSizeInBits();
14421
14422 // From, To sizes and ElemCount must be pow of two
14423 if (!isPowerOf2_32(NumElems * FromSz * ToSz)) return SDValue();
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014424 // We are going to use the original vector elt for storing.
Nadav Rotem64ac73b2011-09-21 17:14:40 +000014425 // Accumulated smaller vector elements must be a multiple of the store size.
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014426 if (0 != (NumElems * FromSz) % ToSz) return SDValue();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014427
Nadav Rotem614061b2011-08-10 19:30:14 +000014428 unsigned SizeRatio = FromSz / ToSz;
14429
14430 assert(SizeRatio * NumElems * ToSz == VT.getSizeInBits());
14431
14432 // Create a type on which we perform the shuffle
14433 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(),
14434 StVT.getScalarType(), NumElems*SizeRatio);
14435
14436 assert(WideVecVT.getSizeInBits() == VT.getSizeInBits());
14437
14438 SDValue WideVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, St->getValue());
14439 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
14440 for (unsigned i = 0; i < NumElems; i++ ) ShuffleVec[i] = i * SizeRatio;
14441
14442 // Can't shuffle using an illegal type
14443 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14444
14445 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, WideVec,
14446 DAG.getUNDEF(WideVec.getValueType()),
14447 ShuffleVec.data());
14448 // At this point all of the data is stored at the bottom of the
14449 // register. We now need to save it to mem.
14450
14451 // Find the largest store unit
14452 MVT StoreType = MVT::i8;
14453 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14454 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14455 MVT Tp = (MVT::SimpleValueType)tp;
14456 if (TLI.isTypeLegal(Tp) && StoreType.getSizeInBits() < NumElems * ToSz)
14457 StoreType = Tp;
14458 }
14459
14460 // Bitcast the original vector into a vector of store-size units
14461 EVT StoreVecVT = EVT::getVectorVT(*DAG.getContext(),
14462 StoreType, VT.getSizeInBits()/EVT(StoreType).getSizeInBits());
14463 assert(StoreVecVT.getSizeInBits() == VT.getSizeInBits());
14464 SDValue ShuffWide = DAG.getNode(ISD::BITCAST, dl, StoreVecVT, Shuff);
14465 SmallVector<SDValue, 8> Chains;
14466 SDValue Increment = DAG.getConstant(StoreType.getSizeInBits()/8,
14467 TLI.getPointerTy());
14468 SDValue Ptr = St->getBasePtr();
14469
14470 // Perform one or more big stores into memory.
14471 for (unsigned i = 0; i < (ToSz*NumElems)/StoreType.getSizeInBits() ; i++) {
14472 SDValue SubVec = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
14473 StoreType, ShuffWide,
14474 DAG.getIntPtrConstant(i));
14475 SDValue Ch = DAG.getStore(St->getChain(), dl, SubVec, Ptr,
14476 St->getPointerInfo(), St->isVolatile(),
14477 St->isNonTemporal(), St->getAlignment());
14478 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
14479 Chains.push_back(Ch);
14480 }
14481
14482 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
14483 Chains.size());
14484 }
14485
14486
Chris Lattner149a4e52008-02-22 02:09:43 +000014487 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
14488 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000014489 // A preferable solution to the general problem is to figure out the right
14490 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000014491
14492 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng536e6672009-03-12 05:59:15 +000014493 if (VT.getSizeInBits() != 64)
14494 return SDValue();
14495
Devang Patel578efa92009-06-05 21:57:13 +000014496 const Function *F = DAG.getMachineFunction().getFunction();
14497 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014498 bool F64IsLegal = !DAG.getTarget().Options.UseSoftFloat && !NoImplicitFloatOps
Craig Topper1accb7e2012-01-10 06:54:16 +000014499 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000014500 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000014501 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000014502 isa<LoadSDNode>(St->getValue()) &&
14503 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
14504 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014505 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014506 LoadSDNode *Ld = 0;
14507 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000014508 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000014509 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014510 // Must be a store of a load. We currently handle two cases: the load
14511 // is a direct child, and it's under an intervening TokenFactor. It is
14512 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000014513 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000014514 Ld = cast<LoadSDNode>(St->getChain());
14515 else if (St->getValue().hasOneUse() &&
14516 ChainVal->getOpcode() == ISD::TokenFactor) {
Chad Rosierc2348d52012-02-01 18:45:51 +000014517 for (unsigned i = 0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014518 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000014519 TokenFactorIndex = i;
14520 Ld = cast<LoadSDNode>(St->getValue());
14521 } else
14522 Ops.push_back(ChainVal->getOperand(i));
14523 }
14524 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000014525
Evan Cheng536e6672009-03-12 05:59:15 +000014526 if (!Ld || !ISD::isNormalLoad(Ld))
14527 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014528
Evan Cheng536e6672009-03-12 05:59:15 +000014529 // If this is not the MMX case, i.e. we are just turning i64 load/store
14530 // into f64 load/store, avoid the transformation if there are multiple
14531 // uses of the loaded value.
14532 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
14533 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014534
Evan Cheng536e6672009-03-12 05:59:15 +000014535 DebugLoc LdDL = Ld->getDebugLoc();
14536 DebugLoc StDL = N->getDebugLoc();
14537 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
14538 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
14539 // pair instead.
14540 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000014541 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000014542 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
14543 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014544 Ld->isNonTemporal(), Ld->isInvariant(),
14545 Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014546 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000014547 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000014548 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000014549 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000014550 Ops.size());
14551 }
Evan Cheng536e6672009-03-12 05:59:15 +000014552 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000014553 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014554 St->isVolatile(), St->isNonTemporal(),
14555 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000014556 }
Evan Cheng536e6672009-03-12 05:59:15 +000014557
14558 // Otherwise, lower to two pairs of 32-bit loads / stores.
14559 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014560 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
14561 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014562
Owen Anderson825b72b2009-08-11 20:47:22 +000014563 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014564 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014565 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014566 Ld->isInvariant(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000014567 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014568 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000014569 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014570 Ld->isInvariant(),
Evan Cheng536e6672009-03-12 05:59:15 +000014571 MinAlign(Ld->getAlignment(), 4));
14572
14573 SDValue NewChain = LoLd.getValue(1);
14574 if (TokenFactorIndex != -1) {
14575 Ops.push_back(LoLd);
14576 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000014577 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000014578 Ops.size());
14579 }
14580
14581 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014582 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
14583 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014584
14585 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014586 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014587 St->isVolatile(), St->isNonTemporal(),
14588 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014589 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014590 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000014591 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000014592 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000014593 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000014594 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000014595 }
Dan Gohman475871a2008-07-27 21:46:04 +000014596 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000014597}
14598
Duncan Sands17470be2011-09-22 20:15:48 +000014599/// isHorizontalBinOp - Return 'true' if this vector operation is "horizontal"
14600/// and return the operands for the horizontal operation in LHS and RHS. A
14601/// horizontal operation performs the binary operation on successive elements
14602/// of its first operand, then on successive elements of its second operand,
14603/// returning the resulting values in a vector. For example, if
14604/// A = < float a0, float a1, float a2, float a3 >
14605/// and
14606/// B = < float b0, float b1, float b2, float b3 >
14607/// then the result of doing a horizontal operation on A and B is
14608/// A horizontal-op B = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >.
14609/// In short, LHS and RHS are inspected to see if LHS op RHS is of the form
14610/// A horizontal-op B, for some already available A and B, and if so then LHS is
14611/// set to A, RHS to B, and the routine returns 'true'.
14612/// Note that the binary operation should have the property that if one of the
14613/// operands is UNDEF then the result is UNDEF.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014614static bool isHorizontalBinOp(SDValue &LHS, SDValue &RHS, bool IsCommutative) {
Duncan Sands17470be2011-09-22 20:15:48 +000014615 // Look for the following pattern: if
14616 // A = < float a0, float a1, float a2, float a3 >
14617 // B = < float b0, float b1, float b2, float b3 >
14618 // and
14619 // LHS = VECTOR_SHUFFLE A, B, <0, 2, 4, 6>
14620 // RHS = VECTOR_SHUFFLE A, B, <1, 3, 5, 7>
14621 // then LHS op RHS = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >
14622 // which is A horizontal-op B.
14623
14624 // At least one of the operands should be a vector shuffle.
14625 if (LHS.getOpcode() != ISD::VECTOR_SHUFFLE &&
14626 RHS.getOpcode() != ISD::VECTOR_SHUFFLE)
14627 return false;
14628
14629 EVT VT = LHS.getValueType();
Craig Topperf8363302011-12-02 08:18:41 +000014630
14631 assert((VT.is128BitVector() || VT.is256BitVector()) &&
14632 "Unsupported vector type for horizontal add/sub");
14633
14634 // Handle 128 and 256-bit vector lengths. AVX defines horizontal add/sub to
14635 // operate independently on 128-bit lanes.
Craig Topperb72039c2011-11-30 09:10:50 +000014636 unsigned NumElts = VT.getVectorNumElements();
14637 unsigned NumLanes = VT.getSizeInBits()/128;
14638 unsigned NumLaneElts = NumElts / NumLanes;
Craig Topperf8363302011-12-02 08:18:41 +000014639 assert((NumLaneElts % 2 == 0) &&
14640 "Vector type should have an even number of elements in each lane");
14641 unsigned HalfLaneElts = NumLaneElts/2;
Duncan Sands17470be2011-09-22 20:15:48 +000014642
14643 // View LHS in the form
14644 // LHS = VECTOR_SHUFFLE A, B, LMask
14645 // If LHS is not a shuffle then pretend it is the shuffle
14646 // LHS = VECTOR_SHUFFLE LHS, undef, <0, 1, ..., N-1>
14647 // NOTE: in what follows a default initialized SDValue represents an UNDEF of
14648 // type VT.
14649 SDValue A, B;
Craig Topperb72039c2011-11-30 09:10:50 +000014650 SmallVector<int, 16> LMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014651 if (LHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14652 if (LHS.getOperand(0).getOpcode() != ISD::UNDEF)
14653 A = LHS.getOperand(0);
14654 if (LHS.getOperand(1).getOpcode() != ISD::UNDEF)
14655 B = LHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000014656 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(LHS.getNode())->getMask();
14657 std::copy(Mask.begin(), Mask.end(), LMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000014658 } else {
14659 if (LHS.getOpcode() != ISD::UNDEF)
14660 A = LHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014661 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014662 LMask[i] = i;
14663 }
14664
14665 // Likewise, view RHS in the form
14666 // RHS = VECTOR_SHUFFLE C, D, RMask
14667 SDValue C, D;
Craig Topperb72039c2011-11-30 09:10:50 +000014668 SmallVector<int, 16> RMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014669 if (RHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14670 if (RHS.getOperand(0).getOpcode() != ISD::UNDEF)
14671 C = RHS.getOperand(0);
14672 if (RHS.getOperand(1).getOpcode() != ISD::UNDEF)
14673 D = RHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000014674 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(RHS.getNode())->getMask();
14675 std::copy(Mask.begin(), Mask.end(), RMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000014676 } else {
14677 if (RHS.getOpcode() != ISD::UNDEF)
14678 C = RHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014679 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014680 RMask[i] = i;
14681 }
14682
14683 // Check that the shuffles are both shuffling the same vectors.
14684 if (!(A == C && B == D) && !(A == D && B == C))
14685 return false;
14686
14687 // If everything is UNDEF then bail out: it would be better to fold to UNDEF.
14688 if (!A.getNode() && !B.getNode())
14689 return false;
14690
14691 // If A and B occur in reverse order in RHS, then "swap" them (which means
14692 // rewriting the mask).
14693 if (A != C)
Craig Topperbeabc6c2011-12-05 06:56:46 +000014694 CommuteVectorShuffleMask(RMask, NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014695
14696 // At this point LHS and RHS are equivalent to
14697 // LHS = VECTOR_SHUFFLE A, B, LMask
14698 // RHS = VECTOR_SHUFFLE A, B, RMask
14699 // Check that the masks correspond to performing a horizontal operation.
Craig Topperf8363302011-12-02 08:18:41 +000014700 for (unsigned i = 0; i != NumElts; ++i) {
Craig Topperbeabc6c2011-12-05 06:56:46 +000014701 int LIdx = LMask[i], RIdx = RMask[i];
Duncan Sands17470be2011-09-22 20:15:48 +000014702
Craig Topperf8363302011-12-02 08:18:41 +000014703 // Ignore any UNDEF components.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014704 if (LIdx < 0 || RIdx < 0 ||
14705 (!A.getNode() && (LIdx < (int)NumElts || RIdx < (int)NumElts)) ||
14706 (!B.getNode() && (LIdx >= (int)NumElts || RIdx >= (int)NumElts)))
Craig Topperf8363302011-12-02 08:18:41 +000014707 continue;
Duncan Sands17470be2011-09-22 20:15:48 +000014708
Craig Topperf8363302011-12-02 08:18:41 +000014709 // Check that successive elements are being operated on. If not, this is
14710 // not a horizontal operation.
14711 unsigned Src = (i/HalfLaneElts) % 2; // each lane is split between srcs
14712 unsigned LaneStart = (i/NumLaneElts) * NumLaneElts;
Craig Topperbeabc6c2011-12-05 06:56:46 +000014713 int Index = 2*(i%HalfLaneElts) + NumElts*Src + LaneStart;
Craig Topperf8363302011-12-02 08:18:41 +000014714 if (!(LIdx == Index && RIdx == Index + 1) &&
Craig Topperbeabc6c2011-12-05 06:56:46 +000014715 !(IsCommutative && LIdx == Index + 1 && RIdx == Index))
Craig Topperf8363302011-12-02 08:18:41 +000014716 return false;
Duncan Sands17470be2011-09-22 20:15:48 +000014717 }
14718
14719 LHS = A.getNode() ? A : B; // If A is 'UNDEF', use B for it.
14720 RHS = B.getNode() ? B : A; // If B is 'UNDEF', use A for it.
14721 return true;
14722}
14723
14724/// PerformFADDCombine - Do target-specific dag combines on floating point adds.
14725static SDValue PerformFADDCombine(SDNode *N, SelectionDAG &DAG,
14726 const X86Subtarget *Subtarget) {
14727 EVT VT = N->getValueType(0);
14728 SDValue LHS = N->getOperand(0);
14729 SDValue RHS = N->getOperand(1);
14730
14731 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014732 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000014733 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014734 isHorizontalBinOp(LHS, RHS, true))
14735 return DAG.getNode(X86ISD::FHADD, N->getDebugLoc(), VT, LHS, RHS);
14736 return SDValue();
14737}
14738
14739/// PerformFSUBCombine - Do target-specific dag combines on floating point subs.
14740static SDValue PerformFSUBCombine(SDNode *N, SelectionDAG &DAG,
14741 const X86Subtarget *Subtarget) {
14742 EVT VT = N->getValueType(0);
14743 SDValue LHS = N->getOperand(0);
14744 SDValue RHS = N->getOperand(1);
14745
14746 // Try to synthesize horizontal subs from subs of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014747 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000014748 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014749 isHorizontalBinOp(LHS, RHS, false))
14750 return DAG.getNode(X86ISD::FHSUB, N->getDebugLoc(), VT, LHS, RHS);
14751 return SDValue();
14752}
14753
Chris Lattner6cf73262008-01-25 06:14:17 +000014754/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
14755/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014756static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000014757 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
14758 // F[X]OR(0.0, x) -> x
14759 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000014760 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14761 if (C->getValueAPF().isPosZero())
14762 return N->getOperand(1);
14763 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14764 if (C->getValueAPF().isPosZero())
14765 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000014766 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014767}
14768
14769/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014770static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000014771 // FAND(0.0, x) -> 0.0
14772 // FAND(x, 0.0) -> 0.0
14773 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14774 if (C->getValueAPF().isPosZero())
14775 return N->getOperand(0);
14776 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14777 if (C->getValueAPF().isPosZero())
14778 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000014779 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014780}
14781
Dan Gohmane5af2d32009-01-29 01:59:02 +000014782static SDValue PerformBTCombine(SDNode *N,
14783 SelectionDAG &DAG,
14784 TargetLowering::DAGCombinerInfo &DCI) {
14785 // BT ignores high bits in the bit index operand.
14786 SDValue Op1 = N->getOperand(1);
14787 if (Op1.hasOneUse()) {
14788 unsigned BitWidth = Op1.getValueSizeInBits();
14789 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
14790 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014791 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
14792 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000014793 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000014794 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
14795 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
14796 DCI.CommitTargetLoweringOpt(TLO);
14797 }
14798 return SDValue();
14799}
Chris Lattner83e6c992006-10-04 06:57:07 +000014800
Eli Friedman7a5e5552009-06-07 06:52:44 +000014801static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
14802 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014803 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000014804 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000014805 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000014806 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000014807 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000014808 OpVT.getVectorElementType().getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014809 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000014810 }
14811 return SDValue();
14812}
14813
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014814static SDValue PerformSExtCombine(SDNode *N, SelectionDAG &DAG,
14815 TargetLowering::DAGCombinerInfo &DCI,
14816 const X86Subtarget *Subtarget) {
14817 if (!DCI.isBeforeLegalizeOps())
14818 return SDValue();
14819
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014820 if (!Subtarget->hasAVX())
14821 return SDValue();
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014822
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014823 // Optimize vectors in AVX mode
14824 // Sign extend v8i16 to v8i32 and
14825 // v4i32 to v4i64
14826 //
14827 // Divide input vector into two parts
14828 // for v4i32 the shuffle mask will be { 0, 1, -1, -1} {2, 3, -1, -1}
14829 // use vpmovsx instruction to extend v4i32 -> v2i64; v8i16 -> v4i32
14830 // concat the vectors to original VT
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014831
14832 EVT VT = N->getValueType(0);
14833 SDValue Op = N->getOperand(0);
14834 EVT OpVT = Op.getValueType();
14835 DebugLoc dl = N->getDebugLoc();
14836
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014837 if ((VT == MVT::v4i64 && OpVT == MVT::v4i32) ||
14838 (VT == MVT::v8i32 && OpVT == MVT::v8i16)) {
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014839
14840 unsigned NumElems = OpVT.getVectorNumElements();
14841 SmallVector<int,8> ShufMask1(NumElems, -1);
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014842 for (unsigned i = 0; i < NumElems/2; i++) ShufMask1[i] = i;
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014843
14844 SDValue OpLo = DAG.getVectorShuffle(OpVT, dl, Op, DAG.getUNDEF(OpVT),
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014845 ShufMask1.data());
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014846
14847 SmallVector<int,8> ShufMask2(NumElems, -1);
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014848 for (unsigned i = 0; i < NumElems/2; i++) ShufMask2[i] = i + NumElems/2;
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014849
14850 SDValue OpHi = DAG.getVectorShuffle(OpVT, dl, Op, DAG.getUNDEF(OpVT),
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014851 ShufMask2.data());
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014852
14853 EVT HalfVT = EVT::getVectorVT(*DAG.getContext(), VT.getScalarType(),
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014854 VT.getVectorNumElements()/2);
14855
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014856 OpLo = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpLo);
14857 OpHi = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpHi);
14858
14859 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
14860 }
14861 return SDValue();
14862}
14863
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014864static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG,
14865 const X86Subtarget *Subtarget) {
Evan Cheng2e489c42009-12-16 00:53:11 +000014866 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
14867 // (and (i32 x86isd::setcc_carry), 1)
14868 // This eliminates the zext. This transformation is necessary because
14869 // ISD::SETCC is always legalized to i8.
14870 DebugLoc dl = N->getDebugLoc();
14871 SDValue N0 = N->getOperand(0);
14872 EVT VT = N->getValueType(0);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014873 EVT OpVT = N0.getValueType();
14874
Evan Cheng2e489c42009-12-16 00:53:11 +000014875 if (N0.getOpcode() == ISD::AND &&
14876 N0.hasOneUse() &&
14877 N0.getOperand(0).hasOneUse()) {
14878 SDValue N00 = N0.getOperand(0);
14879 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
14880 return SDValue();
14881 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
14882 if (!C || C->getZExtValue() != 1)
14883 return SDValue();
14884 return DAG.getNode(ISD::AND, dl, VT,
14885 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
14886 N00.getOperand(0), N00.getOperand(1)),
14887 DAG.getConstant(1, VT));
14888 }
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014889 // Optimize vectors in AVX mode:
14890 //
14891 // v8i16 -> v8i32
14892 // Use vpunpcklwd for 4 lower elements v8i16 -> v4i32.
14893 // Use vpunpckhwd for 4 upper elements v8i16 -> v4i32.
14894 // Concat upper and lower parts.
14895 //
14896 // v4i32 -> v4i64
14897 // Use vpunpckldq for 4 lower elements v4i32 -> v2i64.
14898 // Use vpunpckhdq for 4 upper elements v4i32 -> v2i64.
14899 // Concat upper and lower parts.
14900 //
14901 if (Subtarget->hasAVX()) {
14902
14903 if (((VT == MVT::v8i32) && (OpVT == MVT::v8i16)) ||
14904 ((VT == MVT::v4i64) && (OpVT == MVT::v4i32))) {
14905
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000014906 SDValue ZeroVec = getZeroVector(OpVT, Subtarget, DAG, dl);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014907 SDValue OpLo = getTargetShuffleNode(X86ISD::UNPCKL, dl, OpVT, N0, ZeroVec, DAG);
14908 SDValue OpHi = getTargetShuffleNode(X86ISD::UNPCKH, dl, OpVT, N0, ZeroVec, DAG);
14909
14910 EVT HVT = EVT::getVectorVT(*DAG.getContext(), VT.getVectorElementType(),
14911 VT.getVectorNumElements()/2);
14912
14913 OpLo = DAG.getNode(ISD::BITCAST, dl, HVT, OpLo);
14914 OpHi = DAG.getNode(ISD::BITCAST, dl, HVT, OpHi);
14915
14916 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
14917 }
14918 }
14919
Evan Cheng2e489c42009-12-16 00:53:11 +000014920
14921 return SDValue();
14922}
14923
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014924// Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
14925static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG) {
14926 unsigned X86CC = N->getConstantOperandVal(0);
14927 SDValue EFLAG = N->getOperand(1);
14928 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014929
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014930 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
14931 // a zext and produces an all-ones bit which is more useful than 0/1 in some
14932 // cases.
14933 if (X86CC == X86::COND_B)
14934 return DAG.getNode(ISD::AND, DL, MVT::i8,
14935 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
14936 DAG.getConstant(X86CC, MVT::i8), EFLAG),
14937 DAG.getConstant(1, MVT::i8));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014938
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014939 return SDValue();
14940}
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014941
Benjamin Kramer1396c402011-06-18 11:09:41 +000014942static SDValue PerformSINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG,
14943 const X86TargetLowering *XTLI) {
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014944 SDValue Op0 = N->getOperand(0);
14945 // Transform (SINT_TO_FP (i64 ...)) into an x87 operation if we have
14946 // a 32-bit target where SSE doesn't support i64->FP operations.
14947 if (Op0.getOpcode() == ISD::LOAD) {
14948 LoadSDNode *Ld = cast<LoadSDNode>(Op0.getNode());
14949 EVT VT = Ld->getValueType(0);
14950 if (!Ld->isVolatile() && !N->getValueType(0).isVector() &&
14951 ISD::isNON_EXTLoad(Op0.getNode()) && Op0.hasOneUse() &&
14952 !XTLI->getSubtarget()->is64Bit() &&
14953 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Benjamin Kramer1396c402011-06-18 11:09:41 +000014954 SDValue FILDChain = XTLI->BuildFILD(SDValue(N, 0), Ld->getValueType(0),
14955 Ld->getChain(), Op0, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014956 DAG.ReplaceAllUsesOfValueWith(Op0.getValue(1), FILDChain.getValue(1));
14957 return FILDChain;
14958 }
14959 }
14960 return SDValue();
14961}
14962
Chris Lattner23a01992010-12-20 01:37:09 +000014963// Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
14964static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
14965 X86TargetLowering::DAGCombinerInfo &DCI) {
14966 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
14967 // the result is either zero or one (depending on the input carry bit).
14968 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
14969 if (X86::isZeroNode(N->getOperand(0)) &&
14970 X86::isZeroNode(N->getOperand(1)) &&
14971 // We don't have a good way to replace an EFLAGS use, so only do this when
14972 // dead right now.
14973 SDValue(N, 1).use_empty()) {
14974 DebugLoc DL = N->getDebugLoc();
14975 EVT VT = N->getValueType(0);
14976 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
14977 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
14978 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
14979 DAG.getConstant(X86::COND_B,MVT::i8),
14980 N->getOperand(2)),
14981 DAG.getConstant(1, VT));
14982 return DCI.CombineTo(N, Res1, CarryOut);
14983 }
14984
14985 return SDValue();
14986}
14987
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014988// fold (add Y, (sete X, 0)) -> adc 0, Y
14989// (add Y, (setne X, 0)) -> sbb -1, Y
14990// (sub (sete X, 0), Y) -> sbb 0, Y
14991// (sub (setne X, 0), Y) -> adc -1, Y
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014992static SDValue OptimizeConditionalInDecrement(SDNode *N, SelectionDAG &DAG) {
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014993 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014994
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014995 // Look through ZExts.
14996 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
14997 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
14998 return SDValue();
14999
15000 SDValue SetCC = Ext.getOperand(0);
15001 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
15002 return SDValue();
15003
15004 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
15005 if (CC != X86::COND_E && CC != X86::COND_NE)
15006 return SDValue();
15007
15008 SDValue Cmp = SetCC.getOperand(1);
15009 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
Chris Lattner9cd3da42011-01-16 02:56:53 +000015010 !X86::isZeroNode(Cmp.getOperand(1)) ||
15011 !Cmp.getOperand(0).getValueType().isInteger())
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015012 return SDValue();
15013
15014 SDValue CmpOp0 = Cmp.getOperand(0);
15015 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
15016 DAG.getConstant(1, CmpOp0.getValueType()));
15017
15018 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
15019 if (CC == X86::COND_NE)
15020 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
15021 DL, OtherVal.getValueType(), OtherVal,
15022 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
15023 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
15024 DL, OtherVal.getValueType(), OtherVal,
15025 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
15026}
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015027
Craig Topper54f952a2011-11-19 09:02:40 +000015028/// PerformADDCombine - Do target-specific dag combines on integer adds.
15029static SDValue PerformAddCombine(SDNode *N, SelectionDAG &DAG,
15030 const X86Subtarget *Subtarget) {
15031 EVT VT = N->getValueType(0);
15032 SDValue Op0 = N->getOperand(0);
15033 SDValue Op1 = N->getOperand(1);
15034
15035 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000015036 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Toppere6cf4a02012-01-13 05:04:25 +000015037 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
Craig Topper54f952a2011-11-19 09:02:40 +000015038 isHorizontalBinOp(Op0, Op1, true))
15039 return DAG.getNode(X86ISD::HADD, N->getDebugLoc(), VT, Op0, Op1);
15040
15041 return OptimizeConditionalInDecrement(N, DAG);
15042}
15043
15044static SDValue PerformSubCombine(SDNode *N, SelectionDAG &DAG,
15045 const X86Subtarget *Subtarget) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015046 SDValue Op0 = N->getOperand(0);
15047 SDValue Op1 = N->getOperand(1);
15048
15049 // X86 can't encode an immediate LHS of a sub. See if we can push the
15050 // negation into a preceding instruction.
15051 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op0)) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015052 // If the RHS of the sub is a XOR with one use and a constant, invert the
15053 // immediate. Then add one to the LHS of the sub so we can turn
15054 // X-Y -> X+~Y+1, saving one register.
15055 if (Op1->hasOneUse() && Op1.getOpcode() == ISD::XOR &&
15056 isa<ConstantSDNode>(Op1.getOperand(1))) {
Nick Lewycky726ebd62011-08-23 19:01:24 +000015057 APInt XorC = cast<ConstantSDNode>(Op1.getOperand(1))->getAPIntValue();
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015058 EVT VT = Op0.getValueType();
15059 SDValue NewXor = DAG.getNode(ISD::XOR, Op1.getDebugLoc(), VT,
15060 Op1.getOperand(0),
15061 DAG.getConstant(~XorC, VT));
15062 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, NewXor,
Nick Lewycky726ebd62011-08-23 19:01:24 +000015063 DAG.getConstant(C->getAPIntValue()+1, VT));
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015064 }
15065 }
15066
Craig Topper54f952a2011-11-19 09:02:40 +000015067 // Try to synthesize horizontal adds from adds of shuffles.
15068 EVT VT = N->getValueType(0);
Craig Topperd0a31172012-01-10 06:37:29 +000015069 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Topperb72039c2011-11-30 09:10:50 +000015070 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
15071 isHorizontalBinOp(Op0, Op1, true))
Craig Topper54f952a2011-11-19 09:02:40 +000015072 return DAG.getNode(X86ISD::HSUB, N->getDebugLoc(), VT, Op0, Op1);
15073
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015074 return OptimizeConditionalInDecrement(N, DAG);
15075}
15076
Dan Gohman475871a2008-07-27 21:46:04 +000015077SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000015078 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000015079 SelectionDAG &DAG = DCI.DAG;
15080 switch (N->getOpcode()) {
15081 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000015082 case ISD::EXTRACT_VECTOR_ELT:
Craig Topper89f4e662012-03-20 07:17:59 +000015083 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, DCI);
Duncan Sands6bcd2192011-09-17 16:49:39 +000015084 case ISD::VSELECT:
Nadav Rotemcc616562012-01-15 19:27:55 +000015085 case ISD::SELECT: return PerformSELECTCombine(N, DAG, DCI, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000015086 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Craig Topper54f952a2011-11-19 09:02:40 +000015087 case ISD::ADD: return PerformAddCombine(N, DAG, Subtarget);
15088 case ISD::SUB: return PerformSubCombine(N, DAG, Subtarget);
Chris Lattner23a01992010-12-20 01:37:09 +000015089 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000015090 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000015091 case ISD::SHL:
15092 case ISD::SRA:
Mon P Wang845b1892012-02-01 22:15:20 +000015093 case ISD::SRL: return PerformShiftCombine(N, DAG, DCI, Subtarget);
Nate Begemanb65c1752010-12-17 22:55:37 +000015094 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000015095 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Craig Topperb4c94572011-10-21 06:55:01 +000015096 case ISD::XOR: return PerformXorCombine(N, DAG, DCI, Subtarget);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000015097 case ISD::LOAD: return PerformLOADCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000015098 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000015099 case ISD::SINT_TO_FP: return PerformSINT_TO_FPCombine(N, DAG, this);
Duncan Sands17470be2011-09-22 20:15:48 +000015100 case ISD::FADD: return PerformFADDCombine(N, DAG, Subtarget);
15101 case ISD::FSUB: return PerformFSUBCombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000015102 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000015103 case X86ISD::FOR: return PerformFORCombine(N, DAG);
15104 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000015105 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000015106 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015107 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG, Subtarget);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015108 case ISD::SIGN_EXTEND: return PerformSExtCombine(N, DAG, DCI, Subtarget);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000015109 case ISD::TRUNCATE: return PerformTruncateCombine(N, DAG, DCI);
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015110 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG);
Craig Topperb3982da2011-12-31 23:50:21 +000015111 case X86ISD::SHUFP: // Handle all target specific shuffles
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000015112 case X86ISD::PALIGN:
Craig Topper34671b82011-12-06 08:21:25 +000015113 case X86ISD::UNPCKH:
15114 case X86ISD::UNPCKL:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000015115 case X86ISD::MOVHLPS:
15116 case X86ISD::MOVLHPS:
15117 case X86ISD::PSHUFD:
15118 case X86ISD::PSHUFHW:
15119 case X86ISD::PSHUFLW:
15120 case X86ISD::MOVSS:
15121 case X86ISD::MOVSD:
Craig Topper316cd2a2011-11-30 06:25:25 +000015122 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +000015123 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000015124 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI,Subtarget);
Evan Cheng206ee9d2006-07-07 08:33:52 +000015125 }
15126
Dan Gohman475871a2008-07-27 21:46:04 +000015127 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000015128}
15129
Evan Chenge5b51ac2010-04-17 06:13:15 +000015130/// isTypeDesirableForOp - Return true if the target has native support for
15131/// the specified value type and it is 'desirable' to use the type for the
15132/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
15133/// instruction encodings are longer and some i16 instructions are slow.
15134bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
15135 if (!isTypeLegal(VT))
15136 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015137 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000015138 return true;
15139
15140 switch (Opc) {
15141 default:
15142 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000015143 case ISD::LOAD:
15144 case ISD::SIGN_EXTEND:
15145 case ISD::ZERO_EXTEND:
15146 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000015147 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000015148 case ISD::SRL:
15149 case ISD::SUB:
15150 case ISD::ADD:
15151 case ISD::MUL:
15152 case ISD::AND:
15153 case ISD::OR:
15154 case ISD::XOR:
15155 return false;
15156 }
15157}
15158
15159/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000015160/// beneficial for dag combiner to promote the specified node. If true, it
15161/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000015162bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000015163 EVT VT = Op.getValueType();
15164 if (VT != MVT::i16)
15165 return false;
15166
Evan Cheng4c26e932010-04-19 19:29:22 +000015167 bool Promote = false;
15168 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015169 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000015170 default: break;
15171 case ISD::LOAD: {
15172 LoadSDNode *LD = cast<LoadSDNode>(Op);
15173 // If the non-extending load has a single use and it's not live out, then it
15174 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015175 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
15176 Op.hasOneUse()*/) {
15177 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
15178 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
15179 // The only case where we'd want to promote LOAD (rather then it being
15180 // promoted as an operand is when it's only use is liveout.
15181 if (UI->getOpcode() != ISD::CopyToReg)
15182 return false;
15183 }
15184 }
Evan Cheng4c26e932010-04-19 19:29:22 +000015185 Promote = true;
15186 break;
15187 }
15188 case ISD::SIGN_EXTEND:
15189 case ISD::ZERO_EXTEND:
15190 case ISD::ANY_EXTEND:
15191 Promote = true;
15192 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000015193 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015194 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000015195 SDValue N0 = Op.getOperand(0);
15196 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000015197 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000015198 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000015199 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000015200 break;
15201 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000015202 case ISD::ADD:
15203 case ISD::MUL:
15204 case ISD::AND:
15205 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000015206 case ISD::XOR:
15207 Commute = true;
15208 // fallthrough
15209 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000015210 SDValue N0 = Op.getOperand(0);
15211 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000015212 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015213 return false;
15214 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000015215 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015216 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000015217 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015218 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000015219 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015220 }
15221 }
15222
15223 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000015224 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015225}
15226
Evan Cheng60c07e12006-07-05 22:17:51 +000015227//===----------------------------------------------------------------------===//
15228// X86 Inline Assembly Support
15229//===----------------------------------------------------------------------===//
15230
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015231namespace {
15232 // Helper to match a string separated by whitespace.
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015233 bool matchAsmImpl(StringRef s, ArrayRef<const StringRef *> args) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015234 s = s.substr(s.find_first_not_of(" \t")); // Skip leading whitespace.
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015235
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015236 for (unsigned i = 0, e = args.size(); i != e; ++i) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015237 StringRef piece(*args[i]);
15238 if (!s.startswith(piece)) // Check if the piece matches.
15239 return false;
15240
15241 s = s.substr(piece.size());
15242 StringRef::size_type pos = s.find_first_not_of(" \t");
15243 if (pos == 0) // We matched a prefix.
15244 return false;
15245
15246 s = s.substr(pos);
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015247 }
15248
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015249 return s.empty();
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015250 }
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015251 const VariadicFunction1<bool, StringRef, StringRef, matchAsmImpl> matchAsm={};
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015252}
15253
Chris Lattnerb8105652009-07-20 17:51:36 +000015254bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
15255 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
Chris Lattnerb8105652009-07-20 17:51:36 +000015256
15257 std::string AsmStr = IA->getAsmString();
15258
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015259 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
15260 if (!Ty || Ty->getBitWidth() % 16 != 0)
15261 return false;
15262
Chris Lattnerb8105652009-07-20 17:51:36 +000015263 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000015264 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000015265 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000015266
15267 switch (AsmPieces.size()) {
15268 default: return false;
15269 case 1:
Chris Lattner7a2bdde2011-04-15 05:18:47 +000015270 // FIXME: this should verify that we are targeting a 486 or better. If not,
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015271 // we will turn this bswap into something that will be lowered to logical
15272 // ops instead of emitting the bswap asm. For now, we don't support 486 or
15273 // lower so don't worry about this.
Chris Lattnerb8105652009-07-20 17:51:36 +000015274 // bswap $0
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015275 if (matchAsm(AsmPieces[0], "bswap", "$0") ||
15276 matchAsm(AsmPieces[0], "bswapl", "$0") ||
15277 matchAsm(AsmPieces[0], "bswapq", "$0") ||
15278 matchAsm(AsmPieces[0], "bswap", "${0:q}") ||
15279 matchAsm(AsmPieces[0], "bswapl", "${0:q}") ||
15280 matchAsm(AsmPieces[0], "bswapq", "${0:q}")) {
Chris Lattnerb8105652009-07-20 17:51:36 +000015281 // No need to check constraints, nothing other than the equivalent of
15282 // "=r,0" would be valid here.
Evan Cheng55d42002011-01-08 01:24:27 +000015283 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015284 }
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015285
Chris Lattnerb8105652009-07-20 17:51:36 +000015286 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000015287 if (CI->getType()->isIntegerTy(16) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015288 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015289 (matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") ||
15290 matchAsm(AsmPieces[0], "rolw", "$$8,", "${0:w}"))) {
Dan Gohman0ef701e2010-03-04 19:58:08 +000015291 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000015292 const std::string &ConstraintsStr = IA->getConstraintString();
15293 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000015294 std::sort(AsmPieces.begin(), AsmPieces.end());
15295 if (AsmPieces.size() == 4 &&
15296 AsmPieces[0] == "~{cc}" &&
15297 AsmPieces[1] == "~{dirflag}" &&
15298 AsmPieces[2] == "~{flags}" &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015299 AsmPieces[3] == "~{fpsr}")
15300 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015301 }
15302 break;
15303 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000015304 if (CI->getType()->isIntegerTy(32) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015305 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015306 matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") &&
15307 matchAsm(AsmPieces[1], "rorl", "$$16,", "$0") &&
15308 matchAsm(AsmPieces[2], "rorw", "$$8,", "${0:w}")) {
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015309 AsmPieces.clear();
15310 const std::string &ConstraintsStr = IA->getConstraintString();
15311 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
15312 std::sort(AsmPieces.begin(), AsmPieces.end());
15313 if (AsmPieces.size() == 4 &&
15314 AsmPieces[0] == "~{cc}" &&
15315 AsmPieces[1] == "~{dirflag}" &&
15316 AsmPieces[2] == "~{flags}" &&
15317 AsmPieces[3] == "~{fpsr}")
15318 return IntrinsicLowering::LowerToByteSwap(CI);
Peter Collingbourne948cf022010-11-13 19:54:30 +000015319 }
Evan Cheng55d42002011-01-08 01:24:27 +000015320
15321 if (CI->getType()->isIntegerTy(64)) {
15322 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
15323 if (Constraints.size() >= 2 &&
15324 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
15325 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
15326 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015327 if (matchAsm(AsmPieces[0], "bswap", "%eax") &&
15328 matchAsm(AsmPieces[1], "bswap", "%edx") &&
15329 matchAsm(AsmPieces[2], "xchgl", "%eax,", "%edx"))
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015330 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015331 }
15332 }
15333 break;
15334 }
15335 return false;
15336}
15337
15338
15339
Chris Lattnerf4dff842006-07-11 02:54:03 +000015340/// getConstraintType - Given a constraint letter, return the type of
15341/// constraint it is for this target.
15342X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000015343X86TargetLowering::getConstraintType(const std::string &Constraint) const {
15344 if (Constraint.size() == 1) {
15345 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000015346 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000015347 case 'q':
15348 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000015349 case 'f':
15350 case 't':
15351 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000015352 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000015353 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000015354 case 'Y':
Eric Christopher31b5f002011-07-07 22:29:07 +000015355 case 'l':
Chris Lattner4234f572007-03-25 02:14:49 +000015356 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000015357 case 'a':
15358 case 'b':
15359 case 'c':
15360 case 'd':
15361 case 'S':
15362 case 'D':
15363 case 'A':
15364 return C_Register;
15365 case 'I':
15366 case 'J':
15367 case 'K':
15368 case 'L':
15369 case 'M':
15370 case 'N':
15371 case 'G':
15372 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000015373 case 'e':
15374 case 'Z':
15375 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000015376 default:
15377 break;
15378 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000015379 }
Chris Lattner4234f572007-03-25 02:14:49 +000015380 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000015381}
15382
John Thompson44ab89e2010-10-29 17:29:13 +000015383/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000015384/// This object must already have been set up with the operand type
15385/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000015386TargetLowering::ConstraintWeight
15387 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000015388 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000015389 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015390 Value *CallOperandVal = info.CallOperandVal;
15391 // If we don't have a value, we can't do a match,
15392 // but allow it at the lowest weight.
15393 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000015394 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +000015395 Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000015396 // Look at the constraint type.
15397 switch (*constraint) {
15398 default:
John Thompson44ab89e2010-10-29 17:29:13 +000015399 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
15400 case 'R':
15401 case 'q':
15402 case 'Q':
15403 case 'a':
15404 case 'b':
15405 case 'c':
15406 case 'd':
15407 case 'S':
15408 case 'D':
15409 case 'A':
15410 if (CallOperandVal->getType()->isIntegerTy())
15411 weight = CW_SpecificReg;
15412 break;
15413 case 'f':
15414 case 't':
15415 case 'u':
15416 if (type->isFloatingPointTy())
15417 weight = CW_SpecificReg;
15418 break;
15419 case 'y':
Chris Lattner2a786eb2010-12-19 20:19:20 +000015420 if (type->isX86_MMXTy() && Subtarget->hasMMX())
John Thompson44ab89e2010-10-29 17:29:13 +000015421 weight = CW_SpecificReg;
15422 break;
15423 case 'x':
15424 case 'Y':
Craig Topper1accb7e2012-01-10 06:54:16 +000015425 if (((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasSSE1()) ||
Eric Christopher55487552012-01-07 01:02:09 +000015426 ((type->getPrimitiveSizeInBits() == 256) && Subtarget->hasAVX()))
John Thompson44ab89e2010-10-29 17:29:13 +000015427 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015428 break;
15429 case 'I':
15430 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
15431 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000015432 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015433 }
15434 break;
John Thompson44ab89e2010-10-29 17:29:13 +000015435 case 'J':
15436 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15437 if (C->getZExtValue() <= 63)
15438 weight = CW_Constant;
15439 }
15440 break;
15441 case 'K':
15442 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15443 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
15444 weight = CW_Constant;
15445 }
15446 break;
15447 case 'L':
15448 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15449 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
15450 weight = CW_Constant;
15451 }
15452 break;
15453 case 'M':
15454 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15455 if (C->getZExtValue() <= 3)
15456 weight = CW_Constant;
15457 }
15458 break;
15459 case 'N':
15460 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15461 if (C->getZExtValue() <= 0xff)
15462 weight = CW_Constant;
15463 }
15464 break;
15465 case 'G':
15466 case 'C':
15467 if (dyn_cast<ConstantFP>(CallOperandVal)) {
15468 weight = CW_Constant;
15469 }
15470 break;
15471 case 'e':
15472 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15473 if ((C->getSExtValue() >= -0x80000000LL) &&
15474 (C->getSExtValue() <= 0x7fffffffLL))
15475 weight = CW_Constant;
15476 }
15477 break;
15478 case 'Z':
15479 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15480 if (C->getZExtValue() <= 0xffffffff)
15481 weight = CW_Constant;
15482 }
15483 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015484 }
15485 return weight;
15486}
15487
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015488/// LowerXConstraint - try to replace an X constraint, which matches anything,
15489/// with another that has more specific requirements based on the type of the
15490/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000015491const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000015492LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000015493 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
15494 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000015495 if (ConstraintVT.isFloatingPoint()) {
Craig Topper1accb7e2012-01-10 06:54:16 +000015496 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000015497 return "Y";
Craig Topper1accb7e2012-01-10 06:54:16 +000015498 if (Subtarget->hasSSE1())
Chris Lattner5e764232008-04-26 23:02:14 +000015499 return "x";
15500 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015501
Chris Lattner5e764232008-04-26 23:02:14 +000015502 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015503}
15504
Chris Lattner48884cd2007-08-25 00:47:38 +000015505/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
15506/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000015507void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +000015508 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000015509 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000015510 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000015511 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000015512
Eric Christopher100c8332011-06-02 23:16:42 +000015513 // Only support length 1 constraints for now.
15514 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +000015515
Eric Christopher100c8332011-06-02 23:16:42 +000015516 char ConstraintLetter = Constraint[0];
15517 switch (ConstraintLetter) {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015518 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000015519 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000015520 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015521 if (C->getZExtValue() <= 31) {
15522 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015523 break;
15524 }
Devang Patel84f7fd22007-03-17 00:13:28 +000015525 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015526 return;
Evan Cheng364091e2008-09-22 23:57:37 +000015527 case 'J':
15528 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015529 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000015530 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15531 break;
15532 }
15533 }
15534 return;
15535 case 'K':
15536 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015537 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000015538 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15539 break;
15540 }
15541 }
15542 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000015543 case 'N':
15544 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015545 if (C->getZExtValue() <= 255) {
15546 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015547 break;
15548 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000015549 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015550 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000015551 case 'e': {
15552 // 32-bit signed value
15553 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015554 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15555 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015556 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015557 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000015558 break;
15559 }
15560 // FIXME gcc accepts some relocatable values here too, but only in certain
15561 // memory models; it's complicated.
15562 }
15563 return;
15564 }
15565 case 'Z': {
15566 // 32-bit unsigned value
15567 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015568 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15569 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015570 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15571 break;
15572 }
15573 }
15574 // FIXME gcc accepts some relocatable values here too, but only in certain
15575 // memory models; it's complicated.
15576 return;
15577 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015578 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015579 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000015580 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015581 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015582 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000015583 break;
15584 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015585
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015586 // In any sort of PIC mode addresses need to be computed at runtime by
15587 // adding in a register or some sort of table lookup. These can't
15588 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000015589 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015590 return;
15591
Chris Lattnerdc43a882007-05-03 16:52:29 +000015592 // If we are in non-pic codegen mode, we allow the address of a global (with
15593 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000015594 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015595 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000015596
Chris Lattner49921962009-05-08 18:23:14 +000015597 // Match either (GA), (GA+C), (GA+C1+C2), etc.
15598 while (1) {
15599 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
15600 Offset += GA->getOffset();
15601 break;
15602 } else if (Op.getOpcode() == ISD::ADD) {
15603 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15604 Offset += C->getZExtValue();
15605 Op = Op.getOperand(0);
15606 continue;
15607 }
15608 } else if (Op.getOpcode() == ISD::SUB) {
15609 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15610 Offset += -C->getZExtValue();
15611 Op = Op.getOperand(0);
15612 continue;
15613 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015614 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015615
Chris Lattner49921962009-05-08 18:23:14 +000015616 // Otherwise, this isn't something we can handle, reject it.
15617 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015618 }
Eric Christopherfd179292009-08-27 18:07:15 +000015619
Dan Gohman46510a72010-04-15 01:51:59 +000015620 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015621 // If we require an extra load to get this address, as in PIC mode, we
15622 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000015623 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
15624 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015625 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000015626
Devang Patel0d881da2010-07-06 22:08:15 +000015627 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
15628 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000015629 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015630 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015631 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015632
Gabor Greifba36cb52008-08-28 21:40:38 +000015633 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000015634 Ops.push_back(Result);
15635 return;
15636 }
Dale Johannesen1784d162010-06-25 21:55:36 +000015637 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015638}
15639
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015640std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000015641X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000015642 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000015643 // First, see if this is a constraint that directly corresponds to an LLVM
15644 // register class.
15645 if (Constraint.size() == 1) {
15646 // GCC Constraint Letters
15647 switch (Constraint[0]) {
15648 default: break;
Eric Christopherd176af82011-06-29 17:23:50 +000015649 // TODO: Slight differences here in allocation order and leaving
15650 // RIP in the class. Do they matter any more here than they do
15651 // in the normal allocation?
15652 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
15653 if (Subtarget->is64Bit()) {
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015654 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000015655 return std::make_pair(0U, X86::GR32RegisterClass);
15656 else if (VT == MVT::i16)
15657 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000015658 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000015659 return std::make_pair(0U, X86::GR8RegisterClass);
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015660 else if (VT == MVT::i64 || VT == MVT::f64)
Eric Christopherd176af82011-06-29 17:23:50 +000015661 return std::make_pair(0U, X86::GR64RegisterClass);
15662 break;
15663 }
15664 // 32-bit fallthrough
15665 case 'Q': // Q_REGS
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015666 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000015667 return std::make_pair(0U, X86::GR32_ABCDRegisterClass);
15668 else if (VT == MVT::i16)
15669 return std::make_pair(0U, X86::GR16_ABCDRegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000015670 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000015671 return std::make_pair(0U, X86::GR8_ABCD_LRegisterClass);
15672 else if (VT == MVT::i64)
15673 return std::make_pair(0U, X86::GR64_ABCDRegisterClass);
15674 break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015675 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000015676 case 'l': // INDEX_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015677 if (VT == MVT::i8 || VT == MVT::i1)
Chris Lattner0f65cad2007-04-09 05:49:22 +000015678 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015679 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000015680 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher2bbecd82011-05-19 21:33:47 +000015681 if (VT == MVT::i32 || VT == MVT::f32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000015682 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000015683 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015684 case 'R': // LEGACY_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015685 if (VT == MVT::i8 || VT == MVT::i1)
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015686 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
15687 if (VT == MVT::i16)
15688 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
15689 if (VT == MVT::i32 || !Subtarget->is64Bit())
15690 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
15691 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015692 case 'f': // FP Stack registers.
15693 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
15694 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000015695 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015696 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015697 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015698 return std::make_pair(0U, X86::RFP64RegisterClass);
15699 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000015700 case 'y': // MMX_REGS if MMX allowed.
15701 if (!Subtarget->hasMMX()) break;
15702 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015703 case 'Y': // SSE_REGS if SSE2 allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000015704 if (!Subtarget->hasSSE2()) break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015705 // FALL THROUGH.
Eric Christopher55487552012-01-07 01:02:09 +000015706 case 'x': // SSE_REGS if SSE1 allowed or AVX_REGS if AVX allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000015707 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000015708
Owen Anderson825b72b2009-08-11 20:47:22 +000015709 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000015710 default: break;
15711 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015712 case MVT::f32:
15713 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000015714 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015715 case MVT::f64:
15716 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000015717 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015718 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015719 case MVT::v16i8:
15720 case MVT::v8i16:
15721 case MVT::v4i32:
15722 case MVT::v2i64:
15723 case MVT::v4f32:
15724 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000015725 return std::make_pair(0U, X86::VR128RegisterClass);
Eric Christopher55487552012-01-07 01:02:09 +000015726 // AVX types.
15727 case MVT::v32i8:
15728 case MVT::v16i16:
15729 case MVT::v8i32:
15730 case MVT::v4i64:
15731 case MVT::v8f32:
15732 case MVT::v4f64:
15733 return std::make_pair(0U, X86::VR256RegisterClass);
15734
Chris Lattner0f65cad2007-04-09 05:49:22 +000015735 }
Chris Lattnerad043e82007-04-09 05:11:28 +000015736 break;
15737 }
15738 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015739
Chris Lattnerf76d1802006-07-31 23:26:50 +000015740 // Use the default implementation in TargetLowering to convert the register
15741 // constraint into a member of a register class.
15742 std::pair<unsigned, const TargetRegisterClass*> Res;
15743 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000015744
15745 // Not found as a standard register?
15746 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015747 // Map st(0) -> st(7) -> ST0
15748 if (Constraint.size() == 7 && Constraint[0] == '{' &&
15749 tolower(Constraint[1]) == 's' &&
15750 tolower(Constraint[2]) == 't' &&
15751 Constraint[3] == '(' &&
15752 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
15753 Constraint[5] == ')' &&
15754 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000015755
Chris Lattner56d77c72009-09-13 22:41:48 +000015756 Res.first = X86::ST0+Constraint[4]-'0';
15757 Res.second = X86::RFP80RegisterClass;
15758 return Res;
15759 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015760
Chris Lattner56d77c72009-09-13 22:41:48 +000015761 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015762 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000015763 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000015764 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015765 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000015766 }
Chris Lattner56d77c72009-09-13 22:41:48 +000015767
15768 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015769 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015770 Res.first = X86::EFLAGS;
15771 Res.second = X86::CCRRegisterClass;
15772 return Res;
15773 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015774
Dale Johannesen330169f2008-11-13 21:52:36 +000015775 // 'A' means EAX + EDX.
15776 if (Constraint == "A") {
15777 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000015778 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015779 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000015780 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000015781 return Res;
15782 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015783
Chris Lattnerf76d1802006-07-31 23:26:50 +000015784 // Otherwise, check to see if this is a register class of the wrong value
15785 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
15786 // turn into {ax},{dx}.
15787 if (Res.second->hasType(VT))
15788 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015789
Chris Lattnerf76d1802006-07-31 23:26:50 +000015790 // All of the single-register GCC register classes map their values onto
15791 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
15792 // really want an 8-bit or 32-bit register, map to the appropriate register
15793 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000015794 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000015795 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015796 unsigned DestReg = 0;
15797 switch (Res.first) {
15798 default: break;
15799 case X86::AX: DestReg = X86::AL; break;
15800 case X86::DX: DestReg = X86::DL; break;
15801 case X86::CX: DestReg = X86::CL; break;
15802 case X86::BX: DestReg = X86::BL; break;
15803 }
15804 if (DestReg) {
15805 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015806 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015807 }
Owen Anderson825b72b2009-08-11 20:47:22 +000015808 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015809 unsigned DestReg = 0;
15810 switch (Res.first) {
15811 default: break;
15812 case X86::AX: DestReg = X86::EAX; break;
15813 case X86::DX: DestReg = X86::EDX; break;
15814 case X86::CX: DestReg = X86::ECX; break;
15815 case X86::BX: DestReg = X86::EBX; break;
15816 case X86::SI: DestReg = X86::ESI; break;
15817 case X86::DI: DestReg = X86::EDI; break;
15818 case X86::BP: DestReg = X86::EBP; break;
15819 case X86::SP: DestReg = X86::ESP; break;
15820 }
15821 if (DestReg) {
15822 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015823 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015824 }
Owen Anderson825b72b2009-08-11 20:47:22 +000015825 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015826 unsigned DestReg = 0;
15827 switch (Res.first) {
15828 default: break;
15829 case X86::AX: DestReg = X86::RAX; break;
15830 case X86::DX: DestReg = X86::RDX; break;
15831 case X86::CX: DestReg = X86::RCX; break;
15832 case X86::BX: DestReg = X86::RBX; break;
15833 case X86::SI: DestReg = X86::RSI; break;
15834 case X86::DI: DestReg = X86::RDI; break;
15835 case X86::BP: DestReg = X86::RBP; break;
15836 case X86::SP: DestReg = X86::RSP; break;
15837 }
15838 if (DestReg) {
15839 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015840 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015841 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000015842 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000015843 } else if (Res.second == X86::FR32RegisterClass ||
15844 Res.second == X86::FR64RegisterClass ||
15845 Res.second == X86::VR128RegisterClass) {
15846 // Handle references to XMM physical registers that got mapped into the
15847 // wrong class. This can happen with constraints like {xmm0} where the
15848 // target independent register mapper will just pick the first match it can
15849 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000015850 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000015851 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000015852 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000015853 Res.second = X86::FR64RegisterClass;
15854 else if (X86::VR128RegisterClass->hasType(VT))
15855 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000015856 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015857
Chris Lattnerf76d1802006-07-31 23:26:50 +000015858 return Res;
15859}