blob: b0660a00dc6909e78e9cca8df46f08c547436328 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Jim Grosbache4ad3872010-10-19 23:27:08 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
62
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Dale Johannesen51e28e62010-06-03 21:09:53 +000065def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
66
Jim Grosbach469bbdb2010-07-16 23:05:05 +000067def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
68 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
69
Evan Chenga8e29892007-01-19 07:51:42 +000070// Node definitions.
71def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000072def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Cheng9fe20092011-01-20 08:34:58 +000073def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000074def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000075
Bill Wendlingc69107c2007-11-13 09:19:02 +000076def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000077 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000078def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000079 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000080
81def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000082 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000083 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000084def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000085 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000087def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000088 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000089 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000090
Chris Lattner48be23c2008-01-15 22:02:54 +000091def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +000092 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000093
94def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +000095 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000096
97def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +000098 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000099
100def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
101 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000102def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
103 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000104
Evan Cheng218977b2010-07-13 19:27:42 +0000105def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
106 [SDNPHasChain]>;
107
Evan Chenga8e29892007-01-19 07:51:42 +0000108def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000109 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000110
David Goodwinc0309b42009-06-29 15:33:01 +0000111def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000112 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000113
Evan Chenga8e29892007-01-19 07:51:42 +0000114def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
115
Chris Lattner036609b2010-12-23 18:28:41 +0000116def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
117def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
118def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000119
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000120def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000121def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
122 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000123def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000124 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
125def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
126 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
127
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000128
Evan Cheng11db0682010-08-11 06:22:01 +0000129def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
130 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000131def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000132 [SDNPHasChain]>;
Evan Cheng416941d2010-11-04 05:19:35 +0000133def ARMPreload : SDNode<"ARMISD::PRELOAD", SDTPrefetch,
Evan Chengdfed19f2010-11-03 06:34:55 +0000134 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000135
Evan Chengf609bb82010-01-19 00:44:15 +0000136def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
137
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000138def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000139 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000140
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000141
142def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
143
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000144//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000145// ARM Instruction Predicate Definitions.
146//
Jim Grosbach833c93c2010-11-01 16:59:54 +0000147def HasV4T : Predicate<"Subtarget->hasV4TOps()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000148def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
149def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000150def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">, AssemblerPredicate;
151def HasV6 : Predicate<"Subtarget->hasV6Ops()">, AssemblerPredicate;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000152def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000153def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000154def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000155def HasV7 : Predicate<"Subtarget->hasV7Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000156def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000157def HasVFP2 : Predicate<"Subtarget->hasVFP2()">, AssemblerPredicate;
158def HasVFP3 : Predicate<"Subtarget->hasVFP3()">, AssemblerPredicate;
159def HasNEON : Predicate<"Subtarget->hasNEON()">, AssemblerPredicate;
Bob Wilson04063562010-12-15 22:14:12 +0000160def HasFP16 : Predicate<"Subtarget->hasFP16()">, AssemblerPredicate;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000161def HasDivide : Predicate<"Subtarget->hasDivide()">, AssemblerPredicate;
162def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
163 AssemblerPredicate;
164def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
165 AssemblerPredicate;
Evan Chengdfed19f2010-11-03 06:34:55 +0000166def HasMP : Predicate<"Subtarget->hasMPExtension()">,
167 AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000168def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000169def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000170def IsThumb : Predicate<"Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000171def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000172def IsThumb2 : Predicate<"Subtarget->isThumb2()">, AssemblerPredicate;
173def IsARM : Predicate<"!Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000174def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
175def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000176
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000177// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000178def UseMovt : Predicate<"Subtarget->useMovt()">;
179def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000180def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000181
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000182//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000183// ARM Flag Definitions.
184
185class RegConstraint<string C> {
186 string Constraints = C;
187}
188
189//===----------------------------------------------------------------------===//
190// ARM specific transformation functions and pattern fragments.
191//
192
Evan Chenga8e29892007-01-19 07:51:42 +0000193// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
194// so_imm_neg def below.
195def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000196 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000197}]>;
198
199// so_imm_not_XFORM - Return a so_imm value packed into the format described for
200// so_imm_not def below.
201def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000202 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000203}]>;
204
Evan Chenga8e29892007-01-19 07:51:42 +0000205/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
206def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000207 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000208}]>;
209
210/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
211def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000212 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000213}]>;
214
Jim Grosbach64171712010-02-16 21:07:46 +0000215def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000216 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000217 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000218 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000219
Evan Chenga2515702007-03-19 07:09:02 +0000220def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000221 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000222 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000223 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000224
225// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
226def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000227 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000228}]>;
229
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000230/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000231def hi16 : SDNodeXForm<imm, [{
232 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
233}]>;
234
235def lo16AllZero : PatLeaf<(i32 imm), [{
236 // Returns true if all low 16-bits are 0.
237 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000238}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000239
Jim Grosbach64171712010-02-16 21:07:46 +0000240/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000241/// [0.65535].
242def imm0_65535 : PatLeaf<(i32 imm), [{
243 return (uint32_t)N->getZExtValue() < 65536;
244}]>;
245
Evan Cheng37f25d92008-08-28 23:39:26 +0000246class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
247class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000248
Jim Grosbach0a145f32010-02-16 20:17:57 +0000249/// adde and sube predicates - True based on whether the carry flag output
250/// will be needed or not.
251def adde_dead_carry :
252 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
253 [{return !N->hasAnyUseOfValue(1);}]>;
254def sube_dead_carry :
255 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
256 [{return !N->hasAnyUseOfValue(1);}]>;
257def adde_live_carry :
258 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
259 [{return N->hasAnyUseOfValue(1);}]>;
260def sube_live_carry :
261 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
262 [{return N->hasAnyUseOfValue(1);}]>;
263
Evan Chengc4af4632010-11-17 20:13:28 +0000264// An 'and' node with a single use.
265def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
266 return N->hasOneUse();
267}]>;
268
269// An 'xor' node with a single use.
270def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
271 return N->hasOneUse();
272}]>;
273
Evan Cheng48575f62010-12-05 22:04:16 +0000274// An 'fmul' node with a single use.
275def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
276 return N->hasOneUse();
277}]>;
278
279// An 'fadd' node which checks for single non-hazardous use.
280def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
281 return hasNoVMLxHazardUse(N);
282}]>;
283
284// An 'fsub' node which checks for single non-hazardous use.
285def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
286 return hasNoVMLxHazardUse(N);
287}]>;
288
Evan Chenga8e29892007-01-19 07:51:42 +0000289//===----------------------------------------------------------------------===//
290// Operand Definitions.
291//
292
293// Branch target.
Jason W Kim685c3502011-02-04 19:47:15 +0000294// FIXME: rename brtarget to t2_brtarget
Jim Grosbachc466b932010-11-11 18:04:49 +0000295def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000296 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachc466b932010-11-11 18:04:49 +0000297}
Evan Chenga8e29892007-01-19 07:51:42 +0000298
Jason W Kim685c3502011-02-04 19:47:15 +0000299// FIXME: get rid of this one?
Owen Andersonc2666002010-12-13 19:31:11 +0000300def uncondbrtarget : Operand<OtherVT> {
301 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
302}
303
Jason W Kim685c3502011-02-04 19:47:15 +0000304// Branch target for ARM. Handles conditional/unconditional
305def br_target : Operand<OtherVT> {
306 let EncoderMethod = "getARMBranchTargetOpValue";
307}
308
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000309// Call target.
Jason W Kim685c3502011-02-04 19:47:15 +0000310// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000311def bltarget : Operand<i32> {
312 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000313 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000314}
315
Jason W Kim685c3502011-02-04 19:47:15 +0000316// Call target for ARM. Handles conditional/unconditional
317// FIXME: rename bl_target to t2_bltarget?
318def bl_target : Operand<i32> {
319 // Encoded the same as branch targets.
320 let EncoderMethod = "getARMBranchTargetOpValue";
321}
322
323
Evan Chenga8e29892007-01-19 07:51:42 +0000324// A list of registers separated by comma. Used by load/store multiple.
Bill Wendling59914872010-11-08 00:39:58 +0000325def RegListAsmOperand : AsmOperandClass {
326 let Name = "RegList";
327 let SuperClasses = [];
328}
329
Bill Wendling0f630752010-11-17 04:32:08 +0000330def DPRRegListAsmOperand : AsmOperandClass {
331 let Name = "DPRRegList";
332 let SuperClasses = [];
333}
334
335def SPRRegListAsmOperand : AsmOperandClass {
336 let Name = "SPRRegList";
337 let SuperClasses = [];
338}
339
Bill Wendling04863d02010-11-13 10:40:19 +0000340def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000341 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000342 let ParserMatchClass = RegListAsmOperand;
343 let PrintMethod = "printRegisterList";
344}
345
Bill Wendling0f630752010-11-17 04:32:08 +0000346def dpr_reglist : Operand<i32> {
347 let EncoderMethod = "getRegisterListOpValue";
348 let ParserMatchClass = DPRRegListAsmOperand;
349 let PrintMethod = "printRegisterList";
350}
351
352def spr_reglist : Operand<i32> {
353 let EncoderMethod = "getRegisterListOpValue";
354 let ParserMatchClass = SPRRegListAsmOperand;
355 let PrintMethod = "printRegisterList";
356}
357
Evan Chenga8e29892007-01-19 07:51:42 +0000358// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
359def cpinst_operand : Operand<i32> {
360 let PrintMethod = "printCPInstOperand";
361}
362
Evan Chenga8e29892007-01-19 07:51:42 +0000363// Local PC labels.
364def pclabel : Operand<i32> {
365 let PrintMethod = "printPCLabel";
366}
367
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000368// ADR instruction labels.
369def adrlabel : Operand<i32> {
370 let EncoderMethod = "getAdrLabelOpValue";
371}
372
Owen Anderson498ec202010-10-27 22:49:00 +0000373def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000374 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson498ec202010-10-27 22:49:00 +0000375}
376
Jim Grosbachb35ad412010-10-13 19:56:10 +0000377// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
378def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
Chris Lattner2ac19022010-11-15 05:19:05 +0000379 int32_t v = (int32_t)N->getZExtValue();
380 return v == 8 || v == 16 || v == 24; }]> {
381 let EncoderMethod = "getRotImmOpValue";
Jim Grosbachb35ad412010-10-13 19:56:10 +0000382}
383
Owen Anderson00828302011-03-18 22:50:18 +0000384def ShifterAsmOperand : AsmOperandClass {
385 let Name = "Shifter";
386 let SuperClasses = [];
387}
388
Bob Wilson22f5dc72010-08-16 18:27:34 +0000389// shift_imm: An integer that encodes a shift amount and the type of shift
390// (currently either asr or lsl) using the same encoding used for the
391// immediates in so_reg operands.
392def shift_imm : Operand<i32> {
393 let PrintMethod = "printShiftImmOperand";
Owen Anderson00828302011-03-18 22:50:18 +0000394 let ParserMatchClass = ShifterAsmOperand;
Bob Wilson22f5dc72010-08-16 18:27:34 +0000395}
396
Evan Chenga8e29892007-01-19 07:51:42 +0000397// shifter_operand operands: so_reg and so_imm.
398def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000399 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000400 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000401 let EncoderMethod = "getSORegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000402 let PrintMethod = "printSORegOperand";
Owen Anderson00828302011-03-18 22:50:18 +0000403 let MIOperandInfo = (ops GPR, GPR, shift_imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000404}
Evan Chengf40deed2010-10-27 23:41:30 +0000405def shift_so_reg : Operand<i32>, // reg reg imm
406 ComplexPattern<i32, 3, "SelectShiftShifterOperandReg",
407 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000408 let EncoderMethod = "getSORegOpValue";
Evan Chengf40deed2010-10-27 23:41:30 +0000409 let PrintMethod = "printSORegOperand";
Owen Anderson00828302011-03-18 22:50:18 +0000410 let MIOperandInfo = (ops GPR, GPR, shift_imm);
Evan Chengf40deed2010-10-27 23:41:30 +0000411}
Evan Chenga8e29892007-01-19 07:51:42 +0000412
413// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson09989942011-02-07 17:43:06 +0000414// 8-bit immediate rotated by an arbitrary number of bits.
Jakob Stoklund Olesen00d3dda2010-08-17 20:39:04 +0000415def so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_so_imm(N); }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000416 let EncoderMethod = "getSOImmOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000417 let PrintMethod = "printSOImmOperand";
418}
419
Evan Chengc70d1842007-03-20 08:11:30 +0000420// Break so_imm's up into two pieces. This handles immediates with up to 16
421// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
422// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000423def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000424 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000425}]>;
426
427/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
428///
429def arm_i32imm : PatLeaf<(imm), [{
430 if (Subtarget->hasV6T2Ops())
431 return true;
432 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
433}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000434
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000435/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
436def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
437 return (int32_t)N->getZExtValue() < 32;
438}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000439
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000440/// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'.
441def imm0_31_m1 : Operand<i32>, PatLeaf<(imm), [{
442 return (int32_t)N->getZExtValue() < 32;
443}]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000444 let EncoderMethod = "getImmMinusOneOpValue";
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000445}
446
Evan Cheng75972122011-01-13 07:58:56 +0000447// i32imm_hilo16 - For movt/movw - sets the MC Encoder method.
Jason W Kim837caa92010-11-18 23:37:15 +0000448// The imm is split into imm{15-12}, imm{11-0}
449//
Evan Cheng75972122011-01-13 07:58:56 +0000450def i32imm_hilo16 : Operand<i32> {
451 let EncoderMethod = "getHiLo16ImmOpValue";
Jason W Kim837caa92010-11-18 23:37:15 +0000452}
453
Evan Chenga9688c42010-12-11 04:11:38 +0000454/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
455/// e.g., 0xf000ffff
456def bf_inv_mask_imm : Operand<i32>,
457 PatLeaf<(imm), [{
458 return ARM::isBitFieldInvertedMask(N->getZExtValue());
459}] > {
460 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
461 let PrintMethod = "printBitfieldInvMaskImmOperand";
462}
463
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000464/// lsb_pos_imm - position of the lsb bit, used by BFI4p and t2BFI4p
465def lsb_pos_imm : Operand<i32>, PatLeaf<(imm), [{
466 return isInt<5>(N->getSExtValue());
467}]>;
468
469/// width_imm - number of bits to be copied, used by BFI4p and t2BFI4p
470def width_imm : Operand<i32>, PatLeaf<(imm), [{
471 return N->getSExtValue() > 0 && N->getSExtValue() <= 32;
472}] > {
473 let EncoderMethod = "getMsbOpValue";
474}
475
Evan Chenga8e29892007-01-19 07:51:42 +0000476// Define ARM specific addressing modes.
477
Jim Grosbach3e556122010-10-26 22:37:02 +0000478
479// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000480//
Jim Grosbach3e556122010-10-26 22:37:02 +0000481def addrmode_imm12 : Operand<i32>,
482 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000483 // 12-bit immediate operand. Note that instructions using this encode
484 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
485 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000486
Chris Lattner2ac19022010-11-15 05:19:05 +0000487 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000488 let PrintMethod = "printAddrModeImm12Operand";
489 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000490}
Jim Grosbach3e556122010-10-26 22:37:02 +0000491// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000492//
Jim Grosbach3e556122010-10-26 22:37:02 +0000493def ldst_so_reg : Operand<i32>,
494 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000495 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000496 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000497 let PrintMethod = "printAddrMode2Operand";
498 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
499}
500
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000501def MemMode2AsmOperand : AsmOperandClass {
502 let Name = "MemMode2";
503 let SuperClasses = [];
504 let ParserMethod = "tryParseMemMode2Operand";
505}
506
Jim Grosbach3e556122010-10-26 22:37:02 +0000507// addrmode2 := reg +/- imm12
508// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000509//
510def addrmode2 : Operand<i32>,
511 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000512 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000513 let PrintMethod = "printAddrMode2Operand";
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000514 let ParserMatchClass = MemMode2AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000515 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
516}
517
518def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000519 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
520 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000521 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000522 let PrintMethod = "printAddrMode2OffsetOperand";
523 let MIOperandInfo = (ops GPR, i32imm);
524}
525
526// addrmode3 := reg +/- reg
527// addrmode3 := reg +/- imm8
528//
529def addrmode3 : Operand<i32>,
530 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000531 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000532 let PrintMethod = "printAddrMode3Operand";
533 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
534}
535
536def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000537 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
538 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000539 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000540 let PrintMethod = "printAddrMode3OffsetOperand";
541 let MIOperandInfo = (ops GPR, i32imm);
542}
543
Jim Grosbache6913602010-11-03 01:01:43 +0000544// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000545//
Jim Grosbache6913602010-11-03 01:01:43 +0000546def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000547 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000548 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000549}
550
Bill Wendling59914872010-11-08 00:39:58 +0000551def MemMode5AsmOperand : AsmOperandClass {
Chris Lattner14b93852010-10-29 00:27:31 +0000552 let Name = "MemMode5";
553 let SuperClasses = [];
554}
555
Evan Chenga8e29892007-01-19 07:51:42 +0000556// addrmode5 := reg +/- imm8*4
557//
558def addrmode5 : Operand<i32>,
559 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
560 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000561 let MIOperandInfo = (ops GPR:$base, i32imm);
Bill Wendling59914872010-11-08 00:39:58 +0000562 let ParserMatchClass = MemMode5AsmOperand;
Chris Lattner2ac19022010-11-15 05:19:05 +0000563 let EncoderMethod = "getAddrMode5OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000564}
565
Bob Wilsond3a07652011-02-07 17:43:09 +0000566// addrmode6 := reg with optional alignment
Bob Wilson8b024a52009-07-01 23:16:05 +0000567//
568def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000569 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000570 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000571 let MIOperandInfo = (ops GPR:$addr, i32imm);
Chris Lattner2ac19022010-11-15 05:19:05 +0000572 let EncoderMethod = "getAddrMode6AddressOpValue";
Bob Wilson226036e2010-03-20 22:13:40 +0000573}
574
Bob Wilsonda525062011-02-25 06:42:42 +0000575def am6offset : Operand<i32>,
576 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
577 [], [SDNPWantRoot]> {
Bob Wilson226036e2010-03-20 22:13:40 +0000578 let PrintMethod = "printAddrMode6OffsetOperand";
579 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000580 let EncoderMethod = "getAddrMode6OffsetOpValue";
Bob Wilson8b024a52009-07-01 23:16:05 +0000581}
582
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000583// Special version of addrmode6 to handle alignment encoding for VLD-dup
584// instructions, specifically VLD4-dup.
585def addrmode6dup : Operand<i32>,
586 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
587 let PrintMethod = "printAddrMode6Operand";
588 let MIOperandInfo = (ops GPR:$addr, i32imm);
589 let EncoderMethod = "getAddrMode6DupAddressOpValue";
590}
591
Evan Chenga8e29892007-01-19 07:51:42 +0000592// addrmodepc := pc + reg
593//
594def addrmodepc : Operand<i32>,
595 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
596 let PrintMethod = "printAddrModePCOperand";
597 let MIOperandInfo = (ops GPR, i32imm);
598}
599
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000600def MemMode7AsmOperand : AsmOperandClass {
601 let Name = "MemMode7";
602 let SuperClasses = [];
603}
604
605// addrmode7 := reg
606// Used by load/store exclusive instructions. Useful to enable right assembly
607// parsing and printing. Not used for any codegen matching.
608//
609def addrmode7 : Operand<i32> {
610 let PrintMethod = "printAddrMode7Operand";
611 let MIOperandInfo = (ops GPR);
612 let ParserMatchClass = MemMode7AsmOperand;
613}
614
Bob Wilson4f38b382009-08-21 21:58:55 +0000615def nohash_imm : Operand<i32> {
616 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000617}
618
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000619def CoprocNumAsmOperand : AsmOperandClass {
620 let Name = "CoprocNum";
621 let SuperClasses = [];
Jim Grosbachf922c472011-02-12 01:34:40 +0000622 let ParserMethod = "tryParseCoprocNumOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000623}
624
625def CoprocRegAsmOperand : AsmOperandClass {
626 let Name = "CoprocReg";
627 let SuperClasses = [];
Jim Grosbachf922c472011-02-12 01:34:40 +0000628 let ParserMethod = "tryParseCoprocRegOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000629}
630
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000631def p_imm : Operand<i32> {
632 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000633 let ParserMatchClass = CoprocNumAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000634}
635
636def c_imm : Operand<i32> {
637 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000638 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000639}
640
Evan Chenga8e29892007-01-19 07:51:42 +0000641//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000642
Evan Cheng37f25d92008-08-28 23:39:26 +0000643include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000644
645//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000646// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000647//
648
Evan Cheng3924f782008-08-29 07:36:24 +0000649/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000650/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000651multiclass AsI1_bin_irs<bits<4> opcod, string opc,
652 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
653 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000654 // The register-immediate version is re-materializable. This is useful
655 // in particular for taking the address of a local.
656 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000657 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
658 iii, opc, "\t$Rd, $Rn, $imm",
659 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
660 bits<4> Rd;
661 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000662 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000663 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000664 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000665 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000666 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000667 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000668 }
Jim Grosbach62547262010-10-11 18:51:51 +0000669 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
670 iir, opc, "\t$Rd, $Rn, $Rm",
671 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000672 bits<4> Rd;
673 bits<4> Rn;
674 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000675 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000676 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000677 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000678 let Inst{15-12} = Rd;
679 let Inst{11-4} = 0b00000000;
680 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000681 }
Jim Grosbachef324d72010-10-12 23:53:58 +0000682 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
683 iis, opc, "\t$Rd, $Rn, $shift",
684 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000685 bits<4> Rd;
686 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000687 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000688 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000689 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000690 let Inst{15-12} = Rd;
691 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000692 }
Evan Chenga8e29892007-01-19 07:51:42 +0000693}
694
Evan Cheng1e249e32009-06-25 20:59:23 +0000695/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000696/// instruction modifies the CPSR register.
Daniel Dunbar238100a2011-01-10 15:26:35 +0000697let isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000698multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
699 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
700 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000701 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
702 iii, opc, "\t$Rd, $Rn, $imm",
703 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
704 bits<4> Rd;
705 bits<4> Rn;
706 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000707 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000708 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000709 let Inst{19-16} = Rn;
710 let Inst{15-12} = Rd;
711 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000712 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000713 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
714 iir, opc, "\t$Rd, $Rn, $Rm",
715 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
716 bits<4> Rd;
717 bits<4> Rn;
718 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000719 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000720 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000721 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000722 let Inst{19-16} = Rn;
723 let Inst{15-12} = Rd;
724 let Inst{11-4} = 0b00000000;
725 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000726 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000727 def rs : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
728 iis, opc, "\t$Rd, $Rn, $shift",
729 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
730 bits<4> Rd;
731 bits<4> Rn;
732 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000733 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000734 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000735 let Inst{19-16} = Rn;
736 let Inst{15-12} = Rd;
737 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000738 }
Evan Cheng071a2792007-09-11 19:55:27 +0000739}
Evan Chengc85e8322007-07-05 07:13:32 +0000740}
741
742/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000743/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000744/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000745let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000746multiclass AI1_cmp_irs<bits<4> opcod, string opc,
747 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
748 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000749 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
750 opc, "\t$Rn, $imm",
751 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000752 bits<4> Rn;
753 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000754 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000755 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000756 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000757 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000758 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000759 }
760 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
761 opc, "\t$Rn, $Rm",
762 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000763 bits<4> Rn;
764 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000765 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000766 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +0000767 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000768 let Inst{19-16} = Rn;
769 let Inst{15-12} = 0b0000;
770 let Inst{11-4} = 0b00000000;
771 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000772 }
773 def rs : AI1<opcod, (outs), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, iis,
774 opc, "\t$Rn, $shift",
775 [(opnode GPR:$Rn, so_reg:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000776 bits<4> Rn;
777 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000778 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000779 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000780 let Inst{19-16} = Rn;
781 let Inst{15-12} = 0b0000;
782 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000783 }
Evan Cheng071a2792007-09-11 19:55:27 +0000784}
Evan Chenga8e29892007-01-19 07:51:42 +0000785}
786
Evan Cheng576a3962010-09-25 00:49:35 +0000787/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000788/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000789/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000790multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000791 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
792 IIC_iEXTr, opc, "\t$Rd, $Rm",
793 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000794 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000795 bits<4> Rd;
796 bits<4> Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000797 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000798 let Inst{15-12} = Rd;
799 let Inst{11-10} = 0b00;
800 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000801 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000802 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
803 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
804 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000805 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000806 bits<4> Rd;
807 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000808 bits<2> rot;
Jim Grosbach28b10822010-11-02 17:59:04 +0000809 let Inst{19-16} = 0b1111;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000810 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000811 let Inst{11-10} = rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000812 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000813 }
Evan Chenga8e29892007-01-19 07:51:42 +0000814}
815
Evan Cheng576a3962010-09-25 00:49:35 +0000816multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000817 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
818 IIC_iEXTr, opc, "\t$Rd, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000819 [/* For disassembly only; pattern left blank */]>,
820 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +0000821 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000822 let Inst{11-10} = 0b00;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000823 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000824 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
825 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000826 [/* For disassembly only; pattern left blank */]>,
827 Requires<[IsARM, HasV6]> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000828 bits<2> rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000829 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000830 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000831 }
832}
833
Evan Cheng576a3962010-09-25 00:49:35 +0000834/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000835/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +0000836multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000837 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
838 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
839 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000840 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +0000841 bits<4> Rd;
842 bits<4> Rm;
843 bits<4> Rn;
844 let Inst{19-16} = Rn;
845 let Inst{15-12} = Rd;
Johnny Chen76b39e82009-10-27 18:44:24 +0000846 let Inst{11-10} = 0b00;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000847 let Inst{9-4} = 0b000111;
848 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000849 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000850 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
851 rot_imm:$rot),
852 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
853 [(set GPR:$Rd, (opnode GPR:$Rn,
854 (rotr GPR:$Rm, rot_imm:$rot)))]>,
855 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +0000856 bits<4> Rd;
857 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000858 bits<4> Rn;
859 bits<2> rot;
860 let Inst{19-16} = Rn;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000861 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000862 let Inst{11-10} = rot;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000863 let Inst{9-4} = 0b000111;
864 let Inst{3-0} = Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000865 }
Evan Chenga8e29892007-01-19 07:51:42 +0000866}
867
Johnny Chen2ec5e492010-02-22 21:50:40 +0000868// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +0000869multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000870 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
871 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000872 [/* For disassembly only; pattern left blank */]>,
873 Requires<[IsARM, HasV6]> {
874 let Inst{11-10} = 0b00;
875 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000876 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
877 rot_imm:$rot),
878 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000879 [/* For disassembly only; pattern left blank */]>,
Jim Grosbachb35ad412010-10-13 19:56:10 +0000880 Requires<[IsARM, HasV6]> {
881 bits<4> Rn;
882 bits<2> rot;
883 let Inst{19-16} = Rn;
884 let Inst{11-10} = rot;
885 }
Johnny Chen2ec5e492010-02-22 21:50:40 +0000886}
887
Evan Cheng62674222009-06-25 23:34:10 +0000888/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
889let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000890multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
891 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000892 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
893 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
894 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000895 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000896 bits<4> Rd;
897 bits<4> Rn;
898 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000899 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000900 let Inst{15-12} = Rd;
901 let Inst{19-16} = Rn;
902 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000903 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000904 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
905 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
906 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000907 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000908 bits<4> Rd;
909 bits<4> Rn;
910 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000911 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000912 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000913 let isCommutable = Commutable;
914 let Inst{3-0} = Rm;
915 let Inst{15-12} = Rd;
916 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000917 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000918 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
919 DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
920 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000921 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000922 bits<4> Rd;
923 bits<4> Rn;
924 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000925 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000926 let Inst{11-0} = shift;
927 let Inst{15-12} = Rd;
928 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000929 }
Jim Grosbache5165492009-11-09 00:11:35 +0000930}
931// Carry setting variants
Daniel Dunbar238100a2011-01-10 15:26:35 +0000932let isCodeGenOnly = 1, Defs = [CPSR] in {
Jim Grosbache5165492009-11-09 00:11:35 +0000933multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
934 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000935 def Sri : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
936 DPFrm, IIC_iALUi, !strconcat(opc, "\t$Rd, $Rn, $imm"),
937 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000938 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000939 bits<4> Rd;
940 bits<4> Rn;
941 bits<12> imm;
942 let Inst{15-12} = Rd;
943 let Inst{19-16} = Rn;
944 let Inst{11-0} = imm;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000945 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000946 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000947 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000948 def Srr : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
949 DPFrm, IIC_iALUr, !strconcat(opc, "\t$Rd, $Rn, $Rm"),
950 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000951 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000952 bits<4> Rd;
953 bits<4> Rn;
954 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000955 let Inst{11-4} = 0b00000000;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000956 let isCommutable = Commutable;
957 let Inst{3-0} = Rm;
958 let Inst{15-12} = Rd;
959 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000960 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000961 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000962 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000963 def Srs : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
964 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$Rd, $Rn, $shift"),
965 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000966 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000967 bits<4> Rd;
968 bits<4> Rn;
969 bits<12> shift;
970 let Inst{11-0} = shift;
971 let Inst{15-12} = Rd;
972 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000973 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000974 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000975 }
Evan Cheng071a2792007-09-11 19:55:27 +0000976}
Evan Chengc85e8322007-07-05 07:13:32 +0000977}
Jim Grosbache5165492009-11-09 00:11:35 +0000978}
Evan Chengc85e8322007-07-05 07:13:32 +0000979
Jim Grosbach3e556122010-10-26 22:37:02 +0000980let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000981multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +0000982 InstrItinClass iir, PatFrag opnode> {
983 // Note: We use the complex addrmode_imm12 rather than just an input
984 // GPR and a constrained immediate so that we can use this to match
985 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000986 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +0000987 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
988 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000989 bits<4> Rt;
990 bits<17> addr;
991 let Inst{23} = addr{12}; // U (add = ('U' == 1))
992 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +0000993 let Inst{15-12} = Rt;
994 let Inst{11-0} = addr{11-0}; // imm12
995 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000996 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +0000997 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
998 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000999 bits<4> Rt;
1000 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001001 let shift{4} = 0; // Inst{4} = 0
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001002 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1003 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001004 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +00001005 let Inst{11-0} = shift{11-0};
1006 }
1007}
1008}
1009
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001010multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001011 InstrItinClass iir, PatFrag opnode> {
1012 // Note: We use the complex addrmode_imm12 rather than just an input
1013 // GPR and a constrained immediate so that we can use this to match
1014 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001015 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001016 (ins GPR:$Rt, addrmode_imm12:$addr),
1017 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1018 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
1019 bits<4> Rt;
1020 bits<17> addr;
1021 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1022 let Inst{19-16} = addr{16-13}; // Rn
1023 let Inst{15-12} = Rt;
1024 let Inst{11-0} = addr{11-0}; // imm12
1025 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001026 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001027 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1028 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1029 bits<4> Rt;
1030 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001031 let shift{4} = 0; // Inst{4} = 0
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001032 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1033 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001034 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001035 let Inst{11-0} = shift{11-0};
1036 }
1037}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +00001038//===----------------------------------------------------------------------===//
1039// Instructions
1040//===----------------------------------------------------------------------===//
1041
Evan Chenga8e29892007-01-19 07:51:42 +00001042//===----------------------------------------------------------------------===//
1043// Miscellaneous Instructions.
1044//
Rafael Espindola6f602de2006-08-24 16:13:15 +00001045
Evan Chenga8e29892007-01-19 07:51:42 +00001046/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1047/// the function. The first operand is the ID# for this instruction, the second
1048/// is the index into the MachineConstantPool that this is, the third is the
1049/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +00001050let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +00001051def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +00001052PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +00001053 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001054
Jim Grosbach4642ad32010-02-22 23:10:38 +00001055// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1056// from removing one half of the matched pairs. That breaks PEI, which assumes
1057// these will always be in pairs, and asserts if it finds otherwise. Better way?
1058let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001059def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001060PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001061 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001062
Jim Grosbach64171712010-02-16 21:07:46 +00001063def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001064PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001065 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001066}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001067
Johnny Chenf4d81052010-02-12 22:53:19 +00001068def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +00001069 [/* For disassembly only; pattern left blank */]>,
1070 Requires<[IsARM, HasV6T2]> {
1071 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001072 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001073 let Inst{7-0} = 0b00000000;
1074}
1075
Johnny Chenf4d81052010-02-12 22:53:19 +00001076def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
1077 [/* For disassembly only; pattern left blank */]>,
1078 Requires<[IsARM, HasV6T2]> {
1079 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001080 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001081 let Inst{7-0} = 0b00000001;
1082}
1083
1084def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
1085 [/* For disassembly only; pattern left blank */]>,
1086 Requires<[IsARM, HasV6T2]> {
1087 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001088 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001089 let Inst{7-0} = 0b00000010;
1090}
1091
1092def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
1093 [/* For disassembly only; pattern left blank */]>,
1094 Requires<[IsARM, HasV6T2]> {
1095 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001096 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001097 let Inst{7-0} = 0b00000011;
1098}
1099
Johnny Chen2ec5e492010-02-22 21:50:40 +00001100def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
1101 "\t$dst, $a, $b",
1102 [/* For disassembly only; pattern left blank */]>,
1103 Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001104 bits<4> Rd;
1105 bits<4> Rn;
1106 bits<4> Rm;
1107 let Inst{3-0} = Rm;
1108 let Inst{15-12} = Rd;
1109 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001110 let Inst{27-20} = 0b01101000;
1111 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001112 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001113}
1114
Johnny Chenf4d81052010-02-12 22:53:19 +00001115def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
1116 [/* For disassembly only; pattern left blank */]>,
1117 Requires<[IsARM, HasV6T2]> {
1118 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001119 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001120 let Inst{7-0} = 0b00000100;
1121}
1122
Johnny Chenc6f7b272010-02-11 18:12:29 +00001123// The i32imm operand $val can be used by a debugger to store more information
1124// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +00001125def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +00001126 [/* For disassembly only; pattern left blank */]>,
1127 Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001128 bits<16> val;
1129 let Inst{3-0} = val{3-0};
1130 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001131 let Inst{27-20} = 0b00010010;
1132 let Inst{7-4} = 0b0111;
1133}
1134
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001135// Change Processor State is a system instruction -- for disassembly and
1136// parsing only.
1137// FIXME: Since the asm parser has currently no clean way to handle optional
1138// operands, create 3 versions of the same instruction. Once there's a clean
1139// framework to represent optional operands, change this behavior.
1140class CPS<dag iops, string asm_ops>
1141 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
1142 [/* For disassembly only; pattern left blank */]>, Requires<[IsARM]> {
1143 bits<2> imod;
1144 bits<3> iflags;
1145 bits<5> mode;
1146 bit M;
1147
Johnny Chenb98e1602010-02-12 18:55:33 +00001148 let Inst{31-28} = 0b1111;
1149 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001150 let Inst{19-18} = imod;
1151 let Inst{17} = M; // Enabled if mode is set;
1152 let Inst{16} = 0;
1153 let Inst{8-6} = iflags;
1154 let Inst{5} = 0;
1155 let Inst{4-0} = mode;
Johnny Chenb98e1602010-02-12 18:55:33 +00001156}
1157
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001158let M = 1 in
1159 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, i32imm:$mode),
1160 "$imod\t$iflags, $mode">;
1161let mode = 0, M = 0 in
1162 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1163
1164let imod = 0, iflags = 0, M = 1 in
1165 def CPS1p : CPS<(ins i32imm:$mode), "\t$mode">;
1166
Johnny Chenb92a23f2010-02-21 04:42:01 +00001167// Preload signals the memory system of possible future data/instruction access.
1168// These are for disassembly only.
Evan Cheng416941d2010-11-04 05:19:35 +00001169multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001170
Evan Chengdfed19f2010-11-03 06:34:55 +00001171 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001172 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001173 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001174 bits<4> Rt;
1175 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001176 let Inst{31-26} = 0b111101;
1177 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001178 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001179 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001180 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001181 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001182 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001183 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001184 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001185 }
1186
Evan Chengdfed19f2010-11-03 06:34:55 +00001187 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001188 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001189 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001190 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001191 let Inst{31-26} = 0b111101;
1192 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001193 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001194 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001195 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001196 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001197 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001198 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001199 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001200 }
1201}
1202
Evan Cheng416941d2010-11-04 05:19:35 +00001203defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1204defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1205defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001206
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001207def SETEND : AXI<(outs),(ins setend_op:$end), MiscFrm, NoItinerary,
1208 "setend\t$end",
1209 [/* For disassembly only; pattern left blank */]>,
Johnny Chena1e76212010-02-13 02:51:09 +00001210 Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001211 bits<1> end;
1212 let Inst{31-10} = 0b1111000100000001000000;
1213 let Inst{9} = end;
1214 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001215}
1216
Johnny Chenf4d81052010-02-12 22:53:19 +00001217def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +00001218 [/* For disassembly only; pattern left blank */]>,
1219 Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001220 bits<4> opt;
1221 let Inst{27-4} = 0b001100100000111100001111;
1222 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001223}
1224
Johnny Chenba6e0332010-02-11 17:14:31 +00001225// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001226let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001227def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001228 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001229 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001230 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001231}
1232
Evan Cheng12c3a532008-11-06 17:48:05 +00001233// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001234let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001235def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
1236 Size4Bytes, IIC_iALUr,
1237 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001238
Evan Cheng325474e2008-01-07 23:56:57 +00001239let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001240def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001241 Size4Bytes, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001242 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001243
Jim Grosbach53694262010-11-18 01:15:56 +00001244def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001245 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001246 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001247
Jim Grosbach53694262010-11-18 01:15:56 +00001248def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001249 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001250 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001251
Jim Grosbach53694262010-11-18 01:15:56 +00001252def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001253 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001254 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001255
Jim Grosbach53694262010-11-18 01:15:56 +00001256def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001257 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001258 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001259}
Chris Lattner13c63102008-01-06 05:55:01 +00001260let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001261def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001262 Size4Bytes, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001263
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001264def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Eric Christophera0f720f2011-01-15 00:25:09 +00001265 Size4Bytes, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
1266 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001267
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001268def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001269 Size4Bytes, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001270}
Evan Cheng12c3a532008-11-06 17:48:05 +00001271} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001272
Evan Chenge07715c2009-06-23 05:25:29 +00001273
1274// LEApcrel - Load a pc-relative address into a register without offending the
1275// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001276let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001277// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001278// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1279// know until then which form of the instruction will be used.
Johnny Chene6d69e72011-03-24 20:42:48 +00001280def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001281 MiscFrm, IIC_iALUi, "adr", "\t$Rd, #$label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001282 bits<4> Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001283 bits<12> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001284 let Inst{27-25} = 0b001;
1285 let Inst{20} = 0;
1286 let Inst{19-16} = 0b1111;
1287 let Inst{15-12} = Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001288 let Inst{11-0} = label;
Evan Chengbc8a9452009-07-07 23:40:25 +00001289}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001290def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
1291 Size4Bytes, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001292
1293def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1294 (ins i32imm:$label, nohash_imm:$id, pred:$p),
1295 Size4Bytes, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001296
Evan Chenga8e29892007-01-19 07:51:42 +00001297//===----------------------------------------------------------------------===//
1298// Control Flow Instructions.
1299//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001300
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001301let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1302 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001303 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001304 "bx", "\tlr", [(ARMretflag)]>,
1305 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001306 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001307 }
1308
1309 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001310 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001311 "mov", "\tpc, lr", [(ARMretflag)]>,
1312 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001313 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001314 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001315}
Rafael Espindola27185192006-09-29 21:20:16 +00001316
Bob Wilson04ea6e52009-10-28 00:37:03 +00001317// Indirect branches
1318let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001319 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001320 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001321 [(brind GPR:$dst)]>,
1322 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001323 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001324 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001325 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001326 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001327
1328 // ARMV4 only
Jim Grosbach2e812e12010-11-30 18:56:36 +00001329 // FIXME: We would really like to define this as a vanilla ARMPat like:
1330 // ARMPat<(brind GPR:$dst), (MOVr PC, GPR:$dst)>
1331 // With that, however, we can't set isBranch, isTerminator, etc..
1332 def MOVPCRX : ARMPseudoInst<(outs), (ins GPR:$dst),
1333 Size4Bytes, IIC_Br, [(brind GPR:$dst)]>,
1334 Requires<[IsARM, NoV4T]>;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001335}
1336
Evan Cheng1e0eab12010-11-29 22:43:27 +00001337// All calls clobber the non-callee saved registers. SP is marked as
1338// a use to prevent stack-pointer assignments that appear immediately
1339// before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001340let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001341 // On non-Darwin platforms R9 is callee-saved.
Jim Grosbach34e98e92011-03-12 00:51:00 +00001342 // FIXME: Do we really need a non-predicated version? If so, it should
1343 // at least be a pseudo instruction expanding to the predicated version
1344 // at MC lowering time.
Evan Cheng756da122009-07-22 06:46:53 +00001345 Defs = [R0, R1, R2, R3, R12, LR,
1346 D0, D1, D2, D3, D4, D5, D6, D7,
1347 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001348 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR],
1349 Uses = [SP] in {
Jason W Kim685c3502011-02-04 19:47:15 +00001350 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001351 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001352 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001353 Requires<[IsARM, IsNotDarwin]> {
1354 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001355 bits<24> func;
1356 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001357 }
Evan Cheng277f0742007-06-19 21:05:09 +00001358
Jason W Kim685c3502011-02-04 19:47:15 +00001359 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001360 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001361 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001362 Requires<[IsARM, IsNotDarwin]> {
1363 bits<24> func;
1364 let Inst{23-0} = func;
1365 }
Evan Cheng277f0742007-06-19 21:05:09 +00001366
Evan Chenga8e29892007-01-19 07:51:42 +00001367 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001368 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001369 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001370 [(ARMcall GPR:$func)]>,
1371 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001372 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001373 let Inst{31-4} = 0b1110000100101111111111110011;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001374 let Inst{3-0} = func;
1375 }
1376
1377 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1378 IIC_Br, "blx", "\t$func",
1379 [(ARMcall_pred GPR:$func)]>,
1380 Requires<[IsARM, HasV5T, IsNotDarwin]> {
1381 bits<4> func;
1382 let Inst{27-4} = 0b000100101111111111110011;
1383 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001384 }
1385
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001386 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001387 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001388 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1389 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1390 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001391
1392 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001393 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1394 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1395 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001396}
1397
David Goodwin1a8f36e2009-08-12 18:31:53 +00001398let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001399 // On Darwin R9 is call-clobbered.
1400 // R7 is marked as a use to prevent frame-pointer assignments from being
1401 // moved above / below calls.
Evan Cheng756da122009-07-22 06:46:53 +00001402 Defs = [R0, R1, R2, R3, R9, R12, LR,
1403 D0, D1, D2, D3, D4, D5, D6, D7,
1404 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001405 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR],
1406 Uses = [R7, SP] in {
Jim Grosbachf859a542011-03-12 00:45:26 +00001407 def BLr9 : ARMPseudoInst<(outs), (ins bltarget:$func, variable_ops),
1408 Size4Bytes, IIC_Br,
1409 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001410
Jim Grosbachf859a542011-03-12 00:45:26 +00001411 def BLr9_pred : ARMPseudoInst<(outs),
1412 (ins bltarget:$func, pred:$p, variable_ops),
1413 Size4Bytes, IIC_Br,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001414 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001415 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001416
1417 // ARMv5T and above
Jim Grosbachf859a542011-03-12 00:45:26 +00001418 def BLXr9 : ARMPseudoInst<(outs), (ins GPR:$func, variable_ops),
1419 Size4Bytes, IIC_Br,
1420 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001421
Jim Grosbachf859a542011-03-12 00:45:26 +00001422 def BLXr9_pred: ARMPseudoInst<(outs), (ins GPR:$func, pred:$p, variable_ops),
1423 Size4Bytes, IIC_Br,
Bob Wilson181d3fe2011-03-03 01:41:01 +00001424 [(ARMcall_pred GPR:$func)]>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001425 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001426
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001427 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001428 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001429 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1430 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1431 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001432
1433 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001434 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1435 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1436 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001437}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001438
Dale Johannesen51e28e62010-06-03 21:09:53 +00001439// Tail calls.
1440
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001441// FIXME: The Thumb versions of these should live in ARMInstrThumb.td
Dale Johannesen51e28e62010-06-03 21:09:53 +00001442let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1443 // Darwin versions.
1444 let Defs = [R0, R1, R2, R3, R9, R12,
1445 D0, D1, D2, D3, D4, D5, D6, D7,
1446 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1447 D27, D28, D29, D30, D31, PC],
1448 Uses = [SP] in {
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001449 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1450 IIC_Br, []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001451
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001452 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1453 IIC_Br, []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001454
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001455 def TAILJMPd : ARMPseudoInst<(outs), (ins brtarget:$dst, variable_ops),
1456 Size4Bytes, IIC_Br,
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001457 []>, Requires<[IsARM, IsDarwin]>;
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001458
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001459 def tTAILJMPd: tPseudoInst<(outs), (ins brtarget:$dst, variable_ops),
1460 Size4Bytes, IIC_Br,
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001461 []>, Requires<[IsThumb, IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001462
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001463 def TAILJMPr : ARMPseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1464 Size4Bytes, IIC_Br,
1465 []>, Requires<[IsARM, IsDarwin]>;
1466
1467 def tTAILJMPr : tPseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1468 Size4Bytes, IIC_Br,
1469 []>, Requires<[IsThumb, IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001470 }
1471
1472 // Non-Darwin versions (the difference is R9).
1473 let Defs = [R0, R1, R2, R3, R12,
1474 D0, D1, D2, D3, D4, D5, D6, D7,
1475 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1476 D27, D28, D29, D30, D31, PC],
1477 Uses = [SP] in {
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001478 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1479 IIC_Br, []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001480
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001481 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1482 IIC_Br, []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001483
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001484 def TAILJMPdND : ARMPseudoInst<(outs), (ins brtarget:$dst, variable_ops),
1485 Size4Bytes, IIC_Br,
Evan Cheng6523d2f2010-06-19 00:11:54 +00001486 []>, Requires<[IsARM, IsNotDarwin]>;
Dale Johannesen10416802010-06-18 20:44:28 +00001487
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001488 def tTAILJMPdND : tPseudoInst<(outs), (ins brtarget:$dst, variable_ops),
1489 Size4Bytes, IIC_Br,
Evan Cheng6523d2f2010-06-19 00:11:54 +00001490 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001491
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001492 def TAILJMPrND : ARMPseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1493 Size4Bytes, IIC_Br,
1494 []>, Requires<[IsARM, IsNotDarwin]>;
1495 def tTAILJMPrND : tPseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1496 Size4Bytes, IIC_Br,
1497 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001498 }
1499}
1500
David Goodwin1a8f36e2009-08-12 18:31:53 +00001501let isBranch = 1, isTerminator = 1 in {
Jim Grosbach72422d32011-03-11 23:24:15 +00001502 // B is "predicable" since it's just a Bcc with an 'always' condition.
Evan Chengaeafca02007-05-16 07:45:54 +00001503 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001504 let isPredicable = 1 in
Jim Grosbachcea5afc2011-03-11 23:25:21 +00001505 // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly
1506 // should be sufficient.
Jim Grosbach72422d32011-03-11 23:24:15 +00001507 def B : ARMPseudoInst<(outs), (ins brtarget:$target), Size4Bytes, IIC_Br,
1508 [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +00001509
Jim Grosbach2dc77682010-11-29 18:37:44 +00001510 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1511 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001512 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001513 SizeSpecial, IIC_Br,
1514 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00001515 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1516 // into i12 and rs suffixed versions.
1517 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001518 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001519 SizeSpecial, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001520 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001521 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00001522 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001523 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001524 SizeSpecial, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001525 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001526 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001527 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001528 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001529
Evan Chengc85e8322007-07-05 07:13:32 +00001530 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001531 // a two-value operand where a dag node expects two operands. :(
Jason W Kim685c3502011-02-04 19:47:15 +00001532 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001533 IIC_Br, "b", "\t$target",
Jim Grosbachc466b932010-11-11 18:04:49 +00001534 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1535 bits<24> target;
1536 let Inst{23-0} = target;
1537 }
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001538}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001539
Johnny Chen8901e6f2011-03-31 17:53:50 +00001540// BLX (immediate) -- for disassembly only
1541def BLXi : AXI<(outs), (ins br_target:$target), BrMiscFrm, NoItinerary,
1542 "blx\t$target", [/* pattern left blank */]>,
1543 Requires<[IsARM, HasV5T]> {
1544 let Inst{31-25} = 0b1111101;
1545 bits<25> target;
1546 let Inst{23-0} = target{24-1};
1547 let Inst{24} = target{0};
1548}
1549
Johnny Chena1e76212010-02-13 02:51:09 +00001550// Branch and Exchange Jazelle -- for disassembly only
1551def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1552 [/* For disassembly only; pattern left blank */]> {
1553 let Inst{23-20} = 0b0010;
1554 //let Inst{19-8} = 0xfff;
1555 let Inst{7-4} = 0b0010;
1556}
1557
Johnny Chen0296f3e2010-02-16 21:59:54 +00001558// Secure Monitor Call is a system instruction -- for disassembly only
1559def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1560 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001561 bits<4> opt;
1562 let Inst{23-4} = 0b01100000000000000111;
1563 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001564}
1565
Johnny Chen64dfb782010-02-16 20:04:27 +00001566// Supervisor Call (Software Interrupt) -- for disassembly only
Evan Cheng1e0eab12010-11-29 22:43:27 +00001567let isCall = 1, Uses = [SP] in {
Johnny Chen85d5a892010-02-10 18:02:25 +00001568def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
Jim Grosbach06ef4442010-10-13 22:38:23 +00001569 [/* For disassembly only; pattern left blank */]> {
1570 bits<24> svc;
1571 let Inst{23-0} = svc;
1572}
Johnny Chen85d5a892010-02-10 18:02:25 +00001573}
Nick Lewyckye27fa742011-03-17 01:46:14 +00001574def : MnemonicAlias<"swi", "svc">;
Johnny Chen85d5a892010-02-10 18:02:25 +00001575
Johnny Chenfb566792010-02-17 21:39:10 +00001576// Store Return State is a system instruction -- for disassembly only
Chris Lattner39ee0362010-10-31 19:10:56 +00001577let isCodeGenOnly = 1 in { // FIXME: This should not use submode!
Jim Grosbache6913602010-11-03 01:01:43 +00001578def SRSW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1579 NoItinerary, "srs${amode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001580 [/* For disassembly only; pattern left blank */]> {
1581 let Inst{31-28} = 0b1111;
1582 let Inst{22-20} = 0b110; // W = 1
1583}
1584
Jim Grosbache6913602010-11-03 01:01:43 +00001585def SRS : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1586 NoItinerary, "srs${amode}\tsp, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001587 [/* For disassembly only; pattern left blank */]> {
1588 let Inst{31-28} = 0b1111;
1589 let Inst{22-20} = 0b100; // W = 0
1590}
1591
Johnny Chenfb566792010-02-17 21:39:10 +00001592// Return From Exception is a system instruction -- for disassembly only
Jim Grosbache6913602010-11-03 01:01:43 +00001593def RFEW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1594 NoItinerary, "rfe${amode}\t$base!",
Johnny Chenfb566792010-02-17 21:39:10 +00001595 [/* For disassembly only; pattern left blank */]> {
1596 let Inst{31-28} = 0b1111;
1597 let Inst{22-20} = 0b011; // W = 1
1598}
1599
Jim Grosbache6913602010-11-03 01:01:43 +00001600def RFE : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1601 NoItinerary, "rfe${amode}\t$base",
Johnny Chenfb566792010-02-17 21:39:10 +00001602 [/* For disassembly only; pattern left blank */]> {
1603 let Inst{31-28} = 0b1111;
1604 let Inst{22-20} = 0b001; // W = 0
1605}
Chris Lattner39ee0362010-10-31 19:10:56 +00001606} // isCodeGenOnly = 1
Johnny Chenfb566792010-02-17 21:39:10 +00001607
Evan Chenga8e29892007-01-19 07:51:42 +00001608//===----------------------------------------------------------------------===//
1609// Load / store Instructions.
1610//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001611
Evan Chenga8e29892007-01-19 07:51:42 +00001612// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001613
1614
Evan Cheng7e2fe912010-10-28 06:47:08 +00001615defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001616 UnOpFrag<(load node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001617defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001618 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001619defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001620 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001621defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001622 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001623
Evan Chengfa775d02007-03-19 07:20:03 +00001624// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001625let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1626 isReMaterializable = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001627def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001628 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
1629 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00001630 bits<4> Rt;
1631 bits<17> addr;
1632 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1633 let Inst{19-16} = 0b1111;
1634 let Inst{15-12} = Rt;
1635 let Inst{11-0} = addr{11-0}; // imm12
1636}
Evan Chengfa775d02007-03-19 07:20:03 +00001637
Evan Chenga8e29892007-01-19 07:51:42 +00001638// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001639def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001640 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
1641 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001642
Evan Chenga8e29892007-01-19 07:51:42 +00001643// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001644def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001645 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
1646 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001647
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001648def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001649 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
1650 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001651
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001652let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001653// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001654def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
1655 (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001656 IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001657 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001658}
Rafael Espindolac391d162006-10-23 20:34:27 +00001659
Evan Chenga8e29892007-01-19 07:51:42 +00001660// Indexed loads
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001661multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001662 def _PRE : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1663 (ins addrmode2:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001664 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1665 // {17-14} Rn
1666 // {13} 1 == Rm, 0 == imm12
1667 // {12} isAdd
1668 // {11-0} imm12/Rm
1669 bits<18> addr;
1670 let Inst{25} = addr{13};
1671 let Inst{23} = addr{12};
1672 let Inst{19-16} = addr{17-14};
1673 let Inst{11-0} = addr{11-0};
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001674 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
Jim Grosbach99f53d12010-11-15 20:47:07 +00001675 }
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001676 def _POST : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001677 (ins GPR:$Rn, am2offset:$offset),
1678 IndexModePost, LdFrm, itin,
1679 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +00001680 // {13} 1 == Rm, 0 == imm12
1681 // {12} isAdd
1682 // {11-0} imm12/Rm
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001683 bits<14> offset;
1684 bits<4> Rn;
1685 let Inst{25} = offset{13};
1686 let Inst{23} = offset{12};
1687 let Inst{19-16} = Rn;
1688 let Inst{11-0} = offset{11-0};
Jim Grosbach99f53d12010-11-15 20:47:07 +00001689 }
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001690}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001691
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001692let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001693defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
1694defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001695}
Rafael Espindola450856d2006-12-12 00:37:38 +00001696
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001697multiclass AI3_ldridx<bits<4> op, bit op20, string opc, InstrItinClass itin> {
1698 def _PRE : AI3ldstidx<op, op20, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1699 (ins addrmode3:$addr), IndexModePre,
1700 LdMiscFrm, itin,
1701 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1702 bits<14> addr;
1703 let Inst{23} = addr{8}; // U bit
1704 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1705 let Inst{19-16} = addr{12-9}; // Rn
1706 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1707 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1708 }
1709 def _POST : AI3ldstidx<op, op20, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1710 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1711 LdMiscFrm, itin,
1712 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00001713 bits<10> offset;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001714 bits<4> Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001715 let Inst{23} = offset{8}; // U bit
1716 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001717 let Inst{19-16} = Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001718 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1719 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001720 }
1721}
Rafael Espindola4e307642006-09-08 16:59:47 +00001722
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001723let mayLoad = 1, neverHasSideEffects = 1 in {
1724defm LDRH : AI3_ldridx<0b1011, 1, "ldrh", IIC_iLoad_bh_ru>;
1725defm LDRSH : AI3_ldridx<0b1111, 1, "ldrsh", IIC_iLoad_bh_ru>;
1726defm LDRSB : AI3_ldridx<0b1101, 1, "ldrsb", IIC_iLoad_bh_ru>;
1727let hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
1728defm LDRD : AI3_ldridx<0b1101, 0, "ldrd", IIC_iLoad_d_ru>;
1729} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001730
Johnny Chenadb561d2010-02-18 03:27:42 +00001731// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001732let mayLoad = 1, neverHasSideEffects = 1 in {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001733def LDRT : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$base_wb),
1734 (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_ru,
1735 "ldrt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
1736 // {17-14} Rn
1737 // {13} 1 == Rm, 0 == imm12
1738 // {12} isAdd
1739 // {11-0} imm12/Rm
1740 bits<18> addr;
1741 let Inst{25} = addr{13};
1742 let Inst{23} = addr{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001743 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001744 let Inst{19-16} = addr{17-14};
1745 let Inst{11-0} = addr{11-0};
1746 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001747}
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001748def LDRBT : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1749 (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_bh_ru,
1750 "ldrbt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
1751 // {17-14} Rn
1752 // {13} 1 == Rm, 0 == imm12
1753 // {12} isAdd
1754 // {11-0} imm12/Rm
1755 bits<18> addr;
1756 let Inst{25} = addr{13};
1757 let Inst{23} = addr{12};
Johnny Chenadb561d2010-02-18 03:27:42 +00001758 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001759 let Inst{19-16} = addr{17-14};
1760 let Inst{11-0} = addr{11-0};
1761 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
Johnny Chenadb561d2010-02-18 03:27:42 +00001762}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001763def LDRSBT : AI3ldstidx<0b1101, 1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
1764 (ins GPR:$base, am3offset:$offset), IndexModePost,
1765 LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001766 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1767 let Inst{21} = 1; // overwrite
1768}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001769def LDRHT : AI3ldstidx<0b1011, 1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
1770 (ins GPR:$base, am3offset:$offset), IndexModePost,
1771 LdMiscFrm, IIC_iLoad_bh_ru,
1772 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00001773 let Inst{21} = 1; // overwrite
1774}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001775def LDRSHT : AI3ldstidx<0b1111, 1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
1776 (ins GPR:$base, am3offset:$offset), IndexModePost,
1777 LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001778 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001779 let Inst{21} = 1; // overwrite
1780}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001781}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001782
Evan Chenga8e29892007-01-19 07:51:42 +00001783// Store
Evan Chenga8e29892007-01-19 07:51:42 +00001784
1785// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00001786def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00001787 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
1788 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001789
Evan Chenga8e29892007-01-19 07:51:42 +00001790// Store doubleword
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001791let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
1792def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001793 StMiscFrm, IIC_iStore_d_r,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001794 "strd", "\t$Rt, $src2, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001795
1796// Indexed stores
Jim Grosbach953557f42010-11-19 21:35:06 +00001797def STR_PRE : AI2stridx<0, 1, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00001798 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001799 IndexModePre, StFrm, IIC_iStore_ru,
Jim Grosbacha1b41752010-11-19 22:06:57 +00001800 "str", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1801 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00001802 (pre_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001803
Jim Grosbach953557f42010-11-19 21:35:06 +00001804def STR_POST : AI2stridx<0, 0, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00001805 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001806 IndexModePost, StFrm, IIC_iStore_ru,
Jim Grosbacha1b41752010-11-19 22:06:57 +00001807 "str", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1808 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00001809 (post_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001810
Jim Grosbacha1b41752010-11-19 22:06:57 +00001811def STRB_PRE : AI2stridx<1, 1, (outs GPR:$Rn_wb),
1812 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1813 IndexModePre, StFrm, IIC_iStore_bh_ru,
1814 "strb", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1815 [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt,
1816 GPR:$Rn, am2offset:$offset))]>;
1817def STRB_POST: AI2stridx<1, 0, (outs GPR:$Rn_wb),
1818 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1819 IndexModePost, StFrm, IIC_iStore_bh_ru,
1820 "strb", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1821 [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt,
1822 GPR:$Rn, am2offset:$offset))]>;
1823
Jim Grosbach2dc77682010-11-29 18:37:44 +00001824def STRH_PRE : AI3stridx<0b1011, 0, 1, (outs GPR:$Rn_wb),
1825 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1826 IndexModePre, StMiscFrm, IIC_iStore_ru,
1827 "strh", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1828 [(set GPR:$Rn_wb,
1829 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001830
Jim Grosbach2dc77682010-11-29 18:37:44 +00001831def STRH_POST: AI3stridx<0b1011, 0, 0, (outs GPR:$Rn_wb),
1832 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1833 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
1834 "strh", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1835 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
1836 GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001837
Johnny Chen39a4bb32010-02-18 22:31:18 +00001838// For disassembly only
1839def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1840 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001841 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001842 "strd", "\t$src1, $src2, [$base, $offset]!",
1843 "$base = $base_wb", []>;
1844
1845// For disassembly only
1846def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1847 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001848 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001849 "strd", "\t$src1, $src2, [$base], $offset",
1850 "$base = $base_wb", []>;
1851
Johnny Chenad4df4c2010-03-01 19:22:00 +00001852// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001853
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001854def STRT : AI2stridxT<0, 0, (outs GPR:$Rn_wb), (ins GPR:$Rt, addrmode2:$addr),
1855 IndexModePost, StFrm, IIC_iStore_ru,
1856 "strt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001857 [/* For disassembly only; pattern left blank */]> {
1858 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001859 let AsmMatchConverter = "CvtStWriteBackRegAddrMode2";
1860}
1861
1862def STRBT : AI2stridxT<1, 0, (outs GPR:$Rn_wb), (ins GPR:$Rt, addrmode2:$addr),
1863 IndexModePost, StFrm, IIC_iStore_bh_ru,
1864 "strbt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
1865 [/* For disassembly only; pattern left blank */]> {
1866 let Inst{21} = 1; // overwrite
1867 let AsmMatchConverter = "CvtStWriteBackRegAddrMode2";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001868}
1869
Johnny Chenad4df4c2010-03-01 19:22:00 +00001870def STRHT: AI3sthpo<(outs GPR:$base_wb),
1871 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001872 StMiscFrm, IIC_iStore_bh_ru,
Johnny Chenad4df4c2010-03-01 19:22:00 +00001873 "strht", "\t$src, [$base], $offset", "$base = $base_wb",
1874 [/* For disassembly only; pattern left blank */]> {
1875 let Inst{21} = 1; // overwrite
1876}
1877
Evan Chenga8e29892007-01-19 07:51:42 +00001878//===----------------------------------------------------------------------===//
1879// Load / store multiple Instructions.
1880//
1881
Bill Wendling6c470b82010-11-13 09:09:38 +00001882multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
1883 InstrItinClass itin, InstrItinClass itin_upd> {
Bill Wendling73fe34a2010-11-16 01:16:36 +00001884 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001885 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1886 IndexModeNone, f, itin,
Bill Wendling73fe34a2010-11-16 01:16:36 +00001887 !strconcat(asm, "ia${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001888 let Inst{24-23} = 0b01; // Increment After
1889 let Inst{21} = 0; // No writeback
1890 let Inst{20} = L_bit;
1891 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001892 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001893 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1894 IndexModeUpd, f, itin_upd,
Bill Wendling73fe34a2010-11-16 01:16:36 +00001895 !strconcat(asm, "ia${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001896 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00001897 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001898 let Inst{20} = L_bit;
1899 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001900 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001901 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1902 IndexModeNone, f, itin,
1903 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
1904 let Inst{24-23} = 0b00; // Decrement After
1905 let Inst{21} = 0; // No writeback
1906 let Inst{20} = L_bit;
1907 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001908 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001909 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1910 IndexModeUpd, f, itin_upd,
1911 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1912 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00001913 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001914 let Inst{20} = L_bit;
1915 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001916 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001917 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1918 IndexModeNone, f, itin,
1919 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
1920 let Inst{24-23} = 0b10; // Decrement Before
1921 let Inst{21} = 0; // No writeback
1922 let Inst{20} = L_bit;
1923 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001924 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001925 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1926 IndexModeUpd, f, itin_upd,
1927 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1928 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00001929 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001930 let Inst{20} = L_bit;
1931 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001932 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001933 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1934 IndexModeNone, f, itin,
1935 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
1936 let Inst{24-23} = 0b11; // Increment Before
1937 let Inst{21} = 0; // No writeback
1938 let Inst{20} = L_bit;
1939 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001940 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001941 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1942 IndexModeUpd, f, itin_upd,
1943 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1944 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00001945 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001946 let Inst{20} = L_bit;
1947 }
Owen Anderson19f6f502011-03-18 19:47:14 +00001948}
Bill Wendling6c470b82010-11-13 09:09:38 +00001949
Bill Wendlingc93989a2010-11-13 11:20:05 +00001950let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00001951
1952let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
1953defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
1954
1955let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
1956defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
1957
1958} // neverHasSideEffects
1959
Bob Wilson0fef5842011-01-06 19:24:32 +00001960// Load / Store Multiple Mnemonic Aliases
Bill Wendling73fe34a2010-11-16 01:16:36 +00001961def : MnemonicAlias<"ldm", "ldmia">;
1962def : MnemonicAlias<"stm", "stmia">;
1963
1964// FIXME: remove when we have a way to marking a MI with these properties.
1965// FIXME: Should pc be an implicit operand like PICADD, etc?
1966let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
1967 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbachdd119882011-03-11 22:51:41 +00001968def LDMIA_RET : ARMPseudoInst<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
1969 reglist:$regs, variable_ops),
1970 Size4Bytes, IIC_iLoad_mBr, []>,
1971 RegConstraint<"$Rn = $wb">;
Evan Chenga8e29892007-01-19 07:51:42 +00001972
Evan Chenga8e29892007-01-19 07:51:42 +00001973//===----------------------------------------------------------------------===//
1974// Move Instructions.
1975//
1976
Evan Chengcd799b92009-06-12 20:46:18 +00001977let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00001978def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
1979 "mov", "\t$Rd, $Rm", []>, UnaryDP {
1980 bits<4> Rd;
1981 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001982
Johnny Chen04301522009-11-07 00:54:36 +00001983 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001984 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001985 let Inst{3-0} = Rm;
1986 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00001987}
1988
Dale Johannesen38d5f042010-06-15 22:24:08 +00001989// A version for the smaller set of tail call registers.
1990let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001991def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00001992 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
1993 bits<4> Rd;
1994 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001995
Dale Johannesen38d5f042010-06-15 22:24:08 +00001996 let Inst{11-4} = 0b00000000;
1997 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001998 let Inst{3-0} = Rm;
1999 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00002000}
2001
Evan Chengf40deed2010-10-27 23:41:30 +00002002def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002003 DPSoRegFrm, IIC_iMOVsr,
Evan Chengf40deed2010-10-27 23:41:30 +00002004 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg:$src)]>,
2005 UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00002006 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002007 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00002008 let Inst{15-12} = Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002009 let Inst{11-0} = src;
Bob Wilson8e86b512009-10-14 19:00:24 +00002010 let Inst{25} = 0;
2011}
Evan Chenga2515702007-03-19 07:09:02 +00002012
Evan Chengc4af4632010-11-17 20:13:28 +00002013let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002014def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
2015 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00002016 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002017 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002018 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002019 let Inst{15-12} = Rd;
2020 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002021 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002022}
2023
Evan Chengc4af4632010-11-17 20:13:28 +00002024let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Evan Cheng75972122011-01-13 07:58:56 +00002025def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins i32imm_hilo16:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002026 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002027 "movw", "\t$Rd, $imm",
2028 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00002029 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002030 bits<4> Rd;
2031 bits<16> imm;
2032 let Inst{15-12} = Rd;
2033 let Inst{11-0} = imm{11-0};
2034 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002035 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002036 let Inst{25} = 1;
2037}
2038
Evan Cheng53519f02011-01-21 18:55:51 +00002039def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2040 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002041
2042let Constraints = "$src = $Rd" in {
Evan Cheng75972122011-01-13 07:58:56 +00002043def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, i32imm_hilo16:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002044 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002045 "movt", "\t$Rd, $imm",
2046 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00002047 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002048 lo16AllZero:$imm))]>, UnaryDP,
2049 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002050 bits<4> Rd;
2051 bits<16> imm;
2052 let Inst{15-12} = Rd;
2053 let Inst{11-0} = imm{11-0};
2054 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002055 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002056 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002057}
Evan Cheng13ab0202007-07-10 18:08:01 +00002058
Evan Cheng53519f02011-01-21 18:55:51 +00002059def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2060 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002061
2062} // Constraints
2063
Evan Cheng20956592009-10-21 08:15:52 +00002064def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
2065 Requires<[IsARM, HasV6T2]>;
2066
David Goodwinca01a8d2009-09-01 18:32:09 +00002067let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00002068def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002069 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
2070 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002071
2072// These aren't really mov instructions, but we have to define them this way
2073// due to flag operands.
2074
Evan Cheng071a2792007-09-11 19:55:27 +00002075let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00002076def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002077 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
2078 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00002079def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002080 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
2081 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002082}
Evan Chenga8e29892007-01-19 07:51:42 +00002083
Evan Chenga8e29892007-01-19 07:51:42 +00002084//===----------------------------------------------------------------------===//
2085// Extend Instructions.
2086//
2087
2088// Sign extenders
2089
Evan Cheng576a3962010-09-25 00:49:35 +00002090defm SXTB : AI_ext_rrot<0b01101010,
2091 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
2092defm SXTH : AI_ext_rrot<0b01101011,
2093 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002094
Evan Cheng576a3962010-09-25 00:49:35 +00002095defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00002096 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002097defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00002098 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002099
Johnny Chen2ec5e492010-02-22 21:50:40 +00002100// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002101defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002102
2103// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002104defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00002105
2106// Zero extenders
2107
2108let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00002109defm UXTB : AI_ext_rrot<0b01101110,
2110 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
2111defm UXTH : AI_ext_rrot<0b01101111,
2112 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
2113defm UXTB16 : AI_ext_rrot<0b01101100,
2114 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002115
Jim Grosbach542f6422010-07-28 23:25:44 +00002116// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
2117// The transformation should probably be done as a combiner action
2118// instead so we can include a check for masking back in the upper
2119// eight bits of the source into the lower eight bits of the result.
2120//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
2121// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002122def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00002123 (UXTB16r_rot GPR:$Src, 8)>;
2124
Evan Cheng576a3962010-09-25 00:49:35 +00002125defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00002126 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002127defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00002128 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00002129}
2130
Evan Chenga8e29892007-01-19 07:51:42 +00002131// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00002132// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002133defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00002134
Evan Chenga8e29892007-01-19 07:51:42 +00002135
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002136def SBFX : I<(outs GPR:$Rd),
2137 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002138 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002139 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002140 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002141 bits<4> Rd;
2142 bits<4> Rn;
2143 bits<5> lsb;
2144 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002145 let Inst{27-21} = 0b0111101;
2146 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002147 let Inst{20-16} = width;
2148 let Inst{15-12} = Rd;
2149 let Inst{11-7} = lsb;
2150 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002151}
2152
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002153def UBFX : I<(outs GPR:$Rd),
2154 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002155 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002156 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002157 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002158 bits<4> Rd;
2159 bits<4> Rn;
2160 bits<5> lsb;
2161 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002162 let Inst{27-21} = 0b0111111;
2163 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002164 let Inst{20-16} = width;
2165 let Inst{15-12} = Rd;
2166 let Inst{11-7} = lsb;
2167 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002168}
2169
Evan Chenga8e29892007-01-19 07:51:42 +00002170//===----------------------------------------------------------------------===//
2171// Arithmetic Instructions.
2172//
2173
Jim Grosbach26421962008-10-14 20:36:24 +00002174defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002175 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002176 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002177defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002178 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002179 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002180
Evan Chengc85e8322007-07-05 07:13:32 +00002181// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002182defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002183 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00002184 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
2185defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002186 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00002187 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002188
Evan Cheng62674222009-06-25 23:34:10 +00002189defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002190 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00002191defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002192 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Daniel Dunbar238100a2011-01-10 15:26:35 +00002193
2194// ADC and SUBC with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002195defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002196 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00002197defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002198 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00002199
Jim Grosbach84760882010-10-15 18:42:41 +00002200def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2201 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
2202 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
2203 bits<4> Rd;
2204 bits<4> Rn;
2205 bits<12> imm;
2206 let Inst{25} = 1;
2207 let Inst{15-12} = Rd;
2208 let Inst{19-16} = Rn;
2209 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002210}
Evan Cheng13ab0202007-07-10 18:08:01 +00002211
Bob Wilsoncff71782010-08-05 18:23:43 +00002212// The reg/reg form is only defined for the disassembler; for codegen it is
2213// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002214def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2215 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00002216 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002217 bits<4> Rd;
2218 bits<4> Rn;
2219 bits<4> Rm;
2220 let Inst{11-4} = 0b00000000;
2221 let Inst{25} = 0;
2222 let Inst{3-0} = Rm;
2223 let Inst{15-12} = Rd;
2224 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00002225}
2226
Jim Grosbach84760882010-10-15 18:42:41 +00002227def RSBrs : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2228 DPSoRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
2229 [(set GPR:$Rd, (sub so_reg:$shift, GPR:$Rn))]> {
2230 bits<4> Rd;
2231 bits<4> Rn;
2232 bits<12> shift;
2233 let Inst{25} = 0;
2234 let Inst{11-0} = shift;
2235 let Inst{15-12} = Rd;
2236 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002237}
Evan Chengc85e8322007-07-05 07:13:32 +00002238
2239// RSB with 's' bit set.
Daniel Dunbar238100a2011-01-10 15:26:35 +00002240let isCodeGenOnly = 1, Defs = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002241def RSBSri : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2242 IIC_iALUi, "rsbs", "\t$Rd, $Rn, $imm",
2243 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]> {
2244 bits<4> Rd;
2245 bits<4> Rn;
2246 bits<12> imm;
2247 let Inst{25} = 1;
2248 let Inst{20} = 1;
2249 let Inst{15-12} = Rd;
2250 let Inst{19-16} = Rn;
2251 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002252}
Kevin Enderbyd39647d2011-03-02 23:08:33 +00002253def RSBSrr : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2254 IIC_iALUr, "rsbs", "\t$Rd, $Rn, $Rm",
2255 [/* For disassembly only; pattern left blank */]> {
2256 bits<4> Rd;
2257 bits<4> Rn;
2258 bits<4> Rm;
2259 let Inst{11-4} = 0b00000000;
2260 let Inst{25} = 0;
2261 let Inst{20} = 1;
2262 let Inst{3-0} = Rm;
2263 let Inst{15-12} = Rd;
2264 let Inst{19-16} = Rn;
2265}
Jim Grosbach84760882010-10-15 18:42:41 +00002266def RSBSrs : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2267 DPSoRegFrm, IIC_iALUsr, "rsbs", "\t$Rd, $Rn, $shift",
2268 [(set GPR:$Rd, (subc so_reg:$shift, GPR:$Rn))]> {
2269 bits<4> Rd;
2270 bits<4> Rn;
2271 bits<12> shift;
2272 let Inst{25} = 0;
2273 let Inst{20} = 1;
2274 let Inst{11-0} = shift;
2275 let Inst{15-12} = Rd;
2276 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002277}
Evan Cheng071a2792007-09-11 19:55:27 +00002278}
Evan Chengc85e8322007-07-05 07:13:32 +00002279
Evan Cheng62674222009-06-25 23:34:10 +00002280let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002281def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2282 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2283 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002284 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002285 bits<4> Rd;
2286 bits<4> Rn;
2287 bits<12> imm;
2288 let Inst{25} = 1;
2289 let Inst{15-12} = Rd;
2290 let Inst{19-16} = Rn;
2291 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002292}
Bob Wilsona1d410d2010-08-05 18:59:36 +00002293// The reg/reg form is only defined for the disassembler; for codegen it is
2294// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002295def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2296 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00002297 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002298 bits<4> Rd;
2299 bits<4> Rn;
2300 bits<4> Rm;
2301 let Inst{11-4} = 0b00000000;
2302 let Inst{25} = 0;
2303 let Inst{3-0} = Rm;
2304 let Inst{15-12} = Rd;
2305 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002306}
Jim Grosbach84760882010-10-15 18:42:41 +00002307def RSCrs : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2308 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
2309 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002310 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002311 bits<4> Rd;
2312 bits<4> Rn;
2313 bits<12> shift;
2314 let Inst{25} = 0;
2315 let Inst{11-0} = shift;
2316 let Inst{15-12} = Rd;
2317 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002318}
Evan Cheng62674222009-06-25 23:34:10 +00002319}
2320
2321// FIXME: Allow these to be predicated.
Daniel Dunbar238100a2011-01-10 15:26:35 +00002322let isCodeGenOnly = 1, Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002323def RSCSri : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2324 DPFrm, IIC_iALUi, "rscs\t$Rd, $Rn, $imm",
2325 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002326 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002327 bits<4> Rd;
2328 bits<4> Rn;
2329 bits<12> imm;
2330 let Inst{25} = 1;
2331 let Inst{20} = 1;
2332 let Inst{15-12} = Rd;
2333 let Inst{19-16} = Rn;
2334 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002335}
Jim Grosbach84760882010-10-15 18:42:41 +00002336def RSCSrs : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2337 DPSoRegFrm, IIC_iALUsr, "rscs\t$Rd, $Rn, $shift",
2338 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002339 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002340 bits<4> Rd;
2341 bits<4> Rn;
2342 bits<12> shift;
2343 let Inst{25} = 0;
2344 let Inst{20} = 1;
2345 let Inst{11-0} = shift;
2346 let Inst{15-12} = Rd;
2347 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002348}
Evan Cheng071a2792007-09-11 19:55:27 +00002349}
Evan Cheng2c614c52007-06-06 10:17:05 +00002350
Evan Chenga8e29892007-01-19 07:51:42 +00002351// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002352// The assume-no-carry-in form uses the negation of the input since add/sub
2353// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2354// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2355// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002356def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2357 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002358def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2359 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2360// The with-carry-in form matches bitwise not instead of the negation.
2361// Effectively, the inverse interpretation of the carry flag already accounts
2362// for part of the negation.
2363def : ARMPat<(adde GPR:$src, so_imm_not:$imm),
2364 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002365
2366// Note: These are implemented in C++ code, because they have to generate
2367// ADD/SUBrs instructions, which use a complex pattern that a xform function
2368// cannot produce.
2369// (mul X, 2^n+1) -> (add (X << n), X)
2370// (mul X, 2^n-1) -> (rsb X, (X << n))
2371
Johnny Chen667d1272010-02-22 18:50:54 +00002372// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00002373// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002374class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002375 list<dag> pattern = [/* For disassembly only; pattern left blank */],
2376 dag iops = (ins GPR:$Rn, GPR:$Rm), string asm = "\t$Rd, $Rn, $Rm">
2377 : AI<(outs GPR:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002378 bits<4> Rn;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002379 bits<4> Rd;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002380 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002381 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002382 let Inst{11-4} = op11_4;
2383 let Inst{19-16} = Rn;
2384 let Inst{15-12} = Rd;
2385 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002386}
2387
Johnny Chen667d1272010-02-22 18:50:54 +00002388// Saturating add/subtract -- for disassembly only
2389
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002390def QADD : AAI<0b00010000, 0b00000101, "qadd",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002391 [(set GPR:$Rd, (int_arm_qadd GPR:$Rm, GPR:$Rn))],
2392 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002393def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002394 [(set GPR:$Rd, (int_arm_qsub GPR:$Rm, GPR:$Rn))],
2395 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
2396def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [], (ins GPR:$Rm, GPR:$Rn),
2397 "\t$Rd, $Rm, $Rn">;
2398def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [], (ins GPR:$Rm, GPR:$Rn),
2399 "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002400
2401def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2402def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2403def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2404def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2405def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2406def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2407def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2408def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2409def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2410def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2411def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2412def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002413
2414// Signed/Unsigned add/subtract -- for disassembly only
2415
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002416def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2417def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2418def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2419def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2420def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2421def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2422def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2423def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2424def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2425def USAX : AAI<0b01100101, 0b11110101, "usax">;
2426def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2427def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002428
2429// Signed/Unsigned halving add/subtract -- for disassembly only
2430
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002431def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2432def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2433def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2434def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2435def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2436def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2437def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2438def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2439def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2440def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2441def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2442def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002443
Johnny Chenadc77332010-02-26 22:04:29 +00002444// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002445
Jim Grosbach70987fb2010-10-18 23:35:38 +00002446def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00002447 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002448 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002449 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002450 bits<4> Rd;
2451 bits<4> Rn;
2452 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002453 let Inst{27-20} = 0b01111000;
2454 let Inst{15-12} = 0b1111;
2455 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002456 let Inst{19-16} = Rd;
2457 let Inst{11-8} = Rm;
2458 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002459}
Jim Grosbach70987fb2010-10-18 23:35:38 +00002460def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00002461 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002462 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002463 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002464 bits<4> Rd;
2465 bits<4> Rn;
2466 bits<4> Rm;
2467 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00002468 let Inst{27-20} = 0b01111000;
2469 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002470 let Inst{19-16} = Rd;
2471 let Inst{15-12} = Ra;
2472 let Inst{11-8} = Rm;
2473 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002474}
2475
2476// Signed/Unsigned saturate -- for disassembly only
2477
Jim Grosbach70987fb2010-10-18 23:35:38 +00002478def SSAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2479 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002480 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002481 bits<4> Rd;
2482 bits<5> sat_imm;
2483 bits<4> Rn;
2484 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002485 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002486 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002487 let Inst{20-16} = sat_imm;
2488 let Inst{15-12} = Rd;
2489 let Inst{11-7} = sh{7-3};
2490 let Inst{6} = sh{0};
2491 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002492}
2493
Jim Grosbach70987fb2010-10-18 23:35:38 +00002494def SSAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$Rn), SatFrm,
2495 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chen667d1272010-02-22 18:50:54 +00002496 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002497 bits<4> Rd;
2498 bits<4> sat_imm;
2499 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002500 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002501 let Inst{11-4} = 0b11110011;
2502 let Inst{15-12} = Rd;
2503 let Inst{19-16} = sat_imm;
2504 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002505}
2506
Jim Grosbach70987fb2010-10-18 23:35:38 +00002507def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2508 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002509 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002510 bits<4> Rd;
2511 bits<5> sat_imm;
2512 bits<4> Rn;
2513 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002514 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002515 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002516 let Inst{15-12} = Rd;
2517 let Inst{11-7} = sh{7-3};
2518 let Inst{6} = sh{0};
2519 let Inst{20-16} = sat_imm;
2520 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002521}
2522
Jim Grosbach70987fb2010-10-18 23:35:38 +00002523def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm,
2524 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00002525 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002526 bits<4> Rd;
2527 bits<4> sat_imm;
2528 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002529 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002530 let Inst{11-4} = 0b11110011;
2531 let Inst{15-12} = Rd;
2532 let Inst{19-16} = sat_imm;
2533 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002534}
Evan Chenga8e29892007-01-19 07:51:42 +00002535
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002536def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2537def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002538
Evan Chenga8e29892007-01-19 07:51:42 +00002539//===----------------------------------------------------------------------===//
2540// Bitwise Instructions.
2541//
2542
Jim Grosbach26421962008-10-14 20:36:24 +00002543defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002544 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002545 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002546defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002547 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002548 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002549defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002550 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002551 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002552defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002553 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002554 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002555
Jim Grosbach3fea191052010-10-21 22:03:21 +00002556def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00002557 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002558 "bfc", "\t$Rd, $imm", "$src = $Rd",
2559 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002560 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002561 bits<4> Rd;
2562 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002563 let Inst{27-21} = 0b0111110;
2564 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00002565 let Inst{15-12} = Rd;
2566 let Inst{11-7} = imm{4-0}; // lsb
2567 let Inst{20-16} = imm{9-5}; // width
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002568}
2569
Johnny Chenb2503c02010-02-17 06:31:48 +00002570// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach3fea191052010-10-21 22:03:21 +00002571def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Johnny Chenb2503c02010-02-17 06:31:48 +00002572 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002573 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2574 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002575 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002576 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002577 bits<4> Rd;
2578 bits<4> Rn;
2579 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00002580 let Inst{27-21} = 0b0111110;
2581 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00002582 let Inst{15-12} = Rd;
2583 let Inst{11-7} = imm{4-0}; // lsb
2584 let Inst{20-16} = imm{9-5}; // width
2585 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00002586}
2587
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002588// GNU as only supports this form of bfi (w/ 4 arguments)
2589let isAsmParserOnly = 1 in
2590def BFI4p : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn,
2591 lsb_pos_imm:$lsb, width_imm:$width),
2592 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
2593 "bfi", "\t$Rd, $Rn, $lsb, $width", "$src = $Rd",
2594 []>, Requires<[IsARM, HasV6T2]> {
2595 bits<4> Rd;
2596 bits<4> Rn;
2597 bits<5> lsb;
2598 bits<5> width;
2599 let Inst{27-21} = 0b0111110;
2600 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
2601 let Inst{15-12} = Rd;
2602 let Inst{11-7} = lsb;
2603 let Inst{20-16} = width; // Custom encoder => lsb+width-1
2604 let Inst{3-0} = Rn;
2605}
2606
Jim Grosbach36860462010-10-21 22:19:32 +00002607def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2608 "mvn", "\t$Rd, $Rm",
2609 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2610 bits<4> Rd;
2611 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002612 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002613 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002614 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00002615 let Inst{15-12} = Rd;
2616 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002617}
Jim Grosbach36860462010-10-21 22:19:32 +00002618def MVNs : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg:$shift), DPSoRegFrm,
2619 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2620 [(set GPR:$Rd, (not so_reg:$shift))]>, UnaryDP {
2621 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002622 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002623 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002624 let Inst{19-16} = 0b0000;
2625 let Inst{15-12} = Rd;
2626 let Inst{11-0} = shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002627}
Evan Chengc4af4632010-11-17 20:13:28 +00002628let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00002629def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
2630 IIC_iMVNi, "mvn", "\t$Rd, $imm",
2631 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
2632 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002633 bits<12> imm;
2634 let Inst{25} = 1;
2635 let Inst{19-16} = 0b0000;
2636 let Inst{15-12} = Rd;
2637 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002638}
Evan Chenga8e29892007-01-19 07:51:42 +00002639
2640def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2641 (BICri GPR:$src, so_imm_not:$imm)>;
2642
2643//===----------------------------------------------------------------------===//
2644// Multiply Instructions.
2645//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002646class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2647 string opc, string asm, list<dag> pattern>
2648 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2649 bits<4> Rd;
2650 bits<4> Rm;
2651 bits<4> Rn;
2652 let Inst{19-16} = Rd;
2653 let Inst{11-8} = Rm;
2654 let Inst{3-0} = Rn;
2655}
2656class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2657 string opc, string asm, list<dag> pattern>
2658 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2659 bits<4> RdLo;
2660 bits<4> RdHi;
2661 bits<4> Rm;
2662 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002663 let Inst{19-16} = RdHi;
2664 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002665 let Inst{11-8} = Rm;
2666 let Inst{3-0} = Rn;
2667}
Evan Chenga8e29892007-01-19 07:51:42 +00002668
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002669let isCommutable = 1 in {
2670let Constraints = "@earlyclobber $Rd" in
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002671def MULv5: ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
2672 pred:$p, cc_out:$s),
2673 Size4Bytes, IIC_iMUL32,
2674 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
2675 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002676
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002677def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2678 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002679 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
2680 Requires<[IsARM, HasV6]>;
2681}
Evan Chenga8e29892007-01-19 07:51:42 +00002682
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002683let Constraints = "@earlyclobber $Rd" in
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002684def MLAv5: ARMPseudoInst<(outs GPR:$Rd),
2685 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
Owen Anderson19f6f502011-03-18 19:47:14 +00002686 Size4Bytes, IIC_iMAC32,
2687 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002688 Requires<[IsARM, NoV6]> {
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002689 bits<4> Ra;
2690 let Inst{15-12} = Ra;
2691}
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002692def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2693 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002694 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2695 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002696 bits<4> Ra;
2697 let Inst{15-12} = Ra;
2698}
Evan Chenga8e29892007-01-19 07:51:42 +00002699
Jim Grosbach65711012010-11-19 22:22:37 +00002700def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2701 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
2702 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002703 Requires<[IsARM, HasV6T2]> {
2704 bits<4> Rd;
2705 bits<4> Rm;
2706 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00002707 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002708 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00002709 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002710 let Inst{11-8} = Rm;
2711 let Inst{3-0} = Rn;
2712}
Evan Chengedcbada2009-07-06 22:05:45 +00002713
Evan Chenga8e29892007-01-19 07:51:42 +00002714// Extra precision multiplies with low / high results
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002715
Evan Chengcd799b92009-06-12 20:46:18 +00002716let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00002717let isCommutable = 1 in {
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002718let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002719def SMULLv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
Owen Anderson19f6f502011-03-18 19:47:14 +00002720 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002721 Size4Bytes, IIC_iMUL64, []>,
2722 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002723
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002724def UMULLv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
2725 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2726 Size4Bytes, IIC_iMUL64, []>,
2727 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002728}
2729
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002730def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
2731 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002732 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2733 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002734
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002735def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
2736 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002737 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2738 Requires<[IsARM, HasV6]>;
Evan Cheng8de898a2009-06-26 00:19:44 +00002739}
Evan Chenga8e29892007-01-19 07:51:42 +00002740
2741// Multiply + accumulate
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002742let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002743def SMLALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
Owen Anderson19f6f502011-03-18 19:47:14 +00002744 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002745 Size4Bytes, IIC_iMAC64, []>,
2746 Requires<[IsARM, NoV6]>;
2747def UMLALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
Owen Anderson19f6f502011-03-18 19:47:14 +00002748 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002749 Size4Bytes, IIC_iMAC64, []>,
2750 Requires<[IsARM, NoV6]>;
2751def UMAALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
Owen Anderson19f6f502011-03-18 19:47:14 +00002752 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002753 Size4Bytes, IIC_iMAC64, []>,
2754 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002755
2756}
2757
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002758def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
2759 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002760 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2761 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002762def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
2763 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002764 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2765 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002766
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002767def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
2768 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2769 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2770 Requires<[IsARM, HasV6]> {
2771 bits<4> RdLo;
2772 bits<4> RdHi;
2773 bits<4> Rm;
2774 bits<4> Rn;
2775 let Inst{19-16} = RdLo;
2776 let Inst{15-12} = RdHi;
2777 let Inst{11-8} = Rm;
2778 let Inst{3-0} = Rn;
2779}
Evan Chengcd799b92009-06-12 20:46:18 +00002780} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00002781
2782// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002783def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2784 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
2785 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002786 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00002787 let Inst{15-12} = 0b1111;
2788}
Evan Cheng13ab0202007-07-10 18:08:01 +00002789
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002790def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2791 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002792 [/* For disassembly only; pattern left blank */]>,
2793 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00002794 let Inst{15-12} = 0b1111;
2795}
2796
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002797def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
2798 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2799 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2800 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2801 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002802
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002803def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
2804 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2805 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002806 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002807 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002808
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002809def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
2810 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2811 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2812 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
2813 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002814
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002815def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
2816 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2817 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002818 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002819 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002820
Raul Herbster37fb5b12007-08-30 23:25:47 +00002821multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00002822 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2823 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2824 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2825 (sext_inreg GPR:$Rm, i16)))]>,
2826 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002827
Jim Grosbach3870b752010-10-22 18:35:16 +00002828 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2829 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2830 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2831 (sra GPR:$Rm, (i32 16))))]>,
2832 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002833
Jim Grosbach3870b752010-10-22 18:35:16 +00002834 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2835 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2836 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2837 (sext_inreg GPR:$Rm, i16)))]>,
2838 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002839
Jim Grosbach3870b752010-10-22 18:35:16 +00002840 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2841 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2842 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2843 (sra GPR:$Rm, (i32 16))))]>,
2844 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002845
Jim Grosbach3870b752010-10-22 18:35:16 +00002846 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2847 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2848 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2849 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
2850 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002851
Jim Grosbach3870b752010-10-22 18:35:16 +00002852 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2853 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2854 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2855 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
2856 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00002857}
2858
Raul Herbster37fb5b12007-08-30 23:25:47 +00002859
2860multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002861 def BB : AMulxyIa<0b0001000, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002862 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2863 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2864 [(set GPR:$Rd, (add GPR:$Ra,
2865 (opnode (sext_inreg GPR:$Rn, i16),
2866 (sext_inreg GPR:$Rm, i16))))]>,
2867 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002868
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002869 def BT : AMulxyIa<0b0001000, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002870 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2871 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2872 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
2873 (sra GPR:$Rm, (i32 16)))))]>,
2874 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002875
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002876 def TB : AMulxyIa<0b0001000, 0b01, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002877 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2878 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2879 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2880 (sext_inreg GPR:$Rm, i16))))]>,
2881 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002882
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002883 def TT : AMulxyIa<0b0001000, 0b11, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002884 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2885 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2886 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2887 (sra GPR:$Rm, (i32 16)))))]>,
2888 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002889
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002890 def WB : AMulxyIa<0b0001001, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002891 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2892 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2893 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2894 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
2895 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002896
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002897 def WT : AMulxyIa<0b0001001, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002898 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2899 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2900 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2901 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
2902 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00002903}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002904
Raul Herbster37fb5b12007-08-30 23:25:47 +00002905defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2906defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002907
Johnny Chen83498e52010-02-12 21:59:23 +00002908// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach3870b752010-10-22 18:35:16 +00002909def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
2910 (ins GPR:$Rn, GPR:$Rm),
2911 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002912 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002913 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002914
Jim Grosbach3870b752010-10-22 18:35:16 +00002915def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
2916 (ins GPR:$Rn, GPR:$Rm),
2917 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002918 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002919 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002920
Jim Grosbach3870b752010-10-22 18:35:16 +00002921def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
2922 (ins GPR:$Rn, GPR:$Rm),
2923 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002924 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002925 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002926
Jim Grosbach3870b752010-10-22 18:35:16 +00002927def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
2928 (ins GPR:$Rn, GPR:$Rm),
2929 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002930 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002931 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002932
Johnny Chen667d1272010-02-22 18:50:54 +00002933// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00002934class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
2935 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00002936 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00002937 bits<4> Rn;
2938 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002939 let Inst{4} = 1;
2940 let Inst{5} = swap;
2941 let Inst{6} = sub;
2942 let Inst{7} = 0;
2943 let Inst{21-20} = 0b00;
2944 let Inst{22} = long;
2945 let Inst{27-23} = 0b01110;
Jim Grosbach385e1362010-10-22 19:15:30 +00002946 let Inst{11-8} = Rm;
2947 let Inst{3-0} = Rn;
2948}
2949class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2950 InstrItinClass itin, string opc, string asm>
2951 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2952 bits<4> Rd;
2953 let Inst{15-12} = 0b1111;
2954 let Inst{19-16} = Rd;
2955}
2956class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
2957 InstrItinClass itin, string opc, string asm>
2958 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2959 bits<4> Ra;
2960 let Inst{15-12} = Ra;
2961}
2962class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
2963 InstrItinClass itin, string opc, string asm>
2964 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2965 bits<4> RdLo;
2966 bits<4> RdHi;
2967 let Inst{19-16} = RdHi;
2968 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00002969}
2970
2971multiclass AI_smld<bit sub, string opc> {
2972
Jim Grosbach385e1362010-10-22 19:15:30 +00002973 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2974 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002975
Jim Grosbach385e1362010-10-22 19:15:30 +00002976 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2977 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002978
Jim Grosbach385e1362010-10-22 19:15:30 +00002979 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
2980 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2981 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002982
Jim Grosbach385e1362010-10-22 19:15:30 +00002983 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
2984 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2985 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002986
2987}
2988
2989defm SMLA : AI_smld<0, "smla">;
2990defm SMLS : AI_smld<1, "smls">;
2991
Johnny Chen2ec5e492010-02-22 21:50:40 +00002992multiclass AI_sdml<bit sub, string opc> {
2993
Jim Grosbach385e1362010-10-22 19:15:30 +00002994 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2995 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
2996 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2997 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002998}
2999
3000defm SMUA : AI_sdml<0, "smua">;
3001defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00003002
Evan Chenga8e29892007-01-19 07:51:42 +00003003//===----------------------------------------------------------------------===//
3004// Misc. Arithmetic Instructions.
3005//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00003006
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003007def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
3008 IIC_iUNAr, "clz", "\t$Rd, $Rm",
3009 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003010
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003011def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3012 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
3013 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
3014 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00003015
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003016def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3017 IIC_iUNAr, "rev", "\t$Rd, $Rm",
3018 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003019
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003020def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3021 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
3022 [(set GPR:$Rd,
3023 (or (and (srl GPR:$Rm, (i32 8)), 0xFF),
3024 (or (and (shl GPR:$Rm, (i32 8)), 0xFF00),
3025 (or (and (srl GPR:$Rm, (i32 8)), 0xFF0000),
3026 (and (shl GPR:$Rm, (i32 8)), 0xFF000000)))))]>,
3027 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003028
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003029def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3030 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
3031 [(set GPR:$Rd,
Evan Chenga8e29892007-01-19 07:51:42 +00003032 (sext_inreg
Evan Cheng3f30af32011-03-18 21:52:42 +00003033 (or (srl GPR:$Rm, (i32 8)),
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003034 (shl GPR:$Rm, (i32 8))), i16))]>,
3035 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003036
Evan Cheng3f30af32011-03-18 21:52:42 +00003037def : ARMV6Pat<(sext_inreg (or (srl (and GPR:$Rm, 0xFF00), (i32 8)),
3038 (shl GPR:$Rm, (i32 8))), i16),
3039 (REVSH GPR:$Rm)>;
3040
3041// Need the AddedComplexity or else MOVs + REV would be chosen.
3042let AddedComplexity = 5 in
3043def : ARMV6Pat<(sra (bswap GPR:$Rm), (i32 16)), (REVSH GPR:$Rm)>;
3044
Bob Wilsonf955f292010-08-17 17:23:19 +00003045def lsl_shift_imm : SDNodeXForm<imm, [{
3046 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
3047 return CurDAG->getTargetConstant(Sh, MVT::i32);
3048}]>;
3049
3050def lsl_amt : PatLeaf<(i32 imm), [{
3051 return (N->getZExtValue() < 32);
3052}], lsl_shift_imm>;
3053
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003054def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
3055 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
3056 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
3057 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
3058 (and (shl GPR:$Rm, lsl_amt:$sh),
3059 0xFFFF0000)))]>,
3060 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003061
Evan Chenga8e29892007-01-19 07:51:42 +00003062// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003063def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
3064 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
3065def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
3066 (PKHBT GPR:$Rn, GPR:$Rm, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003067
Bob Wilsonf955f292010-08-17 17:23:19 +00003068def asr_shift_imm : SDNodeXForm<imm, [{
3069 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
3070 return CurDAG->getTargetConstant(Sh, MVT::i32);
3071}]>;
3072
3073def asr_amt : PatLeaf<(i32 imm), [{
3074 return (N->getZExtValue() <= 32);
3075}], asr_shift_imm>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00003076
Bob Wilsondc66eda2010-08-16 22:26:55 +00003077// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3078// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003079def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
3080 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
3081 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
3082 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
3083 (and (sra GPR:$Rm, asr_amt:$sh),
3084 0xFFFF)))]>,
3085 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003086
Evan Chenga8e29892007-01-19 07:51:42 +00003087// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3088// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00003089def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00003090 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Chenga8e29892007-01-19 07:51:42 +00003091def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00003092 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
3093 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003094
Evan Chenga8e29892007-01-19 07:51:42 +00003095//===----------------------------------------------------------------------===//
3096// Comparison Instructions...
3097//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003098
Jim Grosbach26421962008-10-14 20:36:24 +00003099defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003100 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00003101 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00003102
Jim Grosbach97a884d2010-12-07 20:41:06 +00003103// ARMcmpZ can re-use the above instruction definitions.
3104def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3105 (CMPri GPR:$src, so_imm:$imm)>;
3106def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3107 (CMPrr GPR:$src, GPR:$rhs)>;
3108def : ARMPat<(ARMcmpZ GPR:$src, so_reg:$rhs),
3109 (CMPrs GPR:$src, so_reg:$rhs)>;
3110
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003111// FIXME: We have to be careful when using the CMN instruction and comparison
3112// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00003113// results:
3114//
3115// rsbs r1, r1, 0
3116// cmp r0, r1
3117// mov r0, #0
3118// it ls
3119// mov r0, #1
3120//
3121// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00003122//
Bill Wendling6165e872010-08-26 18:33:51 +00003123// cmn r0, r1
3124// mov r0, #0
3125// it ls
3126// mov r0, #1
3127//
3128// However, the CMN gives the *opposite* result when r1 is 0. This is because
3129// the carry flag is set in the CMP case but not in the CMN case. In short, the
3130// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3131// value of r0 and the carry bit (because the "carry bit" parameter to
3132// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3133// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3134// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3135// parameter to AddWithCarry is defined as 0).
3136//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003137// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00003138//
3139// x = 0
3140// ~x = 0xFFFF FFFF
3141// ~x + 1 = 0x1 0000 0000
3142// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3143//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003144// Therefore, we should disable CMN when comparing against zero, until we can
3145// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3146// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00003147//
3148// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3149//
3150// This is related to <rdar://problem/7569620>.
3151//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003152//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3153// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003154
Evan Chenga8e29892007-01-19 07:51:42 +00003155// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00003156defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00003157 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003158 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003159defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003160 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003161 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003162
David Goodwinc0309b42009-06-29 15:33:01 +00003163defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00003164 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00003165 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003166
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003167//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3168// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003169
David Goodwinc0309b42009-06-29 15:33:01 +00003170def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003171 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003172
Evan Cheng218977b2010-07-13 19:27:42 +00003173// Pseudo i64 compares for some floating point compares.
3174let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3175 Defs = [CPSR] in {
3176def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003177 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003178 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003179 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3180
3181def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003182 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003183 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3184} // usesCustomInserter
3185
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003186
Evan Chenga8e29892007-01-19 07:51:42 +00003187// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00003188// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00003189// a two-value operand where a dag node expects two operands. :(
Owen Andersonf523e472010-09-23 23:45:25 +00003190let neverHasSideEffects = 1 in {
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003191def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p),
3192 Size4Bytes, IIC_iCMOVr,
3193 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3194 RegConstraint<"$false = $Rd">;
3195def MOVCCs : ARMPseudoInst<(outs GPR:$Rd),
3196 (ins GPR:$false, so_reg:$shift, pred:$p),
3197 Size4Bytes, IIC_iCMOVsr,
3198 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg:$shift, imm:$cc, CCR:$ccr))*/]>,
3199 RegConstraint<"$false = $Rd">;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003200
Evan Chengc4af4632010-11-17 20:13:28 +00003201let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003202def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd),
3203 (ins GPR:$false, i32imm_hilo16:$imm, pred:$p),
3204 Size4Bytes, IIC_iMOVi,
3205 []>,
3206 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
Jim Grosbach27e90082010-10-29 19:28:17 +00003207
Evan Chengc4af4632010-11-17 20:13:28 +00003208let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003209def MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
3210 (ins GPR:$false, so_imm:$imm, pred:$p),
3211 Size4Bytes, IIC_iCMOVi,
Jim Grosbach27e90082010-10-29 19:28:17 +00003212 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbach39062762011-03-11 01:09:28 +00003213 RegConstraint<"$false = $Rd">;
Evan Cheng875a6ac2010-11-12 22:42:47 +00003214
Evan Cheng63f35442010-11-13 02:25:14 +00003215// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00003216let isMoveImm = 1 in
Jim Grosbacheb582d72011-03-11 18:00:42 +00003217def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd),
3218 (ins GPR:$false, i32imm:$src, pred:$p),
3219 Size8Bytes, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003220
Evan Chengc4af4632010-11-17 20:13:28 +00003221let isMoveImm = 1 in
Jim Grosbache672ff82011-03-11 19:55:55 +00003222def MVNCCi : ARMPseudoInst<(outs GPR:$Rd),
3223 (ins GPR:$false, so_imm:$imm, pred:$p),
3224 Size4Bytes, IIC_iCMOVi,
Evan Cheng875a6ac2010-11-12 22:42:47 +00003225 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbache672ff82011-03-11 19:55:55 +00003226 RegConstraint<"$false = $Rd">;
Owen Andersonf523e472010-09-23 23:45:25 +00003227} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00003228
Jim Grosbach3728e962009-12-10 00:11:09 +00003229//===----------------------------------------------------------------------===//
3230// Atomic operations intrinsics
3231//
3232
Bob Wilsonf74a4292010-10-30 00:54:37 +00003233def memb_opt : Operand<i32> {
3234 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00003235 let ParserMatchClass = MemBarrierOptOperand;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003236}
Jim Grosbach3728e962009-12-10 00:11:09 +00003237
Bob Wilsonf74a4292010-10-30 00:54:37 +00003238// memory barriers protect the atomic sequences
3239let hasSideEffects = 1 in {
3240def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3241 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
3242 Requires<[IsARM, HasDB]> {
3243 bits<4> opt;
3244 let Inst{31-4} = 0xf57ff05;
3245 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003246}
Jim Grosbach3728e962009-12-10 00:11:09 +00003247}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00003248
Bob Wilsonf74a4292010-10-30 00:54:37 +00003249def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3250 "dsb", "\t$opt",
3251 [/* For disassembly only; pattern left blank */]>,
3252 Requires<[IsARM, HasDB]> {
3253 bits<4> opt;
3254 let Inst{31-4} = 0xf57ff04;
3255 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003256}
3257
Johnny Chenfd6037d2010-02-18 00:19:08 +00003258// ISB has only full system option -- for disassembly only
Bob Wilsonf74a4292010-10-30 00:54:37 +00003259def ISB : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
3260 Requires<[IsARM, HasDB]> {
Johnny Chen1adc40c2010-08-12 20:46:17 +00003261 let Inst{31-4} = 0xf57ff06;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003262 let Inst{3-0} = 0b1111;
3263}
3264
Jim Grosbach66869102009-12-11 18:52:41 +00003265let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00003266 let Uses = [CPSR] in {
3267 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003268 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003269 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
3270 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003271 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003272 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
3273 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003274 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003275 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
3276 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003277 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003278 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
3279 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003280 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003281 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
3282 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003283 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003284 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
3285 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003286 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003287 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
3288 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003289 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003290 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
3291 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003292 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003293 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
3294 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003295 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003296 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
3297 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003298 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003299 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
3300 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003301 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003302 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
3303 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003304 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003305 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
3306 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003307 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003308 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
3309 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003310 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003311 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
3312 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003313 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003314 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
3315 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003316 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003317 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
3318 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003319 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003320 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
3321
3322 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003323 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003324 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
3325 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003326 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003327 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
3328 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003329 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003330 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3331
Jim Grosbache801dc42009-12-12 01:40:06 +00003332 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003333 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003334 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3335 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003336 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003337 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3338 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003339 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003340 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3341}
Jim Grosbach5278eb82009-12-11 01:42:04 +00003342}
3343
3344let mayLoad = 1 in {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003345def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3346 "ldrexb", "\t$Rt, $addr", []>;
3347def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3348 "ldrexh", "\t$Rt, $addr", []>;
3349def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3350 "ldrex", "\t$Rt, $addr", []>;
3351def LDREXD : AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2), (ins addrmode7:$addr),
3352 NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003353}
3354
Jim Grosbach86875a22010-10-29 19:58:57 +00003355let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003356def STREXB : AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3357 NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>;
3358def STREXH : AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3359 NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>;
3360def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3361 NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003362def STREXD : AIstrex<0b01, (outs GPR:$Rd),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003363 (ins GPR:$Rt, GPR:$Rt2, addrmode7:$addr),
3364 NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003365}
3366
Johnny Chenb9436272010-02-17 22:37:58 +00003367// Clear-Exclusive is for disassembly only.
3368def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3369 [/* For disassembly only; pattern left blank */]>,
3370 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003371 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00003372}
3373
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003374// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
3375let mayLoad = 1 in {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003376def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swp",
3377 [/* For disassembly only; pattern left blank */]>;
3378def SWPB : AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swpb",
3379 [/* For disassembly only; pattern left blank */]>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003380}
3381
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003382//===----------------------------------------------------------------------===//
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003383// Coprocessor Instructions.
Johnny Chen906d57f2010-02-12 01:44:23 +00003384//
3385
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003386def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3387 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3388 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
3389 [/* For disassembly only; pattern left blank */]> {
3390 bits<4> opc1;
3391 bits<4> CRn;
3392 bits<4> CRd;
3393 bits<4> cop;
3394 bits<3> opc2;
3395 bits<4> CRm;
3396
3397 let Inst{3-0} = CRm;
3398 let Inst{4} = 0;
3399 let Inst{7-5} = opc2;
3400 let Inst{11-8} = cop;
3401 let Inst{15-12} = CRd;
3402 let Inst{19-16} = CRn;
3403 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003404}
3405
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003406def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3407 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3408 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Johnny Chen906d57f2010-02-12 01:44:23 +00003409 [/* For disassembly only; pattern left blank */]> {
3410 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003411 bits<4> opc1;
3412 bits<4> CRn;
3413 bits<4> CRd;
3414 bits<4> cop;
3415 bits<3> opc2;
3416 bits<4> CRm;
3417
3418 let Inst{3-0} = CRm;
3419 let Inst{4} = 0;
3420 let Inst{7-5} = opc2;
3421 let Inst{11-8} = cop;
3422 let Inst{15-12} = CRd;
3423 let Inst{19-16} = CRn;
3424 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003425}
3426
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00003427class ACI<dag oops, dag iops, string opc, string asm,
3428 IndexMode im = IndexModeNone>
3429 : I<oops, iops, AddrModeNone, Size4Bytes, im, BrFrm, NoItinerary,
Johnny Chen64dfb782010-02-16 20:04:27 +00003430 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
3431 let Inst{27-25} = 0b110;
3432}
3433
3434multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
3435
3436 def _OFFSET : ACI<(outs),
3437 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3438 opc, "\tp$cop, cr$CRd, $addr"> {
3439 let Inst{31-28} = op31_28;
3440 let Inst{24} = 1; // P = 1
3441 let Inst{21} = 0; // W = 0
3442 let Inst{22} = 0; // D = 0
3443 let Inst{20} = load;
3444 }
3445
3446 def _PRE : ACI<(outs),
3447 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00003448 opc, "\tp$cop, cr$CRd, $addr!", IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003449 let Inst{31-28} = op31_28;
3450 let Inst{24} = 1; // P = 1
3451 let Inst{21} = 1; // W = 1
3452 let Inst{22} = 0; // D = 0
3453 let Inst{20} = load;
3454 }
3455
3456 def _POST : ACI<(outs),
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00003457 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3458 opc, "\tp$cop, cr$CRd, $addr", IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003459 let Inst{31-28} = op31_28;
3460 let Inst{24} = 0; // P = 0
3461 let Inst{21} = 1; // W = 1
3462 let Inst{22} = 0; // D = 0
3463 let Inst{20} = load;
3464 }
3465
3466 def _OPTION : ACI<(outs),
Johnny Chen9eda5692011-03-29 19:49:38 +00003467 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
3468 opc, "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003469 let Inst{31-28} = op31_28;
3470 let Inst{24} = 0; // P = 0
3471 let Inst{23} = 1; // U = 1
3472 let Inst{21} = 0; // W = 0
3473 let Inst{22} = 0; // D = 0
3474 let Inst{20} = load;
3475 }
3476
3477 def L_OFFSET : ACI<(outs),
3478 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003479 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003480 let Inst{31-28} = op31_28;
3481 let Inst{24} = 1; // P = 1
3482 let Inst{21} = 0; // W = 0
3483 let Inst{22} = 1; // D = 1
3484 let Inst{20} = load;
3485 }
3486
3487 def L_PRE : ACI<(outs),
3488 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00003489 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!", IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003490 let Inst{31-28} = op31_28;
3491 let Inst{24} = 1; // P = 1
3492 let Inst{21} = 1; // W = 1
3493 let Inst{22} = 1; // D = 1
3494 let Inst{20} = load;
3495 }
3496
3497 def L_POST : ACI<(outs),
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00003498 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3499 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr", IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003500 let Inst{31-28} = op31_28;
3501 let Inst{24} = 0; // P = 0
3502 let Inst{21} = 1; // W = 1
3503 let Inst{22} = 1; // D = 1
3504 let Inst{20} = load;
3505 }
3506
3507 def L_OPTION : ACI<(outs),
3508 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
Johnny Chen9eda5692011-03-29 19:49:38 +00003509 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003510 let Inst{31-28} = op31_28;
3511 let Inst{24} = 0; // P = 0
3512 let Inst{23} = 1; // U = 1
3513 let Inst{21} = 0; // W = 0
3514 let Inst{22} = 1; // D = 1
3515 let Inst{20} = load;
3516 }
3517}
3518
3519defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
3520defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
3521defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
3522defm STC2 : LdStCop<0b1111, 0, "stc2">;
3523
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003524//===----------------------------------------------------------------------===//
3525// Move between coprocessor and ARM core register -- for disassembly only
3526//
3527
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003528class MovRCopro<string opc, bit direction, dag oops, dag iops>
3529 : ABI<0b1110, oops, iops, NoItinerary, opc,
3530 "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003531 [/* For disassembly only; pattern left blank */]> {
3532 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003533 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003534
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003535 bits<4> Rt;
3536 bits<4> cop;
3537 bits<3> opc1;
3538 bits<3> opc2;
3539 bits<4> CRm;
3540 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003541
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003542 let Inst{15-12} = Rt;
3543 let Inst{11-8} = cop;
3544 let Inst{23-21} = opc1;
3545 let Inst{7-5} = opc2;
3546 let Inst{3-0} = CRm;
3547 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003548}
3549
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003550def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
3551 (outs), (ins p_imm:$cop, i32imm:$opc1,
3552 GPR:$Rt, c_imm:$CRn, c_imm:$CRm,
3553 i32imm:$opc2)>;
3554def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
3555 (outs GPR:$Rt), (ins p_imm:$cop, i32imm:$opc1,
3556 c_imm:$CRn, c_imm:$CRm, i32imm:$opc2)>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003557
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003558class MovRCopro2<string opc, bit direction, dag oops, dag iops>
3559 : ABXI<0b1110, oops, iops, NoItinerary,
3560 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"),
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003561 [/* For disassembly only; pattern left blank */]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003562 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003563 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003564 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003565
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003566 bits<4> Rt;
3567 bits<4> cop;
3568 bits<3> opc1;
3569 bits<3> opc2;
3570 bits<4> CRm;
3571 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003572
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003573 let Inst{15-12} = Rt;
3574 let Inst{11-8} = cop;
3575 let Inst{23-21} = opc1;
3576 let Inst{7-5} = opc2;
3577 let Inst{3-0} = CRm;
3578 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003579}
3580
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003581def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */,
3582 (outs), (ins p_imm:$cop, i32imm:$opc1,
3583 GPR:$Rt, c_imm:$CRn, c_imm:$CRm,
3584 i32imm:$opc2)>;
3585def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */,
3586 (outs GPR:$Rt), (ins p_imm:$cop, i32imm:$opc1,
3587 c_imm:$CRn, c_imm:$CRm,
3588 i32imm:$opc2)>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003589
3590class MovRRCopro<string opc, bit direction>
3591 : ABI<0b1100, (outs), (ins p_imm:$cop, i32imm:$opc1,
3592 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
3593 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm",
3594 [/* For disassembly only; pattern left blank */]> {
3595 let Inst{23-21} = 0b010;
3596 let Inst{20} = direction;
3597
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003598 bits<4> Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003599 bits<4> Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003600 bits<4> cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003601 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003602 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003603
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003604 let Inst{15-12} = Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003605 let Inst{19-16} = Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003606 let Inst{11-8} = cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003607 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003608 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003609}
3610
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003611def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */>;
3612def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
3613
3614class MovRRCopro2<string opc, bit direction>
3615 : ABXI<0b1100, (outs), (ins p_imm:$cop, i32imm:$opc1,
3616 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
3617 NoItinerary, !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"),
3618 [/* For disassembly only; pattern left blank */]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003619 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003620 let Inst{23-21} = 0b010;
3621 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003622
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003623 bits<4> Rt;
3624 bits<4> Rt2;
3625 bits<4> cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00003626 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003627 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003628
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003629 let Inst{15-12} = Rt;
3630 let Inst{19-16} = Rt2;
3631 let Inst{11-8} = cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00003632 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003633 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003634}
3635
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003636def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */>;
3637def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen906d57f2010-02-12 01:44:23 +00003638
Johnny Chenb98e1602010-02-12 18:55:33 +00003639//===----------------------------------------------------------------------===//
3640// Move between special register and ARM core register -- for disassembly only
3641//
3642
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003643// Move to ARM core register from Special Register
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003644def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, cpsr",
Johnny Chenb98e1602010-02-12 18:55:33 +00003645 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003646 bits<4> Rd;
3647 let Inst{23-16} = 0b00001111;
3648 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00003649 let Inst{7-4} = 0b0000;
3650}
3651
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003652def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,"mrs","\t$Rd, spsr",
Johnny Chenb98e1602010-02-12 18:55:33 +00003653 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003654 bits<4> Rd;
3655 let Inst{23-16} = 0b01001111;
3656 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00003657 let Inst{7-4} = 0b0000;
3658}
3659
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003660// Move from ARM core register to Special Register
3661//
3662// No need to have both system and application versions, the encodings are the
3663// same and the assembly parser has no way to distinguish between them. The mask
3664// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
3665// the mask with the fields to be accessed in the special register.
3666def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
3667 "msr", "\t$mask, $Rn",
Johnny Chenb98e1602010-02-12 18:55:33 +00003668 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003669 bits<5> mask;
3670 bits<4> Rn;
3671
3672 let Inst{23} = 0;
3673 let Inst{22} = mask{4}; // R bit
3674 let Inst{21-20} = 0b10;
3675 let Inst{19-16} = mask{3-0};
3676 let Inst{15-12} = 0b1111;
3677 let Inst{11-4} = 0b00000000;
3678 let Inst{3-0} = Rn;
Johnny Chenb98e1602010-02-12 18:55:33 +00003679}
3680
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003681def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
3682 "msr", "\t$mask, $a",
3683 [/* For disassembly only; pattern left blank */]> {
3684 bits<5> mask;
3685 bits<12> a;
Johnny Chen64dfb782010-02-16 20:04:27 +00003686
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003687 let Inst{23} = 0;
3688 let Inst{22} = mask{4}; // R bit
3689 let Inst{21-20} = 0b10;
3690 let Inst{19-16} = mask{3-0};
3691 let Inst{15-12} = 0b1111;
3692 let Inst{11-0} = a;
Johnny Chenb98e1602010-02-12 18:55:33 +00003693}
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003694
3695//===----------------------------------------------------------------------===//
3696// TLS Instructions
3697//
3698
3699// __aeabi_read_tp preserves the registers r1-r3.
Owen Anderson19f6f502011-03-18 19:47:14 +00003700// This is a pseudo inst so that we can get the encoding right,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003701// complete with fixup for the aeabi_read_tp function.
3702let isCall = 1,
3703 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
3704 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
3705 [(set R0, ARMthread_pointer)]>;
3706}
3707
3708//===----------------------------------------------------------------------===//
3709// SJLJ Exception handling intrinsics
3710// eh_sjlj_setjmp() is an instruction sequence to store the return
3711// address and save #0 in R0 for the non-longjmp case.
3712// Since by its nature we may be coming from some other function to get
3713// here, and we're using the stack frame for the containing function to
3714// save/restore registers, we can't keep anything live in regs across
3715// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
3716// when we get here from a longjmp(). We force everthing out of registers
3717// except for our own input by listing the relevant registers in Defs. By
3718// doing so, we also cause the prologue/epilogue code to actively preserve
3719// all of the callee-saved resgisters, which is exactly what we want.
3720// A constant value is passed in $val, and we use the location as a scratch.
3721//
3722// These are pseudo-instructions and are lowered to individual MC-insts, so
3723// no encoding information is necessary.
3724let Defs =
3725 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
3726 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
3727 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
3728 D31 ], hasSideEffects = 1, isBarrier = 1 in {
3729 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3730 NoItinerary,
3731 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3732 Requires<[IsARM, HasVFP2]>;
3733}
3734
3735let Defs =
3736 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
3737 hasSideEffects = 1, isBarrier = 1 in {
3738 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3739 NoItinerary,
3740 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3741 Requires<[IsARM, NoVFP]>;
3742}
3743
3744// FIXME: Non-Darwin version(s)
3745let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
3746 Defs = [ R7, LR, SP ] in {
3747def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
3748 NoItinerary,
3749 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
3750 Requires<[IsARM, IsDarwin]>;
3751}
3752
3753// eh.sjlj.dispatchsetup pseudo-instruction.
3754// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
3755// handled when the pseudo is expanded (which happens before any passes
3756// that need the instruction size).
3757let isBarrier = 1, hasSideEffects = 1 in
3758def Int_eh_sjlj_dispatchsetup :
3759 PseudoInst<(outs), (ins GPR:$src), NoItinerary,
3760 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
3761 Requires<[IsDarwin]>;
3762
3763//===----------------------------------------------------------------------===//
3764// Non-Instruction Patterns
3765//
3766
3767// Large immediate handling.
3768
3769// 32-bit immediate using two piece so_imms or movw + movt.
3770// This is a single pseudo instruction, the benefit is that it can be remat'd
3771// as a single unit instead of having to handle reg inputs.
3772// FIXME: Remove this when we can do generalized remat.
3773let isReMaterializable = 1, isMoveImm = 1 in
3774def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
3775 [(set GPR:$dst, (arm_i32imm:$src))]>,
3776 Requires<[IsARM]>;
3777
3778// Pseudo instruction that combines movw + movt + add pc (if PIC).
3779// It also makes it possible to rematerialize the instructions.
3780// FIXME: Remove this when we can do generalized remat and when machine licm
3781// can properly the instructions.
3782let isReMaterializable = 1 in {
3783def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3784 IIC_iMOVix2addpc,
3785 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
3786 Requires<[IsARM, UseMovt]>;
3787
3788def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3789 IIC_iMOVix2,
3790 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
3791 Requires<[IsARM, UseMovt]>;
3792
3793let AddedComplexity = 10 in
3794def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3795 IIC_iMOVix2ld,
3796 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
3797 Requires<[IsARM, UseMovt]>;
3798} // isReMaterializable
3799
3800// ConstantPool, GlobalAddress, and JumpTable
3801def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
3802 Requires<[IsARM, DontUseMovt]>;
3803def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
3804def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
3805 Requires<[IsARM, UseMovt]>;
3806def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3807 (LEApcrelJT tjumptable:$dst, imm:$id)>;
3808
3809// TODO: add,sub,and, 3-instr forms?
3810
3811// Tail calls
3812def : ARMPat<(ARMtcret tcGPR:$dst),
3813 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
3814
3815def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3816 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3817
3818def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3819 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3820
3821def : ARMPat<(ARMtcret tcGPR:$dst),
3822 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
3823
3824def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3825 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3826
3827def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3828 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3829
3830// Direct calls
3831def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
3832 Requires<[IsARM, IsNotDarwin]>;
3833def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
3834 Requires<[IsARM, IsDarwin]>;
3835
3836// zextload i1 -> zextload i8
3837def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3838def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3839
3840// extload -> zextload
3841def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3842def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3843def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3844def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3845
3846def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
3847
3848def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
3849def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
3850
3851// smul* and smla*
3852def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3853 (sra (shl GPR:$b, (i32 16)), (i32 16))),
3854 (SMULBB GPR:$a, GPR:$b)>;
3855def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
3856 (SMULBB GPR:$a, GPR:$b)>;
3857def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3858 (sra GPR:$b, (i32 16))),
3859 (SMULBT GPR:$a, GPR:$b)>;
3860def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
3861 (SMULBT GPR:$a, GPR:$b)>;
3862def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
3863 (sra (shl GPR:$b, (i32 16)), (i32 16))),
3864 (SMULTB GPR:$a, GPR:$b)>;
3865def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
3866 (SMULTB GPR:$a, GPR:$b)>;
3867def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3868 (i32 16)),
3869 (SMULWB GPR:$a, GPR:$b)>;
3870def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
3871 (SMULWB GPR:$a, GPR:$b)>;
3872
3873def : ARMV5TEPat<(add GPR:$acc,
3874 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3875 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
3876 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3877def : ARMV5TEPat<(add GPR:$acc,
3878 (mul sext_16_node:$a, sext_16_node:$b)),
3879 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3880def : ARMV5TEPat<(add GPR:$acc,
3881 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3882 (sra GPR:$b, (i32 16)))),
3883 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3884def : ARMV5TEPat<(add GPR:$acc,
3885 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
3886 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3887def : ARMV5TEPat<(add GPR:$acc,
3888 (mul (sra GPR:$a, (i32 16)),
3889 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
3890 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3891def : ARMV5TEPat<(add GPR:$acc,
3892 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
3893 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3894def : ARMV5TEPat<(add GPR:$acc,
3895 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3896 (i32 16))),
3897 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3898def : ARMV5TEPat<(add GPR:$acc,
3899 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
3900 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3901
Jim Grosbacha4f809d2011-03-10 19:27:17 +00003902
3903// Pre-v7 uses MCR for synchronization barriers.
3904def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
3905 Requires<[IsARM, HasV6]>;
3906
3907
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003908//===----------------------------------------------------------------------===//
3909// Thumb Support
3910//
3911
3912include "ARMInstrThumb.td"
3913
3914//===----------------------------------------------------------------------===//
3915// Thumb2 Support
3916//
3917
3918include "ARMInstrThumb2.td"
3919
3920//===----------------------------------------------------------------------===//
3921// Floating Point Support
3922//
3923
3924include "ARMInstrVFP.td"
3925
3926//===----------------------------------------------------------------------===//
3927// Advanced SIMD (NEON) Support
3928//
3929
3930include "ARMInstrNEON.td"
3931