blob: 6a6a5f61d5121d90a26f032f02f6e0180b9bf549 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Craig Topper1bf724b2012-02-19 07:15:48 +000016#include "X86ISelLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000017#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000018#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000019#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
David Greene583b68f2011-02-17 19:18:59 +000021#include "Utils/X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Evan Cheng55d42002011-01-08 01:24:27 +000031#include "llvm/CodeGen/IntrinsicLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000032#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000033#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000035#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000036#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000038#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000039#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000040#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/MC/MCSymbol.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000045#include "llvm/ADT/VariadicFunction.h"
Evan Cheng485fafc2011-03-21 01:19:09 +000046#include "llvm/Support/CallSite.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
48#include "llvm/Support/ErrorHandling.h"
49#include "llvm/Support/MathExtras.h"
Rafael Espindola151ab3e2011-08-30 19:47:04 +000050#include "llvm/Target/TargetOptions.h"
Benjamin Kramer9c683542012-01-30 15:16:21 +000051#include <bitset>
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000052using namespace llvm;
53
Evan Chengb1712452010-01-27 06:25:16 +000054STATISTIC(NumTailCalls, "Number of tail calls");
55
Evan Cheng10e86422008-04-25 19:11:04 +000056// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000057static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000058 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000059
David Greenea5f26012011-02-07 19:36:54 +000060/// Generate a DAG to grab 128-bits from a vector > 128 bits. This
61/// sets things up to match to an AVX VEXTRACTF128 instruction or a
David Greene74a579d2011-02-10 16:57:36 +000062/// simple subregister reference. Idx is an index in the 128 bits we
63/// want. It need not be aligned to a 128-bit bounday. That makes
64/// lowering EXTRACT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +000065static SDValue Extract128BitVector(SDValue Vec,
66 SDValue Idx,
67 SelectionDAG &DAG,
68 DebugLoc dl) {
69 EVT VT = Vec.getValueType();
70 assert(VT.getSizeInBits() == 256 && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +000071 EVT ElVT = VT.getVectorElementType();
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +000072 int Factor = VT.getSizeInBits()/128;
73 EVT ResultVT = EVT::getVectorVT(*DAG.getContext(), ElVT,
74 VT.getVectorNumElements()/Factor);
David Greenea5f26012011-02-07 19:36:54 +000075
76 // Extract from UNDEF is UNDEF.
77 if (Vec.getOpcode() == ISD::UNDEF)
78 return DAG.getNode(ISD::UNDEF, dl, ResultVT);
79
80 if (isa<ConstantSDNode>(Idx)) {
81 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
82
83 // Extract the relevant 128 bits. Generate an EXTRACT_SUBVECTOR
84 // we can match to VEXTRACTF128.
85 unsigned ElemsPerChunk = 128 / ElVT.getSizeInBits();
86
87 // This is the index of the first element of the 128-bit chunk
88 // we want.
89 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits()) / 128)
90 * ElemsPerChunk);
91
92 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +000093 SDValue Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, ResultVT, Vec,
94 VecIdx);
95
96 return Result;
97 }
98
99 return SDValue();
100}
101
102/// Generate a DAG to put 128-bits into a vector > 128 bits. This
103/// sets things up to match to an AVX VINSERTF128 instruction or a
David Greene6b381262011-02-09 15:32:06 +0000104/// simple superregister reference. Idx is an index in the 128 bits
105/// we want. It need not be aligned to a 128-bit bounday. That makes
106/// lowering INSERT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +0000107static SDValue Insert128BitVector(SDValue Result,
108 SDValue Vec,
109 SDValue Idx,
110 SelectionDAG &DAG,
111 DebugLoc dl) {
112 if (isa<ConstantSDNode>(Idx)) {
113 EVT VT = Vec.getValueType();
114 assert(VT.getSizeInBits() == 128 && "Unexpected vector size!");
115
116 EVT ElVT = VT.getVectorElementType();
David Greenea5f26012011-02-07 19:36:54 +0000117 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
David Greenea5f26012011-02-07 19:36:54 +0000118 EVT ResultVT = Result.getValueType();
119
120 // Insert the relevant 128 bits.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000121 unsigned ElemsPerChunk = 128/ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +0000122
123 // This is the index of the first element of the 128-bit chunk
124 // we want.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000125 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits())/128)
David Greenea5f26012011-02-07 19:36:54 +0000126 * ElemsPerChunk);
127
128 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +0000129 Result = DAG.getNode(ISD::INSERT_SUBVECTOR, dl, ResultVT, Result, Vec,
130 VecIdx);
131 return Result;
132 }
133
134 return SDValue();
135}
136
Craig Topper4c7972d2012-04-22 18:15:59 +0000137/// Concat two 128-bit vectors into a 256 bit vector using VINSERTF128
138/// instructions. This is used because creating CONCAT_VECTOR nodes of
139/// BUILD_VECTORS returns a larger BUILD_VECTOR while we're trying to lower
140/// large BUILD_VECTORS.
141static SDValue Concat128BitVectors(SDValue V1, SDValue V2, EVT VT,
142 unsigned NumElems, SelectionDAG &DAG,
143 DebugLoc dl) {
144 SDValue V = Insert128BitVector(DAG.getUNDEF(VT), V1,
145 DAG.getConstant(0, MVT::i32), DAG, dl);
146 return Insert128BitVector(V, V2, DAG.getConstant(NumElems/2, MVT::i32),
147 DAG, dl);
148}
149
Chris Lattnerf0144122009-07-28 03:13:23 +0000150static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Evan Cheng2bffee22011-02-01 01:14:13 +0000151 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
152 bool is64Bit = Subtarget->is64Bit();
NAKAMURA Takumi27635382011-02-05 15:10:54 +0000153
Evan Cheng2bffee22011-02-01 01:14:13 +0000154 if (Subtarget->isTargetEnvMacho()) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000155 if (is64Bit)
156 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +0000157 return new TargetLoweringObjectFileMachO();
Michael J. Spencerec38de22010-10-10 22:04:20 +0000158 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000159
Evan Cheng203576a2011-07-20 19:50:42 +0000160 if (Subtarget->isTargetELF())
161 return new TargetLoweringObjectFileELF();
Evan Cheng2bffee22011-02-01 01:14:13 +0000162 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
Chris Lattnere019ec12010-12-19 20:07:10 +0000163 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +0000164 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +0000165}
166
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000167X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000168 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +0000169 Subtarget = &TM.getSubtarget<X86Subtarget>();
Craig Topper1accb7e2012-01-10 06:54:16 +0000170 X86ScalarSSEf64 = Subtarget->hasSSE2();
171 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +0000172 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000173
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000174 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000175 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000176
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000177 // Set up the TargetLowering object.
Craig Topper9e401f22012-04-21 18:58:38 +0000178 static const MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000179
180 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Duncan Sands03228082008-11-23 15:47:28 +0000181 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000182 // X86-SSE is even stranger. It uses -1 or 0 for vector masks.
183 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Eric Christopher471e4222011-06-08 23:55:35 +0000184
Eric Christopherde5e1012011-03-11 01:05:58 +0000185 // For 64-bit since we have so many registers use the ILP scheduler, for
186 // 32-bit code use the register pressure specific scheduling.
Andrew Trick922d3142012-02-01 23:20:51 +0000187 // For 32 bit Atom, use Hybrid (register pressure + latency) scheduling.
Eric Christopherde5e1012011-03-11 01:05:58 +0000188 if (Subtarget->is64Bit())
189 setSchedulingPreference(Sched::ILP);
Andrew Trick922d3142012-02-01 23:20:51 +0000190 else if (Subtarget->isAtom())
191 setSchedulingPreference(Sched::Hybrid);
Eric Christopherde5e1012011-03-11 01:05:58 +0000192 else
193 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000194 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000195
Michael J. Spencer92bf38c2010-10-10 23:11:06 +0000196 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000197 // Setup Windows compiler runtime calls.
198 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000199 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
Julien Lerougef2960822011-07-08 21:40:25 +0000200 setLibcallName(RTLIB::SREM_I64, "_allrem");
201 setLibcallName(RTLIB::UREM_I64, "_aullrem");
202 setLibcallName(RTLIB::MUL_I64, "_allmul");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000203 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000204 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Julien Lerougef2960822011-07-08 21:40:25 +0000205 setLibcallCallingConv(RTLIB::SREM_I64, CallingConv::X86_StdCall);
206 setLibcallCallingConv(RTLIB::UREM_I64, CallingConv::X86_StdCall);
207 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::X86_StdCall);
Michael J. Spencer1a2d0612012-02-24 19:01:22 +0000208
209 // The _ftol2 runtime function has an unusual calling conv, which
210 // is modeled by a special pseudo-instruction.
211 setLibcallName(RTLIB::FPTOUINT_F64_I64, 0);
212 setLibcallName(RTLIB::FPTOUINT_F32_I64, 0);
213 setLibcallName(RTLIB::FPTOUINT_F64_I32, 0);
214 setLibcallName(RTLIB::FPTOUINT_F32_I32, 0);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000215 }
216
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000217 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000218 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000219 setUseUnderscoreSetJmp(false);
220 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000221 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000222 // MS runtime is weird: it exports _setjmp, but longjmp!
223 setUseUnderscoreSetJmp(true);
224 setUseUnderscoreLongJmp(false);
225 } else {
226 setUseUnderscoreSetJmp(true);
227 setUseUnderscoreLongJmp(true);
228 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000229
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000230 // Set up the register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000231 addRegisterClass(MVT::i8, &X86::GR8RegClass);
232 addRegisterClass(MVT::i16, &X86::GR16RegClass);
233 addRegisterClass(MVT::i32, &X86::GR32RegClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000234 if (Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +0000235 addRegisterClass(MVT::i64, &X86::GR64RegClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000236
Owen Anderson825b72b2009-08-11 20:47:22 +0000237 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000238
Scott Michelfdc40a02009-02-17 22:15:04 +0000239 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000240 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000241 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000242 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000243 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000244 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
245 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000246
247 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000248 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
249 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
250 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
251 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
252 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
253 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000254
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000255 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
256 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000257 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
258 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
259 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000260
Evan Cheng25ab6902006-09-08 06:48:29 +0000261 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000262 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Bill Wendling397ae212012-01-05 02:13:20 +0000263 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000264 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000265 // We have an algorithm for SSE2->double, and we turn this into a
266 // 64-bit FILD followed by conditional FADD for other targets.
267 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000268 // We have an algorithm for SSE2, and we turn this into a 64-bit
269 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000270 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000271 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000272
273 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
274 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000275 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
276 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000277
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000278 if (!TM.Options.UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000279 // SSE has no i16 to fp conversion, only i32
280 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000281 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000282 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000283 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000284 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000285 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
286 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000287 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000288 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000289 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
290 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000291 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000292
Dale Johannesen73328d12007-09-19 23:55:34 +0000293 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
294 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000295 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
296 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000297
Evan Cheng02568ff2006-01-30 22:13:22 +0000298 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
299 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000300 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
301 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000302
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000303 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000304 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000305 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000306 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000307 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000308 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
309 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000310 }
311
312 // Handle FP_TO_UINT by promoting the destination to a larger signed
313 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000314 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
315 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
316 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000317
Evan Cheng25ab6902006-09-08 06:48:29 +0000318 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000319 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
320 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000321 } else if (!TM.Options.UseSoftFloat) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000322 // Since AVX is a superset of SSE3, only check for SSE here.
323 if (Subtarget->hasSSE1() && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000324 // Expand FP_TO_UINT into a select.
325 // FIXME: We would like to use a Custom expander here eventually to do
326 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000327 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000328 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000329 // With SSE3 we can use fisttpll to convert to a signed i64; without
330 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000331 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000332 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000333
Michael J. Spencer1a2d0612012-02-24 19:01:22 +0000334 if (isTargetFTOL()) {
335 // Use the _ftol2 runtime function, which has a pseudo-instruction
336 // to handle its weird calling convention.
337 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Custom);
338 }
339
Chris Lattner399610a2006-12-05 18:22:22 +0000340 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000341 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000342 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
343 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000344 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000345 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000346 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000347 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000348 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000349 }
Chris Lattner21f66852005-12-23 05:15:23 +0000350
Dan Gohmanb00ee212008-02-18 19:34:53 +0000351 // Scalar integer divide and remainder are lowered to use operations that
352 // produce two results, to match the available instructions. This exposes
353 // the two-result form to trivial CSE, which is able to combine x/y and x%y
354 // into a single instruction.
355 //
356 // Scalar integer multiply-high is also lowered to use two-result
357 // operations, to match the available instructions. However, plain multiply
358 // (low) operations are left as Legal, as there are single-result
359 // instructions for this in x86. Using the two-result multiply instructions
360 // when both high and low results are needed must be arranged by dagcombine.
Craig Topper9e401f22012-04-21 18:58:38 +0000361 for (unsigned i = 0; i != array_lengthof(IntVTs); ++i) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000362 MVT VT = IntVTs[i];
363 setOperationAction(ISD::MULHS, VT, Expand);
364 setOperationAction(ISD::MULHU, VT, Expand);
365 setOperationAction(ISD::SDIV, VT, Expand);
366 setOperationAction(ISD::UDIV, VT, Expand);
367 setOperationAction(ISD::SREM, VT, Expand);
368 setOperationAction(ISD::UREM, VT, Expand);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000369
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000370 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000371 setOperationAction(ISD::ADDC, VT, Custom);
372 setOperationAction(ISD::ADDE, VT, Custom);
373 setOperationAction(ISD::SUBC, VT, Custom);
374 setOperationAction(ISD::SUBE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000375 }
Dan Gohmana37c9f72007-09-25 18:23:27 +0000376
Owen Anderson825b72b2009-08-11 20:47:22 +0000377 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
378 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
379 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
380 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000381 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000382 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
383 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
384 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
385 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
386 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
387 setOperationAction(ISD::FREM , MVT::f32 , Expand);
388 setOperationAction(ISD::FREM , MVT::f64 , Expand);
389 setOperationAction(ISD::FREM , MVT::f80 , Expand);
390 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000391
Chandler Carruth77821022011-12-24 12:12:34 +0000392 // Promote the i8 variants and force them on up to i32 which has a shorter
393 // encoding.
394 setOperationAction(ISD::CTTZ , MVT::i8 , Promote);
395 AddPromotedToType (ISD::CTTZ , MVT::i8 , MVT::i32);
396 setOperationAction(ISD::CTTZ_ZERO_UNDEF , MVT::i8 , Promote);
397 AddPromotedToType (ISD::CTTZ_ZERO_UNDEF , MVT::i8 , MVT::i32);
Craig Topper909652f2011-10-14 03:21:46 +0000398 if (Subtarget->hasBMI()) {
Chandler Carruthd873a4b2011-12-24 11:11:38 +0000399 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i16 , Expand);
400 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32 , Expand);
401 if (Subtarget->is64Bit())
402 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper909652f2011-10-14 03:21:46 +0000403 } else {
Craig Topper909652f2011-10-14 03:21:46 +0000404 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
405 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
406 if (Subtarget->is64Bit())
407 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
408 }
Craig Topper37f21672011-10-11 06:44:02 +0000409
410 if (Subtarget->hasLZCNT()) {
Chandler Carruth77821022011-12-24 12:12:34 +0000411 // When promoting the i8 variants, force them to i32 for a shorter
412 // encoding.
Craig Topper37f21672011-10-11 06:44:02 +0000413 setOperationAction(ISD::CTLZ , MVT::i8 , Promote);
Chandler Carruth77821022011-12-24 12:12:34 +0000414 AddPromotedToType (ISD::CTLZ , MVT::i8 , MVT::i32);
415 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Promote);
416 AddPromotedToType (ISD::CTLZ_ZERO_UNDEF, MVT::i8 , MVT::i32);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000417 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Expand);
418 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Expand);
419 if (Subtarget->is64Bit())
420 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper37f21672011-10-11 06:44:02 +0000421 } else {
422 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
423 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
424 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000425 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Custom);
426 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Custom);
427 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Custom);
428 if (Subtarget->is64Bit()) {
Craig Topper37f21672011-10-11 06:44:02 +0000429 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000430 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Custom);
431 }
Evan Cheng25ab6902006-09-08 06:48:29 +0000432 }
433
Benjamin Kramer1292c222010-12-04 20:32:23 +0000434 if (Subtarget->hasPOPCNT()) {
435 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
436 } else {
437 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
438 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
439 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
440 if (Subtarget->is64Bit())
441 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
442 }
443
Owen Anderson825b72b2009-08-11 20:47:22 +0000444 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
445 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000446
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000447 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000448 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000449 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000450 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000451 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000452 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
453 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
454 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
455 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
456 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000457 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000458 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
459 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
460 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
461 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000462 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000463 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
Andrew Trickf6c39412011-03-23 23:11:02 +0000464 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000465 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000466 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000467
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000468 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000469 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
470 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
471 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
472 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000473 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000474 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
475 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000476 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000477 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000478 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
479 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
480 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
481 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000482 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000483 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000484 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000485 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
486 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
487 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000488 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000489 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
490 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
491 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000492 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000493
Craig Topper1accb7e2012-01-10 06:54:16 +0000494 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000495 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000496
Eric Christopher9a9d2752010-07-22 02:48:34 +0000497 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000498 setOperationAction(ISD::ATOMIC_FENCE , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000499
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000500 // On X86 and X86-64, atomic operations are lowered to locked instructions.
501 // Locked instructions, in turn, have implicit fence semantics (all memory
502 // operations are flushed before issuing the locked instruction, and they
503 // are not buffered), so we can fold away the common pattern of
504 // fence-atomic-fence.
505 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000506
Mon P Wang63307c32008-05-05 19:05:59 +0000507 // Expand certain atomics
Craig Topper9e401f22012-04-21 18:58:38 +0000508 for (unsigned i = 0; i != array_lengthof(IntVTs); ++i) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000509 MVT VT = IntVTs[i];
510 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
511 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
Eli Friedman327236c2011-08-24 20:50:09 +0000512 setOperationAction(ISD::ATOMIC_STORE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000513 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000514
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000515 if (!Subtarget->is64Bit()) {
Eli Friedmanf8f90f02011-08-24 22:33:28 +0000516 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000517 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
518 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
519 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
520 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
521 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
522 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
523 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000524 }
525
Eli Friedman43f51ae2011-08-26 21:21:21 +0000526 if (Subtarget->hasCmpxchg16b()) {
527 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i128, Custom);
528 }
529
Evan Cheng3c992d22006-03-07 02:02:57 +0000530 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000531 if (!Subtarget->isTargetDarwin() &&
532 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000533 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000534 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000535 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000536
Owen Anderson825b72b2009-08-11 20:47:22 +0000537 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
538 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
539 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
540 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000541 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000542 setExceptionPointerRegister(X86::RAX);
543 setExceptionSelectorRegister(X86::RDX);
544 } else {
545 setExceptionPointerRegister(X86::EAX);
546 setExceptionSelectorRegister(X86::EDX);
547 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000548 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
549 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000550
Duncan Sands4a544a72011-09-06 13:37:06 +0000551 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
552 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000553
Owen Anderson825b72b2009-08-11 20:47:22 +0000554 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000555
Nate Begemanacc398c2006-01-25 18:21:52 +0000556 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000557 setOperationAction(ISD::VASTART , MVT::Other, Custom);
558 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000559 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000560 setOperationAction(ISD::VAARG , MVT::Other, Custom);
561 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000562 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000563 setOperationAction(ISD::VAARG , MVT::Other, Expand);
564 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000565 }
Evan Chengae642192007-03-02 23:16:35 +0000566
Owen Anderson825b72b2009-08-11 20:47:22 +0000567 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
568 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eric Christopherc967ad82011-08-31 04:17:21 +0000569
570 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
571 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
572 MVT::i64 : MVT::i32, Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000573 else if (TM.Options.EnableSegmentedStacks)
Eric Christopherc967ad82011-08-31 04:17:21 +0000574 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
575 MVT::i64 : MVT::i32, Custom);
576 else
577 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
578 MVT::i64 : MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000579
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000580 if (!TM.Options.UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000581 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000582 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000583 addRegisterClass(MVT::f32, &X86::FR32RegClass);
584 addRegisterClass(MVT::f64, &X86::FR64RegClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000585
Evan Cheng223547a2006-01-31 22:28:30 +0000586 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000587 setOperationAction(ISD::FABS , MVT::f64, Custom);
588 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000589
590 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000591 setOperationAction(ISD::FNEG , MVT::f64, Custom);
592 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000593
Evan Cheng68c47cb2007-01-05 07:55:56 +0000594 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000595 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
596 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000597
Stuart Hastings4fd0dee2011-06-01 04:39:42 +0000598 // Lower this to FGETSIGNx86 plus an AND.
599 setOperationAction(ISD::FGETSIGN, MVT::i64, Custom);
600 setOperationAction(ISD::FGETSIGN, MVT::i32, Custom);
601
Evan Chengd25e9e82006-02-02 00:28:23 +0000602 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000603 setOperationAction(ISD::FSIN , MVT::f64, Expand);
604 setOperationAction(ISD::FCOS , MVT::f64, Expand);
605 setOperationAction(ISD::FSIN , MVT::f32, Expand);
606 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000607
Chris Lattnera54aa942006-01-29 06:26:08 +0000608 // Expand FP immediates into loads from the stack, except for the special
609 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000610 addLegalFPImmediate(APFloat(+0.0)); // xorpd
611 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000612 } else if (!TM.Options.UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000613 // Use SSE for f32, x87 for f64.
614 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000615 addRegisterClass(MVT::f32, &X86::FR32RegClass);
616 addRegisterClass(MVT::f64, &X86::RFP64RegClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000617
618 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000619 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000620
621 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000622 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000623
Owen Anderson825b72b2009-08-11 20:47:22 +0000624 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000625
626 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000627 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
628 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000629
630 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000631 setOperationAction(ISD::FSIN , MVT::f32, Expand);
632 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000633
Nate Begemane1795842008-02-14 08:57:00 +0000634 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000635 addLegalFPImmediate(APFloat(+0.0f)); // xorps
636 addLegalFPImmediate(APFloat(+0.0)); // FLD0
637 addLegalFPImmediate(APFloat(+1.0)); // FLD1
638 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
639 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
640
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000641 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000642 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
643 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000644 }
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000645 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000646 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000647 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000648 addRegisterClass(MVT::f64, &X86::RFP64RegClass);
649 addRegisterClass(MVT::f32, &X86::RFP32RegClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000650
Owen Anderson825b72b2009-08-11 20:47:22 +0000651 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
652 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
653 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
654 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000655
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000656 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000657 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
658 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000659 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000660 addLegalFPImmediate(APFloat(+0.0)); // FLD0
661 addLegalFPImmediate(APFloat(+1.0)); // FLD1
662 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
663 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000664 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
665 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
666 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
667 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000668 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000669
Cameron Zwarich33390842011-07-08 21:39:21 +0000670 // We don't support FMA.
671 setOperationAction(ISD::FMA, MVT::f64, Expand);
672 setOperationAction(ISD::FMA, MVT::f32, Expand);
673
Dale Johannesen59a58732007-08-05 18:49:15 +0000674 // Long double always uses X87.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000675 if (!TM.Options.UseSoftFloat) {
Craig Topperc9099502012-04-20 06:31:50 +0000676 addRegisterClass(MVT::f80, &X86::RFP80RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000677 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
678 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000679 {
Benjamin Kramer98383962010-12-04 14:22:24 +0000680 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000681 addLegalFPImmediate(TmpFlt); // FLD0
682 TmpFlt.changeSign();
683 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
Benjamin Kramer98383962010-12-04 14:22:24 +0000684
685 bool ignored;
Evan Chengc7ce29b2009-02-13 22:36:38 +0000686 APFloat TmpFlt2(+1.0);
687 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
688 &ignored);
689 addLegalFPImmediate(TmpFlt2); // FLD1
690 TmpFlt2.changeSign();
691 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
692 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000693
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000694 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000695 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
696 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000697 }
Cameron Zwarich33390842011-07-08 21:39:21 +0000698
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000699 setOperationAction(ISD::FFLOOR, MVT::f80, Expand);
700 setOperationAction(ISD::FCEIL, MVT::f80, Expand);
701 setOperationAction(ISD::FTRUNC, MVT::f80, Expand);
702 setOperationAction(ISD::FRINT, MVT::f80, Expand);
703 setOperationAction(ISD::FNEARBYINT, MVT::f80, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000704 setOperationAction(ISD::FMA, MVT::f80, Expand);
Dale Johannesen2f429012007-09-26 21:10:55 +0000705 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000706
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000707 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000708 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
709 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
710 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000711
Owen Anderson825b72b2009-08-11 20:47:22 +0000712 setOperationAction(ISD::FLOG, MVT::f80, Expand);
713 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
714 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
715 setOperationAction(ISD::FEXP, MVT::f80, Expand);
716 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000717
Mon P Wangf007a8b2008-11-06 05:31:54 +0000718 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000719 // (for widening) or expand (for scalarization). Then we will selectively
720 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000721 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
722 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
723 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
724 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
725 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
726 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
727 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
728 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
729 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
730 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
731 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
732 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
733 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
734 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
735 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
736 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
737 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000738 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
David Greenecfe33c42011-01-26 19:13:22 +0000739 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
740 setOperationAction(ISD::INSERT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000741 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
742 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
743 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
744 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
745 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
746 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
747 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
748 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
749 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
750 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
751 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
752 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
753 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
754 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000755 setOperationAction(ISD::CTTZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000756 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000757 setOperationAction(ISD::CTLZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000758 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
759 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
760 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
761 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
762 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
763 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
Duncan Sands28b77e92011-09-06 19:07:46 +0000764 setOperationAction(ISD::SETCC, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000765 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
766 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
767 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
768 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
769 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
770 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
771 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
772 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
773 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000774 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000775 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
776 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
777 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
778 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
Nadav Rotemaec58612011-09-13 19:17:42 +0000779 setOperationAction(ISD::VSELECT, (MVT::SimpleValueType)VT, Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000780 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
781 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
782 setTruncStoreAction((MVT::SimpleValueType)VT,
783 (MVT::SimpleValueType)InnerVT, Expand);
784 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
785 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
786 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000787 }
788
Evan Chengc7ce29b2009-02-13 22:36:38 +0000789 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
790 // with -msoft-float, disable use of MMX as well.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000791 if (!TM.Options.UseSoftFloat && Subtarget->hasMMX()) {
Craig Topperc9099502012-04-20 06:31:50 +0000792 addRegisterClass(MVT::x86mmx, &X86::VR64RegClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000793 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000794 }
795
Dale Johannesen0488fb62010-09-30 23:57:10 +0000796 // MMX-sized vectors (other than x86mmx) are expected to be expanded
797 // into smaller operations.
798 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
799 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
800 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
801 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
802 setOperationAction(ISD::AND, MVT::v8i8, Expand);
803 setOperationAction(ISD::AND, MVT::v4i16, Expand);
804 setOperationAction(ISD::AND, MVT::v2i32, Expand);
805 setOperationAction(ISD::AND, MVT::v1i64, Expand);
806 setOperationAction(ISD::OR, MVT::v8i8, Expand);
807 setOperationAction(ISD::OR, MVT::v4i16, Expand);
808 setOperationAction(ISD::OR, MVT::v2i32, Expand);
809 setOperationAction(ISD::OR, MVT::v1i64, Expand);
810 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
811 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
812 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
813 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
814 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
815 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
816 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
817 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
818 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
819 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
820 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
821 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
822 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000823 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
824 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
825 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
826 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000827
Craig Topper1accb7e2012-01-10 06:54:16 +0000828 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE1()) {
Craig Topperc9099502012-04-20 06:31:50 +0000829 addRegisterClass(MVT::v4f32, &X86::VR128RegClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000830
Owen Anderson825b72b2009-08-11 20:47:22 +0000831 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
832 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
833 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
834 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
835 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
836 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
837 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
838 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
839 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
840 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
841 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000842 setOperationAction(ISD::SETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000843 }
844
Craig Topper1accb7e2012-01-10 06:54:16 +0000845 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE2()) {
Craig Topperc9099502012-04-20 06:31:50 +0000846 addRegisterClass(MVT::v2f64, &X86::VR128RegClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000847
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000848 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
849 // registers cannot be used even for integer operations.
Craig Topperc9099502012-04-20 06:31:50 +0000850 addRegisterClass(MVT::v16i8, &X86::VR128RegClass);
851 addRegisterClass(MVT::v8i16, &X86::VR128RegClass);
852 addRegisterClass(MVT::v4i32, &X86::VR128RegClass);
853 addRegisterClass(MVT::v2i64, &X86::VR128RegClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000854
Owen Anderson825b72b2009-08-11 20:47:22 +0000855 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
856 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
857 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
858 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
859 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
860 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
861 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
862 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
863 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
864 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
865 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
866 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
867 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
868 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
869 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
870 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000871
Nadav Rotem354efd82011-09-18 14:57:03 +0000872 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000873 setOperationAction(ISD::SETCC, MVT::v16i8, Custom);
874 setOperationAction(ISD::SETCC, MVT::v8i16, Custom);
875 setOperationAction(ISD::SETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000876
Owen Anderson825b72b2009-08-11 20:47:22 +0000877 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
878 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
879 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
880 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
881 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000882
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000883 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
884 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
885 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
886 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
887 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
888
Evan Cheng2c3ae372006-04-12 21:21:57 +0000889 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000890 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
891 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000892 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000893 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000894 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000895 // Do not attempt to custom lower non-128-bit vectors
896 if (!VT.is128BitVector())
897 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000898 setOperationAction(ISD::BUILD_VECTOR,
899 VT.getSimpleVT().SimpleTy, Custom);
900 setOperationAction(ISD::VECTOR_SHUFFLE,
901 VT.getSimpleVT().SimpleTy, Custom);
902 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
903 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000904 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000905
Owen Anderson825b72b2009-08-11 20:47:22 +0000906 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
907 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
908 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
909 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
910 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
911 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000912
Nate Begemancdd1eec2008-02-12 22:51:28 +0000913 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000914 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
915 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000916 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000917
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000918 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000919 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
920 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000921 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000922
923 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000924 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000925 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000926
Owen Andersond6662ad2009-08-10 20:46:15 +0000927 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000928 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000929 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000930 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000931 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000932 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000933 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000934 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000935 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000936 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000937 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000938
Owen Anderson825b72b2009-08-11 20:47:22 +0000939 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000940
Evan Cheng2c3ae372006-04-12 21:21:57 +0000941 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000942 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
943 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
944 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
945 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000946
Owen Anderson825b72b2009-08-11 20:47:22 +0000947 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
948 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000949 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000950
Craig Topperd0a31172012-01-10 06:37:29 +0000951 if (Subtarget->hasSSE41()) {
Benjamin Kramerb6533972011-12-09 15:44:03 +0000952 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
953 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
954 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
955 setOperationAction(ISD::FRINT, MVT::f32, Legal);
956 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
957 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
958 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
959 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
960 setOperationAction(ISD::FRINT, MVT::f64, Legal);
961 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
962
Nate Begeman14d12ca2008-02-11 04:19:36 +0000963 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000964 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000965
Nadav Rotemfbad25e2011-09-11 15:02:23 +0000966 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
967 setOperationAction(ISD::VSELECT, MVT::v2i64, Legal);
968 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
969 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
970 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
Nadav Rotemffe3e7d2011-09-08 08:11:19 +0000971
Nate Begeman14d12ca2008-02-11 04:19:36 +0000972 // i8 and i16 vectors are custom , because the source register and source
973 // source memory operand types are not the same width. f32 vectors are
974 // custom since the immediate controlling the insert encodes additional
975 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000976 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
977 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
978 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
979 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000980
Owen Anderson825b72b2009-08-11 20:47:22 +0000981 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
982 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
983 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
984 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000985
Pete Coopera77214a2011-11-14 19:38:42 +0000986 // FIXME: these should be Legal but thats only for the case where
Chad Rosier30450e82011-12-22 22:35:21 +0000987 // the index is constant. For now custom expand to deal with that.
Nate Begeman14d12ca2008-02-11 04:19:36 +0000988 if (Subtarget->is64Bit()) {
Pete Coopera77214a2011-11-14 19:38:42 +0000989 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
990 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000991 }
992 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000993
Craig Topper1accb7e2012-01-10 06:54:16 +0000994 if (Subtarget->hasSSE2()) {
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000995 setOperationAction(ISD::SRL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000996 setOperationAction(ISD::SRL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000997
Nadav Rotem43012222011-05-11 08:12:09 +0000998 setOperationAction(ISD::SHL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000999 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +00001000
Nadav Rotem43012222011-05-11 08:12:09 +00001001 setOperationAction(ISD::SRA, MVT::v8i16, Custom);
Eli Friedmanf6aa6b12011-11-01 21:18:39 +00001002 setOperationAction(ISD::SRA, MVT::v16i8, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001003
1004 if (Subtarget->hasAVX2()) {
1005 setOperationAction(ISD::SRL, MVT::v2i64, Legal);
1006 setOperationAction(ISD::SRL, MVT::v4i32, Legal);
1007
1008 setOperationAction(ISD::SHL, MVT::v2i64, Legal);
1009 setOperationAction(ISD::SHL, MVT::v4i32, Legal);
1010
1011 setOperationAction(ISD::SRA, MVT::v4i32, Legal);
1012 } else {
1013 setOperationAction(ISD::SRL, MVT::v2i64, Custom);
1014 setOperationAction(ISD::SRL, MVT::v4i32, Custom);
1015
1016 setOperationAction(ISD::SHL, MVT::v2i64, Custom);
1017 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
1018
1019 setOperationAction(ISD::SRA, MVT::v4i32, Custom);
1020 }
Nadav Rotem43012222011-05-11 08:12:09 +00001021 }
1022
Craig Topperd0a31172012-01-10 06:37:29 +00001023 if (Subtarget->hasSSE42())
Duncan Sands28b77e92011-09-06 19:07:46 +00001024 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +00001025
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001026 if (!TM.Options.UseSoftFloat && Subtarget->hasAVX()) {
Craig Topperc9099502012-04-20 06:31:50 +00001027 addRegisterClass(MVT::v32i8, &X86::VR256RegClass);
1028 addRegisterClass(MVT::v16i16, &X86::VR256RegClass);
1029 addRegisterClass(MVT::v8i32, &X86::VR256RegClass);
1030 addRegisterClass(MVT::v8f32, &X86::VR256RegClass);
1031 addRegisterClass(MVT::v4i64, &X86::VR256RegClass);
1032 addRegisterClass(MVT::v4f64, &X86::VR256RegClass);
David Greened94c1012009-06-29 22:50:51 +00001033
Owen Anderson825b72b2009-08-11 20:47:22 +00001034 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +00001035 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
1036 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
David Greene54d8eba2011-01-27 22:38:56 +00001037
Owen Anderson825b72b2009-08-11 20:47:22 +00001038 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
1039 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
1040 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
1041 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
1042 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
1043 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001044
Owen Anderson825b72b2009-08-11 20:47:22 +00001045 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
1046 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
1047 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
1048 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
1049 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
1050 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001051
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001052 setOperationAction(ISD::FP_TO_SINT, MVT::v8i32, Legal);
1053 setOperationAction(ISD::SINT_TO_FP, MVT::v8i32, Legal);
Bruno Cardoso Lopes55244ce2011-08-01 21:54:09 +00001054 setOperationAction(ISD::FP_ROUND, MVT::v4f32, Legal);
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001055
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00001056 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4f64, Custom);
1057 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i64, Custom);
1058 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8f32, Custom);
1059 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i32, Custom);
1060 setOperationAction(ISD::CONCAT_VECTORS, MVT::v32i8, Custom);
1061 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i16, Custom);
1062
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001063 setOperationAction(ISD::SRL, MVT::v16i16, Custom);
1064 setOperationAction(ISD::SRL, MVT::v32i8, Custom);
1065
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001066 setOperationAction(ISD::SHL, MVT::v16i16, Custom);
1067 setOperationAction(ISD::SHL, MVT::v32i8, Custom);
1068
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001069 setOperationAction(ISD::SRA, MVT::v16i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001070 setOperationAction(ISD::SRA, MVT::v32i8, Custom);
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001071
Duncan Sands28b77e92011-09-06 19:07:46 +00001072 setOperationAction(ISD::SETCC, MVT::v32i8, Custom);
1073 setOperationAction(ISD::SETCC, MVT::v16i16, Custom);
1074 setOperationAction(ISD::SETCC, MVT::v8i32, Custom);
1075 setOperationAction(ISD::SETCC, MVT::v4i64, Custom);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00001076
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +00001077 setOperationAction(ISD::SELECT, MVT::v4f64, Custom);
1078 setOperationAction(ISD::SELECT, MVT::v4i64, Custom);
1079 setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
1080
Craig Topperaaa643c2011-11-09 07:28:55 +00001081 setOperationAction(ISD::VSELECT, MVT::v4f64, Legal);
1082 setOperationAction(ISD::VSELECT, MVT::v4i64, Legal);
1083 setOperationAction(ISD::VSELECT, MVT::v8i32, Legal);
1084 setOperationAction(ISD::VSELECT, MVT::v8f32, Legal);
Nadav Rotem8ffad562011-09-09 20:29:17 +00001085
Craig Topperaaa643c2011-11-09 07:28:55 +00001086 if (Subtarget->hasAVX2()) {
1087 setOperationAction(ISD::ADD, MVT::v4i64, Legal);
1088 setOperationAction(ISD::ADD, MVT::v8i32, Legal);
1089 setOperationAction(ISD::ADD, MVT::v16i16, Legal);
1090 setOperationAction(ISD::ADD, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001091
Craig Topperaaa643c2011-11-09 07:28:55 +00001092 setOperationAction(ISD::SUB, MVT::v4i64, Legal);
1093 setOperationAction(ISD::SUB, MVT::v8i32, Legal);
1094 setOperationAction(ISD::SUB, MVT::v16i16, Legal);
1095 setOperationAction(ISD::SUB, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001096
Craig Topperaaa643c2011-11-09 07:28:55 +00001097 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1098 setOperationAction(ISD::MUL, MVT::v8i32, Legal);
1099 setOperationAction(ISD::MUL, MVT::v16i16, Legal);
Craig Topper46154eb2011-11-11 07:39:23 +00001100 // Don't lower v32i8 because there is no 128-bit byte mul
Nadav Rotembb539bf2011-11-09 13:21:28 +00001101
1102 setOperationAction(ISD::VSELECT, MVT::v32i8, Legal);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001103
1104 setOperationAction(ISD::SRL, MVT::v4i64, Legal);
1105 setOperationAction(ISD::SRL, MVT::v8i32, Legal);
1106
1107 setOperationAction(ISD::SHL, MVT::v4i64, Legal);
1108 setOperationAction(ISD::SHL, MVT::v8i32, Legal);
1109
1110 setOperationAction(ISD::SRA, MVT::v8i32, Legal);
Craig Topperaaa643c2011-11-09 07:28:55 +00001111 } else {
1112 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
1113 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
1114 setOperationAction(ISD::ADD, MVT::v16i16, Custom);
1115 setOperationAction(ISD::ADD, MVT::v32i8, Custom);
1116
1117 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
1118 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
1119 setOperationAction(ISD::SUB, MVT::v16i16, Custom);
1120 setOperationAction(ISD::SUB, MVT::v32i8, Custom);
1121
1122 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1123 setOperationAction(ISD::MUL, MVT::v8i32, Custom);
1124 setOperationAction(ISD::MUL, MVT::v16i16, Custom);
1125 // Don't lower v32i8 because there is no 128-bit byte mul
Craig Topper7be5dfd2011-11-12 09:58:49 +00001126
1127 setOperationAction(ISD::SRL, MVT::v4i64, Custom);
1128 setOperationAction(ISD::SRL, MVT::v8i32, Custom);
1129
1130 setOperationAction(ISD::SHL, MVT::v4i64, Custom);
1131 setOperationAction(ISD::SHL, MVT::v8i32, Custom);
1132
1133 setOperationAction(ISD::SRA, MVT::v8i32, Custom);
Craig Topperaaa643c2011-11-09 07:28:55 +00001134 }
Craig Topper13894fa2011-08-24 06:14:18 +00001135
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001136 // Custom lower several nodes for 256-bit types.
David Greene54d8eba2011-01-27 22:38:56 +00001137 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001138 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
1139 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1140 EVT VT = SVT;
1141
1142 // Extract subvector is special because the value type
1143 // (result) is 128-bit but the source is 256-bit wide.
1144 if (VT.is128BitVector())
1145 setOperationAction(ISD::EXTRACT_SUBVECTOR, SVT, Custom);
1146
1147 // Do not attempt to custom lower other non-256-bit vectors
1148 if (!VT.is256BitVector())
David Greene9b9838d2009-06-29 16:47:10 +00001149 continue;
David Greene54d8eba2011-01-27 22:38:56 +00001150
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001151 setOperationAction(ISD::BUILD_VECTOR, SVT, Custom);
1152 setOperationAction(ISD::VECTOR_SHUFFLE, SVT, Custom);
1153 setOperationAction(ISD::INSERT_VECTOR_ELT, SVT, Custom);
1154 setOperationAction(ISD::EXTRACT_VECTOR_ELT, SVT, Custom);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00001155 setOperationAction(ISD::SCALAR_TO_VECTOR, SVT, Custom);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001156 setOperationAction(ISD::INSERT_SUBVECTOR, SVT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001157 }
1158
David Greene54d8eba2011-01-27 22:38:56 +00001159 // Promote v32i8, v16i16, v8i32 select, and, or, xor to v4i64.
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001160 for (unsigned i = (unsigned)MVT::v32i8; i != (unsigned)MVT::v4i64; ++i) {
1161 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1162 EVT VT = SVT;
David Greene54d8eba2011-01-27 22:38:56 +00001163
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001164 // Do not attempt to promote non-256-bit vectors
1165 if (!VT.is256BitVector())
David Greene54d8eba2011-01-27 22:38:56 +00001166 continue;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001167
1168 setOperationAction(ISD::AND, SVT, Promote);
1169 AddPromotedToType (ISD::AND, SVT, MVT::v4i64);
1170 setOperationAction(ISD::OR, SVT, Promote);
1171 AddPromotedToType (ISD::OR, SVT, MVT::v4i64);
1172 setOperationAction(ISD::XOR, SVT, Promote);
1173 AddPromotedToType (ISD::XOR, SVT, MVT::v4i64);
1174 setOperationAction(ISD::LOAD, SVT, Promote);
1175 AddPromotedToType (ISD::LOAD, SVT, MVT::v4i64);
1176 setOperationAction(ISD::SELECT, SVT, Promote);
1177 AddPromotedToType (ISD::SELECT, SVT, MVT::v4i64);
David Greene54d8eba2011-01-27 22:38:56 +00001178 }
David Greene9b9838d2009-06-29 16:47:10 +00001179 }
1180
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001181 // SIGN_EXTEND_INREGs are evaluated by the extend type. Handle the expansion
1182 // of this type with custom code.
1183 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
1184 VT != (unsigned)MVT::LAST_VECTOR_VALUETYPE; VT++) {
Chad Rosier30450e82011-12-22 22:35:21 +00001185 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,
1186 Custom);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001187 }
1188
Evan Cheng6be2c582006-04-05 23:38:46 +00001189 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +00001190 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +00001191
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001192
Eli Friedman962f5492010-06-02 19:35:46 +00001193 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
1194 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +00001195 //
Eli Friedman962f5492010-06-02 19:35:46 +00001196 // FIXME: We really should do custom legalization for addition and
1197 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
1198 // than generic legalization for 64-bit multiplication-with-overflow, though.
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001199 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
1200 // Add/Sub/Mul with overflow operations are custom lowered.
1201 MVT VT = IntVTs[i];
1202 setOperationAction(ISD::SADDO, VT, Custom);
1203 setOperationAction(ISD::UADDO, VT, Custom);
1204 setOperationAction(ISD::SSUBO, VT, Custom);
1205 setOperationAction(ISD::USUBO, VT, Custom);
1206 setOperationAction(ISD::SMULO, VT, Custom);
1207 setOperationAction(ISD::UMULO, VT, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +00001208 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001209
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001210 // There are no 8-bit 3-address imul/mul instructions
1211 setOperationAction(ISD::SMULO, MVT::i8, Expand);
1212 setOperationAction(ISD::UMULO, MVT::i8, Expand);
Bill Wendling41ea7e72008-11-24 19:21:46 +00001213
Evan Chengd54f2d52009-03-31 19:38:51 +00001214 if (!Subtarget->is64Bit()) {
1215 // These libcalls are not available in 32-bit.
1216 setLibcallName(RTLIB::SHL_I128, 0);
1217 setLibcallName(RTLIB::SRL_I128, 0);
1218 setLibcallName(RTLIB::SRA_I128, 0);
1219 }
1220
Evan Cheng206ee9d2006-07-07 08:33:52 +00001221 // We have target-specific dag combine patterns for the following nodes:
1222 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001223 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Duncan Sands6bcd2192011-09-17 16:49:39 +00001224 setTargetDAGCombine(ISD::VSELECT);
Chris Lattner83e6c992006-10-04 06:57:07 +00001225 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001226 setTargetDAGCombine(ISD::SHL);
1227 setTargetDAGCombine(ISD::SRA);
1228 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001229 setTargetDAGCombine(ISD::OR);
Nate Begemanb65c1752010-12-17 22:55:37 +00001230 setTargetDAGCombine(ISD::AND);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001231 setTargetDAGCombine(ISD::ADD);
Duncan Sands17470be2011-09-22 20:15:48 +00001232 setTargetDAGCombine(ISD::FADD);
1233 setTargetDAGCombine(ISD::FSUB);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001234 setTargetDAGCombine(ISD::SUB);
Nadav Rotem91e43fd2011-09-18 10:39:32 +00001235 setTargetDAGCombine(ISD::LOAD);
Chris Lattner149a4e52008-02-22 02:09:43 +00001236 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001237 setTargetDAGCombine(ISD::ZERO_EXTEND);
Elena Demikhovsky1da58672012-04-22 09:39:03 +00001238 setTargetDAGCombine(ISD::ANY_EXTEND);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +00001239 setTargetDAGCombine(ISD::SIGN_EXTEND);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +00001240 setTargetDAGCombine(ISD::TRUNCATE);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +00001241 setTargetDAGCombine(ISD::SINT_TO_FP);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001242 if (Subtarget->is64Bit())
1243 setTargetDAGCombine(ISD::MUL);
Craig Topperb4c94572011-10-21 06:55:01 +00001244 if (Subtarget->hasBMI())
1245 setTargetDAGCombine(ISD::XOR);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001246
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001247 computeRegisterProperties();
1248
Evan Cheng05219282011-01-06 06:52:41 +00001249 // On Darwin, -Os means optimize for size without hurting performance,
1250 // do not reduce the limit.
Dan Gohman87060f52008-06-30 21:00:56 +00001251 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001252 maxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 16 : 8;
Evan Cheng255f20f2010-04-01 06:04:33 +00001253 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001254 maxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
1255 maxStoresPerMemmove = 8; // For @llvm.memmove -> sequence of stores
1256 maxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001257 setPrefLoopAlignment(4); // 2^4 bytes.
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001258 benefitFromCodePlacementOpt = true;
Eli Friedmanfc5d3052011-05-06 20:34:06 +00001259
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001260 setPrefFunctionAlignment(4); // 2^4 bytes.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001261}
1262
Scott Michel5b8f82e2008-03-10 15:42:14 +00001263
Duncan Sands28b77e92011-09-06 19:07:46 +00001264EVT X86TargetLowering::getSetCCResultType(EVT VT) const {
1265 if (!VT.isVector()) return MVT::i8;
1266 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +00001267}
1268
1269
Evan Cheng29286502008-01-23 23:17:41 +00001270/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1271/// the desired ByVal argument alignment.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001272static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign) {
Evan Cheng29286502008-01-23 23:17:41 +00001273 if (MaxAlign == 16)
1274 return;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001275 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001276 if (VTy->getBitWidth() == 128)
1277 MaxAlign = 16;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001278 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001279 unsigned EltAlign = 0;
1280 getMaxByValAlign(ATy->getElementType(), EltAlign);
1281 if (EltAlign > MaxAlign)
1282 MaxAlign = EltAlign;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001283 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001284 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1285 unsigned EltAlign = 0;
1286 getMaxByValAlign(STy->getElementType(i), EltAlign);
1287 if (EltAlign > MaxAlign)
1288 MaxAlign = EltAlign;
1289 if (MaxAlign == 16)
1290 break;
1291 }
1292 }
1293 return;
1294}
1295
1296/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1297/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001298/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1299/// are at 4-byte boundaries.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001300unsigned X86TargetLowering::getByValTypeAlignment(Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001301 if (Subtarget->is64Bit()) {
1302 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001303 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001304 if (TyAlign > 8)
1305 return TyAlign;
1306 return 8;
1307 }
1308
Evan Cheng29286502008-01-23 23:17:41 +00001309 unsigned Align = 4;
Craig Topper1accb7e2012-01-10 06:54:16 +00001310 if (Subtarget->hasSSE1())
Dale Johannesen0c191872008-02-08 19:48:20 +00001311 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001312 return Align;
1313}
Chris Lattner2b02a442007-02-25 08:29:00 +00001314
Evan Chengf0df0312008-05-15 08:39:06 +00001315/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001316/// and store operations as a result of memset, memcpy, and memmove
1317/// lowering. If DstAlign is zero that means it's safe to destination
1318/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1319/// means there isn't a need to check it against alignment requirement,
1320/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00001321/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengc3b0c342010-04-08 07:37:57 +00001322/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1323/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1324/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001325/// It returns EVT::Other if the type should be determined using generic
1326/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001327EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001328X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1329 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00001330 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00001331 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001332 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001333 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1334 // linux. This is because the stack realignment code can't handle certain
1335 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001336 const Function *F = MF.getFunction();
Lang Hames15701f82011-10-26 23:50:43 +00001337 if (IsZeroVal &&
Evan Chenga5e13622011-01-07 19:35:30 +00001338 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001339 if (Size >= 16 &&
Evan Chenga5e13622011-01-07 19:35:30 +00001340 (Subtarget->isUnalignedMemAccessFast() ||
1341 ((DstAlign == 0 || DstAlign >= 16) &&
1342 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001343 Subtarget->getStackAlignment() >= 16) {
Craig Topper562659f2012-01-13 08:32:21 +00001344 if (Subtarget->getStackAlignment() >= 32) {
1345 if (Subtarget->hasAVX2())
1346 return MVT::v8i32;
1347 if (Subtarget->hasAVX())
1348 return MVT::v8f32;
1349 }
Craig Topper1accb7e2012-01-10 06:54:16 +00001350 if (Subtarget->hasSSE2())
Evan Cheng255f20f2010-04-01 06:04:33 +00001351 return MVT::v4i32;
Craig Topper1accb7e2012-01-10 06:54:16 +00001352 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001353 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001354 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001355 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001356 Subtarget->getStackAlignment() >= 8 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001357 Subtarget->hasSSE2()) {
Evan Chengc3b0c342010-04-08 07:37:57 +00001358 // Do not use f64 to lower memcpy if source is string constant. It's
1359 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001360 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001361 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001362 }
Evan Chengf0df0312008-05-15 08:39:06 +00001363 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001364 return MVT::i64;
1365 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001366}
1367
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001368/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1369/// current function. The returned value is a member of the
1370/// MachineJumpTableInfo::JTEntryKind enum.
1371unsigned X86TargetLowering::getJumpTableEncoding() const {
1372 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1373 // symbol.
1374 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1375 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001376 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001377
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001378 // Otherwise, use the normal jump table encoding heuristics.
1379 return TargetLowering::getJumpTableEncoding();
1380}
1381
Chris Lattnerc64daab2010-01-26 05:02:42 +00001382const MCExpr *
1383X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1384 const MachineBasicBlock *MBB,
1385 unsigned uid,MCContext &Ctx) const{
1386 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1387 Subtarget->isPICStyleGOT());
1388 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1389 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001390 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1391 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001392}
1393
Evan Chengcc415862007-11-09 01:32:10 +00001394/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1395/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001396SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001397 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001398 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001399 // This doesn't have DebugLoc associated with it, but is not really the
1400 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001401 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001402 return Table;
1403}
1404
Chris Lattner589c6f62010-01-26 06:28:43 +00001405/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1406/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1407/// MCExpr.
1408const MCExpr *X86TargetLowering::
1409getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1410 MCContext &Ctx) const {
1411 // X86-64 uses RIP relative addressing based on the jump table label.
1412 if (Subtarget->isPICStyleRIPRel())
1413 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1414
1415 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001416 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001417}
1418
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001419// FIXME: Why this routine is here? Move to RegInfo!
Evan Chengdee81012010-07-26 21:50:05 +00001420std::pair<const TargetRegisterClass*, uint8_t>
1421X86TargetLowering::findRepresentativeClass(EVT VT) const{
1422 const TargetRegisterClass *RRC = 0;
1423 uint8_t Cost = 1;
1424 switch (VT.getSimpleVT().SimpleTy) {
1425 default:
1426 return TargetLowering::findRepresentativeClass(VT);
1427 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
Craig Topperc9099502012-04-20 06:31:50 +00001428 RRC = Subtarget->is64Bit() ?
1429 (const TargetRegisterClass*)&X86::GR64RegClass :
1430 (const TargetRegisterClass*)&X86::GR32RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001431 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001432 case MVT::x86mmx:
Craig Topperc9099502012-04-20 06:31:50 +00001433 RRC = &X86::VR64RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001434 break;
1435 case MVT::f32: case MVT::f64:
1436 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1437 case MVT::v4f32: case MVT::v2f64:
1438 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1439 case MVT::v4f64:
Craig Topperc9099502012-04-20 06:31:50 +00001440 RRC = &X86::VR128RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001441 break;
1442 }
1443 return std::make_pair(RRC, Cost);
1444}
1445
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001446bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1447 unsigned &Offset) const {
1448 if (!Subtarget->isTargetLinux())
1449 return false;
1450
1451 if (Subtarget->is64Bit()) {
1452 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1453 Offset = 0x28;
1454 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1455 AddressSpace = 256;
1456 else
1457 AddressSpace = 257;
1458 } else {
1459 // %gs:0x14 on i386
1460 Offset = 0x14;
1461 AddressSpace = 256;
1462 }
1463 return true;
1464}
1465
1466
Chris Lattner2b02a442007-02-25 08:29:00 +00001467//===----------------------------------------------------------------------===//
1468// Return Value Calling Convention Implementation
1469//===----------------------------------------------------------------------===//
1470
Chris Lattner59ed56b2007-02-28 04:55:35 +00001471#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001472
Michael J. Spencerec38de22010-10-10 22:04:20 +00001473bool
Eric Christopher471e4222011-06-08 23:55:35 +00001474X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv,
1475 MachineFunction &MF, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001476 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001477 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001478 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001479 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001480 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001481 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001482}
1483
Dan Gohman98ca4f22009-08-05 01:29:28 +00001484SDValue
1485X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001486 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001487 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001488 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001489 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001490 MachineFunction &MF = DAG.getMachineFunction();
1491 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001492
Chris Lattner9774c912007-02-27 05:28:59 +00001493 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001494 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001495 RVLocs, *DAG.getContext());
1496 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001497
Evan Chengdcea1632010-02-04 02:40:39 +00001498 // Add the regs to the liveout set for the function.
1499 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1500 for (unsigned i = 0; i != RVLocs.size(); ++i)
1501 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1502 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001503
Dan Gohman475871a2008-07-27 21:46:04 +00001504 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001505
Dan Gohman475871a2008-07-27 21:46:04 +00001506 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001507 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1508 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001509 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1510 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001511
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001512 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001513 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1514 CCValAssign &VA = RVLocs[i];
1515 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001516 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001517 EVT ValVT = ValToCopy.getValueType();
1518
Dale Johannesenc4510512010-09-24 19:05:48 +00001519 // If this is x86-64, and we disabled SSE, we can't return FP values,
1520 // or SSE or MMX vectors.
1521 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1522 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001523 (Subtarget->is64Bit() && !Subtarget->hasSSE1())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001524 report_fatal_error("SSE register return with SSE disabled");
1525 }
1526 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1527 // llvm-gcc has never done it right and no one has noticed, so this
1528 // should be OK for now.
1529 if (ValVT == MVT::f64 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001530 (Subtarget->is64Bit() && !Subtarget->hasSSE2()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001531 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001532
Chris Lattner447ff682008-03-11 03:23:40 +00001533 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1534 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001535 if (VA.getLocReg() == X86::ST0 ||
1536 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001537 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1538 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001539 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001540 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001541 RetOps.push_back(ValToCopy);
1542 // Don't emit a copytoreg.
1543 continue;
1544 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001545
Evan Cheng242b38b2009-02-23 09:03:22 +00001546 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1547 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001548 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001549 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001550 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001551 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001552 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1553 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001554 // If we don't have SSE2 available, convert to v4f32 so the generated
1555 // register is legal.
Craig Topper1accb7e2012-01-10 06:54:16 +00001556 if (!Subtarget->hasSSE2())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001557 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001558 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001559 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001560 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001561
Dale Johannesendd64c412009-02-04 00:33:20 +00001562 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001563 Flag = Chain.getValue(1);
1564 }
Dan Gohman61a92132008-04-21 23:59:07 +00001565
1566 // The x86-64 ABI for returning structs by value requires that we copy
1567 // the sret argument into %rax for the return. We saved the argument into
1568 // a virtual register in the entry block, so now we copy the value out
1569 // and into %rax.
1570 if (Subtarget->is64Bit() &&
1571 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1572 MachineFunction &MF = DAG.getMachineFunction();
1573 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1574 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001575 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001576 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001577 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001578
Dale Johannesendd64c412009-02-04 00:33:20 +00001579 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001580 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001581
1582 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001583 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001584 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001585
Chris Lattner447ff682008-03-11 03:23:40 +00001586 RetOps[0] = Chain; // Update chain.
1587
1588 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001589 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001590 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001591
1592 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001593 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001594}
1595
Evan Chengbf010eb2012-04-10 01:51:00 +00001596bool X86TargetLowering::isUsedByReturnOnly(SDNode *N, SDValue &Chain) const {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001597 if (N->getNumValues() != 1)
1598 return false;
1599 if (!N->hasNUsesOfValue(1, 0))
1600 return false;
1601
Evan Chengbf010eb2012-04-10 01:51:00 +00001602 SDValue TCChain = Chain;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001603 SDNode *Copy = *N->use_begin();
Chad Rosierc8d7eea2012-03-05 19:27:12 +00001604 if (Copy->getOpcode() == ISD::CopyToReg) {
1605 // If the copy has a glue operand, we conservatively assume it isn't safe to
1606 // perform a tail call.
1607 if (Copy->getOperand(Copy->getNumOperands()-1).getValueType() == MVT::Glue)
1608 return false;
Evan Chengbf010eb2012-04-10 01:51:00 +00001609 TCChain = Copy->getOperand(0);
Chad Rosierc8d7eea2012-03-05 19:27:12 +00001610 } else if (Copy->getOpcode() != ISD::FP_EXTEND)
Chad Rosier74bab7f2012-03-02 02:50:46 +00001611 return false;
1612
Evan Cheng1bf891a2010-12-01 22:59:46 +00001613 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001614 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001615 UI != UE; ++UI) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001616 if (UI->getOpcode() != X86ISD::RET_FLAG)
1617 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001618 HasRet = true;
1619 }
Evan Cheng3d2125c2010-11-30 23:55:39 +00001620
Evan Chengbf010eb2012-04-10 01:51:00 +00001621 if (!HasRet)
1622 return false;
1623
1624 Chain = TCChain;
1625 return true;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001626}
1627
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001628EVT
1629X86TargetLowering::getTypeForExtArgOrReturn(LLVMContext &Context, EVT VT,
Cameron Zwarich44579682011-03-17 14:21:56 +00001630 ISD::NodeType ExtendKind) const {
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001631 MVT ReturnMVT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001632 // TODO: Is this also valid on 32-bit?
1633 if (Subtarget->is64Bit() && VT == MVT::i1 && ExtendKind == ISD::ZERO_EXTEND)
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001634 ReturnMVT = MVT::i8;
1635 else
1636 ReturnMVT = MVT::i32;
1637
1638 EVT MinVT = getRegisterType(Context, ReturnMVT);
1639 return VT.bitsLT(MinVT) ? MinVT : VT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001640}
1641
Dan Gohman98ca4f22009-08-05 01:29:28 +00001642/// LowerCallResult - Lower the result values of a call into the
1643/// appropriate copies out of appropriate physical registers.
1644///
1645SDValue
1646X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001647 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001648 const SmallVectorImpl<ISD::InputArg> &Ins,
1649 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001650 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001651
Chris Lattnere32bbf62007-02-28 07:09:55 +00001652 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001653 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001654 bool Is64Bit = Subtarget->is64Bit();
Eric Christopher471e4222011-06-08 23:55:35 +00001655 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1656 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001657 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001658
Chris Lattner3085e152007-02-25 08:59:22 +00001659 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001660 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001661 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001662 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001663
Torok Edwin3f142c32009-02-01 18:15:56 +00001664 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001665 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001666 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001667 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001668 }
1669
Evan Cheng79fb3b42009-02-20 20:43:02 +00001670 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001671
1672 // If this is a call to a function that returns an fp value on the floating
1673 // point stack, we must guarantee the the value is popped from the stack, so
1674 // a CopyFromReg is not good enough - the copy instruction may be eliminated
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001675 // if the return value is not used. We use the FpPOP_RETVAL instruction
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001676 // instead.
1677 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1678 // If we prefer to use the value in xmm registers, copy it out as f80 and
1679 // use a truncate to move it from fp stack reg to xmm reg.
1680 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001681 SDValue Ops[] = { Chain, InFlag };
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001682 Chain = SDValue(DAG.getMachineNode(X86::FpPOP_RETVAL, dl, CopyVT,
1683 MVT::Other, MVT::Glue, Ops, 2), 1);
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001684 Val = Chain.getValue(0);
1685
1686 // Round the f80 to the right size, which also moves it to the appropriate
1687 // xmm register.
1688 if (CopyVT != VA.getValVT())
1689 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1690 // This truncation won't change the value.
1691 DAG.getIntPtrConstant(1));
Evan Cheng79fb3b42009-02-20 20:43:02 +00001692 } else {
1693 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1694 CopyVT, InFlag).getValue(1);
1695 Val = Chain.getValue(0);
1696 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001697 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001698 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001699 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001700
Dan Gohman98ca4f22009-08-05 01:29:28 +00001701 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001702}
1703
1704
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001705//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001706// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001707//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001708// StdCall calling convention seems to be standard for many Windows' API
1709// routines and around. It differs from C calling convention just a little:
1710// callee should clean up the stack, not caller. Symbols should be also
1711// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001712// For info on fast calling convention see Fast Calling Convention (tail call)
1713// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001714
Dan Gohman98ca4f22009-08-05 01:29:28 +00001715/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001716/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001717static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1718 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001719 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001720
Dan Gohman98ca4f22009-08-05 01:29:28 +00001721 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001722}
1723
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001724/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001725/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001726static bool
1727ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1728 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001729 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001730
Dan Gohman98ca4f22009-08-05 01:29:28 +00001731 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001732}
1733
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001734/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1735/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001736/// the specific parameter attribute. The copy will be passed as a byval
1737/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001738static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001739CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001740 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1741 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001742 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001743
Dale Johannesendd64c412009-02-04 00:33:20 +00001744 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Stuart Hastings03d58262011-03-10 00:25:53 +00001745 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001746 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001747}
1748
Chris Lattner29689432010-03-11 00:22:57 +00001749/// IsTailCallConvention - Return true if the calling convention is one that
1750/// supports tail call optimization.
1751static bool IsTailCallConvention(CallingConv::ID CC) {
1752 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1753}
1754
Evan Cheng485fafc2011-03-21 01:19:09 +00001755bool X86TargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
Nick Lewycky22de16d2012-01-19 00:34:10 +00001756 if (!CI->isTailCall() || getTargetMachine().Options.DisableTailCalls)
Evan Cheng485fafc2011-03-21 01:19:09 +00001757 return false;
1758
1759 CallSite CS(CI);
1760 CallingConv::ID CalleeCC = CS.getCallingConv();
1761 if (!IsTailCallConvention(CalleeCC) && CalleeCC != CallingConv::C)
1762 return false;
1763
1764 return true;
1765}
1766
Evan Cheng0c439eb2010-01-27 00:07:07 +00001767/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1768/// a tailcall target by changing its ABI.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001769static bool FuncIsMadeTailCallSafe(CallingConv::ID CC,
1770 bool GuaranteedTailCallOpt) {
Chris Lattner29689432010-03-11 00:22:57 +00001771 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001772}
1773
Dan Gohman98ca4f22009-08-05 01:29:28 +00001774SDValue
1775X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001776 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001777 const SmallVectorImpl<ISD::InputArg> &Ins,
1778 DebugLoc dl, SelectionDAG &DAG,
1779 const CCValAssign &VA,
1780 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001781 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001782 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001783 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001784 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv,
1785 getTargetMachine().Options.GuaranteedTailCallOpt);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001786 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001787 EVT ValVT;
1788
1789 // If value is passed by pointer we have address passed instead of the value
1790 // itself.
1791 if (VA.getLocInfo() == CCValAssign::Indirect)
1792 ValVT = VA.getLocVT();
1793 else
1794 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001795
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001796 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001797 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001798 // In case of tail call optimization mark all arguments mutable. Since they
1799 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001800 if (Flags.isByVal()) {
Evan Chengee2e0e32011-03-30 23:44:13 +00001801 unsigned Bytes = Flags.getByValSize();
1802 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
1803 int FI = MFI->CreateFixedObject(Bytes, VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001804 return DAG.getFrameIndex(FI, getPointerTy());
1805 } else {
1806 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001807 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001808 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1809 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001810 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001811 false, false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001812 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001813}
1814
Dan Gohman475871a2008-07-27 21:46:04 +00001815SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001816X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001817 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001818 bool isVarArg,
1819 const SmallVectorImpl<ISD::InputArg> &Ins,
1820 DebugLoc dl,
1821 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001822 SmallVectorImpl<SDValue> &InVals)
1823 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001824 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001825 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001826
Gordon Henriksen86737662008-01-05 16:56:59 +00001827 const Function* Fn = MF.getFunction();
1828 if (Fn->hasExternalLinkage() &&
1829 Subtarget->isTargetCygMing() &&
1830 Fn->getName() == "main")
1831 FuncInfo->setForceFramePointer(true);
1832
Evan Cheng1bc78042006-04-26 01:20:17 +00001833 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001834 bool Is64Bit = Subtarget->is64Bit();
Eli Friedman9a2478a2012-01-20 00:05:46 +00001835 bool IsWindows = Subtarget->isTargetWindows();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001836 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001837
Chris Lattner29689432010-03-11 00:22:57 +00001838 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1839 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001840
Chris Lattner638402b2007-02-28 07:00:42 +00001841 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001842 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001843 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001844 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001845
1846 // Allocate shadow area for Win64
1847 if (IsWin64) {
1848 CCInfo.AllocateStack(32, 8);
1849 }
1850
Duncan Sands45907662010-10-31 13:21:44 +00001851 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001852
Chris Lattnerf39f7712007-02-28 05:46:49 +00001853 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001854 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001855 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1856 CCValAssign &VA = ArgLocs[i];
1857 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1858 // places.
1859 assert(VA.getValNo() != LastVal &&
1860 "Don't support value assigned to multiple locs yet");
Duncan Sands17001ce2011-10-18 12:44:00 +00001861 (void)LastVal;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001862 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001863
Chris Lattnerf39f7712007-02-28 05:46:49 +00001864 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001865 EVT RegVT = VA.getLocVT();
Craig Topper44d23822012-02-22 05:59:10 +00001866 const TargetRegisterClass *RC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001867 if (RegVT == MVT::i32)
Craig Topperc9099502012-04-20 06:31:50 +00001868 RC = &X86::GR32RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001869 else if (Is64Bit && RegVT == MVT::i64)
Craig Topperc9099502012-04-20 06:31:50 +00001870 RC = &X86::GR64RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001871 else if (RegVT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +00001872 RC = &X86::FR32RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001873 else if (RegVT == MVT::f64)
Craig Topperc9099502012-04-20 06:31:50 +00001874 RC = &X86::FR64RegClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001875 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
Craig Topperc9099502012-04-20 06:31:50 +00001876 RC = &X86::VR256RegClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001877 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Craig Topperc9099502012-04-20 06:31:50 +00001878 RC = &X86::VR128RegClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001879 else if (RegVT == MVT::x86mmx)
Craig Topperc9099502012-04-20 06:31:50 +00001880 RC = &X86::VR64RegClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001881 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001882 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001883
Devang Patel68e6bee2011-02-21 23:21:26 +00001884 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001885 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001886
Chris Lattnerf39f7712007-02-28 05:46:49 +00001887 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1888 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1889 // right size.
1890 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001891 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001892 DAG.getValueType(VA.getValVT()));
1893 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001894 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001895 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001896 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001897 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001898
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001899 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001900 // Handle MMX values passed in XMM regs.
1901 if (RegVT.isVector()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001902 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(),
1903 ArgValue);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001904 } else
1905 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001906 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001907 } else {
1908 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001909 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001910 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001911
1912 // If value is passed via pointer - do a load.
1913 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00001914 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001915 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001916
Dan Gohman98ca4f22009-08-05 01:29:28 +00001917 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001918 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001919
Dan Gohman61a92132008-04-21 23:59:07 +00001920 // The x86-64 ABI for returning structs by value requires that we copy
1921 // the sret argument into %rax for the return. Save the argument into
1922 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001923 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001924 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1925 unsigned Reg = FuncInfo->getSRetReturnReg();
1926 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001927 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001928 FuncInfo->setSRetReturnReg(Reg);
1929 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001930 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001931 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001932 }
1933
Chris Lattnerf39f7712007-02-28 05:46:49 +00001934 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001935 // Align stack specially for tail calls.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001936 if (FuncIsMadeTailCallSafe(CallConv,
1937 MF.getTarget().Options.GuaranteedTailCallOpt))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001938 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001939
Evan Cheng1bc78042006-04-26 01:20:17 +00001940 // If the function takes variable number of arguments, make a frame index for
1941 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001942 if (isVarArg) {
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001943 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1944 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001945 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001946 }
1947 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001948 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1949
1950 // FIXME: We should really autogenerate these arrays
Craig Topperc5eaae42012-03-11 07:57:25 +00001951 static const uint16_t GPR64ArgRegsWin64[] = {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001952 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001953 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001954 static const uint16_t GPR64ArgRegs64Bit[] = {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001955 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1956 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001957 static const uint16_t XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001958 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1959 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1960 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001961 const uint16_t *GPR64ArgRegs;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001962 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001963
1964 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001965 // The XMM registers which might contain var arg parameters are shadowed
1966 // in their paired GPR. So we only need to save the GPR to their home
1967 // slots.
1968 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001969 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001970 } else {
1971 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1972 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001973
Chad Rosier30450e82011-12-22 22:35:21 +00001974 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit,
1975 TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001976 }
1977 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1978 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001979
Devang Patel578efa92009-06-05 21:57:13 +00001980 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Craig Topper1accb7e2012-01-10 06:54:16 +00001981 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001982 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001983 assert(!(NumXMMRegs && MF.getTarget().Options.UseSoftFloat &&
1984 NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001985 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001986 if (MF.getTarget().Options.UseSoftFloat || NoImplicitFloatOps ||
Craig Topper1accb7e2012-01-10 06:54:16 +00001987 !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001988 // Kernel mode asks for SSE to be disabled, so don't push them
1989 // on the stack.
1990 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001991
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001992 if (IsWin64) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001993 const TargetFrameLowering &TFI = *getTargetMachine().getFrameLowering();
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001994 // Get to the caller-allocated home save location. Add 8 to account
1995 // for the return address.
1996 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001997 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001998 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001999 // Fixup to set vararg frame on shadow area (4 x i64).
2000 if (NumIntRegs < 4)
2001 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002002 } else {
2003 // For X86-64, if there are vararg parameters that are passed via
Chad Rosier30450e82011-12-22 22:35:21 +00002004 // registers, then we must store them to their spots on the stack so
2005 // they may be loaded by deferencing the result of va_next.
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002006 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
2007 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
2008 FuncInfo->setRegSaveFrameIndex(
2009 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00002010 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002011 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002012
Gordon Henriksen86737662008-01-05 16:56:59 +00002013 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002014 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00002015 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
2016 getPointerTy());
2017 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002018 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00002019 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
2020 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00002021 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
Craig Topperc9099502012-04-20 06:31:50 +00002022 &X86::GR64RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002023 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00002024 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00002025 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002026 MachinePointerInfo::getFixedStack(
2027 FuncInfo->getRegSaveFrameIndex(), Offset),
2028 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00002029 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002030 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00002031 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002032
Dan Gohmanface41a2009-08-16 21:24:25 +00002033 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
2034 // Now store the XMM (fp + vector) parameter registers.
2035 SmallVector<SDValue, 11> SaveXMMOps;
2036 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002037
Craig Topperc9099502012-04-20 06:31:50 +00002038 unsigned AL = MF.addLiveIn(X86::AL, &X86::GR8RegClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002039 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
2040 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002041
Dan Gohman1e93df62010-04-17 14:41:14 +00002042 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2043 FuncInfo->getRegSaveFrameIndex()));
2044 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2045 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00002046
Dan Gohmanface41a2009-08-16 21:24:25 +00002047 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002048 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Craig Topperc9099502012-04-20 06:31:50 +00002049 &X86::VR128RegClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002050 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
2051 SaveXMMOps.push_back(Val);
2052 }
2053 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
2054 MVT::Other,
2055 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00002056 }
Dan Gohmanface41a2009-08-16 21:24:25 +00002057
2058 if (!MemOps.empty())
2059 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2060 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002061 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002062 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002063
Gordon Henriksen86737662008-01-05 16:56:59 +00002064 // Some CCs need callee pop.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002065 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2066 MF.getTarget().Options.GuaranteedTailCallOpt)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002067 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002068 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00002069 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00002070 // If this is an sret function, the return should pop the hidden pointer.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002071 if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
2072 ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00002073 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002074 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002075
Gordon Henriksen86737662008-01-05 16:56:59 +00002076 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002077 // RegSaveFrameIndex is X86-64 only.
2078 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00002079 if (CallConv == CallingConv::X86_FastCall ||
2080 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00002081 // fastcc functions can't have varargs.
2082 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00002083 }
Evan Cheng25caf632006-05-23 21:06:34 +00002084
Rafael Espindola76927d752011-08-30 19:39:58 +00002085 FuncInfo->setArgumentStackSize(StackSize);
2086
Dan Gohman98ca4f22009-08-05 01:29:28 +00002087 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002088}
2089
Dan Gohman475871a2008-07-27 21:46:04 +00002090SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002091X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
2092 SDValue StackPtr, SDValue Arg,
2093 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00002094 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00002095 ISD::ArgFlagsTy Flags) const {
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002096 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00002097 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00002098 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002099 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00002100 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002101
2102 return DAG.getStore(Chain, dl, Arg, PtrOff,
2103 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00002104 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00002105}
2106
Bill Wendling64e87322009-01-16 19:25:27 +00002107/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002108/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00002109SDValue
2110X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00002111 SDValue &OutRetAddr, SDValue Chain,
2112 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00002113 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002114 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00002115 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002116 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00002117
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002118 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00002119 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002120 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002121 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002122}
2123
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002124/// EmitTailCallStoreRetAddr - Emit a store of the return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002125/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00002126static SDValue
2127EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002128 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00002129 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002130 // Store the return address to the appropriate stack slot.
2131 if (!FPDiff) return Chain;
2132 // Calculate the new stack slot for the return address.
2133 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00002134 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00002135 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00002136 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002137 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002138 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00002139 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00002140 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002141 return Chain;
2142}
2143
Dan Gohman98ca4f22009-08-05 01:29:28 +00002144SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00002145X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002146 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00002147 bool doesNotRet, bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002148 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002149 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002150 const SmallVectorImpl<ISD::InputArg> &Ins,
2151 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002152 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002153 MachineFunction &MF = DAG.getMachineFunction();
2154 bool Is64Bit = Subtarget->is64Bit();
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002155 bool IsWin64 = Subtarget->isTargetWin64();
Eli Friedman9a2478a2012-01-20 00:05:46 +00002156 bool IsWindows = Subtarget->isTargetWindows();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002157 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00002158 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002159
Nick Lewycky22de16d2012-01-19 00:34:10 +00002160 if (MF.getTarget().Options.DisableTailCalls)
2161 isTailCall = false;
2162
Evan Cheng5f941932010-02-05 02:21:12 +00002163 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002164 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00002165 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
2166 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00002167 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00002168
2169 // Sibcalls are automatically detected tailcalls which do not require
2170 // ABI changes.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002171 if (!MF.getTarget().Options.GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00002172 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00002173
2174 if (isTailCall)
2175 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00002176 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00002177
Chris Lattner29689432010-03-11 00:22:57 +00002178 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
2179 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00002180
Chris Lattner638402b2007-02-28 07:00:42 +00002181 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00002182 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002183 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002184 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002185
2186 // Allocate shadow area for Win64
2187 if (IsWin64) {
2188 CCInfo.AllocateStack(32, 8);
2189 }
2190
Duncan Sands45907662010-10-31 13:21:44 +00002191 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00002192
Chris Lattner423c5f42007-02-28 05:31:48 +00002193 // Get a count of how many bytes are to be pushed on the stack.
2194 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00002195 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00002196 // This is a sibcall. The memory operands are available in caller's
2197 // own caller's stack.
2198 NumBytes = 0;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002199 else if (getTargetMachine().Options.GuaranteedTailCallOpt &&
2200 IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00002201 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002202
Gordon Henriksen86737662008-01-05 16:56:59 +00002203 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00002204 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002205 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00002206 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00002207 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
2208 FPDiff = NumBytesCallerPushed - NumBytes;
2209
2210 // Set the delta of movement of the returnaddr stackslot.
2211 // But only set if delta is greater than previous delta.
2212 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
2213 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
2214 }
2215
Evan Chengf22f9b32010-02-06 03:28:46 +00002216 if (!IsSibcall)
2217 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002218
Dan Gohman475871a2008-07-27 21:46:04 +00002219 SDValue RetAddrFrIdx;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002220 // Load return address for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00002221 if (isTailCall && FPDiff)
2222 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
2223 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002224
Dan Gohman475871a2008-07-27 21:46:04 +00002225 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2226 SmallVector<SDValue, 8> MemOpChains;
2227 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00002228
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002229 // Walk the register/memloc assignments, inserting copies/loads. In the case
2230 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00002231 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2232 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002233 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00002234 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002235 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00002236 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00002237
Chris Lattner423c5f42007-02-28 05:31:48 +00002238 // Promote the value if needed.
2239 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002240 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00002241 case CCValAssign::Full: break;
2242 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002243 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002244 break;
2245 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002246 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002247 break;
2248 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002249 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
2250 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002251 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00002252 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
2253 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002254 } else
2255 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
2256 break;
2257 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002258 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002259 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002260 case CCValAssign::Indirect: {
2261 // Store the argument.
2262 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002263 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002264 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00002265 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002266 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002267 Arg = SpillSlot;
2268 break;
2269 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002270 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002271
Chris Lattner423c5f42007-02-28 05:31:48 +00002272 if (VA.isRegLoc()) {
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002273 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2274 if (isVarArg && IsWin64) {
2275 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2276 // shadow reg if callee is a varargs function.
2277 unsigned ShadowReg = 0;
2278 switch (VA.getLocReg()) {
2279 case X86::XMM0: ShadowReg = X86::RCX; break;
2280 case X86::XMM1: ShadowReg = X86::RDX; break;
2281 case X86::XMM2: ShadowReg = X86::R8; break;
2282 case X86::XMM3: ShadowReg = X86::R9; break;
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002283 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002284 if (ShadowReg)
2285 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002286 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002287 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002288 assert(VA.isMemLoc());
2289 if (StackPtr.getNode() == 0)
2290 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2291 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2292 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002293 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002294 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002295
Evan Cheng32fe1032006-05-25 00:59:30 +00002296 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002297 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002298 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002299
Evan Cheng347d5f72006-04-28 21:29:37 +00002300 // Build a sequence of copy-to-reg nodes chained together with token chain
2301 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002302 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002303 // Tail call byval lowering might overwrite argument registers so in case of
2304 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002305 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002306 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002307 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002308 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002309 InFlag = Chain.getValue(1);
2310 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002311
Chris Lattner88e1fd52009-07-09 04:24:46 +00002312 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002313 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2314 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002315 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002316 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2317 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002318 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002319 InFlag);
2320 InFlag = Chain.getValue(1);
2321 } else {
2322 // If we are tail calling and generating PIC/GOT style code load the
2323 // address of the callee into ECX. The value in ecx is used as target of
2324 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2325 // for tail calls on PIC/GOT architectures. Normally we would just put the
2326 // address of GOT into ebx and then call target@PLT. But for tail calls
2327 // ebx would be restored (since ebx is callee saved) before jumping to the
2328 // target@PLT.
2329
2330 // Note: The actual moving to ECX is done further down.
2331 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2332 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2333 !G->getGlobal()->hasProtectedVisibility())
2334 Callee = LowerGlobalAddress(Callee, DAG);
2335 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002336 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002337 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002338 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002339
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002340 if (Is64Bit && isVarArg && !IsWin64) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002341 // From AMD64 ABI document:
2342 // For calls that may call functions that use varargs or stdargs
2343 // (prototype-less calls or calls to functions containing ellipsis (...) in
2344 // the declaration) %al is used as hidden argument to specify the number
2345 // of SSE registers used. The contents of %al do not need to match exactly
2346 // the number of registers, but must be an ubound on the number of SSE
2347 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002348
Gordon Henriksen86737662008-01-05 16:56:59 +00002349 // Count the number of XMM registers allocated.
Craig Topperc5eaae42012-03-11 07:57:25 +00002350 static const uint16_t XMMArgRegs[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00002351 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2352 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2353 };
2354 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Craig Topper1accb7e2012-01-10 06:54:16 +00002355 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002356 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002357
Dale Johannesendd64c412009-02-04 00:33:20 +00002358 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002359 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002360 InFlag = Chain.getValue(1);
2361 }
2362
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002363
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002364 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002365 if (isTailCall) {
2366 // Force all the incoming stack arguments to be loaded from the stack
2367 // before any new outgoing arguments are stored to the stack, because the
2368 // outgoing stack slots may alias the incoming argument stack slots, and
2369 // the alias isn't otherwise explicit. This is slightly more conservative
2370 // than necessary, because it means that each store effectively depends
2371 // on every argument instead of just those arguments it would clobber.
2372 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2373
Dan Gohman475871a2008-07-27 21:46:04 +00002374 SmallVector<SDValue, 8> MemOpChains2;
2375 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002376 int FI = 0;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002377 // Do not flag preceding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002378 InFlag = SDValue();
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002379 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002380 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2381 CCValAssign &VA = ArgLocs[i];
2382 if (VA.isRegLoc())
2383 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002384 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002385 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002386 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002387 // Create frame index.
2388 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002389 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002390 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002391 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002392
Duncan Sands276dcbd2008-03-21 09:14:45 +00002393 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002394 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002395 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002396 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002397 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002398 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002399 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002400
Dan Gohman98ca4f22009-08-05 01:29:28 +00002401 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2402 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002403 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002404 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002405 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002406 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002407 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002408 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002409 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002410 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002411 }
2412 }
2413
2414 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002415 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002416 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002417
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002418 // Copy arguments to their registers.
2419 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002420 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002421 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002422 InFlag = Chain.getValue(1);
2423 }
Dan Gohman475871a2008-07-27 21:46:04 +00002424 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002425
Gordon Henriksen86737662008-01-05 16:56:59 +00002426 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002427 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002428 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002429 }
2430
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002431 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2432 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2433 // In the 64-bit large code model, we have to make all calls
2434 // through a register, since the call instruction's 32-bit
2435 // pc-relative offset may not be large enough to hold the whole
2436 // address.
2437 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002438 // If the callee is a GlobalAddress node (quite common, every direct call
2439 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2440 // it.
2441
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002442 // We should use extra load for direct calls to dllimported functions in
2443 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002444 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002445 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002446 unsigned char OpFlags = 0;
John McCall3a3465b2011-06-15 20:36:13 +00002447 bool ExtraLoad = false;
2448 unsigned WrapperKind = ISD::DELETED_NODE;
Eric Christopherfd179292009-08-27 18:07:15 +00002449
Chris Lattner48a7d022009-07-09 05:02:21 +00002450 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2451 // external symbols most go through the PLT in PIC mode. If the symbol
2452 // has hidden or protected visibility, or if it is static or local, then
2453 // we don't need to use the PLT - we can directly call it.
2454 if (Subtarget->isTargetELF() &&
2455 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002456 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002457 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002458 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002459 (GV->isDeclaration() || GV->isWeakForLinker()) &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002460 (!Subtarget->getTargetTriple().isMacOSX() ||
2461 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002462 // PC-relative references to external symbols should go through $stub,
2463 // unless we're building with the leopard linker or later, which
2464 // automatically synthesizes these stubs.
2465 OpFlags = X86II::MO_DARWIN_STUB;
John McCall3a3465b2011-06-15 20:36:13 +00002466 } else if (Subtarget->isPICStyleRIPRel() &&
2467 isa<Function>(GV) &&
2468 cast<Function>(GV)->hasFnAttr(Attribute::NonLazyBind)) {
2469 // If the function is marked as non-lazy, generate an indirect call
2470 // which loads from the GOT directly. This avoids runtime overhead
2471 // at the cost of eager binding (and one extra byte of encoding).
2472 OpFlags = X86II::MO_GOTPCREL;
2473 WrapperKind = X86ISD::WrapperRIP;
2474 ExtraLoad = true;
Chris Lattner74e726e2009-07-09 05:27:35 +00002475 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002476
Devang Patel0d881da2010-07-06 22:08:15 +00002477 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002478 G->getOffset(), OpFlags);
John McCall3a3465b2011-06-15 20:36:13 +00002479
2480 // Add a wrapper if needed.
2481 if (WrapperKind != ISD::DELETED_NODE)
2482 Callee = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Callee);
2483 // Add extra indirection if needed.
2484 if (ExtraLoad)
2485 Callee = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Callee,
2486 MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002487 false, false, false, 0);
Chris Lattner48a7d022009-07-09 05:02:21 +00002488 }
Bill Wendling056292f2008-09-16 21:48:12 +00002489 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002490 unsigned char OpFlags = 0;
2491
Evan Cheng1bf891a2010-12-01 22:59:46 +00002492 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2493 // external symbols should go through the PLT.
2494 if (Subtarget->isTargetELF() &&
2495 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2496 OpFlags = X86II::MO_PLT;
2497 } else if (Subtarget->isPICStyleStubAny() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002498 (!Subtarget->getTargetTriple().isMacOSX() ||
2499 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Evan Cheng1bf891a2010-12-01 22:59:46 +00002500 // PC-relative references to external symbols should go through $stub,
2501 // unless we're building with the leopard linker or later, which
2502 // automatically synthesizes these stubs.
2503 OpFlags = X86II::MO_DARWIN_STUB;
Chris Lattner74e726e2009-07-09 05:27:35 +00002504 }
Eric Christopherfd179292009-08-27 18:07:15 +00002505
Chris Lattner48a7d022009-07-09 05:02:21 +00002506 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2507 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002508 }
2509
Chris Lattnerd96d0722007-02-25 06:40:16 +00002510 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002511 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002512 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002513
Evan Chengf22f9b32010-02-06 03:28:46 +00002514 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002515 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2516 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002517 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002518 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002519
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002520 Ops.push_back(Chain);
2521 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002522
Dan Gohman98ca4f22009-08-05 01:29:28 +00002523 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002524 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002525
Gordon Henriksen86737662008-01-05 16:56:59 +00002526 // Add argument registers to the end of the list so that they are known live
2527 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002528 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2529 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2530 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002531
Evan Cheng586ccac2008-03-18 23:36:35 +00002532 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002533 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002534 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2535
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00002536 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002537 if (Is64Bit && isVarArg && !IsWin64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002538 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002539
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +00002540 // Add a register mask operand representing the call-preserved registers.
2541 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2542 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
2543 assert(Mask && "Missing call preserved mask for calling convention");
2544 Ops.push_back(DAG.getRegisterMask(Mask));
Jakob Stoklund Olesenc38c4562012-01-18 23:52:22 +00002545
Gabor Greifba36cb52008-08-28 21:40:38 +00002546 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002547 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002548
Dan Gohman98ca4f22009-08-05 01:29:28 +00002549 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002550 // We used to do:
2551 //// If this is the first return lowered for this function, add the regs
2552 //// to the liveout set for the function.
2553 // This isn't right, although it's probably harmless on x86; liveouts
2554 // should be computed from returns not tail calls. Consider a void
2555 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002556 return DAG.getNode(X86ISD::TC_RETURN, dl,
2557 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002558 }
2559
Dale Johannesenace16102009-02-03 19:33:06 +00002560 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002561 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002562
Chris Lattner2d297092006-05-23 18:50:38 +00002563 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002564 unsigned NumBytesForCalleeToPush;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002565 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2566 getTargetMachine().Options.GuaranteedTailCallOpt))
Gordon Henriksen86737662008-01-05 16:56:59 +00002567 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Eli Friedman9a2478a2012-01-20 00:05:46 +00002568 else if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
2569 IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002570 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002571 // pops the hidden struct pointer, so we have to push it back.
2572 // This is common for Darwin/X86, Linux & Mingw32 targets.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002573 // For MSVC Win32 targets, the caller pops the hidden struct pointer.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002574 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002575 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002576 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002577
Gordon Henriksenae636f82008-01-03 16:47:34 +00002578 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002579 if (!IsSibcall) {
2580 Chain = DAG.getCALLSEQ_END(Chain,
2581 DAG.getIntPtrConstant(NumBytes, true),
2582 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2583 true),
2584 InFlag);
2585 InFlag = Chain.getValue(1);
2586 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002587
Chris Lattner3085e152007-02-25 08:59:22 +00002588 // Handle result values, copying them out of physregs into vregs that we
2589 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002590 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2591 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002592}
2593
Evan Cheng25ab6902006-09-08 06:48:29 +00002594
2595//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002596// Fast Calling Convention (tail call) implementation
2597//===----------------------------------------------------------------------===//
2598
2599// Like std call, callee cleans arguments, convention except that ECX is
2600// reserved for storing the tail called function address. Only 2 registers are
2601// free for argument passing (inreg). Tail call optimization is performed
2602// provided:
2603// * tailcallopt is enabled
2604// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002605// On X86_64 architecture with GOT-style position independent code only local
2606// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002607// To keep the stack aligned according to platform abi the function
2608// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2609// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002610// If a tail called function callee has more arguments than the caller the
2611// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002612// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002613// original REtADDR, but before the saved framepointer or the spilled registers
2614// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2615// stack layout:
2616// arg1
2617// arg2
2618// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002619// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002620// move area ]
2621// (possible EBP)
2622// ESI
2623// EDI
2624// local1 ..
2625
2626/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2627/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002628unsigned
2629X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2630 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002631 MachineFunction &MF = DAG.getMachineFunction();
2632 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002633 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002634 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002635 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002636 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002637 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002638 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2639 // Number smaller than 12 so just add the difference.
2640 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2641 } else {
2642 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002643 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002644 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002645 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002646 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002647}
2648
Evan Cheng5f941932010-02-05 02:21:12 +00002649/// MatchingStackOffset - Return true if the given stack call argument is
2650/// already available in the same position (relatively) of the caller's
2651/// incoming argument stack.
2652static
2653bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2654 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2655 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002656 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2657 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002658 if (Arg.getOpcode() == ISD::CopyFromReg) {
2659 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00002660 if (!TargetRegisterInfo::isVirtualRegister(VR))
Evan Cheng5f941932010-02-05 02:21:12 +00002661 return false;
2662 MachineInstr *Def = MRI->getVRegDef(VR);
2663 if (!Def)
2664 return false;
2665 if (!Flags.isByVal()) {
2666 if (!TII->isLoadFromStackSlot(Def, FI))
2667 return false;
2668 } else {
2669 unsigned Opcode = Def->getOpcode();
2670 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2671 Def->getOperand(1).isFI()) {
2672 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002673 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002674 } else
2675 return false;
2676 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002677 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2678 if (Flags.isByVal())
2679 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002680 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002681 // define @foo(%struct.X* %A) {
2682 // tail call @bar(%struct.X* byval %A)
2683 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002684 return false;
2685 SDValue Ptr = Ld->getBasePtr();
2686 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2687 if (!FINode)
2688 return false;
2689 FI = FINode->getIndex();
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002690 } else if (Arg.getOpcode() == ISD::FrameIndex && Flags.isByVal()) {
Chad Rosier14d71aa2011-06-25 18:51:28 +00002691 FrameIndexSDNode *FINode = cast<FrameIndexSDNode>(Arg);
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002692 FI = FINode->getIndex();
2693 Bytes = Flags.getByValSize();
Evan Cheng4cae1332010-03-05 08:38:04 +00002694 } else
2695 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002696
Evan Cheng4cae1332010-03-05 08:38:04 +00002697 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002698 if (!MFI->isFixedObjectIndex(FI))
2699 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002700 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002701}
2702
Dan Gohman98ca4f22009-08-05 01:29:28 +00002703/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2704/// for tail call optimization. Targets which want to do tail call
2705/// optimization should implement this function.
2706bool
2707X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002708 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002709 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002710 bool isCalleeStructRet,
2711 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002712 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002713 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002714 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002715 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002716 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002717 CalleeCC != CallingConv::C)
2718 return false;
2719
Evan Cheng7096ae42010-01-29 06:45:59 +00002720 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002721 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002722 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002723 CallingConv::ID CallerCC = CallerF->getCallingConv();
2724 bool CCMatch = CallerCC == CalleeCC;
2725
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002726 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002727 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002728 return true;
2729 return false;
2730 }
2731
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002732 // Look for obvious safe cases to perform tail call optimization that do not
2733 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002734
Evan Cheng2c12cb42010-03-26 16:26:03 +00002735 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2736 // emit a special epilogue.
2737 if (RegInfo->needsStackRealignment(MF))
2738 return false;
2739
Evan Chenga375d472010-03-15 18:54:48 +00002740 // Also avoid sibcall optimization if either caller or callee uses struct
2741 // return semantics.
2742 if (isCalleeStructRet || isCallerStructRet)
2743 return false;
2744
Chad Rosier2416da32011-06-24 21:15:36 +00002745 // An stdcall caller is expected to clean up its arguments; the callee
2746 // isn't going to do that.
2747 if (!CCMatch && CallerCC==CallingConv::X86_StdCall)
2748 return false;
2749
Chad Rosier871f6642011-05-18 19:59:50 +00002750 // Do not sibcall optimize vararg calls unless all arguments are passed via
Chad Rosiera1660892011-05-20 00:59:28 +00002751 // registers.
Chad Rosier871f6642011-05-18 19:59:50 +00002752 if (isVarArg && !Outs.empty()) {
Chad Rosiera1660892011-05-20 00:59:28 +00002753
2754 // Optimizing for varargs on Win64 is unlikely to be safe without
2755 // additional testing.
2756 if (Subtarget->isTargetWin64())
2757 return false;
2758
Chad Rosier871f6642011-05-18 19:59:50 +00002759 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002760 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2761 getTargetMachine(), ArgLocs, *DAG.getContext());
Chad Rosier871f6642011-05-18 19:59:50 +00002762
Chad Rosier871f6642011-05-18 19:59:50 +00002763 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
2764 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i)
2765 if (!ArgLocs[i].isRegLoc())
2766 return false;
2767 }
2768
Chad Rosier30450e82011-12-22 22:35:21 +00002769 // If the call result is in ST0 / ST1, it needs to be popped off the x87
2770 // stack. Therefore, if it's not used by the call it is not safe to optimize
2771 // this into a sibcall.
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002772 bool Unused = false;
2773 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2774 if (!Ins[i].Used) {
2775 Unused = true;
2776 break;
2777 }
2778 }
2779 if (Unused) {
2780 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002781 CCState CCInfo(CalleeCC, false, DAG.getMachineFunction(),
2782 getTargetMachine(), RVLocs, *DAG.getContext());
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002783 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002784 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002785 CCValAssign &VA = RVLocs[i];
2786 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2787 return false;
2788 }
2789 }
2790
Evan Cheng13617962010-04-30 01:12:32 +00002791 // If the calling conventions do not match, then we'd better make sure the
2792 // results are returned in the same way as what the caller expects.
2793 if (!CCMatch) {
2794 SmallVector<CCValAssign, 16> RVLocs1;
Eric Christopher471e4222011-06-08 23:55:35 +00002795 CCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
2796 getTargetMachine(), RVLocs1, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002797 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2798
2799 SmallVector<CCValAssign, 16> RVLocs2;
Eric Christopher471e4222011-06-08 23:55:35 +00002800 CCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
2801 getTargetMachine(), RVLocs2, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002802 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2803
2804 if (RVLocs1.size() != RVLocs2.size())
2805 return false;
2806 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2807 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2808 return false;
2809 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2810 return false;
2811 if (RVLocs1[i].isRegLoc()) {
2812 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2813 return false;
2814 } else {
2815 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2816 return false;
2817 }
2818 }
2819 }
2820
Evan Chenga6bff982010-01-30 01:22:00 +00002821 // If the callee takes no arguments then go on to check the results of the
2822 // call.
2823 if (!Outs.empty()) {
2824 // Check if stack adjustment is needed. For now, do not do this if any
2825 // argument is passed on the stack.
2826 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002827 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2828 getTargetMachine(), ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002829
2830 // Allocate shadow area for Win64
2831 if (Subtarget->isTargetWin64()) {
2832 CCInfo.AllocateStack(32, 8);
2833 }
2834
Duncan Sands45907662010-10-31 13:21:44 +00002835 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Stuart Hastings6db2c2f2011-05-17 16:59:46 +00002836 if (CCInfo.getNextStackOffset()) {
Evan Chengb2c92902010-02-02 02:22:50 +00002837 MachineFunction &MF = DAG.getMachineFunction();
2838 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2839 return false;
Evan Chengb2c92902010-02-02 02:22:50 +00002840
2841 // Check if the arguments are already laid out in the right way as
2842 // the caller's fixed stack objects.
2843 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002844 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2845 const X86InstrInfo *TII =
2846 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002847 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2848 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002849 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002850 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002851 if (VA.getLocInfo() == CCValAssign::Indirect)
2852 return false;
2853 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002854 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2855 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002856 return false;
2857 }
2858 }
2859 }
Evan Cheng9c044672010-05-29 01:35:22 +00002860
2861 // If the tailcall address may be in a register, then make sure it's
2862 // possible to register allocate for it. In 32-bit, the call address can
2863 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002864 // callee-saved registers are restored. These happen to be the same
2865 // registers used to pass 'inreg' arguments so watch out for those.
2866 if (!Subtarget->is64Bit() &&
2867 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002868 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002869 unsigned NumInRegs = 0;
2870 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2871 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002872 if (!VA.isRegLoc())
2873 continue;
2874 unsigned Reg = VA.getLocReg();
2875 switch (Reg) {
2876 default: break;
2877 case X86::EAX: case X86::EDX: case X86::ECX:
2878 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002879 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002880 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002881 }
2882 }
2883 }
Evan Chenga6bff982010-01-30 01:22:00 +00002884 }
Evan Chengb1712452010-01-27 06:25:16 +00002885
Evan Cheng86809cc2010-02-03 03:28:02 +00002886 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002887}
2888
Dan Gohman3df24e62008-09-03 23:12:08 +00002889FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002890X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2891 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002892}
2893
2894
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002895//===----------------------------------------------------------------------===//
2896// Other Lowering Hooks
2897//===----------------------------------------------------------------------===//
2898
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002899static bool MayFoldLoad(SDValue Op) {
2900 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2901}
2902
2903static bool MayFoldIntoStore(SDValue Op) {
2904 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2905}
2906
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002907static bool isTargetShuffle(unsigned Opcode) {
2908 switch(Opcode) {
2909 default: return false;
2910 case X86ISD::PSHUFD:
2911 case X86ISD::PSHUFHW:
2912 case X86ISD::PSHUFLW:
Craig Topperb3982da2011-12-31 23:50:21 +00002913 case X86ISD::SHUFP:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002914 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002915 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002916 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002917 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002918 case X86ISD::MOVLPS:
2919 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002920 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002921 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002922 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002923 case X86ISD::MOVSS:
2924 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002925 case X86ISD::UNPCKL:
2926 case X86ISD::UNPCKH:
Craig Topper316cd2a2011-11-30 06:25:25 +00002927 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +00002928 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002929 return true;
2930 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002931}
2932
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002933static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00002934 SDValue V1, SelectionDAG &DAG) {
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002935 switch(Opc) {
2936 default: llvm_unreachable("Unknown x86 shuffle node");
2937 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002938 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002939 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002940 return DAG.getNode(Opc, dl, VT, V1);
2941 }
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002942}
2943
2944static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00002945 SDValue V1, unsigned TargetMask,
2946 SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002947 switch(Opc) {
2948 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002949 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002950 case X86ISD::PSHUFHW:
2951 case X86ISD::PSHUFLW:
Craig Topper316cd2a2011-11-30 06:25:25 +00002952 case X86ISD::VPERMILP:
Craig Topper8325c112012-04-16 00:41:45 +00002953 case X86ISD::VPERMI:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002954 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2955 }
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002956}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002957
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002958static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00002959 SDValue V1, SDValue V2, unsigned TargetMask,
2960 SelectionDAG &DAG) {
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002961 switch(Opc) {
2962 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002963 case X86ISD::PALIGN:
Craig Topperb3982da2011-12-31 23:50:21 +00002964 case X86ISD::SHUFP:
Craig Topperec24e612011-11-30 07:47:51 +00002965 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002966 return DAG.getNode(Opc, dl, VT, V1, V2,
2967 DAG.getConstant(TargetMask, MVT::i8));
2968 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002969}
2970
2971static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2972 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2973 switch(Opc) {
2974 default: llvm_unreachable("Unknown x86 shuffle node");
2975 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002976 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002977 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002978 case X86ISD::MOVLPS:
2979 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002980 case X86ISD::MOVSS:
2981 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002982 case X86ISD::UNPCKL:
2983 case X86ISD::UNPCKH:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002984 return DAG.getNode(Opc, dl, VT, V1, V2);
2985 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002986}
2987
Dan Gohmand858e902010-04-17 15:26:15 +00002988SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002989 MachineFunction &MF = DAG.getMachineFunction();
2990 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2991 int ReturnAddrIndex = FuncInfo->getRAIndex();
2992
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002993 if (ReturnAddrIndex == 0) {
2994 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002995 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002996 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002997 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002998 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002999 }
3000
Evan Cheng25ab6902006-09-08 06:48:29 +00003001 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00003002}
3003
3004
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00003005bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
3006 bool hasSymbolicDisplacement) {
3007 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00003008 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00003009 return false;
3010
3011 // If we don't have a symbolic displacement - we don't have any extra
3012 // restrictions.
3013 if (!hasSymbolicDisplacement)
3014 return true;
3015
3016 // FIXME: Some tweaks might be needed for medium code model.
3017 if (M != CodeModel::Small && M != CodeModel::Kernel)
3018 return false;
3019
3020 // For small code model we assume that latest object is 16MB before end of 31
3021 // bits boundary. We may also accept pretty large negative constants knowing
3022 // that all objects are in the positive half of address space.
3023 if (M == CodeModel::Small && Offset < 16*1024*1024)
3024 return true;
3025
3026 // For kernel code model we know that all object resist in the negative half
3027 // of 32bits address space. We may not accept negative offsets, since they may
3028 // be just off and we may accept pretty large positive ones.
3029 if (M == CodeModel::Kernel && Offset > 0)
3030 return true;
3031
3032 return false;
3033}
3034
Evan Chengef41ff62011-06-23 17:54:54 +00003035/// isCalleePop - Determines whether the callee is required to pop its
3036/// own arguments. Callee pop is necessary to support tail calls.
3037bool X86::isCalleePop(CallingConv::ID CallingConv,
3038 bool is64Bit, bool IsVarArg, bool TailCallOpt) {
3039 if (IsVarArg)
3040 return false;
3041
3042 switch (CallingConv) {
3043 default:
3044 return false;
3045 case CallingConv::X86_StdCall:
3046 return !is64Bit;
3047 case CallingConv::X86_FastCall:
3048 return !is64Bit;
3049 case CallingConv::X86_ThisCall:
3050 return !is64Bit;
3051 case CallingConv::Fast:
3052 return TailCallOpt;
3053 case CallingConv::GHC:
3054 return TailCallOpt;
3055 }
3056}
3057
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003058/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
3059/// specific condition code, returning the condition code and the LHS/RHS of the
3060/// comparison to make.
3061static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
3062 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00003063 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003064 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3065 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
3066 // X > -1 -> X == 0, jump !sign.
3067 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003068 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003069 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
3070 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003071 return X86::COND_S;
Andrew Trickf6c39412011-03-23 23:11:02 +00003072 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00003073 // X < 1 -> X <= 0
3074 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003075 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003076 }
Chris Lattnerf9570512006-09-13 03:22:10 +00003077 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003078
Evan Chengd9558e02006-01-06 00:43:03 +00003079 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003080 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003081 case ISD::SETEQ: return X86::COND_E;
3082 case ISD::SETGT: return X86::COND_G;
3083 case ISD::SETGE: return X86::COND_GE;
3084 case ISD::SETLT: return X86::COND_L;
3085 case ISD::SETLE: return X86::COND_LE;
3086 case ISD::SETNE: return X86::COND_NE;
3087 case ISD::SETULT: return X86::COND_B;
3088 case ISD::SETUGT: return X86::COND_A;
3089 case ISD::SETULE: return X86::COND_BE;
3090 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00003091 }
Chris Lattner4c78e022008-12-23 23:42:27 +00003092 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003093
Chris Lattner4c78e022008-12-23 23:42:27 +00003094 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00003095
Chris Lattner4c78e022008-12-23 23:42:27 +00003096 // If LHS is a foldable load, but RHS is not, flip the condition.
Rafael Espindolaf297c932011-02-03 03:58:05 +00003097 if (ISD::isNON_EXTLoad(LHS.getNode()) &&
3098 !ISD::isNON_EXTLoad(RHS.getNode())) {
Chris Lattner4c78e022008-12-23 23:42:27 +00003099 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
3100 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00003101 }
3102
Chris Lattner4c78e022008-12-23 23:42:27 +00003103 switch (SetCCOpcode) {
3104 default: break;
3105 case ISD::SETOLT:
3106 case ISD::SETOLE:
3107 case ISD::SETUGT:
3108 case ISD::SETUGE:
3109 std::swap(LHS, RHS);
3110 break;
3111 }
3112
3113 // On a floating point condition, the flags are set as follows:
3114 // ZF PF CF op
3115 // 0 | 0 | 0 | X > Y
3116 // 0 | 0 | 1 | X < Y
3117 // 1 | 0 | 0 | X == Y
3118 // 1 | 1 | 1 | unordered
3119 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003120 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00003121 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003122 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00003123 case ISD::SETOLT: // flipped
3124 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003125 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00003126 case ISD::SETOLE: // flipped
3127 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003128 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003129 case ISD::SETUGT: // flipped
3130 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003131 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00003132 case ISD::SETUGE: // flipped
3133 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003134 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003135 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003136 case ISD::SETNE: return X86::COND_NE;
3137 case ISD::SETUO: return X86::COND_P;
3138 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00003139 case ISD::SETOEQ:
3140 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00003141 }
Evan Chengd9558e02006-01-06 00:43:03 +00003142}
3143
Evan Cheng4a460802006-01-11 00:33:36 +00003144/// hasFPCMov - is there a floating point cmov for the specific X86 condition
3145/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00003146/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00003147static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00003148 switch (X86CC) {
3149 default:
3150 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00003151 case X86::COND_B:
3152 case X86::COND_BE:
3153 case X86::COND_E:
3154 case X86::COND_P:
3155 case X86::COND_A:
3156 case X86::COND_AE:
3157 case X86::COND_NE:
3158 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00003159 return true;
3160 }
3161}
3162
Evan Chengeb2f9692009-10-27 19:56:55 +00003163/// isFPImmLegal - Returns true if the target can instruction select the
3164/// specified FP immediate natively. If false, the legalizer will
3165/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003166bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00003167 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
3168 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
3169 return true;
3170 }
3171 return false;
3172}
3173
Nate Begeman9008ca62009-04-27 18:41:29 +00003174/// isUndefOrInRange - Return true if Val is undef or if its value falls within
3175/// the specified range (L, H].
3176static bool isUndefOrInRange(int Val, int Low, int Hi) {
3177 return (Val < 0) || (Val >= Low && Val < Hi);
3178}
3179
3180/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
3181/// specified value.
3182static bool isUndefOrEqual(int Val, int CmpVal) {
3183 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003184 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003185 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00003186}
3187
Bruno Cardoso Lopes4002d7e2011-08-12 21:54:42 +00003188/// isSequentialOrUndefInRange - Return true if every element in Mask, begining
3189/// from position Pos and ending in Pos+Size, falls within the specified
3190/// sequential range (L, L+Pos]. or is undef.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003191static bool isSequentialOrUndefInRange(ArrayRef<int> Mask,
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003192 int Pos, int Size, int Low) {
3193 for (int i = Pos, e = Pos+Size; i != e; ++i, ++Low)
3194 if (!isUndefOrEqual(Mask[i], Low))
3195 return false;
3196 return true;
3197}
3198
Nate Begeman9008ca62009-04-27 18:41:29 +00003199/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
3200/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
3201/// the second operand.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003202static bool isPSHUFDMask(ArrayRef<int> Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003203 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00003204 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00003205 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00003206 return (Mask[0] < 2 && Mask[1] < 2);
3207 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003208}
3209
Nate Begeman9008ca62009-04-27 18:41:29 +00003210/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
3211/// is suitable for input to PSHUFHW.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003212static bool isPSHUFHWMask(ArrayRef<int> Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003213 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00003214 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003215
Nate Begeman9008ca62009-04-27 18:41:29 +00003216 // Lower quadword copied in order or undef.
Craig Topperc612d792012-01-02 09:17:37 +00003217 if (!isSequentialOrUndefInRange(Mask, 0, 4, 0))
3218 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003219
Evan Cheng506d3df2006-03-29 23:07:14 +00003220 // Upper quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003221 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003222 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00003223 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003224
Evan Cheng506d3df2006-03-29 23:07:14 +00003225 return true;
3226}
3227
Nate Begeman9008ca62009-04-27 18:41:29 +00003228/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
3229/// is suitable for input to PSHUFLW.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003230static bool isPSHUFLWMask(ArrayRef<int> Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003231 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00003232 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003233
Rafael Espindola15684b22009-04-24 12:40:33 +00003234 // Upper quadword copied in order.
Craig Topperc612d792012-01-02 09:17:37 +00003235 if (!isSequentialOrUndefInRange(Mask, 4, 4, 4))
3236 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003237
Rafael Espindola15684b22009-04-24 12:40:33 +00003238 // Lower quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003239 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003240 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00003241 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003242
Rafael Espindola15684b22009-04-24 12:40:33 +00003243 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003244}
3245
Nate Begemana09008b2009-10-19 02:17:23 +00003246/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
3247/// is suitable for input to PALIGNR.
Craig Topper0e2037b2012-01-20 05:53:00 +00003248static bool isPALIGNRMask(ArrayRef<int> Mask, EVT VT,
3249 const X86Subtarget *Subtarget) {
3250 if ((VT.getSizeInBits() == 128 && !Subtarget->hasSSSE3()) ||
3251 (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2()))
Bruno Cardoso Lopes9065d4b2011-07-29 01:30:59 +00003252 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003253
Craig Topper0e2037b2012-01-20 05:53:00 +00003254 unsigned NumElts = VT.getVectorNumElements();
3255 unsigned NumLanes = VT.getSizeInBits()/128;
3256 unsigned NumLaneElts = NumElts/NumLanes;
3257
3258 // Do not handle 64-bit element shuffles with palignr.
3259 if (NumLaneElts == 2)
Nate Begemana09008b2009-10-19 02:17:23 +00003260 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003261
Craig Topper0e2037b2012-01-20 05:53:00 +00003262 for (unsigned l = 0; l != NumElts; l+=NumLaneElts) {
3263 unsigned i;
3264 for (i = 0; i != NumLaneElts; ++i) {
3265 if (Mask[i+l] >= 0)
3266 break;
3267 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00003268
Craig Topper0e2037b2012-01-20 05:53:00 +00003269 // Lane is all undef, go to next lane
3270 if (i == NumLaneElts)
3271 continue;
Nate Begemana09008b2009-10-19 02:17:23 +00003272
Craig Topper0e2037b2012-01-20 05:53:00 +00003273 int Start = Mask[i+l];
Nate Begemana09008b2009-10-19 02:17:23 +00003274
Craig Topper0e2037b2012-01-20 05:53:00 +00003275 // Make sure its in this lane in one of the sources
3276 if (!isUndefOrInRange(Start, l, l+NumLaneElts) &&
3277 !isUndefOrInRange(Start, l+NumElts, l+NumElts+NumLaneElts))
Nate Begemana09008b2009-10-19 02:17:23 +00003278 return false;
Craig Topper0e2037b2012-01-20 05:53:00 +00003279
3280 // If not lane 0, then we must match lane 0
3281 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Start, Mask[i]+l))
3282 return false;
3283
3284 // Correct second source to be contiguous with first source
3285 if (Start >= (int)NumElts)
3286 Start -= NumElts - NumLaneElts;
3287
3288 // Make sure we're shifting in the right direction.
3289 if (Start <= (int)(i+l))
3290 return false;
3291
3292 Start -= i;
3293
3294 // Check the rest of the elements to see if they are consecutive.
3295 for (++i; i != NumLaneElts; ++i) {
3296 int Idx = Mask[i+l];
3297
3298 // Make sure its in this lane
3299 if (!isUndefOrInRange(Idx, l, l+NumLaneElts) &&
3300 !isUndefOrInRange(Idx, l+NumElts, l+NumElts+NumLaneElts))
3301 return false;
3302
3303 // If not lane 0, then we must match lane 0
3304 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Idx, Mask[i]+l))
3305 return false;
3306
3307 if (Idx >= (int)NumElts)
3308 Idx -= NumElts - NumLaneElts;
3309
3310 if (!isUndefOrEqual(Idx, Start+i))
3311 return false;
3312
3313 }
Nate Begemana09008b2009-10-19 02:17:23 +00003314 }
Craig Topper0e2037b2012-01-20 05:53:00 +00003315
Nate Begemana09008b2009-10-19 02:17:23 +00003316 return true;
3317}
3318
Craig Topper1a7700a2012-01-19 08:19:12 +00003319/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3320/// the two vector operands have swapped position.
3321static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask,
3322 unsigned NumElems) {
3323 for (unsigned i = 0; i != NumElems; ++i) {
3324 int idx = Mask[i];
3325 if (idx < 0)
3326 continue;
3327 else if (idx < (int)NumElems)
3328 Mask[i] = idx + NumElems;
3329 else
3330 Mask[i] = idx - NumElems;
3331 }
3332}
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003333
Craig Topper1a7700a2012-01-19 08:19:12 +00003334/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
3335/// specifies a shuffle of elements that is suitable for input to 128/256-bit
3336/// SHUFPS and SHUFPD. If Commuted is true, then it checks for sources to be
3337/// reverse of what x86 shuffles want.
3338static bool isSHUFPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX,
3339 bool Commuted = false) {
3340 if (!HasAVX && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003341 return false;
3342
Craig Topper1a7700a2012-01-19 08:19:12 +00003343 unsigned NumElems = VT.getVectorNumElements();
3344 unsigned NumLanes = VT.getSizeInBits()/128;
3345 unsigned NumLaneElems = NumElems/NumLanes;
3346
3347 if (NumLaneElems != 2 && NumLaneElems != 4)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003348 return false;
3349
3350 // VSHUFPSY divides the resulting vector into 4 chunks.
3351 // The sources are also splitted into 4 chunks, and each destination
3352 // chunk must come from a different source chunk.
3353 //
3354 // SRC1 => X7 X6 X5 X4 X3 X2 X1 X0
3355 // SRC2 => Y7 Y6 Y5 Y4 Y3 Y2 Y1 Y9
3356 //
3357 // DST => Y7..Y4, Y7..Y4, X7..X4, X7..X4,
3358 // Y3..Y0, Y3..Y0, X3..X0, X3..X0
3359 //
Craig Topper9d7025b2011-11-27 21:41:12 +00003360 // VSHUFPDY divides the resulting vector into 4 chunks.
3361 // The sources are also splitted into 4 chunks, and each destination
3362 // chunk must come from a different source chunk.
3363 //
3364 // SRC1 => X3 X2 X1 X0
3365 // SRC2 => Y3 Y2 Y1 Y0
3366 //
3367 // DST => Y3..Y2, X3..X2, Y1..Y0, X1..X0
3368 //
Craig Topper1a7700a2012-01-19 08:19:12 +00003369 unsigned HalfLaneElems = NumLaneElems/2;
3370 for (unsigned l = 0; l != NumElems; l += NumLaneElems) {
3371 for (unsigned i = 0; i != NumLaneElems; ++i) {
3372 int Idx = Mask[i+l];
3373 unsigned RngStart = l + ((Commuted == (i<HalfLaneElems)) ? NumElems : 0);
3374 if (!isUndefOrInRange(Idx, RngStart, RngStart+NumLaneElems))
3375 return false;
3376 // For VSHUFPSY, the mask of the second half must be the same as the
3377 // first but with the appropriate offsets. This works in the same way as
3378 // VPERMILPS works with masks.
3379 if (NumElems != 8 || l == 0 || Mask[i] < 0)
3380 continue;
3381 if (!isUndefOrEqual(Idx, Mask[i]+l))
3382 return false;
Craig Topper1ff73d72011-12-06 04:59:07 +00003383 }
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003384 }
3385
3386 return true;
3387}
3388
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003389/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3390/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Craig Topperdd637ae2012-02-19 05:41:45 +00003391static bool isMOVHLPSMask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003392 unsigned NumElems = VT.getVectorNumElements();
3393
3394 if (VT.getSizeInBits() != 128)
3395 return false;
3396
3397 if (NumElems != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003398 return false;
3399
Evan Cheng2064a2b2006-03-28 06:50:32 +00003400 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Craig Topperdd637ae2012-02-19 05:41:45 +00003401 return isUndefOrEqual(Mask[0], 6) &&
3402 isUndefOrEqual(Mask[1], 7) &&
3403 isUndefOrEqual(Mask[2], 2) &&
3404 isUndefOrEqual(Mask[3], 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003405}
3406
Nate Begeman0b10b912009-11-07 23:17:15 +00003407/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3408/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3409/// <2, 3, 2, 3>
Craig Topperdd637ae2012-02-19 05:41:45 +00003410static bool isMOVHLPS_v_undef_Mask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003411 unsigned NumElems = VT.getVectorNumElements();
3412
3413 if (VT.getSizeInBits() != 128)
3414 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003415
Nate Begeman0b10b912009-11-07 23:17:15 +00003416 if (NumElems != 4)
3417 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003418
Craig Topperdd637ae2012-02-19 05:41:45 +00003419 return isUndefOrEqual(Mask[0], 2) &&
3420 isUndefOrEqual(Mask[1], 3) &&
3421 isUndefOrEqual(Mask[2], 2) &&
3422 isUndefOrEqual(Mask[3], 3);
Nate Begeman0b10b912009-11-07 23:17:15 +00003423}
3424
Evan Cheng5ced1d82006-04-06 23:23:56 +00003425/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3426/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Craig Topperdd637ae2012-02-19 05:41:45 +00003427static bool isMOVLPMask(ArrayRef<int> Mask, EVT VT) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003428 if (VT.getSizeInBits() != 128)
3429 return false;
3430
Craig Topperdd637ae2012-02-19 05:41:45 +00003431 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003432
Evan Cheng5ced1d82006-04-06 23:23:56 +00003433 if (NumElems != 2 && NumElems != 4)
3434 return false;
3435
Craig Topperdd637ae2012-02-19 05:41:45 +00003436 for (unsigned i = 0; i != NumElems/2; ++i)
3437 if (!isUndefOrEqual(Mask[i], i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003438 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003439
Craig Topperdd637ae2012-02-19 05:41:45 +00003440 for (unsigned i = NumElems/2; i != NumElems; ++i)
3441 if (!isUndefOrEqual(Mask[i], i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003442 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003443
3444 return true;
3445}
3446
Nate Begeman0b10b912009-11-07 23:17:15 +00003447/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3448/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
Craig Topperdd637ae2012-02-19 05:41:45 +00003449static bool isMOVLHPSMask(ArrayRef<int> Mask, EVT VT) {
3450 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003451
David Greenea20244d2011-03-02 17:23:43 +00003452 if ((NumElems != 2 && NumElems != 4)
Craig Topperdd637ae2012-02-19 05:41:45 +00003453 || VT.getSizeInBits() > 128)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003454 return false;
3455
Craig Topperdd637ae2012-02-19 05:41:45 +00003456 for (unsigned i = 0; i != NumElems/2; ++i)
3457 if (!isUndefOrEqual(Mask[i], i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003458 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003459
Craig Topperdd637ae2012-02-19 05:41:45 +00003460 for (unsigned i = 0; i != NumElems/2; ++i)
3461 if (!isUndefOrEqual(Mask[i + NumElems/2], i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003462 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003463
3464 return true;
3465}
3466
Evan Cheng0038e592006-03-28 00:39:58 +00003467/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3468/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003469static bool isUNPCKLMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003470 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003471 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003472
3473 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3474 "Unsupported vector type for unpckh");
3475
Craig Topper6347e862011-11-21 06:57:39 +00003476 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003477 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng0038e592006-03-28 00:39:58 +00003478 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003479
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003480 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3481 // independently on 128-bit lanes.
3482 unsigned NumLanes = VT.getSizeInBits()/128;
3483 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003484
Craig Topper94438ba2011-12-16 08:06:31 +00003485 for (unsigned l = 0; l != NumLanes; ++l) {
3486 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3487 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003488 i += 2, ++j) {
3489 int BitI = Mask[i];
3490 int BitI1 = Mask[i+1];
3491 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003492 return false;
David Greenea20244d2011-03-02 17:23:43 +00003493 if (V2IsSplat) {
3494 if (!isUndefOrEqual(BitI1, NumElts))
3495 return false;
3496 } else {
3497 if (!isUndefOrEqual(BitI1, j + NumElts))
3498 return false;
3499 }
Evan Cheng39623da2006-04-20 08:58:49 +00003500 }
Evan Cheng0038e592006-03-28 00:39:58 +00003501 }
David Greenea20244d2011-03-02 17:23:43 +00003502
Evan Cheng0038e592006-03-28 00:39:58 +00003503 return true;
3504}
3505
Evan Cheng4fcb9222006-03-28 02:43:26 +00003506/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3507/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003508static bool isUNPCKHMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003509 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003510 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003511
3512 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3513 "Unsupported vector type for unpckh");
3514
Craig Topper6347e862011-11-21 06:57:39 +00003515 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003516 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng4fcb9222006-03-28 02:43:26 +00003517 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003518
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003519 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3520 // independently on 128-bit lanes.
3521 unsigned NumLanes = VT.getSizeInBits()/128;
3522 unsigned NumLaneElts = NumElts/NumLanes;
3523
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003524 for (unsigned l = 0; l != NumLanes; ++l) {
Craig Topper94438ba2011-12-16 08:06:31 +00003525 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3526 i != (l+1)*NumLaneElts; i += 2, ++j) {
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003527 int BitI = Mask[i];
3528 int BitI1 = Mask[i+1];
3529 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003530 return false;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003531 if (V2IsSplat) {
3532 if (isUndefOrEqual(BitI1, NumElts))
3533 return false;
3534 } else {
3535 if (!isUndefOrEqual(BitI1, j+NumElts))
3536 return false;
3537 }
Evan Cheng39623da2006-04-20 08:58:49 +00003538 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003539 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003540 return true;
3541}
3542
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003543/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3544/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3545/// <0, 0, 1, 1>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003546static bool isUNPCKL_v_undef_Mask(ArrayRef<int> Mask, EVT VT,
Craig Topper94438ba2011-12-16 08:06:31 +00003547 bool HasAVX2) {
3548 unsigned NumElts = VT.getVectorNumElements();
3549
3550 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3551 "Unsupported vector type for unpckh");
3552
3553 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3554 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003555 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003556
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003557 // For 256-bit i64/f64, use MOVDDUPY instead, so reject the matching pattern
3558 // FIXME: Need a better way to get rid of this, there's no latency difference
3559 // between UNPCKLPD and MOVDDUP, the later should always be checked first and
3560 // the former later. We should also remove the "_undef" special mask.
Craig Topper94438ba2011-12-16 08:06:31 +00003561 if (NumElts == 4 && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003562 return false;
3563
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003564 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3565 // independently on 128-bit lanes.
Craig Topper94438ba2011-12-16 08:06:31 +00003566 unsigned NumLanes = VT.getSizeInBits()/128;
3567 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003568
Craig Topper94438ba2011-12-16 08:06:31 +00003569 for (unsigned l = 0; l != NumLanes; ++l) {
3570 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3571 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003572 i += 2, ++j) {
3573 int BitI = Mask[i];
3574 int BitI1 = Mask[i+1];
3575
3576 if (!isUndefOrEqual(BitI, j))
3577 return false;
3578 if (!isUndefOrEqual(BitI1, j))
3579 return false;
3580 }
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003581 }
David Greenea20244d2011-03-02 17:23:43 +00003582
Rafael Espindola15684b22009-04-24 12:40:33 +00003583 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003584}
3585
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003586/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3587/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3588/// <2, 2, 3, 3>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003589static bool isUNPCKH_v_undef_Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX2) {
Craig Topper94438ba2011-12-16 08:06:31 +00003590 unsigned NumElts = VT.getVectorNumElements();
3591
3592 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3593 "Unsupported vector type for unpckh");
3594
3595 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3596 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003597 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003598
Craig Topper94438ba2011-12-16 08:06:31 +00003599 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3600 // independently on 128-bit lanes.
3601 unsigned NumLanes = VT.getSizeInBits()/128;
3602 unsigned NumLaneElts = NumElts/NumLanes;
3603
3604 for (unsigned l = 0; l != NumLanes; ++l) {
3605 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3606 i != (l+1)*NumLaneElts; i += 2, ++j) {
3607 int BitI = Mask[i];
3608 int BitI1 = Mask[i+1];
3609 if (!isUndefOrEqual(BitI, j))
3610 return false;
3611 if (!isUndefOrEqual(BitI1, j))
3612 return false;
3613 }
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003614 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003615 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003616}
3617
Evan Cheng017dcc62006-04-21 01:05:10 +00003618/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3619/// specifies a shuffle of elements that is suitable for input to MOVSS,
3620/// MOVSD, and MOVD, i.e. setting the lowest element.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003621static bool isMOVLMask(ArrayRef<int> Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003622 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003623 return false;
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003624 if (VT.getSizeInBits() == 256)
3625 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003626
Craig Topperc612d792012-01-02 09:17:37 +00003627 unsigned NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003628
Nate Begeman9008ca62009-04-27 18:41:29 +00003629 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003630 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003631
Craig Topperc612d792012-01-02 09:17:37 +00003632 for (unsigned i = 1; i != NumElts; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003633 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003634 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003635
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003636 return true;
3637}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003638
Craig Topper70b883b2011-11-28 10:14:51 +00003639/// isVPERM2X128Mask - Match 256-bit shuffles where the elements are considered
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003640/// as permutations between 128-bit chunks or halves. As an example: this
3641/// shuffle bellow:
3642/// vector_shuffle <4, 5, 6, 7, 12, 13, 14, 15>
3643/// The first half comes from the second half of V1 and the second half from the
3644/// the second half of V2.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003645static bool isVPERM2X128Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003646 if (!HasAVX || VT.getSizeInBits() != 256)
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003647 return false;
3648
3649 // The shuffle result is divided into half A and half B. In total the two
3650 // sources have 4 halves, namely: C, D, E, F. The final values of A and
3651 // B must come from C, D, E or F.
Craig Topperc612d792012-01-02 09:17:37 +00003652 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003653 bool MatchA = false, MatchB = false;
3654
3655 // Check if A comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003656 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003657 if (isSequentialOrUndefInRange(Mask, 0, HalfSize, Half*HalfSize)) {
3658 MatchA = true;
3659 break;
3660 }
3661 }
3662
3663 // Check if B comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003664 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003665 if (isSequentialOrUndefInRange(Mask, HalfSize, HalfSize, Half*HalfSize)) {
3666 MatchB = true;
3667 break;
3668 }
3669 }
3670
3671 return MatchA && MatchB;
3672}
3673
Craig Topper70b883b2011-11-28 10:14:51 +00003674/// getShuffleVPERM2X128Immediate - Return the appropriate immediate to shuffle
3675/// the specified VECTOR_MASK mask with VPERM2F128/VPERM2I128 instructions.
Craig Topperd93e4c32011-12-11 19:12:35 +00003676static unsigned getShuffleVPERM2X128Immediate(ShuffleVectorSDNode *SVOp) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003677 EVT VT = SVOp->getValueType(0);
3678
Craig Topperc612d792012-01-02 09:17:37 +00003679 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003680
Craig Topperc612d792012-01-02 09:17:37 +00003681 unsigned FstHalf = 0, SndHalf = 0;
3682 for (unsigned i = 0; i < HalfSize; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003683 if (SVOp->getMaskElt(i) > 0) {
3684 FstHalf = SVOp->getMaskElt(i)/HalfSize;
3685 break;
3686 }
3687 }
Craig Topperc612d792012-01-02 09:17:37 +00003688 for (unsigned i = HalfSize; i < HalfSize*2; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003689 if (SVOp->getMaskElt(i) > 0) {
3690 SndHalf = SVOp->getMaskElt(i)/HalfSize;
3691 break;
3692 }
3693 }
3694
3695 return (FstHalf | (SndHalf << 4));
3696}
3697
Craig Topper70b883b2011-11-28 10:14:51 +00003698/// isVPERMILPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003699/// specifies a shuffle of elements that is suitable for input to VPERMILPD*.
3700/// Note that VPERMIL mask matching is different depending whether theunderlying
3701/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3702/// to the same elements of the low, but to the higher half of the source.
3703/// In VPERMILPD the two lanes could be shuffled independently of each other
Craig Topperdbd98a42012-02-07 06:28:42 +00003704/// with the same restriction that lanes can't be crossed. Also handles PSHUFDY.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003705static bool isVPERMILPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003706 if (!HasAVX)
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003707 return false;
3708
Craig Topperc612d792012-01-02 09:17:37 +00003709 unsigned NumElts = VT.getVectorNumElements();
Craig Topper70b883b2011-11-28 10:14:51 +00003710 // Only match 256-bit with 32/64-bit types
3711 if (VT.getSizeInBits() != 256 || (NumElts != 4 && NumElts != 8))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003712 return false;
3713
Craig Topperc612d792012-01-02 09:17:37 +00003714 unsigned NumLanes = VT.getSizeInBits()/128;
3715 unsigned LaneSize = NumElts/NumLanes;
Craig Topper1a7700a2012-01-19 08:19:12 +00003716 for (unsigned l = 0; l != NumElts; l += LaneSize) {
Craig Topperc612d792012-01-02 09:17:37 +00003717 for (unsigned i = 0; i != LaneSize; ++i) {
Craig Topper1a7700a2012-01-19 08:19:12 +00003718 if (!isUndefOrInRange(Mask[i+l], l, l+LaneSize))
Craig Topper70b883b2011-11-28 10:14:51 +00003719 return false;
Craig Topper1a7700a2012-01-19 08:19:12 +00003720 if (NumElts != 8 || l == 0)
Craig Topper70b883b2011-11-28 10:14:51 +00003721 continue;
3722 // VPERMILPS handling
3723 if (Mask[i] < 0)
3724 continue;
Craig Topper1a7700a2012-01-19 08:19:12 +00003725 if (!isUndefOrEqual(Mask[i+l], Mask[i]+l))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003726 return false;
3727 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003728 }
3729
3730 return true;
3731}
3732
Craig Topper5aaffa82012-02-19 02:53:47 +00003733/// isCommutedMOVLMask - Returns true if the shuffle mask is except the reverse
Evan Cheng017dcc62006-04-21 01:05:10 +00003734/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003735/// element of vector 2 and the other elements to come from vector 1 in order.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003736static bool isCommutedMOVLMask(ArrayRef<int> Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003737 bool V2IsSplat = false, bool V2IsUndef = false) {
Craig Topperc612d792012-01-02 09:17:37 +00003738 unsigned NumOps = VT.getVectorNumElements();
Craig Topper97327dc2012-03-18 22:50:10 +00003739 if (VT.getSizeInBits() == 256)
3740 return false;
Chris Lattner5a88b832007-02-25 07:10:00 +00003741 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003742 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003743
Nate Begeman9008ca62009-04-27 18:41:29 +00003744 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003745 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003746
Craig Topperc612d792012-01-02 09:17:37 +00003747 for (unsigned i = 1; i != NumOps; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003748 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3749 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3750 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003751 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003752
Evan Cheng39623da2006-04-20 08:58:49 +00003753 return true;
3754}
3755
Evan Chengd9539472006-04-14 21:59:03 +00003756/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3757/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003758/// Masks to match: <1, 1, 3, 3> or <1, 1, 3, 3, 5, 5, 7, 7>
Craig Topperdd637ae2012-02-19 05:41:45 +00003759static bool isMOVSHDUPMask(ArrayRef<int> Mask, EVT VT,
Craig Topper5aaffa82012-02-19 02:53:47 +00003760 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003761 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003762 return false;
3763
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003764 unsigned NumElems = VT.getVectorNumElements();
3765
3766 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3767 (VT.getSizeInBits() == 256 && NumElems != 8))
3768 return false;
3769
3770 // "i+1" is the value the indexed mask element must have
Craig Topperdd637ae2012-02-19 05:41:45 +00003771 for (unsigned i = 0; i != NumElems; i += 2)
3772 if (!isUndefOrEqual(Mask[i], i+1) ||
3773 !isUndefOrEqual(Mask[i+1], i+1))
Nate Begeman9008ca62009-04-27 18:41:29 +00003774 return false;
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003775
3776 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003777}
3778
3779/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3780/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003781/// Masks to match: <0, 0, 2, 2> or <0, 0, 2, 2, 4, 4, 6, 6>
Craig Topperdd637ae2012-02-19 05:41:45 +00003782static bool isMOVSLDUPMask(ArrayRef<int> Mask, EVT VT,
Craig Topper5aaffa82012-02-19 02:53:47 +00003783 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003784 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003785 return false;
3786
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003787 unsigned NumElems = VT.getVectorNumElements();
3788
3789 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3790 (VT.getSizeInBits() == 256 && NumElems != 8))
3791 return false;
3792
3793 // "i" is the value the indexed mask element must have
Craig Topperc612d792012-01-02 09:17:37 +00003794 for (unsigned i = 0; i != NumElems; i += 2)
Craig Topperdd637ae2012-02-19 05:41:45 +00003795 if (!isUndefOrEqual(Mask[i], i) ||
3796 !isUndefOrEqual(Mask[i+1], i))
Nate Begeman9008ca62009-04-27 18:41:29 +00003797 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003798
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003799 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003800}
3801
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003802/// isMOVDDUPYMask - Return true if the specified VECTOR_SHUFFLE operand
3803/// specifies a shuffle of elements that is suitable for input to 256-bit
3804/// version of MOVDDUP.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003805static bool isMOVDDUPYMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topperc612d792012-01-02 09:17:37 +00003806 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003807
Craig Topperbeabc6c2011-12-05 06:56:46 +00003808 if (!HasAVX || VT.getSizeInBits() != 256 || NumElts != 4)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003809 return false;
3810
Craig Topperc612d792012-01-02 09:17:37 +00003811 for (unsigned i = 0; i != NumElts/2; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003812 if (!isUndefOrEqual(Mask[i], 0))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003813 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003814 for (unsigned i = NumElts/2; i != NumElts; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003815 if (!isUndefOrEqual(Mask[i], NumElts/2))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003816 return false;
3817 return true;
3818}
3819
Evan Cheng0b457f02008-09-25 20:50:48 +00003820/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003821/// specifies a shuffle of elements that is suitable for input to 128-bit
3822/// version of MOVDDUP.
Craig Topperdd637ae2012-02-19 05:41:45 +00003823static bool isMOVDDUPMask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003824 if (VT.getSizeInBits() != 128)
3825 return false;
3826
Craig Topperc612d792012-01-02 09:17:37 +00003827 unsigned e = VT.getVectorNumElements() / 2;
3828 for (unsigned i = 0; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003829 if (!isUndefOrEqual(Mask[i], i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003830 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003831 for (unsigned i = 0; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003832 if (!isUndefOrEqual(Mask[e+i], i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003833 return false;
3834 return true;
3835}
3836
David Greenec38a03e2011-02-03 15:50:00 +00003837/// isVEXTRACTF128Index - Return true if the specified
3838/// EXTRACT_SUBVECTOR operand specifies a vector extract that is
3839/// suitable for input to VEXTRACTF128.
3840bool X86::isVEXTRACTF128Index(SDNode *N) {
3841 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3842 return false;
3843
3844 // The index should be aligned on a 128-bit boundary.
3845 uint64_t Index =
3846 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3847
3848 unsigned VL = N->getValueType(0).getVectorNumElements();
3849 unsigned VBits = N->getValueType(0).getSizeInBits();
3850 unsigned ElSize = VBits / VL;
3851 bool Result = (Index * ElSize) % 128 == 0;
3852
3853 return Result;
3854}
3855
David Greeneccacdc12011-02-04 16:08:29 +00003856/// isVINSERTF128Index - Return true if the specified INSERT_SUBVECTOR
3857/// operand specifies a subvector insert that is suitable for input to
3858/// VINSERTF128.
3859bool X86::isVINSERTF128Index(SDNode *N) {
3860 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3861 return false;
3862
3863 // The index should be aligned on a 128-bit boundary.
3864 uint64_t Index =
3865 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
3866
3867 unsigned VL = N->getValueType(0).getVectorNumElements();
3868 unsigned VBits = N->getValueType(0).getSizeInBits();
3869 unsigned ElSize = VBits / VL;
3870 bool Result = (Index * ElSize) % 128 == 0;
3871
3872 return Result;
3873}
3874
Evan Cheng63d33002006-03-22 08:01:21 +00003875/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003876/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Craig Topper1a7700a2012-01-19 08:19:12 +00003877/// Handles 128-bit and 256-bit.
Craig Topper5aaffa82012-02-19 02:53:47 +00003878static unsigned getShuffleSHUFImmediate(ShuffleVectorSDNode *N) {
Craig Topper1a7700a2012-01-19 08:19:12 +00003879 EVT VT = N->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003880
Craig Topper1a7700a2012-01-19 08:19:12 +00003881 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3882 "Unsupported vector type for PSHUF/SHUFP");
3883
3884 // Handle 128 and 256-bit vector lengths. AVX defines PSHUF/SHUFP to operate
3885 // independently on 128-bit lanes.
3886 unsigned NumElts = VT.getVectorNumElements();
3887 unsigned NumLanes = VT.getSizeInBits()/128;
3888 unsigned NumLaneElts = NumElts/NumLanes;
3889
3890 assert((NumLaneElts == 2 || NumLaneElts == 4) &&
3891 "Only supports 2 or 4 elements per lane");
3892
3893 unsigned Shift = (NumLaneElts == 4) ? 1 : 0;
Evan Chengb9df0ca2006-03-22 02:53:00 +00003894 unsigned Mask = 0;
Craig Topper1a7700a2012-01-19 08:19:12 +00003895 for (unsigned i = 0; i != NumElts; ++i) {
3896 int Elt = N->getMaskElt(i);
3897 if (Elt < 0) continue;
3898 Elt %= NumLaneElts;
3899 unsigned ShAmt = i << Shift;
3900 if (ShAmt >= 8) ShAmt -= 8;
3901 Mask |= Elt << ShAmt;
Evan Cheng36b27f32006-03-28 23:41:33 +00003902 }
Craig Topper1a7700a2012-01-19 08:19:12 +00003903
Evan Cheng63d33002006-03-22 08:01:21 +00003904 return Mask;
3905}
3906
Evan Cheng506d3df2006-03-29 23:07:14 +00003907/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003908/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Craig Topperdd637ae2012-02-19 05:41:45 +00003909static unsigned getShufflePSHUFHWImmediate(ShuffleVectorSDNode *N) {
Evan Cheng506d3df2006-03-29 23:07:14 +00003910 unsigned Mask = 0;
3911 // 8 nodes, but we only care about the last 4.
3912 for (unsigned i = 7; i >= 4; --i) {
Craig Topperdd637ae2012-02-19 05:41:45 +00003913 int Val = N->getMaskElt(i);
Nate Begeman9008ca62009-04-27 18:41:29 +00003914 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003915 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003916 if (i != 4)
3917 Mask <<= 2;
3918 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003919 return Mask;
3920}
3921
3922/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003923/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Craig Topperdd637ae2012-02-19 05:41:45 +00003924static unsigned getShufflePSHUFLWImmediate(ShuffleVectorSDNode *N) {
Evan Cheng506d3df2006-03-29 23:07:14 +00003925 unsigned Mask = 0;
3926 // 8 nodes, but we only care about the first 4.
3927 for (int i = 3; i >= 0; --i) {
Craig Topperdd637ae2012-02-19 05:41:45 +00003928 int Val = N->getMaskElt(i);
Nate Begeman9008ca62009-04-27 18:41:29 +00003929 if (Val >= 0)
3930 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003931 if (i != 0)
3932 Mask <<= 2;
3933 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003934 return Mask;
3935}
3936
Nate Begemana09008b2009-10-19 02:17:23 +00003937/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3938/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
Craig Topperd93e4c32011-12-11 19:12:35 +00003939static unsigned getShufflePALIGNRImmediate(ShuffleVectorSDNode *SVOp) {
3940 EVT VT = SVOp->getValueType(0);
3941 unsigned EltSize = VT.getVectorElementType().getSizeInBits() >> 3;
Nate Begemana09008b2009-10-19 02:17:23 +00003942
Craig Topper0e2037b2012-01-20 05:53:00 +00003943 unsigned NumElts = VT.getVectorNumElements();
3944 unsigned NumLanes = VT.getSizeInBits()/128;
3945 unsigned NumLaneElts = NumElts/NumLanes;
3946
3947 int Val = 0;
3948 unsigned i;
3949 for (i = 0; i != NumElts; ++i) {
Nate Begemana09008b2009-10-19 02:17:23 +00003950 Val = SVOp->getMaskElt(i);
3951 if (Val >= 0)
3952 break;
3953 }
Craig Topper0e2037b2012-01-20 05:53:00 +00003954 if (Val >= (int)NumElts)
3955 Val -= NumElts - NumLaneElts;
3956
Eli Friedman63f8dde2011-07-25 21:36:45 +00003957 assert(Val - i > 0 && "PALIGNR imm should be positive");
Nate Begemana09008b2009-10-19 02:17:23 +00003958 return (Val - i) * EltSize;
3959}
3960
David Greenec38a03e2011-02-03 15:50:00 +00003961/// getExtractVEXTRACTF128Immediate - Return the appropriate immediate
3962/// to extract the specified EXTRACT_SUBVECTOR index with VEXTRACTF128
3963/// instructions.
3964unsigned X86::getExtractVEXTRACTF128Immediate(SDNode *N) {
3965 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3966 llvm_unreachable("Illegal extract subvector for VEXTRACTF128");
3967
3968 uint64_t Index =
3969 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3970
3971 EVT VecVT = N->getOperand(0).getValueType();
3972 EVT ElVT = VecVT.getVectorElementType();
3973
3974 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenec38a03e2011-02-03 15:50:00 +00003975 return Index / NumElemsPerChunk;
3976}
3977
David Greeneccacdc12011-02-04 16:08:29 +00003978/// getInsertVINSERTF128Immediate - Return the appropriate immediate
3979/// to insert at the specified INSERT_SUBVECTOR index with VINSERTF128
3980/// instructions.
3981unsigned X86::getInsertVINSERTF128Immediate(SDNode *N) {
3982 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3983 llvm_unreachable("Illegal insert subvector for VINSERTF128");
3984
3985 uint64_t Index =
NAKAMURA Takumi27635382011-02-05 15:10:54 +00003986 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
David Greeneccacdc12011-02-04 16:08:29 +00003987
3988 EVT VecVT = N->getValueType(0);
3989 EVT ElVT = VecVT.getVectorElementType();
3990
3991 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greeneccacdc12011-02-04 16:08:29 +00003992 return Index / NumElemsPerChunk;
3993}
3994
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00003995/// getShuffleCLImmediate - Return the appropriate immediate to shuffle
3996/// the specified VECTOR_SHUFFLE mask with VPERMQ and VPERMPD instructions.
3997/// Handles 256-bit.
3998static unsigned getShuffleCLImmediate(ShuffleVectorSDNode *N) {
3999 EVT VT = N->getValueType(0);
4000
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004001 unsigned NumElts = VT.getVectorNumElements();
4002
Craig Topper095c5282012-04-15 23:48:57 +00004003 assert((VT.is256BitVector() && NumElts == 4) &&
4004 "Unsupported vector type for VPERMQ/VPERMPD");
4005
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004006 unsigned Mask = 0;
4007 for (unsigned i = 0; i != NumElts; ++i) {
4008 int Elt = N->getMaskElt(i);
Craig Topper095c5282012-04-15 23:48:57 +00004009 if (Elt < 0)
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004010 continue;
4011 Mask |= Elt << (i*2);
4012 }
4013
4014 return Mask;
4015}
Evan Cheng37b73872009-07-30 08:33:02 +00004016/// isZeroNode - Returns true if Elt is a constant zero or a floating point
4017/// constant +0.0.
4018bool X86::isZeroNode(SDValue Elt) {
4019 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00004020 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00004021 (isa<ConstantFPSDNode>(Elt) &&
4022 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
4023}
4024
Nate Begeman9008ca62009-04-27 18:41:29 +00004025/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
4026/// their permute mask.
4027static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
4028 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004029 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004030 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004031 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00004032
Nate Begeman5a5ca152009-04-29 05:20:52 +00004033 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004034 int idx = SVOp->getMaskElt(i);
4035 if (idx < 0)
4036 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004037 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00004038 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004039 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004040 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004041 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004042 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
4043 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004044}
4045
Evan Cheng533a0aa2006-04-19 20:35:22 +00004046/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
4047/// match movhlps. The lower half elements should come from upper half of
4048/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004049/// half of V2 (and in order).
Craig Topperdd637ae2012-02-19 05:41:45 +00004050static bool ShouldXformToMOVHLPS(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004051 if (VT.getSizeInBits() != 128)
4052 return false;
4053 if (VT.getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00004054 return false;
4055 for (unsigned i = 0, e = 2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004056 if (!isUndefOrEqual(Mask[i], i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004057 return false;
4058 for (unsigned i = 2; i != 4; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004059 if (!isUndefOrEqual(Mask[i], i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004060 return false;
4061 return true;
4062}
4063
Evan Cheng5ced1d82006-04-06 23:23:56 +00004064/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00004065/// is promoted to a vector. It also returns the LoadSDNode by reference if
4066/// required.
4067static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00004068 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
4069 return false;
4070 N = N->getOperand(0).getNode();
4071 if (!ISD::isNON_EXTLoad(N))
4072 return false;
4073 if (LD)
4074 *LD = cast<LoadSDNode>(N);
4075 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004076}
4077
Dan Gohman65fd6562011-11-03 21:49:52 +00004078// Test whether the given value is a vector value which will be legalized
4079// into a load.
4080static bool WillBeConstantPoolLoad(SDNode *N) {
4081 if (N->getOpcode() != ISD::BUILD_VECTOR)
4082 return false;
4083
4084 // Check for any non-constant elements.
4085 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
4086 switch (N->getOperand(i).getNode()->getOpcode()) {
4087 case ISD::UNDEF:
4088 case ISD::ConstantFP:
4089 case ISD::Constant:
4090 break;
4091 default:
4092 return false;
4093 }
4094
4095 // Vectors of all-zeros and all-ones are materialized with special
4096 // instructions rather than being loaded.
4097 return !ISD::isBuildVectorAllZeros(N) &&
4098 !ISD::isBuildVectorAllOnes(N);
4099}
4100
Evan Cheng533a0aa2006-04-19 20:35:22 +00004101/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
4102/// match movlp{s|d}. The lower half elements should come from lower half of
4103/// V1 (and in order), and the upper half elements should come from the upper
4104/// half of V2 (and in order). And since V1 will become the source of the
4105/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004106static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
Craig Topperdd637ae2012-02-19 05:41:45 +00004107 ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004108 if (VT.getSizeInBits() != 128)
4109 return false;
4110
Evan Cheng466685d2006-10-09 20:57:25 +00004111 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004112 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00004113 // Is V2 is a vector load, don't do this transformation. We will try to use
4114 // load folding shufps op.
Dan Gohman65fd6562011-11-03 21:49:52 +00004115 if (ISD::isNON_EXTLoad(V2) || WillBeConstantPoolLoad(V2))
Evan Cheng23425f52006-10-09 21:39:25 +00004116 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004117
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004118 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004119
Evan Cheng533a0aa2006-04-19 20:35:22 +00004120 if (NumElems != 2 && NumElems != 4)
4121 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004122 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004123 if (!isUndefOrEqual(Mask[i], i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004124 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004125 for (unsigned i = NumElems/2; i != NumElems; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004126 if (!isUndefOrEqual(Mask[i], i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004127 return false;
4128 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004129}
4130
Evan Cheng39623da2006-04-20 08:58:49 +00004131/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
4132/// all the same.
4133static bool isSplatVector(SDNode *N) {
4134 if (N->getOpcode() != ISD::BUILD_VECTOR)
4135 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004136
Dan Gohman475871a2008-07-27 21:46:04 +00004137 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00004138 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
4139 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00004140 return false;
4141 return true;
4142}
4143
Evan Cheng213d2cf2007-05-17 18:45:50 +00004144/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00004145/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00004146/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00004147static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00004148 SDValue V1 = N->getOperand(0);
4149 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004150 unsigned NumElems = N->getValueType(0).getVectorNumElements();
4151 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004152 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004153 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004154 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00004155 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
4156 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004157 if (Opc != ISD::BUILD_VECTOR ||
4158 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00004159 return false;
4160 } else if (Idx >= 0) {
4161 unsigned Opc = V1.getOpcode();
4162 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
4163 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004164 if (Opc != ISD::BUILD_VECTOR ||
4165 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00004166 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00004167 }
4168 }
4169 return true;
4170}
4171
4172/// getZeroVector - Returns a vector of specified type with all zero elements.
4173///
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004174static SDValue getZeroVector(EVT VT, const X86Subtarget *Subtarget,
Craig Topper12216172012-01-13 08:12:35 +00004175 SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004176 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004177
Dale Johannesen0488fb62010-09-30 23:57:10 +00004178 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004179 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00004180 SDValue Vec;
Dale Johannesen0488fb62010-09-30 23:57:10 +00004181 if (VT.getSizeInBits() == 128) { // SSE
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004182 if (Subtarget->hasSSE2()) { // SSE2
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004183 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4184 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4185 } else { // SSE1
4186 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4187 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
4188 }
4189 } else if (VT.getSizeInBits() == 256) { // AVX
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004190 if (Subtarget->hasAVX2()) { // AVX2
Craig Topper12216172012-01-13 08:12:35 +00004191 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4192 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4193 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4194 } else {
4195 // 256-bit logic and arithmetic instructions in AVX are all
4196 // floating-point, no support for integer ops. Emit fp zeroed vectors.
4197 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4198 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4199 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
4200 }
Evan Chengf0df0312008-05-15 08:39:06 +00004201 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004202 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004203}
4204
Chris Lattner8a594482007-11-25 00:24:49 +00004205/// getOnesVector - Returns a vector of specified type with all bits set.
Craig Topper745a86b2011-11-19 22:34:59 +00004206/// Always build ones vectors as <4 x i32> or <8 x i32>. For 256-bit types with
4207/// no AVX2 supprt, use two <4 x i32> inserted in a <8 x i32> appropriately.
4208/// Then bitcast to their original type, ensuring they get CSE'd.
4209static SDValue getOnesVector(EVT VT, bool HasAVX2, SelectionDAG &DAG,
4210 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004211 assert(VT.isVector() && "Expected a vector type");
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00004212 assert((VT.is128BitVector() || VT.is256BitVector())
4213 && "Expected a 128-bit or 256-bit vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004214
Owen Anderson825b72b2009-08-11 20:47:22 +00004215 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Craig Topper745a86b2011-11-19 22:34:59 +00004216 SDValue Vec;
4217 if (VT.getSizeInBits() == 256) {
4218 if (HasAVX2) { // AVX2
4219 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4220 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4221 } else { // AVX
4222 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Craig Topper4c7972d2012-04-22 18:15:59 +00004223 Vec = Concat128BitVectors(Vec, Vec, MVT::v8i32, 8, DAG, dl);
Craig Topper745a86b2011-11-19 22:34:59 +00004224 }
4225 } else {
4226 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004227 }
4228
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004229 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00004230}
4231
Evan Cheng39623da2006-04-20 08:58:49 +00004232/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
4233/// that point to V2 points to its first element.
Craig Topper39a9e482012-02-11 06:24:48 +00004234static void NormalizeMask(SmallVectorImpl<int> &Mask, unsigned NumElems) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00004235 for (unsigned i = 0; i != NumElems; ++i) {
Craig Topper39a9e482012-02-11 06:24:48 +00004236 if (Mask[i] > (int)NumElems) {
4237 Mask[i] = NumElems;
Evan Cheng39623da2006-04-20 08:58:49 +00004238 }
Evan Cheng39623da2006-04-20 08:58:49 +00004239 }
Evan Cheng39623da2006-04-20 08:58:49 +00004240}
4241
Evan Cheng017dcc62006-04-21 01:05:10 +00004242/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
4243/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00004244static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004245 SDValue V2) {
4246 unsigned NumElems = VT.getVectorNumElements();
4247 SmallVector<int, 8> Mask;
4248 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00004249 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004250 Mask.push_back(i);
4251 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00004252}
4253
Nate Begeman9008ca62009-04-27 18:41:29 +00004254/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004255static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004256 SDValue V2) {
4257 unsigned NumElems = VT.getVectorNumElements();
4258 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00004259 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004260 Mask.push_back(i);
4261 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00004262 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004263 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00004264}
4265
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004266/// getUnpackh - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004267static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004268 SDValue V2) {
4269 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00004270 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00004271 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00004272 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004273 Mask.push_back(i + Half);
4274 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00004275 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004276 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004277}
4278
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004279// PromoteSplati8i16 - All i16 and i8 vector types can't be used directly by
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004280// a generic shuffle instruction because the target has no such instructions.
4281// Generate shuffles which repeat i16 and i8 several times until they can be
4282// represented by v4f32 and then be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004283static SDValue PromoteSplati8i16(SDValue V, SelectionDAG &DAG, int &EltNo) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004284 EVT VT = V.getValueType();
Nate Begeman9008ca62009-04-27 18:41:29 +00004285 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004286 DebugLoc dl = V.getDebugLoc();
Rafael Espindola15684b22009-04-24 12:40:33 +00004287
Nate Begeman9008ca62009-04-27 18:41:29 +00004288 while (NumElems > 4) {
4289 if (EltNo < NumElems/2) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004290 V = getUnpackl(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004291 } else {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004292 V = getUnpackh(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004293 EltNo -= NumElems/2;
4294 }
4295 NumElems >>= 1;
4296 }
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004297 return V;
4298}
Eric Christopherfd179292009-08-27 18:07:15 +00004299
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004300/// getLegalSplat - Generate a legal splat with supported x86 shuffles
4301static SDValue getLegalSplat(SelectionDAG &DAG, SDValue V, int EltNo) {
4302 EVT VT = V.getValueType();
4303 DebugLoc dl = V.getDebugLoc();
4304 assert((VT.getSizeInBits() == 128 || VT.getSizeInBits() == 256)
4305 && "Vector size not supported");
4306
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004307 if (VT.getSizeInBits() == 128) {
4308 V = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004309 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004310 V = DAG.getVectorShuffle(MVT::v4f32, dl, V, DAG.getUNDEF(MVT::v4f32),
4311 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004312 } else {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004313 // To use VPERMILPS to splat scalars, the second half of indicies must
4314 // refer to the higher part, which is a duplication of the lower one,
4315 // because VPERMILPS can only handle in-lane permutations.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004316 int SplatMask[8] = { EltNo, EltNo, EltNo, EltNo,
4317 EltNo+4, EltNo+4, EltNo+4, EltNo+4 };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004318
4319 V = DAG.getNode(ISD::BITCAST, dl, MVT::v8f32, V);
4320 V = DAG.getVectorShuffle(MVT::v8f32, dl, V, DAG.getUNDEF(MVT::v8f32),
4321 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004322 }
4323
4324 return DAG.getNode(ISD::BITCAST, dl, VT, V);
4325}
4326
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004327/// PromoteSplat - Splat is promoted to target supported vector shuffles.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004328static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
4329 EVT SrcVT = SV->getValueType(0);
4330 SDValue V1 = SV->getOperand(0);
4331 DebugLoc dl = SV->getDebugLoc();
4332
4333 int EltNo = SV->getSplatIndex();
4334 int NumElems = SrcVT.getVectorNumElements();
4335 unsigned Size = SrcVT.getSizeInBits();
4336
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004337 assert(((Size == 128 && NumElems > 4) || Size == 256) &&
4338 "Unknown how to promote splat for type");
4339
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004340 // Extract the 128-bit part containing the splat element and update
4341 // the splat element index when it refers to the higher register.
4342 if (Size == 256) {
Nadav Rotemd2070b02012-01-12 15:31:55 +00004343 unsigned Idx = (EltNo >= NumElems/2) ? NumElems/2 : 0;
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004344 V1 = Extract128BitVector(V1, DAG.getConstant(Idx, MVT::i32), DAG, dl);
4345 if (Idx > 0)
4346 EltNo -= NumElems/2;
4347 }
4348
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004349 // All i16 and i8 vector types can't be used directly by a generic shuffle
4350 // instruction because the target has no such instruction. Generate shuffles
4351 // which repeat i16 and i8 several times until they fit in i32, and then can
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004352 // be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004353 EVT EltVT = SrcVT.getVectorElementType();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004354 if (EltVT == MVT::i8 || EltVT == MVT::i16)
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004355 V1 = PromoteSplati8i16(V1, DAG, EltNo);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004356
4357 // Recreate the 256-bit vector and place the same 128-bit vector
4358 // into the low and high part. This is necessary because we want
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004359 // to use VPERM* to shuffle the vectors
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004360 if (Size == 256) {
Craig Topper4c7972d2012-04-22 18:15:59 +00004361 V1 = DAG.getNode(ISD::CONCAT_VECTORS, dl, SrcVT, V1, V1);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004362 }
4363
4364 return getLegalSplat(DAG, V1, EltNo);
Evan Chengc575ca22006-04-17 20:43:08 +00004365}
4366
Evan Chengba05f722006-04-21 23:03:30 +00004367/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00004368/// vector of zero or undef vector. This produces a shuffle where the low
4369/// element of V2 is swizzled into the zero/undef vector, landing at element
4370/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00004371static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Craig Topper12216172012-01-13 08:12:35 +00004372 bool IsZero,
4373 const X86Subtarget *Subtarget,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004374 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004375 EVT VT = V2.getValueType();
Craig Topper12216172012-01-13 08:12:35 +00004376 SDValue V1 = IsZero
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004377 ? getZeroVector(VT, Subtarget, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
Nate Begeman9008ca62009-04-27 18:41:29 +00004378 unsigned NumElems = VT.getVectorNumElements();
4379 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00004380 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004381 // If this is the insertion idx, put the low elt of V2 here.
4382 MaskVec.push_back(i == Idx ? NumElems : i);
4383 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00004384}
4385
Craig Toppera1ffc682012-03-20 06:42:26 +00004386/// getTargetShuffleMask - Calculates the shuffle mask corresponding to the
4387/// target specific opcode. Returns true if the Mask could be calculated.
Craig Topper89f4e662012-03-20 07:17:59 +00004388/// Sets IsUnary to true if only uses one source.
Craig Toppera1ffc682012-03-20 06:42:26 +00004389static bool getTargetShuffleMask(SDNode *N, EVT VT,
Craig Topper89f4e662012-03-20 07:17:59 +00004390 SmallVectorImpl<int> &Mask, bool &IsUnary) {
Craig Toppera1ffc682012-03-20 06:42:26 +00004391 unsigned NumElems = VT.getVectorNumElements();
4392 SDValue ImmN;
4393
Craig Topper89f4e662012-03-20 07:17:59 +00004394 IsUnary = false;
Craig Toppera1ffc682012-03-20 06:42:26 +00004395 switch(N->getOpcode()) {
4396 case X86ISD::SHUFP:
4397 ImmN = N->getOperand(N->getNumOperands()-1);
4398 DecodeSHUFPMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
4399 break;
4400 case X86ISD::UNPCKH:
4401 DecodeUNPCKHMask(VT, Mask);
4402 break;
4403 case X86ISD::UNPCKL:
4404 DecodeUNPCKLMask(VT, Mask);
4405 break;
4406 case X86ISD::MOVHLPS:
4407 DecodeMOVHLPSMask(NumElems, Mask);
4408 break;
4409 case X86ISD::MOVLHPS:
4410 DecodeMOVLHPSMask(NumElems, Mask);
4411 break;
4412 case X86ISD::PSHUFD:
4413 case X86ISD::VPERMILP:
4414 ImmN = N->getOperand(N->getNumOperands()-1);
4415 DecodePSHUFMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004416 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004417 break;
4418 case X86ISD::PSHUFHW:
4419 ImmN = N->getOperand(N->getNumOperands()-1);
4420 DecodePSHUFHWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004421 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004422 break;
4423 case X86ISD::PSHUFLW:
4424 ImmN = N->getOperand(N->getNumOperands()-1);
4425 DecodePSHUFLWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004426 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004427 break;
4428 case X86ISD::MOVSS:
4429 case X86ISD::MOVSD: {
4430 // The index 0 always comes from the first element of the second source,
4431 // this is why MOVSS and MOVSD are used in the first place. The other
4432 // elements come from the other positions of the first source vector
4433 Mask.push_back(NumElems);
4434 for (unsigned i = 1; i != NumElems; ++i) {
4435 Mask.push_back(i);
4436 }
4437 break;
4438 }
4439 case X86ISD::VPERM2X128:
4440 ImmN = N->getOperand(N->getNumOperands()-1);
4441 DecodeVPERM2X128Mask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper2091df32012-04-17 05:54:54 +00004442 if (Mask.empty()) return false;
Craig Toppera1ffc682012-03-20 06:42:26 +00004443 break;
4444 case X86ISD::MOVDDUP:
4445 case X86ISD::MOVLHPD:
4446 case X86ISD::MOVLPD:
4447 case X86ISD::MOVLPS:
4448 case X86ISD::MOVSHDUP:
4449 case X86ISD::MOVSLDUP:
4450 case X86ISD::PALIGN:
4451 // Not yet implemented
4452 return false;
4453 default: llvm_unreachable("unknown target shuffle node");
4454 }
4455
4456 return true;
4457}
4458
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004459/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4460/// element of the result of the vector shuffle.
Craig Topper3d092db2012-03-21 02:14:01 +00004461static SDValue getShuffleScalarElt(SDNode *N, unsigned Index, SelectionDAG &DAG,
Benjamin Kramer050db522011-03-26 12:38:19 +00004462 unsigned Depth) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004463 if (Depth == 6)
4464 return SDValue(); // Limit search depth.
4465
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004466 SDValue V = SDValue(N, 0);
4467 EVT VT = V.getValueType();
4468 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004469
4470 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
4471 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
Craig Topper3d092db2012-03-21 02:14:01 +00004472 int Elt = SV->getMaskElt(Index);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004473
Craig Topper3d092db2012-03-21 02:14:01 +00004474 if (Elt < 0)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004475 return DAG.getUNDEF(VT.getVectorElementType());
4476
Craig Topperd156dc12012-02-06 07:17:51 +00004477 unsigned NumElems = VT.getVectorNumElements();
Craig Topper3d092db2012-03-21 02:14:01 +00004478 SDValue NewV = (Elt < (int)NumElems) ? SV->getOperand(0)
4479 : SV->getOperand(1);
4480 return getShuffleScalarElt(NewV.getNode(), Elt % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00004481 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004482
4483 // Recurse into target specific vector shuffles to find scalars.
4484 if (isTargetShuffle(Opcode)) {
Craig Topperd156dc12012-02-06 07:17:51 +00004485 unsigned NumElems = VT.getVectorNumElements();
Craig Toppera1ffc682012-03-20 06:42:26 +00004486 SmallVector<int, 16> ShuffleMask;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004487 SDValue ImmN;
Craig Topper89f4e662012-03-20 07:17:59 +00004488 bool IsUnary;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004489
Craig Topper89f4e662012-03-20 07:17:59 +00004490 if (!getTargetShuffleMask(N, VT, ShuffleMask, IsUnary))
Craig Toppera1ffc682012-03-20 06:42:26 +00004491 return SDValue();
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004492
Craig Topper3d092db2012-03-21 02:14:01 +00004493 int Elt = ShuffleMask[Index];
4494 if (Elt < 0)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004495 return DAG.getUNDEF(VT.getVectorElementType());
4496
Craig Topper3d092db2012-03-21 02:14:01 +00004497 SDValue NewV = (Elt < (int)NumElems) ? N->getOperand(0)
Craig Topperd156dc12012-02-06 07:17:51 +00004498 : N->getOperand(1);
Craig Topper3d092db2012-03-21 02:14:01 +00004499 return getShuffleScalarElt(NewV.getNode(), Elt % NumElems, DAG,
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004500 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004501 }
4502
4503 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004504 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004505 V = V.getOperand(0);
4506 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004507 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004508
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004509 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004510 return SDValue();
4511 }
4512
4513 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
4514 return (Index == 0) ? V.getOperand(0)
Craig Topper3d092db2012-03-21 02:14:01 +00004515 : DAG.getUNDEF(VT.getVectorElementType());
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004516
4517 if (V.getOpcode() == ISD::BUILD_VECTOR)
4518 return V.getOperand(Index);
4519
4520 return SDValue();
4521}
4522
4523/// getNumOfConsecutiveZeros - Return the number of elements of a vector
4524/// shuffle operation which come from a consecutively from a zero. The
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004525/// search can start in two different directions, from left or right.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004526static
Craig Topper3d092db2012-03-21 02:14:01 +00004527unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, unsigned NumElems,
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004528 bool ZerosFromLeft, SelectionDAG &DAG) {
Craig Topper3d092db2012-03-21 02:14:01 +00004529 unsigned i;
4530 for (i = 0; i != NumElems; ++i) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004531 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Craig Topper3d092db2012-03-21 02:14:01 +00004532 SDValue Elt = getShuffleScalarElt(SVOp, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004533 if (!(Elt.getNode() &&
4534 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
4535 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004536 }
4537
4538 return i;
4539}
4540
Craig Topper3d092db2012-03-21 02:14:01 +00004541/// isShuffleMaskConsecutive - Check if the shuffle mask indicies [MaskI, MaskE)
4542/// correspond consecutively to elements from one of the vector operands,
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004543/// starting from its index OpIdx. Also tell OpNum which source vector operand.
4544static
Craig Topper3d092db2012-03-21 02:14:01 +00004545bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp,
4546 unsigned MaskI, unsigned MaskE, unsigned OpIdx,
4547 unsigned NumElems, unsigned &OpNum) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004548 bool SeenV1 = false;
4549 bool SeenV2 = false;
4550
Craig Topper3d092db2012-03-21 02:14:01 +00004551 for (unsigned i = MaskI; i != MaskE; ++i, ++OpIdx) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004552 int Idx = SVOp->getMaskElt(i);
4553 // Ignore undef indicies
4554 if (Idx < 0)
4555 continue;
4556
Craig Topper3d092db2012-03-21 02:14:01 +00004557 if (Idx < (int)NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004558 SeenV1 = true;
4559 else
4560 SeenV2 = true;
4561
4562 // Only accept consecutive elements from the same vector
4563 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
4564 return false;
4565 }
4566
4567 OpNum = SeenV1 ? 0 : 1;
4568 return true;
4569}
4570
4571/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
4572/// logical left shift of a vector.
4573static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4574 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4575 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4576 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4577 false /* check zeros from right */, DAG);
4578 unsigned OpSrc;
4579
4580 if (!NumZeros)
4581 return false;
4582
4583 // Considering the elements in the mask that are not consecutive zeros,
4584 // check if they consecutively come from only one of the source vectors.
4585 //
4586 // V1 = {X, A, B, C} 0
4587 // \ \ \ /
4588 // vector_shuffle V1, V2 <1, 2, 3, X>
4589 //
4590 if (!isShuffleMaskConsecutive(SVOp,
4591 0, // Mask Start Index
Craig Topper3d092db2012-03-21 02:14:01 +00004592 NumElems-NumZeros, // Mask End Index(exclusive)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004593 NumZeros, // Where to start looking in the src vector
4594 NumElems, // Number of elements in vector
4595 OpSrc)) // Which source operand ?
4596 return false;
4597
4598 isLeft = false;
4599 ShAmt = NumZeros;
4600 ShVal = SVOp->getOperand(OpSrc);
4601 return true;
4602}
4603
4604/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
4605/// logical left shift of a vector.
4606static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4607 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4608 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4609 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4610 true /* check zeros from left */, DAG);
4611 unsigned OpSrc;
4612
4613 if (!NumZeros)
4614 return false;
4615
4616 // Considering the elements in the mask that are not consecutive zeros,
4617 // check if they consecutively come from only one of the source vectors.
4618 //
4619 // 0 { A, B, X, X } = V2
4620 // / \ / /
4621 // vector_shuffle V1, V2 <X, X, 4, 5>
4622 //
4623 if (!isShuffleMaskConsecutive(SVOp,
4624 NumZeros, // Mask Start Index
Craig Topper3d092db2012-03-21 02:14:01 +00004625 NumElems, // Mask End Index(exclusive)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004626 0, // Where to start looking in the src vector
4627 NumElems, // Number of elements in vector
4628 OpSrc)) // Which source operand ?
4629 return false;
4630
4631 isLeft = true;
4632 ShAmt = NumZeros;
4633 ShVal = SVOp->getOperand(OpSrc);
4634 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004635}
4636
4637/// isVectorShift - Returns true if the shuffle can be implemented as a
4638/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004639static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00004640 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004641 // Although the logic below support any bitwidth size, there are no
4642 // shift instructions which handle more than 128-bit vectors.
4643 if (SVOp->getValueType(0).getSizeInBits() > 128)
4644 return false;
4645
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004646 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
4647 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
4648 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004649
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004650 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00004651}
4652
Evan Chengc78d3b42006-04-24 18:01:45 +00004653/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
4654///
Dan Gohman475871a2008-07-27 21:46:04 +00004655static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00004656 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00004657 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004658 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00004659 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004660 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00004661 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004662
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004663 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004664 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004665 bool First = true;
4666 for (unsigned i = 0; i < 16; ++i) {
4667 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
4668 if (ThisIsNonZero && First) {
4669 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004670 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004671 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004672 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004673 First = false;
4674 }
4675
4676 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00004677 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004678 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
4679 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004680 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004681 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00004682 }
4683 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004684 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
4685 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
4686 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00004687 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004688 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00004689 } else
4690 ThisElt = LastElt;
4691
Gabor Greifba36cb52008-08-28 21:40:38 +00004692 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004693 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00004694 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00004695 }
4696 }
4697
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004698 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00004699}
4700
Bill Wendlinga348c562007-03-22 18:42:45 +00004701/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00004702///
Dan Gohman475871a2008-07-27 21:46:04 +00004703static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00004704 unsigned NumNonZero, unsigned NumZero,
4705 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004706 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00004707 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004708 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00004709 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004710
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004711 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004712 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004713 bool First = true;
4714 for (unsigned i = 0; i < 8; ++i) {
4715 bool isNonZero = (NonZeros & (1 << i)) != 0;
4716 if (isNonZero) {
4717 if (First) {
4718 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004719 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004720 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004721 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004722 First = false;
4723 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004724 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004725 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00004726 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00004727 }
4728 }
4729
4730 return V;
4731}
4732
Evan Chengf26ffe92008-05-29 08:22:04 +00004733/// getVShift - Return a vector logical shift node.
4734///
Owen Andersone50ed302009-08-10 22:56:29 +00004735static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00004736 unsigned NumBits, SelectionDAG &DAG,
4737 const TargetLowering &TLI, DebugLoc dl) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004738 assert(VT.getSizeInBits() == 128 && "Unknown type for VShift");
Dale Johannesen0488fb62010-09-30 23:57:10 +00004739 EVT ShVT = MVT::v2i64;
Craig Toppered2e13d2012-01-22 19:15:14 +00004740 unsigned Opc = isLeft ? X86ISD::VSHLDQ : X86ISD::VSRLDQ;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004741 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
4742 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004743 DAG.getNode(Opc, dl, ShVT, SrcOp,
Owen Anderson95771af2011-02-25 21:41:48 +00004744 DAG.getConstant(NumBits,
4745 TLI.getShiftAmountTy(SrcOp.getValueType()))));
Evan Chengf26ffe92008-05-29 08:22:04 +00004746}
4747
Dan Gohman475871a2008-07-27 21:46:04 +00004748SDValue
Evan Chengc3630942009-12-09 21:00:30 +00004749X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00004750 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00004751
Evan Chengc3630942009-12-09 21:00:30 +00004752 // Check if the scalar load can be widened into a vector load. And if
4753 // the address is "base + cst" see if the cst can be "absorbed" into
4754 // the shuffle mask.
4755 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
4756 SDValue Ptr = LD->getBasePtr();
4757 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
4758 return SDValue();
4759 EVT PVT = LD->getValueType(0);
4760 if (PVT != MVT::i32 && PVT != MVT::f32)
4761 return SDValue();
4762
4763 int FI = -1;
4764 int64_t Offset = 0;
4765 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4766 FI = FINode->getIndex();
4767 Offset = 0;
Chris Lattner0a9481f2011-02-13 22:25:43 +00004768 } else if (DAG.isBaseWithConstantOffset(Ptr) &&
Evan Chengc3630942009-12-09 21:00:30 +00004769 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4770 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4771 Offset = Ptr.getConstantOperandVal(1);
4772 Ptr = Ptr.getOperand(0);
4773 } else {
4774 return SDValue();
4775 }
4776
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004777 // FIXME: 256-bit vector instructions don't require a strict alignment,
4778 // improve this code to support it better.
4779 unsigned RequiredAlign = VT.getSizeInBits()/8;
Evan Chengc3630942009-12-09 21:00:30 +00004780 SDValue Chain = LD->getChain();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004781 // Make sure the stack object alignment is at least 16 or 32.
Evan Chengc3630942009-12-09 21:00:30 +00004782 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004783 if (DAG.InferPtrAlignment(Ptr) < RequiredAlign) {
Evan Chengc3630942009-12-09 21:00:30 +00004784 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00004785 // Can't change the alignment. FIXME: It's possible to compute
4786 // the exact stack offset and reference FI + adjust offset instead.
4787 // If someone *really* cares about this. That's the way to implement it.
4788 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004789 } else {
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004790 MFI->setObjectAlignment(FI, RequiredAlign);
Evan Chengc3630942009-12-09 21:00:30 +00004791 }
4792 }
4793
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004794 // (Offset % 16 or 32) must be multiple of 4. Then address is then
Evan Chengc3630942009-12-09 21:00:30 +00004795 // Ptr + (Offset & ~15).
4796 if (Offset < 0)
4797 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004798 if ((Offset % RequiredAlign) & 3)
Evan Chengc3630942009-12-09 21:00:30 +00004799 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004800 int64_t StartOffset = Offset & ~(RequiredAlign-1);
Evan Chengc3630942009-12-09 21:00:30 +00004801 if (StartOffset)
4802 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4803 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4804
4805 int EltNo = (Offset - StartOffset) >> 2;
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004806 int NumElems = VT.getVectorNumElements();
4807
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004808 EVT NVT = EVT::getVectorVT(*DAG.getContext(), PVT, NumElems);
4809 SDValue V1 = DAG.getLoad(NVT, dl, Chain, Ptr,
Chris Lattner51abfe42010-09-21 06:02:19 +00004810 LD->getPointerInfo().getWithOffset(StartOffset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004811 false, false, false, 0);
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004812
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004813 SmallVector<int, 8> Mask;
4814 for (int i = 0; i < NumElems; ++i)
4815 Mask.push_back(EltNo);
4816
Craig Toppercc3000632012-01-30 07:50:31 +00004817 return DAG.getVectorShuffle(NVT, dl, V1, DAG.getUNDEF(NVT), &Mask[0]);
Evan Chengc3630942009-12-09 21:00:30 +00004818 }
4819
4820 return SDValue();
4821}
4822
Michael J. Spencerec38de22010-10-10 22:04:20 +00004823/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4824/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00004825/// load which has the same value as a build_vector whose operands are 'elts'.
4826///
4827/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00004828///
Nate Begeman1449f292010-03-24 22:19:06 +00004829/// FIXME: we'd also like to handle the case where the last elements are zero
4830/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4831/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004832static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Chris Lattner88641552010-09-22 00:34:38 +00004833 DebugLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004834 EVT EltVT = VT.getVectorElementType();
4835 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00004836
Nate Begemanfdea31a2010-03-24 20:49:50 +00004837 LoadSDNode *LDBase = NULL;
4838 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004839
Nate Begeman1449f292010-03-24 22:19:06 +00004840 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00004841 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00004842 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004843 for (unsigned i = 0; i < NumElems; ++i) {
4844 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00004845
Nate Begemanfdea31a2010-03-24 20:49:50 +00004846 if (!Elt.getNode() ||
4847 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4848 return SDValue();
4849 if (!LDBase) {
4850 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
4851 return SDValue();
4852 LDBase = cast<LoadSDNode>(Elt.getNode());
4853 LastLoadedElt = i;
4854 continue;
4855 }
4856 if (Elt.getOpcode() == ISD::UNDEF)
4857 continue;
4858
4859 LoadSDNode *LD = cast<LoadSDNode>(Elt);
4860 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
4861 return SDValue();
4862 LastLoadedElt = i;
4863 }
Nate Begeman1449f292010-03-24 22:19:06 +00004864
4865 // If we have found an entire vector of loads and undefs, then return a large
4866 // load of the entire vector width starting at the base pointer. If we found
4867 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004868 if (LastLoadedElt == NumElems - 1) {
4869 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Chris Lattner88641552010-09-22 00:34:38 +00004870 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004871 LDBase->getPointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004872 LDBase->isVolatile(), LDBase->isNonTemporal(),
4873 LDBase->isInvariant(), 0);
Chris Lattner88641552010-09-22 00:34:38 +00004874 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004875 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004876 LDBase->isVolatile(), LDBase->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004877 LDBase->isInvariant(), LDBase->getAlignment());
Eli Friedman61cc47e2011-07-26 21:02:58 +00004878 } else if (NumElems == 4 && LastLoadedElt == 1 &&
4879 DAG.getTargetLoweringInfo().isTypeLegal(MVT::v2i64)) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004880 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
4881 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Eli Friedman322ea082011-09-14 23:42:45 +00004882 SDValue ResNode =
4883 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys, Ops, 2, MVT::i64,
4884 LDBase->getPointerInfo(),
4885 LDBase->getAlignment(),
4886 false/*isVolatile*/, true/*ReadMem*/,
4887 false/*WriteMem*/);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004888 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00004889 }
4890 return SDValue();
4891}
4892
Nadav Rotem9d68b062012-04-08 12:54:54 +00004893/// LowerVectorBroadcast - Attempt to use the vbroadcast instruction
4894/// to generate a splat value for the following cases:
4895/// 1. A splat BUILD_VECTOR which uses a single scalar load, or a constant.
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004896/// 2. A splat shuffle which uses a scalar_to_vector node which comes from
Nadav Rotem9d68b062012-04-08 12:54:54 +00004897/// a scalar load, or a constant.
4898/// The VBROADCAST node is returned when a pattern is found,
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004899/// or SDValue() otherwise.
Nadav Rotem154819d2012-04-09 07:45:58 +00004900SDValue
4901X86TargetLowering::LowerVectorBroadcast(SDValue &Op, SelectionDAG &DAG) const {
Craig Toppera9376332012-01-10 08:23:59 +00004902 if (!Subtarget->hasAVX())
4903 return SDValue();
4904
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004905 EVT VT = Op.getValueType();
Nadav Rotem154819d2012-04-09 07:45:58 +00004906 DebugLoc dl = Op.getDebugLoc();
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004907
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004908 SDValue Ld;
Nadav Rotem9d68b062012-04-08 12:54:54 +00004909 bool ConstSplatVal;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004910
Nadav Rotem9d68b062012-04-08 12:54:54 +00004911 switch (Op.getOpcode()) {
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004912 default:
4913 // Unknown pattern found.
4914 return SDValue();
4915
4916 case ISD::BUILD_VECTOR: {
4917 // The BUILD_VECTOR node must be a splat.
Nadav Rotem9d68b062012-04-08 12:54:54 +00004918 if (!isSplatVector(Op.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004919 return SDValue();
4920
Nadav Rotem9d68b062012-04-08 12:54:54 +00004921 Ld = Op.getOperand(0);
4922 ConstSplatVal = (Ld.getOpcode() == ISD::Constant ||
4923 Ld.getOpcode() == ISD::ConstantFP);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004924
4925 // The suspected load node has several users. Make sure that all
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004926 // of its users are from the BUILD_VECTOR node.
Nadav Rotem9d68b062012-04-08 12:54:54 +00004927 // Constants may have multiple users.
4928 if (!ConstSplatVal && !Ld->hasNUsesOfValue(VT.getVectorNumElements(), 0))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004929 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004930 break;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004931 }
4932
4933 case ISD::VECTOR_SHUFFLE: {
4934 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
4935
4936 // Shuffles must have a splat mask where the first element is
4937 // broadcasted.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004938 if ((!SVOp->isSplat()) || SVOp->getMaskElt(0) != 0)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004939 return SDValue();
4940
4941 SDValue Sc = Op.getOperand(0);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004942 if (Sc.getOpcode() != ISD::SCALAR_TO_VECTOR)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004943 return SDValue();
4944
4945 Ld = Sc.getOperand(0);
Nadav Rotem9d68b062012-04-08 12:54:54 +00004946 ConstSplatVal = (Ld.getOpcode() == ISD::Constant ||
Nadav Rotem154819d2012-04-09 07:45:58 +00004947 Ld.getOpcode() == ISD::ConstantFP);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004948
4949 // The scalar_to_vector node and the suspected
4950 // load node must have exactly one user.
Nadav Rotem9d68b062012-04-08 12:54:54 +00004951 // Constants may have multiple users.
4952 if (!ConstSplatVal && (!Sc.hasOneUse() || !Ld.hasOneUse()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004953 return SDValue();
4954 break;
4955 }
4956 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004957
Nadav Rotem9d68b062012-04-08 12:54:54 +00004958 bool Is256 = VT.getSizeInBits() == 256;
4959 bool Is128 = VT.getSizeInBits() == 128;
4960
4961 // Handle the broadcasting a single constant scalar from the constant pool
4962 // into a vector. On Sandybridge it is still better to load a constant vector
4963 // from the constant pool and not to broadcast it from a scalar.
4964 if (ConstSplatVal && Subtarget->hasAVX2()) {
4965 EVT CVT = Ld.getValueType();
4966 assert(!CVT.isVector() && "Must not broadcast a vector type");
4967 unsigned ScalarSize = CVT.getSizeInBits();
4968
4969 if ((Is256 && (ScalarSize == 32 || ScalarSize == 64)) ||
4970 (Is128 && (ScalarSize == 32))) {
4971
Nadav Rotem9d68b062012-04-08 12:54:54 +00004972 const Constant *C = 0;
4973 if (ConstantSDNode *CI = dyn_cast<ConstantSDNode>(Ld))
4974 C = CI->getConstantIntValue();
4975 else if (ConstantFPSDNode *CF = dyn_cast<ConstantFPSDNode>(Ld))
4976 C = CF->getConstantFPValue();
4977
4978 assert(C && "Invalid constant type");
4979
Nadav Rotem154819d2012-04-09 07:45:58 +00004980 SDValue CP = DAG.getConstantPool(C, getPointerTy());
Nadav Rotem9d68b062012-04-08 12:54:54 +00004981 unsigned Alignment = cast<ConstantPoolSDNode>(CP)->getAlignment();
Nadav Rotem154819d2012-04-09 07:45:58 +00004982 Ld = DAG.getLoad(CVT, dl, DAG.getEntryNode(), CP,
Nadav Rotem9d68b062012-04-08 12:54:54 +00004983 MachinePointerInfo::getConstantPool(),
4984 false, false, false, Alignment);
4985
Nadav Rotem9d68b062012-04-08 12:54:54 +00004986 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
4987 }
4988 }
4989
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004990 // The scalar source must be a normal load.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004991 if (!ISD::isNormalLoad(Ld.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004992 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004993
Craig Toppera1902a12012-02-01 06:51:58 +00004994 // Reject loads that have uses of the chain result
4995 if (Ld->hasAnyUseOfValue(1))
4996 return SDValue();
4997
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004998 unsigned ScalarSize = Ld.getValueType().getSizeInBits();
4999
5000 // VBroadcast to YMM
5001 if (Is256 && (ScalarSize == 32 || ScalarSize == 64))
Nadav Rotem9d68b062012-04-08 12:54:54 +00005002 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005003
5004 // VBroadcast to XMM
5005 if (Is128 && (ScalarSize == 32))
Nadav Rotem9d68b062012-04-08 12:54:54 +00005006 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005007
Craig Toppera9376332012-01-10 08:23:59 +00005008 // The integer check is needed for the 64-bit into 128-bit so it doesn't match
5009 // double since there is vbroadcastsd xmm
5010 if (Subtarget->hasAVX2() && Ld.getValueType().isInteger()) {
5011 // VBroadcast to YMM
5012 if (Is256 && (ScalarSize == 8 || ScalarSize == 16))
Nadav Rotem9d68b062012-04-08 12:54:54 +00005013 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Craig Toppera9376332012-01-10 08:23:59 +00005014
5015 // VBroadcast to XMM
5016 if (Is128 && (ScalarSize == 8 || ScalarSize == 16 || ScalarSize == 64))
Nadav Rotem9d68b062012-04-08 12:54:54 +00005017 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Craig Toppera9376332012-01-10 08:23:59 +00005018 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005019
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005020 // Unsupported broadcast.
5021 return SDValue();
5022}
5023
Evan Chengc3630942009-12-09 21:00:30 +00005024SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005025X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005026 DebugLoc dl = Op.getDebugLoc();
David Greenea5f26012011-02-07 19:36:54 +00005027
David Greenef125a292011-02-08 19:04:41 +00005028 EVT VT = Op.getValueType();
5029 EVT ExtVT = VT.getVectorElementType();
David Greenef125a292011-02-08 19:04:41 +00005030 unsigned NumElems = Op.getNumOperands();
5031
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005032 // Vectors containing all zeros can be matched by pxor and xorps later
5033 if (ISD::isBuildVectorAllZeros(Op.getNode())) {
5034 // Canonicalize this to <4 x i32> to 1) ensure the zero vectors are CSE'd
5035 // and 2) ensure that i64 scalars are eliminated on x86-32 hosts.
Craig Topper07a27622012-01-22 03:07:48 +00005036 if (VT == MVT::v4i32 || VT == MVT::v8i32)
Chris Lattner8a594482007-11-25 00:24:49 +00005037 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005038
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005039 return getZeroVector(VT, Subtarget, DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00005040 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005041
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005042 // Vectors containing all ones can be matched by pcmpeqd on 128-bit width
Craig Topper745a86b2011-11-19 22:34:59 +00005043 // vectors or broken into v4i32 operations on 256-bit vectors. AVX2 can use
5044 // vpcmpeqd on 256-bit vectors.
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005045 if (ISD::isBuildVectorAllOnes(Op.getNode())) {
Craig Topper07a27622012-01-22 03:07:48 +00005046 if (VT == MVT::v4i32 || (VT == MVT::v8i32 && Subtarget->hasAVX2()))
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005047 return Op;
5048
Craig Topper07a27622012-01-22 03:07:48 +00005049 return getOnesVector(VT, Subtarget->hasAVX2(), DAG, dl);
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005050 }
5051
Nadav Rotem154819d2012-04-09 07:45:58 +00005052 SDValue Broadcast = LowerVectorBroadcast(Op, DAG);
Nadav Rotem9d68b062012-04-08 12:54:54 +00005053 if (Broadcast.getNode())
5054 return Broadcast;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005055
Owen Andersone50ed302009-08-10 22:56:29 +00005056 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005057
Evan Cheng0db9fe62006-04-25 20:13:52 +00005058 unsigned NumZero = 0;
5059 unsigned NumNonZero = 0;
5060 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005061 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005062 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005063 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005064 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00005065 if (Elt.getOpcode() == ISD::UNDEF)
5066 continue;
5067 Values.insert(Elt);
5068 if (Elt.getOpcode() != ISD::Constant &&
5069 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005070 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00005071 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00005072 NumZero++;
5073 else {
5074 NonZeros |= (1 << i);
5075 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005076 }
5077 }
5078
Chris Lattner97a2a562010-08-26 05:24:29 +00005079 // All undef vector. Return an UNDEF. All zero vectors were handled above.
5080 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00005081 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005082
Chris Lattner67f453a2008-03-09 05:42:06 +00005083 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00005084 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005085 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00005086 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00005087
Chris Lattner62098042008-03-09 01:05:04 +00005088 // If this is an insertion of an i64 value on x86-32, and if the top bits of
5089 // the value are obviously zero, truncate the value to i32 and do the
5090 // insertion that way. Only do this if the value is non-constant or if the
5091 // value is a constant being inserted into element 0. It is cheaper to do
5092 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00005093 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00005094 (!IsAllConstants || Idx == 0)) {
5095 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00005096 // Handle SSE only.
5097 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
5098 EVT VecVT = MVT::v4i32;
5099 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00005100
Chris Lattner62098042008-03-09 01:05:04 +00005101 // Truncate the value (which may itself be a constant) to i32, and
5102 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00005103 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00005104 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Craig Topper12216172012-01-13 08:12:35 +00005105 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005106
Chris Lattner62098042008-03-09 01:05:04 +00005107 // Now we have our 32-bit value zero extended in the low element of
5108 // a vector. If Idx != 0, swizzle it into place.
5109 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005110 SmallVector<int, 4> Mask;
5111 Mask.push_back(Idx);
5112 for (unsigned i = 1; i != VecElts; ++i)
5113 Mask.push_back(i);
5114 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00005115 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00005116 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00005117 }
Craig Topper07a27622012-01-22 03:07:48 +00005118 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Chris Lattner62098042008-03-09 01:05:04 +00005119 }
5120 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005121
Chris Lattner19f79692008-03-08 22:59:52 +00005122 // If we have a constant or non-constant insertion into the low element of
5123 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
5124 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00005125 // depending on what the source datatype is.
5126 if (Idx == 0) {
Craig Topperd62c16e2011-12-29 03:20:51 +00005127 if (NumZero == 0)
Eli Friedman10415532009-06-06 06:05:10 +00005128 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Craig Topperd62c16e2011-12-29 03:20:51 +00005129
5130 if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
Owen Anderson825b72b2009-08-11 20:47:22 +00005131 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005132 if (VT.getSizeInBits() == 256) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005133 SDValue ZeroVec = getZeroVector(VT, Subtarget, DAG, dl);
Nadav Rotem394a1f52012-01-11 14:07:51 +00005134 return DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, ZeroVec,
5135 Item, DAG.getIntPtrConstant(0));
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005136 }
Craig Topperd62c16e2011-12-29 03:20:51 +00005137 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Eli Friedman10415532009-06-06 06:05:10 +00005138 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
5139 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Craig Topper12216172012-01-13 08:12:35 +00005140 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topperd62c16e2011-12-29 03:20:51 +00005141 }
5142
5143 if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005144 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Craig Topper3224e6b2011-12-29 03:09:33 +00005145 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32, Item);
Craig Topper19ec2a92011-12-29 03:34:54 +00005146 if (VT.getSizeInBits() == 256) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005147 SDValue ZeroVec = getZeroVector(MVT::v8i32, Subtarget, DAG, dl);
Craig Topper19ec2a92011-12-29 03:34:54 +00005148 Item = Insert128BitVector(ZeroVec, Item, DAG.getConstant(0, MVT::i32),
5149 DAG, dl);
5150 } else {
5151 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Craig Topper12216172012-01-13 08:12:35 +00005152 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topper19ec2a92011-12-29 03:34:54 +00005153 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005154 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00005155 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005156 }
Evan Chengf26ffe92008-05-29 08:22:04 +00005157
5158 // Is it a vector logical left shift?
5159 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00005160 X86::isZeroNode(Op.getOperand(0)) &&
5161 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005162 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00005163 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00005164 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005165 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00005166 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005167 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005168
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005169 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00005170 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005171
Chris Lattner19f79692008-03-08 22:59:52 +00005172 // Otherwise, if this is a vector with i32 or f32 elements, and the element
5173 // is a non-constant being inserted into an element other than the low one,
5174 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
5175 // movd/movss) to move this into the low element, then shuffle it into
5176 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005177 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00005178 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00005179
Evan Cheng0db9fe62006-04-25 20:13:52 +00005180 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Craig Topper12216172012-01-13 08:12:35 +00005181 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0, Subtarget, DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00005182 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005183 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00005184 MaskVec.push_back(i == Idx ? 0 : 1);
5185 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005186 }
5187 }
5188
Chris Lattner67f453a2008-03-09 05:42:06 +00005189 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00005190 if (Values.size() == 1) {
5191 if (EVTBits == 32) {
5192 // Instead of a shuffle like this:
5193 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
5194 // Check if it's possible to issue this instead.
5195 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
5196 unsigned Idx = CountTrailingZeros_32(NonZeros);
5197 SDValue Item = Op.getOperand(Idx);
5198 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
5199 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
5200 }
Dan Gohman475871a2008-07-27 21:46:04 +00005201 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00005202 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005203
Dan Gohmana3941172007-07-24 22:55:08 +00005204 // A vector full of immediates; various special cases are already
5205 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005206 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00005207 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00005208
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005209 // For AVX-length vectors, build the individual 128-bit pieces and use
5210 // shuffles to put them in place.
Craig Topperfa5b70e2012-02-03 06:32:21 +00005211 if (VT.getSizeInBits() == 256) {
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005212 SmallVector<SDValue, 32> V;
Craig Topperfa5b70e2012-02-03 06:32:21 +00005213 for (unsigned i = 0; i != NumElems; ++i)
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005214 V.push_back(Op.getOperand(i));
5215
5216 EVT HVT = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems/2);
5217
5218 // Build both the lower and upper subvector.
5219 SDValue Lower = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[0], NumElems/2);
5220 SDValue Upper = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[NumElems / 2],
5221 NumElems/2);
5222
5223 // Recreate the wider vector with the lower and upper part.
Craig Topper4c7972d2012-04-22 18:15:59 +00005224 return Concat128BitVectors(Lower, Upper, VT, NumElems, DAG, dl);
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005225 }
5226
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00005227 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005228 if (EVTBits == 64) {
5229 if (NumNonZero == 1) {
5230 // One half is zero or undef.
5231 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00005232 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00005233 Op.getOperand(Idx));
Craig Topper12216172012-01-13 08:12:35 +00005234 return getShuffleVectorZeroOrUndef(V2, Idx, true, Subtarget, DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00005235 }
Dan Gohman475871a2008-07-27 21:46:04 +00005236 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00005237 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005238
5239 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00005240 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005241 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005242 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005243 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005244 }
5245
Bill Wendling826f36f2007-03-28 00:57:11 +00005246 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005247 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005248 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005249 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005250 }
5251
5252 // If element VT is == 32 bits, turn it into a number of shuffles.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005253 SmallVector<SDValue, 8> V(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005254 if (NumElems == 4 && NumZero > 0) {
5255 for (unsigned i = 0; i < 4; ++i) {
5256 bool isZero = !(NonZeros & (1 << i));
5257 if (isZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005258 V[i] = getZeroVector(VT, Subtarget, DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005259 else
Dale Johannesenace16102009-02-03 19:33:06 +00005260 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005261 }
5262
5263 for (unsigned i = 0; i < 2; ++i) {
5264 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
5265 default: break;
5266 case 0:
5267 V[i] = V[i*2]; // Must be a zero vector.
5268 break;
5269 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00005270 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005271 break;
5272 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00005273 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005274 break;
5275 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00005276 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005277 break;
5278 }
5279 }
5280
Benjamin Kramer9c683542012-01-30 15:16:21 +00005281 bool Reverse1 = (NonZeros & 0x3) == 2;
5282 bool Reverse2 = ((NonZeros & (0x3 << 2)) >> 2) == 2;
5283 int MaskVec[] = {
5284 Reverse1 ? 1 : 0,
5285 Reverse1 ? 0 : 1,
Benjamin Kramer630ecf02012-01-30 20:01:35 +00005286 static_cast<int>(Reverse2 ? NumElems+1 : NumElems),
5287 static_cast<int>(Reverse2 ? NumElems : NumElems+1)
Benjamin Kramer9c683542012-01-30 15:16:21 +00005288 };
Nate Begeman9008ca62009-04-27 18:41:29 +00005289 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005290 }
5291
Nate Begemanfdea31a2010-03-24 20:49:50 +00005292 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
5293 // Check for a build vector of consecutive loads.
5294 for (unsigned i = 0; i < NumElems; ++i)
5295 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005296
Nate Begemanfdea31a2010-03-24 20:49:50 +00005297 // Check for elements which are consecutive loads.
5298 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
5299 if (LD.getNode())
5300 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005301
5302 // For SSE 4.1, use insertps to put the high elements into the low element.
Craig Topperd0a31172012-01-10 06:37:29 +00005303 if (getSubtarget()->hasSSE41()) {
Chris Lattner24faf612010-08-28 17:59:08 +00005304 SDValue Result;
5305 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
5306 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
5307 else
5308 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005309
Chris Lattner24faf612010-08-28 17:59:08 +00005310 for (unsigned i = 1; i < NumElems; ++i) {
5311 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
5312 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00005313 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00005314 }
5315 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00005316 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00005317
Chris Lattner6e80e442010-08-28 17:15:43 +00005318 // Otherwise, expand into a number of unpckl*, start by extending each of
5319 // our (non-undef) elements to the full vector width with the element in the
5320 // bottom slot of the vector (which generates no code for SSE).
5321 for (unsigned i = 0; i < NumElems; ++i) {
5322 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
5323 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
5324 else
5325 V[i] = DAG.getUNDEF(VT);
5326 }
5327
5328 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005329 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
5330 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
5331 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00005332 unsigned EltStride = NumElems >> 1;
5333 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00005334 for (unsigned i = 0; i < EltStride; ++i) {
5335 // If V[i+EltStride] is undef and this is the first round of mixing,
5336 // then it is safe to just drop this shuffle: V[i] is already in the
5337 // right place, the one element (since it's the first round) being
5338 // inserted as undef can be dropped. This isn't safe for successive
5339 // rounds because they will permute elements within both vectors.
5340 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
5341 EltStride == NumElems/2)
5342 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005343
Chris Lattner6e80e442010-08-28 17:15:43 +00005344 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00005345 }
Chris Lattner6e80e442010-08-28 17:15:43 +00005346 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005347 }
5348 return V[0];
5349 }
Dan Gohman475871a2008-07-27 21:46:04 +00005350 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005351}
5352
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005353// LowerMMXCONCAT_VECTORS - We support concatenate two MMX registers and place
5354// them in a MMX register. This is better than doing a stack convert.
5355static SDValue LowerMMXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005356 DebugLoc dl = Op.getDebugLoc();
5357 EVT ResVT = Op.getValueType();
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005358
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005359 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
5360 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
5361 int Mask[2];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005362 SDValue InVec = DAG.getNode(ISD::BITCAST,dl, MVT::v1i64, Op.getOperand(0));
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005363 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5364 InVec = Op.getOperand(1);
5365 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
5366 unsigned NumElts = ResVT.getVectorNumElements();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005367 VecOp = DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005368 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
5369 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
5370 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005371 InVec = DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, InVec);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005372 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5373 Mask[0] = 0; Mask[1] = 2;
5374 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
5375 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005376 return DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005377}
5378
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005379// LowerAVXCONCAT_VECTORS - 256-bit AVX can use the vinsertf128 instruction
5380// to create 256-bit vectors from two other 128-bit ones.
5381static SDValue LowerAVXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
5382 DebugLoc dl = Op.getDebugLoc();
5383 EVT ResVT = Op.getValueType();
5384
5385 assert(ResVT.getSizeInBits() == 256 && "Value type must be 256-bit wide");
5386
5387 SDValue V1 = Op.getOperand(0);
5388 SDValue V2 = Op.getOperand(1);
5389 unsigned NumElems = ResVT.getVectorNumElements();
5390
Craig Topper4c7972d2012-04-22 18:15:59 +00005391 return Concat128BitVectors(V1, V2, ResVT, NumElems, DAG, dl);
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005392}
5393
5394SDValue
5395X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005396 EVT ResVT = Op.getValueType();
5397
5398 assert(Op.getNumOperands() == 2);
5399 assert((ResVT.getSizeInBits() == 128 || ResVT.getSizeInBits() == 256) &&
5400 "Unsupported CONCAT_VECTORS for value type");
5401
5402 // We support concatenate two MMX registers and place them in a MMX register.
5403 // This is better than doing a stack convert.
5404 if (ResVT.is128BitVector())
5405 return LowerMMXCONCAT_VECTORS(Op, DAG);
5406
5407 // 256-bit AVX can use the vinsertf128 instruction to create 256-bit vectors
5408 // from two other 128-bit ones.
5409 return LowerAVXCONCAT_VECTORS(Op, DAG);
5410}
5411
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005412// Try to lower a shuffle node into a simple blend instruction.
5413static SDValue LowerVECTOR_SHUFFLEtoBlend(SDValue Op,
5414 const X86Subtarget *Subtarget,
Nadav Rotem91794872012-04-11 11:05:21 +00005415 SelectionDAG &DAG) {
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005416 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
5417 SDValue V1 = SVOp->getOperand(0);
5418 SDValue V2 = SVOp->getOperand(1);
5419 DebugLoc dl = SVOp->getDebugLoc();
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005420 EVT VT = Op.getValueType();
5421 EVT InVT = V1.getValueType();
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005422 int MaskSize = VT.getVectorNumElements();
5423 int InSize = InVT.getVectorNumElements();
5424
Nadav Roteme6113782012-04-11 06:40:27 +00005425 if (!Subtarget->hasSSE41())
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005426 return SDValue();
5427
5428 if (MaskSize != InSize)
5429 return SDValue();
5430
Nadav Roteme6113782012-04-11 06:40:27 +00005431 int ISDNo = 0;
5432 MVT OpTy;
5433
5434 switch (VT.getSimpleVT().SimpleTy) {
5435 default: return SDValue();
5436 case MVT::v8i16:
5437 ISDNo = X86ISD::BLENDPW;
5438 OpTy = MVT::v8i16;
5439 break;
5440 case MVT::v4i32:
5441 case MVT::v4f32:
5442 ISDNo = X86ISD::BLENDPS;
5443 OpTy = MVT::v4f32;
5444 break;
5445 case MVT::v2i64:
5446 case MVT::v2f64:
5447 ISDNo = X86ISD::BLENDPD;
5448 OpTy = MVT::v2f64;
5449 break;
5450 case MVT::v8i32:
5451 case MVT::v8f32:
5452 if (!Subtarget->hasAVX())
5453 return SDValue();
5454 ISDNo = X86ISD::BLENDPS;
5455 OpTy = MVT::v8f32;
5456 break;
5457 case MVT::v4i64:
5458 case MVT::v4f64:
5459 if (!Subtarget->hasAVX())
5460 return SDValue();
5461 ISDNo = X86ISD::BLENDPD;
5462 OpTy = MVT::v4f64;
5463 break;
5464 case MVT::v16i16:
5465 if (!Subtarget->hasAVX2())
5466 return SDValue();
5467 ISDNo = X86ISD::BLENDPW;
5468 OpTy = MVT::v16i16;
5469 break;
5470 }
5471 assert(ISDNo && "Invalid Op Number");
5472
5473 unsigned MaskVals = 0;
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005474
5475 for (int i = 0; i < MaskSize; ++i) {
5476 int EltIdx = SVOp->getMaskElt(i);
5477 if (EltIdx == i || EltIdx == -1)
Nadav Roteme6113782012-04-11 06:40:27 +00005478 MaskVals |= (1<<i);
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005479 else if (EltIdx == (i + MaskSize))
Nadav Roteme6113782012-04-11 06:40:27 +00005480 continue; // Bit is set to zero;
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005481 else return SDValue();
5482 }
5483
Nadav Roteme6113782012-04-11 06:40:27 +00005484 V1 = DAG.getNode(ISD::BITCAST, dl, OpTy, V1);
5485 V2 = DAG.getNode(ISD::BITCAST, dl, OpTy, V2);
5486 SDValue Ret = DAG.getNode(ISDNo, dl, OpTy, V1, V2,
5487 DAG.getConstant(MaskVals, MVT::i32));
5488 return DAG.getNode(ISD::BITCAST, dl, VT, Ret);
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005489}
5490
Nate Begemanb9a47b82009-02-23 08:49:38 +00005491// v8i16 shuffles - Prefer shuffles in the following order:
5492// 1. [all] pshuflw, pshufhw, optional move
5493// 2. [ssse3] 1 x pshufb
5494// 3. [ssse3] 2 x pshufb + 1 x por
5495// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005496SDValue
5497X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
5498 SelectionDAG &DAG) const {
5499 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00005500 SDValue V1 = SVOp->getOperand(0);
5501 SDValue V2 = SVOp->getOperand(1);
5502 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005503 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00005504
Nate Begemanb9a47b82009-02-23 08:49:38 +00005505 // Determine if more than 1 of the words in each of the low and high quadwords
5506 // of the result come from the same quadword of one of the two inputs. Undef
5507 // mask values count as coming from any quadword, for better codegen.
Benjamin Kramer003fad92011-10-15 13:28:31 +00005508 unsigned LoQuad[] = { 0, 0, 0, 0 };
5509 unsigned HiQuad[] = { 0, 0, 0, 0 };
Benjamin Kramer699ddcb2012-02-06 12:06:18 +00005510 std::bitset<4> InputQuads;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005511 for (unsigned i = 0; i < 8; ++i) {
Benjamin Kramer003fad92011-10-15 13:28:31 +00005512 unsigned *Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00005513 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005514 MaskVals.push_back(EltIdx);
5515 if (EltIdx < 0) {
5516 ++Quad[0];
5517 ++Quad[1];
5518 ++Quad[2];
5519 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00005520 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005521 }
5522 ++Quad[EltIdx / 4];
5523 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00005524 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005525
Nate Begemanb9a47b82009-02-23 08:49:38 +00005526 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005527 unsigned MaxQuad = 1;
5528 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005529 if (LoQuad[i] > MaxQuad) {
5530 BestLoQuad = i;
5531 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005532 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005533 }
5534
Nate Begemanb9a47b82009-02-23 08:49:38 +00005535 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005536 MaxQuad = 1;
5537 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005538 if (HiQuad[i] > MaxQuad) {
5539 BestHiQuad = i;
5540 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005541 }
5542 }
5543
Nate Begemanb9a47b82009-02-23 08:49:38 +00005544 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00005545 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00005546 // single pshufb instruction is necessary. If There are more than 2 input
5547 // quads, disable the next transformation since it does not help SSSE3.
5548 bool V1Used = InputQuads[0] || InputQuads[1];
5549 bool V2Used = InputQuads[2] || InputQuads[3];
Craig Topperd0a31172012-01-10 06:37:29 +00005550 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005551 if (InputQuads.count() == 2 && V1Used && V2Used) {
Benjamin Kramer699ddcb2012-02-06 12:06:18 +00005552 BestLoQuad = InputQuads[0] ? 0 : 1;
5553 BestHiQuad = InputQuads[2] ? 2 : 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005554 }
5555 if (InputQuads.count() > 2) {
5556 BestLoQuad = -1;
5557 BestHiQuad = -1;
5558 }
5559 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005560
Nate Begemanb9a47b82009-02-23 08:49:38 +00005561 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
5562 // the shuffle mask. If a quad is scored as -1, that means that it contains
5563 // words from all 4 input quadwords.
5564 SDValue NewV;
5565 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005566 int MaskV[] = {
5567 BestLoQuad < 0 ? 0 : BestLoQuad,
5568 BestHiQuad < 0 ? 1 : BestHiQuad
5569 };
Eric Christopherfd179292009-08-27 18:07:15 +00005570 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005571 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
5572 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
5573 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005574
Nate Begemanb9a47b82009-02-23 08:49:38 +00005575 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
5576 // source words for the shuffle, to aid later transformations.
5577 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00005578 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00005579 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005580 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00005581 if (idx != (int)i)
5582 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005583 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00005584 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005585 AllWordsInNewV = false;
5586 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00005587 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005588
Nate Begemanb9a47b82009-02-23 08:49:38 +00005589 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
5590 if (AllWordsInNewV) {
5591 for (int i = 0; i != 8; ++i) {
5592 int idx = MaskVals[i];
5593 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005594 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005595 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005596 if ((idx != i) && idx < 4)
5597 pshufhw = false;
5598 if ((idx != i) && idx > 3)
5599 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00005600 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005601 V1 = NewV;
5602 V2Used = false;
5603 BestLoQuad = 0;
5604 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005605 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005606
Nate Begemanb9a47b82009-02-23 08:49:38 +00005607 // If we've eliminated the use of V2, and the new mask is a pshuflw or
5608 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00005609 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005610 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
5611 unsigned TargetMask = 0;
5612 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00005613 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Craig Topperdd637ae2012-02-19 05:41:45 +00005614 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
5615 TargetMask = pshufhw ? getShufflePSHUFHWImmediate(SVOp):
5616 getShufflePSHUFLWImmediate(SVOp);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005617 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005618 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00005619 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005620 }
Eric Christopherfd179292009-08-27 18:07:15 +00005621
Nate Begemanb9a47b82009-02-23 08:49:38 +00005622 // If we have SSSE3, and all words of the result are from 1 input vector,
5623 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
5624 // is present, fall back to case 4.
Craig Topperd0a31172012-01-10 06:37:29 +00005625 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005626 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005627
Nate Begemanb9a47b82009-02-23 08:49:38 +00005628 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00005629 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00005630 // mask, and elements that come from V1 in the V2 mask, so that the two
5631 // results can be OR'd together.
5632 bool TwoInputs = V1Used && V2Used;
5633 for (unsigned i = 0; i != 8; ++i) {
5634 int EltIdx = MaskVals[i] * 2;
5635 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005636 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5637 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005638 continue;
5639 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005640 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
5641 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005642 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005643 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005644 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005645 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005646 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005647 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005648 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005649
Nate Begemanb9a47b82009-02-23 08:49:38 +00005650 // Calculate the shuffle mask for the second input, shuffle it, and
5651 // OR it with the first shuffled input.
5652 pshufbMask.clear();
5653 for (unsigned i = 0; i != 8; ++i) {
5654 int EltIdx = MaskVals[i] * 2;
5655 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005656 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5657 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005658 continue;
5659 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005660 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
5661 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005662 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005663 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00005664 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005665 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005666 MVT::v16i8, &pshufbMask[0], 16));
5667 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005668 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005669 }
5670
5671 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
5672 // and update MaskVals with new element order.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005673 std::bitset<8> InOrder;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005674 if (BestLoQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005675 int MaskV[] = { -1, -1, -1, -1, 4, 5, 6, 7 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005676 for (int i = 0; i != 4; ++i) {
5677 int idx = MaskVals[i];
5678 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005679 InOrder.set(i);
5680 } else if ((idx / 4) == BestLoQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005681 MaskV[i] = idx & 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005682 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005683 }
5684 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005685 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005686 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005687
Craig Topperdd637ae2012-02-19 05:41:45 +00005688 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) {
5689 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005690 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
Craig Topperdd637ae2012-02-19 05:41:45 +00005691 NewV.getOperand(0),
5692 getShufflePSHUFLWImmediate(SVOp), DAG);
5693 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005694 }
Eric Christopherfd179292009-08-27 18:07:15 +00005695
Nate Begemanb9a47b82009-02-23 08:49:38 +00005696 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
5697 // and update MaskVals with the new element order.
5698 if (BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005699 int MaskV[] = { 0, 1, 2, 3, -1, -1, -1, -1 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005700 for (unsigned i = 4; i != 8; ++i) {
5701 int idx = MaskVals[i];
5702 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005703 InOrder.set(i);
5704 } else if ((idx / 4) == BestHiQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005705 MaskV[i] = (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005706 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005707 }
5708 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005709 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005710 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005711
Craig Topperdd637ae2012-02-19 05:41:45 +00005712 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) {
5713 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005714 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
Craig Topperdd637ae2012-02-19 05:41:45 +00005715 NewV.getOperand(0),
5716 getShufflePSHUFHWImmediate(SVOp), DAG);
5717 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005718 }
Eric Christopherfd179292009-08-27 18:07:15 +00005719
Nate Begemanb9a47b82009-02-23 08:49:38 +00005720 // In case BestHi & BestLo were both -1, which means each quadword has a word
5721 // from each of the four input quadwords, calculate the InOrder bitvector now
5722 // before falling through to the insert/extract cleanup.
5723 if (BestLoQuad == -1 && BestHiQuad == -1) {
5724 NewV = V1;
5725 for (int i = 0; i != 8; ++i)
5726 if (MaskVals[i] < 0 || MaskVals[i] == i)
5727 InOrder.set(i);
5728 }
Eric Christopherfd179292009-08-27 18:07:15 +00005729
Nate Begemanb9a47b82009-02-23 08:49:38 +00005730 // The other elements are put in the right place using pextrw and pinsrw.
5731 for (unsigned i = 0; i != 8; ++i) {
5732 if (InOrder[i])
5733 continue;
5734 int EltIdx = MaskVals[i];
5735 if (EltIdx < 0)
5736 continue;
5737 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00005738 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005739 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00005740 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005741 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00005742 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005743 DAG.getIntPtrConstant(i));
5744 }
5745 return NewV;
5746}
5747
5748// v16i8 shuffles - Prefer shuffles in the following order:
5749// 1. [ssse3] 1 x pshufb
5750// 2. [ssse3] 2 x pshufb + 1 x por
5751// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
5752static
Nate Begeman9008ca62009-04-27 18:41:29 +00005753SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00005754 SelectionDAG &DAG,
5755 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005756 SDValue V1 = SVOp->getOperand(0);
5757 SDValue V2 = SVOp->getOperand(1);
5758 DebugLoc dl = SVOp->getDebugLoc();
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005759 ArrayRef<int> MaskVals = SVOp->getMask();
Eric Christopherfd179292009-08-27 18:07:15 +00005760
Nate Begemanb9a47b82009-02-23 08:49:38 +00005761 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00005762 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00005763 // present, fall back to case 3.
5764 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
5765 bool V1Only = true;
5766 bool V2Only = true;
5767 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005768 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00005769 if (EltIdx < 0)
5770 continue;
5771 if (EltIdx < 16)
5772 V2Only = false;
5773 else
5774 V1Only = false;
5775 }
Eric Christopherfd179292009-08-27 18:07:15 +00005776
Nate Begemanb9a47b82009-02-23 08:49:38 +00005777 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
Craig Topperd0a31172012-01-10 06:37:29 +00005778 if (TLI.getSubtarget()->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005779 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005780
Nate Begemanb9a47b82009-02-23 08:49:38 +00005781 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00005782 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005783 //
5784 // Otherwise, we have elements from both input vectors, and must zero out
5785 // elements that come from V2 in the first mask, and V1 in the second mask
5786 // so that we can OR them together.
5787 bool TwoInputs = !(V1Only || V2Only);
5788 for (unsigned i = 0; i != 16; ++i) {
5789 int EltIdx = MaskVals[i];
5790 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005791 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005792 continue;
5793 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005794 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005795 }
5796 // If all the elements are from V2, assign it to V1 and return after
5797 // building the first pshufb.
5798 if (V2Only)
5799 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00005800 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005801 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005802 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005803 if (!TwoInputs)
5804 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00005805
Nate Begemanb9a47b82009-02-23 08:49:38 +00005806 // Calculate the shuffle mask for the second input, shuffle it, and
5807 // OR it with the first shuffled input.
5808 pshufbMask.clear();
5809 for (unsigned i = 0; i != 16; ++i) {
5810 int EltIdx = MaskVals[i];
5811 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005812 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005813 continue;
5814 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005815 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005816 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005817 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005818 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005819 MVT::v16i8, &pshufbMask[0], 16));
5820 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005821 }
Eric Christopherfd179292009-08-27 18:07:15 +00005822
Nate Begemanb9a47b82009-02-23 08:49:38 +00005823 // No SSSE3 - Calculate in place words and then fix all out of place words
5824 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
5825 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005826 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
5827 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005828 SDValue NewV = V2Only ? V2 : V1;
5829 for (int i = 0; i != 8; ++i) {
5830 int Elt0 = MaskVals[i*2];
5831 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00005832
Nate Begemanb9a47b82009-02-23 08:49:38 +00005833 // This word of the result is all undef, skip it.
5834 if (Elt0 < 0 && Elt1 < 0)
5835 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005836
Nate Begemanb9a47b82009-02-23 08:49:38 +00005837 // This word of the result is already in the correct place, skip it.
5838 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
5839 continue;
5840 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
5841 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005842
Nate Begemanb9a47b82009-02-23 08:49:38 +00005843 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
5844 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
5845 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00005846
5847 // If Elt0 and Elt1 are defined, are consecutive, and can be load
5848 // using a single extract together, load it and store it.
5849 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005850 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005851 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00005852 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005853 DAG.getIntPtrConstant(i));
5854 continue;
5855 }
5856
Nate Begemanb9a47b82009-02-23 08:49:38 +00005857 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00005858 // source byte is not also odd, shift the extracted word left 8 bits
5859 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005860 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005861 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005862 DAG.getIntPtrConstant(Elt1 / 2));
5863 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005864 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Owen Anderson95771af2011-02-25 21:41:48 +00005865 DAG.getConstant(8,
5866 TLI.getShiftAmountTy(InsElt.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005867 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005868 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
5869 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005870 }
5871 // If Elt0 is defined, extract it from the appropriate source. If the
5872 // source byte is not also even, shift the extracted word right 8 bits. If
5873 // Elt1 was also defined, OR the extracted values together before
5874 // inserting them in the result.
5875 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005876 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005877 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
5878 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005879 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Owen Anderson95771af2011-02-25 21:41:48 +00005880 DAG.getConstant(8,
5881 TLI.getShiftAmountTy(InsElt0.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005882 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005883 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
5884 DAG.getConstant(0x00FF, MVT::i16));
5885 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00005886 : InsElt0;
5887 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005888 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005889 DAG.getIntPtrConstant(i));
5890 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005891 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005892}
5893
Evan Cheng7a831ce2007-12-15 03:00:47 +00005894/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005895/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00005896/// done when every pair / quad of shuffle mask elements point to elements in
5897/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005898/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00005899static
Nate Begeman9008ca62009-04-27 18:41:29 +00005900SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005901 SelectionDAG &DAG, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00005902 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00005903 SDValue V1 = SVOp->getOperand(0);
5904 SDValue V2 = SVOp->getOperand(1);
5905 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00005906 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005907 EVT NewVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00005908 switch (VT.getSimpleVT().SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +00005909 default: llvm_unreachable("Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005910 case MVT::v4f32: NewVT = MVT::v2f64; break;
5911 case MVT::v4i32: NewVT = MVT::v2i64; break;
5912 case MVT::v8i16: NewVT = MVT::v4i32; break;
5913 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00005914 }
5915
Nate Begeman9008ca62009-04-27 18:41:29 +00005916 int Scale = NumElems / NewWidth;
5917 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00005918 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005919 int StartIdx = -1;
5920 for (int j = 0; j < Scale; ++j) {
5921 int EltIdx = SVOp->getMaskElt(i+j);
5922 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005923 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00005924 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00005925 StartIdx = EltIdx - (EltIdx % Scale);
5926 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00005927 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005928 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005929 if (StartIdx == -1)
5930 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00005931 else
Nate Begeman9008ca62009-04-27 18:41:29 +00005932 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005933 }
5934
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005935 V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, V1);
5936 V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00005937 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005938}
5939
Evan Chengd880b972008-05-09 21:53:03 +00005940/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005941///
Owen Andersone50ed302009-08-10 22:56:29 +00005942static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00005943 SDValue SrcOp, SelectionDAG &DAG,
5944 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005945 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005946 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00005947 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00005948 LD = dyn_cast<LoadSDNode>(SrcOp);
5949 if (!LD) {
5950 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
5951 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00005952 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00005953 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00005954 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005955 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00005956 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005957 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00005958 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005959 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005960 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
5961 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
5962 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00005963 SrcOp.getOperand(0)
5964 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005965 }
5966 }
5967 }
5968
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005969 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005970 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005971 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00005972 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005973}
5974
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00005975/// LowerVECTOR_SHUFFLE_256 - Handle all 256-bit wide vectors shuffles
5976/// which could not be matched by any known target speficic shuffle
5977static SDValue
5978LowerVECTOR_SHUFFLE_256(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Craig Topper8f35c132012-01-20 09:29:03 +00005979 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005980
Craig Topper8f35c132012-01-20 09:29:03 +00005981 unsigned NumElems = VT.getVectorNumElements();
5982 unsigned NumLaneElems = NumElems / 2;
5983
Craig Topper8f35c132012-01-20 09:29:03 +00005984 DebugLoc dl = SVOp->getDebugLoc();
5985 MVT EltVT = VT.getVectorElementType().getSimpleVT();
Craig Topper9a2b6e12012-04-06 07:45:23 +00005986 EVT NVT = MVT::getVectorVT(EltVT, NumLaneElems);
5987 SDValue Shufs[2];
Craig Topper8f35c132012-01-20 09:29:03 +00005988
Craig Topper9a2b6e12012-04-06 07:45:23 +00005989 SmallVector<int, 16> Mask;
Craig Topper8f35c132012-01-20 09:29:03 +00005990 for (unsigned l = 0; l < 2; ++l) {
Craig Topper9a2b6e12012-04-06 07:45:23 +00005991 // Build a shuffle mask for the output, discovering on the fly which
5992 // input vectors to use as shuffle operands (recorded in InputUsed).
5993 // If building a suitable shuffle vector proves too hard, then bail
5994 // out with useBuildVector set.
Benjamin Kramer9e5512a2012-04-06 13:33:52 +00005995 int InputUsed[2] = { -1, -1 }; // Not yet discovered.
Craig Topper9a2b6e12012-04-06 07:45:23 +00005996 unsigned LaneStart = l * NumLaneElems;
5997 for (unsigned i = 0; i != NumLaneElems; ++i) {
5998 // The mask element. This indexes into the input.
5999 int Idx = SVOp->getMaskElt(i+LaneStart);
6000 if (Idx < 0) {
6001 // the mask element does not index into any input vector.
6002 Mask.push_back(-1);
6003 continue;
6004 }
Craig Topper8f35c132012-01-20 09:29:03 +00006005
Craig Topper9a2b6e12012-04-06 07:45:23 +00006006 // The input vector this mask element indexes into.
6007 int Input = Idx / NumLaneElems;
Craig Topper8f35c132012-01-20 09:29:03 +00006008
Craig Topper9a2b6e12012-04-06 07:45:23 +00006009 // Turn the index into an offset from the start of the input vector.
6010 Idx -= Input * NumLaneElems;
6011
6012 // Find or create a shuffle vector operand to hold this input.
6013 unsigned OpNo;
6014 for (OpNo = 0; OpNo < array_lengthof(InputUsed); ++OpNo) {
6015 if (InputUsed[OpNo] == Input)
6016 // This input vector is already an operand.
6017 break;
6018 if (InputUsed[OpNo] < 0) {
6019 // Create a new operand for this input vector.
6020 InputUsed[OpNo] = Input;
6021 break;
6022 }
6023 }
6024
6025 if (OpNo >= array_lengthof(InputUsed)) {
6026 // More than two input vectors used! Give up.
6027 return SDValue();
6028 }
6029
6030 // Add the mask index for the new shuffle vector.
6031 Mask.push_back(Idx + OpNo * NumLaneElems);
6032 }
6033
6034 if (InputUsed[0] < 0) {
6035 // No input vectors were used! The result is undefined.
6036 Shufs[l] = DAG.getUNDEF(NVT);
6037 } else {
6038 SDValue Op0 = Extract128BitVector(SVOp->getOperand(InputUsed[0] / 2),
6039 DAG.getConstant((InputUsed[0] % 2) * NumLaneElems, MVT::i32),
6040 DAG, dl);
6041 // If only one input was used, use an undefined vector for the other.
6042 SDValue Op1 = (InputUsed[1] < 0) ? DAG.getUNDEF(NVT) :
6043 Extract128BitVector(SVOp->getOperand(InputUsed[1] / 2),
6044 DAG.getConstant((InputUsed[1] % 2) * NumLaneElems, MVT::i32),
6045 DAG, dl);
6046 // At least one input vector was used. Create a new shuffle vector.
6047 Shufs[l] = DAG.getVectorShuffle(NVT, dl, Op0, Op1, &Mask[0]);
6048 }
6049
6050 Mask.clear();
6051 }
Craig Topper8f35c132012-01-20 09:29:03 +00006052
6053 // Concatenate the result back
Craig Topper4c7972d2012-04-22 18:15:59 +00006054 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, Shufs[0], Shufs[1]);
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006055}
6056
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006057/// LowerVECTOR_SHUFFLE_128v4 - Handle all 128-bit wide vectors with
6058/// 4 elements, and match them with several different shuffle types.
Dan Gohman475871a2008-07-27 21:46:04 +00006059static SDValue
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006060LowerVECTOR_SHUFFLE_128v4(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006061 SDValue V1 = SVOp->getOperand(0);
6062 SDValue V2 = SVOp->getOperand(1);
6063 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006064 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00006065
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006066 assert(VT.getSizeInBits() == 128 && "Unsupported vector size");
6067
Benjamin Kramer9c683542012-01-30 15:16:21 +00006068 std::pair<int, int> Locs[4];
6069 int Mask1[] = { -1, -1, -1, -1 };
Benjamin Kramered4c8c62012-01-15 13:16:05 +00006070 SmallVector<int, 8> PermMask(SVOp->getMask().begin(), SVOp->getMask().end());
Nate Begeman9008ca62009-04-27 18:41:29 +00006071
Evan Chengace3c172008-07-22 21:13:36 +00006072 unsigned NumHi = 0;
6073 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00006074 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006075 int Idx = PermMask[i];
6076 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006077 Locs[i] = std::make_pair(-1, -1);
6078 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006079 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
6080 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006081 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00006082 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006083 NumLo++;
6084 } else {
6085 Locs[i] = std::make_pair(1, NumHi);
6086 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00006087 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006088 NumHi++;
6089 }
6090 }
6091 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006092
Evan Chengace3c172008-07-22 21:13:36 +00006093 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006094 // If no more than two elements come from either vector. This can be
6095 // implemented with two shuffles. First shuffle gather the elements.
6096 // The second shuffle, which takes the first shuffle as both of its
6097 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00006098 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006099
Benjamin Kramer9c683542012-01-30 15:16:21 +00006100 int Mask2[] = { -1, -1, -1, -1 };
Eric Christopherfd179292009-08-27 18:07:15 +00006101
Benjamin Kramer9c683542012-01-30 15:16:21 +00006102 for (unsigned i = 0; i != 4; ++i)
6103 if (Locs[i].first != -1) {
Evan Chengace3c172008-07-22 21:13:36 +00006104 unsigned Idx = (i < 2) ? 0 : 4;
6105 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006106 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006107 }
Evan Chengace3c172008-07-22 21:13:36 +00006108
Nate Begeman9008ca62009-04-27 18:41:29 +00006109 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006110 } else if (NumLo == 3 || NumHi == 3) {
6111 // Otherwise, we must have three elements from one vector, call it X, and
6112 // one element from the other, call it Y. First, use a shufps to build an
6113 // intermediate vector with the one element from Y and the element from X
6114 // that will be in the same half in the final destination (the indexes don't
6115 // matter). Then, use a shufps to build the final vector, taking the half
6116 // containing the element from Y from the intermediate, and the other half
6117 // from X.
6118 if (NumHi == 3) {
6119 // Normalize it so the 3 elements come from V1.
Craig Topperbeabc6c2011-12-05 06:56:46 +00006120 CommuteVectorShuffleMask(PermMask, 4);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006121 std::swap(V1, V2);
6122 }
6123
6124 // Find the element from V2.
6125 unsigned HiIndex;
6126 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006127 int Val = PermMask[HiIndex];
6128 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006129 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006130 if (Val >= 4)
6131 break;
6132 }
6133
Nate Begeman9008ca62009-04-27 18:41:29 +00006134 Mask1[0] = PermMask[HiIndex];
6135 Mask1[1] = -1;
6136 Mask1[2] = PermMask[HiIndex^1];
6137 Mask1[3] = -1;
6138 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006139
6140 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006141 Mask1[0] = PermMask[0];
6142 Mask1[1] = PermMask[1];
6143 Mask1[2] = HiIndex & 1 ? 6 : 4;
6144 Mask1[3] = HiIndex & 1 ? 4 : 6;
6145 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006146 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006147 Mask1[0] = HiIndex & 1 ? 2 : 0;
6148 Mask1[1] = HiIndex & 1 ? 0 : 2;
6149 Mask1[2] = PermMask[2];
6150 Mask1[3] = PermMask[3];
6151 if (Mask1[2] >= 0)
6152 Mask1[2] += 4;
6153 if (Mask1[3] >= 0)
6154 Mask1[3] += 4;
6155 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006156 }
Evan Chengace3c172008-07-22 21:13:36 +00006157 }
6158
6159 // Break it into (shuffle shuffle_hi, shuffle_lo).
Benjamin Kramer9c683542012-01-30 15:16:21 +00006160 int LoMask[] = { -1, -1, -1, -1 };
6161 int HiMask[] = { -1, -1, -1, -1 };
Nate Begeman9008ca62009-04-27 18:41:29 +00006162
Benjamin Kramer9c683542012-01-30 15:16:21 +00006163 int *MaskPtr = LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00006164 unsigned MaskIdx = 0;
6165 unsigned LoIdx = 0;
6166 unsigned HiIdx = 2;
6167 for (unsigned i = 0; i != 4; ++i) {
6168 if (i == 2) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00006169 MaskPtr = HiMask;
Evan Chengace3c172008-07-22 21:13:36 +00006170 MaskIdx = 1;
6171 LoIdx = 0;
6172 HiIdx = 2;
6173 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006174 int Idx = PermMask[i];
6175 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006176 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00006177 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006178 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006179 MaskPtr[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006180 LoIdx++;
6181 } else {
6182 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006183 MaskPtr[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006184 HiIdx++;
6185 }
6186 }
6187
Nate Begeman9008ca62009-04-27 18:41:29 +00006188 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
6189 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006190 int MaskOps[] = { -1, -1, -1, -1 };
6191 for (unsigned i = 0; i != 4; ++i)
6192 if (Locs[i].first != -1)
6193 MaskOps[i] = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006194 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006195}
6196
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006197static bool MayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006198 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006199 V = V.getOperand(0);
6200 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6201 V = V.getOperand(0);
Evan Cheng7bc389b2011-11-08 00:31:58 +00006202 if (V.hasOneUse() && V.getOpcode() == ISD::BUILD_VECTOR &&
6203 V.getNumOperands() == 2 && V.getOperand(1).getOpcode() == ISD::UNDEF)
6204 // BUILD_VECTOR (load), undef
6205 V = V.getOperand(0);
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006206 if (MayFoldLoad(V))
6207 return true;
6208 return false;
6209}
6210
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006211// FIXME: the version above should always be used. Since there's
6212// a bug where several vector shuffles can't be folded because the
6213// DAG is not updated during lowering and a node claims to have two
6214// uses while it only has one, use this version, and let isel match
6215// another instruction if the load really happens to have more than
6216// one use. Remove this version after this bug get fixed.
Evan Cheng835580f2010-10-07 20:50:20 +00006217// rdar://8434668, PR8156
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006218static bool RelaxedMayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006219 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006220 V = V.getOperand(0);
6221 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6222 V = V.getOperand(0);
6223 if (ISD::isNormalLoad(V.getNode()))
6224 return true;
6225 return false;
6226}
6227
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006228static
Evan Cheng835580f2010-10-07 20:50:20 +00006229SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
6230 EVT VT = Op.getValueType();
6231
6232 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006233 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
6234 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00006235 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
6236 V1, DAG));
6237}
6238
6239static
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006240SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
Craig Topper1accb7e2012-01-10 06:54:16 +00006241 bool HasSSE2) {
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006242 SDValue V1 = Op.getOperand(0);
6243 SDValue V2 = Op.getOperand(1);
6244 EVT VT = Op.getValueType();
6245
6246 assert(VT != MVT::v2i64 && "unsupported shuffle type");
6247
Craig Topper1accb7e2012-01-10 06:54:16 +00006248 if (HasSSE2 && VT == MVT::v2f64)
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006249 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
6250
Evan Cheng0899f5c2011-08-31 02:05:24 +00006251 // v4f32 or v4i32: canonizalized to v4f32 (which is legal for SSE1)
6252 return DAG.getNode(ISD::BITCAST, dl, VT,
6253 getTargetShuffleNode(X86ISD::MOVLHPS, dl, MVT::v4f32,
6254 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V1),
6255 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V2), DAG));
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006256}
6257
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006258static
6259SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
6260 SDValue V1 = Op.getOperand(0);
6261 SDValue V2 = Op.getOperand(1);
6262 EVT VT = Op.getValueType();
6263
6264 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
6265 "unsupported shuffle type");
6266
6267 if (V2.getOpcode() == ISD::UNDEF)
6268 V2 = V1;
6269
6270 // v4i32 or v4f32
6271 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
6272}
6273
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006274static
Craig Topper1accb7e2012-01-10 06:54:16 +00006275SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasSSE2) {
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006276 SDValue V1 = Op.getOperand(0);
6277 SDValue V2 = Op.getOperand(1);
6278 EVT VT = Op.getValueType();
6279 unsigned NumElems = VT.getVectorNumElements();
6280
6281 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
6282 // operand of these instructions is only memory, so check if there's a
6283 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
6284 // same masks.
6285 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006286
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00006287 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006288 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006289 CanFoldLoad = true;
6290
6291 // When V1 is a load, it can be folded later into a store in isel, example:
6292 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
6293 // turns into:
6294 // (MOVLPSmr addr:$src1, VR128:$src2)
6295 // So, recognize this potential and also use MOVLPS or MOVLPD
Evan Cheng7bc389b2011-11-08 00:31:58 +00006296 else if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006297 CanFoldLoad = true;
6298
Dan Gohman65fd6562011-11-03 21:49:52 +00006299 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006300 if (CanFoldLoad) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006301 if (HasSSE2 && NumElems == 2)
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006302 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
6303
6304 if (NumElems == 4)
Dan Gohman65fd6562011-11-03 21:49:52 +00006305 // If we don't care about the second element, procede to use movss.
6306 if (SVOp->getMaskElt(1) != -1)
6307 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006308 }
6309
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006310 // movl and movlp will both match v2i64, but v2i64 is never matched by
6311 // movl earlier because we make it strict to avoid messing with the movlp load
6312 // folding logic (see the code above getMOVLP call). Match it here then,
6313 // this is horrible, but will stay like this until we move all shuffle
6314 // matching to x86 specific nodes. Note that for the 1st condition all
6315 // types are matched with movsd.
Craig Topper1accb7e2012-01-10 06:54:16 +00006316 if (HasSSE2) {
Bruno Cardoso Lopes5ca0d142011-09-14 02:36:14 +00006317 // FIXME: isMOVLMask should be checked and matched before getMOVLP,
6318 // as to remove this logic from here, as much as possible
Craig Topper5aaffa82012-02-19 02:53:47 +00006319 if (NumElems == 2 || !isMOVLMask(SVOp->getMask(), VT))
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006320 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006321 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006322 }
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006323
6324 assert(VT != MVT::v4i32 && "unsupported shuffle type");
6325
6326 // Invert the operand order and use SHUFPS to match it.
Craig Topperb3982da2011-12-31 23:50:21 +00006327 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V2, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006328 getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006329}
6330
Nadav Rotem154819d2012-04-09 07:45:58 +00006331SDValue
6332X86TargetLowering::NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006333 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
6334 EVT VT = Op.getValueType();
6335 DebugLoc dl = Op.getDebugLoc();
6336 SDValue V1 = Op.getOperand(0);
6337 SDValue V2 = Op.getOperand(1);
6338
6339 if (isZeroShuffle(SVOp))
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00006340 return getZeroVector(VT, Subtarget, DAG, dl);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006341
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006342 // Handle splat operations
6343 if (SVOp->isSplat()) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006344 unsigned NumElem = VT.getVectorNumElements();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006345 int Size = VT.getSizeInBits();
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006346
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006347 // Use vbroadcast whenever the splat comes from a foldable load
Nadav Rotem154819d2012-04-09 07:45:58 +00006348 SDValue Broadcast = LowerVectorBroadcast(Op, DAG);
Nadav Rotem9d68b062012-04-08 12:54:54 +00006349 if (Broadcast.getNode())
6350 return Broadcast;
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006351
Bruno Cardoso Lopes6a32adc2011-07-25 23:05:25 +00006352 // Handle splats by matching through known shuffle masks
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006353 if ((Size == 128 && NumElem <= 4) ||
6354 (Size == 256 && NumElem < 8))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006355 return SDValue();
6356
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00006357 // All remaning splats are promoted to target supported vector shuffles.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006358 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006359 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006360
6361 // If the shuffle can be profitably rewritten as a narrower shuffle, then
6362 // do it!
6363 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
6364 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6365 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006366 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006367 } else if ((VT == MVT::v4i32 ||
Craig Topper1accb7e2012-01-10 06:54:16 +00006368 (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006369 // FIXME: Figure out a cleaner way to do this.
6370 // Try to make use of movq to zero out the top part.
6371 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
6372 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6373 if (NewOp.getNode()) {
Craig Topper5aaffa82012-02-19 02:53:47 +00006374 EVT NewVT = NewOp.getValueType();
6375 if (isCommutedMOVLMask(cast<ShuffleVectorSDNode>(NewOp)->getMask(),
6376 NewVT, true, false))
6377 return getVZextMovL(VT, NewVT, NewOp.getOperand(0),
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006378 DAG, Subtarget, dl);
6379 }
6380 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
6381 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
Craig Topper5aaffa82012-02-19 02:53:47 +00006382 if (NewOp.getNode()) {
6383 EVT NewVT = NewOp.getValueType();
6384 if (isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)->getMask(), NewVT))
6385 return getVZextMovL(VT, NewVT, NewOp.getOperand(1),
6386 DAG, Subtarget, dl);
6387 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006388 }
6389 }
6390 return SDValue();
6391}
6392
Dan Gohman475871a2008-07-27 21:46:04 +00006393SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006394X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00006395 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00006396 SDValue V1 = Op.getOperand(0);
6397 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00006398 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006399 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00006400 unsigned NumElems = VT.getVectorNumElements();
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006401 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006402 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00006403 bool V1IsSplat = false;
6404 bool V2IsSplat = false;
Craig Topper1accb7e2012-01-10 06:54:16 +00006405 bool HasSSE2 = Subtarget->hasSSE2();
Craig Topperbeabc6c2011-12-05 06:56:46 +00006406 bool HasAVX = Subtarget->hasAVX();
Craig Topper6347e862011-11-21 06:57:39 +00006407 bool HasAVX2 = Subtarget->hasAVX2();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006408 MachineFunction &MF = DAG.getMachineFunction();
6409 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006410
Craig Topper3426a3e2011-11-14 06:46:21 +00006411 assert(VT.getSizeInBits() != 64 && "Can't lower MMX shuffles");
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00006412
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006413 if (V1IsUndef && V2IsUndef)
6414 return DAG.getUNDEF(VT);
6415
6416 assert(!V1IsUndef && "Op 1 of shuffle should not be undef");
Craig Topper38034c52011-11-26 22:55:48 +00006417
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006418 // Vector shuffle lowering takes 3 steps:
6419 //
6420 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
6421 // narrowing and commutation of operands should be handled.
6422 // 2) Matching of shuffles with known shuffle masks to x86 target specific
6423 // shuffle nodes.
6424 // 3) Rewriting of unmatched masks into new generic shuffle operations,
6425 // so the shuffle can be broken into other shuffles and the legalizer can
6426 // try the lowering again.
6427 //
Craig Topper3426a3e2011-11-14 06:46:21 +00006428 // The general idea is that no vector_shuffle operation should be left to
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006429 // be matched during isel, all of them must be converted to a target specific
6430 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00006431
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006432 // Normalize the input vectors. Here splats, zeroed vectors, profitable
6433 // narrowing and commutation of operands should be handled. The actual code
6434 // doesn't include all of those, work in progress...
Nadav Rotem154819d2012-04-09 07:45:58 +00006435 SDValue NewOp = NormalizeVectorShuffle(Op, DAG);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006436 if (NewOp.getNode())
6437 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00006438
Craig Topper5aaffa82012-02-19 02:53:47 +00006439 SmallVector<int, 8> M(SVOp->getMask().begin(), SVOp->getMask().end());
6440
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006441 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
6442 // unpckh_undef). Only use pshufd if speed is more important than size.
Craig Topper5aaffa82012-02-19 02:53:47 +00006443 if (OptForSize && isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006444 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper5aaffa82012-02-19 02:53:47 +00006445 if (OptForSize && isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006446 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00006447
Craig Topperdd637ae2012-02-19 05:41:45 +00006448 if (isMOVDDUPMask(M, VT) && Subtarget->hasSSE3() &&
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006449 V2IsUndef && RelaxedMayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00006450 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006451
Craig Topperdd637ae2012-02-19 05:41:45 +00006452 if (isMOVHLPS_v_undef_Mask(M, VT))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006453 return getMOVHighToLow(Op, dl, DAG);
6454
6455 // Use to match splats
Craig Topper5aaffa82012-02-19 02:53:47 +00006456 if (HasSSE2 && isUNPCKHMask(M, VT, HasAVX2) && V2IsUndef &&
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006457 (VT == MVT::v2f64 || VT == MVT::v2i64))
Craig Topper34671b82011-12-06 08:21:25 +00006458 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006459
Craig Topper5aaffa82012-02-19 02:53:47 +00006460 if (isPSHUFDMask(M, VT)) {
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006461 // The actual implementation will match the mask in the if above and then
6462 // during isel it can match several different instructions, not only pshufd
6463 // as its name says, sad but true, emulate the behavior for now...
Craig Topperdd637ae2012-02-19 05:41:45 +00006464 if (isMOVDDUPMask(M, VT) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
6465 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006466
Craig Topper5aaffa82012-02-19 02:53:47 +00006467 unsigned TargetMask = getShuffleSHUFImmediate(SVOp);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006468
Craig Topperdbd98a42012-02-07 06:28:42 +00006469 if (HasAVX && (VT == MVT::v4f32 || VT == MVT::v2f64))
6470 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1, TargetMask, DAG);
6471
Craig Topper1accb7e2012-01-10 06:54:16 +00006472 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006473 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
6474
Craig Topperb3982da2011-12-31 23:50:21 +00006475 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V1,
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006476 TargetMask, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006477 }
Eric Christopherfd179292009-08-27 18:07:15 +00006478
Evan Chengf26ffe92008-05-29 08:22:04 +00006479 // Check if this can be converted into a logical shift.
6480 bool isLeft = false;
6481 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00006482 SDValue ShVal;
Craig Topper1accb7e2012-01-10 06:54:16 +00006483 bool isShift = HasSSE2 && isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00006484 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006485 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00006486 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006487 EVT EltVT = VT.getVectorElementType();
6488 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006489 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006490 }
Eric Christopherfd179292009-08-27 18:07:15 +00006491
Craig Topper5aaffa82012-02-19 02:53:47 +00006492 if (isMOVLMask(M, VT)) {
Gabor Greifba36cb52008-08-28 21:40:38 +00006493 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00006494 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Craig Topperdd637ae2012-02-19 05:41:45 +00006495 if (!isMOVLPMask(M, VT)) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006496 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006497 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
6498
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006499 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006500 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
6501 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00006502 }
Eric Christopherfd179292009-08-27 18:07:15 +00006503
Nate Begeman9008ca62009-04-27 18:41:29 +00006504 // FIXME: fold these into legal mask.
Craig Topperdd637ae2012-02-19 05:41:45 +00006505 if (isMOVLHPSMask(M, VT) && !isUNPCKLMask(M, VT, HasAVX2))
Craig Topper1accb7e2012-01-10 06:54:16 +00006506 return getMOVLowToHigh(Op, dl, DAG, HasSSE2);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006507
Craig Topperdd637ae2012-02-19 05:41:45 +00006508 if (isMOVHLPSMask(M, VT))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006509 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006510
Craig Topperdd637ae2012-02-19 05:41:45 +00006511 if (V2IsUndef && isMOVSHDUPMask(M, VT, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006512 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00006513
Craig Topperdd637ae2012-02-19 05:41:45 +00006514 if (V2IsUndef && isMOVSLDUPMask(M, VT, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006515 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00006516
Craig Topperdd637ae2012-02-19 05:41:45 +00006517 if (isMOVLPMask(M, VT))
Craig Topper1accb7e2012-01-10 06:54:16 +00006518 return getMOVLP(Op, dl, DAG, HasSSE2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006519
Craig Topperdd637ae2012-02-19 05:41:45 +00006520 if (ShouldXformToMOVHLPS(M, VT) ||
6521 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), M, VT))
Nate Begeman9008ca62009-04-27 18:41:29 +00006522 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006523
Evan Chengf26ffe92008-05-29 08:22:04 +00006524 if (isShift) {
Craig Toppered2e13d2012-01-22 19:15:14 +00006525 // No better options. Use a vshldq / vsrldq.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006526 EVT EltVT = VT.getVectorElementType();
6527 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006528 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006529 }
Eric Christopherfd179292009-08-27 18:07:15 +00006530
Evan Cheng9eca5e82006-10-25 21:49:50 +00006531 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00006532 // FIXME: This should also accept a bitcast of a splat? Be careful, not
6533 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00006534 V1IsSplat = isSplatVector(V1.getNode());
6535 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00006536
Chris Lattner8a594482007-11-25 00:24:49 +00006537 // Canonicalize the splat or undef, if present, to be on the RHS.
Craig Topper39a9e482012-02-11 06:24:48 +00006538 if (!V2IsUndef && V1IsSplat && !V2IsSplat) {
6539 CommuteVectorShuffleMask(M, NumElems);
6540 std::swap(V1, V2);
Evan Cheng9bbbb982006-10-25 20:48:19 +00006541 std::swap(V1IsSplat, V2IsSplat);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006542 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00006543 }
6544
Craig Topperbeabc6c2011-12-05 06:56:46 +00006545 if (isCommutedMOVLMask(M, VT, V2IsSplat, V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006546 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00006547 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00006548 return V1;
6549 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
6550 // the instruction selector will not match, so get a canonical MOVL with
6551 // swapped operands to undo the commute.
6552 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00006553 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006554
Craig Topperbeabc6c2011-12-05 06:56:46 +00006555 if (isUNPCKLMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006556 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006557
Craig Topperbeabc6c2011-12-05 06:56:46 +00006558 if (isUNPCKHMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006559 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00006560
Evan Cheng9bbbb982006-10-25 20:48:19 +00006561 if (V2IsSplat) {
6562 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006563 // element then try to match unpck{h|l} again. If match, return a
Craig Topper39a9e482012-02-11 06:24:48 +00006564 // new vector_shuffle with the corrected mask.p
6565 SmallVector<int, 8> NewMask(M.begin(), M.end());
6566 NormalizeMask(NewMask, NumElems);
6567 if (isUNPCKLMask(NewMask, VT, HasAVX2, true)) {
6568 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
6569 } else if (isUNPCKHMask(NewMask, VT, HasAVX2, true)) {
6570 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006571 }
6572 }
6573
Evan Cheng9eca5e82006-10-25 21:49:50 +00006574 if (Commuted) {
6575 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00006576 // FIXME: this seems wrong.
Craig Topper39a9e482012-02-11 06:24:48 +00006577 CommuteVectorShuffleMask(M, NumElems);
6578 std::swap(V1, V2);
6579 std::swap(V1IsSplat, V2IsSplat);
6580 Commuted = false;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006581
Craig Topper39a9e482012-02-11 06:24:48 +00006582 if (isUNPCKLMask(M, VT, HasAVX2))
6583 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006584
Craig Topper39a9e482012-02-11 06:24:48 +00006585 if (isUNPCKHMask(M, VT, HasAVX2))
6586 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006587 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006588
Nate Begeman9008ca62009-04-27 18:41:29 +00006589 // Normalize the node to match x86 shuffle ops if needed
Craig Topper1a7700a2012-01-19 08:19:12 +00006590 if (!V2IsUndef && (isSHUFPMask(M, VT, HasAVX, /* Commuted */ true)))
Nate Begeman9008ca62009-04-27 18:41:29 +00006591 return CommuteVectorShuffle(SVOp, DAG);
6592
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006593 // The checks below are all present in isShuffleMaskLegal, but they are
6594 // inlined here right now to enable us to directly emit target specific
6595 // nodes, and remove one by one until they don't return Op anymore.
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006596
Craig Topper0e2037b2012-01-20 05:53:00 +00006597 if (isPALIGNRMask(M, VT, Subtarget))
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006598 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
Craig Topperd93e4c32011-12-11 19:12:35 +00006599 getShufflePALIGNRImmediate(SVOp),
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006600 DAG);
6601
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006602 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
6603 SVOp->getSplatIndex() == 0 && V2IsUndef) {
Craig Topperbeabc6c2011-12-05 06:56:46 +00006604 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Craig Topper34671b82011-12-06 08:21:25 +00006605 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006606 }
6607
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006608 if (isPSHUFHWMask(M, VT))
6609 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006610 getShufflePSHUFHWImmediate(SVOp),
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006611 DAG);
6612
6613 if (isPSHUFLWMask(M, VT))
6614 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006615 getShufflePSHUFLWImmediate(SVOp),
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006616 DAG);
6617
Craig Topper1a7700a2012-01-19 08:19:12 +00006618 if (isSHUFPMask(M, VT, HasAVX))
Craig Topperb3982da2011-12-31 23:50:21 +00006619 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V2,
Craig Topper5aaffa82012-02-19 02:53:47 +00006620 getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00006621
Craig Topper94438ba2011-12-16 08:06:31 +00006622 if (isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006623 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper94438ba2011-12-16 08:06:31 +00006624 if (isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006625 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006626
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006627 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006628 // Generate target specific nodes for 128 or 256-bit shuffles only
6629 // supported in the AVX instruction set.
6630 //
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006631
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006632 // Handle VMOVDDUPY permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006633 if (V2IsUndef && isMOVDDUPYMask(M, VT, HasAVX))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006634 return getTargetShuffleNode(X86ISD::MOVDDUP, dl, VT, V1, DAG);
6635
Craig Topper70b883b2011-11-28 10:14:51 +00006636 // Handle VPERMILPS/D* permutations
Craig Topperdbd98a42012-02-07 06:28:42 +00006637 if (isVPERMILPMask(M, VT, HasAVX)) {
6638 if (HasAVX2 && VT == MVT::v8i32)
6639 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006640 getShuffleSHUFImmediate(SVOp), DAG);
Craig Topper316cd2a2011-11-30 06:25:25 +00006641 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006642 getShuffleSHUFImmediate(SVOp), DAG);
Craig Topperdbd98a42012-02-07 06:28:42 +00006643 }
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006644
Craig Topper70b883b2011-11-28 10:14:51 +00006645 // Handle VPERM2F128/VPERM2I128 permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006646 if (isVPERM2X128Mask(M, VT, HasAVX))
Craig Topperec24e612011-11-30 07:47:51 +00006647 return getTargetShuffleNode(X86ISD::VPERM2X128, dl, VT, V1,
Craig Topper70b883b2011-11-28 10:14:51 +00006648 V2, getShuffleVPERM2X128Immediate(SVOp), DAG);
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006649
Nadav Rotem91794872012-04-11 11:05:21 +00006650 SDValue BlendOp = LowerVECTOR_SHUFFLEtoBlend(Op, Subtarget, DAG);
Nadav Roteme80aa7c2012-04-09 08:33:21 +00006651 if (BlendOp.getNode())
6652 return BlendOp;
Craig Topper095c5282012-04-15 23:48:57 +00006653
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006654 if (V2IsUndef && HasAVX2 && (VT == MVT::v8i32 || VT == MVT::v8f32)) {
Craig Topper095c5282012-04-15 23:48:57 +00006655 SmallVector<SDValue, 8> permclMask;
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006656 for (unsigned i = 0; i != 8; ++i) {
Craig Topper095c5282012-04-15 23:48:57 +00006657 permclMask.push_back(DAG.getConstant((M[i]>=0) ? M[i] : 0, MVT::i32));
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006658 }
Craig Topper92040742012-04-16 06:43:40 +00006659 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32,
6660 &permclMask[0], 8);
6661 // Bitcast is for VPERMPS since mask is v8i32 but node takes v8f32
Craig Topper8325c112012-04-16 00:41:45 +00006662 return DAG.getNode(X86ISD::VPERMV, dl, VT,
Craig Topper92040742012-04-16 06:43:40 +00006663 DAG.getNode(ISD::BITCAST, dl, VT, Mask), V1);
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006664 }
Craig Topper095c5282012-04-15 23:48:57 +00006665
Craig Topper8325c112012-04-16 00:41:45 +00006666 if (V2IsUndef && HasAVX2 && (VT == MVT::v4i64 || VT == MVT::v4f64))
6667 return getTargetShuffleNode(X86ISD::VPERMI, dl, VT, V1,
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006668 getShuffleCLImmediate(SVOp), DAG);
6669
Nadav Roteme80aa7c2012-04-09 08:33:21 +00006670
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006671 //===--------------------------------------------------------------------===//
6672 // Since no target specific shuffle was selected for this generic one,
6673 // lower it into other known shuffles. FIXME: this isn't true yet, but
6674 // this is the plan.
6675 //
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00006676
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00006677 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
6678 if (VT == MVT::v8i16) {
6679 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
6680 if (NewOp.getNode())
6681 return NewOp;
6682 }
6683
6684 if (VT == MVT::v16i8) {
6685 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
6686 if (NewOp.getNode())
6687 return NewOp;
6688 }
6689
6690 // Handle all 128-bit wide vectors with 4 elements, and match them with
6691 // several different shuffle types.
6692 if (NumElems == 4 && VT.getSizeInBits() == 128)
6693 return LowerVECTOR_SHUFFLE_128v4(SVOp, DAG);
6694
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006695 // Handle general 256-bit shuffles
6696 if (VT.is256BitVector())
6697 return LowerVECTOR_SHUFFLE_256(SVOp, DAG);
6698
Dan Gohman475871a2008-07-27 21:46:04 +00006699 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006700}
6701
Dan Gohman475871a2008-07-27 21:46:04 +00006702SDValue
6703X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006704 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006705 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006706 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006707
6708 if (Op.getOperand(0).getValueType().getSizeInBits() != 128)
6709 return SDValue();
6710
Duncan Sands83ec4b62008-06-06 12:08:01 +00006711 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006712 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006713 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006714 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006715 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006716 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006717 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00006718 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
6719 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
6720 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006721 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6722 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006723 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006724 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00006725 Op.getOperand(0)),
6726 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006727 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006728 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006729 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006730 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006731 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00006732 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00006733 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
6734 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006735 // result has a single use which is a store or a bitcast to i32. And in
6736 // the case of a store, it's not worth it if the index is a constant 0,
6737 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00006738 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00006739 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00006740 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006741 if ((User->getOpcode() != ISD::STORE ||
6742 (isa<ConstantSDNode>(Op.getOperand(1)) &&
6743 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006744 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00006745 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00006746 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00006747 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006748 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00006749 Op.getOperand(0)),
6750 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006751 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Pete Coopera77214a2011-11-14 19:38:42 +00006752 } else if (VT == MVT::i32 || VT == MVT::i64) {
6753 // ExtractPS/pextrq works with constant index.
Mon P Wangf0fcdd82009-01-15 21:10:20 +00006754 if (isa<ConstantSDNode>(Op.getOperand(1)))
6755 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006756 }
Dan Gohman475871a2008-07-27 21:46:04 +00006757 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006758}
6759
6760
Dan Gohman475871a2008-07-27 21:46:04 +00006761SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006762X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
6763 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006764 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00006765 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006766
David Greene74a579d2011-02-10 16:57:36 +00006767 SDValue Vec = Op.getOperand(0);
6768 EVT VecVT = Vec.getValueType();
6769
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006770 // If this is a 256-bit vector result, first extract the 128-bit vector and
6771 // then extract the element from the 128-bit vector.
6772 if (VecVT.getSizeInBits() == 256) {
David Greene74a579d2011-02-10 16:57:36 +00006773 DebugLoc dl = Op.getNode()->getDebugLoc();
6774 unsigned NumElems = VecVT.getVectorNumElements();
6775 SDValue Idx = Op.getOperand(1);
David Greene74a579d2011-02-10 16:57:36 +00006776 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
6777
6778 // Get the 128-bit vector.
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006779 bool Upper = IdxVal >= NumElems/2;
6780 Vec = Extract128BitVector(Vec,
6781 DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32), DAG, dl);
David Greene74a579d2011-02-10 16:57:36 +00006782
David Greene74a579d2011-02-10 16:57:36 +00006783 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, Op.getValueType(), Vec,
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006784 Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : Idx);
David Greene74a579d2011-02-10 16:57:36 +00006785 }
6786
6787 assert(Vec.getValueSizeInBits() <= 128 && "Unexpected vector length");
6788
Craig Topperd0a31172012-01-10 06:37:29 +00006789 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006790 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00006791 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00006792 return Res;
6793 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00006794
Owen Andersone50ed302009-08-10 22:56:29 +00006795 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006796 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006797 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00006798 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00006799 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006800 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00006801 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006802 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6803 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006804 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006805 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00006806 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006807 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00006808 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00006809 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006810 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00006811 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006812 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006813 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006814 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006815 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006816 if (Idx == 0)
6817 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00006818
Evan Cheng0db9fe62006-04-25 20:13:52 +00006819 // SHUFPS the element to the lowest double word, then movss.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00006820 int Mask[4] = { static_cast<int>(Idx), -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006821 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006822 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006823 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006824 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006825 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00006826 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006827 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
6828 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
6829 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006830 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006831 if (Idx == 0)
6832 return Op;
6833
6834 // UNPCKHPD the element to the lowest double word, then movsd.
6835 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
6836 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00006837 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006838 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006839 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006840 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006841 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006842 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006843 }
6844
Dan Gohman475871a2008-07-27 21:46:04 +00006845 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006846}
6847
Dan Gohman475871a2008-07-27 21:46:04 +00006848SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006849X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
6850 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006851 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006852 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006853 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006854
Dan Gohman475871a2008-07-27 21:46:04 +00006855 SDValue N0 = Op.getOperand(0);
6856 SDValue N1 = Op.getOperand(1);
6857 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00006858
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006859 if (VT.getSizeInBits() == 256)
6860 return SDValue();
6861
Dan Gohman8a55ce42009-09-23 21:02:20 +00006862 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00006863 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006864 unsigned Opc;
6865 if (VT == MVT::v8i16)
6866 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006867 else if (VT == MVT::v16i8)
6868 Opc = X86ISD::PINSRB;
6869 else
6870 Opc = X86ISD::PINSRB;
6871
Nate Begeman14d12ca2008-02-11 04:19:36 +00006872 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
6873 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006874 if (N1.getValueType() != MVT::i32)
6875 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6876 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006877 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00006878 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00006879 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006880 // Bits [7:6] of the constant are the source select. This will always be
6881 // zero here. The DAG Combiner may combine an extract_elt index into these
6882 // bits. For example (insert (extract, 3), 2) could be matched by putting
6883 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00006884 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00006885 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00006886 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00006887 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006888 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00006889 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00006890 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00006891 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Pete Coopera77214a2011-11-14 19:38:42 +00006892 } else if ((EltVT == MVT::i32 || EltVT == MVT::i64) &&
6893 isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00006894 // PINSR* works with constant index.
6895 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006896 }
Dan Gohman475871a2008-07-27 21:46:04 +00006897 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006898}
6899
Dan Gohman475871a2008-07-27 21:46:04 +00006900SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006901X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006902 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006903 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006904
David Greene6b381262011-02-09 15:32:06 +00006905 DebugLoc dl = Op.getDebugLoc();
6906 SDValue N0 = Op.getOperand(0);
6907 SDValue N1 = Op.getOperand(1);
6908 SDValue N2 = Op.getOperand(2);
6909
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006910 // If this is a 256-bit vector result, first extract the 128-bit vector,
6911 // insert the element into the extracted half and then place it back.
6912 if (VT.getSizeInBits() == 256) {
David Greene6b381262011-02-09 15:32:06 +00006913 if (!isa<ConstantSDNode>(N2))
6914 return SDValue();
6915
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006916 // Get the desired 128-bit vector half.
David Greene6b381262011-02-09 15:32:06 +00006917 unsigned NumElems = VT.getVectorNumElements();
6918 unsigned IdxVal = cast<ConstantSDNode>(N2)->getZExtValue();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006919 bool Upper = IdxVal >= NumElems/2;
6920 SDValue Ins128Idx = DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32);
6921 SDValue V = Extract128BitVector(N0, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006922
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006923 // Insert the element into the desired half.
6924 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, V.getValueType(), V,
6925 N1, Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : N2);
David Greene6b381262011-02-09 15:32:06 +00006926
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006927 // Insert the changed part back to the 256-bit vector
6928 return Insert128BitVector(N0, V, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006929 }
6930
Craig Topperd0a31172012-01-10 06:37:29 +00006931 if (Subtarget->hasSSE41())
Nate Begeman14d12ca2008-02-11 04:19:36 +00006932 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
6933
Dan Gohman8a55ce42009-09-23 21:02:20 +00006934 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00006935 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00006936
Dan Gohman8a55ce42009-09-23 21:02:20 +00006937 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00006938 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
6939 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006940 if (N1.getValueType() != MVT::i32)
6941 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6942 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006943 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00006944 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006945 }
Dan Gohman475871a2008-07-27 21:46:04 +00006946 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006947}
6948
Dan Gohman475871a2008-07-27 21:46:04 +00006949SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006950X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006951 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006952 DebugLoc dl = Op.getDebugLoc();
David Greene2fcdfb42011-02-10 23:11:29 +00006953 EVT OpVT = Op.getValueType();
6954
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006955 // If this is a 256-bit vector result, first insert into a 128-bit
6956 // vector and then insert into the 256-bit vector.
6957 if (OpVT.getSizeInBits() > 128) {
6958 // Insert into a 128-bit vector.
6959 EVT VT128 = EVT::getVectorVT(*Context,
6960 OpVT.getVectorElementType(),
6961 OpVT.getVectorNumElements() / 2);
6962
6963 Op = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT128, Op.getOperand(0));
6964
6965 // Insert the 128-bit vector.
6966 return Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, OpVT), Op,
6967 DAG.getConstant(0, MVT::i32),
6968 DAG, dl);
6969 }
6970
Chris Lattnerf172ecd2010-07-04 23:07:25 +00006971 if (Op.getValueType() == MVT::v1i64 &&
6972 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00006973 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00006974
Owen Anderson825b72b2009-08-11 20:47:22 +00006975 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Dale Johannesen0488fb62010-09-30 23:57:10 +00006976 assert(Op.getValueType().getSimpleVT().getSizeInBits() == 128 &&
6977 "Expected an SSE type!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006978 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(),
Dale Johannesen0488fb62010-09-30 23:57:10 +00006979 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006980}
6981
David Greene91585092011-01-26 15:38:49 +00006982// Lower a node with an EXTRACT_SUBVECTOR opcode. This may result in
6983// a simple subregister reference or explicit instructions to grab
6984// upper bits of a vector.
6985SDValue
6986X86TargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
6987 if (Subtarget->hasAVX()) {
David Greenea5f26012011-02-07 19:36:54 +00006988 DebugLoc dl = Op.getNode()->getDebugLoc();
6989 SDValue Vec = Op.getNode()->getOperand(0);
6990 SDValue Idx = Op.getNode()->getOperand(1);
6991
6992 if (Op.getNode()->getValueType(0).getSizeInBits() == 128
6993 && Vec.getNode()->getValueType(0).getSizeInBits() == 256) {
6994 return Extract128BitVector(Vec, Idx, DAG, dl);
6995 }
David Greene91585092011-01-26 15:38:49 +00006996 }
6997 return SDValue();
6998}
6999
David Greenecfe33c42011-01-26 19:13:22 +00007000// Lower a node with an INSERT_SUBVECTOR opcode. This may result in a
7001// simple superregister reference or explicit instructions to insert
7002// the upper bits of a vector.
7003SDValue
7004X86TargetLowering::LowerINSERT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7005 if (Subtarget->hasAVX()) {
7006 DebugLoc dl = Op.getNode()->getDebugLoc();
7007 SDValue Vec = Op.getNode()->getOperand(0);
7008 SDValue SubVec = Op.getNode()->getOperand(1);
7009 SDValue Idx = Op.getNode()->getOperand(2);
7010
7011 if (Op.getNode()->getValueType(0).getSizeInBits() == 256
7012 && SubVec.getNode()->getValueType(0).getSizeInBits() == 128) {
David Greenea5f26012011-02-07 19:36:54 +00007013 return Insert128BitVector(Vec, SubVec, Idx, DAG, dl);
David Greenecfe33c42011-01-26 19:13:22 +00007014 }
7015 }
7016 return SDValue();
7017}
7018
Bill Wendling056292f2008-09-16 21:48:12 +00007019// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
7020// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
7021// one of the above mentioned nodes. It has to be wrapped because otherwise
7022// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
7023// be used to form addressing mode. These wrapped nodes will be selected
7024// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00007025SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007026X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007027 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007028
Chris Lattner41621a22009-06-26 19:22:52 +00007029 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7030 // global base reg.
7031 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007032 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007033 CodeModel::Model M = getTargetMachine().getCodeModel();
7034
Chris Lattner4f066492009-07-11 20:29:19 +00007035 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007036 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007037 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007038 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007039 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007040 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007041 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007042
Evan Cheng1606e8e2009-03-13 07:51:59 +00007043 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00007044 CP->getAlignment(),
7045 CP->getOffset(), OpFlag);
7046 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00007047 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007048 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00007049 if (OpFlag) {
7050 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007051 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007052 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007053 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007054 }
7055
7056 return Result;
7057}
7058
Dan Gohmand858e902010-04-17 15:26:15 +00007059SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007060 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007061
Chris Lattner18c59872009-06-27 04:16:01 +00007062 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7063 // global base reg.
7064 unsigned char OpFlag = 0;
7065 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007066 CodeModel::Model M = getTargetMachine().getCodeModel();
7067
Chris Lattner4f066492009-07-11 20:29:19 +00007068 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007069 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007070 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007071 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007072 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007073 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007074 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007075
Chris Lattner18c59872009-06-27 04:16:01 +00007076 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
7077 OpFlag);
7078 DebugLoc DL = JT->getDebugLoc();
7079 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007080
Chris Lattner18c59872009-06-27 04:16:01 +00007081 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00007082 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00007083 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7084 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007085 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007086 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007087
Chris Lattner18c59872009-06-27 04:16:01 +00007088 return Result;
7089}
7090
7091SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007092X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007093 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00007094
Chris Lattner18c59872009-06-27 04:16:01 +00007095 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7096 // global base reg.
7097 unsigned char OpFlag = 0;
7098 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007099 CodeModel::Model M = getTargetMachine().getCodeModel();
7100
Chris Lattner4f066492009-07-11 20:29:19 +00007101 if (Subtarget->isPICStyleRIPRel() &&
Eli Friedman586272d2011-08-11 01:48:05 +00007102 (M == CodeModel::Small || M == CodeModel::Kernel)) {
7103 if (Subtarget->isTargetDarwin() || Subtarget->isTargetELF())
7104 OpFlag = X86II::MO_GOTPCREL;
Chris Lattnere4df7562009-07-09 03:15:51 +00007105 WrapperKind = X86ISD::WrapperRIP;
Eli Friedman586272d2011-08-11 01:48:05 +00007106 } else if (Subtarget->isPICStyleGOT()) {
7107 OpFlag = X86II::MO_GOT;
7108 } else if (Subtarget->isPICStyleStubPIC()) {
7109 OpFlag = X86II::MO_DARWIN_NONLAZY_PIC_BASE;
7110 } else if (Subtarget->isPICStyleStubNoDynamic()) {
7111 OpFlag = X86II::MO_DARWIN_NONLAZY;
7112 }
Eric Christopherfd179292009-08-27 18:07:15 +00007113
Chris Lattner18c59872009-06-27 04:16:01 +00007114 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00007115
Chris Lattner18c59872009-06-27 04:16:01 +00007116 DebugLoc DL = Op.getDebugLoc();
7117 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007118
7119
Chris Lattner18c59872009-06-27 04:16:01 +00007120 // With PIC, the address is actually $g + Offset.
7121 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00007122 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00007123 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7124 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007125 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007126 Result);
7127 }
Eric Christopherfd179292009-08-27 18:07:15 +00007128
Eli Friedman586272d2011-08-11 01:48:05 +00007129 // For symbols that require a load from a stub to get the address, emit the
7130 // load.
7131 if (isGlobalStubReference(OpFlag))
7132 Result = DAG.getLoad(getPointerTy(), DL, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007133 MachinePointerInfo::getGOT(), false, false, false, 0);
Eli Friedman586272d2011-08-11 01:48:05 +00007134
Chris Lattner18c59872009-06-27 04:16:01 +00007135 return Result;
7136}
7137
Dan Gohman475871a2008-07-27 21:46:04 +00007138SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007139X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00007140 // Create the TargetBlockAddressAddress node.
7141 unsigned char OpFlags =
7142 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00007143 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00007144 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00007145 DebugLoc dl = Op.getDebugLoc();
7146 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
7147 /*isTarget=*/true, OpFlags);
7148
Dan Gohmanf705adb2009-10-30 01:28:02 +00007149 if (Subtarget->isPICStyleRIPRel() &&
7150 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00007151 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7152 else
7153 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007154
Dan Gohman29cbade2009-11-20 23:18:13 +00007155 // With PIC, the address is actually $g + Offset.
7156 if (isGlobalRelativeToPICBase(OpFlags)) {
7157 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7158 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
7159 Result);
7160 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00007161
7162 return Result;
7163}
7164
7165SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00007166X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00007167 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00007168 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00007169 // Create the TargetGlobalAddress node, folding in the constant
7170 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00007171 unsigned char OpFlags =
7172 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007173 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00007174 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007175 if (OpFlags == X86II::MO_NO_FLAG &&
7176 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00007177 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00007178 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00007179 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007180 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00007181 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007182 }
Eric Christopherfd179292009-08-27 18:07:15 +00007183
Chris Lattner4f066492009-07-11 20:29:19 +00007184 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007185 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00007186 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7187 else
7188 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00007189
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007190 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00007191 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007192 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7193 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007194 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007195 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007196
Chris Lattner36c25012009-07-10 07:34:39 +00007197 // For globals that require a load from a stub to get the address, emit the
7198 // load.
7199 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00007200 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007201 MachinePointerInfo::getGOT(), false, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007202
Dan Gohman6520e202008-10-18 02:06:02 +00007203 // If there was a non-zero offset that we didn't fold, create an explicit
7204 // addition for it.
7205 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007206 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00007207 DAG.getConstant(Offset, getPointerTy()));
7208
Evan Cheng0db9fe62006-04-25 20:13:52 +00007209 return Result;
7210}
7211
Evan Chengda43bcf2008-09-24 00:05:32 +00007212SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007213X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00007214 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007215 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007216 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00007217}
7218
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007219static SDValue
7220GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00007221 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00007222 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007223 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007224 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007225 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007226 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007227 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007228 GA->getOffset(),
7229 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007230 if (InFlag) {
7231 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007232 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007233 } else {
7234 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007235 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007236 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007237
7238 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00007239 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007240
Rafael Espindola15f1b662009-04-24 12:59:40 +00007241 SDValue Flag = Chain.getValue(1);
7242 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007243}
7244
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007245// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007246static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007247LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007248 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00007249 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00007250 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
7251 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007252 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007253 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007254 InFlag = Chain.getValue(1);
7255
Chris Lattnerb903bed2009-06-26 21:20:29 +00007256 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007257}
7258
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007259// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007260static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007261LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007262 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007263 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
7264 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007265}
7266
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007267// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
7268// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00007269static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007270 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00007271 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007272 DebugLoc dl = GA->getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00007273
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007274 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
7275 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
7276 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00007277
Michael J. Spencerec38de22010-10-10 22:04:20 +00007278 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007279 DAG.getIntPtrConstant(0),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007280 MachinePointerInfo(Ptr),
7281 false, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00007282
Chris Lattnerb903bed2009-06-26 21:20:29 +00007283 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007284 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
7285 // initialexec.
7286 unsigned WrapperKind = X86ISD::Wrapper;
7287 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007288 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00007289 } else if (is64Bit) {
7290 assert(model == TLSModel::InitialExec);
7291 OperandFlags = X86II::MO_GOTTPOFF;
7292 WrapperKind = X86ISD::WrapperRIP;
7293 } else {
7294 assert(model == TLSModel::InitialExec);
7295 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00007296 }
Eric Christopherfd179292009-08-27 18:07:15 +00007297
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007298 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
7299 // exec)
Michael J. Spencerec38de22010-10-10 22:04:20 +00007300 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00007301 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007302 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007303 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007304
Rafael Espindola9a580232009-02-27 13:37:18 +00007305 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007306 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007307 MachinePointerInfo::getGOT(), false, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007308
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007309 // The address of the thread local variable is the add of the thread
7310 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00007311 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007312}
7313
Dan Gohman475871a2008-07-27 21:46:04 +00007314SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007315X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00007316
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007317 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00007318 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00007319
Eric Christopher30ef0e52010-06-03 04:07:48 +00007320 if (Subtarget->isTargetELF()) {
7321 // TODO: implement the "local dynamic" model
7322 // TODO: implement the "initial exec"model for pic executables
Michael J. Spencerec38de22010-10-10 22:04:20 +00007323
Eric Christopher30ef0e52010-06-03 04:07:48 +00007324 // If GV is an alias then use the aliasee for determining
7325 // thread-localness.
7326 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7327 GV = GA->resolveAliasedGlobal(false);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007328
Chandler Carruth34797132012-04-08 17:20:55 +00007329 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007330
Eric Christopher30ef0e52010-06-03 04:07:48 +00007331 switch (model) {
7332 case TLSModel::GeneralDynamic:
7333 case TLSModel::LocalDynamic: // not implemented
7334 if (Subtarget->is64Bit())
7335 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
7336 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007337
Eric Christopher30ef0e52010-06-03 04:07:48 +00007338 case TLSModel::InitialExec:
7339 case TLSModel::LocalExec:
7340 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
7341 Subtarget->is64Bit());
7342 }
7343 } else if (Subtarget->isTargetDarwin()) {
7344 // Darwin only has one model of TLS. Lower to that.
7345 unsigned char OpFlag = 0;
7346 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
7347 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007348
Eric Christopher30ef0e52010-06-03 04:07:48 +00007349 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7350 // global base reg.
7351 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
7352 !Subtarget->is64Bit();
7353 if (PIC32)
7354 OpFlag = X86II::MO_TLVP_PIC_BASE;
7355 else
7356 OpFlag = X86II::MO_TLVP;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007357 DebugLoc DL = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007358 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopherd8c05362010-12-09 06:25:53 +00007359 GA->getValueType(0),
Eric Christopher30ef0e52010-06-03 04:07:48 +00007360 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007361 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007362
Eric Christopher30ef0e52010-06-03 04:07:48 +00007363 // With PIC32, the address is actually $g + Offset.
7364 if (PIC32)
7365 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7366 DAG.getNode(X86ISD::GlobalBaseReg,
7367 DebugLoc(), getPointerTy()),
7368 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007369
Eric Christopher30ef0e52010-06-03 04:07:48 +00007370 // Lowering the machine isd will make sure everything is in the right
7371 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007372 SDValue Chain = DAG.getEntryNode();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007373 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopherd8c05362010-12-09 06:25:53 +00007374 SDValue Args[] = { Chain, Offset };
7375 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007376
Eric Christopher30ef0e52010-06-03 04:07:48 +00007377 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
7378 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7379 MFI->setAdjustsStack(true);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007380
Eric Christopher30ef0e52010-06-03 04:07:48 +00007381 // And our return value (tls address) is in the standard call return value
7382 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007383 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
Evan Chengfd230df2011-10-19 22:22:54 +00007384 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy(),
7385 Chain.getValue(1));
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +00007386 } else if (Subtarget->isTargetWindows()) {
7387 // Just use the implicit TLS architecture
7388 // Need to generate someting similar to:
7389 // mov rdx, qword [gs:abs 58H]; Load pointer to ThreadLocalStorage
7390 // ; from TEB
7391 // mov ecx, dword [rel _tls_index]: Load index (from C runtime)
7392 // mov rcx, qword [rdx+rcx*8]
7393 // mov eax, .tls$:tlsvar
7394 // [rax+rcx] contains the address
7395 // Windows 64bit: gs:0x58
7396 // Windows 32bit: fs:__tls_array
7397
7398 // If GV is an alias then use the aliasee for determining
7399 // thread-localness.
7400 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7401 GV = GA->resolveAliasedGlobal(false);
7402 DebugLoc dl = GA->getDebugLoc();
7403 SDValue Chain = DAG.getEntryNode();
7404
7405 // Get the Thread Pointer, which is %fs:__tls_array (32-bit) or
7406 // %gs:0x58 (64-bit).
7407 Value *Ptr = Constant::getNullValue(Subtarget->is64Bit()
7408 ? Type::getInt8PtrTy(*DAG.getContext(),
7409 256)
7410 : Type::getInt32PtrTy(*DAG.getContext(),
7411 257));
7412
7413 SDValue ThreadPointer = DAG.getLoad(getPointerTy(), dl, Chain,
7414 Subtarget->is64Bit()
7415 ? DAG.getIntPtrConstant(0x58)
7416 : DAG.getExternalSymbol("_tls_array",
7417 getPointerTy()),
7418 MachinePointerInfo(Ptr),
7419 false, false, false, 0);
7420
7421 // Load the _tls_index variable
7422 SDValue IDX = DAG.getExternalSymbol("_tls_index", getPointerTy());
7423 if (Subtarget->is64Bit())
7424 IDX = DAG.getExtLoad(ISD::ZEXTLOAD, dl, getPointerTy(), Chain,
7425 IDX, MachinePointerInfo(), MVT::i32,
7426 false, false, 0);
7427 else
7428 IDX = DAG.getLoad(getPointerTy(), dl, Chain, IDX, MachinePointerInfo(),
7429 false, false, false, 0);
7430
7431 SDValue Scale = DAG.getConstant(Log2_64_Ceil(TD->getPointerSize()),
7432 getPointerTy());
7433 IDX = DAG.getNode(ISD::SHL, dl, getPointerTy(), IDX, Scale);
7434
7435 SDValue res = DAG.getNode(ISD::ADD, dl, getPointerTy(), ThreadPointer, IDX);
7436 res = DAG.getLoad(getPointerTy(), dl, Chain, res, MachinePointerInfo(),
7437 false, false, false, 0);
7438
7439 // Get the offset of start of .tls section
7440 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
7441 GA->getValueType(0),
7442 GA->getOffset(), X86II::MO_SECREL);
7443 SDValue Offset = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), TGA);
7444
7445 // The address of the thread local variable is the add of the thread
7446 // pointer with the offset of the variable.
7447 return DAG.getNode(ISD::ADD, dl, getPointerTy(), res, Offset);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007448 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007449
David Blaikie4d6ccb52012-01-20 21:51:11 +00007450 llvm_unreachable("TLS not implemented for this target.");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007451}
7452
Evan Cheng0db9fe62006-04-25 20:13:52 +00007453
Chad Rosierb90d2a92012-01-03 23:19:12 +00007454/// LowerShiftParts - Lower SRA_PARTS and friends, which return two i32 values
7455/// and take a 2 x i32 value to shift plus a shift amount.
7456SDValue X86TargetLowering::LowerShiftParts(SDValue Op, SelectionDAG &DAG) const{
Dan Gohman4c1fa612008-03-03 22:22:09 +00007457 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00007458 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007459 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007460 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007461 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00007462 SDValue ShOpLo = Op.getOperand(0);
7463 SDValue ShOpHi = Op.getOperand(1);
7464 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00007465 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00007466 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00007467 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00007468
Dan Gohman475871a2008-07-27 21:46:04 +00007469 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007470 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007471 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
7472 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007473 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007474 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
7475 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007476 }
Evan Chenge3413162006-01-09 18:33:28 +00007477
Owen Anderson825b72b2009-08-11 20:47:22 +00007478 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
7479 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00007480 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00007481 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00007482
Dan Gohman475871a2008-07-27 21:46:04 +00007483 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00007484 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00007485 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
7486 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00007487
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007488 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007489 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7490 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007491 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007492 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7493 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007494 }
7495
Dan Gohman475871a2008-07-27 21:46:04 +00007496 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00007497 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007498}
Evan Chenga3195e82006-01-12 22:54:21 +00007499
Dan Gohmand858e902010-04-17 15:26:15 +00007500SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
7501 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007502 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00007503
Dale Johannesen0488fb62010-09-30 23:57:10 +00007504 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007505 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007506
Owen Anderson825b72b2009-08-11 20:47:22 +00007507 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00007508 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00007509
Eli Friedman36df4992009-05-27 00:47:34 +00007510 // These are really Legal; return the operand so the caller accepts it as
7511 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007512 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00007513 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00007514 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00007515 Subtarget->is64Bit()) {
7516 return Op;
7517 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007518
Bruno Cardoso Lopesa511b8e2011-08-09 17:39:01 +00007519 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007520 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007521 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00007522 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007523 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00007524 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00007525 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007526 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007527 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007528 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
7529}
Evan Cheng0db9fe62006-04-25 20:13:52 +00007530
Owen Andersone50ed302009-08-10 22:56:29 +00007531SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00007532 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00007533 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007534 // Build the FILD
Chris Lattner492a43e2010-09-22 01:28:21 +00007535 DebugLoc DL = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00007536 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00007537 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007538 if (useSSE)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007539 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
Chris Lattner5a88b832007-02-25 07:10:00 +00007540 else
Owen Anderson825b72b2009-08-11 20:47:22 +00007541 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007542
Chris Lattner492a43e2010-09-22 01:28:21 +00007543 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007544
Stuart Hastings84be9582011-06-02 15:57:11 +00007545 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(StackSlot);
7546 MachineMemOperand *MMO;
7547 if (FI) {
7548 int SSFI = FI->getIndex();
7549 MMO =
7550 DAG.getMachineFunction()
7551 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7552 MachineMemOperand::MOLoad, ByteSize, ByteSize);
7553 } else {
7554 MMO = cast<LoadSDNode>(StackSlot)->getMemOperand();
7555 StackSlot = StackSlot.getOperand(1);
7556 }
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007557 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007558 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
7559 X86ISD::FILD, DL,
7560 Tys, Ops, array_lengthof(Ops),
7561 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007562
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007563 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007564 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00007565 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007566
7567 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
7568 // shouldn't be necessary except that RFP cannot be live across
7569 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007570 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007571 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
7572 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007573 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00007574 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007575 SDValue Ops[] = {
7576 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
7577 };
Chris Lattner492a43e2010-09-22 01:28:21 +00007578 MachineMemOperand *MMO =
7579 DAG.getMachineFunction()
7580 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007581 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007582
Chris Lattner492a43e2010-09-22 01:28:21 +00007583 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
7584 Ops, array_lengthof(Ops),
7585 Op.getValueType(), MMO);
7586 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007587 MachinePointerInfo::getFixedStack(SSFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007588 false, false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007589 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007590
Evan Cheng0db9fe62006-04-25 20:13:52 +00007591 return Result;
7592}
7593
Bill Wendling8b8a6362009-01-17 03:56:04 +00007594// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007595SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
7596 SelectionDAG &DAG) const {
Bill Wendling397ae212012-01-05 02:13:20 +00007597 // This algorithm is not obvious. Here it is what we're trying to output:
Bill Wendling8b8a6362009-01-17 03:56:04 +00007598 /*
Bill Wendling397ae212012-01-05 02:13:20 +00007599 movq %rax, %xmm0
7600 punpckldq (c0), %xmm0 // c0: (uint4){ 0x43300000U, 0x45300000U, 0U, 0U }
7601 subpd (c1), %xmm0 // c1: (double2){ 0x1.0p52, 0x1.0p52 * 0x1.0p32 }
7602 #ifdef __SSE3__
7603 haddpd %xmm0, %xmm0
7604 #else
7605 pshufd $0x4e, %xmm0, %xmm1
7606 addpd %xmm1, %xmm0
7607 #endif
Bill Wendling8b8a6362009-01-17 03:56:04 +00007608 */
Dale Johannesen040225f2008-10-21 23:07:49 +00007609
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007610 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00007611 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00007612
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007613 // Build some magic constants.
Chris Lattner7302d802012-02-06 21:56:39 +00007614 const uint32_t CV0[] = { 0x43300000, 0x45300000, 0, 0 };
7615 Constant *C0 = ConstantDataVector::get(*Context, CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007616 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007617
Chris Lattner97484792012-01-25 09:56:22 +00007618 SmallVector<Constant*,2> CV1;
7619 CV1.push_back(
Chris Lattner4ca829e2012-01-25 06:02:56 +00007620 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Chris Lattner97484792012-01-25 09:56:22 +00007621 CV1.push_back(
7622 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
7623 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007624 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007625
Bill Wendling397ae212012-01-05 02:13:20 +00007626 // Load the 64-bit value into an XMM register.
7627 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
7628 Op.getOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007629 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00007630 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007631 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007632 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32,
7633 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, XR1),
7634 CLod0);
7635
Owen Anderson825b72b2009-08-11 20:47:22 +00007636 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00007637 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007638 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007639 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007640 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling397ae212012-01-05 02:13:20 +00007641 SDValue Result;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007642
Craig Topperd0a31172012-01-10 06:37:29 +00007643 if (Subtarget->hasSSE3()) {
Bill Wendling397ae212012-01-05 02:13:20 +00007644 // FIXME: The 'haddpd' instruction may be slower than 'movhlps + addsd'.
7645 Result = DAG.getNode(X86ISD::FHADD, dl, MVT::v2f64, Sub, Sub);
7646 } else {
7647 SDValue S2F = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Sub);
7648 SDValue Shuffle = getTargetShuffleNode(X86ISD::PSHUFD, dl, MVT::v4i32,
7649 S2F, 0x4E, DAG);
7650 Result = DAG.getNode(ISD::FADD, dl, MVT::v2f64,
7651 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Shuffle),
7652 Sub);
7653 }
7654
7655 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Result,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007656 DAG.getIntPtrConstant(0));
7657}
7658
Bill Wendling8b8a6362009-01-17 03:56:04 +00007659// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007660SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
7661 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007662 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007663 // FP constant to bias correct the final result.
7664 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00007665 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007666
7667 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00007668 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
Eli Friedman6cdc1f42011-08-02 18:38:35 +00007669 Op.getOperand(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007670
Eli Friedmanf3704762011-08-29 21:15:46 +00007671 // Zero out the upper parts of the register.
Craig Topper12216172012-01-13 08:12:35 +00007672 Load = getShuffleVectorZeroOrUndef(Load, 0, true, Subtarget, DAG);
Eli Friedmanf3704762011-08-29 21:15:46 +00007673
Owen Anderson825b72b2009-08-11 20:47:22 +00007674 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007675 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007676 DAG.getIntPtrConstant(0));
7677
7678 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007679 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007680 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007681 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007682 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007683 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007684 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007685 MVT::v2f64, Bias)));
7686 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007687 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007688 DAG.getIntPtrConstant(0));
7689
7690 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007691 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007692
7693 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00007694 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00007695
Owen Anderson825b72b2009-08-11 20:47:22 +00007696 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007697 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00007698 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007699 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007700 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00007701 }
7702
7703 // Handle final rounding.
7704 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007705}
7706
Dan Gohmand858e902010-04-17 15:26:15 +00007707SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
7708 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00007709 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007710 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007711
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007712 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00007713 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
7714 // the optimization here.
7715 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00007716 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00007717
Owen Andersone50ed302009-08-10 22:56:29 +00007718 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007719 EVT DstVT = Op.getValueType();
7720 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007721 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007722 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007723 return LowerUINT_TO_FP_i32(Op, DAG);
Bill Wendlingf6c07472012-01-10 19:41:30 +00007724 else if (Subtarget->is64Bit() &&
7725 SrcVT == MVT::i64 && DstVT == MVT::f32)
Bill Wendling397ae212012-01-05 02:13:20 +00007726 return SDValue();
Eli Friedman948e95a2009-05-23 09:59:16 +00007727
7728 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00007729 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007730 if (SrcVT == MVT::i32) {
7731 SDValue WordOff = DAG.getConstant(4, getPointerTy());
7732 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
7733 getPointerTy(), StackSlot, WordOff);
7734 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007735 StackSlot, MachinePointerInfo(),
7736 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007737 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007738 OffsetSlot, MachinePointerInfo(),
7739 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007740 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
7741 return Fild;
7742 }
7743
7744 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
7745 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendlingf6c07472012-01-10 19:41:30 +00007746 StackSlot, MachinePointerInfo(),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007747 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007748 // For i64 source, we need to add the appropriate power of 2 if the input
7749 // was negative. This is the same as the optimization in
7750 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
7751 // we must be careful to do the computation in x87 extended precision, not
7752 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00007753 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
7754 MachineMemOperand *MMO =
7755 DAG.getMachineFunction()
7756 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7757 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007758
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007759 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
7760 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007761 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
7762 MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007763
7764 APInt FF(32, 0x5F800000ULL);
7765
7766 // Check whether the sign bit is set.
7767 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
7768 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
7769 ISD::SETLT);
7770
7771 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
7772 SDValue FudgePtr = DAG.getConstantPool(
7773 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
7774 getPointerTy());
7775
7776 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
7777 SDValue Zero = DAG.getIntPtrConstant(0);
7778 SDValue Four = DAG.getIntPtrConstant(4);
7779 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
7780 Zero, Four);
7781 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
7782
7783 // Load the value out, extending it from f32 to f80.
7784 // FIXME: Avoid the extend by constructing the right constant pool?
Stuart Hastingsa9011292011-02-16 16:23:55 +00007785 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00007786 FudgePtr, MachinePointerInfo::getConstantPool(),
7787 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007788 // Extend everything to 80 bits to force it to be done on x87.
7789 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
7790 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007791}
7792
Dan Gohman475871a2008-07-27 21:46:04 +00007793std::pair<SDValue,SDValue> X86TargetLowering::
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007794FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned, bool IsReplace) const {
Chris Lattner07290932010-09-22 01:05:16 +00007795 DebugLoc DL = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00007796
Owen Andersone50ed302009-08-10 22:56:29 +00007797 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00007798
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007799 if (!IsSigned && !isIntegerTypeFTOL(DstTy)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007800 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
7801 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00007802 }
7803
Owen Anderson825b72b2009-08-11 20:47:22 +00007804 assert(DstTy.getSimpleVT() <= MVT::i64 &&
7805 DstTy.getSimpleVT() >= MVT::i16 &&
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007806 "Unknown FP_TO_INT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00007807
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007808 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007809 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00007810 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007811 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00007812 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00007813 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00007814 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007815 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007816
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007817 // We lower FP->int64 either into FISTP64 followed by a load from a temporary
7818 // stack slot, or into the FTOL runtime function.
Evan Cheng87c89352007-10-15 20:11:21 +00007819 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00007820 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00007821 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007822 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00007823
Evan Cheng0db9fe62006-04-25 20:13:52 +00007824 unsigned Opc;
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007825 if (!IsSigned && isIntegerTypeFTOL(DstTy))
7826 Opc = X86ISD::WIN_FTOL;
7827 else
7828 switch (DstTy.getSimpleVT().SimpleTy) {
7829 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
7830 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
7831 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
7832 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
7833 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007834
Dan Gohman475871a2008-07-27 21:46:04 +00007835 SDValue Chain = DAG.getEntryNode();
7836 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00007837 EVT TheVT = Op.getOperand(0).getValueType();
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007838 // FIXME This causes a redundant load/store if the SSE-class value is already
7839 // in memory, such as if it is on the callstack.
Chris Lattner492a43e2010-09-22 01:28:21 +00007840 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007841 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00007842 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007843 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007844 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007845 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00007846 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00007847 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00007848 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00007849
Chris Lattner492a43e2010-09-22 01:28:21 +00007850 MachineMemOperand *MMO =
7851 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7852 MachineMemOperand::MOLoad, MemSize, MemSize);
7853 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
7854 DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007855 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00007856 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007857 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
7858 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007859
Chris Lattner07290932010-09-22 01:05:16 +00007860 MachineMemOperand *MMO =
7861 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7862 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007863
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007864 if (Opc != X86ISD::WIN_FTOL) {
7865 // Build the FP_TO_INT*_IN_MEM
7866 SDValue Ops[] = { Chain, Value, StackSlot };
7867 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
7868 Ops, 3, DstTy, MMO);
7869 return std::make_pair(FIST, StackSlot);
7870 } else {
7871 SDValue ftol = DAG.getNode(X86ISD::WIN_FTOL, DL,
7872 DAG.getVTList(MVT::Other, MVT::Glue),
7873 Chain, Value);
7874 SDValue eax = DAG.getCopyFromReg(ftol, DL, X86::EAX,
7875 MVT::i32, ftol.getValue(1));
7876 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), DL, X86::EDX,
7877 MVT::i32, eax.getValue(2));
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007878 SDValue Ops[] = { eax, edx };
7879 SDValue pair = IsReplace
7880 ? DAG.getNode(ISD::BUILD_PAIR, DL, MVT::i64, Ops, 2)
7881 : DAG.getMergeValues(Ops, 2, DL);
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007882 return std::make_pair(pair, SDValue());
7883 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007884}
7885
Dan Gohmand858e902010-04-17 15:26:15 +00007886SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
7887 SelectionDAG &DAG) const {
Dale Johannesen0488fb62010-09-30 23:57:10 +00007888 if (Op.getValueType().isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007889 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007890
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007891 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG,
7892 /*IsSigned=*/ true, /*IsReplace=*/ false);
Dan Gohman475871a2008-07-27 21:46:04 +00007893 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00007894 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
7895 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00007896
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007897 if (StackSlot.getNode())
7898 // Load the result.
7899 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
7900 FIST, StackSlot, MachinePointerInfo(),
7901 false, false, false, 0);
7902 else
7903 // The node is the result.
7904 return FIST;
Chris Lattner27a6c732007-11-24 07:07:01 +00007905}
7906
Dan Gohmand858e902010-04-17 15:26:15 +00007907SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
7908 SelectionDAG &DAG) const {
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007909 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG,
7910 /*IsSigned=*/ false, /*IsReplace=*/ false);
Eli Friedman948e95a2009-05-23 09:59:16 +00007911 SDValue FIST = Vals.first, StackSlot = Vals.second;
7912 assert(FIST.getNode() && "Unexpected failure");
7913
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007914 if (StackSlot.getNode())
7915 // Load the result.
7916 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
7917 FIST, StackSlot, MachinePointerInfo(),
7918 false, false, false, 0);
7919 else
7920 // The node is the result.
7921 return FIST;
Eli Friedman948e95a2009-05-23 09:59:16 +00007922}
7923
Dan Gohmand858e902010-04-17 15:26:15 +00007924SDValue X86TargetLowering::LowerFABS(SDValue Op,
7925 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007926 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007927 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007928 EVT VT = Op.getValueType();
7929 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007930 if (VT.isVector())
7931 EltVT = VT.getVectorElementType();
Chris Lattner4ca829e2012-01-25 06:02:56 +00007932 Constant *C;
Owen Anderson825b72b2009-08-11 20:47:22 +00007933 if (EltVT == MVT::f64) {
Chris Lattner4ca829e2012-01-25 06:02:56 +00007934 C = ConstantVector::getSplat(2,
7935 ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007936 } else {
Chris Lattner4ca829e2012-01-25 06:02:56 +00007937 C = ConstantVector::getSplat(4,
7938 ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007939 }
Evan Cheng1606e8e2009-03-13 07:51:59 +00007940 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007941 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007942 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007943 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007944 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007945}
7946
Dan Gohmand858e902010-04-17 15:26:15 +00007947SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007948 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007949 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007950 EVT VT = Op.getValueType();
7951 EVT EltVT = VT;
Chad Rosiera860b182011-12-15 01:02:25 +00007952 unsigned NumElts = VT == MVT::f64 ? 2 : 4;
7953 if (VT.isVector()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007954 EltVT = VT.getVectorElementType();
Chad Rosiera860b182011-12-15 01:02:25 +00007955 NumElts = VT.getVectorNumElements();
7956 }
Chris Lattner4ca829e2012-01-25 06:02:56 +00007957 Constant *C;
7958 if (EltVT == MVT::f64)
7959 C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
7960 else
7961 C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
7962 C = ConstantVector::getSplat(NumElts, C);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007963 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007964 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007965 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007966 false, false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00007967 if (VT.isVector()) {
Chad Rosiera860b182011-12-15 01:02:25 +00007968 MVT XORVT = VT.getSizeInBits() == 128 ? MVT::v2i64 : MVT::v4i64;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007969 return DAG.getNode(ISD::BITCAST, dl, VT,
Chad Rosiera860b182011-12-15 01:02:25 +00007970 DAG.getNode(ISD::XOR, dl, XORVT,
7971 DAG.getNode(ISD::BITCAST, dl, XORVT,
Dale Johannesenace16102009-02-03 19:33:06 +00007972 Op.getOperand(0)),
Chad Rosiera860b182011-12-15 01:02:25 +00007973 DAG.getNode(ISD::BITCAST, dl, XORVT, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00007974 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007975 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00007976 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007977}
7978
Dan Gohmand858e902010-04-17 15:26:15 +00007979SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007980 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00007981 SDValue Op0 = Op.getOperand(0);
7982 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007983 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007984 EVT VT = Op.getValueType();
7985 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00007986
7987 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007988 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007989 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00007990 SrcVT = VT;
7991 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007992 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007993 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007994 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007995 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007996 }
7997
7998 // At this point the operands and the result should have the same
7999 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00008000
Evan Cheng68c47cb2007-01-05 07:55:56 +00008001 // First get the sign bit of second operand.
Chad Rosier01d426e2011-12-15 01:16:09 +00008002 SmallVector<Constant*,4> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00008003 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008004 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
8005 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008006 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008007 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
8008 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8009 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8010 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008011 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008012 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008013 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008014 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008015 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008016 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008017 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008018
8019 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008020 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008021 // Op0 is MVT::f32, Op1 is MVT::f64.
8022 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
8023 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
8024 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008025 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00008026 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00008027 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008028 }
8029
Evan Cheng73d6cf12007-01-05 21:37:56 +00008030 // Clear first operand sign bit.
8031 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00008032 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008033 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
8034 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008035 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008036 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
8037 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8038 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8039 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008040 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008041 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008042 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008043 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008044 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008045 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008046 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00008047
8048 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00008049 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008050}
8051
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00008052SDValue X86TargetLowering::LowerFGETSIGN(SDValue Op, SelectionDAG &DAG) const {
8053 SDValue N0 = Op.getOperand(0);
8054 DebugLoc dl = Op.getDebugLoc();
8055 EVT VT = Op.getValueType();
8056
8057 // Lower ISD::FGETSIGN to (AND (X86ISD::FGETSIGNx86 ...) 1).
8058 SDValue xFGETSIGN = DAG.getNode(X86ISD::FGETSIGNx86, dl, VT, N0,
8059 DAG.getConstant(1, VT));
8060 return DAG.getNode(ISD::AND, dl, VT, xFGETSIGN, DAG.getConstant(1, VT));
8061}
8062
Dan Gohman076aee32009-03-04 19:44:21 +00008063/// Emit nodes that will be selected as "test Op0,Op0", or something
8064/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008065SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008066 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008067 DebugLoc dl = Op.getDebugLoc();
8068
Dan Gohman31125812009-03-07 01:58:32 +00008069 // CF and OF aren't always set the way we want. Determine which
8070 // of these we need.
8071 bool NeedCF = false;
8072 bool NeedOF = false;
8073 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008074 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00008075 case X86::COND_A: case X86::COND_AE:
8076 case X86::COND_B: case X86::COND_BE:
8077 NeedCF = true;
8078 break;
8079 case X86::COND_G: case X86::COND_GE:
8080 case X86::COND_L: case X86::COND_LE:
8081 case X86::COND_O: case X86::COND_NO:
8082 NeedOF = true;
8083 break;
Dan Gohman31125812009-03-07 01:58:32 +00008084 }
8085
Dan Gohman076aee32009-03-04 19:44:21 +00008086 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00008087 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
8088 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008089 if (Op.getResNo() != 0 || NeedOF || NeedCF)
8090 // Emit a CMP with 0, which is the TEST pattern.
8091 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8092 DAG.getConstant(0, Op.getValueType()));
8093
8094 unsigned Opcode = 0;
8095 unsigned NumOperands = 0;
8096 switch (Op.getNode()->getOpcode()) {
8097 case ISD::ADD:
8098 // Due to an isel shortcoming, be conservative if this add is likely to be
8099 // selected as part of a load-modify-store instruction. When the root node
8100 // in a match is a store, isel doesn't know how to remap non-chain non-flag
8101 // uses of other nodes in the match, such as the ADD in this case. This
8102 // leads to the ADD being left around and reselected, with the result being
8103 // two adds in the output. Alas, even if none our users are stores, that
8104 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
8105 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
8106 // climbing the DAG back to the root, and it doesn't seem to be worth the
8107 // effort.
8108 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Pete Cooper2d496892011-11-15 21:57:53 +00008109 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8110 if (UI->getOpcode() != ISD::CopyToReg &&
8111 UI->getOpcode() != ISD::SETCC &&
8112 UI->getOpcode() != ISD::STORE)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008113 goto default_case;
8114
8115 if (ConstantSDNode *C =
8116 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
8117 // An add of one will be selected as an INC.
8118 if (C->getAPIntValue() == 1) {
8119 Opcode = X86ISD::INC;
8120 NumOperands = 1;
8121 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00008122 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008123
8124 // An add of negative one (subtract of one) will be selected as a DEC.
8125 if (C->getAPIntValue().isAllOnesValue()) {
8126 Opcode = X86ISD::DEC;
8127 NumOperands = 1;
8128 break;
8129 }
Dan Gohman076aee32009-03-04 19:44:21 +00008130 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008131
8132 // Otherwise use a regular EFLAGS-setting add.
8133 Opcode = X86ISD::ADD;
8134 NumOperands = 2;
8135 break;
8136 case ISD::AND: {
8137 // If the primary and result isn't used, don't bother using X86ISD::AND,
8138 // because a TEST instruction will be better.
8139 bool NonFlagUse = false;
8140 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8141 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
8142 SDNode *User = *UI;
8143 unsigned UOpNo = UI.getOperandNo();
8144 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
8145 // Look pass truncate.
8146 UOpNo = User->use_begin().getOperandNo();
8147 User = *User->use_begin();
8148 }
8149
8150 if (User->getOpcode() != ISD::BRCOND &&
8151 User->getOpcode() != ISD::SETCC &&
8152 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
8153 NonFlagUse = true;
8154 break;
8155 }
Dan Gohman076aee32009-03-04 19:44:21 +00008156 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008157
8158 if (!NonFlagUse)
8159 break;
8160 }
8161 // FALL THROUGH
8162 case ISD::SUB:
8163 case ISD::OR:
8164 case ISD::XOR:
8165 // Due to the ISEL shortcoming noted above, be conservative if this op is
8166 // likely to be selected as part of a load-modify-store instruction.
8167 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8168 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8169 if (UI->getOpcode() == ISD::STORE)
8170 goto default_case;
8171
8172 // Otherwise use a regular EFLAGS-setting instruction.
8173 switch (Op.getNode()->getOpcode()) {
8174 default: llvm_unreachable("unexpected operator!");
8175 case ISD::SUB: Opcode = X86ISD::SUB; break;
8176 case ISD::OR: Opcode = X86ISD::OR; break;
8177 case ISD::XOR: Opcode = X86ISD::XOR; break;
8178 case ISD::AND: Opcode = X86ISD::AND; break;
8179 }
8180
8181 NumOperands = 2;
8182 break;
8183 case X86ISD::ADD:
8184 case X86ISD::SUB:
8185 case X86ISD::INC:
8186 case X86ISD::DEC:
8187 case X86ISD::OR:
8188 case X86ISD::XOR:
8189 case X86ISD::AND:
8190 return SDValue(Op.getNode(), 1);
8191 default:
8192 default_case:
8193 break;
Dan Gohman076aee32009-03-04 19:44:21 +00008194 }
8195
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008196 if (Opcode == 0)
8197 // Emit a CMP with 0, which is the TEST pattern.
8198 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8199 DAG.getConstant(0, Op.getValueType()));
8200
8201 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
8202 SmallVector<SDValue, 4> Ops;
8203 for (unsigned i = 0; i != NumOperands; ++i)
8204 Ops.push_back(Op.getOperand(i));
8205
8206 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
8207 DAG.ReplaceAllUsesWith(Op, New);
8208 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00008209}
8210
8211/// Emit nodes that will be selected as "cmp Op0,Op1", or something
8212/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008213SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008214 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008215 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
8216 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00008217 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00008218
8219 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00008220 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00008221}
8222
Evan Chengd40d03e2010-01-06 19:38:29 +00008223/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
8224/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00008225SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
8226 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008227 SDValue Op0 = And.getOperand(0);
8228 SDValue Op1 = And.getOperand(1);
8229 if (Op0.getOpcode() == ISD::TRUNCATE)
8230 Op0 = Op0.getOperand(0);
8231 if (Op1.getOpcode() == ISD::TRUNCATE)
8232 Op1 = Op1.getOperand(0);
8233
Evan Chengd40d03e2010-01-06 19:38:29 +00008234 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008235 if (Op1.getOpcode() == ISD::SHL)
8236 std::swap(Op0, Op1);
8237 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008238 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
8239 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008240 // If we looked past a truncate, check that it's only truncating away
8241 // known zeros.
8242 unsigned BitWidth = Op0.getValueSizeInBits();
8243 unsigned AndBitWidth = And.getValueSizeInBits();
8244 if (BitWidth > AndBitWidth) {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00008245 APInt Zeros, Ones;
8246 DAG.ComputeMaskedBits(Op0, Zeros, Ones);
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008247 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
8248 return SDValue();
8249 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008250 LHS = Op1;
8251 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00008252 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008253 } else if (Op1.getOpcode() == ISD::Constant) {
8254 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
Benjamin Kramerf238f502011-11-23 13:54:17 +00008255 uint64_t AndRHSVal = AndRHS->getZExtValue();
Evan Cheng2c755ba2010-02-27 07:36:59 +00008256 SDValue AndLHS = Op0;
Benjamin Kramerf238f502011-11-23 13:54:17 +00008257
8258 if (AndRHSVal == 1 && AndLHS.getOpcode() == ISD::SRL) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008259 LHS = AndLHS.getOperand(0);
8260 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008261 }
Benjamin Kramerf238f502011-11-23 13:54:17 +00008262
8263 // Use BT if the immediate can't be encoded in a TEST instruction.
8264 if (!isUInt<32>(AndRHSVal) && isPowerOf2_64(AndRHSVal)) {
8265 LHS = AndLHS;
8266 RHS = DAG.getConstant(Log2_64_Ceil(AndRHSVal), LHS.getValueType());
8267 }
Evan Chengd40d03e2010-01-06 19:38:29 +00008268 }
Evan Cheng0488db92007-09-25 01:57:46 +00008269
Evan Chengd40d03e2010-01-06 19:38:29 +00008270 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00008271 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00008272 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00008273 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00008274 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00008275 // Also promote i16 to i32 for performance / code size reason.
8276 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00008277 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00008278 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00008279
Evan Chengd40d03e2010-01-06 19:38:29 +00008280 // If the operand types disagree, extend the shift amount to match. Since
8281 // BT ignores high bits (like shifts) we can use anyextend.
8282 if (LHS.getValueType() != RHS.getValueType())
8283 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008284
Evan Chengd40d03e2010-01-06 19:38:29 +00008285 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
8286 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
8287 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8288 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00008289 }
8290
Evan Cheng54de3ea2010-01-05 06:52:31 +00008291 return SDValue();
8292}
8293
Dan Gohmand858e902010-04-17 15:26:15 +00008294SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Duncan Sands28b77e92011-09-06 19:07:46 +00008295
8296 if (Op.getValueType().isVector()) return LowerVSETCC(Op, DAG);
8297
Evan Cheng54de3ea2010-01-05 06:52:31 +00008298 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
8299 SDValue Op0 = Op.getOperand(0);
8300 SDValue Op1 = Op.getOperand(1);
8301 DebugLoc dl = Op.getDebugLoc();
8302 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
8303
8304 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00008305 // Lower (X & (1 << N)) == 0 to BT(X, N).
8306 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
8307 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Andrew Trickf6c39412011-03-23 23:11:02 +00008308 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008309 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00008310 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008311 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
8312 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
8313 if (NewSetCC.getNode())
8314 return NewSetCC;
8315 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00008316
Chris Lattner481eebc2010-12-19 21:23:48 +00008317 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
8318 // these.
8319 if (Op1.getOpcode() == ISD::Constant &&
Andrew Trickf6c39412011-03-23 23:11:02 +00008320 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
Evan Cheng2c755ba2010-02-27 07:36:59 +00008321 cast<ConstantSDNode>(Op1)->isNullValue()) &&
8322 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008323
Chris Lattner481eebc2010-12-19 21:23:48 +00008324 // If the input is a setcc, then reuse the input setcc or use a new one with
8325 // the inverted condition.
8326 if (Op0.getOpcode() == X86ISD::SETCC) {
8327 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
8328 bool Invert = (CC == ISD::SETNE) ^
8329 cast<ConstantSDNode>(Op1)->isNullValue();
8330 if (!Invert) return Op0;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008331
Evan Cheng2c755ba2010-02-27 07:36:59 +00008332 CCode = X86::GetOppositeBranchCondition(CCode);
Chris Lattner481eebc2010-12-19 21:23:48 +00008333 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8334 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
8335 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008336 }
8337
Evan Chenge5b51ac2010-04-17 06:13:15 +00008338 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00008339 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00008340 if (X86CC == X86::COND_INVALID)
8341 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008342
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008343 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00008344 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008345 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
Evan Cheng0488db92007-09-25 01:57:46 +00008346}
8347
Craig Topper89af15e2011-09-18 08:03:58 +00008348// Lower256IntVSETCC - Break a VSETCC 256-bit integer VSETCC into two new 128
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008349// ones, and then concatenate the result back.
Craig Topper89af15e2011-09-18 08:03:58 +00008350static SDValue Lower256IntVSETCC(SDValue Op, SelectionDAG &DAG) {
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008351 EVT VT = Op.getValueType();
8352
Duncan Sands28b77e92011-09-06 19:07:46 +00008353 assert(VT.getSizeInBits() == 256 && Op.getOpcode() == ISD::SETCC &&
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008354 "Unsupported value type for operation");
8355
8356 int NumElems = VT.getVectorNumElements();
8357 DebugLoc dl = Op.getDebugLoc();
8358 SDValue CC = Op.getOperand(2);
8359 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
8360 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
8361
8362 // Extract the LHS vectors
8363 SDValue LHS = Op.getOperand(0);
8364 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
8365 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
8366
8367 // Extract the RHS vectors
8368 SDValue RHS = Op.getOperand(1);
8369 SDValue RHS1 = Extract128BitVector(RHS, Idx0, DAG, dl);
8370 SDValue RHS2 = Extract128BitVector(RHS, Idx1, DAG, dl);
8371
8372 // Issue the operation on the smaller types and concatenate the result back
8373 MVT EltVT = VT.getVectorElementType().getSimpleVT();
8374 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
8375 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
8376 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1, CC),
8377 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2, CC));
8378}
8379
8380
Dan Gohmand858e902010-04-17 15:26:15 +00008381SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008382 SDValue Cond;
8383 SDValue Op0 = Op.getOperand(0);
8384 SDValue Op1 = Op.getOperand(1);
8385 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00008386 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00008387 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
8388 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008389 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00008390
8391 if (isFP) {
8392 unsigned SSECC = 8;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008393 EVT EltVT = Op0.getValueType().getVectorElementType();
Duncan Sands5b8a1db2012-02-05 14:20:11 +00008394 assert(EltVT == MVT::f32 || EltVT == MVT::f64); (void)EltVT;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008395
Nate Begeman30a0de92008-07-17 16:51:19 +00008396 bool Swap = false;
8397
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008398 // SSE Condition code mapping:
8399 // 0 - EQ
8400 // 1 - LT
8401 // 2 - LE
8402 // 3 - UNORD
8403 // 4 - NEQ
8404 // 5 - NLT
8405 // 6 - NLE
8406 // 7 - ORD
Nate Begeman30a0de92008-07-17 16:51:19 +00008407 switch (SetCCOpcode) {
8408 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008409 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00008410 case ISD::SETEQ: SSECC = 0; break;
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008411 case ISD::SETOGT:
8412 case ISD::SETGT: Swap = true; // Fallthrough
Bruno Cardoso Lopes457d53d2011-09-12 21:24:07 +00008413 case ISD::SETLT:
8414 case ISD::SETOLT: SSECC = 1; break;
8415 case ISD::SETOGE:
8416 case ISD::SETGE: Swap = true; // Fallthrough
Nate Begeman30a0de92008-07-17 16:51:19 +00008417 case ISD::SETLE:
8418 case ISD::SETOLE: SSECC = 2; break;
8419 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008420 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00008421 case ISD::SETNE: SSECC = 4; break;
8422 case ISD::SETULE: Swap = true;
8423 case ISD::SETUGE: SSECC = 5; break;
8424 case ISD::SETULT: Swap = true;
8425 case ISD::SETUGT: SSECC = 6; break;
8426 case ISD::SETO: SSECC = 7; break;
8427 }
8428 if (Swap)
8429 std::swap(Op0, Op1);
8430
Nate Begemanfb8ead02008-07-25 19:05:58 +00008431 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00008432 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00008433 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00008434 SDValue UNORD, EQ;
Craig Topper1906d322012-01-22 23:36:02 +00008435 UNORD = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8436 DAG.getConstant(3, MVT::i8));
8437 EQ = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8438 DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008439 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Craig Topper0a150352011-11-09 08:06:13 +00008440 } else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00008441 SDValue ORD, NEQ;
Craig Topper1906d322012-01-22 23:36:02 +00008442 ORD = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8443 DAG.getConstant(7, MVT::i8));
8444 NEQ = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8445 DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008446 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00008447 }
Torok Edwinc23197a2009-07-14 16:55:14 +00008448 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00008449 }
8450 // Handle all other FP comparisons here.
Craig Topper1906d322012-01-22 23:36:02 +00008451 return DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8452 DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00008453 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008454
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008455 // Break 256-bit integer vector compare into smaller ones.
Craig Topper0a150352011-11-09 08:06:13 +00008456 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper89af15e2011-09-18 08:03:58 +00008457 return Lower256IntVSETCC(Op, DAG);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008458
Nate Begeman30a0de92008-07-17 16:51:19 +00008459 // We are handling one of the integer comparisons here. Since SSE only has
8460 // GT and EQ comparisons for integer, swapping operands and multiple
8461 // operations may be required for some comparisons.
Craig Topper67609fd2012-01-22 22:42:16 +00008462 unsigned Opc = 0;
Nate Begeman30a0de92008-07-17 16:51:19 +00008463 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00008464
Nate Begeman30a0de92008-07-17 16:51:19 +00008465 switch (SetCCOpcode) {
8466 default: break;
8467 case ISD::SETNE: Invert = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008468 case ISD::SETEQ: Opc = X86ISD::PCMPEQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008469 case ISD::SETLT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008470 case ISD::SETGT: Opc = X86ISD::PCMPGT; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008471 case ISD::SETGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008472 case ISD::SETLE: Opc = X86ISD::PCMPGT; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008473 case ISD::SETULT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008474 case ISD::SETUGT: Opc = X86ISD::PCMPGT; FlipSigns = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008475 case ISD::SETUGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008476 case ISD::SETULE: Opc = X86ISD::PCMPGT; FlipSigns = true; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008477 }
8478 if (Swap)
8479 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008480
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008481 // Check that the operation in question is available (most are plain SSE2,
8482 // but PCMPGTQ and PCMPEQQ have different requirements).
Craig Topper67609fd2012-01-22 22:42:16 +00008483 if (Opc == X86ISD::PCMPGT && VT == MVT::v2i64 && !Subtarget->hasSSE42())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008484 return SDValue();
Craig Topper67609fd2012-01-22 22:42:16 +00008485 if (Opc == X86ISD::PCMPEQ && VT == MVT::v2i64 && !Subtarget->hasSSE41())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008486 return SDValue();
8487
Nate Begeman30a0de92008-07-17 16:51:19 +00008488 // Since SSE has no unsigned integer comparisons, we need to flip the sign
8489 // bits of the inputs before performing those operations.
8490 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00008491 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00008492 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
8493 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00008494 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00008495 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
8496 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00008497 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
8498 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00008499 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008500
Dale Johannesenace16102009-02-03 19:33:06 +00008501 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00008502
8503 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00008504 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00008505 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00008506
Nate Begeman30a0de92008-07-17 16:51:19 +00008507 return Result;
8508}
Evan Cheng0488db92007-09-25 01:57:46 +00008509
Evan Cheng370e5342008-12-03 08:38:43 +00008510// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00008511static bool isX86LogicalCmp(SDValue Op) {
8512 unsigned Opc = Op.getNode()->getOpcode();
8513 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
8514 return true;
8515 if (Op.getResNo() == 1 &&
8516 (Opc == X86ISD::ADD ||
8517 Opc == X86ISD::SUB ||
Chris Lattner5b856542010-12-20 00:59:46 +00008518 Opc == X86ISD::ADC ||
8519 Opc == X86ISD::SBB ||
Dan Gohman076aee32009-03-04 19:44:21 +00008520 Opc == X86ISD::SMUL ||
8521 Opc == X86ISD::UMUL ||
8522 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00008523 Opc == X86ISD::DEC ||
8524 Opc == X86ISD::OR ||
8525 Opc == X86ISD::XOR ||
8526 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00008527 return true;
8528
Chris Lattner9637d5b2010-12-05 07:49:54 +00008529 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
8530 return true;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008531
Dan Gohman076aee32009-03-04 19:44:21 +00008532 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00008533}
8534
Chris Lattnera2b56002010-12-05 01:23:24 +00008535static bool isZero(SDValue V) {
8536 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8537 return C && C->isNullValue();
8538}
8539
Chris Lattner96908b12010-12-05 02:00:51 +00008540static bool isAllOnes(SDValue V) {
8541 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8542 return C && C->isAllOnesValue();
8543}
8544
Dan Gohmand858e902010-04-17 15:26:15 +00008545SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008546 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008547 SDValue Cond = Op.getOperand(0);
Chris Lattnera2b56002010-12-05 01:23:24 +00008548 SDValue Op1 = Op.getOperand(1);
8549 SDValue Op2 = Op.getOperand(2);
8550 DebugLoc DL = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008551 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00008552
Dan Gohman1a492952009-10-20 16:22:37 +00008553 if (Cond.getOpcode() == ISD::SETCC) {
8554 SDValue NewCond = LowerSETCC(Cond, DAG);
8555 if (NewCond.getNode())
8556 Cond = NewCond;
8557 }
Evan Cheng734503b2006-09-11 02:19:56 +00008558
Chris Lattnera2b56002010-12-05 01:23:24 +00008559 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008560 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
Chris Lattnera2b56002010-12-05 01:23:24 +00008561 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008562 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008563 if (Cond.getOpcode() == X86ISD::SETCC &&
Chris Lattner96908b12010-12-05 02:00:51 +00008564 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
8565 isZero(Cond.getOperand(1).getOperand(1))) {
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008566 SDValue Cmp = Cond.getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008567
Chris Lattnera2b56002010-12-05 01:23:24 +00008568 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008569
8570 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
Chris Lattner96908b12010-12-05 02:00:51 +00008571 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
8572 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
Chris Lattnera2b56002010-12-05 01:23:24 +00008573
8574 SDValue CmpOp0 = Cmp.getOperand(0);
8575 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
8576 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008577
Chris Lattner96908b12010-12-05 02:00:51 +00008578 SDValue Res = // Res = 0 or -1.
Chris Lattnera2b56002010-12-05 01:23:24 +00008579 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8580 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008581
Chris Lattner96908b12010-12-05 02:00:51 +00008582 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
8583 Res = DAG.getNOT(DL, Res, Res.getValueType());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008584
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008585 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
Chris Lattnera2b56002010-12-05 01:23:24 +00008586 if (N2C == 0 || !N2C->isNullValue())
8587 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
8588 return Res;
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008589 }
8590 }
8591
Chris Lattnera2b56002010-12-05 01:23:24 +00008592 // Look past (and (setcc_carry (cmp ...)), 1).
Evan Chengad9c0a32009-12-15 00:53:42 +00008593 if (Cond.getOpcode() == ISD::AND &&
8594 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8595 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008596 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008597 Cond = Cond.getOperand(0);
8598 }
8599
Evan Cheng3f41d662007-10-08 22:16:29 +00008600 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8601 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008602 unsigned CondOpcode = Cond.getOpcode();
8603 if (CondOpcode == X86ISD::SETCC ||
8604 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008605 CC = Cond.getOperand(0);
8606
Dan Gohman475871a2008-07-27 21:46:04 +00008607 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008608 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00008609 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00008610
Evan Cheng3f41d662007-10-08 22:16:29 +00008611 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008612 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00008613 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00008614 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00008615
Chris Lattnerd1980a52009-03-12 06:52:53 +00008616 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
8617 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00008618 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008619 addTest = false;
8620 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008621 } else if (CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8622 CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8623 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8624 Cond.getOperand(0).getValueType() != MVT::i8)) {
8625 SDValue LHS = Cond.getOperand(0);
8626 SDValue RHS = Cond.getOperand(1);
8627 unsigned X86Opcode;
8628 unsigned X86Cond;
8629 SDVTList VTs;
8630 switch (CondOpcode) {
8631 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8632 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8633 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8634 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8635 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8636 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8637 default: llvm_unreachable("unexpected overflowing operator");
8638 }
8639 if (CondOpcode == ISD::UMULO)
8640 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8641 MVT::i32);
8642 else
8643 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8644
8645 SDValue X86Op = DAG.getNode(X86Opcode, DL, VTs, LHS, RHS);
8646
8647 if (CondOpcode == ISD::UMULO)
8648 Cond = X86Op.getValue(2);
8649 else
8650 Cond = X86Op.getValue(1);
8651
8652 CC = DAG.getConstant(X86Cond, MVT::i8);
8653 addTest = false;
Evan Cheng0488db92007-09-25 01:57:46 +00008654 }
8655
8656 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008657 // Look pass the truncate.
8658 if (Cond.getOpcode() == ISD::TRUNCATE)
8659 Cond = Cond.getOperand(0);
8660
8661 // We know the result of AND is compared against zero. Try to match
8662 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008663 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Chris Lattnera2b56002010-12-05 01:23:24 +00008664 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
Evan Chengd40d03e2010-01-06 19:38:29 +00008665 if (NewSetCC.getNode()) {
8666 CC = NewSetCC.getOperand(0);
8667 Cond = NewSetCC.getOperand(1);
8668 addTest = false;
8669 }
8670 }
8671 }
8672
8673 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008674 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008675 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008676 }
8677
Benjamin Kramere915ff32010-12-22 23:09:28 +00008678 // a < b ? -1 : 0 -> RES = ~setcc_carry
8679 // a < b ? 0 : -1 -> RES = setcc_carry
8680 // a >= b ? -1 : 0 -> RES = setcc_carry
8681 // a >= b ? 0 : -1 -> RES = ~setcc_carry
8682 if (Cond.getOpcode() == X86ISD::CMP) {
8683 unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();
8684
8685 if ((CondCode == X86::COND_AE || CondCode == X86::COND_B) &&
8686 (isAllOnes(Op1) || isAllOnes(Op2)) && (isZero(Op1) || isZero(Op2))) {
8687 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8688 DAG.getConstant(X86::COND_B, MVT::i8), Cond);
8689 if (isAllOnes(Op1) != (CondCode == X86::COND_B))
8690 return DAG.getNOT(DL, Res, Res.getValueType());
8691 return Res;
8692 }
8693 }
8694
Evan Cheng0488db92007-09-25 01:57:46 +00008695 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
8696 // condition is true.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008697 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008698 SDValue Ops[] = { Op2, Op1, CC, Cond };
Chris Lattnera2b56002010-12-05 01:23:24 +00008699 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00008700}
8701
Evan Cheng370e5342008-12-03 08:38:43 +00008702// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
8703// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
8704// from the AND / OR.
8705static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
8706 Opc = Op.getOpcode();
8707 if (Opc != ISD::OR && Opc != ISD::AND)
8708 return false;
8709 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8710 Op.getOperand(0).hasOneUse() &&
8711 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
8712 Op.getOperand(1).hasOneUse());
8713}
8714
Evan Cheng961d6d42009-02-02 08:19:07 +00008715// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
8716// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00008717static bool isXor1OfSetCC(SDValue Op) {
8718 if (Op.getOpcode() != ISD::XOR)
8719 return false;
8720 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
8721 if (N1C && N1C->getAPIntValue() == 1) {
8722 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8723 Op.getOperand(0).hasOneUse();
8724 }
8725 return false;
8726}
8727
Dan Gohmand858e902010-04-17 15:26:15 +00008728SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008729 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008730 SDValue Chain = Op.getOperand(0);
8731 SDValue Cond = Op.getOperand(1);
8732 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008733 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008734 SDValue CC;
Dan Gohman65fd6562011-11-03 21:49:52 +00008735 bool Inverted = false;
Evan Cheng734503b2006-09-11 02:19:56 +00008736
Dan Gohman1a492952009-10-20 16:22:37 +00008737 if (Cond.getOpcode() == ISD::SETCC) {
Dan Gohman65fd6562011-11-03 21:49:52 +00008738 // Check for setcc([su]{add,sub,mul}o == 0).
8739 if (cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETEQ &&
8740 isa<ConstantSDNode>(Cond.getOperand(1)) &&
8741 cast<ConstantSDNode>(Cond.getOperand(1))->isNullValue() &&
8742 Cond.getOperand(0).getResNo() == 1 &&
8743 (Cond.getOperand(0).getOpcode() == ISD::SADDO ||
8744 Cond.getOperand(0).getOpcode() == ISD::UADDO ||
8745 Cond.getOperand(0).getOpcode() == ISD::SSUBO ||
8746 Cond.getOperand(0).getOpcode() == ISD::USUBO ||
8747 Cond.getOperand(0).getOpcode() == ISD::SMULO ||
8748 Cond.getOperand(0).getOpcode() == ISD::UMULO)) {
8749 Inverted = true;
8750 Cond = Cond.getOperand(0);
8751 } else {
8752 SDValue NewCond = LowerSETCC(Cond, DAG);
8753 if (NewCond.getNode())
8754 Cond = NewCond;
8755 }
Dan Gohman1a492952009-10-20 16:22:37 +00008756 }
Chris Lattnere55484e2008-12-25 05:34:37 +00008757#if 0
8758 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00008759 else if (Cond.getOpcode() == X86ISD::ADD ||
8760 Cond.getOpcode() == X86ISD::SUB ||
8761 Cond.getOpcode() == X86ISD::SMUL ||
8762 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00008763 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00008764#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00008765
Evan Chengad9c0a32009-12-15 00:53:42 +00008766 // Look pass (and (setcc_carry (cmp ...)), 1).
8767 if (Cond.getOpcode() == ISD::AND &&
8768 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8769 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008770 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008771 Cond = Cond.getOperand(0);
8772 }
8773
Evan Cheng3f41d662007-10-08 22:16:29 +00008774 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8775 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008776 unsigned CondOpcode = Cond.getOpcode();
8777 if (CondOpcode == X86ISD::SETCC ||
8778 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008779 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008780
Dan Gohman475871a2008-07-27 21:46:04 +00008781 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008782 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00008783 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00008784 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00008785 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008786 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00008787 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00008788 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008789 default: break;
8790 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00008791 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00008792 // These can only come from an arithmetic instruction with overflow,
8793 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008794 Cond = Cond.getNode()->getOperand(1);
8795 addTest = false;
8796 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00008797 }
Evan Cheng0488db92007-09-25 01:57:46 +00008798 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008799 }
8800 CondOpcode = Cond.getOpcode();
8801 if (CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8802 CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8803 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8804 Cond.getOperand(0).getValueType() != MVT::i8)) {
8805 SDValue LHS = Cond.getOperand(0);
8806 SDValue RHS = Cond.getOperand(1);
8807 unsigned X86Opcode;
8808 unsigned X86Cond;
8809 SDVTList VTs;
8810 switch (CondOpcode) {
8811 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8812 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8813 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8814 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8815 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8816 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8817 default: llvm_unreachable("unexpected overflowing operator");
8818 }
8819 if (Inverted)
8820 X86Cond = X86::GetOppositeBranchCondition((X86::CondCode)X86Cond);
8821 if (CondOpcode == ISD::UMULO)
8822 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8823 MVT::i32);
8824 else
8825 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8826
8827 SDValue X86Op = DAG.getNode(X86Opcode, dl, VTs, LHS, RHS);
8828
8829 if (CondOpcode == ISD::UMULO)
8830 Cond = X86Op.getValue(2);
8831 else
8832 Cond = X86Op.getValue(1);
8833
8834 CC = DAG.getConstant(X86Cond, MVT::i8);
8835 addTest = false;
Evan Cheng370e5342008-12-03 08:38:43 +00008836 } else {
8837 unsigned CondOpc;
8838 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
8839 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00008840 if (CondOpc == ISD::OR) {
8841 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
8842 // two branches instead of an explicit OR instruction with a
8843 // separate test.
8844 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008845 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00008846 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008847 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008848 Chain, Dest, CC, Cmp);
8849 CC = Cond.getOperand(1).getOperand(0);
8850 Cond = Cmp;
8851 addTest = false;
8852 }
8853 } else { // ISD::AND
8854 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
8855 // two branches instead of an explicit AND instruction with a
8856 // separate test. However, we only do this if this block doesn't
8857 // have a fall-through edge, because this requires an explicit
8858 // jmp when the condition is false.
8859 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008860 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00008861 Op.getNode()->hasOneUse()) {
8862 X86::CondCode CCode =
8863 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8864 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008865 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00008866 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00008867 // Look for an unconditional branch following this conditional branch.
8868 // We need this because we need to reverse the successors in order
8869 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00008870 if (User->getOpcode() == ISD::BR) {
8871 SDValue FalseBB = User->getOperand(1);
8872 SDNode *NewBR =
8873 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00008874 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00008875 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00008876 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00008877
Dale Johannesene4d209d2009-02-03 20:21:25 +00008878 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008879 Chain, Dest, CC, Cmp);
8880 X86::CondCode CCode =
8881 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
8882 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008883 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00008884 Cond = Cmp;
8885 addTest = false;
8886 }
8887 }
Dan Gohman279c22e2008-10-21 03:29:32 +00008888 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00008889 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
8890 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
8891 // It should be transformed during dag combiner except when the condition
8892 // is set by a arithmetics with overflow node.
8893 X86::CondCode CCode =
8894 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8895 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008896 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00008897 Cond = Cond.getOperand(0).getOperand(1);
8898 addTest = false;
Dan Gohman65fd6562011-11-03 21:49:52 +00008899 } else if (Cond.getOpcode() == ISD::SETCC &&
8900 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETOEQ) {
8901 // For FCMP_OEQ, we can emit
8902 // two branches instead of an explicit AND instruction with a
8903 // separate test. However, we only do this if this block doesn't
8904 // have a fall-through edge, because this requires an explicit
8905 // jmp when the condition is false.
8906 if (Op.getNode()->hasOneUse()) {
8907 SDNode *User = *Op.getNode()->use_begin();
8908 // Look for an unconditional branch following this conditional branch.
8909 // We need this because we need to reverse the successors in order
8910 // to implement FCMP_OEQ.
8911 if (User->getOpcode() == ISD::BR) {
8912 SDValue FalseBB = User->getOperand(1);
8913 SDNode *NewBR =
8914 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
8915 assert(NewBR == User);
8916 (void)NewBR;
8917 Dest = FalseBB;
8918
8919 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
8920 Cond.getOperand(0), Cond.getOperand(1));
8921 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
8922 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
8923 Chain, Dest, CC, Cmp);
8924 CC = DAG.getConstant(X86::COND_P, MVT::i8);
8925 Cond = Cmp;
8926 addTest = false;
8927 }
8928 }
8929 } else if (Cond.getOpcode() == ISD::SETCC &&
8930 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETUNE) {
8931 // For FCMP_UNE, we can emit
8932 // two branches instead of an explicit AND instruction with a
8933 // separate test. However, we only do this if this block doesn't
8934 // have a fall-through edge, because this requires an explicit
8935 // jmp when the condition is false.
8936 if (Op.getNode()->hasOneUse()) {
8937 SDNode *User = *Op.getNode()->use_begin();
8938 // Look for an unconditional branch following this conditional branch.
8939 // We need this because we need to reverse the successors in order
8940 // to implement FCMP_UNE.
8941 if (User->getOpcode() == ISD::BR) {
8942 SDValue FalseBB = User->getOperand(1);
8943 SDNode *NewBR =
8944 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
8945 assert(NewBR == User);
8946 (void)NewBR;
8947
8948 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
8949 Cond.getOperand(0), Cond.getOperand(1));
8950 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
8951 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
8952 Chain, Dest, CC, Cmp);
8953 CC = DAG.getConstant(X86::COND_NP, MVT::i8);
8954 Cond = Cmp;
8955 addTest = false;
8956 Dest = FalseBB;
8957 }
8958 }
Dan Gohman279c22e2008-10-21 03:29:32 +00008959 }
Evan Cheng0488db92007-09-25 01:57:46 +00008960 }
8961
8962 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008963 // Look pass the truncate.
8964 if (Cond.getOpcode() == ISD::TRUNCATE)
8965 Cond = Cond.getOperand(0);
8966
8967 // We know the result of AND is compared against zero. Try to match
8968 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008969 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008970 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
8971 if (NewSetCC.getNode()) {
8972 CC = NewSetCC.getOperand(0);
8973 Cond = NewSetCC.getOperand(1);
8974 addTest = false;
8975 }
8976 }
8977 }
8978
8979 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008980 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008981 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008982 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00008983 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00008984 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00008985}
8986
Anton Korobeynikove060b532007-04-17 19:34:00 +00008987
8988// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
8989// Calls to _alloca is needed to probe the stack when allocating more than 4k
8990// bytes in one go. Touching the stack at 4K increments is necessary to ensure
8991// that the guard pages used by the OS virtual memory manager are allocated in
8992// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00008993SDValue
8994X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008995 SelectionDAG &DAG) const {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008996 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows() ||
Nick Lewycky8a8d4792011-12-02 22:16:29 +00008997 getTargetMachine().Options.EnableSegmentedStacks) &&
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008998 "This should be used only on Windows targets or when segmented stacks "
Rafael Espindola96428ce2011-09-06 18:43:08 +00008999 "are being used");
9000 assert(!Subtarget->isTargetEnvMacho() && "Not implemented");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009001 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009002
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009003 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00009004 SDValue Chain = Op.getOperand(0);
9005 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009006 // FIXME: Ensure alignment here
9007
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009008 bool Is64Bit = Subtarget->is64Bit();
9009 EVT SPTy = Is64Bit ? MVT::i64 : MVT::i32;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009010
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009011 if (getTargetMachine().Options.EnableSegmentedStacks) {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009012 MachineFunction &MF = DAG.getMachineFunction();
9013 MachineRegisterInfo &MRI = MF.getRegInfo();
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009014
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009015 if (Is64Bit) {
9016 // The 64 bit implementation of segmented stacks needs to clobber both r10
Rafael Espindola96428ce2011-09-06 18:43:08 +00009017 // r11. This makes it impossible to use it along with nested parameters.
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009018 const Function *F = MF.getFunction();
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00009019
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009020 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
9021 I != E; I++)
9022 if (I->hasNestAttr())
9023 report_fatal_error("Cannot use segmented stacks with functions that "
9024 "have nested arguments.");
9025 }
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00009026
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009027 const TargetRegisterClass *AddrRegClass =
9028 getRegClassFor(Subtarget->is64Bit() ? MVT::i64:MVT::i32);
9029 unsigned Vreg = MRI.createVirtualRegister(AddrRegClass);
9030 Chain = DAG.getCopyToReg(Chain, dl, Vreg, Size);
9031 SDValue Value = DAG.getNode(X86ISD::SEG_ALLOCA, dl, SPTy, Chain,
9032 DAG.getRegister(Vreg, SPTy));
9033 SDValue Ops1[2] = { Value, Chain };
9034 return DAG.getMergeValues(Ops1, 2, dl);
9035 } else {
9036 SDValue Flag;
9037 unsigned Reg = (Subtarget->is64Bit() ? X86::RAX : X86::EAX);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009038
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009039 Chain = DAG.getCopyToReg(Chain, dl, Reg, Size, Flag);
9040 Flag = Chain.getValue(1);
9041 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009042
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009043 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
9044 Flag = Chain.getValue(1);
9045
9046 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
9047
9048 SDValue Ops1[2] = { Chain.getValue(0), Chain };
9049 return DAG.getMergeValues(Ops1, 2, dl);
9050 }
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009051}
9052
Dan Gohmand858e902010-04-17 15:26:15 +00009053SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00009054 MachineFunction &MF = DAG.getMachineFunction();
9055 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
9056
Dan Gohman69de1932008-02-06 22:27:42 +00009057 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00009058 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00009059
Anton Korobeynikove7beda12010-10-03 22:52:07 +00009060 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00009061 // vastart just stores the address of the VarArgsFrameIndex slot into the
9062 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00009063 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9064 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009065 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
9066 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009067 }
9068
9069 // __va_list_tag:
9070 // gp_offset (0 - 6 * 8)
9071 // fp_offset (48 - 48 + 8 * 16)
9072 // overflow_arg_area (point to parameters coming in memory).
9073 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00009074 SmallVector<SDValue, 8> MemOps;
9075 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00009076 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009077 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009078 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
9079 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009080 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009081 MemOps.push_back(Store);
9082
9083 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009084 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009085 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009086 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009087 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
9088 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009089 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009090 MemOps.push_back(Store);
9091
9092 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +00009093 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009094 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00009095 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9096 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009097 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
9098 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +00009099 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009100 MemOps.push_back(Store);
9101
9102 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +00009103 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009104 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00009105 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
9106 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009107 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
9108 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009109 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009110 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00009111 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00009112}
9113
Dan Gohmand858e902010-04-17 15:26:15 +00009114SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +00009115 assert(Subtarget->is64Bit() &&
9116 "LowerVAARG only handles 64-bit va_arg!");
9117 assert((Subtarget->isTargetLinux() ||
9118 Subtarget->isTargetDarwin()) &&
9119 "Unhandled target in LowerVAARG");
9120 assert(Op.getNode()->getNumOperands() == 4);
9121 SDValue Chain = Op.getOperand(0);
9122 SDValue SrcPtr = Op.getOperand(1);
9123 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
9124 unsigned Align = Op.getConstantOperandVal(3);
9125 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9018e832008-05-10 01:26:14 +00009126
Dan Gohman320afb82010-10-12 18:00:49 +00009127 EVT ArgVT = Op.getNode()->getValueType(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009128 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Dan Gohman320afb82010-10-12 18:00:49 +00009129 uint32_t ArgSize = getTargetData()->getTypeAllocSize(ArgTy);
9130 uint8_t ArgMode;
9131
9132 // Decide which area this value should be read from.
9133 // TODO: Implement the AMD64 ABI in its entirety. This simple
9134 // selection mechanism works only for the basic types.
9135 if (ArgVT == MVT::f80) {
9136 llvm_unreachable("va_arg for f80 not yet implemented");
9137 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
9138 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
9139 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
9140 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
9141 } else {
9142 llvm_unreachable("Unhandled argument type in LowerVAARG");
9143 }
9144
9145 if (ArgMode == 2) {
9146 // Sanity Check: Make sure using fp_offset makes sense.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009147 assert(!getTargetMachine().Options.UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +00009148 !(DAG.getMachineFunction()
9149 .getFunction()->hasFnAttr(Attribute::NoImplicitFloat)) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00009150 Subtarget->hasSSE1());
Dan Gohman320afb82010-10-12 18:00:49 +00009151 }
9152
9153 // Insert VAARG_64 node into the DAG
9154 // VAARG_64 returns two values: Variable Argument Address, Chain
9155 SmallVector<SDValue, 11> InstOps;
9156 InstOps.push_back(Chain);
9157 InstOps.push_back(SrcPtr);
9158 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
9159 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
9160 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
9161 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
9162 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
9163 VTs, &InstOps[0], InstOps.size(),
9164 MVT::i64,
9165 MachinePointerInfo(SV),
9166 /*Align=*/0,
9167 /*Volatile=*/false,
9168 /*ReadMem=*/true,
9169 /*WriteMem=*/true);
9170 Chain = VAARG.getValue(1);
9171
9172 // Load the next argument and return it
9173 return DAG.getLoad(ArgVT, dl,
9174 Chain,
9175 VAARG,
9176 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009177 false, false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +00009178}
9179
Dan Gohmand858e902010-04-17 15:26:15 +00009180SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00009181 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00009182 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00009183 SDValue Chain = Op.getOperand(0);
9184 SDValue DstPtr = Op.getOperand(1);
9185 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00009186 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
9187 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00009188 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00009189
Chris Lattnere72f2022010-09-21 05:40:29 +00009190 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00009191 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +00009192 false,
Chris Lattnere72f2022010-09-21 05:40:29 +00009193 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00009194}
9195
Craig Topper80e46362012-01-23 06:16:53 +00009196// getTargetVShiftNOde - Handle vector element shifts where the shift amount
9197// may or may not be a constant. Takes immediate version of shift as input.
9198static SDValue getTargetVShiftNode(unsigned Opc, DebugLoc dl, EVT VT,
9199 SDValue SrcOp, SDValue ShAmt,
9200 SelectionDAG &DAG) {
9201 assert(ShAmt.getValueType() == MVT::i32 && "ShAmt is not i32");
9202
9203 if (isa<ConstantSDNode>(ShAmt)) {
9204 switch (Opc) {
9205 default: llvm_unreachable("Unknown target vector shift node");
9206 case X86ISD::VSHLI:
9207 case X86ISD::VSRLI:
9208 case X86ISD::VSRAI:
9209 return DAG.getNode(Opc, dl, VT, SrcOp, ShAmt);
9210 }
9211 }
9212
9213 // Change opcode to non-immediate version
9214 switch (Opc) {
9215 default: llvm_unreachable("Unknown target vector shift node");
9216 case X86ISD::VSHLI: Opc = X86ISD::VSHL; break;
9217 case X86ISD::VSRLI: Opc = X86ISD::VSRL; break;
9218 case X86ISD::VSRAI: Opc = X86ISD::VSRA; break;
9219 }
9220
9221 // Need to build a vector containing shift amount
9222 // Shift amount is 32-bits, but SSE instructions read 64-bit, so fill with 0
9223 SDValue ShOps[4];
9224 ShOps[0] = ShAmt;
9225 ShOps[1] = DAG.getConstant(0, MVT::i32);
9226 ShOps[2] = DAG.getUNDEF(MVT::i32);
9227 ShOps[3] = DAG.getUNDEF(MVT::i32);
9228 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, &ShOps[0], 4);
9229 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
9230 return DAG.getNode(Opc, dl, VT, SrcOp, ShAmt);
9231}
9232
Dan Gohman475871a2008-07-27 21:46:04 +00009233SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00009234X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009235 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009236 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00009237 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00009238 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00009239 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00009240 case Intrinsic::x86_sse_comieq_ss:
9241 case Intrinsic::x86_sse_comilt_ss:
9242 case Intrinsic::x86_sse_comile_ss:
9243 case Intrinsic::x86_sse_comigt_ss:
9244 case Intrinsic::x86_sse_comige_ss:
9245 case Intrinsic::x86_sse_comineq_ss:
9246 case Intrinsic::x86_sse_ucomieq_ss:
9247 case Intrinsic::x86_sse_ucomilt_ss:
9248 case Intrinsic::x86_sse_ucomile_ss:
9249 case Intrinsic::x86_sse_ucomigt_ss:
9250 case Intrinsic::x86_sse_ucomige_ss:
9251 case Intrinsic::x86_sse_ucomineq_ss:
9252 case Intrinsic::x86_sse2_comieq_sd:
9253 case Intrinsic::x86_sse2_comilt_sd:
9254 case Intrinsic::x86_sse2_comile_sd:
9255 case Intrinsic::x86_sse2_comigt_sd:
9256 case Intrinsic::x86_sse2_comige_sd:
9257 case Intrinsic::x86_sse2_comineq_sd:
9258 case Intrinsic::x86_sse2_ucomieq_sd:
9259 case Intrinsic::x86_sse2_ucomilt_sd:
9260 case Intrinsic::x86_sse2_ucomile_sd:
9261 case Intrinsic::x86_sse2_ucomigt_sd:
9262 case Intrinsic::x86_sse2_ucomige_sd:
9263 case Intrinsic::x86_sse2_ucomineq_sd: {
9264 unsigned Opc = 0;
9265 ISD::CondCode CC = ISD::SETCC_INVALID;
9266 switch (IntNo) {
Craig Topper86c7c582012-01-30 01:10:15 +00009267 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009268 case Intrinsic::x86_sse_comieq_ss:
9269 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009270 Opc = X86ISD::COMI;
9271 CC = ISD::SETEQ;
9272 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009273 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009274 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009275 Opc = X86ISD::COMI;
9276 CC = ISD::SETLT;
9277 break;
9278 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009279 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009280 Opc = X86ISD::COMI;
9281 CC = ISD::SETLE;
9282 break;
9283 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009284 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009285 Opc = X86ISD::COMI;
9286 CC = ISD::SETGT;
9287 break;
9288 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009289 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009290 Opc = X86ISD::COMI;
9291 CC = ISD::SETGE;
9292 break;
9293 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009294 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009295 Opc = X86ISD::COMI;
9296 CC = ISD::SETNE;
9297 break;
9298 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009299 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009300 Opc = X86ISD::UCOMI;
9301 CC = ISD::SETEQ;
9302 break;
9303 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009304 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009305 Opc = X86ISD::UCOMI;
9306 CC = ISD::SETLT;
9307 break;
9308 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009309 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009310 Opc = X86ISD::UCOMI;
9311 CC = ISD::SETLE;
9312 break;
9313 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009314 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009315 Opc = X86ISD::UCOMI;
9316 CC = ISD::SETGT;
9317 break;
9318 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009319 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009320 Opc = X86ISD::UCOMI;
9321 CC = ISD::SETGE;
9322 break;
9323 case Intrinsic::x86_sse_ucomineq_ss:
9324 case Intrinsic::x86_sse2_ucomineq_sd:
9325 Opc = X86ISD::UCOMI;
9326 CC = ISD::SETNE;
9327 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009328 }
Evan Cheng734503b2006-09-11 02:19:56 +00009329
Dan Gohman475871a2008-07-27 21:46:04 +00009330 SDValue LHS = Op.getOperand(1);
9331 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00009332 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00009333 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00009334 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
9335 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
9336 DAG.getConstant(X86CC, MVT::i8), Cond);
9337 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00009338 }
Craig Topper86c7c582012-01-30 01:10:15 +00009339 // XOP comparison intrinsics
9340 case Intrinsic::x86_xop_vpcomltb:
9341 case Intrinsic::x86_xop_vpcomltw:
9342 case Intrinsic::x86_xop_vpcomltd:
9343 case Intrinsic::x86_xop_vpcomltq:
9344 case Intrinsic::x86_xop_vpcomltub:
9345 case Intrinsic::x86_xop_vpcomltuw:
9346 case Intrinsic::x86_xop_vpcomltud:
9347 case Intrinsic::x86_xop_vpcomltuq:
9348 case Intrinsic::x86_xop_vpcomleb:
9349 case Intrinsic::x86_xop_vpcomlew:
9350 case Intrinsic::x86_xop_vpcomled:
9351 case Intrinsic::x86_xop_vpcomleq:
9352 case Intrinsic::x86_xop_vpcomleub:
9353 case Intrinsic::x86_xop_vpcomleuw:
9354 case Intrinsic::x86_xop_vpcomleud:
9355 case Intrinsic::x86_xop_vpcomleuq:
9356 case Intrinsic::x86_xop_vpcomgtb:
9357 case Intrinsic::x86_xop_vpcomgtw:
9358 case Intrinsic::x86_xop_vpcomgtd:
9359 case Intrinsic::x86_xop_vpcomgtq:
9360 case Intrinsic::x86_xop_vpcomgtub:
9361 case Intrinsic::x86_xop_vpcomgtuw:
9362 case Intrinsic::x86_xop_vpcomgtud:
9363 case Intrinsic::x86_xop_vpcomgtuq:
9364 case Intrinsic::x86_xop_vpcomgeb:
9365 case Intrinsic::x86_xop_vpcomgew:
9366 case Intrinsic::x86_xop_vpcomged:
9367 case Intrinsic::x86_xop_vpcomgeq:
9368 case Intrinsic::x86_xop_vpcomgeub:
9369 case Intrinsic::x86_xop_vpcomgeuw:
9370 case Intrinsic::x86_xop_vpcomgeud:
9371 case Intrinsic::x86_xop_vpcomgeuq:
9372 case Intrinsic::x86_xop_vpcomeqb:
9373 case Intrinsic::x86_xop_vpcomeqw:
9374 case Intrinsic::x86_xop_vpcomeqd:
9375 case Intrinsic::x86_xop_vpcomeqq:
9376 case Intrinsic::x86_xop_vpcomequb:
9377 case Intrinsic::x86_xop_vpcomequw:
9378 case Intrinsic::x86_xop_vpcomequd:
9379 case Intrinsic::x86_xop_vpcomequq:
9380 case Intrinsic::x86_xop_vpcomneb:
9381 case Intrinsic::x86_xop_vpcomnew:
9382 case Intrinsic::x86_xop_vpcomned:
9383 case Intrinsic::x86_xop_vpcomneq:
9384 case Intrinsic::x86_xop_vpcomneub:
9385 case Intrinsic::x86_xop_vpcomneuw:
9386 case Intrinsic::x86_xop_vpcomneud:
9387 case Intrinsic::x86_xop_vpcomneuq:
9388 case Intrinsic::x86_xop_vpcomfalseb:
9389 case Intrinsic::x86_xop_vpcomfalsew:
9390 case Intrinsic::x86_xop_vpcomfalsed:
9391 case Intrinsic::x86_xop_vpcomfalseq:
9392 case Intrinsic::x86_xop_vpcomfalseub:
9393 case Intrinsic::x86_xop_vpcomfalseuw:
9394 case Intrinsic::x86_xop_vpcomfalseud:
9395 case Intrinsic::x86_xop_vpcomfalseuq:
9396 case Intrinsic::x86_xop_vpcomtrueb:
9397 case Intrinsic::x86_xop_vpcomtruew:
9398 case Intrinsic::x86_xop_vpcomtrued:
9399 case Intrinsic::x86_xop_vpcomtrueq:
9400 case Intrinsic::x86_xop_vpcomtrueub:
9401 case Intrinsic::x86_xop_vpcomtrueuw:
9402 case Intrinsic::x86_xop_vpcomtrueud:
9403 case Intrinsic::x86_xop_vpcomtrueuq: {
9404 unsigned CC = 0;
9405 unsigned Opc = 0;
9406
9407 switch (IntNo) {
9408 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
9409 case Intrinsic::x86_xop_vpcomltb:
9410 case Intrinsic::x86_xop_vpcomltw:
9411 case Intrinsic::x86_xop_vpcomltd:
9412 case Intrinsic::x86_xop_vpcomltq:
9413 CC = 0;
9414 Opc = X86ISD::VPCOM;
9415 break;
9416 case Intrinsic::x86_xop_vpcomltub:
9417 case Intrinsic::x86_xop_vpcomltuw:
9418 case Intrinsic::x86_xop_vpcomltud:
9419 case Intrinsic::x86_xop_vpcomltuq:
9420 CC = 0;
9421 Opc = X86ISD::VPCOMU;
9422 break;
9423 case Intrinsic::x86_xop_vpcomleb:
9424 case Intrinsic::x86_xop_vpcomlew:
9425 case Intrinsic::x86_xop_vpcomled:
9426 case Intrinsic::x86_xop_vpcomleq:
9427 CC = 1;
9428 Opc = X86ISD::VPCOM;
9429 break;
9430 case Intrinsic::x86_xop_vpcomleub:
9431 case Intrinsic::x86_xop_vpcomleuw:
9432 case Intrinsic::x86_xop_vpcomleud:
9433 case Intrinsic::x86_xop_vpcomleuq:
9434 CC = 1;
9435 Opc = X86ISD::VPCOMU;
9436 break;
9437 case Intrinsic::x86_xop_vpcomgtb:
9438 case Intrinsic::x86_xop_vpcomgtw:
9439 case Intrinsic::x86_xop_vpcomgtd:
9440 case Intrinsic::x86_xop_vpcomgtq:
9441 CC = 2;
9442 Opc = X86ISD::VPCOM;
9443 break;
9444 case Intrinsic::x86_xop_vpcomgtub:
9445 case Intrinsic::x86_xop_vpcomgtuw:
9446 case Intrinsic::x86_xop_vpcomgtud:
9447 case Intrinsic::x86_xop_vpcomgtuq:
9448 CC = 2;
9449 Opc = X86ISD::VPCOMU;
9450 break;
9451 case Intrinsic::x86_xop_vpcomgeb:
9452 case Intrinsic::x86_xop_vpcomgew:
9453 case Intrinsic::x86_xop_vpcomged:
9454 case Intrinsic::x86_xop_vpcomgeq:
9455 CC = 3;
9456 Opc = X86ISD::VPCOM;
9457 break;
9458 case Intrinsic::x86_xop_vpcomgeub:
9459 case Intrinsic::x86_xop_vpcomgeuw:
9460 case Intrinsic::x86_xop_vpcomgeud:
9461 case Intrinsic::x86_xop_vpcomgeuq:
9462 CC = 3;
9463 Opc = X86ISD::VPCOMU;
9464 break;
9465 case Intrinsic::x86_xop_vpcomeqb:
9466 case Intrinsic::x86_xop_vpcomeqw:
9467 case Intrinsic::x86_xop_vpcomeqd:
9468 case Intrinsic::x86_xop_vpcomeqq:
9469 CC = 4;
9470 Opc = X86ISD::VPCOM;
9471 break;
9472 case Intrinsic::x86_xop_vpcomequb:
9473 case Intrinsic::x86_xop_vpcomequw:
9474 case Intrinsic::x86_xop_vpcomequd:
9475 case Intrinsic::x86_xop_vpcomequq:
9476 CC = 4;
9477 Opc = X86ISD::VPCOMU;
9478 break;
9479 case Intrinsic::x86_xop_vpcomneb:
9480 case Intrinsic::x86_xop_vpcomnew:
9481 case Intrinsic::x86_xop_vpcomned:
9482 case Intrinsic::x86_xop_vpcomneq:
9483 CC = 5;
9484 Opc = X86ISD::VPCOM;
9485 break;
9486 case Intrinsic::x86_xop_vpcomneub:
9487 case Intrinsic::x86_xop_vpcomneuw:
9488 case Intrinsic::x86_xop_vpcomneud:
9489 case Intrinsic::x86_xop_vpcomneuq:
9490 CC = 5;
9491 Opc = X86ISD::VPCOMU;
9492 break;
9493 case Intrinsic::x86_xop_vpcomfalseb:
9494 case Intrinsic::x86_xop_vpcomfalsew:
9495 case Intrinsic::x86_xop_vpcomfalsed:
9496 case Intrinsic::x86_xop_vpcomfalseq:
9497 CC = 6;
9498 Opc = X86ISD::VPCOM;
9499 break;
9500 case Intrinsic::x86_xop_vpcomfalseub:
9501 case Intrinsic::x86_xop_vpcomfalseuw:
9502 case Intrinsic::x86_xop_vpcomfalseud:
9503 case Intrinsic::x86_xop_vpcomfalseuq:
9504 CC = 6;
9505 Opc = X86ISD::VPCOMU;
9506 break;
9507 case Intrinsic::x86_xop_vpcomtrueb:
9508 case Intrinsic::x86_xop_vpcomtruew:
9509 case Intrinsic::x86_xop_vpcomtrued:
9510 case Intrinsic::x86_xop_vpcomtrueq:
9511 CC = 7;
9512 Opc = X86ISD::VPCOM;
9513 break;
9514 case Intrinsic::x86_xop_vpcomtrueub:
9515 case Intrinsic::x86_xop_vpcomtrueuw:
9516 case Intrinsic::x86_xop_vpcomtrueud:
9517 case Intrinsic::x86_xop_vpcomtrueuq:
9518 CC = 7;
9519 Opc = X86ISD::VPCOMU;
9520 break;
9521 }
9522
9523 SDValue LHS = Op.getOperand(1);
9524 SDValue RHS = Op.getOperand(2);
9525 return DAG.getNode(Opc, dl, Op.getValueType(), LHS, RHS,
9526 DAG.getConstant(CC, MVT::i8));
9527 }
9528
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009529 // Arithmetic intrinsics.
Craig Topper5b209e82012-02-05 03:14:49 +00009530 case Intrinsic::x86_sse2_pmulu_dq:
9531 case Intrinsic::x86_avx2_pmulu_dq:
9532 return DAG.getNode(X86ISD::PMULUDQ, dl, Op.getValueType(),
9533 Op.getOperand(1), Op.getOperand(2));
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009534 case Intrinsic::x86_sse3_hadd_ps:
9535 case Intrinsic::x86_sse3_hadd_pd:
9536 case Intrinsic::x86_avx_hadd_ps_256:
9537 case Intrinsic::x86_avx_hadd_pd_256:
9538 return DAG.getNode(X86ISD::FHADD, dl, Op.getValueType(),
9539 Op.getOperand(1), Op.getOperand(2));
9540 case Intrinsic::x86_sse3_hsub_ps:
9541 case Intrinsic::x86_sse3_hsub_pd:
9542 case Intrinsic::x86_avx_hsub_ps_256:
9543 case Intrinsic::x86_avx_hsub_pd_256:
9544 return DAG.getNode(X86ISD::FHSUB, dl, Op.getValueType(),
9545 Op.getOperand(1), Op.getOperand(2));
Craig Topper4bb3f342012-01-25 05:37:32 +00009546 case Intrinsic::x86_ssse3_phadd_w_128:
9547 case Intrinsic::x86_ssse3_phadd_d_128:
9548 case Intrinsic::x86_avx2_phadd_w:
9549 case Intrinsic::x86_avx2_phadd_d:
9550 return DAG.getNode(X86ISD::HADD, dl, Op.getValueType(),
9551 Op.getOperand(1), Op.getOperand(2));
9552 case Intrinsic::x86_ssse3_phsub_w_128:
9553 case Intrinsic::x86_ssse3_phsub_d_128:
9554 case Intrinsic::x86_avx2_phsub_w:
9555 case Intrinsic::x86_avx2_phsub_d:
9556 return DAG.getNode(X86ISD::HSUB, dl, Op.getValueType(),
9557 Op.getOperand(1), Op.getOperand(2));
Craig Topper98fc7292011-11-19 17:46:46 +00009558 case Intrinsic::x86_avx2_psllv_d:
9559 case Intrinsic::x86_avx2_psllv_q:
9560 case Intrinsic::x86_avx2_psllv_d_256:
9561 case Intrinsic::x86_avx2_psllv_q_256:
9562 return DAG.getNode(ISD::SHL, dl, Op.getValueType(),
9563 Op.getOperand(1), Op.getOperand(2));
9564 case Intrinsic::x86_avx2_psrlv_d:
9565 case Intrinsic::x86_avx2_psrlv_q:
9566 case Intrinsic::x86_avx2_psrlv_d_256:
9567 case Intrinsic::x86_avx2_psrlv_q_256:
9568 return DAG.getNode(ISD::SRL, dl, Op.getValueType(),
9569 Op.getOperand(1), Op.getOperand(2));
9570 case Intrinsic::x86_avx2_psrav_d:
9571 case Intrinsic::x86_avx2_psrav_d_256:
9572 return DAG.getNode(ISD::SRA, dl, Op.getValueType(),
9573 Op.getOperand(1), Op.getOperand(2));
Craig Topper969ba282012-01-25 06:43:11 +00009574 case Intrinsic::x86_ssse3_pshuf_b_128:
9575 case Intrinsic::x86_avx2_pshuf_b:
9576 return DAG.getNode(X86ISD::PSHUFB, dl, Op.getValueType(),
9577 Op.getOperand(1), Op.getOperand(2));
9578 case Intrinsic::x86_ssse3_psign_b_128:
9579 case Intrinsic::x86_ssse3_psign_w_128:
9580 case Intrinsic::x86_ssse3_psign_d_128:
9581 case Intrinsic::x86_avx2_psign_b:
9582 case Intrinsic::x86_avx2_psign_w:
9583 case Intrinsic::x86_avx2_psign_d:
9584 return DAG.getNode(X86ISD::PSIGN, dl, Op.getValueType(),
9585 Op.getOperand(1), Op.getOperand(2));
Craig Toppere566cd02012-01-26 07:18:03 +00009586 case Intrinsic::x86_sse41_insertps:
9587 return DAG.getNode(X86ISD::INSERTPS, dl, Op.getValueType(),
9588 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
9589 case Intrinsic::x86_avx_vperm2f128_ps_256:
9590 case Intrinsic::x86_avx_vperm2f128_pd_256:
9591 case Intrinsic::x86_avx_vperm2f128_si_256:
9592 case Intrinsic::x86_avx2_vperm2i128:
9593 return DAG.getNode(X86ISD::VPERM2X128, dl, Op.getValueType(),
9594 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
Craig Topperffa6c402012-04-16 07:13:00 +00009595 case Intrinsic::x86_avx2_permd:
9596 case Intrinsic::x86_avx2_permps:
9597 // Operands intentionally swapped. Mask is last operand to intrinsic,
9598 // but second operand for node/intruction.
9599 return DAG.getNode(X86ISD::VPERMV, dl, Op.getValueType(),
9600 Op.getOperand(2), Op.getOperand(1));
Craig Topper98fc7292011-11-19 17:46:46 +00009601
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009602 // ptest and testp intrinsics. The intrinsic these come from are designed to
9603 // return an integer value, not just an instruction so lower it to the ptest
9604 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00009605 case Intrinsic::x86_sse41_ptestz:
9606 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009607 case Intrinsic::x86_sse41_ptestnzc:
9608 case Intrinsic::x86_avx_ptestz_256:
9609 case Intrinsic::x86_avx_ptestc_256:
9610 case Intrinsic::x86_avx_ptestnzc_256:
9611 case Intrinsic::x86_avx_vtestz_ps:
9612 case Intrinsic::x86_avx_vtestc_ps:
9613 case Intrinsic::x86_avx_vtestnzc_ps:
9614 case Intrinsic::x86_avx_vtestz_pd:
9615 case Intrinsic::x86_avx_vtestc_pd:
9616 case Intrinsic::x86_avx_vtestnzc_pd:
9617 case Intrinsic::x86_avx_vtestz_ps_256:
9618 case Intrinsic::x86_avx_vtestc_ps_256:
9619 case Intrinsic::x86_avx_vtestnzc_ps_256:
9620 case Intrinsic::x86_avx_vtestz_pd_256:
9621 case Intrinsic::x86_avx_vtestc_pd_256:
9622 case Intrinsic::x86_avx_vtestnzc_pd_256: {
9623 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00009624 unsigned X86CC = 0;
9625 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00009626 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009627 case Intrinsic::x86_avx_vtestz_ps:
9628 case Intrinsic::x86_avx_vtestz_pd:
9629 case Intrinsic::x86_avx_vtestz_ps_256:
9630 case Intrinsic::x86_avx_vtestz_pd_256:
9631 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009632 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009633 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009634 // ZF = 1
9635 X86CC = X86::COND_E;
9636 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009637 case Intrinsic::x86_avx_vtestc_ps:
9638 case Intrinsic::x86_avx_vtestc_pd:
9639 case Intrinsic::x86_avx_vtestc_ps_256:
9640 case Intrinsic::x86_avx_vtestc_pd_256:
9641 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009642 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009643 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009644 // CF = 1
9645 X86CC = X86::COND_B;
9646 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009647 case Intrinsic::x86_avx_vtestnzc_ps:
9648 case Intrinsic::x86_avx_vtestnzc_pd:
9649 case Intrinsic::x86_avx_vtestnzc_ps_256:
9650 case Intrinsic::x86_avx_vtestnzc_pd_256:
9651 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00009652 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009653 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009654 // ZF and CF = 0
9655 X86CC = X86::COND_A;
9656 break;
9657 }
Eric Christopherfd179292009-08-27 18:07:15 +00009658
Eric Christopher71c67532009-07-29 00:28:05 +00009659 SDValue LHS = Op.getOperand(1);
9660 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009661 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
9662 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00009663 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
9664 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
9665 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00009666 }
Evan Cheng5759f972008-05-04 09:15:50 +00009667
Craig Topper80e46362012-01-23 06:16:53 +00009668 // SSE/AVX shift intrinsics
9669 case Intrinsic::x86_sse2_psll_w:
9670 case Intrinsic::x86_sse2_psll_d:
9671 case Intrinsic::x86_sse2_psll_q:
9672 case Intrinsic::x86_avx2_psll_w:
9673 case Intrinsic::x86_avx2_psll_d:
9674 case Intrinsic::x86_avx2_psll_q:
9675 return DAG.getNode(X86ISD::VSHL, dl, Op.getValueType(),
9676 Op.getOperand(1), Op.getOperand(2));
9677 case Intrinsic::x86_sse2_psrl_w:
9678 case Intrinsic::x86_sse2_psrl_d:
9679 case Intrinsic::x86_sse2_psrl_q:
9680 case Intrinsic::x86_avx2_psrl_w:
9681 case Intrinsic::x86_avx2_psrl_d:
9682 case Intrinsic::x86_avx2_psrl_q:
9683 return DAG.getNode(X86ISD::VSRL, dl, Op.getValueType(),
9684 Op.getOperand(1), Op.getOperand(2));
9685 case Intrinsic::x86_sse2_psra_w:
9686 case Intrinsic::x86_sse2_psra_d:
9687 case Intrinsic::x86_avx2_psra_w:
9688 case Intrinsic::x86_avx2_psra_d:
9689 return DAG.getNode(X86ISD::VSRA, dl, Op.getValueType(),
9690 Op.getOperand(1), Op.getOperand(2));
Evan Cheng5759f972008-05-04 09:15:50 +00009691 case Intrinsic::x86_sse2_pslli_w:
9692 case Intrinsic::x86_sse2_pslli_d:
9693 case Intrinsic::x86_sse2_pslli_q:
Craig Topper80e46362012-01-23 06:16:53 +00009694 case Intrinsic::x86_avx2_pslli_w:
9695 case Intrinsic::x86_avx2_pslli_d:
9696 case Intrinsic::x86_avx2_pslli_q:
9697 return getTargetVShiftNode(X86ISD::VSHLI, dl, Op.getValueType(),
9698 Op.getOperand(1), Op.getOperand(2), DAG);
Evan Cheng5759f972008-05-04 09:15:50 +00009699 case Intrinsic::x86_sse2_psrli_w:
9700 case Intrinsic::x86_sse2_psrli_d:
9701 case Intrinsic::x86_sse2_psrli_q:
Craig Topper80e46362012-01-23 06:16:53 +00009702 case Intrinsic::x86_avx2_psrli_w:
9703 case Intrinsic::x86_avx2_psrli_d:
9704 case Intrinsic::x86_avx2_psrli_q:
9705 return getTargetVShiftNode(X86ISD::VSRLI, dl, Op.getValueType(),
9706 Op.getOperand(1), Op.getOperand(2), DAG);
Evan Cheng5759f972008-05-04 09:15:50 +00009707 case Intrinsic::x86_sse2_psrai_w:
9708 case Intrinsic::x86_sse2_psrai_d:
Craig Topper80e46362012-01-23 06:16:53 +00009709 case Intrinsic::x86_avx2_psrai_w:
9710 case Intrinsic::x86_avx2_psrai_d:
9711 return getTargetVShiftNode(X86ISD::VSRAI, dl, Op.getValueType(),
9712 Op.getOperand(1), Op.getOperand(2), DAG);
9713 // Fix vector shift instructions where the last operand is a non-immediate
9714 // i32 value.
Evan Cheng5759f972008-05-04 09:15:50 +00009715 case Intrinsic::x86_mmx_pslli_w:
9716 case Intrinsic::x86_mmx_pslli_d:
9717 case Intrinsic::x86_mmx_pslli_q:
9718 case Intrinsic::x86_mmx_psrli_w:
9719 case Intrinsic::x86_mmx_psrli_d:
9720 case Intrinsic::x86_mmx_psrli_q:
9721 case Intrinsic::x86_mmx_psrai_w:
9722 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00009723 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00009724 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00009725 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00009726
9727 unsigned NewIntNo = 0;
Evan Cheng5759f972008-05-04 09:15:50 +00009728 switch (IntNo) {
Craig Topper80e46362012-01-23 06:16:53 +00009729 case Intrinsic::x86_mmx_pslli_w:
9730 NewIntNo = Intrinsic::x86_mmx_psll_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009731 break;
Craig Topper80e46362012-01-23 06:16:53 +00009732 case Intrinsic::x86_mmx_pslli_d:
9733 NewIntNo = Intrinsic::x86_mmx_psll_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009734 break;
Craig Topper80e46362012-01-23 06:16:53 +00009735 case Intrinsic::x86_mmx_pslli_q:
9736 NewIntNo = Intrinsic::x86_mmx_psll_q;
Evan Cheng5759f972008-05-04 09:15:50 +00009737 break;
Craig Topper80e46362012-01-23 06:16:53 +00009738 case Intrinsic::x86_mmx_psrli_w:
9739 NewIntNo = Intrinsic::x86_mmx_psrl_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009740 break;
Craig Topper80e46362012-01-23 06:16:53 +00009741 case Intrinsic::x86_mmx_psrli_d:
9742 NewIntNo = Intrinsic::x86_mmx_psrl_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009743 break;
Craig Topper80e46362012-01-23 06:16:53 +00009744 case Intrinsic::x86_mmx_psrli_q:
9745 NewIntNo = Intrinsic::x86_mmx_psrl_q;
Evan Cheng5759f972008-05-04 09:15:50 +00009746 break;
Craig Topper80e46362012-01-23 06:16:53 +00009747 case Intrinsic::x86_mmx_psrai_w:
9748 NewIntNo = Intrinsic::x86_mmx_psra_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009749 break;
Craig Topper80e46362012-01-23 06:16:53 +00009750 case Intrinsic::x86_mmx_psrai_d:
9751 NewIntNo = Intrinsic::x86_mmx_psra_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009752 break;
Craig Topper80e46362012-01-23 06:16:53 +00009753 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00009754 }
Mon P Wangefa42202009-09-03 19:56:25 +00009755
9756 // The vector shift intrinsics with scalars uses 32b shift amounts but
9757 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
9758 // to be zero.
Craig Topper80e46362012-01-23 06:16:53 +00009759 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, ShAmt,
9760 DAG.getConstant(0, MVT::i32));
Dale Johannesen0488fb62010-09-30 23:57:10 +00009761// FIXME this must be lowered to get rid of the invalid type.
Mon P Wangefa42202009-09-03 19:56:25 +00009762
Owen Andersone50ed302009-08-10 22:56:29 +00009763 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009764 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009765 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009766 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00009767 Op.getOperand(1), ShAmt);
9768 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00009769 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00009770}
Evan Cheng72261582005-12-20 06:22:03 +00009771
Dan Gohmand858e902010-04-17 15:26:15 +00009772SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
9773 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00009774 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9775 MFI->setReturnAddressIsTaken(true);
9776
Bill Wendling64e87322009-01-16 19:25:27 +00009777 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009778 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00009779
9780 if (Depth > 0) {
9781 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
9782 SDValue Offset =
9783 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00009784 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009785 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00009786 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009787 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009788 MachinePointerInfo(), false, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00009789 }
9790
9791 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00009792 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00009793 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009794 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00009795}
9796
Dan Gohmand858e902010-04-17 15:26:15 +00009797SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00009798 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9799 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00009800
Owen Andersone50ed302009-08-10 22:56:29 +00009801 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009802 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00009803 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
9804 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00009805 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00009806 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +00009807 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
9808 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009809 false, false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00009810 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00009811}
9812
Dan Gohman475871a2008-07-27 21:46:04 +00009813SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009814 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009815 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009816}
9817
Dan Gohmand858e902010-04-17 15:26:15 +00009818SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009819 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00009820 SDValue Chain = Op.getOperand(0);
9821 SDValue Offset = Op.getOperand(1);
9822 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009823 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009824
Dan Gohmand8816272010-08-11 18:14:00 +00009825 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
9826 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
9827 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009828 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009829
Dan Gohmand8816272010-08-11 18:14:00 +00009830 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
9831 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009832 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009833 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
9834 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00009835 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009836 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009837
Dale Johannesene4d209d2009-02-03 20:21:25 +00009838 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009839 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009840 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009841}
9842
Duncan Sands4a544a72011-09-06 13:37:06 +00009843SDValue X86TargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
9844 SelectionDAG &DAG) const {
9845 return Op.getOperand(0);
9846}
9847
9848SDValue X86TargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
9849 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009850 SDValue Root = Op.getOperand(0);
9851 SDValue Trmp = Op.getOperand(1); // trampoline
9852 SDValue FPtr = Op.getOperand(2); // nested function
9853 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009854 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009855
Dan Gohman69de1932008-02-06 22:27:42 +00009856 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009857
9858 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00009859 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00009860
9861 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00009862 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
9863 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00009864
Evan Cheng0e6a0522011-07-18 20:57:22 +00009865 const unsigned char N86R10 = X86_MC::getX86RegNum(X86::R10);
9866 const unsigned char N86R11 = X86_MC::getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00009867
9868 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
9869
9870 // Load the pointer to the nested function into R11.
9871 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00009872 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00009873 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009874 Addr, MachinePointerInfo(TrmpAddr),
9875 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009876
Owen Anderson825b72b2009-08-11 20:47:22 +00009877 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9878 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009879 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
9880 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +00009881 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009882
9883 // Load the 'nest' parameter value into R10.
9884 // R10 is specified in X86CallingConv.td
9885 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00009886 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9887 DAG.getConstant(10, MVT::i64));
9888 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009889 Addr, MachinePointerInfo(TrmpAddr, 10),
9890 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009891
Owen Anderson825b72b2009-08-11 20:47:22 +00009892 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9893 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009894 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
9895 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +00009896 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009897
9898 // Jump to the nested function.
9899 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00009900 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9901 DAG.getConstant(20, MVT::i64));
9902 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009903 Addr, MachinePointerInfo(TrmpAddr, 20),
9904 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009905
9906 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00009907 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9908 DAG.getConstant(22, MVT::i64));
9909 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009910 MachinePointerInfo(TrmpAddr, 22),
9911 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009912
Duncan Sands4a544a72011-09-06 13:37:06 +00009913 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009914 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00009915 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00009916 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00009917 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00009918 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009919
9920 switch (CC) {
9921 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009922 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009923 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009924 case CallingConv::X86_StdCall: {
9925 // Pass 'nest' parameter in ECX.
9926 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009927 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009928
9929 // Check that ECX wasn't needed by an 'inreg' parameter.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009930 FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00009931 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009932
Chris Lattner58d74912008-03-12 17:45:29 +00009933 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00009934 unsigned InRegCount = 0;
9935 unsigned Idx = 1;
9936
9937 for (FunctionType::param_iterator I = FTy->param_begin(),
9938 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00009939 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00009940 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009941 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009942
9943 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +00009944 report_fatal_error("Nest register in use - reduce number of inreg"
9945 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009946 }
9947 }
9948 break;
9949 }
9950 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00009951 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00009952 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009953 // Pass 'nest' parameter in EAX.
9954 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009955 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009956 break;
9957 }
9958
Dan Gohman475871a2008-07-27 21:46:04 +00009959 SDValue OutChains[4];
9960 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009961
Owen Anderson825b72b2009-08-11 20:47:22 +00009962 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9963 DAG.getConstant(10, MVT::i32));
9964 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009965
Chris Lattnera62fe662010-02-05 19:20:30 +00009966 // This is storing the opcode for MOV32ri.
9967 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Evan Cheng0e6a0522011-07-18 20:57:22 +00009968 const unsigned char N86Reg = X86_MC::getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00009969 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009970 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009971 Trmp, MachinePointerInfo(TrmpAddr),
9972 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009973
Owen Anderson825b72b2009-08-11 20:47:22 +00009974 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9975 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009976 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
9977 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +00009978 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009979
Chris Lattnera62fe662010-02-05 19:20:30 +00009980 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00009981 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9982 DAG.getConstant(5, MVT::i32));
9983 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009984 MachinePointerInfo(TrmpAddr, 5),
9985 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009986
Owen Anderson825b72b2009-08-11 20:47:22 +00009987 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9988 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009989 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
9990 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +00009991 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009992
Duncan Sands4a544a72011-09-06 13:37:06 +00009993 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009994 }
9995}
9996
Dan Gohmand858e902010-04-17 15:26:15 +00009997SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
9998 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009999 /*
10000 The rounding mode is in bits 11:10 of FPSR, and has the following
10001 settings:
10002 00 Round to nearest
10003 01 Round to -inf
10004 10 Round to +inf
10005 11 Round to 0
10006
10007 FLT_ROUNDS, on the other hand, expects the following:
10008 -1 Undefined
10009 0 Round to 0
10010 1 Round to nearest
10011 2 Round to +inf
10012 3 Round to -inf
10013
10014 To perform the conversion, we do:
10015 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
10016 */
10017
10018 MachineFunction &MF = DAG.getMachineFunction();
10019 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000010020 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010021 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +000010022 EVT VT = Op.getValueType();
Chris Lattner2156b792010-09-22 01:11:26 +000010023 DebugLoc DL = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010024
10025 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +000010026 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +000010027 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010028
Michael J. Spencerec38de22010-10-10 22:04:20 +000010029
Chris Lattner2156b792010-09-22 01:11:26 +000010030 MachineMemOperand *MMO =
10031 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
10032 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010033
Chris Lattner2156b792010-09-22 01:11:26 +000010034 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
10035 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
10036 DAG.getVTList(MVT::Other),
10037 Ops, 2, MVT::i16, MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010038
10039 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +000010040 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +000010041 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010042
10043 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +000010044 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +000010045 DAG.getNode(ISD::SRL, DL, MVT::i16,
10046 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +000010047 CWD, DAG.getConstant(0x800, MVT::i16)),
10048 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +000010049 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +000010050 DAG.getNode(ISD::SRL, DL, MVT::i16,
10051 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +000010052 CWD, DAG.getConstant(0x400, MVT::i16)),
10053 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010054
Dan Gohman475871a2008-07-27 21:46:04 +000010055 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +000010056 DAG.getNode(ISD::AND, DL, MVT::i16,
10057 DAG.getNode(ISD::ADD, DL, MVT::i16,
10058 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +000010059 DAG.getConstant(1, MVT::i16)),
10060 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010061
10062
Duncan Sands83ec4b62008-06-06 12:08:01 +000010063 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +000010064 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010065}
10066
Dan Gohmand858e902010-04-17 15:26:15 +000010067SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010068 EVT VT = Op.getValueType();
10069 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010070 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010071 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000010072
10073 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010074 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +000010075 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +000010076 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +000010077 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010078 }
Evan Cheng18efe262007-12-14 02:13:44 +000010079
Evan Cheng152804e2007-12-14 08:30:15 +000010080 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010081 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010082 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010083
10084 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010085 SDValue Ops[] = {
10086 Op,
10087 DAG.getConstant(NumBits+NumBits-1, OpVT),
10088 DAG.getConstant(X86::COND_E, MVT::i8),
10089 Op.getValue(1)
10090 };
10091 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +000010092
10093 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +000010094 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +000010095
Owen Anderson825b72b2009-08-11 20:47:22 +000010096 if (VT == MVT::i8)
10097 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010098 return Op;
10099}
10100
Chandler Carruthacc068e2011-12-24 10:55:54 +000010101SDValue X86TargetLowering::LowerCTLZ_ZERO_UNDEF(SDValue Op,
10102 SelectionDAG &DAG) const {
10103 EVT VT = Op.getValueType();
10104 EVT OpVT = VT;
10105 unsigned NumBits = VT.getSizeInBits();
10106 DebugLoc dl = Op.getDebugLoc();
10107
10108 Op = Op.getOperand(0);
10109 if (VT == MVT::i8) {
10110 // Zero extend to i32 since there is not an i8 bsr.
10111 OpVT = MVT::i32;
10112 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
10113 }
10114
10115 // Issue a bsr (scan bits in reverse).
10116 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
10117 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
10118
10119 // And xor with NumBits-1.
10120 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
10121
10122 if (VT == MVT::i8)
10123 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
10124 return Op;
10125}
10126
Dan Gohmand858e902010-04-17 15:26:15 +000010127SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010128 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +000010129 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010130 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000010131 Op = Op.getOperand(0);
Evan Cheng152804e2007-12-14 08:30:15 +000010132
10133 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Chandler Carruth77821022011-12-24 12:12:34 +000010134 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010135 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010136
10137 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010138 SDValue Ops[] = {
10139 Op,
Chandler Carruth77821022011-12-24 12:12:34 +000010140 DAG.getConstant(NumBits, VT),
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010141 DAG.getConstant(X86::COND_E, MVT::i8),
10142 Op.getValue(1)
10143 };
Chandler Carruth77821022011-12-24 12:12:34 +000010144 return DAG.getNode(X86ISD::CMOV, dl, VT, Ops, array_lengthof(Ops));
Evan Cheng18efe262007-12-14 02:13:44 +000010145}
10146
Craig Topper13894fa2011-08-24 06:14:18 +000010147// Lower256IntArith - Break a 256-bit integer operation into two new 128-bit
10148// ones, and then concatenate the result back.
10149static SDValue Lower256IntArith(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +000010150 EVT VT = Op.getValueType();
Craig Topper13894fa2011-08-24 06:14:18 +000010151
10152 assert(VT.getSizeInBits() == 256 && VT.isInteger() &&
10153 "Unsupported value type for operation");
10154
10155 int NumElems = VT.getVectorNumElements();
10156 DebugLoc dl = Op.getDebugLoc();
10157 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
10158 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
10159
10160 // Extract the LHS vectors
10161 SDValue LHS = Op.getOperand(0);
10162 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
10163 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
10164
10165 // Extract the RHS vectors
10166 SDValue RHS = Op.getOperand(1);
10167 SDValue RHS1 = Extract128BitVector(RHS, Idx0, DAG, dl);
10168 SDValue RHS2 = Extract128BitVector(RHS, Idx1, DAG, dl);
10169
10170 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10171 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10172
10173 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
10174 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1),
10175 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2));
10176}
10177
10178SDValue X86TargetLowering::LowerADD(SDValue Op, SelectionDAG &DAG) const {
10179 assert(Op.getValueType().getSizeInBits() == 256 &&
10180 Op.getValueType().isInteger() &&
10181 "Only handle AVX 256-bit vector integer operation");
10182 return Lower256IntArith(Op, DAG);
10183}
10184
10185SDValue X86TargetLowering::LowerSUB(SDValue Op, SelectionDAG &DAG) const {
10186 assert(Op.getValueType().getSizeInBits() == 256 &&
10187 Op.getValueType().isInteger() &&
10188 "Only handle AVX 256-bit vector integer operation");
10189 return Lower256IntArith(Op, DAG);
10190}
10191
10192SDValue X86TargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
10193 EVT VT = Op.getValueType();
10194
10195 // Decompose 256-bit ops into smaller 128-bit ops.
Craig Topperaaa643c2011-11-09 07:28:55 +000010196 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper13894fa2011-08-24 06:14:18 +000010197 return Lower256IntArith(Op, DAG);
10198
Craig Topper5b209e82012-02-05 03:14:49 +000010199 assert((VT == MVT::v2i64 || VT == MVT::v4i64) &&
10200 "Only know how to lower V2I64/V4I64 multiply");
10201
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010202 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +000010203
Craig Topper5b209e82012-02-05 03:14:49 +000010204 // Ahi = psrlqi(a, 32);
10205 // Bhi = psrlqi(b, 32);
10206 //
10207 // AloBlo = pmuludq(a, b);
10208 // AloBhi = pmuludq(a, Bhi);
10209 // AhiBlo = pmuludq(Ahi, b);
10210
10211 // AloBhi = psllqi(AloBhi, 32);
10212 // AhiBlo = psllqi(AhiBlo, 32);
10213 // return AloBlo + AloBhi + AhiBlo;
10214
Craig Topperaaa643c2011-11-09 07:28:55 +000010215 SDValue A = Op.getOperand(0);
10216 SDValue B = Op.getOperand(1);
10217
Craig Topper5b209e82012-02-05 03:14:49 +000010218 SDValue ShAmt = DAG.getConstant(32, MVT::i32);
Craig Topperaaa643c2011-11-09 07:28:55 +000010219
Craig Topper5b209e82012-02-05 03:14:49 +000010220 SDValue Ahi = DAG.getNode(X86ISD::VSRLI, dl, VT, A, ShAmt);
10221 SDValue Bhi = DAG.getNode(X86ISD::VSRLI, dl, VT, B, ShAmt);
Craig Topperaaa643c2011-11-09 07:28:55 +000010222
Craig Topper5b209e82012-02-05 03:14:49 +000010223 // Bit cast to 32-bit vectors for MULUDQ
10224 EVT MulVT = (VT == MVT::v2i64) ? MVT::v4i32 : MVT::v8i32;
10225 A = DAG.getNode(ISD::BITCAST, dl, MulVT, A);
10226 B = DAG.getNode(ISD::BITCAST, dl, MulVT, B);
10227 Ahi = DAG.getNode(ISD::BITCAST, dl, MulVT, Ahi);
10228 Bhi = DAG.getNode(ISD::BITCAST, dl, MulVT, Bhi);
Craig Topperaaa643c2011-11-09 07:28:55 +000010229
Craig Topper5b209e82012-02-05 03:14:49 +000010230 SDValue AloBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, B);
10231 SDValue AloBhi = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, Bhi);
10232 SDValue AhiBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, Ahi, B);
Craig Topperaaa643c2011-11-09 07:28:55 +000010233
Craig Topper5b209e82012-02-05 03:14:49 +000010234 AloBhi = DAG.getNode(X86ISD::VSHLI, dl, VT, AloBhi, ShAmt);
10235 AhiBlo = DAG.getNode(X86ISD::VSHLI, dl, VT, AhiBlo, ShAmt);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010236
Dale Johannesene4d209d2009-02-03 20:21:25 +000010237 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
Craig Topper5b209e82012-02-05 03:14:49 +000010238 return DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010239}
10240
Nadav Rotem43012222011-05-11 08:12:09 +000010241SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
10242
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010243 EVT VT = Op.getValueType();
10244 DebugLoc dl = Op.getDebugLoc();
10245 SDValue R = Op.getOperand(0);
Nadav Rotem43012222011-05-11 08:12:09 +000010246 SDValue Amt = Op.getOperand(1);
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010247 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010248
Craig Topper1accb7e2012-01-10 06:54:16 +000010249 if (!Subtarget->hasSSE2())
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +000010250 return SDValue();
10251
Nadav Rotem43012222011-05-11 08:12:09 +000010252 // Optimize shl/srl/sra with constant shift amount.
10253 if (isSplatVector(Amt.getNode())) {
10254 SDValue SclrAmt = Amt->getOperand(0);
10255 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt)) {
10256 uint64_t ShiftAmt = C->getZExtValue();
10257
Craig Toppered2e13d2012-01-22 19:15:14 +000010258 if (VT == MVT::v2i64 || VT == MVT::v4i32 || VT == MVT::v8i16 ||
10259 (Subtarget->hasAVX2() &&
10260 (VT == MVT::v4i64 || VT == MVT::v8i32 || VT == MVT::v16i16))) {
10261 if (Op.getOpcode() == ISD::SHL)
10262 return DAG.getNode(X86ISD::VSHLI, dl, VT, R,
10263 DAG.getConstant(ShiftAmt, MVT::i32));
10264 if (Op.getOpcode() == ISD::SRL)
10265 return DAG.getNode(X86ISD::VSRLI, dl, VT, R,
10266 DAG.getConstant(ShiftAmt, MVT::i32));
10267 if (Op.getOpcode() == ISD::SRA && VT != MVT::v2i64 && VT != MVT::v4i64)
10268 return DAG.getNode(X86ISD::VSRAI, dl, VT, R,
10269 DAG.getConstant(ShiftAmt, MVT::i32));
Benjamin Kramerdade3c12011-10-30 17:31:21 +000010270 }
10271
Craig Toppered2e13d2012-01-22 19:15:14 +000010272 if (VT == MVT::v16i8) {
10273 if (Op.getOpcode() == ISD::SHL) {
10274 // Make a large shift.
10275 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, R,
10276 DAG.getConstant(ShiftAmt, MVT::i32));
10277 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
10278 // Zero out the rightmost bits.
10279 SmallVector<SDValue, 16> V(16,
10280 DAG.getConstant(uint8_t(-1U << ShiftAmt),
10281 MVT::i8));
10282 return DAG.getNode(ISD::AND, dl, VT, SHL,
10283 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010284 }
Craig Toppered2e13d2012-01-22 19:15:14 +000010285 if (Op.getOpcode() == ISD::SRL) {
10286 // Make a large shift.
10287 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v8i16, R,
10288 DAG.getConstant(ShiftAmt, MVT::i32));
10289 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
10290 // Zero out the leftmost bits.
10291 SmallVector<SDValue, 16> V(16,
10292 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10293 MVT::i8));
10294 return DAG.getNode(ISD::AND, dl, VT, SRL,
10295 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
10296 }
10297 if (Op.getOpcode() == ISD::SRA) {
10298 if (ShiftAmt == 7) {
10299 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000010300 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000010301 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Toppered2e13d2012-01-22 19:15:14 +000010302 }
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010303
Craig Toppered2e13d2012-01-22 19:15:14 +000010304 // R s>> a === ((R u>> a) ^ m) - m
10305 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10306 SmallVector<SDValue, 16> V(16, DAG.getConstant(128 >> ShiftAmt,
10307 MVT::i8));
10308 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16);
10309 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10310 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10311 return Res;
10312 }
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010313 }
Craig Topper46154eb2011-11-11 07:39:23 +000010314
Craig Topper0d86d462011-11-20 00:12:05 +000010315 if (Subtarget->hasAVX2() && VT == MVT::v32i8) {
10316 if (Op.getOpcode() == ISD::SHL) {
10317 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000010318 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v16i16, R,
10319 DAG.getConstant(ShiftAmt, MVT::i32));
10320 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
Craig Topper0d86d462011-11-20 00:12:05 +000010321 // Zero out the rightmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000010322 SmallVector<SDValue, 32> V(32,
10323 DAG.getConstant(uint8_t(-1U << ShiftAmt),
10324 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000010325 return DAG.getNode(ISD::AND, dl, VT, SHL,
10326 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
Craig Topper46154eb2011-11-11 07:39:23 +000010327 }
Craig Topper0d86d462011-11-20 00:12:05 +000010328 if (Op.getOpcode() == ISD::SRL) {
10329 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000010330 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v16i16, R,
10331 DAG.getConstant(ShiftAmt, MVT::i32));
10332 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
Craig Topper0d86d462011-11-20 00:12:05 +000010333 // Zero out the leftmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000010334 SmallVector<SDValue, 32> V(32,
10335 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10336 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000010337 return DAG.getNode(ISD::AND, dl, VT, SRL,
10338 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
10339 }
10340 if (Op.getOpcode() == ISD::SRA) {
10341 if (ShiftAmt == 7) {
10342 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000010343 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000010344 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Topper0d86d462011-11-20 00:12:05 +000010345 }
10346
10347 // R s>> a === ((R u>> a) ^ m) - m
10348 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10349 SmallVector<SDValue, 32> V(32, DAG.getConstant(128 >> ShiftAmt,
10350 MVT::i8));
10351 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32);
10352 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10353 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10354 return Res;
10355 }
10356 }
Nadav Rotem43012222011-05-11 08:12:09 +000010357 }
10358 }
10359
10360 // Lower SHL with variable shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +000010361 if (VT == MVT::v4i32 && Op->getOpcode() == ISD::SHL) {
Craig Toppered2e13d2012-01-22 19:15:14 +000010362 Op = DAG.getNode(X86ISD::VSHLI, dl, VT, Op.getOperand(1),
10363 DAG.getConstant(23, MVT::i32));
Nate Begeman51409212010-07-28 00:21:48 +000010364
Chris Lattner7302d802012-02-06 21:56:39 +000010365 const uint32_t CV[] = { 0x3f800000U, 0x3f800000U, 0x3f800000U, 0x3f800000U};
10366 Constant *C = ConstantDataVector::get(*Context, CV);
Nate Begeman51409212010-07-28 00:21:48 +000010367 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
10368 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +000010369 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010370 false, false, false, 16);
Nate Begeman51409212010-07-28 00:21:48 +000010371
10372 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010373 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010374 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
10375 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
10376 }
Nadav Rotem43012222011-05-11 08:12:09 +000010377 if (VT == MVT::v16i8 && Op->getOpcode() == ISD::SHL) {
Craig Topper8b5a6b62012-01-17 08:23:44 +000010378 assert(Subtarget->hasSSE2() && "Need SSE2 for pslli/pcmpeq.");
Lang Hames8b99c1e2011-12-17 01:08:46 +000010379
Nate Begeman51409212010-07-28 00:21:48 +000010380 // a = a << 5;
Craig Toppered2e13d2012-01-22 19:15:14 +000010381 Op = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, Op.getOperand(1),
10382 DAG.getConstant(5, MVT::i32));
10383 Op = DAG.getNode(ISD::BITCAST, dl, VT, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010384
Lang Hames8b99c1e2011-12-17 01:08:46 +000010385 // Turn 'a' into a mask suitable for VSELECT
10386 SDValue VSelM = DAG.getConstant(0x80, VT);
10387 SDValue OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010388 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Nate Begeman51409212010-07-28 00:21:48 +000010389
Lang Hames8b99c1e2011-12-17 01:08:46 +000010390 SDValue CM1 = DAG.getConstant(0x0f, VT);
10391 SDValue CM2 = DAG.getConstant(0x3f, VT);
Nate Begeman51409212010-07-28 00:21:48 +000010392
Lang Hames8b99c1e2011-12-17 01:08:46 +000010393 // r = VSELECT(r, psllw(r & (char16)15, 4), a);
10394 SDValue M = DAG.getNode(ISD::AND, dl, VT, R, CM1);
Craig Toppered2e13d2012-01-22 19:15:14 +000010395 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
10396 DAG.getConstant(4, MVT::i32), DAG);
10397 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010398 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10399
Nate Begeman51409212010-07-28 00:21:48 +000010400 // a += a
10401 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010402 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010403 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010404
Lang Hames8b99c1e2011-12-17 01:08:46 +000010405 // r = VSELECT(r, psllw(r & (char16)63, 2), a);
10406 M = DAG.getNode(ISD::AND, dl, VT, R, CM2);
Craig Toppered2e13d2012-01-22 19:15:14 +000010407 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
10408 DAG.getConstant(2, MVT::i32), DAG);
10409 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010410 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10411
Nate Begeman51409212010-07-28 00:21:48 +000010412 // a += a
10413 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010414 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010415 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010416
Lang Hames8b99c1e2011-12-17 01:08:46 +000010417 // return VSELECT(r, r+r, a);
10418 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel,
Lang Hamesa0a25132011-12-15 18:57:27 +000010419 DAG.getNode(ISD::ADD, dl, VT, R, R), R);
Nate Begeman51409212010-07-28 00:21:48 +000010420 return R;
10421 }
Craig Topper46154eb2011-11-11 07:39:23 +000010422
10423 // Decompose 256-bit shifts into smaller 128-bit shifts.
10424 if (VT.getSizeInBits() == 256) {
Craig Toppered2e13d2012-01-22 19:15:14 +000010425 unsigned NumElems = VT.getVectorNumElements();
Craig Topper46154eb2011-11-11 07:39:23 +000010426 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10427 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10428
10429 // Extract the two vectors
10430 SDValue V1 = Extract128BitVector(R, DAG.getConstant(0, MVT::i32), DAG, dl);
10431 SDValue V2 = Extract128BitVector(R, DAG.getConstant(NumElems/2, MVT::i32),
10432 DAG, dl);
10433
10434 // Recreate the shift amount vectors
10435 SDValue Amt1, Amt2;
10436 if (Amt.getOpcode() == ISD::BUILD_VECTOR) {
10437 // Constant shift amount
10438 SmallVector<SDValue, 4> Amt1Csts;
10439 SmallVector<SDValue, 4> Amt2Csts;
Craig Toppered2e13d2012-01-22 19:15:14 +000010440 for (unsigned i = 0; i != NumElems/2; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000010441 Amt1Csts.push_back(Amt->getOperand(i));
Craig Toppered2e13d2012-01-22 19:15:14 +000010442 for (unsigned i = NumElems/2; i != NumElems; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000010443 Amt2Csts.push_back(Amt->getOperand(i));
10444
10445 Amt1 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10446 &Amt1Csts[0], NumElems/2);
10447 Amt2 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10448 &Amt2Csts[0], NumElems/2);
10449 } else {
10450 // Variable shift amount
10451 Amt1 = Extract128BitVector(Amt, DAG.getConstant(0, MVT::i32), DAG, dl);
10452 Amt2 = Extract128BitVector(Amt, DAG.getConstant(NumElems/2, MVT::i32),
10453 DAG, dl);
10454 }
10455
10456 // Issue new vector shifts for the smaller types
10457 V1 = DAG.getNode(Op.getOpcode(), dl, NewVT, V1, Amt1);
10458 V2 = DAG.getNode(Op.getOpcode(), dl, NewVT, V2, Amt2);
10459
10460 // Concatenate the result back
10461 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, V1, V2);
10462 }
10463
Nate Begeman51409212010-07-28 00:21:48 +000010464 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010465}
Mon P Wangaf9b9522008-12-18 21:42:19 +000010466
Dan Gohmand858e902010-04-17 15:26:15 +000010467SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +000010468 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
10469 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +000010470 // looks for this combo and may remove the "setcc" instruction if the "setcc"
10471 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +000010472 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +000010473 SDValue LHS = N->getOperand(0);
10474 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +000010475 unsigned BaseOp = 0;
10476 unsigned Cond = 0;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010477 DebugLoc DL = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +000010478 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010479 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +000010480 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +000010481 // A subtract of one will be selected as a INC. Note that INC doesn't
10482 // set CF, so we can't do this for UADDO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010483 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10484 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010485 BaseOp = X86ISD::INC;
10486 Cond = X86::COND_O;
10487 break;
10488 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010489 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +000010490 Cond = X86::COND_O;
10491 break;
10492 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010493 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +000010494 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010495 break;
10496 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +000010497 // A subtract of one will be selected as a DEC. Note that DEC doesn't
10498 // set CF, so we can't do this for USUBO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010499 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10500 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010501 BaseOp = X86ISD::DEC;
10502 Cond = X86::COND_O;
10503 break;
10504 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010505 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +000010506 Cond = X86::COND_O;
10507 break;
10508 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010509 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +000010510 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010511 break;
10512 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +000010513 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +000010514 Cond = X86::COND_O;
10515 break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010516 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
10517 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
10518 MVT::i32);
10519 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010520
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010521 SDValue SetCC =
10522 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10523 DAG.getConstant(X86::COND_O, MVT::i32),
10524 SDValue(Sum.getNode(), 2));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010525
Dan Gohman6e5fda22011-07-22 18:45:15 +000010526 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010527 }
Bill Wendling74c37652008-12-09 22:08:41 +000010528 }
Bill Wendling3fafd932008-11-26 22:37:40 +000010529
Bill Wendling61edeb52008-12-02 01:06:39 +000010530 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010531 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010532 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +000010533
Bill Wendling61edeb52008-12-02 01:06:39 +000010534 SDValue SetCC =
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010535 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
10536 DAG.getConstant(Cond, MVT::i32),
10537 SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +000010538
Dan Gohman6e5fda22011-07-22 18:45:15 +000010539 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Bill Wendling41ea7e72008-11-24 19:21:46 +000010540}
10541
Chad Rosier30450e82011-12-22 22:35:21 +000010542SDValue X86TargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
10543 SelectionDAG &DAG) const {
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010544 DebugLoc dl = Op.getDebugLoc();
Craig Toppera124f942011-11-21 01:12:36 +000010545 EVT ExtraVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
10546 EVT VT = Op.getValueType();
10547
Craig Toppered2e13d2012-01-22 19:15:14 +000010548 if (!Subtarget->hasSSE2() || !VT.isVector())
10549 return SDValue();
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010550
Craig Toppered2e13d2012-01-22 19:15:14 +000010551 unsigned BitsDiff = VT.getScalarType().getSizeInBits() -
10552 ExtraVT.getScalarType().getSizeInBits();
10553 SDValue ShAmt = DAG.getConstant(BitsDiff, MVT::i32);
10554
10555 switch (VT.getSimpleVT().SimpleTy) {
10556 default: return SDValue();
10557 case MVT::v8i32:
10558 case MVT::v16i16:
10559 if (!Subtarget->hasAVX())
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010560 return SDValue();
Craig Toppered2e13d2012-01-22 19:15:14 +000010561 if (!Subtarget->hasAVX2()) {
10562 // needs to be split
10563 int NumElems = VT.getVectorNumElements();
10564 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
10565 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
Craig Toppera124f942011-11-21 01:12:36 +000010566
Craig Toppered2e13d2012-01-22 19:15:14 +000010567 // Extract the LHS vectors
10568 SDValue LHS = Op.getOperand(0);
10569 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
10570 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
Craig Toppera124f942011-11-21 01:12:36 +000010571
Craig Toppered2e13d2012-01-22 19:15:14 +000010572 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10573 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
Craig Toppera124f942011-11-21 01:12:36 +000010574
Craig Toppered2e13d2012-01-22 19:15:14 +000010575 EVT ExtraEltVT = ExtraVT.getVectorElementType();
10576 int ExtraNumElems = ExtraVT.getVectorNumElements();
10577 ExtraVT = EVT::getVectorVT(*DAG.getContext(), ExtraEltVT,
10578 ExtraNumElems/2);
10579 SDValue Extra = DAG.getValueType(ExtraVT);
Craig Toppera124f942011-11-21 01:12:36 +000010580
Craig Toppered2e13d2012-01-22 19:15:14 +000010581 LHS1 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, Extra);
10582 LHS2 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, Extra);
Craig Toppera124f942011-11-21 01:12:36 +000010583
Craig Toppered2e13d2012-01-22 19:15:14 +000010584 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, LHS1, LHS2);;
10585 }
10586 // fall through
10587 case MVT::v4i32:
10588 case MVT::v8i16: {
10589 SDValue Tmp1 = getTargetVShiftNode(X86ISD::VSHLI, dl, VT,
10590 Op.getOperand(0), ShAmt, DAG);
10591 return getTargetVShiftNode(X86ISD::VSRAI, dl, VT, Tmp1, ShAmt, DAG);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010592 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010593 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010594}
10595
10596
Eric Christopher9a9d2752010-07-22 02:48:34 +000010597SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
10598 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010599
Eric Christopher77ed1352011-07-08 00:04:56 +000010600 // Go ahead and emit the fence on x86-64 even if we asked for no-sse2.
10601 // There isn't any reason to disable it if the target processor supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010602 if (!Subtarget->hasSSE2() && !Subtarget->is64Bit()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +000010603 SDValue Chain = Op.getOperand(0);
Eric Christopher77ed1352011-07-08 00:04:56 +000010604 SDValue Zero = DAG.getConstant(0, MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +000010605 SDValue Ops[] = {
10606 DAG.getRegister(X86::ESP, MVT::i32), // Base
10607 DAG.getTargetConstant(1, MVT::i8), // Scale
10608 DAG.getRegister(0, MVT::i32), // Index
10609 DAG.getTargetConstant(0, MVT::i32), // Disp
10610 DAG.getRegister(0, MVT::i32), // Segment.
10611 Zero,
10612 Chain
10613 };
Michael J. Spencerec38de22010-10-10 22:04:20 +000010614 SDNode *Res =
Eric Christopherc0b2a202010-08-14 21:51:50 +000010615 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10616 array_lengthof(Ops));
10617 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +000010618 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000010619
Eric Christopher9a9d2752010-07-22 02:48:34 +000010620 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +000010621 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +000010622 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010623
Chris Lattner132929a2010-08-14 17:26:09 +000010624 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
10625 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
10626 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
10627 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010628
Chris Lattner132929a2010-08-14 17:26:09 +000010629 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
10630 if (!Op1 && !Op2 && !Op3 && Op4)
10631 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010632
Chris Lattner132929a2010-08-14 17:26:09 +000010633 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
10634 if (Op1 && !Op2 && !Op3 && !Op4)
10635 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010636
10637 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
Chris Lattner132929a2010-08-14 17:26:09 +000010638 // (MFENCE)>;
10639 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +000010640}
10641
Eli Friedman14648462011-07-27 22:21:52 +000010642SDValue X86TargetLowering::LowerATOMIC_FENCE(SDValue Op,
10643 SelectionDAG &DAG) const {
10644 DebugLoc dl = Op.getDebugLoc();
10645 AtomicOrdering FenceOrdering = static_cast<AtomicOrdering>(
10646 cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue());
10647 SynchronizationScope FenceScope = static_cast<SynchronizationScope>(
10648 cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue());
10649
10650 // The only fence that needs an instruction is a sequentially-consistent
10651 // cross-thread fence.
10652 if (FenceOrdering == SequentiallyConsistent && FenceScope == CrossThread) {
10653 // Use mfence if we have SSE2 or we're on x86-64 (even if we asked for
10654 // no-sse2). There isn't any reason to disable it if the target processor
10655 // supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010656 if (Subtarget->hasSSE2() || Subtarget->is64Bit())
Eli Friedman14648462011-07-27 22:21:52 +000010657 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
10658
10659 SDValue Chain = Op.getOperand(0);
10660 SDValue Zero = DAG.getConstant(0, MVT::i32);
10661 SDValue Ops[] = {
10662 DAG.getRegister(X86::ESP, MVT::i32), // Base
10663 DAG.getTargetConstant(1, MVT::i8), // Scale
10664 DAG.getRegister(0, MVT::i32), // Index
10665 DAG.getTargetConstant(0, MVT::i32), // Disp
10666 DAG.getRegister(0, MVT::i32), // Segment.
10667 Zero,
10668 Chain
10669 };
10670 SDNode *Res =
10671 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10672 array_lengthof(Ops));
10673 return SDValue(Res, 0);
10674 }
10675
10676 // MEMBARRIER is a compiler barrier; it codegens to a no-op.
10677 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
10678}
10679
10680
Dan Gohmand858e902010-04-17 15:26:15 +000010681SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010682 EVT T = Op.getValueType();
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010683 DebugLoc DL = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +000010684 unsigned Reg = 0;
10685 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +000010686 switch(T.getSimpleVT().SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +000010687 default: llvm_unreachable("Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +000010688 case MVT::i8: Reg = X86::AL; size = 1; break;
10689 case MVT::i16: Reg = X86::AX; size = 2; break;
10690 case MVT::i32: Reg = X86::EAX; size = 4; break;
10691 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +000010692 assert(Subtarget->is64Bit() && "Node not type legal!");
10693 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +000010694 break;
Bill Wendling61edeb52008-12-02 01:06:39 +000010695 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010696 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +000010697 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +000010698 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010699 Op.getOperand(1),
10700 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +000010701 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010702 cpIn.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010703 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010704 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
10705 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
10706 Ops, 5, T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +000010707 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010708 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +000010709 return cpOut;
10710}
10711
Duncan Sands1607f052008-12-01 11:39:25 +000010712SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +000010713 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +000010714 assert(Subtarget->is64Bit() && "Result not type legalized?");
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010715 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010716 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010717 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010718 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010719 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
10720 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +000010721 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +000010722 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
10723 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +000010724 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +000010725 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +000010726 rdx.getValue(1)
10727 };
Dale Johannesene4d209d2009-02-03 20:21:25 +000010728 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010729}
10730
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010731SDValue X86TargetLowering::LowerBITCAST(SDValue Op,
Dale Johannesen7d07b482010-05-21 00:52:33 +000010732 SelectionDAG &DAG) const {
10733 EVT SrcVT = Op.getOperand(0).getValueType();
10734 EVT DstVT = Op.getValueType();
Craig Topper1accb7e2012-01-10 06:54:16 +000010735 assert(Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
Chris Lattner2a786eb2010-12-19 20:19:20 +000010736 Subtarget->hasMMX() && "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +000010737 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +000010738 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010739 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +000010740 // i64 <=> MMX conversions are Legal.
10741 if (SrcVT==MVT::i64 && DstVT.isVector())
10742 return Op;
10743 if (DstVT==MVT::i64 && SrcVT.isVector())
10744 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +000010745 // MMX <=> MMX conversions are Legal.
10746 if (SrcVT.isVector() && DstVT.isVector())
10747 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +000010748 // All other conversions need to be expanded.
10749 return SDValue();
10750}
Chris Lattner5b856542010-12-20 00:59:46 +000010751
Dan Gohmand858e902010-04-17 15:26:15 +000010752SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010753 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010754 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000010755 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010756 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +000010757 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010758 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010759 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010760 Node->getOperand(0),
10761 Node->getOperand(1), negOp,
10762 cast<AtomicSDNode>(Node)->getSrcValue(),
Eli Friedman55ba8162011-07-29 03:05:32 +000010763 cast<AtomicSDNode>(Node)->getAlignment(),
10764 cast<AtomicSDNode>(Node)->getOrdering(),
10765 cast<AtomicSDNode>(Node)->getSynchScope());
Mon P Wang63307c32008-05-05 19:05:59 +000010766}
10767
Eli Friedman327236c2011-08-24 20:50:09 +000010768static SDValue LowerATOMIC_STORE(SDValue Op, SelectionDAG &DAG) {
10769 SDNode *Node = Op.getNode();
10770 DebugLoc dl = Node->getDebugLoc();
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010771 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
Eli Friedman327236c2011-08-24 20:50:09 +000010772
10773 // Convert seq_cst store -> xchg
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010774 // Convert wide store -> swap (-> cmpxchg8b/cmpxchg16b)
10775 // FIXME: On 32-bit, store -> fist or movq would be more efficient
10776 // (The only way to get a 16-byte store is cmpxchg16b)
10777 // FIXME: 16-byte ATOMIC_SWAP isn't actually hooked up at the moment.
10778 if (cast<AtomicSDNode>(Node)->getOrdering() == SequentiallyConsistent ||
10779 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Eli Friedman4317fe12011-08-24 21:17:30 +000010780 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_SWAP, dl,
10781 cast<AtomicSDNode>(Node)->getMemoryVT(),
10782 Node->getOperand(0),
10783 Node->getOperand(1), Node->getOperand(2),
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010784 cast<AtomicSDNode>(Node)->getMemOperand(),
Eli Friedman4317fe12011-08-24 21:17:30 +000010785 cast<AtomicSDNode>(Node)->getOrdering(),
10786 cast<AtomicSDNode>(Node)->getSynchScope());
Eli Friedman327236c2011-08-24 20:50:09 +000010787 return Swap.getValue(1);
10788 }
10789 // Other atomic stores have a simple pattern.
10790 return Op;
10791}
10792
Chris Lattner5b856542010-12-20 00:59:46 +000010793static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
10794 EVT VT = Op.getNode()->getValueType(0);
10795
10796 // Let legalize expand this if it isn't a legal type yet.
10797 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
10798 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010799
Chris Lattner5b856542010-12-20 00:59:46 +000010800 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010801
Chris Lattner5b856542010-12-20 00:59:46 +000010802 unsigned Opc;
10803 bool ExtraOp = false;
10804 switch (Op.getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000010805 default: llvm_unreachable("Invalid code");
Chris Lattner5b856542010-12-20 00:59:46 +000010806 case ISD::ADDC: Opc = X86ISD::ADD; break;
10807 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
10808 case ISD::SUBC: Opc = X86ISD::SUB; break;
10809 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
10810 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010811
Chris Lattner5b856542010-12-20 00:59:46 +000010812 if (!ExtraOp)
10813 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10814 Op.getOperand(1));
10815 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10816 Op.getOperand(1), Op.getOperand(2));
10817}
10818
Evan Cheng0db9fe62006-04-25 20:13:52 +000010819/// LowerOperation - Provide custom lowering hooks for some operations.
10820///
Dan Gohmand858e902010-04-17 15:26:15 +000010821SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +000010822 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010823 default: llvm_unreachable("Should not custom lower this!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010824 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op,DAG);
Eric Christopher9a9d2752010-07-22 02:48:34 +000010825 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Eli Friedman14648462011-07-27 22:21:52 +000010826 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010827 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
10828 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Eli Friedman327236c2011-08-24 20:50:09 +000010829 case ISD::ATOMIC_STORE: return LowerATOMIC_STORE(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010830 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +000010831 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010832 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
10833 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
10834 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
David Greene91585092011-01-26 15:38:49 +000010835 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
David Greenecfe33c42011-01-26 19:13:22 +000010836 case ISD::INSERT_SUBVECTOR: return LowerINSERT_SUBVECTOR(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010837 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
10838 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
10839 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000010840 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +000010841 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +000010842 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010843 case ISD::SHL_PARTS:
10844 case ISD::SRA_PARTS:
Nadav Rotem43012222011-05-11 08:12:09 +000010845 case ISD::SRL_PARTS: return LowerShiftParts(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010846 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +000010847 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010848 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +000010849 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010850 case ISD::FABS: return LowerFABS(Op, DAG);
10851 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +000010852 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Stuart Hastings4fd0dee2011-06-01 04:39:42 +000010853 case ISD::FGETSIGN: return LowerFGETSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +000010854 case ISD::SETCC: return LowerSETCC(Op, DAG);
10855 case ISD::SELECT: return LowerSELECT(Op, DAG);
10856 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010857 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010858 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +000010859 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +000010860 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010861 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +000010862 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
10863 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010864 case ISD::FRAME_TO_ARGS_OFFSET:
10865 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000010866 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010867 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +000010868 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
10869 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +000010870 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010871 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
Chandler Carruthacc068e2011-12-24 10:55:54 +000010872 case ISD::CTLZ_ZERO_UNDEF: return LowerCTLZ_ZERO_UNDEF(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010873 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010874 case ISD::MUL: return LowerMUL(Op, DAG);
Nadav Rotem43012222011-05-11 08:12:09 +000010875 case ISD::SRA:
10876 case ISD::SRL:
10877 case ISD::SHL: return LowerShift(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +000010878 case ISD::SADDO:
10879 case ISD::UADDO:
10880 case ISD::SSUBO:
10881 case ISD::USUBO:
10882 case ISD::SMULO:
10883 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +000010884 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010885 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Chris Lattner5b856542010-12-20 00:59:46 +000010886 case ISD::ADDC:
10887 case ISD::ADDE:
10888 case ISD::SUBC:
10889 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010890 case ISD::ADD: return LowerADD(Op, DAG);
10891 case ISD::SUB: return LowerSUB(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010892 }
Chris Lattner27a6c732007-11-24 07:07:01 +000010893}
10894
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010895static void ReplaceATOMIC_LOAD(SDNode *Node,
10896 SmallVectorImpl<SDValue> &Results,
10897 SelectionDAG &DAG) {
10898 DebugLoc dl = Node->getDebugLoc();
10899 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
10900
10901 // Convert wide load -> cmpxchg8b/cmpxchg16b
10902 // FIXME: On 32-bit, load -> fild or movq would be more efficient
10903 // (The only way to get a 16-byte load is cmpxchg16b)
10904 // FIXME: 16-byte ATOMIC_CMP_SWAP isn't actually hooked up at the moment.
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010905 SDValue Zero = DAG.getConstant(0, VT);
10906 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl, VT,
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010907 Node->getOperand(0),
10908 Node->getOperand(1), Zero, Zero,
10909 cast<AtomicSDNode>(Node)->getMemOperand(),
10910 cast<AtomicSDNode>(Node)->getOrdering(),
10911 cast<AtomicSDNode>(Node)->getSynchScope());
10912 Results.push_back(Swap.getValue(0));
10913 Results.push_back(Swap.getValue(1));
10914}
10915
Duncan Sands1607f052008-12-01 11:39:25 +000010916void X86TargetLowering::
10917ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010918 SelectionDAG &DAG, unsigned NewOp) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010919 DebugLoc dl = Node->getDebugLoc();
Duncan Sands17001ce2011-10-18 12:44:00 +000010920 assert (Node->getValueType(0) == MVT::i64 &&
10921 "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +000010922
10923 SDValue Chain = Node->getOperand(0);
10924 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010925 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010926 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +000010927 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010928 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +000010929 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +000010930 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +000010931 SDValue Result =
10932 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
10933 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +000010934 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +000010935 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010936 Results.push_back(Result.getValue(2));
10937}
10938
Duncan Sands126d9072008-07-04 11:47:58 +000010939/// ReplaceNodeResults - Replace a node with an illegal result type
10940/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +000010941void X86TargetLowering::ReplaceNodeResults(SDNode *N,
10942 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010943 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010944 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +000010945 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +000010946 default:
Craig Topperabb94d02012-02-05 03:43:23 +000010947 llvm_unreachable("Do not know how to custom type legalize this operation!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010948 case ISD::SIGN_EXTEND_INREG:
Chris Lattner5b856542010-12-20 00:59:46 +000010949 case ISD::ADDC:
10950 case ISD::ADDE:
10951 case ISD::SUBC:
10952 case ISD::SUBE:
10953 // We don't want to expand or promote these.
10954 return;
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000010955 case ISD::FP_TO_SINT:
10956 case ISD::FP_TO_UINT: {
10957 bool IsSigned = N->getOpcode() == ISD::FP_TO_SINT;
10958
10959 if (!IsSigned && !isIntegerTypeFTOL(SDValue(N, 0).getValueType()))
10960 return;
10961
Eli Friedman948e95a2009-05-23 09:59:16 +000010962 std::pair<SDValue,SDValue> Vals =
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +000010963 FP_TO_INTHelper(SDValue(N, 0), DAG, IsSigned, /*IsReplace=*/ true);
Duncan Sands1607f052008-12-01 11:39:25 +000010964 SDValue FIST = Vals.first, StackSlot = Vals.second;
10965 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +000010966 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +000010967 // Return a load from the stack slot.
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000010968 if (StackSlot.getNode() != 0)
10969 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
10970 MachinePointerInfo(),
10971 false, false, false, 0));
10972 else
10973 Results.push_back(FIST);
Duncan Sands1607f052008-12-01 11:39:25 +000010974 }
10975 return;
10976 }
10977 case ISD::READCYCLECOUNTER: {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010978 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010979 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010980 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010981 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +000010982 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +000010983 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010984 eax.getValue(2));
10985 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
10986 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +000010987 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010988 Results.push_back(edx.getValue(1));
10989 return;
10990 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010991 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +000010992 EVT T = N->getValueType(0);
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010993 assert((T == MVT::i64 || T == MVT::i128) && "can only expand cmpxchg pair");
Eli Friedman43f51ae2011-08-26 21:21:21 +000010994 bool Regs64bit = T == MVT::i128;
10995 EVT HalfT = Regs64bit ? MVT::i64 : MVT::i32;
Duncan Sands1607f052008-12-01 11:39:25 +000010996 SDValue cpInL, cpInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000010997 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
10998 DAG.getConstant(0, HalfT));
10999 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
11000 DAG.getConstant(1, HalfT));
11001 cpInL = DAG.getCopyToReg(N->getOperand(0), dl,
11002 Regs64bit ? X86::RAX : X86::EAX,
11003 cpInL, SDValue());
11004 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl,
11005 Regs64bit ? X86::RDX : X86::EDX,
11006 cpInH, cpInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000011007 SDValue swapInL, swapInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000011008 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
11009 DAG.getConstant(0, HalfT));
11010 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
11011 DAG.getConstant(1, HalfT));
11012 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl,
11013 Regs64bit ? X86::RBX : X86::EBX,
11014 swapInL, cpInH.getValue(1));
11015 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl,
11016 Regs64bit ? X86::RCX : X86::ECX,
11017 swapInH, swapInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000011018 SDValue Ops[] = { swapInH.getValue(0),
11019 N->getOperand(1),
11020 swapInH.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000011021 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000011022 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
Eli Friedman43f51ae2011-08-26 21:21:21 +000011023 unsigned Opcode = Regs64bit ? X86ISD::LCMPXCHG16_DAG :
11024 X86ISD::LCMPXCHG8_DAG;
11025 SDValue Result = DAG.getMemIntrinsicNode(Opcode, dl, Tys,
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000011026 Ops, 3, T, MMO);
Eli Friedman43f51ae2011-08-26 21:21:21 +000011027 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl,
11028 Regs64bit ? X86::RAX : X86::EAX,
11029 HalfT, Result.getValue(1));
11030 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl,
11031 Regs64bit ? X86::RDX : X86::EDX,
11032 HalfT, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +000011033 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Eli Friedman43f51ae2011-08-26 21:21:21 +000011034 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, T, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000011035 Results.push_back(cpOutH.getValue(1));
11036 return;
11037 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011038 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +000011039 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
11040 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011041 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +000011042 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
11043 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011044 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +000011045 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
11046 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011047 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +000011048 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
11049 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011050 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +000011051 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
11052 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011053 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +000011054 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
11055 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011056 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +000011057 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
11058 return;
Eli Friedmanf8f90f02011-08-24 22:33:28 +000011059 case ISD::ATOMIC_LOAD:
11060 ReplaceATOMIC_LOAD(N, Results, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +000011061 }
Evan Cheng0db9fe62006-04-25 20:13:52 +000011062}
11063
Evan Cheng72261582005-12-20 06:22:03 +000011064const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
11065 switch (Opcode) {
11066 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +000011067 case X86ISD::BSF: return "X86ISD::BSF";
11068 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +000011069 case X86ISD::SHLD: return "X86ISD::SHLD";
11070 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +000011071 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +000011072 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +000011073 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +000011074 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +000011075 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +000011076 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +000011077 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
11078 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
11079 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +000011080 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +000011081 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +000011082 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +000011083 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +000011084 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +000011085 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +000011086 case X86ISD::COMI: return "X86ISD::COMI";
11087 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +000011088 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +000011089 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Stuart Hastings865f0932011-06-03 23:53:54 +000011090 case X86ISD::FSETCCsd: return "X86ISD::FSETCCsd";
11091 case X86ISD::FSETCCss: return "X86ISD::FSETCCss";
Evan Cheng72261582005-12-20 06:22:03 +000011092 case X86ISD::CMOV: return "X86ISD::CMOV";
11093 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +000011094 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +000011095 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
11096 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +000011097 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +000011098 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +000011099 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011100 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +000011101 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011102 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
11103 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +000011104 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +000011105 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000011106 case X86ISD::ANDNP: return "X86ISD::ANDNP";
Craig Topper31133842011-11-19 07:33:10 +000011107 case X86ISD::PSIGN: return "X86ISD::PSIGN";
Craig Toppere6a62772011-11-13 17:31:07 +000011108 case X86ISD::BLENDV: return "X86ISD::BLENDV";
Nadav Roteme6113782012-04-11 06:40:27 +000011109 case X86ISD::BLENDPW: return "X86ISD::BLENDPW";
11110 case X86ISD::BLENDPS: return "X86ISD::BLENDPS";
11111 case X86ISD::BLENDPD: return "X86ISD::BLENDPD";
Craig Topperfe033152011-12-06 09:31:36 +000011112 case X86ISD::HADD: return "X86ISD::HADD";
11113 case X86ISD::HSUB: return "X86ISD::HSUB";
Craig Toppere6a62772011-11-13 17:31:07 +000011114 case X86ISD::FHADD: return "X86ISD::FHADD";
11115 case X86ISD::FHSUB: return "X86ISD::FHSUB";
Evan Cheng8ca29322006-11-10 21:43:37 +000011116 case X86ISD::FMAX: return "X86ISD::FMAX";
11117 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +000011118 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
11119 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000011120 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +000011121 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011122 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000011123 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000011124 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +000011125 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
11126 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011127 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
11128 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
11129 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
11130 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
11131 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
11132 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +000011133 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
11134 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Craig Toppered2e13d2012-01-22 19:15:14 +000011135 case X86ISD::VSHLDQ: return "X86ISD::VSHLDQ";
11136 case X86ISD::VSRLDQ: return "X86ISD::VSRLDQ";
Evan Chengf26ffe92008-05-29 08:22:04 +000011137 case X86ISD::VSHL: return "X86ISD::VSHL";
11138 case X86ISD::VSRL: return "X86ISD::VSRL";
Craig Toppered2e13d2012-01-22 19:15:14 +000011139 case X86ISD::VSRA: return "X86ISD::VSRA";
11140 case X86ISD::VSHLI: return "X86ISD::VSHLI";
11141 case X86ISD::VSRLI: return "X86ISD::VSRLI";
11142 case X86ISD::VSRAI: return "X86ISD::VSRAI";
Craig Topper1906d322012-01-22 23:36:02 +000011143 case X86ISD::CMPP: return "X86ISD::CMPP";
Craig Topper67609fd2012-01-22 22:42:16 +000011144 case X86ISD::PCMPEQ: return "X86ISD::PCMPEQ";
11145 case X86ISD::PCMPGT: return "X86ISD::PCMPGT";
Bill Wendlingab55ebd2008-12-12 00:56:36 +000011146 case X86ISD::ADD: return "X86ISD::ADD";
11147 case X86ISD::SUB: return "X86ISD::SUB";
Chris Lattner5b856542010-12-20 00:59:46 +000011148 case X86ISD::ADC: return "X86ISD::ADC";
11149 case X86ISD::SBB: return "X86ISD::SBB";
Bill Wendlingd350e022008-12-12 21:15:41 +000011150 case X86ISD::SMUL: return "X86ISD::SMUL";
11151 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +000011152 case X86ISD::INC: return "X86ISD::INC";
11153 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +000011154 case X86ISD::OR: return "X86ISD::OR";
11155 case X86ISD::XOR: return "X86ISD::XOR";
11156 case X86ISD::AND: return "X86ISD::AND";
Craig Topper54a11172011-10-14 07:06:56 +000011157 case X86ISD::ANDN: return "X86ISD::ANDN";
Craig Toppere6a62772011-11-13 17:31:07 +000011158 case X86ISD::BLSI: return "X86ISD::BLSI";
11159 case X86ISD::BLSMSK: return "X86ISD::BLSMSK";
11160 case X86ISD::BLSR: return "X86ISD::BLSR";
Evan Cheng73f24c92009-03-30 21:36:47 +000011161 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +000011162 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000011163 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011164 case X86ISD::PALIGN: return "X86ISD::PALIGN";
11165 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
11166 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011167 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
Craig Topperb3982da2011-12-31 23:50:21 +000011168 case X86ISD::SHUFP: return "X86ISD::SHUFP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011169 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011170 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +000011171 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +000011172 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
11173 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011174 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
11175 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
11176 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011177 case X86ISD::MOVSD: return "X86ISD::MOVSD";
11178 case X86ISD::MOVSS: return "X86ISD::MOVSS";
Craig Topper34671b82011-12-06 08:21:25 +000011179 case X86ISD::UNPCKL: return "X86ISD::UNPCKL";
11180 case X86ISD::UNPCKH: return "X86ISD::UNPCKH";
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +000011181 case X86ISD::VBROADCAST: return "X86ISD::VBROADCAST";
Craig Topper316cd2a2011-11-30 06:25:25 +000011182 case X86ISD::VPERMILP: return "X86ISD::VPERMILP";
Craig Topperec24e612011-11-30 07:47:51 +000011183 case X86ISD::VPERM2X128: return "X86ISD::VPERM2X128";
Craig Topper8325c112012-04-16 00:41:45 +000011184 case X86ISD::VPERMV: return "X86ISD::VPERMV";
11185 case X86ISD::VPERMI: return "X86ISD::VPERMI";
Craig Topper5b209e82012-02-05 03:14:49 +000011186 case X86ISD::PMULUDQ: return "X86ISD::PMULUDQ";
Dan Gohmand6708ea2009-08-15 01:38:56 +000011187 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +000011188 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +000011189 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Eli Friedman14648462011-07-27 22:21:52 +000011190 case X86ISD::MEMBARRIER: return "X86ISD::MEMBARRIER";
Rafael Espindolad07b7ec2011-08-30 19:43:21 +000011191 case X86ISD::SEG_ALLOCA: return "X86ISD::SEG_ALLOCA";
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000011192 case X86ISD::WIN_FTOL: return "X86ISD::WIN_FTOL";
Evan Cheng72261582005-12-20 06:22:03 +000011193 }
11194}
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011195
Chris Lattnerc9addb72007-03-30 23:15:24 +000011196// isLegalAddressingMode - Return true if the addressing mode represented
11197// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +000011198bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011199 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +000011200 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011201 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +000011202 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +000011203
Chris Lattnerc9addb72007-03-30 23:15:24 +000011204 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011205 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011206 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +000011207
Chris Lattnerc9addb72007-03-30 23:15:24 +000011208 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +000011209 unsigned GVFlags =
11210 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011211
Chris Lattnerdfed4132009-07-10 07:38:24 +000011212 // If a reference to this global requires an extra load, we can't fold it.
11213 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011214 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011215
Chris Lattnerdfed4132009-07-10 07:38:24 +000011216 // If BaseGV requires a register for the PIC base, we cannot also have a
11217 // BaseReg specified.
11218 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +000011219 return false;
Evan Cheng52787842007-08-01 23:46:47 +000011220
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011221 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +000011222 if ((M != CodeModel::Small || R != Reloc::Static) &&
11223 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011224 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +000011225 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011226
Chris Lattnerc9addb72007-03-30 23:15:24 +000011227 switch (AM.Scale) {
11228 case 0:
11229 case 1:
11230 case 2:
11231 case 4:
11232 case 8:
11233 // These scales always work.
11234 break;
11235 case 3:
11236 case 5:
11237 case 9:
11238 // These scales are formed with basereg+scalereg. Only accept if there is
11239 // no basereg yet.
11240 if (AM.HasBaseReg)
11241 return false;
11242 break;
11243 default: // Other stuff never works.
11244 return false;
11245 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011246
Chris Lattnerc9addb72007-03-30 23:15:24 +000011247 return true;
11248}
11249
11250
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011251bool X86TargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011252 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +000011253 return false;
Evan Chenge127a732007-10-29 07:57:50 +000011254 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
11255 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011256 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +000011257 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011258 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +000011259}
11260
Owen Andersone50ed302009-08-10 22:56:29 +000011261bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +000011262 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011263 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +000011264 unsigned NumBits1 = VT1.getSizeInBits();
11265 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011266 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011267 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011268 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011269}
Evan Cheng2bd122c2007-10-26 01:56:11 +000011270
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011271bool X86TargetLowering::isZExtFree(Type *Ty1, Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011272 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011273 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011274}
11275
Owen Andersone50ed302009-08-10 22:56:29 +000011276bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011277 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +000011278 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011279}
11280
Owen Andersone50ed302009-08-10 22:56:29 +000011281bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +000011282 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +000011283 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +000011284}
11285
Evan Cheng60c07e12006-07-05 22:17:51 +000011286/// isShuffleMaskLegal - Targets can use this to indicate that they only
11287/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
11288/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
11289/// are assumed to be legal.
11290bool
Eric Christopherfd179292009-08-27 18:07:15 +000011291X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +000011292 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +000011293 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +000011294 if (VT.getSizeInBits() == 64)
Craig Topper1dc0fbc2011-12-05 07:27:14 +000011295 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +000011296
Nate Begemana09008b2009-10-19 02:17:23 +000011297 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +000011298 return (VT.getVectorNumElements() == 2 ||
11299 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
11300 isMOVLMask(M, VT) ||
Craig Topper1a7700a2012-01-19 08:19:12 +000011301 isSHUFPMask(M, VT, Subtarget->hasAVX()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +000011302 isPSHUFDMask(M, VT) ||
11303 isPSHUFHWMask(M, VT) ||
11304 isPSHUFLWMask(M, VT) ||
Craig Topper0e2037b2012-01-20 05:53:00 +000011305 isPALIGNRMask(M, VT, Subtarget) ||
Craig Topper6347e862011-11-21 06:57:39 +000011306 isUNPCKLMask(M, VT, Subtarget->hasAVX2()) ||
11307 isUNPCKHMask(M, VT, Subtarget->hasAVX2()) ||
Craig Topper94438ba2011-12-16 08:06:31 +000011308 isUNPCKL_v_undef_Mask(M, VT, Subtarget->hasAVX2()) ||
11309 isUNPCKH_v_undef_Mask(M, VT, Subtarget->hasAVX2()));
Evan Cheng60c07e12006-07-05 22:17:51 +000011310}
11311
Dan Gohman7d8143f2008-04-09 20:09:42 +000011312bool
Nate Begeman5a5ca152009-04-29 05:20:52 +000011313X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +000011314 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +000011315 unsigned NumElts = VT.getVectorNumElements();
11316 // FIXME: This collection of masks seems suspect.
11317 if (NumElts == 2)
11318 return true;
11319 if (NumElts == 4 && VT.getSizeInBits() == 128) {
11320 return (isMOVLMask(Mask, VT) ||
11321 isCommutedMOVLMask(Mask, VT, true) ||
Craig Topper1a7700a2012-01-19 08:19:12 +000011322 isSHUFPMask(Mask, VT, Subtarget->hasAVX()) ||
11323 isSHUFPMask(Mask, VT, Subtarget->hasAVX(), /* Commuted */ true));
Evan Cheng60c07e12006-07-05 22:17:51 +000011324 }
11325 return false;
11326}
11327
11328//===----------------------------------------------------------------------===//
11329// X86 Scheduler Hooks
11330//===----------------------------------------------------------------------===//
11331
Mon P Wang63307c32008-05-05 19:05:59 +000011332// private utility function
11333MachineBasicBlock *
11334X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
11335 MachineBasicBlock *MBB,
11336 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011337 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011338 unsigned LoadOpc,
11339 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011340 unsigned notOpc,
11341 unsigned EAXreg,
Craig Topper44d23822012-02-22 05:59:10 +000011342 const TargetRegisterClass *RC,
Richard Smith42fc29e2012-04-13 22:47:00 +000011343 bool Invert) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011344 // For the atomic bitwise operator, we generate
11345 // thisMBB:
11346 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011347 // ld t1 = [bitinstr.addr]
11348 // op t2 = t1, [bitinstr.val]
Richard Smith42fc29e2012-04-13 22:47:00 +000011349 // not t3 = t2 (if Invert)
Mon P Wangab3e7472008-05-05 22:56:23 +000011350 // mov EAX = t1
Richard Smith42fc29e2012-04-13 22:47:00 +000011351 // lcs dest = [bitinstr.addr], t3 [EAX is implicit]
Mon P Wang63307c32008-05-05 19:05:59 +000011352 // bz newMBB
11353 // fallthrough -->nextMBB
11354 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11355 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011356 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011357 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011358
Mon P Wang63307c32008-05-05 19:05:59 +000011359 /// First build the CFG
11360 MachineFunction *F = MBB->getParent();
11361 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011362 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11363 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11364 F->insert(MBBIter, newMBB);
11365 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011366
Dan Gohman14152b42010-07-06 20:24:04 +000011367 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11368 nextMBB->splice(nextMBB->begin(), thisMBB,
11369 llvm::next(MachineBasicBlock::iterator(bInstr)),
11370 thisMBB->end());
11371 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011372
Mon P Wang63307c32008-05-05 19:05:59 +000011373 // Update thisMBB to fall through to newMBB
11374 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011375
Mon P Wang63307c32008-05-05 19:05:59 +000011376 // newMBB jumps to itself and fall through to nextMBB
11377 newMBB->addSuccessor(nextMBB);
11378 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011379
Mon P Wang63307c32008-05-05 19:05:59 +000011380 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011381 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011382 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +000011383 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011384 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011385 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011386 int numArgs = bInstr->getNumOperands() - 1;
11387 for (int i=0; i < numArgs; ++i)
11388 argOpers[i] = &bInstr->getOperand(i+1);
11389
11390 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011391 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011392 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011393
Dale Johannesen140be2d2008-08-19 18:47:28 +000011394 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011395 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011396 for (int i=0; i <= lastAddrIndx; ++i)
11397 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011398
Dale Johannesen140be2d2008-08-19 18:47:28 +000011399 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +000011400 assert((argOpers[valArgIndx]->isReg() ||
11401 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011402 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +000011403 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011404 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011405 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011406 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Richard Smith42fc29e2012-04-13 22:47:00 +000011407 MIB.addReg(t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011408 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011409
Richard Smith42fc29e2012-04-13 22:47:00 +000011410 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11411 if (Invert) {
11412 MIB = BuildMI(newMBB, dl, TII->get(notOpc), t3).addReg(t2);
11413 }
11414 else
11415 t3 = t2;
11416
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011417 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Richard Smith2c651fe2012-04-16 18:43:53 +000011418 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011419
Dale Johannesene4d209d2009-02-03 20:21:25 +000011420 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +000011421 for (int i=0; i <= lastAddrIndx; ++i)
11422 (*MIB).addOperand(*argOpers[i]);
Richard Smith42fc29e2012-04-13 22:47:00 +000011423 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011424 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011425 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11426 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +000011427
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011428 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +000011429 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +000011430
Mon P Wang63307c32008-05-05 19:05:59 +000011431 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011432 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011433
Dan Gohman14152b42010-07-06 20:24:04 +000011434 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011435 return nextMBB;
11436}
11437
Dale Johannesen1b54c7f2008-10-03 19:41:08 +000011438// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +000011439MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011440X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
11441 MachineBasicBlock *MBB,
11442 unsigned regOpcL,
11443 unsigned regOpcH,
11444 unsigned immOpcL,
11445 unsigned immOpcH,
Richard Smith42fc29e2012-04-13 22:47:00 +000011446 bool Invert) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011447 // For the atomic bitwise operator, we generate
11448 // thisMBB (instructions are in pairs, except cmpxchg8b)
11449 // ld t1,t2 = [bitinstr.addr]
11450 // newMBB:
11451 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
11452 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +000011453 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Richard Smith42fc29e2012-04-13 22:47:00 +000011454 // neg t7, t8 < t5, t6 (if Invert)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011455 // mov ECX, EBX <- t5, t6
11456 // mov EAX, EDX <- t1, t2
11457 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
11458 // mov t3, t4 <- EAX, EDX
11459 // bz newMBB
11460 // result in out1, out2
11461 // fallthrough -->nextMBB
11462
Craig Topperc9099502012-04-20 06:31:50 +000011463 const TargetRegisterClass *RC = &X86::GR32RegClass;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011464 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011465 const unsigned NotOpc = X86::NOT32r;
11466 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11467 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11468 MachineFunction::iterator MBBIter = MBB;
11469 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011470
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011471 /// First build the CFG
11472 MachineFunction *F = MBB->getParent();
11473 MachineBasicBlock *thisMBB = MBB;
11474 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11475 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11476 F->insert(MBBIter, newMBB);
11477 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011478
Dan Gohman14152b42010-07-06 20:24:04 +000011479 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11480 nextMBB->splice(nextMBB->begin(), thisMBB,
11481 llvm::next(MachineBasicBlock::iterator(bInstr)),
11482 thisMBB->end());
11483 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011484
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011485 // Update thisMBB to fall through to newMBB
11486 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011487
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011488 // newMBB jumps to itself and fall through to nextMBB
11489 newMBB->addSuccessor(nextMBB);
11490 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011491
Dale Johannesene4d209d2009-02-03 20:21:25 +000011492 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011493 // Insert instructions into newMBB based on incoming instruction
11494 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011495 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011496 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011497 MachineOperand& dest1Oper = bInstr->getOperand(0);
11498 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011499 MachineOperand* argOpers[2 + X86::AddrNumOperands];
11500 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011501 argOpers[i] = &bInstr->getOperand(i+2);
11502
Dan Gohman71ea4e52010-05-14 21:01:44 +000011503 // We use some of the operands multiple times, so conservatively just
11504 // clear any kill flags that might be present.
11505 if (argOpers[i]->isReg() && argOpers[i]->isUse())
11506 argOpers[i]->setIsKill(false);
11507 }
11508
Evan Chengad5b52f2010-01-08 19:14:57 +000011509 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011510 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +000011511
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011512 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011513 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011514 for (int i=0; i <= lastAddrIndx; ++i)
11515 (*MIB).addOperand(*argOpers[i]);
11516 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011517 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +000011518 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +000011519 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011520 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +000011521 MachineOperand newOp3 = *(argOpers[3]);
11522 if (newOp3.isImm())
11523 newOp3.setImm(newOp3.getImm()+4);
11524 else
11525 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011526 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +000011527 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011528
11529 // t3/4 are defined later, at the bottom of the loop
11530 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11531 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011532 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011533 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011534 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011535 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
11536
Evan Cheng306b4ca2010-01-08 23:41:50 +000011537 // The subsequent operations should be using the destination registers of
Richard Smith42fc29e2012-04-13 22:47:00 +000011538 // the PHI instructions.
11539 t1 = dest1Oper.getReg();
11540 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011541
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011542 int valArgIndx = lastAddrIndx + 1;
11543 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +000011544 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011545 "invalid operand");
11546 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
11547 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011548 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011549 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011550 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011551 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +000011552 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011553 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011554 (*MIB).addOperand(*argOpers[valArgIndx]);
11555 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011556 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011557 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011558 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011559 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011560 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011561 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011562 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +000011563 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011564 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011565 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011566
Richard Smith42fc29e2012-04-13 22:47:00 +000011567 unsigned t7, t8;
11568 if (Invert) {
11569 t7 = F->getRegInfo().createVirtualRegister(RC);
11570 t8 = F->getRegInfo().createVirtualRegister(RC);
11571 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t7).addReg(t5);
11572 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t8).addReg(t6);
11573 } else {
11574 t7 = t5;
11575 t8 = t6;
11576 }
11577
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011578 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011579 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011580 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011581 MIB.addReg(t2);
11582
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011583 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Richard Smith42fc29e2012-04-13 22:47:00 +000011584 MIB.addReg(t7);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011585 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Richard Smith42fc29e2012-04-13 22:47:00 +000011586 MIB.addReg(t8);
Scott Michelfdc40a02009-02-17 22:15:04 +000011587
Dale Johannesene4d209d2009-02-03 20:21:25 +000011588 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011589 for (int i=0; i <= lastAddrIndx; ++i)
11590 (*MIB).addOperand(*argOpers[i]);
11591
11592 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011593 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11594 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011595
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011596 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011597 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011598 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011599 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011600
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011601 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011602 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011603
Dan Gohman14152b42010-07-06 20:24:04 +000011604 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011605 return nextMBB;
11606}
11607
11608// private utility function
11609MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +000011610X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
11611 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011612 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011613 // For the atomic min/max operator, we generate
11614 // thisMBB:
11615 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011616 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +000011617 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +000011618 // cmp t1, t2
11619 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +000011620 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011621 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11622 // bz newMBB
11623 // fallthrough -->nextMBB
11624 //
11625 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11626 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011627 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011628 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011629
Mon P Wang63307c32008-05-05 19:05:59 +000011630 /// First build the CFG
11631 MachineFunction *F = MBB->getParent();
11632 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011633 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11634 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11635 F->insert(MBBIter, newMBB);
11636 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011637
Dan Gohman14152b42010-07-06 20:24:04 +000011638 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11639 nextMBB->splice(nextMBB->begin(), thisMBB,
11640 llvm::next(MachineBasicBlock::iterator(mInstr)),
11641 thisMBB->end());
11642 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011643
Mon P Wang63307c32008-05-05 19:05:59 +000011644 // Update thisMBB to fall through to newMBB
11645 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011646
Mon P Wang63307c32008-05-05 19:05:59 +000011647 // newMBB jumps to newMBB and fall through to nextMBB
11648 newMBB->addSuccessor(nextMBB);
11649 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011650
Dale Johannesene4d209d2009-02-03 20:21:25 +000011651 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011652 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011653 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011654 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +000011655 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011656 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011657 int numArgs = mInstr->getNumOperands() - 1;
11658 for (int i=0; i < numArgs; ++i)
11659 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011660
Mon P Wang63307c32008-05-05 19:05:59 +000011661 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011662 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011663 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011664
Craig Topperc9099502012-04-20 06:31:50 +000011665 unsigned t1 = F->getRegInfo().createVirtualRegister(&X86::GR32RegClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011666 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011667 for (int i=0; i <= lastAddrIndx; ++i)
11668 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +000011669
Mon P Wang63307c32008-05-05 19:05:59 +000011670 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +000011671 assert((argOpers[valArgIndx]->isReg() ||
11672 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011673 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +000011674
Craig Topperc9099502012-04-20 06:31:50 +000011675 unsigned t2 = F->getRegInfo().createVirtualRegister(&X86::GR32RegClass);
Dan Gohmand735b802008-10-03 15:45:36 +000011676 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011677 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +000011678 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011679 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011680 (*MIB).addOperand(*argOpers[valArgIndx]);
11681
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011682 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +000011683 MIB.addReg(t1);
11684
Dale Johannesene4d209d2009-02-03 20:21:25 +000011685 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +000011686 MIB.addReg(t1);
11687 MIB.addReg(t2);
11688
11689 // Generate movc
Craig Topperc9099502012-04-20 06:31:50 +000011690 unsigned t3 = F->getRegInfo().createVirtualRegister(&X86::GR32RegClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011691 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +000011692 MIB.addReg(t2);
11693 MIB.addReg(t1);
11694
11695 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +000011696 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +000011697 for (int i=0; i <= lastAddrIndx; ++i)
11698 (*MIB).addOperand(*argOpers[i]);
11699 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011700 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011701 (*MIB).setMemRefs(mInstr->memoperands_begin(),
11702 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +000011703
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011704 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +000011705 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011706
Mon P Wang63307c32008-05-05 19:05:59 +000011707 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011708 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011709
Dan Gohman14152b42010-07-06 20:24:04 +000011710 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011711 return nextMBB;
11712}
11713
Eric Christopherf83a5de2009-08-27 18:08:16 +000011714// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011715// or XMM0_V32I8 in AVX all of this code can be replaced with that
11716// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +000011717MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +000011718X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +000011719 unsigned numArgs, bool memArg) const {
Craig Topperd0a31172012-01-10 06:37:29 +000011720 assert(Subtarget->hasSSE42() &&
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011721 "Target must have SSE4.2 or AVX features enabled");
11722
Eric Christopherb120ab42009-08-18 22:50:32 +000011723 DebugLoc dl = MI->getDebugLoc();
11724 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Eric Christopherb120ab42009-08-18 22:50:32 +000011725 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011726 if (!Subtarget->hasAVX()) {
11727 if (memArg)
11728 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
11729 else
11730 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
11731 } else {
11732 if (memArg)
11733 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
11734 else
11735 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
11736 }
Eric Christopherb120ab42009-08-18 22:50:32 +000011737
Eric Christopher41c902f2010-11-30 08:20:21 +000011738 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Eric Christopherb120ab42009-08-18 22:50:32 +000011739 for (unsigned i = 0; i < numArgs; ++i) {
11740 MachineOperand &Op = MI->getOperand(i+1);
Eric Christopherb120ab42009-08-18 22:50:32 +000011741 if (!(Op.isReg() && Op.isImplicit()))
11742 MIB.addOperand(Op);
11743 }
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011744 BuildMI(*BB, MI, dl,
11745 TII->get(Subtarget->hasAVX() ? X86::VMOVAPSrr : X86::MOVAPSrr),
11746 MI->getOperand(0).getReg())
Eric Christopherb120ab42009-08-18 22:50:32 +000011747 .addReg(X86::XMM0);
11748
Dan Gohman14152b42010-07-06 20:24:04 +000011749 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +000011750 return BB;
11751}
11752
11753MachineBasicBlock *
Eric Christopher228232b2010-11-30 07:20:12 +000011754X86TargetLowering::EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011755 DebugLoc dl = MI->getDebugLoc();
11756 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011757
Eric Christopher228232b2010-11-30 07:20:12 +000011758 // Address into RAX/EAX, other two args into ECX, EDX.
11759 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
11760 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
11761 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
11762 for (int i = 0; i < X86::AddrNumOperands; ++i)
Eric Christopher82be2202010-11-30 08:10:28 +000011763 MIB.addOperand(MI->getOperand(i));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011764
Eric Christopher228232b2010-11-30 07:20:12 +000011765 unsigned ValOps = X86::AddrNumOperands;
11766 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11767 .addReg(MI->getOperand(ValOps).getReg());
11768 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
11769 .addReg(MI->getOperand(ValOps+1).getReg());
11770
11771 // The instruction doesn't actually take any operands though.
11772 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011773
Eric Christopher228232b2010-11-30 07:20:12 +000011774 MI->eraseFromParent(); // The pseudo is gone now.
11775 return BB;
11776}
11777
11778MachineBasicBlock *
11779X86TargetLowering::EmitMwait(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011780 DebugLoc dl = MI->getDebugLoc();
11781 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011782
Eric Christopher228232b2010-11-30 07:20:12 +000011783 // First arg in ECX, the second in EAX.
11784 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11785 .addReg(MI->getOperand(0).getReg());
11786 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EAX)
11787 .addReg(MI->getOperand(1).getReg());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011788
Eric Christopher228232b2010-11-30 07:20:12 +000011789 // The instruction doesn't actually take any operands though.
11790 BuildMI(*BB, MI, dl, TII->get(X86::MWAITrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011791
Eric Christopher228232b2010-11-30 07:20:12 +000011792 MI->eraseFromParent(); // The pseudo is gone now.
11793 return BB;
11794}
11795
11796MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +000011797X86TargetLowering::EmitVAARG64WithCustomInserter(
11798 MachineInstr *MI,
11799 MachineBasicBlock *MBB) const {
11800 // Emit va_arg instruction on X86-64.
11801
11802 // Operands to this pseudo-instruction:
11803 // 0 ) Output : destination address (reg)
11804 // 1-5) Input : va_list address (addr, i64mem)
11805 // 6 ) ArgSize : Size (in bytes) of vararg type
11806 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
11807 // 8 ) Align : Alignment of type
11808 // 9 ) EFLAGS (implicit-def)
11809
11810 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
11811 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
11812
11813 unsigned DestReg = MI->getOperand(0).getReg();
11814 MachineOperand &Base = MI->getOperand(1);
11815 MachineOperand &Scale = MI->getOperand(2);
11816 MachineOperand &Index = MI->getOperand(3);
11817 MachineOperand &Disp = MI->getOperand(4);
11818 MachineOperand &Segment = MI->getOperand(5);
11819 unsigned ArgSize = MI->getOperand(6).getImm();
11820 unsigned ArgMode = MI->getOperand(7).getImm();
11821 unsigned Align = MI->getOperand(8).getImm();
11822
11823 // Memory Reference
11824 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
11825 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
11826 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
11827
11828 // Machine Information
11829 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11830 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
11831 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
11832 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
11833 DebugLoc DL = MI->getDebugLoc();
11834
11835 // struct va_list {
11836 // i32 gp_offset
11837 // i32 fp_offset
11838 // i64 overflow_area (address)
11839 // i64 reg_save_area (address)
11840 // }
11841 // sizeof(va_list) = 24
11842 // alignment(va_list) = 8
11843
11844 unsigned TotalNumIntRegs = 6;
11845 unsigned TotalNumXMMRegs = 8;
11846 bool UseGPOffset = (ArgMode == 1);
11847 bool UseFPOffset = (ArgMode == 2);
11848 unsigned MaxOffset = TotalNumIntRegs * 8 +
11849 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
11850
11851 /* Align ArgSize to a multiple of 8 */
11852 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
11853 bool NeedsAlign = (Align > 8);
11854
11855 MachineBasicBlock *thisMBB = MBB;
11856 MachineBasicBlock *overflowMBB;
11857 MachineBasicBlock *offsetMBB;
11858 MachineBasicBlock *endMBB;
11859
11860 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
11861 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
11862 unsigned OffsetReg = 0;
11863
11864 if (!UseGPOffset && !UseFPOffset) {
11865 // If we only pull from the overflow region, we don't create a branch.
11866 // We don't need to alter control flow.
11867 OffsetDestReg = 0; // unused
11868 OverflowDestReg = DestReg;
11869
11870 offsetMBB = NULL;
11871 overflowMBB = thisMBB;
11872 endMBB = thisMBB;
11873 } else {
11874 // First emit code to check if gp_offset (or fp_offset) is below the bound.
11875 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
11876 // If not, pull from overflow_area. (branch to overflowMBB)
11877 //
11878 // thisMBB
11879 // | .
11880 // | .
11881 // offsetMBB overflowMBB
11882 // | .
11883 // | .
11884 // endMBB
11885
11886 // Registers for the PHI in endMBB
11887 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
11888 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
11889
11890 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11891 MachineFunction *MF = MBB->getParent();
11892 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11893 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11894 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11895
11896 MachineFunction::iterator MBBIter = MBB;
11897 ++MBBIter;
11898
11899 // Insert the new basic blocks
11900 MF->insert(MBBIter, offsetMBB);
11901 MF->insert(MBBIter, overflowMBB);
11902 MF->insert(MBBIter, endMBB);
11903
11904 // Transfer the remainder of MBB and its successor edges to endMBB.
11905 endMBB->splice(endMBB->begin(), thisMBB,
11906 llvm::next(MachineBasicBlock::iterator(MI)),
11907 thisMBB->end());
11908 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
11909
11910 // Make offsetMBB and overflowMBB successors of thisMBB
11911 thisMBB->addSuccessor(offsetMBB);
11912 thisMBB->addSuccessor(overflowMBB);
11913
11914 // endMBB is a successor of both offsetMBB and overflowMBB
11915 offsetMBB->addSuccessor(endMBB);
11916 overflowMBB->addSuccessor(endMBB);
11917
11918 // Load the offset value into a register
11919 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11920 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
11921 .addOperand(Base)
11922 .addOperand(Scale)
11923 .addOperand(Index)
11924 .addDisp(Disp, UseFPOffset ? 4 : 0)
11925 .addOperand(Segment)
11926 .setMemRefs(MMOBegin, MMOEnd);
11927
11928 // Check if there is enough room left to pull this argument.
11929 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
11930 .addReg(OffsetReg)
11931 .addImm(MaxOffset + 8 - ArgSizeA8);
11932
11933 // Branch to "overflowMBB" if offset >= max
11934 // Fall through to "offsetMBB" otherwise
11935 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
11936 .addMBB(overflowMBB);
11937 }
11938
11939 // In offsetMBB, emit code to use the reg_save_area.
11940 if (offsetMBB) {
11941 assert(OffsetReg != 0);
11942
11943 // Read the reg_save_area address.
11944 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
11945 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
11946 .addOperand(Base)
11947 .addOperand(Scale)
11948 .addOperand(Index)
11949 .addDisp(Disp, 16)
11950 .addOperand(Segment)
11951 .setMemRefs(MMOBegin, MMOEnd);
11952
11953 // Zero-extend the offset
11954 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
11955 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
11956 .addImm(0)
11957 .addReg(OffsetReg)
11958 .addImm(X86::sub_32bit);
11959
11960 // Add the offset to the reg_save_area to get the final address.
11961 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
11962 .addReg(OffsetReg64)
11963 .addReg(RegSaveReg);
11964
11965 // Compute the offset for the next argument
11966 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11967 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
11968 .addReg(OffsetReg)
11969 .addImm(UseFPOffset ? 16 : 8);
11970
11971 // Store it back into the va_list.
11972 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
11973 .addOperand(Base)
11974 .addOperand(Scale)
11975 .addOperand(Index)
11976 .addDisp(Disp, UseFPOffset ? 4 : 0)
11977 .addOperand(Segment)
11978 .addReg(NextOffsetReg)
11979 .setMemRefs(MMOBegin, MMOEnd);
11980
11981 // Jump to endMBB
11982 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
11983 .addMBB(endMBB);
11984 }
11985
11986 //
11987 // Emit code to use overflow area
11988 //
11989
11990 // Load the overflow_area address into a register.
11991 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
11992 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
11993 .addOperand(Base)
11994 .addOperand(Scale)
11995 .addOperand(Index)
11996 .addDisp(Disp, 8)
11997 .addOperand(Segment)
11998 .setMemRefs(MMOBegin, MMOEnd);
11999
12000 // If we need to align it, do so. Otherwise, just copy the address
12001 // to OverflowDestReg.
12002 if (NeedsAlign) {
12003 // Align the overflow address
12004 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
12005 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
12006
12007 // aligned_addr = (addr + (align-1)) & ~(align-1)
12008 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
12009 .addReg(OverflowAddrReg)
12010 .addImm(Align-1);
12011
12012 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
12013 .addReg(TmpReg)
12014 .addImm(~(uint64_t)(Align-1));
12015 } else {
12016 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
12017 .addReg(OverflowAddrReg);
12018 }
12019
12020 // Compute the next overflow address after this argument.
12021 // (the overflow address should be kept 8-byte aligned)
12022 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
12023 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
12024 .addReg(OverflowDestReg)
12025 .addImm(ArgSizeA8);
12026
12027 // Store the new overflow address.
12028 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
12029 .addOperand(Base)
12030 .addOperand(Scale)
12031 .addOperand(Index)
12032 .addDisp(Disp, 8)
12033 .addOperand(Segment)
12034 .addReg(NextAddrReg)
12035 .setMemRefs(MMOBegin, MMOEnd);
12036
12037 // If we branched, emit the PHI to the front of endMBB.
12038 if (offsetMBB) {
12039 BuildMI(*endMBB, endMBB->begin(), DL,
12040 TII->get(X86::PHI), DestReg)
12041 .addReg(OffsetDestReg).addMBB(offsetMBB)
12042 .addReg(OverflowDestReg).addMBB(overflowMBB);
12043 }
12044
12045 // Erase the pseudo instruction
12046 MI->eraseFromParent();
12047
12048 return endMBB;
12049}
12050
12051MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +000012052X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
12053 MachineInstr *MI,
12054 MachineBasicBlock *MBB) const {
12055 // Emit code to save XMM registers to the stack. The ABI says that the
12056 // number of registers to save is given in %al, so it's theoretically
12057 // possible to do an indirect jump trick to avoid saving all of them,
12058 // however this code takes a simpler approach and just executes all
12059 // of the stores if %al is non-zero. It's less code, and it's probably
12060 // easier on the hardware branch predictor, and stores aren't all that
12061 // expensive anyway.
12062
12063 // Create the new basic blocks. One block contains all the XMM stores,
12064 // and one block is the final destination regardless of whether any
12065 // stores were performed.
12066 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
12067 MachineFunction *F = MBB->getParent();
12068 MachineFunction::iterator MBBIter = MBB;
12069 ++MBBIter;
12070 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
12071 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
12072 F->insert(MBBIter, XMMSaveMBB);
12073 F->insert(MBBIter, EndMBB);
12074
Dan Gohman14152b42010-07-06 20:24:04 +000012075 // Transfer the remainder of MBB and its successor edges to EndMBB.
12076 EndMBB->splice(EndMBB->begin(), MBB,
12077 llvm::next(MachineBasicBlock::iterator(MI)),
12078 MBB->end());
12079 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
12080
Dan Gohmand6708ea2009-08-15 01:38:56 +000012081 // The original block will now fall through to the XMM save block.
12082 MBB->addSuccessor(XMMSaveMBB);
12083 // The XMMSaveMBB will fall through to the end block.
12084 XMMSaveMBB->addSuccessor(EndMBB);
12085
12086 // Now add the instructions.
12087 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12088 DebugLoc DL = MI->getDebugLoc();
12089
12090 unsigned CountReg = MI->getOperand(0).getReg();
12091 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
12092 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
12093
12094 if (!Subtarget->isTargetWin64()) {
12095 // If %al is 0, branch around the XMM save block.
12096 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +000012097 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012098 MBB->addSuccessor(EndMBB);
12099 }
12100
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012101 unsigned MOVOpc = Subtarget->hasAVX() ? X86::VMOVAPSmr : X86::MOVAPSmr;
Dan Gohmand6708ea2009-08-15 01:38:56 +000012102 // In the XMM save block, save all the XMM argument registers.
12103 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
12104 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +000012105 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +000012106 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +000012107 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +000012108 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +000012109 /*Size=*/16, /*Align=*/16);
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012110 BuildMI(XMMSaveMBB, DL, TII->get(MOVOpc))
Dan Gohmand6708ea2009-08-15 01:38:56 +000012111 .addFrameIndex(RegSaveFrameIndex)
12112 .addImm(/*Scale=*/1)
12113 .addReg(/*IndexReg=*/0)
12114 .addImm(/*Disp=*/Offset)
12115 .addReg(/*Segment=*/0)
12116 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +000012117 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012118 }
12119
Dan Gohman14152b42010-07-06 20:24:04 +000012120 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +000012121
12122 return EndMBB;
12123}
Mon P Wang63307c32008-05-05 19:05:59 +000012124
Lang Hames6e3f7e42012-02-03 01:13:49 +000012125// The EFLAGS operand of SelectItr might be missing a kill marker
12126// because there were multiple uses of EFLAGS, and ISel didn't know
12127// which to mark. Figure out whether SelectItr should have had a
12128// kill marker, and set it if it should. Returns the correct kill
12129// marker value.
12130static bool checkAndUpdateEFLAGSKill(MachineBasicBlock::iterator SelectItr,
12131 MachineBasicBlock* BB,
12132 const TargetRegisterInfo* TRI) {
12133 // Scan forward through BB for a use/def of EFLAGS.
12134 MachineBasicBlock::iterator miI(llvm::next(SelectItr));
12135 for (MachineBasicBlock::iterator miE = BB->end(); miI != miE; ++miI) {
Lang Hames50a36f72012-02-02 07:48:37 +000012136 const MachineInstr& mi = *miI;
Lang Hames6e3f7e42012-02-03 01:13:49 +000012137 if (mi.readsRegister(X86::EFLAGS))
Lang Hames50a36f72012-02-02 07:48:37 +000012138 return false;
Lang Hames6e3f7e42012-02-03 01:13:49 +000012139 if (mi.definesRegister(X86::EFLAGS))
12140 break; // Should have kill-flag - update below.
12141 }
12142
12143 // If we hit the end of the block, check whether EFLAGS is live into a
12144 // successor.
12145 if (miI == BB->end()) {
12146 for (MachineBasicBlock::succ_iterator sItr = BB->succ_begin(),
12147 sEnd = BB->succ_end();
12148 sItr != sEnd; ++sItr) {
12149 MachineBasicBlock* succ = *sItr;
12150 if (succ->isLiveIn(X86::EFLAGS))
12151 return false;
Lang Hames50a36f72012-02-02 07:48:37 +000012152 }
12153 }
12154
Lang Hames6e3f7e42012-02-03 01:13:49 +000012155 // We found a def, or hit the end of the basic block and EFLAGS wasn't live
12156 // out. SelectMI should have a kill flag on EFLAGS.
12157 SelectItr->addRegisterKilled(X86::EFLAGS, TRI);
Lang Hames50a36f72012-02-02 07:48:37 +000012158 return true;
12159}
12160
Evan Cheng60c07e12006-07-05 22:17:51 +000012161MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +000012162X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012163 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +000012164 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12165 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +000012166
Chris Lattner52600972009-09-02 05:57:00 +000012167 // To "insert" a SELECT_CC instruction, we actually have to insert the
12168 // diamond control-flow pattern. The incoming instruction knows the
12169 // destination vreg to set, the condition code register to branch on, the
12170 // true/false values to select between, and a branch opcode to use.
12171 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12172 MachineFunction::iterator It = BB;
12173 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +000012174
Chris Lattner52600972009-09-02 05:57:00 +000012175 // thisMBB:
12176 // ...
12177 // TrueVal = ...
12178 // cmpTY ccX, r1, r2
12179 // bCC copy1MBB
12180 // fallthrough --> copy0MBB
12181 MachineBasicBlock *thisMBB = BB;
12182 MachineFunction *F = BB->getParent();
12183 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
12184 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +000012185 F->insert(It, copy0MBB);
12186 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +000012187
Bill Wendling730c07e2010-06-25 20:48:10 +000012188 // If the EFLAGS register isn't dead in the terminator, then claim that it's
12189 // live into the sink and copy blocks.
Lang Hames6e3f7e42012-02-03 01:13:49 +000012190 const TargetRegisterInfo* TRI = getTargetMachine().getRegisterInfo();
12191 if (!MI->killsRegister(X86::EFLAGS) &&
12192 !checkAndUpdateEFLAGSKill(MI, BB, TRI)) {
12193 copy0MBB->addLiveIn(X86::EFLAGS);
12194 sinkMBB->addLiveIn(X86::EFLAGS);
Bill Wendling730c07e2010-06-25 20:48:10 +000012195 }
12196
Dan Gohman14152b42010-07-06 20:24:04 +000012197 // Transfer the remainder of BB and its successor edges to sinkMBB.
12198 sinkMBB->splice(sinkMBB->begin(), BB,
12199 llvm::next(MachineBasicBlock::iterator(MI)),
12200 BB->end());
12201 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
12202
12203 // Add the true and fallthrough blocks as its successors.
12204 BB->addSuccessor(copy0MBB);
12205 BB->addSuccessor(sinkMBB);
12206
12207 // Create the conditional branch instruction.
12208 unsigned Opc =
12209 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
12210 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
12211
Chris Lattner52600972009-09-02 05:57:00 +000012212 // copy0MBB:
12213 // %FalseValue = ...
12214 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +000012215 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +000012216
Chris Lattner52600972009-09-02 05:57:00 +000012217 // sinkMBB:
12218 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
12219 // ...
Dan Gohman14152b42010-07-06 20:24:04 +000012220 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
12221 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +000012222 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
12223 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
12224
Dan Gohman14152b42010-07-06 20:24:04 +000012225 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +000012226 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +000012227}
12228
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012229MachineBasicBlock *
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012230X86TargetLowering::EmitLoweredSegAlloca(MachineInstr *MI, MachineBasicBlock *BB,
12231 bool Is64Bit) const {
12232 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12233 DebugLoc DL = MI->getDebugLoc();
12234 MachineFunction *MF = BB->getParent();
12235 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12236
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012237 assert(getTargetMachine().Options.EnableSegmentedStacks);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012238
12239 unsigned TlsReg = Is64Bit ? X86::FS : X86::GS;
12240 unsigned TlsOffset = Is64Bit ? 0x70 : 0x30;
12241
12242 // BB:
12243 // ... [Till the alloca]
12244 // If stacklet is not large enough, jump to mallocMBB
12245 //
12246 // bumpMBB:
12247 // Allocate by subtracting from RSP
12248 // Jump to continueMBB
12249 //
12250 // mallocMBB:
12251 // Allocate by call to runtime
12252 //
12253 // continueMBB:
12254 // ...
12255 // [rest of original BB]
12256 //
12257
12258 MachineBasicBlock *mallocMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12259 MachineBasicBlock *bumpMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12260 MachineBasicBlock *continueMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12261
12262 MachineRegisterInfo &MRI = MF->getRegInfo();
12263 const TargetRegisterClass *AddrRegClass =
12264 getRegClassFor(Is64Bit ? MVT::i64:MVT::i32);
12265
12266 unsigned mallocPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12267 bumpSPPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12268 tmpSPVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola66bf7432011-10-26 21:16:41 +000012269 SPLimitVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012270 sizeVReg = MI->getOperand(1).getReg(),
12271 physSPReg = Is64Bit ? X86::RSP : X86::ESP;
12272
12273 MachineFunction::iterator MBBIter = BB;
12274 ++MBBIter;
12275
12276 MF->insert(MBBIter, bumpMBB);
12277 MF->insert(MBBIter, mallocMBB);
12278 MF->insert(MBBIter, continueMBB);
12279
12280 continueMBB->splice(continueMBB->begin(), BB, llvm::next
12281 (MachineBasicBlock::iterator(MI)), BB->end());
12282 continueMBB->transferSuccessorsAndUpdatePHIs(BB);
12283
12284 // Add code to the main basic block to check if the stack limit has been hit,
12285 // and if so, jump to mallocMBB otherwise to bumpMBB.
12286 BuildMI(BB, DL, TII->get(TargetOpcode::COPY), tmpSPVReg).addReg(physSPReg);
Rafael Espindola66bf7432011-10-26 21:16:41 +000012287 BuildMI(BB, DL, TII->get(Is64Bit ? X86::SUB64rr:X86::SUB32rr), SPLimitVReg)
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012288 .addReg(tmpSPVReg).addReg(sizeVReg);
12289 BuildMI(BB, DL, TII->get(Is64Bit ? X86::CMP64mr:X86::CMP32mr))
Rafael Espindola014f7a32012-01-11 18:14:03 +000012290 .addReg(0).addImm(1).addReg(0).addImm(TlsOffset).addReg(TlsReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012291 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012292 BuildMI(BB, DL, TII->get(X86::JG_4)).addMBB(mallocMBB);
12293
12294 // bumpMBB simply decreases the stack pointer, since we know the current
12295 // stacklet has enough space.
12296 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), physSPReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012297 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012298 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), bumpSPPtrVReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012299 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012300 BuildMI(bumpMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12301
12302 // Calls into a routine in libgcc to allocate more space from the heap.
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012303 const uint32_t *RegMask =
12304 getTargetMachine().getRegisterInfo()->getCallPreservedMask(CallingConv::C);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012305 if (Is64Bit) {
12306 BuildMI(mallocMBB, DL, TII->get(X86::MOV64rr), X86::RDI)
12307 .addReg(sizeVReg);
12308 BuildMI(mallocMBB, DL, TII->get(X86::CALL64pcrel32))
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012309 .addExternalSymbol("__morestack_allocate_stack_space").addReg(X86::RDI)
12310 .addRegMask(RegMask)
12311 .addReg(X86::RAX, RegState::ImplicitDefine);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012312 } else {
12313 BuildMI(mallocMBB, DL, TII->get(X86::SUB32ri), physSPReg).addReg(physSPReg)
12314 .addImm(12);
12315 BuildMI(mallocMBB, DL, TII->get(X86::PUSH32r)).addReg(sizeVReg);
12316 BuildMI(mallocMBB, DL, TII->get(X86::CALLpcrel32))
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012317 .addExternalSymbol("__morestack_allocate_stack_space")
12318 .addRegMask(RegMask)
12319 .addReg(X86::EAX, RegState::ImplicitDefine);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012320 }
12321
12322 if (!Is64Bit)
12323 BuildMI(mallocMBB, DL, TII->get(X86::ADD32ri), physSPReg).addReg(physSPReg)
12324 .addImm(16);
12325
12326 BuildMI(mallocMBB, DL, TII->get(TargetOpcode::COPY), mallocPtrVReg)
12327 .addReg(Is64Bit ? X86::RAX : X86::EAX);
12328 BuildMI(mallocMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12329
12330 // Set up the CFG correctly.
12331 BB->addSuccessor(bumpMBB);
12332 BB->addSuccessor(mallocMBB);
12333 mallocMBB->addSuccessor(continueMBB);
12334 bumpMBB->addSuccessor(continueMBB);
12335
12336 // Take care of the PHI nodes.
12337 BuildMI(*continueMBB, continueMBB->begin(), DL, TII->get(X86::PHI),
12338 MI->getOperand(0).getReg())
12339 .addReg(mallocPtrVReg).addMBB(mallocMBB)
12340 .addReg(bumpSPPtrVReg).addMBB(bumpMBB);
12341
12342 // Delete the original pseudo instruction.
12343 MI->eraseFromParent();
12344
12345 // And we're done.
12346 return continueMBB;
12347}
12348
12349MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012350X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012351 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012352 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12353 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012354
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012355 assert(!Subtarget->isTargetEnvMacho());
12356
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012357 // The lowering is pretty easy: we're just emitting the call to _alloca. The
12358 // non-trivial part is impdef of ESP.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012359
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012360 if (Subtarget->isTargetWin64()) {
12361 if (Subtarget->isTargetCygMing()) {
12362 // ___chkstk(Mingw64):
12363 // Clobbers R10, R11, RAX and EFLAGS.
12364 // Updates RSP.
12365 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12366 .addExternalSymbol("___chkstk")
12367 .addReg(X86::RAX, RegState::Implicit)
12368 .addReg(X86::RSP, RegState::Implicit)
12369 .addReg(X86::RAX, RegState::Define | RegState::Implicit)
12370 .addReg(X86::RSP, RegState::Define | RegState::Implicit)
12371 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12372 } else {
12373 // __chkstk(MSVCRT): does not update stack pointer.
12374 // Clobbers R10, R11 and EFLAGS.
12375 // FIXME: RAX(allocated size) might be reused and not killed.
12376 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12377 .addExternalSymbol("__chkstk")
12378 .addReg(X86::RAX, RegState::Implicit)
12379 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12380 // RAX has the offset to subtracted from RSP.
12381 BuildMI(*BB, MI, DL, TII->get(X86::SUB64rr), X86::RSP)
12382 .addReg(X86::RSP)
12383 .addReg(X86::RAX);
12384 }
12385 } else {
12386 const char *StackProbeSymbol =
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012387 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
12388
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012389 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
12390 .addExternalSymbol(StackProbeSymbol)
12391 .addReg(X86::EAX, RegState::Implicit)
12392 .addReg(X86::ESP, RegState::Implicit)
12393 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
12394 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
12395 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12396 }
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012397
Dan Gohman14152b42010-07-06 20:24:04 +000012398 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012399 return BB;
12400}
Chris Lattner52600972009-09-02 05:57:00 +000012401
12402MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +000012403X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
12404 MachineBasicBlock *BB) const {
12405 // This is pretty easy. We're taking the value that we received from
12406 // our load from the relocation, sticking it in either RDI (x86-64)
12407 // or EAX and doing an indirect call. The return value will then
12408 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +000012409 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +000012410 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +000012411 DebugLoc DL = MI->getDebugLoc();
12412 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +000012413
12414 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +000012415 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +000012416
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012417 // Get a register mask for the lowered call.
12418 // FIXME: The 32-bit calls have non-standard calling conventions. Use a
12419 // proper register mask.
12420 const uint32_t *RegMask =
12421 getTargetMachine().getRegisterInfo()->getCallPreservedMask(CallingConv::C);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012422 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +000012423 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12424 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +000012425 .addReg(X86::RIP)
12426 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012427 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012428 MI->getOperand(3).getTargetFlags())
12429 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +000012430 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +000012431 addDirectMem(MIB, X86::RDI);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012432 MIB.addReg(X86::RAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher61025492010-06-15 23:08:42 +000012433 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +000012434 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12435 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +000012436 .addReg(0)
12437 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012438 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +000012439 MI->getOperand(3).getTargetFlags())
12440 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012441 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012442 addDirectMem(MIB, X86::EAX);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012443 MIB.addReg(X86::EAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012444 } else {
Dan Gohman14152b42010-07-06 20:24:04 +000012445 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12446 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +000012447 .addReg(TII->getGlobalBaseReg(F))
12448 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012449 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012450 MI->getOperand(3).getTargetFlags())
12451 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012452 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012453 addDirectMem(MIB, X86::EAX);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012454 MIB.addReg(X86::EAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012455 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000012456
Dan Gohman14152b42010-07-06 20:24:04 +000012457 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +000012458 return BB;
12459}
12460
12461MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +000012462X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012463 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +000012464 switch (MI->getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000012465 default: llvm_unreachable("Unexpected instr type to insert");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012466 case X86::TAILJMPd64:
12467 case X86::TAILJMPr64:
12468 case X86::TAILJMPm64:
Craig Topper6d1263a2012-02-05 05:38:58 +000012469 llvm_unreachable("TAILJMP64 would not be touched here.");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012470 case X86::TCRETURNdi64:
12471 case X86::TCRETURNri64:
12472 case X86::TCRETURNmi64:
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012473 return BB;
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012474 case X86::WIN_ALLOCA:
12475 return EmitLoweredWinAlloca(MI, BB);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012476 case X86::SEG_ALLOCA_32:
12477 return EmitLoweredSegAlloca(MI, BB, false);
12478 case X86::SEG_ALLOCA_64:
12479 return EmitLoweredSegAlloca(MI, BB, true);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012480 case X86::TLSCall_32:
12481 case X86::TLSCall_64:
12482 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +000012483 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +000012484 case X86::CMOV_FR32:
12485 case X86::CMOV_FR64:
12486 case X86::CMOV_V4F32:
12487 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +000012488 case X86::CMOV_V2I64:
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +000012489 case X86::CMOV_V8F32:
12490 case X86::CMOV_V4F64:
12491 case X86::CMOV_V4I64:
Chris Lattner314a1132010-03-14 18:31:44 +000012492 case X86::CMOV_GR16:
12493 case X86::CMOV_GR32:
12494 case X86::CMOV_RFP32:
12495 case X86::CMOV_RFP64:
12496 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012497 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012498
Dale Johannesen849f2142007-07-03 00:53:03 +000012499 case X86::FP32_TO_INT16_IN_MEM:
12500 case X86::FP32_TO_INT32_IN_MEM:
12501 case X86::FP32_TO_INT64_IN_MEM:
12502 case X86::FP64_TO_INT16_IN_MEM:
12503 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000012504 case X86::FP64_TO_INT64_IN_MEM:
12505 case X86::FP80_TO_INT16_IN_MEM:
12506 case X86::FP80_TO_INT32_IN_MEM:
12507 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000012508 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12509 DebugLoc DL = MI->getDebugLoc();
12510
Evan Cheng60c07e12006-07-05 22:17:51 +000012511 // Change the floating point control register to use "round towards zero"
12512 // mode when truncating to an integer value.
12513 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000012514 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000012515 addFrameReference(BuildMI(*BB, MI, DL,
12516 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012517
12518 // Load the old value of the high byte of the control word...
12519 unsigned OldCW =
Craig Topperc9099502012-04-20 06:31:50 +000012520 F->getRegInfo().createVirtualRegister(&X86::GR16RegClass);
Dan Gohman14152b42010-07-06 20:24:04 +000012521 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000012522 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012523
12524 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000012525 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012526 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000012527
12528 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000012529 addFrameReference(BuildMI(*BB, MI, DL,
12530 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012531
12532 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000012533 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012534 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000012535
12536 // Get the X86 opcode to use.
12537 unsigned Opc;
12538 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000012539 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000012540 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
12541 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
12542 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
12543 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
12544 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
12545 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000012546 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
12547 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
12548 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000012549 }
12550
12551 X86AddressMode AM;
12552 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000012553 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012554 AM.BaseType = X86AddressMode::RegBase;
12555 AM.Base.Reg = Op.getReg();
12556 } else {
12557 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000012558 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000012559 }
12560 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000012561 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012562 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012563 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000012564 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012565 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012566 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000012567 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012568 AM.GV = Op.getGlobal();
12569 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000012570 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012571 }
Dan Gohman14152b42010-07-06 20:24:04 +000012572 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000012573 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000012574
12575 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000012576 addFrameReference(BuildMI(*BB, MI, DL,
12577 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012578
Dan Gohman14152b42010-07-06 20:24:04 +000012579 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000012580 return BB;
12581 }
Eric Christopherb120ab42009-08-18 22:50:32 +000012582 // String/text processing lowering.
12583 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012584 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012585 return EmitPCMP(MI, BB, 3, false /* in-mem */);
12586 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012587 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012588 return EmitPCMP(MI, BB, 3, true /* in-mem */);
12589 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012590 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012591 return EmitPCMP(MI, BB, 5, false /* in mem */);
12592 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012593 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012594 return EmitPCMP(MI, BB, 5, true /* in mem */);
12595
Eric Christopher228232b2010-11-30 07:20:12 +000012596 // Thread synchronization.
12597 case X86::MONITOR:
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012598 return EmitMonitor(MI, BB);
Eric Christopher228232b2010-11-30 07:20:12 +000012599 case X86::MWAIT:
12600 return EmitMwait(MI, BB);
12601
Eric Christopherb120ab42009-08-18 22:50:32 +000012602 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +000012603 case X86::ATOMAND32:
12604 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012605 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012606 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012607 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012608 &X86::GR32RegClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012609 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +000012610 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
12611 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012612 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012613 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012614 &X86::GR32RegClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012615 case X86::ATOMXOR32:
12616 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012617 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012618 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012619 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012620 &X86::GR32RegClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000012621 case X86::ATOMNAND32:
12622 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012623 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012624 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012625 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012626 &X86::GR32RegClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +000012627 case X86::ATOMMIN32:
12628 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
12629 case X86::ATOMMAX32:
12630 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
12631 case X86::ATOMUMIN32:
12632 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
12633 case X86::ATOMUMAX32:
12634 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012635
12636 case X86::ATOMAND16:
12637 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12638 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012639 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012640 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012641 &X86::GR16RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012642 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +000012643 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012644 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012645 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012646 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012647 &X86::GR16RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012648 case X86::ATOMXOR16:
12649 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
12650 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012651 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012652 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012653 &X86::GR16RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012654 case X86::ATOMNAND16:
12655 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12656 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012657 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012658 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012659 &X86::GR16RegClass, true);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012660 case X86::ATOMMIN16:
12661 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
12662 case X86::ATOMMAX16:
12663 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
12664 case X86::ATOMUMIN16:
12665 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
12666 case X86::ATOMUMAX16:
12667 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
12668
12669 case X86::ATOMAND8:
12670 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12671 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012672 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012673 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012674 &X86::GR8RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012675 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +000012676 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012677 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012678 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012679 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012680 &X86::GR8RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012681 case X86::ATOMXOR8:
12682 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
12683 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012684 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012685 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012686 &X86::GR8RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012687 case X86::ATOMNAND8:
12688 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12689 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012690 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012691 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012692 &X86::GR8RegClass, true);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012693 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012694 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +000012695 case X86::ATOMAND64:
12696 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012697 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012698 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012699 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012700 &X86::GR64RegClass);
Dale Johannesena99e3842008-08-20 00:48:50 +000012701 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +000012702 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
12703 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012704 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012705 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012706 &X86::GR64RegClass);
Dale Johannesena99e3842008-08-20 00:48:50 +000012707 case X86::ATOMXOR64:
12708 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012709 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012710 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012711 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012712 &X86::GR64RegClass);
Dale Johannesena99e3842008-08-20 00:48:50 +000012713 case X86::ATOMNAND64:
12714 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
12715 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012716 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012717 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012718 &X86::GR64RegClass, true);
Dale Johannesena99e3842008-08-20 00:48:50 +000012719 case X86::ATOMMIN64:
12720 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
12721 case X86::ATOMMAX64:
12722 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
12723 case X86::ATOMUMIN64:
12724 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
12725 case X86::ATOMUMAX64:
12726 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012727
12728 // This group does 64-bit operations on a 32-bit host.
12729 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012730 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012731 X86::AND32rr, X86::AND32rr,
12732 X86::AND32ri, X86::AND32ri,
12733 false);
12734 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012735 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012736 X86::OR32rr, X86::OR32rr,
12737 X86::OR32ri, X86::OR32ri,
12738 false);
12739 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012740 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012741 X86::XOR32rr, X86::XOR32rr,
12742 X86::XOR32ri, X86::XOR32ri,
12743 false);
12744 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012745 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012746 X86::AND32rr, X86::AND32rr,
12747 X86::AND32ri, X86::AND32ri,
12748 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012749 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012750 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012751 X86::ADD32rr, X86::ADC32rr,
12752 X86::ADD32ri, X86::ADC32ri,
12753 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012754 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012755 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012756 X86::SUB32rr, X86::SBB32rr,
12757 X86::SUB32ri, X86::SBB32ri,
12758 false);
Dale Johannesen880ae362008-10-03 22:25:52 +000012759 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012760 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +000012761 X86::MOV32rr, X86::MOV32rr,
12762 X86::MOV32ri, X86::MOV32ri,
12763 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012764 case X86::VASTART_SAVE_XMM_REGS:
12765 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000012766
12767 case X86::VAARG_64:
12768 return EmitVAARG64WithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012769 }
12770}
12771
12772//===----------------------------------------------------------------------===//
12773// X86 Optimization Hooks
12774//===----------------------------------------------------------------------===//
12775
Dan Gohman475871a2008-07-27 21:46:04 +000012776void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012777 APInt &KnownZero,
12778 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000012779 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000012780 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012781 unsigned BitWidth = KnownZero.getBitWidth();
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012782 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000012783 assert((Opc >= ISD::BUILTIN_OP_END ||
12784 Opc == ISD::INTRINSIC_WO_CHAIN ||
12785 Opc == ISD::INTRINSIC_W_CHAIN ||
12786 Opc == ISD::INTRINSIC_VOID) &&
12787 "Should use MaskedValueIsZero if you don't know whether Op"
12788 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012789
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012790 KnownZero = KnownOne = APInt(BitWidth, 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012791 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000012792 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012793 case X86ISD::ADD:
12794 case X86ISD::SUB:
Chris Lattner5b856542010-12-20 00:59:46 +000012795 case X86ISD::ADC:
12796 case X86ISD::SBB:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012797 case X86ISD::SMUL:
12798 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000012799 case X86ISD::INC:
12800 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000012801 case X86ISD::OR:
12802 case X86ISD::XOR:
12803 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012804 // These nodes' second result is a boolean.
12805 if (Op.getResNo() == 0)
12806 break;
12807 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012808 case X86ISD::SETCC:
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012809 KnownZero |= APInt::getHighBitsSet(BitWidth, BitWidth - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000012810 break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012811 case ISD::INTRINSIC_WO_CHAIN: {
12812 unsigned IntId = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
12813 unsigned NumLoBits = 0;
12814 switch (IntId) {
12815 default: break;
12816 case Intrinsic::x86_sse_movmsk_ps:
12817 case Intrinsic::x86_avx_movmsk_ps_256:
12818 case Intrinsic::x86_sse2_movmsk_pd:
12819 case Intrinsic::x86_avx_movmsk_pd_256:
12820 case Intrinsic::x86_mmx_pmovmskb:
Craig Topper3738ccd2011-12-27 06:27:23 +000012821 case Intrinsic::x86_sse2_pmovmskb_128:
12822 case Intrinsic::x86_avx2_pmovmskb: {
Evan Cheng7c1780c2011-10-07 17:21:44 +000012823 // High bits of movmskp{s|d}, pmovmskb are known zero.
12824 switch (IntId) {
Craig Topperabb94d02012-02-05 03:43:23 +000012825 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng7c1780c2011-10-07 17:21:44 +000012826 case Intrinsic::x86_sse_movmsk_ps: NumLoBits = 4; break;
12827 case Intrinsic::x86_avx_movmsk_ps_256: NumLoBits = 8; break;
12828 case Intrinsic::x86_sse2_movmsk_pd: NumLoBits = 2; break;
12829 case Intrinsic::x86_avx_movmsk_pd_256: NumLoBits = 4; break;
12830 case Intrinsic::x86_mmx_pmovmskb: NumLoBits = 8; break;
12831 case Intrinsic::x86_sse2_pmovmskb_128: NumLoBits = 16; break;
Craig Topper3738ccd2011-12-27 06:27:23 +000012832 case Intrinsic::x86_avx2_pmovmskb: NumLoBits = 32; break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012833 }
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012834 KnownZero = APInt::getHighBitsSet(BitWidth, BitWidth - NumLoBits);
Evan Cheng7c1780c2011-10-07 17:21:44 +000012835 break;
12836 }
12837 }
12838 break;
12839 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012840 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012841}
Chris Lattner259e97c2006-01-31 19:43:35 +000012842
Owen Andersonbc146b02010-09-21 20:42:50 +000012843unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
12844 unsigned Depth) const {
12845 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
12846 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
12847 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000012848
Owen Andersonbc146b02010-09-21 20:42:50 +000012849 // Fallback case.
12850 return 1;
12851}
12852
Evan Cheng206ee9d2006-07-07 08:33:52 +000012853/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000012854/// node is a GlobalAddress + offset.
12855bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000012856 const GlobalValue* &GA,
12857 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000012858 if (N->getOpcode() == X86ISD::Wrapper) {
12859 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000012860 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000012861 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000012862 return true;
12863 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000012864 }
Evan Chengad4196b2008-05-12 19:56:52 +000012865 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000012866}
12867
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012868/// isShuffleHigh128VectorInsertLow - Checks whether the shuffle node is the
12869/// same as extracting the high 128-bit part of 256-bit vector and then
12870/// inserting the result into the low part of a new 256-bit vector
12871static bool isShuffleHigh128VectorInsertLow(ShuffleVectorSDNode *SVOp) {
12872 EVT VT = SVOp->getValueType(0);
12873 int NumElems = VT.getVectorNumElements();
12874
12875 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12876 for (int i = 0, j = NumElems/2; i < NumElems/2; ++i, ++j)
12877 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12878 SVOp->getMaskElt(j) >= 0)
12879 return false;
12880
12881 return true;
12882}
12883
12884/// isShuffleLow128VectorInsertHigh - Checks whether the shuffle node is the
12885/// same as extracting the low 128-bit part of 256-bit vector and then
12886/// inserting the result into the high part of a new 256-bit vector
12887static bool isShuffleLow128VectorInsertHigh(ShuffleVectorSDNode *SVOp) {
12888 EVT VT = SVOp->getValueType(0);
12889 int NumElems = VT.getVectorNumElements();
12890
12891 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12892 for (int i = NumElems/2, j = 0; i < NumElems; ++i, ++j)
12893 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12894 SVOp->getMaskElt(j) >= 0)
12895 return false;
12896
12897 return true;
12898}
12899
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012900/// PerformShuffleCombine256 - Performs shuffle combines for 256-bit vectors.
12901static SDValue PerformShuffleCombine256(SDNode *N, SelectionDAG &DAG,
Craig Topper12216172012-01-13 08:12:35 +000012902 TargetLowering::DAGCombinerInfo &DCI,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000012903 const X86Subtarget* Subtarget) {
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012904 DebugLoc dl = N->getDebugLoc();
12905 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
12906 SDValue V1 = SVOp->getOperand(0);
12907 SDValue V2 = SVOp->getOperand(1);
12908 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012909 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012910
12911 if (V1.getOpcode() == ISD::CONCAT_VECTORS &&
12912 V2.getOpcode() == ISD::CONCAT_VECTORS) {
12913 //
12914 // 0,0,0,...
Benjamin Kramer558cc5a2011-07-22 01:02:57 +000012915 // |
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012916 // V UNDEF BUILD_VECTOR UNDEF
12917 // \ / \ /
12918 // CONCAT_VECTOR CONCAT_VECTOR
12919 // \ /
12920 // \ /
12921 // RESULT: V + zero extended
12922 //
12923 if (V2.getOperand(0).getOpcode() != ISD::BUILD_VECTOR ||
12924 V2.getOperand(1).getOpcode() != ISD::UNDEF ||
12925 V1.getOperand(1).getOpcode() != ISD::UNDEF)
12926 return SDValue();
12927
12928 if (!ISD::isBuildVectorAllZeros(V2.getOperand(0).getNode()))
12929 return SDValue();
12930
12931 // To match the shuffle mask, the first half of the mask should
12932 // be exactly the first vector, and all the rest a splat with the
12933 // first element of the second one.
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012934 for (int i = 0; i < NumElems/2; ++i)
12935 if (!isUndefOrEqual(SVOp->getMaskElt(i), i) ||
12936 !isUndefOrEqual(SVOp->getMaskElt(i+NumElems/2), NumElems))
12937 return SDValue();
12938
Chad Rosier3d1161e2012-01-03 21:05:52 +000012939 // If V1 is coming from a vector load then just fold to a VZEXT_LOAD.
12940 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(V1.getOperand(0))) {
12941 SDVTList Tys = DAG.getVTList(MVT::v4i64, MVT::Other);
12942 SDValue Ops[] = { Ld->getChain(), Ld->getBasePtr() };
12943 SDValue ResNode =
12944 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2,
12945 Ld->getMemoryVT(),
12946 Ld->getPointerInfo(),
12947 Ld->getAlignment(),
12948 false/*isVolatile*/, true/*ReadMem*/,
12949 false/*WriteMem*/);
12950 return DAG.getNode(ISD::BITCAST, dl, VT, ResNode);
12951 }
12952
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012953 // Emit a zeroed vector and insert the desired subvector on its
12954 // first half.
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000012955 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012956 SDValue InsV = Insert128BitVector(Zeros, V1.getOperand(0),
12957 DAG.getConstant(0, MVT::i32), DAG, dl);
12958 return DCI.CombineTo(N, InsV);
12959 }
12960
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012961 //===--------------------------------------------------------------------===//
12962 // Combine some shuffles into subvector extracts and inserts:
12963 //
12964
12965 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12966 if (isShuffleHigh128VectorInsertLow(SVOp)) {
12967 SDValue V = Extract128BitVector(V1, DAG.getConstant(NumElems/2, MVT::i32),
12968 DAG, dl);
12969 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
12970 V, DAG.getConstant(0, MVT::i32), DAG, dl);
12971 return DCI.CombineTo(N, InsV);
12972 }
12973
12974 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12975 if (isShuffleLow128VectorInsertHigh(SVOp)) {
12976 SDValue V = Extract128BitVector(V1, DAG.getConstant(0, MVT::i32), DAG, dl);
12977 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
12978 V, DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
12979 return DCI.CombineTo(N, InsV);
12980 }
12981
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012982 return SDValue();
12983}
12984
12985/// PerformShuffleCombine - Performs several different shuffle combines.
Dan Gohman475871a2008-07-27 21:46:04 +000012986static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012987 TargetLowering::DAGCombinerInfo &DCI,
12988 const X86Subtarget *Subtarget) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000012989 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000012990 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000012991
Mon P Wanga0fd0d52010-12-19 23:55:53 +000012992 // Don't create instructions with illegal types after legalize types has run.
12993 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
12994 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
12995 return SDValue();
12996
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012997 // Combine 256-bit vector shuffles. This is only profitable when in AVX mode
12998 if (Subtarget->hasAVX() && VT.getSizeInBits() == 256 &&
12999 N->getOpcode() == ISD::VECTOR_SHUFFLE)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000013000 return PerformShuffleCombine256(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013001
13002 // Only handle 128 wide vector from here on.
13003 if (VT.getSizeInBits() != 128)
13004 return SDValue();
13005
13006 // Combine a vector_shuffle that is equal to build_vector load1, load2, load3,
13007 // load4, <0, 1, 2, 3> into a 128-bit load if the load addresses are
13008 // consecutive, non-overlapping, and in the right order.
Nate Begemanfdea31a2010-03-24 20:49:50 +000013009 SmallVector<SDValue, 16> Elts;
13010 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000013011 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000013012
Nate Begemanfdea31a2010-03-24 20:49:50 +000013013 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000013014}
Evan Chengd880b972008-05-09 21:53:03 +000013015
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013016
13017/// PerformTruncateCombine - Converts truncate operation to
13018/// a sequence of vector shuffle operations.
13019/// It is possible when we truncate 256-bit vector to 128-bit vector
13020
13021SDValue X86TargetLowering::PerformTruncateCombine(SDNode *N, SelectionDAG &DAG,
13022 DAGCombinerInfo &DCI) const {
13023 if (!DCI.isBeforeLegalizeOps())
13024 return SDValue();
13025
13026 if (!Subtarget->hasAVX()) return SDValue();
13027
13028 EVT VT = N->getValueType(0);
13029 SDValue Op = N->getOperand(0);
13030 EVT OpVT = Op.getValueType();
13031 DebugLoc dl = N->getDebugLoc();
13032
13033 if ((VT == MVT::v4i32) && (OpVT == MVT::v4i64)) {
13034
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013035 if (Subtarget->hasAVX2()) {
13036 // AVX2: v4i64 -> v4i32
13037
13038 // VPERMD
13039 static const int ShufMask[] = {0, 2, 4, 6, -1, -1, -1, -1};
13040
13041 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v8i32, Op);
13042 Op = DAG.getVectorShuffle(MVT::v8i32, dl, Op, DAG.getUNDEF(MVT::v8i32),
13043 ShufMask);
13044
13045 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT, Op, DAG.getIntPtrConstant(0));
13046 }
13047
13048 // AVX: v4i64 -> v4i32
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013049 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
13050 DAG.getIntPtrConstant(0));
13051
13052 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
13053 DAG.getIntPtrConstant(2));
13054
13055 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpLo);
13056 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpHi);
13057
13058 // PSHUFD
Craig Topper9e401f22012-04-21 18:58:38 +000013059 static const int ShufMask1[] = {0, 2, 0, 0};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013060
13061 OpLo = DAG.getVectorShuffle(VT, dl, OpLo, DAG.getUNDEF(VT),
Elena Demikhovsky73252572012-02-01 10:33:05 +000013062 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013063 OpHi = DAG.getVectorShuffle(VT, dl, OpHi, DAG.getUNDEF(VT),
Elena Demikhovsky73252572012-02-01 10:33:05 +000013064 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013065
13066 // MOVLHPS
Craig Topper9e401f22012-04-21 18:58:38 +000013067 static const int ShufMask2[] = {0, 1, 4, 5};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013068
Elena Demikhovsky73252572012-02-01 10:33:05 +000013069 return DAG.getVectorShuffle(VT, dl, OpLo, OpHi, ShufMask2);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013070 }
13071 if ((VT == MVT::v8i16) && (OpVT == MVT::v8i32)) {
13072
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013073 if (Subtarget->hasAVX2()) {
13074 // AVX2: v8i32 -> v8i16
13075
13076 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v32i8, Op);
13077 // PSHUFB
13078 SmallVector<SDValue,32> pshufbMask;
13079 for (unsigned i = 0; i < 2; ++i) {
13080 pshufbMask.push_back(DAG.getConstant(0x0, MVT::i8));
13081 pshufbMask.push_back(DAG.getConstant(0x1, MVT::i8));
13082 pshufbMask.push_back(DAG.getConstant(0x4, MVT::i8));
13083 pshufbMask.push_back(DAG.getConstant(0x5, MVT::i8));
13084 pshufbMask.push_back(DAG.getConstant(0x8, MVT::i8));
13085 pshufbMask.push_back(DAG.getConstant(0x9, MVT::i8));
13086 pshufbMask.push_back(DAG.getConstant(0xc, MVT::i8));
13087 pshufbMask.push_back(DAG.getConstant(0xd, MVT::i8));
13088 for (unsigned j = 0; j < 8; ++j)
13089 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
13090 }
13091 SDValue BV = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v32i8, &pshufbMask[0],
13092 32);
13093 Op = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v32i8, Op, BV);
13094
13095 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4i64, Op);
13096
13097 static const int ShufMask[] = {0, 2, -1, -1};
13098 Op = DAG.getVectorShuffle(MVT::v4i64, dl, Op, DAG.getUNDEF(MVT::v4i64),
13099 &ShufMask[0]);
13100
13101 Op = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
13102 DAG.getIntPtrConstant(0));
13103
13104 return DAG.getNode(ISD::BITCAST, dl, VT, Op);
13105 }
13106
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013107 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i32, Op,
13108 DAG.getIntPtrConstant(0));
13109
13110 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i32, Op,
13111 DAG.getIntPtrConstant(4));
13112
13113 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLo);
13114 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpHi);
13115
13116 // PSHUFB
Craig Topper9e401f22012-04-21 18:58:38 +000013117 static const int ShufMask1[] = {0, 1, 4, 5, 8, 9, 12, 13,
13118 -1, -1, -1, -1, -1, -1, -1, -1};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013119
13120 OpLo = DAG.getVectorShuffle(MVT::v16i8, dl, OpLo,
13121 DAG.getUNDEF(MVT::v16i8),
Elena Demikhovsky73252572012-02-01 10:33:05 +000013122 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013123 OpHi = DAG.getVectorShuffle(MVT::v16i8, dl, OpHi,
13124 DAG.getUNDEF(MVT::v16i8),
Elena Demikhovsky73252572012-02-01 10:33:05 +000013125 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013126
13127 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpLo);
13128 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpHi);
13129
13130 // MOVLHPS
Craig Topper9e401f22012-04-21 18:58:38 +000013131 static const int ShufMask2[] = {0, 1, 4, 5};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013132
Elena Demikhovsky73252572012-02-01 10:33:05 +000013133 SDValue res = DAG.getVectorShuffle(MVT::v4i32, dl, OpLo, OpHi, ShufMask2);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013134 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, res);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013135 }
13136
13137 return SDValue();
13138}
13139
Craig Topper89f4e662012-03-20 07:17:59 +000013140/// XFormVExtractWithShuffleIntoLoad - Check if a vector extract from a target
13141/// specific shuffle of a load can be folded into a single element load.
13142/// Similar handling for VECTOR_SHUFFLE is performed by DAGCombiner, but
13143/// shuffles have been customed lowered so we need to handle those here.
13144static SDValue XFormVExtractWithShuffleIntoLoad(SDNode *N, SelectionDAG &DAG,
13145 TargetLowering::DAGCombinerInfo &DCI) {
13146 if (DCI.isBeforeLegalizeOps())
13147 return SDValue();
13148
13149 SDValue InVec = N->getOperand(0);
13150 SDValue EltNo = N->getOperand(1);
13151
13152 if (!isa<ConstantSDNode>(EltNo))
13153 return SDValue();
13154
13155 EVT VT = InVec.getValueType();
13156
13157 bool HasShuffleIntoBitcast = false;
13158 if (InVec.getOpcode() == ISD::BITCAST) {
13159 // Don't duplicate a load with other uses.
13160 if (!InVec.hasOneUse())
13161 return SDValue();
13162 EVT BCVT = InVec.getOperand(0).getValueType();
13163 if (BCVT.getVectorNumElements() != VT.getVectorNumElements())
13164 return SDValue();
13165 InVec = InVec.getOperand(0);
13166 HasShuffleIntoBitcast = true;
13167 }
13168
13169 if (!isTargetShuffle(InVec.getOpcode()))
13170 return SDValue();
13171
13172 // Don't duplicate a load with other uses.
13173 if (!InVec.hasOneUse())
13174 return SDValue();
13175
13176 SmallVector<int, 16> ShuffleMask;
13177 bool UnaryShuffle;
13178 if (!getTargetShuffleMask(InVec.getNode(), VT, ShuffleMask, UnaryShuffle))
13179 return SDValue();
13180
13181 // Select the input vector, guarding against out of range extract vector.
13182 unsigned NumElems = VT.getVectorNumElements();
13183 int Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
13184 int Idx = (Elt > (int)NumElems) ? -1 : ShuffleMask[Elt];
13185 SDValue LdNode = (Idx < (int)NumElems) ? InVec.getOperand(0)
13186 : InVec.getOperand(1);
13187
13188 // If inputs to shuffle are the same for both ops, then allow 2 uses
13189 unsigned AllowedUses = InVec.getOperand(0) == InVec.getOperand(1) ? 2 : 1;
13190
13191 if (LdNode.getOpcode() == ISD::BITCAST) {
13192 // Don't duplicate a load with other uses.
13193 if (!LdNode.getNode()->hasNUsesOfValue(AllowedUses, 0))
13194 return SDValue();
13195
13196 AllowedUses = 1; // only allow 1 load use if we have a bitcast
13197 LdNode = LdNode.getOperand(0);
13198 }
13199
13200 if (!ISD::isNormalLoad(LdNode.getNode()))
13201 return SDValue();
13202
13203 LoadSDNode *LN0 = cast<LoadSDNode>(LdNode);
13204
13205 if (!LN0 ||!LN0->hasNUsesOfValue(AllowedUses, 0) || LN0->isVolatile())
13206 return SDValue();
13207
13208 if (HasShuffleIntoBitcast) {
13209 // If there's a bitcast before the shuffle, check if the load type and
13210 // alignment is valid.
13211 unsigned Align = LN0->getAlignment();
13212 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13213 unsigned NewAlign = TLI.getTargetData()->
13214 getABITypeAlignment(VT.getTypeForEVT(*DAG.getContext()));
13215
13216 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
13217 return SDValue();
13218 }
13219
13220 // All checks match so transform back to vector_shuffle so that DAG combiner
13221 // can finish the job
13222 DebugLoc dl = N->getDebugLoc();
13223
13224 // Create shuffle node taking into account the case that its a unary shuffle
13225 SDValue Shuffle = (UnaryShuffle) ? DAG.getUNDEF(VT) : InVec.getOperand(1);
13226 Shuffle = DAG.getVectorShuffle(InVec.getValueType(), dl,
13227 InVec.getOperand(0), Shuffle,
13228 &ShuffleMask[0]);
13229 Shuffle = DAG.getNode(ISD::BITCAST, dl, VT, Shuffle);
13230 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, N->getValueType(0), Shuffle,
13231 EltNo);
13232}
13233
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000013234/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
13235/// generation and convert it from being a bunch of shuffles and extracts
13236/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013237static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
Craig Topper89f4e662012-03-20 07:17:59 +000013238 TargetLowering::DAGCombinerInfo &DCI) {
13239 SDValue NewOp = XFormVExtractWithShuffleIntoLoad(N, DAG, DCI);
13240 if (NewOp.getNode())
13241 return NewOp;
13242
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013243 SDValue InputVector = N->getOperand(0);
13244
13245 // Only operate on vectors of 4 elements, where the alternative shuffling
13246 // gets to be more expensive.
13247 if (InputVector.getValueType() != MVT::v4i32)
13248 return SDValue();
13249
13250 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
13251 // single use which is a sign-extend or zero-extend, and all elements are
13252 // used.
13253 SmallVector<SDNode *, 4> Uses;
13254 unsigned ExtractedElements = 0;
13255 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
13256 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
13257 if (UI.getUse().getResNo() != InputVector.getResNo())
13258 return SDValue();
13259
13260 SDNode *Extract = *UI;
13261 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
13262 return SDValue();
13263
13264 if (Extract->getValueType(0) != MVT::i32)
13265 return SDValue();
13266 if (!Extract->hasOneUse())
13267 return SDValue();
13268 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
13269 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
13270 return SDValue();
13271 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
13272 return SDValue();
13273
13274 // Record which element was extracted.
13275 ExtractedElements |=
13276 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
13277
13278 Uses.push_back(Extract);
13279 }
13280
13281 // If not all the elements were used, this may not be worthwhile.
13282 if (ExtractedElements != 15)
13283 return SDValue();
13284
13285 // Ok, we've now decided to do the transformation.
13286 DebugLoc dl = InputVector.getDebugLoc();
13287
13288 // Store the value to a temporary stack slot.
13289 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000013290 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
13291 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013292
13293 // Replace each use (extract) with a load of the appropriate element.
13294 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
13295 UE = Uses.end(); UI != UE; ++UI) {
13296 SDNode *Extract = *UI;
13297
Nadav Rotem86694292011-05-17 08:31:57 +000013298 // cOMpute the element's address.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013299 SDValue Idx = Extract->getOperand(1);
13300 unsigned EltSize =
13301 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
13302 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
Craig Topper89f4e662012-03-20 07:17:59 +000013303 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013304 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
13305
Nadav Rotem86694292011-05-17 08:31:57 +000013306 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
Chris Lattner51abfe42010-09-21 06:02:19 +000013307 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013308
13309 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000013310 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000013311 ScalarAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000013312 false, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013313
13314 // Replace the exact with the load.
13315 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
13316 }
13317
13318 // The replacement was made in place; don't return anything.
13319 return SDValue();
13320}
13321
Duncan Sands6bcd2192011-09-17 16:49:39 +000013322/// PerformSELECTCombine - Do target-specific dag combines on SELECT and VSELECT
13323/// nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000013324static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Nadav Rotemcc616562012-01-15 19:27:55 +000013325 TargetLowering::DAGCombinerInfo &DCI,
Chris Lattner47b4ce82009-03-11 05:48:52 +000013326 const X86Subtarget *Subtarget) {
Craig Topper89f4e662012-03-20 07:17:59 +000013327
13328
Chris Lattner47b4ce82009-03-11 05:48:52 +000013329 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000013330 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000013331 // Get the LHS/RHS of the select.
13332 SDValue LHS = N->getOperand(1);
13333 SDValue RHS = N->getOperand(2);
Bruno Cardoso Lopes149f29f2011-09-20 22:34:45 +000013334 EVT VT = LHS.getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +000013335
Dan Gohman670e5392009-09-21 18:03:22 +000013336 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000013337 // instructions match the semantics of the common C idiom x<y?x:y but not
13338 // x<=y?x:y, because of how they handle negative zero (which can be
13339 // ignored in unsafe-math mode).
Benjamin Kramer2c2ccbf2011-09-22 03:27:22 +000013340 if (Cond.getOpcode() == ISD::SETCC && VT.isFloatingPoint() &&
13341 VT != MVT::f80 && DAG.getTargetLoweringInfo().isTypeLegal(VT) &&
Craig Topper1accb7e2012-01-10 06:54:16 +000013342 (Subtarget->hasSSE2() ||
13343 (Subtarget->hasSSE1() && VT.getScalarType() == MVT::f32))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013344 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013345
Chris Lattner47b4ce82009-03-11 05:48:52 +000013346 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000013347 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000013348 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13349 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013350 switch (CC) {
13351 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013352 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013353 // Converting this to a min would handle NaNs incorrectly, and swapping
13354 // the operands would cause it to handle comparisons between positive
13355 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013356 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013357 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013358 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13359 break;
13360 std::swap(LHS, RHS);
13361 }
Dan Gohman670e5392009-09-21 18:03:22 +000013362 Opcode = X86ISD::FMIN;
13363 break;
13364 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013365 // Converting this to a min would handle comparisons between positive
13366 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013367 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013368 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
13369 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013370 Opcode = X86ISD::FMIN;
13371 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013372 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013373 // Converting this to a min would handle both negative zeros and NaNs
13374 // incorrectly, but we can swap the operands to fix both.
13375 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013376 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013377 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013378 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013379 Opcode = X86ISD::FMIN;
13380 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013381
Dan Gohman670e5392009-09-21 18:03:22 +000013382 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013383 // Converting this to a max would handle comparisons between positive
13384 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013385 if (!DAG.getTarget().Options.UnsafeFPMath &&
Evan Chengdd5663c2011-08-04 18:38:15 +000013386 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013387 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013388 Opcode = X86ISD::FMAX;
13389 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013390 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013391 // Converting this to a max would handle NaNs incorrectly, and swapping
13392 // the operands would cause it to handle comparisons between positive
13393 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013394 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013395 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013396 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13397 break;
13398 std::swap(LHS, RHS);
13399 }
Dan Gohman670e5392009-09-21 18:03:22 +000013400 Opcode = X86ISD::FMAX;
13401 break;
13402 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013403 // Converting this to a max would handle both negative zeros and NaNs
13404 // incorrectly, but we can swap the operands to fix both.
13405 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013406 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013407 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013408 case ISD::SETGE:
13409 Opcode = X86ISD::FMAX;
13410 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000013411 }
Dan Gohman670e5392009-09-21 18:03:22 +000013412 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000013413 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
13414 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013415 switch (CC) {
13416 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013417 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013418 // Converting this to a min would handle comparisons between positive
13419 // and negative zero incorrectly, and swapping the operands would
13420 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013421 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013422 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000013423 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013424 break;
13425 std::swap(LHS, RHS);
13426 }
Dan Gohman670e5392009-09-21 18:03:22 +000013427 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000013428 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013429 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013430 // Converting this to a min would handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013431 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013432 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
13433 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013434 Opcode = X86ISD::FMIN;
13435 break;
13436 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013437 // Converting this to a min would handle both negative zeros and NaNs
13438 // incorrectly, but we can swap the operands to fix both.
13439 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013440 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013441 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013442 case ISD::SETGE:
13443 Opcode = X86ISD::FMIN;
13444 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013445
Dan Gohman670e5392009-09-21 18:03:22 +000013446 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013447 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013448 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013449 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013450 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000013451 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013452 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013453 // Converting this to a max would handle comparisons between positive
13454 // and negative zero incorrectly, and swapping the operands would
13455 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013456 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013457 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000013458 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013459 break;
13460 std::swap(LHS, RHS);
13461 }
Dan Gohman670e5392009-09-21 18:03:22 +000013462 Opcode = X86ISD::FMAX;
13463 break;
13464 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013465 // Converting this to a max would handle both negative zeros and NaNs
13466 // incorrectly, but we can swap the operands to fix both.
13467 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013468 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013469 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013470 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013471 Opcode = X86ISD::FMAX;
13472 break;
13473 }
Chris Lattner83e6c992006-10-04 06:57:07 +000013474 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013475
Chris Lattner47b4ce82009-03-11 05:48:52 +000013476 if (Opcode)
13477 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000013478 }
Eric Christopherfd179292009-08-27 18:07:15 +000013479
Chris Lattnerd1980a52009-03-12 06:52:53 +000013480 // If this is a select between two integer constants, try to do some
13481 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000013482 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
13483 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000013484 // Don't do this for crazy integer types.
13485 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
13486 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000013487 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013488 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000013489
Chris Lattnercee56e72009-03-13 05:53:31 +000013490 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000013491 // Efficiently invertible.
13492 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
13493 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
13494 isa<ConstantSDNode>(Cond.getOperand(1))))) {
13495 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000013496 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000013497 }
Eric Christopherfd179292009-08-27 18:07:15 +000013498
Chris Lattnerd1980a52009-03-12 06:52:53 +000013499 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013500 if (FalseC->getAPIntValue() == 0 &&
13501 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013502 if (NeedsCondInvert) // Invert the condition if needed.
13503 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13504 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013505
Chris Lattnerd1980a52009-03-12 06:52:53 +000013506 // Zero extend the condition if needed.
13507 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013508
Chris Lattnercee56e72009-03-13 05:53:31 +000013509 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000013510 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013511 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013512 }
Eric Christopherfd179292009-08-27 18:07:15 +000013513
Chris Lattner97a29a52009-03-13 05:22:11 +000013514 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000013515 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000013516 if (NeedsCondInvert) // Invert the condition if needed.
13517 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13518 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013519
Chris Lattner97a29a52009-03-13 05:22:11 +000013520 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013521 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13522 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013523 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000013524 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000013525 }
Eric Christopherfd179292009-08-27 18:07:15 +000013526
Chris Lattnercee56e72009-03-13 05:53:31 +000013527 // Optimize cases that will turn into an LEA instruction. This requires
13528 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013529 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013530 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013531 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013532
Chris Lattnercee56e72009-03-13 05:53:31 +000013533 bool isFastMultiplier = false;
13534 if (Diff < 10) {
13535 switch ((unsigned char)Diff) {
13536 default: break;
13537 case 1: // result = add base, cond
13538 case 2: // result = lea base( , cond*2)
13539 case 3: // result = lea base(cond, cond*2)
13540 case 4: // result = lea base( , cond*4)
13541 case 5: // result = lea base(cond, cond*4)
13542 case 8: // result = lea base( , cond*8)
13543 case 9: // result = lea base(cond, cond*8)
13544 isFastMultiplier = true;
13545 break;
13546 }
13547 }
Eric Christopherfd179292009-08-27 18:07:15 +000013548
Chris Lattnercee56e72009-03-13 05:53:31 +000013549 if (isFastMultiplier) {
13550 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
13551 if (NeedsCondInvert) // Invert the condition if needed.
13552 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13553 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013554
Chris Lattnercee56e72009-03-13 05:53:31 +000013555 // Zero extend the condition if needed.
13556 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13557 Cond);
13558 // Scale the condition by the difference.
13559 if (Diff != 1)
13560 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13561 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013562
Chris Lattnercee56e72009-03-13 05:53:31 +000013563 // Add the base if non-zero.
13564 if (FalseC->getAPIntValue() != 0)
13565 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13566 SDValue(FalseC, 0));
13567 return Cond;
13568 }
Eric Christopherfd179292009-08-27 18:07:15 +000013569 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013570 }
13571 }
Eric Christopherfd179292009-08-27 18:07:15 +000013572
Evan Cheng56f582d2012-01-04 01:41:39 +000013573 // Canonicalize max and min:
13574 // (x > y) ? x : y -> (x >= y) ? x : y
13575 // (x < y) ? x : y -> (x <= y) ? x : y
13576 // This allows use of COND_S / COND_NS (see TranslateX86CC) which eliminates
13577 // the need for an extra compare
13578 // against zero. e.g.
13579 // (x - y) > 0 : (x - y) ? 0 -> (x - y) >= 0 : (x - y) ? 0
13580 // subl %esi, %edi
13581 // testl %edi, %edi
13582 // movl $0, %eax
13583 // cmovgl %edi, %eax
13584 // =>
13585 // xorl %eax, %eax
13586 // subl %esi, $edi
13587 // cmovsl %eax, %edi
13588 if (N->getOpcode() == ISD::SELECT && Cond.getOpcode() == ISD::SETCC &&
13589 DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13590 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
13591 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
13592 switch (CC) {
13593 default: break;
13594 case ISD::SETLT:
13595 case ISD::SETGT: {
13596 ISD::CondCode NewCC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGE;
13597 Cond = DAG.getSetCC(Cond.getDebugLoc(), Cond.getValueType(),
13598 Cond.getOperand(0), Cond.getOperand(1), NewCC);
13599 return DAG.getNode(ISD::SELECT, DL, VT, Cond, LHS, RHS);
13600 }
13601 }
13602 }
13603
Nadav Rotemcc616562012-01-15 19:27:55 +000013604 // If we know that this node is legal then we know that it is going to be
13605 // matched by one of the SSE/AVX BLEND instructions. These instructions only
13606 // depend on the highest bit in each word. Try to use SimplifyDemandedBits
13607 // to simplify previous instructions.
13608 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13609 if (N->getOpcode() == ISD::VSELECT && DCI.isBeforeLegalizeOps() &&
13610 !DCI.isBeforeLegalize() &&
13611 TLI.isOperationLegal(ISD::VSELECT, VT)) {
13612 unsigned BitWidth = Cond.getValueType().getScalarType().getSizeInBits();
13613 assert(BitWidth >= 8 && BitWidth <= 64 && "Invalid mask size");
13614 APInt DemandedMask = APInt::getHighBitsSet(BitWidth, 1);
13615
13616 APInt KnownZero, KnownOne;
13617 TargetLowering::TargetLoweringOpt TLO(DAG, DCI.isBeforeLegalize(),
13618 DCI.isBeforeLegalizeOps());
13619 if (TLO.ShrinkDemandedConstant(Cond, DemandedMask) ||
13620 TLI.SimplifyDemandedBits(Cond, DemandedMask, KnownZero, KnownOne, TLO))
13621 DCI.CommitTargetLoweringOpt(TLO);
13622 }
13623
Dan Gohman475871a2008-07-27 21:46:04 +000013624 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000013625}
13626
Chris Lattnerd1980a52009-03-12 06:52:53 +000013627/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
13628static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
13629 TargetLowering::DAGCombinerInfo &DCI) {
13630 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000013631
Chris Lattnerd1980a52009-03-12 06:52:53 +000013632 // If the flag operand isn't dead, don't touch this CMOV.
13633 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
13634 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000013635
Evan Chengb5a55d92011-05-24 01:48:22 +000013636 SDValue FalseOp = N->getOperand(0);
13637 SDValue TrueOp = N->getOperand(1);
13638 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
13639 SDValue Cond = N->getOperand(3);
13640 if (CC == X86::COND_E || CC == X86::COND_NE) {
13641 switch (Cond.getOpcode()) {
13642 default: break;
13643 case X86ISD::BSR:
13644 case X86ISD::BSF:
13645 // If operand of BSR / BSF are proven never zero, then ZF cannot be set.
13646 if (DAG.isKnownNeverZero(Cond.getOperand(0)))
13647 return (CC == X86::COND_E) ? FalseOp : TrueOp;
13648 }
13649 }
13650
Chris Lattnerd1980a52009-03-12 06:52:53 +000013651 // If this is a select between two integer constants, try to do some
13652 // optimizations. Note that the operands are ordered the opposite of SELECT
13653 // operands.
Evan Chengb5a55d92011-05-24 01:48:22 +000013654 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(TrueOp)) {
13655 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(FalseOp)) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013656 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
13657 // larger than FalseC (the false value).
Chris Lattnerd1980a52009-03-12 06:52:53 +000013658 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
13659 CC = X86::GetOppositeBranchCondition(CC);
13660 std::swap(TrueC, FalseC);
13661 }
Eric Christopherfd179292009-08-27 18:07:15 +000013662
Chris Lattnerd1980a52009-03-12 06:52:53 +000013663 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013664 // This is efficient for any integer data type (including i8/i16) and
13665 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013666 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013667 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13668 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013669
Chris Lattnerd1980a52009-03-12 06:52:53 +000013670 // Zero extend the condition if needed.
13671 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013672
Chris Lattnerd1980a52009-03-12 06:52:53 +000013673 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
13674 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013675 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013676 if (N->getNumValues() == 2) // Dead flag value?
13677 return DCI.CombineTo(N, Cond, SDValue());
13678 return Cond;
13679 }
Eric Christopherfd179292009-08-27 18:07:15 +000013680
Chris Lattnercee56e72009-03-13 05:53:31 +000013681 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
13682 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000013683 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013684 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13685 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013686
Chris Lattner97a29a52009-03-13 05:22:11 +000013687 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013688 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13689 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013690 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13691 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000013692
Chris Lattner97a29a52009-03-13 05:22:11 +000013693 if (N->getNumValues() == 2) // Dead flag value?
13694 return DCI.CombineTo(N, Cond, SDValue());
13695 return Cond;
13696 }
Eric Christopherfd179292009-08-27 18:07:15 +000013697
Chris Lattnercee56e72009-03-13 05:53:31 +000013698 // Optimize cases that will turn into an LEA instruction. This requires
13699 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013700 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013701 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013702 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013703
Chris Lattnercee56e72009-03-13 05:53:31 +000013704 bool isFastMultiplier = false;
13705 if (Diff < 10) {
13706 switch ((unsigned char)Diff) {
13707 default: break;
13708 case 1: // result = add base, cond
13709 case 2: // result = lea base( , cond*2)
13710 case 3: // result = lea base(cond, cond*2)
13711 case 4: // result = lea base( , cond*4)
13712 case 5: // result = lea base(cond, cond*4)
13713 case 8: // result = lea base( , cond*8)
13714 case 9: // result = lea base(cond, cond*8)
13715 isFastMultiplier = true;
13716 break;
13717 }
13718 }
Eric Christopherfd179292009-08-27 18:07:15 +000013719
Chris Lattnercee56e72009-03-13 05:53:31 +000013720 if (isFastMultiplier) {
13721 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013722 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13723 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000013724 // Zero extend the condition if needed.
13725 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13726 Cond);
13727 // Scale the condition by the difference.
13728 if (Diff != 1)
13729 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13730 DAG.getConstant(Diff, Cond.getValueType()));
13731
13732 // Add the base if non-zero.
13733 if (FalseC->getAPIntValue() != 0)
13734 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13735 SDValue(FalseC, 0));
13736 if (N->getNumValues() == 2) // Dead flag value?
13737 return DCI.CombineTo(N, Cond, SDValue());
13738 return Cond;
13739 }
Eric Christopherfd179292009-08-27 18:07:15 +000013740 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013741 }
13742 }
13743 return SDValue();
13744}
13745
13746
Evan Cheng0b0cd912009-03-28 05:57:29 +000013747/// PerformMulCombine - Optimize a single multiply with constant into two
13748/// in order to implement it with two cheaper instructions, e.g.
13749/// LEA + SHL, LEA + LEA.
13750static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
13751 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000013752 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
13753 return SDValue();
13754
Owen Andersone50ed302009-08-10 22:56:29 +000013755 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000013756 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000013757 return SDValue();
13758
13759 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
13760 if (!C)
13761 return SDValue();
13762 uint64_t MulAmt = C->getZExtValue();
13763 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
13764 return SDValue();
13765
13766 uint64_t MulAmt1 = 0;
13767 uint64_t MulAmt2 = 0;
13768 if ((MulAmt % 9) == 0) {
13769 MulAmt1 = 9;
13770 MulAmt2 = MulAmt / 9;
13771 } else if ((MulAmt % 5) == 0) {
13772 MulAmt1 = 5;
13773 MulAmt2 = MulAmt / 5;
13774 } else if ((MulAmt % 3) == 0) {
13775 MulAmt1 = 3;
13776 MulAmt2 = MulAmt / 3;
13777 }
13778 if (MulAmt2 &&
13779 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
13780 DebugLoc DL = N->getDebugLoc();
13781
13782 if (isPowerOf2_64(MulAmt2) &&
13783 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
13784 // If second multiplifer is pow2, issue it first. We want the multiply by
13785 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
13786 // is an add.
13787 std::swap(MulAmt1, MulAmt2);
13788
13789 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000013790 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013791 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000013792 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000013793 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013794 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000013795 DAG.getConstant(MulAmt1, VT));
13796
Eric Christopherfd179292009-08-27 18:07:15 +000013797 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013798 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000013799 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000013800 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013801 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000013802 DAG.getConstant(MulAmt2, VT));
13803
13804 // Do not add new nodes to DAG combiner worklist.
13805 DCI.CombineTo(N, NewMul, false);
13806 }
13807 return SDValue();
13808}
13809
Evan Chengad9c0a32009-12-15 00:53:42 +000013810static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
13811 SDValue N0 = N->getOperand(0);
13812 SDValue N1 = N->getOperand(1);
13813 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
13814 EVT VT = N0.getValueType();
13815
13816 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
13817 // since the result of setcc_c is all zero's or all ones.
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013818 if (VT.isInteger() && !VT.isVector() &&
13819 N1C && N0.getOpcode() == ISD::AND &&
Evan Chengad9c0a32009-12-15 00:53:42 +000013820 N0.getOperand(1).getOpcode() == ISD::Constant) {
13821 SDValue N00 = N0.getOperand(0);
13822 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
13823 ((N00.getOpcode() == ISD::ANY_EXTEND ||
13824 N00.getOpcode() == ISD::ZERO_EXTEND) &&
13825 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
13826 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
13827 APInt ShAmt = N1C->getAPIntValue();
13828 Mask = Mask.shl(ShAmt);
13829 if (Mask != 0)
13830 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
13831 N00, DAG.getConstant(Mask, VT));
13832 }
13833 }
13834
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013835
13836 // Hardware support for vector shifts is sparse which makes us scalarize the
13837 // vector operations in many cases. Also, on sandybridge ADD is faster than
13838 // shl.
13839 // (shl V, 1) -> add V,V
13840 if (isSplatVector(N1.getNode())) {
13841 assert(N0.getValueType().isVector() && "Invalid vector shift type");
13842 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1->getOperand(0));
13843 // We shift all of the values by one. In many cases we do not have
13844 // hardware support for this operation. This is better expressed as an ADD
13845 // of two values.
13846 if (N1C && (1 == N1C->getZExtValue())) {
13847 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, N0, N0);
13848 }
13849 }
13850
Evan Chengad9c0a32009-12-15 00:53:42 +000013851 return SDValue();
13852}
Evan Cheng0b0cd912009-03-28 05:57:29 +000013853
Nate Begeman740ab032009-01-26 00:52:55 +000013854/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
13855/// when possible.
13856static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
Mon P Wang845b1892012-02-01 22:15:20 +000013857 TargetLowering::DAGCombinerInfo &DCI,
Nate Begeman740ab032009-01-26 00:52:55 +000013858 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000013859 EVT VT = N->getValueType(0);
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013860 if (N->getOpcode() == ISD::SHL) {
13861 SDValue V = PerformSHLCombine(N, DAG);
13862 if (V.getNode()) return V;
13863 }
Evan Chengad9c0a32009-12-15 00:53:42 +000013864
Nate Begeman740ab032009-01-26 00:52:55 +000013865 // On X86 with SSE2 support, we can transform this to a vector shift if
13866 // all elements are shifted by the same amount. We can't do this in legalize
13867 // because the a constant vector is typically transformed to a constant pool
13868 // so we have no knowledge of the shift amount.
Craig Topper1accb7e2012-01-10 06:54:16 +000013869 if (!Subtarget->hasSSE2())
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013870 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013871
Craig Topper7be5dfd2011-11-12 09:58:49 +000013872 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16 &&
13873 (!Subtarget->hasAVX2() ||
13874 (VT != MVT::v4i64 && VT != MVT::v8i32 && VT != MVT::v16i16)))
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013875 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013876
Mon P Wang3becd092009-01-28 08:12:05 +000013877 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000013878 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000013879 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000013880 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000013881 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
13882 unsigned NumElts = VT.getVectorNumElements();
13883 unsigned i = 0;
13884 for (; i != NumElts; ++i) {
13885 SDValue Arg = ShAmtOp.getOperand(i);
13886 if (Arg.getOpcode() == ISD::UNDEF) continue;
13887 BaseShAmt = Arg;
13888 break;
13889 }
Craig Topper37c26772012-01-17 04:44:50 +000013890 // Handle the case where the build_vector is all undef
13891 // FIXME: Should DAG allow this?
13892 if (i == NumElts)
13893 return SDValue();
13894
Mon P Wang3becd092009-01-28 08:12:05 +000013895 for (; i != NumElts; ++i) {
13896 SDValue Arg = ShAmtOp.getOperand(i);
13897 if (Arg.getOpcode() == ISD::UNDEF) continue;
13898 if (Arg != BaseShAmt) {
13899 return SDValue();
13900 }
13901 }
13902 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000013903 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000013904 SDValue InVec = ShAmtOp.getOperand(0);
13905 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
13906 unsigned NumElts = InVec.getValueType().getVectorNumElements();
13907 unsigned i = 0;
13908 for (; i != NumElts; ++i) {
13909 SDValue Arg = InVec.getOperand(i);
13910 if (Arg.getOpcode() == ISD::UNDEF) continue;
13911 BaseShAmt = Arg;
13912 break;
13913 }
13914 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
13915 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000013916 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000013917 if (C->getZExtValue() == SplatIdx)
13918 BaseShAmt = InVec.getOperand(1);
13919 }
13920 }
Mon P Wang845b1892012-02-01 22:15:20 +000013921 if (BaseShAmt.getNode() == 0) {
13922 // Don't create instructions with illegal types after legalize
13923 // types has run.
13924 if (!DAG.getTargetLoweringInfo().isTypeLegal(EltVT) &&
13925 !DCI.isBeforeLegalize())
13926 return SDValue();
13927
Mon P Wangefa42202009-09-03 19:56:25 +000013928 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
13929 DAG.getIntPtrConstant(0));
Mon P Wang845b1892012-02-01 22:15:20 +000013930 }
Mon P Wang3becd092009-01-28 08:12:05 +000013931 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013932 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000013933
Mon P Wangefa42202009-09-03 19:56:25 +000013934 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000013935 if (EltVT.bitsGT(MVT::i32))
13936 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
13937 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000013938 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000013939
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013940 // The shift amount is identical so we can do a vector shift.
13941 SDValue ValOp = N->getOperand(0);
13942 switch (N->getOpcode()) {
13943 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000013944 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013945 case ISD::SHL:
Craig Toppered2e13d2012-01-22 19:15:14 +000013946 switch (VT.getSimpleVT().SimpleTy) {
13947 default: return SDValue();
13948 case MVT::v2i64:
13949 case MVT::v4i32:
13950 case MVT::v8i16:
13951 case MVT::v4i64:
13952 case MVT::v8i32:
13953 case MVT::v16i16:
13954 return getTargetVShiftNode(X86ISD::VSHLI, DL, VT, ValOp, BaseShAmt, DAG);
13955 }
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013956 case ISD::SRA:
Craig Toppered2e13d2012-01-22 19:15:14 +000013957 switch (VT.getSimpleVT().SimpleTy) {
13958 default: return SDValue();
13959 case MVT::v4i32:
13960 case MVT::v8i16:
13961 case MVT::v8i32:
13962 case MVT::v16i16:
13963 return getTargetVShiftNode(X86ISD::VSRAI, DL, VT, ValOp, BaseShAmt, DAG);
13964 }
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013965 case ISD::SRL:
Craig Toppered2e13d2012-01-22 19:15:14 +000013966 switch (VT.getSimpleVT().SimpleTy) {
13967 default: return SDValue();
13968 case MVT::v2i64:
13969 case MVT::v4i32:
13970 case MVT::v8i16:
13971 case MVT::v4i64:
13972 case MVT::v8i32:
13973 case MVT::v16i16:
13974 return getTargetVShiftNode(X86ISD::VSRLI, DL, VT, ValOp, BaseShAmt, DAG);
13975 }
Nate Begeman740ab032009-01-26 00:52:55 +000013976 }
Nate Begeman740ab032009-01-26 00:52:55 +000013977}
13978
Nate Begemanb65c1752010-12-17 22:55:37 +000013979
Stuart Hastings865f0932011-06-03 23:53:54 +000013980// CMPEQCombine - Recognize the distinctive (AND (setcc ...) (setcc ..))
13981// where both setccs reference the same FP CMP, and rewrite for CMPEQSS
13982// and friends. Likewise for OR -> CMPNEQSS.
13983static SDValue CMPEQCombine(SDNode *N, SelectionDAG &DAG,
13984 TargetLowering::DAGCombinerInfo &DCI,
13985 const X86Subtarget *Subtarget) {
13986 unsigned opcode;
13987
13988 // SSE1 supports CMP{eq|ne}SS, and SSE2 added CMP{eq|ne}SD, but
13989 // we're requiring SSE2 for both.
Craig Topper1accb7e2012-01-10 06:54:16 +000013990 if (Subtarget->hasSSE2() && isAndOrOfSetCCs(SDValue(N, 0U), opcode)) {
Stuart Hastings865f0932011-06-03 23:53:54 +000013991 SDValue N0 = N->getOperand(0);
13992 SDValue N1 = N->getOperand(1);
13993 SDValue CMP0 = N0->getOperand(1);
13994 SDValue CMP1 = N1->getOperand(1);
13995 DebugLoc DL = N->getDebugLoc();
13996
13997 // The SETCCs should both refer to the same CMP.
13998 if (CMP0.getOpcode() != X86ISD::CMP || CMP0 != CMP1)
13999 return SDValue();
14000
14001 SDValue CMP00 = CMP0->getOperand(0);
14002 SDValue CMP01 = CMP0->getOperand(1);
14003 EVT VT = CMP00.getValueType();
14004
14005 if (VT == MVT::f32 || VT == MVT::f64) {
14006 bool ExpectingFlags = false;
14007 // Check for any users that want flags:
14008 for (SDNode::use_iterator UI = N->use_begin(),
14009 UE = N->use_end();
14010 !ExpectingFlags && UI != UE; ++UI)
14011 switch (UI->getOpcode()) {
14012 default:
14013 case ISD::BR_CC:
14014 case ISD::BRCOND:
14015 case ISD::SELECT:
14016 ExpectingFlags = true;
14017 break;
14018 case ISD::CopyToReg:
14019 case ISD::SIGN_EXTEND:
14020 case ISD::ZERO_EXTEND:
14021 case ISD::ANY_EXTEND:
14022 break;
14023 }
14024
14025 if (!ExpectingFlags) {
14026 enum X86::CondCode cc0 = (enum X86::CondCode)N0.getConstantOperandVal(0);
14027 enum X86::CondCode cc1 = (enum X86::CondCode)N1.getConstantOperandVal(0);
14028
14029 if (cc1 == X86::COND_E || cc1 == X86::COND_NE) {
14030 X86::CondCode tmp = cc0;
14031 cc0 = cc1;
14032 cc1 = tmp;
14033 }
14034
14035 if ((cc0 == X86::COND_E && cc1 == X86::COND_NP) ||
14036 (cc0 == X86::COND_NE && cc1 == X86::COND_P)) {
14037 bool is64BitFP = (CMP00.getValueType() == MVT::f64);
14038 X86ISD::NodeType NTOperator = is64BitFP ?
14039 X86ISD::FSETCCsd : X86ISD::FSETCCss;
14040 // FIXME: need symbolic constants for these magic numbers.
14041 // See X86ATTInstPrinter.cpp:printSSECC().
14042 unsigned x86cc = (cc0 == X86::COND_E) ? 0 : 4;
14043 SDValue OnesOrZeroesF = DAG.getNode(NTOperator, DL, MVT::f32, CMP00, CMP01,
14044 DAG.getConstant(x86cc, MVT::i8));
14045 SDValue OnesOrZeroesI = DAG.getNode(ISD::BITCAST, DL, MVT::i32,
14046 OnesOrZeroesF);
14047 SDValue ANDed = DAG.getNode(ISD::AND, DL, MVT::i32, OnesOrZeroesI,
14048 DAG.getConstant(1, MVT::i32));
14049 SDValue OneBitOfTruth = DAG.getNode(ISD::TRUNCATE, DL, MVT::i8, ANDed);
14050 return OneBitOfTruth;
14051 }
14052 }
14053 }
14054 }
14055 return SDValue();
14056}
14057
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014058/// CanFoldXORWithAllOnes - Test whether the XOR operand is a AllOnes vector
14059/// so it can be folded inside ANDNP.
14060static bool CanFoldXORWithAllOnes(const SDNode *N) {
14061 EVT VT = N->getValueType(0);
14062
14063 // Match direct AllOnes for 128 and 256-bit vectors
14064 if (ISD::isBuildVectorAllOnes(N))
14065 return true;
14066
14067 // Look through a bit convert.
14068 if (N->getOpcode() == ISD::BITCAST)
14069 N = N->getOperand(0).getNode();
14070
14071 // Sometimes the operand may come from a insert_subvector building a 256-bit
14072 // allones vector
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014073 if (VT.getSizeInBits() == 256 &&
Bill Wendling456a9252011-08-04 00:32:58 +000014074 N->getOpcode() == ISD::INSERT_SUBVECTOR) {
14075 SDValue V1 = N->getOperand(0);
14076 SDValue V2 = N->getOperand(1);
14077
14078 if (V1.getOpcode() == ISD::INSERT_SUBVECTOR &&
14079 V1.getOperand(0).getOpcode() == ISD::UNDEF &&
14080 ISD::isBuildVectorAllOnes(V1.getOperand(1).getNode()) &&
14081 ISD::isBuildVectorAllOnes(V2.getNode()))
14082 return true;
14083 }
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014084
14085 return false;
14086}
14087
Nate Begemanb65c1752010-12-17 22:55:37 +000014088static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
14089 TargetLowering::DAGCombinerInfo &DCI,
14090 const X86Subtarget *Subtarget) {
14091 if (DCI.isBeforeLegalizeOps())
14092 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014093
Stuart Hastings865f0932011-06-03 23:53:54 +000014094 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
14095 if (R.getNode())
14096 return R;
14097
Craig Topper54a11172011-10-14 07:06:56 +000014098 EVT VT = N->getValueType(0);
14099
Craig Topperb4c94572011-10-21 06:55:01 +000014100 // Create ANDN, BLSI, and BLSR instructions
14101 // BLSI is X & (-X)
14102 // BLSR is X & (X-1)
Craig Topper54a11172011-10-14 07:06:56 +000014103 if (Subtarget->hasBMI() && (VT == MVT::i32 || VT == MVT::i64)) {
14104 SDValue N0 = N->getOperand(0);
14105 SDValue N1 = N->getOperand(1);
14106 DebugLoc DL = N->getDebugLoc();
14107
14108 // Check LHS for not
14109 if (N0.getOpcode() == ISD::XOR && isAllOnes(N0.getOperand(1)))
14110 return DAG.getNode(X86ISD::ANDN, DL, VT, N0.getOperand(0), N1);
14111 // Check RHS for not
14112 if (N1.getOpcode() == ISD::XOR && isAllOnes(N1.getOperand(1)))
14113 return DAG.getNode(X86ISD::ANDN, DL, VT, N1.getOperand(0), N0);
14114
Craig Topperb4c94572011-10-21 06:55:01 +000014115 // Check LHS for neg
14116 if (N0.getOpcode() == ISD::SUB && N0.getOperand(1) == N1 &&
14117 isZero(N0.getOperand(0)))
14118 return DAG.getNode(X86ISD::BLSI, DL, VT, N1);
14119
14120 // Check RHS for neg
14121 if (N1.getOpcode() == ISD::SUB && N1.getOperand(1) == N0 &&
14122 isZero(N1.getOperand(0)))
14123 return DAG.getNode(X86ISD::BLSI, DL, VT, N0);
14124
14125 // Check LHS for X-1
14126 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
14127 isAllOnes(N0.getOperand(1)))
14128 return DAG.getNode(X86ISD::BLSR, DL, VT, N1);
14129
14130 // Check RHS for X-1
14131 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
14132 isAllOnes(N1.getOperand(1)))
14133 return DAG.getNode(X86ISD::BLSR, DL, VT, N0);
14134
Craig Topper54a11172011-10-14 07:06:56 +000014135 return SDValue();
14136 }
14137
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000014138 // Want to form ANDNP nodes:
14139 // 1) In the hopes of then easily combining them with OR and AND nodes
14140 // to form PBLEND/PSIGN.
14141 // 2) To match ANDN packed intrinsics
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000014142 if (VT != MVT::v2i64 && VT != MVT::v4i64)
Nate Begemanb65c1752010-12-17 22:55:37 +000014143 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014144
Nate Begemanb65c1752010-12-17 22:55:37 +000014145 SDValue N0 = N->getOperand(0);
14146 SDValue N1 = N->getOperand(1);
14147 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014148
Nate Begemanb65c1752010-12-17 22:55:37 +000014149 // Check LHS for vnot
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014150 if (N0.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014151 //ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
14152 CanFoldXORWithAllOnes(N0.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000014153 return DAG.getNode(X86ISD::ANDNP, DL, VT, N0.getOperand(0), N1);
Nate Begemanb65c1752010-12-17 22:55:37 +000014154
14155 // Check RHS for vnot
14156 if (N1.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014157 //ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
14158 CanFoldXORWithAllOnes(N1.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000014159 return DAG.getNode(X86ISD::ANDNP, DL, VT, N1.getOperand(0), N0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014160
Nate Begemanb65c1752010-12-17 22:55:37 +000014161 return SDValue();
14162}
14163
Evan Cheng760d1942010-01-04 21:22:48 +000014164static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000014165 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000014166 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000014167 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000014168 return SDValue();
14169
Stuart Hastings865f0932011-06-03 23:53:54 +000014170 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
14171 if (R.getNode())
14172 return R;
14173
Evan Cheng760d1942010-01-04 21:22:48 +000014174 EVT VT = N->getValueType(0);
Evan Cheng760d1942010-01-04 21:22:48 +000014175
Evan Cheng760d1942010-01-04 21:22:48 +000014176 SDValue N0 = N->getOperand(0);
14177 SDValue N1 = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014178
Nate Begemanb65c1752010-12-17 22:55:37 +000014179 // look for psign/blend
Craig Topper1666cb62011-11-19 07:07:26 +000014180 if (VT == MVT::v2i64 || VT == MVT::v4i64) {
Craig Topperd0a31172012-01-10 06:37:29 +000014181 if (!Subtarget->hasSSSE3() ||
Craig Topper1666cb62011-11-19 07:07:26 +000014182 (VT == MVT::v4i64 && !Subtarget->hasAVX2()))
14183 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014184
Craig Topper1666cb62011-11-19 07:07:26 +000014185 // Canonicalize pandn to RHS
14186 if (N0.getOpcode() == X86ISD::ANDNP)
14187 std::swap(N0, N1);
Lang Hames9ffaa6a2012-01-10 22:53:20 +000014188 // or (and (m, y), (pandn m, x))
Craig Topper1666cb62011-11-19 07:07:26 +000014189 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::ANDNP) {
14190 SDValue Mask = N1.getOperand(0);
14191 SDValue X = N1.getOperand(1);
14192 SDValue Y;
14193 if (N0.getOperand(0) == Mask)
14194 Y = N0.getOperand(1);
14195 if (N0.getOperand(1) == Mask)
14196 Y = N0.getOperand(0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014197
Craig Topper1666cb62011-11-19 07:07:26 +000014198 // Check to see if the mask appeared in both the AND and ANDNP and
14199 if (!Y.getNode())
14200 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014201
Craig Topper1666cb62011-11-19 07:07:26 +000014202 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
Craig Topper1666cb62011-11-19 07:07:26 +000014203 // Look through mask bitcast.
Nadav Rotem4ac90812012-04-01 19:31:22 +000014204 if (Mask.getOpcode() == ISD::BITCAST)
14205 Mask = Mask.getOperand(0);
14206 if (X.getOpcode() == ISD::BITCAST)
14207 X = X.getOperand(0);
14208 if (Y.getOpcode() == ISD::BITCAST)
14209 Y = Y.getOperand(0);
14210
Craig Topper1666cb62011-11-19 07:07:26 +000014211 EVT MaskVT = Mask.getValueType();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014212
Craig Toppered2e13d2012-01-22 19:15:14 +000014213 // Validate that the Mask operand is a vector sra node.
Craig Topper1666cb62011-11-19 07:07:26 +000014214 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
14215 // there is no psrai.b
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014216 if (Mask.getOpcode() != X86ISD::VSRAI)
Craig Toppered2e13d2012-01-22 19:15:14 +000014217 return SDValue();
Craig Topper1666cb62011-11-19 07:07:26 +000014218
14219 // Check that the SRA is all signbits.
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014220 SDValue SraC = Mask.getOperand(1);
Craig Topper1666cb62011-11-19 07:07:26 +000014221 unsigned SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
14222 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
14223 if ((SraAmt + 1) != EltBits)
14224 return SDValue();
14225
14226 DebugLoc DL = N->getDebugLoc();
14227
14228 // Now we know we at least have a plendvb with the mask val. See if
14229 // we can form a psignb/w/d.
14230 // psign = x.type == y.type == mask.type && y = sub(0, x);
Craig Topper1666cb62011-11-19 07:07:26 +000014231 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
14232 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
Craig Toppered2e13d2012-01-22 19:15:14 +000014233 X.getValueType() == MaskVT && Y.getValueType() == MaskVT) {
14234 assert((EltBits == 8 || EltBits == 16 || EltBits == 32) &&
14235 "Unsupported VT for PSIGN");
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014236 Mask = DAG.getNode(X86ISD::PSIGN, DL, MaskVT, X, Mask.getOperand(0));
Craig Toppered2e13d2012-01-22 19:15:14 +000014237 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Craig Topper1666cb62011-11-19 07:07:26 +000014238 }
14239 // PBLENDVB only available on SSE 4.1
Craig Topperd0a31172012-01-10 06:37:29 +000014240 if (!Subtarget->hasSSE41())
Craig Topper1666cb62011-11-19 07:07:26 +000014241 return SDValue();
14242
14243 EVT BlendVT = (VT == MVT::v4i64) ? MVT::v32i8 : MVT::v16i8;
14244
14245 X = DAG.getNode(ISD::BITCAST, DL, BlendVT, X);
14246 Y = DAG.getNode(ISD::BITCAST, DL, BlendVT, Y);
14247 Mask = DAG.getNode(ISD::BITCAST, DL, BlendVT, Mask);
Nadav Rotem18197d72011-11-30 10:13:37 +000014248 Mask = DAG.getNode(ISD::VSELECT, DL, BlendVT, Mask, Y, X);
Craig Topper1666cb62011-11-19 07:07:26 +000014249 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Nate Begemanb65c1752010-12-17 22:55:37 +000014250 }
14251 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014252
Craig Topper1666cb62011-11-19 07:07:26 +000014253 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
14254 return SDValue();
14255
Nate Begemanb65c1752010-12-17 22:55:37 +000014256 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
Evan Cheng760d1942010-01-04 21:22:48 +000014257 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
14258 std::swap(N0, N1);
14259 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
14260 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000014261 if (!N0.hasOneUse() || !N1.hasOneUse())
14262 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000014263
14264 SDValue ShAmt0 = N0.getOperand(1);
14265 if (ShAmt0.getValueType() != MVT::i8)
14266 return SDValue();
14267 SDValue ShAmt1 = N1.getOperand(1);
14268 if (ShAmt1.getValueType() != MVT::i8)
14269 return SDValue();
14270 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
14271 ShAmt0 = ShAmt0.getOperand(0);
14272 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
14273 ShAmt1 = ShAmt1.getOperand(0);
14274
14275 DebugLoc DL = N->getDebugLoc();
14276 unsigned Opc = X86ISD::SHLD;
14277 SDValue Op0 = N0.getOperand(0);
14278 SDValue Op1 = N1.getOperand(0);
14279 if (ShAmt0.getOpcode() == ISD::SUB) {
14280 Opc = X86ISD::SHRD;
14281 std::swap(Op0, Op1);
14282 std::swap(ShAmt0, ShAmt1);
14283 }
14284
Evan Cheng8b1190a2010-04-28 01:18:01 +000014285 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000014286 if (ShAmt1.getOpcode() == ISD::SUB) {
14287 SDValue Sum = ShAmt1.getOperand(0);
14288 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000014289 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
14290 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
14291 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
14292 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000014293 return DAG.getNode(Opc, DL, VT,
14294 Op0, Op1,
14295 DAG.getNode(ISD::TRUNCATE, DL,
14296 MVT::i8, ShAmt0));
14297 }
14298 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
14299 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
14300 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000014301 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000014302 return DAG.getNode(Opc, DL, VT,
14303 N0.getOperand(0), N1.getOperand(0),
14304 DAG.getNode(ISD::TRUNCATE, DL,
14305 MVT::i8, ShAmt0));
14306 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014307
Evan Cheng760d1942010-01-04 21:22:48 +000014308 return SDValue();
14309}
14310
Craig Topper3738ccd2011-12-27 06:27:23 +000014311// PerformXorCombine - Attempts to turn XOR nodes into BLSMSK nodes
Craig Topperb4c94572011-10-21 06:55:01 +000014312static SDValue PerformXorCombine(SDNode *N, SelectionDAG &DAG,
14313 TargetLowering::DAGCombinerInfo &DCI,
14314 const X86Subtarget *Subtarget) {
14315 if (DCI.isBeforeLegalizeOps())
14316 return SDValue();
14317
14318 EVT VT = N->getValueType(0);
14319
14320 if (VT != MVT::i32 && VT != MVT::i64)
14321 return SDValue();
14322
Craig Topper3738ccd2011-12-27 06:27:23 +000014323 assert(Subtarget->hasBMI() && "Creating BLSMSK requires BMI instructions");
14324
Craig Topperb4c94572011-10-21 06:55:01 +000014325 // Create BLSMSK instructions by finding X ^ (X-1)
14326 SDValue N0 = N->getOperand(0);
14327 SDValue N1 = N->getOperand(1);
14328 DebugLoc DL = N->getDebugLoc();
14329
14330 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
14331 isAllOnes(N0.getOperand(1)))
14332 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N1);
14333
14334 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
14335 isAllOnes(N1.getOperand(1)))
14336 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N0);
14337
14338 return SDValue();
14339}
14340
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014341/// PerformLOADCombine - Do target-specific dag combines on LOAD nodes.
14342static SDValue PerformLOADCombine(SDNode *N, SelectionDAG &DAG,
14343 const X86Subtarget *Subtarget) {
14344 LoadSDNode *Ld = cast<LoadSDNode>(N);
14345 EVT RegVT = Ld->getValueType(0);
14346 EVT MemVT = Ld->getMemoryVT();
14347 DebugLoc dl = Ld->getDebugLoc();
14348 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14349
14350 ISD::LoadExtType Ext = Ld->getExtensionType();
14351
Nadav Rotemca6f2962011-09-18 19:00:23 +000014352 // If this is a vector EXT Load then attempt to optimize it using a
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014353 // shuffle. We need SSE4 for the shuffles.
14354 // TODO: It is possible to support ZExt by zeroing the undef values
14355 // during the shuffle phase or after the shuffle.
Eli Friedmanda813f42011-12-28 21:24:44 +000014356 if (RegVT.isVector() && RegVT.isInteger() &&
14357 Ext == ISD::EXTLOAD && Subtarget->hasSSE41()) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014358 assert(MemVT != RegVT && "Cannot extend to the same type");
14359 assert(MemVT.isVector() && "Must load a vector from memory");
14360
14361 unsigned NumElems = RegVT.getVectorNumElements();
14362 unsigned RegSz = RegVT.getSizeInBits();
14363 unsigned MemSz = MemVT.getSizeInBits();
14364 assert(RegSz > MemSz && "Register size must be greater than the mem size");
Nadav Rotemca6f2962011-09-18 19:00:23 +000014365 // All sizes must be a power of two
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014366 if (!isPowerOf2_32(RegSz * MemSz * NumElems)) return SDValue();
14367
14368 // Attempt to load the original value using a single load op.
14369 // Find a scalar type which is equal to the loaded word size.
14370 MVT SclrLoadTy = MVT::i8;
14371 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14372 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14373 MVT Tp = (MVT::SimpleValueType)tp;
14374 if (TLI.isTypeLegal(Tp) && Tp.getSizeInBits() == MemSz) {
14375 SclrLoadTy = Tp;
14376 break;
14377 }
14378 }
14379
14380 // Proceed if a load word is found.
14381 if (SclrLoadTy.getSizeInBits() != MemSz) return SDValue();
14382
14383 EVT LoadUnitVecVT = EVT::getVectorVT(*DAG.getContext(), SclrLoadTy,
14384 RegSz/SclrLoadTy.getSizeInBits());
14385
14386 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(), MemVT.getScalarType(),
14387 RegSz/MemVT.getScalarType().getSizeInBits());
14388 // Can't shuffle using an illegal type.
14389 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14390
14391 // Perform a single load.
14392 SDValue ScalarLoad = DAG.getLoad(SclrLoadTy, dl, Ld->getChain(),
14393 Ld->getBasePtr(),
14394 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014395 Ld->isNonTemporal(), Ld->isInvariant(),
14396 Ld->getAlignment());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014397
14398 // Insert the word loaded into a vector.
14399 SDValue ScalarInVector = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
14400 LoadUnitVecVT, ScalarLoad);
14401
14402 // Bitcast the loaded value to a vector of the original element type, in
14403 // the size of the target vector type.
Chad Rosierb90d2a92012-01-03 23:19:12 +000014404 SDValue SlicedVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT,
14405 ScalarInVector);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014406 unsigned SizeRatio = RegSz/MemSz;
14407
14408 // Redistribute the loaded elements into the different locations.
14409 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
14410 for (unsigned i = 0; i < NumElems; i++) ShuffleVec[i*SizeRatio] = i;
14411
14412 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, SlicedVec,
14413 DAG.getUNDEF(SlicedVec.getValueType()),
14414 ShuffleVec.data());
14415
14416 // Bitcast to the requested type.
14417 Shuff = DAG.getNode(ISD::BITCAST, dl, RegVT, Shuff);
14418 // Replace the original load with the new sequence
14419 // and return the new chain.
14420 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), Shuff);
14421 return SDValue(ScalarLoad.getNode(), 1);
14422 }
14423
14424 return SDValue();
14425}
14426
Chris Lattner149a4e52008-02-22 02:09:43 +000014427/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014428static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000014429 const X86Subtarget *Subtarget) {
Nadav Rotem614061b2011-08-10 19:30:14 +000014430 StoreSDNode *St = cast<StoreSDNode>(N);
14431 EVT VT = St->getValue().getValueType();
14432 EVT StVT = St->getMemoryVT();
14433 DebugLoc dl = St->getDebugLoc();
Nadav Rotem5e742a32011-08-11 16:41:21 +000014434 SDValue StoredVal = St->getOperand(1);
14435 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14436
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014437 // If we are saving a concatenation of two XMM registers, perform two stores.
Nadav Rotem6236f7f2011-08-11 17:05:47 +000014438 // This is better in Sandy Bridge cause one 256-bit mem op is done via two
14439 // 128-bit ones. If in the future the cost becomes only one memory access the
14440 // first version would be better.
Nadav Rotem5e742a32011-08-11 16:41:21 +000014441 if (VT.getSizeInBits() == 256 &&
14442 StoredVal.getNode()->getOpcode() == ISD::CONCAT_VECTORS &&
14443 StoredVal.getNumOperands() == 2) {
14444
14445 SDValue Value0 = StoredVal.getOperand(0);
14446 SDValue Value1 = StoredVal.getOperand(1);
14447
14448 SDValue Stride = DAG.getConstant(16, TLI.getPointerTy());
14449 SDValue Ptr0 = St->getBasePtr();
14450 SDValue Ptr1 = DAG.getNode(ISD::ADD, dl, Ptr0.getValueType(), Ptr0, Stride);
14451
14452 SDValue Ch0 = DAG.getStore(St->getChain(), dl, Value0, Ptr0,
14453 St->getPointerInfo(), St->isVolatile(),
14454 St->isNonTemporal(), St->getAlignment());
14455 SDValue Ch1 = DAG.getStore(St->getChain(), dl, Value1, Ptr1,
14456 St->getPointerInfo(), St->isVolatile(),
14457 St->isNonTemporal(), St->getAlignment());
14458 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Ch0, Ch1);
14459 }
Nadav Rotem614061b2011-08-10 19:30:14 +000014460
14461 // Optimize trunc store (of multiple scalars) to shuffle and store.
14462 // First, pack all of the elements in one place. Next, store to memory
14463 // in fewer chunks.
14464 if (St->isTruncatingStore() && VT.isVector()) {
14465 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14466 unsigned NumElems = VT.getVectorNumElements();
14467 assert(StVT != VT && "Cannot truncate to the same type");
14468 unsigned FromSz = VT.getVectorElementType().getSizeInBits();
14469 unsigned ToSz = StVT.getVectorElementType().getSizeInBits();
14470
14471 // From, To sizes and ElemCount must be pow of two
14472 if (!isPowerOf2_32(NumElems * FromSz * ToSz)) return SDValue();
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014473 // We are going to use the original vector elt for storing.
Nadav Rotem64ac73b2011-09-21 17:14:40 +000014474 // Accumulated smaller vector elements must be a multiple of the store size.
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014475 if (0 != (NumElems * FromSz) % ToSz) return SDValue();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014476
Nadav Rotem614061b2011-08-10 19:30:14 +000014477 unsigned SizeRatio = FromSz / ToSz;
14478
14479 assert(SizeRatio * NumElems * ToSz == VT.getSizeInBits());
14480
14481 // Create a type on which we perform the shuffle
14482 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(),
14483 StVT.getScalarType(), NumElems*SizeRatio);
14484
14485 assert(WideVecVT.getSizeInBits() == VT.getSizeInBits());
14486
14487 SDValue WideVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, St->getValue());
14488 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
14489 for (unsigned i = 0; i < NumElems; i++ ) ShuffleVec[i] = i * SizeRatio;
14490
14491 // Can't shuffle using an illegal type
14492 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14493
14494 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, WideVec,
14495 DAG.getUNDEF(WideVec.getValueType()),
14496 ShuffleVec.data());
14497 // At this point all of the data is stored at the bottom of the
14498 // register. We now need to save it to mem.
14499
14500 // Find the largest store unit
14501 MVT StoreType = MVT::i8;
14502 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14503 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14504 MVT Tp = (MVT::SimpleValueType)tp;
14505 if (TLI.isTypeLegal(Tp) && StoreType.getSizeInBits() < NumElems * ToSz)
14506 StoreType = Tp;
14507 }
14508
14509 // Bitcast the original vector into a vector of store-size units
14510 EVT StoreVecVT = EVT::getVectorVT(*DAG.getContext(),
14511 StoreType, VT.getSizeInBits()/EVT(StoreType).getSizeInBits());
14512 assert(StoreVecVT.getSizeInBits() == VT.getSizeInBits());
14513 SDValue ShuffWide = DAG.getNode(ISD::BITCAST, dl, StoreVecVT, Shuff);
14514 SmallVector<SDValue, 8> Chains;
14515 SDValue Increment = DAG.getConstant(StoreType.getSizeInBits()/8,
14516 TLI.getPointerTy());
14517 SDValue Ptr = St->getBasePtr();
14518
14519 // Perform one or more big stores into memory.
14520 for (unsigned i = 0; i < (ToSz*NumElems)/StoreType.getSizeInBits() ; i++) {
14521 SDValue SubVec = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
14522 StoreType, ShuffWide,
14523 DAG.getIntPtrConstant(i));
14524 SDValue Ch = DAG.getStore(St->getChain(), dl, SubVec, Ptr,
14525 St->getPointerInfo(), St->isVolatile(),
14526 St->isNonTemporal(), St->getAlignment());
14527 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
14528 Chains.push_back(Ch);
14529 }
14530
14531 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
14532 Chains.size());
14533 }
14534
14535
Chris Lattner149a4e52008-02-22 02:09:43 +000014536 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
14537 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000014538 // A preferable solution to the general problem is to figure out the right
14539 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000014540
14541 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng536e6672009-03-12 05:59:15 +000014542 if (VT.getSizeInBits() != 64)
14543 return SDValue();
14544
Devang Patel578efa92009-06-05 21:57:13 +000014545 const Function *F = DAG.getMachineFunction().getFunction();
14546 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014547 bool F64IsLegal = !DAG.getTarget().Options.UseSoftFloat && !NoImplicitFloatOps
Craig Topper1accb7e2012-01-10 06:54:16 +000014548 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000014549 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000014550 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000014551 isa<LoadSDNode>(St->getValue()) &&
14552 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
14553 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014554 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014555 LoadSDNode *Ld = 0;
14556 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000014557 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000014558 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014559 // Must be a store of a load. We currently handle two cases: the load
14560 // is a direct child, and it's under an intervening TokenFactor. It is
14561 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000014562 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000014563 Ld = cast<LoadSDNode>(St->getChain());
14564 else if (St->getValue().hasOneUse() &&
14565 ChainVal->getOpcode() == ISD::TokenFactor) {
Chad Rosierc2348d52012-02-01 18:45:51 +000014566 for (unsigned i = 0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014567 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000014568 TokenFactorIndex = i;
14569 Ld = cast<LoadSDNode>(St->getValue());
14570 } else
14571 Ops.push_back(ChainVal->getOperand(i));
14572 }
14573 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000014574
Evan Cheng536e6672009-03-12 05:59:15 +000014575 if (!Ld || !ISD::isNormalLoad(Ld))
14576 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014577
Evan Cheng536e6672009-03-12 05:59:15 +000014578 // If this is not the MMX case, i.e. we are just turning i64 load/store
14579 // into f64 load/store, avoid the transformation if there are multiple
14580 // uses of the loaded value.
14581 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
14582 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014583
Evan Cheng536e6672009-03-12 05:59:15 +000014584 DebugLoc LdDL = Ld->getDebugLoc();
14585 DebugLoc StDL = N->getDebugLoc();
14586 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
14587 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
14588 // pair instead.
14589 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000014590 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000014591 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
14592 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014593 Ld->isNonTemporal(), Ld->isInvariant(),
14594 Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014595 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000014596 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000014597 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000014598 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000014599 Ops.size());
14600 }
Evan Cheng536e6672009-03-12 05:59:15 +000014601 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000014602 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014603 St->isVolatile(), St->isNonTemporal(),
14604 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000014605 }
Evan Cheng536e6672009-03-12 05:59:15 +000014606
14607 // Otherwise, lower to two pairs of 32-bit loads / stores.
14608 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014609 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
14610 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014611
Owen Anderson825b72b2009-08-11 20:47:22 +000014612 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014613 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014614 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014615 Ld->isInvariant(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000014616 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014617 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000014618 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014619 Ld->isInvariant(),
Evan Cheng536e6672009-03-12 05:59:15 +000014620 MinAlign(Ld->getAlignment(), 4));
14621
14622 SDValue NewChain = LoLd.getValue(1);
14623 if (TokenFactorIndex != -1) {
14624 Ops.push_back(LoLd);
14625 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000014626 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000014627 Ops.size());
14628 }
14629
14630 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014631 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
14632 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014633
14634 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014635 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014636 St->isVolatile(), St->isNonTemporal(),
14637 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014638 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014639 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000014640 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000014641 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000014642 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000014643 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000014644 }
Dan Gohman475871a2008-07-27 21:46:04 +000014645 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000014646}
14647
Duncan Sands17470be2011-09-22 20:15:48 +000014648/// isHorizontalBinOp - Return 'true' if this vector operation is "horizontal"
14649/// and return the operands for the horizontal operation in LHS and RHS. A
14650/// horizontal operation performs the binary operation on successive elements
14651/// of its first operand, then on successive elements of its second operand,
14652/// returning the resulting values in a vector. For example, if
14653/// A = < float a0, float a1, float a2, float a3 >
14654/// and
14655/// B = < float b0, float b1, float b2, float b3 >
14656/// then the result of doing a horizontal operation on A and B is
14657/// A horizontal-op B = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >.
14658/// In short, LHS and RHS are inspected to see if LHS op RHS is of the form
14659/// A horizontal-op B, for some already available A and B, and if so then LHS is
14660/// set to A, RHS to B, and the routine returns 'true'.
14661/// Note that the binary operation should have the property that if one of the
14662/// operands is UNDEF then the result is UNDEF.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014663static bool isHorizontalBinOp(SDValue &LHS, SDValue &RHS, bool IsCommutative) {
Duncan Sands17470be2011-09-22 20:15:48 +000014664 // Look for the following pattern: if
14665 // A = < float a0, float a1, float a2, float a3 >
14666 // B = < float b0, float b1, float b2, float b3 >
14667 // and
14668 // LHS = VECTOR_SHUFFLE A, B, <0, 2, 4, 6>
14669 // RHS = VECTOR_SHUFFLE A, B, <1, 3, 5, 7>
14670 // then LHS op RHS = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >
14671 // which is A horizontal-op B.
14672
14673 // At least one of the operands should be a vector shuffle.
14674 if (LHS.getOpcode() != ISD::VECTOR_SHUFFLE &&
14675 RHS.getOpcode() != ISD::VECTOR_SHUFFLE)
14676 return false;
14677
14678 EVT VT = LHS.getValueType();
Craig Topperf8363302011-12-02 08:18:41 +000014679
14680 assert((VT.is128BitVector() || VT.is256BitVector()) &&
14681 "Unsupported vector type for horizontal add/sub");
14682
14683 // Handle 128 and 256-bit vector lengths. AVX defines horizontal add/sub to
14684 // operate independently on 128-bit lanes.
Craig Topperb72039c2011-11-30 09:10:50 +000014685 unsigned NumElts = VT.getVectorNumElements();
14686 unsigned NumLanes = VT.getSizeInBits()/128;
14687 unsigned NumLaneElts = NumElts / NumLanes;
Craig Topperf8363302011-12-02 08:18:41 +000014688 assert((NumLaneElts % 2 == 0) &&
14689 "Vector type should have an even number of elements in each lane");
14690 unsigned HalfLaneElts = NumLaneElts/2;
Duncan Sands17470be2011-09-22 20:15:48 +000014691
14692 // View LHS in the form
14693 // LHS = VECTOR_SHUFFLE A, B, LMask
14694 // If LHS is not a shuffle then pretend it is the shuffle
14695 // LHS = VECTOR_SHUFFLE LHS, undef, <0, 1, ..., N-1>
14696 // NOTE: in what follows a default initialized SDValue represents an UNDEF of
14697 // type VT.
14698 SDValue A, B;
Craig Topperb72039c2011-11-30 09:10:50 +000014699 SmallVector<int, 16> LMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014700 if (LHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14701 if (LHS.getOperand(0).getOpcode() != ISD::UNDEF)
14702 A = LHS.getOperand(0);
14703 if (LHS.getOperand(1).getOpcode() != ISD::UNDEF)
14704 B = LHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000014705 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(LHS.getNode())->getMask();
14706 std::copy(Mask.begin(), Mask.end(), LMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000014707 } else {
14708 if (LHS.getOpcode() != ISD::UNDEF)
14709 A = LHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014710 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014711 LMask[i] = i;
14712 }
14713
14714 // Likewise, view RHS in the form
14715 // RHS = VECTOR_SHUFFLE C, D, RMask
14716 SDValue C, D;
Craig Topperb72039c2011-11-30 09:10:50 +000014717 SmallVector<int, 16> RMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014718 if (RHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14719 if (RHS.getOperand(0).getOpcode() != ISD::UNDEF)
14720 C = RHS.getOperand(0);
14721 if (RHS.getOperand(1).getOpcode() != ISD::UNDEF)
14722 D = RHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000014723 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(RHS.getNode())->getMask();
14724 std::copy(Mask.begin(), Mask.end(), RMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000014725 } else {
14726 if (RHS.getOpcode() != ISD::UNDEF)
14727 C = RHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014728 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014729 RMask[i] = i;
14730 }
14731
14732 // Check that the shuffles are both shuffling the same vectors.
14733 if (!(A == C && B == D) && !(A == D && B == C))
14734 return false;
14735
14736 // If everything is UNDEF then bail out: it would be better to fold to UNDEF.
14737 if (!A.getNode() && !B.getNode())
14738 return false;
14739
14740 // If A and B occur in reverse order in RHS, then "swap" them (which means
14741 // rewriting the mask).
14742 if (A != C)
Craig Topperbeabc6c2011-12-05 06:56:46 +000014743 CommuteVectorShuffleMask(RMask, NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014744
14745 // At this point LHS and RHS are equivalent to
14746 // LHS = VECTOR_SHUFFLE A, B, LMask
14747 // RHS = VECTOR_SHUFFLE A, B, RMask
14748 // Check that the masks correspond to performing a horizontal operation.
Craig Topperf8363302011-12-02 08:18:41 +000014749 for (unsigned i = 0; i != NumElts; ++i) {
Craig Topperbeabc6c2011-12-05 06:56:46 +000014750 int LIdx = LMask[i], RIdx = RMask[i];
Duncan Sands17470be2011-09-22 20:15:48 +000014751
Craig Topperf8363302011-12-02 08:18:41 +000014752 // Ignore any UNDEF components.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014753 if (LIdx < 0 || RIdx < 0 ||
14754 (!A.getNode() && (LIdx < (int)NumElts || RIdx < (int)NumElts)) ||
14755 (!B.getNode() && (LIdx >= (int)NumElts || RIdx >= (int)NumElts)))
Craig Topperf8363302011-12-02 08:18:41 +000014756 continue;
Duncan Sands17470be2011-09-22 20:15:48 +000014757
Craig Topperf8363302011-12-02 08:18:41 +000014758 // Check that successive elements are being operated on. If not, this is
14759 // not a horizontal operation.
14760 unsigned Src = (i/HalfLaneElts) % 2; // each lane is split between srcs
14761 unsigned LaneStart = (i/NumLaneElts) * NumLaneElts;
Craig Topperbeabc6c2011-12-05 06:56:46 +000014762 int Index = 2*(i%HalfLaneElts) + NumElts*Src + LaneStart;
Craig Topperf8363302011-12-02 08:18:41 +000014763 if (!(LIdx == Index && RIdx == Index + 1) &&
Craig Topperbeabc6c2011-12-05 06:56:46 +000014764 !(IsCommutative && LIdx == Index + 1 && RIdx == Index))
Craig Topperf8363302011-12-02 08:18:41 +000014765 return false;
Duncan Sands17470be2011-09-22 20:15:48 +000014766 }
14767
14768 LHS = A.getNode() ? A : B; // If A is 'UNDEF', use B for it.
14769 RHS = B.getNode() ? B : A; // If B is 'UNDEF', use A for it.
14770 return true;
14771}
14772
14773/// PerformFADDCombine - Do target-specific dag combines on floating point adds.
14774static SDValue PerformFADDCombine(SDNode *N, SelectionDAG &DAG,
14775 const X86Subtarget *Subtarget) {
14776 EVT VT = N->getValueType(0);
14777 SDValue LHS = N->getOperand(0);
14778 SDValue RHS = N->getOperand(1);
14779
14780 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014781 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000014782 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014783 isHorizontalBinOp(LHS, RHS, true))
14784 return DAG.getNode(X86ISD::FHADD, N->getDebugLoc(), VT, LHS, RHS);
14785 return SDValue();
14786}
14787
14788/// PerformFSUBCombine - Do target-specific dag combines on floating point subs.
14789static SDValue PerformFSUBCombine(SDNode *N, SelectionDAG &DAG,
14790 const X86Subtarget *Subtarget) {
14791 EVT VT = N->getValueType(0);
14792 SDValue LHS = N->getOperand(0);
14793 SDValue RHS = N->getOperand(1);
14794
14795 // Try to synthesize horizontal subs from subs of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014796 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000014797 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014798 isHorizontalBinOp(LHS, RHS, false))
14799 return DAG.getNode(X86ISD::FHSUB, N->getDebugLoc(), VT, LHS, RHS);
14800 return SDValue();
14801}
14802
Chris Lattner6cf73262008-01-25 06:14:17 +000014803/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
14804/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014805static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000014806 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
14807 // F[X]OR(0.0, x) -> x
14808 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000014809 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14810 if (C->getValueAPF().isPosZero())
14811 return N->getOperand(1);
14812 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14813 if (C->getValueAPF().isPosZero())
14814 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000014815 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014816}
14817
14818/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014819static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000014820 // FAND(0.0, x) -> 0.0
14821 // FAND(x, 0.0) -> 0.0
14822 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14823 if (C->getValueAPF().isPosZero())
14824 return N->getOperand(0);
14825 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14826 if (C->getValueAPF().isPosZero())
14827 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000014828 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014829}
14830
Dan Gohmane5af2d32009-01-29 01:59:02 +000014831static SDValue PerformBTCombine(SDNode *N,
14832 SelectionDAG &DAG,
14833 TargetLowering::DAGCombinerInfo &DCI) {
14834 // BT ignores high bits in the bit index operand.
14835 SDValue Op1 = N->getOperand(1);
14836 if (Op1.hasOneUse()) {
14837 unsigned BitWidth = Op1.getValueSizeInBits();
14838 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
14839 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014840 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
14841 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000014842 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000014843 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
14844 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
14845 DCI.CommitTargetLoweringOpt(TLO);
14846 }
14847 return SDValue();
14848}
Chris Lattner83e6c992006-10-04 06:57:07 +000014849
Eli Friedman7a5e5552009-06-07 06:52:44 +000014850static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
14851 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014852 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000014853 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000014854 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000014855 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000014856 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000014857 OpVT.getVectorElementType().getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014858 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000014859 }
14860 return SDValue();
14861}
14862
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014863static SDValue PerformSExtCombine(SDNode *N, SelectionDAG &DAG,
14864 TargetLowering::DAGCombinerInfo &DCI,
14865 const X86Subtarget *Subtarget) {
14866 if (!DCI.isBeforeLegalizeOps())
14867 return SDValue();
14868
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014869 if (!Subtarget->hasAVX())
14870 return SDValue();
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014871
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014872 EVT VT = N->getValueType(0);
14873 SDValue Op = N->getOperand(0);
14874 EVT OpVT = Op.getValueType();
14875 DebugLoc dl = N->getDebugLoc();
14876
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014877 if ((VT == MVT::v4i64 && OpVT == MVT::v4i32) ||
14878 (VT == MVT::v8i32 && OpVT == MVT::v8i16)) {
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014879
Elena Demikhovsky1da58672012-04-22 09:39:03 +000014880 if (Subtarget->hasAVX2()) {
14881 return DAG.getNode(X86ISD::VSEXT_MOVL, dl, VT, Op);
14882 }
14883
14884 // Optimize vectors in AVX mode
14885 // Sign extend v8i16 to v8i32 and
14886 // v4i32 to v4i64
14887 //
14888 // Divide input vector into two parts
14889 // for v4i32 the shuffle mask will be { 0, 1, -1, -1} {2, 3, -1, -1}
14890 // use vpmovsx instruction to extend v4i32 -> v2i64; v8i16 -> v4i32
14891 // concat the vectors to original VT
14892
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014893 unsigned NumElems = OpVT.getVectorNumElements();
14894 SmallVector<int,8> ShufMask1(NumElems, -1);
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014895 for (unsigned i = 0; i < NumElems/2; i++) ShufMask1[i] = i;
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014896
14897 SDValue OpLo = DAG.getVectorShuffle(OpVT, dl, Op, DAG.getUNDEF(OpVT),
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014898 ShufMask1.data());
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014899
14900 SmallVector<int,8> ShufMask2(NumElems, -1);
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014901 for (unsigned i = 0; i < NumElems/2; i++) ShufMask2[i] = i + NumElems/2;
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014902
14903 SDValue OpHi = DAG.getVectorShuffle(OpVT, dl, Op, DAG.getUNDEF(OpVT),
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014904 ShufMask2.data());
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014905
14906 EVT HalfVT = EVT::getVectorVT(*DAG.getContext(), VT.getScalarType(),
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014907 VT.getVectorNumElements()/2);
14908
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014909 OpLo = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpLo);
14910 OpHi = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpHi);
14911
14912 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
14913 }
14914 return SDValue();
14915}
14916
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014917static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG,
14918 const X86Subtarget *Subtarget) {
Evan Cheng2e489c42009-12-16 00:53:11 +000014919 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
14920 // (and (i32 x86isd::setcc_carry), 1)
14921 // This eliminates the zext. This transformation is necessary because
14922 // ISD::SETCC is always legalized to i8.
14923 DebugLoc dl = N->getDebugLoc();
14924 SDValue N0 = N->getOperand(0);
14925 EVT VT = N->getValueType(0);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014926 EVT OpVT = N0.getValueType();
14927
Evan Cheng2e489c42009-12-16 00:53:11 +000014928 if (N0.getOpcode() == ISD::AND &&
14929 N0.hasOneUse() &&
14930 N0.getOperand(0).hasOneUse()) {
14931 SDValue N00 = N0.getOperand(0);
14932 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
14933 return SDValue();
14934 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
14935 if (!C || C->getZExtValue() != 1)
14936 return SDValue();
14937 return DAG.getNode(ISD::AND, dl, VT,
14938 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
14939 N00.getOperand(0), N00.getOperand(1)),
14940 DAG.getConstant(1, VT));
14941 }
Craig Topperd0cf5652012-04-21 18:13:35 +000014942
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014943 // Optimize vectors in AVX mode:
14944 //
14945 // v8i16 -> v8i32
14946 // Use vpunpcklwd for 4 lower elements v8i16 -> v4i32.
14947 // Use vpunpckhwd for 4 upper elements v8i16 -> v4i32.
14948 // Concat upper and lower parts.
14949 //
14950 // v4i32 -> v4i64
14951 // Use vpunpckldq for 4 lower elements v4i32 -> v2i64.
14952 // Use vpunpckhdq for 4 upper elements v4i32 -> v2i64.
14953 // Concat upper and lower parts.
14954 //
14955 if (Subtarget->hasAVX()) {
14956
Craig Topperd0cf5652012-04-21 18:13:35 +000014957 if (((VT == MVT::v8i32) && (OpVT == MVT::v8i16)) ||
14958 ((VT == MVT::v4i64) && (OpVT == MVT::v4i32))) {
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014959
Elena Demikhovsky1da58672012-04-22 09:39:03 +000014960 if (Subtarget->hasAVX2())
14961 return DAG.getNode(X86ISD::VZEXT_MOVL, dl, VT, N0);
14962
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000014963 SDValue ZeroVec = getZeroVector(OpVT, Subtarget, DAG, dl);
Craig Topperd0cf5652012-04-21 18:13:35 +000014964 SDValue OpLo = getTargetShuffleNode(X86ISD::UNPCKL, dl, OpVT, N0, ZeroVec,
14965 DAG);
14966 SDValue OpHi = getTargetShuffleNode(X86ISD::UNPCKH, dl, OpVT, N0, ZeroVec,
14967 DAG);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014968
Craig Topperd0cf5652012-04-21 18:13:35 +000014969 EVT HVT = EVT::getVectorVT(*DAG.getContext(), VT.getVectorElementType(),
14970 VT.getVectorNumElements()/2);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014971
14972 OpLo = DAG.getNode(ISD::BITCAST, dl, HVT, OpLo);
14973 OpHi = DAG.getNode(ISD::BITCAST, dl, HVT, OpHi);
14974
14975 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
14976 }
14977 }
14978
Evan Cheng2e489c42009-12-16 00:53:11 +000014979 return SDValue();
14980}
14981
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014982// Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
14983static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG) {
14984 unsigned X86CC = N->getConstantOperandVal(0);
14985 SDValue EFLAG = N->getOperand(1);
14986 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014987
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014988 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
14989 // a zext and produces an all-ones bit which is more useful than 0/1 in some
14990 // cases.
14991 if (X86CC == X86::COND_B)
14992 return DAG.getNode(ISD::AND, DL, MVT::i8,
14993 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
14994 DAG.getConstant(X86CC, MVT::i8), EFLAG),
14995 DAG.getConstant(1, MVT::i8));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014996
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014997 return SDValue();
14998}
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014999
Benjamin Kramer1396c402011-06-18 11:09:41 +000015000static SDValue PerformSINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG,
15001 const X86TargetLowering *XTLI) {
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000015002 SDValue Op0 = N->getOperand(0);
15003 // Transform (SINT_TO_FP (i64 ...)) into an x87 operation if we have
15004 // a 32-bit target where SSE doesn't support i64->FP operations.
15005 if (Op0.getOpcode() == ISD::LOAD) {
15006 LoadSDNode *Ld = cast<LoadSDNode>(Op0.getNode());
15007 EVT VT = Ld->getValueType(0);
15008 if (!Ld->isVolatile() && !N->getValueType(0).isVector() &&
15009 ISD::isNON_EXTLoad(Op0.getNode()) && Op0.hasOneUse() &&
15010 !XTLI->getSubtarget()->is64Bit() &&
15011 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Benjamin Kramer1396c402011-06-18 11:09:41 +000015012 SDValue FILDChain = XTLI->BuildFILD(SDValue(N, 0), Ld->getValueType(0),
15013 Ld->getChain(), Op0, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000015014 DAG.ReplaceAllUsesOfValueWith(Op0.getValue(1), FILDChain.getValue(1));
15015 return FILDChain;
15016 }
15017 }
15018 return SDValue();
15019}
15020
Chris Lattner23a01992010-12-20 01:37:09 +000015021// Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
15022static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
15023 X86TargetLowering::DAGCombinerInfo &DCI) {
15024 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
15025 // the result is either zero or one (depending on the input carry bit).
15026 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
15027 if (X86::isZeroNode(N->getOperand(0)) &&
15028 X86::isZeroNode(N->getOperand(1)) &&
15029 // We don't have a good way to replace an EFLAGS use, so only do this when
15030 // dead right now.
15031 SDValue(N, 1).use_empty()) {
15032 DebugLoc DL = N->getDebugLoc();
15033 EVT VT = N->getValueType(0);
15034 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
15035 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
15036 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
15037 DAG.getConstant(X86::COND_B,MVT::i8),
15038 N->getOperand(2)),
15039 DAG.getConstant(1, VT));
15040 return DCI.CombineTo(N, Res1, CarryOut);
15041 }
15042
15043 return SDValue();
15044}
15045
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015046// fold (add Y, (sete X, 0)) -> adc 0, Y
15047// (add Y, (setne X, 0)) -> sbb -1, Y
15048// (sub (sete X, 0), Y) -> sbb 0, Y
15049// (sub (setne X, 0), Y) -> adc -1, Y
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015050static SDValue OptimizeConditionalInDecrement(SDNode *N, SelectionDAG &DAG) {
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015051 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015052
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015053 // Look through ZExts.
15054 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
15055 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
15056 return SDValue();
15057
15058 SDValue SetCC = Ext.getOperand(0);
15059 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
15060 return SDValue();
15061
15062 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
15063 if (CC != X86::COND_E && CC != X86::COND_NE)
15064 return SDValue();
15065
15066 SDValue Cmp = SetCC.getOperand(1);
15067 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
Chris Lattner9cd3da42011-01-16 02:56:53 +000015068 !X86::isZeroNode(Cmp.getOperand(1)) ||
15069 !Cmp.getOperand(0).getValueType().isInteger())
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015070 return SDValue();
15071
15072 SDValue CmpOp0 = Cmp.getOperand(0);
15073 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
15074 DAG.getConstant(1, CmpOp0.getValueType()));
15075
15076 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
15077 if (CC == X86::COND_NE)
15078 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
15079 DL, OtherVal.getValueType(), OtherVal,
15080 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
15081 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
15082 DL, OtherVal.getValueType(), OtherVal,
15083 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
15084}
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015085
Craig Topper54f952a2011-11-19 09:02:40 +000015086/// PerformADDCombine - Do target-specific dag combines on integer adds.
15087static SDValue PerformAddCombine(SDNode *N, SelectionDAG &DAG,
15088 const X86Subtarget *Subtarget) {
15089 EVT VT = N->getValueType(0);
15090 SDValue Op0 = N->getOperand(0);
15091 SDValue Op1 = N->getOperand(1);
15092
15093 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000015094 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Toppere6cf4a02012-01-13 05:04:25 +000015095 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
Craig Topper54f952a2011-11-19 09:02:40 +000015096 isHorizontalBinOp(Op0, Op1, true))
15097 return DAG.getNode(X86ISD::HADD, N->getDebugLoc(), VT, Op0, Op1);
15098
15099 return OptimizeConditionalInDecrement(N, DAG);
15100}
15101
15102static SDValue PerformSubCombine(SDNode *N, SelectionDAG &DAG,
15103 const X86Subtarget *Subtarget) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015104 SDValue Op0 = N->getOperand(0);
15105 SDValue Op1 = N->getOperand(1);
15106
15107 // X86 can't encode an immediate LHS of a sub. See if we can push the
15108 // negation into a preceding instruction.
15109 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op0)) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015110 // If the RHS of the sub is a XOR with one use and a constant, invert the
15111 // immediate. Then add one to the LHS of the sub so we can turn
15112 // X-Y -> X+~Y+1, saving one register.
15113 if (Op1->hasOneUse() && Op1.getOpcode() == ISD::XOR &&
15114 isa<ConstantSDNode>(Op1.getOperand(1))) {
Nick Lewycky726ebd62011-08-23 19:01:24 +000015115 APInt XorC = cast<ConstantSDNode>(Op1.getOperand(1))->getAPIntValue();
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015116 EVT VT = Op0.getValueType();
15117 SDValue NewXor = DAG.getNode(ISD::XOR, Op1.getDebugLoc(), VT,
15118 Op1.getOperand(0),
15119 DAG.getConstant(~XorC, VT));
15120 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, NewXor,
Nick Lewycky726ebd62011-08-23 19:01:24 +000015121 DAG.getConstant(C->getAPIntValue()+1, VT));
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015122 }
15123 }
15124
Craig Topper54f952a2011-11-19 09:02:40 +000015125 // Try to synthesize horizontal adds from adds of shuffles.
15126 EVT VT = N->getValueType(0);
Craig Topperd0a31172012-01-10 06:37:29 +000015127 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Topperb72039c2011-11-30 09:10:50 +000015128 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
15129 isHorizontalBinOp(Op0, Op1, true))
Craig Topper54f952a2011-11-19 09:02:40 +000015130 return DAG.getNode(X86ISD::HSUB, N->getDebugLoc(), VT, Op0, Op1);
15131
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015132 return OptimizeConditionalInDecrement(N, DAG);
15133}
15134
Dan Gohman475871a2008-07-27 21:46:04 +000015135SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000015136 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000015137 SelectionDAG &DAG = DCI.DAG;
15138 switch (N->getOpcode()) {
15139 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000015140 case ISD::EXTRACT_VECTOR_ELT:
Craig Topper89f4e662012-03-20 07:17:59 +000015141 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, DCI);
Duncan Sands6bcd2192011-09-17 16:49:39 +000015142 case ISD::VSELECT:
Nadav Rotemcc616562012-01-15 19:27:55 +000015143 case ISD::SELECT: return PerformSELECTCombine(N, DAG, DCI, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000015144 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Craig Topper54f952a2011-11-19 09:02:40 +000015145 case ISD::ADD: return PerformAddCombine(N, DAG, Subtarget);
15146 case ISD::SUB: return PerformSubCombine(N, DAG, Subtarget);
Chris Lattner23a01992010-12-20 01:37:09 +000015147 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000015148 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000015149 case ISD::SHL:
15150 case ISD::SRA:
Mon P Wang845b1892012-02-01 22:15:20 +000015151 case ISD::SRL: return PerformShiftCombine(N, DAG, DCI, Subtarget);
Nate Begemanb65c1752010-12-17 22:55:37 +000015152 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000015153 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Craig Topperb4c94572011-10-21 06:55:01 +000015154 case ISD::XOR: return PerformXorCombine(N, DAG, DCI, Subtarget);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000015155 case ISD::LOAD: return PerformLOADCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000015156 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000015157 case ISD::SINT_TO_FP: return PerformSINT_TO_FPCombine(N, DAG, this);
Duncan Sands17470be2011-09-22 20:15:48 +000015158 case ISD::FADD: return PerformFADDCombine(N, DAG, Subtarget);
15159 case ISD::FSUB: return PerformFSUBCombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000015160 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000015161 case X86ISD::FOR: return PerformFORCombine(N, DAG);
15162 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000015163 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000015164 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Elena Demikhovsky1da58672012-04-22 09:39:03 +000015165 case ISD::ANY_EXTEND:
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015166 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG, Subtarget);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015167 case ISD::SIGN_EXTEND: return PerformSExtCombine(N, DAG, DCI, Subtarget);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000015168 case ISD::TRUNCATE: return PerformTruncateCombine(N, DAG, DCI);
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015169 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG);
Craig Topperb3982da2011-12-31 23:50:21 +000015170 case X86ISD::SHUFP: // Handle all target specific shuffles
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000015171 case X86ISD::PALIGN:
Craig Topper34671b82011-12-06 08:21:25 +000015172 case X86ISD::UNPCKH:
15173 case X86ISD::UNPCKL:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000015174 case X86ISD::MOVHLPS:
15175 case X86ISD::MOVLHPS:
15176 case X86ISD::PSHUFD:
15177 case X86ISD::PSHUFHW:
15178 case X86ISD::PSHUFLW:
15179 case X86ISD::MOVSS:
15180 case X86ISD::MOVSD:
Craig Topper316cd2a2011-11-30 06:25:25 +000015181 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +000015182 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000015183 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI,Subtarget);
Evan Cheng206ee9d2006-07-07 08:33:52 +000015184 }
15185
Dan Gohman475871a2008-07-27 21:46:04 +000015186 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000015187}
15188
Evan Chenge5b51ac2010-04-17 06:13:15 +000015189/// isTypeDesirableForOp - Return true if the target has native support for
15190/// the specified value type and it is 'desirable' to use the type for the
15191/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
15192/// instruction encodings are longer and some i16 instructions are slow.
15193bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
15194 if (!isTypeLegal(VT))
15195 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015196 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000015197 return true;
15198
15199 switch (Opc) {
15200 default:
15201 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000015202 case ISD::LOAD:
15203 case ISD::SIGN_EXTEND:
15204 case ISD::ZERO_EXTEND:
15205 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000015206 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000015207 case ISD::SRL:
15208 case ISD::SUB:
15209 case ISD::ADD:
15210 case ISD::MUL:
15211 case ISD::AND:
15212 case ISD::OR:
15213 case ISD::XOR:
15214 return false;
15215 }
15216}
15217
15218/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000015219/// beneficial for dag combiner to promote the specified node. If true, it
15220/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000015221bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000015222 EVT VT = Op.getValueType();
15223 if (VT != MVT::i16)
15224 return false;
15225
Evan Cheng4c26e932010-04-19 19:29:22 +000015226 bool Promote = false;
15227 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015228 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000015229 default: break;
15230 case ISD::LOAD: {
15231 LoadSDNode *LD = cast<LoadSDNode>(Op);
15232 // If the non-extending load has a single use and it's not live out, then it
15233 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015234 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
15235 Op.hasOneUse()*/) {
15236 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
15237 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
15238 // The only case where we'd want to promote LOAD (rather then it being
15239 // promoted as an operand is when it's only use is liveout.
15240 if (UI->getOpcode() != ISD::CopyToReg)
15241 return false;
15242 }
15243 }
Evan Cheng4c26e932010-04-19 19:29:22 +000015244 Promote = true;
15245 break;
15246 }
15247 case ISD::SIGN_EXTEND:
15248 case ISD::ZERO_EXTEND:
15249 case ISD::ANY_EXTEND:
15250 Promote = true;
15251 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000015252 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015253 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000015254 SDValue N0 = Op.getOperand(0);
15255 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000015256 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000015257 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000015258 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000015259 break;
15260 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000015261 case ISD::ADD:
15262 case ISD::MUL:
15263 case ISD::AND:
15264 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000015265 case ISD::XOR:
15266 Commute = true;
15267 // fallthrough
15268 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000015269 SDValue N0 = Op.getOperand(0);
15270 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000015271 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015272 return false;
15273 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000015274 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015275 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000015276 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015277 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000015278 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015279 }
15280 }
15281
15282 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000015283 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015284}
15285
Evan Cheng60c07e12006-07-05 22:17:51 +000015286//===----------------------------------------------------------------------===//
15287// X86 Inline Assembly Support
15288//===----------------------------------------------------------------------===//
15289
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015290namespace {
15291 // Helper to match a string separated by whitespace.
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015292 bool matchAsmImpl(StringRef s, ArrayRef<const StringRef *> args) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015293 s = s.substr(s.find_first_not_of(" \t")); // Skip leading whitespace.
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015294
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015295 for (unsigned i = 0, e = args.size(); i != e; ++i) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015296 StringRef piece(*args[i]);
15297 if (!s.startswith(piece)) // Check if the piece matches.
15298 return false;
15299
15300 s = s.substr(piece.size());
15301 StringRef::size_type pos = s.find_first_not_of(" \t");
15302 if (pos == 0) // We matched a prefix.
15303 return false;
15304
15305 s = s.substr(pos);
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015306 }
15307
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015308 return s.empty();
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015309 }
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015310 const VariadicFunction1<bool, StringRef, StringRef, matchAsmImpl> matchAsm={};
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015311}
15312
Chris Lattnerb8105652009-07-20 17:51:36 +000015313bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
15314 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
Chris Lattnerb8105652009-07-20 17:51:36 +000015315
15316 std::string AsmStr = IA->getAsmString();
15317
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015318 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
15319 if (!Ty || Ty->getBitWidth() % 16 != 0)
15320 return false;
15321
Chris Lattnerb8105652009-07-20 17:51:36 +000015322 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000015323 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000015324 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000015325
15326 switch (AsmPieces.size()) {
15327 default: return false;
15328 case 1:
Chris Lattner7a2bdde2011-04-15 05:18:47 +000015329 // FIXME: this should verify that we are targeting a 486 or better. If not,
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015330 // we will turn this bswap into something that will be lowered to logical
15331 // ops instead of emitting the bswap asm. For now, we don't support 486 or
15332 // lower so don't worry about this.
Chris Lattnerb8105652009-07-20 17:51:36 +000015333 // bswap $0
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015334 if (matchAsm(AsmPieces[0], "bswap", "$0") ||
15335 matchAsm(AsmPieces[0], "bswapl", "$0") ||
15336 matchAsm(AsmPieces[0], "bswapq", "$0") ||
15337 matchAsm(AsmPieces[0], "bswap", "${0:q}") ||
15338 matchAsm(AsmPieces[0], "bswapl", "${0:q}") ||
15339 matchAsm(AsmPieces[0], "bswapq", "${0:q}")) {
Chris Lattnerb8105652009-07-20 17:51:36 +000015340 // No need to check constraints, nothing other than the equivalent of
15341 // "=r,0" would be valid here.
Evan Cheng55d42002011-01-08 01:24:27 +000015342 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015343 }
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015344
Chris Lattnerb8105652009-07-20 17:51:36 +000015345 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000015346 if (CI->getType()->isIntegerTy(16) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015347 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015348 (matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") ||
15349 matchAsm(AsmPieces[0], "rolw", "$$8,", "${0:w}"))) {
Dan Gohman0ef701e2010-03-04 19:58:08 +000015350 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000015351 const std::string &ConstraintsStr = IA->getConstraintString();
15352 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000015353 std::sort(AsmPieces.begin(), AsmPieces.end());
15354 if (AsmPieces.size() == 4 &&
15355 AsmPieces[0] == "~{cc}" &&
15356 AsmPieces[1] == "~{dirflag}" &&
15357 AsmPieces[2] == "~{flags}" &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015358 AsmPieces[3] == "~{fpsr}")
15359 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015360 }
15361 break;
15362 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000015363 if (CI->getType()->isIntegerTy(32) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015364 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015365 matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") &&
15366 matchAsm(AsmPieces[1], "rorl", "$$16,", "$0") &&
15367 matchAsm(AsmPieces[2], "rorw", "$$8,", "${0:w}")) {
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015368 AsmPieces.clear();
15369 const std::string &ConstraintsStr = IA->getConstraintString();
15370 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
15371 std::sort(AsmPieces.begin(), AsmPieces.end());
15372 if (AsmPieces.size() == 4 &&
15373 AsmPieces[0] == "~{cc}" &&
15374 AsmPieces[1] == "~{dirflag}" &&
15375 AsmPieces[2] == "~{flags}" &&
15376 AsmPieces[3] == "~{fpsr}")
15377 return IntrinsicLowering::LowerToByteSwap(CI);
Peter Collingbourne948cf022010-11-13 19:54:30 +000015378 }
Evan Cheng55d42002011-01-08 01:24:27 +000015379
15380 if (CI->getType()->isIntegerTy(64)) {
15381 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
15382 if (Constraints.size() >= 2 &&
15383 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
15384 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
15385 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015386 if (matchAsm(AsmPieces[0], "bswap", "%eax") &&
15387 matchAsm(AsmPieces[1], "bswap", "%edx") &&
15388 matchAsm(AsmPieces[2], "xchgl", "%eax,", "%edx"))
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015389 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015390 }
15391 }
15392 break;
15393 }
15394 return false;
15395}
15396
15397
15398
Chris Lattnerf4dff842006-07-11 02:54:03 +000015399/// getConstraintType - Given a constraint letter, return the type of
15400/// constraint it is for this target.
15401X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000015402X86TargetLowering::getConstraintType(const std::string &Constraint) const {
15403 if (Constraint.size() == 1) {
15404 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000015405 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000015406 case 'q':
15407 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000015408 case 'f':
15409 case 't':
15410 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000015411 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000015412 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000015413 case 'Y':
Eric Christopher31b5f002011-07-07 22:29:07 +000015414 case 'l':
Chris Lattner4234f572007-03-25 02:14:49 +000015415 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000015416 case 'a':
15417 case 'b':
15418 case 'c':
15419 case 'd':
15420 case 'S':
15421 case 'D':
15422 case 'A':
15423 return C_Register;
15424 case 'I':
15425 case 'J':
15426 case 'K':
15427 case 'L':
15428 case 'M':
15429 case 'N':
15430 case 'G':
15431 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000015432 case 'e':
15433 case 'Z':
15434 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000015435 default:
15436 break;
15437 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000015438 }
Chris Lattner4234f572007-03-25 02:14:49 +000015439 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000015440}
15441
John Thompson44ab89e2010-10-29 17:29:13 +000015442/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000015443/// This object must already have been set up with the operand type
15444/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000015445TargetLowering::ConstraintWeight
15446 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000015447 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000015448 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015449 Value *CallOperandVal = info.CallOperandVal;
15450 // If we don't have a value, we can't do a match,
15451 // but allow it at the lowest weight.
15452 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000015453 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +000015454 Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000015455 // Look at the constraint type.
15456 switch (*constraint) {
15457 default:
John Thompson44ab89e2010-10-29 17:29:13 +000015458 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
15459 case 'R':
15460 case 'q':
15461 case 'Q':
15462 case 'a':
15463 case 'b':
15464 case 'c':
15465 case 'd':
15466 case 'S':
15467 case 'D':
15468 case 'A':
15469 if (CallOperandVal->getType()->isIntegerTy())
15470 weight = CW_SpecificReg;
15471 break;
15472 case 'f':
15473 case 't':
15474 case 'u':
15475 if (type->isFloatingPointTy())
15476 weight = CW_SpecificReg;
15477 break;
15478 case 'y':
Chris Lattner2a786eb2010-12-19 20:19:20 +000015479 if (type->isX86_MMXTy() && Subtarget->hasMMX())
John Thompson44ab89e2010-10-29 17:29:13 +000015480 weight = CW_SpecificReg;
15481 break;
15482 case 'x':
15483 case 'Y':
Craig Topper1accb7e2012-01-10 06:54:16 +000015484 if (((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasSSE1()) ||
Eric Christopher55487552012-01-07 01:02:09 +000015485 ((type->getPrimitiveSizeInBits() == 256) && Subtarget->hasAVX()))
John Thompson44ab89e2010-10-29 17:29:13 +000015486 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015487 break;
15488 case 'I':
15489 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
15490 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000015491 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015492 }
15493 break;
John Thompson44ab89e2010-10-29 17:29:13 +000015494 case 'J':
15495 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15496 if (C->getZExtValue() <= 63)
15497 weight = CW_Constant;
15498 }
15499 break;
15500 case 'K':
15501 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15502 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
15503 weight = CW_Constant;
15504 }
15505 break;
15506 case 'L':
15507 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15508 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
15509 weight = CW_Constant;
15510 }
15511 break;
15512 case 'M':
15513 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15514 if (C->getZExtValue() <= 3)
15515 weight = CW_Constant;
15516 }
15517 break;
15518 case 'N':
15519 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15520 if (C->getZExtValue() <= 0xff)
15521 weight = CW_Constant;
15522 }
15523 break;
15524 case 'G':
15525 case 'C':
15526 if (dyn_cast<ConstantFP>(CallOperandVal)) {
15527 weight = CW_Constant;
15528 }
15529 break;
15530 case 'e':
15531 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15532 if ((C->getSExtValue() >= -0x80000000LL) &&
15533 (C->getSExtValue() <= 0x7fffffffLL))
15534 weight = CW_Constant;
15535 }
15536 break;
15537 case 'Z':
15538 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15539 if (C->getZExtValue() <= 0xffffffff)
15540 weight = CW_Constant;
15541 }
15542 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015543 }
15544 return weight;
15545}
15546
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015547/// LowerXConstraint - try to replace an X constraint, which matches anything,
15548/// with another that has more specific requirements based on the type of the
15549/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000015550const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000015551LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000015552 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
15553 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000015554 if (ConstraintVT.isFloatingPoint()) {
Craig Topper1accb7e2012-01-10 06:54:16 +000015555 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000015556 return "Y";
Craig Topper1accb7e2012-01-10 06:54:16 +000015557 if (Subtarget->hasSSE1())
Chris Lattner5e764232008-04-26 23:02:14 +000015558 return "x";
15559 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015560
Chris Lattner5e764232008-04-26 23:02:14 +000015561 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015562}
15563
Chris Lattner48884cd2007-08-25 00:47:38 +000015564/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
15565/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000015566void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +000015567 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000015568 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000015569 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000015570 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000015571
Eric Christopher100c8332011-06-02 23:16:42 +000015572 // Only support length 1 constraints for now.
15573 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +000015574
Eric Christopher100c8332011-06-02 23:16:42 +000015575 char ConstraintLetter = Constraint[0];
15576 switch (ConstraintLetter) {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015577 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000015578 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000015579 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015580 if (C->getZExtValue() <= 31) {
15581 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015582 break;
15583 }
Devang Patel84f7fd22007-03-17 00:13:28 +000015584 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015585 return;
Evan Cheng364091e2008-09-22 23:57:37 +000015586 case 'J':
15587 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015588 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000015589 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15590 break;
15591 }
15592 }
15593 return;
15594 case 'K':
15595 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015596 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000015597 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15598 break;
15599 }
15600 }
15601 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000015602 case 'N':
15603 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015604 if (C->getZExtValue() <= 255) {
15605 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015606 break;
15607 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000015608 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015609 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000015610 case 'e': {
15611 // 32-bit signed value
15612 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015613 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15614 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015615 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015616 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000015617 break;
15618 }
15619 // FIXME gcc accepts some relocatable values here too, but only in certain
15620 // memory models; it's complicated.
15621 }
15622 return;
15623 }
15624 case 'Z': {
15625 // 32-bit unsigned value
15626 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015627 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15628 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015629 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15630 break;
15631 }
15632 }
15633 // FIXME gcc accepts some relocatable values here too, but only in certain
15634 // memory models; it's complicated.
15635 return;
15636 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015637 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015638 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000015639 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015640 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015641 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000015642 break;
15643 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015644
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015645 // In any sort of PIC mode addresses need to be computed at runtime by
15646 // adding in a register or some sort of table lookup. These can't
15647 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000015648 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015649 return;
15650
Chris Lattnerdc43a882007-05-03 16:52:29 +000015651 // If we are in non-pic codegen mode, we allow the address of a global (with
15652 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000015653 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015654 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000015655
Chris Lattner49921962009-05-08 18:23:14 +000015656 // Match either (GA), (GA+C), (GA+C1+C2), etc.
15657 while (1) {
15658 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
15659 Offset += GA->getOffset();
15660 break;
15661 } else if (Op.getOpcode() == ISD::ADD) {
15662 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15663 Offset += C->getZExtValue();
15664 Op = Op.getOperand(0);
15665 continue;
15666 }
15667 } else if (Op.getOpcode() == ISD::SUB) {
15668 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15669 Offset += -C->getZExtValue();
15670 Op = Op.getOperand(0);
15671 continue;
15672 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015673 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015674
Chris Lattner49921962009-05-08 18:23:14 +000015675 // Otherwise, this isn't something we can handle, reject it.
15676 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015677 }
Eric Christopherfd179292009-08-27 18:07:15 +000015678
Dan Gohman46510a72010-04-15 01:51:59 +000015679 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015680 // If we require an extra load to get this address, as in PIC mode, we
15681 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000015682 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
15683 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015684 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000015685
Devang Patel0d881da2010-07-06 22:08:15 +000015686 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
15687 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000015688 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015689 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015690 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015691
Gabor Greifba36cb52008-08-28 21:40:38 +000015692 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000015693 Ops.push_back(Result);
15694 return;
15695 }
Dale Johannesen1784d162010-06-25 21:55:36 +000015696 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015697}
15698
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015699std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000015700X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000015701 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000015702 // First, see if this is a constraint that directly corresponds to an LLVM
15703 // register class.
15704 if (Constraint.size() == 1) {
15705 // GCC Constraint Letters
15706 switch (Constraint[0]) {
15707 default: break;
Eric Christopherd176af82011-06-29 17:23:50 +000015708 // TODO: Slight differences here in allocation order and leaving
15709 // RIP in the class. Do they matter any more here than they do
15710 // in the normal allocation?
15711 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
15712 if (Subtarget->is64Bit()) {
Craig Topperc9099502012-04-20 06:31:50 +000015713 if (VT == MVT::i32 || VT == MVT::f32)
15714 return std::make_pair(0U, &X86::GR32RegClass);
15715 if (VT == MVT::i16)
15716 return std::make_pair(0U, &X86::GR16RegClass);
15717 if (VT == MVT::i8 || VT == MVT::i1)
15718 return std::make_pair(0U, &X86::GR8RegClass);
15719 if (VT == MVT::i64 || VT == MVT::f64)
15720 return std::make_pair(0U, &X86::GR64RegClass);
15721 break;
Eric Christopherd176af82011-06-29 17:23:50 +000015722 }
15723 // 32-bit fallthrough
15724 case 'Q': // Q_REGS
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015725 if (VT == MVT::i32 || VT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +000015726 return std::make_pair(0U, &X86::GR32_ABCDRegClass);
15727 if (VT == MVT::i16)
15728 return std::make_pair(0U, &X86::GR16_ABCDRegClass);
15729 if (VT == MVT::i8 || VT == MVT::i1)
15730 return std::make_pair(0U, &X86::GR8_ABCD_LRegClass);
15731 if (VT == MVT::i64)
15732 return std::make_pair(0U, &X86::GR64_ABCDRegClass);
Eric Christopherd176af82011-06-29 17:23:50 +000015733 break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015734 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000015735 case 'l': // INDEX_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015736 if (VT == MVT::i8 || VT == MVT::i1)
Craig Topperc9099502012-04-20 06:31:50 +000015737 return std::make_pair(0U, &X86::GR8RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015738 if (VT == MVT::i16)
Craig Topperc9099502012-04-20 06:31:50 +000015739 return std::make_pair(0U, &X86::GR16RegClass);
Eric Christopher2bbecd82011-05-19 21:33:47 +000015740 if (VT == MVT::i32 || VT == MVT::f32 || !Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +000015741 return std::make_pair(0U, &X86::GR32RegClass);
15742 return std::make_pair(0U, &X86::GR64RegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015743 case 'R': // LEGACY_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015744 if (VT == MVT::i8 || VT == MVT::i1)
Craig Topperc9099502012-04-20 06:31:50 +000015745 return std::make_pair(0U, &X86::GR8_NOREXRegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015746 if (VT == MVT::i16)
Craig Topperc9099502012-04-20 06:31:50 +000015747 return std::make_pair(0U, &X86::GR16_NOREXRegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015748 if (VT == MVT::i32 || !Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +000015749 return std::make_pair(0U, &X86::GR32_NOREXRegClass);
15750 return std::make_pair(0U, &X86::GR64_NOREXRegClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015751 case 'f': // FP Stack registers.
15752 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
15753 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000015754 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Craig Topperc9099502012-04-20 06:31:50 +000015755 return std::make_pair(0U, &X86::RFP32RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015756 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Craig Topperc9099502012-04-20 06:31:50 +000015757 return std::make_pair(0U, &X86::RFP64RegClass);
15758 return std::make_pair(0U, &X86::RFP80RegClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000015759 case 'y': // MMX_REGS if MMX allowed.
15760 if (!Subtarget->hasMMX()) break;
Craig Topperc9099502012-04-20 06:31:50 +000015761 return std::make_pair(0U, &X86::VR64RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015762 case 'Y': // SSE_REGS if SSE2 allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000015763 if (!Subtarget->hasSSE2()) break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015764 // FALL THROUGH.
Eric Christopher55487552012-01-07 01:02:09 +000015765 case 'x': // SSE_REGS if SSE1 allowed or AVX_REGS if AVX allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000015766 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000015767
Owen Anderson825b72b2009-08-11 20:47:22 +000015768 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000015769 default: break;
15770 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015771 case MVT::f32:
15772 case MVT::i32:
Craig Topperc9099502012-04-20 06:31:50 +000015773 return std::make_pair(0U, &X86::FR32RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015774 case MVT::f64:
15775 case MVT::i64:
Craig Topperc9099502012-04-20 06:31:50 +000015776 return std::make_pair(0U, &X86::FR64RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015777 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015778 case MVT::v16i8:
15779 case MVT::v8i16:
15780 case MVT::v4i32:
15781 case MVT::v2i64:
15782 case MVT::v4f32:
15783 case MVT::v2f64:
Craig Topperc9099502012-04-20 06:31:50 +000015784 return std::make_pair(0U, &X86::VR128RegClass);
Eric Christopher55487552012-01-07 01:02:09 +000015785 // AVX types.
15786 case MVT::v32i8:
15787 case MVT::v16i16:
15788 case MVT::v8i32:
15789 case MVT::v4i64:
15790 case MVT::v8f32:
15791 case MVT::v4f64:
Craig Topperc9099502012-04-20 06:31:50 +000015792 return std::make_pair(0U, &X86::VR256RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015793 }
Chris Lattnerad043e82007-04-09 05:11:28 +000015794 break;
15795 }
15796 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015797
Chris Lattnerf76d1802006-07-31 23:26:50 +000015798 // Use the default implementation in TargetLowering to convert the register
15799 // constraint into a member of a register class.
15800 std::pair<unsigned, const TargetRegisterClass*> Res;
15801 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000015802
15803 // Not found as a standard register?
15804 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015805 // Map st(0) -> st(7) -> ST0
15806 if (Constraint.size() == 7 && Constraint[0] == '{' &&
15807 tolower(Constraint[1]) == 's' &&
15808 tolower(Constraint[2]) == 't' &&
15809 Constraint[3] == '(' &&
15810 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
15811 Constraint[5] == ')' &&
15812 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000015813
Chris Lattner56d77c72009-09-13 22:41:48 +000015814 Res.first = X86::ST0+Constraint[4]-'0';
Craig Topperc9099502012-04-20 06:31:50 +000015815 Res.second = &X86::RFP80RegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015816 return Res;
15817 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015818
Chris Lattner56d77c72009-09-13 22:41:48 +000015819 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015820 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000015821 Res.first = X86::ST0;
Craig Topperc9099502012-04-20 06:31:50 +000015822 Res.second = &X86::RFP80RegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015823 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000015824 }
Chris Lattner56d77c72009-09-13 22:41:48 +000015825
15826 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015827 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015828 Res.first = X86::EFLAGS;
Craig Topperc9099502012-04-20 06:31:50 +000015829 Res.second = &X86::CCRRegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015830 return Res;
15831 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015832
Dale Johannesen330169f2008-11-13 21:52:36 +000015833 // 'A' means EAX + EDX.
15834 if (Constraint == "A") {
15835 Res.first = X86::EAX;
Craig Topperc9099502012-04-20 06:31:50 +000015836 Res.second = &X86::GR32_ADRegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015837 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000015838 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000015839 return Res;
15840 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015841
Chris Lattnerf76d1802006-07-31 23:26:50 +000015842 // Otherwise, check to see if this is a register class of the wrong value
15843 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
15844 // turn into {ax},{dx}.
15845 if (Res.second->hasType(VT))
15846 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015847
Chris Lattnerf76d1802006-07-31 23:26:50 +000015848 // All of the single-register GCC register classes map their values onto
15849 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
15850 // really want an 8-bit or 32-bit register, map to the appropriate register
15851 // class and return the appropriate register.
Craig Topperc9099502012-04-20 06:31:50 +000015852 if (Res.second == &X86::GR16RegClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000015853 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015854 unsigned DestReg = 0;
15855 switch (Res.first) {
15856 default: break;
15857 case X86::AX: DestReg = X86::AL; break;
15858 case X86::DX: DestReg = X86::DL; break;
15859 case X86::CX: DestReg = X86::CL; break;
15860 case X86::BX: DestReg = X86::BL; break;
15861 }
15862 if (DestReg) {
15863 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000015864 Res.second = &X86::GR8RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015865 }
Owen Anderson825b72b2009-08-11 20:47:22 +000015866 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015867 unsigned DestReg = 0;
15868 switch (Res.first) {
15869 default: break;
15870 case X86::AX: DestReg = X86::EAX; break;
15871 case X86::DX: DestReg = X86::EDX; break;
15872 case X86::CX: DestReg = X86::ECX; break;
15873 case X86::BX: DestReg = X86::EBX; break;
15874 case X86::SI: DestReg = X86::ESI; break;
15875 case X86::DI: DestReg = X86::EDI; break;
15876 case X86::BP: DestReg = X86::EBP; break;
15877 case X86::SP: DestReg = X86::ESP; break;
15878 }
15879 if (DestReg) {
15880 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000015881 Res.second = &X86::GR32RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015882 }
Owen Anderson825b72b2009-08-11 20:47:22 +000015883 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015884 unsigned DestReg = 0;
15885 switch (Res.first) {
15886 default: break;
15887 case X86::AX: DestReg = X86::RAX; break;
15888 case X86::DX: DestReg = X86::RDX; break;
15889 case X86::CX: DestReg = X86::RCX; break;
15890 case X86::BX: DestReg = X86::RBX; break;
15891 case X86::SI: DestReg = X86::RSI; break;
15892 case X86::DI: DestReg = X86::RDI; break;
15893 case X86::BP: DestReg = X86::RBP; break;
15894 case X86::SP: DestReg = X86::RSP; break;
15895 }
15896 if (DestReg) {
15897 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000015898 Res.second = &X86::GR64RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015899 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000015900 }
Craig Topperc9099502012-04-20 06:31:50 +000015901 } else if (Res.second == &X86::FR32RegClass ||
15902 Res.second == &X86::FR64RegClass ||
15903 Res.second == &X86::VR128RegClass) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015904 // Handle references to XMM physical registers that got mapped into the
15905 // wrong class. This can happen with constraints like {xmm0} where the
15906 // target independent register mapper will just pick the first match it can
15907 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000015908 if (VT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +000015909 Res.second = &X86::FR32RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000015910 else if (VT == MVT::f64)
Craig Topperc9099502012-04-20 06:31:50 +000015911 Res.second = &X86::FR64RegClass;
15912 else if (X86::VR128RegClass.hasType(VT))
15913 Res.second = &X86::VR128RegClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000015914 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015915
Chris Lattnerf76d1802006-07-31 23:26:50 +000015916 return Res;
15917}