blob: 48ec8a2f351b818a1a982fea303f73064184f817 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Craig Topper1bf724b2012-02-19 07:15:48 +000016#include "X86ISelLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000017#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000018#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000019#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
David Greene583b68f2011-02-17 19:18:59 +000021#include "Utils/X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Evan Cheng55d42002011-01-08 01:24:27 +000031#include "llvm/CodeGen/IntrinsicLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000032#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000033#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000035#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000036#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000038#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000039#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000040#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/MC/MCSymbol.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000045#include "llvm/ADT/VariadicFunction.h"
Evan Cheng485fafc2011-03-21 01:19:09 +000046#include "llvm/Support/CallSite.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
48#include "llvm/Support/ErrorHandling.h"
49#include "llvm/Support/MathExtras.h"
Rafael Espindola151ab3e2011-08-30 19:47:04 +000050#include "llvm/Target/TargetOptions.h"
Benjamin Kramer9c683542012-01-30 15:16:21 +000051#include <bitset>
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000052using namespace llvm;
53
Evan Chengb1712452010-01-27 06:25:16 +000054STATISTIC(NumTailCalls, "Number of tail calls");
55
Evan Cheng10e86422008-04-25 19:11:04 +000056// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000057static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000058 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000059
David Greenea5f26012011-02-07 19:36:54 +000060/// Generate a DAG to grab 128-bits from a vector > 128 bits. This
61/// sets things up to match to an AVX VEXTRACTF128 instruction or a
David Greene74a579d2011-02-10 16:57:36 +000062/// simple subregister reference. Idx is an index in the 128 bits we
63/// want. It need not be aligned to a 128-bit bounday. That makes
64/// lowering EXTRACT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +000065static SDValue Extract128BitVector(SDValue Vec,
66 SDValue Idx,
67 SelectionDAG &DAG,
68 DebugLoc dl) {
69 EVT VT = Vec.getValueType();
70 assert(VT.getSizeInBits() == 256 && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +000071 EVT ElVT = VT.getVectorElementType();
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +000072 int Factor = VT.getSizeInBits()/128;
73 EVT ResultVT = EVT::getVectorVT(*DAG.getContext(), ElVT,
74 VT.getVectorNumElements()/Factor);
David Greenea5f26012011-02-07 19:36:54 +000075
76 // Extract from UNDEF is UNDEF.
77 if (Vec.getOpcode() == ISD::UNDEF)
78 return DAG.getNode(ISD::UNDEF, dl, ResultVT);
79
80 if (isa<ConstantSDNode>(Idx)) {
81 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
82
83 // Extract the relevant 128 bits. Generate an EXTRACT_SUBVECTOR
84 // we can match to VEXTRACTF128.
85 unsigned ElemsPerChunk = 128 / ElVT.getSizeInBits();
86
87 // This is the index of the first element of the 128-bit chunk
88 // we want.
89 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits()) / 128)
90 * ElemsPerChunk);
91
92 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +000093 SDValue Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, ResultVT, Vec,
94 VecIdx);
95
96 return Result;
97 }
98
99 return SDValue();
100}
101
102/// Generate a DAG to put 128-bits into a vector > 128 bits. This
103/// sets things up to match to an AVX VINSERTF128 instruction or a
David Greene6b381262011-02-09 15:32:06 +0000104/// simple superregister reference. Idx is an index in the 128 bits
105/// we want. It need not be aligned to a 128-bit bounday. That makes
106/// lowering INSERT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +0000107static SDValue Insert128BitVector(SDValue Result,
108 SDValue Vec,
109 SDValue Idx,
110 SelectionDAG &DAG,
111 DebugLoc dl) {
112 if (isa<ConstantSDNode>(Idx)) {
113 EVT VT = Vec.getValueType();
114 assert(VT.getSizeInBits() == 128 && "Unexpected vector size!");
115
116 EVT ElVT = VT.getVectorElementType();
David Greenea5f26012011-02-07 19:36:54 +0000117 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
David Greenea5f26012011-02-07 19:36:54 +0000118 EVT ResultVT = Result.getValueType();
119
120 // Insert the relevant 128 bits.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000121 unsigned ElemsPerChunk = 128/ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +0000122
123 // This is the index of the first element of the 128-bit chunk
124 // we want.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000125 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits())/128)
David Greenea5f26012011-02-07 19:36:54 +0000126 * ElemsPerChunk);
127
128 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +0000129 Result = DAG.getNode(ISD::INSERT_SUBVECTOR, dl, ResultVT, Result, Vec,
130 VecIdx);
131 return Result;
132 }
133
134 return SDValue();
135}
136
Chris Lattnerf0144122009-07-28 03:13:23 +0000137static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Evan Cheng2bffee22011-02-01 01:14:13 +0000138 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
139 bool is64Bit = Subtarget->is64Bit();
NAKAMURA Takumi27635382011-02-05 15:10:54 +0000140
Evan Cheng2bffee22011-02-01 01:14:13 +0000141 if (Subtarget->isTargetEnvMacho()) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000142 if (is64Bit)
143 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +0000144 return new TargetLoweringObjectFileMachO();
Michael J. Spencerec38de22010-10-10 22:04:20 +0000145 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000146
Evan Cheng203576a2011-07-20 19:50:42 +0000147 if (Subtarget->isTargetELF())
148 return new TargetLoweringObjectFileELF();
Evan Cheng2bffee22011-02-01 01:14:13 +0000149 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
Chris Lattnere019ec12010-12-19 20:07:10 +0000150 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +0000151 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +0000152}
153
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000154X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000155 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +0000156 Subtarget = &TM.getSubtarget<X86Subtarget>();
Craig Topper1accb7e2012-01-10 06:54:16 +0000157 X86ScalarSSEf64 = Subtarget->hasSSE2();
158 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +0000159 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000160
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000161 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000162 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000163
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000164 // Set up the TargetLowering object.
Chris Lattnera34b3cf2010-12-19 20:03:11 +0000165 static MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000166
167 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Duncan Sands03228082008-11-23 15:47:28 +0000168 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000169 // X86-SSE is even stranger. It uses -1 or 0 for vector masks.
170 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Eric Christopher471e4222011-06-08 23:55:35 +0000171
Eric Christopherde5e1012011-03-11 01:05:58 +0000172 // For 64-bit since we have so many registers use the ILP scheduler, for
173 // 32-bit code use the register pressure specific scheduling.
Andrew Trick922d3142012-02-01 23:20:51 +0000174 // For 32 bit Atom, use Hybrid (register pressure + latency) scheduling.
Eric Christopherde5e1012011-03-11 01:05:58 +0000175 if (Subtarget->is64Bit())
176 setSchedulingPreference(Sched::ILP);
Andrew Trick922d3142012-02-01 23:20:51 +0000177 else if (Subtarget->isAtom())
178 setSchedulingPreference(Sched::Hybrid);
Eric Christopherde5e1012011-03-11 01:05:58 +0000179 else
180 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000181 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000182
Michael J. Spencer92bf38c2010-10-10 23:11:06 +0000183 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000184 // Setup Windows compiler runtime calls.
185 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000186 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
Julien Lerougef2960822011-07-08 21:40:25 +0000187 setLibcallName(RTLIB::SREM_I64, "_allrem");
188 setLibcallName(RTLIB::UREM_I64, "_aullrem");
189 setLibcallName(RTLIB::MUL_I64, "_allmul");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000190 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000191 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Julien Lerougef2960822011-07-08 21:40:25 +0000192 setLibcallCallingConv(RTLIB::SREM_I64, CallingConv::X86_StdCall);
193 setLibcallCallingConv(RTLIB::UREM_I64, CallingConv::X86_StdCall);
194 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::X86_StdCall);
Michael J. Spencer1a2d0612012-02-24 19:01:22 +0000195
196 // The _ftol2 runtime function has an unusual calling conv, which
197 // is modeled by a special pseudo-instruction.
198 setLibcallName(RTLIB::FPTOUINT_F64_I64, 0);
199 setLibcallName(RTLIB::FPTOUINT_F32_I64, 0);
200 setLibcallName(RTLIB::FPTOUINT_F64_I32, 0);
201 setLibcallName(RTLIB::FPTOUINT_F32_I32, 0);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000202 }
203
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000204 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000205 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000206 setUseUnderscoreSetJmp(false);
207 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000208 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000209 // MS runtime is weird: it exports _setjmp, but longjmp!
210 setUseUnderscoreSetJmp(true);
211 setUseUnderscoreLongJmp(false);
212 } else {
213 setUseUnderscoreSetJmp(true);
214 setUseUnderscoreLongJmp(true);
215 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000216
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000217 // Set up the register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000218 addRegisterClass(MVT::i8, &X86::GR8RegClass);
219 addRegisterClass(MVT::i16, &X86::GR16RegClass);
220 addRegisterClass(MVT::i32, &X86::GR32RegClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000221 if (Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +0000222 addRegisterClass(MVT::i64, &X86::GR64RegClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000223
Owen Anderson825b72b2009-08-11 20:47:22 +0000224 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000225
Scott Michelfdc40a02009-02-17 22:15:04 +0000226 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000227 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000228 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000229 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000230 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000231 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
232 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000233
234 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000235 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
236 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
237 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
238 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
239 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
240 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000241
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000242 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
243 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000244 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
245 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
246 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000247
Evan Cheng25ab6902006-09-08 06:48:29 +0000248 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000249 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Bill Wendling397ae212012-01-05 02:13:20 +0000250 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000251 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000252 // We have an algorithm for SSE2->double, and we turn this into a
253 // 64-bit FILD followed by conditional FADD for other targets.
254 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000255 // We have an algorithm for SSE2, and we turn this into a 64-bit
256 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000257 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000258 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000259
260 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
261 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000262 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
263 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000264
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000265 if (!TM.Options.UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000266 // SSE has no i16 to fp conversion, only i32
267 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000268 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000269 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000270 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000271 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000272 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
273 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000274 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000275 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000276 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
277 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000278 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000279
Dale Johannesen73328d12007-09-19 23:55:34 +0000280 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
281 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000282 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
283 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000284
Evan Cheng02568ff2006-01-30 22:13:22 +0000285 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
286 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000287 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
288 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000289
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000290 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000291 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000292 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000293 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000294 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000295 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
296 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000297 }
298
299 // Handle FP_TO_UINT by promoting the destination to a larger signed
300 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
302 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
303 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000304
Evan Cheng25ab6902006-09-08 06:48:29 +0000305 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000306 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
307 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000308 } else if (!TM.Options.UseSoftFloat) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000309 // Since AVX is a superset of SSE3, only check for SSE here.
310 if (Subtarget->hasSSE1() && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000311 // Expand FP_TO_UINT into a select.
312 // FIXME: We would like to use a Custom expander here eventually to do
313 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000314 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000315 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000316 // With SSE3 we can use fisttpll to convert to a signed i64; without
317 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000318 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000319 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000320
Michael J. Spencer1a2d0612012-02-24 19:01:22 +0000321 if (isTargetFTOL()) {
322 // Use the _ftol2 runtime function, which has a pseudo-instruction
323 // to handle its weird calling convention.
324 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Custom);
325 }
326
Chris Lattner399610a2006-12-05 18:22:22 +0000327 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000328 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000329 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
330 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000331 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000332 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000333 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000334 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000335 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000336 }
Chris Lattner21f66852005-12-23 05:15:23 +0000337
Dan Gohmanb00ee212008-02-18 19:34:53 +0000338 // Scalar integer divide and remainder are lowered to use operations that
339 // produce two results, to match the available instructions. This exposes
340 // the two-result form to trivial CSE, which is able to combine x/y and x%y
341 // into a single instruction.
342 //
343 // Scalar integer multiply-high is also lowered to use two-result
344 // operations, to match the available instructions. However, plain multiply
345 // (low) operations are left as Legal, as there are single-result
346 // instructions for this in x86. Using the two-result multiply instructions
347 // when both high and low results are needed must be arranged by dagcombine.
Chris Lattnere019ec12010-12-19 20:07:10 +0000348 for (unsigned i = 0, e = 4; i != e; ++i) {
349 MVT VT = IntVTs[i];
350 setOperationAction(ISD::MULHS, VT, Expand);
351 setOperationAction(ISD::MULHU, VT, Expand);
352 setOperationAction(ISD::SDIV, VT, Expand);
353 setOperationAction(ISD::UDIV, VT, Expand);
354 setOperationAction(ISD::SREM, VT, Expand);
355 setOperationAction(ISD::UREM, VT, Expand);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000356
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000357 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000358 setOperationAction(ISD::ADDC, VT, Custom);
359 setOperationAction(ISD::ADDE, VT, Custom);
360 setOperationAction(ISD::SUBC, VT, Custom);
361 setOperationAction(ISD::SUBE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000362 }
Dan Gohmana37c9f72007-09-25 18:23:27 +0000363
Owen Anderson825b72b2009-08-11 20:47:22 +0000364 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
365 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
366 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
367 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000368 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000369 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
370 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
371 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
372 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
373 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
374 setOperationAction(ISD::FREM , MVT::f32 , Expand);
375 setOperationAction(ISD::FREM , MVT::f64 , Expand);
376 setOperationAction(ISD::FREM , MVT::f80 , Expand);
377 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000378
Chandler Carruth77821022011-12-24 12:12:34 +0000379 // Promote the i8 variants and force them on up to i32 which has a shorter
380 // encoding.
381 setOperationAction(ISD::CTTZ , MVT::i8 , Promote);
382 AddPromotedToType (ISD::CTTZ , MVT::i8 , MVT::i32);
383 setOperationAction(ISD::CTTZ_ZERO_UNDEF , MVT::i8 , Promote);
384 AddPromotedToType (ISD::CTTZ_ZERO_UNDEF , MVT::i8 , MVT::i32);
Craig Topper909652f2011-10-14 03:21:46 +0000385 if (Subtarget->hasBMI()) {
Chandler Carruthd873a4b2011-12-24 11:11:38 +0000386 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i16 , Expand);
387 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32 , Expand);
388 if (Subtarget->is64Bit())
389 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper909652f2011-10-14 03:21:46 +0000390 } else {
Craig Topper909652f2011-10-14 03:21:46 +0000391 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
392 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
393 if (Subtarget->is64Bit())
394 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
395 }
Craig Topper37f21672011-10-11 06:44:02 +0000396
397 if (Subtarget->hasLZCNT()) {
Chandler Carruth77821022011-12-24 12:12:34 +0000398 // When promoting the i8 variants, force them to i32 for a shorter
399 // encoding.
Craig Topper37f21672011-10-11 06:44:02 +0000400 setOperationAction(ISD::CTLZ , MVT::i8 , Promote);
Chandler Carruth77821022011-12-24 12:12:34 +0000401 AddPromotedToType (ISD::CTLZ , MVT::i8 , MVT::i32);
402 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Promote);
403 AddPromotedToType (ISD::CTLZ_ZERO_UNDEF, MVT::i8 , MVT::i32);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000404 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Expand);
405 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Expand);
406 if (Subtarget->is64Bit())
407 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper37f21672011-10-11 06:44:02 +0000408 } else {
409 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
410 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
411 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000412 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Custom);
413 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Custom);
414 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Custom);
415 if (Subtarget->is64Bit()) {
Craig Topper37f21672011-10-11 06:44:02 +0000416 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000417 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Custom);
418 }
Evan Cheng25ab6902006-09-08 06:48:29 +0000419 }
420
Benjamin Kramer1292c222010-12-04 20:32:23 +0000421 if (Subtarget->hasPOPCNT()) {
422 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
423 } else {
424 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
425 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
426 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
427 if (Subtarget->is64Bit())
428 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
429 }
430
Owen Anderson825b72b2009-08-11 20:47:22 +0000431 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
432 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000433
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000434 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000435 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000436 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000437 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000438 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000439 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
440 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
441 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
442 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
443 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000444 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000445 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
446 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
447 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
448 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000449 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000450 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
Andrew Trickf6c39412011-03-23 23:11:02 +0000451 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000452 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000453 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000454
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000455 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000456 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
457 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
458 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
459 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000460 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000461 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
462 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000463 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000464 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000465 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
466 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
467 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
468 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000469 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000470 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000471 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000472 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
473 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
474 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000475 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000476 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
477 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
478 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000479 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000480
Craig Topper1accb7e2012-01-10 06:54:16 +0000481 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000482 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000483
Eric Christopher9a9d2752010-07-22 02:48:34 +0000484 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000485 setOperationAction(ISD::ATOMIC_FENCE , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000486
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000487 // On X86 and X86-64, atomic operations are lowered to locked instructions.
488 // Locked instructions, in turn, have implicit fence semantics (all memory
489 // operations are flushed before issuing the locked instruction, and they
490 // are not buffered), so we can fold away the common pattern of
491 // fence-atomic-fence.
492 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000493
Mon P Wang63307c32008-05-05 19:05:59 +0000494 // Expand certain atomics
Chris Lattnere019ec12010-12-19 20:07:10 +0000495 for (unsigned i = 0, e = 4; i != e; ++i) {
496 MVT VT = IntVTs[i];
497 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
498 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
Eli Friedman327236c2011-08-24 20:50:09 +0000499 setOperationAction(ISD::ATOMIC_STORE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000500 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000501
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000502 if (!Subtarget->is64Bit()) {
Eli Friedmanf8f90f02011-08-24 22:33:28 +0000503 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000504 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
505 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
506 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
507 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
508 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
509 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
510 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000511 }
512
Eli Friedman43f51ae2011-08-26 21:21:21 +0000513 if (Subtarget->hasCmpxchg16b()) {
514 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i128, Custom);
515 }
516
Evan Cheng3c992d22006-03-07 02:02:57 +0000517 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000518 if (!Subtarget->isTargetDarwin() &&
519 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000520 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000521 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000522 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000523
Owen Anderson825b72b2009-08-11 20:47:22 +0000524 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
525 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
526 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
527 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000528 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000529 setExceptionPointerRegister(X86::RAX);
530 setExceptionSelectorRegister(X86::RDX);
531 } else {
532 setExceptionPointerRegister(X86::EAX);
533 setExceptionSelectorRegister(X86::EDX);
534 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000535 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
536 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000537
Duncan Sands4a544a72011-09-06 13:37:06 +0000538 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
539 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000540
Owen Anderson825b72b2009-08-11 20:47:22 +0000541 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000542
Nate Begemanacc398c2006-01-25 18:21:52 +0000543 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000544 setOperationAction(ISD::VASTART , MVT::Other, Custom);
545 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000546 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000547 setOperationAction(ISD::VAARG , MVT::Other, Custom);
548 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000549 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000550 setOperationAction(ISD::VAARG , MVT::Other, Expand);
551 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000552 }
Evan Chengae642192007-03-02 23:16:35 +0000553
Owen Anderson825b72b2009-08-11 20:47:22 +0000554 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
555 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eric Christopherc967ad82011-08-31 04:17:21 +0000556
557 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
558 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
559 MVT::i64 : MVT::i32, Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000560 else if (TM.Options.EnableSegmentedStacks)
Eric Christopherc967ad82011-08-31 04:17:21 +0000561 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
562 MVT::i64 : MVT::i32, Custom);
563 else
564 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
565 MVT::i64 : MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000566
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000567 if (!TM.Options.UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000568 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000569 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000570 addRegisterClass(MVT::f32, &X86::FR32RegClass);
571 addRegisterClass(MVT::f64, &X86::FR64RegClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000572
Evan Cheng223547a2006-01-31 22:28:30 +0000573 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000574 setOperationAction(ISD::FABS , MVT::f64, Custom);
575 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000576
577 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000578 setOperationAction(ISD::FNEG , MVT::f64, Custom);
579 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000580
Evan Cheng68c47cb2007-01-05 07:55:56 +0000581 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000582 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
583 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000584
Stuart Hastings4fd0dee2011-06-01 04:39:42 +0000585 // Lower this to FGETSIGNx86 plus an AND.
586 setOperationAction(ISD::FGETSIGN, MVT::i64, Custom);
587 setOperationAction(ISD::FGETSIGN, MVT::i32, Custom);
588
Evan Chengd25e9e82006-02-02 00:28:23 +0000589 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000590 setOperationAction(ISD::FSIN , MVT::f64, Expand);
591 setOperationAction(ISD::FCOS , MVT::f64, Expand);
592 setOperationAction(ISD::FSIN , MVT::f32, Expand);
593 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000594
Chris Lattnera54aa942006-01-29 06:26:08 +0000595 // Expand FP immediates into loads from the stack, except for the special
596 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000597 addLegalFPImmediate(APFloat(+0.0)); // xorpd
598 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000599 } else if (!TM.Options.UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000600 // Use SSE for f32, x87 for f64.
601 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000602 addRegisterClass(MVT::f32, &X86::FR32RegClass);
603 addRegisterClass(MVT::f64, &X86::RFP64RegClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000604
605 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000606 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000607
608 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000609 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000610
Owen Anderson825b72b2009-08-11 20:47:22 +0000611 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000612
613 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000614 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
615 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000616
617 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000618 setOperationAction(ISD::FSIN , MVT::f32, Expand);
619 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000620
Nate Begemane1795842008-02-14 08:57:00 +0000621 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000622 addLegalFPImmediate(APFloat(+0.0f)); // xorps
623 addLegalFPImmediate(APFloat(+0.0)); // FLD0
624 addLegalFPImmediate(APFloat(+1.0)); // FLD1
625 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
626 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
627
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000628 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000629 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
630 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000631 }
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000632 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000633 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000634 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000635 addRegisterClass(MVT::f64, &X86::RFP64RegClass);
636 addRegisterClass(MVT::f32, &X86::RFP32RegClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000637
Owen Anderson825b72b2009-08-11 20:47:22 +0000638 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
639 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
640 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
641 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000642
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000643 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000644 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
645 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000646 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000647 addLegalFPImmediate(APFloat(+0.0)); // FLD0
648 addLegalFPImmediate(APFloat(+1.0)); // FLD1
649 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
650 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000651 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
652 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
653 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
654 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000655 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000656
Cameron Zwarich33390842011-07-08 21:39:21 +0000657 // We don't support FMA.
658 setOperationAction(ISD::FMA, MVT::f64, Expand);
659 setOperationAction(ISD::FMA, MVT::f32, Expand);
660
Dale Johannesen59a58732007-08-05 18:49:15 +0000661 // Long double always uses X87.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000662 if (!TM.Options.UseSoftFloat) {
Craig Topperc9099502012-04-20 06:31:50 +0000663 addRegisterClass(MVT::f80, &X86::RFP80RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000664 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
665 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000666 {
Benjamin Kramer98383962010-12-04 14:22:24 +0000667 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000668 addLegalFPImmediate(TmpFlt); // FLD0
669 TmpFlt.changeSign();
670 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
Benjamin Kramer98383962010-12-04 14:22:24 +0000671
672 bool ignored;
Evan Chengc7ce29b2009-02-13 22:36:38 +0000673 APFloat TmpFlt2(+1.0);
674 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
675 &ignored);
676 addLegalFPImmediate(TmpFlt2); // FLD1
677 TmpFlt2.changeSign();
678 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
679 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000680
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000681 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000682 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
683 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000684 }
Cameron Zwarich33390842011-07-08 21:39:21 +0000685
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000686 setOperationAction(ISD::FFLOOR, MVT::f80, Expand);
687 setOperationAction(ISD::FCEIL, MVT::f80, Expand);
688 setOperationAction(ISD::FTRUNC, MVT::f80, Expand);
689 setOperationAction(ISD::FRINT, MVT::f80, Expand);
690 setOperationAction(ISD::FNEARBYINT, MVT::f80, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000691 setOperationAction(ISD::FMA, MVT::f80, Expand);
Dale Johannesen2f429012007-09-26 21:10:55 +0000692 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000693
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000694 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000695 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
696 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
697 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000698
Owen Anderson825b72b2009-08-11 20:47:22 +0000699 setOperationAction(ISD::FLOG, MVT::f80, Expand);
700 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
701 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
702 setOperationAction(ISD::FEXP, MVT::f80, Expand);
703 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000704
Mon P Wangf007a8b2008-11-06 05:31:54 +0000705 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000706 // (for widening) or expand (for scalarization). Then we will selectively
707 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000708 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
709 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
710 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
711 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
712 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
713 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
714 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
715 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
716 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
717 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
718 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
719 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
720 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
721 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
722 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
723 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
724 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000725 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
David Greenecfe33c42011-01-26 19:13:22 +0000726 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
727 setOperationAction(ISD::INSERT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000728 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
729 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
730 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
731 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
732 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
733 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
734 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
735 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
736 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
737 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
738 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
739 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
740 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
741 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000742 setOperationAction(ISD::CTTZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000743 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000744 setOperationAction(ISD::CTLZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000745 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
746 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
747 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
748 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
749 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
750 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
Duncan Sands28b77e92011-09-06 19:07:46 +0000751 setOperationAction(ISD::SETCC, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000752 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
753 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
754 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
755 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
756 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
757 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
758 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
759 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
760 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000761 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000762 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
763 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
764 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
765 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
Nadav Rotemaec58612011-09-13 19:17:42 +0000766 setOperationAction(ISD::VSELECT, (MVT::SimpleValueType)VT, Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000767 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
768 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
769 setTruncStoreAction((MVT::SimpleValueType)VT,
770 (MVT::SimpleValueType)InnerVT, Expand);
771 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
772 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
773 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000774 }
775
Evan Chengc7ce29b2009-02-13 22:36:38 +0000776 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
777 // with -msoft-float, disable use of MMX as well.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000778 if (!TM.Options.UseSoftFloat && Subtarget->hasMMX()) {
Craig Topperc9099502012-04-20 06:31:50 +0000779 addRegisterClass(MVT::x86mmx, &X86::VR64RegClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000780 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000781 }
782
Dale Johannesen0488fb62010-09-30 23:57:10 +0000783 // MMX-sized vectors (other than x86mmx) are expected to be expanded
784 // into smaller operations.
785 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
786 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
787 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
788 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
789 setOperationAction(ISD::AND, MVT::v8i8, Expand);
790 setOperationAction(ISD::AND, MVT::v4i16, Expand);
791 setOperationAction(ISD::AND, MVT::v2i32, Expand);
792 setOperationAction(ISD::AND, MVT::v1i64, Expand);
793 setOperationAction(ISD::OR, MVT::v8i8, Expand);
794 setOperationAction(ISD::OR, MVT::v4i16, Expand);
795 setOperationAction(ISD::OR, MVT::v2i32, Expand);
796 setOperationAction(ISD::OR, MVT::v1i64, Expand);
797 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
798 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
799 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
800 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
801 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
802 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
803 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
804 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
805 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
806 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
807 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
808 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
809 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000810 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
811 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
812 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
813 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000814
Craig Topper1accb7e2012-01-10 06:54:16 +0000815 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE1()) {
Craig Topperc9099502012-04-20 06:31:50 +0000816 addRegisterClass(MVT::v4f32, &X86::VR128RegClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000817
Owen Anderson825b72b2009-08-11 20:47:22 +0000818 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
819 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
820 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
821 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
822 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
823 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
824 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
825 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
826 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
827 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
828 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000829 setOperationAction(ISD::SETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000830 }
831
Craig Topper1accb7e2012-01-10 06:54:16 +0000832 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE2()) {
Craig Topperc9099502012-04-20 06:31:50 +0000833 addRegisterClass(MVT::v2f64, &X86::VR128RegClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000834
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000835 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
836 // registers cannot be used even for integer operations.
Craig Topperc9099502012-04-20 06:31:50 +0000837 addRegisterClass(MVT::v16i8, &X86::VR128RegClass);
838 addRegisterClass(MVT::v8i16, &X86::VR128RegClass);
839 addRegisterClass(MVT::v4i32, &X86::VR128RegClass);
840 addRegisterClass(MVT::v2i64, &X86::VR128RegClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000841
Owen Anderson825b72b2009-08-11 20:47:22 +0000842 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
843 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
844 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
845 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
846 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
847 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
848 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
849 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
850 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
851 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
852 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
853 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
854 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
855 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
856 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
857 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000858
Nadav Rotem354efd82011-09-18 14:57:03 +0000859 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000860 setOperationAction(ISD::SETCC, MVT::v16i8, Custom);
861 setOperationAction(ISD::SETCC, MVT::v8i16, Custom);
862 setOperationAction(ISD::SETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000863
Owen Anderson825b72b2009-08-11 20:47:22 +0000864 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
865 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
866 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
867 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
868 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000869
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000870 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
871 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
872 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
873 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
874 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
875
Evan Cheng2c3ae372006-04-12 21:21:57 +0000876 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000877 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
878 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000879 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000880 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000881 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000882 // Do not attempt to custom lower non-128-bit vectors
883 if (!VT.is128BitVector())
884 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000885 setOperationAction(ISD::BUILD_VECTOR,
886 VT.getSimpleVT().SimpleTy, Custom);
887 setOperationAction(ISD::VECTOR_SHUFFLE,
888 VT.getSimpleVT().SimpleTy, Custom);
889 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
890 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000891 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000892
Owen Anderson825b72b2009-08-11 20:47:22 +0000893 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
894 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
895 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
896 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
897 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
898 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000899
Nate Begemancdd1eec2008-02-12 22:51:28 +0000900 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000901 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
902 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000903 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000904
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000905 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000906 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
907 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000908 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000909
910 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000911 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000912 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000913
Owen Andersond6662ad2009-08-10 20:46:15 +0000914 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000915 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000916 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000917 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000918 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000919 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000920 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000921 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000922 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000923 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000924 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000925
Owen Anderson825b72b2009-08-11 20:47:22 +0000926 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000927
Evan Cheng2c3ae372006-04-12 21:21:57 +0000928 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000929 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
930 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
931 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
932 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000933
Owen Anderson825b72b2009-08-11 20:47:22 +0000934 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
935 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000936 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000937
Craig Topperd0a31172012-01-10 06:37:29 +0000938 if (Subtarget->hasSSE41()) {
Benjamin Kramerb6533972011-12-09 15:44:03 +0000939 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
940 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
941 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
942 setOperationAction(ISD::FRINT, MVT::f32, Legal);
943 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
944 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
945 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
946 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
947 setOperationAction(ISD::FRINT, MVT::f64, Legal);
948 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
949
Nate Begeman14d12ca2008-02-11 04:19:36 +0000950 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000951 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000952
Nadav Rotemfbad25e2011-09-11 15:02:23 +0000953 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
954 setOperationAction(ISD::VSELECT, MVT::v2i64, Legal);
955 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
956 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
957 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
Nadav Rotemffe3e7d2011-09-08 08:11:19 +0000958
Nate Begeman14d12ca2008-02-11 04:19:36 +0000959 // i8 and i16 vectors are custom , because the source register and source
960 // source memory operand types are not the same width. f32 vectors are
961 // custom since the immediate controlling the insert encodes additional
962 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000963 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
964 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
965 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
966 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000967
Owen Anderson825b72b2009-08-11 20:47:22 +0000968 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
969 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
970 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
971 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000972
Pete Coopera77214a2011-11-14 19:38:42 +0000973 // FIXME: these should be Legal but thats only for the case where
Chad Rosier30450e82011-12-22 22:35:21 +0000974 // the index is constant. For now custom expand to deal with that.
Nate Begeman14d12ca2008-02-11 04:19:36 +0000975 if (Subtarget->is64Bit()) {
Pete Coopera77214a2011-11-14 19:38:42 +0000976 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
977 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000978 }
979 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000980
Craig Topper1accb7e2012-01-10 06:54:16 +0000981 if (Subtarget->hasSSE2()) {
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000982 setOperationAction(ISD::SRL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000983 setOperationAction(ISD::SRL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000984
Nadav Rotem43012222011-05-11 08:12:09 +0000985 setOperationAction(ISD::SHL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000986 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000987
Nadav Rotem43012222011-05-11 08:12:09 +0000988 setOperationAction(ISD::SRA, MVT::v8i16, Custom);
Eli Friedmanf6aa6b12011-11-01 21:18:39 +0000989 setOperationAction(ISD::SRA, MVT::v16i8, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000990
991 if (Subtarget->hasAVX2()) {
992 setOperationAction(ISD::SRL, MVT::v2i64, Legal);
993 setOperationAction(ISD::SRL, MVT::v4i32, Legal);
994
995 setOperationAction(ISD::SHL, MVT::v2i64, Legal);
996 setOperationAction(ISD::SHL, MVT::v4i32, Legal);
997
998 setOperationAction(ISD::SRA, MVT::v4i32, Legal);
999 } else {
1000 setOperationAction(ISD::SRL, MVT::v2i64, Custom);
1001 setOperationAction(ISD::SRL, MVT::v4i32, Custom);
1002
1003 setOperationAction(ISD::SHL, MVT::v2i64, Custom);
1004 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
1005
1006 setOperationAction(ISD::SRA, MVT::v4i32, Custom);
1007 }
Nadav Rotem43012222011-05-11 08:12:09 +00001008 }
1009
Craig Topperd0a31172012-01-10 06:37:29 +00001010 if (Subtarget->hasSSE42())
Duncan Sands28b77e92011-09-06 19:07:46 +00001011 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +00001012
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001013 if (!TM.Options.UseSoftFloat && Subtarget->hasAVX()) {
Craig Topperc9099502012-04-20 06:31:50 +00001014 addRegisterClass(MVT::v32i8, &X86::VR256RegClass);
1015 addRegisterClass(MVT::v16i16, &X86::VR256RegClass);
1016 addRegisterClass(MVT::v8i32, &X86::VR256RegClass);
1017 addRegisterClass(MVT::v8f32, &X86::VR256RegClass);
1018 addRegisterClass(MVT::v4i64, &X86::VR256RegClass);
1019 addRegisterClass(MVT::v4f64, &X86::VR256RegClass);
David Greened94c1012009-06-29 22:50:51 +00001020
Owen Anderson825b72b2009-08-11 20:47:22 +00001021 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +00001022 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
1023 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
David Greene54d8eba2011-01-27 22:38:56 +00001024
Owen Anderson825b72b2009-08-11 20:47:22 +00001025 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
1026 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
1027 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
1028 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
1029 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
1030 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001031
Owen Anderson825b72b2009-08-11 20:47:22 +00001032 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
1033 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
1034 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
1035 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
1036 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
1037 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001038
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001039 setOperationAction(ISD::FP_TO_SINT, MVT::v8i32, Legal);
1040 setOperationAction(ISD::SINT_TO_FP, MVT::v8i32, Legal);
Bruno Cardoso Lopes55244ce2011-08-01 21:54:09 +00001041 setOperationAction(ISD::FP_ROUND, MVT::v4f32, Legal);
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001042
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00001043 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4f64, Custom);
1044 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i64, Custom);
1045 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8f32, Custom);
1046 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i32, Custom);
1047 setOperationAction(ISD::CONCAT_VECTORS, MVT::v32i8, Custom);
1048 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i16, Custom);
1049
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001050 setOperationAction(ISD::SRL, MVT::v16i16, Custom);
1051 setOperationAction(ISD::SRL, MVT::v32i8, Custom);
1052
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001053 setOperationAction(ISD::SHL, MVT::v16i16, Custom);
1054 setOperationAction(ISD::SHL, MVT::v32i8, Custom);
1055
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001056 setOperationAction(ISD::SRA, MVT::v16i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001057 setOperationAction(ISD::SRA, MVT::v32i8, Custom);
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001058
Duncan Sands28b77e92011-09-06 19:07:46 +00001059 setOperationAction(ISD::SETCC, MVT::v32i8, Custom);
1060 setOperationAction(ISD::SETCC, MVT::v16i16, Custom);
1061 setOperationAction(ISD::SETCC, MVT::v8i32, Custom);
1062 setOperationAction(ISD::SETCC, MVT::v4i64, Custom);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00001063
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +00001064 setOperationAction(ISD::SELECT, MVT::v4f64, Custom);
1065 setOperationAction(ISD::SELECT, MVT::v4i64, Custom);
1066 setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
1067
Craig Topperaaa643c2011-11-09 07:28:55 +00001068 setOperationAction(ISD::VSELECT, MVT::v4f64, Legal);
1069 setOperationAction(ISD::VSELECT, MVT::v4i64, Legal);
1070 setOperationAction(ISD::VSELECT, MVT::v8i32, Legal);
1071 setOperationAction(ISD::VSELECT, MVT::v8f32, Legal);
Nadav Rotem8ffad562011-09-09 20:29:17 +00001072
Craig Topperaaa643c2011-11-09 07:28:55 +00001073 if (Subtarget->hasAVX2()) {
1074 setOperationAction(ISD::ADD, MVT::v4i64, Legal);
1075 setOperationAction(ISD::ADD, MVT::v8i32, Legal);
1076 setOperationAction(ISD::ADD, MVT::v16i16, Legal);
1077 setOperationAction(ISD::ADD, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001078
Craig Topperaaa643c2011-11-09 07:28:55 +00001079 setOperationAction(ISD::SUB, MVT::v4i64, Legal);
1080 setOperationAction(ISD::SUB, MVT::v8i32, Legal);
1081 setOperationAction(ISD::SUB, MVT::v16i16, Legal);
1082 setOperationAction(ISD::SUB, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001083
Craig Topperaaa643c2011-11-09 07:28:55 +00001084 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1085 setOperationAction(ISD::MUL, MVT::v8i32, Legal);
1086 setOperationAction(ISD::MUL, MVT::v16i16, Legal);
Craig Topper46154eb2011-11-11 07:39:23 +00001087 // Don't lower v32i8 because there is no 128-bit byte mul
Nadav Rotembb539bf2011-11-09 13:21:28 +00001088
1089 setOperationAction(ISD::VSELECT, MVT::v32i8, Legal);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001090
1091 setOperationAction(ISD::SRL, MVT::v4i64, Legal);
1092 setOperationAction(ISD::SRL, MVT::v8i32, Legal);
1093
1094 setOperationAction(ISD::SHL, MVT::v4i64, Legal);
1095 setOperationAction(ISD::SHL, MVT::v8i32, Legal);
1096
1097 setOperationAction(ISD::SRA, MVT::v8i32, Legal);
Craig Topperaaa643c2011-11-09 07:28:55 +00001098 } else {
1099 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
1100 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
1101 setOperationAction(ISD::ADD, MVT::v16i16, Custom);
1102 setOperationAction(ISD::ADD, MVT::v32i8, Custom);
1103
1104 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
1105 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
1106 setOperationAction(ISD::SUB, MVT::v16i16, Custom);
1107 setOperationAction(ISD::SUB, MVT::v32i8, Custom);
1108
1109 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1110 setOperationAction(ISD::MUL, MVT::v8i32, Custom);
1111 setOperationAction(ISD::MUL, MVT::v16i16, Custom);
1112 // Don't lower v32i8 because there is no 128-bit byte mul
Craig Topper7be5dfd2011-11-12 09:58:49 +00001113
1114 setOperationAction(ISD::SRL, MVT::v4i64, Custom);
1115 setOperationAction(ISD::SRL, MVT::v8i32, Custom);
1116
1117 setOperationAction(ISD::SHL, MVT::v4i64, Custom);
1118 setOperationAction(ISD::SHL, MVT::v8i32, Custom);
1119
1120 setOperationAction(ISD::SRA, MVT::v8i32, Custom);
Craig Topperaaa643c2011-11-09 07:28:55 +00001121 }
Craig Topper13894fa2011-08-24 06:14:18 +00001122
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001123 // Custom lower several nodes for 256-bit types.
David Greene54d8eba2011-01-27 22:38:56 +00001124 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001125 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
1126 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1127 EVT VT = SVT;
1128
1129 // Extract subvector is special because the value type
1130 // (result) is 128-bit but the source is 256-bit wide.
1131 if (VT.is128BitVector())
1132 setOperationAction(ISD::EXTRACT_SUBVECTOR, SVT, Custom);
1133
1134 // Do not attempt to custom lower other non-256-bit vectors
1135 if (!VT.is256BitVector())
David Greene9b9838d2009-06-29 16:47:10 +00001136 continue;
David Greene54d8eba2011-01-27 22:38:56 +00001137
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001138 setOperationAction(ISD::BUILD_VECTOR, SVT, Custom);
1139 setOperationAction(ISD::VECTOR_SHUFFLE, SVT, Custom);
1140 setOperationAction(ISD::INSERT_VECTOR_ELT, SVT, Custom);
1141 setOperationAction(ISD::EXTRACT_VECTOR_ELT, SVT, Custom);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00001142 setOperationAction(ISD::SCALAR_TO_VECTOR, SVT, Custom);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001143 setOperationAction(ISD::INSERT_SUBVECTOR, SVT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001144 }
1145
David Greene54d8eba2011-01-27 22:38:56 +00001146 // Promote v32i8, v16i16, v8i32 select, and, or, xor to v4i64.
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001147 for (unsigned i = (unsigned)MVT::v32i8; i != (unsigned)MVT::v4i64; ++i) {
1148 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1149 EVT VT = SVT;
David Greene54d8eba2011-01-27 22:38:56 +00001150
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001151 // Do not attempt to promote non-256-bit vectors
1152 if (!VT.is256BitVector())
David Greene54d8eba2011-01-27 22:38:56 +00001153 continue;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001154
1155 setOperationAction(ISD::AND, SVT, Promote);
1156 AddPromotedToType (ISD::AND, SVT, MVT::v4i64);
1157 setOperationAction(ISD::OR, SVT, Promote);
1158 AddPromotedToType (ISD::OR, SVT, MVT::v4i64);
1159 setOperationAction(ISD::XOR, SVT, Promote);
1160 AddPromotedToType (ISD::XOR, SVT, MVT::v4i64);
1161 setOperationAction(ISD::LOAD, SVT, Promote);
1162 AddPromotedToType (ISD::LOAD, SVT, MVT::v4i64);
1163 setOperationAction(ISD::SELECT, SVT, Promote);
1164 AddPromotedToType (ISD::SELECT, SVT, MVT::v4i64);
David Greene54d8eba2011-01-27 22:38:56 +00001165 }
David Greene9b9838d2009-06-29 16:47:10 +00001166 }
1167
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001168 // SIGN_EXTEND_INREGs are evaluated by the extend type. Handle the expansion
1169 // of this type with custom code.
1170 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
1171 VT != (unsigned)MVT::LAST_VECTOR_VALUETYPE; VT++) {
Chad Rosier30450e82011-12-22 22:35:21 +00001172 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,
1173 Custom);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001174 }
1175
Evan Cheng6be2c582006-04-05 23:38:46 +00001176 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +00001177 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +00001178
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001179
Eli Friedman962f5492010-06-02 19:35:46 +00001180 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
1181 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +00001182 //
Eli Friedman962f5492010-06-02 19:35:46 +00001183 // FIXME: We really should do custom legalization for addition and
1184 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
1185 // than generic legalization for 64-bit multiplication-with-overflow, though.
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001186 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
1187 // Add/Sub/Mul with overflow operations are custom lowered.
1188 MVT VT = IntVTs[i];
1189 setOperationAction(ISD::SADDO, VT, Custom);
1190 setOperationAction(ISD::UADDO, VT, Custom);
1191 setOperationAction(ISD::SSUBO, VT, Custom);
1192 setOperationAction(ISD::USUBO, VT, Custom);
1193 setOperationAction(ISD::SMULO, VT, Custom);
1194 setOperationAction(ISD::UMULO, VT, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +00001195 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001196
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001197 // There are no 8-bit 3-address imul/mul instructions
1198 setOperationAction(ISD::SMULO, MVT::i8, Expand);
1199 setOperationAction(ISD::UMULO, MVT::i8, Expand);
Bill Wendling41ea7e72008-11-24 19:21:46 +00001200
Evan Chengd54f2d52009-03-31 19:38:51 +00001201 if (!Subtarget->is64Bit()) {
1202 // These libcalls are not available in 32-bit.
1203 setLibcallName(RTLIB::SHL_I128, 0);
1204 setLibcallName(RTLIB::SRL_I128, 0);
1205 setLibcallName(RTLIB::SRA_I128, 0);
1206 }
1207
Evan Cheng206ee9d2006-07-07 08:33:52 +00001208 // We have target-specific dag combine patterns for the following nodes:
1209 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001210 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Duncan Sands6bcd2192011-09-17 16:49:39 +00001211 setTargetDAGCombine(ISD::VSELECT);
Chris Lattner83e6c992006-10-04 06:57:07 +00001212 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001213 setTargetDAGCombine(ISD::SHL);
1214 setTargetDAGCombine(ISD::SRA);
1215 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001216 setTargetDAGCombine(ISD::OR);
Nate Begemanb65c1752010-12-17 22:55:37 +00001217 setTargetDAGCombine(ISD::AND);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001218 setTargetDAGCombine(ISD::ADD);
Duncan Sands17470be2011-09-22 20:15:48 +00001219 setTargetDAGCombine(ISD::FADD);
1220 setTargetDAGCombine(ISD::FSUB);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001221 setTargetDAGCombine(ISD::SUB);
Nadav Rotem91e43fd2011-09-18 10:39:32 +00001222 setTargetDAGCombine(ISD::LOAD);
Chris Lattner149a4e52008-02-22 02:09:43 +00001223 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001224 setTargetDAGCombine(ISD::ZERO_EXTEND);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +00001225 setTargetDAGCombine(ISD::SIGN_EXTEND);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +00001226 setTargetDAGCombine(ISD::TRUNCATE);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +00001227 setTargetDAGCombine(ISD::SINT_TO_FP);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001228 if (Subtarget->is64Bit())
1229 setTargetDAGCombine(ISD::MUL);
Craig Topperb4c94572011-10-21 06:55:01 +00001230 if (Subtarget->hasBMI())
1231 setTargetDAGCombine(ISD::XOR);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001232
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001233 computeRegisterProperties();
1234
Evan Cheng05219282011-01-06 06:52:41 +00001235 // On Darwin, -Os means optimize for size without hurting performance,
1236 // do not reduce the limit.
Dan Gohman87060f52008-06-30 21:00:56 +00001237 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001238 maxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 16 : 8;
Evan Cheng255f20f2010-04-01 06:04:33 +00001239 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001240 maxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
1241 maxStoresPerMemmove = 8; // For @llvm.memmove -> sequence of stores
1242 maxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001243 setPrefLoopAlignment(4); // 2^4 bytes.
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001244 benefitFromCodePlacementOpt = true;
Eli Friedmanfc5d3052011-05-06 20:34:06 +00001245
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001246 setPrefFunctionAlignment(4); // 2^4 bytes.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001247}
1248
Scott Michel5b8f82e2008-03-10 15:42:14 +00001249
Duncan Sands28b77e92011-09-06 19:07:46 +00001250EVT X86TargetLowering::getSetCCResultType(EVT VT) const {
1251 if (!VT.isVector()) return MVT::i8;
1252 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +00001253}
1254
1255
Evan Cheng29286502008-01-23 23:17:41 +00001256/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1257/// the desired ByVal argument alignment.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001258static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign) {
Evan Cheng29286502008-01-23 23:17:41 +00001259 if (MaxAlign == 16)
1260 return;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001261 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001262 if (VTy->getBitWidth() == 128)
1263 MaxAlign = 16;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001264 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001265 unsigned EltAlign = 0;
1266 getMaxByValAlign(ATy->getElementType(), EltAlign);
1267 if (EltAlign > MaxAlign)
1268 MaxAlign = EltAlign;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001269 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001270 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1271 unsigned EltAlign = 0;
1272 getMaxByValAlign(STy->getElementType(i), EltAlign);
1273 if (EltAlign > MaxAlign)
1274 MaxAlign = EltAlign;
1275 if (MaxAlign == 16)
1276 break;
1277 }
1278 }
1279 return;
1280}
1281
1282/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1283/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001284/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1285/// are at 4-byte boundaries.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001286unsigned X86TargetLowering::getByValTypeAlignment(Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001287 if (Subtarget->is64Bit()) {
1288 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001289 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001290 if (TyAlign > 8)
1291 return TyAlign;
1292 return 8;
1293 }
1294
Evan Cheng29286502008-01-23 23:17:41 +00001295 unsigned Align = 4;
Craig Topper1accb7e2012-01-10 06:54:16 +00001296 if (Subtarget->hasSSE1())
Dale Johannesen0c191872008-02-08 19:48:20 +00001297 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001298 return Align;
1299}
Chris Lattner2b02a442007-02-25 08:29:00 +00001300
Evan Chengf0df0312008-05-15 08:39:06 +00001301/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001302/// and store operations as a result of memset, memcpy, and memmove
1303/// lowering. If DstAlign is zero that means it's safe to destination
1304/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1305/// means there isn't a need to check it against alignment requirement,
1306/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00001307/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengc3b0c342010-04-08 07:37:57 +00001308/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1309/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1310/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001311/// It returns EVT::Other if the type should be determined using generic
1312/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001313EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001314X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1315 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00001316 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00001317 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001318 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001319 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1320 // linux. This is because the stack realignment code can't handle certain
1321 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001322 const Function *F = MF.getFunction();
Lang Hames15701f82011-10-26 23:50:43 +00001323 if (IsZeroVal &&
Evan Chenga5e13622011-01-07 19:35:30 +00001324 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001325 if (Size >= 16 &&
Evan Chenga5e13622011-01-07 19:35:30 +00001326 (Subtarget->isUnalignedMemAccessFast() ||
1327 ((DstAlign == 0 || DstAlign >= 16) &&
1328 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001329 Subtarget->getStackAlignment() >= 16) {
Craig Topper562659f2012-01-13 08:32:21 +00001330 if (Subtarget->getStackAlignment() >= 32) {
1331 if (Subtarget->hasAVX2())
1332 return MVT::v8i32;
1333 if (Subtarget->hasAVX())
1334 return MVT::v8f32;
1335 }
Craig Topper1accb7e2012-01-10 06:54:16 +00001336 if (Subtarget->hasSSE2())
Evan Cheng255f20f2010-04-01 06:04:33 +00001337 return MVT::v4i32;
Craig Topper1accb7e2012-01-10 06:54:16 +00001338 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001339 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001340 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001341 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001342 Subtarget->getStackAlignment() >= 8 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001343 Subtarget->hasSSE2()) {
Evan Chengc3b0c342010-04-08 07:37:57 +00001344 // Do not use f64 to lower memcpy if source is string constant. It's
1345 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001346 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001347 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001348 }
Evan Chengf0df0312008-05-15 08:39:06 +00001349 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001350 return MVT::i64;
1351 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001352}
1353
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001354/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1355/// current function. The returned value is a member of the
1356/// MachineJumpTableInfo::JTEntryKind enum.
1357unsigned X86TargetLowering::getJumpTableEncoding() const {
1358 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1359 // symbol.
1360 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1361 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001362 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001363
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001364 // Otherwise, use the normal jump table encoding heuristics.
1365 return TargetLowering::getJumpTableEncoding();
1366}
1367
Chris Lattnerc64daab2010-01-26 05:02:42 +00001368const MCExpr *
1369X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1370 const MachineBasicBlock *MBB,
1371 unsigned uid,MCContext &Ctx) const{
1372 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1373 Subtarget->isPICStyleGOT());
1374 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1375 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001376 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1377 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001378}
1379
Evan Chengcc415862007-11-09 01:32:10 +00001380/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1381/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001382SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001383 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001384 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001385 // This doesn't have DebugLoc associated with it, but is not really the
1386 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001387 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001388 return Table;
1389}
1390
Chris Lattner589c6f62010-01-26 06:28:43 +00001391/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1392/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1393/// MCExpr.
1394const MCExpr *X86TargetLowering::
1395getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1396 MCContext &Ctx) const {
1397 // X86-64 uses RIP relative addressing based on the jump table label.
1398 if (Subtarget->isPICStyleRIPRel())
1399 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1400
1401 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001402 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001403}
1404
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001405// FIXME: Why this routine is here? Move to RegInfo!
Evan Chengdee81012010-07-26 21:50:05 +00001406std::pair<const TargetRegisterClass*, uint8_t>
1407X86TargetLowering::findRepresentativeClass(EVT VT) const{
1408 const TargetRegisterClass *RRC = 0;
1409 uint8_t Cost = 1;
1410 switch (VT.getSimpleVT().SimpleTy) {
1411 default:
1412 return TargetLowering::findRepresentativeClass(VT);
1413 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
Craig Topperc9099502012-04-20 06:31:50 +00001414 RRC = Subtarget->is64Bit() ?
1415 (const TargetRegisterClass*)&X86::GR64RegClass :
1416 (const TargetRegisterClass*)&X86::GR32RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001417 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001418 case MVT::x86mmx:
Craig Topperc9099502012-04-20 06:31:50 +00001419 RRC = &X86::VR64RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001420 break;
1421 case MVT::f32: case MVT::f64:
1422 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1423 case MVT::v4f32: case MVT::v2f64:
1424 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1425 case MVT::v4f64:
Craig Topperc9099502012-04-20 06:31:50 +00001426 RRC = &X86::VR128RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001427 break;
1428 }
1429 return std::make_pair(RRC, Cost);
1430}
1431
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001432bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1433 unsigned &Offset) const {
1434 if (!Subtarget->isTargetLinux())
1435 return false;
1436
1437 if (Subtarget->is64Bit()) {
1438 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1439 Offset = 0x28;
1440 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1441 AddressSpace = 256;
1442 else
1443 AddressSpace = 257;
1444 } else {
1445 // %gs:0x14 on i386
1446 Offset = 0x14;
1447 AddressSpace = 256;
1448 }
1449 return true;
1450}
1451
1452
Chris Lattner2b02a442007-02-25 08:29:00 +00001453//===----------------------------------------------------------------------===//
1454// Return Value Calling Convention Implementation
1455//===----------------------------------------------------------------------===//
1456
Chris Lattner59ed56b2007-02-28 04:55:35 +00001457#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001458
Michael J. Spencerec38de22010-10-10 22:04:20 +00001459bool
Eric Christopher471e4222011-06-08 23:55:35 +00001460X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv,
1461 MachineFunction &MF, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001462 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001463 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001464 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001465 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001466 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001467 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001468}
1469
Dan Gohman98ca4f22009-08-05 01:29:28 +00001470SDValue
1471X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001472 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001473 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001474 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001475 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001476 MachineFunction &MF = DAG.getMachineFunction();
1477 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001478
Chris Lattner9774c912007-02-27 05:28:59 +00001479 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001480 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001481 RVLocs, *DAG.getContext());
1482 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001483
Evan Chengdcea1632010-02-04 02:40:39 +00001484 // Add the regs to the liveout set for the function.
1485 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1486 for (unsigned i = 0; i != RVLocs.size(); ++i)
1487 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1488 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001489
Dan Gohman475871a2008-07-27 21:46:04 +00001490 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001491
Dan Gohman475871a2008-07-27 21:46:04 +00001492 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001493 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1494 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001495 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1496 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001497
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001498 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001499 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1500 CCValAssign &VA = RVLocs[i];
1501 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001502 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001503 EVT ValVT = ValToCopy.getValueType();
1504
Dale Johannesenc4510512010-09-24 19:05:48 +00001505 // If this is x86-64, and we disabled SSE, we can't return FP values,
1506 // or SSE or MMX vectors.
1507 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1508 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001509 (Subtarget->is64Bit() && !Subtarget->hasSSE1())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001510 report_fatal_error("SSE register return with SSE disabled");
1511 }
1512 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1513 // llvm-gcc has never done it right and no one has noticed, so this
1514 // should be OK for now.
1515 if (ValVT == MVT::f64 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001516 (Subtarget->is64Bit() && !Subtarget->hasSSE2()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001517 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001518
Chris Lattner447ff682008-03-11 03:23:40 +00001519 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1520 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001521 if (VA.getLocReg() == X86::ST0 ||
1522 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001523 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1524 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001525 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001526 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001527 RetOps.push_back(ValToCopy);
1528 // Don't emit a copytoreg.
1529 continue;
1530 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001531
Evan Cheng242b38b2009-02-23 09:03:22 +00001532 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1533 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001534 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001535 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001536 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001537 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001538 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1539 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001540 // If we don't have SSE2 available, convert to v4f32 so the generated
1541 // register is legal.
Craig Topper1accb7e2012-01-10 06:54:16 +00001542 if (!Subtarget->hasSSE2())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001543 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001544 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001545 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001546 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001547
Dale Johannesendd64c412009-02-04 00:33:20 +00001548 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001549 Flag = Chain.getValue(1);
1550 }
Dan Gohman61a92132008-04-21 23:59:07 +00001551
1552 // The x86-64 ABI for returning structs by value requires that we copy
1553 // the sret argument into %rax for the return. We saved the argument into
1554 // a virtual register in the entry block, so now we copy the value out
1555 // and into %rax.
1556 if (Subtarget->is64Bit() &&
1557 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1558 MachineFunction &MF = DAG.getMachineFunction();
1559 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1560 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001561 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001562 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001563 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001564
Dale Johannesendd64c412009-02-04 00:33:20 +00001565 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001566 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001567
1568 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001569 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001570 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001571
Chris Lattner447ff682008-03-11 03:23:40 +00001572 RetOps[0] = Chain; // Update chain.
1573
1574 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001575 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001576 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001577
1578 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001579 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001580}
1581
Evan Chengbf010eb2012-04-10 01:51:00 +00001582bool X86TargetLowering::isUsedByReturnOnly(SDNode *N, SDValue &Chain) const {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001583 if (N->getNumValues() != 1)
1584 return false;
1585 if (!N->hasNUsesOfValue(1, 0))
1586 return false;
1587
Evan Chengbf010eb2012-04-10 01:51:00 +00001588 SDValue TCChain = Chain;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001589 SDNode *Copy = *N->use_begin();
Chad Rosierc8d7eea2012-03-05 19:27:12 +00001590 if (Copy->getOpcode() == ISD::CopyToReg) {
1591 // If the copy has a glue operand, we conservatively assume it isn't safe to
1592 // perform a tail call.
1593 if (Copy->getOperand(Copy->getNumOperands()-1).getValueType() == MVT::Glue)
1594 return false;
Evan Chengbf010eb2012-04-10 01:51:00 +00001595 TCChain = Copy->getOperand(0);
Chad Rosierc8d7eea2012-03-05 19:27:12 +00001596 } else if (Copy->getOpcode() != ISD::FP_EXTEND)
Chad Rosier74bab7f2012-03-02 02:50:46 +00001597 return false;
1598
Evan Cheng1bf891a2010-12-01 22:59:46 +00001599 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001600 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001601 UI != UE; ++UI) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001602 if (UI->getOpcode() != X86ISD::RET_FLAG)
1603 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001604 HasRet = true;
1605 }
Evan Cheng3d2125c2010-11-30 23:55:39 +00001606
Evan Chengbf010eb2012-04-10 01:51:00 +00001607 if (!HasRet)
1608 return false;
1609
1610 Chain = TCChain;
1611 return true;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001612}
1613
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001614EVT
1615X86TargetLowering::getTypeForExtArgOrReturn(LLVMContext &Context, EVT VT,
Cameron Zwarich44579682011-03-17 14:21:56 +00001616 ISD::NodeType ExtendKind) const {
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001617 MVT ReturnMVT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001618 // TODO: Is this also valid on 32-bit?
1619 if (Subtarget->is64Bit() && VT == MVT::i1 && ExtendKind == ISD::ZERO_EXTEND)
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001620 ReturnMVT = MVT::i8;
1621 else
1622 ReturnMVT = MVT::i32;
1623
1624 EVT MinVT = getRegisterType(Context, ReturnMVT);
1625 return VT.bitsLT(MinVT) ? MinVT : VT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001626}
1627
Dan Gohman98ca4f22009-08-05 01:29:28 +00001628/// LowerCallResult - Lower the result values of a call into the
1629/// appropriate copies out of appropriate physical registers.
1630///
1631SDValue
1632X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001633 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001634 const SmallVectorImpl<ISD::InputArg> &Ins,
1635 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001636 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001637
Chris Lattnere32bbf62007-02-28 07:09:55 +00001638 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001639 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001640 bool Is64Bit = Subtarget->is64Bit();
Eric Christopher471e4222011-06-08 23:55:35 +00001641 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1642 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001643 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001644
Chris Lattner3085e152007-02-25 08:59:22 +00001645 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001646 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001647 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001648 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001649
Torok Edwin3f142c32009-02-01 18:15:56 +00001650 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001651 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001652 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001653 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001654 }
1655
Evan Cheng79fb3b42009-02-20 20:43:02 +00001656 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001657
1658 // If this is a call to a function that returns an fp value on the floating
1659 // point stack, we must guarantee the the value is popped from the stack, so
1660 // a CopyFromReg is not good enough - the copy instruction may be eliminated
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001661 // if the return value is not used. We use the FpPOP_RETVAL instruction
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001662 // instead.
1663 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1664 // If we prefer to use the value in xmm registers, copy it out as f80 and
1665 // use a truncate to move it from fp stack reg to xmm reg.
1666 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001667 SDValue Ops[] = { Chain, InFlag };
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001668 Chain = SDValue(DAG.getMachineNode(X86::FpPOP_RETVAL, dl, CopyVT,
1669 MVT::Other, MVT::Glue, Ops, 2), 1);
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001670 Val = Chain.getValue(0);
1671
1672 // Round the f80 to the right size, which also moves it to the appropriate
1673 // xmm register.
1674 if (CopyVT != VA.getValVT())
1675 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1676 // This truncation won't change the value.
1677 DAG.getIntPtrConstant(1));
Evan Cheng79fb3b42009-02-20 20:43:02 +00001678 } else {
1679 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1680 CopyVT, InFlag).getValue(1);
1681 Val = Chain.getValue(0);
1682 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001683 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001684 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001685 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001686
Dan Gohman98ca4f22009-08-05 01:29:28 +00001687 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001688}
1689
1690
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001691//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001692// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001693//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001694// StdCall calling convention seems to be standard for many Windows' API
1695// routines and around. It differs from C calling convention just a little:
1696// callee should clean up the stack, not caller. Symbols should be also
1697// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001698// For info on fast calling convention see Fast Calling Convention (tail call)
1699// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001700
Dan Gohman98ca4f22009-08-05 01:29:28 +00001701/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001702/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001703static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1704 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001705 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001706
Dan Gohman98ca4f22009-08-05 01:29:28 +00001707 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001708}
1709
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001710/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001711/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001712static bool
1713ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1714 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001715 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001716
Dan Gohman98ca4f22009-08-05 01:29:28 +00001717 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001718}
1719
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001720/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1721/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001722/// the specific parameter attribute. The copy will be passed as a byval
1723/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001724static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001725CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001726 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1727 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001728 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001729
Dale Johannesendd64c412009-02-04 00:33:20 +00001730 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Stuart Hastings03d58262011-03-10 00:25:53 +00001731 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001732 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001733}
1734
Chris Lattner29689432010-03-11 00:22:57 +00001735/// IsTailCallConvention - Return true if the calling convention is one that
1736/// supports tail call optimization.
1737static bool IsTailCallConvention(CallingConv::ID CC) {
1738 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1739}
1740
Evan Cheng485fafc2011-03-21 01:19:09 +00001741bool X86TargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
Nick Lewycky22de16d2012-01-19 00:34:10 +00001742 if (!CI->isTailCall() || getTargetMachine().Options.DisableTailCalls)
Evan Cheng485fafc2011-03-21 01:19:09 +00001743 return false;
1744
1745 CallSite CS(CI);
1746 CallingConv::ID CalleeCC = CS.getCallingConv();
1747 if (!IsTailCallConvention(CalleeCC) && CalleeCC != CallingConv::C)
1748 return false;
1749
1750 return true;
1751}
1752
Evan Cheng0c439eb2010-01-27 00:07:07 +00001753/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1754/// a tailcall target by changing its ABI.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001755static bool FuncIsMadeTailCallSafe(CallingConv::ID CC,
1756 bool GuaranteedTailCallOpt) {
Chris Lattner29689432010-03-11 00:22:57 +00001757 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001758}
1759
Dan Gohman98ca4f22009-08-05 01:29:28 +00001760SDValue
1761X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001762 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001763 const SmallVectorImpl<ISD::InputArg> &Ins,
1764 DebugLoc dl, SelectionDAG &DAG,
1765 const CCValAssign &VA,
1766 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001767 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001768 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001769 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001770 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv,
1771 getTargetMachine().Options.GuaranteedTailCallOpt);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001772 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001773 EVT ValVT;
1774
1775 // If value is passed by pointer we have address passed instead of the value
1776 // itself.
1777 if (VA.getLocInfo() == CCValAssign::Indirect)
1778 ValVT = VA.getLocVT();
1779 else
1780 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001781
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001782 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001783 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001784 // In case of tail call optimization mark all arguments mutable. Since they
1785 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001786 if (Flags.isByVal()) {
Evan Chengee2e0e32011-03-30 23:44:13 +00001787 unsigned Bytes = Flags.getByValSize();
1788 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
1789 int FI = MFI->CreateFixedObject(Bytes, VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001790 return DAG.getFrameIndex(FI, getPointerTy());
1791 } else {
1792 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001793 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001794 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1795 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001796 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001797 false, false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001798 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001799}
1800
Dan Gohman475871a2008-07-27 21:46:04 +00001801SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001802X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001803 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001804 bool isVarArg,
1805 const SmallVectorImpl<ISD::InputArg> &Ins,
1806 DebugLoc dl,
1807 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001808 SmallVectorImpl<SDValue> &InVals)
1809 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001810 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001811 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001812
Gordon Henriksen86737662008-01-05 16:56:59 +00001813 const Function* Fn = MF.getFunction();
1814 if (Fn->hasExternalLinkage() &&
1815 Subtarget->isTargetCygMing() &&
1816 Fn->getName() == "main")
1817 FuncInfo->setForceFramePointer(true);
1818
Evan Cheng1bc78042006-04-26 01:20:17 +00001819 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001820 bool Is64Bit = Subtarget->is64Bit();
Eli Friedman9a2478a2012-01-20 00:05:46 +00001821 bool IsWindows = Subtarget->isTargetWindows();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001822 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001823
Chris Lattner29689432010-03-11 00:22:57 +00001824 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1825 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001826
Chris Lattner638402b2007-02-28 07:00:42 +00001827 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001828 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001829 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001830 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001831
1832 // Allocate shadow area for Win64
1833 if (IsWin64) {
1834 CCInfo.AllocateStack(32, 8);
1835 }
1836
Duncan Sands45907662010-10-31 13:21:44 +00001837 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001838
Chris Lattnerf39f7712007-02-28 05:46:49 +00001839 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001840 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001841 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1842 CCValAssign &VA = ArgLocs[i];
1843 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1844 // places.
1845 assert(VA.getValNo() != LastVal &&
1846 "Don't support value assigned to multiple locs yet");
Duncan Sands17001ce2011-10-18 12:44:00 +00001847 (void)LastVal;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001848 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001849
Chris Lattnerf39f7712007-02-28 05:46:49 +00001850 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001851 EVT RegVT = VA.getLocVT();
Craig Topper44d23822012-02-22 05:59:10 +00001852 const TargetRegisterClass *RC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001853 if (RegVT == MVT::i32)
Craig Topperc9099502012-04-20 06:31:50 +00001854 RC = &X86::GR32RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001855 else if (Is64Bit && RegVT == MVT::i64)
Craig Topperc9099502012-04-20 06:31:50 +00001856 RC = &X86::GR64RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001857 else if (RegVT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +00001858 RC = &X86::FR32RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001859 else if (RegVT == MVT::f64)
Craig Topperc9099502012-04-20 06:31:50 +00001860 RC = &X86::FR64RegClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001861 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
Craig Topperc9099502012-04-20 06:31:50 +00001862 RC = &X86::VR256RegClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001863 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Craig Topperc9099502012-04-20 06:31:50 +00001864 RC = &X86::VR128RegClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001865 else if (RegVT == MVT::x86mmx)
Craig Topperc9099502012-04-20 06:31:50 +00001866 RC = &X86::VR64RegClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001867 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001868 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001869
Devang Patel68e6bee2011-02-21 23:21:26 +00001870 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001871 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001872
Chris Lattnerf39f7712007-02-28 05:46:49 +00001873 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1874 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1875 // right size.
1876 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001877 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001878 DAG.getValueType(VA.getValVT()));
1879 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001880 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001881 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001882 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001883 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001884
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001885 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001886 // Handle MMX values passed in XMM regs.
1887 if (RegVT.isVector()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001888 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(),
1889 ArgValue);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001890 } else
1891 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001892 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001893 } else {
1894 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001895 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001896 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001897
1898 // If value is passed via pointer - do a load.
1899 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00001900 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001901 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001902
Dan Gohman98ca4f22009-08-05 01:29:28 +00001903 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001904 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001905
Dan Gohman61a92132008-04-21 23:59:07 +00001906 // The x86-64 ABI for returning structs by value requires that we copy
1907 // the sret argument into %rax for the return. Save the argument into
1908 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001909 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001910 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1911 unsigned Reg = FuncInfo->getSRetReturnReg();
1912 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001913 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001914 FuncInfo->setSRetReturnReg(Reg);
1915 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001916 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001917 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001918 }
1919
Chris Lattnerf39f7712007-02-28 05:46:49 +00001920 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001921 // Align stack specially for tail calls.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001922 if (FuncIsMadeTailCallSafe(CallConv,
1923 MF.getTarget().Options.GuaranteedTailCallOpt))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001924 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001925
Evan Cheng1bc78042006-04-26 01:20:17 +00001926 // If the function takes variable number of arguments, make a frame index for
1927 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001928 if (isVarArg) {
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001929 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1930 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001931 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001932 }
1933 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001934 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1935
1936 // FIXME: We should really autogenerate these arrays
Craig Topperc5eaae42012-03-11 07:57:25 +00001937 static const uint16_t GPR64ArgRegsWin64[] = {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001938 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001939 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001940 static const uint16_t GPR64ArgRegs64Bit[] = {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001941 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1942 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001943 static const uint16_t XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001944 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1945 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1946 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001947 const uint16_t *GPR64ArgRegs;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001948 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001949
1950 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001951 // The XMM registers which might contain var arg parameters are shadowed
1952 // in their paired GPR. So we only need to save the GPR to their home
1953 // slots.
1954 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001955 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001956 } else {
1957 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1958 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001959
Chad Rosier30450e82011-12-22 22:35:21 +00001960 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit,
1961 TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001962 }
1963 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1964 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001965
Devang Patel578efa92009-06-05 21:57:13 +00001966 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Craig Topper1accb7e2012-01-10 06:54:16 +00001967 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001968 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001969 assert(!(NumXMMRegs && MF.getTarget().Options.UseSoftFloat &&
1970 NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001971 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001972 if (MF.getTarget().Options.UseSoftFloat || NoImplicitFloatOps ||
Craig Topper1accb7e2012-01-10 06:54:16 +00001973 !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001974 // Kernel mode asks for SSE to be disabled, so don't push them
1975 // on the stack.
1976 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001977
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001978 if (IsWin64) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001979 const TargetFrameLowering &TFI = *getTargetMachine().getFrameLowering();
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001980 // Get to the caller-allocated home save location. Add 8 to account
1981 // for the return address.
1982 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001983 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001984 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001985 // Fixup to set vararg frame on shadow area (4 x i64).
1986 if (NumIntRegs < 4)
1987 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001988 } else {
1989 // For X86-64, if there are vararg parameters that are passed via
Chad Rosier30450e82011-12-22 22:35:21 +00001990 // registers, then we must store them to their spots on the stack so
1991 // they may be loaded by deferencing the result of va_next.
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001992 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1993 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1994 FuncInfo->setRegSaveFrameIndex(
1995 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00001996 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001997 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001998
Gordon Henriksen86737662008-01-05 16:56:59 +00001999 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002000 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00002001 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
2002 getPointerTy());
2003 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002004 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00002005 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
2006 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00002007 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
Craig Topperc9099502012-04-20 06:31:50 +00002008 &X86::GR64RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002009 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00002010 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00002011 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002012 MachinePointerInfo::getFixedStack(
2013 FuncInfo->getRegSaveFrameIndex(), Offset),
2014 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00002015 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002016 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00002017 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002018
Dan Gohmanface41a2009-08-16 21:24:25 +00002019 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
2020 // Now store the XMM (fp + vector) parameter registers.
2021 SmallVector<SDValue, 11> SaveXMMOps;
2022 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002023
Craig Topperc9099502012-04-20 06:31:50 +00002024 unsigned AL = MF.addLiveIn(X86::AL, &X86::GR8RegClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002025 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
2026 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002027
Dan Gohman1e93df62010-04-17 14:41:14 +00002028 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2029 FuncInfo->getRegSaveFrameIndex()));
2030 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2031 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00002032
Dan Gohmanface41a2009-08-16 21:24:25 +00002033 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002034 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Craig Topperc9099502012-04-20 06:31:50 +00002035 &X86::VR128RegClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002036 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
2037 SaveXMMOps.push_back(Val);
2038 }
2039 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
2040 MVT::Other,
2041 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00002042 }
Dan Gohmanface41a2009-08-16 21:24:25 +00002043
2044 if (!MemOps.empty())
2045 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2046 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002047 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002048 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002049
Gordon Henriksen86737662008-01-05 16:56:59 +00002050 // Some CCs need callee pop.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002051 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2052 MF.getTarget().Options.GuaranteedTailCallOpt)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002053 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002054 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00002055 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00002056 // If this is an sret function, the return should pop the hidden pointer.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002057 if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
2058 ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00002059 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002060 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002061
Gordon Henriksen86737662008-01-05 16:56:59 +00002062 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002063 // RegSaveFrameIndex is X86-64 only.
2064 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00002065 if (CallConv == CallingConv::X86_FastCall ||
2066 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00002067 // fastcc functions can't have varargs.
2068 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00002069 }
Evan Cheng25caf632006-05-23 21:06:34 +00002070
Rafael Espindola76927d752011-08-30 19:39:58 +00002071 FuncInfo->setArgumentStackSize(StackSize);
2072
Dan Gohman98ca4f22009-08-05 01:29:28 +00002073 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002074}
2075
Dan Gohman475871a2008-07-27 21:46:04 +00002076SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002077X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
2078 SDValue StackPtr, SDValue Arg,
2079 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00002080 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00002081 ISD::ArgFlagsTy Flags) const {
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002082 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00002083 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00002084 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002085 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00002086 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002087
2088 return DAG.getStore(Chain, dl, Arg, PtrOff,
2089 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00002090 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00002091}
2092
Bill Wendling64e87322009-01-16 19:25:27 +00002093/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002094/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00002095SDValue
2096X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00002097 SDValue &OutRetAddr, SDValue Chain,
2098 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00002099 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002100 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00002101 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002102 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00002103
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002104 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00002105 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002106 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002107 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002108}
2109
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002110/// EmitTailCallStoreRetAddr - Emit a store of the return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002111/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00002112static SDValue
2113EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002114 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00002115 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002116 // Store the return address to the appropriate stack slot.
2117 if (!FPDiff) return Chain;
2118 // Calculate the new stack slot for the return address.
2119 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00002120 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00002121 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00002122 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002123 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002124 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00002125 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00002126 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002127 return Chain;
2128}
2129
Dan Gohman98ca4f22009-08-05 01:29:28 +00002130SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00002131X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002132 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00002133 bool doesNotRet, bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002134 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002135 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002136 const SmallVectorImpl<ISD::InputArg> &Ins,
2137 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002138 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002139 MachineFunction &MF = DAG.getMachineFunction();
2140 bool Is64Bit = Subtarget->is64Bit();
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002141 bool IsWin64 = Subtarget->isTargetWin64();
Eli Friedman9a2478a2012-01-20 00:05:46 +00002142 bool IsWindows = Subtarget->isTargetWindows();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002143 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00002144 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002145
Nick Lewycky22de16d2012-01-19 00:34:10 +00002146 if (MF.getTarget().Options.DisableTailCalls)
2147 isTailCall = false;
2148
Evan Cheng5f941932010-02-05 02:21:12 +00002149 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002150 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00002151 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
2152 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00002153 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00002154
2155 // Sibcalls are automatically detected tailcalls which do not require
2156 // ABI changes.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002157 if (!MF.getTarget().Options.GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00002158 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00002159
2160 if (isTailCall)
2161 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00002162 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00002163
Chris Lattner29689432010-03-11 00:22:57 +00002164 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
2165 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00002166
Chris Lattner638402b2007-02-28 07:00:42 +00002167 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00002168 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002169 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002170 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002171
2172 // Allocate shadow area for Win64
2173 if (IsWin64) {
2174 CCInfo.AllocateStack(32, 8);
2175 }
2176
Duncan Sands45907662010-10-31 13:21:44 +00002177 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00002178
Chris Lattner423c5f42007-02-28 05:31:48 +00002179 // Get a count of how many bytes are to be pushed on the stack.
2180 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00002181 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00002182 // This is a sibcall. The memory operands are available in caller's
2183 // own caller's stack.
2184 NumBytes = 0;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002185 else if (getTargetMachine().Options.GuaranteedTailCallOpt &&
2186 IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00002187 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002188
Gordon Henriksen86737662008-01-05 16:56:59 +00002189 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00002190 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002191 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00002192 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00002193 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
2194 FPDiff = NumBytesCallerPushed - NumBytes;
2195
2196 // Set the delta of movement of the returnaddr stackslot.
2197 // But only set if delta is greater than previous delta.
2198 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
2199 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
2200 }
2201
Evan Chengf22f9b32010-02-06 03:28:46 +00002202 if (!IsSibcall)
2203 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002204
Dan Gohman475871a2008-07-27 21:46:04 +00002205 SDValue RetAddrFrIdx;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002206 // Load return address for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00002207 if (isTailCall && FPDiff)
2208 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
2209 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002210
Dan Gohman475871a2008-07-27 21:46:04 +00002211 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2212 SmallVector<SDValue, 8> MemOpChains;
2213 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00002214
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002215 // Walk the register/memloc assignments, inserting copies/loads. In the case
2216 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00002217 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2218 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002219 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00002220 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002221 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00002222 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00002223
Chris Lattner423c5f42007-02-28 05:31:48 +00002224 // Promote the value if needed.
2225 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002226 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00002227 case CCValAssign::Full: break;
2228 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002229 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002230 break;
2231 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002232 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002233 break;
2234 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002235 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
2236 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002237 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00002238 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
2239 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002240 } else
2241 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
2242 break;
2243 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002244 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002245 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002246 case CCValAssign::Indirect: {
2247 // Store the argument.
2248 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002249 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002250 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00002251 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002252 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002253 Arg = SpillSlot;
2254 break;
2255 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002256 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002257
Chris Lattner423c5f42007-02-28 05:31:48 +00002258 if (VA.isRegLoc()) {
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002259 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2260 if (isVarArg && IsWin64) {
2261 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2262 // shadow reg if callee is a varargs function.
2263 unsigned ShadowReg = 0;
2264 switch (VA.getLocReg()) {
2265 case X86::XMM0: ShadowReg = X86::RCX; break;
2266 case X86::XMM1: ShadowReg = X86::RDX; break;
2267 case X86::XMM2: ShadowReg = X86::R8; break;
2268 case X86::XMM3: ShadowReg = X86::R9; break;
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002269 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002270 if (ShadowReg)
2271 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002272 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002273 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002274 assert(VA.isMemLoc());
2275 if (StackPtr.getNode() == 0)
2276 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2277 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2278 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002279 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002280 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002281
Evan Cheng32fe1032006-05-25 00:59:30 +00002282 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002283 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002284 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002285
Evan Cheng347d5f72006-04-28 21:29:37 +00002286 // Build a sequence of copy-to-reg nodes chained together with token chain
2287 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002288 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002289 // Tail call byval lowering might overwrite argument registers so in case of
2290 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002291 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002292 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002293 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002294 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002295 InFlag = Chain.getValue(1);
2296 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002297
Chris Lattner88e1fd52009-07-09 04:24:46 +00002298 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002299 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2300 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002301 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002302 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2303 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002304 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002305 InFlag);
2306 InFlag = Chain.getValue(1);
2307 } else {
2308 // If we are tail calling and generating PIC/GOT style code load the
2309 // address of the callee into ECX. The value in ecx is used as target of
2310 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2311 // for tail calls on PIC/GOT architectures. Normally we would just put the
2312 // address of GOT into ebx and then call target@PLT. But for tail calls
2313 // ebx would be restored (since ebx is callee saved) before jumping to the
2314 // target@PLT.
2315
2316 // Note: The actual moving to ECX is done further down.
2317 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2318 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2319 !G->getGlobal()->hasProtectedVisibility())
2320 Callee = LowerGlobalAddress(Callee, DAG);
2321 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002322 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002323 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002324 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002325
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002326 if (Is64Bit && isVarArg && !IsWin64) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002327 // From AMD64 ABI document:
2328 // For calls that may call functions that use varargs or stdargs
2329 // (prototype-less calls or calls to functions containing ellipsis (...) in
2330 // the declaration) %al is used as hidden argument to specify the number
2331 // of SSE registers used. The contents of %al do not need to match exactly
2332 // the number of registers, but must be an ubound on the number of SSE
2333 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002334
Gordon Henriksen86737662008-01-05 16:56:59 +00002335 // Count the number of XMM registers allocated.
Craig Topperc5eaae42012-03-11 07:57:25 +00002336 static const uint16_t XMMArgRegs[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00002337 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2338 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2339 };
2340 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Craig Topper1accb7e2012-01-10 06:54:16 +00002341 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002342 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002343
Dale Johannesendd64c412009-02-04 00:33:20 +00002344 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002345 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002346 InFlag = Chain.getValue(1);
2347 }
2348
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002349
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002350 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002351 if (isTailCall) {
2352 // Force all the incoming stack arguments to be loaded from the stack
2353 // before any new outgoing arguments are stored to the stack, because the
2354 // outgoing stack slots may alias the incoming argument stack slots, and
2355 // the alias isn't otherwise explicit. This is slightly more conservative
2356 // than necessary, because it means that each store effectively depends
2357 // on every argument instead of just those arguments it would clobber.
2358 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2359
Dan Gohman475871a2008-07-27 21:46:04 +00002360 SmallVector<SDValue, 8> MemOpChains2;
2361 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002362 int FI = 0;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002363 // Do not flag preceding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002364 InFlag = SDValue();
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002365 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002366 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2367 CCValAssign &VA = ArgLocs[i];
2368 if (VA.isRegLoc())
2369 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002370 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002371 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002372 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002373 // Create frame index.
2374 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002375 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002376 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002377 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002378
Duncan Sands276dcbd2008-03-21 09:14:45 +00002379 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002380 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002381 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002382 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002383 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002384 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002385 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002386
Dan Gohman98ca4f22009-08-05 01:29:28 +00002387 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2388 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002389 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002390 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002391 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002392 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002393 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002394 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002395 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002396 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002397 }
2398 }
2399
2400 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002401 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002402 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002403
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002404 // Copy arguments to their registers.
2405 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002406 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002407 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002408 InFlag = Chain.getValue(1);
2409 }
Dan Gohman475871a2008-07-27 21:46:04 +00002410 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002411
Gordon Henriksen86737662008-01-05 16:56:59 +00002412 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002413 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002414 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002415 }
2416
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002417 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2418 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2419 // In the 64-bit large code model, we have to make all calls
2420 // through a register, since the call instruction's 32-bit
2421 // pc-relative offset may not be large enough to hold the whole
2422 // address.
2423 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002424 // If the callee is a GlobalAddress node (quite common, every direct call
2425 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2426 // it.
2427
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002428 // We should use extra load for direct calls to dllimported functions in
2429 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002430 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002431 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002432 unsigned char OpFlags = 0;
John McCall3a3465b2011-06-15 20:36:13 +00002433 bool ExtraLoad = false;
2434 unsigned WrapperKind = ISD::DELETED_NODE;
Eric Christopherfd179292009-08-27 18:07:15 +00002435
Chris Lattner48a7d022009-07-09 05:02:21 +00002436 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2437 // external symbols most go through the PLT in PIC mode. If the symbol
2438 // has hidden or protected visibility, or if it is static or local, then
2439 // we don't need to use the PLT - we can directly call it.
2440 if (Subtarget->isTargetELF() &&
2441 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002442 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002443 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002444 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002445 (GV->isDeclaration() || GV->isWeakForLinker()) &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002446 (!Subtarget->getTargetTriple().isMacOSX() ||
2447 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002448 // PC-relative references to external symbols should go through $stub,
2449 // unless we're building with the leopard linker or later, which
2450 // automatically synthesizes these stubs.
2451 OpFlags = X86II::MO_DARWIN_STUB;
John McCall3a3465b2011-06-15 20:36:13 +00002452 } else if (Subtarget->isPICStyleRIPRel() &&
2453 isa<Function>(GV) &&
2454 cast<Function>(GV)->hasFnAttr(Attribute::NonLazyBind)) {
2455 // If the function is marked as non-lazy, generate an indirect call
2456 // which loads from the GOT directly. This avoids runtime overhead
2457 // at the cost of eager binding (and one extra byte of encoding).
2458 OpFlags = X86II::MO_GOTPCREL;
2459 WrapperKind = X86ISD::WrapperRIP;
2460 ExtraLoad = true;
Chris Lattner74e726e2009-07-09 05:27:35 +00002461 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002462
Devang Patel0d881da2010-07-06 22:08:15 +00002463 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002464 G->getOffset(), OpFlags);
John McCall3a3465b2011-06-15 20:36:13 +00002465
2466 // Add a wrapper if needed.
2467 if (WrapperKind != ISD::DELETED_NODE)
2468 Callee = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Callee);
2469 // Add extra indirection if needed.
2470 if (ExtraLoad)
2471 Callee = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Callee,
2472 MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002473 false, false, false, 0);
Chris Lattner48a7d022009-07-09 05:02:21 +00002474 }
Bill Wendling056292f2008-09-16 21:48:12 +00002475 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002476 unsigned char OpFlags = 0;
2477
Evan Cheng1bf891a2010-12-01 22:59:46 +00002478 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2479 // external symbols should go through the PLT.
2480 if (Subtarget->isTargetELF() &&
2481 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2482 OpFlags = X86II::MO_PLT;
2483 } else if (Subtarget->isPICStyleStubAny() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002484 (!Subtarget->getTargetTriple().isMacOSX() ||
2485 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Evan Cheng1bf891a2010-12-01 22:59:46 +00002486 // PC-relative references to external symbols should go through $stub,
2487 // unless we're building with the leopard linker or later, which
2488 // automatically synthesizes these stubs.
2489 OpFlags = X86II::MO_DARWIN_STUB;
Chris Lattner74e726e2009-07-09 05:27:35 +00002490 }
Eric Christopherfd179292009-08-27 18:07:15 +00002491
Chris Lattner48a7d022009-07-09 05:02:21 +00002492 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2493 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002494 }
2495
Chris Lattnerd96d0722007-02-25 06:40:16 +00002496 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002497 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002498 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002499
Evan Chengf22f9b32010-02-06 03:28:46 +00002500 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002501 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2502 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002503 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002504 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002505
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002506 Ops.push_back(Chain);
2507 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002508
Dan Gohman98ca4f22009-08-05 01:29:28 +00002509 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002510 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002511
Gordon Henriksen86737662008-01-05 16:56:59 +00002512 // Add argument registers to the end of the list so that they are known live
2513 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002514 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2515 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2516 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002517
Evan Cheng586ccac2008-03-18 23:36:35 +00002518 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002519 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002520 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2521
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00002522 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002523 if (Is64Bit && isVarArg && !IsWin64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002524 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002525
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +00002526 // Add a register mask operand representing the call-preserved registers.
2527 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2528 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
2529 assert(Mask && "Missing call preserved mask for calling convention");
2530 Ops.push_back(DAG.getRegisterMask(Mask));
Jakob Stoklund Olesenc38c4562012-01-18 23:52:22 +00002531
Gabor Greifba36cb52008-08-28 21:40:38 +00002532 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002533 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002534
Dan Gohman98ca4f22009-08-05 01:29:28 +00002535 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002536 // We used to do:
2537 //// If this is the first return lowered for this function, add the regs
2538 //// to the liveout set for the function.
2539 // This isn't right, although it's probably harmless on x86; liveouts
2540 // should be computed from returns not tail calls. Consider a void
2541 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002542 return DAG.getNode(X86ISD::TC_RETURN, dl,
2543 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002544 }
2545
Dale Johannesenace16102009-02-03 19:33:06 +00002546 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002547 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002548
Chris Lattner2d297092006-05-23 18:50:38 +00002549 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002550 unsigned NumBytesForCalleeToPush;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002551 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2552 getTargetMachine().Options.GuaranteedTailCallOpt))
Gordon Henriksen86737662008-01-05 16:56:59 +00002553 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Eli Friedman9a2478a2012-01-20 00:05:46 +00002554 else if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
2555 IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002556 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002557 // pops the hidden struct pointer, so we have to push it back.
2558 // This is common for Darwin/X86, Linux & Mingw32 targets.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002559 // For MSVC Win32 targets, the caller pops the hidden struct pointer.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002560 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002561 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002562 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002563
Gordon Henriksenae636f82008-01-03 16:47:34 +00002564 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002565 if (!IsSibcall) {
2566 Chain = DAG.getCALLSEQ_END(Chain,
2567 DAG.getIntPtrConstant(NumBytes, true),
2568 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2569 true),
2570 InFlag);
2571 InFlag = Chain.getValue(1);
2572 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002573
Chris Lattner3085e152007-02-25 08:59:22 +00002574 // Handle result values, copying them out of physregs into vregs that we
2575 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002576 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2577 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002578}
2579
Evan Cheng25ab6902006-09-08 06:48:29 +00002580
2581//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002582// Fast Calling Convention (tail call) implementation
2583//===----------------------------------------------------------------------===//
2584
2585// Like std call, callee cleans arguments, convention except that ECX is
2586// reserved for storing the tail called function address. Only 2 registers are
2587// free for argument passing (inreg). Tail call optimization is performed
2588// provided:
2589// * tailcallopt is enabled
2590// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002591// On X86_64 architecture with GOT-style position independent code only local
2592// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002593// To keep the stack aligned according to platform abi the function
2594// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2595// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002596// If a tail called function callee has more arguments than the caller the
2597// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002598// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002599// original REtADDR, but before the saved framepointer or the spilled registers
2600// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2601// stack layout:
2602// arg1
2603// arg2
2604// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002605// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002606// move area ]
2607// (possible EBP)
2608// ESI
2609// EDI
2610// local1 ..
2611
2612/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2613/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002614unsigned
2615X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2616 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002617 MachineFunction &MF = DAG.getMachineFunction();
2618 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002619 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002620 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002621 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002622 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002623 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002624 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2625 // Number smaller than 12 so just add the difference.
2626 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2627 } else {
2628 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002629 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002630 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002631 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002632 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002633}
2634
Evan Cheng5f941932010-02-05 02:21:12 +00002635/// MatchingStackOffset - Return true if the given stack call argument is
2636/// already available in the same position (relatively) of the caller's
2637/// incoming argument stack.
2638static
2639bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2640 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2641 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002642 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2643 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002644 if (Arg.getOpcode() == ISD::CopyFromReg) {
2645 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00002646 if (!TargetRegisterInfo::isVirtualRegister(VR))
Evan Cheng5f941932010-02-05 02:21:12 +00002647 return false;
2648 MachineInstr *Def = MRI->getVRegDef(VR);
2649 if (!Def)
2650 return false;
2651 if (!Flags.isByVal()) {
2652 if (!TII->isLoadFromStackSlot(Def, FI))
2653 return false;
2654 } else {
2655 unsigned Opcode = Def->getOpcode();
2656 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2657 Def->getOperand(1).isFI()) {
2658 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002659 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002660 } else
2661 return false;
2662 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002663 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2664 if (Flags.isByVal())
2665 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002666 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002667 // define @foo(%struct.X* %A) {
2668 // tail call @bar(%struct.X* byval %A)
2669 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002670 return false;
2671 SDValue Ptr = Ld->getBasePtr();
2672 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2673 if (!FINode)
2674 return false;
2675 FI = FINode->getIndex();
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002676 } else if (Arg.getOpcode() == ISD::FrameIndex && Flags.isByVal()) {
Chad Rosier14d71aa2011-06-25 18:51:28 +00002677 FrameIndexSDNode *FINode = cast<FrameIndexSDNode>(Arg);
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002678 FI = FINode->getIndex();
2679 Bytes = Flags.getByValSize();
Evan Cheng4cae1332010-03-05 08:38:04 +00002680 } else
2681 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002682
Evan Cheng4cae1332010-03-05 08:38:04 +00002683 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002684 if (!MFI->isFixedObjectIndex(FI))
2685 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002686 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002687}
2688
Dan Gohman98ca4f22009-08-05 01:29:28 +00002689/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2690/// for tail call optimization. Targets which want to do tail call
2691/// optimization should implement this function.
2692bool
2693X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002694 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002695 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002696 bool isCalleeStructRet,
2697 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002698 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002699 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002700 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002701 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002702 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002703 CalleeCC != CallingConv::C)
2704 return false;
2705
Evan Cheng7096ae42010-01-29 06:45:59 +00002706 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002707 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002708 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002709 CallingConv::ID CallerCC = CallerF->getCallingConv();
2710 bool CCMatch = CallerCC == CalleeCC;
2711
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002712 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002713 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002714 return true;
2715 return false;
2716 }
2717
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002718 // Look for obvious safe cases to perform tail call optimization that do not
2719 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002720
Evan Cheng2c12cb42010-03-26 16:26:03 +00002721 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2722 // emit a special epilogue.
2723 if (RegInfo->needsStackRealignment(MF))
2724 return false;
2725
Evan Chenga375d472010-03-15 18:54:48 +00002726 // Also avoid sibcall optimization if either caller or callee uses struct
2727 // return semantics.
2728 if (isCalleeStructRet || isCallerStructRet)
2729 return false;
2730
Chad Rosier2416da32011-06-24 21:15:36 +00002731 // An stdcall caller is expected to clean up its arguments; the callee
2732 // isn't going to do that.
2733 if (!CCMatch && CallerCC==CallingConv::X86_StdCall)
2734 return false;
2735
Chad Rosier871f6642011-05-18 19:59:50 +00002736 // Do not sibcall optimize vararg calls unless all arguments are passed via
Chad Rosiera1660892011-05-20 00:59:28 +00002737 // registers.
Chad Rosier871f6642011-05-18 19:59:50 +00002738 if (isVarArg && !Outs.empty()) {
Chad Rosiera1660892011-05-20 00:59:28 +00002739
2740 // Optimizing for varargs on Win64 is unlikely to be safe without
2741 // additional testing.
2742 if (Subtarget->isTargetWin64())
2743 return false;
2744
Chad Rosier871f6642011-05-18 19:59:50 +00002745 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002746 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2747 getTargetMachine(), ArgLocs, *DAG.getContext());
Chad Rosier871f6642011-05-18 19:59:50 +00002748
Chad Rosier871f6642011-05-18 19:59:50 +00002749 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
2750 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i)
2751 if (!ArgLocs[i].isRegLoc())
2752 return false;
2753 }
2754
Chad Rosier30450e82011-12-22 22:35:21 +00002755 // If the call result is in ST0 / ST1, it needs to be popped off the x87
2756 // stack. Therefore, if it's not used by the call it is not safe to optimize
2757 // this into a sibcall.
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002758 bool Unused = false;
2759 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2760 if (!Ins[i].Used) {
2761 Unused = true;
2762 break;
2763 }
2764 }
2765 if (Unused) {
2766 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002767 CCState CCInfo(CalleeCC, false, DAG.getMachineFunction(),
2768 getTargetMachine(), RVLocs, *DAG.getContext());
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002769 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002770 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002771 CCValAssign &VA = RVLocs[i];
2772 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2773 return false;
2774 }
2775 }
2776
Evan Cheng13617962010-04-30 01:12:32 +00002777 // If the calling conventions do not match, then we'd better make sure the
2778 // results are returned in the same way as what the caller expects.
2779 if (!CCMatch) {
2780 SmallVector<CCValAssign, 16> RVLocs1;
Eric Christopher471e4222011-06-08 23:55:35 +00002781 CCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
2782 getTargetMachine(), RVLocs1, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002783 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2784
2785 SmallVector<CCValAssign, 16> RVLocs2;
Eric Christopher471e4222011-06-08 23:55:35 +00002786 CCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
2787 getTargetMachine(), RVLocs2, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002788 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2789
2790 if (RVLocs1.size() != RVLocs2.size())
2791 return false;
2792 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2793 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2794 return false;
2795 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2796 return false;
2797 if (RVLocs1[i].isRegLoc()) {
2798 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2799 return false;
2800 } else {
2801 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2802 return false;
2803 }
2804 }
2805 }
2806
Evan Chenga6bff982010-01-30 01:22:00 +00002807 // If the callee takes no arguments then go on to check the results of the
2808 // call.
2809 if (!Outs.empty()) {
2810 // Check if stack adjustment is needed. For now, do not do this if any
2811 // argument is passed on the stack.
2812 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002813 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2814 getTargetMachine(), ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002815
2816 // Allocate shadow area for Win64
2817 if (Subtarget->isTargetWin64()) {
2818 CCInfo.AllocateStack(32, 8);
2819 }
2820
Duncan Sands45907662010-10-31 13:21:44 +00002821 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Stuart Hastings6db2c2f2011-05-17 16:59:46 +00002822 if (CCInfo.getNextStackOffset()) {
Evan Chengb2c92902010-02-02 02:22:50 +00002823 MachineFunction &MF = DAG.getMachineFunction();
2824 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2825 return false;
Evan Chengb2c92902010-02-02 02:22:50 +00002826
2827 // Check if the arguments are already laid out in the right way as
2828 // the caller's fixed stack objects.
2829 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002830 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2831 const X86InstrInfo *TII =
2832 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002833 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2834 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002835 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002836 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002837 if (VA.getLocInfo() == CCValAssign::Indirect)
2838 return false;
2839 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002840 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2841 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002842 return false;
2843 }
2844 }
2845 }
Evan Cheng9c044672010-05-29 01:35:22 +00002846
2847 // If the tailcall address may be in a register, then make sure it's
2848 // possible to register allocate for it. In 32-bit, the call address can
2849 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002850 // callee-saved registers are restored. These happen to be the same
2851 // registers used to pass 'inreg' arguments so watch out for those.
2852 if (!Subtarget->is64Bit() &&
2853 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002854 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002855 unsigned NumInRegs = 0;
2856 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2857 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002858 if (!VA.isRegLoc())
2859 continue;
2860 unsigned Reg = VA.getLocReg();
2861 switch (Reg) {
2862 default: break;
2863 case X86::EAX: case X86::EDX: case X86::ECX:
2864 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002865 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002866 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002867 }
2868 }
2869 }
Evan Chenga6bff982010-01-30 01:22:00 +00002870 }
Evan Chengb1712452010-01-27 06:25:16 +00002871
Evan Cheng86809cc2010-02-03 03:28:02 +00002872 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002873}
2874
Dan Gohman3df24e62008-09-03 23:12:08 +00002875FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002876X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2877 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002878}
2879
2880
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002881//===----------------------------------------------------------------------===//
2882// Other Lowering Hooks
2883//===----------------------------------------------------------------------===//
2884
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002885static bool MayFoldLoad(SDValue Op) {
2886 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2887}
2888
2889static bool MayFoldIntoStore(SDValue Op) {
2890 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2891}
2892
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002893static bool isTargetShuffle(unsigned Opcode) {
2894 switch(Opcode) {
2895 default: return false;
2896 case X86ISD::PSHUFD:
2897 case X86ISD::PSHUFHW:
2898 case X86ISD::PSHUFLW:
Craig Topperb3982da2011-12-31 23:50:21 +00002899 case X86ISD::SHUFP:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002900 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002901 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002902 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002903 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002904 case X86ISD::MOVLPS:
2905 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002906 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002907 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002908 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002909 case X86ISD::MOVSS:
2910 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002911 case X86ISD::UNPCKL:
2912 case X86ISD::UNPCKH:
Craig Topper316cd2a2011-11-30 06:25:25 +00002913 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +00002914 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002915 return true;
2916 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002917}
2918
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002919static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00002920 SDValue V1, SelectionDAG &DAG) {
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002921 switch(Opc) {
2922 default: llvm_unreachable("Unknown x86 shuffle node");
2923 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002924 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002925 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002926 return DAG.getNode(Opc, dl, VT, V1);
2927 }
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002928}
2929
2930static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00002931 SDValue V1, unsigned TargetMask,
2932 SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002933 switch(Opc) {
2934 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002935 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002936 case X86ISD::PSHUFHW:
2937 case X86ISD::PSHUFLW:
Craig Topper316cd2a2011-11-30 06:25:25 +00002938 case X86ISD::VPERMILP:
Craig Topper8325c112012-04-16 00:41:45 +00002939 case X86ISD::VPERMI:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002940 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2941 }
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002942}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002943
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002944static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00002945 SDValue V1, SDValue V2, unsigned TargetMask,
2946 SelectionDAG &DAG) {
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002947 switch(Opc) {
2948 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002949 case X86ISD::PALIGN:
Craig Topperb3982da2011-12-31 23:50:21 +00002950 case X86ISD::SHUFP:
Craig Topperec24e612011-11-30 07:47:51 +00002951 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002952 return DAG.getNode(Opc, dl, VT, V1, V2,
2953 DAG.getConstant(TargetMask, MVT::i8));
2954 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002955}
2956
2957static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2958 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2959 switch(Opc) {
2960 default: llvm_unreachable("Unknown x86 shuffle node");
2961 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002962 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002963 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002964 case X86ISD::MOVLPS:
2965 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002966 case X86ISD::MOVSS:
2967 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002968 case X86ISD::UNPCKL:
2969 case X86ISD::UNPCKH:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002970 return DAG.getNode(Opc, dl, VT, V1, V2);
2971 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002972}
2973
Dan Gohmand858e902010-04-17 15:26:15 +00002974SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002975 MachineFunction &MF = DAG.getMachineFunction();
2976 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2977 int ReturnAddrIndex = FuncInfo->getRAIndex();
2978
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002979 if (ReturnAddrIndex == 0) {
2980 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002981 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002982 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002983 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002984 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002985 }
2986
Evan Cheng25ab6902006-09-08 06:48:29 +00002987 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002988}
2989
2990
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002991bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2992 bool hasSymbolicDisplacement) {
2993 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002994 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002995 return false;
2996
2997 // If we don't have a symbolic displacement - we don't have any extra
2998 // restrictions.
2999 if (!hasSymbolicDisplacement)
3000 return true;
3001
3002 // FIXME: Some tweaks might be needed for medium code model.
3003 if (M != CodeModel::Small && M != CodeModel::Kernel)
3004 return false;
3005
3006 // For small code model we assume that latest object is 16MB before end of 31
3007 // bits boundary. We may also accept pretty large negative constants knowing
3008 // that all objects are in the positive half of address space.
3009 if (M == CodeModel::Small && Offset < 16*1024*1024)
3010 return true;
3011
3012 // For kernel code model we know that all object resist in the negative half
3013 // of 32bits address space. We may not accept negative offsets, since they may
3014 // be just off and we may accept pretty large positive ones.
3015 if (M == CodeModel::Kernel && Offset > 0)
3016 return true;
3017
3018 return false;
3019}
3020
Evan Chengef41ff62011-06-23 17:54:54 +00003021/// isCalleePop - Determines whether the callee is required to pop its
3022/// own arguments. Callee pop is necessary to support tail calls.
3023bool X86::isCalleePop(CallingConv::ID CallingConv,
3024 bool is64Bit, bool IsVarArg, bool TailCallOpt) {
3025 if (IsVarArg)
3026 return false;
3027
3028 switch (CallingConv) {
3029 default:
3030 return false;
3031 case CallingConv::X86_StdCall:
3032 return !is64Bit;
3033 case CallingConv::X86_FastCall:
3034 return !is64Bit;
3035 case CallingConv::X86_ThisCall:
3036 return !is64Bit;
3037 case CallingConv::Fast:
3038 return TailCallOpt;
3039 case CallingConv::GHC:
3040 return TailCallOpt;
3041 }
3042}
3043
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003044/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
3045/// specific condition code, returning the condition code and the LHS/RHS of the
3046/// comparison to make.
3047static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
3048 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00003049 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003050 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3051 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
3052 // X > -1 -> X == 0, jump !sign.
3053 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003054 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003055 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
3056 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003057 return X86::COND_S;
Andrew Trickf6c39412011-03-23 23:11:02 +00003058 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00003059 // X < 1 -> X <= 0
3060 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003061 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003062 }
Chris Lattnerf9570512006-09-13 03:22:10 +00003063 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003064
Evan Chengd9558e02006-01-06 00:43:03 +00003065 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003066 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003067 case ISD::SETEQ: return X86::COND_E;
3068 case ISD::SETGT: return X86::COND_G;
3069 case ISD::SETGE: return X86::COND_GE;
3070 case ISD::SETLT: return X86::COND_L;
3071 case ISD::SETLE: return X86::COND_LE;
3072 case ISD::SETNE: return X86::COND_NE;
3073 case ISD::SETULT: return X86::COND_B;
3074 case ISD::SETUGT: return X86::COND_A;
3075 case ISD::SETULE: return X86::COND_BE;
3076 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00003077 }
Chris Lattner4c78e022008-12-23 23:42:27 +00003078 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003079
Chris Lattner4c78e022008-12-23 23:42:27 +00003080 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00003081
Chris Lattner4c78e022008-12-23 23:42:27 +00003082 // If LHS is a foldable load, but RHS is not, flip the condition.
Rafael Espindolaf297c932011-02-03 03:58:05 +00003083 if (ISD::isNON_EXTLoad(LHS.getNode()) &&
3084 !ISD::isNON_EXTLoad(RHS.getNode())) {
Chris Lattner4c78e022008-12-23 23:42:27 +00003085 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
3086 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00003087 }
3088
Chris Lattner4c78e022008-12-23 23:42:27 +00003089 switch (SetCCOpcode) {
3090 default: break;
3091 case ISD::SETOLT:
3092 case ISD::SETOLE:
3093 case ISD::SETUGT:
3094 case ISD::SETUGE:
3095 std::swap(LHS, RHS);
3096 break;
3097 }
3098
3099 // On a floating point condition, the flags are set as follows:
3100 // ZF PF CF op
3101 // 0 | 0 | 0 | X > Y
3102 // 0 | 0 | 1 | X < Y
3103 // 1 | 0 | 0 | X == Y
3104 // 1 | 1 | 1 | unordered
3105 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003106 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00003107 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003108 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00003109 case ISD::SETOLT: // flipped
3110 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003111 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00003112 case ISD::SETOLE: // flipped
3113 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003114 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003115 case ISD::SETUGT: // flipped
3116 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003117 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00003118 case ISD::SETUGE: // flipped
3119 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003120 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003121 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003122 case ISD::SETNE: return X86::COND_NE;
3123 case ISD::SETUO: return X86::COND_P;
3124 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00003125 case ISD::SETOEQ:
3126 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00003127 }
Evan Chengd9558e02006-01-06 00:43:03 +00003128}
3129
Evan Cheng4a460802006-01-11 00:33:36 +00003130/// hasFPCMov - is there a floating point cmov for the specific X86 condition
3131/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00003132/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00003133static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00003134 switch (X86CC) {
3135 default:
3136 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00003137 case X86::COND_B:
3138 case X86::COND_BE:
3139 case X86::COND_E:
3140 case X86::COND_P:
3141 case X86::COND_A:
3142 case X86::COND_AE:
3143 case X86::COND_NE:
3144 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00003145 return true;
3146 }
3147}
3148
Evan Chengeb2f9692009-10-27 19:56:55 +00003149/// isFPImmLegal - Returns true if the target can instruction select the
3150/// specified FP immediate natively. If false, the legalizer will
3151/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003152bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00003153 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
3154 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
3155 return true;
3156 }
3157 return false;
3158}
3159
Nate Begeman9008ca62009-04-27 18:41:29 +00003160/// isUndefOrInRange - Return true if Val is undef or if its value falls within
3161/// the specified range (L, H].
3162static bool isUndefOrInRange(int Val, int Low, int Hi) {
3163 return (Val < 0) || (Val >= Low && Val < Hi);
3164}
3165
3166/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
3167/// specified value.
3168static bool isUndefOrEqual(int Val, int CmpVal) {
3169 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003170 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003171 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00003172}
3173
Bruno Cardoso Lopes4002d7e2011-08-12 21:54:42 +00003174/// isSequentialOrUndefInRange - Return true if every element in Mask, begining
3175/// from position Pos and ending in Pos+Size, falls within the specified
3176/// sequential range (L, L+Pos]. or is undef.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003177static bool isSequentialOrUndefInRange(ArrayRef<int> Mask,
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003178 int Pos, int Size, int Low) {
3179 for (int i = Pos, e = Pos+Size; i != e; ++i, ++Low)
3180 if (!isUndefOrEqual(Mask[i], Low))
3181 return false;
3182 return true;
3183}
3184
Nate Begeman9008ca62009-04-27 18:41:29 +00003185/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
3186/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
3187/// the second operand.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003188static bool isPSHUFDMask(ArrayRef<int> Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003189 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00003190 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00003191 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00003192 return (Mask[0] < 2 && Mask[1] < 2);
3193 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003194}
3195
Nate Begeman9008ca62009-04-27 18:41:29 +00003196/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
3197/// is suitable for input to PSHUFHW.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003198static bool isPSHUFHWMask(ArrayRef<int> Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003199 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00003200 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003201
Nate Begeman9008ca62009-04-27 18:41:29 +00003202 // Lower quadword copied in order or undef.
Craig Topperc612d792012-01-02 09:17:37 +00003203 if (!isSequentialOrUndefInRange(Mask, 0, 4, 0))
3204 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003205
Evan Cheng506d3df2006-03-29 23:07:14 +00003206 // Upper quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003207 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003208 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00003209 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003210
Evan Cheng506d3df2006-03-29 23:07:14 +00003211 return true;
3212}
3213
Nate Begeman9008ca62009-04-27 18:41:29 +00003214/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
3215/// is suitable for input to PSHUFLW.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003216static bool isPSHUFLWMask(ArrayRef<int> Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003217 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00003218 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003219
Rafael Espindola15684b22009-04-24 12:40:33 +00003220 // Upper quadword copied in order.
Craig Topperc612d792012-01-02 09:17:37 +00003221 if (!isSequentialOrUndefInRange(Mask, 4, 4, 4))
3222 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003223
Rafael Espindola15684b22009-04-24 12:40:33 +00003224 // Lower quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003225 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003226 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00003227 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003228
Rafael Espindola15684b22009-04-24 12:40:33 +00003229 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003230}
3231
Nate Begemana09008b2009-10-19 02:17:23 +00003232/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
3233/// is suitable for input to PALIGNR.
Craig Topper0e2037b2012-01-20 05:53:00 +00003234static bool isPALIGNRMask(ArrayRef<int> Mask, EVT VT,
3235 const X86Subtarget *Subtarget) {
3236 if ((VT.getSizeInBits() == 128 && !Subtarget->hasSSSE3()) ||
3237 (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2()))
Bruno Cardoso Lopes9065d4b2011-07-29 01:30:59 +00003238 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003239
Craig Topper0e2037b2012-01-20 05:53:00 +00003240 unsigned NumElts = VT.getVectorNumElements();
3241 unsigned NumLanes = VT.getSizeInBits()/128;
3242 unsigned NumLaneElts = NumElts/NumLanes;
3243
3244 // Do not handle 64-bit element shuffles with palignr.
3245 if (NumLaneElts == 2)
Nate Begemana09008b2009-10-19 02:17:23 +00003246 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003247
Craig Topper0e2037b2012-01-20 05:53:00 +00003248 for (unsigned l = 0; l != NumElts; l+=NumLaneElts) {
3249 unsigned i;
3250 for (i = 0; i != NumLaneElts; ++i) {
3251 if (Mask[i+l] >= 0)
3252 break;
3253 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00003254
Craig Topper0e2037b2012-01-20 05:53:00 +00003255 // Lane is all undef, go to next lane
3256 if (i == NumLaneElts)
3257 continue;
Nate Begemana09008b2009-10-19 02:17:23 +00003258
Craig Topper0e2037b2012-01-20 05:53:00 +00003259 int Start = Mask[i+l];
Nate Begemana09008b2009-10-19 02:17:23 +00003260
Craig Topper0e2037b2012-01-20 05:53:00 +00003261 // Make sure its in this lane in one of the sources
3262 if (!isUndefOrInRange(Start, l, l+NumLaneElts) &&
3263 !isUndefOrInRange(Start, l+NumElts, l+NumElts+NumLaneElts))
Nate Begemana09008b2009-10-19 02:17:23 +00003264 return false;
Craig Topper0e2037b2012-01-20 05:53:00 +00003265
3266 // If not lane 0, then we must match lane 0
3267 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Start, Mask[i]+l))
3268 return false;
3269
3270 // Correct second source to be contiguous with first source
3271 if (Start >= (int)NumElts)
3272 Start -= NumElts - NumLaneElts;
3273
3274 // Make sure we're shifting in the right direction.
3275 if (Start <= (int)(i+l))
3276 return false;
3277
3278 Start -= i;
3279
3280 // Check the rest of the elements to see if they are consecutive.
3281 for (++i; i != NumLaneElts; ++i) {
3282 int Idx = Mask[i+l];
3283
3284 // Make sure its in this lane
3285 if (!isUndefOrInRange(Idx, l, l+NumLaneElts) &&
3286 !isUndefOrInRange(Idx, l+NumElts, l+NumElts+NumLaneElts))
3287 return false;
3288
3289 // If not lane 0, then we must match lane 0
3290 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Idx, Mask[i]+l))
3291 return false;
3292
3293 if (Idx >= (int)NumElts)
3294 Idx -= NumElts - NumLaneElts;
3295
3296 if (!isUndefOrEqual(Idx, Start+i))
3297 return false;
3298
3299 }
Nate Begemana09008b2009-10-19 02:17:23 +00003300 }
Craig Topper0e2037b2012-01-20 05:53:00 +00003301
Nate Begemana09008b2009-10-19 02:17:23 +00003302 return true;
3303}
3304
Craig Topper1a7700a2012-01-19 08:19:12 +00003305/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3306/// the two vector operands have swapped position.
3307static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask,
3308 unsigned NumElems) {
3309 for (unsigned i = 0; i != NumElems; ++i) {
3310 int idx = Mask[i];
3311 if (idx < 0)
3312 continue;
3313 else if (idx < (int)NumElems)
3314 Mask[i] = idx + NumElems;
3315 else
3316 Mask[i] = idx - NumElems;
3317 }
3318}
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003319
Craig Topper1a7700a2012-01-19 08:19:12 +00003320/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
3321/// specifies a shuffle of elements that is suitable for input to 128/256-bit
3322/// SHUFPS and SHUFPD. If Commuted is true, then it checks for sources to be
3323/// reverse of what x86 shuffles want.
3324static bool isSHUFPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX,
3325 bool Commuted = false) {
3326 if (!HasAVX && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003327 return false;
3328
Craig Topper1a7700a2012-01-19 08:19:12 +00003329 unsigned NumElems = VT.getVectorNumElements();
3330 unsigned NumLanes = VT.getSizeInBits()/128;
3331 unsigned NumLaneElems = NumElems/NumLanes;
3332
3333 if (NumLaneElems != 2 && NumLaneElems != 4)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003334 return false;
3335
3336 // VSHUFPSY divides the resulting vector into 4 chunks.
3337 // The sources are also splitted into 4 chunks, and each destination
3338 // chunk must come from a different source chunk.
3339 //
3340 // SRC1 => X7 X6 X5 X4 X3 X2 X1 X0
3341 // SRC2 => Y7 Y6 Y5 Y4 Y3 Y2 Y1 Y9
3342 //
3343 // DST => Y7..Y4, Y7..Y4, X7..X4, X7..X4,
3344 // Y3..Y0, Y3..Y0, X3..X0, X3..X0
3345 //
Craig Topper9d7025b2011-11-27 21:41:12 +00003346 // VSHUFPDY divides the resulting vector into 4 chunks.
3347 // The sources are also splitted into 4 chunks, and each destination
3348 // chunk must come from a different source chunk.
3349 //
3350 // SRC1 => X3 X2 X1 X0
3351 // SRC2 => Y3 Y2 Y1 Y0
3352 //
3353 // DST => Y3..Y2, X3..X2, Y1..Y0, X1..X0
3354 //
Craig Topper1a7700a2012-01-19 08:19:12 +00003355 unsigned HalfLaneElems = NumLaneElems/2;
3356 for (unsigned l = 0; l != NumElems; l += NumLaneElems) {
3357 for (unsigned i = 0; i != NumLaneElems; ++i) {
3358 int Idx = Mask[i+l];
3359 unsigned RngStart = l + ((Commuted == (i<HalfLaneElems)) ? NumElems : 0);
3360 if (!isUndefOrInRange(Idx, RngStart, RngStart+NumLaneElems))
3361 return false;
3362 // For VSHUFPSY, the mask of the second half must be the same as the
3363 // first but with the appropriate offsets. This works in the same way as
3364 // VPERMILPS works with masks.
3365 if (NumElems != 8 || l == 0 || Mask[i] < 0)
3366 continue;
3367 if (!isUndefOrEqual(Idx, Mask[i]+l))
3368 return false;
Craig Topper1ff73d72011-12-06 04:59:07 +00003369 }
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003370 }
3371
3372 return true;
3373}
3374
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003375/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3376/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Craig Topperdd637ae2012-02-19 05:41:45 +00003377static bool isMOVHLPSMask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003378 unsigned NumElems = VT.getVectorNumElements();
3379
3380 if (VT.getSizeInBits() != 128)
3381 return false;
3382
3383 if (NumElems != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003384 return false;
3385
Evan Cheng2064a2b2006-03-28 06:50:32 +00003386 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Craig Topperdd637ae2012-02-19 05:41:45 +00003387 return isUndefOrEqual(Mask[0], 6) &&
3388 isUndefOrEqual(Mask[1], 7) &&
3389 isUndefOrEqual(Mask[2], 2) &&
3390 isUndefOrEqual(Mask[3], 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003391}
3392
Nate Begeman0b10b912009-11-07 23:17:15 +00003393/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3394/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3395/// <2, 3, 2, 3>
Craig Topperdd637ae2012-02-19 05:41:45 +00003396static bool isMOVHLPS_v_undef_Mask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003397 unsigned NumElems = VT.getVectorNumElements();
3398
3399 if (VT.getSizeInBits() != 128)
3400 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003401
Nate Begeman0b10b912009-11-07 23:17:15 +00003402 if (NumElems != 4)
3403 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003404
Craig Topperdd637ae2012-02-19 05:41:45 +00003405 return isUndefOrEqual(Mask[0], 2) &&
3406 isUndefOrEqual(Mask[1], 3) &&
3407 isUndefOrEqual(Mask[2], 2) &&
3408 isUndefOrEqual(Mask[3], 3);
Nate Begeman0b10b912009-11-07 23:17:15 +00003409}
3410
Evan Cheng5ced1d82006-04-06 23:23:56 +00003411/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3412/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Craig Topperdd637ae2012-02-19 05:41:45 +00003413static bool isMOVLPMask(ArrayRef<int> Mask, EVT VT) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003414 if (VT.getSizeInBits() != 128)
3415 return false;
3416
Craig Topperdd637ae2012-02-19 05:41:45 +00003417 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003418
Evan Cheng5ced1d82006-04-06 23:23:56 +00003419 if (NumElems != 2 && NumElems != 4)
3420 return false;
3421
Craig Topperdd637ae2012-02-19 05:41:45 +00003422 for (unsigned i = 0; i != NumElems/2; ++i)
3423 if (!isUndefOrEqual(Mask[i], i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003424 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003425
Craig Topperdd637ae2012-02-19 05:41:45 +00003426 for (unsigned i = NumElems/2; i != NumElems; ++i)
3427 if (!isUndefOrEqual(Mask[i], i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003428 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003429
3430 return true;
3431}
3432
Nate Begeman0b10b912009-11-07 23:17:15 +00003433/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3434/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
Craig Topperdd637ae2012-02-19 05:41:45 +00003435static bool isMOVLHPSMask(ArrayRef<int> Mask, EVT VT) {
3436 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003437
David Greenea20244d2011-03-02 17:23:43 +00003438 if ((NumElems != 2 && NumElems != 4)
Craig Topperdd637ae2012-02-19 05:41:45 +00003439 || VT.getSizeInBits() > 128)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003440 return false;
3441
Craig Topperdd637ae2012-02-19 05:41:45 +00003442 for (unsigned i = 0; i != NumElems/2; ++i)
3443 if (!isUndefOrEqual(Mask[i], i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003444 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003445
Craig Topperdd637ae2012-02-19 05:41:45 +00003446 for (unsigned i = 0; i != NumElems/2; ++i)
3447 if (!isUndefOrEqual(Mask[i + NumElems/2], i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003448 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003449
3450 return true;
3451}
3452
Evan Cheng0038e592006-03-28 00:39:58 +00003453/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3454/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003455static bool isUNPCKLMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003456 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003457 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003458
3459 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3460 "Unsupported vector type for unpckh");
3461
Craig Topper6347e862011-11-21 06:57:39 +00003462 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003463 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng0038e592006-03-28 00:39:58 +00003464 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003465
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003466 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3467 // independently on 128-bit lanes.
3468 unsigned NumLanes = VT.getSizeInBits()/128;
3469 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003470
Craig Topper94438ba2011-12-16 08:06:31 +00003471 for (unsigned l = 0; l != NumLanes; ++l) {
3472 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3473 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003474 i += 2, ++j) {
3475 int BitI = Mask[i];
3476 int BitI1 = Mask[i+1];
3477 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003478 return false;
David Greenea20244d2011-03-02 17:23:43 +00003479 if (V2IsSplat) {
3480 if (!isUndefOrEqual(BitI1, NumElts))
3481 return false;
3482 } else {
3483 if (!isUndefOrEqual(BitI1, j + NumElts))
3484 return false;
3485 }
Evan Cheng39623da2006-04-20 08:58:49 +00003486 }
Evan Cheng0038e592006-03-28 00:39:58 +00003487 }
David Greenea20244d2011-03-02 17:23:43 +00003488
Evan Cheng0038e592006-03-28 00:39:58 +00003489 return true;
3490}
3491
Evan Cheng4fcb9222006-03-28 02:43:26 +00003492/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3493/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003494static bool isUNPCKHMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003495 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003496 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003497
3498 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3499 "Unsupported vector type for unpckh");
3500
Craig Topper6347e862011-11-21 06:57:39 +00003501 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003502 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng4fcb9222006-03-28 02:43:26 +00003503 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003504
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003505 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3506 // independently on 128-bit lanes.
3507 unsigned NumLanes = VT.getSizeInBits()/128;
3508 unsigned NumLaneElts = NumElts/NumLanes;
3509
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003510 for (unsigned l = 0; l != NumLanes; ++l) {
Craig Topper94438ba2011-12-16 08:06:31 +00003511 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3512 i != (l+1)*NumLaneElts; i += 2, ++j) {
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003513 int BitI = Mask[i];
3514 int BitI1 = Mask[i+1];
3515 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003516 return false;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003517 if (V2IsSplat) {
3518 if (isUndefOrEqual(BitI1, NumElts))
3519 return false;
3520 } else {
3521 if (!isUndefOrEqual(BitI1, j+NumElts))
3522 return false;
3523 }
Evan Cheng39623da2006-04-20 08:58:49 +00003524 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003525 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003526 return true;
3527}
3528
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003529/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3530/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3531/// <0, 0, 1, 1>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003532static bool isUNPCKL_v_undef_Mask(ArrayRef<int> Mask, EVT VT,
Craig Topper94438ba2011-12-16 08:06:31 +00003533 bool HasAVX2) {
3534 unsigned NumElts = VT.getVectorNumElements();
3535
3536 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3537 "Unsupported vector type for unpckh");
3538
3539 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3540 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003541 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003542
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003543 // For 256-bit i64/f64, use MOVDDUPY instead, so reject the matching pattern
3544 // FIXME: Need a better way to get rid of this, there's no latency difference
3545 // between UNPCKLPD and MOVDDUP, the later should always be checked first and
3546 // the former later. We should also remove the "_undef" special mask.
Craig Topper94438ba2011-12-16 08:06:31 +00003547 if (NumElts == 4 && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003548 return false;
3549
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003550 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3551 // independently on 128-bit lanes.
Craig Topper94438ba2011-12-16 08:06:31 +00003552 unsigned NumLanes = VT.getSizeInBits()/128;
3553 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003554
Craig Topper94438ba2011-12-16 08:06:31 +00003555 for (unsigned l = 0; l != NumLanes; ++l) {
3556 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3557 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003558 i += 2, ++j) {
3559 int BitI = Mask[i];
3560 int BitI1 = Mask[i+1];
3561
3562 if (!isUndefOrEqual(BitI, j))
3563 return false;
3564 if (!isUndefOrEqual(BitI1, j))
3565 return false;
3566 }
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003567 }
David Greenea20244d2011-03-02 17:23:43 +00003568
Rafael Espindola15684b22009-04-24 12:40:33 +00003569 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003570}
3571
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003572/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3573/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3574/// <2, 2, 3, 3>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003575static bool isUNPCKH_v_undef_Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX2) {
Craig Topper94438ba2011-12-16 08:06:31 +00003576 unsigned NumElts = VT.getVectorNumElements();
3577
3578 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3579 "Unsupported vector type for unpckh");
3580
3581 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3582 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003583 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003584
Craig Topper94438ba2011-12-16 08:06:31 +00003585 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3586 // independently on 128-bit lanes.
3587 unsigned NumLanes = VT.getSizeInBits()/128;
3588 unsigned NumLaneElts = NumElts/NumLanes;
3589
3590 for (unsigned l = 0; l != NumLanes; ++l) {
3591 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3592 i != (l+1)*NumLaneElts; i += 2, ++j) {
3593 int BitI = Mask[i];
3594 int BitI1 = Mask[i+1];
3595 if (!isUndefOrEqual(BitI, j))
3596 return false;
3597 if (!isUndefOrEqual(BitI1, j))
3598 return false;
3599 }
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003600 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003601 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003602}
3603
Evan Cheng017dcc62006-04-21 01:05:10 +00003604/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3605/// specifies a shuffle of elements that is suitable for input to MOVSS,
3606/// MOVSD, and MOVD, i.e. setting the lowest element.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003607static bool isMOVLMask(ArrayRef<int> Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003608 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003609 return false;
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003610 if (VT.getSizeInBits() == 256)
3611 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003612
Craig Topperc612d792012-01-02 09:17:37 +00003613 unsigned NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003614
Nate Begeman9008ca62009-04-27 18:41:29 +00003615 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003616 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003617
Craig Topperc612d792012-01-02 09:17:37 +00003618 for (unsigned i = 1; i != NumElts; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003619 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003620 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003621
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003622 return true;
3623}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003624
Craig Topper70b883b2011-11-28 10:14:51 +00003625/// isVPERM2X128Mask - Match 256-bit shuffles where the elements are considered
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003626/// as permutations between 128-bit chunks or halves. As an example: this
3627/// shuffle bellow:
3628/// vector_shuffle <4, 5, 6, 7, 12, 13, 14, 15>
3629/// The first half comes from the second half of V1 and the second half from the
3630/// the second half of V2.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003631static bool isVPERM2X128Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003632 if (!HasAVX || VT.getSizeInBits() != 256)
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003633 return false;
3634
3635 // The shuffle result is divided into half A and half B. In total the two
3636 // sources have 4 halves, namely: C, D, E, F. The final values of A and
3637 // B must come from C, D, E or F.
Craig Topperc612d792012-01-02 09:17:37 +00003638 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003639 bool MatchA = false, MatchB = false;
3640
3641 // Check if A comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003642 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003643 if (isSequentialOrUndefInRange(Mask, 0, HalfSize, Half*HalfSize)) {
3644 MatchA = true;
3645 break;
3646 }
3647 }
3648
3649 // Check if B comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003650 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003651 if (isSequentialOrUndefInRange(Mask, HalfSize, HalfSize, Half*HalfSize)) {
3652 MatchB = true;
3653 break;
3654 }
3655 }
3656
3657 return MatchA && MatchB;
3658}
3659
Craig Topper70b883b2011-11-28 10:14:51 +00003660/// getShuffleVPERM2X128Immediate - Return the appropriate immediate to shuffle
3661/// the specified VECTOR_MASK mask with VPERM2F128/VPERM2I128 instructions.
Craig Topperd93e4c32011-12-11 19:12:35 +00003662static unsigned getShuffleVPERM2X128Immediate(ShuffleVectorSDNode *SVOp) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003663 EVT VT = SVOp->getValueType(0);
3664
Craig Topperc612d792012-01-02 09:17:37 +00003665 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003666
Craig Topperc612d792012-01-02 09:17:37 +00003667 unsigned FstHalf = 0, SndHalf = 0;
3668 for (unsigned i = 0; i < HalfSize; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003669 if (SVOp->getMaskElt(i) > 0) {
3670 FstHalf = SVOp->getMaskElt(i)/HalfSize;
3671 break;
3672 }
3673 }
Craig Topperc612d792012-01-02 09:17:37 +00003674 for (unsigned i = HalfSize; i < HalfSize*2; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003675 if (SVOp->getMaskElt(i) > 0) {
3676 SndHalf = SVOp->getMaskElt(i)/HalfSize;
3677 break;
3678 }
3679 }
3680
3681 return (FstHalf | (SndHalf << 4));
3682}
3683
Craig Topper70b883b2011-11-28 10:14:51 +00003684/// isVPERMILPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003685/// specifies a shuffle of elements that is suitable for input to VPERMILPD*.
3686/// Note that VPERMIL mask matching is different depending whether theunderlying
3687/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3688/// to the same elements of the low, but to the higher half of the source.
3689/// In VPERMILPD the two lanes could be shuffled independently of each other
Craig Topperdbd98a42012-02-07 06:28:42 +00003690/// with the same restriction that lanes can't be crossed. Also handles PSHUFDY.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003691static bool isVPERMILPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003692 if (!HasAVX)
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003693 return false;
3694
Craig Topperc612d792012-01-02 09:17:37 +00003695 unsigned NumElts = VT.getVectorNumElements();
Craig Topper70b883b2011-11-28 10:14:51 +00003696 // Only match 256-bit with 32/64-bit types
3697 if (VT.getSizeInBits() != 256 || (NumElts != 4 && NumElts != 8))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003698 return false;
3699
Craig Topperc612d792012-01-02 09:17:37 +00003700 unsigned NumLanes = VT.getSizeInBits()/128;
3701 unsigned LaneSize = NumElts/NumLanes;
Craig Topper1a7700a2012-01-19 08:19:12 +00003702 for (unsigned l = 0; l != NumElts; l += LaneSize) {
Craig Topperc612d792012-01-02 09:17:37 +00003703 for (unsigned i = 0; i != LaneSize; ++i) {
Craig Topper1a7700a2012-01-19 08:19:12 +00003704 if (!isUndefOrInRange(Mask[i+l], l, l+LaneSize))
Craig Topper70b883b2011-11-28 10:14:51 +00003705 return false;
Craig Topper1a7700a2012-01-19 08:19:12 +00003706 if (NumElts != 8 || l == 0)
Craig Topper70b883b2011-11-28 10:14:51 +00003707 continue;
3708 // VPERMILPS handling
3709 if (Mask[i] < 0)
3710 continue;
Craig Topper1a7700a2012-01-19 08:19:12 +00003711 if (!isUndefOrEqual(Mask[i+l], Mask[i]+l))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003712 return false;
3713 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003714 }
3715
3716 return true;
3717}
3718
Craig Topper5aaffa82012-02-19 02:53:47 +00003719/// isCommutedMOVLMask - Returns true if the shuffle mask is except the reverse
Evan Cheng017dcc62006-04-21 01:05:10 +00003720/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003721/// element of vector 2 and the other elements to come from vector 1 in order.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003722static bool isCommutedMOVLMask(ArrayRef<int> Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003723 bool V2IsSplat = false, bool V2IsUndef = false) {
Craig Topperc612d792012-01-02 09:17:37 +00003724 unsigned NumOps = VT.getVectorNumElements();
Craig Topper97327dc2012-03-18 22:50:10 +00003725 if (VT.getSizeInBits() == 256)
3726 return false;
Chris Lattner5a88b832007-02-25 07:10:00 +00003727 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003728 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003729
Nate Begeman9008ca62009-04-27 18:41:29 +00003730 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003731 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003732
Craig Topperc612d792012-01-02 09:17:37 +00003733 for (unsigned i = 1; i != NumOps; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003734 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3735 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3736 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003737 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003738
Evan Cheng39623da2006-04-20 08:58:49 +00003739 return true;
3740}
3741
Evan Chengd9539472006-04-14 21:59:03 +00003742/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3743/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003744/// Masks to match: <1, 1, 3, 3> or <1, 1, 3, 3, 5, 5, 7, 7>
Craig Topperdd637ae2012-02-19 05:41:45 +00003745static bool isMOVSHDUPMask(ArrayRef<int> Mask, EVT VT,
Craig Topper5aaffa82012-02-19 02:53:47 +00003746 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003747 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003748 return false;
3749
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003750 unsigned NumElems = VT.getVectorNumElements();
3751
3752 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3753 (VT.getSizeInBits() == 256 && NumElems != 8))
3754 return false;
3755
3756 // "i+1" is the value the indexed mask element must have
Craig Topperdd637ae2012-02-19 05:41:45 +00003757 for (unsigned i = 0; i != NumElems; i += 2)
3758 if (!isUndefOrEqual(Mask[i], i+1) ||
3759 !isUndefOrEqual(Mask[i+1], i+1))
Nate Begeman9008ca62009-04-27 18:41:29 +00003760 return false;
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003761
3762 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003763}
3764
3765/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3766/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003767/// Masks to match: <0, 0, 2, 2> or <0, 0, 2, 2, 4, 4, 6, 6>
Craig Topperdd637ae2012-02-19 05:41:45 +00003768static bool isMOVSLDUPMask(ArrayRef<int> Mask, EVT VT,
Craig Topper5aaffa82012-02-19 02:53:47 +00003769 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003770 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003771 return false;
3772
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003773 unsigned NumElems = VT.getVectorNumElements();
3774
3775 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3776 (VT.getSizeInBits() == 256 && NumElems != 8))
3777 return false;
3778
3779 // "i" is the value the indexed mask element must have
Craig Topperc612d792012-01-02 09:17:37 +00003780 for (unsigned i = 0; i != NumElems; i += 2)
Craig Topperdd637ae2012-02-19 05:41:45 +00003781 if (!isUndefOrEqual(Mask[i], i) ||
3782 !isUndefOrEqual(Mask[i+1], i))
Nate Begeman9008ca62009-04-27 18:41:29 +00003783 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003784
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003785 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003786}
3787
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003788/// isMOVDDUPYMask - Return true if the specified VECTOR_SHUFFLE operand
3789/// specifies a shuffle of elements that is suitable for input to 256-bit
3790/// version of MOVDDUP.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003791static bool isMOVDDUPYMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topperc612d792012-01-02 09:17:37 +00003792 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003793
Craig Topperbeabc6c2011-12-05 06:56:46 +00003794 if (!HasAVX || VT.getSizeInBits() != 256 || NumElts != 4)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003795 return false;
3796
Craig Topperc612d792012-01-02 09:17:37 +00003797 for (unsigned i = 0; i != NumElts/2; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003798 if (!isUndefOrEqual(Mask[i], 0))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003799 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003800 for (unsigned i = NumElts/2; i != NumElts; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003801 if (!isUndefOrEqual(Mask[i], NumElts/2))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003802 return false;
3803 return true;
3804}
3805
Evan Cheng0b457f02008-09-25 20:50:48 +00003806/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003807/// specifies a shuffle of elements that is suitable for input to 128-bit
3808/// version of MOVDDUP.
Craig Topperdd637ae2012-02-19 05:41:45 +00003809static bool isMOVDDUPMask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003810 if (VT.getSizeInBits() != 128)
3811 return false;
3812
Craig Topperc612d792012-01-02 09:17:37 +00003813 unsigned e = VT.getVectorNumElements() / 2;
3814 for (unsigned i = 0; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003815 if (!isUndefOrEqual(Mask[i], i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003816 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003817 for (unsigned i = 0; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003818 if (!isUndefOrEqual(Mask[e+i], i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003819 return false;
3820 return true;
3821}
3822
David Greenec38a03e2011-02-03 15:50:00 +00003823/// isVEXTRACTF128Index - Return true if the specified
3824/// EXTRACT_SUBVECTOR operand specifies a vector extract that is
3825/// suitable for input to VEXTRACTF128.
3826bool X86::isVEXTRACTF128Index(SDNode *N) {
3827 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3828 return false;
3829
3830 // The index should be aligned on a 128-bit boundary.
3831 uint64_t Index =
3832 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3833
3834 unsigned VL = N->getValueType(0).getVectorNumElements();
3835 unsigned VBits = N->getValueType(0).getSizeInBits();
3836 unsigned ElSize = VBits / VL;
3837 bool Result = (Index * ElSize) % 128 == 0;
3838
3839 return Result;
3840}
3841
David Greeneccacdc12011-02-04 16:08:29 +00003842/// isVINSERTF128Index - Return true if the specified INSERT_SUBVECTOR
3843/// operand specifies a subvector insert that is suitable for input to
3844/// VINSERTF128.
3845bool X86::isVINSERTF128Index(SDNode *N) {
3846 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3847 return false;
3848
3849 // The index should be aligned on a 128-bit boundary.
3850 uint64_t Index =
3851 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
3852
3853 unsigned VL = N->getValueType(0).getVectorNumElements();
3854 unsigned VBits = N->getValueType(0).getSizeInBits();
3855 unsigned ElSize = VBits / VL;
3856 bool Result = (Index * ElSize) % 128 == 0;
3857
3858 return Result;
3859}
3860
Evan Cheng63d33002006-03-22 08:01:21 +00003861/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003862/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Craig Topper1a7700a2012-01-19 08:19:12 +00003863/// Handles 128-bit and 256-bit.
Craig Topper5aaffa82012-02-19 02:53:47 +00003864static unsigned getShuffleSHUFImmediate(ShuffleVectorSDNode *N) {
Craig Topper1a7700a2012-01-19 08:19:12 +00003865 EVT VT = N->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003866
Craig Topper1a7700a2012-01-19 08:19:12 +00003867 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3868 "Unsupported vector type for PSHUF/SHUFP");
3869
3870 // Handle 128 and 256-bit vector lengths. AVX defines PSHUF/SHUFP to operate
3871 // independently on 128-bit lanes.
3872 unsigned NumElts = VT.getVectorNumElements();
3873 unsigned NumLanes = VT.getSizeInBits()/128;
3874 unsigned NumLaneElts = NumElts/NumLanes;
3875
3876 assert((NumLaneElts == 2 || NumLaneElts == 4) &&
3877 "Only supports 2 or 4 elements per lane");
3878
3879 unsigned Shift = (NumLaneElts == 4) ? 1 : 0;
Evan Chengb9df0ca2006-03-22 02:53:00 +00003880 unsigned Mask = 0;
Craig Topper1a7700a2012-01-19 08:19:12 +00003881 for (unsigned i = 0; i != NumElts; ++i) {
3882 int Elt = N->getMaskElt(i);
3883 if (Elt < 0) continue;
3884 Elt %= NumLaneElts;
3885 unsigned ShAmt = i << Shift;
3886 if (ShAmt >= 8) ShAmt -= 8;
3887 Mask |= Elt << ShAmt;
Evan Cheng36b27f32006-03-28 23:41:33 +00003888 }
Craig Topper1a7700a2012-01-19 08:19:12 +00003889
Evan Cheng63d33002006-03-22 08:01:21 +00003890 return Mask;
3891}
3892
Evan Cheng506d3df2006-03-29 23:07:14 +00003893/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003894/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Craig Topperdd637ae2012-02-19 05:41:45 +00003895static unsigned getShufflePSHUFHWImmediate(ShuffleVectorSDNode *N) {
Evan Cheng506d3df2006-03-29 23:07:14 +00003896 unsigned Mask = 0;
3897 // 8 nodes, but we only care about the last 4.
3898 for (unsigned i = 7; i >= 4; --i) {
Craig Topperdd637ae2012-02-19 05:41:45 +00003899 int Val = N->getMaskElt(i);
Nate Begeman9008ca62009-04-27 18:41:29 +00003900 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003901 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003902 if (i != 4)
3903 Mask <<= 2;
3904 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003905 return Mask;
3906}
3907
3908/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003909/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Craig Topperdd637ae2012-02-19 05:41:45 +00003910static unsigned getShufflePSHUFLWImmediate(ShuffleVectorSDNode *N) {
Evan Cheng506d3df2006-03-29 23:07:14 +00003911 unsigned Mask = 0;
3912 // 8 nodes, but we only care about the first 4.
3913 for (int i = 3; i >= 0; --i) {
Craig Topperdd637ae2012-02-19 05:41:45 +00003914 int Val = N->getMaskElt(i);
Nate Begeman9008ca62009-04-27 18:41:29 +00003915 if (Val >= 0)
3916 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003917 if (i != 0)
3918 Mask <<= 2;
3919 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003920 return Mask;
3921}
3922
Nate Begemana09008b2009-10-19 02:17:23 +00003923/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3924/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
Craig Topperd93e4c32011-12-11 19:12:35 +00003925static unsigned getShufflePALIGNRImmediate(ShuffleVectorSDNode *SVOp) {
3926 EVT VT = SVOp->getValueType(0);
3927 unsigned EltSize = VT.getVectorElementType().getSizeInBits() >> 3;
Nate Begemana09008b2009-10-19 02:17:23 +00003928
Craig Topper0e2037b2012-01-20 05:53:00 +00003929 unsigned NumElts = VT.getVectorNumElements();
3930 unsigned NumLanes = VT.getSizeInBits()/128;
3931 unsigned NumLaneElts = NumElts/NumLanes;
3932
3933 int Val = 0;
3934 unsigned i;
3935 for (i = 0; i != NumElts; ++i) {
Nate Begemana09008b2009-10-19 02:17:23 +00003936 Val = SVOp->getMaskElt(i);
3937 if (Val >= 0)
3938 break;
3939 }
Craig Topper0e2037b2012-01-20 05:53:00 +00003940 if (Val >= (int)NumElts)
3941 Val -= NumElts - NumLaneElts;
3942
Eli Friedman63f8dde2011-07-25 21:36:45 +00003943 assert(Val - i > 0 && "PALIGNR imm should be positive");
Nate Begemana09008b2009-10-19 02:17:23 +00003944 return (Val - i) * EltSize;
3945}
3946
David Greenec38a03e2011-02-03 15:50:00 +00003947/// getExtractVEXTRACTF128Immediate - Return the appropriate immediate
3948/// to extract the specified EXTRACT_SUBVECTOR index with VEXTRACTF128
3949/// instructions.
3950unsigned X86::getExtractVEXTRACTF128Immediate(SDNode *N) {
3951 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3952 llvm_unreachable("Illegal extract subvector for VEXTRACTF128");
3953
3954 uint64_t Index =
3955 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3956
3957 EVT VecVT = N->getOperand(0).getValueType();
3958 EVT ElVT = VecVT.getVectorElementType();
3959
3960 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenec38a03e2011-02-03 15:50:00 +00003961 return Index / NumElemsPerChunk;
3962}
3963
David Greeneccacdc12011-02-04 16:08:29 +00003964/// getInsertVINSERTF128Immediate - Return the appropriate immediate
3965/// to insert at the specified INSERT_SUBVECTOR index with VINSERTF128
3966/// instructions.
3967unsigned X86::getInsertVINSERTF128Immediate(SDNode *N) {
3968 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3969 llvm_unreachable("Illegal insert subvector for VINSERTF128");
3970
3971 uint64_t Index =
NAKAMURA Takumi27635382011-02-05 15:10:54 +00003972 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
David Greeneccacdc12011-02-04 16:08:29 +00003973
3974 EVT VecVT = N->getValueType(0);
3975 EVT ElVT = VecVT.getVectorElementType();
3976
3977 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greeneccacdc12011-02-04 16:08:29 +00003978 return Index / NumElemsPerChunk;
3979}
3980
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00003981/// getShuffleCLImmediate - Return the appropriate immediate to shuffle
3982/// the specified VECTOR_SHUFFLE mask with VPERMQ and VPERMPD instructions.
3983/// Handles 256-bit.
3984static unsigned getShuffleCLImmediate(ShuffleVectorSDNode *N) {
3985 EVT VT = N->getValueType(0);
3986
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00003987 unsigned NumElts = VT.getVectorNumElements();
3988
Craig Topper095c5282012-04-15 23:48:57 +00003989 assert((VT.is256BitVector() && NumElts == 4) &&
3990 "Unsupported vector type for VPERMQ/VPERMPD");
3991
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00003992 unsigned Mask = 0;
3993 for (unsigned i = 0; i != NumElts; ++i) {
3994 int Elt = N->getMaskElt(i);
Craig Topper095c5282012-04-15 23:48:57 +00003995 if (Elt < 0)
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00003996 continue;
3997 Mask |= Elt << (i*2);
3998 }
3999
4000 return Mask;
4001}
Evan Cheng37b73872009-07-30 08:33:02 +00004002/// isZeroNode - Returns true if Elt is a constant zero or a floating point
4003/// constant +0.0.
4004bool X86::isZeroNode(SDValue Elt) {
4005 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00004006 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00004007 (isa<ConstantFPSDNode>(Elt) &&
4008 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
4009}
4010
Nate Begeman9008ca62009-04-27 18:41:29 +00004011/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
4012/// their permute mask.
4013static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
4014 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004015 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004016 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004017 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00004018
Nate Begeman5a5ca152009-04-29 05:20:52 +00004019 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004020 int idx = SVOp->getMaskElt(i);
4021 if (idx < 0)
4022 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004023 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00004024 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004025 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004026 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004027 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004028 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
4029 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004030}
4031
Evan Cheng533a0aa2006-04-19 20:35:22 +00004032/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
4033/// match movhlps. The lower half elements should come from upper half of
4034/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004035/// half of V2 (and in order).
Craig Topperdd637ae2012-02-19 05:41:45 +00004036static bool ShouldXformToMOVHLPS(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004037 if (VT.getSizeInBits() != 128)
4038 return false;
4039 if (VT.getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00004040 return false;
4041 for (unsigned i = 0, e = 2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004042 if (!isUndefOrEqual(Mask[i], i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004043 return false;
4044 for (unsigned i = 2; i != 4; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004045 if (!isUndefOrEqual(Mask[i], i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004046 return false;
4047 return true;
4048}
4049
Evan Cheng5ced1d82006-04-06 23:23:56 +00004050/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00004051/// is promoted to a vector. It also returns the LoadSDNode by reference if
4052/// required.
4053static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00004054 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
4055 return false;
4056 N = N->getOperand(0).getNode();
4057 if (!ISD::isNON_EXTLoad(N))
4058 return false;
4059 if (LD)
4060 *LD = cast<LoadSDNode>(N);
4061 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004062}
4063
Dan Gohman65fd6562011-11-03 21:49:52 +00004064// Test whether the given value is a vector value which will be legalized
4065// into a load.
4066static bool WillBeConstantPoolLoad(SDNode *N) {
4067 if (N->getOpcode() != ISD::BUILD_VECTOR)
4068 return false;
4069
4070 // Check for any non-constant elements.
4071 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
4072 switch (N->getOperand(i).getNode()->getOpcode()) {
4073 case ISD::UNDEF:
4074 case ISD::ConstantFP:
4075 case ISD::Constant:
4076 break;
4077 default:
4078 return false;
4079 }
4080
4081 // Vectors of all-zeros and all-ones are materialized with special
4082 // instructions rather than being loaded.
4083 return !ISD::isBuildVectorAllZeros(N) &&
4084 !ISD::isBuildVectorAllOnes(N);
4085}
4086
Evan Cheng533a0aa2006-04-19 20:35:22 +00004087/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
4088/// match movlp{s|d}. The lower half elements should come from lower half of
4089/// V1 (and in order), and the upper half elements should come from the upper
4090/// half of V2 (and in order). And since V1 will become the source of the
4091/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004092static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
Craig Topperdd637ae2012-02-19 05:41:45 +00004093 ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004094 if (VT.getSizeInBits() != 128)
4095 return false;
4096
Evan Cheng466685d2006-10-09 20:57:25 +00004097 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004098 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00004099 // Is V2 is a vector load, don't do this transformation. We will try to use
4100 // load folding shufps op.
Dan Gohman65fd6562011-11-03 21:49:52 +00004101 if (ISD::isNON_EXTLoad(V2) || WillBeConstantPoolLoad(V2))
Evan Cheng23425f52006-10-09 21:39:25 +00004102 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004103
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004104 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004105
Evan Cheng533a0aa2006-04-19 20:35:22 +00004106 if (NumElems != 2 && NumElems != 4)
4107 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004108 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004109 if (!isUndefOrEqual(Mask[i], i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004110 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004111 for (unsigned i = NumElems/2; i != NumElems; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004112 if (!isUndefOrEqual(Mask[i], i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004113 return false;
4114 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004115}
4116
Evan Cheng39623da2006-04-20 08:58:49 +00004117/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
4118/// all the same.
4119static bool isSplatVector(SDNode *N) {
4120 if (N->getOpcode() != ISD::BUILD_VECTOR)
4121 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004122
Dan Gohman475871a2008-07-27 21:46:04 +00004123 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00004124 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
4125 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00004126 return false;
4127 return true;
4128}
4129
Evan Cheng213d2cf2007-05-17 18:45:50 +00004130/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00004131/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00004132/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00004133static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00004134 SDValue V1 = N->getOperand(0);
4135 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004136 unsigned NumElems = N->getValueType(0).getVectorNumElements();
4137 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004138 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004139 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004140 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00004141 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
4142 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004143 if (Opc != ISD::BUILD_VECTOR ||
4144 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00004145 return false;
4146 } else if (Idx >= 0) {
4147 unsigned Opc = V1.getOpcode();
4148 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
4149 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004150 if (Opc != ISD::BUILD_VECTOR ||
4151 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00004152 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00004153 }
4154 }
4155 return true;
4156}
4157
4158/// getZeroVector - Returns a vector of specified type with all zero elements.
4159///
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004160static SDValue getZeroVector(EVT VT, const X86Subtarget *Subtarget,
Craig Topper12216172012-01-13 08:12:35 +00004161 SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004162 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004163
Dale Johannesen0488fb62010-09-30 23:57:10 +00004164 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004165 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00004166 SDValue Vec;
Dale Johannesen0488fb62010-09-30 23:57:10 +00004167 if (VT.getSizeInBits() == 128) { // SSE
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004168 if (Subtarget->hasSSE2()) { // SSE2
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004169 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4170 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4171 } else { // SSE1
4172 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4173 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
4174 }
4175 } else if (VT.getSizeInBits() == 256) { // AVX
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004176 if (Subtarget->hasAVX2()) { // AVX2
Craig Topper12216172012-01-13 08:12:35 +00004177 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4178 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4179 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4180 } else {
4181 // 256-bit logic and arithmetic instructions in AVX are all
4182 // floating-point, no support for integer ops. Emit fp zeroed vectors.
4183 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4184 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4185 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
4186 }
Evan Chengf0df0312008-05-15 08:39:06 +00004187 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004188 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004189}
4190
Chris Lattner8a594482007-11-25 00:24:49 +00004191/// getOnesVector - Returns a vector of specified type with all bits set.
Craig Topper745a86b2011-11-19 22:34:59 +00004192/// Always build ones vectors as <4 x i32> or <8 x i32>. For 256-bit types with
4193/// no AVX2 supprt, use two <4 x i32> inserted in a <8 x i32> appropriately.
4194/// Then bitcast to their original type, ensuring they get CSE'd.
4195static SDValue getOnesVector(EVT VT, bool HasAVX2, SelectionDAG &DAG,
4196 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004197 assert(VT.isVector() && "Expected a vector type");
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00004198 assert((VT.is128BitVector() || VT.is256BitVector())
4199 && "Expected a 128-bit or 256-bit vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004200
Owen Anderson825b72b2009-08-11 20:47:22 +00004201 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Craig Topper745a86b2011-11-19 22:34:59 +00004202 SDValue Vec;
4203 if (VT.getSizeInBits() == 256) {
4204 if (HasAVX2) { // AVX2
4205 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4206 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4207 } else { // AVX
4208 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4209 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, MVT::v8i32),
4210 Vec, DAG.getConstant(0, MVT::i32), DAG, dl);
4211 Vec = Insert128BitVector(InsV, Vec,
4212 DAG.getConstant(4 /* NumElems/2 */, MVT::i32), DAG, dl);
4213 }
4214 } else {
4215 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004216 }
4217
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004218 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00004219}
4220
Evan Cheng39623da2006-04-20 08:58:49 +00004221/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
4222/// that point to V2 points to its first element.
Craig Topper39a9e482012-02-11 06:24:48 +00004223static void NormalizeMask(SmallVectorImpl<int> &Mask, unsigned NumElems) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00004224 for (unsigned i = 0; i != NumElems; ++i) {
Craig Topper39a9e482012-02-11 06:24:48 +00004225 if (Mask[i] > (int)NumElems) {
4226 Mask[i] = NumElems;
Evan Cheng39623da2006-04-20 08:58:49 +00004227 }
Evan Cheng39623da2006-04-20 08:58:49 +00004228 }
Evan Cheng39623da2006-04-20 08:58:49 +00004229}
4230
Evan Cheng017dcc62006-04-21 01:05:10 +00004231/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
4232/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00004233static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004234 SDValue V2) {
4235 unsigned NumElems = VT.getVectorNumElements();
4236 SmallVector<int, 8> Mask;
4237 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00004238 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004239 Mask.push_back(i);
4240 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00004241}
4242
Nate Begeman9008ca62009-04-27 18:41:29 +00004243/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004244static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004245 SDValue V2) {
4246 unsigned NumElems = VT.getVectorNumElements();
4247 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00004248 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004249 Mask.push_back(i);
4250 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00004251 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004252 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00004253}
4254
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004255/// getUnpackh - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004256static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004257 SDValue V2) {
4258 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00004259 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00004260 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00004261 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004262 Mask.push_back(i + Half);
4263 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00004264 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004265 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004266}
4267
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004268// PromoteSplati8i16 - All i16 and i8 vector types can't be used directly by
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004269// a generic shuffle instruction because the target has no such instructions.
4270// Generate shuffles which repeat i16 and i8 several times until they can be
4271// represented by v4f32 and then be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004272static SDValue PromoteSplati8i16(SDValue V, SelectionDAG &DAG, int &EltNo) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004273 EVT VT = V.getValueType();
Nate Begeman9008ca62009-04-27 18:41:29 +00004274 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004275 DebugLoc dl = V.getDebugLoc();
Rafael Espindola15684b22009-04-24 12:40:33 +00004276
Nate Begeman9008ca62009-04-27 18:41:29 +00004277 while (NumElems > 4) {
4278 if (EltNo < NumElems/2) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004279 V = getUnpackl(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004280 } else {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004281 V = getUnpackh(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004282 EltNo -= NumElems/2;
4283 }
4284 NumElems >>= 1;
4285 }
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004286 return V;
4287}
Eric Christopherfd179292009-08-27 18:07:15 +00004288
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004289/// getLegalSplat - Generate a legal splat with supported x86 shuffles
4290static SDValue getLegalSplat(SelectionDAG &DAG, SDValue V, int EltNo) {
4291 EVT VT = V.getValueType();
4292 DebugLoc dl = V.getDebugLoc();
4293 assert((VT.getSizeInBits() == 128 || VT.getSizeInBits() == 256)
4294 && "Vector size not supported");
4295
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004296 if (VT.getSizeInBits() == 128) {
4297 V = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004298 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004299 V = DAG.getVectorShuffle(MVT::v4f32, dl, V, DAG.getUNDEF(MVT::v4f32),
4300 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004301 } else {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004302 // To use VPERMILPS to splat scalars, the second half of indicies must
4303 // refer to the higher part, which is a duplication of the lower one,
4304 // because VPERMILPS can only handle in-lane permutations.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004305 int SplatMask[8] = { EltNo, EltNo, EltNo, EltNo,
4306 EltNo+4, EltNo+4, EltNo+4, EltNo+4 };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004307
4308 V = DAG.getNode(ISD::BITCAST, dl, MVT::v8f32, V);
4309 V = DAG.getVectorShuffle(MVT::v8f32, dl, V, DAG.getUNDEF(MVT::v8f32),
4310 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004311 }
4312
4313 return DAG.getNode(ISD::BITCAST, dl, VT, V);
4314}
4315
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004316/// PromoteSplat - Splat is promoted to target supported vector shuffles.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004317static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
4318 EVT SrcVT = SV->getValueType(0);
4319 SDValue V1 = SV->getOperand(0);
4320 DebugLoc dl = SV->getDebugLoc();
4321
4322 int EltNo = SV->getSplatIndex();
4323 int NumElems = SrcVT.getVectorNumElements();
4324 unsigned Size = SrcVT.getSizeInBits();
4325
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004326 assert(((Size == 128 && NumElems > 4) || Size == 256) &&
4327 "Unknown how to promote splat for type");
4328
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004329 // Extract the 128-bit part containing the splat element and update
4330 // the splat element index when it refers to the higher register.
4331 if (Size == 256) {
Nadav Rotemd2070b02012-01-12 15:31:55 +00004332 unsigned Idx = (EltNo >= NumElems/2) ? NumElems/2 : 0;
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004333 V1 = Extract128BitVector(V1, DAG.getConstant(Idx, MVT::i32), DAG, dl);
4334 if (Idx > 0)
4335 EltNo -= NumElems/2;
4336 }
4337
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004338 // All i16 and i8 vector types can't be used directly by a generic shuffle
4339 // instruction because the target has no such instruction. Generate shuffles
4340 // which repeat i16 and i8 several times until they fit in i32, and then can
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004341 // be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004342 EVT EltVT = SrcVT.getVectorElementType();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004343 if (EltVT == MVT::i8 || EltVT == MVT::i16)
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004344 V1 = PromoteSplati8i16(V1, DAG, EltNo);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004345
4346 // Recreate the 256-bit vector and place the same 128-bit vector
4347 // into the low and high part. This is necessary because we want
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004348 // to use VPERM* to shuffle the vectors
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004349 if (Size == 256) {
4350 SDValue InsV = Insert128BitVector(DAG.getUNDEF(SrcVT), V1,
4351 DAG.getConstant(0, MVT::i32), DAG, dl);
4352 V1 = Insert128BitVector(InsV, V1,
4353 DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
4354 }
4355
4356 return getLegalSplat(DAG, V1, EltNo);
Evan Chengc575ca22006-04-17 20:43:08 +00004357}
4358
Evan Chengba05f722006-04-21 23:03:30 +00004359/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00004360/// vector of zero or undef vector. This produces a shuffle where the low
4361/// element of V2 is swizzled into the zero/undef vector, landing at element
4362/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00004363static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Craig Topper12216172012-01-13 08:12:35 +00004364 bool IsZero,
4365 const X86Subtarget *Subtarget,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004366 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004367 EVT VT = V2.getValueType();
Craig Topper12216172012-01-13 08:12:35 +00004368 SDValue V1 = IsZero
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004369 ? getZeroVector(VT, Subtarget, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
Nate Begeman9008ca62009-04-27 18:41:29 +00004370 unsigned NumElems = VT.getVectorNumElements();
4371 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00004372 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004373 // If this is the insertion idx, put the low elt of V2 here.
4374 MaskVec.push_back(i == Idx ? NumElems : i);
4375 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00004376}
4377
Craig Toppera1ffc682012-03-20 06:42:26 +00004378/// getTargetShuffleMask - Calculates the shuffle mask corresponding to the
4379/// target specific opcode. Returns true if the Mask could be calculated.
Craig Topper89f4e662012-03-20 07:17:59 +00004380/// Sets IsUnary to true if only uses one source.
Craig Toppera1ffc682012-03-20 06:42:26 +00004381static bool getTargetShuffleMask(SDNode *N, EVT VT,
Craig Topper89f4e662012-03-20 07:17:59 +00004382 SmallVectorImpl<int> &Mask, bool &IsUnary) {
Craig Toppera1ffc682012-03-20 06:42:26 +00004383 unsigned NumElems = VT.getVectorNumElements();
4384 SDValue ImmN;
4385
Craig Topper89f4e662012-03-20 07:17:59 +00004386 IsUnary = false;
Craig Toppera1ffc682012-03-20 06:42:26 +00004387 switch(N->getOpcode()) {
4388 case X86ISD::SHUFP:
4389 ImmN = N->getOperand(N->getNumOperands()-1);
4390 DecodeSHUFPMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
4391 break;
4392 case X86ISD::UNPCKH:
4393 DecodeUNPCKHMask(VT, Mask);
4394 break;
4395 case X86ISD::UNPCKL:
4396 DecodeUNPCKLMask(VT, Mask);
4397 break;
4398 case X86ISD::MOVHLPS:
4399 DecodeMOVHLPSMask(NumElems, Mask);
4400 break;
4401 case X86ISD::MOVLHPS:
4402 DecodeMOVLHPSMask(NumElems, Mask);
4403 break;
4404 case X86ISD::PSHUFD:
4405 case X86ISD::VPERMILP:
4406 ImmN = N->getOperand(N->getNumOperands()-1);
4407 DecodePSHUFMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004408 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004409 break;
4410 case X86ISD::PSHUFHW:
4411 ImmN = N->getOperand(N->getNumOperands()-1);
4412 DecodePSHUFHWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004413 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004414 break;
4415 case X86ISD::PSHUFLW:
4416 ImmN = N->getOperand(N->getNumOperands()-1);
4417 DecodePSHUFLWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004418 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004419 break;
4420 case X86ISD::MOVSS:
4421 case X86ISD::MOVSD: {
4422 // The index 0 always comes from the first element of the second source,
4423 // this is why MOVSS and MOVSD are used in the first place. The other
4424 // elements come from the other positions of the first source vector
4425 Mask.push_back(NumElems);
4426 for (unsigned i = 1; i != NumElems; ++i) {
4427 Mask.push_back(i);
4428 }
4429 break;
4430 }
4431 case X86ISD::VPERM2X128:
4432 ImmN = N->getOperand(N->getNumOperands()-1);
4433 DecodeVPERM2X128Mask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper2091df32012-04-17 05:54:54 +00004434 if (Mask.empty()) return false;
Craig Toppera1ffc682012-03-20 06:42:26 +00004435 break;
4436 case X86ISD::MOVDDUP:
4437 case X86ISD::MOVLHPD:
4438 case X86ISD::MOVLPD:
4439 case X86ISD::MOVLPS:
4440 case X86ISD::MOVSHDUP:
4441 case X86ISD::MOVSLDUP:
4442 case X86ISD::PALIGN:
4443 // Not yet implemented
4444 return false;
4445 default: llvm_unreachable("unknown target shuffle node");
4446 }
4447
4448 return true;
4449}
4450
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004451/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4452/// element of the result of the vector shuffle.
Craig Topper3d092db2012-03-21 02:14:01 +00004453static SDValue getShuffleScalarElt(SDNode *N, unsigned Index, SelectionDAG &DAG,
Benjamin Kramer050db522011-03-26 12:38:19 +00004454 unsigned Depth) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004455 if (Depth == 6)
4456 return SDValue(); // Limit search depth.
4457
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004458 SDValue V = SDValue(N, 0);
4459 EVT VT = V.getValueType();
4460 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004461
4462 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
4463 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
Craig Topper3d092db2012-03-21 02:14:01 +00004464 int Elt = SV->getMaskElt(Index);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004465
Craig Topper3d092db2012-03-21 02:14:01 +00004466 if (Elt < 0)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004467 return DAG.getUNDEF(VT.getVectorElementType());
4468
Craig Topperd156dc12012-02-06 07:17:51 +00004469 unsigned NumElems = VT.getVectorNumElements();
Craig Topper3d092db2012-03-21 02:14:01 +00004470 SDValue NewV = (Elt < (int)NumElems) ? SV->getOperand(0)
4471 : SV->getOperand(1);
4472 return getShuffleScalarElt(NewV.getNode(), Elt % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00004473 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004474
4475 // Recurse into target specific vector shuffles to find scalars.
4476 if (isTargetShuffle(Opcode)) {
Craig Topperd156dc12012-02-06 07:17:51 +00004477 unsigned NumElems = VT.getVectorNumElements();
Craig Toppera1ffc682012-03-20 06:42:26 +00004478 SmallVector<int, 16> ShuffleMask;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004479 SDValue ImmN;
Craig Topper89f4e662012-03-20 07:17:59 +00004480 bool IsUnary;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004481
Craig Topper89f4e662012-03-20 07:17:59 +00004482 if (!getTargetShuffleMask(N, VT, ShuffleMask, IsUnary))
Craig Toppera1ffc682012-03-20 06:42:26 +00004483 return SDValue();
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004484
Craig Topper3d092db2012-03-21 02:14:01 +00004485 int Elt = ShuffleMask[Index];
4486 if (Elt < 0)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004487 return DAG.getUNDEF(VT.getVectorElementType());
4488
Craig Topper3d092db2012-03-21 02:14:01 +00004489 SDValue NewV = (Elt < (int)NumElems) ? N->getOperand(0)
Craig Topperd156dc12012-02-06 07:17:51 +00004490 : N->getOperand(1);
Craig Topper3d092db2012-03-21 02:14:01 +00004491 return getShuffleScalarElt(NewV.getNode(), Elt % NumElems, DAG,
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004492 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004493 }
4494
4495 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004496 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004497 V = V.getOperand(0);
4498 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004499 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004500
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004501 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004502 return SDValue();
4503 }
4504
4505 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
4506 return (Index == 0) ? V.getOperand(0)
Craig Topper3d092db2012-03-21 02:14:01 +00004507 : DAG.getUNDEF(VT.getVectorElementType());
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004508
4509 if (V.getOpcode() == ISD::BUILD_VECTOR)
4510 return V.getOperand(Index);
4511
4512 return SDValue();
4513}
4514
4515/// getNumOfConsecutiveZeros - Return the number of elements of a vector
4516/// shuffle operation which come from a consecutively from a zero. The
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004517/// search can start in two different directions, from left or right.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004518static
Craig Topper3d092db2012-03-21 02:14:01 +00004519unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, unsigned NumElems,
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004520 bool ZerosFromLeft, SelectionDAG &DAG) {
Craig Topper3d092db2012-03-21 02:14:01 +00004521 unsigned i;
4522 for (i = 0; i != NumElems; ++i) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004523 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Craig Topper3d092db2012-03-21 02:14:01 +00004524 SDValue Elt = getShuffleScalarElt(SVOp, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004525 if (!(Elt.getNode() &&
4526 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
4527 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004528 }
4529
4530 return i;
4531}
4532
Craig Topper3d092db2012-03-21 02:14:01 +00004533/// isShuffleMaskConsecutive - Check if the shuffle mask indicies [MaskI, MaskE)
4534/// correspond consecutively to elements from one of the vector operands,
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004535/// starting from its index OpIdx. Also tell OpNum which source vector operand.
4536static
Craig Topper3d092db2012-03-21 02:14:01 +00004537bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp,
4538 unsigned MaskI, unsigned MaskE, unsigned OpIdx,
4539 unsigned NumElems, unsigned &OpNum) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004540 bool SeenV1 = false;
4541 bool SeenV2 = false;
4542
Craig Topper3d092db2012-03-21 02:14:01 +00004543 for (unsigned i = MaskI; i != MaskE; ++i, ++OpIdx) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004544 int Idx = SVOp->getMaskElt(i);
4545 // Ignore undef indicies
4546 if (Idx < 0)
4547 continue;
4548
Craig Topper3d092db2012-03-21 02:14:01 +00004549 if (Idx < (int)NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004550 SeenV1 = true;
4551 else
4552 SeenV2 = true;
4553
4554 // Only accept consecutive elements from the same vector
4555 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
4556 return false;
4557 }
4558
4559 OpNum = SeenV1 ? 0 : 1;
4560 return true;
4561}
4562
4563/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
4564/// logical left shift of a vector.
4565static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4566 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4567 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4568 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4569 false /* check zeros from right */, DAG);
4570 unsigned OpSrc;
4571
4572 if (!NumZeros)
4573 return false;
4574
4575 // Considering the elements in the mask that are not consecutive zeros,
4576 // check if they consecutively come from only one of the source vectors.
4577 //
4578 // V1 = {X, A, B, C} 0
4579 // \ \ \ /
4580 // vector_shuffle V1, V2 <1, 2, 3, X>
4581 //
4582 if (!isShuffleMaskConsecutive(SVOp,
4583 0, // Mask Start Index
Craig Topper3d092db2012-03-21 02:14:01 +00004584 NumElems-NumZeros, // Mask End Index(exclusive)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004585 NumZeros, // Where to start looking in the src vector
4586 NumElems, // Number of elements in vector
4587 OpSrc)) // Which source operand ?
4588 return false;
4589
4590 isLeft = false;
4591 ShAmt = NumZeros;
4592 ShVal = SVOp->getOperand(OpSrc);
4593 return true;
4594}
4595
4596/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
4597/// logical left shift of a vector.
4598static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4599 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4600 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4601 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4602 true /* check zeros from left */, DAG);
4603 unsigned OpSrc;
4604
4605 if (!NumZeros)
4606 return false;
4607
4608 // Considering the elements in the mask that are not consecutive zeros,
4609 // check if they consecutively come from only one of the source vectors.
4610 //
4611 // 0 { A, B, X, X } = V2
4612 // / \ / /
4613 // vector_shuffle V1, V2 <X, X, 4, 5>
4614 //
4615 if (!isShuffleMaskConsecutive(SVOp,
4616 NumZeros, // Mask Start Index
Craig Topper3d092db2012-03-21 02:14:01 +00004617 NumElems, // Mask End Index(exclusive)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004618 0, // Where to start looking in the src vector
4619 NumElems, // Number of elements in vector
4620 OpSrc)) // Which source operand ?
4621 return false;
4622
4623 isLeft = true;
4624 ShAmt = NumZeros;
4625 ShVal = SVOp->getOperand(OpSrc);
4626 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004627}
4628
4629/// isVectorShift - Returns true if the shuffle can be implemented as a
4630/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004631static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00004632 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004633 // Although the logic below support any bitwidth size, there are no
4634 // shift instructions which handle more than 128-bit vectors.
4635 if (SVOp->getValueType(0).getSizeInBits() > 128)
4636 return false;
4637
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004638 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
4639 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
4640 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004641
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004642 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00004643}
4644
Evan Chengc78d3b42006-04-24 18:01:45 +00004645/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
4646///
Dan Gohman475871a2008-07-27 21:46:04 +00004647static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00004648 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00004649 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004650 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00004651 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004652 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00004653 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004654
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004655 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004656 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004657 bool First = true;
4658 for (unsigned i = 0; i < 16; ++i) {
4659 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
4660 if (ThisIsNonZero && First) {
4661 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004662 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004663 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004664 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004665 First = false;
4666 }
4667
4668 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00004669 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004670 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
4671 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004672 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004673 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00004674 }
4675 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004676 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
4677 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
4678 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00004679 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004680 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00004681 } else
4682 ThisElt = LastElt;
4683
Gabor Greifba36cb52008-08-28 21:40:38 +00004684 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004685 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00004686 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00004687 }
4688 }
4689
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004690 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00004691}
4692
Bill Wendlinga348c562007-03-22 18:42:45 +00004693/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00004694///
Dan Gohman475871a2008-07-27 21:46:04 +00004695static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00004696 unsigned NumNonZero, unsigned NumZero,
4697 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004698 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00004699 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004700 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00004701 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004702
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004703 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004704 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004705 bool First = true;
4706 for (unsigned i = 0; i < 8; ++i) {
4707 bool isNonZero = (NonZeros & (1 << i)) != 0;
4708 if (isNonZero) {
4709 if (First) {
4710 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004711 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004712 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004713 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004714 First = false;
4715 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004716 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004717 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00004718 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00004719 }
4720 }
4721
4722 return V;
4723}
4724
Evan Chengf26ffe92008-05-29 08:22:04 +00004725/// getVShift - Return a vector logical shift node.
4726///
Owen Andersone50ed302009-08-10 22:56:29 +00004727static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00004728 unsigned NumBits, SelectionDAG &DAG,
4729 const TargetLowering &TLI, DebugLoc dl) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004730 assert(VT.getSizeInBits() == 128 && "Unknown type for VShift");
Dale Johannesen0488fb62010-09-30 23:57:10 +00004731 EVT ShVT = MVT::v2i64;
Craig Toppered2e13d2012-01-22 19:15:14 +00004732 unsigned Opc = isLeft ? X86ISD::VSHLDQ : X86ISD::VSRLDQ;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004733 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
4734 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004735 DAG.getNode(Opc, dl, ShVT, SrcOp,
Owen Anderson95771af2011-02-25 21:41:48 +00004736 DAG.getConstant(NumBits,
4737 TLI.getShiftAmountTy(SrcOp.getValueType()))));
Evan Chengf26ffe92008-05-29 08:22:04 +00004738}
4739
Dan Gohman475871a2008-07-27 21:46:04 +00004740SDValue
Evan Chengc3630942009-12-09 21:00:30 +00004741X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00004742 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00004743
Evan Chengc3630942009-12-09 21:00:30 +00004744 // Check if the scalar load can be widened into a vector load. And if
4745 // the address is "base + cst" see if the cst can be "absorbed" into
4746 // the shuffle mask.
4747 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
4748 SDValue Ptr = LD->getBasePtr();
4749 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
4750 return SDValue();
4751 EVT PVT = LD->getValueType(0);
4752 if (PVT != MVT::i32 && PVT != MVT::f32)
4753 return SDValue();
4754
4755 int FI = -1;
4756 int64_t Offset = 0;
4757 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4758 FI = FINode->getIndex();
4759 Offset = 0;
Chris Lattner0a9481f2011-02-13 22:25:43 +00004760 } else if (DAG.isBaseWithConstantOffset(Ptr) &&
Evan Chengc3630942009-12-09 21:00:30 +00004761 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4762 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4763 Offset = Ptr.getConstantOperandVal(1);
4764 Ptr = Ptr.getOperand(0);
4765 } else {
4766 return SDValue();
4767 }
4768
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004769 // FIXME: 256-bit vector instructions don't require a strict alignment,
4770 // improve this code to support it better.
4771 unsigned RequiredAlign = VT.getSizeInBits()/8;
Evan Chengc3630942009-12-09 21:00:30 +00004772 SDValue Chain = LD->getChain();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004773 // Make sure the stack object alignment is at least 16 or 32.
Evan Chengc3630942009-12-09 21:00:30 +00004774 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004775 if (DAG.InferPtrAlignment(Ptr) < RequiredAlign) {
Evan Chengc3630942009-12-09 21:00:30 +00004776 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00004777 // Can't change the alignment. FIXME: It's possible to compute
4778 // the exact stack offset and reference FI + adjust offset instead.
4779 // If someone *really* cares about this. That's the way to implement it.
4780 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004781 } else {
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004782 MFI->setObjectAlignment(FI, RequiredAlign);
Evan Chengc3630942009-12-09 21:00:30 +00004783 }
4784 }
4785
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004786 // (Offset % 16 or 32) must be multiple of 4. Then address is then
Evan Chengc3630942009-12-09 21:00:30 +00004787 // Ptr + (Offset & ~15).
4788 if (Offset < 0)
4789 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004790 if ((Offset % RequiredAlign) & 3)
Evan Chengc3630942009-12-09 21:00:30 +00004791 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004792 int64_t StartOffset = Offset & ~(RequiredAlign-1);
Evan Chengc3630942009-12-09 21:00:30 +00004793 if (StartOffset)
4794 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4795 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4796
4797 int EltNo = (Offset - StartOffset) >> 2;
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004798 int NumElems = VT.getVectorNumElements();
4799
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004800 EVT NVT = EVT::getVectorVT(*DAG.getContext(), PVT, NumElems);
4801 SDValue V1 = DAG.getLoad(NVT, dl, Chain, Ptr,
Chris Lattner51abfe42010-09-21 06:02:19 +00004802 LD->getPointerInfo().getWithOffset(StartOffset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004803 false, false, false, 0);
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004804
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004805 SmallVector<int, 8> Mask;
4806 for (int i = 0; i < NumElems; ++i)
4807 Mask.push_back(EltNo);
4808
Craig Toppercc3000632012-01-30 07:50:31 +00004809 return DAG.getVectorShuffle(NVT, dl, V1, DAG.getUNDEF(NVT), &Mask[0]);
Evan Chengc3630942009-12-09 21:00:30 +00004810 }
4811
4812 return SDValue();
4813}
4814
Michael J. Spencerec38de22010-10-10 22:04:20 +00004815/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4816/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00004817/// load which has the same value as a build_vector whose operands are 'elts'.
4818///
4819/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00004820///
Nate Begeman1449f292010-03-24 22:19:06 +00004821/// FIXME: we'd also like to handle the case where the last elements are zero
4822/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4823/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004824static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Chris Lattner88641552010-09-22 00:34:38 +00004825 DebugLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004826 EVT EltVT = VT.getVectorElementType();
4827 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00004828
Nate Begemanfdea31a2010-03-24 20:49:50 +00004829 LoadSDNode *LDBase = NULL;
4830 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004831
Nate Begeman1449f292010-03-24 22:19:06 +00004832 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00004833 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00004834 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004835 for (unsigned i = 0; i < NumElems; ++i) {
4836 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00004837
Nate Begemanfdea31a2010-03-24 20:49:50 +00004838 if (!Elt.getNode() ||
4839 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4840 return SDValue();
4841 if (!LDBase) {
4842 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
4843 return SDValue();
4844 LDBase = cast<LoadSDNode>(Elt.getNode());
4845 LastLoadedElt = i;
4846 continue;
4847 }
4848 if (Elt.getOpcode() == ISD::UNDEF)
4849 continue;
4850
4851 LoadSDNode *LD = cast<LoadSDNode>(Elt);
4852 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
4853 return SDValue();
4854 LastLoadedElt = i;
4855 }
Nate Begeman1449f292010-03-24 22:19:06 +00004856
4857 // If we have found an entire vector of loads and undefs, then return a large
4858 // load of the entire vector width starting at the base pointer. If we found
4859 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004860 if (LastLoadedElt == NumElems - 1) {
4861 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Chris Lattner88641552010-09-22 00:34:38 +00004862 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004863 LDBase->getPointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004864 LDBase->isVolatile(), LDBase->isNonTemporal(),
4865 LDBase->isInvariant(), 0);
Chris Lattner88641552010-09-22 00:34:38 +00004866 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004867 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004868 LDBase->isVolatile(), LDBase->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004869 LDBase->isInvariant(), LDBase->getAlignment());
Eli Friedman61cc47e2011-07-26 21:02:58 +00004870 } else if (NumElems == 4 && LastLoadedElt == 1 &&
4871 DAG.getTargetLoweringInfo().isTypeLegal(MVT::v2i64)) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004872 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
4873 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Eli Friedman322ea082011-09-14 23:42:45 +00004874 SDValue ResNode =
4875 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys, Ops, 2, MVT::i64,
4876 LDBase->getPointerInfo(),
4877 LDBase->getAlignment(),
4878 false/*isVolatile*/, true/*ReadMem*/,
4879 false/*WriteMem*/);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004880 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00004881 }
4882 return SDValue();
4883}
4884
Nadav Rotem9d68b062012-04-08 12:54:54 +00004885/// LowerVectorBroadcast - Attempt to use the vbroadcast instruction
4886/// to generate a splat value for the following cases:
4887/// 1. A splat BUILD_VECTOR which uses a single scalar load, or a constant.
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004888/// 2. A splat shuffle which uses a scalar_to_vector node which comes from
Nadav Rotem9d68b062012-04-08 12:54:54 +00004889/// a scalar load, or a constant.
4890/// The VBROADCAST node is returned when a pattern is found,
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004891/// or SDValue() otherwise.
Nadav Rotem154819d2012-04-09 07:45:58 +00004892SDValue
4893X86TargetLowering::LowerVectorBroadcast(SDValue &Op, SelectionDAG &DAG) const {
Craig Toppera9376332012-01-10 08:23:59 +00004894 if (!Subtarget->hasAVX())
4895 return SDValue();
4896
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004897 EVT VT = Op.getValueType();
Nadav Rotem154819d2012-04-09 07:45:58 +00004898 DebugLoc dl = Op.getDebugLoc();
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004899
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004900 SDValue Ld;
Nadav Rotem9d68b062012-04-08 12:54:54 +00004901 bool ConstSplatVal;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004902
Nadav Rotem9d68b062012-04-08 12:54:54 +00004903 switch (Op.getOpcode()) {
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004904 default:
4905 // Unknown pattern found.
4906 return SDValue();
4907
4908 case ISD::BUILD_VECTOR: {
4909 // The BUILD_VECTOR node must be a splat.
Nadav Rotem9d68b062012-04-08 12:54:54 +00004910 if (!isSplatVector(Op.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004911 return SDValue();
4912
Nadav Rotem9d68b062012-04-08 12:54:54 +00004913 Ld = Op.getOperand(0);
4914 ConstSplatVal = (Ld.getOpcode() == ISD::Constant ||
4915 Ld.getOpcode() == ISD::ConstantFP);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004916
4917 // The suspected load node has several users. Make sure that all
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004918 // of its users are from the BUILD_VECTOR node.
Nadav Rotem9d68b062012-04-08 12:54:54 +00004919 // Constants may have multiple users.
4920 if (!ConstSplatVal && !Ld->hasNUsesOfValue(VT.getVectorNumElements(), 0))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004921 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004922 break;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004923 }
4924
4925 case ISD::VECTOR_SHUFFLE: {
4926 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
4927
4928 // Shuffles must have a splat mask where the first element is
4929 // broadcasted.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004930 if ((!SVOp->isSplat()) || SVOp->getMaskElt(0) != 0)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004931 return SDValue();
4932
4933 SDValue Sc = Op.getOperand(0);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004934 if (Sc.getOpcode() != ISD::SCALAR_TO_VECTOR)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004935 return SDValue();
4936
4937 Ld = Sc.getOperand(0);
Nadav Rotem9d68b062012-04-08 12:54:54 +00004938 ConstSplatVal = (Ld.getOpcode() == ISD::Constant ||
Nadav Rotem154819d2012-04-09 07:45:58 +00004939 Ld.getOpcode() == ISD::ConstantFP);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004940
4941 // The scalar_to_vector node and the suspected
4942 // load node must have exactly one user.
Nadav Rotem9d68b062012-04-08 12:54:54 +00004943 // Constants may have multiple users.
4944 if (!ConstSplatVal && (!Sc.hasOneUse() || !Ld.hasOneUse()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004945 return SDValue();
4946 break;
4947 }
4948 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004949
Nadav Rotem9d68b062012-04-08 12:54:54 +00004950 bool Is256 = VT.getSizeInBits() == 256;
4951 bool Is128 = VT.getSizeInBits() == 128;
4952
4953 // Handle the broadcasting a single constant scalar from the constant pool
4954 // into a vector. On Sandybridge it is still better to load a constant vector
4955 // from the constant pool and not to broadcast it from a scalar.
4956 if (ConstSplatVal && Subtarget->hasAVX2()) {
4957 EVT CVT = Ld.getValueType();
4958 assert(!CVT.isVector() && "Must not broadcast a vector type");
4959 unsigned ScalarSize = CVT.getSizeInBits();
4960
4961 if ((Is256 && (ScalarSize == 32 || ScalarSize == 64)) ||
4962 (Is128 && (ScalarSize == 32))) {
4963
Nadav Rotem9d68b062012-04-08 12:54:54 +00004964 const Constant *C = 0;
4965 if (ConstantSDNode *CI = dyn_cast<ConstantSDNode>(Ld))
4966 C = CI->getConstantIntValue();
4967 else if (ConstantFPSDNode *CF = dyn_cast<ConstantFPSDNode>(Ld))
4968 C = CF->getConstantFPValue();
4969
4970 assert(C && "Invalid constant type");
4971
Nadav Rotem154819d2012-04-09 07:45:58 +00004972 SDValue CP = DAG.getConstantPool(C, getPointerTy());
Nadav Rotem9d68b062012-04-08 12:54:54 +00004973 unsigned Alignment = cast<ConstantPoolSDNode>(CP)->getAlignment();
Nadav Rotem154819d2012-04-09 07:45:58 +00004974 Ld = DAG.getLoad(CVT, dl, DAG.getEntryNode(), CP,
Nadav Rotem9d68b062012-04-08 12:54:54 +00004975 MachinePointerInfo::getConstantPool(),
4976 false, false, false, Alignment);
4977
Nadav Rotem9d68b062012-04-08 12:54:54 +00004978 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
4979 }
4980 }
4981
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004982 // The scalar source must be a normal load.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004983 if (!ISD::isNormalLoad(Ld.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004984 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004985
Craig Toppera1902a12012-02-01 06:51:58 +00004986 // Reject loads that have uses of the chain result
4987 if (Ld->hasAnyUseOfValue(1))
4988 return SDValue();
4989
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004990 unsigned ScalarSize = Ld.getValueType().getSizeInBits();
4991
4992 // VBroadcast to YMM
4993 if (Is256 && (ScalarSize == 32 || ScalarSize == 64))
Nadav Rotem9d68b062012-04-08 12:54:54 +00004994 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004995
4996 // VBroadcast to XMM
4997 if (Is128 && (ScalarSize == 32))
Nadav Rotem9d68b062012-04-08 12:54:54 +00004998 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004999
Craig Toppera9376332012-01-10 08:23:59 +00005000 // The integer check is needed for the 64-bit into 128-bit so it doesn't match
5001 // double since there is vbroadcastsd xmm
5002 if (Subtarget->hasAVX2() && Ld.getValueType().isInteger()) {
5003 // VBroadcast to YMM
5004 if (Is256 && (ScalarSize == 8 || ScalarSize == 16))
Nadav Rotem9d68b062012-04-08 12:54:54 +00005005 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Craig Toppera9376332012-01-10 08:23:59 +00005006
5007 // VBroadcast to XMM
5008 if (Is128 && (ScalarSize == 8 || ScalarSize == 16 || ScalarSize == 64))
Nadav Rotem9d68b062012-04-08 12:54:54 +00005009 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Craig Toppera9376332012-01-10 08:23:59 +00005010 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005011
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005012 // Unsupported broadcast.
5013 return SDValue();
5014}
5015
Evan Chengc3630942009-12-09 21:00:30 +00005016SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005017X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005018 DebugLoc dl = Op.getDebugLoc();
David Greenea5f26012011-02-07 19:36:54 +00005019
David Greenef125a292011-02-08 19:04:41 +00005020 EVT VT = Op.getValueType();
5021 EVT ExtVT = VT.getVectorElementType();
David Greenef125a292011-02-08 19:04:41 +00005022 unsigned NumElems = Op.getNumOperands();
5023
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005024 // Vectors containing all zeros can be matched by pxor and xorps later
5025 if (ISD::isBuildVectorAllZeros(Op.getNode())) {
5026 // Canonicalize this to <4 x i32> to 1) ensure the zero vectors are CSE'd
5027 // and 2) ensure that i64 scalars are eliminated on x86-32 hosts.
Craig Topper07a27622012-01-22 03:07:48 +00005028 if (VT == MVT::v4i32 || VT == MVT::v8i32)
Chris Lattner8a594482007-11-25 00:24:49 +00005029 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005030
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005031 return getZeroVector(VT, Subtarget, DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00005032 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005033
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005034 // Vectors containing all ones can be matched by pcmpeqd on 128-bit width
Craig Topper745a86b2011-11-19 22:34:59 +00005035 // vectors or broken into v4i32 operations on 256-bit vectors. AVX2 can use
5036 // vpcmpeqd on 256-bit vectors.
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005037 if (ISD::isBuildVectorAllOnes(Op.getNode())) {
Craig Topper07a27622012-01-22 03:07:48 +00005038 if (VT == MVT::v4i32 || (VT == MVT::v8i32 && Subtarget->hasAVX2()))
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005039 return Op;
5040
Craig Topper07a27622012-01-22 03:07:48 +00005041 return getOnesVector(VT, Subtarget->hasAVX2(), DAG, dl);
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005042 }
5043
Nadav Rotem154819d2012-04-09 07:45:58 +00005044 SDValue Broadcast = LowerVectorBroadcast(Op, DAG);
Nadav Rotem9d68b062012-04-08 12:54:54 +00005045 if (Broadcast.getNode())
5046 return Broadcast;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005047
Owen Andersone50ed302009-08-10 22:56:29 +00005048 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005049
Evan Cheng0db9fe62006-04-25 20:13:52 +00005050 unsigned NumZero = 0;
5051 unsigned NumNonZero = 0;
5052 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005053 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005054 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005055 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005056 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00005057 if (Elt.getOpcode() == ISD::UNDEF)
5058 continue;
5059 Values.insert(Elt);
5060 if (Elt.getOpcode() != ISD::Constant &&
5061 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005062 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00005063 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00005064 NumZero++;
5065 else {
5066 NonZeros |= (1 << i);
5067 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005068 }
5069 }
5070
Chris Lattner97a2a562010-08-26 05:24:29 +00005071 // All undef vector. Return an UNDEF. All zero vectors were handled above.
5072 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00005073 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005074
Chris Lattner67f453a2008-03-09 05:42:06 +00005075 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00005076 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005077 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00005078 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00005079
Chris Lattner62098042008-03-09 01:05:04 +00005080 // If this is an insertion of an i64 value on x86-32, and if the top bits of
5081 // the value are obviously zero, truncate the value to i32 and do the
5082 // insertion that way. Only do this if the value is non-constant or if the
5083 // value is a constant being inserted into element 0. It is cheaper to do
5084 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00005085 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00005086 (!IsAllConstants || Idx == 0)) {
5087 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00005088 // Handle SSE only.
5089 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
5090 EVT VecVT = MVT::v4i32;
5091 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00005092
Chris Lattner62098042008-03-09 01:05:04 +00005093 // Truncate the value (which may itself be a constant) to i32, and
5094 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00005095 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00005096 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Craig Topper12216172012-01-13 08:12:35 +00005097 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005098
Chris Lattner62098042008-03-09 01:05:04 +00005099 // Now we have our 32-bit value zero extended in the low element of
5100 // a vector. If Idx != 0, swizzle it into place.
5101 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005102 SmallVector<int, 4> Mask;
5103 Mask.push_back(Idx);
5104 for (unsigned i = 1; i != VecElts; ++i)
5105 Mask.push_back(i);
5106 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00005107 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00005108 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00005109 }
Craig Topper07a27622012-01-22 03:07:48 +00005110 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Chris Lattner62098042008-03-09 01:05:04 +00005111 }
5112 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005113
Chris Lattner19f79692008-03-08 22:59:52 +00005114 // If we have a constant or non-constant insertion into the low element of
5115 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
5116 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00005117 // depending on what the source datatype is.
5118 if (Idx == 0) {
Craig Topperd62c16e2011-12-29 03:20:51 +00005119 if (NumZero == 0)
Eli Friedman10415532009-06-06 06:05:10 +00005120 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Craig Topperd62c16e2011-12-29 03:20:51 +00005121
5122 if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
Owen Anderson825b72b2009-08-11 20:47:22 +00005123 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005124 if (VT.getSizeInBits() == 256) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005125 SDValue ZeroVec = getZeroVector(VT, Subtarget, DAG, dl);
Nadav Rotem394a1f52012-01-11 14:07:51 +00005126 return DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, ZeroVec,
5127 Item, DAG.getIntPtrConstant(0));
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005128 }
Craig Topperd62c16e2011-12-29 03:20:51 +00005129 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Eli Friedman10415532009-06-06 06:05:10 +00005130 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
5131 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Craig Topper12216172012-01-13 08:12:35 +00005132 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topperd62c16e2011-12-29 03:20:51 +00005133 }
5134
5135 if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005136 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Craig Topper3224e6b2011-12-29 03:09:33 +00005137 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32, Item);
Craig Topper19ec2a92011-12-29 03:34:54 +00005138 if (VT.getSizeInBits() == 256) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005139 SDValue ZeroVec = getZeroVector(MVT::v8i32, Subtarget, DAG, dl);
Craig Topper19ec2a92011-12-29 03:34:54 +00005140 Item = Insert128BitVector(ZeroVec, Item, DAG.getConstant(0, MVT::i32),
5141 DAG, dl);
5142 } else {
5143 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Craig Topper12216172012-01-13 08:12:35 +00005144 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topper19ec2a92011-12-29 03:34:54 +00005145 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005146 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00005147 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005148 }
Evan Chengf26ffe92008-05-29 08:22:04 +00005149
5150 // Is it a vector logical left shift?
5151 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00005152 X86::isZeroNode(Op.getOperand(0)) &&
5153 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005154 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00005155 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00005156 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005157 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00005158 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005159 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005160
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005161 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00005162 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005163
Chris Lattner19f79692008-03-08 22:59:52 +00005164 // Otherwise, if this is a vector with i32 or f32 elements, and the element
5165 // is a non-constant being inserted into an element other than the low one,
5166 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
5167 // movd/movss) to move this into the low element, then shuffle it into
5168 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005169 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00005170 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00005171
Evan Cheng0db9fe62006-04-25 20:13:52 +00005172 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Craig Topper12216172012-01-13 08:12:35 +00005173 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0, Subtarget, DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00005174 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005175 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00005176 MaskVec.push_back(i == Idx ? 0 : 1);
5177 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005178 }
5179 }
5180
Chris Lattner67f453a2008-03-09 05:42:06 +00005181 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00005182 if (Values.size() == 1) {
5183 if (EVTBits == 32) {
5184 // Instead of a shuffle like this:
5185 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
5186 // Check if it's possible to issue this instead.
5187 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
5188 unsigned Idx = CountTrailingZeros_32(NonZeros);
5189 SDValue Item = Op.getOperand(Idx);
5190 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
5191 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
5192 }
Dan Gohman475871a2008-07-27 21:46:04 +00005193 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00005194 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005195
Dan Gohmana3941172007-07-24 22:55:08 +00005196 // A vector full of immediates; various special cases are already
5197 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005198 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00005199 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00005200
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005201 // For AVX-length vectors, build the individual 128-bit pieces and use
5202 // shuffles to put them in place.
Craig Topperfa5b70e2012-02-03 06:32:21 +00005203 if (VT.getSizeInBits() == 256) {
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005204 SmallVector<SDValue, 32> V;
Craig Topperfa5b70e2012-02-03 06:32:21 +00005205 for (unsigned i = 0; i != NumElems; ++i)
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005206 V.push_back(Op.getOperand(i));
5207
5208 EVT HVT = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems/2);
5209
5210 // Build both the lower and upper subvector.
5211 SDValue Lower = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[0], NumElems/2);
5212 SDValue Upper = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[NumElems / 2],
5213 NumElems/2);
5214
5215 // Recreate the wider vector with the lower and upper part.
Bruno Cardoso Lopes15d03fb2011-07-28 01:26:53 +00005216 SDValue Vec = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), Lower,
5217 DAG.getConstant(0, MVT::i32), DAG, dl);
5218 return Insert128BitVector(Vec, Upper, DAG.getConstant(NumElems/2, MVT::i32),
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005219 DAG, dl);
5220 }
5221
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00005222 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005223 if (EVTBits == 64) {
5224 if (NumNonZero == 1) {
5225 // One half is zero or undef.
5226 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00005227 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00005228 Op.getOperand(Idx));
Craig Topper12216172012-01-13 08:12:35 +00005229 return getShuffleVectorZeroOrUndef(V2, Idx, true, Subtarget, DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00005230 }
Dan Gohman475871a2008-07-27 21:46:04 +00005231 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00005232 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005233
5234 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00005235 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005236 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005237 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005238 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005239 }
5240
Bill Wendling826f36f2007-03-28 00:57:11 +00005241 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005242 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005243 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005244 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005245 }
5246
5247 // If element VT is == 32 bits, turn it into a number of shuffles.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005248 SmallVector<SDValue, 8> V(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005249 if (NumElems == 4 && NumZero > 0) {
5250 for (unsigned i = 0; i < 4; ++i) {
5251 bool isZero = !(NonZeros & (1 << i));
5252 if (isZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005253 V[i] = getZeroVector(VT, Subtarget, DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005254 else
Dale Johannesenace16102009-02-03 19:33:06 +00005255 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005256 }
5257
5258 for (unsigned i = 0; i < 2; ++i) {
5259 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
5260 default: break;
5261 case 0:
5262 V[i] = V[i*2]; // Must be a zero vector.
5263 break;
5264 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00005265 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005266 break;
5267 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00005268 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005269 break;
5270 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00005271 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005272 break;
5273 }
5274 }
5275
Benjamin Kramer9c683542012-01-30 15:16:21 +00005276 bool Reverse1 = (NonZeros & 0x3) == 2;
5277 bool Reverse2 = ((NonZeros & (0x3 << 2)) >> 2) == 2;
5278 int MaskVec[] = {
5279 Reverse1 ? 1 : 0,
5280 Reverse1 ? 0 : 1,
Benjamin Kramer630ecf02012-01-30 20:01:35 +00005281 static_cast<int>(Reverse2 ? NumElems+1 : NumElems),
5282 static_cast<int>(Reverse2 ? NumElems : NumElems+1)
Benjamin Kramer9c683542012-01-30 15:16:21 +00005283 };
Nate Begeman9008ca62009-04-27 18:41:29 +00005284 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005285 }
5286
Nate Begemanfdea31a2010-03-24 20:49:50 +00005287 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
5288 // Check for a build vector of consecutive loads.
5289 for (unsigned i = 0; i < NumElems; ++i)
5290 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005291
Nate Begemanfdea31a2010-03-24 20:49:50 +00005292 // Check for elements which are consecutive loads.
5293 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
5294 if (LD.getNode())
5295 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005296
5297 // For SSE 4.1, use insertps to put the high elements into the low element.
Craig Topperd0a31172012-01-10 06:37:29 +00005298 if (getSubtarget()->hasSSE41()) {
Chris Lattner24faf612010-08-28 17:59:08 +00005299 SDValue Result;
5300 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
5301 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
5302 else
5303 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005304
Chris Lattner24faf612010-08-28 17:59:08 +00005305 for (unsigned i = 1; i < NumElems; ++i) {
5306 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
5307 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00005308 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00005309 }
5310 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00005311 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00005312
Chris Lattner6e80e442010-08-28 17:15:43 +00005313 // Otherwise, expand into a number of unpckl*, start by extending each of
5314 // our (non-undef) elements to the full vector width with the element in the
5315 // bottom slot of the vector (which generates no code for SSE).
5316 for (unsigned i = 0; i < NumElems; ++i) {
5317 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
5318 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
5319 else
5320 V[i] = DAG.getUNDEF(VT);
5321 }
5322
5323 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005324 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
5325 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
5326 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00005327 unsigned EltStride = NumElems >> 1;
5328 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00005329 for (unsigned i = 0; i < EltStride; ++i) {
5330 // If V[i+EltStride] is undef and this is the first round of mixing,
5331 // then it is safe to just drop this shuffle: V[i] is already in the
5332 // right place, the one element (since it's the first round) being
5333 // inserted as undef can be dropped. This isn't safe for successive
5334 // rounds because they will permute elements within both vectors.
5335 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
5336 EltStride == NumElems/2)
5337 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005338
Chris Lattner6e80e442010-08-28 17:15:43 +00005339 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00005340 }
Chris Lattner6e80e442010-08-28 17:15:43 +00005341 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005342 }
5343 return V[0];
5344 }
Dan Gohman475871a2008-07-27 21:46:04 +00005345 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005346}
5347
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005348// LowerMMXCONCAT_VECTORS - We support concatenate two MMX registers and place
5349// them in a MMX register. This is better than doing a stack convert.
5350static SDValue LowerMMXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005351 DebugLoc dl = Op.getDebugLoc();
5352 EVT ResVT = Op.getValueType();
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005353
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005354 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
5355 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
5356 int Mask[2];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005357 SDValue InVec = DAG.getNode(ISD::BITCAST,dl, MVT::v1i64, Op.getOperand(0));
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005358 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5359 InVec = Op.getOperand(1);
5360 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
5361 unsigned NumElts = ResVT.getVectorNumElements();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005362 VecOp = DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005363 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
5364 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
5365 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005366 InVec = DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, InVec);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005367 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5368 Mask[0] = 0; Mask[1] = 2;
5369 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
5370 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005371 return DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005372}
5373
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005374// LowerAVXCONCAT_VECTORS - 256-bit AVX can use the vinsertf128 instruction
5375// to create 256-bit vectors from two other 128-bit ones.
5376static SDValue LowerAVXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
5377 DebugLoc dl = Op.getDebugLoc();
5378 EVT ResVT = Op.getValueType();
5379
5380 assert(ResVT.getSizeInBits() == 256 && "Value type must be 256-bit wide");
5381
5382 SDValue V1 = Op.getOperand(0);
5383 SDValue V2 = Op.getOperand(1);
5384 unsigned NumElems = ResVT.getVectorNumElements();
5385
5386 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, ResVT), V1,
5387 DAG.getConstant(0, MVT::i32), DAG, dl);
5388 return Insert128BitVector(V, V2, DAG.getConstant(NumElems/2, MVT::i32),
5389 DAG, dl);
5390}
5391
5392SDValue
5393X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005394 EVT ResVT = Op.getValueType();
5395
5396 assert(Op.getNumOperands() == 2);
5397 assert((ResVT.getSizeInBits() == 128 || ResVT.getSizeInBits() == 256) &&
5398 "Unsupported CONCAT_VECTORS for value type");
5399
5400 // We support concatenate two MMX registers and place them in a MMX register.
5401 // This is better than doing a stack convert.
5402 if (ResVT.is128BitVector())
5403 return LowerMMXCONCAT_VECTORS(Op, DAG);
5404
5405 // 256-bit AVX can use the vinsertf128 instruction to create 256-bit vectors
5406 // from two other 128-bit ones.
5407 return LowerAVXCONCAT_VECTORS(Op, DAG);
5408}
5409
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005410// Try to lower a shuffle node into a simple blend instruction.
5411static SDValue LowerVECTOR_SHUFFLEtoBlend(SDValue Op,
5412 const X86Subtarget *Subtarget,
Nadav Rotem91794872012-04-11 11:05:21 +00005413 SelectionDAG &DAG) {
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005414 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
5415 SDValue V1 = SVOp->getOperand(0);
5416 SDValue V2 = SVOp->getOperand(1);
5417 DebugLoc dl = SVOp->getDebugLoc();
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005418 EVT VT = Op.getValueType();
5419 EVT InVT = V1.getValueType();
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005420 int MaskSize = VT.getVectorNumElements();
5421 int InSize = InVT.getVectorNumElements();
5422
Nadav Roteme6113782012-04-11 06:40:27 +00005423 if (!Subtarget->hasSSE41())
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005424 return SDValue();
5425
5426 if (MaskSize != InSize)
5427 return SDValue();
5428
Nadav Roteme6113782012-04-11 06:40:27 +00005429 int ISDNo = 0;
5430 MVT OpTy;
5431
5432 switch (VT.getSimpleVT().SimpleTy) {
5433 default: return SDValue();
5434 case MVT::v8i16:
5435 ISDNo = X86ISD::BLENDPW;
5436 OpTy = MVT::v8i16;
5437 break;
5438 case MVT::v4i32:
5439 case MVT::v4f32:
5440 ISDNo = X86ISD::BLENDPS;
5441 OpTy = MVT::v4f32;
5442 break;
5443 case MVT::v2i64:
5444 case MVT::v2f64:
5445 ISDNo = X86ISD::BLENDPD;
5446 OpTy = MVT::v2f64;
5447 break;
5448 case MVT::v8i32:
5449 case MVT::v8f32:
5450 if (!Subtarget->hasAVX())
5451 return SDValue();
5452 ISDNo = X86ISD::BLENDPS;
5453 OpTy = MVT::v8f32;
5454 break;
5455 case MVT::v4i64:
5456 case MVT::v4f64:
5457 if (!Subtarget->hasAVX())
5458 return SDValue();
5459 ISDNo = X86ISD::BLENDPD;
5460 OpTy = MVT::v4f64;
5461 break;
5462 case MVT::v16i16:
5463 if (!Subtarget->hasAVX2())
5464 return SDValue();
5465 ISDNo = X86ISD::BLENDPW;
5466 OpTy = MVT::v16i16;
5467 break;
5468 }
5469 assert(ISDNo && "Invalid Op Number");
5470
5471 unsigned MaskVals = 0;
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005472
5473 for (int i = 0; i < MaskSize; ++i) {
5474 int EltIdx = SVOp->getMaskElt(i);
5475 if (EltIdx == i || EltIdx == -1)
Nadav Roteme6113782012-04-11 06:40:27 +00005476 MaskVals |= (1<<i);
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005477 else if (EltIdx == (i + MaskSize))
Nadav Roteme6113782012-04-11 06:40:27 +00005478 continue; // Bit is set to zero;
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005479 else return SDValue();
5480 }
5481
Nadav Roteme6113782012-04-11 06:40:27 +00005482 V1 = DAG.getNode(ISD::BITCAST, dl, OpTy, V1);
5483 V2 = DAG.getNode(ISD::BITCAST, dl, OpTy, V2);
5484 SDValue Ret = DAG.getNode(ISDNo, dl, OpTy, V1, V2,
5485 DAG.getConstant(MaskVals, MVT::i32));
5486 return DAG.getNode(ISD::BITCAST, dl, VT, Ret);
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005487}
5488
Nate Begemanb9a47b82009-02-23 08:49:38 +00005489// v8i16 shuffles - Prefer shuffles in the following order:
5490// 1. [all] pshuflw, pshufhw, optional move
5491// 2. [ssse3] 1 x pshufb
5492// 3. [ssse3] 2 x pshufb + 1 x por
5493// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005494SDValue
5495X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
5496 SelectionDAG &DAG) const {
5497 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00005498 SDValue V1 = SVOp->getOperand(0);
5499 SDValue V2 = SVOp->getOperand(1);
5500 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005501 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00005502
Nate Begemanb9a47b82009-02-23 08:49:38 +00005503 // Determine if more than 1 of the words in each of the low and high quadwords
5504 // of the result come from the same quadword of one of the two inputs. Undef
5505 // mask values count as coming from any quadword, for better codegen.
Benjamin Kramer003fad92011-10-15 13:28:31 +00005506 unsigned LoQuad[] = { 0, 0, 0, 0 };
5507 unsigned HiQuad[] = { 0, 0, 0, 0 };
Benjamin Kramer699ddcb2012-02-06 12:06:18 +00005508 std::bitset<4> InputQuads;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005509 for (unsigned i = 0; i < 8; ++i) {
Benjamin Kramer003fad92011-10-15 13:28:31 +00005510 unsigned *Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00005511 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005512 MaskVals.push_back(EltIdx);
5513 if (EltIdx < 0) {
5514 ++Quad[0];
5515 ++Quad[1];
5516 ++Quad[2];
5517 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00005518 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005519 }
5520 ++Quad[EltIdx / 4];
5521 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00005522 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005523
Nate Begemanb9a47b82009-02-23 08:49:38 +00005524 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005525 unsigned MaxQuad = 1;
5526 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005527 if (LoQuad[i] > MaxQuad) {
5528 BestLoQuad = i;
5529 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005530 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005531 }
5532
Nate Begemanb9a47b82009-02-23 08:49:38 +00005533 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005534 MaxQuad = 1;
5535 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005536 if (HiQuad[i] > MaxQuad) {
5537 BestHiQuad = i;
5538 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005539 }
5540 }
5541
Nate Begemanb9a47b82009-02-23 08:49:38 +00005542 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00005543 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00005544 // single pshufb instruction is necessary. If There are more than 2 input
5545 // quads, disable the next transformation since it does not help SSSE3.
5546 bool V1Used = InputQuads[0] || InputQuads[1];
5547 bool V2Used = InputQuads[2] || InputQuads[3];
Craig Topperd0a31172012-01-10 06:37:29 +00005548 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005549 if (InputQuads.count() == 2 && V1Used && V2Used) {
Benjamin Kramer699ddcb2012-02-06 12:06:18 +00005550 BestLoQuad = InputQuads[0] ? 0 : 1;
5551 BestHiQuad = InputQuads[2] ? 2 : 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005552 }
5553 if (InputQuads.count() > 2) {
5554 BestLoQuad = -1;
5555 BestHiQuad = -1;
5556 }
5557 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005558
Nate Begemanb9a47b82009-02-23 08:49:38 +00005559 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
5560 // the shuffle mask. If a quad is scored as -1, that means that it contains
5561 // words from all 4 input quadwords.
5562 SDValue NewV;
5563 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005564 int MaskV[] = {
5565 BestLoQuad < 0 ? 0 : BestLoQuad,
5566 BestHiQuad < 0 ? 1 : BestHiQuad
5567 };
Eric Christopherfd179292009-08-27 18:07:15 +00005568 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005569 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
5570 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
5571 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005572
Nate Begemanb9a47b82009-02-23 08:49:38 +00005573 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
5574 // source words for the shuffle, to aid later transformations.
5575 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00005576 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00005577 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005578 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00005579 if (idx != (int)i)
5580 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005581 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00005582 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005583 AllWordsInNewV = false;
5584 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00005585 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005586
Nate Begemanb9a47b82009-02-23 08:49:38 +00005587 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
5588 if (AllWordsInNewV) {
5589 for (int i = 0; i != 8; ++i) {
5590 int idx = MaskVals[i];
5591 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005592 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005593 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005594 if ((idx != i) && idx < 4)
5595 pshufhw = false;
5596 if ((idx != i) && idx > 3)
5597 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00005598 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005599 V1 = NewV;
5600 V2Used = false;
5601 BestLoQuad = 0;
5602 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005603 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005604
Nate Begemanb9a47b82009-02-23 08:49:38 +00005605 // If we've eliminated the use of V2, and the new mask is a pshuflw or
5606 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00005607 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005608 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
5609 unsigned TargetMask = 0;
5610 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00005611 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Craig Topperdd637ae2012-02-19 05:41:45 +00005612 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
5613 TargetMask = pshufhw ? getShufflePSHUFHWImmediate(SVOp):
5614 getShufflePSHUFLWImmediate(SVOp);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005615 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005616 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00005617 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005618 }
Eric Christopherfd179292009-08-27 18:07:15 +00005619
Nate Begemanb9a47b82009-02-23 08:49:38 +00005620 // If we have SSSE3, and all words of the result are from 1 input vector,
5621 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
5622 // is present, fall back to case 4.
Craig Topperd0a31172012-01-10 06:37:29 +00005623 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005624 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005625
Nate Begemanb9a47b82009-02-23 08:49:38 +00005626 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00005627 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00005628 // mask, and elements that come from V1 in the V2 mask, so that the two
5629 // results can be OR'd together.
5630 bool TwoInputs = V1Used && V2Used;
5631 for (unsigned i = 0; i != 8; ++i) {
5632 int EltIdx = MaskVals[i] * 2;
5633 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005634 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5635 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005636 continue;
5637 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005638 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
5639 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005640 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005641 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005642 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005643 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005644 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005645 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005646 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005647
Nate Begemanb9a47b82009-02-23 08:49:38 +00005648 // Calculate the shuffle mask for the second input, shuffle it, and
5649 // OR it with the first shuffled input.
5650 pshufbMask.clear();
5651 for (unsigned i = 0; i != 8; ++i) {
5652 int EltIdx = MaskVals[i] * 2;
5653 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005654 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5655 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005656 continue;
5657 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005658 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
5659 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005660 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005661 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00005662 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005663 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005664 MVT::v16i8, &pshufbMask[0], 16));
5665 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005666 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005667 }
5668
5669 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
5670 // and update MaskVals with new element order.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005671 std::bitset<8> InOrder;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005672 if (BestLoQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005673 int MaskV[] = { -1, -1, -1, -1, 4, 5, 6, 7 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005674 for (int i = 0; i != 4; ++i) {
5675 int idx = MaskVals[i];
5676 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005677 InOrder.set(i);
5678 } else if ((idx / 4) == BestLoQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005679 MaskV[i] = idx & 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005680 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005681 }
5682 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005683 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005684 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005685
Craig Topperdd637ae2012-02-19 05:41:45 +00005686 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) {
5687 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005688 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
Craig Topperdd637ae2012-02-19 05:41:45 +00005689 NewV.getOperand(0),
5690 getShufflePSHUFLWImmediate(SVOp), DAG);
5691 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005692 }
Eric Christopherfd179292009-08-27 18:07:15 +00005693
Nate Begemanb9a47b82009-02-23 08:49:38 +00005694 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
5695 // and update MaskVals with the new element order.
5696 if (BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005697 int MaskV[] = { 0, 1, 2, 3, -1, -1, -1, -1 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005698 for (unsigned i = 4; i != 8; ++i) {
5699 int idx = MaskVals[i];
5700 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005701 InOrder.set(i);
5702 } else if ((idx / 4) == BestHiQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005703 MaskV[i] = (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005704 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005705 }
5706 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005707 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005708 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005709
Craig Topperdd637ae2012-02-19 05:41:45 +00005710 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) {
5711 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005712 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
Craig Topperdd637ae2012-02-19 05:41:45 +00005713 NewV.getOperand(0),
5714 getShufflePSHUFHWImmediate(SVOp), DAG);
5715 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005716 }
Eric Christopherfd179292009-08-27 18:07:15 +00005717
Nate Begemanb9a47b82009-02-23 08:49:38 +00005718 // In case BestHi & BestLo were both -1, which means each quadword has a word
5719 // from each of the four input quadwords, calculate the InOrder bitvector now
5720 // before falling through to the insert/extract cleanup.
5721 if (BestLoQuad == -1 && BestHiQuad == -1) {
5722 NewV = V1;
5723 for (int i = 0; i != 8; ++i)
5724 if (MaskVals[i] < 0 || MaskVals[i] == i)
5725 InOrder.set(i);
5726 }
Eric Christopherfd179292009-08-27 18:07:15 +00005727
Nate Begemanb9a47b82009-02-23 08:49:38 +00005728 // The other elements are put in the right place using pextrw and pinsrw.
5729 for (unsigned i = 0; i != 8; ++i) {
5730 if (InOrder[i])
5731 continue;
5732 int EltIdx = MaskVals[i];
5733 if (EltIdx < 0)
5734 continue;
5735 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00005736 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005737 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00005738 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005739 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00005740 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005741 DAG.getIntPtrConstant(i));
5742 }
5743 return NewV;
5744}
5745
5746// v16i8 shuffles - Prefer shuffles in the following order:
5747// 1. [ssse3] 1 x pshufb
5748// 2. [ssse3] 2 x pshufb + 1 x por
5749// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
5750static
Nate Begeman9008ca62009-04-27 18:41:29 +00005751SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00005752 SelectionDAG &DAG,
5753 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005754 SDValue V1 = SVOp->getOperand(0);
5755 SDValue V2 = SVOp->getOperand(1);
5756 DebugLoc dl = SVOp->getDebugLoc();
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005757 ArrayRef<int> MaskVals = SVOp->getMask();
Eric Christopherfd179292009-08-27 18:07:15 +00005758
Nate Begemanb9a47b82009-02-23 08:49:38 +00005759 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00005760 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00005761 // present, fall back to case 3.
5762 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
5763 bool V1Only = true;
5764 bool V2Only = true;
5765 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005766 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00005767 if (EltIdx < 0)
5768 continue;
5769 if (EltIdx < 16)
5770 V2Only = false;
5771 else
5772 V1Only = false;
5773 }
Eric Christopherfd179292009-08-27 18:07:15 +00005774
Nate Begemanb9a47b82009-02-23 08:49:38 +00005775 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
Craig Topperd0a31172012-01-10 06:37:29 +00005776 if (TLI.getSubtarget()->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005777 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005778
Nate Begemanb9a47b82009-02-23 08:49:38 +00005779 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00005780 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005781 //
5782 // Otherwise, we have elements from both input vectors, and must zero out
5783 // elements that come from V2 in the first mask, and V1 in the second mask
5784 // so that we can OR them together.
5785 bool TwoInputs = !(V1Only || V2Only);
5786 for (unsigned i = 0; i != 16; ++i) {
5787 int EltIdx = MaskVals[i];
5788 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005789 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005790 continue;
5791 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005792 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005793 }
5794 // If all the elements are from V2, assign it to V1 and return after
5795 // building the first pshufb.
5796 if (V2Only)
5797 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00005798 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005799 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005800 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005801 if (!TwoInputs)
5802 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00005803
Nate Begemanb9a47b82009-02-23 08:49:38 +00005804 // Calculate the shuffle mask for the second input, shuffle it, and
5805 // OR it with the first shuffled input.
5806 pshufbMask.clear();
5807 for (unsigned i = 0; i != 16; ++i) {
5808 int EltIdx = MaskVals[i];
5809 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005810 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005811 continue;
5812 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005813 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005814 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005815 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005816 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005817 MVT::v16i8, &pshufbMask[0], 16));
5818 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005819 }
Eric Christopherfd179292009-08-27 18:07:15 +00005820
Nate Begemanb9a47b82009-02-23 08:49:38 +00005821 // No SSSE3 - Calculate in place words and then fix all out of place words
5822 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
5823 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005824 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
5825 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005826 SDValue NewV = V2Only ? V2 : V1;
5827 for (int i = 0; i != 8; ++i) {
5828 int Elt0 = MaskVals[i*2];
5829 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00005830
Nate Begemanb9a47b82009-02-23 08:49:38 +00005831 // This word of the result is all undef, skip it.
5832 if (Elt0 < 0 && Elt1 < 0)
5833 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005834
Nate Begemanb9a47b82009-02-23 08:49:38 +00005835 // This word of the result is already in the correct place, skip it.
5836 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
5837 continue;
5838 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
5839 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005840
Nate Begemanb9a47b82009-02-23 08:49:38 +00005841 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
5842 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
5843 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00005844
5845 // If Elt0 and Elt1 are defined, are consecutive, and can be load
5846 // using a single extract together, load it and store it.
5847 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005848 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005849 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00005850 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005851 DAG.getIntPtrConstant(i));
5852 continue;
5853 }
5854
Nate Begemanb9a47b82009-02-23 08:49:38 +00005855 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00005856 // source byte is not also odd, shift the extracted word left 8 bits
5857 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005858 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005859 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005860 DAG.getIntPtrConstant(Elt1 / 2));
5861 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005862 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Owen Anderson95771af2011-02-25 21:41:48 +00005863 DAG.getConstant(8,
5864 TLI.getShiftAmountTy(InsElt.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005865 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005866 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
5867 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005868 }
5869 // If Elt0 is defined, extract it from the appropriate source. If the
5870 // source byte is not also even, shift the extracted word right 8 bits. If
5871 // Elt1 was also defined, OR the extracted values together before
5872 // inserting them in the result.
5873 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005874 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005875 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
5876 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005877 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Owen Anderson95771af2011-02-25 21:41:48 +00005878 DAG.getConstant(8,
5879 TLI.getShiftAmountTy(InsElt0.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005880 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005881 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
5882 DAG.getConstant(0x00FF, MVT::i16));
5883 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00005884 : InsElt0;
5885 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005886 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005887 DAG.getIntPtrConstant(i));
5888 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005889 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005890}
5891
Evan Cheng7a831ce2007-12-15 03:00:47 +00005892/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005893/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00005894/// done when every pair / quad of shuffle mask elements point to elements in
5895/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005896/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00005897static
Nate Begeman9008ca62009-04-27 18:41:29 +00005898SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005899 SelectionDAG &DAG, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00005900 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00005901 SDValue V1 = SVOp->getOperand(0);
5902 SDValue V2 = SVOp->getOperand(1);
5903 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00005904 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005905 EVT NewVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00005906 switch (VT.getSimpleVT().SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +00005907 default: llvm_unreachable("Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005908 case MVT::v4f32: NewVT = MVT::v2f64; break;
5909 case MVT::v4i32: NewVT = MVT::v2i64; break;
5910 case MVT::v8i16: NewVT = MVT::v4i32; break;
5911 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00005912 }
5913
Nate Begeman9008ca62009-04-27 18:41:29 +00005914 int Scale = NumElems / NewWidth;
5915 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00005916 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005917 int StartIdx = -1;
5918 for (int j = 0; j < Scale; ++j) {
5919 int EltIdx = SVOp->getMaskElt(i+j);
5920 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005921 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00005922 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00005923 StartIdx = EltIdx - (EltIdx % Scale);
5924 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00005925 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005926 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005927 if (StartIdx == -1)
5928 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00005929 else
Nate Begeman9008ca62009-04-27 18:41:29 +00005930 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005931 }
5932
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005933 V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, V1);
5934 V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00005935 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005936}
5937
Evan Chengd880b972008-05-09 21:53:03 +00005938/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005939///
Owen Andersone50ed302009-08-10 22:56:29 +00005940static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00005941 SDValue SrcOp, SelectionDAG &DAG,
5942 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005943 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005944 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00005945 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00005946 LD = dyn_cast<LoadSDNode>(SrcOp);
5947 if (!LD) {
5948 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
5949 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00005950 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00005951 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00005952 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005953 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00005954 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005955 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00005956 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005957 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005958 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
5959 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
5960 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00005961 SrcOp.getOperand(0)
5962 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005963 }
5964 }
5965 }
5966
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005967 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005968 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005969 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00005970 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005971}
5972
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00005973/// LowerVECTOR_SHUFFLE_256 - Handle all 256-bit wide vectors shuffles
5974/// which could not be matched by any known target speficic shuffle
5975static SDValue
5976LowerVECTOR_SHUFFLE_256(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Craig Topper8f35c132012-01-20 09:29:03 +00005977 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005978
Craig Topper8f35c132012-01-20 09:29:03 +00005979 unsigned NumElems = VT.getVectorNumElements();
5980 unsigned NumLaneElems = NumElems / 2;
5981
Craig Topper8f35c132012-01-20 09:29:03 +00005982 DebugLoc dl = SVOp->getDebugLoc();
5983 MVT EltVT = VT.getVectorElementType().getSimpleVT();
Craig Topper9a2b6e12012-04-06 07:45:23 +00005984 EVT NVT = MVT::getVectorVT(EltVT, NumLaneElems);
5985 SDValue Shufs[2];
Craig Topper8f35c132012-01-20 09:29:03 +00005986
Craig Topper9a2b6e12012-04-06 07:45:23 +00005987 SmallVector<int, 16> Mask;
Craig Topper8f35c132012-01-20 09:29:03 +00005988 for (unsigned l = 0; l < 2; ++l) {
Craig Topper9a2b6e12012-04-06 07:45:23 +00005989 // Build a shuffle mask for the output, discovering on the fly which
5990 // input vectors to use as shuffle operands (recorded in InputUsed).
5991 // If building a suitable shuffle vector proves too hard, then bail
5992 // out with useBuildVector set.
Benjamin Kramer9e5512a2012-04-06 13:33:52 +00005993 int InputUsed[2] = { -1, -1 }; // Not yet discovered.
Craig Topper9a2b6e12012-04-06 07:45:23 +00005994 unsigned LaneStart = l * NumLaneElems;
5995 for (unsigned i = 0; i != NumLaneElems; ++i) {
5996 // The mask element. This indexes into the input.
5997 int Idx = SVOp->getMaskElt(i+LaneStart);
5998 if (Idx < 0) {
5999 // the mask element does not index into any input vector.
6000 Mask.push_back(-1);
6001 continue;
6002 }
Craig Topper8f35c132012-01-20 09:29:03 +00006003
Craig Topper9a2b6e12012-04-06 07:45:23 +00006004 // The input vector this mask element indexes into.
6005 int Input = Idx / NumLaneElems;
Craig Topper8f35c132012-01-20 09:29:03 +00006006
Craig Topper9a2b6e12012-04-06 07:45:23 +00006007 // Turn the index into an offset from the start of the input vector.
6008 Idx -= Input * NumLaneElems;
6009
6010 // Find or create a shuffle vector operand to hold this input.
6011 unsigned OpNo;
6012 for (OpNo = 0; OpNo < array_lengthof(InputUsed); ++OpNo) {
6013 if (InputUsed[OpNo] == Input)
6014 // This input vector is already an operand.
6015 break;
6016 if (InputUsed[OpNo] < 0) {
6017 // Create a new operand for this input vector.
6018 InputUsed[OpNo] = Input;
6019 break;
6020 }
6021 }
6022
6023 if (OpNo >= array_lengthof(InputUsed)) {
6024 // More than two input vectors used! Give up.
6025 return SDValue();
6026 }
6027
6028 // Add the mask index for the new shuffle vector.
6029 Mask.push_back(Idx + OpNo * NumLaneElems);
6030 }
6031
6032 if (InputUsed[0] < 0) {
6033 // No input vectors were used! The result is undefined.
6034 Shufs[l] = DAG.getUNDEF(NVT);
6035 } else {
6036 SDValue Op0 = Extract128BitVector(SVOp->getOperand(InputUsed[0] / 2),
6037 DAG.getConstant((InputUsed[0] % 2) * NumLaneElems, MVT::i32),
6038 DAG, dl);
6039 // If only one input was used, use an undefined vector for the other.
6040 SDValue Op1 = (InputUsed[1] < 0) ? DAG.getUNDEF(NVT) :
6041 Extract128BitVector(SVOp->getOperand(InputUsed[1] / 2),
6042 DAG.getConstant((InputUsed[1] % 2) * NumLaneElems, MVT::i32),
6043 DAG, dl);
6044 // At least one input vector was used. Create a new shuffle vector.
6045 Shufs[l] = DAG.getVectorShuffle(NVT, dl, Op0, Op1, &Mask[0]);
6046 }
6047
6048 Mask.clear();
6049 }
Craig Topper8f35c132012-01-20 09:29:03 +00006050
6051 // Concatenate the result back
Craig Topper9a2b6e12012-04-06 07:45:23 +00006052 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), Shufs[0],
Craig Topper8f35c132012-01-20 09:29:03 +00006053 DAG.getConstant(0, MVT::i32), DAG, dl);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006054 return Insert128BitVector(V, Shufs[1],DAG.getConstant(NumLaneElems, MVT::i32),
Craig Topper8f35c132012-01-20 09:29:03 +00006055 DAG, dl);
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006056}
6057
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006058/// LowerVECTOR_SHUFFLE_128v4 - Handle all 128-bit wide vectors with
6059/// 4 elements, and match them with several different shuffle types.
Dan Gohman475871a2008-07-27 21:46:04 +00006060static SDValue
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006061LowerVECTOR_SHUFFLE_128v4(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006062 SDValue V1 = SVOp->getOperand(0);
6063 SDValue V2 = SVOp->getOperand(1);
6064 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006065 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00006066
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006067 assert(VT.getSizeInBits() == 128 && "Unsupported vector size");
6068
Benjamin Kramer9c683542012-01-30 15:16:21 +00006069 std::pair<int, int> Locs[4];
6070 int Mask1[] = { -1, -1, -1, -1 };
Benjamin Kramered4c8c62012-01-15 13:16:05 +00006071 SmallVector<int, 8> PermMask(SVOp->getMask().begin(), SVOp->getMask().end());
Nate Begeman9008ca62009-04-27 18:41:29 +00006072
Evan Chengace3c172008-07-22 21:13:36 +00006073 unsigned NumHi = 0;
6074 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00006075 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006076 int Idx = PermMask[i];
6077 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006078 Locs[i] = std::make_pair(-1, -1);
6079 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006080 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
6081 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006082 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00006083 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006084 NumLo++;
6085 } else {
6086 Locs[i] = std::make_pair(1, NumHi);
6087 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00006088 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006089 NumHi++;
6090 }
6091 }
6092 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006093
Evan Chengace3c172008-07-22 21:13:36 +00006094 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006095 // If no more than two elements come from either vector. This can be
6096 // implemented with two shuffles. First shuffle gather the elements.
6097 // The second shuffle, which takes the first shuffle as both of its
6098 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00006099 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006100
Benjamin Kramer9c683542012-01-30 15:16:21 +00006101 int Mask2[] = { -1, -1, -1, -1 };
Eric Christopherfd179292009-08-27 18:07:15 +00006102
Benjamin Kramer9c683542012-01-30 15:16:21 +00006103 for (unsigned i = 0; i != 4; ++i)
6104 if (Locs[i].first != -1) {
Evan Chengace3c172008-07-22 21:13:36 +00006105 unsigned Idx = (i < 2) ? 0 : 4;
6106 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006107 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006108 }
Evan Chengace3c172008-07-22 21:13:36 +00006109
Nate Begeman9008ca62009-04-27 18:41:29 +00006110 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006111 } else if (NumLo == 3 || NumHi == 3) {
6112 // Otherwise, we must have three elements from one vector, call it X, and
6113 // one element from the other, call it Y. First, use a shufps to build an
6114 // intermediate vector with the one element from Y and the element from X
6115 // that will be in the same half in the final destination (the indexes don't
6116 // matter). Then, use a shufps to build the final vector, taking the half
6117 // containing the element from Y from the intermediate, and the other half
6118 // from X.
6119 if (NumHi == 3) {
6120 // Normalize it so the 3 elements come from V1.
Craig Topperbeabc6c2011-12-05 06:56:46 +00006121 CommuteVectorShuffleMask(PermMask, 4);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006122 std::swap(V1, V2);
6123 }
6124
6125 // Find the element from V2.
6126 unsigned HiIndex;
6127 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006128 int Val = PermMask[HiIndex];
6129 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006130 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006131 if (Val >= 4)
6132 break;
6133 }
6134
Nate Begeman9008ca62009-04-27 18:41:29 +00006135 Mask1[0] = PermMask[HiIndex];
6136 Mask1[1] = -1;
6137 Mask1[2] = PermMask[HiIndex^1];
6138 Mask1[3] = -1;
6139 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006140
6141 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006142 Mask1[0] = PermMask[0];
6143 Mask1[1] = PermMask[1];
6144 Mask1[2] = HiIndex & 1 ? 6 : 4;
6145 Mask1[3] = HiIndex & 1 ? 4 : 6;
6146 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006147 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006148 Mask1[0] = HiIndex & 1 ? 2 : 0;
6149 Mask1[1] = HiIndex & 1 ? 0 : 2;
6150 Mask1[2] = PermMask[2];
6151 Mask1[3] = PermMask[3];
6152 if (Mask1[2] >= 0)
6153 Mask1[2] += 4;
6154 if (Mask1[3] >= 0)
6155 Mask1[3] += 4;
6156 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006157 }
Evan Chengace3c172008-07-22 21:13:36 +00006158 }
6159
6160 // Break it into (shuffle shuffle_hi, shuffle_lo).
Benjamin Kramer9c683542012-01-30 15:16:21 +00006161 int LoMask[] = { -1, -1, -1, -1 };
6162 int HiMask[] = { -1, -1, -1, -1 };
Nate Begeman9008ca62009-04-27 18:41:29 +00006163
Benjamin Kramer9c683542012-01-30 15:16:21 +00006164 int *MaskPtr = LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00006165 unsigned MaskIdx = 0;
6166 unsigned LoIdx = 0;
6167 unsigned HiIdx = 2;
6168 for (unsigned i = 0; i != 4; ++i) {
6169 if (i == 2) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00006170 MaskPtr = HiMask;
Evan Chengace3c172008-07-22 21:13:36 +00006171 MaskIdx = 1;
6172 LoIdx = 0;
6173 HiIdx = 2;
6174 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006175 int Idx = PermMask[i];
6176 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006177 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00006178 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006179 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006180 MaskPtr[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006181 LoIdx++;
6182 } else {
6183 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006184 MaskPtr[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006185 HiIdx++;
6186 }
6187 }
6188
Nate Begeman9008ca62009-04-27 18:41:29 +00006189 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
6190 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006191 int MaskOps[] = { -1, -1, -1, -1 };
6192 for (unsigned i = 0; i != 4; ++i)
6193 if (Locs[i].first != -1)
6194 MaskOps[i] = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006195 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006196}
6197
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006198static bool MayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006199 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006200 V = V.getOperand(0);
6201 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6202 V = V.getOperand(0);
Evan Cheng7bc389b2011-11-08 00:31:58 +00006203 if (V.hasOneUse() && V.getOpcode() == ISD::BUILD_VECTOR &&
6204 V.getNumOperands() == 2 && V.getOperand(1).getOpcode() == ISD::UNDEF)
6205 // BUILD_VECTOR (load), undef
6206 V = V.getOperand(0);
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006207 if (MayFoldLoad(V))
6208 return true;
6209 return false;
6210}
6211
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006212// FIXME: the version above should always be used. Since there's
6213// a bug where several vector shuffles can't be folded because the
6214// DAG is not updated during lowering and a node claims to have two
6215// uses while it only has one, use this version, and let isel match
6216// another instruction if the load really happens to have more than
6217// one use. Remove this version after this bug get fixed.
Evan Cheng835580f2010-10-07 20:50:20 +00006218// rdar://8434668, PR8156
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006219static bool RelaxedMayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006220 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006221 V = V.getOperand(0);
6222 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6223 V = V.getOperand(0);
6224 if (ISD::isNormalLoad(V.getNode()))
6225 return true;
6226 return false;
6227}
6228
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006229static
Evan Cheng835580f2010-10-07 20:50:20 +00006230SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
6231 EVT VT = Op.getValueType();
6232
6233 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006234 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
6235 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00006236 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
6237 V1, DAG));
6238}
6239
6240static
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006241SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
Craig Topper1accb7e2012-01-10 06:54:16 +00006242 bool HasSSE2) {
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006243 SDValue V1 = Op.getOperand(0);
6244 SDValue V2 = Op.getOperand(1);
6245 EVT VT = Op.getValueType();
6246
6247 assert(VT != MVT::v2i64 && "unsupported shuffle type");
6248
Craig Topper1accb7e2012-01-10 06:54:16 +00006249 if (HasSSE2 && VT == MVT::v2f64)
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006250 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
6251
Evan Cheng0899f5c2011-08-31 02:05:24 +00006252 // v4f32 or v4i32: canonizalized to v4f32 (which is legal for SSE1)
6253 return DAG.getNode(ISD::BITCAST, dl, VT,
6254 getTargetShuffleNode(X86ISD::MOVLHPS, dl, MVT::v4f32,
6255 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V1),
6256 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V2), DAG));
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006257}
6258
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006259static
6260SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
6261 SDValue V1 = Op.getOperand(0);
6262 SDValue V2 = Op.getOperand(1);
6263 EVT VT = Op.getValueType();
6264
6265 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
6266 "unsupported shuffle type");
6267
6268 if (V2.getOpcode() == ISD::UNDEF)
6269 V2 = V1;
6270
6271 // v4i32 or v4f32
6272 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
6273}
6274
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006275static
Craig Topper1accb7e2012-01-10 06:54:16 +00006276SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasSSE2) {
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006277 SDValue V1 = Op.getOperand(0);
6278 SDValue V2 = Op.getOperand(1);
6279 EVT VT = Op.getValueType();
6280 unsigned NumElems = VT.getVectorNumElements();
6281
6282 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
6283 // operand of these instructions is only memory, so check if there's a
6284 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
6285 // same masks.
6286 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006287
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00006288 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006289 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006290 CanFoldLoad = true;
6291
6292 // When V1 is a load, it can be folded later into a store in isel, example:
6293 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
6294 // turns into:
6295 // (MOVLPSmr addr:$src1, VR128:$src2)
6296 // So, recognize this potential and also use MOVLPS or MOVLPD
Evan Cheng7bc389b2011-11-08 00:31:58 +00006297 else if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006298 CanFoldLoad = true;
6299
Dan Gohman65fd6562011-11-03 21:49:52 +00006300 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006301 if (CanFoldLoad) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006302 if (HasSSE2 && NumElems == 2)
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006303 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
6304
6305 if (NumElems == 4)
Dan Gohman65fd6562011-11-03 21:49:52 +00006306 // If we don't care about the second element, procede to use movss.
6307 if (SVOp->getMaskElt(1) != -1)
6308 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006309 }
6310
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006311 // movl and movlp will both match v2i64, but v2i64 is never matched by
6312 // movl earlier because we make it strict to avoid messing with the movlp load
6313 // folding logic (see the code above getMOVLP call). Match it here then,
6314 // this is horrible, but will stay like this until we move all shuffle
6315 // matching to x86 specific nodes. Note that for the 1st condition all
6316 // types are matched with movsd.
Craig Topper1accb7e2012-01-10 06:54:16 +00006317 if (HasSSE2) {
Bruno Cardoso Lopes5ca0d142011-09-14 02:36:14 +00006318 // FIXME: isMOVLMask should be checked and matched before getMOVLP,
6319 // as to remove this logic from here, as much as possible
Craig Topper5aaffa82012-02-19 02:53:47 +00006320 if (NumElems == 2 || !isMOVLMask(SVOp->getMask(), VT))
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006321 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006322 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006323 }
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006324
6325 assert(VT != MVT::v4i32 && "unsupported shuffle type");
6326
6327 // Invert the operand order and use SHUFPS to match it.
Craig Topperb3982da2011-12-31 23:50:21 +00006328 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V2, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006329 getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006330}
6331
Nadav Rotem154819d2012-04-09 07:45:58 +00006332SDValue
6333X86TargetLowering::NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006334 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
6335 EVT VT = Op.getValueType();
6336 DebugLoc dl = Op.getDebugLoc();
6337 SDValue V1 = Op.getOperand(0);
6338 SDValue V2 = Op.getOperand(1);
6339
6340 if (isZeroShuffle(SVOp))
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00006341 return getZeroVector(VT, Subtarget, DAG, dl);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006342
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006343 // Handle splat operations
6344 if (SVOp->isSplat()) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006345 unsigned NumElem = VT.getVectorNumElements();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006346 int Size = VT.getSizeInBits();
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006347
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006348 // Use vbroadcast whenever the splat comes from a foldable load
Nadav Rotem154819d2012-04-09 07:45:58 +00006349 SDValue Broadcast = LowerVectorBroadcast(Op, DAG);
Nadav Rotem9d68b062012-04-08 12:54:54 +00006350 if (Broadcast.getNode())
6351 return Broadcast;
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006352
Bruno Cardoso Lopes6a32adc2011-07-25 23:05:25 +00006353 // Handle splats by matching through known shuffle masks
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006354 if ((Size == 128 && NumElem <= 4) ||
6355 (Size == 256 && NumElem < 8))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006356 return SDValue();
6357
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00006358 // All remaning splats are promoted to target supported vector shuffles.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006359 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006360 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006361
6362 // If the shuffle can be profitably rewritten as a narrower shuffle, then
6363 // do it!
6364 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
6365 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6366 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006367 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006368 } else if ((VT == MVT::v4i32 ||
Craig Topper1accb7e2012-01-10 06:54:16 +00006369 (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006370 // FIXME: Figure out a cleaner way to do this.
6371 // Try to make use of movq to zero out the top part.
6372 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
6373 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6374 if (NewOp.getNode()) {
Craig Topper5aaffa82012-02-19 02:53:47 +00006375 EVT NewVT = NewOp.getValueType();
6376 if (isCommutedMOVLMask(cast<ShuffleVectorSDNode>(NewOp)->getMask(),
6377 NewVT, true, false))
6378 return getVZextMovL(VT, NewVT, NewOp.getOperand(0),
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006379 DAG, Subtarget, dl);
6380 }
6381 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
6382 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
Craig Topper5aaffa82012-02-19 02:53:47 +00006383 if (NewOp.getNode()) {
6384 EVT NewVT = NewOp.getValueType();
6385 if (isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)->getMask(), NewVT))
6386 return getVZextMovL(VT, NewVT, NewOp.getOperand(1),
6387 DAG, Subtarget, dl);
6388 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006389 }
6390 }
6391 return SDValue();
6392}
6393
Dan Gohman475871a2008-07-27 21:46:04 +00006394SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006395X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00006396 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00006397 SDValue V1 = Op.getOperand(0);
6398 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00006399 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006400 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00006401 unsigned NumElems = VT.getVectorNumElements();
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006402 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006403 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00006404 bool V1IsSplat = false;
6405 bool V2IsSplat = false;
Craig Topper1accb7e2012-01-10 06:54:16 +00006406 bool HasSSE2 = Subtarget->hasSSE2();
Craig Topperbeabc6c2011-12-05 06:56:46 +00006407 bool HasAVX = Subtarget->hasAVX();
Craig Topper6347e862011-11-21 06:57:39 +00006408 bool HasAVX2 = Subtarget->hasAVX2();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006409 MachineFunction &MF = DAG.getMachineFunction();
6410 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006411
Craig Topper3426a3e2011-11-14 06:46:21 +00006412 assert(VT.getSizeInBits() != 64 && "Can't lower MMX shuffles");
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00006413
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006414 if (V1IsUndef && V2IsUndef)
6415 return DAG.getUNDEF(VT);
6416
6417 assert(!V1IsUndef && "Op 1 of shuffle should not be undef");
Craig Topper38034c52011-11-26 22:55:48 +00006418
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006419 // Vector shuffle lowering takes 3 steps:
6420 //
6421 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
6422 // narrowing and commutation of operands should be handled.
6423 // 2) Matching of shuffles with known shuffle masks to x86 target specific
6424 // shuffle nodes.
6425 // 3) Rewriting of unmatched masks into new generic shuffle operations,
6426 // so the shuffle can be broken into other shuffles and the legalizer can
6427 // try the lowering again.
6428 //
Craig Topper3426a3e2011-11-14 06:46:21 +00006429 // The general idea is that no vector_shuffle operation should be left to
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006430 // be matched during isel, all of them must be converted to a target specific
6431 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00006432
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006433 // Normalize the input vectors. Here splats, zeroed vectors, profitable
6434 // narrowing and commutation of operands should be handled. The actual code
6435 // doesn't include all of those, work in progress...
Nadav Rotem154819d2012-04-09 07:45:58 +00006436 SDValue NewOp = NormalizeVectorShuffle(Op, DAG);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006437 if (NewOp.getNode())
6438 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00006439
Craig Topper5aaffa82012-02-19 02:53:47 +00006440 SmallVector<int, 8> M(SVOp->getMask().begin(), SVOp->getMask().end());
6441
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006442 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
6443 // unpckh_undef). Only use pshufd if speed is more important than size.
Craig Topper5aaffa82012-02-19 02:53:47 +00006444 if (OptForSize && isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006445 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper5aaffa82012-02-19 02:53:47 +00006446 if (OptForSize && isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006447 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00006448
Craig Topperdd637ae2012-02-19 05:41:45 +00006449 if (isMOVDDUPMask(M, VT) && Subtarget->hasSSE3() &&
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006450 V2IsUndef && RelaxedMayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00006451 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006452
Craig Topperdd637ae2012-02-19 05:41:45 +00006453 if (isMOVHLPS_v_undef_Mask(M, VT))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006454 return getMOVHighToLow(Op, dl, DAG);
6455
6456 // Use to match splats
Craig Topper5aaffa82012-02-19 02:53:47 +00006457 if (HasSSE2 && isUNPCKHMask(M, VT, HasAVX2) && V2IsUndef &&
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006458 (VT == MVT::v2f64 || VT == MVT::v2i64))
Craig Topper34671b82011-12-06 08:21:25 +00006459 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006460
Craig Topper5aaffa82012-02-19 02:53:47 +00006461 if (isPSHUFDMask(M, VT)) {
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006462 // The actual implementation will match the mask in the if above and then
6463 // during isel it can match several different instructions, not only pshufd
6464 // as its name says, sad but true, emulate the behavior for now...
Craig Topperdd637ae2012-02-19 05:41:45 +00006465 if (isMOVDDUPMask(M, VT) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
6466 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006467
Craig Topper5aaffa82012-02-19 02:53:47 +00006468 unsigned TargetMask = getShuffleSHUFImmediate(SVOp);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006469
Craig Topperdbd98a42012-02-07 06:28:42 +00006470 if (HasAVX && (VT == MVT::v4f32 || VT == MVT::v2f64))
6471 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1, TargetMask, DAG);
6472
Craig Topper1accb7e2012-01-10 06:54:16 +00006473 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006474 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
6475
Craig Topperb3982da2011-12-31 23:50:21 +00006476 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V1,
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006477 TargetMask, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006478 }
Eric Christopherfd179292009-08-27 18:07:15 +00006479
Evan Chengf26ffe92008-05-29 08:22:04 +00006480 // Check if this can be converted into a logical shift.
6481 bool isLeft = false;
6482 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00006483 SDValue ShVal;
Craig Topper1accb7e2012-01-10 06:54:16 +00006484 bool isShift = HasSSE2 && isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00006485 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006486 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00006487 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006488 EVT EltVT = VT.getVectorElementType();
6489 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006490 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006491 }
Eric Christopherfd179292009-08-27 18:07:15 +00006492
Craig Topper5aaffa82012-02-19 02:53:47 +00006493 if (isMOVLMask(M, VT)) {
Gabor Greifba36cb52008-08-28 21:40:38 +00006494 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00006495 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Craig Topperdd637ae2012-02-19 05:41:45 +00006496 if (!isMOVLPMask(M, VT)) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006497 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006498 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
6499
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006500 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006501 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
6502 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00006503 }
Eric Christopherfd179292009-08-27 18:07:15 +00006504
Nate Begeman9008ca62009-04-27 18:41:29 +00006505 // FIXME: fold these into legal mask.
Craig Topperdd637ae2012-02-19 05:41:45 +00006506 if (isMOVLHPSMask(M, VT) && !isUNPCKLMask(M, VT, HasAVX2))
Craig Topper1accb7e2012-01-10 06:54:16 +00006507 return getMOVLowToHigh(Op, dl, DAG, HasSSE2);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006508
Craig Topperdd637ae2012-02-19 05:41:45 +00006509 if (isMOVHLPSMask(M, VT))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006510 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006511
Craig Topperdd637ae2012-02-19 05:41:45 +00006512 if (V2IsUndef && isMOVSHDUPMask(M, VT, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006513 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00006514
Craig Topperdd637ae2012-02-19 05:41:45 +00006515 if (V2IsUndef && isMOVSLDUPMask(M, VT, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006516 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00006517
Craig Topperdd637ae2012-02-19 05:41:45 +00006518 if (isMOVLPMask(M, VT))
Craig Topper1accb7e2012-01-10 06:54:16 +00006519 return getMOVLP(Op, dl, DAG, HasSSE2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006520
Craig Topperdd637ae2012-02-19 05:41:45 +00006521 if (ShouldXformToMOVHLPS(M, VT) ||
6522 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), M, VT))
Nate Begeman9008ca62009-04-27 18:41:29 +00006523 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006524
Evan Chengf26ffe92008-05-29 08:22:04 +00006525 if (isShift) {
Craig Toppered2e13d2012-01-22 19:15:14 +00006526 // No better options. Use a vshldq / vsrldq.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006527 EVT EltVT = VT.getVectorElementType();
6528 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006529 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006530 }
Eric Christopherfd179292009-08-27 18:07:15 +00006531
Evan Cheng9eca5e82006-10-25 21:49:50 +00006532 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00006533 // FIXME: This should also accept a bitcast of a splat? Be careful, not
6534 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00006535 V1IsSplat = isSplatVector(V1.getNode());
6536 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00006537
Chris Lattner8a594482007-11-25 00:24:49 +00006538 // Canonicalize the splat or undef, if present, to be on the RHS.
Craig Topper39a9e482012-02-11 06:24:48 +00006539 if (!V2IsUndef && V1IsSplat && !V2IsSplat) {
6540 CommuteVectorShuffleMask(M, NumElems);
6541 std::swap(V1, V2);
Evan Cheng9bbbb982006-10-25 20:48:19 +00006542 std::swap(V1IsSplat, V2IsSplat);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006543 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00006544 }
6545
Craig Topperbeabc6c2011-12-05 06:56:46 +00006546 if (isCommutedMOVLMask(M, VT, V2IsSplat, V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006547 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00006548 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00006549 return V1;
6550 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
6551 // the instruction selector will not match, so get a canonical MOVL with
6552 // swapped operands to undo the commute.
6553 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00006554 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006555
Craig Topperbeabc6c2011-12-05 06:56:46 +00006556 if (isUNPCKLMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006557 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006558
Craig Topperbeabc6c2011-12-05 06:56:46 +00006559 if (isUNPCKHMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006560 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00006561
Evan Cheng9bbbb982006-10-25 20:48:19 +00006562 if (V2IsSplat) {
6563 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006564 // element then try to match unpck{h|l} again. If match, return a
Craig Topper39a9e482012-02-11 06:24:48 +00006565 // new vector_shuffle with the corrected mask.p
6566 SmallVector<int, 8> NewMask(M.begin(), M.end());
6567 NormalizeMask(NewMask, NumElems);
6568 if (isUNPCKLMask(NewMask, VT, HasAVX2, true)) {
6569 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
6570 } else if (isUNPCKHMask(NewMask, VT, HasAVX2, true)) {
6571 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006572 }
6573 }
6574
Evan Cheng9eca5e82006-10-25 21:49:50 +00006575 if (Commuted) {
6576 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00006577 // FIXME: this seems wrong.
Craig Topper39a9e482012-02-11 06:24:48 +00006578 CommuteVectorShuffleMask(M, NumElems);
6579 std::swap(V1, V2);
6580 std::swap(V1IsSplat, V2IsSplat);
6581 Commuted = false;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006582
Craig Topper39a9e482012-02-11 06:24:48 +00006583 if (isUNPCKLMask(M, VT, HasAVX2))
6584 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006585
Craig Topper39a9e482012-02-11 06:24:48 +00006586 if (isUNPCKHMask(M, VT, HasAVX2))
6587 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006588 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006589
Nate Begeman9008ca62009-04-27 18:41:29 +00006590 // Normalize the node to match x86 shuffle ops if needed
Craig Topper1a7700a2012-01-19 08:19:12 +00006591 if (!V2IsUndef && (isSHUFPMask(M, VT, HasAVX, /* Commuted */ true)))
Nate Begeman9008ca62009-04-27 18:41:29 +00006592 return CommuteVectorShuffle(SVOp, DAG);
6593
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006594 // The checks below are all present in isShuffleMaskLegal, but they are
6595 // inlined here right now to enable us to directly emit target specific
6596 // nodes, and remove one by one until they don't return Op anymore.
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006597
Craig Topper0e2037b2012-01-20 05:53:00 +00006598 if (isPALIGNRMask(M, VT, Subtarget))
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006599 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
Craig Topperd93e4c32011-12-11 19:12:35 +00006600 getShufflePALIGNRImmediate(SVOp),
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006601 DAG);
6602
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006603 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
6604 SVOp->getSplatIndex() == 0 && V2IsUndef) {
Craig Topperbeabc6c2011-12-05 06:56:46 +00006605 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Craig Topper34671b82011-12-06 08:21:25 +00006606 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006607 }
6608
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006609 if (isPSHUFHWMask(M, VT))
6610 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006611 getShufflePSHUFHWImmediate(SVOp),
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006612 DAG);
6613
6614 if (isPSHUFLWMask(M, VT))
6615 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006616 getShufflePSHUFLWImmediate(SVOp),
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006617 DAG);
6618
Craig Topper1a7700a2012-01-19 08:19:12 +00006619 if (isSHUFPMask(M, VT, HasAVX))
Craig Topperb3982da2011-12-31 23:50:21 +00006620 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V2,
Craig Topper5aaffa82012-02-19 02:53:47 +00006621 getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00006622
Craig Topper94438ba2011-12-16 08:06:31 +00006623 if (isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006624 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper94438ba2011-12-16 08:06:31 +00006625 if (isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006626 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006627
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006628 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006629 // Generate target specific nodes for 128 or 256-bit shuffles only
6630 // supported in the AVX instruction set.
6631 //
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006632
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006633 // Handle VMOVDDUPY permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006634 if (V2IsUndef && isMOVDDUPYMask(M, VT, HasAVX))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006635 return getTargetShuffleNode(X86ISD::MOVDDUP, dl, VT, V1, DAG);
6636
Craig Topper70b883b2011-11-28 10:14:51 +00006637 // Handle VPERMILPS/D* permutations
Craig Topperdbd98a42012-02-07 06:28:42 +00006638 if (isVPERMILPMask(M, VT, HasAVX)) {
6639 if (HasAVX2 && VT == MVT::v8i32)
6640 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006641 getShuffleSHUFImmediate(SVOp), DAG);
Craig Topper316cd2a2011-11-30 06:25:25 +00006642 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006643 getShuffleSHUFImmediate(SVOp), DAG);
Craig Topperdbd98a42012-02-07 06:28:42 +00006644 }
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006645
Craig Topper70b883b2011-11-28 10:14:51 +00006646 // Handle VPERM2F128/VPERM2I128 permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006647 if (isVPERM2X128Mask(M, VT, HasAVX))
Craig Topperec24e612011-11-30 07:47:51 +00006648 return getTargetShuffleNode(X86ISD::VPERM2X128, dl, VT, V1,
Craig Topper70b883b2011-11-28 10:14:51 +00006649 V2, getShuffleVPERM2X128Immediate(SVOp), DAG);
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006650
Nadav Rotem91794872012-04-11 11:05:21 +00006651 SDValue BlendOp = LowerVECTOR_SHUFFLEtoBlend(Op, Subtarget, DAG);
Nadav Roteme80aa7c2012-04-09 08:33:21 +00006652 if (BlendOp.getNode())
6653 return BlendOp;
Craig Topper095c5282012-04-15 23:48:57 +00006654
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006655 if (V2IsUndef && HasAVX2 && (VT == MVT::v8i32 || VT == MVT::v8f32)) {
Craig Topper095c5282012-04-15 23:48:57 +00006656 SmallVector<SDValue, 8> permclMask;
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006657 for (unsigned i = 0; i != 8; ++i) {
Craig Topper095c5282012-04-15 23:48:57 +00006658 permclMask.push_back(DAG.getConstant((M[i]>=0) ? M[i] : 0, MVT::i32));
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006659 }
Craig Topper92040742012-04-16 06:43:40 +00006660 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32,
6661 &permclMask[0], 8);
6662 // Bitcast is for VPERMPS since mask is v8i32 but node takes v8f32
Craig Topper8325c112012-04-16 00:41:45 +00006663 return DAG.getNode(X86ISD::VPERMV, dl, VT,
Craig Topper92040742012-04-16 06:43:40 +00006664 DAG.getNode(ISD::BITCAST, dl, VT, Mask), V1);
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006665 }
Craig Topper095c5282012-04-15 23:48:57 +00006666
Craig Topper8325c112012-04-16 00:41:45 +00006667 if (V2IsUndef && HasAVX2 && (VT == MVT::v4i64 || VT == MVT::v4f64))
6668 return getTargetShuffleNode(X86ISD::VPERMI, dl, VT, V1,
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006669 getShuffleCLImmediate(SVOp), DAG);
6670
Nadav Roteme80aa7c2012-04-09 08:33:21 +00006671
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006672 //===--------------------------------------------------------------------===//
6673 // Since no target specific shuffle was selected for this generic one,
6674 // lower it into other known shuffles. FIXME: this isn't true yet, but
6675 // this is the plan.
6676 //
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00006677
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00006678 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
6679 if (VT == MVT::v8i16) {
6680 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
6681 if (NewOp.getNode())
6682 return NewOp;
6683 }
6684
6685 if (VT == MVT::v16i8) {
6686 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
6687 if (NewOp.getNode())
6688 return NewOp;
6689 }
6690
6691 // Handle all 128-bit wide vectors with 4 elements, and match them with
6692 // several different shuffle types.
6693 if (NumElems == 4 && VT.getSizeInBits() == 128)
6694 return LowerVECTOR_SHUFFLE_128v4(SVOp, DAG);
6695
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006696 // Handle general 256-bit shuffles
6697 if (VT.is256BitVector())
6698 return LowerVECTOR_SHUFFLE_256(SVOp, DAG);
6699
Dan Gohman475871a2008-07-27 21:46:04 +00006700 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006701}
6702
Dan Gohman475871a2008-07-27 21:46:04 +00006703SDValue
6704X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006705 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006706 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006707 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006708
6709 if (Op.getOperand(0).getValueType().getSizeInBits() != 128)
6710 return SDValue();
6711
Duncan Sands83ec4b62008-06-06 12:08:01 +00006712 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006713 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006714 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006715 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006716 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006717 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006718 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00006719 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
6720 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
6721 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006722 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6723 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006724 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006725 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00006726 Op.getOperand(0)),
6727 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006728 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006729 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006730 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006731 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006732 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00006733 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00006734 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
6735 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006736 // result has a single use which is a store or a bitcast to i32. And in
6737 // the case of a store, it's not worth it if the index is a constant 0,
6738 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00006739 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00006740 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00006741 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006742 if ((User->getOpcode() != ISD::STORE ||
6743 (isa<ConstantSDNode>(Op.getOperand(1)) &&
6744 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006745 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00006746 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00006747 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00006748 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006749 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00006750 Op.getOperand(0)),
6751 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006752 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Pete Coopera77214a2011-11-14 19:38:42 +00006753 } else if (VT == MVT::i32 || VT == MVT::i64) {
6754 // ExtractPS/pextrq works with constant index.
Mon P Wangf0fcdd82009-01-15 21:10:20 +00006755 if (isa<ConstantSDNode>(Op.getOperand(1)))
6756 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006757 }
Dan Gohman475871a2008-07-27 21:46:04 +00006758 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006759}
6760
6761
Dan Gohman475871a2008-07-27 21:46:04 +00006762SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006763X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
6764 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006765 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00006766 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006767
David Greene74a579d2011-02-10 16:57:36 +00006768 SDValue Vec = Op.getOperand(0);
6769 EVT VecVT = Vec.getValueType();
6770
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006771 // If this is a 256-bit vector result, first extract the 128-bit vector and
6772 // then extract the element from the 128-bit vector.
6773 if (VecVT.getSizeInBits() == 256) {
David Greene74a579d2011-02-10 16:57:36 +00006774 DebugLoc dl = Op.getNode()->getDebugLoc();
6775 unsigned NumElems = VecVT.getVectorNumElements();
6776 SDValue Idx = Op.getOperand(1);
David Greene74a579d2011-02-10 16:57:36 +00006777 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
6778
6779 // Get the 128-bit vector.
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006780 bool Upper = IdxVal >= NumElems/2;
6781 Vec = Extract128BitVector(Vec,
6782 DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32), DAG, dl);
David Greene74a579d2011-02-10 16:57:36 +00006783
David Greene74a579d2011-02-10 16:57:36 +00006784 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, Op.getValueType(), Vec,
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006785 Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : Idx);
David Greene74a579d2011-02-10 16:57:36 +00006786 }
6787
6788 assert(Vec.getValueSizeInBits() <= 128 && "Unexpected vector length");
6789
Craig Topperd0a31172012-01-10 06:37:29 +00006790 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006791 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00006792 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00006793 return Res;
6794 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00006795
Owen Andersone50ed302009-08-10 22:56:29 +00006796 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006797 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006798 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00006799 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00006800 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006801 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00006802 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006803 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6804 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006805 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006806 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00006807 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006808 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00006809 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00006810 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006811 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00006812 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006813 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006814 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006815 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006816 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006817 if (Idx == 0)
6818 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00006819
Evan Cheng0db9fe62006-04-25 20:13:52 +00006820 // SHUFPS the element to the lowest double word, then movss.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00006821 int Mask[4] = { static_cast<int>(Idx), -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006822 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006823 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006824 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006825 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006826 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00006827 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006828 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
6829 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
6830 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006831 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006832 if (Idx == 0)
6833 return Op;
6834
6835 // UNPCKHPD the element to the lowest double word, then movsd.
6836 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
6837 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00006838 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006839 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006840 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006841 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006842 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006843 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006844 }
6845
Dan Gohman475871a2008-07-27 21:46:04 +00006846 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006847}
6848
Dan Gohman475871a2008-07-27 21:46:04 +00006849SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006850X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
6851 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006852 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006853 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006854 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006855
Dan Gohman475871a2008-07-27 21:46:04 +00006856 SDValue N0 = Op.getOperand(0);
6857 SDValue N1 = Op.getOperand(1);
6858 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00006859
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006860 if (VT.getSizeInBits() == 256)
6861 return SDValue();
6862
Dan Gohman8a55ce42009-09-23 21:02:20 +00006863 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00006864 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006865 unsigned Opc;
6866 if (VT == MVT::v8i16)
6867 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006868 else if (VT == MVT::v16i8)
6869 Opc = X86ISD::PINSRB;
6870 else
6871 Opc = X86ISD::PINSRB;
6872
Nate Begeman14d12ca2008-02-11 04:19:36 +00006873 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
6874 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006875 if (N1.getValueType() != MVT::i32)
6876 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6877 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006878 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00006879 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00006880 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006881 // Bits [7:6] of the constant are the source select. This will always be
6882 // zero here. The DAG Combiner may combine an extract_elt index into these
6883 // bits. For example (insert (extract, 3), 2) could be matched by putting
6884 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00006885 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00006886 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00006887 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00006888 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006889 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00006890 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00006891 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00006892 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Pete Coopera77214a2011-11-14 19:38:42 +00006893 } else if ((EltVT == MVT::i32 || EltVT == MVT::i64) &&
6894 isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00006895 // PINSR* works with constant index.
6896 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006897 }
Dan Gohman475871a2008-07-27 21:46:04 +00006898 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006899}
6900
Dan Gohman475871a2008-07-27 21:46:04 +00006901SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006902X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006903 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006904 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006905
David Greene6b381262011-02-09 15:32:06 +00006906 DebugLoc dl = Op.getDebugLoc();
6907 SDValue N0 = Op.getOperand(0);
6908 SDValue N1 = Op.getOperand(1);
6909 SDValue N2 = Op.getOperand(2);
6910
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006911 // If this is a 256-bit vector result, first extract the 128-bit vector,
6912 // insert the element into the extracted half and then place it back.
6913 if (VT.getSizeInBits() == 256) {
David Greene6b381262011-02-09 15:32:06 +00006914 if (!isa<ConstantSDNode>(N2))
6915 return SDValue();
6916
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006917 // Get the desired 128-bit vector half.
David Greene6b381262011-02-09 15:32:06 +00006918 unsigned NumElems = VT.getVectorNumElements();
6919 unsigned IdxVal = cast<ConstantSDNode>(N2)->getZExtValue();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006920 bool Upper = IdxVal >= NumElems/2;
6921 SDValue Ins128Idx = DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32);
6922 SDValue V = Extract128BitVector(N0, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006923
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006924 // Insert the element into the desired half.
6925 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, V.getValueType(), V,
6926 N1, Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : N2);
David Greene6b381262011-02-09 15:32:06 +00006927
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006928 // Insert the changed part back to the 256-bit vector
6929 return Insert128BitVector(N0, V, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006930 }
6931
Craig Topperd0a31172012-01-10 06:37:29 +00006932 if (Subtarget->hasSSE41())
Nate Begeman14d12ca2008-02-11 04:19:36 +00006933 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
6934
Dan Gohman8a55ce42009-09-23 21:02:20 +00006935 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00006936 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00006937
Dan Gohman8a55ce42009-09-23 21:02:20 +00006938 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00006939 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
6940 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006941 if (N1.getValueType() != MVT::i32)
6942 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6943 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006944 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00006945 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006946 }
Dan Gohman475871a2008-07-27 21:46:04 +00006947 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006948}
6949
Dan Gohman475871a2008-07-27 21:46:04 +00006950SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006951X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006952 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006953 DebugLoc dl = Op.getDebugLoc();
David Greene2fcdfb42011-02-10 23:11:29 +00006954 EVT OpVT = Op.getValueType();
6955
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006956 // If this is a 256-bit vector result, first insert into a 128-bit
6957 // vector and then insert into the 256-bit vector.
6958 if (OpVT.getSizeInBits() > 128) {
6959 // Insert into a 128-bit vector.
6960 EVT VT128 = EVT::getVectorVT(*Context,
6961 OpVT.getVectorElementType(),
6962 OpVT.getVectorNumElements() / 2);
6963
6964 Op = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT128, Op.getOperand(0));
6965
6966 // Insert the 128-bit vector.
6967 return Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, OpVT), Op,
6968 DAG.getConstant(0, MVT::i32),
6969 DAG, dl);
6970 }
6971
Chris Lattnerf172ecd2010-07-04 23:07:25 +00006972 if (Op.getValueType() == MVT::v1i64 &&
6973 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00006974 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00006975
Owen Anderson825b72b2009-08-11 20:47:22 +00006976 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Dale Johannesen0488fb62010-09-30 23:57:10 +00006977 assert(Op.getValueType().getSimpleVT().getSizeInBits() == 128 &&
6978 "Expected an SSE type!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006979 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(),
Dale Johannesen0488fb62010-09-30 23:57:10 +00006980 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006981}
6982
David Greene91585092011-01-26 15:38:49 +00006983// Lower a node with an EXTRACT_SUBVECTOR opcode. This may result in
6984// a simple subregister reference or explicit instructions to grab
6985// upper bits of a vector.
6986SDValue
6987X86TargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
6988 if (Subtarget->hasAVX()) {
David Greenea5f26012011-02-07 19:36:54 +00006989 DebugLoc dl = Op.getNode()->getDebugLoc();
6990 SDValue Vec = Op.getNode()->getOperand(0);
6991 SDValue Idx = Op.getNode()->getOperand(1);
6992
6993 if (Op.getNode()->getValueType(0).getSizeInBits() == 128
6994 && Vec.getNode()->getValueType(0).getSizeInBits() == 256) {
6995 return Extract128BitVector(Vec, Idx, DAG, dl);
6996 }
David Greene91585092011-01-26 15:38:49 +00006997 }
6998 return SDValue();
6999}
7000
David Greenecfe33c42011-01-26 19:13:22 +00007001// Lower a node with an INSERT_SUBVECTOR opcode. This may result in a
7002// simple superregister reference or explicit instructions to insert
7003// the upper bits of a vector.
7004SDValue
7005X86TargetLowering::LowerINSERT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7006 if (Subtarget->hasAVX()) {
7007 DebugLoc dl = Op.getNode()->getDebugLoc();
7008 SDValue Vec = Op.getNode()->getOperand(0);
7009 SDValue SubVec = Op.getNode()->getOperand(1);
7010 SDValue Idx = Op.getNode()->getOperand(2);
7011
7012 if (Op.getNode()->getValueType(0).getSizeInBits() == 256
7013 && SubVec.getNode()->getValueType(0).getSizeInBits() == 128) {
David Greenea5f26012011-02-07 19:36:54 +00007014 return Insert128BitVector(Vec, SubVec, Idx, DAG, dl);
David Greenecfe33c42011-01-26 19:13:22 +00007015 }
7016 }
7017 return SDValue();
7018}
7019
Bill Wendling056292f2008-09-16 21:48:12 +00007020// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
7021// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
7022// one of the above mentioned nodes. It has to be wrapped because otherwise
7023// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
7024// be used to form addressing mode. These wrapped nodes will be selected
7025// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00007026SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007027X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007028 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007029
Chris Lattner41621a22009-06-26 19:22:52 +00007030 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7031 // global base reg.
7032 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007033 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007034 CodeModel::Model M = getTargetMachine().getCodeModel();
7035
Chris Lattner4f066492009-07-11 20:29:19 +00007036 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007037 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007038 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007039 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007040 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007041 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007042 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007043
Evan Cheng1606e8e2009-03-13 07:51:59 +00007044 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00007045 CP->getAlignment(),
7046 CP->getOffset(), OpFlag);
7047 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00007048 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007049 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00007050 if (OpFlag) {
7051 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007052 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007053 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007054 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007055 }
7056
7057 return Result;
7058}
7059
Dan Gohmand858e902010-04-17 15:26:15 +00007060SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007061 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007062
Chris Lattner18c59872009-06-27 04:16:01 +00007063 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7064 // global base reg.
7065 unsigned char OpFlag = 0;
7066 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007067 CodeModel::Model M = getTargetMachine().getCodeModel();
7068
Chris Lattner4f066492009-07-11 20:29:19 +00007069 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007070 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007071 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007072 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007073 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007074 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007075 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007076
Chris Lattner18c59872009-06-27 04:16:01 +00007077 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
7078 OpFlag);
7079 DebugLoc DL = JT->getDebugLoc();
7080 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007081
Chris Lattner18c59872009-06-27 04:16:01 +00007082 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00007083 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00007084 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7085 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007086 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007087 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007088
Chris Lattner18c59872009-06-27 04:16:01 +00007089 return Result;
7090}
7091
7092SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007093X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007094 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00007095
Chris Lattner18c59872009-06-27 04:16:01 +00007096 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7097 // global base reg.
7098 unsigned char OpFlag = 0;
7099 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007100 CodeModel::Model M = getTargetMachine().getCodeModel();
7101
Chris Lattner4f066492009-07-11 20:29:19 +00007102 if (Subtarget->isPICStyleRIPRel() &&
Eli Friedman586272d2011-08-11 01:48:05 +00007103 (M == CodeModel::Small || M == CodeModel::Kernel)) {
7104 if (Subtarget->isTargetDarwin() || Subtarget->isTargetELF())
7105 OpFlag = X86II::MO_GOTPCREL;
Chris Lattnere4df7562009-07-09 03:15:51 +00007106 WrapperKind = X86ISD::WrapperRIP;
Eli Friedman586272d2011-08-11 01:48:05 +00007107 } else if (Subtarget->isPICStyleGOT()) {
7108 OpFlag = X86II::MO_GOT;
7109 } else if (Subtarget->isPICStyleStubPIC()) {
7110 OpFlag = X86II::MO_DARWIN_NONLAZY_PIC_BASE;
7111 } else if (Subtarget->isPICStyleStubNoDynamic()) {
7112 OpFlag = X86II::MO_DARWIN_NONLAZY;
7113 }
Eric Christopherfd179292009-08-27 18:07:15 +00007114
Chris Lattner18c59872009-06-27 04:16:01 +00007115 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00007116
Chris Lattner18c59872009-06-27 04:16:01 +00007117 DebugLoc DL = Op.getDebugLoc();
7118 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007119
7120
Chris Lattner18c59872009-06-27 04:16:01 +00007121 // With PIC, the address is actually $g + Offset.
7122 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00007123 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00007124 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7125 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007126 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007127 Result);
7128 }
Eric Christopherfd179292009-08-27 18:07:15 +00007129
Eli Friedman586272d2011-08-11 01:48:05 +00007130 // For symbols that require a load from a stub to get the address, emit the
7131 // load.
7132 if (isGlobalStubReference(OpFlag))
7133 Result = DAG.getLoad(getPointerTy(), DL, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007134 MachinePointerInfo::getGOT(), false, false, false, 0);
Eli Friedman586272d2011-08-11 01:48:05 +00007135
Chris Lattner18c59872009-06-27 04:16:01 +00007136 return Result;
7137}
7138
Dan Gohman475871a2008-07-27 21:46:04 +00007139SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007140X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00007141 // Create the TargetBlockAddressAddress node.
7142 unsigned char OpFlags =
7143 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00007144 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00007145 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00007146 DebugLoc dl = Op.getDebugLoc();
7147 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
7148 /*isTarget=*/true, OpFlags);
7149
Dan Gohmanf705adb2009-10-30 01:28:02 +00007150 if (Subtarget->isPICStyleRIPRel() &&
7151 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00007152 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7153 else
7154 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007155
Dan Gohman29cbade2009-11-20 23:18:13 +00007156 // With PIC, the address is actually $g + Offset.
7157 if (isGlobalRelativeToPICBase(OpFlags)) {
7158 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7159 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
7160 Result);
7161 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00007162
7163 return Result;
7164}
7165
7166SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00007167X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00007168 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00007169 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00007170 // Create the TargetGlobalAddress node, folding in the constant
7171 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00007172 unsigned char OpFlags =
7173 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007174 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00007175 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007176 if (OpFlags == X86II::MO_NO_FLAG &&
7177 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00007178 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00007179 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00007180 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007181 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00007182 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007183 }
Eric Christopherfd179292009-08-27 18:07:15 +00007184
Chris Lattner4f066492009-07-11 20:29:19 +00007185 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007186 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00007187 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7188 else
7189 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00007190
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007191 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00007192 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007193 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7194 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007195 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007196 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007197
Chris Lattner36c25012009-07-10 07:34:39 +00007198 // For globals that require a load from a stub to get the address, emit the
7199 // load.
7200 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00007201 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007202 MachinePointerInfo::getGOT(), false, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007203
Dan Gohman6520e202008-10-18 02:06:02 +00007204 // If there was a non-zero offset that we didn't fold, create an explicit
7205 // addition for it.
7206 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007207 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00007208 DAG.getConstant(Offset, getPointerTy()));
7209
Evan Cheng0db9fe62006-04-25 20:13:52 +00007210 return Result;
7211}
7212
Evan Chengda43bcf2008-09-24 00:05:32 +00007213SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007214X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00007215 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007216 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007217 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00007218}
7219
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007220static SDValue
7221GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00007222 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00007223 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007224 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007225 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007226 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007227 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007228 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007229 GA->getOffset(),
7230 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007231 if (InFlag) {
7232 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007233 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007234 } else {
7235 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007236 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007237 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007238
7239 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00007240 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007241
Rafael Espindola15f1b662009-04-24 12:59:40 +00007242 SDValue Flag = Chain.getValue(1);
7243 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007244}
7245
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007246// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007247static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007248LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007249 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00007250 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00007251 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
7252 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007253 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007254 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007255 InFlag = Chain.getValue(1);
7256
Chris Lattnerb903bed2009-06-26 21:20:29 +00007257 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007258}
7259
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007260// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007261static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007262LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007263 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007264 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
7265 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007266}
7267
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007268// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
7269// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00007270static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007271 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00007272 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007273 DebugLoc dl = GA->getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00007274
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007275 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
7276 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
7277 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00007278
Michael J. Spencerec38de22010-10-10 22:04:20 +00007279 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007280 DAG.getIntPtrConstant(0),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007281 MachinePointerInfo(Ptr),
7282 false, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00007283
Chris Lattnerb903bed2009-06-26 21:20:29 +00007284 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007285 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
7286 // initialexec.
7287 unsigned WrapperKind = X86ISD::Wrapper;
7288 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007289 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00007290 } else if (is64Bit) {
7291 assert(model == TLSModel::InitialExec);
7292 OperandFlags = X86II::MO_GOTTPOFF;
7293 WrapperKind = X86ISD::WrapperRIP;
7294 } else {
7295 assert(model == TLSModel::InitialExec);
7296 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00007297 }
Eric Christopherfd179292009-08-27 18:07:15 +00007298
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007299 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
7300 // exec)
Michael J. Spencerec38de22010-10-10 22:04:20 +00007301 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00007302 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007303 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007304 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007305
Rafael Espindola9a580232009-02-27 13:37:18 +00007306 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007307 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007308 MachinePointerInfo::getGOT(), false, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007309
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007310 // The address of the thread local variable is the add of the thread
7311 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00007312 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007313}
7314
Dan Gohman475871a2008-07-27 21:46:04 +00007315SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007316X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00007317
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007318 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00007319 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00007320
Eric Christopher30ef0e52010-06-03 04:07:48 +00007321 if (Subtarget->isTargetELF()) {
7322 // TODO: implement the "local dynamic" model
7323 // TODO: implement the "initial exec"model for pic executables
Michael J. Spencerec38de22010-10-10 22:04:20 +00007324
Eric Christopher30ef0e52010-06-03 04:07:48 +00007325 // If GV is an alias then use the aliasee for determining
7326 // thread-localness.
7327 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7328 GV = GA->resolveAliasedGlobal(false);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007329
Chandler Carruth34797132012-04-08 17:20:55 +00007330 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007331
Eric Christopher30ef0e52010-06-03 04:07:48 +00007332 switch (model) {
7333 case TLSModel::GeneralDynamic:
7334 case TLSModel::LocalDynamic: // not implemented
7335 if (Subtarget->is64Bit())
7336 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
7337 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007338
Eric Christopher30ef0e52010-06-03 04:07:48 +00007339 case TLSModel::InitialExec:
7340 case TLSModel::LocalExec:
7341 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
7342 Subtarget->is64Bit());
7343 }
7344 } else if (Subtarget->isTargetDarwin()) {
7345 // Darwin only has one model of TLS. Lower to that.
7346 unsigned char OpFlag = 0;
7347 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
7348 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007349
Eric Christopher30ef0e52010-06-03 04:07:48 +00007350 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7351 // global base reg.
7352 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
7353 !Subtarget->is64Bit();
7354 if (PIC32)
7355 OpFlag = X86II::MO_TLVP_PIC_BASE;
7356 else
7357 OpFlag = X86II::MO_TLVP;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007358 DebugLoc DL = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007359 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopherd8c05362010-12-09 06:25:53 +00007360 GA->getValueType(0),
Eric Christopher30ef0e52010-06-03 04:07:48 +00007361 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007362 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007363
Eric Christopher30ef0e52010-06-03 04:07:48 +00007364 // With PIC32, the address is actually $g + Offset.
7365 if (PIC32)
7366 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7367 DAG.getNode(X86ISD::GlobalBaseReg,
7368 DebugLoc(), getPointerTy()),
7369 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007370
Eric Christopher30ef0e52010-06-03 04:07:48 +00007371 // Lowering the machine isd will make sure everything is in the right
7372 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007373 SDValue Chain = DAG.getEntryNode();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007374 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopherd8c05362010-12-09 06:25:53 +00007375 SDValue Args[] = { Chain, Offset };
7376 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007377
Eric Christopher30ef0e52010-06-03 04:07:48 +00007378 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
7379 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7380 MFI->setAdjustsStack(true);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007381
Eric Christopher30ef0e52010-06-03 04:07:48 +00007382 // And our return value (tls address) is in the standard call return value
7383 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007384 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
Evan Chengfd230df2011-10-19 22:22:54 +00007385 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy(),
7386 Chain.getValue(1));
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +00007387 } else if (Subtarget->isTargetWindows()) {
7388 // Just use the implicit TLS architecture
7389 // Need to generate someting similar to:
7390 // mov rdx, qword [gs:abs 58H]; Load pointer to ThreadLocalStorage
7391 // ; from TEB
7392 // mov ecx, dword [rel _tls_index]: Load index (from C runtime)
7393 // mov rcx, qword [rdx+rcx*8]
7394 // mov eax, .tls$:tlsvar
7395 // [rax+rcx] contains the address
7396 // Windows 64bit: gs:0x58
7397 // Windows 32bit: fs:__tls_array
7398
7399 // If GV is an alias then use the aliasee for determining
7400 // thread-localness.
7401 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7402 GV = GA->resolveAliasedGlobal(false);
7403 DebugLoc dl = GA->getDebugLoc();
7404 SDValue Chain = DAG.getEntryNode();
7405
7406 // Get the Thread Pointer, which is %fs:__tls_array (32-bit) or
7407 // %gs:0x58 (64-bit).
7408 Value *Ptr = Constant::getNullValue(Subtarget->is64Bit()
7409 ? Type::getInt8PtrTy(*DAG.getContext(),
7410 256)
7411 : Type::getInt32PtrTy(*DAG.getContext(),
7412 257));
7413
7414 SDValue ThreadPointer = DAG.getLoad(getPointerTy(), dl, Chain,
7415 Subtarget->is64Bit()
7416 ? DAG.getIntPtrConstant(0x58)
7417 : DAG.getExternalSymbol("_tls_array",
7418 getPointerTy()),
7419 MachinePointerInfo(Ptr),
7420 false, false, false, 0);
7421
7422 // Load the _tls_index variable
7423 SDValue IDX = DAG.getExternalSymbol("_tls_index", getPointerTy());
7424 if (Subtarget->is64Bit())
7425 IDX = DAG.getExtLoad(ISD::ZEXTLOAD, dl, getPointerTy(), Chain,
7426 IDX, MachinePointerInfo(), MVT::i32,
7427 false, false, 0);
7428 else
7429 IDX = DAG.getLoad(getPointerTy(), dl, Chain, IDX, MachinePointerInfo(),
7430 false, false, false, 0);
7431
7432 SDValue Scale = DAG.getConstant(Log2_64_Ceil(TD->getPointerSize()),
7433 getPointerTy());
7434 IDX = DAG.getNode(ISD::SHL, dl, getPointerTy(), IDX, Scale);
7435
7436 SDValue res = DAG.getNode(ISD::ADD, dl, getPointerTy(), ThreadPointer, IDX);
7437 res = DAG.getLoad(getPointerTy(), dl, Chain, res, MachinePointerInfo(),
7438 false, false, false, 0);
7439
7440 // Get the offset of start of .tls section
7441 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
7442 GA->getValueType(0),
7443 GA->getOffset(), X86II::MO_SECREL);
7444 SDValue Offset = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), TGA);
7445
7446 // The address of the thread local variable is the add of the thread
7447 // pointer with the offset of the variable.
7448 return DAG.getNode(ISD::ADD, dl, getPointerTy(), res, Offset);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007449 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007450
David Blaikie4d6ccb52012-01-20 21:51:11 +00007451 llvm_unreachable("TLS not implemented for this target.");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007452}
7453
Evan Cheng0db9fe62006-04-25 20:13:52 +00007454
Chad Rosierb90d2a92012-01-03 23:19:12 +00007455/// LowerShiftParts - Lower SRA_PARTS and friends, which return two i32 values
7456/// and take a 2 x i32 value to shift plus a shift amount.
7457SDValue X86TargetLowering::LowerShiftParts(SDValue Op, SelectionDAG &DAG) const{
Dan Gohman4c1fa612008-03-03 22:22:09 +00007458 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00007459 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007460 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007461 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007462 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00007463 SDValue ShOpLo = Op.getOperand(0);
7464 SDValue ShOpHi = Op.getOperand(1);
7465 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00007466 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00007467 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00007468 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00007469
Dan Gohman475871a2008-07-27 21:46:04 +00007470 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007471 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007472 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
7473 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007474 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007475 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
7476 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007477 }
Evan Chenge3413162006-01-09 18:33:28 +00007478
Owen Anderson825b72b2009-08-11 20:47:22 +00007479 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
7480 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00007481 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00007482 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00007483
Dan Gohman475871a2008-07-27 21:46:04 +00007484 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00007485 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00007486 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
7487 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00007488
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007489 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007490 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7491 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007492 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007493 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7494 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007495 }
7496
Dan Gohman475871a2008-07-27 21:46:04 +00007497 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00007498 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007499}
Evan Chenga3195e82006-01-12 22:54:21 +00007500
Dan Gohmand858e902010-04-17 15:26:15 +00007501SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
7502 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007503 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00007504
Dale Johannesen0488fb62010-09-30 23:57:10 +00007505 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007506 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007507
Owen Anderson825b72b2009-08-11 20:47:22 +00007508 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00007509 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00007510
Eli Friedman36df4992009-05-27 00:47:34 +00007511 // These are really Legal; return the operand so the caller accepts it as
7512 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007513 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00007514 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00007515 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00007516 Subtarget->is64Bit()) {
7517 return Op;
7518 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007519
Bruno Cardoso Lopesa511b8e2011-08-09 17:39:01 +00007520 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007521 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007522 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00007523 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007524 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00007525 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00007526 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007527 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007528 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007529 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
7530}
Evan Cheng0db9fe62006-04-25 20:13:52 +00007531
Owen Andersone50ed302009-08-10 22:56:29 +00007532SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00007533 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00007534 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007535 // Build the FILD
Chris Lattner492a43e2010-09-22 01:28:21 +00007536 DebugLoc DL = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00007537 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00007538 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007539 if (useSSE)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007540 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
Chris Lattner5a88b832007-02-25 07:10:00 +00007541 else
Owen Anderson825b72b2009-08-11 20:47:22 +00007542 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007543
Chris Lattner492a43e2010-09-22 01:28:21 +00007544 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007545
Stuart Hastings84be9582011-06-02 15:57:11 +00007546 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(StackSlot);
7547 MachineMemOperand *MMO;
7548 if (FI) {
7549 int SSFI = FI->getIndex();
7550 MMO =
7551 DAG.getMachineFunction()
7552 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7553 MachineMemOperand::MOLoad, ByteSize, ByteSize);
7554 } else {
7555 MMO = cast<LoadSDNode>(StackSlot)->getMemOperand();
7556 StackSlot = StackSlot.getOperand(1);
7557 }
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007558 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007559 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
7560 X86ISD::FILD, DL,
7561 Tys, Ops, array_lengthof(Ops),
7562 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007563
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007564 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007565 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00007566 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007567
7568 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
7569 // shouldn't be necessary except that RFP cannot be live across
7570 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007571 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007572 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
7573 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007574 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00007575 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007576 SDValue Ops[] = {
7577 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
7578 };
Chris Lattner492a43e2010-09-22 01:28:21 +00007579 MachineMemOperand *MMO =
7580 DAG.getMachineFunction()
7581 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007582 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007583
Chris Lattner492a43e2010-09-22 01:28:21 +00007584 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
7585 Ops, array_lengthof(Ops),
7586 Op.getValueType(), MMO);
7587 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007588 MachinePointerInfo::getFixedStack(SSFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007589 false, false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007590 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007591
Evan Cheng0db9fe62006-04-25 20:13:52 +00007592 return Result;
7593}
7594
Bill Wendling8b8a6362009-01-17 03:56:04 +00007595// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007596SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
7597 SelectionDAG &DAG) const {
Bill Wendling397ae212012-01-05 02:13:20 +00007598 // This algorithm is not obvious. Here it is what we're trying to output:
Bill Wendling8b8a6362009-01-17 03:56:04 +00007599 /*
Bill Wendling397ae212012-01-05 02:13:20 +00007600 movq %rax, %xmm0
7601 punpckldq (c0), %xmm0 // c0: (uint4){ 0x43300000U, 0x45300000U, 0U, 0U }
7602 subpd (c1), %xmm0 // c1: (double2){ 0x1.0p52, 0x1.0p52 * 0x1.0p32 }
7603 #ifdef __SSE3__
7604 haddpd %xmm0, %xmm0
7605 #else
7606 pshufd $0x4e, %xmm0, %xmm1
7607 addpd %xmm1, %xmm0
7608 #endif
Bill Wendling8b8a6362009-01-17 03:56:04 +00007609 */
Dale Johannesen040225f2008-10-21 23:07:49 +00007610
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007611 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00007612 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00007613
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007614 // Build some magic constants.
Chris Lattner7302d802012-02-06 21:56:39 +00007615 const uint32_t CV0[] = { 0x43300000, 0x45300000, 0, 0 };
7616 Constant *C0 = ConstantDataVector::get(*Context, CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007617 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007618
Chris Lattner97484792012-01-25 09:56:22 +00007619 SmallVector<Constant*,2> CV1;
7620 CV1.push_back(
Chris Lattner4ca829e2012-01-25 06:02:56 +00007621 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Chris Lattner97484792012-01-25 09:56:22 +00007622 CV1.push_back(
7623 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
7624 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007625 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007626
Bill Wendling397ae212012-01-05 02:13:20 +00007627 // Load the 64-bit value into an XMM register.
7628 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
7629 Op.getOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007630 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00007631 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007632 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007633 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32,
7634 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, XR1),
7635 CLod0);
7636
Owen Anderson825b72b2009-08-11 20:47:22 +00007637 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00007638 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007639 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007640 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007641 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling397ae212012-01-05 02:13:20 +00007642 SDValue Result;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007643
Craig Topperd0a31172012-01-10 06:37:29 +00007644 if (Subtarget->hasSSE3()) {
Bill Wendling397ae212012-01-05 02:13:20 +00007645 // FIXME: The 'haddpd' instruction may be slower than 'movhlps + addsd'.
7646 Result = DAG.getNode(X86ISD::FHADD, dl, MVT::v2f64, Sub, Sub);
7647 } else {
7648 SDValue S2F = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Sub);
7649 SDValue Shuffle = getTargetShuffleNode(X86ISD::PSHUFD, dl, MVT::v4i32,
7650 S2F, 0x4E, DAG);
7651 Result = DAG.getNode(ISD::FADD, dl, MVT::v2f64,
7652 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Shuffle),
7653 Sub);
7654 }
7655
7656 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Result,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007657 DAG.getIntPtrConstant(0));
7658}
7659
Bill Wendling8b8a6362009-01-17 03:56:04 +00007660// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007661SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
7662 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007663 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007664 // FP constant to bias correct the final result.
7665 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00007666 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007667
7668 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00007669 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
Eli Friedman6cdc1f42011-08-02 18:38:35 +00007670 Op.getOperand(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007671
Eli Friedmanf3704762011-08-29 21:15:46 +00007672 // Zero out the upper parts of the register.
Craig Topper12216172012-01-13 08:12:35 +00007673 Load = getShuffleVectorZeroOrUndef(Load, 0, true, Subtarget, DAG);
Eli Friedmanf3704762011-08-29 21:15:46 +00007674
Owen Anderson825b72b2009-08-11 20:47:22 +00007675 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007676 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007677 DAG.getIntPtrConstant(0));
7678
7679 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007680 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007681 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007682 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007683 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007684 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007685 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007686 MVT::v2f64, Bias)));
7687 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007688 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007689 DAG.getIntPtrConstant(0));
7690
7691 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007692 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007693
7694 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00007695 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00007696
Owen Anderson825b72b2009-08-11 20:47:22 +00007697 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007698 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00007699 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007700 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007701 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00007702 }
7703
7704 // Handle final rounding.
7705 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007706}
7707
Dan Gohmand858e902010-04-17 15:26:15 +00007708SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
7709 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00007710 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007711 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007712
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007713 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00007714 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
7715 // the optimization here.
7716 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00007717 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00007718
Owen Andersone50ed302009-08-10 22:56:29 +00007719 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007720 EVT DstVT = Op.getValueType();
7721 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007722 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007723 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007724 return LowerUINT_TO_FP_i32(Op, DAG);
Bill Wendlingf6c07472012-01-10 19:41:30 +00007725 else if (Subtarget->is64Bit() &&
7726 SrcVT == MVT::i64 && DstVT == MVT::f32)
Bill Wendling397ae212012-01-05 02:13:20 +00007727 return SDValue();
Eli Friedman948e95a2009-05-23 09:59:16 +00007728
7729 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00007730 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007731 if (SrcVT == MVT::i32) {
7732 SDValue WordOff = DAG.getConstant(4, getPointerTy());
7733 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
7734 getPointerTy(), StackSlot, WordOff);
7735 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007736 StackSlot, MachinePointerInfo(),
7737 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007738 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007739 OffsetSlot, MachinePointerInfo(),
7740 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007741 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
7742 return Fild;
7743 }
7744
7745 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
7746 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendlingf6c07472012-01-10 19:41:30 +00007747 StackSlot, MachinePointerInfo(),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007748 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007749 // For i64 source, we need to add the appropriate power of 2 if the input
7750 // was negative. This is the same as the optimization in
7751 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
7752 // we must be careful to do the computation in x87 extended precision, not
7753 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00007754 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
7755 MachineMemOperand *MMO =
7756 DAG.getMachineFunction()
7757 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7758 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007759
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007760 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
7761 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007762 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
7763 MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007764
7765 APInt FF(32, 0x5F800000ULL);
7766
7767 // Check whether the sign bit is set.
7768 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
7769 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
7770 ISD::SETLT);
7771
7772 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
7773 SDValue FudgePtr = DAG.getConstantPool(
7774 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
7775 getPointerTy());
7776
7777 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
7778 SDValue Zero = DAG.getIntPtrConstant(0);
7779 SDValue Four = DAG.getIntPtrConstant(4);
7780 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
7781 Zero, Four);
7782 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
7783
7784 // Load the value out, extending it from f32 to f80.
7785 // FIXME: Avoid the extend by constructing the right constant pool?
Stuart Hastingsa9011292011-02-16 16:23:55 +00007786 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00007787 FudgePtr, MachinePointerInfo::getConstantPool(),
7788 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007789 // Extend everything to 80 bits to force it to be done on x87.
7790 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
7791 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007792}
7793
Dan Gohman475871a2008-07-27 21:46:04 +00007794std::pair<SDValue,SDValue> X86TargetLowering::
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007795FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned, bool IsReplace) const {
Chris Lattner07290932010-09-22 01:05:16 +00007796 DebugLoc DL = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00007797
Owen Andersone50ed302009-08-10 22:56:29 +00007798 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00007799
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007800 if (!IsSigned && !isIntegerTypeFTOL(DstTy)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007801 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
7802 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00007803 }
7804
Owen Anderson825b72b2009-08-11 20:47:22 +00007805 assert(DstTy.getSimpleVT() <= MVT::i64 &&
7806 DstTy.getSimpleVT() >= MVT::i16 &&
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007807 "Unknown FP_TO_INT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00007808
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007809 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007810 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00007811 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007812 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00007813 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00007814 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00007815 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007816 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007817
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007818 // We lower FP->int64 either into FISTP64 followed by a load from a temporary
7819 // stack slot, or into the FTOL runtime function.
Evan Cheng87c89352007-10-15 20:11:21 +00007820 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00007821 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00007822 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007823 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00007824
Evan Cheng0db9fe62006-04-25 20:13:52 +00007825 unsigned Opc;
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007826 if (!IsSigned && isIntegerTypeFTOL(DstTy))
7827 Opc = X86ISD::WIN_FTOL;
7828 else
7829 switch (DstTy.getSimpleVT().SimpleTy) {
7830 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
7831 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
7832 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
7833 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
7834 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007835
Dan Gohman475871a2008-07-27 21:46:04 +00007836 SDValue Chain = DAG.getEntryNode();
7837 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00007838 EVT TheVT = Op.getOperand(0).getValueType();
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007839 // FIXME This causes a redundant load/store if the SSE-class value is already
7840 // in memory, such as if it is on the callstack.
Chris Lattner492a43e2010-09-22 01:28:21 +00007841 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007842 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00007843 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007844 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007845 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007846 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00007847 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00007848 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00007849 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00007850
Chris Lattner492a43e2010-09-22 01:28:21 +00007851 MachineMemOperand *MMO =
7852 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7853 MachineMemOperand::MOLoad, MemSize, MemSize);
7854 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
7855 DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007856 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00007857 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007858 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
7859 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007860
Chris Lattner07290932010-09-22 01:05:16 +00007861 MachineMemOperand *MMO =
7862 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7863 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007864
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007865 if (Opc != X86ISD::WIN_FTOL) {
7866 // Build the FP_TO_INT*_IN_MEM
7867 SDValue Ops[] = { Chain, Value, StackSlot };
7868 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
7869 Ops, 3, DstTy, MMO);
7870 return std::make_pair(FIST, StackSlot);
7871 } else {
7872 SDValue ftol = DAG.getNode(X86ISD::WIN_FTOL, DL,
7873 DAG.getVTList(MVT::Other, MVT::Glue),
7874 Chain, Value);
7875 SDValue eax = DAG.getCopyFromReg(ftol, DL, X86::EAX,
7876 MVT::i32, ftol.getValue(1));
7877 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), DL, X86::EDX,
7878 MVT::i32, eax.getValue(2));
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007879 SDValue Ops[] = { eax, edx };
7880 SDValue pair = IsReplace
7881 ? DAG.getNode(ISD::BUILD_PAIR, DL, MVT::i64, Ops, 2)
7882 : DAG.getMergeValues(Ops, 2, DL);
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007883 return std::make_pair(pair, SDValue());
7884 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007885}
7886
Dan Gohmand858e902010-04-17 15:26:15 +00007887SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
7888 SelectionDAG &DAG) const {
Dale Johannesen0488fb62010-09-30 23:57:10 +00007889 if (Op.getValueType().isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007890 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007891
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007892 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG,
7893 /*IsSigned=*/ true, /*IsReplace=*/ false);
Dan Gohman475871a2008-07-27 21:46:04 +00007894 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00007895 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
7896 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00007897
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007898 if (StackSlot.getNode())
7899 // Load the result.
7900 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
7901 FIST, StackSlot, MachinePointerInfo(),
7902 false, false, false, 0);
7903 else
7904 // The node is the result.
7905 return FIST;
Chris Lattner27a6c732007-11-24 07:07:01 +00007906}
7907
Dan Gohmand858e902010-04-17 15:26:15 +00007908SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
7909 SelectionDAG &DAG) const {
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007910 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG,
7911 /*IsSigned=*/ false, /*IsReplace=*/ false);
Eli Friedman948e95a2009-05-23 09:59:16 +00007912 SDValue FIST = Vals.first, StackSlot = Vals.second;
7913 assert(FIST.getNode() && "Unexpected failure");
7914
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007915 if (StackSlot.getNode())
7916 // Load the result.
7917 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
7918 FIST, StackSlot, MachinePointerInfo(),
7919 false, false, false, 0);
7920 else
7921 // The node is the result.
7922 return FIST;
Eli Friedman948e95a2009-05-23 09:59:16 +00007923}
7924
Dan Gohmand858e902010-04-17 15:26:15 +00007925SDValue X86TargetLowering::LowerFABS(SDValue Op,
7926 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007927 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007928 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007929 EVT VT = Op.getValueType();
7930 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007931 if (VT.isVector())
7932 EltVT = VT.getVectorElementType();
Chris Lattner4ca829e2012-01-25 06:02:56 +00007933 Constant *C;
Owen Anderson825b72b2009-08-11 20:47:22 +00007934 if (EltVT == MVT::f64) {
Chris Lattner4ca829e2012-01-25 06:02:56 +00007935 C = ConstantVector::getSplat(2,
7936 ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007937 } else {
Chris Lattner4ca829e2012-01-25 06:02:56 +00007938 C = ConstantVector::getSplat(4,
7939 ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007940 }
Evan Cheng1606e8e2009-03-13 07:51:59 +00007941 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007942 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007943 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007944 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007945 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007946}
7947
Dan Gohmand858e902010-04-17 15:26:15 +00007948SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007949 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007950 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007951 EVT VT = Op.getValueType();
7952 EVT EltVT = VT;
Chad Rosiera860b182011-12-15 01:02:25 +00007953 unsigned NumElts = VT == MVT::f64 ? 2 : 4;
7954 if (VT.isVector()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007955 EltVT = VT.getVectorElementType();
Chad Rosiera860b182011-12-15 01:02:25 +00007956 NumElts = VT.getVectorNumElements();
7957 }
Chris Lattner4ca829e2012-01-25 06:02:56 +00007958 Constant *C;
7959 if (EltVT == MVT::f64)
7960 C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
7961 else
7962 C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
7963 C = ConstantVector::getSplat(NumElts, C);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007964 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007965 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007966 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007967 false, false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00007968 if (VT.isVector()) {
Chad Rosiera860b182011-12-15 01:02:25 +00007969 MVT XORVT = VT.getSizeInBits() == 128 ? MVT::v2i64 : MVT::v4i64;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007970 return DAG.getNode(ISD::BITCAST, dl, VT,
Chad Rosiera860b182011-12-15 01:02:25 +00007971 DAG.getNode(ISD::XOR, dl, XORVT,
7972 DAG.getNode(ISD::BITCAST, dl, XORVT,
Dale Johannesenace16102009-02-03 19:33:06 +00007973 Op.getOperand(0)),
Chad Rosiera860b182011-12-15 01:02:25 +00007974 DAG.getNode(ISD::BITCAST, dl, XORVT, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00007975 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007976 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00007977 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007978}
7979
Dan Gohmand858e902010-04-17 15:26:15 +00007980SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007981 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00007982 SDValue Op0 = Op.getOperand(0);
7983 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007984 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007985 EVT VT = Op.getValueType();
7986 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00007987
7988 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007989 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007990 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00007991 SrcVT = VT;
7992 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007993 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007994 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007995 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007996 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007997 }
7998
7999 // At this point the operands and the result should have the same
8000 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00008001
Evan Cheng68c47cb2007-01-05 07:55:56 +00008002 // First get the sign bit of second operand.
Chad Rosier01d426e2011-12-15 01:16:09 +00008003 SmallVector<Constant*,4> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00008004 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008005 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
8006 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008007 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008008 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
8009 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8010 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8011 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008012 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008013 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008014 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008015 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008016 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008017 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008018 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008019
8020 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008021 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008022 // Op0 is MVT::f32, Op1 is MVT::f64.
8023 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
8024 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
8025 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008026 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00008027 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00008028 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008029 }
8030
Evan Cheng73d6cf12007-01-05 21:37:56 +00008031 // Clear first operand sign bit.
8032 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00008033 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008034 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
8035 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008036 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008037 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
8038 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8039 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8040 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008041 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008042 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008043 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008044 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008045 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008046 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008047 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00008048
8049 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00008050 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008051}
8052
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00008053SDValue X86TargetLowering::LowerFGETSIGN(SDValue Op, SelectionDAG &DAG) const {
8054 SDValue N0 = Op.getOperand(0);
8055 DebugLoc dl = Op.getDebugLoc();
8056 EVT VT = Op.getValueType();
8057
8058 // Lower ISD::FGETSIGN to (AND (X86ISD::FGETSIGNx86 ...) 1).
8059 SDValue xFGETSIGN = DAG.getNode(X86ISD::FGETSIGNx86, dl, VT, N0,
8060 DAG.getConstant(1, VT));
8061 return DAG.getNode(ISD::AND, dl, VT, xFGETSIGN, DAG.getConstant(1, VT));
8062}
8063
Dan Gohman076aee32009-03-04 19:44:21 +00008064/// Emit nodes that will be selected as "test Op0,Op0", or something
8065/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008066SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008067 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008068 DebugLoc dl = Op.getDebugLoc();
8069
Dan Gohman31125812009-03-07 01:58:32 +00008070 // CF and OF aren't always set the way we want. Determine which
8071 // of these we need.
8072 bool NeedCF = false;
8073 bool NeedOF = false;
8074 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008075 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00008076 case X86::COND_A: case X86::COND_AE:
8077 case X86::COND_B: case X86::COND_BE:
8078 NeedCF = true;
8079 break;
8080 case X86::COND_G: case X86::COND_GE:
8081 case X86::COND_L: case X86::COND_LE:
8082 case X86::COND_O: case X86::COND_NO:
8083 NeedOF = true;
8084 break;
Dan Gohman31125812009-03-07 01:58:32 +00008085 }
8086
Dan Gohman076aee32009-03-04 19:44:21 +00008087 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00008088 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
8089 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008090 if (Op.getResNo() != 0 || NeedOF || NeedCF)
8091 // Emit a CMP with 0, which is the TEST pattern.
8092 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8093 DAG.getConstant(0, Op.getValueType()));
8094
8095 unsigned Opcode = 0;
8096 unsigned NumOperands = 0;
8097 switch (Op.getNode()->getOpcode()) {
8098 case ISD::ADD:
8099 // Due to an isel shortcoming, be conservative if this add is likely to be
8100 // selected as part of a load-modify-store instruction. When the root node
8101 // in a match is a store, isel doesn't know how to remap non-chain non-flag
8102 // uses of other nodes in the match, such as the ADD in this case. This
8103 // leads to the ADD being left around and reselected, with the result being
8104 // two adds in the output. Alas, even if none our users are stores, that
8105 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
8106 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
8107 // climbing the DAG back to the root, and it doesn't seem to be worth the
8108 // effort.
8109 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Pete Cooper2d496892011-11-15 21:57:53 +00008110 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8111 if (UI->getOpcode() != ISD::CopyToReg &&
8112 UI->getOpcode() != ISD::SETCC &&
8113 UI->getOpcode() != ISD::STORE)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008114 goto default_case;
8115
8116 if (ConstantSDNode *C =
8117 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
8118 // An add of one will be selected as an INC.
8119 if (C->getAPIntValue() == 1) {
8120 Opcode = X86ISD::INC;
8121 NumOperands = 1;
8122 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00008123 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008124
8125 // An add of negative one (subtract of one) will be selected as a DEC.
8126 if (C->getAPIntValue().isAllOnesValue()) {
8127 Opcode = X86ISD::DEC;
8128 NumOperands = 1;
8129 break;
8130 }
Dan Gohman076aee32009-03-04 19:44:21 +00008131 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008132
8133 // Otherwise use a regular EFLAGS-setting add.
8134 Opcode = X86ISD::ADD;
8135 NumOperands = 2;
8136 break;
8137 case ISD::AND: {
8138 // If the primary and result isn't used, don't bother using X86ISD::AND,
8139 // because a TEST instruction will be better.
8140 bool NonFlagUse = false;
8141 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8142 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
8143 SDNode *User = *UI;
8144 unsigned UOpNo = UI.getOperandNo();
8145 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
8146 // Look pass truncate.
8147 UOpNo = User->use_begin().getOperandNo();
8148 User = *User->use_begin();
8149 }
8150
8151 if (User->getOpcode() != ISD::BRCOND &&
8152 User->getOpcode() != ISD::SETCC &&
8153 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
8154 NonFlagUse = true;
8155 break;
8156 }
Dan Gohman076aee32009-03-04 19:44:21 +00008157 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008158
8159 if (!NonFlagUse)
8160 break;
8161 }
8162 // FALL THROUGH
8163 case ISD::SUB:
8164 case ISD::OR:
8165 case ISD::XOR:
8166 // Due to the ISEL shortcoming noted above, be conservative if this op is
8167 // likely to be selected as part of a load-modify-store instruction.
8168 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8169 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8170 if (UI->getOpcode() == ISD::STORE)
8171 goto default_case;
8172
8173 // Otherwise use a regular EFLAGS-setting instruction.
8174 switch (Op.getNode()->getOpcode()) {
8175 default: llvm_unreachable("unexpected operator!");
8176 case ISD::SUB: Opcode = X86ISD::SUB; break;
8177 case ISD::OR: Opcode = X86ISD::OR; break;
8178 case ISD::XOR: Opcode = X86ISD::XOR; break;
8179 case ISD::AND: Opcode = X86ISD::AND; break;
8180 }
8181
8182 NumOperands = 2;
8183 break;
8184 case X86ISD::ADD:
8185 case X86ISD::SUB:
8186 case X86ISD::INC:
8187 case X86ISD::DEC:
8188 case X86ISD::OR:
8189 case X86ISD::XOR:
8190 case X86ISD::AND:
8191 return SDValue(Op.getNode(), 1);
8192 default:
8193 default_case:
8194 break;
Dan Gohman076aee32009-03-04 19:44:21 +00008195 }
8196
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008197 if (Opcode == 0)
8198 // Emit a CMP with 0, which is the TEST pattern.
8199 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8200 DAG.getConstant(0, Op.getValueType()));
8201
8202 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
8203 SmallVector<SDValue, 4> Ops;
8204 for (unsigned i = 0; i != NumOperands; ++i)
8205 Ops.push_back(Op.getOperand(i));
8206
8207 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
8208 DAG.ReplaceAllUsesWith(Op, New);
8209 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00008210}
8211
8212/// Emit nodes that will be selected as "cmp Op0,Op1", or something
8213/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008214SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008215 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008216 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
8217 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00008218 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00008219
8220 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00008221 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00008222}
8223
Evan Chengd40d03e2010-01-06 19:38:29 +00008224/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
8225/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00008226SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
8227 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008228 SDValue Op0 = And.getOperand(0);
8229 SDValue Op1 = And.getOperand(1);
8230 if (Op0.getOpcode() == ISD::TRUNCATE)
8231 Op0 = Op0.getOperand(0);
8232 if (Op1.getOpcode() == ISD::TRUNCATE)
8233 Op1 = Op1.getOperand(0);
8234
Evan Chengd40d03e2010-01-06 19:38:29 +00008235 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008236 if (Op1.getOpcode() == ISD::SHL)
8237 std::swap(Op0, Op1);
8238 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008239 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
8240 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008241 // If we looked past a truncate, check that it's only truncating away
8242 // known zeros.
8243 unsigned BitWidth = Op0.getValueSizeInBits();
8244 unsigned AndBitWidth = And.getValueSizeInBits();
8245 if (BitWidth > AndBitWidth) {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00008246 APInt Zeros, Ones;
8247 DAG.ComputeMaskedBits(Op0, Zeros, Ones);
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008248 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
8249 return SDValue();
8250 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008251 LHS = Op1;
8252 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00008253 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008254 } else if (Op1.getOpcode() == ISD::Constant) {
8255 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
Benjamin Kramerf238f502011-11-23 13:54:17 +00008256 uint64_t AndRHSVal = AndRHS->getZExtValue();
Evan Cheng2c755ba2010-02-27 07:36:59 +00008257 SDValue AndLHS = Op0;
Benjamin Kramerf238f502011-11-23 13:54:17 +00008258
8259 if (AndRHSVal == 1 && AndLHS.getOpcode() == ISD::SRL) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008260 LHS = AndLHS.getOperand(0);
8261 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008262 }
Benjamin Kramerf238f502011-11-23 13:54:17 +00008263
8264 // Use BT if the immediate can't be encoded in a TEST instruction.
8265 if (!isUInt<32>(AndRHSVal) && isPowerOf2_64(AndRHSVal)) {
8266 LHS = AndLHS;
8267 RHS = DAG.getConstant(Log2_64_Ceil(AndRHSVal), LHS.getValueType());
8268 }
Evan Chengd40d03e2010-01-06 19:38:29 +00008269 }
Evan Cheng0488db92007-09-25 01:57:46 +00008270
Evan Chengd40d03e2010-01-06 19:38:29 +00008271 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00008272 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00008273 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00008274 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00008275 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00008276 // Also promote i16 to i32 for performance / code size reason.
8277 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00008278 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00008279 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00008280
Evan Chengd40d03e2010-01-06 19:38:29 +00008281 // If the operand types disagree, extend the shift amount to match. Since
8282 // BT ignores high bits (like shifts) we can use anyextend.
8283 if (LHS.getValueType() != RHS.getValueType())
8284 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008285
Evan Chengd40d03e2010-01-06 19:38:29 +00008286 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
8287 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
8288 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8289 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00008290 }
8291
Evan Cheng54de3ea2010-01-05 06:52:31 +00008292 return SDValue();
8293}
8294
Dan Gohmand858e902010-04-17 15:26:15 +00008295SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Duncan Sands28b77e92011-09-06 19:07:46 +00008296
8297 if (Op.getValueType().isVector()) return LowerVSETCC(Op, DAG);
8298
Evan Cheng54de3ea2010-01-05 06:52:31 +00008299 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
8300 SDValue Op0 = Op.getOperand(0);
8301 SDValue Op1 = Op.getOperand(1);
8302 DebugLoc dl = Op.getDebugLoc();
8303 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
8304
8305 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00008306 // Lower (X & (1 << N)) == 0 to BT(X, N).
8307 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
8308 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Andrew Trickf6c39412011-03-23 23:11:02 +00008309 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008310 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00008311 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008312 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
8313 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
8314 if (NewSetCC.getNode())
8315 return NewSetCC;
8316 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00008317
Chris Lattner481eebc2010-12-19 21:23:48 +00008318 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
8319 // these.
8320 if (Op1.getOpcode() == ISD::Constant &&
Andrew Trickf6c39412011-03-23 23:11:02 +00008321 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
Evan Cheng2c755ba2010-02-27 07:36:59 +00008322 cast<ConstantSDNode>(Op1)->isNullValue()) &&
8323 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008324
Chris Lattner481eebc2010-12-19 21:23:48 +00008325 // If the input is a setcc, then reuse the input setcc or use a new one with
8326 // the inverted condition.
8327 if (Op0.getOpcode() == X86ISD::SETCC) {
8328 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
8329 bool Invert = (CC == ISD::SETNE) ^
8330 cast<ConstantSDNode>(Op1)->isNullValue();
8331 if (!Invert) return Op0;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008332
Evan Cheng2c755ba2010-02-27 07:36:59 +00008333 CCode = X86::GetOppositeBranchCondition(CCode);
Chris Lattner481eebc2010-12-19 21:23:48 +00008334 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8335 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
8336 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008337 }
8338
Evan Chenge5b51ac2010-04-17 06:13:15 +00008339 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00008340 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00008341 if (X86CC == X86::COND_INVALID)
8342 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008343
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008344 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00008345 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008346 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
Evan Cheng0488db92007-09-25 01:57:46 +00008347}
8348
Craig Topper89af15e2011-09-18 08:03:58 +00008349// Lower256IntVSETCC - Break a VSETCC 256-bit integer VSETCC into two new 128
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008350// ones, and then concatenate the result back.
Craig Topper89af15e2011-09-18 08:03:58 +00008351static SDValue Lower256IntVSETCC(SDValue Op, SelectionDAG &DAG) {
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008352 EVT VT = Op.getValueType();
8353
Duncan Sands28b77e92011-09-06 19:07:46 +00008354 assert(VT.getSizeInBits() == 256 && Op.getOpcode() == ISD::SETCC &&
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008355 "Unsupported value type for operation");
8356
8357 int NumElems = VT.getVectorNumElements();
8358 DebugLoc dl = Op.getDebugLoc();
8359 SDValue CC = Op.getOperand(2);
8360 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
8361 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
8362
8363 // Extract the LHS vectors
8364 SDValue LHS = Op.getOperand(0);
8365 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
8366 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
8367
8368 // Extract the RHS vectors
8369 SDValue RHS = Op.getOperand(1);
8370 SDValue RHS1 = Extract128BitVector(RHS, Idx0, DAG, dl);
8371 SDValue RHS2 = Extract128BitVector(RHS, Idx1, DAG, dl);
8372
8373 // Issue the operation on the smaller types and concatenate the result back
8374 MVT EltVT = VT.getVectorElementType().getSimpleVT();
8375 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
8376 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
8377 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1, CC),
8378 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2, CC));
8379}
8380
8381
Dan Gohmand858e902010-04-17 15:26:15 +00008382SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008383 SDValue Cond;
8384 SDValue Op0 = Op.getOperand(0);
8385 SDValue Op1 = Op.getOperand(1);
8386 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00008387 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00008388 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
8389 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008390 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00008391
8392 if (isFP) {
8393 unsigned SSECC = 8;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008394 EVT EltVT = Op0.getValueType().getVectorElementType();
Duncan Sands5b8a1db2012-02-05 14:20:11 +00008395 assert(EltVT == MVT::f32 || EltVT == MVT::f64); (void)EltVT;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008396
Nate Begeman30a0de92008-07-17 16:51:19 +00008397 bool Swap = false;
8398
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008399 // SSE Condition code mapping:
8400 // 0 - EQ
8401 // 1 - LT
8402 // 2 - LE
8403 // 3 - UNORD
8404 // 4 - NEQ
8405 // 5 - NLT
8406 // 6 - NLE
8407 // 7 - ORD
Nate Begeman30a0de92008-07-17 16:51:19 +00008408 switch (SetCCOpcode) {
8409 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008410 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00008411 case ISD::SETEQ: SSECC = 0; break;
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008412 case ISD::SETOGT:
8413 case ISD::SETGT: Swap = true; // Fallthrough
Bruno Cardoso Lopes457d53d2011-09-12 21:24:07 +00008414 case ISD::SETLT:
8415 case ISD::SETOLT: SSECC = 1; break;
8416 case ISD::SETOGE:
8417 case ISD::SETGE: Swap = true; // Fallthrough
Nate Begeman30a0de92008-07-17 16:51:19 +00008418 case ISD::SETLE:
8419 case ISD::SETOLE: SSECC = 2; break;
8420 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008421 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00008422 case ISD::SETNE: SSECC = 4; break;
8423 case ISD::SETULE: Swap = true;
8424 case ISD::SETUGE: SSECC = 5; break;
8425 case ISD::SETULT: Swap = true;
8426 case ISD::SETUGT: SSECC = 6; break;
8427 case ISD::SETO: SSECC = 7; break;
8428 }
8429 if (Swap)
8430 std::swap(Op0, Op1);
8431
Nate Begemanfb8ead02008-07-25 19:05:58 +00008432 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00008433 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00008434 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00008435 SDValue UNORD, EQ;
Craig Topper1906d322012-01-22 23:36:02 +00008436 UNORD = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8437 DAG.getConstant(3, MVT::i8));
8438 EQ = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8439 DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008440 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Craig Topper0a150352011-11-09 08:06:13 +00008441 } else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00008442 SDValue ORD, NEQ;
Craig Topper1906d322012-01-22 23:36:02 +00008443 ORD = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8444 DAG.getConstant(7, MVT::i8));
8445 NEQ = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8446 DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008447 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00008448 }
Torok Edwinc23197a2009-07-14 16:55:14 +00008449 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00008450 }
8451 // Handle all other FP comparisons here.
Craig Topper1906d322012-01-22 23:36:02 +00008452 return DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8453 DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00008454 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008455
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008456 // Break 256-bit integer vector compare into smaller ones.
Craig Topper0a150352011-11-09 08:06:13 +00008457 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper89af15e2011-09-18 08:03:58 +00008458 return Lower256IntVSETCC(Op, DAG);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008459
Nate Begeman30a0de92008-07-17 16:51:19 +00008460 // We are handling one of the integer comparisons here. Since SSE only has
8461 // GT and EQ comparisons for integer, swapping operands and multiple
8462 // operations may be required for some comparisons.
Craig Topper67609fd2012-01-22 22:42:16 +00008463 unsigned Opc = 0;
Nate Begeman30a0de92008-07-17 16:51:19 +00008464 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00008465
Nate Begeman30a0de92008-07-17 16:51:19 +00008466 switch (SetCCOpcode) {
8467 default: break;
8468 case ISD::SETNE: Invert = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008469 case ISD::SETEQ: Opc = X86ISD::PCMPEQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008470 case ISD::SETLT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008471 case ISD::SETGT: Opc = X86ISD::PCMPGT; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008472 case ISD::SETGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008473 case ISD::SETLE: Opc = X86ISD::PCMPGT; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008474 case ISD::SETULT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008475 case ISD::SETUGT: Opc = X86ISD::PCMPGT; FlipSigns = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008476 case ISD::SETUGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008477 case ISD::SETULE: Opc = X86ISD::PCMPGT; FlipSigns = true; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008478 }
8479 if (Swap)
8480 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008481
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008482 // Check that the operation in question is available (most are plain SSE2,
8483 // but PCMPGTQ and PCMPEQQ have different requirements).
Craig Topper67609fd2012-01-22 22:42:16 +00008484 if (Opc == X86ISD::PCMPGT && VT == MVT::v2i64 && !Subtarget->hasSSE42())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008485 return SDValue();
Craig Topper67609fd2012-01-22 22:42:16 +00008486 if (Opc == X86ISD::PCMPEQ && VT == MVT::v2i64 && !Subtarget->hasSSE41())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008487 return SDValue();
8488
Nate Begeman30a0de92008-07-17 16:51:19 +00008489 // Since SSE has no unsigned integer comparisons, we need to flip the sign
8490 // bits of the inputs before performing those operations.
8491 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00008492 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00008493 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
8494 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00008495 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00008496 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
8497 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00008498 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
8499 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00008500 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008501
Dale Johannesenace16102009-02-03 19:33:06 +00008502 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00008503
8504 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00008505 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00008506 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00008507
Nate Begeman30a0de92008-07-17 16:51:19 +00008508 return Result;
8509}
Evan Cheng0488db92007-09-25 01:57:46 +00008510
Evan Cheng370e5342008-12-03 08:38:43 +00008511// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00008512static bool isX86LogicalCmp(SDValue Op) {
8513 unsigned Opc = Op.getNode()->getOpcode();
8514 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
8515 return true;
8516 if (Op.getResNo() == 1 &&
8517 (Opc == X86ISD::ADD ||
8518 Opc == X86ISD::SUB ||
Chris Lattner5b856542010-12-20 00:59:46 +00008519 Opc == X86ISD::ADC ||
8520 Opc == X86ISD::SBB ||
Dan Gohman076aee32009-03-04 19:44:21 +00008521 Opc == X86ISD::SMUL ||
8522 Opc == X86ISD::UMUL ||
8523 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00008524 Opc == X86ISD::DEC ||
8525 Opc == X86ISD::OR ||
8526 Opc == X86ISD::XOR ||
8527 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00008528 return true;
8529
Chris Lattner9637d5b2010-12-05 07:49:54 +00008530 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
8531 return true;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008532
Dan Gohman076aee32009-03-04 19:44:21 +00008533 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00008534}
8535
Chris Lattnera2b56002010-12-05 01:23:24 +00008536static bool isZero(SDValue V) {
8537 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8538 return C && C->isNullValue();
8539}
8540
Chris Lattner96908b12010-12-05 02:00:51 +00008541static bool isAllOnes(SDValue V) {
8542 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8543 return C && C->isAllOnesValue();
8544}
8545
Dan Gohmand858e902010-04-17 15:26:15 +00008546SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008547 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008548 SDValue Cond = Op.getOperand(0);
Chris Lattnera2b56002010-12-05 01:23:24 +00008549 SDValue Op1 = Op.getOperand(1);
8550 SDValue Op2 = Op.getOperand(2);
8551 DebugLoc DL = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008552 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00008553
Dan Gohman1a492952009-10-20 16:22:37 +00008554 if (Cond.getOpcode() == ISD::SETCC) {
8555 SDValue NewCond = LowerSETCC(Cond, DAG);
8556 if (NewCond.getNode())
8557 Cond = NewCond;
8558 }
Evan Cheng734503b2006-09-11 02:19:56 +00008559
Chris Lattnera2b56002010-12-05 01:23:24 +00008560 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008561 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
Chris Lattnera2b56002010-12-05 01:23:24 +00008562 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008563 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008564 if (Cond.getOpcode() == X86ISD::SETCC &&
Chris Lattner96908b12010-12-05 02:00:51 +00008565 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
8566 isZero(Cond.getOperand(1).getOperand(1))) {
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008567 SDValue Cmp = Cond.getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008568
Chris Lattnera2b56002010-12-05 01:23:24 +00008569 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008570
8571 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
Chris Lattner96908b12010-12-05 02:00:51 +00008572 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
8573 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
Chris Lattnera2b56002010-12-05 01:23:24 +00008574
8575 SDValue CmpOp0 = Cmp.getOperand(0);
8576 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
8577 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008578
Chris Lattner96908b12010-12-05 02:00:51 +00008579 SDValue Res = // Res = 0 or -1.
Chris Lattnera2b56002010-12-05 01:23:24 +00008580 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8581 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008582
Chris Lattner96908b12010-12-05 02:00:51 +00008583 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
8584 Res = DAG.getNOT(DL, Res, Res.getValueType());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008585
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008586 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
Chris Lattnera2b56002010-12-05 01:23:24 +00008587 if (N2C == 0 || !N2C->isNullValue())
8588 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
8589 return Res;
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008590 }
8591 }
8592
Chris Lattnera2b56002010-12-05 01:23:24 +00008593 // Look past (and (setcc_carry (cmp ...)), 1).
Evan Chengad9c0a32009-12-15 00:53:42 +00008594 if (Cond.getOpcode() == ISD::AND &&
8595 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8596 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008597 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008598 Cond = Cond.getOperand(0);
8599 }
8600
Evan Cheng3f41d662007-10-08 22:16:29 +00008601 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8602 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008603 unsigned CondOpcode = Cond.getOpcode();
8604 if (CondOpcode == X86ISD::SETCC ||
8605 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008606 CC = Cond.getOperand(0);
8607
Dan Gohman475871a2008-07-27 21:46:04 +00008608 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008609 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00008610 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00008611
Evan Cheng3f41d662007-10-08 22:16:29 +00008612 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008613 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00008614 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00008615 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00008616
Chris Lattnerd1980a52009-03-12 06:52:53 +00008617 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
8618 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00008619 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008620 addTest = false;
8621 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008622 } else if (CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8623 CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8624 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8625 Cond.getOperand(0).getValueType() != MVT::i8)) {
8626 SDValue LHS = Cond.getOperand(0);
8627 SDValue RHS = Cond.getOperand(1);
8628 unsigned X86Opcode;
8629 unsigned X86Cond;
8630 SDVTList VTs;
8631 switch (CondOpcode) {
8632 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8633 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8634 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8635 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8636 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8637 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8638 default: llvm_unreachable("unexpected overflowing operator");
8639 }
8640 if (CondOpcode == ISD::UMULO)
8641 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8642 MVT::i32);
8643 else
8644 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8645
8646 SDValue X86Op = DAG.getNode(X86Opcode, DL, VTs, LHS, RHS);
8647
8648 if (CondOpcode == ISD::UMULO)
8649 Cond = X86Op.getValue(2);
8650 else
8651 Cond = X86Op.getValue(1);
8652
8653 CC = DAG.getConstant(X86Cond, MVT::i8);
8654 addTest = false;
Evan Cheng0488db92007-09-25 01:57:46 +00008655 }
8656
8657 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008658 // Look pass the truncate.
8659 if (Cond.getOpcode() == ISD::TRUNCATE)
8660 Cond = Cond.getOperand(0);
8661
8662 // We know the result of AND is compared against zero. Try to match
8663 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008664 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Chris Lattnera2b56002010-12-05 01:23:24 +00008665 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
Evan Chengd40d03e2010-01-06 19:38:29 +00008666 if (NewSetCC.getNode()) {
8667 CC = NewSetCC.getOperand(0);
8668 Cond = NewSetCC.getOperand(1);
8669 addTest = false;
8670 }
8671 }
8672 }
8673
8674 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008675 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008676 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008677 }
8678
Benjamin Kramere915ff32010-12-22 23:09:28 +00008679 // a < b ? -1 : 0 -> RES = ~setcc_carry
8680 // a < b ? 0 : -1 -> RES = setcc_carry
8681 // a >= b ? -1 : 0 -> RES = setcc_carry
8682 // a >= b ? 0 : -1 -> RES = ~setcc_carry
8683 if (Cond.getOpcode() == X86ISD::CMP) {
8684 unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();
8685
8686 if ((CondCode == X86::COND_AE || CondCode == X86::COND_B) &&
8687 (isAllOnes(Op1) || isAllOnes(Op2)) && (isZero(Op1) || isZero(Op2))) {
8688 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8689 DAG.getConstant(X86::COND_B, MVT::i8), Cond);
8690 if (isAllOnes(Op1) != (CondCode == X86::COND_B))
8691 return DAG.getNOT(DL, Res, Res.getValueType());
8692 return Res;
8693 }
8694 }
8695
Evan Cheng0488db92007-09-25 01:57:46 +00008696 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
8697 // condition is true.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008698 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008699 SDValue Ops[] = { Op2, Op1, CC, Cond };
Chris Lattnera2b56002010-12-05 01:23:24 +00008700 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00008701}
8702
Evan Cheng370e5342008-12-03 08:38:43 +00008703// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
8704// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
8705// from the AND / OR.
8706static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
8707 Opc = Op.getOpcode();
8708 if (Opc != ISD::OR && Opc != ISD::AND)
8709 return false;
8710 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8711 Op.getOperand(0).hasOneUse() &&
8712 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
8713 Op.getOperand(1).hasOneUse());
8714}
8715
Evan Cheng961d6d42009-02-02 08:19:07 +00008716// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
8717// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00008718static bool isXor1OfSetCC(SDValue Op) {
8719 if (Op.getOpcode() != ISD::XOR)
8720 return false;
8721 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
8722 if (N1C && N1C->getAPIntValue() == 1) {
8723 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8724 Op.getOperand(0).hasOneUse();
8725 }
8726 return false;
8727}
8728
Dan Gohmand858e902010-04-17 15:26:15 +00008729SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008730 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008731 SDValue Chain = Op.getOperand(0);
8732 SDValue Cond = Op.getOperand(1);
8733 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008734 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008735 SDValue CC;
Dan Gohman65fd6562011-11-03 21:49:52 +00008736 bool Inverted = false;
Evan Cheng734503b2006-09-11 02:19:56 +00008737
Dan Gohman1a492952009-10-20 16:22:37 +00008738 if (Cond.getOpcode() == ISD::SETCC) {
Dan Gohman65fd6562011-11-03 21:49:52 +00008739 // Check for setcc([su]{add,sub,mul}o == 0).
8740 if (cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETEQ &&
8741 isa<ConstantSDNode>(Cond.getOperand(1)) &&
8742 cast<ConstantSDNode>(Cond.getOperand(1))->isNullValue() &&
8743 Cond.getOperand(0).getResNo() == 1 &&
8744 (Cond.getOperand(0).getOpcode() == ISD::SADDO ||
8745 Cond.getOperand(0).getOpcode() == ISD::UADDO ||
8746 Cond.getOperand(0).getOpcode() == ISD::SSUBO ||
8747 Cond.getOperand(0).getOpcode() == ISD::USUBO ||
8748 Cond.getOperand(0).getOpcode() == ISD::SMULO ||
8749 Cond.getOperand(0).getOpcode() == ISD::UMULO)) {
8750 Inverted = true;
8751 Cond = Cond.getOperand(0);
8752 } else {
8753 SDValue NewCond = LowerSETCC(Cond, DAG);
8754 if (NewCond.getNode())
8755 Cond = NewCond;
8756 }
Dan Gohman1a492952009-10-20 16:22:37 +00008757 }
Chris Lattnere55484e2008-12-25 05:34:37 +00008758#if 0
8759 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00008760 else if (Cond.getOpcode() == X86ISD::ADD ||
8761 Cond.getOpcode() == X86ISD::SUB ||
8762 Cond.getOpcode() == X86ISD::SMUL ||
8763 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00008764 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00008765#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00008766
Evan Chengad9c0a32009-12-15 00:53:42 +00008767 // Look pass (and (setcc_carry (cmp ...)), 1).
8768 if (Cond.getOpcode() == ISD::AND &&
8769 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8770 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008771 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008772 Cond = Cond.getOperand(0);
8773 }
8774
Evan Cheng3f41d662007-10-08 22:16:29 +00008775 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8776 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008777 unsigned CondOpcode = Cond.getOpcode();
8778 if (CondOpcode == X86ISD::SETCC ||
8779 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008780 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008781
Dan Gohman475871a2008-07-27 21:46:04 +00008782 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008783 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00008784 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00008785 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00008786 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008787 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00008788 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00008789 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008790 default: break;
8791 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00008792 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00008793 // These can only come from an arithmetic instruction with overflow,
8794 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008795 Cond = Cond.getNode()->getOperand(1);
8796 addTest = false;
8797 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00008798 }
Evan Cheng0488db92007-09-25 01:57:46 +00008799 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008800 }
8801 CondOpcode = Cond.getOpcode();
8802 if (CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8803 CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8804 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8805 Cond.getOperand(0).getValueType() != MVT::i8)) {
8806 SDValue LHS = Cond.getOperand(0);
8807 SDValue RHS = Cond.getOperand(1);
8808 unsigned X86Opcode;
8809 unsigned X86Cond;
8810 SDVTList VTs;
8811 switch (CondOpcode) {
8812 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8813 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8814 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8815 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8816 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8817 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8818 default: llvm_unreachable("unexpected overflowing operator");
8819 }
8820 if (Inverted)
8821 X86Cond = X86::GetOppositeBranchCondition((X86::CondCode)X86Cond);
8822 if (CondOpcode == ISD::UMULO)
8823 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8824 MVT::i32);
8825 else
8826 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8827
8828 SDValue X86Op = DAG.getNode(X86Opcode, dl, VTs, LHS, RHS);
8829
8830 if (CondOpcode == ISD::UMULO)
8831 Cond = X86Op.getValue(2);
8832 else
8833 Cond = X86Op.getValue(1);
8834
8835 CC = DAG.getConstant(X86Cond, MVT::i8);
8836 addTest = false;
Evan Cheng370e5342008-12-03 08:38:43 +00008837 } else {
8838 unsigned CondOpc;
8839 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
8840 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00008841 if (CondOpc == ISD::OR) {
8842 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
8843 // two branches instead of an explicit OR instruction with a
8844 // separate test.
8845 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008846 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00008847 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008848 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008849 Chain, Dest, CC, Cmp);
8850 CC = Cond.getOperand(1).getOperand(0);
8851 Cond = Cmp;
8852 addTest = false;
8853 }
8854 } else { // ISD::AND
8855 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
8856 // two branches instead of an explicit AND instruction with a
8857 // separate test. However, we only do this if this block doesn't
8858 // have a fall-through edge, because this requires an explicit
8859 // jmp when the condition is false.
8860 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008861 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00008862 Op.getNode()->hasOneUse()) {
8863 X86::CondCode CCode =
8864 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8865 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008866 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00008867 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00008868 // Look for an unconditional branch following this conditional branch.
8869 // We need this because we need to reverse the successors in order
8870 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00008871 if (User->getOpcode() == ISD::BR) {
8872 SDValue FalseBB = User->getOperand(1);
8873 SDNode *NewBR =
8874 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00008875 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00008876 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00008877 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00008878
Dale Johannesene4d209d2009-02-03 20:21:25 +00008879 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008880 Chain, Dest, CC, Cmp);
8881 X86::CondCode CCode =
8882 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
8883 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008884 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00008885 Cond = Cmp;
8886 addTest = false;
8887 }
8888 }
Dan Gohman279c22e2008-10-21 03:29:32 +00008889 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00008890 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
8891 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
8892 // It should be transformed during dag combiner except when the condition
8893 // is set by a arithmetics with overflow node.
8894 X86::CondCode CCode =
8895 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8896 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008897 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00008898 Cond = Cond.getOperand(0).getOperand(1);
8899 addTest = false;
Dan Gohman65fd6562011-11-03 21:49:52 +00008900 } else if (Cond.getOpcode() == ISD::SETCC &&
8901 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETOEQ) {
8902 // For FCMP_OEQ, we can emit
8903 // two branches instead of an explicit AND instruction with a
8904 // separate test. However, we only do this if this block doesn't
8905 // have a fall-through edge, because this requires an explicit
8906 // jmp when the condition is false.
8907 if (Op.getNode()->hasOneUse()) {
8908 SDNode *User = *Op.getNode()->use_begin();
8909 // Look for an unconditional branch following this conditional branch.
8910 // We need this because we need to reverse the successors in order
8911 // to implement FCMP_OEQ.
8912 if (User->getOpcode() == ISD::BR) {
8913 SDValue FalseBB = User->getOperand(1);
8914 SDNode *NewBR =
8915 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
8916 assert(NewBR == User);
8917 (void)NewBR;
8918 Dest = FalseBB;
8919
8920 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
8921 Cond.getOperand(0), Cond.getOperand(1));
8922 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
8923 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
8924 Chain, Dest, CC, Cmp);
8925 CC = DAG.getConstant(X86::COND_P, MVT::i8);
8926 Cond = Cmp;
8927 addTest = false;
8928 }
8929 }
8930 } else if (Cond.getOpcode() == ISD::SETCC &&
8931 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETUNE) {
8932 // For FCMP_UNE, we can emit
8933 // two branches instead of an explicit AND instruction with a
8934 // separate test. However, we only do this if this block doesn't
8935 // have a fall-through edge, because this requires an explicit
8936 // jmp when the condition is false.
8937 if (Op.getNode()->hasOneUse()) {
8938 SDNode *User = *Op.getNode()->use_begin();
8939 // Look for an unconditional branch following this conditional branch.
8940 // We need this because we need to reverse the successors in order
8941 // to implement FCMP_UNE.
8942 if (User->getOpcode() == ISD::BR) {
8943 SDValue FalseBB = User->getOperand(1);
8944 SDNode *NewBR =
8945 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
8946 assert(NewBR == User);
8947 (void)NewBR;
8948
8949 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
8950 Cond.getOperand(0), Cond.getOperand(1));
8951 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
8952 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
8953 Chain, Dest, CC, Cmp);
8954 CC = DAG.getConstant(X86::COND_NP, MVT::i8);
8955 Cond = Cmp;
8956 addTest = false;
8957 Dest = FalseBB;
8958 }
8959 }
Dan Gohman279c22e2008-10-21 03:29:32 +00008960 }
Evan Cheng0488db92007-09-25 01:57:46 +00008961 }
8962
8963 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008964 // Look pass the truncate.
8965 if (Cond.getOpcode() == ISD::TRUNCATE)
8966 Cond = Cond.getOperand(0);
8967
8968 // We know the result of AND is compared against zero. Try to match
8969 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008970 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008971 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
8972 if (NewSetCC.getNode()) {
8973 CC = NewSetCC.getOperand(0);
8974 Cond = NewSetCC.getOperand(1);
8975 addTest = false;
8976 }
8977 }
8978 }
8979
8980 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008981 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008982 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008983 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00008984 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00008985 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00008986}
8987
Anton Korobeynikove060b532007-04-17 19:34:00 +00008988
8989// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
8990// Calls to _alloca is needed to probe the stack when allocating more than 4k
8991// bytes in one go. Touching the stack at 4K increments is necessary to ensure
8992// that the guard pages used by the OS virtual memory manager are allocated in
8993// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00008994SDValue
8995X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008996 SelectionDAG &DAG) const {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008997 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows() ||
Nick Lewycky8a8d4792011-12-02 22:16:29 +00008998 getTargetMachine().Options.EnableSegmentedStacks) &&
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008999 "This should be used only on Windows targets or when segmented stacks "
Rafael Espindola96428ce2011-09-06 18:43:08 +00009000 "are being used");
9001 assert(!Subtarget->isTargetEnvMacho() && "Not implemented");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009002 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009003
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009004 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00009005 SDValue Chain = Op.getOperand(0);
9006 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009007 // FIXME: Ensure alignment here
9008
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009009 bool Is64Bit = Subtarget->is64Bit();
9010 EVT SPTy = Is64Bit ? MVT::i64 : MVT::i32;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009011
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009012 if (getTargetMachine().Options.EnableSegmentedStacks) {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009013 MachineFunction &MF = DAG.getMachineFunction();
9014 MachineRegisterInfo &MRI = MF.getRegInfo();
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009015
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009016 if (Is64Bit) {
9017 // The 64 bit implementation of segmented stacks needs to clobber both r10
Rafael Espindola96428ce2011-09-06 18:43:08 +00009018 // r11. This makes it impossible to use it along with nested parameters.
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009019 const Function *F = MF.getFunction();
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00009020
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009021 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
9022 I != E; I++)
9023 if (I->hasNestAttr())
9024 report_fatal_error("Cannot use segmented stacks with functions that "
9025 "have nested arguments.");
9026 }
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00009027
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009028 const TargetRegisterClass *AddrRegClass =
9029 getRegClassFor(Subtarget->is64Bit() ? MVT::i64:MVT::i32);
9030 unsigned Vreg = MRI.createVirtualRegister(AddrRegClass);
9031 Chain = DAG.getCopyToReg(Chain, dl, Vreg, Size);
9032 SDValue Value = DAG.getNode(X86ISD::SEG_ALLOCA, dl, SPTy, Chain,
9033 DAG.getRegister(Vreg, SPTy));
9034 SDValue Ops1[2] = { Value, Chain };
9035 return DAG.getMergeValues(Ops1, 2, dl);
9036 } else {
9037 SDValue Flag;
9038 unsigned Reg = (Subtarget->is64Bit() ? X86::RAX : X86::EAX);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009039
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009040 Chain = DAG.getCopyToReg(Chain, dl, Reg, Size, Flag);
9041 Flag = Chain.getValue(1);
9042 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009043
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009044 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
9045 Flag = Chain.getValue(1);
9046
9047 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
9048
9049 SDValue Ops1[2] = { Chain.getValue(0), Chain };
9050 return DAG.getMergeValues(Ops1, 2, dl);
9051 }
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009052}
9053
Dan Gohmand858e902010-04-17 15:26:15 +00009054SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00009055 MachineFunction &MF = DAG.getMachineFunction();
9056 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
9057
Dan Gohman69de1932008-02-06 22:27:42 +00009058 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00009059 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00009060
Anton Korobeynikove7beda12010-10-03 22:52:07 +00009061 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00009062 // vastart just stores the address of the VarArgsFrameIndex slot into the
9063 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00009064 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9065 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009066 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
9067 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009068 }
9069
9070 // __va_list_tag:
9071 // gp_offset (0 - 6 * 8)
9072 // fp_offset (48 - 48 + 8 * 16)
9073 // overflow_arg_area (point to parameters coming in memory).
9074 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00009075 SmallVector<SDValue, 8> MemOps;
9076 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00009077 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009078 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009079 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
9080 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009081 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009082 MemOps.push_back(Store);
9083
9084 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009085 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009086 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009087 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009088 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
9089 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009090 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009091 MemOps.push_back(Store);
9092
9093 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +00009094 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009095 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00009096 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9097 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009098 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
9099 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +00009100 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009101 MemOps.push_back(Store);
9102
9103 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +00009104 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009105 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00009106 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
9107 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009108 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
9109 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009110 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009111 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00009112 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00009113}
9114
Dan Gohmand858e902010-04-17 15:26:15 +00009115SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +00009116 assert(Subtarget->is64Bit() &&
9117 "LowerVAARG only handles 64-bit va_arg!");
9118 assert((Subtarget->isTargetLinux() ||
9119 Subtarget->isTargetDarwin()) &&
9120 "Unhandled target in LowerVAARG");
9121 assert(Op.getNode()->getNumOperands() == 4);
9122 SDValue Chain = Op.getOperand(0);
9123 SDValue SrcPtr = Op.getOperand(1);
9124 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
9125 unsigned Align = Op.getConstantOperandVal(3);
9126 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9018e832008-05-10 01:26:14 +00009127
Dan Gohman320afb82010-10-12 18:00:49 +00009128 EVT ArgVT = Op.getNode()->getValueType(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009129 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Dan Gohman320afb82010-10-12 18:00:49 +00009130 uint32_t ArgSize = getTargetData()->getTypeAllocSize(ArgTy);
9131 uint8_t ArgMode;
9132
9133 // Decide which area this value should be read from.
9134 // TODO: Implement the AMD64 ABI in its entirety. This simple
9135 // selection mechanism works only for the basic types.
9136 if (ArgVT == MVT::f80) {
9137 llvm_unreachable("va_arg for f80 not yet implemented");
9138 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
9139 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
9140 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
9141 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
9142 } else {
9143 llvm_unreachable("Unhandled argument type in LowerVAARG");
9144 }
9145
9146 if (ArgMode == 2) {
9147 // Sanity Check: Make sure using fp_offset makes sense.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009148 assert(!getTargetMachine().Options.UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +00009149 !(DAG.getMachineFunction()
9150 .getFunction()->hasFnAttr(Attribute::NoImplicitFloat)) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00009151 Subtarget->hasSSE1());
Dan Gohman320afb82010-10-12 18:00:49 +00009152 }
9153
9154 // Insert VAARG_64 node into the DAG
9155 // VAARG_64 returns two values: Variable Argument Address, Chain
9156 SmallVector<SDValue, 11> InstOps;
9157 InstOps.push_back(Chain);
9158 InstOps.push_back(SrcPtr);
9159 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
9160 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
9161 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
9162 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
9163 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
9164 VTs, &InstOps[0], InstOps.size(),
9165 MVT::i64,
9166 MachinePointerInfo(SV),
9167 /*Align=*/0,
9168 /*Volatile=*/false,
9169 /*ReadMem=*/true,
9170 /*WriteMem=*/true);
9171 Chain = VAARG.getValue(1);
9172
9173 // Load the next argument and return it
9174 return DAG.getLoad(ArgVT, dl,
9175 Chain,
9176 VAARG,
9177 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009178 false, false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +00009179}
9180
Dan Gohmand858e902010-04-17 15:26:15 +00009181SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00009182 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00009183 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00009184 SDValue Chain = Op.getOperand(0);
9185 SDValue DstPtr = Op.getOperand(1);
9186 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00009187 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
9188 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00009189 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00009190
Chris Lattnere72f2022010-09-21 05:40:29 +00009191 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00009192 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +00009193 false,
Chris Lattnere72f2022010-09-21 05:40:29 +00009194 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00009195}
9196
Craig Topper80e46362012-01-23 06:16:53 +00009197// getTargetVShiftNOde - Handle vector element shifts where the shift amount
9198// may or may not be a constant. Takes immediate version of shift as input.
9199static SDValue getTargetVShiftNode(unsigned Opc, DebugLoc dl, EVT VT,
9200 SDValue SrcOp, SDValue ShAmt,
9201 SelectionDAG &DAG) {
9202 assert(ShAmt.getValueType() == MVT::i32 && "ShAmt is not i32");
9203
9204 if (isa<ConstantSDNode>(ShAmt)) {
9205 switch (Opc) {
9206 default: llvm_unreachable("Unknown target vector shift node");
9207 case X86ISD::VSHLI:
9208 case X86ISD::VSRLI:
9209 case X86ISD::VSRAI:
9210 return DAG.getNode(Opc, dl, VT, SrcOp, ShAmt);
9211 }
9212 }
9213
9214 // Change opcode to non-immediate version
9215 switch (Opc) {
9216 default: llvm_unreachable("Unknown target vector shift node");
9217 case X86ISD::VSHLI: Opc = X86ISD::VSHL; break;
9218 case X86ISD::VSRLI: Opc = X86ISD::VSRL; break;
9219 case X86ISD::VSRAI: Opc = X86ISD::VSRA; break;
9220 }
9221
9222 // Need to build a vector containing shift amount
9223 // Shift amount is 32-bits, but SSE instructions read 64-bit, so fill with 0
9224 SDValue ShOps[4];
9225 ShOps[0] = ShAmt;
9226 ShOps[1] = DAG.getConstant(0, MVT::i32);
9227 ShOps[2] = DAG.getUNDEF(MVT::i32);
9228 ShOps[3] = DAG.getUNDEF(MVT::i32);
9229 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, &ShOps[0], 4);
9230 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
9231 return DAG.getNode(Opc, dl, VT, SrcOp, ShAmt);
9232}
9233
Dan Gohman475871a2008-07-27 21:46:04 +00009234SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00009235X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009236 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009237 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00009238 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00009239 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00009240 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00009241 case Intrinsic::x86_sse_comieq_ss:
9242 case Intrinsic::x86_sse_comilt_ss:
9243 case Intrinsic::x86_sse_comile_ss:
9244 case Intrinsic::x86_sse_comigt_ss:
9245 case Intrinsic::x86_sse_comige_ss:
9246 case Intrinsic::x86_sse_comineq_ss:
9247 case Intrinsic::x86_sse_ucomieq_ss:
9248 case Intrinsic::x86_sse_ucomilt_ss:
9249 case Intrinsic::x86_sse_ucomile_ss:
9250 case Intrinsic::x86_sse_ucomigt_ss:
9251 case Intrinsic::x86_sse_ucomige_ss:
9252 case Intrinsic::x86_sse_ucomineq_ss:
9253 case Intrinsic::x86_sse2_comieq_sd:
9254 case Intrinsic::x86_sse2_comilt_sd:
9255 case Intrinsic::x86_sse2_comile_sd:
9256 case Intrinsic::x86_sse2_comigt_sd:
9257 case Intrinsic::x86_sse2_comige_sd:
9258 case Intrinsic::x86_sse2_comineq_sd:
9259 case Intrinsic::x86_sse2_ucomieq_sd:
9260 case Intrinsic::x86_sse2_ucomilt_sd:
9261 case Intrinsic::x86_sse2_ucomile_sd:
9262 case Intrinsic::x86_sse2_ucomigt_sd:
9263 case Intrinsic::x86_sse2_ucomige_sd:
9264 case Intrinsic::x86_sse2_ucomineq_sd: {
9265 unsigned Opc = 0;
9266 ISD::CondCode CC = ISD::SETCC_INVALID;
9267 switch (IntNo) {
Craig Topper86c7c582012-01-30 01:10:15 +00009268 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009269 case Intrinsic::x86_sse_comieq_ss:
9270 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009271 Opc = X86ISD::COMI;
9272 CC = ISD::SETEQ;
9273 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009274 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009275 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009276 Opc = X86ISD::COMI;
9277 CC = ISD::SETLT;
9278 break;
9279 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009280 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009281 Opc = X86ISD::COMI;
9282 CC = ISD::SETLE;
9283 break;
9284 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009285 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009286 Opc = X86ISD::COMI;
9287 CC = ISD::SETGT;
9288 break;
9289 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009290 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009291 Opc = X86ISD::COMI;
9292 CC = ISD::SETGE;
9293 break;
9294 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009295 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009296 Opc = X86ISD::COMI;
9297 CC = ISD::SETNE;
9298 break;
9299 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009300 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009301 Opc = X86ISD::UCOMI;
9302 CC = ISD::SETEQ;
9303 break;
9304 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009305 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009306 Opc = X86ISD::UCOMI;
9307 CC = ISD::SETLT;
9308 break;
9309 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009310 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009311 Opc = X86ISD::UCOMI;
9312 CC = ISD::SETLE;
9313 break;
9314 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009315 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009316 Opc = X86ISD::UCOMI;
9317 CC = ISD::SETGT;
9318 break;
9319 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009320 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009321 Opc = X86ISD::UCOMI;
9322 CC = ISD::SETGE;
9323 break;
9324 case Intrinsic::x86_sse_ucomineq_ss:
9325 case Intrinsic::x86_sse2_ucomineq_sd:
9326 Opc = X86ISD::UCOMI;
9327 CC = ISD::SETNE;
9328 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009329 }
Evan Cheng734503b2006-09-11 02:19:56 +00009330
Dan Gohman475871a2008-07-27 21:46:04 +00009331 SDValue LHS = Op.getOperand(1);
9332 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00009333 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00009334 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00009335 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
9336 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
9337 DAG.getConstant(X86CC, MVT::i8), Cond);
9338 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00009339 }
Craig Topper86c7c582012-01-30 01:10:15 +00009340 // XOP comparison intrinsics
9341 case Intrinsic::x86_xop_vpcomltb:
9342 case Intrinsic::x86_xop_vpcomltw:
9343 case Intrinsic::x86_xop_vpcomltd:
9344 case Intrinsic::x86_xop_vpcomltq:
9345 case Intrinsic::x86_xop_vpcomltub:
9346 case Intrinsic::x86_xop_vpcomltuw:
9347 case Intrinsic::x86_xop_vpcomltud:
9348 case Intrinsic::x86_xop_vpcomltuq:
9349 case Intrinsic::x86_xop_vpcomleb:
9350 case Intrinsic::x86_xop_vpcomlew:
9351 case Intrinsic::x86_xop_vpcomled:
9352 case Intrinsic::x86_xop_vpcomleq:
9353 case Intrinsic::x86_xop_vpcomleub:
9354 case Intrinsic::x86_xop_vpcomleuw:
9355 case Intrinsic::x86_xop_vpcomleud:
9356 case Intrinsic::x86_xop_vpcomleuq:
9357 case Intrinsic::x86_xop_vpcomgtb:
9358 case Intrinsic::x86_xop_vpcomgtw:
9359 case Intrinsic::x86_xop_vpcomgtd:
9360 case Intrinsic::x86_xop_vpcomgtq:
9361 case Intrinsic::x86_xop_vpcomgtub:
9362 case Intrinsic::x86_xop_vpcomgtuw:
9363 case Intrinsic::x86_xop_vpcomgtud:
9364 case Intrinsic::x86_xop_vpcomgtuq:
9365 case Intrinsic::x86_xop_vpcomgeb:
9366 case Intrinsic::x86_xop_vpcomgew:
9367 case Intrinsic::x86_xop_vpcomged:
9368 case Intrinsic::x86_xop_vpcomgeq:
9369 case Intrinsic::x86_xop_vpcomgeub:
9370 case Intrinsic::x86_xop_vpcomgeuw:
9371 case Intrinsic::x86_xop_vpcomgeud:
9372 case Intrinsic::x86_xop_vpcomgeuq:
9373 case Intrinsic::x86_xop_vpcomeqb:
9374 case Intrinsic::x86_xop_vpcomeqw:
9375 case Intrinsic::x86_xop_vpcomeqd:
9376 case Intrinsic::x86_xop_vpcomeqq:
9377 case Intrinsic::x86_xop_vpcomequb:
9378 case Intrinsic::x86_xop_vpcomequw:
9379 case Intrinsic::x86_xop_vpcomequd:
9380 case Intrinsic::x86_xop_vpcomequq:
9381 case Intrinsic::x86_xop_vpcomneb:
9382 case Intrinsic::x86_xop_vpcomnew:
9383 case Intrinsic::x86_xop_vpcomned:
9384 case Intrinsic::x86_xop_vpcomneq:
9385 case Intrinsic::x86_xop_vpcomneub:
9386 case Intrinsic::x86_xop_vpcomneuw:
9387 case Intrinsic::x86_xop_vpcomneud:
9388 case Intrinsic::x86_xop_vpcomneuq:
9389 case Intrinsic::x86_xop_vpcomfalseb:
9390 case Intrinsic::x86_xop_vpcomfalsew:
9391 case Intrinsic::x86_xop_vpcomfalsed:
9392 case Intrinsic::x86_xop_vpcomfalseq:
9393 case Intrinsic::x86_xop_vpcomfalseub:
9394 case Intrinsic::x86_xop_vpcomfalseuw:
9395 case Intrinsic::x86_xop_vpcomfalseud:
9396 case Intrinsic::x86_xop_vpcomfalseuq:
9397 case Intrinsic::x86_xop_vpcomtrueb:
9398 case Intrinsic::x86_xop_vpcomtruew:
9399 case Intrinsic::x86_xop_vpcomtrued:
9400 case Intrinsic::x86_xop_vpcomtrueq:
9401 case Intrinsic::x86_xop_vpcomtrueub:
9402 case Intrinsic::x86_xop_vpcomtrueuw:
9403 case Intrinsic::x86_xop_vpcomtrueud:
9404 case Intrinsic::x86_xop_vpcomtrueuq: {
9405 unsigned CC = 0;
9406 unsigned Opc = 0;
9407
9408 switch (IntNo) {
9409 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
9410 case Intrinsic::x86_xop_vpcomltb:
9411 case Intrinsic::x86_xop_vpcomltw:
9412 case Intrinsic::x86_xop_vpcomltd:
9413 case Intrinsic::x86_xop_vpcomltq:
9414 CC = 0;
9415 Opc = X86ISD::VPCOM;
9416 break;
9417 case Intrinsic::x86_xop_vpcomltub:
9418 case Intrinsic::x86_xop_vpcomltuw:
9419 case Intrinsic::x86_xop_vpcomltud:
9420 case Intrinsic::x86_xop_vpcomltuq:
9421 CC = 0;
9422 Opc = X86ISD::VPCOMU;
9423 break;
9424 case Intrinsic::x86_xop_vpcomleb:
9425 case Intrinsic::x86_xop_vpcomlew:
9426 case Intrinsic::x86_xop_vpcomled:
9427 case Intrinsic::x86_xop_vpcomleq:
9428 CC = 1;
9429 Opc = X86ISD::VPCOM;
9430 break;
9431 case Intrinsic::x86_xop_vpcomleub:
9432 case Intrinsic::x86_xop_vpcomleuw:
9433 case Intrinsic::x86_xop_vpcomleud:
9434 case Intrinsic::x86_xop_vpcomleuq:
9435 CC = 1;
9436 Opc = X86ISD::VPCOMU;
9437 break;
9438 case Intrinsic::x86_xop_vpcomgtb:
9439 case Intrinsic::x86_xop_vpcomgtw:
9440 case Intrinsic::x86_xop_vpcomgtd:
9441 case Intrinsic::x86_xop_vpcomgtq:
9442 CC = 2;
9443 Opc = X86ISD::VPCOM;
9444 break;
9445 case Intrinsic::x86_xop_vpcomgtub:
9446 case Intrinsic::x86_xop_vpcomgtuw:
9447 case Intrinsic::x86_xop_vpcomgtud:
9448 case Intrinsic::x86_xop_vpcomgtuq:
9449 CC = 2;
9450 Opc = X86ISD::VPCOMU;
9451 break;
9452 case Intrinsic::x86_xop_vpcomgeb:
9453 case Intrinsic::x86_xop_vpcomgew:
9454 case Intrinsic::x86_xop_vpcomged:
9455 case Intrinsic::x86_xop_vpcomgeq:
9456 CC = 3;
9457 Opc = X86ISD::VPCOM;
9458 break;
9459 case Intrinsic::x86_xop_vpcomgeub:
9460 case Intrinsic::x86_xop_vpcomgeuw:
9461 case Intrinsic::x86_xop_vpcomgeud:
9462 case Intrinsic::x86_xop_vpcomgeuq:
9463 CC = 3;
9464 Opc = X86ISD::VPCOMU;
9465 break;
9466 case Intrinsic::x86_xop_vpcomeqb:
9467 case Intrinsic::x86_xop_vpcomeqw:
9468 case Intrinsic::x86_xop_vpcomeqd:
9469 case Intrinsic::x86_xop_vpcomeqq:
9470 CC = 4;
9471 Opc = X86ISD::VPCOM;
9472 break;
9473 case Intrinsic::x86_xop_vpcomequb:
9474 case Intrinsic::x86_xop_vpcomequw:
9475 case Intrinsic::x86_xop_vpcomequd:
9476 case Intrinsic::x86_xop_vpcomequq:
9477 CC = 4;
9478 Opc = X86ISD::VPCOMU;
9479 break;
9480 case Intrinsic::x86_xop_vpcomneb:
9481 case Intrinsic::x86_xop_vpcomnew:
9482 case Intrinsic::x86_xop_vpcomned:
9483 case Intrinsic::x86_xop_vpcomneq:
9484 CC = 5;
9485 Opc = X86ISD::VPCOM;
9486 break;
9487 case Intrinsic::x86_xop_vpcomneub:
9488 case Intrinsic::x86_xop_vpcomneuw:
9489 case Intrinsic::x86_xop_vpcomneud:
9490 case Intrinsic::x86_xop_vpcomneuq:
9491 CC = 5;
9492 Opc = X86ISD::VPCOMU;
9493 break;
9494 case Intrinsic::x86_xop_vpcomfalseb:
9495 case Intrinsic::x86_xop_vpcomfalsew:
9496 case Intrinsic::x86_xop_vpcomfalsed:
9497 case Intrinsic::x86_xop_vpcomfalseq:
9498 CC = 6;
9499 Opc = X86ISD::VPCOM;
9500 break;
9501 case Intrinsic::x86_xop_vpcomfalseub:
9502 case Intrinsic::x86_xop_vpcomfalseuw:
9503 case Intrinsic::x86_xop_vpcomfalseud:
9504 case Intrinsic::x86_xop_vpcomfalseuq:
9505 CC = 6;
9506 Opc = X86ISD::VPCOMU;
9507 break;
9508 case Intrinsic::x86_xop_vpcomtrueb:
9509 case Intrinsic::x86_xop_vpcomtruew:
9510 case Intrinsic::x86_xop_vpcomtrued:
9511 case Intrinsic::x86_xop_vpcomtrueq:
9512 CC = 7;
9513 Opc = X86ISD::VPCOM;
9514 break;
9515 case Intrinsic::x86_xop_vpcomtrueub:
9516 case Intrinsic::x86_xop_vpcomtrueuw:
9517 case Intrinsic::x86_xop_vpcomtrueud:
9518 case Intrinsic::x86_xop_vpcomtrueuq:
9519 CC = 7;
9520 Opc = X86ISD::VPCOMU;
9521 break;
9522 }
9523
9524 SDValue LHS = Op.getOperand(1);
9525 SDValue RHS = Op.getOperand(2);
9526 return DAG.getNode(Opc, dl, Op.getValueType(), LHS, RHS,
9527 DAG.getConstant(CC, MVT::i8));
9528 }
9529
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009530 // Arithmetic intrinsics.
Craig Topper5b209e82012-02-05 03:14:49 +00009531 case Intrinsic::x86_sse2_pmulu_dq:
9532 case Intrinsic::x86_avx2_pmulu_dq:
9533 return DAG.getNode(X86ISD::PMULUDQ, dl, Op.getValueType(),
9534 Op.getOperand(1), Op.getOperand(2));
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009535 case Intrinsic::x86_sse3_hadd_ps:
9536 case Intrinsic::x86_sse3_hadd_pd:
9537 case Intrinsic::x86_avx_hadd_ps_256:
9538 case Intrinsic::x86_avx_hadd_pd_256:
9539 return DAG.getNode(X86ISD::FHADD, dl, Op.getValueType(),
9540 Op.getOperand(1), Op.getOperand(2));
9541 case Intrinsic::x86_sse3_hsub_ps:
9542 case Intrinsic::x86_sse3_hsub_pd:
9543 case Intrinsic::x86_avx_hsub_ps_256:
9544 case Intrinsic::x86_avx_hsub_pd_256:
9545 return DAG.getNode(X86ISD::FHSUB, dl, Op.getValueType(),
9546 Op.getOperand(1), Op.getOperand(2));
Craig Topper4bb3f342012-01-25 05:37:32 +00009547 case Intrinsic::x86_ssse3_phadd_w_128:
9548 case Intrinsic::x86_ssse3_phadd_d_128:
9549 case Intrinsic::x86_avx2_phadd_w:
9550 case Intrinsic::x86_avx2_phadd_d:
9551 return DAG.getNode(X86ISD::HADD, dl, Op.getValueType(),
9552 Op.getOperand(1), Op.getOperand(2));
9553 case Intrinsic::x86_ssse3_phsub_w_128:
9554 case Intrinsic::x86_ssse3_phsub_d_128:
9555 case Intrinsic::x86_avx2_phsub_w:
9556 case Intrinsic::x86_avx2_phsub_d:
9557 return DAG.getNode(X86ISD::HSUB, dl, Op.getValueType(),
9558 Op.getOperand(1), Op.getOperand(2));
Craig Topper98fc7292011-11-19 17:46:46 +00009559 case Intrinsic::x86_avx2_psllv_d:
9560 case Intrinsic::x86_avx2_psllv_q:
9561 case Intrinsic::x86_avx2_psllv_d_256:
9562 case Intrinsic::x86_avx2_psllv_q_256:
9563 return DAG.getNode(ISD::SHL, dl, Op.getValueType(),
9564 Op.getOperand(1), Op.getOperand(2));
9565 case Intrinsic::x86_avx2_psrlv_d:
9566 case Intrinsic::x86_avx2_psrlv_q:
9567 case Intrinsic::x86_avx2_psrlv_d_256:
9568 case Intrinsic::x86_avx2_psrlv_q_256:
9569 return DAG.getNode(ISD::SRL, dl, Op.getValueType(),
9570 Op.getOperand(1), Op.getOperand(2));
9571 case Intrinsic::x86_avx2_psrav_d:
9572 case Intrinsic::x86_avx2_psrav_d_256:
9573 return DAG.getNode(ISD::SRA, dl, Op.getValueType(),
9574 Op.getOperand(1), Op.getOperand(2));
Craig Topper969ba282012-01-25 06:43:11 +00009575 case Intrinsic::x86_ssse3_pshuf_b_128:
9576 case Intrinsic::x86_avx2_pshuf_b:
9577 return DAG.getNode(X86ISD::PSHUFB, dl, Op.getValueType(),
9578 Op.getOperand(1), Op.getOperand(2));
9579 case Intrinsic::x86_ssse3_psign_b_128:
9580 case Intrinsic::x86_ssse3_psign_w_128:
9581 case Intrinsic::x86_ssse3_psign_d_128:
9582 case Intrinsic::x86_avx2_psign_b:
9583 case Intrinsic::x86_avx2_psign_w:
9584 case Intrinsic::x86_avx2_psign_d:
9585 return DAG.getNode(X86ISD::PSIGN, dl, Op.getValueType(),
9586 Op.getOperand(1), Op.getOperand(2));
Craig Toppere566cd02012-01-26 07:18:03 +00009587 case Intrinsic::x86_sse41_insertps:
9588 return DAG.getNode(X86ISD::INSERTPS, dl, Op.getValueType(),
9589 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
9590 case Intrinsic::x86_avx_vperm2f128_ps_256:
9591 case Intrinsic::x86_avx_vperm2f128_pd_256:
9592 case Intrinsic::x86_avx_vperm2f128_si_256:
9593 case Intrinsic::x86_avx2_vperm2i128:
9594 return DAG.getNode(X86ISD::VPERM2X128, dl, Op.getValueType(),
9595 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
Craig Topperffa6c402012-04-16 07:13:00 +00009596 case Intrinsic::x86_avx2_permd:
9597 case Intrinsic::x86_avx2_permps:
9598 // Operands intentionally swapped. Mask is last operand to intrinsic,
9599 // but second operand for node/intruction.
9600 return DAG.getNode(X86ISD::VPERMV, dl, Op.getValueType(),
9601 Op.getOperand(2), Op.getOperand(1));
Craig Topper98fc7292011-11-19 17:46:46 +00009602
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009603 // ptest and testp intrinsics. The intrinsic these come from are designed to
9604 // return an integer value, not just an instruction so lower it to the ptest
9605 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00009606 case Intrinsic::x86_sse41_ptestz:
9607 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009608 case Intrinsic::x86_sse41_ptestnzc:
9609 case Intrinsic::x86_avx_ptestz_256:
9610 case Intrinsic::x86_avx_ptestc_256:
9611 case Intrinsic::x86_avx_ptestnzc_256:
9612 case Intrinsic::x86_avx_vtestz_ps:
9613 case Intrinsic::x86_avx_vtestc_ps:
9614 case Intrinsic::x86_avx_vtestnzc_ps:
9615 case Intrinsic::x86_avx_vtestz_pd:
9616 case Intrinsic::x86_avx_vtestc_pd:
9617 case Intrinsic::x86_avx_vtestnzc_pd:
9618 case Intrinsic::x86_avx_vtestz_ps_256:
9619 case Intrinsic::x86_avx_vtestc_ps_256:
9620 case Intrinsic::x86_avx_vtestnzc_ps_256:
9621 case Intrinsic::x86_avx_vtestz_pd_256:
9622 case Intrinsic::x86_avx_vtestc_pd_256:
9623 case Intrinsic::x86_avx_vtestnzc_pd_256: {
9624 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00009625 unsigned X86CC = 0;
9626 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00009627 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009628 case Intrinsic::x86_avx_vtestz_ps:
9629 case Intrinsic::x86_avx_vtestz_pd:
9630 case Intrinsic::x86_avx_vtestz_ps_256:
9631 case Intrinsic::x86_avx_vtestz_pd_256:
9632 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009633 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009634 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009635 // ZF = 1
9636 X86CC = X86::COND_E;
9637 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009638 case Intrinsic::x86_avx_vtestc_ps:
9639 case Intrinsic::x86_avx_vtestc_pd:
9640 case Intrinsic::x86_avx_vtestc_ps_256:
9641 case Intrinsic::x86_avx_vtestc_pd_256:
9642 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009643 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009644 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009645 // CF = 1
9646 X86CC = X86::COND_B;
9647 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009648 case Intrinsic::x86_avx_vtestnzc_ps:
9649 case Intrinsic::x86_avx_vtestnzc_pd:
9650 case Intrinsic::x86_avx_vtestnzc_ps_256:
9651 case Intrinsic::x86_avx_vtestnzc_pd_256:
9652 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00009653 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009654 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009655 // ZF and CF = 0
9656 X86CC = X86::COND_A;
9657 break;
9658 }
Eric Christopherfd179292009-08-27 18:07:15 +00009659
Eric Christopher71c67532009-07-29 00:28:05 +00009660 SDValue LHS = Op.getOperand(1);
9661 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009662 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
9663 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00009664 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
9665 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
9666 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00009667 }
Evan Cheng5759f972008-05-04 09:15:50 +00009668
Craig Topper80e46362012-01-23 06:16:53 +00009669 // SSE/AVX shift intrinsics
9670 case Intrinsic::x86_sse2_psll_w:
9671 case Intrinsic::x86_sse2_psll_d:
9672 case Intrinsic::x86_sse2_psll_q:
9673 case Intrinsic::x86_avx2_psll_w:
9674 case Intrinsic::x86_avx2_psll_d:
9675 case Intrinsic::x86_avx2_psll_q:
9676 return DAG.getNode(X86ISD::VSHL, dl, Op.getValueType(),
9677 Op.getOperand(1), Op.getOperand(2));
9678 case Intrinsic::x86_sse2_psrl_w:
9679 case Intrinsic::x86_sse2_psrl_d:
9680 case Intrinsic::x86_sse2_psrl_q:
9681 case Intrinsic::x86_avx2_psrl_w:
9682 case Intrinsic::x86_avx2_psrl_d:
9683 case Intrinsic::x86_avx2_psrl_q:
9684 return DAG.getNode(X86ISD::VSRL, dl, Op.getValueType(),
9685 Op.getOperand(1), Op.getOperand(2));
9686 case Intrinsic::x86_sse2_psra_w:
9687 case Intrinsic::x86_sse2_psra_d:
9688 case Intrinsic::x86_avx2_psra_w:
9689 case Intrinsic::x86_avx2_psra_d:
9690 return DAG.getNode(X86ISD::VSRA, dl, Op.getValueType(),
9691 Op.getOperand(1), Op.getOperand(2));
Evan Cheng5759f972008-05-04 09:15:50 +00009692 case Intrinsic::x86_sse2_pslli_w:
9693 case Intrinsic::x86_sse2_pslli_d:
9694 case Intrinsic::x86_sse2_pslli_q:
Craig Topper80e46362012-01-23 06:16:53 +00009695 case Intrinsic::x86_avx2_pslli_w:
9696 case Intrinsic::x86_avx2_pslli_d:
9697 case Intrinsic::x86_avx2_pslli_q:
9698 return getTargetVShiftNode(X86ISD::VSHLI, dl, Op.getValueType(),
9699 Op.getOperand(1), Op.getOperand(2), DAG);
Evan Cheng5759f972008-05-04 09:15:50 +00009700 case Intrinsic::x86_sse2_psrli_w:
9701 case Intrinsic::x86_sse2_psrli_d:
9702 case Intrinsic::x86_sse2_psrli_q:
Craig Topper80e46362012-01-23 06:16:53 +00009703 case Intrinsic::x86_avx2_psrli_w:
9704 case Intrinsic::x86_avx2_psrli_d:
9705 case Intrinsic::x86_avx2_psrli_q:
9706 return getTargetVShiftNode(X86ISD::VSRLI, dl, Op.getValueType(),
9707 Op.getOperand(1), Op.getOperand(2), DAG);
Evan Cheng5759f972008-05-04 09:15:50 +00009708 case Intrinsic::x86_sse2_psrai_w:
9709 case Intrinsic::x86_sse2_psrai_d:
Craig Topper80e46362012-01-23 06:16:53 +00009710 case Intrinsic::x86_avx2_psrai_w:
9711 case Intrinsic::x86_avx2_psrai_d:
9712 return getTargetVShiftNode(X86ISD::VSRAI, dl, Op.getValueType(),
9713 Op.getOperand(1), Op.getOperand(2), DAG);
9714 // Fix vector shift instructions where the last operand is a non-immediate
9715 // i32 value.
Evan Cheng5759f972008-05-04 09:15:50 +00009716 case Intrinsic::x86_mmx_pslli_w:
9717 case Intrinsic::x86_mmx_pslli_d:
9718 case Intrinsic::x86_mmx_pslli_q:
9719 case Intrinsic::x86_mmx_psrli_w:
9720 case Intrinsic::x86_mmx_psrli_d:
9721 case Intrinsic::x86_mmx_psrli_q:
9722 case Intrinsic::x86_mmx_psrai_w:
9723 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00009724 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00009725 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00009726 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00009727
9728 unsigned NewIntNo = 0;
Evan Cheng5759f972008-05-04 09:15:50 +00009729 switch (IntNo) {
Craig Topper80e46362012-01-23 06:16:53 +00009730 case Intrinsic::x86_mmx_pslli_w:
9731 NewIntNo = Intrinsic::x86_mmx_psll_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009732 break;
Craig Topper80e46362012-01-23 06:16:53 +00009733 case Intrinsic::x86_mmx_pslli_d:
9734 NewIntNo = Intrinsic::x86_mmx_psll_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009735 break;
Craig Topper80e46362012-01-23 06:16:53 +00009736 case Intrinsic::x86_mmx_pslli_q:
9737 NewIntNo = Intrinsic::x86_mmx_psll_q;
Evan Cheng5759f972008-05-04 09:15:50 +00009738 break;
Craig Topper80e46362012-01-23 06:16:53 +00009739 case Intrinsic::x86_mmx_psrli_w:
9740 NewIntNo = Intrinsic::x86_mmx_psrl_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009741 break;
Craig Topper80e46362012-01-23 06:16:53 +00009742 case Intrinsic::x86_mmx_psrli_d:
9743 NewIntNo = Intrinsic::x86_mmx_psrl_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009744 break;
Craig Topper80e46362012-01-23 06:16:53 +00009745 case Intrinsic::x86_mmx_psrli_q:
9746 NewIntNo = Intrinsic::x86_mmx_psrl_q;
Evan Cheng5759f972008-05-04 09:15:50 +00009747 break;
Craig Topper80e46362012-01-23 06:16:53 +00009748 case Intrinsic::x86_mmx_psrai_w:
9749 NewIntNo = Intrinsic::x86_mmx_psra_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009750 break;
Craig Topper80e46362012-01-23 06:16:53 +00009751 case Intrinsic::x86_mmx_psrai_d:
9752 NewIntNo = Intrinsic::x86_mmx_psra_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009753 break;
Craig Topper80e46362012-01-23 06:16:53 +00009754 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00009755 }
Mon P Wangefa42202009-09-03 19:56:25 +00009756
9757 // The vector shift intrinsics with scalars uses 32b shift amounts but
9758 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
9759 // to be zero.
Craig Topper80e46362012-01-23 06:16:53 +00009760 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, ShAmt,
9761 DAG.getConstant(0, MVT::i32));
Dale Johannesen0488fb62010-09-30 23:57:10 +00009762// FIXME this must be lowered to get rid of the invalid type.
Mon P Wangefa42202009-09-03 19:56:25 +00009763
Owen Andersone50ed302009-08-10 22:56:29 +00009764 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009765 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009766 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009767 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00009768 Op.getOperand(1), ShAmt);
9769 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00009770 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00009771}
Evan Cheng72261582005-12-20 06:22:03 +00009772
Dan Gohmand858e902010-04-17 15:26:15 +00009773SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
9774 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00009775 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9776 MFI->setReturnAddressIsTaken(true);
9777
Bill Wendling64e87322009-01-16 19:25:27 +00009778 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009779 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00009780
9781 if (Depth > 0) {
9782 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
9783 SDValue Offset =
9784 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00009785 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009786 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00009787 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009788 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009789 MachinePointerInfo(), false, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00009790 }
9791
9792 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00009793 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00009794 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009795 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00009796}
9797
Dan Gohmand858e902010-04-17 15:26:15 +00009798SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00009799 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9800 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00009801
Owen Andersone50ed302009-08-10 22:56:29 +00009802 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009803 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00009804 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
9805 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00009806 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00009807 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +00009808 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
9809 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009810 false, false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00009811 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00009812}
9813
Dan Gohman475871a2008-07-27 21:46:04 +00009814SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009815 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009816 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009817}
9818
Dan Gohmand858e902010-04-17 15:26:15 +00009819SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009820 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00009821 SDValue Chain = Op.getOperand(0);
9822 SDValue Offset = Op.getOperand(1);
9823 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009824 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009825
Dan Gohmand8816272010-08-11 18:14:00 +00009826 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
9827 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
9828 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009829 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009830
Dan Gohmand8816272010-08-11 18:14:00 +00009831 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
9832 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009833 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009834 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
9835 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00009836 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009837 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009838
Dale Johannesene4d209d2009-02-03 20:21:25 +00009839 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009840 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009841 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009842}
9843
Duncan Sands4a544a72011-09-06 13:37:06 +00009844SDValue X86TargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
9845 SelectionDAG &DAG) const {
9846 return Op.getOperand(0);
9847}
9848
9849SDValue X86TargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
9850 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009851 SDValue Root = Op.getOperand(0);
9852 SDValue Trmp = Op.getOperand(1); // trampoline
9853 SDValue FPtr = Op.getOperand(2); // nested function
9854 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009855 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009856
Dan Gohman69de1932008-02-06 22:27:42 +00009857 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009858
9859 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00009860 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00009861
9862 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00009863 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
9864 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00009865
Evan Cheng0e6a0522011-07-18 20:57:22 +00009866 const unsigned char N86R10 = X86_MC::getX86RegNum(X86::R10);
9867 const unsigned char N86R11 = X86_MC::getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00009868
9869 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
9870
9871 // Load the pointer to the nested function into R11.
9872 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00009873 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00009874 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009875 Addr, MachinePointerInfo(TrmpAddr),
9876 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009877
Owen Anderson825b72b2009-08-11 20:47:22 +00009878 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9879 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009880 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
9881 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +00009882 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009883
9884 // Load the 'nest' parameter value into R10.
9885 // R10 is specified in X86CallingConv.td
9886 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00009887 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9888 DAG.getConstant(10, MVT::i64));
9889 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009890 Addr, MachinePointerInfo(TrmpAddr, 10),
9891 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009892
Owen Anderson825b72b2009-08-11 20:47:22 +00009893 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9894 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009895 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
9896 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +00009897 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009898
9899 // Jump to the nested function.
9900 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00009901 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9902 DAG.getConstant(20, MVT::i64));
9903 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009904 Addr, MachinePointerInfo(TrmpAddr, 20),
9905 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009906
9907 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00009908 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9909 DAG.getConstant(22, MVT::i64));
9910 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009911 MachinePointerInfo(TrmpAddr, 22),
9912 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009913
Duncan Sands4a544a72011-09-06 13:37:06 +00009914 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009915 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00009916 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00009917 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00009918 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00009919 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009920
9921 switch (CC) {
9922 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009923 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009924 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009925 case CallingConv::X86_StdCall: {
9926 // Pass 'nest' parameter in ECX.
9927 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009928 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009929
9930 // Check that ECX wasn't needed by an 'inreg' parameter.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009931 FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00009932 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009933
Chris Lattner58d74912008-03-12 17:45:29 +00009934 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00009935 unsigned InRegCount = 0;
9936 unsigned Idx = 1;
9937
9938 for (FunctionType::param_iterator I = FTy->param_begin(),
9939 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00009940 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00009941 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009942 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009943
9944 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +00009945 report_fatal_error("Nest register in use - reduce number of inreg"
9946 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009947 }
9948 }
9949 break;
9950 }
9951 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00009952 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00009953 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009954 // Pass 'nest' parameter in EAX.
9955 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009956 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009957 break;
9958 }
9959
Dan Gohman475871a2008-07-27 21:46:04 +00009960 SDValue OutChains[4];
9961 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009962
Owen Anderson825b72b2009-08-11 20:47:22 +00009963 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9964 DAG.getConstant(10, MVT::i32));
9965 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009966
Chris Lattnera62fe662010-02-05 19:20:30 +00009967 // This is storing the opcode for MOV32ri.
9968 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Evan Cheng0e6a0522011-07-18 20:57:22 +00009969 const unsigned char N86Reg = X86_MC::getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00009970 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009971 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009972 Trmp, MachinePointerInfo(TrmpAddr),
9973 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009974
Owen Anderson825b72b2009-08-11 20:47:22 +00009975 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9976 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009977 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
9978 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +00009979 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009980
Chris Lattnera62fe662010-02-05 19:20:30 +00009981 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00009982 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9983 DAG.getConstant(5, MVT::i32));
9984 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009985 MachinePointerInfo(TrmpAddr, 5),
9986 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009987
Owen Anderson825b72b2009-08-11 20:47:22 +00009988 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9989 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009990 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
9991 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +00009992 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009993
Duncan Sands4a544a72011-09-06 13:37:06 +00009994 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009995 }
9996}
9997
Dan Gohmand858e902010-04-17 15:26:15 +00009998SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
9999 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010000 /*
10001 The rounding mode is in bits 11:10 of FPSR, and has the following
10002 settings:
10003 00 Round to nearest
10004 01 Round to -inf
10005 10 Round to +inf
10006 11 Round to 0
10007
10008 FLT_ROUNDS, on the other hand, expects the following:
10009 -1 Undefined
10010 0 Round to 0
10011 1 Round to nearest
10012 2 Round to +inf
10013 3 Round to -inf
10014
10015 To perform the conversion, we do:
10016 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
10017 */
10018
10019 MachineFunction &MF = DAG.getMachineFunction();
10020 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000010021 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010022 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +000010023 EVT VT = Op.getValueType();
Chris Lattner2156b792010-09-22 01:11:26 +000010024 DebugLoc DL = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010025
10026 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +000010027 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +000010028 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010029
Michael J. Spencerec38de22010-10-10 22:04:20 +000010030
Chris Lattner2156b792010-09-22 01:11:26 +000010031 MachineMemOperand *MMO =
10032 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
10033 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010034
Chris Lattner2156b792010-09-22 01:11:26 +000010035 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
10036 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
10037 DAG.getVTList(MVT::Other),
10038 Ops, 2, MVT::i16, MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010039
10040 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +000010041 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +000010042 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010043
10044 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +000010045 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +000010046 DAG.getNode(ISD::SRL, DL, MVT::i16,
10047 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +000010048 CWD, DAG.getConstant(0x800, MVT::i16)),
10049 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +000010050 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +000010051 DAG.getNode(ISD::SRL, DL, MVT::i16,
10052 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +000010053 CWD, DAG.getConstant(0x400, MVT::i16)),
10054 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010055
Dan Gohman475871a2008-07-27 21:46:04 +000010056 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +000010057 DAG.getNode(ISD::AND, DL, MVT::i16,
10058 DAG.getNode(ISD::ADD, DL, MVT::i16,
10059 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +000010060 DAG.getConstant(1, MVT::i16)),
10061 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010062
10063
Duncan Sands83ec4b62008-06-06 12:08:01 +000010064 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +000010065 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010066}
10067
Dan Gohmand858e902010-04-17 15:26:15 +000010068SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010069 EVT VT = Op.getValueType();
10070 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010071 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010072 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000010073
10074 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010075 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +000010076 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +000010077 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +000010078 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010079 }
Evan Cheng18efe262007-12-14 02:13:44 +000010080
Evan Cheng152804e2007-12-14 08:30:15 +000010081 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010082 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010083 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010084
10085 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010086 SDValue Ops[] = {
10087 Op,
10088 DAG.getConstant(NumBits+NumBits-1, OpVT),
10089 DAG.getConstant(X86::COND_E, MVT::i8),
10090 Op.getValue(1)
10091 };
10092 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +000010093
10094 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +000010095 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +000010096
Owen Anderson825b72b2009-08-11 20:47:22 +000010097 if (VT == MVT::i8)
10098 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010099 return Op;
10100}
10101
Chandler Carruthacc068e2011-12-24 10:55:54 +000010102SDValue X86TargetLowering::LowerCTLZ_ZERO_UNDEF(SDValue Op,
10103 SelectionDAG &DAG) const {
10104 EVT VT = Op.getValueType();
10105 EVT OpVT = VT;
10106 unsigned NumBits = VT.getSizeInBits();
10107 DebugLoc dl = Op.getDebugLoc();
10108
10109 Op = Op.getOperand(0);
10110 if (VT == MVT::i8) {
10111 // Zero extend to i32 since there is not an i8 bsr.
10112 OpVT = MVT::i32;
10113 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
10114 }
10115
10116 // Issue a bsr (scan bits in reverse).
10117 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
10118 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
10119
10120 // And xor with NumBits-1.
10121 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
10122
10123 if (VT == MVT::i8)
10124 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
10125 return Op;
10126}
10127
Dan Gohmand858e902010-04-17 15:26:15 +000010128SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010129 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +000010130 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010131 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000010132 Op = Op.getOperand(0);
Evan Cheng152804e2007-12-14 08:30:15 +000010133
10134 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Chandler Carruth77821022011-12-24 12:12:34 +000010135 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010136 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010137
10138 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010139 SDValue Ops[] = {
10140 Op,
Chandler Carruth77821022011-12-24 12:12:34 +000010141 DAG.getConstant(NumBits, VT),
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010142 DAG.getConstant(X86::COND_E, MVT::i8),
10143 Op.getValue(1)
10144 };
Chandler Carruth77821022011-12-24 12:12:34 +000010145 return DAG.getNode(X86ISD::CMOV, dl, VT, Ops, array_lengthof(Ops));
Evan Cheng18efe262007-12-14 02:13:44 +000010146}
10147
Craig Topper13894fa2011-08-24 06:14:18 +000010148// Lower256IntArith - Break a 256-bit integer operation into two new 128-bit
10149// ones, and then concatenate the result back.
10150static SDValue Lower256IntArith(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +000010151 EVT VT = Op.getValueType();
Craig Topper13894fa2011-08-24 06:14:18 +000010152
10153 assert(VT.getSizeInBits() == 256 && VT.isInteger() &&
10154 "Unsupported value type for operation");
10155
10156 int NumElems = VT.getVectorNumElements();
10157 DebugLoc dl = Op.getDebugLoc();
10158 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
10159 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
10160
10161 // Extract the LHS vectors
10162 SDValue LHS = Op.getOperand(0);
10163 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
10164 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
10165
10166 // Extract the RHS vectors
10167 SDValue RHS = Op.getOperand(1);
10168 SDValue RHS1 = Extract128BitVector(RHS, Idx0, DAG, dl);
10169 SDValue RHS2 = Extract128BitVector(RHS, Idx1, DAG, dl);
10170
10171 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10172 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10173
10174 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
10175 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1),
10176 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2));
10177}
10178
10179SDValue X86TargetLowering::LowerADD(SDValue Op, SelectionDAG &DAG) const {
10180 assert(Op.getValueType().getSizeInBits() == 256 &&
10181 Op.getValueType().isInteger() &&
10182 "Only handle AVX 256-bit vector integer operation");
10183 return Lower256IntArith(Op, DAG);
10184}
10185
10186SDValue X86TargetLowering::LowerSUB(SDValue Op, SelectionDAG &DAG) const {
10187 assert(Op.getValueType().getSizeInBits() == 256 &&
10188 Op.getValueType().isInteger() &&
10189 "Only handle AVX 256-bit vector integer operation");
10190 return Lower256IntArith(Op, DAG);
10191}
10192
10193SDValue X86TargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
10194 EVT VT = Op.getValueType();
10195
10196 // Decompose 256-bit ops into smaller 128-bit ops.
Craig Topperaaa643c2011-11-09 07:28:55 +000010197 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper13894fa2011-08-24 06:14:18 +000010198 return Lower256IntArith(Op, DAG);
10199
Craig Topper5b209e82012-02-05 03:14:49 +000010200 assert((VT == MVT::v2i64 || VT == MVT::v4i64) &&
10201 "Only know how to lower V2I64/V4I64 multiply");
10202
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010203 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +000010204
Craig Topper5b209e82012-02-05 03:14:49 +000010205 // Ahi = psrlqi(a, 32);
10206 // Bhi = psrlqi(b, 32);
10207 //
10208 // AloBlo = pmuludq(a, b);
10209 // AloBhi = pmuludq(a, Bhi);
10210 // AhiBlo = pmuludq(Ahi, b);
10211
10212 // AloBhi = psllqi(AloBhi, 32);
10213 // AhiBlo = psllqi(AhiBlo, 32);
10214 // return AloBlo + AloBhi + AhiBlo;
10215
Craig Topperaaa643c2011-11-09 07:28:55 +000010216 SDValue A = Op.getOperand(0);
10217 SDValue B = Op.getOperand(1);
10218
Craig Topper5b209e82012-02-05 03:14:49 +000010219 SDValue ShAmt = DAG.getConstant(32, MVT::i32);
Craig Topperaaa643c2011-11-09 07:28:55 +000010220
Craig Topper5b209e82012-02-05 03:14:49 +000010221 SDValue Ahi = DAG.getNode(X86ISD::VSRLI, dl, VT, A, ShAmt);
10222 SDValue Bhi = DAG.getNode(X86ISD::VSRLI, dl, VT, B, ShAmt);
Craig Topperaaa643c2011-11-09 07:28:55 +000010223
Craig Topper5b209e82012-02-05 03:14:49 +000010224 // Bit cast to 32-bit vectors for MULUDQ
10225 EVT MulVT = (VT == MVT::v2i64) ? MVT::v4i32 : MVT::v8i32;
10226 A = DAG.getNode(ISD::BITCAST, dl, MulVT, A);
10227 B = DAG.getNode(ISD::BITCAST, dl, MulVT, B);
10228 Ahi = DAG.getNode(ISD::BITCAST, dl, MulVT, Ahi);
10229 Bhi = DAG.getNode(ISD::BITCAST, dl, MulVT, Bhi);
Craig Topperaaa643c2011-11-09 07:28:55 +000010230
Craig Topper5b209e82012-02-05 03:14:49 +000010231 SDValue AloBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, B);
10232 SDValue AloBhi = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, Bhi);
10233 SDValue AhiBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, Ahi, B);
Craig Topperaaa643c2011-11-09 07:28:55 +000010234
Craig Topper5b209e82012-02-05 03:14:49 +000010235 AloBhi = DAG.getNode(X86ISD::VSHLI, dl, VT, AloBhi, ShAmt);
10236 AhiBlo = DAG.getNode(X86ISD::VSHLI, dl, VT, AhiBlo, ShAmt);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010237
Dale Johannesene4d209d2009-02-03 20:21:25 +000010238 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
Craig Topper5b209e82012-02-05 03:14:49 +000010239 return DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010240}
10241
Nadav Rotem43012222011-05-11 08:12:09 +000010242SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
10243
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010244 EVT VT = Op.getValueType();
10245 DebugLoc dl = Op.getDebugLoc();
10246 SDValue R = Op.getOperand(0);
Nadav Rotem43012222011-05-11 08:12:09 +000010247 SDValue Amt = Op.getOperand(1);
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010248 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010249
Craig Topper1accb7e2012-01-10 06:54:16 +000010250 if (!Subtarget->hasSSE2())
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +000010251 return SDValue();
10252
Nadav Rotem43012222011-05-11 08:12:09 +000010253 // Optimize shl/srl/sra with constant shift amount.
10254 if (isSplatVector(Amt.getNode())) {
10255 SDValue SclrAmt = Amt->getOperand(0);
10256 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt)) {
10257 uint64_t ShiftAmt = C->getZExtValue();
10258
Craig Toppered2e13d2012-01-22 19:15:14 +000010259 if (VT == MVT::v2i64 || VT == MVT::v4i32 || VT == MVT::v8i16 ||
10260 (Subtarget->hasAVX2() &&
10261 (VT == MVT::v4i64 || VT == MVT::v8i32 || VT == MVT::v16i16))) {
10262 if (Op.getOpcode() == ISD::SHL)
10263 return DAG.getNode(X86ISD::VSHLI, dl, VT, R,
10264 DAG.getConstant(ShiftAmt, MVT::i32));
10265 if (Op.getOpcode() == ISD::SRL)
10266 return DAG.getNode(X86ISD::VSRLI, dl, VT, R,
10267 DAG.getConstant(ShiftAmt, MVT::i32));
10268 if (Op.getOpcode() == ISD::SRA && VT != MVT::v2i64 && VT != MVT::v4i64)
10269 return DAG.getNode(X86ISD::VSRAI, dl, VT, R,
10270 DAG.getConstant(ShiftAmt, MVT::i32));
Benjamin Kramerdade3c12011-10-30 17:31:21 +000010271 }
10272
Craig Toppered2e13d2012-01-22 19:15:14 +000010273 if (VT == MVT::v16i8) {
10274 if (Op.getOpcode() == ISD::SHL) {
10275 // Make a large shift.
10276 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, R,
10277 DAG.getConstant(ShiftAmt, MVT::i32));
10278 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
10279 // Zero out the rightmost bits.
10280 SmallVector<SDValue, 16> V(16,
10281 DAG.getConstant(uint8_t(-1U << ShiftAmt),
10282 MVT::i8));
10283 return DAG.getNode(ISD::AND, dl, VT, SHL,
10284 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010285 }
Craig Toppered2e13d2012-01-22 19:15:14 +000010286 if (Op.getOpcode() == ISD::SRL) {
10287 // Make a large shift.
10288 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v8i16, R,
10289 DAG.getConstant(ShiftAmt, MVT::i32));
10290 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
10291 // Zero out the leftmost bits.
10292 SmallVector<SDValue, 16> V(16,
10293 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10294 MVT::i8));
10295 return DAG.getNode(ISD::AND, dl, VT, SRL,
10296 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
10297 }
10298 if (Op.getOpcode() == ISD::SRA) {
10299 if (ShiftAmt == 7) {
10300 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000010301 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000010302 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Toppered2e13d2012-01-22 19:15:14 +000010303 }
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010304
Craig Toppered2e13d2012-01-22 19:15:14 +000010305 // R s>> a === ((R u>> a) ^ m) - m
10306 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10307 SmallVector<SDValue, 16> V(16, DAG.getConstant(128 >> ShiftAmt,
10308 MVT::i8));
10309 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16);
10310 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10311 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10312 return Res;
10313 }
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010314 }
Craig Topper46154eb2011-11-11 07:39:23 +000010315
Craig Topper0d86d462011-11-20 00:12:05 +000010316 if (Subtarget->hasAVX2() && VT == MVT::v32i8) {
10317 if (Op.getOpcode() == ISD::SHL) {
10318 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000010319 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v16i16, R,
10320 DAG.getConstant(ShiftAmt, MVT::i32));
10321 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
Craig Topper0d86d462011-11-20 00:12:05 +000010322 // Zero out the rightmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000010323 SmallVector<SDValue, 32> V(32,
10324 DAG.getConstant(uint8_t(-1U << ShiftAmt),
10325 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000010326 return DAG.getNode(ISD::AND, dl, VT, SHL,
10327 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
Craig Topper46154eb2011-11-11 07:39:23 +000010328 }
Craig Topper0d86d462011-11-20 00:12:05 +000010329 if (Op.getOpcode() == ISD::SRL) {
10330 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000010331 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v16i16, R,
10332 DAG.getConstant(ShiftAmt, MVT::i32));
10333 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
Craig Topper0d86d462011-11-20 00:12:05 +000010334 // Zero out the leftmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000010335 SmallVector<SDValue, 32> V(32,
10336 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10337 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000010338 return DAG.getNode(ISD::AND, dl, VT, SRL,
10339 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
10340 }
10341 if (Op.getOpcode() == ISD::SRA) {
10342 if (ShiftAmt == 7) {
10343 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000010344 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000010345 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Topper0d86d462011-11-20 00:12:05 +000010346 }
10347
10348 // R s>> a === ((R u>> a) ^ m) - m
10349 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10350 SmallVector<SDValue, 32> V(32, DAG.getConstant(128 >> ShiftAmt,
10351 MVT::i8));
10352 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32);
10353 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10354 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10355 return Res;
10356 }
10357 }
Nadav Rotem43012222011-05-11 08:12:09 +000010358 }
10359 }
10360
10361 // Lower SHL with variable shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +000010362 if (VT == MVT::v4i32 && Op->getOpcode() == ISD::SHL) {
Craig Toppered2e13d2012-01-22 19:15:14 +000010363 Op = DAG.getNode(X86ISD::VSHLI, dl, VT, Op.getOperand(1),
10364 DAG.getConstant(23, MVT::i32));
Nate Begeman51409212010-07-28 00:21:48 +000010365
Chris Lattner7302d802012-02-06 21:56:39 +000010366 const uint32_t CV[] = { 0x3f800000U, 0x3f800000U, 0x3f800000U, 0x3f800000U};
10367 Constant *C = ConstantDataVector::get(*Context, CV);
Nate Begeman51409212010-07-28 00:21:48 +000010368 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
10369 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +000010370 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010371 false, false, false, 16);
Nate Begeman51409212010-07-28 00:21:48 +000010372
10373 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010374 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010375 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
10376 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
10377 }
Nadav Rotem43012222011-05-11 08:12:09 +000010378 if (VT == MVT::v16i8 && Op->getOpcode() == ISD::SHL) {
Craig Topper8b5a6b62012-01-17 08:23:44 +000010379 assert(Subtarget->hasSSE2() && "Need SSE2 for pslli/pcmpeq.");
Lang Hames8b99c1e2011-12-17 01:08:46 +000010380
Nate Begeman51409212010-07-28 00:21:48 +000010381 // a = a << 5;
Craig Toppered2e13d2012-01-22 19:15:14 +000010382 Op = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, Op.getOperand(1),
10383 DAG.getConstant(5, MVT::i32));
10384 Op = DAG.getNode(ISD::BITCAST, dl, VT, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010385
Lang Hames8b99c1e2011-12-17 01:08:46 +000010386 // Turn 'a' into a mask suitable for VSELECT
10387 SDValue VSelM = DAG.getConstant(0x80, VT);
10388 SDValue OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010389 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Nate Begeman51409212010-07-28 00:21:48 +000010390
Lang Hames8b99c1e2011-12-17 01:08:46 +000010391 SDValue CM1 = DAG.getConstant(0x0f, VT);
10392 SDValue CM2 = DAG.getConstant(0x3f, VT);
Nate Begeman51409212010-07-28 00:21:48 +000010393
Lang Hames8b99c1e2011-12-17 01:08:46 +000010394 // r = VSELECT(r, psllw(r & (char16)15, 4), a);
10395 SDValue M = DAG.getNode(ISD::AND, dl, VT, R, CM1);
Craig Toppered2e13d2012-01-22 19:15:14 +000010396 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
10397 DAG.getConstant(4, MVT::i32), DAG);
10398 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010399 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10400
Nate Begeman51409212010-07-28 00:21:48 +000010401 // a += a
10402 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010403 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010404 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010405
Lang Hames8b99c1e2011-12-17 01:08:46 +000010406 // r = VSELECT(r, psllw(r & (char16)63, 2), a);
10407 M = DAG.getNode(ISD::AND, dl, VT, R, CM2);
Craig Toppered2e13d2012-01-22 19:15:14 +000010408 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
10409 DAG.getConstant(2, MVT::i32), DAG);
10410 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010411 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10412
Nate Begeman51409212010-07-28 00:21:48 +000010413 // a += a
10414 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010415 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010416 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010417
Lang Hames8b99c1e2011-12-17 01:08:46 +000010418 // return VSELECT(r, r+r, a);
10419 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel,
Lang Hamesa0a25132011-12-15 18:57:27 +000010420 DAG.getNode(ISD::ADD, dl, VT, R, R), R);
Nate Begeman51409212010-07-28 00:21:48 +000010421 return R;
10422 }
Craig Topper46154eb2011-11-11 07:39:23 +000010423
10424 // Decompose 256-bit shifts into smaller 128-bit shifts.
10425 if (VT.getSizeInBits() == 256) {
Craig Toppered2e13d2012-01-22 19:15:14 +000010426 unsigned NumElems = VT.getVectorNumElements();
Craig Topper46154eb2011-11-11 07:39:23 +000010427 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10428 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10429
10430 // Extract the two vectors
10431 SDValue V1 = Extract128BitVector(R, DAG.getConstant(0, MVT::i32), DAG, dl);
10432 SDValue V2 = Extract128BitVector(R, DAG.getConstant(NumElems/2, MVT::i32),
10433 DAG, dl);
10434
10435 // Recreate the shift amount vectors
10436 SDValue Amt1, Amt2;
10437 if (Amt.getOpcode() == ISD::BUILD_VECTOR) {
10438 // Constant shift amount
10439 SmallVector<SDValue, 4> Amt1Csts;
10440 SmallVector<SDValue, 4> Amt2Csts;
Craig Toppered2e13d2012-01-22 19:15:14 +000010441 for (unsigned i = 0; i != NumElems/2; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000010442 Amt1Csts.push_back(Amt->getOperand(i));
Craig Toppered2e13d2012-01-22 19:15:14 +000010443 for (unsigned i = NumElems/2; i != NumElems; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000010444 Amt2Csts.push_back(Amt->getOperand(i));
10445
10446 Amt1 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10447 &Amt1Csts[0], NumElems/2);
10448 Amt2 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10449 &Amt2Csts[0], NumElems/2);
10450 } else {
10451 // Variable shift amount
10452 Amt1 = Extract128BitVector(Amt, DAG.getConstant(0, MVT::i32), DAG, dl);
10453 Amt2 = Extract128BitVector(Amt, DAG.getConstant(NumElems/2, MVT::i32),
10454 DAG, dl);
10455 }
10456
10457 // Issue new vector shifts for the smaller types
10458 V1 = DAG.getNode(Op.getOpcode(), dl, NewVT, V1, Amt1);
10459 V2 = DAG.getNode(Op.getOpcode(), dl, NewVT, V2, Amt2);
10460
10461 // Concatenate the result back
10462 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, V1, V2);
10463 }
10464
Nate Begeman51409212010-07-28 00:21:48 +000010465 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010466}
Mon P Wangaf9b9522008-12-18 21:42:19 +000010467
Dan Gohmand858e902010-04-17 15:26:15 +000010468SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +000010469 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
10470 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +000010471 // looks for this combo and may remove the "setcc" instruction if the "setcc"
10472 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +000010473 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +000010474 SDValue LHS = N->getOperand(0);
10475 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +000010476 unsigned BaseOp = 0;
10477 unsigned Cond = 0;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010478 DebugLoc DL = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +000010479 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010480 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +000010481 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +000010482 // A subtract of one will be selected as a INC. Note that INC doesn't
10483 // set CF, so we can't do this for UADDO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010484 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10485 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010486 BaseOp = X86ISD::INC;
10487 Cond = X86::COND_O;
10488 break;
10489 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010490 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +000010491 Cond = X86::COND_O;
10492 break;
10493 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010494 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +000010495 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010496 break;
10497 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +000010498 // A subtract of one will be selected as a DEC. Note that DEC doesn't
10499 // set CF, so we can't do this for USUBO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010500 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10501 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010502 BaseOp = X86ISD::DEC;
10503 Cond = X86::COND_O;
10504 break;
10505 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010506 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +000010507 Cond = X86::COND_O;
10508 break;
10509 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010510 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +000010511 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010512 break;
10513 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +000010514 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +000010515 Cond = X86::COND_O;
10516 break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010517 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
10518 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
10519 MVT::i32);
10520 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010521
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010522 SDValue SetCC =
10523 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10524 DAG.getConstant(X86::COND_O, MVT::i32),
10525 SDValue(Sum.getNode(), 2));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010526
Dan Gohman6e5fda22011-07-22 18:45:15 +000010527 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010528 }
Bill Wendling74c37652008-12-09 22:08:41 +000010529 }
Bill Wendling3fafd932008-11-26 22:37:40 +000010530
Bill Wendling61edeb52008-12-02 01:06:39 +000010531 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010532 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010533 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +000010534
Bill Wendling61edeb52008-12-02 01:06:39 +000010535 SDValue SetCC =
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010536 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
10537 DAG.getConstant(Cond, MVT::i32),
10538 SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +000010539
Dan Gohman6e5fda22011-07-22 18:45:15 +000010540 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Bill Wendling41ea7e72008-11-24 19:21:46 +000010541}
10542
Chad Rosier30450e82011-12-22 22:35:21 +000010543SDValue X86TargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
10544 SelectionDAG &DAG) const {
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010545 DebugLoc dl = Op.getDebugLoc();
Craig Toppera124f942011-11-21 01:12:36 +000010546 EVT ExtraVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
10547 EVT VT = Op.getValueType();
10548
Craig Toppered2e13d2012-01-22 19:15:14 +000010549 if (!Subtarget->hasSSE2() || !VT.isVector())
10550 return SDValue();
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010551
Craig Toppered2e13d2012-01-22 19:15:14 +000010552 unsigned BitsDiff = VT.getScalarType().getSizeInBits() -
10553 ExtraVT.getScalarType().getSizeInBits();
10554 SDValue ShAmt = DAG.getConstant(BitsDiff, MVT::i32);
10555
10556 switch (VT.getSimpleVT().SimpleTy) {
10557 default: return SDValue();
10558 case MVT::v8i32:
10559 case MVT::v16i16:
10560 if (!Subtarget->hasAVX())
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010561 return SDValue();
Craig Toppered2e13d2012-01-22 19:15:14 +000010562 if (!Subtarget->hasAVX2()) {
10563 // needs to be split
10564 int NumElems = VT.getVectorNumElements();
10565 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
10566 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
Craig Toppera124f942011-11-21 01:12:36 +000010567
Craig Toppered2e13d2012-01-22 19:15:14 +000010568 // Extract the LHS vectors
10569 SDValue LHS = Op.getOperand(0);
10570 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
10571 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
Craig Toppera124f942011-11-21 01:12:36 +000010572
Craig Toppered2e13d2012-01-22 19:15:14 +000010573 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10574 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
Craig Toppera124f942011-11-21 01:12:36 +000010575
Craig Toppered2e13d2012-01-22 19:15:14 +000010576 EVT ExtraEltVT = ExtraVT.getVectorElementType();
10577 int ExtraNumElems = ExtraVT.getVectorNumElements();
10578 ExtraVT = EVT::getVectorVT(*DAG.getContext(), ExtraEltVT,
10579 ExtraNumElems/2);
10580 SDValue Extra = DAG.getValueType(ExtraVT);
Craig Toppera124f942011-11-21 01:12:36 +000010581
Craig Toppered2e13d2012-01-22 19:15:14 +000010582 LHS1 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, Extra);
10583 LHS2 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, Extra);
Craig Toppera124f942011-11-21 01:12:36 +000010584
Craig Toppered2e13d2012-01-22 19:15:14 +000010585 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, LHS1, LHS2);;
10586 }
10587 // fall through
10588 case MVT::v4i32:
10589 case MVT::v8i16: {
10590 SDValue Tmp1 = getTargetVShiftNode(X86ISD::VSHLI, dl, VT,
10591 Op.getOperand(0), ShAmt, DAG);
10592 return getTargetVShiftNode(X86ISD::VSRAI, dl, VT, Tmp1, ShAmt, DAG);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010593 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010594 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010595}
10596
10597
Eric Christopher9a9d2752010-07-22 02:48:34 +000010598SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
10599 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010600
Eric Christopher77ed1352011-07-08 00:04:56 +000010601 // Go ahead and emit the fence on x86-64 even if we asked for no-sse2.
10602 // There isn't any reason to disable it if the target processor supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010603 if (!Subtarget->hasSSE2() && !Subtarget->is64Bit()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +000010604 SDValue Chain = Op.getOperand(0);
Eric Christopher77ed1352011-07-08 00:04:56 +000010605 SDValue Zero = DAG.getConstant(0, MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +000010606 SDValue Ops[] = {
10607 DAG.getRegister(X86::ESP, MVT::i32), // Base
10608 DAG.getTargetConstant(1, MVT::i8), // Scale
10609 DAG.getRegister(0, MVT::i32), // Index
10610 DAG.getTargetConstant(0, MVT::i32), // Disp
10611 DAG.getRegister(0, MVT::i32), // Segment.
10612 Zero,
10613 Chain
10614 };
Michael J. Spencerec38de22010-10-10 22:04:20 +000010615 SDNode *Res =
Eric Christopherc0b2a202010-08-14 21:51:50 +000010616 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10617 array_lengthof(Ops));
10618 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +000010619 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000010620
Eric Christopher9a9d2752010-07-22 02:48:34 +000010621 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +000010622 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +000010623 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010624
Chris Lattner132929a2010-08-14 17:26:09 +000010625 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
10626 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
10627 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
10628 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010629
Chris Lattner132929a2010-08-14 17:26:09 +000010630 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
10631 if (!Op1 && !Op2 && !Op3 && Op4)
10632 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010633
Chris Lattner132929a2010-08-14 17:26:09 +000010634 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
10635 if (Op1 && !Op2 && !Op3 && !Op4)
10636 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010637
10638 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
Chris Lattner132929a2010-08-14 17:26:09 +000010639 // (MFENCE)>;
10640 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +000010641}
10642
Eli Friedman14648462011-07-27 22:21:52 +000010643SDValue X86TargetLowering::LowerATOMIC_FENCE(SDValue Op,
10644 SelectionDAG &DAG) const {
10645 DebugLoc dl = Op.getDebugLoc();
10646 AtomicOrdering FenceOrdering = static_cast<AtomicOrdering>(
10647 cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue());
10648 SynchronizationScope FenceScope = static_cast<SynchronizationScope>(
10649 cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue());
10650
10651 // The only fence that needs an instruction is a sequentially-consistent
10652 // cross-thread fence.
10653 if (FenceOrdering == SequentiallyConsistent && FenceScope == CrossThread) {
10654 // Use mfence if we have SSE2 or we're on x86-64 (even if we asked for
10655 // no-sse2). There isn't any reason to disable it if the target processor
10656 // supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010657 if (Subtarget->hasSSE2() || Subtarget->is64Bit())
Eli Friedman14648462011-07-27 22:21:52 +000010658 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
10659
10660 SDValue Chain = Op.getOperand(0);
10661 SDValue Zero = DAG.getConstant(0, MVT::i32);
10662 SDValue Ops[] = {
10663 DAG.getRegister(X86::ESP, MVT::i32), // Base
10664 DAG.getTargetConstant(1, MVT::i8), // Scale
10665 DAG.getRegister(0, MVT::i32), // Index
10666 DAG.getTargetConstant(0, MVT::i32), // Disp
10667 DAG.getRegister(0, MVT::i32), // Segment.
10668 Zero,
10669 Chain
10670 };
10671 SDNode *Res =
10672 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10673 array_lengthof(Ops));
10674 return SDValue(Res, 0);
10675 }
10676
10677 // MEMBARRIER is a compiler barrier; it codegens to a no-op.
10678 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
10679}
10680
10681
Dan Gohmand858e902010-04-17 15:26:15 +000010682SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010683 EVT T = Op.getValueType();
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010684 DebugLoc DL = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +000010685 unsigned Reg = 0;
10686 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +000010687 switch(T.getSimpleVT().SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +000010688 default: llvm_unreachable("Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +000010689 case MVT::i8: Reg = X86::AL; size = 1; break;
10690 case MVT::i16: Reg = X86::AX; size = 2; break;
10691 case MVT::i32: Reg = X86::EAX; size = 4; break;
10692 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +000010693 assert(Subtarget->is64Bit() && "Node not type legal!");
10694 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +000010695 break;
Bill Wendling61edeb52008-12-02 01:06:39 +000010696 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010697 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +000010698 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +000010699 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010700 Op.getOperand(1),
10701 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +000010702 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010703 cpIn.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010704 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010705 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
10706 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
10707 Ops, 5, T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +000010708 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010709 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +000010710 return cpOut;
10711}
10712
Duncan Sands1607f052008-12-01 11:39:25 +000010713SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +000010714 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +000010715 assert(Subtarget->is64Bit() && "Result not type legalized?");
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010716 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010717 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010718 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010719 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010720 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
10721 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +000010722 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +000010723 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
10724 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +000010725 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +000010726 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +000010727 rdx.getValue(1)
10728 };
Dale Johannesene4d209d2009-02-03 20:21:25 +000010729 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010730}
10731
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010732SDValue X86TargetLowering::LowerBITCAST(SDValue Op,
Dale Johannesen7d07b482010-05-21 00:52:33 +000010733 SelectionDAG &DAG) const {
10734 EVT SrcVT = Op.getOperand(0).getValueType();
10735 EVT DstVT = Op.getValueType();
Craig Topper1accb7e2012-01-10 06:54:16 +000010736 assert(Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
Chris Lattner2a786eb2010-12-19 20:19:20 +000010737 Subtarget->hasMMX() && "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +000010738 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +000010739 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010740 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +000010741 // i64 <=> MMX conversions are Legal.
10742 if (SrcVT==MVT::i64 && DstVT.isVector())
10743 return Op;
10744 if (DstVT==MVT::i64 && SrcVT.isVector())
10745 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +000010746 // MMX <=> MMX conversions are Legal.
10747 if (SrcVT.isVector() && DstVT.isVector())
10748 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +000010749 // All other conversions need to be expanded.
10750 return SDValue();
10751}
Chris Lattner5b856542010-12-20 00:59:46 +000010752
Dan Gohmand858e902010-04-17 15:26:15 +000010753SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010754 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010755 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000010756 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010757 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +000010758 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010759 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010760 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010761 Node->getOperand(0),
10762 Node->getOperand(1), negOp,
10763 cast<AtomicSDNode>(Node)->getSrcValue(),
Eli Friedman55ba8162011-07-29 03:05:32 +000010764 cast<AtomicSDNode>(Node)->getAlignment(),
10765 cast<AtomicSDNode>(Node)->getOrdering(),
10766 cast<AtomicSDNode>(Node)->getSynchScope());
Mon P Wang63307c32008-05-05 19:05:59 +000010767}
10768
Eli Friedman327236c2011-08-24 20:50:09 +000010769static SDValue LowerATOMIC_STORE(SDValue Op, SelectionDAG &DAG) {
10770 SDNode *Node = Op.getNode();
10771 DebugLoc dl = Node->getDebugLoc();
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010772 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
Eli Friedman327236c2011-08-24 20:50:09 +000010773
10774 // Convert seq_cst store -> xchg
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010775 // Convert wide store -> swap (-> cmpxchg8b/cmpxchg16b)
10776 // FIXME: On 32-bit, store -> fist or movq would be more efficient
10777 // (The only way to get a 16-byte store is cmpxchg16b)
10778 // FIXME: 16-byte ATOMIC_SWAP isn't actually hooked up at the moment.
10779 if (cast<AtomicSDNode>(Node)->getOrdering() == SequentiallyConsistent ||
10780 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Eli Friedman4317fe12011-08-24 21:17:30 +000010781 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_SWAP, dl,
10782 cast<AtomicSDNode>(Node)->getMemoryVT(),
10783 Node->getOperand(0),
10784 Node->getOperand(1), Node->getOperand(2),
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010785 cast<AtomicSDNode>(Node)->getMemOperand(),
Eli Friedman4317fe12011-08-24 21:17:30 +000010786 cast<AtomicSDNode>(Node)->getOrdering(),
10787 cast<AtomicSDNode>(Node)->getSynchScope());
Eli Friedman327236c2011-08-24 20:50:09 +000010788 return Swap.getValue(1);
10789 }
10790 // Other atomic stores have a simple pattern.
10791 return Op;
10792}
10793
Chris Lattner5b856542010-12-20 00:59:46 +000010794static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
10795 EVT VT = Op.getNode()->getValueType(0);
10796
10797 // Let legalize expand this if it isn't a legal type yet.
10798 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
10799 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010800
Chris Lattner5b856542010-12-20 00:59:46 +000010801 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010802
Chris Lattner5b856542010-12-20 00:59:46 +000010803 unsigned Opc;
10804 bool ExtraOp = false;
10805 switch (Op.getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000010806 default: llvm_unreachable("Invalid code");
Chris Lattner5b856542010-12-20 00:59:46 +000010807 case ISD::ADDC: Opc = X86ISD::ADD; break;
10808 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
10809 case ISD::SUBC: Opc = X86ISD::SUB; break;
10810 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
10811 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010812
Chris Lattner5b856542010-12-20 00:59:46 +000010813 if (!ExtraOp)
10814 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10815 Op.getOperand(1));
10816 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10817 Op.getOperand(1), Op.getOperand(2));
10818}
10819
Evan Cheng0db9fe62006-04-25 20:13:52 +000010820/// LowerOperation - Provide custom lowering hooks for some operations.
10821///
Dan Gohmand858e902010-04-17 15:26:15 +000010822SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +000010823 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010824 default: llvm_unreachable("Should not custom lower this!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010825 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op,DAG);
Eric Christopher9a9d2752010-07-22 02:48:34 +000010826 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Eli Friedman14648462011-07-27 22:21:52 +000010827 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010828 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
10829 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Eli Friedman327236c2011-08-24 20:50:09 +000010830 case ISD::ATOMIC_STORE: return LowerATOMIC_STORE(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010831 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +000010832 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010833 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
10834 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
10835 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
David Greene91585092011-01-26 15:38:49 +000010836 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
David Greenecfe33c42011-01-26 19:13:22 +000010837 case ISD::INSERT_SUBVECTOR: return LowerINSERT_SUBVECTOR(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010838 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
10839 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
10840 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000010841 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +000010842 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +000010843 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010844 case ISD::SHL_PARTS:
10845 case ISD::SRA_PARTS:
Nadav Rotem43012222011-05-11 08:12:09 +000010846 case ISD::SRL_PARTS: return LowerShiftParts(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010847 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +000010848 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010849 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +000010850 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010851 case ISD::FABS: return LowerFABS(Op, DAG);
10852 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +000010853 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Stuart Hastings4fd0dee2011-06-01 04:39:42 +000010854 case ISD::FGETSIGN: return LowerFGETSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +000010855 case ISD::SETCC: return LowerSETCC(Op, DAG);
10856 case ISD::SELECT: return LowerSELECT(Op, DAG);
10857 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010858 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010859 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +000010860 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +000010861 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010862 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +000010863 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
10864 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010865 case ISD::FRAME_TO_ARGS_OFFSET:
10866 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000010867 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010868 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +000010869 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
10870 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +000010871 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010872 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
Chandler Carruthacc068e2011-12-24 10:55:54 +000010873 case ISD::CTLZ_ZERO_UNDEF: return LowerCTLZ_ZERO_UNDEF(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010874 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010875 case ISD::MUL: return LowerMUL(Op, DAG);
Nadav Rotem43012222011-05-11 08:12:09 +000010876 case ISD::SRA:
10877 case ISD::SRL:
10878 case ISD::SHL: return LowerShift(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +000010879 case ISD::SADDO:
10880 case ISD::UADDO:
10881 case ISD::SSUBO:
10882 case ISD::USUBO:
10883 case ISD::SMULO:
10884 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +000010885 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010886 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Chris Lattner5b856542010-12-20 00:59:46 +000010887 case ISD::ADDC:
10888 case ISD::ADDE:
10889 case ISD::SUBC:
10890 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010891 case ISD::ADD: return LowerADD(Op, DAG);
10892 case ISD::SUB: return LowerSUB(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010893 }
Chris Lattner27a6c732007-11-24 07:07:01 +000010894}
10895
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010896static void ReplaceATOMIC_LOAD(SDNode *Node,
10897 SmallVectorImpl<SDValue> &Results,
10898 SelectionDAG &DAG) {
10899 DebugLoc dl = Node->getDebugLoc();
10900 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
10901
10902 // Convert wide load -> cmpxchg8b/cmpxchg16b
10903 // FIXME: On 32-bit, load -> fild or movq would be more efficient
10904 // (The only way to get a 16-byte load is cmpxchg16b)
10905 // FIXME: 16-byte ATOMIC_CMP_SWAP isn't actually hooked up at the moment.
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010906 SDValue Zero = DAG.getConstant(0, VT);
10907 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl, VT,
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010908 Node->getOperand(0),
10909 Node->getOperand(1), Zero, Zero,
10910 cast<AtomicSDNode>(Node)->getMemOperand(),
10911 cast<AtomicSDNode>(Node)->getOrdering(),
10912 cast<AtomicSDNode>(Node)->getSynchScope());
10913 Results.push_back(Swap.getValue(0));
10914 Results.push_back(Swap.getValue(1));
10915}
10916
Duncan Sands1607f052008-12-01 11:39:25 +000010917void X86TargetLowering::
10918ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010919 SelectionDAG &DAG, unsigned NewOp) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010920 DebugLoc dl = Node->getDebugLoc();
Duncan Sands17001ce2011-10-18 12:44:00 +000010921 assert (Node->getValueType(0) == MVT::i64 &&
10922 "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +000010923
10924 SDValue Chain = Node->getOperand(0);
10925 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010926 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010927 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +000010928 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010929 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +000010930 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +000010931 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +000010932 SDValue Result =
10933 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
10934 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +000010935 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +000010936 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010937 Results.push_back(Result.getValue(2));
10938}
10939
Duncan Sands126d9072008-07-04 11:47:58 +000010940/// ReplaceNodeResults - Replace a node with an illegal result type
10941/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +000010942void X86TargetLowering::ReplaceNodeResults(SDNode *N,
10943 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010944 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010945 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +000010946 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +000010947 default:
Craig Topperabb94d02012-02-05 03:43:23 +000010948 llvm_unreachable("Do not know how to custom type legalize this operation!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010949 case ISD::SIGN_EXTEND_INREG:
Chris Lattner5b856542010-12-20 00:59:46 +000010950 case ISD::ADDC:
10951 case ISD::ADDE:
10952 case ISD::SUBC:
10953 case ISD::SUBE:
10954 // We don't want to expand or promote these.
10955 return;
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000010956 case ISD::FP_TO_SINT:
10957 case ISD::FP_TO_UINT: {
10958 bool IsSigned = N->getOpcode() == ISD::FP_TO_SINT;
10959
10960 if (!IsSigned && !isIntegerTypeFTOL(SDValue(N, 0).getValueType()))
10961 return;
10962
Eli Friedman948e95a2009-05-23 09:59:16 +000010963 std::pair<SDValue,SDValue> Vals =
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +000010964 FP_TO_INTHelper(SDValue(N, 0), DAG, IsSigned, /*IsReplace=*/ true);
Duncan Sands1607f052008-12-01 11:39:25 +000010965 SDValue FIST = Vals.first, StackSlot = Vals.second;
10966 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +000010967 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +000010968 // Return a load from the stack slot.
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000010969 if (StackSlot.getNode() != 0)
10970 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
10971 MachinePointerInfo(),
10972 false, false, false, 0));
10973 else
10974 Results.push_back(FIST);
Duncan Sands1607f052008-12-01 11:39:25 +000010975 }
10976 return;
10977 }
10978 case ISD::READCYCLECOUNTER: {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010979 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010980 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010981 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010982 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +000010983 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +000010984 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010985 eax.getValue(2));
10986 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
10987 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +000010988 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010989 Results.push_back(edx.getValue(1));
10990 return;
10991 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010992 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +000010993 EVT T = N->getValueType(0);
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010994 assert((T == MVT::i64 || T == MVT::i128) && "can only expand cmpxchg pair");
Eli Friedman43f51ae2011-08-26 21:21:21 +000010995 bool Regs64bit = T == MVT::i128;
10996 EVT HalfT = Regs64bit ? MVT::i64 : MVT::i32;
Duncan Sands1607f052008-12-01 11:39:25 +000010997 SDValue cpInL, cpInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000010998 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
10999 DAG.getConstant(0, HalfT));
11000 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
11001 DAG.getConstant(1, HalfT));
11002 cpInL = DAG.getCopyToReg(N->getOperand(0), dl,
11003 Regs64bit ? X86::RAX : X86::EAX,
11004 cpInL, SDValue());
11005 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl,
11006 Regs64bit ? X86::RDX : X86::EDX,
11007 cpInH, cpInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000011008 SDValue swapInL, swapInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000011009 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
11010 DAG.getConstant(0, HalfT));
11011 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
11012 DAG.getConstant(1, HalfT));
11013 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl,
11014 Regs64bit ? X86::RBX : X86::EBX,
11015 swapInL, cpInH.getValue(1));
11016 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl,
11017 Regs64bit ? X86::RCX : X86::ECX,
11018 swapInH, swapInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000011019 SDValue Ops[] = { swapInH.getValue(0),
11020 N->getOperand(1),
11021 swapInH.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000011022 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000011023 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
Eli Friedman43f51ae2011-08-26 21:21:21 +000011024 unsigned Opcode = Regs64bit ? X86ISD::LCMPXCHG16_DAG :
11025 X86ISD::LCMPXCHG8_DAG;
11026 SDValue Result = DAG.getMemIntrinsicNode(Opcode, dl, Tys,
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000011027 Ops, 3, T, MMO);
Eli Friedman43f51ae2011-08-26 21:21:21 +000011028 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl,
11029 Regs64bit ? X86::RAX : X86::EAX,
11030 HalfT, Result.getValue(1));
11031 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl,
11032 Regs64bit ? X86::RDX : X86::EDX,
11033 HalfT, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +000011034 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Eli Friedman43f51ae2011-08-26 21:21:21 +000011035 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, T, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000011036 Results.push_back(cpOutH.getValue(1));
11037 return;
11038 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011039 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +000011040 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
11041 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011042 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +000011043 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
11044 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011045 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +000011046 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
11047 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011048 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +000011049 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
11050 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011051 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +000011052 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
11053 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011054 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +000011055 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
11056 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011057 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +000011058 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
11059 return;
Eli Friedmanf8f90f02011-08-24 22:33:28 +000011060 case ISD::ATOMIC_LOAD:
11061 ReplaceATOMIC_LOAD(N, Results, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +000011062 }
Evan Cheng0db9fe62006-04-25 20:13:52 +000011063}
11064
Evan Cheng72261582005-12-20 06:22:03 +000011065const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
11066 switch (Opcode) {
11067 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +000011068 case X86ISD::BSF: return "X86ISD::BSF";
11069 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +000011070 case X86ISD::SHLD: return "X86ISD::SHLD";
11071 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +000011072 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +000011073 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +000011074 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +000011075 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +000011076 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +000011077 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +000011078 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
11079 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
11080 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +000011081 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +000011082 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +000011083 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +000011084 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +000011085 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +000011086 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +000011087 case X86ISD::COMI: return "X86ISD::COMI";
11088 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +000011089 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +000011090 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Stuart Hastings865f0932011-06-03 23:53:54 +000011091 case X86ISD::FSETCCsd: return "X86ISD::FSETCCsd";
11092 case X86ISD::FSETCCss: return "X86ISD::FSETCCss";
Evan Cheng72261582005-12-20 06:22:03 +000011093 case X86ISD::CMOV: return "X86ISD::CMOV";
11094 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +000011095 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +000011096 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
11097 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +000011098 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +000011099 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +000011100 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011101 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +000011102 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011103 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
11104 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +000011105 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +000011106 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000011107 case X86ISD::ANDNP: return "X86ISD::ANDNP";
Craig Topper31133842011-11-19 07:33:10 +000011108 case X86ISD::PSIGN: return "X86ISD::PSIGN";
Craig Toppere6a62772011-11-13 17:31:07 +000011109 case X86ISD::BLENDV: return "X86ISD::BLENDV";
Nadav Roteme6113782012-04-11 06:40:27 +000011110 case X86ISD::BLENDPW: return "X86ISD::BLENDPW";
11111 case X86ISD::BLENDPS: return "X86ISD::BLENDPS";
11112 case X86ISD::BLENDPD: return "X86ISD::BLENDPD";
Craig Topperfe033152011-12-06 09:31:36 +000011113 case X86ISD::HADD: return "X86ISD::HADD";
11114 case X86ISD::HSUB: return "X86ISD::HSUB";
Craig Toppere6a62772011-11-13 17:31:07 +000011115 case X86ISD::FHADD: return "X86ISD::FHADD";
11116 case X86ISD::FHSUB: return "X86ISD::FHSUB";
Evan Cheng8ca29322006-11-10 21:43:37 +000011117 case X86ISD::FMAX: return "X86ISD::FMAX";
11118 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +000011119 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
11120 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000011121 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +000011122 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011123 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000011124 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000011125 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +000011126 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
11127 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011128 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
11129 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
11130 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
11131 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
11132 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
11133 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +000011134 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
11135 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Craig Toppered2e13d2012-01-22 19:15:14 +000011136 case X86ISD::VSHLDQ: return "X86ISD::VSHLDQ";
11137 case X86ISD::VSRLDQ: return "X86ISD::VSRLDQ";
Evan Chengf26ffe92008-05-29 08:22:04 +000011138 case X86ISD::VSHL: return "X86ISD::VSHL";
11139 case X86ISD::VSRL: return "X86ISD::VSRL";
Craig Toppered2e13d2012-01-22 19:15:14 +000011140 case X86ISD::VSRA: return "X86ISD::VSRA";
11141 case X86ISD::VSHLI: return "X86ISD::VSHLI";
11142 case X86ISD::VSRLI: return "X86ISD::VSRLI";
11143 case X86ISD::VSRAI: return "X86ISD::VSRAI";
Craig Topper1906d322012-01-22 23:36:02 +000011144 case X86ISD::CMPP: return "X86ISD::CMPP";
Craig Topper67609fd2012-01-22 22:42:16 +000011145 case X86ISD::PCMPEQ: return "X86ISD::PCMPEQ";
11146 case X86ISD::PCMPGT: return "X86ISD::PCMPGT";
Bill Wendlingab55ebd2008-12-12 00:56:36 +000011147 case X86ISD::ADD: return "X86ISD::ADD";
11148 case X86ISD::SUB: return "X86ISD::SUB";
Chris Lattner5b856542010-12-20 00:59:46 +000011149 case X86ISD::ADC: return "X86ISD::ADC";
11150 case X86ISD::SBB: return "X86ISD::SBB";
Bill Wendlingd350e022008-12-12 21:15:41 +000011151 case X86ISD::SMUL: return "X86ISD::SMUL";
11152 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +000011153 case X86ISD::INC: return "X86ISD::INC";
11154 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +000011155 case X86ISD::OR: return "X86ISD::OR";
11156 case X86ISD::XOR: return "X86ISD::XOR";
11157 case X86ISD::AND: return "X86ISD::AND";
Craig Topper54a11172011-10-14 07:06:56 +000011158 case X86ISD::ANDN: return "X86ISD::ANDN";
Craig Toppere6a62772011-11-13 17:31:07 +000011159 case X86ISD::BLSI: return "X86ISD::BLSI";
11160 case X86ISD::BLSMSK: return "X86ISD::BLSMSK";
11161 case X86ISD::BLSR: return "X86ISD::BLSR";
Evan Cheng73f24c92009-03-30 21:36:47 +000011162 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +000011163 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000011164 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011165 case X86ISD::PALIGN: return "X86ISD::PALIGN";
11166 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
11167 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011168 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
Craig Topperb3982da2011-12-31 23:50:21 +000011169 case X86ISD::SHUFP: return "X86ISD::SHUFP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011170 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011171 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +000011172 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +000011173 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
11174 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011175 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
11176 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
11177 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011178 case X86ISD::MOVSD: return "X86ISD::MOVSD";
11179 case X86ISD::MOVSS: return "X86ISD::MOVSS";
Craig Topper34671b82011-12-06 08:21:25 +000011180 case X86ISD::UNPCKL: return "X86ISD::UNPCKL";
11181 case X86ISD::UNPCKH: return "X86ISD::UNPCKH";
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +000011182 case X86ISD::VBROADCAST: return "X86ISD::VBROADCAST";
Craig Topper316cd2a2011-11-30 06:25:25 +000011183 case X86ISD::VPERMILP: return "X86ISD::VPERMILP";
Craig Topperec24e612011-11-30 07:47:51 +000011184 case X86ISD::VPERM2X128: return "X86ISD::VPERM2X128";
Craig Topper8325c112012-04-16 00:41:45 +000011185 case X86ISD::VPERMV: return "X86ISD::VPERMV";
11186 case X86ISD::VPERMI: return "X86ISD::VPERMI";
Craig Topper5b209e82012-02-05 03:14:49 +000011187 case X86ISD::PMULUDQ: return "X86ISD::PMULUDQ";
Dan Gohmand6708ea2009-08-15 01:38:56 +000011188 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +000011189 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +000011190 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Eli Friedman14648462011-07-27 22:21:52 +000011191 case X86ISD::MEMBARRIER: return "X86ISD::MEMBARRIER";
Rafael Espindolad07b7ec2011-08-30 19:43:21 +000011192 case X86ISD::SEG_ALLOCA: return "X86ISD::SEG_ALLOCA";
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000011193 case X86ISD::WIN_FTOL: return "X86ISD::WIN_FTOL";
Evan Cheng72261582005-12-20 06:22:03 +000011194 }
11195}
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011196
Chris Lattnerc9addb72007-03-30 23:15:24 +000011197// isLegalAddressingMode - Return true if the addressing mode represented
11198// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +000011199bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011200 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +000011201 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011202 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +000011203 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +000011204
Chris Lattnerc9addb72007-03-30 23:15:24 +000011205 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011206 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011207 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +000011208
Chris Lattnerc9addb72007-03-30 23:15:24 +000011209 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +000011210 unsigned GVFlags =
11211 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011212
Chris Lattnerdfed4132009-07-10 07:38:24 +000011213 // If a reference to this global requires an extra load, we can't fold it.
11214 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011215 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011216
Chris Lattnerdfed4132009-07-10 07:38:24 +000011217 // If BaseGV requires a register for the PIC base, we cannot also have a
11218 // BaseReg specified.
11219 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +000011220 return false;
Evan Cheng52787842007-08-01 23:46:47 +000011221
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011222 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +000011223 if ((M != CodeModel::Small || R != Reloc::Static) &&
11224 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011225 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +000011226 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011227
Chris Lattnerc9addb72007-03-30 23:15:24 +000011228 switch (AM.Scale) {
11229 case 0:
11230 case 1:
11231 case 2:
11232 case 4:
11233 case 8:
11234 // These scales always work.
11235 break;
11236 case 3:
11237 case 5:
11238 case 9:
11239 // These scales are formed with basereg+scalereg. Only accept if there is
11240 // no basereg yet.
11241 if (AM.HasBaseReg)
11242 return false;
11243 break;
11244 default: // Other stuff never works.
11245 return false;
11246 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011247
Chris Lattnerc9addb72007-03-30 23:15:24 +000011248 return true;
11249}
11250
11251
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011252bool X86TargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011253 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +000011254 return false;
Evan Chenge127a732007-10-29 07:57:50 +000011255 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
11256 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011257 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +000011258 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011259 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +000011260}
11261
Owen Andersone50ed302009-08-10 22:56:29 +000011262bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +000011263 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011264 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +000011265 unsigned NumBits1 = VT1.getSizeInBits();
11266 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011267 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011268 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011269 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011270}
Evan Cheng2bd122c2007-10-26 01:56:11 +000011271
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011272bool X86TargetLowering::isZExtFree(Type *Ty1, Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011273 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011274 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011275}
11276
Owen Andersone50ed302009-08-10 22:56:29 +000011277bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011278 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +000011279 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011280}
11281
Owen Andersone50ed302009-08-10 22:56:29 +000011282bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +000011283 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +000011284 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +000011285}
11286
Evan Cheng60c07e12006-07-05 22:17:51 +000011287/// isShuffleMaskLegal - Targets can use this to indicate that they only
11288/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
11289/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
11290/// are assumed to be legal.
11291bool
Eric Christopherfd179292009-08-27 18:07:15 +000011292X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +000011293 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +000011294 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +000011295 if (VT.getSizeInBits() == 64)
Craig Topper1dc0fbc2011-12-05 07:27:14 +000011296 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +000011297
Nate Begemana09008b2009-10-19 02:17:23 +000011298 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +000011299 return (VT.getVectorNumElements() == 2 ||
11300 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
11301 isMOVLMask(M, VT) ||
Craig Topper1a7700a2012-01-19 08:19:12 +000011302 isSHUFPMask(M, VT, Subtarget->hasAVX()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +000011303 isPSHUFDMask(M, VT) ||
11304 isPSHUFHWMask(M, VT) ||
11305 isPSHUFLWMask(M, VT) ||
Craig Topper0e2037b2012-01-20 05:53:00 +000011306 isPALIGNRMask(M, VT, Subtarget) ||
Craig Topper6347e862011-11-21 06:57:39 +000011307 isUNPCKLMask(M, VT, Subtarget->hasAVX2()) ||
11308 isUNPCKHMask(M, VT, Subtarget->hasAVX2()) ||
Craig Topper94438ba2011-12-16 08:06:31 +000011309 isUNPCKL_v_undef_Mask(M, VT, Subtarget->hasAVX2()) ||
11310 isUNPCKH_v_undef_Mask(M, VT, Subtarget->hasAVX2()));
Evan Cheng60c07e12006-07-05 22:17:51 +000011311}
11312
Dan Gohman7d8143f2008-04-09 20:09:42 +000011313bool
Nate Begeman5a5ca152009-04-29 05:20:52 +000011314X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +000011315 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +000011316 unsigned NumElts = VT.getVectorNumElements();
11317 // FIXME: This collection of masks seems suspect.
11318 if (NumElts == 2)
11319 return true;
11320 if (NumElts == 4 && VT.getSizeInBits() == 128) {
11321 return (isMOVLMask(Mask, VT) ||
11322 isCommutedMOVLMask(Mask, VT, true) ||
Craig Topper1a7700a2012-01-19 08:19:12 +000011323 isSHUFPMask(Mask, VT, Subtarget->hasAVX()) ||
11324 isSHUFPMask(Mask, VT, Subtarget->hasAVX(), /* Commuted */ true));
Evan Cheng60c07e12006-07-05 22:17:51 +000011325 }
11326 return false;
11327}
11328
11329//===----------------------------------------------------------------------===//
11330// X86 Scheduler Hooks
11331//===----------------------------------------------------------------------===//
11332
Mon P Wang63307c32008-05-05 19:05:59 +000011333// private utility function
11334MachineBasicBlock *
11335X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
11336 MachineBasicBlock *MBB,
11337 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011338 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011339 unsigned LoadOpc,
11340 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011341 unsigned notOpc,
11342 unsigned EAXreg,
Craig Topper44d23822012-02-22 05:59:10 +000011343 const TargetRegisterClass *RC,
Richard Smith42fc29e2012-04-13 22:47:00 +000011344 bool Invert) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011345 // For the atomic bitwise operator, we generate
11346 // thisMBB:
11347 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011348 // ld t1 = [bitinstr.addr]
11349 // op t2 = t1, [bitinstr.val]
Richard Smith42fc29e2012-04-13 22:47:00 +000011350 // not t3 = t2 (if Invert)
Mon P Wangab3e7472008-05-05 22:56:23 +000011351 // mov EAX = t1
Richard Smith42fc29e2012-04-13 22:47:00 +000011352 // lcs dest = [bitinstr.addr], t3 [EAX is implicit]
Mon P Wang63307c32008-05-05 19:05:59 +000011353 // bz newMBB
11354 // fallthrough -->nextMBB
11355 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11356 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011357 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011358 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011359
Mon P Wang63307c32008-05-05 19:05:59 +000011360 /// First build the CFG
11361 MachineFunction *F = MBB->getParent();
11362 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011363 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11364 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11365 F->insert(MBBIter, newMBB);
11366 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011367
Dan Gohman14152b42010-07-06 20:24:04 +000011368 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11369 nextMBB->splice(nextMBB->begin(), thisMBB,
11370 llvm::next(MachineBasicBlock::iterator(bInstr)),
11371 thisMBB->end());
11372 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011373
Mon P Wang63307c32008-05-05 19:05:59 +000011374 // Update thisMBB to fall through to newMBB
11375 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011376
Mon P Wang63307c32008-05-05 19:05:59 +000011377 // newMBB jumps to itself and fall through to nextMBB
11378 newMBB->addSuccessor(nextMBB);
11379 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011380
Mon P Wang63307c32008-05-05 19:05:59 +000011381 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011382 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011383 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +000011384 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011385 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011386 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011387 int numArgs = bInstr->getNumOperands() - 1;
11388 for (int i=0; i < numArgs; ++i)
11389 argOpers[i] = &bInstr->getOperand(i+1);
11390
11391 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011392 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011393 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011394
Dale Johannesen140be2d2008-08-19 18:47:28 +000011395 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011396 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011397 for (int i=0; i <= lastAddrIndx; ++i)
11398 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011399
Dale Johannesen140be2d2008-08-19 18:47:28 +000011400 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +000011401 assert((argOpers[valArgIndx]->isReg() ||
11402 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011403 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +000011404 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011405 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011406 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011407 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Richard Smith42fc29e2012-04-13 22:47:00 +000011408 MIB.addReg(t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011409 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011410
Richard Smith42fc29e2012-04-13 22:47:00 +000011411 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11412 if (Invert) {
11413 MIB = BuildMI(newMBB, dl, TII->get(notOpc), t3).addReg(t2);
11414 }
11415 else
11416 t3 = t2;
11417
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011418 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Richard Smith2c651fe2012-04-16 18:43:53 +000011419 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011420
Dale Johannesene4d209d2009-02-03 20:21:25 +000011421 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +000011422 for (int i=0; i <= lastAddrIndx; ++i)
11423 (*MIB).addOperand(*argOpers[i]);
Richard Smith42fc29e2012-04-13 22:47:00 +000011424 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011425 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011426 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11427 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +000011428
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011429 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +000011430 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +000011431
Mon P Wang63307c32008-05-05 19:05:59 +000011432 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011433 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011434
Dan Gohman14152b42010-07-06 20:24:04 +000011435 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011436 return nextMBB;
11437}
11438
Dale Johannesen1b54c7f2008-10-03 19:41:08 +000011439// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +000011440MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011441X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
11442 MachineBasicBlock *MBB,
11443 unsigned regOpcL,
11444 unsigned regOpcH,
11445 unsigned immOpcL,
11446 unsigned immOpcH,
Richard Smith42fc29e2012-04-13 22:47:00 +000011447 bool Invert) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011448 // For the atomic bitwise operator, we generate
11449 // thisMBB (instructions are in pairs, except cmpxchg8b)
11450 // ld t1,t2 = [bitinstr.addr]
11451 // newMBB:
11452 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
11453 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +000011454 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Richard Smith42fc29e2012-04-13 22:47:00 +000011455 // neg t7, t8 < t5, t6 (if Invert)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011456 // mov ECX, EBX <- t5, t6
11457 // mov EAX, EDX <- t1, t2
11458 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
11459 // mov t3, t4 <- EAX, EDX
11460 // bz newMBB
11461 // result in out1, out2
11462 // fallthrough -->nextMBB
11463
Craig Topperc9099502012-04-20 06:31:50 +000011464 const TargetRegisterClass *RC = &X86::GR32RegClass;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011465 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011466 const unsigned NotOpc = X86::NOT32r;
11467 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11468 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11469 MachineFunction::iterator MBBIter = MBB;
11470 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011471
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011472 /// First build the CFG
11473 MachineFunction *F = MBB->getParent();
11474 MachineBasicBlock *thisMBB = MBB;
11475 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11476 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11477 F->insert(MBBIter, newMBB);
11478 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011479
Dan Gohman14152b42010-07-06 20:24:04 +000011480 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11481 nextMBB->splice(nextMBB->begin(), thisMBB,
11482 llvm::next(MachineBasicBlock::iterator(bInstr)),
11483 thisMBB->end());
11484 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011485
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011486 // Update thisMBB to fall through to newMBB
11487 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011488
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011489 // newMBB jumps to itself and fall through to nextMBB
11490 newMBB->addSuccessor(nextMBB);
11491 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011492
Dale Johannesene4d209d2009-02-03 20:21:25 +000011493 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011494 // Insert instructions into newMBB based on incoming instruction
11495 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011496 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011497 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011498 MachineOperand& dest1Oper = bInstr->getOperand(0);
11499 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011500 MachineOperand* argOpers[2 + X86::AddrNumOperands];
11501 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011502 argOpers[i] = &bInstr->getOperand(i+2);
11503
Dan Gohman71ea4e52010-05-14 21:01:44 +000011504 // We use some of the operands multiple times, so conservatively just
11505 // clear any kill flags that might be present.
11506 if (argOpers[i]->isReg() && argOpers[i]->isUse())
11507 argOpers[i]->setIsKill(false);
11508 }
11509
Evan Chengad5b52f2010-01-08 19:14:57 +000011510 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011511 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +000011512
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011513 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011514 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011515 for (int i=0; i <= lastAddrIndx; ++i)
11516 (*MIB).addOperand(*argOpers[i]);
11517 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011518 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +000011519 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +000011520 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011521 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +000011522 MachineOperand newOp3 = *(argOpers[3]);
11523 if (newOp3.isImm())
11524 newOp3.setImm(newOp3.getImm()+4);
11525 else
11526 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011527 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +000011528 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011529
11530 // t3/4 are defined later, at the bottom of the loop
11531 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11532 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011533 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011534 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011535 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011536 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
11537
Evan Cheng306b4ca2010-01-08 23:41:50 +000011538 // The subsequent operations should be using the destination registers of
Richard Smith42fc29e2012-04-13 22:47:00 +000011539 // the PHI instructions.
11540 t1 = dest1Oper.getReg();
11541 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011542
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011543 int valArgIndx = lastAddrIndx + 1;
11544 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +000011545 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011546 "invalid operand");
11547 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
11548 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011549 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011550 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011551 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011552 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +000011553 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011554 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011555 (*MIB).addOperand(*argOpers[valArgIndx]);
11556 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011557 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011558 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011559 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011560 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011561 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011562 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011563 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +000011564 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011565 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011566 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011567
Richard Smith42fc29e2012-04-13 22:47:00 +000011568 unsigned t7, t8;
11569 if (Invert) {
11570 t7 = F->getRegInfo().createVirtualRegister(RC);
11571 t8 = F->getRegInfo().createVirtualRegister(RC);
11572 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t7).addReg(t5);
11573 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t8).addReg(t6);
11574 } else {
11575 t7 = t5;
11576 t8 = t6;
11577 }
11578
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011579 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011580 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011581 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011582 MIB.addReg(t2);
11583
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011584 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Richard Smith42fc29e2012-04-13 22:47:00 +000011585 MIB.addReg(t7);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011586 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Richard Smith42fc29e2012-04-13 22:47:00 +000011587 MIB.addReg(t8);
Scott Michelfdc40a02009-02-17 22:15:04 +000011588
Dale Johannesene4d209d2009-02-03 20:21:25 +000011589 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011590 for (int i=0; i <= lastAddrIndx; ++i)
11591 (*MIB).addOperand(*argOpers[i]);
11592
11593 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011594 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11595 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011596
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011597 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011598 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011599 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011600 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011601
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011602 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011603 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011604
Dan Gohman14152b42010-07-06 20:24:04 +000011605 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011606 return nextMBB;
11607}
11608
11609// private utility function
11610MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +000011611X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
11612 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011613 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011614 // For the atomic min/max operator, we generate
11615 // thisMBB:
11616 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011617 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +000011618 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +000011619 // cmp t1, t2
11620 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +000011621 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011622 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11623 // bz newMBB
11624 // fallthrough -->nextMBB
11625 //
11626 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11627 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011628 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011629 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011630
Mon P Wang63307c32008-05-05 19:05:59 +000011631 /// First build the CFG
11632 MachineFunction *F = MBB->getParent();
11633 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011634 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11635 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11636 F->insert(MBBIter, newMBB);
11637 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011638
Dan Gohman14152b42010-07-06 20:24:04 +000011639 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11640 nextMBB->splice(nextMBB->begin(), thisMBB,
11641 llvm::next(MachineBasicBlock::iterator(mInstr)),
11642 thisMBB->end());
11643 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011644
Mon P Wang63307c32008-05-05 19:05:59 +000011645 // Update thisMBB to fall through to newMBB
11646 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011647
Mon P Wang63307c32008-05-05 19:05:59 +000011648 // newMBB jumps to newMBB and fall through to nextMBB
11649 newMBB->addSuccessor(nextMBB);
11650 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011651
Dale Johannesene4d209d2009-02-03 20:21:25 +000011652 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011653 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011654 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011655 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +000011656 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011657 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011658 int numArgs = mInstr->getNumOperands() - 1;
11659 for (int i=0; i < numArgs; ++i)
11660 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011661
Mon P Wang63307c32008-05-05 19:05:59 +000011662 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011663 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011664 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011665
Craig Topperc9099502012-04-20 06:31:50 +000011666 unsigned t1 = F->getRegInfo().createVirtualRegister(&X86::GR32RegClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011667 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011668 for (int i=0; i <= lastAddrIndx; ++i)
11669 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +000011670
Mon P Wang63307c32008-05-05 19:05:59 +000011671 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +000011672 assert((argOpers[valArgIndx]->isReg() ||
11673 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011674 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +000011675
Craig Topperc9099502012-04-20 06:31:50 +000011676 unsigned t2 = F->getRegInfo().createVirtualRegister(&X86::GR32RegClass);
Dan Gohmand735b802008-10-03 15:45:36 +000011677 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011678 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +000011679 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011680 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011681 (*MIB).addOperand(*argOpers[valArgIndx]);
11682
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011683 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +000011684 MIB.addReg(t1);
11685
Dale Johannesene4d209d2009-02-03 20:21:25 +000011686 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +000011687 MIB.addReg(t1);
11688 MIB.addReg(t2);
11689
11690 // Generate movc
Craig Topperc9099502012-04-20 06:31:50 +000011691 unsigned t3 = F->getRegInfo().createVirtualRegister(&X86::GR32RegClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011692 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +000011693 MIB.addReg(t2);
11694 MIB.addReg(t1);
11695
11696 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +000011697 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +000011698 for (int i=0; i <= lastAddrIndx; ++i)
11699 (*MIB).addOperand(*argOpers[i]);
11700 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011701 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011702 (*MIB).setMemRefs(mInstr->memoperands_begin(),
11703 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +000011704
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011705 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +000011706 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011707
Mon P Wang63307c32008-05-05 19:05:59 +000011708 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011709 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011710
Dan Gohman14152b42010-07-06 20:24:04 +000011711 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011712 return nextMBB;
11713}
11714
Eric Christopherf83a5de2009-08-27 18:08:16 +000011715// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011716// or XMM0_V32I8 in AVX all of this code can be replaced with that
11717// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +000011718MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +000011719X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +000011720 unsigned numArgs, bool memArg) const {
Craig Topperd0a31172012-01-10 06:37:29 +000011721 assert(Subtarget->hasSSE42() &&
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011722 "Target must have SSE4.2 or AVX features enabled");
11723
Eric Christopherb120ab42009-08-18 22:50:32 +000011724 DebugLoc dl = MI->getDebugLoc();
11725 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Eric Christopherb120ab42009-08-18 22:50:32 +000011726 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011727 if (!Subtarget->hasAVX()) {
11728 if (memArg)
11729 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
11730 else
11731 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
11732 } else {
11733 if (memArg)
11734 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
11735 else
11736 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
11737 }
Eric Christopherb120ab42009-08-18 22:50:32 +000011738
Eric Christopher41c902f2010-11-30 08:20:21 +000011739 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Eric Christopherb120ab42009-08-18 22:50:32 +000011740 for (unsigned i = 0; i < numArgs; ++i) {
11741 MachineOperand &Op = MI->getOperand(i+1);
Eric Christopherb120ab42009-08-18 22:50:32 +000011742 if (!(Op.isReg() && Op.isImplicit()))
11743 MIB.addOperand(Op);
11744 }
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011745 BuildMI(*BB, MI, dl,
11746 TII->get(Subtarget->hasAVX() ? X86::VMOVAPSrr : X86::MOVAPSrr),
11747 MI->getOperand(0).getReg())
Eric Christopherb120ab42009-08-18 22:50:32 +000011748 .addReg(X86::XMM0);
11749
Dan Gohman14152b42010-07-06 20:24:04 +000011750 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +000011751 return BB;
11752}
11753
11754MachineBasicBlock *
Eric Christopher228232b2010-11-30 07:20:12 +000011755X86TargetLowering::EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011756 DebugLoc dl = MI->getDebugLoc();
11757 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011758
Eric Christopher228232b2010-11-30 07:20:12 +000011759 // Address into RAX/EAX, other two args into ECX, EDX.
11760 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
11761 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
11762 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
11763 for (int i = 0; i < X86::AddrNumOperands; ++i)
Eric Christopher82be2202010-11-30 08:10:28 +000011764 MIB.addOperand(MI->getOperand(i));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011765
Eric Christopher228232b2010-11-30 07:20:12 +000011766 unsigned ValOps = X86::AddrNumOperands;
11767 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11768 .addReg(MI->getOperand(ValOps).getReg());
11769 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
11770 .addReg(MI->getOperand(ValOps+1).getReg());
11771
11772 // The instruction doesn't actually take any operands though.
11773 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011774
Eric Christopher228232b2010-11-30 07:20:12 +000011775 MI->eraseFromParent(); // The pseudo is gone now.
11776 return BB;
11777}
11778
11779MachineBasicBlock *
11780X86TargetLowering::EmitMwait(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011781 DebugLoc dl = MI->getDebugLoc();
11782 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011783
Eric Christopher228232b2010-11-30 07:20:12 +000011784 // First arg in ECX, the second in EAX.
11785 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11786 .addReg(MI->getOperand(0).getReg());
11787 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EAX)
11788 .addReg(MI->getOperand(1).getReg());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011789
Eric Christopher228232b2010-11-30 07:20:12 +000011790 // The instruction doesn't actually take any operands though.
11791 BuildMI(*BB, MI, dl, TII->get(X86::MWAITrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011792
Eric Christopher228232b2010-11-30 07:20:12 +000011793 MI->eraseFromParent(); // The pseudo is gone now.
11794 return BB;
11795}
11796
11797MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +000011798X86TargetLowering::EmitVAARG64WithCustomInserter(
11799 MachineInstr *MI,
11800 MachineBasicBlock *MBB) const {
11801 // Emit va_arg instruction on X86-64.
11802
11803 // Operands to this pseudo-instruction:
11804 // 0 ) Output : destination address (reg)
11805 // 1-5) Input : va_list address (addr, i64mem)
11806 // 6 ) ArgSize : Size (in bytes) of vararg type
11807 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
11808 // 8 ) Align : Alignment of type
11809 // 9 ) EFLAGS (implicit-def)
11810
11811 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
11812 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
11813
11814 unsigned DestReg = MI->getOperand(0).getReg();
11815 MachineOperand &Base = MI->getOperand(1);
11816 MachineOperand &Scale = MI->getOperand(2);
11817 MachineOperand &Index = MI->getOperand(3);
11818 MachineOperand &Disp = MI->getOperand(4);
11819 MachineOperand &Segment = MI->getOperand(5);
11820 unsigned ArgSize = MI->getOperand(6).getImm();
11821 unsigned ArgMode = MI->getOperand(7).getImm();
11822 unsigned Align = MI->getOperand(8).getImm();
11823
11824 // Memory Reference
11825 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
11826 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
11827 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
11828
11829 // Machine Information
11830 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11831 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
11832 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
11833 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
11834 DebugLoc DL = MI->getDebugLoc();
11835
11836 // struct va_list {
11837 // i32 gp_offset
11838 // i32 fp_offset
11839 // i64 overflow_area (address)
11840 // i64 reg_save_area (address)
11841 // }
11842 // sizeof(va_list) = 24
11843 // alignment(va_list) = 8
11844
11845 unsigned TotalNumIntRegs = 6;
11846 unsigned TotalNumXMMRegs = 8;
11847 bool UseGPOffset = (ArgMode == 1);
11848 bool UseFPOffset = (ArgMode == 2);
11849 unsigned MaxOffset = TotalNumIntRegs * 8 +
11850 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
11851
11852 /* Align ArgSize to a multiple of 8 */
11853 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
11854 bool NeedsAlign = (Align > 8);
11855
11856 MachineBasicBlock *thisMBB = MBB;
11857 MachineBasicBlock *overflowMBB;
11858 MachineBasicBlock *offsetMBB;
11859 MachineBasicBlock *endMBB;
11860
11861 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
11862 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
11863 unsigned OffsetReg = 0;
11864
11865 if (!UseGPOffset && !UseFPOffset) {
11866 // If we only pull from the overflow region, we don't create a branch.
11867 // We don't need to alter control flow.
11868 OffsetDestReg = 0; // unused
11869 OverflowDestReg = DestReg;
11870
11871 offsetMBB = NULL;
11872 overflowMBB = thisMBB;
11873 endMBB = thisMBB;
11874 } else {
11875 // First emit code to check if gp_offset (or fp_offset) is below the bound.
11876 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
11877 // If not, pull from overflow_area. (branch to overflowMBB)
11878 //
11879 // thisMBB
11880 // | .
11881 // | .
11882 // offsetMBB overflowMBB
11883 // | .
11884 // | .
11885 // endMBB
11886
11887 // Registers for the PHI in endMBB
11888 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
11889 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
11890
11891 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11892 MachineFunction *MF = MBB->getParent();
11893 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11894 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11895 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11896
11897 MachineFunction::iterator MBBIter = MBB;
11898 ++MBBIter;
11899
11900 // Insert the new basic blocks
11901 MF->insert(MBBIter, offsetMBB);
11902 MF->insert(MBBIter, overflowMBB);
11903 MF->insert(MBBIter, endMBB);
11904
11905 // Transfer the remainder of MBB and its successor edges to endMBB.
11906 endMBB->splice(endMBB->begin(), thisMBB,
11907 llvm::next(MachineBasicBlock::iterator(MI)),
11908 thisMBB->end());
11909 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
11910
11911 // Make offsetMBB and overflowMBB successors of thisMBB
11912 thisMBB->addSuccessor(offsetMBB);
11913 thisMBB->addSuccessor(overflowMBB);
11914
11915 // endMBB is a successor of both offsetMBB and overflowMBB
11916 offsetMBB->addSuccessor(endMBB);
11917 overflowMBB->addSuccessor(endMBB);
11918
11919 // Load the offset value into a register
11920 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11921 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
11922 .addOperand(Base)
11923 .addOperand(Scale)
11924 .addOperand(Index)
11925 .addDisp(Disp, UseFPOffset ? 4 : 0)
11926 .addOperand(Segment)
11927 .setMemRefs(MMOBegin, MMOEnd);
11928
11929 // Check if there is enough room left to pull this argument.
11930 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
11931 .addReg(OffsetReg)
11932 .addImm(MaxOffset + 8 - ArgSizeA8);
11933
11934 // Branch to "overflowMBB" if offset >= max
11935 // Fall through to "offsetMBB" otherwise
11936 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
11937 .addMBB(overflowMBB);
11938 }
11939
11940 // In offsetMBB, emit code to use the reg_save_area.
11941 if (offsetMBB) {
11942 assert(OffsetReg != 0);
11943
11944 // Read the reg_save_area address.
11945 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
11946 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
11947 .addOperand(Base)
11948 .addOperand(Scale)
11949 .addOperand(Index)
11950 .addDisp(Disp, 16)
11951 .addOperand(Segment)
11952 .setMemRefs(MMOBegin, MMOEnd);
11953
11954 // Zero-extend the offset
11955 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
11956 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
11957 .addImm(0)
11958 .addReg(OffsetReg)
11959 .addImm(X86::sub_32bit);
11960
11961 // Add the offset to the reg_save_area to get the final address.
11962 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
11963 .addReg(OffsetReg64)
11964 .addReg(RegSaveReg);
11965
11966 // Compute the offset for the next argument
11967 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11968 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
11969 .addReg(OffsetReg)
11970 .addImm(UseFPOffset ? 16 : 8);
11971
11972 // Store it back into the va_list.
11973 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
11974 .addOperand(Base)
11975 .addOperand(Scale)
11976 .addOperand(Index)
11977 .addDisp(Disp, UseFPOffset ? 4 : 0)
11978 .addOperand(Segment)
11979 .addReg(NextOffsetReg)
11980 .setMemRefs(MMOBegin, MMOEnd);
11981
11982 // Jump to endMBB
11983 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
11984 .addMBB(endMBB);
11985 }
11986
11987 //
11988 // Emit code to use overflow area
11989 //
11990
11991 // Load the overflow_area address into a register.
11992 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
11993 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
11994 .addOperand(Base)
11995 .addOperand(Scale)
11996 .addOperand(Index)
11997 .addDisp(Disp, 8)
11998 .addOperand(Segment)
11999 .setMemRefs(MMOBegin, MMOEnd);
12000
12001 // If we need to align it, do so. Otherwise, just copy the address
12002 // to OverflowDestReg.
12003 if (NeedsAlign) {
12004 // Align the overflow address
12005 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
12006 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
12007
12008 // aligned_addr = (addr + (align-1)) & ~(align-1)
12009 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
12010 .addReg(OverflowAddrReg)
12011 .addImm(Align-1);
12012
12013 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
12014 .addReg(TmpReg)
12015 .addImm(~(uint64_t)(Align-1));
12016 } else {
12017 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
12018 .addReg(OverflowAddrReg);
12019 }
12020
12021 // Compute the next overflow address after this argument.
12022 // (the overflow address should be kept 8-byte aligned)
12023 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
12024 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
12025 .addReg(OverflowDestReg)
12026 .addImm(ArgSizeA8);
12027
12028 // Store the new overflow address.
12029 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
12030 .addOperand(Base)
12031 .addOperand(Scale)
12032 .addOperand(Index)
12033 .addDisp(Disp, 8)
12034 .addOperand(Segment)
12035 .addReg(NextAddrReg)
12036 .setMemRefs(MMOBegin, MMOEnd);
12037
12038 // If we branched, emit the PHI to the front of endMBB.
12039 if (offsetMBB) {
12040 BuildMI(*endMBB, endMBB->begin(), DL,
12041 TII->get(X86::PHI), DestReg)
12042 .addReg(OffsetDestReg).addMBB(offsetMBB)
12043 .addReg(OverflowDestReg).addMBB(overflowMBB);
12044 }
12045
12046 // Erase the pseudo instruction
12047 MI->eraseFromParent();
12048
12049 return endMBB;
12050}
12051
12052MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +000012053X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
12054 MachineInstr *MI,
12055 MachineBasicBlock *MBB) const {
12056 // Emit code to save XMM registers to the stack. The ABI says that the
12057 // number of registers to save is given in %al, so it's theoretically
12058 // possible to do an indirect jump trick to avoid saving all of them,
12059 // however this code takes a simpler approach and just executes all
12060 // of the stores if %al is non-zero. It's less code, and it's probably
12061 // easier on the hardware branch predictor, and stores aren't all that
12062 // expensive anyway.
12063
12064 // Create the new basic blocks. One block contains all the XMM stores,
12065 // and one block is the final destination regardless of whether any
12066 // stores were performed.
12067 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
12068 MachineFunction *F = MBB->getParent();
12069 MachineFunction::iterator MBBIter = MBB;
12070 ++MBBIter;
12071 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
12072 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
12073 F->insert(MBBIter, XMMSaveMBB);
12074 F->insert(MBBIter, EndMBB);
12075
Dan Gohman14152b42010-07-06 20:24:04 +000012076 // Transfer the remainder of MBB and its successor edges to EndMBB.
12077 EndMBB->splice(EndMBB->begin(), MBB,
12078 llvm::next(MachineBasicBlock::iterator(MI)),
12079 MBB->end());
12080 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
12081
Dan Gohmand6708ea2009-08-15 01:38:56 +000012082 // The original block will now fall through to the XMM save block.
12083 MBB->addSuccessor(XMMSaveMBB);
12084 // The XMMSaveMBB will fall through to the end block.
12085 XMMSaveMBB->addSuccessor(EndMBB);
12086
12087 // Now add the instructions.
12088 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12089 DebugLoc DL = MI->getDebugLoc();
12090
12091 unsigned CountReg = MI->getOperand(0).getReg();
12092 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
12093 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
12094
12095 if (!Subtarget->isTargetWin64()) {
12096 // If %al is 0, branch around the XMM save block.
12097 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +000012098 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012099 MBB->addSuccessor(EndMBB);
12100 }
12101
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012102 unsigned MOVOpc = Subtarget->hasAVX() ? X86::VMOVAPSmr : X86::MOVAPSmr;
Dan Gohmand6708ea2009-08-15 01:38:56 +000012103 // In the XMM save block, save all the XMM argument registers.
12104 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
12105 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +000012106 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +000012107 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +000012108 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +000012109 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +000012110 /*Size=*/16, /*Align=*/16);
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012111 BuildMI(XMMSaveMBB, DL, TII->get(MOVOpc))
Dan Gohmand6708ea2009-08-15 01:38:56 +000012112 .addFrameIndex(RegSaveFrameIndex)
12113 .addImm(/*Scale=*/1)
12114 .addReg(/*IndexReg=*/0)
12115 .addImm(/*Disp=*/Offset)
12116 .addReg(/*Segment=*/0)
12117 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +000012118 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012119 }
12120
Dan Gohman14152b42010-07-06 20:24:04 +000012121 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +000012122
12123 return EndMBB;
12124}
Mon P Wang63307c32008-05-05 19:05:59 +000012125
Lang Hames6e3f7e42012-02-03 01:13:49 +000012126// The EFLAGS operand of SelectItr might be missing a kill marker
12127// because there were multiple uses of EFLAGS, and ISel didn't know
12128// which to mark. Figure out whether SelectItr should have had a
12129// kill marker, and set it if it should. Returns the correct kill
12130// marker value.
12131static bool checkAndUpdateEFLAGSKill(MachineBasicBlock::iterator SelectItr,
12132 MachineBasicBlock* BB,
12133 const TargetRegisterInfo* TRI) {
12134 // Scan forward through BB for a use/def of EFLAGS.
12135 MachineBasicBlock::iterator miI(llvm::next(SelectItr));
12136 for (MachineBasicBlock::iterator miE = BB->end(); miI != miE; ++miI) {
Lang Hames50a36f72012-02-02 07:48:37 +000012137 const MachineInstr& mi = *miI;
Lang Hames6e3f7e42012-02-03 01:13:49 +000012138 if (mi.readsRegister(X86::EFLAGS))
Lang Hames50a36f72012-02-02 07:48:37 +000012139 return false;
Lang Hames6e3f7e42012-02-03 01:13:49 +000012140 if (mi.definesRegister(X86::EFLAGS))
12141 break; // Should have kill-flag - update below.
12142 }
12143
12144 // If we hit the end of the block, check whether EFLAGS is live into a
12145 // successor.
12146 if (miI == BB->end()) {
12147 for (MachineBasicBlock::succ_iterator sItr = BB->succ_begin(),
12148 sEnd = BB->succ_end();
12149 sItr != sEnd; ++sItr) {
12150 MachineBasicBlock* succ = *sItr;
12151 if (succ->isLiveIn(X86::EFLAGS))
12152 return false;
Lang Hames50a36f72012-02-02 07:48:37 +000012153 }
12154 }
12155
Lang Hames6e3f7e42012-02-03 01:13:49 +000012156 // We found a def, or hit the end of the basic block and EFLAGS wasn't live
12157 // out. SelectMI should have a kill flag on EFLAGS.
12158 SelectItr->addRegisterKilled(X86::EFLAGS, TRI);
Lang Hames50a36f72012-02-02 07:48:37 +000012159 return true;
12160}
12161
Evan Cheng60c07e12006-07-05 22:17:51 +000012162MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +000012163X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012164 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +000012165 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12166 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +000012167
Chris Lattner52600972009-09-02 05:57:00 +000012168 // To "insert" a SELECT_CC instruction, we actually have to insert the
12169 // diamond control-flow pattern. The incoming instruction knows the
12170 // destination vreg to set, the condition code register to branch on, the
12171 // true/false values to select between, and a branch opcode to use.
12172 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12173 MachineFunction::iterator It = BB;
12174 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +000012175
Chris Lattner52600972009-09-02 05:57:00 +000012176 // thisMBB:
12177 // ...
12178 // TrueVal = ...
12179 // cmpTY ccX, r1, r2
12180 // bCC copy1MBB
12181 // fallthrough --> copy0MBB
12182 MachineBasicBlock *thisMBB = BB;
12183 MachineFunction *F = BB->getParent();
12184 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
12185 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +000012186 F->insert(It, copy0MBB);
12187 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +000012188
Bill Wendling730c07e2010-06-25 20:48:10 +000012189 // If the EFLAGS register isn't dead in the terminator, then claim that it's
12190 // live into the sink and copy blocks.
Lang Hames6e3f7e42012-02-03 01:13:49 +000012191 const TargetRegisterInfo* TRI = getTargetMachine().getRegisterInfo();
12192 if (!MI->killsRegister(X86::EFLAGS) &&
12193 !checkAndUpdateEFLAGSKill(MI, BB, TRI)) {
12194 copy0MBB->addLiveIn(X86::EFLAGS);
12195 sinkMBB->addLiveIn(X86::EFLAGS);
Bill Wendling730c07e2010-06-25 20:48:10 +000012196 }
12197
Dan Gohman14152b42010-07-06 20:24:04 +000012198 // Transfer the remainder of BB and its successor edges to sinkMBB.
12199 sinkMBB->splice(sinkMBB->begin(), BB,
12200 llvm::next(MachineBasicBlock::iterator(MI)),
12201 BB->end());
12202 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
12203
12204 // Add the true and fallthrough blocks as its successors.
12205 BB->addSuccessor(copy0MBB);
12206 BB->addSuccessor(sinkMBB);
12207
12208 // Create the conditional branch instruction.
12209 unsigned Opc =
12210 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
12211 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
12212
Chris Lattner52600972009-09-02 05:57:00 +000012213 // copy0MBB:
12214 // %FalseValue = ...
12215 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +000012216 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +000012217
Chris Lattner52600972009-09-02 05:57:00 +000012218 // sinkMBB:
12219 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
12220 // ...
Dan Gohman14152b42010-07-06 20:24:04 +000012221 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
12222 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +000012223 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
12224 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
12225
Dan Gohman14152b42010-07-06 20:24:04 +000012226 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +000012227 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +000012228}
12229
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012230MachineBasicBlock *
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012231X86TargetLowering::EmitLoweredSegAlloca(MachineInstr *MI, MachineBasicBlock *BB,
12232 bool Is64Bit) const {
12233 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12234 DebugLoc DL = MI->getDebugLoc();
12235 MachineFunction *MF = BB->getParent();
12236 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12237
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012238 assert(getTargetMachine().Options.EnableSegmentedStacks);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012239
12240 unsigned TlsReg = Is64Bit ? X86::FS : X86::GS;
12241 unsigned TlsOffset = Is64Bit ? 0x70 : 0x30;
12242
12243 // BB:
12244 // ... [Till the alloca]
12245 // If stacklet is not large enough, jump to mallocMBB
12246 //
12247 // bumpMBB:
12248 // Allocate by subtracting from RSP
12249 // Jump to continueMBB
12250 //
12251 // mallocMBB:
12252 // Allocate by call to runtime
12253 //
12254 // continueMBB:
12255 // ...
12256 // [rest of original BB]
12257 //
12258
12259 MachineBasicBlock *mallocMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12260 MachineBasicBlock *bumpMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12261 MachineBasicBlock *continueMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12262
12263 MachineRegisterInfo &MRI = MF->getRegInfo();
12264 const TargetRegisterClass *AddrRegClass =
12265 getRegClassFor(Is64Bit ? MVT::i64:MVT::i32);
12266
12267 unsigned mallocPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12268 bumpSPPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12269 tmpSPVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola66bf7432011-10-26 21:16:41 +000012270 SPLimitVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012271 sizeVReg = MI->getOperand(1).getReg(),
12272 physSPReg = Is64Bit ? X86::RSP : X86::ESP;
12273
12274 MachineFunction::iterator MBBIter = BB;
12275 ++MBBIter;
12276
12277 MF->insert(MBBIter, bumpMBB);
12278 MF->insert(MBBIter, mallocMBB);
12279 MF->insert(MBBIter, continueMBB);
12280
12281 continueMBB->splice(continueMBB->begin(), BB, llvm::next
12282 (MachineBasicBlock::iterator(MI)), BB->end());
12283 continueMBB->transferSuccessorsAndUpdatePHIs(BB);
12284
12285 // Add code to the main basic block to check if the stack limit has been hit,
12286 // and if so, jump to mallocMBB otherwise to bumpMBB.
12287 BuildMI(BB, DL, TII->get(TargetOpcode::COPY), tmpSPVReg).addReg(physSPReg);
Rafael Espindola66bf7432011-10-26 21:16:41 +000012288 BuildMI(BB, DL, TII->get(Is64Bit ? X86::SUB64rr:X86::SUB32rr), SPLimitVReg)
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012289 .addReg(tmpSPVReg).addReg(sizeVReg);
12290 BuildMI(BB, DL, TII->get(Is64Bit ? X86::CMP64mr:X86::CMP32mr))
Rafael Espindola014f7a32012-01-11 18:14:03 +000012291 .addReg(0).addImm(1).addReg(0).addImm(TlsOffset).addReg(TlsReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012292 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012293 BuildMI(BB, DL, TII->get(X86::JG_4)).addMBB(mallocMBB);
12294
12295 // bumpMBB simply decreases the stack pointer, since we know the current
12296 // stacklet has enough space.
12297 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), physSPReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012298 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012299 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), bumpSPPtrVReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012300 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012301 BuildMI(bumpMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12302
12303 // Calls into a routine in libgcc to allocate more space from the heap.
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012304 const uint32_t *RegMask =
12305 getTargetMachine().getRegisterInfo()->getCallPreservedMask(CallingConv::C);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012306 if (Is64Bit) {
12307 BuildMI(mallocMBB, DL, TII->get(X86::MOV64rr), X86::RDI)
12308 .addReg(sizeVReg);
12309 BuildMI(mallocMBB, DL, TII->get(X86::CALL64pcrel32))
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012310 .addExternalSymbol("__morestack_allocate_stack_space").addReg(X86::RDI)
12311 .addRegMask(RegMask)
12312 .addReg(X86::RAX, RegState::ImplicitDefine);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012313 } else {
12314 BuildMI(mallocMBB, DL, TII->get(X86::SUB32ri), physSPReg).addReg(physSPReg)
12315 .addImm(12);
12316 BuildMI(mallocMBB, DL, TII->get(X86::PUSH32r)).addReg(sizeVReg);
12317 BuildMI(mallocMBB, DL, TII->get(X86::CALLpcrel32))
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012318 .addExternalSymbol("__morestack_allocate_stack_space")
12319 .addRegMask(RegMask)
12320 .addReg(X86::EAX, RegState::ImplicitDefine);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012321 }
12322
12323 if (!Is64Bit)
12324 BuildMI(mallocMBB, DL, TII->get(X86::ADD32ri), physSPReg).addReg(physSPReg)
12325 .addImm(16);
12326
12327 BuildMI(mallocMBB, DL, TII->get(TargetOpcode::COPY), mallocPtrVReg)
12328 .addReg(Is64Bit ? X86::RAX : X86::EAX);
12329 BuildMI(mallocMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12330
12331 // Set up the CFG correctly.
12332 BB->addSuccessor(bumpMBB);
12333 BB->addSuccessor(mallocMBB);
12334 mallocMBB->addSuccessor(continueMBB);
12335 bumpMBB->addSuccessor(continueMBB);
12336
12337 // Take care of the PHI nodes.
12338 BuildMI(*continueMBB, continueMBB->begin(), DL, TII->get(X86::PHI),
12339 MI->getOperand(0).getReg())
12340 .addReg(mallocPtrVReg).addMBB(mallocMBB)
12341 .addReg(bumpSPPtrVReg).addMBB(bumpMBB);
12342
12343 // Delete the original pseudo instruction.
12344 MI->eraseFromParent();
12345
12346 // And we're done.
12347 return continueMBB;
12348}
12349
12350MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012351X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012352 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012353 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12354 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012355
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012356 assert(!Subtarget->isTargetEnvMacho());
12357
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012358 // The lowering is pretty easy: we're just emitting the call to _alloca. The
12359 // non-trivial part is impdef of ESP.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012360
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012361 if (Subtarget->isTargetWin64()) {
12362 if (Subtarget->isTargetCygMing()) {
12363 // ___chkstk(Mingw64):
12364 // Clobbers R10, R11, RAX and EFLAGS.
12365 // Updates RSP.
12366 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12367 .addExternalSymbol("___chkstk")
12368 .addReg(X86::RAX, RegState::Implicit)
12369 .addReg(X86::RSP, RegState::Implicit)
12370 .addReg(X86::RAX, RegState::Define | RegState::Implicit)
12371 .addReg(X86::RSP, RegState::Define | RegState::Implicit)
12372 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12373 } else {
12374 // __chkstk(MSVCRT): does not update stack pointer.
12375 // Clobbers R10, R11 and EFLAGS.
12376 // FIXME: RAX(allocated size) might be reused and not killed.
12377 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12378 .addExternalSymbol("__chkstk")
12379 .addReg(X86::RAX, RegState::Implicit)
12380 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12381 // RAX has the offset to subtracted from RSP.
12382 BuildMI(*BB, MI, DL, TII->get(X86::SUB64rr), X86::RSP)
12383 .addReg(X86::RSP)
12384 .addReg(X86::RAX);
12385 }
12386 } else {
12387 const char *StackProbeSymbol =
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012388 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
12389
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012390 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
12391 .addExternalSymbol(StackProbeSymbol)
12392 .addReg(X86::EAX, RegState::Implicit)
12393 .addReg(X86::ESP, RegState::Implicit)
12394 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
12395 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
12396 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12397 }
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012398
Dan Gohman14152b42010-07-06 20:24:04 +000012399 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012400 return BB;
12401}
Chris Lattner52600972009-09-02 05:57:00 +000012402
12403MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +000012404X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
12405 MachineBasicBlock *BB) const {
12406 // This is pretty easy. We're taking the value that we received from
12407 // our load from the relocation, sticking it in either RDI (x86-64)
12408 // or EAX and doing an indirect call. The return value will then
12409 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +000012410 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +000012411 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +000012412 DebugLoc DL = MI->getDebugLoc();
12413 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +000012414
12415 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +000012416 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +000012417
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012418 // Get a register mask for the lowered call.
12419 // FIXME: The 32-bit calls have non-standard calling conventions. Use a
12420 // proper register mask.
12421 const uint32_t *RegMask =
12422 getTargetMachine().getRegisterInfo()->getCallPreservedMask(CallingConv::C);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012423 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +000012424 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12425 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +000012426 .addReg(X86::RIP)
12427 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012428 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012429 MI->getOperand(3).getTargetFlags())
12430 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +000012431 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +000012432 addDirectMem(MIB, X86::RDI);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012433 MIB.addReg(X86::RAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher61025492010-06-15 23:08:42 +000012434 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +000012435 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12436 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +000012437 .addReg(0)
12438 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012439 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +000012440 MI->getOperand(3).getTargetFlags())
12441 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012442 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012443 addDirectMem(MIB, X86::EAX);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012444 MIB.addReg(X86::EAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012445 } else {
Dan Gohman14152b42010-07-06 20:24:04 +000012446 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12447 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +000012448 .addReg(TII->getGlobalBaseReg(F))
12449 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012450 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012451 MI->getOperand(3).getTargetFlags())
12452 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012453 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012454 addDirectMem(MIB, X86::EAX);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012455 MIB.addReg(X86::EAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012456 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000012457
Dan Gohman14152b42010-07-06 20:24:04 +000012458 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +000012459 return BB;
12460}
12461
12462MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +000012463X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012464 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +000012465 switch (MI->getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000012466 default: llvm_unreachable("Unexpected instr type to insert");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012467 case X86::TAILJMPd64:
12468 case X86::TAILJMPr64:
12469 case X86::TAILJMPm64:
Craig Topper6d1263a2012-02-05 05:38:58 +000012470 llvm_unreachable("TAILJMP64 would not be touched here.");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012471 case X86::TCRETURNdi64:
12472 case X86::TCRETURNri64:
12473 case X86::TCRETURNmi64:
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012474 return BB;
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012475 case X86::WIN_ALLOCA:
12476 return EmitLoweredWinAlloca(MI, BB);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012477 case X86::SEG_ALLOCA_32:
12478 return EmitLoweredSegAlloca(MI, BB, false);
12479 case X86::SEG_ALLOCA_64:
12480 return EmitLoweredSegAlloca(MI, BB, true);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012481 case X86::TLSCall_32:
12482 case X86::TLSCall_64:
12483 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +000012484 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +000012485 case X86::CMOV_FR32:
12486 case X86::CMOV_FR64:
12487 case X86::CMOV_V4F32:
12488 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +000012489 case X86::CMOV_V2I64:
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +000012490 case X86::CMOV_V8F32:
12491 case X86::CMOV_V4F64:
12492 case X86::CMOV_V4I64:
Chris Lattner314a1132010-03-14 18:31:44 +000012493 case X86::CMOV_GR16:
12494 case X86::CMOV_GR32:
12495 case X86::CMOV_RFP32:
12496 case X86::CMOV_RFP64:
12497 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012498 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012499
Dale Johannesen849f2142007-07-03 00:53:03 +000012500 case X86::FP32_TO_INT16_IN_MEM:
12501 case X86::FP32_TO_INT32_IN_MEM:
12502 case X86::FP32_TO_INT64_IN_MEM:
12503 case X86::FP64_TO_INT16_IN_MEM:
12504 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000012505 case X86::FP64_TO_INT64_IN_MEM:
12506 case X86::FP80_TO_INT16_IN_MEM:
12507 case X86::FP80_TO_INT32_IN_MEM:
12508 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000012509 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12510 DebugLoc DL = MI->getDebugLoc();
12511
Evan Cheng60c07e12006-07-05 22:17:51 +000012512 // Change the floating point control register to use "round towards zero"
12513 // mode when truncating to an integer value.
12514 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000012515 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000012516 addFrameReference(BuildMI(*BB, MI, DL,
12517 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012518
12519 // Load the old value of the high byte of the control word...
12520 unsigned OldCW =
Craig Topperc9099502012-04-20 06:31:50 +000012521 F->getRegInfo().createVirtualRegister(&X86::GR16RegClass);
Dan Gohman14152b42010-07-06 20:24:04 +000012522 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000012523 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012524
12525 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000012526 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012527 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000012528
12529 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000012530 addFrameReference(BuildMI(*BB, MI, DL,
12531 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012532
12533 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000012534 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012535 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000012536
12537 // Get the X86 opcode to use.
12538 unsigned Opc;
12539 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000012540 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000012541 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
12542 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
12543 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
12544 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
12545 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
12546 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000012547 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
12548 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
12549 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000012550 }
12551
12552 X86AddressMode AM;
12553 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000012554 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012555 AM.BaseType = X86AddressMode::RegBase;
12556 AM.Base.Reg = Op.getReg();
12557 } else {
12558 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000012559 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000012560 }
12561 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000012562 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012563 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012564 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000012565 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012566 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012567 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000012568 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012569 AM.GV = Op.getGlobal();
12570 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000012571 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012572 }
Dan Gohman14152b42010-07-06 20:24:04 +000012573 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000012574 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000012575
12576 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000012577 addFrameReference(BuildMI(*BB, MI, DL,
12578 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012579
Dan Gohman14152b42010-07-06 20:24:04 +000012580 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000012581 return BB;
12582 }
Eric Christopherb120ab42009-08-18 22:50:32 +000012583 // String/text processing lowering.
12584 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012585 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012586 return EmitPCMP(MI, BB, 3, false /* in-mem */);
12587 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012588 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012589 return EmitPCMP(MI, BB, 3, true /* in-mem */);
12590 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012591 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012592 return EmitPCMP(MI, BB, 5, false /* in mem */);
12593 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012594 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012595 return EmitPCMP(MI, BB, 5, true /* in mem */);
12596
Eric Christopher228232b2010-11-30 07:20:12 +000012597 // Thread synchronization.
12598 case X86::MONITOR:
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012599 return EmitMonitor(MI, BB);
Eric Christopher228232b2010-11-30 07:20:12 +000012600 case X86::MWAIT:
12601 return EmitMwait(MI, BB);
12602
Eric Christopherb120ab42009-08-18 22:50:32 +000012603 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +000012604 case X86::ATOMAND32:
12605 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012606 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012607 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012608 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012609 &X86::GR32RegClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012610 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +000012611 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
12612 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012613 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012614 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012615 &X86::GR32RegClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012616 case X86::ATOMXOR32:
12617 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012618 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012619 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012620 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012621 &X86::GR32RegClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000012622 case X86::ATOMNAND32:
12623 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012624 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012625 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012626 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012627 &X86::GR32RegClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +000012628 case X86::ATOMMIN32:
12629 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
12630 case X86::ATOMMAX32:
12631 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
12632 case X86::ATOMUMIN32:
12633 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
12634 case X86::ATOMUMAX32:
12635 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012636
12637 case X86::ATOMAND16:
12638 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12639 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012640 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012641 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012642 &X86::GR16RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012643 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +000012644 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012645 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012646 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012647 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012648 &X86::GR16RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012649 case X86::ATOMXOR16:
12650 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
12651 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012652 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012653 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012654 &X86::GR16RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012655 case X86::ATOMNAND16:
12656 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12657 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012658 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012659 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012660 &X86::GR16RegClass, true);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012661 case X86::ATOMMIN16:
12662 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
12663 case X86::ATOMMAX16:
12664 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
12665 case X86::ATOMUMIN16:
12666 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
12667 case X86::ATOMUMAX16:
12668 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
12669
12670 case X86::ATOMAND8:
12671 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12672 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012673 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012674 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012675 &X86::GR8RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012676 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +000012677 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012678 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012679 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012680 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012681 &X86::GR8RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012682 case X86::ATOMXOR8:
12683 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
12684 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012685 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012686 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012687 &X86::GR8RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012688 case X86::ATOMNAND8:
12689 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12690 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012691 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012692 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012693 &X86::GR8RegClass, true);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012694 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012695 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +000012696 case X86::ATOMAND64:
12697 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012698 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012699 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012700 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012701 &X86::GR64RegClass);
Dale Johannesena99e3842008-08-20 00:48:50 +000012702 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +000012703 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
12704 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012705 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012706 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012707 &X86::GR64RegClass);
Dale Johannesena99e3842008-08-20 00:48:50 +000012708 case X86::ATOMXOR64:
12709 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012710 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012711 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012712 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012713 &X86::GR64RegClass);
Dale Johannesena99e3842008-08-20 00:48:50 +000012714 case X86::ATOMNAND64:
12715 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
12716 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012717 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012718 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012719 &X86::GR64RegClass, true);
Dale Johannesena99e3842008-08-20 00:48:50 +000012720 case X86::ATOMMIN64:
12721 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
12722 case X86::ATOMMAX64:
12723 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
12724 case X86::ATOMUMIN64:
12725 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
12726 case X86::ATOMUMAX64:
12727 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012728
12729 // This group does 64-bit operations on a 32-bit host.
12730 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012731 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012732 X86::AND32rr, X86::AND32rr,
12733 X86::AND32ri, X86::AND32ri,
12734 false);
12735 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012736 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012737 X86::OR32rr, X86::OR32rr,
12738 X86::OR32ri, X86::OR32ri,
12739 false);
12740 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012741 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012742 X86::XOR32rr, X86::XOR32rr,
12743 X86::XOR32ri, X86::XOR32ri,
12744 false);
12745 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012746 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012747 X86::AND32rr, X86::AND32rr,
12748 X86::AND32ri, X86::AND32ri,
12749 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012750 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012751 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012752 X86::ADD32rr, X86::ADC32rr,
12753 X86::ADD32ri, X86::ADC32ri,
12754 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012755 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012756 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012757 X86::SUB32rr, X86::SBB32rr,
12758 X86::SUB32ri, X86::SBB32ri,
12759 false);
Dale Johannesen880ae362008-10-03 22:25:52 +000012760 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012761 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +000012762 X86::MOV32rr, X86::MOV32rr,
12763 X86::MOV32ri, X86::MOV32ri,
12764 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012765 case X86::VASTART_SAVE_XMM_REGS:
12766 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000012767
12768 case X86::VAARG_64:
12769 return EmitVAARG64WithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012770 }
12771}
12772
12773//===----------------------------------------------------------------------===//
12774// X86 Optimization Hooks
12775//===----------------------------------------------------------------------===//
12776
Dan Gohman475871a2008-07-27 21:46:04 +000012777void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012778 APInt &KnownZero,
12779 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000012780 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000012781 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012782 unsigned BitWidth = KnownZero.getBitWidth();
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012783 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000012784 assert((Opc >= ISD::BUILTIN_OP_END ||
12785 Opc == ISD::INTRINSIC_WO_CHAIN ||
12786 Opc == ISD::INTRINSIC_W_CHAIN ||
12787 Opc == ISD::INTRINSIC_VOID) &&
12788 "Should use MaskedValueIsZero if you don't know whether Op"
12789 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012790
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012791 KnownZero = KnownOne = APInt(BitWidth, 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012792 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000012793 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012794 case X86ISD::ADD:
12795 case X86ISD::SUB:
Chris Lattner5b856542010-12-20 00:59:46 +000012796 case X86ISD::ADC:
12797 case X86ISD::SBB:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012798 case X86ISD::SMUL:
12799 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000012800 case X86ISD::INC:
12801 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000012802 case X86ISD::OR:
12803 case X86ISD::XOR:
12804 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012805 // These nodes' second result is a boolean.
12806 if (Op.getResNo() == 0)
12807 break;
12808 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012809 case X86ISD::SETCC:
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012810 KnownZero |= APInt::getHighBitsSet(BitWidth, BitWidth - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000012811 break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012812 case ISD::INTRINSIC_WO_CHAIN: {
12813 unsigned IntId = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
12814 unsigned NumLoBits = 0;
12815 switch (IntId) {
12816 default: break;
12817 case Intrinsic::x86_sse_movmsk_ps:
12818 case Intrinsic::x86_avx_movmsk_ps_256:
12819 case Intrinsic::x86_sse2_movmsk_pd:
12820 case Intrinsic::x86_avx_movmsk_pd_256:
12821 case Intrinsic::x86_mmx_pmovmskb:
Craig Topper3738ccd2011-12-27 06:27:23 +000012822 case Intrinsic::x86_sse2_pmovmskb_128:
12823 case Intrinsic::x86_avx2_pmovmskb: {
Evan Cheng7c1780c2011-10-07 17:21:44 +000012824 // High bits of movmskp{s|d}, pmovmskb are known zero.
12825 switch (IntId) {
Craig Topperabb94d02012-02-05 03:43:23 +000012826 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng7c1780c2011-10-07 17:21:44 +000012827 case Intrinsic::x86_sse_movmsk_ps: NumLoBits = 4; break;
12828 case Intrinsic::x86_avx_movmsk_ps_256: NumLoBits = 8; break;
12829 case Intrinsic::x86_sse2_movmsk_pd: NumLoBits = 2; break;
12830 case Intrinsic::x86_avx_movmsk_pd_256: NumLoBits = 4; break;
12831 case Intrinsic::x86_mmx_pmovmskb: NumLoBits = 8; break;
12832 case Intrinsic::x86_sse2_pmovmskb_128: NumLoBits = 16; break;
Craig Topper3738ccd2011-12-27 06:27:23 +000012833 case Intrinsic::x86_avx2_pmovmskb: NumLoBits = 32; break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012834 }
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012835 KnownZero = APInt::getHighBitsSet(BitWidth, BitWidth - NumLoBits);
Evan Cheng7c1780c2011-10-07 17:21:44 +000012836 break;
12837 }
12838 }
12839 break;
12840 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012841 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012842}
Chris Lattner259e97c2006-01-31 19:43:35 +000012843
Owen Andersonbc146b02010-09-21 20:42:50 +000012844unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
12845 unsigned Depth) const {
12846 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
12847 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
12848 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000012849
Owen Andersonbc146b02010-09-21 20:42:50 +000012850 // Fallback case.
12851 return 1;
12852}
12853
Evan Cheng206ee9d2006-07-07 08:33:52 +000012854/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000012855/// node is a GlobalAddress + offset.
12856bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000012857 const GlobalValue* &GA,
12858 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000012859 if (N->getOpcode() == X86ISD::Wrapper) {
12860 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000012861 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000012862 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000012863 return true;
12864 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000012865 }
Evan Chengad4196b2008-05-12 19:56:52 +000012866 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000012867}
12868
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012869/// isShuffleHigh128VectorInsertLow - Checks whether the shuffle node is the
12870/// same as extracting the high 128-bit part of 256-bit vector and then
12871/// inserting the result into the low part of a new 256-bit vector
12872static bool isShuffleHigh128VectorInsertLow(ShuffleVectorSDNode *SVOp) {
12873 EVT VT = SVOp->getValueType(0);
12874 int NumElems = VT.getVectorNumElements();
12875
12876 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12877 for (int i = 0, j = NumElems/2; i < NumElems/2; ++i, ++j)
12878 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12879 SVOp->getMaskElt(j) >= 0)
12880 return false;
12881
12882 return true;
12883}
12884
12885/// isShuffleLow128VectorInsertHigh - Checks whether the shuffle node is the
12886/// same as extracting the low 128-bit part of 256-bit vector and then
12887/// inserting the result into the high part of a new 256-bit vector
12888static bool isShuffleLow128VectorInsertHigh(ShuffleVectorSDNode *SVOp) {
12889 EVT VT = SVOp->getValueType(0);
12890 int NumElems = VT.getVectorNumElements();
12891
12892 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12893 for (int i = NumElems/2, j = 0; i < NumElems; ++i, ++j)
12894 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12895 SVOp->getMaskElt(j) >= 0)
12896 return false;
12897
12898 return true;
12899}
12900
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012901/// PerformShuffleCombine256 - Performs shuffle combines for 256-bit vectors.
12902static SDValue PerformShuffleCombine256(SDNode *N, SelectionDAG &DAG,
Craig Topper12216172012-01-13 08:12:35 +000012903 TargetLowering::DAGCombinerInfo &DCI,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000012904 const X86Subtarget* Subtarget) {
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012905 DebugLoc dl = N->getDebugLoc();
12906 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
12907 SDValue V1 = SVOp->getOperand(0);
12908 SDValue V2 = SVOp->getOperand(1);
12909 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012910 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012911
12912 if (V1.getOpcode() == ISD::CONCAT_VECTORS &&
12913 V2.getOpcode() == ISD::CONCAT_VECTORS) {
12914 //
12915 // 0,0,0,...
Benjamin Kramer558cc5a2011-07-22 01:02:57 +000012916 // |
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012917 // V UNDEF BUILD_VECTOR UNDEF
12918 // \ / \ /
12919 // CONCAT_VECTOR CONCAT_VECTOR
12920 // \ /
12921 // \ /
12922 // RESULT: V + zero extended
12923 //
12924 if (V2.getOperand(0).getOpcode() != ISD::BUILD_VECTOR ||
12925 V2.getOperand(1).getOpcode() != ISD::UNDEF ||
12926 V1.getOperand(1).getOpcode() != ISD::UNDEF)
12927 return SDValue();
12928
12929 if (!ISD::isBuildVectorAllZeros(V2.getOperand(0).getNode()))
12930 return SDValue();
12931
12932 // To match the shuffle mask, the first half of the mask should
12933 // be exactly the first vector, and all the rest a splat with the
12934 // first element of the second one.
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012935 for (int i = 0; i < NumElems/2; ++i)
12936 if (!isUndefOrEqual(SVOp->getMaskElt(i), i) ||
12937 !isUndefOrEqual(SVOp->getMaskElt(i+NumElems/2), NumElems))
12938 return SDValue();
12939
Chad Rosier3d1161e2012-01-03 21:05:52 +000012940 // If V1 is coming from a vector load then just fold to a VZEXT_LOAD.
12941 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(V1.getOperand(0))) {
12942 SDVTList Tys = DAG.getVTList(MVT::v4i64, MVT::Other);
12943 SDValue Ops[] = { Ld->getChain(), Ld->getBasePtr() };
12944 SDValue ResNode =
12945 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2,
12946 Ld->getMemoryVT(),
12947 Ld->getPointerInfo(),
12948 Ld->getAlignment(),
12949 false/*isVolatile*/, true/*ReadMem*/,
12950 false/*WriteMem*/);
12951 return DAG.getNode(ISD::BITCAST, dl, VT, ResNode);
12952 }
12953
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012954 // Emit a zeroed vector and insert the desired subvector on its
12955 // first half.
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000012956 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012957 SDValue InsV = Insert128BitVector(Zeros, V1.getOperand(0),
12958 DAG.getConstant(0, MVT::i32), DAG, dl);
12959 return DCI.CombineTo(N, InsV);
12960 }
12961
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012962 //===--------------------------------------------------------------------===//
12963 // Combine some shuffles into subvector extracts and inserts:
12964 //
12965
12966 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12967 if (isShuffleHigh128VectorInsertLow(SVOp)) {
12968 SDValue V = Extract128BitVector(V1, DAG.getConstant(NumElems/2, MVT::i32),
12969 DAG, dl);
12970 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
12971 V, DAG.getConstant(0, MVT::i32), DAG, dl);
12972 return DCI.CombineTo(N, InsV);
12973 }
12974
12975 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12976 if (isShuffleLow128VectorInsertHigh(SVOp)) {
12977 SDValue V = Extract128BitVector(V1, DAG.getConstant(0, MVT::i32), DAG, dl);
12978 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
12979 V, DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
12980 return DCI.CombineTo(N, InsV);
12981 }
12982
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012983 return SDValue();
12984}
12985
12986/// PerformShuffleCombine - Performs several different shuffle combines.
Dan Gohman475871a2008-07-27 21:46:04 +000012987static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012988 TargetLowering::DAGCombinerInfo &DCI,
12989 const X86Subtarget *Subtarget) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000012990 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000012991 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000012992
Mon P Wanga0fd0d52010-12-19 23:55:53 +000012993 // Don't create instructions with illegal types after legalize types has run.
12994 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
12995 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
12996 return SDValue();
12997
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012998 // Combine 256-bit vector shuffles. This is only profitable when in AVX mode
12999 if (Subtarget->hasAVX() && VT.getSizeInBits() == 256 &&
13000 N->getOpcode() == ISD::VECTOR_SHUFFLE)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000013001 return PerformShuffleCombine256(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013002
13003 // Only handle 128 wide vector from here on.
13004 if (VT.getSizeInBits() != 128)
13005 return SDValue();
13006
13007 // Combine a vector_shuffle that is equal to build_vector load1, load2, load3,
13008 // load4, <0, 1, 2, 3> into a 128-bit load if the load addresses are
13009 // consecutive, non-overlapping, and in the right order.
Nate Begemanfdea31a2010-03-24 20:49:50 +000013010 SmallVector<SDValue, 16> Elts;
13011 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000013012 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000013013
Nate Begemanfdea31a2010-03-24 20:49:50 +000013014 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000013015}
Evan Chengd880b972008-05-09 21:53:03 +000013016
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013017
13018/// PerformTruncateCombine - Converts truncate operation to
13019/// a sequence of vector shuffle operations.
13020/// It is possible when we truncate 256-bit vector to 128-bit vector
13021
13022SDValue X86TargetLowering::PerformTruncateCombine(SDNode *N, SelectionDAG &DAG,
13023 DAGCombinerInfo &DCI) const {
13024 if (!DCI.isBeforeLegalizeOps())
13025 return SDValue();
13026
13027 if (!Subtarget->hasAVX()) return SDValue();
13028
13029 EVT VT = N->getValueType(0);
13030 SDValue Op = N->getOperand(0);
13031 EVT OpVT = Op.getValueType();
13032 DebugLoc dl = N->getDebugLoc();
13033
13034 if ((VT == MVT::v4i32) && (OpVT == MVT::v4i64)) {
13035
13036 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
13037 DAG.getIntPtrConstant(0));
13038
13039 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
13040 DAG.getIntPtrConstant(2));
13041
13042 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpLo);
13043 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpHi);
13044
13045 // PSHUFD
Elena Demikhovsky73252572012-02-01 10:33:05 +000013046 int ShufMask1[] = {0, 2, 0, 0};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013047
13048 OpLo = DAG.getVectorShuffle(VT, dl, OpLo, DAG.getUNDEF(VT),
Elena Demikhovsky73252572012-02-01 10:33:05 +000013049 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013050 OpHi = DAG.getVectorShuffle(VT, dl, OpHi, DAG.getUNDEF(VT),
Elena Demikhovsky73252572012-02-01 10:33:05 +000013051 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013052
13053 // MOVLHPS
Elena Demikhovsky73252572012-02-01 10:33:05 +000013054 int ShufMask2[] = {0, 1, 4, 5};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013055
Elena Demikhovsky73252572012-02-01 10:33:05 +000013056 return DAG.getVectorShuffle(VT, dl, OpLo, OpHi, ShufMask2);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013057 }
13058 if ((VT == MVT::v8i16) && (OpVT == MVT::v8i32)) {
13059
13060 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i32, Op,
13061 DAG.getIntPtrConstant(0));
13062
13063 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i32, Op,
13064 DAG.getIntPtrConstant(4));
13065
13066 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLo);
13067 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpHi);
13068
13069 // PSHUFB
Elena Demikhovsky73252572012-02-01 10:33:05 +000013070 int ShufMask1[] = {0, 1, 4, 5, 8, 9, 12, 13,
13071 -1, -1, -1, -1, -1, -1, -1, -1};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013072
13073 OpLo = DAG.getVectorShuffle(MVT::v16i8, dl, OpLo,
13074 DAG.getUNDEF(MVT::v16i8),
Elena Demikhovsky73252572012-02-01 10:33:05 +000013075 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013076 OpHi = DAG.getVectorShuffle(MVT::v16i8, dl, OpHi,
13077 DAG.getUNDEF(MVT::v16i8),
Elena Demikhovsky73252572012-02-01 10:33:05 +000013078 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013079
13080 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpLo);
13081 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpHi);
13082
13083 // MOVLHPS
Elena Demikhovsky73252572012-02-01 10:33:05 +000013084 int ShufMask2[] = {0, 1, 4, 5};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013085
Elena Demikhovsky73252572012-02-01 10:33:05 +000013086 SDValue res = DAG.getVectorShuffle(MVT::v4i32, dl, OpLo, OpHi, ShufMask2);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013087 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, res);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013088 }
13089
13090 return SDValue();
13091}
13092
Craig Topper89f4e662012-03-20 07:17:59 +000013093/// XFormVExtractWithShuffleIntoLoad - Check if a vector extract from a target
13094/// specific shuffle of a load can be folded into a single element load.
13095/// Similar handling for VECTOR_SHUFFLE is performed by DAGCombiner, but
13096/// shuffles have been customed lowered so we need to handle those here.
13097static SDValue XFormVExtractWithShuffleIntoLoad(SDNode *N, SelectionDAG &DAG,
13098 TargetLowering::DAGCombinerInfo &DCI) {
13099 if (DCI.isBeforeLegalizeOps())
13100 return SDValue();
13101
13102 SDValue InVec = N->getOperand(0);
13103 SDValue EltNo = N->getOperand(1);
13104
13105 if (!isa<ConstantSDNode>(EltNo))
13106 return SDValue();
13107
13108 EVT VT = InVec.getValueType();
13109
13110 bool HasShuffleIntoBitcast = false;
13111 if (InVec.getOpcode() == ISD::BITCAST) {
13112 // Don't duplicate a load with other uses.
13113 if (!InVec.hasOneUse())
13114 return SDValue();
13115 EVT BCVT = InVec.getOperand(0).getValueType();
13116 if (BCVT.getVectorNumElements() != VT.getVectorNumElements())
13117 return SDValue();
13118 InVec = InVec.getOperand(0);
13119 HasShuffleIntoBitcast = true;
13120 }
13121
13122 if (!isTargetShuffle(InVec.getOpcode()))
13123 return SDValue();
13124
13125 // Don't duplicate a load with other uses.
13126 if (!InVec.hasOneUse())
13127 return SDValue();
13128
13129 SmallVector<int, 16> ShuffleMask;
13130 bool UnaryShuffle;
13131 if (!getTargetShuffleMask(InVec.getNode(), VT, ShuffleMask, UnaryShuffle))
13132 return SDValue();
13133
13134 // Select the input vector, guarding against out of range extract vector.
13135 unsigned NumElems = VT.getVectorNumElements();
13136 int Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
13137 int Idx = (Elt > (int)NumElems) ? -1 : ShuffleMask[Elt];
13138 SDValue LdNode = (Idx < (int)NumElems) ? InVec.getOperand(0)
13139 : InVec.getOperand(1);
13140
13141 // If inputs to shuffle are the same for both ops, then allow 2 uses
13142 unsigned AllowedUses = InVec.getOperand(0) == InVec.getOperand(1) ? 2 : 1;
13143
13144 if (LdNode.getOpcode() == ISD::BITCAST) {
13145 // Don't duplicate a load with other uses.
13146 if (!LdNode.getNode()->hasNUsesOfValue(AllowedUses, 0))
13147 return SDValue();
13148
13149 AllowedUses = 1; // only allow 1 load use if we have a bitcast
13150 LdNode = LdNode.getOperand(0);
13151 }
13152
13153 if (!ISD::isNormalLoad(LdNode.getNode()))
13154 return SDValue();
13155
13156 LoadSDNode *LN0 = cast<LoadSDNode>(LdNode);
13157
13158 if (!LN0 ||!LN0->hasNUsesOfValue(AllowedUses, 0) || LN0->isVolatile())
13159 return SDValue();
13160
13161 if (HasShuffleIntoBitcast) {
13162 // If there's a bitcast before the shuffle, check if the load type and
13163 // alignment is valid.
13164 unsigned Align = LN0->getAlignment();
13165 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13166 unsigned NewAlign = TLI.getTargetData()->
13167 getABITypeAlignment(VT.getTypeForEVT(*DAG.getContext()));
13168
13169 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
13170 return SDValue();
13171 }
13172
13173 // All checks match so transform back to vector_shuffle so that DAG combiner
13174 // can finish the job
13175 DebugLoc dl = N->getDebugLoc();
13176
13177 // Create shuffle node taking into account the case that its a unary shuffle
13178 SDValue Shuffle = (UnaryShuffle) ? DAG.getUNDEF(VT) : InVec.getOperand(1);
13179 Shuffle = DAG.getVectorShuffle(InVec.getValueType(), dl,
13180 InVec.getOperand(0), Shuffle,
13181 &ShuffleMask[0]);
13182 Shuffle = DAG.getNode(ISD::BITCAST, dl, VT, Shuffle);
13183 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, N->getValueType(0), Shuffle,
13184 EltNo);
13185}
13186
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000013187/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
13188/// generation and convert it from being a bunch of shuffles and extracts
13189/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013190static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
Craig Topper89f4e662012-03-20 07:17:59 +000013191 TargetLowering::DAGCombinerInfo &DCI) {
13192 SDValue NewOp = XFormVExtractWithShuffleIntoLoad(N, DAG, DCI);
13193 if (NewOp.getNode())
13194 return NewOp;
13195
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013196 SDValue InputVector = N->getOperand(0);
13197
13198 // Only operate on vectors of 4 elements, where the alternative shuffling
13199 // gets to be more expensive.
13200 if (InputVector.getValueType() != MVT::v4i32)
13201 return SDValue();
13202
13203 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
13204 // single use which is a sign-extend or zero-extend, and all elements are
13205 // used.
13206 SmallVector<SDNode *, 4> Uses;
13207 unsigned ExtractedElements = 0;
13208 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
13209 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
13210 if (UI.getUse().getResNo() != InputVector.getResNo())
13211 return SDValue();
13212
13213 SDNode *Extract = *UI;
13214 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
13215 return SDValue();
13216
13217 if (Extract->getValueType(0) != MVT::i32)
13218 return SDValue();
13219 if (!Extract->hasOneUse())
13220 return SDValue();
13221 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
13222 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
13223 return SDValue();
13224 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
13225 return SDValue();
13226
13227 // Record which element was extracted.
13228 ExtractedElements |=
13229 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
13230
13231 Uses.push_back(Extract);
13232 }
13233
13234 // If not all the elements were used, this may not be worthwhile.
13235 if (ExtractedElements != 15)
13236 return SDValue();
13237
13238 // Ok, we've now decided to do the transformation.
13239 DebugLoc dl = InputVector.getDebugLoc();
13240
13241 // Store the value to a temporary stack slot.
13242 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000013243 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
13244 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013245
13246 // Replace each use (extract) with a load of the appropriate element.
13247 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
13248 UE = Uses.end(); UI != UE; ++UI) {
13249 SDNode *Extract = *UI;
13250
Nadav Rotem86694292011-05-17 08:31:57 +000013251 // cOMpute the element's address.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013252 SDValue Idx = Extract->getOperand(1);
13253 unsigned EltSize =
13254 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
13255 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
Craig Topper89f4e662012-03-20 07:17:59 +000013256 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013257 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
13258
Nadav Rotem86694292011-05-17 08:31:57 +000013259 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
Chris Lattner51abfe42010-09-21 06:02:19 +000013260 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013261
13262 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000013263 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000013264 ScalarAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000013265 false, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013266
13267 // Replace the exact with the load.
13268 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
13269 }
13270
13271 // The replacement was made in place; don't return anything.
13272 return SDValue();
13273}
13274
Duncan Sands6bcd2192011-09-17 16:49:39 +000013275/// PerformSELECTCombine - Do target-specific dag combines on SELECT and VSELECT
13276/// nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000013277static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Nadav Rotemcc616562012-01-15 19:27:55 +000013278 TargetLowering::DAGCombinerInfo &DCI,
Chris Lattner47b4ce82009-03-11 05:48:52 +000013279 const X86Subtarget *Subtarget) {
Craig Topper89f4e662012-03-20 07:17:59 +000013280
13281
Chris Lattner47b4ce82009-03-11 05:48:52 +000013282 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000013283 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000013284 // Get the LHS/RHS of the select.
13285 SDValue LHS = N->getOperand(1);
13286 SDValue RHS = N->getOperand(2);
Bruno Cardoso Lopes149f29f2011-09-20 22:34:45 +000013287 EVT VT = LHS.getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +000013288
Dan Gohman670e5392009-09-21 18:03:22 +000013289 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000013290 // instructions match the semantics of the common C idiom x<y?x:y but not
13291 // x<=y?x:y, because of how they handle negative zero (which can be
13292 // ignored in unsafe-math mode).
Benjamin Kramer2c2ccbf2011-09-22 03:27:22 +000013293 if (Cond.getOpcode() == ISD::SETCC && VT.isFloatingPoint() &&
13294 VT != MVT::f80 && DAG.getTargetLoweringInfo().isTypeLegal(VT) &&
Craig Topper1accb7e2012-01-10 06:54:16 +000013295 (Subtarget->hasSSE2() ||
13296 (Subtarget->hasSSE1() && VT.getScalarType() == MVT::f32))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013297 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013298
Chris Lattner47b4ce82009-03-11 05:48:52 +000013299 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000013300 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000013301 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13302 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013303 switch (CC) {
13304 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013305 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013306 // Converting this to a min would handle NaNs incorrectly, and swapping
13307 // the operands would cause it to handle comparisons between positive
13308 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013309 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013310 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013311 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13312 break;
13313 std::swap(LHS, RHS);
13314 }
Dan Gohman670e5392009-09-21 18:03:22 +000013315 Opcode = X86ISD::FMIN;
13316 break;
13317 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013318 // Converting this to a min would handle comparisons between positive
13319 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013320 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013321 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
13322 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013323 Opcode = X86ISD::FMIN;
13324 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013325 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013326 // Converting this to a min would handle both negative zeros and NaNs
13327 // incorrectly, but we can swap the operands to fix both.
13328 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013329 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013330 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013331 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013332 Opcode = X86ISD::FMIN;
13333 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013334
Dan Gohman670e5392009-09-21 18:03:22 +000013335 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013336 // Converting this to a max would handle comparisons between positive
13337 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013338 if (!DAG.getTarget().Options.UnsafeFPMath &&
Evan Chengdd5663c2011-08-04 18:38:15 +000013339 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013340 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013341 Opcode = X86ISD::FMAX;
13342 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013343 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013344 // Converting this to a max would handle NaNs incorrectly, and swapping
13345 // the operands would cause it to handle comparisons between positive
13346 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013347 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013348 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013349 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13350 break;
13351 std::swap(LHS, RHS);
13352 }
Dan Gohman670e5392009-09-21 18:03:22 +000013353 Opcode = X86ISD::FMAX;
13354 break;
13355 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013356 // Converting this to a max would handle both negative zeros and NaNs
13357 // incorrectly, but we can swap the operands to fix both.
13358 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013359 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013360 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013361 case ISD::SETGE:
13362 Opcode = X86ISD::FMAX;
13363 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000013364 }
Dan Gohman670e5392009-09-21 18:03:22 +000013365 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000013366 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
13367 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013368 switch (CC) {
13369 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013370 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013371 // Converting this to a min would handle comparisons between positive
13372 // and negative zero incorrectly, and swapping the operands would
13373 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013374 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013375 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000013376 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013377 break;
13378 std::swap(LHS, RHS);
13379 }
Dan Gohman670e5392009-09-21 18:03:22 +000013380 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000013381 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013382 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013383 // Converting this to a min would handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013384 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013385 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
13386 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013387 Opcode = X86ISD::FMIN;
13388 break;
13389 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013390 // Converting this to a min would handle both negative zeros and NaNs
13391 // incorrectly, but we can swap the operands to fix both.
13392 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013393 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013394 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013395 case ISD::SETGE:
13396 Opcode = X86ISD::FMIN;
13397 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013398
Dan Gohman670e5392009-09-21 18:03:22 +000013399 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013400 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013401 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013402 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013403 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000013404 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013405 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013406 // Converting this to a max would handle comparisons between positive
13407 // and negative zero incorrectly, and swapping the operands would
13408 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013409 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013410 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000013411 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013412 break;
13413 std::swap(LHS, RHS);
13414 }
Dan Gohman670e5392009-09-21 18:03:22 +000013415 Opcode = X86ISD::FMAX;
13416 break;
13417 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013418 // Converting this to a max would handle both negative zeros and NaNs
13419 // incorrectly, but we can swap the operands to fix both.
13420 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013421 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013422 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013423 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013424 Opcode = X86ISD::FMAX;
13425 break;
13426 }
Chris Lattner83e6c992006-10-04 06:57:07 +000013427 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013428
Chris Lattner47b4ce82009-03-11 05:48:52 +000013429 if (Opcode)
13430 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000013431 }
Eric Christopherfd179292009-08-27 18:07:15 +000013432
Chris Lattnerd1980a52009-03-12 06:52:53 +000013433 // If this is a select between two integer constants, try to do some
13434 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000013435 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
13436 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000013437 // Don't do this for crazy integer types.
13438 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
13439 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000013440 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013441 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000013442
Chris Lattnercee56e72009-03-13 05:53:31 +000013443 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000013444 // Efficiently invertible.
13445 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
13446 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
13447 isa<ConstantSDNode>(Cond.getOperand(1))))) {
13448 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000013449 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000013450 }
Eric Christopherfd179292009-08-27 18:07:15 +000013451
Chris Lattnerd1980a52009-03-12 06:52:53 +000013452 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013453 if (FalseC->getAPIntValue() == 0 &&
13454 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013455 if (NeedsCondInvert) // Invert the condition if needed.
13456 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13457 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013458
Chris Lattnerd1980a52009-03-12 06:52:53 +000013459 // Zero extend the condition if needed.
13460 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013461
Chris Lattnercee56e72009-03-13 05:53:31 +000013462 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000013463 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013464 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013465 }
Eric Christopherfd179292009-08-27 18:07:15 +000013466
Chris Lattner97a29a52009-03-13 05:22:11 +000013467 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000013468 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000013469 if (NeedsCondInvert) // Invert the condition if needed.
13470 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13471 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013472
Chris Lattner97a29a52009-03-13 05:22:11 +000013473 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013474 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13475 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013476 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000013477 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000013478 }
Eric Christopherfd179292009-08-27 18:07:15 +000013479
Chris Lattnercee56e72009-03-13 05:53:31 +000013480 // Optimize cases that will turn into an LEA instruction. This requires
13481 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013482 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013483 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013484 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013485
Chris Lattnercee56e72009-03-13 05:53:31 +000013486 bool isFastMultiplier = false;
13487 if (Diff < 10) {
13488 switch ((unsigned char)Diff) {
13489 default: break;
13490 case 1: // result = add base, cond
13491 case 2: // result = lea base( , cond*2)
13492 case 3: // result = lea base(cond, cond*2)
13493 case 4: // result = lea base( , cond*4)
13494 case 5: // result = lea base(cond, cond*4)
13495 case 8: // result = lea base( , cond*8)
13496 case 9: // result = lea base(cond, cond*8)
13497 isFastMultiplier = true;
13498 break;
13499 }
13500 }
Eric Christopherfd179292009-08-27 18:07:15 +000013501
Chris Lattnercee56e72009-03-13 05:53:31 +000013502 if (isFastMultiplier) {
13503 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
13504 if (NeedsCondInvert) // Invert the condition if needed.
13505 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13506 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013507
Chris Lattnercee56e72009-03-13 05:53:31 +000013508 // Zero extend the condition if needed.
13509 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13510 Cond);
13511 // Scale the condition by the difference.
13512 if (Diff != 1)
13513 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13514 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013515
Chris Lattnercee56e72009-03-13 05:53:31 +000013516 // Add the base if non-zero.
13517 if (FalseC->getAPIntValue() != 0)
13518 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13519 SDValue(FalseC, 0));
13520 return Cond;
13521 }
Eric Christopherfd179292009-08-27 18:07:15 +000013522 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013523 }
13524 }
Eric Christopherfd179292009-08-27 18:07:15 +000013525
Evan Cheng56f582d2012-01-04 01:41:39 +000013526 // Canonicalize max and min:
13527 // (x > y) ? x : y -> (x >= y) ? x : y
13528 // (x < y) ? x : y -> (x <= y) ? x : y
13529 // This allows use of COND_S / COND_NS (see TranslateX86CC) which eliminates
13530 // the need for an extra compare
13531 // against zero. e.g.
13532 // (x - y) > 0 : (x - y) ? 0 -> (x - y) >= 0 : (x - y) ? 0
13533 // subl %esi, %edi
13534 // testl %edi, %edi
13535 // movl $0, %eax
13536 // cmovgl %edi, %eax
13537 // =>
13538 // xorl %eax, %eax
13539 // subl %esi, $edi
13540 // cmovsl %eax, %edi
13541 if (N->getOpcode() == ISD::SELECT && Cond.getOpcode() == ISD::SETCC &&
13542 DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13543 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
13544 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
13545 switch (CC) {
13546 default: break;
13547 case ISD::SETLT:
13548 case ISD::SETGT: {
13549 ISD::CondCode NewCC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGE;
13550 Cond = DAG.getSetCC(Cond.getDebugLoc(), Cond.getValueType(),
13551 Cond.getOperand(0), Cond.getOperand(1), NewCC);
13552 return DAG.getNode(ISD::SELECT, DL, VT, Cond, LHS, RHS);
13553 }
13554 }
13555 }
13556
Nadav Rotemcc616562012-01-15 19:27:55 +000013557 // If we know that this node is legal then we know that it is going to be
13558 // matched by one of the SSE/AVX BLEND instructions. These instructions only
13559 // depend on the highest bit in each word. Try to use SimplifyDemandedBits
13560 // to simplify previous instructions.
13561 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13562 if (N->getOpcode() == ISD::VSELECT && DCI.isBeforeLegalizeOps() &&
13563 !DCI.isBeforeLegalize() &&
13564 TLI.isOperationLegal(ISD::VSELECT, VT)) {
13565 unsigned BitWidth = Cond.getValueType().getScalarType().getSizeInBits();
13566 assert(BitWidth >= 8 && BitWidth <= 64 && "Invalid mask size");
13567 APInt DemandedMask = APInt::getHighBitsSet(BitWidth, 1);
13568
13569 APInt KnownZero, KnownOne;
13570 TargetLowering::TargetLoweringOpt TLO(DAG, DCI.isBeforeLegalize(),
13571 DCI.isBeforeLegalizeOps());
13572 if (TLO.ShrinkDemandedConstant(Cond, DemandedMask) ||
13573 TLI.SimplifyDemandedBits(Cond, DemandedMask, KnownZero, KnownOne, TLO))
13574 DCI.CommitTargetLoweringOpt(TLO);
13575 }
13576
Dan Gohman475871a2008-07-27 21:46:04 +000013577 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000013578}
13579
Chris Lattnerd1980a52009-03-12 06:52:53 +000013580/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
13581static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
13582 TargetLowering::DAGCombinerInfo &DCI) {
13583 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000013584
Chris Lattnerd1980a52009-03-12 06:52:53 +000013585 // If the flag operand isn't dead, don't touch this CMOV.
13586 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
13587 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000013588
Evan Chengb5a55d92011-05-24 01:48:22 +000013589 SDValue FalseOp = N->getOperand(0);
13590 SDValue TrueOp = N->getOperand(1);
13591 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
13592 SDValue Cond = N->getOperand(3);
13593 if (CC == X86::COND_E || CC == X86::COND_NE) {
13594 switch (Cond.getOpcode()) {
13595 default: break;
13596 case X86ISD::BSR:
13597 case X86ISD::BSF:
13598 // If operand of BSR / BSF are proven never zero, then ZF cannot be set.
13599 if (DAG.isKnownNeverZero(Cond.getOperand(0)))
13600 return (CC == X86::COND_E) ? FalseOp : TrueOp;
13601 }
13602 }
13603
Chris Lattnerd1980a52009-03-12 06:52:53 +000013604 // If this is a select between two integer constants, try to do some
13605 // optimizations. Note that the operands are ordered the opposite of SELECT
13606 // operands.
Evan Chengb5a55d92011-05-24 01:48:22 +000013607 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(TrueOp)) {
13608 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(FalseOp)) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013609 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
13610 // larger than FalseC (the false value).
Chris Lattnerd1980a52009-03-12 06:52:53 +000013611 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
13612 CC = X86::GetOppositeBranchCondition(CC);
13613 std::swap(TrueC, FalseC);
13614 }
Eric Christopherfd179292009-08-27 18:07:15 +000013615
Chris Lattnerd1980a52009-03-12 06:52:53 +000013616 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013617 // This is efficient for any integer data type (including i8/i16) and
13618 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013619 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013620 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13621 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013622
Chris Lattnerd1980a52009-03-12 06:52:53 +000013623 // Zero extend the condition if needed.
13624 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013625
Chris Lattnerd1980a52009-03-12 06:52:53 +000013626 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
13627 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013628 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013629 if (N->getNumValues() == 2) // Dead flag value?
13630 return DCI.CombineTo(N, Cond, SDValue());
13631 return Cond;
13632 }
Eric Christopherfd179292009-08-27 18:07:15 +000013633
Chris Lattnercee56e72009-03-13 05:53:31 +000013634 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
13635 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000013636 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013637 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13638 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013639
Chris Lattner97a29a52009-03-13 05:22:11 +000013640 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013641 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13642 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013643 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13644 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000013645
Chris Lattner97a29a52009-03-13 05:22:11 +000013646 if (N->getNumValues() == 2) // Dead flag value?
13647 return DCI.CombineTo(N, Cond, SDValue());
13648 return Cond;
13649 }
Eric Christopherfd179292009-08-27 18:07:15 +000013650
Chris Lattnercee56e72009-03-13 05:53:31 +000013651 // Optimize cases that will turn into an LEA instruction. This requires
13652 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013653 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013654 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013655 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013656
Chris Lattnercee56e72009-03-13 05:53:31 +000013657 bool isFastMultiplier = false;
13658 if (Diff < 10) {
13659 switch ((unsigned char)Diff) {
13660 default: break;
13661 case 1: // result = add base, cond
13662 case 2: // result = lea base( , cond*2)
13663 case 3: // result = lea base(cond, cond*2)
13664 case 4: // result = lea base( , cond*4)
13665 case 5: // result = lea base(cond, cond*4)
13666 case 8: // result = lea base( , cond*8)
13667 case 9: // result = lea base(cond, cond*8)
13668 isFastMultiplier = true;
13669 break;
13670 }
13671 }
Eric Christopherfd179292009-08-27 18:07:15 +000013672
Chris Lattnercee56e72009-03-13 05:53:31 +000013673 if (isFastMultiplier) {
13674 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013675 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13676 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000013677 // Zero extend the condition if needed.
13678 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13679 Cond);
13680 // Scale the condition by the difference.
13681 if (Diff != 1)
13682 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13683 DAG.getConstant(Diff, Cond.getValueType()));
13684
13685 // Add the base if non-zero.
13686 if (FalseC->getAPIntValue() != 0)
13687 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13688 SDValue(FalseC, 0));
13689 if (N->getNumValues() == 2) // Dead flag value?
13690 return DCI.CombineTo(N, Cond, SDValue());
13691 return Cond;
13692 }
Eric Christopherfd179292009-08-27 18:07:15 +000013693 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013694 }
13695 }
13696 return SDValue();
13697}
13698
13699
Evan Cheng0b0cd912009-03-28 05:57:29 +000013700/// PerformMulCombine - Optimize a single multiply with constant into two
13701/// in order to implement it with two cheaper instructions, e.g.
13702/// LEA + SHL, LEA + LEA.
13703static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
13704 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000013705 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
13706 return SDValue();
13707
Owen Andersone50ed302009-08-10 22:56:29 +000013708 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000013709 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000013710 return SDValue();
13711
13712 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
13713 if (!C)
13714 return SDValue();
13715 uint64_t MulAmt = C->getZExtValue();
13716 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
13717 return SDValue();
13718
13719 uint64_t MulAmt1 = 0;
13720 uint64_t MulAmt2 = 0;
13721 if ((MulAmt % 9) == 0) {
13722 MulAmt1 = 9;
13723 MulAmt2 = MulAmt / 9;
13724 } else if ((MulAmt % 5) == 0) {
13725 MulAmt1 = 5;
13726 MulAmt2 = MulAmt / 5;
13727 } else if ((MulAmt % 3) == 0) {
13728 MulAmt1 = 3;
13729 MulAmt2 = MulAmt / 3;
13730 }
13731 if (MulAmt2 &&
13732 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
13733 DebugLoc DL = N->getDebugLoc();
13734
13735 if (isPowerOf2_64(MulAmt2) &&
13736 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
13737 // If second multiplifer is pow2, issue it first. We want the multiply by
13738 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
13739 // is an add.
13740 std::swap(MulAmt1, MulAmt2);
13741
13742 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000013743 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013744 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000013745 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000013746 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013747 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000013748 DAG.getConstant(MulAmt1, VT));
13749
Eric Christopherfd179292009-08-27 18:07:15 +000013750 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013751 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000013752 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000013753 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013754 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000013755 DAG.getConstant(MulAmt2, VT));
13756
13757 // Do not add new nodes to DAG combiner worklist.
13758 DCI.CombineTo(N, NewMul, false);
13759 }
13760 return SDValue();
13761}
13762
Evan Chengad9c0a32009-12-15 00:53:42 +000013763static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
13764 SDValue N0 = N->getOperand(0);
13765 SDValue N1 = N->getOperand(1);
13766 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
13767 EVT VT = N0.getValueType();
13768
13769 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
13770 // since the result of setcc_c is all zero's or all ones.
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013771 if (VT.isInteger() && !VT.isVector() &&
13772 N1C && N0.getOpcode() == ISD::AND &&
Evan Chengad9c0a32009-12-15 00:53:42 +000013773 N0.getOperand(1).getOpcode() == ISD::Constant) {
13774 SDValue N00 = N0.getOperand(0);
13775 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
13776 ((N00.getOpcode() == ISD::ANY_EXTEND ||
13777 N00.getOpcode() == ISD::ZERO_EXTEND) &&
13778 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
13779 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
13780 APInt ShAmt = N1C->getAPIntValue();
13781 Mask = Mask.shl(ShAmt);
13782 if (Mask != 0)
13783 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
13784 N00, DAG.getConstant(Mask, VT));
13785 }
13786 }
13787
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013788
13789 // Hardware support for vector shifts is sparse which makes us scalarize the
13790 // vector operations in many cases. Also, on sandybridge ADD is faster than
13791 // shl.
13792 // (shl V, 1) -> add V,V
13793 if (isSplatVector(N1.getNode())) {
13794 assert(N0.getValueType().isVector() && "Invalid vector shift type");
13795 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1->getOperand(0));
13796 // We shift all of the values by one. In many cases we do not have
13797 // hardware support for this operation. This is better expressed as an ADD
13798 // of two values.
13799 if (N1C && (1 == N1C->getZExtValue())) {
13800 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, N0, N0);
13801 }
13802 }
13803
Evan Chengad9c0a32009-12-15 00:53:42 +000013804 return SDValue();
13805}
Evan Cheng0b0cd912009-03-28 05:57:29 +000013806
Nate Begeman740ab032009-01-26 00:52:55 +000013807/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
13808/// when possible.
13809static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
Mon P Wang845b1892012-02-01 22:15:20 +000013810 TargetLowering::DAGCombinerInfo &DCI,
Nate Begeman740ab032009-01-26 00:52:55 +000013811 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000013812 EVT VT = N->getValueType(0);
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013813 if (N->getOpcode() == ISD::SHL) {
13814 SDValue V = PerformSHLCombine(N, DAG);
13815 if (V.getNode()) return V;
13816 }
Evan Chengad9c0a32009-12-15 00:53:42 +000013817
Nate Begeman740ab032009-01-26 00:52:55 +000013818 // On X86 with SSE2 support, we can transform this to a vector shift if
13819 // all elements are shifted by the same amount. We can't do this in legalize
13820 // because the a constant vector is typically transformed to a constant pool
13821 // so we have no knowledge of the shift amount.
Craig Topper1accb7e2012-01-10 06:54:16 +000013822 if (!Subtarget->hasSSE2())
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013823 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013824
Craig Topper7be5dfd2011-11-12 09:58:49 +000013825 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16 &&
13826 (!Subtarget->hasAVX2() ||
13827 (VT != MVT::v4i64 && VT != MVT::v8i32 && VT != MVT::v16i16)))
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013828 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013829
Mon P Wang3becd092009-01-28 08:12:05 +000013830 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000013831 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000013832 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000013833 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000013834 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
13835 unsigned NumElts = VT.getVectorNumElements();
13836 unsigned i = 0;
13837 for (; i != NumElts; ++i) {
13838 SDValue Arg = ShAmtOp.getOperand(i);
13839 if (Arg.getOpcode() == ISD::UNDEF) continue;
13840 BaseShAmt = Arg;
13841 break;
13842 }
Craig Topper37c26772012-01-17 04:44:50 +000013843 // Handle the case where the build_vector is all undef
13844 // FIXME: Should DAG allow this?
13845 if (i == NumElts)
13846 return SDValue();
13847
Mon P Wang3becd092009-01-28 08:12:05 +000013848 for (; i != NumElts; ++i) {
13849 SDValue Arg = ShAmtOp.getOperand(i);
13850 if (Arg.getOpcode() == ISD::UNDEF) continue;
13851 if (Arg != BaseShAmt) {
13852 return SDValue();
13853 }
13854 }
13855 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000013856 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000013857 SDValue InVec = ShAmtOp.getOperand(0);
13858 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
13859 unsigned NumElts = InVec.getValueType().getVectorNumElements();
13860 unsigned i = 0;
13861 for (; i != NumElts; ++i) {
13862 SDValue Arg = InVec.getOperand(i);
13863 if (Arg.getOpcode() == ISD::UNDEF) continue;
13864 BaseShAmt = Arg;
13865 break;
13866 }
13867 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
13868 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000013869 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000013870 if (C->getZExtValue() == SplatIdx)
13871 BaseShAmt = InVec.getOperand(1);
13872 }
13873 }
Mon P Wang845b1892012-02-01 22:15:20 +000013874 if (BaseShAmt.getNode() == 0) {
13875 // Don't create instructions with illegal types after legalize
13876 // types has run.
13877 if (!DAG.getTargetLoweringInfo().isTypeLegal(EltVT) &&
13878 !DCI.isBeforeLegalize())
13879 return SDValue();
13880
Mon P Wangefa42202009-09-03 19:56:25 +000013881 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
13882 DAG.getIntPtrConstant(0));
Mon P Wang845b1892012-02-01 22:15:20 +000013883 }
Mon P Wang3becd092009-01-28 08:12:05 +000013884 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013885 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000013886
Mon P Wangefa42202009-09-03 19:56:25 +000013887 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000013888 if (EltVT.bitsGT(MVT::i32))
13889 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
13890 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000013891 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000013892
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013893 // The shift amount is identical so we can do a vector shift.
13894 SDValue ValOp = N->getOperand(0);
13895 switch (N->getOpcode()) {
13896 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000013897 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013898 case ISD::SHL:
Craig Toppered2e13d2012-01-22 19:15:14 +000013899 switch (VT.getSimpleVT().SimpleTy) {
13900 default: return SDValue();
13901 case MVT::v2i64:
13902 case MVT::v4i32:
13903 case MVT::v8i16:
13904 case MVT::v4i64:
13905 case MVT::v8i32:
13906 case MVT::v16i16:
13907 return getTargetVShiftNode(X86ISD::VSHLI, DL, VT, ValOp, BaseShAmt, DAG);
13908 }
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013909 case ISD::SRA:
Craig Toppered2e13d2012-01-22 19:15:14 +000013910 switch (VT.getSimpleVT().SimpleTy) {
13911 default: return SDValue();
13912 case MVT::v4i32:
13913 case MVT::v8i16:
13914 case MVT::v8i32:
13915 case MVT::v16i16:
13916 return getTargetVShiftNode(X86ISD::VSRAI, DL, VT, ValOp, BaseShAmt, DAG);
13917 }
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013918 case ISD::SRL:
Craig Toppered2e13d2012-01-22 19:15:14 +000013919 switch (VT.getSimpleVT().SimpleTy) {
13920 default: return SDValue();
13921 case MVT::v2i64:
13922 case MVT::v4i32:
13923 case MVT::v8i16:
13924 case MVT::v4i64:
13925 case MVT::v8i32:
13926 case MVT::v16i16:
13927 return getTargetVShiftNode(X86ISD::VSRLI, DL, VT, ValOp, BaseShAmt, DAG);
13928 }
Nate Begeman740ab032009-01-26 00:52:55 +000013929 }
Nate Begeman740ab032009-01-26 00:52:55 +000013930}
13931
Nate Begemanb65c1752010-12-17 22:55:37 +000013932
Stuart Hastings865f0932011-06-03 23:53:54 +000013933// CMPEQCombine - Recognize the distinctive (AND (setcc ...) (setcc ..))
13934// where both setccs reference the same FP CMP, and rewrite for CMPEQSS
13935// and friends. Likewise for OR -> CMPNEQSS.
13936static SDValue CMPEQCombine(SDNode *N, SelectionDAG &DAG,
13937 TargetLowering::DAGCombinerInfo &DCI,
13938 const X86Subtarget *Subtarget) {
13939 unsigned opcode;
13940
13941 // SSE1 supports CMP{eq|ne}SS, and SSE2 added CMP{eq|ne}SD, but
13942 // we're requiring SSE2 for both.
Craig Topper1accb7e2012-01-10 06:54:16 +000013943 if (Subtarget->hasSSE2() && isAndOrOfSetCCs(SDValue(N, 0U), opcode)) {
Stuart Hastings865f0932011-06-03 23:53:54 +000013944 SDValue N0 = N->getOperand(0);
13945 SDValue N1 = N->getOperand(1);
13946 SDValue CMP0 = N0->getOperand(1);
13947 SDValue CMP1 = N1->getOperand(1);
13948 DebugLoc DL = N->getDebugLoc();
13949
13950 // The SETCCs should both refer to the same CMP.
13951 if (CMP0.getOpcode() != X86ISD::CMP || CMP0 != CMP1)
13952 return SDValue();
13953
13954 SDValue CMP00 = CMP0->getOperand(0);
13955 SDValue CMP01 = CMP0->getOperand(1);
13956 EVT VT = CMP00.getValueType();
13957
13958 if (VT == MVT::f32 || VT == MVT::f64) {
13959 bool ExpectingFlags = false;
13960 // Check for any users that want flags:
13961 for (SDNode::use_iterator UI = N->use_begin(),
13962 UE = N->use_end();
13963 !ExpectingFlags && UI != UE; ++UI)
13964 switch (UI->getOpcode()) {
13965 default:
13966 case ISD::BR_CC:
13967 case ISD::BRCOND:
13968 case ISD::SELECT:
13969 ExpectingFlags = true;
13970 break;
13971 case ISD::CopyToReg:
13972 case ISD::SIGN_EXTEND:
13973 case ISD::ZERO_EXTEND:
13974 case ISD::ANY_EXTEND:
13975 break;
13976 }
13977
13978 if (!ExpectingFlags) {
13979 enum X86::CondCode cc0 = (enum X86::CondCode)N0.getConstantOperandVal(0);
13980 enum X86::CondCode cc1 = (enum X86::CondCode)N1.getConstantOperandVal(0);
13981
13982 if (cc1 == X86::COND_E || cc1 == X86::COND_NE) {
13983 X86::CondCode tmp = cc0;
13984 cc0 = cc1;
13985 cc1 = tmp;
13986 }
13987
13988 if ((cc0 == X86::COND_E && cc1 == X86::COND_NP) ||
13989 (cc0 == X86::COND_NE && cc1 == X86::COND_P)) {
13990 bool is64BitFP = (CMP00.getValueType() == MVT::f64);
13991 X86ISD::NodeType NTOperator = is64BitFP ?
13992 X86ISD::FSETCCsd : X86ISD::FSETCCss;
13993 // FIXME: need symbolic constants for these magic numbers.
13994 // See X86ATTInstPrinter.cpp:printSSECC().
13995 unsigned x86cc = (cc0 == X86::COND_E) ? 0 : 4;
13996 SDValue OnesOrZeroesF = DAG.getNode(NTOperator, DL, MVT::f32, CMP00, CMP01,
13997 DAG.getConstant(x86cc, MVT::i8));
13998 SDValue OnesOrZeroesI = DAG.getNode(ISD::BITCAST, DL, MVT::i32,
13999 OnesOrZeroesF);
14000 SDValue ANDed = DAG.getNode(ISD::AND, DL, MVT::i32, OnesOrZeroesI,
14001 DAG.getConstant(1, MVT::i32));
14002 SDValue OneBitOfTruth = DAG.getNode(ISD::TRUNCATE, DL, MVT::i8, ANDed);
14003 return OneBitOfTruth;
14004 }
14005 }
14006 }
14007 }
14008 return SDValue();
14009}
14010
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014011/// CanFoldXORWithAllOnes - Test whether the XOR operand is a AllOnes vector
14012/// so it can be folded inside ANDNP.
14013static bool CanFoldXORWithAllOnes(const SDNode *N) {
14014 EVT VT = N->getValueType(0);
14015
14016 // Match direct AllOnes for 128 and 256-bit vectors
14017 if (ISD::isBuildVectorAllOnes(N))
14018 return true;
14019
14020 // Look through a bit convert.
14021 if (N->getOpcode() == ISD::BITCAST)
14022 N = N->getOperand(0).getNode();
14023
14024 // Sometimes the operand may come from a insert_subvector building a 256-bit
14025 // allones vector
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014026 if (VT.getSizeInBits() == 256 &&
Bill Wendling456a9252011-08-04 00:32:58 +000014027 N->getOpcode() == ISD::INSERT_SUBVECTOR) {
14028 SDValue V1 = N->getOperand(0);
14029 SDValue V2 = N->getOperand(1);
14030
14031 if (V1.getOpcode() == ISD::INSERT_SUBVECTOR &&
14032 V1.getOperand(0).getOpcode() == ISD::UNDEF &&
14033 ISD::isBuildVectorAllOnes(V1.getOperand(1).getNode()) &&
14034 ISD::isBuildVectorAllOnes(V2.getNode()))
14035 return true;
14036 }
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014037
14038 return false;
14039}
14040
Nate Begemanb65c1752010-12-17 22:55:37 +000014041static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
14042 TargetLowering::DAGCombinerInfo &DCI,
14043 const X86Subtarget *Subtarget) {
14044 if (DCI.isBeforeLegalizeOps())
14045 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014046
Stuart Hastings865f0932011-06-03 23:53:54 +000014047 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
14048 if (R.getNode())
14049 return R;
14050
Craig Topper54a11172011-10-14 07:06:56 +000014051 EVT VT = N->getValueType(0);
14052
Craig Topperb4c94572011-10-21 06:55:01 +000014053 // Create ANDN, BLSI, and BLSR instructions
14054 // BLSI is X & (-X)
14055 // BLSR is X & (X-1)
Craig Topper54a11172011-10-14 07:06:56 +000014056 if (Subtarget->hasBMI() && (VT == MVT::i32 || VT == MVT::i64)) {
14057 SDValue N0 = N->getOperand(0);
14058 SDValue N1 = N->getOperand(1);
14059 DebugLoc DL = N->getDebugLoc();
14060
14061 // Check LHS for not
14062 if (N0.getOpcode() == ISD::XOR && isAllOnes(N0.getOperand(1)))
14063 return DAG.getNode(X86ISD::ANDN, DL, VT, N0.getOperand(0), N1);
14064 // Check RHS for not
14065 if (N1.getOpcode() == ISD::XOR && isAllOnes(N1.getOperand(1)))
14066 return DAG.getNode(X86ISD::ANDN, DL, VT, N1.getOperand(0), N0);
14067
Craig Topperb4c94572011-10-21 06:55:01 +000014068 // Check LHS for neg
14069 if (N0.getOpcode() == ISD::SUB && N0.getOperand(1) == N1 &&
14070 isZero(N0.getOperand(0)))
14071 return DAG.getNode(X86ISD::BLSI, DL, VT, N1);
14072
14073 // Check RHS for neg
14074 if (N1.getOpcode() == ISD::SUB && N1.getOperand(1) == N0 &&
14075 isZero(N1.getOperand(0)))
14076 return DAG.getNode(X86ISD::BLSI, DL, VT, N0);
14077
14078 // Check LHS for X-1
14079 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
14080 isAllOnes(N0.getOperand(1)))
14081 return DAG.getNode(X86ISD::BLSR, DL, VT, N1);
14082
14083 // Check RHS for X-1
14084 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
14085 isAllOnes(N1.getOperand(1)))
14086 return DAG.getNode(X86ISD::BLSR, DL, VT, N0);
14087
Craig Topper54a11172011-10-14 07:06:56 +000014088 return SDValue();
14089 }
14090
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000014091 // Want to form ANDNP nodes:
14092 // 1) In the hopes of then easily combining them with OR and AND nodes
14093 // to form PBLEND/PSIGN.
14094 // 2) To match ANDN packed intrinsics
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000014095 if (VT != MVT::v2i64 && VT != MVT::v4i64)
Nate Begemanb65c1752010-12-17 22:55:37 +000014096 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014097
Nate Begemanb65c1752010-12-17 22:55:37 +000014098 SDValue N0 = N->getOperand(0);
14099 SDValue N1 = N->getOperand(1);
14100 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014101
Nate Begemanb65c1752010-12-17 22:55:37 +000014102 // Check LHS for vnot
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014103 if (N0.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014104 //ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
14105 CanFoldXORWithAllOnes(N0.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000014106 return DAG.getNode(X86ISD::ANDNP, DL, VT, N0.getOperand(0), N1);
Nate Begemanb65c1752010-12-17 22:55:37 +000014107
14108 // Check RHS for vnot
14109 if (N1.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014110 //ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
14111 CanFoldXORWithAllOnes(N1.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000014112 return DAG.getNode(X86ISD::ANDNP, DL, VT, N1.getOperand(0), N0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014113
Nate Begemanb65c1752010-12-17 22:55:37 +000014114 return SDValue();
14115}
14116
Evan Cheng760d1942010-01-04 21:22:48 +000014117static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000014118 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000014119 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000014120 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000014121 return SDValue();
14122
Stuart Hastings865f0932011-06-03 23:53:54 +000014123 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
14124 if (R.getNode())
14125 return R;
14126
Evan Cheng760d1942010-01-04 21:22:48 +000014127 EVT VT = N->getValueType(0);
Evan Cheng760d1942010-01-04 21:22:48 +000014128
Evan Cheng760d1942010-01-04 21:22:48 +000014129 SDValue N0 = N->getOperand(0);
14130 SDValue N1 = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014131
Nate Begemanb65c1752010-12-17 22:55:37 +000014132 // look for psign/blend
Craig Topper1666cb62011-11-19 07:07:26 +000014133 if (VT == MVT::v2i64 || VT == MVT::v4i64) {
Craig Topperd0a31172012-01-10 06:37:29 +000014134 if (!Subtarget->hasSSSE3() ||
Craig Topper1666cb62011-11-19 07:07:26 +000014135 (VT == MVT::v4i64 && !Subtarget->hasAVX2()))
14136 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014137
Craig Topper1666cb62011-11-19 07:07:26 +000014138 // Canonicalize pandn to RHS
14139 if (N0.getOpcode() == X86ISD::ANDNP)
14140 std::swap(N0, N1);
Lang Hames9ffaa6a2012-01-10 22:53:20 +000014141 // or (and (m, y), (pandn m, x))
Craig Topper1666cb62011-11-19 07:07:26 +000014142 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::ANDNP) {
14143 SDValue Mask = N1.getOperand(0);
14144 SDValue X = N1.getOperand(1);
14145 SDValue Y;
14146 if (N0.getOperand(0) == Mask)
14147 Y = N0.getOperand(1);
14148 if (N0.getOperand(1) == Mask)
14149 Y = N0.getOperand(0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014150
Craig Topper1666cb62011-11-19 07:07:26 +000014151 // Check to see if the mask appeared in both the AND and ANDNP and
14152 if (!Y.getNode())
14153 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014154
Craig Topper1666cb62011-11-19 07:07:26 +000014155 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
Craig Topper1666cb62011-11-19 07:07:26 +000014156 // Look through mask bitcast.
Nadav Rotem4ac90812012-04-01 19:31:22 +000014157 if (Mask.getOpcode() == ISD::BITCAST)
14158 Mask = Mask.getOperand(0);
14159 if (X.getOpcode() == ISD::BITCAST)
14160 X = X.getOperand(0);
14161 if (Y.getOpcode() == ISD::BITCAST)
14162 Y = Y.getOperand(0);
14163
Craig Topper1666cb62011-11-19 07:07:26 +000014164 EVT MaskVT = Mask.getValueType();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014165
Craig Toppered2e13d2012-01-22 19:15:14 +000014166 // Validate that the Mask operand is a vector sra node.
Craig Topper1666cb62011-11-19 07:07:26 +000014167 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
14168 // there is no psrai.b
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014169 if (Mask.getOpcode() != X86ISD::VSRAI)
Craig Toppered2e13d2012-01-22 19:15:14 +000014170 return SDValue();
Craig Topper1666cb62011-11-19 07:07:26 +000014171
14172 // Check that the SRA is all signbits.
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014173 SDValue SraC = Mask.getOperand(1);
Craig Topper1666cb62011-11-19 07:07:26 +000014174 unsigned SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
14175 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
14176 if ((SraAmt + 1) != EltBits)
14177 return SDValue();
14178
14179 DebugLoc DL = N->getDebugLoc();
14180
14181 // Now we know we at least have a plendvb with the mask val. See if
14182 // we can form a psignb/w/d.
14183 // psign = x.type == y.type == mask.type && y = sub(0, x);
Craig Topper1666cb62011-11-19 07:07:26 +000014184 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
14185 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
Craig Toppered2e13d2012-01-22 19:15:14 +000014186 X.getValueType() == MaskVT && Y.getValueType() == MaskVT) {
14187 assert((EltBits == 8 || EltBits == 16 || EltBits == 32) &&
14188 "Unsupported VT for PSIGN");
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014189 Mask = DAG.getNode(X86ISD::PSIGN, DL, MaskVT, X, Mask.getOperand(0));
Craig Toppered2e13d2012-01-22 19:15:14 +000014190 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Craig Topper1666cb62011-11-19 07:07:26 +000014191 }
14192 // PBLENDVB only available on SSE 4.1
Craig Topperd0a31172012-01-10 06:37:29 +000014193 if (!Subtarget->hasSSE41())
Craig Topper1666cb62011-11-19 07:07:26 +000014194 return SDValue();
14195
14196 EVT BlendVT = (VT == MVT::v4i64) ? MVT::v32i8 : MVT::v16i8;
14197
14198 X = DAG.getNode(ISD::BITCAST, DL, BlendVT, X);
14199 Y = DAG.getNode(ISD::BITCAST, DL, BlendVT, Y);
14200 Mask = DAG.getNode(ISD::BITCAST, DL, BlendVT, Mask);
Nadav Rotem18197d72011-11-30 10:13:37 +000014201 Mask = DAG.getNode(ISD::VSELECT, DL, BlendVT, Mask, Y, X);
Craig Topper1666cb62011-11-19 07:07:26 +000014202 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Nate Begemanb65c1752010-12-17 22:55:37 +000014203 }
14204 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014205
Craig Topper1666cb62011-11-19 07:07:26 +000014206 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
14207 return SDValue();
14208
Nate Begemanb65c1752010-12-17 22:55:37 +000014209 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
Evan Cheng760d1942010-01-04 21:22:48 +000014210 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
14211 std::swap(N0, N1);
14212 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
14213 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000014214 if (!N0.hasOneUse() || !N1.hasOneUse())
14215 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000014216
14217 SDValue ShAmt0 = N0.getOperand(1);
14218 if (ShAmt0.getValueType() != MVT::i8)
14219 return SDValue();
14220 SDValue ShAmt1 = N1.getOperand(1);
14221 if (ShAmt1.getValueType() != MVT::i8)
14222 return SDValue();
14223 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
14224 ShAmt0 = ShAmt0.getOperand(0);
14225 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
14226 ShAmt1 = ShAmt1.getOperand(0);
14227
14228 DebugLoc DL = N->getDebugLoc();
14229 unsigned Opc = X86ISD::SHLD;
14230 SDValue Op0 = N0.getOperand(0);
14231 SDValue Op1 = N1.getOperand(0);
14232 if (ShAmt0.getOpcode() == ISD::SUB) {
14233 Opc = X86ISD::SHRD;
14234 std::swap(Op0, Op1);
14235 std::swap(ShAmt0, ShAmt1);
14236 }
14237
Evan Cheng8b1190a2010-04-28 01:18:01 +000014238 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000014239 if (ShAmt1.getOpcode() == ISD::SUB) {
14240 SDValue Sum = ShAmt1.getOperand(0);
14241 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000014242 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
14243 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
14244 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
14245 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000014246 return DAG.getNode(Opc, DL, VT,
14247 Op0, Op1,
14248 DAG.getNode(ISD::TRUNCATE, DL,
14249 MVT::i8, ShAmt0));
14250 }
14251 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
14252 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
14253 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000014254 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000014255 return DAG.getNode(Opc, DL, VT,
14256 N0.getOperand(0), N1.getOperand(0),
14257 DAG.getNode(ISD::TRUNCATE, DL,
14258 MVT::i8, ShAmt0));
14259 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014260
Evan Cheng760d1942010-01-04 21:22:48 +000014261 return SDValue();
14262}
14263
Craig Topper3738ccd2011-12-27 06:27:23 +000014264// PerformXorCombine - Attempts to turn XOR nodes into BLSMSK nodes
Craig Topperb4c94572011-10-21 06:55:01 +000014265static SDValue PerformXorCombine(SDNode *N, SelectionDAG &DAG,
14266 TargetLowering::DAGCombinerInfo &DCI,
14267 const X86Subtarget *Subtarget) {
14268 if (DCI.isBeforeLegalizeOps())
14269 return SDValue();
14270
14271 EVT VT = N->getValueType(0);
14272
14273 if (VT != MVT::i32 && VT != MVT::i64)
14274 return SDValue();
14275
Craig Topper3738ccd2011-12-27 06:27:23 +000014276 assert(Subtarget->hasBMI() && "Creating BLSMSK requires BMI instructions");
14277
Craig Topperb4c94572011-10-21 06:55:01 +000014278 // Create BLSMSK instructions by finding X ^ (X-1)
14279 SDValue N0 = N->getOperand(0);
14280 SDValue N1 = N->getOperand(1);
14281 DebugLoc DL = N->getDebugLoc();
14282
14283 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
14284 isAllOnes(N0.getOperand(1)))
14285 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N1);
14286
14287 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
14288 isAllOnes(N1.getOperand(1)))
14289 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N0);
14290
14291 return SDValue();
14292}
14293
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014294/// PerformLOADCombine - Do target-specific dag combines on LOAD nodes.
14295static SDValue PerformLOADCombine(SDNode *N, SelectionDAG &DAG,
14296 const X86Subtarget *Subtarget) {
14297 LoadSDNode *Ld = cast<LoadSDNode>(N);
14298 EVT RegVT = Ld->getValueType(0);
14299 EVT MemVT = Ld->getMemoryVT();
14300 DebugLoc dl = Ld->getDebugLoc();
14301 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14302
14303 ISD::LoadExtType Ext = Ld->getExtensionType();
14304
Nadav Rotemca6f2962011-09-18 19:00:23 +000014305 // If this is a vector EXT Load then attempt to optimize it using a
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014306 // shuffle. We need SSE4 for the shuffles.
14307 // TODO: It is possible to support ZExt by zeroing the undef values
14308 // during the shuffle phase or after the shuffle.
Eli Friedmanda813f42011-12-28 21:24:44 +000014309 if (RegVT.isVector() && RegVT.isInteger() &&
14310 Ext == ISD::EXTLOAD && Subtarget->hasSSE41()) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014311 assert(MemVT != RegVT && "Cannot extend to the same type");
14312 assert(MemVT.isVector() && "Must load a vector from memory");
14313
14314 unsigned NumElems = RegVT.getVectorNumElements();
14315 unsigned RegSz = RegVT.getSizeInBits();
14316 unsigned MemSz = MemVT.getSizeInBits();
14317 assert(RegSz > MemSz && "Register size must be greater than the mem size");
Nadav Rotemca6f2962011-09-18 19:00:23 +000014318 // All sizes must be a power of two
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014319 if (!isPowerOf2_32(RegSz * MemSz * NumElems)) return SDValue();
14320
14321 // Attempt to load the original value using a single load op.
14322 // Find a scalar type which is equal to the loaded word size.
14323 MVT SclrLoadTy = MVT::i8;
14324 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14325 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14326 MVT Tp = (MVT::SimpleValueType)tp;
14327 if (TLI.isTypeLegal(Tp) && Tp.getSizeInBits() == MemSz) {
14328 SclrLoadTy = Tp;
14329 break;
14330 }
14331 }
14332
14333 // Proceed if a load word is found.
14334 if (SclrLoadTy.getSizeInBits() != MemSz) return SDValue();
14335
14336 EVT LoadUnitVecVT = EVT::getVectorVT(*DAG.getContext(), SclrLoadTy,
14337 RegSz/SclrLoadTy.getSizeInBits());
14338
14339 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(), MemVT.getScalarType(),
14340 RegSz/MemVT.getScalarType().getSizeInBits());
14341 // Can't shuffle using an illegal type.
14342 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14343
14344 // Perform a single load.
14345 SDValue ScalarLoad = DAG.getLoad(SclrLoadTy, dl, Ld->getChain(),
14346 Ld->getBasePtr(),
14347 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014348 Ld->isNonTemporal(), Ld->isInvariant(),
14349 Ld->getAlignment());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014350
14351 // Insert the word loaded into a vector.
14352 SDValue ScalarInVector = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
14353 LoadUnitVecVT, ScalarLoad);
14354
14355 // Bitcast the loaded value to a vector of the original element type, in
14356 // the size of the target vector type.
Chad Rosierb90d2a92012-01-03 23:19:12 +000014357 SDValue SlicedVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT,
14358 ScalarInVector);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014359 unsigned SizeRatio = RegSz/MemSz;
14360
14361 // Redistribute the loaded elements into the different locations.
14362 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
14363 for (unsigned i = 0; i < NumElems; i++) ShuffleVec[i*SizeRatio] = i;
14364
14365 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, SlicedVec,
14366 DAG.getUNDEF(SlicedVec.getValueType()),
14367 ShuffleVec.data());
14368
14369 // Bitcast to the requested type.
14370 Shuff = DAG.getNode(ISD::BITCAST, dl, RegVT, Shuff);
14371 // Replace the original load with the new sequence
14372 // and return the new chain.
14373 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), Shuff);
14374 return SDValue(ScalarLoad.getNode(), 1);
14375 }
14376
14377 return SDValue();
14378}
14379
Chris Lattner149a4e52008-02-22 02:09:43 +000014380/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014381static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000014382 const X86Subtarget *Subtarget) {
Nadav Rotem614061b2011-08-10 19:30:14 +000014383 StoreSDNode *St = cast<StoreSDNode>(N);
14384 EVT VT = St->getValue().getValueType();
14385 EVT StVT = St->getMemoryVT();
14386 DebugLoc dl = St->getDebugLoc();
Nadav Rotem5e742a32011-08-11 16:41:21 +000014387 SDValue StoredVal = St->getOperand(1);
14388 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14389
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014390 // If we are saving a concatenation of two XMM registers, perform two stores.
Nadav Rotem6236f7f2011-08-11 17:05:47 +000014391 // This is better in Sandy Bridge cause one 256-bit mem op is done via two
14392 // 128-bit ones. If in the future the cost becomes only one memory access the
14393 // first version would be better.
Nadav Rotem5e742a32011-08-11 16:41:21 +000014394 if (VT.getSizeInBits() == 256 &&
14395 StoredVal.getNode()->getOpcode() == ISD::CONCAT_VECTORS &&
14396 StoredVal.getNumOperands() == 2) {
14397
14398 SDValue Value0 = StoredVal.getOperand(0);
14399 SDValue Value1 = StoredVal.getOperand(1);
14400
14401 SDValue Stride = DAG.getConstant(16, TLI.getPointerTy());
14402 SDValue Ptr0 = St->getBasePtr();
14403 SDValue Ptr1 = DAG.getNode(ISD::ADD, dl, Ptr0.getValueType(), Ptr0, Stride);
14404
14405 SDValue Ch0 = DAG.getStore(St->getChain(), dl, Value0, Ptr0,
14406 St->getPointerInfo(), St->isVolatile(),
14407 St->isNonTemporal(), St->getAlignment());
14408 SDValue Ch1 = DAG.getStore(St->getChain(), dl, Value1, Ptr1,
14409 St->getPointerInfo(), St->isVolatile(),
14410 St->isNonTemporal(), St->getAlignment());
14411 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Ch0, Ch1);
14412 }
Nadav Rotem614061b2011-08-10 19:30:14 +000014413
14414 // Optimize trunc store (of multiple scalars) to shuffle and store.
14415 // First, pack all of the elements in one place. Next, store to memory
14416 // in fewer chunks.
14417 if (St->isTruncatingStore() && VT.isVector()) {
14418 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14419 unsigned NumElems = VT.getVectorNumElements();
14420 assert(StVT != VT && "Cannot truncate to the same type");
14421 unsigned FromSz = VT.getVectorElementType().getSizeInBits();
14422 unsigned ToSz = StVT.getVectorElementType().getSizeInBits();
14423
14424 // From, To sizes and ElemCount must be pow of two
14425 if (!isPowerOf2_32(NumElems * FromSz * ToSz)) return SDValue();
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014426 // We are going to use the original vector elt for storing.
Nadav Rotem64ac73b2011-09-21 17:14:40 +000014427 // Accumulated smaller vector elements must be a multiple of the store size.
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014428 if (0 != (NumElems * FromSz) % ToSz) return SDValue();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014429
Nadav Rotem614061b2011-08-10 19:30:14 +000014430 unsigned SizeRatio = FromSz / ToSz;
14431
14432 assert(SizeRatio * NumElems * ToSz == VT.getSizeInBits());
14433
14434 // Create a type on which we perform the shuffle
14435 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(),
14436 StVT.getScalarType(), NumElems*SizeRatio);
14437
14438 assert(WideVecVT.getSizeInBits() == VT.getSizeInBits());
14439
14440 SDValue WideVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, St->getValue());
14441 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
14442 for (unsigned i = 0; i < NumElems; i++ ) ShuffleVec[i] = i * SizeRatio;
14443
14444 // Can't shuffle using an illegal type
14445 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14446
14447 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, WideVec,
14448 DAG.getUNDEF(WideVec.getValueType()),
14449 ShuffleVec.data());
14450 // At this point all of the data is stored at the bottom of the
14451 // register. We now need to save it to mem.
14452
14453 // Find the largest store unit
14454 MVT StoreType = MVT::i8;
14455 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14456 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14457 MVT Tp = (MVT::SimpleValueType)tp;
14458 if (TLI.isTypeLegal(Tp) && StoreType.getSizeInBits() < NumElems * ToSz)
14459 StoreType = Tp;
14460 }
14461
14462 // Bitcast the original vector into a vector of store-size units
14463 EVT StoreVecVT = EVT::getVectorVT(*DAG.getContext(),
14464 StoreType, VT.getSizeInBits()/EVT(StoreType).getSizeInBits());
14465 assert(StoreVecVT.getSizeInBits() == VT.getSizeInBits());
14466 SDValue ShuffWide = DAG.getNode(ISD::BITCAST, dl, StoreVecVT, Shuff);
14467 SmallVector<SDValue, 8> Chains;
14468 SDValue Increment = DAG.getConstant(StoreType.getSizeInBits()/8,
14469 TLI.getPointerTy());
14470 SDValue Ptr = St->getBasePtr();
14471
14472 // Perform one or more big stores into memory.
14473 for (unsigned i = 0; i < (ToSz*NumElems)/StoreType.getSizeInBits() ; i++) {
14474 SDValue SubVec = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
14475 StoreType, ShuffWide,
14476 DAG.getIntPtrConstant(i));
14477 SDValue Ch = DAG.getStore(St->getChain(), dl, SubVec, Ptr,
14478 St->getPointerInfo(), St->isVolatile(),
14479 St->isNonTemporal(), St->getAlignment());
14480 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
14481 Chains.push_back(Ch);
14482 }
14483
14484 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
14485 Chains.size());
14486 }
14487
14488
Chris Lattner149a4e52008-02-22 02:09:43 +000014489 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
14490 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000014491 // A preferable solution to the general problem is to figure out the right
14492 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000014493
14494 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng536e6672009-03-12 05:59:15 +000014495 if (VT.getSizeInBits() != 64)
14496 return SDValue();
14497
Devang Patel578efa92009-06-05 21:57:13 +000014498 const Function *F = DAG.getMachineFunction().getFunction();
14499 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014500 bool F64IsLegal = !DAG.getTarget().Options.UseSoftFloat && !NoImplicitFloatOps
Craig Topper1accb7e2012-01-10 06:54:16 +000014501 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000014502 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000014503 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000014504 isa<LoadSDNode>(St->getValue()) &&
14505 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
14506 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014507 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014508 LoadSDNode *Ld = 0;
14509 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000014510 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000014511 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014512 // Must be a store of a load. We currently handle two cases: the load
14513 // is a direct child, and it's under an intervening TokenFactor. It is
14514 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000014515 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000014516 Ld = cast<LoadSDNode>(St->getChain());
14517 else if (St->getValue().hasOneUse() &&
14518 ChainVal->getOpcode() == ISD::TokenFactor) {
Chad Rosierc2348d52012-02-01 18:45:51 +000014519 for (unsigned i = 0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014520 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000014521 TokenFactorIndex = i;
14522 Ld = cast<LoadSDNode>(St->getValue());
14523 } else
14524 Ops.push_back(ChainVal->getOperand(i));
14525 }
14526 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000014527
Evan Cheng536e6672009-03-12 05:59:15 +000014528 if (!Ld || !ISD::isNormalLoad(Ld))
14529 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014530
Evan Cheng536e6672009-03-12 05:59:15 +000014531 // If this is not the MMX case, i.e. we are just turning i64 load/store
14532 // into f64 load/store, avoid the transformation if there are multiple
14533 // uses of the loaded value.
14534 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
14535 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014536
Evan Cheng536e6672009-03-12 05:59:15 +000014537 DebugLoc LdDL = Ld->getDebugLoc();
14538 DebugLoc StDL = N->getDebugLoc();
14539 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
14540 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
14541 // pair instead.
14542 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000014543 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000014544 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
14545 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014546 Ld->isNonTemporal(), Ld->isInvariant(),
14547 Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014548 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000014549 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000014550 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000014551 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000014552 Ops.size());
14553 }
Evan Cheng536e6672009-03-12 05:59:15 +000014554 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000014555 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014556 St->isVolatile(), St->isNonTemporal(),
14557 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000014558 }
Evan Cheng536e6672009-03-12 05:59:15 +000014559
14560 // Otherwise, lower to two pairs of 32-bit loads / stores.
14561 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014562 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
14563 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014564
Owen Anderson825b72b2009-08-11 20:47:22 +000014565 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014566 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014567 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014568 Ld->isInvariant(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000014569 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014570 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000014571 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014572 Ld->isInvariant(),
Evan Cheng536e6672009-03-12 05:59:15 +000014573 MinAlign(Ld->getAlignment(), 4));
14574
14575 SDValue NewChain = LoLd.getValue(1);
14576 if (TokenFactorIndex != -1) {
14577 Ops.push_back(LoLd);
14578 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000014579 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000014580 Ops.size());
14581 }
14582
14583 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014584 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
14585 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014586
14587 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014588 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014589 St->isVolatile(), St->isNonTemporal(),
14590 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014591 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014592 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000014593 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000014594 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000014595 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000014596 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000014597 }
Dan Gohman475871a2008-07-27 21:46:04 +000014598 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000014599}
14600
Duncan Sands17470be2011-09-22 20:15:48 +000014601/// isHorizontalBinOp - Return 'true' if this vector operation is "horizontal"
14602/// and return the operands for the horizontal operation in LHS and RHS. A
14603/// horizontal operation performs the binary operation on successive elements
14604/// of its first operand, then on successive elements of its second operand,
14605/// returning the resulting values in a vector. For example, if
14606/// A = < float a0, float a1, float a2, float a3 >
14607/// and
14608/// B = < float b0, float b1, float b2, float b3 >
14609/// then the result of doing a horizontal operation on A and B is
14610/// A horizontal-op B = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >.
14611/// In short, LHS and RHS are inspected to see if LHS op RHS is of the form
14612/// A horizontal-op B, for some already available A and B, and if so then LHS is
14613/// set to A, RHS to B, and the routine returns 'true'.
14614/// Note that the binary operation should have the property that if one of the
14615/// operands is UNDEF then the result is UNDEF.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014616static bool isHorizontalBinOp(SDValue &LHS, SDValue &RHS, bool IsCommutative) {
Duncan Sands17470be2011-09-22 20:15:48 +000014617 // Look for the following pattern: if
14618 // A = < float a0, float a1, float a2, float a3 >
14619 // B = < float b0, float b1, float b2, float b3 >
14620 // and
14621 // LHS = VECTOR_SHUFFLE A, B, <0, 2, 4, 6>
14622 // RHS = VECTOR_SHUFFLE A, B, <1, 3, 5, 7>
14623 // then LHS op RHS = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >
14624 // which is A horizontal-op B.
14625
14626 // At least one of the operands should be a vector shuffle.
14627 if (LHS.getOpcode() != ISD::VECTOR_SHUFFLE &&
14628 RHS.getOpcode() != ISD::VECTOR_SHUFFLE)
14629 return false;
14630
14631 EVT VT = LHS.getValueType();
Craig Topperf8363302011-12-02 08:18:41 +000014632
14633 assert((VT.is128BitVector() || VT.is256BitVector()) &&
14634 "Unsupported vector type for horizontal add/sub");
14635
14636 // Handle 128 and 256-bit vector lengths. AVX defines horizontal add/sub to
14637 // operate independently on 128-bit lanes.
Craig Topperb72039c2011-11-30 09:10:50 +000014638 unsigned NumElts = VT.getVectorNumElements();
14639 unsigned NumLanes = VT.getSizeInBits()/128;
14640 unsigned NumLaneElts = NumElts / NumLanes;
Craig Topperf8363302011-12-02 08:18:41 +000014641 assert((NumLaneElts % 2 == 0) &&
14642 "Vector type should have an even number of elements in each lane");
14643 unsigned HalfLaneElts = NumLaneElts/2;
Duncan Sands17470be2011-09-22 20:15:48 +000014644
14645 // View LHS in the form
14646 // LHS = VECTOR_SHUFFLE A, B, LMask
14647 // If LHS is not a shuffle then pretend it is the shuffle
14648 // LHS = VECTOR_SHUFFLE LHS, undef, <0, 1, ..., N-1>
14649 // NOTE: in what follows a default initialized SDValue represents an UNDEF of
14650 // type VT.
14651 SDValue A, B;
Craig Topperb72039c2011-11-30 09:10:50 +000014652 SmallVector<int, 16> LMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014653 if (LHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14654 if (LHS.getOperand(0).getOpcode() != ISD::UNDEF)
14655 A = LHS.getOperand(0);
14656 if (LHS.getOperand(1).getOpcode() != ISD::UNDEF)
14657 B = LHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000014658 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(LHS.getNode())->getMask();
14659 std::copy(Mask.begin(), Mask.end(), LMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000014660 } else {
14661 if (LHS.getOpcode() != ISD::UNDEF)
14662 A = LHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014663 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014664 LMask[i] = i;
14665 }
14666
14667 // Likewise, view RHS in the form
14668 // RHS = VECTOR_SHUFFLE C, D, RMask
14669 SDValue C, D;
Craig Topperb72039c2011-11-30 09:10:50 +000014670 SmallVector<int, 16> RMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014671 if (RHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14672 if (RHS.getOperand(0).getOpcode() != ISD::UNDEF)
14673 C = RHS.getOperand(0);
14674 if (RHS.getOperand(1).getOpcode() != ISD::UNDEF)
14675 D = RHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000014676 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(RHS.getNode())->getMask();
14677 std::copy(Mask.begin(), Mask.end(), RMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000014678 } else {
14679 if (RHS.getOpcode() != ISD::UNDEF)
14680 C = RHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014681 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014682 RMask[i] = i;
14683 }
14684
14685 // Check that the shuffles are both shuffling the same vectors.
14686 if (!(A == C && B == D) && !(A == D && B == C))
14687 return false;
14688
14689 // If everything is UNDEF then bail out: it would be better to fold to UNDEF.
14690 if (!A.getNode() && !B.getNode())
14691 return false;
14692
14693 // If A and B occur in reverse order in RHS, then "swap" them (which means
14694 // rewriting the mask).
14695 if (A != C)
Craig Topperbeabc6c2011-12-05 06:56:46 +000014696 CommuteVectorShuffleMask(RMask, NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014697
14698 // At this point LHS and RHS are equivalent to
14699 // LHS = VECTOR_SHUFFLE A, B, LMask
14700 // RHS = VECTOR_SHUFFLE A, B, RMask
14701 // Check that the masks correspond to performing a horizontal operation.
Craig Topperf8363302011-12-02 08:18:41 +000014702 for (unsigned i = 0; i != NumElts; ++i) {
Craig Topperbeabc6c2011-12-05 06:56:46 +000014703 int LIdx = LMask[i], RIdx = RMask[i];
Duncan Sands17470be2011-09-22 20:15:48 +000014704
Craig Topperf8363302011-12-02 08:18:41 +000014705 // Ignore any UNDEF components.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014706 if (LIdx < 0 || RIdx < 0 ||
14707 (!A.getNode() && (LIdx < (int)NumElts || RIdx < (int)NumElts)) ||
14708 (!B.getNode() && (LIdx >= (int)NumElts || RIdx >= (int)NumElts)))
Craig Topperf8363302011-12-02 08:18:41 +000014709 continue;
Duncan Sands17470be2011-09-22 20:15:48 +000014710
Craig Topperf8363302011-12-02 08:18:41 +000014711 // Check that successive elements are being operated on. If not, this is
14712 // not a horizontal operation.
14713 unsigned Src = (i/HalfLaneElts) % 2; // each lane is split between srcs
14714 unsigned LaneStart = (i/NumLaneElts) * NumLaneElts;
Craig Topperbeabc6c2011-12-05 06:56:46 +000014715 int Index = 2*(i%HalfLaneElts) + NumElts*Src + LaneStart;
Craig Topperf8363302011-12-02 08:18:41 +000014716 if (!(LIdx == Index && RIdx == Index + 1) &&
Craig Topperbeabc6c2011-12-05 06:56:46 +000014717 !(IsCommutative && LIdx == Index + 1 && RIdx == Index))
Craig Topperf8363302011-12-02 08:18:41 +000014718 return false;
Duncan Sands17470be2011-09-22 20:15:48 +000014719 }
14720
14721 LHS = A.getNode() ? A : B; // If A is 'UNDEF', use B for it.
14722 RHS = B.getNode() ? B : A; // If B is 'UNDEF', use A for it.
14723 return true;
14724}
14725
14726/// PerformFADDCombine - Do target-specific dag combines on floating point adds.
14727static SDValue PerformFADDCombine(SDNode *N, SelectionDAG &DAG,
14728 const X86Subtarget *Subtarget) {
14729 EVT VT = N->getValueType(0);
14730 SDValue LHS = N->getOperand(0);
14731 SDValue RHS = N->getOperand(1);
14732
14733 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014734 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000014735 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014736 isHorizontalBinOp(LHS, RHS, true))
14737 return DAG.getNode(X86ISD::FHADD, N->getDebugLoc(), VT, LHS, RHS);
14738 return SDValue();
14739}
14740
14741/// PerformFSUBCombine - Do target-specific dag combines on floating point subs.
14742static SDValue PerformFSUBCombine(SDNode *N, SelectionDAG &DAG,
14743 const X86Subtarget *Subtarget) {
14744 EVT VT = N->getValueType(0);
14745 SDValue LHS = N->getOperand(0);
14746 SDValue RHS = N->getOperand(1);
14747
14748 // Try to synthesize horizontal subs from subs of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014749 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000014750 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014751 isHorizontalBinOp(LHS, RHS, false))
14752 return DAG.getNode(X86ISD::FHSUB, N->getDebugLoc(), VT, LHS, RHS);
14753 return SDValue();
14754}
14755
Chris Lattner6cf73262008-01-25 06:14:17 +000014756/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
14757/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014758static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000014759 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
14760 // F[X]OR(0.0, x) -> x
14761 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000014762 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14763 if (C->getValueAPF().isPosZero())
14764 return N->getOperand(1);
14765 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14766 if (C->getValueAPF().isPosZero())
14767 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000014768 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014769}
14770
14771/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014772static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000014773 // FAND(0.0, x) -> 0.0
14774 // FAND(x, 0.0) -> 0.0
14775 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14776 if (C->getValueAPF().isPosZero())
14777 return N->getOperand(0);
14778 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14779 if (C->getValueAPF().isPosZero())
14780 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000014781 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014782}
14783
Dan Gohmane5af2d32009-01-29 01:59:02 +000014784static SDValue PerformBTCombine(SDNode *N,
14785 SelectionDAG &DAG,
14786 TargetLowering::DAGCombinerInfo &DCI) {
14787 // BT ignores high bits in the bit index operand.
14788 SDValue Op1 = N->getOperand(1);
14789 if (Op1.hasOneUse()) {
14790 unsigned BitWidth = Op1.getValueSizeInBits();
14791 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
14792 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014793 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
14794 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000014795 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000014796 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
14797 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
14798 DCI.CommitTargetLoweringOpt(TLO);
14799 }
14800 return SDValue();
14801}
Chris Lattner83e6c992006-10-04 06:57:07 +000014802
Eli Friedman7a5e5552009-06-07 06:52:44 +000014803static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
14804 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014805 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000014806 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000014807 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000014808 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000014809 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000014810 OpVT.getVectorElementType().getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014811 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000014812 }
14813 return SDValue();
14814}
14815
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014816static SDValue PerformSExtCombine(SDNode *N, SelectionDAG &DAG,
14817 TargetLowering::DAGCombinerInfo &DCI,
14818 const X86Subtarget *Subtarget) {
14819 if (!DCI.isBeforeLegalizeOps())
14820 return SDValue();
14821
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014822 if (!Subtarget->hasAVX())
14823 return SDValue();
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014824
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014825 // Optimize vectors in AVX mode
14826 // Sign extend v8i16 to v8i32 and
14827 // v4i32 to v4i64
14828 //
14829 // Divide input vector into two parts
14830 // for v4i32 the shuffle mask will be { 0, 1, -1, -1} {2, 3, -1, -1}
14831 // use vpmovsx instruction to extend v4i32 -> v2i64; v8i16 -> v4i32
14832 // concat the vectors to original VT
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014833
14834 EVT VT = N->getValueType(0);
14835 SDValue Op = N->getOperand(0);
14836 EVT OpVT = Op.getValueType();
14837 DebugLoc dl = N->getDebugLoc();
14838
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014839 if ((VT == MVT::v4i64 && OpVT == MVT::v4i32) ||
14840 (VT == MVT::v8i32 && OpVT == MVT::v8i16)) {
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014841
14842 unsigned NumElems = OpVT.getVectorNumElements();
14843 SmallVector<int,8> ShufMask1(NumElems, -1);
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014844 for (unsigned i = 0; i < NumElems/2; i++) ShufMask1[i] = i;
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014845
14846 SDValue OpLo = DAG.getVectorShuffle(OpVT, dl, Op, DAG.getUNDEF(OpVT),
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014847 ShufMask1.data());
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014848
14849 SmallVector<int,8> ShufMask2(NumElems, -1);
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014850 for (unsigned i = 0; i < NumElems/2; i++) ShufMask2[i] = i + NumElems/2;
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014851
14852 SDValue OpHi = DAG.getVectorShuffle(OpVT, dl, Op, DAG.getUNDEF(OpVT),
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014853 ShufMask2.data());
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014854
14855 EVT HalfVT = EVT::getVectorVT(*DAG.getContext(), VT.getScalarType(),
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014856 VT.getVectorNumElements()/2);
14857
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014858 OpLo = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpLo);
14859 OpHi = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpHi);
14860
14861 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
14862 }
14863 return SDValue();
14864}
14865
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014866static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG,
14867 const X86Subtarget *Subtarget) {
Evan Cheng2e489c42009-12-16 00:53:11 +000014868 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
14869 // (and (i32 x86isd::setcc_carry), 1)
14870 // This eliminates the zext. This transformation is necessary because
14871 // ISD::SETCC is always legalized to i8.
14872 DebugLoc dl = N->getDebugLoc();
14873 SDValue N0 = N->getOperand(0);
14874 EVT VT = N->getValueType(0);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014875 EVT OpVT = N0.getValueType();
14876
Evan Cheng2e489c42009-12-16 00:53:11 +000014877 if (N0.getOpcode() == ISD::AND &&
14878 N0.hasOneUse() &&
14879 N0.getOperand(0).hasOneUse()) {
14880 SDValue N00 = N0.getOperand(0);
14881 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
14882 return SDValue();
14883 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
14884 if (!C || C->getZExtValue() != 1)
14885 return SDValue();
14886 return DAG.getNode(ISD::AND, dl, VT,
14887 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
14888 N00.getOperand(0), N00.getOperand(1)),
14889 DAG.getConstant(1, VT));
14890 }
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014891 // Optimize vectors in AVX mode:
14892 //
14893 // v8i16 -> v8i32
14894 // Use vpunpcklwd for 4 lower elements v8i16 -> v4i32.
14895 // Use vpunpckhwd for 4 upper elements v8i16 -> v4i32.
14896 // Concat upper and lower parts.
14897 //
14898 // v4i32 -> v4i64
14899 // Use vpunpckldq for 4 lower elements v4i32 -> v2i64.
14900 // Use vpunpckhdq for 4 upper elements v4i32 -> v2i64.
14901 // Concat upper and lower parts.
14902 //
14903 if (Subtarget->hasAVX()) {
14904
14905 if (((VT == MVT::v8i32) && (OpVT == MVT::v8i16)) ||
14906 ((VT == MVT::v4i64) && (OpVT == MVT::v4i32))) {
14907
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000014908 SDValue ZeroVec = getZeroVector(OpVT, Subtarget, DAG, dl);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014909 SDValue OpLo = getTargetShuffleNode(X86ISD::UNPCKL, dl, OpVT, N0, ZeroVec, DAG);
14910 SDValue OpHi = getTargetShuffleNode(X86ISD::UNPCKH, dl, OpVT, N0, ZeroVec, DAG);
14911
14912 EVT HVT = EVT::getVectorVT(*DAG.getContext(), VT.getVectorElementType(),
14913 VT.getVectorNumElements()/2);
14914
14915 OpLo = DAG.getNode(ISD::BITCAST, dl, HVT, OpLo);
14916 OpHi = DAG.getNode(ISD::BITCAST, dl, HVT, OpHi);
14917
14918 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
14919 }
14920 }
14921
Evan Cheng2e489c42009-12-16 00:53:11 +000014922
14923 return SDValue();
14924}
14925
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014926// Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
14927static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG) {
14928 unsigned X86CC = N->getConstantOperandVal(0);
14929 SDValue EFLAG = N->getOperand(1);
14930 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014931
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014932 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
14933 // a zext and produces an all-ones bit which is more useful than 0/1 in some
14934 // cases.
14935 if (X86CC == X86::COND_B)
14936 return DAG.getNode(ISD::AND, DL, MVT::i8,
14937 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
14938 DAG.getConstant(X86CC, MVT::i8), EFLAG),
14939 DAG.getConstant(1, MVT::i8));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014940
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014941 return SDValue();
14942}
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014943
Benjamin Kramer1396c402011-06-18 11:09:41 +000014944static SDValue PerformSINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG,
14945 const X86TargetLowering *XTLI) {
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014946 SDValue Op0 = N->getOperand(0);
14947 // Transform (SINT_TO_FP (i64 ...)) into an x87 operation if we have
14948 // a 32-bit target where SSE doesn't support i64->FP operations.
14949 if (Op0.getOpcode() == ISD::LOAD) {
14950 LoadSDNode *Ld = cast<LoadSDNode>(Op0.getNode());
14951 EVT VT = Ld->getValueType(0);
14952 if (!Ld->isVolatile() && !N->getValueType(0).isVector() &&
14953 ISD::isNON_EXTLoad(Op0.getNode()) && Op0.hasOneUse() &&
14954 !XTLI->getSubtarget()->is64Bit() &&
14955 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Benjamin Kramer1396c402011-06-18 11:09:41 +000014956 SDValue FILDChain = XTLI->BuildFILD(SDValue(N, 0), Ld->getValueType(0),
14957 Ld->getChain(), Op0, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014958 DAG.ReplaceAllUsesOfValueWith(Op0.getValue(1), FILDChain.getValue(1));
14959 return FILDChain;
14960 }
14961 }
14962 return SDValue();
14963}
14964
Chris Lattner23a01992010-12-20 01:37:09 +000014965// Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
14966static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
14967 X86TargetLowering::DAGCombinerInfo &DCI) {
14968 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
14969 // the result is either zero or one (depending on the input carry bit).
14970 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
14971 if (X86::isZeroNode(N->getOperand(0)) &&
14972 X86::isZeroNode(N->getOperand(1)) &&
14973 // We don't have a good way to replace an EFLAGS use, so only do this when
14974 // dead right now.
14975 SDValue(N, 1).use_empty()) {
14976 DebugLoc DL = N->getDebugLoc();
14977 EVT VT = N->getValueType(0);
14978 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
14979 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
14980 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
14981 DAG.getConstant(X86::COND_B,MVT::i8),
14982 N->getOperand(2)),
14983 DAG.getConstant(1, VT));
14984 return DCI.CombineTo(N, Res1, CarryOut);
14985 }
14986
14987 return SDValue();
14988}
14989
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014990// fold (add Y, (sete X, 0)) -> adc 0, Y
14991// (add Y, (setne X, 0)) -> sbb -1, Y
14992// (sub (sete X, 0), Y) -> sbb 0, Y
14993// (sub (setne X, 0), Y) -> adc -1, Y
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014994static SDValue OptimizeConditionalInDecrement(SDNode *N, SelectionDAG &DAG) {
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014995 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014996
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014997 // Look through ZExts.
14998 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
14999 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
15000 return SDValue();
15001
15002 SDValue SetCC = Ext.getOperand(0);
15003 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
15004 return SDValue();
15005
15006 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
15007 if (CC != X86::COND_E && CC != X86::COND_NE)
15008 return SDValue();
15009
15010 SDValue Cmp = SetCC.getOperand(1);
15011 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
Chris Lattner9cd3da42011-01-16 02:56:53 +000015012 !X86::isZeroNode(Cmp.getOperand(1)) ||
15013 !Cmp.getOperand(0).getValueType().isInteger())
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015014 return SDValue();
15015
15016 SDValue CmpOp0 = Cmp.getOperand(0);
15017 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
15018 DAG.getConstant(1, CmpOp0.getValueType()));
15019
15020 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
15021 if (CC == X86::COND_NE)
15022 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
15023 DL, OtherVal.getValueType(), OtherVal,
15024 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
15025 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
15026 DL, OtherVal.getValueType(), OtherVal,
15027 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
15028}
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015029
Craig Topper54f952a2011-11-19 09:02:40 +000015030/// PerformADDCombine - Do target-specific dag combines on integer adds.
15031static SDValue PerformAddCombine(SDNode *N, SelectionDAG &DAG,
15032 const X86Subtarget *Subtarget) {
15033 EVT VT = N->getValueType(0);
15034 SDValue Op0 = N->getOperand(0);
15035 SDValue Op1 = N->getOperand(1);
15036
15037 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000015038 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Toppere6cf4a02012-01-13 05:04:25 +000015039 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
Craig Topper54f952a2011-11-19 09:02:40 +000015040 isHorizontalBinOp(Op0, Op1, true))
15041 return DAG.getNode(X86ISD::HADD, N->getDebugLoc(), VT, Op0, Op1);
15042
15043 return OptimizeConditionalInDecrement(N, DAG);
15044}
15045
15046static SDValue PerformSubCombine(SDNode *N, SelectionDAG &DAG,
15047 const X86Subtarget *Subtarget) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015048 SDValue Op0 = N->getOperand(0);
15049 SDValue Op1 = N->getOperand(1);
15050
15051 // X86 can't encode an immediate LHS of a sub. See if we can push the
15052 // negation into a preceding instruction.
15053 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op0)) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015054 // If the RHS of the sub is a XOR with one use and a constant, invert the
15055 // immediate. Then add one to the LHS of the sub so we can turn
15056 // X-Y -> X+~Y+1, saving one register.
15057 if (Op1->hasOneUse() && Op1.getOpcode() == ISD::XOR &&
15058 isa<ConstantSDNode>(Op1.getOperand(1))) {
Nick Lewycky726ebd62011-08-23 19:01:24 +000015059 APInt XorC = cast<ConstantSDNode>(Op1.getOperand(1))->getAPIntValue();
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015060 EVT VT = Op0.getValueType();
15061 SDValue NewXor = DAG.getNode(ISD::XOR, Op1.getDebugLoc(), VT,
15062 Op1.getOperand(0),
15063 DAG.getConstant(~XorC, VT));
15064 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, NewXor,
Nick Lewycky726ebd62011-08-23 19:01:24 +000015065 DAG.getConstant(C->getAPIntValue()+1, VT));
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015066 }
15067 }
15068
Craig Topper54f952a2011-11-19 09:02:40 +000015069 // Try to synthesize horizontal adds from adds of shuffles.
15070 EVT VT = N->getValueType(0);
Craig Topperd0a31172012-01-10 06:37:29 +000015071 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Topperb72039c2011-11-30 09:10:50 +000015072 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
15073 isHorizontalBinOp(Op0, Op1, true))
Craig Topper54f952a2011-11-19 09:02:40 +000015074 return DAG.getNode(X86ISD::HSUB, N->getDebugLoc(), VT, Op0, Op1);
15075
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015076 return OptimizeConditionalInDecrement(N, DAG);
15077}
15078
Dan Gohman475871a2008-07-27 21:46:04 +000015079SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000015080 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000015081 SelectionDAG &DAG = DCI.DAG;
15082 switch (N->getOpcode()) {
15083 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000015084 case ISD::EXTRACT_VECTOR_ELT:
Craig Topper89f4e662012-03-20 07:17:59 +000015085 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, DCI);
Duncan Sands6bcd2192011-09-17 16:49:39 +000015086 case ISD::VSELECT:
Nadav Rotemcc616562012-01-15 19:27:55 +000015087 case ISD::SELECT: return PerformSELECTCombine(N, DAG, DCI, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000015088 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Craig Topper54f952a2011-11-19 09:02:40 +000015089 case ISD::ADD: return PerformAddCombine(N, DAG, Subtarget);
15090 case ISD::SUB: return PerformSubCombine(N, DAG, Subtarget);
Chris Lattner23a01992010-12-20 01:37:09 +000015091 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000015092 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000015093 case ISD::SHL:
15094 case ISD::SRA:
Mon P Wang845b1892012-02-01 22:15:20 +000015095 case ISD::SRL: return PerformShiftCombine(N, DAG, DCI, Subtarget);
Nate Begemanb65c1752010-12-17 22:55:37 +000015096 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000015097 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Craig Topperb4c94572011-10-21 06:55:01 +000015098 case ISD::XOR: return PerformXorCombine(N, DAG, DCI, Subtarget);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000015099 case ISD::LOAD: return PerformLOADCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000015100 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000015101 case ISD::SINT_TO_FP: return PerformSINT_TO_FPCombine(N, DAG, this);
Duncan Sands17470be2011-09-22 20:15:48 +000015102 case ISD::FADD: return PerformFADDCombine(N, DAG, Subtarget);
15103 case ISD::FSUB: return PerformFSUBCombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000015104 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000015105 case X86ISD::FOR: return PerformFORCombine(N, DAG);
15106 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000015107 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000015108 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015109 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG, Subtarget);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015110 case ISD::SIGN_EXTEND: return PerformSExtCombine(N, DAG, DCI, Subtarget);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000015111 case ISD::TRUNCATE: return PerformTruncateCombine(N, DAG, DCI);
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015112 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG);
Craig Topperb3982da2011-12-31 23:50:21 +000015113 case X86ISD::SHUFP: // Handle all target specific shuffles
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000015114 case X86ISD::PALIGN:
Craig Topper34671b82011-12-06 08:21:25 +000015115 case X86ISD::UNPCKH:
15116 case X86ISD::UNPCKL:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000015117 case X86ISD::MOVHLPS:
15118 case X86ISD::MOVLHPS:
15119 case X86ISD::PSHUFD:
15120 case X86ISD::PSHUFHW:
15121 case X86ISD::PSHUFLW:
15122 case X86ISD::MOVSS:
15123 case X86ISD::MOVSD:
Craig Topper316cd2a2011-11-30 06:25:25 +000015124 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +000015125 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000015126 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI,Subtarget);
Evan Cheng206ee9d2006-07-07 08:33:52 +000015127 }
15128
Dan Gohman475871a2008-07-27 21:46:04 +000015129 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000015130}
15131
Evan Chenge5b51ac2010-04-17 06:13:15 +000015132/// isTypeDesirableForOp - Return true if the target has native support for
15133/// the specified value type and it is 'desirable' to use the type for the
15134/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
15135/// instruction encodings are longer and some i16 instructions are slow.
15136bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
15137 if (!isTypeLegal(VT))
15138 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015139 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000015140 return true;
15141
15142 switch (Opc) {
15143 default:
15144 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000015145 case ISD::LOAD:
15146 case ISD::SIGN_EXTEND:
15147 case ISD::ZERO_EXTEND:
15148 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000015149 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000015150 case ISD::SRL:
15151 case ISD::SUB:
15152 case ISD::ADD:
15153 case ISD::MUL:
15154 case ISD::AND:
15155 case ISD::OR:
15156 case ISD::XOR:
15157 return false;
15158 }
15159}
15160
15161/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000015162/// beneficial for dag combiner to promote the specified node. If true, it
15163/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000015164bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000015165 EVT VT = Op.getValueType();
15166 if (VT != MVT::i16)
15167 return false;
15168
Evan Cheng4c26e932010-04-19 19:29:22 +000015169 bool Promote = false;
15170 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015171 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000015172 default: break;
15173 case ISD::LOAD: {
15174 LoadSDNode *LD = cast<LoadSDNode>(Op);
15175 // If the non-extending load has a single use and it's not live out, then it
15176 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015177 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
15178 Op.hasOneUse()*/) {
15179 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
15180 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
15181 // The only case where we'd want to promote LOAD (rather then it being
15182 // promoted as an operand is when it's only use is liveout.
15183 if (UI->getOpcode() != ISD::CopyToReg)
15184 return false;
15185 }
15186 }
Evan Cheng4c26e932010-04-19 19:29:22 +000015187 Promote = true;
15188 break;
15189 }
15190 case ISD::SIGN_EXTEND:
15191 case ISD::ZERO_EXTEND:
15192 case ISD::ANY_EXTEND:
15193 Promote = true;
15194 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000015195 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015196 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000015197 SDValue N0 = Op.getOperand(0);
15198 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000015199 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000015200 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000015201 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000015202 break;
15203 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000015204 case ISD::ADD:
15205 case ISD::MUL:
15206 case ISD::AND:
15207 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000015208 case ISD::XOR:
15209 Commute = true;
15210 // fallthrough
15211 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000015212 SDValue N0 = Op.getOperand(0);
15213 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000015214 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015215 return false;
15216 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000015217 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015218 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000015219 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015220 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000015221 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015222 }
15223 }
15224
15225 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000015226 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015227}
15228
Evan Cheng60c07e12006-07-05 22:17:51 +000015229//===----------------------------------------------------------------------===//
15230// X86 Inline Assembly Support
15231//===----------------------------------------------------------------------===//
15232
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015233namespace {
15234 // Helper to match a string separated by whitespace.
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015235 bool matchAsmImpl(StringRef s, ArrayRef<const StringRef *> args) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015236 s = s.substr(s.find_first_not_of(" \t")); // Skip leading whitespace.
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015237
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015238 for (unsigned i = 0, e = args.size(); i != e; ++i) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015239 StringRef piece(*args[i]);
15240 if (!s.startswith(piece)) // Check if the piece matches.
15241 return false;
15242
15243 s = s.substr(piece.size());
15244 StringRef::size_type pos = s.find_first_not_of(" \t");
15245 if (pos == 0) // We matched a prefix.
15246 return false;
15247
15248 s = s.substr(pos);
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015249 }
15250
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015251 return s.empty();
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015252 }
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015253 const VariadicFunction1<bool, StringRef, StringRef, matchAsmImpl> matchAsm={};
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015254}
15255
Chris Lattnerb8105652009-07-20 17:51:36 +000015256bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
15257 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
Chris Lattnerb8105652009-07-20 17:51:36 +000015258
15259 std::string AsmStr = IA->getAsmString();
15260
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015261 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
15262 if (!Ty || Ty->getBitWidth() % 16 != 0)
15263 return false;
15264
Chris Lattnerb8105652009-07-20 17:51:36 +000015265 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000015266 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000015267 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000015268
15269 switch (AsmPieces.size()) {
15270 default: return false;
15271 case 1:
Chris Lattner7a2bdde2011-04-15 05:18:47 +000015272 // FIXME: this should verify that we are targeting a 486 or better. If not,
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015273 // we will turn this bswap into something that will be lowered to logical
15274 // ops instead of emitting the bswap asm. For now, we don't support 486 or
15275 // lower so don't worry about this.
Chris Lattnerb8105652009-07-20 17:51:36 +000015276 // bswap $0
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015277 if (matchAsm(AsmPieces[0], "bswap", "$0") ||
15278 matchAsm(AsmPieces[0], "bswapl", "$0") ||
15279 matchAsm(AsmPieces[0], "bswapq", "$0") ||
15280 matchAsm(AsmPieces[0], "bswap", "${0:q}") ||
15281 matchAsm(AsmPieces[0], "bswapl", "${0:q}") ||
15282 matchAsm(AsmPieces[0], "bswapq", "${0:q}")) {
Chris Lattnerb8105652009-07-20 17:51:36 +000015283 // No need to check constraints, nothing other than the equivalent of
15284 // "=r,0" would be valid here.
Evan Cheng55d42002011-01-08 01:24:27 +000015285 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015286 }
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015287
Chris Lattnerb8105652009-07-20 17:51:36 +000015288 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000015289 if (CI->getType()->isIntegerTy(16) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015290 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015291 (matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") ||
15292 matchAsm(AsmPieces[0], "rolw", "$$8,", "${0:w}"))) {
Dan Gohman0ef701e2010-03-04 19:58:08 +000015293 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000015294 const std::string &ConstraintsStr = IA->getConstraintString();
15295 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000015296 std::sort(AsmPieces.begin(), AsmPieces.end());
15297 if (AsmPieces.size() == 4 &&
15298 AsmPieces[0] == "~{cc}" &&
15299 AsmPieces[1] == "~{dirflag}" &&
15300 AsmPieces[2] == "~{flags}" &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015301 AsmPieces[3] == "~{fpsr}")
15302 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015303 }
15304 break;
15305 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000015306 if (CI->getType()->isIntegerTy(32) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015307 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015308 matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") &&
15309 matchAsm(AsmPieces[1], "rorl", "$$16,", "$0") &&
15310 matchAsm(AsmPieces[2], "rorw", "$$8,", "${0:w}")) {
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015311 AsmPieces.clear();
15312 const std::string &ConstraintsStr = IA->getConstraintString();
15313 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
15314 std::sort(AsmPieces.begin(), AsmPieces.end());
15315 if (AsmPieces.size() == 4 &&
15316 AsmPieces[0] == "~{cc}" &&
15317 AsmPieces[1] == "~{dirflag}" &&
15318 AsmPieces[2] == "~{flags}" &&
15319 AsmPieces[3] == "~{fpsr}")
15320 return IntrinsicLowering::LowerToByteSwap(CI);
Peter Collingbourne948cf022010-11-13 19:54:30 +000015321 }
Evan Cheng55d42002011-01-08 01:24:27 +000015322
15323 if (CI->getType()->isIntegerTy(64)) {
15324 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
15325 if (Constraints.size() >= 2 &&
15326 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
15327 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
15328 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015329 if (matchAsm(AsmPieces[0], "bswap", "%eax") &&
15330 matchAsm(AsmPieces[1], "bswap", "%edx") &&
15331 matchAsm(AsmPieces[2], "xchgl", "%eax,", "%edx"))
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015332 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015333 }
15334 }
15335 break;
15336 }
15337 return false;
15338}
15339
15340
15341
Chris Lattnerf4dff842006-07-11 02:54:03 +000015342/// getConstraintType - Given a constraint letter, return the type of
15343/// constraint it is for this target.
15344X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000015345X86TargetLowering::getConstraintType(const std::string &Constraint) const {
15346 if (Constraint.size() == 1) {
15347 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000015348 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000015349 case 'q':
15350 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000015351 case 'f':
15352 case 't':
15353 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000015354 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000015355 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000015356 case 'Y':
Eric Christopher31b5f002011-07-07 22:29:07 +000015357 case 'l':
Chris Lattner4234f572007-03-25 02:14:49 +000015358 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000015359 case 'a':
15360 case 'b':
15361 case 'c':
15362 case 'd':
15363 case 'S':
15364 case 'D':
15365 case 'A':
15366 return C_Register;
15367 case 'I':
15368 case 'J':
15369 case 'K':
15370 case 'L':
15371 case 'M':
15372 case 'N':
15373 case 'G':
15374 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000015375 case 'e':
15376 case 'Z':
15377 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000015378 default:
15379 break;
15380 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000015381 }
Chris Lattner4234f572007-03-25 02:14:49 +000015382 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000015383}
15384
John Thompson44ab89e2010-10-29 17:29:13 +000015385/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000015386/// This object must already have been set up with the operand type
15387/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000015388TargetLowering::ConstraintWeight
15389 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000015390 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000015391 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015392 Value *CallOperandVal = info.CallOperandVal;
15393 // If we don't have a value, we can't do a match,
15394 // but allow it at the lowest weight.
15395 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000015396 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +000015397 Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000015398 // Look at the constraint type.
15399 switch (*constraint) {
15400 default:
John Thompson44ab89e2010-10-29 17:29:13 +000015401 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
15402 case 'R':
15403 case 'q':
15404 case 'Q':
15405 case 'a':
15406 case 'b':
15407 case 'c':
15408 case 'd':
15409 case 'S':
15410 case 'D':
15411 case 'A':
15412 if (CallOperandVal->getType()->isIntegerTy())
15413 weight = CW_SpecificReg;
15414 break;
15415 case 'f':
15416 case 't':
15417 case 'u':
15418 if (type->isFloatingPointTy())
15419 weight = CW_SpecificReg;
15420 break;
15421 case 'y':
Chris Lattner2a786eb2010-12-19 20:19:20 +000015422 if (type->isX86_MMXTy() && Subtarget->hasMMX())
John Thompson44ab89e2010-10-29 17:29:13 +000015423 weight = CW_SpecificReg;
15424 break;
15425 case 'x':
15426 case 'Y':
Craig Topper1accb7e2012-01-10 06:54:16 +000015427 if (((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasSSE1()) ||
Eric Christopher55487552012-01-07 01:02:09 +000015428 ((type->getPrimitiveSizeInBits() == 256) && Subtarget->hasAVX()))
John Thompson44ab89e2010-10-29 17:29:13 +000015429 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015430 break;
15431 case 'I':
15432 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
15433 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000015434 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015435 }
15436 break;
John Thompson44ab89e2010-10-29 17:29:13 +000015437 case 'J':
15438 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15439 if (C->getZExtValue() <= 63)
15440 weight = CW_Constant;
15441 }
15442 break;
15443 case 'K':
15444 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15445 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
15446 weight = CW_Constant;
15447 }
15448 break;
15449 case 'L':
15450 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15451 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
15452 weight = CW_Constant;
15453 }
15454 break;
15455 case 'M':
15456 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15457 if (C->getZExtValue() <= 3)
15458 weight = CW_Constant;
15459 }
15460 break;
15461 case 'N':
15462 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15463 if (C->getZExtValue() <= 0xff)
15464 weight = CW_Constant;
15465 }
15466 break;
15467 case 'G':
15468 case 'C':
15469 if (dyn_cast<ConstantFP>(CallOperandVal)) {
15470 weight = CW_Constant;
15471 }
15472 break;
15473 case 'e':
15474 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15475 if ((C->getSExtValue() >= -0x80000000LL) &&
15476 (C->getSExtValue() <= 0x7fffffffLL))
15477 weight = CW_Constant;
15478 }
15479 break;
15480 case 'Z':
15481 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15482 if (C->getZExtValue() <= 0xffffffff)
15483 weight = CW_Constant;
15484 }
15485 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015486 }
15487 return weight;
15488}
15489
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015490/// LowerXConstraint - try to replace an X constraint, which matches anything,
15491/// with another that has more specific requirements based on the type of the
15492/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000015493const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000015494LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000015495 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
15496 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000015497 if (ConstraintVT.isFloatingPoint()) {
Craig Topper1accb7e2012-01-10 06:54:16 +000015498 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000015499 return "Y";
Craig Topper1accb7e2012-01-10 06:54:16 +000015500 if (Subtarget->hasSSE1())
Chris Lattner5e764232008-04-26 23:02:14 +000015501 return "x";
15502 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015503
Chris Lattner5e764232008-04-26 23:02:14 +000015504 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015505}
15506
Chris Lattner48884cd2007-08-25 00:47:38 +000015507/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
15508/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000015509void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +000015510 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000015511 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000015512 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000015513 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000015514
Eric Christopher100c8332011-06-02 23:16:42 +000015515 // Only support length 1 constraints for now.
15516 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +000015517
Eric Christopher100c8332011-06-02 23:16:42 +000015518 char ConstraintLetter = Constraint[0];
15519 switch (ConstraintLetter) {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015520 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000015521 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000015522 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015523 if (C->getZExtValue() <= 31) {
15524 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015525 break;
15526 }
Devang Patel84f7fd22007-03-17 00:13:28 +000015527 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015528 return;
Evan Cheng364091e2008-09-22 23:57:37 +000015529 case 'J':
15530 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015531 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000015532 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15533 break;
15534 }
15535 }
15536 return;
15537 case 'K':
15538 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015539 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000015540 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15541 break;
15542 }
15543 }
15544 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000015545 case 'N':
15546 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015547 if (C->getZExtValue() <= 255) {
15548 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015549 break;
15550 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000015551 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015552 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000015553 case 'e': {
15554 // 32-bit signed value
15555 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015556 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15557 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015558 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015559 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000015560 break;
15561 }
15562 // FIXME gcc accepts some relocatable values here too, but only in certain
15563 // memory models; it's complicated.
15564 }
15565 return;
15566 }
15567 case 'Z': {
15568 // 32-bit unsigned value
15569 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015570 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15571 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015572 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15573 break;
15574 }
15575 }
15576 // FIXME gcc accepts some relocatable values here too, but only in certain
15577 // memory models; it's complicated.
15578 return;
15579 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015580 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015581 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000015582 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015583 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015584 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000015585 break;
15586 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015587
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015588 // In any sort of PIC mode addresses need to be computed at runtime by
15589 // adding in a register or some sort of table lookup. These can't
15590 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000015591 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015592 return;
15593
Chris Lattnerdc43a882007-05-03 16:52:29 +000015594 // If we are in non-pic codegen mode, we allow the address of a global (with
15595 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000015596 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015597 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000015598
Chris Lattner49921962009-05-08 18:23:14 +000015599 // Match either (GA), (GA+C), (GA+C1+C2), etc.
15600 while (1) {
15601 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
15602 Offset += GA->getOffset();
15603 break;
15604 } else if (Op.getOpcode() == ISD::ADD) {
15605 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15606 Offset += C->getZExtValue();
15607 Op = Op.getOperand(0);
15608 continue;
15609 }
15610 } else if (Op.getOpcode() == ISD::SUB) {
15611 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15612 Offset += -C->getZExtValue();
15613 Op = Op.getOperand(0);
15614 continue;
15615 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015616 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015617
Chris Lattner49921962009-05-08 18:23:14 +000015618 // Otherwise, this isn't something we can handle, reject it.
15619 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015620 }
Eric Christopherfd179292009-08-27 18:07:15 +000015621
Dan Gohman46510a72010-04-15 01:51:59 +000015622 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015623 // If we require an extra load to get this address, as in PIC mode, we
15624 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000015625 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
15626 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015627 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000015628
Devang Patel0d881da2010-07-06 22:08:15 +000015629 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
15630 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000015631 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015632 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015633 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015634
Gabor Greifba36cb52008-08-28 21:40:38 +000015635 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000015636 Ops.push_back(Result);
15637 return;
15638 }
Dale Johannesen1784d162010-06-25 21:55:36 +000015639 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015640}
15641
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015642std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000015643X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000015644 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000015645 // First, see if this is a constraint that directly corresponds to an LLVM
15646 // register class.
15647 if (Constraint.size() == 1) {
15648 // GCC Constraint Letters
15649 switch (Constraint[0]) {
15650 default: break;
Eric Christopherd176af82011-06-29 17:23:50 +000015651 // TODO: Slight differences here in allocation order and leaving
15652 // RIP in the class. Do they matter any more here than they do
15653 // in the normal allocation?
15654 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
15655 if (Subtarget->is64Bit()) {
Craig Topperc9099502012-04-20 06:31:50 +000015656 if (VT == MVT::i32 || VT == MVT::f32)
15657 return std::make_pair(0U, &X86::GR32RegClass);
15658 if (VT == MVT::i16)
15659 return std::make_pair(0U, &X86::GR16RegClass);
15660 if (VT == MVT::i8 || VT == MVT::i1)
15661 return std::make_pair(0U, &X86::GR8RegClass);
15662 if (VT == MVT::i64 || VT == MVT::f64)
15663 return std::make_pair(0U, &X86::GR64RegClass);
15664 break;
Eric Christopherd176af82011-06-29 17:23:50 +000015665 }
15666 // 32-bit fallthrough
15667 case 'Q': // Q_REGS
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015668 if (VT == MVT::i32 || VT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +000015669 return std::make_pair(0U, &X86::GR32_ABCDRegClass);
15670 if (VT == MVT::i16)
15671 return std::make_pair(0U, &X86::GR16_ABCDRegClass);
15672 if (VT == MVT::i8 || VT == MVT::i1)
15673 return std::make_pair(0U, &X86::GR8_ABCD_LRegClass);
15674 if (VT == MVT::i64)
15675 return std::make_pair(0U, &X86::GR64_ABCDRegClass);
Eric Christopherd176af82011-06-29 17:23:50 +000015676 break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015677 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000015678 case 'l': // INDEX_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015679 if (VT == MVT::i8 || VT == MVT::i1)
Craig Topperc9099502012-04-20 06:31:50 +000015680 return std::make_pair(0U, &X86::GR8RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015681 if (VT == MVT::i16)
Craig Topperc9099502012-04-20 06:31:50 +000015682 return std::make_pair(0U, &X86::GR16RegClass);
Eric Christopher2bbecd82011-05-19 21:33:47 +000015683 if (VT == MVT::i32 || VT == MVT::f32 || !Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +000015684 return std::make_pair(0U, &X86::GR32RegClass);
15685 return std::make_pair(0U, &X86::GR64RegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015686 case 'R': // LEGACY_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015687 if (VT == MVT::i8 || VT == MVT::i1)
Craig Topperc9099502012-04-20 06:31:50 +000015688 return std::make_pair(0U, &X86::GR8_NOREXRegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015689 if (VT == MVT::i16)
Craig Topperc9099502012-04-20 06:31:50 +000015690 return std::make_pair(0U, &X86::GR16_NOREXRegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015691 if (VT == MVT::i32 || !Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +000015692 return std::make_pair(0U, &X86::GR32_NOREXRegClass);
15693 return std::make_pair(0U, &X86::GR64_NOREXRegClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015694 case 'f': // FP Stack registers.
15695 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
15696 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000015697 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Craig Topperc9099502012-04-20 06:31:50 +000015698 return std::make_pair(0U, &X86::RFP32RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015699 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Craig Topperc9099502012-04-20 06:31:50 +000015700 return std::make_pair(0U, &X86::RFP64RegClass);
15701 return std::make_pair(0U, &X86::RFP80RegClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000015702 case 'y': // MMX_REGS if MMX allowed.
15703 if (!Subtarget->hasMMX()) break;
Craig Topperc9099502012-04-20 06:31:50 +000015704 return std::make_pair(0U, &X86::VR64RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015705 case 'Y': // SSE_REGS if SSE2 allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000015706 if (!Subtarget->hasSSE2()) break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015707 // FALL THROUGH.
Eric Christopher55487552012-01-07 01:02:09 +000015708 case 'x': // SSE_REGS if SSE1 allowed or AVX_REGS if AVX allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000015709 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000015710
Owen Anderson825b72b2009-08-11 20:47:22 +000015711 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000015712 default: break;
15713 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015714 case MVT::f32:
15715 case MVT::i32:
Craig Topperc9099502012-04-20 06:31:50 +000015716 return std::make_pair(0U, &X86::FR32RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015717 case MVT::f64:
15718 case MVT::i64:
Craig Topperc9099502012-04-20 06:31:50 +000015719 return std::make_pair(0U, &X86::FR64RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015720 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015721 case MVT::v16i8:
15722 case MVT::v8i16:
15723 case MVT::v4i32:
15724 case MVT::v2i64:
15725 case MVT::v4f32:
15726 case MVT::v2f64:
Craig Topperc9099502012-04-20 06:31:50 +000015727 return std::make_pair(0U, &X86::VR128RegClass);
Eric Christopher55487552012-01-07 01:02:09 +000015728 // AVX types.
15729 case MVT::v32i8:
15730 case MVT::v16i16:
15731 case MVT::v8i32:
15732 case MVT::v4i64:
15733 case MVT::v8f32:
15734 case MVT::v4f64:
Craig Topperc9099502012-04-20 06:31:50 +000015735 return std::make_pair(0U, &X86::VR256RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015736 }
Chris Lattnerad043e82007-04-09 05:11:28 +000015737 break;
15738 }
15739 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015740
Chris Lattnerf76d1802006-07-31 23:26:50 +000015741 // Use the default implementation in TargetLowering to convert the register
15742 // constraint into a member of a register class.
15743 std::pair<unsigned, const TargetRegisterClass*> Res;
15744 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000015745
15746 // Not found as a standard register?
15747 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015748 // Map st(0) -> st(7) -> ST0
15749 if (Constraint.size() == 7 && Constraint[0] == '{' &&
15750 tolower(Constraint[1]) == 's' &&
15751 tolower(Constraint[2]) == 't' &&
15752 Constraint[3] == '(' &&
15753 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
15754 Constraint[5] == ')' &&
15755 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000015756
Chris Lattner56d77c72009-09-13 22:41:48 +000015757 Res.first = X86::ST0+Constraint[4]-'0';
Craig Topperc9099502012-04-20 06:31:50 +000015758 Res.second = &X86::RFP80RegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015759 return Res;
15760 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015761
Chris Lattner56d77c72009-09-13 22:41:48 +000015762 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015763 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000015764 Res.first = X86::ST0;
Craig Topperc9099502012-04-20 06:31:50 +000015765 Res.second = &X86::RFP80RegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015766 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000015767 }
Chris Lattner56d77c72009-09-13 22:41:48 +000015768
15769 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015770 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015771 Res.first = X86::EFLAGS;
Craig Topperc9099502012-04-20 06:31:50 +000015772 Res.second = &X86::CCRRegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015773 return Res;
15774 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015775
Dale Johannesen330169f2008-11-13 21:52:36 +000015776 // 'A' means EAX + EDX.
15777 if (Constraint == "A") {
15778 Res.first = X86::EAX;
Craig Topperc9099502012-04-20 06:31:50 +000015779 Res.second = &X86::GR32_ADRegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015780 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000015781 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000015782 return Res;
15783 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015784
Chris Lattnerf76d1802006-07-31 23:26:50 +000015785 // Otherwise, check to see if this is a register class of the wrong value
15786 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
15787 // turn into {ax},{dx}.
15788 if (Res.second->hasType(VT))
15789 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015790
Chris Lattnerf76d1802006-07-31 23:26:50 +000015791 // All of the single-register GCC register classes map their values onto
15792 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
15793 // really want an 8-bit or 32-bit register, map to the appropriate register
15794 // class and return the appropriate register.
Craig Topperc9099502012-04-20 06:31:50 +000015795 if (Res.second == &X86::GR16RegClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000015796 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015797 unsigned DestReg = 0;
15798 switch (Res.first) {
15799 default: break;
15800 case X86::AX: DestReg = X86::AL; break;
15801 case X86::DX: DestReg = X86::DL; break;
15802 case X86::CX: DestReg = X86::CL; break;
15803 case X86::BX: DestReg = X86::BL; break;
15804 }
15805 if (DestReg) {
15806 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000015807 Res.second = &X86::GR8RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015808 }
Owen Anderson825b72b2009-08-11 20:47:22 +000015809 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015810 unsigned DestReg = 0;
15811 switch (Res.first) {
15812 default: break;
15813 case X86::AX: DestReg = X86::EAX; break;
15814 case X86::DX: DestReg = X86::EDX; break;
15815 case X86::CX: DestReg = X86::ECX; break;
15816 case X86::BX: DestReg = X86::EBX; break;
15817 case X86::SI: DestReg = X86::ESI; break;
15818 case X86::DI: DestReg = X86::EDI; break;
15819 case X86::BP: DestReg = X86::EBP; break;
15820 case X86::SP: DestReg = X86::ESP; break;
15821 }
15822 if (DestReg) {
15823 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000015824 Res.second = &X86::GR32RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015825 }
Owen Anderson825b72b2009-08-11 20:47:22 +000015826 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015827 unsigned DestReg = 0;
15828 switch (Res.first) {
15829 default: break;
15830 case X86::AX: DestReg = X86::RAX; break;
15831 case X86::DX: DestReg = X86::RDX; break;
15832 case X86::CX: DestReg = X86::RCX; break;
15833 case X86::BX: DestReg = X86::RBX; break;
15834 case X86::SI: DestReg = X86::RSI; break;
15835 case X86::DI: DestReg = X86::RDI; break;
15836 case X86::BP: DestReg = X86::RBP; break;
15837 case X86::SP: DestReg = X86::RSP; break;
15838 }
15839 if (DestReg) {
15840 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000015841 Res.second = &X86::GR64RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015842 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000015843 }
Craig Topperc9099502012-04-20 06:31:50 +000015844 } else if (Res.second == &X86::FR32RegClass ||
15845 Res.second == &X86::FR64RegClass ||
15846 Res.second == &X86::VR128RegClass) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015847 // Handle references to XMM physical registers that got mapped into the
15848 // wrong class. This can happen with constraints like {xmm0} where the
15849 // target independent register mapper will just pick the first match it can
15850 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000015851 if (VT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +000015852 Res.second = &X86::FR32RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000015853 else if (VT == MVT::f64)
Craig Topperc9099502012-04-20 06:31:50 +000015854 Res.second = &X86::FR64RegClass;
15855 else if (X86::VR128RegClass.hasType(VT))
15856 Res.second = &X86::VR128RegClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000015857 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015858
Chris Lattnerf76d1802006-07-31 23:26:50 +000015859 return Res;
15860}