blob: 1fc327d3421e3d47a2ee40731b0964ed78729059 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
Tvrtko Ursulin93b81f52015-02-10 17:16:05 +000034#include <uapi/drm/drm_fourcc.h>
Chris Wilsone9b73c62012-12-03 21:03:14 +000035
Jesse Barnes585fb112008-07-29 11:54:06 -070036#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080038#include "intel_ringbuffer.h"
Oscar Mateob20385f2014-07-24 17:04:10 +010039#include "intel_lrc.h"
Ben Widawsky0260c422014-03-22 22:47:21 -070040#include "i915_gem_gtt.h"
Oscar Mateo564ddb22014-08-21 11:40:54 +010041#include "i915_gem_render_state.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070042#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070043#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010044#include <linux/i2c-algo-bit.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020045#include <drm/intel-gtt.h>
Daniel Vetterba8286f2014-09-11 07:43:25 +020046#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
Daniel Vetterd9fc9412014-09-23 15:46:53 +020047#include <drm/drm_gem.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020048#include <linux/backlight.h>
Chris Wilson5cc9ed42014-05-16 14:22:37 +010049#include <linux/hashtable.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070050#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020051#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010052#include <linux/pm_qos.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070053
Linus Torvalds1da177e2005-04-16 15:20:36 -070054/* General customization:
55 */
56
Linus Torvalds1da177e2005-04-16 15:20:36 -070057#define DRIVER_NAME "i915"
58#define DRIVER_DESC "Intel Graphics"
Daniel Vetter82d5b582015-05-22 19:45:27 +020059#define DRIVER_DATE "20150522"
Linus Torvalds1da177e2005-04-16 15:20:36 -070060
Mika Kuoppalac883ef12014-10-28 17:32:30 +020061#undef WARN_ON
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010062/* Many gcc seem to no see through this and fall over :( */
63#if 0
64#define WARN_ON(x) ({ \
65 bool __i915_warn_cond = (x); \
66 if (__builtin_constant_p(__i915_warn_cond)) \
67 BUILD_BUG_ON(__i915_warn_cond); \
68 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
69#else
70#define WARN_ON(x) WARN((x), "WARN_ON(" #x ")")
71#endif
72
Jani Nikulacd9bfac2015-03-12 13:01:12 +020073#undef WARN_ON_ONCE
74#define WARN_ON_ONCE(x) WARN_ONCE((x), "WARN_ON_ONCE(" #x ")")
75
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010076#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
77 (long) (x), __func__);
Mika Kuoppalac883ef12014-10-28 17:32:30 +020078
Rob Clarke2c719b2014-12-15 13:56:32 -050079/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
80 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
81 * which may not necessarily be a user visible problem. This will either
82 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
83 * enable distros and users to tailor their preferred amount of i915 abrt
84 * spam.
85 */
86#define I915_STATE_WARN(condition, format...) ({ \
87 int __ret_warn_on = !!(condition); \
88 if (unlikely(__ret_warn_on)) { \
89 if (i915.verbose_state_checks) \
Jani Nikula2f3408c2015-01-12 15:45:31 +020090 WARN(1, format); \
Rob Clarke2c719b2014-12-15 13:56:32 -050091 else \
92 DRM_ERROR(format); \
93 } \
94 unlikely(__ret_warn_on); \
95})
96
97#define I915_STATE_WARN_ON(condition) ({ \
98 int __ret_warn_on = !!(condition); \
99 if (unlikely(__ret_warn_on)) { \
100 if (i915.verbose_state_checks) \
Jani Nikula2f3408c2015-01-12 15:45:31 +0200101 WARN(1, "WARN_ON(" #condition ")\n"); \
Rob Clarke2c719b2014-12-15 13:56:32 -0500102 else \
103 DRM_ERROR("WARN_ON(" #condition ")\n"); \
104 } \
105 unlikely(__ret_warn_on); \
106})
Jesse Barnes317c35d2008-08-25 15:11:06 -0700107
108enum pipe {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800109 INVALID_PIPE = -1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200110 PIPE_A = 0,
111 PIPE_B,
Jesse Barnes317c35d2008-08-25 15:11:06 -0700112 PIPE_C,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800113 _PIPE_EDP,
Jesse Barnes317c35d2008-08-25 15:11:06 -0700114 I915_MAX_PIPES = _PIPE_EDP
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200115};
116#define pipe_name(p) ((p) + 'A')
117
118enum transcoder {
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200119 TRANSCODER_A = 0,
120 TRANSCODER_B,
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200121 TRANSCODER_C,
122 TRANSCODER_EDP,
123 I915_MAX_TRANSCODERS
Damien Lespiau84139d12014-03-28 00:18:32 +0530124};
125#define transcoder_name(t) ((t) + 'A')
126
127/*
128 * This is the maximum (across all platforms) number of planes (primary +
129 * sprites) that can be active at the same time on one pipe.
130 *
131 * This value doesn't count the cursor plane.
Jesse Barnes80824002009-09-10 15:28:06 -0700132 */
Damien Lespiau8232edb2015-03-17 11:39:35 +0200133#define I915_MAX_PLANES 4
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134
Jesse Barnes80824002009-09-10 15:28:06 -0700135enum plane {
136 PLANE_A = 0,
137 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800138 PLANE_C,
Jesse Barnes80824002009-09-10 15:28:06 -0700139};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800140#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -0800141
Damien Lespiaud615a162014-03-03 17:31:48 +0000142#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
Ville Syrjälä06da8da2013-04-17 17:48:51 +0300143
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300144enum port {
145 PORT_A = 0,
146 PORT_B,
147 PORT_C,
148 PORT_D,
149 PORT_E,
150 I915_MAX_PORTS
151};
152#define port_name(p) ((p) + 'A')
153
Chon Ming Leea09cadd2014-04-09 13:28:14 +0300154#define I915_NUM_PHYS_VLV 2
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800155
156enum dpio_channel {
157 DPIO_CH0,
158 DPIO_CH1
159};
160
161enum dpio_phy {
162 DPIO_PHY0,
163 DPIO_PHY1
164};
165
Paulo Zanonib97186f2013-05-03 12:15:36 -0300166enum intel_display_power_domain {
167 POWER_DOMAIN_PIPE_A,
168 POWER_DOMAIN_PIPE_B,
169 POWER_DOMAIN_PIPE_C,
170 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
171 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
172 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
173 POWER_DOMAIN_TRANSCODER_A,
174 POWER_DOMAIN_TRANSCODER_B,
175 POWER_DOMAIN_TRANSCODER_C,
Imre Deakf52e3532013-10-16 17:25:48 +0300176 POWER_DOMAIN_TRANSCODER_EDP,
Imre Deak319be8a2014-03-04 19:22:57 +0200177 POWER_DOMAIN_PORT_DDI_A_2_LANES,
178 POWER_DOMAIN_PORT_DDI_A_4_LANES,
179 POWER_DOMAIN_PORT_DDI_B_2_LANES,
180 POWER_DOMAIN_PORT_DDI_B_4_LANES,
181 POWER_DOMAIN_PORT_DDI_C_2_LANES,
182 POWER_DOMAIN_PORT_DDI_C_4_LANES,
183 POWER_DOMAIN_PORT_DDI_D_2_LANES,
184 POWER_DOMAIN_PORT_DDI_D_4_LANES,
185 POWER_DOMAIN_PORT_DSI,
186 POWER_DOMAIN_PORT_CRT,
187 POWER_DOMAIN_PORT_OTHER,
Ville Syrjäläcdf8dd72013-09-16 17:38:30 +0300188 POWER_DOMAIN_VGA,
Imre Deakfbeeaa22013-11-25 17:15:28 +0200189 POWER_DOMAIN_AUDIO,
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -0300190 POWER_DOMAIN_PLLS,
Satheeshakrishna M14071212015-01-16 15:57:51 +0000191 POWER_DOMAIN_AUX_A,
192 POWER_DOMAIN_AUX_B,
193 POWER_DOMAIN_AUX_C,
194 POWER_DOMAIN_AUX_D,
Imre Deakbaa70702013-10-25 17:36:48 +0300195 POWER_DOMAIN_INIT,
Imre Deakbddc7642013-10-16 17:25:49 +0300196
197 POWER_DOMAIN_NUM,
Paulo Zanonib97186f2013-05-03 12:15:36 -0300198};
199
200#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
201#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
202 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
Imre Deakf52e3532013-10-16 17:25:48 +0300203#define POWER_DOMAIN_TRANSCODER(tran) \
204 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
205 (tran) + POWER_DOMAIN_TRANSCODER_A)
Paulo Zanonib97186f2013-05-03 12:15:36 -0300206
Egbert Eich1d843f92013-02-25 12:06:49 -0500207enum hpd_pin {
208 HPD_NONE = 0,
209 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
210 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
211 HPD_CRT,
212 HPD_SDVO_B,
213 HPD_SDVO_C,
214 HPD_PORT_B,
215 HPD_PORT_C,
216 HPD_PORT_D,
217 HPD_NUM_PINS
218};
219
Chris Wilson2a2d5482012-12-03 11:49:06 +0000220#define I915_GEM_GPU_DOMAINS \
221 (I915_GEM_DOMAIN_RENDER | \
222 I915_GEM_DOMAIN_SAMPLER | \
223 I915_GEM_DOMAIN_COMMAND | \
224 I915_GEM_DOMAIN_INSTRUCTION | \
225 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700226
Damien Lespiau055e3932014-08-18 13:49:10 +0100227#define for_each_pipe(__dev_priv, __p) \
228 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
Damien Lespiaudd740782015-02-28 14:54:08 +0000229#define for_each_plane(__dev_priv, __pipe, __p) \
230 for ((__p) = 0; \
231 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
232 (__p)++)
Damien Lespiau3bdcfc02015-02-28 14:54:09 +0000233#define for_each_sprite(__dev_priv, __p, __s) \
234 for ((__s) = 0; \
235 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
236 (__s)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800237
Damien Lespiaud79b8142014-05-13 23:32:23 +0100238#define for_each_crtc(dev, crtc) \
239 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
240
Maarten Lankhorst27321ae2015-04-21 17:12:52 +0300241#define for_each_intel_plane(dev, intel_plane) \
242 list_for_each_entry(intel_plane, \
243 &dev->mode_config.plane_list, \
244 base.head)
245
Damien Lespiaud063ae42014-05-13 23:32:21 +0100246#define for_each_intel_crtc(dev, intel_crtc) \
247 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
248
Damien Lespiaub2784e12014-08-05 11:29:37 +0100249#define for_each_intel_encoder(dev, intel_encoder) \
250 list_for_each_entry(intel_encoder, \
251 &(dev)->mode_config.encoder_list, \
252 base.head)
253
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +0200254#define for_each_intel_connector(dev, intel_connector) \
255 list_for_each_entry(intel_connector, \
256 &dev->mode_config.connector_list, \
257 base.head)
258
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200259#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
260 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
261 if ((intel_encoder)->base.crtc == (__crtc))
262
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800263#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
264 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
265 if ((intel_connector)->base.encoder == (__encoder))
266
Borun Fub04c5bd2014-07-12 10:02:27 +0530267#define for_each_power_domain(domain, mask) \
268 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
269 if ((1 << (domain)) & (mask))
270
Daniel Vettere7b903d2013-06-05 13:34:14 +0200271struct drm_i915_private;
Chris Wilsonad46cb52014-08-07 14:20:40 +0100272struct i915_mm_struct;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100273struct i915_mmu_object;
Daniel Vettere7b903d2013-06-05 13:34:14 +0200274
Chris Wilsona6f766f2015-04-27 13:41:20 +0100275struct drm_i915_file_private {
276 struct drm_i915_private *dev_priv;
277 struct drm_file *file;
278
279 struct {
280 spinlock_t lock;
281 struct list_head request_list;
Chris Wilsond0bc54f2015-05-21 21:01:48 +0100282/* 20ms is a fairly arbitrary limit (greater than the average frame time)
283 * chosen to prevent the CPU getting more than a frame ahead of the GPU
284 * (when using lax throttling for the frontbuffer). We also use it to
285 * offer free GPU waitboosts for severely congested workloads.
286 */
287#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
Chris Wilsona6f766f2015-04-27 13:41:20 +0100288 } mm;
289 struct idr context_idr;
290
Chris Wilson2e1b8732015-04-27 13:41:22 +0100291 struct intel_rps_client {
292 struct list_head link;
293 unsigned boosts;
294 } rps;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100295
Chris Wilson2e1b8732015-04-27 13:41:22 +0100296 struct intel_engine_cs *bsd_ring;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100297};
298
Daniel Vettere2b78262013-06-07 23:10:03 +0200299enum intel_dpll_id {
300 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
301 /* real shared dpll ids must be >= 0 */
Daniel Vetter9cd86932014-06-25 22:01:57 +0300302 DPLL_ID_PCH_PLL_A = 0,
303 DPLL_ID_PCH_PLL_B = 1,
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000304 /* hsw/bdw */
Daniel Vetter9cd86932014-06-25 22:01:57 +0300305 DPLL_ID_WRPLL1 = 0,
306 DPLL_ID_WRPLL2 = 1,
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000307 /* skl */
308 DPLL_ID_SKL_DPLL1 = 0,
309 DPLL_ID_SKL_DPLL2 = 1,
310 DPLL_ID_SKL_DPLL3 = 2,
Daniel Vettere2b78262013-06-07 23:10:03 +0200311};
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000312#define I915_NUM_PLLS 3
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100313
Daniel Vetter53589012013-06-05 13:34:16 +0200314struct intel_dpll_hw_state {
Damien Lespiaudcfc3552014-07-29 18:06:16 +0100315 /* i9xx, pch plls */
Daniel Vetter66e985c2013-06-05 13:34:20 +0200316 uint32_t dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +0200317 uint32_t dpll_md;
Daniel Vetter66e985c2013-06-05 13:34:20 +0200318 uint32_t fp0;
319 uint32_t fp1;
Damien Lespiaudcfc3552014-07-29 18:06:16 +0100320
321 /* hsw, bdw */
Daniel Vetterd452c5b2014-07-04 11:27:39 -0300322 uint32_t wrpll;
Satheeshakrishna Md1a2dc72014-11-13 14:55:18 +0000323
324 /* skl */
325 /*
326 * DPLL_CTRL1 has 6 bits for each each this DPLL. We store those in
Damien Lespiau71cd8422015-04-30 16:39:17 +0100327 * lower part of ctrl1 and they get shifted into position when writing
Satheeshakrishna Md1a2dc72014-11-13 14:55:18 +0000328 * the register. This allows us to easily compare the state to share
329 * the DPLL.
330 */
331 uint32_t ctrl1;
332 /* HDMI only, 0 when used for DP */
333 uint32_t cfgcr1, cfgcr2;
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +0530334
335 /* bxt */
Vandana Kannanb6dc71f2015-05-13 12:18:52 +0530336 uint32_t ebb0, pll0, pll1, pll2, pll3, pll6, pll8, pll10, pcsdw12;
Daniel Vetter53589012013-06-05 13:34:16 +0200337};
338
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +0200339struct intel_shared_dpll_config {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +0200340 unsigned crtc_mask; /* mask of CRTCs sharing this PLL */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +0200341 struct intel_dpll_hw_state hw_state;
342};
343
344struct intel_shared_dpll {
345 struct intel_shared_dpll_config config;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +0200346 struct intel_shared_dpll_config *new_config;
347
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348 int active; /* count of number of active CRTCs (i.e. DPMS on) */
349 bool on; /* is the PLL actually active? Disabled during modeset */
Daniel Vetter46edb022013-06-05 13:34:12 +0200350 const char *name;
351 /* should match the index in the dev_priv->shared_dplls array */
352 enum intel_dpll_id id;
Daniel Vetter96f61282014-06-25 22:01:58 +0300353 /* The mode_set hook is optional and should be used together with the
354 * intel_prepare_shared_dpll function. */
Daniel Vetter15bdd4c2013-06-05 13:34:23 +0200355 void (*mode_set)(struct drm_i915_private *dev_priv,
356 struct intel_shared_dpll *pll);
Daniel Vettere7b903d2013-06-05 13:34:14 +0200357 void (*enable)(struct drm_i915_private *dev_priv,
358 struct intel_shared_dpll *pll);
359 void (*disable)(struct drm_i915_private *dev_priv,
360 struct intel_shared_dpll *pll);
Daniel Vetter53589012013-06-05 13:34:16 +0200361 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
362 struct intel_shared_dpll *pll,
363 struct intel_dpll_hw_state *hw_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700364};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700365
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000366#define SKL_DPLL0 0
367#define SKL_DPLL1 1
368#define SKL_DPLL2 2
369#define SKL_DPLL3 3
370
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100371/* Used by dp and fdi links */
372struct intel_link_m_n {
373 uint32_t tu;
374 uint32_t gmch_m;
375 uint32_t gmch_n;
376 uint32_t link_m;
377 uint32_t link_n;
378};
379
380void intel_link_compute_m_n(int bpp, int nlanes,
381 int pixel_clock, int link_clock,
382 struct intel_link_m_n *m_n);
383
Linus Torvalds1da177e2005-04-16 15:20:36 -0700384/* Interface history:
385 *
386 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100387 * 1.2: Add Power Management
388 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100389 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000390 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000391 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
392 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700393 */
394#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000395#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396#define DRIVER_PATCHLEVEL 0
397
Chris Wilson23bc5982010-09-29 16:10:57 +0100398#define WATCH_LISTS 0
Eric Anholt673a3942008-07-30 12:06:12 -0700399
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700400struct opregion_header;
401struct opregion_acpi;
402struct opregion_swsci;
403struct opregion_asle;
404
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100405struct intel_opregion {
Ben Widawsky5bc44182012-04-16 14:07:42 -0700406 struct opregion_header __iomem *header;
407 struct opregion_acpi __iomem *acpi;
408 struct opregion_swsci __iomem *swsci;
Jani Nikulaebde53c2013-09-02 10:38:59 +0300409 u32 swsci_gbda_sub_functions;
410 u32 swsci_sbcb_sub_functions;
Ben Widawsky5bc44182012-04-16 14:07:42 -0700411 struct opregion_asle __iomem *asle;
412 void __iomem *vbt;
Chris Wilson01fe9db2011-01-16 19:37:30 +0000413 u32 __iomem *lid_state;
Jani Nikula91a60f22013-10-31 18:55:48 +0200414 struct work_struct asle_work;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100415};
Chris Wilson44834a62010-08-19 16:09:23 +0100416#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100417
Chris Wilson6ef3d422010-08-04 20:26:07 +0100418struct intel_overlay;
419struct intel_overlay_error_state;
420
Jesse Barnesde151cf2008-11-12 10:03:55 -0800421#define I915_FENCE_REG_NONE -1
Ville Syrjälä42b5aea2013-04-09 13:02:47 +0300422#define I915_MAX_NUM_FENCES 32
423/* 32 fences + sign bit for FENCE_REG_NONE */
424#define I915_MAX_NUM_FENCE_BITS 6
Jesse Barnesde151cf2008-11-12 10:03:55 -0800425
426struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200427 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000428 struct drm_i915_gem_object *obj;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100429 int pin_count;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800430};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000431
yakui_zhao9b9d1722009-05-31 17:17:17 +0800432struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100433 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800434 u8 dvo_port;
435 u8 slave_addr;
436 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100437 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400438 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800439};
440
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000441struct intel_display_error_state;
442
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700443struct drm_i915_error_state {
Daniel Vetter742cbee2012-04-27 15:17:39 +0200444 struct kref ref;
Ben Widawsky585b0282014-01-30 00:19:37 -0800445 struct timeval time;
446
Mika Kuoppalacb383002014-02-25 17:11:25 +0200447 char error_msg[128];
Mika Kuoppala48b031e2014-02-25 17:11:27 +0200448 u32 reset_count;
Mika Kuoppala62d5d692014-02-25 17:11:28 +0200449 u32 suspend_count;
Mika Kuoppalacb383002014-02-25 17:11:25 +0200450
Ben Widawsky585b0282014-01-30 00:19:37 -0800451 /* Generic register state */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700452 u32 eir;
453 u32 pgtbl_er;
Ben Widawskybe998e22012-04-26 16:03:00 -0700454 u32 ier;
Rodrigo Vivi885ea5a2014-08-05 10:07:13 -0700455 u32 gtier[4];
Ben Widawskyb9a39062012-06-04 14:42:52 -0700456 u32 ccid;
Chris Wilson0f3b6842013-01-15 12:05:55 +0000457 u32 derrmr;
458 u32 forcewake;
Ben Widawsky585b0282014-01-30 00:19:37 -0800459 u32 error; /* gen6+ */
460 u32 err_int; /* gen7 */
Mika Kuoppala6c826f32015-03-24 14:54:19 +0200461 u32 fault_data0; /* gen8, gen9 */
462 u32 fault_data1; /* gen8, gen9 */
Ben Widawsky585b0282014-01-30 00:19:37 -0800463 u32 done_reg;
Ben Widawsky91ec5d12014-01-30 00:19:39 -0800464 u32 gac_eco;
465 u32 gam_ecochk;
466 u32 gab_ctl;
467 u32 gfx_mode;
Ben Widawsky585b0282014-01-30 00:19:37 -0800468 u32 extra_instdone[I915_NUM_INSTDONE_REG];
Ben Widawsky585b0282014-01-30 00:19:37 -0800469 u64 fence[I915_MAX_NUM_FENCES];
470 struct intel_overlay_error_state *overlay;
471 struct intel_display_error_state *display;
Ben Widawsky0ca36d72014-06-30 09:53:41 -0700472 struct drm_i915_error_object *semaphore_obj;
Ben Widawsky585b0282014-01-30 00:19:37 -0800473
Chris Wilson52d39a22012-02-15 11:25:37 +0000474 struct drm_i915_error_ring {
Chris Wilson372fbb82014-01-27 13:52:34 +0000475 bool valid;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800476 /* Software tracked state */
477 bool waiting;
478 int hangcheck_score;
479 enum intel_ring_hangcheck_action hangcheck_action;
480 int num_requests;
481
482 /* our own tracking of ring head and tail */
483 u32 cpu_ring_head;
484 u32 cpu_ring_tail;
485
486 u32 semaphore_seqno[I915_NUM_RINGS - 1];
487
488 /* Register state */
Chris Wilson94f8cf12015-04-07 16:20:47 +0100489 u32 start;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800490 u32 tail;
491 u32 head;
492 u32 ctl;
493 u32 hws;
494 u32 ipeir;
495 u32 ipehr;
496 u32 instdone;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800497 u32 bbstate;
498 u32 instpm;
499 u32 instps;
500 u32 seqno;
501 u64 bbaddr;
Chris Wilson50877442014-03-21 12:41:53 +0000502 u64 acthd;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800503 u32 fault_reg;
Ben Widawsky13ffadd2014-04-01 16:31:07 -0700504 u64 faddr;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800505 u32 rc_psmi; /* sleep state */
506 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
507
Chris Wilson52d39a22012-02-15 11:25:37 +0000508 struct drm_i915_error_object {
509 int page_count;
510 u32 gtt_offset;
511 u32 *pages[0];
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200512 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800513
Chris Wilson52d39a22012-02-15 11:25:37 +0000514 struct drm_i915_error_request {
515 long jiffies;
516 u32 seqno;
Chris Wilsonee4f42b2012-02-15 11:25:38 +0000517 u32 tail;
Chris Wilson52d39a22012-02-15 11:25:37 +0000518 } *requests;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800519
520 struct {
521 u32 gfx_mode;
522 union {
523 u64 pdp[4];
524 u32 pp_dir_base;
525 };
526 } vm_info;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200527
528 pid_t pid;
529 char comm[TASK_COMM_LEN];
Chris Wilson52d39a22012-02-15 11:25:37 +0000530 } ring[I915_NUM_RINGS];
Chris Wilson3a448732014-08-12 20:05:47 +0100531
Chris Wilson9df30792010-02-18 10:24:56 +0000532 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000533 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000534 u32 name;
Chris Wilsonb4716182015-04-27 13:41:17 +0100535 u32 rseqno[I915_NUM_RINGS], wseqno;
Chris Wilson9df30792010-02-18 10:24:56 +0000536 u32 gtt_offset;
537 u32 read_domains;
538 u32 write_domain;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200539 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
Chris Wilson9df30792010-02-18 10:24:56 +0000540 s32 pinned:2;
541 u32 tiling:2;
542 u32 dirty:1;
543 u32 purgeable:1;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100544 u32 userptr:1;
Daniel Vetter5d1333f2012-02-16 11:03:29 +0100545 s32 ring:4;
Chris Wilsonf56383c2013-09-25 10:23:19 +0100546 u32 cache_level:3;
Ben Widawsky95f53012013-07-31 17:00:15 -0700547 } **active_bo, **pinned_bo;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800548
Ben Widawsky95f53012013-07-31 17:00:15 -0700549 u32 *active_bo_count, *pinned_bo_count;
Chris Wilson3a448732014-08-12 20:05:47 +0100550 u32 vm_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700551};
552
Jani Nikula7bd688c2013-11-08 16:48:56 +0200553struct intel_connector;
Jani Nikula820d2d72014-10-27 16:26:47 +0200554struct intel_encoder;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200555struct intel_crtc_state;
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000556struct intel_initial_plane_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100557struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200558struct intel_limit;
559struct dpll;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100560
Jesse Barnese70236a2009-09-21 10:42:27 -0700561struct drm_i915_display_funcs {
Adam Jacksonee5382a2010-04-23 11:17:39 -0400562 bool (*fbc_enabled)(struct drm_device *dev);
Ville Syrjälä993495a2013-12-12 17:27:40 +0200563 void (*enable_fbc)(struct drm_crtc *crtc);
Jesse Barnese70236a2009-09-21 10:42:27 -0700564 void (*disable_fbc)(struct drm_device *dev);
565 int (*get_display_clock_speed)(struct drm_device *dev);
566 int (*get_fifo_size)(struct drm_device *dev, int plane);
Daniel Vetteree9300b2013-06-03 22:40:22 +0200567 /**
568 * find_dpll() - Find the best values for the PLL
569 * @limit: limits for the PLL
570 * @crtc: current CRTC
571 * @target: target frequency in kHz
572 * @refclk: reference clock frequency in kHz
573 * @match_clock: if provided, @best_clock P divider must
574 * match the P divider from @match_clock
575 * used for LVDS downclocking
576 * @best_clock: best PLL values found
577 *
578 * Returns true on success, false on failure.
579 */
580 bool (*find_dpll)(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200581 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200582 int target, int refclk,
583 struct dpll *match_clock,
584 struct dpll *best_clock);
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300585 void (*update_wm)(struct drm_crtc *crtc);
Ville Syrjäläadf3d352013-08-06 22:24:11 +0300586 void (*update_sprite_wm)(struct drm_plane *plane,
587 struct drm_crtc *crtc,
Damien Lespiaued57cb82014-07-15 09:21:24 +0200588 uint32_t sprite_width, uint32_t sprite_height,
589 int pixel_size, bool enable, bool scaled);
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +0200590 void (*modeset_global_resources)(struct drm_atomic_state *state);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100591 /* Returns the active state of the crtc, and if the crtc is active,
592 * fills out the pipe-config with the hw state. */
593 bool (*get_pipe_config)(struct intel_crtc *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200594 struct intel_crtc_state *);
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000595 void (*get_initial_plane_config)(struct intel_crtc *,
596 struct intel_initial_plane_config *);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +0200597 int (*crtc_compute_clock)(struct intel_crtc *crtc,
598 struct intel_crtc_state *crtc_state);
Daniel Vetter76e5a892012-06-29 22:39:33 +0200599 void (*crtc_enable)(struct drm_crtc *crtc);
600 void (*crtc_disable)(struct drm_crtc *crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100601 void (*off)(struct drm_crtc *crtc);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200602 void (*audio_codec_enable)(struct drm_connector *connector,
603 struct intel_encoder *encoder,
604 struct drm_display_mode *mode);
605 void (*audio_codec_disable)(struct intel_encoder *encoder);
Jesse Barnes674cf962011-04-28 14:27:04 -0700606 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700607 void (*init_clock_gating)(struct drm_device *dev);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -0700608 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
609 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -0700610 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100611 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -0700612 uint32_t flags);
Daniel Vetter29b9bde2014-04-24 23:55:01 +0200613 void (*update_primary_plane)(struct drm_crtc *crtc,
614 struct drm_framebuffer *fb,
615 int x, int y);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100616 void (*hpd_irq_setup)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700617 /* clock updates for mode set */
618 /* cursor updates */
619 /* render clock increase/decrease */
620 /* display clock increase/decrease */
621 /* pll clock increase/decrease */
Jani Nikula7bd688c2013-11-08 16:48:56 +0200622
Ville Syrjälä6517d272014-11-07 11:16:02 +0200623 int (*setup_backlight)(struct intel_connector *connector, enum pipe pipe);
Jani Nikula7bd688c2013-11-08 16:48:56 +0200624 uint32_t (*get_backlight)(struct intel_connector *connector);
625 void (*set_backlight)(struct intel_connector *connector,
626 uint32_t level);
627 void (*disable_backlight)(struct intel_connector *connector);
628 void (*enable_backlight)(struct intel_connector *connector);
Jesse Barnese70236a2009-09-21 10:42:27 -0700629};
630
Mika Kuoppala48c10262015-01-16 11:34:41 +0200631enum forcewake_domain_id {
632 FW_DOMAIN_ID_RENDER = 0,
633 FW_DOMAIN_ID_BLITTER,
634 FW_DOMAIN_ID_MEDIA,
635
636 FW_DOMAIN_ID_COUNT
637};
638
639enum forcewake_domains {
640 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
641 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
642 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
643 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
644 FORCEWAKE_BLITTER |
645 FORCEWAKE_MEDIA)
646};
647
Chris Wilson907b28c2013-07-19 20:36:52 +0100648struct intel_uncore_funcs {
Deepak Sc8d9a592013-11-23 14:55:42 +0530649 void (*force_wake_get)(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +0200650 enum forcewake_domains domains);
Deepak Sc8d9a592013-11-23 14:55:42 +0530651 void (*force_wake_put)(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +0200652 enum forcewake_domains domains);
Ben Widawsky0b274482013-10-04 21:22:51 -0700653
654 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
655 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
656 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
657 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
658
659 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
660 uint8_t val, bool trace);
661 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
662 uint16_t val, bool trace);
663 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
664 uint32_t val, bool trace);
665 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
666 uint64_t val, bool trace);
Chris Wilson990bbda2012-07-02 11:51:02 -0300667};
668
Chris Wilson907b28c2013-07-19 20:36:52 +0100669struct intel_uncore {
670 spinlock_t lock; /** lock is also taken in irq contexts. */
671
672 struct intel_uncore_funcs funcs;
673
674 unsigned fifo_count;
Mika Kuoppala48c10262015-01-16 11:34:41 +0200675 enum forcewake_domains fw_domains;
Chris Wilsonaec347a2013-08-26 13:46:09 +0100676
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200677 struct intel_uncore_forcewake_domain {
678 struct drm_i915_private *i915;
Mika Kuoppala48c10262015-01-16 11:34:41 +0200679 enum forcewake_domain_id id;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200680 unsigned wake_count;
681 struct timer_list timer;
Mika Kuoppala05a2fb12015-01-19 16:20:43 +0200682 u32 reg_set;
683 u32 val_set;
684 u32 val_clear;
685 u32 reg_ack;
686 u32 reg_post;
687 u32 val_reset;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200688 } fw_domain[FW_DOMAIN_ID_COUNT];
Chris Wilson907b28c2013-07-19 20:36:52 +0100689};
690
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200691/* Iterate over initialised fw domains */
692#define for_each_fw_domain_mask(domain__, mask__, dev_priv__, i__) \
693 for ((i__) = 0, (domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
694 (i__) < FW_DOMAIN_ID_COUNT; \
695 (i__)++, (domain__) = &(dev_priv__)->uncore.fw_domain[i__]) \
696 if (((mask__) & (dev_priv__)->uncore.fw_domains) & (1 << (i__)))
697
698#define for_each_fw_domain(domain__, dev_priv__, i__) \
699 for_each_fw_domain_mask(domain__, FORCEWAKE_ALL, dev_priv__, i__)
700
Suketu Shahdc174302015-04-17 19:46:16 +0530701enum csr_state {
702 FW_UNINITIALIZED = 0,
703 FW_LOADED,
704 FW_FAILED
705};
706
Daniel Vettereb805622015-05-04 14:58:44 +0200707struct intel_csr {
708 const char *fw_path;
709 __be32 *dmc_payload;
710 uint32_t dmc_fw_size;
711 uint32_t mmio_count;
712 uint32_t mmioaddr[8];
713 uint32_t mmiodata[8];
Suketu Shahdc174302015-04-17 19:46:16 +0530714 enum csr_state state;
Daniel Vettereb805622015-05-04 14:58:44 +0200715};
716
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100717#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
718 func(is_mobile) sep \
719 func(is_i85x) sep \
720 func(is_i915g) sep \
721 func(is_i945gm) sep \
722 func(is_g33) sep \
723 func(need_gfx_hws) sep \
724 func(is_g4x) sep \
725 func(is_pineview) sep \
726 func(is_broadwater) sep \
727 func(is_crestline) sep \
728 func(is_ivybridge) sep \
729 func(is_valleyview) sep \
730 func(is_haswell) sep \
Satheeshakrishna M7201c0b2014-04-02 11:24:50 +0530731 func(is_skylake) sep \
Ben Widawskyb833d682013-08-23 16:00:07 -0700732 func(is_preliminary) sep \
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100733 func(has_fbc) sep \
734 func(has_pipe_cxsr) sep \
735 func(has_hotplug) sep \
736 func(cursor_needs_physical) sep \
737 func(has_overlay) sep \
738 func(overlay_needs_physical) sep \
739 func(supports_tv) sep \
Damien Lespiaudd93be52013-04-22 18:40:39 +0100740 func(has_llc) sep \
Damien Lespiau30568c42013-04-22 18:40:41 +0100741 func(has_ddi) sep \
742 func(has_fpga_dbg)
Daniel Vetterc96ea642012-08-08 22:01:51 +0200743
Damien Lespiaua587f772013-04-22 18:40:38 +0100744#define DEFINE_FLAG(name) u8 name:1
745#define SEP_SEMICOLON ;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200746
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500747struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200748 u32 display_mmio_offset;
Chris Wilson87f1f462014-08-09 19:18:42 +0100749 u16 device_id;
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700750 u8 num_pipes:3;
Damien Lespiaud615a162014-03-03 17:31:48 +0000751 u8 num_sprites[I915_MAX_PIPES];
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000752 u8 gen;
Ben Widawsky73ae4782013-10-15 10:02:57 -0700753 u8 ring_mask; /* Rings supported by the HW */
Damien Lespiaua587f772013-04-22 18:40:38 +0100754 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200755 /* Register offsets for the various display pipes and transcoders */
756 int pipe_offsets[I915_MAX_TRANSCODERS];
757 int trans_offsets[I915_MAX_TRANSCODERS];
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200758 int palette_offsets[I915_MAX_PIPES];
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300759 int cursor_offsets[I915_MAX_PIPES];
Jeff McGee38732182015-02-13 10:27:54 -0600760
761 /* Slice/subslice/EU info */
762 u8 slice_total;
763 u8 subslice_total;
764 u8 subslice_per_slice;
765 u8 eu_total;
766 u8 eu_per_subslice;
Damien Lespiaub7668792015-02-14 18:30:29 +0000767 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
768 u8 subslice_7eu[3];
Jeff McGee38732182015-02-13 10:27:54 -0600769 u8 has_slice_pg:1;
770 u8 has_subslice_pg:1;
771 u8 has_eu_pg:1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500772};
773
Damien Lespiaua587f772013-04-22 18:40:38 +0100774#undef DEFINE_FLAG
775#undef SEP_SEMICOLON
776
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800777enum i915_cache_level {
778 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +0100779 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
780 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
781 caches, eg sampler/render caches, and the
782 large Last-Level-Cache. LLC is coherent with
783 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +0100784 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800785};
786
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300787struct i915_ctx_hang_stats {
788 /* This context had batch pending when hang was declared */
789 unsigned batch_pending;
790
791 /* This context had batch active when hang was declared */
792 unsigned batch_active;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300793
794 /* Time when this context was last blamed for a GPU reset */
795 unsigned long guilty_ts;
796
Chris Wilson676fa572014-12-24 08:13:39 -0800797 /* If the contexts causes a second GPU hang within this time,
798 * it is permanently banned from submitting any more work.
799 */
800 unsigned long ban_period_seconds;
801
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300802 /* This context is banned to submit more work */
803 bool banned;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300804};
Ben Widawsky40521052012-06-04 14:42:43 -0700805
806/* This must match up with the value previously used for execbuf2.rsvd1. */
Oscar Mateo821d66d2014-07-03 16:28:00 +0100807#define DEFAULT_CONTEXT_HANDLE 0
Oscar Mateo31b7a882014-07-03 16:28:01 +0100808/**
809 * struct intel_context - as the name implies, represents a context.
810 * @ref: reference count.
811 * @user_handle: userspace tracking identity for this context.
812 * @remap_slice: l3 row remapping information.
813 * @file_priv: filp associated with this context (NULL for global default
814 * context).
815 * @hang_stats: information about the role of this context in possible GPU
816 * hangs.
Tvrtko Ursulin7df113e2015-04-17 12:49:07 +0100817 * @ppgtt: virtual memory space used by this context.
Oscar Mateo31b7a882014-07-03 16:28:01 +0100818 * @legacy_hw_ctx: render context backing object and whether it is correctly
819 * initialized (legacy ring submission mechanism only).
820 * @link: link in the global list of contexts.
821 *
822 * Contexts are memory images used by the hardware to store copies of their
823 * internal state.
824 */
Oscar Mateo273497e2014-05-22 14:13:37 +0100825struct intel_context {
Mika Kuoppaladce32712013-04-30 13:30:33 +0300826 struct kref ref;
Oscar Mateo821d66d2014-07-03 16:28:00 +0100827 int user_handle;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700828 uint8_t remap_slice;
Chris Wilson9ea4fee2015-05-05 09:17:29 +0100829 struct drm_i915_private *i915;
Ben Widawsky40521052012-06-04 14:42:43 -0700830 struct drm_i915_file_private *file_priv;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300831 struct i915_ctx_hang_stats hang_stats;
Daniel Vetterae6c4802014-08-06 15:04:53 +0200832 struct i915_hw_ppgtt *ppgtt;
Ben Widawskya33afea2013-09-17 21:12:45 -0700833
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100834 /* Legacy ring buffer submission */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100835 struct {
836 struct drm_i915_gem_object *rcs_state;
837 bool initialized;
838 } legacy_hw_ctx;
839
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100840 /* Execlists */
Oscar Mateo564ddb22014-08-21 11:40:54 +0100841 bool rcs_initialized;
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100842 struct {
843 struct drm_i915_gem_object *state;
Oscar Mateo84c23772014-07-24 17:04:15 +0100844 struct intel_ringbuffer *ringbuf;
Mika Kuoppalaa7cbede2015-01-13 11:32:25 +0200845 int pin_count;
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100846 } engine[I915_NUM_RINGS];
847
Ben Widawskya33afea2013-09-17 21:12:45 -0700848 struct list_head link;
Ben Widawsky40521052012-06-04 14:42:43 -0700849};
850
Paulo Zanonia4001f12015-02-13 17:23:44 -0200851enum fb_op_origin {
852 ORIGIN_GTT,
853 ORIGIN_CPU,
854 ORIGIN_CS,
855 ORIGIN_FLIP,
856};
857
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700858struct i915_fbc {
Jani Nikula60ee5cd2015-02-05 12:04:27 +0200859 unsigned long uncompressed_size;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700860 unsigned threshold;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700861 unsigned int fb_id;
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200862 unsigned int possible_framebuffer_bits;
863 unsigned int busy_bits;
Paulo Zanonie35fef22015-02-09 14:46:29 -0200864 struct intel_crtc *crtc;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700865 int y;
866
Ben Widawskyc4213882014-06-19 12:06:10 -0700867 struct drm_mm_node compressed_fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700868 struct drm_mm_node *compressed_llb;
869
Rodrigo Vivida46f932014-08-01 02:04:45 -0700870 bool false_color;
871
Paulo Zanoni9adccc62014-09-19 16:04:55 -0300872 /* Tracks whether the HW is actually enabled, not whether the feature is
873 * possible. */
874 bool enabled;
875
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700876 struct intel_fbc_work {
877 struct delayed_work work;
878 struct drm_crtc *crtc;
879 struct drm_framebuffer *fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700880 } *fbc_work;
881
Chris Wilson29ebf902013-07-27 17:23:55 +0100882 enum no_fbc_reason {
883 FBC_OK, /* FBC is enabled */
884 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700885 FBC_NO_OUTPUT, /* no outputs enabled to compress */
886 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
887 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
888 FBC_MODE_TOO_LARGE, /* mode too large for compression */
889 FBC_BAD_PLANE, /* fbc not supported on plane */
890 FBC_NOT_TILED, /* buffer not tiled */
891 FBC_MULTIPLE_PIPES, /* more than one pipe active */
892 FBC_MODULE_PARAM,
893 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
894 } no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800895};
896
Vandana Kannan96178ee2015-01-10 02:25:56 +0530897/**
898 * HIGH_RR is the highest eDP panel refresh rate read from EDID
899 * LOW_RR is the lowest eDP panel refresh rate found from EDID
900 * parsing for same resolution.
901 */
902enum drrs_refresh_rate_type {
903 DRRS_HIGH_RR,
904 DRRS_LOW_RR,
905 DRRS_MAX_RR, /* RR count */
906};
907
908enum drrs_support_type {
909 DRRS_NOT_SUPPORTED = 0,
910 STATIC_DRRS_SUPPORT = 1,
911 SEAMLESS_DRRS_SUPPORT = 2
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530912};
913
Daniel Vetter2807cf62014-07-11 10:30:11 -0700914struct intel_dp;
Vandana Kannan96178ee2015-01-10 02:25:56 +0530915struct i915_drrs {
916 struct mutex mutex;
917 struct delayed_work work;
918 struct intel_dp *dp;
919 unsigned busy_frontbuffer_bits;
920 enum drrs_refresh_rate_type refresh_rate_type;
921 enum drrs_support_type type;
922};
923
Rodrigo Vivia031d702013-10-03 16:15:06 -0300924struct i915_psr {
Daniel Vetterf0355c42014-07-11 10:30:15 -0700925 struct mutex lock;
Rodrigo Vivia031d702013-10-03 16:15:06 -0300926 bool sink_support;
927 bool source_ok;
Daniel Vetter2807cf62014-07-11 10:30:11 -0700928 struct intel_dp *enabled;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -0700929 bool active;
930 struct delayed_work work;
Daniel Vetter9ca15302014-07-11 10:30:16 -0700931 unsigned busy_frontbuffer_bits;
Sonika Jindal474d1ec2015-04-02 11:02:44 +0530932 bool psr2_support;
933 bool aux_frame_sync;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -0300934};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700935
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800936enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -0300937 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800938 PCH_IBX, /* Ibexpeak PCH */
939 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300940 PCH_LPT, /* Lynxpoint PCH */
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530941 PCH_SPT, /* Sunrisepoint PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -0700942 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800943};
944
Paulo Zanoni988d6ee2012-12-01 12:04:24 -0200945enum intel_sbi_destination {
946 SBI_ICLK,
947 SBI_MPHY,
948};
949
Jesse Barnesb690e962010-07-19 13:53:12 -0700950#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -0700951#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +0100952#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Scot Doyle9c72cc62014-07-03 23:27:50 +0000953#define QUIRK_BACKLIGHT_PRESENT (1<<3)
Ville Syrjäläb6b5d042014-08-15 01:22:07 +0300954#define QUIRK_PIPEB_FORCE (1<<4)
Daniel Vetter656bfa32014-11-20 09:26:30 +0100955#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
Jesse Barnesb690e962010-07-19 13:53:12 -0700956
Dave Airlie8be48d92010-03-30 05:34:14 +0000957struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100958struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000959
Daniel Vetterc2b91522012-02-14 22:37:19 +0100960struct intel_gmbus {
961 struct i2c_adapter adapter;
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +0000962 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100963 u32 reg0;
Daniel Vetter36c785f2012-02-14 22:37:22 +0100964 u32 gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +0100965 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100966 struct drm_i915_private *dev_priv;
967};
968
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100969struct i915_suspend_saved_registers {
Keith Packarde948e992008-05-07 12:27:53 +1000970 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000971 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700972 u32 savePP_ON_DELAYS;
973 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000974 u32 savePP_ON;
975 u32 savePP_OFF;
976 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700977 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000978 u32 saveFBC_CONTROL;
Keith Packard1f84e552008-02-16 19:19:29 -0800979 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800980 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000981 u32 saveSWF0[16];
982 u32 saveSWF1[16];
983 u32 saveSWF2[3];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200984 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Adam Jacksoncda2bb72011-07-26 16:53:06 -0400985 u32 savePCH_PORT_HOTPLUG;
Jesse Barnes9f49c372014-12-10 12:16:05 -0800986 u16 saveGCDGMBUS;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100987};
Daniel Vetterc85aa882012-11-02 19:55:03 +0100988
Imre Deakddeea5b2014-05-05 15:19:56 +0300989struct vlv_s0ix_state {
990 /* GAM */
991 u32 wr_watermark;
992 u32 gfx_prio_ctrl;
993 u32 arb_mode;
994 u32 gfx_pend_tlb0;
995 u32 gfx_pend_tlb1;
996 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
997 u32 media_max_req_count;
998 u32 gfx_max_req_count;
999 u32 render_hwsp;
1000 u32 ecochk;
1001 u32 bsd_hwsp;
1002 u32 blt_hwsp;
1003 u32 tlb_rd_addr;
1004
1005 /* MBC */
1006 u32 g3dctl;
1007 u32 gsckgctl;
1008 u32 mbctl;
1009
1010 /* GCP */
1011 u32 ucgctl1;
1012 u32 ucgctl3;
1013 u32 rcgctl1;
1014 u32 rcgctl2;
1015 u32 rstctl;
1016 u32 misccpctl;
1017
1018 /* GPM */
1019 u32 gfxpause;
1020 u32 rpdeuhwtc;
1021 u32 rpdeuc;
1022 u32 ecobus;
1023 u32 pwrdwnupctl;
1024 u32 rp_down_timeout;
1025 u32 rp_deucsw;
1026 u32 rcubmabdtmr;
1027 u32 rcedata;
1028 u32 spare2gh;
1029
1030 /* Display 1 CZ domain */
1031 u32 gt_imr;
1032 u32 gt_ier;
1033 u32 pm_imr;
1034 u32 pm_ier;
1035 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1036
1037 /* GT SA CZ domain */
1038 u32 tilectl;
1039 u32 gt_fifoctl;
1040 u32 gtlc_wake_ctrl;
1041 u32 gtlc_survive;
1042 u32 pmwgicz;
1043
1044 /* Display 2 CZ domain */
1045 u32 gu_ctl0;
1046 u32 gu_ctl1;
Jesse Barnes9c252102015-04-01 14:22:57 -07001047 u32 pcbr;
Imre Deakddeea5b2014-05-05 15:19:56 +03001048 u32 clock_gate_dis2;
1049};
1050
Chris Wilsonbf225f22014-07-10 20:31:18 +01001051struct intel_rps_ei {
1052 u32 cz_clock;
1053 u32 render_c0;
1054 u32 media_c0;
Deepak S31685c22014-07-03 17:33:01 -04001055};
1056
Daniel Vetterc85aa882012-11-02 19:55:03 +01001057struct intel_gen6_power_mgmt {
Imre Deakd4d70aa2014-11-19 15:30:04 +02001058 /*
1059 * work, interrupts_enabled and pm_iir are protected by
1060 * dev_priv->irq_lock
1061 */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001062 struct work_struct work;
Imre Deakd4d70aa2014-11-19 15:30:04 +02001063 bool interrupts_enabled;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001064 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +02001065
Ben Widawskyb39fb292014-03-19 18:31:11 -07001066 /* Frequencies are stored in potentially platform dependent multiples.
1067 * In other words, *_freq needs to be multiplied by X to be interesting.
1068 * Soft limits are those which are used for the dynamic reclocking done
1069 * by the driver (raise frequencies under heavy loads, and lower for
1070 * lighter loads). Hard limits are those imposed by the hardware.
1071 *
1072 * A distinction is made for overclocking, which is never enabled by
1073 * default, and is considered to be above the hard limit if it's
1074 * possible at all.
1075 */
1076 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1077 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1078 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1079 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1080 u8 min_freq; /* AKA RPn. Minimum frequency */
Chris Wilsonaed242f2015-03-18 09:48:21 +00001081 u8 idle_freq; /* Frequency to request when we are idle */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001082 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1083 u8 rp1_freq; /* "less than" RP0 power/freqency */
1084 u8 rp0_freq; /* Non-overclocked max frequency. */
Deepak S67c3bf62014-07-10 13:16:24 +05301085 u32 cz_freq;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001086
Chris Wilson8fb55192015-04-07 16:20:28 +01001087 u8 up_threshold; /* Current %busy required to uplock */
1088 u8 down_threshold; /* Current %busy required to downclock */
1089
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001090 int last_adj;
1091 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1092
Chris Wilson8d3afd72015-05-21 21:01:47 +01001093 spinlock_t client_lock;
1094 struct list_head clients;
1095 bool client_boost;
1096
Chris Wilsonc0951f02013-10-10 21:58:50 +01001097 bool enabled;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001098 struct delayed_work delayed_resume_work;
Chris Wilson1854d5c2015-04-07 16:20:32 +01001099 unsigned boosts;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001100
Chris Wilson2e1b8732015-04-27 13:41:22 +01001101 struct intel_rps_client semaphores, mmioflips;
Chris Wilsona6f766f2015-04-27 13:41:20 +01001102
Chris Wilsonbf225f22014-07-10 20:31:18 +01001103 /* manual wa residency calculations */
1104 struct intel_rps_ei up_ei, down_ei;
1105
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001106 /*
1107 * Protects RPS/RC6 register access and PCU communication.
Chris Wilson8d3afd72015-05-21 21:01:47 +01001108 * Must be taken after struct_mutex if nested. Note that
1109 * this lock may be held for long periods of time when
1110 * talking to hw - so only take it when talking to hw!
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001111 */
1112 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001113};
1114
Daniel Vetter1a240d42012-11-29 22:18:51 +01001115/* defined intel_pm.c */
1116extern spinlock_t mchdev_lock;
1117
Daniel Vetterc85aa882012-11-02 19:55:03 +01001118struct intel_ilk_power_mgmt {
1119 u8 cur_delay;
1120 u8 min_delay;
1121 u8 max_delay;
1122 u8 fmax;
1123 u8 fstart;
1124
1125 u64 last_count1;
1126 unsigned long last_time1;
1127 unsigned long chipset_power;
1128 u64 last_count2;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001129 u64 last_time2;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001130 unsigned long gfx_power;
1131 u8 corr;
1132
1133 int c_m;
1134 int r_t;
1135};
1136
Imre Deakc6cb5822014-03-04 19:22:55 +02001137struct drm_i915_private;
1138struct i915_power_well;
1139
1140struct i915_power_well_ops {
1141 /*
1142 * Synchronize the well's hw state to match the current sw state, for
1143 * example enable/disable it based on the current refcount. Called
1144 * during driver init and resume time, possibly after first calling
1145 * the enable/disable handlers.
1146 */
1147 void (*sync_hw)(struct drm_i915_private *dev_priv,
1148 struct i915_power_well *power_well);
1149 /*
1150 * Enable the well and resources that depend on it (for example
1151 * interrupts located on the well). Called after the 0->1 refcount
1152 * transition.
1153 */
1154 void (*enable)(struct drm_i915_private *dev_priv,
1155 struct i915_power_well *power_well);
1156 /*
1157 * Disable the well and resources that depend on it. Called after
1158 * the 1->0 refcount transition.
1159 */
1160 void (*disable)(struct drm_i915_private *dev_priv,
1161 struct i915_power_well *power_well);
1162 /* Returns the hw enabled state. */
1163 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1164 struct i915_power_well *power_well);
1165};
1166
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001167/* Power well structure for haswell */
1168struct i915_power_well {
Imre Deakc1ca7272013-11-25 17:15:29 +02001169 const char *name;
Imre Deak6f3ef5d2013-11-25 17:15:30 +02001170 bool always_on;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001171 /* power well enable/disable usage count */
1172 int count;
Imre Deakbfafe932014-06-05 20:31:47 +03001173 /* cached hw enabled state */
1174 bool hw_enabled;
Imre Deakc1ca7272013-11-25 17:15:29 +02001175 unsigned long domains;
Imre Deak77961eb2014-03-05 16:20:56 +02001176 unsigned long data;
Imre Deakc6cb5822014-03-04 19:22:55 +02001177 const struct i915_power_well_ops *ops;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001178};
1179
Imre Deak83c00f552013-10-25 17:36:47 +03001180struct i915_power_domains {
Imre Deakbaa70702013-10-25 17:36:48 +03001181 /*
1182 * Power wells needed for initialization at driver init and suspend
1183 * time are on. They are kept on until after the first modeset.
1184 */
1185 bool init_power_on;
Imre Deak0d116a22014-04-25 13:19:05 +03001186 bool initializing;
Imre Deakc1ca7272013-11-25 17:15:29 +02001187 int power_well_count;
Imre Deakbaa70702013-10-25 17:36:48 +03001188
Imre Deak83c00f552013-10-25 17:36:47 +03001189 struct mutex lock;
Imre Deak1da51582013-11-25 17:15:35 +02001190 int domain_use_count[POWER_DOMAIN_NUM];
Imre Deakc1ca7272013-11-25 17:15:29 +02001191 struct i915_power_well *power_wells;
Imre Deak83c00f552013-10-25 17:36:47 +03001192};
1193
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001194#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001195struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001196 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001197 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001198 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001199};
1200
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001201struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001202 /** Memory allocator for GTT stolen memory */
1203 struct drm_mm stolen;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001204 /** List of all objects in gtt_space. Used to restore gtt
1205 * mappings on resume */
1206 struct list_head bound_list;
1207 /**
1208 * List of objects which are not bound to the GTT (thus
1209 * are idle and not used by the GPU) but still have
1210 * (presumably uncached) pages still attached.
1211 */
1212 struct list_head unbound_list;
1213
1214 /** Usable portion of the GTT for GEM */
1215 unsigned long stolen_base; /* limited to low memory (32-bit) */
1216
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001217 /** PPGTT used for aliasing the PPGTT with the GTT */
1218 struct i915_hw_ppgtt *aliasing_ppgtt;
1219
Chris Wilson2cfcd322014-05-20 08:28:43 +01001220 struct notifier_block oom_notifier;
Chris Wilsonceabbba52014-03-25 13:23:04 +00001221 struct shrinker shrinker;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001222 bool shrinker_no_lock_stealing;
1223
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001224 /** LRU list of objects with fence regs on them. */
1225 struct list_head fence_list;
1226
1227 /**
1228 * We leave the user IRQ off as much as possible,
1229 * but this means that requests will finish and never
1230 * be retired once the system goes idle. Set a timer to
1231 * fire periodically while the ring is running. When it
1232 * fires, go retire requests.
1233 */
1234 struct delayed_work retire_work;
1235
1236 /**
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001237 * When we detect an idle GPU, we want to turn on
1238 * powersaving features. So once we see that there
1239 * are no more requests outstanding and no more
1240 * arrive within a small period of time, we fire
1241 * off the idle_work.
1242 */
1243 struct delayed_work idle_work;
1244
1245 /**
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001246 * Are we in a non-interruptible section of code like
1247 * modesetting?
1248 */
1249 bool interruptible;
1250
Chris Wilsonf62a0072014-02-21 17:55:39 +00001251 /**
1252 * Is the GPU currently considered idle, or busy executing userspace
1253 * requests? Whilst idle, we attempt to power down the hardware and
1254 * display clocks. In order to reduce the effect on performance, there
1255 * is a slight delay before we do so.
1256 */
1257 bool busy;
1258
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001259 /* the indicator for dispatch video commands on two BSD rings */
1260 int bsd_ring_dispatch_index;
1261
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001262 /** Bit 6 swizzling required for X tiling */
1263 uint32_t bit_6_swizzle_x;
1264 /** Bit 6 swizzling required for Y tiling */
1265 uint32_t bit_6_swizzle_y;
1266
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001267 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +02001268 spinlock_t object_stat_lock;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001269 size_t object_memory;
1270 u32 object_count;
1271};
1272
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001273struct drm_i915_error_state_buf {
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01001274 struct drm_i915_private *i915;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001275 unsigned bytes;
1276 unsigned size;
1277 int err;
1278 u8 *buf;
1279 loff_t start;
1280 loff_t pos;
1281};
1282
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001283struct i915_error_state_file_priv {
1284 struct drm_device *dev;
1285 struct drm_i915_error_state *error;
1286};
1287
Daniel Vetter99584db2012-11-14 17:14:04 +01001288struct i915_gpu_error {
1289 /* For hangcheck timer */
1290#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1291#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03001292 /* Hang gpu twice in this window and your context gets banned */
1293#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1294
Chris Wilson737b1502015-01-26 18:03:03 +02001295 struct workqueue_struct *hangcheck_wq;
1296 struct delayed_work hangcheck_work;
Daniel Vetter99584db2012-11-14 17:14:04 +01001297
1298 /* For reset and error_state handling. */
1299 spinlock_t lock;
1300 /* Protected by the above dev->gpu_error.lock. */
1301 struct drm_i915_error_state *first_error;
Chris Wilson094f9a52013-09-25 17:34:55 +01001302
1303 unsigned long missed_irq_rings;
1304
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001305 /**
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001306 * State variable controlling the reset flow and count
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001307 *
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001308 * This is a counter which gets incremented when reset is triggered,
1309 * and again when reset has been handled. So odd values (lowest bit set)
1310 * means that reset is in progress and even values that
1311 * (reset_counter >> 1):th reset was successfully completed.
1312 *
1313 * If reset is not completed succesfully, the I915_WEDGE bit is
1314 * set meaning that hardware is terminally sour and there is no
1315 * recovery. All waiters on the reset_queue will be woken when
1316 * that happens.
1317 *
1318 * This counter is used by the wait_seqno code to notice that reset
1319 * event happened and it needs to restart the entire ioctl (since most
1320 * likely the seqno it waited for won't ever signal anytime soon).
Daniel Vetterf69061b2012-12-06 09:01:42 +01001321 *
1322 * This is important for lock-free wait paths, where no contended lock
1323 * naturally enforces the correct ordering between the bail-out of the
1324 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001325 */
1326 atomic_t reset_counter;
1327
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001328#define I915_RESET_IN_PROGRESS_FLAG 1
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001329#define I915_WEDGED (1 << 31)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001330
1331 /**
1332 * Waitqueue to signal when the reset has completed. Used by clients
1333 * that wait for dev_priv->mm.wedged to settle.
1334 */
1335 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +01001336
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02001337 /* Userspace knobs for gpu hang simulation;
1338 * combines both a ring mask, and extra flags
1339 */
1340 u32 stop_rings;
1341#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1342#define I915_STOP_RING_ALLOW_WARN (1 << 30)
Chris Wilson094f9a52013-09-25 17:34:55 +01001343
1344 /* For missed irq/seqno simulation. */
1345 unsigned int test_irq_rings;
McAulay, Alistair6689c162014-08-15 18:51:35 +01001346
1347 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1348 bool reload_in_reset;
Daniel Vetter99584db2012-11-14 17:14:04 +01001349};
1350
Zhang Ruib8efb172013-02-05 15:41:53 +08001351enum modeset_restore {
1352 MODESET_ON_LID_OPEN,
1353 MODESET_DONE,
1354 MODESET_SUSPENDED,
1355};
1356
Paulo Zanoni6acab152013-09-12 17:06:24 -03001357struct ddi_vbt_port_info {
Damien Lespiauce4dd492014-08-01 11:07:54 +01001358 /*
1359 * This is an index in the HDMI/DVI DDI buffer translation table.
1360 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1361 * populate this field.
1362 */
1363#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
Paulo Zanoni6acab152013-09-12 17:06:24 -03001364 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001365
1366 uint8_t supports_dvi:1;
1367 uint8_t supports_hdmi:1;
1368 uint8_t supports_dp:1;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001369};
1370
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001371enum psr_lines_to_wait {
1372 PSR_0_LINES_TO_WAIT = 0,
1373 PSR_1_LINE_TO_WAIT,
1374 PSR_4_LINES_TO_WAIT,
1375 PSR_8_LINES_TO_WAIT
Pradeep Bhat83a72802014-03-28 10:14:57 +05301376};
1377
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001378struct intel_vbt_data {
1379 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1380 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1381
1382 /* Feature bits */
1383 unsigned int int_tv_support:1;
1384 unsigned int lvds_dither:1;
1385 unsigned int lvds_vbt:1;
1386 unsigned int int_crt_support:1;
1387 unsigned int lvds_use_ssc:1;
1388 unsigned int display_clock_mode:1;
1389 unsigned int fdi_rx_polarity_inverted:1;
Shobhit Kumar3e6bd012014-05-27 19:33:59 +05301390 unsigned int has_mipi:1;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001391 int lvds_ssc_freq;
1392 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1393
Pradeep Bhat83a72802014-03-28 10:14:57 +05301394 enum drrs_support_type drrs_type;
1395
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001396 /* eDP */
1397 int edp_rate;
1398 int edp_lanes;
1399 int edp_preemphasis;
1400 int edp_vswing;
1401 bool edp_initialized;
1402 bool edp_support;
1403 int edp_bpp;
1404 struct edp_power_seq edp_pps;
1405
Jani Nikulaf00076d2013-12-14 20:38:29 -02001406 struct {
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001407 bool full_link;
1408 bool require_aux_wakeup;
1409 int idle_frames;
1410 enum psr_lines_to_wait lines_to_wait;
1411 int tp1_wakeup_time;
1412 int tp2_tp3_wakeup_time;
1413 } psr;
1414
1415 struct {
Jani Nikulaf00076d2013-12-14 20:38:29 -02001416 u16 pwm_freq_hz;
Jani Nikula39fbc9c2014-04-09 11:22:06 +03001417 bool present;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001418 bool active_low_pwm;
Jani Nikula1de60682014-06-24 18:27:39 +03001419 u8 min_brightness; /* min_brightness/255 of max */
Jani Nikulaf00076d2013-12-14 20:38:29 -02001420 } backlight;
1421
Shobhit Kumard17c5442013-08-27 15:12:25 +03001422 /* MIPI DSI */
1423 struct {
Shobhit Kumar3e6bd012014-05-27 19:33:59 +05301424 u16 port;
Shobhit Kumard17c5442013-08-27 15:12:25 +03001425 u16 panel_id;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301426 struct mipi_config *config;
1427 struct mipi_pps_data *pps;
1428 u8 seq_version;
1429 u32 size;
1430 u8 *data;
1431 u8 *sequence[MIPI_SEQ_MAX];
Shobhit Kumard17c5442013-08-27 15:12:25 +03001432 } dsi;
1433
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001434 int crt_ddc_pin;
1435
1436 int child_dev_num;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03001437 union child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001438
1439 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001440};
1441
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001442enum intel_ddb_partitioning {
1443 INTEL_DDB_PART_1_2,
1444 INTEL_DDB_PART_5_6, /* IVB+ */
1445};
1446
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001447struct intel_wm_level {
1448 bool enable;
1449 uint32_t pri_val;
1450 uint32_t spr_val;
1451 uint32_t cur_val;
1452 uint32_t fbc_val;
1453};
1454
Imre Deak820c1982013-12-17 14:46:36 +02001455struct ilk_wm_values {
Ville Syrjälä609cede2013-10-09 19:18:03 +03001456 uint32_t wm_pipe[3];
1457 uint32_t wm_lp[3];
1458 uint32_t wm_lp_spr[3];
1459 uint32_t wm_linetime[3];
1460 bool enable_fbc_wm;
1461 enum intel_ddb_partitioning partitioning;
1462};
1463
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001464struct vlv_wm_values {
1465 struct {
Ville Syrjäläae801522015-03-05 21:19:49 +02001466 uint16_t primary;
1467 uint16_t sprite[2];
1468 uint8_t cursor;
1469 } pipe[3];
1470
1471 struct {
1472 uint16_t plane;
1473 uint8_t cursor;
1474 } sr;
1475
1476 struct {
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001477 uint8_t cursor;
1478 uint8_t sprite[2];
1479 uint8_t primary;
1480 } ddl[3];
1481};
1482
Damien Lespiauc1939242014-11-04 17:06:41 +00001483struct skl_ddb_entry {
Damien Lespiau16160e32014-11-04 17:06:53 +00001484 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
Damien Lespiauc1939242014-11-04 17:06:41 +00001485};
1486
1487static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1488{
Damien Lespiau16160e32014-11-04 17:06:53 +00001489 return entry->end - entry->start;
Damien Lespiauc1939242014-11-04 17:06:41 +00001490}
1491
Damien Lespiau08db6652014-11-04 17:06:52 +00001492static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1493 const struct skl_ddb_entry *e2)
1494{
1495 if (e1->start == e2->start && e1->end == e2->end)
1496 return true;
1497
1498 return false;
1499}
1500
Damien Lespiauc1939242014-11-04 17:06:41 +00001501struct skl_ddb_allocation {
Damien Lespiau34bb56a2014-11-04 17:07:01 +00001502 struct skl_ddb_entry pipe[I915_MAX_PIPES];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07001503 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
1504 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* y-plane */
Damien Lespiauc1939242014-11-04 17:06:41 +00001505 struct skl_ddb_entry cursor[I915_MAX_PIPES];
1506};
1507
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001508struct skl_wm_values {
1509 bool dirty[I915_MAX_PIPES];
Damien Lespiauc1939242014-11-04 17:06:41 +00001510 struct skl_ddb_allocation ddb;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001511 uint32_t wm_linetime[I915_MAX_PIPES];
1512 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
1513 uint32_t cursor[I915_MAX_PIPES][8];
1514 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
1515 uint32_t cursor_trans[I915_MAX_PIPES];
1516};
1517
1518struct skl_wm_level {
1519 bool plane_en[I915_MAX_PLANES];
Damien Lespiaub99f58d2014-11-04 17:06:56 +00001520 bool cursor_en;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001521 uint16_t plane_res_b[I915_MAX_PLANES];
1522 uint8_t plane_res_l[I915_MAX_PLANES];
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001523 uint16_t cursor_res_b;
1524 uint8_t cursor_res_l;
1525};
1526
Paulo Zanonic67a4702013-08-19 13:18:09 -03001527/*
Paulo Zanoni765dab62014-03-07 20:08:18 -03001528 * This struct helps tracking the state needed for runtime PM, which puts the
1529 * device in PCI D3 state. Notice that when this happens, nothing on the
1530 * graphics device works, even register access, so we don't get interrupts nor
1531 * anything else.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001532 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001533 * Every piece of our code that needs to actually touch the hardware needs to
1534 * either call intel_runtime_pm_get or call intel_display_power_get with the
1535 * appropriate power domain.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001536 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001537 * Our driver uses the autosuspend delay feature, which means we'll only really
1538 * suspend if we stay with zero refcount for a certain amount of time. The
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001539 * default value is currently very conservative (see intel_runtime_pm_enable), but
Paulo Zanoni765dab62014-03-07 20:08:18 -03001540 * it can be changed with the standard runtime PM files from sysfs.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001541 *
1542 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1543 * goes back to false exactly before we reenable the IRQs. We use this variable
1544 * to check if someone is trying to enable/disable IRQs while they're supposed
1545 * to be disabled. This shouldn't happen and we'll print some error messages in
Paulo Zanoni730488b2014-03-07 20:12:32 -03001546 * case it happens.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001547 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001548 * For more, read the Documentation/power/runtime_pm.txt.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001549 */
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001550struct i915_runtime_pm {
1551 bool suspended;
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02001552 bool irqs_enabled;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001553};
1554
Daniel Vetter926321d2013-10-16 13:30:34 +02001555enum intel_pipe_crc_source {
1556 INTEL_PIPE_CRC_SOURCE_NONE,
1557 INTEL_PIPE_CRC_SOURCE_PLANE1,
1558 INTEL_PIPE_CRC_SOURCE_PLANE2,
1559 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001560 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001561 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1562 INTEL_PIPE_CRC_SOURCE_TV,
1563 INTEL_PIPE_CRC_SOURCE_DP_B,
1564 INTEL_PIPE_CRC_SOURCE_DP_C,
1565 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +01001566 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +02001567 INTEL_PIPE_CRC_SOURCE_MAX,
1568};
1569
Shuang He8bf1e9f2013-10-15 18:55:27 +01001570struct intel_pipe_crc_entry {
Damien Lespiauac2300d2013-10-15 18:55:30 +01001571 uint32_t frame;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001572 uint32_t crc[5];
1573};
1574
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001575#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001576struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001577 spinlock_t lock;
1578 bool opened; /* exclusive access to the result file */
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01001579 struct intel_pipe_crc_entry *entries;
Daniel Vetter926321d2013-10-16 13:30:34 +02001580 enum intel_pipe_crc_source source;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001581 int head, tail;
Damien Lespiau07144422013-10-15 18:55:40 +01001582 wait_queue_head_t wq;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001583};
1584
Daniel Vetterf99d7062014-06-19 16:01:59 +02001585struct i915_frontbuffer_tracking {
1586 struct mutex lock;
1587
1588 /*
1589 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1590 * scheduled flips.
1591 */
1592 unsigned busy_bits;
1593 unsigned flip_bits;
1594};
1595
Mika Kuoppala72253422014-10-07 17:21:26 +03001596struct i915_wa_reg {
1597 u32 addr;
1598 u32 value;
1599 /* bitmask representing WA bits */
1600 u32 mask;
1601};
1602
1603#define I915_MAX_WA_REGS 16
1604
1605struct i915_workarounds {
1606 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1607 u32 count;
1608};
1609
Yu Zhangcf9d2892015-02-10 19:05:47 +08001610struct i915_virtual_gpu {
1611 bool active;
1612};
1613
Jani Nikula77fec552014-03-31 14:27:22 +03001614struct drm_i915_private {
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001615 struct drm_device *dev;
Chris Wilsonefab6d82015-04-07 16:20:57 +01001616 struct kmem_cache *objects;
Chris Wilsone20d2ab2015-04-07 16:20:58 +01001617 struct kmem_cache *vmas;
Chris Wilsonefab6d82015-04-07 16:20:57 +01001618 struct kmem_cache *requests;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001619
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001620 const struct intel_device_info info;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001621
1622 int relative_constants_mode;
1623
1624 void __iomem *regs;
1625
Chris Wilson907b28c2013-07-19 20:36:52 +01001626 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001627
Yu Zhangcf9d2892015-02-10 19:05:47 +08001628 struct i915_virtual_gpu vgpu;
1629
Daniel Vettereb805622015-05-04 14:58:44 +02001630 struct intel_csr csr;
1631
1632 /* Display CSR-related protection */
1633 struct mutex csr_lock;
1634
Jani Nikula5ea6e5e2015-04-01 10:55:04 +03001635 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
Daniel Vetter28c70f12012-12-01 13:53:45 +01001636
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001637 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1638 * controller on different i2c buses. */
1639 struct mutex gmbus_mutex;
1640
1641 /**
1642 * Base address of the gmbus and gpio block.
1643 */
1644 uint32_t gpio_mmio_base;
1645
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301646 /* MMIO base address for MIPI regs */
1647 uint32_t mipi_mmio_base;
1648
Daniel Vetter28c70f12012-12-01 13:53:45 +01001649 wait_queue_head_t gmbus_wait_queue;
1650
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001651 struct pci_dev *bridge_dev;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001652 struct intel_engine_cs ring[I915_NUM_RINGS];
Ben Widawsky3e789982014-06-30 09:53:37 -07001653 struct drm_i915_gem_object *semaphore_obj;
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001654 uint32_t last_seqno, next_seqno;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001655
Daniel Vetterba8286f2014-09-11 07:43:25 +02001656 struct drm_dma_handle *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001657 struct resource mch_res;
1658
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001659 /* protects the irq masks */
1660 spinlock_t irq_lock;
1661
Sourab Gupta84c33a62014-06-02 16:47:17 +05301662 /* protects the mmio flip data */
1663 spinlock_t mmio_flip_lock;
1664
Imre Deakf8b79e52014-03-04 19:23:07 +02001665 bool display_irqs_enabled;
1666
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001667 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1668 struct pm_qos_request pm_qos;
1669
Ville Syrjäläa5805162015-05-26 20:42:30 +03001670 /* Sideband mailbox protection */
1671 struct mutex sb_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001672
1673 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -07001674 union {
1675 u32 irq_mask;
1676 u32 de_irq_mask[I915_MAX_PIPES];
1677 };
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001678 u32 gt_irq_mask;
Paulo Zanoni605cd252013-08-06 18:57:15 -03001679 u32 pm_irq_mask;
Deepak Sa6706b42014-03-15 20:23:22 +05301680 u32 pm_rps_events;
Imre Deak91d181d2014-02-10 18:42:49 +02001681 u32 pipestat_irq_mask[I915_MAX_PIPES];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001682
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001683 struct work_struct hotplug_work;
Egbert Eichb543fb02013-04-16 13:36:54 +02001684 struct {
1685 unsigned long hpd_last_jiffies;
1686 int hpd_cnt;
1687 enum {
1688 HPD_ENABLED = 0,
1689 HPD_DISABLED = 1,
1690 HPD_MARK_DISABLED = 2
1691 } hpd_mark;
1692 } hpd_stats[HPD_NUM_PINS];
Egbert Eich142e2392013-04-11 15:57:57 +02001693 u32 hpd_event_bits;
Imre Deak63237512014-08-18 15:37:02 +03001694 struct delayed_work hotplug_reenable_work;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001695
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001696 struct i915_fbc fbc;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301697 struct i915_drrs drrs;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001698 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001699 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001700
Jesse Barnesd9ceb812014-10-09 12:57:43 -07001701 bool preserve_bios_swizzle;
1702
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001703 /* overlay */
1704 struct intel_overlay *overlay;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001705
Jani Nikula58c68772013-11-08 16:48:54 +02001706 /* backlight registers and fields in struct intel_panel */
Daniel Vetter07f11d42014-09-15 14:35:09 +02001707 struct mutex backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001708
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001709 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001710 bool no_aux_handshake;
1711
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001712 /* protects panel power sequencer state */
1713 struct mutex pps_mutex;
1714
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001715 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1716 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1717 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1718
1719 unsigned int fsb_freq, mem_freq, is_ddr3;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01001720 unsigned int skl_boot_cdclk;
Vandana Kannan164dfd22014-11-24 13:37:41 +05301721 unsigned int cdclk_freq;
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03001722 unsigned int hpll_freq;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001723
Daniel Vetter645416f2013-09-02 16:22:25 +02001724 /**
1725 * wq - Driver workqueue for GEM.
1726 *
1727 * NOTE: Work items scheduled here are not allowed to grab any modeset
1728 * locks, for otherwise the flushing done in the pageflip code will
1729 * result in deadlocks.
1730 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001731 struct workqueue_struct *wq;
1732
1733 /* Display functions */
1734 struct drm_i915_display_funcs display;
1735
1736 /* PCH chipset type */
1737 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001738 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001739
1740 unsigned long quirks;
1741
Zhang Ruib8efb172013-02-05 15:41:53 +08001742 enum modeset_restore modeset_restore;
1743 struct mutex modeset_restore_lock;
Eric Anholt673a3942008-07-30 12:06:12 -07001744
Ben Widawskya7bbbd62013-07-16 16:50:07 -07001745 struct list_head vm_list; /* Global list of all address spaces */
Ben Widawsky0260c422014-03-22 22:47:21 -07001746 struct i915_gtt gtt; /* VM representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001747
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001748 struct i915_gem_mm mm;
Chris Wilsonad46cb52014-08-07 14:20:40 +01001749 DECLARE_HASHTABLE(mm_structs, 7);
1750 struct mutex mm_lock;
Daniel Vetter87813422012-05-02 11:49:32 +02001751
Daniel Vetter87813422012-05-02 11:49:32 +02001752 /* Kernel Modesetting */
1753
yakui_zhao9b9d1722009-05-31 17:17:17 +08001754 struct sdvo_device_mapping sdvo_mappings[2];
Jesse Barnes652c3932009-08-17 13:31:43 -07001755
Damien Lespiau76c4ac02014-02-07 19:12:52 +00001756 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1757 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001758 wait_queue_head_t pending_flip_queue;
1759
Daniel Vetterc4597872013-10-21 21:04:07 +02001760#ifdef CONFIG_DEBUG_FS
1761 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1762#endif
1763
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001764 int num_shared_dpll;
1765 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001766 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001767
Mika Kuoppala72253422014-10-07 17:21:26 +03001768 struct i915_workarounds workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +01001769
Jesse Barnes652c3932009-08-17 13:31:43 -07001770 /* Reclocking support */
1771 bool render_reclock_avail;
1772 bool lvds_downclock_avail;
Zhao Yakui18f9ed12009-11-20 03:24:16 +00001773 /* indicates the reduced downclock for LVDS*/
1774 int lvds_downclock;
Daniel Vetterf99d7062014-06-19 16:01:59 +02001775
1776 struct i915_frontbuffer_tracking fb_tracking;
1777
Jesse Barnes652c3932009-08-17 13:31:43 -07001778 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001779
Zhenyu Wangc48044112009-12-17 14:48:43 +08001780 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001781
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001782 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001783
Ben Widawsky59124502013-07-04 11:02:05 -07001784 /* Cannot be determined by PCIID. You must always read a register. */
1785 size_t ellc_size;
1786
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001787 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001788 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001789
Daniel Vetter20e4d402012-08-08 23:35:39 +02001790 /* ilk-only ips/rps state. Everything in here is protected by the global
1791 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001792 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001793
Imre Deak83c00f552013-10-25 17:36:47 +03001794 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001795
Rodrigo Vivia031d702013-10-03 16:15:06 -03001796 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001797
Daniel Vetter99584db2012-11-14 17:14:04 +01001798 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01001799
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001800 struct drm_i915_gem_object *vlv_pctx;
1801
Daniel Vetter4520f532013-10-09 09:18:51 +02001802#ifdef CONFIG_DRM_I915_FBDEV
Dave Airlie8be48d92010-03-30 05:34:14 +00001803 /* list of fbdev register on this device */
1804 struct intel_fbdev *fbdev;
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001805 struct work_struct fbdev_suspend_work;
Daniel Vetter4520f532013-10-09 09:18:51 +02001806#endif
Chris Wilsone953fd72011-02-21 22:23:52 +00001807
1808 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01001809 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07001810
Imre Deak58fddc22015-01-08 17:54:14 +02001811 /* hda/i915 audio component */
David Henningsson51e1d832015-08-19 10:48:56 +02001812 struct i915_audio_component *audio_component;
Imre Deak58fddc22015-01-08 17:54:14 +02001813 bool audio_component_registered;
1814
Ben Widawsky254f9652012-06-04 14:42:42 -07001815 uint32_t hw_context_size;
Ben Widawskya33afea2013-09-17 21:12:45 -07001816 struct list_head context_list;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001817
Damien Lespiau3e683202012-12-11 18:48:29 +00001818 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02001819
Ville Syrjälä70722462015-04-10 18:21:28 +03001820 u32 chv_phy_control;
1821
Daniel Vetter842f1c82014-03-10 10:01:44 +01001822 u32 suspend_count;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001823 struct i915_suspend_saved_registers regfile;
Imre Deakddeea5b2014-05-05 15:19:56 +03001824 struct vlv_s0ix_state vlv_s0ix_state;
Daniel Vetter231f42a2012-11-02 19:55:05 +01001825
Ville Syrjälä53615a52013-08-01 16:18:50 +03001826 struct {
1827 /*
1828 * Raw watermark latency values:
1829 * in 0.1us units for WM0,
1830 * in 0.5us units for WM1+.
1831 */
1832 /* primary */
1833 uint16_t pri_latency[5];
1834 /* sprite */
1835 uint16_t spr_latency[5];
1836 /* cursor */
1837 uint16_t cur_latency[5];
Pradeep Bhat2af30a52014-11-04 17:06:38 +00001838 /*
1839 * Raw watermark memory latency values
1840 * for SKL for all 8 levels
1841 * in 1us units.
1842 */
1843 uint16_t skl_latency[8];
Ville Syrjälä609cede2013-10-09 19:18:03 +03001844
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001845 /*
1846 * The skl_wm_values structure is a bit too big for stack
1847 * allocation, so we keep the staging struct where we store
1848 * intermediate results here instead.
1849 */
1850 struct skl_wm_values skl_results;
1851
Ville Syrjälä609cede2013-10-09 19:18:03 +03001852 /* current hardware state */
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001853 union {
1854 struct ilk_wm_values hw;
1855 struct skl_wm_values skl_hw;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001856 struct vlv_wm_values vlv;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001857 };
Ville Syrjälä53615a52013-08-01 16:18:50 +03001858 } wm;
1859
Paulo Zanoni8a187452013-12-06 20:32:13 -02001860 struct i915_runtime_pm pm;
1861
Dave Airlie13cf5502014-06-18 11:29:35 +10001862 struct intel_digital_port *hpd_irq_port[I915_MAX_PORTS];
1863 u32 long_hpd_port_mask;
1864 u32 short_hpd_port_mask;
1865 struct work_struct dig_port_work;
1866
Dave Airlie0e32b392014-05-02 14:02:48 +10001867 /*
1868 * if we get a HPD irq from DP and a HPD irq from non-DP
1869 * the non-DP HPD could block the workqueue on a mode config
1870 * mutex getting, that userspace may have taken. However
1871 * userspace is waiting on the DP workqueue to run which is
1872 * blocked behind the non-DP one.
1873 */
1874 struct workqueue_struct *dp_wq;
1875
Oscar Mateoa83014d2014-07-24 17:04:21 +01001876 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1877 struct {
John Harrisonf3dc74c2015-03-19 12:30:06 +00001878 int (*execbuf_submit)(struct drm_device *dev, struct drm_file *file,
1879 struct intel_engine_cs *ring,
1880 struct intel_context *ctx,
1881 struct drm_i915_gem_execbuffer2 *args,
1882 struct list_head *vmas,
1883 struct drm_i915_gem_object *batch_obj,
1884 u64 exec_start, u32 flags);
Oscar Mateoa83014d2014-07-24 17:04:21 +01001885 int (*init_rings)(struct drm_device *dev);
1886 void (*cleanup_ring)(struct intel_engine_cs *ring);
1887 void (*stop_ring)(struct intel_engine_cs *ring);
1888 } gt;
1889
Sonika Jindal9e458032015-05-06 17:35:48 +05301890 bool edp_low_vswing;
1891
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001892 /*
1893 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1894 * will be rejected. Instead look for a better place.
1895 */
Jani Nikula77fec552014-03-31 14:27:22 +03001896};
Linus Torvalds1da177e2005-04-16 15:20:36 -07001897
Chris Wilson2c1792a2013-08-01 18:39:55 +01001898static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1899{
1900 return dev->dev_private;
1901}
1902
Imre Deak888d0d42015-01-08 17:54:13 +02001903static inline struct drm_i915_private *dev_to_i915(struct device *dev)
1904{
1905 return to_i915(dev_get_drvdata(dev));
1906}
1907
Chris Wilsonb4519512012-05-11 14:29:30 +01001908/* Iterate over initialised rings */
1909#define for_each_ring(ring__, dev_priv__, i__) \
1910 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1911 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1912
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001913enum hdmi_force_audio {
1914 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1915 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1916 HDMI_AUDIO_AUTO, /* trust EDID */
1917 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1918};
1919
Daniel Vetter190d6cd2013-07-04 13:06:28 +02001920#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00001921
Chris Wilson37e680a2012-06-07 15:38:42 +01001922struct drm_i915_gem_object_ops {
1923 /* Interface between the GEM object and its backing storage.
1924 * get_pages() is called once prior to the use of the associated set
1925 * of pages before to binding them into the GTT, and put_pages() is
1926 * called after we no longer need them. As we expect there to be
1927 * associated cost with migrating pages between the backing storage
1928 * and making them available for the GPU (e.g. clflush), we may hold
1929 * onto the pages after they are no longer referenced by the GPU
1930 * in case they may be used again shortly (for example migrating the
1931 * pages to a different memory domain within the GTT). put_pages()
1932 * will therefore most likely be called when the object itself is
1933 * being released or under memory pressure (where we attempt to
1934 * reap pages for the shrinker).
1935 */
1936 int (*get_pages)(struct drm_i915_gem_object *);
1937 void (*put_pages)(struct drm_i915_gem_object *);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01001938 int (*dmabuf_export)(struct drm_i915_gem_object *);
1939 void (*release)(struct drm_i915_gem_object *);
Chris Wilson37e680a2012-06-07 15:38:42 +01001940};
1941
Daniel Vettera071fa02014-06-18 23:28:09 +02001942/*
1943 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1944 * considered to be the frontbuffer for the given plane interface-vise. This
1945 * doesn't mean that the hw necessarily already scans it out, but that any
1946 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
1947 *
1948 * We have one bit per pipe and per scanout plane type.
1949 */
1950#define INTEL_FRONTBUFFER_BITS_PER_PIPE 4
1951#define INTEL_FRONTBUFFER_BITS \
1952 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
1953#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
1954 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1955#define INTEL_FRONTBUFFER_CURSOR(pipe) \
1956 (1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1957#define INTEL_FRONTBUFFER_SPRITE(pipe) \
1958 (1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1959#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1960 (1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettercc365132014-06-18 13:59:13 +02001961#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1962 (0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
Daniel Vettera071fa02014-06-18 23:28:09 +02001963
Eric Anholt673a3942008-07-30 12:06:12 -07001964struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +00001965 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -07001966
Chris Wilson37e680a2012-06-07 15:38:42 +01001967 const struct drm_i915_gem_object_ops *ops;
1968
Ben Widawsky2f633152013-07-17 12:19:03 -07001969 /** List of VMAs backed by this object */
1970 struct list_head vma_list;
1971
Chris Wilsonc1ad11f2012-11-15 11:32:21 +00001972 /** Stolen memory for this object, instead of being backed by shmem. */
1973 struct drm_mm_node *stolen;
Ben Widawsky35c20a62013-05-31 11:28:48 -07001974 struct list_head global_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001975
Chris Wilsonb4716182015-04-27 13:41:17 +01001976 struct list_head ring_list[I915_NUM_RINGS];
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02001977 /** Used in execbuf to temporarily hold a ref */
1978 struct list_head obj_exec_link;
Eric Anholt673a3942008-07-30 12:06:12 -07001979
Chris Wilson8d9d5742015-04-07 16:20:38 +01001980 struct list_head batch_pool_link;
Brad Volkin493018d2014-12-11 12:13:08 -08001981
Eric Anholt673a3942008-07-30 12:06:12 -07001982 /**
Chris Wilson65ce3022012-07-20 12:41:02 +01001983 * This is set if the object is on the active lists (has pending
1984 * rendering and so a non-zero seqno), and is not set if it i s on
1985 * inactive (ready to be unbound) list.
Eric Anholt673a3942008-07-30 12:06:12 -07001986 */
Chris Wilsonb4716182015-04-27 13:41:17 +01001987 unsigned int active:I915_NUM_RINGS;
Eric Anholt673a3942008-07-30 12:06:12 -07001988
1989 /**
1990 * This is set if the object has been written to since last bound
1991 * to the GTT
1992 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001993 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001994
1995 /**
1996 * Fence register bits (if any) for this object. Will be set
1997 * as needed when mapped into the GTT.
1998 * Protected by dev->struct_mutex.
Daniel Vetter778c3542010-05-13 11:49:44 +02001999 */
Daniel Vetter4b9de732011-10-09 21:52:02 +02002000 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
Daniel Vetter778c3542010-05-13 11:49:44 +02002001
2002 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02002003 * Advice: are the backing pages purgeable?
2004 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002005 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +02002006
2007 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02002008 * Current tiling mode for the object.
2009 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002010 unsigned int tiling_mode:2;
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002011 /**
2012 * Whether the tiling parameters for the currently associated fence
2013 * register have changed. Note that for the purposes of tracking
2014 * tiling changes we also treat the unfenced register, the register
2015 * slot that the object occupies whilst it executes a fenced
2016 * command (such as BLT on gen2/3), as a "fence".
2017 */
2018 unsigned int fence_dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02002019
Daniel Vetterfb7d5162010-10-01 22:05:20 +02002020 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +01002021 * Is the object at the current location in the gtt mappable and
2022 * fenceable? Used to avoid costly recalculations.
2023 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002024 unsigned int map_and_fenceable:1;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002025
2026 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +02002027 * Whether the current gtt mapping needs to be mappable (and isn't just
2028 * mappable by accident). Track pin and fault separate for a more
2029 * accurate mappable working set.
2030 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002031 unsigned int fault_mappable:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +02002032
Chris Wilsoncaea7472010-11-12 13:53:37 +00002033 /*
Akash Goel24f3a8c2014-06-17 10:59:42 +05302034 * Is the object to be mapped as read-only to the GPU
2035 * Only honoured if hardware has relevant pte bit
2036 */
2037 unsigned long gt_ro:1;
Chris Wilson651d7942013-08-08 14:41:10 +01002038 unsigned int cache_level:3;
Chris Wilson0f719792015-01-13 13:32:52 +00002039 unsigned int cache_dirty:1;
Chris Wilson93dfb402011-03-29 16:59:50 -07002040
Daniel Vettera071fa02014-06-18 23:28:09 +02002041 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
2042
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01002043 unsigned int pin_display;
2044
Chris Wilson9da3da62012-06-01 15:20:22 +01002045 struct sg_table *pages;
Chris Wilsona5570172012-09-04 21:02:54 +01002046 int pages_pin_count;
Chris Wilsonee286372015-04-07 16:20:25 +01002047 struct get_page {
2048 struct scatterlist *sg;
2049 int last;
2050 } get_page;
Eric Anholt673a3942008-07-30 12:06:12 -07002051
Daniel Vetter1286ff72012-05-10 15:25:09 +02002052 /* prime dma-buf support */
Dave Airlie9a70cc22012-05-22 13:09:21 +01002053 void *dma_buf_vmapping;
2054 int vmapping_count;
2055
Chris Wilsonb4716182015-04-27 13:41:17 +01002056 /** Breadcrumb of last rendering to the buffer.
2057 * There can only be one writer, but we allow for multiple readers.
2058 * If there is a writer that necessarily implies that all other
2059 * read requests are complete - but we may only be lazily clearing
2060 * the read requests. A read request is naturally the most recent
2061 * request on a ring, so we may have two different write and read
2062 * requests on one ring where the write request is older than the
2063 * read request. This allows for the CPU to read from an active
2064 * buffer by only waiting for the write to complete.
2065 * */
2066 struct drm_i915_gem_request *last_read_req[I915_NUM_RINGS];
John Harrison97b2a6a2014-11-24 18:49:26 +00002067 struct drm_i915_gem_request *last_write_req;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002068 /** Breadcrumb of last fenced GPU access to the buffer. */
John Harrison97b2a6a2014-11-24 18:49:26 +00002069 struct drm_i915_gem_request *last_fenced_req;
Eric Anholt673a3942008-07-30 12:06:12 -07002070
Daniel Vetter778c3542010-05-13 11:49:44 +02002071 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -08002072 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -07002073
Daniel Vetter80075d42013-10-09 21:23:52 +02002074 /** References from framebuffers, locks out tiling changes. */
2075 unsigned long framebuffer_references;
2076
Eric Anholt280b7132009-03-12 16:56:27 -07002077 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +01002078 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -07002079
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002080 union {
Chris Wilson6a2c4232014-11-04 04:51:40 -08002081 /** for phy allocated objects */
2082 struct drm_dma_handle *phys_handle;
2083
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002084 struct i915_gem_userptr {
2085 uintptr_t ptr;
2086 unsigned read_only :1;
2087 unsigned workers :4;
2088#define I915_GEM_USERPTR_MAX_WORKERS 15
2089
Chris Wilsonad46cb52014-08-07 14:20:40 +01002090 struct i915_mm_struct *mm;
2091 struct i915_mmu_object *mmu_object;
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002092 struct work_struct *work;
2093 } userptr;
2094 };
2095};
Daniel Vetter62b8b212010-04-09 19:05:08 +00002096#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +01002097
Daniel Vettera071fa02014-06-18 23:28:09 +02002098void i915_gem_track_fb(struct drm_i915_gem_object *old,
2099 struct drm_i915_gem_object *new,
2100 unsigned frontbuffer_bits);
2101
Eric Anholt673a3942008-07-30 12:06:12 -07002102/**
2103 * Request queue structure.
2104 *
2105 * The request queue allows us to note sequence numbers that have been emitted
2106 * and may be associated with active buffers to be retired.
2107 *
John Harrison97b2a6a2014-11-24 18:49:26 +00002108 * By keeping this list, we can avoid having to do questionable sequence
2109 * number comparisons on buffer last_read|write_seqno. It also allows an
2110 * emission time to be associated with the request for tracking how far ahead
2111 * of the GPU the submission is.
Nick Hoathb3a38992015-02-19 16:30:47 +00002112 *
2113 * The requests are reference counted, so upon creation they should have an
2114 * initial reference taken using kref_init
Eric Anholt673a3942008-07-30 12:06:12 -07002115 */
2116struct drm_i915_gem_request {
John Harrisonabfe2622014-11-24 18:49:24 +00002117 struct kref ref;
2118
Zou Nan hai852835f2010-05-21 09:08:56 +08002119 /** On Which ring this request was generated */
Chris Wilsonefab6d82015-04-07 16:20:57 +01002120 struct drm_i915_private *i915;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002121 struct intel_engine_cs *ring;
Zou Nan hai852835f2010-05-21 09:08:56 +08002122
Eric Anholt673a3942008-07-30 12:06:12 -07002123 /** GEM sequence number associated with this request. */
2124 uint32_t seqno;
2125
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002126 /** Position in the ringbuffer of the start of the request */
2127 u32 head;
2128
Nick Hoath72f95af2015-01-15 13:10:37 +00002129 /**
2130 * Position in the ringbuffer of the start of the postfix.
2131 * This is required to calculate the maximum available ringbuffer
2132 * space without overwriting the postfix.
2133 */
2134 u32 postfix;
2135
2136 /** Position in the ringbuffer of the end of the whole request */
Chris Wilsona71d8d92012-02-15 11:25:36 +00002137 u32 tail;
2138
Nick Hoathb3a38992015-02-19 16:30:47 +00002139 /**
Dave Airliea8c6ecb2015-03-09 19:58:30 +10002140 * Context and ring buffer related to this request
Nick Hoathb3a38992015-02-19 16:30:47 +00002141 * Contexts are refcounted, so when this request is associated with a
2142 * context, we must increment the context's refcount, to guarantee that
2143 * it persists while any request is linked to it. Requests themselves
2144 * are also refcounted, so the request will only be freed when the last
2145 * reference to it is dismissed, and the code in
2146 * i915_gem_request_free() will then decrement the refcount on the
2147 * context.
2148 */
Oscar Mateo273497e2014-05-22 14:13:37 +01002149 struct intel_context *ctx;
John Harrison98e1bd42015-02-13 11:48:12 +00002150 struct intel_ringbuffer *ringbuf;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002151
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002152 /** Batch buffer related to this request if any */
2153 struct drm_i915_gem_object *batch_obj;
2154
Eric Anholt673a3942008-07-30 12:06:12 -07002155 /** Time at which this request was emitted, in jiffies. */
2156 unsigned long emitted_jiffies;
2157
Eric Anholtb9624422009-06-03 07:27:35 +00002158 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -07002159 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +00002160
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002161 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002162 /** file_priv list entry for this request */
2163 struct list_head client_list;
John Harrison67e29372014-12-05 13:49:35 +00002164
Mika Kuoppala071c92d2015-02-12 10:26:02 +02002165 /** process identifier submitting this request */
2166 struct pid *pid;
2167
Nick Hoath6d3d8272015-01-15 13:10:39 +00002168 /**
2169 * The ELSP only accepts two elements at a time, so we queue
2170 * context/tail pairs on a given queue (ring->execlist_queue) until the
2171 * hardware is available. The queue serves a double purpose: we also use
2172 * it to keep track of the up to 2 contexts currently in the hardware
2173 * (usually one in execution and the other queued up by the GPU): We
2174 * only remove elements from the head of the queue when the hardware
2175 * informs us that an element has been completed.
2176 *
2177 * All accesses to the queue are mediated by a spinlock
2178 * (ring->execlist_lock).
2179 */
2180
2181 /** Execlist link in the submission queue.*/
2182 struct list_head execlist_link;
2183
2184 /** Execlists no. of times this request has been sent to the ELSP */
2185 int elsp_submitted;
2186
Eric Anholt673a3942008-07-30 12:06:12 -07002187};
2188
John Harrison6689cb22015-03-19 12:30:08 +00002189int i915_gem_request_alloc(struct intel_engine_cs *ring,
2190 struct intel_context *ctx);
John Harrisonabfe2622014-11-24 18:49:24 +00002191void i915_gem_request_free(struct kref *req_ref);
2192
John Harrisonb793a002014-11-24 18:49:25 +00002193static inline uint32_t
2194i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
2195{
2196 return req ? req->seqno : 0;
2197}
2198
2199static inline struct intel_engine_cs *
2200i915_gem_request_get_ring(struct drm_i915_gem_request *req)
2201{
2202 return req ? req->ring : NULL;
2203}
2204
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +01002205static inline struct drm_i915_gem_request *
John Harrisonabfe2622014-11-24 18:49:24 +00002206i915_gem_request_reference(struct drm_i915_gem_request *req)
2207{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +01002208 if (req)
2209 kref_get(&req->ref);
2210 return req;
John Harrisonabfe2622014-11-24 18:49:24 +00002211}
2212
2213static inline void
2214i915_gem_request_unreference(struct drm_i915_gem_request *req)
2215{
Daniel Vetterf2458602014-11-26 10:26:05 +01002216 WARN_ON(!mutex_is_locked(&req->ring->dev->struct_mutex));
John Harrisonabfe2622014-11-24 18:49:24 +00002217 kref_put(&req->ref, i915_gem_request_free);
2218}
2219
Chris Wilson41037f92015-03-27 11:01:36 +00002220static inline void
2221i915_gem_request_unreference__unlocked(struct drm_i915_gem_request *req)
2222{
Maarten Lankhorstb833bb62015-04-07 11:32:02 +02002223 struct drm_device *dev;
Chris Wilson41037f92015-03-27 11:01:36 +00002224
Maarten Lankhorstb833bb62015-04-07 11:32:02 +02002225 if (!req)
2226 return;
2227
2228 dev = req->ring->dev;
2229 if (kref_put_mutex(&req->ref, i915_gem_request_free, &dev->struct_mutex))
Chris Wilson41037f92015-03-27 11:01:36 +00002230 mutex_unlock(&dev->struct_mutex);
Chris Wilson41037f92015-03-27 11:01:36 +00002231}
2232
John Harrisonabfe2622014-11-24 18:49:24 +00002233static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
2234 struct drm_i915_gem_request *src)
2235{
2236 if (src)
2237 i915_gem_request_reference(src);
2238
2239 if (*pdst)
2240 i915_gem_request_unreference(*pdst);
2241
2242 *pdst = src;
2243}
2244
John Harrison1b5a4332014-11-24 18:49:42 +00002245/*
2246 * XXX: i915_gem_request_completed should be here but currently needs the
2247 * definition of i915_seqno_passed() which is below. It will be moved in
2248 * a later patch when the call to i915_seqno_passed() is obsoleted...
2249 */
2250
Brad Volkin351e3db2014-02-18 10:15:46 -08002251/*
2252 * A command that requires special handling by the command parser.
2253 */
2254struct drm_i915_cmd_descriptor {
2255 /*
2256 * Flags describing how the command parser processes the command.
2257 *
2258 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2259 * a length mask if not set
2260 * CMD_DESC_SKIP: The command is allowed but does not follow the
2261 * standard length encoding for the opcode range in
2262 * which it falls
2263 * CMD_DESC_REJECT: The command is never allowed
2264 * CMD_DESC_REGISTER: The command should be checked against the
2265 * register whitelist for the appropriate ring
2266 * CMD_DESC_MASTER: The command is allowed if the submitting process
2267 * is the DRM master
2268 */
2269 u32 flags;
2270#define CMD_DESC_FIXED (1<<0)
2271#define CMD_DESC_SKIP (1<<1)
2272#define CMD_DESC_REJECT (1<<2)
2273#define CMD_DESC_REGISTER (1<<3)
2274#define CMD_DESC_BITMASK (1<<4)
2275#define CMD_DESC_MASTER (1<<5)
2276
2277 /*
2278 * The command's unique identification bits and the bitmask to get them.
2279 * This isn't strictly the opcode field as defined in the spec and may
2280 * also include type, subtype, and/or subop fields.
2281 */
2282 struct {
2283 u32 value;
2284 u32 mask;
2285 } cmd;
2286
2287 /*
2288 * The command's length. The command is either fixed length (i.e. does
2289 * not include a length field) or has a length field mask. The flag
2290 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2291 * a length mask. All command entries in a command table must include
2292 * length information.
2293 */
2294 union {
2295 u32 fixed;
2296 u32 mask;
2297 } length;
2298
2299 /*
2300 * Describes where to find a register address in the command to check
2301 * against the ring's register whitelist. Only valid if flags has the
2302 * CMD_DESC_REGISTER bit set.
Francisco Jerez8a389ca2015-05-29 16:44:13 +03002303 *
2304 * A non-zero step value implies that the command may access multiple
2305 * registers in sequence (e.g. LRI), in that case step gives the
2306 * distance in dwords between individual offset fields.
Brad Volkin351e3db2014-02-18 10:15:46 -08002307 */
2308 struct {
2309 u32 offset;
2310 u32 mask;
Francisco Jerez8a389ca2015-05-29 16:44:13 +03002311 u32 step;
Brad Volkin351e3db2014-02-18 10:15:46 -08002312 } reg;
2313
2314#define MAX_CMD_DESC_BITMASKS 3
2315 /*
2316 * Describes command checks where a particular dword is masked and
2317 * compared against an expected value. If the command does not match
2318 * the expected value, the parser rejects it. Only valid if flags has
2319 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2320 * are valid.
Brad Volkind4d48032014-02-18 10:15:54 -08002321 *
2322 * If the check specifies a non-zero condition_mask then the parser
2323 * only performs the check when the bits specified by condition_mask
2324 * are non-zero.
Brad Volkin351e3db2014-02-18 10:15:46 -08002325 */
2326 struct {
2327 u32 offset;
2328 u32 mask;
2329 u32 expected;
Brad Volkind4d48032014-02-18 10:15:54 -08002330 u32 condition_offset;
2331 u32 condition_mask;
Brad Volkin351e3db2014-02-18 10:15:46 -08002332 } bits[MAX_CMD_DESC_BITMASKS];
2333};
2334
2335/*
2336 * A table of commands requiring special handling by the command parser.
2337 *
2338 * Each ring has an array of tables. Each table consists of an array of command
2339 * descriptors, which must be sorted with command opcodes in ascending order.
2340 */
2341struct drm_i915_cmd_table {
2342 const struct drm_i915_cmd_descriptor *table;
2343 int count;
2344};
2345
Chris Wilsondbbe9122014-08-09 19:18:43 +01002346/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
Chris Wilson7312e2d2014-08-13 12:14:12 +01002347#define __I915__(p) ({ \
2348 struct drm_i915_private *__p; \
2349 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2350 __p = (struct drm_i915_private *)p; \
2351 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2352 __p = to_i915((struct drm_device *)p); \
2353 else \
2354 BUILD_BUG(); \
2355 __p; \
2356})
Chris Wilsondbbe9122014-08-09 19:18:43 +01002357#define INTEL_INFO(p) (&__I915__(p)->info)
Chris Wilson87f1f462014-08-09 19:18:42 +01002358#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
Hoath, Nicholase90a21d2015-02-05 10:47:17 +00002359#define INTEL_REVID(p) (__I915__(p)->dev->pdev->revision)
Zou Nan haicae58522010-11-09 17:17:32 +08002360
Chris Wilson87f1f462014-08-09 19:18:42 +01002361#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2362#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
Zou Nan haicae58522010-11-09 17:17:32 +08002363#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
Chris Wilson87f1f462014-08-09 19:18:42 +01002364#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
Zou Nan haicae58522010-11-09 17:17:32 +08002365#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
Chris Wilson87f1f462014-08-09 19:18:42 +01002366#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2367#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
Zou Nan haicae58522010-11-09 17:17:32 +08002368#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2369#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2370#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
Chris Wilson87f1f462014-08-09 19:18:42 +01002371#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
Zou Nan haicae58522010-11-09 17:17:32 +08002372#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
Chris Wilson87f1f462014-08-09 19:18:42 +01002373#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2374#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
Zou Nan haicae58522010-11-09 17:17:32 +08002375#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2376#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
Chris Wilson87f1f462014-08-09 19:18:42 +01002377#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -07002378#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Chris Wilson87f1f462014-08-09 19:18:42 +01002379#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2380 INTEL_DEVID(dev) == 0x0152 || \
2381 INTEL_DEVID(dev) == 0x015a)
Jesse Barnes70a3eb72012-03-28 13:39:21 -07002382#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
Ville Syrjälä6df40272014-04-09 13:28:00 +03002383#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -03002384#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
Ville Syrjälä8179f1f2014-04-09 13:27:59 +03002385#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
Satheeshakrishna M7201c0b2014-04-02 11:24:50 +05302386#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
Satheeshakrishna M1feed882015-03-17 11:39:29 +02002387#define IS_BROXTON(dev) (!INTEL_INFO(dev)->is_skylake && IS_GEN9(dev))
Zou Nan haicae58522010-11-09 17:17:32 +08002388#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
Paulo Zanonied1c9e22013-08-12 14:34:08 -03002389#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002390 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002391#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
Rodrigo Vivi6b96d702015-01-19 16:16:15 -08002392 ((INTEL_DEVID(dev) & 0xf) == 0x6 || \
Rodrigo Vivi0dc6f202015-01-21 11:46:32 -08002393 (INTEL_DEVID(dev) & 0xf) == 0xb || \
Chris Wilson87f1f462014-08-09 19:18:42 +01002394 (INTEL_DEVID(dev) & 0xf) == 0xe))
Rodrigo Vivia0fcbd92014-09-19 20:16:26 -04002395#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2396 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002397#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002398 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
Rodrigo Vivi94353732013-08-28 16:45:46 -03002399#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002400 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
Paulo Zanoni9bbfd202014-04-29 11:00:22 -03002401/* ULX machines are also considered ULT. */
Chris Wilson87f1f462014-08-09 19:18:42 +01002402#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2403 INTEL_DEVID(dev) == 0x0A1E)
Ben Widawskyb833d682013-08-23 16:00:07 -07002404#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
Zou Nan haicae58522010-11-09 17:17:32 +08002405
Hoath, Nicholase90a21d2015-02-05 10:47:17 +00002406#define SKL_REVID_A0 (0x0)
2407#define SKL_REVID_B0 (0x1)
2408#define SKL_REVID_C0 (0x2)
2409#define SKL_REVID_D0 (0x3)
Damien Lespiau8bc0ccf2015-02-09 19:33:18 +00002410#define SKL_REVID_E0 (0x4)
Imre Deakb88baa22015-05-19 15:05:00 +03002411#define SKL_REVID_F0 (0x5)
Hoath, Nicholase90a21d2015-02-05 10:47:17 +00002412
Nick Hoath6c74c872015-03-20 09:03:52 +00002413#define BXT_REVID_A0 (0x0)
2414#define BXT_REVID_B0 (0x3)
2415#define BXT_REVID_C0 (0x6)
2416
Jesse Barnes85436692011-04-06 12:11:14 -07002417/*
2418 * The genX designation typically refers to the render engine, so render
2419 * capability related checks should use IS_GEN, while display and other checks
2420 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2421 * chips, etc.).
2422 */
Zou Nan haicae58522010-11-09 17:17:32 +08002423#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2424#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2425#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2426#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2427#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
Jesse Barnes85436692011-04-06 12:11:14 -07002428#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
Ben Widawskyd2980842013-11-02 21:06:59 -07002429#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
Damien Lespiaub71252d2013-02-13 15:27:24 +00002430#define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
Zou Nan haicae58522010-11-09 17:17:32 +08002431
Ben Widawsky73ae4782013-10-15 10:02:57 -07002432#define RENDER_RING (1<<RCS)
2433#define BSD_RING (1<<VCS)
2434#define BLT_RING (1<<BCS)
2435#define VEBOX_RING (1<<VECS)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002436#define BSD2_RING (1<<VCS2)
Ben Widawsky63c42e52014-04-18 18:04:27 -03002437#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002438#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
Ben Widawsky63c42e52014-04-18 18:04:27 -03002439#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2440#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2441#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2442#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
Chris Wilsonf2fbc692014-08-24 19:35:31 +01002443 __I915__(dev)->ellc_size)
Zou Nan haicae58522010-11-09 17:17:32 +08002444#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2445
Ben Widawsky254f9652012-06-04 14:42:42 -07002446#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
Oscar Mateod7f621e2014-07-24 17:04:49 +01002447#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
Jesse Barnes692ef702014-08-05 07:51:18 -07002448#define USES_PPGTT(dev) (i915.enable_ppgtt)
2449#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt == 2)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002450
Chris Wilson05394f32010-11-08 19:18:58 +00002451#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08002452#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2453
Daniel Vetterb45305f2012-12-17 16:21:27 +01002454/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2455#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
Daniel Vetter4e6b7882014-02-07 16:33:20 +01002456/*
2457 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2458 * even when in MSI mode. This results in spurious interrupt warnings if the
2459 * legacy irq no. is shared with another device. The kernel then disables that
2460 * interrupt source and so prevents the other device from working properly.
2461 */
2462#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2463#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
Daniel Vetterb45305f2012-12-17 16:21:27 +01002464
Zou Nan haicae58522010-11-09 17:17:32 +08002465/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2466 * rows, which changed the alignment requirements and fence programming.
2467 */
2468#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2469 IS_I915GM(dev)))
2470#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
2471#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
2472#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
Zou Nan haicae58522010-11-09 17:17:32 +08002473#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2474#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08002475
2476#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2477#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01002478#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08002479
Damien Lespiaudbf77862014-10-01 20:04:14 +01002480#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
Damien Lespiauf5adf942013-06-24 18:29:34 +01002481
Jani Nikula0c9b3712015-05-18 17:10:01 +03002482#define HAS_DP_MST(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2483 INTEL_INFO(dev)->gen >= 9)
2484
Damien Lespiaudd93be52013-04-22 18:40:39 +01002485#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
Damien Lespiau30568c42013-04-22 18:40:41 +01002486#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002487#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
Sonika Jindale3d99842015-01-22 14:30:54 +05302488 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || \
2489 IS_SKYLAKE(dev))
Paulo Zanoni6157d3c2014-03-07 20:12:37 -03002490#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
Suketu Shah00776512015-04-16 14:22:14 +05302491 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev) || \
2492 IS_SKYLAKE(dev))
Rodrigo Vivi58abf1d2014-10-07 07:06:50 -07002493#define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2494#define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002495
Daniel Vettereb805622015-05-04 14:58:44 +02002496#define HAS_CSR(dev) (IS_SKYLAKE(dev))
2497
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002498#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2499#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2500#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2501#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2502#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2503#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302504#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2505#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002506
Chris Wilsonf2fbc692014-08-24 19:35:31 +01002507#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302508#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03002509#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
Zou Nan haicae58522010-11-09 17:17:32 +08002510#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2511#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
Ben Widawsky40c7ead2013-04-05 13:12:40 -07002512#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
Paulo Zanoni45e6e3a2012-07-03 15:57:32 -03002513#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08002514
Sonika Jindal5fafe292014-07-21 15:23:38 +05302515#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
2516
Ben Widawsky040d2ba2013-09-19 11:01:40 -07002517/* DPF == dynamic parity feature */
2518#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2519#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07002520
Ben Widawskyc8735b02012-09-07 19:43:39 -07002521#define GT_FREQUENCY_MULTIPLIER 50
Akash Goelde43ae92015-03-06 11:07:14 +05302522#define GEN9_FREQ_SCALER 3
Ben Widawskyc8735b02012-09-07 19:43:39 -07002523
Chris Wilson05394f32010-11-08 19:18:58 +00002524#include "i915_trace.h"
2525
Rob Clarkbaa70942013-08-02 13:27:49 -04002526extern const struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +10002527extern int i915_max_ioctl;
2528
Imre Deakfc49b3d2014-10-23 19:23:27 +03002529extern int i915_suspend_legacy(struct drm_device *dev, pm_message_t state);
2530extern int i915_resume_legacy(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10002531
Jani Nikulad330a952014-01-21 11:24:25 +02002532/* i915_params.c */
2533struct i915_params {
2534 int modeset;
2535 int panel_ignore_lid;
Jani Nikulad330a952014-01-21 11:24:25 +02002536 int semaphores;
2537 unsigned int lvds_downclock;
2538 int lvds_channel_mode;
2539 int panel_use_ssc;
2540 int vbt_sdvo_panel_type;
2541 int enable_rc6;
2542 int enable_fbc;
Jani Nikulad330a952014-01-21 11:24:25 +02002543 int enable_ppgtt;
Oscar Mateo127f1002014-07-24 17:04:11 +01002544 int enable_execlists;
Jani Nikulad330a952014-01-21 11:24:25 +02002545 int enable_psr;
2546 unsigned int preliminary_hw_support;
2547 int disable_power_well;
2548 int enable_ips;
Damien Lespiaue5aa6542014-02-07 19:12:53 +00002549 int invert_brightness;
Brad Volkin351e3db2014-02-18 10:15:46 -08002550 int enable_cmd_parser;
Damien Lespiaue5aa6542014-02-07 19:12:53 +00002551 /* leave bools at the end to not create holes */
2552 bool enable_hangcheck;
2553 bool fastboot;
Jani Nikulad330a952014-01-21 11:24:25 +02002554 bool prefault_disable;
Daniel Vetter5bedeb22015-03-03 18:03:47 +01002555 bool load_detect_test;
Jani Nikulad330a952014-01-21 11:24:25 +02002556 bool reset;
Damien Lespiaua0bae572014-02-10 17:20:55 +00002557 bool disable_display;
Daniel Vetter7a10dfa2014-04-01 09:33:47 +02002558 bool disable_vtd_wa;
Sourab Gupta84c33a62014-06-02 16:47:17 +05302559 int use_mmio_flip;
Chris Wilson48572ed2014-12-18 10:55:50 +00002560 int mmio_debug;
Rob Clarke2c719b2014-12-15 13:56:32 -05002561 bool verbose_state_checks;
Matt Roperb2e77232015-01-22 16:53:12 -08002562 bool nuclear_pageflip;
Sonika Jindal9e458032015-05-06 17:35:48 +05302563 int edp_vswing;
Jani Nikulad330a952014-01-21 11:24:25 +02002564};
2565extern struct i915_params i915 __read_mostly;
2566
Linus Torvalds1da177e2005-04-16 15:20:36 -07002567 /* i915_dma.c */
Dave Airlie22eae942005-11-10 22:16:34 +11002568extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002569extern int i915_driver_unload(struct drm_device *);
John Harrison2885f6a2014-06-26 18:23:52 +01002570extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002571extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +10002572extern void i915_driver_preclose(struct drm_device *dev,
John Harrison2885f6a2014-06-26 18:23:52 +01002573 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002574extern void i915_driver_postclose(struct drm_device *dev,
John Harrison2885f6a2014-06-26 18:23:52 +01002575 struct drm_file *file);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002576extern int i915_driver_device_is_agp(struct drm_device * dev);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002577#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11002578extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2579 unsigned long arg);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002580#endif
Ben Widawsky8e96d9c2012-06-04 14:42:56 -07002581extern int intel_gpu_reset(struct drm_device *dev);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +02002582extern int i915_reset(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002583extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2584extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2585extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2586extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
Imre Deak650ad972014-04-18 16:35:02 +03002587int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
Imre Deak1d0d3432014-08-18 14:42:44 +03002588void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
Daniel Vettereb805622015-05-04 14:58:44 +02002589void i915_firmware_load_error_print(const char *fw_path, int err);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002590
Linus Torvalds1da177e2005-04-16 15:20:36 -07002591/* i915_irq.c */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002592void i915_queue_hangcheck(struct drm_device *dev);
Mika Kuoppala58174462014-02-25 17:11:26 +02002593__printf(3, 4)
2594void i915_handle_error(struct drm_device *dev, bool wedged,
2595 const char *fmt, ...);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002596
Daniel Vetterb9632912014-09-30 10:56:44 +02002597extern void intel_irq_init(struct drm_i915_private *dev_priv);
2598extern void intel_hpd_init(struct drm_i915_private *dev_priv);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02002599int intel_irq_install(struct drm_i915_private *dev_priv);
2600void intel_irq_uninstall(struct drm_i915_private *dev_priv);
Chris Wilson907b28c2013-07-19 20:36:52 +01002601
2602extern void intel_uncore_sanitize(struct drm_device *dev);
Imre Deak10018602014-06-06 12:59:39 +03002603extern void intel_uncore_early_sanitize(struct drm_device *dev,
2604 bool restore_forcewake);
Chris Wilson907b28c2013-07-19 20:36:52 +01002605extern void intel_uncore_init(struct drm_device *dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01002606extern void intel_uncore_check_errors(struct drm_device *dev);
Chris Wilsonaec347a2013-08-26 13:46:09 +01002607extern void intel_uncore_fini(struct drm_device *dev);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07002608extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
Mika Kuoppala48c10262015-01-16 11:34:41 +02002609const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
Mika Kuoppala59bad942015-01-16 11:34:40 +02002610void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +02002611 enum forcewake_domains domains);
Mika Kuoppala59bad942015-01-16 11:34:40 +02002612void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +02002613 enum forcewake_domains domains);
Chris Wilsona6111f72015-04-07 16:21:02 +01002614/* Like above but the caller must manage the uncore.lock itself.
2615 * Must be used with I915_READ_FW and friends.
2616 */
2617void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
2618 enum forcewake_domains domains);
2619void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
2620 enum forcewake_domains domains);
Mika Kuoppala59bad942015-01-16 11:34:40 +02002621void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
Yu Zhangcf9d2892015-02-10 19:05:47 +08002622static inline bool intel_vgpu_active(struct drm_device *dev)
2623{
2624 return to_i915(dev)->vgpu.active;
2625}
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002626
Keith Packard7c463582008-11-04 02:03:27 -08002627void
Jani Nikula50227e12014-03-31 14:27:21 +03002628i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002629 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002630
2631void
Jani Nikula50227e12014-03-31 14:27:21 +03002632i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002633 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002634
Imre Deakf8b79e52014-03-04 19:23:07 +02002635void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2636void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
Daniel Vetter47339cd2014-09-30 10:56:46 +02002637void
2638ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2639void
2640ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2641void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2642 uint32_t interrupt_mask,
2643 uint32_t enabled_irq_mask);
2644#define ibx_enable_display_interrupt(dev_priv, bits) \
2645 ibx_display_interrupt_update((dev_priv), (bits), (bits))
2646#define ibx_disable_display_interrupt(dev_priv, bits) \
2647 ibx_display_interrupt_update((dev_priv), (bits), 0)
Imre Deakf8b79e52014-03-04 19:23:07 +02002648
Eric Anholt673a3942008-07-30 12:06:12 -07002649/* i915_gem.c */
Eric Anholt673a3942008-07-30 12:06:12 -07002650int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2651 struct drm_file *file_priv);
2652int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2653 struct drm_file *file_priv);
2654int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2655 struct drm_file *file_priv);
2656int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2657 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002658int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2659 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002660int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2661 struct drm_file *file_priv);
2662int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2663 struct drm_file *file_priv);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +01002664void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
2665 struct intel_engine_cs *ring);
2666void i915_gem_execbuffer_retire_commands(struct drm_device *dev,
2667 struct drm_file *file,
2668 struct intel_engine_cs *ring,
2669 struct drm_i915_gem_object *obj);
Oscar Mateoa83014d2014-07-24 17:04:21 +01002670int i915_gem_ringbuffer_submission(struct drm_device *dev,
2671 struct drm_file *file,
2672 struct intel_engine_cs *ring,
2673 struct intel_context *ctx,
2674 struct drm_i915_gem_execbuffer2 *args,
2675 struct list_head *vmas,
2676 struct drm_i915_gem_object *batch_obj,
2677 u64 exec_start, u32 flags);
Eric Anholt673a3942008-07-30 12:06:12 -07002678int i915_gem_execbuffer(struct drm_device *dev, void *data,
2679 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05002680int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2681 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002682int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2683 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07002684int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2685 struct drm_file *file);
2686int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2687 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002688int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2689 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002690int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2691 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002692int i915_gem_set_tiling(struct drm_device *dev, void *data,
2693 struct drm_file *file_priv);
2694int i915_gem_get_tiling(struct drm_device *dev, void *data,
2695 struct drm_file *file_priv);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002696int i915_gem_init_userptr(struct drm_device *dev);
2697int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2698 struct drm_file *file);
Eric Anholt5a125c32008-10-22 21:40:13 -07002699int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2700 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002701int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2702 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002703void i915_gem_load(struct drm_device *dev);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002704void *i915_gem_object_alloc(struct drm_device *dev);
2705void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01002706void i915_gem_object_init(struct drm_i915_gem_object *obj,
2707 const struct drm_i915_gem_object_ops *ops);
Chris Wilson05394f32010-11-08 19:18:58 +00002708struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2709 size_t size);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08002710void i915_init_vm(struct drm_i915_private *dev_priv,
2711 struct i915_address_space *vm);
Eric Anholt673a3942008-07-30 12:06:12 -07002712void i915_gem_free_object(struct drm_gem_object *obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07002713void i915_gem_vma_destroy(struct i915_vma *vma);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002714
Daniel Vetter08755462015-04-20 09:04:05 -07002715/* Flags used by pin/bind&friends. */
2716#define PIN_MAPPABLE (1<<0)
2717#define PIN_NONBLOCK (1<<1)
2718#define PIN_GLOBAL (1<<2)
2719#define PIN_OFFSET_BIAS (1<<3)
2720#define PIN_USER (1<<4)
2721#define PIN_UPDATE (1<<5)
Chris Wilsond23db882014-05-23 08:48:08 +02002722#define PIN_OFFSET_MASK (~4095)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002723int __must_check
2724i915_gem_object_pin(struct drm_i915_gem_object *obj,
2725 struct i915_address_space *vm,
2726 uint32_t alignment,
2727 uint64_t flags);
2728int __must_check
2729i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
2730 const struct i915_ggtt_view *view,
2731 uint32_t alignment,
2732 uint64_t flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002733
2734int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2735 u32 flags);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002736int __must_check i915_vma_unbind(struct i915_vma *vma);
Chris Wilsondd624af2013-01-15 12:39:35 +00002737int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
Paulo Zanoni48018a52013-12-13 15:22:31 -02002738void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
Chris Wilson05394f32010-11-08 19:18:58 +00002739void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002740
Brad Volkin4c914c02014-02-18 10:15:45 -08002741int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2742 int *needs_clflush);
2743
Chris Wilson37e680a2012-06-07 15:38:42 +01002744int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
Chris Wilsonee286372015-04-07 16:20:25 +01002745
2746static inline int __sg_page_count(struct scatterlist *sg)
Chris Wilson9da3da62012-06-01 15:20:22 +01002747{
Chris Wilsonee286372015-04-07 16:20:25 +01002748 return sg->length >> PAGE_SHIFT;
Chris Wilson9da3da62012-06-01 15:20:22 +01002749}
Chris Wilsonee286372015-04-07 16:20:25 +01002750
2751static inline struct page *
2752i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2753{
2754 if (WARN_ON(n >= obj->base.size >> PAGE_SHIFT))
2755 return NULL;
2756
2757 if (n < obj->get_page.last) {
2758 obj->get_page.sg = obj->pages->sgl;
2759 obj->get_page.last = 0;
2760 }
2761
2762 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
2763 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
2764 if (unlikely(sg_is_chain(obj->get_page.sg)))
2765 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
2766 }
2767
2768 return nth_page(sg_page(obj->get_page.sg), n - obj->get_page.last);
2769}
2770
Chris Wilsona5570172012-09-04 21:02:54 +01002771static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2772{
2773 BUG_ON(obj->pages == NULL);
2774 obj->pages_pin_count++;
2775}
2776static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2777{
2778 BUG_ON(obj->pages_pin_count == 0);
2779 obj->pages_pin_count--;
2780}
2781
Chris Wilson54cf91d2010-11-25 18:00:26 +00002782int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawsky2911a352012-04-05 14:47:36 -07002783int i915_gem_object_sync(struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002784 struct intel_engine_cs *to);
Ben Widawskye2d05a82013-09-24 09:57:58 -07002785void i915_vma_move_to_active(struct i915_vma *vma,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002786 struct intel_engine_cs *ring);
Dave Airlieff72145b2011-02-07 12:16:14 +10002787int i915_gem_dumb_create(struct drm_file *file_priv,
2788 struct drm_device *dev,
2789 struct drm_mode_create_dumb *args);
Dave Airlieda6b51d2014-12-24 13:11:17 +10002790int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2791 uint32_t handle, uint64_t *offset);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002792/**
2793 * Returns true if seq1 is later than seq2.
2794 */
2795static inline bool
2796i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2797{
2798 return (int32_t)(seq1 - seq2) >= 0;
2799}
2800
John Harrison1b5a4332014-11-24 18:49:42 +00002801static inline bool i915_gem_request_completed(struct drm_i915_gem_request *req,
2802 bool lazy_coherency)
2803{
2804 u32 seqno;
2805
2806 BUG_ON(req == NULL);
2807
2808 seqno = req->ring->get_seqno(req->ring, lazy_coherency);
2809
2810 return i915_seqno_passed(seqno, req->seqno);
2811}
2812
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002813int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2814int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson06d98132012-04-17 15:31:24 +01002815int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002816int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00002817
Daniel Vetterd8ffa602014-05-13 12:11:26 +02002818bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
2819void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002820
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002821struct drm_i915_gem_request *
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002822i915_gem_find_active_request(struct intel_engine_cs *ring);
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002823
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002824bool i915_gem_retire_requests(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002825void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
Daniel Vetter33196de2012-11-14 17:14:05 +01002826int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
Daniel Vetterd6b2c792012-07-04 22:54:13 +02002827 bool interruptible);
John Harrisonb6660d52014-11-24 18:49:30 +00002828int __must_check i915_gem_check_olr(struct drm_i915_gem_request *req);
Sourab Gupta84c33a62014-06-02 16:47:17 +05302829
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002830static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2831{
2832 return unlikely(atomic_read(&error->reset_counter)
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002833 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002834}
2835
2836static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2837{
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002838 return atomic_read(&error->reset_counter) & I915_WEDGED;
2839}
2840
2841static inline u32 i915_reset_count(struct i915_gpu_error *error)
2842{
2843 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002844}
Chris Wilsona71d8d92012-02-15 11:25:36 +00002845
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02002846static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2847{
2848 return dev_priv->gpu_error.stop_rings == 0 ||
2849 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2850}
2851
2852static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2853{
2854 return dev_priv->gpu_error.stop_rings == 0 ||
2855 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2856}
2857
Chris Wilson069efc12010-09-30 16:53:18 +01002858void i915_gem_reset(struct drm_device *dev);
Chris Wilson000433b2013-08-08 14:41:09 +01002859bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
Chris Wilson1070a422012-04-24 15:47:41 +01002860int __must_check i915_gem_init(struct drm_device *dev);
Oscar Mateoa83014d2014-07-24 17:04:21 +01002861int i915_gem_init_rings(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002862int __must_check i915_gem_init_hw(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002863int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002864void i915_gem_init_swizzling(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002865void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002866int __must_check i915_gpu_idle(struct drm_device *dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01002867int __must_check i915_gem_suspend(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002868int __i915_add_request(struct intel_engine_cs *ring,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002869 struct drm_file *file,
John Harrison9400ae52014-11-24 18:49:36 +00002870 struct drm_i915_gem_object *batch_obj);
2871#define i915_add_request(ring) \
2872 __i915_add_request(ring, NULL, NULL)
John Harrison9c654812014-11-24 18:49:35 +00002873int __i915_wait_request(struct drm_i915_gem_request *req,
Ander Conselvan de Oliveira16e9a212014-11-06 09:26:38 +02002874 unsigned reset_counter,
2875 bool interruptible,
2876 s64 *timeout,
Chris Wilson2e1b8732015-04-27 13:41:22 +01002877 struct intel_rps_client *rps);
Daniel Vettera4b3a572014-11-26 14:17:05 +01002878int __must_check i915_wait_request(struct drm_i915_gem_request *req);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002879int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00002880int __must_check
Chris Wilson2e2f3512015-04-27 13:41:14 +01002881i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
2882 bool readonly);
2883int __must_check
Chris Wilson20217462010-11-23 15:26:33 +00002884i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2885 bool write);
2886int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02002887i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2888int __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002889i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2890 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00002891 struct intel_engine_cs *pipelined,
2892 const struct i915_ggtt_view *view);
2893void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
2894 const struct i915_ggtt_view *view);
Chris Wilson00731152014-05-21 12:42:56 +01002895int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01002896 int align);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002897int i915_gem_open(struct drm_device *dev, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00002898void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002899
Chris Wilson467cffb2011-03-07 10:42:03 +00002900uint32_t
Imre Deak0fa87792013-01-07 21:47:35 +02002901i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
2902uint32_t
Imre Deakd8651102013-01-07 21:47:33 +02002903i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2904 int tiling_mode, bool fenced);
Chris Wilson467cffb2011-03-07 10:42:03 +00002905
Chris Wilsone4ffd172011-04-04 09:44:39 +01002906int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2907 enum i915_cache_level cache_level);
2908
Daniel Vetter1286ff72012-05-10 15:25:09 +02002909struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2910 struct dma_buf *dma_buf);
2911
2912struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2913 struct drm_gem_object *gem_obj, int flags);
2914
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002915void i915_gem_restore_fences(struct drm_device *dev);
2916
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002917unsigned long
2918i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002919 const struct i915_ggtt_view *view);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002920unsigned long
2921i915_gem_obj_offset(struct drm_i915_gem_object *o,
2922 struct i915_address_space *vm);
2923static inline unsigned long
2924i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *o)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002925{
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002926 return i915_gem_obj_ggtt_offset_view(o, &i915_ggtt_view_normal);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002927}
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002928
Ben Widawskya70a3142013-07-31 16:59:56 -07002929bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002930bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002931 const struct i915_ggtt_view *view);
Ben Widawskya70a3142013-07-31 16:59:56 -07002932bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002933 struct i915_address_space *vm);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002934
Ben Widawskya70a3142013-07-31 16:59:56 -07002935unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2936 struct i915_address_space *vm);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002937struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002938i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2939 struct i915_address_space *vm);
2940struct i915_vma *
2941i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
2942 const struct i915_ggtt_view *view);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002943
Ben Widawskyaccfef22013-08-14 11:38:35 +02002944struct i915_vma *
2945i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002946 struct i915_address_space *vm);
2947struct i915_vma *
2948i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
2949 const struct i915_ggtt_view *view);
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07002950
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002951static inline struct i915_vma *
2952i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
2953{
2954 return i915_gem_obj_to_ggtt_view(obj, &i915_ggtt_view_normal);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08002955}
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002956bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj);
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07002957
Ben Widawskya70a3142013-07-31 16:59:56 -07002958/* Some GGTT VM helpers */
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002959#define i915_obj_to_ggtt(obj) \
Ben Widawskya70a3142013-07-31 16:59:56 -07002960 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2961static inline bool i915_is_ggtt(struct i915_address_space *vm)
2962{
2963 struct i915_address_space *ggtt =
2964 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2965 return vm == ggtt;
2966}
2967
Daniel Vetter841cd772014-08-06 15:04:48 +02002968static inline struct i915_hw_ppgtt *
2969i915_vm_to_ppgtt(struct i915_address_space *vm)
2970{
2971 WARN_ON(i915_is_ggtt(vm));
2972
2973 return container_of(vm, struct i915_hw_ppgtt, base);
2974}
2975
2976
Ben Widawskya70a3142013-07-31 16:59:56 -07002977static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2978{
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002979 return i915_gem_obj_ggtt_bound_view(obj, &i915_ggtt_view_normal);
Ben Widawskya70a3142013-07-31 16:59:56 -07002980}
2981
2982static inline unsigned long
2983i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2984{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002985 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
Ben Widawskya70a3142013-07-31 16:59:56 -07002986}
Ben Widawskyc37e2202013-07-31 16:59:58 -07002987
2988static inline int __must_check
2989i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2990 uint32_t alignment,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002991 unsigned flags)
Ben Widawskyc37e2202013-07-31 16:59:58 -07002992{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002993 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
2994 alignment, flags | PIN_GLOBAL);
Ben Widawskyc37e2202013-07-31 16:59:58 -07002995}
Ben Widawskya70a3142013-07-31 16:59:56 -07002996
Daniel Vetterb2871102014-02-14 14:01:19 +01002997static inline int
2998i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2999{
3000 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
3001}
3002
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003003void i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
3004 const struct i915_ggtt_view *view);
3005static inline void
3006i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
3007{
3008 i915_gem_object_ggtt_unpin_view(obj, &i915_ggtt_view_normal);
3009}
Daniel Vetterb2871102014-02-14 14:01:19 +01003010
Ben Widawsky254f9652012-06-04 14:42:42 -07003011/* i915_gem_context.c */
Ben Widawsky8245be32013-11-06 13:56:29 -02003012int __must_check i915_gem_context_init(struct drm_device *dev);
Ben Widawsky254f9652012-06-04 14:42:42 -07003013void i915_gem_context_fini(struct drm_device *dev);
Ben Widawskyacce9ff2013-12-06 14:11:03 -08003014void i915_gem_context_reset(struct drm_device *dev);
Ben Widawskye422b882013-12-06 14:10:58 -08003015int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08003016int i915_gem_context_enable(struct drm_i915_private *dev_priv);
Ben Widawsky254f9652012-06-04 14:42:42 -07003017void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003018int i915_switch_context(struct intel_engine_cs *ring,
Oscar Mateo273497e2014-05-22 14:13:37 +01003019 struct intel_context *to);
3020struct intel_context *
Ben Widawsky41bde552013-12-06 14:11:21 -08003021i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
Mika Kuoppaladce32712013-04-30 13:30:33 +03003022void i915_gem_context_free(struct kref *ctx_ref);
Oscar Mateo8c8579172014-07-24 17:04:14 +01003023struct drm_i915_gem_object *
3024i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
Oscar Mateo273497e2014-05-22 14:13:37 +01003025static inline void i915_gem_context_reference(struct intel_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03003026{
Chris Wilson691e6412014-04-09 09:07:36 +01003027 kref_get(&ctx->ref);
Mika Kuoppaladce32712013-04-30 13:30:33 +03003028}
3029
Oscar Mateo273497e2014-05-22 14:13:37 +01003030static inline void i915_gem_context_unreference(struct intel_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03003031{
Chris Wilson691e6412014-04-09 09:07:36 +01003032 kref_put(&ctx->ref, i915_gem_context_free);
Mika Kuoppaladce32712013-04-30 13:30:33 +03003033}
3034
Oscar Mateo273497e2014-05-22 14:13:37 +01003035static inline bool i915_gem_context_is_default(const struct intel_context *c)
Mika Kuoppala3fac8972014-01-30 16:05:48 +02003036{
Oscar Mateo821d66d2014-07-03 16:28:00 +01003037 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02003038}
3039
Ben Widawsky84624812012-06-04 14:42:54 -07003040int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
3041 struct drm_file *file);
3042int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
3043 struct drm_file *file);
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08003044int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
3045 struct drm_file *file_priv);
3046int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3047 struct drm_file *file_priv);
Daniel Vetter1286ff72012-05-10 15:25:09 +02003048
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003049/* i915_gem_evict.c */
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07003050int __must_check i915_gem_evict_something(struct drm_device *dev,
3051 struct i915_address_space *vm,
3052 int min_size,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003053 unsigned alignment,
3054 unsigned cache_level,
Chris Wilsond23db882014-05-23 08:48:08 +02003055 unsigned long start,
3056 unsigned long end,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003057 unsigned flags);
Ben Widawsky68c8c172013-09-11 14:57:50 -07003058int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
Chris Wilson6c085a72012-08-20 11:40:46 +02003059int i915_gem_evict_everything(struct drm_device *dev);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003060
Ben Widawsky0260c422014-03-22 22:47:21 -07003061/* belongs in i915_gem_gtt.h */
Eric Anholt673a3942008-07-30 12:06:12 -07003062static inline void i915_gem_chipset_flush(struct drm_device *dev)
3063{
Chris Wilson05394f32010-11-08 19:18:58 +00003064 if (INTEL_INFO(dev)->gen < 6)
3065 intel_gtt_chipset_flush();
Chris Wilson9797fbf2012-04-24 15:47:39 +01003066}
Ben Widawsky246cbfb2013-12-06 14:11:14 -08003067
Chris Wilson9797fbf2012-04-24 15:47:39 +01003068/* i915_gem_stolen.c */
3069int i915_gem_init_stolen(struct drm_device *dev);
Ben Widawsky5e59f712014-06-30 10:41:24 -07003070int i915_gem_stolen_setup_compression(struct drm_device *dev, int size, int fb_cpp);
Chris Wilson11be49e2012-11-15 11:32:20 +00003071void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003072void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00003073struct drm_i915_gem_object *
3074i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08003075struct drm_i915_gem_object *
3076i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3077 u32 stolen_offset,
3078 u32 gtt_offset,
3079 u32 size);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003080
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003081/* i915_gem_shrinker.c */
3082unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
3083 long target,
3084 unsigned flags);
3085#define I915_SHRINK_PURGEABLE 0x1
3086#define I915_SHRINK_UNBOUND 0x2
3087#define I915_SHRINK_BOUND 0x4
3088unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3089void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
3090
3091
Eric Anholt673a3942008-07-30 12:06:12 -07003092/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01003093static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00003094{
Jani Nikula50227e12014-03-31 14:27:21 +03003095 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsone9b73c62012-12-03 21:03:14 +00003096
3097 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3098 obj->tiling_mode != I915_TILING_NONE;
3099}
3100
Eric Anholt673a3942008-07-30 12:06:12 -07003101void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
Eric Anholt280b7132009-03-12 16:56:27 -07003102void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
3103void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003104
3105/* i915_gem_debug.c */
Chris Wilson23bc5982010-09-29 16:10:57 +01003106#if WATCH_LISTS
3107int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003108#else
Chris Wilson23bc5982010-09-29 16:10:57 +01003109#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07003110#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07003111
Ben Gamari20172632009-02-17 20:08:50 -05003112/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04003113int i915_debugfs_init(struct drm_minor *minor);
3114void i915_debugfs_cleanup(struct drm_minor *minor);
Daniel Vetterf8c168f2013-10-16 11:49:58 +02003115#ifdef CONFIG_DEBUG_FS
Jani Nikula249e87d2015-04-10 16:59:32 +03003116int i915_debugfs_connector_add(struct drm_connector *connector);
Damien Lespiau07144422013-10-15 18:55:40 +01003117void intel_display_crc_init(struct drm_device *dev);
3118#else
Daniel Vetter101057f2015-07-13 09:23:19 +02003119static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3120{ return 0; }
Daniel Vetterf8c168f2013-10-16 11:49:58 +02003121static inline void intel_display_crc_init(struct drm_device *dev) {}
Damien Lespiau07144422013-10-15 18:55:40 +01003122#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03003123
3124/* i915_gpu_error.c */
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003125__printf(2, 3)
3126void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Mika Kuoppalafc16b482013-06-06 15:18:39 +03003127int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3128 const struct i915_error_state_file_priv *error);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003129int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003130 struct drm_i915_private *i915,
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003131 size_t count, loff_t pos);
3132static inline void i915_error_state_buf_release(
3133 struct drm_i915_error_state_buf *eb)
3134{
3135 kfree(eb->buf);
3136}
Mika Kuoppala58174462014-02-25 17:11:26 +02003137void i915_capture_error_state(struct drm_device *dev, bool wedge,
3138 const char *error_msg);
Mika Kuoppala84734a02013-07-12 16:50:57 +03003139void i915_error_state_get(struct drm_device *dev,
3140 struct i915_error_state_file_priv *error_priv);
3141void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3142void i915_destroy_error_state(struct drm_device *dev);
3143
3144void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003145const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
Ben Gamari20172632009-02-17 20:08:50 -05003146
Brad Volkin351e3db2014-02-18 10:15:46 -08003147/* i915_cmd_parser.c */
Brad Volkind728c8e2014-02-18 10:15:56 -08003148int i915_cmd_parser_get_version(void);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003149int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
3150void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
3151bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
3152int i915_parse_cmds(struct intel_engine_cs *ring,
Brad Volkin351e3db2014-02-18 10:15:46 -08003153 struct drm_i915_gem_object *batch_obj,
Brad Volkin78a42372014-12-11 12:13:09 -08003154 struct drm_i915_gem_object *shadow_batch_obj,
Brad Volkin351e3db2014-02-18 10:15:46 -08003155 u32 batch_start_offset,
Brad Volkinb9ffd802014-12-11 12:13:10 -08003156 u32 batch_len,
Brad Volkin351e3db2014-02-18 10:15:46 -08003157 bool is_master);
3158
Jesse Barnes317c35d2008-08-25 15:11:06 -07003159/* i915_suspend.c */
3160extern int i915_save_state(struct drm_device *dev);
3161extern int i915_restore_state(struct drm_device *dev);
3162
Ben Widawsky0136db582012-04-10 21:17:01 -07003163/* i915_sysfs.c */
3164void i915_setup_sysfs(struct drm_device *dev_priv);
3165void i915_teardown_sysfs(struct drm_device *dev_priv);
3166
Chris Wilsonf899fc62010-07-20 15:44:45 -07003167/* intel_i2c.c */
3168extern int intel_setup_gmbus(struct drm_device *dev);
3169extern void intel_teardown_gmbus(struct drm_device *dev);
Jani Nikula88ac7932015-03-27 00:20:22 +02003170extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3171 unsigned int pin);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08003172
Jani Nikula0184df42015-03-27 00:20:20 +02003173extern struct i2c_adapter *
3174intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
Chris Wilsone957d772010-09-24 12:52:03 +01003175extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3176extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02003177static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01003178{
3179 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3180}
Chris Wilsonf899fc62010-07-20 15:44:45 -07003181extern void intel_i2c_reset(struct drm_device *dev);
3182
Chris Wilson3b617962010-08-24 09:02:58 +01003183/* intel_opregion.c */
Chris Wilson44834a62010-08-19 16:09:23 +01003184#ifdef CONFIG_ACPI
Lv Zheng27d50c82013-12-06 16:52:05 +08003185extern int intel_opregion_setup(struct drm_device *dev);
Chris Wilson44834a62010-08-19 16:09:23 +01003186extern void intel_opregion_init(struct drm_device *dev);
3187extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01003188extern void intel_opregion_asle_intr(struct drm_device *dev);
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003189extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3190 bool enable);
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003191extern int intel_opregion_notify_adapter(struct drm_device *dev,
3192 pci_power_t state);
Len Brown65e082c2008-10-24 17:18:10 -04003193#else
Lv Zheng27d50c82013-12-06 16:52:05 +08003194static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
Chris Wilson44834a62010-08-19 16:09:23 +01003195static inline void intel_opregion_init(struct drm_device *dev) { return; }
3196static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01003197static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003198static inline int
3199intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3200{
3201 return 0;
3202}
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003203static inline int
3204intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
3205{
3206 return 0;
3207}
Len Brown65e082c2008-10-24 17:18:10 -04003208#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01003209
Jesse Barnes723bfd72010-10-07 16:01:13 -07003210/* intel_acpi.c */
3211#ifdef CONFIG_ACPI
3212extern void intel_register_dsm_handler(void);
3213extern void intel_unregister_dsm_handler(void);
3214#else
3215static inline void intel_register_dsm_handler(void) { return; }
3216static inline void intel_unregister_dsm_handler(void) { return; }
3217#endif /* CONFIG_ACPI */
3218
Jesse Barnes79e53942008-11-07 14:24:08 -08003219/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02003220extern void intel_modeset_init_hw(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003221extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01003222extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003223extern void intel_modeset_cleanup(struct drm_device *dev);
Imre Deak4932e2c2014-02-11 17:12:48 +02003224extern void intel_connector_unregister(struct intel_connector *);
Dave Airlie28d52042009-09-21 14:33:58 +10003225extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01003226extern void intel_modeset_setup_hw_state(struct drm_device *dev,
3227 bool force_restore);
Daniel Vetter44cec742013-01-25 17:53:21 +01003228extern void i915_redisable_vga(struct drm_device *dev);
Imre Deak04098752014-02-18 00:02:16 +02003229extern void i915_redisable_vga_power_on(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07003230extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Paulo Zanonidde86e22012-12-01 12:04:25 -02003231extern void intel_init_pch_refclk(struct drm_device *dev);
Ville Syrjäläffe02b42015-02-02 19:09:50 +02003232extern void intel_set_rps(struct drm_device *dev, u8 val);
Imre Deak5209b1f2014-07-01 12:36:17 +03003233extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3234 bool enable);
Akshay Joshi0206e352011-08-16 15:34:10 -04003235extern void intel_detect_pch(struct drm_device *dev);
3236extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
Ben Widawsky0136db582012-04-10 21:17:01 -07003237extern int intel_enable_rc6(const struct drm_device *dev);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08003238
Ben Widawsky2911a352012-04-05 14:47:36 -07003239extern bool i915_semaphore_is_enabled(struct drm_device *dev);
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07003240int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3241 struct drm_file *file);
Mika Kuoppalab6359912013-10-30 15:44:16 +02003242int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
3243 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07003244
Chris Wilson6ef3d422010-08-04 20:26:07 +01003245/* overlay */
3246extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003247extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3248 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003249
3250extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003251extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003252 struct drm_device *dev,
3253 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01003254
Tom O'Rourke151a49d2014-11-13 18:50:10 -08003255int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3256int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003257
3258/* intel_sideband.c */
Deepak S707b6e32015-01-16 20:42:17 +05303259u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3260void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
Jani Nikula64936252013-05-22 15:36:20 +03003261u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Jani Nikulae9f882a2013-08-27 15:12:14 +03003262u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
3263void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3264u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3265void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3266u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3267void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnesf3419152013-11-04 11:52:44 -08003268u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3269void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jani Nikulae9f882a2013-08-27 15:12:14 +03003270u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
3271void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003272u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3273void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003274u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3275 enum intel_sbi_destination destination);
3276void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3277 enum intel_sbi_destination destination);
Shobhit Kumare9fe51c2013-12-10 12:14:55 +05303278u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3279void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003280
Ville Syrjälä616bc822015-01-23 21:04:25 +02003281int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3282int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
Deepak Sc8d9a592013-11-23 14:55:42 +05303283
Ben Widawsky0b274482013-10-04 21:22:51 -07003284#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3285#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00003286
Ben Widawsky0b274482013-10-04 21:22:51 -07003287#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3288#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3289#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3290#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003291
Ben Widawsky0b274482013-10-04 21:22:51 -07003292#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3293#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3294#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3295#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003296
Chris Wilson698b3132014-03-21 13:16:43 +00003297/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3298 * will be implemented using 2 32-bit writes in an arbitrary order with
3299 * an arbitrary delay between them. This can cause the hardware to
3300 * act upon the intermediate value, possibly leading to corruption and
3301 * machine death. You have been warned.
3302 */
Ben Widawsky0b274482013-10-04 21:22:51 -07003303#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3304#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08003305
Chris Wilson50877442014-03-21 12:41:53 +00003306#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003307 u32 upper, lower, tmp; \
3308 tmp = I915_READ(upper_reg); \
3309 do { \
3310 upper = tmp; \
3311 lower = I915_READ(lower_reg); \
3312 tmp = I915_READ(upper_reg); \
3313 } while (upper != tmp); \
3314 (u64)upper << 32 | lower; })
Chris Wilson50877442014-03-21 12:41:53 +00003315
Zou Nan haicae58522010-11-09 17:17:32 +08003316#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3317#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3318
Chris Wilsona6111f72015-04-07 16:21:02 +01003319/* These are untraced mmio-accessors that are only valid to be used inside
3320 * criticial sections inside IRQ handlers where forcewake is explicitly
3321 * controlled.
3322 * Think twice, and think again, before using these.
3323 * Note: Should only be used between intel_uncore_forcewake_irqlock() and
3324 * intel_uncore_forcewake_irqunlock().
3325 */
3326#define I915_READ_FW(reg__) readl(dev_priv->regs + (reg__))
3327#define I915_WRITE_FW(reg__, val__) writel(val__, dev_priv->regs + (reg__))
3328#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3329
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003330/* "Broadcast RGB" property */
3331#define INTEL_BROADCAST_RGB_AUTO 0
3332#define INTEL_BROADCAST_RGB_FULL 1
3333#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08003334
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003335static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
3336{
Sonika Jindal92e23b92014-07-21 15:23:40 +05303337 if (IS_VALLEYVIEW(dev))
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003338 return VLV_VGACNTRL;
Sonika Jindal92e23b92014-07-21 15:23:40 +05303339 else if (INTEL_INFO(dev)->gen >= 5)
3340 return CPU_VGACNTRL;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003341 else
3342 return VGACNTRL;
3343}
3344
Ville Syrjälä2bb46292013-02-22 16:12:51 +02003345static inline void __user *to_user_ptr(u64 address)
3346{
3347 return (void __user *)(uintptr_t)address;
3348}
3349
Imre Deakdf977292013-05-21 20:03:17 +03003350static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3351{
3352 unsigned long j = msecs_to_jiffies(m);
3353
3354 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3355}
3356
Daniel Vetter7bd0e222014-12-04 11:12:54 +01003357static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3358{
3359 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3360}
3361
Imre Deakdf977292013-05-21 20:03:17 +03003362static inline unsigned long
3363timespec_to_jiffies_timeout(const struct timespec *value)
3364{
3365 unsigned long j = timespec_to_jiffies(value);
3366
3367 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3368}
3369
Paulo Zanonidce56b32013-12-19 14:29:40 -02003370/*
3371 * If you need to wait X milliseconds between events A and B, but event B
3372 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3373 * when event A happened, then just before event B you call this function and
3374 * pass the timestamp as the first argument, and X as the second argument.
3375 */
3376static inline void
3377wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3378{
Imre Deakec5e0cf2014-01-29 13:25:40 +02003379 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
Paulo Zanonidce56b32013-12-19 14:29:40 -02003380
3381 /*
3382 * Don't re-read the value of "jiffies" every time since it may change
3383 * behind our back and break the math.
3384 */
3385 tmp_jiffies = jiffies;
3386 target_jiffies = timestamp_jiffies +
3387 msecs_to_jiffies_timeout(to_wait_ms);
3388
3389 if (time_after(target_jiffies, tmp_jiffies)) {
Imre Deakec5e0cf2014-01-29 13:25:40 +02003390 remaining_jiffies = target_jiffies - tmp_jiffies;
3391 while (remaining_jiffies)
3392 remaining_jiffies =
3393 schedule_timeout_uninterruptible(remaining_jiffies);
Paulo Zanonidce56b32013-12-19 14:29:40 -02003394 }
3395}
3396
John Harrison581c26e82014-11-24 18:49:39 +00003397static inline void i915_trace_irq_get(struct intel_engine_cs *ring,
3398 struct drm_i915_gem_request *req)
3399{
3400 if (ring->trace_irq_req == NULL && ring->irq_get(ring))
3401 i915_gem_request_assign(&ring->trace_irq_req, req);
3402}
3403
Linus Torvalds1da177e2005-04-16 15:20:36 -07003404#endif