blob: 2009ba5163346882ac83ab0f33d32b7e7ba2a18d [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
Tvrtko Ursulin93b81f52015-02-10 17:16:05 +000034#include <uapi/drm/drm_fourcc.h>
Chris Wilsone9b73c62012-12-03 21:03:14 +000035
Jesse Barnes585fb112008-07-29 11:54:06 -070036#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080038#include "intel_ringbuffer.h"
Oscar Mateob20385f2014-07-24 17:04:10 +010039#include "intel_lrc.h"
Ben Widawsky0260c422014-03-22 22:47:21 -070040#include "i915_gem_gtt.h"
Oscar Mateo564ddb22014-08-21 11:40:54 +010041#include "i915_gem_render_state.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070042#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070043#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010044#include <linux/i2c-algo-bit.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020045#include <drm/intel-gtt.h>
Daniel Vetterba8286f2014-09-11 07:43:25 +020046#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
Daniel Vetterd9fc9412014-09-23 15:46:53 +020047#include <drm/drm_gem.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020048#include <linux/backlight.h>
Chris Wilson5cc9ed42014-05-16 14:22:37 +010049#include <linux/hashtable.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070050#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020051#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010052#include <linux/pm_qos.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070053
Linus Torvalds1da177e2005-04-16 15:20:36 -070054/* General customization:
55 */
56
Linus Torvalds1da177e2005-04-16 15:20:36 -070057#define DRIVER_NAME "i915"
58#define DRIVER_DESC "Intel Graphics"
Daniel Vetterfbb35c12015-06-19 21:17:42 +020059#define DRIVER_DATE "20150619"
Linus Torvalds1da177e2005-04-16 15:20:36 -070060
Mika Kuoppalac883ef12014-10-28 17:32:30 +020061#undef WARN_ON
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010062/* Many gcc seem to no see through this and fall over :( */
63#if 0
64#define WARN_ON(x) ({ \
65 bool __i915_warn_cond = (x); \
66 if (__builtin_constant_p(__i915_warn_cond)) \
67 BUILD_BUG_ON(__i915_warn_cond); \
68 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
69#else
70#define WARN_ON(x) WARN((x), "WARN_ON(" #x ")")
71#endif
72
Jani Nikulacd9bfac2015-03-12 13:01:12 +020073#undef WARN_ON_ONCE
74#define WARN_ON_ONCE(x) WARN_ONCE((x), "WARN_ON_ONCE(" #x ")")
75
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010076#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
77 (long) (x), __func__);
Mika Kuoppalac883ef12014-10-28 17:32:30 +020078
Rob Clarke2c719b2014-12-15 13:56:32 -050079/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
80 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
81 * which may not necessarily be a user visible problem. This will either
82 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
83 * enable distros and users to tailor their preferred amount of i915 abrt
84 * spam.
85 */
86#define I915_STATE_WARN(condition, format...) ({ \
87 int __ret_warn_on = !!(condition); \
88 if (unlikely(__ret_warn_on)) { \
89 if (i915.verbose_state_checks) \
Jani Nikula2f3408c2015-01-12 15:45:31 +020090 WARN(1, format); \
Rob Clarke2c719b2014-12-15 13:56:32 -050091 else \
92 DRM_ERROR(format); \
93 } \
94 unlikely(__ret_warn_on); \
95})
96
97#define I915_STATE_WARN_ON(condition) ({ \
98 int __ret_warn_on = !!(condition); \
99 if (unlikely(__ret_warn_on)) { \
100 if (i915.verbose_state_checks) \
Jani Nikula2f3408c2015-01-12 15:45:31 +0200101 WARN(1, "WARN_ON(" #condition ")\n"); \
Rob Clarke2c719b2014-12-15 13:56:32 -0500102 else \
103 DRM_ERROR("WARN_ON(" #condition ")\n"); \
104 } \
105 unlikely(__ret_warn_on); \
106})
Jesse Barnes317c35d2008-08-25 15:11:06 -0700107
108enum pipe {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800109 INVALID_PIPE = -1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200110 PIPE_A = 0,
111 PIPE_B,
Jesse Barnes317c35d2008-08-25 15:11:06 -0700112 PIPE_C,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800113 _PIPE_EDP,
Jesse Barnes317c35d2008-08-25 15:11:06 -0700114 I915_MAX_PIPES = _PIPE_EDP
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200115};
116#define pipe_name(p) ((p) + 'A')
117
118enum transcoder {
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200119 TRANSCODER_A = 0,
120 TRANSCODER_B,
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200121 TRANSCODER_C,
122 TRANSCODER_EDP,
123 I915_MAX_TRANSCODERS
Damien Lespiau84139d12014-03-28 00:18:32 +0530124};
125#define transcoder_name(t) ((t) + 'A')
126
127/*
128 * This is the maximum (across all platforms) number of planes (primary +
129 * sprites) that can be active at the same time on one pipe.
130 *
131 * This value doesn't count the cursor plane.
Jesse Barnes80824002009-09-10 15:28:06 -0700132 */
Damien Lespiau8232edb2015-03-17 11:39:35 +0200133#define I915_MAX_PLANES 4
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134
Jesse Barnes80824002009-09-10 15:28:06 -0700135enum plane {
136 PLANE_A = 0,
137 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800138 PLANE_C,
Jesse Barnes80824002009-09-10 15:28:06 -0700139};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800140#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -0800141
Damien Lespiaud615a162014-03-03 17:31:48 +0000142#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
Ville Syrjälä06da8da2013-04-17 17:48:51 +0300143
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300144enum port {
145 PORT_A = 0,
146 PORT_B,
147 PORT_C,
148 PORT_D,
149 PORT_E,
150 I915_MAX_PORTS
151};
152#define port_name(p) ((p) + 'A')
153
Chon Ming Leea09cadd2014-04-09 13:28:14 +0300154#define I915_NUM_PHYS_VLV 2
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800155
156enum dpio_channel {
157 DPIO_CH0,
158 DPIO_CH1
159};
160
161enum dpio_phy {
162 DPIO_PHY0,
163 DPIO_PHY1
164};
165
Paulo Zanonib97186f2013-05-03 12:15:36 -0300166enum intel_display_power_domain {
167 POWER_DOMAIN_PIPE_A,
168 POWER_DOMAIN_PIPE_B,
169 POWER_DOMAIN_PIPE_C,
170 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
171 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
172 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
173 POWER_DOMAIN_TRANSCODER_A,
174 POWER_DOMAIN_TRANSCODER_B,
175 POWER_DOMAIN_TRANSCODER_C,
Imre Deakf52e3532013-10-16 17:25:48 +0300176 POWER_DOMAIN_TRANSCODER_EDP,
Imre Deak319be8a2014-03-04 19:22:57 +0200177 POWER_DOMAIN_PORT_DDI_A_2_LANES,
178 POWER_DOMAIN_PORT_DDI_A_4_LANES,
179 POWER_DOMAIN_PORT_DDI_B_2_LANES,
180 POWER_DOMAIN_PORT_DDI_B_4_LANES,
181 POWER_DOMAIN_PORT_DDI_C_2_LANES,
182 POWER_DOMAIN_PORT_DDI_C_4_LANES,
183 POWER_DOMAIN_PORT_DDI_D_2_LANES,
184 POWER_DOMAIN_PORT_DDI_D_4_LANES,
185 POWER_DOMAIN_PORT_DSI,
186 POWER_DOMAIN_PORT_CRT,
187 POWER_DOMAIN_PORT_OTHER,
Ville Syrjäläcdf8dd72013-09-16 17:38:30 +0300188 POWER_DOMAIN_VGA,
Imre Deakfbeeaa22013-11-25 17:15:28 +0200189 POWER_DOMAIN_AUDIO,
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -0300190 POWER_DOMAIN_PLLS,
Satheeshakrishna M14071212015-01-16 15:57:51 +0000191 POWER_DOMAIN_AUX_A,
192 POWER_DOMAIN_AUX_B,
193 POWER_DOMAIN_AUX_C,
194 POWER_DOMAIN_AUX_D,
Imre Deakbaa70702013-10-25 17:36:48 +0300195 POWER_DOMAIN_INIT,
Imre Deakbddc7642013-10-16 17:25:49 +0300196
197 POWER_DOMAIN_NUM,
Paulo Zanonib97186f2013-05-03 12:15:36 -0300198};
199
200#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
201#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
202 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
Imre Deakf52e3532013-10-16 17:25:48 +0300203#define POWER_DOMAIN_TRANSCODER(tran) \
204 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
205 (tran) + POWER_DOMAIN_TRANSCODER_A)
Paulo Zanonib97186f2013-05-03 12:15:36 -0300206
Egbert Eich1d843f92013-02-25 12:06:49 -0500207enum hpd_pin {
208 HPD_NONE = 0,
209 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
210 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
211 HPD_CRT,
212 HPD_SDVO_B,
213 HPD_SDVO_C,
214 HPD_PORT_B,
215 HPD_PORT_C,
216 HPD_PORT_D,
217 HPD_NUM_PINS
218};
219
Jani Nikulac91711f2015-05-28 15:43:48 +0300220#define for_each_hpd_pin(__pin) \
221 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
222
Jani Nikula5fcece82015-05-27 15:03:42 +0300223struct i915_hotplug {
224 struct work_struct hotplug_work;
225
226 struct {
227 unsigned long last_jiffies;
228 int count;
229 enum {
230 HPD_ENABLED = 0,
231 HPD_DISABLED = 1,
232 HPD_MARK_DISABLED = 2
233 } state;
234 } stats[HPD_NUM_PINS];
235 u32 event_bits;
236 struct delayed_work reenable_work;
237
238 struct intel_digital_port *irq_port[I915_MAX_PORTS];
239 u32 long_port_mask;
240 u32 short_port_mask;
241 struct work_struct dig_port_work;
242
243 /*
244 * if we get a HPD irq from DP and a HPD irq from non-DP
245 * the non-DP HPD could block the workqueue on a mode config
246 * mutex getting, that userspace may have taken. However
247 * userspace is waiting on the DP workqueue to run which is
248 * blocked behind the non-DP one.
249 */
250 struct workqueue_struct *dp_wq;
251};
252
Chris Wilson2a2d5482012-12-03 11:49:06 +0000253#define I915_GEM_GPU_DOMAINS \
254 (I915_GEM_DOMAIN_RENDER | \
255 I915_GEM_DOMAIN_SAMPLER | \
256 I915_GEM_DOMAIN_COMMAND | \
257 I915_GEM_DOMAIN_INSTRUCTION | \
258 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700259
Damien Lespiau055e3932014-08-18 13:49:10 +0100260#define for_each_pipe(__dev_priv, __p) \
261 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
Damien Lespiaudd740782015-02-28 14:54:08 +0000262#define for_each_plane(__dev_priv, __pipe, __p) \
263 for ((__p) = 0; \
264 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
265 (__p)++)
Damien Lespiau3bdcfc02015-02-28 14:54:09 +0000266#define for_each_sprite(__dev_priv, __p, __s) \
267 for ((__s) = 0; \
268 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
269 (__s)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800270
Damien Lespiaud79b8142014-05-13 23:32:23 +0100271#define for_each_crtc(dev, crtc) \
272 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
273
Maarten Lankhorst27321ae2015-04-21 17:12:52 +0300274#define for_each_intel_plane(dev, intel_plane) \
275 list_for_each_entry(intel_plane, \
276 &dev->mode_config.plane_list, \
277 base.head)
278
Damien Lespiaud063ae42014-05-13 23:32:21 +0100279#define for_each_intel_crtc(dev, intel_crtc) \
280 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
281
Damien Lespiaub2784e12014-08-05 11:29:37 +0100282#define for_each_intel_encoder(dev, intel_encoder) \
283 list_for_each_entry(intel_encoder, \
284 &(dev)->mode_config.encoder_list, \
285 base.head)
286
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +0200287#define for_each_intel_connector(dev, intel_connector) \
288 list_for_each_entry(intel_connector, \
289 &dev->mode_config.connector_list, \
290 base.head)
291
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200292#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
293 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
294 if ((intel_encoder)->base.crtc == (__crtc))
295
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800296#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
297 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
298 if ((intel_connector)->base.encoder == (__encoder))
299
Borun Fub04c5bd2014-07-12 10:02:27 +0530300#define for_each_power_domain(domain, mask) \
301 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
302 if ((1 << (domain)) & (mask))
303
Daniel Vettere7b903d2013-06-05 13:34:14 +0200304struct drm_i915_private;
Chris Wilsonad46cb52014-08-07 14:20:40 +0100305struct i915_mm_struct;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100306struct i915_mmu_object;
Daniel Vettere7b903d2013-06-05 13:34:14 +0200307
Chris Wilsona6f766f2015-04-27 13:41:20 +0100308struct drm_i915_file_private {
309 struct drm_i915_private *dev_priv;
310 struct drm_file *file;
311
312 struct {
313 spinlock_t lock;
314 struct list_head request_list;
Chris Wilsond0bc54f2015-05-21 21:01:48 +0100315/* 20ms is a fairly arbitrary limit (greater than the average frame time)
316 * chosen to prevent the CPU getting more than a frame ahead of the GPU
317 * (when using lax throttling for the frontbuffer). We also use it to
318 * offer free GPU waitboosts for severely congested workloads.
319 */
320#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
Chris Wilsona6f766f2015-04-27 13:41:20 +0100321 } mm;
322 struct idr context_idr;
323
Chris Wilson2e1b8732015-04-27 13:41:22 +0100324 struct intel_rps_client {
325 struct list_head link;
326 unsigned boosts;
327 } rps;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100328
Chris Wilson2e1b8732015-04-27 13:41:22 +0100329 struct intel_engine_cs *bsd_ring;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100330};
331
Daniel Vettere2b78262013-06-07 23:10:03 +0200332enum intel_dpll_id {
333 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
334 /* real shared dpll ids must be >= 0 */
Daniel Vetter9cd86932014-06-25 22:01:57 +0300335 DPLL_ID_PCH_PLL_A = 0,
336 DPLL_ID_PCH_PLL_B = 1,
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000337 /* hsw/bdw */
Daniel Vetter9cd86932014-06-25 22:01:57 +0300338 DPLL_ID_WRPLL1 = 0,
339 DPLL_ID_WRPLL2 = 1,
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000340 /* skl */
341 DPLL_ID_SKL_DPLL1 = 0,
342 DPLL_ID_SKL_DPLL2 = 1,
343 DPLL_ID_SKL_DPLL3 = 2,
Daniel Vettere2b78262013-06-07 23:10:03 +0200344};
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000345#define I915_NUM_PLLS 3
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100346
Daniel Vetter53589012013-06-05 13:34:16 +0200347struct intel_dpll_hw_state {
Damien Lespiaudcfc3552014-07-29 18:06:16 +0100348 /* i9xx, pch plls */
Daniel Vetter66e985c2013-06-05 13:34:20 +0200349 uint32_t dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +0200350 uint32_t dpll_md;
Daniel Vetter66e985c2013-06-05 13:34:20 +0200351 uint32_t fp0;
352 uint32_t fp1;
Damien Lespiaudcfc3552014-07-29 18:06:16 +0100353
354 /* hsw, bdw */
Daniel Vetterd452c5b2014-07-04 11:27:39 -0300355 uint32_t wrpll;
Satheeshakrishna Md1a2dc72014-11-13 14:55:18 +0000356
357 /* skl */
358 /*
359 * DPLL_CTRL1 has 6 bits for each each this DPLL. We store those in
Damien Lespiau71cd8422015-04-30 16:39:17 +0100360 * lower part of ctrl1 and they get shifted into position when writing
Satheeshakrishna Md1a2dc72014-11-13 14:55:18 +0000361 * the register. This allows us to easily compare the state to share
362 * the DPLL.
363 */
364 uint32_t ctrl1;
365 /* HDMI only, 0 when used for DP */
366 uint32_t cfgcr1, cfgcr2;
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +0530367
368 /* bxt */
Vandana Kannanb6dc71f2015-05-13 12:18:52 +0530369 uint32_t ebb0, pll0, pll1, pll2, pll3, pll6, pll8, pll10, pcsdw12;
Daniel Vetter53589012013-06-05 13:34:16 +0200370};
371
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +0200372struct intel_shared_dpll_config {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +0200373 unsigned crtc_mask; /* mask of CRTCs sharing this PLL */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +0200374 struct intel_dpll_hw_state hw_state;
375};
376
377struct intel_shared_dpll {
378 struct intel_shared_dpll_config config;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +0200379
Linus Torvalds1da177e2005-04-16 15:20:36 -0700380 int active; /* count of number of active CRTCs (i.e. DPMS on) */
381 bool on; /* is the PLL actually active? Disabled during modeset */
Daniel Vetter46edb022013-06-05 13:34:12 +0200382 const char *name;
383 /* should match the index in the dev_priv->shared_dplls array */
384 enum intel_dpll_id id;
Daniel Vetter96f61282014-06-25 22:01:58 +0300385 /* The mode_set hook is optional and should be used together with the
386 * intel_prepare_shared_dpll function. */
Daniel Vetter15bdd4c2013-06-05 13:34:23 +0200387 void (*mode_set)(struct drm_i915_private *dev_priv,
388 struct intel_shared_dpll *pll);
Daniel Vettere7b903d2013-06-05 13:34:14 +0200389 void (*enable)(struct drm_i915_private *dev_priv,
390 struct intel_shared_dpll *pll);
391 void (*disable)(struct drm_i915_private *dev_priv,
392 struct intel_shared_dpll *pll);
Daniel Vetter53589012013-06-05 13:34:16 +0200393 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
394 struct intel_shared_dpll *pll,
395 struct intel_dpll_hw_state *hw_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700397
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000398#define SKL_DPLL0 0
399#define SKL_DPLL1 1
400#define SKL_DPLL2 2
401#define SKL_DPLL3 3
402
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100403/* Used by dp and fdi links */
404struct intel_link_m_n {
405 uint32_t tu;
406 uint32_t gmch_m;
407 uint32_t gmch_n;
408 uint32_t link_m;
409 uint32_t link_n;
410};
411
412void intel_link_compute_m_n(int bpp, int nlanes,
413 int pixel_clock, int link_clock,
414 struct intel_link_m_n *m_n);
415
Linus Torvalds1da177e2005-04-16 15:20:36 -0700416/* Interface history:
417 *
418 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100419 * 1.2: Add Power Management
420 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100421 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000422 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000423 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
424 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700425 */
426#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000427#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700428#define DRIVER_PATCHLEVEL 0
429
Chris Wilson23bc5982010-09-29 16:10:57 +0100430#define WATCH_LISTS 0
Eric Anholt673a3942008-07-30 12:06:12 -0700431
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700432struct opregion_header;
433struct opregion_acpi;
434struct opregion_swsci;
435struct opregion_asle;
436
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100437struct intel_opregion {
Ben Widawsky5bc44182012-04-16 14:07:42 -0700438 struct opregion_header __iomem *header;
439 struct opregion_acpi __iomem *acpi;
440 struct opregion_swsci __iomem *swsci;
Jani Nikulaebde53c2013-09-02 10:38:59 +0300441 u32 swsci_gbda_sub_functions;
442 u32 swsci_sbcb_sub_functions;
Ben Widawsky5bc44182012-04-16 14:07:42 -0700443 struct opregion_asle __iomem *asle;
444 void __iomem *vbt;
Chris Wilson01fe9db2011-01-16 19:37:30 +0000445 u32 __iomem *lid_state;
Jani Nikula91a60f22013-10-31 18:55:48 +0200446 struct work_struct asle_work;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100447};
Chris Wilson44834a62010-08-19 16:09:23 +0100448#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100449
Chris Wilson6ef3d422010-08-04 20:26:07 +0100450struct intel_overlay;
451struct intel_overlay_error_state;
452
Jesse Barnesde151cf2008-11-12 10:03:55 -0800453#define I915_FENCE_REG_NONE -1
Ville Syrjälä42b5aea2013-04-09 13:02:47 +0300454#define I915_MAX_NUM_FENCES 32
455/* 32 fences + sign bit for FENCE_REG_NONE */
456#define I915_MAX_NUM_FENCE_BITS 6
Jesse Barnesde151cf2008-11-12 10:03:55 -0800457
458struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200459 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000460 struct drm_i915_gem_object *obj;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100461 int pin_count;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800462};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000463
yakui_zhao9b9d1722009-05-31 17:17:17 +0800464struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100465 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800466 u8 dvo_port;
467 u8 slave_addr;
468 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100469 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400470 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800471};
472
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000473struct intel_display_error_state;
474
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700475struct drm_i915_error_state {
Daniel Vetter742cbee2012-04-27 15:17:39 +0200476 struct kref ref;
Ben Widawsky585b0282014-01-30 00:19:37 -0800477 struct timeval time;
478
Mika Kuoppalacb383002014-02-25 17:11:25 +0200479 char error_msg[128];
Mika Kuoppala48b031e2014-02-25 17:11:27 +0200480 u32 reset_count;
Mika Kuoppala62d5d692014-02-25 17:11:28 +0200481 u32 suspend_count;
Mika Kuoppalacb383002014-02-25 17:11:25 +0200482
Ben Widawsky585b0282014-01-30 00:19:37 -0800483 /* Generic register state */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700484 u32 eir;
485 u32 pgtbl_er;
Ben Widawskybe998e22012-04-26 16:03:00 -0700486 u32 ier;
Rodrigo Vivi885ea5a2014-08-05 10:07:13 -0700487 u32 gtier[4];
Ben Widawskyb9a39062012-06-04 14:42:52 -0700488 u32 ccid;
Chris Wilson0f3b6842013-01-15 12:05:55 +0000489 u32 derrmr;
490 u32 forcewake;
Ben Widawsky585b0282014-01-30 00:19:37 -0800491 u32 error; /* gen6+ */
492 u32 err_int; /* gen7 */
Mika Kuoppala6c826f32015-03-24 14:54:19 +0200493 u32 fault_data0; /* gen8, gen9 */
494 u32 fault_data1; /* gen8, gen9 */
Ben Widawsky585b0282014-01-30 00:19:37 -0800495 u32 done_reg;
Ben Widawsky91ec5d12014-01-30 00:19:39 -0800496 u32 gac_eco;
497 u32 gam_ecochk;
498 u32 gab_ctl;
499 u32 gfx_mode;
Ben Widawsky585b0282014-01-30 00:19:37 -0800500 u32 extra_instdone[I915_NUM_INSTDONE_REG];
Ben Widawsky585b0282014-01-30 00:19:37 -0800501 u64 fence[I915_MAX_NUM_FENCES];
502 struct intel_overlay_error_state *overlay;
503 struct intel_display_error_state *display;
Ben Widawsky0ca36d72014-06-30 09:53:41 -0700504 struct drm_i915_error_object *semaphore_obj;
Ben Widawsky585b0282014-01-30 00:19:37 -0800505
Chris Wilson52d39a22012-02-15 11:25:37 +0000506 struct drm_i915_error_ring {
Chris Wilson372fbb82014-01-27 13:52:34 +0000507 bool valid;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800508 /* Software tracked state */
509 bool waiting;
510 int hangcheck_score;
511 enum intel_ring_hangcheck_action hangcheck_action;
512 int num_requests;
513
514 /* our own tracking of ring head and tail */
515 u32 cpu_ring_head;
516 u32 cpu_ring_tail;
517
518 u32 semaphore_seqno[I915_NUM_RINGS - 1];
519
520 /* Register state */
Chris Wilson94f8cf12015-04-07 16:20:47 +0100521 u32 start;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800522 u32 tail;
523 u32 head;
524 u32 ctl;
525 u32 hws;
526 u32 ipeir;
527 u32 ipehr;
528 u32 instdone;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800529 u32 bbstate;
530 u32 instpm;
531 u32 instps;
532 u32 seqno;
533 u64 bbaddr;
Chris Wilson50877442014-03-21 12:41:53 +0000534 u64 acthd;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800535 u32 fault_reg;
Ben Widawsky13ffadd2014-04-01 16:31:07 -0700536 u64 faddr;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800537 u32 rc_psmi; /* sleep state */
538 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
539
Chris Wilson52d39a22012-02-15 11:25:37 +0000540 struct drm_i915_error_object {
541 int page_count;
542 u32 gtt_offset;
543 u32 *pages[0];
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200544 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800545
Chris Wilson52d39a22012-02-15 11:25:37 +0000546 struct drm_i915_error_request {
547 long jiffies;
548 u32 seqno;
Chris Wilsonee4f42b2012-02-15 11:25:38 +0000549 u32 tail;
Chris Wilson52d39a22012-02-15 11:25:37 +0000550 } *requests;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800551
552 struct {
553 u32 gfx_mode;
554 union {
555 u64 pdp[4];
556 u32 pp_dir_base;
557 };
558 } vm_info;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200559
560 pid_t pid;
561 char comm[TASK_COMM_LEN];
Chris Wilson52d39a22012-02-15 11:25:37 +0000562 } ring[I915_NUM_RINGS];
Chris Wilson3a448732014-08-12 20:05:47 +0100563
Chris Wilson9df30792010-02-18 10:24:56 +0000564 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000565 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000566 u32 name;
Chris Wilsonb4716182015-04-27 13:41:17 +0100567 u32 rseqno[I915_NUM_RINGS], wseqno;
Chris Wilson9df30792010-02-18 10:24:56 +0000568 u32 gtt_offset;
569 u32 read_domains;
570 u32 write_domain;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200571 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
Chris Wilson9df30792010-02-18 10:24:56 +0000572 s32 pinned:2;
573 u32 tiling:2;
574 u32 dirty:1;
575 u32 purgeable:1;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100576 u32 userptr:1;
Daniel Vetter5d1333f2012-02-16 11:03:29 +0100577 s32 ring:4;
Chris Wilsonf56383c2013-09-25 10:23:19 +0100578 u32 cache_level:3;
Ben Widawsky95f53012013-07-31 17:00:15 -0700579 } **active_bo, **pinned_bo;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800580
Ben Widawsky95f53012013-07-31 17:00:15 -0700581 u32 *active_bo_count, *pinned_bo_count;
Chris Wilson3a448732014-08-12 20:05:47 +0100582 u32 vm_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700583};
584
Jani Nikula7bd688c2013-11-08 16:48:56 +0200585struct intel_connector;
Jani Nikula820d2d72014-10-27 16:26:47 +0200586struct intel_encoder;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200587struct intel_crtc_state;
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000588struct intel_initial_plane_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100589struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200590struct intel_limit;
591struct dpll;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100592
Jesse Barnese70236a2009-09-21 10:42:27 -0700593struct drm_i915_display_funcs {
Adam Jacksonee5382a2010-04-23 11:17:39 -0400594 bool (*fbc_enabled)(struct drm_device *dev);
Ville Syrjälä993495a2013-12-12 17:27:40 +0200595 void (*enable_fbc)(struct drm_crtc *crtc);
Jesse Barnese70236a2009-09-21 10:42:27 -0700596 void (*disable_fbc)(struct drm_device *dev);
597 int (*get_display_clock_speed)(struct drm_device *dev);
598 int (*get_fifo_size)(struct drm_device *dev, int plane);
Daniel Vetteree9300b2013-06-03 22:40:22 +0200599 /**
600 * find_dpll() - Find the best values for the PLL
601 * @limit: limits for the PLL
602 * @crtc: current CRTC
603 * @target: target frequency in kHz
604 * @refclk: reference clock frequency in kHz
605 * @match_clock: if provided, @best_clock P divider must
606 * match the P divider from @match_clock
607 * used for LVDS downclocking
608 * @best_clock: best PLL values found
609 *
610 * Returns true on success, false on failure.
611 */
612 bool (*find_dpll)(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200613 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200614 int target, int refclk,
615 struct dpll *match_clock,
616 struct dpll *best_clock);
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300617 void (*update_wm)(struct drm_crtc *crtc);
Ville Syrjäläadf3d352013-08-06 22:24:11 +0300618 void (*update_sprite_wm)(struct drm_plane *plane,
619 struct drm_crtc *crtc,
Damien Lespiaued57cb82014-07-15 09:21:24 +0200620 uint32_t sprite_width, uint32_t sprite_height,
621 int pixel_size, bool enable, bool scaled);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +0200622 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
623 void (*modeset_commit_cdclk)(struct drm_atomic_state *state);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100624 /* Returns the active state of the crtc, and if the crtc is active,
625 * fills out the pipe-config with the hw state. */
626 bool (*get_pipe_config)(struct intel_crtc *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200627 struct intel_crtc_state *);
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000628 void (*get_initial_plane_config)(struct intel_crtc *,
629 struct intel_initial_plane_config *);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +0200630 int (*crtc_compute_clock)(struct intel_crtc *crtc,
631 struct intel_crtc_state *crtc_state);
Daniel Vetter76e5a892012-06-29 22:39:33 +0200632 void (*crtc_enable)(struct drm_crtc *crtc);
633 void (*crtc_disable)(struct drm_crtc *crtc);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200634 void (*audio_codec_enable)(struct drm_connector *connector,
635 struct intel_encoder *encoder,
636 struct drm_display_mode *mode);
637 void (*audio_codec_disable)(struct intel_encoder *encoder);
Jesse Barnes674cf962011-04-28 14:27:04 -0700638 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700639 void (*init_clock_gating)(struct drm_device *dev);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -0700640 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
641 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -0700642 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +0100643 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -0700644 uint32_t flags);
Daniel Vetter29b9bde2014-04-24 23:55:01 +0200645 void (*update_primary_plane)(struct drm_crtc *crtc,
646 struct drm_framebuffer *fb,
647 int x, int y);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100648 void (*hpd_irq_setup)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700649 /* clock updates for mode set */
650 /* cursor updates */
651 /* render clock increase/decrease */
652 /* display clock increase/decrease */
653 /* pll clock increase/decrease */
Jani Nikula7bd688c2013-11-08 16:48:56 +0200654
Ville Syrjälä6517d272014-11-07 11:16:02 +0200655 int (*setup_backlight)(struct intel_connector *connector, enum pipe pipe);
Jani Nikula7bd688c2013-11-08 16:48:56 +0200656 uint32_t (*get_backlight)(struct intel_connector *connector);
657 void (*set_backlight)(struct intel_connector *connector,
658 uint32_t level);
659 void (*disable_backlight)(struct intel_connector *connector);
660 void (*enable_backlight)(struct intel_connector *connector);
Jesse Barnese70236a2009-09-21 10:42:27 -0700661};
662
Mika Kuoppala48c10262015-01-16 11:34:41 +0200663enum forcewake_domain_id {
664 FW_DOMAIN_ID_RENDER = 0,
665 FW_DOMAIN_ID_BLITTER,
666 FW_DOMAIN_ID_MEDIA,
667
668 FW_DOMAIN_ID_COUNT
669};
670
671enum forcewake_domains {
672 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
673 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
674 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
675 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
676 FORCEWAKE_BLITTER |
677 FORCEWAKE_MEDIA)
678};
679
Chris Wilson907b28c2013-07-19 20:36:52 +0100680struct intel_uncore_funcs {
Deepak Sc8d9a592013-11-23 14:55:42 +0530681 void (*force_wake_get)(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +0200682 enum forcewake_domains domains);
Deepak Sc8d9a592013-11-23 14:55:42 +0530683 void (*force_wake_put)(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +0200684 enum forcewake_domains domains);
Ben Widawsky0b274482013-10-04 21:22:51 -0700685
686 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
687 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
688 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
689 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
690
691 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
692 uint8_t val, bool trace);
693 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
694 uint16_t val, bool trace);
695 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
696 uint32_t val, bool trace);
697 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
698 uint64_t val, bool trace);
Chris Wilson990bbda2012-07-02 11:51:02 -0300699};
700
Chris Wilson907b28c2013-07-19 20:36:52 +0100701struct intel_uncore {
702 spinlock_t lock; /** lock is also taken in irq contexts. */
703
704 struct intel_uncore_funcs funcs;
705
706 unsigned fifo_count;
Mika Kuoppala48c10262015-01-16 11:34:41 +0200707 enum forcewake_domains fw_domains;
Chris Wilsonaec347a2013-08-26 13:46:09 +0100708
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200709 struct intel_uncore_forcewake_domain {
710 struct drm_i915_private *i915;
Mika Kuoppala48c10262015-01-16 11:34:41 +0200711 enum forcewake_domain_id id;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200712 unsigned wake_count;
713 struct timer_list timer;
Mika Kuoppala05a2fb12015-01-19 16:20:43 +0200714 u32 reg_set;
715 u32 val_set;
716 u32 val_clear;
717 u32 reg_ack;
718 u32 reg_post;
719 u32 val_reset;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200720 } fw_domain[FW_DOMAIN_ID_COUNT];
Chris Wilson907b28c2013-07-19 20:36:52 +0100721};
722
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200723/* Iterate over initialised fw domains */
724#define for_each_fw_domain_mask(domain__, mask__, dev_priv__, i__) \
725 for ((i__) = 0, (domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
726 (i__) < FW_DOMAIN_ID_COUNT; \
727 (i__)++, (domain__) = &(dev_priv__)->uncore.fw_domain[i__]) \
728 if (((mask__) & (dev_priv__)->uncore.fw_domains) & (1 << (i__)))
729
730#define for_each_fw_domain(domain__, dev_priv__, i__) \
731 for_each_fw_domain_mask(domain__, FORCEWAKE_ALL, dev_priv__, i__)
732
Suketu Shahdc174302015-04-17 19:46:16 +0530733enum csr_state {
734 FW_UNINITIALIZED = 0,
735 FW_LOADED,
736 FW_FAILED
737};
738
Daniel Vettereb805622015-05-04 14:58:44 +0200739struct intel_csr {
740 const char *fw_path;
741 __be32 *dmc_payload;
742 uint32_t dmc_fw_size;
743 uint32_t mmio_count;
744 uint32_t mmioaddr[8];
745 uint32_t mmiodata[8];
Suketu Shahdc174302015-04-17 19:46:16 +0530746 enum csr_state state;
Daniel Vettereb805622015-05-04 14:58:44 +0200747};
748
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100749#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
750 func(is_mobile) sep \
751 func(is_i85x) sep \
752 func(is_i915g) sep \
753 func(is_i945gm) sep \
754 func(is_g33) sep \
755 func(need_gfx_hws) sep \
756 func(is_g4x) sep \
757 func(is_pineview) sep \
758 func(is_broadwater) sep \
759 func(is_crestline) sep \
760 func(is_ivybridge) sep \
761 func(is_valleyview) sep \
762 func(is_haswell) sep \
Satheeshakrishna M7201c0b2014-04-02 11:24:50 +0530763 func(is_skylake) sep \
Ben Widawskyb833d682013-08-23 16:00:07 -0700764 func(is_preliminary) sep \
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100765 func(has_fbc) sep \
766 func(has_pipe_cxsr) sep \
767 func(has_hotplug) sep \
768 func(cursor_needs_physical) sep \
769 func(has_overlay) sep \
770 func(overlay_needs_physical) sep \
771 func(supports_tv) sep \
Damien Lespiaudd93be52013-04-22 18:40:39 +0100772 func(has_llc) sep \
Damien Lespiau30568c42013-04-22 18:40:41 +0100773 func(has_ddi) sep \
774 func(has_fpga_dbg)
Daniel Vetterc96ea642012-08-08 22:01:51 +0200775
Damien Lespiaua587f772013-04-22 18:40:38 +0100776#define DEFINE_FLAG(name) u8 name:1
777#define SEP_SEMICOLON ;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200778
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500779struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200780 u32 display_mmio_offset;
Chris Wilson87f1f462014-08-09 19:18:42 +0100781 u16 device_id;
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700782 u8 num_pipes:3;
Damien Lespiaud615a162014-03-03 17:31:48 +0000783 u8 num_sprites[I915_MAX_PIPES];
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000784 u8 gen;
Ben Widawsky73ae4782013-10-15 10:02:57 -0700785 u8 ring_mask; /* Rings supported by the HW */
Damien Lespiaua587f772013-04-22 18:40:38 +0100786 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200787 /* Register offsets for the various display pipes and transcoders */
788 int pipe_offsets[I915_MAX_TRANSCODERS];
789 int trans_offsets[I915_MAX_TRANSCODERS];
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200790 int palette_offsets[I915_MAX_PIPES];
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300791 int cursor_offsets[I915_MAX_PIPES];
Jeff McGee38732182015-02-13 10:27:54 -0600792
793 /* Slice/subslice/EU info */
794 u8 slice_total;
795 u8 subslice_total;
796 u8 subslice_per_slice;
797 u8 eu_total;
798 u8 eu_per_subslice;
Damien Lespiaub7668792015-02-14 18:30:29 +0000799 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
800 u8 subslice_7eu[3];
Jeff McGee38732182015-02-13 10:27:54 -0600801 u8 has_slice_pg:1;
802 u8 has_subslice_pg:1;
803 u8 has_eu_pg:1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500804};
805
Damien Lespiaua587f772013-04-22 18:40:38 +0100806#undef DEFINE_FLAG
807#undef SEP_SEMICOLON
808
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800809enum i915_cache_level {
810 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +0100811 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
812 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
813 caches, eg sampler/render caches, and the
814 large Last-Level-Cache. LLC is coherent with
815 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +0100816 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800817};
818
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300819struct i915_ctx_hang_stats {
820 /* This context had batch pending when hang was declared */
821 unsigned batch_pending;
822
823 /* This context had batch active when hang was declared */
824 unsigned batch_active;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300825
826 /* Time when this context was last blamed for a GPU reset */
827 unsigned long guilty_ts;
828
Chris Wilson676fa572014-12-24 08:13:39 -0800829 /* If the contexts causes a second GPU hang within this time,
830 * it is permanently banned from submitting any more work.
831 */
832 unsigned long ban_period_seconds;
833
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300834 /* This context is banned to submit more work */
835 bool banned;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300836};
Ben Widawsky40521052012-06-04 14:42:43 -0700837
838/* This must match up with the value previously used for execbuf2.rsvd1. */
Oscar Mateo821d66d2014-07-03 16:28:00 +0100839#define DEFAULT_CONTEXT_HANDLE 0
David Weinehallb1b38272015-05-20 17:00:13 +0300840
841#define CONTEXT_NO_ZEROMAP (1<<0)
Oscar Mateo31b7a882014-07-03 16:28:01 +0100842/**
843 * struct intel_context - as the name implies, represents a context.
844 * @ref: reference count.
845 * @user_handle: userspace tracking identity for this context.
846 * @remap_slice: l3 row remapping information.
David Weinehallb1b38272015-05-20 17:00:13 +0300847 * @flags: context specific flags:
848 * CONTEXT_NO_ZEROMAP: do not allow mapping things to page 0.
Oscar Mateo31b7a882014-07-03 16:28:01 +0100849 * @file_priv: filp associated with this context (NULL for global default
850 * context).
851 * @hang_stats: information about the role of this context in possible GPU
852 * hangs.
Tvrtko Ursulin7df113e2015-04-17 12:49:07 +0100853 * @ppgtt: virtual memory space used by this context.
Oscar Mateo31b7a882014-07-03 16:28:01 +0100854 * @legacy_hw_ctx: render context backing object and whether it is correctly
855 * initialized (legacy ring submission mechanism only).
856 * @link: link in the global list of contexts.
857 *
858 * Contexts are memory images used by the hardware to store copies of their
859 * internal state.
860 */
Oscar Mateo273497e2014-05-22 14:13:37 +0100861struct intel_context {
Mika Kuoppaladce32712013-04-30 13:30:33 +0300862 struct kref ref;
Oscar Mateo821d66d2014-07-03 16:28:00 +0100863 int user_handle;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700864 uint8_t remap_slice;
David Weinehallb1b38272015-05-20 17:00:13 +0300865 int flags;
Ben Widawsky40521052012-06-04 14:42:43 -0700866 struct drm_i915_file_private *file_priv;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300867 struct i915_ctx_hang_stats hang_stats;
Daniel Vetterae6c4802014-08-06 15:04:53 +0200868 struct i915_hw_ppgtt *ppgtt;
Ben Widawskya33afea2013-09-17 21:12:45 -0700869
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100870 /* Legacy ring buffer submission */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100871 struct {
872 struct drm_i915_gem_object *rcs_state;
873 bool initialized;
874 } legacy_hw_ctx;
875
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100876 /* Execlists */
Oscar Mateo564ddb22014-08-21 11:40:54 +0100877 bool rcs_initialized;
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100878 struct {
879 struct drm_i915_gem_object *state;
Oscar Mateo84c23772014-07-24 17:04:15 +0100880 struct intel_ringbuffer *ringbuf;
Mika Kuoppalaa7cbede2015-01-13 11:32:25 +0200881 int pin_count;
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100882 } engine[I915_NUM_RINGS];
883
Ben Widawskya33afea2013-09-17 21:12:45 -0700884 struct list_head link;
Ben Widawsky40521052012-06-04 14:42:43 -0700885};
886
Paulo Zanonia4001f12015-02-13 17:23:44 -0200887enum fb_op_origin {
888 ORIGIN_GTT,
889 ORIGIN_CPU,
890 ORIGIN_CS,
891 ORIGIN_FLIP,
892};
893
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700894struct i915_fbc {
Jani Nikula60ee5cd2015-02-05 12:04:27 +0200895 unsigned long uncompressed_size;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700896 unsigned threshold;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700897 unsigned int fb_id;
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200898 unsigned int possible_framebuffer_bits;
899 unsigned int busy_bits;
Paulo Zanonie35fef22015-02-09 14:46:29 -0200900 struct intel_crtc *crtc;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700901 int y;
902
Ben Widawskyc4213882014-06-19 12:06:10 -0700903 struct drm_mm_node compressed_fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700904 struct drm_mm_node *compressed_llb;
905
Rodrigo Vivida46f932014-08-01 02:04:45 -0700906 bool false_color;
907
Paulo Zanoni9adccc62014-09-19 16:04:55 -0300908 /* Tracks whether the HW is actually enabled, not whether the feature is
909 * possible. */
910 bool enabled;
911
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700912 struct intel_fbc_work {
913 struct delayed_work work;
914 struct drm_crtc *crtc;
915 struct drm_framebuffer *fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700916 } *fbc_work;
917
Chris Wilson29ebf902013-07-27 17:23:55 +0100918 enum no_fbc_reason {
919 FBC_OK, /* FBC is enabled */
920 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700921 FBC_NO_OUTPUT, /* no outputs enabled to compress */
922 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
923 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
924 FBC_MODE_TOO_LARGE, /* mode too large for compression */
925 FBC_BAD_PLANE, /* fbc not supported on plane */
926 FBC_NOT_TILED, /* buffer not tiled */
927 FBC_MULTIPLE_PIPES, /* more than one pipe active */
928 FBC_MODULE_PARAM,
929 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
Paulo Zanoni87f5ff02015-06-12 14:36:19 -0300930 FBC_ROTATION, /* rotation is not supported */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700931 } no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800932};
933
Vandana Kannan96178ee2015-01-10 02:25:56 +0530934/**
935 * HIGH_RR is the highest eDP panel refresh rate read from EDID
936 * LOW_RR is the lowest eDP panel refresh rate found from EDID
937 * parsing for same resolution.
938 */
939enum drrs_refresh_rate_type {
940 DRRS_HIGH_RR,
941 DRRS_LOW_RR,
942 DRRS_MAX_RR, /* RR count */
943};
944
945enum drrs_support_type {
946 DRRS_NOT_SUPPORTED = 0,
947 STATIC_DRRS_SUPPORT = 1,
948 SEAMLESS_DRRS_SUPPORT = 2
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530949};
950
Daniel Vetter2807cf62014-07-11 10:30:11 -0700951struct intel_dp;
Vandana Kannan96178ee2015-01-10 02:25:56 +0530952struct i915_drrs {
953 struct mutex mutex;
954 struct delayed_work work;
955 struct intel_dp *dp;
956 unsigned busy_frontbuffer_bits;
957 enum drrs_refresh_rate_type refresh_rate_type;
958 enum drrs_support_type type;
959};
960
Rodrigo Vivia031d702013-10-03 16:15:06 -0300961struct i915_psr {
Daniel Vetterf0355c42014-07-11 10:30:15 -0700962 struct mutex lock;
Rodrigo Vivia031d702013-10-03 16:15:06 -0300963 bool sink_support;
964 bool source_ok;
Daniel Vetter2807cf62014-07-11 10:30:11 -0700965 struct intel_dp *enabled;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -0700966 bool active;
967 struct delayed_work work;
Daniel Vetter9ca15302014-07-11 10:30:16 -0700968 unsigned busy_frontbuffer_bits;
Sonika Jindal474d1ec2015-04-02 11:02:44 +0530969 bool psr2_support;
970 bool aux_frame_sync;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -0300971};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700972
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800973enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -0300974 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800975 PCH_IBX, /* Ibexpeak PCH */
976 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300977 PCH_LPT, /* Lynxpoint PCH */
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530978 PCH_SPT, /* Sunrisepoint PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -0700979 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800980};
981
Paulo Zanoni988d6ee2012-12-01 12:04:24 -0200982enum intel_sbi_destination {
983 SBI_ICLK,
984 SBI_MPHY,
985};
986
Jesse Barnesb690e962010-07-19 13:53:12 -0700987#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -0700988#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +0100989#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Scot Doyle9c72cc62014-07-03 23:27:50 +0000990#define QUIRK_BACKLIGHT_PRESENT (1<<3)
Ville Syrjäläb6b5d042014-08-15 01:22:07 +0300991#define QUIRK_PIPEB_FORCE (1<<4)
Daniel Vetter656bfa32014-11-20 09:26:30 +0100992#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
Jesse Barnesb690e962010-07-19 13:53:12 -0700993
Dave Airlie8be48d92010-03-30 05:34:14 +0000994struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100995struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000996
Daniel Vetterc2b91522012-02-14 22:37:19 +0100997struct intel_gmbus {
998 struct i2c_adapter adapter;
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +0000999 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +01001000 u32 reg0;
Daniel Vetter36c785f2012-02-14 22:37:22 +01001001 u32 gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +01001002 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +01001003 struct drm_i915_private *dev_priv;
1004};
1005
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001006struct i915_suspend_saved_registers {
Keith Packarde948e992008-05-07 12:27:53 +10001007 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001008 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -07001009 u32 savePP_ON_DELAYS;
1010 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001011 u32 savePP_ON;
1012 u32 savePP_OFF;
1013 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -07001014 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001015 u32 saveFBC_CONTROL;
Keith Packard1f84e552008-02-16 19:19:29 -08001016 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -08001017 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001018 u32 saveSWF0[16];
1019 u32 saveSWF1[16];
1020 u32 saveSWF2[3];
Daniel Vetter4b9de732011-10-09 21:52:02 +02001021 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Adam Jacksoncda2bb72011-07-26 16:53:06 -04001022 u32 savePCH_PORT_HOTPLUG;
Jesse Barnes9f49c372014-12-10 12:16:05 -08001023 u16 saveGCDGMBUS;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001024};
Daniel Vetterc85aa882012-11-02 19:55:03 +01001025
Imre Deakddeea5b2014-05-05 15:19:56 +03001026struct vlv_s0ix_state {
1027 /* GAM */
1028 u32 wr_watermark;
1029 u32 gfx_prio_ctrl;
1030 u32 arb_mode;
1031 u32 gfx_pend_tlb0;
1032 u32 gfx_pend_tlb1;
1033 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1034 u32 media_max_req_count;
1035 u32 gfx_max_req_count;
1036 u32 render_hwsp;
1037 u32 ecochk;
1038 u32 bsd_hwsp;
1039 u32 blt_hwsp;
1040 u32 tlb_rd_addr;
1041
1042 /* MBC */
1043 u32 g3dctl;
1044 u32 gsckgctl;
1045 u32 mbctl;
1046
1047 /* GCP */
1048 u32 ucgctl1;
1049 u32 ucgctl3;
1050 u32 rcgctl1;
1051 u32 rcgctl2;
1052 u32 rstctl;
1053 u32 misccpctl;
1054
1055 /* GPM */
1056 u32 gfxpause;
1057 u32 rpdeuhwtc;
1058 u32 rpdeuc;
1059 u32 ecobus;
1060 u32 pwrdwnupctl;
1061 u32 rp_down_timeout;
1062 u32 rp_deucsw;
1063 u32 rcubmabdtmr;
1064 u32 rcedata;
1065 u32 spare2gh;
1066
1067 /* Display 1 CZ domain */
1068 u32 gt_imr;
1069 u32 gt_ier;
1070 u32 pm_imr;
1071 u32 pm_ier;
1072 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1073
1074 /* GT SA CZ domain */
1075 u32 tilectl;
1076 u32 gt_fifoctl;
1077 u32 gtlc_wake_ctrl;
1078 u32 gtlc_survive;
1079 u32 pmwgicz;
1080
1081 /* Display 2 CZ domain */
1082 u32 gu_ctl0;
1083 u32 gu_ctl1;
Jesse Barnes9c252102015-04-01 14:22:57 -07001084 u32 pcbr;
Imre Deakddeea5b2014-05-05 15:19:56 +03001085 u32 clock_gate_dis2;
1086};
1087
Chris Wilsonbf225f22014-07-10 20:31:18 +01001088struct intel_rps_ei {
1089 u32 cz_clock;
1090 u32 render_c0;
1091 u32 media_c0;
Deepak S31685c22014-07-03 17:33:01 -04001092};
1093
Daniel Vetterc85aa882012-11-02 19:55:03 +01001094struct intel_gen6_power_mgmt {
Imre Deakd4d70aa2014-11-19 15:30:04 +02001095 /*
1096 * work, interrupts_enabled and pm_iir are protected by
1097 * dev_priv->irq_lock
1098 */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001099 struct work_struct work;
Imre Deakd4d70aa2014-11-19 15:30:04 +02001100 bool interrupts_enabled;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001101 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +02001102
Ben Widawskyb39fb292014-03-19 18:31:11 -07001103 /* Frequencies are stored in potentially platform dependent multiples.
1104 * In other words, *_freq needs to be multiplied by X to be interesting.
1105 * Soft limits are those which are used for the dynamic reclocking done
1106 * by the driver (raise frequencies under heavy loads, and lower for
1107 * lighter loads). Hard limits are those imposed by the hardware.
1108 *
1109 * A distinction is made for overclocking, which is never enabled by
1110 * default, and is considered to be above the hard limit if it's
1111 * possible at all.
1112 */
1113 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1114 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1115 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1116 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1117 u8 min_freq; /* AKA RPn. Minimum frequency */
Chris Wilsonaed242f2015-03-18 09:48:21 +00001118 u8 idle_freq; /* Frequency to request when we are idle */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001119 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1120 u8 rp1_freq; /* "less than" RP0 power/freqency */
1121 u8 rp0_freq; /* Non-overclocked max frequency. */
Deepak S67c3bf62014-07-10 13:16:24 +05301122 u32 cz_freq;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001123
Chris Wilson8fb55192015-04-07 16:20:28 +01001124 u8 up_threshold; /* Current %busy required to uplock */
1125 u8 down_threshold; /* Current %busy required to downclock */
1126
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001127 int last_adj;
1128 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1129
Chris Wilson8d3afd72015-05-21 21:01:47 +01001130 spinlock_t client_lock;
1131 struct list_head clients;
1132 bool client_boost;
1133
Chris Wilsonc0951f02013-10-10 21:58:50 +01001134 bool enabled;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001135 struct delayed_work delayed_resume_work;
Chris Wilson1854d5c2015-04-07 16:20:32 +01001136 unsigned boosts;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001137
Chris Wilson2e1b8732015-04-27 13:41:22 +01001138 struct intel_rps_client semaphores, mmioflips;
Chris Wilsona6f766f2015-04-27 13:41:20 +01001139
Chris Wilsonbf225f22014-07-10 20:31:18 +01001140 /* manual wa residency calculations */
1141 struct intel_rps_ei up_ei, down_ei;
1142
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001143 /*
1144 * Protects RPS/RC6 register access and PCU communication.
Chris Wilson8d3afd72015-05-21 21:01:47 +01001145 * Must be taken after struct_mutex if nested. Note that
1146 * this lock may be held for long periods of time when
1147 * talking to hw - so only take it when talking to hw!
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001148 */
1149 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001150};
1151
Daniel Vetter1a240d42012-11-29 22:18:51 +01001152/* defined intel_pm.c */
1153extern spinlock_t mchdev_lock;
1154
Daniel Vetterc85aa882012-11-02 19:55:03 +01001155struct intel_ilk_power_mgmt {
1156 u8 cur_delay;
1157 u8 min_delay;
1158 u8 max_delay;
1159 u8 fmax;
1160 u8 fstart;
1161
1162 u64 last_count1;
1163 unsigned long last_time1;
1164 unsigned long chipset_power;
1165 u64 last_count2;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001166 u64 last_time2;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001167 unsigned long gfx_power;
1168 u8 corr;
1169
1170 int c_m;
1171 int r_t;
1172};
1173
Imre Deakc6cb5822014-03-04 19:22:55 +02001174struct drm_i915_private;
1175struct i915_power_well;
1176
1177struct i915_power_well_ops {
1178 /*
1179 * Synchronize the well's hw state to match the current sw state, for
1180 * example enable/disable it based on the current refcount. Called
1181 * during driver init and resume time, possibly after first calling
1182 * the enable/disable handlers.
1183 */
1184 void (*sync_hw)(struct drm_i915_private *dev_priv,
1185 struct i915_power_well *power_well);
1186 /*
1187 * Enable the well and resources that depend on it (for example
1188 * interrupts located on the well). Called after the 0->1 refcount
1189 * transition.
1190 */
1191 void (*enable)(struct drm_i915_private *dev_priv,
1192 struct i915_power_well *power_well);
1193 /*
1194 * Disable the well and resources that depend on it. Called after
1195 * the 1->0 refcount transition.
1196 */
1197 void (*disable)(struct drm_i915_private *dev_priv,
1198 struct i915_power_well *power_well);
1199 /* Returns the hw enabled state. */
1200 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1201 struct i915_power_well *power_well);
1202};
1203
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001204/* Power well structure for haswell */
1205struct i915_power_well {
Imre Deakc1ca7272013-11-25 17:15:29 +02001206 const char *name;
Imre Deak6f3ef5d2013-11-25 17:15:30 +02001207 bool always_on;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001208 /* power well enable/disable usage count */
1209 int count;
Imre Deakbfafe932014-06-05 20:31:47 +03001210 /* cached hw enabled state */
1211 bool hw_enabled;
Imre Deakc1ca7272013-11-25 17:15:29 +02001212 unsigned long domains;
Imre Deak77961eb2014-03-05 16:20:56 +02001213 unsigned long data;
Imre Deakc6cb5822014-03-04 19:22:55 +02001214 const struct i915_power_well_ops *ops;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001215};
1216
Imre Deak83c00f552013-10-25 17:36:47 +03001217struct i915_power_domains {
Imre Deakbaa70702013-10-25 17:36:48 +03001218 /*
1219 * Power wells needed for initialization at driver init and suspend
1220 * time are on. They are kept on until after the first modeset.
1221 */
1222 bool init_power_on;
Imre Deak0d116a22014-04-25 13:19:05 +03001223 bool initializing;
Imre Deakc1ca7272013-11-25 17:15:29 +02001224 int power_well_count;
Imre Deakbaa70702013-10-25 17:36:48 +03001225
Imre Deak83c00f552013-10-25 17:36:47 +03001226 struct mutex lock;
Imre Deak1da51582013-11-25 17:15:35 +02001227 int domain_use_count[POWER_DOMAIN_NUM];
Imre Deakc1ca7272013-11-25 17:15:29 +02001228 struct i915_power_well *power_wells;
Imre Deak83c00f552013-10-25 17:36:47 +03001229};
1230
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001231#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001232struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001233 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001234 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001235 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001236};
1237
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001238struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001239 /** Memory allocator for GTT stolen memory */
1240 struct drm_mm stolen;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001241 /** List of all objects in gtt_space. Used to restore gtt
1242 * mappings on resume */
1243 struct list_head bound_list;
1244 /**
1245 * List of objects which are not bound to the GTT (thus
1246 * are idle and not used by the GPU) but still have
1247 * (presumably uncached) pages still attached.
1248 */
1249 struct list_head unbound_list;
1250
1251 /** Usable portion of the GTT for GEM */
1252 unsigned long stolen_base; /* limited to low memory (32-bit) */
1253
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001254 /** PPGTT used for aliasing the PPGTT with the GTT */
1255 struct i915_hw_ppgtt *aliasing_ppgtt;
1256
Chris Wilson2cfcd322014-05-20 08:28:43 +01001257 struct notifier_block oom_notifier;
Chris Wilsonceabbba52014-03-25 13:23:04 +00001258 struct shrinker shrinker;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001259 bool shrinker_no_lock_stealing;
1260
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001261 /** LRU list of objects with fence regs on them. */
1262 struct list_head fence_list;
1263
1264 /**
1265 * We leave the user IRQ off as much as possible,
1266 * but this means that requests will finish and never
1267 * be retired once the system goes idle. Set a timer to
1268 * fire periodically while the ring is running. When it
1269 * fires, go retire requests.
1270 */
1271 struct delayed_work retire_work;
1272
1273 /**
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001274 * When we detect an idle GPU, we want to turn on
1275 * powersaving features. So once we see that there
1276 * are no more requests outstanding and no more
1277 * arrive within a small period of time, we fire
1278 * off the idle_work.
1279 */
1280 struct delayed_work idle_work;
1281
1282 /**
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001283 * Are we in a non-interruptible section of code like
1284 * modesetting?
1285 */
1286 bool interruptible;
1287
Chris Wilsonf62a0072014-02-21 17:55:39 +00001288 /**
1289 * Is the GPU currently considered idle, or busy executing userspace
1290 * requests? Whilst idle, we attempt to power down the hardware and
1291 * display clocks. In order to reduce the effect on performance, there
1292 * is a slight delay before we do so.
1293 */
1294 bool busy;
1295
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001296 /* the indicator for dispatch video commands on two BSD rings */
1297 int bsd_ring_dispatch_index;
1298
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001299 /** Bit 6 swizzling required for X tiling */
1300 uint32_t bit_6_swizzle_x;
1301 /** Bit 6 swizzling required for Y tiling */
1302 uint32_t bit_6_swizzle_y;
1303
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001304 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +02001305 spinlock_t object_stat_lock;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001306 size_t object_memory;
1307 u32 object_count;
1308};
1309
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001310struct drm_i915_error_state_buf {
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01001311 struct drm_i915_private *i915;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001312 unsigned bytes;
1313 unsigned size;
1314 int err;
1315 u8 *buf;
1316 loff_t start;
1317 loff_t pos;
1318};
1319
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001320struct i915_error_state_file_priv {
1321 struct drm_device *dev;
1322 struct drm_i915_error_state *error;
1323};
1324
Daniel Vetter99584db2012-11-14 17:14:04 +01001325struct i915_gpu_error {
1326 /* For hangcheck timer */
1327#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1328#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03001329 /* Hang gpu twice in this window and your context gets banned */
1330#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1331
Chris Wilson737b1502015-01-26 18:03:03 +02001332 struct workqueue_struct *hangcheck_wq;
1333 struct delayed_work hangcheck_work;
Daniel Vetter99584db2012-11-14 17:14:04 +01001334
1335 /* For reset and error_state handling. */
1336 spinlock_t lock;
1337 /* Protected by the above dev->gpu_error.lock. */
1338 struct drm_i915_error_state *first_error;
Chris Wilson094f9a52013-09-25 17:34:55 +01001339
1340 unsigned long missed_irq_rings;
1341
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001342 /**
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001343 * State variable controlling the reset flow and count
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001344 *
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001345 * This is a counter which gets incremented when reset is triggered,
1346 * and again when reset has been handled. So odd values (lowest bit set)
1347 * means that reset is in progress and even values that
1348 * (reset_counter >> 1):th reset was successfully completed.
1349 *
1350 * If reset is not completed succesfully, the I915_WEDGE bit is
1351 * set meaning that hardware is terminally sour and there is no
1352 * recovery. All waiters on the reset_queue will be woken when
1353 * that happens.
1354 *
1355 * This counter is used by the wait_seqno code to notice that reset
1356 * event happened and it needs to restart the entire ioctl (since most
1357 * likely the seqno it waited for won't ever signal anytime soon).
Daniel Vetterf69061b2012-12-06 09:01:42 +01001358 *
1359 * This is important for lock-free wait paths, where no contended lock
1360 * naturally enforces the correct ordering between the bail-out of the
1361 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001362 */
1363 atomic_t reset_counter;
1364
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001365#define I915_RESET_IN_PROGRESS_FLAG 1
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001366#define I915_WEDGED (1 << 31)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001367
1368 /**
1369 * Waitqueue to signal when the reset has completed. Used by clients
1370 * that wait for dev_priv->mm.wedged to settle.
1371 */
1372 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +01001373
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02001374 /* Userspace knobs for gpu hang simulation;
1375 * combines both a ring mask, and extra flags
1376 */
1377 u32 stop_rings;
1378#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1379#define I915_STOP_RING_ALLOW_WARN (1 << 30)
Chris Wilson094f9a52013-09-25 17:34:55 +01001380
1381 /* For missed irq/seqno simulation. */
1382 unsigned int test_irq_rings;
McAulay, Alistair6689c162014-08-15 18:51:35 +01001383
1384 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1385 bool reload_in_reset;
Daniel Vetter99584db2012-11-14 17:14:04 +01001386};
1387
Zhang Ruib8efb172013-02-05 15:41:53 +08001388enum modeset_restore {
1389 MODESET_ON_LID_OPEN,
1390 MODESET_DONE,
1391 MODESET_SUSPENDED,
1392};
1393
Paulo Zanoni6acab152013-09-12 17:06:24 -03001394struct ddi_vbt_port_info {
Damien Lespiauce4dd492014-08-01 11:07:54 +01001395 /*
1396 * This is an index in the HDMI/DVI DDI buffer translation table.
1397 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1398 * populate this field.
1399 */
1400#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
Paulo Zanoni6acab152013-09-12 17:06:24 -03001401 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001402
1403 uint8_t supports_dvi:1;
1404 uint8_t supports_hdmi:1;
1405 uint8_t supports_dp:1;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001406};
1407
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001408enum psr_lines_to_wait {
1409 PSR_0_LINES_TO_WAIT = 0,
1410 PSR_1_LINE_TO_WAIT,
1411 PSR_4_LINES_TO_WAIT,
1412 PSR_8_LINES_TO_WAIT
Pradeep Bhat83a72802014-03-28 10:14:57 +05301413};
1414
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001415struct intel_vbt_data {
1416 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1417 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1418
1419 /* Feature bits */
1420 unsigned int int_tv_support:1;
1421 unsigned int lvds_dither:1;
1422 unsigned int lvds_vbt:1;
1423 unsigned int int_crt_support:1;
1424 unsigned int lvds_use_ssc:1;
1425 unsigned int display_clock_mode:1;
1426 unsigned int fdi_rx_polarity_inverted:1;
Shobhit Kumar3e6bd012014-05-27 19:33:59 +05301427 unsigned int has_mipi:1;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001428 int lvds_ssc_freq;
1429 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1430
Pradeep Bhat83a72802014-03-28 10:14:57 +05301431 enum drrs_support_type drrs_type;
1432
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001433 /* eDP */
1434 int edp_rate;
1435 int edp_lanes;
1436 int edp_preemphasis;
1437 int edp_vswing;
1438 bool edp_initialized;
1439 bool edp_support;
1440 int edp_bpp;
1441 struct edp_power_seq edp_pps;
1442
Jani Nikulaf00076d2013-12-14 20:38:29 -02001443 struct {
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001444 bool full_link;
1445 bool require_aux_wakeup;
1446 int idle_frames;
1447 enum psr_lines_to_wait lines_to_wait;
1448 int tp1_wakeup_time;
1449 int tp2_tp3_wakeup_time;
1450 } psr;
1451
1452 struct {
Jani Nikulaf00076d2013-12-14 20:38:29 -02001453 u16 pwm_freq_hz;
Jani Nikula39fbc9c2014-04-09 11:22:06 +03001454 bool present;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001455 bool active_low_pwm;
Jani Nikula1de60682014-06-24 18:27:39 +03001456 u8 min_brightness; /* min_brightness/255 of max */
Jani Nikulaf00076d2013-12-14 20:38:29 -02001457 } backlight;
1458
Shobhit Kumard17c5442013-08-27 15:12:25 +03001459 /* MIPI DSI */
1460 struct {
Shobhit Kumar3e6bd012014-05-27 19:33:59 +05301461 u16 port;
Shobhit Kumard17c5442013-08-27 15:12:25 +03001462 u16 panel_id;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301463 struct mipi_config *config;
1464 struct mipi_pps_data *pps;
1465 u8 seq_version;
1466 u32 size;
1467 u8 *data;
1468 u8 *sequence[MIPI_SEQ_MAX];
Shobhit Kumard17c5442013-08-27 15:12:25 +03001469 } dsi;
1470
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001471 int crt_ddc_pin;
1472
1473 int child_dev_num;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03001474 union child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001475
1476 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001477};
1478
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001479enum intel_ddb_partitioning {
1480 INTEL_DDB_PART_1_2,
1481 INTEL_DDB_PART_5_6, /* IVB+ */
1482};
1483
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001484struct intel_wm_level {
1485 bool enable;
1486 uint32_t pri_val;
1487 uint32_t spr_val;
1488 uint32_t cur_val;
1489 uint32_t fbc_val;
1490};
1491
Imre Deak820c1982013-12-17 14:46:36 +02001492struct ilk_wm_values {
Ville Syrjälä609cede2013-10-09 19:18:03 +03001493 uint32_t wm_pipe[3];
1494 uint32_t wm_lp[3];
1495 uint32_t wm_lp_spr[3];
1496 uint32_t wm_linetime[3];
1497 bool enable_fbc_wm;
1498 enum intel_ddb_partitioning partitioning;
1499};
1500
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001501struct vlv_wm_values {
1502 struct {
Ville Syrjäläae801522015-03-05 21:19:49 +02001503 uint16_t primary;
1504 uint16_t sprite[2];
1505 uint8_t cursor;
1506 } pipe[3];
1507
1508 struct {
1509 uint16_t plane;
1510 uint8_t cursor;
1511 } sr;
1512
1513 struct {
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001514 uint8_t cursor;
1515 uint8_t sprite[2];
1516 uint8_t primary;
1517 } ddl[3];
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03001518 uint8_t level;
1519 bool cxsr;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001520};
1521
Damien Lespiauc1939242014-11-04 17:06:41 +00001522struct skl_ddb_entry {
Damien Lespiau16160e32014-11-04 17:06:53 +00001523 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
Damien Lespiauc1939242014-11-04 17:06:41 +00001524};
1525
1526static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1527{
Damien Lespiau16160e32014-11-04 17:06:53 +00001528 return entry->end - entry->start;
Damien Lespiauc1939242014-11-04 17:06:41 +00001529}
1530
Damien Lespiau08db6652014-11-04 17:06:52 +00001531static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1532 const struct skl_ddb_entry *e2)
1533{
1534 if (e1->start == e2->start && e1->end == e2->end)
1535 return true;
1536
1537 return false;
1538}
1539
Damien Lespiauc1939242014-11-04 17:06:41 +00001540struct skl_ddb_allocation {
Damien Lespiau34bb56a2014-11-04 17:07:01 +00001541 struct skl_ddb_entry pipe[I915_MAX_PIPES];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07001542 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
1543 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* y-plane */
Damien Lespiauc1939242014-11-04 17:06:41 +00001544 struct skl_ddb_entry cursor[I915_MAX_PIPES];
1545};
1546
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001547struct skl_wm_values {
1548 bool dirty[I915_MAX_PIPES];
Damien Lespiauc1939242014-11-04 17:06:41 +00001549 struct skl_ddb_allocation ddb;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001550 uint32_t wm_linetime[I915_MAX_PIPES];
1551 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
1552 uint32_t cursor[I915_MAX_PIPES][8];
1553 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
1554 uint32_t cursor_trans[I915_MAX_PIPES];
1555};
1556
1557struct skl_wm_level {
1558 bool plane_en[I915_MAX_PLANES];
Damien Lespiaub99f58d2014-11-04 17:06:56 +00001559 bool cursor_en;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001560 uint16_t plane_res_b[I915_MAX_PLANES];
1561 uint8_t plane_res_l[I915_MAX_PLANES];
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001562 uint16_t cursor_res_b;
1563 uint8_t cursor_res_l;
1564};
1565
Paulo Zanonic67a4702013-08-19 13:18:09 -03001566/*
Paulo Zanoni765dab62014-03-07 20:08:18 -03001567 * This struct helps tracking the state needed for runtime PM, which puts the
1568 * device in PCI D3 state. Notice that when this happens, nothing on the
1569 * graphics device works, even register access, so we don't get interrupts nor
1570 * anything else.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001571 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001572 * Every piece of our code that needs to actually touch the hardware needs to
1573 * either call intel_runtime_pm_get or call intel_display_power_get with the
1574 * appropriate power domain.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001575 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001576 * Our driver uses the autosuspend delay feature, which means we'll only really
1577 * suspend if we stay with zero refcount for a certain amount of time. The
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001578 * default value is currently very conservative (see intel_runtime_pm_enable), but
Paulo Zanoni765dab62014-03-07 20:08:18 -03001579 * it can be changed with the standard runtime PM files from sysfs.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001580 *
1581 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1582 * goes back to false exactly before we reenable the IRQs. We use this variable
1583 * to check if someone is trying to enable/disable IRQs while they're supposed
1584 * to be disabled. This shouldn't happen and we'll print some error messages in
Paulo Zanoni730488b2014-03-07 20:12:32 -03001585 * case it happens.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001586 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001587 * For more, read the Documentation/power/runtime_pm.txt.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001588 */
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001589struct i915_runtime_pm {
1590 bool suspended;
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02001591 bool irqs_enabled;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001592};
1593
Daniel Vetter926321d2013-10-16 13:30:34 +02001594enum intel_pipe_crc_source {
1595 INTEL_PIPE_CRC_SOURCE_NONE,
1596 INTEL_PIPE_CRC_SOURCE_PLANE1,
1597 INTEL_PIPE_CRC_SOURCE_PLANE2,
1598 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001599 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001600 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1601 INTEL_PIPE_CRC_SOURCE_TV,
1602 INTEL_PIPE_CRC_SOURCE_DP_B,
1603 INTEL_PIPE_CRC_SOURCE_DP_C,
1604 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +01001605 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +02001606 INTEL_PIPE_CRC_SOURCE_MAX,
1607};
1608
Shuang He8bf1e9f2013-10-15 18:55:27 +01001609struct intel_pipe_crc_entry {
Damien Lespiauac2300d2013-10-15 18:55:30 +01001610 uint32_t frame;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001611 uint32_t crc[5];
1612};
1613
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001614#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001615struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001616 spinlock_t lock;
1617 bool opened; /* exclusive access to the result file */
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01001618 struct intel_pipe_crc_entry *entries;
Daniel Vetter926321d2013-10-16 13:30:34 +02001619 enum intel_pipe_crc_source source;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001620 int head, tail;
Damien Lespiau07144422013-10-15 18:55:40 +01001621 wait_queue_head_t wq;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001622};
1623
Daniel Vetterf99d7062014-06-19 16:01:59 +02001624struct i915_frontbuffer_tracking {
1625 struct mutex lock;
1626
1627 /*
1628 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1629 * scheduled flips.
1630 */
1631 unsigned busy_bits;
1632 unsigned flip_bits;
1633};
1634
Mika Kuoppala72253422014-10-07 17:21:26 +03001635struct i915_wa_reg {
1636 u32 addr;
1637 u32 value;
1638 /* bitmask representing WA bits */
1639 u32 mask;
1640};
1641
1642#define I915_MAX_WA_REGS 16
1643
1644struct i915_workarounds {
1645 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1646 u32 count;
1647};
1648
Yu Zhangcf9d2892015-02-10 19:05:47 +08001649struct i915_virtual_gpu {
1650 bool active;
1651};
1652
John Harrison5f19e2b2015-05-29 17:43:27 +01001653struct i915_execbuffer_params {
1654 struct drm_device *dev;
1655 struct drm_file *file;
1656 uint32_t dispatch_flags;
1657 uint32_t args_batch_start_offset;
1658 uint32_t batch_obj_vm_offset;
1659 struct intel_engine_cs *ring;
1660 struct drm_i915_gem_object *batch_obj;
1661 struct intel_context *ctx;
John Harrison6a6ae792015-05-29 17:43:30 +01001662 struct drm_i915_gem_request *request;
John Harrison5f19e2b2015-05-29 17:43:27 +01001663};
1664
Jani Nikula77fec552014-03-31 14:27:22 +03001665struct drm_i915_private {
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001666 struct drm_device *dev;
Chris Wilsonefab6d82015-04-07 16:20:57 +01001667 struct kmem_cache *objects;
Chris Wilsone20d2ab2015-04-07 16:20:58 +01001668 struct kmem_cache *vmas;
Chris Wilsonefab6d82015-04-07 16:20:57 +01001669 struct kmem_cache *requests;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001670
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001671 const struct intel_device_info info;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001672
1673 int relative_constants_mode;
1674
1675 void __iomem *regs;
1676
Chris Wilson907b28c2013-07-19 20:36:52 +01001677 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001678
Yu Zhangcf9d2892015-02-10 19:05:47 +08001679 struct i915_virtual_gpu vgpu;
1680
Daniel Vettereb805622015-05-04 14:58:44 +02001681 struct intel_csr csr;
1682
1683 /* Display CSR-related protection */
1684 struct mutex csr_lock;
1685
Jani Nikula5ea6e5e2015-04-01 10:55:04 +03001686 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
Daniel Vetter28c70f12012-12-01 13:53:45 +01001687
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001688 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1689 * controller on different i2c buses. */
1690 struct mutex gmbus_mutex;
1691
1692 /**
1693 * Base address of the gmbus and gpio block.
1694 */
1695 uint32_t gpio_mmio_base;
1696
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301697 /* MMIO base address for MIPI regs */
1698 uint32_t mipi_mmio_base;
1699
Daniel Vetter28c70f12012-12-01 13:53:45 +01001700 wait_queue_head_t gmbus_wait_queue;
1701
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001702 struct pci_dev *bridge_dev;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001703 struct intel_engine_cs ring[I915_NUM_RINGS];
Ben Widawsky3e789982014-06-30 09:53:37 -07001704 struct drm_i915_gem_object *semaphore_obj;
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001705 uint32_t last_seqno, next_seqno;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001706
Daniel Vetterba8286f2014-09-11 07:43:25 +02001707 struct drm_dma_handle *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001708 struct resource mch_res;
1709
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001710 /* protects the irq masks */
1711 spinlock_t irq_lock;
1712
Sourab Gupta84c33a62014-06-02 16:47:17 +05301713 /* protects the mmio flip data */
1714 spinlock_t mmio_flip_lock;
1715
Imre Deakf8b79e52014-03-04 19:23:07 +02001716 bool display_irqs_enabled;
1717
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001718 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1719 struct pm_qos_request pm_qos;
1720
Ville Syrjäläa5805162015-05-26 20:42:30 +03001721 /* Sideband mailbox protection */
1722 struct mutex sb_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001723
1724 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -07001725 union {
1726 u32 irq_mask;
1727 u32 de_irq_mask[I915_MAX_PIPES];
1728 };
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001729 u32 gt_irq_mask;
Paulo Zanoni605cd252013-08-06 18:57:15 -03001730 u32 pm_irq_mask;
Deepak Sa6706b42014-03-15 20:23:22 +05301731 u32 pm_rps_events;
Imre Deak91d181d2014-02-10 18:42:49 +02001732 u32 pipestat_irq_mask[I915_MAX_PIPES];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001733
Jani Nikula5fcece82015-05-27 15:03:42 +03001734 struct i915_hotplug hotplug;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001735 struct i915_fbc fbc;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301736 struct i915_drrs drrs;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001737 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001738 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001739
Jesse Barnesd9ceb812014-10-09 12:57:43 -07001740 bool preserve_bios_swizzle;
1741
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001742 /* overlay */
1743 struct intel_overlay *overlay;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001744
Jani Nikula58c68772013-11-08 16:48:54 +02001745 /* backlight registers and fields in struct intel_panel */
Daniel Vetter07f11d42014-09-15 14:35:09 +02001746 struct mutex backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001747
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001748 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001749 bool no_aux_handshake;
1750
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001751 /* protects panel power sequencer state */
1752 struct mutex pps_mutex;
1753
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001754 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1755 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1756 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1757
1758 unsigned int fsb_freq, mem_freq, is_ddr3;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01001759 unsigned int skl_boot_cdclk;
Ville Syrjälä44913152015-06-03 15:45:10 +03001760 unsigned int cdclk_freq, max_cdclk_freq;
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03001761 unsigned int hpll_freq;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001762
Daniel Vetter645416f2013-09-02 16:22:25 +02001763 /**
1764 * wq - Driver workqueue for GEM.
1765 *
1766 * NOTE: Work items scheduled here are not allowed to grab any modeset
1767 * locks, for otherwise the flushing done in the pageflip code will
1768 * result in deadlocks.
1769 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001770 struct workqueue_struct *wq;
1771
1772 /* Display functions */
1773 struct drm_i915_display_funcs display;
1774
1775 /* PCH chipset type */
1776 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001777 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001778
1779 unsigned long quirks;
1780
Zhang Ruib8efb172013-02-05 15:41:53 +08001781 enum modeset_restore modeset_restore;
1782 struct mutex modeset_restore_lock;
Eric Anholt673a3942008-07-30 12:06:12 -07001783
Ben Widawskya7bbbd62013-07-16 16:50:07 -07001784 struct list_head vm_list; /* Global list of all address spaces */
Ben Widawsky0260c422014-03-22 22:47:21 -07001785 struct i915_gtt gtt; /* VM representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001786
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001787 struct i915_gem_mm mm;
Chris Wilsonad46cb52014-08-07 14:20:40 +01001788 DECLARE_HASHTABLE(mm_structs, 7);
1789 struct mutex mm_lock;
Daniel Vetter87813422012-05-02 11:49:32 +02001790
Daniel Vetter87813422012-05-02 11:49:32 +02001791 /* Kernel Modesetting */
1792
yakui_zhao9b9d1722009-05-31 17:17:17 +08001793 struct sdvo_device_mapping sdvo_mappings[2];
Jesse Barnes652c3932009-08-17 13:31:43 -07001794
Damien Lespiau76c4ac02014-02-07 19:12:52 +00001795 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1796 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001797 wait_queue_head_t pending_flip_queue;
1798
Daniel Vetterc4597872013-10-21 21:04:07 +02001799#ifdef CONFIG_DEBUG_FS
1800 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1801#endif
1802
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001803 int num_shared_dpll;
1804 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001805 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001806
Mika Kuoppala72253422014-10-07 17:21:26 +03001807 struct i915_workarounds workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +01001808
Jesse Barnes652c3932009-08-17 13:31:43 -07001809 /* Reclocking support */
1810 bool render_reclock_avail;
Daniel Vetterf99d7062014-06-19 16:01:59 +02001811
1812 struct i915_frontbuffer_tracking fb_tracking;
1813
Jesse Barnes652c3932009-08-17 13:31:43 -07001814 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001815
Zhenyu Wangc48044112009-12-17 14:48:43 +08001816 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001817
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001818 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001819
Ben Widawsky59124502013-07-04 11:02:05 -07001820 /* Cannot be determined by PCIID. You must always read a register. */
1821 size_t ellc_size;
1822
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001823 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001824 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001825
Daniel Vetter20e4d402012-08-08 23:35:39 +02001826 /* ilk-only ips/rps state. Everything in here is protected by the global
1827 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001828 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001829
Imre Deak83c00f552013-10-25 17:36:47 +03001830 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001831
Rodrigo Vivia031d702013-10-03 16:15:06 -03001832 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001833
Daniel Vetter99584db2012-11-14 17:14:04 +01001834 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01001835
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001836 struct drm_i915_gem_object *vlv_pctx;
1837
Daniel Vetter4520f532013-10-09 09:18:51 +02001838#ifdef CONFIG_DRM_I915_FBDEV
Dave Airlie8be48d92010-03-30 05:34:14 +00001839 /* list of fbdev register on this device */
1840 struct intel_fbdev *fbdev;
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001841 struct work_struct fbdev_suspend_work;
Daniel Vetter4520f532013-10-09 09:18:51 +02001842#endif
Chris Wilsone953fd72011-02-21 22:23:52 +00001843
1844 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01001845 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07001846
Imre Deak58fddc22015-01-08 17:54:14 +02001847 /* hda/i915 audio component */
1848 bool audio_component_registered;
1849
Ben Widawsky254f9652012-06-04 14:42:42 -07001850 uint32_t hw_context_size;
Ben Widawskya33afea2013-09-17 21:12:45 -07001851 struct list_head context_list;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001852
Damien Lespiau3e683202012-12-11 18:48:29 +00001853 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02001854
Ville Syrjälä70722462015-04-10 18:21:28 +03001855 u32 chv_phy_control;
1856
Daniel Vetter842f1c82014-03-10 10:01:44 +01001857 u32 suspend_count;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001858 struct i915_suspend_saved_registers regfile;
Imre Deakddeea5b2014-05-05 15:19:56 +03001859 struct vlv_s0ix_state vlv_s0ix_state;
Daniel Vetter231f42a2012-11-02 19:55:05 +01001860
Ville Syrjälä53615a52013-08-01 16:18:50 +03001861 struct {
1862 /*
1863 * Raw watermark latency values:
1864 * in 0.1us units for WM0,
1865 * in 0.5us units for WM1+.
1866 */
1867 /* primary */
1868 uint16_t pri_latency[5];
1869 /* sprite */
1870 uint16_t spr_latency[5];
1871 /* cursor */
1872 uint16_t cur_latency[5];
Pradeep Bhat2af30a52014-11-04 17:06:38 +00001873 /*
1874 * Raw watermark memory latency values
1875 * for SKL for all 8 levels
1876 * in 1us units.
1877 */
1878 uint16_t skl_latency[8];
Ville Syrjälä609cede2013-10-09 19:18:03 +03001879
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001880 /*
1881 * The skl_wm_values structure is a bit too big for stack
1882 * allocation, so we keep the staging struct where we store
1883 * intermediate results here instead.
1884 */
1885 struct skl_wm_values skl_results;
1886
Ville Syrjälä609cede2013-10-09 19:18:03 +03001887 /* current hardware state */
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001888 union {
1889 struct ilk_wm_values hw;
1890 struct skl_wm_values skl_hw;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001891 struct vlv_wm_values vlv;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001892 };
Ville Syrjälä53615a52013-08-01 16:18:50 +03001893 } wm;
1894
Paulo Zanoni8a187452013-12-06 20:32:13 -02001895 struct i915_runtime_pm pm;
1896
Oscar Mateoa83014d2014-07-24 17:04:21 +01001897 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1898 struct {
John Harrison5f19e2b2015-05-29 17:43:27 +01001899 int (*execbuf_submit)(struct i915_execbuffer_params *params,
John Harrisonf3dc74c2015-03-19 12:30:06 +00001900 struct drm_i915_gem_execbuffer2 *args,
John Harrison5f19e2b2015-05-29 17:43:27 +01001901 struct list_head *vmas);
Oscar Mateoa83014d2014-07-24 17:04:21 +01001902 int (*init_rings)(struct drm_device *dev);
1903 void (*cleanup_ring)(struct intel_engine_cs *ring);
1904 void (*stop_ring)(struct intel_engine_cs *ring);
1905 } gt;
1906
Sonika Jindal9e458032015-05-06 17:35:48 +05301907 bool edp_low_vswing;
1908
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001909 /*
1910 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1911 * will be rejected. Instead look for a better place.
1912 */
Jani Nikula77fec552014-03-31 14:27:22 +03001913};
Linus Torvalds1da177e2005-04-16 15:20:36 -07001914
Chris Wilson2c1792a2013-08-01 18:39:55 +01001915static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1916{
1917 return dev->dev_private;
1918}
1919
Imre Deak888d0d42015-01-08 17:54:13 +02001920static inline struct drm_i915_private *dev_to_i915(struct device *dev)
1921{
1922 return to_i915(dev_get_drvdata(dev));
1923}
1924
Chris Wilsonb4519512012-05-11 14:29:30 +01001925/* Iterate over initialised rings */
1926#define for_each_ring(ring__, dev_priv__, i__) \
1927 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1928 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1929
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001930enum hdmi_force_audio {
1931 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1932 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1933 HDMI_AUDIO_AUTO, /* trust EDID */
1934 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1935};
1936
Daniel Vetter190d6cd2013-07-04 13:06:28 +02001937#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00001938
Chris Wilson37e680a2012-06-07 15:38:42 +01001939struct drm_i915_gem_object_ops {
1940 /* Interface between the GEM object and its backing storage.
1941 * get_pages() is called once prior to the use of the associated set
1942 * of pages before to binding them into the GTT, and put_pages() is
1943 * called after we no longer need them. As we expect there to be
1944 * associated cost with migrating pages between the backing storage
1945 * and making them available for the GPU (e.g. clflush), we may hold
1946 * onto the pages after they are no longer referenced by the GPU
1947 * in case they may be used again shortly (for example migrating the
1948 * pages to a different memory domain within the GTT). put_pages()
1949 * will therefore most likely be called when the object itself is
1950 * being released or under memory pressure (where we attempt to
1951 * reap pages for the shrinker).
1952 */
1953 int (*get_pages)(struct drm_i915_gem_object *);
1954 void (*put_pages)(struct drm_i915_gem_object *);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01001955 int (*dmabuf_export)(struct drm_i915_gem_object *);
1956 void (*release)(struct drm_i915_gem_object *);
Chris Wilson37e680a2012-06-07 15:38:42 +01001957};
1958
Daniel Vettera071fa02014-06-18 23:28:09 +02001959/*
1960 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1961 * considered to be the frontbuffer for the given plane interface-vise. This
1962 * doesn't mean that the hw necessarily already scans it out, but that any
1963 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
1964 *
1965 * We have one bit per pipe and per scanout plane type.
1966 */
1967#define INTEL_FRONTBUFFER_BITS_PER_PIPE 4
1968#define INTEL_FRONTBUFFER_BITS \
1969 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
1970#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
1971 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1972#define INTEL_FRONTBUFFER_CURSOR(pipe) \
1973 (1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1974#define INTEL_FRONTBUFFER_SPRITE(pipe) \
1975 (1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1976#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1977 (1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettercc365132014-06-18 13:59:13 +02001978#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1979 (0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
Daniel Vettera071fa02014-06-18 23:28:09 +02001980
Eric Anholt673a3942008-07-30 12:06:12 -07001981struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +00001982 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -07001983
Chris Wilson37e680a2012-06-07 15:38:42 +01001984 const struct drm_i915_gem_object_ops *ops;
1985
Ben Widawsky2f633152013-07-17 12:19:03 -07001986 /** List of VMAs backed by this object */
1987 struct list_head vma_list;
1988
Chris Wilsonc1ad11f2012-11-15 11:32:21 +00001989 /** Stolen memory for this object, instead of being backed by shmem. */
1990 struct drm_mm_node *stolen;
Ben Widawsky35c20a62013-05-31 11:28:48 -07001991 struct list_head global_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001992
Chris Wilsonb4716182015-04-27 13:41:17 +01001993 struct list_head ring_list[I915_NUM_RINGS];
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02001994 /** Used in execbuf to temporarily hold a ref */
1995 struct list_head obj_exec_link;
Eric Anholt673a3942008-07-30 12:06:12 -07001996
Chris Wilson8d9d5742015-04-07 16:20:38 +01001997 struct list_head batch_pool_link;
Brad Volkin493018d2014-12-11 12:13:08 -08001998
Eric Anholt673a3942008-07-30 12:06:12 -07001999 /**
Chris Wilson65ce3022012-07-20 12:41:02 +01002000 * This is set if the object is on the active lists (has pending
2001 * rendering and so a non-zero seqno), and is not set if it i s on
2002 * inactive (ready to be unbound) list.
Eric Anholt673a3942008-07-30 12:06:12 -07002003 */
Chris Wilsonb4716182015-04-27 13:41:17 +01002004 unsigned int active:I915_NUM_RINGS;
Eric Anholt673a3942008-07-30 12:06:12 -07002005
2006 /**
2007 * This is set if the object has been written to since last bound
2008 * to the GTT
2009 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002010 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02002011
2012 /**
2013 * Fence register bits (if any) for this object. Will be set
2014 * as needed when mapped into the GTT.
2015 * Protected by dev->struct_mutex.
Daniel Vetter778c3542010-05-13 11:49:44 +02002016 */
Daniel Vetter4b9de732011-10-09 21:52:02 +02002017 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
Daniel Vetter778c3542010-05-13 11:49:44 +02002018
2019 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02002020 * Advice: are the backing pages purgeable?
2021 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002022 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +02002023
2024 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02002025 * Current tiling mode for the object.
2026 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002027 unsigned int tiling_mode:2;
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002028 /**
2029 * Whether the tiling parameters for the currently associated fence
2030 * register have changed. Note that for the purposes of tracking
2031 * tiling changes we also treat the unfenced register, the register
2032 * slot that the object occupies whilst it executes a fenced
2033 * command (such as BLT on gen2/3), as a "fence".
2034 */
2035 unsigned int fence_dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02002036
Daniel Vetterfb7d5162010-10-01 22:05:20 +02002037 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +01002038 * Is the object at the current location in the gtt mappable and
2039 * fenceable? Used to avoid costly recalculations.
2040 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002041 unsigned int map_and_fenceable:1;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002042
2043 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +02002044 * Whether the current gtt mapping needs to be mappable (and isn't just
2045 * mappable by accident). Track pin and fault separate for a more
2046 * accurate mappable working set.
2047 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002048 unsigned int fault_mappable:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +02002049
Chris Wilsoncaea7472010-11-12 13:53:37 +00002050 /*
Akash Goel24f3a8c2014-06-17 10:59:42 +05302051 * Is the object to be mapped as read-only to the GPU
2052 * Only honoured if hardware has relevant pte bit
2053 */
2054 unsigned long gt_ro:1;
Chris Wilson651d7942013-08-08 14:41:10 +01002055 unsigned int cache_level:3;
Chris Wilson0f719792015-01-13 13:32:52 +00002056 unsigned int cache_dirty:1;
Chris Wilson93dfb402011-03-29 16:59:50 -07002057
Chris Wilson9da3da62012-06-01 15:20:22 +01002058 unsigned int has_dma_mapping:1;
Daniel Vetter7bddb012012-02-09 17:15:47 +01002059
Daniel Vettera071fa02014-06-18 23:28:09 +02002060 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
2061
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01002062 unsigned int pin_display;
2063
Chris Wilson9da3da62012-06-01 15:20:22 +01002064 struct sg_table *pages;
Chris Wilsona5570172012-09-04 21:02:54 +01002065 int pages_pin_count;
Chris Wilsonee286372015-04-07 16:20:25 +01002066 struct get_page {
2067 struct scatterlist *sg;
2068 int last;
2069 } get_page;
Eric Anholt673a3942008-07-30 12:06:12 -07002070
Daniel Vetter1286ff72012-05-10 15:25:09 +02002071 /* prime dma-buf support */
Dave Airlie9a70cc22012-05-22 13:09:21 +01002072 void *dma_buf_vmapping;
2073 int vmapping_count;
2074
Chris Wilsonb4716182015-04-27 13:41:17 +01002075 /** Breadcrumb of last rendering to the buffer.
2076 * There can only be one writer, but we allow for multiple readers.
2077 * If there is a writer that necessarily implies that all other
2078 * read requests are complete - but we may only be lazily clearing
2079 * the read requests. A read request is naturally the most recent
2080 * request on a ring, so we may have two different write and read
2081 * requests on one ring where the write request is older than the
2082 * read request. This allows for the CPU to read from an active
2083 * buffer by only waiting for the write to complete.
2084 * */
2085 struct drm_i915_gem_request *last_read_req[I915_NUM_RINGS];
John Harrison97b2a6a2014-11-24 18:49:26 +00002086 struct drm_i915_gem_request *last_write_req;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002087 /** Breadcrumb of last fenced GPU access to the buffer. */
John Harrison97b2a6a2014-11-24 18:49:26 +00002088 struct drm_i915_gem_request *last_fenced_req;
Eric Anholt673a3942008-07-30 12:06:12 -07002089
Daniel Vetter778c3542010-05-13 11:49:44 +02002090 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -08002091 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -07002092
Daniel Vetter80075d42013-10-09 21:23:52 +02002093 /** References from framebuffers, locks out tiling changes. */
2094 unsigned long framebuffer_references;
2095
Eric Anholt280b7132009-03-12 16:56:27 -07002096 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +01002097 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -07002098
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002099 union {
Chris Wilson6a2c4232014-11-04 04:51:40 -08002100 /** for phy allocated objects */
2101 struct drm_dma_handle *phys_handle;
2102
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002103 struct i915_gem_userptr {
2104 uintptr_t ptr;
2105 unsigned read_only :1;
2106 unsigned workers :4;
2107#define I915_GEM_USERPTR_MAX_WORKERS 15
2108
Chris Wilsonad46cb52014-08-07 14:20:40 +01002109 struct i915_mm_struct *mm;
2110 struct i915_mmu_object *mmu_object;
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002111 struct work_struct *work;
2112 } userptr;
2113 };
2114};
Daniel Vetter62b8b212010-04-09 19:05:08 +00002115#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +01002116
Daniel Vettera071fa02014-06-18 23:28:09 +02002117void i915_gem_track_fb(struct drm_i915_gem_object *old,
2118 struct drm_i915_gem_object *new,
2119 unsigned frontbuffer_bits);
2120
Eric Anholt673a3942008-07-30 12:06:12 -07002121/**
2122 * Request queue structure.
2123 *
2124 * The request queue allows us to note sequence numbers that have been emitted
2125 * and may be associated with active buffers to be retired.
2126 *
John Harrison97b2a6a2014-11-24 18:49:26 +00002127 * By keeping this list, we can avoid having to do questionable sequence
2128 * number comparisons on buffer last_read|write_seqno. It also allows an
2129 * emission time to be associated with the request for tracking how far ahead
2130 * of the GPU the submission is.
Nick Hoathb3a38992015-02-19 16:30:47 +00002131 *
2132 * The requests are reference counted, so upon creation they should have an
2133 * initial reference taken using kref_init
Eric Anholt673a3942008-07-30 12:06:12 -07002134 */
2135struct drm_i915_gem_request {
John Harrisonabfe2622014-11-24 18:49:24 +00002136 struct kref ref;
2137
Zou Nan hai852835f2010-05-21 09:08:56 +08002138 /** On Which ring this request was generated */
Chris Wilsonefab6d82015-04-07 16:20:57 +01002139 struct drm_i915_private *i915;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002140 struct intel_engine_cs *ring;
Zou Nan hai852835f2010-05-21 09:08:56 +08002141
Eric Anholt673a3942008-07-30 12:06:12 -07002142 /** GEM sequence number associated with this request. */
2143 uint32_t seqno;
2144
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002145 /** Position in the ringbuffer of the start of the request */
2146 u32 head;
2147
Nick Hoath72f95af2015-01-15 13:10:37 +00002148 /**
2149 * Position in the ringbuffer of the start of the postfix.
2150 * This is required to calculate the maximum available ringbuffer
2151 * space without overwriting the postfix.
2152 */
2153 u32 postfix;
2154
2155 /** Position in the ringbuffer of the end of the whole request */
Chris Wilsona71d8d92012-02-15 11:25:36 +00002156 u32 tail;
2157
Nick Hoathb3a38992015-02-19 16:30:47 +00002158 /**
Dave Airliea8c6ecb2015-03-09 19:58:30 +10002159 * Context and ring buffer related to this request
Nick Hoathb3a38992015-02-19 16:30:47 +00002160 * Contexts are refcounted, so when this request is associated with a
2161 * context, we must increment the context's refcount, to guarantee that
2162 * it persists while any request is linked to it. Requests themselves
2163 * are also refcounted, so the request will only be freed when the last
2164 * reference to it is dismissed, and the code in
2165 * i915_gem_request_free() will then decrement the refcount on the
2166 * context.
2167 */
Oscar Mateo273497e2014-05-22 14:13:37 +01002168 struct intel_context *ctx;
John Harrison98e1bd42015-02-13 11:48:12 +00002169 struct intel_ringbuffer *ringbuf;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002170
John Harrisondc4be60712015-05-29 17:43:39 +01002171 /** Batch buffer related to this request if any (used for
2172 error state dump only) */
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002173 struct drm_i915_gem_object *batch_obj;
2174
Eric Anholt673a3942008-07-30 12:06:12 -07002175 /** Time at which this request was emitted, in jiffies. */
2176 unsigned long emitted_jiffies;
2177
Eric Anholtb9624422009-06-03 07:27:35 +00002178 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -07002179 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +00002180
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002181 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002182 /** file_priv list entry for this request */
2183 struct list_head client_list;
John Harrison67e29372014-12-05 13:49:35 +00002184
Mika Kuoppala071c92d2015-02-12 10:26:02 +02002185 /** process identifier submitting this request */
2186 struct pid *pid;
2187
Nick Hoath6d3d8272015-01-15 13:10:39 +00002188 /**
2189 * The ELSP only accepts two elements at a time, so we queue
2190 * context/tail pairs on a given queue (ring->execlist_queue) until the
2191 * hardware is available. The queue serves a double purpose: we also use
2192 * it to keep track of the up to 2 contexts currently in the hardware
2193 * (usually one in execution and the other queued up by the GPU): We
2194 * only remove elements from the head of the queue when the hardware
2195 * informs us that an element has been completed.
2196 *
2197 * All accesses to the queue are mediated by a spinlock
2198 * (ring->execlist_lock).
2199 */
2200
2201 /** Execlist link in the submission queue.*/
2202 struct list_head execlist_link;
2203
2204 /** Execlists no. of times this request has been sent to the ELSP */
2205 int elsp_submitted;
2206
Eric Anholt673a3942008-07-30 12:06:12 -07002207};
2208
John Harrison6689cb22015-03-19 12:30:08 +00002209int i915_gem_request_alloc(struct intel_engine_cs *ring,
John Harrison217e46b2015-05-29 17:43:29 +01002210 struct intel_context *ctx,
2211 struct drm_i915_gem_request **req_out);
John Harrison29b1b412015-06-18 13:10:09 +01002212void i915_gem_request_cancel(struct drm_i915_gem_request *req);
John Harrisonabfe2622014-11-24 18:49:24 +00002213void i915_gem_request_free(struct kref *req_ref);
John Harrisonfcfa423c2015-05-29 17:44:12 +01002214int i915_gem_request_add_to_client(struct drm_i915_gem_request *req,
2215 struct drm_file *file);
John Harrisonabfe2622014-11-24 18:49:24 +00002216
John Harrisonb793a002014-11-24 18:49:25 +00002217static inline uint32_t
2218i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
2219{
2220 return req ? req->seqno : 0;
2221}
2222
2223static inline struct intel_engine_cs *
2224i915_gem_request_get_ring(struct drm_i915_gem_request *req)
2225{
2226 return req ? req->ring : NULL;
2227}
2228
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +01002229static inline struct drm_i915_gem_request *
John Harrisonabfe2622014-11-24 18:49:24 +00002230i915_gem_request_reference(struct drm_i915_gem_request *req)
2231{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +01002232 if (req)
2233 kref_get(&req->ref);
2234 return req;
John Harrisonabfe2622014-11-24 18:49:24 +00002235}
2236
2237static inline void
2238i915_gem_request_unreference(struct drm_i915_gem_request *req)
2239{
Daniel Vetterf2458602014-11-26 10:26:05 +01002240 WARN_ON(!mutex_is_locked(&req->ring->dev->struct_mutex));
John Harrisonabfe2622014-11-24 18:49:24 +00002241 kref_put(&req->ref, i915_gem_request_free);
2242}
2243
Chris Wilson41037f92015-03-27 11:01:36 +00002244static inline void
2245i915_gem_request_unreference__unlocked(struct drm_i915_gem_request *req)
2246{
Maarten Lankhorstb833bb62015-04-07 11:32:02 +02002247 struct drm_device *dev;
Chris Wilson41037f92015-03-27 11:01:36 +00002248
Maarten Lankhorstb833bb62015-04-07 11:32:02 +02002249 if (!req)
2250 return;
2251
2252 dev = req->ring->dev;
2253 if (kref_put_mutex(&req->ref, i915_gem_request_free, &dev->struct_mutex))
Chris Wilson41037f92015-03-27 11:01:36 +00002254 mutex_unlock(&dev->struct_mutex);
Chris Wilson41037f92015-03-27 11:01:36 +00002255}
2256
John Harrisonabfe2622014-11-24 18:49:24 +00002257static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
2258 struct drm_i915_gem_request *src)
2259{
2260 if (src)
2261 i915_gem_request_reference(src);
2262
2263 if (*pdst)
2264 i915_gem_request_unreference(*pdst);
2265
2266 *pdst = src;
2267}
2268
John Harrison1b5a4332014-11-24 18:49:42 +00002269/*
2270 * XXX: i915_gem_request_completed should be here but currently needs the
2271 * definition of i915_seqno_passed() which is below. It will be moved in
2272 * a later patch when the call to i915_seqno_passed() is obsoleted...
2273 */
2274
Brad Volkin351e3db2014-02-18 10:15:46 -08002275/*
2276 * A command that requires special handling by the command parser.
2277 */
2278struct drm_i915_cmd_descriptor {
2279 /*
2280 * Flags describing how the command parser processes the command.
2281 *
2282 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2283 * a length mask if not set
2284 * CMD_DESC_SKIP: The command is allowed but does not follow the
2285 * standard length encoding for the opcode range in
2286 * which it falls
2287 * CMD_DESC_REJECT: The command is never allowed
2288 * CMD_DESC_REGISTER: The command should be checked against the
2289 * register whitelist for the appropriate ring
2290 * CMD_DESC_MASTER: The command is allowed if the submitting process
2291 * is the DRM master
2292 */
2293 u32 flags;
2294#define CMD_DESC_FIXED (1<<0)
2295#define CMD_DESC_SKIP (1<<1)
2296#define CMD_DESC_REJECT (1<<2)
2297#define CMD_DESC_REGISTER (1<<3)
2298#define CMD_DESC_BITMASK (1<<4)
2299#define CMD_DESC_MASTER (1<<5)
2300
2301 /*
2302 * The command's unique identification bits and the bitmask to get them.
2303 * This isn't strictly the opcode field as defined in the spec and may
2304 * also include type, subtype, and/or subop fields.
2305 */
2306 struct {
2307 u32 value;
2308 u32 mask;
2309 } cmd;
2310
2311 /*
2312 * The command's length. The command is either fixed length (i.e. does
2313 * not include a length field) or has a length field mask. The flag
2314 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2315 * a length mask. All command entries in a command table must include
2316 * length information.
2317 */
2318 union {
2319 u32 fixed;
2320 u32 mask;
2321 } length;
2322
2323 /*
2324 * Describes where to find a register address in the command to check
2325 * against the ring's register whitelist. Only valid if flags has the
2326 * CMD_DESC_REGISTER bit set.
Francisco Jerez6a65c5b2015-05-29 16:44:13 +03002327 *
2328 * A non-zero step value implies that the command may access multiple
2329 * registers in sequence (e.g. LRI), in that case step gives the
2330 * distance in dwords between individual offset fields.
Brad Volkin351e3db2014-02-18 10:15:46 -08002331 */
2332 struct {
2333 u32 offset;
2334 u32 mask;
Francisco Jerez6a65c5b2015-05-29 16:44:13 +03002335 u32 step;
Brad Volkin351e3db2014-02-18 10:15:46 -08002336 } reg;
2337
2338#define MAX_CMD_DESC_BITMASKS 3
2339 /*
2340 * Describes command checks where a particular dword is masked and
2341 * compared against an expected value. If the command does not match
2342 * the expected value, the parser rejects it. Only valid if flags has
2343 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2344 * are valid.
Brad Volkind4d48032014-02-18 10:15:54 -08002345 *
2346 * If the check specifies a non-zero condition_mask then the parser
2347 * only performs the check when the bits specified by condition_mask
2348 * are non-zero.
Brad Volkin351e3db2014-02-18 10:15:46 -08002349 */
2350 struct {
2351 u32 offset;
2352 u32 mask;
2353 u32 expected;
Brad Volkind4d48032014-02-18 10:15:54 -08002354 u32 condition_offset;
2355 u32 condition_mask;
Brad Volkin351e3db2014-02-18 10:15:46 -08002356 } bits[MAX_CMD_DESC_BITMASKS];
2357};
2358
2359/*
2360 * A table of commands requiring special handling by the command parser.
2361 *
2362 * Each ring has an array of tables. Each table consists of an array of command
2363 * descriptors, which must be sorted with command opcodes in ascending order.
2364 */
2365struct drm_i915_cmd_table {
2366 const struct drm_i915_cmd_descriptor *table;
2367 int count;
2368};
2369
Chris Wilsondbbe9122014-08-09 19:18:43 +01002370/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
Chris Wilson7312e2d2014-08-13 12:14:12 +01002371#define __I915__(p) ({ \
2372 struct drm_i915_private *__p; \
2373 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2374 __p = (struct drm_i915_private *)p; \
2375 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2376 __p = to_i915((struct drm_device *)p); \
2377 else \
2378 BUILD_BUG(); \
2379 __p; \
2380})
Chris Wilsondbbe9122014-08-09 19:18:43 +01002381#define INTEL_INFO(p) (&__I915__(p)->info)
Chris Wilson87f1f462014-08-09 19:18:42 +01002382#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
Hoath, Nicholase90a21d2015-02-05 10:47:17 +00002383#define INTEL_REVID(p) (__I915__(p)->dev->pdev->revision)
Zou Nan haicae58522010-11-09 17:17:32 +08002384
Chris Wilson87f1f462014-08-09 19:18:42 +01002385#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2386#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
Zou Nan haicae58522010-11-09 17:17:32 +08002387#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
Chris Wilson87f1f462014-08-09 19:18:42 +01002388#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
Zou Nan haicae58522010-11-09 17:17:32 +08002389#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
Chris Wilson87f1f462014-08-09 19:18:42 +01002390#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2391#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
Zou Nan haicae58522010-11-09 17:17:32 +08002392#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2393#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2394#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
Chris Wilson87f1f462014-08-09 19:18:42 +01002395#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
Zou Nan haicae58522010-11-09 17:17:32 +08002396#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
Chris Wilson87f1f462014-08-09 19:18:42 +01002397#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2398#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
Zou Nan haicae58522010-11-09 17:17:32 +08002399#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2400#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
Chris Wilson87f1f462014-08-09 19:18:42 +01002401#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -07002402#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Chris Wilson87f1f462014-08-09 19:18:42 +01002403#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2404 INTEL_DEVID(dev) == 0x0152 || \
2405 INTEL_DEVID(dev) == 0x015a)
Jesse Barnes70a3eb72012-03-28 13:39:21 -07002406#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
Ville Syrjälä6df40272014-04-09 13:28:00 +03002407#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -03002408#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
Ville Syrjälä8179f1f2014-04-09 13:27:59 +03002409#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
Satheeshakrishna M7201c0b2014-04-02 11:24:50 +05302410#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
Satheeshakrishna M1feed882015-03-17 11:39:29 +02002411#define IS_BROXTON(dev) (!INTEL_INFO(dev)->is_skylake && IS_GEN9(dev))
Zou Nan haicae58522010-11-09 17:17:32 +08002412#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
Paulo Zanonied1c9e22013-08-12 14:34:08 -03002413#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002414 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002415#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
Rodrigo Vivi6b96d702015-01-19 16:16:15 -08002416 ((INTEL_DEVID(dev) & 0xf) == 0x6 || \
Rodrigo Vivi0dc6f202015-01-21 11:46:32 -08002417 (INTEL_DEVID(dev) & 0xf) == 0xb || \
Chris Wilson87f1f462014-08-09 19:18:42 +01002418 (INTEL_DEVID(dev) & 0xf) == 0xe))
Ville Syrjäläebb72aa2015-06-03 15:45:12 +03002419/* ULX machines are also considered ULT. */
2420#define IS_BDW_ULX(dev) (IS_BROADWELL(dev) && \
2421 (INTEL_DEVID(dev) & 0xf) == 0xe)
Rodrigo Vivia0fcbd92014-09-19 20:16:26 -04002422#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2423 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002424#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002425 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
Rodrigo Vivi94353732013-08-28 16:45:46 -03002426#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002427 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
Paulo Zanoni9bbfd202014-04-29 11:00:22 -03002428/* ULX machines are also considered ULT. */
Chris Wilson87f1f462014-08-09 19:18:42 +01002429#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2430 INTEL_DEVID(dev) == 0x0A1E)
Ben Widawskyb833d682013-08-23 16:00:07 -07002431#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
Zou Nan haicae58522010-11-09 17:17:32 +08002432
Hoath, Nicholase90a21d2015-02-05 10:47:17 +00002433#define SKL_REVID_A0 (0x0)
2434#define SKL_REVID_B0 (0x1)
2435#define SKL_REVID_C0 (0x2)
2436#define SKL_REVID_D0 (0x3)
Damien Lespiau8bc0ccf2015-02-09 19:33:18 +00002437#define SKL_REVID_E0 (0x4)
Imre Deakb88baa22015-05-19 15:05:00 +03002438#define SKL_REVID_F0 (0x5)
Hoath, Nicholase90a21d2015-02-05 10:47:17 +00002439
Nick Hoath6c74c872015-03-20 09:03:52 +00002440#define BXT_REVID_A0 (0x0)
2441#define BXT_REVID_B0 (0x3)
2442#define BXT_REVID_C0 (0x6)
2443
Jesse Barnes85436692011-04-06 12:11:14 -07002444/*
2445 * The genX designation typically refers to the render engine, so render
2446 * capability related checks should use IS_GEN, while display and other checks
2447 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2448 * chips, etc.).
2449 */
Zou Nan haicae58522010-11-09 17:17:32 +08002450#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2451#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2452#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2453#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2454#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
Jesse Barnes85436692011-04-06 12:11:14 -07002455#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
Ben Widawskyd2980842013-11-02 21:06:59 -07002456#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
Damien Lespiaub71252d2013-02-13 15:27:24 +00002457#define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
Zou Nan haicae58522010-11-09 17:17:32 +08002458
Ben Widawsky73ae4782013-10-15 10:02:57 -07002459#define RENDER_RING (1<<RCS)
2460#define BSD_RING (1<<VCS)
2461#define BLT_RING (1<<BCS)
2462#define VEBOX_RING (1<<VECS)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002463#define BSD2_RING (1<<VCS2)
Ben Widawsky63c42e52014-04-18 18:04:27 -03002464#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002465#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
Ben Widawsky63c42e52014-04-18 18:04:27 -03002466#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2467#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2468#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2469#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
Chris Wilsonf2fbc692014-08-24 19:35:31 +01002470 __I915__(dev)->ellc_size)
Zou Nan haicae58522010-11-09 17:17:32 +08002471#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2472
Ben Widawsky254f9652012-06-04 14:42:42 -07002473#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
Oscar Mateod7f621e2014-07-24 17:04:49 +01002474#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
Jesse Barnes692ef702014-08-05 07:51:18 -07002475#define USES_PPGTT(dev) (i915.enable_ppgtt)
2476#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt == 2)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002477
Chris Wilson05394f32010-11-08 19:18:58 +00002478#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08002479#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2480
Daniel Vetterb45305f2012-12-17 16:21:27 +01002481/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2482#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
Daniel Vetter4e6b7882014-02-07 16:33:20 +01002483/*
2484 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2485 * even when in MSI mode. This results in spurious interrupt warnings if the
2486 * legacy irq no. is shared with another device. The kernel then disables that
2487 * interrupt source and so prevents the other device from working properly.
2488 */
2489#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2490#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
Daniel Vetterb45305f2012-12-17 16:21:27 +01002491
Zou Nan haicae58522010-11-09 17:17:32 +08002492/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2493 * rows, which changed the alignment requirements and fence programming.
2494 */
2495#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2496 IS_I915GM(dev)))
2497#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
2498#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
2499#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
Zou Nan haicae58522010-11-09 17:17:32 +08002500#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2501#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08002502
2503#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2504#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01002505#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08002506
Damien Lespiaudbf77862014-10-01 20:04:14 +01002507#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
Damien Lespiauf5adf942013-06-24 18:29:34 +01002508
Jani Nikula0c9b3712015-05-18 17:10:01 +03002509#define HAS_DP_MST(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2510 INTEL_INFO(dev)->gen >= 9)
2511
Damien Lespiaudd93be52013-04-22 18:40:39 +01002512#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
Damien Lespiau30568c42013-04-22 18:40:41 +01002513#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002514#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
Sonika Jindale3d99842015-01-22 14:30:54 +05302515 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || \
2516 IS_SKYLAKE(dev))
Paulo Zanoni6157d3c2014-03-07 20:12:37 -03002517#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
Suketu Shah00776512015-04-16 14:22:14 +05302518 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev) || \
2519 IS_SKYLAKE(dev))
Rodrigo Vivi58abf1d2014-10-07 07:06:50 -07002520#define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2521#define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002522
Daniel Vettereb805622015-05-04 14:58:44 +02002523#define HAS_CSR(dev) (IS_SKYLAKE(dev))
2524
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002525#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2526#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2527#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2528#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2529#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2530#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302531#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2532#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002533
Chris Wilsonf2fbc692014-08-24 19:35:31 +01002534#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302535#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03002536#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
Zou Nan haicae58522010-11-09 17:17:32 +08002537#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2538#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
Ben Widawsky40c7ead2013-04-05 13:12:40 -07002539#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
Paulo Zanoni45e6e3a2012-07-03 15:57:32 -03002540#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08002541
Sonika Jindal5fafe292014-07-21 15:23:38 +05302542#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
2543
Ben Widawsky040d2ba2013-09-19 11:01:40 -07002544/* DPF == dynamic parity feature */
2545#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2546#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07002547
Ben Widawskyc8735b02012-09-07 19:43:39 -07002548#define GT_FREQUENCY_MULTIPLIER 50
Akash Goelde43ae92015-03-06 11:07:14 +05302549#define GEN9_FREQ_SCALER 3
Ben Widawskyc8735b02012-09-07 19:43:39 -07002550
Chris Wilson05394f32010-11-08 19:18:58 +00002551#include "i915_trace.h"
2552
Rob Clarkbaa70942013-08-02 13:27:49 -04002553extern const struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +10002554extern int i915_max_ioctl;
2555
Imre Deakfc49b3d2014-10-23 19:23:27 +03002556extern int i915_suspend_legacy(struct drm_device *dev, pm_message_t state);
2557extern int i915_resume_legacy(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10002558
Jani Nikulad330a952014-01-21 11:24:25 +02002559/* i915_params.c */
2560struct i915_params {
2561 int modeset;
2562 int panel_ignore_lid;
Jani Nikulad330a952014-01-21 11:24:25 +02002563 int semaphores;
Jani Nikulad330a952014-01-21 11:24:25 +02002564 int lvds_channel_mode;
2565 int panel_use_ssc;
2566 int vbt_sdvo_panel_type;
2567 int enable_rc6;
2568 int enable_fbc;
Jani Nikulad330a952014-01-21 11:24:25 +02002569 int enable_ppgtt;
Oscar Mateo127f1002014-07-24 17:04:11 +01002570 int enable_execlists;
Jani Nikulad330a952014-01-21 11:24:25 +02002571 int enable_psr;
2572 unsigned int preliminary_hw_support;
2573 int disable_power_well;
2574 int enable_ips;
Damien Lespiaue5aa6542014-02-07 19:12:53 +00002575 int invert_brightness;
Brad Volkin351e3db2014-02-18 10:15:46 -08002576 int enable_cmd_parser;
Damien Lespiaue5aa6542014-02-07 19:12:53 +00002577 /* leave bools at the end to not create holes */
2578 bool enable_hangcheck;
2579 bool fastboot;
Jani Nikulad330a952014-01-21 11:24:25 +02002580 bool prefault_disable;
Daniel Vetter5bedeb22015-03-03 18:03:47 +01002581 bool load_detect_test;
Jani Nikulad330a952014-01-21 11:24:25 +02002582 bool reset;
Damien Lespiaua0bae572014-02-10 17:20:55 +00002583 bool disable_display;
Daniel Vetter7a10dfa2014-04-01 09:33:47 +02002584 bool disable_vtd_wa;
Sourab Gupta84c33a62014-06-02 16:47:17 +05302585 int use_mmio_flip;
Chris Wilson48572ed2014-12-18 10:55:50 +00002586 int mmio_debug;
Rob Clarke2c719b2014-12-15 13:56:32 -05002587 bool verbose_state_checks;
Matt Roperb2e77232015-01-22 16:53:12 -08002588 bool nuclear_pageflip;
Sonika Jindal9e458032015-05-06 17:35:48 +05302589 int edp_vswing;
Jani Nikulad330a952014-01-21 11:24:25 +02002590};
2591extern struct i915_params i915 __read_mostly;
2592
Linus Torvalds1da177e2005-04-16 15:20:36 -07002593 /* i915_dma.c */
Dave Airlie22eae942005-11-10 22:16:34 +11002594extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002595extern int i915_driver_unload(struct drm_device *);
John Harrison2885f6a2014-06-26 18:23:52 +01002596extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002597extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +10002598extern void i915_driver_preclose(struct drm_device *dev,
John Harrison2885f6a2014-06-26 18:23:52 +01002599 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002600extern void i915_driver_postclose(struct drm_device *dev,
John Harrison2885f6a2014-06-26 18:23:52 +01002601 struct drm_file *file);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002602extern int i915_driver_device_is_agp(struct drm_device * dev);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002603#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11002604extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2605 unsigned long arg);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002606#endif
Ben Widawsky8e96d9c2012-06-04 14:42:56 -07002607extern int intel_gpu_reset(struct drm_device *dev);
Chris Wilson49e4d842015-06-15 12:23:48 +01002608extern bool intel_has_gpu_reset(struct drm_device *dev);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +02002609extern int i915_reset(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002610extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2611extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2612extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2613extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
Imre Deak650ad972014-04-18 16:35:02 +03002614int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
Daniel Vettereb805622015-05-04 14:58:44 +02002615void i915_firmware_load_error_print(const char *fw_path, int err);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002616
Jani Nikula77913b32015-06-18 13:06:16 +03002617/* intel_hotplug.c */
2618void intel_hpd_irq_handler(struct drm_device *dev, u32 pin_mask, u32 long_mask);
2619void intel_hpd_init(struct drm_i915_private *dev_priv);
2620void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2621void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
2622enum port intel_hpd_pin_to_port(enum hpd_pin pin);
2623
Linus Torvalds1da177e2005-04-16 15:20:36 -07002624/* i915_irq.c */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002625void i915_queue_hangcheck(struct drm_device *dev);
Mika Kuoppala58174462014-02-25 17:11:26 +02002626__printf(3, 4)
2627void i915_handle_error(struct drm_device *dev, bool wedged,
2628 const char *fmt, ...);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002629
Daniel Vetterb9632912014-09-30 10:56:44 +02002630extern void intel_irq_init(struct drm_i915_private *dev_priv);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02002631int intel_irq_install(struct drm_i915_private *dev_priv);
2632void intel_irq_uninstall(struct drm_i915_private *dev_priv);
Chris Wilson907b28c2013-07-19 20:36:52 +01002633
2634extern void intel_uncore_sanitize(struct drm_device *dev);
Imre Deak10018602014-06-06 12:59:39 +03002635extern void intel_uncore_early_sanitize(struct drm_device *dev,
2636 bool restore_forcewake);
Chris Wilson907b28c2013-07-19 20:36:52 +01002637extern void intel_uncore_init(struct drm_device *dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01002638extern void intel_uncore_check_errors(struct drm_device *dev);
Chris Wilsonaec347a2013-08-26 13:46:09 +01002639extern void intel_uncore_fini(struct drm_device *dev);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07002640extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
Mika Kuoppala48c10262015-01-16 11:34:41 +02002641const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
Mika Kuoppala59bad942015-01-16 11:34:40 +02002642void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +02002643 enum forcewake_domains domains);
Mika Kuoppala59bad942015-01-16 11:34:40 +02002644void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +02002645 enum forcewake_domains domains);
Chris Wilsona6111f72015-04-07 16:21:02 +01002646/* Like above but the caller must manage the uncore.lock itself.
2647 * Must be used with I915_READ_FW and friends.
2648 */
2649void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
2650 enum forcewake_domains domains);
2651void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
2652 enum forcewake_domains domains);
Mika Kuoppala59bad942015-01-16 11:34:40 +02002653void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
Yu Zhangcf9d2892015-02-10 19:05:47 +08002654static inline bool intel_vgpu_active(struct drm_device *dev)
2655{
2656 return to_i915(dev)->vgpu.active;
2657}
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002658
Keith Packard7c463582008-11-04 02:03:27 -08002659void
Jani Nikula50227e12014-03-31 14:27:21 +03002660i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002661 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002662
2663void
Jani Nikula50227e12014-03-31 14:27:21 +03002664i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002665 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002666
Imre Deakf8b79e52014-03-04 19:23:07 +02002667void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2668void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
Daniel Vetter47339cd2014-09-30 10:56:46 +02002669void
2670ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2671void
2672ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2673void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2674 uint32_t interrupt_mask,
2675 uint32_t enabled_irq_mask);
2676#define ibx_enable_display_interrupt(dev_priv, bits) \
2677 ibx_display_interrupt_update((dev_priv), (bits), (bits))
2678#define ibx_disable_display_interrupt(dev_priv, bits) \
2679 ibx_display_interrupt_update((dev_priv), (bits), 0)
Imre Deakf8b79e52014-03-04 19:23:07 +02002680
Eric Anholt673a3942008-07-30 12:06:12 -07002681/* i915_gem.c */
Eric Anholt673a3942008-07-30 12:06:12 -07002682int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2683 struct drm_file *file_priv);
2684int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2685 struct drm_file *file_priv);
2686int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2687 struct drm_file *file_priv);
2688int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2689 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002690int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2691 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002692int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2693 struct drm_file *file_priv);
2694int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2695 struct drm_file *file_priv);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +01002696void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
John Harrison8a8edb52015-05-29 17:43:33 +01002697 struct drm_i915_gem_request *req);
John Harrisonadeca762015-05-29 17:43:28 +01002698void i915_gem_execbuffer_retire_commands(struct i915_execbuffer_params *params);
John Harrison5f19e2b2015-05-29 17:43:27 +01002699int i915_gem_ringbuffer_submission(struct i915_execbuffer_params *params,
Oscar Mateoa83014d2014-07-24 17:04:21 +01002700 struct drm_i915_gem_execbuffer2 *args,
John Harrison5f19e2b2015-05-29 17:43:27 +01002701 struct list_head *vmas);
Eric Anholt673a3942008-07-30 12:06:12 -07002702int i915_gem_execbuffer(struct drm_device *dev, void *data,
2703 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05002704int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2705 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002706int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2707 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07002708int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2709 struct drm_file *file);
2710int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2711 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002712int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2713 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002714int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2715 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002716int i915_gem_set_tiling(struct drm_device *dev, void *data,
2717 struct drm_file *file_priv);
2718int i915_gem_get_tiling(struct drm_device *dev, void *data,
2719 struct drm_file *file_priv);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002720int i915_gem_init_userptr(struct drm_device *dev);
2721int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2722 struct drm_file *file);
Eric Anholt5a125c32008-10-22 21:40:13 -07002723int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2724 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002725int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2726 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002727void i915_gem_load(struct drm_device *dev);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002728void *i915_gem_object_alloc(struct drm_device *dev);
2729void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01002730void i915_gem_object_init(struct drm_i915_gem_object *obj,
2731 const struct drm_i915_gem_object_ops *ops);
Chris Wilson05394f32010-11-08 19:18:58 +00002732struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2733 size_t size);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08002734void i915_init_vm(struct drm_i915_private *dev_priv,
2735 struct i915_address_space *vm);
Eric Anholt673a3942008-07-30 12:06:12 -07002736void i915_gem_free_object(struct drm_gem_object *obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07002737void i915_gem_vma_destroy(struct i915_vma *vma);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002738
Daniel Vetter08755462015-04-20 09:04:05 -07002739/* Flags used by pin/bind&friends. */
2740#define PIN_MAPPABLE (1<<0)
2741#define PIN_NONBLOCK (1<<1)
2742#define PIN_GLOBAL (1<<2)
2743#define PIN_OFFSET_BIAS (1<<3)
2744#define PIN_USER (1<<4)
2745#define PIN_UPDATE (1<<5)
Chris Wilsond23db882014-05-23 08:48:08 +02002746#define PIN_OFFSET_MASK (~4095)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002747int __must_check
2748i915_gem_object_pin(struct drm_i915_gem_object *obj,
2749 struct i915_address_space *vm,
2750 uint32_t alignment,
2751 uint64_t flags);
2752int __must_check
2753i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
2754 const struct i915_ggtt_view *view,
2755 uint32_t alignment,
2756 uint64_t flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002757
2758int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2759 u32 flags);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002760int __must_check i915_vma_unbind(struct i915_vma *vma);
Chris Wilsondd624af2013-01-15 12:39:35 +00002761int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
Paulo Zanoni48018a52013-12-13 15:22:31 -02002762void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
Chris Wilson05394f32010-11-08 19:18:58 +00002763void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002764
Brad Volkin4c914c02014-02-18 10:15:45 -08002765int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2766 int *needs_clflush);
2767
Chris Wilson37e680a2012-06-07 15:38:42 +01002768int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
Chris Wilsonee286372015-04-07 16:20:25 +01002769
2770static inline int __sg_page_count(struct scatterlist *sg)
Chris Wilson9da3da62012-06-01 15:20:22 +01002771{
Chris Wilsonee286372015-04-07 16:20:25 +01002772 return sg->length >> PAGE_SHIFT;
Chris Wilson9da3da62012-06-01 15:20:22 +01002773}
Chris Wilsonee286372015-04-07 16:20:25 +01002774
2775static inline struct page *
2776i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2777{
2778 if (WARN_ON(n >= obj->base.size >> PAGE_SHIFT))
2779 return NULL;
2780
2781 if (n < obj->get_page.last) {
2782 obj->get_page.sg = obj->pages->sgl;
2783 obj->get_page.last = 0;
2784 }
2785
2786 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
2787 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
2788 if (unlikely(sg_is_chain(obj->get_page.sg)))
2789 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
2790 }
2791
2792 return nth_page(sg_page(obj->get_page.sg), n - obj->get_page.last);
2793}
2794
Chris Wilsona5570172012-09-04 21:02:54 +01002795static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2796{
2797 BUG_ON(obj->pages == NULL);
2798 obj->pages_pin_count++;
2799}
2800static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2801{
2802 BUG_ON(obj->pages_pin_count == 0);
2803 obj->pages_pin_count--;
2804}
2805
Chris Wilson54cf91d2010-11-25 18:00:26 +00002806int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawsky2911a352012-04-05 14:47:36 -07002807int i915_gem_object_sync(struct drm_i915_gem_object *obj,
John Harrison91af1272015-06-18 13:14:56 +01002808 struct intel_engine_cs *to,
2809 struct drm_i915_gem_request **to_req);
Ben Widawskye2d05a82013-09-24 09:57:58 -07002810void i915_vma_move_to_active(struct i915_vma *vma,
John Harrisonb2af0372015-05-29 17:43:50 +01002811 struct drm_i915_gem_request *req);
Dave Airlieff72145b2011-02-07 12:16:14 +10002812int i915_gem_dumb_create(struct drm_file *file_priv,
2813 struct drm_device *dev,
2814 struct drm_mode_create_dumb *args);
Dave Airlieda6b51d2014-12-24 13:11:17 +10002815int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2816 uint32_t handle, uint64_t *offset);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002817/**
2818 * Returns true if seq1 is later than seq2.
2819 */
2820static inline bool
2821i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2822{
2823 return (int32_t)(seq1 - seq2) >= 0;
2824}
2825
John Harrison1b5a4332014-11-24 18:49:42 +00002826static inline bool i915_gem_request_completed(struct drm_i915_gem_request *req,
2827 bool lazy_coherency)
2828{
2829 u32 seqno;
2830
2831 BUG_ON(req == NULL);
2832
2833 seqno = req->ring->get_seqno(req->ring, lazy_coherency);
2834
2835 return i915_seqno_passed(seqno, req->seqno);
2836}
2837
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002838int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2839int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson06d98132012-04-17 15:31:24 +01002840int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002841int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00002842
Daniel Vetterd8ffa602014-05-13 12:11:26 +02002843bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
2844void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002845
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002846struct drm_i915_gem_request *
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002847i915_gem_find_active_request(struct intel_engine_cs *ring);
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002848
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002849bool i915_gem_retire_requests(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002850void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
Daniel Vetter33196de2012-11-14 17:14:05 +01002851int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
Daniel Vetterd6b2c792012-07-04 22:54:13 +02002852 bool interruptible);
Sourab Gupta84c33a62014-06-02 16:47:17 +05302853
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002854static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2855{
2856 return unlikely(atomic_read(&error->reset_counter)
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002857 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002858}
2859
2860static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2861{
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002862 return atomic_read(&error->reset_counter) & I915_WEDGED;
2863}
2864
2865static inline u32 i915_reset_count(struct i915_gpu_error *error)
2866{
2867 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002868}
Chris Wilsona71d8d92012-02-15 11:25:36 +00002869
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02002870static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2871{
2872 return dev_priv->gpu_error.stop_rings == 0 ||
2873 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2874}
2875
2876static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2877{
2878 return dev_priv->gpu_error.stop_rings == 0 ||
2879 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2880}
2881
Chris Wilson069efc12010-09-30 16:53:18 +01002882void i915_gem_reset(struct drm_device *dev);
Chris Wilson000433b2013-08-08 14:41:09 +01002883bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
Chris Wilson1070a422012-04-24 15:47:41 +01002884int __must_check i915_gem_init(struct drm_device *dev);
Oscar Mateoa83014d2014-07-24 17:04:21 +01002885int i915_gem_init_rings(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002886int __must_check i915_gem_init_hw(struct drm_device *dev);
John Harrison6909a662015-05-29 17:43:51 +01002887int i915_gem_l3_remap(struct drm_i915_gem_request *req, int slice);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002888void i915_gem_init_swizzling(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002889void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002890int __must_check i915_gpu_idle(struct drm_device *dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01002891int __must_check i915_gem_suspend(struct drm_device *dev);
John Harrison75289872015-05-29 17:43:49 +01002892void __i915_add_request(struct drm_i915_gem_request *req,
John Harrison5b4a60c2015-05-29 17:43:34 +01002893 struct drm_i915_gem_object *batch_obj,
2894 bool flush_caches);
John Harrison75289872015-05-29 17:43:49 +01002895#define i915_add_request(req) \
John Harrisonfcfa423c2015-05-29 17:44:12 +01002896 __i915_add_request(req, NULL, true)
John Harrison75289872015-05-29 17:43:49 +01002897#define i915_add_request_no_flush(req) \
John Harrisonfcfa423c2015-05-29 17:44:12 +01002898 __i915_add_request(req, NULL, false)
John Harrison9c654812014-11-24 18:49:35 +00002899int __i915_wait_request(struct drm_i915_gem_request *req,
Ander Conselvan de Oliveira16e9a212014-11-06 09:26:38 +02002900 unsigned reset_counter,
2901 bool interruptible,
2902 s64 *timeout,
Chris Wilson2e1b8732015-04-27 13:41:22 +01002903 struct intel_rps_client *rps);
Daniel Vettera4b3a572014-11-26 14:17:05 +01002904int __must_check i915_wait_request(struct drm_i915_gem_request *req);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002905int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00002906int __must_check
Chris Wilson2e2f3512015-04-27 13:41:14 +01002907i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
2908 bool readonly);
2909int __must_check
Chris Wilson20217462010-11-23 15:26:33 +00002910i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2911 bool write);
2912int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02002913i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2914int __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002915i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2916 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00002917 struct intel_engine_cs *pipelined,
John Harrison91af1272015-06-18 13:14:56 +01002918 struct drm_i915_gem_request **pipelined_request,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00002919 const struct i915_ggtt_view *view);
2920void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
2921 const struct i915_ggtt_view *view);
Chris Wilson00731152014-05-21 12:42:56 +01002922int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01002923 int align);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002924int i915_gem_open(struct drm_device *dev, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00002925void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002926
Chris Wilson467cffb2011-03-07 10:42:03 +00002927uint32_t
Imre Deak0fa87792013-01-07 21:47:35 +02002928i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
2929uint32_t
Imre Deakd8651102013-01-07 21:47:33 +02002930i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2931 int tiling_mode, bool fenced);
Chris Wilson467cffb2011-03-07 10:42:03 +00002932
Chris Wilsone4ffd172011-04-04 09:44:39 +01002933int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2934 enum i915_cache_level cache_level);
2935
Daniel Vetter1286ff72012-05-10 15:25:09 +02002936struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2937 struct dma_buf *dma_buf);
2938
2939struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2940 struct drm_gem_object *gem_obj, int flags);
2941
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002942void i915_gem_restore_fences(struct drm_device *dev);
2943
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002944unsigned long
2945i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002946 const struct i915_ggtt_view *view);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002947unsigned long
2948i915_gem_obj_offset(struct drm_i915_gem_object *o,
2949 struct i915_address_space *vm);
2950static inline unsigned long
2951i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *o)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002952{
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002953 return i915_gem_obj_ggtt_offset_view(o, &i915_ggtt_view_normal);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002954}
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002955
Ben Widawskya70a3142013-07-31 16:59:56 -07002956bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002957bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002958 const struct i915_ggtt_view *view);
Ben Widawskya70a3142013-07-31 16:59:56 -07002959bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002960 struct i915_address_space *vm);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002961
Ben Widawskya70a3142013-07-31 16:59:56 -07002962unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2963 struct i915_address_space *vm);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002964struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002965i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2966 struct i915_address_space *vm);
2967struct i915_vma *
2968i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
2969 const struct i915_ggtt_view *view);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002970
Ben Widawskyaccfef22013-08-14 11:38:35 +02002971struct i915_vma *
2972i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002973 struct i915_address_space *vm);
2974struct i915_vma *
2975i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
2976 const struct i915_ggtt_view *view);
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07002977
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002978static inline struct i915_vma *
2979i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
2980{
2981 return i915_gem_obj_to_ggtt_view(obj, &i915_ggtt_view_normal);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08002982}
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002983bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj);
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07002984
Ben Widawskya70a3142013-07-31 16:59:56 -07002985/* Some GGTT VM helpers */
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002986#define i915_obj_to_ggtt(obj) \
Ben Widawskya70a3142013-07-31 16:59:56 -07002987 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2988static inline bool i915_is_ggtt(struct i915_address_space *vm)
2989{
2990 struct i915_address_space *ggtt =
2991 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2992 return vm == ggtt;
2993}
2994
Daniel Vetter841cd772014-08-06 15:04:48 +02002995static inline struct i915_hw_ppgtt *
2996i915_vm_to_ppgtt(struct i915_address_space *vm)
2997{
2998 WARN_ON(i915_is_ggtt(vm));
2999
3000 return container_of(vm, struct i915_hw_ppgtt, base);
3001}
3002
3003
Ben Widawskya70a3142013-07-31 16:59:56 -07003004static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
3005{
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02003006 return i915_gem_obj_ggtt_bound_view(obj, &i915_ggtt_view_normal);
Ben Widawskya70a3142013-07-31 16:59:56 -07003007}
3008
3009static inline unsigned long
3010i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
3011{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02003012 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
Ben Widawskya70a3142013-07-31 16:59:56 -07003013}
Ben Widawskyc37e2202013-07-31 16:59:58 -07003014
3015static inline int __must_check
3016i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
3017 uint32_t alignment,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003018 unsigned flags)
Ben Widawskyc37e2202013-07-31 16:59:58 -07003019{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02003020 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
3021 alignment, flags | PIN_GLOBAL);
Ben Widawskyc37e2202013-07-31 16:59:58 -07003022}
Ben Widawskya70a3142013-07-31 16:59:56 -07003023
Daniel Vetterb2871102014-02-14 14:01:19 +01003024static inline int
3025i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
3026{
3027 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
3028}
3029
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003030void i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
3031 const struct i915_ggtt_view *view);
3032static inline void
3033i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
3034{
3035 i915_gem_object_ggtt_unpin_view(obj, &i915_ggtt_view_normal);
3036}
Daniel Vetterb2871102014-02-14 14:01:19 +01003037
Ben Widawsky254f9652012-06-04 14:42:42 -07003038/* i915_gem_context.c */
Ben Widawsky8245be32013-11-06 13:56:29 -02003039int __must_check i915_gem_context_init(struct drm_device *dev);
Ben Widawsky254f9652012-06-04 14:42:42 -07003040void i915_gem_context_fini(struct drm_device *dev);
Ben Widawskyacce9ff2013-12-06 14:11:03 -08003041void i915_gem_context_reset(struct drm_device *dev);
Ben Widawskye422b882013-12-06 14:10:58 -08003042int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
John Harrisonb3dd6b92015-05-29 17:43:40 +01003043int i915_gem_context_enable(struct drm_i915_gem_request *req);
Ben Widawsky254f9652012-06-04 14:42:42 -07003044void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
John Harrisonba01cc92015-05-29 17:43:41 +01003045int i915_switch_context(struct drm_i915_gem_request *req);
Oscar Mateo273497e2014-05-22 14:13:37 +01003046struct intel_context *
Ben Widawsky41bde552013-12-06 14:11:21 -08003047i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
Mika Kuoppaladce32712013-04-30 13:30:33 +03003048void i915_gem_context_free(struct kref *ctx_ref);
Oscar Mateo8c8579172014-07-24 17:04:14 +01003049struct drm_i915_gem_object *
3050i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
Oscar Mateo273497e2014-05-22 14:13:37 +01003051static inline void i915_gem_context_reference(struct intel_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03003052{
Chris Wilson691e6412014-04-09 09:07:36 +01003053 kref_get(&ctx->ref);
Mika Kuoppaladce32712013-04-30 13:30:33 +03003054}
3055
Oscar Mateo273497e2014-05-22 14:13:37 +01003056static inline void i915_gem_context_unreference(struct intel_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03003057{
Chris Wilson691e6412014-04-09 09:07:36 +01003058 kref_put(&ctx->ref, i915_gem_context_free);
Mika Kuoppaladce32712013-04-30 13:30:33 +03003059}
3060
Oscar Mateo273497e2014-05-22 14:13:37 +01003061static inline bool i915_gem_context_is_default(const struct intel_context *c)
Mika Kuoppala3fac8972014-01-30 16:05:48 +02003062{
Oscar Mateo821d66d2014-07-03 16:28:00 +01003063 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02003064}
3065
Ben Widawsky84624812012-06-04 14:42:54 -07003066int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
3067 struct drm_file *file);
3068int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
3069 struct drm_file *file);
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08003070int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
3071 struct drm_file *file_priv);
3072int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3073 struct drm_file *file_priv);
Daniel Vetter1286ff72012-05-10 15:25:09 +02003074
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003075/* i915_gem_evict.c */
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07003076int __must_check i915_gem_evict_something(struct drm_device *dev,
3077 struct i915_address_space *vm,
3078 int min_size,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003079 unsigned alignment,
3080 unsigned cache_level,
Chris Wilsond23db882014-05-23 08:48:08 +02003081 unsigned long start,
3082 unsigned long end,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003083 unsigned flags);
Ben Widawsky68c8c172013-09-11 14:57:50 -07003084int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
Chris Wilson6c085a72012-08-20 11:40:46 +02003085int i915_gem_evict_everything(struct drm_device *dev);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003086
Ben Widawsky0260c422014-03-22 22:47:21 -07003087/* belongs in i915_gem_gtt.h */
Eric Anholt673a3942008-07-30 12:06:12 -07003088static inline void i915_gem_chipset_flush(struct drm_device *dev)
3089{
Chris Wilson05394f32010-11-08 19:18:58 +00003090 if (INTEL_INFO(dev)->gen < 6)
3091 intel_gtt_chipset_flush();
Chris Wilson9797fbf2012-04-24 15:47:39 +01003092}
Ben Widawsky246cbfb2013-12-06 14:11:14 -08003093
Chris Wilson9797fbf2012-04-24 15:47:39 +01003094/* i915_gem_stolen.c */
3095int i915_gem_init_stolen(struct drm_device *dev);
Ben Widawsky5e59f712014-06-30 10:41:24 -07003096int i915_gem_stolen_setup_compression(struct drm_device *dev, int size, int fb_cpp);
Chris Wilson11be49e2012-11-15 11:32:20 +00003097void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003098void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00003099struct drm_i915_gem_object *
3100i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08003101struct drm_i915_gem_object *
3102i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3103 u32 stolen_offset,
3104 u32 gtt_offset,
3105 u32 size);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003106
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003107/* i915_gem_shrinker.c */
3108unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
3109 long target,
3110 unsigned flags);
3111#define I915_SHRINK_PURGEABLE 0x1
3112#define I915_SHRINK_UNBOUND 0x2
3113#define I915_SHRINK_BOUND 0x4
3114unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3115void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
3116
3117
Eric Anholt673a3942008-07-30 12:06:12 -07003118/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01003119static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00003120{
Jani Nikula50227e12014-03-31 14:27:21 +03003121 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsone9b73c62012-12-03 21:03:14 +00003122
3123 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3124 obj->tiling_mode != I915_TILING_NONE;
3125}
3126
Eric Anholt673a3942008-07-30 12:06:12 -07003127void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
Eric Anholt280b7132009-03-12 16:56:27 -07003128void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
3129void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003130
3131/* i915_gem_debug.c */
Chris Wilson23bc5982010-09-29 16:10:57 +01003132#if WATCH_LISTS
3133int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003134#else
Chris Wilson23bc5982010-09-29 16:10:57 +01003135#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07003136#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07003137
Ben Gamari20172632009-02-17 20:08:50 -05003138/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04003139int i915_debugfs_init(struct drm_minor *minor);
3140void i915_debugfs_cleanup(struct drm_minor *minor);
Daniel Vetterf8c168f2013-10-16 11:49:58 +02003141#ifdef CONFIG_DEBUG_FS
Jani Nikula249e87d2015-04-10 16:59:32 +03003142int i915_debugfs_connector_add(struct drm_connector *connector);
Damien Lespiau07144422013-10-15 18:55:40 +01003143void intel_display_crc_init(struct drm_device *dev);
3144#else
Jani Nikula249e87d2015-04-10 16:59:32 +03003145static inline int i915_debugfs_connector_add(struct drm_connector *connector) {}
Daniel Vetterf8c168f2013-10-16 11:49:58 +02003146static inline void intel_display_crc_init(struct drm_device *dev) {}
Damien Lespiau07144422013-10-15 18:55:40 +01003147#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03003148
3149/* i915_gpu_error.c */
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003150__printf(2, 3)
3151void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Mika Kuoppalafc16b482013-06-06 15:18:39 +03003152int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3153 const struct i915_error_state_file_priv *error);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003154int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003155 struct drm_i915_private *i915,
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003156 size_t count, loff_t pos);
3157static inline void i915_error_state_buf_release(
3158 struct drm_i915_error_state_buf *eb)
3159{
3160 kfree(eb->buf);
3161}
Mika Kuoppala58174462014-02-25 17:11:26 +02003162void i915_capture_error_state(struct drm_device *dev, bool wedge,
3163 const char *error_msg);
Mika Kuoppala84734a02013-07-12 16:50:57 +03003164void i915_error_state_get(struct drm_device *dev,
3165 struct i915_error_state_file_priv *error_priv);
3166void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3167void i915_destroy_error_state(struct drm_device *dev);
3168
3169void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003170const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
Ben Gamari20172632009-02-17 20:08:50 -05003171
Brad Volkin351e3db2014-02-18 10:15:46 -08003172/* i915_cmd_parser.c */
Brad Volkind728c8e2014-02-18 10:15:56 -08003173int i915_cmd_parser_get_version(void);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003174int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
3175void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
3176bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
3177int i915_parse_cmds(struct intel_engine_cs *ring,
Brad Volkin351e3db2014-02-18 10:15:46 -08003178 struct drm_i915_gem_object *batch_obj,
Brad Volkin78a42372014-12-11 12:13:09 -08003179 struct drm_i915_gem_object *shadow_batch_obj,
Brad Volkin351e3db2014-02-18 10:15:46 -08003180 u32 batch_start_offset,
Brad Volkinb9ffd802014-12-11 12:13:10 -08003181 u32 batch_len,
Brad Volkin351e3db2014-02-18 10:15:46 -08003182 bool is_master);
3183
Jesse Barnes317c35d2008-08-25 15:11:06 -07003184/* i915_suspend.c */
3185extern int i915_save_state(struct drm_device *dev);
3186extern int i915_restore_state(struct drm_device *dev);
3187
Ben Widawsky0136db582012-04-10 21:17:01 -07003188/* i915_sysfs.c */
3189void i915_setup_sysfs(struct drm_device *dev_priv);
3190void i915_teardown_sysfs(struct drm_device *dev_priv);
3191
Chris Wilsonf899fc62010-07-20 15:44:45 -07003192/* intel_i2c.c */
3193extern int intel_setup_gmbus(struct drm_device *dev);
3194extern void intel_teardown_gmbus(struct drm_device *dev);
Jani Nikula88ac7932015-03-27 00:20:22 +02003195extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3196 unsigned int pin);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08003197
Jani Nikula0184df42015-03-27 00:20:20 +02003198extern struct i2c_adapter *
3199intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
Chris Wilsone957d772010-09-24 12:52:03 +01003200extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3201extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02003202static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01003203{
3204 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3205}
Chris Wilsonf899fc62010-07-20 15:44:45 -07003206extern void intel_i2c_reset(struct drm_device *dev);
3207
Chris Wilson3b617962010-08-24 09:02:58 +01003208/* intel_opregion.c */
Chris Wilson44834a62010-08-19 16:09:23 +01003209#ifdef CONFIG_ACPI
Lv Zheng27d50c82013-12-06 16:52:05 +08003210extern int intel_opregion_setup(struct drm_device *dev);
Chris Wilson44834a62010-08-19 16:09:23 +01003211extern void intel_opregion_init(struct drm_device *dev);
3212extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01003213extern void intel_opregion_asle_intr(struct drm_device *dev);
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003214extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3215 bool enable);
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003216extern int intel_opregion_notify_adapter(struct drm_device *dev,
3217 pci_power_t state);
Len Brown65e082c2008-10-24 17:18:10 -04003218#else
Lv Zheng27d50c82013-12-06 16:52:05 +08003219static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
Chris Wilson44834a62010-08-19 16:09:23 +01003220static inline void intel_opregion_init(struct drm_device *dev) { return; }
3221static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01003222static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003223static inline int
3224intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3225{
3226 return 0;
3227}
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003228static inline int
3229intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
3230{
3231 return 0;
3232}
Len Brown65e082c2008-10-24 17:18:10 -04003233#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01003234
Jesse Barnes723bfd72010-10-07 16:01:13 -07003235/* intel_acpi.c */
3236#ifdef CONFIG_ACPI
3237extern void intel_register_dsm_handler(void);
3238extern void intel_unregister_dsm_handler(void);
3239#else
3240static inline void intel_register_dsm_handler(void) { return; }
3241static inline void intel_unregister_dsm_handler(void) { return; }
3242#endif /* CONFIG_ACPI */
3243
Jesse Barnes79e53942008-11-07 14:24:08 -08003244/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02003245extern void intel_modeset_init_hw(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003246extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01003247extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003248extern void intel_modeset_cleanup(struct drm_device *dev);
Imre Deak4932e2c2014-02-11 17:12:48 +02003249extern void intel_connector_unregister(struct intel_connector *);
Dave Airlie28d52042009-09-21 14:33:58 +10003250extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01003251extern void intel_modeset_setup_hw_state(struct drm_device *dev,
3252 bool force_restore);
Daniel Vetter44cec742013-01-25 17:53:21 +01003253extern void i915_redisable_vga(struct drm_device *dev);
Imre Deak04098752014-02-18 00:02:16 +02003254extern void i915_redisable_vga_power_on(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07003255extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Paulo Zanonidde86e22012-12-01 12:04:25 -02003256extern void intel_init_pch_refclk(struct drm_device *dev);
Ville Syrjäläffe02b42015-02-02 19:09:50 +02003257extern void intel_set_rps(struct drm_device *dev, u8 val);
Imre Deak5209b1f2014-07-01 12:36:17 +03003258extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3259 bool enable);
Akshay Joshi0206e352011-08-16 15:34:10 -04003260extern void intel_detect_pch(struct drm_device *dev);
3261extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
Ben Widawsky0136db582012-04-10 21:17:01 -07003262extern int intel_enable_rc6(const struct drm_device *dev);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08003263
Ben Widawsky2911a352012-04-05 14:47:36 -07003264extern bool i915_semaphore_is_enabled(struct drm_device *dev);
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07003265int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3266 struct drm_file *file);
Mika Kuoppalab6359912013-10-30 15:44:16 +02003267int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
3268 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07003269
Chris Wilson6ef3d422010-08-04 20:26:07 +01003270/* overlay */
3271extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003272extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3273 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003274
3275extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003276extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003277 struct drm_device *dev,
3278 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01003279
Tom O'Rourke151a49d2014-11-13 18:50:10 -08003280int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3281int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003282
3283/* intel_sideband.c */
Deepak S707b6e32015-01-16 20:42:17 +05303284u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3285void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
Jani Nikula64936252013-05-22 15:36:20 +03003286u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Jani Nikulae9f882a2013-08-27 15:12:14 +03003287u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
3288void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3289u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3290void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3291u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3292void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnesf3419152013-11-04 11:52:44 -08003293u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3294void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jani Nikulae9f882a2013-08-27 15:12:14 +03003295u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
3296void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003297u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3298void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003299u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3300 enum intel_sbi_destination destination);
3301void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3302 enum intel_sbi_destination destination);
Shobhit Kumare9fe51c2013-12-10 12:14:55 +05303303u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3304void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003305
Ville Syrjälä616bc822015-01-23 21:04:25 +02003306int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3307int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
Deepak Sc8d9a592013-11-23 14:55:42 +05303308
Ben Widawsky0b274482013-10-04 21:22:51 -07003309#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3310#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00003311
Ben Widawsky0b274482013-10-04 21:22:51 -07003312#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3313#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3314#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3315#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003316
Ben Widawsky0b274482013-10-04 21:22:51 -07003317#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3318#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3319#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3320#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003321
Chris Wilson698b3132014-03-21 13:16:43 +00003322/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3323 * will be implemented using 2 32-bit writes in an arbitrary order with
3324 * an arbitrary delay between them. This can cause the hardware to
3325 * act upon the intermediate value, possibly leading to corruption and
3326 * machine death. You have been warned.
3327 */
Ben Widawsky0b274482013-10-04 21:22:51 -07003328#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3329#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08003330
Chris Wilson50877442014-03-21 12:41:53 +00003331#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
3332 u32 upper = I915_READ(upper_reg); \
3333 u32 lower = I915_READ(lower_reg); \
3334 u32 tmp = I915_READ(upper_reg); \
3335 if (upper != tmp) { \
3336 upper = tmp; \
3337 lower = I915_READ(lower_reg); \
3338 WARN_ON(I915_READ(upper_reg) != upper); \
3339 } \
3340 (u64)upper << 32 | lower; })
3341
Zou Nan haicae58522010-11-09 17:17:32 +08003342#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3343#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3344
Chris Wilsona6111f72015-04-07 16:21:02 +01003345/* These are untraced mmio-accessors that are only valid to be used inside
3346 * criticial sections inside IRQ handlers where forcewake is explicitly
3347 * controlled.
3348 * Think twice, and think again, before using these.
3349 * Note: Should only be used between intel_uncore_forcewake_irqlock() and
3350 * intel_uncore_forcewake_irqunlock().
3351 */
3352#define I915_READ_FW(reg__) readl(dev_priv->regs + (reg__))
3353#define I915_WRITE_FW(reg__, val__) writel(val__, dev_priv->regs + (reg__))
3354#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3355
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003356/* "Broadcast RGB" property */
3357#define INTEL_BROADCAST_RGB_AUTO 0
3358#define INTEL_BROADCAST_RGB_FULL 1
3359#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08003360
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003361static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
3362{
Sonika Jindal92e23b92014-07-21 15:23:40 +05303363 if (IS_VALLEYVIEW(dev))
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003364 return VLV_VGACNTRL;
Sonika Jindal92e23b92014-07-21 15:23:40 +05303365 else if (INTEL_INFO(dev)->gen >= 5)
3366 return CPU_VGACNTRL;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003367 else
3368 return VGACNTRL;
3369}
3370
Ville Syrjälä2bb46292013-02-22 16:12:51 +02003371static inline void __user *to_user_ptr(u64 address)
3372{
3373 return (void __user *)(uintptr_t)address;
3374}
3375
Imre Deakdf977292013-05-21 20:03:17 +03003376static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3377{
3378 unsigned long j = msecs_to_jiffies(m);
3379
3380 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3381}
3382
Daniel Vetter7bd0e222014-12-04 11:12:54 +01003383static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3384{
3385 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3386}
3387
Imre Deakdf977292013-05-21 20:03:17 +03003388static inline unsigned long
3389timespec_to_jiffies_timeout(const struct timespec *value)
3390{
3391 unsigned long j = timespec_to_jiffies(value);
3392
3393 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3394}
3395
Paulo Zanonidce56b32013-12-19 14:29:40 -02003396/*
3397 * If you need to wait X milliseconds between events A and B, but event B
3398 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3399 * when event A happened, then just before event B you call this function and
3400 * pass the timestamp as the first argument, and X as the second argument.
3401 */
3402static inline void
3403wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3404{
Imre Deakec5e0cf2014-01-29 13:25:40 +02003405 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
Paulo Zanonidce56b32013-12-19 14:29:40 -02003406
3407 /*
3408 * Don't re-read the value of "jiffies" every time since it may change
3409 * behind our back and break the math.
3410 */
3411 tmp_jiffies = jiffies;
3412 target_jiffies = timestamp_jiffies +
3413 msecs_to_jiffies_timeout(to_wait_ms);
3414
3415 if (time_after(target_jiffies, tmp_jiffies)) {
Imre Deakec5e0cf2014-01-29 13:25:40 +02003416 remaining_jiffies = target_jiffies - tmp_jiffies;
3417 while (remaining_jiffies)
3418 remaining_jiffies =
3419 schedule_timeout_uninterruptible(remaining_jiffies);
Paulo Zanonidce56b32013-12-19 14:29:40 -02003420 }
3421}
3422
John Harrison581c26e82014-11-24 18:49:39 +00003423static inline void i915_trace_irq_get(struct intel_engine_cs *ring,
3424 struct drm_i915_gem_request *req)
3425{
3426 if (ring->trace_irq_req == NULL && ring->irq_get(ring))
3427 i915_gem_request_assign(&ring->trace_irq_req, req);
3428}
3429
Linus Torvalds1da177e2005-04-16 15:20:36 -07003430#endif