blob: 56664e63e10f8e0f62c8080b1f25e7cfc05e0ed7 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070042#include <drm/drm_plane_helper.h>
43#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080044#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080045
Matt Roper465c1202014-05-29 08:06:54 -070046/* Primary plane formats supported by all gen */
47#define COMMON_PRIMARY_FORMATS \
48 DRM_FORMAT_C8, \
49 DRM_FORMAT_RGB565, \
50 DRM_FORMAT_XRGB8888, \
51 DRM_FORMAT_ARGB8888
52
53/* Primary plane formats for gen <= 3 */
54static const uint32_t intel_primary_formats_gen2[] = {
55 COMMON_PRIMARY_FORMATS,
56 DRM_FORMAT_XRGB1555,
57 DRM_FORMAT_ARGB1555,
58};
59
60/* Primary plane formats for gen >= 4 */
61static const uint32_t intel_primary_formats_gen4[] = {
62 COMMON_PRIMARY_FORMATS, \
63 DRM_FORMAT_XBGR8888,
64 DRM_FORMAT_ABGR8888,
65 DRM_FORMAT_XRGB2101010,
66 DRM_FORMAT_ARGB2101010,
67 DRM_FORMAT_XBGR2101010,
68 DRM_FORMAT_ABGR2101010,
69};
70
Matt Roper3d7d6512014-06-10 08:28:13 -070071/* Cursor formats */
72static const uint32_t intel_cursor_formats[] = {
73 DRM_FORMAT_ARGB8888,
74};
75
Chris Wilson6b383a72010-09-13 13:54:26 +010076static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080077
Jesse Barnesf1f644d2013-06-27 00:39:25 +030078static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
79 struct intel_crtc_config *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030080static void ironlake_pch_clock_get(struct intel_crtc *crtc,
81 struct intel_crtc_config *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030082
Damien Lespiaue7457a92013-08-08 22:28:59 +010083static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
84 int x, int y, struct drm_framebuffer *old_fb);
Jesse Barneseb1bfe82014-02-12 12:26:25 -080085static int intel_framebuffer_init(struct drm_device *dev,
86 struct intel_framebuffer *ifb,
87 struct drm_mode_fb_cmd2 *mode_cmd,
88 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020089static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
90static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020091static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -070092 struct intel_link_m_n *m_n,
93 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +020094static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +020095static void haswell_set_pipeconf(struct drm_crtc *crtc);
96static void intel_set_pipe_csc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +020097static void vlv_prepare_pll(struct intel_crtc *crtc,
98 const struct intel_crtc_config *pipe_config);
99static void chv_prepare_pll(struct intel_crtc *crtc,
100 const struct intel_crtc_config *pipe_config);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100101
Dave Airlie0e32b392014-05-02 14:02:48 +1000102static struct intel_encoder *intel_find_encoder(struct intel_connector *connector, int pipe)
103{
104 if (!connector->mst_port)
105 return connector->encoder;
106 else
107 return &connector->mst_port->mst_encoders[pipe]->base;
108}
109
Jesse Barnes79e53942008-11-07 14:24:08 -0800110typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400111 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800112} intel_range_t;
113
114typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400115 int dot_limit;
116 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800117} intel_p2_t;
118
Ma Lingd4906092009-03-18 20:13:27 +0800119typedef struct intel_limit intel_limit_t;
120struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400121 intel_range_t dot, vco, n, m, m1, m2, p, p1;
122 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800123};
Jesse Barnes79e53942008-11-07 14:24:08 -0800124
Daniel Vetterd2acd212012-10-20 20:57:43 +0200125int
126intel_pch_rawclk(struct drm_device *dev)
127{
128 struct drm_i915_private *dev_priv = dev->dev_private;
129
130 WARN_ON(!HAS_PCH_SPLIT(dev));
131
132 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
133}
134
Chris Wilson021357a2010-09-07 20:54:59 +0100135static inline u32 /* units of 100MHz */
136intel_fdi_link_freq(struct drm_device *dev)
137{
Chris Wilson8b99e682010-10-13 09:59:17 +0100138 if (IS_GEN5(dev)) {
139 struct drm_i915_private *dev_priv = dev->dev_private;
140 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
141 } else
142 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100143}
144
Daniel Vetter5d536e22013-07-06 12:52:06 +0200145static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400146 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200147 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200148 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400149 .m = { .min = 96, .max = 140 },
150 .m1 = { .min = 18, .max = 26 },
151 .m2 = { .min = 6, .max = 16 },
152 .p = { .min = 4, .max = 128 },
153 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700154 .p2 = { .dot_limit = 165000,
155 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700156};
157
Daniel Vetter5d536e22013-07-06 12:52:06 +0200158static const intel_limit_t intel_limits_i8xx_dvo = {
159 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200160 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200161 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200162 .m = { .min = 96, .max = 140 },
163 .m1 = { .min = 18, .max = 26 },
164 .m2 = { .min = 6, .max = 16 },
165 .p = { .min = 4, .max = 128 },
166 .p1 = { .min = 2, .max = 33 },
167 .p2 = { .dot_limit = 165000,
168 .p2_slow = 4, .p2_fast = 4 },
169};
170
Keith Packarde4b36692009-06-05 19:22:17 -0700171static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400172 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200173 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200174 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400175 .m = { .min = 96, .max = 140 },
176 .m1 = { .min = 18, .max = 26 },
177 .m2 = { .min = 6, .max = 16 },
178 .p = { .min = 4, .max = 128 },
179 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700180 .p2 = { .dot_limit = 165000,
181 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700182};
Eric Anholt273e27c2011-03-30 13:01:10 -0700183
Keith Packarde4b36692009-06-05 19:22:17 -0700184static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400185 .dot = { .min = 20000, .max = 400000 },
186 .vco = { .min = 1400000, .max = 2800000 },
187 .n = { .min = 1, .max = 6 },
188 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100189 .m1 = { .min = 8, .max = 18 },
190 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400191 .p = { .min = 5, .max = 80 },
192 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700193 .p2 = { .dot_limit = 200000,
194 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700195};
196
197static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400198 .dot = { .min = 20000, .max = 400000 },
199 .vco = { .min = 1400000, .max = 2800000 },
200 .n = { .min = 1, .max = 6 },
201 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100202 .m1 = { .min = 8, .max = 18 },
203 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400204 .p = { .min = 7, .max = 98 },
205 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700206 .p2 = { .dot_limit = 112000,
207 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700208};
209
Eric Anholt273e27c2011-03-30 13:01:10 -0700210
Keith Packarde4b36692009-06-05 19:22:17 -0700211static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700212 .dot = { .min = 25000, .max = 270000 },
213 .vco = { .min = 1750000, .max = 3500000},
214 .n = { .min = 1, .max = 4 },
215 .m = { .min = 104, .max = 138 },
216 .m1 = { .min = 17, .max = 23 },
217 .m2 = { .min = 5, .max = 11 },
218 .p = { .min = 10, .max = 30 },
219 .p1 = { .min = 1, .max = 3},
220 .p2 = { .dot_limit = 270000,
221 .p2_slow = 10,
222 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800223 },
Keith Packarde4b36692009-06-05 19:22:17 -0700224};
225
226static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700227 .dot = { .min = 22000, .max = 400000 },
228 .vco = { .min = 1750000, .max = 3500000},
229 .n = { .min = 1, .max = 4 },
230 .m = { .min = 104, .max = 138 },
231 .m1 = { .min = 16, .max = 23 },
232 .m2 = { .min = 5, .max = 11 },
233 .p = { .min = 5, .max = 80 },
234 .p1 = { .min = 1, .max = 8},
235 .p2 = { .dot_limit = 165000,
236 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700237};
238
239static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700240 .dot = { .min = 20000, .max = 115000 },
241 .vco = { .min = 1750000, .max = 3500000 },
242 .n = { .min = 1, .max = 3 },
243 .m = { .min = 104, .max = 138 },
244 .m1 = { .min = 17, .max = 23 },
245 .m2 = { .min = 5, .max = 11 },
246 .p = { .min = 28, .max = 112 },
247 .p1 = { .min = 2, .max = 8 },
248 .p2 = { .dot_limit = 0,
249 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800250 },
Keith Packarde4b36692009-06-05 19:22:17 -0700251};
252
253static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700254 .dot = { .min = 80000, .max = 224000 },
255 .vco = { .min = 1750000, .max = 3500000 },
256 .n = { .min = 1, .max = 3 },
257 .m = { .min = 104, .max = 138 },
258 .m1 = { .min = 17, .max = 23 },
259 .m2 = { .min = 5, .max = 11 },
260 .p = { .min = 14, .max = 42 },
261 .p1 = { .min = 2, .max = 6 },
262 .p2 = { .dot_limit = 0,
263 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800264 },
Keith Packarde4b36692009-06-05 19:22:17 -0700265};
266
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500267static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400268 .dot = { .min = 20000, .max = 400000},
269 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700270 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400271 .n = { .min = 3, .max = 6 },
272 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700273 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400274 .m1 = { .min = 0, .max = 0 },
275 .m2 = { .min = 0, .max = 254 },
276 .p = { .min = 5, .max = 80 },
277 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700278 .p2 = { .dot_limit = 200000,
279 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700280};
281
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500282static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400283 .dot = { .min = 20000, .max = 400000 },
284 .vco = { .min = 1700000, .max = 3500000 },
285 .n = { .min = 3, .max = 6 },
286 .m = { .min = 2, .max = 256 },
287 .m1 = { .min = 0, .max = 0 },
288 .m2 = { .min = 0, .max = 254 },
289 .p = { .min = 7, .max = 112 },
290 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700291 .p2 = { .dot_limit = 112000,
292 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700293};
294
Eric Anholt273e27c2011-03-30 13:01:10 -0700295/* Ironlake / Sandybridge
296 *
297 * We calculate clock using (register_value + 2) for N/M1/M2, so here
298 * the range value for them is (actual_value - 2).
299 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800300static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700301 .dot = { .min = 25000, .max = 350000 },
302 .vco = { .min = 1760000, .max = 3510000 },
303 .n = { .min = 1, .max = 5 },
304 .m = { .min = 79, .max = 127 },
305 .m1 = { .min = 12, .max = 22 },
306 .m2 = { .min = 5, .max = 9 },
307 .p = { .min = 5, .max = 80 },
308 .p1 = { .min = 1, .max = 8 },
309 .p2 = { .dot_limit = 225000,
310 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700311};
312
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800313static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700314 .dot = { .min = 25000, .max = 350000 },
315 .vco = { .min = 1760000, .max = 3510000 },
316 .n = { .min = 1, .max = 3 },
317 .m = { .min = 79, .max = 118 },
318 .m1 = { .min = 12, .max = 22 },
319 .m2 = { .min = 5, .max = 9 },
320 .p = { .min = 28, .max = 112 },
321 .p1 = { .min = 2, .max = 8 },
322 .p2 = { .dot_limit = 225000,
323 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800324};
325
326static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700327 .dot = { .min = 25000, .max = 350000 },
328 .vco = { .min = 1760000, .max = 3510000 },
329 .n = { .min = 1, .max = 3 },
330 .m = { .min = 79, .max = 127 },
331 .m1 = { .min = 12, .max = 22 },
332 .m2 = { .min = 5, .max = 9 },
333 .p = { .min = 14, .max = 56 },
334 .p1 = { .min = 2, .max = 8 },
335 .p2 = { .dot_limit = 225000,
336 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800337};
338
Eric Anholt273e27c2011-03-30 13:01:10 -0700339/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800340static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700341 .dot = { .min = 25000, .max = 350000 },
342 .vco = { .min = 1760000, .max = 3510000 },
343 .n = { .min = 1, .max = 2 },
344 .m = { .min = 79, .max = 126 },
345 .m1 = { .min = 12, .max = 22 },
346 .m2 = { .min = 5, .max = 9 },
347 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400348 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700349 .p2 = { .dot_limit = 225000,
350 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800351};
352
353static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700354 .dot = { .min = 25000, .max = 350000 },
355 .vco = { .min = 1760000, .max = 3510000 },
356 .n = { .min = 1, .max = 3 },
357 .m = { .min = 79, .max = 126 },
358 .m1 = { .min = 12, .max = 22 },
359 .m2 = { .min = 5, .max = 9 },
360 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400361 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700362 .p2 = { .dot_limit = 225000,
363 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800364};
365
Ville Syrjälädc730512013-09-24 21:26:30 +0300366static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300367 /*
368 * These are the data rate limits (measured in fast clocks)
369 * since those are the strictest limits we have. The fast
370 * clock and actual rate limits are more relaxed, so checking
371 * them would make no difference.
372 */
373 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200374 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700375 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700376 .m1 = { .min = 2, .max = 3 },
377 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300378 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300379 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700380};
381
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300382static const intel_limit_t intel_limits_chv = {
383 /*
384 * These are the data rate limits (measured in fast clocks)
385 * since those are the strictest limits we have. The fast
386 * clock and actual rate limits are more relaxed, so checking
387 * them would make no difference.
388 */
389 .dot = { .min = 25000 * 5, .max = 540000 * 5},
390 .vco = { .min = 4860000, .max = 6700000 },
391 .n = { .min = 1, .max = 1 },
392 .m1 = { .min = 2, .max = 2 },
393 .m2 = { .min = 24 << 22, .max = 175 << 22 },
394 .p1 = { .min = 2, .max = 4 },
395 .p2 = { .p2_slow = 1, .p2_fast = 14 },
396};
397
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300398static void vlv_clock(int refclk, intel_clock_t *clock)
399{
400 clock->m = clock->m1 * clock->m2;
401 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200402 if (WARN_ON(clock->n == 0 || clock->p == 0))
403 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300404 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
405 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300406}
407
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300408/**
409 * Returns whether any output on the specified pipe is of the specified type
410 */
Damien Lespiau40935612014-10-29 11:16:59 +0000411bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300412{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300413 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300414 struct intel_encoder *encoder;
415
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300416 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300417 if (encoder->type == type)
418 return true;
419
420 return false;
421}
422
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200423/**
424 * Returns whether any output on the specified pipe will have the specified
425 * type after a staged modeset is complete, i.e., the same as
426 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
427 * encoder->crtc.
428 */
429static bool intel_pipe_will_have_type(struct intel_crtc *crtc, int type)
430{
431 struct drm_device *dev = crtc->base.dev;
432 struct intel_encoder *encoder;
433
434 for_each_intel_encoder(dev, encoder)
435 if (encoder->new_crtc == crtc && encoder->type == type)
436 return true;
437
438 return false;
439}
440
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300441static const intel_limit_t *intel_ironlake_limit(struct intel_crtc *crtc,
Chris Wilson1b894b52010-12-14 20:04:54 +0000442 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800443{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300444 struct drm_device *dev = crtc->base.dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800445 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800446
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200447 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100448 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000449 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800450 limit = &intel_limits_ironlake_dual_lvds_100m;
451 else
452 limit = &intel_limits_ironlake_dual_lvds;
453 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000454 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800455 limit = &intel_limits_ironlake_single_lvds_100m;
456 else
457 limit = &intel_limits_ironlake_single_lvds;
458 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200459 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800460 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800461
462 return limit;
463}
464
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300465static const intel_limit_t *intel_g4x_limit(struct intel_crtc *crtc)
Ma Ling044c7c42009-03-18 20:13:23 +0800466{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300467 struct drm_device *dev = crtc->base.dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800468 const intel_limit_t *limit;
469
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200470 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100471 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700472 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800473 else
Keith Packarde4b36692009-06-05 19:22:17 -0700474 limit = &intel_limits_g4x_single_channel_lvds;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200475 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_HDMI) ||
476 intel_pipe_will_have_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700477 limit = &intel_limits_g4x_hdmi;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200478 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700479 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800480 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700481 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800482
483 return limit;
484}
485
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300486static const intel_limit_t *intel_limit(struct intel_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800487{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300488 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800489 const intel_limit_t *limit;
490
Eric Anholtbad720f2009-10-22 16:11:14 -0700491 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000492 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800493 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800494 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500495 } else if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200496 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500497 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800498 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500499 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300500 } else if (IS_CHERRYVIEW(dev)) {
501 limit = &intel_limits_chv;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700502 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300503 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100504 } else if (!IS_GEN2(dev)) {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200505 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100506 limit = &intel_limits_i9xx_lvds;
507 else
508 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800509 } else {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200510 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700511 limit = &intel_limits_i8xx_lvds;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200512 else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700513 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200514 else
515 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800516 }
517 return limit;
518}
519
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500520/* m1 is reserved as 0 in Pineview, n is a ring counter */
521static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800522{
Shaohua Li21778322009-02-23 15:19:16 +0800523 clock->m = clock->m2 + 2;
524 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200525 if (WARN_ON(clock->n == 0 || clock->p == 0))
526 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300527 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
528 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800529}
530
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200531static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
532{
533 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
534}
535
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200536static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800537{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200538 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800539 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200540 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
541 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300542 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
543 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800544}
545
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300546static void chv_clock(int refclk, intel_clock_t *clock)
547{
548 clock->m = clock->m1 * clock->m2;
549 clock->p = clock->p1 * clock->p2;
550 if (WARN_ON(clock->n == 0 || clock->p == 0))
551 return;
552 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
553 clock->n << 22);
554 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
555}
556
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800557#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800558/**
559 * Returns whether the given set of divisors are valid for a given refclk with
560 * the given connectors.
561 */
562
Chris Wilson1b894b52010-12-14 20:04:54 +0000563static bool intel_PLL_is_valid(struct drm_device *dev,
564 const intel_limit_t *limit,
565 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800566{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300567 if (clock->n < limit->n.min || limit->n.max < clock->n)
568 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800569 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400570 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800571 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400572 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800573 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400574 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300575
576 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
577 if (clock->m1 <= clock->m2)
578 INTELPllInvalid("m1 <= m2\n");
579
580 if (!IS_VALLEYVIEW(dev)) {
581 if (clock->p < limit->p.min || limit->p.max < clock->p)
582 INTELPllInvalid("p out of range\n");
583 if (clock->m < limit->m.min || limit->m.max < clock->m)
584 INTELPllInvalid("m out of range\n");
585 }
586
Jesse Barnes79e53942008-11-07 14:24:08 -0800587 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400588 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800589 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
590 * connector, etc., rather than just a single range.
591 */
592 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400593 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800594
595 return true;
596}
597
Ma Lingd4906092009-03-18 20:13:27 +0800598static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300599i9xx_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800600 int target, int refclk, intel_clock_t *match_clock,
601 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800602{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300603 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800604 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800605 int err = target;
606
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200607 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800608 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100609 * For LVDS just rely on its current settings for dual-channel.
610 * We haven't figured out how to reliably set up different
611 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800612 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100613 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800614 clock.p2 = limit->p2.p2_fast;
615 else
616 clock.p2 = limit->p2.p2_slow;
617 } else {
618 if (target < limit->p2.dot_limit)
619 clock.p2 = limit->p2.p2_slow;
620 else
621 clock.p2 = limit->p2.p2_fast;
622 }
623
Akshay Joshi0206e352011-08-16 15:34:10 -0400624 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800625
Zhao Yakui42158662009-11-20 11:24:18 +0800626 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
627 clock.m1++) {
628 for (clock.m2 = limit->m2.min;
629 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200630 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800631 break;
632 for (clock.n = limit->n.min;
633 clock.n <= limit->n.max; clock.n++) {
634 for (clock.p1 = limit->p1.min;
635 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800636 int this_err;
637
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200638 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000639 if (!intel_PLL_is_valid(dev, limit,
640 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800641 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800642 if (match_clock &&
643 clock.p != match_clock->p)
644 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800645
646 this_err = abs(clock.dot - target);
647 if (this_err < err) {
648 *best_clock = clock;
649 err = this_err;
650 }
651 }
652 }
653 }
654 }
655
656 return (err != target);
657}
658
Ma Lingd4906092009-03-18 20:13:27 +0800659static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300660pnv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200661 int target, int refclk, intel_clock_t *match_clock,
662 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200663{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300664 struct drm_device *dev = crtc->base.dev;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200665 intel_clock_t clock;
666 int err = target;
667
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200668 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200669 /*
670 * For LVDS just rely on its current settings for dual-channel.
671 * We haven't figured out how to reliably set up different
672 * single/dual channel state, if we even can.
673 */
674 if (intel_is_dual_link_lvds(dev))
675 clock.p2 = limit->p2.p2_fast;
676 else
677 clock.p2 = limit->p2.p2_slow;
678 } else {
679 if (target < limit->p2.dot_limit)
680 clock.p2 = limit->p2.p2_slow;
681 else
682 clock.p2 = limit->p2.p2_fast;
683 }
684
685 memset(best_clock, 0, sizeof(*best_clock));
686
687 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
688 clock.m1++) {
689 for (clock.m2 = limit->m2.min;
690 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200691 for (clock.n = limit->n.min;
692 clock.n <= limit->n.max; clock.n++) {
693 for (clock.p1 = limit->p1.min;
694 clock.p1 <= limit->p1.max; clock.p1++) {
695 int this_err;
696
697 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800698 if (!intel_PLL_is_valid(dev, limit,
699 &clock))
700 continue;
701 if (match_clock &&
702 clock.p != match_clock->p)
703 continue;
704
705 this_err = abs(clock.dot - target);
706 if (this_err < err) {
707 *best_clock = clock;
708 err = this_err;
709 }
710 }
711 }
712 }
713 }
714
715 return (err != target);
716}
717
Ma Lingd4906092009-03-18 20:13:27 +0800718static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300719g4x_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200720 int target, int refclk, intel_clock_t *match_clock,
721 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800722{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300723 struct drm_device *dev = crtc->base.dev;
Ma Lingd4906092009-03-18 20:13:27 +0800724 intel_clock_t clock;
725 int max_n;
726 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400727 /* approximately equals target * 0.00585 */
728 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800729 found = false;
730
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200731 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100732 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800733 clock.p2 = limit->p2.p2_fast;
734 else
735 clock.p2 = limit->p2.p2_slow;
736 } else {
737 if (target < limit->p2.dot_limit)
738 clock.p2 = limit->p2.p2_slow;
739 else
740 clock.p2 = limit->p2.p2_fast;
741 }
742
743 memset(best_clock, 0, sizeof(*best_clock));
744 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200745 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800746 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200747 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800748 for (clock.m1 = limit->m1.max;
749 clock.m1 >= limit->m1.min; clock.m1--) {
750 for (clock.m2 = limit->m2.max;
751 clock.m2 >= limit->m2.min; clock.m2--) {
752 for (clock.p1 = limit->p1.max;
753 clock.p1 >= limit->p1.min; clock.p1--) {
754 int this_err;
755
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200756 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000757 if (!intel_PLL_is_valid(dev, limit,
758 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800759 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000760
761 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800762 if (this_err < err_most) {
763 *best_clock = clock;
764 err_most = this_err;
765 max_n = clock.n;
766 found = true;
767 }
768 }
769 }
770 }
771 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800772 return found;
773}
Ma Lingd4906092009-03-18 20:13:27 +0800774
Zhenyu Wang2c072452009-06-05 15:38:42 +0800775static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300776vlv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200777 int target, int refclk, intel_clock_t *match_clock,
778 intel_clock_t *best_clock)
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700779{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300780 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300781 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300782 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300783 /* min update 19.2 MHz */
784 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300785 bool found = false;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700786
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300787 target *= 5; /* fast clock */
788
789 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700790
791 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300792 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300793 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300794 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300795 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300796 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700797 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300798 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300799 unsigned int ppm, diff;
800
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300801 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
802 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300803
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300804 vlv_clock(refclk, &clock);
805
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300806 if (!intel_PLL_is_valid(dev, limit,
807 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300808 continue;
809
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300810 diff = abs(clock.dot - target);
811 ppm = div_u64(1000000ULL * diff, target);
812
813 if (ppm < 100 && clock.p > best_clock->p) {
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300814 bestppm = 0;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300815 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300816 found = true;
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300817 }
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300818
Ville Syrjäläc6861222013-09-24 21:26:21 +0300819 if (bestppm >= 10 && ppm < bestppm - 10) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300820 bestppm = ppm;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300821 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300822 found = true;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700823 }
824 }
825 }
826 }
827 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700828
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300829 return found;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700830}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700831
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300832static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300833chv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300834 int target, int refclk, intel_clock_t *match_clock,
835 intel_clock_t *best_clock)
836{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300837 struct drm_device *dev = crtc->base.dev;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300838 intel_clock_t clock;
839 uint64_t m2;
840 int found = false;
841
842 memset(best_clock, 0, sizeof(*best_clock));
843
844 /*
845 * Based on hardware doc, the n always set to 1, and m1 always
846 * set to 2. If requires to support 200Mhz refclk, we need to
847 * revisit this because n may not 1 anymore.
848 */
849 clock.n = 1, clock.m1 = 2;
850 target *= 5; /* fast clock */
851
852 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
853 for (clock.p2 = limit->p2.p2_fast;
854 clock.p2 >= limit->p2.p2_slow;
855 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
856
857 clock.p = clock.p1 * clock.p2;
858
859 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
860 clock.n) << 22, refclk * clock.m1);
861
862 if (m2 > INT_MAX/clock.m1)
863 continue;
864
865 clock.m2 = m2;
866
867 chv_clock(refclk, &clock);
868
869 if (!intel_PLL_is_valid(dev, limit, &clock))
870 continue;
871
872 /* based on hardware requirement, prefer bigger p
873 */
874 if (clock.p > best_clock->p) {
875 *best_clock = clock;
876 found = true;
877 }
878 }
879 }
880
881 return found;
882}
883
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300884bool intel_crtc_active(struct drm_crtc *crtc)
885{
886 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
887
888 /* Be paranoid as we can arrive here with only partial
889 * state retrieved from the hardware during setup.
890 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100891 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300892 * as Haswell has gained clock readout/fastboot support.
893 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000894 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300895 * properly reconstruct framebuffers.
896 */
Matt Roperf4510a22014-04-01 15:22:40 -0700897 return intel_crtc->active && crtc->primary->fb &&
Damien Lespiau241bfc32013-09-25 16:45:37 +0100898 intel_crtc->config.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300899}
900
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200901enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
902 enum pipe pipe)
903{
904 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
905 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
906
Daniel Vetter3b117c82013-04-17 20:15:07 +0200907 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200908}
909
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300910static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
911{
912 struct drm_i915_private *dev_priv = dev->dev_private;
913 u32 reg = PIPEDSL(pipe);
914 u32 line1, line2;
915 u32 line_mask;
916
917 if (IS_GEN2(dev))
918 line_mask = DSL_LINEMASK_GEN2;
919 else
920 line_mask = DSL_LINEMASK_GEN3;
921
922 line1 = I915_READ(reg) & line_mask;
923 mdelay(5);
924 line2 = I915_READ(reg) & line_mask;
925
926 return line1 == line2;
927}
928
Keith Packardab7ad7f2010-10-03 00:33:06 -0700929/*
930 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300931 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700932 *
933 * After disabling a pipe, we can't wait for vblank in the usual way,
934 * spinning on the vblank interrupt status bit, since we won't actually
935 * see an interrupt when the pipe is disabled.
936 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700937 * On Gen4 and above:
938 * wait for the pipe register state bit to turn off
939 *
940 * Otherwise:
941 * wait for the display line value to settle (it usually
942 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100943 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700944 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300945static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700946{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300947 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700948 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300949 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
950 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700951
Keith Packardab7ad7f2010-10-03 00:33:06 -0700952 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200953 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700954
Keith Packardab7ad7f2010-10-03 00:33:06 -0700955 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100956 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
957 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200958 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700959 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -0700960 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300961 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200962 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700963 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800964}
965
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000966/*
967 * ibx_digital_port_connected - is the specified port connected?
968 * @dev_priv: i915 private structure
969 * @port: the port to test
970 *
971 * Returns true if @port is connected, false otherwise.
972 */
973bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
974 struct intel_digital_port *port)
975{
976 u32 bit;
977
Damien Lespiauc36346e2012-12-13 16:09:03 +0000978 if (HAS_PCH_IBX(dev_priv->dev)) {
Robin Schroereba905b2014-05-18 02:24:50 +0200979 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +0000980 case PORT_B:
981 bit = SDE_PORTB_HOTPLUG;
982 break;
983 case PORT_C:
984 bit = SDE_PORTC_HOTPLUG;
985 break;
986 case PORT_D:
987 bit = SDE_PORTD_HOTPLUG;
988 break;
989 default:
990 return true;
991 }
992 } else {
Robin Schroereba905b2014-05-18 02:24:50 +0200993 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +0000994 case PORT_B:
995 bit = SDE_PORTB_HOTPLUG_CPT;
996 break;
997 case PORT_C:
998 bit = SDE_PORTC_HOTPLUG_CPT;
999 break;
1000 case PORT_D:
1001 bit = SDE_PORTD_HOTPLUG_CPT;
1002 break;
1003 default:
1004 return true;
1005 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001006 }
1007
1008 return I915_READ(SDEISR) & bit;
1009}
1010
Jesse Barnesb24e7172011-01-04 15:09:30 -08001011static const char *state_string(bool enabled)
1012{
1013 return enabled ? "on" : "off";
1014}
1015
1016/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001017void assert_pll(struct drm_i915_private *dev_priv,
1018 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001019{
1020 int reg;
1021 u32 val;
1022 bool cur_state;
1023
1024 reg = DPLL(pipe);
1025 val = I915_READ(reg);
1026 cur_state = !!(val & DPLL_VCO_ENABLE);
1027 WARN(cur_state != state,
1028 "PLL state assertion failure (expected %s, current %s)\n",
1029 state_string(state), state_string(cur_state));
1030}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001031
Jani Nikula23538ef2013-08-27 15:12:22 +03001032/* XXX: the dsi pll is shared between MIPI DSI ports */
1033static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1034{
1035 u32 val;
1036 bool cur_state;
1037
1038 mutex_lock(&dev_priv->dpio_lock);
1039 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
1040 mutex_unlock(&dev_priv->dpio_lock);
1041
1042 cur_state = val & DSI_PLL_VCO_EN;
1043 WARN(cur_state != state,
1044 "DSI PLL state assertion failure (expected %s, current %s)\n",
1045 state_string(state), state_string(cur_state));
1046}
1047#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1048#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1049
Daniel Vetter55607e82013-06-16 21:42:39 +02001050struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001051intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001052{
Daniel Vettere2b78262013-06-07 23:10:03 +02001053 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1054
Daniel Vettera43f6e02013-06-07 23:10:32 +02001055 if (crtc->config.shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001056 return NULL;
1057
Daniel Vettera43f6e02013-06-07 23:10:32 +02001058 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001059}
1060
Jesse Barnesb24e7172011-01-04 15:09:30 -08001061/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001062void assert_shared_dpll(struct drm_i915_private *dev_priv,
1063 struct intel_shared_dpll *pll,
1064 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001065{
Jesse Barnes040484a2011-01-03 12:14:26 -08001066 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001067 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001068
Chris Wilson92b27b02012-05-20 18:10:50 +01001069 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001070 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001071 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001072
Daniel Vetter53589012013-06-05 13:34:16 +02001073 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Chris Wilson92b27b02012-05-20 18:10:50 +01001074 WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001075 "%s assertion failure (expected %s, current %s)\n",
1076 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001077}
Jesse Barnes040484a2011-01-03 12:14:26 -08001078
1079static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1080 enum pipe pipe, bool state)
1081{
1082 int reg;
1083 u32 val;
1084 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001085 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1086 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001087
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001088 if (HAS_DDI(dev_priv->dev)) {
1089 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001090 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001091 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001092 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001093 } else {
1094 reg = FDI_TX_CTL(pipe);
1095 val = I915_READ(reg);
1096 cur_state = !!(val & FDI_TX_ENABLE);
1097 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001098 WARN(cur_state != state,
1099 "FDI TX state assertion failure (expected %s, current %s)\n",
1100 state_string(state), state_string(cur_state));
1101}
1102#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1103#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1104
1105static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1106 enum pipe pipe, bool state)
1107{
1108 int reg;
1109 u32 val;
1110 bool cur_state;
1111
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001112 reg = FDI_RX_CTL(pipe);
1113 val = I915_READ(reg);
1114 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001115 WARN(cur_state != state,
1116 "FDI RX state assertion failure (expected %s, current %s)\n",
1117 state_string(state), state_string(cur_state));
1118}
1119#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1120#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1121
1122static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1123 enum pipe pipe)
1124{
1125 int reg;
1126 u32 val;
1127
1128 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001129 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001130 return;
1131
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001132 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001133 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001134 return;
1135
Jesse Barnes040484a2011-01-03 12:14:26 -08001136 reg = FDI_TX_CTL(pipe);
1137 val = I915_READ(reg);
1138 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1139}
1140
Daniel Vetter55607e82013-06-16 21:42:39 +02001141void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1142 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001143{
1144 int reg;
1145 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001146 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001147
1148 reg = FDI_RX_CTL(pipe);
1149 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001150 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1151 WARN(cur_state != state,
1152 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1153 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001154}
1155
Daniel Vetterb680c372014-09-19 18:27:27 +02001156void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1157 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001158{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001159 struct drm_device *dev = dev_priv->dev;
1160 int pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001161 u32 val;
1162 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001163 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001164
Jani Nikulabedd4db2014-08-22 15:04:13 +03001165 if (WARN_ON(HAS_DDI(dev)))
1166 return;
1167
1168 if (HAS_PCH_SPLIT(dev)) {
1169 u32 port_sel;
1170
Jesse Barnesea0760c2011-01-04 15:09:32 -08001171 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001172 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1173
1174 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1175 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1176 panel_pipe = PIPE_B;
1177 /* XXX: else fix for eDP */
1178 } else if (IS_VALLEYVIEW(dev)) {
1179 /* presumably write lock depends on pipe, not port select */
1180 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1181 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001182 } else {
1183 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001184 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1185 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001186 }
1187
1188 val = I915_READ(pp_reg);
1189 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001190 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001191 locked = false;
1192
Jesse Barnesea0760c2011-01-04 15:09:32 -08001193 WARN(panel_pipe == pipe && locked,
1194 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001195 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001196}
1197
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001198static void assert_cursor(struct drm_i915_private *dev_priv,
1199 enum pipe pipe, bool state)
1200{
1201 struct drm_device *dev = dev_priv->dev;
1202 bool cur_state;
1203
Paulo Zanonid9d82082014-02-27 16:30:56 -03001204 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001205 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001206 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001207 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001208
1209 WARN(cur_state != state,
1210 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1211 pipe_name(pipe), state_string(state), state_string(cur_state));
1212}
1213#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1214#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1215
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001216void assert_pipe(struct drm_i915_private *dev_priv,
1217 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001218{
1219 int reg;
1220 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001221 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001222 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1223 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001224
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001225 /* if we need the pipe quirk it must be always on */
1226 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1227 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001228 state = true;
1229
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001230 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001231 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001232 cur_state = false;
1233 } else {
1234 reg = PIPECONF(cpu_transcoder);
1235 val = I915_READ(reg);
1236 cur_state = !!(val & PIPECONF_ENABLE);
1237 }
1238
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001239 WARN(cur_state != state,
1240 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001241 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001242}
1243
Chris Wilson931872f2012-01-16 23:01:13 +00001244static void assert_plane(struct drm_i915_private *dev_priv,
1245 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001246{
1247 int reg;
1248 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001249 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001250
1251 reg = DSPCNTR(plane);
1252 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001253 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1254 WARN(cur_state != state,
1255 "plane %c assertion failure (expected %s, current %s)\n",
1256 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001257}
1258
Chris Wilson931872f2012-01-16 23:01:13 +00001259#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1260#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1261
Jesse Barnesb24e7172011-01-04 15:09:30 -08001262static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1263 enum pipe pipe)
1264{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001265 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001266 int reg, i;
1267 u32 val;
1268 int cur_pipe;
1269
Ville Syrjälä653e1022013-06-04 13:49:05 +03001270 /* Primary planes are fixed to pipes on gen4+ */
1271 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001272 reg = DSPCNTR(pipe);
1273 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001274 WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001275 "plane %c assertion failure, should be disabled but not\n",
1276 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001277 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001278 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001279
Jesse Barnesb24e7172011-01-04 15:09:30 -08001280 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001281 for_each_pipe(dev_priv, i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001282 reg = DSPCNTR(i);
1283 val = I915_READ(reg);
1284 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1285 DISPPLANE_SEL_PIPE_SHIFT;
1286 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001287 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1288 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001289 }
1290}
1291
Jesse Barnes19332d72013-03-28 09:55:38 -07001292static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1293 enum pipe pipe)
1294{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001295 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001296 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001297 u32 val;
1298
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001299 if (INTEL_INFO(dev)->gen >= 9) {
1300 for_each_sprite(pipe, sprite) {
1301 val = I915_READ(PLANE_CTL(pipe, sprite));
1302 WARN(val & PLANE_CTL_ENABLE,
1303 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1304 sprite, pipe_name(pipe));
1305 }
1306 } else if (IS_VALLEYVIEW(dev)) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001307 for_each_sprite(pipe, sprite) {
1308 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001309 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001310 WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001311 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001312 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001313 }
1314 } else if (INTEL_INFO(dev)->gen >= 7) {
1315 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001316 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001317 WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001318 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001319 plane_name(pipe), pipe_name(pipe));
1320 } else if (INTEL_INFO(dev)->gen >= 5) {
1321 reg = DVSCNTR(pipe);
1322 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001323 WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001324 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1325 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001326 }
1327}
1328
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001329static void assert_vblank_disabled(struct drm_crtc *crtc)
1330{
1331 if (WARN_ON(drm_crtc_vblank_get(crtc) == 0))
1332 drm_crtc_vblank_put(crtc);
1333}
1334
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001335static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001336{
1337 u32 val;
1338 bool enabled;
1339
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001340 WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001341
Jesse Barnes92f25842011-01-04 15:09:34 -08001342 val = I915_READ(PCH_DREF_CONTROL);
1343 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1344 DREF_SUPERSPREAD_SOURCE_MASK));
1345 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1346}
1347
Daniel Vetterab9412b2013-05-03 11:49:46 +02001348static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1349 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001350{
1351 int reg;
1352 u32 val;
1353 bool enabled;
1354
Daniel Vetterab9412b2013-05-03 11:49:46 +02001355 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001356 val = I915_READ(reg);
1357 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001358 WARN(enabled,
1359 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1360 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001361}
1362
Keith Packard4e634382011-08-06 10:39:45 -07001363static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1364 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001365{
1366 if ((val & DP_PORT_EN) == 0)
1367 return false;
1368
1369 if (HAS_PCH_CPT(dev_priv->dev)) {
1370 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1371 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1372 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1373 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001374 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1375 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1376 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001377 } else {
1378 if ((val & DP_PIPE_MASK) != (pipe << 30))
1379 return false;
1380 }
1381 return true;
1382}
1383
Keith Packard1519b992011-08-06 10:35:34 -07001384static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1385 enum pipe pipe, u32 val)
1386{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001387 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001388 return false;
1389
1390 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001391 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001392 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001393 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1394 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1395 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001396 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001397 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001398 return false;
1399 }
1400 return true;
1401}
1402
1403static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1404 enum pipe pipe, u32 val)
1405{
1406 if ((val & LVDS_PORT_EN) == 0)
1407 return false;
1408
1409 if (HAS_PCH_CPT(dev_priv->dev)) {
1410 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1411 return false;
1412 } else {
1413 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1414 return false;
1415 }
1416 return true;
1417}
1418
1419static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1420 enum pipe pipe, u32 val)
1421{
1422 if ((val & ADPA_DAC_ENABLE) == 0)
1423 return false;
1424 if (HAS_PCH_CPT(dev_priv->dev)) {
1425 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1426 return false;
1427 } else {
1428 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1429 return false;
1430 }
1431 return true;
1432}
1433
Jesse Barnes291906f2011-02-02 12:28:03 -08001434static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001435 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001436{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001437 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001438 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001439 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001440 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001441
Daniel Vetter75c5da22012-09-10 21:58:29 +02001442 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1443 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001444 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001445}
1446
1447static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1448 enum pipe pipe, int reg)
1449{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001450 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001451 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001452 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001453 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001454
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001455 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001456 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001457 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001458}
1459
1460static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1461 enum pipe pipe)
1462{
1463 int reg;
1464 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001465
Keith Packardf0575e92011-07-25 22:12:43 -07001466 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1467 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1468 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001469
1470 reg = PCH_ADPA;
1471 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001472 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001473 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001474 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001475
1476 reg = PCH_LVDS;
1477 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001478 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001479 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001480 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001481
Paulo Zanonie2debe92013-02-18 19:00:27 -03001482 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1483 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1484 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001485}
1486
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001487static void intel_init_dpio(struct drm_device *dev)
1488{
1489 struct drm_i915_private *dev_priv = dev->dev_private;
1490
1491 if (!IS_VALLEYVIEW(dev))
1492 return;
1493
Chon Ming Leea09cadd2014-04-09 13:28:14 +03001494 /*
1495 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1496 * CHV x1 PHY (DP/HDMI D)
1497 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1498 */
1499 if (IS_CHERRYVIEW(dev)) {
1500 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1501 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1502 } else {
1503 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1504 }
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001505}
1506
Ville Syrjäläd288f652014-10-28 13:20:22 +02001507static void vlv_enable_pll(struct intel_crtc *crtc,
1508 const struct intel_crtc_config *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001509{
Daniel Vetter426115c2013-07-11 22:13:42 +02001510 struct drm_device *dev = crtc->base.dev;
1511 struct drm_i915_private *dev_priv = dev->dev_private;
1512 int reg = DPLL(crtc->pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001513 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001514
Daniel Vetter426115c2013-07-11 22:13:42 +02001515 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001516
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001517 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001518 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1519
1520 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001521 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001522 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001523
Daniel Vetter426115c2013-07-11 22:13:42 +02001524 I915_WRITE(reg, dpll);
1525 POSTING_READ(reg);
1526 udelay(150);
1527
1528 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1529 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1530
Ville Syrjäläd288f652014-10-28 13:20:22 +02001531 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
Daniel Vetter426115c2013-07-11 22:13:42 +02001532 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001533
1534 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001535 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001536 POSTING_READ(reg);
1537 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001538 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001539 POSTING_READ(reg);
1540 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001541 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001542 POSTING_READ(reg);
1543 udelay(150); /* wait for warmup */
1544}
1545
Ville Syrjäläd288f652014-10-28 13:20:22 +02001546static void chv_enable_pll(struct intel_crtc *crtc,
1547 const struct intel_crtc_config *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001548{
1549 struct drm_device *dev = crtc->base.dev;
1550 struct drm_i915_private *dev_priv = dev->dev_private;
1551 int pipe = crtc->pipe;
1552 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001553 u32 tmp;
1554
1555 assert_pipe_disabled(dev_priv, crtc->pipe);
1556
1557 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1558
1559 mutex_lock(&dev_priv->dpio_lock);
1560
1561 /* Enable back the 10bit clock to display controller */
1562 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1563 tmp |= DPIO_DCLKP_EN;
1564 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1565
1566 /*
1567 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1568 */
1569 udelay(1);
1570
1571 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001572 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001573
1574 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001575 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001576 DRM_ERROR("PLL %d failed to lock\n", pipe);
1577
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001578 /* not sure when this should be written */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001579 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001580 POSTING_READ(DPLL_MD(pipe));
1581
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001582 mutex_unlock(&dev_priv->dpio_lock);
1583}
1584
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001585static int intel_num_dvo_pipes(struct drm_device *dev)
1586{
1587 struct intel_crtc *crtc;
1588 int count = 0;
1589
1590 for_each_intel_crtc(dev, crtc)
1591 count += crtc->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001592 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001593
1594 return count;
1595}
1596
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001597static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001598{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001599 struct drm_device *dev = crtc->base.dev;
1600 struct drm_i915_private *dev_priv = dev->dev_private;
1601 int reg = DPLL(crtc->pipe);
1602 u32 dpll = crtc->config.dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001603
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001604 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001605
1606 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001607 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001608
1609 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001610 if (IS_MOBILE(dev) && !IS_I830(dev))
1611 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001612
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001613 /* Enable DVO 2x clock on both PLLs if necessary */
1614 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1615 /*
1616 * It appears to be important that we don't enable this
1617 * for the current pipe before otherwise configuring the
1618 * PLL. No idea how this should be handled if multiple
1619 * DVO outputs are enabled simultaneosly.
1620 */
1621 dpll |= DPLL_DVO_2X_MODE;
1622 I915_WRITE(DPLL(!crtc->pipe),
1623 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1624 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001625
1626 /* Wait for the clocks to stabilize. */
1627 POSTING_READ(reg);
1628 udelay(150);
1629
1630 if (INTEL_INFO(dev)->gen >= 4) {
1631 I915_WRITE(DPLL_MD(crtc->pipe),
1632 crtc->config.dpll_hw_state.dpll_md);
1633 } else {
1634 /* The pixel multiplier can only be updated once the
1635 * DPLL is enabled and the clocks are stable.
1636 *
1637 * So write it again.
1638 */
1639 I915_WRITE(reg, dpll);
1640 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001641
1642 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001643 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001644 POSTING_READ(reg);
1645 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001646 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001647 POSTING_READ(reg);
1648 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001649 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001650 POSTING_READ(reg);
1651 udelay(150); /* wait for warmup */
1652}
1653
1654/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001655 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001656 * @dev_priv: i915 private structure
1657 * @pipe: pipe PLL to disable
1658 *
1659 * Disable the PLL for @pipe, making sure the pipe is off first.
1660 *
1661 * Note! This is for pre-ILK only.
1662 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001663static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001664{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001665 struct drm_device *dev = crtc->base.dev;
1666 struct drm_i915_private *dev_priv = dev->dev_private;
1667 enum pipe pipe = crtc->pipe;
1668
1669 /* Disable DVO 2x clock on both PLLs if necessary */
1670 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001671 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001672 intel_num_dvo_pipes(dev) == 1) {
1673 I915_WRITE(DPLL(PIPE_B),
1674 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1675 I915_WRITE(DPLL(PIPE_A),
1676 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1677 }
1678
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001679 /* Don't disable pipe or pipe PLLs if needed */
1680 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1681 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001682 return;
1683
1684 /* Make sure the pipe isn't still relying on us */
1685 assert_pipe_disabled(dev_priv, pipe);
1686
Daniel Vetter50b44a42013-06-05 13:34:33 +02001687 I915_WRITE(DPLL(pipe), 0);
1688 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001689}
1690
Jesse Barnesf6071162013-10-01 10:41:38 -07001691static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1692{
1693 u32 val = 0;
1694
1695 /* Make sure the pipe isn't still relying on us */
1696 assert_pipe_disabled(dev_priv, pipe);
1697
Imre Deake5cbfbf2014-01-09 17:08:16 +02001698 /*
1699 * Leave integrated clock source and reference clock enabled for pipe B.
1700 * The latter is needed for VGA hotplug / manual detection.
1701 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001702 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001703 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001704 I915_WRITE(DPLL(pipe), val);
1705 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001706
1707}
1708
1709static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1710{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001711 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001712 u32 val;
1713
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001714 /* Make sure the pipe isn't still relying on us */
1715 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001716
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001717 /* Set PLL en = 0 */
Ville Syrjäläd17ec4c2014-06-28 02:03:59 +03001718 val = DPLL_SSC_REF_CLOCK_CHV | DPLL_REFA_CLK_ENABLE_VLV;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001719 if (pipe != PIPE_A)
1720 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1721 I915_WRITE(DPLL(pipe), val);
1722 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001723
1724 mutex_lock(&dev_priv->dpio_lock);
1725
1726 /* Disable 10bit clock to display controller */
1727 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1728 val &= ~DPIO_DCLKP_EN;
1729 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1730
Ville Syrjälä61407f62014-05-27 16:32:55 +03001731 /* disable left/right clock distribution */
1732 if (pipe != PIPE_B) {
1733 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1734 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1735 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1736 } else {
1737 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1738 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1739 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1740 }
1741
Ville Syrjäläd7520482014-04-09 13:28:59 +03001742 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001743}
1744
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001745void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1746 struct intel_digital_port *dport)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001747{
1748 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001749 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001750
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001751 switch (dport->port) {
1752 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001753 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001754 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001755 break;
1756 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001757 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001758 dpll_reg = DPLL(0);
1759 break;
1760 case PORT_D:
1761 port_mask = DPLL_PORTD_READY_MASK;
1762 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001763 break;
1764 default:
1765 BUG();
1766 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001767
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001768 if (wait_for((I915_READ(dpll_reg) & port_mask) == 0, 1000))
Jesse Barnes89b667f2013-04-18 14:51:36 -07001769 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001770 port_name(dport->port), I915_READ(dpll_reg));
Jesse Barnes89b667f2013-04-18 14:51:36 -07001771}
1772
Daniel Vetterb14b1052014-04-24 23:55:13 +02001773static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1774{
1775 struct drm_device *dev = crtc->base.dev;
1776 struct drm_i915_private *dev_priv = dev->dev_private;
1777 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1778
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001779 if (WARN_ON(pll == NULL))
1780 return;
1781
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001782 WARN_ON(!pll->config.crtc_mask);
Daniel Vetterb14b1052014-04-24 23:55:13 +02001783 if (pll->active == 0) {
1784 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1785 WARN_ON(pll->on);
1786 assert_shared_dpll_disabled(dev_priv, pll);
1787
1788 pll->mode_set(dev_priv, pll);
1789 }
1790}
1791
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001792/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001793 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001794 * @dev_priv: i915 private structure
1795 * @pipe: pipe PLL to enable
1796 *
1797 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1798 * drives the transcoder clock.
1799 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001800static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001801{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001802 struct drm_device *dev = crtc->base.dev;
1803 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001804 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001805
Daniel Vetter87a875b2013-06-05 13:34:19 +02001806 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001807 return;
1808
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001809 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001810 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001811
Damien Lespiau74dd6922014-07-29 18:06:17 +01001812 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001813 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001814 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001815
Daniel Vettercdbd2312013-06-05 13:34:03 +02001816 if (pll->active++) {
1817 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001818 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001819 return;
1820 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001821 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001822
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001823 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1824
Daniel Vetter46edb022013-06-05 13:34:12 +02001825 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001826 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001827 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001828}
1829
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001830static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001831{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001832 struct drm_device *dev = crtc->base.dev;
1833 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001834 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001835
Jesse Barnes92f25842011-01-04 15:09:34 -08001836 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001837 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001838 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001839 return;
1840
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001841 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001842 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001843
Daniel Vetter46edb022013-06-05 13:34:12 +02001844 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1845 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001846 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001847
Chris Wilson48da64a2012-05-13 20:16:12 +01001848 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001849 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001850 return;
1851 }
1852
Daniel Vettere9d69442013-06-05 13:34:15 +02001853 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001854 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001855 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001856 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001857
Daniel Vetter46edb022013-06-05 13:34:12 +02001858 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001859 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001860 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001861
1862 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001863}
1864
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001865static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1866 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001867{
Daniel Vetter23670b322012-11-01 09:15:30 +01001868 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001869 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001870 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001871 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001872
1873 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001874 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001875
1876 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001877 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001878 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001879
1880 /* FDI must be feeding us bits for PCH ports */
1881 assert_fdi_tx_enabled(dev_priv, pipe);
1882 assert_fdi_rx_enabled(dev_priv, pipe);
1883
Daniel Vetter23670b322012-11-01 09:15:30 +01001884 if (HAS_PCH_CPT(dev)) {
1885 /* Workaround: Set the timing override bit before enabling the
1886 * pch transcoder. */
1887 reg = TRANS_CHICKEN2(pipe);
1888 val = I915_READ(reg);
1889 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1890 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001891 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001892
Daniel Vetterab9412b2013-05-03 11:49:46 +02001893 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001894 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001895 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001896
1897 if (HAS_PCH_IBX(dev_priv->dev)) {
1898 /*
1899 * make the BPC in transcoder be consistent with
1900 * that in pipeconf reg.
1901 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001902 val &= ~PIPECONF_BPC_MASK;
1903 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001904 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001905
1906 val &= ~TRANS_INTERLACE_MASK;
1907 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001908 if (HAS_PCH_IBX(dev_priv->dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001909 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001910 val |= TRANS_LEGACY_INTERLACED_ILK;
1911 else
1912 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001913 else
1914 val |= TRANS_PROGRESSIVE;
1915
Jesse Barnes040484a2011-01-03 12:14:26 -08001916 I915_WRITE(reg, val | TRANS_ENABLE);
1917 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001918 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001919}
1920
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001921static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001922 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001923{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001924 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001925
1926 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001927 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001928
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001929 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001930 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001931 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001932
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001933 /* Workaround: set timing override bit. */
1934 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001935 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001936 I915_WRITE(_TRANSA_CHICKEN2, val);
1937
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001938 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001939 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001940
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001941 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1942 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001943 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001944 else
1945 val |= TRANS_PROGRESSIVE;
1946
Daniel Vetterab9412b2013-05-03 11:49:46 +02001947 I915_WRITE(LPT_TRANSCONF, val);
1948 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001949 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001950}
1951
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001952static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1953 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001954{
Daniel Vetter23670b322012-11-01 09:15:30 +01001955 struct drm_device *dev = dev_priv->dev;
1956 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001957
1958 /* FDI relies on the transcoder */
1959 assert_fdi_tx_disabled(dev_priv, pipe);
1960 assert_fdi_rx_disabled(dev_priv, pipe);
1961
Jesse Barnes291906f2011-02-02 12:28:03 -08001962 /* Ports must be off as well */
1963 assert_pch_ports_disabled(dev_priv, pipe);
1964
Daniel Vetterab9412b2013-05-03 11:49:46 +02001965 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001966 val = I915_READ(reg);
1967 val &= ~TRANS_ENABLE;
1968 I915_WRITE(reg, val);
1969 /* wait for PCH transcoder off, transcoder state */
1970 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001971 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001972
1973 if (!HAS_PCH_IBX(dev)) {
1974 /* Workaround: Clear the timing override chicken bit again. */
1975 reg = TRANS_CHICKEN2(pipe);
1976 val = I915_READ(reg);
1977 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1978 I915_WRITE(reg, val);
1979 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001980}
1981
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001982static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001983{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001984 u32 val;
1985
Daniel Vetterab9412b2013-05-03 11:49:46 +02001986 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001987 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001988 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001989 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001990 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001991 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001992
1993 /* Workaround: clear timing override bit. */
1994 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001995 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001996 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001997}
1998
1999/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002000 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02002001 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002002 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002003 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002004 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002005 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002006static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002007{
Paulo Zanoni03722642014-01-17 13:51:09 -02002008 struct drm_device *dev = crtc->base.dev;
2009 struct drm_i915_private *dev_priv = dev->dev_private;
2010 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002011 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2012 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002013 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002014 int reg;
2015 u32 val;
2016
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002017 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002018 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002019 assert_sprites_disabled(dev_priv, pipe);
2020
Paulo Zanoni681e5812012-12-06 11:12:38 -02002021 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002022 pch_transcoder = TRANSCODER_A;
2023 else
2024 pch_transcoder = pipe;
2025
Jesse Barnesb24e7172011-01-04 15:09:30 -08002026 /*
2027 * A pipe without a PLL won't actually be able to drive bits from
2028 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2029 * need the check.
2030 */
2031 if (!HAS_PCH_SPLIT(dev_priv->dev))
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002032 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03002033 assert_dsi_pll_enabled(dev_priv);
2034 else
2035 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002036 else {
Paulo Zanoni30421c42014-01-17 13:51:10 -02002037 if (crtc->config.has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002038 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002039 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002040 assert_fdi_tx_pll_enabled(dev_priv,
2041 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002042 }
2043 /* FIXME: assert CPU port conditions for SNB+ */
2044 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002045
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002046 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002047 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002048 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002049 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2050 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002051 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002052 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002053
2054 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002055 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002056}
2057
2058/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002059 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002060 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002061 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002062 * Disable the pipe of @crtc, making sure that various hardware
2063 * specific requirements are met, if applicable, e.g. plane
2064 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002065 *
2066 * Will wait until the pipe has shut down before returning.
2067 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002068static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002069{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002070 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
2071 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
2072 enum pipe pipe = crtc->pipe;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002073 int reg;
2074 u32 val;
2075
2076 /*
2077 * Make sure planes won't keep trying to pump pixels to us,
2078 * or we might hang the display.
2079 */
2080 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002081 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002082 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002083
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002084 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002085 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002086 if ((val & PIPECONF_ENABLE) == 0)
2087 return;
2088
Ville Syrjälä67adc642014-08-15 01:21:57 +03002089 /*
2090 * Double wide has implications for planes
2091 * so best keep it disabled when not needed.
2092 */
2093 if (crtc->config.double_wide)
2094 val &= ~PIPECONF_DOUBLE_WIDE;
2095
2096 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002097 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2098 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002099 val &= ~PIPECONF_ENABLE;
2100
2101 I915_WRITE(reg, val);
2102 if ((val & PIPECONF_ENABLE) == 0)
2103 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002104}
2105
Keith Packardd74362c2011-07-28 14:47:14 -07002106/*
2107 * Plane regs are double buffered, going from enabled->disabled needs a
2108 * trigger in order to latch. The display address reg provides this.
2109 */
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002110void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
2111 enum plane plane)
Keith Packardd74362c2011-07-28 14:47:14 -07002112{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00002113 struct drm_device *dev = dev_priv->dev;
2114 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002115
2116 I915_WRITE(reg, I915_READ(reg));
2117 POSTING_READ(reg);
Keith Packardd74362c2011-07-28 14:47:14 -07002118}
2119
Jesse Barnesb24e7172011-01-04 15:09:30 -08002120/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002121 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002122 * @plane: plane to be enabled
2123 * @crtc: crtc for the plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002124 *
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002125 * Enable @plane on @crtc, making sure that the pipe is running first.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002126 */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002127static void intel_enable_primary_hw_plane(struct drm_plane *plane,
2128 struct drm_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002129{
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002130 struct drm_device *dev = plane->dev;
2131 struct drm_i915_private *dev_priv = dev->dev_private;
2132 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002133
2134 /* If the pipe isn't enabled, we can't pump pixels and may hang */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002135 assert_pipe_enabled(dev_priv, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002136
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002137 if (intel_crtc->primary_enabled)
2138 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002139
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002140 intel_crtc->primary_enabled = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002141
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002142 dev_priv->display.update_primary_plane(crtc, plane->fb,
2143 crtc->x, crtc->y);
Ville Syrjälä33c3b0d2014-06-24 13:59:28 +03002144
2145 /*
2146 * BDW signals flip done immediately if the plane
2147 * is disabled, even if the plane enable is already
2148 * armed to occur at the next vblank :(
2149 */
2150 if (IS_BROADWELL(dev))
2151 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002152}
2153
Jesse Barnesb24e7172011-01-04 15:09:30 -08002154/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002155 * intel_disable_primary_hw_plane - disable the primary hardware plane
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002156 * @plane: plane to be disabled
2157 * @crtc: crtc for the plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002158 *
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002159 * Disable @plane on @crtc, making sure that the pipe is running first.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002160 */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002161static void intel_disable_primary_hw_plane(struct drm_plane *plane,
2162 struct drm_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002163{
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002164 struct drm_device *dev = plane->dev;
2165 struct drm_i915_private *dev_priv = dev->dev_private;
2166 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2167
2168 assert_pipe_enabled(dev_priv, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002169
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002170 if (!intel_crtc->primary_enabled)
2171 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002172
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002173 intel_crtc->primary_enabled = false;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002174
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002175 dev_priv->display.update_primary_plane(crtc, plane->fb,
2176 crtc->x, crtc->y);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002177}
2178
Chris Wilson693db182013-03-05 14:52:39 +00002179static bool need_vtd_wa(struct drm_device *dev)
2180{
2181#ifdef CONFIG_INTEL_IOMMU
2182 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2183 return true;
2184#endif
2185 return false;
2186}
2187
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002188static int intel_align_height(struct drm_device *dev, int height, bool tiled)
2189{
2190 int tile_height;
2191
2192 tile_height = tiled ? (IS_GEN2(dev) ? 16 : 8) : 1;
2193 return ALIGN(height, tile_height);
2194}
2195
Chris Wilson127bd2a2010-07-23 23:32:05 +01002196int
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002197intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2198 struct drm_framebuffer *fb,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002199 struct intel_engine_cs *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002200{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002201 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002202 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002203 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002204 u32 alignment;
2205 int ret;
2206
Matt Roperebcdd392014-07-09 16:22:11 -07002207 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2208
Chris Wilson05394f32010-11-08 19:18:58 +00002209 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002210 case I915_TILING_NONE:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002211 if (INTEL_INFO(dev)->gen >= 9)
2212 alignment = 256 * 1024;
2213 else if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
Chris Wilson534843d2010-07-05 18:01:46 +01002214 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002215 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01002216 alignment = 4 * 1024;
2217 else
2218 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002219 break;
2220 case I915_TILING_X:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002221 if (INTEL_INFO(dev)->gen >= 9)
2222 alignment = 256 * 1024;
2223 else {
2224 /* pin() will align the object as required by fence */
2225 alignment = 0;
2226 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002227 break;
2228 case I915_TILING_Y:
Daniel Vetter80075d42013-10-09 21:23:52 +02002229 WARN(1, "Y tiled bo slipped through, driver bug!\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002230 return -EINVAL;
2231 default:
2232 BUG();
2233 }
2234
Chris Wilson693db182013-03-05 14:52:39 +00002235 /* Note that the w/a also requires 64 PTE of padding following the
2236 * bo. We currently fill all unused PTE with the shadow page and so
2237 * we should always have valid PTE following the scanout preventing
2238 * the VT-d warning.
2239 */
2240 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2241 alignment = 256 * 1024;
2242
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002243 /*
2244 * Global gtt pte registers are special registers which actually forward
2245 * writes to a chunk of system memory. Which means that there is no risk
2246 * that the register values disappear as soon as we call
2247 * intel_runtime_pm_put(), so it is correct to wrap only the
2248 * pin/unpin/fence and not more.
2249 */
2250 intel_runtime_pm_get(dev_priv);
2251
Chris Wilsonce453d82011-02-21 14:43:56 +00002252 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002253 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01002254 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002255 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002256
2257 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2258 * fence, whereas 965+ only requires a fence if using
2259 * framebuffer compression. For simplicity, we always install
2260 * a fence as the cost is not that onerous.
2261 */
Chris Wilson06d98132012-04-17 15:31:24 +01002262 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002263 if (ret)
2264 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002265
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002266 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002267
Chris Wilsonce453d82011-02-21 14:43:56 +00002268 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002269 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002270 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002271
2272err_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01002273 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00002274err_interruptible:
2275 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002276 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002277 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002278}
2279
Chris Wilson1690e1e2011-12-14 13:57:08 +01002280void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2281{
Matt Roperebcdd392014-07-09 16:22:11 -07002282 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2283
Chris Wilson1690e1e2011-12-14 13:57:08 +01002284 i915_gem_object_unpin_fence(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002285 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002286}
2287
Daniel Vetterc2c75132012-07-05 12:17:30 +02002288/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2289 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00002290unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2291 unsigned int tiling_mode,
2292 unsigned int cpp,
2293 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002294{
Chris Wilsonbc752862013-02-21 20:04:31 +00002295 if (tiling_mode != I915_TILING_NONE) {
2296 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002297
Chris Wilsonbc752862013-02-21 20:04:31 +00002298 tile_rows = *y / 8;
2299 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002300
Chris Wilsonbc752862013-02-21 20:04:31 +00002301 tiles = *x / (512/cpp);
2302 *x %= 512/cpp;
2303
2304 return tile_rows * pitch * 8 + tiles * 4096;
2305 } else {
2306 unsigned int offset;
2307
2308 offset = *y * pitch + *x * cpp;
2309 *y = 0;
2310 *x = (offset & 4095) / cpp;
2311 return offset & -4096;
2312 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002313}
2314
Jesse Barnes46f297f2014-03-07 08:57:48 -08002315int intel_format_to_fourcc(int format)
2316{
2317 switch (format) {
2318 case DISPPLANE_8BPP:
2319 return DRM_FORMAT_C8;
2320 case DISPPLANE_BGRX555:
2321 return DRM_FORMAT_XRGB1555;
2322 case DISPPLANE_BGRX565:
2323 return DRM_FORMAT_RGB565;
2324 default:
2325 case DISPPLANE_BGRX888:
2326 return DRM_FORMAT_XRGB8888;
2327 case DISPPLANE_RGBX888:
2328 return DRM_FORMAT_XBGR8888;
2329 case DISPPLANE_BGRX101010:
2330 return DRM_FORMAT_XRGB2101010;
2331 case DISPPLANE_RGBX101010:
2332 return DRM_FORMAT_XBGR2101010;
2333 }
2334}
2335
Jesse Barnes484b41d2014-03-07 08:57:55 -08002336static bool intel_alloc_plane_obj(struct intel_crtc *crtc,
Jesse Barnes46f297f2014-03-07 08:57:48 -08002337 struct intel_plane_config *plane_config)
2338{
2339 struct drm_device *dev = crtc->base.dev;
2340 struct drm_i915_gem_object *obj = NULL;
2341 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2342 u32 base = plane_config->base;
2343
Chris Wilsonff2652e2014-03-10 08:07:02 +00002344 if (plane_config->size == 0)
2345 return false;
2346
Jesse Barnes46f297f2014-03-07 08:57:48 -08002347 obj = i915_gem_object_create_stolen_for_preallocated(dev, base, base,
2348 plane_config->size);
2349 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002350 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002351
2352 if (plane_config->tiled) {
2353 obj->tiling_mode = I915_TILING_X;
Dave Airlie66e514c2014-04-03 07:51:54 +10002354 obj->stride = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002355 }
2356
Dave Airlie66e514c2014-04-03 07:51:54 +10002357 mode_cmd.pixel_format = crtc->base.primary->fb->pixel_format;
2358 mode_cmd.width = crtc->base.primary->fb->width;
2359 mode_cmd.height = crtc->base.primary->fb->height;
2360 mode_cmd.pitches[0] = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002361
2362 mutex_lock(&dev->struct_mutex);
2363
Dave Airlie66e514c2014-04-03 07:51:54 +10002364 if (intel_framebuffer_init(dev, to_intel_framebuffer(crtc->base.primary->fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002365 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002366 DRM_DEBUG_KMS("intel fb init failed\n");
2367 goto out_unref_obj;
2368 }
2369
Daniel Vettera071fa02014-06-18 23:28:09 +02002370 obj->frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(crtc->pipe);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002371 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002372
2373 DRM_DEBUG_KMS("plane fb obj %p\n", obj);
2374 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002375
2376out_unref_obj:
2377 drm_gem_object_unreference(&obj->base);
2378 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002379 return false;
2380}
2381
2382static void intel_find_plane_obj(struct intel_crtc *intel_crtc,
2383 struct intel_plane_config *plane_config)
2384{
2385 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002386 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002387 struct drm_crtc *c;
2388 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002389 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002390
Dave Airlie66e514c2014-04-03 07:51:54 +10002391 if (!intel_crtc->base.primary->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002392 return;
2393
2394 if (intel_alloc_plane_obj(intel_crtc, plane_config))
2395 return;
2396
Dave Airlie66e514c2014-04-03 07:51:54 +10002397 kfree(intel_crtc->base.primary->fb);
2398 intel_crtc->base.primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002399
2400 /*
2401 * Failed to alloc the obj, check to see if we should share
2402 * an fb with another CRTC instead
2403 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002404 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002405 i = to_intel_crtc(c);
2406
2407 if (c == &intel_crtc->base)
2408 continue;
2409
Matt Roper2ff8fde2014-07-08 07:50:07 -07002410 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002411 continue;
2412
Matt Roper2ff8fde2014-07-08 07:50:07 -07002413 obj = intel_fb_obj(c->primary->fb);
2414 if (obj == NULL)
2415 continue;
2416
2417 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002418 if (obj->tiling_mode != I915_TILING_NONE)
2419 dev_priv->preserve_bios_swizzle = true;
2420
Dave Airlie66e514c2014-04-03 07:51:54 +10002421 drm_framebuffer_reference(c->primary->fb);
2422 intel_crtc->base.primary->fb = c->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002423 obj->frontbuffer_bits |= INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002424 break;
2425 }
2426 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002427}
2428
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002429static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2430 struct drm_framebuffer *fb,
2431 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002432{
2433 struct drm_device *dev = crtc->dev;
2434 struct drm_i915_private *dev_priv = dev->dev_private;
2435 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002436 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002437 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002438 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002439 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002440 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302441 int pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002442
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002443 if (!intel_crtc->primary_enabled) {
2444 I915_WRITE(reg, 0);
2445 if (INTEL_INFO(dev)->gen >= 4)
2446 I915_WRITE(DSPSURF(plane), 0);
2447 else
2448 I915_WRITE(DSPADDR(plane), 0);
2449 POSTING_READ(reg);
2450 return;
2451 }
2452
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002453 obj = intel_fb_obj(fb);
2454 if (WARN_ON(obj == NULL))
2455 return;
2456
2457 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2458
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002459 dspcntr = DISPPLANE_GAMMA_ENABLE;
2460
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002461 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002462
2463 if (INTEL_INFO(dev)->gen < 4) {
2464 if (intel_crtc->pipe == PIPE_B)
2465 dspcntr |= DISPPLANE_SEL_PIPE_B;
2466
2467 /* pipesrc and dspsize control the size that is scaled from,
2468 * which should always be the user's requested size.
2469 */
2470 I915_WRITE(DSPSIZE(plane),
2471 ((intel_crtc->config.pipe_src_h - 1) << 16) |
2472 (intel_crtc->config.pipe_src_w - 1));
2473 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002474 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2475 I915_WRITE(PRIMSIZE(plane),
2476 ((intel_crtc->config.pipe_src_h - 1) << 16) |
2477 (intel_crtc->config.pipe_src_w - 1));
2478 I915_WRITE(PRIMPOS(plane), 0);
2479 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002480 }
2481
Ville Syrjälä57779d02012-10-31 17:50:14 +02002482 switch (fb->pixel_format) {
2483 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002484 dspcntr |= DISPPLANE_8BPP;
2485 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002486 case DRM_FORMAT_XRGB1555:
2487 case DRM_FORMAT_ARGB1555:
2488 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002489 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002490 case DRM_FORMAT_RGB565:
2491 dspcntr |= DISPPLANE_BGRX565;
2492 break;
2493 case DRM_FORMAT_XRGB8888:
2494 case DRM_FORMAT_ARGB8888:
2495 dspcntr |= DISPPLANE_BGRX888;
2496 break;
2497 case DRM_FORMAT_XBGR8888:
2498 case DRM_FORMAT_ABGR8888:
2499 dspcntr |= DISPPLANE_RGBX888;
2500 break;
2501 case DRM_FORMAT_XRGB2101010:
2502 case DRM_FORMAT_ARGB2101010:
2503 dspcntr |= DISPPLANE_BGRX101010;
2504 break;
2505 case DRM_FORMAT_XBGR2101010:
2506 case DRM_FORMAT_ABGR2101010:
2507 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002508 break;
2509 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002510 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002511 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002512
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002513 if (INTEL_INFO(dev)->gen >= 4 &&
2514 obj->tiling_mode != I915_TILING_NONE)
2515 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002516
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002517 if (IS_G4X(dev))
2518 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2519
Ville Syrjäläb98971272014-08-27 16:51:22 +03002520 linear_offset = y * fb->pitches[0] + x * pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002521
Daniel Vetterc2c75132012-07-05 12:17:30 +02002522 if (INTEL_INFO(dev)->gen >= 4) {
2523 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002524 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002525 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002526 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002527 linear_offset -= intel_crtc->dspaddr_offset;
2528 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002529 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002530 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002531
Sonika Jindal48404c12014-08-22 14:06:04 +05302532 if (to_intel_plane(crtc->primary)->rotation == BIT(DRM_ROTATE_180)) {
2533 dspcntr |= DISPPLANE_ROTATE_180;
2534
2535 x += (intel_crtc->config.pipe_src_w - 1);
2536 y += (intel_crtc->config.pipe_src_h - 1);
2537
2538 /* Finding the last pixel of the last line of the display
2539 data and adding to linear_offset*/
2540 linear_offset +=
2541 (intel_crtc->config.pipe_src_h - 1) * fb->pitches[0] +
2542 (intel_crtc->config.pipe_src_w - 1) * pixel_size;
2543 }
2544
2545 I915_WRITE(reg, dspcntr);
2546
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002547 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2548 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2549 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002550 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002551 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002552 I915_WRITE(DSPSURF(plane),
2553 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002554 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002555 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002556 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002557 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002558 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002559}
2560
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002561static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2562 struct drm_framebuffer *fb,
2563 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002564{
2565 struct drm_device *dev = crtc->dev;
2566 struct drm_i915_private *dev_priv = dev->dev_private;
2567 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002568 struct drm_i915_gem_object *obj;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002569 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002570 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002571 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002572 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302573 int pixel_size;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002574
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002575 if (!intel_crtc->primary_enabled) {
2576 I915_WRITE(reg, 0);
2577 I915_WRITE(DSPSURF(plane), 0);
2578 POSTING_READ(reg);
2579 return;
2580 }
2581
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002582 obj = intel_fb_obj(fb);
2583 if (WARN_ON(obj == NULL))
2584 return;
2585
2586 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2587
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002588 dspcntr = DISPPLANE_GAMMA_ENABLE;
2589
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002590 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002591
2592 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2593 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2594
Ville Syrjälä57779d02012-10-31 17:50:14 +02002595 switch (fb->pixel_format) {
2596 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002597 dspcntr |= DISPPLANE_8BPP;
2598 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002599 case DRM_FORMAT_RGB565:
2600 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002601 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002602 case DRM_FORMAT_XRGB8888:
2603 case DRM_FORMAT_ARGB8888:
2604 dspcntr |= DISPPLANE_BGRX888;
2605 break;
2606 case DRM_FORMAT_XBGR8888:
2607 case DRM_FORMAT_ABGR8888:
2608 dspcntr |= DISPPLANE_RGBX888;
2609 break;
2610 case DRM_FORMAT_XRGB2101010:
2611 case DRM_FORMAT_ARGB2101010:
2612 dspcntr |= DISPPLANE_BGRX101010;
2613 break;
2614 case DRM_FORMAT_XBGR2101010:
2615 case DRM_FORMAT_ABGR2101010:
2616 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002617 break;
2618 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002619 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002620 }
2621
2622 if (obj->tiling_mode != I915_TILING_NONE)
2623 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002624
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002625 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002626 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002627
Ville Syrjäläb98971272014-08-27 16:51:22 +03002628 linear_offset = y * fb->pitches[0] + x * pixel_size;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002629 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002630 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002631 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002632 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002633 linear_offset -= intel_crtc->dspaddr_offset;
Sonika Jindal48404c12014-08-22 14:06:04 +05302634 if (to_intel_plane(crtc->primary)->rotation == BIT(DRM_ROTATE_180)) {
2635 dspcntr |= DISPPLANE_ROTATE_180;
2636
2637 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
2638 x += (intel_crtc->config.pipe_src_w - 1);
2639 y += (intel_crtc->config.pipe_src_h - 1);
2640
2641 /* Finding the last pixel of the last line of the display
2642 data and adding to linear_offset*/
2643 linear_offset +=
2644 (intel_crtc->config.pipe_src_h - 1) * fb->pitches[0] +
2645 (intel_crtc->config.pipe_src_w - 1) * pixel_size;
2646 }
2647 }
2648
2649 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002650
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002651 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2652 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2653 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002654 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002655 I915_WRITE(DSPSURF(plane),
2656 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002657 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002658 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2659 } else {
2660 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2661 I915_WRITE(DSPLINOFF(plane), linear_offset);
2662 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002663 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002664}
2665
Damien Lespiau70d21f02013-07-03 21:06:04 +01002666static void skylake_update_primary_plane(struct drm_crtc *crtc,
2667 struct drm_framebuffer *fb,
2668 int x, int y)
2669{
2670 struct drm_device *dev = crtc->dev;
2671 struct drm_i915_private *dev_priv = dev->dev_private;
2672 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2673 struct intel_framebuffer *intel_fb;
2674 struct drm_i915_gem_object *obj;
2675 int pipe = intel_crtc->pipe;
2676 u32 plane_ctl, stride;
2677
2678 if (!intel_crtc->primary_enabled) {
2679 I915_WRITE(PLANE_CTL(pipe, 0), 0);
2680 I915_WRITE(PLANE_SURF(pipe, 0), 0);
2681 POSTING_READ(PLANE_CTL(pipe, 0));
2682 return;
2683 }
2684
2685 plane_ctl = PLANE_CTL_ENABLE |
2686 PLANE_CTL_PIPE_GAMMA_ENABLE |
2687 PLANE_CTL_PIPE_CSC_ENABLE;
2688
2689 switch (fb->pixel_format) {
2690 case DRM_FORMAT_RGB565:
2691 plane_ctl |= PLANE_CTL_FORMAT_RGB_565;
2692 break;
2693 case DRM_FORMAT_XRGB8888:
2694 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2695 break;
2696 case DRM_FORMAT_XBGR8888:
2697 plane_ctl |= PLANE_CTL_ORDER_RGBX;
2698 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2699 break;
2700 case DRM_FORMAT_XRGB2101010:
2701 plane_ctl |= PLANE_CTL_FORMAT_XRGB_2101010;
2702 break;
2703 case DRM_FORMAT_XBGR2101010:
2704 plane_ctl |= PLANE_CTL_ORDER_RGBX;
2705 plane_ctl |= PLANE_CTL_FORMAT_XRGB_2101010;
2706 break;
2707 default:
2708 BUG();
2709 }
2710
2711 intel_fb = to_intel_framebuffer(fb);
2712 obj = intel_fb->obj;
2713
2714 /*
2715 * The stride is either expressed as a multiple of 64 bytes chunks for
2716 * linear buffers or in number of tiles for tiled buffers.
2717 */
2718 switch (obj->tiling_mode) {
2719 case I915_TILING_NONE:
2720 stride = fb->pitches[0] >> 6;
2721 break;
2722 case I915_TILING_X:
2723 plane_ctl |= PLANE_CTL_TILED_X;
2724 stride = fb->pitches[0] >> 9;
2725 break;
2726 default:
2727 BUG();
2728 }
2729
2730 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Sonika Jindal1447dde2014-10-04 10:53:31 +01002731 if (to_intel_plane(crtc->primary)->rotation == BIT(DRM_ROTATE_180))
2732 plane_ctl |= PLANE_CTL_ROTATE_180;
Damien Lespiau70d21f02013-07-03 21:06:04 +01002733
2734 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
2735
2736 DRM_DEBUG_KMS("Writing base %08lX %d,%d,%d,%d pitch=%d\n",
2737 i915_gem_obj_ggtt_offset(obj),
2738 x, y, fb->width, fb->height,
2739 fb->pitches[0]);
2740
2741 I915_WRITE(PLANE_POS(pipe, 0), 0);
2742 I915_WRITE(PLANE_OFFSET(pipe, 0), (y << 16) | x);
2743 I915_WRITE(PLANE_SIZE(pipe, 0),
2744 (intel_crtc->config.pipe_src_h - 1) << 16 |
2745 (intel_crtc->config.pipe_src_w - 1));
2746 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
2747 I915_WRITE(PLANE_SURF(pipe, 0), i915_gem_obj_ggtt_offset(obj));
2748
2749 POSTING_READ(PLANE_SURF(pipe, 0));
2750}
2751
Jesse Barnes17638cd2011-06-24 12:19:23 -07002752/* Assume fb object is pinned & idle & fenced and just update base pointers */
2753static int
2754intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2755 int x, int y, enum mode_set_atomic state)
2756{
2757 struct drm_device *dev = crtc->dev;
2758 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002759
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002760 if (dev_priv->display.disable_fbc)
2761 dev_priv->display.disable_fbc(dev);
Jesse Barnes81255562010-08-02 12:07:50 -07002762
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002763 dev_priv->display.update_primary_plane(crtc, fb, x, y);
2764
2765 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07002766}
2767
Ville Syrjälä75147472014-11-24 18:28:11 +02002768static void intel_complete_page_flips(struct drm_device *dev)
Ville Syrjälä96a02912013-02-18 19:08:49 +02002769{
Ville Syrjälä96a02912013-02-18 19:08:49 +02002770 struct drm_crtc *crtc;
2771
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002772 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002773 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2774 enum plane plane = intel_crtc->plane;
2775
2776 intel_prepare_page_flip(dev, plane);
2777 intel_finish_page_flip_plane(dev, plane);
2778 }
Ville Syrjälä75147472014-11-24 18:28:11 +02002779}
2780
2781static void intel_update_primary_planes(struct drm_device *dev)
2782{
2783 struct drm_i915_private *dev_priv = dev->dev_private;
2784 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02002785
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002786 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002787 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2788
Rob Clark51fd3712013-11-19 12:10:12 -05002789 drm_modeset_lock(&crtc->mutex, NULL);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002790 /*
2791 * FIXME: Once we have proper support for primary planes (and
2792 * disabling them without disabling the entire crtc) allow again
Dave Airlie66e514c2014-04-03 07:51:54 +10002793 * a NULL crtc->primary->fb.
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002794 */
Matt Roperf4510a22014-04-01 15:22:40 -07002795 if (intel_crtc->active && crtc->primary->fb)
Matt Roper262ca2b2014-03-18 17:22:55 -07002796 dev_priv->display.update_primary_plane(crtc,
Dave Airlie66e514c2014-04-03 07:51:54 +10002797 crtc->primary->fb,
Matt Roper262ca2b2014-03-18 17:22:55 -07002798 crtc->x,
2799 crtc->y);
Rob Clark51fd3712013-11-19 12:10:12 -05002800 drm_modeset_unlock(&crtc->mutex);
Ville Syrjälä96a02912013-02-18 19:08:49 +02002801 }
2802}
2803
Ville Syrjälä75147472014-11-24 18:28:11 +02002804void intel_prepare_reset(struct drm_device *dev)
2805{
2806 /* no reset support for gen2 */
2807 if (IS_GEN2(dev))
2808 return;
2809
2810 /* reset doesn't touch the display */
2811 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
2812 return;
2813
2814 drm_modeset_lock_all(dev);
2815}
2816
2817void intel_finish_reset(struct drm_device *dev)
2818{
2819 struct drm_i915_private *dev_priv = to_i915(dev);
2820
2821 /*
2822 * Flips in the rings will be nuked by the reset,
2823 * so complete all pending flips so that user space
2824 * will get its events and not get stuck.
2825 */
2826 intel_complete_page_flips(dev);
2827
2828 /* no reset support for gen2 */
2829 if (IS_GEN2(dev))
2830 return;
2831
2832 /* reset doesn't touch the display */
2833 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
2834 /*
2835 * Flips in the rings have been nuked by the reset,
2836 * so update the base address of all primary
2837 * planes to the the last fb to make sure we're
2838 * showing the correct fb after a reset.
2839 */
2840 intel_update_primary_planes(dev);
2841 return;
2842 }
2843
2844 /*
2845 * The display has been reset as well,
2846 * so need a full re-initialization.
2847 */
2848 intel_runtime_pm_disable_interrupts(dev_priv);
2849 intel_runtime_pm_enable_interrupts(dev_priv);
2850
2851 intel_modeset_init_hw(dev);
2852
2853 spin_lock_irq(&dev_priv->irq_lock);
2854 if (dev_priv->display.hpd_irq_setup)
2855 dev_priv->display.hpd_irq_setup(dev);
2856 spin_unlock_irq(&dev_priv->irq_lock);
2857
2858 intel_modeset_setup_hw_state(dev, true);
2859
2860 intel_hpd_init(dev_priv);
2861
2862 drm_modeset_unlock_all(dev);
2863}
2864
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002865static int
Chris Wilson14667a42012-04-03 17:58:35 +01002866intel_finish_fb(struct drm_framebuffer *old_fb)
2867{
Matt Roper2ff8fde2014-07-08 07:50:07 -07002868 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
Chris Wilson14667a42012-04-03 17:58:35 +01002869 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2870 bool was_interruptible = dev_priv->mm.interruptible;
2871 int ret;
2872
Chris Wilson14667a42012-04-03 17:58:35 +01002873 /* Big Hammer, we also need to ensure that any pending
2874 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2875 * current scanout is retired before unpinning the old
2876 * framebuffer.
2877 *
2878 * This should only fail upon a hung GPU, in which case we
2879 * can safely continue.
2880 */
2881 dev_priv->mm.interruptible = false;
2882 ret = i915_gem_object_finish_gpu(obj);
2883 dev_priv->mm.interruptible = was_interruptible;
2884
2885 return ret;
2886}
2887
Chris Wilson7d5e3792014-03-04 13:15:08 +00002888static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2889{
2890 struct drm_device *dev = crtc->dev;
2891 struct drm_i915_private *dev_priv = dev->dev_private;
2892 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00002893 bool pending;
2894
2895 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2896 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2897 return false;
2898
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02002899 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00002900 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02002901 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00002902
2903 return pending;
2904}
2905
Gustavo Padovane30e8f72014-09-10 12:04:17 -03002906static void intel_update_pipe_size(struct intel_crtc *crtc)
2907{
2908 struct drm_device *dev = crtc->base.dev;
2909 struct drm_i915_private *dev_priv = dev->dev_private;
2910 const struct drm_display_mode *adjusted_mode;
2911
2912 if (!i915.fastboot)
2913 return;
2914
2915 /*
2916 * Update pipe size and adjust fitter if needed: the reason for this is
2917 * that in compute_mode_changes we check the native mode (not the pfit
2918 * mode) to see if we can flip rather than do a full mode set. In the
2919 * fastboot case, we'll flip, but if we don't update the pipesrc and
2920 * pfit state, we'll end up with a big fb scanned out into the wrong
2921 * sized surface.
2922 *
2923 * To fix this properly, we need to hoist the checks up into
2924 * compute_mode_changes (or above), check the actual pfit state and
2925 * whether the platform allows pfit disable with pipe active, and only
2926 * then update the pipesrc and pfit state, even on the flip path.
2927 */
2928
2929 adjusted_mode = &crtc->config.adjusted_mode;
2930
2931 I915_WRITE(PIPESRC(crtc->pipe),
2932 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2933 (adjusted_mode->crtc_vdisplay - 1));
2934 if (!crtc->config.pch_pfit.enabled &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002935 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2936 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Gustavo Padovane30e8f72014-09-10 12:04:17 -03002937 I915_WRITE(PF_CTL(crtc->pipe), 0);
2938 I915_WRITE(PF_WIN_POS(crtc->pipe), 0);
2939 I915_WRITE(PF_WIN_SZ(crtc->pipe), 0);
2940 }
2941 crtc->config.pipe_src_w = adjusted_mode->crtc_hdisplay;
2942 crtc->config.pipe_src_h = adjusted_mode->crtc_vdisplay;
2943}
2944
Chris Wilson14667a42012-04-03 17:58:35 +01002945static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002946intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002947 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002948{
2949 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002950 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002951 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettera071fa02014-06-18 23:28:09 +02002952 enum pipe pipe = intel_crtc->pipe;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002953 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002954 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_fb);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002955 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002956
Chris Wilson7d5e3792014-03-04 13:15:08 +00002957 if (intel_crtc_has_pending_flip(crtc)) {
2958 DRM_ERROR("pipe is still busy with an old pageflip\n");
2959 return -EBUSY;
2960 }
2961
Jesse Barnes79e53942008-11-07 14:24:08 -08002962 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002963 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002964 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002965 return 0;
2966 }
2967
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002968 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002969 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2970 plane_name(intel_crtc->plane),
2971 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002972 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002973 }
2974
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002975 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002976 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb, NULL);
Daniel Vettera071fa02014-06-18 23:28:09 +02002977 if (ret == 0)
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002978 i915_gem_track_fb(old_obj, intel_fb_obj(fb),
Daniel Vettera071fa02014-06-18 23:28:09 +02002979 INTEL_FRONTBUFFER_PRIMARY(pipe));
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002980 mutex_unlock(&dev->struct_mutex);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002981 if (ret != 0) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002982 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002983 return ret;
2984 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002985
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002986 dev_priv->display.update_primary_plane(crtc, fb, x, y);
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002987
Daniel Vetterf99d7062014-06-19 16:01:59 +02002988 if (intel_crtc->active)
2989 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
2990
Matt Roperf4510a22014-04-01 15:22:40 -07002991 crtc->primary->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002992 crtc->x = x;
2993 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002994
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002995 if (old_fb) {
Daniel Vetterd7697ee2013-06-02 17:23:01 +02002996 if (intel_crtc->active && old_fb != fb)
2997 intel_wait_for_vblank(dev, intel_crtc->pipe);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002998 mutex_lock(&dev->struct_mutex);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002999 intel_unpin_fb_obj(old_obj);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02003000 mutex_unlock(&dev->struct_mutex);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00003001 }
Jesse Barnes652c3932009-08-17 13:31:43 -07003002
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02003003 mutex_lock(&dev->struct_mutex);
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01003004 intel_update_fbc(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00003005 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08003006
Chris Wilson5c3b82e2009-02-11 13:25:09 +00003007 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08003008}
3009
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003010static void intel_fdi_normal_train(struct drm_crtc *crtc)
3011{
3012 struct drm_device *dev = crtc->dev;
3013 struct drm_i915_private *dev_priv = dev->dev_private;
3014 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3015 int pipe = intel_crtc->pipe;
3016 u32 reg, temp;
3017
3018 /* enable normal train */
3019 reg = FDI_TX_CTL(pipe);
3020 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003021 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003022 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3023 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003024 } else {
3025 temp &= ~FDI_LINK_TRAIN_NONE;
3026 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003027 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003028 I915_WRITE(reg, temp);
3029
3030 reg = FDI_RX_CTL(pipe);
3031 temp = I915_READ(reg);
3032 if (HAS_PCH_CPT(dev)) {
3033 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3034 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3035 } else {
3036 temp &= ~FDI_LINK_TRAIN_NONE;
3037 temp |= FDI_LINK_TRAIN_NONE;
3038 }
3039 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3040
3041 /* wait one idle pattern time */
3042 POSTING_READ(reg);
3043 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003044
3045 /* IVB wants error correction enabled */
3046 if (IS_IVYBRIDGE(dev))
3047 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3048 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003049}
3050
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003051static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
Daniel Vetter1e833f42013-02-19 22:31:57 +01003052{
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003053 return crtc->base.enabled && crtc->active &&
3054 crtc->config.has_pch_encoder;
Daniel Vetter1e833f42013-02-19 22:31:57 +01003055}
3056
Daniel Vetter01a415f2012-10-27 15:58:40 +02003057static void ivb_modeset_global_resources(struct drm_device *dev)
3058{
3059 struct drm_i915_private *dev_priv = dev->dev_private;
3060 struct intel_crtc *pipe_B_crtc =
3061 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
3062 struct intel_crtc *pipe_C_crtc =
3063 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
3064 uint32_t temp;
3065
Daniel Vetter1e833f42013-02-19 22:31:57 +01003066 /*
3067 * When everything is off disable fdi C so that we could enable fdi B
3068 * with all lanes. Note that we don't care about enabled pipes without
3069 * an enabled pch encoder.
3070 */
3071 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
3072 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02003073 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3074 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3075
3076 temp = I915_READ(SOUTH_CHICKEN1);
3077 temp &= ~FDI_BC_BIFURCATION_SELECT;
3078 DRM_DEBUG_KMS("disabling fdi C rx\n");
3079 I915_WRITE(SOUTH_CHICKEN1, temp);
3080 }
3081}
3082
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003083/* The FDI link training functions for ILK/Ibexpeak. */
3084static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3085{
3086 struct drm_device *dev = crtc->dev;
3087 struct drm_i915_private *dev_priv = dev->dev_private;
3088 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3089 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003090 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003091
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003092 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003093 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003094
Adam Jacksone1a44742010-06-25 15:32:14 -04003095 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3096 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003097 reg = FDI_RX_IMR(pipe);
3098 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003099 temp &= ~FDI_RX_SYMBOL_LOCK;
3100 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003101 I915_WRITE(reg, temp);
3102 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003103 udelay(150);
3104
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003105 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003106 reg = FDI_TX_CTL(pipe);
3107 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003108 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3109 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003110 temp &= ~FDI_LINK_TRAIN_NONE;
3111 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003112 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003113
Chris Wilson5eddb702010-09-11 13:48:45 +01003114 reg = FDI_RX_CTL(pipe);
3115 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003116 temp &= ~FDI_LINK_TRAIN_NONE;
3117 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003118 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3119
3120 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003121 udelay(150);
3122
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003123 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003124 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3125 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3126 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003127
Chris Wilson5eddb702010-09-11 13:48:45 +01003128 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003129 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003130 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003131 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3132
3133 if ((temp & FDI_RX_BIT_LOCK)) {
3134 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003135 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003136 break;
3137 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003138 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003139 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003140 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003141
3142 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003143 reg = FDI_TX_CTL(pipe);
3144 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003145 temp &= ~FDI_LINK_TRAIN_NONE;
3146 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003147 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003148
Chris Wilson5eddb702010-09-11 13:48:45 +01003149 reg = FDI_RX_CTL(pipe);
3150 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003151 temp &= ~FDI_LINK_TRAIN_NONE;
3152 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003153 I915_WRITE(reg, temp);
3154
3155 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003156 udelay(150);
3157
Chris Wilson5eddb702010-09-11 13:48:45 +01003158 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003159 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003160 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003161 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3162
3163 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003164 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003165 DRM_DEBUG_KMS("FDI train 2 done.\n");
3166 break;
3167 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003168 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003169 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003170 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003171
3172 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003173
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003174}
3175
Akshay Joshi0206e352011-08-16 15:34:10 -04003176static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003177 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3178 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3179 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3180 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3181};
3182
3183/* The FDI link training functions for SNB/Cougarpoint. */
3184static void gen6_fdi_link_train(struct drm_crtc *crtc)
3185{
3186 struct drm_device *dev = crtc->dev;
3187 struct drm_i915_private *dev_priv = dev->dev_private;
3188 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3189 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05003190 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003191
Adam Jacksone1a44742010-06-25 15:32:14 -04003192 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3193 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003194 reg = FDI_RX_IMR(pipe);
3195 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003196 temp &= ~FDI_RX_SYMBOL_LOCK;
3197 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003198 I915_WRITE(reg, temp);
3199
3200 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003201 udelay(150);
3202
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003203 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003204 reg = FDI_TX_CTL(pipe);
3205 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003206 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3207 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003208 temp &= ~FDI_LINK_TRAIN_NONE;
3209 temp |= FDI_LINK_TRAIN_PATTERN_1;
3210 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3211 /* SNB-B */
3212 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003213 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003214
Daniel Vetterd74cf322012-10-26 10:58:13 +02003215 I915_WRITE(FDI_RX_MISC(pipe),
3216 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3217
Chris Wilson5eddb702010-09-11 13:48:45 +01003218 reg = FDI_RX_CTL(pipe);
3219 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003220 if (HAS_PCH_CPT(dev)) {
3221 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3222 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3223 } else {
3224 temp &= ~FDI_LINK_TRAIN_NONE;
3225 temp |= FDI_LINK_TRAIN_PATTERN_1;
3226 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003227 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3228
3229 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003230 udelay(150);
3231
Akshay Joshi0206e352011-08-16 15:34:10 -04003232 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003233 reg = FDI_TX_CTL(pipe);
3234 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003235 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3236 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003237 I915_WRITE(reg, temp);
3238
3239 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003240 udelay(500);
3241
Sean Paulfa37d392012-03-02 12:53:39 -05003242 for (retry = 0; retry < 5; retry++) {
3243 reg = FDI_RX_IIR(pipe);
3244 temp = I915_READ(reg);
3245 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3246 if (temp & FDI_RX_BIT_LOCK) {
3247 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3248 DRM_DEBUG_KMS("FDI train 1 done.\n");
3249 break;
3250 }
3251 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003252 }
Sean Paulfa37d392012-03-02 12:53:39 -05003253 if (retry < 5)
3254 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003255 }
3256 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003257 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003258
3259 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003260 reg = FDI_TX_CTL(pipe);
3261 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003262 temp &= ~FDI_LINK_TRAIN_NONE;
3263 temp |= FDI_LINK_TRAIN_PATTERN_2;
3264 if (IS_GEN6(dev)) {
3265 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3266 /* SNB-B */
3267 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3268 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003269 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003270
Chris Wilson5eddb702010-09-11 13:48:45 +01003271 reg = FDI_RX_CTL(pipe);
3272 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003273 if (HAS_PCH_CPT(dev)) {
3274 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3275 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3276 } else {
3277 temp &= ~FDI_LINK_TRAIN_NONE;
3278 temp |= FDI_LINK_TRAIN_PATTERN_2;
3279 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003280 I915_WRITE(reg, temp);
3281
3282 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003283 udelay(150);
3284
Akshay Joshi0206e352011-08-16 15:34:10 -04003285 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003286 reg = FDI_TX_CTL(pipe);
3287 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003288 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3289 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003290 I915_WRITE(reg, temp);
3291
3292 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003293 udelay(500);
3294
Sean Paulfa37d392012-03-02 12:53:39 -05003295 for (retry = 0; retry < 5; retry++) {
3296 reg = FDI_RX_IIR(pipe);
3297 temp = I915_READ(reg);
3298 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3299 if (temp & FDI_RX_SYMBOL_LOCK) {
3300 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3301 DRM_DEBUG_KMS("FDI train 2 done.\n");
3302 break;
3303 }
3304 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003305 }
Sean Paulfa37d392012-03-02 12:53:39 -05003306 if (retry < 5)
3307 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003308 }
3309 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003310 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003311
3312 DRM_DEBUG_KMS("FDI train done.\n");
3313}
3314
Jesse Barnes357555c2011-04-28 15:09:55 -07003315/* Manual link training for Ivy Bridge A0 parts */
3316static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3317{
3318 struct drm_device *dev = crtc->dev;
3319 struct drm_i915_private *dev_priv = dev->dev_private;
3320 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3321 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003322 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003323
3324 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3325 for train result */
3326 reg = FDI_RX_IMR(pipe);
3327 temp = I915_READ(reg);
3328 temp &= ~FDI_RX_SYMBOL_LOCK;
3329 temp &= ~FDI_RX_BIT_LOCK;
3330 I915_WRITE(reg, temp);
3331
3332 POSTING_READ(reg);
3333 udelay(150);
3334
Daniel Vetter01a415f2012-10-27 15:58:40 +02003335 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3336 I915_READ(FDI_RX_IIR(pipe)));
3337
Jesse Barnes139ccd32013-08-19 11:04:55 -07003338 /* Try each vswing and preemphasis setting twice before moving on */
3339 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3340 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003341 reg = FDI_TX_CTL(pipe);
3342 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003343 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3344 temp &= ~FDI_TX_ENABLE;
3345 I915_WRITE(reg, temp);
3346
3347 reg = FDI_RX_CTL(pipe);
3348 temp = I915_READ(reg);
3349 temp &= ~FDI_LINK_TRAIN_AUTO;
3350 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3351 temp &= ~FDI_RX_ENABLE;
3352 I915_WRITE(reg, temp);
3353
3354 /* enable CPU FDI TX and PCH FDI RX */
3355 reg = FDI_TX_CTL(pipe);
3356 temp = I915_READ(reg);
3357 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3358 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
3359 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003360 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003361 temp |= snb_b_fdi_train_param[j/2];
3362 temp |= FDI_COMPOSITE_SYNC;
3363 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3364
3365 I915_WRITE(FDI_RX_MISC(pipe),
3366 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3367
3368 reg = FDI_RX_CTL(pipe);
3369 temp = I915_READ(reg);
3370 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3371 temp |= FDI_COMPOSITE_SYNC;
3372 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3373
3374 POSTING_READ(reg);
3375 udelay(1); /* should be 0.5us */
3376
3377 for (i = 0; i < 4; i++) {
3378 reg = FDI_RX_IIR(pipe);
3379 temp = I915_READ(reg);
3380 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3381
3382 if (temp & FDI_RX_BIT_LOCK ||
3383 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3384 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3385 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3386 i);
3387 break;
3388 }
3389 udelay(1); /* should be 0.5us */
3390 }
3391 if (i == 4) {
3392 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3393 continue;
3394 }
3395
3396 /* Train 2 */
3397 reg = FDI_TX_CTL(pipe);
3398 temp = I915_READ(reg);
3399 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3400 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3401 I915_WRITE(reg, temp);
3402
3403 reg = FDI_RX_CTL(pipe);
3404 temp = I915_READ(reg);
3405 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3406 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003407 I915_WRITE(reg, temp);
3408
3409 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003410 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003411
Jesse Barnes139ccd32013-08-19 11:04:55 -07003412 for (i = 0; i < 4; i++) {
3413 reg = FDI_RX_IIR(pipe);
3414 temp = I915_READ(reg);
3415 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003416
Jesse Barnes139ccd32013-08-19 11:04:55 -07003417 if (temp & FDI_RX_SYMBOL_LOCK ||
3418 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3419 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3420 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3421 i);
3422 goto train_done;
3423 }
3424 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003425 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003426 if (i == 4)
3427 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003428 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003429
Jesse Barnes139ccd32013-08-19 11:04:55 -07003430train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003431 DRM_DEBUG_KMS("FDI train done.\n");
3432}
3433
Daniel Vetter88cefb62012-08-12 19:27:14 +02003434static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003435{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003436 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003437 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003438 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003439 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003440
Jesse Barnesc64e3112010-09-10 11:27:03 -07003441
Jesse Barnes0e23b992010-09-10 11:10:00 -07003442 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003443 reg = FDI_RX_CTL(pipe);
3444 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003445 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
3446 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003447 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003448 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3449
3450 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003451 udelay(200);
3452
3453 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003454 temp = I915_READ(reg);
3455 I915_WRITE(reg, temp | FDI_PCDCLK);
3456
3457 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003458 udelay(200);
3459
Paulo Zanoni20749732012-11-23 15:30:38 -02003460 /* Enable CPU FDI TX PLL, always on for Ironlake */
3461 reg = FDI_TX_CTL(pipe);
3462 temp = I915_READ(reg);
3463 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3464 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003465
Paulo Zanoni20749732012-11-23 15:30:38 -02003466 POSTING_READ(reg);
3467 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003468 }
3469}
3470
Daniel Vetter88cefb62012-08-12 19:27:14 +02003471static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3472{
3473 struct drm_device *dev = intel_crtc->base.dev;
3474 struct drm_i915_private *dev_priv = dev->dev_private;
3475 int pipe = intel_crtc->pipe;
3476 u32 reg, temp;
3477
3478 /* Switch from PCDclk to Rawclk */
3479 reg = FDI_RX_CTL(pipe);
3480 temp = I915_READ(reg);
3481 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3482
3483 /* Disable CPU FDI TX PLL */
3484 reg = FDI_TX_CTL(pipe);
3485 temp = I915_READ(reg);
3486 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3487
3488 POSTING_READ(reg);
3489 udelay(100);
3490
3491 reg = FDI_RX_CTL(pipe);
3492 temp = I915_READ(reg);
3493 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3494
3495 /* Wait for the clocks to turn off. */
3496 POSTING_READ(reg);
3497 udelay(100);
3498}
3499
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003500static void ironlake_fdi_disable(struct drm_crtc *crtc)
3501{
3502 struct drm_device *dev = crtc->dev;
3503 struct drm_i915_private *dev_priv = dev->dev_private;
3504 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3505 int pipe = intel_crtc->pipe;
3506 u32 reg, temp;
3507
3508 /* disable CPU FDI tx and PCH FDI rx */
3509 reg = FDI_TX_CTL(pipe);
3510 temp = I915_READ(reg);
3511 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3512 POSTING_READ(reg);
3513
3514 reg = FDI_RX_CTL(pipe);
3515 temp = I915_READ(reg);
3516 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003517 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003518 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3519
3520 POSTING_READ(reg);
3521 udelay(100);
3522
3523 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003524 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003525 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003526
3527 /* still set train pattern 1 */
3528 reg = FDI_TX_CTL(pipe);
3529 temp = I915_READ(reg);
3530 temp &= ~FDI_LINK_TRAIN_NONE;
3531 temp |= FDI_LINK_TRAIN_PATTERN_1;
3532 I915_WRITE(reg, temp);
3533
3534 reg = FDI_RX_CTL(pipe);
3535 temp = I915_READ(reg);
3536 if (HAS_PCH_CPT(dev)) {
3537 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3538 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3539 } else {
3540 temp &= ~FDI_LINK_TRAIN_NONE;
3541 temp |= FDI_LINK_TRAIN_PATTERN_1;
3542 }
3543 /* BPC in FDI rx is consistent with that in PIPECONF */
3544 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003545 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003546 I915_WRITE(reg, temp);
3547
3548 POSTING_READ(reg);
3549 udelay(100);
3550}
3551
Chris Wilson5dce5b932014-01-20 10:17:36 +00003552bool intel_has_pending_fb_unpin(struct drm_device *dev)
3553{
3554 struct intel_crtc *crtc;
3555
3556 /* Note that we don't need to be called with mode_config.lock here
3557 * as our list of CRTC objects is static for the lifetime of the
3558 * device and so cannot disappear as we iterate. Similarly, we can
3559 * happily treat the predicates as racy, atomic checks as userspace
3560 * cannot claim and pin a new fb without at least acquring the
3561 * struct_mutex and so serialising with us.
3562 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003563 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003564 if (atomic_read(&crtc->unpin_work_count) == 0)
3565 continue;
3566
3567 if (crtc->unpin_work)
3568 intel_wait_for_vblank(dev, crtc->pipe);
3569
3570 return true;
3571 }
3572
3573 return false;
3574}
3575
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003576static void page_flip_completed(struct intel_crtc *intel_crtc)
3577{
3578 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3579 struct intel_unpin_work *work = intel_crtc->unpin_work;
3580
3581 /* ensure that the unpin work is consistent wrt ->pending. */
3582 smp_rmb();
3583 intel_crtc->unpin_work = NULL;
3584
3585 if (work->event)
3586 drm_send_vblank_event(intel_crtc->base.dev,
3587 intel_crtc->pipe,
3588 work->event);
3589
3590 drm_crtc_vblank_put(&intel_crtc->base);
3591
3592 wake_up_all(&dev_priv->pending_flip_queue);
3593 queue_work(dev_priv->wq, &work->work);
3594
3595 trace_i915_flip_complete(intel_crtc->plane,
3596 work->pending_flip_obj);
3597}
3598
Ville Syrjälä46a55d32014-05-21 14:04:46 +03003599void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003600{
Chris Wilson0f911282012-04-17 10:05:38 +01003601 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003602 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003603
Daniel Vetter2c10d572012-12-20 21:24:07 +01003604 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Chris Wilson9c787942014-09-05 07:13:25 +01003605 if (WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3606 !intel_crtc_has_pending_flip(crtc),
3607 60*HZ) == 0)) {
3608 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003609
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003610 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003611 if (intel_crtc->unpin_work) {
3612 WARN_ONCE(1, "Removing stuck page flip\n");
3613 page_flip_completed(intel_crtc);
3614 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003615 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003616 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003617
Chris Wilson975d5682014-08-20 13:13:34 +01003618 if (crtc->primary->fb) {
3619 mutex_lock(&dev->struct_mutex);
3620 intel_finish_fb(crtc->primary->fb);
3621 mutex_unlock(&dev->struct_mutex);
3622 }
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003623}
3624
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003625/* Program iCLKIP clock to the desired frequency */
3626static void lpt_program_iclkip(struct drm_crtc *crtc)
3627{
3628 struct drm_device *dev = crtc->dev;
3629 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau241bfc32013-09-25 16:45:37 +01003630 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003631 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3632 u32 temp;
3633
Daniel Vetter09153002012-12-12 14:06:44 +01003634 mutex_lock(&dev_priv->dpio_lock);
3635
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003636 /* It is necessary to ungate the pixclk gate prior to programming
3637 * the divisors, and gate it back when it is done.
3638 */
3639 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3640
3641 /* Disable SSCCTL */
3642 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003643 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3644 SBI_SSCCTL_DISABLE,
3645 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003646
3647 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003648 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003649 auxdiv = 1;
3650 divsel = 0x41;
3651 phaseinc = 0x20;
3652 } else {
3653 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003654 * but the adjusted_mode->crtc_clock in in KHz. To get the
3655 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003656 * convert the virtual clock precision to KHz here for higher
3657 * precision.
3658 */
3659 u32 iclk_virtual_root_freq = 172800 * 1000;
3660 u32 iclk_pi_range = 64;
3661 u32 desired_divisor, msb_divisor_value, pi_value;
3662
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003663 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003664 msb_divisor_value = desired_divisor / iclk_pi_range;
3665 pi_value = desired_divisor % iclk_pi_range;
3666
3667 auxdiv = 0;
3668 divsel = msb_divisor_value - 2;
3669 phaseinc = pi_value;
3670 }
3671
3672 /* This should not happen with any sane values */
3673 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3674 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3675 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3676 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3677
3678 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003679 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003680 auxdiv,
3681 divsel,
3682 phasedir,
3683 phaseinc);
3684
3685 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003686 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003687 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3688 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3689 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3690 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3691 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3692 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003693 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003694
3695 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003696 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003697 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3698 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003699 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003700
3701 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003702 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003703 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003704 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003705
3706 /* Wait for initialization time */
3707 udelay(24);
3708
3709 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003710
3711 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003712}
3713
Daniel Vetter275f01b22013-05-03 11:49:47 +02003714static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3715 enum pipe pch_transcoder)
3716{
3717 struct drm_device *dev = crtc->base.dev;
3718 struct drm_i915_private *dev_priv = dev->dev_private;
3719 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3720
3721 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3722 I915_READ(HTOTAL(cpu_transcoder)));
3723 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3724 I915_READ(HBLANK(cpu_transcoder)));
3725 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3726 I915_READ(HSYNC(cpu_transcoder)));
3727
3728 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3729 I915_READ(VTOTAL(cpu_transcoder)));
3730 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3731 I915_READ(VBLANK(cpu_transcoder)));
3732 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3733 I915_READ(VSYNC(cpu_transcoder)));
3734 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3735 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3736}
3737
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003738static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3739{
3740 struct drm_i915_private *dev_priv = dev->dev_private;
3741 uint32_t temp;
3742
3743 temp = I915_READ(SOUTH_CHICKEN1);
3744 if (temp & FDI_BC_BIFURCATION_SELECT)
3745 return;
3746
3747 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3748 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3749
3750 temp |= FDI_BC_BIFURCATION_SELECT;
3751 DRM_DEBUG_KMS("enabling fdi C rx\n");
3752 I915_WRITE(SOUTH_CHICKEN1, temp);
3753 POSTING_READ(SOUTH_CHICKEN1);
3754}
3755
3756static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3757{
3758 struct drm_device *dev = intel_crtc->base.dev;
3759 struct drm_i915_private *dev_priv = dev->dev_private;
3760
3761 switch (intel_crtc->pipe) {
3762 case PIPE_A:
3763 break;
3764 case PIPE_B:
3765 if (intel_crtc->config.fdi_lanes > 2)
3766 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3767 else
3768 cpt_enable_fdi_bc_bifurcation(dev);
3769
3770 break;
3771 case PIPE_C:
3772 cpt_enable_fdi_bc_bifurcation(dev);
3773
3774 break;
3775 default:
3776 BUG();
3777 }
3778}
3779
Jesse Barnesf67a5592011-01-05 10:31:48 -08003780/*
3781 * Enable PCH resources required for PCH ports:
3782 * - PCH PLLs
3783 * - FDI training & RX/TX
3784 * - update transcoder timings
3785 * - DP transcoding bits
3786 * - transcoder
3787 */
3788static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003789{
3790 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003791 struct drm_i915_private *dev_priv = dev->dev_private;
3792 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3793 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003794 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003795
Daniel Vetterab9412b2013-05-03 11:49:46 +02003796 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003797
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003798 if (IS_IVYBRIDGE(dev))
3799 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3800
Daniel Vettercd986ab2012-10-26 10:58:12 +02003801 /* Write the TU size bits before fdi link training, so that error
3802 * detection works. */
3803 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3804 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3805
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003806 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003807 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003808
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003809 /* We need to program the right clock selection before writing the pixel
3810 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003811 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003812 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003813
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003814 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003815 temp |= TRANS_DPLL_ENABLE(pipe);
3816 sel = TRANS_DPLLB_SEL(pipe);
Daniel Vettera43f6e02013-06-07 23:10:32 +02003817 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003818 temp |= sel;
3819 else
3820 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003821 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003822 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003823
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003824 /* XXX: pch pll's can be enabled any time before we enable the PCH
3825 * transcoder, and we actually should do this to not upset any PCH
3826 * transcoder that already use the clock when we share it.
3827 *
3828 * Note that enable_shared_dpll tries to do the right thing, but
3829 * get_shared_dpll unconditionally resets the pll - we need that to have
3830 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02003831 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003832
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003833 /* set transcoder timing, panel must allow it */
3834 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003835 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003836
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003837 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003838
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003839 /* For PCH DP, enable TRANS_DP_CTL */
Daniel Vetter0a888182014-11-03 14:37:38 +01003840 if (HAS_PCH_CPT(dev) && intel_crtc->config.has_dp_encoder) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003841 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003842 reg = TRANS_DP_CTL(pipe);
3843 temp = I915_READ(reg);
3844 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003845 TRANS_DP_SYNC_MASK |
3846 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003847 temp |= (TRANS_DP_OUTPUT_ENABLE |
3848 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003849 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003850
3851 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003852 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003853 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003854 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003855
3856 switch (intel_trans_dp_port_sel(crtc)) {
3857 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003858 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003859 break;
3860 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003861 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003862 break;
3863 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003864 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003865 break;
3866 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003867 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003868 }
3869
Chris Wilson5eddb702010-09-11 13:48:45 +01003870 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003871 }
3872
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003873 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003874}
3875
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003876static void lpt_pch_enable(struct drm_crtc *crtc)
3877{
3878 struct drm_device *dev = crtc->dev;
3879 struct drm_i915_private *dev_priv = dev->dev_private;
3880 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003881 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003882
Daniel Vetterab9412b2013-05-03 11:49:46 +02003883 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003884
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003885 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003886
Paulo Zanoni0540e482012-10-31 18:12:40 -02003887 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003888 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003889
Paulo Zanoni937bb612012-10-31 18:12:47 -02003890 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003891}
3892
Daniel Vetter716c2e52014-06-25 22:02:02 +03003893void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003894{
Daniel Vettere2b78262013-06-07 23:10:03 +02003895 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003896
3897 if (pll == NULL)
3898 return;
3899
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02003900 if (!(pll->config.crtc_mask & (1 << crtc->pipe))) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02003901 WARN(1, "bad %s crtc mask\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003902 return;
3903 }
3904
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02003905 pll->config.crtc_mask &= ~(1 << crtc->pipe);
3906 if (pll->config.crtc_mask == 0) {
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003907 WARN_ON(pll->on);
3908 WARN_ON(pll->active);
3909 }
3910
Daniel Vettera43f6e02013-06-07 23:10:32 +02003911 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003912}
3913
Daniel Vetter716c2e52014-06-25 22:02:02 +03003914struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003915{
Daniel Vettere2b78262013-06-07 23:10:03 +02003916 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003917 struct intel_shared_dpll *pll;
Daniel Vettere2b78262013-06-07 23:10:03 +02003918 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003919
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003920 if (HAS_PCH_IBX(dev_priv->dev)) {
3921 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02003922 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003923 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003924
Daniel Vetter46edb022013-06-05 13:34:12 +02003925 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3926 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003927
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003928 WARN_ON(pll->new_config->crtc_mask);
Daniel Vetterf2a69f42014-05-20 15:19:19 +02003929
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003930 goto found;
3931 }
3932
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003933 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3934 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003935
3936 /* Only want to check enabled timings first */
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003937 if (pll->new_config->crtc_mask == 0)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003938 continue;
3939
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003940 if (memcmp(&crtc->new_config->dpll_hw_state,
3941 &pll->new_config->hw_state,
3942 sizeof(pll->new_config->hw_state)) == 0) {
3943 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02003944 crtc->base.base.id, pll->name,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003945 pll->new_config->crtc_mask,
3946 pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003947 goto found;
3948 }
3949 }
3950
3951 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003952 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3953 pll = &dev_priv->shared_dplls[i];
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003954 if (pll->new_config->crtc_mask == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003955 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3956 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003957 goto found;
3958 }
3959 }
3960
3961 return NULL;
3962
3963found:
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003964 if (pll->new_config->crtc_mask == 0)
3965 pll->new_config->hw_state = crtc->new_config->dpll_hw_state;
Daniel Vetterf2a69f42014-05-20 15:19:19 +02003966
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003967 crtc->new_config->shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003968 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3969 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02003970
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003971 pll->new_config->crtc_mask |= 1 << crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003972
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003973 return pll;
3974}
3975
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003976/**
3977 * intel_shared_dpll_start_config - start a new PLL staged config
3978 * @dev_priv: DRM device
3979 * @clear_pipes: mask of pipes that will have their PLLs freed
3980 *
3981 * Starts a new PLL staged config, copying the current config but
3982 * releasing the references of pipes specified in clear_pipes.
3983 */
3984static int intel_shared_dpll_start_config(struct drm_i915_private *dev_priv,
3985 unsigned clear_pipes)
3986{
3987 struct intel_shared_dpll *pll;
3988 enum intel_dpll_id i;
3989
3990 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3991 pll = &dev_priv->shared_dplls[i];
3992
3993 pll->new_config = kmemdup(&pll->config, sizeof pll->config,
3994 GFP_KERNEL);
3995 if (!pll->new_config)
3996 goto cleanup;
3997
3998 pll->new_config->crtc_mask &= ~clear_pipes;
3999 }
4000
4001 return 0;
4002
4003cleanup:
4004 while (--i >= 0) {
4005 pll = &dev_priv->shared_dplls[i];
Ander Conselvan de Oliveiraf354d732014-11-07 14:07:41 +02004006 kfree(pll->new_config);
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004007 pll->new_config = NULL;
4008 }
4009
4010 return -ENOMEM;
4011}
4012
4013static void intel_shared_dpll_commit(struct drm_i915_private *dev_priv)
4014{
4015 struct intel_shared_dpll *pll;
4016 enum intel_dpll_id i;
4017
4018 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4019 pll = &dev_priv->shared_dplls[i];
4020
4021 WARN_ON(pll->new_config == &pll->config);
4022
4023 pll->config = *pll->new_config;
4024 kfree(pll->new_config);
4025 pll->new_config = NULL;
4026 }
4027}
4028
4029static void intel_shared_dpll_abort_config(struct drm_i915_private *dev_priv)
4030{
4031 struct intel_shared_dpll *pll;
4032 enum intel_dpll_id i;
4033
4034 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4035 pll = &dev_priv->shared_dplls[i];
4036
4037 WARN_ON(pll->new_config == &pll->config);
4038
4039 kfree(pll->new_config);
4040 pll->new_config = NULL;
4041 }
4042}
4043
Daniel Vettera1520312013-05-03 11:49:50 +02004044static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004045{
4046 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01004047 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004048 u32 temp;
4049
4050 temp = I915_READ(dslreg);
4051 udelay(500);
4052 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004053 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004054 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004055 }
4056}
4057
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004058static void skylake_pfit_enable(struct intel_crtc *crtc)
4059{
4060 struct drm_device *dev = crtc->base.dev;
4061 struct drm_i915_private *dev_priv = dev->dev_private;
4062 int pipe = crtc->pipe;
4063
4064 if (crtc->config.pch_pfit.enabled) {
4065 I915_WRITE(PS_CTL(pipe), PS_ENABLE);
4066 I915_WRITE(PS_WIN_POS(pipe), crtc->config.pch_pfit.pos);
4067 I915_WRITE(PS_WIN_SZ(pipe), crtc->config.pch_pfit.size);
4068 }
4069}
4070
Jesse Barnesb074cec2013-04-25 12:55:02 -07004071static void ironlake_pfit_enable(struct intel_crtc *crtc)
4072{
4073 struct drm_device *dev = crtc->base.dev;
4074 struct drm_i915_private *dev_priv = dev->dev_private;
4075 int pipe = crtc->pipe;
4076
Chris Wilsonfd4daa92013-08-27 17:04:17 +01004077 if (crtc->config.pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004078 /* Force use of hard-coded filter coefficients
4079 * as some pre-programmed values are broken,
4080 * e.g. x201.
4081 */
4082 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4083 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4084 PF_PIPE_SEL_IVB(pipe));
4085 else
4086 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
4087 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
4088 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004089 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004090}
4091
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004092static void intel_enable_planes(struct drm_crtc *crtc)
4093{
4094 struct drm_device *dev = crtc->dev;
4095 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07004096 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004097 struct intel_plane *intel_plane;
4098
Matt Roperaf2b6532014-04-01 15:22:32 -07004099 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
4100 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004101 if (intel_plane->pipe == pipe)
4102 intel_plane_restore(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07004103 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004104}
4105
4106static void intel_disable_planes(struct drm_crtc *crtc)
4107{
4108 struct drm_device *dev = crtc->dev;
4109 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07004110 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004111 struct intel_plane *intel_plane;
4112
Matt Roperaf2b6532014-04-01 15:22:32 -07004113 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
4114 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004115 if (intel_plane->pipe == pipe)
4116 intel_plane_disable(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07004117 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004118}
4119
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004120void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004121{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004122 struct drm_device *dev = crtc->base.dev;
4123 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004124
4125 if (!crtc->config.ips_enabled)
4126 return;
4127
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004128 /* We can only enable IPS after we enable a plane and wait for a vblank */
4129 intel_wait_for_vblank(dev, crtc->pipe);
4130
Paulo Zanonid77e4532013-09-24 13:52:55 -03004131 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004132 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004133 mutex_lock(&dev_priv->rps.hw_lock);
4134 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4135 mutex_unlock(&dev_priv->rps.hw_lock);
4136 /* Quoting Art Runyan: "its not safe to expect any particular
4137 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004138 * mailbox." Moreover, the mailbox may return a bogus state,
4139 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004140 */
4141 } else {
4142 I915_WRITE(IPS_CTL, IPS_ENABLE);
4143 /* The bit only becomes 1 in the next vblank, so this wait here
4144 * is essentially intel_wait_for_vblank. If we don't have this
4145 * and don't wait for vblanks until the end of crtc_enable, then
4146 * the HW state readout code will complain that the expected
4147 * IPS_CTL value is not the one we read. */
4148 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4149 DRM_ERROR("Timed out waiting for IPS enable\n");
4150 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004151}
4152
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004153void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004154{
4155 struct drm_device *dev = crtc->base.dev;
4156 struct drm_i915_private *dev_priv = dev->dev_private;
4157
4158 if (!crtc->config.ips_enabled)
4159 return;
4160
4161 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004162 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004163 mutex_lock(&dev_priv->rps.hw_lock);
4164 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4165 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004166 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4167 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4168 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004169 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004170 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004171 POSTING_READ(IPS_CTL);
4172 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004173
4174 /* We need to wait for a vblank before we can disable the plane. */
4175 intel_wait_for_vblank(dev, crtc->pipe);
4176}
4177
4178/** Loads the palette/gamma unit for the CRTC with the prepared values */
4179static void intel_crtc_load_lut(struct drm_crtc *crtc)
4180{
4181 struct drm_device *dev = crtc->dev;
4182 struct drm_i915_private *dev_priv = dev->dev_private;
4183 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4184 enum pipe pipe = intel_crtc->pipe;
4185 int palreg = PALETTE(pipe);
4186 int i;
4187 bool reenable_ips = false;
4188
4189 /* The clocks have to be on to load the palette. */
4190 if (!crtc->enabled || !intel_crtc->active)
4191 return;
4192
4193 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03004194 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004195 assert_dsi_pll_enabled(dev_priv);
4196 else
4197 assert_pll_enabled(dev_priv, pipe);
4198 }
4199
4200 /* use legacy palette for Ironlake */
Sonika Jindal7a1db492014-07-22 11:18:27 +05304201 if (!HAS_GMCH_DISPLAY(dev))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004202 palreg = LGC_PALETTE(pipe);
4203
4204 /* Workaround : Do not read or write the pipe palette/gamma data while
4205 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4206 */
Paulo Zanoni41e6fc42014-01-08 17:26:31 -02004207 if (IS_HASWELL(dev) && intel_crtc->config.ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004208 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4209 GAMMA_MODE_MODE_SPLIT)) {
4210 hsw_disable_ips(intel_crtc);
4211 reenable_ips = true;
4212 }
4213
4214 for (i = 0; i < 256; i++) {
4215 I915_WRITE(palreg + 4 * i,
4216 (intel_crtc->lut_r[i] << 16) |
4217 (intel_crtc->lut_g[i] << 8) |
4218 intel_crtc->lut_b[i]);
4219 }
4220
4221 if (reenable_ips)
4222 hsw_enable_ips(intel_crtc);
4223}
4224
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004225static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
4226{
4227 if (!enable && intel_crtc->overlay) {
4228 struct drm_device *dev = intel_crtc->base.dev;
4229 struct drm_i915_private *dev_priv = dev->dev_private;
4230
4231 mutex_lock(&dev->struct_mutex);
4232 dev_priv->mm.interruptible = false;
4233 (void) intel_overlay_switch_off(intel_crtc->overlay);
4234 dev_priv->mm.interruptible = true;
4235 mutex_unlock(&dev->struct_mutex);
4236 }
4237
4238 /* Let userspace switch the overlay on again. In most cases userspace
4239 * has to recompute where to put it anyway.
4240 */
4241}
4242
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004243static void intel_crtc_enable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004244{
4245 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004246 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4247 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004248
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03004249 intel_enable_primary_hw_plane(crtc->primary, crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004250 intel_enable_planes(crtc);
4251 intel_crtc_update_cursor(crtc, true);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004252 intel_crtc_dpms_overlay(intel_crtc, true);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004253
4254 hsw_enable_ips(intel_crtc);
4255
4256 mutex_lock(&dev->struct_mutex);
4257 intel_update_fbc(dev);
4258 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf99d7062014-06-19 16:01:59 +02004259
4260 /*
4261 * FIXME: Once we grow proper nuclear flip support out of this we need
4262 * to compute the mask of flip planes precisely. For the time being
4263 * consider this a flip from a NULL plane.
4264 */
4265 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004266}
4267
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004268static void intel_crtc_disable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004269{
4270 struct drm_device *dev = crtc->dev;
4271 struct drm_i915_private *dev_priv = dev->dev_private;
4272 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4273 int pipe = intel_crtc->pipe;
4274 int plane = intel_crtc->plane;
4275
4276 intel_crtc_wait_for_pending_flips(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004277
4278 if (dev_priv->fbc.plane == plane)
4279 intel_disable_fbc(dev);
4280
4281 hsw_disable_ips(intel_crtc);
4282
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004283 intel_crtc_dpms_overlay(intel_crtc, false);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004284 intel_crtc_update_cursor(crtc, false);
4285 intel_disable_planes(crtc);
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03004286 intel_disable_primary_hw_plane(crtc->primary, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004287
Daniel Vetterf99d7062014-06-19 16:01:59 +02004288 /*
4289 * FIXME: Once we grow proper nuclear flip support out of this we need
4290 * to compute the mask of flip planes precisely. For the time being
4291 * consider this a flip to a NULL plane.
4292 */
4293 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004294}
4295
Jesse Barnesf67a5592011-01-05 10:31:48 -08004296static void ironlake_crtc_enable(struct drm_crtc *crtc)
4297{
4298 struct drm_device *dev = crtc->dev;
4299 struct drm_i915_private *dev_priv = dev->dev_private;
4300 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004301 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004302 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004303
Daniel Vetter08a48462012-07-02 11:43:47 +02004304 WARN_ON(!crtc->enabled);
4305
Jesse Barnesf67a5592011-01-05 10:31:48 -08004306 if (intel_crtc->active)
4307 return;
4308
Daniel Vetterb14b1052014-04-24 23:55:13 +02004309 if (intel_crtc->config.has_pch_encoder)
4310 intel_prepare_shared_dpll(intel_crtc);
4311
Daniel Vetter29407aa2014-04-24 23:55:08 +02004312 if (intel_crtc->config.has_dp_encoder)
4313 intel_dp_set_m_n(intel_crtc);
4314
4315 intel_set_pipe_timings(intel_crtc);
4316
4317 if (intel_crtc->config.has_pch_encoder) {
4318 intel_cpu_transcoder_set_m_n(intel_crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07004319 &intel_crtc->config.fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004320 }
4321
4322 ironlake_set_pipeconf(crtc);
4323
Jesse Barnesf67a5592011-01-05 10:31:48 -08004324 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004325
Daniel Vettera72e4c92014-09-30 10:56:47 +02004326 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4327 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni86642812013-04-12 17:57:57 -03004328
Daniel Vetterf6736a12013-06-05 13:34:30 +02004329 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004330 if (encoder->pre_enable)
4331 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004332
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004333 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004334 /* Note: FDI PLL enabling _must_ be done before we enable the
4335 * cpu pipes, hence this is separate from all the other fdi/pch
4336 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004337 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004338 } else {
4339 assert_fdi_tx_disabled(dev_priv, pipe);
4340 assert_fdi_rx_disabled(dev_priv, pipe);
4341 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004342
Jesse Barnesb074cec2013-04-25 12:55:02 -07004343 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004344
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004345 /*
4346 * On ILK+ LUT must be loaded before the pipe is running but with
4347 * clocks enabled
4348 */
4349 intel_crtc_load_lut(crtc);
4350
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004351 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004352 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004353
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004354 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004355 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004356
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004357 for_each_encoder_on_crtc(dev, crtc, encoder)
4358 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004359
4360 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004361 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02004362
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03004363 assert_vblank_disabled(crtc);
4364 drm_crtc_vblank_on(crtc);
4365
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004366 intel_crtc_enable_planes(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004367}
4368
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004369/* IPS only exists on ULT machines and is tied to pipe A. */
4370static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4371{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004372 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004373}
4374
Paulo Zanonie4916942013-09-20 16:21:19 -03004375/*
4376 * This implements the workaround described in the "notes" section of the mode
4377 * set sequence documentation. When going from no pipes or single pipe to
4378 * multiple pipes, and planes are enabled after the pipe, we need to wait at
4379 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
4380 */
4381static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
4382{
4383 struct drm_device *dev = crtc->base.dev;
4384 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
4385
4386 /* We want to get the other_active_crtc only if there's only 1 other
4387 * active crtc. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004388 for_each_intel_crtc(dev, crtc_it) {
Paulo Zanonie4916942013-09-20 16:21:19 -03004389 if (!crtc_it->active || crtc_it == crtc)
4390 continue;
4391
4392 if (other_active_crtc)
4393 return;
4394
4395 other_active_crtc = crtc_it;
4396 }
4397 if (!other_active_crtc)
4398 return;
4399
4400 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4401 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4402}
4403
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004404static void haswell_crtc_enable(struct drm_crtc *crtc)
4405{
4406 struct drm_device *dev = crtc->dev;
4407 struct drm_i915_private *dev_priv = dev->dev_private;
4408 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4409 struct intel_encoder *encoder;
4410 int pipe = intel_crtc->pipe;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004411
4412 WARN_ON(!crtc->enabled);
4413
4414 if (intel_crtc->active)
4415 return;
4416
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004417 if (intel_crtc_to_shared_dpll(intel_crtc))
4418 intel_enable_shared_dpll(intel_crtc);
4419
Daniel Vetter229fca92014-04-24 23:55:09 +02004420 if (intel_crtc->config.has_dp_encoder)
4421 intel_dp_set_m_n(intel_crtc);
4422
4423 intel_set_pipe_timings(intel_crtc);
4424
Clint Taylorebb69c92014-09-30 10:30:22 -07004425 if (intel_crtc->config.cpu_transcoder != TRANSCODER_EDP) {
4426 I915_WRITE(PIPE_MULT(intel_crtc->config.cpu_transcoder),
4427 intel_crtc->config.pixel_multiplier - 1);
4428 }
4429
Daniel Vetter229fca92014-04-24 23:55:09 +02004430 if (intel_crtc->config.has_pch_encoder) {
4431 intel_cpu_transcoder_set_m_n(intel_crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07004432 &intel_crtc->config.fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004433 }
4434
4435 haswell_set_pipeconf(crtc);
4436
4437 intel_set_pipe_csc(crtc);
4438
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004439 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004440
Daniel Vettera72e4c92014-09-30 10:56:47 +02004441 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004442 for_each_encoder_on_crtc(dev, crtc, encoder)
4443 if (encoder->pre_enable)
4444 encoder->pre_enable(encoder);
4445
Imre Deak4fe94672014-06-25 22:01:49 +03004446 if (intel_crtc->config.has_pch_encoder) {
Daniel Vettera72e4c92014-09-30 10:56:47 +02004447 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4448 true);
Imre Deak4fe94672014-06-25 22:01:49 +03004449 dev_priv->display.fdi_link_train(crtc);
4450 }
4451
Paulo Zanoni1f544382012-10-24 11:32:00 -02004452 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004453
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004454 if (IS_SKYLAKE(dev))
4455 skylake_pfit_enable(intel_crtc);
4456 else
4457 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004458
4459 /*
4460 * On ILK+ LUT must be loaded before the pipe is running but with
4461 * clocks enabled
4462 */
4463 intel_crtc_load_lut(crtc);
4464
Paulo Zanoni1f544382012-10-24 11:32:00 -02004465 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00004466 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004467
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004468 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004469 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004470
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004471 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004472 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004473
Dave Airlie0e32b392014-05-02 14:02:48 +10004474 if (intel_crtc->config.dp_encoder_is_mst)
4475 intel_ddi_set_vc_payload_alloc(crtc, true);
4476
Jani Nikula8807e552013-08-30 19:40:32 +03004477 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004478 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004479 intel_opregion_notify_encoder(encoder, true);
4480 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004481
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03004482 assert_vblank_disabled(crtc);
4483 drm_crtc_vblank_on(crtc);
4484
Paulo Zanonie4916942013-09-20 16:21:19 -03004485 /* If we change the relative order between pipe/planes enabling, we need
4486 * to change the workaround. */
4487 haswell_mode_set_planes_workaround(intel_crtc);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004488 intel_crtc_enable_planes(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004489}
4490
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004491static void skylake_pfit_disable(struct intel_crtc *crtc)
4492{
4493 struct drm_device *dev = crtc->base.dev;
4494 struct drm_i915_private *dev_priv = dev->dev_private;
4495 int pipe = crtc->pipe;
4496
4497 /* To avoid upsetting the power well on haswell only disable the pfit if
4498 * it's in use. The hw state code will make sure we get this right. */
4499 if (crtc->config.pch_pfit.enabled) {
4500 I915_WRITE(PS_CTL(pipe), 0);
4501 I915_WRITE(PS_WIN_POS(pipe), 0);
4502 I915_WRITE(PS_WIN_SZ(pipe), 0);
4503 }
4504}
4505
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004506static void ironlake_pfit_disable(struct intel_crtc *crtc)
4507{
4508 struct drm_device *dev = crtc->base.dev;
4509 struct drm_i915_private *dev_priv = dev->dev_private;
4510 int pipe = crtc->pipe;
4511
4512 /* To avoid upsetting the power well on haswell only disable the pfit if
4513 * it's in use. The hw state code will make sure we get this right. */
Chris Wilsonfd4daa92013-08-27 17:04:17 +01004514 if (crtc->config.pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004515 I915_WRITE(PF_CTL(pipe), 0);
4516 I915_WRITE(PF_WIN_POS(pipe), 0);
4517 I915_WRITE(PF_WIN_SZ(pipe), 0);
4518 }
4519}
4520
Jesse Barnes6be4a602010-09-10 10:26:01 -07004521static void ironlake_crtc_disable(struct drm_crtc *crtc)
4522{
4523 struct drm_device *dev = crtc->dev;
4524 struct drm_i915_private *dev_priv = dev->dev_private;
4525 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004526 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004527 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01004528 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004529
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004530 if (!intel_crtc->active)
4531 return;
4532
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004533 intel_crtc_disable_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004534
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03004535 drm_crtc_vblank_off(crtc);
4536 assert_vblank_disabled(crtc);
4537
Daniel Vetterea9d7582012-07-10 10:42:52 +02004538 for_each_encoder_on_crtc(dev, crtc, encoder)
4539 encoder->disable(encoder);
4540
Daniel Vetterd925c592013-06-05 13:34:04 +02004541 if (intel_crtc->config.has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02004542 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Daniel Vetterd925c592013-06-05 13:34:04 +02004543
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03004544 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004545
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004546 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004547
Daniel Vetterbf49ec82012-09-06 22:15:40 +02004548 for_each_encoder_on_crtc(dev, crtc, encoder)
4549 if (encoder->post_disable)
4550 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004551
Daniel Vetterd925c592013-06-05 13:34:04 +02004552 if (intel_crtc->config.has_pch_encoder) {
4553 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004554
Daniel Vetterd925c592013-06-05 13:34:04 +02004555 ironlake_disable_pch_transcoder(dev_priv, pipe);
Daniel Vettera72e4c92014-09-30 10:56:47 +02004556 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004557
Daniel Vetterd925c592013-06-05 13:34:04 +02004558 if (HAS_PCH_CPT(dev)) {
4559 /* disable TRANS_DP_CTL */
4560 reg = TRANS_DP_CTL(pipe);
4561 temp = I915_READ(reg);
4562 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
4563 TRANS_DP_PORT_SEL_MASK);
4564 temp |= TRANS_DP_PORT_SEL_NONE;
4565 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004566
Daniel Vetterd925c592013-06-05 13:34:04 +02004567 /* disable DPLL_SEL */
4568 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004569 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02004570 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004571 }
Daniel Vetterd925c592013-06-05 13:34:04 +02004572
4573 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004574 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02004575
4576 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004577 }
4578
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004579 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004580 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004581
4582 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01004583 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004584 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004585}
4586
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004587static void haswell_crtc_disable(struct drm_crtc *crtc)
4588{
4589 struct drm_device *dev = crtc->dev;
4590 struct drm_i915_private *dev_priv = dev->dev_private;
4591 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4592 struct intel_encoder *encoder;
Daniel Vetter3b117c82013-04-17 20:15:07 +02004593 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004594
4595 if (!intel_crtc->active)
4596 return;
4597
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004598 intel_crtc_disable_planes(crtc);
Ville Syrjälädda9a662013-09-19 17:00:37 -03004599
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03004600 drm_crtc_vblank_off(crtc);
4601 assert_vblank_disabled(crtc);
4602
Jani Nikula8807e552013-08-30 19:40:32 +03004603 for_each_encoder_on_crtc(dev, crtc, encoder) {
4604 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004605 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004606 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004607
Paulo Zanoni86642812013-04-12 17:57:57 -03004608 if (intel_crtc->config.has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02004609 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4610 false);
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03004611 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004612
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03004613 if (intel_crtc->config.dp_encoder_is_mst)
4614 intel_ddi_set_vc_payload_alloc(crtc, false);
4615
Paulo Zanoniad80a812012-10-24 16:06:19 -02004616 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004617
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004618 if (IS_SKYLAKE(dev))
4619 skylake_pfit_disable(intel_crtc);
4620 else
4621 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004622
Paulo Zanoni1f544382012-10-24 11:32:00 -02004623 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004624
Daniel Vetter88adfff2013-03-28 10:42:01 +01004625 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02004626 lpt_disable_pch_transcoder(dev_priv);
Daniel Vettera72e4c92014-09-30 10:56:47 +02004627 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4628 true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02004629 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02004630 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004631
Imre Deak97b040a2014-06-25 22:01:50 +03004632 for_each_encoder_on_crtc(dev, crtc, encoder)
4633 if (encoder->post_disable)
4634 encoder->post_disable(encoder);
4635
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004636 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004637 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004638
4639 mutex_lock(&dev->struct_mutex);
4640 intel_update_fbc(dev);
4641 mutex_unlock(&dev->struct_mutex);
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004642
4643 if (intel_crtc_to_shared_dpll(intel_crtc))
4644 intel_disable_shared_dpll(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004645}
4646
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004647static void ironlake_crtc_off(struct drm_crtc *crtc)
4648{
4649 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004650 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004651}
4652
Paulo Zanoni6441ab52012-10-05 12:05:58 -03004653
Jesse Barnes2dd24552013-04-25 12:55:01 -07004654static void i9xx_pfit_enable(struct intel_crtc *crtc)
4655{
4656 struct drm_device *dev = crtc->base.dev;
4657 struct drm_i915_private *dev_priv = dev->dev_private;
4658 struct intel_crtc_config *pipe_config = &crtc->config;
4659
Daniel Vetter328d8e82013-05-08 10:36:31 +02004660 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07004661 return;
4662
Daniel Vetterc0b03412013-05-28 12:05:54 +02004663 /*
4664 * The panel fitter should only be adjusted whilst the pipe is disabled,
4665 * according to register description and PRM.
4666 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07004667 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
4668 assert_pipe_disabled(dev_priv, crtc->pipe);
4669
Jesse Barnesb074cec2013-04-25 12:55:02 -07004670 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
4671 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02004672
4673 /* Border color in case we don't scale up to the full screen. Black by
4674 * default, change to something else for debugging. */
4675 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07004676}
4677
Dave Airlied05410f2014-06-05 13:22:59 +10004678static enum intel_display_power_domain port_to_power_domain(enum port port)
4679{
4680 switch (port) {
4681 case PORT_A:
4682 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
4683 case PORT_B:
4684 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
4685 case PORT_C:
4686 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
4687 case PORT_D:
4688 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
4689 default:
4690 WARN_ON_ONCE(1);
4691 return POWER_DOMAIN_PORT_OTHER;
4692 }
4693}
4694
Imre Deak77d22dc2014-03-05 16:20:52 +02004695#define for_each_power_domain(domain, mask) \
4696 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
4697 if ((1 << (domain)) & (mask))
4698
Imre Deak319be8a2014-03-04 19:22:57 +02004699enum intel_display_power_domain
4700intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02004701{
Imre Deak319be8a2014-03-04 19:22:57 +02004702 struct drm_device *dev = intel_encoder->base.dev;
4703 struct intel_digital_port *intel_dig_port;
4704
4705 switch (intel_encoder->type) {
4706 case INTEL_OUTPUT_UNKNOWN:
4707 /* Only DDI platforms should ever use this output type */
4708 WARN_ON_ONCE(!HAS_DDI(dev));
4709 case INTEL_OUTPUT_DISPLAYPORT:
4710 case INTEL_OUTPUT_HDMI:
4711 case INTEL_OUTPUT_EDP:
4712 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10004713 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10004714 case INTEL_OUTPUT_DP_MST:
4715 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
4716 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02004717 case INTEL_OUTPUT_ANALOG:
4718 return POWER_DOMAIN_PORT_CRT;
4719 case INTEL_OUTPUT_DSI:
4720 return POWER_DOMAIN_PORT_DSI;
4721 default:
4722 return POWER_DOMAIN_PORT_OTHER;
4723 }
4724}
4725
4726static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
4727{
4728 struct drm_device *dev = crtc->dev;
4729 struct intel_encoder *intel_encoder;
4730 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4731 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02004732 unsigned long mask;
4733 enum transcoder transcoder;
4734
4735 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
4736
4737 mask = BIT(POWER_DOMAIN_PIPE(pipe));
4738 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Daniel Vetterfabf6e52014-05-29 14:10:22 +02004739 if (intel_crtc->config.pch_pfit.enabled ||
4740 intel_crtc->config.pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02004741 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
4742
Imre Deak319be8a2014-03-04 19:22:57 +02004743 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4744 mask |= BIT(intel_display_port_power_domain(intel_encoder));
4745
Imre Deak77d22dc2014-03-05 16:20:52 +02004746 return mask;
4747}
4748
Imre Deak77d22dc2014-03-05 16:20:52 +02004749static void modeset_update_crtc_power_domains(struct drm_device *dev)
4750{
4751 struct drm_i915_private *dev_priv = dev->dev_private;
4752 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
4753 struct intel_crtc *crtc;
4754
4755 /*
4756 * First get all needed power domains, then put all unneeded, to avoid
4757 * any unnecessary toggling of the power wells.
4758 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004759 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004760 enum intel_display_power_domain domain;
4761
4762 if (!crtc->base.enabled)
4763 continue;
4764
Imre Deak319be8a2014-03-04 19:22:57 +02004765 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
Imre Deak77d22dc2014-03-05 16:20:52 +02004766
4767 for_each_power_domain(domain, pipe_domains[crtc->pipe])
4768 intel_display_power_get(dev_priv, domain);
4769 }
4770
Ville Syrjälä50f6e502014-11-06 14:49:12 +02004771 if (dev_priv->display.modeset_global_resources)
4772 dev_priv->display.modeset_global_resources(dev);
4773
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004774 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004775 enum intel_display_power_domain domain;
4776
4777 for_each_power_domain(domain, crtc->enabled_power_domains)
4778 intel_display_power_put(dev_priv, domain);
4779
4780 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
4781 }
4782
4783 intel_display_set_init_power(dev_priv, false);
4784}
4785
Ville Syrjälädfcab172014-06-13 13:37:47 +03004786/* returns HPLL frequency in kHz */
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004787static int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004788{
Jesse Barnes586f49d2013-11-04 16:06:59 -08004789 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08004790
Jesse Barnes586f49d2013-11-04 16:06:59 -08004791 /* Obtain SKU information */
4792 mutex_lock(&dev_priv->dpio_lock);
4793 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
4794 CCK_FUSE_HPLL_FREQ_MASK;
4795 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004796
Ville Syrjälädfcab172014-06-13 13:37:47 +03004797 return vco_freq[hpll_freq] * 1000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004798}
4799
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004800static void vlv_update_cdclk(struct drm_device *dev)
4801{
4802 struct drm_i915_private *dev_priv = dev->dev_private;
4803
4804 dev_priv->vlv_cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
Ville Syrjälä43dc52c2014-10-07 17:41:20 +03004805 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004806 dev_priv->vlv_cdclk_freq);
4807
4808 /*
4809 * Program the gmbus_freq based on the cdclk frequency.
4810 * BSpec erroneously claims we should aim for 4MHz, but
4811 * in fact 1MHz is the correct frequency.
4812 */
Ville Syrjälä6be1e3d2014-10-16 20:52:31 +03004813 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->vlv_cdclk_freq, 1000));
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004814}
4815
Jesse Barnes30a970c2013-11-04 13:48:12 -08004816/* Adjust CDclk dividers to allow high res or save power if possible */
4817static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
4818{
4819 struct drm_i915_private *dev_priv = dev->dev_private;
4820 u32 val, cmd;
4821
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03004822 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02004823
Ville Syrjälädfcab172014-06-13 13:37:47 +03004824 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08004825 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03004826 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004827 cmd = 1;
4828 else
4829 cmd = 0;
4830
4831 mutex_lock(&dev_priv->rps.hw_lock);
4832 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4833 val &= ~DSPFREQGUAR_MASK;
4834 val |= (cmd << DSPFREQGUAR_SHIFT);
4835 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4836 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4837 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4838 50)) {
4839 DRM_ERROR("timed out waiting for CDclk change\n");
4840 }
4841 mutex_unlock(&dev_priv->rps.hw_lock);
4842
Ville Syrjälädfcab172014-06-13 13:37:47 +03004843 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03004844 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004845
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03004846 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004847
4848 mutex_lock(&dev_priv->dpio_lock);
4849 /* adjust cdclk divider */
4850 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjälä9cf33db2014-06-13 13:37:48 +03004851 val &= ~DISPLAY_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004852 val |= divider;
4853 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03004854
4855 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
4856 DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
4857 50))
4858 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08004859 mutex_unlock(&dev_priv->dpio_lock);
4860 }
4861
4862 mutex_lock(&dev_priv->dpio_lock);
4863 /* adjust self-refresh exit latency value */
4864 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4865 val &= ~0x7f;
4866
4867 /*
4868 * For high bandwidth configs, we set a higher latency in the bunit
4869 * so that the core display fetch happens in time to avoid underruns.
4870 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03004871 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004872 val |= 4500 / 250; /* 4.5 usec */
4873 else
4874 val |= 3000 / 250; /* 3.0 usec */
4875 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4876 mutex_unlock(&dev_priv->dpio_lock);
4877
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004878 vlv_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004879}
4880
Ville Syrjälä383c5a62014-06-28 02:03:57 +03004881static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
4882{
4883 struct drm_i915_private *dev_priv = dev->dev_private;
4884 u32 val, cmd;
4885
4886 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
4887
4888 switch (cdclk) {
4889 case 400000:
4890 cmd = 3;
4891 break;
4892 case 333333:
4893 case 320000:
4894 cmd = 2;
4895 break;
4896 case 266667:
4897 cmd = 1;
4898 break;
4899 case 200000:
4900 cmd = 0;
4901 break;
4902 default:
4903 WARN_ON(1);
4904 return;
4905 }
4906
4907 mutex_lock(&dev_priv->rps.hw_lock);
4908 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4909 val &= ~DSPFREQGUAR_MASK_CHV;
4910 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
4911 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4912 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4913 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
4914 50)) {
4915 DRM_ERROR("timed out waiting for CDclk change\n");
4916 }
4917 mutex_unlock(&dev_priv->rps.hw_lock);
4918
4919 vlv_update_cdclk(dev);
4920}
4921
Jesse Barnes30a970c2013-11-04 13:48:12 -08004922static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4923 int max_pixclk)
4924{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03004925 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004926
Ville Syrjäläd49a3402014-06-28 02:03:58 +03004927 /* FIXME: Punit isn't quite ready yet */
4928 if (IS_CHERRYVIEW(dev_priv->dev))
4929 return 400000;
4930
Jesse Barnes30a970c2013-11-04 13:48:12 -08004931 /*
4932 * Really only a few cases to deal with, as only 4 CDclks are supported:
4933 * 200MHz
4934 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004935 * 320/333MHz (depends on HPLL freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004936 * 400MHz
4937 * So we check to see whether we're above 90% of the lower bin and
4938 * adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004939 *
4940 * We seem to get an unstable or solid color picture at 200MHz.
4941 * Not sure what's wrong. For now use 200MHz only when all pipes
4942 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08004943 */
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004944 if (max_pixclk > freq_320*9/10)
Ville Syrjälädfcab172014-06-13 13:37:47 +03004945 return 400000;
4946 else if (max_pixclk > 266667*9/10)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004947 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004948 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03004949 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004950 else
4951 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004952}
4953
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004954/* compute the max pixel clock for new configuration */
4955static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004956{
4957 struct drm_device *dev = dev_priv->dev;
4958 struct intel_crtc *intel_crtc;
4959 int max_pixclk = 0;
4960
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004961 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004962 if (intel_crtc->new_enabled)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004963 max_pixclk = max(max_pixclk,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004964 intel_crtc->new_config->adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004965 }
4966
4967 return max_pixclk;
4968}
4969
4970static void valleyview_modeset_global_pipes(struct drm_device *dev,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004971 unsigned *prepare_pipes)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004972{
4973 struct drm_i915_private *dev_priv = dev->dev_private;
4974 struct intel_crtc *intel_crtc;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004975 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004976
Imre Deakd60c4472014-03-27 17:45:10 +02004977 if (valleyview_calc_cdclk(dev_priv, max_pixclk) ==
4978 dev_priv->vlv_cdclk_freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004979 return;
4980
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004981 /* disable/enable all currently active pipes while we change cdclk */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004982 for_each_intel_crtc(dev, intel_crtc)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004983 if (intel_crtc->base.enabled)
4984 *prepare_pipes |= (1 << intel_crtc->pipe);
4985}
4986
4987static void valleyview_modeset_global_resources(struct drm_device *dev)
4988{
4989 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004990 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004991 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4992
Ville Syrjälä383c5a62014-06-28 02:03:57 +03004993 if (req_cdclk != dev_priv->vlv_cdclk_freq) {
Imre Deak738c05c2014-11-19 16:25:37 +02004994 /*
4995 * FIXME: We can end up here with all power domains off, yet
4996 * with a CDCLK frequency other than the minimum. To account
4997 * for this take the PIPE-A power domain, which covers the HW
4998 * blocks needed for the following programming. This can be
4999 * removed once it's guaranteed that we get here either with
5000 * the minimum CDCLK set, or the required power domains
5001 * enabled.
5002 */
5003 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
5004
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005005 if (IS_CHERRYVIEW(dev))
5006 cherryview_set_cdclk(dev, req_cdclk);
5007 else
5008 valleyview_set_cdclk(dev, req_cdclk);
Imre Deak738c05c2014-11-19 16:25:37 +02005009
5010 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005011 }
Jesse Barnes30a970c2013-11-04 13:48:12 -08005012}
5013
Jesse Barnes89b667f2013-04-18 14:51:36 -07005014static void valleyview_crtc_enable(struct drm_crtc *crtc)
5015{
5016 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005017 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005018 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5019 struct intel_encoder *encoder;
5020 int pipe = intel_crtc->pipe;
Jani Nikula23538ef2013-08-27 15:12:22 +03005021 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005022
5023 WARN_ON(!crtc->enabled);
5024
5025 if (intel_crtc->active)
5026 return;
5027
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005028 is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Shobhit Kumar8525a232014-06-25 12:20:39 +05305029
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005030 if (!is_dsi) {
5031 if (IS_CHERRYVIEW(dev))
Ville Syrjäläd288f652014-10-28 13:20:22 +02005032 chv_prepare_pll(intel_crtc, &intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005033 else
Ville Syrjäläd288f652014-10-28 13:20:22 +02005034 vlv_prepare_pll(intel_crtc, &intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005035 }
Daniel Vetter5b18e572014-04-24 23:55:06 +02005036
5037 if (intel_crtc->config.has_dp_encoder)
5038 intel_dp_set_m_n(intel_crtc);
5039
5040 intel_set_pipe_timings(intel_crtc);
5041
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005042 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
5043 struct drm_i915_private *dev_priv = dev->dev_private;
5044
5045 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
5046 I915_WRITE(CHV_CANVAS(pipe), 0);
5047 }
5048
Daniel Vetter5b18e572014-04-24 23:55:06 +02005049 i9xx_set_pipeconf(intel_crtc);
5050
Jesse Barnes89b667f2013-04-18 14:51:36 -07005051 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005052
Daniel Vettera72e4c92014-09-30 10:56:47 +02005053 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005054
Jesse Barnes89b667f2013-04-18 14:51:36 -07005055 for_each_encoder_on_crtc(dev, crtc, encoder)
5056 if (encoder->pre_pll_enable)
5057 encoder->pre_pll_enable(encoder);
5058
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005059 if (!is_dsi) {
5060 if (IS_CHERRYVIEW(dev))
Ville Syrjäläd288f652014-10-28 13:20:22 +02005061 chv_enable_pll(intel_crtc, &intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005062 else
Ville Syrjäläd288f652014-10-28 13:20:22 +02005063 vlv_enable_pll(intel_crtc, &intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005064 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07005065
5066 for_each_encoder_on_crtc(dev, crtc, encoder)
5067 if (encoder->pre_enable)
5068 encoder->pre_enable(encoder);
5069
Jesse Barnes2dd24552013-04-25 12:55:01 -07005070 i9xx_pfit_enable(intel_crtc);
5071
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005072 intel_crtc_load_lut(crtc);
5073
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005074 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005075 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005076
Jani Nikula50049452013-07-30 12:20:32 +03005077 for_each_encoder_on_crtc(dev, crtc, encoder)
5078 encoder->enable(encoder);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03005079
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005080 assert_vblank_disabled(crtc);
5081 drm_crtc_vblank_on(crtc);
5082
Ville Syrjälä9ab04602014-05-08 19:23:14 +03005083 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02005084
Ville Syrjälä56b80e12014-05-16 19:40:22 +03005085 /* Underruns don't raise interrupts, so check manually. */
Daniel Vettera72e4c92014-09-30 10:56:47 +02005086 i9xx_check_fifo_underruns(dev_priv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005087}
5088
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005089static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
5090{
5091 struct drm_device *dev = crtc->base.dev;
5092 struct drm_i915_private *dev_priv = dev->dev_private;
5093
5094 I915_WRITE(FP0(crtc->pipe), crtc->config.dpll_hw_state.fp0);
5095 I915_WRITE(FP1(crtc->pipe), crtc->config.dpll_hw_state.fp1);
5096}
5097
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005098static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005099{
5100 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005101 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08005102 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005103 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08005104 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08005105
Daniel Vetter08a48462012-07-02 11:43:47 +02005106 WARN_ON(!crtc->enabled);
5107
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005108 if (intel_crtc->active)
5109 return;
5110
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005111 i9xx_set_pll_dividers(intel_crtc);
5112
Daniel Vetter5b18e572014-04-24 23:55:06 +02005113 if (intel_crtc->config.has_dp_encoder)
5114 intel_dp_set_m_n(intel_crtc);
5115
5116 intel_set_pipe_timings(intel_crtc);
5117
Daniel Vetter5b18e572014-04-24 23:55:06 +02005118 i9xx_set_pipeconf(intel_crtc);
5119
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005120 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01005121
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005122 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005123 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005124
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02005125 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02005126 if (encoder->pre_enable)
5127 encoder->pre_enable(encoder);
5128
Daniel Vetterf6736a12013-06-05 13:34:30 +02005129 i9xx_enable_pll(intel_crtc);
5130
Jesse Barnes2dd24552013-04-25 12:55:01 -07005131 i9xx_pfit_enable(intel_crtc);
5132
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005133 intel_crtc_load_lut(crtc);
5134
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005135 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005136 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005137
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02005138 for_each_encoder_on_crtc(dev, crtc, encoder)
5139 encoder->enable(encoder);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03005140
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005141 assert_vblank_disabled(crtc);
5142 drm_crtc_vblank_on(crtc);
5143
Ville Syrjälä9ab04602014-05-08 19:23:14 +03005144 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02005145
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005146 /*
5147 * Gen2 reports pipe underruns whenever all planes are disabled.
5148 * So don't enable underrun reporting before at least some planes
5149 * are enabled.
5150 * FIXME: Need to fix the logic to work when we turn off all planes
5151 * but leave the pipe running.
5152 */
5153 if (IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005154 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005155
Ville Syrjälä56b80e12014-05-16 19:40:22 +03005156 /* Underruns don't raise interrupts, so check manually. */
Daniel Vettera72e4c92014-09-30 10:56:47 +02005157 i9xx_check_fifo_underruns(dev_priv);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005158}
5159
Daniel Vetter87476d62013-04-11 16:29:06 +02005160static void i9xx_pfit_disable(struct intel_crtc *crtc)
5161{
5162 struct drm_device *dev = crtc->base.dev;
5163 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02005164
5165 if (!crtc->config.gmch_pfit.control)
5166 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02005167
5168 assert_pipe_disabled(dev_priv, crtc->pipe);
5169
Daniel Vetter328d8e82013-05-08 10:36:31 +02005170 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
5171 I915_READ(PFIT_CONTROL));
5172 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02005173}
5174
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005175static void i9xx_crtc_disable(struct drm_crtc *crtc)
5176{
5177 struct drm_device *dev = crtc->dev;
5178 struct drm_i915_private *dev_priv = dev->dev_private;
5179 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005180 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005181 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005182
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005183 if (!intel_crtc->active)
5184 return;
5185
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005186 /*
5187 * Gen2 reports pipe underruns whenever all planes are disabled.
5188 * So diasble underrun reporting before all the planes get disabled.
5189 * FIXME: Need to fix the logic to work when we turn off all planes
5190 * but leave the pipe running.
5191 */
5192 if (IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005193 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005194
Imre Deak564ed192014-06-13 14:54:21 +03005195 /*
5196 * Vblank time updates from the shadow to live plane control register
5197 * are blocked if the memory self-refresh mode is active at that
5198 * moment. So to make sure the plane gets truly disabled, disable
5199 * first the self-refresh mode. The self-refresh enable bit in turn
5200 * will be checked/applied by the HW only at the next frame start
5201 * event which is after the vblank start event, so we need to have a
5202 * wait-for-vblank between disabling the plane and the pipe.
5203 */
5204 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03005205 intel_crtc_disable_planes(crtc);
5206
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005207 /*
5208 * On gen2 planes are double buffered but the pipe isn't, so we must
5209 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03005210 * We also need to wait on all gmch platforms because of the
5211 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005212 */
Imre Deak564ed192014-06-13 14:54:21 +03005213 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005214
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005215 drm_crtc_vblank_off(crtc);
5216 assert_vblank_disabled(crtc);
5217
5218 for_each_encoder_on_crtc(dev, crtc, encoder)
5219 encoder->disable(encoder);
5220
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005221 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005222
Daniel Vetter87476d62013-04-11 16:29:06 +02005223 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005224
Jesse Barnes89b667f2013-04-18 14:51:36 -07005225 for_each_encoder_on_crtc(dev, crtc, encoder)
5226 if (encoder->post_disable)
5227 encoder->post_disable(encoder);
5228
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005229 if (!intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI)) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005230 if (IS_CHERRYVIEW(dev))
5231 chv_disable_pll(dev_priv, pipe);
5232 else if (IS_VALLEYVIEW(dev))
5233 vlv_disable_pll(dev_priv, pipe);
5234 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03005235 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005236 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005237
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005238 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005239 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005240
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005241 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03005242 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005243
Daniel Vetterefa96242014-04-24 23:55:02 +02005244 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01005245 intel_update_fbc(dev);
Daniel Vetterefa96242014-04-24 23:55:02 +02005246 mutex_unlock(&dev->struct_mutex);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005247}
5248
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005249static void i9xx_crtc_off(struct drm_crtc *crtc)
5250{
5251}
5252
Borun Fub04c5bd2014-07-12 10:02:27 +05305253/* Master function to enable/disable CRTC and corresponding power wells */
5254void intel_crtc_control(struct drm_crtc *crtc, bool enable)
Chris Wilsoncdd59982010-09-08 16:30:16 +01005255{
Chris Wilsoncdd59982010-09-08 16:30:16 +01005256 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005257 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005258 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005259 enum intel_display_power_domain domain;
5260 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02005261
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005262 if (enable) {
5263 if (!intel_crtc->active) {
Daniel Vettere1e9fb82014-06-25 22:02:04 +03005264 domains = get_crtc_power_domains(crtc);
5265 for_each_power_domain(domain, domains)
5266 intel_display_power_get(dev_priv, domain);
5267 intel_crtc->enabled_power_domains = domains;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005268
5269 dev_priv->display.crtc_enable(crtc);
5270 }
5271 } else {
5272 if (intel_crtc->active) {
5273 dev_priv->display.crtc_disable(crtc);
5274
Daniel Vettere1e9fb82014-06-25 22:02:04 +03005275 domains = intel_crtc->enabled_power_domains;
5276 for_each_power_domain(domain, domains)
5277 intel_display_power_put(dev_priv, domain);
5278 intel_crtc->enabled_power_domains = 0;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005279 }
5280 }
Borun Fub04c5bd2014-07-12 10:02:27 +05305281}
5282
5283/**
5284 * Sets the power management mode of the pipe and plane.
5285 */
5286void intel_crtc_update_dpms(struct drm_crtc *crtc)
5287{
5288 struct drm_device *dev = crtc->dev;
5289 struct intel_encoder *intel_encoder;
5290 bool enable = false;
5291
5292 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5293 enable |= intel_encoder->connectors_active;
5294
5295 intel_crtc_control(crtc, enable);
Daniel Vetter976f8a22012-07-08 22:34:21 +02005296}
5297
Daniel Vetter976f8a22012-07-08 22:34:21 +02005298static void intel_crtc_disable(struct drm_crtc *crtc)
5299{
5300 struct drm_device *dev = crtc->dev;
5301 struct drm_connector *connector;
5302 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roper2ff8fde2014-07-08 07:50:07 -07005303 struct drm_i915_gem_object *old_obj = intel_fb_obj(crtc->primary->fb);
Daniel Vettera071fa02014-06-18 23:28:09 +02005304 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Daniel Vetter976f8a22012-07-08 22:34:21 +02005305
5306 /* crtc should still be enabled when we disable it. */
5307 WARN_ON(!crtc->enabled);
5308
5309 dev_priv->display.crtc_disable(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005310 dev_priv->display.off(crtc);
5311
Matt Roperf4510a22014-04-01 15:22:40 -07005312 if (crtc->primary->fb) {
Chris Wilsoncdd59982010-09-08 16:30:16 +01005313 mutex_lock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +02005314 intel_unpin_fb_obj(old_obj);
5315 i915_gem_track_fb(old_obj, NULL,
5316 INTEL_FRONTBUFFER_PRIMARY(pipe));
Chris Wilsoncdd59982010-09-08 16:30:16 +01005317 mutex_unlock(&dev->struct_mutex);
Matt Roperf4510a22014-04-01 15:22:40 -07005318 crtc->primary->fb = NULL;
Daniel Vetter976f8a22012-07-08 22:34:21 +02005319 }
5320
5321 /* Update computed state. */
5322 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
5323 if (!connector->encoder || !connector->encoder->crtc)
5324 continue;
5325
5326 if (connector->encoder->crtc != crtc)
5327 continue;
5328
5329 connector->dpms = DRM_MODE_DPMS_OFF;
5330 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01005331 }
5332}
5333
Chris Wilsonea5b2132010-08-04 13:50:23 +01005334void intel_encoder_destroy(struct drm_encoder *encoder)
5335{
Chris Wilson4ef69c72010-09-09 15:14:28 +01005336 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01005337
Chris Wilsonea5b2132010-08-04 13:50:23 +01005338 drm_encoder_cleanup(encoder);
5339 kfree(intel_encoder);
5340}
5341
Damien Lespiau92373292013-08-08 22:28:57 +01005342/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005343 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
5344 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01005345static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005346{
5347 if (mode == DRM_MODE_DPMS_ON) {
5348 encoder->connectors_active = true;
5349
Daniel Vetterb2cabb02012-07-01 22:42:24 +02005350 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005351 } else {
5352 encoder->connectors_active = false;
5353
Daniel Vetterb2cabb02012-07-01 22:42:24 +02005354 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005355 }
5356}
5357
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005358/* Cross check the actual hw state with our own modeset state tracking (and it's
5359 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02005360static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005361{
5362 if (connector->get_hw_state(connector)) {
5363 struct intel_encoder *encoder = connector->encoder;
5364 struct drm_crtc *crtc;
5365 bool encoder_enabled;
5366 enum pipe pipe;
5367
5368 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
5369 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03005370 connector->base.name);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005371
Dave Airlie0e32b392014-05-02 14:02:48 +10005372 /* there is no real hw state for MST connectors */
5373 if (connector->mst_port)
5374 return;
5375
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005376 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
5377 "wrong connector dpms state\n");
5378 WARN(connector->base.encoder != &encoder->base,
5379 "active connector not linked to encoder\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005380
Dave Airlie36cd7442014-05-02 13:44:18 +10005381 if (encoder) {
5382 WARN(!encoder->connectors_active,
5383 "encoder->connectors_active not set\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005384
Dave Airlie36cd7442014-05-02 13:44:18 +10005385 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
5386 WARN(!encoder_enabled, "encoder not enabled\n");
5387 if (WARN_ON(!encoder->base.crtc))
5388 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005389
Dave Airlie36cd7442014-05-02 13:44:18 +10005390 crtc = encoder->base.crtc;
5391
5392 WARN(!crtc->enabled, "crtc not enabled\n");
5393 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
5394 WARN(pipe != to_intel_crtc(crtc)->pipe,
5395 "encoder active on the wrong pipe\n");
5396 }
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005397 }
5398}
5399
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005400/* Even simpler default implementation, if there's really no special case to
5401 * consider. */
5402void intel_connector_dpms(struct drm_connector *connector, int mode)
5403{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005404 /* All the simple cases only support two dpms states. */
5405 if (mode != DRM_MODE_DPMS_ON)
5406 mode = DRM_MODE_DPMS_OFF;
5407
5408 if (mode == connector->dpms)
5409 return;
5410
5411 connector->dpms = mode;
5412
5413 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dc2013-09-29 19:15:07 +01005414 if (connector->encoder)
5415 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005416
Daniel Vetterb9805142012-08-31 17:37:33 +02005417 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005418}
5419
Daniel Vetterf0947c32012-07-02 13:10:34 +02005420/* Simple connector->get_hw_state implementation for encoders that support only
5421 * one connector and no cloning and hence the encoder state determines the state
5422 * of the connector. */
5423bool intel_connector_get_hw_state(struct intel_connector *connector)
5424{
Daniel Vetter24929352012-07-02 20:28:59 +02005425 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02005426 struct intel_encoder *encoder = connector->encoder;
5427
5428 return encoder->get_hw_state(encoder, &pipe);
5429}
5430
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005431static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
5432 struct intel_crtc_config *pipe_config)
5433{
5434 struct drm_i915_private *dev_priv = dev->dev_private;
5435 struct intel_crtc *pipe_B_crtc =
5436 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
5437
5438 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
5439 pipe_name(pipe), pipe_config->fdi_lanes);
5440 if (pipe_config->fdi_lanes > 4) {
5441 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
5442 pipe_name(pipe), pipe_config->fdi_lanes);
5443 return false;
5444 }
5445
Paulo Zanonibafb6552013-11-02 21:07:44 -07005446 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005447 if (pipe_config->fdi_lanes > 2) {
5448 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
5449 pipe_config->fdi_lanes);
5450 return false;
5451 } else {
5452 return true;
5453 }
5454 }
5455
5456 if (INTEL_INFO(dev)->num_pipes == 2)
5457 return true;
5458
5459 /* Ivybridge 3 pipe is really complicated */
5460 switch (pipe) {
5461 case PIPE_A:
5462 return true;
5463 case PIPE_B:
5464 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
5465 pipe_config->fdi_lanes > 2) {
5466 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5467 pipe_name(pipe), pipe_config->fdi_lanes);
5468 return false;
5469 }
5470 return true;
5471 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01005472 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005473 pipe_B_crtc->config.fdi_lanes <= 2) {
5474 if (pipe_config->fdi_lanes > 2) {
5475 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5476 pipe_name(pipe), pipe_config->fdi_lanes);
5477 return false;
5478 }
5479 } else {
5480 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
5481 return false;
5482 }
5483 return true;
5484 default:
5485 BUG();
5486 }
5487}
5488
Daniel Vettere29c22c2013-02-21 00:00:16 +01005489#define RETRY 1
5490static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
5491 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02005492{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005493 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005494 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02005495 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01005496 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005497
Daniel Vettere29c22c2013-02-21 00:00:16 +01005498retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02005499 /* FDI is a binary signal running at ~2.7GHz, encoding
5500 * each output octet as 10 bits. The actual frequency
5501 * is stored as a divider into a 100MHz clock, and the
5502 * mode pixel clock is stored in units of 1KHz.
5503 * Hence the bw of each lane in terms of the mode signal
5504 * is:
5505 */
5506 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
5507
Damien Lespiau241bfc32013-09-25 16:45:37 +01005508 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005509
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005510 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005511 pipe_config->pipe_bpp);
5512
5513 pipe_config->fdi_lanes = lane;
5514
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005515 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005516 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005517
Daniel Vettere29c22c2013-02-21 00:00:16 +01005518 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
5519 intel_crtc->pipe, pipe_config);
5520 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
5521 pipe_config->pipe_bpp -= 2*3;
5522 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
5523 pipe_config->pipe_bpp);
5524 needs_recompute = true;
5525 pipe_config->bw_constrained = true;
5526
5527 goto retry;
5528 }
5529
5530 if (needs_recompute)
5531 return RETRY;
5532
5533 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005534}
5535
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005536static void hsw_compute_ips_config(struct intel_crtc *crtc,
5537 struct intel_crtc_config *pipe_config)
5538{
Jani Nikulad330a952014-01-21 11:24:25 +02005539 pipe_config->ips_enabled = i915.enable_ips &&
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03005540 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07005541 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005542}
5543
Daniel Vettera43f6e02013-06-07 23:10:32 +02005544static int intel_crtc_compute_config(struct intel_crtc *crtc,
Daniel Vettere29c22c2013-02-21 00:00:16 +01005545 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08005546{
Daniel Vettera43f6e02013-06-07 23:10:32 +02005547 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02005548 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01005549 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01005550
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005551 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005552 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005553 int clock_limit =
5554 dev_priv->display.get_display_clock_speed(dev);
5555
5556 /*
5557 * Enable pixel doubling when the dot clock
5558 * is > 90% of the (display) core speed.
5559 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03005560 * GDG double wide on either pipe,
5561 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005562 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03005563 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01005564 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005565 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005566 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005567 }
5568
Damien Lespiau241bfc32013-09-25 16:45:37 +01005569 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005570 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005571 }
Chris Wilson89749352010-09-12 18:25:19 +01005572
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03005573 /*
5574 * Pipe horizontal size must be even in:
5575 * - DVO ganged mode
5576 * - LVDS dual channel mode
5577 * - Double wide pipe
5578 */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005579 if ((intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03005580 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
5581 pipe_config->pipe_src_w &= ~1;
5582
Damien Lespiau8693a822013-05-03 18:48:11 +01005583 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
5584 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03005585 */
5586 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
5587 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005588 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03005589
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005590 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005591 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005592 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005593 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
5594 * for lvds. */
5595 pipe_config->pipe_bpp = 8*3;
5596 }
5597
Damien Lespiauf5adf942013-06-24 18:29:34 +01005598 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02005599 hsw_compute_ips_config(crtc, pipe_config);
5600
Daniel Vetter877d48d2013-04-19 11:24:43 +02005601 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02005602 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02005603
Daniel Vettere29c22c2013-02-21 00:00:16 +01005604 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005605}
5606
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005607static int valleyview_get_display_clock_speed(struct drm_device *dev)
5608{
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005609 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005610 u32 val;
5611 int divider;
5612
Ville Syrjäläd49a3402014-06-28 02:03:58 +03005613 /* FIXME: Punit isn't quite ready yet */
5614 if (IS_CHERRYVIEW(dev))
5615 return 400000;
5616
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005617 if (dev_priv->hpll_freq == 0)
5618 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
5619
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005620 mutex_lock(&dev_priv->dpio_lock);
5621 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
5622 mutex_unlock(&dev_priv->dpio_lock);
5623
5624 divider = val & DISPLAY_FREQUENCY_VALUES;
5625
Ville Syrjälä7d007f42014-06-13 13:37:53 +03005626 WARN((val & DISPLAY_FREQUENCY_STATUS) !=
5627 (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5628 "cdclk change in progress\n");
5629
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005630 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005631}
5632
Jesse Barnese70236a2009-09-21 10:42:27 -07005633static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08005634{
Jesse Barnese70236a2009-09-21 10:42:27 -07005635 return 400000;
5636}
Jesse Barnes79e53942008-11-07 14:24:08 -08005637
Jesse Barnese70236a2009-09-21 10:42:27 -07005638static int i915_get_display_clock_speed(struct drm_device *dev)
5639{
5640 return 333000;
5641}
Jesse Barnes79e53942008-11-07 14:24:08 -08005642
Jesse Barnese70236a2009-09-21 10:42:27 -07005643static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
5644{
5645 return 200000;
5646}
Jesse Barnes79e53942008-11-07 14:24:08 -08005647
Daniel Vetter257a7ff2013-07-26 08:35:42 +02005648static int pnv_get_display_clock_speed(struct drm_device *dev)
5649{
5650 u16 gcfgc = 0;
5651
5652 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5653
5654 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5655 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
5656 return 267000;
5657 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
5658 return 333000;
5659 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
5660 return 444000;
5661 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
5662 return 200000;
5663 default:
5664 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
5665 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
5666 return 133000;
5667 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
5668 return 167000;
5669 }
5670}
5671
Jesse Barnese70236a2009-09-21 10:42:27 -07005672static int i915gm_get_display_clock_speed(struct drm_device *dev)
5673{
5674 u16 gcfgc = 0;
5675
5676 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5677
5678 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08005679 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07005680 else {
5681 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5682 case GC_DISPLAY_CLOCK_333_MHZ:
5683 return 333000;
5684 default:
5685 case GC_DISPLAY_CLOCK_190_200_MHZ:
5686 return 190000;
5687 }
5688 }
5689}
Jesse Barnes79e53942008-11-07 14:24:08 -08005690
Jesse Barnese70236a2009-09-21 10:42:27 -07005691static int i865_get_display_clock_speed(struct drm_device *dev)
5692{
5693 return 266000;
5694}
5695
5696static int i855_get_display_clock_speed(struct drm_device *dev)
5697{
5698 u16 hpllcc = 0;
5699 /* Assume that the hardware is in the high speed state. This
5700 * should be the default.
5701 */
5702 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
5703 case GC_CLOCK_133_200:
5704 case GC_CLOCK_100_200:
5705 return 200000;
5706 case GC_CLOCK_166_250:
5707 return 250000;
5708 case GC_CLOCK_100_133:
5709 return 133000;
5710 }
5711
5712 /* Shouldn't happen */
5713 return 0;
5714}
5715
5716static int i830_get_display_clock_speed(struct drm_device *dev)
5717{
5718 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08005719}
5720
Zhenyu Wang2c072452009-06-05 15:38:42 +08005721static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005722intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005723{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005724 while (*num > DATA_LINK_M_N_MASK ||
5725 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08005726 *num >>= 1;
5727 *den >>= 1;
5728 }
5729}
5730
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005731static void compute_m_n(unsigned int m, unsigned int n,
5732 uint32_t *ret_m, uint32_t *ret_n)
5733{
5734 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
5735 *ret_m = div_u64((uint64_t) m * *ret_n, n);
5736 intel_reduce_m_n_ratio(ret_m, ret_n);
5737}
5738
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005739void
5740intel_link_compute_m_n(int bits_per_pixel, int nlanes,
5741 int pixel_clock, int link_clock,
5742 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005743{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005744 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005745
5746 compute_m_n(bits_per_pixel * pixel_clock,
5747 link_clock * nlanes * 8,
5748 &m_n->gmch_m, &m_n->gmch_n);
5749
5750 compute_m_n(pixel_clock, link_clock,
5751 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005752}
5753
Chris Wilsona7615032011-01-12 17:04:08 +00005754static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
5755{
Jani Nikulad330a952014-01-21 11:24:25 +02005756 if (i915.panel_use_ssc >= 0)
5757 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005758 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07005759 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00005760}
5761
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005762static int i9xx_get_refclk(struct intel_crtc *crtc, int num_connectors)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005763{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005764 struct drm_device *dev = crtc->base.dev;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005765 struct drm_i915_private *dev_priv = dev->dev_private;
5766 int refclk;
5767
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005768 if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02005769 refclk = 100000;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02005770 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005771 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02005772 refclk = dev_priv->vbt.lvds_ssc_freq;
5773 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005774 } else if (!IS_GEN2(dev)) {
5775 refclk = 96000;
5776 } else {
5777 refclk = 48000;
5778 }
5779
5780 return refclk;
5781}
5782
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005783static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005784{
Daniel Vetter7df00d72013-05-21 21:54:55 +02005785 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005786}
Daniel Vetterf47709a2013-03-28 10:42:02 +01005787
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005788static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
5789{
5790 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005791}
5792
Daniel Vetterf47709a2013-03-28 10:42:02 +01005793static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08005794 intel_clock_t *reduced_clock)
5795{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005796 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005797 u32 fp, fp2 = 0;
5798
5799 if (IS_PINEVIEW(dev)) {
Bob Paauwee1f234b2014-11-11 09:29:18 -08005800 fp = pnv_dpll_compute_fp(&crtc->new_config->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005801 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005802 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005803 } else {
Bob Paauwee1f234b2014-11-11 09:29:18 -08005804 fp = i9xx_dpll_compute_fp(&crtc->new_config->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005805 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005806 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005807 }
5808
Bob Paauwee1f234b2014-11-11 09:29:18 -08005809 crtc->new_config->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005810
Daniel Vetterf47709a2013-03-28 10:42:02 +01005811 crtc->lowfreq_avail = false;
Bob Paauwee1f234b2014-11-11 09:29:18 -08005812 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Jani Nikulad330a952014-01-21 11:24:25 +02005813 reduced_clock && i915.powersave) {
Bob Paauwee1f234b2014-11-11 09:29:18 -08005814 crtc->new_config->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005815 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005816 } else {
Bob Paauwee1f234b2014-11-11 09:29:18 -08005817 crtc->new_config->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005818 }
5819}
5820
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005821static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
5822 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005823{
5824 u32 reg_val;
5825
5826 /*
5827 * PLLB opamp always calibrates to max value of 0x3f, force enable it
5828 * and set it to a reasonable value instead.
5829 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005830 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005831 reg_val &= 0xffffff00;
5832 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005833 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005834
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005835 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005836 reg_val &= 0x8cffffff;
5837 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005838 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005839
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005840 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005841 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005842 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005843
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005844 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005845 reg_val &= 0x00ffffff;
5846 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005847 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005848}
5849
Daniel Vetterb5518422013-05-03 11:49:48 +02005850static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
5851 struct intel_link_m_n *m_n)
5852{
5853 struct drm_device *dev = crtc->base.dev;
5854 struct drm_i915_private *dev_priv = dev->dev_private;
5855 int pipe = crtc->pipe;
5856
Daniel Vettere3b95f12013-05-03 11:49:49 +02005857 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5858 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
5859 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
5860 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005861}
5862
5863static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07005864 struct intel_link_m_n *m_n,
5865 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02005866{
5867 struct drm_device *dev = crtc->base.dev;
5868 struct drm_i915_private *dev_priv = dev->dev_private;
5869 int pipe = crtc->pipe;
5870 enum transcoder transcoder = crtc->config.cpu_transcoder;
5871
5872 if (INTEL_INFO(dev)->gen >= 5) {
5873 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
5874 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
5875 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
5876 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07005877 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
5878 * for gen < 8) and if DRRS is supported (to make sure the
5879 * registers are not unnecessarily accessed).
5880 */
5881 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
5882 crtc->config.has_drrs) {
5883 I915_WRITE(PIPE_DATA_M2(transcoder),
5884 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
5885 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
5886 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
5887 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
5888 }
Daniel Vetterb5518422013-05-03 11:49:48 +02005889 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02005890 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5891 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
5892 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
5893 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005894 }
5895}
5896
Vandana Kannanf769cd22014-08-05 07:51:22 -07005897void intel_dp_set_m_n(struct intel_crtc *crtc)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005898{
5899 if (crtc->config.has_pch_encoder)
5900 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5901 else
Vandana Kannanf769cd22014-08-05 07:51:22 -07005902 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n,
5903 &crtc->config.dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005904}
5905
Ville Syrjäläd288f652014-10-28 13:20:22 +02005906static void vlv_update_pll(struct intel_crtc *crtc,
5907 struct intel_crtc_config *pipe_config)
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005908{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005909 u32 dpll, dpll_md;
5910
5911 /*
5912 * Enable DPIO clock input. We should never disable the reference
5913 * clock for pipe B, since VGA hotplug / manual detection depends
5914 * on it.
5915 */
5916 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5917 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
5918 /* We should never disable this, set it here for state tracking */
5919 if (crtc->pipe == PIPE_B)
5920 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
5921 dpll |= DPLL_VCO_ENABLE;
Ville Syrjäläd288f652014-10-28 13:20:22 +02005922 pipe_config->dpll_hw_state.dpll = dpll;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005923
Ville Syrjäläd288f652014-10-28 13:20:22 +02005924 dpll_md = (pipe_config->pixel_multiplier - 1)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005925 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjäläd288f652014-10-28 13:20:22 +02005926 pipe_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005927}
5928
Ville Syrjäläd288f652014-10-28 13:20:22 +02005929static void vlv_prepare_pll(struct intel_crtc *crtc,
5930 const struct intel_crtc_config *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005931{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005932 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005933 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005934 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005935 u32 mdiv;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005936 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005937 u32 coreclk, reg_val;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005938
Daniel Vetter09153002012-12-12 14:06:44 +01005939 mutex_lock(&dev_priv->dpio_lock);
5940
Ville Syrjäläd288f652014-10-28 13:20:22 +02005941 bestn = pipe_config->dpll.n;
5942 bestm1 = pipe_config->dpll.m1;
5943 bestm2 = pipe_config->dpll.m2;
5944 bestp1 = pipe_config->dpll.p1;
5945 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005946
Jesse Barnes89b667f2013-04-18 14:51:36 -07005947 /* See eDP HDMI DPIO driver vbios notes doc */
5948
5949 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005950 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005951 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005952
5953 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005954 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005955
5956 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005957 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005958 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005959 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005960
5961 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005962 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005963
5964 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005965 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
5966 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
5967 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005968 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07005969
5970 /*
5971 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
5972 * but we don't support that).
5973 * Note: don't use the DAC post divider as it seems unstable.
5974 */
5975 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005976 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005977
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005978 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005979 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005980
Jesse Barnes89b667f2013-04-18 14:51:36 -07005981 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02005982 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005983 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
5984 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005985 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03005986 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005987 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005988 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005989 0x00d0000f);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005990
Daniel Vetter0a888182014-11-03 14:37:38 +01005991 if (crtc->config.has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07005992 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005993 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005994 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005995 0x0df40000);
5996 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005997 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005998 0x0df70000);
5999 } else { /* HDMI or VGA */
6000 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006001 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006002 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006003 0x0df70000);
6004 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006005 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006006 0x0df40000);
6007 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -07006008
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006009 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006010 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006011 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
6012 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006013 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006014 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006015
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006016 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Daniel Vetter09153002012-12-12 14:06:44 +01006017 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07006018}
6019
Ville Syrjäläd288f652014-10-28 13:20:22 +02006020static void chv_update_pll(struct intel_crtc *crtc,
6021 struct intel_crtc_config *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006022{
Ville Syrjäläd288f652014-10-28 13:20:22 +02006023 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLOCK_CHV |
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006024 DPLL_REFA_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
6025 DPLL_VCO_ENABLE;
6026 if (crtc->pipe != PIPE_A)
Ville Syrjäläd288f652014-10-28 13:20:22 +02006027 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006028
Ville Syrjäläd288f652014-10-28 13:20:22 +02006029 pipe_config->dpll_hw_state.dpll_md =
6030 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006031}
6032
Ville Syrjäläd288f652014-10-28 13:20:22 +02006033static void chv_prepare_pll(struct intel_crtc *crtc,
6034 const struct intel_crtc_config *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006035{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006036 struct drm_device *dev = crtc->base.dev;
6037 struct drm_i915_private *dev_priv = dev->dev_private;
6038 int pipe = crtc->pipe;
6039 int dpll_reg = DPLL(crtc->pipe);
6040 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ville Syrjälä580d3812014-04-09 13:29:00 +03006041 u32 loopfilter, intcoeff;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006042 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
6043 int refclk;
6044
Ville Syrjäläd288f652014-10-28 13:20:22 +02006045 bestn = pipe_config->dpll.n;
6046 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
6047 bestm1 = pipe_config->dpll.m1;
6048 bestm2 = pipe_config->dpll.m2 >> 22;
6049 bestp1 = pipe_config->dpll.p1;
6050 bestp2 = pipe_config->dpll.p2;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006051
6052 /*
6053 * Enable Refclk and SSC
6054 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03006055 I915_WRITE(dpll_reg,
Ville Syrjäläd288f652014-10-28 13:20:22 +02006056 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03006057
6058 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006059
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006060 /* p1 and p2 divider */
6061 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
6062 5 << DPIO_CHV_S1_DIV_SHIFT |
6063 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
6064 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
6065 1 << DPIO_CHV_K_DIV_SHIFT);
6066
6067 /* Feedback post-divider - m2 */
6068 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
6069
6070 /* Feedback refclk divider - n and m1 */
6071 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
6072 DPIO_CHV_M1_DIV_BY_2 |
6073 1 << DPIO_CHV_N_DIV_SHIFT);
6074
6075 /* M2 fraction division */
6076 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
6077
6078 /* M2 fraction division enable */
6079 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port),
6080 DPIO_CHV_FRAC_DIV_EN |
6081 (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT));
6082
6083 /* Loop filter */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006084 refclk = i9xx_get_refclk(crtc, 0);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006085 loopfilter = 5 << DPIO_CHV_PROP_COEFF_SHIFT |
6086 2 << DPIO_CHV_GAIN_CTRL_SHIFT;
6087 if (refclk == 100000)
6088 intcoeff = 11;
6089 else if (refclk == 38400)
6090 intcoeff = 10;
6091 else
6092 intcoeff = 9;
6093 loopfilter |= intcoeff << DPIO_CHV_INT_COEFF_SHIFT;
6094 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
6095
6096 /* AFC Recal */
6097 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
6098 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
6099 DPIO_AFC_RECAL);
6100
6101 mutex_unlock(&dev_priv->dpio_lock);
6102}
6103
Ville Syrjäläd288f652014-10-28 13:20:22 +02006104/**
6105 * vlv_force_pll_on - forcibly enable just the PLL
6106 * @dev_priv: i915 private structure
6107 * @pipe: pipe PLL to enable
6108 * @dpll: PLL configuration
6109 *
6110 * Enable the PLL for @pipe using the supplied @dpll config. To be used
6111 * in cases where we need the PLL enabled even when @pipe is not going to
6112 * be enabled.
6113 */
6114void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
6115 const struct dpll *dpll)
6116{
6117 struct intel_crtc *crtc =
6118 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
6119 struct intel_crtc_config pipe_config = {
6120 .pixel_multiplier = 1,
6121 .dpll = *dpll,
6122 };
6123
6124 if (IS_CHERRYVIEW(dev)) {
6125 chv_update_pll(crtc, &pipe_config);
6126 chv_prepare_pll(crtc, &pipe_config);
6127 chv_enable_pll(crtc, &pipe_config);
6128 } else {
6129 vlv_update_pll(crtc, &pipe_config);
6130 vlv_prepare_pll(crtc, &pipe_config);
6131 vlv_enable_pll(crtc, &pipe_config);
6132 }
6133}
6134
6135/**
6136 * vlv_force_pll_off - forcibly disable just the PLL
6137 * @dev_priv: i915 private structure
6138 * @pipe: pipe PLL to disable
6139 *
6140 * Disable the PLL for @pipe. To be used in cases where we need
6141 * the PLL enabled even when @pipe is not going to be enabled.
6142 */
6143void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
6144{
6145 if (IS_CHERRYVIEW(dev))
6146 chv_disable_pll(to_i915(dev), pipe);
6147 else
6148 vlv_disable_pll(to_i915(dev), pipe);
6149}
6150
Daniel Vetterf47709a2013-03-28 10:42:02 +01006151static void i9xx_update_pll(struct intel_crtc *crtc,
6152 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006153 int num_connectors)
6154{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006155 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006156 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006157 u32 dpll;
6158 bool is_sdvo;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006159 struct dpll *clock = &crtc->new_config->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006160
Daniel Vetterf47709a2013-03-28 10:42:02 +01006161 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306162
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006163 is_sdvo = intel_pipe_will_have_type(crtc, INTEL_OUTPUT_SDVO) ||
6164 intel_pipe_will_have_type(crtc, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006165
6166 dpll = DPLL_VGA_MODE_DIS;
6167
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006168 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006169 dpll |= DPLLB_MODE_LVDS;
6170 else
6171 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006172
Daniel Vetteref1b4602013-06-01 17:17:04 +02006173 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006174 dpll |= (crtc->new_config->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02006175 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006176 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02006177
6178 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006179 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006180
Daniel Vetter0a888182014-11-03 14:37:38 +01006181 if (crtc->new_config->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006182 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006183
6184 /* compute bitmask from p1 value */
6185 if (IS_PINEVIEW(dev))
6186 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
6187 else {
6188 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6189 if (IS_G4X(dev) && reduced_clock)
6190 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
6191 }
6192 switch (clock->p2) {
6193 case 5:
6194 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6195 break;
6196 case 7:
6197 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6198 break;
6199 case 10:
6200 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6201 break;
6202 case 14:
6203 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6204 break;
6205 }
6206 if (INTEL_INFO(dev)->gen >= 4)
6207 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
6208
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006209 if (crtc->new_config->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006210 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006211 else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006212 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
6213 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6214 else
6215 dpll |= PLL_REF_INPUT_DREFCLK;
6216
6217 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006218 crtc->new_config->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006219
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006220 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006221 u32 dpll_md = (crtc->new_config->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02006222 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006223 crtc->new_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006224 }
6225}
6226
Daniel Vetterf47709a2013-03-28 10:42:02 +01006227static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vetterf47709a2013-03-28 10:42:02 +01006228 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006229 int num_connectors)
6230{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006231 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006232 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006233 u32 dpll;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006234 struct dpll *clock = &crtc->new_config->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006235
Daniel Vetterf47709a2013-03-28 10:42:02 +01006236 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306237
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006238 dpll = DPLL_VGA_MODE_DIS;
6239
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006240 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006241 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6242 } else {
6243 if (clock->p1 == 2)
6244 dpll |= PLL_P1_DIVIDE_BY_TWO;
6245 else
6246 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6247 if (clock->p2 == 4)
6248 dpll |= PLL_P2_DIVIDE_BY_4;
6249 }
6250
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006251 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006252 dpll |= DPLL_DVO_2X_MODE;
6253
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006254 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006255 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
6256 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6257 else
6258 dpll |= PLL_REF_INPUT_DREFCLK;
6259
6260 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006261 crtc->new_config->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006262}
6263
Daniel Vetter8a654f32013-06-01 17:16:22 +02006264static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006265{
6266 struct drm_device *dev = intel_crtc->base.dev;
6267 struct drm_i915_private *dev_priv = dev->dev_private;
6268 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02006269 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02006270 struct drm_display_mode *adjusted_mode =
6271 &intel_crtc->config.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006272 uint32_t crtc_vtotal, crtc_vblank_end;
6273 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006274
6275 /* We need to be careful not to changed the adjusted mode, for otherwise
6276 * the hw state checker will get angry at the mismatch. */
6277 crtc_vtotal = adjusted_mode->crtc_vtotal;
6278 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006279
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006280 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006281 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006282 crtc_vtotal -= 1;
6283 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006284
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006285 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006286 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
6287 else
6288 vsyncshift = adjusted_mode->crtc_hsync_start -
6289 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006290 if (vsyncshift < 0)
6291 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006292 }
6293
6294 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006295 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006296
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006297 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006298 (adjusted_mode->crtc_hdisplay - 1) |
6299 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006300 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006301 (adjusted_mode->crtc_hblank_start - 1) |
6302 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006303 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006304 (adjusted_mode->crtc_hsync_start - 1) |
6305 ((adjusted_mode->crtc_hsync_end - 1) << 16));
6306
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006307 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006308 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006309 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006310 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006311 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006312 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006313 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006314 (adjusted_mode->crtc_vsync_start - 1) |
6315 ((adjusted_mode->crtc_vsync_end - 1) << 16));
6316
Paulo Zanonib5e508d2012-10-24 11:34:43 -02006317 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
6318 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
6319 * documented on the DDI_FUNC_CTL register description, EDP Input Select
6320 * bits. */
6321 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
6322 (pipe == PIPE_B || pipe == PIPE_C))
6323 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
6324
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006325 /* pipesrc controls the size that is scaled from, which should
6326 * always be the user's requested size.
6327 */
6328 I915_WRITE(PIPESRC(pipe),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03006329 ((intel_crtc->config.pipe_src_w - 1) << 16) |
6330 (intel_crtc->config.pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006331}
6332
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006333static void intel_get_pipe_timings(struct intel_crtc *crtc,
6334 struct intel_crtc_config *pipe_config)
6335{
6336 struct drm_device *dev = crtc->base.dev;
6337 struct drm_i915_private *dev_priv = dev->dev_private;
6338 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
6339 uint32_t tmp;
6340
6341 tmp = I915_READ(HTOTAL(cpu_transcoder));
6342 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
6343 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
6344 tmp = I915_READ(HBLANK(cpu_transcoder));
6345 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
6346 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
6347 tmp = I915_READ(HSYNC(cpu_transcoder));
6348 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
6349 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
6350
6351 tmp = I915_READ(VTOTAL(cpu_transcoder));
6352 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
6353 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
6354 tmp = I915_READ(VBLANK(cpu_transcoder));
6355 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
6356 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
6357 tmp = I915_READ(VSYNC(cpu_transcoder));
6358 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
6359 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
6360
6361 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
6362 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
6363 pipe_config->adjusted_mode.crtc_vtotal += 1;
6364 pipe_config->adjusted_mode.crtc_vblank_end += 1;
6365 }
6366
6367 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03006368 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
6369 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
6370
6371 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
6372 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006373}
6374
Daniel Vetterf6a83282014-02-11 15:28:57 -08006375void intel_mode_from_pipe_config(struct drm_display_mode *mode,
6376 struct intel_crtc_config *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03006377{
Daniel Vetterf6a83282014-02-11 15:28:57 -08006378 mode->hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
6379 mode->htotal = pipe_config->adjusted_mode.crtc_htotal;
6380 mode->hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
6381 mode->hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03006382
Daniel Vetterf6a83282014-02-11 15:28:57 -08006383 mode->vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
6384 mode->vtotal = pipe_config->adjusted_mode.crtc_vtotal;
6385 mode->vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
6386 mode->vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03006387
Daniel Vetterf6a83282014-02-11 15:28:57 -08006388 mode->flags = pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03006389
Daniel Vetterf6a83282014-02-11 15:28:57 -08006390 mode->clock = pipe_config->adjusted_mode.crtc_clock;
6391 mode->flags |= pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03006392}
6393
Daniel Vetter84b046f2013-02-19 18:48:54 +01006394static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
6395{
6396 struct drm_device *dev = intel_crtc->base.dev;
6397 struct drm_i915_private *dev_priv = dev->dev_private;
6398 uint32_t pipeconf;
6399
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02006400 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01006401
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03006402 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
6403 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
6404 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02006405
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006406 if (intel_crtc->config.double_wide)
6407 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01006408
Daniel Vetterff9ce462013-04-24 14:57:17 +02006409 /* only g4x and later have fancy bpc/dither controls */
6410 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02006411 /* Bspec claims that we can't use dithering for 30bpp pipes. */
6412 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
6413 pipeconf |= PIPECONF_DITHER_EN |
6414 PIPECONF_DITHER_TYPE_SP;
6415
6416 switch (intel_crtc->config.pipe_bpp) {
6417 case 18:
6418 pipeconf |= PIPECONF_6BPC;
6419 break;
6420 case 24:
6421 pipeconf |= PIPECONF_8BPC;
6422 break;
6423 case 30:
6424 pipeconf |= PIPECONF_10BPC;
6425 break;
6426 default:
6427 /* Case prevented by intel_choose_pipe_bpp_dither. */
6428 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01006429 }
6430 }
6431
6432 if (HAS_PIPE_CXSR(dev)) {
6433 if (intel_crtc->lowfreq_avail) {
6434 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
6435 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
6436 } else {
6437 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01006438 }
6439 }
6440
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02006441 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
6442 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006443 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02006444 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
6445 else
6446 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
6447 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01006448 pipeconf |= PIPECONF_PROGRESSIVE;
6449
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02006450 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
6451 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03006452
Daniel Vetter84b046f2013-02-19 18:48:54 +01006453 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
6454 POSTING_READ(PIPECONF(intel_crtc->pipe));
6455}
6456
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +02006457static int i9xx_crtc_compute_clock(struct intel_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08006458{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006459 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08006460 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc751ce42010-03-25 11:48:48 -07006461 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07006462 intel_clock_t clock, reduced_clock;
Daniel Vettera16af7212013-04-30 14:01:44 +02006463 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006464 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01006465 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08006466 const intel_limit_t *limit;
Jesse Barnes79e53942008-11-07 14:24:08 -08006467
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006468 for_each_intel_encoder(dev, encoder) {
6469 if (encoder->new_crtc != crtc)
6470 continue;
6471
Chris Wilson5eddb702010-09-11 13:48:45 +01006472 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006473 case INTEL_OUTPUT_LVDS:
6474 is_lvds = true;
6475 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006476 case INTEL_OUTPUT_DSI:
6477 is_dsi = true;
6478 break;
Paulo Zanoni6847d712014-10-27 17:47:52 -02006479 default:
6480 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006481 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05006482
Eric Anholtc751ce42010-03-25 11:48:48 -07006483 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08006484 }
6485
Jani Nikulaf2335332013-09-13 11:03:09 +03006486 if (is_dsi)
Daniel Vetter5b18e572014-04-24 23:55:06 +02006487 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006488
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006489 if (!crtc->new_config->clock_set) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006490 refclk = i9xx_get_refclk(crtc, num_connectors);
Jani Nikulaf2335332013-09-13 11:03:09 +03006491
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006492 /*
6493 * Returns a set of divisors for the desired target clock with
6494 * the given refclk, or FALSE. The returned values represent
6495 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
6496 * 2) / p1 / p2.
6497 */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006498 limit = intel_limit(crtc, refclk);
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006499 ok = dev_priv->display.find_dpll(limit, crtc,
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006500 crtc->new_config->port_clock,
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006501 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03006502 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006503 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6504 return -EINVAL;
6505 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006506
Jani Nikulaf2335332013-09-13 11:03:09 +03006507 if (is_lvds && dev_priv->lvds_downclock_avail) {
6508 /*
6509 * Ensure we match the reduced clock's P to the target
6510 * clock. If the clocks don't match, we can't switch
6511 * the display clock by using the FP0/FP1. In such case
6512 * we will disable the LVDS downclock feature.
6513 */
6514 has_reduced_clock =
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006515 dev_priv->display.find_dpll(limit, crtc,
Jani Nikulaf2335332013-09-13 11:03:09 +03006516 dev_priv->lvds_downclock,
6517 refclk, &clock,
6518 &reduced_clock);
6519 }
6520 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006521 crtc->new_config->dpll.n = clock.n;
6522 crtc->new_config->dpll.m1 = clock.m1;
6523 crtc->new_config->dpll.m2 = clock.m2;
6524 crtc->new_config->dpll.p1 = clock.p1;
6525 crtc->new_config->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01006526 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006527
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006528 if (IS_GEN2(dev)) {
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006529 i8xx_update_pll(crtc,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306530 has_reduced_clock ? &reduced_clock : NULL,
6531 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006532 } else if (IS_CHERRYVIEW(dev)) {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006533 chv_update_pll(crtc, crtc->new_config);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006534 } else if (IS_VALLEYVIEW(dev)) {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006535 vlv_update_pll(crtc, crtc->new_config);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006536 } else {
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006537 i9xx_update_pll(crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006538 has_reduced_clock ? &reduced_clock : NULL,
Robin Schroereba905b2014-05-18 02:24:50 +02006539 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006540 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006541
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02006542 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07006543}
6544
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006545static void i9xx_get_pfit_config(struct intel_crtc *crtc,
6546 struct intel_crtc_config *pipe_config)
6547{
6548 struct drm_device *dev = crtc->base.dev;
6549 struct drm_i915_private *dev_priv = dev->dev_private;
6550 uint32_t tmp;
6551
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02006552 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
6553 return;
6554
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006555 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02006556 if (!(tmp & PFIT_ENABLE))
6557 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006558
Daniel Vetter06922822013-07-11 13:35:40 +02006559 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006560 if (INTEL_INFO(dev)->gen < 4) {
6561 if (crtc->pipe != PIPE_B)
6562 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006563 } else {
6564 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
6565 return;
6566 }
6567
Daniel Vetter06922822013-07-11 13:35:40 +02006568 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006569 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
6570 if (INTEL_INFO(dev)->gen < 5)
6571 pipe_config->gmch_pfit.lvds_border_bits =
6572 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
6573}
6574
Jesse Barnesacbec812013-09-20 11:29:32 -07006575static void vlv_crtc_clock_get(struct intel_crtc *crtc,
6576 struct intel_crtc_config *pipe_config)
6577{
6578 struct drm_device *dev = crtc->base.dev;
6579 struct drm_i915_private *dev_priv = dev->dev_private;
6580 int pipe = pipe_config->cpu_transcoder;
6581 intel_clock_t clock;
6582 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07006583 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07006584
Shobhit Kumarf573de52014-07-30 20:32:37 +05306585 /* In case of MIPI DPLL will not even be used */
6586 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
6587 return;
6588
Jesse Barnesacbec812013-09-20 11:29:32 -07006589 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006590 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Jesse Barnesacbec812013-09-20 11:29:32 -07006591 mutex_unlock(&dev_priv->dpio_lock);
6592
6593 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
6594 clock.m2 = mdiv & DPIO_M2DIV_MASK;
6595 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
6596 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
6597 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
6598
Ville Syrjäläf6466282013-10-14 14:50:31 +03006599 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07006600
Ville Syrjäläf6466282013-10-14 14:50:31 +03006601 /* clock.dot is the fast clock */
6602 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07006603}
6604
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006605static void i9xx_get_plane_config(struct intel_crtc *crtc,
6606 struct intel_plane_config *plane_config)
6607{
6608 struct drm_device *dev = crtc->base.dev;
6609 struct drm_i915_private *dev_priv = dev->dev_private;
6610 u32 val, base, offset;
6611 int pipe = crtc->pipe, plane = crtc->plane;
6612 int fourcc, pixel_format;
6613 int aligned_height;
6614
Dave Airlie66e514c2014-04-03 07:51:54 +10006615 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
6616 if (!crtc->base.primary->fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006617 DRM_DEBUG_KMS("failed to alloc fb\n");
6618 return;
6619 }
6620
6621 val = I915_READ(DSPCNTR(plane));
6622
6623 if (INTEL_INFO(dev)->gen >= 4)
6624 if (val & DISPPLANE_TILED)
6625 plane_config->tiled = true;
6626
6627 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
6628 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10006629 crtc->base.primary->fb->pixel_format = fourcc;
6630 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006631 drm_format_plane_cpp(fourcc, 0) * 8;
6632
6633 if (INTEL_INFO(dev)->gen >= 4) {
6634 if (plane_config->tiled)
6635 offset = I915_READ(DSPTILEOFF(plane));
6636 else
6637 offset = I915_READ(DSPLINOFF(plane));
6638 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
6639 } else {
6640 base = I915_READ(DSPADDR(plane));
6641 }
6642 plane_config->base = base;
6643
6644 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10006645 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
6646 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006647
6648 val = I915_READ(DSPSTRIDE(pipe));
Rafael Barbalho026b96e2014-07-28 19:56:27 +01006649 crtc->base.primary->fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006650
Dave Airlie66e514c2014-04-03 07:51:54 +10006651 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006652 plane_config->tiled);
6653
Fabian Frederick1267a262014-07-01 20:39:41 +02006654 plane_config->size = PAGE_ALIGN(crtc->base.primary->fb->pitches[0] *
6655 aligned_height);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006656
6657 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10006658 pipe, plane, crtc->base.primary->fb->width,
6659 crtc->base.primary->fb->height,
6660 crtc->base.primary->fb->bits_per_pixel, base,
6661 crtc->base.primary->fb->pitches[0],
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006662 plane_config->size);
6663
6664}
6665
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006666static void chv_crtc_clock_get(struct intel_crtc *crtc,
6667 struct intel_crtc_config *pipe_config)
6668{
6669 struct drm_device *dev = crtc->base.dev;
6670 struct drm_i915_private *dev_priv = dev->dev_private;
6671 int pipe = pipe_config->cpu_transcoder;
6672 enum dpio_channel port = vlv_pipe_to_channel(pipe);
6673 intel_clock_t clock;
6674 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
6675 int refclk = 100000;
6676
6677 mutex_lock(&dev_priv->dpio_lock);
6678 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
6679 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
6680 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
6681 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
6682 mutex_unlock(&dev_priv->dpio_lock);
6683
6684 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
6685 clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
6686 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
6687 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
6688 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
6689
6690 chv_clock(refclk, &clock);
6691
6692 /* clock.dot is the fast clock */
6693 pipe_config->port_clock = clock.dot / 5;
6694}
6695
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006696static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
6697 struct intel_crtc_config *pipe_config)
6698{
6699 struct drm_device *dev = crtc->base.dev;
6700 struct drm_i915_private *dev_priv = dev->dev_private;
6701 uint32_t tmp;
6702
Daniel Vetterf458ebb2014-09-30 10:56:39 +02006703 if (!intel_display_power_is_enabled(dev_priv,
6704 POWER_DOMAIN_PIPE(crtc->pipe)))
Imre Deakb5482bd2014-03-05 16:20:55 +02006705 return false;
6706
Daniel Vettere143a212013-07-04 12:01:15 +02006707 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006708 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02006709
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006710 tmp = I915_READ(PIPECONF(crtc->pipe));
6711 if (!(tmp & PIPECONF_ENABLE))
6712 return false;
6713
Ville Syrjälä42571ae2013-09-06 23:29:00 +03006714 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
6715 switch (tmp & PIPECONF_BPC_MASK) {
6716 case PIPECONF_6BPC:
6717 pipe_config->pipe_bpp = 18;
6718 break;
6719 case PIPECONF_8BPC:
6720 pipe_config->pipe_bpp = 24;
6721 break;
6722 case PIPECONF_10BPC:
6723 pipe_config->pipe_bpp = 30;
6724 break;
6725 default:
6726 break;
6727 }
6728 }
6729
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02006730 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
6731 pipe_config->limited_color_range = true;
6732
Ville Syrjälä282740f2013-09-04 18:30:03 +03006733 if (INTEL_INFO(dev)->gen < 4)
6734 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
6735
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006736 intel_get_pipe_timings(crtc, pipe_config);
6737
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006738 i9xx_get_pfit_config(crtc, pipe_config);
6739
Daniel Vetter6c49f242013-06-06 12:45:25 +02006740 if (INTEL_INFO(dev)->gen >= 4) {
6741 tmp = I915_READ(DPLL_MD(crtc->pipe));
6742 pipe_config->pixel_multiplier =
6743 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
6744 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006745 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02006746 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
6747 tmp = I915_READ(DPLL(crtc->pipe));
6748 pipe_config->pixel_multiplier =
6749 ((tmp & SDVO_MULTIPLIER_MASK)
6750 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
6751 } else {
6752 /* Note that on i915G/GM the pixel multiplier is in the sdvo
6753 * port and will be fixed up in the encoder->get_config
6754 * function. */
6755 pipe_config->pixel_multiplier = 1;
6756 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006757 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
6758 if (!IS_VALLEYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006759 /*
6760 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
6761 * on 830. Filter it out here so that we don't
6762 * report errors due to that.
6763 */
6764 if (IS_I830(dev))
6765 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
6766
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006767 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
6768 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03006769 } else {
6770 /* Mask out read-only status bits. */
6771 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
6772 DPLL_PORTC_READY_MASK |
6773 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006774 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02006775
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006776 if (IS_CHERRYVIEW(dev))
6777 chv_crtc_clock_get(crtc, pipe_config);
6778 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07006779 vlv_crtc_clock_get(crtc, pipe_config);
6780 else
6781 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03006782
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006783 return true;
6784}
6785
Paulo Zanonidde86e22012-12-01 12:04:25 -02006786static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07006787{
6788 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006789 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006790 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006791 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006792 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006793 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07006794 bool has_ck505 = false;
6795 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006796
6797 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01006798 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07006799 switch (encoder->type) {
6800 case INTEL_OUTPUT_LVDS:
6801 has_panel = true;
6802 has_lvds = true;
6803 break;
6804 case INTEL_OUTPUT_EDP:
6805 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03006806 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07006807 has_cpu_edp = true;
6808 break;
Paulo Zanoni6847d712014-10-27 17:47:52 -02006809 default:
6810 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006811 }
6812 }
6813
Keith Packard99eb6a02011-09-26 14:29:12 -07006814 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006815 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07006816 can_ssc = has_ck505;
6817 } else {
6818 has_ck505 = false;
6819 can_ssc = true;
6820 }
6821
Imre Deak2de69052013-05-08 13:14:04 +03006822 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
6823 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006824
6825 /* Ironlake: try to setup display ref clock before DPLL
6826 * enabling. This is only under driver's control after
6827 * PCH B stepping, previous chipset stepping should be
6828 * ignoring this setting.
6829 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006830 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006831
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006832 /* As we must carefully and slowly disable/enable each source in turn,
6833 * compute the final state we want first and check if we need to
6834 * make any changes at all.
6835 */
6836 final = val;
6837 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07006838 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006839 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07006840 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006841 final |= DREF_NONSPREAD_SOURCE_ENABLE;
6842
6843 final &= ~DREF_SSC_SOURCE_MASK;
6844 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
6845 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006846
Keith Packard199e5d72011-09-22 12:01:57 -07006847 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006848 final |= DREF_SSC_SOURCE_ENABLE;
6849
6850 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6851 final |= DREF_SSC1_ENABLE;
6852
6853 if (has_cpu_edp) {
6854 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6855 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
6856 else
6857 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
6858 } else
6859 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6860 } else {
6861 final |= DREF_SSC_SOURCE_DISABLE;
6862 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6863 }
6864
6865 if (final == val)
6866 return;
6867
6868 /* Always enable nonspread source */
6869 val &= ~DREF_NONSPREAD_SOURCE_MASK;
6870
6871 if (has_ck505)
6872 val |= DREF_NONSPREAD_CK505_ENABLE;
6873 else
6874 val |= DREF_NONSPREAD_SOURCE_ENABLE;
6875
6876 if (has_panel) {
6877 val &= ~DREF_SSC_SOURCE_MASK;
6878 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006879
Keith Packard199e5d72011-09-22 12:01:57 -07006880 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07006881 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006882 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006883 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02006884 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006885 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006886
6887 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006888 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006889 POSTING_READ(PCH_DREF_CONTROL);
6890 udelay(200);
6891
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006892 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006893
6894 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07006895 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07006896 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006897 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006898 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02006899 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006900 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07006901 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006902 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006903
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006904 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006905 POSTING_READ(PCH_DREF_CONTROL);
6906 udelay(200);
6907 } else {
6908 DRM_DEBUG_KMS("Disabling SSC entirely\n");
6909
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006910 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07006911
6912 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006913 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006914
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006915 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006916 POSTING_READ(PCH_DREF_CONTROL);
6917 udelay(200);
6918
6919 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006920 val &= ~DREF_SSC_SOURCE_MASK;
6921 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006922
6923 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006924 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006925
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006926 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006927 POSTING_READ(PCH_DREF_CONTROL);
6928 udelay(200);
6929 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006930
6931 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006932}
6933
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006934static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02006935{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006936 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006937
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006938 tmp = I915_READ(SOUTH_CHICKEN2);
6939 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
6940 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006941
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006942 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
6943 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
6944 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02006945
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006946 tmp = I915_READ(SOUTH_CHICKEN2);
6947 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
6948 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006949
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006950 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
6951 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
6952 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006953}
6954
6955/* WaMPhyProgramming:hsw */
6956static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
6957{
6958 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006959
6960 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
6961 tmp &= ~(0xFF << 24);
6962 tmp |= (0x12 << 24);
6963 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
6964
Paulo Zanonidde86e22012-12-01 12:04:25 -02006965 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
6966 tmp |= (1 << 11);
6967 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
6968
6969 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
6970 tmp |= (1 << 11);
6971 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
6972
Paulo Zanonidde86e22012-12-01 12:04:25 -02006973 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
6974 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6975 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
6976
6977 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
6978 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6979 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
6980
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006981 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
6982 tmp &= ~(7 << 13);
6983 tmp |= (5 << 13);
6984 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006985
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006986 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
6987 tmp &= ~(7 << 13);
6988 tmp |= (5 << 13);
6989 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006990
6991 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
6992 tmp &= ~0xFF;
6993 tmp |= 0x1C;
6994 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
6995
6996 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
6997 tmp &= ~0xFF;
6998 tmp |= 0x1C;
6999 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
7000
7001 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
7002 tmp &= ~(0xFF << 16);
7003 tmp |= (0x1C << 16);
7004 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
7005
7006 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
7007 tmp &= ~(0xFF << 16);
7008 tmp |= (0x1C << 16);
7009 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
7010
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007011 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
7012 tmp |= (1 << 27);
7013 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007014
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007015 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
7016 tmp |= (1 << 27);
7017 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007018
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007019 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
7020 tmp &= ~(0xF << 28);
7021 tmp |= (4 << 28);
7022 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007023
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007024 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
7025 tmp &= ~(0xF << 28);
7026 tmp |= (4 << 28);
7027 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007028}
7029
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007030/* Implements 3 different sequences from BSpec chapter "Display iCLK
7031 * Programming" based on the parameters passed:
7032 * - Sequence to enable CLKOUT_DP
7033 * - Sequence to enable CLKOUT_DP without spread
7034 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
7035 */
7036static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
7037 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007038{
7039 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007040 uint32_t reg, tmp;
7041
7042 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
7043 with_spread = true;
7044 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
7045 with_fdi, "LP PCH doesn't have FDI\n"))
7046 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007047
7048 mutex_lock(&dev_priv->dpio_lock);
7049
7050 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7051 tmp &= ~SBI_SSCCTL_DISABLE;
7052 tmp |= SBI_SSCCTL_PATHALT;
7053 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7054
7055 udelay(24);
7056
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007057 if (with_spread) {
7058 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7059 tmp &= ~SBI_SSCCTL_PATHALT;
7060 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007061
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007062 if (with_fdi) {
7063 lpt_reset_fdi_mphy(dev_priv);
7064 lpt_program_fdi_mphy(dev_priv);
7065 }
7066 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02007067
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007068 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
7069 SBI_GEN0 : SBI_DBUFF0;
7070 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7071 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7072 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01007073
7074 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007075}
7076
Paulo Zanoni47701c32013-07-23 11:19:25 -03007077/* Sequence to disable CLKOUT_DP */
7078static void lpt_disable_clkout_dp(struct drm_device *dev)
7079{
7080 struct drm_i915_private *dev_priv = dev->dev_private;
7081 uint32_t reg, tmp;
7082
7083 mutex_lock(&dev_priv->dpio_lock);
7084
7085 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
7086 SBI_GEN0 : SBI_DBUFF0;
7087 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7088 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7089 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
7090
7091 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7092 if (!(tmp & SBI_SSCCTL_DISABLE)) {
7093 if (!(tmp & SBI_SSCCTL_PATHALT)) {
7094 tmp |= SBI_SSCCTL_PATHALT;
7095 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7096 udelay(32);
7097 }
7098 tmp |= SBI_SSCCTL_DISABLE;
7099 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7100 }
7101
7102 mutex_unlock(&dev_priv->dpio_lock);
7103}
7104
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007105static void lpt_init_pch_refclk(struct drm_device *dev)
7106{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007107 struct intel_encoder *encoder;
7108 bool has_vga = false;
7109
Damien Lespiaub2784e12014-08-05 11:29:37 +01007110 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007111 switch (encoder->type) {
7112 case INTEL_OUTPUT_ANALOG:
7113 has_vga = true;
7114 break;
Paulo Zanoni6847d712014-10-27 17:47:52 -02007115 default:
7116 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007117 }
7118 }
7119
Paulo Zanoni47701c32013-07-23 11:19:25 -03007120 if (has_vga)
7121 lpt_enable_clkout_dp(dev, true, true);
7122 else
7123 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007124}
7125
Paulo Zanonidde86e22012-12-01 12:04:25 -02007126/*
7127 * Initialize reference clocks when the driver loads
7128 */
7129void intel_init_pch_refclk(struct drm_device *dev)
7130{
7131 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
7132 ironlake_init_pch_refclk(dev);
7133 else if (HAS_PCH_LPT(dev))
7134 lpt_init_pch_refclk(dev);
7135}
7136
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007137static int ironlake_get_refclk(struct drm_crtc *crtc)
7138{
7139 struct drm_device *dev = crtc->dev;
7140 struct drm_i915_private *dev_priv = dev->dev_private;
7141 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007142 int num_connectors = 0;
7143 bool is_lvds = false;
7144
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007145 for_each_intel_encoder(dev, encoder) {
7146 if (encoder->new_crtc != to_intel_crtc(crtc))
7147 continue;
7148
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007149 switch (encoder->type) {
7150 case INTEL_OUTPUT_LVDS:
7151 is_lvds = true;
7152 break;
Paulo Zanoni6847d712014-10-27 17:47:52 -02007153 default:
7154 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007155 }
7156 num_connectors++;
7157 }
7158
7159 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007160 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007161 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007162 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007163 }
7164
7165 return 120000;
7166}
7167
Daniel Vetter6ff93602013-04-19 11:24:36 +02007168static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03007169{
7170 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
7171 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7172 int pipe = intel_crtc->pipe;
7173 uint32_t val;
7174
Daniel Vetter78114072013-06-13 00:54:57 +02007175 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03007176
Daniel Vetter965e0c42013-03-27 00:44:57 +01007177 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03007178 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007179 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007180 break;
7181 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007182 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007183 break;
7184 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007185 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007186 break;
7187 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007188 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007189 break;
7190 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03007191 /* Case prevented by intel_choose_pipe_bpp_dither. */
7192 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03007193 }
7194
Daniel Vetterd8b32242013-04-25 17:54:44 +02007195 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03007196 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
7197
Daniel Vetter6ff93602013-04-19 11:24:36 +02007198 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03007199 val |= PIPECONF_INTERLACED_ILK;
7200 else
7201 val |= PIPECONF_PROGRESSIVE;
7202
Daniel Vetter50f3b012013-03-27 00:44:56 +01007203 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02007204 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02007205
Paulo Zanonic8203562012-09-12 10:06:29 -03007206 I915_WRITE(PIPECONF(pipe), val);
7207 POSTING_READ(PIPECONF(pipe));
7208}
7209
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007210/*
7211 * Set up the pipe CSC unit.
7212 *
7213 * Currently only full range RGB to limited range RGB conversion
7214 * is supported, but eventually this should handle various
7215 * RGB<->YCbCr scenarios as well.
7216 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01007217static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007218{
7219 struct drm_device *dev = crtc->dev;
7220 struct drm_i915_private *dev_priv = dev->dev_private;
7221 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7222 int pipe = intel_crtc->pipe;
7223 uint16_t coeff = 0x7800; /* 1.0 */
7224
7225 /*
7226 * TODO: Check what kind of values actually come out of the pipe
7227 * with these coeff/postoff values and adjust to get the best
7228 * accuracy. Perhaps we even need to take the bpc value into
7229 * consideration.
7230 */
7231
Daniel Vetter50f3b012013-03-27 00:44:56 +01007232 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007233 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
7234
7235 /*
7236 * GY/GU and RY/RU should be the other way around according
7237 * to BSpec, but reality doesn't agree. Just set them up in
7238 * a way that results in the correct picture.
7239 */
7240 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
7241 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
7242
7243 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
7244 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
7245
7246 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
7247 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
7248
7249 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
7250 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
7251 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
7252
7253 if (INTEL_INFO(dev)->gen > 6) {
7254 uint16_t postoff = 0;
7255
Daniel Vetter50f3b012013-03-27 00:44:56 +01007256 if (intel_crtc->config.limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02007257 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007258
7259 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
7260 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
7261 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
7262
7263 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
7264 } else {
7265 uint32_t mode = CSC_MODE_YUV_TO_RGB;
7266
Daniel Vetter50f3b012013-03-27 00:44:56 +01007267 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007268 mode |= CSC_BLACK_SCREEN_OFFSET;
7269
7270 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
7271 }
7272}
7273
Daniel Vetter6ff93602013-04-19 11:24:36 +02007274static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007275{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007276 struct drm_device *dev = crtc->dev;
7277 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007278 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007279 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02007280 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007281 uint32_t val;
7282
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02007283 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007284
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007285 if (IS_HASWELL(dev) && intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007286 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
7287
Daniel Vetter6ff93602013-04-19 11:24:36 +02007288 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007289 val |= PIPECONF_INTERLACED_ILK;
7290 else
7291 val |= PIPECONF_PROGRESSIVE;
7292
Paulo Zanoni702e7a52012-10-23 18:29:59 -02007293 I915_WRITE(PIPECONF(cpu_transcoder), val);
7294 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02007295
7296 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
7297 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007298
Satheeshakrishna M3cdf1222014-04-08 15:46:53 +05307299 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007300 val = 0;
7301
7302 switch (intel_crtc->config.pipe_bpp) {
7303 case 18:
7304 val |= PIPEMISC_DITHER_6_BPC;
7305 break;
7306 case 24:
7307 val |= PIPEMISC_DITHER_8_BPC;
7308 break;
7309 case 30:
7310 val |= PIPEMISC_DITHER_10_BPC;
7311 break;
7312 case 36:
7313 val |= PIPEMISC_DITHER_12_BPC;
7314 break;
7315 default:
7316 /* Case prevented by pipe_config_set_bpp. */
7317 BUG();
7318 }
7319
7320 if (intel_crtc->config.dither)
7321 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
7322
7323 I915_WRITE(PIPEMISC(pipe), val);
7324 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007325}
7326
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007327static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007328 intel_clock_t *clock,
7329 bool *has_reduced_clock,
7330 intel_clock_t *reduced_clock)
7331{
7332 struct drm_device *dev = crtc->dev;
7333 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03007334 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007335 int refclk;
7336 const intel_limit_t *limit;
Daniel Vettera16af7212013-04-30 14:01:44 +02007337 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007338
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007339 is_lvds = intel_pipe_will_have_type(intel_crtc, INTEL_OUTPUT_LVDS);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007340
7341 refclk = ironlake_get_refclk(crtc);
7342
7343 /*
7344 * Returns a set of divisors for the desired target clock with the given
7345 * refclk, or FALSE. The returned values represent the clock equation:
7346 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
7347 */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007348 limit = intel_limit(intel_crtc, refclk);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03007349 ret = dev_priv->display.find_dpll(limit, intel_crtc,
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007350 intel_crtc->new_config->port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02007351 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007352 if (!ret)
7353 return false;
7354
7355 if (is_lvds && dev_priv->lvds_downclock_avail) {
7356 /*
7357 * Ensure we match the reduced clock's P to the target clock.
7358 * If the clocks don't match, we can't switch the display clock
7359 * by using the FP0/FP1. In such case we will disable the LVDS
7360 * downclock feature.
7361 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02007362 *has_reduced_clock =
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03007363 dev_priv->display.find_dpll(limit, intel_crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +02007364 dev_priv->lvds_downclock,
7365 refclk, clock,
7366 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007367 }
7368
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007369 return true;
7370}
7371
Paulo Zanonid4b19312012-11-29 11:29:32 -02007372int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
7373{
7374 /*
7375 * Account for spread spectrum to avoid
7376 * oversubscribing the link. Max center spread
7377 * is 2.5%; use 5% for safety's sake.
7378 */
7379 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02007380 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02007381}
7382
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007383static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02007384{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007385 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03007386}
7387
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007388static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007389 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02007390 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007391{
7392 struct drm_crtc *crtc = &intel_crtc->base;
7393 struct drm_device *dev = crtc->dev;
7394 struct drm_i915_private *dev_priv = dev->dev_private;
7395 struct intel_encoder *intel_encoder;
7396 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007397 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02007398 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007399
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007400 for_each_intel_encoder(dev, intel_encoder) {
7401 if (intel_encoder->new_crtc != to_intel_crtc(crtc))
7402 continue;
7403
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007404 switch (intel_encoder->type) {
7405 case INTEL_OUTPUT_LVDS:
7406 is_lvds = true;
7407 break;
7408 case INTEL_OUTPUT_SDVO:
7409 case INTEL_OUTPUT_HDMI:
7410 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007411 break;
Paulo Zanoni6847d712014-10-27 17:47:52 -02007412 default:
7413 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007414 }
7415
7416 num_connectors++;
7417 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007418
Chris Wilsonc1858122010-12-03 21:35:48 +00007419 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07007420 factor = 21;
7421 if (is_lvds) {
7422 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007423 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02007424 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07007425 factor = 25;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007426 } else if (intel_crtc->new_config->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07007427 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00007428
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007429 if (ironlake_needs_fb_cb_tune(&intel_crtc->new_config->dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02007430 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00007431
Daniel Vetter9a7c7892013-04-04 22:20:34 +02007432 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
7433 *fp2 |= FP_CB_TUNE;
7434
Chris Wilson5eddb702010-09-11 13:48:45 +01007435 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08007436
Eric Anholta07d6782011-03-30 13:01:08 -07007437 if (is_lvds)
7438 dpll |= DPLLB_MODE_LVDS;
7439 else
7440 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007441
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007442 dpll |= (intel_crtc->new_config->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007443 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007444
7445 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007446 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007447 if (intel_crtc->new_config->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007448 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08007449
Eric Anholta07d6782011-03-30 13:01:08 -07007450 /* compute bitmask from p1 value */
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007451 dpll |= (1 << (intel_crtc->new_config->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07007452 /* also FPA1 */
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007453 dpll |= (1 << (intel_crtc->new_config->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07007454
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007455 switch (intel_crtc->new_config->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07007456 case 5:
7457 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7458 break;
7459 case 7:
7460 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7461 break;
7462 case 10:
7463 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7464 break;
7465 case 14:
7466 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7467 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007468 }
7469
Daniel Vetterb4c09f32013-04-30 14:01:42 +02007470 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05007471 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08007472 else
7473 dpll |= PLL_REF_INPUT_DREFCLK;
7474
Daniel Vetter959e16d2013-06-05 13:34:21 +02007475 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007476}
7477
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02007478static int ironlake_crtc_compute_clock(struct intel_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08007479{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007480 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007481 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007482 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03007483 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01007484 bool is_lvds = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02007485 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08007486
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007487 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
Jesse Barnes79e53942008-11-07 14:24:08 -08007488
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007489 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
7490 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
7491
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007492 ok = ironlake_compute_clocks(&crtc->base, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007493 &has_reduced_clock, &reduced_clock);
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007494 if (!ok && !crtc->new_config->clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007495 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7496 return -EINVAL;
7497 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01007498 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007499 if (!crtc->new_config->clock_set) {
7500 crtc->new_config->dpll.n = clock.n;
7501 crtc->new_config->dpll.m1 = clock.m1;
7502 crtc->new_config->dpll.m2 = clock.m2;
7503 crtc->new_config->dpll.p1 = clock.p1;
7504 crtc->new_config->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007505 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007506
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007507 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007508 if (crtc->new_config->has_pch_encoder) {
7509 fp = i9xx_dpll_compute_fp(&crtc->new_config->dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007510 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007511 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007512
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007513 dpll = ironlake_compute_dpll(crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007514 &fp, &reduced_clock,
7515 has_reduced_clock ? &fp2 : NULL);
7516
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007517 crtc->new_config->dpll_hw_state.dpll = dpll;
7518 crtc->new_config->dpll_hw_state.fp0 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007519 if (has_reduced_clock)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007520 crtc->new_config->dpll_hw_state.fp1 = fp2;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007521 else
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007522 crtc->new_config->dpll_hw_state.fp1 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007523
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007524 pll = intel_get_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01007525 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03007526 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007527 pipe_name(crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07007528 return -EINVAL;
7529 }
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02007530 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007531
Jani Nikulad330a952014-01-21 11:24:25 +02007532 if (is_lvds && has_reduced_clock && i915.powersave)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007533 crtc->lowfreq_avail = true;
Daniel Vetterbcd644e2013-06-05 13:34:22 +02007534 else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007535 crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02007536
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007537 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007538}
7539
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007540static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
7541 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02007542{
7543 struct drm_device *dev = crtc->base.dev;
7544 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007545 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02007546
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007547 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
7548 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
7549 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
7550 & ~TU_SIZE_MASK;
7551 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
7552 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
7553 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7554}
7555
7556static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
7557 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007558 struct intel_link_m_n *m_n,
7559 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007560{
7561 struct drm_device *dev = crtc->base.dev;
7562 struct drm_i915_private *dev_priv = dev->dev_private;
7563 enum pipe pipe = crtc->pipe;
7564
7565 if (INTEL_INFO(dev)->gen >= 5) {
7566 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
7567 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
7568 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
7569 & ~TU_SIZE_MASK;
7570 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
7571 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
7572 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007573 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
7574 * gen < 8) and if DRRS is supported (to make sure the
7575 * registers are not unnecessarily read).
7576 */
7577 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
7578 crtc->config.has_drrs) {
7579 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
7580 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
7581 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
7582 & ~TU_SIZE_MASK;
7583 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
7584 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
7585 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7586 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007587 } else {
7588 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
7589 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
7590 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
7591 & ~TU_SIZE_MASK;
7592 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
7593 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
7594 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7595 }
7596}
7597
7598void intel_dp_get_m_n(struct intel_crtc *crtc,
7599 struct intel_crtc_config *pipe_config)
7600{
7601 if (crtc->config.has_pch_encoder)
7602 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
7603 else
7604 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007605 &pipe_config->dp_m_n,
7606 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007607}
7608
Daniel Vetter72419202013-04-04 13:28:53 +02007609static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
7610 struct intel_crtc_config *pipe_config)
7611{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007612 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007613 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02007614}
7615
Jesse Barnesbd2e2442014-11-13 17:51:47 +00007616static void skylake_get_pfit_config(struct intel_crtc *crtc,
7617 struct intel_crtc_config *pipe_config)
7618{
7619 struct drm_device *dev = crtc->base.dev;
7620 struct drm_i915_private *dev_priv = dev->dev_private;
7621 uint32_t tmp;
7622
7623 tmp = I915_READ(PS_CTL(crtc->pipe));
7624
7625 if (tmp & PS_ENABLE) {
7626 pipe_config->pch_pfit.enabled = true;
7627 pipe_config->pch_pfit.pos = I915_READ(PS_WIN_POS(crtc->pipe));
7628 pipe_config->pch_pfit.size = I915_READ(PS_WIN_SZ(crtc->pipe));
7629 }
7630}
7631
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007632static void ironlake_get_pfit_config(struct intel_crtc *crtc,
7633 struct intel_crtc_config *pipe_config)
7634{
7635 struct drm_device *dev = crtc->base.dev;
7636 struct drm_i915_private *dev_priv = dev->dev_private;
7637 uint32_t tmp;
7638
7639 tmp = I915_READ(PF_CTL(crtc->pipe));
7640
7641 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01007642 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007643 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
7644 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02007645
7646 /* We currently do not free assignements of panel fitters on
7647 * ivb/hsw (since we don't use the higher upscaling modes which
7648 * differentiates them) so just WARN about this case for now. */
7649 if (IS_GEN7(dev)) {
7650 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
7651 PF_PIPE_SEL_IVB(crtc->pipe));
7652 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007653 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007654}
7655
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007656static void ironlake_get_plane_config(struct intel_crtc *crtc,
7657 struct intel_plane_config *plane_config)
7658{
7659 struct drm_device *dev = crtc->base.dev;
7660 struct drm_i915_private *dev_priv = dev->dev_private;
7661 u32 val, base, offset;
7662 int pipe = crtc->pipe, plane = crtc->plane;
7663 int fourcc, pixel_format;
7664 int aligned_height;
7665
Dave Airlie66e514c2014-04-03 07:51:54 +10007666 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
7667 if (!crtc->base.primary->fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007668 DRM_DEBUG_KMS("failed to alloc fb\n");
7669 return;
7670 }
7671
7672 val = I915_READ(DSPCNTR(plane));
7673
7674 if (INTEL_INFO(dev)->gen >= 4)
7675 if (val & DISPPLANE_TILED)
7676 plane_config->tiled = true;
7677
7678 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
7679 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10007680 crtc->base.primary->fb->pixel_format = fourcc;
7681 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007682 drm_format_plane_cpp(fourcc, 0) * 8;
7683
7684 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7685 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
7686 offset = I915_READ(DSPOFFSET(plane));
7687 } else {
7688 if (plane_config->tiled)
7689 offset = I915_READ(DSPTILEOFF(plane));
7690 else
7691 offset = I915_READ(DSPLINOFF(plane));
7692 }
7693 plane_config->base = base;
7694
7695 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10007696 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
7697 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007698
7699 val = I915_READ(DSPSTRIDE(pipe));
Rafael Barbalho026b96e2014-07-28 19:56:27 +01007700 crtc->base.primary->fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007701
Dave Airlie66e514c2014-04-03 07:51:54 +10007702 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007703 plane_config->tiled);
7704
Fabian Frederick1267a262014-07-01 20:39:41 +02007705 plane_config->size = PAGE_ALIGN(crtc->base.primary->fb->pitches[0] *
7706 aligned_height);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007707
7708 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10007709 pipe, plane, crtc->base.primary->fb->width,
7710 crtc->base.primary->fb->height,
7711 crtc->base.primary->fb->bits_per_pixel, base,
7712 crtc->base.primary->fb->pitches[0],
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007713 plane_config->size);
7714}
7715
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007716static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
7717 struct intel_crtc_config *pipe_config)
7718{
7719 struct drm_device *dev = crtc->base.dev;
7720 struct drm_i915_private *dev_priv = dev->dev_private;
7721 uint32_t tmp;
7722
Daniel Vetterf458ebb2014-09-30 10:56:39 +02007723 if (!intel_display_power_is_enabled(dev_priv,
7724 POWER_DOMAIN_PIPE(crtc->pipe)))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03007725 return false;
7726
Daniel Vettere143a212013-07-04 12:01:15 +02007727 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007728 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02007729
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007730 tmp = I915_READ(PIPECONF(crtc->pipe));
7731 if (!(tmp & PIPECONF_ENABLE))
7732 return false;
7733
Ville Syrjälä42571ae2013-09-06 23:29:00 +03007734 switch (tmp & PIPECONF_BPC_MASK) {
7735 case PIPECONF_6BPC:
7736 pipe_config->pipe_bpp = 18;
7737 break;
7738 case PIPECONF_8BPC:
7739 pipe_config->pipe_bpp = 24;
7740 break;
7741 case PIPECONF_10BPC:
7742 pipe_config->pipe_bpp = 30;
7743 break;
7744 case PIPECONF_12BPC:
7745 pipe_config->pipe_bpp = 36;
7746 break;
7747 default:
7748 break;
7749 }
7750
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02007751 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
7752 pipe_config->limited_color_range = true;
7753
Daniel Vetterab9412b2013-05-03 11:49:46 +02007754 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02007755 struct intel_shared_dpll *pll;
7756
Daniel Vetter88adfff2013-03-28 10:42:01 +01007757 pipe_config->has_pch_encoder = true;
7758
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007759 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
7760 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7761 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02007762
7763 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007764
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007765 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02007766 pipe_config->shared_dpll =
7767 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007768 } else {
7769 tmp = I915_READ(PCH_DPLL_SEL);
7770 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
7771 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
7772 else
7773 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
7774 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02007775
7776 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
7777
7778 WARN_ON(!pll->get_hw_state(dev_priv, pll,
7779 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02007780
7781 tmp = pipe_config->dpll_hw_state.dpll;
7782 pipe_config->pixel_multiplier =
7783 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
7784 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03007785
7786 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007787 } else {
7788 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007789 }
7790
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007791 intel_get_pipe_timings(crtc, pipe_config);
7792
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007793 ironlake_get_pfit_config(crtc, pipe_config);
7794
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007795 return true;
7796}
7797
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007798static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
7799{
7800 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007801 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007802
Damien Lespiaud3fcc802014-05-13 23:32:22 +01007803 for_each_intel_crtc(dev, crtc)
Paulo Zanoni798183c2013-12-06 20:29:01 -02007804 WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007805 pipe_name(crtc->pipe));
7806
7807 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
Daniel Vetter8cc3e162014-06-25 22:01:46 +03007808 WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
7809 WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
7810 WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007811 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
7812 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
7813 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03007814 if (IS_HASWELL(dev))
7815 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
7816 "CPU PWM2 enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007817 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
7818 "PCH PWM1 enabled\n");
7819 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
7820 "Utility pin enabled\n");
7821 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
7822
Paulo Zanoni9926ada2014-04-01 19:39:47 -03007823 /*
7824 * In theory we can still leave IRQs enabled, as long as only the HPD
7825 * interrupts remain enabled. We used to check for that, but since it's
7826 * gen-specific and since we only disable LCPLL after we fully disable
7827 * the interrupts, the check below should be enough.
7828 */
Jesse Barnes9df7575f2014-06-20 09:29:20 -07007829 WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007830}
7831
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007832static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
7833{
7834 struct drm_device *dev = dev_priv->dev;
7835
7836 if (IS_HASWELL(dev))
7837 return I915_READ(D_COMP_HSW);
7838 else
7839 return I915_READ(D_COMP_BDW);
7840}
7841
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007842static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
7843{
7844 struct drm_device *dev = dev_priv->dev;
7845
7846 if (IS_HASWELL(dev)) {
7847 mutex_lock(&dev_priv->rps.hw_lock);
7848 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
7849 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03007850 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007851 mutex_unlock(&dev_priv->rps.hw_lock);
7852 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007853 I915_WRITE(D_COMP_BDW, val);
7854 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007855 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007856}
7857
7858/*
7859 * This function implements pieces of two sequences from BSpec:
7860 * - Sequence for display software to disable LCPLL
7861 * - Sequence for display software to allow package C8+
7862 * The steps implemented here are just the steps that actually touch the LCPLL
7863 * register. Callers should take care of disabling all the display engine
7864 * functions, doing the mode unset, fixing interrupts, etc.
7865 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03007866static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
7867 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007868{
7869 uint32_t val;
7870
7871 assert_can_disable_lcpll(dev_priv);
7872
7873 val = I915_READ(LCPLL_CTL);
7874
7875 if (switch_to_fclk) {
7876 val |= LCPLL_CD_SOURCE_FCLK;
7877 I915_WRITE(LCPLL_CTL, val);
7878
7879 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
7880 LCPLL_CD_SOURCE_FCLK_DONE, 1))
7881 DRM_ERROR("Switching to FCLK failed\n");
7882
7883 val = I915_READ(LCPLL_CTL);
7884 }
7885
7886 val |= LCPLL_PLL_DISABLE;
7887 I915_WRITE(LCPLL_CTL, val);
7888 POSTING_READ(LCPLL_CTL);
7889
7890 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
7891 DRM_ERROR("LCPLL still locked\n");
7892
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007893 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007894 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007895 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007896 ndelay(100);
7897
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007898 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
7899 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007900 DRM_ERROR("D_COMP RCOMP still in progress\n");
7901
7902 if (allow_power_down) {
7903 val = I915_READ(LCPLL_CTL);
7904 val |= LCPLL_POWER_DOWN_ALLOW;
7905 I915_WRITE(LCPLL_CTL, val);
7906 POSTING_READ(LCPLL_CTL);
7907 }
7908}
7909
7910/*
7911 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
7912 * source.
7913 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03007914static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007915{
7916 uint32_t val;
7917
7918 val = I915_READ(LCPLL_CTL);
7919
7920 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
7921 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
7922 return;
7923
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007924 /*
7925 * Make sure we're not on PC8 state before disabling PC8, otherwise
7926 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
7927 *
7928 * The other problem is that hsw_restore_lcpll() is called as part of
7929 * the runtime PM resume sequence, so we can't just call
7930 * gen6_gt_force_wake_get() because that function calls
7931 * intel_runtime_pm_get(), and we can't change the runtime PM refcount
7932 * while we are on the resume sequence. So to solve this problem we have
7933 * to call special forcewake code that doesn't touch runtime PM and
7934 * doesn't enable the forcewake delayed work.
7935 */
Daniel Vetterd2e40e22014-09-15 14:55:31 +02007936 spin_lock_irq(&dev_priv->uncore.lock);
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007937 if (dev_priv->uncore.forcewake_count++ == 0)
7938 dev_priv->uncore.funcs.force_wake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterd2e40e22014-09-15 14:55:31 +02007939 spin_unlock_irq(&dev_priv->uncore.lock);
Paulo Zanoni215733f2013-08-19 13:18:07 -03007940
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007941 if (val & LCPLL_POWER_DOWN_ALLOW) {
7942 val &= ~LCPLL_POWER_DOWN_ALLOW;
7943 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02007944 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007945 }
7946
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007947 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007948 val |= D_COMP_COMP_FORCE;
7949 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007950 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007951
7952 val = I915_READ(LCPLL_CTL);
7953 val &= ~LCPLL_PLL_DISABLE;
7954 I915_WRITE(LCPLL_CTL, val);
7955
7956 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
7957 DRM_ERROR("LCPLL not locked yet\n");
7958
7959 if (val & LCPLL_CD_SOURCE_FCLK) {
7960 val = I915_READ(LCPLL_CTL);
7961 val &= ~LCPLL_CD_SOURCE_FCLK;
7962 I915_WRITE(LCPLL_CTL, val);
7963
7964 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
7965 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
7966 DRM_ERROR("Switching back to LCPLL failed\n");
7967 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03007968
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007969 /* See the big comment above. */
Daniel Vetterd2e40e22014-09-15 14:55:31 +02007970 spin_lock_irq(&dev_priv->uncore.lock);
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007971 if (--dev_priv->uncore.forcewake_count == 0)
7972 dev_priv->uncore.funcs.force_wake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterd2e40e22014-09-15 14:55:31 +02007973 spin_unlock_irq(&dev_priv->uncore.lock);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007974}
7975
Paulo Zanoni765dab62014-03-07 20:08:18 -03007976/*
7977 * Package states C8 and deeper are really deep PC states that can only be
7978 * reached when all the devices on the system allow it, so even if the graphics
7979 * device allows PC8+, it doesn't mean the system will actually get to these
7980 * states. Our driver only allows PC8+ when going into runtime PM.
7981 *
7982 * The requirements for PC8+ are that all the outputs are disabled, the power
7983 * well is disabled and most interrupts are disabled, and these are also
7984 * requirements for runtime PM. When these conditions are met, we manually do
7985 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
7986 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
7987 * hang the machine.
7988 *
7989 * When we really reach PC8 or deeper states (not just when we allow it) we lose
7990 * the state of some registers, so when we come back from PC8+ we need to
7991 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
7992 * need to take care of the registers kept by RC6. Notice that this happens even
7993 * if we don't put the device in PCI D3 state (which is what currently happens
7994 * because of the runtime PM support).
7995 *
7996 * For more, read "Display Sequences for Package C8" on the hardware
7997 * documentation.
7998 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007999void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03008000{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008001 struct drm_device *dev = dev_priv->dev;
8002 uint32_t val;
8003
Paulo Zanonic67a4702013-08-19 13:18:09 -03008004 DRM_DEBUG_KMS("Enabling package C8+\n");
8005
Paulo Zanonic67a4702013-08-19 13:18:09 -03008006 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
8007 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8008 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
8009 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8010 }
8011
8012 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008013 hsw_disable_lcpll(dev_priv, true, true);
8014}
8015
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03008016void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03008017{
8018 struct drm_device *dev = dev_priv->dev;
8019 uint32_t val;
8020
Paulo Zanonic67a4702013-08-19 13:18:09 -03008021 DRM_DEBUG_KMS("Disabling package C8+\n");
8022
8023 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008024 lpt_init_pch_refclk(dev);
8025
8026 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
8027 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8028 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
8029 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8030 }
8031
8032 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008033}
8034
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +02008035static int haswell_crtc_compute_clock(struct intel_crtc *crtc)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03008036{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008037 if (!intel_ddi_pll_select(crtc))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03008038 return -EINVAL;
Daniel Vetter716c2e52014-06-25 22:02:02 +03008039
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008040 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02008041
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008042 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008043}
8044
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008045static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
8046 enum port port,
8047 struct intel_crtc_config *pipe_config)
8048{
8049 u32 temp;
8050
8051 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
8052 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
8053
8054 switch (pipe_config->ddi_pll_sel) {
8055 case SKL_DPLL1:
8056 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
8057 break;
8058 case SKL_DPLL2:
8059 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
8060 break;
8061 case SKL_DPLL3:
8062 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
8063 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008064 }
8065}
8066
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008067static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
8068 enum port port,
8069 struct intel_crtc_config *pipe_config)
8070{
8071 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
8072
8073 switch (pipe_config->ddi_pll_sel) {
8074 case PORT_CLK_SEL_WRPLL1:
8075 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
8076 break;
8077 case PORT_CLK_SEL_WRPLL2:
8078 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
8079 break;
8080 }
8081}
8082
Daniel Vetter26804af2014-06-25 22:01:55 +03008083static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
8084 struct intel_crtc_config *pipe_config)
8085{
8086 struct drm_device *dev = crtc->base.dev;
8087 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03008088 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03008089 enum port port;
8090 uint32_t tmp;
8091
8092 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
8093
8094 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
8095
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008096 if (IS_SKYLAKE(dev))
8097 skylake_get_ddi_pll(dev_priv, port, pipe_config);
8098 else
8099 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03008100
Daniel Vetterd452c5b2014-07-04 11:27:39 -03008101 if (pipe_config->shared_dpll >= 0) {
8102 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
8103
8104 WARN_ON(!pll->get_hw_state(dev_priv, pll,
8105 &pipe_config->dpll_hw_state));
8106 }
8107
Daniel Vetter26804af2014-06-25 22:01:55 +03008108 /*
8109 * Haswell has only FDI/PCH transcoder A. It is which is connected to
8110 * DDI E. So just check whether this pipe is wired to DDI E and whether
8111 * the PCH transcoder is on.
8112 */
Damien Lespiauca370452013-12-03 13:56:24 +00008113 if (INTEL_INFO(dev)->gen < 9 &&
8114 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03008115 pipe_config->has_pch_encoder = true;
8116
8117 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
8118 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
8119 FDI_DP_PORT_WIDTH_SHIFT) + 1;
8120
8121 ironlake_get_fdi_m_n_config(crtc, pipe_config);
8122 }
8123}
8124
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008125static bool haswell_get_pipe_config(struct intel_crtc *crtc,
8126 struct intel_crtc_config *pipe_config)
8127{
8128 struct drm_device *dev = crtc->base.dev;
8129 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008130 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008131 uint32_t tmp;
8132
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008133 if (!intel_display_power_is_enabled(dev_priv,
Imre Deakb5482bd2014-03-05 16:20:55 +02008134 POWER_DOMAIN_PIPE(crtc->pipe)))
8135 return false;
8136
Daniel Vettere143a212013-07-04 12:01:15 +02008137 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008138 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
8139
Daniel Vettereccb1402013-05-22 00:50:22 +02008140 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
8141 if (tmp & TRANS_DDI_FUNC_ENABLE) {
8142 enum pipe trans_edp_pipe;
8143 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
8144 default:
8145 WARN(1, "unknown pipe linked to edp transcoder\n");
8146 case TRANS_DDI_EDP_INPUT_A_ONOFF:
8147 case TRANS_DDI_EDP_INPUT_A_ON:
8148 trans_edp_pipe = PIPE_A;
8149 break;
8150 case TRANS_DDI_EDP_INPUT_B_ONOFF:
8151 trans_edp_pipe = PIPE_B;
8152 break;
8153 case TRANS_DDI_EDP_INPUT_C_ONOFF:
8154 trans_edp_pipe = PIPE_C;
8155 break;
8156 }
8157
8158 if (trans_edp_pipe == crtc->pipe)
8159 pipe_config->cpu_transcoder = TRANSCODER_EDP;
8160 }
8161
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008162 if (!intel_display_power_is_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02008163 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03008164 return false;
8165
Daniel Vettereccb1402013-05-22 00:50:22 +02008166 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008167 if (!(tmp & PIPECONF_ENABLE))
8168 return false;
8169
Daniel Vetter26804af2014-06-25 22:01:55 +03008170 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008171
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008172 intel_get_pipe_timings(crtc, pipe_config);
8173
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008174 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008175 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
8176 if (IS_SKYLAKE(dev))
8177 skylake_get_pfit_config(crtc, pipe_config);
8178 else
8179 ironlake_get_pfit_config(crtc, pipe_config);
8180 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01008181
Jesse Barnese59150d2014-01-07 13:30:45 -08008182 if (IS_HASWELL(dev))
8183 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
8184 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03008185
Clint Taylorebb69c92014-09-30 10:30:22 -07008186 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
8187 pipe_config->pixel_multiplier =
8188 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
8189 } else {
8190 pipe_config->pixel_multiplier = 1;
8191 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008192
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008193 return true;
8194}
8195
Chris Wilson560b85b2010-08-07 11:01:38 +01008196static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
8197{
8198 struct drm_device *dev = crtc->dev;
8199 struct drm_i915_private *dev_priv = dev->dev_private;
8200 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +03008201 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01008202
Ville Syrjälädc41c152014-08-13 11:57:05 +03008203 if (base) {
8204 unsigned int width = intel_crtc->cursor_width;
8205 unsigned int height = intel_crtc->cursor_height;
8206 unsigned int stride = roundup_pow_of_two(width) * 4;
8207
8208 switch (stride) {
8209 default:
8210 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
8211 width, stride);
8212 stride = 256;
8213 /* fallthrough */
8214 case 256:
8215 case 512:
8216 case 1024:
8217 case 2048:
8218 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008219 }
8220
Ville Syrjälädc41c152014-08-13 11:57:05 +03008221 cntl |= CURSOR_ENABLE |
8222 CURSOR_GAMMA_ENABLE |
8223 CURSOR_FORMAT_ARGB |
8224 CURSOR_STRIDE(stride);
8225
8226 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008227 }
Chris Wilson560b85b2010-08-07 11:01:38 +01008228
Ville Syrjälädc41c152014-08-13 11:57:05 +03008229 if (intel_crtc->cursor_cntl != 0 &&
8230 (intel_crtc->cursor_base != base ||
8231 intel_crtc->cursor_size != size ||
8232 intel_crtc->cursor_cntl != cntl)) {
8233 /* On these chipsets we can only modify the base/size/stride
8234 * whilst the cursor is disabled.
8235 */
8236 I915_WRITE(_CURACNTR, 0);
8237 POSTING_READ(_CURACNTR);
8238 intel_crtc->cursor_cntl = 0;
8239 }
8240
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008241 if (intel_crtc->cursor_base != base) {
Ville Syrjälädc41c152014-08-13 11:57:05 +03008242 I915_WRITE(_CURABASE, base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008243 intel_crtc->cursor_base = base;
8244 }
Ville Syrjälädc41c152014-08-13 11:57:05 +03008245
8246 if (intel_crtc->cursor_size != size) {
8247 I915_WRITE(CURSIZE, size);
8248 intel_crtc->cursor_size = size;
8249 }
8250
Chris Wilson4b0e3332014-05-30 16:35:26 +03008251 if (intel_crtc->cursor_cntl != cntl) {
8252 I915_WRITE(_CURACNTR, cntl);
8253 POSTING_READ(_CURACNTR);
8254 intel_crtc->cursor_cntl = cntl;
8255 }
Chris Wilson560b85b2010-08-07 11:01:38 +01008256}
8257
8258static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
8259{
8260 struct drm_device *dev = crtc->dev;
8261 struct drm_i915_private *dev_priv = dev->dev_private;
8262 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8263 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008264 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01008265
Chris Wilson4b0e3332014-05-30 16:35:26 +03008266 cntl = 0;
8267 if (base) {
8268 cntl = MCURSOR_GAMMA_ENABLE;
8269 switch (intel_crtc->cursor_width) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308270 case 64:
8271 cntl |= CURSOR_MODE_64_ARGB_AX;
8272 break;
8273 case 128:
8274 cntl |= CURSOR_MODE_128_ARGB_AX;
8275 break;
8276 case 256:
8277 cntl |= CURSOR_MODE_256_ARGB_AX;
8278 break;
8279 default:
8280 WARN_ON(1);
8281 return;
Chris Wilson560b85b2010-08-07 11:01:38 +01008282 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008283 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +03008284
8285 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
8286 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson560b85b2010-08-07 11:01:38 +01008287 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008288
Ville Syrjälä4398ad42014-10-23 07:41:34 -07008289 if (to_intel_plane(crtc->cursor)->rotation == BIT(DRM_ROTATE_180))
8290 cntl |= CURSOR_ROTATE_180;
8291
Chris Wilson4b0e3332014-05-30 16:35:26 +03008292 if (intel_crtc->cursor_cntl != cntl) {
8293 I915_WRITE(CURCNTR(pipe), cntl);
8294 POSTING_READ(CURCNTR(pipe));
8295 intel_crtc->cursor_cntl = cntl;
8296 }
8297
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008298 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008299 I915_WRITE(CURBASE(pipe), base);
8300 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008301
8302 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008303}
8304
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008305/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01008306static void intel_crtc_update_cursor(struct drm_crtc *crtc,
8307 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008308{
8309 struct drm_device *dev = crtc->dev;
8310 struct drm_i915_private *dev_priv = dev->dev_private;
8311 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8312 int pipe = intel_crtc->pipe;
Matt Roper3d7d6512014-06-10 08:28:13 -07008313 int x = crtc->cursor_x;
8314 int y = crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008315 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008316
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008317 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008318 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008319
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008320 if (x >= intel_crtc->config.pipe_src_w)
8321 base = 0;
8322
8323 if (y >= intel_crtc->config.pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008324 base = 0;
8325
8326 if (x < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03008327 if (x + intel_crtc->cursor_width <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008328 base = 0;
8329
8330 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
8331 x = -x;
8332 }
8333 pos |= x << CURSOR_X_SHIFT;
8334
8335 if (y < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03008336 if (y + intel_crtc->cursor_height <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008337 base = 0;
8338
8339 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
8340 y = -y;
8341 }
8342 pos |= y << CURSOR_Y_SHIFT;
8343
Chris Wilson4b0e3332014-05-30 16:35:26 +03008344 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008345 return;
8346
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008347 I915_WRITE(CURPOS(pipe), pos);
8348
Ville Syrjälä4398ad42014-10-23 07:41:34 -07008349 /* ILK+ do this automagically */
8350 if (HAS_GMCH_DISPLAY(dev) &&
8351 to_intel_plane(crtc->cursor)->rotation == BIT(DRM_ROTATE_180)) {
8352 base += (intel_crtc->cursor_height *
8353 intel_crtc->cursor_width - 1) * 4;
8354 }
8355
Ville Syrjälä8ac54662014-08-12 19:39:54 +03008356 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008357 i845_update_cursor(crtc, base);
8358 else
8359 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008360}
8361
Ville Syrjälädc41c152014-08-13 11:57:05 +03008362static bool cursor_size_ok(struct drm_device *dev,
8363 uint32_t width, uint32_t height)
8364{
8365 if (width == 0 || height == 0)
8366 return false;
8367
8368 /*
8369 * 845g/865g are special in that they are only limited by
8370 * the width of their cursors, the height is arbitrary up to
8371 * the precision of the register. Everything else requires
8372 * square cursors, limited to a few power-of-two sizes.
8373 */
8374 if (IS_845G(dev) || IS_I865G(dev)) {
8375 if ((width & 63) != 0)
8376 return false;
8377
8378 if (width > (IS_845G(dev) ? 64 : 512))
8379 return false;
8380
8381 if (height > 1023)
8382 return false;
8383 } else {
8384 switch (width | height) {
8385 case 256:
8386 case 128:
8387 if (IS_GEN2(dev))
8388 return false;
8389 case 64:
8390 break;
8391 default:
8392 return false;
8393 }
8394 }
8395
8396 return true;
8397}
8398
Matt Ropere3287952014-06-10 08:28:12 -07008399static int intel_crtc_cursor_set_obj(struct drm_crtc *crtc,
8400 struct drm_i915_gem_object *obj,
8401 uint32_t width, uint32_t height)
Jesse Barnes79e53942008-11-07 14:24:08 -08008402{
8403 struct drm_device *dev = crtc->dev;
Chris Wilson5c6c6002014-09-06 10:28:27 +01008404 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08008405 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettera071fa02014-06-18 23:28:09 +02008406 enum pipe pipe = intel_crtc->pipe;
Gustavo Padovan757f9a32014-09-24 14:20:24 -03008407 unsigned old_width;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008408 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008409 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08008410
Jesse Barnes79e53942008-11-07 14:24:08 -08008411 /* if we want to turn off the cursor ignore width and height */
Matt Ropere3287952014-06-10 08:28:12 -07008412 if (!obj) {
Zhao Yakui28c97732009-10-09 11:39:41 +08008413 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008414 addr = 0;
Pierre Willenbrock50044172009-02-23 10:12:15 +10008415 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008416 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08008417 }
8418
Dave Airlie71acb5e2008-12-30 20:31:46 +10008419 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008420 mutex_lock(&dev->struct_mutex);
Damien Lespiau3d13ef22014-02-07 19:12:47 +00008421 if (!INTEL_INFO(dev)->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00008422 unsigned alignment;
8423
Paulo Zanonid6dd6842014-08-15 15:59:32 -03008424 /*
8425 * Global gtt pte registers are special registers which actually
8426 * forward writes to a chunk of system memory. Which means that
8427 * there is no risk that the register values disappear as soon
8428 * as we call intel_runtime_pm_put(), so it is correct to wrap
8429 * only the pin/unpin/fence and not more.
8430 */
8431 intel_runtime_pm_get(dev_priv);
8432
Chris Wilson693db182013-03-05 14:52:39 +00008433 /* Note that the w/a also requires 2 PTE of padding following
8434 * the bo. We currently fill all unused PTE with the shadow
8435 * page and so we should always have valid PTE following the
8436 * cursor preventing the VT-d warning.
8437 */
8438 alignment = 0;
8439 if (need_vtd_wa(dev))
8440 alignment = 64*1024;
8441
8442 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01008443 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008444 DRM_DEBUG_KMS("failed to move cursor bo into the GTT\n");
Paulo Zanonid6dd6842014-08-15 15:59:32 -03008445 intel_runtime_pm_put(dev_priv);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01008446 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01008447 }
8448
Chris Wilsond9e86c02010-11-10 16:40:20 +00008449 ret = i915_gem_object_put_fence(obj);
8450 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008451 DRM_DEBUG_KMS("failed to release fence for cursor");
Paulo Zanonid6dd6842014-08-15 15:59:32 -03008452 intel_runtime_pm_put(dev_priv);
Chris Wilsond9e86c02010-11-10 16:40:20 +00008453 goto fail_unpin;
8454 }
8455
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008456 addr = i915_gem_obj_ggtt_offset(obj);
Paulo Zanonid6dd6842014-08-15 15:59:32 -03008457
8458 intel_runtime_pm_put(dev_priv);
Dave Airlie71acb5e2008-12-30 20:31:46 +10008459 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01008460 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson00731152014-05-21 12:42:56 +01008461 ret = i915_gem_object_attach_phys(obj, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10008462 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008463 DRM_DEBUG_KMS("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008464 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10008465 }
Chris Wilson00731152014-05-21 12:42:56 +01008466 addr = obj->phys_handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008467 }
8468
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008469 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008470 if (intel_crtc->cursor_bo) {
Chris Wilson00731152014-05-21 12:42:56 +01008471 if (!INTEL_INFO(dev)->cursor_needs_physical)
Chris Wilsoncc98b412013-08-09 12:25:09 +01008472 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008473 }
Jesse Barnes80824002009-09-10 15:28:06 -07008474
Daniel Vettera071fa02014-06-18 23:28:09 +02008475 i915_gem_track_fb(intel_crtc->cursor_bo, obj,
8476 INTEL_FRONTBUFFER_CURSOR(pipe));
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008477 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008478
Chris Wilson64f962e2014-03-26 12:38:15 +00008479 old_width = intel_crtc->cursor_width;
8480
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008481 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00008482 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008483 intel_crtc->cursor_width = width;
8484 intel_crtc->cursor_height = height;
8485
Chris Wilson64f962e2014-03-26 12:38:15 +00008486 if (intel_crtc->active) {
8487 if (old_width != width)
8488 intel_update_watermarks(crtc);
Ville Syrjäläf2f5f772013-09-17 18:33:44 +03008489 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008490
Gustavo Padovan3f20df92014-10-24 14:51:34 +01008491 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_CURSOR(pipe));
8492 }
Daniel Vetterf99d7062014-06-19 16:01:59 +02008493
Jesse Barnes79e53942008-11-07 14:24:08 -08008494 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01008495fail_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01008496 i915_gem_object_unpin_from_display_plane(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008497fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10008498 mutex_unlock(&dev->struct_mutex);
8499 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08008500}
8501
Jesse Barnes79e53942008-11-07 14:24:08 -08008502static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01008503 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08008504{
James Simmons72034252010-08-03 01:33:19 +01008505 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08008506 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008507
James Simmons72034252010-08-03 01:33:19 +01008508 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008509 intel_crtc->lut_r[i] = red[i] >> 8;
8510 intel_crtc->lut_g[i] = green[i] >> 8;
8511 intel_crtc->lut_b[i] = blue[i] >> 8;
8512 }
8513
8514 intel_crtc_load_lut(crtc);
8515}
8516
Jesse Barnes79e53942008-11-07 14:24:08 -08008517/* VESA 640x480x72Hz mode to set on the pipe */
8518static struct drm_display_mode load_detect_mode = {
8519 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
8520 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
8521};
8522
Daniel Vettera8bb6812014-02-10 18:00:39 +01008523struct drm_framebuffer *
8524__intel_framebuffer_create(struct drm_device *dev,
8525 struct drm_mode_fb_cmd2 *mode_cmd,
8526 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +01008527{
8528 struct intel_framebuffer *intel_fb;
8529 int ret;
8530
8531 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
8532 if (!intel_fb) {
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +03008533 drm_gem_object_unreference(&obj->base);
Chris Wilsond2dff872011-04-19 08:36:26 +01008534 return ERR_PTR(-ENOMEM);
8535 }
8536
8537 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008538 if (ret)
8539 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01008540
8541 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008542err:
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +03008543 drm_gem_object_unreference(&obj->base);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008544 kfree(intel_fb);
8545
8546 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01008547}
8548
Daniel Vetterb5ea6422014-03-02 21:18:00 +01008549static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +01008550intel_framebuffer_create(struct drm_device *dev,
8551 struct drm_mode_fb_cmd2 *mode_cmd,
8552 struct drm_i915_gem_object *obj)
8553{
8554 struct drm_framebuffer *fb;
8555 int ret;
8556
8557 ret = i915_mutex_lock_interruptible(dev);
8558 if (ret)
8559 return ERR_PTR(ret);
8560 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
8561 mutex_unlock(&dev->struct_mutex);
8562
8563 return fb;
8564}
8565
Chris Wilsond2dff872011-04-19 08:36:26 +01008566static u32
8567intel_framebuffer_pitch_for_width(int width, int bpp)
8568{
8569 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
8570 return ALIGN(pitch, 64);
8571}
8572
8573static u32
8574intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
8575{
8576 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +02008577 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +01008578}
8579
8580static struct drm_framebuffer *
8581intel_framebuffer_create_for_mode(struct drm_device *dev,
8582 struct drm_display_mode *mode,
8583 int depth, int bpp)
8584{
8585 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00008586 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01008587
8588 obj = i915_gem_alloc_object(dev,
8589 intel_framebuffer_size_for_mode(mode, bpp));
8590 if (obj == NULL)
8591 return ERR_PTR(-ENOMEM);
8592
8593 mode_cmd.width = mode->hdisplay;
8594 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008595 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
8596 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00008597 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01008598
8599 return intel_framebuffer_create(dev, &mode_cmd, obj);
8600}
8601
8602static struct drm_framebuffer *
8603mode_fits_in_fbdev(struct drm_device *dev,
8604 struct drm_display_mode *mode)
8605{
Daniel Vetter4520f532013-10-09 09:18:51 +02008606#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +01008607 struct drm_i915_private *dev_priv = dev->dev_private;
8608 struct drm_i915_gem_object *obj;
8609 struct drm_framebuffer *fb;
8610
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008611 if (!dev_priv->fbdev)
8612 return NULL;
8613
8614 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01008615 return NULL;
8616
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008617 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008618 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01008619
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008620 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008621 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
8622 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01008623 return NULL;
8624
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008625 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01008626 return NULL;
8627
8628 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02008629#else
8630 return NULL;
8631#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01008632}
8633
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008634bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01008635 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -05008636 struct intel_load_detect_pipe *old,
8637 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08008638{
8639 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008640 struct intel_encoder *intel_encoder =
8641 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08008642 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008643 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08008644 struct drm_crtc *crtc = NULL;
8645 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02008646 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -05008647 struct drm_mode_config *config = &dev->mode_config;
8648 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008649
Chris Wilsond2dff872011-04-19 08:36:26 +01008650 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008651 connector->base.id, connector->name,
Jani Nikula8e329a02014-06-03 14:56:21 +03008652 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008653
Rob Clark51fd3712013-11-19 12:10:12 -05008654retry:
8655 ret = drm_modeset_lock(&config->connection_mutex, ctx);
8656 if (ret)
8657 goto fail_unlock;
Daniel Vetter6e9f7982014-05-29 23:54:47 +02008658
Jesse Barnes79e53942008-11-07 14:24:08 -08008659 /*
8660 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01008661 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008662 * - if the connector already has an assigned crtc, use it (but make
8663 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01008664 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008665 * - try to find the first unused crtc that can drive this connector,
8666 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08008667 */
8668
8669 /* See if we already have a CRTC for this connector */
8670 if (encoder->crtc) {
8671 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01008672
Rob Clark51fd3712013-11-19 12:10:12 -05008673 ret = drm_modeset_lock(&crtc->mutex, ctx);
8674 if (ret)
8675 goto fail_unlock;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +01008676 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
8677 if (ret)
8678 goto fail_unlock;
Daniel Vetter7b240562012-12-12 00:35:33 +01008679
Daniel Vetter24218aa2012-08-12 19:27:11 +02008680 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008681 old->load_detect_temp = false;
8682
8683 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008684 if (connector->dpms != DRM_MODE_DPMS_ON)
8685 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01008686
Chris Wilson71731882011-04-19 23:10:58 +01008687 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08008688 }
8689
8690 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01008691 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008692 i++;
8693 if (!(encoder->possible_crtcs & (1 << i)))
8694 continue;
Ville Syrjäläa4592492014-08-11 13:15:36 +03008695 if (possible_crtc->enabled)
8696 continue;
8697 /* This can occur when applying the pipe A quirk on resume. */
8698 if (to_intel_crtc(possible_crtc)->new_enabled)
8699 continue;
8700
8701 crtc = possible_crtc;
8702 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008703 }
8704
8705 /*
8706 * If we didn't find an unused CRTC, don't use any.
8707 */
8708 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01008709 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Rob Clark51fd3712013-11-19 12:10:12 -05008710 goto fail_unlock;
Jesse Barnes79e53942008-11-07 14:24:08 -08008711 }
8712
Rob Clark51fd3712013-11-19 12:10:12 -05008713 ret = drm_modeset_lock(&crtc->mutex, ctx);
8714 if (ret)
8715 goto fail_unlock;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +01008716 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
8717 if (ret)
8718 goto fail_unlock;
Daniel Vetterfc303102012-07-09 10:40:58 +02008719 intel_encoder->new_crtc = to_intel_crtc(crtc);
8720 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008721
8722 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008723 intel_crtc->new_enabled = true;
8724 intel_crtc->new_config = &intel_crtc->config;
Daniel Vetter24218aa2012-08-12 19:27:11 +02008725 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008726 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01008727 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08008728
Chris Wilson64927112011-04-20 07:25:26 +01008729 if (!mode)
8730 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08008731
Chris Wilsond2dff872011-04-19 08:36:26 +01008732 /* We need a framebuffer large enough to accommodate all accesses
8733 * that the plane may generate whilst we perform load detection.
8734 * We can not rely on the fbcon either being present (we get called
8735 * during its initialisation to detect all boot displays, or it may
8736 * not even exist) or that it is large enough to satisfy the
8737 * requested mode.
8738 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02008739 fb = mode_fits_in_fbdev(dev, mode);
8740 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008741 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008742 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
8743 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01008744 } else
8745 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008746 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008747 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008748 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008749 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008750
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008751 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01008752 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01008753 if (old->release_fb)
8754 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008755 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008756 }
Chris Wilson71731882011-04-19 23:10:58 +01008757
Jesse Barnes79e53942008-11-07 14:24:08 -08008758 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008759 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01008760 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008761
8762 fail:
8763 intel_crtc->new_enabled = crtc->enabled;
8764 if (intel_crtc->new_enabled)
8765 intel_crtc->new_config = &intel_crtc->config;
8766 else
8767 intel_crtc->new_config = NULL;
Rob Clark51fd3712013-11-19 12:10:12 -05008768fail_unlock:
8769 if (ret == -EDEADLK) {
8770 drm_modeset_backoff(ctx);
8771 goto retry;
8772 }
8773
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008774 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08008775}
8776
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008777void intel_release_load_detect_pipe(struct drm_connector *connector,
Ville Syrjälä208bf9f2014-08-11 13:15:35 +03008778 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08008779{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008780 struct intel_encoder *intel_encoder =
8781 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01008782 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01008783 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008784 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008785
Chris Wilsond2dff872011-04-19 08:36:26 +01008786 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008787 connector->base.id, connector->name,
Jani Nikula8e329a02014-06-03 14:56:21 +03008788 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008789
Chris Wilson8261b192011-04-19 23:18:09 +01008790 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02008791 to_intel_connector(connector)->new_encoder = NULL;
8792 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008793 intel_crtc->new_enabled = false;
8794 intel_crtc->new_config = NULL;
Daniel Vetterfc303102012-07-09 10:40:58 +02008795 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01008796
Daniel Vetter36206362012-12-10 20:42:17 +01008797 if (old->release_fb) {
8798 drm_framebuffer_unregister_private(old->release_fb);
8799 drm_framebuffer_unreference(old->release_fb);
8800 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008801
Chris Wilson0622a532011-04-21 09:32:11 +01008802 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008803 }
8804
Eric Anholtc751ce42010-03-25 11:48:48 -07008805 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008806 if (old->dpms_mode != DRM_MODE_DPMS_ON)
8807 connector->funcs->dpms(connector, old->dpms_mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08008808}
8809
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008810static int i9xx_pll_refclk(struct drm_device *dev,
8811 const struct intel_crtc_config *pipe_config)
8812{
8813 struct drm_i915_private *dev_priv = dev->dev_private;
8814 u32 dpll = pipe_config->dpll_hw_state.dpll;
8815
8816 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008817 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008818 else if (HAS_PCH_SPLIT(dev))
8819 return 120000;
8820 else if (!IS_GEN2(dev))
8821 return 96000;
8822 else
8823 return 48000;
8824}
8825
Jesse Barnes79e53942008-11-07 14:24:08 -08008826/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008827static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
8828 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08008829{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008830 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008831 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008832 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008833 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008834 u32 fp;
8835 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008836 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08008837
8838 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03008839 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008840 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03008841 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008842
8843 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008844 if (IS_PINEVIEW(dev)) {
8845 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
8846 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08008847 } else {
8848 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
8849 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
8850 }
8851
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008852 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008853 if (IS_PINEVIEW(dev))
8854 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
8855 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08008856 else
8857 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08008858 DPLL_FPA01_P1_POST_DIV_SHIFT);
8859
8860 switch (dpll & DPLL_MODE_MASK) {
8861 case DPLLB_MODE_DAC_SERIAL:
8862 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
8863 5 : 10;
8864 break;
8865 case DPLLB_MODE_LVDS:
8866 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
8867 7 : 14;
8868 break;
8869 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08008870 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08008871 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008872 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008873 }
8874
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008875 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008876 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008877 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008878 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008879 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +02008880 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008881 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08008882
8883 if (is_lvds) {
8884 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8885 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008886
8887 if (lvds & LVDS_CLKB_POWER_UP)
8888 clock.p2 = 7;
8889 else
8890 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08008891 } else {
8892 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8893 clock.p1 = 2;
8894 else {
8895 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8896 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8897 }
8898 if (dpll & PLL_P2_DIVIDE_BY_4)
8899 clock.p2 = 4;
8900 else
8901 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08008902 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008903
8904 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008905 }
8906
Ville Syrjälä18442d02013-09-13 16:00:08 +03008907 /*
8908 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01008909 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03008910 * encoder's get_config() function.
8911 */
8912 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008913}
8914
Ville Syrjälä6878da02013-09-13 15:59:11 +03008915int intel_dotclock_calculate(int link_freq,
8916 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008917{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008918 /*
8919 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008920 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008921 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008922 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008923 *
8924 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008925 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08008926 */
8927
Ville Syrjälä6878da02013-09-13 15:59:11 +03008928 if (!m_n->link_n)
8929 return 0;
8930
8931 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8932}
8933
Ville Syrjälä18442d02013-09-13 16:00:08 +03008934static void ironlake_pch_clock_get(struct intel_crtc *crtc,
8935 struct intel_crtc_config *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03008936{
8937 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008938
8939 /* read out port_clock from the DPLL */
8940 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03008941
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008942 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +03008943 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +01008944 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +03008945 * agree once we know their relationship in the encoder's
8946 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008947 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01008948 pipe_config->adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +03008949 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8950 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08008951}
8952
8953/** Returns the currently programmed mode of the given pipe. */
8954struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8955 struct drm_crtc *crtc)
8956{
Jesse Barnes548f2452011-02-17 10:40:53 -08008957 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008958 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02008959 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008960 struct drm_display_mode *mode;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008961 struct intel_crtc_config pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008962 int htot = I915_READ(HTOTAL(cpu_transcoder));
8963 int hsync = I915_READ(HSYNC(cpu_transcoder));
8964 int vtot = I915_READ(VTOTAL(cpu_transcoder));
8965 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03008966 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08008967
8968 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
8969 if (!mode)
8970 return NULL;
8971
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008972 /*
8973 * Construct a pipe_config sufficient for getting the clock info
8974 * back out of crtc_clock_get.
8975 *
8976 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
8977 * to use a real value here instead.
8978 */
Ville Syrjälä293623f2013-09-13 16:18:46 +03008979 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008980 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008981 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
8982 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
8983 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008984 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
8985
Ville Syrjälä773ae032013-09-23 17:48:20 +03008986 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08008987 mode->hdisplay = (htot & 0xffff) + 1;
8988 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
8989 mode->hsync_start = (hsync & 0xffff) + 1;
8990 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
8991 mode->vdisplay = (vtot & 0xffff) + 1;
8992 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
8993 mode->vsync_start = (vsync & 0xffff) + 1;
8994 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
8995
8996 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08008997
8998 return mode;
8999}
9000
Jesse Barnes652c3932009-08-17 13:31:43 -07009001static void intel_decrease_pllclock(struct drm_crtc *crtc)
9002{
9003 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +03009004 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07009005 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07009006
Sonika Jindalbaff2962014-07-22 11:16:35 +05309007 if (!HAS_GMCH_DISPLAY(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07009008 return;
9009
9010 if (!dev_priv->lvds_downclock_avail)
9011 return;
9012
9013 /*
9014 * Since this is called by a timer, we should never get here in
9015 * the manual case.
9016 */
9017 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01009018 int pipe = intel_crtc->pipe;
9019 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02009020 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01009021
Zhao Yakui44d98a62009-10-09 11:39:40 +08009022 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07009023
Sean Paul8ac5a6d2012-02-13 13:14:51 -05009024 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07009025
Chris Wilson074b5e12012-05-02 12:07:06 +01009026 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07009027 dpll |= DISPLAY_RATE_SELECT_FPA1;
9028 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07009029 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07009030 dpll = I915_READ(dpll_reg);
9031 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08009032 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07009033 }
9034
9035}
9036
Chris Wilsonf047e392012-07-21 12:31:41 +01009037void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07009038{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009039 struct drm_i915_private *dev_priv = dev->dev_private;
9040
Chris Wilsonf62a0072014-02-21 17:55:39 +00009041 if (dev_priv->mm.busy)
9042 return;
9043
Paulo Zanoni43694d62014-03-07 20:08:08 -03009044 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009045 i915_update_gfx_val(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +00009046 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +01009047}
9048
9049void intel_mark_idle(struct drm_device *dev)
9050{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009051 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00009052 struct drm_crtc *crtc;
9053
Chris Wilsonf62a0072014-02-21 17:55:39 +00009054 if (!dev_priv->mm.busy)
9055 return;
9056
9057 dev_priv->mm.busy = false;
9058
Jani Nikulad330a952014-01-21 11:24:25 +02009059 if (!i915.powersave)
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03009060 goto out;
Chris Wilson725a5b52013-01-08 11:02:57 +00009061
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01009062 for_each_crtc(dev, crtc) {
Matt Roperf4510a22014-04-01 15:22:40 -07009063 if (!crtc->primary->fb)
Chris Wilson725a5b52013-01-08 11:02:57 +00009064 continue;
9065
9066 intel_decrease_pllclock(crtc);
9067 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01009068
Damien Lespiau3d13ef22014-02-07 19:12:47 +00009069 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01009070 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03009071
9072out:
Paulo Zanoni43694d62014-03-07 20:08:08 -03009073 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01009074}
9075
Jesse Barnes79e53942008-11-07 14:24:08 -08009076static void intel_crtc_destroy(struct drm_crtc *crtc)
9077{
9078 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009079 struct drm_device *dev = crtc->dev;
9080 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +02009081
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009082 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009083 work = intel_crtc->unpin_work;
9084 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009085 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009086
9087 if (work) {
9088 cancel_work_sync(&work->work);
9089 kfree(work);
9090 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009091
9092 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009093
Jesse Barnes79e53942008-11-07 14:24:08 -08009094 kfree(intel_crtc);
9095}
9096
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009097static void intel_unpin_work_fn(struct work_struct *__work)
9098{
9099 struct intel_unpin_work *work =
9100 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009101 struct drm_device *dev = work->crtc->dev;
Daniel Vetterf99d7062014-06-19 16:01:59 +02009102 enum pipe pipe = to_intel_crtc(work->crtc)->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009103
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009104 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01009105 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00009106 drm_gem_object_unreference(&work->pending_flip_obj->base);
9107 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00009108
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009109 intel_update_fbc(dev);
9110 mutex_unlock(&dev->struct_mutex);
9111
Daniel Vetterf99d7062014-06-19 16:01:59 +02009112 intel_frontbuffer_flip_complete(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
9113
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009114 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
9115 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
9116
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009117 kfree(work);
9118}
9119
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009120static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01009121 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009122{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009123 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9124 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009125 unsigned long flags;
9126
9127 /* Ignore early vblank irqs */
9128 if (intel_crtc == NULL)
9129 return;
9130
Daniel Vetterf3260382014-09-15 14:55:23 +02009131 /*
9132 * This is called both by irq handlers and the reset code (to complete
9133 * lost pageflips) so needs the full irqsave spinlocks.
9134 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009135 spin_lock_irqsave(&dev->event_lock, flags);
9136 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00009137
9138 /* Ensure we don't miss a work->pending update ... */
9139 smp_rmb();
9140
9141 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009142 spin_unlock_irqrestore(&dev->event_lock, flags);
9143 return;
9144 }
9145
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009146 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01009147
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009148 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009149}
9150
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009151void intel_finish_page_flip(struct drm_device *dev, int pipe)
9152{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009153 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009154 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9155
Mario Kleiner49b14a52010-12-09 07:00:07 +01009156 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009157}
9158
9159void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
9160{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009161 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009162 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
9163
Mario Kleiner49b14a52010-12-09 07:00:07 +01009164 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009165}
9166
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009167/* Is 'a' after or equal to 'b'? */
9168static bool g4x_flip_count_after_eq(u32 a, u32 b)
9169{
9170 return !((a - b) & 0x80000000);
9171}
9172
9173static bool page_flip_finished(struct intel_crtc *crtc)
9174{
9175 struct drm_device *dev = crtc->base.dev;
9176 struct drm_i915_private *dev_priv = dev->dev_private;
9177
Ville Syrjäläbdfa7542014-05-27 21:33:09 +03009178 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
9179 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
9180 return true;
9181
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009182 /*
9183 * The relevant registers doen't exist on pre-ctg.
9184 * As the flip done interrupt doesn't trigger for mmio
9185 * flips on gmch platforms, a flip count check isn't
9186 * really needed there. But since ctg has the registers,
9187 * include it in the check anyway.
9188 */
9189 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
9190 return true;
9191
9192 /*
9193 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
9194 * used the same base address. In that case the mmio flip might
9195 * have completed, but the CS hasn't even executed the flip yet.
9196 *
9197 * A flip count check isn't enough as the CS might have updated
9198 * the base address just after start of vblank, but before we
9199 * managed to process the interrupt. This means we'd complete the
9200 * CS flip too soon.
9201 *
9202 * Combining both checks should get us a good enough result. It may
9203 * still happen that the CS flip has been executed, but has not
9204 * yet actually completed. But in case the base address is the same
9205 * anyway, we don't really care.
9206 */
9207 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
9208 crtc->unpin_work->gtt_offset &&
9209 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
9210 crtc->unpin_work->flip_count);
9211}
9212
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009213void intel_prepare_page_flip(struct drm_device *dev, int plane)
9214{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009215 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009216 struct intel_crtc *intel_crtc =
9217 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
9218 unsigned long flags;
9219
Daniel Vetterf3260382014-09-15 14:55:23 +02009220
9221 /*
9222 * This is called both by irq handlers and the reset code (to complete
9223 * lost pageflips) so needs the full irqsave spinlocks.
9224 *
9225 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +00009226 * generate a page-flip completion irq, i.e. every modeset
9227 * is also accompanied by a spurious intel_prepare_page_flip().
9228 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009229 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009230 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +00009231 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009232 spin_unlock_irqrestore(&dev->event_lock, flags);
9233}
9234
Robin Schroereba905b2014-05-18 02:24:50 +02009235static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
Chris Wilsone7d841c2012-12-03 11:36:30 +00009236{
9237 /* Ensure that the work item is consistent when activating it ... */
9238 smp_wmb();
9239 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
9240 /* and that it is marked active as soon as the irq could fire. */
9241 smp_wmb();
9242}
9243
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009244static int intel_gen2_queue_flip(struct drm_device *dev,
9245 struct drm_crtc *crtc,
9246 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009247 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009248 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009249 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009250{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009251 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009252 u32 flip_mask;
9253 int ret;
9254
Daniel Vetter6d90c952012-04-26 23:28:05 +02009255 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009256 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009257 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009258
9259 /* Can't queue multiple flips, so wait for the previous
9260 * one to finish before executing the next.
9261 */
9262 if (intel_crtc->plane)
9263 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9264 else
9265 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009266 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9267 intel_ring_emit(ring, MI_NOOP);
9268 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9269 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9270 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009271 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009272 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00009273
9274 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009275 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009276 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009277}
9278
9279static int intel_gen3_queue_flip(struct drm_device *dev,
9280 struct drm_crtc *crtc,
9281 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009282 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009283 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009284 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009285{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009286 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009287 u32 flip_mask;
9288 int ret;
9289
Daniel Vetter6d90c952012-04-26 23:28:05 +02009290 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009291 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009292 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009293
9294 if (intel_crtc->plane)
9295 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9296 else
9297 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009298 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9299 intel_ring_emit(ring, MI_NOOP);
9300 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
9301 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9302 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009303 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009304 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009305
Chris Wilsone7d841c2012-12-03 11:36:30 +00009306 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009307 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009308 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009309}
9310
9311static int intel_gen4_queue_flip(struct drm_device *dev,
9312 struct drm_crtc *crtc,
9313 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009314 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009315 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009316 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009317{
9318 struct drm_i915_private *dev_priv = dev->dev_private;
9319 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9320 uint32_t pf, pipesrc;
9321 int ret;
9322
Daniel Vetter6d90c952012-04-26 23:28:05 +02009323 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009324 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009325 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009326
9327 /* i965+ uses the linear or tiled offsets from the
9328 * Display Registers (which do not change across a page-flip)
9329 * so we need only reprogram the base address.
9330 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02009331 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9332 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9333 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009334 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +02009335 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009336
9337 /* XXX Enabling the panel-fitter across page-flip is so far
9338 * untested on non-native modes, so ignore it for now.
9339 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
9340 */
9341 pf = 0;
9342 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009343 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009344
9345 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009346 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009347 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009348}
9349
9350static int intel_gen6_queue_flip(struct drm_device *dev,
9351 struct drm_crtc *crtc,
9352 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009353 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009354 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009355 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009356{
9357 struct drm_i915_private *dev_priv = dev->dev_private;
9358 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9359 uint32_t pf, pipesrc;
9360 int ret;
9361
Daniel Vetter6d90c952012-04-26 23:28:05 +02009362 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009363 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009364 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009365
Daniel Vetter6d90c952012-04-26 23:28:05 +02009366 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9367 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9368 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009369 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009370
Chris Wilson99d9acd2012-04-17 20:37:00 +01009371 /* Contrary to the suggestions in the documentation,
9372 * "Enable Panel Fitter" does not seem to be required when page
9373 * flipping with a non-native mode, and worse causes a normal
9374 * modeset to fail.
9375 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
9376 */
9377 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009378 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009379 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009380
9381 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009382 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009383 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009384}
9385
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009386static int intel_gen7_queue_flip(struct drm_device *dev,
9387 struct drm_crtc *crtc,
9388 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009389 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009390 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009391 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009392{
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009393 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009394 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01009395 int len, ret;
9396
Robin Schroereba905b2014-05-18 02:24:50 +02009397 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009398 case PLANE_A:
9399 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
9400 break;
9401 case PLANE_B:
9402 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
9403 break;
9404 case PLANE_C:
9405 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
9406 break;
9407 default:
9408 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009409 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009410 }
9411
Chris Wilsonffe74d72013-08-26 20:58:12 +01009412 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +01009413 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +01009414 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +01009415 /*
9416 * On Gen 8, SRM is now taking an extra dword to accommodate
9417 * 48bits addresses, and we need a NOOP for the batch size to
9418 * stay even.
9419 */
9420 if (IS_GEN8(dev))
9421 len += 2;
9422 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009423
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009424 /*
9425 * BSpec MI_DISPLAY_FLIP for IVB:
9426 * "The full packet must be contained within the same cache line."
9427 *
9428 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
9429 * cacheline, if we ever start emitting more commands before
9430 * the MI_DISPLAY_FLIP we may need to first emit everything else,
9431 * then do the cacheline alignment, and finally emit the
9432 * MI_DISPLAY_FLIP.
9433 */
9434 ret = intel_ring_cacheline_align(ring);
9435 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009436 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009437
Chris Wilsonffe74d72013-08-26 20:58:12 +01009438 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009439 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009440 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009441
Chris Wilsonffe74d72013-08-26 20:58:12 +01009442 /* Unmask the flip-done completion message. Note that the bspec says that
9443 * we should do this for both the BCS and RCS, and that we must not unmask
9444 * more than one flip event at any time (or ensure that one flip message
9445 * can be sent by waiting for flip-done prior to queueing new flips).
9446 * Experimentation says that BCS works despite DERRMR masking all
9447 * flip-done completion events and that unmasking all planes at once
9448 * for the RCS also doesn't appear to drop events. Setting the DERRMR
9449 * to zero does lead to lockups within MI_DISPLAY_FLIP.
9450 */
9451 if (ring->id == RCS) {
9452 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
9453 intel_ring_emit(ring, DERRMR);
9454 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
9455 DERRMR_PIPEB_PRI_FLIP_DONE |
9456 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +01009457 if (IS_GEN8(dev))
9458 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
9459 MI_SRM_LRM_GLOBAL_GTT);
9460 else
9461 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
9462 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +01009463 intel_ring_emit(ring, DERRMR);
9464 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +01009465 if (IS_GEN8(dev)) {
9466 intel_ring_emit(ring, 0);
9467 intel_ring_emit(ring, MI_NOOP);
9468 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009469 }
9470
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009471 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009472 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009473 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009474 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00009475
9476 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009477 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009478 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009479}
9480
Sourab Gupta84c33a62014-06-02 16:47:17 +05309481static bool use_mmio_flip(struct intel_engine_cs *ring,
9482 struct drm_i915_gem_object *obj)
9483{
9484 /*
9485 * This is not being used for older platforms, because
9486 * non-availability of flip done interrupt forces us to use
9487 * CS flips. Older platforms derive flip done using some clever
9488 * tricks involving the flip_pending status bits and vblank irqs.
9489 * So using MMIO flips there would disrupt this mechanism.
9490 */
9491
Chris Wilson8e09bf82014-07-08 10:40:30 +01009492 if (ring == NULL)
9493 return true;
9494
Sourab Gupta84c33a62014-06-02 16:47:17 +05309495 if (INTEL_INFO(ring->dev)->gen < 5)
9496 return false;
9497
9498 if (i915.use_mmio_flip < 0)
9499 return false;
9500 else if (i915.use_mmio_flip > 0)
9501 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +01009502 else if (i915.enable_execlists)
9503 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +05309504 else
9505 return ring != obj->ring;
9506}
9507
9508static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
9509{
9510 struct drm_device *dev = intel_crtc->base.dev;
9511 struct drm_i915_private *dev_priv = dev->dev_private;
9512 struct intel_framebuffer *intel_fb =
9513 to_intel_framebuffer(intel_crtc->base.primary->fb);
9514 struct drm_i915_gem_object *obj = intel_fb->obj;
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009515 bool atomic_update;
9516 u32 start_vbl_count;
Sourab Gupta84c33a62014-06-02 16:47:17 +05309517 u32 dspcntr;
9518 u32 reg;
9519
9520 intel_mark_page_flip_active(intel_crtc);
9521
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009522 atomic_update = intel_pipe_update_start(intel_crtc, &start_vbl_count);
9523
Sourab Gupta84c33a62014-06-02 16:47:17 +05309524 reg = DSPCNTR(intel_crtc->plane);
9525 dspcntr = I915_READ(reg);
9526
Damien Lespiauc5d97472014-10-25 00:11:11 +01009527 if (obj->tiling_mode != I915_TILING_NONE)
9528 dspcntr |= DISPPLANE_TILED;
9529 else
9530 dspcntr &= ~DISPPLANE_TILED;
9531
Sourab Gupta84c33a62014-06-02 16:47:17 +05309532 I915_WRITE(reg, dspcntr);
9533
9534 I915_WRITE(DSPSURF(intel_crtc->plane),
9535 intel_crtc->unpin_work->gtt_offset);
9536 POSTING_READ(DSPSURF(intel_crtc->plane));
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009537
9538 if (atomic_update)
9539 intel_pipe_update_end(intel_crtc, start_vbl_count);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309540}
9541
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009542static void intel_mmio_flip_work_func(struct work_struct *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +05309543{
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009544 struct intel_crtc *intel_crtc =
9545 container_of(work, struct intel_crtc, mmio_flip.work);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309546 struct intel_engine_cs *ring;
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +02009547 uint32_t seqno;
Sourab Gupta84c33a62014-06-02 16:47:17 +05309548
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +02009549 seqno = intel_crtc->mmio_flip.seqno;
9550 ring = intel_crtc->mmio_flip.ring;
Sourab Gupta84c33a62014-06-02 16:47:17 +05309551
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +02009552 if (seqno)
9553 WARN_ON(__i915_wait_seqno(ring, seqno,
9554 intel_crtc->reset_counter,
9555 false, NULL, NULL) != 0);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309556
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009557 intel_do_mmio_flip(intel_crtc);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309558}
9559
9560static int intel_queue_mmio_flip(struct drm_device *dev,
9561 struct drm_crtc *crtc,
9562 struct drm_framebuffer *fb,
9563 struct drm_i915_gem_object *obj,
9564 struct intel_engine_cs *ring,
9565 uint32_t flags)
9566{
Sourab Gupta84c33a62014-06-02 16:47:17 +05309567 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309568
Sourab Gupta84c33a62014-06-02 16:47:17 +05309569 intel_crtc->mmio_flip.seqno = obj->last_write_seqno;
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +02009570 intel_crtc->mmio_flip.ring = obj->ring;
Sourab Gupta84c33a62014-06-02 16:47:17 +05309571
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +02009572 schedule_work(&intel_crtc->mmio_flip.work);
9573
Sourab Gupta84c33a62014-06-02 16:47:17 +05309574 return 0;
9575}
9576
Damien Lespiau830c81d2014-11-13 17:51:46 +00009577static int intel_gen9_queue_flip(struct drm_device *dev,
9578 struct drm_crtc *crtc,
9579 struct drm_framebuffer *fb,
9580 struct drm_i915_gem_object *obj,
9581 struct intel_engine_cs *ring,
9582 uint32_t flags)
9583{
9584 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9585 uint32_t plane = 0, stride;
9586 int ret;
9587
9588 switch(intel_crtc->pipe) {
9589 case PIPE_A:
9590 plane = MI_DISPLAY_FLIP_SKL_PLANE_1_A;
9591 break;
9592 case PIPE_B:
9593 plane = MI_DISPLAY_FLIP_SKL_PLANE_1_B;
9594 break;
9595 case PIPE_C:
9596 plane = MI_DISPLAY_FLIP_SKL_PLANE_1_C;
9597 break;
9598 default:
9599 WARN_ONCE(1, "unknown plane in flip command\n");
9600 return -ENODEV;
9601 }
9602
9603 switch (obj->tiling_mode) {
9604 case I915_TILING_NONE:
9605 stride = fb->pitches[0] >> 6;
9606 break;
9607 case I915_TILING_X:
9608 stride = fb->pitches[0] >> 9;
9609 break;
9610 default:
9611 WARN_ONCE(1, "unknown tiling in flip command\n");
9612 return -ENODEV;
9613 }
9614
9615 ret = intel_ring_begin(ring, 10);
9616 if (ret)
9617 return ret;
9618
9619 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
9620 intel_ring_emit(ring, DERRMR);
9621 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
9622 DERRMR_PIPEB_PRI_FLIP_DONE |
9623 DERRMR_PIPEC_PRI_FLIP_DONE));
9624 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
9625 MI_SRM_LRM_GLOBAL_GTT);
9626 intel_ring_emit(ring, DERRMR);
9627 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
9628 intel_ring_emit(ring, 0);
9629
9630 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane);
9631 intel_ring_emit(ring, stride << 6 | obj->tiling_mode);
9632 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
9633
9634 intel_mark_page_flip_active(intel_crtc);
9635 __intel_ring_advance(ring);
9636
9637 return 0;
9638}
9639
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009640static int intel_default_queue_flip(struct drm_device *dev,
9641 struct drm_crtc *crtc,
9642 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009643 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009644 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009645 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009646{
9647 return -ENODEV;
9648}
9649
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009650static bool __intel_pageflip_stall_check(struct drm_device *dev,
9651 struct drm_crtc *crtc)
9652{
9653 struct drm_i915_private *dev_priv = dev->dev_private;
9654 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9655 struct intel_unpin_work *work = intel_crtc->unpin_work;
9656 u32 addr;
9657
9658 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
9659 return true;
9660
9661 if (!work->enable_stall_check)
9662 return false;
9663
9664 if (work->flip_ready_vblank == 0) {
9665 if (work->flip_queued_ring &&
9666 !i915_seqno_passed(work->flip_queued_ring->get_seqno(work->flip_queued_ring, true),
9667 work->flip_queued_seqno))
9668 return false;
9669
9670 work->flip_ready_vblank = drm_vblank_count(dev, intel_crtc->pipe);
9671 }
9672
9673 if (drm_vblank_count(dev, intel_crtc->pipe) - work->flip_ready_vblank < 3)
9674 return false;
9675
9676 /* Potential stall - if we see that the flip has happened,
9677 * assume a missed interrupt. */
9678 if (INTEL_INFO(dev)->gen >= 4)
9679 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
9680 else
9681 addr = I915_READ(DSPADDR(intel_crtc->plane));
9682
9683 /* There is a potential issue here with a false positive after a flip
9684 * to the same address. We could address this by checking for a
9685 * non-incrementing frame counter.
9686 */
9687 return addr == work->gtt_offset;
9688}
9689
9690void intel_check_page_flip(struct drm_device *dev, int pipe)
9691{
9692 struct drm_i915_private *dev_priv = dev->dev_private;
9693 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9694 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterf3260382014-09-15 14:55:23 +02009695
9696 WARN_ON(!in_irq());
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009697
9698 if (crtc == NULL)
9699 return;
9700
Daniel Vetterf3260382014-09-15 14:55:23 +02009701 spin_lock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009702 if (intel_crtc->unpin_work && __intel_pageflip_stall_check(dev, crtc)) {
9703 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
9704 intel_crtc->unpin_work->flip_queued_vblank, drm_vblank_count(dev, pipe));
9705 page_flip_completed(intel_crtc);
9706 }
Daniel Vetterf3260382014-09-15 14:55:23 +02009707 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009708}
9709
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009710static int intel_crtc_page_flip(struct drm_crtc *crtc,
9711 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009712 struct drm_pending_vblank_event *event,
9713 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009714{
9715 struct drm_device *dev = crtc->dev;
9716 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -07009717 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -07009718 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009719 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettera071fa02014-06-18 23:28:09 +02009720 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009721 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009722 struct intel_engine_cs *ring;
Chris Wilson52e68632010-08-08 10:15:59 +01009723 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009724
Matt Roper2ff8fde2014-07-08 07:50:07 -07009725 /*
9726 * drm_mode_page_flip_ioctl() should already catch this, but double
9727 * check to be safe. In the future we may enable pageflipping from
9728 * a disabled primary plane.
9729 */
9730 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
9731 return -EBUSY;
9732
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009733 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -07009734 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009735 return -EINVAL;
9736
9737 /*
9738 * TILEOFF/LINOFF registers can't be changed via MI display flips.
9739 * Note that pitch changes could also affect these register.
9740 */
9741 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -07009742 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
9743 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009744 return -EINVAL;
9745
Chris Wilsonf900db42014-02-20 09:26:13 +00009746 if (i915_terminally_wedged(&dev_priv->gpu_error))
9747 goto out_hang;
9748
Daniel Vetterb14c5672013-09-19 12:18:32 +02009749 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009750 if (work == NULL)
9751 return -ENOMEM;
9752
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009753 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009754 work->crtc = crtc;
Matt Roper2ff8fde2014-07-08 07:50:07 -07009755 work->old_fb_obj = intel_fb_obj(old_fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009756 INIT_WORK(&work->work, intel_unpin_work_fn);
9757
Daniel Vetter87b6b102014-05-15 15:33:46 +02009758 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009759 if (ret)
9760 goto free_work;
9761
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009762 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009763 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009764 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009765 /* Before declaring the flip queue wedged, check if
9766 * the hardware completed the operation behind our backs.
9767 */
9768 if (__intel_pageflip_stall_check(dev, crtc)) {
9769 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
9770 page_flip_completed(intel_crtc);
9771 } else {
9772 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009773 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +01009774
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009775 drm_crtc_vblank_put(crtc);
9776 kfree(work);
9777 return -EBUSY;
9778 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009779 }
9780 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009781 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009782
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009783 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
9784 flush_workqueue(dev_priv->wq);
9785
Chris Wilson79158102012-05-23 11:13:58 +01009786 ret = i915_mutex_lock_interruptible(dev);
9787 if (ret)
9788 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009789
Jesse Barnes75dfca82010-02-10 15:09:44 -08009790 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00009791 drm_gem_object_reference(&work->old_fb_obj->base);
9792 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009793
Matt Roperf4510a22014-04-01 15:22:40 -07009794 crtc->primary->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01009795
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009796 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009797
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009798 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02009799 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009800
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009801 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Daniel Vettera071fa02014-06-18 23:28:09 +02009802 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009803
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009804 if (IS_VALLEYVIEW(dev)) {
9805 ring = &dev_priv->ring[BCS];
Chris Wilson8e09bf82014-07-08 10:40:30 +01009806 if (obj->tiling_mode != work->old_fb_obj->tiling_mode)
9807 /* vlv: DISPLAY_FLIP fails to change tiling */
9808 ring = NULL;
Chris Wilson2a92d5b2014-07-08 10:40:29 +01009809 } else if (IS_IVYBRIDGE(dev)) {
9810 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009811 } else if (INTEL_INFO(dev)->gen >= 7) {
9812 ring = obj->ring;
9813 if (ring == NULL || ring->id != RCS)
9814 ring = &dev_priv->ring[BCS];
9815 } else {
9816 ring = &dev_priv->ring[RCS];
9817 }
9818
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00009819 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009820 if (ret)
9821 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009822
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009823 work->gtt_offset =
9824 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset;
9825
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009826 if (use_mmio_flip(ring, obj)) {
Sourab Gupta84c33a62014-06-02 16:47:17 +05309827 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
9828 page_flip_flags);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009829 if (ret)
9830 goto cleanup_unpin;
9831
9832 work->flip_queued_seqno = obj->last_write_seqno;
9833 work->flip_queued_ring = obj->ring;
9834 } else {
Sourab Gupta84c33a62014-06-02 16:47:17 +05309835 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, ring,
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009836 page_flip_flags);
9837 if (ret)
9838 goto cleanup_unpin;
9839
9840 work->flip_queued_seqno = intel_ring_get_seqno(ring);
9841 work->flip_queued_ring = ring;
9842 }
9843
9844 work->flip_queued_vblank = drm_vblank_count(dev, intel_crtc->pipe);
9845 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009846
Daniel Vettera071fa02014-06-18 23:28:09 +02009847 i915_gem_track_fb(work->old_fb_obj, obj,
9848 INTEL_FRONTBUFFER_PRIMARY(pipe));
9849
Chris Wilson7782de32011-07-08 12:22:41 +01009850 intel_disable_fbc(dev);
Daniel Vetterf99d7062014-06-19 16:01:59 +02009851 intel_frontbuffer_flip_prepare(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009852 mutex_unlock(&dev->struct_mutex);
9853
Jesse Barnese5510fa2010-07-01 16:48:37 -07009854 trace_i915_flip_request(intel_crtc->plane, obj);
9855
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009856 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01009857
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009858cleanup_unpin:
9859 intel_unpin_fb_obj(obj);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009860cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009861 atomic_dec(&intel_crtc->unpin_work_count);
Matt Roperf4510a22014-04-01 15:22:40 -07009862 crtc->primary->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00009863 drm_gem_object_unreference(&work->old_fb_obj->base);
9864 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01009865 mutex_unlock(&dev->struct_mutex);
9866
Chris Wilson79158102012-05-23 11:13:58 +01009867cleanup:
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009868 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +01009869 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009870 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +01009871
Daniel Vetter87b6b102014-05-15 15:33:46 +02009872 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009873free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01009874 kfree(work);
9875
Chris Wilsonf900db42014-02-20 09:26:13 +00009876 if (ret == -EIO) {
9877out_hang:
9878 intel_crtc_wait_for_pending_flips(crtc);
9879 ret = intel_pipe_set_base(crtc, crtc->x, crtc->y, fb);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +01009880 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009881 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +02009882 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009883 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +01009884 }
Chris Wilsonf900db42014-02-20 09:26:13 +00009885 }
Chris Wilson96b099f2010-06-07 14:03:04 +01009886 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009887}
9888
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009889static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009890 .mode_set_base_atomic = intel_pipe_set_base_atomic,
9891 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009892};
9893
Daniel Vetter9a935852012-07-05 22:34:27 +02009894/**
9895 * intel_modeset_update_staged_output_state
9896 *
9897 * Updates the staged output configuration state, e.g. after we've read out the
9898 * current hw state.
9899 */
9900static void intel_modeset_update_staged_output_state(struct drm_device *dev)
9901{
Ville Syrjälä76688512014-01-10 11:28:06 +02009902 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009903 struct intel_encoder *encoder;
9904 struct intel_connector *connector;
9905
9906 list_for_each_entry(connector, &dev->mode_config.connector_list,
9907 base.head) {
9908 connector->new_encoder =
9909 to_intel_encoder(connector->base.encoder);
9910 }
9911
Damien Lespiaub2784e12014-08-05 11:29:37 +01009912 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009913 encoder->new_crtc =
9914 to_intel_crtc(encoder->base.crtc);
9915 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009916
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009917 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009918 crtc->new_enabled = crtc->base.enabled;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009919
9920 if (crtc->new_enabled)
9921 crtc->new_config = &crtc->config;
9922 else
9923 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +02009924 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009925}
9926
9927/**
9928 * intel_modeset_commit_output_state
9929 *
9930 * This function copies the stage display pipe configuration to the real one.
9931 */
9932static void intel_modeset_commit_output_state(struct drm_device *dev)
9933{
Ville Syrjälä76688512014-01-10 11:28:06 +02009934 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009935 struct intel_encoder *encoder;
9936 struct intel_connector *connector;
9937
9938 list_for_each_entry(connector, &dev->mode_config.connector_list,
9939 base.head) {
9940 connector->base.encoder = &connector->new_encoder->base;
9941 }
9942
Damien Lespiaub2784e12014-08-05 11:29:37 +01009943 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009944 encoder->base.crtc = &encoder->new_crtc->base;
9945 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009946
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009947 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009948 crtc->base.enabled = crtc->new_enabled;
9949 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009950}
9951
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009952static void
Robin Schroereba905b2014-05-18 02:24:50 +02009953connected_sink_compute_bpp(struct intel_connector *connector,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009954 struct intel_crtc_config *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009955{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009956 int bpp = pipe_config->pipe_bpp;
9957
9958 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
9959 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03009960 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009961
9962 /* Don't use an invalid EDID bpc value */
9963 if (connector->base.display_info.bpc &&
9964 connector->base.display_info.bpc * 3 < bpp) {
9965 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
9966 bpp, connector->base.display_info.bpc*3);
9967 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
9968 }
9969
9970 /* Clamp bpp to 8 on screens without EDID 1.4 */
9971 if (connector->base.display_info.bpc == 0 && bpp > 24) {
9972 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
9973 bpp);
9974 pipe_config->pipe_bpp = 24;
9975 }
9976}
9977
9978static int
9979compute_baseline_pipe_bpp(struct intel_crtc *crtc,
9980 struct drm_framebuffer *fb,
9981 struct intel_crtc_config *pipe_config)
9982{
9983 struct drm_device *dev = crtc->base.dev;
9984 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009985 int bpp;
9986
Daniel Vetterd42264b2013-03-28 16:38:08 +01009987 switch (fb->pixel_format) {
9988 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009989 bpp = 8*3; /* since we go through a colormap */
9990 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009991 case DRM_FORMAT_XRGB1555:
9992 case DRM_FORMAT_ARGB1555:
9993 /* checked in intel_framebuffer_init already */
9994 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
9995 return -EINVAL;
9996 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009997 bpp = 6*3; /* min is 18bpp */
9998 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009999 case DRM_FORMAT_XBGR8888:
10000 case DRM_FORMAT_ABGR8888:
10001 /* checked in intel_framebuffer_init already */
10002 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
10003 return -EINVAL;
10004 case DRM_FORMAT_XRGB8888:
10005 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010006 bpp = 8*3;
10007 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +010010008 case DRM_FORMAT_XRGB2101010:
10009 case DRM_FORMAT_ARGB2101010:
10010 case DRM_FORMAT_XBGR2101010:
10011 case DRM_FORMAT_ABGR2101010:
10012 /* checked in intel_framebuffer_init already */
10013 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +010010014 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010015 bpp = 10*3;
10016 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +010010017 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010018 default:
10019 DRM_DEBUG_KMS("unsupported depth\n");
10020 return -EINVAL;
10021 }
10022
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010023 pipe_config->pipe_bpp = bpp;
10024
10025 /* Clamp display bpp to EDID value */
10026 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010027 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +020010028 if (!connector->new_encoder ||
10029 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010030 continue;
10031
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010032 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010033 }
10034
10035 return bpp;
10036}
10037
Daniel Vetter644db712013-09-19 14:53:58 +020010038static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
10039{
10040 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
10041 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010010042 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020010043 mode->crtc_hdisplay, mode->crtc_hsync_start,
10044 mode->crtc_hsync_end, mode->crtc_htotal,
10045 mode->crtc_vdisplay, mode->crtc_vsync_start,
10046 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
10047}
10048
Daniel Vetterc0b03412013-05-28 12:05:54 +020010049static void intel_dump_pipe_config(struct intel_crtc *crtc,
10050 struct intel_crtc_config *pipe_config,
10051 const char *context)
10052{
10053 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
10054 context, pipe_name(crtc->pipe));
10055
10056 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
10057 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
10058 pipe_config->pipe_bpp, pipe_config->dither);
10059 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
10060 pipe_config->has_pch_encoder,
10061 pipe_config->fdi_lanes,
10062 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
10063 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
10064 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010065 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
10066 pipe_config->has_dp_encoder,
10067 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
10068 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
10069 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010070
10071 DRM_DEBUG_KMS("dp: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
10072 pipe_config->has_dp_encoder,
10073 pipe_config->dp_m2_n2.gmch_m,
10074 pipe_config->dp_m2_n2.gmch_n,
10075 pipe_config->dp_m2_n2.link_m,
10076 pipe_config->dp_m2_n2.link_n,
10077 pipe_config->dp_m2_n2.tu);
10078
Daniel Vetter55072d12014-11-20 16:10:28 +010010079 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
10080 pipe_config->has_audio,
10081 pipe_config->has_infoframe);
10082
Daniel Vetterc0b03412013-05-28 12:05:54 +020010083 DRM_DEBUG_KMS("requested mode:\n");
10084 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
10085 DRM_DEBUG_KMS("adjusted mode:\n");
10086 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
Daniel Vetter644db712013-09-19 14:53:58 +020010087 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030010088 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010089 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
10090 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010091 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
10092 pipe_config->gmch_pfit.control,
10093 pipe_config->gmch_pfit.pgm_ratios,
10094 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010095 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020010096 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010097 pipe_config->pch_pfit.size,
10098 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010099 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030010100 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010101}
10102
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010103static bool encoders_cloneable(const struct intel_encoder *a,
10104 const struct intel_encoder *b)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010105{
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010106 /* masks could be asymmetric, so check both ways */
10107 return a == b || (a->cloneable & (1 << b->type) &&
10108 b->cloneable & (1 << a->type));
10109}
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010110
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010111static bool check_single_encoder_cloning(struct intel_crtc *crtc,
10112 struct intel_encoder *encoder)
10113{
10114 struct drm_device *dev = crtc->base.dev;
10115 struct intel_encoder *source_encoder;
10116
Damien Lespiaub2784e12014-08-05 11:29:37 +010010117 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010118 if (source_encoder->new_crtc != crtc)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010119 continue;
10120
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010121 if (!encoders_cloneable(encoder, source_encoder))
10122 return false;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010123 }
10124
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010125 return true;
10126}
10127
10128static bool check_encoder_cloning(struct intel_crtc *crtc)
10129{
10130 struct drm_device *dev = crtc->base.dev;
10131 struct intel_encoder *encoder;
10132
Damien Lespiaub2784e12014-08-05 11:29:37 +010010133 for_each_intel_encoder(dev, encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010134 if (encoder->new_crtc != crtc)
10135 continue;
10136
10137 if (!check_single_encoder_cloning(crtc, encoder))
10138 return false;
10139 }
10140
10141 return true;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010142}
10143
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010144static struct intel_crtc_config *
10145intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010146 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010147 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +020010148{
10149 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +020010150 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010151 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +010010152 int plane_bpp, ret = -EINVAL;
10153 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020010154
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010155 if (!check_encoder_cloning(to_intel_crtc(crtc))) {
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010156 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
10157 return ERR_PTR(-EINVAL);
10158 }
10159
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010160 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10161 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020010162 return ERR_PTR(-ENOMEM);
10163
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010164 drm_mode_copy(&pipe_config->adjusted_mode, mode);
10165 drm_mode_copy(&pipe_config->requested_mode, mode);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010166
Daniel Vettere143a212013-07-04 12:01:15 +020010167 pipe_config->cpu_transcoder =
10168 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010169 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010170
Imre Deak2960bc92013-07-30 13:36:32 +030010171 /*
10172 * Sanitize sync polarity flags based on requested ones. If neither
10173 * positive or negative polarity is requested, treat this as meaning
10174 * negative polarity.
10175 */
10176 if (!(pipe_config->adjusted_mode.flags &
10177 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
10178 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
10179
10180 if (!(pipe_config->adjusted_mode.flags &
10181 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
10182 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
10183
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010184 /* Compute a starting value for pipe_config->pipe_bpp taking the source
10185 * plane pixel format and any sink constraints into account. Returns the
10186 * source plane bpp so that dithering can be selected on mismatches
10187 * after encoders and crtc also have had their say. */
10188 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
10189 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010190 if (plane_bpp < 0)
10191 goto fail;
10192
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010193 /*
10194 * Determine the real pipe dimensions. Note that stereo modes can
10195 * increase the actual pipe size due to the frame doubling and
10196 * insertion of additional space for blanks between the frame. This
10197 * is stored in the crtc timings. We use the requested mode to do this
10198 * computation to clearly distinguish it from the adjusted mode, which
10199 * can be changed by the connectors in the below retry loop.
10200 */
10201 drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
10202 pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
10203 pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
10204
Daniel Vettere29c22c2013-02-21 00:00:16 +010010205encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020010206 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020010207 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020010208 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010209
Daniel Vetter135c81b2013-07-21 21:37:09 +020010210 /* Fill in default crtc timings, allow encoders to overwrite them. */
Damien Lespiau6ce70f52013-09-25 16:45:38 +010010211 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020010212
Daniel Vetter7758a112012-07-08 19:40:39 +020010213 /* Pass our mode to the connectors and the CRTC to give them a chance to
10214 * adjust it according to limitations or connector properties, and also
10215 * a chance to reject the mode entirely.
10216 */
Damien Lespiaub2784e12014-08-05 11:29:37 +010010217 for_each_intel_encoder(dev, encoder) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010218
10219 if (&encoder->new_crtc->base != crtc)
10220 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +010010221
Daniel Vetterefea6e82013-07-21 21:36:59 +020010222 if (!(encoder->compute_config(encoder, pipe_config))) {
10223 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020010224 goto fail;
10225 }
10226 }
10227
Daniel Vetterff9a6752013-06-01 17:16:21 +020010228 /* Set default port clock if not overwritten by the encoder. Needs to be
10229 * done afterwards in case the encoder adjusts the mode. */
10230 if (!pipe_config->port_clock)
Damien Lespiau241bfc32013-09-25 16:45:37 +010010231 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
10232 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010233
Daniel Vettera43f6e02013-06-07 23:10:32 +020010234 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010235 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010236 DRM_DEBUG_KMS("CRTC fixup failed\n");
10237 goto fail;
10238 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010010239
10240 if (ret == RETRY) {
10241 if (WARN(!retry, "loop in pipe configuration computation\n")) {
10242 ret = -EINVAL;
10243 goto fail;
10244 }
10245
10246 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
10247 retry = false;
10248 goto encoder_retry;
10249 }
10250
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010251 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
10252 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
10253 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
10254
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010255 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +020010256fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010257 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010258 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +020010259}
10260
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010261/* Computes which crtcs are affected and sets the relevant bits in the mask. For
10262 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
10263static void
10264intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
10265 unsigned *prepare_pipes, unsigned *disable_pipes)
10266{
10267 struct intel_crtc *intel_crtc;
10268 struct drm_device *dev = crtc->dev;
10269 struct intel_encoder *encoder;
10270 struct intel_connector *connector;
10271 struct drm_crtc *tmp_crtc;
10272
10273 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
10274
10275 /* Check which crtcs have changed outputs connected to them, these need
10276 * to be part of the prepare_pipes mask. We don't (yet) support global
10277 * modeset across multiple crtcs, so modeset_pipes will only have one
10278 * bit set at most. */
10279 list_for_each_entry(connector, &dev->mode_config.connector_list,
10280 base.head) {
10281 if (connector->base.encoder == &connector->new_encoder->base)
10282 continue;
10283
10284 if (connector->base.encoder) {
10285 tmp_crtc = connector->base.encoder->crtc;
10286
10287 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10288 }
10289
10290 if (connector->new_encoder)
10291 *prepare_pipes |=
10292 1 << connector->new_encoder->new_crtc->pipe;
10293 }
10294
Damien Lespiaub2784e12014-08-05 11:29:37 +010010295 for_each_intel_encoder(dev, encoder) {
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010296 if (encoder->base.crtc == &encoder->new_crtc->base)
10297 continue;
10298
10299 if (encoder->base.crtc) {
10300 tmp_crtc = encoder->base.crtc;
10301
10302 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10303 }
10304
10305 if (encoder->new_crtc)
10306 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
10307 }
10308
Ville Syrjälä76688512014-01-10 11:28:06 +020010309 /* Check for pipes that will be enabled/disabled ... */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010310 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010311 if (intel_crtc->base.enabled == intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010312 continue;
10313
Ville Syrjälä76688512014-01-10 11:28:06 +020010314 if (!intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010315 *disable_pipes |= 1 << intel_crtc->pipe;
Ville Syrjälä76688512014-01-10 11:28:06 +020010316 else
10317 *prepare_pipes |= 1 << intel_crtc->pipe;
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010318 }
10319
10320
10321 /* set_mode is also used to update properties on life display pipes. */
10322 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä76688512014-01-10 11:28:06 +020010323 if (intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010324 *prepare_pipes |= 1 << intel_crtc->pipe;
10325
Daniel Vetterb6c51642013-04-12 18:48:43 +020010326 /*
10327 * For simplicity do a full modeset on any pipe where the output routing
10328 * changed. We could be more clever, but that would require us to be
10329 * more careful with calling the relevant encoder->mode_set functions.
10330 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010331 if (*prepare_pipes)
10332 *modeset_pipes = *prepare_pipes;
10333
10334 /* ... and mask these out. */
10335 *modeset_pipes &= ~(*disable_pipes);
10336 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +020010337
10338 /*
10339 * HACK: We don't (yet) fully support global modesets. intel_set_config
10340 * obies this rule, but the modeset restore mode of
10341 * intel_modeset_setup_hw_state does not.
10342 */
10343 *modeset_pipes &= 1 << intel_crtc->pipe;
10344 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +020010345
10346 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
10347 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010348}
10349
Daniel Vetterea9d7582012-07-10 10:42:52 +020010350static bool intel_crtc_in_use(struct drm_crtc *crtc)
10351{
10352 struct drm_encoder *encoder;
10353 struct drm_device *dev = crtc->dev;
10354
10355 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
10356 if (encoder->crtc == crtc)
10357 return true;
10358
10359 return false;
10360}
10361
10362static void
10363intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
10364{
Daniel Vetterba41c0de2014-11-03 15:04:55 +010010365 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterea9d7582012-07-10 10:42:52 +020010366 struct intel_encoder *intel_encoder;
10367 struct intel_crtc *intel_crtc;
10368 struct drm_connector *connector;
10369
Daniel Vetterba41c0de2014-11-03 15:04:55 +010010370 intel_shared_dpll_commit(dev_priv);
10371
Damien Lespiaub2784e12014-08-05 11:29:37 +010010372 for_each_intel_encoder(dev, intel_encoder) {
Daniel Vetterea9d7582012-07-10 10:42:52 +020010373 if (!intel_encoder->base.crtc)
10374 continue;
10375
10376 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
10377
10378 if (prepare_pipes & (1 << intel_crtc->pipe))
10379 intel_encoder->connectors_active = false;
10380 }
10381
10382 intel_modeset_commit_output_state(dev);
10383
Ville Syrjälä76688512014-01-10 11:28:06 +020010384 /* Double check state. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010385 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010386 WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010387 WARN_ON(intel_crtc->new_config &&
10388 intel_crtc->new_config != &intel_crtc->config);
10389 WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010390 }
10391
10392 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
10393 if (!connector->encoder || !connector->encoder->crtc)
10394 continue;
10395
10396 intel_crtc = to_intel_crtc(connector->encoder->crtc);
10397
10398 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +020010399 struct drm_property *dpms_property =
10400 dev->mode_config.dpms_property;
10401
Daniel Vetterea9d7582012-07-10 10:42:52 +020010402 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -050010403 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +020010404 dpms_property,
10405 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010406
10407 intel_encoder = to_intel_encoder(connector->encoder);
10408 intel_encoder->connectors_active = true;
10409 }
10410 }
10411
10412}
10413
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010414static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010415{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010416 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010417
10418 if (clock1 == clock2)
10419 return true;
10420
10421 if (!clock1 || !clock2)
10422 return false;
10423
10424 diff = abs(clock1 - clock2);
10425
10426 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
10427 return true;
10428
10429 return false;
10430}
10431
Daniel Vetter25c5b262012-07-08 22:08:04 +020010432#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
10433 list_for_each_entry((intel_crtc), \
10434 &(dev)->mode_config.crtc_list, \
10435 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020010436 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020010437
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010438static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010439intel_pipe_config_compare(struct drm_device *dev,
10440 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010441 struct intel_crtc_config *pipe_config)
10442{
Daniel Vetter66e985c2013-06-05 13:34:20 +020010443#define PIPE_CONF_CHECK_X(name) \
10444 if (current_config->name != pipe_config->name) { \
10445 DRM_ERROR("mismatch in " #name " " \
10446 "(expected 0x%08x, found 0x%08x)\n", \
10447 current_config->name, \
10448 pipe_config->name); \
10449 return false; \
10450 }
10451
Daniel Vetter08a24032013-04-19 11:25:34 +020010452#define PIPE_CONF_CHECK_I(name) \
10453 if (current_config->name != pipe_config->name) { \
10454 DRM_ERROR("mismatch in " #name " " \
10455 "(expected %i, found %i)\n", \
10456 current_config->name, \
10457 pipe_config->name); \
10458 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010010459 }
10460
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010461/* This is required for BDW+ where there is only one set of registers for
10462 * switching between high and low RR.
10463 * This macro can be used whenever a comparison has to be made between one
10464 * hw state and multiple sw state variables.
10465 */
10466#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
10467 if ((current_config->name != pipe_config->name) && \
10468 (current_config->alt_name != pipe_config->name)) { \
10469 DRM_ERROR("mismatch in " #name " " \
10470 "(expected %i or %i, found %i)\n", \
10471 current_config->name, \
10472 current_config->alt_name, \
10473 pipe_config->name); \
10474 return false; \
10475 }
10476
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010477#define PIPE_CONF_CHECK_FLAGS(name, mask) \
10478 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -070010479 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010480 "(expected %i, found %i)\n", \
10481 current_config->name & (mask), \
10482 pipe_config->name & (mask)); \
10483 return false; \
10484 }
10485
Ville Syrjälä5e550652013-09-06 23:29:07 +030010486#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
10487 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
10488 DRM_ERROR("mismatch in " #name " " \
10489 "(expected %i, found %i)\n", \
10490 current_config->name, \
10491 pipe_config->name); \
10492 return false; \
10493 }
10494
Daniel Vetterbb760062013-06-06 14:55:52 +020010495#define PIPE_CONF_QUIRK(quirk) \
10496 ((current_config->quirks | pipe_config->quirks) & (quirk))
10497
Daniel Vettereccb1402013-05-22 00:50:22 +020010498 PIPE_CONF_CHECK_I(cpu_transcoder);
10499
Daniel Vetter08a24032013-04-19 11:25:34 +020010500 PIPE_CONF_CHECK_I(has_pch_encoder);
10501 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +020010502 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
10503 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
10504 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
10505 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
10506 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +020010507
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010508 PIPE_CONF_CHECK_I(has_dp_encoder);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010509
10510 if (INTEL_INFO(dev)->gen < 8) {
10511 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
10512 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
10513 PIPE_CONF_CHECK_I(dp_m_n.link_m);
10514 PIPE_CONF_CHECK_I(dp_m_n.link_n);
10515 PIPE_CONF_CHECK_I(dp_m_n.tu);
10516
10517 if (current_config->has_drrs) {
10518 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_m);
10519 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_n);
10520 PIPE_CONF_CHECK_I(dp_m2_n2.link_m);
10521 PIPE_CONF_CHECK_I(dp_m2_n2.link_n);
10522 PIPE_CONF_CHECK_I(dp_m2_n2.tu);
10523 }
10524 } else {
10525 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_m, dp_m2_n2.gmch_m);
10526 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_n, dp_m2_n2.gmch_n);
10527 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_m, dp_m2_n2.link_m);
10528 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_n, dp_m2_n2.link_n);
10529 PIPE_CONF_CHECK_I_ALT(dp_m_n.tu, dp_m2_n2.tu);
10530 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010531
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010532 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
10533 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
10534 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
10535 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
10536 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
10537 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
10538
10539 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
10540 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
10541 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
10542 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
10543 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
10544 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
10545
Daniel Vetterc93f54c2013-06-27 19:47:19 +020010546 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b2014-04-24 23:54:47 +020010547 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020010548 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
10549 IS_VALLEYVIEW(dev))
10550 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080010551 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020010552
Daniel Vetter9ed109a2014-04-24 23:54:52 +020010553 PIPE_CONF_CHECK_I(has_audio);
10554
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010555 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10556 DRM_MODE_FLAG_INTERLACE);
10557
Daniel Vetterbb760062013-06-06 14:55:52 +020010558 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
10559 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10560 DRM_MODE_FLAG_PHSYNC);
10561 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10562 DRM_MODE_FLAG_NHSYNC);
10563 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10564 DRM_MODE_FLAG_PVSYNC);
10565 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10566 DRM_MODE_FLAG_NVSYNC);
10567 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010568
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010569 PIPE_CONF_CHECK_I(pipe_src_w);
10570 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010571
Daniel Vetter99535992014-04-13 12:00:33 +020010572 /*
10573 * FIXME: BIOS likes to set up a cloned config with lvds+external
10574 * screen. Since we don't yet re-compute the pipe config when moving
10575 * just the lvds port away to another pipe the sw tracking won't match.
10576 *
10577 * Proper atomic modesets with recomputed global state will fix this.
10578 * Until then just don't check gmch state for inherited modes.
10579 */
10580 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
10581 PIPE_CONF_CHECK_I(gmch_pfit.control);
10582 /* pfit ratios are autocomputed by the hw on gen4+ */
10583 if (INTEL_INFO(dev)->gen < 4)
10584 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
10585 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
10586 }
10587
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010588 PIPE_CONF_CHECK_I(pch_pfit.enabled);
10589 if (current_config->pch_pfit.enabled) {
10590 PIPE_CONF_CHECK_I(pch_pfit.pos);
10591 PIPE_CONF_CHECK_I(pch_pfit.size);
10592 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010593
Jesse Barnese59150d2014-01-07 13:30:45 -080010594 /* BDW+ don't expose a synchronous way to read the state */
10595 if (IS_HASWELL(dev))
10596 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010597
Ville Syrjälä282740f2013-09-04 18:30:03 +030010598 PIPE_CONF_CHECK_I(double_wide);
10599
Daniel Vetter26804af2014-06-25 22:01:55 +030010600 PIPE_CONF_CHECK_X(ddi_pll_sel);
10601
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010602 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010603 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020010604 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010605 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
10606 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030010607 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000010608 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
10609 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
10610 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010611
Ville Syrjälä42571ae2013-09-06 23:29:00 +030010612 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
10613 PIPE_CONF_CHECK_I(pipe_bpp);
10614
Jesse Barnesa9a7e982014-01-20 14:18:04 -080010615 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
10616 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030010617
Daniel Vetter66e985c2013-06-05 13:34:20 +020010618#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020010619#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010620#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010621#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030010622#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020010623#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010624
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010625 return true;
10626}
10627
Damien Lespiau08db6652014-11-04 17:06:52 +000010628static void check_wm_state(struct drm_device *dev)
10629{
10630 struct drm_i915_private *dev_priv = dev->dev_private;
10631 struct skl_ddb_allocation hw_ddb, *sw_ddb;
10632 struct intel_crtc *intel_crtc;
10633 int plane;
10634
10635 if (INTEL_INFO(dev)->gen < 9)
10636 return;
10637
10638 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
10639 sw_ddb = &dev_priv->wm.skl_hw.ddb;
10640
10641 for_each_intel_crtc(dev, intel_crtc) {
10642 struct skl_ddb_entry *hw_entry, *sw_entry;
10643 const enum pipe pipe = intel_crtc->pipe;
10644
10645 if (!intel_crtc->active)
10646 continue;
10647
10648 /* planes */
10649 for_each_plane(pipe, plane) {
10650 hw_entry = &hw_ddb.plane[pipe][plane];
10651 sw_entry = &sw_ddb->plane[pipe][plane];
10652
10653 if (skl_ddb_entry_equal(hw_entry, sw_entry))
10654 continue;
10655
10656 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
10657 "(expected (%u,%u), found (%u,%u))\n",
10658 pipe_name(pipe), plane + 1,
10659 sw_entry->start, sw_entry->end,
10660 hw_entry->start, hw_entry->end);
10661 }
10662
10663 /* cursor */
10664 hw_entry = &hw_ddb.cursor[pipe];
10665 sw_entry = &sw_ddb->cursor[pipe];
10666
10667 if (skl_ddb_entry_equal(hw_entry, sw_entry))
10668 continue;
10669
10670 DRM_ERROR("mismatch in DDB state pipe %c cursor "
10671 "(expected (%u,%u), found (%u,%u))\n",
10672 pipe_name(pipe),
10673 sw_entry->start, sw_entry->end,
10674 hw_entry->start, hw_entry->end);
10675 }
10676}
10677
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010678static void
10679check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010680{
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010681 struct intel_connector *connector;
10682
10683 list_for_each_entry(connector, &dev->mode_config.connector_list,
10684 base.head) {
10685 /* This also checks the encoder/connector hw state with the
10686 * ->get_hw_state callbacks. */
10687 intel_connector_check_state(connector);
10688
10689 WARN(&connector->new_encoder->base != connector->base.encoder,
10690 "connector's staged encoder doesn't match current encoder\n");
10691 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010692}
10693
10694static void
10695check_encoder_state(struct drm_device *dev)
10696{
10697 struct intel_encoder *encoder;
10698 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010699
Damien Lespiaub2784e12014-08-05 11:29:37 +010010700 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010701 bool enabled = false;
10702 bool active = false;
10703 enum pipe pipe, tracked_pipe;
10704
10705 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
10706 encoder->base.base.id,
Jani Nikula8e329a02014-06-03 14:56:21 +030010707 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010708
10709 WARN(&encoder->new_crtc->base != encoder->base.crtc,
10710 "encoder's stage crtc doesn't match current crtc\n");
10711 WARN(encoder->connectors_active && !encoder->base.crtc,
10712 "encoder's active_connectors set, but no crtc\n");
10713
10714 list_for_each_entry(connector, &dev->mode_config.connector_list,
10715 base.head) {
10716 if (connector->base.encoder != &encoder->base)
10717 continue;
10718 enabled = true;
10719 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
10720 active = true;
10721 }
Dave Airlie0e32b392014-05-02 14:02:48 +100010722 /*
10723 * for MST connectors if we unplug the connector is gone
10724 * away but the encoder is still connected to a crtc
10725 * until a modeset happens in response to the hotplug.
10726 */
10727 if (!enabled && encoder->base.encoder_type == DRM_MODE_ENCODER_DPMST)
10728 continue;
10729
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010730 WARN(!!encoder->base.crtc != enabled,
10731 "encoder's enabled state mismatch "
10732 "(expected %i, found %i)\n",
10733 !!encoder->base.crtc, enabled);
10734 WARN(active && !encoder->base.crtc,
10735 "active encoder with no crtc\n");
10736
10737 WARN(encoder->connectors_active != active,
10738 "encoder's computed active state doesn't match tracked active state "
10739 "(expected %i, found %i)\n", active, encoder->connectors_active);
10740
10741 active = encoder->get_hw_state(encoder, &pipe);
10742 WARN(active != encoder->connectors_active,
10743 "encoder's hw state doesn't match sw tracking "
10744 "(expected %i, found %i)\n",
10745 encoder->connectors_active, active);
10746
10747 if (!encoder->base.crtc)
10748 continue;
10749
10750 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
10751 WARN(active && pipe != tracked_pipe,
10752 "active encoder's pipe doesn't match"
10753 "(expected %i, found %i)\n",
10754 tracked_pipe, pipe);
10755
10756 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010757}
10758
10759static void
10760check_crtc_state(struct drm_device *dev)
10761{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010762 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010763 struct intel_crtc *crtc;
10764 struct intel_encoder *encoder;
10765 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010766
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010767 for_each_intel_crtc(dev, crtc) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010768 bool enabled = false;
10769 bool active = false;
10770
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010771 memset(&pipe_config, 0, sizeof(pipe_config));
10772
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010773 DRM_DEBUG_KMS("[CRTC:%d]\n",
10774 crtc->base.base.id);
10775
10776 WARN(crtc->active && !crtc->base.enabled,
10777 "active crtc, but not enabled in sw tracking\n");
10778
Damien Lespiaub2784e12014-08-05 11:29:37 +010010779 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010780 if (encoder->base.crtc != &crtc->base)
10781 continue;
10782 enabled = true;
10783 if (encoder->connectors_active)
10784 active = true;
10785 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010786
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010787 WARN(active != crtc->active,
10788 "crtc's computed active state doesn't match tracked active state "
10789 "(expected %i, found %i)\n", active, crtc->active);
10790 WARN(enabled != crtc->base.enabled,
10791 "crtc's computed enabled state doesn't match tracked enabled state "
10792 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
10793
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010794 active = dev_priv->display.get_pipe_config(crtc,
10795 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +020010796
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030010797 /* hw state is inconsistent with the pipe quirk */
10798 if ((crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
10799 (crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetterd62cf622013-05-29 10:41:29 +020010800 active = crtc->active;
10801
Damien Lespiaub2784e12014-08-05 11:29:37 +010010802 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +030010803 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +020010804 if (encoder->base.crtc != &crtc->base)
10805 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +010010806 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +020010807 encoder->get_config(encoder, &pipe_config);
10808 }
10809
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010810 WARN(crtc->active != active,
10811 "crtc active state doesn't match with hw state "
10812 "(expected %i, found %i)\n", crtc->active, active);
10813
Daniel Vetterc0b03412013-05-28 12:05:54 +020010814 if (active &&
10815 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
10816 WARN(1, "pipe state doesn't match!\n");
10817 intel_dump_pipe_config(crtc, &pipe_config,
10818 "[hw state]");
10819 intel_dump_pipe_config(crtc, &crtc->config,
10820 "[sw state]");
10821 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010822 }
10823}
10824
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010825static void
10826check_shared_dpll_state(struct drm_device *dev)
10827{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010828 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010829 struct intel_crtc *crtc;
10830 struct intel_dpll_hw_state dpll_hw_state;
10831 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020010832
10833 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10834 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10835 int enabled_crtcs = 0, active_crtcs = 0;
10836 bool active;
10837
10838 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
10839
10840 DRM_DEBUG_KMS("%s\n", pll->name);
10841
10842 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
10843
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020010844 WARN(pll->active > hweight32(pll->config.crtc_mask),
Daniel Vetter53589012013-06-05 13:34:16 +020010845 "more active pll users than references: %i vs %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020010846 pll->active, hweight32(pll->config.crtc_mask));
Daniel Vetter53589012013-06-05 13:34:16 +020010847 WARN(pll->active && !pll->on,
10848 "pll in active use but not on in sw tracking\n");
Daniel Vetter35c95372013-07-17 06:55:04 +020010849 WARN(pll->on && !pll->active,
10850 "pll in on but not on in use in sw tracking\n");
Daniel Vetter53589012013-06-05 13:34:16 +020010851 WARN(pll->on != active,
10852 "pll on state mismatch (expected %i, found %i)\n",
10853 pll->on, active);
10854
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010855 for_each_intel_crtc(dev, crtc) {
Daniel Vetter53589012013-06-05 13:34:16 +020010856 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
10857 enabled_crtcs++;
10858 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
10859 active_crtcs++;
10860 }
10861 WARN(pll->active != active_crtcs,
10862 "pll active crtcs mismatch (expected %i, found %i)\n",
10863 pll->active, active_crtcs);
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020010864 WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020010865 "pll enabled crtcs mismatch (expected %i, found %i)\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020010866 hweight32(pll->config.crtc_mask), enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010867
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020010868 WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
Daniel Vetter66e985c2013-06-05 13:34:20 +020010869 sizeof(dpll_hw_state)),
10870 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020010871 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010872}
10873
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010874void
10875intel_modeset_check_state(struct drm_device *dev)
10876{
Damien Lespiau08db6652014-11-04 17:06:52 +000010877 check_wm_state(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010878 check_connector_state(dev);
10879 check_encoder_state(dev);
10880 check_crtc_state(dev);
10881 check_shared_dpll_state(dev);
10882}
10883
Ville Syrjälä18442d02013-09-13 16:00:08 +030010884void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
10885 int dotclock)
10886{
10887 /*
10888 * FDI already provided one idea for the dotclock.
10889 * Yell if the encoder disagrees.
10890 */
Damien Lespiau241bfc32013-09-25 16:45:37 +010010891 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030010892 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +010010893 pipe_config->adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030010894}
10895
Ville Syrjälä80715b22014-05-15 20:23:23 +030010896static void update_scanline_offset(struct intel_crtc *crtc)
10897{
10898 struct drm_device *dev = crtc->base.dev;
10899
10900 /*
10901 * The scanline counter increments at the leading edge of hsync.
10902 *
10903 * On most platforms it starts counting from vtotal-1 on the
10904 * first active line. That means the scanline counter value is
10905 * always one less than what we would expect. Ie. just after
10906 * start of vblank, which also occurs at start of hsync (on the
10907 * last active line), the scanline counter will read vblank_start-1.
10908 *
10909 * On gen2 the scanline counter starts counting from 1 instead
10910 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
10911 * to keep the value positive), instead of adding one.
10912 *
10913 * On HSW+ the behaviour of the scanline counter depends on the output
10914 * type. For DP ports it behaves like most other platforms, but on HDMI
10915 * there's an extra 1 line difference. So we need to add two instead of
10916 * one to the value.
10917 */
10918 if (IS_GEN2(dev)) {
10919 const struct drm_display_mode *mode = &crtc->config.adjusted_mode;
10920 int vtotal;
10921
10922 vtotal = mode->crtc_vtotal;
10923 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
10924 vtotal /= 2;
10925
10926 crtc->scanline_offset = vtotal - 1;
10927 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030010928 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030010929 crtc->scanline_offset = 2;
10930 } else
10931 crtc->scanline_offset = 1;
10932}
10933
Jesse Barnes7f271262014-11-05 14:26:06 -080010934static struct intel_crtc_config *
10935intel_modeset_compute_config(struct drm_crtc *crtc,
10936 struct drm_display_mode *mode,
10937 struct drm_framebuffer *fb,
10938 unsigned *modeset_pipes,
10939 unsigned *prepare_pipes,
10940 unsigned *disable_pipes)
10941{
10942 struct intel_crtc_config *pipe_config = NULL;
10943
10944 intel_modeset_affected_pipes(crtc, modeset_pipes,
10945 prepare_pipes, disable_pipes);
10946
10947 if ((*modeset_pipes) == 0)
10948 goto out;
10949
10950 /*
10951 * Note this needs changes when we start tracking multiple modes
10952 * and crtcs. At that point we'll need to compute the whole config
10953 * (i.e. one pipe_config for each crtc) rather than just the one
10954 * for this crtc.
10955 */
10956 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
10957 if (IS_ERR(pipe_config)) {
10958 goto out;
10959 }
10960 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
10961 "[modeset]");
Jesse Barnes7f271262014-11-05 14:26:06 -080010962
10963out:
10964 return pipe_config;
10965}
10966
Daniel Vetterf30da182013-04-11 20:22:50 +020010967static int __intel_set_mode(struct drm_crtc *crtc,
10968 struct drm_display_mode *mode,
Jesse Barnes7f271262014-11-05 14:26:06 -080010969 int x, int y, struct drm_framebuffer *fb,
10970 struct intel_crtc_config *pipe_config,
10971 unsigned modeset_pipes,
10972 unsigned prepare_pipes,
10973 unsigned disable_pipes)
Daniel Vettera6778b32012-07-02 09:56:42 +020010974{
10975 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030010976 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010977 struct drm_display_mode *saved_mode;
Daniel Vetter25c5b262012-07-08 22:08:04 +020010978 struct intel_crtc *intel_crtc;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010979 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020010980
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010981 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010982 if (!saved_mode)
10983 return -ENOMEM;
Daniel Vettera6778b32012-07-02 09:56:42 +020010984
Tim Gardner3ac18232012-12-07 07:54:26 -070010985 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020010986
Ville Syrjäläb9950a12014-11-21 21:00:36 +020010987 if (modeset_pipes)
10988 to_intel_crtc(crtc)->new_config = pipe_config;
10989
Jesse Barnes30a970c2013-11-04 13:48:12 -080010990 /*
10991 * See if the config requires any additional preparation, e.g.
10992 * to adjust global state with pipes off. We need to do this
10993 * here so we can get the modeset_pipe updated config for the new
10994 * mode set on this crtc. For other crtcs we need to use the
10995 * adjusted_mode bits in the crtc directly.
10996 */
Ville Syrjäläc164f832013-11-05 22:34:12 +020010997 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +020010998 valleyview_modeset_global_pipes(dev, &prepare_pipes);
Jesse Barnes30a970c2013-11-04 13:48:12 -080010999
Ville Syrjäläc164f832013-11-05 22:34:12 +020011000 /* may have added more to prepare_pipes than we should */
11001 prepare_pipes &= ~disable_pipes;
11002 }
11003
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +020011004 if (dev_priv->display.crtc_compute_clock) {
11005 unsigned clear_pipes = modeset_pipes | disable_pipes;
11006
11007 ret = intel_shared_dpll_start_config(dev_priv, clear_pipes);
11008 if (ret)
11009 goto done;
11010
11011 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
11012 ret = dev_priv->display.crtc_compute_clock(intel_crtc);
11013 if (ret) {
11014 intel_shared_dpll_abort_config(dev_priv);
11015 goto done;
11016 }
11017 }
11018 }
11019
Daniel Vetter460da9162013-03-27 00:44:51 +010011020 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
11021 intel_crtc_disable(&intel_crtc->base);
11022
Daniel Vetterea9d7582012-07-10 10:42:52 +020011023 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
11024 if (intel_crtc->base.enabled)
11025 dev_priv->display.crtc_disable(&intel_crtc->base);
11026 }
Daniel Vettera6778b32012-07-02 09:56:42 +020011027
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020011028 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
11029 * to set it here already despite that we pass it down the callchain.
Jesse Barnes7f271262014-11-05 14:26:06 -080011030 *
11031 * Note we'll need to fix this up when we start tracking multiple
11032 * pipes; here we assume a single modeset_pipe and only track the
11033 * single crtc and mode.
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020011034 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011035 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +020011036 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011037 /* mode_set/enable/disable functions rely on a correct pipe
11038 * config. */
11039 to_intel_crtc(crtc)->config = *pipe_config;
Ville Syrjälä50741ab2014-01-10 11:28:07 +020011040 to_intel_crtc(crtc)->new_config = &to_intel_crtc(crtc)->config;
Ville Syrjäläc326c0a2013-10-28 12:53:41 +020011041
11042 /*
11043 * Calculate and store various constants which
11044 * are later needed by vblank and swap-completion
11045 * timestamping. They are derived from true hwmode.
11046 */
11047 drm_calc_timestamping_constants(crtc,
11048 &pipe_config->adjusted_mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011049 }
Daniel Vetter7758a112012-07-08 19:40:39 +020011050
Daniel Vetterea9d7582012-07-10 10:42:52 +020011051 /* Only after disabling all output pipelines that will be changed can we
11052 * update the the output configuration. */
11053 intel_modeset_update_state(dev, prepare_pipes);
11054
Ville Syrjälä50f6e502014-11-06 14:49:12 +020011055 modeset_update_crtc_power_domains(dev);
Daniel Vetter47fab732012-10-26 10:58:18 +020011056
Daniel Vettera6778b32012-07-02 09:56:42 +020011057 /* Set up the DPLL and any encoders state that needs to adjust or depend
11058 * on the DPLL.
11059 */
Daniel Vetter25c5b262012-07-08 22:08:04 +020011060 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070011061 struct drm_framebuffer *old_fb = crtc->primary->fb;
11062 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_fb);
11063 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Daniel Vetter4c107942014-04-24 23:55:05 +020011064
11065 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +000011066 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb, NULL);
Daniel Vetter4c107942014-04-24 23:55:05 +020011067 if (ret != 0) {
11068 DRM_ERROR("pin & fence failed\n");
11069 mutex_unlock(&dev->struct_mutex);
11070 goto done;
11071 }
Matt Roper2ff8fde2014-07-08 07:50:07 -070011072 if (old_fb)
Daniel Vettera071fa02014-06-18 23:28:09 +020011073 intel_unpin_fb_obj(old_obj);
Daniel Vettera071fa02014-06-18 23:28:09 +020011074 i915_gem_track_fb(old_obj, obj,
11075 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
Daniel Vetter4c107942014-04-24 23:55:05 +020011076 mutex_unlock(&dev->struct_mutex);
11077
11078 crtc->primary->fb = fb;
11079 crtc->x = x;
11080 crtc->y = y;
Daniel Vettera6778b32012-07-02 09:56:42 +020011081 }
11082
11083 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ville Syrjälä80715b22014-05-15 20:23:23 +030011084 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
11085 update_scanline_offset(intel_crtc);
11086
Daniel Vetter25c5b262012-07-08 22:08:04 +020011087 dev_priv->display.crtc_enable(&intel_crtc->base);
Ville Syrjälä80715b22014-05-15 20:23:23 +030011088 }
Daniel Vettera6778b32012-07-02 09:56:42 +020011089
Daniel Vettera6778b32012-07-02 09:56:42 +020011090 /* FIXME: add subpixel order */
11091done:
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030011092 if (ret && crtc->enabled)
Tim Gardner3ac18232012-12-07 07:54:26 -070011093 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020011094
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011095 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -070011096 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +020011097 return ret;
11098}
11099
Jesse Barnes7f271262014-11-05 14:26:06 -080011100static int intel_set_mode_pipes(struct drm_crtc *crtc,
11101 struct drm_display_mode *mode,
11102 int x, int y, struct drm_framebuffer *fb,
11103 struct intel_crtc_config *pipe_config,
11104 unsigned modeset_pipes,
11105 unsigned prepare_pipes,
11106 unsigned disable_pipes)
11107{
11108 int ret;
11109
11110 ret = __intel_set_mode(crtc, mode, x, y, fb, pipe_config, modeset_pipes,
11111 prepare_pipes, disable_pipes);
11112
11113 if (ret == 0)
11114 intel_modeset_check_state(crtc->dev);
11115
11116 return ret;
11117}
11118
Damien Lespiaue7457a92013-08-08 22:28:59 +010011119static int intel_set_mode(struct drm_crtc *crtc,
11120 struct drm_display_mode *mode,
11121 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +020011122{
Jesse Barnes7f271262014-11-05 14:26:06 -080011123 struct intel_crtc_config *pipe_config;
11124 unsigned modeset_pipes, prepare_pipes, disable_pipes;
Daniel Vetterf30da182013-04-11 20:22:50 +020011125
Jesse Barnes7f271262014-11-05 14:26:06 -080011126 pipe_config = intel_modeset_compute_config(crtc, mode, fb,
11127 &modeset_pipes,
11128 &prepare_pipes,
11129 &disable_pipes);
Daniel Vetterf30da182013-04-11 20:22:50 +020011130
Jesse Barnes7f271262014-11-05 14:26:06 -080011131 if (IS_ERR(pipe_config))
11132 return PTR_ERR(pipe_config);
Daniel Vetterf30da182013-04-11 20:22:50 +020011133
Jesse Barnes7f271262014-11-05 14:26:06 -080011134 return intel_set_mode_pipes(crtc, mode, x, y, fb, pipe_config,
11135 modeset_pipes, prepare_pipes,
11136 disable_pipes);
Daniel Vetterf30da182013-04-11 20:22:50 +020011137}
11138
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011139void intel_crtc_restore_mode(struct drm_crtc *crtc)
11140{
Matt Roperf4510a22014-04-01 15:22:40 -070011141 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->primary->fb);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011142}
11143
Daniel Vetter25c5b262012-07-08 22:08:04 +020011144#undef for_each_intel_crtc_masked
11145
Daniel Vetterd9e55602012-07-04 22:16:09 +020011146static void intel_set_config_free(struct intel_set_config *config)
11147{
11148 if (!config)
11149 return;
11150
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011151 kfree(config->save_connector_encoders);
11152 kfree(config->save_encoder_crtcs);
Ville Syrjälä76688512014-01-10 11:28:06 +020011153 kfree(config->save_crtc_enabled);
Daniel Vetterd9e55602012-07-04 22:16:09 +020011154 kfree(config);
11155}
11156
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011157static int intel_set_config_save_state(struct drm_device *dev,
11158 struct intel_set_config *config)
11159{
Ville Syrjälä76688512014-01-10 11:28:06 +020011160 struct drm_crtc *crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011161 struct drm_encoder *encoder;
11162 struct drm_connector *connector;
11163 int count;
11164
Ville Syrjälä76688512014-01-10 11:28:06 +020011165 config->save_crtc_enabled =
11166 kcalloc(dev->mode_config.num_crtc,
11167 sizeof(bool), GFP_KERNEL);
11168 if (!config->save_crtc_enabled)
11169 return -ENOMEM;
11170
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011171 config->save_encoder_crtcs =
11172 kcalloc(dev->mode_config.num_encoder,
11173 sizeof(struct drm_crtc *), GFP_KERNEL);
11174 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011175 return -ENOMEM;
11176
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011177 config->save_connector_encoders =
11178 kcalloc(dev->mode_config.num_connector,
11179 sizeof(struct drm_encoder *), GFP_KERNEL);
11180 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011181 return -ENOMEM;
11182
11183 /* Copy data. Note that driver private data is not affected.
11184 * Should anything bad happen only the expected state is
11185 * restored, not the drivers personal bookkeeping.
11186 */
11187 count = 0;
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010011188 for_each_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011189 config->save_crtc_enabled[count++] = crtc->enabled;
11190 }
11191
11192 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011193 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011194 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011195 }
11196
11197 count = 0;
11198 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011199 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011200 }
11201
11202 return 0;
11203}
11204
11205static void intel_set_config_restore_state(struct drm_device *dev,
11206 struct intel_set_config *config)
11207{
Ville Syrjälä76688512014-01-10 11:28:06 +020011208 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020011209 struct intel_encoder *encoder;
11210 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011211 int count;
11212
11213 count = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011214 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011215 crtc->new_enabled = config->save_crtc_enabled[count++];
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011216
11217 if (crtc->new_enabled)
11218 crtc->new_config = &crtc->config;
11219 else
11220 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020011221 }
11222
11223 count = 0;
Damien Lespiaub2784e12014-08-05 11:29:37 +010011224 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011225 encoder->new_crtc =
11226 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011227 }
11228
11229 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020011230 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
11231 connector->new_encoder =
11232 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011233 }
11234}
11235
Imre Deake3de42b2013-05-03 19:44:07 +020011236static bool
Chris Wilson2e57f472013-07-17 12:14:40 +010011237is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +020011238{
11239 int i;
11240
Chris Wilson2e57f472013-07-17 12:14:40 +010011241 if (set->num_connectors == 0)
11242 return false;
11243
11244 if (WARN_ON(set->connectors == NULL))
11245 return false;
11246
11247 for (i = 0; i < set->num_connectors; i++)
11248 if (set->connectors[i]->encoder &&
11249 set->connectors[i]->encoder->crtc == set->crtc &&
11250 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +020011251 return true;
11252
11253 return false;
11254}
11255
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011256static void
11257intel_set_config_compute_mode_changes(struct drm_mode_set *set,
11258 struct intel_set_config *config)
11259{
11260
11261 /* We should be able to check here if the fb has the same properties
11262 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +010011263 if (is_crtc_connector_off(set)) {
11264 config->mode_changed = true;
Matt Roperf4510a22014-04-01 15:22:40 -070011265 } else if (set->crtc->primary->fb != set->fb) {
Matt Roper3b150f02014-05-29 08:06:53 -070011266 /*
11267 * If we have no fb, we can only flip as long as the crtc is
11268 * active, otherwise we need a full mode set. The crtc may
11269 * be active if we've only disabled the primary plane, or
11270 * in fastboot situations.
11271 */
Matt Roperf4510a22014-04-01 15:22:40 -070011272 if (set->crtc->primary->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +030011273 struct intel_crtc *intel_crtc =
11274 to_intel_crtc(set->crtc);
11275
Matt Roper3b150f02014-05-29 08:06:53 -070011276 if (intel_crtc->active) {
Jesse Barnes319d9822013-06-26 01:38:19 +030011277 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
11278 config->fb_changed = true;
11279 } else {
11280 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
11281 config->mode_changed = true;
11282 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011283 } else if (set->fb == NULL) {
11284 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +010011285 } else if (set->fb->pixel_format !=
Matt Roperf4510a22014-04-01 15:22:40 -070011286 set->crtc->primary->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011287 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020011288 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011289 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020011290 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011291 }
11292
Daniel Vetter835c5872012-07-10 18:11:08 +020011293 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011294 config->fb_changed = true;
11295
11296 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
11297 DRM_DEBUG_KMS("modes are different, full mode set\n");
11298 drm_mode_debug_printmodeline(&set->crtc->mode);
11299 drm_mode_debug_printmodeline(set->mode);
11300 config->mode_changed = true;
11301 }
Chris Wilsona1d95702013-08-13 18:48:47 +010011302
11303 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
11304 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011305}
11306
Daniel Vetter2e431052012-07-04 22:42:15 +020011307static int
Daniel Vetter9a935852012-07-05 22:34:27 +020011308intel_modeset_stage_output_state(struct drm_device *dev,
11309 struct drm_mode_set *set,
11310 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +020011311{
Daniel Vetter9a935852012-07-05 22:34:27 +020011312 struct intel_connector *connector;
11313 struct intel_encoder *encoder;
Ville Syrjälä76688512014-01-10 11:28:06 +020011314 struct intel_crtc *crtc;
Paulo Zanonif3f08572013-08-12 14:56:53 -030011315 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +020011316
Damien Lespiau9abdda72013-02-13 13:29:23 +000011317 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +020011318 * of connectors. For paranoia, double-check this. */
11319 WARN_ON(!set->fb && (set->num_connectors != 0));
11320 WARN_ON(set->fb && (set->num_connectors == 0));
11321
Daniel Vetter9a935852012-07-05 22:34:27 +020011322 list_for_each_entry(connector, &dev->mode_config.connector_list,
11323 base.head) {
11324 /* Otherwise traverse passed in connector list and get encoders
11325 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +020011326 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011327 if (set->connectors[ro] == &connector->base) {
Dave Airlie0e32b392014-05-02 14:02:48 +100011328 connector->new_encoder = intel_find_encoder(connector, to_intel_crtc(set->crtc)->pipe);
Daniel Vetter50f56112012-07-02 09:35:43 +020011329 break;
11330 }
11331 }
11332
Daniel Vetter9a935852012-07-05 22:34:27 +020011333 /* If we disable the crtc, disable all its connectors. Also, if
11334 * the connector is on the changing crtc but not on the new
11335 * connector list, disable it. */
11336 if ((!set->fb || ro == set->num_connectors) &&
11337 connector->base.encoder &&
11338 connector->base.encoder->crtc == set->crtc) {
11339 connector->new_encoder = NULL;
11340
11341 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
11342 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011343 connector->base.name);
Daniel Vetter9a935852012-07-05 22:34:27 +020011344 }
11345
11346
11347 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +020011348 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011349 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011350 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011351 }
11352 /* connector->new_encoder is now updated for all connectors. */
11353
11354 /* Update crtc of enabled connectors. */
Daniel Vetter9a935852012-07-05 22:34:27 +020011355 list_for_each_entry(connector, &dev->mode_config.connector_list,
11356 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011357 struct drm_crtc *new_crtc;
11358
Daniel Vetter9a935852012-07-05 22:34:27 +020011359 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +020011360 continue;
11361
Daniel Vetter9a935852012-07-05 22:34:27 +020011362 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +020011363
11364 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011365 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +020011366 new_crtc = set->crtc;
11367 }
11368
11369 /* Make sure the new CRTC will work with the encoder */
Thierry Reding14509912014-01-13 12:00:22 +010011370 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
11371 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011372 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +020011373 }
Dave Airlie0e32b392014-05-02 14:02:48 +100011374 connector->new_encoder->new_crtc = to_intel_crtc(new_crtc);
Daniel Vetter9a935852012-07-05 22:34:27 +020011375
11376 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
11377 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011378 connector->base.name,
Daniel Vetter9a935852012-07-05 22:34:27 +020011379 new_crtc->base.id);
11380 }
11381
11382 /* Check for any encoders that needs to be disabled. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010011383 for_each_intel_encoder(dev, encoder) {
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011384 int num_connectors = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020011385 list_for_each_entry(connector,
11386 &dev->mode_config.connector_list,
11387 base.head) {
11388 if (connector->new_encoder == encoder) {
11389 WARN_ON(!connector->new_encoder->new_crtc);
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011390 num_connectors++;
Daniel Vetter9a935852012-07-05 22:34:27 +020011391 }
11392 }
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011393
11394 if (num_connectors == 0)
11395 encoder->new_crtc = NULL;
11396 else if (num_connectors > 1)
11397 return -EINVAL;
11398
Daniel Vetter9a935852012-07-05 22:34:27 +020011399 /* Only now check for crtc changes so we don't miss encoders
11400 * that will be disabled. */
11401 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +020011402 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011403 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011404 }
11405 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011406 /* Now we've also updated encoder->new_crtc for all encoders. */
Dave Airlie0e32b392014-05-02 14:02:48 +100011407 list_for_each_entry(connector, &dev->mode_config.connector_list,
11408 base.head) {
11409 if (connector->new_encoder)
11410 if (connector->new_encoder != connector->encoder)
11411 connector->encoder = connector->new_encoder;
11412 }
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011413 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011414 crtc->new_enabled = false;
11415
Damien Lespiaub2784e12014-08-05 11:29:37 +010011416 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011417 if (encoder->new_crtc == crtc) {
11418 crtc->new_enabled = true;
11419 break;
11420 }
11421 }
11422
11423 if (crtc->new_enabled != crtc->base.enabled) {
11424 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
11425 crtc->new_enabled ? "en" : "dis");
11426 config->mode_changed = true;
11427 }
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011428
11429 if (crtc->new_enabled)
11430 crtc->new_config = &crtc->config;
11431 else
11432 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020011433 }
11434
Daniel Vetter2e431052012-07-04 22:42:15 +020011435 return 0;
11436}
11437
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011438static void disable_crtc_nofb(struct intel_crtc *crtc)
11439{
11440 struct drm_device *dev = crtc->base.dev;
11441 struct intel_encoder *encoder;
11442 struct intel_connector *connector;
11443
11444 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
11445 pipe_name(crtc->pipe));
11446
11447 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
11448 if (connector->new_encoder &&
11449 connector->new_encoder->new_crtc == crtc)
11450 connector->new_encoder = NULL;
11451 }
11452
Damien Lespiaub2784e12014-08-05 11:29:37 +010011453 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011454 if (encoder->new_crtc == crtc)
11455 encoder->new_crtc = NULL;
11456 }
11457
11458 crtc->new_enabled = false;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011459 crtc->new_config = NULL;
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011460}
11461
Daniel Vetter2e431052012-07-04 22:42:15 +020011462static int intel_crtc_set_config(struct drm_mode_set *set)
11463{
11464 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +020011465 struct drm_mode_set save_set;
11466 struct intel_set_config *config;
Jesse Barnes50f52752014-11-07 13:11:00 -080011467 struct intel_crtc_config *pipe_config;
11468 unsigned modeset_pipes, prepare_pipes, disable_pipes;
Daniel Vetter2e431052012-07-04 22:42:15 +020011469 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020011470
Daniel Vetter8d3e3752012-07-05 16:09:09 +020011471 BUG_ON(!set);
11472 BUG_ON(!set->crtc);
11473 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020011474
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010011475 /* Enforce sane interface api - has been abused by the fb helper. */
11476 BUG_ON(!set->mode && set->fb);
11477 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020011478
Daniel Vetter2e431052012-07-04 22:42:15 +020011479 if (set->fb) {
11480 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
11481 set->crtc->base.id, set->fb->base.id,
11482 (int)set->num_connectors, set->x, set->y);
11483 } else {
11484 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020011485 }
11486
11487 dev = set->crtc->dev;
11488
11489 ret = -ENOMEM;
11490 config = kzalloc(sizeof(*config), GFP_KERNEL);
11491 if (!config)
11492 goto out_config;
11493
11494 ret = intel_set_config_save_state(dev, config);
11495 if (ret)
11496 goto out_config;
11497
11498 save_set.crtc = set->crtc;
11499 save_set.mode = &set->crtc->mode;
11500 save_set.x = set->crtc->x;
11501 save_set.y = set->crtc->y;
Matt Roperf4510a22014-04-01 15:22:40 -070011502 save_set.fb = set->crtc->primary->fb;
Daniel Vetter2e431052012-07-04 22:42:15 +020011503
11504 /* Compute whether we need a full modeset, only an fb base update or no
11505 * change at all. In the future we might also check whether only the
11506 * mode changed, e.g. for LVDS where we only change the panel fitter in
11507 * such cases. */
11508 intel_set_config_compute_mode_changes(set, config);
11509
Daniel Vetter9a935852012-07-05 22:34:27 +020011510 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +020011511 if (ret)
11512 goto fail;
11513
Jesse Barnes50f52752014-11-07 13:11:00 -080011514 pipe_config = intel_modeset_compute_config(set->crtc, set->mode,
11515 set->fb,
11516 &modeset_pipes,
11517 &prepare_pipes,
11518 &disable_pipes);
Jesse Barnes20664592014-11-05 14:26:09 -080011519 if (IS_ERR(pipe_config)) {
Matt Roper6ac04832014-11-17 09:59:28 -080011520 ret = PTR_ERR(pipe_config);
Jesse Barnes50f52752014-11-07 13:11:00 -080011521 goto fail;
Jesse Barnes20664592014-11-05 14:26:09 -080011522 } else if (pipe_config) {
Ville Syrjäläb9950a12014-11-21 21:00:36 +020011523 if (pipe_config->has_audio !=
Jesse Barnes20664592014-11-05 14:26:09 -080011524 to_intel_crtc(set->crtc)->config.has_audio)
11525 config->mode_changed = true;
11526
11527 /* Force mode sets for any infoframe stuff */
Ville Syrjäläb9950a12014-11-21 21:00:36 +020011528 if (pipe_config->has_infoframe ||
Jesse Barnes20664592014-11-05 14:26:09 -080011529 to_intel_crtc(set->crtc)->config.has_infoframe)
11530 config->mode_changed = true;
11531 }
Jesse Barnes50f52752014-11-07 13:11:00 -080011532
11533 /* set_mode will free it in the mode_changed case */
11534 if (!config->mode_changed)
11535 kfree(pipe_config);
11536
Jesse Barnes1f9954d2014-11-05 14:26:10 -080011537 intel_update_pipe_size(to_intel_crtc(set->crtc));
11538
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011539 if (config->mode_changed) {
Jesse Barnes50f52752014-11-07 13:11:00 -080011540 ret = intel_set_mode_pipes(set->crtc, set->mode,
11541 set->x, set->y, set->fb, pipe_config,
11542 modeset_pipes, prepare_pipes,
11543 disable_pipes);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011544 } else if (config->fb_changed) {
Matt Roper3b150f02014-05-29 08:06:53 -070011545 struct intel_crtc *intel_crtc = to_intel_crtc(set->crtc);
11546
Ville Syrjälä4878cae2013-02-18 19:08:48 +020011547 intel_crtc_wait_for_pending_flips(set->crtc);
11548
Daniel Vetter4f660f42012-07-02 09:47:37 +020011549 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +020011550 set->x, set->y, set->fb);
Matt Roper3b150f02014-05-29 08:06:53 -070011551
11552 /*
11553 * We need to make sure the primary plane is re-enabled if it
11554 * has previously been turned off.
11555 */
11556 if (!intel_crtc->primary_enabled && ret == 0) {
11557 WARN_ON(!intel_crtc->active);
Ville Syrjäläfdd508a2014-08-08 21:51:11 +030011558 intel_enable_primary_hw_plane(set->crtc->primary, set->crtc);
Matt Roper3b150f02014-05-29 08:06:53 -070011559 }
11560
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011561 /*
11562 * In the fastboot case this may be our only check of the
11563 * state after boot. It would be better to only do it on
11564 * the first update, but we don't have a nice way of doing that
11565 * (and really, set_config isn't used much for high freq page
11566 * flipping, so increasing its cost here shouldn't be a big
11567 * deal).
11568 */
Jani Nikulad330a952014-01-21 11:24:25 +020011569 if (i915.fastboot && ret == 0)
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011570 intel_modeset_check_state(set->crtc->dev);
Daniel Vetter50f56112012-07-02 09:35:43 +020011571 }
11572
Chris Wilson2d05eae2013-05-03 17:36:25 +010011573 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020011574 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
11575 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +020011576fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +010011577 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011578
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011579 /*
11580 * HACK: if the pipe was on, but we didn't have a framebuffer,
11581 * force the pipe off to avoid oopsing in the modeset code
11582 * due to fb==NULL. This should only happen during boot since
11583 * we don't yet reconstruct the FB from the hardware state.
11584 */
11585 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
11586 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
11587
Chris Wilson2d05eae2013-05-03 17:36:25 +010011588 /* Try to restore the config */
11589 if (config->mode_changed &&
11590 intel_set_mode(save_set.crtc, save_set.mode,
11591 save_set.x, save_set.y, save_set.fb))
11592 DRM_ERROR("failed to restore config after modeset failure\n");
11593 }
Daniel Vetter50f56112012-07-02 09:35:43 +020011594
Daniel Vetterd9e55602012-07-04 22:16:09 +020011595out_config:
11596 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011597 return ret;
11598}
11599
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011600static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011601 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020011602 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011603 .destroy = intel_crtc_destroy,
11604 .page_flip = intel_crtc_page_flip,
11605};
11606
Daniel Vetter53589012013-06-05 13:34:16 +020011607static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
11608 struct intel_shared_dpll *pll,
11609 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011610{
Daniel Vetter53589012013-06-05 13:34:16 +020011611 uint32_t val;
11612
Daniel Vetterf458ebb2014-09-30 10:56:39 +020011613 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030011614 return false;
11615
Daniel Vetter53589012013-06-05 13:34:16 +020011616 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020011617 hw_state->dpll = val;
11618 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
11619 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020011620
11621 return val & DPLL_VCO_ENABLE;
11622}
11623
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011624static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
11625 struct intel_shared_dpll *pll)
11626{
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011627 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
11628 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011629}
11630
Daniel Vettere7b903d2013-06-05 13:34:14 +020011631static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
11632 struct intel_shared_dpll *pll)
11633{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011634 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020011635 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020011636
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011637 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011638
11639 /* Wait for the clocks to stabilize. */
11640 POSTING_READ(PCH_DPLL(pll->id));
11641 udelay(150);
11642
11643 /* The pixel multiplier can only be updated once the
11644 * DPLL is enabled and the clocks are stable.
11645 *
11646 * So write it again.
11647 */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011648 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011649 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011650 udelay(200);
11651}
11652
11653static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
11654 struct intel_shared_dpll *pll)
11655{
11656 struct drm_device *dev = dev_priv->dev;
11657 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011658
11659 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011660 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020011661 if (intel_crtc_to_shared_dpll(crtc) == pll)
11662 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
11663 }
11664
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011665 I915_WRITE(PCH_DPLL(pll->id), 0);
11666 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011667 udelay(200);
11668}
11669
Daniel Vetter46edb022013-06-05 13:34:12 +020011670static char *ibx_pch_dpll_names[] = {
11671 "PCH DPLL A",
11672 "PCH DPLL B",
11673};
11674
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011675static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011676{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011677 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011678 int i;
11679
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011680 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011681
Daniel Vettere72f9fb2013-06-05 13:34:06 +020011682 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020011683 dev_priv->shared_dplls[i].id = i;
11684 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011685 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011686 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
11687 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020011688 dev_priv->shared_dplls[i].get_hw_state =
11689 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011690 }
11691}
11692
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011693static void intel_shared_dpll_init(struct drm_device *dev)
11694{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011695 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011696
Daniel Vetter9cd86932014-06-25 22:01:57 +030011697 if (HAS_DDI(dev))
11698 intel_ddi_pll_init(dev);
11699 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011700 ibx_pch_dpll_init(dev);
11701 else
11702 dev_priv->num_shared_dpll = 0;
11703
11704 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011705}
11706
Matt Roper465c1202014-05-29 08:06:54 -070011707static int
11708intel_primary_plane_disable(struct drm_plane *plane)
11709{
11710 struct drm_device *dev = plane->dev;
Matt Roper465c1202014-05-29 08:06:54 -070011711 struct intel_crtc *intel_crtc;
11712
11713 if (!plane->fb)
11714 return 0;
11715
11716 BUG_ON(!plane->crtc);
11717
11718 intel_crtc = to_intel_crtc(plane->crtc);
11719
11720 /*
11721 * Even though we checked plane->fb above, it's still possible that
11722 * the primary plane has been implicitly disabled because the crtc
11723 * coordinates given weren't visible, or because we detected
11724 * that it was 100% covered by a sprite plane. Or, the CRTC may be
11725 * off and we've set a fb, but haven't actually turned on the CRTC yet.
11726 * In either case, we need to unpin the FB and let the fb pointer get
11727 * updated, but otherwise we don't need to touch the hardware.
11728 */
11729 if (!intel_crtc->primary_enabled)
11730 goto disable_unpin;
11731
11732 intel_crtc_wait_for_pending_flips(plane->crtc);
Ville Syrjäläfdd508a2014-08-08 21:51:11 +030011733 intel_disable_primary_hw_plane(plane, plane->crtc);
11734
Matt Roper465c1202014-05-29 08:06:54 -070011735disable_unpin:
Matt Roper4c345742014-07-09 16:22:10 -070011736 mutex_lock(&dev->struct_mutex);
Matt Roper2ff8fde2014-07-08 07:50:07 -070011737 i915_gem_track_fb(intel_fb_obj(plane->fb), NULL,
Daniel Vettera071fa02014-06-18 23:28:09 +020011738 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
Matt Roper2ff8fde2014-07-08 07:50:07 -070011739 intel_unpin_fb_obj(intel_fb_obj(plane->fb));
Matt Roper4c345742014-07-09 16:22:10 -070011740 mutex_unlock(&dev->struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070011741 plane->fb = NULL;
11742
11743 return 0;
11744}
11745
11746static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011747intel_check_primary_plane(struct drm_plane *plane,
11748 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070011749{
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011750 struct drm_crtc *crtc = state->crtc;
11751 struct drm_framebuffer *fb = state->fb;
11752 struct drm_rect *dest = &state->dst;
11753 struct drm_rect *src = &state->src;
11754 const struct drm_rect *clip = &state->clip;
11755
Gustavo Padovan3ead8bb2014-10-24 19:00:18 +010011756 return drm_plane_helper_check_update(plane, crtc, fb,
11757 src, dest, clip,
11758 DRM_PLANE_HELPER_NO_SCALING,
11759 DRM_PLANE_HELPER_NO_SCALING,
11760 false, true, &state->visible);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011761}
11762
11763static int
Gustavo Padovan14af2932014-10-24 14:51:31 +010011764intel_prepare_primary_plane(struct drm_plane *plane,
11765 struct intel_plane_state *state)
11766{
11767 struct drm_crtc *crtc = state->crtc;
11768 struct drm_framebuffer *fb = state->fb;
11769 struct drm_device *dev = crtc->dev;
11770 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11771 enum pipe pipe = intel_crtc->pipe;
11772 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11773 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
Matt Roper465c1202014-05-29 08:06:54 -070011774 int ret;
11775
Gustavo Padovan14af2932014-10-24 14:51:31 +010011776 intel_crtc_wait_for_pending_flips(crtc);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011777
Gustavo Padovan14af2932014-10-24 14:51:31 +010011778 if (intel_crtc_has_pending_flip(crtc)) {
11779 DRM_ERROR("pipe is still busy with an old pageflip\n");
11780 return -EBUSY;
11781 }
11782
11783 if (old_obj != obj) {
11784 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +000011785 ret = intel_pin_and_fence_fb_obj(plane, fb, NULL);
Gustavo Padovan14af2932014-10-24 14:51:31 +010011786 if (ret == 0)
11787 i915_gem_track_fb(old_obj, obj,
11788 INTEL_FRONTBUFFER_PRIMARY(pipe));
11789 mutex_unlock(&dev->struct_mutex);
11790 if (ret != 0) {
11791 DRM_DEBUG_KMS("pin & fence failed\n");
11792 return ret;
11793 }
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011794 }
11795
11796 return 0;
11797}
11798
Gustavo Padovan14af2932014-10-24 14:51:31 +010011799static void
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011800intel_commit_primary_plane(struct drm_plane *plane,
11801 struct intel_plane_state *state)
11802{
11803 struct drm_crtc *crtc = state->crtc;
11804 struct drm_framebuffer *fb = state->fb;
Matt Roper465c1202014-05-29 08:06:54 -070011805 struct drm_device *dev = crtc->dev;
Sonika Jindal48404c12014-08-22 14:06:04 +053011806 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roper465c1202014-05-29 08:06:54 -070011807 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011808 enum pipe pipe = intel_crtc->pipe;
11809 struct drm_framebuffer *old_fb = plane->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -070011810 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11811 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
Sonika Jindalce54d852014-08-21 11:44:39 +053011812 struct intel_plane *intel_plane = to_intel_plane(plane);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011813 struct drm_rect *src = &state->src;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011814
11815 crtc->primary->fb = fb;
Matt Roper9dc806f2014-11-17 18:10:38 -080011816 crtc->x = src->x1 >> 16;
11817 crtc->y = src->y1 >> 16;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011818
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011819 intel_plane->crtc_x = state->orig_dst.x1;
11820 intel_plane->crtc_y = state->orig_dst.y1;
11821 intel_plane->crtc_w = drm_rect_width(&state->orig_dst);
11822 intel_plane->crtc_h = drm_rect_height(&state->orig_dst);
11823 intel_plane->src_x = state->orig_src.x1;
11824 intel_plane->src_y = state->orig_src.y1;
11825 intel_plane->src_w = drm_rect_width(&state->orig_src);
11826 intel_plane->src_h = drm_rect_height(&state->orig_src);
Sonika Jindalce54d852014-08-21 11:44:39 +053011827 intel_plane->obj = obj;
Matt Roper465c1202014-05-29 08:06:54 -070011828
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011829 if (intel_crtc->active) {
11830 /*
11831 * FBC does not work on some platforms for rotated
11832 * planes, so disable it when rotation is not 0 and
11833 * update it when rotation is set back to 0.
11834 *
11835 * FIXME: This is redundant with the fbc update done in
11836 * the primary plane enable function except that that
11837 * one is done too late. We eventually need to unify
11838 * this.
11839 */
11840 if (intel_crtc->primary_enabled &&
11841 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
11842 dev_priv->fbc.plane == intel_crtc->plane &&
11843 intel_plane->rotation != BIT(DRM_ROTATE_0)) {
11844 intel_disable_fbc(dev);
11845 }
11846
11847 if (state->visible) {
11848 bool was_enabled = intel_crtc->primary_enabled;
11849
11850 /* FIXME: kill this fastboot hack */
11851 intel_update_pipe_size(intel_crtc);
11852
11853 intel_crtc->primary_enabled = true;
11854
11855 dev_priv->display.update_primary_plane(crtc, plane->fb,
11856 crtc->x, crtc->y);
11857
11858 /*
11859 * BDW signals flip done immediately if the plane
11860 * is disabled, even if the plane enable is already
11861 * armed to occur at the next vblank :(
11862 */
11863 if (IS_BROADWELL(dev) && !was_enabled)
11864 intel_wait_for_vblank(dev, intel_crtc->pipe);
11865 } else {
11866 /*
11867 * If clipping results in a non-visible primary plane,
11868 * we'll disable the primary plane. Note that this is
11869 * a bit different than what happens if userspace
11870 * explicitly disables the plane by passing fb=0
11871 * because plane->fb still gets set and pinned.
11872 */
11873 intel_disable_primary_hw_plane(plane, crtc);
11874 }
11875
11876 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
11877
11878 mutex_lock(&dev->struct_mutex);
11879 intel_update_fbc(dev);
11880 mutex_unlock(&dev->struct_mutex);
11881 }
11882
11883 if (old_fb && old_fb != fb) {
11884 if (intel_crtc->active)
11885 intel_wait_for_vblank(dev, intel_crtc->pipe);
11886
11887 mutex_lock(&dev->struct_mutex);
11888 intel_unpin_fb_obj(old_obj);
11889 mutex_unlock(&dev->struct_mutex);
11890 }
Matt Roper465c1202014-05-29 08:06:54 -070011891}
11892
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011893static int
11894intel_primary_plane_setplane(struct drm_plane *plane, struct drm_crtc *crtc,
11895 struct drm_framebuffer *fb, int crtc_x, int crtc_y,
11896 unsigned int crtc_w, unsigned int crtc_h,
11897 uint32_t src_x, uint32_t src_y,
11898 uint32_t src_w, uint32_t src_h)
11899{
11900 struct intel_plane_state state;
11901 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11902 int ret;
11903
11904 state.crtc = crtc;
11905 state.fb = fb;
11906
11907 /* sample coordinates in 16.16 fixed point */
11908 state.src.x1 = src_x;
11909 state.src.x2 = src_x + src_w;
11910 state.src.y1 = src_y;
11911 state.src.y2 = src_y + src_h;
11912
11913 /* integer pixels */
11914 state.dst.x1 = crtc_x;
11915 state.dst.x2 = crtc_x + crtc_w;
11916 state.dst.y1 = crtc_y;
11917 state.dst.y2 = crtc_y + crtc_h;
11918
11919 state.clip.x1 = 0;
11920 state.clip.y1 = 0;
11921 state.clip.x2 = intel_crtc->active ? intel_crtc->config.pipe_src_w : 0;
11922 state.clip.y2 = intel_crtc->active ? intel_crtc->config.pipe_src_h : 0;
11923
11924 state.orig_src = state.src;
11925 state.orig_dst = state.dst;
11926
11927 ret = intel_check_primary_plane(plane, &state);
11928 if (ret)
11929 return ret;
11930
Gustavo Padovan14af2932014-10-24 14:51:31 +010011931 ret = intel_prepare_primary_plane(plane, &state);
11932 if (ret)
11933 return ret;
11934
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011935 intel_commit_primary_plane(plane, &state);
11936
11937 return 0;
11938}
11939
Matt Roper3d7d6512014-06-10 08:28:13 -070011940/* Common destruction function for both primary and cursor planes */
11941static void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070011942{
11943 struct intel_plane *intel_plane = to_intel_plane(plane);
11944 drm_plane_cleanup(plane);
11945 kfree(intel_plane);
11946}
11947
11948static const struct drm_plane_funcs intel_primary_plane_funcs = {
11949 .update_plane = intel_primary_plane_setplane,
11950 .disable_plane = intel_primary_plane_disable,
Matt Roper3d7d6512014-06-10 08:28:13 -070011951 .destroy = intel_plane_destroy,
Sonika Jindal48404c12014-08-22 14:06:04 +053011952 .set_property = intel_plane_set_property
Matt Roper465c1202014-05-29 08:06:54 -070011953};
11954
11955static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
11956 int pipe)
11957{
11958 struct intel_plane *primary;
11959 const uint32_t *intel_primary_formats;
11960 int num_formats;
11961
11962 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
11963 if (primary == NULL)
11964 return NULL;
11965
11966 primary->can_scale = false;
11967 primary->max_downscale = 1;
11968 primary->pipe = pipe;
11969 primary->plane = pipe;
Sonika Jindal48404c12014-08-22 14:06:04 +053011970 primary->rotation = BIT(DRM_ROTATE_0);
Matt Roper465c1202014-05-29 08:06:54 -070011971 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
11972 primary->plane = !pipe;
11973
11974 if (INTEL_INFO(dev)->gen <= 3) {
11975 intel_primary_formats = intel_primary_formats_gen2;
11976 num_formats = ARRAY_SIZE(intel_primary_formats_gen2);
11977 } else {
11978 intel_primary_formats = intel_primary_formats_gen4;
11979 num_formats = ARRAY_SIZE(intel_primary_formats_gen4);
11980 }
11981
11982 drm_universal_plane_init(dev, &primary->base, 0,
11983 &intel_primary_plane_funcs,
11984 intel_primary_formats, num_formats,
11985 DRM_PLANE_TYPE_PRIMARY);
Sonika Jindal48404c12014-08-22 14:06:04 +053011986
11987 if (INTEL_INFO(dev)->gen >= 4) {
11988 if (!dev->mode_config.rotation_property)
11989 dev->mode_config.rotation_property =
11990 drm_mode_create_rotation_property(dev,
11991 BIT(DRM_ROTATE_0) |
11992 BIT(DRM_ROTATE_180));
11993 if (dev->mode_config.rotation_property)
11994 drm_object_attach_property(&primary->base.base,
11995 dev->mode_config.rotation_property,
11996 primary->rotation);
11997 }
11998
Matt Roper465c1202014-05-29 08:06:54 -070011999 return &primary->base;
12000}
12001
Matt Roper3d7d6512014-06-10 08:28:13 -070012002static int
12003intel_cursor_plane_disable(struct drm_plane *plane)
12004{
12005 if (!plane->fb)
12006 return 0;
12007
12008 BUG_ON(!plane->crtc);
12009
12010 return intel_crtc_cursor_set_obj(plane->crtc, NULL, 0, 0);
12011}
12012
12013static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030012014intel_check_cursor_plane(struct drm_plane *plane,
12015 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070012016{
Gustavo Padovan852e7872014-09-05 17:22:31 -030012017 struct drm_crtc *crtc = state->crtc;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012018 struct drm_device *dev = crtc->dev;
Gustavo Padovan852e7872014-09-05 17:22:31 -030012019 struct drm_framebuffer *fb = state->fb;
12020 struct drm_rect *dest = &state->dst;
12021 struct drm_rect *src = &state->src;
12022 const struct drm_rect *clip = &state->clip;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012023 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
12024 int crtc_w, crtc_h;
12025 unsigned stride;
12026 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030012027
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012028 ret = drm_plane_helper_check_update(plane, crtc, fb,
Gustavo Padovan852e7872014-09-05 17:22:31 -030012029 src, dest, clip,
12030 DRM_PLANE_HELPER_NO_SCALING,
12031 DRM_PLANE_HELPER_NO_SCALING,
12032 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012033 if (ret)
12034 return ret;
12035
12036
12037 /* if we want to turn off the cursor ignore width and height */
12038 if (!obj)
12039 return 0;
12040
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012041 /* Check for which cursor types we support */
12042 crtc_w = drm_rect_width(&state->orig_dst);
12043 crtc_h = drm_rect_height(&state->orig_dst);
12044 if (!cursor_size_ok(dev, crtc_w, crtc_h)) {
12045 DRM_DEBUG("Cursor dimension not supported\n");
12046 return -EINVAL;
12047 }
12048
12049 stride = roundup_pow_of_two(crtc_w) * 4;
12050 if (obj->base.size < stride * crtc_h) {
12051 DRM_DEBUG_KMS("buffer is too small\n");
12052 return -ENOMEM;
12053 }
12054
Gustavo Padovane391ea82014-09-24 14:20:25 -030012055 if (fb == crtc->cursor->fb)
12056 return 0;
12057
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012058 /* we only need to pin inside GTT if cursor is non-phy */
12059 mutex_lock(&dev->struct_mutex);
12060 if (!INTEL_INFO(dev)->cursor_needs_physical && obj->tiling_mode) {
12061 DRM_DEBUG_KMS("cursor cannot be tiled\n");
12062 ret = -EINVAL;
12063 }
12064 mutex_unlock(&dev->struct_mutex);
12065
12066 return ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030012067}
12068
12069static int
12070intel_commit_cursor_plane(struct drm_plane *plane,
12071 struct intel_plane_state *state)
12072{
12073 struct drm_crtc *crtc = state->crtc;
12074 struct drm_framebuffer *fb = state->fb;
Matt Roper3d7d6512014-06-10 08:28:13 -070012075 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Sonika Jindala919db92014-10-23 07:41:33 -070012076 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper3d7d6512014-06-10 08:28:13 -070012077 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
12078 struct drm_i915_gem_object *obj = intel_fb->obj;
Gustavo Padovan852e7872014-09-05 17:22:31 -030012079 int crtc_w, crtc_h;
Matt Roper3d7d6512014-06-10 08:28:13 -070012080
Gustavo Padovan852e7872014-09-05 17:22:31 -030012081 crtc->cursor_x = state->orig_dst.x1;
12082 crtc->cursor_y = state->orig_dst.y1;
Sonika Jindala919db92014-10-23 07:41:33 -070012083
12084 intel_plane->crtc_x = state->orig_dst.x1;
12085 intel_plane->crtc_y = state->orig_dst.y1;
12086 intel_plane->crtc_w = drm_rect_width(&state->orig_dst);
12087 intel_plane->crtc_h = drm_rect_height(&state->orig_dst);
12088 intel_plane->src_x = state->orig_src.x1;
12089 intel_plane->src_y = state->orig_src.y1;
12090 intel_plane->src_w = drm_rect_width(&state->orig_src);
12091 intel_plane->src_h = drm_rect_height(&state->orig_src);
12092 intel_plane->obj = obj;
12093
Matt Roper3d7d6512014-06-10 08:28:13 -070012094 if (fb != crtc->cursor->fb) {
Gustavo Padovan852e7872014-09-05 17:22:31 -030012095 crtc_w = drm_rect_width(&state->orig_dst);
12096 crtc_h = drm_rect_height(&state->orig_dst);
Matt Roper3d7d6512014-06-10 08:28:13 -070012097 return intel_crtc_cursor_set_obj(crtc, obj, crtc_w, crtc_h);
12098 } else {
Gustavo Padovan852e7872014-09-05 17:22:31 -030012099 intel_crtc_update_cursor(crtc, state->visible);
Daniel Vetter4ed91092014-08-08 20:27:01 +020012100
12101 intel_frontbuffer_flip(crtc->dev,
12102 INTEL_FRONTBUFFER_CURSOR(intel_crtc->pipe));
12103
Matt Roper3d7d6512014-06-10 08:28:13 -070012104 return 0;
12105 }
12106}
Gustavo Padovan852e7872014-09-05 17:22:31 -030012107
12108static int
12109intel_cursor_plane_update(struct drm_plane *plane, struct drm_crtc *crtc,
12110 struct drm_framebuffer *fb, int crtc_x, int crtc_y,
12111 unsigned int crtc_w, unsigned int crtc_h,
12112 uint32_t src_x, uint32_t src_y,
12113 uint32_t src_w, uint32_t src_h)
12114{
12115 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12116 struct intel_plane_state state;
12117 int ret;
12118
12119 state.crtc = crtc;
12120 state.fb = fb;
12121
12122 /* sample coordinates in 16.16 fixed point */
12123 state.src.x1 = src_x;
12124 state.src.x2 = src_x + src_w;
12125 state.src.y1 = src_y;
12126 state.src.y2 = src_y + src_h;
12127
12128 /* integer pixels */
12129 state.dst.x1 = crtc_x;
12130 state.dst.x2 = crtc_x + crtc_w;
12131 state.dst.y1 = crtc_y;
12132 state.dst.y2 = crtc_y + crtc_h;
12133
12134 state.clip.x1 = 0;
12135 state.clip.y1 = 0;
12136 state.clip.x2 = intel_crtc->active ? intel_crtc->config.pipe_src_w : 0;
12137 state.clip.y2 = intel_crtc->active ? intel_crtc->config.pipe_src_h : 0;
12138
12139 state.orig_src = state.src;
12140 state.orig_dst = state.dst;
12141
12142 ret = intel_check_cursor_plane(plane, &state);
12143 if (ret)
12144 return ret;
12145
12146 return intel_commit_cursor_plane(plane, &state);
12147}
12148
Matt Roper3d7d6512014-06-10 08:28:13 -070012149static const struct drm_plane_funcs intel_cursor_plane_funcs = {
12150 .update_plane = intel_cursor_plane_update,
12151 .disable_plane = intel_cursor_plane_disable,
12152 .destroy = intel_plane_destroy,
Ville Syrjälä4398ad42014-10-23 07:41:34 -070012153 .set_property = intel_plane_set_property,
Matt Roper3d7d6512014-06-10 08:28:13 -070012154};
12155
12156static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
12157 int pipe)
12158{
12159 struct intel_plane *cursor;
12160
12161 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
12162 if (cursor == NULL)
12163 return NULL;
12164
12165 cursor->can_scale = false;
12166 cursor->max_downscale = 1;
12167 cursor->pipe = pipe;
12168 cursor->plane = pipe;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070012169 cursor->rotation = BIT(DRM_ROTATE_0);
Matt Roper3d7d6512014-06-10 08:28:13 -070012170
12171 drm_universal_plane_init(dev, &cursor->base, 0,
12172 &intel_cursor_plane_funcs,
12173 intel_cursor_formats,
12174 ARRAY_SIZE(intel_cursor_formats),
12175 DRM_PLANE_TYPE_CURSOR);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070012176
12177 if (INTEL_INFO(dev)->gen >= 4) {
12178 if (!dev->mode_config.rotation_property)
12179 dev->mode_config.rotation_property =
12180 drm_mode_create_rotation_property(dev,
12181 BIT(DRM_ROTATE_0) |
12182 BIT(DRM_ROTATE_180));
12183 if (dev->mode_config.rotation_property)
12184 drm_object_attach_property(&cursor->base.base,
12185 dev->mode_config.rotation_property,
12186 cursor->rotation);
12187 }
12188
Matt Roper3d7d6512014-06-10 08:28:13 -070012189 return &cursor->base;
12190}
12191
Hannes Ederb358d0a2008-12-18 21:18:47 +010012192static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080012193{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012194 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080012195 struct intel_crtc *intel_crtc;
Matt Roper3d7d6512014-06-10 08:28:13 -070012196 struct drm_plane *primary = NULL;
12197 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070012198 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080012199
Daniel Vetter955382f2013-09-19 14:05:45 +020012200 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080012201 if (intel_crtc == NULL)
12202 return;
12203
Matt Roper465c1202014-05-29 08:06:54 -070012204 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070012205 if (!primary)
12206 goto fail;
12207
12208 cursor = intel_cursor_plane_create(dev, pipe);
12209 if (!cursor)
12210 goto fail;
12211
Matt Roper465c1202014-05-29 08:06:54 -070012212 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070012213 cursor, &intel_crtc_funcs);
12214 if (ret)
12215 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080012216
12217 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080012218 for (i = 0; i < 256; i++) {
12219 intel_crtc->lut_r[i] = i;
12220 intel_crtc->lut_g[i] = i;
12221 intel_crtc->lut_b[i] = i;
12222 }
12223
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020012224 /*
12225 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020012226 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020012227 */
Jesse Barnes80824002009-09-10 15:28:06 -070012228 intel_crtc->pipe = pipe;
12229 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010012230 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080012231 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010012232 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070012233 }
12234
Chris Wilson4b0e3332014-05-30 16:35:26 +030012235 intel_crtc->cursor_base = ~0;
12236 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030012237 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030012238
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080012239 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
12240 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
12241 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
12242 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
12243
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020012244 INIT_WORK(&intel_crtc->mmio_flip.work, intel_mmio_flip_work_func);
12245
Jesse Barnes79e53942008-11-07 14:24:08 -080012246 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020012247
12248 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070012249 return;
12250
12251fail:
12252 if (primary)
12253 drm_plane_cleanup(primary);
12254 if (cursor)
12255 drm_plane_cleanup(cursor);
12256 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080012257}
12258
Jesse Barnes752aa882013-10-31 18:55:49 +020012259enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
12260{
12261 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020012262 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020012263
Rob Clark51fd3712013-11-19 12:10:12 -050012264 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020012265
Ville Syrjäläd3babd32014-11-07 11:16:01 +020012266 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020012267 return INVALID_PIPE;
12268
12269 return to_intel_crtc(encoder->crtc)->pipe;
12270}
12271
Carl Worth08d7b3d2009-04-29 14:43:54 -070012272int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000012273 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070012274{
Carl Worth08d7b3d2009-04-29 14:43:54 -070012275 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040012276 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020012277 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012278
Daniel Vetter1cff8f62012-04-24 09:55:08 +020012279 if (!drm_core_check_feature(dev, DRIVER_MODESET))
12280 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012281
Rob Clark7707e652014-07-17 23:30:04 -040012282 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070012283
Rob Clark7707e652014-07-17 23:30:04 -040012284 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070012285 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030012286 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012287 }
12288
Rob Clark7707e652014-07-17 23:30:04 -040012289 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020012290 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012291
Daniel Vetterc05422d2009-08-11 16:05:30 +020012292 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012293}
12294
Daniel Vetter66a92782012-07-12 20:08:18 +020012295static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080012296{
Daniel Vetter66a92782012-07-12 20:08:18 +020012297 struct drm_device *dev = encoder->base.dev;
12298 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080012299 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080012300 int entry = 0;
12301
Damien Lespiaub2784e12014-08-05 11:29:37 +010012302 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020012303 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020012304 index_mask |= (1 << entry);
12305
Jesse Barnes79e53942008-11-07 14:24:08 -080012306 entry++;
12307 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010012308
Jesse Barnes79e53942008-11-07 14:24:08 -080012309 return index_mask;
12310}
12311
Chris Wilson4d302442010-12-14 19:21:29 +000012312static bool has_edp_a(struct drm_device *dev)
12313{
12314 struct drm_i915_private *dev_priv = dev->dev_private;
12315
12316 if (!IS_MOBILE(dev))
12317 return false;
12318
12319 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
12320 return false;
12321
Damien Lespiaue3589902014-02-07 19:12:50 +000012322 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000012323 return false;
12324
12325 return true;
12326}
12327
Damien Lespiauba0fbca2014-01-08 14:18:23 +000012328const char *intel_output_name(int output)
12329{
12330 static const char *names[] = {
12331 [INTEL_OUTPUT_UNUSED] = "Unused",
12332 [INTEL_OUTPUT_ANALOG] = "Analog",
12333 [INTEL_OUTPUT_DVO] = "DVO",
12334 [INTEL_OUTPUT_SDVO] = "SDVO",
12335 [INTEL_OUTPUT_LVDS] = "LVDS",
12336 [INTEL_OUTPUT_TVOUT] = "TV",
12337 [INTEL_OUTPUT_HDMI] = "HDMI",
12338 [INTEL_OUTPUT_DISPLAYPORT] = "DisplayPort",
12339 [INTEL_OUTPUT_EDP] = "eDP",
12340 [INTEL_OUTPUT_DSI] = "DSI",
12341 [INTEL_OUTPUT_UNKNOWN] = "Unknown",
12342 };
12343
12344 if (output < 0 || output >= ARRAY_SIZE(names) || !names[output])
12345 return "Invalid";
12346
12347 return names[output];
12348}
12349
Jesse Barnes84b4e042014-06-25 08:24:29 -070012350static bool intel_crt_present(struct drm_device *dev)
12351{
12352 struct drm_i915_private *dev_priv = dev->dev_private;
12353
Damien Lespiau884497e2013-12-03 13:56:23 +000012354 if (INTEL_INFO(dev)->gen >= 9)
12355 return false;
12356
Damien Lespiaucf404ce2014-10-01 20:04:15 +010012357 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070012358 return false;
12359
12360 if (IS_CHERRYVIEW(dev))
12361 return false;
12362
12363 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
12364 return false;
12365
12366 return true;
12367}
12368
Jesse Barnes79e53942008-11-07 14:24:08 -080012369static void intel_setup_outputs(struct drm_device *dev)
12370{
Eric Anholt725e30a2009-01-22 13:01:02 -080012371 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010012372 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012373 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080012374
Daniel Vetterc9093352013-06-06 22:22:47 +020012375 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012376
Jesse Barnes84b4e042014-06-25 08:24:29 -070012377 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020012378 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012379
Paulo Zanoniaffa9352012-11-23 15:30:39 -020012380 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030012381 int found;
12382
12383 /* Haswell uses DDI functions to detect digital outputs */
12384 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
12385 /* DDI A only supports eDP */
12386 if (found)
12387 intel_ddi_init(dev, PORT_A);
12388
12389 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
12390 * register */
12391 found = I915_READ(SFUSE_STRAP);
12392
12393 if (found & SFUSE_STRAP_DDIB_DETECTED)
12394 intel_ddi_init(dev, PORT_B);
12395 if (found & SFUSE_STRAP_DDIC_DETECTED)
12396 intel_ddi_init(dev, PORT_C);
12397 if (found & SFUSE_STRAP_DDID_DETECTED)
12398 intel_ddi_init(dev, PORT_D);
12399 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012400 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020012401 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020012402
12403 if (has_edp_a(dev))
12404 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012405
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012406 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080012407 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010012408 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012409 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012410 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012411 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012412 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012413 }
12414
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012415 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012416 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012417
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012418 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012419 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012420
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012421 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012422 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012423
Daniel Vetter270b3042012-10-27 15:52:05 +020012424 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012425 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070012426 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012427 /*
12428 * The DP_DETECTED bit is the latched state of the DDC
12429 * SDA pin at boot. However since eDP doesn't require DDC
12430 * (no way to plug in a DP->HDMI dongle) the DDC pins for
12431 * eDP ports may have been muxed to an alternate function.
12432 * Thus we can't rely on the DP_DETECTED bit alone to detect
12433 * eDP ports. Consult the VBT as well as DP_DETECTED to
12434 * detect eDP ports.
12435 */
12436 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED)
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030012437 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
12438 PORT_B);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012439 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED ||
12440 intel_dp_is_edp(dev, PORT_B))
12441 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030012442
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012443 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED)
Jesse Barnes6f6005a2013-08-09 09:34:35 -070012444 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
12445 PORT_C);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012446 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED ||
12447 intel_dp_is_edp(dev, PORT_C))
12448 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053012449
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012450 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012451 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED)
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012452 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
12453 PORT_D);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012454 /* eDP not supported on port D, so don't check VBT */
12455 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
12456 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012457 }
12458
Jani Nikula3cfca972013-08-27 15:12:26 +030012459 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080012460 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080012461 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080012462
Paulo Zanonie2debe92013-02-18 19:00:27 -030012463 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012464 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012465 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012466 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
12467 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012468 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012469 }
Ma Ling27185ae2009-08-24 13:50:23 +080012470
Imre Deake7281ea2013-05-08 13:14:08 +030012471 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012472 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080012473 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040012474
12475 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040012476
Paulo Zanonie2debe92013-02-18 19:00:27 -030012477 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012478 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012479 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012480 }
Ma Ling27185ae2009-08-24 13:50:23 +080012481
Paulo Zanonie2debe92013-02-18 19:00:27 -030012482 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080012483
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012484 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
12485 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012486 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012487 }
Imre Deake7281ea2013-05-08 13:14:08 +030012488 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012489 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080012490 }
Ma Ling27185ae2009-08-24 13:50:23 +080012491
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012492 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030012493 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012494 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070012495 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080012496 intel_dvo_init(dev);
12497
Zhenyu Wang103a1962009-11-27 11:44:36 +080012498 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080012499 intel_tv_init(dev);
12500
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080012501 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070012502
Damien Lespiaub2784e12014-08-05 11:29:37 +010012503 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010012504 encoder->base.possible_crtcs = encoder->crtc_mask;
12505 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020012506 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080012507 }
Chris Wilson47356eb2011-01-11 17:06:04 +000012508
Paulo Zanonidde86e22012-12-01 12:04:25 -020012509 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020012510
12511 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012512}
12513
12514static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
12515{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012516 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080012517 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080012518
Daniel Vetteref2d6332014-02-10 18:00:38 +010012519 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012520 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010012521 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012522 drm_gem_object_unreference(&intel_fb->obj->base);
12523 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080012524 kfree(intel_fb);
12525}
12526
12527static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000012528 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080012529 unsigned int *handle)
12530{
12531 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000012532 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080012533
Chris Wilson05394f32010-11-08 19:18:58 +000012534 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080012535}
12536
12537static const struct drm_framebuffer_funcs intel_fb_funcs = {
12538 .destroy = intel_user_framebuffer_destroy,
12539 .create_handle = intel_user_framebuffer_create_handle,
12540};
12541
Daniel Vetterb5ea6422014-03-02 21:18:00 +010012542static int intel_framebuffer_init(struct drm_device *dev,
12543 struct intel_framebuffer *intel_fb,
12544 struct drm_mode_fb_cmd2 *mode_cmd,
12545 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080012546{
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080012547 int aligned_height;
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012548 int pitch_limit;
Jesse Barnes79e53942008-11-07 14:24:08 -080012549 int ret;
12550
Daniel Vetterdd4916c2013-10-09 21:23:51 +020012551 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
12552
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012553 if (obj->tiling_mode == I915_TILING_Y) {
12554 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +010012555 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012556 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012557
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012558 if (mode_cmd->pitches[0] & 63) {
12559 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
12560 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010012561 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012562 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012563
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012564 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
12565 pitch_limit = 32*1024;
12566 } else if (INTEL_INFO(dev)->gen >= 4) {
12567 if (obj->tiling_mode)
12568 pitch_limit = 16*1024;
12569 else
12570 pitch_limit = 32*1024;
12571 } else if (INTEL_INFO(dev)->gen >= 3) {
12572 if (obj->tiling_mode)
12573 pitch_limit = 8*1024;
12574 else
12575 pitch_limit = 16*1024;
12576 } else
12577 /* XXX DSPC is limited to 4k tiled */
12578 pitch_limit = 8*1024;
12579
12580 if (mode_cmd->pitches[0] > pitch_limit) {
12581 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
12582 obj->tiling_mode ? "tiled" : "linear",
12583 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012584 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012585 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012586
12587 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012588 mode_cmd->pitches[0] != obj->stride) {
12589 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
12590 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012591 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012592 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012593
Ville Syrjälä57779d02012-10-31 17:50:14 +020012594 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012595 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020012596 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020012597 case DRM_FORMAT_RGB565:
12598 case DRM_FORMAT_XRGB8888:
12599 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020012600 break;
12601 case DRM_FORMAT_XRGB1555:
12602 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012603 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012604 DRM_DEBUG("unsupported pixel format: %s\n",
12605 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012606 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012607 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020012608 break;
12609 case DRM_FORMAT_XBGR8888:
12610 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020012611 case DRM_FORMAT_XRGB2101010:
12612 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020012613 case DRM_FORMAT_XBGR2101010:
12614 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012615 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012616 DRM_DEBUG("unsupported pixel format: %s\n",
12617 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012618 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012619 }
Jesse Barnesb5626742011-06-24 12:19:27 -070012620 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020012621 case DRM_FORMAT_YUYV:
12622 case DRM_FORMAT_UYVY:
12623 case DRM_FORMAT_YVYU:
12624 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012625 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012626 DRM_DEBUG("unsupported pixel format: %s\n",
12627 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012628 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012629 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012630 break;
12631 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012632 DRM_DEBUG("unsupported pixel format: %s\n",
12633 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010012634 return -EINVAL;
12635 }
12636
Ville Syrjälä90f9a332012-10-31 17:50:19 +020012637 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
12638 if (mode_cmd->offsets[0] != 0)
12639 return -EINVAL;
12640
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080012641 aligned_height = intel_align_height(dev, mode_cmd->height,
12642 obj->tiling_mode);
Daniel Vetter53155c02013-10-09 21:55:33 +020012643 /* FIXME drm helper for size checks (especially planar formats)? */
12644 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
12645 return -EINVAL;
12646
Daniel Vetterc7d73f62012-12-13 23:38:38 +010012647 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
12648 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020012649 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010012650
Jesse Barnes79e53942008-11-07 14:24:08 -080012651 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
12652 if (ret) {
12653 DRM_ERROR("framebuffer init failed %d\n", ret);
12654 return ret;
12655 }
12656
Jesse Barnes79e53942008-11-07 14:24:08 -080012657 return 0;
12658}
12659
Jesse Barnes79e53942008-11-07 14:24:08 -080012660static struct drm_framebuffer *
12661intel_user_framebuffer_create(struct drm_device *dev,
12662 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012663 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080012664{
Chris Wilson05394f32010-11-08 19:18:58 +000012665 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080012666
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012667 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
12668 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000012669 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010012670 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080012671
Chris Wilsond2dff872011-04-19 08:36:26 +010012672 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080012673}
12674
Daniel Vetter4520f532013-10-09 09:18:51 +020012675#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020012676static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020012677{
12678}
12679#endif
12680
Jesse Barnes79e53942008-11-07 14:24:08 -080012681static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080012682 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020012683 .output_poll_changed = intel_fbdev_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -080012684};
12685
Jesse Barnese70236a2009-09-21 10:42:27 -070012686/* Set up chip specific display functions */
12687static void intel_init_display(struct drm_device *dev)
12688{
12689 struct drm_i915_private *dev_priv = dev->dev_private;
12690
Daniel Vetteree9300b2013-06-03 22:40:22 +020012691 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
12692 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030012693 else if (IS_CHERRYVIEW(dev))
12694 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020012695 else if (IS_VALLEYVIEW(dev))
12696 dev_priv->display.find_dpll = vlv_find_best_dpll;
12697 else if (IS_PINEVIEW(dev))
12698 dev_priv->display.find_dpll = pnv_find_best_dpll;
12699 else
12700 dev_priv->display.find_dpll = i9xx_find_best_dpll;
12701
Paulo Zanoniaffa9352012-11-23 15:30:39 -020012702 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012703 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080012704 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020012705 dev_priv->display.crtc_compute_clock =
12706 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020012707 dev_priv->display.crtc_enable = haswell_crtc_enable;
12708 dev_priv->display.crtc_disable = haswell_crtc_disable;
Daniel Vetterdf8ad702014-06-25 22:02:03 +030012709 dev_priv->display.off = ironlake_crtc_off;
Damien Lespiau70d21f02013-07-03 21:06:04 +010012710 if (INTEL_INFO(dev)->gen >= 9)
12711 dev_priv->display.update_primary_plane =
12712 skylake_update_primary_plane;
12713 else
12714 dev_priv->display.update_primary_plane =
12715 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030012716 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012717 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080012718 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020012719 dev_priv->display.crtc_compute_clock =
12720 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020012721 dev_priv->display.crtc_enable = ironlake_crtc_enable;
12722 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012723 dev_priv->display.off = ironlake_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012724 dev_priv->display.update_primary_plane =
12725 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070012726 } else if (IS_VALLEYVIEW(dev)) {
12727 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080012728 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020012729 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070012730 dev_priv->display.crtc_enable = valleyview_crtc_enable;
12731 dev_priv->display.crtc_disable = i9xx_crtc_disable;
12732 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012733 dev_priv->display.update_primary_plane =
12734 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070012735 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012736 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080012737 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020012738 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020012739 dev_priv->display.crtc_enable = i9xx_crtc_enable;
12740 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012741 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012742 dev_priv->display.update_primary_plane =
12743 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070012744 }
Jesse Barnese70236a2009-09-21 10:42:27 -070012745
Jesse Barnese70236a2009-09-21 10:42:27 -070012746 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070012747 if (IS_VALLEYVIEW(dev))
12748 dev_priv->display.get_display_clock_speed =
12749 valleyview_get_display_clock_speed;
12750 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070012751 dev_priv->display.get_display_clock_speed =
12752 i945_get_display_clock_speed;
12753 else if (IS_I915G(dev))
12754 dev_priv->display.get_display_clock_speed =
12755 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020012756 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070012757 dev_priv->display.get_display_clock_speed =
12758 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020012759 else if (IS_PINEVIEW(dev))
12760 dev_priv->display.get_display_clock_speed =
12761 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070012762 else if (IS_I915GM(dev))
12763 dev_priv->display.get_display_clock_speed =
12764 i915gm_get_display_clock_speed;
12765 else if (IS_I865G(dev))
12766 dev_priv->display.get_display_clock_speed =
12767 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020012768 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070012769 dev_priv->display.get_display_clock_speed =
12770 i855_get_display_clock_speed;
12771 else /* 852, 830 */
12772 dev_priv->display.get_display_clock_speed =
12773 i830_get_display_clock_speed;
12774
Jani Nikula7c10a2b2014-10-27 16:26:43 +020012775 if (IS_GEN5(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012776 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012777 } else if (IS_GEN6(dev)) {
12778 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012779 } else if (IS_IVYBRIDGE(dev)) {
12780 /* FIXME: detect B0+ stepping and use auto training */
12781 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012782 dev_priv->display.modeset_global_resources =
12783 ivb_modeset_global_resources;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030012784 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012785 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Jesse Barnes30a970c2013-11-04 13:48:12 -080012786 } else if (IS_VALLEYVIEW(dev)) {
12787 dev_priv->display.modeset_global_resources =
12788 valleyview_modeset_global_resources;
Jesse Barnese70236a2009-09-21 10:42:27 -070012789 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012790
12791 /* Default just returns -ENODEV to indicate unsupported */
12792 dev_priv->display.queue_flip = intel_default_queue_flip;
12793
12794 switch (INTEL_INFO(dev)->gen) {
12795 case 2:
12796 dev_priv->display.queue_flip = intel_gen2_queue_flip;
12797 break;
12798
12799 case 3:
12800 dev_priv->display.queue_flip = intel_gen3_queue_flip;
12801 break;
12802
12803 case 4:
12804 case 5:
12805 dev_priv->display.queue_flip = intel_gen4_queue_flip;
12806 break;
12807
12808 case 6:
12809 dev_priv->display.queue_flip = intel_gen6_queue_flip;
12810 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070012811 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070012812 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070012813 dev_priv->display.queue_flip = intel_gen7_queue_flip;
12814 break;
Damien Lespiau830c81d2014-11-13 17:51:46 +000012815 case 9:
12816 dev_priv->display.queue_flip = intel_gen9_queue_flip;
12817 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012818 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020012819
12820 intel_panel_init_backlight_funcs(dev);
Ville Syrjäläe39b9992014-09-04 14:53:14 +030012821
12822 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070012823}
12824
Jesse Barnesb690e962010-07-19 13:53:12 -070012825/*
12826 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
12827 * resume, or other times. This quirk makes sure that's the case for
12828 * affected systems.
12829 */
Akshay Joshi0206e352011-08-16 15:34:10 -040012830static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070012831{
12832 struct drm_i915_private *dev_priv = dev->dev_private;
12833
12834 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012835 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070012836}
12837
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030012838static void quirk_pipeb_force(struct drm_device *dev)
12839{
12840 struct drm_i915_private *dev_priv = dev->dev_private;
12841
12842 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
12843 DRM_INFO("applying pipe b force quirk\n");
12844}
12845
Keith Packard435793d2011-07-12 14:56:22 -070012846/*
12847 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
12848 */
12849static void quirk_ssc_force_disable(struct drm_device *dev)
12850{
12851 struct drm_i915_private *dev_priv = dev->dev_private;
12852 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012853 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070012854}
12855
Carsten Emde4dca20e2012-03-15 15:56:26 +010012856/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010012857 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
12858 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010012859 */
12860static void quirk_invert_brightness(struct drm_device *dev)
12861{
12862 struct drm_i915_private *dev_priv = dev->dev_private;
12863 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012864 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070012865}
12866
Scot Doyle9c72cc62014-07-03 23:27:50 +000012867/* Some VBT's incorrectly indicate no backlight is present */
12868static void quirk_backlight_present(struct drm_device *dev)
12869{
12870 struct drm_i915_private *dev_priv = dev->dev_private;
12871 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
12872 DRM_INFO("applying backlight present quirk\n");
12873}
12874
Jesse Barnesb690e962010-07-19 13:53:12 -070012875struct intel_quirk {
12876 int device;
12877 int subsystem_vendor;
12878 int subsystem_device;
12879 void (*hook)(struct drm_device *dev);
12880};
12881
Egbert Eich5f85f1762012-10-14 15:46:38 +020012882/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
12883struct intel_dmi_quirk {
12884 void (*hook)(struct drm_device *dev);
12885 const struct dmi_system_id (*dmi_id_list)[];
12886};
12887
12888static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
12889{
12890 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
12891 return 1;
12892}
12893
12894static const struct intel_dmi_quirk intel_dmi_quirks[] = {
12895 {
12896 .dmi_id_list = &(const struct dmi_system_id[]) {
12897 {
12898 .callback = intel_dmi_reverse_brightness,
12899 .ident = "NCR Corporation",
12900 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
12901 DMI_MATCH(DMI_PRODUCT_NAME, ""),
12902 },
12903 },
12904 { } /* terminating entry */
12905 },
12906 .hook = quirk_invert_brightness,
12907 },
12908};
12909
Ben Widawskyc43b5632012-04-16 14:07:40 -070012910static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070012911 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040012912 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070012913
Jesse Barnesb690e962010-07-19 13:53:12 -070012914 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
12915 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
12916
Jesse Barnesb690e962010-07-19 13:53:12 -070012917 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
12918 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
12919
Ville Syrjälä5f080c02014-08-15 01:22:06 +030012920 /* 830 needs to leave pipe A & dpll A up */
12921 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
12922
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030012923 /* 830 needs to leave pipe B & dpll B up */
12924 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
12925
Keith Packard435793d2011-07-12 14:56:22 -070012926 /* Lenovo U160 cannot use SSC on LVDS */
12927 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020012928
12929 /* Sony Vaio Y cannot use SSC on LVDS */
12930 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010012931
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010012932 /* Acer Aspire 5734Z must invert backlight brightness */
12933 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
12934
12935 /* Acer/eMachines G725 */
12936 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
12937
12938 /* Acer/eMachines e725 */
12939 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
12940
12941 /* Acer/Packard Bell NCL20 */
12942 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
12943
12944 /* Acer Aspire 4736Z */
12945 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020012946
12947 /* Acer Aspire 5336 */
12948 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000012949
12950 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
12951 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000012952
Scot Doyledfb3d47b2014-08-21 16:08:02 +000012953 /* Acer C720 Chromebook (Core i3 4005U) */
12954 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
12955
jens steinb2a96012014-10-28 20:25:53 +010012956 /* Apple Macbook 2,1 (Core 2 T7400) */
12957 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
12958
Scot Doyled4967d82014-07-03 23:27:52 +000012959 /* Toshiba CB35 Chromebook (Celeron 2955U) */
12960 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000012961
12962 /* HP Chromebook 14 (Celeron 2955U) */
12963 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070012964};
12965
12966static void intel_init_quirks(struct drm_device *dev)
12967{
12968 struct pci_dev *d = dev->pdev;
12969 int i;
12970
12971 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
12972 struct intel_quirk *q = &intel_quirks[i];
12973
12974 if (d->device == q->device &&
12975 (d->subsystem_vendor == q->subsystem_vendor ||
12976 q->subsystem_vendor == PCI_ANY_ID) &&
12977 (d->subsystem_device == q->subsystem_device ||
12978 q->subsystem_device == PCI_ANY_ID))
12979 q->hook(dev);
12980 }
Egbert Eich5f85f1762012-10-14 15:46:38 +020012981 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
12982 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
12983 intel_dmi_quirks[i].hook(dev);
12984 }
Jesse Barnesb690e962010-07-19 13:53:12 -070012985}
12986
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012987/* Disable the VGA plane that we never use */
12988static void i915_disable_vga(struct drm_device *dev)
12989{
12990 struct drm_i915_private *dev_priv = dev->dev_private;
12991 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020012992 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012993
Ville Syrjälä2b37c612014-01-22 21:32:38 +020012994 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012995 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070012996 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012997 sr1 = inb(VGA_SR_DATA);
12998 outb(sr1 | 1<<5, VGA_SR_DATA);
12999 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
13000 udelay(300);
13001
Ville Syrjälä69769f92014-08-15 01:22:08 +030013002 /*
13003 * Fujitsu-Siemens Lifebook S6010 (830) has problems resuming
13004 * from S3 without preserving (some of?) the other bits.
13005 */
13006 I915_WRITE(vga_reg, dev_priv->bios_vgacntr | VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013007 POSTING_READ(vga_reg);
13008}
13009
Daniel Vetterf8175862012-04-10 15:50:11 +020013010void intel_modeset_init_hw(struct drm_device *dev)
13011{
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030013012 intel_prepare_ddi(dev);
13013
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +030013014 if (IS_VALLEYVIEW(dev))
13015 vlv_update_cdclk(dev);
13016
Daniel Vetterf8175862012-04-10 15:50:11 +020013017 intel_init_clock_gating(dev);
13018
Daniel Vetter8090c6b2012-06-24 16:42:32 +020013019 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020013020}
13021
Jesse Barnes79e53942008-11-07 14:24:08 -080013022void intel_modeset_init(struct drm_device *dev)
13023{
Jesse Barnes652c3932009-08-17 13:31:43 -070013024 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000013025 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000013026 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080013027 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080013028
13029 drm_mode_config_init(dev);
13030
13031 dev->mode_config.min_width = 0;
13032 dev->mode_config.min_height = 0;
13033
Dave Airlie019d96c2011-09-29 16:20:42 +010013034 dev->mode_config.preferred_depth = 24;
13035 dev->mode_config.prefer_shadow = 1;
13036
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020013037 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080013038
Jesse Barnesb690e962010-07-19 13:53:12 -070013039 intel_init_quirks(dev);
13040
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030013041 intel_init_pm(dev);
13042
Ben Widawskye3c74752013-04-05 13:12:39 -070013043 if (INTEL_INFO(dev)->num_pipes == 0)
13044 return;
13045
Jesse Barnese70236a2009-09-21 10:42:27 -070013046 intel_init_display(dev);
Jani Nikula7c10a2b2014-10-27 16:26:43 +020013047 intel_init_audio(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070013048
Chris Wilsona6c45cf2010-09-17 00:32:17 +010013049 if (IS_GEN2(dev)) {
13050 dev->mode_config.max_width = 2048;
13051 dev->mode_config.max_height = 2048;
13052 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070013053 dev->mode_config.max_width = 4096;
13054 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080013055 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010013056 dev->mode_config.max_width = 8192;
13057 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080013058 }
Damien Lespiau068be562014-03-28 14:17:49 +000013059
Ville Syrjälädc41c152014-08-13 11:57:05 +030013060 if (IS_845G(dev) || IS_I865G(dev)) {
13061 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
13062 dev->mode_config.cursor_height = 1023;
13063 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000013064 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
13065 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
13066 } else {
13067 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
13068 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
13069 }
13070
Ben Widawsky5d4545a2013-01-17 12:45:15 -080013071 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080013072
Zhao Yakui28c97732009-10-09 11:39:41 +080013073 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070013074 INTEL_INFO(dev)->num_pipes,
13075 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080013076
Damien Lespiau055e3932014-08-18 13:49:10 +010013077 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000013078 intel_crtc_init(dev, pipe);
Damien Lespiau1fe47782014-03-03 17:31:47 +000013079 for_each_sprite(pipe, sprite) {
13080 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070013081 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030013082 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000013083 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070013084 }
Jesse Barnes79e53942008-11-07 14:24:08 -080013085 }
13086
Jesse Barnesf42bb702013-12-16 16:34:23 -080013087 intel_init_dpio(dev);
13088
Daniel Vettere72f9fb2013-06-05 13:34:06 +020013089 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013090
Ville Syrjälä69769f92014-08-15 01:22:08 +030013091 /* save the BIOS value before clobbering it */
13092 dev_priv->bios_vgacntr = I915_READ(i915_vgacntrl_reg(dev));
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013093 /* Just disable it once at startup */
13094 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080013095 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000013096
13097 /* Just in case the BIOS is doing something questionable. */
13098 intel_disable_fbc(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080013099
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013100 drm_modeset_lock_all(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080013101 intel_modeset_setup_hw_state(dev, false);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013102 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080013103
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013104 for_each_intel_crtc(dev, crtc) {
Jesse Barnes46f297f2014-03-07 08:57:48 -080013105 if (!crtc->active)
13106 continue;
13107
Jesse Barnes46f297f2014-03-07 08:57:48 -080013108 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080013109 * Note that reserving the BIOS fb up front prevents us
13110 * from stuffing other stolen allocations like the ring
13111 * on top. This prevents some ugliness at boot time, and
13112 * can even allow for smooth boot transitions if the BIOS
13113 * fb is large enough for the active pipe configuration.
13114 */
13115 if (dev_priv->display.get_plane_config) {
13116 dev_priv->display.get_plane_config(crtc,
13117 &crtc->plane_config);
13118 /*
13119 * If the fb is shared between multiple heads, we'll
13120 * just get the first one.
13121 */
Jesse Barnes484b41d2014-03-07 08:57:55 -080013122 intel_find_plane_obj(crtc, &crtc->plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080013123 }
Jesse Barnes46f297f2014-03-07 08:57:48 -080013124 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010013125}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080013126
Daniel Vetter7fad7982012-07-04 17:51:47 +020013127static void intel_enable_pipe_a(struct drm_device *dev)
13128{
13129 struct intel_connector *connector;
13130 struct drm_connector *crt = NULL;
13131 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030013132 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020013133
13134 /* We can't just switch on the pipe A, we need to set things up with a
13135 * proper mode and output configuration. As a gross hack, enable pipe A
13136 * by enabling the load detect pipe once. */
13137 list_for_each_entry(connector,
13138 &dev->mode_config.connector_list,
13139 base.head) {
13140 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
13141 crt = &connector->base;
13142 break;
13143 }
13144 }
13145
13146 if (!crt)
13147 return;
13148
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030013149 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
13150 intel_release_load_detect_pipe(crt, &load_detect_temp);
Daniel Vetter7fad7982012-07-04 17:51:47 +020013151}
13152
Daniel Vetterfa555832012-10-10 23:14:00 +020013153static bool
13154intel_check_plane_mapping(struct intel_crtc *crtc)
13155{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070013156 struct drm_device *dev = crtc->base.dev;
13157 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020013158 u32 reg, val;
13159
Ben Widawsky7eb552a2013-03-13 14:05:41 -070013160 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020013161 return true;
13162
13163 reg = DSPCNTR(!crtc->plane);
13164 val = I915_READ(reg);
13165
13166 if ((val & DISPLAY_PLANE_ENABLE) &&
13167 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
13168 return false;
13169
13170 return true;
13171}
13172
Daniel Vetter24929352012-07-02 20:28:59 +020013173static void intel_sanitize_crtc(struct intel_crtc *crtc)
13174{
13175 struct drm_device *dev = crtc->base.dev;
13176 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020013177 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020013178
Daniel Vetter24929352012-07-02 20:28:59 +020013179 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +020013180 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020013181 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
13182
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030013183 /* restore vblank interrupts to correct state */
Ville Syrjäläd297e102014-08-06 14:50:01 +030013184 if (crtc->active) {
13185 update_scanline_offset(crtc);
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030013186 drm_vblank_on(dev, crtc->pipe);
Ville Syrjäläd297e102014-08-06 14:50:01 +030013187 } else
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030013188 drm_vblank_off(dev, crtc->pipe);
13189
Daniel Vetter24929352012-07-02 20:28:59 +020013190 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020013191 * disable the crtc (and hence change the state) if it is wrong. Note
13192 * that gen4+ has a fixed plane -> pipe mapping. */
13193 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020013194 struct intel_connector *connector;
13195 bool plane;
13196
Daniel Vetter24929352012-07-02 20:28:59 +020013197 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
13198 crtc->base.base.id);
13199
13200 /* Pipe has the wrong plane attached and the plane is active.
13201 * Temporarily change the plane mapping and disable everything
13202 * ... */
13203 plane = crtc->plane;
13204 crtc->plane = !plane;
Daniel Vetter9c8958b2014-07-14 19:35:31 +020013205 crtc->primary_enabled = true;
Daniel Vetter24929352012-07-02 20:28:59 +020013206 dev_priv->display.crtc_disable(&crtc->base);
13207 crtc->plane = plane;
13208
13209 /* ... and break all links. */
13210 list_for_each_entry(connector, &dev->mode_config.connector_list,
13211 base.head) {
13212 if (connector->encoder->base.crtc != &crtc->base)
13213 continue;
13214
Egbert Eich7f1950f2014-04-25 10:56:22 +020013215 connector->base.dpms = DRM_MODE_DPMS_OFF;
13216 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020013217 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020013218 /* multiple connectors may have the same encoder:
13219 * handle them and break crtc link separately */
13220 list_for_each_entry(connector, &dev->mode_config.connector_list,
13221 base.head)
13222 if (connector->encoder->base.crtc == &crtc->base) {
13223 connector->encoder->base.crtc = NULL;
13224 connector->encoder->connectors_active = false;
13225 }
Daniel Vetter24929352012-07-02 20:28:59 +020013226
13227 WARN_ON(crtc->active);
13228 crtc->base.enabled = false;
13229 }
Daniel Vetter24929352012-07-02 20:28:59 +020013230
Daniel Vetter7fad7982012-07-04 17:51:47 +020013231 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
13232 crtc->pipe == PIPE_A && !crtc->active) {
13233 /* BIOS forgot to enable pipe A, this mostly happens after
13234 * resume. Force-enable the pipe to fix this, the update_dpms
13235 * call below we restore the pipe to the right state, but leave
13236 * the required bits on. */
13237 intel_enable_pipe_a(dev);
13238 }
13239
Daniel Vetter24929352012-07-02 20:28:59 +020013240 /* Adjust the state of the output pipe according to whether we
13241 * have active connectors/encoders. */
13242 intel_crtc_update_dpms(&crtc->base);
13243
13244 if (crtc->active != crtc->base.enabled) {
13245 struct intel_encoder *encoder;
13246
13247 /* This can happen either due to bugs in the get_hw_state
13248 * functions or because the pipe is force-enabled due to the
13249 * pipe A quirk. */
13250 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
13251 crtc->base.base.id,
13252 crtc->base.enabled ? "enabled" : "disabled",
13253 crtc->active ? "enabled" : "disabled");
13254
13255 crtc->base.enabled = crtc->active;
13256
13257 /* Because we only establish the connector -> encoder ->
13258 * crtc links if something is active, this means the
13259 * crtc is now deactivated. Break the links. connector
13260 * -> encoder links are only establish when things are
13261 * actually up, hence no need to break them. */
13262 WARN_ON(crtc->active);
13263
13264 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
13265 WARN_ON(encoder->connectors_active);
13266 encoder->base.crtc = NULL;
13267 }
13268 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020013269
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030013270 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010013271 /*
13272 * We start out with underrun reporting disabled to avoid races.
13273 * For correct bookkeeping mark this on active crtcs.
13274 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020013275 * Also on gmch platforms we dont have any hardware bits to
13276 * disable the underrun reporting. Which means we need to start
13277 * out with underrun reporting disabled also on inactive pipes,
13278 * since otherwise we'll complain about the garbage we read when
13279 * e.g. coming up after runtime pm.
13280 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010013281 * No protection against concurrent access is required - at
13282 * worst a fifo underrun happens which also sets this to false.
13283 */
13284 crtc->cpu_fifo_underrun_disabled = true;
13285 crtc->pch_fifo_underrun_disabled = true;
13286 }
Daniel Vetter24929352012-07-02 20:28:59 +020013287}
13288
13289static void intel_sanitize_encoder(struct intel_encoder *encoder)
13290{
13291 struct intel_connector *connector;
13292 struct drm_device *dev = encoder->base.dev;
13293
13294 /* We need to check both for a crtc link (meaning that the
13295 * encoder is active and trying to read from a pipe) and the
13296 * pipe itself being active. */
13297 bool has_active_crtc = encoder->base.crtc &&
13298 to_intel_crtc(encoder->base.crtc)->active;
13299
13300 if (encoder->connectors_active && !has_active_crtc) {
13301 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
13302 encoder->base.base.id,
Jani Nikula8e329a02014-06-03 14:56:21 +030013303 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020013304
13305 /* Connector is active, but has no active pipe. This is
13306 * fallout from our resume register restoring. Disable
13307 * the encoder manually again. */
13308 if (encoder->base.crtc) {
13309 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
13310 encoder->base.base.id,
Jani Nikula8e329a02014-06-03 14:56:21 +030013311 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020013312 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030013313 if (encoder->post_disable)
13314 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020013315 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020013316 encoder->base.crtc = NULL;
13317 encoder->connectors_active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020013318
13319 /* Inconsistent output/port/pipe state happens presumably due to
13320 * a bug in one of the get_hw_state functions. Or someplace else
13321 * in our code, like the register restore mess on resume. Clamp
13322 * things to off as a safer default. */
13323 list_for_each_entry(connector,
13324 &dev->mode_config.connector_list,
13325 base.head) {
13326 if (connector->encoder != encoder)
13327 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020013328 connector->base.dpms = DRM_MODE_DPMS_OFF;
13329 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020013330 }
13331 }
13332 /* Enabled encoders without active connectors will be fixed in
13333 * the crtc fixup. */
13334}
13335
Imre Deak04098752014-02-18 00:02:16 +020013336void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013337{
13338 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020013339 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013340
Imre Deak04098752014-02-18 00:02:16 +020013341 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
13342 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
13343 i915_disable_vga(dev);
13344 }
13345}
13346
13347void i915_redisable_vga(struct drm_device *dev)
13348{
13349 struct drm_i915_private *dev_priv = dev->dev_private;
13350
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030013351 /* This function can be called both from intel_modeset_setup_hw_state or
13352 * at a very early point in our resume sequence, where the power well
13353 * structures are not yet restored. Since this function is at a very
13354 * paranoid "someone might have enabled VGA while we were not looking"
13355 * level, just check if the power well is enabled instead of trying to
13356 * follow the "don't touch the power well if we don't need it" policy
13357 * the rest of the driver uses. */
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013358 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030013359 return;
13360
Imre Deak04098752014-02-18 00:02:16 +020013361 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013362}
13363
Ville Syrjälä98ec7732014-04-30 17:43:01 +030013364static bool primary_get_hw_state(struct intel_crtc *crtc)
13365{
13366 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
13367
13368 if (!crtc->active)
13369 return false;
13370
13371 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
13372}
13373
Daniel Vetter30e984d2013-06-05 13:34:17 +020013374static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020013375{
13376 struct drm_i915_private *dev_priv = dev->dev_private;
13377 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020013378 struct intel_crtc *crtc;
13379 struct intel_encoder *encoder;
13380 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020013381 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020013382
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013383 for_each_intel_crtc(dev, crtc) {
Daniel Vetter88adfff2013-03-28 10:42:01 +010013384 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020013385
Daniel Vetter99535992014-04-13 12:00:33 +020013386 crtc->config.quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
13387
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013388 crtc->active = dev_priv->display.get_pipe_config(crtc,
13389 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020013390
13391 crtc->base.enabled = crtc->active;
Ville Syrjälä98ec7732014-04-30 17:43:01 +030013392 crtc->primary_enabled = primary_get_hw_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020013393
13394 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
13395 crtc->base.base.id,
13396 crtc->active ? "enabled" : "disabled");
13397 }
13398
Daniel Vetter53589012013-06-05 13:34:16 +020013399 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13400 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13401
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013402 pll->on = pll->get_hw_state(dev_priv, pll,
13403 &pll->config.hw_state);
Daniel Vetter53589012013-06-05 13:34:16 +020013404 pll->active = 0;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013405 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013406 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020013407 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
Daniel Vetter53589012013-06-05 13:34:16 +020013408 pll->active++;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013409 pll->config.crtc_mask |= 1 << crtc->pipe;
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020013410 }
Daniel Vetter53589012013-06-05 13:34:16 +020013411 }
Daniel Vetter53589012013-06-05 13:34:16 +020013412
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020013413 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013414 pll->name, pll->config.crtc_mask, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013415
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013416 if (pll->config.crtc_mask)
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013417 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020013418 }
13419
Damien Lespiaub2784e12014-08-05 11:29:37 +010013420 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020013421 pipe = 0;
13422
13423 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070013424 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13425 encoder->base.crtc = &crtc->base;
Daniel Vetter1d37b682013-11-18 09:00:59 +010013426 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020013427 } else {
13428 encoder->base.crtc = NULL;
13429 }
13430
13431 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010013432 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020013433 encoder->base.base.id,
Jani Nikula8e329a02014-06-03 14:56:21 +030013434 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020013435 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010013436 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020013437 }
13438
13439 list_for_each_entry(connector, &dev->mode_config.connector_list,
13440 base.head) {
13441 if (connector->get_hw_state(connector)) {
13442 connector->base.dpms = DRM_MODE_DPMS_ON;
13443 connector->encoder->connectors_active = true;
13444 connector->base.encoder = &connector->encoder->base;
13445 } else {
13446 connector->base.dpms = DRM_MODE_DPMS_OFF;
13447 connector->base.encoder = NULL;
13448 }
13449 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
13450 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030013451 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020013452 connector->base.encoder ? "enabled" : "disabled");
13453 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020013454}
13455
13456/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
13457 * and i915 state tracking structures. */
13458void intel_modeset_setup_hw_state(struct drm_device *dev,
13459 bool force_restore)
13460{
13461 struct drm_i915_private *dev_priv = dev->dev_private;
13462 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020013463 struct intel_crtc *crtc;
13464 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020013465 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020013466
13467 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020013468
Jesse Barnesbabea612013-06-26 18:57:38 +030013469 /*
13470 * Now that we have the config, copy it to each CRTC struct
13471 * Note that this could go away if we move to using crtc_config
13472 * checking everywhere.
13473 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013474 for_each_intel_crtc(dev, crtc) {
Jani Nikulad330a952014-01-21 11:24:25 +020013475 if (crtc->active && i915.fastboot) {
Daniel Vetterf6a83282014-02-11 15:28:57 -080013476 intel_mode_from_pipe_config(&crtc->base.mode, &crtc->config);
Jesse Barnesbabea612013-06-26 18:57:38 +030013477 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
13478 crtc->base.base.id);
13479 drm_mode_debug_printmodeline(&crtc->base.mode);
13480 }
13481 }
13482
Daniel Vetter24929352012-07-02 20:28:59 +020013483 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010013484 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020013485 intel_sanitize_encoder(encoder);
13486 }
13487
Damien Lespiau055e3932014-08-18 13:49:10 +010013488 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020013489 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13490 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +020013491 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020013492 }
Daniel Vetter9a935852012-07-05 22:34:27 +020013493
Daniel Vetter35c95372013-07-17 06:55:04 +020013494 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13495 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13496
13497 if (!pll->on || pll->active)
13498 continue;
13499
13500 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
13501
13502 pll->disable(dev_priv, pll);
13503 pll->on = false;
13504 }
13505
Pradeep Bhat30789992014-11-04 17:06:45 +000013506 if (IS_GEN9(dev))
13507 skl_wm_get_hw_state(dev);
13508 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030013509 ilk_wm_get_hw_state(dev);
13510
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010013511 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030013512 i915_redisable_vga(dev);
13513
Daniel Vetterf30da182013-04-11 20:22:50 +020013514 /*
13515 * We need to use raw interfaces for restoring state to avoid
13516 * checking (bogus) intermediate states.
13517 */
Damien Lespiau055e3932014-08-18 13:49:10 +010013518 for_each_pipe(dev_priv, pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070013519 struct drm_crtc *crtc =
13520 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020013521
Jesse Barnes7f271262014-11-05 14:26:06 -080013522 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
13523 crtc->primary->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010013524 }
13525 } else {
13526 intel_modeset_update_staged_output_state(dev);
13527 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013528
13529 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010013530}
13531
13532void intel_modeset_gem_init(struct drm_device *dev)
13533{
Jesse Barnes92122782014-10-09 12:57:42 -070013534 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -080013535 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070013536 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -080013537
Imre Deakae484342014-03-31 15:10:44 +030013538 mutex_lock(&dev->struct_mutex);
13539 intel_init_gt_powersave(dev);
13540 mutex_unlock(&dev->struct_mutex);
13541
Jesse Barnes92122782014-10-09 12:57:42 -070013542 /*
13543 * There may be no VBT; and if the BIOS enabled SSC we can
13544 * just keep using it to avoid unnecessary flicker. Whereas if the
13545 * BIOS isn't using it, don't assume it will work even if the VBT
13546 * indicates as much.
13547 */
13548 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
13549 dev_priv->vbt.lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
13550 DREF_SSC1_ENABLE);
13551
Chris Wilson1833b132012-05-09 11:56:28 +010013552 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020013553
13554 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080013555
13556 /*
13557 * Make sure any fbs we allocated at startup are properly
13558 * pinned & fenced. When we do the allocation it's too early
13559 * for this.
13560 */
13561 mutex_lock(&dev->struct_mutex);
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010013562 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070013563 obj = intel_fb_obj(c->primary->fb);
13564 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080013565 continue;
13566
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +000013567 if (intel_pin_and_fence_fb_obj(c->primary,
13568 c->primary->fb,
13569 NULL)) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080013570 DRM_ERROR("failed to pin boot fb on pipe %d\n",
13571 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100013572 drm_framebuffer_unreference(c->primary->fb);
13573 c->primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -080013574 }
13575 }
13576 mutex_unlock(&dev->struct_mutex);
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020013577
13578 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080013579}
13580
Imre Deak4932e2c2014-02-11 17:12:48 +020013581void intel_connector_unregister(struct intel_connector *intel_connector)
13582{
13583 struct drm_connector *connector = &intel_connector->base;
13584
13585 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010013586 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020013587}
13588
Jesse Barnes79e53942008-11-07 14:24:08 -080013589void intel_modeset_cleanup(struct drm_device *dev)
13590{
Jesse Barnes652c3932009-08-17 13:31:43 -070013591 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030013592 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070013593
Imre Deak2eb52522014-11-19 15:30:05 +020013594 intel_disable_gt_powersave(dev);
13595
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020013596 intel_backlight_unregister(dev);
13597
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013598 /*
13599 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020013600 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013601 * experience fancy races otherwise.
13602 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020013603 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070013604
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013605 /*
13606 * Due to the hpd irq storm handling the hotplug work can re-arm the
13607 * poll handlers. Hence disable polling after hpd handling is shut down.
13608 */
Keith Packardf87ea762010-10-03 19:36:26 -070013609 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013610
Jesse Barnes652c3932009-08-17 13:31:43 -070013611 mutex_lock(&dev->struct_mutex);
13612
Jesse Barnes723bfd72010-10-07 16:01:13 -070013613 intel_unregister_dsm_handler();
13614
Chris Wilson973d04f2011-07-08 12:22:37 +010013615 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070013616
Daniel Vetter930ebb42012-06-29 23:32:16 +020013617 ironlake_teardown_rc6(dev);
13618
Kristian Høgsberg69341a52009-11-11 12:19:17 -050013619 mutex_unlock(&dev->struct_mutex);
13620
Chris Wilson1630fe72011-07-08 12:22:42 +010013621 /* flush any delayed tasks or pending work */
13622 flush_scheduled_work();
13623
Jani Nikuladb31af12013-11-08 16:48:53 +020013624 /* destroy the backlight and sysfs files before encoders/connectors */
13625 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020013626 struct intel_connector *intel_connector;
13627
13628 intel_connector = to_intel_connector(connector);
13629 intel_connector->unregister(intel_connector);
Jani Nikuladb31af12013-11-08 16:48:53 +020013630 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030013631
Jesse Barnes79e53942008-11-07 14:24:08 -080013632 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010013633
13634 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030013635
13636 mutex_lock(&dev->struct_mutex);
13637 intel_cleanup_gt_powersave(dev);
13638 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080013639}
13640
Dave Airlie28d52042009-09-21 14:33:58 +100013641/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080013642 * Return which encoder is currently attached for connector.
13643 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010013644struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080013645{
Chris Wilsondf0e9242010-09-09 16:20:55 +010013646 return &intel_attached_encoder(connector)->base;
13647}
Jesse Barnes79e53942008-11-07 14:24:08 -080013648
Chris Wilsondf0e9242010-09-09 16:20:55 +010013649void intel_connector_attach_encoder(struct intel_connector *connector,
13650 struct intel_encoder *encoder)
13651{
13652 connector->encoder = encoder;
13653 drm_mode_connector_attach_encoder(&connector->base,
13654 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080013655}
Dave Airlie28d52042009-09-21 14:33:58 +100013656
13657/*
13658 * set vga decode state - true == enable VGA decode
13659 */
13660int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
13661{
13662 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000013663 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100013664 u16 gmch_ctrl;
13665
Chris Wilson75fa0412014-02-07 18:37:02 -020013666 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
13667 DRM_ERROR("failed to read control word\n");
13668 return -EIO;
13669 }
13670
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020013671 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
13672 return 0;
13673
Dave Airlie28d52042009-09-21 14:33:58 +100013674 if (state)
13675 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
13676 else
13677 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020013678
13679 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
13680 DRM_ERROR("failed to write control word\n");
13681 return -EIO;
13682 }
13683
Dave Airlie28d52042009-09-21 14:33:58 +100013684 return 0;
13685}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013686
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013687struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013688
13689 u32 power_well_driver;
13690
Chris Wilson63b66e52013-08-08 15:12:06 +020013691 int num_transcoders;
13692
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013693 struct intel_cursor_error_state {
13694 u32 control;
13695 u32 position;
13696 u32 base;
13697 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010013698 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013699
13700 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020013701 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013702 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030013703 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010013704 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013705
13706 struct intel_plane_error_state {
13707 u32 control;
13708 u32 stride;
13709 u32 size;
13710 u32 pos;
13711 u32 addr;
13712 u32 surface;
13713 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010013714 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020013715
13716 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020013717 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020013718 enum transcoder cpu_transcoder;
13719
13720 u32 conf;
13721
13722 u32 htotal;
13723 u32 hblank;
13724 u32 hsync;
13725 u32 vtotal;
13726 u32 vblank;
13727 u32 vsync;
13728 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013729};
13730
13731struct intel_display_error_state *
13732intel_display_capture_error_state(struct drm_device *dev)
13733{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013734 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013735 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020013736 int transcoders[] = {
13737 TRANSCODER_A,
13738 TRANSCODER_B,
13739 TRANSCODER_C,
13740 TRANSCODER_EDP,
13741 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013742 int i;
13743
Chris Wilson63b66e52013-08-08 15:12:06 +020013744 if (INTEL_INFO(dev)->num_pipes == 0)
13745 return NULL;
13746
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013747 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013748 if (error == NULL)
13749 return NULL;
13750
Imre Deak190be112013-11-25 17:15:31 +020013751 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013752 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
13753
Damien Lespiau055e3932014-08-18 13:49:10 +010013754 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020013755 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013756 __intel_display_power_is_enabled(dev_priv,
13757 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020013758 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013759 continue;
13760
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030013761 error->cursor[i].control = I915_READ(CURCNTR(i));
13762 error->cursor[i].position = I915_READ(CURPOS(i));
13763 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013764
13765 error->plane[i].control = I915_READ(DSPCNTR(i));
13766 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013767 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030013768 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013769 error->plane[i].pos = I915_READ(DSPPOS(i));
13770 }
Paulo Zanonica291362013-03-06 20:03:14 -030013771 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
13772 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013773 if (INTEL_INFO(dev)->gen >= 4) {
13774 error->plane[i].surface = I915_READ(DSPSURF(i));
13775 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
13776 }
13777
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013778 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030013779
Sonika Jindal3abfce72014-07-21 15:23:43 +053013780 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e2014-04-18 15:55:04 +030013781 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020013782 }
13783
13784 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
13785 if (HAS_DDI(dev_priv->dev))
13786 error->num_transcoders++; /* Account for eDP. */
13787
13788 for (i = 0; i < error->num_transcoders; i++) {
13789 enum transcoder cpu_transcoder = transcoders[i];
13790
Imre Deakddf9c532013-11-27 22:02:02 +020013791 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013792 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020013793 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020013794 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013795 continue;
13796
Chris Wilson63b66e52013-08-08 15:12:06 +020013797 error->transcoder[i].cpu_transcoder = cpu_transcoder;
13798
13799 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
13800 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
13801 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
13802 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
13803 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
13804 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
13805 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013806 }
13807
13808 return error;
13809}
13810
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013811#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
13812
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013813void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013814intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013815 struct drm_device *dev,
13816 struct intel_display_error_state *error)
13817{
Damien Lespiau055e3932014-08-18 13:49:10 +010013818 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013819 int i;
13820
Chris Wilson63b66e52013-08-08 15:12:06 +020013821 if (!error)
13822 return;
13823
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013824 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020013825 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013826 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013827 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010013828 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013829 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020013830 err_printf(m, " Power: %s\n",
13831 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013832 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030013833 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013834
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013835 err_printf(m, "Plane [%d]:\n", i);
13836 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
13837 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013838 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013839 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
13840 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013841 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030013842 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013843 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013844 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013845 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
13846 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013847 }
13848
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013849 err_printf(m, "Cursor [%d]:\n", i);
13850 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
13851 err_printf(m, " POS: %08x\n", error->cursor[i].position);
13852 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013853 }
Chris Wilson63b66e52013-08-08 15:12:06 +020013854
13855 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010013856 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020013857 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020013858 err_printf(m, " Power: %s\n",
13859 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020013860 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
13861 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
13862 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
13863 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
13864 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
13865 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
13866 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
13867 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013868}
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030013869
13870void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
13871{
13872 struct intel_crtc *crtc;
13873
13874 for_each_intel_crtc(dev, crtc) {
13875 struct intel_unpin_work *work;
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030013876
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020013877 spin_lock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030013878
13879 work = crtc->unpin_work;
13880
13881 if (work && work->event &&
13882 work->event->base.file_priv == file) {
13883 kfree(work->event);
13884 work->event = NULL;
13885 }
13886
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020013887 spin_unlock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030013888 }
13889}