| Eric Christopher | 06b32cd | 2015-02-20 00:36:53 +0000 | [diff] [blame] | 1 | //===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file describes the X86 AVX512 instruction set, defining the |
| 11 | // instructions, and properties of the instructions which are needed for code |
| 12 | // generation, machine code emission, and analysis. |
| 13 | // |
| 14 | //===----------------------------------------------------------------------===// |
| 15 | |
| Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 16 | // Group template arguments that can be derived from the vector type (EltNum x |
| 17 | // EltVT). These are things like the register class for the writemask, etc. |
| 18 | // The idea is to pass one of these as the template argument rather than the |
| 19 | // individual arguments. |
| Elena Demikhovsky | fa4a6c1 | 2014-12-09 07:06:32 +0000 | [diff] [blame] | 20 | // The template is also used for scalar types, in this case numelts is 1. |
| Robert Khasanov | 4204c1a | 2014-12-12 14:21:30 +0000 | [diff] [blame] | 21 | class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc, |
| Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 22 | string suffix = ""> { |
| 23 | RegisterClass RC = rc; |
| Robert Khasanov | 4204c1a | 2014-12-12 14:21:30 +0000 | [diff] [blame] | 24 | ValueType EltVT = eltvt; |
| Adam Nemet | 449b3f0 | 2014-10-15 23:42:09 +0000 | [diff] [blame] | 25 | int NumElts = numelts; |
| Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 26 | |
| 27 | // Corresponding mask register class. |
| 28 | RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts); |
| 29 | |
| 30 | // Corresponding write-mask register class. |
| 31 | RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM"); |
| 32 | |
| Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 33 | // The mask VT. |
| Guy Blank | 548e22a | 2017-05-19 12:35:15 +0000 | [diff] [blame] | 34 | ValueType KVT = !cast<ValueType>("v" # NumElts # "i1"); |
| Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 35 | |
| Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 36 | // Suffix used in the instruction mnemonic. |
| 37 | string Suffix = suffix; |
| 38 | |
| Elena Demikhovsky | fa4a6c1 | 2014-12-09 07:06:32 +0000 | [diff] [blame] | 39 | // VTName is a string name for vector VT. For vector types it will be |
| 40 | // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32 |
| 41 | // It is a little bit complex for scalar types, where NumElts = 1. |
| 42 | // In this case we build v4f32 or v2f64 |
| 43 | string VTName = "v" # !if (!eq (NumElts, 1), |
| 44 | !if (!eq (EltVT.Size, 32), 4, |
| 45 | !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT; |
| Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 46 | |
| Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 47 | // The vector VT. |
| Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 48 | ValueType VT = !cast<ValueType>(VTName); |
| Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 49 | |
| 50 | string EltTypeName = !cast<string>(EltVT); |
| 51 | // Size of the element type in bits, e.g. 32 for v16i32. |
| Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 52 | string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName)); |
| 53 | int EltSize = EltVT.Size; |
| Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 54 | |
| 55 | // "i" for integer types and "f" for floating-point types |
| Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 56 | string TypeVariantName = !subst(EltSizeName, "", EltTypeName); |
| Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 57 | |
| 58 | // Size of RC in bits, e.g. 512 for VR512. |
| 59 | int Size = VT.Size; |
| 60 | |
| 61 | // The corresponding memory operand, e.g. i512mem for VR512. |
| 62 | X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem"); |
| Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 63 | X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem"); |
| Ayman Musa | f77219e | 2017-02-13 09:55:48 +0000 | [diff] [blame] | 64 | // FP scalar memory operand for intrinsics - ssmem/sdmem. |
| 65 | Operand IntScalarMemOp = !if (!eq (EltTypeName, "f32"), !cast<Operand>("ssmem"), |
| 66 | !if (!eq (EltTypeName, "f64"), !cast<Operand>("sdmem"), ?)); |
| Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 67 | |
| 68 | // Load patterns |
| 69 | // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64 |
| 70 | // due to load promotion during legalization |
| 71 | PatFrag LdFrag = !cast<PatFrag>("load" # |
| 72 | !if (!eq (TypeVariantName, "i"), |
| 73 | !if (!eq (Size, 128), "v2i64", |
| 74 | !if (!eq (Size, 256), "v4i64", |
| Craig Topper | a78b768 | 2016-08-11 06:04:07 +0000 | [diff] [blame] | 75 | !if (!eq (Size, 512), "v8i64", |
| 76 | VTName))), VTName)); |
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 77 | |
| 78 | PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" # |
| Craig Topper | a78b768 | 2016-08-11 06:04:07 +0000 | [diff] [blame] | 79 | !if (!eq (TypeVariantName, "i"), |
| 80 | !if (!eq (Size, 128), "v2i64", |
| 81 | !if (!eq (Size, 256), "v4i64", |
| 82 | !if (!eq (Size, 512), "v8i64", |
| 83 | VTName))), VTName)); |
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 84 | |
| Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 85 | PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT); |
| Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 86 | |
| Craig Topper | d9fe664 | 2017-02-21 04:26:10 +0000 | [diff] [blame] | 87 | ComplexPattern ScalarIntMemCPat = !if (!eq (EltTypeName, "f32"), |
| 88 | !cast<ComplexPattern>("sse_load_f32"), |
| 89 | !if (!eq (EltTypeName, "f64"), |
| 90 | !cast<ComplexPattern>("sse_load_f64"), |
| 91 | ?)); |
| 92 | |
| Asaf Badouh | d4a0d9a | 2016-01-19 14:21:39 +0000 | [diff] [blame] | 93 | ValueType IntVT = !cast<ValueType>( |
| 94 | !if (!eq (!srl(EltSize,5),0), |
| 95 | VTName, |
| 96 | !if (!eq(TypeVariantName, "f"), |
| 97 | "v" # NumElts # "i" # EltSize, |
| 98 | VTName))); |
| Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 99 | // The string to specify embedded broadcast in assembly. |
| 100 | string BroadcastStr = "{1to" # NumElts # "}"; |
| Adam Nemet | 55536c6 | 2014-09-25 23:48:45 +0000 | [diff] [blame] | 101 | |
| Adam Nemet | 449b3f0 | 2014-10-15 23:42:09 +0000 | [diff] [blame] | 102 | // 8-bit compressed displacement tuple/subvector format. This is only |
| 103 | // defined for NumElts <= 8. |
| 104 | CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0), |
| 105 | !cast<CD8VForm>("CD8VT" # NumElts), ?); |
| 106 | |
| Adam Nemet | 55536c6 | 2014-09-25 23:48:45 +0000 | [diff] [blame] | 107 | SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm, |
| 108 | !if (!eq (Size, 256), sub_ymm, ?)); |
| 109 | |
| 110 | Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle, |
| 111 | !if (!eq (EltTypeName, "f64"), SSEPackedDouble, |
| 112 | SSEPackedInt)); |
| Adam Nemet | 0937723 | 2014-10-08 23:25:31 +0000 | [diff] [blame] | 113 | |
| Elena Demikhovsky | 52e81bc | 2015-02-23 15:12:31 +0000 | [diff] [blame] | 114 | RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X); |
| 115 | |
| Craig Topper | abe80cc | 2016-08-28 06:06:28 +0000 | [diff] [blame] | 116 | // A vector tye of the same width with element type i64. This is used to |
| 117 | // create patterns for logic ops. |
| 118 | ValueType i64VT = !cast<ValueType>("v" # !srl(Size, 6) # "i64"); |
| 119 | |
| Adam Nemet | 0937723 | 2014-10-08 23:25:31 +0000 | [diff] [blame] | 120 | // A vector type of the same width with element type i32. This is used to |
| 121 | // create the canonical constant zero node ImmAllZerosV. |
| 122 | ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32"); |
| 123 | dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV))); |
| Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 124 | |
| 125 | string ZSuffix = !if (!eq (Size, 128), "Z128", |
| 126 | !if (!eq (Size, 256), "Z256", "Z")); |
| Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 127 | } |
| 128 | |
| Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 129 | def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">; |
| 130 | def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">; |
| Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 131 | def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">; |
| 132 | def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">; |
| Adam Nemet | 6bddb8c | 2014-09-29 22:54:41 +0000 | [diff] [blame] | 133 | def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">; |
| 134 | def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">; |
| Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 135 | |
| Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 136 | // "x" in v32i8x_info means RC = VR256X |
| 137 | def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">; |
| 138 | def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">; |
| 139 | def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">; |
| 140 | def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">; |
| Robert Khasanov | 3e534c9 | 2014-10-28 16:37:13 +0000 | [diff] [blame] | 141 | def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">; |
| 142 | def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">; |
| Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 143 | |
| 144 | def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">; |
| 145 | def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">; |
| 146 | def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">; |
| 147 | def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">; |
| Robert Khasanov | 3e534c9 | 2014-10-28 16:37:13 +0000 | [diff] [blame] | 148 | def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">; |
| 149 | def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">; |
| Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 150 | |
| Elena Demikhovsky | fa4a6c1 | 2014-12-09 07:06:32 +0000 | [diff] [blame] | 151 | // We map scalar types to the smallest (128-bit) vector type |
| 152 | // with the appropriate element type. This allows to use the same masking logic. |
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 153 | def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">; |
| 154 | def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">; |
| Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 155 | def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">; |
| 156 | def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">; |
| 157 | |
| Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 158 | class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256, |
| 159 | X86VectorVTInfo i128> { |
| 160 | X86VectorVTInfo info512 = i512; |
| 161 | X86VectorVTInfo info256 = i256; |
| 162 | X86VectorVTInfo info128 = i128; |
| 163 | } |
| 164 | |
| 165 | def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info, |
| 166 | v16i8x_info>; |
| 167 | def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info, |
| 168 | v8i16x_info>; |
| 169 | def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info, |
| 170 | v4i32x_info>; |
| 171 | def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info, |
| 172 | v2i64x_info>; |
| Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 173 | def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info, |
| 174 | v4f32x_info>; |
| 175 | def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info, |
| 176 | v2f64x_info>; |
| Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 177 | |
| Ayman Musa | 721d97f | 2017-06-27 12:08:37 +0000 | [diff] [blame] | 178 | class X86KVectorVTInfo<RegisterClass _krc, RegisterClass _krcwm, |
| 179 | ValueType _vt> { |
| 180 | RegisterClass KRC = _krc; |
| 181 | RegisterClass KRCWM = _krcwm; |
| 182 | ValueType KVT = _vt; |
| 183 | } |
| 184 | |
| Michael Zuckerman | 9e58831 | 2017-10-31 10:00:19 +0000 | [diff] [blame] | 185 | def v1i1_info : X86KVectorVTInfo<VK1, VK1WM, v1i1>; |
| Ayman Musa | 721d97f | 2017-06-27 12:08:37 +0000 | [diff] [blame] | 186 | def v2i1_info : X86KVectorVTInfo<VK2, VK2WM, v2i1>; |
| 187 | def v4i1_info : X86KVectorVTInfo<VK4, VK4WM, v4i1>; |
| 188 | def v8i1_info : X86KVectorVTInfo<VK8, VK8WM, v8i1>; |
| 189 | def v16i1_info : X86KVectorVTInfo<VK16, VK16WM, v16i1>; |
| 190 | def v32i1_info : X86KVectorVTInfo<VK32, VK32WM, v32i1>; |
| 191 | def v64i1_info : X86KVectorVTInfo<VK64, VK64WM, v64i1>; |
| 192 | |
| Adam Nemet | 52bb6cf | 2014-10-08 23:25:23 +0000 | [diff] [blame] | 193 | // This multiclass generates the masking variants from the non-masking |
| 194 | // variant. It only provides the assembly pieces for the masking variants. |
| 195 | // It assumes custom ISel patterns for masking which can be provided as |
| 196 | // template arguments. |
| Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 197 | multiclass AVX512_maskable_custom<bits<8> O, Format F, |
| 198 | dag Outs, |
| 199 | dag Ins, dag MaskingIns, dag ZeroMaskingIns, |
| 200 | string OpcodeStr, |
| 201 | string AttSrcAsm, string IntelSrcAsm, |
| 202 | list<dag> Pattern, |
| 203 | list<dag> MaskingPattern, |
| 204 | list<dag> ZeroMaskingPattern, |
| 205 | string MaskingConstraint = "", |
| Vyacheslav Klochkov | 6daefcf | 2016-08-11 22:07:33 +0000 | [diff] [blame] | 206 | bit IsCommutable = 0, |
| 207 | bit IsKCommutable = 0> { |
| Adam Nemet | 52bb6cf | 2014-10-08 23:25:23 +0000 | [diff] [blame] | 208 | let isCommutable = IsCommutable in |
| 209 | def NAME: AVX512<O, F, Outs, Ins, |
| Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 210 | OpcodeStr#"\t{"#AttSrcAsm#", $dst|"# |
| Craig Topper | 9d2cab7 | 2016-01-11 01:03:40 +0000 | [diff] [blame] | 211 | "$dst, "#IntelSrcAsm#"}", |
| Simon Pilgrim | 0e45634 | 2018-04-12 20:47:34 +0000 | [diff] [blame] | 212 | Pattern>; |
| Adam Nemet | 52bb6cf | 2014-10-08 23:25:23 +0000 | [diff] [blame] | 213 | |
| 214 | // Prefer over VMOV*rrk Pat<> |
| Craig Topper | 63801df | 2017-02-19 21:44:35 +0000 | [diff] [blame] | 215 | let isCommutable = IsKCommutable in |
| Adam Nemet | 52bb6cf | 2014-10-08 23:25:23 +0000 | [diff] [blame] | 216 | def NAME#k: AVX512<O, F, Outs, MaskingIns, |
| Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 217 | OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"# |
| 218 | "$dst {${mask}}, "#IntelSrcAsm#"}", |
| Simon Pilgrim | 0e45634 | 2018-04-12 20:47:34 +0000 | [diff] [blame] | 219 | MaskingPattern>, |
| Adam Nemet | 52bb6cf | 2014-10-08 23:25:23 +0000 | [diff] [blame] | 220 | EVEX_K { |
| 221 | // In case of the 3src subclass this is overridden with a let. |
| 222 | string Constraints = MaskingConstraint; |
| Vyacheslav Klochkov | 6daefcf | 2016-08-11 22:07:33 +0000 | [diff] [blame] | 223 | } |
| 224 | |
| 225 | // Zero mask does not add any restrictions to commute operands transformation. |
| 226 | // So, it is Ok to use IsCommutable instead of IsKCommutable. |
| Craig Topper | 63801df | 2017-02-19 21:44:35 +0000 | [diff] [blame] | 227 | let isCommutable = IsCommutable in // Prefer over VMOV*rrkz Pat<> |
| Adam Nemet | 52bb6cf | 2014-10-08 23:25:23 +0000 | [diff] [blame] | 228 | def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns, |
| Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 229 | OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"# |
| 230 | "$dst {${mask}} {z}, "#IntelSrcAsm#"}", |
| Simon Pilgrim | 0e45634 | 2018-04-12 20:47:34 +0000 | [diff] [blame] | 231 | ZeroMaskingPattern>, |
| Adam Nemet | 52bb6cf | 2014-10-08 23:25:23 +0000 | [diff] [blame] | 232 | EVEX_KZ; |
| 233 | } |
| 234 | |
| Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 235 | |
| Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 236 | // Common base class of AVX512_maskable and AVX512_maskable_3src. |
| 237 | multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _, |
| 238 | dag Outs, |
| 239 | dag Ins, dag MaskingIns, dag ZeroMaskingIns, |
| 240 | string OpcodeStr, |
| 241 | string AttSrcAsm, string IntelSrcAsm, |
| 242 | dag RHS, dag MaskingRHS, |
| Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 243 | SDNode Select = vselect, |
| Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 244 | string MaskingConstraint = "", |
| Vyacheslav Klochkov | 6daefcf | 2016-08-11 22:07:33 +0000 | [diff] [blame] | 245 | bit IsCommutable = 0, |
| 246 | bit IsKCommutable = 0> : |
| Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 247 | AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr, |
| 248 | AttSrcAsm, IntelSrcAsm, |
| 249 | [(set _.RC:$dst, RHS)], |
| 250 | [(set _.RC:$dst, MaskingRHS)], |
| 251 | [(set _.RC:$dst, |
| Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 252 | (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))], |
| Simon Pilgrim | 0e45634 | 2018-04-12 20:47:34 +0000 | [diff] [blame] | 253 | MaskingConstraint, IsCommutable, |
| Vyacheslav Klochkov | 6daefcf | 2016-08-11 22:07:33 +0000 | [diff] [blame] | 254 | IsKCommutable>; |
| Adam Nemet | 2e2537f | 2014-08-07 17:53:55 +0000 | [diff] [blame] | 255 | |
| Adam Nemet | 2e91ee5 | 2014-08-14 17:13:19 +0000 | [diff] [blame] | 256 | // This multiclass generates the unconditional/non-masking, the masking and |
| Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 257 | // the zero-masking variant of the vector instruction. In the masking case, the |
| Adam Nemet | 2e91ee5 | 2014-08-14 17:13:19 +0000 | [diff] [blame] | 258 | // perserved vector elements come from a new dummy input operand tied to $dst. |
| Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 259 | // This version uses a separate dag for non-masking and masking. |
| 260 | multiclass AVX512_maskable_split<bits<8> O, Format F, X86VectorVTInfo _, |
| 261 | dag Outs, dag Ins, string OpcodeStr, |
| 262 | string AttSrcAsm, string IntelSrcAsm, |
| 263 | dag RHS, dag MaskRHS, |
| Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 264 | bit IsCommutable = 0, bit IsKCommutable = 0, |
| 265 | SDNode Select = vselect> : |
| 266 | AVX512_maskable_custom<O, F, Outs, Ins, |
| 267 | !con((ins _.RC:$src0, _.KRCWM:$mask), Ins), |
| 268 | !con((ins _.KRCWM:$mask), Ins), |
| 269 | OpcodeStr, AttSrcAsm, IntelSrcAsm, |
| 270 | [(set _.RC:$dst, RHS)], |
| 271 | [(set _.RC:$dst, |
| 272 | (Select _.KRCWM:$mask, MaskRHS, _.RC:$src0))], |
| 273 | [(set _.RC:$dst, |
| 274 | (Select _.KRCWM:$mask, MaskRHS, _.ImmAllZerosV))], |
| Simon Pilgrim | 0e45634 | 2018-04-12 20:47:34 +0000 | [diff] [blame] | 275 | "$src0 = $dst", IsCommutable, IsKCommutable>; |
| Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 276 | |
| 277 | // This multiclass generates the unconditional/non-masking, the masking and |
| 278 | // the zero-masking variant of the vector instruction. In the masking case, the |
| 279 | // perserved vector elements come from a new dummy input operand tied to $dst. |
| Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 280 | multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _, |
| 281 | dag Outs, dag Ins, string OpcodeStr, |
| 282 | string AttSrcAsm, string IntelSrcAsm, |
| Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 283 | dag RHS, |
| Vyacheslav Klochkov | 6daefcf | 2016-08-11 22:07:33 +0000 | [diff] [blame] | 284 | bit IsCommutable = 0, bit IsKCommutable = 0, |
| 285 | SDNode Select = vselect> : |
| Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 286 | AVX512_maskable_common<O, F, _, Outs, Ins, |
| 287 | !con((ins _.RC:$src0, _.KRCWM:$mask), Ins), |
| 288 | !con((ins _.KRCWM:$mask), Ins), |
| 289 | OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS, |
| Simon Pilgrim | 0e45634 | 2018-04-12 20:47:34 +0000 | [diff] [blame] | 290 | (Select _.KRCWM:$mask, RHS, _.RC:$src0), |
| Simon Pilgrim | 07dc6d6 | 2017-12-06 13:14:44 +0000 | [diff] [blame] | 291 | Select, "$src0 = $dst", IsCommutable, IsKCommutable>; |
| Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 292 | |
| 293 | // This multiclass generates the unconditional/non-masking, the masking and |
| 294 | // the zero-masking variant of the scalar instruction. |
| 295 | multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _, |
| 296 | dag Outs, dag Ins, string OpcodeStr, |
| 297 | string AttSrcAsm, string IntelSrcAsm, |
| Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 298 | dag RHS, |
| Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 299 | bit IsCommutable = 0> : |
| Craig Topper | 1aa49ca | 2017-09-01 07:58:14 +0000 | [diff] [blame] | 300 | AVX512_maskable<O, F, _, Outs, Ins, OpcodeStr, AttSrcAsm, IntelSrcAsm, |
| Simon Pilgrim | 0e45634 | 2018-04-12 20:47:34 +0000 | [diff] [blame] | 301 | RHS, IsCommutable, 0, X86selects>; |
| Adam Nemet | 2e91ee5 | 2014-08-14 17:13:19 +0000 | [diff] [blame] | 302 | |
| Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 303 | // Similar to AVX512_maskable but in this case one of the source operands |
| Adam Nemet | 2e91ee5 | 2014-08-14 17:13:19 +0000 | [diff] [blame] | 304 | // ($src1) is already tied to $dst so we just use that for the preserved |
| 305 | // vector elements. NOTE that the NonTiedIns (the ins dag) should exclude |
| 306 | // $src1. |
| Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 307 | multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _, |
| 308 | dag Outs, dag NonTiedIns, string OpcodeStr, |
| 309 | string AttSrcAsm, string IntelSrcAsm, |
| Simon Pilgrim | 0e45634 | 2018-04-12 20:47:34 +0000 | [diff] [blame] | 310 | dag RHS, |
| Simon Pilgrim | 6a00970 | 2017-11-29 17:21:15 +0000 | [diff] [blame] | 311 | bit IsCommutable = 0, |
| Craig Topper | 1aa49ca | 2017-09-01 07:58:14 +0000 | [diff] [blame] | 312 | bit IsKCommutable = 0, |
| Craig Topper | b16598d | 2017-09-01 07:58:16 +0000 | [diff] [blame] | 313 | SDNode Select = vselect, |
| 314 | bit MaskOnly = 0> : |
| Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 315 | AVX512_maskable_common<O, F, _, Outs, |
| 316 | !con((ins _.RC:$src1), NonTiedIns), |
| 317 | !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns), |
| 318 | !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns), |
| Craig Topper | b16598d | 2017-09-01 07:58:16 +0000 | [diff] [blame] | 319 | OpcodeStr, AttSrcAsm, IntelSrcAsm, |
| 320 | !if(MaskOnly, (null_frag), RHS), |
| Simon Pilgrim | 0e45634 | 2018-04-12 20:47:34 +0000 | [diff] [blame] | 321 | (Select _.KRCWM:$mask, RHS, _.RC:$src1), |
| Simon Pilgrim | 07dc6d6 | 2017-12-06 13:14:44 +0000 | [diff] [blame] | 322 | Select, "", IsCommutable, IsKCommutable>; |
| Adam Nemet | 2e91ee5 | 2014-08-14 17:13:19 +0000 | [diff] [blame] | 323 | |
| Craig Topper | 26bc848 | 2018-05-28 05:37:25 +0000 | [diff] [blame] | 324 | // Similar to AVX512_maskable_3src but in this case the input VT for the tied |
| 325 | // operand differs from the output VT. This requires a bitconvert on |
| 326 | // the preserved vector going into the vselect. |
| Craig Topper | dcfcfdb | 2018-05-28 19:33:11 +0000 | [diff] [blame] | 327 | // NOTE: The unmasked pattern is disabled. |
| Craig Topper | 26bc848 | 2018-05-28 05:37:25 +0000 | [diff] [blame] | 328 | multiclass AVX512_maskable_3src_cast<bits<8> O, Format F, X86VectorVTInfo OutVT, |
| 329 | X86VectorVTInfo InVT, |
| 330 | dag Outs, dag NonTiedIns, string OpcodeStr, |
| 331 | string AttSrcAsm, string IntelSrcAsm, |
| 332 | dag RHS, bit IsCommutable = 0> : |
| 333 | AVX512_maskable_common<O, F, OutVT, Outs, |
| 334 | !con((ins InVT.RC:$src1), NonTiedIns), |
| 335 | !con((ins InVT.RC:$src1, InVT.KRCWM:$mask), NonTiedIns), |
| 336 | !con((ins InVT.RC:$src1, InVT.KRCWM:$mask), NonTiedIns), |
| Craig Topper | dcfcfdb | 2018-05-28 19:33:11 +0000 | [diff] [blame] | 337 | OpcodeStr, AttSrcAsm, IntelSrcAsm, (null_frag), |
| Craig Topper | 26bc848 | 2018-05-28 05:37:25 +0000 | [diff] [blame] | 338 | (vselect InVT.KRCWM:$mask, RHS, |
| 339 | (bitconvert InVT.RC:$src1)), |
| 340 | vselect, "", IsCommutable>; |
| 341 | |
| Igor Breger | 15820b0 | 2015-07-01 13:24:28 +0000 | [diff] [blame] | 342 | multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _, |
| 343 | dag Outs, dag NonTiedIns, string OpcodeStr, |
| 344 | string AttSrcAsm, string IntelSrcAsm, |
| Simon Pilgrim | 0e45634 | 2018-04-12 20:47:34 +0000 | [diff] [blame] | 345 | dag RHS, |
| Simon Pilgrim | 6a00970 | 2017-11-29 17:21:15 +0000 | [diff] [blame] | 346 | bit IsCommutable = 0, |
| Craig Topper | b16598d | 2017-09-01 07:58:16 +0000 | [diff] [blame] | 347 | bit IsKCommutable = 0, |
| 348 | bit MaskOnly = 0> : |
| Craig Topper | 1aa49ca | 2017-09-01 07:58:14 +0000 | [diff] [blame] | 349 | AVX512_maskable_3src<O, F, _, Outs, NonTiedIns, OpcodeStr, AttSrcAsm, |
| Simon Pilgrim | 0e45634 | 2018-04-12 20:47:34 +0000 | [diff] [blame] | 350 | IntelSrcAsm, RHS, IsCommutable, IsKCommutable, |
| Craig Topper | b16598d | 2017-09-01 07:58:16 +0000 | [diff] [blame] | 351 | X86selects, MaskOnly>; |
| Adam Nemet | 2b5cdbb | 2014-10-08 23:25:33 +0000 | [diff] [blame] | 352 | |
| Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 353 | multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _, |
| 354 | dag Outs, dag Ins, |
| 355 | string OpcodeStr, |
| 356 | string AttSrcAsm, string IntelSrcAsm, |
| Simon Pilgrim | 0e45634 | 2018-04-12 20:47:34 +0000 | [diff] [blame] | 357 | list<dag> Pattern> : |
| Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 358 | AVX512_maskable_custom<O, F, Outs, Ins, |
| 359 | !con((ins _.RC:$src0, _.KRCWM:$mask), Ins), |
| 360 | !con((ins _.KRCWM:$mask), Ins), |
| Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 361 | OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [], |
| Simon Pilgrim | 0e45634 | 2018-04-12 20:47:34 +0000 | [diff] [blame] | 362 | "$src0 = $dst">; |
| Adam Nemet | 2b5cdbb | 2014-10-08 23:25:33 +0000 | [diff] [blame] | 363 | |
| Craig Topper | 93d8fbd | 2018-06-02 16:30:39 +0000 | [diff] [blame] | 364 | multiclass AVX512_maskable_3src_in_asm<bits<8> O, Format F, X86VectorVTInfo _, |
| 365 | dag Outs, dag NonTiedIns, |
| 366 | string OpcodeStr, |
| 367 | string AttSrcAsm, string IntelSrcAsm, |
| 368 | list<dag> Pattern> : |
| 369 | AVX512_maskable_custom<O, F, Outs, |
| 370 | !con((ins _.RC:$src1), NonTiedIns), |
| 371 | !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns), |
| 372 | !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns), |
| 373 | OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [], |
| 374 | "">; |
| Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 375 | |
| 376 | // Instruction with mask that puts result in mask register, |
| 377 | // like "compare" and "vptest" |
| 378 | multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F, |
| 379 | dag Outs, |
| 380 | dag Ins, dag MaskingIns, |
| 381 | string OpcodeStr, |
| 382 | string AttSrcAsm, string IntelSrcAsm, |
| 383 | list<dag> Pattern, |
| Craig Topper | 225da2c | 2016-08-27 05:22:15 +0000 | [diff] [blame] | 384 | list<dag> MaskingPattern, |
| 385 | bit IsCommutable = 0> { |
| 386 | let isCommutable = IsCommutable in |
| Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 387 | def NAME: AVX512<O, F, Outs, Ins, |
| Craig Topper | 156622a | 2016-01-11 00:44:56 +0000 | [diff] [blame] | 388 | OpcodeStr#"\t{"#AttSrcAsm#", $dst|"# |
| 389 | "$dst, "#IntelSrcAsm#"}", |
| Simon Pilgrim | 0e45634 | 2018-04-12 20:47:34 +0000 | [diff] [blame] | 390 | Pattern>; |
| Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 391 | |
| 392 | def NAME#k: AVX512<O, F, Outs, MaskingIns, |
| Craig Topper | 156622a | 2016-01-11 00:44:56 +0000 | [diff] [blame] | 393 | OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"# |
| 394 | "$dst {${mask}}, "#IntelSrcAsm#"}", |
| Simon Pilgrim | 0e45634 | 2018-04-12 20:47:34 +0000 | [diff] [blame] | 395 | MaskingPattern>, EVEX_K; |
| Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 396 | } |
| 397 | |
| 398 | multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _, |
| 399 | dag Outs, |
| 400 | dag Ins, dag MaskingIns, |
| 401 | string OpcodeStr, |
| 402 | string AttSrcAsm, string IntelSrcAsm, |
| Craig Topper | 225da2c | 2016-08-27 05:22:15 +0000 | [diff] [blame] | 403 | dag RHS, dag MaskingRHS, |
| 404 | bit IsCommutable = 0> : |
| Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 405 | AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr, |
| 406 | AttSrcAsm, IntelSrcAsm, |
| 407 | [(set _.KRC:$dst, RHS)], |
| Simon Pilgrim | 0e45634 | 2018-04-12 20:47:34 +0000 | [diff] [blame] | 408 | [(set _.KRC:$dst, MaskingRHS)], IsCommutable>; |
| Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 409 | |
| 410 | multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _, |
| 411 | dag Outs, dag Ins, string OpcodeStr, |
| 412 | string AttSrcAsm, string IntelSrcAsm, |
| Simon Pilgrim | 0e45634 | 2018-04-12 20:47:34 +0000 | [diff] [blame] | 413 | dag RHS, bit IsCommutable = 0> : |
| Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 414 | AVX512_maskable_common_cmp<O, F, _, Outs, Ins, |
| 415 | !con((ins _.KRCWM:$mask), Ins), |
| 416 | OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS, |
| Simon Pilgrim | 0e45634 | 2018-04-12 20:47:34 +0000 | [diff] [blame] | 417 | (and _.KRCWM:$mask, RHS), IsCommutable>; |
| Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 418 | |
| Elena Demikhovsky | 29792e9 | 2015-05-07 11:24:42 +0000 | [diff] [blame] | 419 | multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _, |
| 420 | dag Outs, dag Ins, string OpcodeStr, |
| Simon Pilgrim | 0e45634 | 2018-04-12 20:47:34 +0000 | [diff] [blame] | 421 | string AttSrcAsm, string IntelSrcAsm> : |
| Elena Demikhovsky | 29792e9 | 2015-05-07 11:24:42 +0000 | [diff] [blame] | 422 | AVX512_maskable_custom_cmp<O, F, Outs, |
| 423 | Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr, |
| Simon Pilgrim | 0e45634 | 2018-04-12 20:47:34 +0000 | [diff] [blame] | 424 | AttSrcAsm, IntelSrcAsm, [], []>; |
| Elena Demikhovsky | 29792e9 | 2015-05-07 11:24:42 +0000 | [diff] [blame] | 425 | |
| Craig Topper | abe80cc | 2016-08-28 06:06:28 +0000 | [diff] [blame] | 426 | // This multiclass generates the unconditional/non-masking, the masking and |
| 427 | // the zero-masking variant of the vector instruction. In the masking case, the |
| 428 | // perserved vector elements come from a new dummy input operand tied to $dst. |
| 429 | multiclass AVX512_maskable_logic<bits<8> O, Format F, X86VectorVTInfo _, |
| 430 | dag Outs, dag Ins, string OpcodeStr, |
| 431 | string AttSrcAsm, string IntelSrcAsm, |
| 432 | dag RHS, dag MaskedRHS, |
| Craig Topper | abe80cc | 2016-08-28 06:06:28 +0000 | [diff] [blame] | 433 | bit IsCommutable = 0, SDNode Select = vselect> : |
| 434 | AVX512_maskable_custom<O, F, Outs, Ins, |
| 435 | !con((ins _.RC:$src0, _.KRCWM:$mask), Ins), |
| 436 | !con((ins _.KRCWM:$mask), Ins), |
| 437 | OpcodeStr, AttSrcAsm, IntelSrcAsm, |
| 438 | [(set _.RC:$dst, RHS)], |
| 439 | [(set _.RC:$dst, |
| 440 | (Select _.KRCWM:$mask, MaskedRHS, _.RC:$src0))], |
| 441 | [(set _.RC:$dst, |
| 442 | (Select _.KRCWM:$mask, MaskedRHS, |
| 443 | _.ImmAllZerosV))], |
| Simon Pilgrim | 0e45634 | 2018-04-12 20:47:34 +0000 | [diff] [blame] | 444 | "$src0 = $dst", IsCommutable>; |
| Craig Topper | abe80cc | 2016-08-28 06:06:28 +0000 | [diff] [blame] | 445 | |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 446 | |
| Craig Topper | 9d9251b | 2016-05-08 20:10:20 +0000 | [diff] [blame] | 447 | // Alias instruction that maps zero vector to pxor / xorp* for AVX-512. |
| 448 | // This is expanded by ExpandPostRAPseudos to an xorps / vxorps, and then |
| Marina Yatsina | 6fc2aaa | 2018-01-22 10:05:23 +0000 | [diff] [blame] | 449 | // swizzled by ExecutionDomainFix to pxor. |
| Craig Topper | 9d9251b | 2016-05-08 20:10:20 +0000 | [diff] [blame] | 450 | // We set canFoldAsLoad because this can be converted to a constant-pool |
| 451 | // load of an all-zeros value if folding it would be beneficial. |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 452 | let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1, |
| Craig Topper | 8674849 | 2016-07-11 05:36:41 +0000 | [diff] [blame] | 453 | isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in { |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 454 | def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "", |
| Craig Topper | 9d9251b | 2016-05-08 20:10:20 +0000 | [diff] [blame] | 455 | [(set VR512:$dst, (v16i32 immAllZerosV))]>; |
| Craig Topper | 516e14c | 2016-07-11 05:36:48 +0000 | [diff] [blame] | 456 | def AVX512_512_SETALLONES : I<0, Pseudo, (outs VR512:$dst), (ins), "", |
| 457 | [(set VR512:$dst, (v16i32 immAllOnesV))]>; |
| Craig Topper | fb1746b | 2014-01-30 06:03:19 +0000 | [diff] [blame] | 458 | } |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 459 | |
| Craig Topper | 6393afc | 2017-01-09 02:44:34 +0000 | [diff] [blame] | 460 | // Alias instructions that allow VPTERNLOG to be used with a mask to create |
| 461 | // a mix of all ones and all zeros elements. This is done this way to force |
| 462 | // the same register to be used as input for all three sources. |
| Simon Pilgrim | 26f106f | 2017-12-08 15:17:32 +0000 | [diff] [blame] | 463 | let isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteVecALU] in { |
| Craig Topper | 6393afc | 2017-01-09 02:44:34 +0000 | [diff] [blame] | 464 | def AVX512_512_SEXT_MASK_32 : I<0, Pseudo, (outs VR512:$dst), |
| 465 | (ins VK16WM:$mask), "", |
| 466 | [(set VR512:$dst, (vselect (v16i1 VK16WM:$mask), |
| 467 | (v16i32 immAllOnesV), |
| 468 | (v16i32 immAllZerosV)))]>; |
| 469 | def AVX512_512_SEXT_MASK_64 : I<0, Pseudo, (outs VR512:$dst), |
| 470 | (ins VK8WM:$mask), "", |
| 471 | [(set VR512:$dst, (vselect (v8i1 VK8WM:$mask), |
| 472 | (bc_v8i64 (v16i32 immAllOnesV)), |
| 473 | (bc_v8i64 (v16i32 immAllZerosV))))]>; |
| 474 | } |
| 475 | |
| Craig Topper | e5ce84a | 2016-05-08 21:33:53 +0000 | [diff] [blame] | 476 | let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1, |
| Craig Topper | 09b7e0f | 2017-01-14 07:29:24 +0000 | [diff] [blame] | 477 | isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in { |
| Craig Topper | e5ce84a | 2016-05-08 21:33:53 +0000 | [diff] [blame] | 478 | def AVX512_128_SET0 : I<0, Pseudo, (outs VR128X:$dst), (ins), "", |
| 479 | [(set VR128X:$dst, (v4i32 immAllZerosV))]>; |
| 480 | def AVX512_256_SET0 : I<0, Pseudo, (outs VR256X:$dst), (ins), "", |
| 481 | [(set VR256X:$dst, (v8i32 immAllZerosV))]>; |
| 482 | } |
| 483 | |
| Craig Topper | add9cc6 | 2016-12-18 06:23:14 +0000 | [diff] [blame] | 484 | // Alias instructions that map fld0 to xorps for sse or vxorps for avx. |
| 485 | // This is expanded by ExpandPostRAPseudos. |
| 486 | let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1, |
| Craig Topper | 09b7e0f | 2017-01-14 07:29:24 +0000 | [diff] [blame] | 487 | isPseudo = 1, SchedRW = [WriteZero], Predicates = [HasAVX512] in { |
| Craig Topper | add9cc6 | 2016-12-18 06:23:14 +0000 | [diff] [blame] | 488 | def AVX512_FsFLD0SS : I<0, Pseudo, (outs FR32X:$dst), (ins), "", |
| 489 | [(set FR32X:$dst, fp32imm0)]>; |
| 490 | def AVX512_FsFLD0SD : I<0, Pseudo, (outs FR64X:$dst), (ins), "", |
| 491 | [(set FR64X:$dst, fpimm0)]>; |
| 492 | } |
| 493 | |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 494 | //===----------------------------------------------------------------------===// |
| 495 | // AVX-512 - VECTOR INSERT |
| 496 | // |
| Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 497 | |
| 498 | // Supports two different pattern operators for mask and unmasked ops. Allows |
| 499 | // null_frag to be passed for one. |
| 500 | multiclass vinsert_for_size_split<int Opcode, X86VectorVTInfo From, |
| 501 | X86VectorVTInfo To, |
| 502 | SDPatternOperator vinsert_insert, |
| Simon Pilgrim | 031d8b7 | 2017-12-01 18:40:32 +0000 | [diff] [blame] | 503 | SDPatternOperator vinsert_for_mask, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 504 | X86FoldableSchedWrite sched> { |
| Craig Topper | c228d79 | 2017-09-05 05:49:44 +0000 | [diff] [blame] | 505 | let hasSideEffects = 0, ExeDomain = To.ExeDomain in { |
| Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 506 | defm rr : AVX512_maskable_split<Opcode, MRMSrcReg, To, (outs To.RC:$dst), |
| Ayman Musa | f77219e | 2017-02-13 09:55:48 +0000 | [diff] [blame] | 507 | (ins To.RC:$src1, From.RC:$src2, u8imm:$src3), |
| Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 508 | "vinsert" # From.EltTypeName # "x" # From.NumElts, |
| 509 | "$src3, $src2, $src1", "$src1, $src2, $src3", |
| 510 | (vinsert_insert:$src3 (To.VT To.RC:$src1), |
| 511 | (From.VT From.RC:$src2), |
| Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 512 | (iPTR imm)), |
| 513 | (vinsert_for_mask:$src3 (To.VT To.RC:$src1), |
| 514 | (From.VT From.RC:$src2), |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 515 | (iPTR imm))>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 516 | AVX512AIi8Base, EVEX_4V, Sched<[sched]>; |
| Craig Topper | c228d79 | 2017-09-05 05:49:44 +0000 | [diff] [blame] | 517 | let mayLoad = 1 in |
| Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 518 | defm rm : AVX512_maskable_split<Opcode, MRMSrcMem, To, (outs To.RC:$dst), |
| Ayman Musa | f77219e | 2017-02-13 09:55:48 +0000 | [diff] [blame] | 519 | (ins To.RC:$src1, From.MemOp:$src2, u8imm:$src3), |
| Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 520 | "vinsert" # From.EltTypeName # "x" # From.NumElts, |
| 521 | "$src3, $src2, $src1", "$src1, $src2, $src3", |
| 522 | (vinsert_insert:$src3 (To.VT To.RC:$src1), |
| 523 | (From.VT (bitconvert (From.LdFrag addr:$src2))), |
| Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 524 | (iPTR imm)), |
| 525 | (vinsert_for_mask:$src3 (To.VT To.RC:$src1), |
| 526 | (From.VT (bitconvert (From.LdFrag addr:$src2))), |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 527 | (iPTR imm))>, AVX512AIi8Base, EVEX_4V, |
| Simon Pilgrim | 031d8b7 | 2017-12-01 18:40:32 +0000 | [diff] [blame] | 528 | EVEX_CD8<From.EltSize, From.CD8TupleForm>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 529 | Sched<[sched.Folded, ReadAfterLd]>; |
| Adam Nemet | 4e2ef47 | 2014-10-02 23:18:28 +0000 | [diff] [blame] | 530 | } |
| Adam Nemet | 4285c1f | 2014-10-15 23:42:17 +0000 | [diff] [blame] | 531 | } |
| Adam Nemet | 4e2ef47 | 2014-10-02 23:18:28 +0000 | [diff] [blame] | 532 | |
| Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 533 | // Passes the same pattern operator for masked and unmasked ops. |
| 534 | multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From, |
| 535 | X86VectorVTInfo To, |
| Simon Pilgrim | 031d8b7 | 2017-12-01 18:40:32 +0000 | [diff] [blame] | 536 | SDPatternOperator vinsert_insert, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 537 | X86FoldableSchedWrite sched> : |
| 538 | vinsert_for_size_split<Opcode, From, To, vinsert_insert, vinsert_insert, sched>; |
| Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 539 | |
| Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 540 | multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From, |
| 541 | X86VectorVTInfo To, PatFrag vinsert_insert, |
| 542 | SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> { |
| 543 | let Predicates = p in { |
| Adam Nemet | 4285c1f | 2014-10-15 23:42:17 +0000 | [diff] [blame] | 544 | def : Pat<(vinsert_insert:$ins |
| Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 545 | (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)), |
| 546 | (To.VT (!cast<Instruction>(InstrStr#"rr") |
| 547 | To.RC:$src1, From.RC:$src2, |
| 548 | (INSERT_get_vinsert_imm To.RC:$ins)))>; |
| 549 | |
| 550 | def : Pat<(vinsert_insert:$ins |
| 551 | (To.VT To.RC:$src1), |
| 552 | (From.VT (bitconvert (From.LdFrag addr:$src2))), |
| 553 | (iPTR imm)), |
| 554 | (To.VT (!cast<Instruction>(InstrStr#"rm") |
| 555 | To.RC:$src1, addr:$src2, |
| 556 | (INSERT_get_vinsert_imm To.RC:$ins)))>; |
| 557 | } |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 558 | } |
| 559 | |
| Adam Nemet | b1c3ef4 | 2014-10-15 23:42:04 +0000 | [diff] [blame] | 560 | multiclass vinsert_for_type<ValueType EltVT32, int Opcode128, |
| Simon Pilgrim | 031d8b7 | 2017-12-01 18:40:32 +0000 | [diff] [blame] | 561 | ValueType EltVT64, int Opcode256, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 562 | X86FoldableSchedWrite sched> { |
| Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 563 | |
| 564 | let Predicates = [HasVLX] in |
| 565 | defm NAME # "32x4Z256" : vinsert_for_size<Opcode128, |
| 566 | X86VectorVTInfo< 4, EltVT32, VR128X>, |
| 567 | X86VectorVTInfo< 8, EltVT32, VR256X>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 568 | vinsert128_insert, sched>, EVEX_V256; |
| Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 569 | |
| 570 | defm NAME # "32x4Z" : vinsert_for_size<Opcode128, |
| Adam Nemet | 4e2ef47 | 2014-10-02 23:18:28 +0000 | [diff] [blame] | 571 | X86VectorVTInfo< 4, EltVT32, VR128X>, |
| 572 | X86VectorVTInfo<16, EltVT32, VR512>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 573 | vinsert128_insert, sched>, EVEX_V512; |
| Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 574 | |
| 575 | defm NAME # "64x4Z" : vinsert_for_size<Opcode256, |
| Adam Nemet | 4e2ef47 | 2014-10-02 23:18:28 +0000 | [diff] [blame] | 576 | X86VectorVTInfo< 4, EltVT64, VR256X>, |
| 577 | X86VectorVTInfo< 8, EltVT64, VR512>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 578 | vinsert256_insert, sched>, VEX_W, EVEX_V512; |
| Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 579 | |
| Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 580 | // Even with DQI we'd like to only use these instructions for masking. |
| Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 581 | let Predicates = [HasVLX, HasDQI] in |
| Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 582 | defm NAME # "64x2Z256" : vinsert_for_size_split<Opcode128, |
| Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 583 | X86VectorVTInfo< 2, EltVT64, VR128X>, |
| 584 | X86VectorVTInfo< 4, EltVT64, VR256X>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 585 | null_frag, vinsert128_insert, sched>, |
| Craig Topper | 0a5e90c | 2018-06-19 04:24:42 +0000 | [diff] [blame] | 586 | VEX_W1X, EVEX_V256; |
| Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 587 | |
| Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 588 | // Even with DQI we'd like to only use these instructions for masking. |
| Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 589 | let Predicates = [HasDQI] in { |
| Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 590 | defm NAME # "64x2Z" : vinsert_for_size_split<Opcode128, |
| Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 591 | X86VectorVTInfo< 2, EltVT64, VR128X>, |
| 592 | X86VectorVTInfo< 8, EltVT64, VR512>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 593 | null_frag, vinsert128_insert, sched>, |
| Simon Pilgrim | 031d8b7 | 2017-12-01 18:40:32 +0000 | [diff] [blame] | 594 | VEX_W, EVEX_V512; |
| Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 595 | |
| Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 596 | defm NAME # "32x8Z" : vinsert_for_size_split<Opcode256, |
| Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 597 | X86VectorVTInfo< 8, EltVT32, VR256X>, |
| 598 | X86VectorVTInfo<16, EltVT32, VR512>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 599 | null_frag, vinsert256_insert, sched>, |
| Simon Pilgrim | 031d8b7 | 2017-12-01 18:40:32 +0000 | [diff] [blame] | 600 | EVEX_V512; |
| Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 601 | } |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 602 | } |
| 603 | |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 604 | // FIXME: Is there a better scheduler class for VINSERTF/VINSERTI? |
| 605 | defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a, WriteFShuffle256>; |
| 606 | defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a, WriteShuffle256>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 607 | |
| Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 608 | // Codegen pattern with the alternative types, |
| Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 609 | // Even with AVX512DQ we'll still use these for unmasked operations. |
| Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 610 | defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info, |
| Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 611 | vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>; |
| Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 612 | defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info, |
| Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 613 | vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>; |
| Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 614 | |
| 615 | defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info, |
| Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 616 | vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>; |
| Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 617 | defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info, |
| Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 618 | vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>; |
| Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 619 | |
| 620 | defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info, |
| Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 621 | vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>; |
| Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 622 | defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info, |
| Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 623 | vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>; |
| Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 624 | |
| 625 | // Codegen pattern with the alternative types insert VEC128 into VEC256 |
| 626 | defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info, |
| 627 | vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>; |
| 628 | defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info, |
| 629 | vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>; |
| 630 | // Codegen pattern with the alternative types insert VEC128 into VEC512 |
| 631 | defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info, |
| 632 | vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>; |
| 633 | defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info, |
| 634 | vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>; |
| 635 | // Codegen pattern with the alternative types insert VEC256 into VEC512 |
| 636 | defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info, |
| 637 | vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>; |
| 638 | defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info, |
| 639 | vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>; |
| 640 | |
| Craig Topper | f7a19db | 2017-10-08 01:33:40 +0000 | [diff] [blame] | 641 | |
| 642 | multiclass vinsert_for_mask_cast<string InstrStr, X86VectorVTInfo From, |
| 643 | X86VectorVTInfo To, X86VectorVTInfo Cast, |
| 644 | PatFrag vinsert_insert, |
| 645 | SDNodeXForm INSERT_get_vinsert_imm, |
| 646 | list<Predicate> p> { |
| 647 | let Predicates = p in { |
| 648 | def : Pat<(Cast.VT |
| 649 | (vselect Cast.KRCWM:$mask, |
| 650 | (bitconvert |
| 651 | (vinsert_insert:$ins (To.VT To.RC:$src1), |
| 652 | (From.VT From.RC:$src2), |
| 653 | (iPTR imm))), |
| 654 | Cast.RC:$src0)), |
| 655 | (!cast<Instruction>(InstrStr#"rrk") |
| 656 | Cast.RC:$src0, Cast.KRCWM:$mask, To.RC:$src1, From.RC:$src2, |
| 657 | (INSERT_get_vinsert_imm To.RC:$ins))>; |
| 658 | def : Pat<(Cast.VT |
| 659 | (vselect Cast.KRCWM:$mask, |
| 660 | (bitconvert |
| 661 | (vinsert_insert:$ins (To.VT To.RC:$src1), |
| 662 | (From.VT |
| 663 | (bitconvert |
| 664 | (From.LdFrag addr:$src2))), |
| 665 | (iPTR imm))), |
| 666 | Cast.RC:$src0)), |
| 667 | (!cast<Instruction>(InstrStr#"rmk") |
| 668 | Cast.RC:$src0, Cast.KRCWM:$mask, To.RC:$src1, addr:$src2, |
| 669 | (INSERT_get_vinsert_imm To.RC:$ins))>; |
| 670 | |
| 671 | def : Pat<(Cast.VT |
| 672 | (vselect Cast.KRCWM:$mask, |
| 673 | (bitconvert |
| 674 | (vinsert_insert:$ins (To.VT To.RC:$src1), |
| 675 | (From.VT From.RC:$src2), |
| 676 | (iPTR imm))), |
| 677 | Cast.ImmAllZerosV)), |
| 678 | (!cast<Instruction>(InstrStr#"rrkz") |
| 679 | Cast.KRCWM:$mask, To.RC:$src1, From.RC:$src2, |
| 680 | (INSERT_get_vinsert_imm To.RC:$ins))>; |
| 681 | def : Pat<(Cast.VT |
| 682 | (vselect Cast.KRCWM:$mask, |
| 683 | (bitconvert |
| 684 | (vinsert_insert:$ins (To.VT To.RC:$src1), |
| 685 | (From.VT |
| 686 | (bitconvert |
| 687 | (From.LdFrag addr:$src2))), |
| 688 | (iPTR imm))), |
| 689 | Cast.ImmAllZerosV)), |
| 690 | (!cast<Instruction>(InstrStr#"rmkz") |
| 691 | Cast.KRCWM:$mask, To.RC:$src1, addr:$src2, |
| 692 | (INSERT_get_vinsert_imm To.RC:$ins))>; |
| 693 | } |
| 694 | } |
| 695 | |
| 696 | defm : vinsert_for_mask_cast<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info, |
| 697 | v8f32x_info, vinsert128_insert, |
| 698 | INSERT_get_vinsert128_imm, [HasVLX]>; |
| 699 | defm : vinsert_for_mask_cast<"VINSERTF64x2Z256", v4f32x_info, v8f32x_info, |
| 700 | v4f64x_info, vinsert128_insert, |
| 701 | INSERT_get_vinsert128_imm, [HasDQI, HasVLX]>; |
| 702 | |
| 703 | defm : vinsert_for_mask_cast<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info, |
| 704 | v8i32x_info, vinsert128_insert, |
| 705 | INSERT_get_vinsert128_imm, [HasVLX]>; |
| 706 | defm : vinsert_for_mask_cast<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info, |
| 707 | v8i32x_info, vinsert128_insert, |
| 708 | INSERT_get_vinsert128_imm, [HasVLX]>; |
| 709 | defm : vinsert_for_mask_cast<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info, |
| 710 | v8i32x_info, vinsert128_insert, |
| 711 | INSERT_get_vinsert128_imm, [HasVLX]>; |
| 712 | defm : vinsert_for_mask_cast<"VINSERTF64x2Z256", v4i32x_info, v8i32x_info, |
| 713 | v4i64x_info, vinsert128_insert, |
| 714 | INSERT_get_vinsert128_imm, [HasDQI, HasVLX]>; |
| 715 | defm : vinsert_for_mask_cast<"VINSERTF64x2Z256", v8i16x_info, v16i16x_info, |
| 716 | v4i64x_info, vinsert128_insert, |
| 717 | INSERT_get_vinsert128_imm, [HasDQI, HasVLX]>; |
| 718 | defm : vinsert_for_mask_cast<"VINSERTF64x2Z256", v16i8x_info, v32i8x_info, |
| 719 | v4i64x_info, vinsert128_insert, |
| 720 | INSERT_get_vinsert128_imm, [HasDQI, HasVLX]>; |
| 721 | |
| 722 | defm : vinsert_for_mask_cast<"VINSERTF32x4Z", v2f64x_info, v8f64_info, |
| 723 | v16f32_info, vinsert128_insert, |
| 724 | INSERT_get_vinsert128_imm, [HasAVX512]>; |
| 725 | defm : vinsert_for_mask_cast<"VINSERTF64x2Z", v4f32x_info, v16f32_info, |
| 726 | v8f64_info, vinsert128_insert, |
| 727 | INSERT_get_vinsert128_imm, [HasDQI]>; |
| 728 | |
| 729 | defm : vinsert_for_mask_cast<"VINSERTI32x4Z", v2i64x_info, v8i64_info, |
| 730 | v16i32_info, vinsert128_insert, |
| 731 | INSERT_get_vinsert128_imm, [HasAVX512]>; |
| 732 | defm : vinsert_for_mask_cast<"VINSERTI32x4Z", v8i16x_info, v32i16_info, |
| 733 | v16i32_info, vinsert128_insert, |
| 734 | INSERT_get_vinsert128_imm, [HasAVX512]>; |
| 735 | defm : vinsert_for_mask_cast<"VINSERTI32x4Z", v16i8x_info, v64i8_info, |
| 736 | v16i32_info, vinsert128_insert, |
| 737 | INSERT_get_vinsert128_imm, [HasAVX512]>; |
| 738 | defm : vinsert_for_mask_cast<"VINSERTI64x2Z", v4i32x_info, v16i32_info, |
| 739 | v8i64_info, vinsert128_insert, |
| 740 | INSERT_get_vinsert128_imm, [HasDQI]>; |
| 741 | defm : vinsert_for_mask_cast<"VINSERTI64x2Z", v8i16x_info, v32i16_info, |
| 742 | v8i64_info, vinsert128_insert, |
| 743 | INSERT_get_vinsert128_imm, [HasDQI]>; |
| 744 | defm : vinsert_for_mask_cast<"VINSERTI64x2Z", v16i8x_info, v64i8_info, |
| 745 | v8i64_info, vinsert128_insert, |
| 746 | INSERT_get_vinsert128_imm, [HasDQI]>; |
| 747 | |
| 748 | defm : vinsert_for_mask_cast<"VINSERTF32x8Z", v4f64x_info, v8f64_info, |
| 749 | v16f32_info, vinsert256_insert, |
| 750 | INSERT_get_vinsert256_imm, [HasDQI]>; |
| 751 | defm : vinsert_for_mask_cast<"VINSERTF64x4Z", v8f32x_info, v16f32_info, |
| 752 | v8f64_info, vinsert256_insert, |
| 753 | INSERT_get_vinsert256_imm, [HasAVX512]>; |
| 754 | |
| 755 | defm : vinsert_for_mask_cast<"VINSERTI32x8Z", v4i64x_info, v8i64_info, |
| 756 | v16i32_info, vinsert256_insert, |
| 757 | INSERT_get_vinsert256_imm, [HasDQI]>; |
| 758 | defm : vinsert_for_mask_cast<"VINSERTI32x8Z", v16i16x_info, v32i16_info, |
| 759 | v16i32_info, vinsert256_insert, |
| 760 | INSERT_get_vinsert256_imm, [HasDQI]>; |
| 761 | defm : vinsert_for_mask_cast<"VINSERTI32x8Z", v32i8x_info, v64i8_info, |
| 762 | v16i32_info, vinsert256_insert, |
| 763 | INSERT_get_vinsert256_imm, [HasDQI]>; |
| 764 | defm : vinsert_for_mask_cast<"VINSERTI64x4Z", v8i32x_info, v16i32_info, |
| 765 | v8i64_info, vinsert256_insert, |
| 766 | INSERT_get_vinsert256_imm, [HasAVX512]>; |
| 767 | defm : vinsert_for_mask_cast<"VINSERTI64x4Z", v16i16x_info, v32i16_info, |
| 768 | v8i64_info, vinsert256_insert, |
| 769 | INSERT_get_vinsert256_imm, [HasAVX512]>; |
| 770 | defm : vinsert_for_mask_cast<"VINSERTI64x4Z", v32i8x_info, v64i8_info, |
| 771 | v8i64_info, vinsert256_insert, |
| 772 | INSERT_get_vinsert256_imm, [HasAVX512]>; |
| 773 | |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 774 | // vinsertps - insert f32 to XMM |
| Craig Topper | 4397315 | 2016-10-09 06:41:47 +0000 | [diff] [blame] | 775 | let ExeDomain = SSEPackedSingle in { |
| Craig Topper | 6189d3e | 2016-07-19 01:26:19 +0000 | [diff] [blame] | 776 | def VINSERTPSZrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst), |
| Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 777 | (ins VR128X:$src1, VR128X:$src2, u8imm:$src3), |
| Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 778 | "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}", |
| Simon Pilgrim | 577ae24 | 2018-04-12 19:25:07 +0000 | [diff] [blame] | 779 | [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>, |
| Simon Pilgrim | f6b81da | 2018-05-01 14:14:42 +0000 | [diff] [blame] | 780 | EVEX_4V, Sched<[SchedWriteFShuffle.XMM]>; |
| Craig Topper | 6189d3e | 2016-07-19 01:26:19 +0000 | [diff] [blame] | 781 | def VINSERTPSZrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst), |
| Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 782 | (ins VR128X:$src1, f32mem:$src2, u8imm:$src3), |
| Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 783 | "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}", |
| Filipe Cabecinhas | 2035221 | 2014-04-21 20:07:29 +0000 | [diff] [blame] | 784 | [(set VR128X:$dst, (X86insertps VR128X:$src1, |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 785 | (v4f32 (scalar_to_vector (loadf32 addr:$src2))), |
| Simon Pilgrim | 577ae24 | 2018-04-12 19:25:07 +0000 | [diff] [blame] | 786 | imm:$src3))]>, |
| Simon Pilgrim | f6b81da | 2018-05-01 14:14:42 +0000 | [diff] [blame] | 787 | EVEX_4V, EVEX_CD8<32, CD8VT1>, |
| 788 | Sched<[SchedWriteFShuffle.XMM.Folded, ReadAfterLd]>; |
| Craig Topper | 4397315 | 2016-10-09 06:41:47 +0000 | [diff] [blame] | 789 | } |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 790 | |
| 791 | //===----------------------------------------------------------------------===// |
| 792 | // AVX-512 VECTOR EXTRACT |
| 793 | //--- |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 794 | |
| Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 795 | // Supports two different pattern operators for mask and unmasked ops. Allows |
| 796 | // null_frag to be passed for one. |
| 797 | multiclass vextract_for_size_split<int Opcode, |
| 798 | X86VectorVTInfo From, X86VectorVTInfo To, |
| 799 | SDPatternOperator vextract_extract, |
| Simon Pilgrim | 031d8b7 | 2017-12-01 18:40:32 +0000 | [diff] [blame] | 800 | SDPatternOperator vextract_for_mask, |
| Craig Topper | 5fb1dc2 | 2018-04-02 02:44:55 +0000 | [diff] [blame] | 801 | SchedWrite SchedRR, SchedWrite SchedMR> { |
| Igor Breger | 7f69a99 | 2015-09-10 12:54:54 +0000 | [diff] [blame] | 802 | |
| 803 | let hasSideEffects = 0, ExeDomain = To.ExeDomain in { |
| Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 804 | defm rr : AVX512_maskable_split<Opcode, MRMDestReg, To, (outs To.RC:$dst), |
| Ayman Musa | f77219e | 2017-02-13 09:55:48 +0000 | [diff] [blame] | 805 | (ins From.RC:$src1, u8imm:$idx), |
| Igor Breger | 7f69a99 | 2015-09-10 12:54:54 +0000 | [diff] [blame] | 806 | "vextract" # To.EltTypeName # "x" # To.NumElts, |
| 807 | "$idx, $src1", "$src1, $idx", |
| Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 808 | (vextract_extract:$idx (From.VT From.RC:$src1), (iPTR imm)), |
| Simon Pilgrim | 0e45634 | 2018-04-12 20:47:34 +0000 | [diff] [blame] | 809 | (vextract_for_mask:$idx (From.VT From.RC:$src1), (iPTR imm))>, |
| 810 | AVX512AIi8Base, EVEX, Sched<[SchedRR]>; |
| Simon Pilgrim | 031d8b7 | 2017-12-01 18:40:32 +0000 | [diff] [blame] | 811 | |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 812 | def mr : AVX512AIi8<Opcode, MRMDestMem, (outs), |
| Ayman Musa | f77219e | 2017-02-13 09:55:48 +0000 | [diff] [blame] | 813 | (ins To.MemOp:$dst, From.RC:$src1, u8imm:$idx), |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 814 | "vextract" # To.EltTypeName # "x" # To.NumElts # |
| 815 | "\t{$idx, $src1, $dst|$dst, $src1, $idx}", |
| 816 | [(store (To.VT (vextract_extract:$idx |
| 817 | (From.VT From.RC:$src1), (iPTR imm))), |
| Simon Pilgrim | 0e45634 | 2018-04-12 20:47:34 +0000 | [diff] [blame] | 818 | addr:$dst)]>, EVEX, |
| Craig Topper | 5fb1dc2 | 2018-04-02 02:44:55 +0000 | [diff] [blame] | 819 | Sched<[SchedMR]>; |
| Igor Breger | 7f69a99 | 2015-09-10 12:54:54 +0000 | [diff] [blame] | 820 | |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 821 | let mayStore = 1, hasSideEffects = 0 in |
| 822 | def mrk : AVX512AIi8<Opcode, MRMDestMem, (outs), |
| 823 | (ins To.MemOp:$dst, To.KRCWM:$mask, |
| Ayman Musa | f77219e | 2017-02-13 09:55:48 +0000 | [diff] [blame] | 824 | From.RC:$src1, u8imm:$idx), |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 825 | "vextract" # To.EltTypeName # "x" # To.NumElts # |
| 826 | "\t{$idx, $src1, $dst {${mask}}|" |
| Simon Pilgrim | 0e45634 | 2018-04-12 20:47:34 +0000 | [diff] [blame] | 827 | "$dst {${mask}}, $src1, $idx}", []>, |
| Craig Topper | 5548873 | 2018-06-13 00:04:08 +0000 | [diff] [blame] | 828 | EVEX_K, EVEX, Sched<[SchedMR]>, NotMemoryFoldable; |
| Igor Breger | 7f69a99 | 2015-09-10 12:54:54 +0000 | [diff] [blame] | 829 | } |
| Igor Breger | ac29a82 | 2015-09-09 14:35:09 +0000 | [diff] [blame] | 830 | } |
| 831 | |
| Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 832 | // Passes the same pattern operator for masked and unmasked ops. |
| 833 | multiclass vextract_for_size<int Opcode, X86VectorVTInfo From, |
| 834 | X86VectorVTInfo To, |
| Simon Pilgrim | 031d8b7 | 2017-12-01 18:40:32 +0000 | [diff] [blame] | 835 | SDPatternOperator vextract_extract, |
| Craig Topper | 5fb1dc2 | 2018-04-02 02:44:55 +0000 | [diff] [blame] | 836 | SchedWrite SchedRR, SchedWrite SchedMR> : |
| 837 | vextract_for_size_split<Opcode, From, To, vextract_extract, vextract_extract, SchedRR, SchedMR>; |
| Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 838 | |
| Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 839 | // Codegen pattern for the alternative types |
| 840 | multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From, |
| 841 | X86VectorVTInfo To, PatFrag vextract_extract, |
| Craig Topper | 5f3fef8 | 2016-05-22 07:40:58 +0000 | [diff] [blame] | 842 | SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> { |
| Craig Topper | db960ed | 2016-05-21 22:50:14 +0000 | [diff] [blame] | 843 | let Predicates = p in { |
| Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 844 | def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)), |
| 845 | (To.VT (!cast<Instruction>(InstrStr#"rr") |
| 846 | From.RC:$src1, |
| 847 | (EXTRACT_get_vextract_imm To.RC:$ext)))>; |
| Craig Topper | db960ed | 2016-05-21 22:50:14 +0000 | [diff] [blame] | 848 | def : Pat<(store (To.VT (vextract_extract:$ext (From.VT From.RC:$src1), |
| 849 | (iPTR imm))), addr:$dst), |
| 850 | (!cast<Instruction>(InstrStr#"mr") addr:$dst, From.RC:$src1, |
| 851 | (EXTRACT_get_vextract_imm To.RC:$ext))>; |
| 852 | } |
| Igor Breger | 7f69a99 | 2015-09-10 12:54:54 +0000 | [diff] [blame] | 853 | } |
| 854 | |
| 855 | multiclass vextract_for_type<ValueType EltVT32, int Opcode128, |
| Simon Pilgrim | 031d8b7 | 2017-12-01 18:40:32 +0000 | [diff] [blame] | 856 | ValueType EltVT64, int Opcode256, |
| Craig Topper | 5fb1dc2 | 2018-04-02 02:44:55 +0000 | [diff] [blame] | 857 | SchedWrite SchedRR, SchedWrite SchedMR> { |
| Craig Topper | aadec70 | 2017-08-14 01:53:10 +0000 | [diff] [blame] | 858 | let Predicates = [HasAVX512] in { |
| 859 | defm NAME # "32x4Z" : vextract_for_size<Opcode128, |
| 860 | X86VectorVTInfo<16, EltVT32, VR512>, |
| 861 | X86VectorVTInfo< 4, EltVT32, VR128X>, |
| Craig Topper | 5fb1dc2 | 2018-04-02 02:44:55 +0000 | [diff] [blame] | 862 | vextract128_extract, SchedRR, SchedMR>, |
| Craig Topper | aadec70 | 2017-08-14 01:53:10 +0000 | [diff] [blame] | 863 | EVEX_V512, EVEX_CD8<32, CD8VT4>; |
| 864 | defm NAME # "64x4Z" : vextract_for_size<Opcode256, |
| 865 | X86VectorVTInfo< 8, EltVT64, VR512>, |
| 866 | X86VectorVTInfo< 4, EltVT64, VR256X>, |
| Craig Topper | 5fb1dc2 | 2018-04-02 02:44:55 +0000 | [diff] [blame] | 867 | vextract256_extract, SchedRR, SchedMR>, |
| Craig Topper | aadec70 | 2017-08-14 01:53:10 +0000 | [diff] [blame] | 868 | VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>; |
| 869 | } |
| Igor Breger | 7f69a99 | 2015-09-10 12:54:54 +0000 | [diff] [blame] | 870 | let Predicates = [HasVLX] in |
| Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 871 | defm NAME # "32x4Z256" : vextract_for_size<Opcode128, |
| Igor Breger | 7f69a99 | 2015-09-10 12:54:54 +0000 | [diff] [blame] | 872 | X86VectorVTInfo< 8, EltVT32, VR256X>, |
| 873 | X86VectorVTInfo< 4, EltVT32, VR128X>, |
| Craig Topper | 5fb1dc2 | 2018-04-02 02:44:55 +0000 | [diff] [blame] | 874 | vextract128_extract, SchedRR, SchedMR>, |
| Igor Breger | 7f69a99 | 2015-09-10 12:54:54 +0000 | [diff] [blame] | 875 | EVEX_V256, EVEX_CD8<32, CD8VT4>; |
| Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 876 | |
| 877 | // Even with DQI we'd like to only use these instructions for masking. |
| Igor Breger | 7f69a99 | 2015-09-10 12:54:54 +0000 | [diff] [blame] | 878 | let Predicates = [HasVLX, HasDQI] in |
| Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 879 | defm NAME # "64x2Z256" : vextract_for_size_split<Opcode128, |
| Igor Breger | 7f69a99 | 2015-09-10 12:54:54 +0000 | [diff] [blame] | 880 | X86VectorVTInfo< 4, EltVT64, VR256X>, |
| 881 | X86VectorVTInfo< 2, EltVT64, VR128X>, |
| Craig Topper | 5fb1dc2 | 2018-04-02 02:44:55 +0000 | [diff] [blame] | 882 | null_frag, vextract128_extract, SchedRR, SchedMR>, |
| Craig Topper | 0a5e90c | 2018-06-19 04:24:42 +0000 | [diff] [blame] | 883 | VEX_W1X, EVEX_V256, EVEX_CD8<64, CD8VT2>; |
| Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 884 | |
| 885 | // Even with DQI we'd like to only use these instructions for masking. |
| Igor Breger | 7f69a99 | 2015-09-10 12:54:54 +0000 | [diff] [blame] | 886 | let Predicates = [HasDQI] in { |
| Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 887 | defm NAME # "64x2Z" : vextract_for_size_split<Opcode128, |
| Igor Breger | 7f69a99 | 2015-09-10 12:54:54 +0000 | [diff] [blame] | 888 | X86VectorVTInfo< 8, EltVT64, VR512>, |
| 889 | X86VectorVTInfo< 2, EltVT64, VR128X>, |
| Craig Topper | 5fb1dc2 | 2018-04-02 02:44:55 +0000 | [diff] [blame] | 890 | null_frag, vextract128_extract, SchedRR, SchedMR>, |
| Igor Breger | 7f69a99 | 2015-09-10 12:54:54 +0000 | [diff] [blame] | 891 | VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>; |
| Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 892 | defm NAME # "32x8Z" : vextract_for_size_split<Opcode256, |
| Igor Breger | 7f69a99 | 2015-09-10 12:54:54 +0000 | [diff] [blame] | 893 | X86VectorVTInfo<16, EltVT32, VR512>, |
| 894 | X86VectorVTInfo< 8, EltVT32, VR256X>, |
| Craig Topper | 5fb1dc2 | 2018-04-02 02:44:55 +0000 | [diff] [blame] | 895 | null_frag, vextract256_extract, SchedRR, SchedMR>, |
| Igor Breger | 7f69a99 | 2015-09-10 12:54:54 +0000 | [diff] [blame] | 896 | EVEX_V512, EVEX_CD8<32, CD8VT8>; |
| 897 | } |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 898 | } |
| 899 | |
| Simon Pilgrim | ead11e4 | 2018-05-11 12:46:54 +0000 | [diff] [blame] | 900 | // TODO - replace WriteFStore/WriteVecStore with X86SchedWriteMoveLSWidths types. |
| Craig Topper | 5fb1dc2 | 2018-04-02 02:44:55 +0000 | [diff] [blame] | 901 | defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b, WriteFShuffle256, WriteFStore>; |
| 902 | defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b, WriteShuffle256, WriteVecStore>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 903 | |
| Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 904 | // extract_subvector codegen patterns with the alternative types. |
| Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 905 | // Even with AVX512DQ we'll still use these for unmasked operations. |
| Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 906 | defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info, |
| Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 907 | vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>; |
| Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 908 | defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info, |
| Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 909 | vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>; |
| Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 910 | |
| 911 | defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info, |
| Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 912 | vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>; |
| Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 913 | defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info, |
| Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 914 | vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>; |
| Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 915 | |
| 916 | defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info, |
| Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 917 | vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>; |
| Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 918 | defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info, |
| Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 919 | vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>; |
| Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 920 | |
| Craig Topper | 08a6857 | 2016-05-21 22:50:04 +0000 | [diff] [blame] | 921 | // Codegen pattern with the alternative types extract VEC128 from VEC256 |
| Craig Topper | 02626c0 | 2016-05-21 07:08:56 +0000 | [diff] [blame] | 922 | defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info, |
| 923 | vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>; |
| 924 | defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info, |
| 925 | vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>; |
| 926 | |
| 927 | // Codegen pattern with the alternative types extract VEC128 from VEC512 |
| Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 928 | defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info, |
| 929 | vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>; |
| 930 | defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info, |
| 931 | vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>; |
| 932 | // Codegen pattern with the alternative types extract VEC256 from VEC512 |
| 933 | defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info, |
| 934 | vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>; |
| 935 | defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info, |
| 936 | vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>; |
| 937 | |
| Craig Topper | 5f3fef8 | 2016-05-22 07:40:58 +0000 | [diff] [blame] | 938 | |
| Craig Topper | 48a7917 | 2017-08-30 07:26:12 +0000 | [diff] [blame] | 939 | // A 128-bit extract from bits [255:128] of a 512-bit vector should use a |
| 940 | // smaller extract to enable EVEX->VEX. |
| 941 | let Predicates = [NoVLX] in { |
| 942 | def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 2))), |
| 943 | (v2i64 (VEXTRACTI128rr |
| 944 | (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm)), |
| 945 | (iPTR 1)))>; |
| 946 | def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 2))), |
| 947 | (v2f64 (VEXTRACTF128rr |
| 948 | (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm)), |
| 949 | (iPTR 1)))>; |
| 950 | def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 4))), |
| 951 | (v4i32 (VEXTRACTI128rr |
| 952 | (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm)), |
| 953 | (iPTR 1)))>; |
| 954 | def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 4))), |
| 955 | (v4f32 (VEXTRACTF128rr |
| 956 | (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm)), |
| 957 | (iPTR 1)))>; |
| 958 | def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 8))), |
| 959 | (v8i16 (VEXTRACTI128rr |
| 960 | (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm)), |
| 961 | (iPTR 1)))>; |
| 962 | def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 16))), |
| 963 | (v16i8 (VEXTRACTI128rr |
| 964 | (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm)), |
| 965 | (iPTR 1)))>; |
| 966 | } |
| 967 | |
| 968 | // A 128-bit extract from bits [255:128] of a 512-bit vector should use a |
| 969 | // smaller extract to enable EVEX->VEX. |
| 970 | let Predicates = [HasVLX] in { |
| 971 | def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 2))), |
| 972 | (v2i64 (VEXTRACTI32x4Z256rr |
| 973 | (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm)), |
| 974 | (iPTR 1)))>; |
| 975 | def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 2))), |
| 976 | (v2f64 (VEXTRACTF32x4Z256rr |
| 977 | (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm)), |
| 978 | (iPTR 1)))>; |
| 979 | def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 4))), |
| 980 | (v4i32 (VEXTRACTI32x4Z256rr |
| 981 | (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm)), |
| 982 | (iPTR 1)))>; |
| 983 | def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 4))), |
| 984 | (v4f32 (VEXTRACTF32x4Z256rr |
| 985 | (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm)), |
| 986 | (iPTR 1)))>; |
| 987 | def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 8))), |
| 988 | (v8i16 (VEXTRACTI32x4Z256rr |
| 989 | (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm)), |
| 990 | (iPTR 1)))>; |
| 991 | def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 16))), |
| 992 | (v16i8 (VEXTRACTI32x4Z256rr |
| 993 | (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm)), |
| 994 | (iPTR 1)))>; |
| 995 | } |
| 996 | |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 997 | |
| Craig Topper | a088362 | 2017-08-26 22:24:57 +0000 | [diff] [blame] | 998 | // Additional patterns for handling a bitcast between the vselect and the |
| 999 | // extract_subvector. |
| 1000 | multiclass vextract_for_mask_cast<string InstrStr, X86VectorVTInfo From, |
| 1001 | X86VectorVTInfo To, X86VectorVTInfo Cast, |
| 1002 | PatFrag vextract_extract, |
| 1003 | SDNodeXForm EXTRACT_get_vextract_imm, |
| 1004 | list<Predicate> p> { |
| 1005 | let Predicates = p in { |
| 1006 | def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask, |
| 1007 | (bitconvert |
| 1008 | (To.VT (vextract_extract:$ext |
| 1009 | (From.VT From.RC:$src), (iPTR imm)))), |
| 1010 | To.RC:$src0)), |
| 1011 | (Cast.VT (!cast<Instruction>(InstrStr#"rrk") |
| 1012 | Cast.RC:$src0, Cast.KRCWM:$mask, From.RC:$src, |
| 1013 | (EXTRACT_get_vextract_imm To.RC:$ext)))>; |
| 1014 | |
| 1015 | def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask, |
| 1016 | (bitconvert |
| 1017 | (To.VT (vextract_extract:$ext |
| 1018 | (From.VT From.RC:$src), (iPTR imm)))), |
| 1019 | Cast.ImmAllZerosV)), |
| 1020 | (Cast.VT (!cast<Instruction>(InstrStr#"rrkz") |
| 1021 | Cast.KRCWM:$mask, From.RC:$src, |
| 1022 | (EXTRACT_get_vextract_imm To.RC:$ext)))>; |
| 1023 | } |
| 1024 | } |
| 1025 | |
| 1026 | defm : vextract_for_mask_cast<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info, |
| 1027 | v4f32x_info, vextract128_extract, |
| 1028 | EXTRACT_get_vextract128_imm, [HasVLX]>; |
| 1029 | defm : vextract_for_mask_cast<"VEXTRACTF64x2Z256", v8f32x_info, v4f32x_info, |
| 1030 | v2f64x_info, vextract128_extract, |
| 1031 | EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>; |
| 1032 | |
| 1033 | defm : vextract_for_mask_cast<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info, |
| 1034 | v4i32x_info, vextract128_extract, |
| 1035 | EXTRACT_get_vextract128_imm, [HasVLX]>; |
| 1036 | defm : vextract_for_mask_cast<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info, |
| 1037 | v4i32x_info, vextract128_extract, |
| 1038 | EXTRACT_get_vextract128_imm, [HasVLX]>; |
| 1039 | defm : vextract_for_mask_cast<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info, |
| 1040 | v4i32x_info, vextract128_extract, |
| 1041 | EXTRACT_get_vextract128_imm, [HasVLX]>; |
| 1042 | defm : vextract_for_mask_cast<"VEXTRACTI64x2Z256", v8i32x_info, v4i32x_info, |
| 1043 | v2i64x_info, vextract128_extract, |
| 1044 | EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>; |
| 1045 | defm : vextract_for_mask_cast<"VEXTRACTI64x2Z256", v16i16x_info, v8i16x_info, |
| 1046 | v2i64x_info, vextract128_extract, |
| 1047 | EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>; |
| 1048 | defm : vextract_for_mask_cast<"VEXTRACTI64x2Z256", v32i8x_info, v16i8x_info, |
| 1049 | v2i64x_info, vextract128_extract, |
| 1050 | EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>; |
| 1051 | |
| 1052 | defm : vextract_for_mask_cast<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info, |
| 1053 | v4f32x_info, vextract128_extract, |
| 1054 | EXTRACT_get_vextract128_imm, [HasAVX512]>; |
| 1055 | defm : vextract_for_mask_cast<"VEXTRACTF64x2Z", v16f32_info, v4f32x_info, |
| 1056 | v2f64x_info, vextract128_extract, |
| 1057 | EXTRACT_get_vextract128_imm, [HasDQI]>; |
| 1058 | |
| 1059 | defm : vextract_for_mask_cast<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info, |
| 1060 | v4i32x_info, vextract128_extract, |
| 1061 | EXTRACT_get_vextract128_imm, [HasAVX512]>; |
| 1062 | defm : vextract_for_mask_cast<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info, |
| 1063 | v4i32x_info, vextract128_extract, |
| 1064 | EXTRACT_get_vextract128_imm, [HasAVX512]>; |
| 1065 | defm : vextract_for_mask_cast<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info, |
| 1066 | v4i32x_info, vextract128_extract, |
| 1067 | EXTRACT_get_vextract128_imm, [HasAVX512]>; |
| 1068 | defm : vextract_for_mask_cast<"VEXTRACTI64x2Z", v16i32_info, v4i32x_info, |
| 1069 | v2i64x_info, vextract128_extract, |
| 1070 | EXTRACT_get_vextract128_imm, [HasDQI]>; |
| 1071 | defm : vextract_for_mask_cast<"VEXTRACTI64x2Z", v32i16_info, v8i16x_info, |
| 1072 | v2i64x_info, vextract128_extract, |
| 1073 | EXTRACT_get_vextract128_imm, [HasDQI]>; |
| 1074 | defm : vextract_for_mask_cast<"VEXTRACTI64x2Z", v64i8_info, v16i8x_info, |
| 1075 | v2i64x_info, vextract128_extract, |
| 1076 | EXTRACT_get_vextract128_imm, [HasDQI]>; |
| 1077 | |
| 1078 | defm : vextract_for_mask_cast<"VEXTRACTF32x8Z", v8f64_info, v4f64x_info, |
| 1079 | v8f32x_info, vextract256_extract, |
| 1080 | EXTRACT_get_vextract256_imm, [HasDQI]>; |
| 1081 | defm : vextract_for_mask_cast<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info, |
| 1082 | v4f64x_info, vextract256_extract, |
| 1083 | EXTRACT_get_vextract256_imm, [HasAVX512]>; |
| 1084 | |
| 1085 | defm : vextract_for_mask_cast<"VEXTRACTI32x8Z", v8i64_info, v4i64x_info, |
| 1086 | v8i32x_info, vextract256_extract, |
| 1087 | EXTRACT_get_vextract256_imm, [HasDQI]>; |
| 1088 | defm : vextract_for_mask_cast<"VEXTRACTI32x8Z", v32i16_info, v16i16x_info, |
| 1089 | v8i32x_info, vextract256_extract, |
| 1090 | EXTRACT_get_vextract256_imm, [HasDQI]>; |
| 1091 | defm : vextract_for_mask_cast<"VEXTRACTI32x8Z", v64i8_info, v32i8x_info, |
| 1092 | v8i32x_info, vextract256_extract, |
| 1093 | EXTRACT_get_vextract256_imm, [HasDQI]>; |
| 1094 | defm : vextract_for_mask_cast<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info, |
| 1095 | v4i64x_info, vextract256_extract, |
| 1096 | EXTRACT_get_vextract256_imm, [HasAVX512]>; |
| 1097 | defm : vextract_for_mask_cast<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info, |
| 1098 | v4i64x_info, vextract256_extract, |
| 1099 | EXTRACT_get_vextract256_imm, [HasAVX512]>; |
| 1100 | defm : vextract_for_mask_cast<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info, |
| 1101 | v4i64x_info, vextract256_extract, |
| 1102 | EXTRACT_get_vextract256_imm, [HasAVX512]>; |
| 1103 | |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1104 | // vextractps - extract 32 bits from XMM |
| Craig Topper | 03b849e | 2016-05-21 22:50:11 +0000 | [diff] [blame] | 1105 | def VEXTRACTPSZrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst), |
| Craig Topper | fc946a0 | 2015-01-25 02:21:13 +0000 | [diff] [blame] | 1106 | (ins VR128X:$src1, u8imm:$src2), |
| Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 1107 | "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| Simon Pilgrim | 577ae24 | 2018-04-12 19:25:07 +0000 | [diff] [blame] | 1108 | [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>, |
| Simon Pilgrim | f7d2a93 | 2018-04-24 13:21:41 +0000 | [diff] [blame] | 1109 | EVEX, VEX_WIG, Sched<[WriteVecExtract]>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1110 | |
| Craig Topper | 03b849e | 2016-05-21 22:50:11 +0000 | [diff] [blame] | 1111 | def VEXTRACTPSZmr : AVX512AIi8<0x17, MRMDestMem, (outs), |
| Craig Topper | fc946a0 | 2015-01-25 02:21:13 +0000 | [diff] [blame] | 1112 | (ins f32mem:$dst, VR128X:$src1, u8imm:$src2), |
| Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 1113 | "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1114 | [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2), |
| Simon Pilgrim | 577ae24 | 2018-04-12 19:25:07 +0000 | [diff] [blame] | 1115 | addr:$dst)]>, |
| Simon Pilgrim | f7d2a93 | 2018-04-24 13:21:41 +0000 | [diff] [blame] | 1116 | EVEX, VEX_WIG, EVEX_CD8<32, CD8VT1>, Sched<[WriteVecExtractSt]>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1117 | |
| 1118 | //===---------------------------------------------------------------------===// |
| 1119 | // AVX-512 BROADCAST |
| 1120 | //--- |
| Igor Breger | 131008f | 2016-05-01 08:40:00 +0000 | [diff] [blame] | 1121 | // broadcast with a scalar argument. |
| 1122 | multiclass avx512_broadcast_scalar<bits<8> opc, string OpcodeStr, |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 1123 | string Name, |
| Igor Breger | 131008f | 2016-05-01 08:40:00 +0000 | [diff] [blame] | 1124 | X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> { |
| Craig Topper | f6df4a6 | 2017-01-30 06:59:06 +0000 | [diff] [blame] | 1125 | def : Pat<(DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)), |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 1126 | (!cast<Instruction>(Name#DestInfo.ZSuffix#r) |
| Craig Topper | f6df4a6 | 2017-01-30 06:59:06 +0000 | [diff] [blame] | 1127 | (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>; |
| 1128 | def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask, |
| 1129 | (X86VBroadcast SrcInfo.FRC:$src), |
| 1130 | DestInfo.RC:$src0)), |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 1131 | (!cast<Instruction>(Name#DestInfo.ZSuffix#rk) |
| Craig Topper | f6df4a6 | 2017-01-30 06:59:06 +0000 | [diff] [blame] | 1132 | DestInfo.RC:$src0, DestInfo.KRCWM:$mask, |
| 1133 | (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>; |
| 1134 | def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask, |
| 1135 | (X86VBroadcast SrcInfo.FRC:$src), |
| 1136 | DestInfo.ImmAllZerosV)), |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 1137 | (!cast<Instruction>(Name#DestInfo.ZSuffix#rkz) |
| Craig Topper | f6df4a6 | 2017-01-30 06:59:06 +0000 | [diff] [blame] | 1138 | DestInfo.KRCWM:$mask, (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>; |
| Igor Breger | 131008f | 2016-05-01 08:40:00 +0000 | [diff] [blame] | 1139 | } |
| Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 1140 | |
| Craig Topper | 17854ec | 2017-08-30 07:48:39 +0000 | [diff] [blame] | 1141 | // Split version to allow mask and broadcast node to be different types. This |
| 1142 | // helps support the 32x2 broadcasts. |
| 1143 | multiclass avx512_broadcast_rm_split<bits<8> opc, string OpcodeStr, |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 1144 | string Name, |
| Simon Pilgrim | aa902be | 2017-12-06 15:48:40 +0000 | [diff] [blame] | 1145 | SchedWrite SchedRR, SchedWrite SchedRM, |
| Craig Topper | 17854ec | 2017-08-30 07:48:39 +0000 | [diff] [blame] | 1146 | X86VectorVTInfo MaskInfo, |
| 1147 | X86VectorVTInfo DestInfo, |
| Craig Topper | bf0de9d | 2017-10-13 06:07:10 +0000 | [diff] [blame] | 1148 | X86VectorVTInfo SrcInfo, |
| 1149 | SDPatternOperator UnmaskedOp = X86VBroadcast> { |
| 1150 | let ExeDomain = DestInfo.ExeDomain, hasSideEffects = 0 in { |
| 1151 | defm r : AVX512_maskable_split<opc, MRMSrcReg, MaskInfo, |
| 1152 | (outs MaskInfo.RC:$dst), |
| Igor Breger | 21296d2 | 2015-10-20 11:56:42 +0000 | [diff] [blame] | 1153 | (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src", |
| Craig Topper | 17854ec | 2017-08-30 07:48:39 +0000 | [diff] [blame] | 1154 | (MaskInfo.VT |
| 1155 | (bitconvert |
| 1156 | (DestInfo.VT |
| Craig Topper | bf0de9d | 2017-10-13 06:07:10 +0000 | [diff] [blame] | 1157 | (UnmaskedOp (SrcInfo.VT SrcInfo.RC:$src))))), |
| 1158 | (MaskInfo.VT |
| 1159 | (bitconvert |
| 1160 | (DestInfo.VT |
| Simon Pilgrim | 0e45634 | 2018-04-12 20:47:34 +0000 | [diff] [blame] | 1161 | (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))))>, |
| 1162 | T8PD, EVEX, Sched<[SchedRR]>; |
| Craig Topper | bf0de9d | 2017-10-13 06:07:10 +0000 | [diff] [blame] | 1163 | let mayLoad = 1 in |
| 1164 | defm m : AVX512_maskable_split<opc, MRMSrcMem, MaskInfo, |
| 1165 | (outs MaskInfo.RC:$dst), |
| Igor Breger | 52bd1d5 | 2016-05-31 07:43:39 +0000 | [diff] [blame] | 1166 | (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src", |
| Craig Topper | 17854ec | 2017-08-30 07:48:39 +0000 | [diff] [blame] | 1167 | (MaskInfo.VT |
| 1168 | (bitconvert |
| Craig Topper | bf0de9d | 2017-10-13 06:07:10 +0000 | [diff] [blame] | 1169 | (DestInfo.VT (UnmaskedOp |
| 1170 | (SrcInfo.ScalarLdFrag addr:$src))))), |
| 1171 | (MaskInfo.VT |
| 1172 | (bitconvert |
| Craig Topper | 17854ec | 2017-08-30 07:48:39 +0000 | [diff] [blame] | 1173 | (DestInfo.VT (X86VBroadcast |
| Simon Pilgrim | 0e45634 | 2018-04-12 20:47:34 +0000 | [diff] [blame] | 1174 | (SrcInfo.ScalarLdFrag addr:$src)))))>, |
| 1175 | T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>, |
| Simon Pilgrim | aa902be | 2017-12-06 15:48:40 +0000 | [diff] [blame] | 1176 | Sched<[SchedRM]>; |
| Craig Topper | 8093437 | 2016-07-16 03:42:59 +0000 | [diff] [blame] | 1177 | } |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 1178 | |
| Craig Topper | 17854ec | 2017-08-30 07:48:39 +0000 | [diff] [blame] | 1179 | def : Pat<(MaskInfo.VT |
| 1180 | (bitconvert |
| Craig Topper | bf0de9d | 2017-10-13 06:07:10 +0000 | [diff] [blame] | 1181 | (DestInfo.VT (UnmaskedOp |
| Craig Topper | 17854ec | 2017-08-30 07:48:39 +0000 | [diff] [blame] | 1182 | (SrcInfo.VT (scalar_to_vector |
| 1183 | (SrcInfo.ScalarLdFrag addr:$src))))))), |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 1184 | (!cast<Instruction>(Name#MaskInfo.ZSuffix#m) addr:$src)>; |
| Craig Topper | 17854ec | 2017-08-30 07:48:39 +0000 | [diff] [blame] | 1185 | def : Pat<(MaskInfo.VT (vselect MaskInfo.KRCWM:$mask, |
| 1186 | (bitconvert |
| 1187 | (DestInfo.VT |
| 1188 | (X86VBroadcast |
| 1189 | (SrcInfo.VT (scalar_to_vector |
| 1190 | (SrcInfo.ScalarLdFrag addr:$src)))))), |
| 1191 | MaskInfo.RC:$src0)), |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 1192 | (!cast<Instruction>(Name#DestInfo.ZSuffix#mk) |
| Craig Topper | 17854ec | 2017-08-30 07:48:39 +0000 | [diff] [blame] | 1193 | MaskInfo.RC:$src0, MaskInfo.KRCWM:$mask, addr:$src)>; |
| 1194 | def : Pat<(MaskInfo.VT (vselect MaskInfo.KRCWM:$mask, |
| 1195 | (bitconvert |
| 1196 | (DestInfo.VT |
| 1197 | (X86VBroadcast |
| 1198 | (SrcInfo.VT (scalar_to_vector |
| 1199 | (SrcInfo.ScalarLdFrag addr:$src)))))), |
| 1200 | MaskInfo.ImmAllZerosV)), |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 1201 | (!cast<Instruction>(Name#MaskInfo.ZSuffix#mkz) |
| Craig Topper | 17854ec | 2017-08-30 07:48:39 +0000 | [diff] [blame] | 1202 | MaskInfo.KRCWM:$mask, addr:$src)>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1203 | } |
| Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 1204 | |
| Craig Topper | 17854ec | 2017-08-30 07:48:39 +0000 | [diff] [blame] | 1205 | // Helper class to force mask and broadcast result to same type. |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 1206 | multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr, string Name, |
| Simon Pilgrim | aa902be | 2017-12-06 15:48:40 +0000 | [diff] [blame] | 1207 | SchedWrite SchedRR, SchedWrite SchedRM, |
| Craig Topper | 17854ec | 2017-08-30 07:48:39 +0000 | [diff] [blame] | 1208 | X86VectorVTInfo DestInfo, |
| 1209 | X86VectorVTInfo SrcInfo> : |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 1210 | avx512_broadcast_rm_split<opc, OpcodeStr, Name, SchedRR, SchedRM, |
| Simon Pilgrim | aa902be | 2017-12-06 15:48:40 +0000 | [diff] [blame] | 1211 | DestInfo, DestInfo, SrcInfo>; |
| Craig Topper | 17854ec | 2017-08-30 07:48:39 +0000 | [diff] [blame] | 1212 | |
| Craig Topper | 8093437 | 2016-07-16 03:42:59 +0000 | [diff] [blame] | 1213 | multiclass avx512_fp_broadcast_sd<bits<8> opc, string OpcodeStr, |
| Igor Breger | 21296d2 | 2015-10-20 11:56:42 +0000 | [diff] [blame] | 1214 | AVX512VLVectorVTInfo _> { |
| Clement Courbet | 41a1374 | 2018-01-15 12:05:33 +0000 | [diff] [blame] | 1215 | let Predicates = [HasAVX512] in { |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 1216 | defm Z : avx512_broadcast_rm<opc, OpcodeStr, NAME, WriteFShuffle256, |
| Simon Pilgrim | aa902be | 2017-12-06 15:48:40 +0000 | [diff] [blame] | 1217 | WriteFShuffle256Ld, _.info512, _.info128>, |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 1218 | avx512_broadcast_scalar<opc, OpcodeStr, NAME, _.info512, |
| 1219 | _.info128>, |
| 1220 | EVEX_V512; |
| Clement Courbet | 41a1374 | 2018-01-15 12:05:33 +0000 | [diff] [blame] | 1221 | } |
| Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 1222 | |
| 1223 | let Predicates = [HasVLX] in { |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 1224 | defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, NAME, WriteFShuffle256, |
| Simon Pilgrim | aa902be | 2017-12-06 15:48:40 +0000 | [diff] [blame] | 1225 | WriteFShuffle256Ld, _.info256, _.info128>, |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 1226 | avx512_broadcast_scalar<opc, OpcodeStr, NAME, _.info256, |
| 1227 | _.info128>, |
| 1228 | EVEX_V256; |
| Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 1229 | } |
| 1230 | } |
| 1231 | |
| Craig Topper | 8093437 | 2016-07-16 03:42:59 +0000 | [diff] [blame] | 1232 | multiclass avx512_fp_broadcast_ss<bits<8> opc, string OpcodeStr, |
| 1233 | AVX512VLVectorVTInfo _> { |
| Clement Courbet | 41a1374 | 2018-01-15 12:05:33 +0000 | [diff] [blame] | 1234 | let Predicates = [HasAVX512] in { |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 1235 | defm Z : avx512_broadcast_rm<opc, OpcodeStr, NAME, WriteFShuffle256, |
| Simon Pilgrim | aa902be | 2017-12-06 15:48:40 +0000 | [diff] [blame] | 1236 | WriteFShuffle256Ld, _.info512, _.info128>, |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 1237 | avx512_broadcast_scalar<opc, OpcodeStr, NAME, _.info512, |
| 1238 | _.info128>, |
| 1239 | EVEX_V512; |
| Clement Courbet | 41a1374 | 2018-01-15 12:05:33 +0000 | [diff] [blame] | 1240 | } |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1241 | |
| Craig Topper | 8093437 | 2016-07-16 03:42:59 +0000 | [diff] [blame] | 1242 | let Predicates = [HasVLX] in { |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 1243 | defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, NAME, WriteFShuffle256, |
| Simon Pilgrim | aa902be | 2017-12-06 15:48:40 +0000 | [diff] [blame] | 1244 | WriteFShuffle256Ld, _.info256, _.info128>, |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 1245 | avx512_broadcast_scalar<opc, OpcodeStr, NAME, _.info256, |
| 1246 | _.info128>, |
| 1247 | EVEX_V256; |
| 1248 | defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, NAME, WriteFShuffle256, |
| Simon Pilgrim | aa902be | 2017-12-06 15:48:40 +0000 | [diff] [blame] | 1249 | WriteFShuffle256Ld, _.info128, _.info128>, |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 1250 | avx512_broadcast_scalar<opc, OpcodeStr, NAME, _.info128, |
| 1251 | _.info128>, |
| 1252 | EVEX_V128; |
| Craig Topper | 8093437 | 2016-07-16 03:42:59 +0000 | [diff] [blame] | 1253 | } |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1254 | } |
| Craig Topper | 8093437 | 2016-07-16 03:42:59 +0000 | [diff] [blame] | 1255 | defm VBROADCASTSS : avx512_fp_broadcast_ss<0x18, "vbroadcastss", |
| 1256 | avx512vl_f32_info>; |
| 1257 | defm VBROADCASTSD : avx512_fp_broadcast_sd<0x19, "vbroadcastsd", |
| Craig Topper | 0a5e90c | 2018-06-19 04:24:42 +0000 | [diff] [blame] | 1258 | avx512vl_f64_info>, VEX_W1X; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1259 | |
| Simon Pilgrim | aa902be | 2017-12-06 15:48:40 +0000 | [diff] [blame] | 1260 | multiclass avx512_int_broadcast_reg<bits<8> opc, SchedWrite SchedRR, |
| 1261 | X86VectorVTInfo _, SDPatternOperator OpNode, |
| Robert Khasanov | cbc5703 | 2014-12-09 16:38:41 +0000 | [diff] [blame] | 1262 | RegisterClass SrcRC> { |
| Craig Topper | fe25988 | 2017-02-26 06:45:51 +0000 | [diff] [blame] | 1263 | let ExeDomain = _.ExeDomain in |
| Igor Breger | 0aeda37 | 2016-02-07 08:30:50 +0000 | [diff] [blame] | 1264 | defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 1265 | (ins SrcRC:$src), |
| 1266 | "vpbroadcast"##_.Suffix, "$src", "$src", |
| Simon Pilgrim | 0e45634 | 2018-04-12 20:47:34 +0000 | [diff] [blame] | 1267 | (_.VT (OpNode SrcRC:$src))>, T8PD, EVEX, |
| Simon Pilgrim | aa902be | 2017-12-06 15:48:40 +0000 | [diff] [blame] | 1268 | Sched<[SchedRR]>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1269 | } |
| 1270 | |
| Simon Pilgrim | aa902be | 2017-12-06 15:48:40 +0000 | [diff] [blame] | 1271 | multiclass avx512_int_broadcastbw_reg<bits<8> opc, string Name, SchedWrite SchedRR, |
| Guy Blank | 7f60c99 | 2017-08-09 17:21:01 +0000 | [diff] [blame] | 1272 | X86VectorVTInfo _, SDPatternOperator OpNode, |
| 1273 | RegisterClass SrcRC, SubRegIndex Subreg> { |
| Craig Topper | 508aa97 | 2017-08-14 05:09:34 +0000 | [diff] [blame] | 1274 | let hasSideEffects = 0, ExeDomain = _.ExeDomain in |
| Guy Blank | 7f60c99 | 2017-08-09 17:21:01 +0000 | [diff] [blame] | 1275 | defm r : AVX512_maskable_custom<opc, MRMSrcReg, |
| 1276 | (outs _.RC:$dst), (ins GR32:$src), |
| 1277 | !con((ins _.RC:$src0, _.KRCWM:$mask), (ins GR32:$src)), |
| 1278 | !con((ins _.KRCWM:$mask), (ins GR32:$src)), |
| 1279 | "vpbroadcast"##_.Suffix, "$src", "$src", [], [], [], |
| Simon Pilgrim | 0e45634 | 2018-04-12 20:47:34 +0000 | [diff] [blame] | 1280 | "$src0 = $dst">, T8PD, EVEX, Sched<[SchedRR]>; |
| Guy Blank | 7f60c99 | 2017-08-09 17:21:01 +0000 | [diff] [blame] | 1281 | |
| 1282 | def : Pat <(_.VT (OpNode SrcRC:$src)), |
| 1283 | (!cast<Instruction>(Name#r) |
| 1284 | (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>; |
| 1285 | |
| 1286 | def : Pat <(vselect _.KRCWM:$mask, (_.VT (OpNode SrcRC:$src)), _.RC:$src0), |
| 1287 | (!cast<Instruction>(Name#rk) _.RC:$src0, _.KRCWM:$mask, |
| 1288 | (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>; |
| 1289 | |
| 1290 | def : Pat <(vselect _.KRCWM:$mask, (_.VT (OpNode SrcRC:$src)), _.ImmAllZerosV), |
| 1291 | (!cast<Instruction>(Name#rkz) _.KRCWM:$mask, |
| 1292 | (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>; |
| 1293 | } |
| 1294 | |
| 1295 | multiclass avx512_int_broadcastbw_reg_vl<bits<8> opc, string Name, |
| 1296 | AVX512VLVectorVTInfo _, SDPatternOperator OpNode, |
| 1297 | RegisterClass SrcRC, SubRegIndex Subreg, Predicate prd> { |
| 1298 | let Predicates = [prd] in |
| Simon Pilgrim | aa902be | 2017-12-06 15:48:40 +0000 | [diff] [blame] | 1299 | defm Z : avx512_int_broadcastbw_reg<opc, Name#Z, WriteShuffle256, _.info512, |
| 1300 | OpNode, SrcRC, Subreg>, EVEX_V512; |
| Guy Blank | 7f60c99 | 2017-08-09 17:21:01 +0000 | [diff] [blame] | 1301 | let Predicates = [prd, HasVLX] in { |
| Simon Pilgrim | aa902be | 2017-12-06 15:48:40 +0000 | [diff] [blame] | 1302 | defm Z256 : avx512_int_broadcastbw_reg<opc, Name#Z256, WriteShuffle256, |
| 1303 | _.info256, OpNode, SrcRC, Subreg>, EVEX_V256; |
| 1304 | defm Z128 : avx512_int_broadcastbw_reg<opc, Name#Z128, WriteShuffle, |
| 1305 | _.info128, OpNode, SrcRC, Subreg>, EVEX_V128; |
| Guy Blank | 7f60c99 | 2017-08-09 17:21:01 +0000 | [diff] [blame] | 1306 | } |
| 1307 | } |
| 1308 | |
| Robert Khasanov | cbc5703 | 2014-12-09 16:38:41 +0000 | [diff] [blame] | 1309 | multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _, |
| Craig Topper | 49ba3f5 | 2017-02-26 06:45:48 +0000 | [diff] [blame] | 1310 | SDPatternOperator OpNode, |
| Robert Khasanov | cbc5703 | 2014-12-09 16:38:41 +0000 | [diff] [blame] | 1311 | RegisterClass SrcRC, Predicate prd> { |
| 1312 | let Predicates = [prd] in |
| Simon Pilgrim | aa902be | 2017-12-06 15:48:40 +0000 | [diff] [blame] | 1313 | defm Z : avx512_int_broadcast_reg<opc, WriteShuffle256, _.info512, OpNode, |
| 1314 | SrcRC>, EVEX_V512; |
| Robert Khasanov | cbc5703 | 2014-12-09 16:38:41 +0000 | [diff] [blame] | 1315 | let Predicates = [prd, HasVLX] in { |
| Simon Pilgrim | aa902be | 2017-12-06 15:48:40 +0000 | [diff] [blame] | 1316 | defm Z256 : avx512_int_broadcast_reg<opc, WriteShuffle256, _.info256, OpNode, |
| 1317 | SrcRC>, EVEX_V256; |
| 1318 | defm Z128 : avx512_int_broadcast_reg<opc, WriteShuffle, _.info128, OpNode, |
| 1319 | SrcRC>, EVEX_V128; |
| Robert Khasanov | cbc5703 | 2014-12-09 16:38:41 +0000 | [diff] [blame] | 1320 | } |
| 1321 | } |
| 1322 | |
| Guy Blank | 7f60c99 | 2017-08-09 17:21:01 +0000 | [diff] [blame] | 1323 | defm VPBROADCASTBr : avx512_int_broadcastbw_reg_vl<0x7A, "VPBROADCASTBr", |
| 1324 | avx512vl_i8_info, X86VBroadcast, GR8, sub_8bit, HasBWI>; |
| 1325 | defm VPBROADCASTWr : avx512_int_broadcastbw_reg_vl<0x7B, "VPBROADCASTWr", |
| 1326 | avx512vl_i16_info, X86VBroadcast, GR16, sub_16bit, |
| 1327 | HasBWI>; |
| Craig Topper | 49ba3f5 | 2017-02-26 06:45:48 +0000 | [diff] [blame] | 1328 | defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info, |
| 1329 | X86VBroadcast, GR32, HasAVX512>; |
| 1330 | defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info, |
| 1331 | X86VBroadcast, GR64, HasAVX512>, VEX_W; |
| Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 1332 | |
| Igor Breger | 21296d2 | 2015-10-20 11:56:42 +0000 | [diff] [blame] | 1333 | // Provide aliases for broadcast from the same register class that |
| 1334 | // automatically does the extract. |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 1335 | multiclass avx512_int_broadcast_rm_lowering<string Name, |
| 1336 | X86VectorVTInfo DestInfo, |
| Igor Breger | 21296d2 | 2015-10-20 11:56:42 +0000 | [diff] [blame] | 1337 | X86VectorVTInfo SrcInfo> { |
| 1338 | def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))), |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 1339 | (!cast<Instruction>(Name#DestInfo.ZSuffix#"r") |
| Igor Breger | 21296d2 | 2015-10-20 11:56:42 +0000 | [diff] [blame] | 1340 | (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>; |
| 1341 | } |
| 1342 | |
| 1343 | multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr, |
| 1344 | AVX512VLVectorVTInfo _, Predicate prd> { |
| 1345 | let Predicates = [prd] in { |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 1346 | defm Z : avx512_broadcast_rm<opc, OpcodeStr, NAME, WriteShuffle256, |
| Simon Pilgrim | aa902be | 2017-12-06 15:48:40 +0000 | [diff] [blame] | 1347 | WriteShuffle256Ld, _.info512, _.info128>, |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 1348 | avx512_int_broadcast_rm_lowering<NAME, _.info512, _.info256>, |
| Igor Breger | 21296d2 | 2015-10-20 11:56:42 +0000 | [diff] [blame] | 1349 | EVEX_V512; |
| 1350 | // Defined separately to avoid redefinition. |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 1351 | defm Z_Alt : avx512_int_broadcast_rm_lowering<NAME, _.info512, _.info512>; |
| Igor Breger | 21296d2 | 2015-10-20 11:56:42 +0000 | [diff] [blame] | 1352 | } |
| 1353 | let Predicates = [prd, HasVLX] in { |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 1354 | defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, NAME, WriteShuffle256, |
| Simon Pilgrim | aa902be | 2017-12-06 15:48:40 +0000 | [diff] [blame] | 1355 | WriteShuffle256Ld, _.info256, _.info128>, |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 1356 | avx512_int_broadcast_rm_lowering<NAME, _.info256, _.info256>, |
| Igor Breger | 21296d2 | 2015-10-20 11:56:42 +0000 | [diff] [blame] | 1357 | EVEX_V256; |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 1358 | defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, NAME, WriteShuffle, |
| Simon Pilgrim | 38ac0e9 | 2018-05-10 17:06:09 +0000 | [diff] [blame] | 1359 | WriteShuffleXLd, _.info128, _.info128>, |
| Igor Breger | 21296d2 | 2015-10-20 11:56:42 +0000 | [diff] [blame] | 1360 | EVEX_V128; |
| Elena Demikhovsky | dd0794e | 2013-10-24 07:16:35 +0000 | [diff] [blame] | 1361 | } |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1362 | } |
| 1363 | |
| Igor Breger | 21296d2 | 2015-10-20 11:56:42 +0000 | [diff] [blame] | 1364 | defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb", |
| 1365 | avx512vl_i8_info, HasBWI>; |
| 1366 | defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw", |
| 1367 | avx512vl_i16_info, HasBWI>; |
| 1368 | defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd", |
| 1369 | avx512vl_i32_info, HasAVX512>; |
| 1370 | defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq", |
| Craig Topper | 0a5e90c | 2018-06-19 04:24:42 +0000 | [diff] [blame] | 1371 | avx512vl_i64_info, HasAVX512>, VEX_W1X; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1372 | |
| Elena Demikhovsky | ad9c396 | 2015-05-18 06:42:57 +0000 | [diff] [blame] | 1373 | multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr, |
| 1374 | X86VectorVTInfo _Dst, X86VectorVTInfo _Src> { |
| Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 1375 | defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst), |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 1376 | (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src", |
| 1377 | (_Dst.VT (X86SubVBroadcast |
| Simon Pilgrim | 0e45634 | 2018-04-12 20:47:34 +0000 | [diff] [blame] | 1378 | (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>, |
| Simon Pilgrim | 38ac0e9 | 2018-05-10 17:06:09 +0000 | [diff] [blame] | 1379 | Sched<[SchedWriteShuffle.YMM.Folded]>, |
| 1380 | AVX5128IBase, EVEX; |
| Adam Nemet | 73f72e1 | 2014-06-27 00:43:38 +0000 | [diff] [blame] | 1381 | } |
| 1382 | |
| Craig Topper | d6f4be9 | 2017-08-21 05:29:02 +0000 | [diff] [blame] | 1383 | // This should be used for the AVX512DQ broadcast instructions. It disables |
| 1384 | // the unmasked patterns so that we only use the DQ instructions when masking |
| 1385 | // is requested. |
| 1386 | multiclass avx512_subvec_broadcast_rm_dq<bits<8> opc, string OpcodeStr, |
| 1387 | X86VectorVTInfo _Dst, X86VectorVTInfo _Src> { |
| Craig Topper | c228d79 | 2017-09-05 05:49:44 +0000 | [diff] [blame] | 1388 | let hasSideEffects = 0, mayLoad = 1 in |
| Craig Topper | d6f4be9 | 2017-08-21 05:29:02 +0000 | [diff] [blame] | 1389 | defm rm : AVX512_maskable_split<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst), |
| 1390 | (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src", |
| 1391 | (null_frag), |
| 1392 | (_Dst.VT (X86SubVBroadcast |
| Simon Pilgrim | 0e45634 | 2018-04-12 20:47:34 +0000 | [diff] [blame] | 1393 | (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>, |
| Simon Pilgrim | 38ac0e9 | 2018-05-10 17:06:09 +0000 | [diff] [blame] | 1394 | Sched<[SchedWriteShuffle.YMM.Folded]>, |
| 1395 | AVX5128IBase, EVEX; |
| Craig Topper | d6f4be9 | 2017-08-21 05:29:02 +0000 | [diff] [blame] | 1396 | } |
| 1397 | |
| Simon Pilgrim | 7919558 | 2017-02-21 16:41:44 +0000 | [diff] [blame] | 1398 | let Predicates = [HasAVX512] in { |
| 1399 | // 32-bit targets will fail to load a i64 directly but can use ZEXT_LOAD. |
| 1400 | def : Pat<(v8i64 (X86VBroadcast (v8i64 (X86vzload addr:$src)))), |
| 1401 | (VPBROADCASTQZm addr:$src)>; |
| 1402 | } |
| 1403 | |
| Craig Topper | ad3d031 | 2017-10-10 21:07:14 +0000 | [diff] [blame] | 1404 | let Predicates = [HasVLX] in { |
| Simon Pilgrim | 7919558 | 2017-02-21 16:41:44 +0000 | [diff] [blame] | 1405 | // 32-bit targets will fail to load a i64 directly but can use ZEXT_LOAD. |
| 1406 | def : Pat<(v2i64 (X86VBroadcast (v2i64 (X86vzload addr:$src)))), |
| 1407 | (VPBROADCASTQZ128m addr:$src)>; |
| 1408 | def : Pat<(v4i64 (X86VBroadcast (v4i64 (X86vzload addr:$src)))), |
| 1409 | (VPBROADCASTQZ256m addr:$src)>; |
| Craig Topper | ad3d031 | 2017-10-10 21:07:14 +0000 | [diff] [blame] | 1410 | } |
| 1411 | let Predicates = [HasVLX, HasBWI] in { |
| Craig Topper | be351ee | 2016-10-01 06:01:23 +0000 | [diff] [blame] | 1412 | // loadi16 is tricky to fold, because !isTypeDesirableForOp, justifiably. |
| 1413 | // This means we'll encounter truncated i32 loads; match that here. |
| 1414 | def : Pat<(v8i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))), |
| 1415 | (VPBROADCASTWZ128m addr:$src)>; |
| 1416 | def : Pat<(v16i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))), |
| 1417 | (VPBROADCASTWZ256m addr:$src)>; |
| 1418 | def : Pat<(v8i16 (X86VBroadcast |
| 1419 | (i16 (trunc (i32 (zextloadi16 addr:$src)))))), |
| 1420 | (VPBROADCASTWZ128m addr:$src)>; |
| 1421 | def : Pat<(v16i16 (X86VBroadcast |
| 1422 | (i16 (trunc (i32 (zextloadi16 addr:$src)))))), |
| 1423 | (VPBROADCASTWZ256m addr:$src)>; |
| 1424 | } |
| 1425 | |
| Simon Pilgrim | ea0d4f9 | 2016-07-22 13:58:44 +0000 | [diff] [blame] | 1426 | //===----------------------------------------------------------------------===// |
| 1427 | // AVX-512 BROADCAST SUBVECTORS |
| 1428 | // |
| 1429 | |
| Elena Demikhovsky | ad9c396 | 2015-05-18 06:42:57 +0000 | [diff] [blame] | 1430 | defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4", |
| 1431 | v16i32_info, v4i32x_info>, |
| Adam Nemet | 73f72e1 | 2014-06-27 00:43:38 +0000 | [diff] [blame] | 1432 | EVEX_V512, EVEX_CD8<32, CD8VT4>; |
| Elena Demikhovsky | ad9c396 | 2015-05-18 06:42:57 +0000 | [diff] [blame] | 1433 | defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4", |
| 1434 | v16f32_info, v4f32x_info>, |
| 1435 | EVEX_V512, EVEX_CD8<32, CD8VT4>; |
| 1436 | defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4", |
| 1437 | v8i64_info, v4i64x_info>, VEX_W, |
| Adam Nemet | 73f72e1 | 2014-06-27 00:43:38 +0000 | [diff] [blame] | 1438 | EVEX_V512, EVEX_CD8<64, CD8VT4>; |
| Elena Demikhovsky | ad9c396 | 2015-05-18 06:42:57 +0000 | [diff] [blame] | 1439 | defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4", |
| 1440 | v8f64_info, v4f64x_info>, VEX_W, |
| 1441 | EVEX_V512, EVEX_CD8<64, CD8VT4>; |
| 1442 | |
| Craig Topper | 715ad7f | 2016-10-16 23:29:51 +0000 | [diff] [blame] | 1443 | let Predicates = [HasAVX512] in { |
| Craig Topper | d6f4be9 | 2017-08-21 05:29:02 +0000 | [diff] [blame] | 1444 | def : Pat<(v16f32 (X86SubVBroadcast (loadv8f32 addr:$src))), |
| 1445 | (VBROADCASTF64X4rm addr:$src)>; |
| 1446 | def : Pat<(v16i32 (X86SubVBroadcast (bc_v8i32 (loadv4i64 addr:$src)))), |
| 1447 | (VBROADCASTI64X4rm addr:$src)>; |
| Craig Topper | 715ad7f | 2016-10-16 23:29:51 +0000 | [diff] [blame] | 1448 | def : Pat<(v32i16 (X86SubVBroadcast (bc_v16i16 (loadv4i64 addr:$src)))), |
| 1449 | (VBROADCASTI64X4rm addr:$src)>; |
| 1450 | def : Pat<(v64i8 (X86SubVBroadcast (bc_v32i8 (loadv4i64 addr:$src)))), |
| 1451 | (VBROADCASTI64X4rm addr:$src)>; |
| 1452 | |
| 1453 | // Provide fallback in case the load node that is used in the patterns above |
| 1454 | // is used by additional users, which prevents the pattern selection. |
| Ayman Musa | 7ec4ed5 | 2016-12-11 20:11:17 +0000 | [diff] [blame] | 1455 | def : Pat<(v8f64 (X86SubVBroadcast (v4f64 VR256X:$src))), |
| 1456 | (VINSERTF64x4Zrr (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm), |
| Simon Pilgrim | b2a8095 | 2017-01-08 16:45:39 +0000 | [diff] [blame] | 1457 | (v4f64 VR256X:$src), 1)>; |
| Craig Topper | d6f4be9 | 2017-08-21 05:29:02 +0000 | [diff] [blame] | 1458 | def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))), |
| 1459 | (VINSERTF64x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm), |
| 1460 | (v8f32 VR256X:$src), 1)>; |
| Ayman Musa | 7ec4ed5 | 2016-12-11 20:11:17 +0000 | [diff] [blame] | 1461 | def : Pat<(v8i64 (X86SubVBroadcast (v4i64 VR256X:$src))), |
| 1462 | (VINSERTI64x4Zrr (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm), |
| Simon Pilgrim | b2a8095 | 2017-01-08 16:45:39 +0000 | [diff] [blame] | 1463 | (v4i64 VR256X:$src), 1)>; |
| Craig Topper | d6f4be9 | 2017-08-21 05:29:02 +0000 | [diff] [blame] | 1464 | def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))), |
| 1465 | (VINSERTI64x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm), |
| 1466 | (v8i32 VR256X:$src), 1)>; |
| Craig Topper | 715ad7f | 2016-10-16 23:29:51 +0000 | [diff] [blame] | 1467 | def : Pat<(v32i16 (X86SubVBroadcast (v16i16 VR256X:$src))), |
| 1468 | (VINSERTI64x4Zrr (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm), |
| 1469 | (v16i16 VR256X:$src), 1)>; |
| 1470 | def : Pat<(v64i8 (X86SubVBroadcast (v32i8 VR256X:$src))), |
| 1471 | (VINSERTI64x4Zrr (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm), |
| 1472 | (v32i8 VR256X:$src), 1)>; |
| Craig Topper | a4dc340 | 2016-10-19 04:44:17 +0000 | [diff] [blame] | 1473 | |
| Craig Topper | d6f4be9 | 2017-08-21 05:29:02 +0000 | [diff] [blame] | 1474 | def : Pat<(v8f64 (X86SubVBroadcast (loadv2f64 addr:$src))), |
| 1475 | (VBROADCASTF32X4rm addr:$src)>; |
| 1476 | def : Pat<(v8i64 (X86SubVBroadcast (loadv2i64 addr:$src))), |
| 1477 | (VBROADCASTI32X4rm addr:$src)>; |
| Craig Topper | a4dc340 | 2016-10-19 04:44:17 +0000 | [diff] [blame] | 1478 | def : Pat<(v32i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))), |
| 1479 | (VBROADCASTI32X4rm addr:$src)>; |
| 1480 | def : Pat<(v64i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))), |
| 1481 | (VBROADCASTI32X4rm addr:$src)>; |
| Craig Topper | 5a2bd99 | 2018-02-05 08:37:37 +0000 | [diff] [blame] | 1482 | |
| 1483 | // Patterns for selects of bitcasted operations. |
| 1484 | def : Pat<(vselect VK16WM:$mask, |
| 1485 | (bc_v16f32 (v8f64 (X86SubVBroadcast (loadv2f64 addr:$src)))), |
| 1486 | (bc_v16f32 (v16i32 immAllZerosV))), |
| 1487 | (VBROADCASTF32X4rmkz VK16WM:$mask, addr:$src)>; |
| 1488 | def : Pat<(vselect VK16WM:$mask, |
| 1489 | (bc_v16f32 (v8f64 (X86SubVBroadcast (loadv2f64 addr:$src)))), |
| 1490 | VR512:$src0), |
| 1491 | (VBROADCASTF32X4rmk VR512:$src0, VK16WM:$mask, addr:$src)>; |
| 1492 | def : Pat<(vselect VK16WM:$mask, |
| 1493 | (bc_v16i32 (v8i64 (X86SubVBroadcast (loadv2i64 addr:$src)))), |
| 1494 | (v16i32 immAllZerosV)), |
| 1495 | (VBROADCASTI32X4rmkz VK16WM:$mask, addr:$src)>; |
| 1496 | def : Pat<(vselect VK16WM:$mask, |
| 1497 | (bc_v16i32 (v8i64 (X86SubVBroadcast (loadv2i64 addr:$src)))), |
| 1498 | VR512:$src0), |
| 1499 | (VBROADCASTI32X4rmk VR512:$src0, VK16WM:$mask, addr:$src)>; |
| 1500 | |
| 1501 | def : Pat<(vselect VK8WM:$mask, |
| 1502 | (bc_v8f64 (v16f32 (X86SubVBroadcast (loadv8f32 addr:$src)))), |
| 1503 | (bc_v8f64 (v16i32 immAllZerosV))), |
| 1504 | (VBROADCASTF64X4rmkz VK8WM:$mask, addr:$src)>; |
| 1505 | def : Pat<(vselect VK8WM:$mask, |
| 1506 | (bc_v8f64 (v16f32 (X86SubVBroadcast (loadv8f32 addr:$src)))), |
| 1507 | VR512:$src0), |
| 1508 | (VBROADCASTF64X4rmk VR512:$src0, VK8WM:$mask, addr:$src)>; |
| 1509 | def : Pat<(vselect VK8WM:$mask, |
| 1510 | (bc_v8i64 (v16i32 (X86SubVBroadcast (bc_v8i32 (loadv4i64 addr:$src))))), |
| 1511 | (bc_v8i64 (v16i32 immAllZerosV))), |
| 1512 | (VBROADCASTI64X4rmkz VK8WM:$mask, addr:$src)>; |
| 1513 | def : Pat<(vselect VK8WM:$mask, |
| 1514 | (bc_v8i64 (v16i32 (X86SubVBroadcast (bc_v8i32 (loadv4i64 addr:$src))))), |
| 1515 | VR512:$src0), |
| 1516 | (VBROADCASTI64X4rmk VR512:$src0, VK8WM:$mask, addr:$src)>; |
| Craig Topper | 715ad7f | 2016-10-16 23:29:51 +0000 | [diff] [blame] | 1517 | } |
| 1518 | |
| Elena Demikhovsky | ad9c396 | 2015-05-18 06:42:57 +0000 | [diff] [blame] | 1519 | let Predicates = [HasVLX] in { |
| 1520 | defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4", |
| 1521 | v8i32x_info, v4i32x_info>, |
| 1522 | EVEX_V256, EVEX_CD8<32, CD8VT4>; |
| 1523 | defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4", |
| 1524 | v8f32x_info, v4f32x_info>, |
| 1525 | EVEX_V256, EVEX_CD8<32, CD8VT4>; |
| Simon Pilgrim | ea0d4f9 | 2016-07-22 13:58:44 +0000 | [diff] [blame] | 1526 | |
| Craig Topper | d6f4be9 | 2017-08-21 05:29:02 +0000 | [diff] [blame] | 1527 | def : Pat<(v4f64 (X86SubVBroadcast (loadv2f64 addr:$src))), |
| 1528 | (VBROADCASTF32X4Z256rm addr:$src)>; |
| 1529 | def : Pat<(v4i64 (X86SubVBroadcast (loadv2i64 addr:$src))), |
| 1530 | (VBROADCASTI32X4Z256rm addr:$src)>; |
| Simon Pilgrim | ea0d4f9 | 2016-07-22 13:58:44 +0000 | [diff] [blame] | 1531 | def : Pat<(v16i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))), |
| 1532 | (VBROADCASTI32X4Z256rm addr:$src)>; |
| 1533 | def : Pat<(v32i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))), |
| 1534 | (VBROADCASTI32X4Z256rm addr:$src)>; |
| Simon Pilgrim | 0ad9f3e | 2016-08-25 12:45:16 +0000 | [diff] [blame] | 1535 | |
| Craig Topper | 5a2bd99 | 2018-02-05 08:37:37 +0000 | [diff] [blame] | 1536 | // Patterns for selects of bitcasted operations. |
| 1537 | def : Pat<(vselect VK8WM:$mask, |
| 1538 | (bc_v8f32 (v4f64 (X86SubVBroadcast (loadv2f64 addr:$src)))), |
| 1539 | (bc_v8f32 (v8i32 immAllZerosV))), |
| 1540 | (VBROADCASTF32X4Z256rmkz VK8WM:$mask, addr:$src)>; |
| 1541 | def : Pat<(vselect VK8WM:$mask, |
| 1542 | (bc_v8f32 (v4f64 (X86SubVBroadcast (loadv2f64 addr:$src)))), |
| 1543 | VR256X:$src0), |
| 1544 | (VBROADCASTF32X4Z256rmk VR256X:$src0, VK8WM:$mask, addr:$src)>; |
| 1545 | def : Pat<(vselect VK8WM:$mask, |
| 1546 | (bc_v8i32 (v4i64 (X86SubVBroadcast (loadv2i64 addr:$src)))), |
| 1547 | (v8i32 immAllZerosV)), |
| 1548 | (VBROADCASTI32X4Z256rmkz VK8WM:$mask, addr:$src)>; |
| 1549 | def : Pat<(vselect VK8WM:$mask, |
| 1550 | (bc_v8i32 (v4i64 (X86SubVBroadcast (loadv2i64 addr:$src)))), |
| 1551 | VR256X:$src0), |
| 1552 | (VBROADCASTI32X4Z256rmk VR256X:$src0, VK8WM:$mask, addr:$src)>; |
| 1553 | |
| 1554 | |
| Simon Pilgrim | 6fe4a9e | 2016-08-25 15:45:27 +0000 | [diff] [blame] | 1555 | // Provide fallback in case the load node that is used in the patterns above |
| 1556 | // is used by additional users, which prevents the pattern selection. |
| Craig Topper | d6f4be9 | 2017-08-21 05:29:02 +0000 | [diff] [blame] | 1557 | def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))), |
| 1558 | (VINSERTF32x4Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm), |
| 1559 | (v2f64 VR128X:$src), 1)>; |
| Simon Pilgrim | 0ad9f3e | 2016-08-25 12:45:16 +0000 | [diff] [blame] | 1560 | def : Pat<(v8f32 (X86SubVBroadcast (v4f32 VR128X:$src))), |
| Simon Pilgrim | 6fe4a9e | 2016-08-25 15:45:27 +0000 | [diff] [blame] | 1561 | (VINSERTF32x4Z256rr (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm), |
| Simon Pilgrim | 0ad9f3e | 2016-08-25 12:45:16 +0000 | [diff] [blame] | 1562 | (v4f32 VR128X:$src), 1)>; |
| Craig Topper | d6f4be9 | 2017-08-21 05:29:02 +0000 | [diff] [blame] | 1563 | def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))), |
| 1564 | (VINSERTI32x4Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm), |
| 1565 | (v2i64 VR128X:$src), 1)>; |
| Simon Pilgrim | 0ad9f3e | 2016-08-25 12:45:16 +0000 | [diff] [blame] | 1566 | def : Pat<(v8i32 (X86SubVBroadcast (v4i32 VR128X:$src))), |
| Simon Pilgrim | 6fe4a9e | 2016-08-25 15:45:27 +0000 | [diff] [blame] | 1567 | (VINSERTI32x4Z256rr (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm), |
| Simon Pilgrim | 0ad9f3e | 2016-08-25 12:45:16 +0000 | [diff] [blame] | 1568 | (v4i32 VR128X:$src), 1)>; |
| 1569 | def : Pat<(v16i16 (X86SubVBroadcast (v8i16 VR128X:$src))), |
| Simon Pilgrim | 6fe4a9e | 2016-08-25 15:45:27 +0000 | [diff] [blame] | 1570 | (VINSERTI32x4Z256rr (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm), |
| Simon Pilgrim | 0ad9f3e | 2016-08-25 12:45:16 +0000 | [diff] [blame] | 1571 | (v8i16 VR128X:$src), 1)>; |
| 1572 | def : Pat<(v32i8 (X86SubVBroadcast (v16i8 VR128X:$src))), |
| Simon Pilgrim | 6fe4a9e | 2016-08-25 15:45:27 +0000 | [diff] [blame] | 1573 | (VINSERTI32x4Z256rr (INSERT_SUBREG (v32i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm), |
| Simon Pilgrim | 0ad9f3e | 2016-08-25 12:45:16 +0000 | [diff] [blame] | 1574 | (v16i8 VR128X:$src), 1)>; |
| Elena Demikhovsky | ad9c396 | 2015-05-18 06:42:57 +0000 | [diff] [blame] | 1575 | } |
| Simon Pilgrim | ea0d4f9 | 2016-07-22 13:58:44 +0000 | [diff] [blame] | 1576 | |
| Elena Demikhovsky | ad9c396 | 2015-05-18 06:42:57 +0000 | [diff] [blame] | 1577 | let Predicates = [HasVLX, HasDQI] in { |
| Craig Topper | d6f4be9 | 2017-08-21 05:29:02 +0000 | [diff] [blame] | 1578 | defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm_dq<0x5a, "vbroadcasti64x2", |
| Craig Topper | 0a5e90c | 2018-06-19 04:24:42 +0000 | [diff] [blame] | 1579 | v4i64x_info, v2i64x_info>, VEX_W1X, |
| Elena Demikhovsky | ad9c396 | 2015-05-18 06:42:57 +0000 | [diff] [blame] | 1580 | EVEX_V256, EVEX_CD8<64, CD8VT2>; |
| Craig Topper | d6f4be9 | 2017-08-21 05:29:02 +0000 | [diff] [blame] | 1581 | defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm_dq<0x1a, "vbroadcastf64x2", |
| Craig Topper | 0a5e90c | 2018-06-19 04:24:42 +0000 | [diff] [blame] | 1582 | v4f64x_info, v2f64x_info>, VEX_W1X, |
| Elena Demikhovsky | ad9c396 | 2015-05-18 06:42:57 +0000 | [diff] [blame] | 1583 | EVEX_V256, EVEX_CD8<64, CD8VT2>; |
| Craig Topper | 5a2bd99 | 2018-02-05 08:37:37 +0000 | [diff] [blame] | 1584 | |
| 1585 | // Patterns for selects of bitcasted operations. |
| 1586 | def : Pat<(vselect VK4WM:$mask, |
| 1587 | (bc_v4f64 (v8f32 (X86SubVBroadcast (loadv4f32 addr:$src)))), |
| 1588 | (bc_v4f64 (v8i32 immAllZerosV))), |
| 1589 | (VBROADCASTF64X2Z128rmkz VK4WM:$mask, addr:$src)>; |
| 1590 | def : Pat<(vselect VK4WM:$mask, |
| 1591 | (bc_v4f64 (v8f32 (X86SubVBroadcast (loadv4f32 addr:$src)))), |
| 1592 | VR256X:$src0), |
| 1593 | (VBROADCASTF64X2Z128rmk VR256X:$src0, VK4WM:$mask, addr:$src)>; |
| 1594 | def : Pat<(vselect VK4WM:$mask, |
| 1595 | (bc_v4i64 (v8i32 (X86SubVBroadcast (bc_v4i32 (loadv2i64 addr:$src))))), |
| 1596 | (bc_v4i64 (v8i32 immAllZerosV))), |
| 1597 | (VBROADCASTI64X2Z128rmkz VK4WM:$mask, addr:$src)>; |
| 1598 | def : Pat<(vselect VK4WM:$mask, |
| 1599 | (bc_v4i64 (v8i32 (X86SubVBroadcast (bc_v4i32 (loadv2i64 addr:$src))))), |
| 1600 | VR256X:$src0), |
| 1601 | (VBROADCASTI64X2Z128rmk VR256X:$src0, VK4WM:$mask, addr:$src)>; |
| Craig Topper | 715ad7f | 2016-10-16 23:29:51 +0000 | [diff] [blame] | 1602 | } |
| 1603 | |
| Elena Demikhovsky | ad9c396 | 2015-05-18 06:42:57 +0000 | [diff] [blame] | 1604 | let Predicates = [HasDQI] in { |
| Craig Topper | d6f4be9 | 2017-08-21 05:29:02 +0000 | [diff] [blame] | 1605 | defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm_dq<0x5a, "vbroadcasti64x2", |
| Elena Demikhovsky | ad9c396 | 2015-05-18 06:42:57 +0000 | [diff] [blame] | 1606 | v8i64_info, v2i64x_info>, VEX_W, |
| 1607 | EVEX_V512, EVEX_CD8<64, CD8VT2>; |
| Craig Topper | d6f4be9 | 2017-08-21 05:29:02 +0000 | [diff] [blame] | 1608 | defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm_dq<0x5b, "vbroadcasti32x8", |
| Elena Demikhovsky | ad9c396 | 2015-05-18 06:42:57 +0000 | [diff] [blame] | 1609 | v16i32_info, v8i32x_info>, |
| 1610 | EVEX_V512, EVEX_CD8<32, CD8VT8>; |
| Craig Topper | d6f4be9 | 2017-08-21 05:29:02 +0000 | [diff] [blame] | 1611 | defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm_dq<0x1a, "vbroadcastf64x2", |
| Elena Demikhovsky | ad9c396 | 2015-05-18 06:42:57 +0000 | [diff] [blame] | 1612 | v8f64_info, v2f64x_info>, VEX_W, |
| 1613 | EVEX_V512, EVEX_CD8<64, CD8VT2>; |
| Craig Topper | d6f4be9 | 2017-08-21 05:29:02 +0000 | [diff] [blame] | 1614 | defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm_dq<0x1b, "vbroadcastf32x8", |
| Elena Demikhovsky | ad9c396 | 2015-05-18 06:42:57 +0000 | [diff] [blame] | 1615 | v16f32_info, v8f32x_info>, |
| 1616 | EVEX_V512, EVEX_CD8<32, CD8VT8>; |
| Craig Topper | 5a2bd99 | 2018-02-05 08:37:37 +0000 | [diff] [blame] | 1617 | |
| 1618 | // Patterns for selects of bitcasted operations. |
| 1619 | def : Pat<(vselect VK16WM:$mask, |
| 1620 | (bc_v16f32 (v8f64 (X86SubVBroadcast (loadv4f64 addr:$src)))), |
| 1621 | (bc_v16f32 (v16i32 immAllZerosV))), |
| 1622 | (VBROADCASTF32X8rmkz VK16WM:$mask, addr:$src)>; |
| 1623 | def : Pat<(vselect VK16WM:$mask, |
| 1624 | (bc_v16f32 (v8f64 (X86SubVBroadcast (loadv4f64 addr:$src)))), |
| 1625 | VR512:$src0), |
| 1626 | (VBROADCASTF32X8rmk VR512:$src0, VK16WM:$mask, addr:$src)>; |
| 1627 | def : Pat<(vselect VK16WM:$mask, |
| 1628 | (bc_v16i32 (v8i64 (X86SubVBroadcast (loadv4i64 addr:$src)))), |
| 1629 | (v16i32 immAllZerosV)), |
| 1630 | (VBROADCASTI32X8rmkz VK16WM:$mask, addr:$src)>; |
| 1631 | def : Pat<(vselect VK16WM:$mask, |
| 1632 | (bc_v16i32 (v8i64 (X86SubVBroadcast (loadv4i64 addr:$src)))), |
| 1633 | VR512:$src0), |
| 1634 | (VBROADCASTI32X8rmk VR512:$src0, VK16WM:$mask, addr:$src)>; |
| 1635 | |
| 1636 | def : Pat<(vselect VK8WM:$mask, |
| 1637 | (bc_v8f64 (v16f32 (X86SubVBroadcast (loadv4f32 addr:$src)))), |
| 1638 | (bc_v8f64 (v16i32 immAllZerosV))), |
| 1639 | (VBROADCASTF64X2rmkz VK8WM:$mask, addr:$src)>; |
| 1640 | def : Pat<(vselect VK8WM:$mask, |
| 1641 | (bc_v8f64 (v16f32 (X86SubVBroadcast (loadv4f32 addr:$src)))), |
| 1642 | VR512:$src0), |
| 1643 | (VBROADCASTF64X2rmk VR512:$src0, VK8WM:$mask, addr:$src)>; |
| 1644 | def : Pat<(vselect VK8WM:$mask, |
| 1645 | (bc_v8i64 (v16i32 (X86SubVBroadcast (bc_v4i32 (loadv2i64 addr:$src))))), |
| 1646 | (bc_v8i64 (v16i32 immAllZerosV))), |
| 1647 | (VBROADCASTI64X2rmkz VK8WM:$mask, addr:$src)>; |
| 1648 | def : Pat<(vselect VK8WM:$mask, |
| 1649 | (bc_v8i64 (v16i32 (X86SubVBroadcast (bc_v4i32 (loadv2i64 addr:$src))))), |
| 1650 | VR512:$src0), |
| 1651 | (VBROADCASTI64X2rmk VR512:$src0, VK8WM:$mask, addr:$src)>; |
| Elena Demikhovsky | ad9c396 | 2015-05-18 06:42:57 +0000 | [diff] [blame] | 1652 | } |
| Adam Nemet | 73f72e1 | 2014-06-27 00:43:38 +0000 | [diff] [blame] | 1653 | |
| Igor Breger | fa798a9 | 2015-11-02 07:39:36 +0000 | [diff] [blame] | 1654 | multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr, |
| Igor Breger | 52bd1d5 | 2016-05-31 07:43:39 +0000 | [diff] [blame] | 1655 | AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> { |
| Igor Breger | fa798a9 | 2015-11-02 07:39:36 +0000 | [diff] [blame] | 1656 | let Predicates = [HasDQI] in |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 1657 | defm Z : avx512_broadcast_rm_split<opc, OpcodeStr, NAME, WriteShuffle256, |
| Simon Pilgrim | aa902be | 2017-12-06 15:48:40 +0000 | [diff] [blame] | 1658 | WriteShuffle256Ld, _Dst.info512, |
| Craig Topper | bf0de9d | 2017-10-13 06:07:10 +0000 | [diff] [blame] | 1659 | _Src.info512, _Src.info128, null_frag>, |
| Craig Topper | 17854ec | 2017-08-30 07:48:39 +0000 | [diff] [blame] | 1660 | EVEX_V512; |
| Igor Breger | fa798a9 | 2015-11-02 07:39:36 +0000 | [diff] [blame] | 1661 | let Predicates = [HasDQI, HasVLX] in |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 1662 | defm Z256 : avx512_broadcast_rm_split<opc, OpcodeStr, NAME, WriteShuffle256, |
| Simon Pilgrim | aa902be | 2017-12-06 15:48:40 +0000 | [diff] [blame] | 1663 | WriteShuffle256Ld, _Dst.info256, |
| Craig Topper | bf0de9d | 2017-10-13 06:07:10 +0000 | [diff] [blame] | 1664 | _Src.info256, _Src.info128, null_frag>, |
| Craig Topper | 17854ec | 2017-08-30 07:48:39 +0000 | [diff] [blame] | 1665 | EVEX_V256; |
| Igor Breger | fa798a9 | 2015-11-02 07:39:36 +0000 | [diff] [blame] | 1666 | } |
| 1667 | |
| 1668 | multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr, |
| Igor Breger | 52bd1d5 | 2016-05-31 07:43:39 +0000 | [diff] [blame] | 1669 | AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> : |
| 1670 | avx512_common_broadcast_32x2<opc, OpcodeStr, _Dst, _Src> { |
| Igor Breger | fa798a9 | 2015-11-02 07:39:36 +0000 | [diff] [blame] | 1671 | |
| 1672 | let Predicates = [HasDQI, HasVLX] in |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 1673 | defm Z128 : avx512_broadcast_rm_split<opc, OpcodeStr, NAME, WriteShuffle, |
| Simon Pilgrim | 38ac0e9 | 2018-05-10 17:06:09 +0000 | [diff] [blame] | 1674 | WriteShuffleXLd, _Dst.info128, |
| Craig Topper | bf0de9d | 2017-10-13 06:07:10 +0000 | [diff] [blame] | 1675 | _Src.info128, _Src.info128, null_frag>, |
| Craig Topper | 17854ec | 2017-08-30 07:48:39 +0000 | [diff] [blame] | 1676 | EVEX_V128; |
| Igor Breger | fa798a9 | 2015-11-02 07:39:36 +0000 | [diff] [blame] | 1677 | } |
| 1678 | |
| Craig Topper | 51e052f | 2016-10-15 16:26:02 +0000 | [diff] [blame] | 1679 | defm VBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2", |
| 1680 | avx512vl_i32_info, avx512vl_i64_info>; |
| 1681 | defm VBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2", |
| 1682 | avx512vl_f32_info, avx512vl_f64_info>; |
| Igor Breger | fa798a9 | 2015-11-02 07:39:36 +0000 | [diff] [blame] | 1683 | |
| Craig Topper | 52317e8 | 2017-01-15 05:47:45 +0000 | [diff] [blame] | 1684 | let Predicates = [HasVLX] in { |
| 1685 | def : Pat<(v8f32 (X86VBroadcast (v8f32 VR256X:$src))), |
| 1686 | (VBROADCASTSSZ256r (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>; |
| 1687 | def : Pat<(v4f64 (X86VBroadcast (v4f64 VR256X:$src))), |
| 1688 | (VBROADCASTSDZ256r (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>; |
| 1689 | } |
| 1690 | |
| Robert Khasanov | dd09a8f | 2014-10-28 12:28:51 +0000 | [diff] [blame] | 1691 | def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))), |
| Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 1692 | (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>; |
| Elena Demikhovsky | 08ce53c | 2015-05-18 07:06:23 +0000 | [diff] [blame] | 1693 | def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))), |
| 1694 | (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>; |
| 1695 | |
| Robert Khasanov | dd09a8f | 2014-10-28 12:28:51 +0000 | [diff] [blame] | 1696 | def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))), |
| Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 1697 | (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>; |
| Elena Demikhovsky | 08ce53c | 2015-05-18 07:06:23 +0000 | [diff] [blame] | 1698 | def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))), |
| 1699 | (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>; |
| Robert Khasanov | dd09a8f | 2014-10-28 12:28:51 +0000 | [diff] [blame] | 1700 | |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1701 | //===----------------------------------------------------------------------===// |
| 1702 | // AVX-512 BROADCAST MASK TO VECTOR REGISTER |
| 1703 | //--- |
| Asaf Badouh | 0d957b8 | 2015-11-18 09:42:45 +0000 | [diff] [blame] | 1704 | multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr, |
| 1705 | X86VectorVTInfo _, RegisterClass KRC> { |
| 1706 | def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src), |
| Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 1707 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
| Simon Pilgrim | 577ae24 | 2018-04-12 19:25:07 +0000 | [diff] [blame] | 1708 | [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>, |
| 1709 | EVEX, Sched<[WriteShuffle]>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1710 | } |
| 1711 | |
| Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 1712 | multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr, |
| Asaf Badouh | 0d957b8 | 2015-11-18 09:42:45 +0000 | [diff] [blame] | 1713 | AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> { |
| 1714 | let Predicates = [HasCDI] in |
| 1715 | defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512; |
| 1716 | let Predicates = [HasCDI, HasVLX] in { |
| 1717 | defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256; |
| 1718 | defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128; |
| 1719 | } |
| 1720 | } |
| 1721 | |
| Elena Demikhovsky | 4b01b73 | 2014-10-26 09:52:24 +0000 | [diff] [blame] | 1722 | defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d", |
| Asaf Badouh | 0d957b8 | 2015-11-18 09:42:45 +0000 | [diff] [blame] | 1723 | avx512vl_i32_info, VK16>; |
| Elena Demikhovsky | 4b01b73 | 2014-10-26 09:52:24 +0000 | [diff] [blame] | 1724 | defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q", |
| Asaf Badouh | 0d957b8 | 2015-11-18 09:42:45 +0000 | [diff] [blame] | 1725 | avx512vl_i64_info, VK8>, VEX_W; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1726 | |
| 1727 | //===----------------------------------------------------------------------===// |
| Craig Topper | aad5f11 | 2015-11-30 00:13:24 +0000 | [diff] [blame] | 1728 | // -- VPERMI2 - 3 source operands form -- |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 1729 | multiclass avx512_perm_i<bits<8> opc, string OpcodeStr, |
| Craig Topper | 26bc848 | 2018-05-28 05:37:25 +0000 | [diff] [blame] | 1730 | X86FoldableSchedWrite sched, |
| 1731 | X86VectorVTInfo _, X86VectorVTInfo IdxVT> { |
| Craig Topper | dcfcfdb | 2018-05-28 19:33:11 +0000 | [diff] [blame] | 1732 | let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, |
| 1733 | hasSideEffects = 0 in { |
| Craig Topper | 26bc848 | 2018-05-28 05:37:25 +0000 | [diff] [blame] | 1734 | defm rr: AVX512_maskable_3src_cast<opc, MRMSrcReg, _, IdxVT, (outs _.RC:$dst), |
| Elena Demikhovsky | d3057e5 | 2015-06-18 08:56:19 +0000 | [diff] [blame] | 1735 | (ins _.RC:$src2, _.RC:$src3), |
| 1736 | OpcodeStr, "$src3, $src2", "$src2, $src3", |
| Craig Topper | dcfcfdb | 2018-05-28 19:33:11 +0000 | [diff] [blame] | 1737 | (_.VT (X86VPermt2 _.RC:$src2, IdxVT.RC:$src1, _.RC:$src3)), 1>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 1738 | EVEX_4V, AVX5128IBase, Sched<[sched]>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1739 | |
| Craig Topper | dcfcfdb | 2018-05-28 19:33:11 +0000 | [diff] [blame] | 1740 | let mayLoad = 1 in |
| Craig Topper | 26bc848 | 2018-05-28 05:37:25 +0000 | [diff] [blame] | 1741 | defm rm: AVX512_maskable_3src_cast<opc, MRMSrcMem, _, IdxVT, (outs _.RC:$dst), |
| Elena Demikhovsky | d3057e5 | 2015-06-18 08:56:19 +0000 | [diff] [blame] | 1742 | (ins _.RC:$src2, _.MemOp:$src3), |
| 1743 | OpcodeStr, "$src3, $src2", "$src2, $src3", |
| Craig Topper | dcfcfdb | 2018-05-28 19:33:11 +0000 | [diff] [blame] | 1744 | (_.VT (X86VPermt2 _.RC:$src2, IdxVT.RC:$src1, |
| Simon Pilgrim | 0e45634 | 2018-04-12 20:47:34 +0000 | [diff] [blame] | 1745 | (_.VT (bitconvert (_.LdFrag addr:$src3))))), 1>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 1746 | EVEX_4V, AVX5128IBase, Sched<[sched.Folded, ReadAfterLd]>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1747 | } |
| 1748 | } |
| Simon Pilgrim | fb01cb1 | 2017-12-01 17:23:06 +0000 | [diff] [blame] | 1749 | |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 1750 | multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr, |
| Craig Topper | 26bc848 | 2018-05-28 05:37:25 +0000 | [diff] [blame] | 1751 | X86FoldableSchedWrite sched, |
| 1752 | X86VectorVTInfo _, X86VectorVTInfo IdxVT> { |
| Craig Topper | dcfcfdb | 2018-05-28 19:33:11 +0000 | [diff] [blame] | 1753 | let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, |
| 1754 | hasSideEffects = 0, mayLoad = 1 in |
| Craig Topper | 26bc848 | 2018-05-28 05:37:25 +0000 | [diff] [blame] | 1755 | defm rmb: AVX512_maskable_3src_cast<opc, MRMSrcMem, _, IdxVT, (outs _.RC:$dst), |
| Elena Demikhovsky | d3057e5 | 2015-06-18 08:56:19 +0000 | [diff] [blame] | 1756 | (ins _.RC:$src2, _.ScalarMemOp:$src3), |
| 1757 | OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"), |
| 1758 | !strconcat("$src2, ${src3}", _.BroadcastStr ), |
| Craig Topper | dcfcfdb | 2018-05-28 19:33:11 +0000 | [diff] [blame] | 1759 | (_.VT (X86VPermt2 _.RC:$src2, |
| 1760 | IdxVT.RC:$src1,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))), 1>, |
| Simon Pilgrim | 0e45634 | 2018-04-12 20:47:34 +0000 | [diff] [blame] | 1761 | AVX5128IBase, EVEX_4V, EVEX_B, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 1762 | Sched<[sched.Folded, ReadAfterLd]>; |
| Adam Nemet | efe9c98 | 2014-07-02 21:25:58 +0000 | [diff] [blame] | 1763 | } |
| 1764 | |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 1765 | multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr, |
| 1766 | X86FoldableSchedWrite sched, |
| Craig Topper | 26bc848 | 2018-05-28 05:37:25 +0000 | [diff] [blame] | 1767 | AVX512VLVectorVTInfo VTInfo, |
| 1768 | AVX512VLVectorVTInfo ShuffleMask> { |
| 1769 | defm NAME: avx512_perm_i<opc, OpcodeStr, sched, VTInfo.info512, |
| 1770 | ShuffleMask.info512>, |
| 1771 | avx512_perm_i_mb<opc, OpcodeStr, sched, VTInfo.info512, |
| 1772 | ShuffleMask.info512>, EVEX_V512; |
| Elena Demikhovsky | d3057e5 | 2015-06-18 08:56:19 +0000 | [diff] [blame] | 1773 | let Predicates = [HasVLX] in { |
| Craig Topper | 26bc848 | 2018-05-28 05:37:25 +0000 | [diff] [blame] | 1774 | defm NAME#128: avx512_perm_i<opc, OpcodeStr, sched, VTInfo.info128, |
| 1775 | ShuffleMask.info128>, |
| 1776 | avx512_perm_i_mb<opc, OpcodeStr, sched, VTInfo.info128, |
| 1777 | ShuffleMask.info128>, EVEX_V128; |
| 1778 | defm NAME#256: avx512_perm_i<opc, OpcodeStr, sched, VTInfo.info256, |
| 1779 | ShuffleMask.info256>, |
| 1780 | avx512_perm_i_mb<opc, OpcodeStr, sched, VTInfo.info256, |
| 1781 | ShuffleMask.info256>, EVEX_V256; |
| Elena Demikhovsky | d3057e5 | 2015-06-18 08:56:19 +0000 | [diff] [blame] | 1782 | } |
| 1783 | } |
| Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1784 | |
| Michael Zuckerman | 4582bda | 2016-01-19 18:47:02 +0000 | [diff] [blame] | 1785 | multiclass avx512_perm_i_sizes_bw<bits<8> opc, string OpcodeStr, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 1786 | X86FoldableSchedWrite sched, |
| Simon Pilgrim | fb01cb1 | 2017-12-01 17:23:06 +0000 | [diff] [blame] | 1787 | AVX512VLVectorVTInfo VTInfo, |
| Craig Topper | 26bc848 | 2018-05-28 05:37:25 +0000 | [diff] [blame] | 1788 | AVX512VLVectorVTInfo Idx, |
| Simon Pilgrim | fb01cb1 | 2017-12-01 17:23:06 +0000 | [diff] [blame] | 1789 | Predicate Prd> { |
| Michael Zuckerman | 4582bda | 2016-01-19 18:47:02 +0000 | [diff] [blame] | 1790 | let Predicates = [Prd] in |
| Craig Topper | 26bc848 | 2018-05-28 05:37:25 +0000 | [diff] [blame] | 1791 | defm NAME: avx512_perm_i<opc, OpcodeStr, sched, VTInfo.info512, |
| 1792 | Idx.info512>, EVEX_V512; |
| Michael Zuckerman | 4582bda | 2016-01-19 18:47:02 +0000 | [diff] [blame] | 1793 | let Predicates = [Prd, HasVLX] in { |
| Craig Topper | 26bc848 | 2018-05-28 05:37:25 +0000 | [diff] [blame] | 1794 | defm NAME#128: avx512_perm_i<opc, OpcodeStr, sched, VTInfo.info128, |
| 1795 | Idx.info128>, EVEX_V128; |
| 1796 | defm NAME#256: avx512_perm_i<opc, OpcodeStr, sched, VTInfo.info256, |
| 1797 | Idx.info256>, EVEX_V256; |
| Elena Demikhovsky | d3057e5 | 2015-06-18 08:56:19 +0000 | [diff] [blame] | 1798 | } |
| 1799 | } |
| Elena Demikhovsky | d3057e5 | 2015-06-18 08:56:19 +0000 | [diff] [blame] | 1800 | |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 1801 | defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d", WriteVarShuffle256, |
| Craig Topper | 26bc848 | 2018-05-28 05:37:25 +0000 | [diff] [blame] | 1802 | avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>; |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 1803 | defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q", WriteVarShuffle256, |
| Craig Topper | 26bc848 | 2018-05-28 05:37:25 +0000 | [diff] [blame] | 1804 | avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>; |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 1805 | defm VPERMI2W : avx512_perm_i_sizes_bw<0x75, "vpermi2w", WriteVarShuffle256, |
| Craig Topper | 26bc848 | 2018-05-28 05:37:25 +0000 | [diff] [blame] | 1806 | avx512vl_i16_info, avx512vl_i16_info, HasBWI>, |
| 1807 | VEX_W, EVEX_CD8<16, CD8VF>; |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 1808 | defm VPERMI2B : avx512_perm_i_sizes_bw<0x75, "vpermi2b", WriteVarShuffle256, |
| Craig Topper | 26bc848 | 2018-05-28 05:37:25 +0000 | [diff] [blame] | 1809 | avx512vl_i8_info, avx512vl_i8_info, HasVBMI>, |
| 1810 | EVEX_CD8<8, CD8VF>; |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 1811 | defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps", WriteFVarShuffle256, |
| Craig Topper | 26bc848 | 2018-05-28 05:37:25 +0000 | [diff] [blame] | 1812 | avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>; |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 1813 | defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd", WriteFVarShuffle256, |
| Craig Topper | 26bc848 | 2018-05-28 05:37:25 +0000 | [diff] [blame] | 1814 | avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>; |
| 1815 | |
| 1816 | // Extra patterns to deal with extra bitcasts due to passthru and index being |
| 1817 | // different types on the fp versions. |
| 1818 | multiclass avx512_perm_i_lowering<string InstrStr, X86VectorVTInfo _, |
| 1819 | X86VectorVTInfo IdxVT, |
| 1820 | X86VectorVTInfo CastVT> { |
| 1821 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| Craig Topper | dcfcfdb | 2018-05-28 19:33:11 +0000 | [diff] [blame] | 1822 | (X86VPermt2 (_.VT _.RC:$src2), |
| 1823 | (IdxVT.VT (bitconvert (CastVT.VT _.RC:$src1))), _.RC:$src3), |
| Craig Topper | 26bc848 | 2018-05-28 05:37:25 +0000 | [diff] [blame] | 1824 | (_.VT (bitconvert (CastVT.VT _.RC:$src1))))), |
| 1825 | (!cast<Instruction>(InstrStr#"rrk") _.RC:$src1, _.KRCWM:$mask, |
| 1826 | _.RC:$src2, _.RC:$src3)>; |
| 1827 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| Craig Topper | dcfcfdb | 2018-05-28 19:33:11 +0000 | [diff] [blame] | 1828 | (X86VPermt2 _.RC:$src2, |
| 1829 | (IdxVT.VT (bitconvert (CastVT.VT _.RC:$src1))), |
| 1830 | (_.LdFrag addr:$src3)), |
| Craig Topper | 26bc848 | 2018-05-28 05:37:25 +0000 | [diff] [blame] | 1831 | (_.VT (bitconvert (CastVT.VT _.RC:$src1))))), |
| 1832 | (!cast<Instruction>(InstrStr#"rmk") _.RC:$src1, _.KRCWM:$mask, |
| 1833 | _.RC:$src2, addr:$src3)>; |
| 1834 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| Craig Topper | dcfcfdb | 2018-05-28 19:33:11 +0000 | [diff] [blame] | 1835 | (X86VPermt2 _.RC:$src2, |
| 1836 | (IdxVT.VT (bitconvert (CastVT.VT _.RC:$src1))), |
| 1837 | (X86VBroadcast (_.ScalarLdFrag addr:$src3))), |
| Craig Topper | 26bc848 | 2018-05-28 05:37:25 +0000 | [diff] [blame] | 1838 | (_.VT (bitconvert (CastVT.VT _.RC:$src1))))), |
| 1839 | (!cast<Instruction>(InstrStr#"rmbk") _.RC:$src1, _.KRCWM:$mask, |
| 1840 | _.RC:$src2, addr:$src3)>; |
| 1841 | } |
| 1842 | |
| 1843 | // TODO: Should we add more casts? The vXi64 case is common due to ABI. |
| 1844 | defm : avx512_perm_i_lowering<"VPERMI2PS", v16f32_info, v16i32_info, v8i64_info>; |
| 1845 | defm : avx512_perm_i_lowering<"VPERMI2PS256", v8f32x_info, v8i32x_info, v4i64x_info>; |
| 1846 | defm : avx512_perm_i_lowering<"VPERMI2PS128", v4f32x_info, v4i32x_info, v2i64x_info>; |
| Elena Demikhovsky | d3057e5 | 2015-06-18 08:56:19 +0000 | [diff] [blame] | 1847 | |
| Craig Topper | aad5f11 | 2015-11-30 00:13:24 +0000 | [diff] [blame] | 1848 | // VPERMT2 |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 1849 | multiclass avx512_perm_t<bits<8> opc, string OpcodeStr, |
| 1850 | X86FoldableSchedWrite sched, |
| Craig Topper | a47576f | 2015-11-26 20:21:29 +0000 | [diff] [blame] | 1851 | X86VectorVTInfo _, X86VectorVTInfo IdxVT> { |
| Craig Topper | 4729fe8 | 2016-10-16 04:54:31 +0000 | [diff] [blame] | 1852 | let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in { |
| Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1853 | defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 1854 | (ins IdxVT.RC:$src2, _.RC:$src3), |
| 1855 | OpcodeStr, "$src3, $src2", "$src2, $src3", |
| Simon Pilgrim | 0e45634 | 2018-04-12 20:47:34 +0000 | [diff] [blame] | 1856 | (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3)), 1>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 1857 | EVEX_4V, AVX5128IBase, Sched<[sched]>; |
| Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1858 | |
| Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1859 | defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 1860 | (ins IdxVT.RC:$src2, _.MemOp:$src3), |
| 1861 | OpcodeStr, "$src3, $src2", "$src2, $src3", |
| Craig Topper | a47576f | 2015-11-26 20:21:29 +0000 | [diff] [blame] | 1862 | (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, |
| Simon Pilgrim | 0e45634 | 2018-04-12 20:47:34 +0000 | [diff] [blame] | 1863 | (bitconvert (_.LdFrag addr:$src3)))), 1>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 1864 | EVEX_4V, AVX5128IBase, Sched<[sched.Folded, ReadAfterLd]>; |
| Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1865 | } |
| 1866 | } |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 1867 | multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr, |
| 1868 | X86FoldableSchedWrite sched, |
| Craig Topper | a47576f | 2015-11-26 20:21:29 +0000 | [diff] [blame] | 1869 | X86VectorVTInfo _, X86VectorVTInfo IdxVT> { |
| Craig Topper | 4729fe8 | 2016-10-16 04:54:31 +0000 | [diff] [blame] | 1870 | let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in |
| Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1871 | defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 1872 | (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3), |
| 1873 | OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"), |
| 1874 | !strconcat("$src2, ${src3}", _.BroadcastStr ), |
| Craig Topper | a47576f | 2015-11-26 20:21:29 +0000 | [diff] [blame] | 1875 | (_.VT (X86VPermt2 _.RC:$src1, |
| Simon Pilgrim | 0e45634 | 2018-04-12 20:47:34 +0000 | [diff] [blame] | 1876 | IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))), 1>, |
| 1877 | AVX5128IBase, EVEX_4V, EVEX_B, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 1878 | Sched<[sched.Folded, ReadAfterLd]>; |
| Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1879 | } |
| 1880 | |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 1881 | multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr, |
| 1882 | X86FoldableSchedWrite sched, |
| Craig Topper | a47576f | 2015-11-26 20:21:29 +0000 | [diff] [blame] | 1883 | AVX512VLVectorVTInfo VTInfo, |
| 1884 | AVX512VLVectorVTInfo ShuffleMask> { |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 1885 | defm NAME: avx512_perm_t<opc, OpcodeStr, sched, VTInfo.info512, |
| Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1886 | ShuffleMask.info512>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 1887 | avx512_perm_t_mb<opc, OpcodeStr, sched, VTInfo.info512, |
| Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1888 | ShuffleMask.info512>, EVEX_V512; |
| 1889 | let Predicates = [HasVLX] in { |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 1890 | defm NAME#128: avx512_perm_t<opc, OpcodeStr, sched, VTInfo.info128, |
| Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1891 | ShuffleMask.info128>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 1892 | avx512_perm_t_mb<opc, OpcodeStr, sched, VTInfo.info128, |
| Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1893 | ShuffleMask.info128>, EVEX_V128; |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 1894 | defm NAME#256: avx512_perm_t<opc, OpcodeStr, sched, VTInfo.info256, |
| Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1895 | ShuffleMask.info256>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 1896 | avx512_perm_t_mb<opc, OpcodeStr, sched, VTInfo.info256, |
| Craig Topper | a47576f | 2015-11-26 20:21:29 +0000 | [diff] [blame] | 1897 | ShuffleMask.info256>, EVEX_V256; |
| Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1898 | } |
| 1899 | } |
| 1900 | |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 1901 | multiclass avx512_perm_t_sizes_bw<bits<8> opc, string OpcodeStr, |
| 1902 | X86FoldableSchedWrite sched, |
| 1903 | AVX512VLVectorVTInfo VTInfo, |
| 1904 | AVX512VLVectorVTInfo Idx, Predicate Prd> { |
| Michael Zuckerman | 4582bda | 2016-01-19 18:47:02 +0000 | [diff] [blame] | 1905 | let Predicates = [Prd] in |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 1906 | defm NAME: avx512_perm_t<opc, OpcodeStr, sched, VTInfo.info512, |
| Craig Topper | a47576f | 2015-11-26 20:21:29 +0000 | [diff] [blame] | 1907 | Idx.info512>, EVEX_V512; |
| Michael Zuckerman | 4582bda | 2016-01-19 18:47:02 +0000 | [diff] [blame] | 1908 | let Predicates = [Prd, HasVLX] in { |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 1909 | defm NAME#128: avx512_perm_t<opc, OpcodeStr, sched, VTInfo.info128, |
| Craig Topper | a47576f | 2015-11-26 20:21:29 +0000 | [diff] [blame] | 1910 | Idx.info128>, EVEX_V128; |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 1911 | defm NAME#256: avx512_perm_t<opc, OpcodeStr, sched, VTInfo.info256, |
| Craig Topper | a47576f | 2015-11-26 20:21:29 +0000 | [diff] [blame] | 1912 | Idx.info256>, EVEX_V256; |
| Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1913 | } |
| 1914 | } |
| Simon Pilgrim | 8d5e469 | 2017-12-01 17:24:15 +0000 | [diff] [blame] | 1915 | |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 1916 | defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d", WriteVarShuffle256, |
| Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1917 | avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>; |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 1918 | defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q", WriteVarShuffle256, |
| Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1919 | avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>; |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 1920 | defm VPERMT2W : avx512_perm_t_sizes_bw<0x7D, "vpermt2w", WriteVarShuffle256, |
| Michael Zuckerman | 4582bda | 2016-01-19 18:47:02 +0000 | [diff] [blame] | 1921 | avx512vl_i16_info, avx512vl_i16_info, HasBWI>, |
| 1922 | VEX_W, EVEX_CD8<16, CD8VF>; |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 1923 | defm VPERMT2B : avx512_perm_t_sizes_bw<0x7D, "vpermt2b", WriteVarShuffle256, |
| Michael Zuckerman | 4582bda | 2016-01-19 18:47:02 +0000 | [diff] [blame] | 1924 | avx512vl_i8_info, avx512vl_i8_info, HasVBMI>, |
| 1925 | EVEX_CD8<8, CD8VF>; |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 1926 | defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps", WriteFVarShuffle256, |
| Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1927 | avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>; |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 1928 | defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd", WriteFVarShuffle256, |
| Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1929 | avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>; |
| Elena Demikhovsky | 299cf511 | 2014-04-29 09:09:15 +0000 | [diff] [blame] | 1930 | |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1931 | //===----------------------------------------------------------------------===// |
| 1932 | // AVX-512 - BLEND using mask |
| 1933 | // |
| Simon Pilgrim | d495301 | 2017-12-05 21:05:25 +0000 | [diff] [blame] | 1934 | |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 1935 | multiclass WriteFVarBlendask<bits<8> opc, string OpcodeStr, |
| 1936 | X86FoldableSchedWrite sched, X86VectorVTInfo _> { |
| Craig Topper | a74e308 | 2017-01-07 22:20:34 +0000 | [diff] [blame] | 1937 | let ExeDomain = _.ExeDomain, hasSideEffects = 0 in { |
| Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1938 | def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst), |
| 1939 | (ins _.RC:$src1, _.RC:$src2), |
| 1940 | !strconcat(OpcodeStr, |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 1941 | "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"), []>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 1942 | EVEX_4V, Sched<[sched]>; |
| Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1943 | def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst), |
| 1944 | (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2), |
| Elena Demikhovsky | 172a27c | 2014-01-08 10:54:22 +0000 | [diff] [blame] | 1945 | !strconcat(OpcodeStr, |
| Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 1946 | "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"), |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 1947 | []>, EVEX_4V, EVEX_K, Sched<[sched]>; |
| Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1948 | def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst), |
| 1949 | (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2), |
| 1950 | !strconcat(OpcodeStr, |
| 1951 | "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"), |
| Craig Topper | 29f22d7 | 2018-06-16 23:25:50 +0000 | [diff] [blame] | 1952 | []>, EVEX_4V, EVEX_KZ, Sched<[sched]>, NotMemoryFoldable; |
| Craig Topper | a74e308 | 2017-01-07 22:20:34 +0000 | [diff] [blame] | 1953 | let mayLoad = 1 in { |
| Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1954 | def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst), |
| 1955 | (ins _.RC:$src1, _.MemOp:$src2), |
| 1956 | !strconcat(OpcodeStr, |
| Craig Topper | 9feea57 | 2016-01-11 00:44:58 +0000 | [diff] [blame] | 1957 | "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"), |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 1958 | []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 1959 | Sched<[sched.Folded, ReadAfterLd]>; |
| Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1960 | def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst), |
| 1961 | (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2), |
| Elena Demikhovsky | 172a27c | 2014-01-08 10:54:22 +0000 | [diff] [blame] | 1962 | !strconcat(OpcodeStr, |
| Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 1963 | "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"), |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 1964 | []>, EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 1965 | Sched<[sched.Folded, ReadAfterLd]>; |
| Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1966 | def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst), |
| 1967 | (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2), |
| 1968 | !strconcat(OpcodeStr, |
| 1969 | "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"), |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 1970 | []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>, |
| Craig Topper | 29f22d7 | 2018-06-16 23:25:50 +0000 | [diff] [blame] | 1971 | Sched<[sched.Folded, ReadAfterLd]>, NotMemoryFoldable; |
| Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1972 | } |
| Craig Topper | a74e308 | 2017-01-07 22:20:34 +0000 | [diff] [blame] | 1973 | } |
| Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1974 | } |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 1975 | multiclass WriteFVarBlendask_rmb<bits<8> opc, string OpcodeStr, |
| 1976 | X86FoldableSchedWrite sched, X86VectorVTInfo _> { |
| Craig Topper | 81f20aa | 2017-01-07 22:20:26 +0000 | [diff] [blame] | 1977 | let mayLoad = 1, hasSideEffects = 0 in { |
| Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1978 | def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst), |
| 1979 | (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2), |
| 1980 | !strconcat(OpcodeStr, |
| 1981 | "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|", |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 1982 | "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"), []>, |
| 1983 | EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 1984 | Sched<[sched.Folded, ReadAfterLd]>; |
| Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1985 | |
| Craig Topper | 16b2024 | 2018-02-23 20:48:44 +0000 | [diff] [blame] | 1986 | def rmbkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst), |
| 1987 | (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2), |
| 1988 | !strconcat(OpcodeStr, |
| 1989 | "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}} {z}|", |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 1990 | "$dst {${mask}} {z}, $src1, ${src2}", _.BroadcastStr, "}"), []>, |
| 1991 | EVEX_4V, EVEX_KZ, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>, |
| Craig Topper | 29f22d7 | 2018-06-16 23:25:50 +0000 | [diff] [blame] | 1992 | Sched<[sched.Folded, ReadAfterLd]>, NotMemoryFoldable; |
| Craig Topper | 16b2024 | 2018-02-23 20:48:44 +0000 | [diff] [blame] | 1993 | |
| Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1994 | def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst), |
| 1995 | (ins _.RC:$src1, _.ScalarMemOp:$src2), |
| 1996 | !strconcat(OpcodeStr, |
| 1997 | "\t{${src2}", _.BroadcastStr, ", $src1, $dst|", |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 1998 | "$dst, $src1, ${src2}", _.BroadcastStr, "}"), []>, |
| 1999 | EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 2000 | Sched<[sched.Folded, ReadAfterLd]>; |
| Craig Topper | 81f20aa | 2017-01-07 22:20:26 +0000 | [diff] [blame] | 2001 | } |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2002 | } |
| 2003 | |
| Simon Pilgrim | 3c35408 | 2018-04-30 18:18:38 +0000 | [diff] [blame] | 2004 | multiclass blendmask_dq<bits<8> opc, string OpcodeStr, X86SchedWriteWidths sched, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 2005 | AVX512VLVectorVTInfo VTInfo> { |
| Simon Pilgrim | 3c35408 | 2018-04-30 18:18:38 +0000 | [diff] [blame] | 2006 | defm Z : WriteFVarBlendask<opc, OpcodeStr, sched.ZMM, VTInfo.info512>, |
| 2007 | WriteFVarBlendask_rmb<opc, OpcodeStr, sched.ZMM, VTInfo.info512>, |
| 2008 | EVEX_V512; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2009 | |
| Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 2010 | let Predicates = [HasVLX] in { |
| Simon Pilgrim | 3c35408 | 2018-04-30 18:18:38 +0000 | [diff] [blame] | 2011 | defm Z256 : WriteFVarBlendask<opc, OpcodeStr, sched.YMM, VTInfo.info256>, |
| 2012 | WriteFVarBlendask_rmb<opc, OpcodeStr, sched.YMM, VTInfo.info256>, |
| 2013 | EVEX_V256; |
| 2014 | defm Z128 : WriteFVarBlendask<opc, OpcodeStr, sched.XMM, VTInfo.info128>, |
| 2015 | WriteFVarBlendask_rmb<opc, OpcodeStr, sched.XMM, VTInfo.info128>, |
| 2016 | EVEX_V128; |
| Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 2017 | } |
| 2018 | } |
| Elena Demikhovsky | 172a27c | 2014-01-08 10:54:22 +0000 | [diff] [blame] | 2019 | |
| Simon Pilgrim | 3c35408 | 2018-04-30 18:18:38 +0000 | [diff] [blame] | 2020 | multiclass blendmask_bw<bits<8> opc, string OpcodeStr, X86SchedWriteWidths sched, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 2021 | AVX512VLVectorVTInfo VTInfo> { |
| Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 2022 | let Predicates = [HasBWI] in |
| Simon Pilgrim | 3c35408 | 2018-04-30 18:18:38 +0000 | [diff] [blame] | 2023 | defm Z : WriteFVarBlendask<opc, OpcodeStr, sched.ZMM, VTInfo.info512>, |
| 2024 | EVEX_V512; |
| Elena Demikhovsky | 172a27c | 2014-01-08 10:54:22 +0000 | [diff] [blame] | 2025 | |
| Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 2026 | let Predicates = [HasBWI, HasVLX] in { |
| Simon Pilgrim | 3c35408 | 2018-04-30 18:18:38 +0000 | [diff] [blame] | 2027 | defm Z256 : WriteFVarBlendask<opc, OpcodeStr, sched.YMM, VTInfo.info256>, |
| 2028 | EVEX_V256; |
| 2029 | defm Z128 : WriteFVarBlendask<opc, OpcodeStr, sched.XMM, VTInfo.info128>, |
| 2030 | EVEX_V128; |
| Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 2031 | } |
| 2032 | } |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2033 | |
| Simon Pilgrim | 3c35408 | 2018-04-30 18:18:38 +0000 | [diff] [blame] | 2034 | defm VBLENDMPS : blendmask_dq<0x65, "vblendmps", SchedWriteFVarBlend, |
| Simon Pilgrim | 8a937e0 | 2018-04-27 18:19:48 +0000 | [diff] [blame] | 2035 | avx512vl_f32_info>; |
| Simon Pilgrim | 3c35408 | 2018-04-30 18:18:38 +0000 | [diff] [blame] | 2036 | defm VBLENDMPD : blendmask_dq<0x65, "vblendmpd", SchedWriteFVarBlend, |
| Simon Pilgrim | 8a937e0 | 2018-04-27 18:19:48 +0000 | [diff] [blame] | 2037 | avx512vl_f64_info>, VEX_W; |
| Simon Pilgrim | 3c35408 | 2018-04-30 18:18:38 +0000 | [diff] [blame] | 2038 | defm VPBLENDMD : blendmask_dq<0x64, "vpblendmd", SchedWriteVarBlend, |
| Simon Pilgrim | 8a937e0 | 2018-04-27 18:19:48 +0000 | [diff] [blame] | 2039 | avx512vl_i32_info>; |
| Simon Pilgrim | 3c35408 | 2018-04-30 18:18:38 +0000 | [diff] [blame] | 2040 | defm VPBLENDMQ : blendmask_dq<0x64, "vpblendmq", SchedWriteVarBlend, |
| Simon Pilgrim | 8a937e0 | 2018-04-27 18:19:48 +0000 | [diff] [blame] | 2041 | avx512vl_i64_info>, VEX_W; |
| Simon Pilgrim | 3c35408 | 2018-04-30 18:18:38 +0000 | [diff] [blame] | 2042 | defm VPBLENDMB : blendmask_bw<0x66, "vpblendmb", SchedWriteVarBlend, |
| Simon Pilgrim | 8a937e0 | 2018-04-27 18:19:48 +0000 | [diff] [blame] | 2043 | avx512vl_i8_info>; |
| Simon Pilgrim | 3c35408 | 2018-04-30 18:18:38 +0000 | [diff] [blame] | 2044 | defm VPBLENDMW : blendmask_bw<0x66, "vpblendmw", SchedWriteVarBlend, |
| Simon Pilgrim | 8a937e0 | 2018-04-27 18:19:48 +0000 | [diff] [blame] | 2045 | avx512vl_i16_info>, VEX_W; |
| Elena Demikhovsky | 172a27c | 2014-01-08 10:54:22 +0000 | [diff] [blame] | 2046 | |
| Elena Demikhovsky | 47fc44e | 2013-12-16 13:52:35 +0000 | [diff] [blame] | 2047 | //===----------------------------------------------------------------------===// |
| 2048 | // Compare Instructions |
| 2049 | //===----------------------------------------------------------------------===// |
| 2050 | |
| 2051 | // avx512_cmp_scalar - AVX512 CMPSS and CMPSD |
| Igor Breger | b7e1f9d | 2015-09-20 15:15:10 +0000 | [diff] [blame] | 2052 | |
| Simon Pilgrim | 71660c6 | 2017-12-05 14:34:42 +0000 | [diff] [blame] | 2053 | multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 2054 | X86FoldableSchedWrite sched> { |
| Igor Breger | b7e1f9d | 2015-09-20 15:15:10 +0000 | [diff] [blame] | 2055 | defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _, |
| 2056 | (outs _.KRC:$dst), |
| 2057 | (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc), |
| 2058 | "vcmp${cc}"#_.Suffix, |
| 2059 | "$src2, $src1", "$src1, $src2", |
| 2060 | (OpNode (_.VT _.RC:$src1), |
| 2061 | (_.VT _.RC:$src2), |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 2062 | imm:$cc)>, EVEX_4V, Sched<[sched]>; |
| Ayman Musa | 62d1c71 | 2017-04-13 10:03:45 +0000 | [diff] [blame] | 2063 | let mayLoad = 1 in |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 2064 | defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _, |
| 2065 | (outs _.KRC:$dst), |
| Craig Topper | d9fe664 | 2017-02-21 04:26:10 +0000 | [diff] [blame] | 2066 | (ins _.RC:$src1, _.IntScalarMemOp:$src2, AVXCC:$cc), |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 2067 | "vcmp${cc}"#_.Suffix, |
| 2068 | "$src2, $src1", "$src1, $src2", |
| Craig Topper | d9fe664 | 2017-02-21 04:26:10 +0000 | [diff] [blame] | 2069 | (OpNode (_.VT _.RC:$src1), _.ScalarIntMemCPat:$src2, |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 2070 | imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 2071 | Sched<[sched.Folded, ReadAfterLd]>; |
| Igor Breger | b7e1f9d | 2015-09-20 15:15:10 +0000 | [diff] [blame] | 2072 | |
| 2073 | defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _, |
| 2074 | (outs _.KRC:$dst), |
| 2075 | (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc), |
| 2076 | "vcmp${cc}"#_.Suffix, |
| Craig Topper | bfe13ff | 2016-01-11 00:44:52 +0000 | [diff] [blame] | 2077 | "{sae}, $src2, $src1", "$src1, $src2, {sae}", |
| Igor Breger | b7e1f9d | 2015-09-20 15:15:10 +0000 | [diff] [blame] | 2078 | (OpNodeRnd (_.VT _.RC:$src1), |
| 2079 | (_.VT _.RC:$src2), |
| 2080 | imm:$cc, |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 2081 | (i32 FROUND_NO_EXC))>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 2082 | EVEX_4V, EVEX_B, Sched<[sched]>; |
| Igor Breger | b7e1f9d | 2015-09-20 15:15:10 +0000 | [diff] [blame] | 2083 | // Accept explicit immediate argument form instead of comparison code. |
| Craig Topper | 0550ce7 | 2014-01-05 04:55:55 +0000 | [diff] [blame] | 2084 | let isAsmParserOnly = 1, hasSideEffects = 0 in { |
| Igor Breger | b7e1f9d | 2015-09-20 15:15:10 +0000 | [diff] [blame] | 2085 | defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _, |
| 2086 | (outs VK1:$dst), |
| 2087 | (ins _.RC:$src1, _.RC:$src2, u8imm:$cc), |
| 2088 | "vcmp"#_.Suffix, |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 2089 | "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V, |
| Craig Topper | 29f22d7 | 2018-06-16 23:25:50 +0000 | [diff] [blame] | 2090 | Sched<[sched]>, NotMemoryFoldable; |
| Ayman Musa | 62d1c71 | 2017-04-13 10:03:45 +0000 | [diff] [blame] | 2091 | let mayLoad = 1 in |
| Igor Breger | b7e1f9d | 2015-09-20 15:15:10 +0000 | [diff] [blame] | 2092 | defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _, |
| 2093 | (outs _.KRC:$dst), |
| Igor Breger | 4511e76 | 2016-02-22 11:48:27 +0000 | [diff] [blame] | 2094 | (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc), |
| Igor Breger | b7e1f9d | 2015-09-20 15:15:10 +0000 | [diff] [blame] | 2095 | "vcmp"#_.Suffix, |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 2096 | "$cc, $src2, $src1", "$src1, $src2, $cc">, |
| Simon Pilgrim | 71660c6 | 2017-12-05 14:34:42 +0000 | [diff] [blame] | 2097 | EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>, |
| Craig Topper | 29f22d7 | 2018-06-16 23:25:50 +0000 | [diff] [blame] | 2098 | Sched<[sched.Folded, ReadAfterLd]>, NotMemoryFoldable; |
| Igor Breger | b7e1f9d | 2015-09-20 15:15:10 +0000 | [diff] [blame] | 2099 | |
| 2100 | defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _, |
| 2101 | (outs _.KRC:$dst), |
| 2102 | (ins _.RC:$src1, _.RC:$src2, u8imm:$cc), |
| 2103 | "vcmp"#_.Suffix, |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 2104 | "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc">, |
| Craig Topper | 29f22d7 | 2018-06-16 23:25:50 +0000 | [diff] [blame] | 2105 | EVEX_4V, EVEX_B, Sched<[sched]>, NotMemoryFoldable; |
| Igor Breger | b7e1f9d | 2015-09-20 15:15:10 +0000 | [diff] [blame] | 2106 | }// let isAsmParserOnly = 1, hasSideEffects = 0 |
| 2107 | |
| 2108 | let isCodeGenOnly = 1 in { |
| Craig Topper | 225da2c | 2016-08-27 05:22:15 +0000 | [diff] [blame] | 2109 | let isCommutable = 1 in |
| Igor Breger | b7e1f9d | 2015-09-20 15:15:10 +0000 | [diff] [blame] | 2110 | def rr : AVX512Ii8<0xC2, MRMSrcReg, |
| 2111 | (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc), |
| 2112 | !strconcat("vcmp${cc}", _.Suffix, |
| 2113 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| 2114 | [(set _.KRC:$dst, (OpNode _.FRC:$src1, |
| 2115 | _.FRC:$src2, |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 2116 | imm:$cc))]>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 2117 | EVEX_4V, Sched<[sched]>; |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 2118 | def rm : AVX512Ii8<0xC2, MRMSrcMem, |
| 2119 | (outs _.KRC:$dst), |
| 2120 | (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc), |
| 2121 | !strconcat("vcmp${cc}", _.Suffix, |
| 2122 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| 2123 | [(set _.KRC:$dst, (OpNode _.FRC:$src1, |
| 2124 | (_.ScalarLdFrag addr:$src2), |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 2125 | imm:$cc))]>, |
| 2126 | EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 2127 | Sched<[sched.Folded, ReadAfterLd]>; |
| Elena Demikhovsky | 47fc44e | 2013-12-16 13:52:35 +0000 | [diff] [blame] | 2128 | } |
| 2129 | } |
| 2130 | |
| 2131 | let Predicates = [HasAVX512] in { |
| Craig Topper | d890db6 | 2017-02-21 04:26:04 +0000 | [diff] [blame] | 2132 | let ExeDomain = SSEPackedSingle in |
| Simon Pilgrim | 71660c6 | 2017-12-05 14:34:42 +0000 | [diff] [blame] | 2133 | defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd, |
| Simon Pilgrim | c546f94 | 2018-05-01 16:50:16 +0000 | [diff] [blame] | 2134 | SchedWriteFCmp.Scl>, AVX512XSIi8Base; |
| Craig Topper | d890db6 | 2017-02-21 04:26:04 +0000 | [diff] [blame] | 2135 | let ExeDomain = SSEPackedDouble in |
| Simon Pilgrim | 71660c6 | 2017-12-05 14:34:42 +0000 | [diff] [blame] | 2136 | defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd, |
| Simon Pilgrim | c546f94 | 2018-05-01 16:50:16 +0000 | [diff] [blame] | 2137 | SchedWriteFCmp.Scl>, AVX512XDIi8Base, VEX_W; |
| Elena Demikhovsky | 47fc44e | 2013-12-16 13:52:35 +0000 | [diff] [blame] | 2138 | } |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2139 | |
| Craig Topper | 513d3fa | 2018-01-27 20:19:02 +0000 | [diff] [blame] | 2140 | multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, PatFrag OpNode, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 2141 | X86FoldableSchedWrite sched, X86VectorVTInfo _, |
| 2142 | bit IsCommutable> { |
| Craig Topper | 392cd03 | 2016-09-03 16:28:03 +0000 | [diff] [blame] | 2143 | let isCommutable = IsCommutable in |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2144 | def rr : AVX512BI<opc, MRMSrcReg, |
| Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 2145 | (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2), |
| 2146 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 2147 | [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))]>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 2148 | EVEX_4V, Sched<[sched]>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2149 | def rm : AVX512BI<opc, MRMSrcMem, |
| Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 2150 | (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2), |
| 2151 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| 2152 | [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), |
| Craig Topper | c2696d5 | 2018-06-20 21:05:02 +0000 | [diff] [blame] | 2153 | (_.VT (bitconvert (_.LdFrag addr:$src2)))))]>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 2154 | EVEX_4V, Sched<[sched.Folded, ReadAfterLd]>; |
| Craig Topper | e1d8103 | 2017-06-13 07:13:47 +0000 | [diff] [blame] | 2155 | let isCommutable = IsCommutable in |
| Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 2156 | def rrk : AVX512BI<opc, MRMSrcReg, |
| 2157 | (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2), |
| 2158 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|", |
| 2159 | "$dst {${mask}}, $src1, $src2}"), |
| 2160 | [(set _.KRC:$dst, (and _.KRCWM:$mask, |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 2161 | (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))]>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 2162 | EVEX_4V, EVEX_K, Sched<[sched]>; |
| Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 2163 | def rmk : AVX512BI<opc, MRMSrcMem, |
| 2164 | (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2), |
| 2165 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|", |
| 2166 | "$dst {${mask}}, $src1, $src2}"), |
| 2167 | [(set _.KRC:$dst, (and _.KRCWM:$mask, |
| 2168 | (OpNode (_.VT _.RC:$src1), |
| 2169 | (_.VT (bitconvert |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 2170 | (_.LdFrag addr:$src2))))))]>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 2171 | EVEX_4V, EVEX_K, Sched<[sched.Folded, ReadAfterLd]>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2172 | } |
| 2173 | |
| Craig Topper | 513d3fa | 2018-01-27 20:19:02 +0000 | [diff] [blame] | 2174 | multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, PatFrag OpNode, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 2175 | X86FoldableSchedWrite sched, X86VectorVTInfo _, |
| 2176 | bit IsCommutable> : |
| 2177 | avx512_icmp_packed<opc, OpcodeStr, OpNode, sched, _, IsCommutable> { |
| Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 2178 | def rmb : AVX512BI<opc, MRMSrcMem, |
| 2179 | (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2), |
| 2180 | !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst", |
| 2181 | "|$dst, $src1, ${src2}", _.BroadcastStr, "}"), |
| 2182 | [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 2183 | (X86VBroadcast (_.ScalarLdFrag addr:$src2))))]>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 2184 | EVEX_4V, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>; |
| Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 2185 | def rmbk : AVX512BI<opc, MRMSrcMem, |
| 2186 | (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, |
| 2187 | _.ScalarMemOp:$src2), |
| 2188 | !strconcat(OpcodeStr, |
| 2189 | "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|", |
| 2190 | "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"), |
| 2191 | [(set _.KRC:$dst, (and _.KRCWM:$mask, |
| 2192 | (OpNode (_.VT _.RC:$src1), |
| 2193 | (X86VBroadcast |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 2194 | (_.ScalarLdFrag addr:$src2)))))]>, |
| 2195 | EVEX_4V, EVEX_K, EVEX_B, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 2196 | Sched<[sched.Folded, ReadAfterLd]>; |
| Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 2197 | } |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2198 | |
| Craig Topper | 513d3fa | 2018-01-27 20:19:02 +0000 | [diff] [blame] | 2199 | multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, PatFrag OpNode, |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 2200 | X86SchedWriteWidths sched, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 2201 | AVX512VLVectorVTInfo VTInfo, Predicate prd, |
| 2202 | bit IsCommutable = 0> { |
| Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 2203 | let Predicates = [prd] in |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 2204 | defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, sched.ZMM, |
| 2205 | VTInfo.info512, IsCommutable>, EVEX_V512; |
| Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 2206 | |
| 2207 | let Predicates = [prd, HasVLX] in { |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 2208 | defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, sched.YMM, |
| 2209 | VTInfo.info256, IsCommutable>, EVEX_V256; |
| 2210 | defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, sched.XMM, |
| 2211 | VTInfo.info128, IsCommutable>, EVEX_V128; |
| Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 2212 | } |
| 2213 | } |
| 2214 | |
| 2215 | multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr, |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 2216 | PatFrag OpNode, X86SchedWriteWidths sched, |
| Simon Pilgrim | a2b5862 | 2017-12-05 12:02:22 +0000 | [diff] [blame] | 2217 | AVX512VLVectorVTInfo VTInfo, |
| 2218 | Predicate prd, bit IsCommutable = 0> { |
| Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 2219 | let Predicates = [prd] in |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 2220 | defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, sched.ZMM, |
| 2221 | VTInfo.info512, IsCommutable>, EVEX_V512; |
| Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 2222 | |
| 2223 | let Predicates = [prd, HasVLX] in { |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 2224 | defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, sched.YMM, |
| 2225 | VTInfo.info256, IsCommutable>, EVEX_V256; |
| 2226 | defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, sched.XMM, |
| 2227 | VTInfo.info128, IsCommutable>, EVEX_V128; |
| Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 2228 | } |
| 2229 | } |
| 2230 | |
| Craig Topper | 9471a7c | 2018-02-19 19:23:31 +0000 | [diff] [blame] | 2231 | // This fragment treats X86cmpm as commutable to help match loads in both |
| 2232 | // operands for PCMPEQ. |
| Craig Topper | c2696d5 | 2018-06-20 21:05:02 +0000 | [diff] [blame] | 2233 | def X86setcc_commute : SDNode<"ISD::SETCC", SDTSetCC, [SDNPCommutative]>; |
| Craig Topper | 9471a7c | 2018-02-19 19:23:31 +0000 | [diff] [blame] | 2234 | def X86pcmpeqm_c : PatFrag<(ops node:$src1, node:$src2), |
| Craig Topper | c2696d5 | 2018-06-20 21:05:02 +0000 | [diff] [blame] | 2235 | (X86setcc_commute node:$src1, node:$src2, SETEQ)>; |
| Craig Topper | 513d3fa | 2018-01-27 20:19:02 +0000 | [diff] [blame] | 2236 | def X86pcmpgtm : PatFrag<(ops node:$src1, node:$src2), |
| Craig Topper | c2696d5 | 2018-06-20 21:05:02 +0000 | [diff] [blame] | 2237 | (setcc node:$src1, node:$src2, SETGT)>; |
| Craig Topper | 513d3fa | 2018-01-27 20:19:02 +0000 | [diff] [blame] | 2238 | |
| Craig Topper | c2696d5 | 2018-06-20 21:05:02 +0000 | [diff] [blame] | 2239 | // AddedComplexity is needed because the explicit SETEQ/SETGT CondCode doesn't |
| 2240 | // increase the pattern complexity the way an immediate would. |
| 2241 | let AddedComplexity = 2 in { |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 2242 | // FIXME: Is there a better scheduler class for VPCMP? |
| Craig Topper | 9471a7c | 2018-02-19 19:23:31 +0000 | [diff] [blame] | 2243 | defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm_c, |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 2244 | SchedWriteVecALU, avx512vl_i8_info, HasBWI, 1>, |
| Craig Topper | a33846a | 2017-10-22 06:18:23 +0000 | [diff] [blame] | 2245 | EVEX_CD8<8, CD8VF>, VEX_WIG; |
| Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 2246 | |
| Craig Topper | 9471a7c | 2018-02-19 19:23:31 +0000 | [diff] [blame] | 2247 | defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm_c, |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 2248 | SchedWriteVecALU, avx512vl_i16_info, HasBWI, 1>, |
| Craig Topper | a33846a | 2017-10-22 06:18:23 +0000 | [diff] [blame] | 2249 | EVEX_CD8<16, CD8VF>, VEX_WIG; |
| Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 2250 | |
| Craig Topper | 9471a7c | 2018-02-19 19:23:31 +0000 | [diff] [blame] | 2251 | defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm_c, |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 2252 | SchedWriteVecALU, avx512vl_i32_info, HasAVX512, 1>, |
| Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 2253 | EVEX_CD8<32, CD8VF>; |
| 2254 | |
| Craig Topper | 9471a7c | 2018-02-19 19:23:31 +0000 | [diff] [blame] | 2255 | defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm_c, |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 2256 | SchedWriteVecALU, avx512vl_i64_info, HasAVX512, 1>, |
| Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 2257 | T8PD, VEX_W, EVEX_CD8<64, CD8VF>; |
| 2258 | |
| 2259 | defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm, |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 2260 | SchedWriteVecALU, avx512vl_i8_info, HasBWI>, |
| Craig Topper | a33846a | 2017-10-22 06:18:23 +0000 | [diff] [blame] | 2261 | EVEX_CD8<8, CD8VF>, VEX_WIG; |
| Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 2262 | |
| 2263 | defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm, |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 2264 | SchedWriteVecALU, avx512vl_i16_info, HasBWI>, |
| Craig Topper | a33846a | 2017-10-22 06:18:23 +0000 | [diff] [blame] | 2265 | EVEX_CD8<16, CD8VF>, VEX_WIG; |
| Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 2266 | |
| Robert Khasanov | f70f798 | 2014-09-18 14:06:55 +0000 | [diff] [blame] | 2267 | defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm, |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 2268 | SchedWriteVecALU, avx512vl_i32_info, HasAVX512>, |
| Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 2269 | EVEX_CD8<32, CD8VF>; |
| 2270 | |
| Robert Khasanov | f70f798 | 2014-09-18 14:06:55 +0000 | [diff] [blame] | 2271 | defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm, |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 2272 | SchedWriteVecALU, avx512vl_i64_info, HasAVX512>, |
| Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 2273 | T8PD, VEX_W, EVEX_CD8<64, CD8VF>; |
| Craig Topper | c2696d5 | 2018-06-20 21:05:02 +0000 | [diff] [blame] | 2274 | } |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2275 | |
| Craig Topper | c2696d5 | 2018-06-20 21:05:02 +0000 | [diff] [blame] | 2276 | multiclass avx512_icmp_cc<bits<8> opc, string Suffix, PatFrag Frag, |
| 2277 | PatFrag CommFrag, X86FoldableSchedWrite sched, |
| 2278 | X86VectorVTInfo _, string Name> { |
| Craig Topper | 149e6bd | 2016-09-09 01:36:10 +0000 | [diff] [blame] | 2279 | let isCommutable = 1 in |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2280 | def rri : AVX512AIi8<opc, MRMSrcReg, |
| Craig Topper | 7d3c6d3 | 2015-01-28 10:09:56 +0000 | [diff] [blame] | 2281 | (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc), |
| Adam Nemet | 1efcb90 | 2014-07-01 18:03:43 +0000 | [diff] [blame] | 2282 | !strconcat("vpcmp${cc}", Suffix, |
| 2283 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| Craig Topper | c2696d5 | 2018-06-20 21:05:02 +0000 | [diff] [blame] | 2284 | [(set _.KRC:$dst, (_.KVT (Frag:$cc (_.VT _.RC:$src1), |
| 2285 | (_.VT _.RC:$src2), |
| 2286 | cond)))]>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 2287 | EVEX_4V, Sched<[sched]>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2288 | def rmi : AVX512AIi8<opc, MRMSrcMem, |
| Craig Topper | 7d3c6d3 | 2015-01-28 10:09:56 +0000 | [diff] [blame] | 2289 | (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc), |
| Adam Nemet | 1efcb90 | 2014-07-01 18:03:43 +0000 | [diff] [blame] | 2290 | !strconcat("vpcmp${cc}", Suffix, |
| 2291 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| Craig Topper | c2696d5 | 2018-06-20 21:05:02 +0000 | [diff] [blame] | 2292 | [(set _.KRC:$dst, (_.KVT |
| 2293 | (Frag:$cc |
| 2294 | (_.VT _.RC:$src1), |
| 2295 | (_.VT (bitconvert (_.LdFrag addr:$src2))), |
| 2296 | cond)))]>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 2297 | EVEX_4V, Sched<[sched.Folded, ReadAfterLd]>; |
| Craig Topper | 8b87676 | 2017-06-13 07:13:50 +0000 | [diff] [blame] | 2298 | let isCommutable = 1 in |
| Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2299 | def rrik : AVX512AIi8<opc, MRMSrcReg, |
| 2300 | (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2, |
| Craig Topper | 7d3c6d3 | 2015-01-28 10:09:56 +0000 | [diff] [blame] | 2301 | AVX512ICC:$cc), |
| Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2302 | !strconcat("vpcmp${cc}", Suffix, |
| 2303 | "\t{$src2, $src1, $dst {${mask}}|", |
| 2304 | "$dst {${mask}}, $src1, $src2}"), |
| 2305 | [(set _.KRC:$dst, (and _.KRCWM:$mask, |
| Craig Topper | c2696d5 | 2018-06-20 21:05:02 +0000 | [diff] [blame] | 2306 | (_.KVT (Frag:$cc (_.VT _.RC:$src1), |
| 2307 | (_.VT _.RC:$src2), |
| 2308 | cond))))]>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 2309 | EVEX_4V, EVEX_K, Sched<[sched]>; |
| Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2310 | def rmik : AVX512AIi8<opc, MRMSrcMem, |
| 2311 | (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2, |
| Craig Topper | 7d3c6d3 | 2015-01-28 10:09:56 +0000 | [diff] [blame] | 2312 | AVX512ICC:$cc), |
| Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2313 | !strconcat("vpcmp${cc}", Suffix, |
| 2314 | "\t{$src2, $src1, $dst {${mask}}|", |
| 2315 | "$dst {${mask}}, $src1, $src2}"), |
| 2316 | [(set _.KRC:$dst, (and _.KRCWM:$mask, |
| Craig Topper | c2696d5 | 2018-06-20 21:05:02 +0000 | [diff] [blame] | 2317 | (_.KVT |
| 2318 | (Frag:$cc |
| 2319 | (_.VT _.RC:$src1), |
| 2320 | (_.VT (bitconvert |
| 2321 | (_.LdFrag addr:$src2))), |
| 2322 | cond))))]>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 2323 | EVEX_4V, EVEX_K, Sched<[sched.Folded, ReadAfterLd]>; |
| Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2324 | |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2325 | // Accept explicit immediate argument form instead of comparison code. |
| Craig Topper | 0550ce7 | 2014-01-05 04:55:55 +0000 | [diff] [blame] | 2326 | let isAsmParserOnly = 1, hasSideEffects = 0 in { |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2327 | def rri_alt : AVX512AIi8<opc, MRMSrcReg, |
| Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 2328 | (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc), |
| Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2329 | !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|", |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 2330 | "$dst, $src1, $src2, $cc}"), []>, |
| Craig Topper | 29f22d7 | 2018-06-16 23:25:50 +0000 | [diff] [blame] | 2331 | EVEX_4V, Sched<[sched]>, NotMemoryFoldable; |
| Craig Topper | 9f4d485 | 2015-01-20 12:15:30 +0000 | [diff] [blame] | 2332 | let mayLoad = 1 in |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2333 | def rmi_alt : AVX512AIi8<opc, MRMSrcMem, |
| Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 2334 | (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc), |
| Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2335 | !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|", |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 2336 | "$dst, $src1, $src2, $cc}"), []>, |
| Craig Topper | 29f22d7 | 2018-06-16 23:25:50 +0000 | [diff] [blame] | 2337 | EVEX_4V, Sched<[sched.Folded, ReadAfterLd]>, NotMemoryFoldable; |
| Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2338 | def rrik_alt : AVX512AIi8<opc, MRMSrcReg, |
| 2339 | (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2, |
| Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 2340 | u8imm:$cc), |
| Adam Nemet | 16de248 | 2014-07-01 18:03:45 +0000 | [diff] [blame] | 2341 | !strconcat("vpcmp", Suffix, |
| Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2342 | "\t{$cc, $src2, $src1, $dst {${mask}}|", |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 2343 | "$dst {${mask}}, $src1, $src2, $cc}"), []>, |
| Craig Topper | 29f22d7 | 2018-06-16 23:25:50 +0000 | [diff] [blame] | 2344 | EVEX_4V, EVEX_K, Sched<[sched]>, NotMemoryFoldable; |
| Craig Topper | 9f4d485 | 2015-01-20 12:15:30 +0000 | [diff] [blame] | 2345 | let mayLoad = 1 in |
| Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2346 | def rmik_alt : AVX512AIi8<opc, MRMSrcMem, |
| 2347 | (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2, |
| Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 2348 | u8imm:$cc), |
| Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2349 | !strconcat("vpcmp", Suffix, |
| 2350 | "\t{$cc, $src2, $src1, $dst {${mask}}|", |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 2351 | "$dst {${mask}}, $src1, $src2, $cc}"), []>, |
| Craig Topper | 29f22d7 | 2018-06-16 23:25:50 +0000 | [diff] [blame] | 2352 | EVEX_4V, EVEX_K, Sched<[sched.Folded, ReadAfterLd]>, |
| 2353 | NotMemoryFoldable; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2354 | } |
| Craig Topper | a88306e | 2017-10-10 06:36:46 +0000 | [diff] [blame] | 2355 | |
| Craig Topper | c2696d5 | 2018-06-20 21:05:02 +0000 | [diff] [blame] | 2356 | def : Pat<(_.KVT (CommFrag:$cc (bitconvert (_.LdFrag addr:$src2)), |
| 2357 | (_.VT _.RC:$src1), cond)), |
| 2358 | (!cast<Instruction>(Name#_.ZSuffix#"rmi") |
| 2359 | _.RC:$src1, addr:$src2, (CommFrag.OperandTransform $cc))>; |
| Craig Topper | a88306e | 2017-10-10 06:36:46 +0000 | [diff] [blame] | 2360 | |
| Craig Topper | c2696d5 | 2018-06-20 21:05:02 +0000 | [diff] [blame] | 2361 | def : Pat<(and _.KRCWM:$mask, |
| 2362 | (_.KVT (CommFrag:$cc (bitconvert (_.LdFrag addr:$src2)), |
| 2363 | (_.VT _.RC:$src1), cond))), |
| 2364 | (!cast<Instruction>(Name#_.ZSuffix#"rmik") |
| 2365 | _.KRCWM:$mask, _.RC:$src1, addr:$src2, |
| 2366 | (CommFrag.OperandTransform $cc))>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2367 | } |
| 2368 | |
| Craig Topper | c2696d5 | 2018-06-20 21:05:02 +0000 | [diff] [blame] | 2369 | multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, PatFrag Frag, |
| 2370 | PatFrag CommFrag, X86FoldableSchedWrite sched, |
| 2371 | X86VectorVTInfo _, string Name> : |
| 2372 | avx512_icmp_cc<opc, Suffix, Frag, CommFrag, sched, _, Name> { |
| Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2373 | def rmib : AVX512AIi8<opc, MRMSrcMem, |
| 2374 | (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2, |
| Craig Topper | 7d3c6d3 | 2015-01-28 10:09:56 +0000 | [diff] [blame] | 2375 | AVX512ICC:$cc), |
| Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2376 | !strconcat("vpcmp${cc}", Suffix, |
| 2377 | "\t{${src2}", _.BroadcastStr, ", $src1, $dst|", |
| 2378 | "$dst, $src1, ${src2}", _.BroadcastStr, "}"), |
| Craig Topper | c2696d5 | 2018-06-20 21:05:02 +0000 | [diff] [blame] | 2379 | [(set _.KRC:$dst, (_.KVT (Frag:$cc |
| 2380 | (_.VT _.RC:$src1), |
| 2381 | (X86VBroadcast |
| 2382 | (_.ScalarLdFrag addr:$src2)), |
| 2383 | cond)))]>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 2384 | EVEX_4V, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>; |
| Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2385 | def rmibk : AVX512AIi8<opc, MRMSrcMem, |
| 2386 | (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, |
| Craig Topper | 7d3c6d3 | 2015-01-28 10:09:56 +0000 | [diff] [blame] | 2387 | _.ScalarMemOp:$src2, AVX512ICC:$cc), |
| Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2388 | !strconcat("vpcmp${cc}", Suffix, |
| 2389 | "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|", |
| 2390 | "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"), |
| 2391 | [(set _.KRC:$dst, (and _.KRCWM:$mask, |
| Craig Topper | c2696d5 | 2018-06-20 21:05:02 +0000 | [diff] [blame] | 2392 | (_.KVT (Frag:$cc |
| 2393 | (_.VT _.RC:$src1), |
| 2394 | (X86VBroadcast |
| 2395 | (_.ScalarLdFrag addr:$src2)), |
| 2396 | cond))))]>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 2397 | EVEX_4V, EVEX_K, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2398 | |
| Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2399 | // Accept explicit immediate argument form instead of comparison code. |
| Craig Topper | 9f4d485 | 2015-01-20 12:15:30 +0000 | [diff] [blame] | 2400 | let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in { |
| Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2401 | def rmib_alt : AVX512AIi8<opc, MRMSrcMem, |
| 2402 | (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2, |
| Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 2403 | u8imm:$cc), |
| Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2404 | !strconcat("vpcmp", Suffix, |
| 2405 | "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|", |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 2406 | "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"), []>, |
| Craig Topper | 29f22d7 | 2018-06-16 23:25:50 +0000 | [diff] [blame] | 2407 | EVEX_4V, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>, |
| 2408 | NotMemoryFoldable; |
| Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2409 | def rmibk_alt : AVX512AIi8<opc, MRMSrcMem, |
| 2410 | (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, |
| Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 2411 | _.ScalarMemOp:$src2, u8imm:$cc), |
| Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2412 | !strconcat("vpcmp", Suffix, |
| 2413 | "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|", |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 2414 | "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"), []>, |
| Craig Topper | 29f22d7 | 2018-06-16 23:25:50 +0000 | [diff] [blame] | 2415 | EVEX_4V, EVEX_K, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>, |
| 2416 | NotMemoryFoldable; |
| Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2417 | } |
| Craig Topper | a88306e | 2017-10-10 06:36:46 +0000 | [diff] [blame] | 2418 | |
| Craig Topper | c2696d5 | 2018-06-20 21:05:02 +0000 | [diff] [blame] | 2419 | def : Pat<(_.KVT (CommFrag:$cc (X86VBroadcast (_.ScalarLdFrag addr:$src2)), |
| 2420 | (_.VT _.RC:$src1), cond)), |
| 2421 | (!cast<Instruction>(Name#_.ZSuffix#"rmib") |
| 2422 | _.RC:$src1, addr:$src2, (CommFrag.OperandTransform $cc))>; |
| Craig Topper | a88306e | 2017-10-10 06:36:46 +0000 | [diff] [blame] | 2423 | |
| Craig Topper | c2696d5 | 2018-06-20 21:05:02 +0000 | [diff] [blame] | 2424 | def : Pat<(and _.KRCWM:$mask, |
| 2425 | (_.KVT (CommFrag:$cc (X86VBroadcast |
| 2426 | (_.ScalarLdFrag addr:$src2)), |
| 2427 | (_.VT _.RC:$src1), cond))), |
| 2428 | (!cast<Instruction>(Name#_.ZSuffix#"rmibk") |
| 2429 | _.KRCWM:$mask, _.RC:$src1, addr:$src2, |
| 2430 | (CommFrag.OperandTransform $cc))>; |
| Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2431 | } |
| 2432 | |
| Craig Topper | c2696d5 | 2018-06-20 21:05:02 +0000 | [diff] [blame] | 2433 | multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, PatFrag Frag, |
| 2434 | PatFrag CommFrag, X86SchedWriteWidths sched, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 2435 | AVX512VLVectorVTInfo VTInfo, Predicate prd> { |
| Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2436 | let Predicates = [prd] in |
| Craig Topper | c2696d5 | 2018-06-20 21:05:02 +0000 | [diff] [blame] | 2437 | defm Z : avx512_icmp_cc<opc, Suffix, Frag, CommFrag, sched.ZMM, |
| 2438 | VTInfo.info512, NAME>, EVEX_V512; |
| Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2439 | |
| 2440 | let Predicates = [prd, HasVLX] in { |
| Craig Topper | c2696d5 | 2018-06-20 21:05:02 +0000 | [diff] [blame] | 2441 | defm Z256 : avx512_icmp_cc<opc, Suffix, Frag, CommFrag, sched.YMM, |
| 2442 | VTInfo.info256, NAME>, EVEX_V256; |
| 2443 | defm Z128 : avx512_icmp_cc<opc, Suffix, Frag, CommFrag, sched.XMM, |
| 2444 | VTInfo.info128, NAME>, EVEX_V128; |
| Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2445 | } |
| 2446 | } |
| 2447 | |
| Craig Topper | c2696d5 | 2018-06-20 21:05:02 +0000 | [diff] [blame] | 2448 | multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, PatFrag Frag, |
| 2449 | PatFrag CommFrag, X86SchedWriteWidths sched, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 2450 | AVX512VLVectorVTInfo VTInfo, Predicate prd> { |
| Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2451 | let Predicates = [prd] in |
| Craig Topper | c2696d5 | 2018-06-20 21:05:02 +0000 | [diff] [blame] | 2452 | defm Z : avx512_icmp_cc_rmb<opc, Suffix, Frag, CommFrag, sched.ZMM, |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 2453 | VTInfo.info512, NAME>, EVEX_V512; |
| Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2454 | |
| 2455 | let Predicates = [prd, HasVLX] in { |
| Craig Topper | c2696d5 | 2018-06-20 21:05:02 +0000 | [diff] [blame] | 2456 | defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, Frag, CommFrag, sched.YMM, |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 2457 | VTInfo.info256, NAME>, EVEX_V256; |
| Craig Topper | c2696d5 | 2018-06-20 21:05:02 +0000 | [diff] [blame] | 2458 | defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, Frag, CommFrag, sched.XMM, |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 2459 | VTInfo.info128, NAME>, EVEX_V128; |
| Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2460 | } |
| 2461 | } |
| 2462 | |
| Craig Topper | c2696d5 | 2018-06-20 21:05:02 +0000 | [diff] [blame] | 2463 | def X86pcmpm_imm : SDNodeXForm<setcc, [{ |
| 2464 | ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get(); |
| 2465 | uint8_t SSECC = X86::getVPCMPImmForCond(CC); |
| 2466 | return getI8Imm(SSECC, SDLoc(N)); |
| 2467 | }]>; |
| Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2468 | |
| Craig Topper | c2696d5 | 2018-06-20 21:05:02 +0000 | [diff] [blame] | 2469 | // Swapped operand version of the above. |
| 2470 | def X86pcmpm_imm_commute : SDNodeXForm<setcc, [{ |
| 2471 | ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get(); |
| 2472 | uint8_t SSECC = X86::getVPCMPImmForCond(CC); |
| 2473 | SSECC = X86::getSwappedVPCMPImm(SSECC); |
| 2474 | return getI8Imm(SSECC, SDLoc(N)); |
| 2475 | }]>; |
| 2476 | |
| 2477 | def X86pcmpm : PatFrag<(ops node:$src1, node:$src2, node:$cc), |
| 2478 | (setcc node:$src1, node:$src2, node:$cc), [{ |
| 2479 | ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get(); |
| 2480 | return !ISD::isUnsignedIntSetCC(CC); |
| 2481 | }], X86pcmpm_imm>; |
| 2482 | |
| 2483 | // Same as above, but commutes immediate. Use for load folding. |
| 2484 | def X86pcmpm_commute : PatFrag<(ops node:$src1, node:$src2, node:$cc), |
| 2485 | (setcc node:$src1, node:$src2, node:$cc), [{ |
| 2486 | ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get(); |
| 2487 | return !ISD::isUnsignedIntSetCC(CC); |
| 2488 | }], X86pcmpm_imm_commute>; |
| 2489 | |
| 2490 | def X86pcmpum : PatFrag<(ops node:$src1, node:$src2, node:$cc), |
| 2491 | (setcc node:$src1, node:$src2, node:$cc), [{ |
| 2492 | ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get(); |
| 2493 | return ISD::isUnsignedIntSetCC(CC); |
| 2494 | }], X86pcmpm_imm>; |
| 2495 | |
| 2496 | // Same as above, but commutes immediate. Use for load folding. |
| 2497 | def X86pcmpum_commute : PatFrag<(ops node:$src1, node:$src2, node:$cc), |
| 2498 | (setcc node:$src1, node:$src2, node:$cc), [{ |
| 2499 | ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get(); |
| 2500 | return ISD::isUnsignedIntSetCC(CC); |
| 2501 | }], X86pcmpm_imm_commute>; |
| 2502 | |
| 2503 | // FIXME: Is there a better scheduler class for VPCMP/VPCMPU? |
| 2504 | defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86pcmpm, X86pcmpm_commute, |
| 2505 | SchedWriteVecALU, avx512vl_i8_info, HasBWI>, |
| 2506 | EVEX_CD8<8, CD8VF>; |
| 2507 | defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86pcmpum, X86pcmpum_commute, |
| 2508 | SchedWriteVecALU, avx512vl_i8_info, HasBWI>, |
| 2509 | EVEX_CD8<8, CD8VF>; |
| 2510 | |
| 2511 | defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86pcmpm, X86pcmpm_commute, |
| 2512 | SchedWriteVecALU, avx512vl_i16_info, HasBWI>, |
| Simon Pilgrim | aa91155 | 2017-12-05 12:14:36 +0000 | [diff] [blame] | 2513 | VEX_W, EVEX_CD8<16, CD8VF>; |
| Craig Topper | c2696d5 | 2018-06-20 21:05:02 +0000 | [diff] [blame] | 2514 | defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86pcmpum, X86pcmpum_commute, |
| 2515 | SchedWriteVecALU, avx512vl_i16_info, HasBWI>, |
| Simon Pilgrim | aa91155 | 2017-12-05 12:14:36 +0000 | [diff] [blame] | 2516 | VEX_W, EVEX_CD8<16, CD8VF>; |
| Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2517 | |
| Craig Topper | c2696d5 | 2018-06-20 21:05:02 +0000 | [diff] [blame] | 2518 | defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86pcmpm, X86pcmpm_commute, |
| 2519 | SchedWriteVecALU, avx512vl_i32_info, |
| 2520 | HasAVX512>, EVEX_CD8<32, CD8VF>; |
| 2521 | defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86pcmpum, X86pcmpum_commute, |
| 2522 | SchedWriteVecALU, avx512vl_i32_info, |
| 2523 | HasAVX512>, EVEX_CD8<32, CD8VF>; |
| Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2524 | |
| Craig Topper | c2696d5 | 2018-06-20 21:05:02 +0000 | [diff] [blame] | 2525 | defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86pcmpm, X86pcmpm_commute, |
| 2526 | SchedWriteVecALU, avx512vl_i64_info, |
| 2527 | HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>; |
| 2528 | defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86pcmpum, X86pcmpum_commute, |
| 2529 | SchedWriteVecALU, avx512vl_i64_info, |
| 2530 | HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2531 | |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 2532 | multiclass avx512_vcmp_common<X86FoldableSchedWrite sched, X86VectorVTInfo _, |
| 2533 | string Name> { |
| Elena Demikhovsky | 29792e9 | 2015-05-07 11:24:42 +0000 | [diff] [blame] | 2534 | defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _, |
| 2535 | (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc), |
| 2536 | "vcmp${cc}"#_.Suffix, |
| 2537 | "$src2, $src1", "$src1, $src2", |
| 2538 | (X86cmpm (_.VT _.RC:$src1), |
| 2539 | (_.VT _.RC:$src2), |
| Simon Pilgrim | 0e45634 | 2018-04-12 20:47:34 +0000 | [diff] [blame] | 2540 | imm:$cc), 1>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 2541 | Sched<[sched]>; |
| Elena Demikhovsky | 29792e9 | 2015-05-07 11:24:42 +0000 | [diff] [blame] | 2542 | |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 2543 | defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _, |
| 2544 | (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc), |
| 2545 | "vcmp${cc}"#_.Suffix, |
| 2546 | "$src2, $src1", "$src1, $src2", |
| 2547 | (X86cmpm (_.VT _.RC:$src1), |
| 2548 | (_.VT (bitconvert (_.LdFrag addr:$src2))), |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 2549 | imm:$cc)>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 2550 | Sched<[sched.Folded, ReadAfterLd]>; |
| Elena Demikhovsky | 29792e9 | 2015-05-07 11:24:42 +0000 | [diff] [blame] | 2551 | |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 2552 | defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _, |
| 2553 | (outs _.KRC:$dst), |
| 2554 | (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc), |
| 2555 | "vcmp${cc}"#_.Suffix, |
| 2556 | "${src2}"##_.BroadcastStr##", $src1", |
| 2557 | "$src1, ${src2}"##_.BroadcastStr, |
| 2558 | (X86cmpm (_.VT _.RC:$src1), |
| 2559 | (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))), |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 2560 | imm:$cc)>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 2561 | EVEX_B, Sched<[sched.Folded, ReadAfterLd]>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2562 | // Accept explicit immediate argument form instead of comparison code. |
| Craig Topper | 0550ce7 | 2014-01-05 04:55:55 +0000 | [diff] [blame] | 2563 | let isAsmParserOnly = 1, hasSideEffects = 0 in { |
| Elena Demikhovsky | 29792e9 | 2015-05-07 11:24:42 +0000 | [diff] [blame] | 2564 | defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _, |
| 2565 | (outs _.KRC:$dst), |
| 2566 | (ins _.RC:$src1, _.RC:$src2, u8imm:$cc), |
| 2567 | "vcmp"#_.Suffix, |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 2568 | "$cc, $src2, $src1", "$src1, $src2, $cc">, |
| Craig Topper | 29f22d7 | 2018-06-16 23:25:50 +0000 | [diff] [blame] | 2569 | Sched<[sched]>, NotMemoryFoldable; |
| Elena Demikhovsky | 29792e9 | 2015-05-07 11:24:42 +0000 | [diff] [blame] | 2570 | |
| 2571 | let mayLoad = 1 in { |
| 2572 | defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _, |
| 2573 | (outs _.KRC:$dst), |
| 2574 | (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc), |
| 2575 | "vcmp"#_.Suffix, |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 2576 | "$cc, $src2, $src1", "$src1, $src2, $cc">, |
| Craig Topper | 29f22d7 | 2018-06-16 23:25:50 +0000 | [diff] [blame] | 2577 | Sched<[sched.Folded, ReadAfterLd]>, |
| 2578 | NotMemoryFoldable; |
| Elena Demikhovsky | 29792e9 | 2015-05-07 11:24:42 +0000 | [diff] [blame] | 2579 | |
| 2580 | defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _, |
| 2581 | (outs _.KRC:$dst), |
| 2582 | (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc), |
| 2583 | "vcmp"#_.Suffix, |
| 2584 | "$cc, ${src2}"##_.BroadcastStr##", $src1", |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 2585 | "$src1, ${src2}"##_.BroadcastStr##", $cc">, |
| Craig Topper | 29f22d7 | 2018-06-16 23:25:50 +0000 | [diff] [blame] | 2586 | EVEX_B, Sched<[sched.Folded, ReadAfterLd]>, |
| 2587 | NotMemoryFoldable; |
| Elena Demikhovsky | 29792e9 | 2015-05-07 11:24:42 +0000 | [diff] [blame] | 2588 | } |
| Craig Topper | 6195698 | 2017-09-30 17:02:39 +0000 | [diff] [blame] | 2589 | } |
| 2590 | |
| 2591 | // Patterns for selecting with loads in other operand. |
| 2592 | def : Pat<(X86cmpm (_.LdFrag addr:$src2), (_.VT _.RC:$src1), |
| 2593 | CommutableCMPCC:$cc), |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 2594 | (!cast<Instruction>(Name#_.ZSuffix#"rmi") _.RC:$src1, addr:$src2, |
| Craig Topper | 6195698 | 2017-09-30 17:02:39 +0000 | [diff] [blame] | 2595 | imm:$cc)>; |
| 2596 | |
| 2597 | def : Pat<(and _.KRCWM:$mask, (X86cmpm (_.LdFrag addr:$src2), |
| 2598 | (_.VT _.RC:$src1), |
| 2599 | CommutableCMPCC:$cc)), |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 2600 | (!cast<Instruction>(Name#_.ZSuffix#"rmik") _.KRCWM:$mask, |
| Craig Topper | 6195698 | 2017-09-30 17:02:39 +0000 | [diff] [blame] | 2601 | _.RC:$src1, addr:$src2, |
| 2602 | imm:$cc)>; |
| 2603 | |
| 2604 | def : Pat<(X86cmpm (X86VBroadcast (_.ScalarLdFrag addr:$src2)), |
| 2605 | (_.VT _.RC:$src1), CommutableCMPCC:$cc), |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 2606 | (!cast<Instruction>(Name#_.ZSuffix#"rmbi") _.RC:$src1, addr:$src2, |
| Craig Topper | 6195698 | 2017-09-30 17:02:39 +0000 | [diff] [blame] | 2607 | imm:$cc)>; |
| 2608 | |
| 2609 | def : Pat<(and _.KRCWM:$mask, (X86cmpm (X86VBroadcast |
| 2610 | (_.ScalarLdFrag addr:$src2)), |
| 2611 | (_.VT _.RC:$src1), |
| 2612 | CommutableCMPCC:$cc)), |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 2613 | (!cast<Instruction>(Name#_.ZSuffix#"rmbik") _.KRCWM:$mask, |
| Craig Topper | 6195698 | 2017-09-30 17:02:39 +0000 | [diff] [blame] | 2614 | _.RC:$src1, addr:$src2, |
| 2615 | imm:$cc)>; |
| Elena Demikhovsky | 29792e9 | 2015-05-07 11:24:42 +0000 | [diff] [blame] | 2616 | } |
| 2617 | |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 2618 | multiclass avx512_vcmp_sae<X86FoldableSchedWrite sched, X86VectorVTInfo _> { |
| Elena Demikhovsky | 29792e9 | 2015-05-07 11:24:42 +0000 | [diff] [blame] | 2619 | // comparison code form (VCMP[EQ/LT/LE/...] |
| 2620 | defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _, |
| 2621 | (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc), |
| 2622 | "vcmp${cc}"#_.Suffix, |
| Craig Topper | bfe13ff | 2016-01-11 00:44:52 +0000 | [diff] [blame] | 2623 | "{sae}, $src2, $src1", "$src1, $src2, {sae}", |
| Elena Demikhovsky | 29792e9 | 2015-05-07 11:24:42 +0000 | [diff] [blame] | 2624 | (X86cmpmRnd (_.VT _.RC:$src1), |
| 2625 | (_.VT _.RC:$src2), |
| 2626 | imm:$cc, |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 2627 | (i32 FROUND_NO_EXC))>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 2628 | EVEX_B, Sched<[sched]>; |
| Elena Demikhovsky | 29792e9 | 2015-05-07 11:24:42 +0000 | [diff] [blame] | 2629 | |
| 2630 | let isAsmParserOnly = 1, hasSideEffects = 0 in { |
| 2631 | defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _, |
| 2632 | (outs _.KRC:$dst), |
| 2633 | (ins _.RC:$src1, _.RC:$src2, u8imm:$cc), |
| 2634 | "vcmp"#_.Suffix, |
| Craig Topper | bfe13ff | 2016-01-11 00:44:52 +0000 | [diff] [blame] | 2635 | "$cc, {sae}, $src2, $src1", |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 2636 | "$src1, $src2, {sae}, $cc">, |
| Craig Topper | 29f22d7 | 2018-06-16 23:25:50 +0000 | [diff] [blame] | 2637 | EVEX_B, Sched<[sched]>, NotMemoryFoldable; |
| Elena Demikhovsky | 29792e9 | 2015-05-07 11:24:42 +0000 | [diff] [blame] | 2638 | } |
| 2639 | } |
| 2640 | |
| Simon Pilgrim | c546f94 | 2018-05-01 16:50:16 +0000 | [diff] [blame] | 2641 | multiclass avx512_vcmp<X86SchedWriteWidths sched, AVX512VLVectorVTInfo _> { |
| Elena Demikhovsky | 29792e9 | 2015-05-07 11:24:42 +0000 | [diff] [blame] | 2642 | let Predicates = [HasAVX512] in { |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 2643 | defm Z : avx512_vcmp_common<sched.ZMM, _.info512, NAME>, |
| Simon Pilgrim | c546f94 | 2018-05-01 16:50:16 +0000 | [diff] [blame] | 2644 | avx512_vcmp_sae<sched.ZMM, _.info512>, EVEX_V512; |
| Elena Demikhovsky | 29792e9 | 2015-05-07 11:24:42 +0000 | [diff] [blame] | 2645 | |
| 2646 | } |
| 2647 | let Predicates = [HasAVX512,HasVLX] in { |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 2648 | defm Z128 : avx512_vcmp_common<sched.XMM, _.info128, NAME>, EVEX_V128; |
| 2649 | defm Z256 : avx512_vcmp_common<sched.YMM, _.info256, NAME>, EVEX_V256; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2650 | } |
| 2651 | } |
| 2652 | |
| Simon Pilgrim | c546f94 | 2018-05-01 16:50:16 +0000 | [diff] [blame] | 2653 | defm VCMPPD : avx512_vcmp<SchedWriteFCmp, avx512vl_f64_info>, |
| Elena Demikhovsky | 29792e9 | 2015-05-07 11:24:42 +0000 | [diff] [blame] | 2654 | AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W; |
| Simon Pilgrim | c546f94 | 2018-05-01 16:50:16 +0000 | [diff] [blame] | 2655 | defm VCMPPS : avx512_vcmp<SchedWriteFCmp, avx512vl_f32_info>, |
| Elena Demikhovsky | 29792e9 | 2015-05-07 11:24:42 +0000 | [diff] [blame] | 2656 | AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2657 | |
| Craig Topper | 6195698 | 2017-09-30 17:02:39 +0000 | [diff] [blame] | 2658 | // Patterns to select fp compares with load as first operand. |
| 2659 | let Predicates = [HasAVX512] in { |
| 2660 | def : Pat<(v1i1 (X86cmpms (loadf64 addr:$src2), FR64X:$src1, |
| 2661 | CommutableCMPCC:$cc)), |
| 2662 | (VCMPSDZrm FR64X:$src1, addr:$src2, imm:$cc)>; |
| 2663 | |
| 2664 | def : Pat<(v1i1 (X86cmpms (loadf32 addr:$src2), FR32X:$src1, |
| 2665 | CommutableCMPCC:$cc)), |
| 2666 | (VCMPSSZrm FR32X:$src1, addr:$src2, imm:$cc)>; |
| 2667 | } |
| 2668 | |
| Asaf Badouh | 572bbce | 2015-09-20 08:46:07 +0000 | [diff] [blame] | 2669 | // ---------------------------------------------------------------- |
| 2670 | // FPClass |
| Asaf Badouh | 696e8e0 | 2015-10-18 11:04:38 +0000 | [diff] [blame] | 2671 | //handle fpclass instruction mask = op(reg_scalar,imm) |
| 2672 | // op(mem_scalar,imm) |
| 2673 | multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 2674 | X86FoldableSchedWrite sched, X86VectorVTInfo _, |
| Simon Pilgrim | 54c6083 | 2017-12-01 16:51:48 +0000 | [diff] [blame] | 2675 | Predicate prd> { |
| Craig Topper | 4a63843 | 2017-11-11 06:57:44 +0000 | [diff] [blame] | 2676 | let Predicates = [prd], ExeDomain = _.ExeDomain in { |
| Craig Topper | 702097d | 2017-08-20 18:30:24 +0000 | [diff] [blame] | 2677 | def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst), |
| Asaf Badouh | 696e8e0 | 2015-10-18 11:04:38 +0000 | [diff] [blame] | 2678 | (ins _.RC:$src1, i32u8imm:$src2), |
| Craig Topper | 048e700 | 2016-01-08 06:09:20 +0000 | [diff] [blame] | 2679 | OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| Asaf Badouh | 696e8e0 | 2015-10-18 11:04:38 +0000 | [diff] [blame] | 2680 | [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1), |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 2681 | (i32 imm:$src2)))]>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 2682 | Sched<[sched]>; |
| Asaf Badouh | 696e8e0 | 2015-10-18 11:04:38 +0000 | [diff] [blame] | 2683 | def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst), |
| 2684 | (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2), |
| 2685 | OpcodeStr##_.Suffix# |
| Craig Topper | 048e700 | 2016-01-08 06:09:20 +0000 | [diff] [blame] | 2686 | "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}", |
| Craig Topper | ac799b0 | 2018-02-28 06:19:55 +0000 | [diff] [blame] | 2687 | [(set _.KRC:$dst,(and _.KRCWM:$mask, |
| Asaf Badouh | 696e8e0 | 2015-10-18 11:04:38 +0000 | [diff] [blame] | 2688 | (OpNode (_.VT _.RC:$src1), |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 2689 | (i32 imm:$src2))))]>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 2690 | EVEX_K, Sched<[sched]>; |
| Craig Topper | 63801df | 2017-02-19 21:44:35 +0000 | [diff] [blame] | 2691 | def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst), |
| Craig Topper | ca8abed | 2017-11-13 06:46:48 +0000 | [diff] [blame] | 2692 | (ins _.IntScalarMemOp:$src1, i32u8imm:$src2), |
| Craig Topper | 63801df | 2017-02-19 21:44:35 +0000 | [diff] [blame] | 2693 | OpcodeStr##_.Suffix## |
| 2694 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 2695 | [(set _.KRC:$dst, |
| Craig Topper | ca8abed | 2017-11-13 06:46:48 +0000 | [diff] [blame] | 2696 | (OpNode _.ScalarIntMemCPat:$src1, |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 2697 | (i32 imm:$src2)))]>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 2698 | Sched<[sched.Folded, ReadAfterLd]>; |
| Craig Topper | 63801df | 2017-02-19 21:44:35 +0000 | [diff] [blame] | 2699 | def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst), |
| Craig Topper | ca8abed | 2017-11-13 06:46:48 +0000 | [diff] [blame] | 2700 | (ins _.KRCWM:$mask, _.IntScalarMemOp:$src1, i32u8imm:$src2), |
| Craig Topper | 63801df | 2017-02-19 21:44:35 +0000 | [diff] [blame] | 2701 | OpcodeStr##_.Suffix## |
| 2702 | "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}", |
| Craig Topper | ac799b0 | 2018-02-28 06:19:55 +0000 | [diff] [blame] | 2703 | [(set _.KRC:$dst,(and _.KRCWM:$mask, |
| Craig Topper | ca8abed | 2017-11-13 06:46:48 +0000 | [diff] [blame] | 2704 | (OpNode _.ScalarIntMemCPat:$src1, |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 2705 | (i32 imm:$src2))))]>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 2706 | EVEX_K, Sched<[sched.Folded, ReadAfterLd]>; |
| Asaf Badouh | 696e8e0 | 2015-10-18 11:04:38 +0000 | [diff] [blame] | 2707 | } |
| 2708 | } |
| 2709 | |
| Asaf Badouh | 572bbce | 2015-09-20 08:46:07 +0000 | [diff] [blame] | 2710 | //handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm) |
| 2711 | // fpclass(reg_vec, mem_vec, imm) |
| 2712 | // fpclass(reg_vec, broadcast(eltVt), imm) |
| 2713 | multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 2714 | X86FoldableSchedWrite sched, X86VectorVTInfo _, |
| Simon Pilgrim | 54c6083 | 2017-12-01 16:51:48 +0000 | [diff] [blame] | 2715 | string mem, string broadcast>{ |
| Craig Topper | 4a63843 | 2017-11-11 06:57:44 +0000 | [diff] [blame] | 2716 | let ExeDomain = _.ExeDomain in { |
| Asaf Badouh | 572bbce | 2015-09-20 08:46:07 +0000 | [diff] [blame] | 2717 | def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst), |
| 2718 | (ins _.RC:$src1, i32u8imm:$src2), |
| Craig Topper | 048e700 | 2016-01-08 06:09:20 +0000 | [diff] [blame] | 2719 | OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| Asaf Badouh | 572bbce | 2015-09-20 08:46:07 +0000 | [diff] [blame] | 2720 | [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1), |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 2721 | (i32 imm:$src2)))]>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 2722 | Sched<[sched]>; |
| Asaf Badouh | 572bbce | 2015-09-20 08:46:07 +0000 | [diff] [blame] | 2723 | def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst), |
| 2724 | (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2), |
| 2725 | OpcodeStr##_.Suffix# |
| Craig Topper | 048e700 | 2016-01-08 06:09:20 +0000 | [diff] [blame] | 2726 | "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}", |
| Craig Topper | ac799b0 | 2018-02-28 06:19:55 +0000 | [diff] [blame] | 2727 | [(set _.KRC:$dst,(and _.KRCWM:$mask, |
| Asaf Badouh | 572bbce | 2015-09-20 08:46:07 +0000 | [diff] [blame] | 2728 | (OpNode (_.VT _.RC:$src1), |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 2729 | (i32 imm:$src2))))]>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 2730 | EVEX_K, Sched<[sched]>; |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 2731 | def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst), |
| 2732 | (ins _.MemOp:$src1, i32u8imm:$src2), |
| 2733 | OpcodeStr##_.Suffix##mem# |
| 2734 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 2735 | [(set _.KRC:$dst,(OpNode |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 2736 | (_.VT (bitconvert (_.LdFrag addr:$src1))), |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 2737 | (i32 imm:$src2)))]>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 2738 | Sched<[sched.Folded, ReadAfterLd]>; |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 2739 | def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst), |
| 2740 | (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2), |
| 2741 | OpcodeStr##_.Suffix##mem# |
| 2742 | "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}", |
| Craig Topper | ac799b0 | 2018-02-28 06:19:55 +0000 | [diff] [blame] | 2743 | [(set _.KRC:$dst, (and _.KRCWM:$mask, (OpNode |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 2744 | (_.VT (bitconvert (_.LdFrag addr:$src1))), |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 2745 | (i32 imm:$src2))))]>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 2746 | EVEX_K, Sched<[sched.Folded, ReadAfterLd]>; |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 2747 | def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst), |
| 2748 | (ins _.ScalarMemOp:$src1, i32u8imm:$src2), |
| 2749 | OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"## |
| 2750 | _.BroadcastStr##", $dst|$dst, ${src1}" |
| 2751 | ##_.BroadcastStr##", $src2}", |
| Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 2752 | [(set _.KRC:$dst,(OpNode |
| 2753 | (_.VT (X86VBroadcast |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 2754 | (_.ScalarLdFrag addr:$src1))), |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 2755 | (i32 imm:$src2)))]>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 2756 | EVEX_B, Sched<[sched.Folded, ReadAfterLd]>; |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 2757 | def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst), |
| 2758 | (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2), |
| 2759 | OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"## |
| 2760 | _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"## |
| 2761 | _.BroadcastStr##", $src2}", |
| Craig Topper | ac799b0 | 2018-02-28 06:19:55 +0000 | [diff] [blame] | 2762 | [(set _.KRC:$dst,(and _.KRCWM:$mask, (OpNode |
| Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 2763 | (_.VT (X86VBroadcast |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 2764 | (_.ScalarLdFrag addr:$src1))), |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 2765 | (i32 imm:$src2))))]>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 2766 | EVEX_B, EVEX_K, Sched<[sched.Folded, ReadAfterLd]>; |
| Craig Topper | 4a63843 | 2017-11-11 06:57:44 +0000 | [diff] [blame] | 2767 | } |
| Asaf Badouh | 572bbce | 2015-09-20 08:46:07 +0000 | [diff] [blame] | 2768 | } |
| 2769 | |
| Simon Pilgrim | 54c6083 | 2017-12-01 16:51:48 +0000 | [diff] [blame] | 2770 | multiclass avx512_vector_fpclass_all<string OpcodeStr, AVX512VLVectorVTInfo _, |
| 2771 | bits<8> opc, SDNode OpNode, |
| Simon Pilgrim | 1b7a80d | 2018-05-01 15:57:17 +0000 | [diff] [blame] | 2772 | X86SchedWriteWidths sched, Predicate prd, |
| Simon Pilgrim | 54c6083 | 2017-12-01 16:51:48 +0000 | [diff] [blame] | 2773 | string broadcast>{ |
| Asaf Badouh | 572bbce | 2015-09-20 08:46:07 +0000 | [diff] [blame] | 2774 | let Predicates = [prd] in { |
| Simon Pilgrim | 1b7a80d | 2018-05-01 15:57:17 +0000 | [diff] [blame] | 2775 | defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, sched.ZMM, |
| Simon Pilgrim | 54c6083 | 2017-12-01 16:51:48 +0000 | [diff] [blame] | 2776 | _.info512, "{z}", broadcast>, EVEX_V512; |
| Asaf Badouh | 572bbce | 2015-09-20 08:46:07 +0000 | [diff] [blame] | 2777 | } |
| 2778 | let Predicates = [prd, HasVLX] in { |
| Simon Pilgrim | 1b7a80d | 2018-05-01 15:57:17 +0000 | [diff] [blame] | 2779 | defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, sched.XMM, |
| Simon Pilgrim | 54c6083 | 2017-12-01 16:51:48 +0000 | [diff] [blame] | 2780 | _.info128, "{x}", broadcast>, EVEX_V128; |
| Simon Pilgrim | 1b7a80d | 2018-05-01 15:57:17 +0000 | [diff] [blame] | 2781 | defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, sched.YMM, |
| Simon Pilgrim | 54c6083 | 2017-12-01 16:51:48 +0000 | [diff] [blame] | 2782 | _.info256, "{y}", broadcast>, EVEX_V256; |
| Asaf Badouh | 572bbce | 2015-09-20 08:46:07 +0000 | [diff] [blame] | 2783 | } |
| 2784 | } |
| 2785 | |
| 2786 | multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec, |
| Simon Pilgrim | 1b7a80d | 2018-05-01 15:57:17 +0000 | [diff] [blame] | 2787 | bits<8> opcScalar, SDNode VecOpNode, |
| 2788 | SDNode ScalarOpNode, X86SchedWriteWidths sched, |
| 2789 | Predicate prd> { |
| Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 2790 | defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec, |
| Simon Pilgrim | 1b7a80d | 2018-05-01 15:57:17 +0000 | [diff] [blame] | 2791 | VecOpNode, sched, prd, "{l}">, |
| Simon Pilgrim | 54c6083 | 2017-12-01 16:51:48 +0000 | [diff] [blame] | 2792 | EVEX_CD8<32, CD8VF>; |
| Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 2793 | defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec, |
| Simon Pilgrim | 1b7a80d | 2018-05-01 15:57:17 +0000 | [diff] [blame] | 2794 | VecOpNode, sched, prd, "{q}">, |
| Simon Pilgrim | 54c6083 | 2017-12-01 16:51:48 +0000 | [diff] [blame] | 2795 | EVEX_CD8<64, CD8VF> , VEX_W; |
| Craig Topper | 19772c8 | 2018-06-24 06:29:50 +0000 | [diff] [blame] | 2796 | defm SSZ : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode, |
| 2797 | sched.Scl, f32x_info, prd>, |
| 2798 | EVEX_CD8<32, CD8VT1>; |
| 2799 | defm SDZ : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode, |
| 2800 | sched.Scl, f64x_info, prd>, |
| 2801 | EVEX_CD8<64, CD8VT1>, VEX_W; |
| Asaf Badouh | 572bbce | 2015-09-20 08:46:07 +0000 | [diff] [blame] | 2802 | } |
| 2803 | |
| Asaf Badouh | 696e8e0 | 2015-10-18 11:04:38 +0000 | [diff] [blame] | 2804 | defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass, |
| Simon Pilgrim | 1233e12 | 2018-05-07 20:52:53 +0000 | [diff] [blame] | 2805 | X86Vfpclasss, SchedWriteFCmp, HasDQI>, |
| Simon Pilgrim | 1b7a80d | 2018-05-01 15:57:17 +0000 | [diff] [blame] | 2806 | AVX512AIi8Base, EVEX; |
| Asaf Badouh | 572bbce | 2015-09-20 08:46:07 +0000 | [diff] [blame] | 2807 | |
| Elena Demikhovsky | 29792e9 | 2015-05-07 11:24:42 +0000 | [diff] [blame] | 2808 | //----------------------------------------------------------------- |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2809 | // Mask register copy, including |
| 2810 | // - copy between mask registers |
| 2811 | // - load/store mask registers |
| 2812 | // - copy from GPR to mask register and vice versa |
| 2813 | // |
| 2814 | multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk, |
| 2815 | string OpcodeStr, RegisterClass KRC, |
| Elena Demikhovsky | ba84672 | 2015-02-17 09:20:12 +0000 | [diff] [blame] | 2816 | ValueType vvt, X86MemOperand x86memop> { |
| Petar Jovanovic | c051000 | 2018-05-23 15:28:28 +0000 | [diff] [blame] | 2817 | let isMoveReg = 1, hasSideEffects = 0, SchedRW = [WriteMove] in |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 2818 | def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src), |
| Simon Pilgrim | 577ae24 | 2018-04-12 19:25:07 +0000 | [diff] [blame] | 2819 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>, |
| 2820 | Sched<[WriteMove]>; |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 2821 | def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src), |
| 2822 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
| Simon Pilgrim | 577ae24 | 2018-04-12 19:25:07 +0000 | [diff] [blame] | 2823 | [(set KRC:$dst, (vvt (load addr:$src)))]>, |
| Simon Pilgrim | 07e1337 | 2018-02-12 16:59:04 +0000 | [diff] [blame] | 2824 | Sched<[WriteLoad]>; |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 2825 | def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src), |
| 2826 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
| Simon Pilgrim | 577ae24 | 2018-04-12 19:25:07 +0000 | [diff] [blame] | 2827 | [(store KRC:$src, addr:$dst)]>, |
| Simon Pilgrim | 07e1337 | 2018-02-12 16:59:04 +0000 | [diff] [blame] | 2828 | Sched<[WriteStore]>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2829 | } |
| 2830 | |
| 2831 | multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk, |
| 2832 | string OpcodeStr, |
| 2833 | RegisterClass KRC, RegisterClass GRC> { |
| Elena Demikhovsky | f404e05 | 2014-01-05 14:21:07 +0000 | [diff] [blame] | 2834 | let hasSideEffects = 0 in { |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2835 | def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src), |
| Simon Pilgrim | 577ae24 | 2018-04-12 19:25:07 +0000 | [diff] [blame] | 2836 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>, |
| 2837 | Sched<[WriteMove]>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2838 | def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src), |
| Simon Pilgrim | 577ae24 | 2018-04-12 19:25:07 +0000 | [diff] [blame] | 2839 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>, |
| 2840 | Sched<[WriteMove]>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2841 | } |
| 2842 | } |
| 2843 | |
| Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2844 | let Predicates = [HasDQI] in |
| Elena Demikhovsky | ba84672 | 2015-02-17 09:20:12 +0000 | [diff] [blame] | 2845 | defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>, |
| Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2846 | avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>, |
| 2847 | VEX, PD; |
| 2848 | |
| 2849 | let Predicates = [HasAVX512] in |
| Elena Demikhovsky | ba84672 | 2015-02-17 09:20:12 +0000 | [diff] [blame] | 2850 | defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>, |
| Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2851 | avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>, |
| Craig Topper | 5ccb617 | 2014-02-18 00:21:49 +0000 | [diff] [blame] | 2852 | VEX, PS; |
| Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2853 | |
| 2854 | let Predicates = [HasBWI] in { |
| Elena Demikhovsky | ba84672 | 2015-02-17 09:20:12 +0000 | [diff] [blame] | 2855 | defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>, |
| 2856 | VEX, PD, VEX_W; |
| Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2857 | defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>, |
| 2858 | VEX, XD; |
| Elena Demikhovsky | ba84672 | 2015-02-17 09:20:12 +0000 | [diff] [blame] | 2859 | defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>, |
| 2860 | VEX, PS, VEX_W; |
| Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2861 | defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>, |
| 2862 | VEX, XD, VEX_W; |
| 2863 | } |
| 2864 | |
| 2865 | // GR from/to mask register |
| Elena Demikhovsky | dca03be | 2016-08-07 13:05:58 +0000 | [diff] [blame] | 2866 | def : Pat<(v16i1 (bitconvert (i16 GR16:$src))), |
| Craig Topper | 058f2f6 | 2017-03-28 16:35:29 +0000 | [diff] [blame] | 2867 | (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR16:$src, sub_16bit)), VK16)>; |
| Elena Demikhovsky | dca03be | 2016-08-07 13:05:58 +0000 | [diff] [blame] | 2868 | def : Pat<(i16 (bitconvert (v16i1 VK16:$src))), |
| Craig Topper | 058f2f6 | 2017-03-28 16:35:29 +0000 | [diff] [blame] | 2869 | (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK16:$src, GR32)), sub_16bit)>; |
| Elena Demikhovsky | dca03be | 2016-08-07 13:05:58 +0000 | [diff] [blame] | 2870 | |
| 2871 | def : Pat<(v8i1 (bitconvert (i8 GR8:$src))), |
| Craig Topper | 058f2f6 | 2017-03-28 16:35:29 +0000 | [diff] [blame] | 2872 | (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR8:$src, sub_8bit)), VK8)>; |
| Elena Demikhovsky | dca03be | 2016-08-07 13:05:58 +0000 | [diff] [blame] | 2873 | def : Pat<(i8 (bitconvert (v8i1 VK8:$src))), |
| Craig Topper | 058f2f6 | 2017-03-28 16:35:29 +0000 | [diff] [blame] | 2874 | (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK8:$src, GR32)), sub_8bit)>; |
| Elena Demikhovsky | dca03be | 2016-08-07 13:05:58 +0000 | [diff] [blame] | 2875 | |
| 2876 | def : Pat<(i32 (zext (i16 (bitconvert (v16i1 VK16:$src))))), |
| Igor Breger | a2f8ca9 | 2016-09-05 08:26:51 +0000 | [diff] [blame] | 2877 | (KMOVWrk VK16:$src)>; |
| Elena Demikhovsky | dca03be | 2016-08-07 13:05:58 +0000 | [diff] [blame] | 2878 | def : Pat<(i32 (anyext (i16 (bitconvert (v16i1 VK16:$src))))), |
| Craig Topper | 058f2f6 | 2017-03-28 16:35:29 +0000 | [diff] [blame] | 2879 | (COPY_TO_REGCLASS VK16:$src, GR32)>; |
| Elena Demikhovsky | dca03be | 2016-08-07 13:05:58 +0000 | [diff] [blame] | 2880 | |
| 2881 | def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))), |
| Igor Breger | a2f8ca9 | 2016-09-05 08:26:51 +0000 | [diff] [blame] | 2882 | (KMOVBrk VK8:$src)>, Requires<[HasDQI]>; |
| Elena Demikhovsky | dca03be | 2016-08-07 13:05:58 +0000 | [diff] [blame] | 2883 | def : Pat<(i32 (anyext (i8 (bitconvert (v8i1 VK8:$src))))), |
| Craig Topper | 058f2f6 | 2017-03-28 16:35:29 +0000 | [diff] [blame] | 2884 | (COPY_TO_REGCLASS VK8:$src, GR32)>; |
| Elena Demikhovsky | dca03be | 2016-08-07 13:05:58 +0000 | [diff] [blame] | 2885 | |
| 2886 | def : Pat<(v32i1 (bitconvert (i32 GR32:$src))), |
| 2887 | (COPY_TO_REGCLASS GR32:$src, VK32)>; |
| 2888 | def : Pat<(i32 (bitconvert (v32i1 VK32:$src))), |
| 2889 | (COPY_TO_REGCLASS VK32:$src, GR32)>; |
| 2890 | def : Pat<(v64i1 (bitconvert (i64 GR64:$src))), |
| 2891 | (COPY_TO_REGCLASS GR64:$src, VK64)>; |
| 2892 | def : Pat<(i64 (bitconvert (v64i1 VK64:$src))), |
| 2893 | (COPY_TO_REGCLASS VK64:$src, GR64)>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2894 | |
| Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2895 | // Load/store kreg |
| 2896 | let Predicates = [HasDQI] in { |
| Igor Breger | d6c187b | 2016-01-27 08:43:25 +0000 | [diff] [blame] | 2897 | def : Pat<(store VK1:$src, addr:$dst), |
| 2898 | (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK8))>; |
| Elena Demikhovsky | 5e426f7 | 2016-04-03 08:41:12 +0000 | [diff] [blame] | 2899 | |
| Craig Topper | be31585 | 2018-03-04 01:48:00 +0000 | [diff] [blame] | 2900 | def : Pat<(v1i1 (load addr:$src)), |
| 2901 | (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK1)>; |
| Elena Demikhovsky | 5e426f7 | 2016-04-03 08:41:12 +0000 | [diff] [blame] | 2902 | def : Pat<(v2i1 (load addr:$src)), |
| 2903 | (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK2)>; |
| 2904 | def : Pat<(v4i1 (load addr:$src)), |
| 2905 | (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK4)>; |
| Elena Demikhovsky | ba84672 | 2015-02-17 09:20:12 +0000 | [diff] [blame] | 2906 | } |
| Elena Demikhovsky | 5e426f7 | 2016-04-03 08:41:12 +0000 | [diff] [blame] | 2907 | |
| Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2908 | let Predicates = [HasAVX512] in { |
| Craig Topper | 876ec0b | 2017-12-31 07:38:41 +0000 | [diff] [blame] | 2909 | def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))), |
| 2910 | (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK8)>; |
| Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2911 | } |
| Elena Demikhovsky | c5f6726 | 2013-12-17 08:33:15 +0000 | [diff] [blame] | 2912 | |
| Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2913 | let Predicates = [HasAVX512] in { |
| Guy Blank | 548e22a | 2017-05-19 12:35:15 +0000 | [diff] [blame] | 2914 | multiclass operation_gpr_mask_copy_lowering<RegisterClass maskRC, ValueType maskVT> { |
| 2915 | def : Pat<(maskVT (scalar_to_vector GR32:$src)), |
| 2916 | (COPY_TO_REGCLASS GR32:$src, maskRC)>; |
| Elena Demikhovsky | 6e9b160 | 2016-07-31 06:48:01 +0000 | [diff] [blame] | 2917 | |
| Guy Blank | 548e22a | 2017-05-19 12:35:15 +0000 | [diff] [blame] | 2918 | def : Pat<(maskVT (scalar_to_vector GR8:$src)), |
| 2919 | (COPY_TO_REGCLASS (INSERT_SUBREG (i32 (IMPLICIT_DEF)), GR8:$src, sub_8bit), maskRC)>; |
| Guy Blank | 548e22a | 2017-05-19 12:35:15 +0000 | [diff] [blame] | 2920 | } |
| Elena Demikhovsky | 6e9b160 | 2016-07-31 06:48:01 +0000 | [diff] [blame] | 2921 | |
| Guy Blank | 548e22a | 2017-05-19 12:35:15 +0000 | [diff] [blame] | 2922 | defm : operation_gpr_mask_copy_lowering<VK1, v1i1>; |
| 2923 | defm : operation_gpr_mask_copy_lowering<VK2, v2i1>; |
| 2924 | defm : operation_gpr_mask_copy_lowering<VK4, v4i1>; |
| 2925 | defm : operation_gpr_mask_copy_lowering<VK8, v8i1>; |
| 2926 | defm : operation_gpr_mask_copy_lowering<VK16, v16i1>; |
| 2927 | defm : operation_gpr_mask_copy_lowering<VK32, v32i1>; |
| 2928 | defm : operation_gpr_mask_copy_lowering<VK64, v64i1>; |
| Elena Demikhovsky | b906df9 | 2016-09-13 07:57:00 +0000 | [diff] [blame] | 2929 | |
| Craig Topper | 26a701f | 2018-01-23 05:36:53 +0000 | [diff] [blame] | 2930 | def : Pat<(insert_subvector (v16i1 immAllZerosV), |
| 2931 | (v1i1 (scalar_to_vector GR8:$src)), (iPTR 0)), |
| Guy Blank | 548e22a | 2017-05-19 12:35:15 +0000 | [diff] [blame] | 2932 | (COPY_TO_REGCLASS |
| Craig Topper | 26a701f | 2018-01-23 05:36:53 +0000 | [diff] [blame] | 2933 | (KMOVWkr (AND32ri8 |
| 2934 | (INSERT_SUBREG (i32 (IMPLICIT_DEF)), GR8:$src, sub_8bit), |
| 2935 | (i32 1))), VK16)>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2936 | } |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2937 | |
| 2938 | // Mask unary operation |
| 2939 | // - KNOT |
| 2940 | multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr, |
| Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2941 | RegisterClass KRC, SDPatternOperator OpNode, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 2942 | X86FoldableSchedWrite sched, Predicate prd> { |
| Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2943 | let Predicates = [prd] in |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2944 | def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src), |
| Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 2945 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 2946 | [(set KRC:$dst, (OpNode KRC:$src))]>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 2947 | Sched<[sched]>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2948 | } |
| 2949 | |
| Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2950 | multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 2951 | SDPatternOperator OpNode, |
| 2952 | X86FoldableSchedWrite sched> { |
| Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2953 | defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 2954 | sched, HasDQI>, VEX, PD; |
| Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2955 | defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 2956 | sched, HasAVX512>, VEX, PS; |
| Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2957 | defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 2958 | sched, HasBWI>, VEX, PD, VEX_W; |
| Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2959 | defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 2960 | sched, HasBWI>, VEX, PS, VEX_W; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2961 | } |
| 2962 | |
| Simon Pilgrim | 6f710a6 | 2018-05-01 12:15:29 +0000 | [diff] [blame] | 2963 | // TODO - do we need a X86SchedWriteWidths::KMASK type? |
| 2964 | defm KNOT : avx512_mask_unop_all<0x44, "knot", vnot, SchedWriteVecLogic.XMM>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2965 | |
| Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2966 | // KNL does not support KMOVB, 8-bit mask is promoted to 16-bit |
| Craig Topper | 7b9cc14 | 2016-11-03 06:04:28 +0000 | [diff] [blame] | 2967 | let Predicates = [HasAVX512, NoDQI] in |
| 2968 | def : Pat<(vnot VK8:$src), |
| 2969 | (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>; |
| 2970 | |
| 2971 | def : Pat<(vnot VK4:$src), |
| 2972 | (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src, VK16)), VK4)>; |
| 2973 | def : Pat<(vnot VK2:$src), |
| 2974 | (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src, VK16)), VK2)>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2975 | |
| 2976 | // Mask binary operation |
| Elena Demikhovsky | e382c3f | 2013-12-10 13:53:10 +0000 | [diff] [blame] | 2977 | // - KAND, KANDN, KOR, KXNOR, KXOR |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2978 | multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr, |
| Robert Khasanov | 595683d | 2014-07-28 13:46:45 +0000 | [diff] [blame] | 2979 | RegisterClass KRC, SDPatternOperator OpNode, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 2980 | X86FoldableSchedWrite sched, Predicate prd, |
| 2981 | bit IsCommutable> { |
| Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 2982 | let Predicates = [prd], isCommutable = IsCommutable in |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2983 | def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2), |
| 2984 | !strconcat(OpcodeStr, |
| Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 2985 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 2986 | [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 2987 | Sched<[sched]>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2988 | } |
| 2989 | |
| Robert Khasanov | 595683d | 2014-07-28 13:46:45 +0000 | [diff] [blame] | 2990 | multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 2991 | SDPatternOperator OpNode, |
| 2992 | X86FoldableSchedWrite sched, bit IsCommutable, |
| 2993 | Predicate prdW = HasAVX512> { |
| Robert Khasanov | 595683d | 2014-07-28 13:46:45 +0000 | [diff] [blame] | 2994 | defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 2995 | sched, HasDQI, IsCommutable>, VEX_4V, VEX_L, PD; |
| Robert Khasanov | 595683d | 2014-07-28 13:46:45 +0000 | [diff] [blame] | 2996 | defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 2997 | sched, prdW, IsCommutable>, VEX_4V, VEX_L, PS; |
| Robert Khasanov | 595683d | 2014-07-28 13:46:45 +0000 | [diff] [blame] | 2998 | defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 2999 | sched, HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD; |
| Robert Khasanov | 595683d | 2014-07-28 13:46:45 +0000 | [diff] [blame] | 3000 | defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 3001 | sched, HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3002 | } |
| 3003 | |
| 3004 | def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>; |
| 3005 | def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>; |
| Craig Topper | 7b9cc14 | 2016-11-03 06:04:28 +0000 | [diff] [blame] | 3006 | // These nodes use 'vnot' instead of 'not' to support vectors. |
| 3007 | def vandn : PatFrag<(ops node:$i0, node:$i1), (and (vnot node:$i0), node:$i1)>; |
| 3008 | def vxnor : PatFrag<(ops node:$i0, node:$i1), (vnot (xor node:$i0, node:$i1))>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3009 | |
| Simon Pilgrim | 6f710a6 | 2018-05-01 12:15:29 +0000 | [diff] [blame] | 3010 | // TODO - do we need a X86SchedWriteWidths::KMASK type? |
| 3011 | defm KAND : avx512_mask_binop_all<0x41, "kand", and, SchedWriteVecLogic.XMM, 1>; |
| 3012 | defm KOR : avx512_mask_binop_all<0x45, "kor", or, SchedWriteVecLogic.XMM, 1>; |
| 3013 | defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", vxnor, SchedWriteVecLogic.XMM, 1>; |
| 3014 | defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, SchedWriteVecLogic.XMM, 1>; |
| 3015 | defm KANDN : avx512_mask_binop_all<0x42, "kandn", vandn, SchedWriteVecLogic.XMM, 0>; |
| 3016 | defm KADD : avx512_mask_binop_all<0x4A, "kadd", X86kadd, SchedWriteVecLogic.XMM, 1, HasDQI>; |
| Elena Demikhovsky | b64d7e8 | 2013-12-25 10:06:40 +0000 | [diff] [blame] | 3017 | |
| Craig Topper | 7b9cc14 | 2016-11-03 06:04:28 +0000 | [diff] [blame] | 3018 | multiclass avx512_binop_pat<SDPatternOperator VOpNode, SDPatternOperator OpNode, |
| 3019 | Instruction Inst> { |
| Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 3020 | // With AVX512F, 8-bit mask is promoted to 16-bit mask, |
| 3021 | // for the DQI set, this type is legal and KxxxB instruction is used |
| 3022 | let Predicates = [NoDQI] in |
| Craig Topper | 7b9cc14 | 2016-11-03 06:04:28 +0000 | [diff] [blame] | 3023 | def : Pat<(VOpNode VK8:$src1, VK8:$src2), |
| Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 3024 | (COPY_TO_REGCLASS |
| 3025 | (Inst (COPY_TO_REGCLASS VK8:$src1, VK16), |
| 3026 | (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>; |
| 3027 | |
| 3028 | // All types smaller than 8 bits require conversion anyway |
| 3029 | def : Pat<(OpNode VK1:$src1, VK1:$src2), |
| 3030 | (COPY_TO_REGCLASS (Inst |
| 3031 | (COPY_TO_REGCLASS VK1:$src1, VK16), |
| 3032 | (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>; |
| Craig Topper | 7b9cc14 | 2016-11-03 06:04:28 +0000 | [diff] [blame] | 3033 | def : Pat<(VOpNode VK2:$src1, VK2:$src2), |
| Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 3034 | (COPY_TO_REGCLASS (Inst |
| 3035 | (COPY_TO_REGCLASS VK2:$src1, VK16), |
| 3036 | (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>; |
| Craig Topper | 7b9cc14 | 2016-11-03 06:04:28 +0000 | [diff] [blame] | 3037 | def : Pat<(VOpNode VK4:$src1, VK4:$src2), |
| Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 3038 | (COPY_TO_REGCLASS (Inst |
| 3039 | (COPY_TO_REGCLASS VK4:$src1, VK16), |
| 3040 | (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3041 | } |
| 3042 | |
| Craig Topper | 7b9cc14 | 2016-11-03 06:04:28 +0000 | [diff] [blame] | 3043 | defm : avx512_binop_pat<and, and, KANDWrr>; |
| 3044 | defm : avx512_binop_pat<vandn, andn, KANDNWrr>; |
| 3045 | defm : avx512_binop_pat<or, or, KORWrr>; |
| 3046 | defm : avx512_binop_pat<vxnor, xnor, KXNORWrr>; |
| 3047 | defm : avx512_binop_pat<xor, xor, KXORWrr>; |
| Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 3048 | |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3049 | // Mask unpacking |
| Igor Breger | a54a1a8 | 2015-09-08 13:10:00 +0000 | [diff] [blame] | 3050 | multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 3051 | RegisterClass KRCSrc, X86FoldableSchedWrite sched, |
| 3052 | Predicate prd> { |
| Igor Breger | a54a1a8 | 2015-09-08 13:10:00 +0000 | [diff] [blame] | 3053 | let Predicates = [prd] in { |
| Craig Topper | ad2ce36 | 2016-01-05 07:44:08 +0000 | [diff] [blame] | 3054 | let hasSideEffects = 0 in |
| Igor Breger | a54a1a8 | 2015-09-08 13:10:00 +0000 | [diff] [blame] | 3055 | def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst), |
| 3056 | (ins KRC:$src1, KRC:$src2), |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 3057 | "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 3058 | VEX_4V, VEX_L, Sched<[sched]>; |
| Igor Breger | a54a1a8 | 2015-09-08 13:10:00 +0000 | [diff] [blame] | 3059 | |
| 3060 | def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)), |
| 3061 | (!cast<Instruction>(NAME##rr) |
| 3062 | (COPY_TO_REGCLASS KRCSrc:$src2, KRC), |
| 3063 | (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>; |
| 3064 | } |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3065 | } |
| 3066 | |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 3067 | defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, WriteShuffle, HasAVX512>, PD; |
| 3068 | defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, WriteShuffle, HasBWI>, PS; |
| 3069 | defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, WriteShuffle, HasBWI>, PS, VEX_W; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3070 | |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3071 | // Mask bit testing |
| 3072 | multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 3073 | SDNode OpNode, X86FoldableSchedWrite sched, |
| 3074 | Predicate prd> { |
| Igor Breger | 5ea0a681 | 2015-08-31 13:30:19 +0000 | [diff] [blame] | 3075 | let Predicates = [prd], Defs = [EFLAGS] in |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3076 | def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2), |
| Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 3077 | !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"), |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 3078 | [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 3079 | Sched<[sched]>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3080 | } |
| 3081 | |
| Igor Breger | 5ea0a681 | 2015-08-31 13:30:19 +0000 | [diff] [blame] | 3082 | multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 3083 | X86FoldableSchedWrite sched, |
| 3084 | Predicate prdW = HasAVX512> { |
| 3085 | defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, sched, HasDQI>, |
| Igor Breger | 5ea0a681 | 2015-08-31 13:30:19 +0000 | [diff] [blame] | 3086 | VEX, PD; |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 3087 | defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, sched, prdW>, |
| Igor Breger | 5ea0a681 | 2015-08-31 13:30:19 +0000 | [diff] [blame] | 3088 | VEX, PS; |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 3089 | defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, sched, HasBWI>, |
| Igor Breger | 5ea0a681 | 2015-08-31 13:30:19 +0000 | [diff] [blame] | 3090 | VEX, PS, VEX_W; |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 3091 | defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, sched, HasBWI>, |
| Igor Breger | 5ea0a681 | 2015-08-31 13:30:19 +0000 | [diff] [blame] | 3092 | VEX, PD, VEX_W; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3093 | } |
| 3094 | |
| Simon Pilgrim | 6f710a6 | 2018-05-01 12:15:29 +0000 | [diff] [blame] | 3095 | // TODO - do we need a X86SchedWriteWidths::KMASK type? |
| 3096 | defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest, SchedWriteVecLogic.XMM>; |
| 3097 | defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, SchedWriteVecLogic.XMM, HasDQI>; |
| Elena Demikhovsky | 47fc44e | 2013-12-16 13:52:35 +0000 | [diff] [blame] | 3098 | |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3099 | // Mask shift |
| 3100 | multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 3101 | SDNode OpNode, X86FoldableSchedWrite sched> { |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3102 | let Predicates = [HasAVX512] in |
| Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 3103 | def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm), |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3104 | !strconcat(OpcodeStr, |
| Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 3105 | "\t{$imm, $src, $dst|$dst, $src, $imm}"), |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 3106 | [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 3107 | Sched<[sched]>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3108 | } |
| 3109 | |
| 3110 | multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 3111 | SDNode OpNode, X86FoldableSchedWrite sched> { |
| Simon Pilgrim | 9afbe77 | 2017-12-06 19:36:00 +0000 | [diff] [blame] | 3112 | defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 3113 | sched>, VEX, TAPD, VEX_W; |
| Elena Demikhovsky | 1a603b3 | 2015-01-25 12:47:15 +0000 | [diff] [blame] | 3114 | let Predicates = [HasDQI] in |
| Simon Pilgrim | 9afbe77 | 2017-12-06 19:36:00 +0000 | [diff] [blame] | 3115 | defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 3116 | sched>, VEX, TAPD; |
| Elena Demikhovsky | 1a603b3 | 2015-01-25 12:47:15 +0000 | [diff] [blame] | 3117 | let Predicates = [HasBWI] in { |
| Simon Pilgrim | 9afbe77 | 2017-12-06 19:36:00 +0000 | [diff] [blame] | 3118 | defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 3119 | sched>, VEX, TAPD, VEX_W; |
| Simon Pilgrim | 9afbe77 | 2017-12-06 19:36:00 +0000 | [diff] [blame] | 3120 | defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 3121 | sched>, VEX, TAPD; |
| Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3122 | } |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3123 | } |
| 3124 | |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 3125 | defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86kshiftl, WriteShuffle>; |
| 3126 | defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86kshiftr, WriteShuffle>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3127 | |
| Craig Topper | c2696d5 | 2018-06-20 21:05:02 +0000 | [diff] [blame] | 3128 | // Patterns for comparing 128/256-bit integer vectors using 512-bit instruction. |
| Craig Topper | 513d3fa | 2018-01-27 20:19:02 +0000 | [diff] [blame] | 3129 | multiclass axv512_icmp_packed_no_vlx_lowering<PatFrag Frag, string InstStr, |
| Craig Topper | d58c165 | 2018-01-07 18:20:37 +0000 | [diff] [blame] | 3130 | X86VectorVTInfo Narrow, |
| 3131 | X86VectorVTInfo Wide> { |
| Craig Topper | 5e4b453 | 2018-01-27 23:49:14 +0000 | [diff] [blame] | 3132 | def : Pat<(Narrow.KVT (Frag (Narrow.VT Narrow.RC:$src1), |
| Craig Topper | d58c165 | 2018-01-07 18:20:37 +0000 | [diff] [blame] | 3133 | (Narrow.VT Narrow.RC:$src2))), |
| 3134 | (COPY_TO_REGCLASS |
| Craig Topper | 5e4b453 | 2018-01-27 23:49:14 +0000 | [diff] [blame] | 3135 | (!cast<Instruction>(InstStr#"Zrr") |
| Craig Topper | d58c165 | 2018-01-07 18:20:37 +0000 | [diff] [blame] | 3136 | (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src1, Narrow.SubRegIdx)), |
| 3137 | (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src2, Narrow.SubRegIdx))), |
| 3138 | Narrow.KRC)>; |
| Ayman Musa | 721d97f | 2017-06-27 12:08:37 +0000 | [diff] [blame] | 3139 | |
| Craig Topper | 5e4b453 | 2018-01-27 23:49:14 +0000 | [diff] [blame] | 3140 | def : Pat<(Narrow.KVT (and Narrow.KRC:$mask, |
| 3141 | (Frag (Narrow.VT Narrow.RC:$src1), |
| Craig Topper | d58c165 | 2018-01-07 18:20:37 +0000 | [diff] [blame] | 3142 | (Narrow.VT Narrow.RC:$src2)))), |
| Craig Topper | eb5c411 | 2017-09-24 05:24:52 +0000 | [diff] [blame] | 3143 | (COPY_TO_REGCLASS |
| Craig Topper | 5e4b453 | 2018-01-27 23:49:14 +0000 | [diff] [blame] | 3144 | (!cast<Instruction>(InstStr#"Zrrk") |
| Craig Topper | d58c165 | 2018-01-07 18:20:37 +0000 | [diff] [blame] | 3145 | (COPY_TO_REGCLASS Narrow.KRC:$mask, Wide.KRC), |
| 3146 | (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src1, Narrow.SubRegIdx)), |
| 3147 | (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src2, Narrow.SubRegIdx))), |
| 3148 | Narrow.KRC)>; |
| Ayman Musa | 721d97f | 2017-06-27 12:08:37 +0000 | [diff] [blame] | 3149 | } |
| 3150 | |
| Craig Topper | c2696d5 | 2018-06-20 21:05:02 +0000 | [diff] [blame] | 3151 | // Patterns for comparing 128/256-bit integer vectors using 512-bit instruction. |
| 3152 | multiclass axv512_icmp_packed_cc_no_vlx_lowering<PatFrag Frag, |
| 3153 | string InstStr, |
| Craig Topper | d58c165 | 2018-01-07 18:20:37 +0000 | [diff] [blame] | 3154 | X86VectorVTInfo Narrow, |
| 3155 | X86VectorVTInfo Wide> { |
| Craig Topper | c2696d5 | 2018-06-20 21:05:02 +0000 | [diff] [blame] | 3156 | def : Pat<(Narrow.KVT (Frag:$cc (Narrow.VT Narrow.RC:$src1), |
| 3157 | (Narrow.VT Narrow.RC:$src2), cond)), |
| 3158 | (COPY_TO_REGCLASS |
| 3159 | (!cast<Instruction>(InstStr##Zrri) |
| 3160 | (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src1, Narrow.SubRegIdx)), |
| 3161 | (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src2, Narrow.SubRegIdx)), |
| 3162 | (Frag.OperandTransform $cc)), Narrow.KRC)>; |
| 3163 | |
| 3164 | def : Pat<(Narrow.KVT (and Narrow.KRC:$mask, |
| 3165 | (Narrow.KVT (Frag:$cc (Narrow.VT Narrow.RC:$src1), |
| 3166 | (Narrow.VT Narrow.RC:$src2), |
| 3167 | cond)))), |
| 3168 | (COPY_TO_REGCLASS (!cast<Instruction>(InstStr##Zrrik) |
| 3169 | (COPY_TO_REGCLASS Narrow.KRC:$mask, Wide.KRC), |
| 3170 | (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src1, Narrow.SubRegIdx)), |
| 3171 | (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src2, Narrow.SubRegIdx)), |
| 3172 | (Frag.OperandTransform $cc)), Narrow.KRC)>; |
| 3173 | } |
| 3174 | |
| 3175 | // Same as above, but for fp types which don't use PatFrags. |
| 3176 | multiclass axv512_cmp_packed_cc_no_vlx_lowering<SDNode OpNode, string InstStr, |
| 3177 | X86VectorVTInfo Narrow, |
| 3178 | X86VectorVTInfo Wide> { |
| Craig Topper | d58c165 | 2018-01-07 18:20:37 +0000 | [diff] [blame] | 3179 | def : Pat<(Narrow.KVT (OpNode (Narrow.VT Narrow.RC:$src1), |
| 3180 | (Narrow.VT Narrow.RC:$src2), imm:$cc)), |
| 3181 | (COPY_TO_REGCLASS |
| 3182 | (!cast<Instruction>(InstStr##Zrri) |
| 3183 | (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src1, Narrow.SubRegIdx)), |
| 3184 | (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src2, Narrow.SubRegIdx)), |
| 3185 | imm:$cc), Narrow.KRC)>; |
| Ayman Musa | 721d97f | 2017-06-27 12:08:37 +0000 | [diff] [blame] | 3186 | |
| Craig Topper | d58c165 | 2018-01-07 18:20:37 +0000 | [diff] [blame] | 3187 | def : Pat<(Narrow.KVT (and Narrow.KRC:$mask, |
| 3188 | (OpNode (Narrow.VT Narrow.RC:$src1), |
| 3189 | (Narrow.VT Narrow.RC:$src2), imm:$cc))), |
| 3190 | (COPY_TO_REGCLASS (!cast<Instruction>(InstStr##Zrrik) |
| 3191 | (COPY_TO_REGCLASS Narrow.KRC:$mask, Wide.KRC), |
| 3192 | (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src1, Narrow.SubRegIdx)), |
| 3193 | (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src2, Narrow.SubRegIdx)), |
| 3194 | imm:$cc), Narrow.KRC)>; |
| Ayman Musa | 721d97f | 2017-06-27 12:08:37 +0000 | [diff] [blame] | 3195 | } |
| 3196 | |
| 3197 | let Predicates = [HasAVX512, NoVLX] in { |
| Craig Topper | c2696d5 | 2018-06-20 21:05:02 +0000 | [diff] [blame] | 3198 | // AddedComplexity is needed because the explicit SETEQ/SETGT CondCode doesn't |
| 3199 | // increase the pattern complexity the way an immediate would. |
| 3200 | let AddedComplexity = 2 in { |
| Craig Topper | d58c165 | 2018-01-07 18:20:37 +0000 | [diff] [blame] | 3201 | defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTD", v8i32x_info, v16i32_info>; |
| Craig Topper | 9471a7c | 2018-02-19 19:23:31 +0000 | [diff] [blame] | 3202 | defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQD", v8i32x_info, v16i32_info>; |
| Ayman Musa | 721d97f | 2017-06-27 12:08:37 +0000 | [diff] [blame] | 3203 | |
| Craig Topper | d58c165 | 2018-01-07 18:20:37 +0000 | [diff] [blame] | 3204 | defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTD", v4i32x_info, v16i32_info>; |
| Craig Topper | 9471a7c | 2018-02-19 19:23:31 +0000 | [diff] [blame] | 3205 | defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQD", v4i32x_info, v16i32_info>; |
| Craig Topper | d58c165 | 2018-01-07 18:20:37 +0000 | [diff] [blame] | 3206 | |
| 3207 | defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTQ", v4i64x_info, v8i64_info>; |
| Craig Topper | 9471a7c | 2018-02-19 19:23:31 +0000 | [diff] [blame] | 3208 | defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQQ", v4i64x_info, v8i64_info>; |
| Craig Topper | d58c165 | 2018-01-07 18:20:37 +0000 | [diff] [blame] | 3209 | |
| 3210 | defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTQ", v2i64x_info, v8i64_info>; |
| Craig Topper | 9471a7c | 2018-02-19 19:23:31 +0000 | [diff] [blame] | 3211 | defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQQ", v2i64x_info, v8i64_info>; |
| Craig Topper | c2696d5 | 2018-06-20 21:05:02 +0000 | [diff] [blame] | 3212 | } |
| Craig Topper | d58c165 | 2018-01-07 18:20:37 +0000 | [diff] [blame] | 3213 | |
| Craig Topper | c2696d5 | 2018-06-20 21:05:02 +0000 | [diff] [blame] | 3214 | defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpm, "VPCMPD", v8i32x_info, v16i32_info>; |
| 3215 | defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpum, "VPCMPUD", v8i32x_info, v16i32_info>; |
| Craig Topper | d58c165 | 2018-01-07 18:20:37 +0000 | [diff] [blame] | 3216 | |
| Craig Topper | c2696d5 | 2018-06-20 21:05:02 +0000 | [diff] [blame] | 3217 | defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpm, "VPCMPD", v4i32x_info, v16i32_info>; |
| 3218 | defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpum, "VPCMPUD", v4i32x_info, v16i32_info>; |
| Craig Topper | d58c165 | 2018-01-07 18:20:37 +0000 | [diff] [blame] | 3219 | |
| Craig Topper | c2696d5 | 2018-06-20 21:05:02 +0000 | [diff] [blame] | 3220 | defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpm, "VPCMPQ", v4i64x_info, v8i64_info>; |
| 3221 | defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpum, "VPCMPUQ", v4i64x_info, v8i64_info>; |
| Craig Topper | d58c165 | 2018-01-07 18:20:37 +0000 | [diff] [blame] | 3222 | |
| Craig Topper | c2696d5 | 2018-06-20 21:05:02 +0000 | [diff] [blame] | 3223 | defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpm, "VPCMPQ", v2i64x_info, v8i64_info>; |
| 3224 | defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpum, "VPCMPUQ", v2i64x_info, v8i64_info>; |
| 3225 | |
| 3226 | defm : axv512_cmp_packed_cc_no_vlx_lowering<X86cmpm, "VCMPPS", v8f32x_info, v16f32_info>; |
| 3227 | defm : axv512_cmp_packed_cc_no_vlx_lowering<X86cmpm, "VCMPPS", v4f32x_info, v16f32_info>; |
| 3228 | defm : axv512_cmp_packed_cc_no_vlx_lowering<X86cmpm, "VCMPPD", v4f64x_info, v8f64_info>; |
| 3229 | defm : axv512_cmp_packed_cc_no_vlx_lowering<X86cmpm, "VCMPPD", v2f64x_info, v8f64_info>; |
| Ayman Musa | 721d97f | 2017-06-27 12:08:37 +0000 | [diff] [blame] | 3230 | } |
| 3231 | |
| Craig Topper | a2018e79 | 2018-01-08 06:53:52 +0000 | [diff] [blame] | 3232 | let Predicates = [HasBWI, NoVLX] in { |
| Craig Topper | c2696d5 | 2018-06-20 21:05:02 +0000 | [diff] [blame] | 3233 | // AddedComplexity is needed because the explicit SETEQ/SETGT CondCode doesn't |
| 3234 | // increase the pattern complexity the way an immediate would. |
| 3235 | let AddedComplexity = 2 in { |
| Craig Topper | a2018e79 | 2018-01-08 06:53:52 +0000 | [diff] [blame] | 3236 | defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTB", v32i8x_info, v64i8_info>; |
| Craig Topper | 9471a7c | 2018-02-19 19:23:31 +0000 | [diff] [blame] | 3237 | defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQB", v32i8x_info, v64i8_info>; |
| Craig Topper | a2018e79 | 2018-01-08 06:53:52 +0000 | [diff] [blame] | 3238 | |
| 3239 | defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTB", v16i8x_info, v64i8_info>; |
| Craig Topper | 9471a7c | 2018-02-19 19:23:31 +0000 | [diff] [blame] | 3240 | defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQB", v16i8x_info, v64i8_info>; |
| Craig Topper | a2018e79 | 2018-01-08 06:53:52 +0000 | [diff] [blame] | 3241 | |
| 3242 | defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTW", v16i16x_info, v32i16_info>; |
| Craig Topper | 9471a7c | 2018-02-19 19:23:31 +0000 | [diff] [blame] | 3243 | defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQW", v16i16x_info, v32i16_info>; |
| Craig Topper | a2018e79 | 2018-01-08 06:53:52 +0000 | [diff] [blame] | 3244 | |
| 3245 | defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTW", v8i16x_info, v32i16_info>; |
| Craig Topper | 9471a7c | 2018-02-19 19:23:31 +0000 | [diff] [blame] | 3246 | defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQW", v8i16x_info, v32i16_info>; |
| Craig Topper | c2696d5 | 2018-06-20 21:05:02 +0000 | [diff] [blame] | 3247 | } |
| Craig Topper | a2018e79 | 2018-01-08 06:53:52 +0000 | [diff] [blame] | 3248 | |
| Craig Topper | c2696d5 | 2018-06-20 21:05:02 +0000 | [diff] [blame] | 3249 | defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpm, "VPCMPB", v32i8x_info, v64i8_info>; |
| 3250 | defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpum, "VPCMPUB", v32i8x_info, v64i8_info>; |
| Craig Topper | a2018e79 | 2018-01-08 06:53:52 +0000 | [diff] [blame] | 3251 | |
| Craig Topper | c2696d5 | 2018-06-20 21:05:02 +0000 | [diff] [blame] | 3252 | defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpm, "VPCMPB", v16i8x_info, v64i8_info>; |
| 3253 | defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpum, "VPCMPUB", v16i8x_info, v64i8_info>; |
| Craig Topper | a2018e79 | 2018-01-08 06:53:52 +0000 | [diff] [blame] | 3254 | |
| Craig Topper | c2696d5 | 2018-06-20 21:05:02 +0000 | [diff] [blame] | 3255 | defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpm, "VPCMPW", v16i16x_info, v32i16_info>; |
| 3256 | defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpum, "VPCMPUW", v16i16x_info, v32i16_info>; |
| Craig Topper | a2018e79 | 2018-01-08 06:53:52 +0000 | [diff] [blame] | 3257 | |
| Craig Topper | c2696d5 | 2018-06-20 21:05:02 +0000 | [diff] [blame] | 3258 | defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpm, "VPCMPW", v8i16x_info, v32i16_info>; |
| 3259 | defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpum, "VPCMPUW", v8i16x_info, v32i16_info>; |
| Craig Topper | a2018e79 | 2018-01-08 06:53:52 +0000 | [diff] [blame] | 3260 | } |
| 3261 | |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3262 | // Mask setting all 0s or 1s |
| 3263 | multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> { |
| 3264 | let Predicates = [HasAVX512] in |
| Simon Pilgrim | 9afbe77 | 2017-12-06 19:36:00 +0000 | [diff] [blame] | 3265 | let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1, |
| 3266 | SchedRW = [WriteZero] in |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3267 | def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "", |
| 3268 | [(set KRC:$dst, (VT Val))]>; |
| 3269 | } |
| 3270 | |
| 3271 | multiclass avx512_mask_setop_w<PatFrag Val> { |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3272 | defm W : avx512_mask_setop<VK16, v16i1, Val>; |
| Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 3273 | defm D : avx512_mask_setop<VK32, v32i1, Val>; |
| 3274 | defm Q : avx512_mask_setop<VK64, v64i1, Val>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3275 | } |
| 3276 | |
| 3277 | defm KSET0 : avx512_mask_setop_w<immAllZerosV>; |
| 3278 | defm KSET1 : avx512_mask_setop_w<immAllOnesV>; |
| 3279 | |
| 3280 | // With AVX-512 only, 8-bit mask is promoted to 16-bit mask. |
| 3281 | let Predicates = [HasAVX512] in { |
| 3282 | def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>; |
| Igor Breger | 8672408 | 2016-08-14 05:25:07 +0000 | [diff] [blame] | 3283 | def : Pat<(v4i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK4)>; |
| 3284 | def : Pat<(v2i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK2)>; |
| Guy Blank | 548e22a | 2017-05-19 12:35:15 +0000 | [diff] [blame] | 3285 | def : Pat<(v1i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK1)>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3286 | def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>; |
| Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 3287 | def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>; |
| 3288 | def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>; |
| Guy Blank | 548e22a | 2017-05-19 12:35:15 +0000 | [diff] [blame] | 3289 | def : Pat<(v1i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK1)>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3290 | } |
| Igor Breger | f1bd761 | 2016-03-06 07:46:03 +0000 | [diff] [blame] | 3291 | |
| 3292 | // Patterns for kmask insert_subvector/extract_subvector to/from index=0 |
| 3293 | multiclass operation_subvector_mask_lowering<RegisterClass subRC, ValueType subVT, |
| 3294 | RegisterClass RC, ValueType VT> { |
| 3295 | def : Pat<(subVT (extract_subvector (VT RC:$src), (iPTR 0))), |
| 3296 | (subVT (COPY_TO_REGCLASS RC:$src, subRC))>; |
| Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 3297 | |
| Igor Breger | f1bd761 | 2016-03-06 07:46:03 +0000 | [diff] [blame] | 3298 | def : Pat<(VT (insert_subvector undef, subRC:$src, (iPTR 0))), |
| Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 3299 | (VT (COPY_TO_REGCLASS subRC:$src, RC))>; |
| Igor Breger | f1bd761 | 2016-03-06 07:46:03 +0000 | [diff] [blame] | 3300 | } |
| Guy Blank | 548e22a | 2017-05-19 12:35:15 +0000 | [diff] [blame] | 3301 | defm : operation_subvector_mask_lowering<VK1, v1i1, VK2, v2i1>; |
| 3302 | defm : operation_subvector_mask_lowering<VK1, v1i1, VK4, v4i1>; |
| 3303 | defm : operation_subvector_mask_lowering<VK1, v1i1, VK8, v8i1>; |
| 3304 | defm : operation_subvector_mask_lowering<VK1, v1i1, VK16, v16i1>; |
| 3305 | defm : operation_subvector_mask_lowering<VK1, v1i1, VK32, v32i1>; |
| 3306 | defm : operation_subvector_mask_lowering<VK1, v1i1, VK64, v64i1>; |
| Igor Breger | f1bd761 | 2016-03-06 07:46:03 +0000 | [diff] [blame] | 3307 | |
| 3308 | defm : operation_subvector_mask_lowering<VK2, v2i1, VK4, v4i1>; |
| 3309 | defm : operation_subvector_mask_lowering<VK2, v2i1, VK8, v8i1>; |
| 3310 | defm : operation_subvector_mask_lowering<VK2, v2i1, VK16, v16i1>; |
| 3311 | defm : operation_subvector_mask_lowering<VK2, v2i1, VK32, v32i1>; |
| 3312 | defm : operation_subvector_mask_lowering<VK2, v2i1, VK64, v64i1>; |
| 3313 | |
| 3314 | defm : operation_subvector_mask_lowering<VK4, v4i1, VK8, v8i1>; |
| 3315 | defm : operation_subvector_mask_lowering<VK4, v4i1, VK16, v16i1>; |
| 3316 | defm : operation_subvector_mask_lowering<VK4, v4i1, VK32, v32i1>; |
| 3317 | defm : operation_subvector_mask_lowering<VK4, v4i1, VK64, v64i1>; |
| 3318 | |
| 3319 | defm : operation_subvector_mask_lowering<VK8, v8i1, VK16, v16i1>; |
| 3320 | defm : operation_subvector_mask_lowering<VK8, v8i1, VK32, v32i1>; |
| 3321 | defm : operation_subvector_mask_lowering<VK8, v8i1, VK64, v64i1>; |
| 3322 | |
| 3323 | defm : operation_subvector_mask_lowering<VK16, v16i1, VK32, v32i1>; |
| 3324 | defm : operation_subvector_mask_lowering<VK16, v16i1, VK64, v64i1>; |
| 3325 | |
| 3326 | defm : operation_subvector_mask_lowering<VK32, v32i1, VK64, v64i1>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3327 | |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3328 | //===----------------------------------------------------------------------===// |
| 3329 | // AVX-512 - Aligned and unaligned load and store |
| 3330 | // |
| 3331 | |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 3332 | multiclass avx512_load<bits<8> opc, string OpcodeStr, string Name, |
| Simon Pilgrim | df05251 | 2017-12-06 17:59:26 +0000 | [diff] [blame] | 3333 | X86VectorVTInfo _, PatFrag ld_frag, PatFrag mload, |
| Craig Topper | c296521 | 2018-06-19 04:24:44 +0000 | [diff] [blame] | 3334 | X86SchedWriteMoveLS Sched, string EVEX2VEXOvrd, |
| 3335 | bit NoRMPattern = 0, |
| Simon Pilgrim | df05251 | 2017-12-06 17:59:26 +0000 | [diff] [blame] | 3336 | SDPatternOperator SelectOprr = vselect> { |
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3337 | let hasSideEffects = 0 in { |
| Petar Jovanovic | c051000 | 2018-05-23 15:28:28 +0000 | [diff] [blame] | 3338 | let isMoveReg = 1 in |
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3339 | def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src), |
| Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 3340 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [], |
| Craig Topper | c296521 | 2018-06-19 04:24:44 +0000 | [diff] [blame] | 3341 | _.ExeDomain>, EVEX, Sched<[Sched.RR]>, |
| 3342 | EVEX2VEXOverride<EVEX2VEXOvrd#"rr">; |
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3343 | def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), |
| 3344 | (ins _.KRCWM:$mask, _.RC:$src), |
| Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 3345 | !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|", |
| Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 3346 | "${dst} {${mask}} {z}, $src}"), |
| Craig Topper | 5c46c75 | 2017-01-08 05:46:21 +0000 | [diff] [blame] | 3347 | [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask, |
| Igor Breger | 7a000f5 | 2016-01-21 14:18:11 +0000 | [diff] [blame] | 3348 | (_.VT _.RC:$src), |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 3349 | _.ImmAllZerosV)))], _.ExeDomain>, |
| Simon Pilgrim | ead11e4 | 2018-05-11 12:46:54 +0000 | [diff] [blame] | 3350 | EVEX, EVEX_KZ, Sched<[Sched.RR]>; |
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3351 | |
| Simon Pilgrim | df05251 | 2017-12-06 17:59:26 +0000 | [diff] [blame] | 3352 | let mayLoad = 1, canFoldAsLoad = 1, isReMaterializable = 1 in |
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3353 | def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src), |
| Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 3354 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
| Craig Topper | cb0e749 | 2017-07-31 17:35:44 +0000 | [diff] [blame] | 3355 | !if(NoRMPattern, [], |
| 3356 | [(set _.RC:$dst, |
| 3357 | (_.VT (bitconvert (ld_frag addr:$src))))]), |
| Craig Topper | c296521 | 2018-06-19 04:24:44 +0000 | [diff] [blame] | 3358 | _.ExeDomain>, EVEX, Sched<[Sched.RM]>, |
| 3359 | EVEX2VEXOverride<EVEX2VEXOvrd#"rm">; |
| Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 3360 | |
| Craig Topper | 63e2cd6 | 2017-01-14 07:50:52 +0000 | [diff] [blame] | 3361 | let Constraints = "$src0 = $dst", isConvertibleToThreeAddress = 1 in { |
| Simon Pilgrim | df05251 | 2017-12-06 17:59:26 +0000 | [diff] [blame] | 3362 | def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), |
| 3363 | (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1), |
| 3364 | !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|", |
| 3365 | "${dst} {${mask}}, $src1}"), |
| 3366 | [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask, |
| 3367 | (_.VT _.RC:$src1), |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 3368 | (_.VT _.RC:$src0))))], _.ExeDomain>, |
| Simon Pilgrim | ead11e4 | 2018-05-11 12:46:54 +0000 | [diff] [blame] | 3369 | EVEX, EVEX_K, Sched<[Sched.RR]>; |
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3370 | def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), |
| 3371 | (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1), |
| Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 3372 | !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|", |
| 3373 | "${dst} {${mask}}, $src1}"), |
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3374 | [(set _.RC:$dst, (_.VT |
| 3375 | (vselect _.KRCWM:$mask, |
| 3376 | (_.VT (bitconvert (ld_frag addr:$src1))), |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 3377 | (_.VT _.RC:$src0))))], _.ExeDomain>, |
| Simon Pilgrim | ead11e4 | 2018-05-11 12:46:54 +0000 | [diff] [blame] | 3378 | EVEX, EVEX_K, Sched<[Sched.RM]>; |
| Elena Demikhovsky | fd05667 | 2014-03-13 12:05:52 +0000 | [diff] [blame] | 3379 | } |
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3380 | def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), |
| 3381 | (ins _.KRCWM:$mask, _.MemOp:$src), |
| 3382 | OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"# |
| 3383 | "${dst} {${mask}} {z}, $src}", |
| 3384 | [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask, |
| 3385 | (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))], |
| Simon Pilgrim | ead11e4 | 2018-05-11 12:46:54 +0000 | [diff] [blame] | 3386 | _.ExeDomain>, EVEX, EVEX_KZ, Sched<[Sched.RM]>; |
| Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 3387 | } |
| Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 3388 | def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)), |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 3389 | (!cast<Instruction>(Name#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>; |
| Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 3390 | |
| 3391 | def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)), |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 3392 | (!cast<Instruction>(Name#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>; |
| Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 3393 | |
| 3394 | def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))), |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 3395 | (!cast<Instruction>(Name#_.ZSuffix##rmk) _.RC:$src0, |
| Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 3396 | _.KRCWM:$mask, addr:$ptr)>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3397 | } |
| 3398 | |
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3399 | multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr, |
| Simon Pilgrim | ead11e4 | 2018-05-11 12:46:54 +0000 | [diff] [blame] | 3400 | AVX512VLVectorVTInfo _, Predicate prd, |
| 3401 | X86SchedWriteMoveLSWidths Sched, |
| Craig Topper | c296521 | 2018-06-19 04:24:44 +0000 | [diff] [blame] | 3402 | string EVEX2VEXOvrd, bit NoRMPattern = 0> { |
| Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 3403 | let Predicates = [prd] in |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 3404 | defm Z : avx512_load<opc, OpcodeStr, NAME, _.info512, |
| Craig Topper | 21c8a8f | 2018-01-18 07:44:06 +0000 | [diff] [blame] | 3405 | _.info512.AlignedLdFrag, masked_load_aligned512, |
| Craig Topper | c296521 | 2018-06-19 04:24:44 +0000 | [diff] [blame] | 3406 | Sched.ZMM, "", NoRMPattern>, EVEX_V512; |
| Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 3407 | |
| 3408 | let Predicates = [prd, HasVLX] in { |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 3409 | defm Z256 : avx512_load<opc, OpcodeStr, NAME, _.info256, |
| Craig Topper | 21c8a8f | 2018-01-18 07:44:06 +0000 | [diff] [blame] | 3410 | _.info256.AlignedLdFrag, masked_load_aligned256, |
| Craig Topper | c296521 | 2018-06-19 04:24:44 +0000 | [diff] [blame] | 3411 | Sched.YMM, EVEX2VEXOvrd#"Y", NoRMPattern>, EVEX_V256; |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 3412 | defm Z128 : avx512_load<opc, OpcodeStr, NAME, _.info128, |
| Craig Topper | 21c8a8f | 2018-01-18 07:44:06 +0000 | [diff] [blame] | 3413 | _.info128.AlignedLdFrag, masked_load_aligned128, |
| Craig Topper | c296521 | 2018-06-19 04:24:44 +0000 | [diff] [blame] | 3414 | Sched.XMM, EVEX2VEXOvrd, NoRMPattern>, EVEX_V128; |
| Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 3415 | } |
| 3416 | } |
| 3417 | |
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3418 | multiclass avx512_load_vl<bits<8> opc, string OpcodeStr, |
| Simon Pilgrim | ead11e4 | 2018-05-11 12:46:54 +0000 | [diff] [blame] | 3419 | AVX512VLVectorVTInfo _, Predicate prd, |
| 3420 | X86SchedWriteMoveLSWidths Sched, |
| Craig Topper | c296521 | 2018-06-19 04:24:44 +0000 | [diff] [blame] | 3421 | string EVEX2VEXOvrd, bit NoRMPattern = 0, |
| Simon Pilgrim | ead11e4 | 2018-05-11 12:46:54 +0000 | [diff] [blame] | 3422 | SDPatternOperator SelectOprr = vselect> { |
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3423 | let Predicates = [prd] in |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 3424 | defm Z : avx512_load<opc, OpcodeStr, NAME, _.info512, _.info512.LdFrag, |
| Craig Topper | c296521 | 2018-06-19 04:24:44 +0000 | [diff] [blame] | 3425 | masked_load_unaligned, Sched.ZMM, "", |
| 3426 | NoRMPattern, SelectOprr>, EVEX_V512; |
| Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 3427 | |
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3428 | let Predicates = [prd, HasVLX] in { |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 3429 | defm Z256 : avx512_load<opc, OpcodeStr, NAME, _.info256, _.info256.LdFrag, |
| Craig Topper | c296521 | 2018-06-19 04:24:44 +0000 | [diff] [blame] | 3430 | masked_load_unaligned, Sched.YMM, EVEX2VEXOvrd#"Y", |
| 3431 | NoRMPattern, SelectOprr>, EVEX_V256; |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 3432 | defm Z128 : avx512_load<opc, OpcodeStr, NAME, _.info128, _.info128.LdFrag, |
| Craig Topper | c296521 | 2018-06-19 04:24:44 +0000 | [diff] [blame] | 3433 | masked_load_unaligned, Sched.XMM, EVEX2VEXOvrd, |
| 3434 | NoRMPattern, SelectOprr>, EVEX_V128; |
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3435 | } |
| 3436 | } |
| 3437 | |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 3438 | multiclass avx512_store<bits<8> opc, string OpcodeStr, string BaseName, |
| Simon Pilgrim | df05251 | 2017-12-06 17:59:26 +0000 | [diff] [blame] | 3439 | X86VectorVTInfo _, PatFrag st_frag, PatFrag mstore, |
| Craig Topper | c296521 | 2018-06-19 04:24:44 +0000 | [diff] [blame] | 3440 | X86SchedWriteMoveLS Sched, string EVEX2VEXOvrd, |
| Craig Topper | 9eec202 | 2018-04-05 18:38:45 +0000 | [diff] [blame] | 3441 | bit NoMRPattern = 0> { |
| Craig Topper | 916d0cf | 2018-06-18 01:28:05 +0000 | [diff] [blame] | 3442 | let hasSideEffects = 0, isCodeGenOnly = 1, ForceDisassemble = 1 in { |
| Petar Jovanovic | c051000 | 2018-05-23 15:28:28 +0000 | [diff] [blame] | 3443 | let isMoveReg = 1 in |
| Igor Breger | 81b79de | 2015-11-19 07:43:43 +0000 | [diff] [blame] | 3444 | def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src), |
| Craig Topper | 916d0cf | 2018-06-18 01:28:05 +0000 | [diff] [blame] | 3445 | OpcodeStr # "\t{$src, $dst|$dst, $src}", |
| 3446 | [], _.ExeDomain>, EVEX, |
| Craig Topper | c296521 | 2018-06-19 04:24:44 +0000 | [diff] [blame] | 3447 | FoldGenData<BaseName#_.ZSuffix#rr>, Sched<[Sched.RR]>, |
| 3448 | EVEX2VEXOverride<EVEX2VEXOvrd#"rr_REV">; |
| Igor Breger | 81b79de | 2015-11-19 07:43:43 +0000 | [diff] [blame] | 3449 | def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), |
| 3450 | (ins _.KRCWM:$mask, _.RC:$src), |
| Craig Topper | 916d0cf | 2018-06-18 01:28:05 +0000 | [diff] [blame] | 3451 | OpcodeStr # "\t{$src, ${dst} {${mask}}|"# |
| Igor Breger | 81b79de | 2015-11-19 07:43:43 +0000 | [diff] [blame] | 3452 | "${dst} {${mask}}, $src}", |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 3453 | [], _.ExeDomain>, EVEX, EVEX_K, |
| Craig Topper | 916d0cf | 2018-06-18 01:28:05 +0000 | [diff] [blame] | 3454 | FoldGenData<BaseName#_.ZSuffix#rrk>, |
| 3455 | Sched<[Sched.RR]>; |
| Igor Breger | 81b79de | 2015-11-19 07:43:43 +0000 | [diff] [blame] | 3456 | def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), |
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3457 | (ins _.KRCWM:$mask, _.RC:$src), |
| Craig Topper | 916d0cf | 2018-06-18 01:28:05 +0000 | [diff] [blame] | 3458 | OpcodeStr # "\t{$src, ${dst} {${mask}} {z}|" # |
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3459 | "${dst} {${mask}} {z}, $src}", |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 3460 | [], _.ExeDomain>, EVEX, EVEX_KZ, |
| Craig Topper | 916d0cf | 2018-06-18 01:28:05 +0000 | [diff] [blame] | 3461 | FoldGenData<BaseName#_.ZSuffix#rrkz>, |
| 3462 | Sched<[Sched.RR]>; |
| Craig Topper | 99f6b62 | 2016-05-01 01:03:56 +0000 | [diff] [blame] | 3463 | } |
| Igor Breger | 81b79de | 2015-11-19 07:43:43 +0000 | [diff] [blame] | 3464 | |
| Craig Topper | 2462a71 | 2017-08-01 15:31:24 +0000 | [diff] [blame] | 3465 | let hasSideEffects = 0, mayStore = 1 in |
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3466 | def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src), |
| Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 3467 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
| Craig Topper | 2462a71 | 2017-08-01 15:31:24 +0000 | [diff] [blame] | 3468 | !if(NoMRPattern, [], |
| 3469 | [(st_frag (_.VT _.RC:$src), addr:$dst)]), |
| Craig Topper | c296521 | 2018-06-19 04:24:44 +0000 | [diff] [blame] | 3470 | _.ExeDomain>, EVEX, Sched<[Sched.MR]>, |
| 3471 | EVEX2VEXOverride<EVEX2VEXOvrd#"mr">; |
| Elena Demikhovsky | fd05667 | 2014-03-13 12:05:52 +0000 | [diff] [blame] | 3472 | def mrk : AVX512PI<opc, MRMDestMem, (outs), |
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3473 | (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src), |
| 3474 | OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}", |
| Craig Topper | 5548873 | 2018-06-13 00:04:08 +0000 | [diff] [blame] | 3475 | [], _.ExeDomain>, EVEX, EVEX_K, Sched<[Sched.MR]>, |
| 3476 | NotMemoryFoldable; |
| Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 3477 | |
| 3478 | def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)), |
| Craig Topper | 916d0cf | 2018-06-18 01:28:05 +0000 | [diff] [blame] | 3479 | (!cast<Instruction>(BaseName#_.ZSuffix#mrk) addr:$ptr, |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 3480 | _.KRCWM:$mask, _.RC:$src)>; |
| Craig Topper | 916d0cf | 2018-06-18 01:28:05 +0000 | [diff] [blame] | 3481 | |
| 3482 | def : InstAlias<OpcodeStr#".s\t{$src, $dst|$dst, $src}", |
| 3483 | (!cast<Instruction>(BaseName#_.ZSuffix#"rr_REV") |
| 3484 | _.RC:$dst, _.RC:$src), 0>; |
| 3485 | def : InstAlias<OpcodeStr#".s\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}", |
| 3486 | (!cast<Instruction>(BaseName#_.ZSuffix#"rrk_REV") |
| 3487 | _.RC:$dst, _.KRCWM:$mask, _.RC:$src), 0>; |
| 3488 | def : InstAlias<OpcodeStr#".s\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}", |
| 3489 | (!cast<Instruction>(BaseName#_.ZSuffix#"rrkz_REV") |
| 3490 | _.RC:$dst, _.KRCWM:$mask, _.RC:$src), 0>; |
| Elena Demikhovsky | fd05667 | 2014-03-13 12:05:52 +0000 | [diff] [blame] | 3491 | } |
| 3492 | |
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3493 | multiclass avx512_store_vl< bits<8> opc, string OpcodeStr, |
| Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 3494 | AVX512VLVectorVTInfo _, Predicate prd, |
| Craig Topper | 916d0cf | 2018-06-18 01:28:05 +0000 | [diff] [blame] | 3495 | X86SchedWriteMoveLSWidths Sched, |
| Craig Topper | c296521 | 2018-06-19 04:24:44 +0000 | [diff] [blame] | 3496 | string EVEX2VEXOvrd, bit NoMRPattern = 0> { |
| Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 3497 | let Predicates = [prd] in |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 3498 | defm Z : avx512_store<opc, OpcodeStr, NAME, _.info512, store, |
| Craig Topper | c296521 | 2018-06-19 04:24:44 +0000 | [diff] [blame] | 3499 | masked_store_unaligned, Sched.ZMM, "", |
| Craig Topper | 9eec202 | 2018-04-05 18:38:45 +0000 | [diff] [blame] | 3500 | NoMRPattern>, EVEX_V512; |
| Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 3501 | let Predicates = [prd, HasVLX] in { |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 3502 | defm Z256 : avx512_store<opc, OpcodeStr, NAME, _.info256, store, |
| Craig Topper | 916d0cf | 2018-06-18 01:28:05 +0000 | [diff] [blame] | 3503 | masked_store_unaligned, Sched.YMM, |
| Craig Topper | c296521 | 2018-06-19 04:24:44 +0000 | [diff] [blame] | 3504 | EVEX2VEXOvrd#"Y", NoMRPattern>, EVEX_V256; |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 3505 | defm Z128 : avx512_store<opc, OpcodeStr, NAME, _.info128, store, |
| Craig Topper | c296521 | 2018-06-19 04:24:44 +0000 | [diff] [blame] | 3506 | masked_store_unaligned, Sched.XMM, EVEX2VEXOvrd, |
| Simon Pilgrim | ead11e4 | 2018-05-11 12:46:54 +0000 | [diff] [blame] | 3507 | NoMRPattern>, EVEX_V128; |
| Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 3508 | } |
| 3509 | } |
| 3510 | |
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3511 | multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr, |
| Simon Pilgrim | ead11e4 | 2018-05-11 12:46:54 +0000 | [diff] [blame] | 3512 | AVX512VLVectorVTInfo _, Predicate prd, |
| Craig Topper | 916d0cf | 2018-06-18 01:28:05 +0000 | [diff] [blame] | 3513 | X86SchedWriteMoveLSWidths Sched, |
| Craig Topper | c296521 | 2018-06-19 04:24:44 +0000 | [diff] [blame] | 3514 | string EVEX2VEXOvrd, bit NoMRPattern = 0> { |
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3515 | let Predicates = [prd] in |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 3516 | defm Z : avx512_store<opc, OpcodeStr, NAME, _.info512, alignedstore, |
| Craig Topper | c296521 | 2018-06-19 04:24:44 +0000 | [diff] [blame] | 3517 | masked_store_aligned512, Sched.ZMM, "", |
| Craig Topper | 571231a | 2018-01-29 23:27:23 +0000 | [diff] [blame] | 3518 | NoMRPattern>, EVEX_V512; |
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3519 | |
| 3520 | let Predicates = [prd, HasVLX] in { |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 3521 | defm Z256 : avx512_store<opc, OpcodeStr, NAME, _.info256, alignedstore, |
| Craig Topper | 916d0cf | 2018-06-18 01:28:05 +0000 | [diff] [blame] | 3522 | masked_store_aligned256, Sched.YMM, |
| Craig Topper | c296521 | 2018-06-19 04:24:44 +0000 | [diff] [blame] | 3523 | EVEX2VEXOvrd#"Y", NoMRPattern>, EVEX_V256; |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 3524 | defm Z128 : avx512_store<opc, OpcodeStr, NAME, _.info128, alignedstore, |
| Craig Topper | c296521 | 2018-06-19 04:24:44 +0000 | [diff] [blame] | 3525 | masked_store_aligned128, Sched.XMM, EVEX2VEXOvrd, |
| Simon Pilgrim | ead11e4 | 2018-05-11 12:46:54 +0000 | [diff] [blame] | 3526 | NoMRPattern>, EVEX_V128; |
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3527 | } |
| 3528 | } |
| 3529 | |
| 3530 | defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info, |
| Craig Topper | c296521 | 2018-06-19 04:24:44 +0000 | [diff] [blame] | 3531 | HasAVX512, SchedWriteFMoveLS, "VMOVAPS">, |
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3532 | avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info, |
| Craig Topper | c296521 | 2018-06-19 04:24:44 +0000 | [diff] [blame] | 3533 | HasAVX512, SchedWriteFMoveLS, "VMOVAPS">, |
| Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 3534 | PS, EVEX_CD8<32, CD8VF>; |
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3535 | |
| 3536 | defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info, |
| Craig Topper | c296521 | 2018-06-19 04:24:44 +0000 | [diff] [blame] | 3537 | HasAVX512, SchedWriteFMoveLS, "VMOVAPD">, |
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3538 | avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info, |
| Craig Topper | c296521 | 2018-06-19 04:24:44 +0000 | [diff] [blame] | 3539 | HasAVX512, SchedWriteFMoveLS, "VMOVAPD">, |
| Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 3540 | PD, VEX_W, EVEX_CD8<64, CD8VF>; |
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3541 | |
| Craig Topper | c929349 | 2016-02-26 06:50:29 +0000 | [diff] [blame] | 3542 | defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512, |
| Craig Topper | c296521 | 2018-06-19 04:24:44 +0000 | [diff] [blame] | 3543 | SchedWriteFMoveLS, "VMOVUPS", 0, null_frag>, |
| Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 3544 | avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512, |
| Craig Topper | c296521 | 2018-06-19 04:24:44 +0000 | [diff] [blame] | 3545 | SchedWriteFMoveLS, "VMOVUPS">, |
| Simon Pilgrim | ead11e4 | 2018-05-11 12:46:54 +0000 | [diff] [blame] | 3546 | PS, EVEX_CD8<32, CD8VF>; |
| Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 3547 | |
| Craig Topper | 4e7b888 | 2016-10-03 02:00:29 +0000 | [diff] [blame] | 3548 | defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512, |
| Craig Topper | c296521 | 2018-06-19 04:24:44 +0000 | [diff] [blame] | 3549 | SchedWriteFMoveLS, "VMOVUPD", 0, null_frag>, |
| Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 3550 | avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512, |
| Craig Topper | c296521 | 2018-06-19 04:24:44 +0000 | [diff] [blame] | 3551 | SchedWriteFMoveLS, "VMOVUPD">, |
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3552 | PD, VEX_W, EVEX_CD8<64, CD8VF>; |
| Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 3553 | |
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3554 | defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info, |
| Craig Topper | c296521 | 2018-06-19 04:24:44 +0000 | [diff] [blame] | 3555 | HasAVX512, SchedWriteVecMoveLS, |
| 3556 | "VMOVDQA", 1>, |
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3557 | avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info, |
| Craig Topper | c296521 | 2018-06-19 04:24:44 +0000 | [diff] [blame] | 3558 | HasAVX512, SchedWriteVecMoveLS, |
| 3559 | "VMOVDQA", 1>, |
| Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 3560 | PD, EVEX_CD8<32, CD8VF>; |
| Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 3561 | |
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3562 | defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info, |
| Craig Topper | c296521 | 2018-06-19 04:24:44 +0000 | [diff] [blame] | 3563 | HasAVX512, SchedWriteVecMoveLS, |
| 3564 | "VMOVDQA">, |
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3565 | avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info, |
| Craig Topper | c296521 | 2018-06-19 04:24:44 +0000 | [diff] [blame] | 3566 | HasAVX512, SchedWriteVecMoveLS, |
| 3567 | "VMOVDQA">, |
| Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 3568 | PD, VEX_W, EVEX_CD8<64, CD8VF>; |
| Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 3569 | |
| Craig Topper | 9eec202 | 2018-04-05 18:38:45 +0000 | [diff] [blame] | 3570 | defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI, |
| Craig Topper | c296521 | 2018-06-19 04:24:44 +0000 | [diff] [blame] | 3571 | SchedWriteVecMoveLS, "VMOVDQU", 1>, |
| Simon Pilgrim | ead11e4 | 2018-05-11 12:46:54 +0000 | [diff] [blame] | 3572 | avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info, HasBWI, |
| Craig Topper | c296521 | 2018-06-19 04:24:44 +0000 | [diff] [blame] | 3573 | SchedWriteVecMoveLS, "VMOVDQU", 1>, |
| Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 3574 | XD, EVEX_CD8<8, CD8VF>; |
| Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 3575 | |
| Craig Topper | 9eec202 | 2018-04-05 18:38:45 +0000 | [diff] [blame] | 3576 | defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI, |
| Craig Topper | c296521 | 2018-06-19 04:24:44 +0000 | [diff] [blame] | 3577 | SchedWriteVecMoveLS, "VMOVDQU", 1>, |
| Simon Pilgrim | ead11e4 | 2018-05-11 12:46:54 +0000 | [diff] [blame] | 3578 | avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info, HasBWI, |
| Craig Topper | c296521 | 2018-06-19 04:24:44 +0000 | [diff] [blame] | 3579 | SchedWriteVecMoveLS, "VMOVDQU", 1>, |
| Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 3580 | XD, VEX_W, EVEX_CD8<16, CD8VF>; |
| Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 3581 | |
| Craig Topper | c929349 | 2016-02-26 06:50:29 +0000 | [diff] [blame] | 3582 | defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512, |
| Craig Topper | c296521 | 2018-06-19 04:24:44 +0000 | [diff] [blame] | 3583 | SchedWriteVecMoveLS, "VMOVDQU", 1, null_frag>, |
| Simon Pilgrim | ead11e4 | 2018-05-11 12:46:54 +0000 | [diff] [blame] | 3584 | avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info, HasAVX512, |
| Craig Topper | c296521 | 2018-06-19 04:24:44 +0000 | [diff] [blame] | 3585 | SchedWriteVecMoveLS, "VMOVDQU", 1>, |
| Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 3586 | XS, EVEX_CD8<32, CD8VF>; |
| Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 3587 | |
| Craig Topper | c929349 | 2016-02-26 06:50:29 +0000 | [diff] [blame] | 3588 | defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512, |
| Craig Topper | c296521 | 2018-06-19 04:24:44 +0000 | [diff] [blame] | 3589 | SchedWriteVecMoveLS, "VMOVDQU", 0, null_frag>, |
| Simon Pilgrim | ead11e4 | 2018-05-11 12:46:54 +0000 | [diff] [blame] | 3590 | avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info, HasAVX512, |
| Craig Topper | c296521 | 2018-06-19 04:24:44 +0000 | [diff] [blame] | 3591 | SchedWriteVecMoveLS, "VMOVDQU">, |
| Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 3592 | XS, VEX_W, EVEX_CD8<64, CD8VF>; |
| Elena Demikhovsky | 1f3ed41 | 2013-10-22 09:19:28 +0000 | [diff] [blame] | 3593 | |
| Craig Topper | d875d6b | 2016-09-29 06:07:09 +0000 | [diff] [blame] | 3594 | // Special instructions to help with spilling when we don't have VLX. We need |
| 3595 | // to load or store from a ZMM register instead. These are converted in |
| 3596 | // expandPostRAPseudos. |
| Craig Topper | eab23d3 | 2016-10-03 02:22:33 +0000 | [diff] [blame] | 3597 | let isReMaterializable = 1, canFoldAsLoad = 1, |
| Simon Pilgrim | d749b32 | 2018-05-18 13:13:59 +0000 | [diff] [blame] | 3598 | isPseudo = 1, mayLoad = 1, hasSideEffects = 0 in { |
| Craig Topper | d875d6b | 2016-09-29 06:07:09 +0000 | [diff] [blame] | 3599 | def VMOVAPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src), |
| Simon Pilgrim | d749b32 | 2018-05-18 13:13:59 +0000 | [diff] [blame] | 3600 | "", []>, Sched<[WriteFLoadX]>; |
| Craig Topper | d875d6b | 2016-09-29 06:07:09 +0000 | [diff] [blame] | 3601 | def VMOVAPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src), |
| Simon Pilgrim | d749b32 | 2018-05-18 13:13:59 +0000 | [diff] [blame] | 3602 | "", []>, Sched<[WriteFLoadY]>; |
| Craig Topper | d875d6b | 2016-09-29 06:07:09 +0000 | [diff] [blame] | 3603 | def VMOVUPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src), |
| Simon Pilgrim | d749b32 | 2018-05-18 13:13:59 +0000 | [diff] [blame] | 3604 | "", []>, Sched<[WriteFLoadX]>; |
| Craig Topper | d875d6b | 2016-09-29 06:07:09 +0000 | [diff] [blame] | 3605 | def VMOVUPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src), |
| Simon Pilgrim | d749b32 | 2018-05-18 13:13:59 +0000 | [diff] [blame] | 3606 | "", []>, Sched<[WriteFLoadY]>; |
| Craig Topper | d875d6b | 2016-09-29 06:07:09 +0000 | [diff] [blame] | 3607 | } |
| 3608 | |
| Simon Pilgrim | d749b32 | 2018-05-18 13:13:59 +0000 | [diff] [blame] | 3609 | let isPseudo = 1, mayStore = 1, hasSideEffects = 0 in { |
| Craig Topper | f3e671e | 2016-09-30 05:35:47 +0000 | [diff] [blame] | 3610 | def VMOVAPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src), |
| Simon Pilgrim | d749b32 | 2018-05-18 13:13:59 +0000 | [diff] [blame] | 3611 | "", []>, Sched<[WriteFStoreX]>; |
| Craig Topper | f3e671e | 2016-09-30 05:35:47 +0000 | [diff] [blame] | 3612 | def VMOVAPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src), |
| Simon Pilgrim | d749b32 | 2018-05-18 13:13:59 +0000 | [diff] [blame] | 3613 | "", []>, Sched<[WriteFStoreY]>; |
| Craig Topper | f3e671e | 2016-09-30 05:35:47 +0000 | [diff] [blame] | 3614 | def VMOVUPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src), |
| Simon Pilgrim | d749b32 | 2018-05-18 13:13:59 +0000 | [diff] [blame] | 3615 | "", []>, Sched<[WriteFStoreX]>; |
| Craig Topper | f3e671e | 2016-09-30 05:35:47 +0000 | [diff] [blame] | 3616 | def VMOVUPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src), |
| Simon Pilgrim | d749b32 | 2018-05-18 13:13:59 +0000 | [diff] [blame] | 3617 | "", []>, Sched<[WriteFStoreY]>; |
| Craig Topper | d875d6b | 2016-09-29 06:07:09 +0000 | [diff] [blame] | 3618 | } |
| 3619 | |
| Elena Demikhovsky | a30e437 | 2014-02-05 07:05:03 +0000 | [diff] [blame] | 3620 | def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)), |
| Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 3621 | (v8i64 VR512:$src))), |
| Igor Breger | 7a000f5 | 2016-01-21 14:18:11 +0000 | [diff] [blame] | 3622 | (VMOVDQA64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)), |
| Elena Demikhovsky | a30e437 | 2014-02-05 07:05:03 +0000 | [diff] [blame] | 3623 | VK8), VR512:$src)>; |
| 3624 | |
| Elena Demikhovsky | a30e437 | 2014-02-05 07:05:03 +0000 | [diff] [blame] | 3625 | def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV), |
| Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 3626 | (v16i32 VR512:$src))), |
| Igor Breger | 7a000f5 | 2016-01-21 14:18:11 +0000 | [diff] [blame] | 3627 | (VMOVDQA32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>; |
| Elena Demikhovsky | f1de34b | 2014-12-04 09:40:44 +0000 | [diff] [blame] | 3628 | |
| Craig Topper | 33c550c | 2016-05-22 00:39:30 +0000 | [diff] [blame] | 3629 | // These patterns exist to prevent the above patterns from introducing a second |
| 3630 | // mask inversion when one already exists. |
| 3631 | def : Pat<(v8i64 (vselect (xor VK8:$mask, (v8i1 immAllOnesV)), |
| 3632 | (bc_v8i64 (v16i32 immAllZerosV)), |
| 3633 | (v8i64 VR512:$src))), |
| 3634 | (VMOVDQA64Zrrkz VK8:$mask, VR512:$src)>; |
| 3635 | def : Pat<(v16i32 (vselect (xor VK16:$mask, (v16i1 immAllOnesV)), |
| 3636 | (v16i32 immAllZerosV), |
| 3637 | (v16i32 VR512:$src))), |
| 3638 | (VMOVDQA32Zrrkz VK16WM:$mask, VR512:$src)>; |
| 3639 | |
| Craig Topper | fc3ce49 | 2018-01-01 01:11:29 +0000 | [diff] [blame] | 3640 | multiclass mask_move_lowering<string InstrStr, X86VectorVTInfo Narrow, |
| 3641 | X86VectorVTInfo Wide> { |
| 3642 | def : Pat<(Narrow.VT (vselect (Narrow.KVT Narrow.KRCWM:$mask), |
| 3643 | Narrow.RC:$src1, Narrow.RC:$src0)), |
| 3644 | (EXTRACT_SUBREG |
| 3645 | (Wide.VT |
| 3646 | (!cast<Instruction>(InstrStr#"rrk") |
| 3647 | (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src0, Narrow.SubRegIdx)), |
| 3648 | (COPY_TO_REGCLASS Narrow.KRCWM:$mask, Wide.KRCWM), |
| 3649 | (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src1, Narrow.SubRegIdx)))), |
| 3650 | Narrow.SubRegIdx)>; |
| 3651 | |
| 3652 | def : Pat<(Narrow.VT (vselect (Narrow.KVT Narrow.KRCWM:$mask), |
| 3653 | Narrow.RC:$src1, Narrow.ImmAllZerosV)), |
| 3654 | (EXTRACT_SUBREG |
| 3655 | (Wide.VT |
| 3656 | (!cast<Instruction>(InstrStr#"rrkz") |
| 3657 | (COPY_TO_REGCLASS Narrow.KRCWM:$mask, Wide.KRCWM), |
| 3658 | (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src1, Narrow.SubRegIdx)))), |
| 3659 | Narrow.SubRegIdx)>; |
| 3660 | } |
| 3661 | |
| Craig Topper | 96ab6fd | 2017-01-09 04:19:34 +0000 | [diff] [blame] | 3662 | // Patterns for handling v8i1 selects of 256-bit vectors when VLX isn't |
| 3663 | // available. Use a 512-bit operation and extract. |
| 3664 | let Predicates = [HasAVX512, NoVLX] in { |
| Craig Topper | d58c165 | 2018-01-07 18:20:37 +0000 | [diff] [blame] | 3665 | defm : mask_move_lowering<"VMOVAPSZ", v4f32x_info, v16f32_info>; |
| 3666 | defm : mask_move_lowering<"VMOVDQA32Z", v4i32x_info, v16i32_info>; |
| Craig Topper | fc3ce49 | 2018-01-01 01:11:29 +0000 | [diff] [blame] | 3667 | defm : mask_move_lowering<"VMOVAPSZ", v8f32x_info, v16f32_info>; |
| 3668 | defm : mask_move_lowering<"VMOVDQA32Z", v8i32x_info, v16i32_info>; |
| Craig Topper | d58c165 | 2018-01-07 18:20:37 +0000 | [diff] [blame] | 3669 | |
| 3670 | defm : mask_move_lowering<"VMOVAPDZ", v2f64x_info, v8f64_info>; |
| 3671 | defm : mask_move_lowering<"VMOVDQA64Z", v2i64x_info, v8i64_info>; |
| 3672 | defm : mask_move_lowering<"VMOVAPDZ", v4f64x_info, v8f64_info>; |
| 3673 | defm : mask_move_lowering<"VMOVDQA64Z", v4i64x_info, v8i64_info>; |
| Craig Topper | 96ab6fd | 2017-01-09 04:19:34 +0000 | [diff] [blame] | 3674 | } |
| 3675 | |
| Craig Topper | e9fc0cd | 2018-01-14 02:05:51 +0000 | [diff] [blame] | 3676 | let Predicates = [HasBWI, NoVLX] in { |
| 3677 | defm : mask_move_lowering<"VMOVDQU8Z", v16i8x_info, v64i8_info>; |
| 3678 | defm : mask_move_lowering<"VMOVDQU8Z", v32i8x_info, v64i8_info>; |
| 3679 | |
| 3680 | defm : mask_move_lowering<"VMOVDQU16Z", v8i16x_info, v32i16_info>; |
| 3681 | defm : mask_move_lowering<"VMOVDQU16Z", v16i16x_info, v32i16_info>; |
| 3682 | } |
| 3683 | |
| Craig Topper | 2462a71 | 2017-08-01 15:31:24 +0000 | [diff] [blame] | 3684 | let Predicates = [HasAVX512] in { |
| 3685 | // 512-bit store. |
| Craig Topper | 571231a | 2018-01-29 23:27:23 +0000 | [diff] [blame] | 3686 | def : Pat<(alignedstore (v16i32 VR512:$src), addr:$dst), |
| 3687 | (VMOVDQA64Zmr addr:$dst, VR512:$src)>; |
| Craig Topper | afa69ee | 2017-08-19 23:21:21 +0000 | [diff] [blame] | 3688 | def : Pat<(alignedstore (v32i16 VR512:$src), addr:$dst), |
| Craig Topper | 83b0a98 | 2018-01-18 07:44:09 +0000 | [diff] [blame] | 3689 | (VMOVDQA64Zmr addr:$dst, VR512:$src)>; |
| Craig Topper | afa69ee | 2017-08-19 23:21:21 +0000 | [diff] [blame] | 3690 | def : Pat<(alignedstore (v64i8 VR512:$src), addr:$dst), |
| Craig Topper | 83b0a98 | 2018-01-18 07:44:09 +0000 | [diff] [blame] | 3691 | (VMOVDQA64Zmr addr:$dst, VR512:$src)>; |
| 3692 | def : Pat<(store (v16i32 VR512:$src), addr:$dst), |
| 3693 | (VMOVDQU64Zmr addr:$dst, VR512:$src)>; |
| Craig Topper | 2462a71 | 2017-08-01 15:31:24 +0000 | [diff] [blame] | 3694 | def : Pat<(store (v32i16 VR512:$src), addr:$dst), |
| Craig Topper | 83b0a98 | 2018-01-18 07:44:09 +0000 | [diff] [blame] | 3695 | (VMOVDQU64Zmr addr:$dst, VR512:$src)>; |
| Craig Topper | 2462a71 | 2017-08-01 15:31:24 +0000 | [diff] [blame] | 3696 | def : Pat<(store (v64i8 VR512:$src), addr:$dst), |
| Craig Topper | 83b0a98 | 2018-01-18 07:44:09 +0000 | [diff] [blame] | 3697 | (VMOVDQU64Zmr addr:$dst, VR512:$src)>; |
| Craig Topper | 2462a71 | 2017-08-01 15:31:24 +0000 | [diff] [blame] | 3698 | } |
| 3699 | |
| 3700 | let Predicates = [HasVLX] in { |
| 3701 | // 128-bit store. |
| Craig Topper | 571231a | 2018-01-29 23:27:23 +0000 | [diff] [blame] | 3702 | def : Pat<(alignedstore (v4i32 VR128X:$src), addr:$dst), |
| 3703 | (VMOVDQA64Z128mr addr:$dst, VR128X:$src)>; |
| Craig Topper | 5ef13ba | 2016-12-26 07:26:07 +0000 | [diff] [blame] | 3704 | def : Pat<(alignedstore (v8i16 VR128X:$src), addr:$dst), |
| Craig Topper | 83b0a98 | 2018-01-18 07:44:09 +0000 | [diff] [blame] | 3705 | (VMOVDQA64Z128mr addr:$dst, VR128X:$src)>; |
| Craig Topper | 5ef13ba | 2016-12-26 07:26:07 +0000 | [diff] [blame] | 3706 | def : Pat<(alignedstore (v16i8 VR128X:$src), addr:$dst), |
| Craig Topper | 83b0a98 | 2018-01-18 07:44:09 +0000 | [diff] [blame] | 3707 | (VMOVDQA64Z128mr addr:$dst, VR128X:$src)>; |
| 3708 | def : Pat<(store (v4i32 VR128X:$src), addr:$dst), |
| 3709 | (VMOVDQU64Z128mr addr:$dst, VR128X:$src)>; |
| Craig Topper | 5ef13ba | 2016-12-26 07:26:07 +0000 | [diff] [blame] | 3710 | def : Pat<(store (v8i16 VR128X:$src), addr:$dst), |
| Craig Topper | 83b0a98 | 2018-01-18 07:44:09 +0000 | [diff] [blame] | 3711 | (VMOVDQU64Z128mr addr:$dst, VR128X:$src)>; |
| Craig Topper | 5ef13ba | 2016-12-26 07:26:07 +0000 | [diff] [blame] | 3712 | def : Pat<(store (v16i8 VR128X:$src), addr:$dst), |
| Craig Topper | 83b0a98 | 2018-01-18 07:44:09 +0000 | [diff] [blame] | 3713 | (VMOVDQU64Z128mr addr:$dst, VR128X:$src)>; |
| Craig Topper | 14aa266 | 2016-08-11 06:04:04 +0000 | [diff] [blame] | 3714 | |
| Craig Topper | 2462a71 | 2017-08-01 15:31:24 +0000 | [diff] [blame] | 3715 | // 256-bit store. |
| Craig Topper | 571231a | 2018-01-29 23:27:23 +0000 | [diff] [blame] | 3716 | def : Pat<(alignedstore (v8i32 VR256X:$src), addr:$dst), |
| 3717 | (VMOVDQA64Z256mr addr:$dst, VR256X:$src)>; |
| Craig Topper | afa69ee | 2017-08-19 23:21:21 +0000 | [diff] [blame] | 3718 | def : Pat<(alignedstore (v16i16 VR256X:$src), addr:$dst), |
| Craig Topper | 83b0a98 | 2018-01-18 07:44:09 +0000 | [diff] [blame] | 3719 | (VMOVDQA64Z256mr addr:$dst, VR256X:$src)>; |
| Craig Topper | afa69ee | 2017-08-19 23:21:21 +0000 | [diff] [blame] | 3720 | def : Pat<(alignedstore (v32i8 VR256X:$src), addr:$dst), |
| Craig Topper | 83b0a98 | 2018-01-18 07:44:09 +0000 | [diff] [blame] | 3721 | (VMOVDQA64Z256mr addr:$dst, VR256X:$src)>; |
| 3722 | def : Pat<(store (v8i32 VR256X:$src), addr:$dst), |
| 3723 | (VMOVDQU64Z256mr addr:$dst, VR256X:$src)>; |
| Craig Topper | 5ef13ba | 2016-12-26 07:26:07 +0000 | [diff] [blame] | 3724 | def : Pat<(store (v16i16 VR256X:$src), addr:$dst), |
| Craig Topper | 83b0a98 | 2018-01-18 07:44:09 +0000 | [diff] [blame] | 3725 | (VMOVDQU64Z256mr addr:$dst, VR256X:$src)>; |
| Craig Topper | 5ef13ba | 2016-12-26 07:26:07 +0000 | [diff] [blame] | 3726 | def : Pat<(store (v32i8 VR256X:$src), addr:$dst), |
| Craig Topper | 83b0a98 | 2018-01-18 07:44:09 +0000 | [diff] [blame] | 3727 | (VMOVDQU64Z256mr addr:$dst, VR256X:$src)>; |
| Craig Topper | 95bdabd | 2016-05-22 23:44:33 +0000 | [diff] [blame] | 3728 | } |
| 3729 | |
| Craig Topper | 80075a5 | 2017-08-27 19:03:36 +0000 | [diff] [blame] | 3730 | multiclass masked_move_for_extract<string InstrStr, X86VectorVTInfo From, |
| 3731 | X86VectorVTInfo To, X86VectorVTInfo Cast> { |
| 3732 | def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask, |
| 3733 | (bitconvert |
| 3734 | (To.VT (extract_subvector |
| 3735 | (From.VT From.RC:$src), (iPTR 0)))), |
| 3736 | To.RC:$src0)), |
| 3737 | (Cast.VT (!cast<Instruction>(InstrStr#"rrk") |
| 3738 | Cast.RC:$src0, Cast.KRCWM:$mask, |
| 3739 | (EXTRACT_SUBREG From.RC:$src, To.SubRegIdx)))>; |
| 3740 | |
| 3741 | def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask, |
| 3742 | (bitconvert |
| 3743 | (To.VT (extract_subvector |
| 3744 | (From.VT From.RC:$src), (iPTR 0)))), |
| 3745 | Cast.ImmAllZerosV)), |
| 3746 | (Cast.VT (!cast<Instruction>(InstrStr#"rrkz") |
| 3747 | Cast.KRCWM:$mask, |
| 3748 | (EXTRACT_SUBREG From.RC:$src, To.SubRegIdx)))>; |
| 3749 | } |
| 3750 | |
| 3751 | |
| Craig Topper | d27386a | 2017-08-25 23:34:59 +0000 | [diff] [blame] | 3752 | let Predicates = [HasVLX] in { |
| 3753 | // A masked extract from the first 128-bits of a 256-bit vector can be |
| 3754 | // implemented with masked move. |
| Craig Topper | 80075a5 | 2017-08-27 19:03:36 +0000 | [diff] [blame] | 3755 | defm : masked_move_for_extract<"VMOVDQA64Z128", v4i64x_info, v2i64x_info, v2i64x_info>; |
| 3756 | defm : masked_move_for_extract<"VMOVDQA64Z128", v8i32x_info, v4i32x_info, v2i64x_info>; |
| 3757 | defm : masked_move_for_extract<"VMOVDQA64Z128", v16i16x_info, v8i16x_info, v2i64x_info>; |
| 3758 | defm : masked_move_for_extract<"VMOVDQA64Z128", v32i8x_info, v16i8x_info, v2i64x_info>; |
| 3759 | defm : masked_move_for_extract<"VMOVDQA32Z128", v4i64x_info, v2i64x_info, v4i32x_info>; |
| 3760 | defm : masked_move_for_extract<"VMOVDQA32Z128", v8i32x_info, v4i32x_info, v4i32x_info>; |
| 3761 | defm : masked_move_for_extract<"VMOVDQA32Z128", v16i16x_info, v8i16x_info, v4i32x_info>; |
| 3762 | defm : masked_move_for_extract<"VMOVDQA32Z128", v32i8x_info, v16i8x_info, v4i32x_info>; |
| 3763 | defm : masked_move_for_extract<"VMOVAPDZ128", v4f64x_info, v2f64x_info, v2f64x_info>; |
| 3764 | defm : masked_move_for_extract<"VMOVAPDZ128", v8f32x_info, v4f32x_info, v2f64x_info>; |
| 3765 | defm : masked_move_for_extract<"VMOVAPSZ128", v4f64x_info, v2f64x_info, v4f32x_info>; |
| 3766 | defm : masked_move_for_extract<"VMOVAPSZ128", v8f32x_info, v4f32x_info, v4f32x_info>; |
| Craig Topper | d27386a | 2017-08-25 23:34:59 +0000 | [diff] [blame] | 3767 | |
| 3768 | // A masked extract from the first 128-bits of a 512-bit vector can be |
| 3769 | // implemented with masked move. |
| Craig Topper | 80075a5 | 2017-08-27 19:03:36 +0000 | [diff] [blame] | 3770 | defm : masked_move_for_extract<"VMOVDQA64Z128", v8i64_info, v2i64x_info, v2i64x_info>; |
| 3771 | defm : masked_move_for_extract<"VMOVDQA64Z128", v16i32_info, v4i32x_info, v2i64x_info>; |
| 3772 | defm : masked_move_for_extract<"VMOVDQA64Z128", v32i16_info, v8i16x_info, v2i64x_info>; |
| 3773 | defm : masked_move_for_extract<"VMOVDQA64Z128", v64i8_info, v16i8x_info, v2i64x_info>; |
| 3774 | defm : masked_move_for_extract<"VMOVDQA32Z128", v8i64_info, v2i64x_info, v4i32x_info>; |
| 3775 | defm : masked_move_for_extract<"VMOVDQA32Z128", v16i32_info, v4i32x_info, v4i32x_info>; |
| 3776 | defm : masked_move_for_extract<"VMOVDQA32Z128", v32i16_info, v8i16x_info, v4i32x_info>; |
| 3777 | defm : masked_move_for_extract<"VMOVDQA32Z128", v64i8_info, v16i8x_info, v4i32x_info>; |
| 3778 | defm : masked_move_for_extract<"VMOVAPDZ128", v8f64_info, v2f64x_info, v2f64x_info>; |
| 3779 | defm : masked_move_for_extract<"VMOVAPDZ128", v16f32_info, v4f32x_info, v2f64x_info>; |
| 3780 | defm : masked_move_for_extract<"VMOVAPSZ128", v8f64_info, v2f64x_info, v4f32x_info>; |
| 3781 | defm : masked_move_for_extract<"VMOVAPSZ128", v16f32_info, v4f32x_info, v4f32x_info>; |
| Craig Topper | d27386a | 2017-08-25 23:34:59 +0000 | [diff] [blame] | 3782 | |
| 3783 | // A masked extract from the first 256-bits of a 512-bit vector can be |
| 3784 | // implemented with masked move. |
| Craig Topper | 80075a5 | 2017-08-27 19:03:36 +0000 | [diff] [blame] | 3785 | defm : masked_move_for_extract<"VMOVDQA64Z256", v8i64_info, v4i64x_info, v4i64x_info>; |
| 3786 | defm : masked_move_for_extract<"VMOVDQA64Z256", v16i32_info, v8i32x_info, v4i64x_info>; |
| 3787 | defm : masked_move_for_extract<"VMOVDQA64Z256", v32i16_info, v16i16x_info, v4i64x_info>; |
| 3788 | defm : masked_move_for_extract<"VMOVDQA64Z256", v64i8_info, v32i8x_info, v4i64x_info>; |
| 3789 | defm : masked_move_for_extract<"VMOVDQA32Z256", v8i64_info, v4i64x_info, v8i32x_info>; |
| 3790 | defm : masked_move_for_extract<"VMOVDQA32Z256", v16i32_info, v8i32x_info, v8i32x_info>; |
| 3791 | defm : masked_move_for_extract<"VMOVDQA32Z256", v32i16_info, v16i16x_info, v8i32x_info>; |
| 3792 | defm : masked_move_for_extract<"VMOVDQA32Z256", v64i8_info, v32i8x_info, v8i32x_info>; |
| 3793 | defm : masked_move_for_extract<"VMOVAPDZ256", v8f64_info, v4f64x_info, v4f64x_info>; |
| 3794 | defm : masked_move_for_extract<"VMOVAPDZ256", v16f32_info, v8f32x_info, v4f64x_info>; |
| 3795 | defm : masked_move_for_extract<"VMOVAPSZ256", v8f64_info, v4f64x_info, v8f32x_info>; |
| 3796 | defm : masked_move_for_extract<"VMOVAPSZ256", v16f32_info, v8f32x_info, v8f32x_info>; |
| Craig Topper | d27386a | 2017-08-25 23:34:59 +0000 | [diff] [blame] | 3797 | } |
| Simon Pilgrim | b2a8095 | 2017-01-08 16:45:39 +0000 | [diff] [blame] | 3798 | |
| 3799 | // Move Int Doubleword to Packed Double Int |
| 3800 | // |
| 3801 | let ExeDomain = SSEPackedInt in { |
| 3802 | def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src), |
| 3803 | "vmovd\t{$src, $dst|$dst, $src}", |
| 3804 | [(set VR128X:$dst, |
| Simon Pilgrim | 577ae24 | 2018-04-12 19:25:07 +0000 | [diff] [blame] | 3805 | (v4i32 (scalar_to_vector GR32:$src)))]>, |
| Simon Pilgrim | 1273f4a | 2018-05-18 17:58:36 +0000 | [diff] [blame] | 3806 | EVEX, Sched<[WriteVecMoveFromGpr]>; |
| Elena Demikhovsky | 767fc96 | 2014-01-14 15:10:08 +0000 | [diff] [blame] | 3807 | def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src), |
| Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 3808 | "vmovd\t{$src, $dst|$dst, $src}", |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3809 | [(set VR128X:$dst, |
| Simon Pilgrim | 577ae24 | 2018-04-12 19:25:07 +0000 | [diff] [blame] | 3810 | (v4i32 (scalar_to_vector (loadi32 addr:$src))))]>, |
| Simon Pilgrim | c4b8d36 | 2018-05-18 14:08:01 +0000 | [diff] [blame] | 3811 | EVEX, EVEX_CD8<32, CD8VT1>, Sched<[WriteVecLoad]>; |
| Elena Demikhovsky | 767fc96 | 2014-01-14 15:10:08 +0000 | [diff] [blame] | 3812 | def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src), |
| Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 3813 | "vmovq\t{$src, $dst|$dst, $src}", |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3814 | [(set VR128X:$dst, |
| Simon Pilgrim | 577ae24 | 2018-04-12 19:25:07 +0000 | [diff] [blame] | 3815 | (v2i64 (scalar_to_vector GR64:$src)))]>, |
| Simon Pilgrim | 1273f4a | 2018-05-18 17:58:36 +0000 | [diff] [blame] | 3816 | EVEX, VEX_W, Sched<[WriteVecMoveFromGpr]>; |
| Craig Topper | c648c9b | 2015-12-28 06:11:42 +0000 | [diff] [blame] | 3817 | let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in |
| 3818 | def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), |
| 3819 | (ins i64mem:$src), |
| Simon Pilgrim | 577ae24 | 2018-04-12 19:25:07 +0000 | [diff] [blame] | 3820 | "vmovq\t{$src, $dst|$dst, $src}", []>, |
| Simon Pilgrim | c4b8d36 | 2018-05-18 14:08:01 +0000 | [diff] [blame] | 3821 | EVEX, VEX_W, EVEX_CD8<64, CD8VT1>, Sched<[WriteVecLoad]>; |
| Craig Topper | 88adf2a | 2013-10-12 05:41:08 +0000 | [diff] [blame] | 3822 | let isCodeGenOnly = 1 in { |
| Craig Topper | af88afb | 2015-12-28 06:11:45 +0000 | [diff] [blame] | 3823 | def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src), |
| Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 3824 | "vmovq\t{$src, $dst|$dst, $src}", |
| Simon Pilgrim | 577ae24 | 2018-04-12 19:25:07 +0000 | [diff] [blame] | 3825 | [(set FR64X:$dst, (bitconvert GR64:$src))]>, |
| Simon Pilgrim | 1273f4a | 2018-05-18 17:58:36 +0000 | [diff] [blame] | 3826 | EVEX, VEX_W, Sched<[WriteVecMoveFromGpr]>; |
| Craig Topper | 5971b54 | 2017-02-12 18:47:44 +0000 | [diff] [blame] | 3827 | def VMOV64toSDZrm : AVX512XSI<0x7E, MRMSrcMem, (outs FR64X:$dst), (ins i64mem:$src), |
| 3828 | "vmovq\t{$src, $dst|$dst, $src}", |
| 3829 | [(set FR64X:$dst, (bitconvert (loadi64 addr:$src)))]>, |
| Simon Pilgrim | c4b8d36 | 2018-05-18 14:08:01 +0000 | [diff] [blame] | 3830 | EVEX, VEX_W, EVEX_CD8<8, CD8VT8>, Sched<[WriteVecLoad]>; |
| Craig Topper | af88afb | 2015-12-28 06:11:45 +0000 | [diff] [blame] | 3831 | def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src), |
| Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 3832 | "vmovq\t{$src, $dst|$dst, $src}", |
| Simon Pilgrim | 577ae24 | 2018-04-12 19:25:07 +0000 | [diff] [blame] | 3833 | [(set GR64:$dst, (bitconvert FR64X:$src))]>, |
| Simon Pilgrim | 1273f4a | 2018-05-18 17:58:36 +0000 | [diff] [blame] | 3834 | EVEX, VEX_W, Sched<[WriteVecMoveFromGpr]>; |
| Craig Topper | af88afb | 2015-12-28 06:11:45 +0000 | [diff] [blame] | 3835 | def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src), |
| Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 3836 | "vmovq\t{$src, $dst|$dst, $src}", |
| Simon Pilgrim | 577ae24 | 2018-04-12 19:25:07 +0000 | [diff] [blame] | 3837 | [(store (i64 (bitconvert FR64X:$src)), addr:$dst)]>, |
| Simon Pilgrim | c4b8d36 | 2018-05-18 14:08:01 +0000 | [diff] [blame] | 3838 | EVEX, VEX_W, Sched<[WriteVecStore]>, |
| Simon Pilgrim | b2a8095 | 2017-01-08 16:45:39 +0000 | [diff] [blame] | 3839 | EVEX_CD8<64, CD8VT1>; |
| 3840 | } |
| 3841 | } // ExeDomain = SSEPackedInt |
| 3842 | |
| 3843 | // Move Int Doubleword to Single Scalar |
| 3844 | // |
| 3845 | let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in { |
| 3846 | def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src), |
| 3847 | "vmovd\t{$src, $dst|$dst, $src}", |
| Simon Pilgrim | 577ae24 | 2018-04-12 19:25:07 +0000 | [diff] [blame] | 3848 | [(set FR32X:$dst, (bitconvert GR32:$src))]>, |
| Simon Pilgrim | 1273f4a | 2018-05-18 17:58:36 +0000 | [diff] [blame] | 3849 | EVEX, Sched<[WriteVecMoveFromGpr]>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3850 | |
| Elena Demikhovsky | 767fc96 | 2014-01-14 15:10:08 +0000 | [diff] [blame] | 3851 | def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src), |
| Simon Pilgrim | b2a8095 | 2017-01-08 16:45:39 +0000 | [diff] [blame] | 3852 | "vmovd\t{$src, $dst|$dst, $src}", |
| Simon Pilgrim | 577ae24 | 2018-04-12 19:25:07 +0000 | [diff] [blame] | 3853 | [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))]>, |
| Simon Pilgrim | c4b8d36 | 2018-05-18 14:08:01 +0000 | [diff] [blame] | 3854 | EVEX, EVEX_CD8<32, CD8VT1>, Sched<[WriteVecLoad]>; |
| Simon Pilgrim | b2a8095 | 2017-01-08 16:45:39 +0000 | [diff] [blame] | 3855 | } // ExeDomain = SSEPackedInt, isCodeGenOnly = 1 |
| 3856 | |
| 3857 | // Move doubleword from xmm register to r/m32 |
| 3858 | // |
| 3859 | let ExeDomain = SSEPackedInt in { |
| 3860 | def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src), |
| 3861 | "vmovd\t{$src, $dst|$dst, $src}", |
| 3862 | [(set GR32:$dst, (extractelt (v4i32 VR128X:$src), |
| Simon Pilgrim | 577ae24 | 2018-04-12 19:25:07 +0000 | [diff] [blame] | 3863 | (iPTR 0)))]>, |
| Simon Pilgrim | 1273f4a | 2018-05-18 17:58:36 +0000 | [diff] [blame] | 3864 | EVEX, Sched<[WriteVecMoveToGpr]>; |
| Elena Demikhovsky | 767fc96 | 2014-01-14 15:10:08 +0000 | [diff] [blame] | 3865 | def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs), |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3866 | (ins i32mem:$dst, VR128X:$src), |
| Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 3867 | "vmovd\t{$src, $dst|$dst, $src}", |
| Simon Pilgrim | b2a8095 | 2017-01-08 16:45:39 +0000 | [diff] [blame] | 3868 | [(store (i32 (extractelt (v4i32 VR128X:$src), |
| Simon Pilgrim | 577ae24 | 2018-04-12 19:25:07 +0000 | [diff] [blame] | 3869 | (iPTR 0))), addr:$dst)]>, |
| Simon Pilgrim | c4b8d36 | 2018-05-18 14:08:01 +0000 | [diff] [blame] | 3870 | EVEX, EVEX_CD8<32, CD8VT1>, Sched<[WriteVecStore]>; |
| Simon Pilgrim | b2a8095 | 2017-01-08 16:45:39 +0000 | [diff] [blame] | 3871 | } // ExeDomain = SSEPackedInt |
| 3872 | |
| 3873 | // Move quadword from xmm1 register to r/m64 |
| 3874 | // |
| 3875 | let ExeDomain = SSEPackedInt in { |
| 3876 | def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src), |
| 3877 | "vmovq\t{$src, $dst|$dst, $src}", |
| 3878 | [(set GR64:$dst, (extractelt (v2i64 VR128X:$src), |
| Simon Pilgrim | 577ae24 | 2018-04-12 19:25:07 +0000 | [diff] [blame] | 3879 | (iPTR 0)))]>, |
| Simon Pilgrim | 1273f4a | 2018-05-18 17:58:36 +0000 | [diff] [blame] | 3880 | PD, EVEX, VEX_W, Sched<[WriteVecMoveToGpr]>, |
| Craig Topper | 74412c7 | 2018-06-16 23:25:47 +0000 | [diff] [blame] | 3881 | Requires<[HasAVX512]>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3882 | |
| Craig Topper | c648c9b | 2015-12-28 06:11:42 +0000 | [diff] [blame] | 3883 | let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in |
| 3884 | def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src), |
| Simon Pilgrim | 577ae24 | 2018-04-12 19:25:07 +0000 | [diff] [blame] | 3885 | "vmovq\t{$src, $dst|$dst, $src}", []>, PD, |
| Simon Pilgrim | c4b8d36 | 2018-05-18 14:08:01 +0000 | [diff] [blame] | 3886 | EVEX, VEX_W, Sched<[WriteVecStore]>, |
| Craig Topper | c648c9b | 2015-12-28 06:11:42 +0000 | [diff] [blame] | 3887 | Requires<[HasAVX512, In64BitMode]>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3888 | |
| Craig Topper | c648c9b | 2015-12-28 06:11:42 +0000 | [diff] [blame] | 3889 | def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs), |
| 3890 | (ins i64mem:$dst, VR128X:$src), |
| 3891 | "vmovq\t{$src, $dst|$dst, $src}", |
| 3892 | [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)), |
| Simon Pilgrim | 577ae24 | 2018-04-12 19:25:07 +0000 | [diff] [blame] | 3893 | addr:$dst)]>, |
| Craig Topper | 401675c | 2015-12-28 06:32:47 +0000 | [diff] [blame] | 3894 | EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>, |
| Craig Topper | 74412c7 | 2018-06-16 23:25:47 +0000 | [diff] [blame] | 3895 | Sched<[WriteVecStore]>, Requires<[HasAVX512]>; |
| Craig Topper | c648c9b | 2015-12-28 06:11:42 +0000 | [diff] [blame] | 3896 | |
| Craig Topper | 916d0cf | 2018-06-18 01:28:05 +0000 | [diff] [blame] | 3897 | let hasSideEffects = 0, isCodeGenOnly = 1, ForceDisassemble = 1 in |
| Craig Topper | c648c9b | 2015-12-28 06:11:42 +0000 | [diff] [blame] | 3898 | def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst), |
| Simon Pilgrim | b2a8095 | 2017-01-08 16:45:39 +0000 | [diff] [blame] | 3899 | (ins VR128X:$src), |
| Craig Topper | 916d0cf | 2018-06-18 01:28:05 +0000 | [diff] [blame] | 3900 | "vmovq\t{$src, $dst|$dst, $src}", []>, |
| Simon Pilgrim | 6f710a6 | 2018-05-01 12:15:29 +0000 | [diff] [blame] | 3901 | EVEX, VEX_W, Sched<[SchedWriteVecLogic.XMM]>; |
| Simon Pilgrim | b2a8095 | 2017-01-08 16:45:39 +0000 | [diff] [blame] | 3902 | } // ExeDomain = SSEPackedInt |
| 3903 | |
| Craig Topper | 916d0cf | 2018-06-18 01:28:05 +0000 | [diff] [blame] | 3904 | def : InstAlias<"vmovq.s\t{$src, $dst|$dst, $src}", |
| 3905 | (VMOVPQI2QIZrr VR128X:$dst, VR128X:$src), 0>; |
| 3906 | |
| Simon Pilgrim | b2a8095 | 2017-01-08 16:45:39 +0000 | [diff] [blame] | 3907 | // Move Scalar Single to Double Int |
| 3908 | // |
| 3909 | let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in { |
| 3910 | def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), |
| 3911 | (ins FR32X:$src), |
| 3912 | "vmovd\t{$src, $dst|$dst, $src}", |
| Simon Pilgrim | 577ae24 | 2018-04-12 19:25:07 +0000 | [diff] [blame] | 3913 | [(set GR32:$dst, (bitconvert FR32X:$src))]>, |
| Simon Pilgrim | 1273f4a | 2018-05-18 17:58:36 +0000 | [diff] [blame] | 3914 | EVEX, Sched<[WriteVecMoveToGpr]>; |
| Elena Demikhovsky | 767fc96 | 2014-01-14 15:10:08 +0000 | [diff] [blame] | 3915 | def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs), |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3916 | (ins i32mem:$dst, FR32X:$src), |
| Simon Pilgrim | b2a8095 | 2017-01-08 16:45:39 +0000 | [diff] [blame] | 3917 | "vmovd\t{$src, $dst|$dst, $src}", |
| Simon Pilgrim | 577ae24 | 2018-04-12 19:25:07 +0000 | [diff] [blame] | 3918 | [(store (i32 (bitconvert FR32X:$src)), addr:$dst)]>, |
| Simon Pilgrim | c4b8d36 | 2018-05-18 14:08:01 +0000 | [diff] [blame] | 3919 | EVEX, EVEX_CD8<32, CD8VT1>, Sched<[WriteVecStore]>; |
| Simon Pilgrim | b2a8095 | 2017-01-08 16:45:39 +0000 | [diff] [blame] | 3920 | } // ExeDomain = SSEPackedInt, isCodeGenOnly = 1 |
| 3921 | |
| 3922 | // Move Quadword Int to Packed Quadword Int |
| 3923 | // |
| 3924 | let ExeDomain = SSEPackedInt in { |
| 3925 | def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst), |
| 3926 | (ins i64mem:$src), |
| 3927 | "vmovq\t{$src, $dst|$dst, $src}", |
| 3928 | [(set VR128X:$dst, |
| 3929 | (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>, |
| Simon Pilgrim | c4b8d36 | 2018-05-18 14:08:01 +0000 | [diff] [blame] | 3930 | EVEX, VEX_W, EVEX_CD8<8, CD8VT8>, Sched<[WriteVecLoad]>; |
| Simon Pilgrim | b2a8095 | 2017-01-08 16:45:39 +0000 | [diff] [blame] | 3931 | } // ExeDomain = SSEPackedInt |
| 3932 | |
| Craig Topper | 29476ab | 2018-01-05 21:57:23 +0000 | [diff] [blame] | 3933 | // Allow "vmovd" but print "vmovq". |
| 3934 | def : InstAlias<"vmovd\t{$src, $dst|$dst, $src}", |
| 3935 | (VMOV64toPQIZrr VR128X:$dst, GR64:$src), 0>; |
| 3936 | def : InstAlias<"vmovd\t{$src, $dst|$dst, $src}", |
| 3937 | (VMOVPQIto64Zrr GR64:$dst, VR128X:$src), 0>; |
| 3938 | |
| Simon Pilgrim | b2a8095 | 2017-01-08 16:45:39 +0000 | [diff] [blame] | 3939 | //===----------------------------------------------------------------------===// |
| 3940 | // AVX-512 MOVSS, MOVSD |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3941 | //===----------------------------------------------------------------------===// |
| 3942 | |
| Craig Topper | c7de3a1 | 2016-07-29 02:49:08 +0000 | [diff] [blame] | 3943 | multiclass avx512_move_scalar<string asm, SDNode OpNode, |
| Asaf Badouh | 41ecf46 | 2015-12-06 13:26:56 +0000 | [diff] [blame] | 3944 | X86VectorVTInfo _> { |
| Craig Topper | c7de3a1 | 2016-07-29 02:49:08 +0000 | [diff] [blame] | 3945 | def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst), |
| Craig Topper | 6fb5571 | 2017-10-04 17:20:12 +0000 | [diff] [blame] | 3946 | (ins _.RC:$src1, _.RC:$src2), |
| Craig Topper | c7de3a1 | 2016-07-29 02:49:08 +0000 | [diff] [blame] | 3947 | !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| Craig Topper | 6fb5571 | 2017-10-04 17:20:12 +0000 | [diff] [blame] | 3948 | [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1, _.RC:$src2)))], |
| Simon Pilgrim | f6b81da | 2018-05-01 14:14:42 +0000 | [diff] [blame] | 3949 | _.ExeDomain>, EVEX_4V, Sched<[SchedWriteFShuffle.XMM]>; |
| Craig Topper | c7de3a1 | 2016-07-29 02:49:08 +0000 | [diff] [blame] | 3950 | def rrkz : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst), |
| Craig Topper | 6fb5571 | 2017-10-04 17:20:12 +0000 | [diff] [blame] | 3951 | (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2), |
| Craig Topper | c7de3a1 | 2016-07-29 02:49:08 +0000 | [diff] [blame] | 3952 | !strconcat(asm, "\t{$src2, $src1, $dst {${mask}} {z}|", |
| 3953 | "$dst {${mask}} {z}, $src1, $src2}"), |
| 3954 | [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask, |
| Craig Topper | 6fb5571 | 2017-10-04 17:20:12 +0000 | [diff] [blame] | 3955 | (_.VT (OpNode _.RC:$src1, _.RC:$src2)), |
| Craig Topper | c7de3a1 | 2016-07-29 02:49:08 +0000 | [diff] [blame] | 3956 | _.ImmAllZerosV)))], |
| Simon Pilgrim | f6b81da | 2018-05-01 14:14:42 +0000 | [diff] [blame] | 3957 | _.ExeDomain>, EVEX_4V, EVEX_KZ, Sched<[SchedWriteFShuffle.XMM]>; |
| Craig Topper | c7de3a1 | 2016-07-29 02:49:08 +0000 | [diff] [blame] | 3958 | let Constraints = "$src0 = $dst" in |
| 3959 | def rrk : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst), |
| Craig Topper | 6fb5571 | 2017-10-04 17:20:12 +0000 | [diff] [blame] | 3960 | (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1, _.RC:$src2), |
| Craig Topper | c7de3a1 | 2016-07-29 02:49:08 +0000 | [diff] [blame] | 3961 | !strconcat(asm, "\t{$src2, $src1, $dst {${mask}}|", |
| 3962 | "$dst {${mask}}, $src1, $src2}"), |
| 3963 | [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask, |
| Craig Topper | 6fb5571 | 2017-10-04 17:20:12 +0000 | [diff] [blame] | 3964 | (_.VT (OpNode _.RC:$src1, _.RC:$src2)), |
| Craig Topper | c7de3a1 | 2016-07-29 02:49:08 +0000 | [diff] [blame] | 3965 | (_.VT _.RC:$src0))))], |
| Simon Pilgrim | f6b81da | 2018-05-01 14:14:42 +0000 | [diff] [blame] | 3966 | _.ExeDomain>, EVEX_4V, EVEX_K, Sched<[SchedWriteFShuffle.XMM]>; |
| Craig Topper | e4f868e | 2016-07-29 06:06:04 +0000 | [diff] [blame] | 3967 | let canFoldAsLoad = 1, isReMaterializable = 1 in |
| Craig Topper | c7de3a1 | 2016-07-29 02:49:08 +0000 | [diff] [blame] | 3968 | def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src), |
| 3969 | !strconcat(asm, "\t{$src, $dst|$dst, $src}"), |
| 3970 | [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))], |
| Simon Pilgrim | d749b32 | 2018-05-18 13:13:59 +0000 | [diff] [blame] | 3971 | _.ExeDomain>, EVEX, Sched<[WriteFLoad]>; |
| Craig Topper | c7de3a1 | 2016-07-29 02:49:08 +0000 | [diff] [blame] | 3972 | let mayLoad = 1, hasSideEffects = 0 in { |
| 3973 | let Constraints = "$src0 = $dst" in |
| 3974 | def rmk : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst), |
| 3975 | (ins _.RC:$src0, _.KRCWM:$mask, _.ScalarMemOp:$src), |
| 3976 | !strconcat(asm, "\t{$src, $dst {${mask}}|", |
| 3977 | "$dst {${mask}}, $src}"), |
| Simon Pilgrim | d749b32 | 2018-05-18 13:13:59 +0000 | [diff] [blame] | 3978 | [], _.ExeDomain>, EVEX, EVEX_K, Sched<[WriteFLoad]>; |
| Craig Topper | c7de3a1 | 2016-07-29 02:49:08 +0000 | [diff] [blame] | 3979 | def rmkz : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst), |
| 3980 | (ins _.KRCWM:$mask, _.ScalarMemOp:$src), |
| 3981 | !strconcat(asm, "\t{$src, $dst {${mask}} {z}|", |
| 3982 | "$dst {${mask}} {z}, $src}"), |
| Simon Pilgrim | d749b32 | 2018-05-18 13:13:59 +0000 | [diff] [blame] | 3983 | [], _.ExeDomain>, EVEX, EVEX_KZ, Sched<[WriteFLoad]>; |
| Asaf Badouh | 41ecf46 | 2015-12-06 13:26:56 +0000 | [diff] [blame] | 3984 | } |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 3985 | def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src), |
| 3986 | !strconcat(asm, "\t{$src, $dst|$dst, $src}"), |
| Simon Pilgrim | 577ae24 | 2018-04-12 19:25:07 +0000 | [diff] [blame] | 3987 | [(store _.FRC:$src, addr:$dst)], _.ExeDomain>, |
| Simon Pilgrim | d749b32 | 2018-05-18 13:13:59 +0000 | [diff] [blame] | 3988 | EVEX, Sched<[WriteFStore]>; |
| Craig Topper | c7de3a1 | 2016-07-29 02:49:08 +0000 | [diff] [blame] | 3989 | let mayStore = 1, hasSideEffects = 0 in |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 3990 | def mrk: AVX512PI<0x11, MRMDestMem, (outs), |
| 3991 | (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src), |
| 3992 | !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"), |
| Craig Topper | 5548873 | 2018-06-13 00:04:08 +0000 | [diff] [blame] | 3993 | [], _.ExeDomain>, EVEX, EVEX_K, Sched<[WriteFStore]>, |
| 3994 | NotMemoryFoldable; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3995 | } |
| 3996 | |
| Asaf Badouh | 41ecf46 | 2015-12-06 13:26:56 +0000 | [diff] [blame] | 3997 | defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>, |
| 3998 | VEX_LIG, XS, EVEX_CD8<32, CD8VT1>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3999 | |
| Asaf Badouh | 41ecf46 | 2015-12-06 13:26:56 +0000 | [diff] [blame] | 4000 | defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>, |
| 4001 | VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4002 | |
| Ayman Musa | 46af8f9 | 2016-11-13 14:29:32 +0000 | [diff] [blame] | 4003 | |
| 4004 | multiclass avx512_move_scalar_lowering<string InstrStr, SDNode OpNode, |
| 4005 | PatLeaf ZeroFP, X86VectorVTInfo _> { |
| 4006 | |
| 4007 | def : Pat<(_.VT (OpNode _.RC:$src0, |
| Simon Pilgrim | 3f10e99 | 2016-11-20 14:05:23 +0000 | [diff] [blame] | 4008 | (_.VT (scalar_to_vector |
| Craig Topper | 7bcac49 | 2018-02-24 00:15:05 +0000 | [diff] [blame] | 4009 | (_.EltVT (X86selects VK1WM:$mask, |
| Ayman Musa | 46af8f9 | 2016-11-13 14:29:32 +0000 | [diff] [blame] | 4010 | (_.EltVT _.FRC:$src1), |
| 4011 | (_.EltVT _.FRC:$src2))))))), |
| Craig Topper | 0023060 | 2017-10-01 23:53:50 +0000 | [diff] [blame] | 4012 | (!cast<Instruction>(InstrStr#rrk) |
| 4013 | (COPY_TO_REGCLASS _.FRC:$src2, _.RC), |
| Craig Topper | 7bcac49 | 2018-02-24 00:15:05 +0000 | [diff] [blame] | 4014 | VK1WM:$mask, |
| Craig Topper | 6fb5571 | 2017-10-04 17:20:12 +0000 | [diff] [blame] | 4015 | (_.VT _.RC:$src0), |
| 4016 | (COPY_TO_REGCLASS _.FRC:$src1, _.RC))>; |
| Ayman Musa | 46af8f9 | 2016-11-13 14:29:32 +0000 | [diff] [blame] | 4017 | |
| 4018 | def : Pat<(_.VT (OpNode _.RC:$src0, |
| Simon Pilgrim | 3f10e99 | 2016-11-20 14:05:23 +0000 | [diff] [blame] | 4019 | (_.VT (scalar_to_vector |
| Craig Topper | 7bcac49 | 2018-02-24 00:15:05 +0000 | [diff] [blame] | 4020 | (_.EltVT (X86selects VK1WM:$mask, |
| Ayman Musa | 46af8f9 | 2016-11-13 14:29:32 +0000 | [diff] [blame] | 4021 | (_.EltVT _.FRC:$src1), |
| 4022 | (_.EltVT ZeroFP))))))), |
| Craig Topper | 0023060 | 2017-10-01 23:53:50 +0000 | [diff] [blame] | 4023 | (!cast<Instruction>(InstrStr#rrkz) |
| Craig Topper | 7bcac49 | 2018-02-24 00:15:05 +0000 | [diff] [blame] | 4024 | VK1WM:$mask, |
| Craig Topper | 6fb5571 | 2017-10-04 17:20:12 +0000 | [diff] [blame] | 4025 | (_.VT _.RC:$src0), |
| 4026 | (COPY_TO_REGCLASS _.FRC:$src1, _.RC))>; |
| Ayman Musa | 46af8f9 | 2016-11-13 14:29:32 +0000 | [diff] [blame] | 4027 | } |
| 4028 | |
| 4029 | multiclass avx512_store_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _, |
| 4030 | dag Mask, RegisterClass MaskRC> { |
| 4031 | |
| 4032 | def : Pat<(masked_store addr:$dst, Mask, |
| Simon Pilgrim | 3f10e99 | 2016-11-20 14:05:23 +0000 | [diff] [blame] | 4033 | (_.info512.VT (insert_subvector undef, |
| Craig Topper | cc060e9 | 2018-03-13 22:05:25 +0000 | [diff] [blame] | 4034 | (_.info128.VT _.info128.RC:$src), |
| Craig Topper | 7a5ee1c | 2017-03-14 06:40:04 +0000 | [diff] [blame] | 4035 | (iPTR 0)))), |
| Simon Pilgrim | 3f10e99 | 2016-11-20 14:05:23 +0000 | [diff] [blame] | 4036 | (!cast<Instruction>(InstrStr#mrk) addr:$dst, |
| Guy Blank | 548e22a | 2017-05-19 12:35:15 +0000 | [diff] [blame] | 4037 | (COPY_TO_REGCLASS MaskRC:$mask, VK1WM), |
| Simon Pilgrim | 3f10e99 | 2016-11-20 14:05:23 +0000 | [diff] [blame] | 4038 | (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>; |
| Ayman Musa | 46af8f9 | 2016-11-13 14:29:32 +0000 | [diff] [blame] | 4039 | |
| 4040 | } |
| 4041 | |
| Craig Topper | 058f2f6 | 2017-03-28 16:35:29 +0000 | [diff] [blame] | 4042 | multiclass avx512_store_scalar_lowering_subreg<string InstrStr, |
| 4043 | AVX512VLVectorVTInfo _, |
| 4044 | dag Mask, RegisterClass MaskRC, |
| 4045 | SubRegIndex subreg> { |
| 4046 | |
| 4047 | def : Pat<(masked_store addr:$dst, Mask, |
| 4048 | (_.info512.VT (insert_subvector undef, |
| Craig Topper | cc060e9 | 2018-03-13 22:05:25 +0000 | [diff] [blame] | 4049 | (_.info128.VT _.info128.RC:$src), |
| Craig Topper | 058f2f6 | 2017-03-28 16:35:29 +0000 | [diff] [blame] | 4050 | (iPTR 0)))), |
| 4051 | (!cast<Instruction>(InstrStr#mrk) addr:$dst, |
| Guy Blank | 548e22a | 2017-05-19 12:35:15 +0000 | [diff] [blame] | 4052 | (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM), |
| Craig Topper | 058f2f6 | 2017-03-28 16:35:29 +0000 | [diff] [blame] | 4053 | (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>; |
| 4054 | |
| 4055 | } |
| 4056 | |
| Craig Topper | 1ee19ae | 2018-05-10 21:49:16 +0000 | [diff] [blame] | 4057 | // This matches the more recent codegen from clang that avoids emitting a 512 |
| 4058 | // bit masked store directly. Codegen will widen 128-bit masked store to 512 |
| 4059 | // bits on AVX512F only targets. |
| 4060 | multiclass avx512_store_scalar_lowering_subreg2<string InstrStr, |
| 4061 | AVX512VLVectorVTInfo _, |
| 4062 | dag Mask512, dag Mask128, |
| 4063 | RegisterClass MaskRC, |
| 4064 | SubRegIndex subreg> { |
| 4065 | |
| 4066 | // AVX512F pattern. |
| 4067 | def : Pat<(masked_store addr:$dst, Mask512, |
| 4068 | (_.info512.VT (insert_subvector undef, |
| 4069 | (_.info128.VT _.info128.RC:$src), |
| 4070 | (iPTR 0)))), |
| 4071 | (!cast<Instruction>(InstrStr#mrk) addr:$dst, |
| 4072 | (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM), |
| 4073 | (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>; |
| 4074 | |
| 4075 | // AVX512VL pattern. |
| 4076 | def : Pat<(masked_store addr:$dst, Mask128, (_.info128.VT _.info128.RC:$src)), |
| 4077 | (!cast<Instruction>(InstrStr#mrk) addr:$dst, |
| 4078 | (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM), |
| 4079 | (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>; |
| 4080 | } |
| 4081 | |
| Ayman Musa | 46af8f9 | 2016-11-13 14:29:32 +0000 | [diff] [blame] | 4082 | multiclass avx512_load_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _, |
| 4083 | dag Mask, RegisterClass MaskRC> { |
| 4084 | |
| 4085 | def : Pat<(_.info128.VT (extract_subvector |
| 4086 | (_.info512.VT (masked_load addr:$srcAddr, Mask, |
| Simon Pilgrim | 3f10e99 | 2016-11-20 14:05:23 +0000 | [diff] [blame] | 4087 | (_.info512.VT (bitconvert |
| Ayman Musa | 46af8f9 | 2016-11-13 14:29:32 +0000 | [diff] [blame] | 4088 | (v16i32 immAllZerosV))))), |
| Craig Topper | 7a5ee1c | 2017-03-14 06:40:04 +0000 | [diff] [blame] | 4089 | (iPTR 0))), |
| Simon Pilgrim | 3f10e99 | 2016-11-20 14:05:23 +0000 | [diff] [blame] | 4090 | (!cast<Instruction>(InstrStr#rmkz) |
| Guy Blank | 548e22a | 2017-05-19 12:35:15 +0000 | [diff] [blame] | 4091 | (COPY_TO_REGCLASS MaskRC:$mask, VK1WM), |
| Ayman Musa | 46af8f9 | 2016-11-13 14:29:32 +0000 | [diff] [blame] | 4092 | addr:$srcAddr)>; |
| 4093 | |
| 4094 | def : Pat<(_.info128.VT (extract_subvector |
| 4095 | (_.info512.VT (masked_load addr:$srcAddr, Mask, |
| 4096 | (_.info512.VT (insert_subvector undef, |
| Craig Topper | cc060e9 | 2018-03-13 22:05:25 +0000 | [diff] [blame] | 4097 | (_.info128.VT (X86vzmovl _.info128.RC:$src)), |
| Craig Topper | 7a5ee1c | 2017-03-14 06:40:04 +0000 | [diff] [blame] | 4098 | (iPTR 0))))), |
| 4099 | (iPTR 0))), |
| Ayman Musa | 46af8f9 | 2016-11-13 14:29:32 +0000 | [diff] [blame] | 4100 | (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src, |
| Guy Blank | 548e22a | 2017-05-19 12:35:15 +0000 | [diff] [blame] | 4101 | (COPY_TO_REGCLASS MaskRC:$mask, VK1WM), |
| Ayman Musa | 46af8f9 | 2016-11-13 14:29:32 +0000 | [diff] [blame] | 4102 | addr:$srcAddr)>; |
| 4103 | |
| 4104 | } |
| 4105 | |
| Craig Topper | 058f2f6 | 2017-03-28 16:35:29 +0000 | [diff] [blame] | 4106 | multiclass avx512_load_scalar_lowering_subreg<string InstrStr, |
| 4107 | AVX512VLVectorVTInfo _, |
| 4108 | dag Mask, RegisterClass MaskRC, |
| 4109 | SubRegIndex subreg> { |
| 4110 | |
| 4111 | def : Pat<(_.info128.VT (extract_subvector |
| 4112 | (_.info512.VT (masked_load addr:$srcAddr, Mask, |
| 4113 | (_.info512.VT (bitconvert |
| 4114 | (v16i32 immAllZerosV))))), |
| 4115 | (iPTR 0))), |
| 4116 | (!cast<Instruction>(InstrStr#rmkz) |
| Guy Blank | 548e22a | 2017-05-19 12:35:15 +0000 | [diff] [blame] | 4117 | (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM), |
| Craig Topper | 058f2f6 | 2017-03-28 16:35:29 +0000 | [diff] [blame] | 4118 | addr:$srcAddr)>; |
| 4119 | |
| 4120 | def : Pat<(_.info128.VT (extract_subvector |
| 4121 | (_.info512.VT (masked_load addr:$srcAddr, Mask, |
| 4122 | (_.info512.VT (insert_subvector undef, |
| Craig Topper | cc060e9 | 2018-03-13 22:05:25 +0000 | [diff] [blame] | 4123 | (_.info128.VT (X86vzmovl _.info128.RC:$src)), |
| Craig Topper | 058f2f6 | 2017-03-28 16:35:29 +0000 | [diff] [blame] | 4124 | (iPTR 0))))), |
| 4125 | (iPTR 0))), |
| 4126 | (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src, |
| Guy Blank | 548e22a | 2017-05-19 12:35:15 +0000 | [diff] [blame] | 4127 | (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM), |
| Craig Topper | 058f2f6 | 2017-03-28 16:35:29 +0000 | [diff] [blame] | 4128 | addr:$srcAddr)>; |
| 4129 | |
| 4130 | } |
| 4131 | |
| Craig Topper | 1ee19ae | 2018-05-10 21:49:16 +0000 | [diff] [blame] | 4132 | // This matches the more recent codegen from clang that avoids emitting a 512 |
| 4133 | // bit masked load directly. Codegen will widen 128-bit masked load to 512 |
| 4134 | // bits on AVX512F only targets. |
| 4135 | multiclass avx512_load_scalar_lowering_subreg2<string InstrStr, |
| 4136 | AVX512VLVectorVTInfo _, |
| 4137 | dag Mask512, dag Mask128, |
| 4138 | RegisterClass MaskRC, |
| 4139 | SubRegIndex subreg> { |
| 4140 | // AVX512F patterns. |
| 4141 | def : Pat<(_.info128.VT (extract_subvector |
| 4142 | (_.info512.VT (masked_load addr:$srcAddr, Mask512, |
| 4143 | (_.info512.VT (bitconvert |
| 4144 | (v16i32 immAllZerosV))))), |
| 4145 | (iPTR 0))), |
| 4146 | (!cast<Instruction>(InstrStr#rmkz) |
| 4147 | (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM), |
| 4148 | addr:$srcAddr)>; |
| 4149 | |
| 4150 | def : Pat<(_.info128.VT (extract_subvector |
| 4151 | (_.info512.VT (masked_load addr:$srcAddr, Mask512, |
| 4152 | (_.info512.VT (insert_subvector undef, |
| 4153 | (_.info128.VT (X86vzmovl _.info128.RC:$src)), |
| 4154 | (iPTR 0))))), |
| 4155 | (iPTR 0))), |
| 4156 | (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src, |
| 4157 | (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM), |
| 4158 | addr:$srcAddr)>; |
| 4159 | |
| 4160 | // AVX512Vl patterns. |
| 4161 | def : Pat<(_.info128.VT (masked_load addr:$srcAddr, Mask128, |
| 4162 | (_.info128.VT (bitconvert (v4i32 immAllZerosV))))), |
| 4163 | (!cast<Instruction>(InstrStr#rmkz) |
| 4164 | (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM), |
| 4165 | addr:$srcAddr)>; |
| 4166 | |
| 4167 | def : Pat<(_.info128.VT (masked_load addr:$srcAddr, Mask128, |
| 4168 | (_.info128.VT (X86vzmovl _.info128.RC:$src)))), |
| 4169 | (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src, |
| 4170 | (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM), |
| 4171 | addr:$srcAddr)>; |
| 4172 | } |
| 4173 | |
| Ayman Musa | 46af8f9 | 2016-11-13 14:29:32 +0000 | [diff] [blame] | 4174 | defm : avx512_move_scalar_lowering<"VMOVSSZ", X86Movss, fp32imm0, v4f32x_info>; |
| 4175 | defm : avx512_move_scalar_lowering<"VMOVSDZ", X86Movsd, fp64imm0, v2f64x_info>; |
| 4176 | |
| 4177 | defm : avx512_store_scalar_lowering<"VMOVSSZ", avx512vl_f32_info, |
| 4178 | (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>; |
| Craig Topper | 058f2f6 | 2017-03-28 16:35:29 +0000 | [diff] [blame] | 4179 | defm : avx512_store_scalar_lowering_subreg<"VMOVSSZ", avx512vl_f32_info, |
| 4180 | (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16, sub_16bit>; |
| 4181 | defm : avx512_store_scalar_lowering_subreg<"VMOVSDZ", avx512vl_f64_info, |
| 4182 | (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8, sub_8bit>; |
| Ayman Musa | 46af8f9 | 2016-11-13 14:29:32 +0000 | [diff] [blame] | 4183 | |
| Craig Topper | 1ee19ae | 2018-05-10 21:49:16 +0000 | [diff] [blame] | 4184 | defm : avx512_store_scalar_lowering_subreg2<"VMOVSSZ", avx512vl_f32_info, |
| 4185 | (v16i1 (insert_subvector |
| 4186 | (v16i1 immAllZerosV), |
| 4187 | (v4i1 (extract_subvector |
| 4188 | (v8i1 (bitconvert (and GR8:$mask, (i8 1)))), |
| 4189 | (iPTR 0))), |
| 4190 | (iPTR 0))), |
| 4191 | (v4i1 (extract_subvector |
| 4192 | (v8i1 (bitconvert (and GR8:$mask, (i8 1)))), |
| 4193 | (iPTR 0))), GR8, sub_8bit>; |
| 4194 | defm : avx512_store_scalar_lowering_subreg2<"VMOVSDZ", avx512vl_f64_info, |
| 4195 | (v8i1 |
| 4196 | (extract_subvector |
| 4197 | (v16i1 |
| 4198 | (insert_subvector |
| 4199 | (v16i1 immAllZerosV), |
| 4200 | (v2i1 (extract_subvector |
| 4201 | (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), |
| 4202 | (iPTR 0))), |
| 4203 | (iPTR 0))), |
| 4204 | (iPTR 0))), |
| 4205 | (v2i1 (extract_subvector |
| 4206 | (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), |
| 4207 | (iPTR 0))), GR8, sub_8bit>; |
| 4208 | |
| Ayman Musa | 46af8f9 | 2016-11-13 14:29:32 +0000 | [diff] [blame] | 4209 | defm : avx512_load_scalar_lowering<"VMOVSSZ", avx512vl_f32_info, |
| 4210 | (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>; |
| Craig Topper | 058f2f6 | 2017-03-28 16:35:29 +0000 | [diff] [blame] | 4211 | defm : avx512_load_scalar_lowering_subreg<"VMOVSSZ", avx512vl_f32_info, |
| 4212 | (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16, sub_16bit>; |
| 4213 | defm : avx512_load_scalar_lowering_subreg<"VMOVSDZ", avx512vl_f64_info, |
| 4214 | (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8, sub_8bit>; |
| Ayman Musa | 46af8f9 | 2016-11-13 14:29:32 +0000 | [diff] [blame] | 4215 | |
| Craig Topper | 1ee19ae | 2018-05-10 21:49:16 +0000 | [diff] [blame] | 4216 | defm : avx512_load_scalar_lowering_subreg2<"VMOVSSZ", avx512vl_f32_info, |
| 4217 | (v16i1 (insert_subvector |
| 4218 | (v16i1 immAllZerosV), |
| 4219 | (v4i1 (extract_subvector |
| 4220 | (v8i1 (bitconvert (and GR8:$mask, (i8 1)))), |
| 4221 | (iPTR 0))), |
| 4222 | (iPTR 0))), |
| 4223 | (v4i1 (extract_subvector |
| 4224 | (v8i1 (bitconvert (and GR8:$mask, (i8 1)))), |
| 4225 | (iPTR 0))), GR8, sub_8bit>; |
| 4226 | defm : avx512_load_scalar_lowering_subreg2<"VMOVSDZ", avx512vl_f64_info, |
| 4227 | (v8i1 |
| 4228 | (extract_subvector |
| 4229 | (v16i1 |
| 4230 | (insert_subvector |
| 4231 | (v16i1 immAllZerosV), |
| 4232 | (v2i1 (extract_subvector |
| 4233 | (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), |
| 4234 | (iPTR 0))), |
| 4235 | (iPTR 0))), |
| 4236 | (iPTR 0))), |
| 4237 | (v2i1 (extract_subvector |
| 4238 | (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), |
| 4239 | (iPTR 0))), GR8, sub_8bit>; |
| 4240 | |
| Craig Topper | 74ed087 | 2016-05-18 06:55:59 +0000 | [diff] [blame] | 4241 | def : Pat<(f32 (X86selects VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))), |
| Craig Topper | c7de3a1 | 2016-07-29 02:49:08 +0000 | [diff] [blame] | 4242 | (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X), |
| Craig Topper | 6fb5571 | 2017-10-04 17:20:12 +0000 | [diff] [blame] | 4243 | VK1WM:$mask, (v4f32 (IMPLICIT_DEF)), |
| 4244 | (COPY_TO_REGCLASS FR32X:$src1, VR128X)), FR32X)>; |
| Elena Demikhovsky | 47fc44e | 2013-12-16 13:52:35 +0000 | [diff] [blame] | 4245 | |
| Craig Topper | 74ed087 | 2016-05-18 06:55:59 +0000 | [diff] [blame] | 4246 | def : Pat<(f64 (X86selects VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))), |
| Craig Topper | c7de3a1 | 2016-07-29 02:49:08 +0000 | [diff] [blame] | 4247 | (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X), |
| Craig Topper | 6fb5571 | 2017-10-04 17:20:12 +0000 | [diff] [blame] | 4248 | VK1WM:$mask, (v2f64 (IMPLICIT_DEF)), |
| 4249 | (COPY_TO_REGCLASS FR64X:$src1, VR128X)), FR64X)>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4250 | |
| Craig Topper | 916d0cf | 2018-06-18 01:28:05 +0000 | [diff] [blame] | 4251 | let hasSideEffects = 0, isCodeGenOnly = 1, ForceDisassemble = 1 in { |
| Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame] | 4252 | def VMOVSSZrr_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst), |
| Craig Topper | 6fb5571 | 2017-10-04 17:20:12 +0000 | [diff] [blame] | 4253 | (ins VR128X:$src1, VR128X:$src2), |
| Craig Topper | 916d0cf | 2018-06-18 01:28:05 +0000 | [diff] [blame] | 4254 | "vmovss\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| Simon Pilgrim | 577ae24 | 2018-04-12 19:25:07 +0000 | [diff] [blame] | 4255 | []>, XS, EVEX_4V, VEX_LIG, |
| Simon Pilgrim | f6b81da | 2018-05-01 14:14:42 +0000 | [diff] [blame] | 4256 | FoldGenData<"VMOVSSZrr">, |
| 4257 | Sched<[SchedWriteFShuffle.XMM]>; |
| Igor Breger | 4424aaa | 2015-11-19 07:58:33 +0000 | [diff] [blame] | 4258 | |
| Craig Topper | 916d0cf | 2018-06-18 01:28:05 +0000 | [diff] [blame] | 4259 | let Constraints = "$src0 = $dst" in |
| Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame] | 4260 | def VMOVSSZrrk_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst), |
| 4261 | (ins f32x_info.RC:$src0, f32x_info.KRCWM:$mask, |
| Craig Topper | 6fb5571 | 2017-10-04 17:20:12 +0000 | [diff] [blame] | 4262 | VR128X:$src1, VR128X:$src2), |
| Craig Topper | 916d0cf | 2018-06-18 01:28:05 +0000 | [diff] [blame] | 4263 | "vmovss\t{$src2, $src1, $dst {${mask}}|"# |
| Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 4264 | "$dst {${mask}}, $src1, $src2}", |
| Simon Pilgrim | 577ae24 | 2018-04-12 19:25:07 +0000 | [diff] [blame] | 4265 | []>, EVEX_K, XS, EVEX_4V, VEX_LIG, |
| Simon Pilgrim | f6b81da | 2018-05-01 14:14:42 +0000 | [diff] [blame] | 4266 | FoldGenData<"VMOVSSZrrk">, |
| 4267 | Sched<[SchedWriteFShuffle.XMM]>; |
| Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame] | 4268 | |
| 4269 | def VMOVSSZrrkz_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst), |
| Craig Topper | 6fb5571 | 2017-10-04 17:20:12 +0000 | [diff] [blame] | 4270 | (ins f32x_info.KRCWM:$mask, VR128X:$src1, VR128X:$src2), |
| Craig Topper | 916d0cf | 2018-06-18 01:28:05 +0000 | [diff] [blame] | 4271 | "vmovss\t{$src2, $src1, $dst {${mask}} {z}|"# |
| Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 4272 | "$dst {${mask}} {z}, $src1, $src2}", |
| Simon Pilgrim | 577ae24 | 2018-04-12 19:25:07 +0000 | [diff] [blame] | 4273 | []>, EVEX_KZ, XS, EVEX_4V, VEX_LIG, |
| Simon Pilgrim | f6b81da | 2018-05-01 14:14:42 +0000 | [diff] [blame] | 4274 | FoldGenData<"VMOVSSZrrkz">, |
| 4275 | Sched<[SchedWriteFShuffle.XMM]>; |
| Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 4276 | |
| Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame] | 4277 | def VMOVSDZrr_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst), |
| Craig Topper | 6fb5571 | 2017-10-04 17:20:12 +0000 | [diff] [blame] | 4278 | (ins VR128X:$src1, VR128X:$src2), |
| Craig Topper | 916d0cf | 2018-06-18 01:28:05 +0000 | [diff] [blame] | 4279 | "vmovsd\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| Simon Pilgrim | 577ae24 | 2018-04-12 19:25:07 +0000 | [diff] [blame] | 4280 | []>, XD, EVEX_4V, VEX_LIG, VEX_W, |
| Simon Pilgrim | f6b81da | 2018-05-01 14:14:42 +0000 | [diff] [blame] | 4281 | FoldGenData<"VMOVSDZrr">, |
| 4282 | Sched<[SchedWriteFShuffle.XMM]>; |
| Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 4283 | |
| Craig Topper | 916d0cf | 2018-06-18 01:28:05 +0000 | [diff] [blame] | 4284 | let Constraints = "$src0 = $dst" in |
| Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame] | 4285 | def VMOVSDZrrk_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst), |
| 4286 | (ins f64x_info.RC:$src0, f64x_info.KRCWM:$mask, |
| Craig Topper | 6fb5571 | 2017-10-04 17:20:12 +0000 | [diff] [blame] | 4287 | VR128X:$src1, VR128X:$src2), |
| Craig Topper | 916d0cf | 2018-06-18 01:28:05 +0000 | [diff] [blame] | 4288 | "vmovsd\t{$src2, $src1, $dst {${mask}}|"# |
| Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 4289 | "$dst {${mask}}, $src1, $src2}", |
| Simon Pilgrim | 577ae24 | 2018-04-12 19:25:07 +0000 | [diff] [blame] | 4290 | []>, EVEX_K, XD, EVEX_4V, VEX_LIG, |
| Simon Pilgrim | f6b81da | 2018-05-01 14:14:42 +0000 | [diff] [blame] | 4291 | VEX_W, FoldGenData<"VMOVSDZrrk">, |
| 4292 | Sched<[SchedWriteFShuffle.XMM]>; |
| Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 4293 | |
| Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame] | 4294 | def VMOVSDZrrkz_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst), |
| 4295 | (ins f64x_info.KRCWM:$mask, VR128X:$src1, |
| Craig Topper | 6fb5571 | 2017-10-04 17:20:12 +0000 | [diff] [blame] | 4296 | VR128X:$src2), |
| Craig Topper | 916d0cf | 2018-06-18 01:28:05 +0000 | [diff] [blame] | 4297 | "vmovsd\t{$src2, $src1, $dst {${mask}} {z}|"# |
| Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 4298 | "$dst {${mask}} {z}, $src1, $src2}", |
| Simon Pilgrim | 577ae24 | 2018-04-12 19:25:07 +0000 | [diff] [blame] | 4299 | []>, EVEX_KZ, XD, EVEX_4V, VEX_LIG, |
| Simon Pilgrim | f6b81da | 2018-05-01 14:14:42 +0000 | [diff] [blame] | 4300 | VEX_W, FoldGenData<"VMOVSDZrrkz">, |
| 4301 | Sched<[SchedWriteFShuffle.XMM]>; |
| Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 4302 | } |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4303 | |
| Craig Topper | 916d0cf | 2018-06-18 01:28:05 +0000 | [diff] [blame] | 4304 | def : InstAlias<"vmovss.s\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 4305 | (VMOVSSZrr_REV VR128X:$dst, VR128X:$src1, VR128X:$src2), 0>; |
| 4306 | def : InstAlias<"vmovss.s\t{$src2, $src1, $dst {${mask}}|"# |
| 4307 | "$dst {${mask}}, $src1, $src2}", |
| 4308 | (VMOVSSZrrk_REV VR128X:$dst, VK1WM:$mask, |
| 4309 | VR128X:$src1, VR128X:$src2), 0>; |
| 4310 | def : InstAlias<"vmovss.s\t{$src2, $src1, $dst {${mask}} {z}|"# |
| 4311 | "$dst {${mask}} {z}, $src1, $src2}", |
| 4312 | (VMOVSSZrrkz_REV VR128X:$dst, VK1WM:$mask, |
| 4313 | VR128X:$src1, VR128X:$src2), 0>; |
| 4314 | def : InstAlias<"vmovsd.s\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 4315 | (VMOVSDZrr_REV VR128X:$dst, VR128X:$src1, VR128X:$src2), 0>; |
| 4316 | def : InstAlias<"vmovsd.s\t{$src2, $src1, $dst {${mask}}|"# |
| 4317 | "$dst {${mask}}, $src1, $src2}", |
| 4318 | (VMOVSDZrrk_REV VR128X:$dst, VK1WM:$mask, |
| 4319 | VR128X:$src1, VR128X:$src2), 0>; |
| 4320 | def : InstAlias<"vmovsd.s\t{$src2, $src1, $dst {${mask}} {z}|"# |
| 4321 | "$dst {${mask}} {z}, $src1, $src2}", |
| 4322 | (VMOVSDZrrkz_REV VR128X:$dst, VK1WM:$mask, |
| 4323 | VR128X:$src1, VR128X:$src2), 0>; |
| 4324 | |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4325 | let Predicates = [HasAVX512] in { |
| 4326 | let AddedComplexity = 15 in { |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4327 | def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))), |
| Craig Topper | 6fb5571 | 2017-10-04 17:20:12 +0000 | [diff] [blame] | 4328 | (VMOVSSZrr (v4f32 (AVX512_128_SET0)), VR128X:$src)>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4329 | def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))), |
| Craig Topper | 6fb5571 | 2017-10-04 17:20:12 +0000 | [diff] [blame] | 4330 | (VMOVSSZrr (v4i32 (AVX512_128_SET0)), VR128X:$src)>; |
| Craig Topper | 3f8126e | 2016-08-13 05:43:20 +0000 | [diff] [blame] | 4331 | } |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4332 | |
| 4333 | // Move low f32 and clear high bits. |
| 4334 | def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))), |
| 4335 | (SUBREG_TO_REG (i32 0), |
| Craig Topper | 09b7e0f | 2017-01-14 07:29:24 +0000 | [diff] [blame] | 4336 | (VMOVSSZrr (v4f32 (AVX512_128_SET0)), |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4337 | (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>; |
| 4338 | def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))), |
| 4339 | (SUBREG_TO_REG (i32 0), |
| Craig Topper | 09b7e0f | 2017-01-14 07:29:24 +0000 | [diff] [blame] | 4340 | (VMOVSSZrr (v4i32 (AVX512_128_SET0)), |
| Craig Topper | 600685d | 2016-08-13 05:33:12 +0000 | [diff] [blame] | 4341 | (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>; |
| Craig Topper | 600685d | 2016-08-13 05:33:12 +0000 | [diff] [blame] | 4342 | def : Pat<(v16f32 (X86vzmovl (v16f32 VR512:$src))), |
| 4343 | (SUBREG_TO_REG (i32 0), |
| Craig Topper | 09b7e0f | 2017-01-14 07:29:24 +0000 | [diff] [blame] | 4344 | (VMOVSSZrr (v4f32 (AVX512_128_SET0)), |
| Craig Topper | 600685d | 2016-08-13 05:33:12 +0000 | [diff] [blame] | 4345 | (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm)), sub_xmm)>; |
| 4346 | def : Pat<(v16i32 (X86vzmovl (v16i32 VR512:$src))), |
| 4347 | (SUBREG_TO_REG (i32 0), |
| Craig Topper | 09b7e0f | 2017-01-14 07:29:24 +0000 | [diff] [blame] | 4348 | (VMOVSSZrr (v4i32 (AVX512_128_SET0)), |
| Craig Topper | 600685d | 2016-08-13 05:33:12 +0000 | [diff] [blame] | 4349 | (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm)), sub_xmm)>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4350 | |
| 4351 | let AddedComplexity = 20 in { |
| 4352 | // MOVSSrm zeros the high parts of the register; represent this |
| 4353 | // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0 |
| 4354 | def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))), |
| 4355 | (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>; |
| 4356 | def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))), |
| 4357 | (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>; |
| 4358 | def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))), |
| 4359 | (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>; |
| Simon Pilgrim | 6392b8d | 2016-08-24 10:46:40 +0000 | [diff] [blame] | 4360 | def : Pat<(v4f32 (X86vzload addr:$src)), |
| 4361 | (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4362 | |
| 4363 | // MOVSDrm zeros the high parts of the register; represent this |
| 4364 | // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0 |
| 4365 | def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))), |
| 4366 | (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>; |
| 4367 | def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))), |
| 4368 | (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>; |
| 4369 | def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))), |
| 4370 | (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>; |
| 4371 | def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))), |
| 4372 | (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>; |
| 4373 | def : Pat<(v2f64 (X86vzload addr:$src)), |
| 4374 | (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>; |
| 4375 | |
| 4376 | // Represent the same patterns above but in the form they appear for |
| 4377 | // 256-bit types |
| 4378 | def : Pat<(v8i32 (X86vzmovl (insert_subvector undef, |
| 4379 | (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))), |
| Elena Demikhovsky | 34586e7 | 2013-10-02 12:20:42 +0000 | [diff] [blame] | 4380 | (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4381 | def : Pat<(v8f32 (X86vzmovl (insert_subvector undef, |
| 4382 | (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))), |
| 4383 | (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>; |
| Simon Pilgrim | 6392b8d | 2016-08-24 10:46:40 +0000 | [diff] [blame] | 4384 | def : Pat<(v8f32 (X86vzload addr:$src)), |
| 4385 | (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4386 | def : Pat<(v4f64 (X86vzmovl (insert_subvector undef, |
| 4387 | (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))), |
| 4388 | (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>; |
| Simon Pilgrim | 7823fd2 | 2016-02-04 19:27:51 +0000 | [diff] [blame] | 4389 | def : Pat<(v4f64 (X86vzload addr:$src)), |
| 4390 | (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>; |
| Simon Pilgrim | 6788f33 | 2016-02-04 16:12:56 +0000 | [diff] [blame] | 4391 | |
| 4392 | // Represent the same patterns above but in the form they appear for |
| 4393 | // 512-bit types |
| 4394 | def : Pat<(v16i32 (X86vzmovl (insert_subvector undef, |
| 4395 | (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))), |
| 4396 | (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>; |
| 4397 | def : Pat<(v16f32 (X86vzmovl (insert_subvector undef, |
| 4398 | (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))), |
| 4399 | (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>; |
| Simon Pilgrim | 6392b8d | 2016-08-24 10:46:40 +0000 | [diff] [blame] | 4400 | def : Pat<(v16f32 (X86vzload addr:$src)), |
| 4401 | (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>; |
| Simon Pilgrim | 6788f33 | 2016-02-04 16:12:56 +0000 | [diff] [blame] | 4402 | def : Pat<(v8f64 (X86vzmovl (insert_subvector undef, |
| 4403 | (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))), |
| 4404 | (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>; |
| Simon Pilgrim | 7823fd2 | 2016-02-04 19:27:51 +0000 | [diff] [blame] | 4405 | def : Pat<(v8f64 (X86vzload addr:$src)), |
| 4406 | (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4407 | } |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4408 | def : Pat<(v4i64 (X86vzmovl (insert_subvector undef, |
| 4409 | (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))), |
| Elena Demikhovsky | 34586e7 | 2013-10-02 12:20:42 +0000 | [diff] [blame] | 4410 | (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4411 | |
| 4412 | // Move low f64 and clear high bits. |
| 4413 | def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))), |
| 4414 | (SUBREG_TO_REG (i32 0), |
| Craig Topper | 09b7e0f | 2017-01-14 07:29:24 +0000 | [diff] [blame] | 4415 | (VMOVSDZrr (v2f64 (AVX512_128_SET0)), |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4416 | (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>; |
| Craig Topper | 600685d | 2016-08-13 05:33:12 +0000 | [diff] [blame] | 4417 | def : Pat<(v8f64 (X86vzmovl (v8f64 VR512:$src))), |
| 4418 | (SUBREG_TO_REG (i32 0), |
| Craig Topper | 09b7e0f | 2017-01-14 07:29:24 +0000 | [diff] [blame] | 4419 | (VMOVSDZrr (v2f64 (AVX512_128_SET0)), |
| Craig Topper | 600685d | 2016-08-13 05:33:12 +0000 | [diff] [blame] | 4420 | (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm)), sub_xmm)>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4421 | |
| 4422 | def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))), |
| Craig Topper | 09b7e0f | 2017-01-14 07:29:24 +0000 | [diff] [blame] | 4423 | (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (AVX512_128_SET0)), |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4424 | (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>; |
| Craig Topper | 600685d | 2016-08-13 05:33:12 +0000 | [diff] [blame] | 4425 | def : Pat<(v8i64 (X86vzmovl (v8i64 VR512:$src))), |
| Craig Topper | 09b7e0f | 2017-01-14 07:29:24 +0000 | [diff] [blame] | 4426 | (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (AVX512_128_SET0)), |
| Craig Topper | 600685d | 2016-08-13 05:33:12 +0000 | [diff] [blame] | 4427 | (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm)), sub_xmm)>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4428 | |
| 4429 | // Extract and store. |
| Matt Arsenault | fbd9bbf | 2015-12-11 19:20:16 +0000 | [diff] [blame] | 4430 | def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))), |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4431 | addr:$dst), |
| 4432 | (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4433 | |
| 4434 | // Shuffle with VMOVSS |
| 4435 | def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)), |
| Craig Topper | 6fb5571 | 2017-10-04 17:20:12 +0000 | [diff] [blame] | 4436 | (VMOVSSZrr (v4i32 VR128X:$src1), VR128X:$src2)>; |
| 4437 | |
| 4438 | def : Pat<(v4f32 (X86Movss VR128X:$src1, (scalar_to_vector FR32X:$src2))), |
| 4439 | (VMOVSSZrr VR128X:$src1, |
| 4440 | (COPY_TO_REGCLASS FR32X:$src2, VR128X))>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4441 | |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4442 | // Shuffle with VMOVSD |
| 4443 | def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)), |
| Craig Topper | 6fb5571 | 2017-10-04 17:20:12 +0000 | [diff] [blame] | 4444 | (VMOVSDZrr VR128X:$src1, VR128X:$src2)>; |
| 4445 | |
| 4446 | def : Pat<(v2f64 (X86Movsd VR128X:$src1, (scalar_to_vector FR64X:$src2))), |
| 4447 | (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS FR64X:$src2, VR128X))>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4448 | |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4449 | def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)), |
| Craig Topper | 6fb5571 | 2017-10-04 17:20:12 +0000 | [diff] [blame] | 4450 | (VMOVSDZrr VR128X:$src1, VR128X:$src2)>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4451 | def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)), |
| Craig Topper | 6fb5571 | 2017-10-04 17:20:12 +0000 | [diff] [blame] | 4452 | (VMOVSDZrr VR128X:$src1, VR128X:$src2)>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4453 | } |
| 4454 | |
| Simon Pilgrim | 6f710a6 | 2018-05-01 12:15:29 +0000 | [diff] [blame] | 4455 | let ExeDomain = SSEPackedInt, SchedRW = [SchedWriteVecLogic.XMM] in { |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4456 | let AddedComplexity = 15 in |
| 4457 | def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst), |
| 4458 | (ins VR128X:$src), |
| Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4459 | "vmovq\t{$src, $dst|$dst, $src}", |
| Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 4460 | [(set VR128X:$dst, (v2i64 (X86vzmovl |
| Simon Pilgrim | 577ae24 | 2018-04-12 19:25:07 +0000 | [diff] [blame] | 4461 | (v2i64 VR128X:$src))))]>, |
| 4462 | EVEX, VEX_W; |
| Simon Pilgrim | 369e59d | 2018-02-12 16:18:36 +0000 | [diff] [blame] | 4463 | } |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4464 | |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4465 | let Predicates = [HasAVX512] in { |
| Craig Topper | de54985 | 2016-05-22 06:09:34 +0000 | [diff] [blame] | 4466 | let AddedComplexity = 15 in { |
| 4467 | def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))), |
| 4468 | (VMOVDI2PDIZrr GR32:$src)>; |
| 4469 | |
| 4470 | def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))), |
| 4471 | (VMOV64toPQIZrr GR64:$src)>; |
| 4472 | |
| 4473 | def : Pat<(v4i64 (X86vzmovl (insert_subvector undef, |
| 4474 | (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))), |
| 4475 | (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>; |
| Craig Topper | f444231 | 2016-08-07 21:52:59 +0000 | [diff] [blame] | 4476 | |
| 4477 | def : Pat<(v8i64 (X86vzmovl (insert_subvector undef, |
| 4478 | (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))), |
| 4479 | (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>; |
| Craig Topper | de54985 | 2016-05-22 06:09:34 +0000 | [diff] [blame] | 4480 | } |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4481 | // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part. |
| 4482 | let AddedComplexity = 20 in { |
| Simon Pilgrim | a4c350f | 2017-02-17 20:43:32 +0000 | [diff] [blame] | 4483 | def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector (zextloadi64i32 addr:$src))))), |
| 4484 | (VMOVDI2PDIZrm addr:$src)>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4485 | def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))), |
| 4486 | (VMOVDI2PDIZrm addr:$src)>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4487 | def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))), |
| 4488 | (VMOVDI2PDIZrm addr:$src)>; |
| Simon Pilgrim | 6392b8d | 2016-08-24 10:46:40 +0000 | [diff] [blame] | 4489 | def : Pat<(v4i32 (X86vzload addr:$src)), |
| 4490 | (VMOVDI2PDIZrm addr:$src)>; |
| 4491 | def : Pat<(v8i32 (X86vzload addr:$src)), |
| 4492 | (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4493 | def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))), |
| Craig Topper | 3dcf45f | 2016-11-22 05:31:43 +0000 | [diff] [blame] | 4494 | (VMOVQI2PQIZrm addr:$src)>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4495 | def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))), |
| Simon Pilgrim | 6392b8d | 2016-08-24 10:46:40 +0000 | [diff] [blame] | 4496 | (VMOVZPQILo2PQIZrr VR128X:$src)>; |
| Cameron McInally | 30bbb21 | 2013-12-05 00:11:25 +0000 | [diff] [blame] | 4497 | def : Pat<(v2i64 (X86vzload addr:$src)), |
| Craig Topper | 3dcf45f | 2016-11-22 05:31:43 +0000 | [diff] [blame] | 4498 | (VMOVQI2PQIZrm addr:$src)>; |
| Craig Topper | de54985 | 2016-05-22 06:09:34 +0000 | [diff] [blame] | 4499 | def : Pat<(v4i64 (X86vzload addr:$src)), |
| Craig Topper | 3dcf45f | 2016-11-22 05:31:43 +0000 | [diff] [blame] | 4500 | (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4501 | } |
| Elena Demikhovsky | 3b75f5d | 2013-10-01 08:38:02 +0000 | [diff] [blame] | 4502 | |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4503 | // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext. |
| 4504 | def : Pat<(v8i32 (X86vzmovl (insert_subvector undef, |
| 4505 | (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))), |
| 4506 | (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>; |
| Craig Topper | f444231 | 2016-08-07 21:52:59 +0000 | [diff] [blame] | 4507 | def : Pat<(v16i32 (X86vzmovl (insert_subvector undef, |
| 4508 | (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))), |
| 4509 | (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>; |
| 4510 | |
| Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 4511 | // Use regular 128-bit instructions to match 512-bit scalar_to_vec+zext. |
| Simon Pilgrim | 6392b8d | 2016-08-24 10:46:40 +0000 | [diff] [blame] | 4512 | def : Pat<(v16i32 (X86vzload addr:$src)), |
| 4513 | (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>; |
| Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 4514 | def : Pat<(v8i64 (X86vzload addr:$src)), |
| Craig Topper | 3dcf45f | 2016-11-22 05:31:43 +0000 | [diff] [blame] | 4515 | (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4516 | } |
| Simon Pilgrim | ead11e4 | 2018-05-11 12:46:54 +0000 | [diff] [blame] | 4517 | |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4518 | //===----------------------------------------------------------------------===// |
| Adam Nemet | 7f62b23 | 2014-06-10 16:39:53 +0000 | [diff] [blame] | 4519 | // AVX-512 - Non-temporals |
| 4520 | //===----------------------------------------------------------------------===// |
| 4521 | |
| Simon Pilgrim | ead11e4 | 2018-05-11 12:46:54 +0000 | [diff] [blame] | 4522 | def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst), |
| 4523 | (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}", |
| 4524 | [], SSEPackedInt>, Sched<[SchedWriteVecMoveLS.ZMM.RM]>, |
| 4525 | EVEX, T8PD, EVEX_V512, EVEX_CD8<64, CD8VF>; |
| Adam Nemet | 7f62b23 | 2014-06-10 16:39:53 +0000 | [diff] [blame] | 4526 | |
| Simon Pilgrim | ead11e4 | 2018-05-11 12:46:54 +0000 | [diff] [blame] | 4527 | let Predicates = [HasVLX] in { |
| 4528 | def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst), |
| 4529 | (ins i256mem:$src), |
| 4530 | "vmovntdqa\t{$src, $dst|$dst, $src}", |
| 4531 | [], SSEPackedInt>, Sched<[SchedWriteVecMoveLS.YMM.RM]>, |
| 4532 | EVEX, T8PD, EVEX_V256, EVEX_CD8<64, CD8VF>; |
| 4533 | |
| 4534 | def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst), |
| 4535 | (ins i128mem:$src), |
| 4536 | "vmovntdqa\t{$src, $dst|$dst, $src}", |
| 4537 | [], SSEPackedInt>, Sched<[SchedWriteVecMoveLS.XMM.RM]>, |
| 4538 | EVEX, T8PD, EVEX_V128, EVEX_CD8<64, CD8VF>; |
| Adam Nemet | efd0785 | 2014-06-18 16:51:10 +0000 | [diff] [blame] | 4539 | } |
| 4540 | |
| Igor Breger | d3341f5 | 2016-01-20 13:11:47 +0000 | [diff] [blame] | 4541 | multiclass avx512_movnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, |
| Simon Pilgrim | ead11e4 | 2018-05-11 12:46:54 +0000 | [diff] [blame] | 4542 | X86SchedWriteMoveLS Sched, |
| Simon Pilgrim | 8904a86 | 2018-04-12 14:31:42 +0000 | [diff] [blame] | 4543 | PatFrag st_frag = alignednontemporalstore> { |
| Simon Pilgrim | ead11e4 | 2018-05-11 12:46:54 +0000 | [diff] [blame] | 4544 | let SchedRW = [Sched.MR], AddedComplexity = 400 in |
| Igor Breger | d3341f5 | 2016-01-20 13:11:47 +0000 | [diff] [blame] | 4545 | def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src), |
| Robert Khasanov | ed88297 | 2014-08-13 10:46:00 +0000 | [diff] [blame] | 4546 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
| Igor Breger | d3341f5 | 2016-01-20 13:11:47 +0000 | [diff] [blame] | 4547 | [(st_frag (_.VT _.RC:$src), addr:$dst)], |
| Simon Pilgrim | 8904a86 | 2018-04-12 14:31:42 +0000 | [diff] [blame] | 4548 | _.ExeDomain>, EVEX, EVEX_CD8<_.EltSize, CD8VF>; |
| Robert Khasanov | ed88297 | 2014-08-13 10:46:00 +0000 | [diff] [blame] | 4549 | } |
| 4550 | |
| Igor Breger | d3341f5 | 2016-01-20 13:11:47 +0000 | [diff] [blame] | 4551 | multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr, |
| Simon Pilgrim | ead11e4 | 2018-05-11 12:46:54 +0000 | [diff] [blame] | 4552 | AVX512VLVectorVTInfo VTInfo, |
| 4553 | X86SchedWriteMoveLSWidths Sched> { |
| Igor Breger | d3341f5 | 2016-01-20 13:11:47 +0000 | [diff] [blame] | 4554 | let Predicates = [HasAVX512] in |
| Simon Pilgrim | ead11e4 | 2018-05-11 12:46:54 +0000 | [diff] [blame] | 4555 | defm Z : avx512_movnt<opc, OpcodeStr, VTInfo.info512, Sched.ZMM>, EVEX_V512; |
| Robert Khasanov | ed88297 | 2014-08-13 10:46:00 +0000 | [diff] [blame] | 4556 | |
| Igor Breger | d3341f5 | 2016-01-20 13:11:47 +0000 | [diff] [blame] | 4557 | let Predicates = [HasAVX512, HasVLX] in { |
| Simon Pilgrim | ead11e4 | 2018-05-11 12:46:54 +0000 | [diff] [blame] | 4558 | defm Z256 : avx512_movnt<opc, OpcodeStr, VTInfo.info256, Sched.YMM>, EVEX_V256; |
| 4559 | defm Z128 : avx512_movnt<opc, OpcodeStr, VTInfo.info128, Sched.XMM>, EVEX_V128; |
| Robert Khasanov | ed88297 | 2014-08-13 10:46:00 +0000 | [diff] [blame] | 4560 | } |
| 4561 | } |
| 4562 | |
| Simon Pilgrim | ead11e4 | 2018-05-11 12:46:54 +0000 | [diff] [blame] | 4563 | defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", avx512vl_i64_info, |
| Simon Pilgrim | 215ce4a | 2018-05-14 18:37:19 +0000 | [diff] [blame] | 4564 | SchedWriteVecMoveLSNT>, PD; |
| Simon Pilgrim | ead11e4 | 2018-05-11 12:46:54 +0000 | [diff] [blame] | 4565 | defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", avx512vl_f64_info, |
| Simon Pilgrim | 215ce4a | 2018-05-14 18:37:19 +0000 | [diff] [blame] | 4566 | SchedWriteFMoveLSNT>, PD, VEX_W; |
| Simon Pilgrim | ead11e4 | 2018-05-11 12:46:54 +0000 | [diff] [blame] | 4567 | defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", avx512vl_f32_info, |
| Simon Pilgrim | 215ce4a | 2018-05-14 18:37:19 +0000 | [diff] [blame] | 4568 | SchedWriteFMoveLSNT>, PS; |
| Robert Khasanov | ed88297 | 2014-08-13 10:46:00 +0000 | [diff] [blame] | 4569 | |
| Craig Topper | 707c89c | 2016-05-08 23:43:17 +0000 | [diff] [blame] | 4570 | let Predicates = [HasAVX512], AddedComplexity = 400 in { |
| 4571 | def : Pat<(alignednontemporalstore (v16i32 VR512:$src), addr:$dst), |
| 4572 | (VMOVNTDQZmr addr:$dst, VR512:$src)>; |
| 4573 | def : Pat<(alignednontemporalstore (v32i16 VR512:$src), addr:$dst), |
| 4574 | (VMOVNTDQZmr addr:$dst, VR512:$src)>; |
| 4575 | def : Pat<(alignednontemporalstore (v64i8 VR512:$src), addr:$dst), |
| 4576 | (VMOVNTDQZmr addr:$dst, VR512:$src)>; |
| Simon Pilgrim | 9a89623 | 2016-06-07 13:34:24 +0000 | [diff] [blame] | 4577 | |
| 4578 | def : Pat<(v8f64 (alignednontemporalload addr:$src)), |
| 4579 | (VMOVNTDQAZrm addr:$src)>; |
| 4580 | def : Pat<(v16f32 (alignednontemporalload addr:$src)), |
| 4581 | (VMOVNTDQAZrm addr:$src)>; |
| 4582 | def : Pat<(v8i64 (alignednontemporalload addr:$src)), |
| 4583 | (VMOVNTDQAZrm addr:$src)>; |
| Craig Topper | 707c89c | 2016-05-08 23:43:17 +0000 | [diff] [blame] | 4584 | } |
| 4585 | |
| Craig Topper | c41320d | 2016-05-08 23:08:45 +0000 | [diff] [blame] | 4586 | let Predicates = [HasVLX], AddedComplexity = 400 in { |
| 4587 | def : Pat<(alignednontemporalstore (v8i32 VR256X:$src), addr:$dst), |
| 4588 | (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>; |
| 4589 | def : Pat<(alignednontemporalstore (v16i16 VR256X:$src), addr:$dst), |
| 4590 | (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>; |
| 4591 | def : Pat<(alignednontemporalstore (v32i8 VR256X:$src), addr:$dst), |
| 4592 | (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>; |
| 4593 | |
| Simon Pilgrim | 9a89623 | 2016-06-07 13:34:24 +0000 | [diff] [blame] | 4594 | def : Pat<(v4f64 (alignednontemporalload addr:$src)), |
| 4595 | (VMOVNTDQAZ256rm addr:$src)>; |
| 4596 | def : Pat<(v8f32 (alignednontemporalload addr:$src)), |
| 4597 | (VMOVNTDQAZ256rm addr:$src)>; |
| 4598 | def : Pat<(v4i64 (alignednontemporalload addr:$src)), |
| 4599 | (VMOVNTDQAZ256rm addr:$src)>; |
| Simon Pilgrim | 9a89623 | 2016-06-07 13:34:24 +0000 | [diff] [blame] | 4600 | |
| Craig Topper | c41320d | 2016-05-08 23:08:45 +0000 | [diff] [blame] | 4601 | def : Pat<(alignednontemporalstore (v4i32 VR128X:$src), addr:$dst), |
| 4602 | (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>; |
| 4603 | def : Pat<(alignednontemporalstore (v8i16 VR128X:$src), addr:$dst), |
| 4604 | (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>; |
| 4605 | def : Pat<(alignednontemporalstore (v16i8 VR128X:$src), addr:$dst), |
| 4606 | (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>; |
| Simon Pilgrim | 9a89623 | 2016-06-07 13:34:24 +0000 | [diff] [blame] | 4607 | |
| 4608 | def : Pat<(v2f64 (alignednontemporalload addr:$src)), |
| 4609 | (VMOVNTDQAZ128rm addr:$src)>; |
| 4610 | def : Pat<(v4f32 (alignednontemporalload addr:$src)), |
| 4611 | (VMOVNTDQAZ128rm addr:$src)>; |
| 4612 | def : Pat<(v2i64 (alignednontemporalload addr:$src)), |
| 4613 | (VMOVNTDQAZ128rm addr:$src)>; |
| Craig Topper | c41320d | 2016-05-08 23:08:45 +0000 | [diff] [blame] | 4614 | } |
| 4615 | |
| Adam Nemet | 7f62b23 | 2014-06-10 16:39:53 +0000 | [diff] [blame] | 4616 | //===----------------------------------------------------------------------===// |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4617 | // AVX-512 - Integer arithmetic |
| 4618 | // |
| 4619 | multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 4620 | X86VectorVTInfo _, X86FoldableSchedWrite sched, |
| Robert Khasanov | 4424144 | 2014-10-08 14:37:45 +0000 | [diff] [blame] | 4621 | bit IsCommutable = 0> { |
| Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 4622 | defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 4623 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr, |
| Robert Khasanov | 4424144 | 2014-10-08 14:37:45 +0000 | [diff] [blame] | 4624 | "$src2, $src1", "$src1, $src2", |
| 4625 | (_.VT (OpNode _.RC:$src1, _.RC:$src2)), |
| Simon Pilgrim | 0e45634 | 2018-04-12 20:47:34 +0000 | [diff] [blame] | 4626 | IsCommutable>, AVX512BIBase, EVEX_4V, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 4627 | Sched<[sched]>; |
| Elena Demikhovsky | bb2f6b7 | 2014-03-27 09:45:08 +0000 | [diff] [blame] | 4628 | |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 4629 | defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 4630 | (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr, |
| 4631 | "$src2, $src1", "$src1, $src2", |
| 4632 | (_.VT (OpNode _.RC:$src1, |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 4633 | (bitconvert (_.LdFrag addr:$src2))))>, |
| 4634 | AVX512BIBase, EVEX_4V, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 4635 | Sched<[sched.Folded, ReadAfterLd]>; |
| Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 4636 | } |
| 4637 | |
| 4638 | multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 4639 | X86VectorVTInfo _, X86FoldableSchedWrite sched, |
| Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 4640 | bit IsCommutable = 0> : |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 4641 | avx512_binop_rm<opc, OpcodeStr, OpNode, _, sched, IsCommutable> { |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 4642 | defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 4643 | (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr, |
| 4644 | "${src2}"##_.BroadcastStr##", $src1", |
| 4645 | "$src1, ${src2}"##_.BroadcastStr, |
| 4646 | (_.VT (OpNode _.RC:$src1, |
| 4647 | (X86VBroadcast |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 4648 | (_.ScalarLdFrag addr:$src2))))>, |
| 4649 | AVX512BIBase, EVEX_4V, EVEX_B, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 4650 | Sched<[sched.Folded, ReadAfterLd]>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4651 | } |
| Elena Demikhovsky | bb2f6b7 | 2014-03-27 09:45:08 +0000 | [diff] [blame] | 4652 | |
| Robert Khasanov | d5b14f7 | 2014-10-09 08:38:48 +0000 | [diff] [blame] | 4653 | multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 4654 | AVX512VLVectorVTInfo VTInfo, |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 4655 | X86SchedWriteWidths sched, Predicate prd, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 4656 | bit IsCommutable = 0> { |
| Robert Khasanov | d5b14f7 | 2014-10-09 08:38:48 +0000 | [diff] [blame] | 4657 | let Predicates = [prd] in |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 4658 | defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, sched.ZMM, |
| Robert Khasanov | d5b14f7 | 2014-10-09 08:38:48 +0000 | [diff] [blame] | 4659 | IsCommutable>, EVEX_V512; |
| 4660 | |
| 4661 | let Predicates = [prd, HasVLX] in { |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 4662 | defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, |
| 4663 | sched.YMM, IsCommutable>, EVEX_V256; |
| 4664 | defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, |
| 4665 | sched.XMM, IsCommutable>, EVEX_V128; |
| Robert Khasanov | d5b14f7 | 2014-10-09 08:38:48 +0000 | [diff] [blame] | 4666 | } |
| 4667 | } |
| 4668 | |
| Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 4669 | multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 4670 | AVX512VLVectorVTInfo VTInfo, |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 4671 | X86SchedWriteWidths sched, Predicate prd, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 4672 | bit IsCommutable = 0> { |
| Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 4673 | let Predicates = [prd] in |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 4674 | defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, sched.ZMM, |
| Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 4675 | IsCommutable>, EVEX_V512; |
| 4676 | |
| 4677 | let Predicates = [prd, HasVLX] in { |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 4678 | defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, |
| 4679 | sched.YMM, IsCommutable>, EVEX_V256; |
| 4680 | defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, |
| 4681 | sched.XMM, IsCommutable>, EVEX_V128; |
| Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 4682 | } |
| 4683 | } |
| 4684 | |
| 4685 | multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 4686 | X86SchedWriteWidths sched, Predicate prd, |
| Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 4687 | bit IsCommutable = 0> { |
| 4688 | defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 4689 | sched, prd, IsCommutable>, |
| 4690 | VEX_W, EVEX_CD8<64, CD8VF>; |
| Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 4691 | } |
| 4692 | |
| 4693 | multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 4694 | X86SchedWriteWidths sched, Predicate prd, |
| Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 4695 | bit IsCommutable = 0> { |
| 4696 | defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 4697 | sched, prd, IsCommutable>, EVEX_CD8<32, CD8VF>; |
| Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 4698 | } |
| 4699 | |
| 4700 | multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 4701 | X86SchedWriteWidths sched, Predicate prd, |
| Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 4702 | bit IsCommutable = 0> { |
| 4703 | defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 4704 | sched, prd, IsCommutable>, EVEX_CD8<16, CD8VF>, |
| 4705 | VEX_WIG; |
| Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 4706 | } |
| 4707 | |
| 4708 | multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 4709 | X86SchedWriteWidths sched, Predicate prd, |
| Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 4710 | bit IsCommutable = 0> { |
| 4711 | defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 4712 | sched, prd, IsCommutable>, EVEX_CD8<8, CD8VF>, |
| 4713 | VEX_WIG; |
| Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 4714 | } |
| 4715 | |
| 4716 | multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr, |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 4717 | SDNode OpNode, X86SchedWriteWidths sched, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 4718 | Predicate prd, bit IsCommutable = 0> { |
| 4719 | defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, sched, prd, |
| Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 4720 | IsCommutable>; |
| 4721 | |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 4722 | defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, sched, prd, |
| Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 4723 | IsCommutable>; |
| 4724 | } |
| 4725 | |
| 4726 | multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr, |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 4727 | SDNode OpNode, X86SchedWriteWidths sched, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 4728 | Predicate prd, bit IsCommutable = 0> { |
| 4729 | defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, sched, prd, |
| Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 4730 | IsCommutable>; |
| 4731 | |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 4732 | defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, sched, prd, |
| Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 4733 | IsCommutable>; |
| 4734 | } |
| 4735 | |
| 4736 | multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w, |
| 4737 | bits<8> opc_d, bits<8> opc_q, |
| 4738 | string OpcodeStr, SDNode OpNode, |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 4739 | X86SchedWriteWidths sched, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 4740 | bit IsCommutable = 0> { |
| Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 4741 | defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 4742 | sched, HasAVX512, IsCommutable>, |
| Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 4743 | avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 4744 | sched, HasBWI, IsCommutable>; |
| Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 4745 | } |
| 4746 | |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 4747 | multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, |
| 4748 | X86FoldableSchedWrite sched, |
| Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 4749 | SDNode OpNode,X86VectorVTInfo _Src, |
| Asaf Badouh | 5a3a023 | 2016-02-01 15:48:21 +0000 | [diff] [blame] | 4750 | X86VectorVTInfo _Dst, X86VectorVTInfo _Brdct, |
| 4751 | bit IsCommutable = 0> { |
| Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 4752 | defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst), |
| Elena Demikhovsky | 1eeece1 | 2015-04-02 10:51:40 +0000 | [diff] [blame] | 4753 | (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr, |
| Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 4754 | "$src2, $src1","$src1, $src2", |
| 4755 | (_Dst.VT (OpNode |
| 4756 | (_Src.VT _Src.RC:$src1), |
| Elena Demikhovsky | 1eeece1 | 2015-04-02 10:51:40 +0000 | [diff] [blame] | 4757 | (_Src.VT _Src.RC:$src2))), |
| Simon Pilgrim | 0e45634 | 2018-04-12 20:47:34 +0000 | [diff] [blame] | 4758 | IsCommutable>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 4759 | AVX512BIBase, EVEX_4V, Sched<[sched]>; |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 4760 | defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst), |
| 4761 | (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr, |
| 4762 | "$src2, $src1", "$src1, $src2", |
| 4763 | (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 4764 | (bitconvert (_Src.LdFrag addr:$src2))))>, |
| 4765 | AVX512BIBase, EVEX_4V, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 4766 | Sched<[sched.Folded, ReadAfterLd]>; |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 4767 | |
| 4768 | defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst), |
| Coby Tayree | 99a6639 | 2016-11-20 17:19:55 +0000 | [diff] [blame] | 4769 | (ins _Src.RC:$src1, _Brdct.ScalarMemOp:$src2), |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 4770 | OpcodeStr, |
| 4771 | "${src2}"##_Brdct.BroadcastStr##", $src1", |
| Coby Tayree | 99a6639 | 2016-11-20 17:19:55 +0000 | [diff] [blame] | 4772 | "$src1, ${src2}"##_Brdct.BroadcastStr, |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 4773 | (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert |
| 4774 | (_Brdct.VT (X86VBroadcast |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 4775 | (_Brdct.ScalarLdFrag addr:$src2))))))>, |
| 4776 | AVX512BIBase, EVEX_4V, EVEX_B, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 4777 | Sched<[sched.Folded, ReadAfterLd]>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4778 | } |
| 4779 | |
| Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 4780 | defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add, |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 4781 | SchedWriteVecALU, 1>; |
| Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 4782 | defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub, |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 4783 | SchedWriteVecALU, 0>; |
| Elena Demikhovsky | 5226638 | 2015-05-04 12:35:55 +0000 | [diff] [blame] | 4784 | defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds, |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 4785 | SchedWriteVecALU, HasBWI, 1>; |
| Elena Demikhovsky | 5226638 | 2015-05-04 12:35:55 +0000 | [diff] [blame] | 4786 | defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs, |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 4787 | SchedWriteVecALU, HasBWI, 0>; |
| Elena Demikhovsky | 5226638 | 2015-05-04 12:35:55 +0000 | [diff] [blame] | 4788 | defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus, |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 4789 | SchedWriteVecALU, HasBWI, 1>; |
| Elena Demikhovsky | 5226638 | 2015-05-04 12:35:55 +0000 | [diff] [blame] | 4790 | defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus, |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 4791 | SchedWriteVecALU, HasBWI, 0>; |
| Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 4792 | defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul, |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 4793 | SchedWritePMULLD, HasAVX512, 1>, T8PD; |
| Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 4794 | defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul, |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 4795 | SchedWriteVecIMul, HasBWI, 1>; |
| Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 4796 | defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul, |
| Craig Topper | 17bd84c | 2018-06-18 18:47:07 +0000 | [diff] [blame] | 4797 | SchedWriteVecIMul, HasDQI, 1>, T8PD, |
| 4798 | NotEVEX2VEXConvertible; |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 4799 | defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SchedWriteVecIMul, |
| Asaf Badouh | 73f26f8 | 2015-07-05 12:23:20 +0000 | [diff] [blame] | 4800 | HasBWI, 1>; |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 4801 | defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SchedWriteVecIMul, |
| Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 4802 | HasBWI, 1>; |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 4803 | defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs, |
| 4804 | SchedWriteVecIMul, HasBWI, 1>, T8PD; |
| Asaf Badouh | 81f03c3 | 2015-06-18 12:30:53 +0000 | [diff] [blame] | 4805 | defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg, |
| Simon Pilgrim | 39196a1 | 2018-05-03 10:53:17 +0000 | [diff] [blame] | 4806 | SchedWriteVecALU, HasBWI, 1>; |
| Craig Topper | a406796 | 2018-03-08 08:02:52 +0000 | [diff] [blame] | 4807 | defm VPMULDQ : avx512_binop_rm_vl_q<0x28, "vpmuldq", X86pmuldq, |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 4808 | SchedWriteVecIMul, HasAVX512, 1>, T8PD; |
| Craig Topper | a406796 | 2018-03-08 08:02:52 +0000 | [diff] [blame] | 4809 | defm VPMULUDQ : avx512_binop_rm_vl_q<0xF4, "vpmuludq", X86pmuludq, |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 4810 | SchedWriteVecIMul, HasAVX512, 1>; |
| Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 4811 | |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 4812 | multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 4813 | X86SchedWriteWidths sched, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 4814 | AVX512VLVectorVTInfo _SrcVTInfo, |
| 4815 | AVX512VLVectorVTInfo _DstVTInfo, |
| Asaf Badouh | 5a3a023 | 2016-02-01 15:48:21 +0000 | [diff] [blame] | 4816 | SDNode OpNode, Predicate prd, bit IsCommutable = 0> { |
| 4817 | let Predicates = [prd] in |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 4818 | defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, sched.ZMM, OpNode, |
| Asaf Badouh | 5a3a023 | 2016-02-01 15:48:21 +0000 | [diff] [blame] | 4819 | _SrcVTInfo.info512, _DstVTInfo.info512, |
| 4820 | v8i64_info, IsCommutable>, |
| 4821 | EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W; |
| 4822 | let Predicates = [HasVLX, prd] in { |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 4823 | defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, sched.YMM, OpNode, |
| Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 4824 | _SrcVTInfo.info256, _DstVTInfo.info256, |
| Asaf Badouh | 5a3a023 | 2016-02-01 15:48:21 +0000 | [diff] [blame] | 4825 | v4i64x_info, IsCommutable>, |
| 4826 | EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W; |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 4827 | defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, sched.XMM, OpNode, |
| Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 4828 | _SrcVTInfo.info128, _DstVTInfo.info128, |
| Asaf Badouh | 5a3a023 | 2016-02-01 15:48:21 +0000 | [diff] [blame] | 4829 | v2i64x_info, IsCommutable>, |
| Elena Demikhovsky | 50b88dd | 2015-04-21 10:27:40 +0000 | [diff] [blame] | 4830 | EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W; |
| 4831 | } |
| Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 4832 | } |
| Elena Demikhovsky | 50b88dd | 2015-04-21 10:27:40 +0000 | [diff] [blame] | 4833 | |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 4834 | defm VPMULTISHIFTQB : avx512_binop_all<0x83, "vpmultishiftqb", SchedWriteVecALU, |
| Asaf Badouh | 5a3a023 | 2016-02-01 15:48:21 +0000 | [diff] [blame] | 4835 | avx512vl_i8_info, avx512vl_i8_info, |
| 4836 | X86multishift, HasVBMI, 0>, T8PD; |
| Elena Demikhovsky | 172a27c | 2014-01-08 10:54:22 +0000 | [diff] [blame] | 4837 | |
| Elena Demikhovsky | 2557a22 | 2015-05-04 09:14:02 +0000 | [diff] [blame] | 4838 | multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Simon Pilgrim | 4ac95c9 | 2017-11-27 18:14:18 +0000 | [diff] [blame] | 4839 | X86VectorVTInfo _Src, X86VectorVTInfo _Dst, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 4840 | X86FoldableSchedWrite sched> { |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 4841 | defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst), |
| 4842 | (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2), |
| 4843 | OpcodeStr, |
| 4844 | "${src2}"##_Src.BroadcastStr##", $src1", |
| 4845 | "$src1, ${src2}"##_Src.BroadcastStr, |
| 4846 | (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert |
| 4847 | (_Src.VT (X86VBroadcast |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 4848 | (_Src.ScalarLdFrag addr:$src2))))))>, |
| 4849 | EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 4850 | Sched<[sched.Folded, ReadAfterLd]>; |
| Elena Demikhovsky | 2557a22 | 2015-05-04 09:14:02 +0000 | [diff] [blame] | 4851 | } |
| 4852 | |
| Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 4853 | multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr, |
| 4854 | SDNode OpNode,X86VectorVTInfo _Src, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 4855 | X86VectorVTInfo _Dst, X86FoldableSchedWrite sched, |
| Simon Pilgrim | 4ac95c9 | 2017-11-27 18:14:18 +0000 | [diff] [blame] | 4856 | bit IsCommutable = 0> { |
| Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 4857 | defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst), |
| Elena Demikhovsky | 2557a22 | 2015-05-04 09:14:02 +0000 | [diff] [blame] | 4858 | (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr, |
| Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 4859 | "$src2, $src1","$src1, $src2", |
| 4860 | (_Dst.VT (OpNode |
| 4861 | (_Src.VT _Src.RC:$src1), |
| Craig Topper | 37e8c54 | 2016-08-14 17:57:22 +0000 | [diff] [blame] | 4862 | (_Src.VT _Src.RC:$src2))), |
| Simon Pilgrim | 0e45634 | 2018-04-12 20:47:34 +0000 | [diff] [blame] | 4863 | IsCommutable>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 4864 | EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V, Sched<[sched]>; |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 4865 | defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst), |
| 4866 | (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr, |
| 4867 | "$src2, $src1", "$src1, $src2", |
| 4868 | (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 4869 | (bitconvert (_Src.LdFrag addr:$src2))))>, |
| Simon Pilgrim | 4ac95c9 | 2017-11-27 18:14:18 +0000 | [diff] [blame] | 4870 | EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 4871 | Sched<[sched.Folded, ReadAfterLd]>; |
| Elena Demikhovsky | 2557a22 | 2015-05-04 09:14:02 +0000 | [diff] [blame] | 4872 | } |
| 4873 | |
| 4874 | multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr, |
| 4875 | SDNode OpNode> { |
| Craig Topper | 5acb5a1 | 2016-05-01 06:24:57 +0000 | [diff] [blame] | 4876 | let Predicates = [HasBWI] in |
| Elena Demikhovsky | 2557a22 | 2015-05-04 09:14:02 +0000 | [diff] [blame] | 4877 | defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info, |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 4878 | v32i16_info, SchedWriteShuffle.ZMM>, |
| Elena Demikhovsky | 2557a22 | 2015-05-04 09:14:02 +0000 | [diff] [blame] | 4879 | avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info, |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 4880 | v32i16_info, SchedWriteShuffle.ZMM>, EVEX_V512; |
| Craig Topper | 5acb5a1 | 2016-05-01 06:24:57 +0000 | [diff] [blame] | 4881 | let Predicates = [HasBWI, HasVLX] in { |
| Elena Demikhovsky | 2557a22 | 2015-05-04 09:14:02 +0000 | [diff] [blame] | 4882 | defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info, |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 4883 | v16i16x_info, SchedWriteShuffle.YMM>, |
| Elena Demikhovsky | 2557a22 | 2015-05-04 09:14:02 +0000 | [diff] [blame] | 4884 | avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info, |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 4885 | v16i16x_info, SchedWriteShuffle.YMM>, |
| 4886 | EVEX_V256; |
| Elena Demikhovsky | 2557a22 | 2015-05-04 09:14:02 +0000 | [diff] [blame] | 4887 | defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info, |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 4888 | v8i16x_info, SchedWriteShuffle.XMM>, |
| Elena Demikhovsky | 2557a22 | 2015-05-04 09:14:02 +0000 | [diff] [blame] | 4889 | avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info, |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 4890 | v8i16x_info, SchedWriteShuffle.XMM>, |
| 4891 | EVEX_V128; |
| Elena Demikhovsky | 2557a22 | 2015-05-04 09:14:02 +0000 | [diff] [blame] | 4892 | } |
| 4893 | } |
| 4894 | multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr, |
| 4895 | SDNode OpNode> { |
| Craig Topper | 5acb5a1 | 2016-05-01 06:24:57 +0000 | [diff] [blame] | 4896 | let Predicates = [HasBWI] in |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 4897 | defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info, v64i8_info, |
| 4898 | SchedWriteShuffle.ZMM>, EVEX_V512, VEX_WIG; |
| Craig Topper | 5acb5a1 | 2016-05-01 06:24:57 +0000 | [diff] [blame] | 4899 | let Predicates = [HasBWI, HasVLX] in { |
| Elena Demikhovsky | 2557a22 | 2015-05-04 09:14:02 +0000 | [diff] [blame] | 4900 | defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info, |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 4901 | v32i8x_info, SchedWriteShuffle.YMM>, |
| 4902 | EVEX_V256, VEX_WIG; |
| Elena Demikhovsky | 2557a22 | 2015-05-04 09:14:02 +0000 | [diff] [blame] | 4903 | defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info, |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 4904 | v16i8x_info, SchedWriteShuffle.XMM>, |
| 4905 | EVEX_V128, VEX_WIG; |
| Elena Demikhovsky | 2557a22 | 2015-05-04 09:14:02 +0000 | [diff] [blame] | 4906 | } |
| 4907 | } |
| Igor Breger | f7fd547 | 2015-07-21 07:11:28 +0000 | [diff] [blame] | 4908 | |
| 4909 | multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr, |
| 4910 | SDNode OpNode, AVX512VLVectorVTInfo _Src, |
| Craig Topper | 37e8c54 | 2016-08-14 17:57:22 +0000 | [diff] [blame] | 4911 | AVX512VLVectorVTInfo _Dst, bit IsCommutable = 0> { |
| Craig Topper | 5acb5a1 | 2016-05-01 06:24:57 +0000 | [diff] [blame] | 4912 | let Predicates = [HasBWI] in |
| Igor Breger | f7fd547 | 2015-07-21 07:11:28 +0000 | [diff] [blame] | 4913 | defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512, |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 4914 | _Dst.info512, SchedWriteVecIMul.ZMM, |
| 4915 | IsCommutable>, EVEX_V512; |
| Craig Topper | 5acb5a1 | 2016-05-01 06:24:57 +0000 | [diff] [blame] | 4916 | let Predicates = [HasBWI, HasVLX] in { |
| Igor Breger | f7fd547 | 2015-07-21 07:11:28 +0000 | [diff] [blame] | 4917 | defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256, |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 4918 | _Dst.info256, SchedWriteVecIMul.YMM, |
| 4919 | IsCommutable>, EVEX_V256; |
| Igor Breger | f7fd547 | 2015-07-21 07:11:28 +0000 | [diff] [blame] | 4920 | defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128, |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 4921 | _Dst.info128, SchedWriteVecIMul.XMM, |
| 4922 | IsCommutable>, EVEX_V128; |
| Igor Breger | f7fd547 | 2015-07-21 07:11:28 +0000 | [diff] [blame] | 4923 | } |
| 4924 | } |
| 4925 | |
| Craig Topper | b6da654 | 2016-05-01 17:38:32 +0000 | [diff] [blame] | 4926 | defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, AVX512BIBase; |
| 4927 | defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, AVX5128IBase; |
| 4928 | defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase; |
| 4929 | defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase; |
| Igor Breger | f7fd547 | 2015-07-21 07:11:28 +0000 | [diff] [blame] | 4930 | |
| Craig Topper | 5acb5a1 | 2016-05-01 06:24:57 +0000 | [diff] [blame] | 4931 | defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw, |
| Craig Topper | a33846a | 2017-10-22 06:18:23 +0000 | [diff] [blame] | 4932 | avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD, VEX_WIG; |
| Craig Topper | 5acb5a1 | 2016-05-01 06:24:57 +0000 | [diff] [blame] | 4933 | defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd, |
| Craig Topper | a33846a | 2017-10-22 06:18:23 +0000 | [diff] [blame] | 4934 | avx512vl_i16_info, avx512vl_i32_info, 1>, AVX512BIBase, VEX_WIG; |
| Elena Demikhovsky | 2557a22 | 2015-05-04 09:14:02 +0000 | [diff] [blame] | 4935 | |
| Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 4936 | defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax, |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 4937 | SchedWriteVecALU, HasBWI, 1>, T8PD; |
| Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 4938 | defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax, |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 4939 | SchedWriteVecALU, HasBWI, 1>; |
| Craig Topper | 17bd84c | 2018-06-18 18:47:07 +0000 | [diff] [blame] | 4940 | defm VPMAXSD : avx512_binop_rm_vl_d<0x3D, "vpmaxsd", smax, |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 4941 | SchedWriteVecALU, HasAVX512, 1>, T8PD; |
| Craig Topper | 17bd84c | 2018-06-18 18:47:07 +0000 | [diff] [blame] | 4942 | defm VPMAXSQ : avx512_binop_rm_vl_q<0x3D, "vpmaxsq", smax, |
| 4943 | SchedWriteVecALU, HasAVX512, 1>, T8PD, |
| 4944 | NotEVEX2VEXConvertible; |
| Elena Demikhovsky | 199c823 | 2013-10-27 08:18:37 +0000 | [diff] [blame] | 4945 | |
| Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 4946 | defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax, |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 4947 | SchedWriteVecALU, HasBWI, 1>; |
| Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 4948 | defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax, |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 4949 | SchedWriteVecALU, HasBWI, 1>, T8PD; |
| Craig Topper | 17bd84c | 2018-06-18 18:47:07 +0000 | [diff] [blame] | 4950 | defm VPMAXUD : avx512_binop_rm_vl_d<0x3F, "vpmaxud", umax, |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 4951 | SchedWriteVecALU, HasAVX512, 1>, T8PD; |
| Craig Topper | 17bd84c | 2018-06-18 18:47:07 +0000 | [diff] [blame] | 4952 | defm VPMAXUQ : avx512_binop_rm_vl_q<0x3F, "vpmaxuq", umax, |
| 4953 | SchedWriteVecALU, HasAVX512, 1>, T8PD, |
| 4954 | NotEVEX2VEXConvertible; |
| Elena Demikhovsky | 199c823 | 2013-10-27 08:18:37 +0000 | [diff] [blame] | 4955 | |
| Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 4956 | defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin, |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 4957 | SchedWriteVecALU, HasBWI, 1>, T8PD; |
| Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 4958 | defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin, |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 4959 | SchedWriteVecALU, HasBWI, 1>; |
| Craig Topper | 17bd84c | 2018-06-18 18:47:07 +0000 | [diff] [blame] | 4960 | defm VPMINSD : avx512_binop_rm_vl_d<0x39, "vpminsd", smin, |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 4961 | SchedWriteVecALU, HasAVX512, 1>, T8PD; |
| Craig Topper | 17bd84c | 2018-06-18 18:47:07 +0000 | [diff] [blame] | 4962 | defm VPMINSQ : avx512_binop_rm_vl_q<0x39, "vpminsq", smin, |
| 4963 | SchedWriteVecALU, HasAVX512, 1>, T8PD, |
| 4964 | NotEVEX2VEXConvertible; |
| Elena Demikhovsky | 199c823 | 2013-10-27 08:18:37 +0000 | [diff] [blame] | 4965 | |
| Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 4966 | defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin, |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 4967 | SchedWriteVecALU, HasBWI, 1>; |
| Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 4968 | defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin, |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 4969 | SchedWriteVecALU, HasBWI, 1>, T8PD; |
| Craig Topper | 17bd84c | 2018-06-18 18:47:07 +0000 | [diff] [blame] | 4970 | defm VPMINUD : avx512_binop_rm_vl_d<0x3B, "vpminud", umin, |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 4971 | SchedWriteVecALU, HasAVX512, 1>, T8PD; |
| Craig Topper | 17bd84c | 2018-06-18 18:47:07 +0000 | [diff] [blame] | 4972 | defm VPMINUQ : avx512_binop_rm_vl_q<0x3B, "vpminuq", umin, |
| 4973 | SchedWriteVecALU, HasAVX512, 1>, T8PD, |
| 4974 | NotEVEX2VEXConvertible; |
| Craig Topper | abe80cc | 2016-08-28 06:06:28 +0000 | [diff] [blame] | 4975 | |
| Simon Pilgrim | 47c1ff7 | 2016-10-27 17:07:40 +0000 | [diff] [blame] | 4976 | // PMULLQ: Use 512bit version to implement 128/256 bit in case NoVLX. |
| 4977 | let Predicates = [HasDQI, NoVLX] in { |
| 4978 | def : Pat<(v4i64 (mul (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))), |
| 4979 | (EXTRACT_SUBREG |
| 4980 | (VPMULLQZrr |
| 4981 | (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src1, sub_ymm), |
| 4982 | (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)), |
| 4983 | sub_ymm)>; |
| 4984 | |
| 4985 | def : Pat<(v2i64 (mul (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))), |
| 4986 | (EXTRACT_SUBREG |
| 4987 | (VPMULLQZrr |
| 4988 | (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src1, sub_xmm), |
| 4989 | (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)), |
| 4990 | sub_xmm)>; |
| 4991 | } |
| 4992 | |
| Craig Topper | 4520d4f | 2017-12-04 07:21:01 +0000 | [diff] [blame] | 4993 | // PMULLQ: Use 512bit version to implement 128/256 bit in case NoVLX. |
| 4994 | let Predicates = [HasDQI, NoVLX] in { |
| 4995 | def : Pat<(v4i64 (mul (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))), |
| 4996 | (EXTRACT_SUBREG |
| 4997 | (VPMULLQZrr |
| 4998 | (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src1, sub_ymm), |
| 4999 | (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)), |
| 5000 | sub_ymm)>; |
| 5001 | |
| 5002 | def : Pat<(v2i64 (mul (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))), |
| 5003 | (EXTRACT_SUBREG |
| 5004 | (VPMULLQZrr |
| 5005 | (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src1, sub_xmm), |
| 5006 | (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)), |
| 5007 | sub_xmm)>; |
| 5008 | } |
| 5009 | |
| 5010 | multiclass avx512_min_max_lowering<Instruction Instr, SDNode OpNode> { |
| 5011 | def : Pat<(v4i64 (OpNode VR256X:$src1, VR256X:$src2)), |
| 5012 | (EXTRACT_SUBREG |
| 5013 | (Instr |
| 5014 | (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src1, sub_ymm), |
| 5015 | (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)), |
| 5016 | sub_ymm)>; |
| 5017 | |
| 5018 | def : Pat<(v2i64 (OpNode VR128X:$src1, VR128X:$src2)), |
| 5019 | (EXTRACT_SUBREG |
| 5020 | (Instr |
| 5021 | (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src1, sub_xmm), |
| 5022 | (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)), |
| 5023 | sub_xmm)>; |
| 5024 | } |
| 5025 | |
| Craig Topper | 694c73a | 2018-01-01 01:11:32 +0000 | [diff] [blame] | 5026 | let Predicates = [HasAVX512, NoVLX] in { |
| Craig Topper | 4520d4f | 2017-12-04 07:21:01 +0000 | [diff] [blame] | 5027 | defm : avx512_min_max_lowering<VPMAXUQZrr, umax>; |
| 5028 | defm : avx512_min_max_lowering<VPMINUQZrr, umin>; |
| 5029 | defm : avx512_min_max_lowering<VPMAXSQZrr, smax>; |
| 5030 | defm : avx512_min_max_lowering<VPMINSQZrr, smin>; |
| 5031 | } |
| 5032 | |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5033 | //===----------------------------------------------------------------------===// |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5034 | // AVX-512 Logical Instructions |
| 5035 | //===----------------------------------------------------------------------===// |
| 5036 | |
| Craig Topper | afce0ba | 2017-08-30 16:38:33 +0000 | [diff] [blame] | 5037 | // OpNodeMsk is the OpNode to use when element size is important. OpNode will |
| 5038 | // be set to null_frag for 32-bit elements. |
| 5039 | multiclass avx512_logic_rm<bits<8> opc, string OpcodeStr, |
| 5040 | SDPatternOperator OpNode, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 5041 | SDNode OpNodeMsk, X86FoldableSchedWrite sched, |
| 5042 | X86VectorVTInfo _, bit IsCommutable = 0> { |
| Craig Topper | afce0ba | 2017-08-30 16:38:33 +0000 | [diff] [blame] | 5043 | let hasSideEffects = 0 in |
| Craig Topper | abe80cc | 2016-08-28 06:06:28 +0000 | [diff] [blame] | 5044 | defm rr : AVX512_maskable_logic<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 5045 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr, |
| 5046 | "$src2, $src1", "$src1, $src2", |
| 5047 | (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)), |
| 5048 | (bitconvert (_.VT _.RC:$src2)))), |
| Craig Topper | afce0ba | 2017-08-30 16:38:33 +0000 | [diff] [blame] | 5049 | (_.VT (bitconvert (_.i64VT (OpNodeMsk _.RC:$src1, |
| 5050 | _.RC:$src2)))), |
| Simon Pilgrim | 0e45634 | 2018-04-12 20:47:34 +0000 | [diff] [blame] | 5051 | IsCommutable>, AVX512BIBase, EVEX_4V, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 5052 | Sched<[sched]>; |
| Craig Topper | abe80cc | 2016-08-28 06:06:28 +0000 | [diff] [blame] | 5053 | |
| Craig Topper | afce0ba | 2017-08-30 16:38:33 +0000 | [diff] [blame] | 5054 | let hasSideEffects = 0, mayLoad = 1 in |
| Craig Topper | abe80cc | 2016-08-28 06:06:28 +0000 | [diff] [blame] | 5055 | defm rm : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 5056 | (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr, |
| 5057 | "$src2, $src1", "$src1, $src2", |
| 5058 | (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)), |
| 5059 | (bitconvert (_.LdFrag addr:$src2)))), |
| Craig Topper | afce0ba | 2017-08-30 16:38:33 +0000 | [diff] [blame] | 5060 | (_.VT (bitconvert (_.i64VT (OpNodeMsk _.RC:$src1, |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 5061 | (bitconvert (_.LdFrag addr:$src2))))))>, |
| 5062 | AVX512BIBase, EVEX_4V, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 5063 | Sched<[sched.Folded, ReadAfterLd]>; |
| Craig Topper | abe80cc | 2016-08-28 06:06:28 +0000 | [diff] [blame] | 5064 | } |
| 5065 | |
| Craig Topper | afce0ba | 2017-08-30 16:38:33 +0000 | [diff] [blame] | 5066 | // OpNodeMsk is the OpNode to use where element size is important. So use |
| 5067 | // for all of the broadcast patterns. |
| 5068 | multiclass avx512_logic_rmb<bits<8> opc, string OpcodeStr, |
| 5069 | SDPatternOperator OpNode, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 5070 | SDNode OpNodeMsk, X86FoldableSchedWrite sched, X86VectorVTInfo _, |
| Craig Topper | afce0ba | 2017-08-30 16:38:33 +0000 | [diff] [blame] | 5071 | bit IsCommutable = 0> : |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 5072 | avx512_logic_rm<opc, OpcodeStr, OpNode, OpNodeMsk, sched, _, |
| Simon Pilgrim | b9b4639 | 2017-12-05 14:04:23 +0000 | [diff] [blame] | 5073 | IsCommutable> { |
| Craig Topper | abe80cc | 2016-08-28 06:06:28 +0000 | [diff] [blame] | 5074 | defm rmb : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 5075 | (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr, |
| 5076 | "${src2}"##_.BroadcastStr##", $src1", |
| 5077 | "$src1, ${src2}"##_.BroadcastStr, |
| Craig Topper | afce0ba | 2017-08-30 16:38:33 +0000 | [diff] [blame] | 5078 | (_.i64VT (OpNodeMsk _.RC:$src1, |
| Craig Topper | abe80cc | 2016-08-28 06:06:28 +0000 | [diff] [blame] | 5079 | (bitconvert |
| 5080 | (_.VT (X86VBroadcast |
| 5081 | (_.ScalarLdFrag addr:$src2)))))), |
| Craig Topper | afce0ba | 2017-08-30 16:38:33 +0000 | [diff] [blame] | 5082 | (_.VT (bitconvert (_.i64VT (OpNodeMsk _.RC:$src1, |
| Craig Topper | abe80cc | 2016-08-28 06:06:28 +0000 | [diff] [blame] | 5083 | (bitconvert |
| 5084 | (_.VT (X86VBroadcast |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 5085 | (_.ScalarLdFrag addr:$src2))))))))>, |
| 5086 | AVX512BIBase, EVEX_4V, EVEX_B, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 5087 | Sched<[sched.Folded, ReadAfterLd]>; |
| Craig Topper | abe80cc | 2016-08-28 06:06:28 +0000 | [diff] [blame] | 5088 | } |
| 5089 | |
| Craig Topper | afce0ba | 2017-08-30 16:38:33 +0000 | [diff] [blame] | 5090 | multiclass avx512_logic_rmb_vl<bits<8> opc, string OpcodeStr, |
| 5091 | SDPatternOperator OpNode, |
| Simon Pilgrim | 6f710a6 | 2018-05-01 12:15:29 +0000 | [diff] [blame] | 5092 | SDNode OpNodeMsk, X86SchedWriteWidths sched, |
| Simon Pilgrim | b9b4639 | 2017-12-05 14:04:23 +0000 | [diff] [blame] | 5093 | AVX512VLVectorVTInfo VTInfo, |
| Craig Topper | b0cbd5b | 2017-01-24 06:25:34 +0000 | [diff] [blame] | 5094 | bit IsCommutable = 0> { |
| 5095 | let Predicates = [HasAVX512] in |
| Simon Pilgrim | 6f710a6 | 2018-05-01 12:15:29 +0000 | [diff] [blame] | 5096 | defm Z : avx512_logic_rmb<opc, OpcodeStr, OpNode, OpNodeMsk, sched.ZMM, |
| Simon Pilgrim | b9b4639 | 2017-12-05 14:04:23 +0000 | [diff] [blame] | 5097 | VTInfo.info512, IsCommutable>, EVEX_V512; |
| Craig Topper | abe80cc | 2016-08-28 06:06:28 +0000 | [diff] [blame] | 5098 | |
| Craig Topper | b0cbd5b | 2017-01-24 06:25:34 +0000 | [diff] [blame] | 5099 | let Predicates = [HasAVX512, HasVLX] in { |
| Simon Pilgrim | 6f710a6 | 2018-05-01 12:15:29 +0000 | [diff] [blame] | 5100 | defm Z256 : avx512_logic_rmb<opc, OpcodeStr, OpNode, OpNodeMsk, sched.YMM, |
| Craig Topper | afce0ba | 2017-08-30 16:38:33 +0000 | [diff] [blame] | 5101 | VTInfo.info256, IsCommutable>, EVEX_V256; |
| Simon Pilgrim | 6f710a6 | 2018-05-01 12:15:29 +0000 | [diff] [blame] | 5102 | defm Z128 : avx512_logic_rmb<opc, OpcodeStr, OpNode, OpNodeMsk, sched.XMM, |
| Craig Topper | afce0ba | 2017-08-30 16:38:33 +0000 | [diff] [blame] | 5103 | VTInfo.info128, IsCommutable>, EVEX_V128; |
| Craig Topper | abe80cc | 2016-08-28 06:06:28 +0000 | [diff] [blame] | 5104 | } |
| 5105 | } |
| 5106 | |
| Craig Topper | abe80cc | 2016-08-28 06:06:28 +0000 | [diff] [blame] | 5107 | multiclass avx512_logic_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr, |
| Simon Pilgrim | 6f710a6 | 2018-05-01 12:15:29 +0000 | [diff] [blame] | 5108 | SDNode OpNode, X86SchedWriteWidths sched, |
| Simon Pilgrim | b9b4639 | 2017-12-05 14:04:23 +0000 | [diff] [blame] | 5109 | bit IsCommutable = 0> { |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 5110 | defm Q : avx512_logic_rmb_vl<opc_q, OpcodeStr#"q", OpNode, OpNode, sched, |
| Craig Topper | afce0ba | 2017-08-30 16:38:33 +0000 | [diff] [blame] | 5111 | avx512vl_i64_info, IsCommutable>, |
| 5112 | VEX_W, EVEX_CD8<64, CD8VF>; |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 5113 | defm D : avx512_logic_rmb_vl<opc_d, OpcodeStr#"d", null_frag, OpNode, sched, |
| Craig Topper | afce0ba | 2017-08-30 16:38:33 +0000 | [diff] [blame] | 5114 | avx512vl_i32_info, IsCommutable>, |
| 5115 | EVEX_CD8<32, CD8VF>; |
| Craig Topper | abe80cc | 2016-08-28 06:06:28 +0000 | [diff] [blame] | 5116 | } |
| 5117 | |
| Simon Pilgrim | 6f710a6 | 2018-05-01 12:15:29 +0000 | [diff] [blame] | 5118 | defm VPAND : avx512_logic_rm_vl_dq<0xDB, 0xDB, "vpand", and, |
| 5119 | SchedWriteVecLogic, 1>; |
| 5120 | defm VPOR : avx512_logic_rm_vl_dq<0xEB, 0xEB, "vpor", or, |
| 5121 | SchedWriteVecLogic, 1>; |
| 5122 | defm VPXOR : avx512_logic_rm_vl_dq<0xEF, 0xEF, "vpxor", xor, |
| 5123 | SchedWriteVecLogic, 1>; |
| 5124 | defm VPANDN : avx512_logic_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp, |
| 5125 | SchedWriteVecLogic>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5126 | |
| 5127 | //===----------------------------------------------------------------------===// |
| 5128 | // AVX-512 FP arithmetic |
| 5129 | //===----------------------------------------------------------------------===// |
| Simon Pilgrim | 1b7a80d | 2018-05-01 15:57:17 +0000 | [diff] [blame] | 5130 | |
| Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 5131 | multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 5132 | SDNode OpNode, SDNode VecNode, |
| 5133 | X86FoldableSchedWrite sched, bit IsCommutable> { |
| Craig Topper | 5ec33a9 | 2016-07-22 05:00:42 +0000 | [diff] [blame] | 5134 | let ExeDomain = _.ExeDomain in { |
| Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 5135 | defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 5136 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr, |
| 5137 | "$src2, $src1", "$src1, $src2", |
| Craig Topper | d9fe664 | 2017-02-21 04:26:10 +0000 | [diff] [blame] | 5138 | (_.VT (VecNode _.RC:$src1, _.RC:$src2, |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 5139 | (i32 FROUND_CURRENT)))>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 5140 | Sched<[sched]>; |
| Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 5141 | |
| 5142 | defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| Craig Topper | d9fe664 | 2017-02-21 04:26:10 +0000 | [diff] [blame] | 5143 | (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr, |
| Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 5144 | "$src2, $src1", "$src1, $src2", |
| Craig Topper | d9fe664 | 2017-02-21 04:26:10 +0000 | [diff] [blame] | 5145 | (_.VT (VecNode _.RC:$src1, |
| 5146 | _.ScalarIntMemCPat:$src2, |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 5147 | (i32 FROUND_CURRENT)))>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 5148 | Sched<[sched.Folded, ReadAfterLd]>; |
| Craig Topper | 79011a6 | 2016-07-26 08:06:18 +0000 | [diff] [blame] | 5149 | let isCodeGenOnly = 1, Predicates = [HasAVX512] in { |
| Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 5150 | def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst), |
| Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 5151 | (ins _.FRC:$src1, _.FRC:$src2), |
| Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 5152 | OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 5153 | [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))]>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 5154 | Sched<[sched]> { |
| Craig Topper | 79011a6 | 2016-07-26 08:06:18 +0000 | [diff] [blame] | 5155 | let isCommutable = IsCommutable; |
| 5156 | } |
| Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 5157 | def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst), |
| Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 5158 | (ins _.FRC:$src1, _.ScalarMemOp:$src2), |
| Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 5159 | OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 5160 | [(set _.FRC:$dst, (OpNode _.FRC:$src1, |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 5161 | (_.ScalarLdFrag addr:$src2)))]>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 5162 | Sched<[sched.Folded, ReadAfterLd]>; |
| Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 5163 | } |
| Craig Topper | 5ec33a9 | 2016-07-22 05:00:42 +0000 | [diff] [blame] | 5164 | } |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5165 | } |
| 5166 | |
| Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 5167 | multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 5168 | SDNode VecNode, X86FoldableSchedWrite sched, |
| 5169 | bit IsCommutable = 0> { |
| Craig Topper | 5ec33a9 | 2016-07-22 05:00:42 +0000 | [diff] [blame] | 5170 | let ExeDomain = _.ExeDomain in |
| Craig Topper | da7e78e | 2017-12-10 04:07:28 +0000 | [diff] [blame] | 5171 | defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 5172 | (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr, |
| 5173 | "$rc, $src2, $src1", "$src1, $src2, $rc", |
| 5174 | (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2), |
| Simon Pilgrim | 0e45634 | 2018-04-12 20:47:34 +0000 | [diff] [blame] | 5175 | (i32 imm:$rc)), IsCommutable>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 5176 | EVEX_B, EVEX_RC, Sched<[sched]>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5177 | } |
| Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 5178 | multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _, |
| Craig Topper | 56d4022 | 2017-02-22 06:54:18 +0000 | [diff] [blame] | 5179 | SDNode OpNode, SDNode VecNode, SDNode SaeNode, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 5180 | X86FoldableSchedWrite sched, bit IsCommutable> { |
| Craig Topper | 56d4022 | 2017-02-22 06:54:18 +0000 | [diff] [blame] | 5181 | let ExeDomain = _.ExeDomain in { |
| 5182 | defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 5183 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr, |
| 5184 | "$src2, $src1", "$src1, $src2", |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 5185 | (_.VT (VecNode _.RC:$src1, _.RC:$src2))>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 5186 | Sched<[sched]>; |
| Craig Topper | 56d4022 | 2017-02-22 06:54:18 +0000 | [diff] [blame] | 5187 | |
| 5188 | defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 5189 | (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr, |
| 5190 | "$src2, $src1", "$src1, $src2", |
| 5191 | (_.VT (VecNode _.RC:$src1, |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 5192 | _.ScalarIntMemCPat:$src2))>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 5193 | Sched<[sched.Folded, ReadAfterLd]>; |
| Craig Topper | 56d4022 | 2017-02-22 06:54:18 +0000 | [diff] [blame] | 5194 | |
| 5195 | let isCodeGenOnly = 1, Predicates = [HasAVX512] in { |
| 5196 | def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst), |
| 5197 | (ins _.FRC:$src1, _.FRC:$src2), |
| 5198 | OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 5199 | [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))]>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 5200 | Sched<[sched]> { |
| Craig Topper | 56d4022 | 2017-02-22 06:54:18 +0000 | [diff] [blame] | 5201 | let isCommutable = IsCommutable; |
| 5202 | } |
| 5203 | def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst), |
| 5204 | (ins _.FRC:$src1, _.ScalarMemOp:$src2), |
| 5205 | OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 5206 | [(set _.FRC:$dst, (OpNode _.FRC:$src1, |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 5207 | (_.ScalarLdFrag addr:$src2)))]>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 5208 | Sched<[sched.Folded, ReadAfterLd]>; |
| Craig Topper | 56d4022 | 2017-02-22 06:54:18 +0000 | [diff] [blame] | 5209 | } |
| 5210 | |
| Craig Topper | da7e78e | 2017-12-10 04:07:28 +0000 | [diff] [blame] | 5211 | defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 5212 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr, |
| Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 5213 | "{sae}, $src2, $src1", "$src1, $src2, {sae}", |
| Craig Topper | 56d4022 | 2017-02-22 06:54:18 +0000 | [diff] [blame] | 5214 | (SaeNode (_.VT _.RC:$src1), (_.VT _.RC:$src2), |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 5215 | (i32 FROUND_NO_EXC))>, EVEX_B, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 5216 | Sched<[sched]>; |
| Craig Topper | 56d4022 | 2017-02-22 06:54:18 +0000 | [diff] [blame] | 5217 | } |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5218 | } |
| 5219 | |
| Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 5220 | multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Simon Pilgrim | ac5d0a3 | 2018-05-07 16:15:46 +0000 | [diff] [blame] | 5221 | SDNode VecNode, X86SchedWriteSizes sched, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 5222 | bit IsCommutable> { |
| Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 5223 | defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode, |
| Simon Pilgrim | ac5d0a3 | 2018-05-07 16:15:46 +0000 | [diff] [blame] | 5224 | sched.PS.Scl, IsCommutable>, |
| Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 5225 | avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode, |
| Simon Pilgrim | ac5d0a3 | 2018-05-07 16:15:46 +0000 | [diff] [blame] | 5226 | sched.PS.Scl, IsCommutable>, |
| Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 5227 | XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>; |
| 5228 | defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode, |
| Simon Pilgrim | ac5d0a3 | 2018-05-07 16:15:46 +0000 | [diff] [blame] | 5229 | sched.PD.Scl, IsCommutable>, |
| Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 5230 | avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode, |
| Simon Pilgrim | ac5d0a3 | 2018-05-07 16:15:46 +0000 | [diff] [blame] | 5231 | sched.PD.Scl, IsCommutable>, |
| Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 5232 | XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>; |
| 5233 | } |
| 5234 | |
| 5235 | multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 5236 | SDNode VecNode, SDNode SaeNode, |
| Simon Pilgrim | ac5d0a3 | 2018-05-07 16:15:46 +0000 | [diff] [blame] | 5237 | X86SchedWriteSizes sched, bit IsCommutable> { |
| Craig Topper | 56d4022 | 2017-02-22 06:54:18 +0000 | [diff] [blame] | 5238 | defm SSZ : avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, OpNode, |
| Simon Pilgrim | ac5d0a3 | 2018-05-07 16:15:46 +0000 | [diff] [blame] | 5239 | VecNode, SaeNode, sched.PS.Scl, IsCommutable>, |
| Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 5240 | XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>; |
| Craig Topper | 56d4022 | 2017-02-22 06:54:18 +0000 | [diff] [blame] | 5241 | defm SDZ : avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, OpNode, |
| Simon Pilgrim | ac5d0a3 | 2018-05-07 16:15:46 +0000 | [diff] [blame] | 5242 | VecNode, SaeNode, sched.PD.Scl, IsCommutable>, |
| Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 5243 | XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>; |
| 5244 | } |
| Simon Pilgrim | 1b7a80d | 2018-05-01 15:57:17 +0000 | [diff] [blame] | 5245 | defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnds, |
| Simon Pilgrim | ac5d0a3 | 2018-05-07 16:15:46 +0000 | [diff] [blame] | 5246 | SchedWriteFAddSizes, 1>; |
| Simon Pilgrim | 1b7a80d | 2018-05-01 15:57:17 +0000 | [diff] [blame] | 5247 | defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnds, |
| Simon Pilgrim | ac5d0a3 | 2018-05-07 16:15:46 +0000 | [diff] [blame] | 5248 | SchedWriteFMulSizes, 1>; |
| Simon Pilgrim | 1b7a80d | 2018-05-01 15:57:17 +0000 | [diff] [blame] | 5249 | defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnds, |
| Simon Pilgrim | ac5d0a3 | 2018-05-07 16:15:46 +0000 | [diff] [blame] | 5250 | SchedWriteFAddSizes, 0>; |
| Simon Pilgrim | 1b7a80d | 2018-05-01 15:57:17 +0000 | [diff] [blame] | 5251 | defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnds, |
| Simon Pilgrim | ac5d0a3 | 2018-05-07 16:15:46 +0000 | [diff] [blame] | 5252 | SchedWriteFDivSizes, 0>; |
| Simon Pilgrim | 1b7a80d | 2018-05-01 15:57:17 +0000 | [diff] [blame] | 5253 | defm VMIN : avx512_binop_s_sae<0x5D, "vmin", X86fmin, X86fmins, X86fminRnds, |
| Simon Pilgrim | ac5d0a3 | 2018-05-07 16:15:46 +0000 | [diff] [blame] | 5254 | SchedWriteFCmpSizes, 0>; |
| Simon Pilgrim | 1b7a80d | 2018-05-01 15:57:17 +0000 | [diff] [blame] | 5255 | defm VMAX : avx512_binop_s_sae<0x5F, "vmax", X86fmax, X86fmaxs, X86fmaxRnds, |
| Simon Pilgrim | ac5d0a3 | 2018-05-07 16:15:46 +0000 | [diff] [blame] | 5256 | SchedWriteFCmpSizes, 0>; |
| Elena Demikhovsky | d84f337 | 2016-07-11 06:08:06 +0000 | [diff] [blame] | 5257 | |
| 5258 | // MIN/MAX nodes are commutable under "unsafe-fp-math". In this case we use |
| 5259 | // X86fminc and X86fmaxc instead of X86fmin and X86fmax |
| 5260 | multiclass avx512_comutable_binop_s<bits<8> opc, string OpcodeStr, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 5261 | X86VectorVTInfo _, SDNode OpNode, |
| 5262 | X86FoldableSchedWrite sched> { |
| Craig Topper | 0366933 | 2017-02-26 06:45:56 +0000 | [diff] [blame] | 5263 | let isCodeGenOnly = 1, Predicates = [HasAVX512], ExeDomain = _.ExeDomain in { |
| Elena Demikhovsky | d84f337 | 2016-07-11 06:08:06 +0000 | [diff] [blame] | 5264 | def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst), |
| 5265 | (ins _.FRC:$src1, _.FRC:$src2), |
| 5266 | OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 5267 | [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))]>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 5268 | Sched<[sched]> { |
| Craig Topper | 79011a6 | 2016-07-26 08:06:18 +0000 | [diff] [blame] | 5269 | let isCommutable = 1; |
| 5270 | } |
| Elena Demikhovsky | d84f337 | 2016-07-11 06:08:06 +0000 | [diff] [blame] | 5271 | def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst), |
| 5272 | (ins _.FRC:$src1, _.ScalarMemOp:$src2), |
| 5273 | OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 5274 | [(set _.FRC:$dst, (OpNode _.FRC:$src1, |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 5275 | (_.ScalarLdFrag addr:$src2)))]>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 5276 | Sched<[sched.Folded, ReadAfterLd]>; |
| Elena Demikhovsky | d84f337 | 2016-07-11 06:08:06 +0000 | [diff] [blame] | 5277 | } |
| 5278 | } |
| 5279 | defm VMINCSSZ : avx512_comutable_binop_s<0x5D, "vminss", f32x_info, X86fminc, |
| Simon Pilgrim | c546f94 | 2018-05-01 16:50:16 +0000 | [diff] [blame] | 5280 | SchedWriteFCmp.Scl>, XS, EVEX_4V, |
| 5281 | VEX_LIG, EVEX_CD8<32, CD8VT1>; |
| Elena Demikhovsky | d84f337 | 2016-07-11 06:08:06 +0000 | [diff] [blame] | 5282 | |
| 5283 | defm VMINCSDZ : avx512_comutable_binop_s<0x5D, "vminsd", f64x_info, X86fminc, |
| Simon Pilgrim | c546f94 | 2018-05-01 16:50:16 +0000 | [diff] [blame] | 5284 | SchedWriteFCmp.Scl>, XD, VEX_W, EVEX_4V, |
| 5285 | VEX_LIG, EVEX_CD8<64, CD8VT1>; |
| Elena Demikhovsky | d84f337 | 2016-07-11 06:08:06 +0000 | [diff] [blame] | 5286 | |
| 5287 | defm VMAXCSSZ : avx512_comutable_binop_s<0x5F, "vmaxss", f32x_info, X86fmaxc, |
| Simon Pilgrim | c546f94 | 2018-05-01 16:50:16 +0000 | [diff] [blame] | 5288 | SchedWriteFCmp.Scl>, XS, EVEX_4V, |
| 5289 | VEX_LIG, EVEX_CD8<32, CD8VT1>; |
| Elena Demikhovsky | d84f337 | 2016-07-11 06:08:06 +0000 | [diff] [blame] | 5290 | |
| 5291 | defm VMAXCSDZ : avx512_comutable_binop_s<0x5F, "vmaxsd", f64x_info, X86fmaxc, |
| Simon Pilgrim | c546f94 | 2018-05-01 16:50:16 +0000 | [diff] [blame] | 5292 | SchedWriteFCmp.Scl>, XD, VEX_W, EVEX_4V, |
| 5293 | VEX_LIG, EVEX_CD8<64, CD8VT1>; |
| Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 5294 | |
| Craig Topper | 375aa90 | 2016-12-19 00:42:28 +0000 | [diff] [blame] | 5295 | multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 5296 | X86VectorVTInfo _, X86FoldableSchedWrite sched, |
| Craig Topper | 9433f97 | 2016-08-02 06:16:53 +0000 | [diff] [blame] | 5297 | bit IsCommutable> { |
| Craig Topper | 375aa90 | 2016-12-19 00:42:28 +0000 | [diff] [blame] | 5298 | let ExeDomain = _.ExeDomain, hasSideEffects = 0 in { |
| Robert Khasanov | 595e598 | 2014-10-29 15:43:02 +0000 | [diff] [blame] | 5299 | defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 5300 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix, |
| 5301 | "$src2, $src1", "$src1, $src2", |
| Simon Pilgrim | 0e45634 | 2018-04-12 20:47:34 +0000 | [diff] [blame] | 5302 | (_.VT (OpNode _.RC:$src1, _.RC:$src2)), IsCommutable>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 5303 | EVEX_4V, Sched<[sched]>; |
| Craig Topper | 375aa90 | 2016-12-19 00:42:28 +0000 | [diff] [blame] | 5304 | let mayLoad = 1 in { |
| 5305 | defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 5306 | (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix, |
| 5307 | "$src2, $src1", "$src1, $src2", |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 5308 | (OpNode _.RC:$src1, (_.LdFrag addr:$src2))>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 5309 | EVEX_4V, Sched<[sched.Folded, ReadAfterLd]>; |
| Craig Topper | 375aa90 | 2016-12-19 00:42:28 +0000 | [diff] [blame] | 5310 | defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 5311 | (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix, |
| 5312 | "${src2}"##_.BroadcastStr##", $src1", |
| 5313 | "$src1, ${src2}"##_.BroadcastStr, |
| 5314 | (OpNode _.RC:$src1, (_.VT (X86VBroadcast |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 5315 | (_.ScalarLdFrag addr:$src2))))>, |
| 5316 | EVEX_4V, EVEX_B, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 5317 | Sched<[sched.Folded, ReadAfterLd]>; |
| Craig Topper | 375aa90 | 2016-12-19 00:42:28 +0000 | [diff] [blame] | 5318 | } |
| Craig Topper | 5ec33a9 | 2016-07-22 05:00:42 +0000 | [diff] [blame] | 5319 | } |
| Robert Khasanov | 595e598 | 2014-10-29 15:43:02 +0000 | [diff] [blame] | 5320 | } |
| Elena Demikhovsky | f7c1b16 | 2014-03-06 08:45:30 +0000 | [diff] [blame] | 5321 | |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 5322 | multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, |
| 5323 | SDPatternOperator OpNodeRnd, |
| 5324 | X86FoldableSchedWrite sched, X86VectorVTInfo _> { |
| Craig Topper | 5ec33a9 | 2016-07-22 05:00:42 +0000 | [diff] [blame] | 5325 | let ExeDomain = _.ExeDomain in |
| Craig Topper | c89e282 | 2017-12-10 09:14:38 +0000 | [diff] [blame] | 5326 | defm rrb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| Elena Demikhovsky | 714f23b | 2015-02-18 07:59:20 +0000 | [diff] [blame] | 5327 | (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix, |
| 5328 | "$rc, $src2, $src1", "$src1, $src2, $rc", |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 5329 | (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 5330 | EVEX_4V, EVEX_B, EVEX_RC, Sched<[sched]>; |
| Elena Demikhovsky | 714f23b | 2015-02-18 07:59:20 +0000 | [diff] [blame] | 5331 | } |
| 5332 | |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 5333 | multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, |
| 5334 | SDPatternOperator OpNodeRnd, |
| 5335 | X86FoldableSchedWrite sched, X86VectorVTInfo _> { |
| Craig Topper | 5ec33a9 | 2016-07-22 05:00:42 +0000 | [diff] [blame] | 5336 | let ExeDomain = _.ExeDomain in |
| Craig Topper | c89e282 | 2017-12-10 09:14:38 +0000 | [diff] [blame] | 5337 | defm rrb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 5338 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix, |
| 5339 | "{sae}, $src2, $src1", "$src1, $src2, {sae}", |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 5340 | (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 5341 | EVEX_4V, EVEX_B, Sched<[sched]>; |
| Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 5342 | } |
| 5343 | |
| Craig Topper | 375aa90 | 2016-12-19 00:42:28 +0000 | [diff] [blame] | 5344 | multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode, |
| Simon Pilgrim | ac5d0a3 | 2018-05-07 16:15:46 +0000 | [diff] [blame] | 5345 | Predicate prd, X86SchedWriteSizes sched, |
| Craig Topper | 9433f97 | 2016-08-02 06:16:53 +0000 | [diff] [blame] | 5346 | bit IsCommutable = 0> { |
| Craig Topper | db29066 | 2016-05-01 05:57:06 +0000 | [diff] [blame] | 5347 | let Predicates = [prd] in { |
| Robert Khasanov | 595e598 | 2014-10-29 15:43:02 +0000 | [diff] [blame] | 5348 | defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info, |
| Simon Pilgrim | ac5d0a3 | 2018-05-07 16:15:46 +0000 | [diff] [blame] | 5349 | sched.PS.ZMM, IsCommutable>, EVEX_V512, PS, |
| Robert Khasanov | 595e598 | 2014-10-29 15:43:02 +0000 | [diff] [blame] | 5350 | EVEX_CD8<32, CD8VF>; |
| 5351 | defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info, |
| Simon Pilgrim | ac5d0a3 | 2018-05-07 16:15:46 +0000 | [diff] [blame] | 5352 | sched.PD.ZMM, IsCommutable>, EVEX_V512, PD, VEX_W, |
| Robert Khasanov | 595e598 | 2014-10-29 15:43:02 +0000 | [diff] [blame] | 5353 | EVEX_CD8<64, CD8VF>; |
| Craig Topper | db29066 | 2016-05-01 05:57:06 +0000 | [diff] [blame] | 5354 | } |
| Elena Demikhovsky | f7c1b16 | 2014-03-06 08:45:30 +0000 | [diff] [blame] | 5355 | |
| Robert Khasanov | 595e598 | 2014-10-29 15:43:02 +0000 | [diff] [blame] | 5356 | // Define only if AVX512VL feature is present. |
| Craig Topper | db29066 | 2016-05-01 05:57:06 +0000 | [diff] [blame] | 5357 | let Predicates = [prd, HasVLX] in { |
| Robert Khasanov | 595e598 | 2014-10-29 15:43:02 +0000 | [diff] [blame] | 5358 | defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info, |
| Simon Pilgrim | ac5d0a3 | 2018-05-07 16:15:46 +0000 | [diff] [blame] | 5359 | sched.PS.XMM, IsCommutable>, EVEX_V128, PS, |
| Robert Khasanov | 595e598 | 2014-10-29 15:43:02 +0000 | [diff] [blame] | 5360 | EVEX_CD8<32, CD8VF>; |
| 5361 | defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info, |
| Simon Pilgrim | ac5d0a3 | 2018-05-07 16:15:46 +0000 | [diff] [blame] | 5362 | sched.PS.YMM, IsCommutable>, EVEX_V256, PS, |
| Robert Khasanov | 595e598 | 2014-10-29 15:43:02 +0000 | [diff] [blame] | 5363 | EVEX_CD8<32, CD8VF>; |
| 5364 | defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info, |
| Simon Pilgrim | ac5d0a3 | 2018-05-07 16:15:46 +0000 | [diff] [blame] | 5365 | sched.PD.XMM, IsCommutable>, EVEX_V128, PD, VEX_W, |
| Robert Khasanov | 595e598 | 2014-10-29 15:43:02 +0000 | [diff] [blame] | 5366 | EVEX_CD8<64, CD8VF>; |
| 5367 | defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info, |
| Simon Pilgrim | ac5d0a3 | 2018-05-07 16:15:46 +0000 | [diff] [blame] | 5368 | sched.PD.YMM, IsCommutable>, EVEX_V256, PD, VEX_W, |
| Robert Khasanov | 595e598 | 2014-10-29 15:43:02 +0000 | [diff] [blame] | 5369 | EVEX_CD8<64, CD8VF>; |
| Elena Demikhovsky | f7c1b16 | 2014-03-06 08:45:30 +0000 | [diff] [blame] | 5370 | } |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5371 | } |
| 5372 | |
| Simon Pilgrim | d1a7d0c | 2017-11-30 12:01:52 +0000 | [diff] [blame] | 5373 | multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd, |
| Simon Pilgrim | ac5d0a3 | 2018-05-07 16:15:46 +0000 | [diff] [blame] | 5374 | X86SchedWriteSizes sched> { |
| 5375 | defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, sched.PS.ZMM, |
| Simon Pilgrim | 6f710a6 | 2018-05-01 12:15:29 +0000 | [diff] [blame] | 5376 | v16f32_info>, |
| 5377 | EVEX_V512, PS, EVEX_CD8<32, CD8VF>; |
| Simon Pilgrim | ac5d0a3 | 2018-05-07 16:15:46 +0000 | [diff] [blame] | 5378 | defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, sched.PD.ZMM, |
| Simon Pilgrim | 6f710a6 | 2018-05-01 12:15:29 +0000 | [diff] [blame] | 5379 | v8f64_info>, |
| 5380 | EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>; |
| Elena Demikhovsky | 714f23b | 2015-02-18 07:59:20 +0000 | [diff] [blame] | 5381 | } |
| 5382 | |
| Simon Pilgrim | d1a7d0c | 2017-11-30 12:01:52 +0000 | [diff] [blame] | 5383 | multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd, |
| Simon Pilgrim | ac5d0a3 | 2018-05-07 16:15:46 +0000 | [diff] [blame] | 5384 | X86SchedWriteSizes sched> { |
| 5385 | defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, sched.PS.ZMM, |
| Simon Pilgrim | 6f710a6 | 2018-05-01 12:15:29 +0000 | [diff] [blame] | 5386 | v16f32_info>, |
| 5387 | EVEX_V512, PS, EVEX_CD8<32, CD8VF>; |
| Simon Pilgrim | ac5d0a3 | 2018-05-07 16:15:46 +0000 | [diff] [blame] | 5388 | defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, sched.PD.ZMM, |
| Simon Pilgrim | 6f710a6 | 2018-05-01 12:15:29 +0000 | [diff] [blame] | 5389 | v8f64_info>, |
| 5390 | EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>; |
| Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 5391 | } |
| 5392 | |
| Craig Topper | 9433f97 | 2016-08-02 06:16:53 +0000 | [diff] [blame] | 5393 | defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, HasAVX512, |
| Simon Pilgrim | ac5d0a3 | 2018-05-07 16:15:46 +0000 | [diff] [blame] | 5394 | SchedWriteFAddSizes, 1>, |
| 5395 | avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd, SchedWriteFAddSizes>; |
| Simon Pilgrim | b2aa89c | 2018-04-27 15:50:33 +0000 | [diff] [blame] | 5396 | defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, HasAVX512, |
| Simon Pilgrim | ac5d0a3 | 2018-05-07 16:15:46 +0000 | [diff] [blame] | 5397 | SchedWriteFMulSizes, 1>, |
| 5398 | avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd, SchedWriteFMulSizes>; |
| Simon Pilgrim | b2aa89c | 2018-04-27 15:50:33 +0000 | [diff] [blame] | 5399 | defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub, HasAVX512, |
| Simon Pilgrim | ac5d0a3 | 2018-05-07 16:15:46 +0000 | [diff] [blame] | 5400 | SchedWriteFAddSizes>, |
| 5401 | avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd, SchedWriteFAddSizes>; |
| Simon Pilgrim | b2aa89c | 2018-04-27 15:50:33 +0000 | [diff] [blame] | 5402 | defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv, HasAVX512, |
| Simon Pilgrim | ac5d0a3 | 2018-05-07 16:15:46 +0000 | [diff] [blame] | 5403 | SchedWriteFDivSizes>, |
| 5404 | avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd, SchedWriteFDivSizes>; |
| Simon Pilgrim | b2aa89c | 2018-04-27 15:50:33 +0000 | [diff] [blame] | 5405 | defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, HasAVX512, |
| Simon Pilgrim | ac5d0a3 | 2018-05-07 16:15:46 +0000 | [diff] [blame] | 5406 | SchedWriteFCmpSizes, 0>, |
| 5407 | avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd, SchedWriteFCmpSizes>; |
| Simon Pilgrim | b2aa89c | 2018-04-27 15:50:33 +0000 | [diff] [blame] | 5408 | defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, HasAVX512, |
| Simon Pilgrim | ac5d0a3 | 2018-05-07 16:15:46 +0000 | [diff] [blame] | 5409 | SchedWriteFCmpSizes, 0>, |
| 5410 | avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd, SchedWriteFCmpSizes>; |
| Igor Breger | 58c0780 | 2016-05-03 11:51:45 +0000 | [diff] [blame] | 5411 | let isCodeGenOnly = 1 in { |
| Simon Pilgrim | b2aa89c | 2018-04-27 15:50:33 +0000 | [diff] [blame] | 5412 | defm VMINC : avx512_fp_binop_p<0x5D, "vmin", X86fminc, HasAVX512, |
| Simon Pilgrim | ac5d0a3 | 2018-05-07 16:15:46 +0000 | [diff] [blame] | 5413 | SchedWriteFCmpSizes, 1>; |
| Simon Pilgrim | b2aa89c | 2018-04-27 15:50:33 +0000 | [diff] [blame] | 5414 | defm VMAXC : avx512_fp_binop_p<0x5F, "vmax", X86fmaxc, HasAVX512, |
| Simon Pilgrim | ac5d0a3 | 2018-05-07 16:15:46 +0000 | [diff] [blame] | 5415 | SchedWriteFCmpSizes, 1>; |
| Igor Breger | 58c0780 | 2016-05-03 11:51:45 +0000 | [diff] [blame] | 5416 | } |
| Simon Pilgrim | b2aa89c | 2018-04-27 15:50:33 +0000 | [diff] [blame] | 5417 | defm VAND : avx512_fp_binop_p<0x54, "vand", null_frag, HasDQI, |
| Simon Pilgrim | ac5d0a3 | 2018-05-07 16:15:46 +0000 | [diff] [blame] | 5418 | SchedWriteFLogicSizes, 1>; |
| Simon Pilgrim | b2aa89c | 2018-04-27 15:50:33 +0000 | [diff] [blame] | 5419 | defm VANDN : avx512_fp_binop_p<0x55, "vandn", null_frag, HasDQI, |
| Simon Pilgrim | ac5d0a3 | 2018-05-07 16:15:46 +0000 | [diff] [blame] | 5420 | SchedWriteFLogicSizes, 0>; |
| Simon Pilgrim | b2aa89c | 2018-04-27 15:50:33 +0000 | [diff] [blame] | 5421 | defm VOR : avx512_fp_binop_p<0x56, "vor", null_frag, HasDQI, |
| Simon Pilgrim | ac5d0a3 | 2018-05-07 16:15:46 +0000 | [diff] [blame] | 5422 | SchedWriteFLogicSizes, 1>; |
| Simon Pilgrim | b2aa89c | 2018-04-27 15:50:33 +0000 | [diff] [blame] | 5423 | defm VXOR : avx512_fp_binop_p<0x57, "vxor", null_frag, HasDQI, |
| Simon Pilgrim | ac5d0a3 | 2018-05-07 16:15:46 +0000 | [diff] [blame] | 5424 | SchedWriteFLogicSizes, 1>; |
| Elena Demikhovsky | 52e4a0e | 2014-01-05 10:46:09 +0000 | [diff] [blame] | 5425 | |
| Craig Topper | 8f6827c | 2016-08-31 05:37:52 +0000 | [diff] [blame] | 5426 | // Patterns catch floating point selects with bitcasted integer logic ops. |
| Craig Topper | 45d6503 | 2016-09-02 05:29:13 +0000 | [diff] [blame] | 5427 | multiclass avx512_fp_logical_lowering<string InstrStr, SDNode OpNode, |
| 5428 | X86VectorVTInfo _, Predicate prd> { |
| 5429 | let Predicates = [prd] in { |
| 5430 | // Masked register-register logical operations. |
| 5431 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 5432 | (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))), |
| 5433 | _.RC:$src0)), |
| 5434 | (!cast<Instruction>(InstrStr#rrk) _.RC:$src0, _.KRCWM:$mask, |
| 5435 | _.RC:$src1, _.RC:$src2)>; |
| 5436 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 5437 | (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))), |
| 5438 | _.ImmAllZerosV)), |
| 5439 | (!cast<Instruction>(InstrStr#rrkz) _.KRCWM:$mask, _.RC:$src1, |
| 5440 | _.RC:$src2)>; |
| 5441 | // Masked register-memory logical operations. |
| 5442 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 5443 | (bitconvert (_.i64VT (OpNode _.RC:$src1, |
| 5444 | (load addr:$src2)))), |
| 5445 | _.RC:$src0)), |
| 5446 | (!cast<Instruction>(InstrStr#rmk) _.RC:$src0, _.KRCWM:$mask, |
| 5447 | _.RC:$src1, addr:$src2)>; |
| 5448 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 5449 | (bitconvert (_.i64VT (OpNode _.RC:$src1, (load addr:$src2)))), |
| 5450 | _.ImmAllZerosV)), |
| 5451 | (!cast<Instruction>(InstrStr#rmkz) _.KRCWM:$mask, _.RC:$src1, |
| 5452 | addr:$src2)>; |
| 5453 | // Register-broadcast logical operations. |
| 5454 | def : Pat<(_.i64VT (OpNode _.RC:$src1, |
| 5455 | (bitconvert (_.VT (X86VBroadcast |
| 5456 | (_.ScalarLdFrag addr:$src2)))))), |
| 5457 | (!cast<Instruction>(InstrStr#rmb) _.RC:$src1, addr:$src2)>; |
| 5458 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 5459 | (bitconvert |
| 5460 | (_.i64VT (OpNode _.RC:$src1, |
| 5461 | (bitconvert (_.VT |
| 5462 | (X86VBroadcast |
| 5463 | (_.ScalarLdFrag addr:$src2))))))), |
| 5464 | _.RC:$src0)), |
| 5465 | (!cast<Instruction>(InstrStr#rmbk) _.RC:$src0, _.KRCWM:$mask, |
| 5466 | _.RC:$src1, addr:$src2)>; |
| 5467 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 5468 | (bitconvert |
| 5469 | (_.i64VT (OpNode _.RC:$src1, |
| 5470 | (bitconvert (_.VT |
| 5471 | (X86VBroadcast |
| 5472 | (_.ScalarLdFrag addr:$src2))))))), |
| 5473 | _.ImmAllZerosV)), |
| 5474 | (!cast<Instruction>(InstrStr#rmbkz) _.KRCWM:$mask, |
| 5475 | _.RC:$src1, addr:$src2)>; |
| 5476 | } |
| Craig Topper | 8f6827c | 2016-08-31 05:37:52 +0000 | [diff] [blame] | 5477 | } |
| 5478 | |
| Craig Topper | 45d6503 | 2016-09-02 05:29:13 +0000 | [diff] [blame] | 5479 | multiclass avx512_fp_logical_lowering_sizes<string InstrStr, SDNode OpNode> { |
| 5480 | defm : avx512_fp_logical_lowering<InstrStr#DZ128, OpNode, v4f32x_info, HasVLX>; |
| 5481 | defm : avx512_fp_logical_lowering<InstrStr#QZ128, OpNode, v2f64x_info, HasVLX>; |
| 5482 | defm : avx512_fp_logical_lowering<InstrStr#DZ256, OpNode, v8f32x_info, HasVLX>; |
| 5483 | defm : avx512_fp_logical_lowering<InstrStr#QZ256, OpNode, v4f64x_info, HasVLX>; |
| 5484 | defm : avx512_fp_logical_lowering<InstrStr#DZ, OpNode, v16f32_info, HasAVX512>; |
| 5485 | defm : avx512_fp_logical_lowering<InstrStr#QZ, OpNode, v8f64_info, HasAVX512>; |
| Craig Topper | 8f6827c | 2016-08-31 05:37:52 +0000 | [diff] [blame] | 5486 | } |
| 5487 | |
| Craig Topper | 45d6503 | 2016-09-02 05:29:13 +0000 | [diff] [blame] | 5488 | defm : avx512_fp_logical_lowering_sizes<"VPAND", and>; |
| 5489 | defm : avx512_fp_logical_lowering_sizes<"VPOR", or>; |
| 5490 | defm : avx512_fp_logical_lowering_sizes<"VPXOR", xor>; |
| 5491 | defm : avx512_fp_logical_lowering_sizes<"VPANDN", X86andnp>; |
| 5492 | |
| Craig Topper | 2baef8f | 2016-12-18 04:17:00 +0000 | [diff] [blame] | 5493 | let Predicates = [HasVLX,HasDQI] in { |
| Craig Topper | d3295c6 | 2016-12-17 19:26:00 +0000 | [diff] [blame] | 5494 | // Use packed logical operations for scalar ops. |
| 5495 | def : Pat<(f64 (X86fand FR64X:$src1, FR64X:$src2)), |
| 5496 | (COPY_TO_REGCLASS (VANDPDZ128rr |
| 5497 | (COPY_TO_REGCLASS FR64X:$src1, VR128X), |
| 5498 | (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>; |
| 5499 | def : Pat<(f64 (X86for FR64X:$src1, FR64X:$src2)), |
| 5500 | (COPY_TO_REGCLASS (VORPDZ128rr |
| 5501 | (COPY_TO_REGCLASS FR64X:$src1, VR128X), |
| 5502 | (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>; |
| 5503 | def : Pat<(f64 (X86fxor FR64X:$src1, FR64X:$src2)), |
| 5504 | (COPY_TO_REGCLASS (VXORPDZ128rr |
| 5505 | (COPY_TO_REGCLASS FR64X:$src1, VR128X), |
| 5506 | (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>; |
| 5507 | def : Pat<(f64 (X86fandn FR64X:$src1, FR64X:$src2)), |
| 5508 | (COPY_TO_REGCLASS (VANDNPDZ128rr |
| 5509 | (COPY_TO_REGCLASS FR64X:$src1, VR128X), |
| 5510 | (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>; |
| 5511 | |
| 5512 | def : Pat<(f32 (X86fand FR32X:$src1, FR32X:$src2)), |
| 5513 | (COPY_TO_REGCLASS (VANDPSZ128rr |
| 5514 | (COPY_TO_REGCLASS FR32X:$src1, VR128X), |
| 5515 | (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>; |
| 5516 | def : Pat<(f32 (X86for FR32X:$src1, FR32X:$src2)), |
| 5517 | (COPY_TO_REGCLASS (VORPSZ128rr |
| 5518 | (COPY_TO_REGCLASS FR32X:$src1, VR128X), |
| 5519 | (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>; |
| 5520 | def : Pat<(f32 (X86fxor FR32X:$src1, FR32X:$src2)), |
| 5521 | (COPY_TO_REGCLASS (VXORPSZ128rr |
| 5522 | (COPY_TO_REGCLASS FR32X:$src1, VR128X), |
| 5523 | (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>; |
| 5524 | def : Pat<(f32 (X86fandn FR32X:$src1, FR32X:$src2)), |
| 5525 | (COPY_TO_REGCLASS (VANDNPSZ128rr |
| 5526 | (COPY_TO_REGCLASS FR32X:$src1, VR128X), |
| 5527 | (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>; |
| 5528 | } |
| 5529 | |
| Asaf Badouh | 7ec4b7a | 2015-06-28 14:30:39 +0000 | [diff] [blame] | 5530 | multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 5531 | X86FoldableSchedWrite sched, X86VectorVTInfo _> { |
| Craig Topper | aa8e903 | 2017-02-26 06:45:40 +0000 | [diff] [blame] | 5532 | let ExeDomain = _.ExeDomain in { |
| Asaf Badouh | 7ec4b7a | 2015-06-28 14:30:39 +0000 | [diff] [blame] | 5533 | defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 5534 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix, |
| 5535 | "$src2, $src1", "$src1, $src2", |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 5536 | (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 5537 | EVEX_4V, Sched<[sched]>; |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 5538 | defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 5539 | (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix, |
| 5540 | "$src2, $src1", "$src1, $src2", |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 5541 | (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 5542 | EVEX_4V, Sched<[sched.Folded, ReadAfterLd]>; |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 5543 | defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 5544 | (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix, |
| 5545 | "${src2}"##_.BroadcastStr##", $src1", |
| 5546 | "$src1, ${src2}"##_.BroadcastStr, |
| 5547 | (OpNode _.RC:$src1, (_.VT (X86VBroadcast |
| Simon Pilgrim | d1a7d0c | 2017-11-30 12:01:52 +0000 | [diff] [blame] | 5548 | (_.ScalarLdFrag addr:$src2))), |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 5549 | (i32 FROUND_CURRENT))>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 5550 | EVEX_4V, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>; |
| Craig Topper | aa8e903 | 2017-02-26 06:45:40 +0000 | [diff] [blame] | 5551 | } |
| Asaf Badouh | 7ec4b7a | 2015-06-28 14:30:39 +0000 | [diff] [blame] | 5552 | } |
| 5553 | |
| Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 5554 | multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 5555 | X86FoldableSchedWrite sched, X86VectorVTInfo _> { |
| Craig Topper | aa8e903 | 2017-02-26 06:45:40 +0000 | [diff] [blame] | 5556 | let ExeDomain = _.ExeDomain in { |
| Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 5557 | defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 5558 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix, |
| 5559 | "$src2, $src1", "$src1, $src2", |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 5560 | (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 5561 | Sched<[sched]>; |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 5562 | defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| Craig Topper | 75d7154 | 2017-11-13 08:07:33 +0000 | [diff] [blame] | 5563 | (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr##_.Suffix, |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 5564 | "$src2, $src1", "$src1, $src2", |
| Craig Topper | 75d7154 | 2017-11-13 08:07:33 +0000 | [diff] [blame] | 5565 | (OpNode _.RC:$src1, _.ScalarIntMemCPat:$src2, |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 5566 | (i32 FROUND_CURRENT))>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 5567 | Sched<[sched.Folded, ReadAfterLd]>; |
| Craig Topper | aa8e903 | 2017-02-26 06:45:40 +0000 | [diff] [blame] | 5568 | } |
| Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 5569 | } |
| 5570 | |
| Simon Pilgrim | 1b7a80d | 2018-05-01 15:57:17 +0000 | [diff] [blame] | 5571 | multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr, |
| 5572 | SDNode OpNode, SDNode OpNodeScal, |
| 5573 | X86SchedWriteWidths sched> { |
| 5574 | defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, sched.ZMM, v16f32_info>, |
| 5575 | avx512_fp_round_packed<opc, OpcodeStr, OpNode, sched.ZMM, v16f32_info>, |
| Asaf Badouh | 7ec4b7a | 2015-06-28 14:30:39 +0000 | [diff] [blame] | 5576 | EVEX_V512, EVEX_CD8<32, CD8VF>; |
| Simon Pilgrim | 1b7a80d | 2018-05-01 15:57:17 +0000 | [diff] [blame] | 5577 | defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, sched.ZMM, v8f64_info>, |
| 5578 | avx512_fp_round_packed<opc, OpcodeStr, OpNode, sched.ZMM, v8f64_info>, |
| Asaf Badouh | 7ec4b7a | 2015-06-28 14:30:39 +0000 | [diff] [blame] | 5579 | EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>; |
| Craig Topper | 82fa048 | 2018-06-14 15:40:30 +0000 | [diff] [blame] | 5580 | defm SSZ : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, sched.Scl, f32x_info>, |
| 5581 | avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNodeScal, sched.Scl>, |
| 5582 | EVEX_4V,EVEX_CD8<32, CD8VT1>; |
| 5583 | defm SDZ : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, sched.Scl, f64x_info>, |
| 5584 | avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNodeScal, sched.Scl>, |
| 5585 | EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W; |
| Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 5586 | |
| Asaf Badouh | 7ec4b7a | 2015-06-28 14:30:39 +0000 | [diff] [blame] | 5587 | // Define only if AVX512VL feature is present. |
| 5588 | let Predicates = [HasVLX] in { |
| Simon Pilgrim | 1b7a80d | 2018-05-01 15:57:17 +0000 | [diff] [blame] | 5589 | defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, sched.XMM, v4f32x_info>, |
| Asaf Badouh | 7ec4b7a | 2015-06-28 14:30:39 +0000 | [diff] [blame] | 5590 | EVEX_V128, EVEX_CD8<32, CD8VF>; |
| Simon Pilgrim | 1b7a80d | 2018-05-01 15:57:17 +0000 | [diff] [blame] | 5591 | defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, sched.YMM, v8f32x_info>, |
| Asaf Badouh | 7ec4b7a | 2015-06-28 14:30:39 +0000 | [diff] [blame] | 5592 | EVEX_V256, EVEX_CD8<32, CD8VF>; |
| Simon Pilgrim | 1b7a80d | 2018-05-01 15:57:17 +0000 | [diff] [blame] | 5593 | defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, sched.XMM, v2f64x_info>, |
| Asaf Badouh | 7ec4b7a | 2015-06-28 14:30:39 +0000 | [diff] [blame] | 5594 | EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>; |
| Simon Pilgrim | 1b7a80d | 2018-05-01 15:57:17 +0000 | [diff] [blame] | 5595 | defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, sched.YMM, v4f64x_info>, |
| Asaf Badouh | 7ec4b7a | 2015-06-28 14:30:39 +0000 | [diff] [blame] | 5596 | EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>; |
| 5597 | } |
| 5598 | } |
| Simon Pilgrim | 1b7a80d | 2018-05-01 15:57:17 +0000 | [diff] [blame] | 5599 | defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef, X86scalefs, |
| Craig Topper | 17bd84c | 2018-06-18 18:47:07 +0000 | [diff] [blame] | 5600 | SchedWriteFAdd>, T8PD, NotEVEX2VEXConvertible; |
| Asaf Badouh | 7ec4b7a | 2015-06-28 14:30:39 +0000 | [diff] [blame] | 5601 | |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5602 | //===----------------------------------------------------------------------===// |
| 5603 | // AVX-512 VPTESTM instructions |
| 5604 | //===----------------------------------------------------------------------===// |
| 5605 | |
| Craig Topper | 15d6973 | 2018-01-28 00:56:30 +0000 | [diff] [blame] | 5606 | multiclass avx512_vptest<bits<8> opc, string OpcodeStr, PatFrag OpNode, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 5607 | X86FoldableSchedWrite sched, X86VectorVTInfo _, |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 5608 | string Name> { |
| Craig Topper | 1a09393 | 2017-11-11 06:19:12 +0000 | [diff] [blame] | 5609 | let ExeDomain = _.ExeDomain in { |
| Igor Breger | 639fde7 | 2016-03-03 14:18:38 +0000 | [diff] [blame] | 5610 | let isCommutable = 1 in |
| Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 5611 | defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst), |
| 5612 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr, |
| 5613 | "$src2, $src1", "$src1, $src2", |
| Craig Topper | 15d6973 | 2018-01-28 00:56:30 +0000 | [diff] [blame] | 5614 | (OpNode (bitconvert (_.i64VT (and _.RC:$src1, _.RC:$src2))), |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 5615 | _.ImmAllZerosV)>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 5616 | EVEX_4V, Sched<[sched]>; |
| Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 5617 | defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst), |
| 5618 | (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr, |
| 5619 | "$src2, $src1", "$src1, $src2", |
| Craig Topper | 15d6973 | 2018-01-28 00:56:30 +0000 | [diff] [blame] | 5620 | (OpNode (bitconvert |
| 5621 | (_.i64VT (and _.RC:$src1, |
| 5622 | (bitconvert (_.LdFrag addr:$src2))))), |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 5623 | _.ImmAllZerosV)>, |
| 5624 | EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 5625 | Sched<[sched.Folded, ReadAfterLd]>; |
| Craig Topper | 1a09393 | 2017-11-11 06:19:12 +0000 | [diff] [blame] | 5626 | } |
| Craig Topper | 15d6973 | 2018-01-28 00:56:30 +0000 | [diff] [blame] | 5627 | |
| 5628 | // Patterns for compare with 0 that just use the same source twice. |
| 5629 | def : Pat<(_.KVT (OpNode _.RC:$src, _.ImmAllZerosV)), |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 5630 | (_.KVT (!cast<Instruction>(Name # _.ZSuffix # "rr") |
| Craig Topper | 15d6973 | 2018-01-28 00:56:30 +0000 | [diff] [blame] | 5631 | _.RC:$src, _.RC:$src))>; |
| 5632 | |
| 5633 | def : Pat<(_.KVT (and _.KRC:$mask, (OpNode _.RC:$src, _.ImmAllZerosV))), |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 5634 | (_.KVT (!cast<Instruction>(Name # _.ZSuffix # "rrk") |
| Craig Topper | 15d6973 | 2018-01-28 00:56:30 +0000 | [diff] [blame] | 5635 | _.KRC:$mask, _.RC:$src, _.RC:$src))>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5636 | } |
| 5637 | |
| Craig Topper | 15d6973 | 2018-01-28 00:56:30 +0000 | [diff] [blame] | 5638 | multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, PatFrag OpNode, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 5639 | X86FoldableSchedWrite sched, X86VectorVTInfo _> { |
| Craig Topper | 1a09393 | 2017-11-11 06:19:12 +0000 | [diff] [blame] | 5640 | let ExeDomain = _.ExeDomain in |
| Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 5641 | defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst), |
| 5642 | (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr, |
| 5643 | "${src2}"##_.BroadcastStr##", $src1", |
| 5644 | "$src1, ${src2}"##_.BroadcastStr, |
| Craig Topper | 15d6973 | 2018-01-28 00:56:30 +0000 | [diff] [blame] | 5645 | (OpNode (and _.RC:$src1, |
| 5646 | (X86VBroadcast |
| 5647 | (_.ScalarLdFrag addr:$src2))), |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 5648 | _.ImmAllZerosV)>, |
| 5649 | EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 5650 | Sched<[sched.Folded, ReadAfterLd]>; |
| Elena Demikhovsky | a30e437 | 2014-02-05 07:05:03 +0000 | [diff] [blame] | 5651 | } |
| Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 5652 | |
| Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 5653 | // Use 512bit version to implement 128/256 bit in case NoVLX. |
| Craig Topper | 15d6973 | 2018-01-28 00:56:30 +0000 | [diff] [blame] | 5654 | multiclass avx512_vptest_lowering<PatFrag OpNode, X86VectorVTInfo ExtendInfo, |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 5655 | X86VectorVTInfo _, string Name> { |
| Craig Topper | 15d6973 | 2018-01-28 00:56:30 +0000 | [diff] [blame] | 5656 | def : Pat<(_.KVT (OpNode (bitconvert (_.i64VT (and _.RC:$src1, _.RC:$src2))), |
| 5657 | _.ImmAllZerosV)), |
| Craig Topper | 5e4b453 | 2018-01-27 23:49:14 +0000 | [diff] [blame] | 5658 | (_.KVT (COPY_TO_REGCLASS |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 5659 | (!cast<Instruction>(Name # "Zrr") |
| Craig Topper | 5e4b453 | 2018-01-27 23:49:14 +0000 | [diff] [blame] | 5660 | (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)), |
| 5661 | _.RC:$src1, _.SubRegIdx), |
| 5662 | (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)), |
| 5663 | _.RC:$src2, _.SubRegIdx)), |
| 5664 | _.KRC))>; |
| 5665 | |
| 5666 | def : Pat<(_.KVT (and _.KRC:$mask, |
| Craig Topper | 15d6973 | 2018-01-28 00:56:30 +0000 | [diff] [blame] | 5667 | (OpNode (bitconvert (_.i64VT (and _.RC:$src1, _.RC:$src2))), |
| 5668 | _.ImmAllZerosV))), |
| Craig Topper | 5e4b453 | 2018-01-27 23:49:14 +0000 | [diff] [blame] | 5669 | (COPY_TO_REGCLASS |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 5670 | (!cast<Instruction>(Name # "Zrrk") |
| Craig Topper | 5e4b453 | 2018-01-27 23:49:14 +0000 | [diff] [blame] | 5671 | (COPY_TO_REGCLASS _.KRC:$mask, ExtendInfo.KRC), |
| 5672 | (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)), |
| 5673 | _.RC:$src1, _.SubRegIdx), |
| 5674 | (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)), |
| 5675 | _.RC:$src2, _.SubRegIdx)), |
| 5676 | _.KRC)>; |
| Craig Topper | 15d6973 | 2018-01-28 00:56:30 +0000 | [diff] [blame] | 5677 | |
| 5678 | def : Pat<(_.KVT (OpNode _.RC:$src, _.ImmAllZerosV)), |
| 5679 | (_.KVT (COPY_TO_REGCLASS |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 5680 | (!cast<Instruction>(Name # "Zrr") |
| Craig Topper | 15d6973 | 2018-01-28 00:56:30 +0000 | [diff] [blame] | 5681 | (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)), |
| 5682 | _.RC:$src, _.SubRegIdx), |
| 5683 | (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)), |
| 5684 | _.RC:$src, _.SubRegIdx)), |
| 5685 | _.KRC))>; |
| 5686 | |
| 5687 | def : Pat<(_.KVT (and _.KRC:$mask, (OpNode _.RC:$src, _.ImmAllZerosV))), |
| 5688 | (COPY_TO_REGCLASS |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 5689 | (!cast<Instruction>(Name # "Zrrk") |
| Craig Topper | 15d6973 | 2018-01-28 00:56:30 +0000 | [diff] [blame] | 5690 | (COPY_TO_REGCLASS _.KRC:$mask, ExtendInfo.KRC), |
| 5691 | (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)), |
| 5692 | _.RC:$src, _.SubRegIdx), |
| 5693 | (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)), |
| 5694 | _.RC:$src, _.SubRegIdx)), |
| 5695 | _.KRC)>; |
| Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 5696 | } |
| 5697 | |
| Craig Topper | 15d6973 | 2018-01-28 00:56:30 +0000 | [diff] [blame] | 5698 | multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, PatFrag OpNode, |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 5699 | X86SchedWriteWidths sched, AVX512VLVectorVTInfo _> { |
| Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 5700 | let Predicates = [HasAVX512] in |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 5701 | defm Z : avx512_vptest<opc, OpcodeStr, OpNode, sched.ZMM, _.info512, NAME>, |
| Simon Pilgrim | 6f710a6 | 2018-05-01 12:15:29 +0000 | [diff] [blame] | 5702 | avx512_vptest_mb<opc, OpcodeStr, OpNode, sched.ZMM, _.info512>, EVEX_V512; |
| Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 5703 | |
| 5704 | let Predicates = [HasAVX512, HasVLX] in { |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 5705 | defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, sched.YMM, _.info256, NAME>, |
| Simon Pilgrim | 6f710a6 | 2018-05-01 12:15:29 +0000 | [diff] [blame] | 5706 | avx512_vptest_mb<opc, OpcodeStr, OpNode, sched.YMM, _.info256>, EVEX_V256; |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 5707 | defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, sched.XMM, _.info128, NAME>, |
| Simon Pilgrim | 6f710a6 | 2018-05-01 12:15:29 +0000 | [diff] [blame] | 5708 | avx512_vptest_mb<opc, OpcodeStr, OpNode, sched.XMM, _.info128>, EVEX_V128; |
| Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 5709 | } |
| Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 5710 | let Predicates = [HasAVX512, NoVLX] in { |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 5711 | defm Z256_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info256, NAME>; |
| 5712 | defm Z128_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info128, NAME>; |
| Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 5713 | } |
| Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 5714 | } |
| 5715 | |
| Craig Topper | 15d6973 | 2018-01-28 00:56:30 +0000 | [diff] [blame] | 5716 | multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, PatFrag OpNode, |
| Simon Pilgrim | 6f710a6 | 2018-05-01 12:15:29 +0000 | [diff] [blame] | 5717 | X86SchedWriteWidths sched> { |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 5718 | defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode, sched, |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 5719 | avx512vl_i32_info>; |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 5720 | defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode, sched, |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 5721 | avx512vl_i64_info>, VEX_W; |
| Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 5722 | } |
| 5723 | |
| 5724 | multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr, |
| Simon Pilgrim | 6f710a6 | 2018-05-01 12:15:29 +0000 | [diff] [blame] | 5725 | PatFrag OpNode, X86SchedWriteWidths sched> { |
| Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 5726 | let Predicates = [HasBWI] in { |
| Simon Pilgrim | 6f710a6 | 2018-05-01 12:15:29 +0000 | [diff] [blame] | 5727 | defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, sched.ZMM, |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 5728 | v32i16_info, NAME#"W">, EVEX_V512, VEX_W; |
| Simon Pilgrim | 6f710a6 | 2018-05-01 12:15:29 +0000 | [diff] [blame] | 5729 | defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, sched.ZMM, |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 5730 | v64i8_info, NAME#"B">, EVEX_V512; |
| Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 5731 | } |
| 5732 | let Predicates = [HasVLX, HasBWI] in { |
| 5733 | |
| Simon Pilgrim | 6f710a6 | 2018-05-01 12:15:29 +0000 | [diff] [blame] | 5734 | defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, sched.YMM, |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 5735 | v16i16x_info, NAME#"W">, EVEX_V256, VEX_W; |
| Simon Pilgrim | 6f710a6 | 2018-05-01 12:15:29 +0000 | [diff] [blame] | 5736 | defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, sched.XMM, |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 5737 | v8i16x_info, NAME#"W">, EVEX_V128, VEX_W; |
| Simon Pilgrim | 6f710a6 | 2018-05-01 12:15:29 +0000 | [diff] [blame] | 5738 | defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, sched.YMM, |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 5739 | v32i8x_info, NAME#"B">, EVEX_V256; |
| Simon Pilgrim | 6f710a6 | 2018-05-01 12:15:29 +0000 | [diff] [blame] | 5740 | defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, sched.XMM, |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 5741 | v16i8x_info, NAME#"B">, EVEX_V128; |
| Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 5742 | } |
| Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 5743 | |
| Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 5744 | let Predicates = [HasAVX512, NoVLX] in { |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 5745 | defm BZ256_Alt : avx512_vptest_lowering<OpNode, v64i8_info, v32i8x_info, NAME#"B">; |
| 5746 | defm BZ128_Alt : avx512_vptest_lowering<OpNode, v64i8_info, v16i8x_info, NAME#"B">; |
| 5747 | defm WZ256_Alt : avx512_vptest_lowering<OpNode, v32i16_info, v16i16x_info, NAME#"W">; |
| 5748 | defm WZ128_Alt : avx512_vptest_lowering<OpNode, v32i16_info, v8i16x_info, NAME#"W">; |
| Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 5749 | } |
| Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 5750 | } |
| 5751 | |
| Craig Topper | 9471a7c | 2018-02-19 19:23:31 +0000 | [diff] [blame] | 5752 | // These patterns are used to match vptestm/vptestnm. We don't treat pcmpeqm |
| 5753 | // as commutable here because we already canonicalized all zeros vectors to the |
| 5754 | // RHS during lowering. |
| 5755 | def X86pcmpeqm : PatFrag<(ops node:$src1, node:$src2), |
| Craig Topper | c2696d5 | 2018-06-20 21:05:02 +0000 | [diff] [blame] | 5756 | (setcc node:$src1, node:$src2, SETEQ)>; |
| Craig Topper | 9471a7c | 2018-02-19 19:23:31 +0000 | [diff] [blame] | 5757 | def X86pcmpnem : PatFrag<(ops node:$src1, node:$src2), |
| Craig Topper | c2696d5 | 2018-06-20 21:05:02 +0000 | [diff] [blame] | 5758 | (setcc node:$src1, node:$src2, SETNE)>; |
| Craig Topper | 9471a7c | 2018-02-19 19:23:31 +0000 | [diff] [blame] | 5759 | |
| Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 5760 | multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr, |
| Simon Pilgrim | 6f710a6 | 2018-05-01 12:15:29 +0000 | [diff] [blame] | 5761 | PatFrag OpNode, X86SchedWriteWidths sched> : |
| 5762 | avx512_vptest_wb<opc_wb, OpcodeStr, OpNode, sched>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 5763 | avx512_vptest_dq<opc_dq, OpcodeStr, OpNode, sched>; |
| Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 5764 | |
| Craig Topper | 15d6973 | 2018-01-28 00:56:30 +0000 | [diff] [blame] | 5765 | defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86pcmpnem, |
| Simon Pilgrim | 6f710a6 | 2018-05-01 12:15:29 +0000 | [diff] [blame] | 5766 | SchedWriteVecLogic>, T8PD; |
| Craig Topper | 15d6973 | 2018-01-28 00:56:30 +0000 | [diff] [blame] | 5767 | defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86pcmpeqm, |
| Simon Pilgrim | 6f710a6 | 2018-05-01 12:15:29 +0000 | [diff] [blame] | 5768 | SchedWriteVecLogic>, T8XS; |
| Cameron McInally | 9b7c15a | 2014-11-25 20:41:51 +0000 | [diff] [blame] | 5769 | |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5770 | //===----------------------------------------------------------------------===// |
| 5771 | // AVX-512 Shift instructions |
| 5772 | //===----------------------------------------------------------------------===// |
| Simon Pilgrim | 6f710a6 | 2018-05-01 12:15:29 +0000 | [diff] [blame] | 5773 | |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5774 | multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 5775 | string OpcodeStr, SDNode OpNode, |
| 5776 | X86FoldableSchedWrite sched, X86VectorVTInfo _> { |
| Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 5777 | let ExeDomain = _.ExeDomain in { |
| Cameron McInally | 0440044 | 2014-11-14 15:43:00 +0000 | [diff] [blame] | 5778 | defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst), |
| Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 5779 | (ins _.RC:$src1, u8imm:$src2), OpcodeStr, |
| Cameron McInally | 0440044 | 2014-11-14 15:43:00 +0000 | [diff] [blame] | 5780 | "$src2, $src1", "$src1, $src2", |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 5781 | (_.VT (OpNode _.RC:$src1, (i8 imm:$src2)))>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 5782 | Sched<[sched]>; |
| Cameron McInally | 0440044 | 2014-11-14 15:43:00 +0000 | [diff] [blame] | 5783 | defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst), |
| Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 5784 | (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr, |
| Cameron McInally | 0440044 | 2014-11-14 15:43:00 +0000 | [diff] [blame] | 5785 | "$src2, $src1", "$src1, $src2", |
| Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5786 | (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))), |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 5787 | (i8 imm:$src2)))>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 5788 | Sched<[sched.Folded]>; |
| Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 5789 | } |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5790 | } |
| 5791 | |
| Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5792 | multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 5793 | string OpcodeStr, SDNode OpNode, |
| 5794 | X86FoldableSchedWrite sched, X86VectorVTInfo _> { |
| Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 5795 | let ExeDomain = _.ExeDomain in |
| Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5796 | defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst), |
| 5797 | (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr, |
| 5798 | "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2", |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 5799 | (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2)))>, |
| Craig Topper | a7b7f2f | 2018-06-18 23:20:57 +0000 | [diff] [blame] | 5800 | EVEX_B, Sched<[sched.Folded]>; |
| Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5801 | } |
| 5802 | |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5803 | multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 5804 | X86FoldableSchedWrite sched, ValueType SrcVT, |
| 5805 | PatFrag bc_frag, X86VectorVTInfo _> { |
| Cameron McInally | 9b7c15a | 2014-11-25 20:41:51 +0000 | [diff] [blame] | 5806 | // src2 is always 128-bit |
| Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 5807 | let ExeDomain = _.ExeDomain in { |
| Cameron McInally | 9b7c15a | 2014-11-25 20:41:51 +0000 | [diff] [blame] | 5808 | defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 5809 | (ins _.RC:$src1, VR128X:$src2), OpcodeStr, |
| 5810 | "$src2, $src1", "$src1, $src2", |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 5811 | (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2)))>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 5812 | AVX512BIBase, EVEX_4V, Sched<[sched]>; |
| Cameron McInally | 9b7c15a | 2014-11-25 20:41:51 +0000 | [diff] [blame] | 5813 | defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 5814 | (ins _.RC:$src1, i128mem:$src2), OpcodeStr, |
| 5815 | "$src2, $src1", "$src1, $src2", |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 5816 | (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2))))>, |
| 5817 | AVX512BIBase, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 5818 | EVEX_4V, Sched<[sched.Folded, ReadAfterLd]>; |
| Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 5819 | } |
| Cameron McInally | 9b7c15a | 2014-11-25 20:41:51 +0000 | [diff] [blame] | 5820 | } |
| 5821 | |
| Cameron McInally | 5fb084e | 2014-12-11 17:13:05 +0000 | [diff] [blame] | 5822 | multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 5823 | X86SchedWriteWidths sched, ValueType SrcVT, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 5824 | PatFrag bc_frag, AVX512VLVectorVTInfo VTInfo, |
| 5825 | Predicate prd> { |
| Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5826 | let Predicates = [prd] in |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 5827 | defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, sched.ZMM, SrcVT, |
| 5828 | bc_frag, VTInfo.info512>, EVEX_V512, |
| 5829 | EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ; |
| Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5830 | let Predicates = [prd, HasVLX] in { |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 5831 | defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, sched.YMM, SrcVT, |
| 5832 | bc_frag, VTInfo.info256>, EVEX_V256, |
| 5833 | EVEX_CD8<VTInfo.info256.EltSize, CD8VH>; |
| 5834 | defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, sched.XMM, SrcVT, |
| 5835 | bc_frag, VTInfo.info128>, EVEX_V128, |
| 5836 | EVEX_CD8<VTInfo.info128.EltSize, CD8VF>; |
| Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5837 | } |
| Cameron McInally | 9b7c15a | 2014-11-25 20:41:51 +0000 | [diff] [blame] | 5838 | } |
| 5839 | |
| Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5840 | multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw, |
| Simon Pilgrim | 2dc4ff1 | 2017-12-01 13:25:54 +0000 | [diff] [blame] | 5841 | string OpcodeStr, SDNode OpNode, |
| Craig Topper | 17bd84c | 2018-06-18 18:47:07 +0000 | [diff] [blame] | 5842 | X86SchedWriteWidths sched, |
| 5843 | bit NotEVEX2VEXConvertibleQ = 0> { |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 5844 | defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, sched, v4i32, |
| Simon Pilgrim | 2dc4ff1 | 2017-12-01 13:25:54 +0000 | [diff] [blame] | 5845 | bc_v4i32, avx512vl_i32_info, HasAVX512>; |
| Craig Topper | 17bd84c | 2018-06-18 18:47:07 +0000 | [diff] [blame] | 5846 | let notEVEX2VEXConvertible = NotEVEX2VEXConvertibleQ in |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 5847 | defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, sched, v2i64, |
| Simon Pilgrim | 2dc4ff1 | 2017-12-01 13:25:54 +0000 | [diff] [blame] | 5848 | bc_v2i64, avx512vl_i64_info, HasAVX512>, VEX_W; |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 5849 | defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, sched, v8i16, |
| Simon Pilgrim | 2dc4ff1 | 2017-12-01 13:25:54 +0000 | [diff] [blame] | 5850 | bc_v2i64, avx512vl_i16_info, HasBWI>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5851 | } |
| 5852 | |
| Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5853 | multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM, |
| Simon Pilgrim | 2dc4ff1 | 2017-12-01 13:25:54 +0000 | [diff] [blame] | 5854 | string OpcodeStr, SDNode OpNode, |
| Simon Pilgrim | 3c35408 | 2018-04-30 18:18:38 +0000 | [diff] [blame] | 5855 | X86SchedWriteWidths sched, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 5856 | AVX512VLVectorVTInfo VTInfo> { |
| Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5857 | let Predicates = [HasAVX512] in |
| Simon Pilgrim | 3c35408 | 2018-04-30 18:18:38 +0000 | [diff] [blame] | 5858 | defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode, |
| 5859 | sched.ZMM, VTInfo.info512>, |
| 5860 | avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode, sched.ZMM, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 5861 | VTInfo.info512>, EVEX_V512; |
| Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5862 | let Predicates = [HasAVX512, HasVLX] in { |
| Simon Pilgrim | 3c35408 | 2018-04-30 18:18:38 +0000 | [diff] [blame] | 5863 | defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode, |
| 5864 | sched.YMM, VTInfo.info256>, |
| 5865 | avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode, sched.YMM, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 5866 | VTInfo.info256>, EVEX_V256; |
| Simon Pilgrim | 3c35408 | 2018-04-30 18:18:38 +0000 | [diff] [blame] | 5867 | defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode, |
| 5868 | sched.XMM, VTInfo.info128>, |
| 5869 | avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode, sched.XMM, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 5870 | VTInfo.info128>, EVEX_V128; |
| Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5871 | } |
| 5872 | } |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5873 | |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 5874 | multiclass avx512_shift_rmi_w<bits<8> opcw, Format ImmFormR, Format ImmFormM, |
| 5875 | string OpcodeStr, SDNode OpNode, |
| Simon Pilgrim | 3c35408 | 2018-04-30 18:18:38 +0000 | [diff] [blame] | 5876 | X86SchedWriteWidths sched> { |
| Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5877 | let Predicates = [HasBWI] in |
| 5878 | defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode, |
| Simon Pilgrim | 3c35408 | 2018-04-30 18:18:38 +0000 | [diff] [blame] | 5879 | sched.ZMM, v32i16_info>, EVEX_V512, VEX_WIG; |
| Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5880 | let Predicates = [HasVLX, HasBWI] in { |
| 5881 | defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode, |
| Simon Pilgrim | 3c35408 | 2018-04-30 18:18:38 +0000 | [diff] [blame] | 5882 | sched.YMM, v16i16x_info>, EVEX_V256, VEX_WIG; |
| Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5883 | defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode, |
| Simon Pilgrim | 3c35408 | 2018-04-30 18:18:38 +0000 | [diff] [blame] | 5884 | sched.XMM, v8i16x_info>, EVEX_V128, VEX_WIG; |
| Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5885 | } |
| 5886 | } |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5887 | |
| Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5888 | multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 5889 | Format ImmFormR, Format ImmFormM, |
| 5890 | string OpcodeStr, SDNode OpNode, |
| Craig Topper | 17bd84c | 2018-06-18 18:47:07 +0000 | [diff] [blame] | 5891 | X86SchedWriteWidths sched, |
| 5892 | bit NotEVEX2VEXConvertibleQ = 0> { |
| Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5893 | defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 5894 | sched, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>; |
| Craig Topper | 17bd84c | 2018-06-18 18:47:07 +0000 | [diff] [blame] | 5895 | let notEVEX2VEXConvertible = NotEVEX2VEXConvertibleQ in |
| Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5896 | defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 5897 | sched, avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W; |
| Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5898 | } |
| Cameron McInally | 9b7c15a | 2014-11-25 20:41:51 +0000 | [diff] [blame] | 5899 | |
| Simon Pilgrim | 2dc4ff1 | 2017-12-01 13:25:54 +0000 | [diff] [blame] | 5900 | defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli, |
| Simon Pilgrim | f2d2ced | 2018-05-03 17:56:43 +0000 | [diff] [blame] | 5901 | SchedWriteVecShiftImm>, |
| Simon Pilgrim | 2dc4ff1 | 2017-12-01 13:25:54 +0000 | [diff] [blame] | 5902 | avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli, |
| Simon Pilgrim | f2d2ced | 2018-05-03 17:56:43 +0000 | [diff] [blame] | 5903 | SchedWriteVecShiftImm>, AVX512BIi8Base, EVEX_4V; |
| Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5904 | |
| Simon Pilgrim | 2dc4ff1 | 2017-12-01 13:25:54 +0000 | [diff] [blame] | 5905 | defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli, |
| Simon Pilgrim | f2d2ced | 2018-05-03 17:56:43 +0000 | [diff] [blame] | 5906 | SchedWriteVecShiftImm>, |
| Simon Pilgrim | 2dc4ff1 | 2017-12-01 13:25:54 +0000 | [diff] [blame] | 5907 | avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli, |
| Simon Pilgrim | f2d2ced | 2018-05-03 17:56:43 +0000 | [diff] [blame] | 5908 | SchedWriteVecShiftImm>, AVX512BIi8Base, EVEX_4V; |
| Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5909 | |
| Simon Pilgrim | 2dc4ff1 | 2017-12-01 13:25:54 +0000 | [diff] [blame] | 5910 | defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai, |
| Craig Topper | 17bd84c | 2018-06-18 18:47:07 +0000 | [diff] [blame] | 5911 | SchedWriteVecShiftImm, 1>, |
| Simon Pilgrim | 2dc4ff1 | 2017-12-01 13:25:54 +0000 | [diff] [blame] | 5912 | avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai, |
| Simon Pilgrim | f2d2ced | 2018-05-03 17:56:43 +0000 | [diff] [blame] | 5913 | SchedWriteVecShiftImm>, AVX512BIi8Base, EVEX_4V; |
| Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5914 | |
| Simon Pilgrim | 2dc4ff1 | 2017-12-01 13:25:54 +0000 | [diff] [blame] | 5915 | defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri, |
| Simon Pilgrim | f2d2ced | 2018-05-03 17:56:43 +0000 | [diff] [blame] | 5916 | SchedWriteVecShiftImm>, AVX512BIi8Base, EVEX_4V; |
| Simon Pilgrim | 2dc4ff1 | 2017-12-01 13:25:54 +0000 | [diff] [blame] | 5917 | defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli, |
| Simon Pilgrim | f2d2ced | 2018-05-03 17:56:43 +0000 | [diff] [blame] | 5918 | SchedWriteVecShiftImm>, AVX512BIi8Base, EVEX_4V; |
| Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5919 | |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 5920 | defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl, |
| 5921 | SchedWriteVecShift>; |
| 5922 | defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra, |
| Craig Topper | 17bd84c | 2018-06-18 18:47:07 +0000 | [diff] [blame] | 5923 | SchedWriteVecShift, 1>; |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 5924 | defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl, |
| 5925 | SchedWriteVecShift>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5926 | |
| Simon Pilgrim | 5910ebe | 2017-02-20 12:16:38 +0000 | [diff] [blame] | 5927 | // Use 512bit VPSRA/VPSRAI version to implement v2i64/v4i64 in case NoVLX. |
| 5928 | let Predicates = [HasAVX512, NoVLX] in { |
| 5929 | def : Pat<(v4i64 (X86vsra (v4i64 VR256X:$src1), (v2i64 VR128X:$src2))), |
| 5930 | (EXTRACT_SUBREG (v8i64 |
| 5931 | (VPSRAQZrr |
| 5932 | (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)), |
| 5933 | VR128X:$src2)), sub_ymm)>; |
| 5934 | |
| 5935 | def : Pat<(v2i64 (X86vsra (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))), |
| 5936 | (EXTRACT_SUBREG (v8i64 |
| 5937 | (VPSRAQZrr |
| 5938 | (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)), |
| 5939 | VR128X:$src2)), sub_xmm)>; |
| 5940 | |
| 5941 | def : Pat<(v4i64 (X86vsrai (v4i64 VR256X:$src1), (i8 imm:$src2))), |
| 5942 | (EXTRACT_SUBREG (v8i64 |
| 5943 | (VPSRAQZri |
| 5944 | (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)), |
| 5945 | imm:$src2)), sub_ymm)>; |
| 5946 | |
| 5947 | def : Pat<(v2i64 (X86vsrai (v2i64 VR128X:$src1), (i8 imm:$src2))), |
| 5948 | (EXTRACT_SUBREG (v8i64 |
| 5949 | (VPSRAQZri |
| 5950 | (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)), |
| 5951 | imm:$src2)), sub_xmm)>; |
| 5952 | } |
| 5953 | |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5954 | //===-------------------------------------------------------------------===// |
| 5955 | // Variable Bit Shifts |
| 5956 | //===-------------------------------------------------------------------===// |
| Simon Pilgrim | cf0199a | 2018-04-24 17:59:54 +0000 | [diff] [blame] | 5957 | |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5958 | multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 5959 | X86FoldableSchedWrite sched, X86VectorVTInfo _> { |
| Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 5960 | let ExeDomain = _.ExeDomain in { |
| Cameron McInally | 5fb084e | 2014-12-11 17:13:05 +0000 | [diff] [blame] | 5961 | defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 5962 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr, |
| 5963 | "$src2, $src1", "$src1, $src2", |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 5964 | (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2)))>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 5965 | AVX5128IBase, EVEX_4V, Sched<[sched]>; |
| Cameron McInally | 5fb084e | 2014-12-11 17:13:05 +0000 | [diff] [blame] | 5966 | defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 5967 | (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr, |
| 5968 | "$src2, $src1", "$src1, $src2", |
| Elena Demikhovsky | 4078c75 | 2015-06-04 07:07:13 +0000 | [diff] [blame] | 5969 | (_.VT (OpNode _.RC:$src1, |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 5970 | (_.VT (bitconvert (_.LdFrag addr:$src2)))))>, |
| 5971 | AVX5128IBase, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 5972 | Sched<[sched.Folded, ReadAfterLd]>; |
| Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 5973 | } |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5974 | } |
| 5975 | |
| Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5976 | multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 5977 | X86FoldableSchedWrite sched, X86VectorVTInfo _> { |
| Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 5978 | let ExeDomain = _.ExeDomain in |
| Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5979 | defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 5980 | (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr, |
| 5981 | "${src2}"##_.BroadcastStr##", $src1", |
| 5982 | "$src1, ${src2}"##_.BroadcastStr, |
| 5983 | (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 5984 | (_.ScalarLdFrag addr:$src2)))))>, |
| 5985 | AVX5128IBase, EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 5986 | Sched<[sched.Folded, ReadAfterLd]>; |
| Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5987 | } |
| Simon Pilgrim | 7f2a6d5 | 2017-01-13 13:16:19 +0000 | [diff] [blame] | 5988 | |
| Cameron McInally | 5fb084e | 2014-12-11 17:13:05 +0000 | [diff] [blame] | 5989 | multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 5990 | X86SchedWriteWidths sched, AVX512VLVectorVTInfo _> { |
| Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5991 | let Predicates = [HasAVX512] in |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 5992 | defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, sched.ZMM, _.info512>, |
| 5993 | avx512_var_shift_mb<opc, OpcodeStr, OpNode, sched.ZMM, _.info512>, EVEX_V512; |
| Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5994 | |
| 5995 | let Predicates = [HasAVX512, HasVLX] in { |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 5996 | defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, sched.YMM, _.info256>, |
| 5997 | avx512_var_shift_mb<opc, OpcodeStr, OpNode, sched.YMM, _.info256>, EVEX_V256; |
| 5998 | defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, sched.XMM, _.info128>, |
| 5999 | avx512_var_shift_mb<opc, OpcodeStr, OpNode, sched.XMM, _.info128>, EVEX_V128; |
| Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 6000 | } |
| Cameron McInally | 5fb084e | 2014-12-11 17:13:05 +0000 | [diff] [blame] | 6001 | } |
| 6002 | |
| 6003 | multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr, |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 6004 | SDNode OpNode, X86SchedWriteWidths sched> { |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 6005 | defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode, sched, |
| Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 6006 | avx512vl_i32_info>; |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 6007 | defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode, sched, |
| Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 6008 | avx512vl_i64_info>, VEX_W; |
| Cameron McInally | 5fb084e | 2014-12-11 17:13:05 +0000 | [diff] [blame] | 6009 | } |
| 6010 | |
| Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 6011 | // Use 512bit version to implement 128/256 bit in case NoVLX. |
| Simon Pilgrim | 7f2a6d5 | 2017-01-13 13:16:19 +0000 | [diff] [blame] | 6012 | multiclass avx512_var_shift_lowering<AVX512VLVectorVTInfo _, string OpcodeStr, |
| 6013 | SDNode OpNode, list<Predicate> p> { |
| 6014 | let Predicates = p in { |
| Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 6015 | def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1), |
| Igor Breger | 7b46b4e | 2015-12-23 08:06:50 +0000 | [diff] [blame] | 6016 | (_.info256.VT _.info256.RC:$src2))), |
| Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 6017 | (EXTRACT_SUBREG |
| Simon Pilgrim | 7f2a6d5 | 2017-01-13 13:16:19 +0000 | [diff] [blame] | 6018 | (!cast<Instruction>(OpcodeStr#"Zrr") |
| Igor Breger | 7b46b4e | 2015-12-23 08:06:50 +0000 | [diff] [blame] | 6019 | (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm), |
| 6020 | (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)), |
| 6021 | sub_ymm)>; |
| 6022 | |
| Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 6023 | def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1), |
| Igor Breger | 7b46b4e | 2015-12-23 08:06:50 +0000 | [diff] [blame] | 6024 | (_.info128.VT _.info128.RC:$src2))), |
| Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 6025 | (EXTRACT_SUBREG |
| Simon Pilgrim | 7f2a6d5 | 2017-01-13 13:16:19 +0000 | [diff] [blame] | 6026 | (!cast<Instruction>(OpcodeStr#"Zrr") |
| Igor Breger | 7b46b4e | 2015-12-23 08:06:50 +0000 | [diff] [blame] | 6027 | (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm), |
| 6028 | (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)), |
| 6029 | sub_xmm)>; |
| 6030 | } |
| 6031 | } |
| Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 6032 | multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr, |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 6033 | SDNode OpNode, X86SchedWriteWidths sched> { |
| Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 6034 | let Predicates = [HasBWI] in |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 6035 | defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, sched.ZMM, v32i16_info>, |
| Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 6036 | EVEX_V512, VEX_W; |
| 6037 | let Predicates = [HasVLX, HasBWI] in { |
| 6038 | |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 6039 | defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, sched.YMM, v16i16x_info>, |
| Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 6040 | EVEX_V256, VEX_W; |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 6041 | defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, sched.XMM, v8i16x_info>, |
| Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 6042 | EVEX_V128, VEX_W; |
| 6043 | } |
| 6044 | } |
| 6045 | |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 6046 | defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl, SchedWriteVarVecShift>, |
| 6047 | avx512_var_shift_w<0x12, "vpsllvw", shl, SchedWriteVarVecShift>; |
| Igor Breger | e59165c | 2016-06-20 07:05:43 +0000 | [diff] [blame] | 6048 | |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 6049 | defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra, SchedWriteVarVecShift>, |
| 6050 | avx512_var_shift_w<0x11, "vpsravw", sra, SchedWriteVarVecShift>; |
| Igor Breger | e59165c | 2016-06-20 07:05:43 +0000 | [diff] [blame] | 6051 | |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 6052 | defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl, SchedWriteVarVecShift>, |
| 6053 | avx512_var_shift_w<0x10, "vpsrlvw", srl, SchedWriteVarVecShift>; |
| Simon Pilgrim | 7f2a6d5 | 2017-01-13 13:16:19 +0000 | [diff] [blame] | 6054 | |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 6055 | defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr, SchedWriteVarVecShift>; |
| 6056 | defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl, SchedWriteVarVecShift>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6057 | |
| Simon Pilgrim | 7f2a6d5 | 2017-01-13 13:16:19 +0000 | [diff] [blame] | 6058 | defm : avx512_var_shift_lowering<avx512vl_i64_info, "VPSRAVQ", sra, [HasAVX512, NoVLX]>; |
| 6059 | defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSLLVW", shl, [HasBWI, NoVLX]>; |
| 6060 | defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRAVW", sra, [HasBWI, NoVLX]>; |
| 6061 | defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRLVW", srl, [HasBWI, NoVLX]>; |
| 6062 | |
| Craig Topper | 05629d0 | 2016-07-24 07:32:45 +0000 | [diff] [blame] | 6063 | // Special handing for handling VPSRAV intrinsics. |
| 6064 | multiclass avx512_var_shift_int_lowering<string InstrStr, X86VectorVTInfo _, |
| 6065 | list<Predicate> p> { |
| 6066 | let Predicates = p in { |
| 6067 | def : Pat<(_.VT (X86vsrav _.RC:$src1, _.RC:$src2)), |
| 6068 | (!cast<Instruction>(InstrStr#_.ZSuffix#rr) _.RC:$src1, |
| 6069 | _.RC:$src2)>; |
| 6070 | def : Pat<(_.VT (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2)))), |
| 6071 | (!cast<Instruction>(InstrStr#_.ZSuffix##rm) |
| 6072 | _.RC:$src1, addr:$src2)>; |
| Craig Topper | 05629d0 | 2016-07-24 07:32:45 +0000 | [diff] [blame] | 6073 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 6074 | (X86vsrav _.RC:$src1, _.RC:$src2), _.RC:$src0)), |
| 6075 | (!cast<Instruction>(InstrStr#_.ZSuffix#rrk) _.RC:$src0, |
| 6076 | _.KRC:$mask, _.RC:$src1, _.RC:$src2)>; |
| 6077 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 6078 | (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))), |
| 6079 | _.RC:$src0)), |
| 6080 | (!cast<Instruction>(InstrStr#_.ZSuffix##rmk) _.RC:$src0, |
| 6081 | _.KRC:$mask, _.RC:$src1, addr:$src2)>; |
| Craig Topper | 05629d0 | 2016-07-24 07:32:45 +0000 | [diff] [blame] | 6082 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 6083 | (X86vsrav _.RC:$src1, _.RC:$src2), _.ImmAllZerosV)), |
| 6084 | (!cast<Instruction>(InstrStr#_.ZSuffix#rrkz) _.KRC:$mask, |
| 6085 | _.RC:$src1, _.RC:$src2)>; |
| 6086 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 6087 | (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))), |
| 6088 | _.ImmAllZerosV)), |
| 6089 | (!cast<Instruction>(InstrStr#_.ZSuffix##rmkz) _.KRC:$mask, |
| 6090 | _.RC:$src1, addr:$src2)>; |
| Craig Topper | 05629d0 | 2016-07-24 07:32:45 +0000 | [diff] [blame] | 6091 | } |
| 6092 | } |
| 6093 | |
| 6094 | multiclass avx512_var_shift_int_lowering_mb<string InstrStr, X86VectorVTInfo _, |
| 6095 | list<Predicate> p> : |
| 6096 | avx512_var_shift_int_lowering<InstrStr, _, p> { |
| 6097 | let Predicates = p in { |
| 6098 | def : Pat<(_.VT (X86vsrav _.RC:$src1, |
| 6099 | (X86VBroadcast (_.ScalarLdFrag addr:$src2)))), |
| 6100 | (!cast<Instruction>(InstrStr#_.ZSuffix##rmb) |
| 6101 | _.RC:$src1, addr:$src2)>; |
| Craig Topper | 05629d0 | 2016-07-24 07:32:45 +0000 | [diff] [blame] | 6102 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 6103 | (X86vsrav _.RC:$src1, |
| 6104 | (X86VBroadcast (_.ScalarLdFrag addr:$src2))), |
| 6105 | _.RC:$src0)), |
| 6106 | (!cast<Instruction>(InstrStr#_.ZSuffix##rmbk) _.RC:$src0, |
| 6107 | _.KRC:$mask, _.RC:$src1, addr:$src2)>; |
| Craig Topper | 05629d0 | 2016-07-24 07:32:45 +0000 | [diff] [blame] | 6108 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 6109 | (X86vsrav _.RC:$src1, |
| 6110 | (X86VBroadcast (_.ScalarLdFrag addr:$src2))), |
| 6111 | _.ImmAllZerosV)), |
| 6112 | (!cast<Instruction>(InstrStr#_.ZSuffix##rmbkz) _.KRC:$mask, |
| 6113 | _.RC:$src1, addr:$src2)>; |
| 6114 | } |
| 6115 | } |
| 6116 | |
| 6117 | defm : avx512_var_shift_int_lowering<"VPSRAVW", v8i16x_info, [HasVLX, HasBWI]>; |
| 6118 | defm : avx512_var_shift_int_lowering<"VPSRAVW", v16i16x_info, [HasVLX, HasBWI]>; |
| 6119 | defm : avx512_var_shift_int_lowering<"VPSRAVW", v32i16_info, [HasBWI]>; |
| 6120 | defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v4i32x_info, [HasVLX]>; |
| 6121 | defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v8i32x_info, [HasVLX]>; |
| 6122 | defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v16i32_info, [HasAVX512]>; |
| 6123 | defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v2i64x_info, [HasVLX]>; |
| 6124 | defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v4i64x_info, [HasVLX]>; |
| 6125 | defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v8i64_info, [HasAVX512]>; |
| 6126 | |
| Simon Pilgrim | 1cbe8c2 | 2017-07-17 14:11:30 +0000 | [diff] [blame] | 6127 | // Use 512bit VPROL/VPROLI version to implement v2i64/v4i64 + v4i32/v8i32 in case NoVLX. |
| 6128 | let Predicates = [HasAVX512, NoVLX] in { |
| 6129 | def : Pat<(v2i64 (rotl (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))), |
| 6130 | (EXTRACT_SUBREG (v8i64 |
| 6131 | (VPROLVQZrr |
| 6132 | (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)), |
| Craig Topper | 688f0ca | 2017-11-01 07:11:32 +0000 | [diff] [blame] | 6133 | (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm)))), |
| Simon Pilgrim | 1cbe8c2 | 2017-07-17 14:11:30 +0000 | [diff] [blame] | 6134 | sub_xmm)>; |
| 6135 | def : Pat<(v4i64 (rotl (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))), |
| 6136 | (EXTRACT_SUBREG (v8i64 |
| 6137 | (VPROLVQZrr |
| 6138 | (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)), |
| Craig Topper | 688f0ca | 2017-11-01 07:11:32 +0000 | [diff] [blame] | 6139 | (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)))), |
| Simon Pilgrim | 1cbe8c2 | 2017-07-17 14:11:30 +0000 | [diff] [blame] | 6140 | sub_ymm)>; |
| 6141 | |
| 6142 | def : Pat<(v4i32 (rotl (v4i32 VR128X:$src1), (v4i32 VR128X:$src2))), |
| 6143 | (EXTRACT_SUBREG (v16i32 |
| 6144 | (VPROLVDZrr |
| 6145 | (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)), |
| Craig Topper | 688f0ca | 2017-11-01 07:11:32 +0000 | [diff] [blame] | 6146 | (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm)))), |
| Simon Pilgrim | 1cbe8c2 | 2017-07-17 14:11:30 +0000 | [diff] [blame] | 6147 | sub_xmm)>; |
| 6148 | def : Pat<(v8i32 (rotl (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))), |
| 6149 | (EXTRACT_SUBREG (v16i32 |
| 6150 | (VPROLVDZrr |
| 6151 | (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)), |
| Craig Topper | 688f0ca | 2017-11-01 07:11:32 +0000 | [diff] [blame] | 6152 | (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)))), |
| Simon Pilgrim | 1cbe8c2 | 2017-07-17 14:11:30 +0000 | [diff] [blame] | 6153 | sub_ymm)>; |
| 6154 | |
| 6155 | def : Pat<(v2i64 (X86vrotli (v2i64 VR128X:$src1), (i8 imm:$src2))), |
| 6156 | (EXTRACT_SUBREG (v8i64 |
| 6157 | (VPROLQZri |
| 6158 | (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)), |
| 6159 | imm:$src2)), sub_xmm)>; |
| 6160 | def : Pat<(v4i64 (X86vrotli (v4i64 VR256X:$src1), (i8 imm:$src2))), |
| 6161 | (EXTRACT_SUBREG (v8i64 |
| 6162 | (VPROLQZri |
| 6163 | (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)), |
| 6164 | imm:$src2)), sub_ymm)>; |
| 6165 | |
| 6166 | def : Pat<(v4i32 (X86vrotli (v4i32 VR128X:$src1), (i8 imm:$src2))), |
| 6167 | (EXTRACT_SUBREG (v16i32 |
| 6168 | (VPROLDZri |
| 6169 | (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)), |
| 6170 | imm:$src2)), sub_xmm)>; |
| 6171 | def : Pat<(v8i32 (X86vrotli (v8i32 VR256X:$src1), (i8 imm:$src2))), |
| 6172 | (EXTRACT_SUBREG (v16i32 |
| 6173 | (VPROLDZri |
| 6174 | (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)), |
| 6175 | imm:$src2)), sub_ymm)>; |
| 6176 | } |
| 6177 | |
| 6178 | // Use 512bit VPROR/VPRORI version to implement v2i64/v4i64 + v4i32/v8i32 in case NoVLX. |
| 6179 | let Predicates = [HasAVX512, NoVLX] in { |
| 6180 | def : Pat<(v2i64 (rotr (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))), |
| 6181 | (EXTRACT_SUBREG (v8i64 |
| 6182 | (VPRORVQZrr |
| 6183 | (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)), |
| Craig Topper | 688f0ca | 2017-11-01 07:11:32 +0000 | [diff] [blame] | 6184 | (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm)))), |
| Simon Pilgrim | 1cbe8c2 | 2017-07-17 14:11:30 +0000 | [diff] [blame] | 6185 | sub_xmm)>; |
| 6186 | def : Pat<(v4i64 (rotr (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))), |
| 6187 | (EXTRACT_SUBREG (v8i64 |
| 6188 | (VPRORVQZrr |
| 6189 | (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)), |
| Craig Topper | 688f0ca | 2017-11-01 07:11:32 +0000 | [diff] [blame] | 6190 | (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)))), |
| Simon Pilgrim | 1cbe8c2 | 2017-07-17 14:11:30 +0000 | [diff] [blame] | 6191 | sub_ymm)>; |
| 6192 | |
| 6193 | def : Pat<(v4i32 (rotr (v4i32 VR128X:$src1), (v4i32 VR128X:$src2))), |
| 6194 | (EXTRACT_SUBREG (v16i32 |
| 6195 | (VPRORVDZrr |
| 6196 | (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)), |
| Craig Topper | 688f0ca | 2017-11-01 07:11:32 +0000 | [diff] [blame] | 6197 | (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm)))), |
| Simon Pilgrim | 1cbe8c2 | 2017-07-17 14:11:30 +0000 | [diff] [blame] | 6198 | sub_xmm)>; |
| 6199 | def : Pat<(v8i32 (rotr (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))), |
| 6200 | (EXTRACT_SUBREG (v16i32 |
| 6201 | (VPRORVDZrr |
| 6202 | (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)), |
| Craig Topper | 688f0ca | 2017-11-01 07:11:32 +0000 | [diff] [blame] | 6203 | (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)))), |
| Simon Pilgrim | 1cbe8c2 | 2017-07-17 14:11:30 +0000 | [diff] [blame] | 6204 | sub_ymm)>; |
| 6205 | |
| 6206 | def : Pat<(v2i64 (X86vrotri (v2i64 VR128X:$src1), (i8 imm:$src2))), |
| 6207 | (EXTRACT_SUBREG (v8i64 |
| 6208 | (VPRORQZri |
| 6209 | (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)), |
| 6210 | imm:$src2)), sub_xmm)>; |
| 6211 | def : Pat<(v4i64 (X86vrotri (v4i64 VR256X:$src1), (i8 imm:$src2))), |
| 6212 | (EXTRACT_SUBREG (v8i64 |
| 6213 | (VPRORQZri |
| 6214 | (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)), |
| 6215 | imm:$src2)), sub_ymm)>; |
| 6216 | |
| 6217 | def : Pat<(v4i32 (X86vrotri (v4i32 VR128X:$src1), (i8 imm:$src2))), |
| 6218 | (EXTRACT_SUBREG (v16i32 |
| 6219 | (VPRORDZri |
| 6220 | (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)), |
| 6221 | imm:$src2)), sub_xmm)>; |
| 6222 | def : Pat<(v8i32 (X86vrotri (v8i32 VR256X:$src1), (i8 imm:$src2))), |
| 6223 | (EXTRACT_SUBREG (v16i32 |
| 6224 | (VPRORDZri |
| 6225 | (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)), |
| 6226 | imm:$src2)), sub_ymm)>; |
| 6227 | } |
| 6228 | |
| Elena Demikhovsky | 4078c75 | 2015-06-04 07:07:13 +0000 | [diff] [blame] | 6229 | //===-------------------------------------------------------------------===// |
| 6230 | // 1-src variable permutation VPERMW/D/Q |
| 6231 | //===-------------------------------------------------------------------===// |
| Simon Pilgrim | cf0199a | 2018-04-24 17:59:54 +0000 | [diff] [blame] | 6232 | |
| Elena Demikhovsky | 4078c75 | 2015-06-04 07:07:13 +0000 | [diff] [blame] | 6233 | multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 6234 | X86FoldableSchedWrite sched, AVX512VLVectorVTInfo _> { |
| Elena Demikhovsky | 4078c75 | 2015-06-04 07:07:13 +0000 | [diff] [blame] | 6235 | let Predicates = [HasAVX512] in |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 6236 | defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, sched, _.info512>, |
| 6237 | avx512_var_shift_mb<opc, OpcodeStr, OpNode, sched, _.info512>, EVEX_V512; |
| Elena Demikhovsky | 4078c75 | 2015-06-04 07:07:13 +0000 | [diff] [blame] | 6238 | |
| 6239 | let Predicates = [HasAVX512, HasVLX] in |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 6240 | defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, sched, _.info256>, |
| 6241 | avx512_var_shift_mb<opc, OpcodeStr, OpNode, sched, _.info256>, EVEX_V256; |
| Elena Demikhovsky | 4078c75 | 2015-06-04 07:07:13 +0000 | [diff] [blame] | 6242 | } |
| 6243 | |
| 6244 | multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM, |
| 6245 | string OpcodeStr, SDNode OpNode, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 6246 | X86FoldableSchedWrite sched, AVX512VLVectorVTInfo VTInfo> { |
| Elena Demikhovsky | 4078c75 | 2015-06-04 07:07:13 +0000 | [diff] [blame] | 6247 | let Predicates = [HasAVX512] in |
| 6248 | defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 6249 | sched, VTInfo.info512>, |
| Elena Demikhovsky | 4078c75 | 2015-06-04 07:07:13 +0000 | [diff] [blame] | 6250 | avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 6251 | sched, VTInfo.info512>, EVEX_V512; |
| Elena Demikhovsky | 4078c75 | 2015-06-04 07:07:13 +0000 | [diff] [blame] | 6252 | let Predicates = [HasAVX512, HasVLX] in |
| 6253 | defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 6254 | sched, VTInfo.info256>, |
| Elena Demikhovsky | 4078c75 | 2015-06-04 07:07:13 +0000 | [diff] [blame] | 6255 | avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 6256 | sched, VTInfo.info256>, EVEX_V256; |
| Elena Demikhovsky | 4078c75 | 2015-06-04 07:07:13 +0000 | [diff] [blame] | 6257 | } |
| 6258 | |
| Michael Zuckerman | d9cac59 | 2016-01-19 17:07:43 +0000 | [diff] [blame] | 6259 | multiclass avx512_vperm_bw<bits<8> opc, string OpcodeStr, |
| 6260 | Predicate prd, SDNode OpNode, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 6261 | X86FoldableSchedWrite sched, AVX512VLVectorVTInfo _> { |
| Michael Zuckerman | d9cac59 | 2016-01-19 17:07:43 +0000 | [diff] [blame] | 6262 | let Predicates = [prd] in |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 6263 | defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, sched, _.info512>, |
| Michael Zuckerman | d9cac59 | 2016-01-19 17:07:43 +0000 | [diff] [blame] | 6264 | EVEX_V512 ; |
| 6265 | let Predicates = [HasVLX, prd] in { |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 6266 | defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, sched, _.info256>, |
| Michael Zuckerman | d9cac59 | 2016-01-19 17:07:43 +0000 | [diff] [blame] | 6267 | EVEX_V256 ; |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 6268 | defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, sched, _.info128>, |
| Michael Zuckerman | d9cac59 | 2016-01-19 17:07:43 +0000 | [diff] [blame] | 6269 | EVEX_V128 ; |
| 6270 | } |
| 6271 | } |
| Elena Demikhovsky | 4078c75 | 2015-06-04 07:07:13 +0000 | [diff] [blame] | 6272 | |
| Michael Zuckerman | d9cac59 | 2016-01-19 17:07:43 +0000 | [diff] [blame] | 6273 | defm VPERMW : avx512_vperm_bw<0x8D, "vpermw", HasBWI, X86VPermv, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 6274 | WriteVarShuffle256, avx512vl_i16_info>, VEX_W; |
| Michael Zuckerman | d9cac59 | 2016-01-19 17:07:43 +0000 | [diff] [blame] | 6275 | defm VPERMB : avx512_vperm_bw<0x8D, "vpermb", HasVBMI, X86VPermv, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 6276 | WriteVarShuffle256, avx512vl_i8_info>; |
| Elena Demikhovsky | 4078c75 | 2015-06-04 07:07:13 +0000 | [diff] [blame] | 6277 | |
| 6278 | defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 6279 | WriteVarShuffle256, avx512vl_i32_info>; |
| Elena Demikhovsky | 4078c75 | 2015-06-04 07:07:13 +0000 | [diff] [blame] | 6280 | defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 6281 | WriteVarShuffle256, avx512vl_i64_info>, VEX_W; |
| Elena Demikhovsky | 4078c75 | 2015-06-04 07:07:13 +0000 | [diff] [blame] | 6282 | defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 6283 | WriteFVarShuffle256, avx512vl_f32_info>; |
| Elena Demikhovsky | 4078c75 | 2015-06-04 07:07:13 +0000 | [diff] [blame] | 6284 | defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 6285 | WriteFVarShuffle256, avx512vl_f64_info>, VEX_W; |
| Elena Demikhovsky | 4078c75 | 2015-06-04 07:07:13 +0000 | [diff] [blame] | 6286 | |
| 6287 | defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq", |
| Simon Pilgrim | cf0199a | 2018-04-24 17:59:54 +0000 | [diff] [blame] | 6288 | X86VPermi, WriteShuffle256, avx512vl_i64_info>, |
| Elena Demikhovsky | 4078c75 | 2015-06-04 07:07:13 +0000 | [diff] [blame] | 6289 | EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W; |
| 6290 | defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd", |
| Simon Pilgrim | cf0199a | 2018-04-24 17:59:54 +0000 | [diff] [blame] | 6291 | X86VPermi, WriteFShuffle256, avx512vl_f64_info>, |
| Elena Demikhovsky | 4078c75 | 2015-06-04 07:07:13 +0000 | [diff] [blame] | 6292 | EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W; |
| Simon Pilgrim | f6b81da | 2018-05-01 14:14:42 +0000 | [diff] [blame] | 6293 | |
| Igor Breger | 78741a1 | 2015-10-04 07:20:41 +0000 | [diff] [blame] | 6294 | //===----------------------------------------------------------------------===// |
| Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 6295 | // AVX-512 - VPERMIL |
| Igor Breger | 78741a1 | 2015-10-04 07:20:41 +0000 | [diff] [blame] | 6296 | //===----------------------------------------------------------------------===// |
| Elena Demikhovsky | 4078c75 | 2015-06-04 07:07:13 +0000 | [diff] [blame] | 6297 | |
| Simon Pilgrim | 1401a75 | 2017-11-29 14:58:34 +0000 | [diff] [blame] | 6298 | multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 6299 | X86FoldableSchedWrite sched, X86VectorVTInfo _, |
| Simon Pilgrim | 1401a75 | 2017-11-29 14:58:34 +0000 | [diff] [blame] | 6300 | X86VectorVTInfo Ctrl> { |
| Igor Breger | 78741a1 | 2015-10-04 07:20:41 +0000 | [diff] [blame] | 6301 | defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst), |
| 6302 | (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr, |
| 6303 | "$src2, $src1", "$src1, $src2", |
| 6304 | (_.VT (OpNode _.RC:$src1, |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 6305 | (Ctrl.VT Ctrl.RC:$src2)))>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 6306 | T8PD, EVEX_4V, Sched<[sched]>; |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 6307 | defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst), |
| 6308 | (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr, |
| 6309 | "$src2, $src1", "$src1, $src2", |
| 6310 | (_.VT (OpNode |
| 6311 | _.RC:$src1, |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 6312 | (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2)))))>, |
| 6313 | T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 6314 | Sched<[sched.Folded, ReadAfterLd]>; |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 6315 | defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst), |
| 6316 | (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr, |
| 6317 | "${src2}"##_.BroadcastStr##", $src1", |
| 6318 | "$src1, ${src2}"##_.BroadcastStr, |
| 6319 | (_.VT (OpNode |
| 6320 | _.RC:$src1, |
| 6321 | (Ctrl.VT (X86VBroadcast |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 6322 | (Ctrl.ScalarLdFrag addr:$src2)))))>, |
| 6323 | T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 6324 | Sched<[sched.Folded, ReadAfterLd]>; |
| Igor Breger | 78741a1 | 2015-10-04 07:20:41 +0000 | [diff] [blame] | 6325 | } |
| 6326 | |
| 6327 | multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar, |
| Simon Pilgrim | 3c35408 | 2018-04-30 18:18:38 +0000 | [diff] [blame] | 6328 | X86SchedWriteWidths sched, |
| Simon Pilgrim | 8a937e0 | 2018-04-27 18:19:48 +0000 | [diff] [blame] | 6329 | AVX512VLVectorVTInfo _, |
| Simon Pilgrim | 1401a75 | 2017-11-29 14:58:34 +0000 | [diff] [blame] | 6330 | AVX512VLVectorVTInfo Ctrl> { |
| Igor Breger | 78741a1 | 2015-10-04 07:20:41 +0000 | [diff] [blame] | 6331 | let Predicates = [HasAVX512] in { |
| Simon Pilgrim | 3c35408 | 2018-04-30 18:18:38 +0000 | [diff] [blame] | 6332 | defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, sched.ZMM, |
| Simon Pilgrim | 1401a75 | 2017-11-29 14:58:34 +0000 | [diff] [blame] | 6333 | _.info512, Ctrl.info512>, EVEX_V512; |
| Igor Breger | 78741a1 | 2015-10-04 07:20:41 +0000 | [diff] [blame] | 6334 | } |
| 6335 | let Predicates = [HasAVX512, HasVLX] in { |
| Simon Pilgrim | 3c35408 | 2018-04-30 18:18:38 +0000 | [diff] [blame] | 6336 | defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, sched.XMM, |
| Simon Pilgrim | 1401a75 | 2017-11-29 14:58:34 +0000 | [diff] [blame] | 6337 | _.info128, Ctrl.info128>, EVEX_V128; |
| Simon Pilgrim | 3c35408 | 2018-04-30 18:18:38 +0000 | [diff] [blame] | 6338 | defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, sched.YMM, |
| Simon Pilgrim | 1401a75 | 2017-11-29 14:58:34 +0000 | [diff] [blame] | 6339 | _.info256, Ctrl.info256>, EVEX_V256; |
| Igor Breger | 78741a1 | 2015-10-04 07:20:41 +0000 | [diff] [blame] | 6340 | } |
| 6341 | } |
| 6342 | |
| 6343 | multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar, |
| 6344 | AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{ |
| Simon Pilgrim | 3c35408 | 2018-04-30 18:18:38 +0000 | [diff] [blame] | 6345 | defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, SchedWriteFVarShuffle, |
| 6346 | _, Ctrl>; |
| Igor Breger | 78741a1 | 2015-10-04 07:20:41 +0000 | [diff] [blame] | 6347 | defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr, |
| Simon Pilgrim | 3c35408 | 2018-04-30 18:18:38 +0000 | [diff] [blame] | 6348 | X86VPermilpi, SchedWriteFShuffle, _>, |
| Igor Breger | 78741a1 | 2015-10-04 07:20:41 +0000 | [diff] [blame] | 6349 | EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>; |
| Igor Breger | 78741a1 | 2015-10-04 07:20:41 +0000 | [diff] [blame] | 6350 | } |
| 6351 | |
| Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 6352 | let ExeDomain = SSEPackedSingle in |
| Igor Breger | 78741a1 | 2015-10-04 07:20:41 +0000 | [diff] [blame] | 6353 | defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info, |
| 6354 | avx512vl_i32_info>; |
| Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 6355 | let ExeDomain = SSEPackedDouble in |
| Igor Breger | 78741a1 | 2015-10-04 07:20:41 +0000 | [diff] [blame] | 6356 | defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info, |
| Craig Topper | 0a5e90c | 2018-06-19 04:24:42 +0000 | [diff] [blame] | 6357 | avx512vl_i64_info>, VEX_W1X; |
| Simon Pilgrim | 1401a75 | 2017-11-29 14:58:34 +0000 | [diff] [blame] | 6358 | |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6359 | //===----------------------------------------------------------------------===// |
| Elena Demikhovsky | 75ede68 | 2015-06-01 07:17:23 +0000 | [diff] [blame] | 6360 | // AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW |
| 6361 | //===----------------------------------------------------------------------===// |
| 6362 | |
| 6363 | defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd", |
| Simon Pilgrim | 3c35408 | 2018-04-30 18:18:38 +0000 | [diff] [blame] | 6364 | X86PShufd, SchedWriteShuffle, avx512vl_i32_info>, |
| Elena Demikhovsky | 75ede68 | 2015-06-01 07:17:23 +0000 | [diff] [blame] | 6365 | EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>; |
| 6366 | defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw", |
| Simon Pilgrim | 3c35408 | 2018-04-30 18:18:38 +0000 | [diff] [blame] | 6367 | X86PShufhw, SchedWriteShuffle>, |
| 6368 | EVEX, AVX512XSIi8Base; |
| Elena Demikhovsky | 75ede68 | 2015-06-01 07:17:23 +0000 | [diff] [blame] | 6369 | defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw", |
| Simon Pilgrim | 3c35408 | 2018-04-30 18:18:38 +0000 | [diff] [blame] | 6370 | X86PShuflw, SchedWriteShuffle>, |
| 6371 | EVEX, AVX512XDIi8Base; |
| Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 6372 | |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 6373 | //===----------------------------------------------------------------------===// |
| 6374 | // AVX-512 - VPSHUFB |
| 6375 | //===----------------------------------------------------------------------===// |
| 6376 | |
| Simon Pilgrim | 2dc4ff1 | 2017-12-01 13:25:54 +0000 | [diff] [blame] | 6377 | multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 6378 | X86SchedWriteWidths sched> { |
| Elena Demikhovsky | 55a9974 | 2015-06-22 13:00:42 +0000 | [diff] [blame] | 6379 | let Predicates = [HasBWI] in |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 6380 | defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, sched.ZMM, v64i8_info>, |
| 6381 | EVEX_V512; |
| Elena Demikhovsky | 55a9974 | 2015-06-22 13:00:42 +0000 | [diff] [blame] | 6382 | |
| 6383 | let Predicates = [HasVLX, HasBWI] in { |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 6384 | defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, sched.YMM, v32i8x_info>, |
| 6385 | EVEX_V256; |
| 6386 | defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, sched.XMM, v16i8x_info>, |
| 6387 | EVEX_V128; |
| Elena Demikhovsky | 55a9974 | 2015-06-22 13:00:42 +0000 | [diff] [blame] | 6388 | } |
| 6389 | } |
| 6390 | |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 6391 | defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb, |
| 6392 | SchedWriteVarShuffle>, VEX_WIG; |
| Elena Demikhovsky | 55a9974 | 2015-06-22 13:00:42 +0000 | [diff] [blame] | 6393 | |
| Elena Demikhovsky | 75ede68 | 2015-06-01 07:17:23 +0000 | [diff] [blame] | 6394 | //===----------------------------------------------------------------------===// |
| Elena Demikhovsky | 0a74b7d | 2013-11-14 11:29:27 +0000 | [diff] [blame] | 6395 | // Move Low to High and High to Low packed FP Instructions |
| 6396 | //===----------------------------------------------------------------------===// |
| Simon Pilgrim | f6b81da | 2018-05-01 14:14:42 +0000 | [diff] [blame] | 6397 | |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6398 | def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst), |
| 6399 | (ins VR128X:$src1, VR128X:$src2), |
| Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 6400 | "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| Simon Pilgrim | 577ae24 | 2018-04-12 19:25:07 +0000 | [diff] [blame] | 6401 | [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))]>, |
| Simon Pilgrim | f6b81da | 2018-05-01 14:14:42 +0000 | [diff] [blame] | 6402 | Sched<[SchedWriteFShuffle.XMM]>, EVEX_4V; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6403 | def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst), |
| 6404 | (ins VR128X:$src1, VR128X:$src2), |
| Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 6405 | "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| Simon Pilgrim | 577ae24 | 2018-04-12 19:25:07 +0000 | [diff] [blame] | 6406 | [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))]>, |
| Craig Topper | 29f22d7 | 2018-06-16 23:25:50 +0000 | [diff] [blame] | 6407 | Sched<[SchedWriteFShuffle.XMM]>, EVEX_4V, NotMemoryFoldable; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6408 | |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6409 | //===----------------------------------------------------------------------===// |
| Igor Breger | b6b27af | 2015-11-10 07:09:07 +0000 | [diff] [blame] | 6410 | // VMOVHPS/PD VMOVLPS Instructions |
| 6411 | // All patterns was taken from SSS implementation. |
| 6412 | //===----------------------------------------------------------------------===// |
| Simon Pilgrim | f6b81da | 2018-05-01 14:14:42 +0000 | [diff] [blame] | 6413 | |
| Igor Breger | b6b27af | 2015-11-10 07:09:07 +0000 | [diff] [blame] | 6414 | multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 6415 | X86VectorVTInfo _> { |
| Craig Topper | e70231b | 2017-02-26 06:45:54 +0000 | [diff] [blame] | 6416 | let ExeDomain = _.ExeDomain in |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 6417 | def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst), |
| 6418 | (ins _.RC:$src1, f64mem:$src2), |
| 6419 | !strconcat(OpcodeStr, |
| 6420 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| 6421 | [(set _.RC:$dst, |
| 6422 | (OpNode _.RC:$src1, |
| 6423 | (_.VT (bitconvert |
| Simon Pilgrim | 577ae24 | 2018-04-12 19:25:07 +0000 | [diff] [blame] | 6424 | (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))]>, |
| Simon Pilgrim | f6b81da | 2018-05-01 14:14:42 +0000 | [diff] [blame] | 6425 | Sched<[SchedWriteFShuffle.XMM.Folded, ReadAfterLd]>, EVEX_4V; |
| Igor Breger | b6b27af | 2015-11-10 07:09:07 +0000 | [diff] [blame] | 6426 | } |
| 6427 | |
| 6428 | defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps, |
| 6429 | v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS; |
| Craig Topper | 3b11fca | 2017-09-18 00:20:53 +0000 | [diff] [blame] | 6430 | defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Unpckl, |
| Igor Breger | b6b27af | 2015-11-10 07:09:07 +0000 | [diff] [blame] | 6431 | v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W; |
| 6432 | defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", X86Movlps, |
| 6433 | v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS; |
| 6434 | defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movlpd, |
| 6435 | v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W; |
| 6436 | |
| 6437 | let Predicates = [HasAVX512] in { |
| 6438 | // VMOVHPS patterns |
| 6439 | def : Pat<(X86Movlhps VR128X:$src1, |
| 6440 | (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))), |
| 6441 | (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>; |
| 6442 | def : Pat<(X86Movlhps VR128X:$src1, |
| Craig Topper | 0a197df | 2017-09-17 18:59:32 +0000 | [diff] [blame] | 6443 | (bc_v4f32 (v2i64 (X86vzload addr:$src2)))), |
| Igor Breger | b6b27af | 2015-11-10 07:09:07 +0000 | [diff] [blame] | 6444 | (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>; |
| 6445 | // VMOVHPD patterns |
| 6446 | def : Pat<(v2f64 (X86Unpckl VR128X:$src1, |
| Igor Breger | b6b27af | 2015-11-10 07:09:07 +0000 | [diff] [blame] | 6447 | (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))), |
| 6448 | (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>; |
| 6449 | // VMOVLPS patterns |
| 6450 | def : Pat<(v4f32 (X86Movlps VR128X:$src1, (load addr:$src2))), |
| 6451 | (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>; |
| Igor Breger | b6b27af | 2015-11-10 07:09:07 +0000 | [diff] [blame] | 6452 | // VMOVLPD patterns |
| 6453 | def : Pat<(v2f64 (X86Movlpd VR128X:$src1, (load addr:$src2))), |
| 6454 | (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>; |
| Igor Breger | b6b27af | 2015-11-10 07:09:07 +0000 | [diff] [blame] | 6455 | def : Pat<(v2f64 (X86Movsd VR128X:$src1, |
| 6456 | (v2f64 (scalar_to_vector (loadf64 addr:$src2))))), |
| 6457 | (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>; |
| 6458 | } |
| 6459 | |
| Simon Pilgrim | d749b32 | 2018-05-18 13:13:59 +0000 | [diff] [blame] | 6460 | let SchedRW = [WriteFStore] in { |
| Igor Breger | b6b27af | 2015-11-10 07:09:07 +0000 | [diff] [blame] | 6461 | def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs), |
| 6462 | (ins f64mem:$dst, VR128X:$src), |
| 6463 | "vmovhps\t{$src, $dst|$dst, $src}", |
| Craig Topper | c9b1923 | 2016-05-01 04:59:44 +0000 | [diff] [blame] | 6464 | [(store (f64 (extractelt |
| Igor Breger | b6b27af | 2015-11-10 07:09:07 +0000 | [diff] [blame] | 6465 | (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)), |
| 6466 | (bc_v2f64 (v4f32 VR128X:$src))), |
| Simon Pilgrim | 577ae24 | 2018-04-12 19:25:07 +0000 | [diff] [blame] | 6467 | (iPTR 0))), addr:$dst)]>, |
| Igor Breger | b6b27af | 2015-11-10 07:09:07 +0000 | [diff] [blame] | 6468 | EVEX, EVEX_CD8<32, CD8VT2>; |
| 6469 | def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs), |
| 6470 | (ins f64mem:$dst, VR128X:$src), |
| 6471 | "vmovhpd\t{$src, $dst|$dst, $src}", |
| Craig Topper | c9b1923 | 2016-05-01 04:59:44 +0000 | [diff] [blame] | 6472 | [(store (f64 (extractelt |
| Igor Breger | b6b27af | 2015-11-10 07:09:07 +0000 | [diff] [blame] | 6473 | (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)), |
| Simon Pilgrim | 577ae24 | 2018-04-12 19:25:07 +0000 | [diff] [blame] | 6474 | (iPTR 0))), addr:$dst)]>, |
| Igor Breger | b6b27af | 2015-11-10 07:09:07 +0000 | [diff] [blame] | 6475 | EVEX, EVEX_CD8<64, CD8VT1>, VEX_W; |
| 6476 | def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs), |
| 6477 | (ins f64mem:$dst, VR128X:$src), |
| 6478 | "vmovlps\t{$src, $dst|$dst, $src}", |
| Craig Topper | c9b1923 | 2016-05-01 04:59:44 +0000 | [diff] [blame] | 6479 | [(store (f64 (extractelt (bc_v2f64 (v4f32 VR128X:$src)), |
| Simon Pilgrim | 577ae24 | 2018-04-12 19:25:07 +0000 | [diff] [blame] | 6480 | (iPTR 0))), addr:$dst)]>, |
| Igor Breger | b6b27af | 2015-11-10 07:09:07 +0000 | [diff] [blame] | 6481 | EVEX, EVEX_CD8<32, CD8VT2>; |
| 6482 | def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs), |
| 6483 | (ins f64mem:$dst, VR128X:$src), |
| 6484 | "vmovlpd\t{$src, $dst|$dst, $src}", |
| Craig Topper | c9b1923 | 2016-05-01 04:59:44 +0000 | [diff] [blame] | 6485 | [(store (f64 (extractelt (v2f64 VR128X:$src), |
| Simon Pilgrim | 577ae24 | 2018-04-12 19:25:07 +0000 | [diff] [blame] | 6486 | (iPTR 0))), addr:$dst)]>, |
| Igor Breger | b6b27af | 2015-11-10 07:09:07 +0000 | [diff] [blame] | 6487 | EVEX, EVEX_CD8<64, CD8VT1>, VEX_W; |
| Simon Pilgrim | 369e59d | 2018-02-12 16:18:36 +0000 | [diff] [blame] | 6488 | } // SchedRW |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 6489 | |
| Igor Breger | b6b27af | 2015-11-10 07:09:07 +0000 | [diff] [blame] | 6490 | let Predicates = [HasAVX512] in { |
| 6491 | // VMOVHPD patterns |
| Craig Topper | c9b1923 | 2016-05-01 04:59:44 +0000 | [diff] [blame] | 6492 | def : Pat<(store (f64 (extractelt |
| Igor Breger | b6b27af | 2015-11-10 07:09:07 +0000 | [diff] [blame] | 6493 | (v2f64 (X86VPermilpi VR128X:$src, (i8 1))), |
| 6494 | (iPTR 0))), addr:$dst), |
| 6495 | (VMOVHPDZ128mr addr:$dst, VR128X:$src)>; |
| 6496 | // VMOVLPS patterns |
| 6497 | def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128X:$src2)), |
| 6498 | addr:$src1), |
| 6499 | (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>; |
| Igor Breger | b6b27af | 2015-11-10 07:09:07 +0000 | [diff] [blame] | 6500 | // VMOVLPD patterns |
| 6501 | def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128X:$src2)), |
| 6502 | addr:$src1), |
| 6503 | (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>; |
| Igor Breger | b6b27af | 2015-11-10 07:09:07 +0000 | [diff] [blame] | 6504 | } |
| 6505 | //===----------------------------------------------------------------------===// |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6506 | // FMA - Fused Multiply Operations |
| 6507 | // |
| Adam Nemet | 26371ce | 2014-10-24 00:02:55 +0000 | [diff] [blame] | 6508 | |
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6509 | multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Simon Pilgrim | dbd1ae7 | 2018-04-25 13:07:58 +0000 | [diff] [blame] | 6510 | X86FoldableSchedWrite sched, |
| Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 6511 | X86VectorVTInfo _, string Suff> { |
| Craig Topper | b16598d | 2017-09-01 07:58:16 +0000 | [diff] [blame] | 6512 | let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in { |
| Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 6513 | defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| Adam Nemet | 6bddb8c | 2014-09-29 22:54:41 +0000 | [diff] [blame] | 6514 | (ins _.RC:$src2, _.RC:$src3), |
| Adam Nemet | 2e91ee5 | 2014-08-14 17:13:19 +0000 | [diff] [blame] | 6515 | OpcodeStr, "$src3, $src2", "$src2, $src3", |
| Simon Pilgrim | 0e45634 | 2018-04-12 20:47:34 +0000 | [diff] [blame] | 6516 | (_.VT (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3)), 1, 1>, |
| Simon Pilgrim | dbd1ae7 | 2018-04-25 13:07:58 +0000 | [diff] [blame] | 6517 | AVX512FMA3Base, Sched<[sched]>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6518 | |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 6519 | defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 6520 | (ins _.RC:$src2, _.MemOp:$src3), |
| 6521 | OpcodeStr, "$src3, $src2", "$src2, $src3", |
| Simon Pilgrim | 0e45634 | 2018-04-12 20:47:34 +0000 | [diff] [blame] | 6522 | (_.VT (OpNode _.RC:$src2, _.RC:$src1, (_.LdFrag addr:$src3))), 1, 0>, |
| Simon Pilgrim | dbd1ae7 | 2018-04-25 13:07:58 +0000 | [diff] [blame] | 6523 | AVX512FMA3Base, Sched<[sched.Folded, ReadAfterLd]>; |
| Elena Demikhovsky | fcea06a | 2014-12-23 10:30:39 +0000 | [diff] [blame] | 6524 | |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 6525 | defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 6526 | (ins _.RC:$src2, _.ScalarMemOp:$src3), |
| 6527 | OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"), |
| 6528 | !strconcat("$src2, ${src3}", _.BroadcastStr ), |
| Craig Topper | 6bcbf53 | 2016-07-25 07:20:28 +0000 | [diff] [blame] | 6529 | (OpNode _.RC:$src2, |
| Simon Pilgrim | 0e45634 | 2018-04-12 20:47:34 +0000 | [diff] [blame] | 6530 | _.RC:$src1,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))), 1, 0>, |
| Simon Pilgrim | dbd1ae7 | 2018-04-25 13:07:58 +0000 | [diff] [blame] | 6531 | AVX512FMA3Base, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>; |
| Craig Topper | 5ec33a9 | 2016-07-22 05:00:42 +0000 | [diff] [blame] | 6532 | } |
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6533 | } |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6534 | |
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6535 | multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Simon Pilgrim | dbd1ae7 | 2018-04-25 13:07:58 +0000 | [diff] [blame] | 6536 | X86FoldableSchedWrite sched, |
| Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 6537 | X86VectorVTInfo _, string Suff> { |
| Craig Topper | b16598d | 2017-09-01 07:58:16 +0000 | [diff] [blame] | 6538 | let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in |
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6539 | defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| Elena Demikhovsky | 7b0dd39 | 2015-01-28 10:21:27 +0000 | [diff] [blame] | 6540 | (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc), |
| 6541 | OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", |
| Simon Pilgrim | 0e45634 | 2018-04-12 20:47:34 +0000 | [diff] [blame] | 6542 | (_.VT ( OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 imm:$rc))), 1, 1>, |
| Simon Pilgrim | dbd1ae7 | 2018-04-25 13:07:58 +0000 | [diff] [blame] | 6543 | AVX512FMA3Base, EVEX_B, EVEX_RC, Sched<[sched]>; |
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6544 | } |
| Elena Demikhovsky | 7b0dd39 | 2015-01-28 10:21:27 +0000 | [diff] [blame] | 6545 | |
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6546 | multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 6547 | SDNode OpNodeRnd, X86SchedWriteWidths sched, |
| 6548 | AVX512VLVectorVTInfo _, string Suff> { |
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6549 | let Predicates = [HasAVX512] in { |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 6550 | defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, sched.ZMM, |
| Simon Pilgrim | dbd1ae7 | 2018-04-25 13:07:58 +0000 | [diff] [blame] | 6551 | _.info512, Suff>, |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 6552 | avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, sched.ZMM, |
| Simon Pilgrim | dbd1ae7 | 2018-04-25 13:07:58 +0000 | [diff] [blame] | 6553 | _.info512, Suff>, |
| 6554 | EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>; |
| Elena Demikhovsky | fcea06a | 2014-12-23 10:30:39 +0000 | [diff] [blame] | 6555 | } |
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6556 | let Predicates = [HasVLX, HasAVX512] in { |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 6557 | defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, sched.YMM, |
| Simon Pilgrim | dbd1ae7 | 2018-04-25 13:07:58 +0000 | [diff] [blame] | 6558 | _.info256, Suff>, |
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6559 | EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>; |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 6560 | defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, sched.XMM, |
| Simon Pilgrim | dbd1ae7 | 2018-04-25 13:07:58 +0000 | [diff] [blame] | 6561 | _.info128, Suff>, |
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6562 | EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>; |
| Elena Demikhovsky | fcea06a | 2014-12-23 10:30:39 +0000 | [diff] [blame] | 6563 | } |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6564 | } |
| 6565 | |
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6566 | multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 6567 | SDNode OpNodeRnd> { |
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6568 | defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd, |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 6569 | SchedWriteFMA, avx512vl_f32_info, "PS">; |
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6570 | defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd, |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 6571 | SchedWriteFMA, avx512vl_f64_info, "PD">, |
| 6572 | VEX_W; |
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6573 | } |
| 6574 | |
| Craig Topper | af0b992 | 2017-09-04 06:59:50 +0000 | [diff] [blame] | 6575 | defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>; |
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6576 | defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>; |
| 6577 | defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>; |
| 6578 | defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>; |
| 6579 | defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>; |
| 6580 | defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>; |
| 6581 | |
| Elena Demikhovsky | fcea06a | 2014-12-23 10:30:39 +0000 | [diff] [blame] | 6582 | |
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6583 | multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Simon Pilgrim | dbd1ae7 | 2018-04-25 13:07:58 +0000 | [diff] [blame] | 6584 | X86FoldableSchedWrite sched, |
| Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 6585 | X86VectorVTInfo _, string Suff> { |
| Craig Topper | b16598d | 2017-09-01 07:58:16 +0000 | [diff] [blame] | 6586 | let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in { |
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6587 | defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 6588 | (ins _.RC:$src2, _.RC:$src3), |
| 6589 | OpcodeStr, "$src3, $src2", "$src2, $src3", |
| Simon Pilgrim | 0e45634 | 2018-04-12 20:47:34 +0000 | [diff] [blame] | 6590 | (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), 1, 1, |
| Simon Pilgrim | dbd1ae7 | 2018-04-25 13:07:58 +0000 | [diff] [blame] | 6591 | vselect, 1>, AVX512FMA3Base, Sched<[sched]>; |
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6592 | |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 6593 | defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 6594 | (ins _.RC:$src2, _.MemOp:$src3), |
| 6595 | OpcodeStr, "$src3, $src2", "$src2, $src3", |
| Simon Pilgrim | 0e45634 | 2018-04-12 20:47:34 +0000 | [diff] [blame] | 6596 | (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1)), 1, 0>, |
| Simon Pilgrim | dbd1ae7 | 2018-04-25 13:07:58 +0000 | [diff] [blame] | 6597 | AVX512FMA3Base, Sched<[sched.Folded, ReadAfterLd]>; |
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6598 | |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 6599 | defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 6600 | (ins _.RC:$src2, _.ScalarMemOp:$src3), |
| 6601 | OpcodeStr, "${src3}"##_.BroadcastStr##", $src2", |
| 6602 | "$src2, ${src3}"##_.BroadcastStr, |
| 6603 | (_.VT (OpNode _.RC:$src2, |
| 6604 | (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))), |
| Simon Pilgrim | 0e45634 | 2018-04-12 20:47:34 +0000 | [diff] [blame] | 6605 | _.RC:$src1)), 1, 0>, AVX512FMA3Base, EVEX_B, |
| Simon Pilgrim | dbd1ae7 | 2018-04-25 13:07:58 +0000 | [diff] [blame] | 6606 | Sched<[sched.Folded, ReadAfterLd]>; |
| Craig Topper | 5ec33a9 | 2016-07-22 05:00:42 +0000 | [diff] [blame] | 6607 | } |
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6608 | } |
| 6609 | |
| 6610 | multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Simon Pilgrim | dbd1ae7 | 2018-04-25 13:07:58 +0000 | [diff] [blame] | 6611 | X86FoldableSchedWrite sched, |
| Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 6612 | X86VectorVTInfo _, string Suff> { |
| Craig Topper | b16598d | 2017-09-01 07:58:16 +0000 | [diff] [blame] | 6613 | let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in |
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6614 | defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 6615 | (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc), |
| 6616 | OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", |
| Simon Pilgrim | 6a00970 | 2017-11-29 17:21:15 +0000 | [diff] [blame] | 6617 | (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc))), |
| Simon Pilgrim | 0e45634 | 2018-04-12 20:47:34 +0000 | [diff] [blame] | 6618 | 1, 1, vselect, 1>, |
| Simon Pilgrim | dbd1ae7 | 2018-04-25 13:07:58 +0000 | [diff] [blame] | 6619 | AVX512FMA3Base, EVEX_B, EVEX_RC, Sched<[sched]>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6620 | } |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6621 | |
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6622 | multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 6623 | SDNode OpNodeRnd, X86SchedWriteWidths sched, |
| 6624 | AVX512VLVectorVTInfo _, string Suff> { |
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6625 | let Predicates = [HasAVX512] in { |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 6626 | defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, sched.ZMM, |
| Simon Pilgrim | dbd1ae7 | 2018-04-25 13:07:58 +0000 | [diff] [blame] | 6627 | _.info512, Suff>, |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 6628 | avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, sched.ZMM, |
| Simon Pilgrim | dbd1ae7 | 2018-04-25 13:07:58 +0000 | [diff] [blame] | 6629 | _.info512, Suff>, |
| 6630 | EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>; |
| Elena Demikhovsky | fcea06a | 2014-12-23 10:30:39 +0000 | [diff] [blame] | 6631 | } |
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6632 | let Predicates = [HasVLX, HasAVX512] in { |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 6633 | defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, sched.YMM, |
| Simon Pilgrim | dbd1ae7 | 2018-04-25 13:07:58 +0000 | [diff] [blame] | 6634 | _.info256, Suff>, |
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6635 | EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>; |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 6636 | defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, sched.XMM, |
| Simon Pilgrim | dbd1ae7 | 2018-04-25 13:07:58 +0000 | [diff] [blame] | 6637 | _.info128, Suff>, |
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6638 | EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>; |
| Elena Demikhovsky | fcea06a | 2014-12-23 10:30:39 +0000 | [diff] [blame] | 6639 | } |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6640 | } |
| 6641 | |
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6642 | multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 6643 | SDNode OpNodeRnd > { |
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6644 | defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd, |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 6645 | SchedWriteFMA, avx512vl_f32_info, "PS">; |
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6646 | defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd, |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 6647 | SchedWriteFMA, avx512vl_f64_info, "PD">, |
| 6648 | VEX_W; |
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6649 | } |
| 6650 | |
| Craig Topper | af0b992 | 2017-09-04 06:59:50 +0000 | [diff] [blame] | 6651 | defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>; |
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6652 | defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>; |
| 6653 | defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>; |
| 6654 | defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>; |
| 6655 | defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>; |
| 6656 | defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>; |
| 6657 | |
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6658 | multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Simon Pilgrim | dbd1ae7 | 2018-04-25 13:07:58 +0000 | [diff] [blame] | 6659 | X86FoldableSchedWrite sched, |
| Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 6660 | X86VectorVTInfo _, string Suff> { |
| Craig Topper | b16598d | 2017-09-01 07:58:16 +0000 | [diff] [blame] | 6661 | let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in { |
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6662 | defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| Craig Topper | 6bcbf53 | 2016-07-25 07:20:28 +0000 | [diff] [blame] | 6663 | (ins _.RC:$src2, _.RC:$src3), |
| 6664 | OpcodeStr, "$src3, $src2", "$src2, $src3", |
| Simon Pilgrim | 0e45634 | 2018-04-12 20:47:34 +0000 | [diff] [blame] | 6665 | (_.VT (OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2)), 1, 1, vselect, 1>, |
| Simon Pilgrim | dbd1ae7 | 2018-04-25 13:07:58 +0000 | [diff] [blame] | 6666 | AVX512FMA3Base, Sched<[sched]>; |
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6667 | |
| Craig Topper | 69e2278 | 2017-09-04 07:35:05 +0000 | [diff] [blame] | 6668 | // Pattern is 312 order so that the load is in a different place from the |
| 6669 | // 213 and 231 patterns this helps tablegen's duplicate pattern detection. |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 6670 | defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| Craig Topper | 6bcbf53 | 2016-07-25 07:20:28 +0000 | [diff] [blame] | 6671 | (ins _.RC:$src2, _.MemOp:$src3), |
| 6672 | OpcodeStr, "$src3, $src2", "$src2, $src3", |
| Simon Pilgrim | 0e45634 | 2018-04-12 20:47:34 +0000 | [diff] [blame] | 6673 | (_.VT (OpNode (_.LdFrag addr:$src3), _.RC:$src1, _.RC:$src2)), 1, 0>, |
| Simon Pilgrim | dbd1ae7 | 2018-04-25 13:07:58 +0000 | [diff] [blame] | 6674 | AVX512FMA3Base, Sched<[sched.Folded, ReadAfterLd]>; |
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6675 | |
| Craig Topper | 69e2278 | 2017-09-04 07:35:05 +0000 | [diff] [blame] | 6676 | // Pattern is 312 order so that the load is in a different place from the |
| 6677 | // 213 and 231 patterns this helps tablegen's duplicate pattern detection. |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 6678 | defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| Craig Topper | 6bcbf53 | 2016-07-25 07:20:28 +0000 | [diff] [blame] | 6679 | (ins _.RC:$src2, _.ScalarMemOp:$src3), |
| 6680 | OpcodeStr, "${src3}"##_.BroadcastStr##", $src2", |
| 6681 | "$src2, ${src3}"##_.BroadcastStr, |
| Craig Topper | 69e2278 | 2017-09-04 07:35:05 +0000 | [diff] [blame] | 6682 | (_.VT (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))), |
| Simon Pilgrim | 0e45634 | 2018-04-12 20:47:34 +0000 | [diff] [blame] | 6683 | _.RC:$src1, _.RC:$src2)), 1, 0>, |
| Simon Pilgrim | dbd1ae7 | 2018-04-25 13:07:58 +0000 | [diff] [blame] | 6684 | AVX512FMA3Base, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>; |
| Craig Topper | 5ec33a9 | 2016-07-22 05:00:42 +0000 | [diff] [blame] | 6685 | } |
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6686 | } |
| 6687 | |
| 6688 | multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Simon Pilgrim | dbd1ae7 | 2018-04-25 13:07:58 +0000 | [diff] [blame] | 6689 | X86FoldableSchedWrite sched, |
| Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 6690 | X86VectorVTInfo _, string Suff> { |
| Craig Topper | b16598d | 2017-09-01 07:58:16 +0000 | [diff] [blame] | 6691 | let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in |
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6692 | defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| Craig Topper | 6bcbf53 | 2016-07-25 07:20:28 +0000 | [diff] [blame] | 6693 | (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc), |
| 6694 | OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", |
| Simon Pilgrim | 6a00970 | 2017-11-29 17:21:15 +0000 | [diff] [blame] | 6695 | (_.VT ( OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 imm:$rc))), |
| Simon Pilgrim | 0e45634 | 2018-04-12 20:47:34 +0000 | [diff] [blame] | 6696 | 1, 1, vselect, 1>, |
| Simon Pilgrim | dbd1ae7 | 2018-04-25 13:07:58 +0000 | [diff] [blame] | 6697 | AVX512FMA3Base, EVEX_B, EVEX_RC, Sched<[sched]>; |
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6698 | } |
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6699 | |
| 6700 | multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 6701 | SDNode OpNodeRnd, X86SchedWriteWidths sched, |
| 6702 | AVX512VLVectorVTInfo _, string Suff> { |
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6703 | let Predicates = [HasAVX512] in { |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 6704 | defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, sched.ZMM, |
| Simon Pilgrim | dbd1ae7 | 2018-04-25 13:07:58 +0000 | [diff] [blame] | 6705 | _.info512, Suff>, |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 6706 | avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, sched.ZMM, |
| Simon Pilgrim | dbd1ae7 | 2018-04-25 13:07:58 +0000 | [diff] [blame] | 6707 | _.info512, Suff>, |
| 6708 | EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>; |
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6709 | } |
| 6710 | let Predicates = [HasVLX, HasAVX512] in { |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 6711 | defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, sched.YMM, |
| Simon Pilgrim | dbd1ae7 | 2018-04-25 13:07:58 +0000 | [diff] [blame] | 6712 | _.info256, Suff>, |
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6713 | EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>; |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 6714 | defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, sched.XMM, |
| Simon Pilgrim | dbd1ae7 | 2018-04-25 13:07:58 +0000 | [diff] [blame] | 6715 | _.info128, Suff>, |
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6716 | EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>; |
| 6717 | } |
| 6718 | } |
| 6719 | |
| 6720 | multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 6721 | SDNode OpNodeRnd > { |
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6722 | defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd, |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 6723 | SchedWriteFMA, avx512vl_f32_info, "PS">; |
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6724 | defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd, |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 6725 | SchedWriteFMA, avx512vl_f64_info, "PD">, |
| 6726 | VEX_W; |
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6727 | } |
| 6728 | |
| Craig Topper | af0b992 | 2017-09-04 06:59:50 +0000 | [diff] [blame] | 6729 | defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>; |
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6730 | defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>; |
| 6731 | defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>; |
| 6732 | defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>; |
| 6733 | defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>; |
| 6734 | defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>; |
| Elena Demikhovsky | fcea06a | 2014-12-23 10:30:39 +0000 | [diff] [blame] | 6735 | |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6736 | // Scalar FMA |
| Igor Breger | 15820b0 | 2015-07-01 13:24:28 +0000 | [diff] [blame] | 6737 | multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, |
| 6738 | dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb, |
| Craig Topper | fdf3f1f | 2018-07-08 01:10:43 +0000 | [diff] [blame] | 6739 | dag RHS_r, dag RHS_m, dag RHS_b, bit MaskOnlyReg> { |
| Craig Topper | b16598d | 2017-09-01 07:58:16 +0000 | [diff] [blame] | 6740 | let Constraints = "$src1 = $dst", hasSideEffects = 0 in { |
| Igor Breger | 15820b0 | 2015-07-01 13:24:28 +0000 | [diff] [blame] | 6741 | defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 6742 | (ins _.RC:$src2, _.RC:$src3), OpcodeStr, |
| Simon Pilgrim | 0e45634 | 2018-04-12 20:47:34 +0000 | [diff] [blame] | 6743 | "$src3, $src2", "$src2, $src3", RHS_VEC_r, 1, 1>, |
| Simon Pilgrim | 67cc246 | 2018-05-04 15:20:18 +0000 | [diff] [blame] | 6744 | AVX512FMA3Base, Sched<[SchedWriteFMA.Scl]>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6745 | |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 6746 | defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| Craig Topper | d9fe664 | 2017-02-21 04:26:10 +0000 | [diff] [blame] | 6747 | (ins _.RC:$src2, _.IntScalarMemOp:$src3), OpcodeStr, |
| Simon Pilgrim | 0e45634 | 2018-04-12 20:47:34 +0000 | [diff] [blame] | 6748 | "$src3, $src2", "$src2, $src3", RHS_VEC_m, 1, 1>, |
| Simon Pilgrim | 67cc246 | 2018-05-04 15:20:18 +0000 | [diff] [blame] | 6749 | AVX512FMA3Base, Sched<[SchedWriteFMA.Scl.Folded, ReadAfterLd]>; |
| Igor Breger | 15820b0 | 2015-07-01 13:24:28 +0000 | [diff] [blame] | 6750 | |
| 6751 | defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 6752 | (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc), |
| Simon Pilgrim | 0e45634 | 2018-04-12 20:47:34 +0000 | [diff] [blame] | 6753 | OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb, 1, 1>, |
| Simon Pilgrim | 67cc246 | 2018-05-04 15:20:18 +0000 | [diff] [blame] | 6754 | AVX512FMA3Base, EVEX_B, EVEX_RC, Sched<[SchedWriteFMA.Scl]>; |
| Igor Breger | 15820b0 | 2015-07-01 13:24:28 +0000 | [diff] [blame] | 6755 | |
| Craig Topper | eafdbec | 2016-08-13 06:48:41 +0000 | [diff] [blame] | 6756 | let isCodeGenOnly = 1, isCommutable = 1 in { |
| Craig Topper | 5bfa5ff | 2017-11-09 08:26:26 +0000 | [diff] [blame] | 6757 | def r : AVX512FMA3S<opc, MRMSrcReg, (outs _.FRC:$dst), |
| Igor Breger | 15820b0 | 2015-07-01 13:24:28 +0000 | [diff] [blame] | 6758 | (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3), |
| 6759 | !strconcat(OpcodeStr, |
| 6760 | "\t{$src3, $src2, $dst|$dst, $src2, $src3}"), |
| Simon Pilgrim | 67cc246 | 2018-05-04 15:20:18 +0000 | [diff] [blame] | 6761 | !if(MaskOnlyReg, [], [RHS_r])>, Sched<[SchedWriteFMA.Scl]>; |
| Craig Topper | 5bfa5ff | 2017-11-09 08:26:26 +0000 | [diff] [blame] | 6762 | def m : AVX512FMA3S<opc, MRMSrcMem, (outs _.FRC:$dst), |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 6763 | (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3), |
| 6764 | !strconcat(OpcodeStr, |
| 6765 | "\t{$src3, $src2, $dst|$dst, $src2, $src3}"), |
| Simon Pilgrim | 67cc246 | 2018-05-04 15:20:18 +0000 | [diff] [blame] | 6766 | [RHS_m]>, Sched<[SchedWriteFMA.Scl.Folded, ReadAfterLd]>; |
| Craig Topper | fdf3f1f | 2018-07-08 01:10:43 +0000 | [diff] [blame] | 6767 | |
| 6768 | def rb : AVX512FMA3S<opc, MRMSrcReg, (outs _.FRC:$dst), |
| 6769 | (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3, AVX512RC:$rc), |
| 6770 | !strconcat(OpcodeStr, |
| 6771 | "\t{$src3, $src2, $dst|$dst, $src2, $src3}"), |
| 6772 | !if(MaskOnlyReg, [], [RHS_b])>, EVEX_B, EVEX_RC, |
| 6773 | Sched<[SchedWriteFMA.Scl]>; |
| Igor Breger | 15820b0 | 2015-07-01 13:24:28 +0000 | [diff] [blame] | 6774 | }// isCodeGenOnly = 1 |
| Igor Breger | 15820b0 | 2015-07-01 13:24:28 +0000 | [diff] [blame] | 6775 | }// Constraints = "$src1 = $dst" |
| Craig Topper | b16598d | 2017-09-01 07:58:16 +0000 | [diff] [blame] | 6776 | } |
| Igor Breger | 15820b0 | 2015-07-01 13:24:28 +0000 | [diff] [blame] | 6777 | |
| 6778 | multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132, |
| Craig Topper | fdf3f1f | 2018-07-08 01:10:43 +0000 | [diff] [blame] | 6779 | string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd, |
| 6780 | SDNode OpNodes1, SDNode OpNodeRnds1, SDNode OpNodes3, |
| Craig Topper | 07dac55 | 2017-11-06 05:48:25 +0000 | [diff] [blame] | 6781 | SDNode OpNodeRnds3, X86VectorVTInfo _, |
| 6782 | string SUFF> { |
| Craig Topper | 2caa97c | 2017-02-25 19:36:28 +0000 | [diff] [blame] | 6783 | let ExeDomain = _.ExeDomain in { |
| Craig Topper | b16598d | 2017-09-01 07:58:16 +0000 | [diff] [blame] | 6784 | defm NAME#213#SUFF#Z: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix, _, |
| Craig Topper | a55b483 | 2016-12-09 06:42:28 +0000 | [diff] [blame] | 6785 | // Operands for intrinsic are in 123 order to preserve passthu |
| 6786 | // semantics. |
| Craig Topper | 07dac55 | 2017-11-06 05:48:25 +0000 | [diff] [blame] | 6787 | (_.VT (OpNodes1 _.RC:$src1, _.RC:$src2, _.RC:$src3)), |
| 6788 | (_.VT (OpNodes1 _.RC:$src1, _.RC:$src2, |
| 6789 | _.ScalarIntMemCPat:$src3)), |
| Craig Topper | a55b483 | 2016-12-09 06:42:28 +0000 | [diff] [blame] | 6790 | (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2, _.RC:$src3, |
| Igor Breger | 15820b0 | 2015-07-01 13:24:28 +0000 | [diff] [blame] | 6791 | (i32 imm:$rc))), |
| 6792 | (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1, |
| 6793 | _.FRC:$src3))), |
| 6794 | (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1, |
| Craig Topper | fdf3f1f | 2018-07-08 01:10:43 +0000 | [diff] [blame] | 6795 | (_.ScalarLdFrag addr:$src3)))), |
| 6796 | (set _.FRC:$dst, (_.EltVT (OpNodeRnd _.FRC:$src2, _.FRC:$src1, |
| 6797 | _.FRC:$src3, (i32 imm:$rc)))), 0>; |
| Igor Breger | 15820b0 | 2015-07-01 13:24:28 +0000 | [diff] [blame] | 6798 | |
| Craig Topper | b16598d | 2017-09-01 07:58:16 +0000 | [diff] [blame] | 6799 | defm NAME#231#SUFF#Z: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix, _, |
| Craig Topper | 07dac55 | 2017-11-06 05:48:25 +0000 | [diff] [blame] | 6800 | (_.VT (OpNodes3 _.RC:$src2, _.RC:$src3, _.RC:$src1)), |
| 6801 | (_.VT (OpNodes3 _.RC:$src2, _.ScalarIntMemCPat:$src3, |
| 6802 | _.RC:$src1)), |
| Craig Topper | a55b483 | 2016-12-09 06:42:28 +0000 | [diff] [blame] | 6803 | (_.VT ( OpNodeRnds3 _.RC:$src2, _.RC:$src3, _.RC:$src1, |
| Igor Breger | 15820b0 | 2015-07-01 13:24:28 +0000 | [diff] [blame] | 6804 | (i32 imm:$rc))), |
| 6805 | (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3, |
| 6806 | _.FRC:$src1))), |
| 6807 | (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, |
| Craig Topper | fdf3f1f | 2018-07-08 01:10:43 +0000 | [diff] [blame] | 6808 | (_.ScalarLdFrag addr:$src3), _.FRC:$src1))), |
| 6809 | (set _.FRC:$dst, (_.EltVT (OpNodeRnd _.FRC:$src2, _.FRC:$src3, |
| 6810 | _.FRC:$src1, (i32 imm:$rc)))), 1>; |
| Igor Breger | 15820b0 | 2015-07-01 13:24:28 +0000 | [diff] [blame] | 6811 | |
| Craig Topper | eec768b | 2017-09-06 03:35:58 +0000 | [diff] [blame] | 6812 | // One pattern is 312 order so that the load is in a different place from the |
| 6813 | // 213 and 231 patterns this helps tablegen's duplicate pattern detection. |
| Craig Topper | b16598d | 2017-09-01 07:58:16 +0000 | [diff] [blame] | 6814 | defm NAME#132#SUFF#Z: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix, _, |
| Craig Topper | 69e2278 | 2017-09-04 07:35:05 +0000 | [diff] [blame] | 6815 | (null_frag), |
| Craig Topper | 07dac55 | 2017-11-06 05:48:25 +0000 | [diff] [blame] | 6816 | (_.VT (OpNodes1 _.RC:$src1, _.ScalarIntMemCPat:$src3, |
| 6817 | _.RC:$src2)), |
| Craig Topper | 69e2278 | 2017-09-04 07:35:05 +0000 | [diff] [blame] | 6818 | (null_frag), |
| Igor Breger | 15820b0 | 2015-07-01 13:24:28 +0000 | [diff] [blame] | 6819 | (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3, |
| 6820 | _.FRC:$src2))), |
| Craig Topper | eec768b | 2017-09-06 03:35:58 +0000 | [diff] [blame] | 6821 | (set _.FRC:$dst, (_.EltVT (OpNode (_.ScalarLdFrag addr:$src3), |
| Craig Topper | fdf3f1f | 2018-07-08 01:10:43 +0000 | [diff] [blame] | 6822 | _.FRC:$src1, _.FRC:$src2))), |
| 6823 | (set _.FRC:$dst, (_.EltVT (OpNodeRnd _.FRC:$src1, _.FRC:$src3, |
| 6824 | _.FRC:$src2, (i32 imm:$rc)))), 1>; |
| Craig Topper | 2caa97c | 2017-02-25 19:36:28 +0000 | [diff] [blame] | 6825 | } |
| Igor Breger | 15820b0 | 2015-07-01 13:24:28 +0000 | [diff] [blame] | 6826 | } |
| 6827 | |
| 6828 | multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132, |
| Craig Topper | fdf3f1f | 2018-07-08 01:10:43 +0000 | [diff] [blame] | 6829 | string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd, |
| 6830 | SDNode OpNodes1, SDNode OpNodeRnds1, SDNode OpNodes3, |
| Craig Topper | a55b483 | 2016-12-09 06:42:28 +0000 | [diff] [blame] | 6831 | SDNode OpNodeRnds3> { |
| Igor Breger | 15820b0 | 2015-07-01 13:24:28 +0000 | [diff] [blame] | 6832 | let Predicates = [HasAVX512] in { |
| 6833 | defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode, |
| Craig Topper | fdf3f1f | 2018-07-08 01:10:43 +0000 | [diff] [blame] | 6834 | OpNodeRnd, OpNodes1, OpNodeRnds1, OpNodes3, |
| 6835 | OpNodeRnds3, f32x_info, "SS">, |
| Craig Topper | a55b483 | 2016-12-09 06:42:28 +0000 | [diff] [blame] | 6836 | EVEX_CD8<32, CD8VT1>, VEX_LIG; |
| Igor Breger | 15820b0 | 2015-07-01 13:24:28 +0000 | [diff] [blame] | 6837 | defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode, |
| Craig Topper | fdf3f1f | 2018-07-08 01:10:43 +0000 | [diff] [blame] | 6838 | OpNodeRnd, OpNodes1, OpNodeRnds1, OpNodes3, |
| 6839 | OpNodeRnds3, f64x_info, "SD">, |
| Craig Topper | a55b483 | 2016-12-09 06:42:28 +0000 | [diff] [blame] | 6840 | EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W; |
| Igor Breger | 15820b0 | 2015-07-01 13:24:28 +0000 | [diff] [blame] | 6841 | } |
| 6842 | } |
| 6843 | |
| Craig Topper | fdf3f1f | 2018-07-08 01:10:43 +0000 | [diff] [blame] | 6844 | defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86FmaddRnd, |
| 6845 | X86Fmadds1, X86FmaddRnds1, X86Fmadds3, |
| 6846 | X86FmaddRnds3>; |
| 6847 | defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86FmsubRnd, |
| 6848 | X86Fmsubs1, X86FmsubRnds1, X86Fmsubs3, |
| 6849 | X86FmsubRnds3>; |
| 6850 | defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd, X86FnmaddRnd, |
| 6851 | X86Fnmadds1, X86FnmaddRnds1, X86Fnmadds3, |
| 6852 | X86FnmaddRnds3>; |
| 6853 | defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub, X86FnmsubRnd, |
| 6854 | X86Fnmsubs1, X86FnmsubRnds1, X86Fnmsubs3, |
| 6855 | X86FnmsubRnds3>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6856 | |
| Craig Topper | fdf3f1f | 2018-07-08 01:10:43 +0000 | [diff] [blame] | 6857 | multiclass avx512_scalar_fma_patterns<SDNode Op, SDNode RndOp, string Prefix, |
| 6858 | string Suffix, SDNode Move, |
| 6859 | X86VectorVTInfo _, PatLeaf ZeroFP> { |
| Craig Topper | aba57bf | 2018-05-29 20:46:26 +0000 | [diff] [blame] | 6860 | let Predicates = [HasAVX512] in { |
| Craig Topper | 5989db0 | 2018-05-29 22:52:09 +0000 | [diff] [blame] | 6861 | def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector |
| 6862 | (Op _.FRC:$src2, |
| 6863 | (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))), |
| 6864 | _.FRC:$src3))))), |
| Alexander Ivchenko | 96062ea | 2018-05-29 14:27:11 +0000 | [diff] [blame] | 6865 | (!cast<I>(Prefix#"213"#Suffix#"Zr_Int") |
| Craig Topper | 5989db0 | 2018-05-29 22:52:09 +0000 | [diff] [blame] | 6866 | VR128X:$src1, (COPY_TO_REGCLASS _.FRC:$src2, VR128X), |
| 6867 | (COPY_TO_REGCLASS _.FRC:$src3, VR128X))>; |
| Alexander Ivchenko | 96062ea | 2018-05-29 14:27:11 +0000 | [diff] [blame] | 6868 | |
| Craig Topper | 5989db0 | 2018-05-29 22:52:09 +0000 | [diff] [blame] | 6869 | def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector |
| Craig Topper | 77edbff | 2018-07-06 18:47:55 +0000 | [diff] [blame] | 6870 | (Op _.FRC:$src2, |
| 6871 | (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))), |
| 6872 | (_.ScalarLdFrag addr:$src3)))))), |
| 6873 | (!cast<I>(Prefix#"213"#Suffix#"Zm_Int") |
| 6874 | VR128X:$src1, (COPY_TO_REGCLASS _.FRC:$src2, VR128X), |
| 6875 | addr:$src3)>; |
| 6876 | |
| 6877 | def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector |
| 6878 | (Op (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))), |
| 6879 | (_.ScalarLdFrag addr:$src3), _.FRC:$src2))))), |
| 6880 | (!cast<I>(Prefix#"132"#Suffix#"Zm_Int") |
| 6881 | VR128X:$src1, (COPY_TO_REGCLASS _.FRC:$src2, VR128X), |
| 6882 | addr:$src3)>; |
| 6883 | |
| Craig Topper | 77edbff | 2018-07-06 18:47:55 +0000 | [diff] [blame] | 6884 | def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector |
| Alexander Ivchenko | 96062ea | 2018-05-29 14:27:11 +0000 | [diff] [blame] | 6885 | (X86selects VK1WM:$mask, |
| Craig Topper | 5989db0 | 2018-05-29 22:52:09 +0000 | [diff] [blame] | 6886 | (Op _.FRC:$src2, |
| 6887 | (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))), |
| 6888 | _.FRC:$src3), |
| 6889 | (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0)))))))), |
| Alexander Ivchenko | 96062ea | 2018-05-29 14:27:11 +0000 | [diff] [blame] | 6890 | (!cast<I>(Prefix#"213"#Suffix#"Zr_Intk") |
| Craig Topper | 5989db0 | 2018-05-29 22:52:09 +0000 | [diff] [blame] | 6891 | VR128X:$src1, VK1WM:$mask, |
| 6892 | (COPY_TO_REGCLASS _.FRC:$src2, VR128X), |
| 6893 | (COPY_TO_REGCLASS _.FRC:$src3, VR128X))>; |
| Alexander Ivchenko | 96062ea | 2018-05-29 14:27:11 +0000 | [diff] [blame] | 6894 | |
| Craig Topper | 5989db0 | 2018-05-29 22:52:09 +0000 | [diff] [blame] | 6895 | def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector |
| Alexander Ivchenko | 96062ea | 2018-05-29 14:27:11 +0000 | [diff] [blame] | 6896 | (X86selects VK1WM:$mask, |
| Craig Topper | fdf3f1f | 2018-07-08 01:10:43 +0000 | [diff] [blame] | 6897 | (Op _.FRC:$src2, |
| 6898 | (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))), |
| 6899 | (_.ScalarLdFrag addr:$src3)), |
| 6900 | (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0)))))))), |
| 6901 | (!cast<I>(Prefix#"213"#Suffix#"Zm_Intk") |
| 6902 | VR128X:$src1, VK1WM:$mask, |
| 6903 | (COPY_TO_REGCLASS _.FRC:$src2, VR128X), addr:$src3)>; |
| 6904 | |
| 6905 | def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector |
| 6906 | (X86selects VK1WM:$mask, |
| 6907 | (Op (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))), |
| 6908 | (_.ScalarLdFrag addr:$src3), _.FRC:$src2), |
| 6909 | (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0)))))))), |
| 6910 | (!cast<I>(Prefix#"132"#Suffix#"Zm_Intk") |
| 6911 | VR128X:$src1, VK1WM:$mask, |
| 6912 | (COPY_TO_REGCLASS _.FRC:$src2, VR128X), addr:$src3)>; |
| 6913 | |
| 6914 | def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector |
| 6915 | (X86selects VK1WM:$mask, |
| Craig Topper | 5989db0 | 2018-05-29 22:52:09 +0000 | [diff] [blame] | 6916 | (Op _.FRC:$src2, _.FRC:$src3, |
| 6917 | (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0)))), |
| 6918 | (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0)))))))), |
| Alexander Ivchenko | 96062ea | 2018-05-29 14:27:11 +0000 | [diff] [blame] | 6919 | (!cast<I>(Prefix#"231"#Suffix#"Zr_Intk") |
| Craig Topper | 5989db0 | 2018-05-29 22:52:09 +0000 | [diff] [blame] | 6920 | VR128X:$src1, VK1WM:$mask, |
| 6921 | (COPY_TO_REGCLASS _.FRC:$src2, VR128X), |
| 6922 | (COPY_TO_REGCLASS _.FRC:$src3, VR128X))>; |
| Alexander Ivchenko | 96062ea | 2018-05-29 14:27:11 +0000 | [diff] [blame] | 6923 | |
| Craig Topper | 5989db0 | 2018-05-29 22:52:09 +0000 | [diff] [blame] | 6924 | def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector |
| Alexander Ivchenko | 96062ea | 2018-05-29 14:27:11 +0000 | [diff] [blame] | 6925 | (X86selects VK1WM:$mask, |
| Craig Topper | fdf3f1f | 2018-07-08 01:10:43 +0000 | [diff] [blame] | 6926 | (Op _.FRC:$src2, (_.ScalarLdFrag addr:$src3), |
| 6927 | (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0)))), |
| 6928 | (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0)))))))), |
| 6929 | (!cast<I>(Prefix#"231"#Suffix#"Zm_Intk") |
| 6930 | VR128X:$src1, VK1WM:$mask, |
| 6931 | (COPY_TO_REGCLASS _.FRC:$src2, VR128X), addr:$src3)>; |
| 6932 | |
| 6933 | def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector |
| 6934 | (X86selects VK1WM:$mask, |
| Craig Topper | 5989db0 | 2018-05-29 22:52:09 +0000 | [diff] [blame] | 6935 | (Op _.FRC:$src2, |
| 6936 | (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))), |
| 6937 | _.FRC:$src3), |
| 6938 | (_.EltVT ZeroFP)))))), |
| Alexander Ivchenko | 96062ea | 2018-05-29 14:27:11 +0000 | [diff] [blame] | 6939 | (!cast<I>(Prefix#"213"#Suffix#"Zr_Intkz") |
| Craig Topper | 5989db0 | 2018-05-29 22:52:09 +0000 | [diff] [blame] | 6940 | VR128X:$src1, VK1WM:$mask, |
| 6941 | (COPY_TO_REGCLASS _.FRC:$src2, VR128X), |
| 6942 | (COPY_TO_REGCLASS _.FRC:$src3, VR128X))>; |
| Craig Topper | fdf3f1f | 2018-07-08 01:10:43 +0000 | [diff] [blame] | 6943 | |
| 6944 | def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector |
| 6945 | (X86selects VK1WM:$mask, |
| 6946 | (Op _.FRC:$src2, _.FRC:$src3, |
| 6947 | (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0)))), |
| 6948 | (_.EltVT ZeroFP)))))), |
| 6949 | (!cast<I>(Prefix#"231"#Suffix#"Zr_Intkz") |
| 6950 | VR128X:$src1, VK1WM:$mask, |
| 6951 | (COPY_TO_REGCLASS _.FRC:$src2, VR128X), |
| 6952 | (COPY_TO_REGCLASS _.FRC:$src3, VR128X))>; |
| 6953 | |
| 6954 | def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector |
| 6955 | (X86selects VK1WM:$mask, |
| 6956 | (Op _.FRC:$src2, |
| 6957 | (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))), |
| 6958 | (_.ScalarLdFrag addr:$src3)), |
| 6959 | (_.EltVT ZeroFP)))))), |
| 6960 | (!cast<I>(Prefix#"213"#Suffix#"Zm_Intkz") |
| 6961 | VR128X:$src1, VK1WM:$mask, |
| 6962 | (COPY_TO_REGCLASS _.FRC:$src2, VR128X), addr:$src3)>; |
| 6963 | |
| 6964 | def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector |
| 6965 | (X86selects VK1WM:$mask, |
| 6966 | (Op (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))), |
| 6967 | _.FRC:$src2, (_.ScalarLdFrag addr:$src3)), |
| 6968 | (_.EltVT ZeroFP)))))), |
| 6969 | (!cast<I>(Prefix#"132"#Suffix#"Zm_Intkz") |
| 6970 | VR128X:$src1, VK1WM:$mask, |
| 6971 | (COPY_TO_REGCLASS _.FRC:$src2, VR128X), addr:$src3)>; |
| 6972 | |
| 6973 | def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector |
| 6974 | (X86selects VK1WM:$mask, |
| 6975 | (Op _.FRC:$src2, (_.ScalarLdFrag addr:$src3), |
| 6976 | (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0)))), |
| 6977 | (_.EltVT ZeroFP)))))), |
| 6978 | (!cast<I>(Prefix#"231"#Suffix#"Zm_Intkz") |
| 6979 | VR128X:$src1, VK1WM:$mask, |
| 6980 | (COPY_TO_REGCLASS _.FRC:$src2, VR128X), addr:$src3)>; |
| 6981 | |
| 6982 | // Patterns with rounding mode. |
| 6983 | def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector |
| 6984 | (RndOp _.FRC:$src2, |
| 6985 | (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))), |
| 6986 | _.FRC:$src3, (i32 imm:$rc)))))), |
| 6987 | (!cast<I>(Prefix#"213"#Suffix#"Zrb_Int") |
| 6988 | VR128X:$src1, (COPY_TO_REGCLASS _.FRC:$src2, VR128X), |
| 6989 | (COPY_TO_REGCLASS _.FRC:$src3, VR128X), imm:$rc)>; |
| 6990 | |
| 6991 | def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector |
| 6992 | (X86selects VK1WM:$mask, |
| 6993 | (RndOp _.FRC:$src2, |
| 6994 | (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))), |
| 6995 | _.FRC:$src3, (i32 imm:$rc)), |
| 6996 | (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0)))))))), |
| 6997 | (!cast<I>(Prefix#"213"#Suffix#"Zrb_Intk") |
| 6998 | VR128X:$src1, VK1WM:$mask, |
| 6999 | (COPY_TO_REGCLASS _.FRC:$src2, VR128X), |
| 7000 | (COPY_TO_REGCLASS _.FRC:$src3, VR128X), imm:$rc)>; |
| 7001 | |
| 7002 | def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector |
| 7003 | (X86selects VK1WM:$mask, |
| 7004 | (RndOp _.FRC:$src2, _.FRC:$src3, |
| 7005 | (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))), |
| 7006 | (i32 imm:$rc)), |
| 7007 | (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0)))))))), |
| 7008 | (!cast<I>(Prefix#"231"#Suffix#"Zrb_Intk") |
| 7009 | VR128X:$src1, VK1WM:$mask, |
| 7010 | (COPY_TO_REGCLASS _.FRC:$src2, VR128X), |
| 7011 | (COPY_TO_REGCLASS _.FRC:$src3, VR128X), imm:$rc)>; |
| 7012 | |
| 7013 | def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector |
| 7014 | (X86selects VK1WM:$mask, |
| 7015 | (RndOp _.FRC:$src2, |
| 7016 | (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))), |
| 7017 | _.FRC:$src3, (i32 imm:$rc)), |
| 7018 | (_.EltVT ZeroFP)))))), |
| 7019 | (!cast<I>(Prefix#"213"#Suffix#"Zrb_Intkz") |
| 7020 | VR128X:$src1, VK1WM:$mask, |
| 7021 | (COPY_TO_REGCLASS _.FRC:$src2, VR128X), |
| 7022 | (COPY_TO_REGCLASS _.FRC:$src3, VR128X), imm:$rc)>; |
| 7023 | |
| 7024 | def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector |
| 7025 | (X86selects VK1WM:$mask, |
| 7026 | (RndOp _.FRC:$src2, _.FRC:$src3, |
| 7027 | (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))), |
| 7028 | (i32 imm:$rc)), |
| 7029 | (_.EltVT ZeroFP)))))), |
| 7030 | (!cast<I>(Prefix#"231"#Suffix#"Zrb_Intkz") |
| 7031 | VR128X:$src1, VK1WM:$mask, |
| 7032 | (COPY_TO_REGCLASS _.FRC:$src2, VR128X), |
| 7033 | (COPY_TO_REGCLASS _.FRC:$src3, VR128X), imm:$rc)>; |
| Alexander Ivchenko | 96062ea | 2018-05-29 14:27:11 +0000 | [diff] [blame] | 7034 | } |
| 7035 | } |
| 7036 | |
| Craig Topper | fdf3f1f | 2018-07-08 01:10:43 +0000 | [diff] [blame] | 7037 | defm : avx512_scalar_fma_patterns<X86Fmadd, X86FmaddRnd, "VFMADD", "SS", |
| 7038 | X86Movss, v4f32x_info, fp32imm0>; |
| 7039 | defm : avx512_scalar_fma_patterns<X86Fmsub, X86FmsubRnd, "VFMSUB", "SS", |
| 7040 | X86Movss, v4f32x_info, fp32imm0>; |
| 7041 | defm : avx512_scalar_fma_patterns<X86Fnmadd, X86FnmaddRnd, "VFNMADD", "SS", |
| 7042 | X86Movss, v4f32x_info, fp32imm0>; |
| 7043 | defm : avx512_scalar_fma_patterns<X86Fnmsub, X86FnmsubRnd, "VFNMSUB", "SS", |
| 7044 | X86Movss, v4f32x_info, fp32imm0>; |
| Alexander Ivchenko | 96062ea | 2018-05-29 14:27:11 +0000 | [diff] [blame] | 7045 | |
| Craig Topper | fdf3f1f | 2018-07-08 01:10:43 +0000 | [diff] [blame] | 7046 | defm : avx512_scalar_fma_patterns<X86Fmadd, X86FmaddRnd, "VFMADD", "SD", |
| 7047 | X86Movsd, v2f64x_info, fp64imm0>; |
| 7048 | defm : avx512_scalar_fma_patterns<X86Fmsub, X86FmsubRnd, "VFMSUB", "SD", |
| 7049 | X86Movsd, v2f64x_info, fp64imm0>; |
| 7050 | defm : avx512_scalar_fma_patterns<X86Fnmadd, X86FnmaddRnd, "VFNMADD", "SD", |
| 7051 | X86Movsd, v2f64x_info, fp64imm0>; |
| 7052 | defm : avx512_scalar_fma_patterns<X86Fnmsub, X86FnmsubRnd, "VFNMSUB", "SD", |
| 7053 | X86Movsd, v2f64x_info, fp64imm0>; |
| Alexander Ivchenko | 96062ea | 2018-05-29 14:27:11 +0000 | [diff] [blame] | 7054 | |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7055 | //===----------------------------------------------------------------------===// |
| Asaf Badouh | 655822a | 2016-01-25 11:14:24 +0000 | [diff] [blame] | 7056 | // AVX-512 Packed Multiply of Unsigned 52-bit Integers and Add the Low 52-bit IFMA |
| 7057 | //===----------------------------------------------------------------------===// |
| 7058 | let Constraints = "$src1 = $dst" in { |
| 7059 | multiclass avx512_pmadd52_rm<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 7060 | X86FoldableSchedWrite sched, X86VectorVTInfo _> { |
| Craig Topper | 47e14ea | 2017-09-24 19:30:55 +0000 | [diff] [blame] | 7061 | // NOTE: The SDNode have the multiply operands first with the add last. |
| 7062 | // This enables commuted load patterns to be autogenerated by tablegen. |
| Craig Topper | 6bf9b80 | 2017-02-26 06:45:45 +0000 | [diff] [blame] | 7063 | let ExeDomain = _.ExeDomain in { |
| Asaf Badouh | 655822a | 2016-01-25 11:14:24 +0000 | [diff] [blame] | 7064 | defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 7065 | (ins _.RC:$src2, _.RC:$src3), |
| 7066 | OpcodeStr, "$src3, $src2", "$src2, $src3", |
| Simon Pilgrim | 0e45634 | 2018-04-12 20:47:34 +0000 | [diff] [blame] | 7067 | (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), 1, 1>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 7068 | AVX512FMA3Base, Sched<[sched]>; |
| Asaf Badouh | 655822a | 2016-01-25 11:14:24 +0000 | [diff] [blame] | 7069 | |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 7070 | defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 7071 | (ins _.RC:$src2, _.MemOp:$src3), |
| 7072 | OpcodeStr, "$src3, $src2", "$src2, $src3", |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 7073 | (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1))>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 7074 | AVX512FMA3Base, Sched<[sched.Folded, ReadAfterLd]>; |
| Asaf Badouh | 655822a | 2016-01-25 11:14:24 +0000 | [diff] [blame] | 7075 | |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 7076 | defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 7077 | (ins _.RC:$src2, _.ScalarMemOp:$src3), |
| 7078 | OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"), |
| 7079 | !strconcat("$src2, ${src3}", _.BroadcastStr ), |
| Craig Topper | 47e14ea | 2017-09-24 19:30:55 +0000 | [diff] [blame] | 7080 | (OpNode _.RC:$src2, |
| 7081 | (_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))), |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 7082 | _.RC:$src1)>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 7083 | AVX512FMA3Base, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>; |
| Craig Topper | 6bf9b80 | 2017-02-26 06:45:45 +0000 | [diff] [blame] | 7084 | } |
| Asaf Badouh | 655822a | 2016-01-25 11:14:24 +0000 | [diff] [blame] | 7085 | } |
| 7086 | } // Constraints = "$src1 = $dst" |
| 7087 | |
| 7088 | multiclass avx512_pmadd52_common<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 7089 | X86SchedWriteWidths sched, AVX512VLVectorVTInfo _> { |
| Asaf Badouh | 655822a | 2016-01-25 11:14:24 +0000 | [diff] [blame] | 7090 | let Predicates = [HasIFMA] in { |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 7091 | defm Z : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, sched.ZMM, _.info512>, |
| Asaf Badouh | 655822a | 2016-01-25 11:14:24 +0000 | [diff] [blame] | 7092 | EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>; |
| 7093 | } |
| 7094 | let Predicates = [HasVLX, HasIFMA] in { |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 7095 | defm Z256 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, sched.YMM, _.info256>, |
| Asaf Badouh | 655822a | 2016-01-25 11:14:24 +0000 | [diff] [blame] | 7096 | EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>; |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 7097 | defm Z128 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, sched.XMM, _.info128>, |
| Asaf Badouh | 655822a | 2016-01-25 11:14:24 +0000 | [diff] [blame] | 7098 | EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>; |
| 7099 | } |
| 7100 | } |
| 7101 | |
| 7102 | defm VPMADD52LUQ : avx512_pmadd52_common<0xb4, "vpmadd52luq", x86vpmadd52l, |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 7103 | SchedWriteVecIMul, avx512vl_i64_info>, |
| 7104 | VEX_W; |
| Asaf Badouh | 655822a | 2016-01-25 11:14:24 +0000 | [diff] [blame] | 7105 | defm VPMADD52HUQ : avx512_pmadd52_common<0xb5, "vpmadd52huq", x86vpmadd52h, |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 7106 | SchedWriteVecIMul, avx512vl_i64_info>, |
| 7107 | VEX_W; |
| Asaf Badouh | 655822a | 2016-01-25 11:14:24 +0000 | [diff] [blame] | 7108 | |
| 7109 | //===----------------------------------------------------------------------===// |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7110 | // AVX-512 Scalar convert from sign integer to float/double |
| 7111 | //===----------------------------------------------------------------------===// |
| 7112 | |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 7113 | multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, X86FoldableSchedWrite sched, |
| Simon Pilgrim | fd3a263 | 2017-12-05 13:49:44 +0000 | [diff] [blame] | 7114 | RegisterClass SrcRC, X86VectorVTInfo DstVT, |
| 7115 | X86MemOperand x86memop, PatFrag ld_frag, string asm> { |
| Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 7116 | let hasSideEffects = 0 in { |
| 7117 | def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst), |
| 7118 | (ins DstVT.FRC:$src1, SrcRC:$src), |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 7119 | !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 7120 | EVEX_4V, Sched<[sched]>; |
| Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 7121 | let mayLoad = 1 in |
| 7122 | def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst), |
| 7123 | (ins DstVT.FRC:$src1, x86memop:$src), |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 7124 | !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 7125 | EVEX_4V, Sched<[sched.Folded, ReadAfterLd]>; |
| Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 7126 | } // hasSideEffects = 0 |
| 7127 | let isCodeGenOnly = 1 in { |
| 7128 | def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), |
| 7129 | (ins DstVT.RC:$src1, SrcRC:$src2), |
| 7130 | !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| 7131 | [(set DstVT.RC:$dst, |
| 7132 | (OpNode (DstVT.VT DstVT.RC:$src1), |
| 7133 | SrcRC:$src2, |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 7134 | (i32 FROUND_CURRENT)))]>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 7135 | EVEX_4V, Sched<[sched]>; |
| Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 7136 | |
| 7137 | def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), |
| 7138 | (ins DstVT.RC:$src1, x86memop:$src2), |
| 7139 | !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| 7140 | [(set DstVT.RC:$dst, |
| 7141 | (OpNode (DstVT.VT DstVT.RC:$src1), |
| 7142 | (ld_frag addr:$src2), |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 7143 | (i32 FROUND_CURRENT)))]>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 7144 | EVEX_4V, Sched<[sched.Folded, ReadAfterLd]>; |
| Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 7145 | }//isCodeGenOnly = 1 |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7146 | } |
| Elena Demikhovsky | d8fda62 | 2015-03-30 09:29:28 +0000 | [diff] [blame] | 7147 | |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 7148 | multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode, |
| 7149 | X86FoldableSchedWrite sched, RegisterClass SrcRC, |
| 7150 | X86VectorVTInfo DstVT, string asm> { |
| Igor Breger | abe4a79 | 2015-06-14 12:44:55 +0000 | [diff] [blame] | 7151 | def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), |
| 7152 | (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc), |
| Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 7153 | !strconcat(asm, |
| 7154 | "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"), |
| Igor Breger | abe4a79 | 2015-06-14 12:44:55 +0000 | [diff] [blame] | 7155 | [(set DstVT.RC:$dst, |
| 7156 | (OpNode (DstVT.VT DstVT.RC:$src1), |
| 7157 | SrcRC:$src2, |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 7158 | (i32 imm:$rc)))]>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 7159 | EVEX_4V, EVEX_B, EVEX_RC, Sched<[sched]>; |
| Igor Breger | abe4a79 | 2015-06-14 12:44:55 +0000 | [diff] [blame] | 7160 | } |
| 7161 | |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 7162 | multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode, |
| 7163 | X86FoldableSchedWrite sched, |
| 7164 | RegisterClass SrcRC, X86VectorVTInfo DstVT, |
| 7165 | X86MemOperand x86memop, PatFrag ld_frag, string asm> { |
| 7166 | defm NAME : avx512_vcvtsi_round<opc, OpNode, sched, SrcRC, DstVT, asm>, |
| 7167 | avx512_vcvtsi<opc, OpNode, sched, SrcRC, DstVT, x86memop, |
| Simon Pilgrim | fd3a263 | 2017-12-05 13:49:44 +0000 | [diff] [blame] | 7168 | ld_frag, asm>, VEX_LIG; |
| Igor Breger | abe4a79 | 2015-06-14 12:44:55 +0000 | [diff] [blame] | 7169 | } |
| 7170 | |
| Andrew Trick | 15a4774 | 2013-10-09 05:11:10 +0000 | [diff] [blame] | 7171 | let Predicates = [HasAVX512] in { |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 7172 | defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, WriteCvtI2SS, GR32, |
| Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 7173 | v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">, |
| 7174 | XS, EVEX_CD8<32, CD8VT1>; |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 7175 | defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, WriteCvtI2SS, GR64, |
| Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 7176 | v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">, |
| 7177 | XS, VEX_W, EVEX_CD8<64, CD8VT1>; |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 7178 | defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, WriteCvtI2SD, GR32, |
| Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 7179 | v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">, |
| 7180 | XD, EVEX_CD8<32, CD8VT1>; |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 7181 | defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, WriteCvtI2SD, GR64, |
| Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 7182 | v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">, |
| 7183 | XD, VEX_W, EVEX_CD8<64, CD8VT1>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7184 | |
| Craig Topper | 8f85ad1 | 2016-11-14 02:46:58 +0000 | [diff] [blame] | 7185 | def : InstAlias<"vcvtsi2ss\t{$src, $src1, $dst|$dst, $src1, $src}", |
| Craig Topper | 06624e1 | 2018-04-28 18:46:11 +0000 | [diff] [blame] | 7186 | (VCVTSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0, "att">; |
| Craig Topper | 8f85ad1 | 2016-11-14 02:46:58 +0000 | [diff] [blame] | 7187 | def : InstAlias<"vcvtsi2sd\t{$src, $src1, $dst|$dst, $src1, $src}", |
| Craig Topper | 06624e1 | 2018-04-28 18:46:11 +0000 | [diff] [blame] | 7188 | (VCVTSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0, "att">; |
| Craig Topper | 8f85ad1 | 2016-11-14 02:46:58 +0000 | [diff] [blame] | 7189 | |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7190 | def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))), |
| 7191 | (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>; |
| 7192 | def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))), |
| Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 7193 | (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7194 | def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))), |
| 7195 | (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>; |
| 7196 | def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))), |
| Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 7197 | (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7198 | |
| 7199 | def : Pat<(f32 (sint_to_fp GR32:$src)), |
| 7200 | (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>; |
| 7201 | def : Pat<(f32 (sint_to_fp GR64:$src)), |
| Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 7202 | (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7203 | def : Pat<(f64 (sint_to_fp GR32:$src)), |
| 7204 | (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>; |
| 7205 | def : Pat<(f64 (sint_to_fp GR64:$src)), |
| Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 7206 | (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>; |
| 7207 | |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 7208 | defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, WriteCvtI2SS, GR32, |
| Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 7209 | v4f32x_info, i32mem, loadi32, |
| 7210 | "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>; |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 7211 | defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, WriteCvtI2SS, GR64, |
| Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 7212 | v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">, |
| 7213 | XS, VEX_W, EVEX_CD8<64, CD8VT1>; |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 7214 | defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, WriteCvtI2SD, GR32, v2f64x_info, |
| Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 7215 | i32mem, loadi32, "cvtusi2sd{l}">, |
| 7216 | XD, VEX_LIG, EVEX_CD8<32, CD8VT1>; |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 7217 | defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, WriteCvtI2SD, GR64, |
| Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 7218 | v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">, |
| 7219 | XD, VEX_W, EVEX_CD8<64, CD8VT1>; |
| Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 7220 | |
| Craig Topper | 8f85ad1 | 2016-11-14 02:46:58 +0000 | [diff] [blame] | 7221 | def : InstAlias<"vcvtusi2ss\t{$src, $src1, $dst|$dst, $src1, $src}", |
| Craig Topper | 06624e1 | 2018-04-28 18:46:11 +0000 | [diff] [blame] | 7222 | (VCVTUSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0, "att">; |
| Craig Topper | 8f85ad1 | 2016-11-14 02:46:58 +0000 | [diff] [blame] | 7223 | def : InstAlias<"vcvtusi2sd\t{$src, $src1, $dst|$dst, $src1, $src}", |
| Craig Topper | 06624e1 | 2018-04-28 18:46:11 +0000 | [diff] [blame] | 7224 | (VCVTUSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0, "att">; |
| Craig Topper | 8f85ad1 | 2016-11-14 02:46:58 +0000 | [diff] [blame] | 7225 | |
| Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 7226 | def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))), |
| 7227 | (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>; |
| 7228 | def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))), |
| 7229 | (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>; |
| 7230 | def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))), |
| 7231 | (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>; |
| 7232 | def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))), |
| 7233 | (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>; |
| 7234 | |
| 7235 | def : Pat<(f32 (uint_to_fp GR32:$src)), |
| 7236 | (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>; |
| 7237 | def : Pat<(f32 (uint_to_fp GR64:$src)), |
| 7238 | (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>; |
| 7239 | def : Pat<(f64 (uint_to_fp GR32:$src)), |
| 7240 | (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>; |
| 7241 | def : Pat<(f64 (uint_to_fp GR64:$src)), |
| 7242 | (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>; |
| Andrew Trick | 15a4774 | 2013-10-09 05:11:10 +0000 | [diff] [blame] | 7243 | } |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7244 | |
| 7245 | //===----------------------------------------------------------------------===// |
| Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 7246 | // AVX-512 Scalar convert from float/double to integer |
| 7247 | //===----------------------------------------------------------------------===// |
| Simon Pilgrim | fd3a263 | 2017-12-05 13:49:44 +0000 | [diff] [blame] | 7248 | |
| 7249 | multiclass avx512_cvt_s_int_round<bits<8> opc, X86VectorVTInfo SrcVT, |
| 7250 | X86VectorVTInfo DstVT, SDNode OpNode, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 7251 | X86FoldableSchedWrite sched, string asm, |
| Craig Topper | a49c354 | 2018-01-06 19:20:33 +0000 | [diff] [blame] | 7252 | string aliasStr, |
| 7253 | bit CodeGenOnly = 1> { |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 7254 | let Predicates = [HasAVX512] in { |
| Craig Topper | a0be5a0 | 2017-12-10 19:47:56 +0000 | [diff] [blame] | 7255 | def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src), |
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 7256 | !strconcat(asm,"\t{$src, $dst|$dst, $src}"), |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 7257 | [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 FROUND_CURRENT)))]>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 7258 | EVEX, VEX_LIG, Sched<[sched]>; |
| Craig Topper | a0be5a0 | 2017-12-10 19:47:56 +0000 | [diff] [blame] | 7259 | def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src, AVX512RC:$rc), |
| Craig Topper | 1de942b | 2017-12-10 17:42:44 +0000 | [diff] [blame] | 7260 | !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"), |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 7261 | [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 imm:$rc)))]>, |
| 7262 | EVEX, VEX_LIG, EVEX_B, EVEX_RC, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 7263 | Sched<[sched]>; |
| Craig Topper | a49c354 | 2018-01-06 19:20:33 +0000 | [diff] [blame] | 7264 | let isCodeGenOnly = CodeGenOnly, ForceDisassemble = CodeGenOnly in |
| Craig Topper | a0be5a0 | 2017-12-10 19:47:56 +0000 | [diff] [blame] | 7265 | def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), (ins SrcVT.IntScalarMemOp:$src), |
| Asaf Badouh | ad5c3fc | 2016-02-07 14:59:13 +0000 | [diff] [blame] | 7266 | !strconcat(asm,"\t{$src, $dst|$dst, $src}"), |
| Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 7267 | [(set DstVT.RC:$dst, (OpNode |
| Craig Topper | 5a63ca2 | 2017-03-13 03:59:06 +0000 | [diff] [blame] | 7268 | (SrcVT.VT SrcVT.ScalarIntMemCPat:$src), |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 7269 | (i32 FROUND_CURRENT)))]>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 7270 | EVEX, VEX_LIG, Sched<[sched.Folded, ReadAfterLd]>; |
| Craig Topper | e2659d8 | 2018-01-05 23:13:54 +0000 | [diff] [blame] | 7271 | |
| 7272 | def : InstAlias<"v" # asm # aliasStr # "\t{$src, $dst|$dst, $src}", |
| Craig Topper | 06624e1 | 2018-04-28 18:46:11 +0000 | [diff] [blame] | 7273 | (!cast<Instruction>(NAME # "rr_Int") DstVT.RC:$dst, SrcVT.RC:$src), 0, "att">; |
| Craig Topper | e2659d8 | 2018-01-05 23:13:54 +0000 | [diff] [blame] | 7274 | def : InstAlias<"v" # asm # aliasStr # "\t{$rc, $src, $dst|$dst, $src, $rc}", |
| Craig Topper | 06624e1 | 2018-04-28 18:46:11 +0000 | [diff] [blame] | 7275 | (!cast<Instruction>(NAME # "rrb_Int") DstVT.RC:$dst, SrcVT.RC:$src, AVX512RC:$rc), 0, "att">; |
| Craig Topper | a49c354 | 2018-01-06 19:20:33 +0000 | [diff] [blame] | 7276 | } // Predicates = [HasAVX512] |
| 7277 | } |
| 7278 | |
| 7279 | multiclass avx512_cvt_s_int_round_aliases<bits<8> opc, X86VectorVTInfo SrcVT, |
| 7280 | X86VectorVTInfo DstVT, SDNode OpNode, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 7281 | X86FoldableSchedWrite sched, string asm, |
| Craig Topper | a49c354 | 2018-01-06 19:20:33 +0000 | [diff] [blame] | 7282 | string aliasStr> : |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 7283 | avx512_cvt_s_int_round<opc, SrcVT, DstVT, OpNode, sched, asm, aliasStr, 0> { |
| Craig Topper | a49c354 | 2018-01-06 19:20:33 +0000 | [diff] [blame] | 7284 | let Predicates = [HasAVX512] in { |
| Craig Topper | e2659d8 | 2018-01-05 23:13:54 +0000 | [diff] [blame] | 7285 | def : InstAlias<"v" # asm # aliasStr # "\t{$src, $dst|$dst, $src}", |
| 7286 | (!cast<Instruction>(NAME # "rm_Int") DstVT.RC:$dst, |
| Craig Topper | 06624e1 | 2018-04-28 18:46:11 +0000 | [diff] [blame] | 7287 | SrcVT.IntScalarMemOp:$src), 0, "att">; |
| Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 7288 | } // Predicates = [HasAVX512] |
| Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 7289 | } |
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 7290 | |
| Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 7291 | // Convert float/double to signed/unsigned int 32/64 |
| Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 7292 | defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, f32x_info, i32x_info, |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 7293 | X86cvts2si, WriteCvtSS2I, "cvtss2si", "{l}">, |
| Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 7294 | XS, EVEX_CD8<32, CD8VT1>; |
| Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 7295 | defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, f32x_info, i64x_info, |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 7296 | X86cvts2si, WriteCvtSS2I, "cvtss2si", "{q}">, |
| Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 7297 | XS, VEX_W, EVEX_CD8<32, CD8VT1>; |
| Craig Topper | a49c354 | 2018-01-06 19:20:33 +0000 | [diff] [blame] | 7298 | defm VCVTSS2USIZ: avx512_cvt_s_int_round_aliases<0x79, f32x_info, i32x_info, |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 7299 | X86cvts2usi, WriteCvtSS2I, "cvtss2usi", "{l}">, |
| Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 7300 | XS, EVEX_CD8<32, CD8VT1>; |
| Craig Topper | a49c354 | 2018-01-06 19:20:33 +0000 | [diff] [blame] | 7301 | defm VCVTSS2USI64Z: avx512_cvt_s_int_round_aliases<0x79, f32x_info, i64x_info, |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 7302 | X86cvts2usi, WriteCvtSS2I, "cvtss2usi", "{q}">, |
| Simon Pilgrim | fd3a263 | 2017-12-05 13:49:44 +0000 | [diff] [blame] | 7303 | XS, VEX_W, EVEX_CD8<32, CD8VT1>; |
| Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 7304 | defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, f64x_info, i32x_info, |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 7305 | X86cvts2si, WriteCvtSD2I, "cvtsd2si", "{l}">, |
| Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 7306 | XD, EVEX_CD8<64, CD8VT1>; |
| Asaf Badouh | ad5c3fc | 2016-02-07 14:59:13 +0000 | [diff] [blame] | 7307 | defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, f64x_info, i64x_info, |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 7308 | X86cvts2si, WriteCvtSD2I, "cvtsd2si", "{q}">, |
| Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 7309 | XD, VEX_W, EVEX_CD8<64, CD8VT1>; |
| Craig Topper | a49c354 | 2018-01-06 19:20:33 +0000 | [diff] [blame] | 7310 | defm VCVTSD2USIZ: avx512_cvt_s_int_round_aliases<0x79, f64x_info, i32x_info, |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 7311 | X86cvts2usi, WriteCvtSD2I, "cvtsd2usi", "{l}">, |
| Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 7312 | XD, EVEX_CD8<64, CD8VT1>; |
| Craig Topper | a49c354 | 2018-01-06 19:20:33 +0000 | [diff] [blame] | 7313 | defm VCVTSD2USI64Z: avx512_cvt_s_int_round_aliases<0x79, f64x_info, i64x_info, |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 7314 | X86cvts2usi, WriteCvtSD2I, "cvtsd2usi", "{q}">, |
| Simon Pilgrim | fd3a263 | 2017-12-05 13:49:44 +0000 | [diff] [blame] | 7315 | XD, VEX_W, EVEX_CD8<64, CD8VT1>; |
| Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 7316 | |
| Asaf Badouh | ad5c3fc | 2016-02-07 14:59:13 +0000 | [diff] [blame] | 7317 | // The SSE version of these instructions are disabled for AVX512. |
| 7318 | // Therefore, the SSE intrinsics are mapped to the AVX512 instructions. |
| 7319 | let Predicates = [HasAVX512] in { |
| 7320 | def : Pat<(i32 (int_x86_sse_cvtss2si (v4f32 VR128X:$src))), |
| Craig Topper | a0be5a0 | 2017-12-10 19:47:56 +0000 | [diff] [blame] | 7321 | (VCVTSS2SIZrr_Int VR128X:$src)>; |
| Craig Topper | 5a63ca2 | 2017-03-13 03:59:06 +0000 | [diff] [blame] | 7322 | def : Pat<(i32 (int_x86_sse_cvtss2si sse_load_f32:$src)), |
| Craig Topper | a0be5a0 | 2017-12-10 19:47:56 +0000 | [diff] [blame] | 7323 | (VCVTSS2SIZrm_Int sse_load_f32:$src)>; |
| Asaf Badouh | ad5c3fc | 2016-02-07 14:59:13 +0000 | [diff] [blame] | 7324 | def : Pat<(i64 (int_x86_sse_cvtss2si64 (v4f32 VR128X:$src))), |
| Craig Topper | a0be5a0 | 2017-12-10 19:47:56 +0000 | [diff] [blame] | 7325 | (VCVTSS2SI64Zrr_Int VR128X:$src)>; |
| Craig Topper | 5a63ca2 | 2017-03-13 03:59:06 +0000 | [diff] [blame] | 7326 | def : Pat<(i64 (int_x86_sse_cvtss2si64 sse_load_f32:$src)), |
| Craig Topper | a0be5a0 | 2017-12-10 19:47:56 +0000 | [diff] [blame] | 7327 | (VCVTSS2SI64Zrm_Int sse_load_f32:$src)>; |
| Asaf Badouh | ad5c3fc | 2016-02-07 14:59:13 +0000 | [diff] [blame] | 7328 | def : Pat<(i32 (int_x86_sse2_cvtsd2si (v2f64 VR128X:$src))), |
| Craig Topper | a0be5a0 | 2017-12-10 19:47:56 +0000 | [diff] [blame] | 7329 | (VCVTSD2SIZrr_Int VR128X:$src)>; |
| Craig Topper | 5a63ca2 | 2017-03-13 03:59:06 +0000 | [diff] [blame] | 7330 | def : Pat<(i32 (int_x86_sse2_cvtsd2si sse_load_f64:$src)), |
| Craig Topper | a0be5a0 | 2017-12-10 19:47:56 +0000 | [diff] [blame] | 7331 | (VCVTSD2SIZrm_Int sse_load_f64:$src)>; |
| Asaf Badouh | ad5c3fc | 2016-02-07 14:59:13 +0000 | [diff] [blame] | 7332 | def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (v2f64 VR128X:$src))), |
| Craig Topper | a0be5a0 | 2017-12-10 19:47:56 +0000 | [diff] [blame] | 7333 | (VCVTSD2SI64Zrr_Int VR128X:$src)>; |
| Craig Topper | 5a63ca2 | 2017-03-13 03:59:06 +0000 | [diff] [blame] | 7334 | def : Pat<(i64 (int_x86_sse2_cvtsd2si64 sse_load_f64:$src)), |
| Craig Topper | a0be5a0 | 2017-12-10 19:47:56 +0000 | [diff] [blame] | 7335 | (VCVTSD2SI64Zrm_Int sse_load_f64:$src)>; |
| Asaf Badouh | ad5c3fc | 2016-02-07 14:59:13 +0000 | [diff] [blame] | 7336 | } // HasAVX512 |
| 7337 | |
| Elad Cohen | 0c26010 | 2017-01-11 09:11:48 +0000 | [diff] [blame] | 7338 | // Patterns used for matching vcvtsi2s{s,d} intrinsic sequences from clang |
| 7339 | // which produce unnecessary vmovs{s,d} instructions |
| 7340 | let Predicates = [HasAVX512] in { |
| 7341 | def : Pat<(v4f32 (X86Movss |
| 7342 | (v4f32 VR128X:$dst), |
| 7343 | (v4f32 (scalar_to_vector (f32 (sint_to_fp GR64:$src)))))), |
| 7344 | (VCVTSI642SSZrr_Int VR128X:$dst, GR64:$src)>; |
| 7345 | |
| 7346 | def : Pat<(v4f32 (X86Movss |
| 7347 | (v4f32 VR128X:$dst), |
| Craig Topper | 38b713d | 2018-05-13 01:54:33 +0000 | [diff] [blame] | 7348 | (v4f32 (scalar_to_vector (f32 (sint_to_fp (loadi64 addr:$src))))))), |
| 7349 | (VCVTSI642SSZrm_Int VR128X:$dst, addr:$src)>; |
| 7350 | |
| 7351 | def : Pat<(v4f32 (X86Movss |
| 7352 | (v4f32 VR128X:$dst), |
| Elad Cohen | 0c26010 | 2017-01-11 09:11:48 +0000 | [diff] [blame] | 7353 | (v4f32 (scalar_to_vector (f32 (sint_to_fp GR32:$src)))))), |
| 7354 | (VCVTSI2SSZrr_Int VR128X:$dst, GR32:$src)>; |
| 7355 | |
| Craig Topper | 38b713d | 2018-05-13 01:54:33 +0000 | [diff] [blame] | 7356 | def : Pat<(v4f32 (X86Movss |
| 7357 | (v4f32 VR128X:$dst), |
| 7358 | (v4f32 (scalar_to_vector (f32 (sint_to_fp (loadi32 addr:$src))))))), |
| 7359 | (VCVTSI2SSZrm_Int VR128X:$dst, addr:$src)>; |
| 7360 | |
| Elad Cohen | 0c26010 | 2017-01-11 09:11:48 +0000 | [diff] [blame] | 7361 | def : Pat<(v2f64 (X86Movsd |
| 7362 | (v2f64 VR128X:$dst), |
| 7363 | (v2f64 (scalar_to_vector (f64 (sint_to_fp GR64:$src)))))), |
| 7364 | (VCVTSI642SDZrr_Int VR128X:$dst, GR64:$src)>; |
| 7365 | |
| 7366 | def : Pat<(v2f64 (X86Movsd |
| 7367 | (v2f64 VR128X:$dst), |
| Craig Topper | 38b713d | 2018-05-13 01:54:33 +0000 | [diff] [blame] | 7368 | (v2f64 (scalar_to_vector (f64 (sint_to_fp (loadi64 addr:$src))))))), |
| 7369 | (VCVTSI642SDZrm_Int VR128X:$dst, addr:$src)>; |
| 7370 | |
| 7371 | def : Pat<(v2f64 (X86Movsd |
| 7372 | (v2f64 VR128X:$dst), |
| Elad Cohen | 0c26010 | 2017-01-11 09:11:48 +0000 | [diff] [blame] | 7373 | (v2f64 (scalar_to_vector (f64 (sint_to_fp GR32:$src)))))), |
| 7374 | (VCVTSI2SDZrr_Int VR128X:$dst, GR32:$src)>; |
| Craig Topper | 38b713d | 2018-05-13 01:54:33 +0000 | [diff] [blame] | 7375 | |
| 7376 | def : Pat<(v2f64 (X86Movsd |
| 7377 | (v2f64 VR128X:$dst), |
| 7378 | (v2f64 (scalar_to_vector (f64 (sint_to_fp (loadi32 addr:$src))))))), |
| 7379 | (VCVTSI2SDZrm_Int VR128X:$dst, addr:$src)>; |
| Craig Topper | 97e74b0 | 2018-05-13 23:24:21 +0000 | [diff] [blame] | 7380 | |
| 7381 | def : Pat<(v4f32 (X86Movss |
| 7382 | (v4f32 VR128X:$dst), |
| 7383 | (v4f32 (scalar_to_vector (f32 (uint_to_fp GR64:$src)))))), |
| 7384 | (VCVTUSI642SSZrr_Int VR128X:$dst, GR64:$src)>; |
| 7385 | |
| 7386 | def : Pat<(v4f32 (X86Movss |
| 7387 | (v4f32 VR128X:$dst), |
| 7388 | (v4f32 (scalar_to_vector (f32 (uint_to_fp (loadi64 addr:$src))))))), |
| 7389 | (VCVTUSI642SSZrm_Int VR128X:$dst, addr:$src)>; |
| 7390 | |
| 7391 | def : Pat<(v4f32 (X86Movss |
| 7392 | (v4f32 VR128X:$dst), |
| 7393 | (v4f32 (scalar_to_vector (f32 (uint_to_fp GR32:$src)))))), |
| 7394 | (VCVTUSI2SSZrr_Int VR128X:$dst, GR32:$src)>; |
| 7395 | |
| 7396 | def : Pat<(v4f32 (X86Movss |
| 7397 | (v4f32 VR128X:$dst), |
| 7398 | (v4f32 (scalar_to_vector (f32 (uint_to_fp (loadi32 addr:$src))))))), |
| 7399 | (VCVTUSI2SSZrm_Int VR128X:$dst, addr:$src)>; |
| 7400 | |
| 7401 | def : Pat<(v2f64 (X86Movsd |
| 7402 | (v2f64 VR128X:$dst), |
| 7403 | (v2f64 (scalar_to_vector (f64 (uint_to_fp GR64:$src)))))), |
| 7404 | (VCVTUSI642SDZrr_Int VR128X:$dst, GR64:$src)>; |
| 7405 | |
| 7406 | def : Pat<(v2f64 (X86Movsd |
| 7407 | (v2f64 VR128X:$dst), |
| 7408 | (v2f64 (scalar_to_vector (f64 (uint_to_fp (loadi64 addr:$src))))))), |
| 7409 | (VCVTUSI642SDZrm_Int VR128X:$dst, addr:$src)>; |
| 7410 | |
| 7411 | def : Pat<(v2f64 (X86Movsd |
| 7412 | (v2f64 VR128X:$dst), |
| 7413 | (v2f64 (scalar_to_vector (f64 (uint_to_fp GR32:$src)))))), |
| 7414 | (VCVTUSI2SDZrr_Int VR128X:$dst, GR32:$src)>; |
| 7415 | |
| 7416 | def : Pat<(v2f64 (X86Movsd |
| 7417 | (v2f64 VR128X:$dst), |
| 7418 | (v2f64 (scalar_to_vector (f64 (uint_to_fp (loadi32 addr:$src))))))), |
| 7419 | (VCVTUSI2SDZrm_Int VR128X:$dst, addr:$src)>; |
| Elad Cohen | 0c26010 | 2017-01-11 09:11:48 +0000 | [diff] [blame] | 7420 | } // Predicates = [HasAVX512] |
| 7421 | |
| Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 7422 | // Convert float/double to signed/unsigned int 32/64 with truncation |
| Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 7423 | multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC, |
| 7424 | X86VectorVTInfo _DstRC, SDNode OpNode, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 7425 | SDNode OpNodeRnd, X86FoldableSchedWrite sched, |
| 7426 | string aliasStr, bit CodeGenOnly = 1>{ |
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 7427 | let Predicates = [HasAVX512] in { |
| Craig Topper | 90353a9 | 2018-01-06 21:02:22 +0000 | [diff] [blame] | 7428 | let isCodeGenOnly = 1 in { |
| Igor Breger | c59b3a2 | 2016-08-03 10:58:05 +0000 | [diff] [blame] | 7429 | def rr : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src), |
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 7430 | !strconcat(asm,"\t{$src, $dst|$dst, $src}"), |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 7431 | [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 7432 | EVEX, Sched<[sched]>; |
| Igor Breger | c59b3a2 | 2016-08-03 10:58:05 +0000 | [diff] [blame] | 7433 | def rm : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.ScalarMemOp:$src), |
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 7434 | !strconcat(asm,"\t{$src, $dst|$dst, $src}"), |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 7435 | [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 7436 | EVEX, Sched<[sched.Folded, ReadAfterLd]>; |
| Craig Topper | 90353a9 | 2018-01-06 21:02:22 +0000 | [diff] [blame] | 7437 | } |
| 7438 | |
| 7439 | def rr_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src), |
| 7440 | !strconcat(asm,"\t{$src, $dst|$dst, $src}"), |
| 7441 | [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src), |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 7442 | (i32 FROUND_CURRENT)))]>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 7443 | EVEX, VEX_LIG, Sched<[sched]>; |
| Craig Topper | 90353a9 | 2018-01-06 21:02:22 +0000 | [diff] [blame] | 7444 | def rrb_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src), |
| 7445 | !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"), |
| 7446 | [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src), |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 7447 | (i32 FROUND_NO_EXC)))]>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 7448 | EVEX,VEX_LIG , EVEX_B, Sched<[sched]>; |
| Craig Topper | 61d8a60 | 2018-01-06 21:27:25 +0000 | [diff] [blame] | 7449 | let isCodeGenOnly = CodeGenOnly, ForceDisassemble = CodeGenOnly in |
| Craig Topper | 0f4ccb7 | 2018-01-06 21:02:26 +0000 | [diff] [blame] | 7450 | def rm_Int : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst), |
| 7451 | (ins _SrcRC.IntScalarMemOp:$src), |
| 7452 | !strconcat(asm,"\t{$src, $dst|$dst, $src}"), |
| 7453 | [(set _DstRC.RC:$dst, (OpNodeRnd |
| 7454 | (_SrcRC.VT _SrcRC.ScalarIntMemCPat:$src), |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 7455 | (i32 FROUND_CURRENT)))]>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 7456 | EVEX, VEX_LIG, Sched<[sched.Folded, ReadAfterLd]>; |
| Simon Pilgrim | 916485c | 2016-08-18 11:22:22 +0000 | [diff] [blame] | 7457 | |
| Igor Breger | c59b3a2 | 2016-08-03 10:58:05 +0000 | [diff] [blame] | 7458 | def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}", |
| Craig Topper | 06624e1 | 2018-04-28 18:46:11 +0000 | [diff] [blame] | 7459 | (!cast<Instruction>(NAME # "rr_Int") _DstRC.RC:$dst, _SrcRC.RC:$src), 0, "att">; |
| Craig Topper | e2659d8 | 2018-01-05 23:13:54 +0000 | [diff] [blame] | 7460 | def : InstAlias<asm # aliasStr # "\t{{sae}, $src, $dst|$dst, $src, {sae}}", |
| Craig Topper | 06624e1 | 2018-04-28 18:46:11 +0000 | [diff] [blame] | 7461 | (!cast<Instruction>(NAME # "rrb_Int") _DstRC.RC:$dst, _SrcRC.RC:$src), 0, "att">; |
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 7462 | } //HasAVX512 |
| Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 7463 | } |
| 7464 | |
| Craig Topper | 61d8a60 | 2018-01-06 21:27:25 +0000 | [diff] [blame] | 7465 | multiclass avx512_cvt_s_all_unsigned<bits<8> opc, string asm, |
| 7466 | X86VectorVTInfo _SrcRC, |
| 7467 | X86VectorVTInfo _DstRC, SDNode OpNode, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 7468 | SDNode OpNodeRnd, X86FoldableSchedWrite sched, |
| Craig Topper | 61d8a60 | 2018-01-06 21:27:25 +0000 | [diff] [blame] | 7469 | string aliasStr> : |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 7470 | avx512_cvt_s_all<opc, asm, _SrcRC, _DstRC, OpNode, OpNodeRnd, sched, |
| Craig Topper | 61d8a60 | 2018-01-06 21:27:25 +0000 | [diff] [blame] | 7471 | aliasStr, 0> { |
| 7472 | let Predicates = [HasAVX512] in { |
| 7473 | def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}", |
| 7474 | (!cast<Instruction>(NAME # "rm_Int") _DstRC.RC:$dst, |
| Craig Topper | 06624e1 | 2018-04-28 18:46:11 +0000 | [diff] [blame] | 7475 | _SrcRC.IntScalarMemOp:$src), 0, "att">; |
| Craig Topper | 61d8a60 | 2018-01-06 21:27:25 +0000 | [diff] [blame] | 7476 | } |
| 7477 | } |
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 7478 | |
| Igor Breger | c59b3a2 | 2016-08-03 10:58:05 +0000 | [diff] [blame] | 7479 | defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i32x_info, |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 7480 | fp_to_sint, X86cvtts2IntRnd, WriteCvtSS2I, "{l}">, |
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 7481 | XS, EVEX_CD8<32, CD8VT1>; |
| Igor Breger | c59b3a2 | 2016-08-03 10:58:05 +0000 | [diff] [blame] | 7482 | defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i64x_info, |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 7483 | fp_to_sint, X86cvtts2IntRnd, WriteCvtSS2I, "{q}">, |
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 7484 | VEX_W, XS, EVEX_CD8<32, CD8VT1>; |
| Igor Breger | c59b3a2 | 2016-08-03 10:58:05 +0000 | [diff] [blame] | 7485 | defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i32x_info, |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 7486 | fp_to_sint, X86cvtts2IntRnd, WriteCvtSD2I, "{l}">, |
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 7487 | XD, EVEX_CD8<64, CD8VT1>; |
| Igor Breger | c59b3a2 | 2016-08-03 10:58:05 +0000 | [diff] [blame] | 7488 | defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i64x_info, |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 7489 | fp_to_sint, X86cvtts2IntRnd, WriteCvtSD2I, "{q}">, |
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 7490 | VEX_W, XD, EVEX_CD8<64, CD8VT1>; |
| 7491 | |
| Craig Topper | 61d8a60 | 2018-01-06 21:27:25 +0000 | [diff] [blame] | 7492 | defm VCVTTSS2USIZ: avx512_cvt_s_all_unsigned<0x78, "vcvttss2usi", f32x_info, i32x_info, |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 7493 | fp_to_uint, X86cvtts2UIntRnd, WriteCvtSS2I, "{l}">, |
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 7494 | XS, EVEX_CD8<32, CD8VT1>; |
| Craig Topper | 61d8a60 | 2018-01-06 21:27:25 +0000 | [diff] [blame] | 7495 | defm VCVTTSS2USI64Z: avx512_cvt_s_all_unsigned<0x78, "vcvttss2usi", f32x_info, i64x_info, |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 7496 | fp_to_uint, X86cvtts2UIntRnd, WriteCvtSS2I, "{q}">, |
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 7497 | XS,VEX_W, EVEX_CD8<32, CD8VT1>; |
| Craig Topper | 61d8a60 | 2018-01-06 21:27:25 +0000 | [diff] [blame] | 7498 | defm VCVTTSD2USIZ: avx512_cvt_s_all_unsigned<0x78, "vcvttsd2usi", f64x_info, i32x_info, |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 7499 | fp_to_uint, X86cvtts2UIntRnd, WriteCvtSD2I, "{l}">, |
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 7500 | XD, EVEX_CD8<64, CD8VT1>; |
| Craig Topper | 61d8a60 | 2018-01-06 21:27:25 +0000 | [diff] [blame] | 7501 | defm VCVTTSD2USI64Z: avx512_cvt_s_all_unsigned<0x78, "vcvttsd2usi", f64x_info, i64x_info, |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 7502 | fp_to_uint, X86cvtts2UIntRnd, WriteCvtSD2I, "{q}">, |
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 7503 | XD, VEX_W, EVEX_CD8<64, CD8VT1>; |
| Craig Topper | 61d8a60 | 2018-01-06 21:27:25 +0000 | [diff] [blame] | 7504 | |
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 7505 | let Predicates = [HasAVX512] in { |
| 7506 | def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))), |
| Craig Topper | 8c252bc | 2016-09-18 18:59:33 +0000 | [diff] [blame] | 7507 | (VCVTTSS2SIZrr_Int VR128X:$src)>; |
| Ayman Musa | f77219e | 2017-02-13 09:55:48 +0000 | [diff] [blame] | 7508 | def : Pat<(i32 (int_x86_sse_cvttss2si sse_load_f32:$src)), |
| 7509 | (VCVTTSS2SIZrm_Int ssmem:$src)>; |
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 7510 | def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))), |
| Craig Topper | 8c252bc | 2016-09-18 18:59:33 +0000 | [diff] [blame] | 7511 | (VCVTTSS2SI64Zrr_Int VR128X:$src)>; |
| Ayman Musa | f77219e | 2017-02-13 09:55:48 +0000 | [diff] [blame] | 7512 | def : Pat<(i64 (int_x86_sse_cvttss2si64 sse_load_f32:$src)), |
| 7513 | (VCVTTSS2SI64Zrm_Int ssmem:$src)>; |
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 7514 | def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))), |
| Craig Topper | 8c252bc | 2016-09-18 18:59:33 +0000 | [diff] [blame] | 7515 | (VCVTTSD2SIZrr_Int VR128X:$src)>; |
| Ayman Musa | f77219e | 2017-02-13 09:55:48 +0000 | [diff] [blame] | 7516 | def : Pat<(i32 (int_x86_sse2_cvttsd2si sse_load_f64:$src)), |
| 7517 | (VCVTTSD2SIZrm_Int sdmem:$src)>; |
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 7518 | def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))), |
| Craig Topper | 8c252bc | 2016-09-18 18:59:33 +0000 | [diff] [blame] | 7519 | (VCVTTSD2SI64Zrr_Int VR128X:$src)>; |
| Ayman Musa | f77219e | 2017-02-13 09:55:48 +0000 | [diff] [blame] | 7520 | def : Pat<(i64 (int_x86_sse2_cvttsd2si64 sse_load_f64:$src)), |
| 7521 | (VCVTTSD2SI64Zrm_Int sdmem:$src)>; |
| Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 7522 | } // HasAVX512 |
| Simon Pilgrim | fd3a263 | 2017-12-05 13:49:44 +0000 | [diff] [blame] | 7523 | |
| Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 7524 | //===----------------------------------------------------------------------===// |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7525 | // AVX-512 Convert form float to double and back |
| 7526 | //===----------------------------------------------------------------------===// |
| Simon Pilgrim | fd3a263 | 2017-12-05 13:49:44 +0000 | [diff] [blame] | 7527 | |
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 7528 | multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 7529 | X86VectorVTInfo _Src, SDNode OpNode, |
| 7530 | X86FoldableSchedWrite sched> { |
| Ayman Musa | 6e670cf | 2017-02-23 07:24:21 +0000 | [diff] [blame] | 7531 | defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| Craig Topper | a58abd1 | 2016-05-09 05:34:12 +0000 | [diff] [blame] | 7532 | (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr, |
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 7533 | "$src2, $src1", "$src1, $src2", |
| Craig Topper | a58abd1 | 2016-05-09 05:34:12 +0000 | [diff] [blame] | 7534 | (_.VT (OpNode (_.VT _.RC:$src1), |
| Craig Topper | a02e394 | 2016-09-23 06:24:43 +0000 | [diff] [blame] | 7535 | (_Src.VT _Src.RC:$src2), |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 7536 | (i32 FROUND_CURRENT)))>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 7537 | EVEX_4V, VEX_LIG, Sched<[sched]>; |
| Ayman Musa | 6e670cf | 2017-02-23 07:24:21 +0000 | [diff] [blame] | 7538 | defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| Craig Topper | 08b413a | 2017-03-13 05:14:44 +0000 | [diff] [blame] | 7539 | (ins _.RC:$src1, _Src.IntScalarMemOp:$src2), OpcodeStr, |
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 7540 | "$src2, $src1", "$src1, $src2", |
| Craig Topper | a58abd1 | 2016-05-09 05:34:12 +0000 | [diff] [blame] | 7541 | (_.VT (OpNode (_.VT _.RC:$src1), |
| Craig Topper | 08b413a | 2017-03-13 05:14:44 +0000 | [diff] [blame] | 7542 | (_Src.VT _Src.ScalarIntMemCPat:$src2), |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 7543 | (i32 FROUND_CURRENT)))>, |
| Simon Pilgrim | fd3a263 | 2017-12-05 13:49:44 +0000 | [diff] [blame] | 7544 | EVEX_4V, VEX_LIG, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 7545 | Sched<[sched.Folded, ReadAfterLd]>; |
| Ayman Musa | 6e670cf | 2017-02-23 07:24:21 +0000 | [diff] [blame] | 7546 | |
| Craig Topper | d2011e3 | 2017-02-25 18:43:42 +0000 | [diff] [blame] | 7547 | let isCodeGenOnly = 1, hasSideEffects = 0 in { |
| 7548 | def rr : I<opc, MRMSrcReg, (outs _.FRC:$dst), |
| 7549 | (ins _.FRC:$src1, _Src.FRC:$src2), |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 7550 | OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 7551 | EVEX_4V, VEX_LIG, Sched<[sched]>; |
| Craig Topper | d2011e3 | 2017-02-25 18:43:42 +0000 | [diff] [blame] | 7552 | let mayLoad = 1 in |
| 7553 | def rm : I<opc, MRMSrcMem, (outs _.FRC:$dst), |
| 7554 | (ins _.FRC:$src1, _Src.ScalarMemOp:$src2), |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 7555 | OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 7556 | EVEX_4V, VEX_LIG, Sched<[sched.Folded, ReadAfterLd]>; |
| Craig Topper | d2011e3 | 2017-02-25 18:43:42 +0000 | [diff] [blame] | 7557 | } |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7558 | } |
| 7559 | |
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 7560 | // Scalar Coversion with SAE - suppress all exceptions |
| 7561 | multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 7562 | X86VectorVTInfo _Src, SDNode OpNodeRnd, |
| 7563 | X86FoldableSchedWrite sched> { |
| Ayman Musa | 6e670cf | 2017-02-23 07:24:21 +0000 | [diff] [blame] | 7564 | defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| Craig Topper | a58abd1 | 2016-05-09 05:34:12 +0000 | [diff] [blame] | 7565 | (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr, |
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 7566 | "{sae}, $src2, $src1", "$src1, $src2, {sae}", |
| Craig Topper | a58abd1 | 2016-05-09 05:34:12 +0000 | [diff] [blame] | 7567 | (_.VT (OpNodeRnd (_.VT _.RC:$src1), |
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 7568 | (_Src.VT _Src.RC:$src2), |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 7569 | (i32 FROUND_NO_EXC)))>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 7570 | EVEX_4V, VEX_LIG, EVEX_B, Sched<[sched]>; |
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 7571 | } |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7572 | |
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 7573 | // Scalar Conversion with rounding control (RC) |
| 7574 | multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 7575 | X86VectorVTInfo _Src, SDNode OpNodeRnd, |
| 7576 | X86FoldableSchedWrite sched> { |
| Ayman Musa | 6e670cf | 2017-02-23 07:24:21 +0000 | [diff] [blame] | 7577 | defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| Craig Topper | a58abd1 | 2016-05-09 05:34:12 +0000 | [diff] [blame] | 7578 | (ins _.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr, |
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 7579 | "$rc, $src2, $src1", "$src1, $src2, $rc", |
| Craig Topper | a58abd1 | 2016-05-09 05:34:12 +0000 | [diff] [blame] | 7580 | (_.VT (OpNodeRnd (_.VT _.RC:$src1), |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 7581 | (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 7582 | EVEX_4V, VEX_LIG, Sched<[sched]>, |
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 7583 | EVEX_B, EVEX_RC; |
| 7584 | } |
| Craig Topper | a02e394 | 2016-09-23 06:24:43 +0000 | [diff] [blame] | 7585 | multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 7586 | SDNode OpNodeRnd, X86FoldableSchedWrite sched, |
| Simon Pilgrim | fd3a263 | 2017-12-05 13:49:44 +0000 | [diff] [blame] | 7587 | X86VectorVTInfo _src, X86VectorVTInfo _dst> { |
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 7588 | let Predicates = [HasAVX512] in { |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 7589 | defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd, sched>, |
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 7590 | avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 7591 | OpNodeRnd, sched>, VEX_W, EVEX_CD8<64, CD8VT1>, XD; |
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 7592 | } |
| 7593 | } |
| 7594 | |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 7595 | multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd, |
| 7596 | X86FoldableSchedWrite sched, |
| 7597 | X86VectorVTInfo _src, X86VectorVTInfo _dst> { |
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 7598 | let Predicates = [HasAVX512] in { |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 7599 | defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd, sched>, |
| 7600 | avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd, sched>, |
| Michael Zuckerman | 4b88a77 | 2016-12-18 14:29:00 +0000 | [diff] [blame] | 7601 | EVEX_CD8<32, CD8VT1>, XS; |
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 7602 | } |
| 7603 | } |
| Craig Topper | a02e394 | 2016-09-23 06:24:43 +0000 | [diff] [blame] | 7604 | defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss", |
| Simon Pilgrim | be9a206 | 2018-05-15 17:36:49 +0000 | [diff] [blame] | 7605 | X86froundRnd, WriteCvtSD2SS, f64x_info, |
| Craig Topper | 9f829f7 | 2018-06-14 15:40:27 +0000 | [diff] [blame] | 7606 | f32x_info>; |
| Craig Topper | a02e394 | 2016-09-23 06:24:43 +0000 | [diff] [blame] | 7607 | defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd", |
| Simon Pilgrim | be9a206 | 2018-05-15 17:36:49 +0000 | [diff] [blame] | 7608 | X86fpextRnd, WriteCvtSS2SD, f32x_info, |
| Craig Topper | 9f829f7 | 2018-06-14 15:40:27 +0000 | [diff] [blame] | 7609 | f64x_info>; |
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 7610 | |
| Michael Kuperstein | 2bc3d4d | 2016-08-18 20:08:15 +0000 | [diff] [blame] | 7611 | def : Pat<(f64 (fpextend FR32X:$src)), |
| Craig Topper | afc3c82 | 2017-11-07 04:44:22 +0000 | [diff] [blame] | 7612 | (VCVTSS2SDZrr (f64 (IMPLICIT_DEF)), FR32X:$src)>, |
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 7613 | Requires<[HasAVX512]>; |
| Michael Kuperstein | 2bc3d4d | 2016-08-18 20:08:15 +0000 | [diff] [blame] | 7614 | def : Pat<(f64 (fpextend (loadf32 addr:$src))), |
| Ayman Musa | 6e670cf | 2017-02-23 07:24:21 +0000 | [diff] [blame] | 7615 | (VCVTSS2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>, |
| Craig Topper | a2c5264 | 2018-05-17 05:41:11 +0000 | [diff] [blame] | 7616 | Requires<[HasAVX512, OptForSize]>; |
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 7617 | |
| 7618 | def : Pat<(f64 (extloadf32 addr:$src)), |
| Ayman Musa | 6e670cf | 2017-02-23 07:24:21 +0000 | [diff] [blame] | 7619 | (VCVTSS2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>, |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7620 | Requires<[HasAVX512, OptForSize]>; |
| 7621 | |
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 7622 | def : Pat<(f64 (extloadf32 addr:$src)), |
| Ayman Musa | 6e670cf | 2017-02-23 07:24:21 +0000 | [diff] [blame] | 7623 | (VCVTSS2SDZrr (f64 (IMPLICIT_DEF)), (VMOVSSZrm addr:$src))>, |
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 7624 | Requires<[HasAVX512, OptForSpeed]>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7625 | |
| Michael Kuperstein | 2bc3d4d | 2016-08-18 20:08:15 +0000 | [diff] [blame] | 7626 | def : Pat<(f32 (fpround FR64X:$src)), |
| Craig Topper | afc3c82 | 2017-11-07 04:44:22 +0000 | [diff] [blame] | 7627 | (VCVTSD2SSZrr (f32 (IMPLICIT_DEF)), FR64X:$src)>, |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7628 | Requires<[HasAVX512]>; |
| Elad Cohen | 0c26010 | 2017-01-11 09:11:48 +0000 | [diff] [blame] | 7629 | |
| 7630 | def : Pat<(v4f32 (X86Movss |
| 7631 | (v4f32 VR128X:$dst), |
| 7632 | (v4f32 (scalar_to_vector |
| 7633 | (f32 (fpround (f64 (extractelt VR128X:$src, (iPTR 0))))))))), |
| Ayman Musa | 6e670cf | 2017-02-23 07:24:21 +0000 | [diff] [blame] | 7634 | (VCVTSD2SSZrr_Int VR128X:$dst, VR128X:$src)>, |
| Elad Cohen | 0c26010 | 2017-01-11 09:11:48 +0000 | [diff] [blame] | 7635 | Requires<[HasAVX512]>; |
| 7636 | |
| 7637 | def : Pat<(v2f64 (X86Movsd |
| 7638 | (v2f64 VR128X:$dst), |
| 7639 | (v2f64 (scalar_to_vector |
| 7640 | (f64 (fpextend (f32 (extractelt VR128X:$src, (iPTR 0))))))))), |
| Ayman Musa | 6e670cf | 2017-02-23 07:24:21 +0000 | [diff] [blame] | 7641 | (VCVTSS2SDZrr_Int VR128X:$dst, VR128X:$src)>, |
| Elad Cohen | 0c26010 | 2017-01-11 09:11:48 +0000 | [diff] [blame] | 7642 | Requires<[HasAVX512]>; |
| 7643 | |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7644 | //===----------------------------------------------------------------------===// |
| 7645 | // AVX-512 Vector convert from signed/unsigned integer to float/double |
| 7646 | // and from float/double to signed/unsigned integer |
| 7647 | //===----------------------------------------------------------------------===// |
| 7648 | |
| 7649 | multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 7650 | X86VectorVTInfo _Src, SDNode OpNode, |
| 7651 | X86FoldableSchedWrite sched, |
| 7652 | string Broadcast = _.BroadcastStr, |
| 7653 | string Alias = "", X86MemOperand MemOp = _Src.MemOp> { |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7654 | |
| 7655 | defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 7656 | (ins _Src.RC:$src), OpcodeStr, "$src", "$src", |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 7657 | (_.VT (OpNode (_Src.VT _Src.RC:$src)))>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 7658 | EVEX, Sched<[sched]>; |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7659 | |
| 7660 | defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| Coby Tayree | 97e9cf6 | 2016-11-20 17:09:56 +0000 | [diff] [blame] | 7661 | (ins MemOp:$src), OpcodeStr#Alias, "$src", "$src", |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7662 | (_.VT (OpNode (_Src.VT |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 7663 | (bitconvert (_Src.LdFrag addr:$src)))))>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 7664 | EVEX, Sched<[sched.Folded]>; |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7665 | |
| 7666 | defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| Igor Breger | 4511e76 | 2016-02-22 11:48:27 +0000 | [diff] [blame] | 7667 | (ins _Src.ScalarMemOp:$src), OpcodeStr, |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7668 | "${src}"##Broadcast, "${src}"##Broadcast, |
| 7669 | (_.VT (OpNode (_Src.VT |
| 7670 | (X86VBroadcast (_Src.ScalarLdFrag addr:$src))) |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 7671 | ))>, EVEX, EVEX_B, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 7672 | Sched<[sched.Folded]>; |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7673 | } |
| 7674 | // Coversion with SAE - suppress all exceptions |
| 7675 | multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, |
| Simon Pilgrim | 465a88b | 2017-12-03 21:16:12 +0000 | [diff] [blame] | 7676 | X86VectorVTInfo _Src, SDNode OpNodeRnd, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 7677 | X86FoldableSchedWrite sched> { |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7678 | defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 7679 | (ins _Src.RC:$src), OpcodeStr, |
| 7680 | "{sae}, $src", "$src, {sae}", |
| 7681 | (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 7682 | (i32 FROUND_NO_EXC)))>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 7683 | EVEX, EVEX_B, Sched<[sched]>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7684 | } |
| 7685 | |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7686 | // Conversion with rounding control (RC) |
| 7687 | multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, |
| Simon Pilgrim | 465a88b | 2017-12-03 21:16:12 +0000 | [diff] [blame] | 7688 | X86VectorVTInfo _Src, SDNode OpNodeRnd, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 7689 | X86FoldableSchedWrite sched> { |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7690 | defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 7691 | (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr, |
| 7692 | "$rc, $src", "$src, $rc", |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 7693 | (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 7694 | EVEX, EVEX_B, EVEX_RC, Sched<[sched]>; |
| Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 7695 | } |
| 7696 | |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7697 | // Extend Float to Double |
| Simon Pilgrim | 465a88b | 2017-12-03 21:16:12 +0000 | [diff] [blame] | 7698 | multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr, |
| Simon Pilgrim | be9a206 | 2018-05-15 17:36:49 +0000 | [diff] [blame] | 7699 | X86SchedWriteWidths sched> { |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7700 | let Predicates = [HasAVX512] in { |
| Simon Pilgrim | 465a88b | 2017-12-03 21:16:12 +0000 | [diff] [blame] | 7701 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info, |
| Simon Pilgrim | be9a206 | 2018-05-15 17:36:49 +0000 | [diff] [blame] | 7702 | fpextend, sched.ZMM>, |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7703 | avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info, |
| Simon Pilgrim | be9a206 | 2018-05-15 17:36:49 +0000 | [diff] [blame] | 7704 | X86vfpextRnd, sched.ZMM>, EVEX_V512; |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7705 | } |
| 7706 | let Predicates = [HasVLX] in { |
| 7707 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info, |
| Simon Pilgrim | be9a206 | 2018-05-15 17:36:49 +0000 | [diff] [blame] | 7708 | X86vfpext, sched.XMM, "{1to2}", "", f64mem>, EVEX_V128; |
| Simon Pilgrim | 465a88b | 2017-12-03 21:16:12 +0000 | [diff] [blame] | 7709 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fpextend, |
| Simon Pilgrim | be9a206 | 2018-05-15 17:36:49 +0000 | [diff] [blame] | 7710 | sched.YMM>, EVEX_V256; |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7711 | } |
| 7712 | } |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7713 | |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7714 | // Truncate Double to Float |
| Simon Pilgrim | be9a206 | 2018-05-15 17:36:49 +0000 | [diff] [blame] | 7715 | multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr, X86SchedWriteWidths sched> { |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7716 | let Predicates = [HasAVX512] in { |
| Simon Pilgrim | be9a206 | 2018-05-15 17:36:49 +0000 | [diff] [blame] | 7717 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fpround, sched.ZMM>, |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7718 | avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info, |
| Simon Pilgrim | be9a206 | 2018-05-15 17:36:49 +0000 | [diff] [blame] | 7719 | X86vfproundRnd, sched.ZMM>, EVEX_V512; |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7720 | } |
| 7721 | let Predicates = [HasVLX] in { |
| 7722 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info, |
| Simon Pilgrim | be9a206 | 2018-05-15 17:36:49 +0000 | [diff] [blame] | 7723 | X86vfpround, sched.XMM, "{1to2}", "{x}">, EVEX_V128; |
| Michael Kuperstein | 2bc3d4d | 2016-08-18 20:08:15 +0000 | [diff] [blame] | 7724 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fpround, |
| Simon Pilgrim | be9a206 | 2018-05-15 17:36:49 +0000 | [diff] [blame] | 7725 | sched.YMM, "{1to4}", "{y}">, EVEX_V256; |
| Craig Topper | b8596e4 | 2016-11-14 01:53:29 +0000 | [diff] [blame] | 7726 | |
| 7727 | def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}", |
| 7728 | (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>; |
| 7729 | def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}", |
| Craig Topper | 06624e1 | 2018-04-28 18:46:11 +0000 | [diff] [blame] | 7730 | (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0, "intel">; |
| Craig Topper | b8596e4 | 2016-11-14 01:53:29 +0000 | [diff] [blame] | 7731 | def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}", |
| 7732 | (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>; |
| 7733 | def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}", |
| Craig Topper | 06624e1 | 2018-04-28 18:46:11 +0000 | [diff] [blame] | 7734 | (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0, "intel">; |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7735 | } |
| 7736 | } |
| 7737 | |
| Simon Pilgrim | be9a206 | 2018-05-15 17:36:49 +0000 | [diff] [blame] | 7738 | defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps", SchedWriteCvtPD2PS>, |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7739 | VEX_W, PD, EVEX_CD8<64, CD8VF>; |
| Simon Pilgrim | be9a206 | 2018-05-15 17:36:49 +0000 | [diff] [blame] | 7740 | defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd", SchedWriteCvtPS2PD>, |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7741 | PS, EVEX_CD8<32, CD8VH>; |
| 7742 | |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7743 | def : Pat<(v8f64 (extloadv8f32 addr:$src)), |
| 7744 | (VCVTPS2PDZrm addr:$src)>; |
| Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 7745 | |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7746 | let Predicates = [HasVLX] in { |
| Craig Topper | ee277e1 | 2017-10-14 05:55:42 +0000 | [diff] [blame] | 7747 | let AddedComplexity = 15 in { |
| 7748 | def : Pat<(X86vzmovl (v2f64 (bitconvert |
| 7749 | (v4f32 (X86vfpround (v2f64 VR128X:$src)))))), |
| 7750 | (VCVTPD2PSZ128rr VR128X:$src)>; |
| 7751 | def : Pat<(X86vzmovl (v2f64 (bitconvert |
| 7752 | (v4f32 (X86vfpround (loadv2f64 addr:$src)))))), |
| 7753 | (VCVTPD2PSZ128rm addr:$src)>; |
| 7754 | } |
| Craig Topper | 5471fc2 | 2016-11-06 04:12:52 +0000 | [diff] [blame] | 7755 | def : Pat<(v2f64 (extloadv2f32 addr:$src)), |
| 7756 | (VCVTPS2PDZ128rm addr:$src)>; |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7757 | def : Pat<(v4f64 (extloadv4f32 addr:$src)), |
| 7758 | (VCVTPS2PDZ256rm addr:$src)>; |
| 7759 | } |
| Elena Demikhovsky | 3629b4a | 2014-01-06 08:45:54 +0000 | [diff] [blame] | 7760 | |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7761 | // Convert Signed/Unsigned Doubleword to Double |
| 7762 | multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 7763 | SDNode OpNode128, X86SchedWriteWidths sched> { |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7764 | // No rounding in this op |
| 7765 | let Predicates = [HasAVX512] in |
| Simon Pilgrim | 465a88b | 2017-12-03 21:16:12 +0000 | [diff] [blame] | 7766 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode, |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 7767 | sched.ZMM>, EVEX_V512; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7768 | |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7769 | let Predicates = [HasVLX] in { |
| 7770 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info, |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 7771 | OpNode128, sched.XMM, "{1to2}", "", i64mem>, EVEX_V128; |
| Simon Pilgrim | 465a88b | 2017-12-03 21:16:12 +0000 | [diff] [blame] | 7772 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode, |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 7773 | sched.YMM>, EVEX_V256; |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7774 | } |
| 7775 | } |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7776 | |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7777 | // Convert Signed/Unsigned Doubleword to Float |
| 7778 | multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 7779 | SDNode OpNodeRnd, X86SchedWriteWidths sched> { |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7780 | let Predicates = [HasAVX512] in |
| Simon Pilgrim | 465a88b | 2017-12-03 21:16:12 +0000 | [diff] [blame] | 7781 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode, |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 7782 | sched.ZMM>, |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7783 | avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info, |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 7784 | OpNodeRnd, sched.ZMM>, EVEX_V512; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7785 | |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7786 | let Predicates = [HasVLX] in { |
| Simon Pilgrim | 465a88b | 2017-12-03 21:16:12 +0000 | [diff] [blame] | 7787 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode, |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 7788 | sched.XMM>, EVEX_V128; |
| Simon Pilgrim | 465a88b | 2017-12-03 21:16:12 +0000 | [diff] [blame] | 7789 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode, |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 7790 | sched.YMM>, EVEX_V256; |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7791 | } |
| 7792 | } |
| 7793 | |
| 7794 | // Convert Float to Signed/Unsigned Doubleword with truncation |
| Simon Pilgrim | 465a88b | 2017-12-03 21:16:12 +0000 | [diff] [blame] | 7795 | multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 7796 | SDNode OpNodeRnd, X86SchedWriteWidths sched> { |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7797 | let Predicates = [HasAVX512] in { |
| Simon Pilgrim | 465a88b | 2017-12-03 21:16:12 +0000 | [diff] [blame] | 7798 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode, |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 7799 | sched.ZMM>, |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7800 | avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info, |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 7801 | OpNodeRnd, sched.ZMM>, EVEX_V512; |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7802 | } |
| 7803 | let Predicates = [HasVLX] in { |
| Simon Pilgrim | 465a88b | 2017-12-03 21:16:12 +0000 | [diff] [blame] | 7804 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode, |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 7805 | sched.XMM>, EVEX_V128; |
| Simon Pilgrim | 465a88b | 2017-12-03 21:16:12 +0000 | [diff] [blame] | 7806 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode, |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 7807 | sched.YMM>, EVEX_V256; |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7808 | } |
| 7809 | } |
| 7810 | |
| 7811 | // Convert Float to Signed/Unsigned Doubleword |
| Simon Pilgrim | 465a88b | 2017-12-03 21:16:12 +0000 | [diff] [blame] | 7812 | multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 7813 | SDNode OpNodeRnd, X86SchedWriteWidths sched> { |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7814 | let Predicates = [HasAVX512] in { |
| Simon Pilgrim | 465a88b | 2017-12-03 21:16:12 +0000 | [diff] [blame] | 7815 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode, |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 7816 | sched.ZMM>, |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7817 | avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info, |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 7818 | OpNodeRnd, sched.ZMM>, EVEX_V512; |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7819 | } |
| 7820 | let Predicates = [HasVLX] in { |
| Simon Pilgrim | 465a88b | 2017-12-03 21:16:12 +0000 | [diff] [blame] | 7821 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode, |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 7822 | sched.XMM>, EVEX_V128; |
| Simon Pilgrim | 465a88b | 2017-12-03 21:16:12 +0000 | [diff] [blame] | 7823 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode, |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 7824 | sched.YMM>, EVEX_V256; |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7825 | } |
| 7826 | } |
| 7827 | |
| 7828 | // Convert Double to Signed/Unsigned Doubleword with truncation |
| Craig Topper | 731bf9c | 2016-11-09 07:31:32 +0000 | [diff] [blame] | 7829 | multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Craig Topper | b2552e1 | 2018-06-14 03:16:58 +0000 | [diff] [blame] | 7830 | SDNode OpNodeRnd, X86SchedWriteWidths sched> { |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7831 | let Predicates = [HasAVX512] in { |
| Simon Pilgrim | 465a88b | 2017-12-03 21:16:12 +0000 | [diff] [blame] | 7832 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode, |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 7833 | sched.ZMM>, |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7834 | avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info, |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 7835 | OpNodeRnd, sched.ZMM>, EVEX_V512; |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7836 | } |
| 7837 | let Predicates = [HasVLX] in { |
| 7838 | // we need "x"/"y" suffixes in order to distinguish between 128 and 256 |
| Craig Topper | 731bf9c | 2016-11-09 07:31:32 +0000 | [diff] [blame] | 7839 | // memory forms of these instructions in Asm Parser. They have the same |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7840 | // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly |
| 7841 | // due to the same reason. |
| Craig Topper | 731bf9c | 2016-11-09 07:31:32 +0000 | [diff] [blame] | 7842 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, |
| Craig Topper | b2552e1 | 2018-06-14 03:16:58 +0000 | [diff] [blame] | 7843 | OpNode, sched.XMM, "{1to2}", "{x}">, EVEX_V128; |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7844 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode, |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 7845 | sched.YMM, "{1to4}", "{y}">, EVEX_V256; |
| Craig Topper | b8596e4 | 2016-11-14 01:53:29 +0000 | [diff] [blame] | 7846 | |
| 7847 | def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}", |
| 7848 | (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>; |
| 7849 | def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}", |
| Craig Topper | 06624e1 | 2018-04-28 18:46:11 +0000 | [diff] [blame] | 7850 | (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0, "intel">; |
| Craig Topper | b8596e4 | 2016-11-14 01:53:29 +0000 | [diff] [blame] | 7851 | def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}", |
| 7852 | (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>; |
| 7853 | def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}", |
| Craig Topper | 06624e1 | 2018-04-28 18:46:11 +0000 | [diff] [blame] | 7854 | (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0, "intel">; |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7855 | } |
| 7856 | } |
| 7857 | |
| 7858 | // Convert Double to Signed/Unsigned Doubleword |
| Simon Pilgrim | 465a88b | 2017-12-03 21:16:12 +0000 | [diff] [blame] | 7859 | multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 7860 | SDNode OpNodeRnd, X86SchedWriteWidths sched> { |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7861 | let Predicates = [HasAVX512] in { |
| Simon Pilgrim | 465a88b | 2017-12-03 21:16:12 +0000 | [diff] [blame] | 7862 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode, |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 7863 | sched.ZMM>, |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7864 | avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info, |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 7865 | OpNodeRnd, sched.ZMM>, EVEX_V512; |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7866 | } |
| 7867 | let Predicates = [HasVLX] in { |
| 7868 | // we need "x"/"y" suffixes in order to distinguish between 128 and 256 |
| 7869 | // memory forms of these instructions in Asm Parcer. They have the same |
| 7870 | // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly |
| 7871 | // due to the same reason. |
| 7872 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode, |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 7873 | sched.XMM, "{1to2}", "{x}">, EVEX_V128; |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7874 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode, |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 7875 | sched.YMM, "{1to4}", "{y}">, EVEX_V256; |
| Craig Topper | b8596e4 | 2016-11-14 01:53:29 +0000 | [diff] [blame] | 7876 | |
| 7877 | def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}", |
| 7878 | (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>; |
| 7879 | def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}", |
| Craig Topper | 06624e1 | 2018-04-28 18:46:11 +0000 | [diff] [blame] | 7880 | (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0, "intel">; |
| Craig Topper | b8596e4 | 2016-11-14 01:53:29 +0000 | [diff] [blame] | 7881 | def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}", |
| 7882 | (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>; |
| 7883 | def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}", |
| Craig Topper | 06624e1 | 2018-04-28 18:46:11 +0000 | [diff] [blame] | 7884 | (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0, "intel">; |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7885 | } |
| 7886 | } |
| 7887 | |
| 7888 | // Convert Double to Signed/Unsigned Quardword |
| Simon Pilgrim | 465a88b | 2017-12-03 21:16:12 +0000 | [diff] [blame] | 7889 | multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 7890 | SDNode OpNodeRnd, X86SchedWriteWidths sched> { |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7891 | let Predicates = [HasDQI] in { |
| Simon Pilgrim | 465a88b | 2017-12-03 21:16:12 +0000 | [diff] [blame] | 7892 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode, |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 7893 | sched.ZMM>, |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7894 | avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info, |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 7895 | OpNodeRnd, sched.ZMM>, EVEX_V512; |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7896 | } |
| 7897 | let Predicates = [HasDQI, HasVLX] in { |
| Simon Pilgrim | 465a88b | 2017-12-03 21:16:12 +0000 | [diff] [blame] | 7898 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode, |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 7899 | sched.XMM>, EVEX_V128; |
| Simon Pilgrim | 465a88b | 2017-12-03 21:16:12 +0000 | [diff] [blame] | 7900 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode, |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 7901 | sched.YMM>, EVEX_V256; |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7902 | } |
| 7903 | } |
| 7904 | |
| 7905 | // Convert Double to Signed/Unsigned Quardword with truncation |
| Simon Pilgrim | 465a88b | 2017-12-03 21:16:12 +0000 | [diff] [blame] | 7906 | multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 7907 | SDNode OpNodeRnd, X86SchedWriteWidths sched> { |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7908 | let Predicates = [HasDQI] in { |
| Simon Pilgrim | 465a88b | 2017-12-03 21:16:12 +0000 | [diff] [blame] | 7909 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode, |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 7910 | sched.ZMM>, |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7911 | avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info, |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 7912 | OpNodeRnd, sched.ZMM>, EVEX_V512; |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7913 | } |
| 7914 | let Predicates = [HasDQI, HasVLX] in { |
| Simon Pilgrim | 465a88b | 2017-12-03 21:16:12 +0000 | [diff] [blame] | 7915 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode, |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 7916 | sched.XMM>, EVEX_V128; |
| Simon Pilgrim | 465a88b | 2017-12-03 21:16:12 +0000 | [diff] [blame] | 7917 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode, |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 7918 | sched.YMM>, EVEX_V256; |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7919 | } |
| 7920 | } |
| 7921 | |
| 7922 | // Convert Signed/Unsigned Quardword to Double |
| Simon Pilgrim | 465a88b | 2017-12-03 21:16:12 +0000 | [diff] [blame] | 7923 | multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 7924 | SDNode OpNodeRnd, X86SchedWriteWidths sched> { |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7925 | let Predicates = [HasDQI] in { |
| Simon Pilgrim | 465a88b | 2017-12-03 21:16:12 +0000 | [diff] [blame] | 7926 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode, |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 7927 | sched.ZMM>, |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7928 | avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info, |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 7929 | OpNodeRnd, sched.ZMM>, EVEX_V512; |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7930 | } |
| 7931 | let Predicates = [HasDQI, HasVLX] in { |
| Simon Pilgrim | 465a88b | 2017-12-03 21:16:12 +0000 | [diff] [blame] | 7932 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode, |
| Craig Topper | 17bd84c | 2018-06-18 18:47:07 +0000 | [diff] [blame] | 7933 | sched.XMM>, EVEX_V128, NotEVEX2VEXConvertible; |
| Simon Pilgrim | 465a88b | 2017-12-03 21:16:12 +0000 | [diff] [blame] | 7934 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode, |
| Craig Topper | 17bd84c | 2018-06-18 18:47:07 +0000 | [diff] [blame] | 7935 | sched.YMM>, EVEX_V256, NotEVEX2VEXConvertible; |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7936 | } |
| 7937 | } |
| 7938 | |
| 7939 | // Convert Float to Signed/Unsigned Quardword |
| Simon Pilgrim | 465a88b | 2017-12-03 21:16:12 +0000 | [diff] [blame] | 7940 | multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 7941 | SDNode OpNodeRnd, X86SchedWriteWidths sched> { |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7942 | let Predicates = [HasDQI] in { |
| Simon Pilgrim | 465a88b | 2017-12-03 21:16:12 +0000 | [diff] [blame] | 7943 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode, |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 7944 | sched.ZMM>, |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7945 | avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info, |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 7946 | OpNodeRnd, sched.ZMM>, EVEX_V512; |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7947 | } |
| 7948 | let Predicates = [HasDQI, HasVLX] in { |
| 7949 | // Explicitly specified broadcast string, since we take only 2 elements |
| 7950 | // from v4f32x_info source |
| 7951 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode, |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 7952 | sched.XMM, "{1to2}", "", f64mem>, EVEX_V128; |
| Simon Pilgrim | 465a88b | 2017-12-03 21:16:12 +0000 | [diff] [blame] | 7953 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode, |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 7954 | sched.YMM>, EVEX_V256; |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7955 | } |
| 7956 | } |
| 7957 | |
| 7958 | // Convert Float to Signed/Unsigned Quardword with truncation |
| Craig Topper | a39b650 | 2016-12-10 06:02:48 +0000 | [diff] [blame] | 7959 | multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Craig Topper | b2552e1 | 2018-06-14 03:16:58 +0000 | [diff] [blame] | 7960 | SDNode OpNodeRnd, X86SchedWriteWidths sched> { |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7961 | let Predicates = [HasDQI] in { |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 7962 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode, sched.ZMM>, |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7963 | avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info, |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 7964 | OpNodeRnd, sched.ZMM>, EVEX_V512; |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7965 | } |
| 7966 | let Predicates = [HasDQI, HasVLX] in { |
| 7967 | // Explicitly specified broadcast string, since we take only 2 elements |
| 7968 | // from v4f32x_info source |
| Craig Topper | b2552e1 | 2018-06-14 03:16:58 +0000 | [diff] [blame] | 7969 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode, |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 7970 | sched.XMM, "{1to2}", "", f64mem>, EVEX_V128; |
| Simon Pilgrim | 465a88b | 2017-12-03 21:16:12 +0000 | [diff] [blame] | 7971 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode, |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 7972 | sched.YMM>, EVEX_V256; |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7973 | } |
| 7974 | } |
| 7975 | |
| 7976 | // Convert Signed/Unsigned Quardword to Float |
| Simon Pilgrim | a3af796 | 2016-11-24 12:13:46 +0000 | [diff] [blame] | 7977 | multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 7978 | SDNode OpNode128, SDNode OpNodeRnd, |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 7979 | X86SchedWriteWidths sched> { |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7980 | let Predicates = [HasDQI] in { |
| Simon Pilgrim | 465a88b | 2017-12-03 21:16:12 +0000 | [diff] [blame] | 7981 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode, |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 7982 | sched.ZMM>, |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7983 | avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info, |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 7984 | OpNodeRnd, sched.ZMM>, EVEX_V512; |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7985 | } |
| 7986 | let Predicates = [HasDQI, HasVLX] in { |
| 7987 | // we need "x"/"y" suffixes in order to distinguish between 128 and 256 |
| 7988 | // memory forms of these instructions in Asm Parcer. They have the same |
| 7989 | // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly |
| 7990 | // due to the same reason. |
| Simon Pilgrim | a3af796 | 2016-11-24 12:13:46 +0000 | [diff] [blame] | 7991 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode128, |
| Craig Topper | 17bd84c | 2018-06-18 18:47:07 +0000 | [diff] [blame] | 7992 | sched.XMM, "{1to2}", "{x}">, EVEX_V128, |
| 7993 | NotEVEX2VEXConvertible; |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7994 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode, |
| Craig Topper | 17bd84c | 2018-06-18 18:47:07 +0000 | [diff] [blame] | 7995 | sched.YMM, "{1to4}", "{y}">, EVEX_V256, |
| 7996 | NotEVEX2VEXConvertible; |
| Craig Topper | b8596e4 | 2016-11-14 01:53:29 +0000 | [diff] [blame] | 7997 | |
| 7998 | def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}", |
| 7999 | (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>; |
| 8000 | def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}", |
| Craig Topper | 06624e1 | 2018-04-28 18:46:11 +0000 | [diff] [blame] | 8001 | (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0, "intel">; |
| Craig Topper | b8596e4 | 2016-11-14 01:53:29 +0000 | [diff] [blame] | 8002 | def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}", |
| 8003 | (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>; |
| 8004 | def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}", |
| Craig Topper | 06624e1 | 2018-04-28 18:46:11 +0000 | [diff] [blame] | 8005 | (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0, "intel">; |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 8006 | } |
| 8007 | } |
| 8008 | |
| Simon Pilgrim | 465a88b | 2017-12-03 21:16:12 +0000 | [diff] [blame] | 8009 | defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86VSintToFP, |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 8010 | SchedWriteCvtDQ2PD>, XS, EVEX_CD8<32, CD8VH>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 8011 | |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 8012 | defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp, |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 8013 | X86VSintToFpRnd, SchedWriteCvtDQ2PS>, |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 8014 | PS, EVEX_CD8<32, CD8VF>; |
| 8015 | |
| Craig Topper | b2552e1 | 2018-06-14 03:16:58 +0000 | [diff] [blame] | 8016 | defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", X86cvttp2si, |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 8017 | X86cvttp2siRnd, SchedWriteCvtPS2DQ>, |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 8018 | XS, EVEX_CD8<32, CD8VF>; |
| 8019 | |
| Craig Topper | b2552e1 | 2018-06-14 03:16:58 +0000 | [diff] [blame] | 8020 | defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", X86cvttp2si, |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 8021 | X86cvttp2siRnd, SchedWriteCvtPD2DQ>, |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 8022 | PD, VEX_W, EVEX_CD8<64, CD8VF>; |
| 8023 | |
| Craig Topper | b2552e1 | 2018-06-14 03:16:58 +0000 | [diff] [blame] | 8024 | defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", X86cvttp2ui, |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 8025 | X86cvttp2uiRnd, SchedWriteCvtPS2DQ>, PS, |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 8026 | EVEX_CD8<32, CD8VF>; |
| 8027 | |
| Craig Topper | b2552e1 | 2018-06-14 03:16:58 +0000 | [diff] [blame] | 8028 | defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", X86cvttp2ui, |
| 8029 | X86cvttp2uiRnd, SchedWriteCvtPD2DQ>, |
| Simon Pilgrim | 465a88b | 2017-12-03 21:16:12 +0000 | [diff] [blame] | 8030 | PS, VEX_W, EVEX_CD8<64, CD8VF>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 8031 | |
| Simon Pilgrim | 465a88b | 2017-12-03 21:16:12 +0000 | [diff] [blame] | 8032 | defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp, |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 8033 | X86VUintToFP, SchedWriteCvtDQ2PD>, XS, |
| Simon Pilgrim | 465a88b | 2017-12-03 21:16:12 +0000 | [diff] [blame] | 8034 | EVEX_CD8<32, CD8VH>; |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 8035 | |
| 8036 | defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp, |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 8037 | X86VUintToFpRnd, SchedWriteCvtDQ2PS>, XD, |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 8038 | EVEX_CD8<32, CD8VF>; |
| 8039 | |
| Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 8040 | defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtp2Int, |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 8041 | X86cvtp2IntRnd, SchedWriteCvtPS2DQ>, PD, |
| Simon Pilgrim | 465a88b | 2017-12-03 21:16:12 +0000 | [diff] [blame] | 8042 | EVEX_CD8<32, CD8VF>; |
| Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 8043 | |
| Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 8044 | defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtp2Int, |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 8045 | X86cvtp2IntRnd, SchedWriteCvtPD2DQ>, XD, |
| Simon Pilgrim | 465a88b | 2017-12-03 21:16:12 +0000 | [diff] [blame] | 8046 | VEX_W, EVEX_CD8<64, CD8VF>; |
| Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 8047 | |
| Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 8048 | defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtp2UInt, |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 8049 | X86cvtp2UIntRnd, SchedWriteCvtPS2DQ>, |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 8050 | PS, EVEX_CD8<32, CD8VF>; |
| Simon Pilgrim | 465a88b | 2017-12-03 21:16:12 +0000 | [diff] [blame] | 8051 | |
| Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 8052 | defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtp2UInt, |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 8053 | X86cvtp2UIntRnd, SchedWriteCvtPD2DQ>, VEX_W, |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 8054 | PS, EVEX_CD8<64, CD8VF>; |
| Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 8055 | |
| Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 8056 | defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtp2Int, |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 8057 | X86cvtp2IntRnd, SchedWriteCvtPD2DQ>, VEX_W, |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 8058 | PD, EVEX_CD8<64, CD8VF>; |
| Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 8059 | |
| Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 8060 | defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtp2Int, |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 8061 | X86cvtp2IntRnd, SchedWriteCvtPS2DQ>, PD, |
| Simon Pilgrim | 465a88b | 2017-12-03 21:16:12 +0000 | [diff] [blame] | 8062 | EVEX_CD8<32, CD8VH>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 8063 | |
| Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 8064 | defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtp2UInt, |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 8065 | X86cvtp2UIntRnd, SchedWriteCvtPD2DQ>, VEX_W, |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 8066 | PD, EVEX_CD8<64, CD8VF>; |
| 8067 | |
| Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 8068 | defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtp2UInt, |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 8069 | X86cvtp2UIntRnd, SchedWriteCvtPS2DQ>, PD, |
| Simon Pilgrim | 465a88b | 2017-12-03 21:16:12 +0000 | [diff] [blame] | 8070 | EVEX_CD8<32, CD8VH>; |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 8071 | |
| Craig Topper | b2552e1 | 2018-06-14 03:16:58 +0000 | [diff] [blame] | 8072 | defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", X86cvttp2si, |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 8073 | X86cvttp2siRnd, SchedWriteCvtPD2DQ>, VEX_W, |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 8074 | PD, EVEX_CD8<64, CD8VF>; |
| 8075 | |
| Craig Topper | b2552e1 | 2018-06-14 03:16:58 +0000 | [diff] [blame] | 8076 | defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", X86cvttp2si, |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 8077 | X86cvttp2siRnd, SchedWriteCvtPS2DQ>, PD, |
| Simon Pilgrim | 465a88b | 2017-12-03 21:16:12 +0000 | [diff] [blame] | 8078 | EVEX_CD8<32, CD8VH>; |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 8079 | |
| Craig Topper | b2552e1 | 2018-06-14 03:16:58 +0000 | [diff] [blame] | 8080 | defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", X86cvttp2ui, |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 8081 | X86cvttp2uiRnd, SchedWriteCvtPD2DQ>, VEX_W, |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 8082 | PD, EVEX_CD8<64, CD8VF>; |
| 8083 | |
| Craig Topper | b2552e1 | 2018-06-14 03:16:58 +0000 | [diff] [blame] | 8084 | defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", X86cvttp2ui, |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 8085 | X86cvttp2uiRnd, SchedWriteCvtPS2DQ>, PD, |
| Simon Pilgrim | 465a88b | 2017-12-03 21:16:12 +0000 | [diff] [blame] | 8086 | EVEX_CD8<32, CD8VH>; |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 8087 | |
| 8088 | defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp, |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 8089 | X86VSintToFpRnd, SchedWriteCvtDQ2PD>, VEX_W, XS, |
| Simon Pilgrim | 465a88b | 2017-12-03 21:16:12 +0000 | [diff] [blame] | 8090 | EVEX_CD8<64, CD8VF>; |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 8091 | |
| 8092 | defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp, |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 8093 | X86VUintToFpRnd, SchedWriteCvtDQ2PD>, VEX_W, XS, |
| Simon Pilgrim | 465a88b | 2017-12-03 21:16:12 +0000 | [diff] [blame] | 8094 | EVEX_CD8<64, CD8VF>; |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 8095 | |
| Simon Pilgrim | a3af796 | 2016-11-24 12:13:46 +0000 | [diff] [blame] | 8096 | defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp, X86VSintToFP, |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 8097 | X86VSintToFpRnd, SchedWriteCvtDQ2PS>, VEX_W, PS, |
| Simon Pilgrim | 465a88b | 2017-12-03 21:16:12 +0000 | [diff] [blame] | 8098 | EVEX_CD8<64, CD8VF>; |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 8099 | |
| Simon Pilgrim | a3af796 | 2016-11-24 12:13:46 +0000 | [diff] [blame] | 8100 | defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp, X86VUintToFP, |
| Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 8101 | X86VUintToFpRnd, SchedWriteCvtDQ2PS>, VEX_W, XD, |
| Simon Pilgrim | 465a88b | 2017-12-03 21:16:12 +0000 | [diff] [blame] | 8102 | EVEX_CD8<64, CD8VF>; |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 8103 | |
| Craig Topper | b2552e1 | 2018-06-14 03:16:58 +0000 | [diff] [blame] | 8104 | let Predicates = [HasAVX512] in { |
| 8105 | def : Pat<(v16i32 (fp_to_sint (v16f32 VR512:$src))), |
| 8106 | (VCVTTPS2DQZrr VR512:$src)>; |
| 8107 | def : Pat<(v16i32 (fp_to_sint (loadv16f32 addr:$src))), |
| 8108 | (VCVTTPS2DQZrm addr:$src)>; |
| 8109 | |
| 8110 | def : Pat<(v16i32 (fp_to_uint (v16f32 VR512:$src))), |
| 8111 | (VCVTTPS2UDQZrr VR512:$src)>; |
| 8112 | def : Pat<(v16i32 (fp_to_uint (loadv16f32 addr:$src))), |
| 8113 | (VCVTTPS2UDQZrm addr:$src)>; |
| 8114 | |
| 8115 | def : Pat<(v8i32 (fp_to_sint (v8f64 VR512:$src))), |
| 8116 | (VCVTTPD2DQZrr VR512:$src)>; |
| 8117 | def : Pat<(v8i32 (fp_to_sint (loadv8f64 addr:$src))), |
| 8118 | (VCVTTPD2DQZrm addr:$src)>; |
| 8119 | |
| 8120 | def : Pat<(v8i32 (fp_to_uint (v8f64 VR512:$src))), |
| 8121 | (VCVTTPD2UDQZrr VR512:$src)>; |
| 8122 | def : Pat<(v8i32 (fp_to_uint (loadv8f64 addr:$src))), |
| 8123 | (VCVTTPD2UDQZrm addr:$src)>; |
| 8124 | } |
| 8125 | |
| 8126 | let Predicates = [HasVLX] in { |
| 8127 | def : Pat<(v4i32 (fp_to_sint (v4f32 VR128X:$src))), |
| 8128 | (VCVTTPS2DQZ128rr VR128X:$src)>; |
| 8129 | def : Pat<(v4i32 (fp_to_sint (loadv4f32 addr:$src))), |
| 8130 | (VCVTTPS2DQZ128rm addr:$src)>; |
| 8131 | |
| 8132 | def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src))), |
| 8133 | (VCVTTPS2UDQZ128rr VR128X:$src)>; |
| 8134 | def : Pat<(v4i32 (fp_to_uint (loadv4f32 addr:$src))), |
| 8135 | (VCVTTPS2UDQZ128rm addr:$src)>; |
| 8136 | |
| 8137 | def : Pat<(v8i32 (fp_to_sint (v8f32 VR256X:$src))), |
| 8138 | (VCVTTPS2DQZ256rr VR256X:$src)>; |
| 8139 | def : Pat<(v8i32 (fp_to_sint (loadv8f32 addr:$src))), |
| 8140 | (VCVTTPS2DQZ256rm addr:$src)>; |
| 8141 | |
| 8142 | def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src))), |
| 8143 | (VCVTTPS2UDQZ256rr VR256X:$src)>; |
| 8144 | def : Pat<(v8i32 (fp_to_uint (loadv8f32 addr:$src))), |
| 8145 | (VCVTTPS2UDQZ256rm addr:$src)>; |
| 8146 | |
| 8147 | def : Pat<(v4i32 (fp_to_sint (v4f64 VR256X:$src))), |
| 8148 | (VCVTTPD2DQZ256rr VR256X:$src)>; |
| 8149 | def : Pat<(v4i32 (fp_to_sint (loadv4f64 addr:$src))), |
| 8150 | (VCVTTPD2DQZ256rm addr:$src)>; |
| 8151 | |
| 8152 | def : Pat<(v4i32 (fp_to_uint (v4f64 VR256X:$src))), |
| 8153 | (VCVTTPD2UDQZ256rr VR256X:$src)>; |
| 8154 | def : Pat<(v4i32 (fp_to_uint (loadv4f64 addr:$src))), |
| 8155 | (VCVTTPD2UDQZ256rm addr:$src)>; |
| 8156 | } |
| 8157 | |
| 8158 | let Predicates = [HasDQI] in { |
| 8159 | def : Pat<(v8i64 (fp_to_sint (v8f32 VR256X:$src))), |
| 8160 | (VCVTTPS2QQZrr VR256X:$src)>; |
| 8161 | def : Pat<(v8i64 (fp_to_sint (loadv8f32 addr:$src))), |
| 8162 | (VCVTTPS2QQZrm addr:$src)>; |
| 8163 | |
| 8164 | def : Pat<(v8i64 (fp_to_uint (v8f32 VR256X:$src))), |
| 8165 | (VCVTTPS2UQQZrr VR256X:$src)>; |
| 8166 | def : Pat<(v8i64 (fp_to_uint (loadv8f32 addr:$src))), |
| 8167 | (VCVTTPS2UQQZrm addr:$src)>; |
| 8168 | |
| 8169 | def : Pat<(v8i64 (fp_to_sint (v8f64 VR512:$src))), |
| 8170 | (VCVTTPD2QQZrr VR512:$src)>; |
| 8171 | def : Pat<(v8i64 (fp_to_sint (loadv8f64 addr:$src))), |
| 8172 | (VCVTTPD2QQZrm addr:$src)>; |
| 8173 | |
| 8174 | def : Pat<(v8i64 (fp_to_uint (v8f64 VR512:$src))), |
| 8175 | (VCVTTPD2UQQZrr VR512:$src)>; |
| 8176 | def : Pat<(v8i64 (fp_to_uint (loadv8f64 addr:$src))), |
| 8177 | (VCVTTPD2UQQZrm addr:$src)>; |
| 8178 | } |
| 8179 | |
| 8180 | let Predicates = [HasDQI, HasVLX] in { |
| 8181 | def : Pat<(v4i64 (fp_to_sint (v4f32 VR128X:$src))), |
| 8182 | (VCVTTPS2QQZ256rr VR128X:$src)>; |
| 8183 | def : Pat<(v4i64 (fp_to_sint (loadv4f32 addr:$src))), |
| 8184 | (VCVTTPS2QQZ256rm addr:$src)>; |
| 8185 | |
| 8186 | def : Pat<(v4i64 (fp_to_uint (v4f32 VR128X:$src))), |
| 8187 | (VCVTTPS2UQQZ256rr VR128X:$src)>; |
| 8188 | def : Pat<(v4i64 (fp_to_uint (loadv4f32 addr:$src))), |
| 8189 | (VCVTTPS2UQQZ256rm addr:$src)>; |
| 8190 | |
| 8191 | def : Pat<(v2i64 (fp_to_sint (v2f64 VR128X:$src))), |
| 8192 | (VCVTTPD2QQZ128rr VR128X:$src)>; |
| 8193 | def : Pat<(v2i64 (fp_to_sint (loadv2f64 addr:$src))), |
| 8194 | (VCVTTPD2QQZ128rm addr:$src)>; |
| 8195 | |
| 8196 | def : Pat<(v2i64 (fp_to_uint (v2f64 VR128X:$src))), |
| 8197 | (VCVTTPD2UQQZ128rr VR128X:$src)>; |
| 8198 | def : Pat<(v2i64 (fp_to_uint (loadv2f64 addr:$src))), |
| 8199 | (VCVTTPD2UQQZ128rm addr:$src)>; |
| 8200 | |
| 8201 | def : Pat<(v4i64 (fp_to_sint (v4f64 VR256X:$src))), |
| 8202 | (VCVTTPD2QQZ256rr VR256X:$src)>; |
| 8203 | def : Pat<(v4i64 (fp_to_sint (loadv4f64 addr:$src))), |
| 8204 | (VCVTTPD2QQZ256rm addr:$src)>; |
| 8205 | |
| 8206 | def : Pat<(v4i64 (fp_to_uint (v4f64 VR256X:$src))), |
| 8207 | (VCVTTPD2UQQZ256rr VR256X:$src)>; |
| 8208 | def : Pat<(v4i64 (fp_to_uint (loadv4f64 addr:$src))), |
| 8209 | (VCVTTPD2UQQZ256rm addr:$src)>; |
| 8210 | } |
| 8211 | |
| Craig Topper | e38c57a | 2015-11-27 05:44:02 +0000 | [diff] [blame] | 8212 | let Predicates = [HasAVX512, NoVLX] in { |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 8213 | def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))), |
| Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 8214 | (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr |
| Craig Topper | 6140320 | 2016-09-19 02:53:43 +0000 | [diff] [blame] | 8215 | (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), |
| 8216 | VR256X:$src1, sub_ymm)))), sub_ymm)>; |
| Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 8217 | |
| Elena Demikhovsky | 3dcfbdf | 2014-04-08 07:24:02 +0000 | [diff] [blame] | 8218 | def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))), |
| 8219 | (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr |
| Craig Topper | 6140320 | 2016-09-19 02:53:43 +0000 | [diff] [blame] | 8220 | (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), |
| 8221 | VR128X:$src1, sub_xmm)))), sub_xmm)>; |
| Elena Demikhovsky | 3dcfbdf | 2014-04-08 07:24:02 +0000 | [diff] [blame] | 8222 | |
| Elena Demikhovsky | 95629ca | 2016-03-29 06:33:41 +0000 | [diff] [blame] | 8223 | def : Pat<(v4i32 (fp_to_uint (v4f64 VR256X:$src1))), |
| 8224 | (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr |
| Craig Topper | 6140320 | 2016-09-19 02:53:43 +0000 | [diff] [blame] | 8225 | (v8f64 (INSERT_SUBREG (IMPLICIT_DEF), |
| 8226 | VR256X:$src1, sub_ymm)))), sub_xmm)>; |
| Elena Demikhovsky | 95629ca | 2016-03-29 06:33:41 +0000 | [diff] [blame] | 8227 | |
| Elena Demikhovsky | 3dcfbdf | 2014-04-08 07:24:02 +0000 | [diff] [blame] | 8228 | def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))), |
| 8229 | (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr |
| Craig Topper | 6140320 | 2016-09-19 02:53:43 +0000 | [diff] [blame] | 8230 | (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), |
| 8231 | VR256X:$src1, sub_ymm)))), sub_ymm)>; |
| Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 8232 | |
| Elena Demikhovsky | 3dcfbdf | 2014-04-08 07:24:02 +0000 | [diff] [blame] | 8233 | def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))), |
| 8234 | (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr |
| Craig Topper | 6140320 | 2016-09-19 02:53:43 +0000 | [diff] [blame] | 8235 | (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), |
| 8236 | VR128X:$src1, sub_xmm)))), sub_xmm)>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 8237 | |
| Cameron McInally | f10a7c9 | 2014-06-18 14:04:37 +0000 | [diff] [blame] | 8238 | def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))), |
| 8239 | (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr |
| Craig Topper | 6140320 | 2016-09-19 02:53:43 +0000 | [diff] [blame] | 8240 | (v8i32 (INSERT_SUBREG (IMPLICIT_DEF), |
| 8241 | VR128X:$src1, sub_xmm)))), sub_ymm)>; |
| Simon Pilgrim | 096b6d4 | 2016-11-20 14:03:23 +0000 | [diff] [blame] | 8242 | |
| Simon Pilgrim | a3af796 | 2016-11-24 12:13:46 +0000 | [diff] [blame] | 8243 | def : Pat<(v2f64 (X86VUintToFP (v4i32 VR128X:$src1))), |
| Simon Pilgrim | 096b6d4 | 2016-11-20 14:03:23 +0000 | [diff] [blame] | 8244 | (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr |
| 8245 | (v8i32 (INSERT_SUBREG (IMPLICIT_DEF), |
| 8246 | VR128X:$src1, sub_xmm)))), sub_xmm)>; |
| Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 8247 | } |
| 8248 | |
| Simon Pilgrim | 4ddc92b | 2016-10-18 07:42:15 +0000 | [diff] [blame] | 8249 | let Predicates = [HasAVX512, HasVLX] in { |
| Simon Pilgrim | 3ce6a54 | 2016-11-23 22:35:06 +0000 | [diff] [blame] | 8250 | let AddedComplexity = 15 in { |
| 8251 | def : Pat<(X86vzmovl (v2i64 (bitconvert |
| 8252 | (v4i32 (X86cvtp2Int (v2f64 VR128X:$src)))))), |
| Craig Topper | 5ef13ba | 2016-12-26 07:26:07 +0000 | [diff] [blame] | 8253 | (VCVTPD2DQZ128rr VR128X:$src)>; |
| Craig Topper | 009f0aa | 2017-10-14 04:18:10 +0000 | [diff] [blame] | 8254 | def : Pat<(X86vzmovl (v2i64 (bitconvert |
| Craig Topper | f7e7777 | 2017-10-14 07:04:48 +0000 | [diff] [blame] | 8255 | (v4i32 (X86cvtp2Int (loadv2f64 addr:$src)))))), |
| 8256 | (VCVTPD2DQZ128rm addr:$src)>; |
| 8257 | def : Pat<(X86vzmovl (v2i64 (bitconvert |
| Craig Topper | 009f0aa | 2017-10-14 04:18:10 +0000 | [diff] [blame] | 8258 | (v4i32 (X86cvtp2UInt (v2f64 VR128X:$src)))))), |
| Craig Topper | 5ef13ba | 2016-12-26 07:26:07 +0000 | [diff] [blame] | 8259 | (VCVTPD2UDQZ128rr VR128X:$src)>; |
| Simon Pilgrim | 3ce6a54 | 2016-11-23 22:35:06 +0000 | [diff] [blame] | 8260 | def : Pat<(X86vzmovl (v2i64 (bitconvert |
| Simon Pilgrim | a3af796 | 2016-11-24 12:13:46 +0000 | [diff] [blame] | 8261 | (v4i32 (X86cvttp2si (v2f64 VR128X:$src)))))), |
| Craig Topper | 5ef13ba | 2016-12-26 07:26:07 +0000 | [diff] [blame] | 8262 | (VCVTTPD2DQZ128rr VR128X:$src)>; |
| Craig Topper | 009f0aa | 2017-10-14 04:18:10 +0000 | [diff] [blame] | 8263 | def : Pat<(X86vzmovl (v2i64 (bitconvert |
| Craig Topper | f7e7777 | 2017-10-14 07:04:48 +0000 | [diff] [blame] | 8264 | (v4i32 (X86cvttp2si (loadv2f64 addr:$src)))))), |
| 8265 | (VCVTTPD2DQZ128rm addr:$src)>; |
| 8266 | def : Pat<(X86vzmovl (v2i64 (bitconvert |
| Craig Topper | 009f0aa | 2017-10-14 04:18:10 +0000 | [diff] [blame] | 8267 | (v4i32 (X86cvttp2ui (v2f64 VR128X:$src)))))), |
| Craig Topper | 5ef13ba | 2016-12-26 07:26:07 +0000 | [diff] [blame] | 8268 | (VCVTTPD2UDQZ128rr VR128X:$src)>; |
| Simon Pilgrim | 3ce6a54 | 2016-11-23 22:35:06 +0000 | [diff] [blame] | 8269 | } |
| Craig Topper | d746747 | 2017-10-14 04:18:09 +0000 | [diff] [blame] | 8270 | |
| 8271 | def : Pat<(v2f64 (X86VSintToFP (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))), |
| 8272 | (VCVTDQ2PDZ128rm addr:$src)>; |
| 8273 | def : Pat<(v2f64 (X86VSintToFP (bc_v4i32 (v2i64 (X86vzload addr:$src))))), |
| 8274 | (VCVTDQ2PDZ128rm addr:$src)>; |
| 8275 | |
| 8276 | def : Pat<(v2f64 (X86VUintToFP (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))), |
| 8277 | (VCVTUDQ2PDZ128rm addr:$src)>; |
| 8278 | def : Pat<(v2f64 (X86VUintToFP (bc_v4i32 (v2i64 (X86vzload addr:$src))))), |
| 8279 | (VCVTUDQ2PDZ128rm addr:$src)>; |
| Simon Pilgrim | 4ddc92b | 2016-10-18 07:42:15 +0000 | [diff] [blame] | 8280 | } |
| 8281 | |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 8282 | let Predicates = [HasAVX512] in { |
| Michael Kuperstein | 2bc3d4d | 2016-08-18 20:08:15 +0000 | [diff] [blame] | 8283 | def : Pat<(v8f32 (fpround (loadv8f64 addr:$src))), |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 8284 | (VCVTPD2PSZrm addr:$src)>; |
| 8285 | def : Pat<(v8f64 (extloadv8f32 addr:$src)), |
| 8286 | (VCVTPS2PDZrm addr:$src)>; |
| 8287 | } |
| 8288 | |
| Simon Pilgrim | 7c26a6f | 2016-11-24 14:02:30 +0000 | [diff] [blame] | 8289 | let Predicates = [HasDQI, HasVLX] in { |
| 8290 | let AddedComplexity = 15 in { |
| 8291 | def : Pat<(X86vzmovl (v2f64 (bitconvert |
| 8292 | (v4f32 (X86VSintToFP (v2i64 VR128X:$src)))))), |
| Craig Topper | 5ef13ba | 2016-12-26 07:26:07 +0000 | [diff] [blame] | 8293 | (VCVTQQ2PSZ128rr VR128X:$src)>; |
| Simon Pilgrim | 7c26a6f | 2016-11-24 14:02:30 +0000 | [diff] [blame] | 8294 | def : Pat<(X86vzmovl (v2f64 (bitconvert |
| 8295 | (v4f32 (X86VUintToFP (v2i64 VR128X:$src)))))), |
| Craig Topper | 5ef13ba | 2016-12-26 07:26:07 +0000 | [diff] [blame] | 8296 | (VCVTUQQ2PSZ128rr VR128X:$src)>; |
| Simon Pilgrim | 7c26a6f | 2016-11-24 14:02:30 +0000 | [diff] [blame] | 8297 | } |
| 8298 | } |
| 8299 | |
| Simon Pilgrim | 4e9b9cb | 2016-11-23 14:01:18 +0000 | [diff] [blame] | 8300 | let Predicates = [HasDQI, NoVLX] in { |
| Simon Pilgrim | 841d7ca | 2016-11-24 14:46:55 +0000 | [diff] [blame] | 8301 | def : Pat<(v2i64 (fp_to_sint (v2f64 VR128X:$src1))), |
| 8302 | (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr |
| 8303 | (v8f64 (INSERT_SUBREG (IMPLICIT_DEF), |
| 8304 | VR128X:$src1, sub_xmm)))), sub_xmm)>; |
| 8305 | |
| Simon Pilgrim | 4e9b9cb | 2016-11-23 14:01:18 +0000 | [diff] [blame] | 8306 | def : Pat<(v4i64 (fp_to_sint (v4f32 VR128X:$src1))), |
| 8307 | (EXTRACT_SUBREG (v8i64 (VCVTTPS2QQZrr |
| 8308 | (v8f32 (INSERT_SUBREG (IMPLICIT_DEF), |
| 8309 | VR128X:$src1, sub_xmm)))), sub_ymm)>; |
| 8310 | |
| 8311 | def : Pat<(v4i64 (fp_to_sint (v4f64 VR256X:$src1))), |
| 8312 | (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr |
| 8313 | (v8f64 (INSERT_SUBREG (IMPLICIT_DEF), |
| 8314 | VR256X:$src1, sub_ymm)))), sub_ymm)>; |
| 8315 | |
| Simon Pilgrim | 841d7ca | 2016-11-24 14:46:55 +0000 | [diff] [blame] | 8316 | def : Pat<(v2i64 (fp_to_uint (v2f64 VR128X:$src1))), |
| 8317 | (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr |
| 8318 | (v8f64 (INSERT_SUBREG (IMPLICIT_DEF), |
| 8319 | VR128X:$src1, sub_xmm)))), sub_xmm)>; |
| 8320 | |
| Simon Pilgrim | 4e9b9cb | 2016-11-23 14:01:18 +0000 | [diff] [blame] | 8321 | def : Pat<(v4i64 (fp_to_uint (v4f32 VR128X:$src1))), |
| 8322 | (EXTRACT_SUBREG (v8i64 (VCVTTPS2UQQZrr |
| 8323 | (v8f32 (INSERT_SUBREG (IMPLICIT_DEF), |
| 8324 | VR128X:$src1, sub_xmm)))), sub_ymm)>; |
| 8325 | |
| 8326 | def : Pat<(v4i64 (fp_to_uint (v4f64 VR256X:$src1))), |
| 8327 | (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr |
| 8328 | (v8f64 (INSERT_SUBREG (IMPLICIT_DEF), |
| 8329 | VR256X:$src1, sub_ymm)))), sub_ymm)>; |
| 8330 | |
| 8331 | def : Pat<(v4f32 (sint_to_fp (v4i64 VR256X:$src1))), |
| 8332 | (EXTRACT_SUBREG (v8f32 (VCVTQQ2PSZrr |
| 8333 | (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), |
| 8334 | VR256X:$src1, sub_ymm)))), sub_xmm)>; |
| 8335 | |
| Simon Pilgrim | 841d7ca | 2016-11-24 14:46:55 +0000 | [diff] [blame] | 8336 | def : Pat<(v2f64 (sint_to_fp (v2i64 VR128X:$src1))), |
| 8337 | (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr |
| 8338 | (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), |
| 8339 | VR128X:$src1, sub_xmm)))), sub_xmm)>; |
| 8340 | |
| Simon Pilgrim | 4e9b9cb | 2016-11-23 14:01:18 +0000 | [diff] [blame] | 8341 | def : Pat<(v4f64 (sint_to_fp (v4i64 VR256X:$src1))), |
| 8342 | (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr |
| 8343 | (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), |
| 8344 | VR256X:$src1, sub_ymm)))), sub_ymm)>; |
| 8345 | |
| 8346 | def : Pat<(v4f32 (uint_to_fp (v4i64 VR256X:$src1))), |
| 8347 | (EXTRACT_SUBREG (v8f32 (VCVTUQQ2PSZrr |
| 8348 | (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), |
| 8349 | VR256X:$src1, sub_ymm)))), sub_xmm)>; |
| 8350 | |
| Simon Pilgrim | 841d7ca | 2016-11-24 14:46:55 +0000 | [diff] [blame] | 8351 | def : Pat<(v2f64 (uint_to_fp (v2i64 VR128X:$src1))), |
| 8352 | (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr |
| 8353 | (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), |
| 8354 | VR128X:$src1, sub_xmm)))), sub_xmm)>; |
| 8355 | |
| Simon Pilgrim | 4e9b9cb | 2016-11-23 14:01:18 +0000 | [diff] [blame] | 8356 | def : Pat<(v4f64 (uint_to_fp (v4i64 VR256X:$src1))), |
| 8357 | (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr |
| 8358 | (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), |
| 8359 | VR256X:$src1, sub_ymm)))), sub_ymm)>; |
| 8360 | } |
| 8361 | |
| Elena Demikhovsky | dd0794e | 2013-10-24 07:16:35 +0000 | [diff] [blame] | 8362 | //===----------------------------------------------------------------------===// |
| 8363 | // Half precision conversion instructions |
| 8364 | //===----------------------------------------------------------------------===// |
| Simon Pilgrim | 569e53b | 2017-12-03 21:43:54 +0000 | [diff] [blame] | 8365 | |
| Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 8366 | multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src, |
| Simon Pilgrim | 569e53b | 2017-12-03 21:43:54 +0000 | [diff] [blame] | 8367 | X86MemOperand x86memop, PatFrag ld_frag, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 8368 | X86FoldableSchedWrite sched> { |
| Craig Topper | cf8e6d0 | 2017-11-07 07:13:03 +0000 | [diff] [blame] | 8369 | defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), |
| 8370 | (ins _src.RC:$src), "vcvtph2ps", "$src", "$src", |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 8371 | (X86cvtph2ps (_src.VT _src.RC:$src))>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 8372 | T8PD, Sched<[sched]>; |
| Craig Topper | cf8e6d0 | 2017-11-07 07:13:03 +0000 | [diff] [blame] | 8373 | defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst), |
| 8374 | (ins x86memop:$src), "vcvtph2ps", "$src", "$src", |
| 8375 | (X86cvtph2ps (_src.VT |
| 8376 | (bitconvert |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 8377 | (ld_frag addr:$src))))>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 8378 | T8PD, Sched<[sched.Folded]>; |
| Asaf Badouh | 7c52245 | 2015-10-22 14:01:16 +0000 | [diff] [blame] | 8379 | } |
| 8380 | |
| Simon Pilgrim | 569e53b | 2017-12-03 21:43:54 +0000 | [diff] [blame] | 8381 | multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 8382 | X86FoldableSchedWrite sched> { |
| Craig Topper | c89e282 | 2017-12-10 09:14:38 +0000 | [diff] [blame] | 8383 | defm rrb : AVX512_maskable<0x13, MRMSrcReg, _dest, (outs _dest.RC:$dst), |
| 8384 | (ins _src.RC:$src), "vcvtph2ps", |
| 8385 | "{sae}, $src", "$src, {sae}", |
| 8386 | (X86cvtph2psRnd (_src.VT _src.RC:$src), |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 8387 | (i32 FROUND_NO_EXC))>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 8388 | T8PD, EVEX_B, Sched<[sched]>; |
| Asaf Badouh | 7c52245 | 2015-10-22 14:01:16 +0000 | [diff] [blame] | 8389 | } |
| 8390 | |
| Craig Topper | e7fb300 | 2017-11-07 07:13:07 +0000 | [diff] [blame] | 8391 | let Predicates = [HasAVX512] in |
| Simon Pilgrim | 569e53b | 2017-12-03 21:43:54 +0000 | [diff] [blame] | 8392 | defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64, |
| Clement Courbet | 7db69cc | 2018-06-11 14:37:53 +0000 | [diff] [blame] | 8393 | WriteCvtPH2PSZ>, |
| 8394 | avx512_cvtph2ps_sae<v16f32_info, v16i16x_info, WriteCvtPH2PSZ>, |
| Asaf Badouh | 7c52245 | 2015-10-22 14:01:16 +0000 | [diff] [blame] | 8395 | EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>; |
| Craig Topper | e7fb300 | 2017-11-07 07:13:07 +0000 | [diff] [blame] | 8396 | |
| 8397 | let Predicates = [HasVLX] in { |
| 8398 | defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem, |
| Simon Pilgrim | 891ebcd | 2018-05-15 14:12:32 +0000 | [diff] [blame] | 8399 | loadv2i64, WriteCvtPH2PSY>, EVEX, EVEX_V256, |
| Simon Pilgrim | 569e53b | 2017-12-03 21:43:54 +0000 | [diff] [blame] | 8400 | EVEX_CD8<32, CD8VH>; |
| Craig Topper | e7fb300 | 2017-11-07 07:13:07 +0000 | [diff] [blame] | 8401 | defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem, |
| Simon Pilgrim | 891ebcd | 2018-05-15 14:12:32 +0000 | [diff] [blame] | 8402 | loadv2i64, WriteCvtPH2PS>, EVEX, EVEX_V128, |
| Simon Pilgrim | 569e53b | 2017-12-03 21:43:54 +0000 | [diff] [blame] | 8403 | EVEX_CD8<32, CD8VH>; |
| Craig Topper | e7fb300 | 2017-11-07 07:13:07 +0000 | [diff] [blame] | 8404 | |
| 8405 | // Pattern match vcvtph2ps of a scalar i64 load. |
| 8406 | def : Pat<(v4f32 (X86cvtph2ps (v8i16 (vzmovl_v2i64 addr:$src)))), |
| 8407 | (VCVTPH2PSZ128rm addr:$src)>; |
| 8408 | def : Pat<(v4f32 (X86cvtph2ps (v8i16 (vzload_v2i64 addr:$src)))), |
| 8409 | (VCVTPH2PSZ128rm addr:$src)>; |
| 8410 | def : Pat<(v4f32 (X86cvtph2ps (v8i16 (bitconvert |
| 8411 | (v2i64 (scalar_to_vector (loadi64 addr:$src))))))), |
| 8412 | (VCVTPH2PSZ128rm addr:$src)>; |
| Elena Demikhovsky | dd0794e | 2013-10-24 07:16:35 +0000 | [diff] [blame] | 8413 | } |
| 8414 | |
| Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 8415 | multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src, |
| Simon Pilgrim | 891ebcd | 2018-05-15 14:12:32 +0000 | [diff] [blame] | 8416 | X86MemOperand x86memop, SchedWrite RR, SchedWrite MR> { |
| Asaf Badouh | c7cb880 | 2015-10-27 15:37:17 +0000 | [diff] [blame] | 8417 | defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst), |
| Igor Breger | 73ee8ba | 2016-05-31 08:04:21 +0000 | [diff] [blame] | 8418 | (ins _src.RC:$src1, i32u8imm:$src2), |
| 8419 | "vcvtps2ph", "$src2, $src1", "$src1, $src2", |
| Asaf Badouh | c7cb880 | 2015-10-27 15:37:17 +0000 | [diff] [blame] | 8420 | (X86cvtps2ph (_src.VT _src.RC:$src1), |
| Simon Pilgrim | 0e45634 | 2018-04-12 20:47:34 +0000 | [diff] [blame] | 8421 | (i32 imm:$src2)), 0, 0>, |
| Simon Pilgrim | 891ebcd | 2018-05-15 14:12:32 +0000 | [diff] [blame] | 8422 | AVX512AIi8Base, Sched<[RR]>; |
| Craig Topper | 65e6d0b | 2017-11-08 04:00:31 +0000 | [diff] [blame] | 8423 | let hasSideEffects = 0, mayStore = 1 in { |
| 8424 | def mr : AVX512AIi8<0x1D, MRMDestMem, (outs), |
| 8425 | (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2), |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 8426 | "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>, |
| Simon Pilgrim | 891ebcd | 2018-05-15 14:12:32 +0000 | [diff] [blame] | 8427 | Sched<[MR]>; |
| Craig Topper | 65e6d0b | 2017-11-08 04:00:31 +0000 | [diff] [blame] | 8428 | def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs), |
| 8429 | (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2), |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 8430 | "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}", []>, |
| Craig Topper | 5548873 | 2018-06-13 00:04:08 +0000 | [diff] [blame] | 8431 | EVEX_K, Sched<[MR]>, NotMemoryFoldable; |
| Craig Topper | 65e6d0b | 2017-11-08 04:00:31 +0000 | [diff] [blame] | 8432 | } |
| Elena Demikhovsky | dd0794e | 2013-10-24 07:16:35 +0000 | [diff] [blame] | 8433 | } |
| Simon Pilgrim | 569e53b | 2017-12-03 21:43:54 +0000 | [diff] [blame] | 8434 | |
| Simon Pilgrim | 891ebcd | 2018-05-15 14:12:32 +0000 | [diff] [blame] | 8435 | multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src, |
| 8436 | SchedWrite Sched> { |
| Craig Topper | d868870 | 2016-09-21 03:58:44 +0000 | [diff] [blame] | 8437 | let hasSideEffects = 0 in |
| Craig Topper | 1de942b | 2017-12-10 17:42:44 +0000 | [diff] [blame] | 8438 | defm rrb : AVX512_maskable_in_asm<0x1D, MRMDestReg, _dest, |
| Craig Topper | d868870 | 2016-09-21 03:58:44 +0000 | [diff] [blame] | 8439 | (outs _dest.RC:$dst), |
| Igor Breger | 73ee8ba | 2016-05-31 08:04:21 +0000 | [diff] [blame] | 8440 | (ins _src.RC:$src1, i32u8imm:$src2), |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 8441 | "vcvtps2ph", "$src2, {sae}, $src1", "$src1, {sae}, $src2", []>, |
| Simon Pilgrim | 891ebcd | 2018-05-15 14:12:32 +0000 | [diff] [blame] | 8442 | EVEX_B, AVX512AIi8Base, Sched<[Sched]>; |
| Asaf Badouh | c7cb880 | 2015-10-27 15:37:17 +0000 | [diff] [blame] | 8443 | } |
| Simon Pilgrim | 569e53b | 2017-12-03 21:43:54 +0000 | [diff] [blame] | 8444 | |
| Asaf Badouh | c7cb880 | 2015-10-27 15:37:17 +0000 | [diff] [blame] | 8445 | let Predicates = [HasAVX512] in { |
| Simon Pilgrim | 891ebcd | 2018-05-15 14:12:32 +0000 | [diff] [blame] | 8446 | defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem, |
| Clement Courbet | 7db69cc | 2018-06-11 14:37:53 +0000 | [diff] [blame] | 8447 | WriteCvtPS2PHZ, WriteCvtPS2PHZSt>, |
| 8448 | avx512_cvtps2ph_sae<v16i16x_info, v16f32_info, WriteCvtPS2PHZ>, |
| Simon Pilgrim | f0945aa | 2018-04-24 16:43:07 +0000 | [diff] [blame] | 8449 | EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>; |
| Asaf Badouh | c7cb880 | 2015-10-27 15:37:17 +0000 | [diff] [blame] | 8450 | let Predicates = [HasVLX] in { |
| Simon Pilgrim | 891ebcd | 2018-05-15 14:12:32 +0000 | [diff] [blame] | 8451 | defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem, |
| 8452 | WriteCvtPS2PHY, WriteCvtPS2PHYSt>, |
| Simon Pilgrim | f0945aa | 2018-04-24 16:43:07 +0000 | [diff] [blame] | 8453 | EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>; |
| Simon Pilgrim | 891ebcd | 2018-05-15 14:12:32 +0000 | [diff] [blame] | 8454 | defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f64mem, |
| 8455 | WriteCvtPS2PH, WriteCvtPS2PHSt>, |
| Simon Pilgrim | f0945aa | 2018-04-24 16:43:07 +0000 | [diff] [blame] | 8456 | EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>; |
| Asaf Badouh | c7cb880 | 2015-10-27 15:37:17 +0000 | [diff] [blame] | 8457 | } |
| Craig Topper | 65e6d0b | 2017-11-08 04:00:31 +0000 | [diff] [blame] | 8458 | |
| 8459 | def : Pat<(store (f64 (extractelt |
| 8460 | (bc_v2f64 (v8i16 (X86cvtps2ph VR128X:$src1, i32:$src2))), |
| 8461 | (iPTR 0))), addr:$dst), |
| 8462 | (VCVTPS2PHZ128mr addr:$dst, VR128X:$src1, imm:$src2)>; |
| 8463 | def : Pat<(store (i64 (extractelt |
| 8464 | (bc_v2i64 (v8i16 (X86cvtps2ph VR128X:$src1, i32:$src2))), |
| 8465 | (iPTR 0))), addr:$dst), |
| 8466 | (VCVTPS2PHZ128mr addr:$dst, VR128X:$src1, imm:$src2)>; |
| 8467 | def : Pat<(store (v8i16 (X86cvtps2ph VR256X:$src1, i32:$src2)), addr:$dst), |
| 8468 | (VCVTPS2PHZ256mr addr:$dst, VR256X:$src1, imm:$src2)>; |
| 8469 | def : Pat<(store (v16i16 (X86cvtps2ph VR512:$src1, i32:$src2)), addr:$dst), |
| 8470 | (VCVTPS2PHZmr addr:$dst, VR512:$src1, imm:$src2)>; |
| Asaf Badouh | c7cb880 | 2015-10-27 15:37:17 +0000 | [diff] [blame] | 8471 | } |
| Asaf Badouh | 2489f35 | 2015-12-02 08:17:51 +0000 | [diff] [blame] | 8472 | |
| Craig Topper | 9820e34 | 2016-09-20 05:44:47 +0000 | [diff] [blame] | 8473 | // Patterns for matching conversions from float to half-float and vice versa. |
| Craig Topper | b3b5033 | 2016-09-19 02:53:37 +0000 | [diff] [blame] | 8474 | let Predicates = [HasVLX] in { |
| 8475 | // Use MXCSR.RC for rounding instead of explicitly specifying the default |
| 8476 | // rounding mode (Nearest-Even, encoded as 0). Both are equivalent in the |
| 8477 | // configurations we support (the default). However, falling back to MXCSR is |
| 8478 | // more consistent with other instructions, which are always controlled by it. |
| 8479 | // It's encoded as 0b100. |
| 8480 | def : Pat<(fp_to_f16 FR32X:$src), |
| 8481 | (i16 (EXTRACT_SUBREG (VMOVPDI2DIZrr (VCVTPS2PHZ128rr |
| 8482 | (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), sub_16bit))>; |
| 8483 | |
| 8484 | def : Pat<(f16_to_fp GR16:$src), |
| 8485 | (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr |
| 8486 | (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)), FR32X)) >; |
| 8487 | |
| 8488 | def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))), |
| 8489 | (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr |
| 8490 | (VCVTPS2PHZ128rr (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), FR32X)) >; |
| 8491 | } |
| 8492 | |
| Asaf Badouh | 2489f35 | 2015-12-02 08:17:51 +0000 | [diff] [blame] | 8493 | // Unordered/Ordered scalar fp compare with Sea and set EFLAGS |
| Craig Topper | 7e664da | 2016-09-24 21:42:43 +0000 | [diff] [blame] | 8494 | multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 8495 | string OpcodeStr, X86FoldableSchedWrite sched> { |
| Craig Topper | 07a7d56 | 2017-07-23 03:59:39 +0000 | [diff] [blame] | 8496 | let hasSideEffects = 0 in |
| Craig Topper | c89e282 | 2017-12-10 09:14:38 +0000 | [diff] [blame] | 8497 | def rrb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2), |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 8498 | !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"), []>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 8499 | EVEX, EVEX_B, VEX_LIG, EVEX_V128, Sched<[sched]>; |
| Asaf Badouh | 2489f35 | 2015-12-02 08:17:51 +0000 | [diff] [blame] | 8500 | } |
| 8501 | |
| 8502 | let Defs = [EFLAGS], Predicates = [HasAVX512] in { |
| Simon Pilgrim | 86e3c269 | 2018-04-17 07:22:44 +0000 | [diff] [blame] | 8503 | defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, "vucomiss", WriteFCom>, |
| Asaf Badouh | 2489f35 | 2015-12-02 08:17:51 +0000 | [diff] [blame] | 8504 | AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>; |
| Simon Pilgrim | 86e3c269 | 2018-04-17 07:22:44 +0000 | [diff] [blame] | 8505 | defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, "vucomisd", WriteFCom>, |
| Asaf Badouh | 2489f35 | 2015-12-02 08:17:51 +0000 | [diff] [blame] | 8506 | AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>; |
| Simon Pilgrim | 86e3c269 | 2018-04-17 07:22:44 +0000 | [diff] [blame] | 8507 | defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, "vcomiss", WriteFCom>, |
| Asaf Badouh | 2489f35 | 2015-12-02 08:17:51 +0000 | [diff] [blame] | 8508 | AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>; |
| Simon Pilgrim | 86e3c269 | 2018-04-17 07:22:44 +0000 | [diff] [blame] | 8509 | defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, "vcomisd", WriteFCom>, |
| Asaf Badouh | 2489f35 | 2015-12-02 08:17:51 +0000 | [diff] [blame] | 8510 | AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>; |
| 8511 | } |
| 8512 | |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 8513 | let Defs = [EFLAGS], Predicates = [HasAVX512] in { |
| 8514 | defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32, |
| Simon Pilgrim | 86e3c269 | 2018-04-17 07:22:44 +0000 | [diff] [blame] | 8515 | "ucomiss", WriteFCom>, PS, EVEX, VEX_LIG, |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 8516 | EVEX_CD8<32, CD8VT1>; |
| 8517 | defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64, |
| Simon Pilgrim | 86e3c269 | 2018-04-17 07:22:44 +0000 | [diff] [blame] | 8518 | "ucomisd", WriteFCom>, PD, EVEX, |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 8519 | VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>; |
| 8520 | let Pattern = []<dag> in { |
| Marina Yatsina | 7a4e1ba | 2015-08-20 11:21:36 +0000 | [diff] [blame] | 8521 | defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32, |
| Simon Pilgrim | 86e3c269 | 2018-04-17 07:22:44 +0000 | [diff] [blame] | 8522 | "comiss", WriteFCom>, PS, EVEX, VEX_LIG, |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 8523 | EVEX_CD8<32, CD8VT1>; |
| Marina Yatsina | 7a4e1ba | 2015-08-20 11:21:36 +0000 | [diff] [blame] | 8524 | defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64, |
| Simon Pilgrim | 86e3c269 | 2018-04-17 07:22:44 +0000 | [diff] [blame] | 8525 | "comisd", WriteFCom>, PD, EVEX, |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 8526 | VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>; |
| 8527 | } |
| Craig Topper | 9dd48c8 | 2014-01-02 17:28:14 +0000 | [diff] [blame] | 8528 | let isCodeGenOnly = 1 in { |
| Craig Topper | 0026577 | 2018-01-23 21:37:51 +0000 | [diff] [blame] | 8529 | defm VUCOMISSZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v4f32, ssmem, |
| Simon Pilgrim | 86e3c269 | 2018-04-17 07:22:44 +0000 | [diff] [blame] | 8530 | sse_load_f32, "ucomiss", WriteFCom>, PS, EVEX, VEX_LIG, |
| Craig Topper | 0026577 | 2018-01-23 21:37:51 +0000 | [diff] [blame] | 8531 | EVEX_CD8<32, CD8VT1>; |
| 8532 | defm VUCOMISDZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v2f64, sdmem, |
| Simon Pilgrim | 86e3c269 | 2018-04-17 07:22:44 +0000 | [diff] [blame] | 8533 | sse_load_f64, "ucomisd", WriteFCom>, PD, EVEX, |
| Craig Topper | 0026577 | 2018-01-23 21:37:51 +0000 | [diff] [blame] | 8534 | VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 8535 | |
| Craig Topper | 0026577 | 2018-01-23 21:37:51 +0000 | [diff] [blame] | 8536 | defm VCOMISSZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v4f32, ssmem, |
| Simon Pilgrim | 86e3c269 | 2018-04-17 07:22:44 +0000 | [diff] [blame] | 8537 | sse_load_f32, "comiss", WriteFCom>, PS, EVEX, VEX_LIG, |
| Craig Topper | 0026577 | 2018-01-23 21:37:51 +0000 | [diff] [blame] | 8538 | EVEX_CD8<32, CD8VT1>; |
| 8539 | defm VCOMISDZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v2f64, sdmem, |
| Simon Pilgrim | 86e3c269 | 2018-04-17 07:22:44 +0000 | [diff] [blame] | 8540 | sse_load_f64, "comisd", WriteFCom>, PD, EVEX, |
| Craig Topper | 0026577 | 2018-01-23 21:37:51 +0000 | [diff] [blame] | 8541 | VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>; |
| Craig Topper | 9dd48c8 | 2014-01-02 17:28:14 +0000 | [diff] [blame] | 8542 | } |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 8543 | } |
| Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 8544 | |
| Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 8545 | /// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd |
| Asaf Badouh | eaf2da1 | 2015-09-21 10:23:53 +0000 | [diff] [blame] | 8546 | multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 8547 | X86FoldableSchedWrite sched, X86VectorVTInfo _> { |
| Craig Topper | 176f331 | 2017-02-25 19:18:11 +0000 | [diff] [blame] | 8548 | let Predicates = [HasAVX512], ExeDomain = _.ExeDomain in { |
| Asaf Badouh | eaf2da1 | 2015-09-21 10:23:53 +0000 | [diff] [blame] | 8549 | defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 8550 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr, |
| 8551 | "$src2, $src1", "$src1, $src2", |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 8552 | (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 8553 | EVEX_4V, Sched<[sched]>; |
| Asaf Badouh | eaf2da1 | 2015-09-21 10:23:53 +0000 | [diff] [blame] | 8554 | defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| Craig Topper | 75d7154 | 2017-11-13 08:07:33 +0000 | [diff] [blame] | 8555 | (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr, |
| Asaf Badouh | eaf2da1 | 2015-09-21 10:23:53 +0000 | [diff] [blame] | 8556 | "$src2, $src1", "$src1, $src2", |
| 8557 | (OpNode (_.VT _.RC:$src1), |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 8558 | _.ScalarIntMemCPat:$src2)>, EVEX_4V, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 8559 | Sched<[sched.Folded, ReadAfterLd]>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 8560 | } |
| 8561 | } |
| 8562 | |
| Craig Topper | f43807d | 2018-06-15 04:42:54 +0000 | [diff] [blame] | 8563 | defm VRCP14SSZ : avx512_fp14_s<0x4D, "vrcp14ss", X86rcp14s, SchedWriteFRcp.Scl, |
| 8564 | f32x_info>, EVEX_CD8<32, CD8VT1>, |
| 8565 | T8PD; |
| 8566 | defm VRCP14SDZ : avx512_fp14_s<0x4D, "vrcp14sd", X86rcp14s, SchedWriteFRcp.Scl, |
| 8567 | f64x_info>, VEX_W, EVEX_CD8<64, CD8VT1>, |
| 8568 | T8PD; |
| 8569 | defm VRSQRT14SSZ : avx512_fp14_s<0x4F, "vrsqrt14ss", X86rsqrt14s, |
| 8570 | SchedWriteFRsqrt.Scl, f32x_info>, |
| 8571 | EVEX_CD8<32, CD8VT1>, T8PD; |
| 8572 | defm VRSQRT14SDZ : avx512_fp14_s<0x4F, "vrsqrt14sd", X86rsqrt14s, |
| 8573 | SchedWriteFRsqrt.Scl, f64x_info>, VEX_W, |
| 8574 | EVEX_CD8<64, CD8VT1>, T8PD; |
| Elena Demikhovsky | a3a7140 | 2013-10-09 08:16:14 +0000 | [diff] [blame] | 8575 | |
| Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 8576 | /// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd |
| 8577 | multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 8578 | X86FoldableSchedWrite sched, X86VectorVTInfo _> { |
| Craig Topper | 176f331 | 2017-02-25 19:18:11 +0000 | [diff] [blame] | 8579 | let ExeDomain = _.ExeDomain in { |
| Robert Khasanov | 3e534c9 | 2014-10-28 16:37:13 +0000 | [diff] [blame] | 8580 | defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 8581 | (ins _.RC:$src), OpcodeStr, "$src", "$src", |
| Craig Topper | e4f46e4 | 2018-07-10 00:49:45 +0000 | [diff] [blame] | 8582 | (_.VT (OpNode _.RC:$src))>, EVEX, T8PD, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 8583 | Sched<[sched]>; |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 8584 | defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 8585 | (ins _.MemOp:$src), OpcodeStr, "$src", "$src", |
| Craig Topper | e4f46e4 | 2018-07-10 00:49:45 +0000 | [diff] [blame] | 8586 | (OpNode (_.VT |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 8587 | (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 8588 | Sched<[sched.Folded, ReadAfterLd]>; |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 8589 | defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 8590 | (ins _.ScalarMemOp:$src), OpcodeStr, |
| 8591 | "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr, |
| Craig Topper | e4f46e4 | 2018-07-10 00:49:45 +0000 | [diff] [blame] | 8592 | (OpNode (_.VT |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 8593 | (X86VBroadcast (_.ScalarLdFrag addr:$src))))>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 8594 | EVEX, T8PD, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>; |
| Craig Topper | 176f331 | 2017-02-25 19:18:11 +0000 | [diff] [blame] | 8595 | } |
| Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 8596 | } |
| Robert Khasanov | 3e534c9 | 2014-10-28 16:37:13 +0000 | [diff] [blame] | 8597 | |
| Simon Pilgrim | 3e5987c | 2017-11-30 10:48:47 +0000 | [diff] [blame] | 8598 | multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Simon Pilgrim | c708868 | 2018-05-01 18:06:07 +0000 | [diff] [blame] | 8599 | X86SchedWriteWidths sched> { |
| 8600 | defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, sched.ZMM, |
| Simon Pilgrim | 3e5987c | 2017-11-30 10:48:47 +0000 | [diff] [blame] | 8601 | v16f32_info>, EVEX_V512, EVEX_CD8<32, CD8VF>; |
| Simon Pilgrim | c708868 | 2018-05-01 18:06:07 +0000 | [diff] [blame] | 8602 | defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, sched.ZMM, |
| Simon Pilgrim | 3e5987c | 2017-11-30 10:48:47 +0000 | [diff] [blame] | 8603 | v8f64_info>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>; |
| Robert Khasanov | 3e534c9 | 2014-10-28 16:37:13 +0000 | [diff] [blame] | 8604 | |
| 8605 | // Define only if AVX512VL feature is present. |
| 8606 | let Predicates = [HasVLX] in { |
| 8607 | defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), |
| Simon Pilgrim | c708868 | 2018-05-01 18:06:07 +0000 | [diff] [blame] | 8608 | OpNode, sched.XMM, v4f32x_info>, |
| Robert Khasanov | 3e534c9 | 2014-10-28 16:37:13 +0000 | [diff] [blame] | 8609 | EVEX_V128, EVEX_CD8<32, CD8VF>; |
| 8610 | defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), |
| Simon Pilgrim | c708868 | 2018-05-01 18:06:07 +0000 | [diff] [blame] | 8611 | OpNode, sched.YMM, v8f32x_info>, |
| Robert Khasanov | 3e534c9 | 2014-10-28 16:37:13 +0000 | [diff] [blame] | 8612 | EVEX_V256, EVEX_CD8<32, CD8VF>; |
| 8613 | defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), |
| Simon Pilgrim | c708868 | 2018-05-01 18:06:07 +0000 | [diff] [blame] | 8614 | OpNode, sched.XMM, v2f64x_info>, |
| Robert Khasanov | 3e534c9 | 2014-10-28 16:37:13 +0000 | [diff] [blame] | 8615 | EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>; |
| 8616 | defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), |
| Simon Pilgrim | c708868 | 2018-05-01 18:06:07 +0000 | [diff] [blame] | 8617 | OpNode, sched.YMM, v4f64x_info>, |
| Robert Khasanov | 3e534c9 | 2014-10-28 16:37:13 +0000 | [diff] [blame] | 8618 | EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>; |
| 8619 | } |
| 8620 | } |
| 8621 | |
| Simon Pilgrim | c708868 | 2018-05-01 18:06:07 +0000 | [diff] [blame] | 8622 | defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86rsqrt14, SchedWriteFRsqrt>; |
| 8623 | defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86rcp14, SchedWriteFRcp>; |
| Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 8624 | |
| Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 8625 | /// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd |
| Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 8626 | multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 8627 | SDNode OpNode, X86FoldableSchedWrite sched> { |
| Craig Topper | 176f331 | 2017-02-25 19:18:11 +0000 | [diff] [blame] | 8628 | let ExeDomain = _.ExeDomain in { |
| Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 8629 | defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 8630 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr, |
| 8631 | "$src2, $src1", "$src1, $src2", |
| 8632 | (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2), |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 8633 | (i32 FROUND_CURRENT))>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 8634 | Sched<[sched]>; |
| Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 8635 | |
| 8636 | defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 8637 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr, |
| Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 8638 | "{sae}, $src2, $src1", "$src1, $src2, {sae}", |
| Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 8639 | (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2), |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 8640 | (i32 FROUND_NO_EXC))>, EVEX_B, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 8641 | Sched<[sched]>; |
| Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 8642 | |
| 8643 | defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| Craig Topper | 512e9e7 | 2017-11-19 05:42:54 +0000 | [diff] [blame] | 8644 | (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr, |
| Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 8645 | "$src2, $src1", "$src1, $src2", |
| Craig Topper | 512e9e7 | 2017-11-19 05:42:54 +0000 | [diff] [blame] | 8646 | (OpNode (_.VT _.RC:$src1), _.ScalarIntMemCPat:$src2, |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 8647 | (i32 FROUND_CURRENT))>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 8648 | Sched<[sched.Folded, ReadAfterLd]>; |
| Craig Topper | 176f331 | 2017-02-25 19:18:11 +0000 | [diff] [blame] | 8649 | } |
| Elena Demikhovsky | a3a7140 | 2013-10-09 08:16:14 +0000 | [diff] [blame] | 8650 | } |
| 8651 | |
| Simon Pilgrim | 3e5987c | 2017-11-30 10:48:47 +0000 | [diff] [blame] | 8652 | multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 8653 | X86FoldableSchedWrite sched> { |
| Craig Topper | f43807d | 2018-06-15 04:42:54 +0000 | [diff] [blame] | 8654 | defm SSZ : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode, sched>, |
| 8655 | EVEX_CD8<32, CD8VT1>; |
| 8656 | defm SDZ : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode, sched>, |
| 8657 | EVEX_CD8<64, CD8VT1>, VEX_W; |
| Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 8658 | } |
| Elena Demikhovsky | a3a7140 | 2013-10-09 08:16:14 +0000 | [diff] [blame] | 8659 | |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 8660 | let Predicates = [HasERI] in { |
| Simon Pilgrim | 1b7a80d | 2018-05-01 15:57:17 +0000 | [diff] [blame] | 8661 | defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s, SchedWriteFRcp.Scl>, |
| Simon Pilgrim | 3e5987c | 2017-11-30 10:48:47 +0000 | [diff] [blame] | 8662 | T8PD, EVEX_4V; |
| Simon Pilgrim | 1b7a80d | 2018-05-01 15:57:17 +0000 | [diff] [blame] | 8663 | defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s, |
| 8664 | SchedWriteFRsqrt.Scl>, T8PD, EVEX_4V; |
| Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 8665 | } |
| Igor Breger | 8352a0d | 2015-07-28 06:53:28 +0000 | [diff] [blame] | 8666 | |
| Simon Pilgrim | 1b7a80d | 2018-05-01 15:57:17 +0000 | [diff] [blame] | 8667 | defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds, |
| Simon Pilgrim | be51b20 | 2018-05-04 12:59:24 +0000 | [diff] [blame] | 8668 | SchedWriteFRnd.Scl>, T8PD, EVEX_4V; |
| Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 8669 | /// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd |
| Elena Demikhovsky | be8808d | 2014-11-12 07:31:03 +0000 | [diff] [blame] | 8670 | |
| 8671 | multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 8672 | SDNode OpNode, X86FoldableSchedWrite sched> { |
| Craig Topper | 176f331 | 2017-02-25 19:18:11 +0000 | [diff] [blame] | 8673 | let ExeDomain = _.ExeDomain in { |
| Elena Demikhovsky | be8808d | 2014-11-12 07:31:03 +0000 | [diff] [blame] | 8674 | defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 8675 | (ins _.RC:$src), OpcodeStr, "$src", "$src", |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 8676 | (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 8677 | Sched<[sched]>; |
| Elena Demikhovsky | be8808d | 2014-11-12 07:31:03 +0000 | [diff] [blame] | 8678 | |
| Elena Demikhovsky | be8808d | 2014-11-12 07:31:03 +0000 | [diff] [blame] | 8679 | defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 8680 | (ins _.MemOp:$src), OpcodeStr, "$src", "$src", |
| Craig Topper | e4f46e4 | 2018-07-10 00:49:45 +0000 | [diff] [blame] | 8681 | (OpNode (_.VT |
| Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 8682 | (bitconvert (_.LdFrag addr:$src))), |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 8683 | (i32 FROUND_CURRENT))>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 8684 | Sched<[sched.Folded, ReadAfterLd]>; |
| Elena Demikhovsky | be8808d | 2014-11-12 07:31:03 +0000 | [diff] [blame] | 8685 | |
| 8686 | defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| Igor Breger | 4511e76 | 2016-02-22 11:48:27 +0000 | [diff] [blame] | 8687 | (ins _.ScalarMemOp:$src), OpcodeStr, |
| Asaf Badouh | 402ebb3 | 2015-06-03 13:41:48 +0000 | [diff] [blame] | 8688 | "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr, |
| Craig Topper | e4f46e4 | 2018-07-10 00:49:45 +0000 | [diff] [blame] | 8689 | (OpNode (_.VT |
| Elena Demikhovsky | be8808d | 2014-11-12 07:31:03 +0000 | [diff] [blame] | 8690 | (X86VBroadcast (_.ScalarLdFrag addr:$src))), |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 8691 | (i32 FROUND_CURRENT))>, EVEX_B, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 8692 | Sched<[sched.Folded, ReadAfterLd]>; |
| Craig Topper | 176f331 | 2017-02-25 19:18:11 +0000 | [diff] [blame] | 8693 | } |
| Elena Demikhovsky | a3a7140 | 2013-10-09 08:16:14 +0000 | [diff] [blame] | 8694 | } |
| Asaf Badouh | 402ebb3 | 2015-06-03 13:41:48 +0000 | [diff] [blame] | 8695 | multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 8696 | SDNode OpNode, X86FoldableSchedWrite sched> { |
| Craig Topper | 176f331 | 2017-02-25 19:18:11 +0000 | [diff] [blame] | 8697 | let ExeDomain = _.ExeDomain in |
| Asaf Badouh | 402ebb3 | 2015-06-03 13:41:48 +0000 | [diff] [blame] | 8698 | defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 8699 | (ins _.RC:$src), OpcodeStr, |
| 8700 | "{sae}, $src", "$src, {sae}", |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 8701 | (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 8702 | EVEX_B, Sched<[sched]>; |
| Asaf Badouh | 402ebb3 | 2015-06-03 13:41:48 +0000 | [diff] [blame] | 8703 | } |
| Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 8704 | |
| Simon Pilgrim | 3e5987c | 2017-11-30 10:48:47 +0000 | [diff] [blame] | 8705 | multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Simon Pilgrim | 1b7a80d | 2018-05-01 15:57:17 +0000 | [diff] [blame] | 8706 | X86SchedWriteWidths sched> { |
| Craig Topper | f43807d | 2018-06-15 04:42:54 +0000 | [diff] [blame] | 8707 | defm PSZ : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode, sched.ZMM>, |
| 8708 | avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode, sched.ZMM>, |
| 8709 | T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>; |
| 8710 | defm PDZ : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode, sched.ZMM>, |
| 8711 | avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode, sched.ZMM>, |
| 8712 | T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>; |
| Elena Demikhovsky | be8808d | 2014-11-12 07:31:03 +0000 | [diff] [blame] | 8713 | } |
| Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 8714 | |
| Asaf Badouh | 402ebb3 | 2015-06-03 13:41:48 +0000 | [diff] [blame] | 8715 | multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr, |
| Simon Pilgrim | 1b7a80d | 2018-05-01 15:57:17 +0000 | [diff] [blame] | 8716 | SDNode OpNode, X86SchedWriteWidths sched> { |
| Asaf Badouh | 402ebb3 | 2015-06-03 13:41:48 +0000 | [diff] [blame] | 8717 | // Define only if AVX512VL feature is present. |
| 8718 | let Predicates = [HasVLX] in { |
| Simon Pilgrim | 1b7a80d | 2018-05-01 15:57:17 +0000 | [diff] [blame] | 8719 | defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode, sched.XMM>, |
| Asaf Badouh | 402ebb3 | 2015-06-03 13:41:48 +0000 | [diff] [blame] | 8720 | EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>; |
| Simon Pilgrim | 1b7a80d | 2018-05-01 15:57:17 +0000 | [diff] [blame] | 8721 | defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode, sched.YMM>, |
| Asaf Badouh | 402ebb3 | 2015-06-03 13:41:48 +0000 | [diff] [blame] | 8722 | EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>; |
| Simon Pilgrim | 1b7a80d | 2018-05-01 15:57:17 +0000 | [diff] [blame] | 8723 | defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode, sched.XMM>, |
| Asaf Badouh | 402ebb3 | 2015-06-03 13:41:48 +0000 | [diff] [blame] | 8724 | EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>; |
| Simon Pilgrim | 1b7a80d | 2018-05-01 15:57:17 +0000 | [diff] [blame] | 8725 | defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode, sched.YMM>, |
| Asaf Badouh | 402ebb3 | 2015-06-03 13:41:48 +0000 | [diff] [blame] | 8726 | EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>; |
| 8727 | } |
| 8728 | } |
| Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 8729 | |
| Simon Pilgrim | 1b7a80d | 2018-05-01 15:57:17 +0000 | [diff] [blame] | 8730 | let Predicates = [HasERI] in { |
| 8731 | defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28, SchedWriteFRsqrt>, EVEX; |
| 8732 | defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28, SchedWriteFRcp>, EVEX; |
| 8733 | defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2, SchedWriteFAdd>, EVEX; |
| Asaf Badouh | 402ebb3 | 2015-06-03 13:41:48 +0000 | [diff] [blame] | 8734 | } |
| Simon Pilgrim | be51b20 | 2018-05-04 12:59:24 +0000 | [diff] [blame] | 8735 | defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd, SchedWriteFRnd>, |
| Simon Pilgrim | 3e5987c | 2017-11-30 10:48:47 +0000 | [diff] [blame] | 8736 | avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd, |
| Simon Pilgrim | be51b20 | 2018-05-04 12:59:24 +0000 | [diff] [blame] | 8737 | SchedWriteFRnd>, EVEX; |
| Asaf Badouh | 402ebb3 | 2015-06-03 13:41:48 +0000 | [diff] [blame] | 8738 | |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 8739 | multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr, |
| 8740 | X86FoldableSchedWrite sched, X86VectorVTInfo _>{ |
| Craig Topper | 176f331 | 2017-02-25 19:18:11 +0000 | [diff] [blame] | 8741 | let ExeDomain = _.ExeDomain in |
| Asaf Badouh | 402ebb3 | 2015-06-03 13:41:48 +0000 | [diff] [blame] | 8742 | defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 8743 | (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc", |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 8744 | (_.VT (X86fsqrtRnd _.RC:$src, (i32 imm:$rc)))>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 8745 | EVEX, EVEX_B, EVEX_RC, Sched<[sched]>; |
| Elena Demikhovsky | be8808d | 2014-11-12 07:31:03 +0000 | [diff] [blame] | 8746 | } |
| Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 8747 | |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 8748 | multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr, |
| 8749 | X86FoldableSchedWrite sched, X86VectorVTInfo _>{ |
| Craig Topper | 176f331 | 2017-02-25 19:18:11 +0000 | [diff] [blame] | 8750 | let ExeDomain = _.ExeDomain in { |
| Robert Khasanov | 1cf354c | 2014-10-28 18:22:41 +0000 | [diff] [blame] | 8751 | defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| Robert Khasanov | eb12639 | 2014-10-28 18:15:20 +0000 | [diff] [blame] | 8752 | (ins _.RC:$src), OpcodeStr, "$src", "$src", |
| Craig Topper | e4f46e4 | 2018-07-10 00:49:45 +0000 | [diff] [blame] | 8753 | (_.VT (fsqrt _.RC:$src))>, EVEX, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 8754 | Sched<[sched]>; |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 8755 | defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 8756 | (ins _.MemOp:$src), OpcodeStr, "$src", "$src", |
| Craig Topper | e4f46e4 | 2018-07-10 00:49:45 +0000 | [diff] [blame] | 8757 | (fsqrt (_.VT |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 8758 | (bitconvert (_.LdFrag addr:$src))))>, EVEX, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 8759 | Sched<[sched.Folded, ReadAfterLd]>; |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 8760 | defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 8761 | (ins _.ScalarMemOp:$src), OpcodeStr, |
| 8762 | "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr, |
| Craig Topper | e4f46e4 | 2018-07-10 00:49:45 +0000 | [diff] [blame] | 8763 | (fsqrt (_.VT |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 8764 | (X86VBroadcast (_.ScalarLdFrag addr:$src))))>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 8765 | EVEX, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>; |
| Craig Topper | 176f331 | 2017-02-25 19:18:11 +0000 | [diff] [blame] | 8766 | } |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 8767 | } |
| 8768 | |
| Simon Pilgrim | c708868 | 2018-05-01 18:06:07 +0000 | [diff] [blame] | 8769 | multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr, |
| Simon Pilgrim | f3ae50f | 2018-05-07 11:50:44 +0000 | [diff] [blame] | 8770 | X86SchedWriteSizes sched> { |
| 8771 | defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), |
| 8772 | sched.PS.ZMM, v16f32_info>, |
| Robert Khasanov | eb12639 | 2014-10-28 18:15:20 +0000 | [diff] [blame] | 8773 | EVEX_V512, PS, EVEX_CD8<32, CD8VF>; |
| Simon Pilgrim | f3ae50f | 2018-05-07 11:50:44 +0000 | [diff] [blame] | 8774 | defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), |
| 8775 | sched.PD.ZMM, v8f64_info>, |
| Robert Khasanov | eb12639 | 2014-10-28 18:15:20 +0000 | [diff] [blame] | 8776 | EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>; |
| 8777 | // Define only if AVX512VL feature is present. |
| 8778 | let Predicates = [HasVLX] in { |
| 8779 | defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), |
| Simon Pilgrim | f3ae50f | 2018-05-07 11:50:44 +0000 | [diff] [blame] | 8780 | sched.PS.XMM, v4f32x_info>, |
| Robert Khasanov | eb12639 | 2014-10-28 18:15:20 +0000 | [diff] [blame] | 8781 | EVEX_V128, PS, EVEX_CD8<32, CD8VF>; |
| 8782 | defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), |
| Simon Pilgrim | f3ae50f | 2018-05-07 11:50:44 +0000 | [diff] [blame] | 8783 | sched.PS.YMM, v8f32x_info>, |
| Robert Khasanov | eb12639 | 2014-10-28 18:15:20 +0000 | [diff] [blame] | 8784 | EVEX_V256, PS, EVEX_CD8<32, CD8VF>; |
| 8785 | defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), |
| Simon Pilgrim | f3ae50f | 2018-05-07 11:50:44 +0000 | [diff] [blame] | 8786 | sched.PD.XMM, v2f64x_info>, |
| Robert Khasanov | eb12639 | 2014-10-28 18:15:20 +0000 | [diff] [blame] | 8787 | EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>; |
| 8788 | defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), |
| Simon Pilgrim | f3ae50f | 2018-05-07 11:50:44 +0000 | [diff] [blame] | 8789 | sched.PD.YMM, v4f64x_info>, |
| Robert Khasanov | eb12639 | 2014-10-28 18:15:20 +0000 | [diff] [blame] | 8790 | EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>; |
| 8791 | } |
| 8792 | } |
| 8793 | |
| Simon Pilgrim | c708868 | 2018-05-01 18:06:07 +0000 | [diff] [blame] | 8794 | multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr, |
| Simon Pilgrim | f3ae50f | 2018-05-07 11:50:44 +0000 | [diff] [blame] | 8795 | X86SchedWriteSizes sched> { |
| 8796 | defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"), |
| 8797 | sched.PS.ZMM, v16f32_info>, |
| 8798 | EVEX_V512, PS, EVEX_CD8<32, CD8VF>; |
| 8799 | defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"), |
| 8800 | sched.PD.ZMM, v8f64_info>, |
| 8801 | EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>; |
| Asaf Badouh | 402ebb3 | 2015-06-03 13:41:48 +0000 | [diff] [blame] | 8802 | } |
| 8803 | |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 8804 | multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr, X86FoldableSchedWrite sched, |
| Tomasz Krupa | bcaab53 | 2018-06-15 18:05:24 +0000 | [diff] [blame] | 8805 | X86VectorVTInfo _, string Name> { |
| Craig Topper | 176f331 | 2017-02-25 19:18:11 +0000 | [diff] [blame] | 8806 | let ExeDomain = _.ExeDomain in { |
| Clement Courbet | 41a1374 | 2018-01-15 12:05:33 +0000 | [diff] [blame] | 8807 | defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| Igor Breger | 4c4cd78 | 2015-09-20 09:13:41 +0000 | [diff] [blame] | 8808 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr, |
| 8809 | "$src2, $src1", "$src1, $src2", |
| Craig Topper | 8040507 | 2017-11-11 08:24:12 +0000 | [diff] [blame] | 8810 | (X86fsqrtRnds (_.VT _.RC:$src1), |
| Igor Breger | 4c4cd78 | 2015-09-20 09:13:41 +0000 | [diff] [blame] | 8811 | (_.VT _.RC:$src2), |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 8812 | (i32 FROUND_CURRENT))>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 8813 | Sched<[sched]>; |
| Clement Courbet | 41a1374 | 2018-01-15 12:05:33 +0000 | [diff] [blame] | 8814 | defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 8815 | (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr, |
| 8816 | "$src2, $src1", "$src1, $src2", |
| 8817 | (X86fsqrtRnds (_.VT _.RC:$src1), |
| 8818 | _.ScalarIntMemCPat:$src2, |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 8819 | (i32 FROUND_CURRENT))>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 8820 | Sched<[sched.Folded, ReadAfterLd]>; |
| Clement Courbet | 41a1374 | 2018-01-15 12:05:33 +0000 | [diff] [blame] | 8821 | defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| Igor Breger | 4c4cd78 | 2015-09-20 09:13:41 +0000 | [diff] [blame] | 8822 | (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr, |
| 8823 | "$rc, $src2, $src1", "$src1, $src2, $rc", |
| Craig Topper | 8040507 | 2017-11-11 08:24:12 +0000 | [diff] [blame] | 8824 | (X86fsqrtRnds (_.VT _.RC:$src1), |
| Igor Breger | 4c4cd78 | 2015-09-20 09:13:41 +0000 | [diff] [blame] | 8825 | (_.VT _.RC:$src2), |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 8826 | (i32 imm:$rc))>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 8827 | EVEX_B, EVEX_RC, Sched<[sched]>; |
| Igor Breger | 4c4cd78 | 2015-09-20 09:13:41 +0000 | [diff] [blame] | 8828 | |
| Clement Courbet | 41a1374 | 2018-01-15 12:05:33 +0000 | [diff] [blame] | 8829 | let isCodeGenOnly = 1, hasSideEffects = 0, Predicates=[HasAVX512] in { |
| 8830 | def r : I<opc, MRMSrcReg, (outs _.FRC:$dst), |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 8831 | (ins _.FRC:$src1, _.FRC:$src2), |
| 8832 | OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 8833 | Sched<[sched]>; |
| Clement Courbet | 41a1374 | 2018-01-15 12:05:33 +0000 | [diff] [blame] | 8834 | let mayLoad = 1 in |
| 8835 | def m : I<opc, MRMSrcMem, (outs _.FRC:$dst), |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 8836 | (ins _.FRC:$src1, _.ScalarMemOp:$src2), |
| 8837 | OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 8838 | Sched<[sched.Folded, ReadAfterLd]>; |
| Clement Courbet | 41a1374 | 2018-01-15 12:05:33 +0000 | [diff] [blame] | 8839 | } |
| Craig Topper | 176f331 | 2017-02-25 19:18:11 +0000 | [diff] [blame] | 8840 | } |
| Igor Breger | 4c4cd78 | 2015-09-20 09:13:41 +0000 | [diff] [blame] | 8841 | |
| Clement Courbet | 41a1374 | 2018-01-15 12:05:33 +0000 | [diff] [blame] | 8842 | let Predicates = [HasAVX512] in { |
| 8843 | def : Pat<(_.EltVT (fsqrt _.FRC:$src)), |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 8844 | (!cast<Instruction>(Name#Zr) |
| Clement Courbet | 41a1374 | 2018-01-15 12:05:33 +0000 | [diff] [blame] | 8845 | (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>; |
| Clement Courbet | 41a1374 | 2018-01-15 12:05:33 +0000 | [diff] [blame] | 8846 | } |
| Craig Topper | eff606c | 2017-11-06 04:04:01 +0000 | [diff] [blame] | 8847 | |
| Clement Courbet | 41a1374 | 2018-01-15 12:05:33 +0000 | [diff] [blame] | 8848 | let Predicates = [HasAVX512, OptForSize] in { |
| 8849 | def : Pat<(_.EltVT (fsqrt (load addr:$src))), |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 8850 | (!cast<Instruction>(Name#Zm) |
| Clement Courbet | 41a1374 | 2018-01-15 12:05:33 +0000 | [diff] [blame] | 8851 | (_.EltVT (IMPLICIT_DEF)), addr:$src)>; |
| Clement Courbet | 41a1374 | 2018-01-15 12:05:33 +0000 | [diff] [blame] | 8852 | } |
| Craig Topper | d6471cb | 2017-11-05 21:14:06 +0000 | [diff] [blame] | 8853 | } |
| Igor Breger | 4c4cd78 | 2015-09-20 09:13:41 +0000 | [diff] [blame] | 8854 | |
| Simon Pilgrim | c708868 | 2018-05-01 18:06:07 +0000 | [diff] [blame] | 8855 | multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr, |
| Simon Pilgrim | f3ae50f | 2018-05-07 11:50:44 +0000 | [diff] [blame] | 8856 | X86SchedWriteSizes sched> { |
| Tomasz Krupa | bcaab53 | 2018-06-15 18:05:24 +0000 | [diff] [blame] | 8857 | defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", sched.PS.Scl, f32x_info, NAME#"SS">, |
| Craig Topper | 9f829f7 | 2018-06-14 15:40:27 +0000 | [diff] [blame] | 8858 | EVEX_CD8<32, CD8VT1>, EVEX_4V, XS; |
| Tomasz Krupa | bcaab53 | 2018-06-15 18:05:24 +0000 | [diff] [blame] | 8859 | defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", sched.PD.Scl, f64x_info, NAME#"SD">, |
| Craig Topper | 9f829f7 | 2018-06-14 15:40:27 +0000 | [diff] [blame] | 8860 | EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W; |
| Igor Breger | 4c4cd78 | 2015-09-20 09:13:41 +0000 | [diff] [blame] | 8861 | } |
| 8862 | |
| Simon Pilgrim | f3ae50f | 2018-05-07 11:50:44 +0000 | [diff] [blame] | 8863 | defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", SchedWriteFSqrtSizes>, |
| 8864 | avx512_sqrt_packed_all_round<0x51, "vsqrt", SchedWriteFSqrtSizes>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 8865 | |
| Simon Pilgrim | f3ae50f | 2018-05-07 11:50:44 +0000 | [diff] [blame] | 8866 | defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt", SchedWriteFSqrtSizes>, VEX_LIG; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 8867 | |
| Simon Pilgrim | d1a7d0c | 2017-11-30 12:01:52 +0000 | [diff] [blame] | 8868 | multiclass avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 8869 | X86FoldableSchedWrite sched, X86VectorVTInfo _> { |
| Elena Demikhovsky | 52e81bc | 2015-02-23 15:12:31 +0000 | [diff] [blame] | 8870 | let ExeDomain = _.ExeDomain in { |
| Craig Topper | 0ccec70 | 2017-11-11 08:24:15 +0000 | [diff] [blame] | 8871 | defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| Elena Demikhovsky | 52e81bc | 2015-02-23 15:12:31 +0000 | [diff] [blame] | 8872 | (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr, |
| 8873 | "$src3, $src2, $src1", "$src1, $src2, $src3", |
| Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 8874 | (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2), |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 8875 | (i32 imm:$src3)))>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 8876 | Sched<[sched]>; |
| Elena Demikhovsky | 52e81bc | 2015-02-23 15:12:31 +0000 | [diff] [blame] | 8877 | |
| Craig Topper | 0ccec70 | 2017-11-11 08:24:15 +0000 | [diff] [blame] | 8878 | defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| Elena Demikhovsky | 52e81bc | 2015-02-23 15:12:31 +0000 | [diff] [blame] | 8879 | (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr, |
| Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 8880 | "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3", |
| Craig Topper | 0af48f1 | 2017-11-13 02:02:58 +0000 | [diff] [blame] | 8881 | (_.VT (X86RndScalesRnd (_.VT _.RC:$src1), (_.VT _.RC:$src2), |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 8882 | (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 8883 | Sched<[sched]>; |
| Elena Demikhovsky | 52e81bc | 2015-02-23 15:12:31 +0000 | [diff] [blame] | 8884 | |
| Craig Topper | 0ccec70 | 2017-11-11 08:24:15 +0000 | [diff] [blame] | 8885 | defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| Craig Topper | bece74c | 2017-11-19 06:24:26 +0000 | [diff] [blame] | 8886 | (ins _.RC:$src1, _.IntScalarMemOp:$src2, i32u8imm:$src3), |
| Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 8887 | OpcodeStr, |
| Elena Demikhovsky | 52e81bc | 2015-02-23 15:12:31 +0000 | [diff] [blame] | 8888 | "$src3, $src2, $src1", "$src1, $src2, $src3", |
| Craig Topper | deee24b | 2017-11-13 02:03:01 +0000 | [diff] [blame] | 8889 | (_.VT (X86RndScales _.RC:$src1, |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 8890 | _.ScalarIntMemCPat:$src2, (i32 imm:$src3)))>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 8891 | Sched<[sched.Folded, ReadAfterLd]>; |
| Elena Demikhovsky | 52e81bc | 2015-02-23 15:12:31 +0000 | [diff] [blame] | 8892 | |
| Clement Courbet | da1fad3 | 2018-01-15 14:24:07 +0000 | [diff] [blame] | 8893 | let isCodeGenOnly = 1, hasSideEffects = 0, Predicates = [HasAVX512] in { |
| Craig Topper | 0ccec70 | 2017-11-11 08:24:15 +0000 | [diff] [blame] | 8894 | def r : I<opc, MRMSrcReg, (outs _.FRC:$dst), |
| 8895 | (ins _.FRC:$src1, _.FRC:$src2, i32u8imm:$src3), |
| 8896 | OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}", |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 8897 | []>, Sched<[sched]>; |
| Craig Topper | 0ccec70 | 2017-11-11 08:24:15 +0000 | [diff] [blame] | 8898 | |
| 8899 | let mayLoad = 1 in |
| 8900 | def m : I<opc, MRMSrcMem, (outs _.FRC:$dst), |
| 8901 | (ins _.FRC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3), |
| 8902 | OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}", |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 8903 | []>, Sched<[sched.Folded, ReadAfterLd]>; |
| Craig Topper | 0ccec70 | 2017-11-11 08:24:15 +0000 | [diff] [blame] | 8904 | } |
| 8905 | } |
| 8906 | |
| 8907 | let Predicates = [HasAVX512] in { |
| 8908 | def : Pat<(ffloor _.FRC:$src), |
| 8909 | (_.EltVT (!cast<Instruction>(NAME##r) (_.EltVT (IMPLICIT_DEF)), |
| 8910 | _.FRC:$src, (i32 0x9)))>; |
| 8911 | def : Pat<(fceil _.FRC:$src), |
| 8912 | (_.EltVT (!cast<Instruction>(NAME##r) (_.EltVT (IMPLICIT_DEF)), |
| 8913 | _.FRC:$src, (i32 0xa)))>; |
| 8914 | def : Pat<(ftrunc _.FRC:$src), |
| 8915 | (_.EltVT (!cast<Instruction>(NAME##r) (_.EltVT (IMPLICIT_DEF)), |
| 8916 | _.FRC:$src, (i32 0xb)))>; |
| 8917 | def : Pat<(frint _.FRC:$src), |
| 8918 | (_.EltVT (!cast<Instruction>(NAME##r) (_.EltVT (IMPLICIT_DEF)), |
| 8919 | _.FRC:$src, (i32 0x4)))>; |
| 8920 | def : Pat<(fnearbyint _.FRC:$src), |
| 8921 | (_.EltVT (!cast<Instruction>(NAME##r) (_.EltVT (IMPLICIT_DEF)), |
| 8922 | _.FRC:$src, (i32 0xc)))>; |
| 8923 | } |
| 8924 | |
| 8925 | let Predicates = [HasAVX512, OptForSize] in { |
| 8926 | def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), |
| 8927 | (_.EltVT (!cast<Instruction>(NAME##m) (_.EltVT (IMPLICIT_DEF)), |
| 8928 | addr:$src, (i32 0x9)))>; |
| 8929 | def : Pat<(fceil (_.ScalarLdFrag addr:$src)), |
| 8930 | (_.EltVT (!cast<Instruction>(NAME##m) (_.EltVT (IMPLICIT_DEF)), |
| 8931 | addr:$src, (i32 0xa)))>; |
| 8932 | def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), |
| 8933 | (_.EltVT (!cast<Instruction>(NAME##m) (_.EltVT (IMPLICIT_DEF)), |
| 8934 | addr:$src, (i32 0xb)))>; |
| 8935 | def : Pat<(frint (_.ScalarLdFrag addr:$src)), |
| 8936 | (_.EltVT (!cast<Instruction>(NAME##m) (_.EltVT (IMPLICIT_DEF)), |
| 8937 | addr:$src, (i32 0x4)))>; |
| 8938 | def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), |
| 8939 | (_.EltVT (!cast<Instruction>(NAME##m) (_.EltVT (IMPLICIT_DEF)), |
| 8940 | addr:$src, (i32 0xc)))>; |
| Elena Demikhovsky | 52e81bc | 2015-02-23 15:12:31 +0000 | [diff] [blame] | 8941 | } |
| Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 8942 | } |
| 8943 | |
| Craig Topper | f43807d | 2018-06-15 04:42:54 +0000 | [diff] [blame] | 8944 | defm VRNDSCALESSZ : avx512_rndscale_scalar<0x0A, "vrndscaless", |
| 8945 | SchedWriteFRnd.Scl, f32x_info>, |
| 8946 | AVX512AIi8Base, EVEX_4V, |
| 8947 | EVEX_CD8<32, CD8VT1>; |
| Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 8948 | |
| Craig Topper | f43807d | 2018-06-15 04:42:54 +0000 | [diff] [blame] | 8949 | defm VRNDSCALESDZ : avx512_rndscale_scalar<0x0B, "vrndscalesd", |
| 8950 | SchedWriteFRnd.Scl, f64x_info>, |
| 8951 | VEX_W, AVX512AIi8Base, EVEX_4V, |
| 8952 | EVEX_CD8<64, CD8VT1>; |
| Eric Christopher | 0d94fa9 | 2015-02-20 00:45:28 +0000 | [diff] [blame] | 8953 | |
| Alexander Ivchenko | 96062ea | 2018-05-29 14:27:11 +0000 | [diff] [blame] | 8954 | multiclass avx512_masked_scalar<SDNode OpNode, string OpcPrefix, SDNode Move, |
| 8955 | dag Mask, X86VectorVTInfo _, PatLeaf ZeroFP, |
| 8956 | dag OutMask, Predicate BasePredicate> { |
| 8957 | let Predicates = [BasePredicate] in { |
| 8958 | def : Pat<(Move _.VT:$src1, (scalar_to_vector (X86selects Mask, |
| 8959 | (OpNode (extractelt _.VT:$src2, (iPTR 0))), |
| 8960 | (extractelt _.VT:$dst, (iPTR 0))))), |
| 8961 | (!cast<Instruction>("V"#OpcPrefix#r_Intk) |
| 8962 | _.VT:$dst, OutMask, _.VT:$src2, _.VT:$src1)>; |
| 8963 | |
| 8964 | def : Pat<(Move _.VT:$src1, (scalar_to_vector (X86selects Mask, |
| 8965 | (OpNode (extractelt _.VT:$src2, (iPTR 0))), |
| 8966 | ZeroFP))), |
| 8967 | (!cast<Instruction>("V"#OpcPrefix#r_Intkz) |
| 8968 | OutMask, _.VT:$src2, _.VT:$src1)>; |
| 8969 | } |
| 8970 | } |
| 8971 | |
| Tomasz Krupa | bcaab53 | 2018-06-15 18:05:24 +0000 | [diff] [blame] | 8972 | defm : avx512_masked_scalar<fsqrt, "SQRTSSZ", X86Movss, |
| 8973 | (v1i1 (scalar_to_vector (i8 (trunc (i32 GR32:$mask))))), v4f32x_info, |
| 8974 | fp32imm0, (COPY_TO_REGCLASS $mask, VK1WM), HasAVX512>; |
| 8975 | defm : avx512_masked_scalar<fsqrt, "SQRTSDZ", X86Movsd, |
| 8976 | (v1i1 (scalar_to_vector (i8 (trunc (i32 GR32:$mask))))), v2f64x_info, |
| 8977 | fp64imm0, (COPY_TO_REGCLASS $mask, VK1WM), HasAVX512>; |
| 8978 | |
| Alexander Ivchenko | 96062ea | 2018-05-29 14:27:11 +0000 | [diff] [blame] | 8979 | multiclass avx512_masked_scalar_imm<SDNode OpNode, string OpcPrefix, SDNode Move, |
| Craig Topper | ecf7c5b | 2018-06-25 00:05:09 +0000 | [diff] [blame] | 8980 | X86VectorVTInfo _, PatLeaf ZeroFP, |
| 8981 | bits<8> ImmV, Predicate BasePredicate> { |
| Alexander Ivchenko | 96062ea | 2018-05-29 14:27:11 +0000 | [diff] [blame] | 8982 | let Predicates = [BasePredicate] in { |
| Craig Topper | ecf7c5b | 2018-06-25 00:05:09 +0000 | [diff] [blame] | 8983 | def : Pat<(Move _.VT:$src1, (scalar_to_vector (X86selects VK1WM:$mask, |
| Alexander Ivchenko | 96062ea | 2018-05-29 14:27:11 +0000 | [diff] [blame] | 8984 | (OpNode (extractelt _.VT:$src2, (iPTR 0))), |
| 8985 | (extractelt _.VT:$dst, (iPTR 0))))), |
| Mikhail Dvoretckii | b1ce776 | 2018-06-19 10:37:52 +0000 | [diff] [blame] | 8986 | (!cast<Instruction>("V"#OpcPrefix#Zr_Intk) |
| Craig Topper | ecf7c5b | 2018-06-25 00:05:09 +0000 | [diff] [blame] | 8987 | _.VT:$dst, VK1WM:$mask, _.VT:$src1, _.VT:$src2, (i32 ImmV))>; |
| Alexander Ivchenko | 96062ea | 2018-05-29 14:27:11 +0000 | [diff] [blame] | 8988 | |
| Craig Topper | ecf7c5b | 2018-06-25 00:05:09 +0000 | [diff] [blame] | 8989 | def : Pat<(Move _.VT:$src1, (scalar_to_vector (X86selects VK1WM:$mask, |
| Alexander Ivchenko | 96062ea | 2018-05-29 14:27:11 +0000 | [diff] [blame] | 8990 | (OpNode (extractelt _.VT:$src2, (iPTR 0))), ZeroFP))), |
| Mikhail Dvoretckii | b1ce776 | 2018-06-19 10:37:52 +0000 | [diff] [blame] | 8991 | (!cast<Instruction>("V"#OpcPrefix#Zr_Intkz) |
| Craig Topper | ecf7c5b | 2018-06-25 00:05:09 +0000 | [diff] [blame] | 8992 | VK1WM:$mask, _.VT:$src1, _.VT:$src2, (i32 ImmV))>; |
| Alexander Ivchenko | 96062ea | 2018-05-29 14:27:11 +0000 | [diff] [blame] | 8993 | } |
| 8994 | } |
| 8995 | |
| Mikhail Dvoretckii | b1ce776 | 2018-06-19 10:37:52 +0000 | [diff] [blame] | 8996 | defm : avx512_masked_scalar_imm<ffloor, "RNDSCALESS", X86Movss, |
| Craig Topper | ecf7c5b | 2018-06-25 00:05:09 +0000 | [diff] [blame] | 8997 | v4f32x_info, fp32imm0, 0x01, HasAVX512>; |
| Mikhail Dvoretckii | b1ce776 | 2018-06-19 10:37:52 +0000 | [diff] [blame] | 8998 | defm : avx512_masked_scalar_imm<fceil, "RNDSCALESS", X86Movss, |
| Craig Topper | ecf7c5b | 2018-06-25 00:05:09 +0000 | [diff] [blame] | 8999 | v4f32x_info, fp32imm0, 0x02, HasAVX512>; |
| Mikhail Dvoretckii | b1ce776 | 2018-06-19 10:37:52 +0000 | [diff] [blame] | 9000 | defm : avx512_masked_scalar_imm<ffloor, "RNDSCALESD", X86Movsd, |
| Craig Topper | ecf7c5b | 2018-06-25 00:05:09 +0000 | [diff] [blame] | 9001 | v2f64x_info, fp64imm0, 0x01, HasAVX512>; |
| Mikhail Dvoretckii | b1ce776 | 2018-06-19 10:37:52 +0000 | [diff] [blame] | 9002 | defm : avx512_masked_scalar_imm<fceil, "RNDSCALESD", X86Movsd, |
| Craig Topper | ecf7c5b | 2018-06-25 00:05:09 +0000 | [diff] [blame] | 9003 | v2f64x_info, fp64imm0, 0x02, HasAVX512>; |
| Mikhail Dvoretckii | b1ce776 | 2018-06-19 10:37:52 +0000 | [diff] [blame] | 9004 | |
| 9005 | |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 9006 | //------------------------------------------------- |
| 9007 | // Integer truncate and extend operations |
| 9008 | //------------------------------------------------- |
| 9009 | |
| Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 9010 | multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9011 | X86FoldableSchedWrite sched, X86VectorVTInfo SrcInfo, |
| Simon Pilgrim | 833c260 | 2017-12-05 19:21:28 +0000 | [diff] [blame] | 9012 | X86VectorVTInfo DestInfo, X86MemOperand x86memop> { |
| Craig Topper | 52e2e83 | 2016-07-22 05:46:44 +0000 | [diff] [blame] | 9013 | let ExeDomain = DestInfo.ExeDomain in |
| Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 9014 | defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst), |
| 9015 | (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1", |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 9016 | (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9017 | EVEX, T8XS, Sched<[sched]>; |
| Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 9018 | |
| Craig Topper | 3a34c35 | 2018-06-12 19:59:08 +0000 | [diff] [blame] | 9019 | let mayStore = 1, hasSideEffects = 0, ExeDomain = DestInfo.ExeDomain in { |
| Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 9020 | def mr : AVX512XS8I<opc, MRMDestMem, (outs), |
| 9021 | (ins x86memop:$dst, SrcInfo.RC:$src), |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 9022 | OpcodeStr # "\t{$src, $dst|$dst, $src}", []>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9023 | EVEX, Sched<[sched.Folded]>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 9024 | |
| Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 9025 | def mrk : AVX512XS8I<opc, MRMDestMem, (outs), |
| 9026 | (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src), |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 9027 | OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}", []>, |
| Craig Topper | 5548873 | 2018-06-13 00:04:08 +0000 | [diff] [blame] | 9028 | EVEX, EVEX_K, Sched<[sched.Folded]>, NotMemoryFoldable; |
| 9029 | }//mayStore = 1, hasSideEffects = 0 |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 9030 | } |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 9031 | |
| Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 9032 | multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo, |
| 9033 | X86VectorVTInfo DestInfo, |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 9034 | PatFrag truncFrag, PatFrag mtruncFrag, |
| 9035 | string Name> { |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 9036 | |
| Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 9037 | def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst), |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 9038 | (!cast<Instruction>(Name#SrcInfo.ZSuffix##mr) |
| Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 9039 | addr:$dst, SrcInfo.RC:$src)>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 9040 | |
| Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 9041 | def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask, |
| 9042 | (SrcInfo.VT SrcInfo.RC:$src)), |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 9043 | (!cast<Instruction>(Name#SrcInfo.ZSuffix##mrk) |
| Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 9044 | addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>; |
| 9045 | } |
| 9046 | |
| Craig Topper | b286823 | 2018-01-14 08:11:36 +0000 | [diff] [blame] | 9047 | multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode128, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9048 | SDNode OpNode256, SDNode OpNode512, X86FoldableSchedWrite sched, |
| Craig Topper | b286823 | 2018-01-14 08:11:36 +0000 | [diff] [blame] | 9049 | AVX512VLVectorVTInfo VTSrcInfo, |
| 9050 | X86VectorVTInfo DestInfoZ128, |
| 9051 | X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ, |
| 9052 | X86MemOperand x86memopZ128, X86MemOperand x86memopZ256, |
| 9053 | X86MemOperand x86memopZ, PatFrag truncFrag, |
| 9054 | PatFrag mtruncFrag, Predicate prd = HasAVX512>{ |
| Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 9055 | |
| 9056 | let Predicates = [HasVLX, prd] in { |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9057 | defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode128, sched, |
| Simon Pilgrim | 833c260 | 2017-12-05 19:21:28 +0000 | [diff] [blame] | 9058 | VTSrcInfo.info128, DestInfoZ128, x86memopZ128>, |
| Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 9059 | avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128, |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 9060 | truncFrag, mtruncFrag, NAME>, EVEX_V128; |
| Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 9061 | |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9062 | defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode256, sched, |
| Simon Pilgrim | 833c260 | 2017-12-05 19:21:28 +0000 | [diff] [blame] | 9063 | VTSrcInfo.info256, DestInfoZ256, x86memopZ256>, |
| Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 9064 | avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256, |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 9065 | truncFrag, mtruncFrag, NAME>, EVEX_V256; |
| Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 9066 | } |
| 9067 | let Predicates = [prd] in |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9068 | defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode512, sched, |
| Simon Pilgrim | 833c260 | 2017-12-05 19:21:28 +0000 | [diff] [blame] | 9069 | VTSrcInfo.info512, DestInfoZ, x86memopZ>, |
| Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 9070 | avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ, |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 9071 | truncFrag, mtruncFrag, NAME>, EVEX_V512; |
| Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 9072 | } |
| 9073 | |
| Elena Demikhovsky | 7c7bf1b | 2016-12-21 10:43:36 +0000 | [diff] [blame] | 9074 | multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9075 | X86FoldableSchedWrite sched, PatFrag StoreNode, |
| Craig Topper | b286823 | 2018-01-14 08:11:36 +0000 | [diff] [blame] | 9076 | PatFrag MaskedStoreNode, SDNode InVecNode = OpNode> { |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9077 | defm NAME: avx512_trunc<opc, OpcodeStr, InVecNode, InVecNode, InVecNode, sched, |
| Craig Topper | b286823 | 2018-01-14 08:11:36 +0000 | [diff] [blame] | 9078 | avx512vl_i64_info, v16i8x_info, v16i8x_info, |
| 9079 | v16i8x_info, i16mem, i32mem, i64mem, StoreNode, |
| 9080 | MaskedStoreNode>, EVEX_CD8<8, CD8VO>; |
| Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 9081 | } |
| 9082 | |
| Elena Demikhovsky | 7c7bf1b | 2016-12-21 10:43:36 +0000 | [diff] [blame] | 9083 | multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9084 | X86FoldableSchedWrite sched, PatFrag StoreNode, |
| Craig Topper | b286823 | 2018-01-14 08:11:36 +0000 | [diff] [blame] | 9085 | PatFrag MaskedStoreNode, SDNode InVecNode = OpNode> { |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9086 | defm NAME: avx512_trunc<opc, OpcodeStr, InVecNode, InVecNode, OpNode, sched, |
| Craig Topper | b286823 | 2018-01-14 08:11:36 +0000 | [diff] [blame] | 9087 | avx512vl_i64_info, v8i16x_info, v8i16x_info, |
| 9088 | v8i16x_info, i32mem, i64mem, i128mem, StoreNode, |
| 9089 | MaskedStoreNode>, EVEX_CD8<16, CD8VQ>; |
| Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 9090 | } |
| 9091 | |
| Elena Demikhovsky | 7c7bf1b | 2016-12-21 10:43:36 +0000 | [diff] [blame] | 9092 | multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9093 | X86FoldableSchedWrite sched, PatFrag StoreNode, |
| Craig Topper | b286823 | 2018-01-14 08:11:36 +0000 | [diff] [blame] | 9094 | PatFrag MaskedStoreNode, SDNode InVecNode = OpNode> { |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9095 | defm NAME: avx512_trunc<opc, OpcodeStr, InVecNode, OpNode, OpNode, sched, |
| Craig Topper | b286823 | 2018-01-14 08:11:36 +0000 | [diff] [blame] | 9096 | avx512vl_i64_info, v4i32x_info, v4i32x_info, |
| 9097 | v8i32x_info, i64mem, i128mem, i256mem, StoreNode, |
| 9098 | MaskedStoreNode>, EVEX_CD8<32, CD8VH>; |
| Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 9099 | } |
| 9100 | |
| Elena Demikhovsky | 7c7bf1b | 2016-12-21 10:43:36 +0000 | [diff] [blame] | 9101 | multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9102 | X86FoldableSchedWrite sched, PatFrag StoreNode, |
| Craig Topper | b286823 | 2018-01-14 08:11:36 +0000 | [diff] [blame] | 9103 | PatFrag MaskedStoreNode, SDNode InVecNode = OpNode> { |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9104 | defm NAME: avx512_trunc<opc, OpcodeStr, InVecNode, InVecNode, OpNode, sched, |
| Craig Topper | b286823 | 2018-01-14 08:11:36 +0000 | [diff] [blame] | 9105 | avx512vl_i32_info, v16i8x_info, v16i8x_info, |
| 9106 | v16i8x_info, i32mem, i64mem, i128mem, StoreNode, |
| 9107 | MaskedStoreNode>, EVEX_CD8<8, CD8VQ>; |
| Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 9108 | } |
| 9109 | |
| Elena Demikhovsky | 7c7bf1b | 2016-12-21 10:43:36 +0000 | [diff] [blame] | 9110 | multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9111 | X86FoldableSchedWrite sched, PatFrag StoreNode, |
| Craig Topper | b286823 | 2018-01-14 08:11:36 +0000 | [diff] [blame] | 9112 | PatFrag MaskedStoreNode, SDNode InVecNode = OpNode> { |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9113 | defm NAME: avx512_trunc<opc, OpcodeStr, InVecNode, OpNode, OpNode, sched, |
| Craig Topper | b286823 | 2018-01-14 08:11:36 +0000 | [diff] [blame] | 9114 | avx512vl_i32_info, v8i16x_info, v8i16x_info, |
| 9115 | v16i16x_info, i64mem, i128mem, i256mem, StoreNode, |
| 9116 | MaskedStoreNode>, EVEX_CD8<16, CD8VH>; |
| Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 9117 | } |
| 9118 | |
| Elena Demikhovsky | 7c7bf1b | 2016-12-21 10:43:36 +0000 | [diff] [blame] | 9119 | multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9120 | X86FoldableSchedWrite sched, PatFrag StoreNode, |
| Craig Topper | b286823 | 2018-01-14 08:11:36 +0000 | [diff] [blame] | 9121 | PatFrag MaskedStoreNode, SDNode InVecNode = OpNode> { |
| 9122 | defm NAME: avx512_trunc<opc, OpcodeStr, InVecNode, OpNode, OpNode, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9123 | sched, avx512vl_i16_info, v16i8x_info, v16i8x_info, |
| Craig Topper | b286823 | 2018-01-14 08:11:36 +0000 | [diff] [blame] | 9124 | v32i8x_info, i64mem, i128mem, i256mem, StoreNode, |
| 9125 | MaskedStoreNode, HasBWI>, EVEX_CD8<16, CD8VH>; |
| Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 9126 | } |
| 9127 | |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9128 | defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", trunc, WriteShuffle256, |
| Craig Topper | b286823 | 2018-01-14 08:11:36 +0000 | [diff] [blame] | 9129 | truncstorevi8, masked_truncstorevi8, X86vtrunc>; |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9130 | defm VPMOVSQB : avx512_trunc_qb<0x22, "vpmovsqb", X86vtruncs, WriteShuffle256, |
| Elena Demikhovsky | 7c7bf1b | 2016-12-21 10:43:36 +0000 | [diff] [blame] | 9131 | truncstore_s_vi8, masked_truncstore_s_vi8>; |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9132 | defm VPMOVUSQB : avx512_trunc_qb<0x12, "vpmovusqb", X86vtruncus, WriteShuffle256, |
| Elena Demikhovsky | 7c7bf1b | 2016-12-21 10:43:36 +0000 | [diff] [blame] | 9133 | truncstore_us_vi8, masked_truncstore_us_vi8>; |
| Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 9134 | |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9135 | defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", trunc, WriteShuffle256, |
| Craig Topper | b286823 | 2018-01-14 08:11:36 +0000 | [diff] [blame] | 9136 | truncstorevi16, masked_truncstorevi16, X86vtrunc>; |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9137 | defm VPMOVSQW : avx512_trunc_qw<0x24, "vpmovsqw", X86vtruncs, WriteShuffle256, |
| Elena Demikhovsky | 7c7bf1b | 2016-12-21 10:43:36 +0000 | [diff] [blame] | 9138 | truncstore_s_vi16, masked_truncstore_s_vi16>; |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9139 | defm VPMOVUSQW : avx512_trunc_qw<0x14, "vpmovusqw", X86vtruncus, WriteShuffle256, |
| Elena Demikhovsky | 7c7bf1b | 2016-12-21 10:43:36 +0000 | [diff] [blame] | 9140 | truncstore_us_vi16, masked_truncstore_us_vi16>; |
| Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 9141 | |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9142 | defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", trunc, WriteShuffle256, |
| Craig Topper | b286823 | 2018-01-14 08:11:36 +0000 | [diff] [blame] | 9143 | truncstorevi32, masked_truncstorevi32, X86vtrunc>; |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9144 | defm VPMOVSQD : avx512_trunc_qd<0x25, "vpmovsqd", X86vtruncs, WriteShuffle256, |
| Elena Demikhovsky | 7c7bf1b | 2016-12-21 10:43:36 +0000 | [diff] [blame] | 9145 | truncstore_s_vi32, masked_truncstore_s_vi32>; |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9146 | defm VPMOVUSQD : avx512_trunc_qd<0x15, "vpmovusqd", X86vtruncus, WriteShuffle256, |
| Elena Demikhovsky | 7c7bf1b | 2016-12-21 10:43:36 +0000 | [diff] [blame] | 9147 | truncstore_us_vi32, masked_truncstore_us_vi32>; |
| Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 9148 | |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9149 | defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", trunc, WriteShuffle256, |
| Craig Topper | b286823 | 2018-01-14 08:11:36 +0000 | [diff] [blame] | 9150 | truncstorevi8, masked_truncstorevi8, X86vtrunc>; |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9151 | defm VPMOVSDB : avx512_trunc_db<0x21, "vpmovsdb", X86vtruncs, WriteShuffle256, |
| Elena Demikhovsky | 7c7bf1b | 2016-12-21 10:43:36 +0000 | [diff] [blame] | 9152 | truncstore_s_vi8, masked_truncstore_s_vi8>; |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9153 | defm VPMOVUSDB : avx512_trunc_db<0x11, "vpmovusdb", X86vtruncus, WriteShuffle256, |
| Elena Demikhovsky | 7c7bf1b | 2016-12-21 10:43:36 +0000 | [diff] [blame] | 9154 | truncstore_us_vi8, masked_truncstore_us_vi8>; |
| Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 9155 | |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9156 | defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", trunc, WriteShuffle256, |
| Craig Topper | b286823 | 2018-01-14 08:11:36 +0000 | [diff] [blame] | 9157 | truncstorevi16, masked_truncstorevi16, X86vtrunc>; |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9158 | defm VPMOVSDW : avx512_trunc_dw<0x23, "vpmovsdw", X86vtruncs, WriteShuffle256, |
| Elena Demikhovsky | 7c7bf1b | 2016-12-21 10:43:36 +0000 | [diff] [blame] | 9159 | truncstore_s_vi16, masked_truncstore_s_vi16>; |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9160 | defm VPMOVUSDW : avx512_trunc_dw<0x13, "vpmovusdw", X86vtruncus, WriteShuffle256, |
| Elena Demikhovsky | 7c7bf1b | 2016-12-21 10:43:36 +0000 | [diff] [blame] | 9161 | truncstore_us_vi16, masked_truncstore_us_vi16>; |
| Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 9162 | |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9163 | defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", trunc, WriteShuffle256, |
| Craig Topper | b286823 | 2018-01-14 08:11:36 +0000 | [diff] [blame] | 9164 | truncstorevi8, masked_truncstorevi8, X86vtrunc>; |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9165 | defm VPMOVSWB : avx512_trunc_wb<0x20, "vpmovswb", X86vtruncs, WriteShuffle256, |
| Elena Demikhovsky | 7c7bf1b | 2016-12-21 10:43:36 +0000 | [diff] [blame] | 9166 | truncstore_s_vi8, masked_truncstore_s_vi8>; |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9167 | defm VPMOVUSWB : avx512_trunc_wb<0x10, "vpmovuswb", X86vtruncus, WriteShuffle256, |
| Elena Demikhovsky | 7c7bf1b | 2016-12-21 10:43:36 +0000 | [diff] [blame] | 9168 | truncstore_us_vi8, masked_truncstore_us_vi8>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 9169 | |
| Elena Demikhovsky | db738d9 | 2015-11-01 11:45:47 +0000 | [diff] [blame] | 9170 | let Predicates = [HasAVX512, NoVLX] in { |
| Craig Topper | b286823 | 2018-01-14 08:11:36 +0000 | [diff] [blame] | 9171 | def: Pat<(v8i16 (trunc (v8i32 VR256X:$src))), |
| Elena Demikhovsky | db738d9 | 2015-11-01 11:45:47 +0000 | [diff] [blame] | 9172 | (v8i16 (EXTRACT_SUBREG |
| Craig Topper | 6140320 | 2016-09-19 02:53:43 +0000 | [diff] [blame] | 9173 | (v16i16 (VPMOVDWZrr (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), |
| Elena Demikhovsky | db738d9 | 2015-11-01 11:45:47 +0000 | [diff] [blame] | 9174 | VR256X:$src, sub_ymm)))), sub_xmm))>; |
| Craig Topper | b286823 | 2018-01-14 08:11:36 +0000 | [diff] [blame] | 9175 | def: Pat<(v4i32 (trunc (v4i64 VR256X:$src))), |
| Elena Demikhovsky | db738d9 | 2015-11-01 11:45:47 +0000 | [diff] [blame] | 9176 | (v4i32 (EXTRACT_SUBREG |
| Craig Topper | 6140320 | 2016-09-19 02:53:43 +0000 | [diff] [blame] | 9177 | (v8i32 (VPMOVQDZrr (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), |
| Elena Demikhovsky | db738d9 | 2015-11-01 11:45:47 +0000 | [diff] [blame] | 9178 | VR256X:$src, sub_ymm)))), sub_xmm))>; |
| 9179 | } |
| 9180 | |
| 9181 | let Predicates = [HasBWI, NoVLX] in { |
| Craig Topper | b286823 | 2018-01-14 08:11:36 +0000 | [diff] [blame] | 9182 | def: Pat<(v16i8 (trunc (v16i16 VR256X:$src))), |
| Craig Topper | 6140320 | 2016-09-19 02:53:43 +0000 | [diff] [blame] | 9183 | (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (INSERT_SUBREG (IMPLICIT_DEF), |
| Elena Demikhovsky | db738d9 | 2015-11-01 11:45:47 +0000 | [diff] [blame] | 9184 | VR256X:$src, sub_ymm))), sub_xmm))>; |
| 9185 | } |
| 9186 | |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9187 | multiclass WriteShuffle256_common<bits<8> opc, string OpcodeStr, X86FoldableSchedWrite sched, |
| Igor Breger | 2ba64ab | 2016-05-22 10:21:04 +0000 | [diff] [blame] | 9188 | X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo, |
| Craig Topper | 6694df1 | 2018-02-25 06:21:04 +0000 | [diff] [blame] | 9189 | X86MemOperand x86memop, PatFrag LdFrag, SDNode OpNode>{ |
| Craig Topper | 52e2e83 | 2016-07-22 05:46:44 +0000 | [diff] [blame] | 9190 | let ExeDomain = DestInfo.ExeDomain in { |
| Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 9191 | defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst), |
| 9192 | (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src", |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 9193 | (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9194 | EVEX, Sched<[sched]>; |
| Robert Khasanov | 189e7fd | 2014-04-22 11:36:19 +0000 | [diff] [blame] | 9195 | |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 9196 | defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst), |
| 9197 | (ins x86memop:$src), OpcodeStr ,"$src", "$src", |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 9198 | (DestInfo.VT (LdFrag addr:$src))>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9199 | EVEX, Sched<[sched.Folded]>; |
| Craig Topper | 52e2e83 | 2016-07-22 05:46:44 +0000 | [diff] [blame] | 9200 | } |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 9201 | } |
| 9202 | |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9203 | multiclass WriteShuffle256_BW<bits<8> opc, string OpcodeStr, |
| Craig Topper | 6694df1 | 2018-02-25 06:21:04 +0000 | [diff] [blame] | 9204 | SDNode OpNode, SDNode InVecNode, string ExtTy, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9205 | X86FoldableSchedWrite sched, PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> { |
| Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 9206 | let Predicates = [HasVLX, HasBWI] in { |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9207 | defm Z128: WriteShuffle256_common<opc, OpcodeStr, sched, v8i16x_info, |
| Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 9208 | v16i8x_info, i64mem, LdFrag, InVecNode>, |
| Craig Topper | a33846a | 2017-10-22 06:18:23 +0000 | [diff] [blame] | 9209 | EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128, VEX_WIG; |
| Robert Khasanov | 189e7fd | 2014-04-22 11:36:19 +0000 | [diff] [blame] | 9210 | |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9211 | defm Z256: WriteShuffle256_common<opc, OpcodeStr, sched, v16i16x_info, |
| Craig Topper | 6840f11 | 2016-07-14 06:41:34 +0000 | [diff] [blame] | 9212 | v16i8x_info, i128mem, LdFrag, OpNode>, |
| Craig Topper | a33846a | 2017-10-22 06:18:23 +0000 | [diff] [blame] | 9213 | EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256, VEX_WIG; |
| Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 9214 | } |
| 9215 | let Predicates = [HasBWI] in { |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9216 | defm Z : WriteShuffle256_common<opc, OpcodeStr, sched, v32i16_info, |
| Craig Topper | 6840f11 | 2016-07-14 06:41:34 +0000 | [diff] [blame] | 9217 | v32i8x_info, i256mem, LdFrag, OpNode>, |
| Craig Topper | a33846a | 2017-10-22 06:18:23 +0000 | [diff] [blame] | 9218 | EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512, VEX_WIG; |
| Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 9219 | } |
| 9220 | } |
| 9221 | |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9222 | multiclass WriteShuffle256_BD<bits<8> opc, string OpcodeStr, |
| Craig Topper | 6694df1 | 2018-02-25 06:21:04 +0000 | [diff] [blame] | 9223 | SDNode OpNode, SDNode InVecNode, string ExtTy, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9224 | X86FoldableSchedWrite sched, PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> { |
| Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 9225 | let Predicates = [HasVLX, HasAVX512] in { |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9226 | defm Z128: WriteShuffle256_common<opc, OpcodeStr, sched, v4i32x_info, |
| Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 9227 | v16i8x_info, i32mem, LdFrag, InVecNode>, |
| Craig Topper | a33846a | 2017-10-22 06:18:23 +0000 | [diff] [blame] | 9228 | EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128, VEX_WIG; |
| Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 9229 | |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9230 | defm Z256: WriteShuffle256_common<opc, OpcodeStr, sched, v8i32x_info, |
| Craig Topper | 6840f11 | 2016-07-14 06:41:34 +0000 | [diff] [blame] | 9231 | v16i8x_info, i64mem, LdFrag, OpNode>, |
| Craig Topper | a33846a | 2017-10-22 06:18:23 +0000 | [diff] [blame] | 9232 | EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256, VEX_WIG; |
| Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 9233 | } |
| 9234 | let Predicates = [HasAVX512] in { |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9235 | defm Z : WriteShuffle256_common<opc, OpcodeStr, sched, v16i32_info, |
| Craig Topper | 6840f11 | 2016-07-14 06:41:34 +0000 | [diff] [blame] | 9236 | v16i8x_info, i128mem, LdFrag, OpNode>, |
| Craig Topper | a33846a | 2017-10-22 06:18:23 +0000 | [diff] [blame] | 9237 | EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512, VEX_WIG; |
| Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 9238 | } |
| 9239 | } |
| 9240 | |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9241 | multiclass WriteShuffle256_BQ<bits<8> opc, string OpcodeStr, |
| Craig Topper | 6694df1 | 2018-02-25 06:21:04 +0000 | [diff] [blame] | 9242 | SDNode OpNode, SDNode InVecNode, string ExtTy, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9243 | X86FoldableSchedWrite sched, PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> { |
| Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 9244 | let Predicates = [HasVLX, HasAVX512] in { |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9245 | defm Z128: WriteShuffle256_common<opc, OpcodeStr, sched, v2i64x_info, |
| Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 9246 | v16i8x_info, i16mem, LdFrag, InVecNode>, |
| Craig Topper | a33846a | 2017-10-22 06:18:23 +0000 | [diff] [blame] | 9247 | EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128, VEX_WIG; |
| Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 9248 | |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9249 | defm Z256: WriteShuffle256_common<opc, OpcodeStr, sched, v4i64x_info, |
| Craig Topper | 6840f11 | 2016-07-14 06:41:34 +0000 | [diff] [blame] | 9250 | v16i8x_info, i32mem, LdFrag, OpNode>, |
| Craig Topper | a33846a | 2017-10-22 06:18:23 +0000 | [diff] [blame] | 9251 | EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256, VEX_WIG; |
| Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 9252 | } |
| 9253 | let Predicates = [HasAVX512] in { |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9254 | defm Z : WriteShuffle256_common<opc, OpcodeStr, sched, v8i64_info, |
| Craig Topper | 6840f11 | 2016-07-14 06:41:34 +0000 | [diff] [blame] | 9255 | v16i8x_info, i64mem, LdFrag, OpNode>, |
| Craig Topper | a33846a | 2017-10-22 06:18:23 +0000 | [diff] [blame] | 9256 | EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512, VEX_WIG; |
| Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 9257 | } |
| 9258 | } |
| 9259 | |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9260 | multiclass WriteShuffle256_WD<bits<8> opc, string OpcodeStr, |
| Craig Topper | 6694df1 | 2018-02-25 06:21:04 +0000 | [diff] [blame] | 9261 | SDNode OpNode, SDNode InVecNode, string ExtTy, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9262 | X86FoldableSchedWrite sched, PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> { |
| Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 9263 | let Predicates = [HasVLX, HasAVX512] in { |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9264 | defm Z128: WriteShuffle256_common<opc, OpcodeStr, sched, v4i32x_info, |
| Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 9265 | v8i16x_info, i64mem, LdFrag, InVecNode>, |
| Craig Topper | a33846a | 2017-10-22 06:18:23 +0000 | [diff] [blame] | 9266 | EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128, VEX_WIG; |
| Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 9267 | |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9268 | defm Z256: WriteShuffle256_common<opc, OpcodeStr, sched, v8i32x_info, |
| Craig Topper | 6840f11 | 2016-07-14 06:41:34 +0000 | [diff] [blame] | 9269 | v8i16x_info, i128mem, LdFrag, OpNode>, |
| Craig Topper | a33846a | 2017-10-22 06:18:23 +0000 | [diff] [blame] | 9270 | EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256, VEX_WIG; |
| Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 9271 | } |
| 9272 | let Predicates = [HasAVX512] in { |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9273 | defm Z : WriteShuffle256_common<opc, OpcodeStr, sched, v16i32_info, |
| Craig Topper | 6840f11 | 2016-07-14 06:41:34 +0000 | [diff] [blame] | 9274 | v16i16x_info, i256mem, LdFrag, OpNode>, |
| Craig Topper | a33846a | 2017-10-22 06:18:23 +0000 | [diff] [blame] | 9275 | EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512, VEX_WIG; |
| Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 9276 | } |
| 9277 | } |
| 9278 | |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9279 | multiclass WriteShuffle256_WQ<bits<8> opc, string OpcodeStr, |
| Craig Topper | 6694df1 | 2018-02-25 06:21:04 +0000 | [diff] [blame] | 9280 | SDNode OpNode, SDNode InVecNode, string ExtTy, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9281 | X86FoldableSchedWrite sched, PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> { |
| Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 9282 | let Predicates = [HasVLX, HasAVX512] in { |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9283 | defm Z128: WriteShuffle256_common<opc, OpcodeStr, sched, v2i64x_info, |
| Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 9284 | v8i16x_info, i32mem, LdFrag, InVecNode>, |
| Craig Topper | a33846a | 2017-10-22 06:18:23 +0000 | [diff] [blame] | 9285 | EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128, VEX_WIG; |
| Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 9286 | |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9287 | defm Z256: WriteShuffle256_common<opc, OpcodeStr, sched, v4i64x_info, |
| Craig Topper | 6840f11 | 2016-07-14 06:41:34 +0000 | [diff] [blame] | 9288 | v8i16x_info, i64mem, LdFrag, OpNode>, |
| Craig Topper | a33846a | 2017-10-22 06:18:23 +0000 | [diff] [blame] | 9289 | EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256, VEX_WIG; |
| Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 9290 | } |
| 9291 | let Predicates = [HasAVX512] in { |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9292 | defm Z : WriteShuffle256_common<opc, OpcodeStr, sched, v8i64_info, |
| Craig Topper | 6840f11 | 2016-07-14 06:41:34 +0000 | [diff] [blame] | 9293 | v8i16x_info, i128mem, LdFrag, OpNode>, |
| Craig Topper | a33846a | 2017-10-22 06:18:23 +0000 | [diff] [blame] | 9294 | EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512, VEX_WIG; |
| Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 9295 | } |
| 9296 | } |
| 9297 | |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9298 | multiclass WriteShuffle256_DQ<bits<8> opc, string OpcodeStr, |
| Craig Topper | 6694df1 | 2018-02-25 06:21:04 +0000 | [diff] [blame] | 9299 | SDNode OpNode, SDNode InVecNode, string ExtTy, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9300 | X86FoldableSchedWrite sched, PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> { |
| Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 9301 | |
| 9302 | let Predicates = [HasVLX, HasAVX512] in { |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9303 | defm Z128: WriteShuffle256_common<opc, OpcodeStr, sched, v2i64x_info, |
| Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 9304 | v4i32x_info, i64mem, LdFrag, InVecNode>, |
| Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 9305 | EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128; |
| 9306 | |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9307 | defm Z256: WriteShuffle256_common<opc, OpcodeStr, sched, v4i64x_info, |
| Craig Topper | 6840f11 | 2016-07-14 06:41:34 +0000 | [diff] [blame] | 9308 | v4i32x_info, i128mem, LdFrag, OpNode>, |
| Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 9309 | EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256; |
| 9310 | } |
| 9311 | let Predicates = [HasAVX512] in { |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9312 | defm Z : WriteShuffle256_common<opc, OpcodeStr, sched, v8i64_info, |
| Craig Topper | 6840f11 | 2016-07-14 06:41:34 +0000 | [diff] [blame] | 9313 | v8i32x_info, i256mem, LdFrag, OpNode>, |
| Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 9314 | EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512; |
| 9315 | } |
| 9316 | } |
| 9317 | |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9318 | defm VPMOVZXBW : WriteShuffle256_BW<0x30, "vpmovzxbw", X86vzext, zext_invec, "z", WriteShuffle256>; |
| 9319 | defm VPMOVZXBD : WriteShuffle256_BD<0x31, "vpmovzxbd", X86vzext, zext_invec, "z", WriteShuffle256>; |
| 9320 | defm VPMOVZXBQ : WriteShuffle256_BQ<0x32, "vpmovzxbq", X86vzext, zext_invec, "z", WriteShuffle256>; |
| 9321 | defm VPMOVZXWD : WriteShuffle256_WD<0x33, "vpmovzxwd", X86vzext, zext_invec, "z", WriteShuffle256>; |
| 9322 | defm VPMOVZXWQ : WriteShuffle256_WQ<0x34, "vpmovzxwq", X86vzext, zext_invec, "z", WriteShuffle256>; |
| 9323 | defm VPMOVZXDQ : WriteShuffle256_DQ<0x35, "vpmovzxdq", X86vzext, zext_invec, "z", WriteShuffle256>; |
| Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 9324 | |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9325 | defm VPMOVSXBW: WriteShuffle256_BW<0x20, "vpmovsxbw", X86vsext, sext_invec, "s", WriteShuffle256>; |
| 9326 | defm VPMOVSXBD: WriteShuffle256_BD<0x21, "vpmovsxbd", X86vsext, sext_invec, "s", WriteShuffle256>; |
| 9327 | defm VPMOVSXBQ: WriteShuffle256_BQ<0x22, "vpmovsxbq", X86vsext, sext_invec, "s", WriteShuffle256>; |
| 9328 | defm VPMOVSXWD: WriteShuffle256_WD<0x23, "vpmovsxwd", X86vsext, sext_invec, "s", WriteShuffle256>; |
| 9329 | defm VPMOVSXWQ: WriteShuffle256_WQ<0x24, "vpmovsxwq", X86vsext, sext_invec, "s", WriteShuffle256>; |
| 9330 | defm VPMOVSXDQ: WriteShuffle256_DQ<0x25, "vpmovsxdq", X86vsext, sext_invec, "s", WriteShuffle256>; |
| Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 9331 | |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 9332 | |
| Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 9333 | multiclass AVX512_pmovx_patterns<string OpcPrefix, SDNode ExtOp, |
| Craig Topper | a30db99 | 2018-04-04 07:00:24 +0000 | [diff] [blame] | 9334 | SDNode InVecOp> { |
| Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 9335 | // 128-bit patterns |
| 9336 | let Predicates = [HasVLX, HasBWI] in { |
| Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 9337 | def : Pat<(v8i16 (InVecOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))), |
| Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 9338 | (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>; |
| Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 9339 | def : Pat<(v8i16 (InVecOp (bc_v16i8 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))), |
| Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 9340 | (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>; |
| Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 9341 | def : Pat<(v8i16 (InVecOp (v16i8 (vzmovl_v2i64 addr:$src)))), |
| Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 9342 | (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>; |
| Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 9343 | def : Pat<(v8i16 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))), |
| Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 9344 | (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>; |
| Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 9345 | def : Pat<(v8i16 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))), |
| Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 9346 | (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>; |
| 9347 | } |
| 9348 | let Predicates = [HasVLX] in { |
| Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 9349 | def : Pat<(v4i32 (InVecOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))), |
| Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 9350 | (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>; |
| Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 9351 | def : Pat<(v4i32 (InVecOp (v16i8 (vzmovl_v4i32 addr:$src)))), |
| Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 9352 | (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>; |
| Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 9353 | def : Pat<(v4i32 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))), |
| Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 9354 | (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>; |
| Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 9355 | def : Pat<(v4i32 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))), |
| Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 9356 | (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>; |
| 9357 | |
| Craig Topper | a30db99 | 2018-04-04 07:00:24 +0000 | [diff] [blame] | 9358 | def : Pat<(v2i64 (InVecOp (bc_v16i8 (v4i32 (scalar_to_vector (extloadi32i16 addr:$src)))))), |
| Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 9359 | (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>; |
| Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 9360 | def : Pat<(v2i64 (InVecOp (v16i8 (vzmovl_v4i32 addr:$src)))), |
| Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 9361 | (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>; |
| Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 9362 | def : Pat<(v2i64 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))), |
| Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 9363 | (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>; |
| Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 9364 | def : Pat<(v2i64 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))), |
| Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 9365 | (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>; |
| 9366 | |
| Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 9367 | def : Pat<(v4i32 (InVecOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))), |
| Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 9368 | (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>; |
| Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 9369 | def : Pat<(v4i32 (InVecOp (bc_v8i16 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))), |
| Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 9370 | (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>; |
| Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 9371 | def : Pat<(v4i32 (InVecOp (v8i16 (vzmovl_v2i64 addr:$src)))), |
| Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 9372 | (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>; |
| Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 9373 | def : Pat<(v4i32 (InVecOp (v8i16 (vzload_v2i64 addr:$src)))), |
| Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 9374 | (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>; |
| Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 9375 | def : Pat<(v4i32 (InVecOp (bc_v8i16 (loadv2i64 addr:$src)))), |
| Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 9376 | (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>; |
| 9377 | |
| Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 9378 | def : Pat<(v2i64 (InVecOp (bc_v8i16 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))), |
| Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 9379 | (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>; |
| Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 9380 | def : Pat<(v2i64 (InVecOp (v8i16 (vzmovl_v4i32 addr:$src)))), |
| Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 9381 | (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>; |
| Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 9382 | def : Pat<(v2i64 (InVecOp (v8i16 (vzload_v2i64 addr:$src)))), |
| Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 9383 | (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>; |
| Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 9384 | def : Pat<(v2i64 (InVecOp (bc_v8i16 (loadv2i64 addr:$src)))), |
| Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 9385 | (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>; |
| 9386 | |
| Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 9387 | def : Pat<(v2i64 (InVecOp (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))), |
| Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 9388 | (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>; |
| Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 9389 | def : Pat<(v2i64 (InVecOp (bc_v4i32 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))), |
| Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 9390 | (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>; |
| Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 9391 | def : Pat<(v2i64 (InVecOp (v4i32 (vzmovl_v2i64 addr:$src)))), |
| Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 9392 | (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>; |
| Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 9393 | def : Pat<(v2i64 (InVecOp (v4i32 (vzload_v2i64 addr:$src)))), |
| Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 9394 | (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>; |
| Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 9395 | def : Pat<(v2i64 (InVecOp (bc_v4i32 (loadv2i64 addr:$src)))), |
| Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 9396 | (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>; |
| 9397 | } |
| 9398 | // 256-bit patterns |
| 9399 | let Predicates = [HasVLX, HasBWI] in { |
| 9400 | def : Pat<(v16i16 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))), |
| 9401 | (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>; |
| 9402 | def : Pat<(v16i16 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))), |
| 9403 | (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>; |
| 9404 | def : Pat<(v16i16 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))), |
| 9405 | (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>; |
| 9406 | } |
| 9407 | let Predicates = [HasVLX] in { |
| 9408 | def : Pat<(v8i32 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))), |
| 9409 | (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>; |
| 9410 | def : Pat<(v8i32 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))), |
| 9411 | (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>; |
| 9412 | def : Pat<(v8i32 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))), |
| 9413 | (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>; |
| 9414 | def : Pat<(v8i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))), |
| 9415 | (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>; |
| 9416 | |
| 9417 | def : Pat<(v4i64 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))), |
| 9418 | (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>; |
| 9419 | def : Pat<(v4i64 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))), |
| 9420 | (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>; |
| 9421 | def : Pat<(v4i64 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))), |
| 9422 | (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>; |
| 9423 | def : Pat<(v4i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))), |
| 9424 | (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>; |
| 9425 | |
| 9426 | def : Pat<(v8i32 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))), |
| 9427 | (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>; |
| 9428 | def : Pat<(v8i32 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))), |
| 9429 | (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>; |
| 9430 | def : Pat<(v8i32 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))), |
| 9431 | (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>; |
| 9432 | |
| 9433 | def : Pat<(v4i64 (ExtOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))), |
| 9434 | (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>; |
| 9435 | def : Pat<(v4i64 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))), |
| 9436 | (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>; |
| 9437 | def : Pat<(v4i64 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))), |
| 9438 | (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>; |
| 9439 | def : Pat<(v4i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))), |
| 9440 | (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>; |
| 9441 | |
| 9442 | def : Pat<(v4i64 (ExtOp (bc_v4i32 (loadv2i64 addr:$src)))), |
| 9443 | (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>; |
| 9444 | def : Pat<(v4i64 (ExtOp (v4i32 (vzmovl_v2i64 addr:$src)))), |
| 9445 | (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>; |
| 9446 | def : Pat<(v4i64 (ExtOp (v4i32 (vzload_v2i64 addr:$src)))), |
| 9447 | (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>; |
| 9448 | } |
| 9449 | // 512-bit patterns |
| 9450 | let Predicates = [HasBWI] in { |
| 9451 | def : Pat<(v32i16 (ExtOp (bc_v32i8 (loadv4i64 addr:$src)))), |
| 9452 | (!cast<I>(OpcPrefix#BWZrm) addr:$src)>; |
| 9453 | } |
| 9454 | let Predicates = [HasAVX512] in { |
| 9455 | def : Pat<(v16i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))), |
| 9456 | (!cast<I>(OpcPrefix#BDZrm) addr:$src)>; |
| 9457 | |
| 9458 | def : Pat<(v8i64 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))), |
| 9459 | (!cast<I>(OpcPrefix#BQZrm) addr:$src)>; |
| Craig Topper | 9ece2f7 | 2016-10-10 06:25:48 +0000 | [diff] [blame] | 9460 | def : Pat<(v8i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))), |
| 9461 | (!cast<I>(OpcPrefix#BQZrm) addr:$src)>; |
| Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 9462 | |
| 9463 | def : Pat<(v16i32 (ExtOp (bc_v16i16 (loadv4i64 addr:$src)))), |
| 9464 | (!cast<I>(OpcPrefix#WDZrm) addr:$src)>; |
| 9465 | |
| 9466 | def : Pat<(v8i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))), |
| 9467 | (!cast<I>(OpcPrefix#WQZrm) addr:$src)>; |
| 9468 | |
| 9469 | def : Pat<(v8i64 (ExtOp (bc_v8i32 (loadv4i64 addr:$src)))), |
| 9470 | (!cast<I>(OpcPrefix#DQZrm) addr:$src)>; |
| 9471 | } |
| 9472 | } |
| 9473 | |
| Craig Topper | a30db99 | 2018-04-04 07:00:24 +0000 | [diff] [blame] | 9474 | defm : AVX512_pmovx_patterns<"VPMOVSX", X86vsext, sext_invec>; |
| 9475 | defm : AVX512_pmovx_patterns<"VPMOVZX", X86vzext, zext_invec>; |
| Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 9476 | |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 9477 | //===----------------------------------------------------------------------===// |
| 9478 | // GATHER - SCATTER Operations |
| 9479 | |
| Simon Pilgrim | b69dae4 | 2017-12-05 20:47:11 +0000 | [diff] [blame] | 9480 | // FIXME: Improve scheduling of gather/scatter instructions. |
| Elena Demikhovsky | e1eda8a | 2015-04-30 08:38:48 +0000 | [diff] [blame] | 9481 | multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, |
| Craig Topper | 16a91ce | 2017-11-15 07:46:43 +0000 | [diff] [blame] | 9482 | X86MemOperand memop, PatFrag GatherNode, |
| 9483 | RegisterClass MaskRC = _.KRCWM> { |
| Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 9484 | let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb", |
| 9485 | ExeDomain = _.ExeDomain in |
| Craig Topper | 16a91ce | 2017-11-15 07:46:43 +0000 | [diff] [blame] | 9486 | def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, MaskRC:$mask_wb), |
| 9487 | (ins _.RC:$src1, MaskRC:$mask, memop:$src2), |
| Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 9488 | !strconcat(OpcodeStr#_.Suffix, |
| Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 9489 | "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"), |
| Craig Topper | 16a91ce | 2017-11-15 07:46:43 +0000 | [diff] [blame] | 9490 | [(set _.RC:$dst, MaskRC:$mask_wb, |
| 9491 | (GatherNode (_.VT _.RC:$src1), MaskRC:$mask, |
| Elena Demikhovsky | e1eda8a | 2015-04-30 08:38:48 +0000 | [diff] [blame] | 9492 | vectoraddr:$src2))]>, EVEX, EVEX_K, |
| Simon Pilgrim | b69dae4 | 2017-12-05 20:47:11 +0000 | [diff] [blame] | 9493 | EVEX_CD8<_.EltSize, CD8VT1>, Sched<[WriteLoad]>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 9494 | } |
| Cameron McInally | 4532596 | 2014-03-26 13:50:50 +0000 | [diff] [blame] | 9495 | |
| Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 9496 | multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc, |
| 9497 | AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> { |
| 9498 | defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, |
| Craig Topper | d04cc8e | 2018-06-06 19:15:12 +0000 | [diff] [blame] | 9499 | vy512xmem, mgatherv8i32>, EVEX_V512, VEX_W; |
| Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 9500 | defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512, |
| Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 9501 | vz512mem, mgatherv8i64>, EVEX_V512, VEX_W; |
| Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 9502 | let Predicates = [HasVLX] in { |
| 9503 | defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256, |
| Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 9504 | vx256xmem, mgatherv4i32>, EVEX_V256, VEX_W; |
| Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 9505 | defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256, |
| Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 9506 | vy256xmem, mgatherv4i64>, EVEX_V256, VEX_W; |
| Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 9507 | defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128, |
| Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 9508 | vx128xmem, mgatherv4i32>, EVEX_V128, VEX_W; |
| Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 9509 | defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128, |
| Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 9510 | vx128xmem, mgatherv2i64>, EVEX_V128, VEX_W; |
| Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 9511 | } |
| Cameron McInally | 4532596 | 2014-03-26 13:50:50 +0000 | [diff] [blame] | 9512 | } |
| 9513 | |
| Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 9514 | multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc, |
| 9515 | AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> { |
| Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 9516 | defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz512mem, |
| Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 9517 | mgatherv16i32>, EVEX_V512; |
| Craig Topper | d04cc8e | 2018-06-06 19:15:12 +0000 | [diff] [blame] | 9518 | defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz256mem, |
| Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 9519 | mgatherv8i64>, EVEX_V512; |
| 9520 | let Predicates = [HasVLX] in { |
| 9521 | defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256, |
| Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 9522 | vy256xmem, mgatherv8i32>, EVEX_V256; |
| Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 9523 | defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128, |
| Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 9524 | vy128xmem, mgatherv4i64>, EVEX_V256; |
| Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 9525 | defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128, |
| Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 9526 | vx128xmem, mgatherv4i32>, EVEX_V128; |
| Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 9527 | defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128, |
| Craig Topper | c1e7b3f | 2017-11-22 07:11:03 +0000 | [diff] [blame] | 9528 | vx64xmem, mgatherv2i64, VK2WM>, |
| Craig Topper | 16a91ce | 2017-11-15 07:46:43 +0000 | [diff] [blame] | 9529 | EVEX_V128; |
| Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 9530 | } |
| Cameron McInally | 4532596 | 2014-03-26 13:50:50 +0000 | [diff] [blame] | 9531 | } |
| Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 9532 | |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 9533 | |
| Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 9534 | defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">, |
| 9535 | avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">; |
| 9536 | |
| 9537 | defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">, |
| 9538 | avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 9539 | |
| Elena Demikhovsky | e1eda8a | 2015-04-30 08:38:48 +0000 | [diff] [blame] | 9540 | multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, |
| Craig Topper | 0b59034 | 2018-01-11 06:31:28 +0000 | [diff] [blame] | 9541 | X86MemOperand memop, PatFrag ScatterNode, |
| 9542 | RegisterClass MaskRC = _.KRCWM> { |
| Elena Demikhovsky | e1eda8a | 2015-04-30 08:38:48 +0000 | [diff] [blame] | 9543 | |
| Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 9544 | let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in |
| Elena Demikhovsky | e1eda8a | 2015-04-30 08:38:48 +0000 | [diff] [blame] | 9545 | |
| Craig Topper | 0b59034 | 2018-01-11 06:31:28 +0000 | [diff] [blame] | 9546 | def mr : AVX5128I<opc, MRMDestMem, (outs MaskRC:$mask_wb), |
| 9547 | (ins memop:$dst, MaskRC:$mask, _.RC:$src), |
| Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 9548 | !strconcat(OpcodeStr#_.Suffix, |
| Elena Demikhovsky | e1eda8a | 2015-04-30 08:38:48 +0000 | [diff] [blame] | 9549 | "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"), |
| Craig Topper | 0b59034 | 2018-01-11 06:31:28 +0000 | [diff] [blame] | 9550 | [(set MaskRC:$mask_wb, (ScatterNode (_.VT _.RC:$src), |
| 9551 | MaskRC:$mask, vectoraddr:$dst))]>, |
| Simon Pilgrim | b69dae4 | 2017-12-05 20:47:11 +0000 | [diff] [blame] | 9552 | EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>, |
| 9553 | Sched<[WriteStore]>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 9554 | } |
| 9555 | |
| Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 9556 | multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc, |
| 9557 | AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> { |
| 9558 | defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, |
| Craig Topper | d04cc8e | 2018-06-06 19:15:12 +0000 | [diff] [blame] | 9559 | vy512xmem, mscatterv8i32>, EVEX_V512, VEX_W; |
| Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 9560 | defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512, |
| Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 9561 | vz512mem, mscatterv8i64>, EVEX_V512, VEX_W; |
| Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 9562 | let Predicates = [HasVLX] in { |
| 9563 | defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256, |
| Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 9564 | vx256xmem, mscatterv4i32>, EVEX_V256, VEX_W; |
| Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 9565 | defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256, |
| Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 9566 | vy256xmem, mscatterv4i64>, EVEX_V256, VEX_W; |
| Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 9567 | defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128, |
| Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 9568 | vx128xmem, mscatterv4i32>, EVEX_V128, VEX_W; |
| Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 9569 | defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128, |
| Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 9570 | vx128xmem, mscatterv2i64>, EVEX_V128, VEX_W; |
| Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 9571 | } |
| Cameron McInally | 4532596 | 2014-03-26 13:50:50 +0000 | [diff] [blame] | 9572 | } |
| 9573 | |
| Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 9574 | multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc, |
| 9575 | AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> { |
| Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 9576 | defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz512mem, |
| Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 9577 | mscatterv16i32>, EVEX_V512; |
| Craig Topper | d04cc8e | 2018-06-06 19:15:12 +0000 | [diff] [blame] | 9578 | defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz256mem, |
| Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 9579 | mscatterv8i64>, EVEX_V512; |
| 9580 | let Predicates = [HasVLX] in { |
| 9581 | defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256, |
| Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 9582 | vy256xmem, mscatterv8i32>, EVEX_V256; |
| Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 9583 | defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128, |
| Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 9584 | vy128xmem, mscatterv4i64>, EVEX_V256; |
| Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 9585 | defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128, |
| Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 9586 | vx128xmem, mscatterv4i32>, EVEX_V128; |
| Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 9587 | defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128, |
| Craig Topper | 0b59034 | 2018-01-11 06:31:28 +0000 | [diff] [blame] | 9588 | vx64xmem, mscatterv2i64, VK2WM>, |
| 9589 | EVEX_V128; |
| Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 9590 | } |
| Cameron McInally | 4532596 | 2014-03-26 13:50:50 +0000 | [diff] [blame] | 9591 | } |
| 9592 | |
| Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 9593 | defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">, |
| 9594 | avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 9595 | |
| Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 9596 | defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">, |
| 9597 | avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 9598 | |
| Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 9599 | // prefetch |
| 9600 | multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr, |
| 9601 | RegisterClass KRC, X86MemOperand memop> { |
| 9602 | let Predicates = [HasPFI], hasSideEffects = 1 in |
| 9603 | def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src), |
| Simon Pilgrim | 294556d | 2018-04-12 12:43:49 +0000 | [diff] [blame] | 9604 | !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"), []>, |
| 9605 | EVEX, EVEX_K, Sched<[WriteLoad]>; |
| Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 9606 | } |
| 9607 | |
| 9608 | defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps", |
| Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 9609 | VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>; |
| Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 9610 | |
| 9611 | defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps", |
| Craig Topper | d04cc8e | 2018-06-06 19:15:12 +0000 | [diff] [blame] | 9612 | VK8WM, vz256mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>; |
| Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 9613 | |
| 9614 | defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd", |
| Craig Topper | d04cc8e | 2018-06-06 19:15:12 +0000 | [diff] [blame] | 9615 | VK8WM, vy512xmem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>; |
| Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 9616 | |
| 9617 | defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd", |
| Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 9618 | VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>; |
| Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 9619 | |
| Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 9620 | defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps", |
| Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 9621 | VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>; |
| Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 9622 | |
| 9623 | defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps", |
| Craig Topper | d04cc8e | 2018-06-06 19:15:12 +0000 | [diff] [blame] | 9624 | VK8WM, vz256mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>; |
| Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 9625 | |
| 9626 | defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd", |
| Craig Topper | d04cc8e | 2018-06-06 19:15:12 +0000 | [diff] [blame] | 9627 | VK8WM, vy512xmem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>; |
| Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 9628 | |
| 9629 | defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd", |
| Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 9630 | VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>; |
| Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 9631 | |
| 9632 | defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps", |
| Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 9633 | VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>; |
| Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 9634 | |
| 9635 | defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps", |
| Craig Topper | d04cc8e | 2018-06-06 19:15:12 +0000 | [diff] [blame] | 9636 | VK8WM, vz256mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>; |
| Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 9637 | |
| 9638 | defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd", |
| Craig Topper | d04cc8e | 2018-06-06 19:15:12 +0000 | [diff] [blame] | 9639 | VK8WM, vy512xmem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>; |
| Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 9640 | |
| 9641 | defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd", |
| Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 9642 | VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>; |
| Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 9643 | |
| 9644 | defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps", |
| Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 9645 | VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>; |
| Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 9646 | |
| 9647 | defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps", |
| Craig Topper | d04cc8e | 2018-06-06 19:15:12 +0000 | [diff] [blame] | 9648 | VK8WM, vz256mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>; |
| Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 9649 | |
| 9650 | defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd", |
| Craig Topper | d04cc8e | 2018-06-06 19:15:12 +0000 | [diff] [blame] | 9651 | VK8WM, vy512xmem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>; |
| Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 9652 | |
| 9653 | defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd", |
| Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 9654 | VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 9655 | |
| Elena Demikhovsky | 44bf063 | 2014-10-05 14:11:08 +0000 | [diff] [blame] | 9656 | multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > { |
| Elena Demikhovsky | 0e6d6d5 | 2015-04-21 14:38:31 +0000 | [diff] [blame] | 9657 | def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src), |
| Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 9658 | !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"), |
| Simon Pilgrim | 577ae24 | 2018-04-12 19:25:07 +0000 | [diff] [blame] | 9659 | [(set Vec.RC:$dst, (Vec.VT (sext Vec.KRC:$src)))]>, |
| Simon Pilgrim | 1273f4a | 2018-05-18 17:58:36 +0000 | [diff] [blame] | 9660 | EVEX, Sched<[WriteMove]>; // TODO - WriteVecTrunc? |
| Elena Demikhovsky | 44bf063 | 2014-10-05 14:11:08 +0000 | [diff] [blame] | 9661 | } |
| Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 9662 | |
| Elena Demikhovsky | 44bf063 | 2014-10-05 14:11:08 +0000 | [diff] [blame] | 9663 | multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo, |
| 9664 | string OpcodeStr, Predicate prd> { |
| 9665 | let Predicates = [prd] in |
| 9666 | defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512; |
| 9667 | |
| 9668 | let Predicates = [prd, HasVLX] in { |
| 9669 | defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256; |
| 9670 | defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128; |
| 9671 | } |
| 9672 | } |
| 9673 | |
| Michael Zuckerman | 85436ec | 2017-03-23 09:57:01 +0000 | [diff] [blame] | 9674 | defm VPMOVM2B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, "vpmovm2" , HasBWI>; |
| 9675 | defm VPMOVM2W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, "vpmovm2", HasBWI> , VEX_W; |
| 9676 | defm VPMOVM2D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, "vpmovm2", HasDQI>; |
| 9677 | defm VPMOVM2Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, "vpmovm2", HasDQI> , VEX_W; |
| Elena Demikhovsky | 908dbf4 | 2014-12-11 15:02:24 +0000 | [diff] [blame] | 9678 | |
| Elena Demikhovsky | 0e6d6d5 | 2015-04-21 14:38:31 +0000 | [diff] [blame] | 9679 | multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > { |
| Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 9680 | def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src), |
| 9681 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
| Simon Pilgrim | 577ae24 | 2018-04-12 19:25:07 +0000 | [diff] [blame] | 9682 | [(set _.KRC:$dst, (X86pcmpgtm _.ImmAllZerosV, (_.VT _.RC:$src)))]>, |
| 9683 | EVEX, Sched<[WriteMove]>; |
| Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 9684 | } |
| 9685 | |
| Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 9686 | // Use 512bit version to implement 128/256 bit in case NoVLX. |
| 9687 | multiclass convert_vector_to_mask_lowering<X86VectorVTInfo ExtendInfo, |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 9688 | X86VectorVTInfo _, |
| 9689 | string Name> { |
| Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 9690 | |
| Craig Topper | f090e8a | 2018-01-08 06:53:54 +0000 | [diff] [blame] | 9691 | def : Pat<(_.KVT (X86pcmpgtm _.ImmAllZerosV, (_.VT _.RC:$src))), |
| Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 9692 | (_.KVT (COPY_TO_REGCLASS |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 9693 | (!cast<Instruction>(Name#"Zrr") |
| Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 9694 | (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)), |
| Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 9695 | _.RC:$src, _.SubRegIdx)), |
| 9696 | _.KRC))>; |
| Elena Demikhovsky | 0e6d6d5 | 2015-04-21 14:38:31 +0000 | [diff] [blame] | 9697 | } |
| 9698 | |
| 9699 | multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr, |
| Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 9700 | AVX512VLVectorVTInfo VTInfo, Predicate prd> { |
| 9701 | let Predicates = [prd] in |
| 9702 | defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>, |
| 9703 | EVEX_V512; |
| Elena Demikhovsky | 0e6d6d5 | 2015-04-21 14:38:31 +0000 | [diff] [blame] | 9704 | |
| 9705 | let Predicates = [prd, HasVLX] in { |
| 9706 | defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>, |
| Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 9707 | EVEX_V256; |
| Elena Demikhovsky | 0e6d6d5 | 2015-04-21 14:38:31 +0000 | [diff] [blame] | 9708 | defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>, |
| Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 9709 | EVEX_V128; |
| 9710 | } |
| 9711 | let Predicates = [prd, NoVLX] in { |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 9712 | defm Z256_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info256, NAME>; |
| 9713 | defm Z128_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info128, NAME>; |
| Elena Demikhovsky | 0e6d6d5 | 2015-04-21 14:38:31 +0000 | [diff] [blame] | 9714 | } |
| 9715 | } |
| 9716 | |
| 9717 | defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m", |
| 9718 | avx512vl_i8_info, HasBWI>; |
| 9719 | defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m", |
| 9720 | avx512vl_i16_info, HasBWI>, VEX_W; |
| 9721 | defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m", |
| 9722 | avx512vl_i32_info, HasDQI>; |
| 9723 | defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m", |
| 9724 | avx512vl_i64_info, HasDQI>, VEX_W; |
| 9725 | |
| Craig Topper | 0321ebc | 2018-01-24 04:51:17 +0000 | [diff] [blame] | 9726 | // Patterns for handling sext from a mask register to v16i8/v16i16 when DQI |
| 9727 | // is available, but BWI is not. We can't handle this in lowering because |
| 9728 | // a target independent DAG combine likes to combine sext and trunc. |
| 9729 | let Predicates = [HasDQI, NoBWI] in { |
| 9730 | def : Pat<(v16i8 (sext (v16i1 VK16:$src))), |
| 9731 | (VPMOVDBZrr (v16i32 (VPMOVM2DZrr VK16:$src)))>; |
| 9732 | def : Pat<(v16i16 (sext (v16i1 VK16:$src))), |
| 9733 | (VPMOVDWZrr (v16i32 (VPMOVM2DZrr VK16:$src)))>; |
| 9734 | } |
| 9735 | |
| Elena Demikhovsky | 908dbf4 | 2014-12-11 15:02:24 +0000 | [diff] [blame] | 9736 | //===----------------------------------------------------------------------===// |
| 9737 | // AVX-512 - COMPRESS and EXPAND |
| 9738 | // |
| Elena Demikhovsky | ba5ab32 | 2015-06-22 11:16:30 +0000 | [diff] [blame] | 9739 | |
| Ayman Musa | d7a5ed4 | 2016-09-26 06:22:08 +0000 | [diff] [blame] | 9740 | multiclass compress_by_vec_width_common<bits<8> opc, X86VectorVTInfo _, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9741 | string OpcodeStr, X86FoldableSchedWrite sched> { |
| Elena Demikhovsky | ba5ab32 | 2015-06-22 11:16:30 +0000 | [diff] [blame] | 9742 | defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst), |
| Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 9743 | (ins _.RC:$src1), OpcodeStr, "$src1", "$src1", |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 9744 | (_.VT (X86compress _.RC:$src1))>, AVX5128IBase, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9745 | Sched<[sched]>; |
| Elena Demikhovsky | 908dbf4 | 2014-12-11 15:02:24 +0000 | [diff] [blame] | 9746 | |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 9747 | let mayStore = 1, hasSideEffects = 0 in |
| Elena Demikhovsky | ba5ab32 | 2015-06-22 11:16:30 +0000 | [diff] [blame] | 9748 | def mr : AVX5128I<opc, MRMDestMem, (outs), |
| 9749 | (ins _.MemOp:$dst, _.RC:$src), |
| Craig Topper | 9feea57 | 2016-01-11 00:44:58 +0000 | [diff] [blame] | 9750 | OpcodeStr # "\t{$src, $dst|$dst, $src}", |
| Simon Pilgrim | 904d1a8 | 2017-12-01 16:20:03 +0000 | [diff] [blame] | 9751 | []>, EVEX_CD8<_.EltSize, CD8VT1>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9752 | Sched<[sched.Folded]>; |
| Elena Demikhovsky | ba5ab32 | 2015-06-22 11:16:30 +0000 | [diff] [blame] | 9753 | |
| Elena Demikhovsky | 908dbf4 | 2014-12-11 15:02:24 +0000 | [diff] [blame] | 9754 | def mrk : AVX5128I<opc, MRMDestMem, (outs), |
| 9755 | (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src), |
| Craig Topper | 9feea57 | 2016-01-11 00:44:58 +0000 | [diff] [blame] | 9756 | OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}", |
| Ayman Musa | d7a5ed4 | 2016-09-26 06:22:08 +0000 | [diff] [blame] | 9757 | []>, |
| Simon Pilgrim | 904d1a8 | 2017-12-01 16:20:03 +0000 | [diff] [blame] | 9758 | EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9759 | Sched<[sched.Folded]>; |
| Elena Demikhovsky | 908dbf4 | 2014-12-11 15:02:24 +0000 | [diff] [blame] | 9760 | } |
| 9761 | |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 9762 | multiclass compress_by_vec_width_lowering<X86VectorVTInfo _, string Name> { |
| Ayman Musa | d7a5ed4 | 2016-09-26 06:22:08 +0000 | [diff] [blame] | 9763 | def : Pat<(X86mCompressingStore addr:$dst, _.KRCWM:$mask, |
| 9764 | (_.VT _.RC:$src)), |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 9765 | (!cast<Instruction>(Name#_.ZSuffix##mrk) |
| Ayman Musa | d7a5ed4 | 2016-09-26 06:22:08 +0000 | [diff] [blame] | 9766 | addr:$dst, _.KRCWM:$mask, _.RC:$src)>; |
| 9767 | } |
| 9768 | |
| Elena Demikhovsky | 908dbf4 | 2014-12-11 15:02:24 +0000 | [diff] [blame] | 9769 | multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9770 | X86FoldableSchedWrite sched, |
| Coby Tayree | 71e37cc | 2017-11-21 09:48:44 +0000 | [diff] [blame] | 9771 | AVX512VLVectorVTInfo VTInfo, |
| 9772 | Predicate Pred = HasAVX512> { |
| 9773 | let Predicates = [Pred] in |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9774 | defm Z : compress_by_vec_width_common<opc, VTInfo.info512, OpcodeStr, sched>, |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 9775 | compress_by_vec_width_lowering<VTInfo.info512, NAME>, EVEX_V512; |
| Elena Demikhovsky | 908dbf4 | 2014-12-11 15:02:24 +0000 | [diff] [blame] | 9776 | |
| Coby Tayree | 71e37cc | 2017-11-21 09:48:44 +0000 | [diff] [blame] | 9777 | let Predicates = [Pred, HasVLX] in { |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9778 | defm Z256 : compress_by_vec_width_common<opc, VTInfo.info256, OpcodeStr, sched>, |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 9779 | compress_by_vec_width_lowering<VTInfo.info256, NAME>, EVEX_V256; |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9780 | defm Z128 : compress_by_vec_width_common<opc, VTInfo.info128, OpcodeStr, sched>, |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 9781 | compress_by_vec_width_lowering<VTInfo.info128, NAME>, EVEX_V128; |
| Elena Demikhovsky | 908dbf4 | 2014-12-11 15:02:24 +0000 | [diff] [blame] | 9782 | } |
| 9783 | } |
| 9784 | |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9785 | // FIXME: Is there a better scheduler class for VPCOMPRESS? |
| 9786 | defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", WriteVarShuffle256, |
| Craig Topper | 88c2302 | 2018-06-12 07:32:19 +0000 | [diff] [blame] | 9787 | avx512vl_i32_info>, EVEX, NotMemoryFoldable; |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9788 | defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", WriteVarShuffle256, |
| Craig Topper | 88c2302 | 2018-06-12 07:32:19 +0000 | [diff] [blame] | 9789 | avx512vl_i64_info>, EVEX, VEX_W, NotMemoryFoldable; |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9790 | defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", WriteVarShuffle256, |
| Craig Topper | 88c2302 | 2018-06-12 07:32:19 +0000 | [diff] [blame] | 9791 | avx512vl_f32_info>, EVEX, NotMemoryFoldable; |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9792 | defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", WriteVarShuffle256, |
| Craig Topper | 88c2302 | 2018-06-12 07:32:19 +0000 | [diff] [blame] | 9793 | avx512vl_f64_info>, EVEX, VEX_W, NotMemoryFoldable; |
| Elena Demikhovsky | 908dbf4 | 2014-12-11 15:02:24 +0000 | [diff] [blame] | 9794 | |
| Elena Demikhovsky | 72860c3 | 2014-12-15 10:03:52 +0000 | [diff] [blame] | 9795 | // expand |
| 9796 | multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9797 | string OpcodeStr, X86FoldableSchedWrite sched> { |
| Elena Demikhovsky | ba5ab32 | 2015-06-22 11:16:30 +0000 | [diff] [blame] | 9798 | defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 9799 | (ins _.RC:$src1), OpcodeStr, "$src1", "$src1", |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 9800 | (_.VT (X86expand _.RC:$src1))>, AVX5128IBase, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9801 | Sched<[sched]>; |
| Elena Demikhovsky | 75ede68 | 2015-06-01 07:17:23 +0000 | [diff] [blame] | 9802 | |
| Elena Demikhovsky | ba5ab32 | 2015-06-22 11:16:30 +0000 | [diff] [blame] | 9803 | defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 9804 | (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1", |
| 9805 | (_.VT (X86expand (_.VT (bitconvert |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 9806 | (_.LdFrag addr:$src1)))))>, |
| Simon Pilgrim | 904d1a8 | 2017-12-01 16:20:03 +0000 | [diff] [blame] | 9807 | AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9808 | Sched<[sched.Folded, ReadAfterLd]>; |
| Elena Demikhovsky | 72860c3 | 2014-12-15 10:03:52 +0000 | [diff] [blame] | 9809 | } |
| 9810 | |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 9811 | multiclass expand_by_vec_width_lowering<X86VectorVTInfo _, string Name> { |
| Elena Demikhovsky | 5b10aa1 | 2016-10-09 10:48:52 +0000 | [diff] [blame] | 9812 | |
| 9813 | def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask, undef)), |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 9814 | (!cast<Instruction>(Name#_.ZSuffix##rmkz) |
| Elena Demikhovsky | 5b10aa1 | 2016-10-09 10:48:52 +0000 | [diff] [blame] | 9815 | _.KRCWM:$mask, addr:$src)>; |
| 9816 | |
| Craig Topper | aa74741 | 2018-06-01 22:28:28 +0000 | [diff] [blame] | 9817 | def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask, _.ImmAllZerosV)), |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 9818 | (!cast<Instruction>(Name#_.ZSuffix##rmkz) |
| Craig Topper | aa74741 | 2018-06-01 22:28:28 +0000 | [diff] [blame] | 9819 | _.KRCWM:$mask, addr:$src)>; |
| 9820 | |
| Elena Demikhovsky | 5b10aa1 | 2016-10-09 10:48:52 +0000 | [diff] [blame] | 9821 | def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask, |
| 9822 | (_.VT _.RC:$src0))), |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 9823 | (!cast<Instruction>(Name#_.ZSuffix##rmk) |
| Elena Demikhovsky | 5b10aa1 | 2016-10-09 10:48:52 +0000 | [diff] [blame] | 9824 | _.RC:$src0, _.KRCWM:$mask, addr:$src)>; |
| 9825 | } |
| 9826 | |
| Elena Demikhovsky | 72860c3 | 2014-12-15 10:03:52 +0000 | [diff] [blame] | 9827 | multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9828 | X86FoldableSchedWrite sched, |
| Coby Tayree | 71e37cc | 2017-11-21 09:48:44 +0000 | [diff] [blame] | 9829 | AVX512VLVectorVTInfo VTInfo, |
| 9830 | Predicate Pred = HasAVX512> { |
| 9831 | let Predicates = [Pred] in |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9832 | defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr, sched>, |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 9833 | expand_by_vec_width_lowering<VTInfo.info512, NAME>, EVEX_V512; |
| Elena Demikhovsky | 72860c3 | 2014-12-15 10:03:52 +0000 | [diff] [blame] | 9834 | |
| Coby Tayree | 71e37cc | 2017-11-21 09:48:44 +0000 | [diff] [blame] | 9835 | let Predicates = [Pred, HasVLX] in { |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9836 | defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr, sched>, |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 9837 | expand_by_vec_width_lowering<VTInfo.info256, NAME>, EVEX_V256; |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9838 | defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr, sched>, |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 9839 | expand_by_vec_width_lowering<VTInfo.info128, NAME>, EVEX_V128; |
| Elena Demikhovsky | 72860c3 | 2014-12-15 10:03:52 +0000 | [diff] [blame] | 9840 | } |
| 9841 | } |
| 9842 | |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9843 | // FIXME: Is there a better scheduler class for VPEXPAND? |
| 9844 | defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", WriteVarShuffle256, |
| Simon Pilgrim | 904d1a8 | 2017-12-01 16:20:03 +0000 | [diff] [blame] | 9845 | avx512vl_i32_info>, EVEX; |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9846 | defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", WriteVarShuffle256, |
| Simon Pilgrim | 904d1a8 | 2017-12-01 16:20:03 +0000 | [diff] [blame] | 9847 | avx512vl_i64_info>, EVEX, VEX_W; |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9848 | defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", WriteVarShuffle256, |
| Simon Pilgrim | 904d1a8 | 2017-12-01 16:20:03 +0000 | [diff] [blame] | 9849 | avx512vl_f32_info>, EVEX; |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9850 | defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", WriteVarShuffle256, |
| Simon Pilgrim | 904d1a8 | 2017-12-01 16:20:03 +0000 | [diff] [blame] | 9851 | avx512vl_f64_info>, EVEX, VEX_W; |
| Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 9852 | |
| Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 9853 | //handle instruction reg_vec1 = op(reg_vec,imm) |
| 9854 | // op(mem_vec,imm) |
| 9855 | // op(broadcast(eltVt),imm) |
| 9856 | //all instruction created with FROUND_CURRENT |
| 9857 | multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9858 | X86FoldableSchedWrite sched, X86VectorVTInfo _> { |
| Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 9859 | let ExeDomain = _.ExeDomain in { |
| Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 9860 | defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 9861 | (ins _.RC:$src1, i32u8imm:$src2), |
| Igor Breger | 252c2d9 | 2016-02-22 12:37:41 +0000 | [diff] [blame] | 9862 | OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2", |
| Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 9863 | (OpNode (_.VT _.RC:$src1), |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9864 | (i32 imm:$src2))>, Sched<[sched]>; |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 9865 | defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 9866 | (ins _.MemOp:$src1, i32u8imm:$src2), |
| 9867 | OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2", |
| 9868 | (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))), |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 9869 | (i32 imm:$src2))>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9870 | Sched<[sched.Folded, ReadAfterLd]>; |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 9871 | defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 9872 | (ins _.ScalarMemOp:$src1, i32u8imm:$src2), |
| 9873 | OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr, |
| 9874 | "${src1}"##_.BroadcastStr##", $src2", |
| 9875 | (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))), |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 9876 | (i32 imm:$src2))>, EVEX_B, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9877 | Sched<[sched.Folded, ReadAfterLd]>; |
| Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 9878 | } |
| Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 9879 | } |
| 9880 | |
| 9881 | //handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae} |
| 9882 | multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9883 | SDNode OpNode, X86FoldableSchedWrite sched, |
| Simon Pilgrim | d1a7d0c | 2017-11-30 12:01:52 +0000 | [diff] [blame] | 9884 | X86VectorVTInfo _> { |
| Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 9885 | let ExeDomain = _.ExeDomain in |
| Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 9886 | defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 9887 | (ins _.RC:$src1, i32u8imm:$src2), |
| Craig Topper | bfe13ff | 2016-01-11 00:44:52 +0000 | [diff] [blame] | 9888 | OpcodeStr##_.Suffix, "$src2, {sae}, $src1", |
| Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 9889 | "$src1, {sae}, $src2", |
| 9890 | (OpNode (_.VT _.RC:$src1), |
| 9891 | (i32 imm:$src2), |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 9892 | (i32 FROUND_NO_EXC))>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9893 | EVEX_B, Sched<[sched]>; |
| Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 9894 | } |
| 9895 | |
| 9896 | multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr, |
| Craig Topper | 0af48f1 | 2017-11-13 02:02:58 +0000 | [diff] [blame] | 9897 | AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, |
| Simon Pilgrim | 1b7a80d | 2018-05-01 15:57:17 +0000 | [diff] [blame] | 9898 | SDNode OpNodeRnd, X86SchedWriteWidths sched, Predicate prd>{ |
| Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 9899 | let Predicates = [prd] in { |
| Simon Pilgrim | 1b7a80d | 2018-05-01 15:57:17 +0000 | [diff] [blame] | 9900 | defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, sched.ZMM, |
| Simon Pilgrim | d1a7d0c | 2017-11-30 12:01:52 +0000 | [diff] [blame] | 9901 | _.info512>, |
| 9902 | avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNodeRnd, |
| Simon Pilgrim | 1b7a80d | 2018-05-01 15:57:17 +0000 | [diff] [blame] | 9903 | sched.ZMM, _.info512>, EVEX_V512; |
| Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 9904 | } |
| 9905 | let Predicates = [prd, HasVLX] in { |
| Simon Pilgrim | 1b7a80d | 2018-05-01 15:57:17 +0000 | [diff] [blame] | 9906 | defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, sched.XMM, |
| Simon Pilgrim | d1a7d0c | 2017-11-30 12:01:52 +0000 | [diff] [blame] | 9907 | _.info128>, EVEX_V128; |
| Simon Pilgrim | 1b7a80d | 2018-05-01 15:57:17 +0000 | [diff] [blame] | 9908 | defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, sched.YMM, |
| Simon Pilgrim | d1a7d0c | 2017-11-30 12:01:52 +0000 | [diff] [blame] | 9909 | _.info256>, EVEX_V256; |
| Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 9910 | } |
| 9911 | } |
| 9912 | |
| Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 9913 | //handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm) |
| 9914 | // op(reg_vec2,mem_vec,imm) |
| 9915 | // op(reg_vec2,broadcast(eltVt),imm) |
| 9916 | //all instruction created with FROUND_CURRENT |
| 9917 | multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9918 | X86FoldableSchedWrite sched, X86VectorVTInfo _>{ |
| Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 9919 | let ExeDomain = _.ExeDomain in { |
| Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 9920 | defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 9921 | (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), |
| Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 9922 | OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3", |
| 9923 | (OpNode (_.VT _.RC:$src1), |
| 9924 | (_.VT _.RC:$src2), |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 9925 | (i32 imm:$src3))>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9926 | Sched<[sched]>; |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 9927 | defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 9928 | (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3), |
| 9929 | OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3", |
| 9930 | (OpNode (_.VT _.RC:$src1), |
| 9931 | (_.VT (bitconvert (_.LdFrag addr:$src2))), |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 9932 | (i32 imm:$src3))>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9933 | Sched<[sched.Folded, ReadAfterLd]>; |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 9934 | defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 9935 | (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3), |
| 9936 | OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1", |
| 9937 | "$src1, ${src2}"##_.BroadcastStr##", $src3", |
| 9938 | (OpNode (_.VT _.RC:$src1), |
| 9939 | (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))), |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 9940 | (i32 imm:$src3))>, EVEX_B, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9941 | Sched<[sched.Folded, ReadAfterLd]>; |
| Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 9942 | } |
| Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 9943 | } |
| 9944 | |
| Elena Demikhovsky | 9e38086 | 2015-06-03 10:56:40 +0000 | [diff] [blame] | 9945 | //handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm) |
| 9946 | // op(reg_vec2,mem_vec,imm) |
| Igor Breger | 2ae0fe3 | 2015-08-31 11:14:02 +0000 | [diff] [blame] | 9947 | multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9948 | X86FoldableSchedWrite sched, X86VectorVTInfo DestInfo, |
| Simon Pilgrim | 36be852 | 2017-11-29 18:52:20 +0000 | [diff] [blame] | 9949 | X86VectorVTInfo SrcInfo>{ |
| Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 9950 | let ExeDomain = DestInfo.ExeDomain in { |
| Igor Breger | 2ae0fe3 | 2015-08-31 11:14:02 +0000 | [diff] [blame] | 9951 | defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst), |
| 9952 | (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3), |
| 9953 | OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3", |
| 9954 | (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1), |
| 9955 | (SrcInfo.VT SrcInfo.RC:$src2), |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 9956 | (i8 imm:$src3)))>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9957 | Sched<[sched]>; |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 9958 | defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst), |
| 9959 | (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3), |
| 9960 | OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3", |
| 9961 | (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1), |
| 9962 | (SrcInfo.VT (bitconvert |
| 9963 | (SrcInfo.LdFrag addr:$src2))), |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 9964 | (i8 imm:$src3)))>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9965 | Sched<[sched.Folded, ReadAfterLd]>; |
| Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 9966 | } |
| Igor Breger | 2ae0fe3 | 2015-08-31 11:14:02 +0000 | [diff] [blame] | 9967 | } |
| 9968 | |
| 9969 | //handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm) |
| 9970 | // op(reg_vec2,mem_vec,imm) |
| Elena Demikhovsky | 9e38086 | 2015-06-03 10:56:40 +0000 | [diff] [blame] | 9971 | // op(reg_vec2,broadcast(eltVt),imm) |
| 9972 | multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9973 | X86FoldableSchedWrite sched, X86VectorVTInfo _>: |
| 9974 | avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, sched, _, _>{ |
| Igor Breger | 2ae0fe3 | 2015-08-31 11:14:02 +0000 | [diff] [blame] | 9975 | |
| Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 9976 | let ExeDomain = _.ExeDomain in |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 9977 | defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 9978 | (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3), |
| 9979 | OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1", |
| 9980 | "$src1, ${src2}"##_.BroadcastStr##", $src3", |
| 9981 | (OpNode (_.VT _.RC:$src1), |
| 9982 | (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))), |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 9983 | (i8 imm:$src3))>, EVEX_B, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9984 | Sched<[sched.Folded, ReadAfterLd]>; |
| Elena Demikhovsky | 9e38086 | 2015-06-03 10:56:40 +0000 | [diff] [blame] | 9985 | } |
| 9986 | |
| Elena Demikhovsky | 3425c93 | 2015-06-02 08:28:57 +0000 | [diff] [blame] | 9987 | //handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm) |
| 9988 | // op(reg_vec2,mem_scalar,imm) |
| Elena Demikhovsky | 3425c93 | 2015-06-02 08:28:57 +0000 | [diff] [blame] | 9989 | multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9990 | X86FoldableSchedWrite sched, X86VectorVTInfo _> { |
| Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 9991 | let ExeDomain = _.ExeDomain in { |
| Elena Demikhovsky | 3425c93 | 2015-06-02 08:28:57 +0000 | [diff] [blame] | 9992 | defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 9993 | (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), |
| Elena Demikhovsky | 3425c93 | 2015-06-02 08:28:57 +0000 | [diff] [blame] | 9994 | OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3", |
| 9995 | (OpNode (_.VT _.RC:$src1), |
| 9996 | (_.VT _.RC:$src2), |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 9997 | (i32 imm:$src3))>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 9998 | Sched<[sched]>; |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 9999 | defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| Igor Breger | e73ef85 | 2016-09-11 12:38:46 +0000 | [diff] [blame] | 10000 | (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3), |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 10001 | OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3", |
| 10002 | (OpNode (_.VT _.RC:$src1), |
| 10003 | (_.VT (scalar_to_vector |
| 10004 | (_.ScalarLdFrag addr:$src2))), |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 10005 | (i32 imm:$src3))>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 10006 | Sched<[sched.Folded, ReadAfterLd]>; |
| Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 10007 | } |
| Elena Demikhovsky | 3425c93 | 2015-06-02 08:28:57 +0000 | [diff] [blame] | 10008 | } |
| 10009 | |
| Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 10010 | //handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae} |
| 10011 | multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 10012 | SDNode OpNode, X86FoldableSchedWrite sched, |
| Simon Pilgrim | d1a7d0c | 2017-11-30 12:01:52 +0000 | [diff] [blame] | 10013 | X86VectorVTInfo _> { |
| Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 10014 | let ExeDomain = _.ExeDomain in |
| Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 10015 | defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 10016 | (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), |
| Craig Topper | bfe13ff | 2016-01-11 00:44:52 +0000 | [diff] [blame] | 10017 | OpcodeStr, "$src3, {sae}, $src2, $src1", |
| 10018 | "$src1, $src2, {sae}, $src3", |
| Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 10019 | (OpNode (_.VT _.RC:$src1), |
| 10020 | (_.VT _.RC:$src2), |
| Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 10021 | (i32 imm:$src3), |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 10022 | (i32 FROUND_NO_EXC))>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 10023 | EVEX_B, Sched<[sched]>; |
| Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 10024 | } |
| Simon Pilgrim | d1a7d0c | 2017-11-30 12:01:52 +0000 | [diff] [blame] | 10025 | |
| Elena Demikhovsky | 3425c93 | 2015-06-02 08:28:57 +0000 | [diff] [blame] | 10026 | //handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae} |
| Simon Pilgrim | d1a7d0c | 2017-11-30 12:01:52 +0000 | [diff] [blame] | 10027 | multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 10028 | X86FoldableSchedWrite sched, X86VectorVTInfo _> { |
| Craig Topper | cac5d69 | 2017-02-26 06:45:37 +0000 | [diff] [blame] | 10029 | let ExeDomain = _.ExeDomain in |
| Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 10030 | defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 10031 | (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), |
| Craig Topper | bfe13ff | 2016-01-11 00:44:52 +0000 | [diff] [blame] | 10032 | OpcodeStr, "$src3, {sae}, $src2, $src1", |
| 10033 | "$src1, $src2, {sae}, $src3", |
| Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 10034 | (OpNode (_.VT _.RC:$src1), |
| 10035 | (_.VT _.RC:$src2), |
| 10036 | (i32 imm:$src3), |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 10037 | (i32 FROUND_NO_EXC))>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 10038 | EVEX_B, Sched<[sched]>; |
| Elena Demikhovsky | 3425c93 | 2015-06-02 08:28:57 +0000 | [diff] [blame] | 10039 | } |
| Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 10040 | |
| Elena Demikhovsky | 3582eb3 | 2015-06-01 11:05:34 +0000 | [diff] [blame] | 10041 | multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr, |
| Craig Topper | 0af48f1 | 2017-11-13 02:02:58 +0000 | [diff] [blame] | 10042 | AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, |
| Simon Pilgrim | 1b7a80d | 2018-05-01 15:57:17 +0000 | [diff] [blame] | 10043 | SDNode OpNodeRnd, X86SchedWriteWidths sched, Predicate prd>{ |
| Elena Demikhovsky | 9e38086 | 2015-06-03 10:56:40 +0000 | [diff] [blame] | 10044 | let Predicates = [prd] in { |
| Simon Pilgrim | 1b7a80d | 2018-05-01 15:57:17 +0000 | [diff] [blame] | 10045 | defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, sched.ZMM, _.info512>, |
| 10046 | avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNodeRnd, sched.ZMM, _.info512>, |
| Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 10047 | EVEX_V512; |
| 10048 | |
| Elena Demikhovsky | 9e38086 | 2015-06-03 10:56:40 +0000 | [diff] [blame] | 10049 | } |
| 10050 | let Predicates = [prd, HasVLX] in { |
| Simon Pilgrim | 1b7a80d | 2018-05-01 15:57:17 +0000 | [diff] [blame] | 10051 | defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, sched.XMM, _.info128>, |
| Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 10052 | EVEX_V128; |
| Simon Pilgrim | 1b7a80d | 2018-05-01 15:57:17 +0000 | [diff] [blame] | 10053 | defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, sched.YMM, _.info256>, |
| Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 10054 | EVEX_V256; |
| Elena Demikhovsky | 9e38086 | 2015-06-03 10:56:40 +0000 | [diff] [blame] | 10055 | } |
| Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 10056 | } |
| 10057 | |
| Igor Breger | 2ae0fe3 | 2015-08-31 11:14:02 +0000 | [diff] [blame] | 10058 | multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr, |
| Simon Pilgrim | f6b81da | 2018-05-01 14:14:42 +0000 | [diff] [blame] | 10059 | X86SchedWriteWidths sched, AVX512VLVectorVTInfo DestInfo, |
| Simon Pilgrim | 36be852 | 2017-11-29 18:52:20 +0000 | [diff] [blame] | 10060 | AVX512VLVectorVTInfo SrcInfo, Predicate Pred = HasBWI> { |
| Coby Tayree | 71e37cc | 2017-11-21 09:48:44 +0000 | [diff] [blame] | 10061 | let Predicates = [Pred] in { |
| Simon Pilgrim | f6b81da | 2018-05-01 14:14:42 +0000 | [diff] [blame] | 10062 | defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, sched.ZMM, DestInfo.info512, |
| Igor Breger | 2ae0fe3 | 2015-08-31 11:14:02 +0000 | [diff] [blame] | 10063 | SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V; |
| 10064 | } |
| Coby Tayree | 71e37cc | 2017-11-21 09:48:44 +0000 | [diff] [blame] | 10065 | let Predicates = [Pred, HasVLX] in { |
| Simon Pilgrim | f6b81da | 2018-05-01 14:14:42 +0000 | [diff] [blame] | 10066 | defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, sched.XMM, DestInfo.info128, |
| Igor Breger | 2ae0fe3 | 2015-08-31 11:14:02 +0000 | [diff] [blame] | 10067 | SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V; |
| Simon Pilgrim | f6b81da | 2018-05-01 14:14:42 +0000 | [diff] [blame] | 10068 | defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, sched.YMM, DestInfo.info256, |
| Igor Breger | 2ae0fe3 | 2015-08-31 11:14:02 +0000 | [diff] [blame] | 10069 | SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V; |
| 10070 | } |
| 10071 | } |
| 10072 | |
| Igor Breger | 00d9f84 | 2015-06-08 14:03:17 +0000 | [diff] [blame] | 10073 | multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _, |
| Simon Pilgrim | f6b81da | 2018-05-01 14:14:42 +0000 | [diff] [blame] | 10074 | bits<8> opc, SDNode OpNode, X86SchedWriteWidths sched, |
| Coby Tayree | 71e37cc | 2017-11-21 09:48:44 +0000 | [diff] [blame] | 10075 | Predicate Pred = HasAVX512> { |
| 10076 | let Predicates = [Pred] in { |
| Simon Pilgrim | f6b81da | 2018-05-01 14:14:42 +0000 | [diff] [blame] | 10077 | defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, sched.ZMM, _.info512>, |
| 10078 | EVEX_V512; |
| Igor Breger | 00d9f84 | 2015-06-08 14:03:17 +0000 | [diff] [blame] | 10079 | } |
| Coby Tayree | 71e37cc | 2017-11-21 09:48:44 +0000 | [diff] [blame] | 10080 | let Predicates = [Pred, HasVLX] in { |
| Simon Pilgrim | f6b81da | 2018-05-01 14:14:42 +0000 | [diff] [blame] | 10081 | defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, sched.XMM, _.info128>, |
| 10082 | EVEX_V128; |
| 10083 | defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, sched.YMM, _.info256>, |
| 10084 | EVEX_V256; |
| Igor Breger | 00d9f84 | 2015-06-08 14:03:17 +0000 | [diff] [blame] | 10085 | } |
| 10086 | } |
| 10087 | |
| Elena Demikhovsky | 3425c93 | 2015-06-02 08:28:57 +0000 | [diff] [blame] | 10088 | multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr, |
| Craig Topper | 0af48f1 | 2017-11-13 02:02:58 +0000 | [diff] [blame] | 10089 | X86VectorVTInfo _, bits<8> opc, SDNode OpNode, |
| Simon Pilgrim | 1b7a80d | 2018-05-01 15:57:17 +0000 | [diff] [blame] | 10090 | SDNode OpNodeRnd, X86SchedWriteWidths sched, Predicate prd> { |
| Elena Demikhovsky | 3425c93 | 2015-06-02 08:28:57 +0000 | [diff] [blame] | 10091 | let Predicates = [prd] in { |
| Craig Topper | 82fa048 | 2018-06-14 15:40:30 +0000 | [diff] [blame] | 10092 | defm Z : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, sched.XMM, _>, |
| 10093 | avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNodeRnd, sched.XMM, _>; |
| Elena Demikhovsky | 9e38086 | 2015-06-03 10:56:40 +0000 | [diff] [blame] | 10094 | } |
| Elena Demikhovsky | 3425c93 | 2015-06-02 08:28:57 +0000 | [diff] [blame] | 10095 | } |
| 10096 | |
| Igor Breger | 1e58e8a | 2015-09-02 11:18:55 +0000 | [diff] [blame] | 10097 | multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr, |
| Craig Topper | 0af48f1 | 2017-11-13 02:02:58 +0000 | [diff] [blame] | 10098 | bits<8> opcPs, bits<8> opcPd, SDNode OpNode, |
| Simon Pilgrim | 1b7a80d | 2018-05-01 15:57:17 +0000 | [diff] [blame] | 10099 | SDNode OpNodeRnd, X86SchedWriteWidths sched, Predicate prd>{ |
| Igor Breger | 1e58e8a | 2015-09-02 11:18:55 +0000 | [diff] [blame] | 10100 | defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 10101 | opcPs, OpNode, OpNodeRnd, sched, prd>, |
| Simon Pilgrim | d1a7d0c | 2017-11-30 12:01:52 +0000 | [diff] [blame] | 10102 | EVEX_CD8<32, CD8VF>; |
| Igor Breger | 1e58e8a | 2015-09-02 11:18:55 +0000 | [diff] [blame] | 10103 | defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 10104 | opcPd, OpNode, OpNodeRnd, sched, prd>, |
| Simon Pilgrim | d1a7d0c | 2017-11-30 12:01:52 +0000 | [diff] [blame] | 10105 | EVEX_CD8<64, CD8VF>, VEX_W; |
| Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 10106 | } |
| 10107 | |
| Igor Breger | 1e58e8a | 2015-09-02 11:18:55 +0000 | [diff] [blame] | 10108 | defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56, |
| Simon Pilgrim | be51b20 | 2018-05-04 12:59:24 +0000 | [diff] [blame] | 10109 | X86VReduce, X86VReduceRnd, SchedWriteFRnd, HasDQI>, |
| Craig Topper | 0af48f1 | 2017-11-13 02:02:58 +0000 | [diff] [blame] | 10110 | AVX512AIi8Base, EVEX; |
| Igor Breger | 1e58e8a | 2015-09-02 11:18:55 +0000 | [diff] [blame] | 10111 | defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09, |
| Simon Pilgrim | be51b20 | 2018-05-04 12:59:24 +0000 | [diff] [blame] | 10112 | X86VRndScale, X86VRndScaleRnd, SchedWriteFRnd, HasAVX512>, |
| Craig Topper | 0af48f1 | 2017-11-13 02:02:58 +0000 | [diff] [blame] | 10113 | AVX512AIi8Base, EVEX; |
| Igor Breger | 1e58e8a | 2015-09-02 11:18:55 +0000 | [diff] [blame] | 10114 | defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26, |
| Simon Pilgrim | be51b20 | 2018-05-04 12:59:24 +0000 | [diff] [blame] | 10115 | X86VGetMant, X86VGetMantRnd, SchedWriteFRnd, HasAVX512>, |
| Craig Topper | 0af48f1 | 2017-11-13 02:02:58 +0000 | [diff] [blame] | 10116 | AVX512AIi8Base, EVEX; |
| Igor Breger | 1e58e8a | 2015-09-02 11:18:55 +0000 | [diff] [blame] | 10117 | |
| Elena Demikhovsky | 3582eb3 | 2015-06-01 11:05:34 +0000 | [diff] [blame] | 10118 | defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info, |
| Simon Pilgrim | d1a7d0c | 2017-11-30 12:01:52 +0000 | [diff] [blame] | 10119 | 0x50, X86VRange, X86VRangeRnd, |
| Simon Pilgrim | 1b7a80d | 2018-05-01 15:57:17 +0000 | [diff] [blame] | 10120 | SchedWriteFAdd, HasDQI>, |
| Elena Demikhovsky | 3582eb3 | 2015-06-01 11:05:34 +0000 | [diff] [blame] | 10121 | AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W; |
| 10122 | defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info, |
| Simon Pilgrim | d1a7d0c | 2017-11-30 12:01:52 +0000 | [diff] [blame] | 10123 | 0x50, X86VRange, X86VRangeRnd, |
| Simon Pilgrim | 1b7a80d | 2018-05-01 15:57:17 +0000 | [diff] [blame] | 10124 | SchedWriteFAdd, HasDQI>, |
| Elena Demikhovsky | 3582eb3 | 2015-06-01 11:05:34 +0000 | [diff] [blame] | 10125 | AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>; |
| 10126 | |
| Simon Pilgrim | d1a7d0c | 2017-11-30 12:01:52 +0000 | [diff] [blame] | 10127 | defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd", |
| Simon Pilgrim | 1b7a80d | 2018-05-01 15:57:17 +0000 | [diff] [blame] | 10128 | f64x_info, 0x51, X86Ranges, X86RangesRnd, SchedWriteFAdd, HasDQI>, |
| Elena Demikhovsky | 8938f5a | 2015-06-02 14:12:54 +0000 | [diff] [blame] | 10129 | AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W; |
| 10130 | defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info, |
| Simon Pilgrim | 1b7a80d | 2018-05-01 15:57:17 +0000 | [diff] [blame] | 10131 | 0x51, X86Ranges, X86RangesRnd, SchedWriteFAdd, HasDQI>, |
| Elena Demikhovsky | 8938f5a | 2015-06-02 14:12:54 +0000 | [diff] [blame] | 10132 | AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>; |
| 10133 | |
| Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 10134 | defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info, |
| Simon Pilgrim | be51b20 | 2018-05-04 12:59:24 +0000 | [diff] [blame] | 10135 | 0x57, X86Reduces, X86ReducesRnd, SchedWriteFRnd, HasDQI>, |
| Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 10136 | AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W; |
| 10137 | defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info, |
| Simon Pilgrim | be51b20 | 2018-05-04 12:59:24 +0000 | [diff] [blame] | 10138 | 0x57, X86Reduces, X86ReducesRnd, SchedWriteFRnd, HasDQI>, |
| Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 10139 | AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>; |
| Elena Demikhovsky | 9e38086 | 2015-06-03 10:56:40 +0000 | [diff] [blame] | 10140 | |
| Igor Breger | 1e58e8a | 2015-09-02 11:18:55 +0000 | [diff] [blame] | 10141 | defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info, |
| Simon Pilgrim | be51b20 | 2018-05-04 12:59:24 +0000 | [diff] [blame] | 10142 | 0x27, X86GetMants, X86GetMantsRnd, SchedWriteFRnd, HasAVX512>, |
| Igor Breger | 1e58e8a | 2015-09-02 11:18:55 +0000 | [diff] [blame] | 10143 | AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W; |
| 10144 | defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info, |
| Simon Pilgrim | be51b20 | 2018-05-04 12:59:24 +0000 | [diff] [blame] | 10145 | 0x27, X86GetMants, X86GetMantsRnd, SchedWriteFRnd, HasAVX512>, |
| Igor Breger | 1e58e8a | 2015-09-02 11:18:55 +0000 | [diff] [blame] | 10146 | AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>; |
| 10147 | |
| Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 10148 | let Predicates = [HasAVX512] in { |
| 10149 | def : Pat<(v16f32 (ffloor VR512:$src)), |
| Ahmed Bougacha | 58a1974 | 2017-06-26 16:00:24 +0000 | [diff] [blame] | 10150 | (VRNDSCALEPSZrri VR512:$src, (i32 0x9))>; |
| Mikhail Dvoretckii | b1ce776 | 2018-06-19 10:37:52 +0000 | [diff] [blame] | 10151 | def : Pat<(v16f32 (vselect VK16WM:$mask, (ffloor VR512:$src), VR512:$dst)), |
| 10152 | (VRNDSCALEPSZrrik VR512:$dst, VK16WM:$mask, VR512:$src, (i32 0x9))>; |
| 10153 | def : Pat<(v16f32 (vselect VK16WM:$mask, (ffloor VR512:$src), v16f32_info.ImmAllZerosV)), |
| 10154 | (VRNDSCALEPSZrrikz VK16WM:$mask, VR512:$src, (i32 0x9))>; |
| Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 10155 | def : Pat<(v16f32 (fnearbyint VR512:$src)), |
| 10156 | (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>; |
| 10157 | def : Pat<(v16f32 (fceil VR512:$src)), |
| Ahmed Bougacha | 58a1974 | 2017-06-26 16:00:24 +0000 | [diff] [blame] | 10158 | (VRNDSCALEPSZrri VR512:$src, (i32 0xA))>; |
| Mikhail Dvoretckii | b1ce776 | 2018-06-19 10:37:52 +0000 | [diff] [blame] | 10159 | def : Pat<(v16f32 (vselect VK16WM:$mask, (fceil VR512:$src), VR512:$dst)), |
| 10160 | (VRNDSCALEPSZrrik VR512:$dst, VK16WM:$mask, VR512:$src, (i32 0xA))>; |
| 10161 | def : Pat<(v16f32 (vselect VK16WM:$mask, (fceil VR512:$src), v16f32_info.ImmAllZerosV)), |
| 10162 | (VRNDSCALEPSZrrikz VK16WM:$mask, VR512:$src, (i32 0xA))>; |
| Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 10163 | def : Pat<(v16f32 (frint VR512:$src)), |
| 10164 | (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>; |
| 10165 | def : Pat<(v16f32 (ftrunc VR512:$src)), |
| Ahmed Bougacha | 58a1974 | 2017-06-26 16:00:24 +0000 | [diff] [blame] | 10166 | (VRNDSCALEPSZrri VR512:$src, (i32 0xB))>; |
| Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 10167 | |
| Craig Topper | 957b738 | 2018-06-12 00:48:57 +0000 | [diff] [blame] | 10168 | def : Pat<(v16f32 (ffloor (loadv16f32 addr:$src))), |
| 10169 | (VRNDSCALEPSZrmi addr:$src, (i32 0x9))>; |
| 10170 | def : Pat<(v16f32 (fnearbyint (loadv16f32 addr:$src))), |
| 10171 | (VRNDSCALEPSZrmi addr:$src, (i32 0xC))>; |
| 10172 | def : Pat<(v16f32 (fceil (loadv16f32 addr:$src))), |
| 10173 | (VRNDSCALEPSZrmi addr:$src, (i32 0xA))>; |
| 10174 | def : Pat<(v16f32 (frint (loadv16f32 addr:$src))), |
| 10175 | (VRNDSCALEPSZrmi addr:$src, (i32 0x4))>; |
| 10176 | def : Pat<(v16f32 (ftrunc (loadv16f32 addr:$src))), |
| 10177 | (VRNDSCALEPSZrmi addr:$src, (i32 0xB))>; |
| 10178 | |
| Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 10179 | def : Pat<(v8f64 (ffloor VR512:$src)), |
| Ahmed Bougacha | 58a1974 | 2017-06-26 16:00:24 +0000 | [diff] [blame] | 10180 | (VRNDSCALEPDZrri VR512:$src, (i32 0x9))>; |
| Mikhail Dvoretckii | b1ce776 | 2018-06-19 10:37:52 +0000 | [diff] [blame] | 10181 | def : Pat<(v8f64 (vselect VK8WM:$mask, (ffloor VR512:$src), VR512:$dst)), |
| 10182 | (VRNDSCALEPDZrrik VR512:$dst, VK8WM:$mask, VR512:$src, (i32 0x9))>; |
| 10183 | def : Pat<(v8f64 (vselect VK8WM:$mask, (ffloor VR512:$src), v8f64_info.ImmAllZerosV)), |
| 10184 | (VRNDSCALEPDZrrikz VK8WM:$mask, VR512:$src, (i32 0x9))>; |
| Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 10185 | def : Pat<(v8f64 (fnearbyint VR512:$src)), |
| 10186 | (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>; |
| 10187 | def : Pat<(v8f64 (fceil VR512:$src)), |
| Ahmed Bougacha | 58a1974 | 2017-06-26 16:00:24 +0000 | [diff] [blame] | 10188 | (VRNDSCALEPDZrri VR512:$src, (i32 0xA))>; |
| Mikhail Dvoretckii | b1ce776 | 2018-06-19 10:37:52 +0000 | [diff] [blame] | 10189 | def : Pat<(v8f64 (vselect VK8WM:$mask, (fceil VR512:$src), VR512:$dst)), |
| 10190 | (VRNDSCALEPDZrrik VR512:$dst, VK8WM:$mask, VR512:$src, (i32 0xA))>; |
| 10191 | def : Pat<(v8f64 (vselect VK8WM:$mask, (fceil VR512:$src), v8f64_info.ImmAllZerosV)), |
| 10192 | (VRNDSCALEPDZrrikz VK8WM:$mask, VR512:$src, (i32 0xA))>; |
| Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 10193 | def : Pat<(v8f64 (frint VR512:$src)), |
| 10194 | (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>; |
| 10195 | def : Pat<(v8f64 (ftrunc VR512:$src)), |
| Ahmed Bougacha | 58a1974 | 2017-06-26 16:00:24 +0000 | [diff] [blame] | 10196 | (VRNDSCALEPDZrri VR512:$src, (i32 0xB))>; |
| Craig Topper | 957b738 | 2018-06-12 00:48:57 +0000 | [diff] [blame] | 10197 | |
| 10198 | def : Pat<(v8f64 (ffloor (loadv8f64 addr:$src))), |
| 10199 | (VRNDSCALEPDZrmi addr:$src, (i32 0x9))>; |
| 10200 | def : Pat<(v8f64 (fnearbyint (loadv8f64 addr:$src))), |
| 10201 | (VRNDSCALEPDZrmi addr:$src, (i32 0xC))>; |
| 10202 | def : Pat<(v8f64 (fceil (loadv8f64 addr:$src))), |
| 10203 | (VRNDSCALEPDZrmi addr:$src, (i32 0xA))>; |
| 10204 | def : Pat<(v8f64 (frint (loadv8f64 addr:$src))), |
| 10205 | (VRNDSCALEPDZrmi addr:$src, (i32 0x4))>; |
| 10206 | def : Pat<(v8f64 (ftrunc (loadv8f64 addr:$src))), |
| 10207 | (VRNDSCALEPDZrmi addr:$src, (i32 0xB))>; |
| Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 10208 | } |
| Elena Demikhovsky | 9e38086 | 2015-06-03 10:56:40 +0000 | [diff] [blame] | 10209 | |
| Craig Topper | ac250825 | 2017-11-11 21:44:51 +0000 | [diff] [blame] | 10210 | let Predicates = [HasVLX] in { |
| 10211 | def : Pat<(v4f32 (ffloor VR128X:$src)), |
| 10212 | (VRNDSCALEPSZ128rri VR128X:$src, (i32 0x9))>; |
| Mikhail Dvoretckii | b1ce776 | 2018-06-19 10:37:52 +0000 | [diff] [blame] | 10213 | def : Pat<(v4f32 (vselect VK4WM:$mask, (ffloor VR128X:$src), VR128X:$dst)), |
| 10214 | (VRNDSCALEPSZ128rrik VR128X:$dst, VK4WM:$mask, VR128X:$src, (i32 0x9))>; |
| 10215 | def : Pat<(v4f32 (vselect VK4WM:$mask, (ffloor VR128X:$src), v4f32x_info.ImmAllZerosV)), |
| 10216 | (VRNDSCALEPSZ128rrikz VK4WM:$mask, VR128X:$src, (i32 0x9))>; |
| Craig Topper | ac250825 | 2017-11-11 21:44:51 +0000 | [diff] [blame] | 10217 | def : Pat<(v4f32 (fnearbyint VR128X:$src)), |
| 10218 | (VRNDSCALEPSZ128rri VR128X:$src, (i32 0xC))>; |
| 10219 | def : Pat<(v4f32 (fceil VR128X:$src)), |
| 10220 | (VRNDSCALEPSZ128rri VR128X:$src, (i32 0xA))>; |
| Mikhail Dvoretckii | b1ce776 | 2018-06-19 10:37:52 +0000 | [diff] [blame] | 10221 | def : Pat<(v4f32 (vselect VK4WM:$mask, (fceil VR128X:$src), VR128X:$dst)), |
| 10222 | (VRNDSCALEPSZ128rrik VR128X:$dst, VK4WM:$mask, VR128X:$src, (i32 0xA))>; |
| 10223 | def : Pat<(v4f32 (vselect VK4WM:$mask, (fceil VR128X:$src), v4f32x_info.ImmAllZerosV)), |
| 10224 | (VRNDSCALEPSZ128rrikz VK4WM:$mask, VR128X:$src, (i32 0xA))>; |
| Craig Topper | ac250825 | 2017-11-11 21:44:51 +0000 | [diff] [blame] | 10225 | def : Pat<(v4f32 (frint VR128X:$src)), |
| 10226 | (VRNDSCALEPSZ128rri VR128X:$src, (i32 0x4))>; |
| 10227 | def : Pat<(v4f32 (ftrunc VR128X:$src)), |
| 10228 | (VRNDSCALEPSZ128rri VR128X:$src, (i32 0xB))>; |
| 10229 | |
| Craig Topper | 957b738 | 2018-06-12 00:48:57 +0000 | [diff] [blame] | 10230 | def : Pat<(v4f32 (ffloor (loadv4f32 addr:$src))), |
| 10231 | (VRNDSCALEPSZ128rmi addr:$src, (i32 0x9))>; |
| 10232 | def : Pat<(v4f32 (fnearbyint (loadv4f32 addr:$src))), |
| 10233 | (VRNDSCALEPSZ128rmi addr:$src, (i32 0xC))>; |
| 10234 | def : Pat<(v4f32 (fceil (loadv4f32 addr:$src))), |
| 10235 | (VRNDSCALEPSZ128rmi addr:$src, (i32 0xA))>; |
| 10236 | def : Pat<(v4f32 (frint (loadv4f32 addr:$src))), |
| 10237 | (VRNDSCALEPSZ128rmi addr:$src, (i32 0x4))>; |
| 10238 | def : Pat<(v4f32 (ftrunc (loadv4f32 addr:$src))), |
| 10239 | (VRNDSCALEPSZ128rmi addr:$src, (i32 0xB))>; |
| 10240 | |
| Craig Topper | ac250825 | 2017-11-11 21:44:51 +0000 | [diff] [blame] | 10241 | def : Pat<(v2f64 (ffloor VR128X:$src)), |
| 10242 | (VRNDSCALEPDZ128rri VR128X:$src, (i32 0x9))>; |
| Mikhail Dvoretckii | b1ce776 | 2018-06-19 10:37:52 +0000 | [diff] [blame] | 10243 | def : Pat<(v2f64 (vselect VK2WM:$mask, (ffloor VR128X:$src), VR128X:$dst)), |
| 10244 | (VRNDSCALEPDZ128rrik VR128X:$dst, VK2WM:$mask, VR128X:$src, (i32 0x9))>; |
| 10245 | def : Pat<(v2f64 (vselect VK2WM:$mask, (ffloor VR128X:$src), v2f64x_info.ImmAllZerosV)), |
| 10246 | (VRNDSCALEPDZ128rrikz VK2WM:$mask, VR128X:$src, (i32 0x9))>; |
| Craig Topper | ac250825 | 2017-11-11 21:44:51 +0000 | [diff] [blame] | 10247 | def : Pat<(v2f64 (fnearbyint VR128X:$src)), |
| 10248 | (VRNDSCALEPDZ128rri VR128X:$src, (i32 0xC))>; |
| 10249 | def : Pat<(v2f64 (fceil VR128X:$src)), |
| 10250 | (VRNDSCALEPDZ128rri VR128X:$src, (i32 0xA))>; |
| Mikhail Dvoretckii | b1ce776 | 2018-06-19 10:37:52 +0000 | [diff] [blame] | 10251 | def : Pat<(v2f64 (vselect VK2WM:$mask, (fceil VR128X:$src), VR128X:$dst)), |
| 10252 | (VRNDSCALEPDZ128rrik VR128X:$dst, VK2WM:$mask, VR128X:$src, (i32 0xA))>; |
| 10253 | def : Pat<(v2f64 (vselect VK2WM:$mask, (fceil VR128X:$src), v2f64x_info.ImmAllZerosV)), |
| 10254 | (VRNDSCALEPDZ128rrikz VK2WM:$mask, VR128X:$src, (i32 0xA))>; |
| Craig Topper | ac250825 | 2017-11-11 21:44:51 +0000 | [diff] [blame] | 10255 | def : Pat<(v2f64 (frint VR128X:$src)), |
| 10256 | (VRNDSCALEPDZ128rri VR128X:$src, (i32 0x4))>; |
| 10257 | def : Pat<(v2f64 (ftrunc VR128X:$src)), |
| 10258 | (VRNDSCALEPDZ128rri VR128X:$src, (i32 0xB))>; |
| 10259 | |
| Craig Topper | 957b738 | 2018-06-12 00:48:57 +0000 | [diff] [blame] | 10260 | def : Pat<(v2f64 (ffloor (loadv2f64 addr:$src))), |
| 10261 | (VRNDSCALEPDZ128rmi addr:$src, (i32 0x9))>; |
| 10262 | def : Pat<(v2f64 (fnearbyint (loadv2f64 addr:$src))), |
| 10263 | (VRNDSCALEPDZ128rmi addr:$src, (i32 0xC))>; |
| 10264 | def : Pat<(v2f64 (fceil (loadv2f64 addr:$src))), |
| 10265 | (VRNDSCALEPDZ128rmi addr:$src, (i32 0xA))>; |
| 10266 | def : Pat<(v2f64 (frint (loadv2f64 addr:$src))), |
| 10267 | (VRNDSCALEPDZ128rmi addr:$src, (i32 0x4))>; |
| 10268 | def : Pat<(v2f64 (ftrunc (loadv2f64 addr:$src))), |
| 10269 | (VRNDSCALEPDZ128rmi addr:$src, (i32 0xB))>; |
| 10270 | |
| Craig Topper | ac250825 | 2017-11-11 21:44:51 +0000 | [diff] [blame] | 10271 | def : Pat<(v8f32 (ffloor VR256X:$src)), |
| 10272 | (VRNDSCALEPSZ256rri VR256X:$src, (i32 0x9))>; |
| Mikhail Dvoretckii | b1ce776 | 2018-06-19 10:37:52 +0000 | [diff] [blame] | 10273 | def : Pat<(v8f32 (vselect VK8WM:$mask, (ffloor VR256X:$src), VR256X:$dst)), |
| 10274 | (VRNDSCALEPSZ256rrik VR256X:$dst, VK8WM:$mask, VR256X:$src, (i32 0x9))>; |
| 10275 | def : Pat<(v8f32 (vselect VK8WM:$mask, (ffloor VR256X:$src), v8f32x_info.ImmAllZerosV)), |
| 10276 | (VRNDSCALEPSZ256rrikz VK8WM:$mask, VR256X:$src, (i32 0x9))>; |
| Craig Topper | ac250825 | 2017-11-11 21:44:51 +0000 | [diff] [blame] | 10277 | def : Pat<(v8f32 (fnearbyint VR256X:$src)), |
| 10278 | (VRNDSCALEPSZ256rri VR256X:$src, (i32 0xC))>; |
| 10279 | def : Pat<(v8f32 (fceil VR256X:$src)), |
| 10280 | (VRNDSCALEPSZ256rri VR256X:$src, (i32 0xA))>; |
| Mikhail Dvoretckii | b1ce776 | 2018-06-19 10:37:52 +0000 | [diff] [blame] | 10281 | def : Pat<(v8f32 (vselect VK8WM:$mask, (fceil VR256X:$src), VR256X:$dst)), |
| 10282 | (VRNDSCALEPSZ256rrik VR256X:$dst, VK8WM:$mask, VR256X:$src, (i32 0xA))>; |
| 10283 | def : Pat<(v8f32 (vselect VK8WM:$mask, (fceil VR256X:$src), v8f32x_info.ImmAllZerosV)), |
| 10284 | (VRNDSCALEPSZ256rrikz VK8WM:$mask, VR256X:$src, (i32 0xA))>; |
| Craig Topper | ac250825 | 2017-11-11 21:44:51 +0000 | [diff] [blame] | 10285 | def : Pat<(v8f32 (frint VR256X:$src)), |
| 10286 | (VRNDSCALEPSZ256rri VR256X:$src, (i32 0x4))>; |
| 10287 | def : Pat<(v8f32 (ftrunc VR256X:$src)), |
| 10288 | (VRNDSCALEPSZ256rri VR256X:$src, (i32 0xB))>; |
| 10289 | |
| Craig Topper | 957b738 | 2018-06-12 00:48:57 +0000 | [diff] [blame] | 10290 | def : Pat<(v8f32 (ffloor (loadv8f32 addr:$src))), |
| 10291 | (VRNDSCALEPSZ256rmi addr:$src, (i32 0x9))>; |
| 10292 | def : Pat<(v8f32 (fnearbyint (loadv8f32 addr:$src))), |
| 10293 | (VRNDSCALEPSZ256rmi addr:$src, (i32 0xC))>; |
| 10294 | def : Pat<(v8f32 (fceil (loadv8f32 addr:$src))), |
| 10295 | (VRNDSCALEPSZ256rmi addr:$src, (i32 0xA))>; |
| 10296 | def : Pat<(v8f32 (frint (loadv8f32 addr:$src))), |
| 10297 | (VRNDSCALEPSZ256rmi addr:$src, (i32 0x4))>; |
| 10298 | def : Pat<(v8f32 (ftrunc (loadv8f32 addr:$src))), |
| 10299 | (VRNDSCALEPSZ256rmi addr:$src, (i32 0xB))>; |
| 10300 | |
| Craig Topper | ac250825 | 2017-11-11 21:44:51 +0000 | [diff] [blame] | 10301 | def : Pat<(v4f64 (ffloor VR256X:$src)), |
| 10302 | (VRNDSCALEPDZ256rri VR256X:$src, (i32 0x9))>; |
| Mikhail Dvoretckii | b1ce776 | 2018-06-19 10:37:52 +0000 | [diff] [blame] | 10303 | def : Pat<(v4f64 (vselect VK4WM:$mask, (ffloor VR256X:$src), VR256X:$dst)), |
| 10304 | (VRNDSCALEPDZ256rrik VR256X:$dst, VK4WM:$mask, VR256X:$src, (i32 0x9))>; |
| 10305 | def : Pat<(v4f64 (vselect VK4WM:$mask, (ffloor VR256X:$src), v4f64x_info.ImmAllZerosV)), |
| 10306 | (VRNDSCALEPDZ256rrikz VK4WM:$mask, VR256X:$src, (i32 0x9))>; |
| Craig Topper | ac250825 | 2017-11-11 21:44:51 +0000 | [diff] [blame] | 10307 | def : Pat<(v4f64 (fnearbyint VR256X:$src)), |
| 10308 | (VRNDSCALEPDZ256rri VR256X:$src, (i32 0xC))>; |
| 10309 | def : Pat<(v4f64 (fceil VR256X:$src)), |
| 10310 | (VRNDSCALEPDZ256rri VR256X:$src, (i32 0xA))>; |
| Mikhail Dvoretckii | b1ce776 | 2018-06-19 10:37:52 +0000 | [diff] [blame] | 10311 | def : Pat<(v4f64 (vselect VK4WM:$mask, (fceil VR256X:$src), VR256X:$dst)), |
| 10312 | (VRNDSCALEPDZ256rrik VR256X:$dst, VK4WM:$mask, VR256X:$src, (i32 0xA))>; |
| 10313 | def : Pat<(v4f64 (vselect VK4WM:$mask, (fceil VR256X:$src), v4f64x_info.ImmAllZerosV)), |
| 10314 | (VRNDSCALEPDZ256rrikz VK4WM:$mask, VR256X:$src, (i32 0xA))>; |
| Craig Topper | ac250825 | 2017-11-11 21:44:51 +0000 | [diff] [blame] | 10315 | def : Pat<(v4f64 (frint VR256X:$src)), |
| 10316 | (VRNDSCALEPDZ256rri VR256X:$src, (i32 0x4))>; |
| 10317 | def : Pat<(v4f64 (ftrunc VR256X:$src)), |
| 10318 | (VRNDSCALEPDZ256rri VR256X:$src, (i32 0xB))>; |
| Craig Topper | 957b738 | 2018-06-12 00:48:57 +0000 | [diff] [blame] | 10319 | |
| 10320 | def : Pat<(v4f64 (ffloor (loadv4f64 addr:$src))), |
| 10321 | (VRNDSCALEPDZ256rmi addr:$src, (i32 0x9))>; |
| 10322 | def : Pat<(v4f64 (fnearbyint (loadv4f64 addr:$src))), |
| 10323 | (VRNDSCALEPDZ256rmi addr:$src, (i32 0xC))>; |
| 10324 | def : Pat<(v4f64 (fceil (loadv4f64 addr:$src))), |
| 10325 | (VRNDSCALEPDZ256rmi addr:$src, (i32 0xA))>; |
| 10326 | def : Pat<(v4f64 (frint (loadv4f64 addr:$src))), |
| 10327 | (VRNDSCALEPDZ256rmi addr:$src, (i32 0x4))>; |
| 10328 | def : Pat<(v4f64 (ftrunc (loadv4f64 addr:$src))), |
| 10329 | (VRNDSCALEPDZ256rmi addr:$src, (i32 0xB))>; |
| Craig Topper | ac250825 | 2017-11-11 21:44:51 +0000 | [diff] [blame] | 10330 | } |
| 10331 | |
| Craig Topper | 25ceba7 | 2018-02-05 06:00:23 +0000 | [diff] [blame] | 10332 | multiclass avx512_shuff_packed_128_common<bits<8> opc, string OpcodeStr, |
| Craig Topper | c296521 | 2018-06-19 04:24:44 +0000 | [diff] [blame] | 10333 | X86FoldableSchedWrite sched, |
| 10334 | X86VectorVTInfo _, |
| 10335 | X86VectorVTInfo CastInfo, |
| 10336 | string EVEX2VEXOvrd> { |
| Craig Topper | 25ceba7 | 2018-02-05 06:00:23 +0000 | [diff] [blame] | 10337 | let ExeDomain = _.ExeDomain in { |
| 10338 | defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 10339 | (ins _.RC:$src1, _.RC:$src2, u8imm:$src3), |
| 10340 | OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3", |
| 10341 | (_.VT (bitconvert |
| 10342 | (CastInfo.VT (X86Shuf128 _.RC:$src1, _.RC:$src2, |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 10343 | (i8 imm:$src3)))))>, |
| Craig Topper | c296521 | 2018-06-19 04:24:44 +0000 | [diff] [blame] | 10344 | Sched<[sched]>, EVEX2VEXOverride<EVEX2VEXOvrd#"rr">; |
| Craig Topper | 25ceba7 | 2018-02-05 06:00:23 +0000 | [diff] [blame] | 10345 | defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 10346 | (ins _.RC:$src1, _.MemOp:$src2, u8imm:$src3), |
| 10347 | OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3", |
| 10348 | (_.VT |
| 10349 | (bitconvert |
| 10350 | (CastInfo.VT (X86Shuf128 _.RC:$src1, |
| 10351 | (bitconvert (_.LdFrag addr:$src2)), |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 10352 | (i8 imm:$src3)))))>, |
| Craig Topper | c296521 | 2018-06-19 04:24:44 +0000 | [diff] [blame] | 10353 | Sched<[sched.Folded, ReadAfterLd]>, |
| 10354 | EVEX2VEXOverride<EVEX2VEXOvrd#"rm">; |
| Craig Topper | 25ceba7 | 2018-02-05 06:00:23 +0000 | [diff] [blame] | 10355 | defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 10356 | (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3), |
| 10357 | OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1", |
| 10358 | "$src1, ${src2}"##_.BroadcastStr##", $src3", |
| 10359 | (_.VT |
| 10360 | (bitconvert |
| 10361 | (CastInfo.VT |
| 10362 | (X86Shuf128 _.RC:$src1, |
| 10363 | (X86VBroadcast (_.ScalarLdFrag addr:$src2)), |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 10364 | (i8 imm:$src3)))))>, EVEX_B, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 10365 | Sched<[sched.Folded, ReadAfterLd]>; |
| Craig Topper | 42a5353 | 2017-08-16 23:38:25 +0000 | [diff] [blame] | 10366 | } |
| 10367 | } |
| 10368 | |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 10369 | multiclass avx512_shuff_packed_128<string OpcodeStr, X86FoldableSchedWrite sched, |
| Craig Topper | 25ceba7 | 2018-02-05 06:00:23 +0000 | [diff] [blame] | 10370 | AVX512VLVectorVTInfo _, |
| Craig Topper | c296521 | 2018-06-19 04:24:44 +0000 | [diff] [blame] | 10371 | AVX512VLVectorVTInfo CastInfo, bits<8> opc, |
| 10372 | string EVEX2VEXOvrd>{ |
| Craig Topper | 25ceba7 | 2018-02-05 06:00:23 +0000 | [diff] [blame] | 10373 | let Predicates = [HasAVX512] in |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 10374 | defm Z : avx512_shuff_packed_128_common<opc, OpcodeStr, sched, |
| Craig Topper | c296521 | 2018-06-19 04:24:44 +0000 | [diff] [blame] | 10375 | _.info512, CastInfo.info512, "">, EVEX_V512; |
| Craig Topper | 25ceba7 | 2018-02-05 06:00:23 +0000 | [diff] [blame] | 10376 | |
| 10377 | let Predicates = [HasAVX512, HasVLX] in |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 10378 | defm Z256 : avx512_shuff_packed_128_common<opc, OpcodeStr, sched, |
| Craig Topper | c296521 | 2018-06-19 04:24:44 +0000 | [diff] [blame] | 10379 | _.info256, CastInfo.info256, |
| 10380 | EVEX2VEXOvrd>, EVEX_V256; |
| Craig Topper | 25ceba7 | 2018-02-05 06:00:23 +0000 | [diff] [blame] | 10381 | } |
| 10382 | |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 10383 | defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4", WriteFShuffle256, |
| Craig Topper | c296521 | 2018-06-19 04:24:44 +0000 | [diff] [blame] | 10384 | avx512vl_f32_info, avx512vl_f64_info, 0x23, "VPERM2F128">, AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>; |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 10385 | defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2", WriteFShuffle256, |
| Craig Topper | c296521 | 2018-06-19 04:24:44 +0000 | [diff] [blame] | 10386 | avx512vl_f64_info, avx512vl_f64_info, 0x23, "VPERM2F128">, AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W; |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 10387 | defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4", WriteFShuffle256, |
| Craig Topper | c296521 | 2018-06-19 04:24:44 +0000 | [diff] [blame] | 10388 | avx512vl_i32_info, avx512vl_i64_info, 0x43, "VPERM2I128">, AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>; |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 10389 | defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2", WriteFShuffle256, |
| Craig Topper | c296521 | 2018-06-19 04:24:44 +0000 | [diff] [blame] | 10390 | avx512vl_i64_info, avx512vl_i64_info, 0x43, "VPERM2I128">, AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W; |
| Igor Breger | 00d9f84 | 2015-06-08 14:03:17 +0000 | [diff] [blame] | 10391 | |
| Craig Topper | b561e66 | 2017-01-19 02:34:29 +0000 | [diff] [blame] | 10392 | let Predicates = [HasAVX512] in { |
| 10393 | // Provide fallback in case the load node that is used in the broadcast |
| 10394 | // patterns above is used by additional users, which prevents the pattern |
| 10395 | // selection. |
| 10396 | def : Pat<(v8f64 (X86SubVBroadcast (v2f64 VR128X:$src))), |
| 10397 | (VSHUFF64X2Zrri (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm), |
| 10398 | (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm), |
| 10399 | 0)>; |
| 10400 | def : Pat<(v8i64 (X86SubVBroadcast (v2i64 VR128X:$src))), |
| 10401 | (VSHUFI64X2Zrri (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm), |
| 10402 | (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm), |
| 10403 | 0)>; |
| 10404 | |
| 10405 | def : Pat<(v16f32 (X86SubVBroadcast (v4f32 VR128X:$src))), |
| 10406 | (VSHUFF32X4Zrri (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm), |
| 10407 | (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm), |
| 10408 | 0)>; |
| 10409 | def : Pat<(v16i32 (X86SubVBroadcast (v4i32 VR128X:$src))), |
| 10410 | (VSHUFI32X4Zrri (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm), |
| 10411 | (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm), |
| 10412 | 0)>; |
| 10413 | |
| 10414 | def : Pat<(v32i16 (X86SubVBroadcast (v8i16 VR128X:$src))), |
| 10415 | (VSHUFI32X4Zrri (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm), |
| 10416 | (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm), |
| 10417 | 0)>; |
| 10418 | |
| 10419 | def : Pat<(v64i8 (X86SubVBroadcast (v16i8 VR128X:$src))), |
| 10420 | (VSHUFI32X4Zrri (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm), |
| 10421 | (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm), |
| 10422 | 0)>; |
| 10423 | } |
| 10424 | |
| Craig Topper | c296521 | 2018-06-19 04:24:44 +0000 | [diff] [blame] | 10425 | multiclass avx512_valign<bits<8> opc, string OpcodeStr, |
| 10426 | X86FoldableSchedWrite sched, X86VectorVTInfo _>{ |
| 10427 | // NOTE: EVEX2VEXOverride changed back to Unset for 256-bit at the |
| 10428 | // instantiation of this class. |
| 10429 | let ExeDomain = _.ExeDomain in { |
| 10430 | defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 10431 | (ins _.RC:$src1, _.RC:$src2, u8imm:$src3), |
| 10432 | OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3", |
| 10433 | (_.VT (X86VAlign _.RC:$src1, _.RC:$src2, (i8 imm:$src3)))>, |
| 10434 | Sched<[sched]>, EVEX2VEXOverride<"VPALIGNRrri">; |
| 10435 | defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 10436 | (ins _.RC:$src1, _.MemOp:$src2, u8imm:$src3), |
| 10437 | OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3", |
| 10438 | (_.VT (X86VAlign _.RC:$src1, |
| 10439 | (bitconvert (_.LdFrag addr:$src2)), |
| 10440 | (i8 imm:$src3)))>, |
| 10441 | Sched<[sched.Folded, ReadAfterLd]>, |
| 10442 | EVEX2VEXOverride<"VPALIGNRrmi">; |
| 10443 | |
| 10444 | defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 10445 | (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3), |
| 10446 | OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1", |
| 10447 | "$src1, ${src2}"##_.BroadcastStr##", $src3", |
| 10448 | (X86VAlign _.RC:$src1, |
| 10449 | (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))), |
| 10450 | (i8 imm:$src3))>, EVEX_B, |
| 10451 | Sched<[sched.Folded, ReadAfterLd]>; |
| 10452 | } |
| Igor Breger | 00d9f84 | 2015-06-08 14:03:17 +0000 | [diff] [blame] | 10453 | } |
| 10454 | |
| Craig Topper | c296521 | 2018-06-19 04:24:44 +0000 | [diff] [blame] | 10455 | multiclass avx512_valign_common<string OpcodeStr, X86SchedWriteWidths sched, |
| 10456 | AVX512VLVectorVTInfo _> { |
| 10457 | let Predicates = [HasAVX512] in { |
| 10458 | defm Z : avx512_valign<0x03, OpcodeStr, sched.ZMM, _.info512>, |
| 10459 | AVX512AIi8Base, EVEX_4V, EVEX_V512; |
| 10460 | } |
| 10461 | let Predicates = [HasAVX512, HasVLX] in { |
| 10462 | defm Z128 : avx512_valign<0x03, OpcodeStr, sched.XMM, _.info128>, |
| 10463 | AVX512AIi8Base, EVEX_4V, EVEX_V128; |
| 10464 | // We can't really override the 256-bit version so change it back to unset. |
| 10465 | let EVEX2VEXOverride = ? in |
| 10466 | defm Z256 : avx512_valign<0x03, OpcodeStr, sched.YMM, _.info256>, |
| 10467 | AVX512AIi8Base, EVEX_4V, EVEX_V256; |
| 10468 | } |
| 10469 | } |
| 10470 | |
| 10471 | defm VALIGND: avx512_valign_common<"valignd", SchedWriteShuffle, |
| 10472 | avx512vl_i32_info>, EVEX_CD8<32, CD8VF>; |
| 10473 | defm VALIGNQ: avx512_valign_common<"valignq", SchedWriteShuffle, |
| 10474 | avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, |
| 10475 | VEX_W; |
| Elena Demikhovsky | 5e2f8c4 | 2015-06-23 08:19:46 +0000 | [diff] [blame] | 10476 | |
| Simon Pilgrim | f6b81da | 2018-05-01 14:14:42 +0000 | [diff] [blame] | 10477 | defm VPALIGNR: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr", |
| 10478 | SchedWriteShuffle, avx512vl_i8_info, |
| 10479 | avx512vl_i8_info>, EVEX_CD8<8, CD8VF>; |
| Igor Breger | 2ae0fe3 | 2015-08-31 11:14:02 +0000 | [diff] [blame] | 10480 | |
| Craig Topper | 333897e | 2017-11-03 06:48:02 +0000 | [diff] [blame] | 10481 | // Fragments to help convert valignq into masked valignd. Or valignq/valignd |
| 10482 | // into vpalignr. |
| 10483 | def ValignqImm32XForm : SDNodeXForm<imm, [{ |
| 10484 | return getI8Imm(N->getZExtValue() * 2, SDLoc(N)); |
| 10485 | }]>; |
| 10486 | def ValignqImm8XForm : SDNodeXForm<imm, [{ |
| 10487 | return getI8Imm(N->getZExtValue() * 8, SDLoc(N)); |
| 10488 | }]>; |
| 10489 | def ValigndImm8XForm : SDNodeXForm<imm, [{ |
| 10490 | return getI8Imm(N->getZExtValue() * 4, SDLoc(N)); |
| 10491 | }]>; |
| 10492 | |
| 10493 | multiclass avx512_vpalign_mask_lowering<string OpcodeStr, SDNode OpNode, |
| 10494 | X86VectorVTInfo From, X86VectorVTInfo To, |
| 10495 | SDNodeXForm ImmXForm> { |
| 10496 | def : Pat<(To.VT (vselect To.KRCWM:$mask, |
| 10497 | (bitconvert |
| 10498 | (From.VT (OpNode From.RC:$src1, From.RC:$src2, |
| 10499 | imm:$src3))), |
| 10500 | To.RC:$src0)), |
| 10501 | (!cast<Instruction>(OpcodeStr#"rrik") To.RC:$src0, To.KRCWM:$mask, |
| 10502 | To.RC:$src1, To.RC:$src2, |
| 10503 | (ImmXForm imm:$src3))>; |
| 10504 | |
| 10505 | def : Pat<(To.VT (vselect To.KRCWM:$mask, |
| 10506 | (bitconvert |
| 10507 | (From.VT (OpNode From.RC:$src1, From.RC:$src2, |
| 10508 | imm:$src3))), |
| 10509 | To.ImmAllZerosV)), |
| 10510 | (!cast<Instruction>(OpcodeStr#"rrikz") To.KRCWM:$mask, |
| 10511 | To.RC:$src1, To.RC:$src2, |
| 10512 | (ImmXForm imm:$src3))>; |
| 10513 | |
| 10514 | def : Pat<(To.VT (vselect To.KRCWM:$mask, |
| 10515 | (bitconvert |
| 10516 | (From.VT (OpNode From.RC:$src1, |
| 10517 | (bitconvert (To.LdFrag addr:$src2)), |
| 10518 | imm:$src3))), |
| 10519 | To.RC:$src0)), |
| 10520 | (!cast<Instruction>(OpcodeStr#"rmik") To.RC:$src0, To.KRCWM:$mask, |
| 10521 | To.RC:$src1, addr:$src2, |
| 10522 | (ImmXForm imm:$src3))>; |
| 10523 | |
| 10524 | def : Pat<(To.VT (vselect To.KRCWM:$mask, |
| 10525 | (bitconvert |
| 10526 | (From.VT (OpNode From.RC:$src1, |
| 10527 | (bitconvert (To.LdFrag addr:$src2)), |
| 10528 | imm:$src3))), |
| 10529 | To.ImmAllZerosV)), |
| 10530 | (!cast<Instruction>(OpcodeStr#"rmikz") To.KRCWM:$mask, |
| 10531 | To.RC:$src1, addr:$src2, |
| 10532 | (ImmXForm imm:$src3))>; |
| 10533 | } |
| 10534 | |
| 10535 | multiclass avx512_vpalign_mask_lowering_mb<string OpcodeStr, SDNode OpNode, |
| 10536 | X86VectorVTInfo From, |
| 10537 | X86VectorVTInfo To, |
| 10538 | SDNodeXForm ImmXForm> : |
| 10539 | avx512_vpalign_mask_lowering<OpcodeStr, OpNode, From, To, ImmXForm> { |
| 10540 | def : Pat<(From.VT (OpNode From.RC:$src1, |
| 10541 | (bitconvert (To.VT (X86VBroadcast |
| 10542 | (To.ScalarLdFrag addr:$src2)))), |
| 10543 | imm:$src3)), |
| 10544 | (!cast<Instruction>(OpcodeStr#"rmbi") To.RC:$src1, addr:$src2, |
| 10545 | (ImmXForm imm:$src3))>; |
| 10546 | |
| 10547 | def : Pat<(To.VT (vselect To.KRCWM:$mask, |
| 10548 | (bitconvert |
| 10549 | (From.VT (OpNode From.RC:$src1, |
| 10550 | (bitconvert |
| 10551 | (To.VT (X86VBroadcast |
| 10552 | (To.ScalarLdFrag addr:$src2)))), |
| 10553 | imm:$src3))), |
| 10554 | To.RC:$src0)), |
| 10555 | (!cast<Instruction>(OpcodeStr#"rmbik") To.RC:$src0, To.KRCWM:$mask, |
| 10556 | To.RC:$src1, addr:$src2, |
| 10557 | (ImmXForm imm:$src3))>; |
| 10558 | |
| 10559 | def : Pat<(To.VT (vselect To.KRCWM:$mask, |
| 10560 | (bitconvert |
| 10561 | (From.VT (OpNode From.RC:$src1, |
| 10562 | (bitconvert |
| 10563 | (To.VT (X86VBroadcast |
| 10564 | (To.ScalarLdFrag addr:$src2)))), |
| 10565 | imm:$src3))), |
| 10566 | To.ImmAllZerosV)), |
| 10567 | (!cast<Instruction>(OpcodeStr#"rmbikz") To.KRCWM:$mask, |
| 10568 | To.RC:$src1, addr:$src2, |
| 10569 | (ImmXForm imm:$src3))>; |
| 10570 | } |
| 10571 | |
| 10572 | let Predicates = [HasAVX512] in { |
| 10573 | // For 512-bit we lower to the widest element type we can. So we only need |
| 10574 | // to handle converting valignq to valignd. |
| 10575 | defm : avx512_vpalign_mask_lowering_mb<"VALIGNDZ", X86VAlign, v8i64_info, |
| 10576 | v16i32_info, ValignqImm32XForm>; |
| 10577 | } |
| 10578 | |
| 10579 | let Predicates = [HasVLX] in { |
| 10580 | // For 128-bit we lower to the widest element type we can. So we only need |
| 10581 | // to handle converting valignq to valignd. |
| 10582 | defm : avx512_vpalign_mask_lowering_mb<"VALIGNDZ128", X86VAlign, v2i64x_info, |
| 10583 | v4i32x_info, ValignqImm32XForm>; |
| 10584 | // For 256-bit we lower to the widest element type we can. So we only need |
| 10585 | // to handle converting valignq to valignd. |
| 10586 | defm : avx512_vpalign_mask_lowering_mb<"VALIGNDZ256", X86VAlign, v4i64x_info, |
| 10587 | v8i32x_info, ValignqImm32XForm>; |
| 10588 | } |
| 10589 | |
| 10590 | let Predicates = [HasVLX, HasBWI] in { |
| 10591 | // We can turn 128 and 256 bit VALIGND/VALIGNQ into VPALIGNR. |
| 10592 | defm : avx512_vpalign_mask_lowering<"VPALIGNRZ128", X86VAlign, v2i64x_info, |
| 10593 | v16i8x_info, ValignqImm8XForm>; |
| 10594 | defm : avx512_vpalign_mask_lowering<"VPALIGNRZ128", X86VAlign, v4i32x_info, |
| 10595 | v16i8x_info, ValigndImm8XForm>; |
| 10596 | } |
| 10597 | |
| Simon Pilgrim | 36be852 | 2017-11-29 18:52:20 +0000 | [diff] [blame] | 10598 | defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw", |
| Simon Pilgrim | 93c878c | 2018-05-03 10:31:20 +0000 | [diff] [blame] | 10599 | SchedWritePSADBW, avx512vl_i16_info, avx512vl_i8_info>, |
| Craig Topper | 17bd84c | 2018-06-18 18:47:07 +0000 | [diff] [blame] | 10600 | EVEX_CD8<8, CD8VF>, NotEVEX2VEXConvertible; |
| Igor Breger | f3ded81 | 2015-08-31 13:09:30 +0000 | [diff] [blame] | 10601 | |
| Elena Demikhovsky | 5e2f8c4 | 2015-06-23 08:19:46 +0000 | [diff] [blame] | 10602 | multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 10603 | X86FoldableSchedWrite sched, X86VectorVTInfo _> { |
| Craig Topper | e9e84c8 | 2017-01-31 05:18:24 +0000 | [diff] [blame] | 10604 | let ExeDomain = _.ExeDomain in { |
| Elena Demikhovsky | 5e2f8c4 | 2015-06-23 08:19:46 +0000 | [diff] [blame] | 10605 | defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| Igor Breger | 24cab0f | 2015-11-16 07:22:00 +0000 | [diff] [blame] | 10606 | (ins _.RC:$src1), OpcodeStr, |
| Elena Demikhovsky | 5e2f8c4 | 2015-06-23 08:19:46 +0000 | [diff] [blame] | 10607 | "$src1", "$src1", |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 10608 | (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 10609 | Sched<[sched]>; |
| Elena Demikhovsky | 5e2f8c4 | 2015-06-23 08:19:46 +0000 | [diff] [blame] | 10610 | |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 10611 | defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 10612 | (ins _.MemOp:$src1), OpcodeStr, |
| 10613 | "$src1", "$src1", |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 10614 | (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>, |
| Simon Pilgrim | 756348c | 2017-11-29 13:49:51 +0000 | [diff] [blame] | 10615 | EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 10616 | Sched<[sched.Folded]>; |
| Craig Topper | e9e84c8 | 2017-01-31 05:18:24 +0000 | [diff] [blame] | 10617 | } |
| Elena Demikhovsky | 5e2f8c4 | 2015-06-23 08:19:46 +0000 | [diff] [blame] | 10618 | } |
| 10619 | |
| 10620 | multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 10621 | X86FoldableSchedWrite sched, X86VectorVTInfo _> : |
| 10622 | avx512_unary_rm<opc, OpcodeStr, OpNode, sched, _> { |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 10623 | defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 10624 | (ins _.ScalarMemOp:$src1), OpcodeStr, |
| 10625 | "${src1}"##_.BroadcastStr, |
| 10626 | "${src1}"##_.BroadcastStr, |
| 10627 | (_.VT (OpNode (X86VBroadcast |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 10628 | (_.ScalarLdFrag addr:$src1))))>, |
| Simon Pilgrim | 756348c | 2017-11-29 13:49:51 +0000 | [diff] [blame] | 10629 | EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 10630 | Sched<[sched.Folded]>; |
| Elena Demikhovsky | 5e2f8c4 | 2015-06-23 08:19:46 +0000 | [diff] [blame] | 10631 | } |
| 10632 | |
| 10633 | multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Simon Pilgrim | f6b81da | 2018-05-01 14:14:42 +0000 | [diff] [blame] | 10634 | X86SchedWriteWidths sched, |
| 10635 | AVX512VLVectorVTInfo VTInfo, Predicate prd> { |
| Elena Demikhovsky | 5e2f8c4 | 2015-06-23 08:19:46 +0000 | [diff] [blame] | 10636 | let Predicates = [prd] in |
| Simon Pilgrim | f6b81da | 2018-05-01 14:14:42 +0000 | [diff] [blame] | 10637 | defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, sched.ZMM, VTInfo.info512>, |
| Simon Pilgrim | 756348c | 2017-11-29 13:49:51 +0000 | [diff] [blame] | 10638 | EVEX_V512; |
| Elena Demikhovsky | 5e2f8c4 | 2015-06-23 08:19:46 +0000 | [diff] [blame] | 10639 | |
| 10640 | let Predicates = [prd, HasVLX] in { |
| Simon Pilgrim | f6b81da | 2018-05-01 14:14:42 +0000 | [diff] [blame] | 10641 | defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, sched.YMM, VTInfo.info256>, |
| Elena Demikhovsky | 5e2f8c4 | 2015-06-23 08:19:46 +0000 | [diff] [blame] | 10642 | EVEX_V256; |
| Simon Pilgrim | f6b81da | 2018-05-01 14:14:42 +0000 | [diff] [blame] | 10643 | defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, sched.XMM, VTInfo.info128>, |
| Elena Demikhovsky | 5e2f8c4 | 2015-06-23 08:19:46 +0000 | [diff] [blame] | 10644 | EVEX_V128; |
| 10645 | } |
| 10646 | } |
| 10647 | |
| 10648 | multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Simon Pilgrim | f6b81da | 2018-05-01 14:14:42 +0000 | [diff] [blame] | 10649 | X86SchedWriteWidths sched, AVX512VLVectorVTInfo VTInfo, |
| Simon Pilgrim | 756348c | 2017-11-29 13:49:51 +0000 | [diff] [blame] | 10650 | Predicate prd> { |
| Elena Demikhovsky | 5e2f8c4 | 2015-06-23 08:19:46 +0000 | [diff] [blame] | 10651 | let Predicates = [prd] in |
| Simon Pilgrim | f6b81da | 2018-05-01 14:14:42 +0000 | [diff] [blame] | 10652 | defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, sched.ZMM, VTInfo.info512>, |
| Elena Demikhovsky | 5e2f8c4 | 2015-06-23 08:19:46 +0000 | [diff] [blame] | 10653 | EVEX_V512; |
| 10654 | |
| 10655 | let Predicates = [prd, HasVLX] in { |
| Simon Pilgrim | f6b81da | 2018-05-01 14:14:42 +0000 | [diff] [blame] | 10656 | defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, sched.YMM, VTInfo.info256>, |
| Elena Demikhovsky | 5e2f8c4 | 2015-06-23 08:19:46 +0000 | [diff] [blame] | 10657 | EVEX_V256; |
| Simon Pilgrim | f6b81da | 2018-05-01 14:14:42 +0000 | [diff] [blame] | 10658 | defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, sched.XMM, VTInfo.info128>, |
| Elena Demikhovsky | 5e2f8c4 | 2015-06-23 08:19:46 +0000 | [diff] [blame] | 10659 | EVEX_V128; |
| 10660 | } |
| 10661 | } |
| 10662 | |
| 10663 | multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr, |
| Simon Pilgrim | f6b81da | 2018-05-01 14:14:42 +0000 | [diff] [blame] | 10664 | SDNode OpNode, X86SchedWriteWidths sched, |
| 10665 | Predicate prd> { |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 10666 | defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, sched, |
| Simon Pilgrim | 756348c | 2017-11-29 13:49:51 +0000 | [diff] [blame] | 10667 | avx512vl_i64_info, prd>, VEX_W; |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 10668 | defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, sched, |
| Simon Pilgrim | 756348c | 2017-11-29 13:49:51 +0000 | [diff] [blame] | 10669 | avx512vl_i32_info, prd>; |
| Elena Demikhovsky | 5e2f8c4 | 2015-06-23 08:19:46 +0000 | [diff] [blame] | 10670 | } |
| 10671 | |
| 10672 | multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr, |
| Simon Pilgrim | f6b81da | 2018-05-01 14:14:42 +0000 | [diff] [blame] | 10673 | SDNode OpNode, X86SchedWriteWidths sched, |
| 10674 | Predicate prd> { |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 10675 | defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, sched, |
| Simon Pilgrim | 756348c | 2017-11-29 13:49:51 +0000 | [diff] [blame] | 10676 | avx512vl_i16_info, prd>, VEX_WIG; |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 10677 | defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, sched, |
| Simon Pilgrim | 756348c | 2017-11-29 13:49:51 +0000 | [diff] [blame] | 10678 | avx512vl_i8_info, prd>, VEX_WIG; |
| Elena Demikhovsky | 5e2f8c4 | 2015-06-23 08:19:46 +0000 | [diff] [blame] | 10679 | } |
| 10680 | |
| 10681 | multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w, |
| 10682 | bits<8> opc_d, bits<8> opc_q, |
| Simon Pilgrim | 756348c | 2017-11-29 13:49:51 +0000 | [diff] [blame] | 10683 | string OpcodeStr, SDNode OpNode, |
| Simon Pilgrim | f6b81da | 2018-05-01 14:14:42 +0000 | [diff] [blame] | 10684 | X86SchedWriteWidths sched> { |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 10685 | defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode, sched, |
| Elena Demikhovsky | 5e2f8c4 | 2015-06-23 08:19:46 +0000 | [diff] [blame] | 10686 | HasAVX512>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 10687 | avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode, sched, |
| Elena Demikhovsky | 5e2f8c4 | 2015-06-23 08:19:46 +0000 | [diff] [blame] | 10688 | HasBWI>; |
| 10689 | } |
| 10690 | |
| Simon Pilgrim | f6b81da | 2018-05-01 14:14:42 +0000 | [diff] [blame] | 10691 | defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", abs, |
| 10692 | SchedWriteVecALU>; |
| Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 10693 | |
| Simon Pilgrim | fea153f | 2017-05-06 19:11:59 +0000 | [diff] [blame] | 10694 | // VPABS: Use 512bit version to implement 128/256 bit in case NoVLX. |
| 10695 | let Predicates = [HasAVX512, NoVLX] in { |
| 10696 | def : Pat<(v4i64 (abs VR256X:$src)), |
| 10697 | (EXTRACT_SUBREG |
| 10698 | (VPABSQZrr |
| 10699 | (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)), |
| 10700 | sub_ymm)>; |
| 10701 | def : Pat<(v2i64 (abs VR128X:$src)), |
| 10702 | (EXTRACT_SUBREG |
| 10703 | (VPABSQZrr |
| 10704 | (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)), |
| 10705 | sub_xmm)>; |
| 10706 | } |
| 10707 | |
| Craig Topper | c089605 | 2017-12-16 02:40:28 +0000 | [diff] [blame] | 10708 | // Use 512bit version to implement 128/256 bit. |
| 10709 | multiclass avx512_unary_lowering<string InstrStr, SDNode OpNode, |
| 10710 | AVX512VLVectorVTInfo _, Predicate prd> { |
| 10711 | let Predicates = [prd, NoVLX] in { |
| 10712 | def : Pat<(_.info256.VT(OpNode _.info256.RC:$src1)), |
| 10713 | (EXTRACT_SUBREG |
| 10714 | (!cast<Instruction>(InstrStr # "Zrr") |
| 10715 | (INSERT_SUBREG(_.info512.VT(IMPLICIT_DEF)), |
| 10716 | _.info256.RC:$src1, |
| 10717 | _.info256.SubRegIdx)), |
| 10718 | _.info256.SubRegIdx)>; |
| 10719 | |
| 10720 | def : Pat<(_.info128.VT(OpNode _.info128.RC:$src1)), |
| 10721 | (EXTRACT_SUBREG |
| 10722 | (!cast<Instruction>(InstrStr # "Zrr") |
| 10723 | (INSERT_SUBREG(_.info512.VT(IMPLICIT_DEF)), |
| 10724 | _.info128.RC:$src1, |
| 10725 | _.info128.SubRegIdx)), |
| 10726 | _.info128.SubRegIdx)>; |
| 10727 | } |
| Igor Breger | 0dcd8bc | 2015-09-03 09:05:31 +0000 | [diff] [blame] | 10728 | } |
| 10729 | |
| Craig Topper | c089605 | 2017-12-16 02:40:28 +0000 | [diff] [blame] | 10730 | defm VPLZCNT : avx512_unary_rm_vl_dq<0x44, 0x44, "vplzcnt", ctlz, |
| Simon Pilgrim | 0720c8d | 2018-05-03 18:22:49 +0000 | [diff] [blame] | 10731 | SchedWriteVecIMul, HasCDI>; |
| Simon Pilgrim | 756348c | 2017-11-29 13:49:51 +0000 | [diff] [blame] | 10732 | |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 10733 | // FIXME: Is there a better scheduler class for VPCONFLICT? |
| Simon Pilgrim | 756348c | 2017-11-29 13:49:51 +0000 | [diff] [blame] | 10734 | defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict, |
| Simon Pilgrim | f6b81da | 2018-05-01 14:14:42 +0000 | [diff] [blame] | 10735 | SchedWriteVecALU, HasCDI>; |
| Igor Breger | 0dcd8bc | 2015-09-03 09:05:31 +0000 | [diff] [blame] | 10736 | |
| Simon Pilgrim | c89aa0b | 2017-05-05 12:20:34 +0000 | [diff] [blame] | 10737 | // VPLZCNT: Use 512bit version to implement 128/256 bit in case NoVLX. |
| Craig Topper | c089605 | 2017-12-16 02:40:28 +0000 | [diff] [blame] | 10738 | defm : avx512_unary_lowering<"VPLZCNTQ", ctlz, avx512vl_i64_info, HasCDI>; |
| 10739 | defm : avx512_unary_lowering<"VPLZCNTD", ctlz, avx512vl_i32_info, HasCDI>; |
| Simon Pilgrim | c89aa0b | 2017-05-05 12:20:34 +0000 | [diff] [blame] | 10740 | |
| Igor Breger | 24cab0f | 2015-11-16 07:22:00 +0000 | [diff] [blame] | 10741 | //===---------------------------------------------------------------------===// |
| Oren Ben Simhon | 7bf27f0 | 2017-05-25 13:45:23 +0000 | [diff] [blame] | 10742 | // Counts number of ones - VPOPCNTD and VPOPCNTQ |
| 10743 | //===---------------------------------------------------------------------===// |
| 10744 | |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 10745 | // FIXME: Is there a better scheduler class for VPOPCNTD/VPOPCNTQ? |
| Craig Topper | c089605 | 2017-12-16 02:40:28 +0000 | [diff] [blame] | 10746 | defm VPOPCNT : avx512_unary_rm_vl_dq<0x55, 0x55, "vpopcnt", ctpop, |
| Simon Pilgrim | f6b81da | 2018-05-01 14:14:42 +0000 | [diff] [blame] | 10747 | SchedWriteVecALU, HasVPOPCNTDQ>; |
| Simon Pilgrim | 756348c | 2017-11-29 13:49:51 +0000 | [diff] [blame] | 10748 | |
| Craig Topper | c089605 | 2017-12-16 02:40:28 +0000 | [diff] [blame] | 10749 | defm : avx512_unary_lowering<"VPOPCNTQ", ctpop, avx512vl_i64_info, HasVPOPCNTDQ>; |
| 10750 | defm : avx512_unary_lowering<"VPOPCNTD", ctpop, avx512vl_i32_info, HasVPOPCNTDQ>; |
| Oren Ben Simhon | 7bf27f0 | 2017-05-25 13:45:23 +0000 | [diff] [blame] | 10751 | |
| 10752 | //===---------------------------------------------------------------------===// |
| Igor Breger | 24cab0f | 2015-11-16 07:22:00 +0000 | [diff] [blame] | 10753 | // Replicate Single FP - MOVSHDUP and MOVSLDUP |
| 10754 | //===---------------------------------------------------------------------===// |
| Simon Pilgrim | f6b81da | 2018-05-01 14:14:42 +0000 | [diff] [blame] | 10755 | |
| Simon Pilgrim | 756348c | 2017-11-29 13:49:51 +0000 | [diff] [blame] | 10756 | multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Simon Pilgrim | f6b81da | 2018-05-01 14:14:42 +0000 | [diff] [blame] | 10757 | X86SchedWriteWidths sched> { |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 10758 | defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, sched, |
| Simon Pilgrim | 756348c | 2017-11-29 13:49:51 +0000 | [diff] [blame] | 10759 | avx512vl_f32_info, HasAVX512>, XS; |
| Igor Breger | 24cab0f | 2015-11-16 07:22:00 +0000 | [diff] [blame] | 10760 | } |
| 10761 | |
| Simon Pilgrim | f6b81da | 2018-05-01 14:14:42 +0000 | [diff] [blame] | 10762 | defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup, |
| 10763 | SchedWriteFShuffle>; |
| 10764 | defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup, |
| 10765 | SchedWriteFShuffle>; |
| Igor Breger | 1f78296 | 2015-11-19 08:26:56 +0000 | [diff] [blame] | 10766 | |
| 10767 | //===----------------------------------------------------------------------===// |
| 10768 | // AVX-512 - MOVDDUP |
| 10769 | //===----------------------------------------------------------------------===// |
| 10770 | |
| 10771 | multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 10772 | X86FoldableSchedWrite sched, X86VectorVTInfo _> { |
| Craig Topper | e9e84c8 | 2017-01-31 05:18:24 +0000 | [diff] [blame] | 10773 | let ExeDomain = _.ExeDomain in { |
| Igor Breger | 1f78296 | 2015-11-19 08:26:56 +0000 | [diff] [blame] | 10774 | defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 10775 | (ins _.RC:$src), OpcodeStr, "$src", "$src", |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 10776 | (_.VT (OpNode (_.VT _.RC:$src)))>, EVEX, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 10777 | Sched<[sched]>; |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 10778 | defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 10779 | (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src", |
| 10780 | (_.VT (OpNode (_.VT (scalar_to_vector |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 10781 | (_.ScalarLdFrag addr:$src)))))>, |
| 10782 | EVEX, EVEX_CD8<_.EltSize, CD8VH>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 10783 | Sched<[sched.Folded]>; |
| Craig Topper | e9e84c8 | 2017-01-31 05:18:24 +0000 | [diff] [blame] | 10784 | } |
| Igor Breger | 1f78296 | 2015-11-19 08:26:56 +0000 | [diff] [blame] | 10785 | } |
| 10786 | |
| 10787 | multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Simon Pilgrim | f6b81da | 2018-05-01 14:14:42 +0000 | [diff] [blame] | 10788 | X86SchedWriteWidths sched, AVX512VLVectorVTInfo VTInfo> { |
| 10789 | defm Z : avx512_unary_rm<opc, OpcodeStr, X86Movddup, sched.ZMM, |
| 10790 | VTInfo.info512>, EVEX_V512; |
| Igor Breger | 1f78296 | 2015-11-19 08:26:56 +0000 | [diff] [blame] | 10791 | |
| 10792 | let Predicates = [HasAVX512, HasVLX] in { |
| Simon Pilgrim | f6b81da | 2018-05-01 14:14:42 +0000 | [diff] [blame] | 10793 | defm Z256 : avx512_unary_rm<opc, OpcodeStr, X86Movddup, sched.YMM, |
| 10794 | VTInfo.info256>, EVEX_V256; |
| 10795 | defm Z128 : avx512_movddup_128<opc, OpcodeStr, X86VBroadcast, sched.XMM, |
| 10796 | VTInfo.info128>, EVEX_V128; |
| Igor Breger | 1f78296 | 2015-11-19 08:26:56 +0000 | [diff] [blame] | 10797 | } |
| 10798 | } |
| 10799 | |
| Simon Pilgrim | 756348c | 2017-11-29 13:49:51 +0000 | [diff] [blame] | 10800 | multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Simon Pilgrim | f6b81da | 2018-05-01 14:14:42 +0000 | [diff] [blame] | 10801 | X86SchedWriteWidths sched> { |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 10802 | defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode, sched, |
| Igor Breger | 1f78296 | 2015-11-19 08:26:56 +0000 | [diff] [blame] | 10803 | avx512vl_f64_info>, XD, VEX_W; |
| Igor Breger | 1f78296 | 2015-11-19 08:26:56 +0000 | [diff] [blame] | 10804 | } |
| 10805 | |
| Simon Pilgrim | f6b81da | 2018-05-01 14:14:42 +0000 | [diff] [blame] | 10806 | defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup, SchedWriteFShuffle>; |
| Igor Breger | 1f78296 | 2015-11-19 08:26:56 +0000 | [diff] [blame] | 10807 | |
| Craig Topper | 7eb0e7c | 2016-09-29 05:54:43 +0000 | [diff] [blame] | 10808 | let Predicates = [HasVLX] in { |
| Igor Breger | 1f78296 | 2015-11-19 08:26:56 +0000 | [diff] [blame] | 10809 | def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))), |
| Craig Topper | 7eb0e7c | 2016-09-29 05:54:43 +0000 | [diff] [blame] | 10810 | (VMOVDDUPZ128rm addr:$src)>; |
| 10811 | def : Pat<(v2f64 (X86VBroadcast f64:$src)), |
| 10812 | (VMOVDDUPZ128rr (COPY_TO_REGCLASS FR64X:$src, VR128X))>; |
| Craig Topper | f6c6956 | 2017-10-13 21:56:48 +0000 | [diff] [blame] | 10813 | def : Pat<(v2f64 (X86VBroadcast (loadv2f64 addr:$src))), |
| 10814 | (VMOVDDUPZ128rm addr:$src)>; |
| Craig Topper | da84ff3 | 2017-01-07 22:20:23 +0000 | [diff] [blame] | 10815 | |
| 10816 | def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)), |
| 10817 | (v2f64 VR128X:$src0)), |
| 10818 | (VMOVDDUPZ128rrk VR128X:$src0, VK2WM:$mask, |
| 10819 | (COPY_TO_REGCLASS FR64X:$src, VR128X))>; |
| 10820 | def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)), |
| 10821 | (bitconvert (v4i32 immAllZerosV))), |
| 10822 | (VMOVDDUPZ128rrkz VK2WM:$mask, (COPY_TO_REGCLASS FR64X:$src, VR128X))>; |
| 10823 | |
| 10824 | def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))), |
| 10825 | (v2f64 VR128X:$src0)), |
| 10826 | (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>; |
| 10827 | def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))), |
| 10828 | (bitconvert (v4i32 immAllZerosV))), |
| 10829 | (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>; |
| Craig Topper | f6c6956 | 2017-10-13 21:56:48 +0000 | [diff] [blame] | 10830 | |
| 10831 | def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadv2f64 addr:$src))), |
| 10832 | (v2f64 VR128X:$src0)), |
| 10833 | (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>; |
| 10834 | def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadv2f64 addr:$src))), |
| 10835 | (bitconvert (v4i32 immAllZerosV))), |
| 10836 | (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>; |
| Craig Topper | 7eb0e7c | 2016-09-29 05:54:43 +0000 | [diff] [blame] | 10837 | } |
| Igor Breger | 1f78296 | 2015-11-19 08:26:56 +0000 | [diff] [blame] | 10838 | |
| Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 10839 | //===----------------------------------------------------------------------===// |
| 10840 | // AVX-512 - Unpack Instructions |
| 10841 | //===----------------------------------------------------------------------===// |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 10842 | |
| Craig Topper | 9433f97 | 2016-08-02 06:16:53 +0000 | [diff] [blame] | 10843 | defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh, HasAVX512, |
| Simon Pilgrim | ac5d0a3 | 2018-05-07 16:15:46 +0000 | [diff] [blame] | 10844 | SchedWriteFShuffleSizes>; |
| Craig Topper | 9433f97 | 2016-08-02 06:16:53 +0000 | [diff] [blame] | 10845 | defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl, HasAVX512, |
| Simon Pilgrim | ac5d0a3 | 2018-05-07 16:15:46 +0000 | [diff] [blame] | 10846 | SchedWriteFShuffleSizes>; |
| Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 10847 | |
| 10848 | defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl, |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 10849 | SchedWriteShuffle, HasBWI>; |
| Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 10850 | defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh, |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 10851 | SchedWriteShuffle, HasBWI>; |
| Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 10852 | defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl, |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 10853 | SchedWriteShuffle, HasBWI>; |
| Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 10854 | defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh, |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 10855 | SchedWriteShuffle, HasBWI>; |
| Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 10856 | |
| 10857 | defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl, |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 10858 | SchedWriteShuffle, HasAVX512>; |
| Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 10859 | defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh, |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 10860 | SchedWriteShuffle, HasAVX512>; |
| Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 10861 | defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl, |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 10862 | SchedWriteShuffle, HasAVX512>; |
| Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 10863 | defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh, |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 10864 | SchedWriteShuffle, HasAVX512>; |
| Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 10865 | |
| 10866 | //===----------------------------------------------------------------------===// |
| 10867 | // AVX-512 - Extract & Insert Integer Instructions |
| 10868 | //===----------------------------------------------------------------------===// |
| 10869 | |
| 10870 | multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 10871 | X86VectorVTInfo _> { |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 10872 | def mr : AVX512Ii8<opc, MRMDestMem, (outs), |
| 10873 | (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2), |
| 10874 | OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| Simon Pilgrim | 1dcb913 | 2017-10-23 16:00:57 +0000 | [diff] [blame] | 10875 | [(store (_.EltVT (trunc (OpNode (_.VT _.RC:$src1), imm:$src2))), |
| 10876 | addr:$dst)]>, |
| Simon Pilgrim | f7d2a93 | 2018-04-24 13:21:41 +0000 | [diff] [blame] | 10877 | EVEX, EVEX_CD8<_.EltSize, CD8VT1>, Sched<[WriteVecExtractSt]>; |
| Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 10878 | } |
| 10879 | |
| 10880 | multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> { |
| 10881 | let Predicates = [HasBWI] in { |
| 10882 | def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst), |
| 10883 | (ins _.RC:$src1, u8imm:$src2), |
| 10884 | OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 10885 | [(set GR32orGR64:$dst, |
| 10886 | (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>, |
| Simon Pilgrim | f7d2a93 | 2018-04-24 13:21:41 +0000 | [diff] [blame] | 10887 | EVEX, TAPD, Sched<[WriteVecExtract]>; |
| Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 10888 | |
| 10889 | defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD; |
| 10890 | } |
| 10891 | } |
| 10892 | |
| 10893 | multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> { |
| 10894 | let Predicates = [HasBWI] in { |
| 10895 | def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst), |
| 10896 | (ins _.RC:$src1, u8imm:$src2), |
| 10897 | OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 10898 | [(set GR32orGR64:$dst, |
| Simon Pilgrim | 577ae24 | 2018-04-12 19:25:07 +0000 | [diff] [blame] | 10899 | (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>, |
| Simon Pilgrim | f7d2a93 | 2018-04-24 13:21:41 +0000 | [diff] [blame] | 10900 | EVEX, PD, Sched<[WriteVecExtract]>; |
| Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 10901 | |
| Craig Topper | 916d0cf | 2018-06-18 01:28:05 +0000 | [diff] [blame] | 10902 | let hasSideEffects = 0, isCodeGenOnly = 1, ForceDisassemble = 1 in |
| Igor Breger | 5574730 | 2015-11-18 08:46:16 +0000 | [diff] [blame] | 10903 | def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst), |
| 10904 | (ins _.RC:$src1, u8imm:$src2), |
| Craig Topper | 916d0cf | 2018-06-18 01:28:05 +0000 | [diff] [blame] | 10905 | OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>, |
| Simon Pilgrim | 577ae24 | 2018-04-12 19:25:07 +0000 | [diff] [blame] | 10906 | EVEX, TAPD, FoldGenData<NAME#rr>, |
| Simon Pilgrim | f7d2a93 | 2018-04-24 13:21:41 +0000 | [diff] [blame] | 10907 | Sched<[WriteVecExtract]>; |
| Igor Breger | 5574730 | 2015-11-18 08:46:16 +0000 | [diff] [blame] | 10908 | |
| Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 10909 | defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD; |
| 10910 | } |
| 10911 | } |
| 10912 | |
| 10913 | multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _, |
| 10914 | RegisterClass GRC> { |
| 10915 | let Predicates = [HasDQI] in { |
| 10916 | def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst), |
| 10917 | (ins _.RC:$src1, u8imm:$src2), |
| 10918 | OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 10919 | [(set GRC:$dst, |
| 10920 | (extractelt (_.VT _.RC:$src1), imm:$src2))]>, |
| Simon Pilgrim | f7d2a93 | 2018-04-24 13:21:41 +0000 | [diff] [blame] | 10921 | EVEX, TAPD, Sched<[WriteVecExtract]>; |
| Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 10922 | |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 10923 | def mr : AVX512Ii8<0x16, MRMDestMem, (outs), |
| 10924 | (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2), |
| 10925 | OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 10926 | [(store (extractelt (_.VT _.RC:$src1), |
| 10927 | imm:$src2),addr:$dst)]>, |
| Simon Pilgrim | d255a62 | 2017-12-06 18:46:06 +0000 | [diff] [blame] | 10928 | EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD, |
| Simon Pilgrim | f7d2a93 | 2018-04-24 13:21:41 +0000 | [diff] [blame] | 10929 | Sched<[WriteVecExtractSt]>; |
| Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 10930 | } |
| 10931 | } |
| 10932 | |
| Craig Topper | a33846a | 2017-10-22 06:18:23 +0000 | [diff] [blame] | 10933 | defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>, VEX_WIG; |
| 10934 | defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>, VEX_WIG; |
| Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 10935 | defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>; |
| 10936 | defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W; |
| 10937 | |
| 10938 | multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 10939 | X86VectorVTInfo _, PatFrag LdFrag> { |
| 10940 | def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst), |
| 10941 | (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3), |
| 10942 | OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}", |
| 10943 | [(set _.RC:$dst, |
| 10944 | (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>, |
| Simon Pilgrim | f7d2a93 | 2018-04-24 13:21:41 +0000 | [diff] [blame] | 10945 | EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>, Sched<[WriteVecInsertLd, ReadAfterLd]>; |
| Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 10946 | } |
| 10947 | |
| 10948 | multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 10949 | X86VectorVTInfo _, PatFrag LdFrag> { |
| 10950 | let Predicates = [HasBWI] in { |
| 10951 | def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst), |
| 10952 | (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3), |
| 10953 | OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}", |
| 10954 | [(set _.RC:$dst, |
| Simon Pilgrim | d255a62 | 2017-12-06 18:46:06 +0000 | [diff] [blame] | 10955 | (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V, |
| Simon Pilgrim | f7d2a93 | 2018-04-24 13:21:41 +0000 | [diff] [blame] | 10956 | Sched<[WriteVecInsert]>; |
| Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 10957 | |
| 10958 | defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>; |
| 10959 | } |
| 10960 | } |
| 10961 | |
| 10962 | multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr, |
| 10963 | X86VectorVTInfo _, RegisterClass GRC> { |
| 10964 | let Predicates = [HasDQI] in { |
| 10965 | def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst), |
| 10966 | (ins _.RC:$src1, GRC:$src2, u8imm:$src3), |
| 10967 | OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}", |
| 10968 | [(set _.RC:$dst, |
| 10969 | (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>, |
| Simon Pilgrim | f7d2a93 | 2018-04-24 13:21:41 +0000 | [diff] [blame] | 10970 | EVEX_4V, TAPD, Sched<[WriteVecInsert]>; |
| Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 10971 | |
| 10972 | defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _, |
| 10973 | _.ScalarLdFrag>, TAPD; |
| 10974 | } |
| 10975 | } |
| 10976 | |
| 10977 | defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info, |
| Craig Topper | a33846a | 2017-10-22 06:18:23 +0000 | [diff] [blame] | 10978 | extloadi8>, TAPD, VEX_WIG; |
| Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 10979 | defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info, |
| Craig Topper | a33846a | 2017-10-22 06:18:23 +0000 | [diff] [blame] | 10980 | extloadi16>, PD, VEX_WIG; |
| Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 10981 | defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>; |
| 10982 | defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W; |
| Simon Pilgrim | 36be852 | 2017-11-29 18:52:20 +0000 | [diff] [blame] | 10983 | |
| Igor Breger | a6297c7 | 2015-09-02 10:50:58 +0000 | [diff] [blame] | 10984 | //===----------------------------------------------------------------------===// |
| 10985 | // VSHUFPS - VSHUFPD Operations |
| 10986 | //===----------------------------------------------------------------------===// |
| Simon Pilgrim | 36be852 | 2017-11-29 18:52:20 +0000 | [diff] [blame] | 10987 | |
| Igor Breger | a6297c7 | 2015-09-02 10:50:58 +0000 | [diff] [blame] | 10988 | multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I, |
| Simon Pilgrim | f6b81da | 2018-05-01 14:14:42 +0000 | [diff] [blame] | 10989 | AVX512VLVectorVTInfo VTInfo_FP>{ |
| Simon Pilgrim | 36be852 | 2017-11-29 18:52:20 +0000 | [diff] [blame] | 10990 | defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp, |
| Simon Pilgrim | f6b81da | 2018-05-01 14:14:42 +0000 | [diff] [blame] | 10991 | SchedWriteFShuffle>, |
| 10992 | EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>, |
| 10993 | AVX512AIi8Base, EVEX_4V; |
| Igor Breger | a6297c7 | 2015-09-02 10:50:58 +0000 | [diff] [blame] | 10994 | } |
| 10995 | |
| 10996 | defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS; |
| 10997 | defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W; |
| Simon Pilgrim | 36be852 | 2017-11-29 18:52:20 +0000 | [diff] [blame] | 10998 | |
| Asaf Badouh | d2c3599 | 2015-09-02 14:21:54 +0000 | [diff] [blame] | 10999 | //===----------------------------------------------------------------------===// |
| 11000 | // AVX-512 - Byte shift Left/Right |
| 11001 | //===----------------------------------------------------------------------===// |
| 11002 | |
| Simon Pilgrim | fc0c26f | 2018-05-01 11:05:42 +0000 | [diff] [blame] | 11003 | // FIXME: The SSE/AVX names are PSLLDQri etc. - should we add the i here as well? |
| Asaf Badouh | d2c3599 | 2015-09-02 14:21:54 +0000 | [diff] [blame] | 11004 | multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr, |
| Simon Pilgrim | 13d449d | 2017-12-05 20:16:22 +0000 | [diff] [blame] | 11005 | Format MRMm, string OpcodeStr, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 11006 | X86FoldableSchedWrite sched, X86VectorVTInfo _>{ |
| Asaf Badouh | d2c3599 | 2015-09-02 14:21:54 +0000 | [diff] [blame] | 11007 | def rr : AVX512<opc, MRMr, |
| 11008 | (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2), |
| 11009 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 11010 | [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 11011 | Sched<[sched]>; |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 11012 | def rm : AVX512<opc, MRMm, |
| 11013 | (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2), |
| 11014 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| 11015 | [(set _.RC:$dst,(_.VT (OpNode |
| Simon Pilgrim | 255fdd0 | 2016-06-11 12:54:37 +0000 | [diff] [blame] | 11016 | (_.VT (bitconvert (_.LdFrag addr:$src1))), |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 11017 | (i8 imm:$src2))))]>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 11018 | Sched<[sched.Folded, ReadAfterLd]>; |
| Asaf Badouh | d2c3599 | 2015-09-02 14:21:54 +0000 | [diff] [blame] | 11019 | } |
| 11020 | |
| Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 11021 | multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr, |
| Simon Pilgrim | 13d449d | 2017-12-05 20:16:22 +0000 | [diff] [blame] | 11022 | Format MRMm, string OpcodeStr, |
| Simon Pilgrim | fc0c26f | 2018-05-01 11:05:42 +0000 | [diff] [blame] | 11023 | X86SchedWriteWidths sched, Predicate prd>{ |
| Asaf Badouh | d2c3599 | 2015-09-02 14:21:54 +0000 | [diff] [blame] | 11024 | let Predicates = [prd] in |
| Simon Pilgrim | fc0c26f | 2018-05-01 11:05:42 +0000 | [diff] [blame] | 11025 | defm Z : avx512_shift_packed<opc, OpNode, MRMr, MRMm, OpcodeStr, |
| 11026 | sched.ZMM, v64i8_info>, EVEX_V512; |
| Asaf Badouh | d2c3599 | 2015-09-02 14:21:54 +0000 | [diff] [blame] | 11027 | let Predicates = [prd, HasVLX] in { |
| Simon Pilgrim | fc0c26f | 2018-05-01 11:05:42 +0000 | [diff] [blame] | 11028 | defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm, OpcodeStr, |
| 11029 | sched.YMM, v32i8x_info>, EVEX_V256; |
| 11030 | defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm, OpcodeStr, |
| 11031 | sched.XMM, v16i8x_info>, EVEX_V128; |
| Asaf Badouh | d2c3599 | 2015-09-02 14:21:54 +0000 | [diff] [blame] | 11032 | } |
| 11033 | } |
| Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 11034 | defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq", |
| Simon Pilgrim | fc0c26f | 2018-05-01 11:05:42 +0000 | [diff] [blame] | 11035 | SchedWriteShuffle, HasBWI>, |
| 11036 | AVX512PDIi8Base, EVEX_4V, VEX_WIG; |
| Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 11037 | defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq", |
| Simon Pilgrim | fc0c26f | 2018-05-01 11:05:42 +0000 | [diff] [blame] | 11038 | SchedWriteShuffle, HasBWI>, |
| 11039 | AVX512PDIi8Base, EVEX_4V, VEX_WIG; |
| Asaf Badouh | d2c3599 | 2015-09-02 14:21:54 +0000 | [diff] [blame] | 11040 | |
| Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 11041 | multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 11042 | string OpcodeStr, X86FoldableSchedWrite sched, |
| Simon Pilgrim | 4d08aed | 2017-12-05 14:59:40 +0000 | [diff] [blame] | 11043 | X86VectorVTInfo _dst, X86VectorVTInfo _src> { |
| Asaf Badouh | d2c3599 | 2015-09-02 14:21:54 +0000 | [diff] [blame] | 11044 | def rr : AVX512BI<opc, MRMSrcReg, |
| Cong Hou | db6220f | 2015-11-24 19:51:26 +0000 | [diff] [blame] | 11045 | (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2), |
| Asaf Badouh | d2c3599 | 2015-09-02 14:21:54 +0000 | [diff] [blame] | 11046 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| Cong Hou | db6220f | 2015-11-24 19:51:26 +0000 | [diff] [blame] | 11047 | [(set _dst.RC:$dst,(_dst.VT |
| 11048 | (OpNode (_src.VT _src.RC:$src1), |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 11049 | (_src.VT _src.RC:$src2))))]>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 11050 | Sched<[sched]>; |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 11051 | def rm : AVX512BI<opc, MRMSrcMem, |
| 11052 | (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2), |
| 11053 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| 11054 | [(set _dst.RC:$dst,(_dst.VT |
| 11055 | (OpNode (_src.VT _src.RC:$src1), |
| 11056 | (_src.VT (bitconvert |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 11057 | (_src.LdFrag addr:$src2))))))]>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 11058 | Sched<[sched.Folded, ReadAfterLd]>; |
| Asaf Badouh | d2c3599 | 2015-09-02 14:21:54 +0000 | [diff] [blame] | 11059 | } |
| 11060 | |
| Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 11061 | multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode, |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 11062 | string OpcodeStr, X86SchedWriteWidths sched, |
| Simon Pilgrim | 4d08aed | 2017-12-05 14:59:40 +0000 | [diff] [blame] | 11063 | Predicate prd> { |
| Asaf Badouh | d2c3599 | 2015-09-02 14:21:54 +0000 | [diff] [blame] | 11064 | let Predicates = [prd] in |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 11065 | defm Z : avx512_psadbw_packed<opc, OpNode, OpcodeStr, sched.ZMM, |
| 11066 | v8i64_info, v64i8_info>, EVEX_V512; |
| Asaf Badouh | d2c3599 | 2015-09-02 14:21:54 +0000 | [diff] [blame] | 11067 | let Predicates = [prd, HasVLX] in { |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 11068 | defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, sched.YMM, |
| 11069 | v4i64x_info, v32i8x_info>, EVEX_V256; |
| 11070 | defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, sched.XMM, |
| 11071 | v2i64x_info, v16i8x_info>, EVEX_V128; |
| Asaf Badouh | d2c3599 | 2015-09-02 14:21:54 +0000 | [diff] [blame] | 11072 | } |
| 11073 | } |
| 11074 | |
| Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 11075 | defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw", |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 11076 | SchedWritePSADBW, HasBWI>, EVEX_4V, VEX_WIG; |
| Igor Breger | b4bb190 | 2015-10-15 12:33:24 +0000 | [diff] [blame] | 11077 | |
| Craig Topper | 4e794c7 | 2017-02-19 19:36:58 +0000 | [diff] [blame] | 11078 | // Transforms to swizzle an immediate to enable better matching when |
| 11079 | // memory operand isn't in the right place. |
| 11080 | def VPTERNLOG321_imm8 : SDNodeXForm<imm, [{ |
| 11081 | // Convert a VPTERNLOG immediate by swapping operand 0 and operand 2. |
| 11082 | uint8_t Imm = N->getZExtValue(); |
| 11083 | // Swap bits 1/4 and 3/6. |
| 11084 | uint8_t NewImm = Imm & 0xa5; |
| 11085 | if (Imm & 0x02) NewImm |= 0x10; |
| 11086 | if (Imm & 0x10) NewImm |= 0x02; |
| 11087 | if (Imm & 0x08) NewImm |= 0x40; |
| 11088 | if (Imm & 0x40) NewImm |= 0x08; |
| 11089 | return getI8Imm(NewImm, SDLoc(N)); |
| 11090 | }]>; |
| 11091 | def VPTERNLOG213_imm8 : SDNodeXForm<imm, [{ |
| 11092 | // Convert a VPTERNLOG immediate by swapping operand 1 and operand 2. |
| 11093 | uint8_t Imm = N->getZExtValue(); |
| 11094 | // Swap bits 2/4 and 3/5. |
| 11095 | uint8_t NewImm = Imm & 0xc3; |
| Craig Topper | a5fa2e4 | 2017-02-20 07:00:34 +0000 | [diff] [blame] | 11096 | if (Imm & 0x04) NewImm |= 0x10; |
| 11097 | if (Imm & 0x10) NewImm |= 0x04; |
| Craig Topper | 4e794c7 | 2017-02-19 19:36:58 +0000 | [diff] [blame] | 11098 | if (Imm & 0x08) NewImm |= 0x20; |
| 11099 | if (Imm & 0x20) NewImm |= 0x08; |
| 11100 | return getI8Imm(NewImm, SDLoc(N)); |
| 11101 | }]>; |
| Craig Topper | 4890577 | 2017-02-19 21:32:15 +0000 | [diff] [blame] | 11102 | def VPTERNLOG132_imm8 : SDNodeXForm<imm, [{ |
| 11103 | // Convert a VPTERNLOG immediate by swapping operand 1 and operand 2. |
| 11104 | uint8_t Imm = N->getZExtValue(); |
| 11105 | // Swap bits 1/2 and 5/6. |
| 11106 | uint8_t NewImm = Imm & 0x99; |
| 11107 | if (Imm & 0x02) NewImm |= 0x04; |
| 11108 | if (Imm & 0x04) NewImm |= 0x02; |
| 11109 | if (Imm & 0x20) NewImm |= 0x40; |
| 11110 | if (Imm & 0x40) NewImm |= 0x20; |
| 11111 | return getI8Imm(NewImm, SDLoc(N)); |
| 11112 | }]>; |
| Craig Topper | c6c68f5 | 2017-02-20 07:00:40 +0000 | [diff] [blame] | 11113 | def VPTERNLOG231_imm8 : SDNodeXForm<imm, [{ |
| 11114 | // Convert a VPTERNLOG immediate by moving operand 1 to the end. |
| 11115 | uint8_t Imm = N->getZExtValue(); |
| 11116 | // Move bits 1->2, 2->4, 3->6, 4->1, 5->3, 6->5 |
| 11117 | uint8_t NewImm = Imm & 0x81; |
| 11118 | if (Imm & 0x02) NewImm |= 0x04; |
| 11119 | if (Imm & 0x04) NewImm |= 0x10; |
| 11120 | if (Imm & 0x08) NewImm |= 0x40; |
| 11121 | if (Imm & 0x10) NewImm |= 0x02; |
| 11122 | if (Imm & 0x20) NewImm |= 0x08; |
| 11123 | if (Imm & 0x40) NewImm |= 0x20; |
| 11124 | return getI8Imm(NewImm, SDLoc(N)); |
| 11125 | }]>; |
| 11126 | def VPTERNLOG312_imm8 : SDNodeXForm<imm, [{ |
| 11127 | // Convert a VPTERNLOG immediate by moving operand 2 to the beginning. |
| 11128 | uint8_t Imm = N->getZExtValue(); |
| 11129 | // Move bits 1->4, 2->1, 3->5, 4->2, 5->6, 6->3 |
| 11130 | uint8_t NewImm = Imm & 0x81; |
| 11131 | if (Imm & 0x02) NewImm |= 0x10; |
| 11132 | if (Imm & 0x04) NewImm |= 0x02; |
| 11133 | if (Imm & 0x08) NewImm |= 0x20; |
| 11134 | if (Imm & 0x10) NewImm |= 0x04; |
| 11135 | if (Imm & 0x20) NewImm |= 0x40; |
| 11136 | if (Imm & 0x40) NewImm |= 0x08; |
| 11137 | return getI8Imm(NewImm, SDLoc(N)); |
| 11138 | }]>; |
| Craig Topper | 4e794c7 | 2017-02-19 19:36:58 +0000 | [diff] [blame] | 11139 | |
| Igor Breger | b4bb190 | 2015-10-15 12:33:24 +0000 | [diff] [blame] | 11140 | multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 11141 | X86FoldableSchedWrite sched, X86VectorVTInfo _, |
| 11142 | string Name>{ |
| Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 11143 | let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in { |
| Igor Breger | b4bb190 | 2015-10-15 12:33:24 +0000 | [diff] [blame] | 11144 | defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 11145 | (ins _.RC:$src2, _.RC:$src3, u8imm:$src4), |
| Igor Breger | 252c2d9 | 2016-02-22 12:37:41 +0000 | [diff] [blame] | 11146 | OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4", |
| Igor Breger | b4bb190 | 2015-10-15 12:33:24 +0000 | [diff] [blame] | 11147 | (OpNode (_.VT _.RC:$src1), |
| 11148 | (_.VT _.RC:$src2), |
| 11149 | (_.VT _.RC:$src3), |
| Simon Pilgrim | 0e45634 | 2018-04-12 20:47:34 +0000 | [diff] [blame] | 11150 | (i8 imm:$src4)), 1, 1>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 11151 | AVX512AIi8Base, EVEX_4V, Sched<[sched]>; |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 11152 | defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 11153 | (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4), |
| 11154 | OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4", |
| 11155 | (OpNode (_.VT _.RC:$src1), |
| 11156 | (_.VT _.RC:$src2), |
| 11157 | (_.VT (bitconvert (_.LdFrag addr:$src3))), |
| Simon Pilgrim | 0e45634 | 2018-04-12 20:47:34 +0000 | [diff] [blame] | 11158 | (i8 imm:$src4)), 1, 0>, |
| Simon Pilgrim | bb791b3 | 2017-11-30 13:18:06 +0000 | [diff] [blame] | 11159 | AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 11160 | Sched<[sched.Folded, ReadAfterLd]>; |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 11161 | defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 11162 | (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4), |
| 11163 | OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2", |
| 11164 | "$src2, ${src3}"##_.BroadcastStr##", $src4", |
| 11165 | (OpNode (_.VT _.RC:$src1), |
| 11166 | (_.VT _.RC:$src2), |
| 11167 | (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))), |
| Simon Pilgrim | 0e45634 | 2018-04-12 20:47:34 +0000 | [diff] [blame] | 11168 | (i8 imm:$src4)), 1, 0>, EVEX_B, |
| Simon Pilgrim | bb791b3 | 2017-11-30 13:18:06 +0000 | [diff] [blame] | 11169 | AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 11170 | Sched<[sched.Folded, ReadAfterLd]>; |
| Igor Breger | b4bb190 | 2015-10-15 12:33:24 +0000 | [diff] [blame] | 11171 | }// Constraints = "$src1 = $dst" |
| Craig Topper | 4e794c7 | 2017-02-19 19:36:58 +0000 | [diff] [blame] | 11172 | |
| 11173 | // Additional patterns for matching passthru operand in other positions. |
| Craig Topper | 4e794c7 | 2017-02-19 19:36:58 +0000 | [diff] [blame] | 11174 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 11175 | (OpNode _.RC:$src3, _.RC:$src2, _.RC:$src1, (i8 imm:$src4)), |
| 11176 | _.RC:$src1)), |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 11177 | (!cast<Instruction>(Name#_.ZSuffix#rrik) _.RC:$src1, _.KRCWM:$mask, |
| Craig Topper | 4e794c7 | 2017-02-19 19:36:58 +0000 | [diff] [blame] | 11178 | _.RC:$src2, _.RC:$src3, (VPTERNLOG321_imm8 imm:$src4))>; |
| 11179 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 11180 | (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i8 imm:$src4)), |
| 11181 | _.RC:$src1)), |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 11182 | (!cast<Instruction>(Name#_.ZSuffix#rrik) _.RC:$src1, _.KRCWM:$mask, |
| Craig Topper | 4e794c7 | 2017-02-19 19:36:58 +0000 | [diff] [blame] | 11183 | _.RC:$src2, _.RC:$src3, (VPTERNLOG213_imm8 imm:$src4))>; |
| Craig Topper | 4890577 | 2017-02-19 21:32:15 +0000 | [diff] [blame] | 11184 | |
| 11185 | // Additional patterns for matching loads in other positions. |
| 11186 | def : Pat<(_.VT (OpNode (bitconvert (_.LdFrag addr:$src3)), |
| 11187 | _.RC:$src2, _.RC:$src1, (i8 imm:$src4))), |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 11188 | (!cast<Instruction>(Name#_.ZSuffix#rmi) _.RC:$src1, _.RC:$src2, |
| Craig Topper | 4890577 | 2017-02-19 21:32:15 +0000 | [diff] [blame] | 11189 | addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>; |
| 11190 | def : Pat<(_.VT (OpNode _.RC:$src1, |
| 11191 | (bitconvert (_.LdFrag addr:$src3)), |
| 11192 | _.RC:$src2, (i8 imm:$src4))), |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 11193 | (!cast<Instruction>(Name#_.ZSuffix#rmi) _.RC:$src1, _.RC:$src2, |
| Craig Topper | 4890577 | 2017-02-19 21:32:15 +0000 | [diff] [blame] | 11194 | addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>; |
| 11195 | |
| 11196 | // Additional patterns for matching zero masking with loads in other |
| 11197 | // positions. |
| Craig Topper | 4890577 | 2017-02-19 21:32:15 +0000 | [diff] [blame] | 11198 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 11199 | (OpNode (bitconvert (_.LdFrag addr:$src3)), |
| 11200 | _.RC:$src2, _.RC:$src1, (i8 imm:$src4)), |
| 11201 | _.ImmAllZerosV)), |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 11202 | (!cast<Instruction>(Name#_.ZSuffix#rmikz) _.RC:$src1, _.KRCWM:$mask, |
| Craig Topper | 4890577 | 2017-02-19 21:32:15 +0000 | [diff] [blame] | 11203 | _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>; |
| 11204 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 11205 | (OpNode _.RC:$src1, (bitconvert (_.LdFrag addr:$src3)), |
| 11206 | _.RC:$src2, (i8 imm:$src4)), |
| 11207 | _.ImmAllZerosV)), |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 11208 | (!cast<Instruction>(Name#_.ZSuffix#rmikz) _.RC:$src1, _.KRCWM:$mask, |
| Craig Topper | 4890577 | 2017-02-19 21:32:15 +0000 | [diff] [blame] | 11209 | _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>; |
| Craig Topper | 4890577 | 2017-02-19 21:32:15 +0000 | [diff] [blame] | 11210 | |
| 11211 | // Additional patterns for matching masked loads with different |
| 11212 | // operand orders. |
| Craig Topper | 4890577 | 2017-02-19 21:32:15 +0000 | [diff] [blame] | 11213 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 11214 | (OpNode _.RC:$src1, (bitconvert (_.LdFrag addr:$src3)), |
| 11215 | _.RC:$src2, (i8 imm:$src4)), |
| 11216 | _.RC:$src1)), |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 11217 | (!cast<Instruction>(Name#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask, |
| Craig Topper | 4890577 | 2017-02-19 21:32:15 +0000 | [diff] [blame] | 11218 | _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>; |
| Craig Topper | c6c68f5 | 2017-02-20 07:00:40 +0000 | [diff] [blame] | 11219 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 11220 | (OpNode (bitconvert (_.LdFrag addr:$src3)), |
| 11221 | _.RC:$src2, _.RC:$src1, (i8 imm:$src4)), |
| 11222 | _.RC:$src1)), |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 11223 | (!cast<Instruction>(Name#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask, |
| Craig Topper | c6c68f5 | 2017-02-20 07:00:40 +0000 | [diff] [blame] | 11224 | _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>; |
| 11225 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 11226 | (OpNode _.RC:$src2, _.RC:$src1, |
| 11227 | (bitconvert (_.LdFrag addr:$src3)), (i8 imm:$src4)), |
| 11228 | _.RC:$src1)), |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 11229 | (!cast<Instruction>(Name#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask, |
| Craig Topper | c6c68f5 | 2017-02-20 07:00:40 +0000 | [diff] [blame] | 11230 | _.RC:$src2, addr:$src3, (VPTERNLOG213_imm8 imm:$src4))>; |
| 11231 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 11232 | (OpNode _.RC:$src2, (bitconvert (_.LdFrag addr:$src3)), |
| 11233 | _.RC:$src1, (i8 imm:$src4)), |
| 11234 | _.RC:$src1)), |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 11235 | (!cast<Instruction>(Name#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask, |
| Craig Topper | c6c68f5 | 2017-02-20 07:00:40 +0000 | [diff] [blame] | 11236 | _.RC:$src2, addr:$src3, (VPTERNLOG231_imm8 imm:$src4))>; |
| 11237 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 11238 | (OpNode (bitconvert (_.LdFrag addr:$src3)), |
| 11239 | _.RC:$src1, _.RC:$src2, (i8 imm:$src4)), |
| 11240 | _.RC:$src1)), |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 11241 | (!cast<Instruction>(Name#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask, |
| Craig Topper | c6c68f5 | 2017-02-20 07:00:40 +0000 | [diff] [blame] | 11242 | _.RC:$src2, addr:$src3, (VPTERNLOG312_imm8 imm:$src4))>; |
| Craig Topper | 5b4e36a | 2017-02-20 02:47:42 +0000 | [diff] [blame] | 11243 | |
| 11244 | // Additional patterns for matching broadcasts in other positions. |
| 11245 | def : Pat<(_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)), |
| 11246 | _.RC:$src2, _.RC:$src1, (i8 imm:$src4))), |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 11247 | (!cast<Instruction>(Name#_.ZSuffix#rmbi) _.RC:$src1, _.RC:$src2, |
| Craig Topper | 5b4e36a | 2017-02-20 02:47:42 +0000 | [diff] [blame] | 11248 | addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>; |
| 11249 | def : Pat<(_.VT (OpNode _.RC:$src1, |
| 11250 | (X86VBroadcast (_.ScalarLdFrag addr:$src3)), |
| 11251 | _.RC:$src2, (i8 imm:$src4))), |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 11252 | (!cast<Instruction>(Name#_.ZSuffix#rmbi) _.RC:$src1, _.RC:$src2, |
| Craig Topper | 5b4e36a | 2017-02-20 02:47:42 +0000 | [diff] [blame] | 11253 | addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>; |
| 11254 | |
| 11255 | // Additional patterns for matching zero masking with broadcasts in other |
| 11256 | // positions. |
| 11257 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 11258 | (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)), |
| 11259 | _.RC:$src2, _.RC:$src1, (i8 imm:$src4)), |
| 11260 | _.ImmAllZerosV)), |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 11261 | (!cast<Instruction>(Name#_.ZSuffix#rmbikz) _.RC:$src1, |
| Craig Topper | 5b4e36a | 2017-02-20 02:47:42 +0000 | [diff] [blame] | 11262 | _.KRCWM:$mask, _.RC:$src2, addr:$src3, |
| 11263 | (VPTERNLOG321_imm8 imm:$src4))>; |
| 11264 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 11265 | (OpNode _.RC:$src1, |
| 11266 | (X86VBroadcast (_.ScalarLdFrag addr:$src3)), |
| 11267 | _.RC:$src2, (i8 imm:$src4)), |
| 11268 | _.ImmAllZerosV)), |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 11269 | (!cast<Instruction>(Name#_.ZSuffix#rmbikz) _.RC:$src1, |
| Craig Topper | 5b4e36a | 2017-02-20 02:47:42 +0000 | [diff] [blame] | 11270 | _.KRCWM:$mask, _.RC:$src2, addr:$src3, |
| 11271 | (VPTERNLOG132_imm8 imm:$src4))>; |
| 11272 | |
| 11273 | // Additional patterns for matching masked broadcasts with different |
| 11274 | // operand orders. |
| 11275 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 11276 | (OpNode _.RC:$src1, |
| 11277 | (X86VBroadcast (_.ScalarLdFrag addr:$src3)), |
| 11278 | _.RC:$src2, (i8 imm:$src4)), |
| 11279 | _.RC:$src1)), |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 11280 | (!cast<Instruction>(Name#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask, |
| Craig Topper | 5b4e36a | 2017-02-20 02:47:42 +0000 | [diff] [blame] | 11281 | _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>; |
| Craig Topper | 2012dda | 2017-02-20 17:44:09 +0000 | [diff] [blame] | 11282 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 11283 | (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)), |
| 11284 | _.RC:$src2, _.RC:$src1, (i8 imm:$src4)), |
| 11285 | _.RC:$src1)), |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 11286 | (!cast<Instruction>(Name#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask, |
| Craig Topper | 2012dda | 2017-02-20 17:44:09 +0000 | [diff] [blame] | 11287 | _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>; |
| 11288 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 11289 | (OpNode _.RC:$src2, _.RC:$src1, |
| 11290 | (X86VBroadcast (_.ScalarLdFrag addr:$src3)), |
| 11291 | (i8 imm:$src4)), _.RC:$src1)), |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 11292 | (!cast<Instruction>(Name#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask, |
| Craig Topper | 2012dda | 2017-02-20 17:44:09 +0000 | [diff] [blame] | 11293 | _.RC:$src2, addr:$src3, (VPTERNLOG213_imm8 imm:$src4))>; |
| 11294 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 11295 | (OpNode _.RC:$src2, |
| 11296 | (X86VBroadcast (_.ScalarLdFrag addr:$src3)), |
| 11297 | _.RC:$src1, (i8 imm:$src4)), |
| 11298 | _.RC:$src1)), |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 11299 | (!cast<Instruction>(Name#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask, |
| Craig Topper | 2012dda | 2017-02-20 17:44:09 +0000 | [diff] [blame] | 11300 | _.RC:$src2, addr:$src3, (VPTERNLOG231_imm8 imm:$src4))>; |
| 11301 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 11302 | (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)), |
| 11303 | _.RC:$src1, _.RC:$src2, (i8 imm:$src4)), |
| 11304 | _.RC:$src1)), |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 11305 | (!cast<Instruction>(Name#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask, |
| Craig Topper | 2012dda | 2017-02-20 17:44:09 +0000 | [diff] [blame] | 11306 | _.RC:$src2, addr:$src3, (VPTERNLOG312_imm8 imm:$src4))>; |
| Igor Breger | b4bb190 | 2015-10-15 12:33:24 +0000 | [diff] [blame] | 11307 | } |
| 11308 | |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 11309 | multiclass avx512_common_ternlog<string OpcodeStr, X86SchedWriteWidths sched, |
| Simon Pilgrim | bb791b3 | 2017-11-30 13:18:06 +0000 | [diff] [blame] | 11310 | AVX512VLVectorVTInfo _> { |
| Igor Breger | b4bb190 | 2015-10-15 12:33:24 +0000 | [diff] [blame] | 11311 | let Predicates = [HasAVX512] in |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 11312 | defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, sched.ZMM, |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 11313 | _.info512, NAME>, EVEX_V512; |
| Igor Breger | b4bb190 | 2015-10-15 12:33:24 +0000 | [diff] [blame] | 11314 | let Predicates = [HasAVX512, HasVLX] in { |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 11315 | defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, sched.XMM, |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 11316 | _.info128, NAME>, EVEX_V128; |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 11317 | defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, sched.YMM, |
| Nicolai Haehnle | 01d261f | 2018-06-04 14:26:05 +0000 | [diff] [blame] | 11318 | _.info256, NAME>, EVEX_V256; |
| Igor Breger | b4bb190 | 2015-10-15 12:33:24 +0000 | [diff] [blame] | 11319 | } |
| 11320 | } |
| 11321 | |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 11322 | defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", SchedWriteVecALU, |
| Simon Pilgrim | bb791b3 | 2017-11-30 13:18:06 +0000 | [diff] [blame] | 11323 | avx512vl_i32_info>; |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 11324 | defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", SchedWriteVecALU, |
| Simon Pilgrim | bb791b3 | 2017-11-30 13:18:06 +0000 | [diff] [blame] | 11325 | avx512vl_i64_info>, VEX_W; |
| Igor Breger | b4bb190 | 2015-10-15 12:33:24 +0000 | [diff] [blame] | 11326 | |
| Craig Topper | 8a444ee | 2018-01-26 22:17:40 +0000 | [diff] [blame] | 11327 | // Patterns to implement vnot using vpternlog instead of creating all ones |
| 11328 | // using pcmpeq or vpternlog and then xoring with that. The value 15 is chosen |
| 11329 | // so that the result is only dependent on src0. But we use the same source |
| 11330 | // for all operands to prevent a false dependency. |
| 11331 | // TODO: We should maybe have a more generalized algorithm for folding to |
| 11332 | // vpternlog. |
| 11333 | let Predicates = [HasAVX512] in { |
| 11334 | def : Pat<(v8i64 (xor VR512:$src, (bc_v8i64 (v16i32 immAllOnesV)))), |
| 11335 | (VPTERNLOGQZrri VR512:$src, VR512:$src, VR512:$src, (i8 15))>; |
| 11336 | } |
| 11337 | |
| 11338 | let Predicates = [HasAVX512, NoVLX] in { |
| 11339 | def : Pat<(v2i64 (xor VR128X:$src, (bc_v2i64 (v4i32 immAllOnesV)))), |
| 11340 | (EXTRACT_SUBREG |
| 11341 | (VPTERNLOGQZrri |
| 11342 | (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm), |
| 11343 | (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm), |
| 11344 | (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm), |
| 11345 | (i8 15)), sub_xmm)>; |
| 11346 | def : Pat<(v4i64 (xor VR256X:$src, (bc_v4i64 (v8i32 immAllOnesV)))), |
| 11347 | (EXTRACT_SUBREG |
| 11348 | (VPTERNLOGQZrri |
| 11349 | (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm), |
| 11350 | (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm), |
| 11351 | (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm), |
| 11352 | (i8 15)), sub_ymm)>; |
| 11353 | } |
| 11354 | |
| 11355 | let Predicates = [HasVLX] in { |
| 11356 | def : Pat<(v2i64 (xor VR128X:$src, (bc_v2i64 (v4i32 immAllOnesV)))), |
| 11357 | (VPTERNLOGQZ128rri VR128X:$src, VR128X:$src, VR128X:$src, (i8 15))>; |
| 11358 | def : Pat<(v4i64 (xor VR256X:$src, (bc_v4i64 (v8i32 immAllOnesV)))), |
| 11359 | (VPTERNLOGQZ256rri VR256X:$src, VR256X:$src, VR256X:$src, (i8 15))>; |
| 11360 | } |
| 11361 | |
| Asaf Badouh | d4a0d9a | 2016-01-19 14:21:39 +0000 | [diff] [blame] | 11362 | //===----------------------------------------------------------------------===// |
| 11363 | // AVX-512 - FixupImm |
| 11364 | //===----------------------------------------------------------------------===// |
| 11365 | |
| 11366 | multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 11367 | X86FoldableSchedWrite sched, X86VectorVTInfo _>{ |
| Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 11368 | let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in { |
| Asaf Badouh | d4a0d9a | 2016-01-19 14:21:39 +0000 | [diff] [blame] | 11369 | defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 11370 | (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4), |
| 11371 | OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4", |
| 11372 | (OpNode (_.VT _.RC:$src1), |
| 11373 | (_.VT _.RC:$src2), |
| 11374 | (_.IntVT _.RC:$src3), |
| 11375 | (i32 imm:$src4), |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 11376 | (i32 FROUND_CURRENT))>, Sched<[sched]>; |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 11377 | defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 11378 | (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4), |
| 11379 | OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4", |
| 11380 | (OpNode (_.VT _.RC:$src1), |
| 11381 | (_.VT _.RC:$src2), |
| 11382 | (_.IntVT (bitconvert (_.LdFrag addr:$src3))), |
| 11383 | (i32 imm:$src4), |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 11384 | (i32 FROUND_CURRENT))>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 11385 | Sched<[sched.Folded, ReadAfterLd]>; |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 11386 | defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 11387 | (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4), |
| 11388 | OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2", |
| 11389 | "$src2, ${src3}"##_.BroadcastStr##", $src4", |
| 11390 | (OpNode (_.VT _.RC:$src1), |
| 11391 | (_.VT _.RC:$src2), |
| 11392 | (_.IntVT (X86VBroadcast(_.ScalarLdFrag addr:$src3))), |
| 11393 | (i32 imm:$src4), |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 11394 | (i32 FROUND_CURRENT))>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 11395 | EVEX_B, Sched<[sched.Folded, ReadAfterLd]>; |
| Asaf Badouh | d4a0d9a | 2016-01-19 14:21:39 +0000 | [diff] [blame] | 11396 | } // Constraints = "$src1 = $dst" |
| 11397 | } |
| 11398 | |
| 11399 | multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 11400 | SDNode OpNode, X86FoldableSchedWrite sched, |
| Simon Pilgrim | 54b8aa2 | 2017-12-05 11:46:57 +0000 | [diff] [blame] | 11401 | X86VectorVTInfo _>{ |
| Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 11402 | let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in { |
| Asaf Badouh | d4a0d9a | 2016-01-19 14:21:39 +0000 | [diff] [blame] | 11403 | defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 11404 | (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4), |
| Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 11405 | OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2", |
| Asaf Badouh | d4a0d9a | 2016-01-19 14:21:39 +0000 | [diff] [blame] | 11406 | "$src2, $src3, {sae}, $src4", |
| 11407 | (OpNode (_.VT _.RC:$src1), |
| 11408 | (_.VT _.RC:$src2), |
| 11409 | (_.IntVT _.RC:$src3), |
| 11410 | (i32 imm:$src4), |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 11411 | (i32 FROUND_NO_EXC))>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 11412 | EVEX_B, Sched<[sched]>; |
| Asaf Badouh | d4a0d9a | 2016-01-19 14:21:39 +0000 | [diff] [blame] | 11413 | } |
| 11414 | } |
| 11415 | |
| 11416 | multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 11417 | X86FoldableSchedWrite sched, X86VectorVTInfo _, |
| Simon Pilgrim | 54b8aa2 | 2017-12-05 11:46:57 +0000 | [diff] [blame] | 11418 | X86VectorVTInfo _src3VT> { |
| Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 11419 | let Constraints = "$src1 = $dst" , Predicates = [HasAVX512], |
| 11420 | ExeDomain = _.ExeDomain in { |
| Asaf Badouh | d4a0d9a | 2016-01-19 14:21:39 +0000 | [diff] [blame] | 11421 | defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 11422 | (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4), |
| 11423 | OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4", |
| 11424 | (OpNode (_.VT _.RC:$src1), |
| 11425 | (_.VT _.RC:$src2), |
| 11426 | (_src3VT.VT _src3VT.RC:$src3), |
| 11427 | (i32 imm:$src4), |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 11428 | (i32 FROUND_CURRENT))>, Sched<[sched]>; |
| Asaf Badouh | d4a0d9a | 2016-01-19 14:21:39 +0000 | [diff] [blame] | 11429 | defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 11430 | (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4), |
| 11431 | OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2", |
| 11432 | "$src2, $src3, {sae}, $src4", |
| 11433 | (OpNode (_.VT _.RC:$src1), |
| 11434 | (_.VT _.RC:$src2), |
| 11435 | (_src3VT.VT _src3VT.RC:$src3), |
| 11436 | (i32 imm:$src4), |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 11437 | (i32 FROUND_NO_EXC))>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 11438 | EVEX_B, Sched<[sched.Folded, ReadAfterLd]>; |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 11439 | defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 11440 | (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4), |
| 11441 | OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4", |
| 11442 | (OpNode (_.VT _.RC:$src1), |
| 11443 | (_.VT _.RC:$src2), |
| 11444 | (_src3VT.VT (scalar_to_vector |
| 11445 | (_src3VT.ScalarLdFrag addr:$src3))), |
| 11446 | (i32 imm:$src4), |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 11447 | (i32 FROUND_CURRENT))>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 11448 | Sched<[sched.Folded, ReadAfterLd]>; |
| Asaf Badouh | d4a0d9a | 2016-01-19 14:21:39 +0000 | [diff] [blame] | 11449 | } |
| 11450 | } |
| 11451 | |
| Simon Pilgrim | 1b7a80d | 2018-05-01 15:57:17 +0000 | [diff] [blame] | 11452 | multiclass avx512_fixupimm_packed_all<X86SchedWriteWidths sched, |
| 11453 | AVX512VLVectorVTInfo _Vec> { |
| Asaf Badouh | d4a0d9a | 2016-01-19 14:21:39 +0000 | [diff] [blame] | 11454 | let Predicates = [HasAVX512] in |
| Simon Pilgrim | 1b7a80d | 2018-05-01 15:57:17 +0000 | [diff] [blame] | 11455 | defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, sched.ZMM, |
| Simon Pilgrim | 54b8aa2 | 2017-12-05 11:46:57 +0000 | [diff] [blame] | 11456 | _Vec.info512>, |
| Simon Pilgrim | 1b7a80d | 2018-05-01 15:57:17 +0000 | [diff] [blame] | 11457 | avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, sched.ZMM, |
| Simon Pilgrim | 54b8aa2 | 2017-12-05 11:46:57 +0000 | [diff] [blame] | 11458 | _Vec.info512>, AVX512AIi8Base, EVEX_4V, EVEX_V512; |
| Asaf Badouh | d4a0d9a | 2016-01-19 14:21:39 +0000 | [diff] [blame] | 11459 | let Predicates = [HasAVX512, HasVLX] in { |
| Simon Pilgrim | 1b7a80d | 2018-05-01 15:57:17 +0000 | [diff] [blame] | 11460 | defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, sched.XMM, |
| Simon Pilgrim | 54b8aa2 | 2017-12-05 11:46:57 +0000 | [diff] [blame] | 11461 | _Vec.info128>, AVX512AIi8Base, EVEX_4V, EVEX_V128; |
| Simon Pilgrim | 1b7a80d | 2018-05-01 15:57:17 +0000 | [diff] [blame] | 11462 | defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, sched.YMM, |
| Simon Pilgrim | 54b8aa2 | 2017-12-05 11:46:57 +0000 | [diff] [blame] | 11463 | _Vec.info256>, AVX512AIi8Base, EVEX_4V, EVEX_V256; |
| Asaf Badouh | d4a0d9a | 2016-01-19 14:21:39 +0000 | [diff] [blame] | 11464 | } |
| 11465 | } |
| 11466 | |
| Craig Topper | f43807d | 2018-06-15 04:42:54 +0000 | [diff] [blame] | 11467 | defm VFIXUPIMMSSZ : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar, |
| 11468 | SchedWriteFAdd.Scl, f32x_info, v4i32x_info>, |
| 11469 | AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>; |
| 11470 | defm VFIXUPIMMSDZ : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar, |
| 11471 | SchedWriteFAdd.Scl, f64x_info, v2i64x_info>, |
| 11472 | AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W; |
| Simon Pilgrim | 1b7a80d | 2018-05-01 15:57:17 +0000 | [diff] [blame] | 11473 | defm VFIXUPIMMPS : avx512_fixupimm_packed_all<SchedWriteFAdd, avx512vl_f32_info>, |
| Asaf Badouh | d4a0d9a | 2016-01-19 14:21:39 +0000 | [diff] [blame] | 11474 | EVEX_CD8<32, CD8VF>; |
| Simon Pilgrim | 1b7a80d | 2018-05-01 15:57:17 +0000 | [diff] [blame] | 11475 | defm VFIXUPIMMPD : avx512_fixupimm_packed_all<SchedWriteFAdd, avx512vl_f64_info>, |
| Asaf Badouh | d4a0d9a | 2016-01-19 14:21:39 +0000 | [diff] [blame] | 11476 | EVEX_CD8<64, CD8VF>, VEX_W; |
| Craig Topper | 5625d24 | 2016-07-29 06:06:00 +0000 | [diff] [blame] | 11477 | |
| Craig Topper | 5625d24 | 2016-07-29 06:06:00 +0000 | [diff] [blame] | 11478 | // Patterns used to select SSE scalar fp arithmetic instructions from |
| 11479 | // either: |
| 11480 | // |
| 11481 | // (1) a scalar fp operation followed by a blend |
| 11482 | // |
| 11483 | // The effect is that the backend no longer emits unnecessary vector |
| 11484 | // insert instructions immediately after SSE scalar fp instructions |
| 11485 | // like addss or mulss. |
| 11486 | // |
| 11487 | // For example, given the following code: |
| 11488 | // __m128 foo(__m128 A, __m128 B) { |
| 11489 | // A[0] += B[0]; |
| 11490 | // return A; |
| 11491 | // } |
| 11492 | // |
| 11493 | // Previously we generated: |
| 11494 | // addss %xmm0, %xmm1 |
| 11495 | // movss %xmm1, %xmm0 |
| 11496 | // |
| 11497 | // We now generate: |
| 11498 | // addss %xmm1, %xmm0 |
| 11499 | // |
| 11500 | // (2) a vector packed single/double fp operation followed by a vector insert |
| 11501 | // |
| 11502 | // The effect is that the backend converts the packed fp instruction |
| 11503 | // followed by a vector insert into a single SSE scalar fp instruction. |
| 11504 | // |
| 11505 | // For example, given the following code: |
| 11506 | // __m128 foo(__m128 A, __m128 B) { |
| 11507 | // __m128 C = A + B; |
| 11508 | // return (__m128) {c[0], a[1], a[2], a[3]}; |
| 11509 | // } |
| 11510 | // |
| 11511 | // Previously we generated: |
| 11512 | // addps %xmm0, %xmm1 |
| 11513 | // movss %xmm1, %xmm0 |
| 11514 | // |
| 11515 | // We now generate: |
| 11516 | // addss %xmm1, %xmm0 |
| 11517 | |
| 11518 | // TODO: Some canonicalization in lowering would simplify the number of |
| 11519 | // patterns we have to try to match. |
| Alexander Ivchenko | 96062ea | 2018-05-29 14:27:11 +0000 | [diff] [blame] | 11520 | multiclass AVX512_scalar_math_fp_patterns<SDNode Op, string OpcPrefix, SDNode MoveNode, |
| 11521 | X86VectorVTInfo _, PatLeaf ZeroFP> { |
| Craig Topper | 5625d24 | 2016-07-29 06:06:00 +0000 | [diff] [blame] | 11522 | let Predicates = [HasAVX512] in { |
| Simon Pilgrim | ae17cf2 | 2016-10-01 15:33:01 +0000 | [diff] [blame] | 11523 | // extracted scalar math op with insert via movss |
| Alexander Ivchenko | 96062ea | 2018-05-29 14:27:11 +0000 | [diff] [blame] | 11524 | def : Pat<(_.VT (MoveNode (_.VT VR128X:$dst), (_.VT (scalar_to_vector |
| 11525 | (Op (_.EltVT (extractelt (_.VT VR128X:$dst), (iPTR 0))), |
| 11526 | _.FRC:$src))))), |
| 11527 | (!cast<I>("V"#OpcPrefix#Zrr_Int) _.VT:$dst, |
| 11528 | (COPY_TO_REGCLASS _.FRC:$src, VR128X))>; |
| Simon Pilgrim | ae17cf2 | 2016-10-01 15:33:01 +0000 | [diff] [blame] | 11529 | |
| Craig Topper | 5625d24 | 2016-07-29 06:06:00 +0000 | [diff] [blame] | 11530 | // vector math op with insert via movss |
| Alexander Ivchenko | 96062ea | 2018-05-29 14:27:11 +0000 | [diff] [blame] | 11531 | def : Pat<(_.VT (MoveNode (_.VT VR128X:$dst), |
| 11532 | (Op (_.VT VR128X:$dst), (_.VT VR128X:$src)))), |
| 11533 | (!cast<I>("V"#OpcPrefix#Zrr_Int) _.VT:$dst, _.VT:$src)>; |
| Craig Topper | 5625d24 | 2016-07-29 06:06:00 +0000 | [diff] [blame] | 11534 | |
| Craig Topper | 83f2145 | 2016-12-27 01:56:24 +0000 | [diff] [blame] | 11535 | // extracted masked scalar math op with insert via movss |
| Alexander Ivchenko | 96062ea | 2018-05-29 14:27:11 +0000 | [diff] [blame] | 11536 | def : Pat<(MoveNode (_.VT VR128X:$src1), |
| Craig Topper | 83f2145 | 2016-12-27 01:56:24 +0000 | [diff] [blame] | 11537 | (scalar_to_vector |
| 11538 | (X86selects VK1WM:$mask, |
| Alexander Ivchenko | 96062ea | 2018-05-29 14:27:11 +0000 | [diff] [blame] | 11539 | (Op (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))), |
| 11540 | _.FRC:$src2), |
| 11541 | _.FRC:$src0))), |
| 11542 | (!cast<I>("V"#OpcPrefix#Zrr_Intk) (COPY_TO_REGCLASS _.FRC:$src0, VR128X), |
| 11543 | VK1WM:$mask, _.VT:$src1, |
| 11544 | (COPY_TO_REGCLASS _.FRC:$src2, VR128X))>; |
| 11545 | |
| 11546 | // extracted masked scalar math op with insert via movss |
| 11547 | def : Pat<(MoveNode (_.VT VR128X:$src1), |
| 11548 | (scalar_to_vector |
| 11549 | (X86selects VK1WM:$mask, |
| 11550 | (Op (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))), |
| 11551 | _.FRC:$src2), (_.EltVT ZeroFP)))), |
| 11552 | (!cast<I>("V"#OpcPrefix#Zrr_Intkz) |
| 11553 | VK1WM:$mask, _.VT:$src1, |
| 11554 | (COPY_TO_REGCLASS _.FRC:$src2, VR128X))>; |
| Craig Topper | 5625d24 | 2016-07-29 06:06:00 +0000 | [diff] [blame] | 11555 | } |
| 11556 | } |
| 11557 | |
| Alexander Ivchenko | 96062ea | 2018-05-29 14:27:11 +0000 | [diff] [blame] | 11558 | defm : AVX512_scalar_math_fp_patterns<fadd, "ADDSS", X86Movss, v4f32x_info, fp32imm0>; |
| 11559 | defm : AVX512_scalar_math_fp_patterns<fsub, "SUBSS", X86Movss, v4f32x_info, fp32imm0>; |
| 11560 | defm : AVX512_scalar_math_fp_patterns<fmul, "MULSS", X86Movss, v4f32x_info, fp32imm0>; |
| 11561 | defm : AVX512_scalar_math_fp_patterns<fdiv, "DIVSS", X86Movss, v4f32x_info, fp32imm0>; |
| Craig Topper | 5625d24 | 2016-07-29 06:06:00 +0000 | [diff] [blame] | 11562 | |
| Alexander Ivchenko | 96062ea | 2018-05-29 14:27:11 +0000 | [diff] [blame] | 11563 | defm : AVX512_scalar_math_fp_patterns<fadd, "ADDSD", X86Movsd, v2f64x_info, fp64imm0>; |
| 11564 | defm : AVX512_scalar_math_fp_patterns<fsub, "SUBSD", X86Movsd, v2f64x_info, fp64imm0>; |
| 11565 | defm : AVX512_scalar_math_fp_patterns<fmul, "MULSD", X86Movsd, v2f64x_info, fp64imm0>; |
| 11566 | defm : AVX512_scalar_math_fp_patterns<fdiv, "DIVSD", X86Movsd, v2f64x_info, fp64imm0>; |
| Craig Topper | 5625d24 | 2016-07-29 06:06:00 +0000 | [diff] [blame] | 11567 | |
| Coby Tayree | 2a1c02f | 2017-11-21 09:11:41 +0000 | [diff] [blame] | 11568 | |
| 11569 | //===----------------------------------------------------------------------===// |
| 11570 | // AES instructions |
| 11571 | //===----------------------------------------------------------------------===// |
| Coby Tayree | 7ca5e587 | 2017-11-21 09:30:33 +0000 | [diff] [blame] | 11572 | |
| Coby Tayree | 2a1c02f | 2017-11-21 09:11:41 +0000 | [diff] [blame] | 11573 | multiclass avx512_vaes<bits<8> Op, string OpStr, string IntPrefix> { |
| 11574 | let Predicates = [HasVLX, HasVAES] in { |
| 11575 | defm Z128 : AESI_binop_rm_int<Op, OpStr, |
| 11576 | !cast<Intrinsic>(IntPrefix), |
| 11577 | loadv2i64, 0, VR128X, i128mem>, |
| 11578 | EVEX_4V, EVEX_CD8<64, CD8VF>, EVEX_V128, VEX_WIG; |
| 11579 | defm Z256 : AESI_binop_rm_int<Op, OpStr, |
| 11580 | !cast<Intrinsic>(IntPrefix##"_256"), |
| 11581 | loadv4i64, 0, VR256X, i256mem>, |
| 11582 | EVEX_4V, EVEX_CD8<64, CD8VF>, EVEX_V256, VEX_WIG; |
| 11583 | } |
| 11584 | let Predicates = [HasAVX512, HasVAES] in |
| 11585 | defm Z : AESI_binop_rm_int<Op, OpStr, |
| 11586 | !cast<Intrinsic>(IntPrefix##"_512"), |
| 11587 | loadv8i64, 0, VR512, i512mem>, |
| 11588 | EVEX_4V, EVEX_CD8<64, CD8VF>, EVEX_V512, VEX_WIG; |
| 11589 | } |
| 11590 | |
| 11591 | defm VAESENC : avx512_vaes<0xDC, "vaesenc", "int_x86_aesni_aesenc">; |
| 11592 | defm VAESENCLAST : avx512_vaes<0xDD, "vaesenclast", "int_x86_aesni_aesenclast">; |
| 11593 | defm VAESDEC : avx512_vaes<0xDE, "vaesdec", "int_x86_aesni_aesdec">; |
| 11594 | defm VAESDECLAST : avx512_vaes<0xDF, "vaesdeclast", "int_x86_aesni_aesdeclast">; |
| 11595 | |
| Coby Tayree | 7ca5e587 | 2017-11-21 09:30:33 +0000 | [diff] [blame] | 11596 | //===----------------------------------------------------------------------===// |
| 11597 | // PCLMUL instructions - Carry less multiplication |
| 11598 | //===----------------------------------------------------------------------===// |
| 11599 | |
| 11600 | let Predicates = [HasAVX512, HasVPCLMULQDQ] in |
| 11601 | defm VPCLMULQDQZ : vpclmulqdq<VR512, i512mem, loadv8i64, int_x86_pclmulqdq_512>, |
| 11602 | EVEX_4V, EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_WIG; |
| 11603 | |
| 11604 | let Predicates = [HasVLX, HasVPCLMULQDQ] in { |
| 11605 | defm VPCLMULQDQZ128 : vpclmulqdq<VR128X, i128mem, loadv2i64, int_x86_pclmulqdq>, |
| 11606 | EVEX_4V, EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_WIG; |
| 11607 | |
| 11608 | defm VPCLMULQDQZ256: vpclmulqdq<VR256X, i256mem, loadv4i64, |
| 11609 | int_x86_pclmulqdq_256>, EVEX_4V, EVEX_V256, |
| 11610 | EVEX_CD8<64, CD8VF>, VEX_WIG; |
| 11611 | } |
| 11612 | |
| 11613 | // Aliases |
| 11614 | defm : vpclmulqdq_aliases<"VPCLMULQDQZ", VR512, i512mem>; |
| 11615 | defm : vpclmulqdq_aliases<"VPCLMULQDQZ128", VR128X, i128mem>; |
| 11616 | defm : vpclmulqdq_aliases<"VPCLMULQDQZ256", VR256X, i256mem>; |
| 11617 | |
| Coby Tayree | 71e37cc | 2017-11-21 09:48:44 +0000 | [diff] [blame] | 11618 | //===----------------------------------------------------------------------===// |
| 11619 | // VBMI2 |
| 11620 | //===----------------------------------------------------------------------===// |
| 11621 | |
| 11622 | multiclass VBMI2_shift_var_rm<bits<8> Op, string OpStr, SDNode OpNode, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 11623 | X86FoldableSchedWrite sched, X86VectorVTInfo VTI> { |
| Coby Tayree | 71e37cc | 2017-11-21 09:48:44 +0000 | [diff] [blame] | 11624 | let Constraints = "$src1 = $dst", |
| 11625 | ExeDomain = VTI.ExeDomain in { |
| 11626 | defm r: AVX512_maskable_3src<Op, MRMSrcReg, VTI, (outs VTI.RC:$dst), |
| 11627 | (ins VTI.RC:$src2, VTI.RC:$src3), OpStr, |
| 11628 | "$src3, $src2", "$src2, $src3", |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 11629 | (VTI.VT (OpNode VTI.RC:$src1, VTI.RC:$src2, VTI.RC:$src3))>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 11630 | AVX512FMA3Base, Sched<[sched]>; |
| Coby Tayree | 71e37cc | 2017-11-21 09:48:44 +0000 | [diff] [blame] | 11631 | defm m: AVX512_maskable_3src<Op, MRMSrcMem, VTI, (outs VTI.RC:$dst), |
| 11632 | (ins VTI.RC:$src2, VTI.MemOp:$src3), OpStr, |
| 11633 | "$src3, $src2", "$src2, $src3", |
| 11634 | (VTI.VT (OpNode VTI.RC:$src1, VTI.RC:$src2, |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 11635 | (VTI.VT (bitconvert (VTI.LdFrag addr:$src3)))))>, |
| 11636 | AVX512FMA3Base, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 11637 | Sched<[sched.Folded, ReadAfterLd]>; |
| Coby Tayree | 71e37cc | 2017-11-21 09:48:44 +0000 | [diff] [blame] | 11638 | } |
| 11639 | } |
| 11640 | |
| 11641 | multiclass VBMI2_shift_var_rmb<bits<8> Op, string OpStr, SDNode OpNode, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 11642 | X86FoldableSchedWrite sched, X86VectorVTInfo VTI> |
| 11643 | : VBMI2_shift_var_rm<Op, OpStr, OpNode, sched, VTI> { |
| Coby Tayree | 71e37cc | 2017-11-21 09:48:44 +0000 | [diff] [blame] | 11644 | let Constraints = "$src1 = $dst", |
| 11645 | ExeDomain = VTI.ExeDomain in |
| 11646 | defm mb: AVX512_maskable_3src<Op, MRMSrcMem, VTI, (outs VTI.RC:$dst), |
| 11647 | (ins VTI.RC:$src2, VTI.ScalarMemOp:$src3), OpStr, |
| 11648 | "${src3}"##VTI.BroadcastStr##", $src2", |
| 11649 | "$src2, ${src3}"##VTI.BroadcastStr, |
| 11650 | (OpNode VTI.RC:$src1, VTI.RC:$src2, |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 11651 | (VTI.VT (X86VBroadcast (VTI.ScalarLdFrag addr:$src3))))>, |
| 11652 | AVX512FMA3Base, EVEX_B, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 11653 | Sched<[sched.Folded, ReadAfterLd]>; |
| Coby Tayree | 71e37cc | 2017-11-21 09:48:44 +0000 | [diff] [blame] | 11654 | } |
| 11655 | |
| 11656 | multiclass VBMI2_shift_var_rm_common<bits<8> Op, string OpStr, SDNode OpNode, |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 11657 | X86SchedWriteWidths sched, AVX512VLVectorVTInfo VTI> { |
| Coby Tayree | 71e37cc | 2017-11-21 09:48:44 +0000 | [diff] [blame] | 11658 | let Predicates = [HasVBMI2] in |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 11659 | defm Z : VBMI2_shift_var_rm<Op, OpStr, OpNode, sched.ZMM, VTI.info512>, |
| 11660 | EVEX_V512; |
| Coby Tayree | 71e37cc | 2017-11-21 09:48:44 +0000 | [diff] [blame] | 11661 | let Predicates = [HasVBMI2, HasVLX] in { |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 11662 | defm Z256 : VBMI2_shift_var_rm<Op, OpStr, OpNode, sched.YMM, VTI.info256>, |
| 11663 | EVEX_V256; |
| 11664 | defm Z128 : VBMI2_shift_var_rm<Op, OpStr, OpNode, sched.XMM, VTI.info128>, |
| 11665 | EVEX_V128; |
| Coby Tayree | 71e37cc | 2017-11-21 09:48:44 +0000 | [diff] [blame] | 11666 | } |
| 11667 | } |
| 11668 | |
| 11669 | multiclass VBMI2_shift_var_rmb_common<bits<8> Op, string OpStr, SDNode OpNode, |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 11670 | X86SchedWriteWidths sched, AVX512VLVectorVTInfo VTI> { |
| Coby Tayree | 71e37cc | 2017-11-21 09:48:44 +0000 | [diff] [blame] | 11671 | let Predicates = [HasVBMI2] in |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 11672 | defm Z : VBMI2_shift_var_rmb<Op, OpStr, OpNode, sched.ZMM, VTI.info512>, |
| 11673 | EVEX_V512; |
| Coby Tayree | 71e37cc | 2017-11-21 09:48:44 +0000 | [diff] [blame] | 11674 | let Predicates = [HasVBMI2, HasVLX] in { |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 11675 | defm Z256 : VBMI2_shift_var_rmb<Op, OpStr, OpNode, sched.YMM, VTI.info256>, |
| 11676 | EVEX_V256; |
| 11677 | defm Z128 : VBMI2_shift_var_rmb<Op, OpStr, OpNode, sched.XMM, VTI.info128>, |
| 11678 | EVEX_V128; |
| Coby Tayree | 71e37cc | 2017-11-21 09:48:44 +0000 | [diff] [blame] | 11679 | } |
| 11680 | } |
| 11681 | multiclass VBMI2_shift_var<bits<8> wOp, bits<8> dqOp, string Prefix, |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 11682 | SDNode OpNode, X86SchedWriteWidths sched> { |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 11683 | defm W : VBMI2_shift_var_rm_common<wOp, Prefix##"w", OpNode, sched, |
| Coby Tayree | 71e37cc | 2017-11-21 09:48:44 +0000 | [diff] [blame] | 11684 | avx512vl_i16_info>, VEX_W, EVEX_CD8<16, CD8VF>; |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 11685 | defm D : VBMI2_shift_var_rmb_common<dqOp, Prefix##"d", OpNode, sched, |
| Coby Tayree | 71e37cc | 2017-11-21 09:48:44 +0000 | [diff] [blame] | 11686 | avx512vl_i32_info>, EVEX_CD8<32, CD8VF>; |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 11687 | defm Q : VBMI2_shift_var_rmb_common<dqOp, Prefix##"q", OpNode, sched, |
| Coby Tayree | 71e37cc | 2017-11-21 09:48:44 +0000 | [diff] [blame] | 11688 | avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>; |
| 11689 | } |
| 11690 | |
| 11691 | multiclass VBMI2_shift_imm<bits<8> wOp, bits<8> dqOp, string Prefix, |
| Simon Pilgrim | f6b81da | 2018-05-01 14:14:42 +0000 | [diff] [blame] | 11692 | SDNode OpNode, X86SchedWriteWidths sched> { |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 11693 | defm W : avx512_common_3Op_rm_imm8<wOp, OpNode, Prefix##"w", sched, |
| Simon Pilgrim | 36be852 | 2017-11-29 18:52:20 +0000 | [diff] [blame] | 11694 | avx512vl_i16_info, avx512vl_i16_info, HasVBMI2>, |
| 11695 | VEX_W, EVEX_CD8<16, CD8VF>; |
| Coby Tayree | 71e37cc | 2017-11-21 09:48:44 +0000 | [diff] [blame] | 11696 | defm D : avx512_common_3Op_imm8<Prefix##"d", avx512vl_i32_info, dqOp, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 11697 | OpNode, sched, HasVBMI2>, AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>; |
| Coby Tayree | 71e37cc | 2017-11-21 09:48:44 +0000 | [diff] [blame] | 11698 | defm Q : avx512_common_3Op_imm8<Prefix##"q", avx512vl_i64_info, dqOp, OpNode, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 11699 | sched, HasVBMI2>, AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W; |
| Coby Tayree | 71e37cc | 2017-11-21 09:48:44 +0000 | [diff] [blame] | 11700 | } |
| 11701 | |
| 11702 | // Concat & Shift |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 11703 | defm VPSHLDV : VBMI2_shift_var<0x70, 0x71, "vpshldv", X86VShldv, SchedWriteVecIMul>; |
| 11704 | defm VPSHRDV : VBMI2_shift_var<0x72, 0x73, "vpshrdv", X86VShrdv, SchedWriteVecIMul>; |
| 11705 | defm VPSHLD : VBMI2_shift_imm<0x70, 0x71, "vpshld", X86VShld, SchedWriteVecIMul>; |
| 11706 | defm VPSHRD : VBMI2_shift_imm<0x72, 0x73, "vpshrd", X86VShrd, SchedWriteVecIMul>; |
| Simon Pilgrim | 36be852 | 2017-11-29 18:52:20 +0000 | [diff] [blame] | 11707 | |
| Coby Tayree | 71e37cc | 2017-11-21 09:48:44 +0000 | [diff] [blame] | 11708 | // Compress |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 11709 | defm VPCOMPRESSB : compress_by_elt_width<0x63, "vpcompressb", WriteVarShuffle256, |
| Craig Topper | 4f9cac6 | 2018-06-13 00:04:04 +0000 | [diff] [blame] | 11710 | avx512vl_i8_info, HasVBMI2>, EVEX, |
| 11711 | NotMemoryFoldable; |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 11712 | defm VPCOMPRESSW : compress_by_elt_width <0x63, "vpcompressw", WriteVarShuffle256, |
| Craig Topper | 4f9cac6 | 2018-06-13 00:04:04 +0000 | [diff] [blame] | 11713 | avx512vl_i16_info, HasVBMI2>, EVEX, VEX_W, |
| 11714 | NotMemoryFoldable; |
| Coby Tayree | 71e37cc | 2017-11-21 09:48:44 +0000 | [diff] [blame] | 11715 | // Expand |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 11716 | defm VPEXPANDB : expand_by_elt_width <0x62, "vpexpandb", WriteVarShuffle256, |
| Simon Pilgrim | 904d1a8 | 2017-12-01 16:20:03 +0000 | [diff] [blame] | 11717 | avx512vl_i8_info, HasVBMI2>, EVEX; |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 11718 | defm VPEXPANDW : expand_by_elt_width <0x62, "vpexpandw", WriteVarShuffle256, |
| Simon Pilgrim | 904d1a8 | 2017-12-01 16:20:03 +0000 | [diff] [blame] | 11719 | avx512vl_i16_info, HasVBMI2>, EVEX, VEX_W; |
| Coby Tayree | 71e37cc | 2017-11-21 09:48:44 +0000 | [diff] [blame] | 11720 | |
| Coby Tayree | 3880f2a | 2017-11-21 10:04:28 +0000 | [diff] [blame] | 11721 | //===----------------------------------------------------------------------===// |
| 11722 | // VNNI |
| 11723 | //===----------------------------------------------------------------------===// |
| 11724 | |
| 11725 | let Constraints = "$src1 = $dst" in |
| 11726 | multiclass VNNI_rmb<bits<8> Op, string OpStr, SDNode OpNode, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 11727 | X86FoldableSchedWrite sched, X86VectorVTInfo VTI> { |
| Coby Tayree | 3880f2a | 2017-11-21 10:04:28 +0000 | [diff] [blame] | 11728 | defm r : AVX512_maskable_3src<Op, MRMSrcReg, VTI, (outs VTI.RC:$dst), |
| 11729 | (ins VTI.RC:$src2, VTI.RC:$src3), OpStr, |
| 11730 | "$src3, $src2", "$src2, $src3", |
| 11731 | (VTI.VT (OpNode VTI.RC:$src1, |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 11732 | VTI.RC:$src2, VTI.RC:$src3))>, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 11733 | EVEX_4V, T8PD, Sched<[sched]>; |
| Coby Tayree | 3880f2a | 2017-11-21 10:04:28 +0000 | [diff] [blame] | 11734 | defm m : AVX512_maskable_3src<Op, MRMSrcMem, VTI, (outs VTI.RC:$dst), |
| 11735 | (ins VTI.RC:$src2, VTI.MemOp:$src3), OpStr, |
| 11736 | "$src3, $src2", "$src2, $src3", |
| 11737 | (VTI.VT (OpNode VTI.RC:$src1, VTI.RC:$src2, |
| 11738 | (VTI.VT (bitconvert |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 11739 | (VTI.LdFrag addr:$src3)))))>, |
| 11740 | EVEX_4V, EVEX_CD8<32, CD8VF>, T8PD, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 11741 | Sched<[sched.Folded, ReadAfterLd]>; |
| Coby Tayree | 3880f2a | 2017-11-21 10:04:28 +0000 | [diff] [blame] | 11742 | defm mb : AVX512_maskable_3src<Op, MRMSrcMem, VTI, (outs VTI.RC:$dst), |
| 11743 | (ins VTI.RC:$src2, VTI.ScalarMemOp:$src3), |
| 11744 | OpStr, "${src3}"##VTI.BroadcastStr##", $src2", |
| 11745 | "$src2, ${src3}"##VTI.BroadcastStr, |
| 11746 | (OpNode VTI.RC:$src1, VTI.RC:$src2, |
| 11747 | (VTI.VT (X86VBroadcast |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 11748 | (VTI.ScalarLdFrag addr:$src3))))>, |
| 11749 | EVEX_4V, EVEX_CD8<32, CD8VF>, EVEX_B, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 11750 | T8PD, Sched<[sched.Folded, ReadAfterLd]>; |
| Coby Tayree | 3880f2a | 2017-11-21 10:04:28 +0000 | [diff] [blame] | 11751 | } |
| 11752 | |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 11753 | multiclass VNNI_common<bits<8> Op, string OpStr, SDNode OpNode, |
| 11754 | X86SchedWriteWidths sched> { |
| Coby Tayree | 3880f2a | 2017-11-21 10:04:28 +0000 | [diff] [blame] | 11755 | let Predicates = [HasVNNI] in |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 11756 | defm Z : VNNI_rmb<Op, OpStr, OpNode, sched.ZMM, v16i32_info>, EVEX_V512; |
| Coby Tayree | 3880f2a | 2017-11-21 10:04:28 +0000 | [diff] [blame] | 11757 | let Predicates = [HasVNNI, HasVLX] in { |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 11758 | defm Z256 : VNNI_rmb<Op, OpStr, OpNode, sched.YMM, v8i32x_info>, EVEX_V256; |
| 11759 | defm Z128 : VNNI_rmb<Op, OpStr, OpNode, sched.XMM, v4i32x_info>, EVEX_V128; |
| Coby Tayree | 3880f2a | 2017-11-21 10:04:28 +0000 | [diff] [blame] | 11760 | } |
| 11761 | } |
| 11762 | |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 11763 | // FIXME: Is there a better scheduler class for VPDP? |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 11764 | defm VPDPBUSD : VNNI_common<0x50, "vpdpbusd", X86Vpdpbusd, SchedWriteVecIMul>; |
| 11765 | defm VPDPBUSDS : VNNI_common<0x51, "vpdpbusds", X86Vpdpbusds, SchedWriteVecIMul>; |
| 11766 | defm VPDPWSSD : VNNI_common<0x52, "vpdpwssd", X86Vpdpwssd, SchedWriteVecIMul>; |
| 11767 | defm VPDPWSSDS : VNNI_common<0x53, "vpdpwssds", X86Vpdpwssds, SchedWriteVecIMul>; |
| Coby Tayree | 3880f2a | 2017-11-21 10:04:28 +0000 | [diff] [blame] | 11768 | |
| Coby Tayree | 5c7fe5d | 2017-11-21 10:32:42 +0000 | [diff] [blame] | 11769 | //===----------------------------------------------------------------------===// |
| 11770 | // Bit Algorithms |
| 11771 | //===----------------------------------------------------------------------===// |
| 11772 | |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 11773 | // FIXME: Is there a better scheduler class for VPOPCNTB/VPOPCNTW? |
| Simon Pilgrim | f6b81da | 2018-05-01 14:14:42 +0000 | [diff] [blame] | 11774 | defm VPOPCNTB : avx512_unary_rm_vl<0x54, "vpopcntb", ctpop, SchedWriteVecALU, |
| Craig Topper | c089605 | 2017-12-16 02:40:28 +0000 | [diff] [blame] | 11775 | avx512vl_i8_info, HasBITALG>; |
| Simon Pilgrim | f6b81da | 2018-05-01 14:14:42 +0000 | [diff] [blame] | 11776 | defm VPOPCNTW : avx512_unary_rm_vl<0x54, "vpopcntw", ctpop, SchedWriteVecALU, |
| Craig Topper | c089605 | 2017-12-16 02:40:28 +0000 | [diff] [blame] | 11777 | avx512vl_i16_info, HasBITALG>, VEX_W; |
| 11778 | |
| 11779 | defm : avx512_unary_lowering<"VPOPCNTB", ctpop, avx512vl_i8_info, HasBITALG>; |
| 11780 | defm : avx512_unary_lowering<"VPOPCNTW", ctpop, avx512vl_i16_info, HasBITALG>; |
| Coby Tayree | 5c7fe5d | 2017-11-21 10:32:42 +0000 | [diff] [blame] | 11781 | |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 11782 | multiclass VPSHUFBITQMB_rm<X86FoldableSchedWrite sched, X86VectorVTInfo VTI> { |
| Coby Tayree | e8bdd38 | 2017-11-23 11:15:50 +0000 | [diff] [blame] | 11783 | defm rr : AVX512_maskable_cmp<0x8F, MRMSrcReg, VTI, (outs VTI.KRC:$dst), |
| 11784 | (ins VTI.RC:$src1, VTI.RC:$src2), |
| 11785 | "vpshufbitqmb", |
| 11786 | "$src2, $src1", "$src1, $src2", |
| 11787 | (X86Vpshufbitqmb (VTI.VT VTI.RC:$src1), |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 11788 | (VTI.VT VTI.RC:$src2))>, EVEX_4V, T8PD, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 11789 | Sched<[sched]>; |
| Coby Tayree | e8bdd38 | 2017-11-23 11:15:50 +0000 | [diff] [blame] | 11790 | defm rm : AVX512_maskable_cmp<0x8F, MRMSrcMem, VTI, (outs VTI.KRC:$dst), |
| 11791 | (ins VTI.RC:$src1, VTI.MemOp:$src2), |
| 11792 | "vpshufbitqmb", |
| 11793 | "$src2, $src1", "$src1, $src2", |
| 11794 | (X86Vpshufbitqmb (VTI.VT VTI.RC:$src1), |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 11795 | (VTI.VT (bitconvert (VTI.LdFrag addr:$src2))))>, |
| 11796 | EVEX_4V, EVEX_CD8<8, CD8VF>, T8PD, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 11797 | Sched<[sched.Folded, ReadAfterLd]>; |
| Coby Tayree | e8bdd38 | 2017-11-23 11:15:50 +0000 | [diff] [blame] | 11798 | } |
| 11799 | |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 11800 | multiclass VPSHUFBITQMB_common<X86SchedWriteWidths sched, AVX512VLVectorVTInfo VTI> { |
| Coby Tayree | e8bdd38 | 2017-11-23 11:15:50 +0000 | [diff] [blame] | 11801 | let Predicates = [HasBITALG] in |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 11802 | defm Z : VPSHUFBITQMB_rm<sched.ZMM, VTI.info512>, EVEX_V512; |
| Coby Tayree | e8bdd38 | 2017-11-23 11:15:50 +0000 | [diff] [blame] | 11803 | let Predicates = [HasBITALG, HasVLX] in { |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 11804 | defm Z256 : VPSHUFBITQMB_rm<sched.YMM, VTI.info256>, EVEX_V256; |
| 11805 | defm Z128 : VPSHUFBITQMB_rm<sched.XMM, VTI.info128>, EVEX_V128; |
| Coby Tayree | e8bdd38 | 2017-11-23 11:15:50 +0000 | [diff] [blame] | 11806 | } |
| 11807 | } |
| 11808 | |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 11809 | // FIXME: Is there a better scheduler class for VPSHUFBITQMB? |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 11810 | defm VPSHUFBITQMB : VPSHUFBITQMB_common<SchedWriteVecIMul, avx512vl_i8_info>; |
| Coby Tayree | e8bdd38 | 2017-11-23 11:15:50 +0000 | [diff] [blame] | 11811 | |
| Coby Tayree | d8b17be | 2017-11-26 09:36:41 +0000 | [diff] [blame] | 11812 | //===----------------------------------------------------------------------===// |
| 11813 | // GFNI |
| 11814 | //===----------------------------------------------------------------------===// |
| 11815 | |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 11816 | multiclass GF2P8MULB_avx512_common<bits<8> Op, string OpStr, SDNode OpNode, |
| 11817 | X86SchedWriteWidths sched> { |
| Coby Tayree | d8b17be | 2017-11-26 09:36:41 +0000 | [diff] [blame] | 11818 | let Predicates = [HasGFNI, HasAVX512, HasBWI] in |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 11819 | defm Z : avx512_binop_rm<Op, OpStr, OpNode, v64i8_info, sched.ZMM, 1>, |
| 11820 | EVEX_V512; |
| Coby Tayree | d8b17be | 2017-11-26 09:36:41 +0000 | [diff] [blame] | 11821 | let Predicates = [HasGFNI, HasVLX, HasBWI] in { |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 11822 | defm Z256 : avx512_binop_rm<Op, OpStr, OpNode, v32i8x_info, sched.YMM, 1>, |
| 11823 | EVEX_V256; |
| 11824 | defm Z128 : avx512_binop_rm<Op, OpStr, OpNode, v16i8x_info, sched.XMM, 1>, |
| 11825 | EVEX_V128; |
| Coby Tayree | d8b17be | 2017-11-26 09:36:41 +0000 | [diff] [blame] | 11826 | } |
| 11827 | } |
| 11828 | |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 11829 | defm VGF2P8MULB : GF2P8MULB_avx512_common<0xCF, "vgf2p8mulb", X86GF2P8mulb, |
| 11830 | SchedWriteVecALU>, |
| 11831 | EVEX_CD8<8, CD8VF>, T8PD; |
| Coby Tayree | d8b17be | 2017-11-26 09:36:41 +0000 | [diff] [blame] | 11832 | |
| 11833 | multiclass GF2P8AFFINE_avx512_rmb_imm<bits<8> Op, string OpStr, SDNode OpNode, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 11834 | X86FoldableSchedWrite sched, X86VectorVTInfo VTI, |
| Coby Tayree | d8b17be | 2017-11-26 09:36:41 +0000 | [diff] [blame] | 11835 | X86VectorVTInfo BcstVTI> |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 11836 | : avx512_3Op_rm_imm8<Op, OpStr, OpNode, sched, VTI, VTI> { |
| Coby Tayree | d8b17be | 2017-11-26 09:36:41 +0000 | [diff] [blame] | 11837 | let ExeDomain = VTI.ExeDomain in |
| 11838 | defm rmbi : AVX512_maskable<Op, MRMSrcMem, VTI, (outs VTI.RC:$dst), |
| 11839 | (ins VTI.RC:$src1, VTI.ScalarMemOp:$src2, u8imm:$src3), |
| 11840 | OpStr, "$src3, ${src2}"##BcstVTI.BroadcastStr##", $src1", |
| 11841 | "$src1, ${src2}"##BcstVTI.BroadcastStr##", $src3", |
| 11842 | (OpNode (VTI.VT VTI.RC:$src1), |
| 11843 | (bitconvert (BcstVTI.VT (X86VBroadcast (loadi64 addr:$src2)))), |
| Simon Pilgrim | e9376b9 | 2018-04-12 19:59:35 +0000 | [diff] [blame] | 11844 | (i8 imm:$src3))>, EVEX_B, |
| Simon Pilgrim | 21e8979 | 2018-04-13 14:36:59 +0000 | [diff] [blame] | 11845 | Sched<[sched.Folded, ReadAfterLd]>; |
| Coby Tayree | d8b17be | 2017-11-26 09:36:41 +0000 | [diff] [blame] | 11846 | } |
| 11847 | |
| Simon Pilgrim | 36be852 | 2017-11-29 18:52:20 +0000 | [diff] [blame] | 11848 | multiclass GF2P8AFFINE_avx512_common<bits<8> Op, string OpStr, SDNode OpNode, |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 11849 | X86SchedWriteWidths sched> { |
| Coby Tayree | d8b17be | 2017-11-26 09:36:41 +0000 | [diff] [blame] | 11850 | let Predicates = [HasGFNI, HasAVX512, HasBWI] in |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 11851 | defm Z : GF2P8AFFINE_avx512_rmb_imm<Op, OpStr, OpNode, sched.ZMM, |
| 11852 | v64i8_info, v8i64_info>, EVEX_V512; |
| Coby Tayree | d8b17be | 2017-11-26 09:36:41 +0000 | [diff] [blame] | 11853 | let Predicates = [HasGFNI, HasVLX, HasBWI] in { |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 11854 | defm Z256 : GF2P8AFFINE_avx512_rmb_imm<Op, OpStr, OpNode, sched.YMM, |
| 11855 | v32i8x_info, v4i64x_info>, EVEX_V256; |
| 11856 | defm Z128 : GF2P8AFFINE_avx512_rmb_imm<Op, OpStr, OpNode, sched.XMM, |
| 11857 | v16i8x_info, v2i64x_info>, EVEX_V128; |
| Coby Tayree | d8b17be | 2017-11-26 09:36:41 +0000 | [diff] [blame] | 11858 | } |
| 11859 | } |
| 11860 | |
| Craig Topper | b18d622 | 2018-01-06 07:18:08 +0000 | [diff] [blame] | 11861 | defm VGF2P8AFFINEINVQB : GF2P8AFFINE_avx512_common<0xCF, "vgf2p8affineinvqb", |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 11862 | X86GF2P8affineinvqb, SchedWriteVecIMul>, |
| Craig Topper | b18d622 | 2018-01-06 07:18:08 +0000 | [diff] [blame] | 11863 | EVEX_4V, EVEX_CD8<8, CD8VF>, VEX_W, AVX512AIi8Base; |
| 11864 | defm VGF2P8AFFINEQB : GF2P8AFFINE_avx512_common<0xCE, "vgf2p8affineqb", |
| Simon Pilgrim | a1f1a3b | 2018-05-02 13:32:56 +0000 | [diff] [blame] | 11865 | X86GF2P8affineqb, SchedWriteVecIMul>, |
| Craig Topper | b18d622 | 2018-01-06 07:18:08 +0000 | [diff] [blame] | 11866 | EVEX_4V, EVEX_CD8<8, CD8VF>, VEX_W, AVX512AIi8Base; |
| Craig Topper | 1534929 | 2018-06-02 02:15:10 +0000 | [diff] [blame] | 11867 | |
| 11868 | |
| 11869 | //===----------------------------------------------------------------------===// |
| 11870 | // AVX5124FMAPS |
| 11871 | //===----------------------------------------------------------------------===// |
| 11872 | |
| Craig Topper | 93d8fbd | 2018-06-02 16:30:39 +0000 | [diff] [blame] | 11873 | let hasSideEffects = 0, mayLoad = 1, ExeDomain = SSEPackedSingle, |
| 11874 | Constraints = "$src1 = $dst" in { |
| 11875 | defm V4FMADDPSrm : AVX512_maskable_3src_in_asm<0x9A, MRMSrcMem, v16f32_info, |
| 11876 | (outs VR512:$dst), (ins VR512:$src2, f128mem:$src3), |
| 11877 | "v4fmaddps", "$src3, $src2", "$src2, $src3", |
| Simon Pilgrim | 14ee66e | 2018-06-11 17:28:00 +0000 | [diff] [blame] | 11878 | []>, EVEX_V512, EVEX_4V, T8XD, EVEX_CD8<32, CD8VQ>, |
| 11879 | Sched<[SchedWriteFMA.ZMM.Folded]>; |
| Craig Topper | 1534929 | 2018-06-02 02:15:10 +0000 | [diff] [blame] | 11880 | |
| Craig Topper | 93d8fbd | 2018-06-02 16:30:39 +0000 | [diff] [blame] | 11881 | defm V4FNMADDPSrm : AVX512_maskable_3src_in_asm<0xAA, MRMSrcMem, v16f32_info, |
| 11882 | (outs VR512:$dst), (ins VR512:$src2, f128mem:$src3), |
| 11883 | "v4fnmaddps", "$src3, $src2", "$src2, $src3", |
| Simon Pilgrim | 14ee66e | 2018-06-11 17:28:00 +0000 | [diff] [blame] | 11884 | []>, EVEX_V512, EVEX_4V, T8XD, EVEX_CD8<32, CD8VQ>, |
| 11885 | Sched<[SchedWriteFMA.ZMM.Folded]>; |
| Craig Topper | 1534929 | 2018-06-02 02:15:10 +0000 | [diff] [blame] | 11886 | |
| Craig Topper | 93d8fbd | 2018-06-02 16:30:39 +0000 | [diff] [blame] | 11887 | defm V4FMADDSSrm : AVX512_maskable_3src_in_asm<0x9B, MRMSrcMem, f32x_info, |
| 11888 | (outs VR128X:$dst), (ins VR128X:$src2, f128mem:$src3), |
| 11889 | "v4fmaddss", "$src3, $src2", "$src2, $src3", |
| Simon Pilgrim | 14ee66e | 2018-06-11 17:28:00 +0000 | [diff] [blame] | 11890 | []>, EVEX_V128, EVEX_4V, T8XD, EVEX_CD8<32, CD8VF>, |
| 11891 | Sched<[SchedWriteFMA.Scl.Folded]>; |
| Craig Topper | 1534929 | 2018-06-02 02:15:10 +0000 | [diff] [blame] | 11892 | |
| Craig Topper | 93d8fbd | 2018-06-02 16:30:39 +0000 | [diff] [blame] | 11893 | defm V4FNMADDSSrm : AVX512_maskable_3src_in_asm<0xAB, MRMSrcMem, f32x_info, |
| 11894 | (outs VR128X:$dst), (ins VR128X:$src2, f128mem:$src3), |
| 11895 | "v4fnmaddss", "$src3, $src2", "$src2, $src3", |
| Simon Pilgrim | 14ee66e | 2018-06-11 17:28:00 +0000 | [diff] [blame] | 11896 | []>, EVEX_V128, EVEX_4V, T8XD, EVEX_CD8<32, CD8VF>, |
| 11897 | Sched<[SchedWriteFMA.Scl.Folded]>; |
| Craig Topper | 1534929 | 2018-06-02 02:15:10 +0000 | [diff] [blame] | 11898 | } |
| 11899 | |
| 11900 | //===----------------------------------------------------------------------===// |
| 11901 | // AVX5124VNNIW |
| 11902 | //===----------------------------------------------------------------------===// |
| 11903 | |
| Craig Topper | 93d8fbd | 2018-06-02 16:30:39 +0000 | [diff] [blame] | 11904 | let hasSideEffects = 0, mayLoad = 1, ExeDomain = SSEPackedInt, |
| 11905 | Constraints = "$src1 = $dst" in { |
| 11906 | defm VP4DPWSSDrm : AVX512_maskable_3src_in_asm<0x52, MRMSrcMem, v16i32_info, |
| 11907 | (outs VR512:$dst), (ins VR512:$src2, f128mem:$src3), |
| 11908 | "vp4dpwssd", "$src3, $src2", "$src2, $src3", |
| Simon Pilgrim | 14ee66e | 2018-06-11 17:28:00 +0000 | [diff] [blame] | 11909 | []>, EVEX_V512, EVEX_4V, T8XD, EVEX_CD8<32, CD8VQ>, |
| 11910 | Sched<[SchedWriteFMA.ZMM.Folded]>; |
| Craig Topper | 1534929 | 2018-06-02 02:15:10 +0000 | [diff] [blame] | 11911 | |
| Craig Topper | 93d8fbd | 2018-06-02 16:30:39 +0000 | [diff] [blame] | 11912 | defm VP4DPWSSDSrm : AVX512_maskable_3src_in_asm<0x53, MRMSrcMem, v16i32_info, |
| 11913 | (outs VR512:$dst), (ins VR512:$src2, f128mem:$src3), |
| 11914 | "vp4dpwssds", "$src3, $src2", "$src2, $src3", |
| Simon Pilgrim | 14ee66e | 2018-06-11 17:28:00 +0000 | [diff] [blame] | 11915 | []>, EVEX_V512, EVEX_4V, T8XD, EVEX_CD8<32, CD8VQ>, |
| 11916 | Sched<[SchedWriteFMA.ZMM.Folded]>; |
| Craig Topper | 1534929 | 2018-06-02 02:15:10 +0000 | [diff] [blame] | 11917 | } |
| 11918 | |