blob: 1b29c9896b320ed53cd36f9682db64d5669017f0 [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
Igor Bregerfca0a342016-01-28 13:19:25 +000033 // The mask VT.
Guy Blank548e22a2017-05-19 12:35:15 +000034 ValueType KVT = !cast<ValueType>("v" # NumElts # "i1");
Simon Pilgrimb13961d2016-06-11 14:34:10 +000035
Adam Nemet5ed17da2014-08-21 19:50:07 +000036 // Suffix used in the instruction mnemonic.
37 string Suffix = suffix;
38
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000039 // VTName is a string name for vector VT. For vector types it will be
40 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
41 // It is a little bit complex for scalar types, where NumElts = 1.
42 // In this case we build v4f32 or v2f64
43 string VTName = "v" # !if (!eq (NumElts, 1),
44 !if (!eq (EltVT.Size, 32), 4,
45 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000046
Adam Nemet5ed17da2014-08-21 19:50:07 +000047 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000048 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000049
50 string EltTypeName = !cast<string>(EltVT);
51 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000052 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
53 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000054
55 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000057
58 // Size of RC in bits, e.g. 512 for VR512.
59 int Size = VT.Size;
60
61 // The corresponding memory operand, e.g. i512mem for VR512.
62 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000063 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
Ayman Musaf77219e2017-02-13 09:55:48 +000064 // FP scalar memory operand for intrinsics - ssmem/sdmem.
65 Operand IntScalarMemOp = !if (!eq (EltTypeName, "f32"), !cast<Operand>("ssmem"),
66 !if (!eq (EltTypeName, "f64"), !cast<Operand>("sdmem"), ?));
Robert Khasanov2ea081d2014-08-25 14:49:34 +000067
68 // Load patterns
69 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
70 // due to load promotion during legalization
71 PatFrag LdFrag = !cast<PatFrag>("load" #
72 !if (!eq (TypeVariantName, "i"),
73 !if (!eq (Size, 128), "v2i64",
74 !if (!eq (Size, 256), "v4i64",
Craig Toppera78b7682016-08-11 06:04:07 +000075 !if (!eq (Size, 512), "v8i64",
76 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000077
78 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
Craig Toppera78b7682016-08-11 06:04:07 +000079 !if (!eq (TypeVariantName, "i"),
80 !if (!eq (Size, 128), "v2i64",
81 !if (!eq (Size, 256), "v4i64",
82 !if (!eq (Size, 512), "v8i64",
83 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000084
Robert Khasanov2ea081d2014-08-25 14:49:34 +000085 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000086
Craig Topperd9fe6642017-02-21 04:26:10 +000087 ComplexPattern ScalarIntMemCPat = !if (!eq (EltTypeName, "f32"),
88 !cast<ComplexPattern>("sse_load_f32"),
89 !if (!eq (EltTypeName, "f64"),
90 !cast<ComplexPattern>("sse_load_f64"),
91 ?));
92
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000093 ValueType IntVT = !cast<ValueType>(
94 !if (!eq (!srl(EltSize,5),0),
95 VTName,
96 !if (!eq(TypeVariantName, "f"),
97 "v" # NumElts # "i" # EltSize,
98 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +000099 // The string to specify embedded broadcast in assembly.
100 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000101
Adam Nemet449b3f02014-10-15 23:42:09 +0000102 // 8-bit compressed displacement tuple/subvector format. This is only
103 // defined for NumElts <= 8.
104 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
105 !cast<CD8VForm>("CD8VT" # NumElts), ?);
106
Adam Nemet55536c62014-09-25 23:48:45 +0000107 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
108 !if (!eq (Size, 256), sub_ymm, ?));
109
110 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
111 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
112 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000113
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000114 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
115
Craig Topperabe80cc2016-08-28 06:06:28 +0000116 // A vector tye of the same width with element type i64. This is used to
117 // create patterns for logic ops.
118 ValueType i64VT = !cast<ValueType>("v" # !srl(Size, 6) # "i64");
119
Adam Nemet09377232014-10-08 23:25:31 +0000120 // A vector type of the same width with element type i32. This is used to
121 // create the canonical constant zero node ImmAllZerosV.
122 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
123 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000124
125 string ZSuffix = !if (!eq (Size, 128), "Z128",
126 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000127}
128
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000129def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
130def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000131def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
132def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000133def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
134def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000135
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000136// "x" in v32i8x_info means RC = VR256X
137def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
138def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
139def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
140def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000141def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
142def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000143
144def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
145def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
146def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
147def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000148def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
149def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000150
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000151// We map scalar types to the smallest (128-bit) vector type
152// with the appropriate element type. This allows to use the same masking logic.
Asaf Badouh2744d212015-09-20 14:31:19 +0000153def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">;
154def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000155def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
156def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
157
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000158class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
159 X86VectorVTInfo i128> {
160 X86VectorVTInfo info512 = i512;
161 X86VectorVTInfo info256 = i256;
162 X86VectorVTInfo info128 = i128;
163}
164
165def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
166 v16i8x_info>;
167def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
168 v8i16x_info>;
169def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
170 v4i32x_info>;
171def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
172 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000173def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
174 v4f32x_info>;
175def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
176 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000177
Ayman Musa721d97f2017-06-27 12:08:37 +0000178class X86KVectorVTInfo<RegisterClass _krc, RegisterClass _krcwm,
179 ValueType _vt> {
180 RegisterClass KRC = _krc;
181 RegisterClass KRCWM = _krcwm;
182 ValueType KVT = _vt;
183}
184
Michael Zuckerman9e588312017-10-31 10:00:19 +0000185def v1i1_info : X86KVectorVTInfo<VK1, VK1WM, v1i1>;
Ayman Musa721d97f2017-06-27 12:08:37 +0000186def v2i1_info : X86KVectorVTInfo<VK2, VK2WM, v2i1>;
187def v4i1_info : X86KVectorVTInfo<VK4, VK4WM, v4i1>;
188def v8i1_info : X86KVectorVTInfo<VK8, VK8WM, v8i1>;
189def v16i1_info : X86KVectorVTInfo<VK16, VK16WM, v16i1>;
190def v32i1_info : X86KVectorVTInfo<VK32, VK32WM, v32i1>;
191def v64i1_info : X86KVectorVTInfo<VK64, VK64WM, v64i1>;
192
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000193// This multiclass generates the masking variants from the non-masking
194// variant. It only provides the assembly pieces for the masking variants.
195// It assumes custom ISel patterns for masking which can be provided as
196// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000197multiclass AVX512_maskable_custom<bits<8> O, Format F,
198 dag Outs,
199 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
200 string OpcodeStr,
201 string AttSrcAsm, string IntelSrcAsm,
202 list<dag> Pattern,
203 list<dag> MaskingPattern,
204 list<dag> ZeroMaskingPattern,
205 string MaskingConstraint = "",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000206 bit IsCommutable = 0,
207 bit IsKCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000208 let isCommutable = IsCommutable in
209 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000210 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
Craig Topper9d2cab72016-01-11 01:03:40 +0000211 "$dst, "#IntelSrcAsm#"}",
Simon Pilgrim0e456342018-04-12 20:47:34 +0000212 Pattern>;
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000213
214 // Prefer over VMOV*rrk Pat<>
Craig Topper63801df2017-02-19 21:44:35 +0000215 let isCommutable = IsKCommutable in
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000216 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000217 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
218 "$dst {${mask}}, "#IntelSrcAsm#"}",
Simon Pilgrim0e456342018-04-12 20:47:34 +0000219 MaskingPattern>,
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000220 EVEX_K {
221 // In case of the 3src subclass this is overridden with a let.
222 string Constraints = MaskingConstraint;
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000223 }
224
225 // Zero mask does not add any restrictions to commute operands transformation.
226 // So, it is Ok to use IsCommutable instead of IsKCommutable.
Craig Topper63801df2017-02-19 21:44:35 +0000227 let isCommutable = IsCommutable in // Prefer over VMOV*rrkz Pat<>
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000228 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000229 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
230 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Simon Pilgrim0e456342018-04-12 20:47:34 +0000231 ZeroMaskingPattern>,
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000232 EVEX_KZ;
233}
234
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000235
Adam Nemet34801422014-10-08 23:25:39 +0000236// Common base class of AVX512_maskable and AVX512_maskable_3src.
237multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
238 dag Outs,
239 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
240 string OpcodeStr,
241 string AttSrcAsm, string IntelSrcAsm,
242 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000243 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000244 string MaskingConstraint = "",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000245 bit IsCommutable = 0,
246 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000247 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
248 AttSrcAsm, IntelSrcAsm,
249 [(set _.RC:$dst, RHS)],
250 [(set _.RC:$dst, MaskingRHS)],
251 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000252 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Simon Pilgrim0e456342018-04-12 20:47:34 +0000253 MaskingConstraint, IsCommutable,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000254 IsKCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000255
Adam Nemet2e91ee52014-08-14 17:13:19 +0000256// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000257// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000258// perserved vector elements come from a new dummy input operand tied to $dst.
Craig Topper3a622a12017-08-17 15:40:25 +0000259// This version uses a separate dag for non-masking and masking.
260multiclass AVX512_maskable_split<bits<8> O, Format F, X86VectorVTInfo _,
261 dag Outs, dag Ins, string OpcodeStr,
262 string AttSrcAsm, string IntelSrcAsm,
263 dag RHS, dag MaskRHS,
Craig Topper3a622a12017-08-17 15:40:25 +0000264 bit IsCommutable = 0, bit IsKCommutable = 0,
265 SDNode Select = vselect> :
266 AVX512_maskable_custom<O, F, Outs, Ins,
267 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
268 !con((ins _.KRCWM:$mask), Ins),
269 OpcodeStr, AttSrcAsm, IntelSrcAsm,
270 [(set _.RC:$dst, RHS)],
271 [(set _.RC:$dst,
272 (Select _.KRCWM:$mask, MaskRHS, _.RC:$src0))],
273 [(set _.RC:$dst,
274 (Select _.KRCWM:$mask, MaskRHS, _.ImmAllZerosV))],
Simon Pilgrim0e456342018-04-12 20:47:34 +0000275 "$src0 = $dst", IsCommutable, IsKCommutable>;
Craig Topper3a622a12017-08-17 15:40:25 +0000276
277// This multiclass generates the unconditional/non-masking, the masking and
278// the zero-masking variant of the vector instruction. In the masking case, the
279// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000280multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
281 dag Outs, dag Ins, string OpcodeStr,
282 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000283 dag RHS,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000284 bit IsCommutable = 0, bit IsKCommutable = 0,
285 SDNode Select = vselect> :
Adam Nemet34801422014-10-08 23:25:39 +0000286 AVX512_maskable_common<O, F, _, Outs, Ins,
287 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
288 !con((ins _.KRCWM:$mask), Ins),
289 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000290 (Select _.KRCWM:$mask, RHS, _.RC:$src0),
Simon Pilgrim07dc6d62017-12-06 13:14:44 +0000291 Select, "$src0 = $dst", IsCommutable, IsKCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000292
293// This multiclass generates the unconditional/non-masking, the masking and
294// the zero-masking variant of the scalar instruction.
295multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
296 dag Outs, dag Ins, string OpcodeStr,
297 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000298 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000299 bit IsCommutable = 0> :
Craig Topper1aa49ca2017-09-01 07:58:14 +0000300 AVX512_maskable<O, F, _, Outs, Ins, OpcodeStr, AttSrcAsm, IntelSrcAsm,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000301 RHS, IsCommutable, 0, X86selects>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000302
Adam Nemet34801422014-10-08 23:25:39 +0000303// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000304// ($src1) is already tied to $dst so we just use that for the preserved
305// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
306// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000307multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
308 dag Outs, dag NonTiedIns, string OpcodeStr,
309 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000310 dag RHS,
Simon Pilgrim6a009702017-11-29 17:21:15 +0000311 bit IsCommutable = 0,
Craig Topper1aa49ca2017-09-01 07:58:14 +0000312 bit IsKCommutable = 0,
Craig Topperb16598d2017-09-01 07:58:16 +0000313 SDNode Select = vselect,
314 bit MaskOnly = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000315 AVX512_maskable_common<O, F, _, Outs,
316 !con((ins _.RC:$src1), NonTiedIns),
317 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
318 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
Craig Topperb16598d2017-09-01 07:58:16 +0000319 OpcodeStr, AttSrcAsm, IntelSrcAsm,
320 !if(MaskOnly, (null_frag), RHS),
Simon Pilgrim0e456342018-04-12 20:47:34 +0000321 (Select _.KRCWM:$mask, RHS, _.RC:$src1),
Simon Pilgrim07dc6d62017-12-06 13:14:44 +0000322 Select, "", IsCommutable, IsKCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000323
Craig Topper26bc8482018-05-28 05:37:25 +0000324// Similar to AVX512_maskable_3src but in this case the input VT for the tied
325// operand differs from the output VT. This requires a bitconvert on
326// the preserved vector going into the vselect.
Craig Topperdcfcfdb2018-05-28 19:33:11 +0000327// NOTE: The unmasked pattern is disabled.
Craig Topper26bc8482018-05-28 05:37:25 +0000328multiclass AVX512_maskable_3src_cast<bits<8> O, Format F, X86VectorVTInfo OutVT,
329 X86VectorVTInfo InVT,
330 dag Outs, dag NonTiedIns, string OpcodeStr,
331 string AttSrcAsm, string IntelSrcAsm,
332 dag RHS, bit IsCommutable = 0> :
333 AVX512_maskable_common<O, F, OutVT, Outs,
334 !con((ins InVT.RC:$src1), NonTiedIns),
335 !con((ins InVT.RC:$src1, InVT.KRCWM:$mask), NonTiedIns),
336 !con((ins InVT.RC:$src1, InVT.KRCWM:$mask), NonTiedIns),
Craig Topperdcfcfdb2018-05-28 19:33:11 +0000337 OpcodeStr, AttSrcAsm, IntelSrcAsm, (null_frag),
Craig Topper26bc8482018-05-28 05:37:25 +0000338 (vselect InVT.KRCWM:$mask, RHS,
339 (bitconvert InVT.RC:$src1)),
340 vselect, "", IsCommutable>;
341
Igor Breger15820b02015-07-01 13:24:28 +0000342multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _,
343 dag Outs, dag NonTiedIns, string OpcodeStr,
344 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000345 dag RHS,
Simon Pilgrim6a009702017-11-29 17:21:15 +0000346 bit IsCommutable = 0,
Craig Topperb16598d2017-09-01 07:58:16 +0000347 bit IsKCommutable = 0,
348 bit MaskOnly = 0> :
Craig Topper1aa49ca2017-09-01 07:58:14 +0000349 AVX512_maskable_3src<O, F, _, Outs, NonTiedIns, OpcodeStr, AttSrcAsm,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000350 IntelSrcAsm, RHS, IsCommutable, IsKCommutable,
Craig Topperb16598d2017-09-01 07:58:16 +0000351 X86selects, MaskOnly>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000352
Adam Nemet34801422014-10-08 23:25:39 +0000353multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
354 dag Outs, dag Ins,
355 string OpcodeStr,
356 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000357 list<dag> Pattern> :
Adam Nemet34801422014-10-08 23:25:39 +0000358 AVX512_maskable_custom<O, F, Outs, Ins,
359 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
360 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000361 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Simon Pilgrim0e456342018-04-12 20:47:34 +0000362 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000363
Craig Topper93d8fbd2018-06-02 16:30:39 +0000364multiclass AVX512_maskable_3src_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
365 dag Outs, dag NonTiedIns,
366 string OpcodeStr,
367 string AttSrcAsm, string IntelSrcAsm,
368 list<dag> Pattern> :
369 AVX512_maskable_custom<O, F, Outs,
370 !con((ins _.RC:$src1), NonTiedIns),
371 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
372 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
373 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
374 "">;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000375
376// Instruction with mask that puts result in mask register,
377// like "compare" and "vptest"
378multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
379 dag Outs,
380 dag Ins, dag MaskingIns,
381 string OpcodeStr,
382 string AttSrcAsm, string IntelSrcAsm,
383 list<dag> Pattern,
Craig Topper225da2c2016-08-27 05:22:15 +0000384 list<dag> MaskingPattern,
385 bit IsCommutable = 0> {
386 let isCommutable = IsCommutable in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000387 def NAME: AVX512<O, F, Outs, Ins,
Craig Topper156622a2016-01-11 00:44:56 +0000388 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
389 "$dst, "#IntelSrcAsm#"}",
Simon Pilgrim0e456342018-04-12 20:47:34 +0000390 Pattern>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000391
392 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Craig Topper156622a2016-01-11 00:44:56 +0000393 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
394 "$dst {${mask}}, "#IntelSrcAsm#"}",
Simon Pilgrim0e456342018-04-12 20:47:34 +0000395 MaskingPattern>, EVEX_K;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000396}
397
398multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
399 dag Outs,
400 dag Ins, dag MaskingIns,
401 string OpcodeStr,
402 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000403 dag RHS, dag MaskingRHS,
404 bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000405 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
406 AttSrcAsm, IntelSrcAsm,
407 [(set _.KRC:$dst, RHS)],
Simon Pilgrim0e456342018-04-12 20:47:34 +0000408 [(set _.KRC:$dst, MaskingRHS)], IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000409
410multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
411 dag Outs, dag Ins, string OpcodeStr,
412 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000413 dag RHS, bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000414 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
415 !con((ins _.KRCWM:$mask), Ins),
416 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000417 (and _.KRCWM:$mask, RHS), IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000418
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000419multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
420 dag Outs, dag Ins, string OpcodeStr,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000421 string AttSrcAsm, string IntelSrcAsm> :
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000422 AVX512_maskable_custom_cmp<O, F, Outs,
423 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000424 AttSrcAsm, IntelSrcAsm, [], []>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000425
Craig Topperabe80cc2016-08-28 06:06:28 +0000426// This multiclass generates the unconditional/non-masking, the masking and
427// the zero-masking variant of the vector instruction. In the masking case, the
428// perserved vector elements come from a new dummy input operand tied to $dst.
429multiclass AVX512_maskable_logic<bits<8> O, Format F, X86VectorVTInfo _,
430 dag Outs, dag Ins, string OpcodeStr,
431 string AttSrcAsm, string IntelSrcAsm,
432 dag RHS, dag MaskedRHS,
Craig Topperabe80cc2016-08-28 06:06:28 +0000433 bit IsCommutable = 0, SDNode Select = vselect> :
434 AVX512_maskable_custom<O, F, Outs, Ins,
435 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
436 !con((ins _.KRCWM:$mask), Ins),
437 OpcodeStr, AttSrcAsm, IntelSrcAsm,
438 [(set _.RC:$dst, RHS)],
439 [(set _.RC:$dst,
440 (Select _.KRCWM:$mask, MaskedRHS, _.RC:$src0))],
441 [(set _.RC:$dst,
442 (Select _.KRCWM:$mask, MaskedRHS,
443 _.ImmAllZerosV))],
Simon Pilgrim0e456342018-04-12 20:47:34 +0000444 "$src0 = $dst", IsCommutable>;
Craig Topperabe80cc2016-08-28 06:06:28 +0000445
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000446
Craig Topper9d9251b2016-05-08 20:10:20 +0000447// Alias instruction that maps zero vector to pxor / xorp* for AVX-512.
448// This is expanded by ExpandPostRAPseudos to an xorps / vxorps, and then
Marina Yatsina6fc2aaa2018-01-22 10:05:23 +0000449// swizzled by ExecutionDomainFix to pxor.
Craig Topper9d9251b2016-05-08 20:10:20 +0000450// We set canFoldAsLoad because this can be converted to a constant-pool
451// load of an all-zeros value if folding it would be beneficial.
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000452let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000453 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000454def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
Craig Topper9d9251b2016-05-08 20:10:20 +0000455 [(set VR512:$dst, (v16i32 immAllZerosV))]>;
Craig Topper516e14c2016-07-11 05:36:48 +0000456def AVX512_512_SETALLONES : I<0, Pseudo, (outs VR512:$dst), (ins), "",
457 [(set VR512:$dst, (v16i32 immAllOnesV))]>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000458}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000459
Craig Topper6393afc2017-01-09 02:44:34 +0000460// Alias instructions that allow VPTERNLOG to be used with a mask to create
461// a mix of all ones and all zeros elements. This is done this way to force
462// the same register to be used as input for all three sources.
Simon Pilgrim26f106f2017-12-08 15:17:32 +0000463let isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteVecALU] in {
Craig Topper6393afc2017-01-09 02:44:34 +0000464def AVX512_512_SEXT_MASK_32 : I<0, Pseudo, (outs VR512:$dst),
465 (ins VK16WM:$mask), "",
466 [(set VR512:$dst, (vselect (v16i1 VK16WM:$mask),
467 (v16i32 immAllOnesV),
468 (v16i32 immAllZerosV)))]>;
469def AVX512_512_SEXT_MASK_64 : I<0, Pseudo, (outs VR512:$dst),
470 (ins VK8WM:$mask), "",
471 [(set VR512:$dst, (vselect (v8i1 VK8WM:$mask),
472 (bc_v8i64 (v16i32 immAllOnesV)),
473 (bc_v8i64 (v16i32 immAllZerosV))))]>;
474}
475
Craig Toppere5ce84a2016-05-08 21:33:53 +0000476let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper09b7e0f2017-01-14 07:29:24 +0000477 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Craig Toppere5ce84a2016-05-08 21:33:53 +0000478def AVX512_128_SET0 : I<0, Pseudo, (outs VR128X:$dst), (ins), "",
479 [(set VR128X:$dst, (v4i32 immAllZerosV))]>;
480def AVX512_256_SET0 : I<0, Pseudo, (outs VR256X:$dst), (ins), "",
481 [(set VR256X:$dst, (v8i32 immAllZerosV))]>;
482}
483
Craig Topperadd9cc62016-12-18 06:23:14 +0000484// Alias instructions that map fld0 to xorps for sse or vxorps for avx.
485// This is expanded by ExpandPostRAPseudos.
486let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper09b7e0f2017-01-14 07:29:24 +0000487 isPseudo = 1, SchedRW = [WriteZero], Predicates = [HasAVX512] in {
Craig Topperadd9cc62016-12-18 06:23:14 +0000488 def AVX512_FsFLD0SS : I<0, Pseudo, (outs FR32X:$dst), (ins), "",
489 [(set FR32X:$dst, fp32imm0)]>;
490 def AVX512_FsFLD0SD : I<0, Pseudo, (outs FR64X:$dst), (ins), "",
491 [(set FR64X:$dst, fpimm0)]>;
492}
493
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000494//===----------------------------------------------------------------------===//
495// AVX-512 - VECTOR INSERT
496//
Craig Topper3a622a12017-08-17 15:40:25 +0000497
498// Supports two different pattern operators for mask and unmasked ops. Allows
499// null_frag to be passed for one.
500multiclass vinsert_for_size_split<int Opcode, X86VectorVTInfo From,
501 X86VectorVTInfo To,
502 SDPatternOperator vinsert_insert,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000503 SDPatternOperator vinsert_for_mask,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000504 X86FoldableSchedWrite sched> {
Craig Topperc228d792017-09-05 05:49:44 +0000505 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Craig Topper3a622a12017-08-17 15:40:25 +0000506 defm rr : AVX512_maskable_split<Opcode, MRMSrcReg, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000507 (ins To.RC:$src1, From.RC:$src2, u8imm:$src3),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000508 "vinsert" # From.EltTypeName # "x" # From.NumElts,
509 "$src3, $src2, $src1", "$src1, $src2, $src3",
510 (vinsert_insert:$src3 (To.VT To.RC:$src1),
511 (From.VT From.RC:$src2),
Craig Topper3a622a12017-08-17 15:40:25 +0000512 (iPTR imm)),
513 (vinsert_for_mask:$src3 (To.VT To.RC:$src1),
514 (From.VT From.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +0000515 (iPTR imm))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000516 AVX512AIi8Base, EVEX_4V, Sched<[sched]>;
Craig Topperc228d792017-09-05 05:49:44 +0000517 let mayLoad = 1 in
Craig Topper3a622a12017-08-17 15:40:25 +0000518 defm rm : AVX512_maskable_split<Opcode, MRMSrcMem, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000519 (ins To.RC:$src1, From.MemOp:$src2, u8imm:$src3),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000520 "vinsert" # From.EltTypeName # "x" # From.NumElts,
521 "$src3, $src2, $src1", "$src1, $src2, $src3",
522 (vinsert_insert:$src3 (To.VT To.RC:$src1),
523 (From.VT (bitconvert (From.LdFrag addr:$src2))),
Craig Topper3a622a12017-08-17 15:40:25 +0000524 (iPTR imm)),
525 (vinsert_for_mask:$src3 (To.VT To.RC:$src1),
526 (From.VT (bitconvert (From.LdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +0000527 (iPTR imm))>, AVX512AIi8Base, EVEX_4V,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000528 EVEX_CD8<From.EltSize, From.CD8TupleForm>,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000529 Sched<[sched.Folded, ReadAfterLd]>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000530 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000531}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000532
Craig Topper3a622a12017-08-17 15:40:25 +0000533// Passes the same pattern operator for masked and unmasked ops.
534multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From,
535 X86VectorVTInfo To,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000536 SDPatternOperator vinsert_insert,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000537 X86FoldableSchedWrite sched> :
538 vinsert_for_size_split<Opcode, From, To, vinsert_insert, vinsert_insert, sched>;
Craig Topper3a622a12017-08-17 15:40:25 +0000539
Igor Breger0ede3cb2015-09-20 06:52:42 +0000540multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From,
541 X86VectorVTInfo To, PatFrag vinsert_insert,
542 SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> {
543 let Predicates = p in {
Adam Nemet4285c1f2014-10-15 23:42:17 +0000544 def : Pat<(vinsert_insert:$ins
Igor Breger0ede3cb2015-09-20 06:52:42 +0000545 (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)),
546 (To.VT (!cast<Instruction>(InstrStr#"rr")
547 To.RC:$src1, From.RC:$src2,
548 (INSERT_get_vinsert_imm To.RC:$ins)))>;
549
550 def : Pat<(vinsert_insert:$ins
551 (To.VT To.RC:$src1),
552 (From.VT (bitconvert (From.LdFrag addr:$src2))),
553 (iPTR imm)),
554 (To.VT (!cast<Instruction>(InstrStr#"rm")
555 To.RC:$src1, addr:$src2,
556 (INSERT_get_vinsert_imm To.RC:$ins)))>;
557 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000558}
559
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000560multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000561 ValueType EltVT64, int Opcode256,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000562 X86FoldableSchedWrite sched> {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000563
564 let Predicates = [HasVLX] in
565 defm NAME # "32x4Z256" : vinsert_for_size<Opcode128,
566 X86VectorVTInfo< 4, EltVT32, VR128X>,
567 X86VectorVTInfo< 8, EltVT32, VR256X>,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000568 vinsert128_insert, sched>, EVEX_V256;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000569
570 defm NAME # "32x4Z" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000571 X86VectorVTInfo< 4, EltVT32, VR128X>,
572 X86VectorVTInfo<16, EltVT32, VR512>,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000573 vinsert128_insert, sched>, EVEX_V512;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000574
575 defm NAME # "64x4Z" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000576 X86VectorVTInfo< 4, EltVT64, VR256X>,
577 X86VectorVTInfo< 8, EltVT64, VR512>,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000578 vinsert256_insert, sched>, VEX_W, EVEX_V512;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000579
Craig Topper3a622a12017-08-17 15:40:25 +0000580 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger0ede3cb2015-09-20 06:52:42 +0000581 let Predicates = [HasVLX, HasDQI] in
Craig Topper3a622a12017-08-17 15:40:25 +0000582 defm NAME # "64x2Z256" : vinsert_for_size_split<Opcode128,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000583 X86VectorVTInfo< 2, EltVT64, VR128X>,
584 X86VectorVTInfo< 4, EltVT64, VR256X>,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000585 null_frag, vinsert128_insert, sched>,
Craig Topper0a5e90c2018-06-19 04:24:42 +0000586 VEX_W1X, EVEX_V256;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000587
Craig Topper3a622a12017-08-17 15:40:25 +0000588 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger0ede3cb2015-09-20 06:52:42 +0000589 let Predicates = [HasDQI] in {
Craig Topper3a622a12017-08-17 15:40:25 +0000590 defm NAME # "64x2Z" : vinsert_for_size_split<Opcode128,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000591 X86VectorVTInfo< 2, EltVT64, VR128X>,
592 X86VectorVTInfo< 8, EltVT64, VR512>,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000593 null_frag, vinsert128_insert, sched>,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000594 VEX_W, EVEX_V512;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000595
Craig Topper3a622a12017-08-17 15:40:25 +0000596 defm NAME # "32x8Z" : vinsert_for_size_split<Opcode256,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000597 X86VectorVTInfo< 8, EltVT32, VR256X>,
598 X86VectorVTInfo<16, EltVT32, VR512>,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000599 null_frag, vinsert256_insert, sched>,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000600 EVEX_V512;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000601 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000602}
603
Simon Pilgrim21e89792018-04-13 14:36:59 +0000604// FIXME: Is there a better scheduler class for VINSERTF/VINSERTI?
605defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a, WriteFShuffle256>;
606defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a, WriteShuffle256>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000607
Igor Breger0ede3cb2015-09-20 06:52:42 +0000608// Codegen pattern with the alternative types,
Craig Topper3a622a12017-08-17 15:40:25 +0000609// Even with AVX512DQ we'll still use these for unmasked operations.
Igor Breger0ede3cb2015-09-20 06:52:42 +0000610defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000611 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000612defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000613 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000614
615defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000616 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000617defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000618 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000619
620defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000621 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000622defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000623 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000624
625// Codegen pattern with the alternative types insert VEC128 into VEC256
626defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
627 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
628defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
629 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
630// Codegen pattern with the alternative types insert VEC128 into VEC512
631defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
632 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
633defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
634 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
635// Codegen pattern with the alternative types insert VEC256 into VEC512
636defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
637 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
638defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
639 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
640
Craig Topperf7a19db2017-10-08 01:33:40 +0000641
642multiclass vinsert_for_mask_cast<string InstrStr, X86VectorVTInfo From,
643 X86VectorVTInfo To, X86VectorVTInfo Cast,
644 PatFrag vinsert_insert,
645 SDNodeXForm INSERT_get_vinsert_imm,
646 list<Predicate> p> {
647let Predicates = p in {
648 def : Pat<(Cast.VT
649 (vselect Cast.KRCWM:$mask,
650 (bitconvert
651 (vinsert_insert:$ins (To.VT To.RC:$src1),
652 (From.VT From.RC:$src2),
653 (iPTR imm))),
654 Cast.RC:$src0)),
655 (!cast<Instruction>(InstrStr#"rrk")
656 Cast.RC:$src0, Cast.KRCWM:$mask, To.RC:$src1, From.RC:$src2,
657 (INSERT_get_vinsert_imm To.RC:$ins))>;
658 def : Pat<(Cast.VT
659 (vselect Cast.KRCWM:$mask,
660 (bitconvert
661 (vinsert_insert:$ins (To.VT To.RC:$src1),
662 (From.VT
663 (bitconvert
664 (From.LdFrag addr:$src2))),
665 (iPTR imm))),
666 Cast.RC:$src0)),
667 (!cast<Instruction>(InstrStr#"rmk")
668 Cast.RC:$src0, Cast.KRCWM:$mask, To.RC:$src1, addr:$src2,
669 (INSERT_get_vinsert_imm To.RC:$ins))>;
670
671 def : Pat<(Cast.VT
672 (vselect Cast.KRCWM:$mask,
673 (bitconvert
674 (vinsert_insert:$ins (To.VT To.RC:$src1),
675 (From.VT From.RC:$src2),
676 (iPTR imm))),
677 Cast.ImmAllZerosV)),
678 (!cast<Instruction>(InstrStr#"rrkz")
679 Cast.KRCWM:$mask, To.RC:$src1, From.RC:$src2,
680 (INSERT_get_vinsert_imm To.RC:$ins))>;
681 def : Pat<(Cast.VT
682 (vselect Cast.KRCWM:$mask,
683 (bitconvert
684 (vinsert_insert:$ins (To.VT To.RC:$src1),
685 (From.VT
686 (bitconvert
687 (From.LdFrag addr:$src2))),
688 (iPTR imm))),
689 Cast.ImmAllZerosV)),
690 (!cast<Instruction>(InstrStr#"rmkz")
691 Cast.KRCWM:$mask, To.RC:$src1, addr:$src2,
692 (INSERT_get_vinsert_imm To.RC:$ins))>;
693}
694}
695
696defm : vinsert_for_mask_cast<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
697 v8f32x_info, vinsert128_insert,
698 INSERT_get_vinsert128_imm, [HasVLX]>;
699defm : vinsert_for_mask_cast<"VINSERTF64x2Z256", v4f32x_info, v8f32x_info,
700 v4f64x_info, vinsert128_insert,
701 INSERT_get_vinsert128_imm, [HasDQI, HasVLX]>;
702
703defm : vinsert_for_mask_cast<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
704 v8i32x_info, vinsert128_insert,
705 INSERT_get_vinsert128_imm, [HasVLX]>;
706defm : vinsert_for_mask_cast<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
707 v8i32x_info, vinsert128_insert,
708 INSERT_get_vinsert128_imm, [HasVLX]>;
709defm : vinsert_for_mask_cast<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
710 v8i32x_info, vinsert128_insert,
711 INSERT_get_vinsert128_imm, [HasVLX]>;
712defm : vinsert_for_mask_cast<"VINSERTF64x2Z256", v4i32x_info, v8i32x_info,
713 v4i64x_info, vinsert128_insert,
714 INSERT_get_vinsert128_imm, [HasDQI, HasVLX]>;
715defm : vinsert_for_mask_cast<"VINSERTF64x2Z256", v8i16x_info, v16i16x_info,
716 v4i64x_info, vinsert128_insert,
717 INSERT_get_vinsert128_imm, [HasDQI, HasVLX]>;
718defm : vinsert_for_mask_cast<"VINSERTF64x2Z256", v16i8x_info, v32i8x_info,
719 v4i64x_info, vinsert128_insert,
720 INSERT_get_vinsert128_imm, [HasDQI, HasVLX]>;
721
722defm : vinsert_for_mask_cast<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
723 v16f32_info, vinsert128_insert,
724 INSERT_get_vinsert128_imm, [HasAVX512]>;
725defm : vinsert_for_mask_cast<"VINSERTF64x2Z", v4f32x_info, v16f32_info,
726 v8f64_info, vinsert128_insert,
727 INSERT_get_vinsert128_imm, [HasDQI]>;
728
729defm : vinsert_for_mask_cast<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
730 v16i32_info, vinsert128_insert,
731 INSERT_get_vinsert128_imm, [HasAVX512]>;
732defm : vinsert_for_mask_cast<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
733 v16i32_info, vinsert128_insert,
734 INSERT_get_vinsert128_imm, [HasAVX512]>;
735defm : vinsert_for_mask_cast<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
736 v16i32_info, vinsert128_insert,
737 INSERT_get_vinsert128_imm, [HasAVX512]>;
738defm : vinsert_for_mask_cast<"VINSERTI64x2Z", v4i32x_info, v16i32_info,
739 v8i64_info, vinsert128_insert,
740 INSERT_get_vinsert128_imm, [HasDQI]>;
741defm : vinsert_for_mask_cast<"VINSERTI64x2Z", v8i16x_info, v32i16_info,
742 v8i64_info, vinsert128_insert,
743 INSERT_get_vinsert128_imm, [HasDQI]>;
744defm : vinsert_for_mask_cast<"VINSERTI64x2Z", v16i8x_info, v64i8_info,
745 v8i64_info, vinsert128_insert,
746 INSERT_get_vinsert128_imm, [HasDQI]>;
747
748defm : vinsert_for_mask_cast<"VINSERTF32x8Z", v4f64x_info, v8f64_info,
749 v16f32_info, vinsert256_insert,
750 INSERT_get_vinsert256_imm, [HasDQI]>;
751defm : vinsert_for_mask_cast<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
752 v8f64_info, vinsert256_insert,
753 INSERT_get_vinsert256_imm, [HasAVX512]>;
754
755defm : vinsert_for_mask_cast<"VINSERTI32x8Z", v4i64x_info, v8i64_info,
756 v16i32_info, vinsert256_insert,
757 INSERT_get_vinsert256_imm, [HasDQI]>;
758defm : vinsert_for_mask_cast<"VINSERTI32x8Z", v16i16x_info, v32i16_info,
759 v16i32_info, vinsert256_insert,
760 INSERT_get_vinsert256_imm, [HasDQI]>;
761defm : vinsert_for_mask_cast<"VINSERTI32x8Z", v32i8x_info, v64i8_info,
762 v16i32_info, vinsert256_insert,
763 INSERT_get_vinsert256_imm, [HasDQI]>;
764defm : vinsert_for_mask_cast<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
765 v8i64_info, vinsert256_insert,
766 INSERT_get_vinsert256_imm, [HasAVX512]>;
767defm : vinsert_for_mask_cast<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
768 v8i64_info, vinsert256_insert,
769 INSERT_get_vinsert256_imm, [HasAVX512]>;
770defm : vinsert_for_mask_cast<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
771 v8i64_info, vinsert256_insert,
772 INSERT_get_vinsert256_imm, [HasAVX512]>;
773
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000774// vinsertps - insert f32 to XMM
Craig Topper43973152016-10-09 06:41:47 +0000775let ExeDomain = SSEPackedSingle in {
Craig Topper6189d3e2016-07-19 01:26:19 +0000776def VINSERTPSZrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000777 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000778 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Simon Pilgrim577ae242018-04-12 19:25:07 +0000779 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +0000780 EVEX_4V, Sched<[SchedWriteFShuffle.XMM]>;
Craig Topper6189d3e2016-07-19 01:26:19 +0000781def VINSERTPSZrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000782 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000783 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000784 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000785 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
Simon Pilgrim577ae242018-04-12 19:25:07 +0000786 imm:$src3))]>,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +0000787 EVEX_4V, EVEX_CD8<32, CD8VT1>,
788 Sched<[SchedWriteFShuffle.XMM.Folded, ReadAfterLd]>;
Craig Topper43973152016-10-09 06:41:47 +0000789}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000790
791//===----------------------------------------------------------------------===//
792// AVX-512 VECTOR EXTRACT
793//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000794
Craig Topper3a622a12017-08-17 15:40:25 +0000795// Supports two different pattern operators for mask and unmasked ops. Allows
796// null_frag to be passed for one.
797multiclass vextract_for_size_split<int Opcode,
798 X86VectorVTInfo From, X86VectorVTInfo To,
799 SDPatternOperator vextract_extract,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000800 SDPatternOperator vextract_for_mask,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000801 SchedWrite SchedRR, SchedWrite SchedMR> {
Igor Breger7f69a992015-09-10 12:54:54 +0000802
803 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Craig Topper3a622a12017-08-17 15:40:25 +0000804 defm rr : AVX512_maskable_split<Opcode, MRMDestReg, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000805 (ins From.RC:$src1, u8imm:$idx),
Igor Breger7f69a992015-09-10 12:54:54 +0000806 "vextract" # To.EltTypeName # "x" # To.NumElts,
807 "$idx, $src1", "$src1, $idx",
Craig Topper3a622a12017-08-17 15:40:25 +0000808 (vextract_extract:$idx (From.VT From.RC:$src1), (iPTR imm)),
Simon Pilgrim0e456342018-04-12 20:47:34 +0000809 (vextract_for_mask:$idx (From.VT From.RC:$src1), (iPTR imm))>,
810 AVX512AIi8Base, EVEX, Sched<[SchedRR]>;
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000811
Craig Toppere1cac152016-06-07 07:27:54 +0000812 def mr : AVX512AIi8<Opcode, MRMDestMem, (outs),
Ayman Musaf77219e2017-02-13 09:55:48 +0000813 (ins To.MemOp:$dst, From.RC:$src1, u8imm:$idx),
Craig Toppere1cac152016-06-07 07:27:54 +0000814 "vextract" # To.EltTypeName # "x" # To.NumElts #
815 "\t{$idx, $src1, $dst|$dst, $src1, $idx}",
816 [(store (To.VT (vextract_extract:$idx
817 (From.VT From.RC:$src1), (iPTR imm))),
Simon Pilgrim0e456342018-04-12 20:47:34 +0000818 addr:$dst)]>, EVEX,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000819 Sched<[SchedMR]>;
Igor Breger7f69a992015-09-10 12:54:54 +0000820
Craig Toppere1cac152016-06-07 07:27:54 +0000821 let mayStore = 1, hasSideEffects = 0 in
822 def mrk : AVX512AIi8<Opcode, MRMDestMem, (outs),
823 (ins To.MemOp:$dst, To.KRCWM:$mask,
Ayman Musaf77219e2017-02-13 09:55:48 +0000824 From.RC:$src1, u8imm:$idx),
Craig Toppere1cac152016-06-07 07:27:54 +0000825 "vextract" # To.EltTypeName # "x" # To.NumElts #
826 "\t{$idx, $src1, $dst {${mask}}|"
Simon Pilgrim0e456342018-04-12 20:47:34 +0000827 "$dst {${mask}}, $src1, $idx}", []>,
Craig Topper55488732018-06-13 00:04:08 +0000828 EVEX_K, EVEX, Sched<[SchedMR]>, NotMemoryFoldable;
Igor Breger7f69a992015-09-10 12:54:54 +0000829 }
Igor Bregerac29a822015-09-09 14:35:09 +0000830}
831
Craig Topper3a622a12017-08-17 15:40:25 +0000832// Passes the same pattern operator for masked and unmasked ops.
833multiclass vextract_for_size<int Opcode, X86VectorVTInfo From,
834 X86VectorVTInfo To,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000835 SDPatternOperator vextract_extract,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000836 SchedWrite SchedRR, SchedWrite SchedMR> :
837 vextract_for_size_split<Opcode, From, To, vextract_extract, vextract_extract, SchedRR, SchedMR>;
Craig Topper3a622a12017-08-17 15:40:25 +0000838
Igor Bregerdefab3c2015-10-08 12:55:01 +0000839// Codegen pattern for the alternative types
840multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From,
841 X86VectorVTInfo To, PatFrag vextract_extract,
Craig Topper5f3fef82016-05-22 07:40:58 +0000842 SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> {
Craig Topperdb960ed2016-05-21 22:50:14 +0000843 let Predicates = p in {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000844 def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)),
845 (To.VT (!cast<Instruction>(InstrStr#"rr")
846 From.RC:$src1,
847 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
Craig Topperdb960ed2016-05-21 22:50:14 +0000848 def : Pat<(store (To.VT (vextract_extract:$ext (From.VT From.RC:$src1),
849 (iPTR imm))), addr:$dst),
850 (!cast<Instruction>(InstrStr#"mr") addr:$dst, From.RC:$src1,
851 (EXTRACT_get_vextract_imm To.RC:$ext))>;
852 }
Igor Breger7f69a992015-09-10 12:54:54 +0000853}
854
855multiclass vextract_for_type<ValueType EltVT32, int Opcode128,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000856 ValueType EltVT64, int Opcode256,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000857 SchedWrite SchedRR, SchedWrite SchedMR> {
Craig Topperaadec702017-08-14 01:53:10 +0000858 let Predicates = [HasAVX512] in {
859 defm NAME # "32x4Z" : vextract_for_size<Opcode128,
860 X86VectorVTInfo<16, EltVT32, VR512>,
861 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000862 vextract128_extract, SchedRR, SchedMR>,
Craig Topperaadec702017-08-14 01:53:10 +0000863 EVEX_V512, EVEX_CD8<32, CD8VT4>;
864 defm NAME # "64x4Z" : vextract_for_size<Opcode256,
865 X86VectorVTInfo< 8, EltVT64, VR512>,
866 X86VectorVTInfo< 4, EltVT64, VR256X>,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000867 vextract256_extract, SchedRR, SchedMR>,
Craig Topperaadec702017-08-14 01:53:10 +0000868 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>;
869 }
Igor Breger7f69a992015-09-10 12:54:54 +0000870 let Predicates = [HasVLX] in
Igor Bregerdefab3c2015-10-08 12:55:01 +0000871 defm NAME # "32x4Z256" : vextract_for_size<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000872 X86VectorVTInfo< 8, EltVT32, VR256X>,
873 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000874 vextract128_extract, SchedRR, SchedMR>,
Igor Breger7f69a992015-09-10 12:54:54 +0000875 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Craig Topper3a622a12017-08-17 15:40:25 +0000876
877 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger7f69a992015-09-10 12:54:54 +0000878 let Predicates = [HasVLX, HasDQI] in
Craig Topper3a622a12017-08-17 15:40:25 +0000879 defm NAME # "64x2Z256" : vextract_for_size_split<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000880 X86VectorVTInfo< 4, EltVT64, VR256X>,
881 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000882 null_frag, vextract128_extract, SchedRR, SchedMR>,
Craig Topper0a5e90c2018-06-19 04:24:42 +0000883 VEX_W1X, EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topper3a622a12017-08-17 15:40:25 +0000884
885 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger7f69a992015-09-10 12:54:54 +0000886 let Predicates = [HasDQI] in {
Craig Topper3a622a12017-08-17 15:40:25 +0000887 defm NAME # "64x2Z" : vextract_for_size_split<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000888 X86VectorVTInfo< 8, EltVT64, VR512>,
889 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000890 null_frag, vextract128_extract, SchedRR, SchedMR>,
Igor Breger7f69a992015-09-10 12:54:54 +0000891 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>;
Craig Topper3a622a12017-08-17 15:40:25 +0000892 defm NAME # "32x8Z" : vextract_for_size_split<Opcode256,
Igor Breger7f69a992015-09-10 12:54:54 +0000893 X86VectorVTInfo<16, EltVT32, VR512>,
894 X86VectorVTInfo< 8, EltVT32, VR256X>,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000895 null_frag, vextract256_extract, SchedRR, SchedMR>,
Igor Breger7f69a992015-09-10 12:54:54 +0000896 EVEX_V512, EVEX_CD8<32, CD8VT8>;
897 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000898}
899
Simon Pilgrimead11e42018-05-11 12:46:54 +0000900// TODO - replace WriteFStore/WriteVecStore with X86SchedWriteMoveLSWidths types.
Craig Topper5fb1dc22018-04-02 02:44:55 +0000901defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b, WriteFShuffle256, WriteFStore>;
902defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b, WriteShuffle256, WriteVecStore>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000903
Igor Bregerdefab3c2015-10-08 12:55:01 +0000904// extract_subvector codegen patterns with the alternative types.
Craig Topper3a622a12017-08-17 15:40:25 +0000905// Even with AVX512DQ we'll still use these for unmasked operations.
Igor Bregerdefab3c2015-10-08 12:55:01 +0000906defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000907 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000908defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000909 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000910
911defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000912 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000913defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000914 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000915
916defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000917 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000918defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000919 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000920
Craig Topper08a68572016-05-21 22:50:04 +0000921// Codegen pattern with the alternative types extract VEC128 from VEC256
Craig Topper02626c02016-05-21 07:08:56 +0000922defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
923 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
924defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
925 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
926
927// Codegen pattern with the alternative types extract VEC128 from VEC512
Igor Bregerdefab3c2015-10-08 12:55:01 +0000928defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
929 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
930defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
931 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
932// Codegen pattern with the alternative types extract VEC256 from VEC512
933defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
934 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
935defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
936 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
937
Craig Topper5f3fef82016-05-22 07:40:58 +0000938
Craig Topper48a79172017-08-30 07:26:12 +0000939// A 128-bit extract from bits [255:128] of a 512-bit vector should use a
940// smaller extract to enable EVEX->VEX.
941let Predicates = [NoVLX] in {
942def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 2))),
943 (v2i64 (VEXTRACTI128rr
944 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm)),
945 (iPTR 1)))>;
946def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 2))),
947 (v2f64 (VEXTRACTF128rr
948 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm)),
949 (iPTR 1)))>;
950def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 4))),
951 (v4i32 (VEXTRACTI128rr
952 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm)),
953 (iPTR 1)))>;
954def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 4))),
955 (v4f32 (VEXTRACTF128rr
956 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm)),
957 (iPTR 1)))>;
958def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 8))),
959 (v8i16 (VEXTRACTI128rr
960 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm)),
961 (iPTR 1)))>;
962def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 16))),
963 (v16i8 (VEXTRACTI128rr
964 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm)),
965 (iPTR 1)))>;
966}
967
968// A 128-bit extract from bits [255:128] of a 512-bit vector should use a
969// smaller extract to enable EVEX->VEX.
970let Predicates = [HasVLX] in {
971def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 2))),
972 (v2i64 (VEXTRACTI32x4Z256rr
973 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm)),
974 (iPTR 1)))>;
975def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 2))),
976 (v2f64 (VEXTRACTF32x4Z256rr
977 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm)),
978 (iPTR 1)))>;
979def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 4))),
980 (v4i32 (VEXTRACTI32x4Z256rr
981 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm)),
982 (iPTR 1)))>;
983def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 4))),
984 (v4f32 (VEXTRACTF32x4Z256rr
985 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm)),
986 (iPTR 1)))>;
987def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 8))),
988 (v8i16 (VEXTRACTI32x4Z256rr
989 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm)),
990 (iPTR 1)))>;
991def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 16))),
992 (v16i8 (VEXTRACTI32x4Z256rr
993 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm)),
994 (iPTR 1)))>;
995}
996
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000997
Craig Toppera0883622017-08-26 22:24:57 +0000998// Additional patterns for handling a bitcast between the vselect and the
999// extract_subvector.
1000multiclass vextract_for_mask_cast<string InstrStr, X86VectorVTInfo From,
1001 X86VectorVTInfo To, X86VectorVTInfo Cast,
1002 PatFrag vextract_extract,
1003 SDNodeXForm EXTRACT_get_vextract_imm,
1004 list<Predicate> p> {
1005let Predicates = p in {
1006 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
1007 (bitconvert
1008 (To.VT (vextract_extract:$ext
1009 (From.VT From.RC:$src), (iPTR imm)))),
1010 To.RC:$src0)),
1011 (Cast.VT (!cast<Instruction>(InstrStr#"rrk")
1012 Cast.RC:$src0, Cast.KRCWM:$mask, From.RC:$src,
1013 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
1014
1015 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
1016 (bitconvert
1017 (To.VT (vextract_extract:$ext
1018 (From.VT From.RC:$src), (iPTR imm)))),
1019 Cast.ImmAllZerosV)),
1020 (Cast.VT (!cast<Instruction>(InstrStr#"rrkz")
1021 Cast.KRCWM:$mask, From.RC:$src,
1022 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
1023}
1024}
1025
1026defm : vextract_for_mask_cast<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
1027 v4f32x_info, vextract128_extract,
1028 EXTRACT_get_vextract128_imm, [HasVLX]>;
1029defm : vextract_for_mask_cast<"VEXTRACTF64x2Z256", v8f32x_info, v4f32x_info,
1030 v2f64x_info, vextract128_extract,
1031 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
1032
1033defm : vextract_for_mask_cast<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
1034 v4i32x_info, vextract128_extract,
1035 EXTRACT_get_vextract128_imm, [HasVLX]>;
1036defm : vextract_for_mask_cast<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
1037 v4i32x_info, vextract128_extract,
1038 EXTRACT_get_vextract128_imm, [HasVLX]>;
1039defm : vextract_for_mask_cast<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
1040 v4i32x_info, vextract128_extract,
1041 EXTRACT_get_vextract128_imm, [HasVLX]>;
1042defm : vextract_for_mask_cast<"VEXTRACTI64x2Z256", v8i32x_info, v4i32x_info,
1043 v2i64x_info, vextract128_extract,
1044 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
1045defm : vextract_for_mask_cast<"VEXTRACTI64x2Z256", v16i16x_info, v8i16x_info,
1046 v2i64x_info, vextract128_extract,
1047 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
1048defm : vextract_for_mask_cast<"VEXTRACTI64x2Z256", v32i8x_info, v16i8x_info,
1049 v2i64x_info, vextract128_extract,
1050 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
1051
1052defm : vextract_for_mask_cast<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
1053 v4f32x_info, vextract128_extract,
1054 EXTRACT_get_vextract128_imm, [HasAVX512]>;
1055defm : vextract_for_mask_cast<"VEXTRACTF64x2Z", v16f32_info, v4f32x_info,
1056 v2f64x_info, vextract128_extract,
1057 EXTRACT_get_vextract128_imm, [HasDQI]>;
1058
1059defm : vextract_for_mask_cast<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
1060 v4i32x_info, vextract128_extract,
1061 EXTRACT_get_vextract128_imm, [HasAVX512]>;
1062defm : vextract_for_mask_cast<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
1063 v4i32x_info, vextract128_extract,
1064 EXTRACT_get_vextract128_imm, [HasAVX512]>;
1065defm : vextract_for_mask_cast<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
1066 v4i32x_info, vextract128_extract,
1067 EXTRACT_get_vextract128_imm, [HasAVX512]>;
1068defm : vextract_for_mask_cast<"VEXTRACTI64x2Z", v16i32_info, v4i32x_info,
1069 v2i64x_info, vextract128_extract,
1070 EXTRACT_get_vextract128_imm, [HasDQI]>;
1071defm : vextract_for_mask_cast<"VEXTRACTI64x2Z", v32i16_info, v8i16x_info,
1072 v2i64x_info, vextract128_extract,
1073 EXTRACT_get_vextract128_imm, [HasDQI]>;
1074defm : vextract_for_mask_cast<"VEXTRACTI64x2Z", v64i8_info, v16i8x_info,
1075 v2i64x_info, vextract128_extract,
1076 EXTRACT_get_vextract128_imm, [HasDQI]>;
1077
1078defm : vextract_for_mask_cast<"VEXTRACTF32x8Z", v8f64_info, v4f64x_info,
1079 v8f32x_info, vextract256_extract,
1080 EXTRACT_get_vextract256_imm, [HasDQI]>;
1081defm : vextract_for_mask_cast<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
1082 v4f64x_info, vextract256_extract,
1083 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1084
1085defm : vextract_for_mask_cast<"VEXTRACTI32x8Z", v8i64_info, v4i64x_info,
1086 v8i32x_info, vextract256_extract,
1087 EXTRACT_get_vextract256_imm, [HasDQI]>;
1088defm : vextract_for_mask_cast<"VEXTRACTI32x8Z", v32i16_info, v16i16x_info,
1089 v8i32x_info, vextract256_extract,
1090 EXTRACT_get_vextract256_imm, [HasDQI]>;
1091defm : vextract_for_mask_cast<"VEXTRACTI32x8Z", v64i8_info, v32i8x_info,
1092 v8i32x_info, vextract256_extract,
1093 EXTRACT_get_vextract256_imm, [HasDQI]>;
1094defm : vextract_for_mask_cast<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
1095 v4i64x_info, vextract256_extract,
1096 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1097defm : vextract_for_mask_cast<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
1098 v4i64x_info, vextract256_extract,
1099 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1100defm : vextract_for_mask_cast<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
1101 v4i64x_info, vextract256_extract,
1102 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1103
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001104// vextractps - extract 32 bits from XMM
Craig Topper03b849e2016-05-21 22:50:11 +00001105def VEXTRACTPSZrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +00001106 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001107 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00001108 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +00001109 EVEX, VEX_WIG, Sched<[WriteVecExtract]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001110
Craig Topper03b849e2016-05-21 22:50:11 +00001111def VEXTRACTPSZmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +00001112 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001113 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001114 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Simon Pilgrim577ae242018-04-12 19:25:07 +00001115 addr:$dst)]>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +00001116 EVEX, VEX_WIG, EVEX_CD8<32, CD8VT1>, Sched<[WriteVecExtractSt]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001117
1118//===---------------------------------------------------------------------===//
1119// AVX-512 BROADCAST
1120//---
Igor Breger131008f2016-05-01 08:40:00 +00001121// broadcast with a scalar argument.
1122multiclass avx512_broadcast_scalar<bits<8> opc, string OpcodeStr,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001123 string Name,
Igor Breger131008f2016-05-01 08:40:00 +00001124 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Craig Topperf6df4a62017-01-30 06:59:06 +00001125 def : Pat<(DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001126 (!cast<Instruction>(Name#DestInfo.ZSuffix#r)
Craig Topperf6df4a62017-01-30 06:59:06 +00001127 (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
1128 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
1129 (X86VBroadcast SrcInfo.FRC:$src),
1130 DestInfo.RC:$src0)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001131 (!cast<Instruction>(Name#DestInfo.ZSuffix#rk)
Craig Topperf6df4a62017-01-30 06:59:06 +00001132 DestInfo.RC:$src0, DestInfo.KRCWM:$mask,
1133 (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
1134 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
1135 (X86VBroadcast SrcInfo.FRC:$src),
1136 DestInfo.ImmAllZerosV)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001137 (!cast<Instruction>(Name#DestInfo.ZSuffix#rkz)
Craig Topperf6df4a62017-01-30 06:59:06 +00001138 DestInfo.KRCWM:$mask, (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
Igor Breger131008f2016-05-01 08:40:00 +00001139}
Robert Khasanovaf318f72014-10-30 14:21:47 +00001140
Craig Topper17854ec2017-08-30 07:48:39 +00001141// Split version to allow mask and broadcast node to be different types. This
1142// helps support the 32x2 broadcasts.
1143multiclass avx512_broadcast_rm_split<bits<8> opc, string OpcodeStr,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001144 string Name,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001145 SchedWrite SchedRR, SchedWrite SchedRM,
Craig Topper17854ec2017-08-30 07:48:39 +00001146 X86VectorVTInfo MaskInfo,
1147 X86VectorVTInfo DestInfo,
Craig Topperbf0de9d2017-10-13 06:07:10 +00001148 X86VectorVTInfo SrcInfo,
1149 SDPatternOperator UnmaskedOp = X86VBroadcast> {
1150 let ExeDomain = DestInfo.ExeDomain, hasSideEffects = 0 in {
1151 defm r : AVX512_maskable_split<opc, MRMSrcReg, MaskInfo,
1152 (outs MaskInfo.RC:$dst),
Igor Breger21296d22015-10-20 11:56:42 +00001153 (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src",
Craig Topper17854ec2017-08-30 07:48:39 +00001154 (MaskInfo.VT
1155 (bitconvert
1156 (DestInfo.VT
Craig Topperbf0de9d2017-10-13 06:07:10 +00001157 (UnmaskedOp (SrcInfo.VT SrcInfo.RC:$src))))),
1158 (MaskInfo.VT
1159 (bitconvert
1160 (DestInfo.VT
Simon Pilgrim0e456342018-04-12 20:47:34 +00001161 (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))))>,
1162 T8PD, EVEX, Sched<[SchedRR]>;
Craig Topperbf0de9d2017-10-13 06:07:10 +00001163 let mayLoad = 1 in
1164 defm m : AVX512_maskable_split<opc, MRMSrcMem, MaskInfo,
1165 (outs MaskInfo.RC:$dst),
Igor Breger52bd1d52016-05-31 07:43:39 +00001166 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
Craig Topper17854ec2017-08-30 07:48:39 +00001167 (MaskInfo.VT
1168 (bitconvert
Craig Topperbf0de9d2017-10-13 06:07:10 +00001169 (DestInfo.VT (UnmaskedOp
1170 (SrcInfo.ScalarLdFrag addr:$src))))),
1171 (MaskInfo.VT
1172 (bitconvert
Craig Topper17854ec2017-08-30 07:48:39 +00001173 (DestInfo.VT (X86VBroadcast
Simon Pilgrim0e456342018-04-12 20:47:34 +00001174 (SrcInfo.ScalarLdFrag addr:$src)))))>,
1175 T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001176 Sched<[SchedRM]>;
Craig Topper80934372016-07-16 03:42:59 +00001177 }
Craig Toppere1cac152016-06-07 07:27:54 +00001178
Craig Topper17854ec2017-08-30 07:48:39 +00001179 def : Pat<(MaskInfo.VT
1180 (bitconvert
Craig Topperbf0de9d2017-10-13 06:07:10 +00001181 (DestInfo.VT (UnmaskedOp
Craig Topper17854ec2017-08-30 07:48:39 +00001182 (SrcInfo.VT (scalar_to_vector
1183 (SrcInfo.ScalarLdFrag addr:$src))))))),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001184 (!cast<Instruction>(Name#MaskInfo.ZSuffix#m) addr:$src)>;
Craig Topper17854ec2017-08-30 07:48:39 +00001185 def : Pat<(MaskInfo.VT (vselect MaskInfo.KRCWM:$mask,
1186 (bitconvert
1187 (DestInfo.VT
1188 (X86VBroadcast
1189 (SrcInfo.VT (scalar_to_vector
1190 (SrcInfo.ScalarLdFrag addr:$src)))))),
1191 MaskInfo.RC:$src0)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001192 (!cast<Instruction>(Name#DestInfo.ZSuffix#mk)
Craig Topper17854ec2017-08-30 07:48:39 +00001193 MaskInfo.RC:$src0, MaskInfo.KRCWM:$mask, addr:$src)>;
1194 def : Pat<(MaskInfo.VT (vselect MaskInfo.KRCWM:$mask,
1195 (bitconvert
1196 (DestInfo.VT
1197 (X86VBroadcast
1198 (SrcInfo.VT (scalar_to_vector
1199 (SrcInfo.ScalarLdFrag addr:$src)))))),
1200 MaskInfo.ImmAllZerosV)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001201 (!cast<Instruction>(Name#MaskInfo.ZSuffix#mkz)
Craig Topper17854ec2017-08-30 07:48:39 +00001202 MaskInfo.KRCWM:$mask, addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001203}
Robert Khasanovaf318f72014-10-30 14:21:47 +00001204
Craig Topper17854ec2017-08-30 07:48:39 +00001205// Helper class to force mask and broadcast result to same type.
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001206multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr, string Name,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001207 SchedWrite SchedRR, SchedWrite SchedRM,
Craig Topper17854ec2017-08-30 07:48:39 +00001208 X86VectorVTInfo DestInfo,
1209 X86VectorVTInfo SrcInfo> :
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001210 avx512_broadcast_rm_split<opc, OpcodeStr, Name, SchedRR, SchedRM,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001211 DestInfo, DestInfo, SrcInfo>;
Craig Topper17854ec2017-08-30 07:48:39 +00001212
Craig Topper80934372016-07-16 03:42:59 +00001213multiclass avx512_fp_broadcast_sd<bits<8> opc, string OpcodeStr,
Igor Breger21296d22015-10-20 11:56:42 +00001214 AVX512VLVectorVTInfo _> {
Clement Courbet41a13742018-01-15 12:05:33 +00001215 let Predicates = [HasAVX512] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001216 defm Z : avx512_broadcast_rm<opc, OpcodeStr, NAME, WriteFShuffle256,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001217 WriteFShuffle256Ld, _.info512, _.info128>,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001218 avx512_broadcast_scalar<opc, OpcodeStr, NAME, _.info512,
1219 _.info128>,
1220 EVEX_V512;
Clement Courbet41a13742018-01-15 12:05:33 +00001221 }
Robert Khasanovaf318f72014-10-30 14:21:47 +00001222
1223 let Predicates = [HasVLX] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001224 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, NAME, WriteFShuffle256,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001225 WriteFShuffle256Ld, _.info256, _.info128>,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001226 avx512_broadcast_scalar<opc, OpcodeStr, NAME, _.info256,
1227 _.info128>,
1228 EVEX_V256;
Robert Khasanovaf318f72014-10-30 14:21:47 +00001229 }
1230}
1231
Craig Topper80934372016-07-16 03:42:59 +00001232multiclass avx512_fp_broadcast_ss<bits<8> opc, string OpcodeStr,
1233 AVX512VLVectorVTInfo _> {
Clement Courbet41a13742018-01-15 12:05:33 +00001234 let Predicates = [HasAVX512] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001235 defm Z : avx512_broadcast_rm<opc, OpcodeStr, NAME, WriteFShuffle256,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001236 WriteFShuffle256Ld, _.info512, _.info128>,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001237 avx512_broadcast_scalar<opc, OpcodeStr, NAME, _.info512,
1238 _.info128>,
1239 EVEX_V512;
Clement Courbet41a13742018-01-15 12:05:33 +00001240 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001241
Craig Topper80934372016-07-16 03:42:59 +00001242 let Predicates = [HasVLX] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001243 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, NAME, WriteFShuffle256,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001244 WriteFShuffle256Ld, _.info256, _.info128>,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001245 avx512_broadcast_scalar<opc, OpcodeStr, NAME, _.info256,
1246 _.info128>,
1247 EVEX_V256;
1248 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, NAME, WriteFShuffle256,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001249 WriteFShuffle256Ld, _.info128, _.info128>,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001250 avx512_broadcast_scalar<opc, OpcodeStr, NAME, _.info128,
1251 _.info128>,
1252 EVEX_V128;
Craig Topper80934372016-07-16 03:42:59 +00001253 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001254}
Craig Topper80934372016-07-16 03:42:59 +00001255defm VBROADCASTSS : avx512_fp_broadcast_ss<0x18, "vbroadcastss",
1256 avx512vl_f32_info>;
1257defm VBROADCASTSD : avx512_fp_broadcast_sd<0x19, "vbroadcastsd",
Craig Topper0a5e90c2018-06-19 04:24:42 +00001258 avx512vl_f64_info>, VEX_W1X;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001259
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001260multiclass avx512_int_broadcast_reg<bits<8> opc, SchedWrite SchedRR,
1261 X86VectorVTInfo _, SDPatternOperator OpNode,
Robert Khasanovcbc57032014-12-09 16:38:41 +00001262 RegisterClass SrcRC> {
Craig Topperfe259882017-02-26 06:45:51 +00001263 let ExeDomain = _.ExeDomain in
Igor Breger0aeda372016-02-07 08:30:50 +00001264 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001265 (ins SrcRC:$src),
1266 "vpbroadcast"##_.Suffix, "$src", "$src",
Simon Pilgrim0e456342018-04-12 20:47:34 +00001267 (_.VT (OpNode SrcRC:$src))>, T8PD, EVEX,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001268 Sched<[SchedRR]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001269}
1270
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001271multiclass avx512_int_broadcastbw_reg<bits<8> opc, string Name, SchedWrite SchedRR,
Guy Blank7f60c992017-08-09 17:21:01 +00001272 X86VectorVTInfo _, SDPatternOperator OpNode,
1273 RegisterClass SrcRC, SubRegIndex Subreg> {
Craig Topper508aa972017-08-14 05:09:34 +00001274 let hasSideEffects = 0, ExeDomain = _.ExeDomain in
Guy Blank7f60c992017-08-09 17:21:01 +00001275 defm r : AVX512_maskable_custom<opc, MRMSrcReg,
1276 (outs _.RC:$dst), (ins GR32:$src),
1277 !con((ins _.RC:$src0, _.KRCWM:$mask), (ins GR32:$src)),
1278 !con((ins _.KRCWM:$mask), (ins GR32:$src)),
1279 "vpbroadcast"##_.Suffix, "$src", "$src", [], [], [],
Simon Pilgrim0e456342018-04-12 20:47:34 +00001280 "$src0 = $dst">, T8PD, EVEX, Sched<[SchedRR]>;
Guy Blank7f60c992017-08-09 17:21:01 +00001281
1282 def : Pat <(_.VT (OpNode SrcRC:$src)),
1283 (!cast<Instruction>(Name#r)
1284 (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>;
1285
1286 def : Pat <(vselect _.KRCWM:$mask, (_.VT (OpNode SrcRC:$src)), _.RC:$src0),
1287 (!cast<Instruction>(Name#rk) _.RC:$src0, _.KRCWM:$mask,
1288 (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>;
1289
1290 def : Pat <(vselect _.KRCWM:$mask, (_.VT (OpNode SrcRC:$src)), _.ImmAllZerosV),
1291 (!cast<Instruction>(Name#rkz) _.KRCWM:$mask,
1292 (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>;
1293}
1294
1295multiclass avx512_int_broadcastbw_reg_vl<bits<8> opc, string Name,
1296 AVX512VLVectorVTInfo _, SDPatternOperator OpNode,
1297 RegisterClass SrcRC, SubRegIndex Subreg, Predicate prd> {
1298 let Predicates = [prd] in
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001299 defm Z : avx512_int_broadcastbw_reg<opc, Name#Z, WriteShuffle256, _.info512,
1300 OpNode, SrcRC, Subreg>, EVEX_V512;
Guy Blank7f60c992017-08-09 17:21:01 +00001301 let Predicates = [prd, HasVLX] in {
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001302 defm Z256 : avx512_int_broadcastbw_reg<opc, Name#Z256, WriteShuffle256,
1303 _.info256, OpNode, SrcRC, Subreg>, EVEX_V256;
1304 defm Z128 : avx512_int_broadcastbw_reg<opc, Name#Z128, WriteShuffle,
1305 _.info128, OpNode, SrcRC, Subreg>, EVEX_V128;
Guy Blank7f60c992017-08-09 17:21:01 +00001306 }
1307}
1308
Robert Khasanovcbc57032014-12-09 16:38:41 +00001309multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
Craig Topper49ba3f52017-02-26 06:45:48 +00001310 SDPatternOperator OpNode,
Robert Khasanovcbc57032014-12-09 16:38:41 +00001311 RegisterClass SrcRC, Predicate prd> {
1312 let Predicates = [prd] in
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001313 defm Z : avx512_int_broadcast_reg<opc, WriteShuffle256, _.info512, OpNode,
1314 SrcRC>, EVEX_V512;
Robert Khasanovcbc57032014-12-09 16:38:41 +00001315 let Predicates = [prd, HasVLX] in {
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001316 defm Z256 : avx512_int_broadcast_reg<opc, WriteShuffle256, _.info256, OpNode,
1317 SrcRC>, EVEX_V256;
1318 defm Z128 : avx512_int_broadcast_reg<opc, WriteShuffle, _.info128, OpNode,
1319 SrcRC>, EVEX_V128;
Robert Khasanovcbc57032014-12-09 16:38:41 +00001320 }
1321}
1322
Guy Blank7f60c992017-08-09 17:21:01 +00001323defm VPBROADCASTBr : avx512_int_broadcastbw_reg_vl<0x7A, "VPBROADCASTBr",
1324 avx512vl_i8_info, X86VBroadcast, GR8, sub_8bit, HasBWI>;
1325defm VPBROADCASTWr : avx512_int_broadcastbw_reg_vl<0x7B, "VPBROADCASTWr",
1326 avx512vl_i16_info, X86VBroadcast, GR16, sub_16bit,
1327 HasBWI>;
Craig Topper49ba3f52017-02-26 06:45:48 +00001328defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info,
1329 X86VBroadcast, GR32, HasAVX512>;
1330defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info,
1331 X86VBroadcast, GR64, HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +00001332
Igor Breger21296d22015-10-20 11:56:42 +00001333// Provide aliases for broadcast from the same register class that
1334// automatically does the extract.
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001335multiclass avx512_int_broadcast_rm_lowering<string Name,
1336 X86VectorVTInfo DestInfo,
Igor Breger21296d22015-10-20 11:56:42 +00001337 X86VectorVTInfo SrcInfo> {
1338 def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001339 (!cast<Instruction>(Name#DestInfo.ZSuffix#"r")
Igor Breger21296d22015-10-20 11:56:42 +00001340 (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>;
1341}
1342
1343multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr,
1344 AVX512VLVectorVTInfo _, Predicate prd> {
1345 let Predicates = [prd] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001346 defm Z : avx512_broadcast_rm<opc, OpcodeStr, NAME, WriteShuffle256,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001347 WriteShuffle256Ld, _.info512, _.info128>,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001348 avx512_int_broadcast_rm_lowering<NAME, _.info512, _.info256>,
Igor Breger21296d22015-10-20 11:56:42 +00001349 EVEX_V512;
1350 // Defined separately to avoid redefinition.
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001351 defm Z_Alt : avx512_int_broadcast_rm_lowering<NAME, _.info512, _.info512>;
Igor Breger21296d22015-10-20 11:56:42 +00001352 }
1353 let Predicates = [prd, HasVLX] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001354 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, NAME, WriteShuffle256,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001355 WriteShuffle256Ld, _.info256, _.info128>,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001356 avx512_int_broadcast_rm_lowering<NAME, _.info256, _.info256>,
Igor Breger21296d22015-10-20 11:56:42 +00001357 EVEX_V256;
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001358 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, NAME, WriteShuffle,
Simon Pilgrim38ac0e92018-05-10 17:06:09 +00001359 WriteShuffleXLd, _.info128, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +00001360 EVEX_V128;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00001361 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001362}
1363
Igor Breger21296d22015-10-20 11:56:42 +00001364defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb",
1365 avx512vl_i8_info, HasBWI>;
1366defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw",
1367 avx512vl_i16_info, HasBWI>;
1368defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd",
1369 avx512vl_i32_info, HasAVX512>;
1370defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq",
Craig Topper0a5e90c2018-06-19 04:24:42 +00001371 avx512vl_i64_info, HasAVX512>, VEX_W1X;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001372
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001373multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
1374 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001375 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Craig Toppere1cac152016-06-07 07:27:54 +00001376 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1377 (_Dst.VT (X86SubVBroadcast
Simon Pilgrim0e456342018-04-12 20:47:34 +00001378 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
Simon Pilgrim38ac0e92018-05-10 17:06:09 +00001379 Sched<[SchedWriteShuffle.YMM.Folded]>,
1380 AVX5128IBase, EVEX;
Adam Nemet73f72e12014-06-27 00:43:38 +00001381}
1382
Craig Topperd6f4be92017-08-21 05:29:02 +00001383// This should be used for the AVX512DQ broadcast instructions. It disables
1384// the unmasked patterns so that we only use the DQ instructions when masking
1385// is requested.
1386multiclass avx512_subvec_broadcast_rm_dq<bits<8> opc, string OpcodeStr,
1387 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Craig Topperc228d792017-09-05 05:49:44 +00001388 let hasSideEffects = 0, mayLoad = 1 in
Craig Topperd6f4be92017-08-21 05:29:02 +00001389 defm rm : AVX512_maskable_split<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
1390 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1391 (null_frag),
1392 (_Dst.VT (X86SubVBroadcast
Simon Pilgrim0e456342018-04-12 20:47:34 +00001393 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
Simon Pilgrim38ac0e92018-05-10 17:06:09 +00001394 Sched<[SchedWriteShuffle.YMM.Folded]>,
1395 AVX5128IBase, EVEX;
Craig Topperd6f4be92017-08-21 05:29:02 +00001396}
1397
Simon Pilgrim79195582017-02-21 16:41:44 +00001398let Predicates = [HasAVX512] in {
1399 // 32-bit targets will fail to load a i64 directly but can use ZEXT_LOAD.
1400 def : Pat<(v8i64 (X86VBroadcast (v8i64 (X86vzload addr:$src)))),
1401 (VPBROADCASTQZm addr:$src)>;
1402}
1403
Craig Topperad3d0312017-10-10 21:07:14 +00001404let Predicates = [HasVLX] in {
Simon Pilgrim79195582017-02-21 16:41:44 +00001405 // 32-bit targets will fail to load a i64 directly but can use ZEXT_LOAD.
1406 def : Pat<(v2i64 (X86VBroadcast (v2i64 (X86vzload addr:$src)))),
1407 (VPBROADCASTQZ128m addr:$src)>;
1408 def : Pat<(v4i64 (X86VBroadcast (v4i64 (X86vzload addr:$src)))),
1409 (VPBROADCASTQZ256m addr:$src)>;
Craig Topperad3d0312017-10-10 21:07:14 +00001410}
1411let Predicates = [HasVLX, HasBWI] in {
Craig Topperbe351ee2016-10-01 06:01:23 +00001412 // loadi16 is tricky to fold, because !isTypeDesirableForOp, justifiably.
1413 // This means we'll encounter truncated i32 loads; match that here.
1414 def : Pat<(v8i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1415 (VPBROADCASTWZ128m addr:$src)>;
1416 def : Pat<(v16i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1417 (VPBROADCASTWZ256m addr:$src)>;
1418 def : Pat<(v8i16 (X86VBroadcast
1419 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1420 (VPBROADCASTWZ128m addr:$src)>;
1421 def : Pat<(v16i16 (X86VBroadcast
1422 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1423 (VPBROADCASTWZ256m addr:$src)>;
1424}
1425
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001426//===----------------------------------------------------------------------===//
1427// AVX-512 BROADCAST SUBVECTORS
1428//
1429
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001430defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1431 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +00001432 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001433defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1434 v16f32_info, v4f32x_info>,
1435 EVEX_V512, EVEX_CD8<32, CD8VT4>;
1436defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
1437 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +00001438 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001439defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
1440 v8f64_info, v4f64x_info>, VEX_W,
1441 EVEX_V512, EVEX_CD8<64, CD8VT4>;
1442
Craig Topper715ad7f2016-10-16 23:29:51 +00001443let Predicates = [HasAVX512] in {
Craig Topperd6f4be92017-08-21 05:29:02 +00001444def : Pat<(v16f32 (X86SubVBroadcast (loadv8f32 addr:$src))),
1445 (VBROADCASTF64X4rm addr:$src)>;
1446def : Pat<(v16i32 (X86SubVBroadcast (bc_v8i32 (loadv4i64 addr:$src)))),
1447 (VBROADCASTI64X4rm addr:$src)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001448def : Pat<(v32i16 (X86SubVBroadcast (bc_v16i16 (loadv4i64 addr:$src)))),
1449 (VBROADCASTI64X4rm addr:$src)>;
1450def : Pat<(v64i8 (X86SubVBroadcast (bc_v32i8 (loadv4i64 addr:$src)))),
1451 (VBROADCASTI64X4rm addr:$src)>;
1452
1453// Provide fallback in case the load node that is used in the patterns above
1454// is used by additional users, which prevents the pattern selection.
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001455def : Pat<(v8f64 (X86SubVBroadcast (v4f64 VR256X:$src))),
1456 (VINSERTF64x4Zrr (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00001457 (v4f64 VR256X:$src), 1)>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001458def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1459 (VINSERTF64x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1460 (v8f32 VR256X:$src), 1)>;
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001461def : Pat<(v8i64 (X86SubVBroadcast (v4i64 VR256X:$src))),
1462 (VINSERTI64x4Zrr (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00001463 (v4i64 VR256X:$src), 1)>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001464def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1465 (VINSERTI64x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1466 (v8i32 VR256X:$src), 1)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001467def : Pat<(v32i16 (X86SubVBroadcast (v16i16 VR256X:$src))),
1468 (VINSERTI64x4Zrr (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1469 (v16i16 VR256X:$src), 1)>;
1470def : Pat<(v64i8 (X86SubVBroadcast (v32i8 VR256X:$src))),
1471 (VINSERTI64x4Zrr (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1472 (v32i8 VR256X:$src), 1)>;
Craig Toppera4dc3402016-10-19 04:44:17 +00001473
Craig Topperd6f4be92017-08-21 05:29:02 +00001474def : Pat<(v8f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1475 (VBROADCASTF32X4rm addr:$src)>;
1476def : Pat<(v8i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1477 (VBROADCASTI32X4rm addr:$src)>;
Craig Toppera4dc3402016-10-19 04:44:17 +00001478def : Pat<(v32i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1479 (VBROADCASTI32X4rm addr:$src)>;
1480def : Pat<(v64i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1481 (VBROADCASTI32X4rm addr:$src)>;
Craig Topper5a2bd992018-02-05 08:37:37 +00001482
1483// Patterns for selects of bitcasted operations.
1484def : Pat<(vselect VK16WM:$mask,
1485 (bc_v16f32 (v8f64 (X86SubVBroadcast (loadv2f64 addr:$src)))),
1486 (bc_v16f32 (v16i32 immAllZerosV))),
1487 (VBROADCASTF32X4rmkz VK16WM:$mask, addr:$src)>;
1488def : Pat<(vselect VK16WM:$mask,
1489 (bc_v16f32 (v8f64 (X86SubVBroadcast (loadv2f64 addr:$src)))),
1490 VR512:$src0),
1491 (VBROADCASTF32X4rmk VR512:$src0, VK16WM:$mask, addr:$src)>;
1492def : Pat<(vselect VK16WM:$mask,
1493 (bc_v16i32 (v8i64 (X86SubVBroadcast (loadv2i64 addr:$src)))),
1494 (v16i32 immAllZerosV)),
1495 (VBROADCASTI32X4rmkz VK16WM:$mask, addr:$src)>;
1496def : Pat<(vselect VK16WM:$mask,
1497 (bc_v16i32 (v8i64 (X86SubVBroadcast (loadv2i64 addr:$src)))),
1498 VR512:$src0),
1499 (VBROADCASTI32X4rmk VR512:$src0, VK16WM:$mask, addr:$src)>;
1500
1501def : Pat<(vselect VK8WM:$mask,
1502 (bc_v8f64 (v16f32 (X86SubVBroadcast (loadv8f32 addr:$src)))),
1503 (bc_v8f64 (v16i32 immAllZerosV))),
1504 (VBROADCASTF64X4rmkz VK8WM:$mask, addr:$src)>;
1505def : Pat<(vselect VK8WM:$mask,
1506 (bc_v8f64 (v16f32 (X86SubVBroadcast (loadv8f32 addr:$src)))),
1507 VR512:$src0),
1508 (VBROADCASTF64X4rmk VR512:$src0, VK8WM:$mask, addr:$src)>;
1509def : Pat<(vselect VK8WM:$mask,
1510 (bc_v8i64 (v16i32 (X86SubVBroadcast (bc_v8i32 (loadv4i64 addr:$src))))),
1511 (bc_v8i64 (v16i32 immAllZerosV))),
1512 (VBROADCASTI64X4rmkz VK8WM:$mask, addr:$src)>;
1513def : Pat<(vselect VK8WM:$mask,
1514 (bc_v8i64 (v16i32 (X86SubVBroadcast (bc_v8i32 (loadv4i64 addr:$src))))),
1515 VR512:$src0),
1516 (VBROADCASTI64X4rmk VR512:$src0, VK8WM:$mask, addr:$src)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001517}
1518
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001519let Predicates = [HasVLX] in {
1520defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1521 v8i32x_info, v4i32x_info>,
1522 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1523defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1524 v8f32x_info, v4f32x_info>,
1525 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001526
Craig Topperd6f4be92017-08-21 05:29:02 +00001527def : Pat<(v4f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1528 (VBROADCASTF32X4Z256rm addr:$src)>;
1529def : Pat<(v4i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1530 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001531def : Pat<(v16i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1532 (VBROADCASTI32X4Z256rm addr:$src)>;
1533def : Pat<(v32i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1534 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001535
Craig Topper5a2bd992018-02-05 08:37:37 +00001536// Patterns for selects of bitcasted operations.
1537def : Pat<(vselect VK8WM:$mask,
1538 (bc_v8f32 (v4f64 (X86SubVBroadcast (loadv2f64 addr:$src)))),
1539 (bc_v8f32 (v8i32 immAllZerosV))),
1540 (VBROADCASTF32X4Z256rmkz VK8WM:$mask, addr:$src)>;
1541def : Pat<(vselect VK8WM:$mask,
1542 (bc_v8f32 (v4f64 (X86SubVBroadcast (loadv2f64 addr:$src)))),
1543 VR256X:$src0),
1544 (VBROADCASTF32X4Z256rmk VR256X:$src0, VK8WM:$mask, addr:$src)>;
1545def : Pat<(vselect VK8WM:$mask,
1546 (bc_v8i32 (v4i64 (X86SubVBroadcast (loadv2i64 addr:$src)))),
1547 (v8i32 immAllZerosV)),
1548 (VBROADCASTI32X4Z256rmkz VK8WM:$mask, addr:$src)>;
1549def : Pat<(vselect VK8WM:$mask,
1550 (bc_v8i32 (v4i64 (X86SubVBroadcast (loadv2i64 addr:$src)))),
1551 VR256X:$src0),
1552 (VBROADCASTI32X4Z256rmk VR256X:$src0, VK8WM:$mask, addr:$src)>;
1553
1554
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001555// Provide fallback in case the load node that is used in the patterns above
1556// is used by additional users, which prevents the pattern selection.
Craig Topperd6f4be92017-08-21 05:29:02 +00001557def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
1558 (VINSERTF32x4Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1559 (v2f64 VR128X:$src), 1)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001560def : Pat<(v8f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001561 (VINSERTF32x4Z256rr (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001562 (v4f32 VR128X:$src), 1)>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001563def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
1564 (VINSERTI32x4Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1565 (v2i64 VR128X:$src), 1)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001566def : Pat<(v8i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001567 (VINSERTI32x4Z256rr (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001568 (v4i32 VR128X:$src), 1)>;
1569def : Pat<(v16i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001570 (VINSERTI32x4Z256rr (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001571 (v8i16 VR128X:$src), 1)>;
1572def : Pat<(v32i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001573 (VINSERTI32x4Z256rr (INSERT_SUBREG (v32i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001574 (v16i8 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001575}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001576
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001577let Predicates = [HasVLX, HasDQI] in {
Craig Topperd6f4be92017-08-21 05:29:02 +00001578defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm_dq<0x5a, "vbroadcasti64x2",
Craig Topper0a5e90c2018-06-19 04:24:42 +00001579 v4i64x_info, v2i64x_info>, VEX_W1X,
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001580 EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001581defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm_dq<0x1a, "vbroadcastf64x2",
Craig Topper0a5e90c2018-06-19 04:24:42 +00001582 v4f64x_info, v2f64x_info>, VEX_W1X,
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001583 EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topper5a2bd992018-02-05 08:37:37 +00001584
1585// Patterns for selects of bitcasted operations.
1586def : Pat<(vselect VK4WM:$mask,
1587 (bc_v4f64 (v8f32 (X86SubVBroadcast (loadv4f32 addr:$src)))),
1588 (bc_v4f64 (v8i32 immAllZerosV))),
1589 (VBROADCASTF64X2Z128rmkz VK4WM:$mask, addr:$src)>;
1590def : Pat<(vselect VK4WM:$mask,
1591 (bc_v4f64 (v8f32 (X86SubVBroadcast (loadv4f32 addr:$src)))),
1592 VR256X:$src0),
1593 (VBROADCASTF64X2Z128rmk VR256X:$src0, VK4WM:$mask, addr:$src)>;
1594def : Pat<(vselect VK4WM:$mask,
1595 (bc_v4i64 (v8i32 (X86SubVBroadcast (bc_v4i32 (loadv2i64 addr:$src))))),
1596 (bc_v4i64 (v8i32 immAllZerosV))),
1597 (VBROADCASTI64X2Z128rmkz VK4WM:$mask, addr:$src)>;
1598def : Pat<(vselect VK4WM:$mask,
1599 (bc_v4i64 (v8i32 (X86SubVBroadcast (bc_v4i32 (loadv2i64 addr:$src))))),
1600 VR256X:$src0),
1601 (VBROADCASTI64X2Z128rmk VR256X:$src0, VK4WM:$mask, addr:$src)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001602}
1603
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001604let Predicates = [HasDQI] in {
Craig Topperd6f4be92017-08-21 05:29:02 +00001605defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm_dq<0x5a, "vbroadcasti64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001606 v8i64_info, v2i64x_info>, VEX_W,
1607 EVEX_V512, EVEX_CD8<64, CD8VT2>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001608defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm_dq<0x5b, "vbroadcasti32x8",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001609 v16i32_info, v8i32x_info>,
1610 EVEX_V512, EVEX_CD8<32, CD8VT8>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001611defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm_dq<0x1a, "vbroadcastf64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001612 v8f64_info, v2f64x_info>, VEX_W,
1613 EVEX_V512, EVEX_CD8<64, CD8VT2>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001614defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm_dq<0x1b, "vbroadcastf32x8",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001615 v16f32_info, v8f32x_info>,
1616 EVEX_V512, EVEX_CD8<32, CD8VT8>;
Craig Topper5a2bd992018-02-05 08:37:37 +00001617
1618// Patterns for selects of bitcasted operations.
1619def : Pat<(vselect VK16WM:$mask,
1620 (bc_v16f32 (v8f64 (X86SubVBroadcast (loadv4f64 addr:$src)))),
1621 (bc_v16f32 (v16i32 immAllZerosV))),
1622 (VBROADCASTF32X8rmkz VK16WM:$mask, addr:$src)>;
1623def : Pat<(vselect VK16WM:$mask,
1624 (bc_v16f32 (v8f64 (X86SubVBroadcast (loadv4f64 addr:$src)))),
1625 VR512:$src0),
1626 (VBROADCASTF32X8rmk VR512:$src0, VK16WM:$mask, addr:$src)>;
1627def : Pat<(vselect VK16WM:$mask,
1628 (bc_v16i32 (v8i64 (X86SubVBroadcast (loadv4i64 addr:$src)))),
1629 (v16i32 immAllZerosV)),
1630 (VBROADCASTI32X8rmkz VK16WM:$mask, addr:$src)>;
1631def : Pat<(vselect VK16WM:$mask,
1632 (bc_v16i32 (v8i64 (X86SubVBroadcast (loadv4i64 addr:$src)))),
1633 VR512:$src0),
1634 (VBROADCASTI32X8rmk VR512:$src0, VK16WM:$mask, addr:$src)>;
1635
1636def : Pat<(vselect VK8WM:$mask,
1637 (bc_v8f64 (v16f32 (X86SubVBroadcast (loadv4f32 addr:$src)))),
1638 (bc_v8f64 (v16i32 immAllZerosV))),
1639 (VBROADCASTF64X2rmkz VK8WM:$mask, addr:$src)>;
1640def : Pat<(vselect VK8WM:$mask,
1641 (bc_v8f64 (v16f32 (X86SubVBroadcast (loadv4f32 addr:$src)))),
1642 VR512:$src0),
1643 (VBROADCASTF64X2rmk VR512:$src0, VK8WM:$mask, addr:$src)>;
1644def : Pat<(vselect VK8WM:$mask,
1645 (bc_v8i64 (v16i32 (X86SubVBroadcast (bc_v4i32 (loadv2i64 addr:$src))))),
1646 (bc_v8i64 (v16i32 immAllZerosV))),
1647 (VBROADCASTI64X2rmkz VK8WM:$mask, addr:$src)>;
1648def : Pat<(vselect VK8WM:$mask,
1649 (bc_v8i64 (v16i32 (X86SubVBroadcast (bc_v4i32 (loadv2i64 addr:$src))))),
1650 VR512:$src0),
1651 (VBROADCASTI64X2rmk VR512:$src0, VK8WM:$mask, addr:$src)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001652}
Adam Nemet73f72e12014-06-27 00:43:38 +00001653
Igor Bregerfa798a92015-11-02 07:39:36 +00001654multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001655 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001656 let Predicates = [HasDQI] in
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001657 defm Z : avx512_broadcast_rm_split<opc, OpcodeStr, NAME, WriteShuffle256,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001658 WriteShuffle256Ld, _Dst.info512,
Craig Topperbf0de9d2017-10-13 06:07:10 +00001659 _Src.info512, _Src.info128, null_frag>,
Craig Topper17854ec2017-08-30 07:48:39 +00001660 EVEX_V512;
Igor Bregerfa798a92015-11-02 07:39:36 +00001661 let Predicates = [HasDQI, HasVLX] in
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001662 defm Z256 : avx512_broadcast_rm_split<opc, OpcodeStr, NAME, WriteShuffle256,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001663 WriteShuffle256Ld, _Dst.info256,
Craig Topperbf0de9d2017-10-13 06:07:10 +00001664 _Src.info256, _Src.info128, null_frag>,
Craig Topper17854ec2017-08-30 07:48:39 +00001665 EVEX_V256;
Igor Bregerfa798a92015-11-02 07:39:36 +00001666}
1667
1668multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001669 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> :
1670 avx512_common_broadcast_32x2<opc, OpcodeStr, _Dst, _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001671
1672 let Predicates = [HasDQI, HasVLX] in
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001673 defm Z128 : avx512_broadcast_rm_split<opc, OpcodeStr, NAME, WriteShuffle,
Simon Pilgrim38ac0e92018-05-10 17:06:09 +00001674 WriteShuffleXLd, _Dst.info128,
Craig Topperbf0de9d2017-10-13 06:07:10 +00001675 _Src.info128, _Src.info128, null_frag>,
Craig Topper17854ec2017-08-30 07:48:39 +00001676 EVEX_V128;
Igor Bregerfa798a92015-11-02 07:39:36 +00001677}
1678
Craig Topper51e052f2016-10-15 16:26:02 +00001679defm VBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2",
1680 avx512vl_i32_info, avx512vl_i64_info>;
1681defm VBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2",
1682 avx512vl_f32_info, avx512vl_f64_info>;
Igor Bregerfa798a92015-11-02 07:39:36 +00001683
Craig Topper52317e82017-01-15 05:47:45 +00001684let Predicates = [HasVLX] in {
1685def : Pat<(v8f32 (X86VBroadcast (v8f32 VR256X:$src))),
1686 (VBROADCASTSSZ256r (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1687def : Pat<(v4f64 (X86VBroadcast (v4f64 VR256X:$src))),
1688 (VBROADCASTSDZ256r (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
1689}
1690
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001691def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001692 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001693def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
1694 (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1695
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001696def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001697 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001698def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
1699 (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001700
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001701//===----------------------------------------------------------------------===//
1702// AVX-512 BROADCAST MASK TO VECTOR REGISTER
1703//---
Asaf Badouh0d957b82015-11-18 09:42:45 +00001704multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr,
1705 X86VectorVTInfo _, RegisterClass KRC> {
1706 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001707 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Simon Pilgrim577ae242018-04-12 19:25:07 +00001708 [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>,
1709 EVEX, Sched<[WriteShuffle]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001710}
1711
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001712multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
Asaf Badouh0d957b82015-11-18 09:42:45 +00001713 AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> {
1714 let Predicates = [HasCDI] in
1715 defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512;
1716 let Predicates = [HasCDI, HasVLX] in {
1717 defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256;
1718 defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128;
1719 }
1720}
1721
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001722defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001723 avx512vl_i32_info, VK16>;
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001724defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001725 avx512vl_i64_info, VK8>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001726
1727//===----------------------------------------------------------------------===//
Craig Topperaad5f112015-11-30 00:13:24 +00001728// -- VPERMI2 - 3 source operands form --
Simon Pilgrim21e89792018-04-13 14:36:59 +00001729multiclass avx512_perm_i<bits<8> opc, string OpcodeStr,
Craig Topper26bc8482018-05-28 05:37:25 +00001730 X86FoldableSchedWrite sched,
1731 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topperdcfcfdb2018-05-28 19:33:11 +00001732let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain,
1733 hasSideEffects = 0 in {
Craig Topper26bc8482018-05-28 05:37:25 +00001734 defm rr: AVX512_maskable_3src_cast<opc, MRMSrcReg, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001735 (ins _.RC:$src2, _.RC:$src3),
1736 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topperdcfcfdb2018-05-28 19:33:11 +00001737 (_.VT (X86VPermt2 _.RC:$src2, IdxVT.RC:$src1, _.RC:$src3)), 1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001738 EVEX_4V, AVX5128IBase, Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001739
Craig Topperdcfcfdb2018-05-28 19:33:11 +00001740 let mayLoad = 1 in
Craig Topper26bc8482018-05-28 05:37:25 +00001741 defm rm: AVX512_maskable_3src_cast<opc, MRMSrcMem, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001742 (ins _.RC:$src2, _.MemOp:$src3),
1743 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topperdcfcfdb2018-05-28 19:33:11 +00001744 (_.VT (X86VPermt2 _.RC:$src2, IdxVT.RC:$src1,
Simon Pilgrim0e456342018-04-12 20:47:34 +00001745 (_.VT (bitconvert (_.LdFrag addr:$src3))))), 1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001746 EVEX_4V, AVX5128IBase, Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001747 }
1748}
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001749
Simon Pilgrim21e89792018-04-13 14:36:59 +00001750multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr,
Craig Topper26bc8482018-05-28 05:37:25 +00001751 X86FoldableSchedWrite sched,
1752 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topperdcfcfdb2018-05-28 19:33:11 +00001753 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain,
1754 hasSideEffects = 0, mayLoad = 1 in
Craig Topper26bc8482018-05-28 05:37:25 +00001755 defm rmb: AVX512_maskable_3src_cast<opc, MRMSrcMem, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001756 (ins _.RC:$src2, _.ScalarMemOp:$src3),
1757 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1758 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topperdcfcfdb2018-05-28 19:33:11 +00001759 (_.VT (X86VPermt2 _.RC:$src2,
1760 IdxVT.RC:$src1,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))), 1>,
Simon Pilgrim0e456342018-04-12 20:47:34 +00001761 AVX5128IBase, EVEX_4V, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001762 Sched<[sched.Folded, ReadAfterLd]>;
Adam Nemetefe9c982014-07-02 21:25:58 +00001763}
1764
Simon Pilgrim21e89792018-04-13 14:36:59 +00001765multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr,
1766 X86FoldableSchedWrite sched,
Craig Topper26bc8482018-05-28 05:37:25 +00001767 AVX512VLVectorVTInfo VTInfo,
1768 AVX512VLVectorVTInfo ShuffleMask> {
1769 defm NAME: avx512_perm_i<opc, OpcodeStr, sched, VTInfo.info512,
1770 ShuffleMask.info512>,
1771 avx512_perm_i_mb<opc, OpcodeStr, sched, VTInfo.info512,
1772 ShuffleMask.info512>, EVEX_V512;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001773 let Predicates = [HasVLX] in {
Craig Topper26bc8482018-05-28 05:37:25 +00001774 defm NAME#128: avx512_perm_i<opc, OpcodeStr, sched, VTInfo.info128,
1775 ShuffleMask.info128>,
1776 avx512_perm_i_mb<opc, OpcodeStr, sched, VTInfo.info128,
1777 ShuffleMask.info128>, EVEX_V128;
1778 defm NAME#256: avx512_perm_i<opc, OpcodeStr, sched, VTInfo.info256,
1779 ShuffleMask.info256>,
1780 avx512_perm_i_mb<opc, OpcodeStr, sched, VTInfo.info256,
1781 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001782 }
1783}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001784
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001785multiclass avx512_perm_i_sizes_bw<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001786 X86FoldableSchedWrite sched,
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001787 AVX512VLVectorVTInfo VTInfo,
Craig Topper26bc8482018-05-28 05:37:25 +00001788 AVX512VLVectorVTInfo Idx,
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001789 Predicate Prd> {
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001790 let Predicates = [Prd] in
Craig Topper26bc8482018-05-28 05:37:25 +00001791 defm NAME: avx512_perm_i<opc, OpcodeStr, sched, VTInfo.info512,
1792 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001793 let Predicates = [Prd, HasVLX] in {
Craig Topper26bc8482018-05-28 05:37:25 +00001794 defm NAME#128: avx512_perm_i<opc, OpcodeStr, sched, VTInfo.info128,
1795 Idx.info128>, EVEX_V128;
1796 defm NAME#256: avx512_perm_i<opc, OpcodeStr, sched, VTInfo.info256,
1797 Idx.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001798 }
1799}
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001800
Simon Pilgrim21e89792018-04-13 14:36:59 +00001801defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d", WriteVarShuffle256,
Craig Topper26bc8482018-05-28 05:37:25 +00001802 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001803defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q", WriteVarShuffle256,
Craig Topper26bc8482018-05-28 05:37:25 +00001804 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001805defm VPERMI2W : avx512_perm_i_sizes_bw<0x75, "vpermi2w", WriteVarShuffle256,
Craig Topper26bc8482018-05-28 05:37:25 +00001806 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1807 VEX_W, EVEX_CD8<16, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001808defm VPERMI2B : avx512_perm_i_sizes_bw<0x75, "vpermi2b", WriteVarShuffle256,
Craig Topper26bc8482018-05-28 05:37:25 +00001809 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1810 EVEX_CD8<8, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001811defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps", WriteFVarShuffle256,
Craig Topper26bc8482018-05-28 05:37:25 +00001812 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001813defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd", WriteFVarShuffle256,
Craig Topper26bc8482018-05-28 05:37:25 +00001814 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
1815
1816// Extra patterns to deal with extra bitcasts due to passthru and index being
1817// different types on the fp versions.
1818multiclass avx512_perm_i_lowering<string InstrStr, X86VectorVTInfo _,
1819 X86VectorVTInfo IdxVT,
1820 X86VectorVTInfo CastVT> {
1821 def : Pat<(_.VT (vselect _.KRCWM:$mask,
Craig Topperdcfcfdb2018-05-28 19:33:11 +00001822 (X86VPermt2 (_.VT _.RC:$src2),
1823 (IdxVT.VT (bitconvert (CastVT.VT _.RC:$src1))), _.RC:$src3),
Craig Topper26bc8482018-05-28 05:37:25 +00001824 (_.VT (bitconvert (CastVT.VT _.RC:$src1))))),
1825 (!cast<Instruction>(InstrStr#"rrk") _.RC:$src1, _.KRCWM:$mask,
1826 _.RC:$src2, _.RC:$src3)>;
1827 def : Pat<(_.VT (vselect _.KRCWM:$mask,
Craig Topperdcfcfdb2018-05-28 19:33:11 +00001828 (X86VPermt2 _.RC:$src2,
1829 (IdxVT.VT (bitconvert (CastVT.VT _.RC:$src1))),
1830 (_.LdFrag addr:$src3)),
Craig Topper26bc8482018-05-28 05:37:25 +00001831 (_.VT (bitconvert (CastVT.VT _.RC:$src1))))),
1832 (!cast<Instruction>(InstrStr#"rmk") _.RC:$src1, _.KRCWM:$mask,
1833 _.RC:$src2, addr:$src3)>;
1834 def : Pat<(_.VT (vselect _.KRCWM:$mask,
Craig Topperdcfcfdb2018-05-28 19:33:11 +00001835 (X86VPermt2 _.RC:$src2,
1836 (IdxVT.VT (bitconvert (CastVT.VT _.RC:$src1))),
1837 (X86VBroadcast (_.ScalarLdFrag addr:$src3))),
Craig Topper26bc8482018-05-28 05:37:25 +00001838 (_.VT (bitconvert (CastVT.VT _.RC:$src1))))),
1839 (!cast<Instruction>(InstrStr#"rmbk") _.RC:$src1, _.KRCWM:$mask,
1840 _.RC:$src2, addr:$src3)>;
1841}
1842
1843// TODO: Should we add more casts? The vXi64 case is common due to ABI.
1844defm : avx512_perm_i_lowering<"VPERMI2PS", v16f32_info, v16i32_info, v8i64_info>;
1845defm : avx512_perm_i_lowering<"VPERMI2PS256", v8f32x_info, v8i32x_info, v4i64x_info>;
1846defm : avx512_perm_i_lowering<"VPERMI2PS128", v4f32x_info, v4i32x_info, v2i64x_info>;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001847
Craig Topperaad5f112015-11-30 00:13:24 +00001848// VPERMT2
Simon Pilgrim21e89792018-04-13 14:36:59 +00001849multiclass avx512_perm_t<bits<8> opc, string OpcodeStr,
1850 X86FoldableSchedWrite sched,
Craig Toppera47576f2015-11-26 20:21:29 +00001851 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001852let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001853 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
1854 (ins IdxVT.RC:$src2, _.RC:$src3),
1855 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00001856 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3)), 1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001857 EVEX_4V, AVX5128IBase, Sched<[sched]>;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001858
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001859 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1860 (ins IdxVT.RC:$src2, _.MemOp:$src3),
1861 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001862 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2,
Simon Pilgrim0e456342018-04-12 20:47:34 +00001863 (bitconvert (_.LdFrag addr:$src3)))), 1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001864 EVEX_4V, AVX5128IBase, Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001865 }
1866}
Simon Pilgrim21e89792018-04-13 14:36:59 +00001867multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr,
1868 X86FoldableSchedWrite sched,
Craig Toppera47576f2015-11-26 20:21:29 +00001869 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001870 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001871 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1872 (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3),
1873 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1874 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Toppera47576f2015-11-26 20:21:29 +00001875 (_.VT (X86VPermt2 _.RC:$src1,
Simon Pilgrim0e456342018-04-12 20:47:34 +00001876 IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))), 1>,
1877 AVX5128IBase, EVEX_4V, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001878 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001879}
1880
Simon Pilgrim21e89792018-04-13 14:36:59 +00001881multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr,
1882 X86FoldableSchedWrite sched,
Craig Toppera47576f2015-11-26 20:21:29 +00001883 AVX512VLVectorVTInfo VTInfo,
1884 AVX512VLVectorVTInfo ShuffleMask> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00001885 defm NAME: avx512_perm_t<opc, OpcodeStr, sched, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001886 ShuffleMask.info512>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001887 avx512_perm_t_mb<opc, OpcodeStr, sched, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001888 ShuffleMask.info512>, EVEX_V512;
1889 let Predicates = [HasVLX] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00001890 defm NAME#128: avx512_perm_t<opc, OpcodeStr, sched, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001891 ShuffleMask.info128>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001892 avx512_perm_t_mb<opc, OpcodeStr, sched, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001893 ShuffleMask.info128>, EVEX_V128;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001894 defm NAME#256: avx512_perm_t<opc, OpcodeStr, sched, VTInfo.info256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001895 ShuffleMask.info256>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001896 avx512_perm_t_mb<opc, OpcodeStr, sched, VTInfo.info256,
Craig Toppera47576f2015-11-26 20:21:29 +00001897 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001898 }
1899}
1900
Simon Pilgrim21e89792018-04-13 14:36:59 +00001901multiclass avx512_perm_t_sizes_bw<bits<8> opc, string OpcodeStr,
1902 X86FoldableSchedWrite sched,
1903 AVX512VLVectorVTInfo VTInfo,
1904 AVX512VLVectorVTInfo Idx, Predicate Prd> {
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001905 let Predicates = [Prd] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00001906 defm NAME: avx512_perm_t<opc, OpcodeStr, sched, VTInfo.info512,
Craig Toppera47576f2015-11-26 20:21:29 +00001907 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001908 let Predicates = [Prd, HasVLX] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00001909 defm NAME#128: avx512_perm_t<opc, OpcodeStr, sched, VTInfo.info128,
Craig Toppera47576f2015-11-26 20:21:29 +00001910 Idx.info128>, EVEX_V128;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001911 defm NAME#256: avx512_perm_t<opc, OpcodeStr, sched, VTInfo.info256,
Craig Toppera47576f2015-11-26 20:21:29 +00001912 Idx.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001913 }
1914}
Simon Pilgrim8d5e4692017-12-01 17:24:15 +00001915
Simon Pilgrim21e89792018-04-13 14:36:59 +00001916defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d", WriteVarShuffle256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001917 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001918defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q", WriteVarShuffle256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001919 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001920defm VPERMT2W : avx512_perm_t_sizes_bw<0x7D, "vpermt2w", WriteVarShuffle256,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001921 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1922 VEX_W, EVEX_CD8<16, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001923defm VPERMT2B : avx512_perm_t_sizes_bw<0x7D, "vpermt2b", WriteVarShuffle256,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001924 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1925 EVEX_CD8<8, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001926defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps", WriteFVarShuffle256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001927 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001928defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd", WriteFVarShuffle256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001929 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001930
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001931//===----------------------------------------------------------------------===//
1932// AVX-512 - BLEND using mask
1933//
Simon Pilgrimd4953012017-12-05 21:05:25 +00001934
Simon Pilgrim21e89792018-04-13 14:36:59 +00001935multiclass WriteFVarBlendask<bits<8> opc, string OpcodeStr,
1936 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Toppera74e3082017-01-07 22:20:34 +00001937 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001938 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1939 (ins _.RC:$src1, _.RC:$src2),
1940 !strconcat(OpcodeStr,
Simon Pilgrime9376b92018-04-12 19:59:35 +00001941 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"), []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001942 EVEX_4V, Sched<[sched]>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001943 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1944 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001945 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001946 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Simon Pilgrim21e89792018-04-13 14:36:59 +00001947 []>, EVEX_4V, EVEX_K, Sched<[sched]>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001948 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1949 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1950 !strconcat(OpcodeStr,
1951 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
Craig Topper29f22d72018-06-16 23:25:50 +00001952 []>, EVEX_4V, EVEX_KZ, Sched<[sched]>, NotMemoryFoldable;
Craig Toppera74e3082017-01-07 22:20:34 +00001953 let mayLoad = 1 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001954 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1955 (ins _.RC:$src1, _.MemOp:$src2),
1956 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001957 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00001958 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001959 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001960 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1961 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001962 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001963 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00001964 []>, EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001965 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001966 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1967 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1968 !strconcat(OpcodeStr,
1969 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00001970 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>,
Craig Topper29f22d72018-06-16 23:25:50 +00001971 Sched<[sched.Folded, ReadAfterLd]>, NotMemoryFoldable;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001972 }
Craig Toppera74e3082017-01-07 22:20:34 +00001973 }
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001974}
Simon Pilgrim21e89792018-04-13 14:36:59 +00001975multiclass WriteFVarBlendask_rmb<bits<8> opc, string OpcodeStr,
1976 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper81f20aa2017-01-07 22:20:26 +00001977 let mayLoad = 1, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001978 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1979 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1980 !strconcat(OpcodeStr,
1981 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00001982 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"), []>,
1983 EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001984 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001985
Craig Topper16b20242018-02-23 20:48:44 +00001986 def rmbkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1987 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1988 !strconcat(OpcodeStr,
1989 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}} {z}|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00001990 "$dst {${mask}} {z}, $src1, ${src2}", _.BroadcastStr, "}"), []>,
1991 EVEX_4V, EVEX_KZ, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>,
Craig Topper29f22d72018-06-16 23:25:50 +00001992 Sched<[sched.Folded, ReadAfterLd]>, NotMemoryFoldable;
Craig Topper16b20242018-02-23 20:48:44 +00001993
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001994 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1995 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1996 !strconcat(OpcodeStr,
1997 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00001998 "$dst, $src1, ${src2}", _.BroadcastStr, "}"), []>,
1999 EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002000 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper81f20aa2017-01-07 22:20:26 +00002001 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002002}
2003
Simon Pilgrim3c354082018-04-30 18:18:38 +00002004multiclass blendmask_dq<bits<8> opc, string OpcodeStr, X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002005 AVX512VLVectorVTInfo VTInfo> {
Simon Pilgrim3c354082018-04-30 18:18:38 +00002006 defm Z : WriteFVarBlendask<opc, OpcodeStr, sched.ZMM, VTInfo.info512>,
2007 WriteFVarBlendask_rmb<opc, OpcodeStr, sched.ZMM, VTInfo.info512>,
2008 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002009
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00002010 let Predicates = [HasVLX] in {
Simon Pilgrim3c354082018-04-30 18:18:38 +00002011 defm Z256 : WriteFVarBlendask<opc, OpcodeStr, sched.YMM, VTInfo.info256>,
2012 WriteFVarBlendask_rmb<opc, OpcodeStr, sched.YMM, VTInfo.info256>,
2013 EVEX_V256;
2014 defm Z128 : WriteFVarBlendask<opc, OpcodeStr, sched.XMM, VTInfo.info128>,
2015 WriteFVarBlendask_rmb<opc, OpcodeStr, sched.XMM, VTInfo.info128>,
2016 EVEX_V128;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00002017 }
2018}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00002019
Simon Pilgrim3c354082018-04-30 18:18:38 +00002020multiclass blendmask_bw<bits<8> opc, string OpcodeStr, X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002021 AVX512VLVectorVTInfo VTInfo> {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00002022 let Predicates = [HasBWI] in
Simon Pilgrim3c354082018-04-30 18:18:38 +00002023 defm Z : WriteFVarBlendask<opc, OpcodeStr, sched.ZMM, VTInfo.info512>,
2024 EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00002025
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00002026 let Predicates = [HasBWI, HasVLX] in {
Simon Pilgrim3c354082018-04-30 18:18:38 +00002027 defm Z256 : WriteFVarBlendask<opc, OpcodeStr, sched.YMM, VTInfo.info256>,
2028 EVEX_V256;
2029 defm Z128 : WriteFVarBlendask<opc, OpcodeStr, sched.XMM, VTInfo.info128>,
2030 EVEX_V128;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00002031 }
2032}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002033
Simon Pilgrim3c354082018-04-30 18:18:38 +00002034defm VBLENDMPS : blendmask_dq<0x65, "vblendmps", SchedWriteFVarBlend,
Simon Pilgrim8a937e02018-04-27 18:19:48 +00002035 avx512vl_f32_info>;
Simon Pilgrim3c354082018-04-30 18:18:38 +00002036defm VBLENDMPD : blendmask_dq<0x65, "vblendmpd", SchedWriteFVarBlend,
Simon Pilgrim8a937e02018-04-27 18:19:48 +00002037 avx512vl_f64_info>, VEX_W;
Simon Pilgrim3c354082018-04-30 18:18:38 +00002038defm VPBLENDMD : blendmask_dq<0x64, "vpblendmd", SchedWriteVarBlend,
Simon Pilgrim8a937e02018-04-27 18:19:48 +00002039 avx512vl_i32_info>;
Simon Pilgrim3c354082018-04-30 18:18:38 +00002040defm VPBLENDMQ : blendmask_dq<0x64, "vpblendmq", SchedWriteVarBlend,
Simon Pilgrim8a937e02018-04-27 18:19:48 +00002041 avx512vl_i64_info>, VEX_W;
Simon Pilgrim3c354082018-04-30 18:18:38 +00002042defm VPBLENDMB : blendmask_bw<0x66, "vpblendmb", SchedWriteVarBlend,
Simon Pilgrim8a937e02018-04-27 18:19:48 +00002043 avx512vl_i8_info>;
Simon Pilgrim3c354082018-04-30 18:18:38 +00002044defm VPBLENDMW : blendmask_bw<0x66, "vpblendmw", SchedWriteVarBlend,
Simon Pilgrim8a937e02018-04-27 18:19:48 +00002045 avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00002046
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002047//===----------------------------------------------------------------------===//
2048// Compare Instructions
2049//===----------------------------------------------------------------------===//
2050
2051// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002052
Simon Pilgrim71660c62017-12-05 14:34:42 +00002053multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002054 X86FoldableSchedWrite sched> {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002055 defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
2056 (outs _.KRC:$dst),
2057 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
2058 "vcmp${cc}"#_.Suffix,
2059 "$src2, $src1", "$src1, $src2",
2060 (OpNode (_.VT _.RC:$src1),
2061 (_.VT _.RC:$src2),
Simon Pilgrim21e89792018-04-13 14:36:59 +00002062 imm:$cc)>, EVEX_4V, Sched<[sched]>;
Ayman Musa62d1c712017-04-13 10:03:45 +00002063 let mayLoad = 1 in
Craig Toppere1cac152016-06-07 07:27:54 +00002064 defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
2065 (outs _.KRC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00002066 (ins _.RC:$src1, _.IntScalarMemOp:$src2, AVXCC:$cc),
Craig Toppere1cac152016-06-07 07:27:54 +00002067 "vcmp${cc}"#_.Suffix,
2068 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00002069 (OpNode (_.VT _.RC:$src1), _.ScalarIntMemCPat:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002070 imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002071 Sched<[sched.Folded, ReadAfterLd]>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002072
2073 defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
2074 (outs _.KRC:$dst),
2075 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
2076 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002077 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002078 (OpNodeRnd (_.VT _.RC:$src1),
2079 (_.VT _.RC:$src2),
2080 imm:$cc,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002081 (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002082 EVEX_4V, EVEX_B, Sched<[sched]>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002083 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00002084 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002085 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2086 (outs VK1:$dst),
2087 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2088 "vcmp"#_.Suffix,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002089 "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V,
Craig Topper29f22d72018-06-16 23:25:50 +00002090 Sched<[sched]>, NotMemoryFoldable;
Ayman Musa62d1c712017-04-13 10:03:45 +00002091 let mayLoad = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002092 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2093 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00002094 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002095 "vcmp"#_.Suffix,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002096 "$cc, $src2, $src1", "$src1, $src2, $cc">,
Simon Pilgrim71660c62017-12-05 14:34:42 +00002097 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>,
Craig Topper29f22d72018-06-16 23:25:50 +00002098 Sched<[sched.Folded, ReadAfterLd]>, NotMemoryFoldable;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002099
2100 defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2101 (outs _.KRC:$dst),
2102 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2103 "vcmp"#_.Suffix,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002104 "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc">,
Craig Topper29f22d72018-06-16 23:25:50 +00002105 EVEX_4V, EVEX_B, Sched<[sched]>, NotMemoryFoldable;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002106 }// let isAsmParserOnly = 1, hasSideEffects = 0
2107
2108 let isCodeGenOnly = 1 in {
Craig Topper225da2c2016-08-27 05:22:15 +00002109 let isCommutable = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002110 def rr : AVX512Ii8<0xC2, MRMSrcReg,
2111 (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc),
2112 !strconcat("vcmp${cc}", _.Suffix,
2113 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2114 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
2115 _.FRC:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002116 imm:$cc))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002117 EVEX_4V, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002118 def rm : AVX512Ii8<0xC2, MRMSrcMem,
2119 (outs _.KRC:$dst),
2120 (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
2121 !strconcat("vcmp${cc}", _.Suffix,
2122 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2123 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
2124 (_.ScalarLdFrag addr:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002125 imm:$cc))]>,
2126 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002127 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002128 }
2129}
2130
2131let Predicates = [HasAVX512] in {
Craig Topperd890db62017-02-21 04:26:04 +00002132 let ExeDomain = SSEPackedSingle in
Simon Pilgrim71660c62017-12-05 14:34:42 +00002133 defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd,
Simon Pilgrimc546f942018-05-01 16:50:16 +00002134 SchedWriteFCmp.Scl>, AVX512XSIi8Base;
Craig Topperd890db62017-02-21 04:26:04 +00002135 let ExeDomain = SSEPackedDouble in
Simon Pilgrim71660c62017-12-05 14:34:42 +00002136 defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd,
Simon Pilgrimc546f942018-05-01 16:50:16 +00002137 SchedWriteFCmp.Scl>, AVX512XDIi8Base, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002138}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002139
Craig Topper513d3fa2018-01-27 20:19:02 +00002140multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, PatFrag OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002141 X86FoldableSchedWrite sched, X86VectorVTInfo _,
2142 bit IsCommutable> {
Craig Topper392cd032016-09-03 16:28:03 +00002143 let isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002144 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002145 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
2146 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002147 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002148 EVEX_4V, Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002149 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002150 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
2151 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2152 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
Craig Topperc2696d52018-06-20 21:05:02 +00002153 (_.VT (bitconvert (_.LdFrag addr:$src2)))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002154 EVEX_4V, Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1d81032017-06-13 07:13:47 +00002155 let isCommutable = IsCommutable in
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002156 def rrk : AVX512BI<opc, MRMSrcReg,
2157 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
2158 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
2159 "$dst {${mask}}, $src1, $src2}"),
2160 [(set _.KRC:$dst, (and _.KRCWM:$mask,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002161 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002162 EVEX_4V, EVEX_K, Sched<[sched]>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002163 def rmk : AVX512BI<opc, MRMSrcMem,
2164 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
2165 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
2166 "$dst {${mask}}, $src1, $src2}"),
2167 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2168 (OpNode (_.VT _.RC:$src1),
2169 (_.VT (bitconvert
Simon Pilgrime9376b92018-04-12 19:59:35 +00002170 (_.LdFrag addr:$src2))))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002171 EVEX_4V, EVEX_K, Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002172}
2173
Craig Topper513d3fa2018-01-27 20:19:02 +00002174multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, PatFrag OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002175 X86FoldableSchedWrite sched, X86VectorVTInfo _,
2176 bit IsCommutable> :
2177 avx512_icmp_packed<opc, OpcodeStr, OpNode, sched, _, IsCommutable> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002178 def rmb : AVX512BI<opc, MRMSrcMem,
2179 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
2180 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
2181 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
2182 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002183 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002184 EVEX_4V, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002185 def rmbk : AVX512BI<opc, MRMSrcMem,
2186 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
2187 _.ScalarMemOp:$src2),
2188 !strconcat(OpcodeStr,
2189 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
2190 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
2191 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2192 (OpNode (_.VT _.RC:$src1),
2193 (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00002194 (_.ScalarLdFrag addr:$src2)))))]>,
2195 EVEX_4V, EVEX_K, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002196 Sched<[sched.Folded, ReadAfterLd]>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002197}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002198
Craig Topper513d3fa2018-01-27 20:19:02 +00002199multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, PatFrag OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002200 X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002201 AVX512VLVectorVTInfo VTInfo, Predicate prd,
2202 bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002203 let Predicates = [prd] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002204 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, sched.ZMM,
2205 VTInfo.info512, IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002206
2207 let Predicates = [prd, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002208 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, sched.YMM,
2209 VTInfo.info256, IsCommutable>, EVEX_V256;
2210 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, sched.XMM,
2211 VTInfo.info128, IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002212 }
2213}
2214
2215multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002216 PatFrag OpNode, X86SchedWriteWidths sched,
Simon Pilgrima2b58622017-12-05 12:02:22 +00002217 AVX512VLVectorVTInfo VTInfo,
2218 Predicate prd, bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002219 let Predicates = [prd] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002220 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, sched.ZMM,
2221 VTInfo.info512, IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002222
2223 let Predicates = [prd, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002224 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, sched.YMM,
2225 VTInfo.info256, IsCommutable>, EVEX_V256;
2226 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, sched.XMM,
2227 VTInfo.info128, IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002228 }
2229}
2230
Craig Topper9471a7c2018-02-19 19:23:31 +00002231// This fragment treats X86cmpm as commutable to help match loads in both
2232// operands for PCMPEQ.
Craig Topperc2696d52018-06-20 21:05:02 +00002233def X86setcc_commute : SDNode<"ISD::SETCC", SDTSetCC, [SDNPCommutative]>;
Craig Topper9471a7c2018-02-19 19:23:31 +00002234def X86pcmpeqm_c : PatFrag<(ops node:$src1, node:$src2),
Craig Topperc2696d52018-06-20 21:05:02 +00002235 (X86setcc_commute node:$src1, node:$src2, SETEQ)>;
Craig Topper513d3fa2018-01-27 20:19:02 +00002236def X86pcmpgtm : PatFrag<(ops node:$src1, node:$src2),
Craig Topperc2696d52018-06-20 21:05:02 +00002237 (setcc node:$src1, node:$src2, SETGT)>;
Craig Topper513d3fa2018-01-27 20:19:02 +00002238
Craig Topperc2696d52018-06-20 21:05:02 +00002239// AddedComplexity is needed because the explicit SETEQ/SETGT CondCode doesn't
2240// increase the pattern complexity the way an immediate would.
2241let AddedComplexity = 2 in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00002242// FIXME: Is there a better scheduler class for VPCMP?
Craig Topper9471a7c2018-02-19 19:23:31 +00002243defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm_c,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002244 SchedWriteVecALU, avx512vl_i8_info, HasBWI, 1>,
Craig Toppera33846a2017-10-22 06:18:23 +00002245 EVEX_CD8<8, CD8VF>, VEX_WIG;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002246
Craig Topper9471a7c2018-02-19 19:23:31 +00002247defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm_c,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002248 SchedWriteVecALU, avx512vl_i16_info, HasBWI, 1>,
Craig Toppera33846a2017-10-22 06:18:23 +00002249 EVEX_CD8<16, CD8VF>, VEX_WIG;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002250
Craig Topper9471a7c2018-02-19 19:23:31 +00002251defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm_c,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002252 SchedWriteVecALU, avx512vl_i32_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002253 EVEX_CD8<32, CD8VF>;
2254
Craig Topper9471a7c2018-02-19 19:23:31 +00002255defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm_c,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002256 SchedWriteVecALU, avx512vl_i64_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002257 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
2258
2259defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002260 SchedWriteVecALU, avx512vl_i8_info, HasBWI>,
Craig Toppera33846a2017-10-22 06:18:23 +00002261 EVEX_CD8<8, CD8VF>, VEX_WIG;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002262
2263defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002264 SchedWriteVecALU, avx512vl_i16_info, HasBWI>,
Craig Toppera33846a2017-10-22 06:18:23 +00002265 EVEX_CD8<16, CD8VF>, VEX_WIG;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002266
Robert Khasanovf70f7982014-09-18 14:06:55 +00002267defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002268 SchedWriteVecALU, avx512vl_i32_info, HasAVX512>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002269 EVEX_CD8<32, CD8VF>;
2270
Robert Khasanovf70f7982014-09-18 14:06:55 +00002271defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002272 SchedWriteVecALU, avx512vl_i64_info, HasAVX512>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002273 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Craig Topperc2696d52018-06-20 21:05:02 +00002274}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002275
Craig Topperc2696d52018-06-20 21:05:02 +00002276multiclass avx512_icmp_cc<bits<8> opc, string Suffix, PatFrag Frag,
2277 PatFrag CommFrag, X86FoldableSchedWrite sched,
2278 X86VectorVTInfo _, string Name> {
Craig Topper149e6bd2016-09-09 01:36:10 +00002279 let isCommutable = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002280 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002281 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00002282 !strconcat("vpcmp${cc}", Suffix,
2283 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Craig Topperc2696d52018-06-20 21:05:02 +00002284 [(set _.KRC:$dst, (_.KVT (Frag:$cc (_.VT _.RC:$src1),
2285 (_.VT _.RC:$src2),
2286 cond)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002287 EVEX_4V, Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002288 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002289 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00002290 !strconcat("vpcmp${cc}", Suffix,
2291 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Craig Topperc2696d52018-06-20 21:05:02 +00002292 [(set _.KRC:$dst, (_.KVT
2293 (Frag:$cc
2294 (_.VT _.RC:$src1),
2295 (_.VT (bitconvert (_.LdFrag addr:$src2))),
2296 cond)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002297 EVEX_4V, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper8b876762017-06-13 07:13:50 +00002298 let isCommutable = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00002299 def rrik : AVX512AIi8<opc, MRMSrcReg,
2300 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002301 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002302 !strconcat("vpcmp${cc}", Suffix,
2303 "\t{$src2, $src1, $dst {${mask}}|",
2304 "$dst {${mask}}, $src1, $src2}"),
2305 [(set _.KRC:$dst, (and _.KRCWM:$mask,
Craig Topperc2696d52018-06-20 21:05:02 +00002306 (_.KVT (Frag:$cc (_.VT _.RC:$src1),
2307 (_.VT _.RC:$src2),
2308 cond))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002309 EVEX_4V, EVEX_K, Sched<[sched]>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002310 def rmik : AVX512AIi8<opc, MRMSrcMem,
2311 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002312 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002313 !strconcat("vpcmp${cc}", Suffix,
2314 "\t{$src2, $src1, $dst {${mask}}|",
2315 "$dst {${mask}}, $src1, $src2}"),
2316 [(set _.KRC:$dst, (and _.KRCWM:$mask,
Craig Topperc2696d52018-06-20 21:05:02 +00002317 (_.KVT
2318 (Frag:$cc
2319 (_.VT _.RC:$src1),
2320 (_.VT (bitconvert
2321 (_.LdFrag addr:$src2))),
2322 cond))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002323 EVEX_4V, EVEX_K, Sched<[sched.Folded, ReadAfterLd]>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002324
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002325 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00002326 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002327 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002328 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002329 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002330 "$dst, $src1, $src2, $cc}"), []>,
Craig Topper29f22d72018-06-16 23:25:50 +00002331 EVEX_4V, Sched<[sched]>, NotMemoryFoldable;
Craig Topper9f4d4852015-01-20 12:15:30 +00002332 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002333 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002334 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002335 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002336 "$dst, $src1, $src2, $cc}"), []>,
Craig Topper29f22d72018-06-16 23:25:50 +00002337 EVEX_4V, Sched<[sched.Folded, ReadAfterLd]>, NotMemoryFoldable;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002338 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
2339 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002340 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00002341 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002342 "\t{$cc, $src2, $src1, $dst {${mask}}|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002343 "$dst {${mask}}, $src1, $src2, $cc}"), []>,
Craig Topper29f22d72018-06-16 23:25:50 +00002344 EVEX_4V, EVEX_K, Sched<[sched]>, NotMemoryFoldable;
Craig Topper9f4d4852015-01-20 12:15:30 +00002345 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00002346 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
2347 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002348 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002349 !strconcat("vpcmp", Suffix,
2350 "\t{$cc, $src2, $src1, $dst {${mask}}|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002351 "$dst {${mask}}, $src1, $src2, $cc}"), []>,
Craig Topper29f22d72018-06-16 23:25:50 +00002352 EVEX_4V, EVEX_K, Sched<[sched.Folded, ReadAfterLd]>,
2353 NotMemoryFoldable;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002354 }
Craig Toppera88306e2017-10-10 06:36:46 +00002355
Craig Topperc2696d52018-06-20 21:05:02 +00002356 def : Pat<(_.KVT (CommFrag:$cc (bitconvert (_.LdFrag addr:$src2)),
2357 (_.VT _.RC:$src1), cond)),
2358 (!cast<Instruction>(Name#_.ZSuffix#"rmi")
2359 _.RC:$src1, addr:$src2, (CommFrag.OperandTransform $cc))>;
Craig Toppera88306e2017-10-10 06:36:46 +00002360
Craig Topperc2696d52018-06-20 21:05:02 +00002361 def : Pat<(and _.KRCWM:$mask,
2362 (_.KVT (CommFrag:$cc (bitconvert (_.LdFrag addr:$src2)),
2363 (_.VT _.RC:$src1), cond))),
2364 (!cast<Instruction>(Name#_.ZSuffix#"rmik")
2365 _.KRCWM:$mask, _.RC:$src1, addr:$src2,
2366 (CommFrag.OperandTransform $cc))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002367}
2368
Craig Topperc2696d52018-06-20 21:05:02 +00002369multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, PatFrag Frag,
2370 PatFrag CommFrag, X86FoldableSchedWrite sched,
2371 X86VectorVTInfo _, string Name> :
2372 avx512_icmp_cc<opc, Suffix, Frag, CommFrag, sched, _, Name> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00002373 def rmib : AVX512AIi8<opc, MRMSrcMem,
2374 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002375 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002376 !strconcat("vpcmp${cc}", Suffix,
2377 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
2378 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Craig Topperc2696d52018-06-20 21:05:02 +00002379 [(set _.KRC:$dst, (_.KVT (Frag:$cc
2380 (_.VT _.RC:$src1),
2381 (X86VBroadcast
2382 (_.ScalarLdFrag addr:$src2)),
2383 cond)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002384 EVEX_4V, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002385 def rmibk : AVX512AIi8<opc, MRMSrcMem,
2386 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002387 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002388 !strconcat("vpcmp${cc}", Suffix,
2389 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
2390 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
2391 [(set _.KRC:$dst, (and _.KRCWM:$mask,
Craig Topperc2696d52018-06-20 21:05:02 +00002392 (_.KVT (Frag:$cc
2393 (_.VT _.RC:$src1),
2394 (X86VBroadcast
2395 (_.ScalarLdFrag addr:$src2)),
2396 cond))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002397 EVEX_4V, EVEX_K, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002398
Robert Khasanov29e3b962014-08-27 09:34:37 +00002399 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00002400 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00002401 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
2402 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002403 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002404 !strconcat("vpcmp", Suffix,
2405 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002406 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"), []>,
Craig Topper29f22d72018-06-16 23:25:50 +00002407 EVEX_4V, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>,
2408 NotMemoryFoldable;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002409 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
2410 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002411 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002412 !strconcat("vpcmp", Suffix,
2413 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002414 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"), []>,
Craig Topper29f22d72018-06-16 23:25:50 +00002415 EVEX_4V, EVEX_K, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>,
2416 NotMemoryFoldable;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002417 }
Craig Toppera88306e2017-10-10 06:36:46 +00002418
Craig Topperc2696d52018-06-20 21:05:02 +00002419 def : Pat<(_.KVT (CommFrag:$cc (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
2420 (_.VT _.RC:$src1), cond)),
2421 (!cast<Instruction>(Name#_.ZSuffix#"rmib")
2422 _.RC:$src1, addr:$src2, (CommFrag.OperandTransform $cc))>;
Craig Toppera88306e2017-10-10 06:36:46 +00002423
Craig Topperc2696d52018-06-20 21:05:02 +00002424 def : Pat<(and _.KRCWM:$mask,
2425 (_.KVT (CommFrag:$cc (X86VBroadcast
2426 (_.ScalarLdFrag addr:$src2)),
2427 (_.VT _.RC:$src1), cond))),
2428 (!cast<Instruction>(Name#_.ZSuffix#"rmibk")
2429 _.KRCWM:$mask, _.RC:$src1, addr:$src2,
2430 (CommFrag.OperandTransform $cc))>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002431}
2432
Craig Topperc2696d52018-06-20 21:05:02 +00002433multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, PatFrag Frag,
2434 PatFrag CommFrag, X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002435 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00002436 let Predicates = [prd] in
Craig Topperc2696d52018-06-20 21:05:02 +00002437 defm Z : avx512_icmp_cc<opc, Suffix, Frag, CommFrag, sched.ZMM,
2438 VTInfo.info512, NAME>, EVEX_V512;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002439
2440 let Predicates = [prd, HasVLX] in {
Craig Topperc2696d52018-06-20 21:05:02 +00002441 defm Z256 : avx512_icmp_cc<opc, Suffix, Frag, CommFrag, sched.YMM,
2442 VTInfo.info256, NAME>, EVEX_V256;
2443 defm Z128 : avx512_icmp_cc<opc, Suffix, Frag, CommFrag, sched.XMM,
2444 VTInfo.info128, NAME>, EVEX_V128;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002445 }
2446}
2447
Craig Topperc2696d52018-06-20 21:05:02 +00002448multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, PatFrag Frag,
2449 PatFrag CommFrag, X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002450 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00002451 let Predicates = [prd] in
Craig Topperc2696d52018-06-20 21:05:02 +00002452 defm Z : avx512_icmp_cc_rmb<opc, Suffix, Frag, CommFrag, sched.ZMM,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00002453 VTInfo.info512, NAME>, EVEX_V512;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002454
2455 let Predicates = [prd, HasVLX] in {
Craig Topperc2696d52018-06-20 21:05:02 +00002456 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, Frag, CommFrag, sched.YMM,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00002457 VTInfo.info256, NAME>, EVEX_V256;
Craig Topperc2696d52018-06-20 21:05:02 +00002458 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, Frag, CommFrag, sched.XMM,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00002459 VTInfo.info128, NAME>, EVEX_V128;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002460 }
2461}
2462
Craig Topperc2696d52018-06-20 21:05:02 +00002463def X86pcmpm_imm : SDNodeXForm<setcc, [{
2464 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
2465 uint8_t SSECC = X86::getVPCMPImmForCond(CC);
2466 return getI8Imm(SSECC, SDLoc(N));
2467}]>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002468
Craig Topperc2696d52018-06-20 21:05:02 +00002469// Swapped operand version of the above.
2470def X86pcmpm_imm_commute : SDNodeXForm<setcc, [{
2471 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
2472 uint8_t SSECC = X86::getVPCMPImmForCond(CC);
2473 SSECC = X86::getSwappedVPCMPImm(SSECC);
2474 return getI8Imm(SSECC, SDLoc(N));
2475}]>;
2476
2477def X86pcmpm : PatFrag<(ops node:$src1, node:$src2, node:$cc),
2478 (setcc node:$src1, node:$src2, node:$cc), [{
2479 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
2480 return !ISD::isUnsignedIntSetCC(CC);
2481}], X86pcmpm_imm>;
2482
2483// Same as above, but commutes immediate. Use for load folding.
2484def X86pcmpm_commute : PatFrag<(ops node:$src1, node:$src2, node:$cc),
2485 (setcc node:$src1, node:$src2, node:$cc), [{
2486 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
2487 return !ISD::isUnsignedIntSetCC(CC);
2488}], X86pcmpm_imm_commute>;
2489
2490def X86pcmpum : PatFrag<(ops node:$src1, node:$src2, node:$cc),
2491 (setcc node:$src1, node:$src2, node:$cc), [{
2492 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
2493 return ISD::isUnsignedIntSetCC(CC);
2494}], X86pcmpm_imm>;
2495
2496// Same as above, but commutes immediate. Use for load folding.
2497def X86pcmpum_commute : PatFrag<(ops node:$src1, node:$src2, node:$cc),
2498 (setcc node:$src1, node:$src2, node:$cc), [{
2499 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
2500 return ISD::isUnsignedIntSetCC(CC);
2501}], X86pcmpm_imm_commute>;
2502
2503// FIXME: Is there a better scheduler class for VPCMP/VPCMPU?
2504defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86pcmpm, X86pcmpm_commute,
2505 SchedWriteVecALU, avx512vl_i8_info, HasBWI>,
2506 EVEX_CD8<8, CD8VF>;
2507defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86pcmpum, X86pcmpum_commute,
2508 SchedWriteVecALU, avx512vl_i8_info, HasBWI>,
2509 EVEX_CD8<8, CD8VF>;
2510
2511defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86pcmpm, X86pcmpm_commute,
2512 SchedWriteVecALU, avx512vl_i16_info, HasBWI>,
Simon Pilgrimaa911552017-12-05 12:14:36 +00002513 VEX_W, EVEX_CD8<16, CD8VF>;
Craig Topperc2696d52018-06-20 21:05:02 +00002514defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86pcmpum, X86pcmpum_commute,
2515 SchedWriteVecALU, avx512vl_i16_info, HasBWI>,
Simon Pilgrimaa911552017-12-05 12:14:36 +00002516 VEX_W, EVEX_CD8<16, CD8VF>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002517
Craig Topperc2696d52018-06-20 21:05:02 +00002518defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86pcmpm, X86pcmpm_commute,
2519 SchedWriteVecALU, avx512vl_i32_info,
2520 HasAVX512>, EVEX_CD8<32, CD8VF>;
2521defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86pcmpum, X86pcmpum_commute,
2522 SchedWriteVecALU, avx512vl_i32_info,
2523 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002524
Craig Topperc2696d52018-06-20 21:05:02 +00002525defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86pcmpm, X86pcmpm_commute,
2526 SchedWriteVecALU, avx512vl_i64_info,
2527 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
2528defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86pcmpum, X86pcmpum_commute,
2529 SchedWriteVecALU, avx512vl_i64_info,
2530 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002531
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00002532multiclass avx512_vcmp_common<X86FoldableSchedWrite sched, X86VectorVTInfo _,
2533 string Name> {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002534 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
2535 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
2536 "vcmp${cc}"#_.Suffix,
2537 "$src2, $src1", "$src1, $src2",
2538 (X86cmpm (_.VT _.RC:$src1),
2539 (_.VT _.RC:$src2),
Simon Pilgrim0e456342018-04-12 20:47:34 +00002540 imm:$cc), 1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002541 Sched<[sched]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002542
Craig Toppere1cac152016-06-07 07:27:54 +00002543 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
2544 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
2545 "vcmp${cc}"#_.Suffix,
2546 "$src2, $src1", "$src1, $src2",
2547 (X86cmpm (_.VT _.RC:$src1),
2548 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002549 imm:$cc)>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002550 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002551
Craig Toppere1cac152016-06-07 07:27:54 +00002552 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
2553 (outs _.KRC:$dst),
2554 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
2555 "vcmp${cc}"#_.Suffix,
2556 "${src2}"##_.BroadcastStr##", $src1",
2557 "$src1, ${src2}"##_.BroadcastStr,
2558 (X86cmpm (_.VT _.RC:$src1),
2559 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002560 imm:$cc)>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002561 EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002562 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00002563 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002564 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2565 (outs _.KRC:$dst),
2566 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2567 "vcmp"#_.Suffix,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002568 "$cc, $src2, $src1", "$src1, $src2, $cc">,
Craig Topper29f22d72018-06-16 23:25:50 +00002569 Sched<[sched]>, NotMemoryFoldable;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002570
2571 let mayLoad = 1 in {
2572 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2573 (outs _.KRC:$dst),
2574 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
2575 "vcmp"#_.Suffix,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002576 "$cc, $src2, $src1", "$src1, $src2, $cc">,
Craig Topper29f22d72018-06-16 23:25:50 +00002577 Sched<[sched.Folded, ReadAfterLd]>,
2578 NotMemoryFoldable;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002579
2580 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2581 (outs _.KRC:$dst),
2582 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
2583 "vcmp"#_.Suffix,
2584 "$cc, ${src2}"##_.BroadcastStr##", $src1",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002585 "$src1, ${src2}"##_.BroadcastStr##", $cc">,
Craig Topper29f22d72018-06-16 23:25:50 +00002586 EVEX_B, Sched<[sched.Folded, ReadAfterLd]>,
2587 NotMemoryFoldable;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002588 }
Craig Topper61956982017-09-30 17:02:39 +00002589 }
2590
2591 // Patterns for selecting with loads in other operand.
2592 def : Pat<(X86cmpm (_.LdFrag addr:$src2), (_.VT _.RC:$src1),
2593 CommutableCMPCC:$cc),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00002594 (!cast<Instruction>(Name#_.ZSuffix#"rmi") _.RC:$src1, addr:$src2,
Craig Topper61956982017-09-30 17:02:39 +00002595 imm:$cc)>;
2596
2597 def : Pat<(and _.KRCWM:$mask, (X86cmpm (_.LdFrag addr:$src2),
2598 (_.VT _.RC:$src1),
2599 CommutableCMPCC:$cc)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00002600 (!cast<Instruction>(Name#_.ZSuffix#"rmik") _.KRCWM:$mask,
Craig Topper61956982017-09-30 17:02:39 +00002601 _.RC:$src1, addr:$src2,
2602 imm:$cc)>;
2603
2604 def : Pat<(X86cmpm (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
2605 (_.VT _.RC:$src1), CommutableCMPCC:$cc),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00002606 (!cast<Instruction>(Name#_.ZSuffix#"rmbi") _.RC:$src1, addr:$src2,
Craig Topper61956982017-09-30 17:02:39 +00002607 imm:$cc)>;
2608
2609 def : Pat<(and _.KRCWM:$mask, (X86cmpm (X86VBroadcast
2610 (_.ScalarLdFrag addr:$src2)),
2611 (_.VT _.RC:$src1),
2612 CommutableCMPCC:$cc)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00002613 (!cast<Instruction>(Name#_.ZSuffix#"rmbik") _.KRCWM:$mask,
Craig Topper61956982017-09-30 17:02:39 +00002614 _.RC:$src1, addr:$src2,
2615 imm:$cc)>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002616}
2617
Simon Pilgrim21e89792018-04-13 14:36:59 +00002618multiclass avx512_vcmp_sae<X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002619 // comparison code form (VCMP[EQ/LT/LE/...]
2620 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
2621 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
2622 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002623 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002624 (X86cmpmRnd (_.VT _.RC:$src1),
2625 (_.VT _.RC:$src2),
2626 imm:$cc,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002627 (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002628 EVEX_B, Sched<[sched]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002629
2630 let isAsmParserOnly = 1, hasSideEffects = 0 in {
2631 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2632 (outs _.KRC:$dst),
2633 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2634 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002635 "$cc, {sae}, $src2, $src1",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002636 "$src1, $src2, {sae}, $cc">,
Craig Topper29f22d72018-06-16 23:25:50 +00002637 EVEX_B, Sched<[sched]>, NotMemoryFoldable;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002638 }
2639}
2640
Simon Pilgrimc546f942018-05-01 16:50:16 +00002641multiclass avx512_vcmp<X86SchedWriteWidths sched, AVX512VLVectorVTInfo _> {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002642 let Predicates = [HasAVX512] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00002643 defm Z : avx512_vcmp_common<sched.ZMM, _.info512, NAME>,
Simon Pilgrimc546f942018-05-01 16:50:16 +00002644 avx512_vcmp_sae<sched.ZMM, _.info512>, EVEX_V512;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002645
2646 }
2647 let Predicates = [HasAVX512,HasVLX] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00002648 defm Z128 : avx512_vcmp_common<sched.XMM, _.info128, NAME>, EVEX_V128;
2649 defm Z256 : avx512_vcmp_common<sched.YMM, _.info256, NAME>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002650 }
2651}
2652
Simon Pilgrimc546f942018-05-01 16:50:16 +00002653defm VCMPPD : avx512_vcmp<SchedWriteFCmp, avx512vl_f64_info>,
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002654 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Simon Pilgrimc546f942018-05-01 16:50:16 +00002655defm VCMPPS : avx512_vcmp<SchedWriteFCmp, avx512vl_f32_info>,
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002656 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002657
Craig Topper61956982017-09-30 17:02:39 +00002658// Patterns to select fp compares with load as first operand.
2659let Predicates = [HasAVX512] in {
2660 def : Pat<(v1i1 (X86cmpms (loadf64 addr:$src2), FR64X:$src1,
2661 CommutableCMPCC:$cc)),
2662 (VCMPSDZrm FR64X:$src1, addr:$src2, imm:$cc)>;
2663
2664 def : Pat<(v1i1 (X86cmpms (loadf32 addr:$src2), FR32X:$src1,
2665 CommutableCMPCC:$cc)),
2666 (VCMPSSZrm FR32X:$src1, addr:$src2, imm:$cc)>;
2667}
2668
Asaf Badouh572bbce2015-09-20 08:46:07 +00002669// ----------------------------------------------------------------
2670// FPClass
Asaf Badouh696e8e02015-10-18 11:04:38 +00002671//handle fpclass instruction mask = op(reg_scalar,imm)
2672// op(mem_scalar,imm)
2673multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002674 X86FoldableSchedWrite sched, X86VectorVTInfo _,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002675 Predicate prd> {
Craig Topper4a638432017-11-11 06:57:44 +00002676 let Predicates = [prd], ExeDomain = _.ExeDomain in {
Craig Topper702097d2017-08-20 18:30:24 +00002677 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
Asaf Badouh696e8e02015-10-18 11:04:38 +00002678 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002679 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00002680 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002681 (i32 imm:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002682 Sched<[sched]>;
Asaf Badouh696e8e02015-10-18 11:04:38 +00002683 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2684 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2685 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002686 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Craig Topperac799b02018-02-28 06:19:55 +00002687 [(set _.KRC:$dst,(and _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002688 (OpNode (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002689 (i32 imm:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002690 EVEX_K, Sched<[sched]>;
Craig Topper63801df2017-02-19 21:44:35 +00002691 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
Craig Topperca8abed2017-11-13 06:46:48 +00002692 (ins _.IntScalarMemOp:$src1, i32u8imm:$src2),
Craig Topper63801df2017-02-19 21:44:35 +00002693 OpcodeStr##_.Suffix##
2694 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2695 [(set _.KRC:$dst,
Craig Topperca8abed2017-11-13 06:46:48 +00002696 (OpNode _.ScalarIntMemCPat:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002697 (i32 imm:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002698 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper63801df2017-02-19 21:44:35 +00002699 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
Craig Topperca8abed2017-11-13 06:46:48 +00002700 (ins _.KRCWM:$mask, _.IntScalarMemOp:$src1, i32u8imm:$src2),
Craig Topper63801df2017-02-19 21:44:35 +00002701 OpcodeStr##_.Suffix##
2702 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Craig Topperac799b02018-02-28 06:19:55 +00002703 [(set _.KRC:$dst,(and _.KRCWM:$mask,
Craig Topperca8abed2017-11-13 06:46:48 +00002704 (OpNode _.ScalarIntMemCPat:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002705 (i32 imm:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002706 EVEX_K, Sched<[sched.Folded, ReadAfterLd]>;
Asaf Badouh696e8e02015-10-18 11:04:38 +00002707 }
2708}
2709
Asaf Badouh572bbce2015-09-20 08:46:07 +00002710//handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm)
2711// fpclass(reg_vec, mem_vec, imm)
2712// fpclass(reg_vec, broadcast(eltVt), imm)
2713multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002714 X86FoldableSchedWrite sched, X86VectorVTInfo _,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002715 string mem, string broadcast>{
Craig Topper4a638432017-11-11 06:57:44 +00002716 let ExeDomain = _.ExeDomain in {
Asaf Badouh572bbce2015-09-20 08:46:07 +00002717 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2718 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002719 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002720 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002721 (i32 imm:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002722 Sched<[sched]>;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002723 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2724 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2725 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002726 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Craig Topperac799b02018-02-28 06:19:55 +00002727 [(set _.KRC:$dst,(and _.KRCWM:$mask,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002728 (OpNode (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002729 (i32 imm:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002730 EVEX_K, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002731 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2732 (ins _.MemOp:$src1, i32u8imm:$src2),
2733 OpcodeStr##_.Suffix##mem#
2734 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002735 [(set _.KRC:$dst,(OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002736 (_.VT (bitconvert (_.LdFrag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002737 (i32 imm:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002738 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002739 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2740 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
2741 OpcodeStr##_.Suffix##mem#
2742 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Craig Topperac799b02018-02-28 06:19:55 +00002743 [(set _.KRC:$dst, (and _.KRCWM:$mask, (OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002744 (_.VT (bitconvert (_.LdFrag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002745 (i32 imm:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002746 EVEX_K, Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002747 def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2748 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
2749 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2750 _.BroadcastStr##", $dst|$dst, ${src1}"
2751 ##_.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002752 [(set _.KRC:$dst,(OpNode
2753 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002754 (_.ScalarLdFrag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002755 (i32 imm:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002756 EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002757 def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2758 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
2759 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2760 _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"##
2761 _.BroadcastStr##", $src2}",
Craig Topperac799b02018-02-28 06:19:55 +00002762 [(set _.KRC:$dst,(and _.KRCWM:$mask, (OpNode
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002763 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002764 (_.ScalarLdFrag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002765 (i32 imm:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002766 EVEX_B, EVEX_K, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper4a638432017-11-11 06:57:44 +00002767 }
Asaf Badouh572bbce2015-09-20 08:46:07 +00002768}
2769
Simon Pilgrim54c60832017-12-01 16:51:48 +00002770multiclass avx512_vector_fpclass_all<string OpcodeStr, AVX512VLVectorVTInfo _,
2771 bits<8> opc, SDNode OpNode,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002772 X86SchedWriteWidths sched, Predicate prd,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002773 string broadcast>{
Asaf Badouh572bbce2015-09-20 08:46:07 +00002774 let Predicates = [prd] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002775 defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, sched.ZMM,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002776 _.info512, "{z}", broadcast>, EVEX_V512;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002777 }
2778 let Predicates = [prd, HasVLX] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002779 defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, sched.XMM,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002780 _.info128, "{x}", broadcast>, EVEX_V128;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002781 defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, sched.YMM,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002782 _.info256, "{y}", broadcast>, EVEX_V256;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002783 }
2784}
2785
2786multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002787 bits<8> opcScalar, SDNode VecOpNode,
2788 SDNode ScalarOpNode, X86SchedWriteWidths sched,
2789 Predicate prd> {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002790 defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002791 VecOpNode, sched, prd, "{l}">,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002792 EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002793 defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002794 VecOpNode, sched, prd, "{q}">,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002795 EVEX_CD8<64, CD8VF> , VEX_W;
Craig Topper19772c82018-06-24 06:29:50 +00002796 defm SSZ : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2797 sched.Scl, f32x_info, prd>,
2798 EVEX_CD8<32, CD8VT1>;
2799 defm SDZ : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2800 sched.Scl, f64x_info, prd>,
2801 EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002802}
2803
Asaf Badouh696e8e02015-10-18 11:04:38 +00002804defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass,
Simon Pilgrim1233e122018-05-07 20:52:53 +00002805 X86Vfpclasss, SchedWriteFCmp, HasDQI>,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002806 AVX512AIi8Base, EVEX;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002807
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002808//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002809// Mask register copy, including
2810// - copy between mask registers
2811// - load/store mask registers
2812// - copy from GPR to mask register and vice versa
2813//
2814multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
2815 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00002816 ValueType vvt, X86MemOperand x86memop> {
Petar Jovanovicc0510002018-05-23 15:28:28 +00002817 let isMoveReg = 1, hasSideEffects = 0, SchedRW = [WriteMove] in
Craig Toppere1cac152016-06-07 07:27:54 +00002818 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00002819 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>,
2820 Sched<[WriteMove]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002821 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
2822 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Simon Pilgrim577ae242018-04-12 19:25:07 +00002823 [(set KRC:$dst, (vvt (load addr:$src)))]>,
Simon Pilgrim07e13372018-02-12 16:59:04 +00002824 Sched<[WriteLoad]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002825 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
2826 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Simon Pilgrim577ae242018-04-12 19:25:07 +00002827 [(store KRC:$src, addr:$dst)]>,
Simon Pilgrim07e13372018-02-12 16:59:04 +00002828 Sched<[WriteStore]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002829}
2830
2831multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
2832 string OpcodeStr,
2833 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002834 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002835 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00002836 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>,
2837 Sched<[WriteMove]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002838 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00002839 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>,
2840 Sched<[WriteMove]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002841 }
2842}
2843
Robert Khasanov74acbb72014-07-23 14:49:42 +00002844let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002845 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002846 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
2847 VEX, PD;
2848
2849let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002850 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002851 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002852 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002853
2854let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00002855 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
2856 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002857 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
2858 VEX, XD;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002859 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
2860 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002861 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
2862 VEX, XD, VEX_W;
2863}
2864
2865// GR from/to mask register
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002866def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002867 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR16:$src, sub_16bit)), VK16)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002868def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002869 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK16:$src, GR32)), sub_16bit)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002870
2871def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002872 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR8:$src, sub_8bit)), VK8)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002873def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002874 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK8:$src, GR32)), sub_8bit)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002875
2876def : Pat<(i32 (zext (i16 (bitconvert (v16i1 VK16:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002877 (KMOVWrk VK16:$src)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002878def : Pat<(i32 (anyext (i16 (bitconvert (v16i1 VK16:$src))))),
Craig Topper058f2f62017-03-28 16:35:29 +00002879 (COPY_TO_REGCLASS VK16:$src, GR32)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002880
2881def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002882 (KMOVBrk VK8:$src)>, Requires<[HasDQI]>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002883def : Pat<(i32 (anyext (i8 (bitconvert (v8i1 VK8:$src))))),
Craig Topper058f2f62017-03-28 16:35:29 +00002884 (COPY_TO_REGCLASS VK8:$src, GR32)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002885
2886def : Pat<(v32i1 (bitconvert (i32 GR32:$src))),
2887 (COPY_TO_REGCLASS GR32:$src, VK32)>;
2888def : Pat<(i32 (bitconvert (v32i1 VK32:$src))),
2889 (COPY_TO_REGCLASS VK32:$src, GR32)>;
2890def : Pat<(v64i1 (bitconvert (i64 GR64:$src))),
2891 (COPY_TO_REGCLASS GR64:$src, VK64)>;
2892def : Pat<(i64 (bitconvert (v64i1 VK64:$src))),
2893 (COPY_TO_REGCLASS VK64:$src, GR64)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002894
Robert Khasanov74acbb72014-07-23 14:49:42 +00002895// Load/store kreg
2896let Predicates = [HasDQI] in {
Igor Bregerd6c187b2016-01-27 08:43:25 +00002897 def : Pat<(store VK1:$src, addr:$dst),
2898 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK8))>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002899
Craig Topperbe315852018-03-04 01:48:00 +00002900 def : Pat<(v1i1 (load addr:$src)),
2901 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK1)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002902 def : Pat<(v2i1 (load addr:$src)),
2903 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK2)>;
2904 def : Pat<(v4i1 (load addr:$src)),
2905 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK4)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002906}
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002907
Robert Khasanov74acbb72014-07-23 14:49:42 +00002908let Predicates = [HasAVX512] in {
Craig Topper876ec0b2017-12-31 07:38:41 +00002909 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2910 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002911}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002912
Robert Khasanov74acbb72014-07-23 14:49:42 +00002913let Predicates = [HasAVX512] in {
Guy Blank548e22a2017-05-19 12:35:15 +00002914 multiclass operation_gpr_mask_copy_lowering<RegisterClass maskRC, ValueType maskVT> {
2915 def : Pat<(maskVT (scalar_to_vector GR32:$src)),
2916 (COPY_TO_REGCLASS GR32:$src, maskRC)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002917
Guy Blank548e22a2017-05-19 12:35:15 +00002918 def : Pat<(maskVT (scalar_to_vector GR8:$src)),
2919 (COPY_TO_REGCLASS (INSERT_SUBREG (i32 (IMPLICIT_DEF)), GR8:$src, sub_8bit), maskRC)>;
Guy Blank548e22a2017-05-19 12:35:15 +00002920 }
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002921
Guy Blank548e22a2017-05-19 12:35:15 +00002922 defm : operation_gpr_mask_copy_lowering<VK1, v1i1>;
2923 defm : operation_gpr_mask_copy_lowering<VK2, v2i1>;
2924 defm : operation_gpr_mask_copy_lowering<VK4, v4i1>;
2925 defm : operation_gpr_mask_copy_lowering<VK8, v8i1>;
2926 defm : operation_gpr_mask_copy_lowering<VK16, v16i1>;
2927 defm : operation_gpr_mask_copy_lowering<VK32, v32i1>;
2928 defm : operation_gpr_mask_copy_lowering<VK64, v64i1>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002929
Craig Topper26a701f2018-01-23 05:36:53 +00002930 def : Pat<(insert_subvector (v16i1 immAllZerosV),
2931 (v1i1 (scalar_to_vector GR8:$src)), (iPTR 0)),
Guy Blank548e22a2017-05-19 12:35:15 +00002932 (COPY_TO_REGCLASS
Craig Topper26a701f2018-01-23 05:36:53 +00002933 (KMOVWkr (AND32ri8
2934 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), GR8:$src, sub_8bit),
2935 (i32 1))), VK16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002936}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002937
2938// Mask unary operation
2939// - KNOT
2940multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002941 RegisterClass KRC, SDPatternOperator OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002942 X86FoldableSchedWrite sched, Predicate prd> {
Robert Khasanov74acbb72014-07-23 14:49:42 +00002943 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002944 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002945 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002946 [(set KRC:$dst, (OpNode KRC:$src))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002947 Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002948}
2949
Robert Khasanov74acbb72014-07-23 14:49:42 +00002950multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002951 SDPatternOperator OpNode,
2952 X86FoldableSchedWrite sched> {
Robert Khasanov74acbb72014-07-23 14:49:42 +00002953 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002954 sched, HasDQI>, VEX, PD;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002955 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002956 sched, HasAVX512>, VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002957 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002958 sched, HasBWI>, VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002959 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002960 sched, HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002961}
2962
Simon Pilgrim6f710a62018-05-01 12:15:29 +00002963// TODO - do we need a X86SchedWriteWidths::KMASK type?
2964defm KNOT : avx512_mask_unop_all<0x44, "knot", vnot, SchedWriteVecLogic.XMM>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002965
Robert Khasanov74acbb72014-07-23 14:49:42 +00002966// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Craig Topper7b9cc142016-11-03 06:04:28 +00002967let Predicates = [HasAVX512, NoDQI] in
2968def : Pat<(vnot VK8:$src),
2969 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
2970
2971def : Pat<(vnot VK4:$src),
2972 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src, VK16)), VK4)>;
2973def : Pat<(vnot VK2:$src),
2974 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002975
2976// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002977// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002978multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00002979 RegisterClass KRC, SDPatternOperator OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002980 X86FoldableSchedWrite sched, Predicate prd,
2981 bit IsCommutable> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002982 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002983 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
2984 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002985 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002986 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002987 Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002988}
2989
Robert Khasanov595683d2014-07-28 13:46:45 +00002990multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002991 SDPatternOperator OpNode,
2992 X86FoldableSchedWrite sched, bit IsCommutable,
2993 Predicate prdW = HasAVX512> {
Robert Khasanov595683d2014-07-28 13:46:45 +00002994 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002995 sched, HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002996 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002997 sched, prdW, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00002998 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002999 sched, HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00003000 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003001 sched, HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003002}
3003
3004def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
3005def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
Craig Topper7b9cc142016-11-03 06:04:28 +00003006// These nodes use 'vnot' instead of 'not' to support vectors.
3007def vandn : PatFrag<(ops node:$i0, node:$i1), (and (vnot node:$i0), node:$i1)>;
3008def vxnor : PatFrag<(ops node:$i0, node:$i1), (vnot (xor node:$i0, node:$i1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003009
Simon Pilgrim6f710a62018-05-01 12:15:29 +00003010// TODO - do we need a X86SchedWriteWidths::KMASK type?
3011defm KAND : avx512_mask_binop_all<0x41, "kand", and, SchedWriteVecLogic.XMM, 1>;
3012defm KOR : avx512_mask_binop_all<0x45, "kor", or, SchedWriteVecLogic.XMM, 1>;
3013defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", vxnor, SchedWriteVecLogic.XMM, 1>;
3014defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, SchedWriteVecLogic.XMM, 1>;
3015defm KANDN : avx512_mask_binop_all<0x42, "kandn", vandn, SchedWriteVecLogic.XMM, 0>;
3016defm KADD : avx512_mask_binop_all<0x4A, "kadd", X86kadd, SchedWriteVecLogic.XMM, 1, HasDQI>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00003017
Craig Topper7b9cc142016-11-03 06:04:28 +00003018multiclass avx512_binop_pat<SDPatternOperator VOpNode, SDPatternOperator OpNode,
3019 Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003020 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
3021 // for the DQI set, this type is legal and KxxxB instruction is used
3022 let Predicates = [NoDQI] in
Craig Topper7b9cc142016-11-03 06:04:28 +00003023 def : Pat<(VOpNode VK8:$src1, VK8:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003024 (COPY_TO_REGCLASS
3025 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
3026 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
3027
3028 // All types smaller than 8 bits require conversion anyway
3029 def : Pat<(OpNode VK1:$src1, VK1:$src2),
3030 (COPY_TO_REGCLASS (Inst
3031 (COPY_TO_REGCLASS VK1:$src1, VK16),
3032 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00003033 def : Pat<(VOpNode VK2:$src1, VK2:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003034 (COPY_TO_REGCLASS (Inst
3035 (COPY_TO_REGCLASS VK2:$src1, VK16),
3036 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00003037 def : Pat<(VOpNode VK4:$src1, VK4:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003038 (COPY_TO_REGCLASS (Inst
3039 (COPY_TO_REGCLASS VK4:$src1, VK16),
3040 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003041}
3042
Craig Topper7b9cc142016-11-03 06:04:28 +00003043defm : avx512_binop_pat<and, and, KANDWrr>;
3044defm : avx512_binop_pat<vandn, andn, KANDNWrr>;
3045defm : avx512_binop_pat<or, or, KORWrr>;
3046defm : avx512_binop_pat<vxnor, xnor, KXNORWrr>;
3047defm : avx512_binop_pat<xor, xor, KXORWrr>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003048
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003049// Mask unpacking
Igor Bregera54a1a82015-09-08 13:10:00 +00003050multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003051 RegisterClass KRCSrc, X86FoldableSchedWrite sched,
3052 Predicate prd> {
Igor Bregera54a1a82015-09-08 13:10:00 +00003053 let Predicates = [prd] in {
Craig Topperad2ce362016-01-05 07:44:08 +00003054 let hasSideEffects = 0 in
Igor Bregera54a1a82015-09-08 13:10:00 +00003055 def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst),
3056 (ins KRC:$src1, KRC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00003057 "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003058 VEX_4V, VEX_L, Sched<[sched]>;
Igor Bregera54a1a82015-09-08 13:10:00 +00003059
3060 def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)),
3061 (!cast<Instruction>(NAME##rr)
3062 (COPY_TO_REGCLASS KRCSrc:$src2, KRC),
3063 (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>;
3064 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003065}
3066
Simon Pilgrim21e89792018-04-13 14:36:59 +00003067defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, WriteShuffle, HasAVX512>, PD;
3068defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, WriteShuffle, HasBWI>, PS;
3069defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, WriteShuffle, HasBWI>, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003070
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003071// Mask bit testing
3072multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003073 SDNode OpNode, X86FoldableSchedWrite sched,
3074 Predicate prd> {
Igor Breger5ea0a6812015-08-31 13:30:19 +00003075 let Predicates = [prd], Defs = [EFLAGS] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003076 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003077 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00003078 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003079 Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003080}
3081
Igor Breger5ea0a6812015-08-31 13:30:19 +00003082multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003083 X86FoldableSchedWrite sched,
3084 Predicate prdW = HasAVX512> {
3085 defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, sched, HasDQI>,
Igor Breger5ea0a6812015-08-31 13:30:19 +00003086 VEX, PD;
Simon Pilgrim21e89792018-04-13 14:36:59 +00003087 defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, sched, prdW>,
Igor Breger5ea0a6812015-08-31 13:30:19 +00003088 VEX, PS;
Simon Pilgrim21e89792018-04-13 14:36:59 +00003089 defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, sched, HasBWI>,
Igor Breger5ea0a6812015-08-31 13:30:19 +00003090 VEX, PS, VEX_W;
Simon Pilgrim21e89792018-04-13 14:36:59 +00003091 defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, sched, HasBWI>,
Igor Breger5ea0a6812015-08-31 13:30:19 +00003092 VEX, PD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003093}
3094
Simon Pilgrim6f710a62018-05-01 12:15:29 +00003095// TODO - do we need a X86SchedWriteWidths::KMASK type?
3096defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest, SchedWriteVecLogic.XMM>;
3097defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, SchedWriteVecLogic.XMM, HasDQI>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00003098
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003099// Mask shift
3100multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003101 SDNode OpNode, X86FoldableSchedWrite sched> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003102 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00003103 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003104 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00003105 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00003106 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003107 Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003108}
3109
3110multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003111 SDNode OpNode, X86FoldableSchedWrite sched> {
Simon Pilgrim9afbe772017-12-06 19:36:00 +00003112 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003113 sched>, VEX, TAPD, VEX_W;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00003114 let Predicates = [HasDQI] in
Simon Pilgrim9afbe772017-12-06 19:36:00 +00003115 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003116 sched>, VEX, TAPD;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00003117 let Predicates = [HasBWI] in {
Simon Pilgrim9afbe772017-12-06 19:36:00 +00003118 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003119 sched>, VEX, TAPD, VEX_W;
Simon Pilgrim9afbe772017-12-06 19:36:00 +00003120 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003121 sched>, VEX, TAPD;
Michael Liao66233b72015-08-06 09:06:20 +00003122 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003123}
3124
Simon Pilgrim21e89792018-04-13 14:36:59 +00003125defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86kshiftl, WriteShuffle>;
3126defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86kshiftr, WriteShuffle>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003127
Craig Topperc2696d52018-06-20 21:05:02 +00003128// Patterns for comparing 128/256-bit integer vectors using 512-bit instruction.
Craig Topper513d3fa2018-01-27 20:19:02 +00003129multiclass axv512_icmp_packed_no_vlx_lowering<PatFrag Frag, string InstStr,
Craig Topperd58c1652018-01-07 18:20:37 +00003130 X86VectorVTInfo Narrow,
3131 X86VectorVTInfo Wide> {
Craig Topper5e4b4532018-01-27 23:49:14 +00003132 def : Pat<(Narrow.KVT (Frag (Narrow.VT Narrow.RC:$src1),
Craig Topperd58c1652018-01-07 18:20:37 +00003133 (Narrow.VT Narrow.RC:$src2))),
3134 (COPY_TO_REGCLASS
Craig Topper5e4b4532018-01-27 23:49:14 +00003135 (!cast<Instruction>(InstStr#"Zrr")
Craig Topperd58c1652018-01-07 18:20:37 +00003136 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src1, Narrow.SubRegIdx)),
3137 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src2, Narrow.SubRegIdx))),
3138 Narrow.KRC)>;
Ayman Musa721d97f2017-06-27 12:08:37 +00003139
Craig Topper5e4b4532018-01-27 23:49:14 +00003140 def : Pat<(Narrow.KVT (and Narrow.KRC:$mask,
3141 (Frag (Narrow.VT Narrow.RC:$src1),
Craig Topperd58c1652018-01-07 18:20:37 +00003142 (Narrow.VT Narrow.RC:$src2)))),
Craig Toppereb5c4112017-09-24 05:24:52 +00003143 (COPY_TO_REGCLASS
Craig Topper5e4b4532018-01-27 23:49:14 +00003144 (!cast<Instruction>(InstStr#"Zrrk")
Craig Topperd58c1652018-01-07 18:20:37 +00003145 (COPY_TO_REGCLASS Narrow.KRC:$mask, Wide.KRC),
3146 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src1, Narrow.SubRegIdx)),
3147 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src2, Narrow.SubRegIdx))),
3148 Narrow.KRC)>;
Ayman Musa721d97f2017-06-27 12:08:37 +00003149}
3150
Craig Topperc2696d52018-06-20 21:05:02 +00003151// Patterns for comparing 128/256-bit integer vectors using 512-bit instruction.
3152multiclass axv512_icmp_packed_cc_no_vlx_lowering<PatFrag Frag,
3153 string InstStr,
Craig Topperd58c1652018-01-07 18:20:37 +00003154 X86VectorVTInfo Narrow,
3155 X86VectorVTInfo Wide> {
Craig Topperc2696d52018-06-20 21:05:02 +00003156def : Pat<(Narrow.KVT (Frag:$cc (Narrow.VT Narrow.RC:$src1),
3157 (Narrow.VT Narrow.RC:$src2), cond)),
3158 (COPY_TO_REGCLASS
3159 (!cast<Instruction>(InstStr##Zrri)
3160 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src1, Narrow.SubRegIdx)),
3161 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src2, Narrow.SubRegIdx)),
3162 (Frag.OperandTransform $cc)), Narrow.KRC)>;
3163
3164def : Pat<(Narrow.KVT (and Narrow.KRC:$mask,
3165 (Narrow.KVT (Frag:$cc (Narrow.VT Narrow.RC:$src1),
3166 (Narrow.VT Narrow.RC:$src2),
3167 cond)))),
3168 (COPY_TO_REGCLASS (!cast<Instruction>(InstStr##Zrrik)
3169 (COPY_TO_REGCLASS Narrow.KRC:$mask, Wide.KRC),
3170 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src1, Narrow.SubRegIdx)),
3171 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src2, Narrow.SubRegIdx)),
3172 (Frag.OperandTransform $cc)), Narrow.KRC)>;
3173}
3174
3175// Same as above, but for fp types which don't use PatFrags.
3176multiclass axv512_cmp_packed_cc_no_vlx_lowering<SDNode OpNode, string InstStr,
3177 X86VectorVTInfo Narrow,
3178 X86VectorVTInfo Wide> {
Craig Topperd58c1652018-01-07 18:20:37 +00003179def : Pat<(Narrow.KVT (OpNode (Narrow.VT Narrow.RC:$src1),
3180 (Narrow.VT Narrow.RC:$src2), imm:$cc)),
3181 (COPY_TO_REGCLASS
3182 (!cast<Instruction>(InstStr##Zrri)
3183 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src1, Narrow.SubRegIdx)),
3184 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src2, Narrow.SubRegIdx)),
3185 imm:$cc), Narrow.KRC)>;
Ayman Musa721d97f2017-06-27 12:08:37 +00003186
Craig Topperd58c1652018-01-07 18:20:37 +00003187def : Pat<(Narrow.KVT (and Narrow.KRC:$mask,
3188 (OpNode (Narrow.VT Narrow.RC:$src1),
3189 (Narrow.VT Narrow.RC:$src2), imm:$cc))),
3190 (COPY_TO_REGCLASS (!cast<Instruction>(InstStr##Zrrik)
3191 (COPY_TO_REGCLASS Narrow.KRC:$mask, Wide.KRC),
3192 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src1, Narrow.SubRegIdx)),
3193 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src2, Narrow.SubRegIdx)),
3194 imm:$cc), Narrow.KRC)>;
Ayman Musa721d97f2017-06-27 12:08:37 +00003195}
3196
3197let Predicates = [HasAVX512, NoVLX] in {
Craig Topperc2696d52018-06-20 21:05:02 +00003198 // AddedComplexity is needed because the explicit SETEQ/SETGT CondCode doesn't
3199 // increase the pattern complexity the way an immediate would.
3200 let AddedComplexity = 2 in {
Craig Topperd58c1652018-01-07 18:20:37 +00003201 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTD", v8i32x_info, v16i32_info>;
Craig Topper9471a7c2018-02-19 19:23:31 +00003202 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQD", v8i32x_info, v16i32_info>;
Ayman Musa721d97f2017-06-27 12:08:37 +00003203
Craig Topperd58c1652018-01-07 18:20:37 +00003204 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTD", v4i32x_info, v16i32_info>;
Craig Topper9471a7c2018-02-19 19:23:31 +00003205 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQD", v4i32x_info, v16i32_info>;
Craig Topperd58c1652018-01-07 18:20:37 +00003206
3207 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTQ", v4i64x_info, v8i64_info>;
Craig Topper9471a7c2018-02-19 19:23:31 +00003208 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQQ", v4i64x_info, v8i64_info>;
Craig Topperd58c1652018-01-07 18:20:37 +00003209
3210 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTQ", v2i64x_info, v8i64_info>;
Craig Topper9471a7c2018-02-19 19:23:31 +00003211 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQQ", v2i64x_info, v8i64_info>;
Craig Topperc2696d52018-06-20 21:05:02 +00003212 }
Craig Topperd58c1652018-01-07 18:20:37 +00003213
Craig Topperc2696d52018-06-20 21:05:02 +00003214 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpm, "VPCMPD", v8i32x_info, v16i32_info>;
3215 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpum, "VPCMPUD", v8i32x_info, v16i32_info>;
Craig Topperd58c1652018-01-07 18:20:37 +00003216
Craig Topperc2696d52018-06-20 21:05:02 +00003217 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpm, "VPCMPD", v4i32x_info, v16i32_info>;
3218 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpum, "VPCMPUD", v4i32x_info, v16i32_info>;
Craig Topperd58c1652018-01-07 18:20:37 +00003219
Craig Topperc2696d52018-06-20 21:05:02 +00003220 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpm, "VPCMPQ", v4i64x_info, v8i64_info>;
3221 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpum, "VPCMPUQ", v4i64x_info, v8i64_info>;
Craig Topperd58c1652018-01-07 18:20:37 +00003222
Craig Topperc2696d52018-06-20 21:05:02 +00003223 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpm, "VPCMPQ", v2i64x_info, v8i64_info>;
3224 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpum, "VPCMPUQ", v2i64x_info, v8i64_info>;
3225
3226 defm : axv512_cmp_packed_cc_no_vlx_lowering<X86cmpm, "VCMPPS", v8f32x_info, v16f32_info>;
3227 defm : axv512_cmp_packed_cc_no_vlx_lowering<X86cmpm, "VCMPPS", v4f32x_info, v16f32_info>;
3228 defm : axv512_cmp_packed_cc_no_vlx_lowering<X86cmpm, "VCMPPD", v4f64x_info, v8f64_info>;
3229 defm : axv512_cmp_packed_cc_no_vlx_lowering<X86cmpm, "VCMPPD", v2f64x_info, v8f64_info>;
Ayman Musa721d97f2017-06-27 12:08:37 +00003230}
3231
Craig Toppera2018e792018-01-08 06:53:52 +00003232let Predicates = [HasBWI, NoVLX] in {
Craig Topperc2696d52018-06-20 21:05:02 +00003233 // AddedComplexity is needed because the explicit SETEQ/SETGT CondCode doesn't
3234 // increase the pattern complexity the way an immediate would.
3235 let AddedComplexity = 2 in {
Craig Toppera2018e792018-01-08 06:53:52 +00003236 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTB", v32i8x_info, v64i8_info>;
Craig Topper9471a7c2018-02-19 19:23:31 +00003237 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQB", v32i8x_info, v64i8_info>;
Craig Toppera2018e792018-01-08 06:53:52 +00003238
3239 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTB", v16i8x_info, v64i8_info>;
Craig Topper9471a7c2018-02-19 19:23:31 +00003240 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQB", v16i8x_info, v64i8_info>;
Craig Toppera2018e792018-01-08 06:53:52 +00003241
3242 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTW", v16i16x_info, v32i16_info>;
Craig Topper9471a7c2018-02-19 19:23:31 +00003243 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQW", v16i16x_info, v32i16_info>;
Craig Toppera2018e792018-01-08 06:53:52 +00003244
3245 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTW", v8i16x_info, v32i16_info>;
Craig Topper9471a7c2018-02-19 19:23:31 +00003246 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQW", v8i16x_info, v32i16_info>;
Craig Topperc2696d52018-06-20 21:05:02 +00003247 }
Craig Toppera2018e792018-01-08 06:53:52 +00003248
Craig Topperc2696d52018-06-20 21:05:02 +00003249 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpm, "VPCMPB", v32i8x_info, v64i8_info>;
3250 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpum, "VPCMPUB", v32i8x_info, v64i8_info>;
Craig Toppera2018e792018-01-08 06:53:52 +00003251
Craig Topperc2696d52018-06-20 21:05:02 +00003252 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpm, "VPCMPB", v16i8x_info, v64i8_info>;
3253 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpum, "VPCMPUB", v16i8x_info, v64i8_info>;
Craig Toppera2018e792018-01-08 06:53:52 +00003254
Craig Topperc2696d52018-06-20 21:05:02 +00003255 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpm, "VPCMPW", v16i16x_info, v32i16_info>;
3256 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpum, "VPCMPUW", v16i16x_info, v32i16_info>;
Craig Toppera2018e792018-01-08 06:53:52 +00003257
Craig Topperc2696d52018-06-20 21:05:02 +00003258 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpm, "VPCMPW", v8i16x_info, v32i16_info>;
3259 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpum, "VPCMPUW", v8i16x_info, v32i16_info>;
Craig Toppera2018e792018-01-08 06:53:52 +00003260}
3261
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003262// Mask setting all 0s or 1s
3263multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
3264 let Predicates = [HasAVX512] in
Simon Pilgrim9afbe772017-12-06 19:36:00 +00003265 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1,
3266 SchedRW = [WriteZero] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003267 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
3268 [(set KRC:$dst, (VT Val))]>;
3269}
3270
3271multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003272 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003273 defm D : avx512_mask_setop<VK32, v32i1, Val>;
3274 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003275}
3276
3277defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
3278defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
3279
3280// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
3281let Predicates = [HasAVX512] in {
3282 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
Igor Breger86724082016-08-14 05:25:07 +00003283 def : Pat<(v4i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK4)>;
3284 def : Pat<(v2i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK2)>;
Guy Blank548e22a2017-05-19 12:35:15 +00003285 def : Pat<(v1i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003286 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003287 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
3288 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Guy Blank548e22a2017-05-19 12:35:15 +00003289 def : Pat<(v1i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003290}
Igor Bregerf1bd7612016-03-06 07:46:03 +00003291
3292// Patterns for kmask insert_subvector/extract_subvector to/from index=0
3293multiclass operation_subvector_mask_lowering<RegisterClass subRC, ValueType subVT,
3294 RegisterClass RC, ValueType VT> {
3295 def : Pat<(subVT (extract_subvector (VT RC:$src), (iPTR 0))),
3296 (subVT (COPY_TO_REGCLASS RC:$src, subRC))>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00003297
Igor Bregerf1bd7612016-03-06 07:46:03 +00003298 def : Pat<(VT (insert_subvector undef, subRC:$src, (iPTR 0))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00003299 (VT (COPY_TO_REGCLASS subRC:$src, RC))>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00003300}
Guy Blank548e22a2017-05-19 12:35:15 +00003301defm : operation_subvector_mask_lowering<VK1, v1i1, VK2, v2i1>;
3302defm : operation_subvector_mask_lowering<VK1, v1i1, VK4, v4i1>;
3303defm : operation_subvector_mask_lowering<VK1, v1i1, VK8, v8i1>;
3304defm : operation_subvector_mask_lowering<VK1, v1i1, VK16, v16i1>;
3305defm : operation_subvector_mask_lowering<VK1, v1i1, VK32, v32i1>;
3306defm : operation_subvector_mask_lowering<VK1, v1i1, VK64, v64i1>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00003307
3308defm : operation_subvector_mask_lowering<VK2, v2i1, VK4, v4i1>;
3309defm : operation_subvector_mask_lowering<VK2, v2i1, VK8, v8i1>;
3310defm : operation_subvector_mask_lowering<VK2, v2i1, VK16, v16i1>;
3311defm : operation_subvector_mask_lowering<VK2, v2i1, VK32, v32i1>;
3312defm : operation_subvector_mask_lowering<VK2, v2i1, VK64, v64i1>;
3313
3314defm : operation_subvector_mask_lowering<VK4, v4i1, VK8, v8i1>;
3315defm : operation_subvector_mask_lowering<VK4, v4i1, VK16, v16i1>;
3316defm : operation_subvector_mask_lowering<VK4, v4i1, VK32, v32i1>;
3317defm : operation_subvector_mask_lowering<VK4, v4i1, VK64, v64i1>;
3318
3319defm : operation_subvector_mask_lowering<VK8, v8i1, VK16, v16i1>;
3320defm : operation_subvector_mask_lowering<VK8, v8i1, VK32, v32i1>;
3321defm : operation_subvector_mask_lowering<VK8, v8i1, VK64, v64i1>;
3322
3323defm : operation_subvector_mask_lowering<VK16, v16i1, VK32, v32i1>;
3324defm : operation_subvector_mask_lowering<VK16, v16i1, VK64, v64i1>;
3325
3326defm : operation_subvector_mask_lowering<VK32, v32i1, VK64, v64i1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003327
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003328//===----------------------------------------------------------------------===//
3329// AVX-512 - Aligned and unaligned load and store
3330//
3331
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003332multiclass avx512_load<bits<8> opc, string OpcodeStr, string Name,
Simon Pilgrimdf052512017-12-06 17:59:26 +00003333 X86VectorVTInfo _, PatFrag ld_frag, PatFrag mload,
Craig Topperc2965212018-06-19 04:24:44 +00003334 X86SchedWriteMoveLS Sched, string EVEX2VEXOvrd,
3335 bit NoRMPattern = 0,
Simon Pilgrimdf052512017-12-06 17:59:26 +00003336 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003337 let hasSideEffects = 0 in {
Petar Jovanovicc0510002018-05-23 15:28:28 +00003338 let isMoveReg = 1 in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003339 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003340 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Craig Topperc2965212018-06-19 04:24:44 +00003341 _.ExeDomain>, EVEX, Sched<[Sched.RR]>,
3342 EVEX2VEXOverride<EVEX2VEXOvrd#"rr">;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003343 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
3344 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003345 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003346 "${dst} {${mask}} {z}, $src}"),
Craig Topper5c46c752017-01-08 05:46:21 +00003347 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Igor Breger7a000f52016-01-21 14:18:11 +00003348 (_.VT _.RC:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00003349 _.ImmAllZerosV)))], _.ExeDomain>,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003350 EVEX, EVEX_KZ, Sched<[Sched.RR]>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003351
Simon Pilgrimdf052512017-12-06 17:59:26 +00003352 let mayLoad = 1, canFoldAsLoad = 1, isReMaterializable = 1 in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003353 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003354 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Craig Toppercb0e7492017-07-31 17:35:44 +00003355 !if(NoRMPattern, [],
3356 [(set _.RC:$dst,
3357 (_.VT (bitconvert (ld_frag addr:$src))))]),
Craig Topperc2965212018-06-19 04:24:44 +00003358 _.ExeDomain>, EVEX, Sched<[Sched.RM]>,
3359 EVEX2VEXOverride<EVEX2VEXOvrd#"rm">;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003360
Craig Topper63e2cd62017-01-14 07:50:52 +00003361 let Constraints = "$src0 = $dst", isConvertibleToThreeAddress = 1 in {
Simon Pilgrimdf052512017-12-06 17:59:26 +00003362 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
3363 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
3364 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
3365 "${dst} {${mask}}, $src1}"),
3366 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
3367 (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00003368 (_.VT _.RC:$src0))))], _.ExeDomain>,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003369 EVEX, EVEX_K, Sched<[Sched.RR]>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003370 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
3371 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003372 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
3373 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003374 [(set _.RC:$dst, (_.VT
3375 (vselect _.KRCWM:$mask,
3376 (_.VT (bitconvert (ld_frag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00003377 (_.VT _.RC:$src0))))], _.ExeDomain>,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003378 EVEX, EVEX_K, Sched<[Sched.RM]>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00003379 }
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003380 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
3381 (ins _.KRCWM:$mask, _.MemOp:$src),
3382 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
3383 "${dst} {${mask}} {z}, $src}",
3384 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
3385 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
Simon Pilgrimead11e42018-05-11 12:46:54 +00003386 _.ExeDomain>, EVEX, EVEX_KZ, Sched<[Sched.RM]>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003387 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003388 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003389 (!cast<Instruction>(Name#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003390
3391 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003392 (!cast<Instruction>(Name#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003393
3394 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003395 (!cast<Instruction>(Name#_.ZSuffix##rmk) _.RC:$src0,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003396 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003397}
3398
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003399multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003400 AVX512VLVectorVTInfo _, Predicate prd,
3401 X86SchedWriteMoveLSWidths Sched,
Craig Topperc2965212018-06-19 04:24:44 +00003402 string EVEX2VEXOvrd, bit NoRMPattern = 0> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003403 let Predicates = [prd] in
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003404 defm Z : avx512_load<opc, OpcodeStr, NAME, _.info512,
Craig Topper21c8a8f2018-01-18 07:44:06 +00003405 _.info512.AlignedLdFrag, masked_load_aligned512,
Craig Topperc2965212018-06-19 04:24:44 +00003406 Sched.ZMM, "", NoRMPattern>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003407
3408 let Predicates = [prd, HasVLX] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003409 defm Z256 : avx512_load<opc, OpcodeStr, NAME, _.info256,
Craig Topper21c8a8f2018-01-18 07:44:06 +00003410 _.info256.AlignedLdFrag, masked_load_aligned256,
Craig Topperc2965212018-06-19 04:24:44 +00003411 Sched.YMM, EVEX2VEXOvrd#"Y", NoRMPattern>, EVEX_V256;
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003412 defm Z128 : avx512_load<opc, OpcodeStr, NAME, _.info128,
Craig Topper21c8a8f2018-01-18 07:44:06 +00003413 _.info128.AlignedLdFrag, masked_load_aligned128,
Craig Topperc2965212018-06-19 04:24:44 +00003414 Sched.XMM, EVEX2VEXOvrd, NoRMPattern>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003415 }
3416}
3417
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003418multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003419 AVX512VLVectorVTInfo _, Predicate prd,
3420 X86SchedWriteMoveLSWidths Sched,
Craig Topperc2965212018-06-19 04:24:44 +00003421 string EVEX2VEXOvrd, bit NoRMPattern = 0,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003422 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003423 let Predicates = [prd] in
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003424 defm Z : avx512_load<opc, OpcodeStr, NAME, _.info512, _.info512.LdFrag,
Craig Topperc2965212018-06-19 04:24:44 +00003425 masked_load_unaligned, Sched.ZMM, "",
3426 NoRMPattern, SelectOprr>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003427
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003428 let Predicates = [prd, HasVLX] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003429 defm Z256 : avx512_load<opc, OpcodeStr, NAME, _.info256, _.info256.LdFrag,
Craig Topperc2965212018-06-19 04:24:44 +00003430 masked_load_unaligned, Sched.YMM, EVEX2VEXOvrd#"Y",
3431 NoRMPattern, SelectOprr>, EVEX_V256;
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003432 defm Z128 : avx512_load<opc, OpcodeStr, NAME, _.info128, _.info128.LdFrag,
Craig Topperc2965212018-06-19 04:24:44 +00003433 masked_load_unaligned, Sched.XMM, EVEX2VEXOvrd,
3434 NoRMPattern, SelectOprr>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003435 }
3436}
3437
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003438multiclass avx512_store<bits<8> opc, string OpcodeStr, string BaseName,
Simon Pilgrimdf052512017-12-06 17:59:26 +00003439 X86VectorVTInfo _, PatFrag st_frag, PatFrag mstore,
Craig Topperc2965212018-06-19 04:24:44 +00003440 X86SchedWriteMoveLS Sched, string EVEX2VEXOvrd,
Craig Topper9eec2022018-04-05 18:38:45 +00003441 bit NoMRPattern = 0> {
Craig Topper916d0cf2018-06-18 01:28:05 +00003442 let hasSideEffects = 0, isCodeGenOnly = 1, ForceDisassemble = 1 in {
Petar Jovanovicc0510002018-05-23 15:28:28 +00003443 let isMoveReg = 1 in
Igor Breger81b79de2015-11-19 07:43:43 +00003444 def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
Craig Topper916d0cf2018-06-18 01:28:05 +00003445 OpcodeStr # "\t{$src, $dst|$dst, $src}",
3446 [], _.ExeDomain>, EVEX,
Craig Topperc2965212018-06-19 04:24:44 +00003447 FoldGenData<BaseName#_.ZSuffix#rr>, Sched<[Sched.RR]>,
3448 EVEX2VEXOverride<EVEX2VEXOvrd#"rr_REV">;
Igor Breger81b79de2015-11-19 07:43:43 +00003449 def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
3450 (ins _.KRCWM:$mask, _.RC:$src),
Craig Topper916d0cf2018-06-18 01:28:05 +00003451 OpcodeStr # "\t{$src, ${dst} {${mask}}|"#
Igor Breger81b79de2015-11-19 07:43:43 +00003452 "${dst} {${mask}}, $src}",
Simon Pilgrime9376b92018-04-12 19:59:35 +00003453 [], _.ExeDomain>, EVEX, EVEX_K,
Craig Topper916d0cf2018-06-18 01:28:05 +00003454 FoldGenData<BaseName#_.ZSuffix#rrk>,
3455 Sched<[Sched.RR]>;
Igor Breger81b79de2015-11-19 07:43:43 +00003456 def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003457 (ins _.KRCWM:$mask, _.RC:$src),
Craig Topper916d0cf2018-06-18 01:28:05 +00003458 OpcodeStr # "\t{$src, ${dst} {${mask}} {z}|" #
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003459 "${dst} {${mask}} {z}, $src}",
Simon Pilgrime9376b92018-04-12 19:59:35 +00003460 [], _.ExeDomain>, EVEX, EVEX_KZ,
Craig Topper916d0cf2018-06-18 01:28:05 +00003461 FoldGenData<BaseName#_.ZSuffix#rrkz>,
3462 Sched<[Sched.RR]>;
Craig Topper99f6b622016-05-01 01:03:56 +00003463 }
Igor Breger81b79de2015-11-19 07:43:43 +00003464
Craig Topper2462a712017-08-01 15:31:24 +00003465 let hasSideEffects = 0, mayStore = 1 in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003466 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003467 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Craig Topper2462a712017-08-01 15:31:24 +00003468 !if(NoMRPattern, [],
3469 [(st_frag (_.VT _.RC:$src), addr:$dst)]),
Craig Topperc2965212018-06-19 04:24:44 +00003470 _.ExeDomain>, EVEX, Sched<[Sched.MR]>,
3471 EVEX2VEXOverride<EVEX2VEXOvrd#"mr">;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00003472 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003473 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
3474 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
Craig Topper55488732018-06-13 00:04:08 +00003475 [], _.ExeDomain>, EVEX, EVEX_K, Sched<[Sched.MR]>,
3476 NotMemoryFoldable;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003477
3478 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
Craig Topper916d0cf2018-06-18 01:28:05 +00003479 (!cast<Instruction>(BaseName#_.ZSuffix#mrk) addr:$ptr,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003480 _.KRCWM:$mask, _.RC:$src)>;
Craig Topper916d0cf2018-06-18 01:28:05 +00003481
3482 def : InstAlias<OpcodeStr#".s\t{$src, $dst|$dst, $src}",
3483 (!cast<Instruction>(BaseName#_.ZSuffix#"rr_REV")
3484 _.RC:$dst, _.RC:$src), 0>;
3485 def : InstAlias<OpcodeStr#".s\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
3486 (!cast<Instruction>(BaseName#_.ZSuffix#"rrk_REV")
3487 _.RC:$dst, _.KRCWM:$mask, _.RC:$src), 0>;
3488 def : InstAlias<OpcodeStr#".s\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}",
3489 (!cast<Instruction>(BaseName#_.ZSuffix#"rrkz_REV")
3490 _.RC:$dst, _.KRCWM:$mask, _.RC:$src), 0>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00003491}
3492
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003493multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003494 AVX512VLVectorVTInfo _, Predicate prd,
Craig Topper916d0cf2018-06-18 01:28:05 +00003495 X86SchedWriteMoveLSWidths Sched,
Craig Topperc2965212018-06-19 04:24:44 +00003496 string EVEX2VEXOvrd, bit NoMRPattern = 0> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003497 let Predicates = [prd] in
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003498 defm Z : avx512_store<opc, OpcodeStr, NAME, _.info512, store,
Craig Topperc2965212018-06-19 04:24:44 +00003499 masked_store_unaligned, Sched.ZMM, "",
Craig Topper9eec2022018-04-05 18:38:45 +00003500 NoMRPattern>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003501 let Predicates = [prd, HasVLX] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003502 defm Z256 : avx512_store<opc, OpcodeStr, NAME, _.info256, store,
Craig Topper916d0cf2018-06-18 01:28:05 +00003503 masked_store_unaligned, Sched.YMM,
Craig Topperc2965212018-06-19 04:24:44 +00003504 EVEX2VEXOvrd#"Y", NoMRPattern>, EVEX_V256;
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003505 defm Z128 : avx512_store<opc, OpcodeStr, NAME, _.info128, store,
Craig Topperc2965212018-06-19 04:24:44 +00003506 masked_store_unaligned, Sched.XMM, EVEX2VEXOvrd,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003507 NoMRPattern>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003508 }
3509}
3510
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003511multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003512 AVX512VLVectorVTInfo _, Predicate prd,
Craig Topper916d0cf2018-06-18 01:28:05 +00003513 X86SchedWriteMoveLSWidths Sched,
Craig Topperc2965212018-06-19 04:24:44 +00003514 string EVEX2VEXOvrd, bit NoMRPattern = 0> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003515 let Predicates = [prd] in
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003516 defm Z : avx512_store<opc, OpcodeStr, NAME, _.info512, alignedstore,
Craig Topperc2965212018-06-19 04:24:44 +00003517 masked_store_aligned512, Sched.ZMM, "",
Craig Topper571231a2018-01-29 23:27:23 +00003518 NoMRPattern>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003519
3520 let Predicates = [prd, HasVLX] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003521 defm Z256 : avx512_store<opc, OpcodeStr, NAME, _.info256, alignedstore,
Craig Topper916d0cf2018-06-18 01:28:05 +00003522 masked_store_aligned256, Sched.YMM,
Craig Topperc2965212018-06-19 04:24:44 +00003523 EVEX2VEXOvrd#"Y", NoMRPattern>, EVEX_V256;
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003524 defm Z128 : avx512_store<opc, OpcodeStr, NAME, _.info128, alignedstore,
Craig Topperc2965212018-06-19 04:24:44 +00003525 masked_store_aligned128, Sched.XMM, EVEX2VEXOvrd,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003526 NoMRPattern>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003527 }
3528}
3529
3530defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
Craig Topperc2965212018-06-19 04:24:44 +00003531 HasAVX512, SchedWriteFMoveLS, "VMOVAPS">,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003532 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
Craig Topperc2965212018-06-19 04:24:44 +00003533 HasAVX512, SchedWriteFMoveLS, "VMOVAPS">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003534 PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003535
3536defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
Craig Topperc2965212018-06-19 04:24:44 +00003537 HasAVX512, SchedWriteFMoveLS, "VMOVAPD">,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003538 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
Craig Topperc2965212018-06-19 04:24:44 +00003539 HasAVX512, SchedWriteFMoveLS, "VMOVAPD">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003540 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003541
Craig Topperc9293492016-02-26 06:50:29 +00003542defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512,
Craig Topperc2965212018-06-19 04:24:44 +00003543 SchedWriteFMoveLS, "VMOVUPS", 0, null_frag>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003544 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512,
Craig Topperc2965212018-06-19 04:24:44 +00003545 SchedWriteFMoveLS, "VMOVUPS">,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003546 PS, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003547
Craig Topper4e7b8882016-10-03 02:00:29 +00003548defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512,
Craig Topperc2965212018-06-19 04:24:44 +00003549 SchedWriteFMoveLS, "VMOVUPD", 0, null_frag>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003550 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512,
Craig Topperc2965212018-06-19 04:24:44 +00003551 SchedWriteFMoveLS, "VMOVUPD">,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003552 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003553
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003554defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
Craig Topperc2965212018-06-19 04:24:44 +00003555 HasAVX512, SchedWriteVecMoveLS,
3556 "VMOVDQA", 1>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003557 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
Craig Topperc2965212018-06-19 04:24:44 +00003558 HasAVX512, SchedWriteVecMoveLS,
3559 "VMOVDQA", 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003560 PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003561
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003562defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
Craig Topperc2965212018-06-19 04:24:44 +00003563 HasAVX512, SchedWriteVecMoveLS,
3564 "VMOVDQA">,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003565 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
Craig Topperc2965212018-06-19 04:24:44 +00003566 HasAVX512, SchedWriteVecMoveLS,
3567 "VMOVDQA">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003568 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003569
Craig Topper9eec2022018-04-05 18:38:45 +00003570defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI,
Craig Topperc2965212018-06-19 04:24:44 +00003571 SchedWriteVecMoveLS, "VMOVDQU", 1>,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003572 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info, HasBWI,
Craig Topperc2965212018-06-19 04:24:44 +00003573 SchedWriteVecMoveLS, "VMOVDQU", 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003574 XD, EVEX_CD8<8, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003575
Craig Topper9eec2022018-04-05 18:38:45 +00003576defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI,
Craig Topperc2965212018-06-19 04:24:44 +00003577 SchedWriteVecMoveLS, "VMOVDQU", 1>,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003578 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info, HasBWI,
Craig Topperc2965212018-06-19 04:24:44 +00003579 SchedWriteVecMoveLS, "VMOVDQU", 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003580 XD, VEX_W, EVEX_CD8<16, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003581
Craig Topperc9293492016-02-26 06:50:29 +00003582defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512,
Craig Topperc2965212018-06-19 04:24:44 +00003583 SchedWriteVecMoveLS, "VMOVDQU", 1, null_frag>,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003584 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info, HasAVX512,
Craig Topperc2965212018-06-19 04:24:44 +00003585 SchedWriteVecMoveLS, "VMOVDQU", 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003586 XS, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003587
Craig Topperc9293492016-02-26 06:50:29 +00003588defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512,
Craig Topperc2965212018-06-19 04:24:44 +00003589 SchedWriteVecMoveLS, "VMOVDQU", 0, null_frag>,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003590 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info, HasAVX512,
Craig Topperc2965212018-06-19 04:24:44 +00003591 SchedWriteVecMoveLS, "VMOVDQU">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003592 XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00003593
Craig Topperd875d6b2016-09-29 06:07:09 +00003594// Special instructions to help with spilling when we don't have VLX. We need
3595// to load or store from a ZMM register instead. These are converted in
3596// expandPostRAPseudos.
Craig Toppereab23d32016-10-03 02:22:33 +00003597let isReMaterializable = 1, canFoldAsLoad = 1,
Simon Pilgrimd749b322018-05-18 13:13:59 +00003598 isPseudo = 1, mayLoad = 1, hasSideEffects = 0 in {
Craig Topperd875d6b2016-09-29 06:07:09 +00003599def VMOVAPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
Simon Pilgrimd749b322018-05-18 13:13:59 +00003600 "", []>, Sched<[WriteFLoadX]>;
Craig Topperd875d6b2016-09-29 06:07:09 +00003601def VMOVAPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
Simon Pilgrimd749b322018-05-18 13:13:59 +00003602 "", []>, Sched<[WriteFLoadY]>;
Craig Topperd875d6b2016-09-29 06:07:09 +00003603def VMOVUPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
Simon Pilgrimd749b322018-05-18 13:13:59 +00003604 "", []>, Sched<[WriteFLoadX]>;
Craig Topperd875d6b2016-09-29 06:07:09 +00003605def VMOVUPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
Simon Pilgrimd749b322018-05-18 13:13:59 +00003606 "", []>, Sched<[WriteFLoadY]>;
Craig Topperd875d6b2016-09-29 06:07:09 +00003607}
3608
Simon Pilgrimd749b322018-05-18 13:13:59 +00003609let isPseudo = 1, mayStore = 1, hasSideEffects = 0 in {
Craig Topperf3e671e2016-09-30 05:35:47 +00003610def VMOVAPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Simon Pilgrimd749b322018-05-18 13:13:59 +00003611 "", []>, Sched<[WriteFStoreX]>;
Craig Topperf3e671e2016-09-30 05:35:47 +00003612def VMOVAPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Simon Pilgrimd749b322018-05-18 13:13:59 +00003613 "", []>, Sched<[WriteFStoreY]>;
Craig Topperf3e671e2016-09-30 05:35:47 +00003614def VMOVUPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Simon Pilgrimd749b322018-05-18 13:13:59 +00003615 "", []>, Sched<[WriteFStoreX]>;
Craig Topperf3e671e2016-09-30 05:35:47 +00003616def VMOVUPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Simon Pilgrimd749b322018-05-18 13:13:59 +00003617 "", []>, Sched<[WriteFStoreY]>;
Craig Topperd875d6b2016-09-29 06:07:09 +00003618}
3619
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003620def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003621 (v8i64 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00003622 (VMOVDQA64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003623 VK8), VR512:$src)>;
3624
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003625def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003626 (v16i32 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00003627 (VMOVDQA32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003628
Craig Topper33c550c2016-05-22 00:39:30 +00003629// These patterns exist to prevent the above patterns from introducing a second
3630// mask inversion when one already exists.
3631def : Pat<(v8i64 (vselect (xor VK8:$mask, (v8i1 immAllOnesV)),
3632 (bc_v8i64 (v16i32 immAllZerosV)),
3633 (v8i64 VR512:$src))),
3634 (VMOVDQA64Zrrkz VK8:$mask, VR512:$src)>;
3635def : Pat<(v16i32 (vselect (xor VK16:$mask, (v16i1 immAllOnesV)),
3636 (v16i32 immAllZerosV),
3637 (v16i32 VR512:$src))),
3638 (VMOVDQA32Zrrkz VK16WM:$mask, VR512:$src)>;
3639
Craig Topperfc3ce492018-01-01 01:11:29 +00003640multiclass mask_move_lowering<string InstrStr, X86VectorVTInfo Narrow,
3641 X86VectorVTInfo Wide> {
3642 def : Pat<(Narrow.VT (vselect (Narrow.KVT Narrow.KRCWM:$mask),
3643 Narrow.RC:$src1, Narrow.RC:$src0)),
3644 (EXTRACT_SUBREG
3645 (Wide.VT
3646 (!cast<Instruction>(InstrStr#"rrk")
3647 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src0, Narrow.SubRegIdx)),
3648 (COPY_TO_REGCLASS Narrow.KRCWM:$mask, Wide.KRCWM),
3649 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src1, Narrow.SubRegIdx)))),
3650 Narrow.SubRegIdx)>;
3651
3652 def : Pat<(Narrow.VT (vselect (Narrow.KVT Narrow.KRCWM:$mask),
3653 Narrow.RC:$src1, Narrow.ImmAllZerosV)),
3654 (EXTRACT_SUBREG
3655 (Wide.VT
3656 (!cast<Instruction>(InstrStr#"rrkz")
3657 (COPY_TO_REGCLASS Narrow.KRCWM:$mask, Wide.KRCWM),
3658 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src1, Narrow.SubRegIdx)))),
3659 Narrow.SubRegIdx)>;
3660}
3661
Craig Topper96ab6fd2017-01-09 04:19:34 +00003662// Patterns for handling v8i1 selects of 256-bit vectors when VLX isn't
3663// available. Use a 512-bit operation and extract.
3664let Predicates = [HasAVX512, NoVLX] in {
Craig Topperd58c1652018-01-07 18:20:37 +00003665 defm : mask_move_lowering<"VMOVAPSZ", v4f32x_info, v16f32_info>;
3666 defm : mask_move_lowering<"VMOVDQA32Z", v4i32x_info, v16i32_info>;
Craig Topperfc3ce492018-01-01 01:11:29 +00003667 defm : mask_move_lowering<"VMOVAPSZ", v8f32x_info, v16f32_info>;
3668 defm : mask_move_lowering<"VMOVDQA32Z", v8i32x_info, v16i32_info>;
Craig Topperd58c1652018-01-07 18:20:37 +00003669
3670 defm : mask_move_lowering<"VMOVAPDZ", v2f64x_info, v8f64_info>;
3671 defm : mask_move_lowering<"VMOVDQA64Z", v2i64x_info, v8i64_info>;
3672 defm : mask_move_lowering<"VMOVAPDZ", v4f64x_info, v8f64_info>;
3673 defm : mask_move_lowering<"VMOVDQA64Z", v4i64x_info, v8i64_info>;
Craig Topper96ab6fd2017-01-09 04:19:34 +00003674}
3675
Craig Toppere9fc0cd2018-01-14 02:05:51 +00003676let Predicates = [HasBWI, NoVLX] in {
3677 defm : mask_move_lowering<"VMOVDQU8Z", v16i8x_info, v64i8_info>;
3678 defm : mask_move_lowering<"VMOVDQU8Z", v32i8x_info, v64i8_info>;
3679
3680 defm : mask_move_lowering<"VMOVDQU16Z", v8i16x_info, v32i16_info>;
3681 defm : mask_move_lowering<"VMOVDQU16Z", v16i16x_info, v32i16_info>;
3682}
3683
Craig Topper2462a712017-08-01 15:31:24 +00003684let Predicates = [HasAVX512] in {
3685 // 512-bit store.
Craig Topper571231a2018-01-29 23:27:23 +00003686 def : Pat<(alignedstore (v16i32 VR512:$src), addr:$dst),
3687 (VMOVDQA64Zmr addr:$dst, VR512:$src)>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003688 def : Pat<(alignedstore (v32i16 VR512:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003689 (VMOVDQA64Zmr addr:$dst, VR512:$src)>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003690 def : Pat<(alignedstore (v64i8 VR512:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003691 (VMOVDQA64Zmr addr:$dst, VR512:$src)>;
3692 def : Pat<(store (v16i32 VR512:$src), addr:$dst),
3693 (VMOVDQU64Zmr addr:$dst, VR512:$src)>;
Craig Topper2462a712017-08-01 15:31:24 +00003694 def : Pat<(store (v32i16 VR512:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003695 (VMOVDQU64Zmr addr:$dst, VR512:$src)>;
Craig Topper2462a712017-08-01 15:31:24 +00003696 def : Pat<(store (v64i8 VR512:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003697 (VMOVDQU64Zmr addr:$dst, VR512:$src)>;
Craig Topper2462a712017-08-01 15:31:24 +00003698}
3699
3700let Predicates = [HasVLX] in {
3701 // 128-bit store.
Craig Topper571231a2018-01-29 23:27:23 +00003702 def : Pat<(alignedstore (v4i32 VR128X:$src), addr:$dst),
3703 (VMOVDQA64Z128mr addr:$dst, VR128X:$src)>;
Craig Topper5ef13ba2016-12-26 07:26:07 +00003704 def : Pat<(alignedstore (v8i16 VR128X:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003705 (VMOVDQA64Z128mr addr:$dst, VR128X:$src)>;
Craig Topper5ef13ba2016-12-26 07:26:07 +00003706 def : Pat<(alignedstore (v16i8 VR128X:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003707 (VMOVDQA64Z128mr addr:$dst, VR128X:$src)>;
3708 def : Pat<(store (v4i32 VR128X:$src), addr:$dst),
3709 (VMOVDQU64Z128mr addr:$dst, VR128X:$src)>;
Craig Topper5ef13ba2016-12-26 07:26:07 +00003710 def : Pat<(store (v8i16 VR128X:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003711 (VMOVDQU64Z128mr addr:$dst, VR128X:$src)>;
Craig Topper5ef13ba2016-12-26 07:26:07 +00003712 def : Pat<(store (v16i8 VR128X:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003713 (VMOVDQU64Z128mr addr:$dst, VR128X:$src)>;
Craig Topper14aa2662016-08-11 06:04:04 +00003714
Craig Topper2462a712017-08-01 15:31:24 +00003715 // 256-bit store.
Craig Topper571231a2018-01-29 23:27:23 +00003716 def : Pat<(alignedstore (v8i32 VR256X:$src), addr:$dst),
3717 (VMOVDQA64Z256mr addr:$dst, VR256X:$src)>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003718 def : Pat<(alignedstore (v16i16 VR256X:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003719 (VMOVDQA64Z256mr addr:$dst, VR256X:$src)>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003720 def : Pat<(alignedstore (v32i8 VR256X:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003721 (VMOVDQA64Z256mr addr:$dst, VR256X:$src)>;
3722 def : Pat<(store (v8i32 VR256X:$src), addr:$dst),
3723 (VMOVDQU64Z256mr addr:$dst, VR256X:$src)>;
Craig Topper5ef13ba2016-12-26 07:26:07 +00003724 def : Pat<(store (v16i16 VR256X:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003725 (VMOVDQU64Z256mr addr:$dst, VR256X:$src)>;
Craig Topper5ef13ba2016-12-26 07:26:07 +00003726 def : Pat<(store (v32i8 VR256X:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003727 (VMOVDQU64Z256mr addr:$dst, VR256X:$src)>;
Craig Topper95bdabd2016-05-22 23:44:33 +00003728}
3729
Craig Topper80075a52017-08-27 19:03:36 +00003730multiclass masked_move_for_extract<string InstrStr, X86VectorVTInfo From,
3731 X86VectorVTInfo To, X86VectorVTInfo Cast> {
3732 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
3733 (bitconvert
3734 (To.VT (extract_subvector
3735 (From.VT From.RC:$src), (iPTR 0)))),
3736 To.RC:$src0)),
3737 (Cast.VT (!cast<Instruction>(InstrStr#"rrk")
3738 Cast.RC:$src0, Cast.KRCWM:$mask,
3739 (EXTRACT_SUBREG From.RC:$src, To.SubRegIdx)))>;
3740
3741 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
3742 (bitconvert
3743 (To.VT (extract_subvector
3744 (From.VT From.RC:$src), (iPTR 0)))),
3745 Cast.ImmAllZerosV)),
3746 (Cast.VT (!cast<Instruction>(InstrStr#"rrkz")
3747 Cast.KRCWM:$mask,
3748 (EXTRACT_SUBREG From.RC:$src, To.SubRegIdx)))>;
3749}
3750
3751
Craig Topperd27386a2017-08-25 23:34:59 +00003752let Predicates = [HasVLX] in {
3753// A masked extract from the first 128-bits of a 256-bit vector can be
3754// implemented with masked move.
Craig Topper80075a52017-08-27 19:03:36 +00003755defm : masked_move_for_extract<"VMOVDQA64Z128", v4i64x_info, v2i64x_info, v2i64x_info>;
3756defm : masked_move_for_extract<"VMOVDQA64Z128", v8i32x_info, v4i32x_info, v2i64x_info>;
3757defm : masked_move_for_extract<"VMOVDQA64Z128", v16i16x_info, v8i16x_info, v2i64x_info>;
3758defm : masked_move_for_extract<"VMOVDQA64Z128", v32i8x_info, v16i8x_info, v2i64x_info>;
3759defm : masked_move_for_extract<"VMOVDQA32Z128", v4i64x_info, v2i64x_info, v4i32x_info>;
3760defm : masked_move_for_extract<"VMOVDQA32Z128", v8i32x_info, v4i32x_info, v4i32x_info>;
3761defm : masked_move_for_extract<"VMOVDQA32Z128", v16i16x_info, v8i16x_info, v4i32x_info>;
3762defm : masked_move_for_extract<"VMOVDQA32Z128", v32i8x_info, v16i8x_info, v4i32x_info>;
3763defm : masked_move_for_extract<"VMOVAPDZ128", v4f64x_info, v2f64x_info, v2f64x_info>;
3764defm : masked_move_for_extract<"VMOVAPDZ128", v8f32x_info, v4f32x_info, v2f64x_info>;
3765defm : masked_move_for_extract<"VMOVAPSZ128", v4f64x_info, v2f64x_info, v4f32x_info>;
3766defm : masked_move_for_extract<"VMOVAPSZ128", v8f32x_info, v4f32x_info, v4f32x_info>;
Craig Topperd27386a2017-08-25 23:34:59 +00003767
3768// A masked extract from the first 128-bits of a 512-bit vector can be
3769// implemented with masked move.
Craig Topper80075a52017-08-27 19:03:36 +00003770defm : masked_move_for_extract<"VMOVDQA64Z128", v8i64_info, v2i64x_info, v2i64x_info>;
3771defm : masked_move_for_extract<"VMOVDQA64Z128", v16i32_info, v4i32x_info, v2i64x_info>;
3772defm : masked_move_for_extract<"VMOVDQA64Z128", v32i16_info, v8i16x_info, v2i64x_info>;
3773defm : masked_move_for_extract<"VMOVDQA64Z128", v64i8_info, v16i8x_info, v2i64x_info>;
3774defm : masked_move_for_extract<"VMOVDQA32Z128", v8i64_info, v2i64x_info, v4i32x_info>;
3775defm : masked_move_for_extract<"VMOVDQA32Z128", v16i32_info, v4i32x_info, v4i32x_info>;
3776defm : masked_move_for_extract<"VMOVDQA32Z128", v32i16_info, v8i16x_info, v4i32x_info>;
3777defm : masked_move_for_extract<"VMOVDQA32Z128", v64i8_info, v16i8x_info, v4i32x_info>;
3778defm : masked_move_for_extract<"VMOVAPDZ128", v8f64_info, v2f64x_info, v2f64x_info>;
3779defm : masked_move_for_extract<"VMOVAPDZ128", v16f32_info, v4f32x_info, v2f64x_info>;
3780defm : masked_move_for_extract<"VMOVAPSZ128", v8f64_info, v2f64x_info, v4f32x_info>;
3781defm : masked_move_for_extract<"VMOVAPSZ128", v16f32_info, v4f32x_info, v4f32x_info>;
Craig Topperd27386a2017-08-25 23:34:59 +00003782
3783// A masked extract from the first 256-bits of a 512-bit vector can be
3784// implemented with masked move.
Craig Topper80075a52017-08-27 19:03:36 +00003785defm : masked_move_for_extract<"VMOVDQA64Z256", v8i64_info, v4i64x_info, v4i64x_info>;
3786defm : masked_move_for_extract<"VMOVDQA64Z256", v16i32_info, v8i32x_info, v4i64x_info>;
3787defm : masked_move_for_extract<"VMOVDQA64Z256", v32i16_info, v16i16x_info, v4i64x_info>;
3788defm : masked_move_for_extract<"VMOVDQA64Z256", v64i8_info, v32i8x_info, v4i64x_info>;
3789defm : masked_move_for_extract<"VMOVDQA32Z256", v8i64_info, v4i64x_info, v8i32x_info>;
3790defm : masked_move_for_extract<"VMOVDQA32Z256", v16i32_info, v8i32x_info, v8i32x_info>;
3791defm : masked_move_for_extract<"VMOVDQA32Z256", v32i16_info, v16i16x_info, v8i32x_info>;
3792defm : masked_move_for_extract<"VMOVDQA32Z256", v64i8_info, v32i8x_info, v8i32x_info>;
3793defm : masked_move_for_extract<"VMOVAPDZ256", v8f64_info, v4f64x_info, v4f64x_info>;
3794defm : masked_move_for_extract<"VMOVAPDZ256", v16f32_info, v8f32x_info, v4f64x_info>;
3795defm : masked_move_for_extract<"VMOVAPSZ256", v8f64_info, v4f64x_info, v8f32x_info>;
3796defm : masked_move_for_extract<"VMOVAPSZ256", v16f32_info, v8f32x_info, v8f32x_info>;
Craig Topperd27386a2017-08-25 23:34:59 +00003797}
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003798
3799// Move Int Doubleword to Packed Double Int
3800//
3801let ExeDomain = SSEPackedInt in {
3802def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
3803 "vmovd\t{$src, $dst|$dst, $src}",
3804 [(set VR128X:$dst,
Simon Pilgrim577ae242018-04-12 19:25:07 +00003805 (v4i32 (scalar_to_vector GR32:$src)))]>,
Simon Pilgrim1273f4a2018-05-18 17:58:36 +00003806 EVEX, Sched<[WriteVecMoveFromGpr]>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003807def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003808 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003809 [(set VR128X:$dst,
Simon Pilgrim577ae242018-04-12 19:25:07 +00003810 (v4i32 (scalar_to_vector (loadi32 addr:$src))))]>,
Simon Pilgrimc4b8d362018-05-18 14:08:01 +00003811 EVEX, EVEX_CD8<32, CD8VT1>, Sched<[WriteVecLoad]>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003812def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003813 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003814 [(set VR128X:$dst,
Simon Pilgrim577ae242018-04-12 19:25:07 +00003815 (v2i64 (scalar_to_vector GR64:$src)))]>,
Simon Pilgrim1273f4a2018-05-18 17:58:36 +00003816 EVEX, VEX_W, Sched<[WriteVecMoveFromGpr]>;
Craig Topperc648c9b2015-12-28 06:11:42 +00003817let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in
3818def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
3819 (ins i64mem:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003820 "vmovq\t{$src, $dst|$dst, $src}", []>,
Simon Pilgrimc4b8d362018-05-18 14:08:01 +00003821 EVEX, VEX_W, EVEX_CD8<64, CD8VT1>, Sched<[WriteVecLoad]>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003822let isCodeGenOnly = 1 in {
Craig Topperaf88afb2015-12-28 06:11:45 +00003823def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003824 "vmovq\t{$src, $dst|$dst, $src}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00003825 [(set FR64X:$dst, (bitconvert GR64:$src))]>,
Simon Pilgrim1273f4a2018-05-18 17:58:36 +00003826 EVEX, VEX_W, Sched<[WriteVecMoveFromGpr]>;
Craig Topper5971b542017-02-12 18:47:44 +00003827def VMOV64toSDZrm : AVX512XSI<0x7E, MRMSrcMem, (outs FR64X:$dst), (ins i64mem:$src),
3828 "vmovq\t{$src, $dst|$dst, $src}",
3829 [(set FR64X:$dst, (bitconvert (loadi64 addr:$src)))]>,
Simon Pilgrimc4b8d362018-05-18 14:08:01 +00003830 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>, Sched<[WriteVecLoad]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003831def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003832 "vmovq\t{$src, $dst|$dst, $src}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00003833 [(set GR64:$dst, (bitconvert FR64X:$src))]>,
Simon Pilgrim1273f4a2018-05-18 17:58:36 +00003834 EVEX, VEX_W, Sched<[WriteVecMoveFromGpr]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003835def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003836 "vmovq\t{$src, $dst|$dst, $src}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00003837 [(store (i64 (bitconvert FR64X:$src)), addr:$dst)]>,
Simon Pilgrimc4b8d362018-05-18 14:08:01 +00003838 EVEX, VEX_W, Sched<[WriteVecStore]>,
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003839 EVEX_CD8<64, CD8VT1>;
3840}
3841} // ExeDomain = SSEPackedInt
3842
3843// Move Int Doubleword to Single Scalar
3844//
3845let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3846def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
3847 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00003848 [(set FR32X:$dst, (bitconvert GR32:$src))]>,
Simon Pilgrim1273f4a2018-05-18 17:58:36 +00003849 EVEX, Sched<[WriteVecMoveFromGpr]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003850
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003851def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003852 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00003853 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))]>,
Simon Pilgrimc4b8d362018-05-18 14:08:01 +00003854 EVEX, EVEX_CD8<32, CD8VT1>, Sched<[WriteVecLoad]>;
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003855} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3856
3857// Move doubleword from xmm register to r/m32
3858//
3859let ExeDomain = SSEPackedInt in {
3860def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
3861 "vmovd\t{$src, $dst|$dst, $src}",
3862 [(set GR32:$dst, (extractelt (v4i32 VR128X:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003863 (iPTR 0)))]>,
Simon Pilgrim1273f4a2018-05-18 17:58:36 +00003864 EVEX, Sched<[WriteVecMoveToGpr]>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003865def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003866 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003867 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003868 [(store (i32 (extractelt (v4i32 VR128X:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003869 (iPTR 0))), addr:$dst)]>,
Simon Pilgrimc4b8d362018-05-18 14:08:01 +00003870 EVEX, EVEX_CD8<32, CD8VT1>, Sched<[WriteVecStore]>;
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003871} // ExeDomain = SSEPackedInt
3872
3873// Move quadword from xmm1 register to r/m64
3874//
3875let ExeDomain = SSEPackedInt in {
3876def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
3877 "vmovq\t{$src, $dst|$dst, $src}",
3878 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003879 (iPTR 0)))]>,
Simon Pilgrim1273f4a2018-05-18 17:58:36 +00003880 PD, EVEX, VEX_W, Sched<[WriteVecMoveToGpr]>,
Craig Topper74412c72018-06-16 23:25:47 +00003881 Requires<[HasAVX512]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003882
Craig Topperc648c9b2015-12-28 06:11:42 +00003883let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in
3884def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003885 "vmovq\t{$src, $dst|$dst, $src}", []>, PD,
Simon Pilgrimc4b8d362018-05-18 14:08:01 +00003886 EVEX, VEX_W, Sched<[WriteVecStore]>,
Craig Topperc648c9b2015-12-28 06:11:42 +00003887 Requires<[HasAVX512, In64BitMode]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003888
Craig Topperc648c9b2015-12-28 06:11:42 +00003889def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs),
3890 (ins i64mem:$dst, VR128X:$src),
3891 "vmovq\t{$src, $dst|$dst, $src}",
3892 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003893 addr:$dst)]>,
Craig Topper401675c2015-12-28 06:32:47 +00003894 EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>,
Craig Topper74412c72018-06-16 23:25:47 +00003895 Sched<[WriteVecStore]>, Requires<[HasAVX512]>;
Craig Topperc648c9b2015-12-28 06:11:42 +00003896
Craig Topper916d0cf2018-06-18 01:28:05 +00003897let hasSideEffects = 0, isCodeGenOnly = 1, ForceDisassemble = 1 in
Craig Topperc648c9b2015-12-28 06:11:42 +00003898def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003899 (ins VR128X:$src),
Craig Topper916d0cf2018-06-18 01:28:05 +00003900 "vmovq\t{$src, $dst|$dst, $src}", []>,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00003901 EVEX, VEX_W, Sched<[SchedWriteVecLogic.XMM]>;
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003902} // ExeDomain = SSEPackedInt
3903
Craig Topper916d0cf2018-06-18 01:28:05 +00003904def : InstAlias<"vmovq.s\t{$src, $dst|$dst, $src}",
3905 (VMOVPQI2QIZrr VR128X:$dst, VR128X:$src), 0>;
3906
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003907// Move Scalar Single to Double Int
3908//
3909let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3910def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
3911 (ins FR32X:$src),
3912 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00003913 [(set GR32:$dst, (bitconvert FR32X:$src))]>,
Simon Pilgrim1273f4a2018-05-18 17:58:36 +00003914 EVEX, Sched<[WriteVecMoveToGpr]>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003915def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003916 (ins i32mem:$dst, FR32X:$src),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003917 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00003918 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)]>,
Simon Pilgrimc4b8d362018-05-18 14:08:01 +00003919 EVEX, EVEX_CD8<32, CD8VT1>, Sched<[WriteVecStore]>;
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003920} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3921
3922// Move Quadword Int to Packed Quadword Int
3923//
3924let ExeDomain = SSEPackedInt in {
3925def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
3926 (ins i64mem:$src),
3927 "vmovq\t{$src, $dst|$dst, $src}",
3928 [(set VR128X:$dst,
3929 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
Simon Pilgrimc4b8d362018-05-18 14:08:01 +00003930 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>, Sched<[WriteVecLoad]>;
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003931} // ExeDomain = SSEPackedInt
3932
Craig Topper29476ab2018-01-05 21:57:23 +00003933// Allow "vmovd" but print "vmovq".
3934def : InstAlias<"vmovd\t{$src, $dst|$dst, $src}",
3935 (VMOV64toPQIZrr VR128X:$dst, GR64:$src), 0>;
3936def : InstAlias<"vmovd\t{$src, $dst|$dst, $src}",
3937 (VMOVPQIto64Zrr GR64:$dst, VR128X:$src), 0>;
3938
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003939//===----------------------------------------------------------------------===//
3940// AVX-512 MOVSS, MOVSD
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003941//===----------------------------------------------------------------------===//
3942
Craig Topperc7de3a12016-07-29 02:49:08 +00003943multiclass avx512_move_scalar<string asm, SDNode OpNode,
Asaf Badouh41ecf462015-12-06 13:26:56 +00003944 X86VectorVTInfo _> {
Craig Topperc7de3a12016-07-29 02:49:08 +00003945 def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003946 (ins _.RC:$src1, _.RC:$src2),
Craig Topperc7de3a12016-07-29 02:49:08 +00003947 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Craig Topper6fb55712017-10-04 17:20:12 +00003948 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1, _.RC:$src2)))],
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00003949 _.ExeDomain>, EVEX_4V, Sched<[SchedWriteFShuffle.XMM]>;
Craig Topperc7de3a12016-07-29 02:49:08 +00003950 def rrkz : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003951 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Craig Topperc7de3a12016-07-29 02:49:08 +00003952 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}} {z}|",
3953 "$dst {${mask}} {z}, $src1, $src2}"),
3954 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00003955 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Craig Topperc7de3a12016-07-29 02:49:08 +00003956 _.ImmAllZerosV)))],
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00003957 _.ExeDomain>, EVEX_4V, EVEX_KZ, Sched<[SchedWriteFShuffle.XMM]>;
Craig Topperc7de3a12016-07-29 02:49:08 +00003958 let Constraints = "$src0 = $dst" in
3959 def rrk : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003960 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Craig Topperc7de3a12016-07-29 02:49:08 +00003961 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}}|",
3962 "$dst {${mask}}, $src1, $src2}"),
3963 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00003964 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Craig Topperc7de3a12016-07-29 02:49:08 +00003965 (_.VT _.RC:$src0))))],
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00003966 _.ExeDomain>, EVEX_4V, EVEX_K, Sched<[SchedWriteFShuffle.XMM]>;
Craig Toppere4f868e2016-07-29 06:06:04 +00003967 let canFoldAsLoad = 1, isReMaterializable = 1 in
Craig Topperc7de3a12016-07-29 02:49:08 +00003968 def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src),
3969 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3970 [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))],
Simon Pilgrimd749b322018-05-18 13:13:59 +00003971 _.ExeDomain>, EVEX, Sched<[WriteFLoad]>;
Craig Topperc7de3a12016-07-29 02:49:08 +00003972 let mayLoad = 1, hasSideEffects = 0 in {
3973 let Constraints = "$src0 = $dst" in
3974 def rmk : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3975 (ins _.RC:$src0, _.KRCWM:$mask, _.ScalarMemOp:$src),
3976 !strconcat(asm, "\t{$src, $dst {${mask}}|",
3977 "$dst {${mask}}, $src}"),
Simon Pilgrimd749b322018-05-18 13:13:59 +00003978 [], _.ExeDomain>, EVEX, EVEX_K, Sched<[WriteFLoad]>;
Craig Topperc7de3a12016-07-29 02:49:08 +00003979 def rmkz : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3980 (ins _.KRCWM:$mask, _.ScalarMemOp:$src),
3981 !strconcat(asm, "\t{$src, $dst {${mask}} {z}|",
3982 "$dst {${mask}} {z}, $src}"),
Simon Pilgrimd749b322018-05-18 13:13:59 +00003983 [], _.ExeDomain>, EVEX, EVEX_KZ, Sched<[WriteFLoad]>;
Asaf Badouh41ecf462015-12-06 13:26:56 +00003984 }
Craig Toppere1cac152016-06-07 07:27:54 +00003985 def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src),
3986 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003987 [(store _.FRC:$src, addr:$dst)], _.ExeDomain>,
Simon Pilgrimd749b322018-05-18 13:13:59 +00003988 EVEX, Sched<[WriteFStore]>;
Craig Topperc7de3a12016-07-29 02:49:08 +00003989 let mayStore = 1, hasSideEffects = 0 in
Craig Toppere1cac152016-06-07 07:27:54 +00003990 def mrk: AVX512PI<0x11, MRMDestMem, (outs),
3991 (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src),
3992 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
Craig Topper55488732018-06-13 00:04:08 +00003993 [], _.ExeDomain>, EVEX, EVEX_K, Sched<[WriteFStore]>,
3994 NotMemoryFoldable;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003995}
3996
Asaf Badouh41ecf462015-12-06 13:26:56 +00003997defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>,
3998 VEX_LIG, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003999
Asaf Badouh41ecf462015-12-06 13:26:56 +00004000defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>,
4001 VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004002
Ayman Musa46af8f92016-11-13 14:29:32 +00004003
4004multiclass avx512_move_scalar_lowering<string InstrStr, SDNode OpNode,
4005 PatLeaf ZeroFP, X86VectorVTInfo _> {
4006
4007def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00004008 (_.VT (scalar_to_vector
Craig Topper7bcac492018-02-24 00:15:05 +00004009 (_.EltVT (X86selects VK1WM:$mask,
Ayman Musa46af8f92016-11-13 14:29:32 +00004010 (_.EltVT _.FRC:$src1),
4011 (_.EltVT _.FRC:$src2))))))),
Craig Topper00230602017-10-01 23:53:50 +00004012 (!cast<Instruction>(InstrStr#rrk)
4013 (COPY_TO_REGCLASS _.FRC:$src2, _.RC),
Craig Topper7bcac492018-02-24 00:15:05 +00004014 VK1WM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00004015 (_.VT _.RC:$src0),
4016 (COPY_TO_REGCLASS _.FRC:$src1, _.RC))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00004017
4018def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00004019 (_.VT (scalar_to_vector
Craig Topper7bcac492018-02-24 00:15:05 +00004020 (_.EltVT (X86selects VK1WM:$mask,
Ayman Musa46af8f92016-11-13 14:29:32 +00004021 (_.EltVT _.FRC:$src1),
4022 (_.EltVT ZeroFP))))))),
Craig Topper00230602017-10-01 23:53:50 +00004023 (!cast<Instruction>(InstrStr#rrkz)
Craig Topper7bcac492018-02-24 00:15:05 +00004024 VK1WM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00004025 (_.VT _.RC:$src0),
4026 (COPY_TO_REGCLASS _.FRC:$src1, _.RC))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00004027}
4028
4029multiclass avx512_store_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
4030 dag Mask, RegisterClass MaskRC> {
4031
4032def : Pat<(masked_store addr:$dst, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00004033 (_.info512.VT (insert_subvector undef,
Craig Toppercc060e92018-03-13 22:05:25 +00004034 (_.info128.VT _.info128.RC:$src),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00004035 (iPTR 0)))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00004036 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
Guy Blank548e22a2017-05-19 12:35:15 +00004037 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00004038 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00004039
4040}
4041
Craig Topper058f2f62017-03-28 16:35:29 +00004042multiclass avx512_store_scalar_lowering_subreg<string InstrStr,
4043 AVX512VLVectorVTInfo _,
4044 dag Mask, RegisterClass MaskRC,
4045 SubRegIndex subreg> {
4046
4047def : Pat<(masked_store addr:$dst, Mask,
4048 (_.info512.VT (insert_subvector undef,
Craig Toppercc060e92018-03-13 22:05:25 +00004049 (_.info128.VT _.info128.RC:$src),
Craig Topper058f2f62017-03-28 16:35:29 +00004050 (iPTR 0)))),
4051 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
Guy Blank548e22a2017-05-19 12:35:15 +00004052 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00004053 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
4054
4055}
4056
Craig Topper1ee19ae2018-05-10 21:49:16 +00004057// This matches the more recent codegen from clang that avoids emitting a 512
4058// bit masked store directly. Codegen will widen 128-bit masked store to 512
4059// bits on AVX512F only targets.
4060multiclass avx512_store_scalar_lowering_subreg2<string InstrStr,
4061 AVX512VLVectorVTInfo _,
4062 dag Mask512, dag Mask128,
4063 RegisterClass MaskRC,
4064 SubRegIndex subreg> {
4065
4066// AVX512F pattern.
4067def : Pat<(masked_store addr:$dst, Mask512,
4068 (_.info512.VT (insert_subvector undef,
4069 (_.info128.VT _.info128.RC:$src),
4070 (iPTR 0)))),
4071 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
4072 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
4073 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
4074
4075// AVX512VL pattern.
4076def : Pat<(masked_store addr:$dst, Mask128, (_.info128.VT _.info128.RC:$src)),
4077 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
4078 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
4079 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
4080}
4081
Ayman Musa46af8f92016-11-13 14:29:32 +00004082multiclass avx512_load_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
4083 dag Mask, RegisterClass MaskRC> {
4084
4085def : Pat<(_.info128.VT (extract_subvector
4086 (_.info512.VT (masked_load addr:$srcAddr, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00004087 (_.info512.VT (bitconvert
Ayman Musa46af8f92016-11-13 14:29:32 +00004088 (v16i32 immAllZerosV))))),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00004089 (iPTR 0))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00004090 (!cast<Instruction>(InstrStr#rmkz)
Guy Blank548e22a2017-05-19 12:35:15 +00004091 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Ayman Musa46af8f92016-11-13 14:29:32 +00004092 addr:$srcAddr)>;
4093
4094def : Pat<(_.info128.VT (extract_subvector
4095 (_.info512.VT (masked_load addr:$srcAddr, Mask,
4096 (_.info512.VT (insert_subvector undef,
Craig Toppercc060e92018-03-13 22:05:25 +00004097 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00004098 (iPTR 0))))),
4099 (iPTR 0))),
Ayman Musa46af8f92016-11-13 14:29:32 +00004100 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
Guy Blank548e22a2017-05-19 12:35:15 +00004101 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Ayman Musa46af8f92016-11-13 14:29:32 +00004102 addr:$srcAddr)>;
4103
4104}
4105
Craig Topper058f2f62017-03-28 16:35:29 +00004106multiclass avx512_load_scalar_lowering_subreg<string InstrStr,
4107 AVX512VLVectorVTInfo _,
4108 dag Mask, RegisterClass MaskRC,
4109 SubRegIndex subreg> {
4110
4111def : Pat<(_.info128.VT (extract_subvector
4112 (_.info512.VT (masked_load addr:$srcAddr, Mask,
4113 (_.info512.VT (bitconvert
4114 (v16i32 immAllZerosV))))),
4115 (iPTR 0))),
4116 (!cast<Instruction>(InstrStr#rmkz)
Guy Blank548e22a2017-05-19 12:35:15 +00004117 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00004118 addr:$srcAddr)>;
4119
4120def : Pat<(_.info128.VT (extract_subvector
4121 (_.info512.VT (masked_load addr:$srcAddr, Mask,
4122 (_.info512.VT (insert_subvector undef,
Craig Toppercc060e92018-03-13 22:05:25 +00004123 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
Craig Topper058f2f62017-03-28 16:35:29 +00004124 (iPTR 0))))),
4125 (iPTR 0))),
4126 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
Guy Blank548e22a2017-05-19 12:35:15 +00004127 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00004128 addr:$srcAddr)>;
4129
4130}
4131
Craig Topper1ee19ae2018-05-10 21:49:16 +00004132// This matches the more recent codegen from clang that avoids emitting a 512
4133// bit masked load directly. Codegen will widen 128-bit masked load to 512
4134// bits on AVX512F only targets.
4135multiclass avx512_load_scalar_lowering_subreg2<string InstrStr,
4136 AVX512VLVectorVTInfo _,
4137 dag Mask512, dag Mask128,
4138 RegisterClass MaskRC,
4139 SubRegIndex subreg> {
4140// AVX512F patterns.
4141def : Pat<(_.info128.VT (extract_subvector
4142 (_.info512.VT (masked_load addr:$srcAddr, Mask512,
4143 (_.info512.VT (bitconvert
4144 (v16i32 immAllZerosV))))),
4145 (iPTR 0))),
4146 (!cast<Instruction>(InstrStr#rmkz)
4147 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
4148 addr:$srcAddr)>;
4149
4150def : Pat<(_.info128.VT (extract_subvector
4151 (_.info512.VT (masked_load addr:$srcAddr, Mask512,
4152 (_.info512.VT (insert_subvector undef,
4153 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
4154 (iPTR 0))))),
4155 (iPTR 0))),
4156 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
4157 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
4158 addr:$srcAddr)>;
4159
4160// AVX512Vl patterns.
4161def : Pat<(_.info128.VT (masked_load addr:$srcAddr, Mask128,
4162 (_.info128.VT (bitconvert (v4i32 immAllZerosV))))),
4163 (!cast<Instruction>(InstrStr#rmkz)
4164 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
4165 addr:$srcAddr)>;
4166
4167def : Pat<(_.info128.VT (masked_load addr:$srcAddr, Mask128,
4168 (_.info128.VT (X86vzmovl _.info128.RC:$src)))),
4169 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
4170 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
4171 addr:$srcAddr)>;
4172}
4173
Ayman Musa46af8f92016-11-13 14:29:32 +00004174defm : avx512_move_scalar_lowering<"VMOVSSZ", X86Movss, fp32imm0, v4f32x_info>;
4175defm : avx512_move_scalar_lowering<"VMOVSDZ", X86Movsd, fp64imm0, v2f64x_info>;
4176
4177defm : avx512_store_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
4178 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
Craig Topper058f2f62017-03-28 16:35:29 +00004179defm : avx512_store_scalar_lowering_subreg<"VMOVSSZ", avx512vl_f32_info,
4180 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16, sub_16bit>;
4181defm : avx512_store_scalar_lowering_subreg<"VMOVSDZ", avx512vl_f64_info,
4182 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8, sub_8bit>;
Ayman Musa46af8f92016-11-13 14:29:32 +00004183
Craig Topper1ee19ae2018-05-10 21:49:16 +00004184defm : avx512_store_scalar_lowering_subreg2<"VMOVSSZ", avx512vl_f32_info,
4185 (v16i1 (insert_subvector
4186 (v16i1 immAllZerosV),
4187 (v4i1 (extract_subvector
4188 (v8i1 (bitconvert (and GR8:$mask, (i8 1)))),
4189 (iPTR 0))),
4190 (iPTR 0))),
4191 (v4i1 (extract_subvector
4192 (v8i1 (bitconvert (and GR8:$mask, (i8 1)))),
4193 (iPTR 0))), GR8, sub_8bit>;
4194defm : avx512_store_scalar_lowering_subreg2<"VMOVSDZ", avx512vl_f64_info,
4195 (v8i1
4196 (extract_subvector
4197 (v16i1
4198 (insert_subvector
4199 (v16i1 immAllZerosV),
4200 (v2i1 (extract_subvector
4201 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))),
4202 (iPTR 0))),
4203 (iPTR 0))),
4204 (iPTR 0))),
4205 (v2i1 (extract_subvector
4206 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))),
4207 (iPTR 0))), GR8, sub_8bit>;
4208
Ayman Musa46af8f92016-11-13 14:29:32 +00004209defm : avx512_load_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
4210 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
Craig Topper058f2f62017-03-28 16:35:29 +00004211defm : avx512_load_scalar_lowering_subreg<"VMOVSSZ", avx512vl_f32_info,
4212 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16, sub_16bit>;
4213defm : avx512_load_scalar_lowering_subreg<"VMOVSDZ", avx512vl_f64_info,
4214 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8, sub_8bit>;
Ayman Musa46af8f92016-11-13 14:29:32 +00004215
Craig Topper1ee19ae2018-05-10 21:49:16 +00004216defm : avx512_load_scalar_lowering_subreg2<"VMOVSSZ", avx512vl_f32_info,
4217 (v16i1 (insert_subvector
4218 (v16i1 immAllZerosV),
4219 (v4i1 (extract_subvector
4220 (v8i1 (bitconvert (and GR8:$mask, (i8 1)))),
4221 (iPTR 0))),
4222 (iPTR 0))),
4223 (v4i1 (extract_subvector
4224 (v8i1 (bitconvert (and GR8:$mask, (i8 1)))),
4225 (iPTR 0))), GR8, sub_8bit>;
4226defm : avx512_load_scalar_lowering_subreg2<"VMOVSDZ", avx512vl_f64_info,
4227 (v8i1
4228 (extract_subvector
4229 (v16i1
4230 (insert_subvector
4231 (v16i1 immAllZerosV),
4232 (v2i1 (extract_subvector
4233 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))),
4234 (iPTR 0))),
4235 (iPTR 0))),
4236 (iPTR 0))),
4237 (v2i1 (extract_subvector
4238 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))),
4239 (iPTR 0))), GR8, sub_8bit>;
4240
Craig Topper74ed0872016-05-18 06:55:59 +00004241def : Pat<(f32 (X86selects VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00004242 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
Craig Topper6fb55712017-10-04 17:20:12 +00004243 VK1WM:$mask, (v4f32 (IMPLICIT_DEF)),
4244 (COPY_TO_REGCLASS FR32X:$src1, VR128X)), FR32X)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00004245
Craig Topper74ed0872016-05-18 06:55:59 +00004246def : Pat<(f64 (X86selects VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00004247 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
Craig Topper6fb55712017-10-04 17:20:12 +00004248 VK1WM:$mask, (v2f64 (IMPLICIT_DEF)),
4249 (COPY_TO_REGCLASS FR64X:$src1, VR128X)), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004250
Craig Topper916d0cf2018-06-18 01:28:05 +00004251let hasSideEffects = 0, isCodeGenOnly = 1, ForceDisassemble = 1 in {
Simon Pilgrim64fff142017-07-16 18:37:23 +00004252 def VMOVSSZrr_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00004253 (ins VR128X:$src1, VR128X:$src2),
Craig Topper916d0cf2018-06-18 01:28:05 +00004254 "vmovss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00004255 []>, XS, EVEX_4V, VEX_LIG,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00004256 FoldGenData<"VMOVSSZrr">,
4257 Sched<[SchedWriteFShuffle.XMM]>;
Igor Breger4424aaa2015-11-19 07:58:33 +00004258
Craig Topper916d0cf2018-06-18 01:28:05 +00004259 let Constraints = "$src0 = $dst" in
Simon Pilgrim64fff142017-07-16 18:37:23 +00004260 def VMOVSSZrrk_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
4261 (ins f32x_info.RC:$src0, f32x_info.KRCWM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00004262 VR128X:$src1, VR128X:$src2),
Craig Topper916d0cf2018-06-18 01:28:05 +00004263 "vmovss\t{$src2, $src1, $dst {${mask}}|"#
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004264 "$dst {${mask}}, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00004265 []>, EVEX_K, XS, EVEX_4V, VEX_LIG,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00004266 FoldGenData<"VMOVSSZrrk">,
4267 Sched<[SchedWriteFShuffle.XMM]>;
Simon Pilgrim64fff142017-07-16 18:37:23 +00004268
4269 def VMOVSSZrrkz_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00004270 (ins f32x_info.KRCWM:$mask, VR128X:$src1, VR128X:$src2),
Craig Topper916d0cf2018-06-18 01:28:05 +00004271 "vmovss\t{$src2, $src1, $dst {${mask}} {z}|"#
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004272 "$dst {${mask}} {z}, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00004273 []>, EVEX_KZ, XS, EVEX_4V, VEX_LIG,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00004274 FoldGenData<"VMOVSSZrrkz">,
4275 Sched<[SchedWriteFShuffle.XMM]>;
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004276
Simon Pilgrim64fff142017-07-16 18:37:23 +00004277 def VMOVSDZrr_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00004278 (ins VR128X:$src1, VR128X:$src2),
Craig Topper916d0cf2018-06-18 01:28:05 +00004279 "vmovsd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00004280 []>, XD, EVEX_4V, VEX_LIG, VEX_W,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00004281 FoldGenData<"VMOVSDZrr">,
4282 Sched<[SchedWriteFShuffle.XMM]>;
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004283
Craig Topper916d0cf2018-06-18 01:28:05 +00004284 let Constraints = "$src0 = $dst" in
Simon Pilgrim64fff142017-07-16 18:37:23 +00004285 def VMOVSDZrrk_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
4286 (ins f64x_info.RC:$src0, f64x_info.KRCWM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00004287 VR128X:$src1, VR128X:$src2),
Craig Topper916d0cf2018-06-18 01:28:05 +00004288 "vmovsd\t{$src2, $src1, $dst {${mask}}|"#
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004289 "$dst {${mask}}, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00004290 []>, EVEX_K, XD, EVEX_4V, VEX_LIG,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00004291 VEX_W, FoldGenData<"VMOVSDZrrk">,
4292 Sched<[SchedWriteFShuffle.XMM]>;
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004293
Simon Pilgrim64fff142017-07-16 18:37:23 +00004294 def VMOVSDZrrkz_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
4295 (ins f64x_info.KRCWM:$mask, VR128X:$src1,
Craig Topper6fb55712017-10-04 17:20:12 +00004296 VR128X:$src2),
Craig Topper916d0cf2018-06-18 01:28:05 +00004297 "vmovsd\t{$src2, $src1, $dst {${mask}} {z}|"#
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004298 "$dst {${mask}} {z}, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00004299 []>, EVEX_KZ, XD, EVEX_4V, VEX_LIG,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00004300 VEX_W, FoldGenData<"VMOVSDZrrkz">,
4301 Sched<[SchedWriteFShuffle.XMM]>;
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004302}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004303
Craig Topper916d0cf2018-06-18 01:28:05 +00004304def : InstAlias<"vmovss.s\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4305 (VMOVSSZrr_REV VR128X:$dst, VR128X:$src1, VR128X:$src2), 0>;
4306def : InstAlias<"vmovss.s\t{$src2, $src1, $dst {${mask}}|"#
4307 "$dst {${mask}}, $src1, $src2}",
4308 (VMOVSSZrrk_REV VR128X:$dst, VK1WM:$mask,
4309 VR128X:$src1, VR128X:$src2), 0>;
4310def : InstAlias<"vmovss.s\t{$src2, $src1, $dst {${mask}} {z}|"#
4311 "$dst {${mask}} {z}, $src1, $src2}",
4312 (VMOVSSZrrkz_REV VR128X:$dst, VK1WM:$mask,
4313 VR128X:$src1, VR128X:$src2), 0>;
4314def : InstAlias<"vmovsd.s\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4315 (VMOVSDZrr_REV VR128X:$dst, VR128X:$src1, VR128X:$src2), 0>;
4316def : InstAlias<"vmovsd.s\t{$src2, $src1, $dst {${mask}}|"#
4317 "$dst {${mask}}, $src1, $src2}",
4318 (VMOVSDZrrk_REV VR128X:$dst, VK1WM:$mask,
4319 VR128X:$src1, VR128X:$src2), 0>;
4320def : InstAlias<"vmovsd.s\t{$src2, $src1, $dst {${mask}} {z}|"#
4321 "$dst {${mask}} {z}, $src1, $src2}",
4322 (VMOVSDZrrkz_REV VR128X:$dst, VK1WM:$mask,
4323 VR128X:$src1, VR128X:$src2), 0>;
4324
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004325let Predicates = [HasAVX512] in {
4326 let AddedComplexity = 15 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004327 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
Craig Topper6fb55712017-10-04 17:20:12 +00004328 (VMOVSSZrr (v4f32 (AVX512_128_SET0)), VR128X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004329 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
Craig Topper6fb55712017-10-04 17:20:12 +00004330 (VMOVSSZrr (v4i32 (AVX512_128_SET0)), VR128X:$src)>;
Craig Topper3f8126e2016-08-13 05:43:20 +00004331 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004332
4333 // Move low f32 and clear high bits.
4334 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
4335 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004336 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004337 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
4338 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
4339 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004340 (VMOVSSZrr (v4i32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00004341 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00004342 def : Pat<(v16f32 (X86vzmovl (v16f32 VR512:$src))),
4343 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004344 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00004345 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm)), sub_xmm)>;
4346 def : Pat<(v16i32 (X86vzmovl (v16i32 VR512:$src))),
4347 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004348 (VMOVSSZrr (v4i32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00004349 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004350
4351 let AddedComplexity = 20 in {
4352 // MOVSSrm zeros the high parts of the register; represent this
4353 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
4354 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
4355 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
4356 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
4357 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
4358 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
4359 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004360 def : Pat<(v4f32 (X86vzload addr:$src)),
4361 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004362
4363 // MOVSDrm zeros the high parts of the register; represent this
4364 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
4365 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
4366 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4367 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
4368 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4369 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
4370 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4371 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
4372 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4373 def : Pat<(v2f64 (X86vzload addr:$src)),
4374 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4375
4376 // Represent the same patterns above but in the form they appear for
4377 // 256-bit types
4378 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
4379 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00004380 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004381 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
4382 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
4383 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004384 def : Pat<(v8f32 (X86vzload addr:$src)),
4385 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004386 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
4387 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
4388 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00004389 def : Pat<(v4f64 (X86vzload addr:$src)),
4390 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00004391
4392 // Represent the same patterns above but in the form they appear for
4393 // 512-bit types
4394 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
4395 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
4396 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
4397 def : Pat<(v16f32 (X86vzmovl (insert_subvector undef,
4398 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
4399 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004400 def : Pat<(v16f32 (X86vzload addr:$src)),
4401 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00004402 def : Pat<(v8f64 (X86vzmovl (insert_subvector undef,
4403 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
4404 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00004405 def : Pat<(v8f64 (X86vzload addr:$src)),
4406 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004407 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004408 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
4409 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00004410 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004411
4412 // Move low f64 and clear high bits.
4413 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
4414 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004415 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004416 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00004417 def : Pat<(v8f64 (X86vzmovl (v8f64 VR512:$src))),
4418 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004419 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00004420 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004421
4422 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004423 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004424 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00004425 def : Pat<(v8i64 (X86vzmovl (v8i64 VR512:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004426 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00004427 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004428
4429 // Extract and store.
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00004430 def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004431 addr:$dst),
4432 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004433
4434 // Shuffle with VMOVSS
4435 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
Craig Topper6fb55712017-10-04 17:20:12 +00004436 (VMOVSSZrr (v4i32 VR128X:$src1), VR128X:$src2)>;
4437
4438 def : Pat<(v4f32 (X86Movss VR128X:$src1, (scalar_to_vector FR32X:$src2))),
4439 (VMOVSSZrr VR128X:$src1,
4440 (COPY_TO_REGCLASS FR32X:$src2, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004441
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004442 // Shuffle with VMOVSD
4443 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
Craig Topper6fb55712017-10-04 17:20:12 +00004444 (VMOVSDZrr VR128X:$src1, VR128X:$src2)>;
4445
4446 def : Pat<(v2f64 (X86Movsd VR128X:$src1, (scalar_to_vector FR64X:$src2))),
4447 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS FR64X:$src2, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004448
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004449 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
Craig Topper6fb55712017-10-04 17:20:12 +00004450 (VMOVSDZrr VR128X:$src1, VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004451 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
Craig Topper6fb55712017-10-04 17:20:12 +00004452 (VMOVSDZrr VR128X:$src1, VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004453}
4454
Simon Pilgrim6f710a62018-05-01 12:15:29 +00004455let ExeDomain = SSEPackedInt, SchedRW = [SchedWriteVecLogic.XMM] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004456let AddedComplexity = 15 in
4457def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
4458 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004459 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00004460 [(set VR128X:$dst, (v2i64 (X86vzmovl
Simon Pilgrim577ae242018-04-12 19:25:07 +00004461 (v2i64 VR128X:$src))))]>,
4462 EVEX, VEX_W;
Simon Pilgrim369e59d2018-02-12 16:18:36 +00004463}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004464
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004465let Predicates = [HasAVX512] in {
Craig Topperde549852016-05-22 06:09:34 +00004466 let AddedComplexity = 15 in {
4467 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
4468 (VMOVDI2PDIZrr GR32:$src)>;
4469
4470 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
4471 (VMOV64toPQIZrr GR64:$src)>;
4472
4473 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
4474 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
4475 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00004476
4477 def : Pat<(v8i64 (X86vzmovl (insert_subvector undef,
4478 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
4479 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperde549852016-05-22 06:09:34 +00004480 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004481 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
4482 let AddedComplexity = 20 in {
Simon Pilgrima4c350f2017-02-17 20:43:32 +00004483 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector (zextloadi64i32 addr:$src))))),
4484 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004485 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
4486 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004487 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
4488 (VMOVDI2PDIZrm addr:$src)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004489 def : Pat<(v4i32 (X86vzload addr:$src)),
4490 (VMOVDI2PDIZrm addr:$src)>;
4491 def : Pat<(v8i32 (X86vzload addr:$src)),
4492 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004493 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
Craig Topper3dcf45f2016-11-22 05:31:43 +00004494 (VMOVQI2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004495 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004496 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00004497 def : Pat<(v2i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00004498 (VMOVQI2PQIZrm addr:$src)>;
Craig Topperde549852016-05-22 06:09:34 +00004499 def : Pat<(v4i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00004500 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004501 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00004502
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004503 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
4504 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
4505 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
4506 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00004507 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
4508 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
4509 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
4510
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004511 // Use regular 128-bit instructions to match 512-bit scalar_to_vec+zext.
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004512 def : Pat<(v16i32 (X86vzload addr:$src)),
4513 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004514 def : Pat<(v8i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00004515 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004516}
Simon Pilgrimead11e42018-05-11 12:46:54 +00004517
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004518//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00004519// AVX-512 - Non-temporals
4520//===----------------------------------------------------------------------===//
4521
Simon Pilgrimead11e42018-05-11 12:46:54 +00004522def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
4523 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
4524 [], SSEPackedInt>, Sched<[SchedWriteVecMoveLS.ZMM.RM]>,
4525 EVEX, T8PD, EVEX_V512, EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00004526
Simon Pilgrimead11e42018-05-11 12:46:54 +00004527let Predicates = [HasVLX] in {
4528 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
4529 (ins i256mem:$src),
4530 "vmovntdqa\t{$src, $dst|$dst, $src}",
4531 [], SSEPackedInt>, Sched<[SchedWriteVecMoveLS.YMM.RM]>,
4532 EVEX, T8PD, EVEX_V256, EVEX_CD8<64, CD8VF>;
4533
4534 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
4535 (ins i128mem:$src),
4536 "vmovntdqa\t{$src, $dst|$dst, $src}",
4537 [], SSEPackedInt>, Sched<[SchedWriteVecMoveLS.XMM.RM]>,
4538 EVEX, T8PD, EVEX_V128, EVEX_CD8<64, CD8VF>;
Adam Nemetefd07852014-06-18 16:51:10 +00004539}
4540
Igor Bregerd3341f52016-01-20 13:11:47 +00004541multiclass avx512_movnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrimead11e42018-05-11 12:46:54 +00004542 X86SchedWriteMoveLS Sched,
Simon Pilgrim8904a862018-04-12 14:31:42 +00004543 PatFrag st_frag = alignednontemporalstore> {
Simon Pilgrimead11e42018-05-11 12:46:54 +00004544 let SchedRW = [Sched.MR], AddedComplexity = 400 in
Igor Bregerd3341f52016-01-20 13:11:47 +00004545 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanoved882972014-08-13 10:46:00 +00004546 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Igor Bregerd3341f52016-01-20 13:11:47 +00004547 [(st_frag (_.VT _.RC:$src), addr:$dst)],
Simon Pilgrim8904a862018-04-12 14:31:42 +00004548 _.ExeDomain>, EVEX, EVEX_CD8<_.EltSize, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00004549}
4550
Igor Bregerd3341f52016-01-20 13:11:47 +00004551multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr,
Simon Pilgrimead11e42018-05-11 12:46:54 +00004552 AVX512VLVectorVTInfo VTInfo,
4553 X86SchedWriteMoveLSWidths Sched> {
Igor Bregerd3341f52016-01-20 13:11:47 +00004554 let Predicates = [HasAVX512] in
Simon Pilgrimead11e42018-05-11 12:46:54 +00004555 defm Z : avx512_movnt<opc, OpcodeStr, VTInfo.info512, Sched.ZMM>, EVEX_V512;
Robert Khasanoved882972014-08-13 10:46:00 +00004556
Igor Bregerd3341f52016-01-20 13:11:47 +00004557 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrimead11e42018-05-11 12:46:54 +00004558 defm Z256 : avx512_movnt<opc, OpcodeStr, VTInfo.info256, Sched.YMM>, EVEX_V256;
4559 defm Z128 : avx512_movnt<opc, OpcodeStr, VTInfo.info128, Sched.XMM>, EVEX_V128;
Robert Khasanoved882972014-08-13 10:46:00 +00004560 }
4561}
4562
Simon Pilgrimead11e42018-05-11 12:46:54 +00004563defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", avx512vl_i64_info,
Simon Pilgrim215ce4a2018-05-14 18:37:19 +00004564 SchedWriteVecMoveLSNT>, PD;
Simon Pilgrimead11e42018-05-11 12:46:54 +00004565defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", avx512vl_f64_info,
Simon Pilgrim215ce4a2018-05-14 18:37:19 +00004566 SchedWriteFMoveLSNT>, PD, VEX_W;
Simon Pilgrimead11e42018-05-11 12:46:54 +00004567defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", avx512vl_f32_info,
Simon Pilgrim215ce4a2018-05-14 18:37:19 +00004568 SchedWriteFMoveLSNT>, PS;
Robert Khasanoved882972014-08-13 10:46:00 +00004569
Craig Topper707c89c2016-05-08 23:43:17 +00004570let Predicates = [HasAVX512], AddedComplexity = 400 in {
4571 def : Pat<(alignednontemporalstore (v16i32 VR512:$src), addr:$dst),
4572 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
4573 def : Pat<(alignednontemporalstore (v32i16 VR512:$src), addr:$dst),
4574 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
4575 def : Pat<(alignednontemporalstore (v64i8 VR512:$src), addr:$dst),
4576 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00004577
4578 def : Pat<(v8f64 (alignednontemporalload addr:$src)),
4579 (VMOVNTDQAZrm addr:$src)>;
4580 def : Pat<(v16f32 (alignednontemporalload addr:$src)),
4581 (VMOVNTDQAZrm addr:$src)>;
4582 def : Pat<(v8i64 (alignednontemporalload addr:$src)),
4583 (VMOVNTDQAZrm addr:$src)>;
Craig Topper707c89c2016-05-08 23:43:17 +00004584}
4585
Craig Topperc41320d2016-05-08 23:08:45 +00004586let Predicates = [HasVLX], AddedComplexity = 400 in {
4587 def : Pat<(alignednontemporalstore (v8i32 VR256X:$src), addr:$dst),
4588 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
4589 def : Pat<(alignednontemporalstore (v16i16 VR256X:$src), addr:$dst),
4590 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
4591 def : Pat<(alignednontemporalstore (v32i8 VR256X:$src), addr:$dst),
4592 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
4593
Simon Pilgrim9a896232016-06-07 13:34:24 +00004594 def : Pat<(v4f64 (alignednontemporalload addr:$src)),
4595 (VMOVNTDQAZ256rm addr:$src)>;
4596 def : Pat<(v8f32 (alignednontemporalload addr:$src)),
4597 (VMOVNTDQAZ256rm addr:$src)>;
4598 def : Pat<(v4i64 (alignednontemporalload addr:$src)),
4599 (VMOVNTDQAZ256rm addr:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00004600
Craig Topperc41320d2016-05-08 23:08:45 +00004601 def : Pat<(alignednontemporalstore (v4i32 VR128X:$src), addr:$dst),
4602 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
4603 def : Pat<(alignednontemporalstore (v8i16 VR128X:$src), addr:$dst),
4604 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
4605 def : Pat<(alignednontemporalstore (v16i8 VR128X:$src), addr:$dst),
4606 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00004607
4608 def : Pat<(v2f64 (alignednontemporalload addr:$src)),
4609 (VMOVNTDQAZ128rm addr:$src)>;
4610 def : Pat<(v4f32 (alignednontemporalload addr:$src)),
4611 (VMOVNTDQAZ128rm addr:$src)>;
4612 def : Pat<(v2i64 (alignednontemporalload addr:$src)),
4613 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topperc41320d2016-05-08 23:08:45 +00004614}
4615
Adam Nemet7f62b232014-06-10 16:39:53 +00004616//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004617// AVX-512 - Integer arithmetic
4618//
4619multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004620 X86VectorVTInfo _, X86FoldableSchedWrite sched,
Robert Khasanov44241442014-10-08 14:37:45 +00004621 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00004622 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00004623 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00004624 "$src2, $src1", "$src1, $src2",
4625 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Simon Pilgrim0e456342018-04-12 20:47:34 +00004626 IsCommutable>, AVX512BIBase, EVEX_4V,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004627 Sched<[sched]>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004628
Craig Toppere1cac152016-06-07 07:27:54 +00004629 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4630 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4631 "$src2, $src1", "$src1, $src2",
4632 (_.VT (OpNode _.RC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00004633 (bitconvert (_.LdFrag addr:$src2))))>,
4634 AVX512BIBase, EVEX_4V,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004635 Sched<[sched.Folded, ReadAfterLd]>;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004636}
4637
4638multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004639 X86VectorVTInfo _, X86FoldableSchedWrite sched,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004640 bit IsCommutable = 0> :
Simon Pilgrim21e89792018-04-13 14:36:59 +00004641 avx512_binop_rm<opc, OpcodeStr, OpNode, _, sched, IsCommutable> {
Craig Toppere1cac152016-06-07 07:27:54 +00004642 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4643 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4644 "${src2}"##_.BroadcastStr##", $src1",
4645 "$src1, ${src2}"##_.BroadcastStr,
4646 (_.VT (OpNode _.RC:$src1,
4647 (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00004648 (_.ScalarLdFrag addr:$src2))))>,
4649 AVX512BIBase, EVEX_4V, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004650 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004651}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004652
Robert Khasanovd5b14f72014-10-09 08:38:48 +00004653multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004654 AVX512VLVectorVTInfo VTInfo,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004655 X86SchedWriteWidths sched, Predicate prd,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004656 bit IsCommutable = 0> {
Robert Khasanovd5b14f72014-10-09 08:38:48 +00004657 let Predicates = [prd] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004658 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, sched.ZMM,
Robert Khasanovd5b14f72014-10-09 08:38:48 +00004659 IsCommutable>, EVEX_V512;
4660
4661 let Predicates = [prd, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004662 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256,
4663 sched.YMM, IsCommutable>, EVEX_V256;
4664 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128,
4665 sched.XMM, IsCommutable>, EVEX_V128;
Robert Khasanovd5b14f72014-10-09 08:38:48 +00004666 }
4667}
4668
Robert Khasanov545d1b72014-10-14 14:36:19 +00004669multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004670 AVX512VLVectorVTInfo VTInfo,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004671 X86SchedWriteWidths sched, Predicate prd,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004672 bit IsCommutable = 0> {
Robert Khasanov545d1b72014-10-14 14:36:19 +00004673 let Predicates = [prd] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004674 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, sched.ZMM,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004675 IsCommutable>, EVEX_V512;
4676
4677 let Predicates = [prd, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004678 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256,
4679 sched.YMM, IsCommutable>, EVEX_V256;
4680 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128,
4681 sched.XMM, IsCommutable>, EVEX_V128;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004682 }
4683}
4684
4685multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004686 X86SchedWriteWidths sched, Predicate prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004687 bit IsCommutable = 0> {
4688 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004689 sched, prd, IsCommutable>,
4690 VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004691}
4692
4693multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004694 X86SchedWriteWidths sched, Predicate prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004695 bit IsCommutable = 0> {
4696 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004697 sched, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004698}
4699
4700multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004701 X86SchedWriteWidths sched, Predicate prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004702 bit IsCommutable = 0> {
4703 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004704 sched, prd, IsCommutable>, EVEX_CD8<16, CD8VF>,
4705 VEX_WIG;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004706}
4707
4708multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004709 X86SchedWriteWidths sched, Predicate prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004710 bit IsCommutable = 0> {
4711 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004712 sched, prd, IsCommutable>, EVEX_CD8<8, CD8VF>,
4713 VEX_WIG;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004714}
4715
4716multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004717 SDNode OpNode, X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004718 Predicate prd, bit IsCommutable = 0> {
4719 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, sched, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004720 IsCommutable>;
4721
Simon Pilgrim21e89792018-04-13 14:36:59 +00004722 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, sched, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004723 IsCommutable>;
4724}
4725
4726multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004727 SDNode OpNode, X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004728 Predicate prd, bit IsCommutable = 0> {
4729 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, sched, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004730 IsCommutable>;
4731
Simon Pilgrim21e89792018-04-13 14:36:59 +00004732 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, sched, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004733 IsCommutable>;
4734}
4735
4736multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
4737 bits<8> opc_d, bits<8> opc_q,
4738 string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004739 X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004740 bit IsCommutable = 0> {
Robert Khasanov545d1b72014-10-14 14:36:19 +00004741 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004742 sched, HasAVX512, IsCommutable>,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004743 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004744 sched, HasBWI, IsCommutable>;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004745}
4746
Simon Pilgrim21e89792018-04-13 14:36:59 +00004747multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr,
4748 X86FoldableSchedWrite sched,
Michael Liao66233b72015-08-06 09:06:20 +00004749 SDNode OpNode,X86VectorVTInfo _Src,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004750 X86VectorVTInfo _Dst, X86VectorVTInfo _Brdct,
4751 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00004752 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00004753 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00004754 "$src2, $src1","$src1, $src2",
4755 (_Dst.VT (OpNode
4756 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00004757 (_Src.VT _Src.RC:$src2))),
Simon Pilgrim0e456342018-04-12 20:47:34 +00004758 IsCommutable>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004759 AVX512BIBase, EVEX_4V, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00004760 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4761 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
4762 "$src2, $src1", "$src1, $src2",
4763 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00004764 (bitconvert (_Src.LdFrag addr:$src2))))>,
4765 AVX512BIBase, EVEX_4V,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004766 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00004767
4768 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Coby Tayree99a66392016-11-20 17:19:55 +00004769 (ins _Src.RC:$src1, _Brdct.ScalarMemOp:$src2),
Craig Toppere1cac152016-06-07 07:27:54 +00004770 OpcodeStr,
4771 "${src2}"##_Brdct.BroadcastStr##", $src1",
Coby Tayree99a66392016-11-20 17:19:55 +00004772 "$src1, ${src2}"##_Brdct.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00004773 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
4774 (_Brdct.VT (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00004775 (_Brdct.ScalarLdFrag addr:$src2))))))>,
4776 AVX512BIBase, EVEX_4V, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004777 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004778}
4779
Robert Khasanov545d1b72014-10-14 14:36:19 +00004780defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004781 SchedWriteVecALU, 1>;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004782defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004783 SchedWriteVecALU, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00004784defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004785 SchedWriteVecALU, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00004786defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004787 SchedWriteVecALU, HasBWI, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00004788defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004789 SchedWriteVecALU, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00004790defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004791 SchedWriteVecALU, HasBWI, 0>;
Igor Bregerf2460112015-07-26 14:41:44 +00004792defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004793 SchedWritePMULLD, HasAVX512, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004794defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004795 SchedWriteVecIMul, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004796defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul,
Craig Topper17bd84c2018-06-18 18:47:07 +00004797 SchedWriteVecIMul, HasDQI, 1>, T8PD,
4798 NotEVEX2VEXConvertible;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004799defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SchedWriteVecIMul,
Asaf Badouh73f26f82015-07-05 12:23:20 +00004800 HasBWI, 1>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004801defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SchedWriteVecIMul,
Michael Liao66233b72015-08-06 09:06:20 +00004802 HasBWI, 1>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004803defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs,
4804 SchedWriteVecIMul, HasBWI, 1>, T8PD;
Asaf Badouh81f03c32015-06-18 12:30:53 +00004805defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg,
Simon Pilgrim39196a12018-05-03 10:53:17 +00004806 SchedWriteVecALU, HasBWI, 1>;
Craig Toppera4067962018-03-08 08:02:52 +00004807defm VPMULDQ : avx512_binop_rm_vl_q<0x28, "vpmuldq", X86pmuldq,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004808 SchedWriteVecIMul, HasAVX512, 1>, T8PD;
Craig Toppera4067962018-03-08 08:02:52 +00004809defm VPMULUDQ : avx512_binop_rm_vl_q<0xF4, "vpmuludq", X86pmuludq,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004810 SchedWriteVecIMul, HasAVX512, 1>;
Michael Liao66233b72015-08-06 09:06:20 +00004811
Simon Pilgrim21e89792018-04-13 14:36:59 +00004812multiclass avx512_binop_all<bits<8> opc, string OpcodeStr,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004813 X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004814 AVX512VLVectorVTInfo _SrcVTInfo,
4815 AVX512VLVectorVTInfo _DstVTInfo,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004816 SDNode OpNode, Predicate prd, bit IsCommutable = 0> {
4817 let Predicates = [prd] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004818 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, sched.ZMM, OpNode,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004819 _SrcVTInfo.info512, _DstVTInfo.info512,
4820 v8i64_info, IsCommutable>,
4821 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
4822 let Predicates = [HasVLX, prd] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004823 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, sched.YMM, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004824 _SrcVTInfo.info256, _DstVTInfo.info256,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004825 v4i64x_info, IsCommutable>,
4826 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004827 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, sched.XMM, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004828 _SrcVTInfo.info128, _DstVTInfo.info128,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004829 v2i64x_info, IsCommutable>,
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004830 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
4831 }
Michael Liao66233b72015-08-06 09:06:20 +00004832}
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004833
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004834defm VPMULTISHIFTQB : avx512_binop_all<0x83, "vpmultishiftqb", SchedWriteVecALU,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004835 avx512vl_i8_info, avx512vl_i8_info,
4836 X86multishift, HasVBMI, 0>, T8PD;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00004837
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004838multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004839 X86VectorVTInfo _Src, X86VectorVTInfo _Dst,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004840 X86FoldableSchedWrite sched> {
Craig Toppere1cac152016-06-07 07:27:54 +00004841 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4842 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
4843 OpcodeStr,
4844 "${src2}"##_Src.BroadcastStr##", $src1",
4845 "$src1, ${src2}"##_Src.BroadcastStr,
4846 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
4847 (_Src.VT (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00004848 (_Src.ScalarLdFrag addr:$src2))))))>,
4849 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004850 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004851}
4852
Michael Liao66233b72015-08-06 09:06:20 +00004853multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
4854 SDNode OpNode,X86VectorVTInfo _Src,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004855 X86VectorVTInfo _Dst, X86FoldableSchedWrite sched,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004856 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00004857 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004858 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00004859 "$src2, $src1","$src1, $src2",
4860 (_Dst.VT (OpNode
4861 (_Src.VT _Src.RC:$src1),
Craig Topper37e8c542016-08-14 17:57:22 +00004862 (_Src.VT _Src.RC:$src2))),
Simon Pilgrim0e456342018-04-12 20:47:34 +00004863 IsCommutable>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004864 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00004865 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4866 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
4867 "$src2, $src1", "$src1, $src2",
4868 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00004869 (bitconvert (_Src.LdFrag addr:$src2))))>,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004870 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004871 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004872}
4873
4874multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
4875 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004876 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004877 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004878 v32i16_info, SchedWriteShuffle.ZMM>,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004879 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004880 v32i16_info, SchedWriteShuffle.ZMM>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004881 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004882 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004883 v16i16x_info, SchedWriteShuffle.YMM>,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004884 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004885 v16i16x_info, SchedWriteShuffle.YMM>,
4886 EVEX_V256;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004887 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004888 v8i16x_info, SchedWriteShuffle.XMM>,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004889 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004890 v8i16x_info, SchedWriteShuffle.XMM>,
4891 EVEX_V128;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004892 }
4893}
4894multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
4895 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004896 let Predicates = [HasBWI] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004897 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info, v64i8_info,
4898 SchedWriteShuffle.ZMM>, EVEX_V512, VEX_WIG;
Craig Topper5acb5a12016-05-01 06:24:57 +00004899 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004900 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004901 v32i8x_info, SchedWriteShuffle.YMM>,
4902 EVEX_V256, VEX_WIG;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004903 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004904 v16i8x_info, SchedWriteShuffle.XMM>,
4905 EVEX_V128, VEX_WIG;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004906 }
4907}
Igor Bregerf7fd5472015-07-21 07:11:28 +00004908
4909multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr,
4910 SDNode OpNode, AVX512VLVectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00004911 AVX512VLVectorVTInfo _Dst, bit IsCommutable = 0> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004912 let Predicates = [HasBWI] in
Igor Bregerf7fd5472015-07-21 07:11:28 +00004913 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004914 _Dst.info512, SchedWriteVecIMul.ZMM,
4915 IsCommutable>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004916 let Predicates = [HasBWI, HasVLX] in {
Igor Bregerf7fd5472015-07-21 07:11:28 +00004917 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004918 _Dst.info256, SchedWriteVecIMul.YMM,
4919 IsCommutable>, EVEX_V256;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004920 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004921 _Dst.info128, SchedWriteVecIMul.XMM,
4922 IsCommutable>, EVEX_V128;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004923 }
4924}
4925
Craig Topperb6da6542016-05-01 17:38:32 +00004926defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, AVX512BIBase;
4927defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, AVX5128IBase;
4928defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase;
4929defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004930
Craig Topper5acb5a12016-05-01 06:24:57 +00004931defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw,
Craig Toppera33846a2017-10-22 06:18:23 +00004932 avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD, VEX_WIG;
Craig Topper5acb5a12016-05-01 06:24:57 +00004933defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd,
Craig Toppera33846a2017-10-22 06:18:23 +00004934 avx512vl_i16_info, avx512vl_i32_info, 1>, AVX512BIBase, VEX_WIG;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004935
Igor Bregerf2460112015-07-26 14:41:44 +00004936defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004937 SchedWriteVecALU, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004938defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004939 SchedWriteVecALU, HasBWI, 1>;
Craig Topper17bd84c2018-06-18 18:47:07 +00004940defm VPMAXSD : avx512_binop_rm_vl_d<0x3D, "vpmaxsd", smax,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004941 SchedWriteVecALU, HasAVX512, 1>, T8PD;
Craig Topper17bd84c2018-06-18 18:47:07 +00004942defm VPMAXSQ : avx512_binop_rm_vl_q<0x3D, "vpmaxsq", smax,
4943 SchedWriteVecALU, HasAVX512, 1>, T8PD,
4944 NotEVEX2VEXConvertible;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004945
Igor Bregerf2460112015-07-26 14:41:44 +00004946defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004947 SchedWriteVecALU, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004948defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004949 SchedWriteVecALU, HasBWI, 1>, T8PD;
Craig Topper17bd84c2018-06-18 18:47:07 +00004950defm VPMAXUD : avx512_binop_rm_vl_d<0x3F, "vpmaxud", umax,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004951 SchedWriteVecALU, HasAVX512, 1>, T8PD;
Craig Topper17bd84c2018-06-18 18:47:07 +00004952defm VPMAXUQ : avx512_binop_rm_vl_q<0x3F, "vpmaxuq", umax,
4953 SchedWriteVecALU, HasAVX512, 1>, T8PD,
4954 NotEVEX2VEXConvertible;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004955
Igor Bregerf2460112015-07-26 14:41:44 +00004956defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004957 SchedWriteVecALU, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004958defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004959 SchedWriteVecALU, HasBWI, 1>;
Craig Topper17bd84c2018-06-18 18:47:07 +00004960defm VPMINSD : avx512_binop_rm_vl_d<0x39, "vpminsd", smin,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004961 SchedWriteVecALU, HasAVX512, 1>, T8PD;
Craig Topper17bd84c2018-06-18 18:47:07 +00004962defm VPMINSQ : avx512_binop_rm_vl_q<0x39, "vpminsq", smin,
4963 SchedWriteVecALU, HasAVX512, 1>, T8PD,
4964 NotEVEX2VEXConvertible;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004965
Igor Bregerf2460112015-07-26 14:41:44 +00004966defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004967 SchedWriteVecALU, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004968defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004969 SchedWriteVecALU, HasBWI, 1>, T8PD;
Craig Topper17bd84c2018-06-18 18:47:07 +00004970defm VPMINUD : avx512_binop_rm_vl_d<0x3B, "vpminud", umin,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004971 SchedWriteVecALU, HasAVX512, 1>, T8PD;
Craig Topper17bd84c2018-06-18 18:47:07 +00004972defm VPMINUQ : avx512_binop_rm_vl_q<0x3B, "vpminuq", umin,
4973 SchedWriteVecALU, HasAVX512, 1>, T8PD,
4974 NotEVEX2VEXConvertible;
Craig Topperabe80cc2016-08-28 06:06:28 +00004975
Simon Pilgrim47c1ff72016-10-27 17:07:40 +00004976// PMULLQ: Use 512bit version to implement 128/256 bit in case NoVLX.
4977let Predicates = [HasDQI, NoVLX] in {
4978 def : Pat<(v4i64 (mul (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
4979 (EXTRACT_SUBREG
4980 (VPMULLQZrr
4981 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4982 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4983 sub_ymm)>;
4984
4985 def : Pat<(v2i64 (mul (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
4986 (EXTRACT_SUBREG
4987 (VPMULLQZrr
4988 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4989 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4990 sub_xmm)>;
4991}
4992
Craig Topper4520d4f2017-12-04 07:21:01 +00004993// PMULLQ: Use 512bit version to implement 128/256 bit in case NoVLX.
4994let Predicates = [HasDQI, NoVLX] in {
4995 def : Pat<(v4i64 (mul (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
4996 (EXTRACT_SUBREG
4997 (VPMULLQZrr
4998 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4999 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
5000 sub_ymm)>;
5001
5002 def : Pat<(v2i64 (mul (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
5003 (EXTRACT_SUBREG
5004 (VPMULLQZrr
5005 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
5006 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
5007 sub_xmm)>;
5008}
5009
5010multiclass avx512_min_max_lowering<Instruction Instr, SDNode OpNode> {
5011 def : Pat<(v4i64 (OpNode VR256X:$src1, VR256X:$src2)),
5012 (EXTRACT_SUBREG
5013 (Instr
5014 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
5015 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
5016 sub_ymm)>;
5017
5018 def : Pat<(v2i64 (OpNode VR128X:$src1, VR128X:$src2)),
5019 (EXTRACT_SUBREG
5020 (Instr
5021 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
5022 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
5023 sub_xmm)>;
5024}
5025
Craig Topper694c73a2018-01-01 01:11:32 +00005026let Predicates = [HasAVX512, NoVLX] in {
Craig Topper4520d4f2017-12-04 07:21:01 +00005027 defm : avx512_min_max_lowering<VPMAXUQZrr, umax>;
5028 defm : avx512_min_max_lowering<VPMINUQZrr, umin>;
5029 defm : avx512_min_max_lowering<VPMAXSQZrr, smax>;
5030 defm : avx512_min_max_lowering<VPMINSQZrr, smin>;
5031}
5032
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005033//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005034// AVX-512 Logical Instructions
5035//===----------------------------------------------------------------------===//
5036
Craig Topperafce0ba2017-08-30 16:38:33 +00005037// OpNodeMsk is the OpNode to use when element size is important. OpNode will
5038// be set to null_frag for 32-bit elements.
5039multiclass avx512_logic_rm<bits<8> opc, string OpcodeStr,
5040 SDPatternOperator OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005041 SDNode OpNodeMsk, X86FoldableSchedWrite sched,
5042 X86VectorVTInfo _, bit IsCommutable = 0> {
Craig Topperafce0ba2017-08-30 16:38:33 +00005043 let hasSideEffects = 0 in
Craig Topperabe80cc2016-08-28 06:06:28 +00005044 defm rr : AVX512_maskable_logic<opc, MRMSrcReg, _, (outs _.RC:$dst),
5045 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5046 "$src2, $src1", "$src1, $src2",
5047 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
5048 (bitconvert (_.VT _.RC:$src2)))),
Craig Topperafce0ba2017-08-30 16:38:33 +00005049 (_.VT (bitconvert (_.i64VT (OpNodeMsk _.RC:$src1,
5050 _.RC:$src2)))),
Simon Pilgrim0e456342018-04-12 20:47:34 +00005051 IsCommutable>, AVX512BIBase, EVEX_4V,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005052 Sched<[sched]>;
Craig Topperabe80cc2016-08-28 06:06:28 +00005053
Craig Topperafce0ba2017-08-30 16:38:33 +00005054 let hasSideEffects = 0, mayLoad = 1 in
Craig Topperabe80cc2016-08-28 06:06:28 +00005055 defm rm : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
5056 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
5057 "$src2, $src1", "$src1, $src2",
5058 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
5059 (bitconvert (_.LdFrag addr:$src2)))),
Craig Topperafce0ba2017-08-30 16:38:33 +00005060 (_.VT (bitconvert (_.i64VT (OpNodeMsk _.RC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00005061 (bitconvert (_.LdFrag addr:$src2))))))>,
5062 AVX512BIBase, EVEX_4V,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005063 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topperabe80cc2016-08-28 06:06:28 +00005064}
5065
Craig Topperafce0ba2017-08-30 16:38:33 +00005066// OpNodeMsk is the OpNode to use where element size is important. So use
5067// for all of the broadcast patterns.
5068multiclass avx512_logic_rmb<bits<8> opc, string OpcodeStr,
5069 SDPatternOperator OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005070 SDNode OpNodeMsk, X86FoldableSchedWrite sched, X86VectorVTInfo _,
Craig Topperafce0ba2017-08-30 16:38:33 +00005071 bit IsCommutable = 0> :
Simon Pilgrim21e89792018-04-13 14:36:59 +00005072 avx512_logic_rm<opc, OpcodeStr, OpNode, OpNodeMsk, sched, _,
Simon Pilgrimb9b46392017-12-05 14:04:23 +00005073 IsCommutable> {
Craig Topperabe80cc2016-08-28 06:06:28 +00005074 defm rmb : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
5075 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5076 "${src2}"##_.BroadcastStr##", $src1",
5077 "$src1, ${src2}"##_.BroadcastStr,
Craig Topperafce0ba2017-08-30 16:38:33 +00005078 (_.i64VT (OpNodeMsk _.RC:$src1,
Craig Topperabe80cc2016-08-28 06:06:28 +00005079 (bitconvert
5080 (_.VT (X86VBroadcast
5081 (_.ScalarLdFrag addr:$src2)))))),
Craig Topperafce0ba2017-08-30 16:38:33 +00005082 (_.VT (bitconvert (_.i64VT (OpNodeMsk _.RC:$src1,
Craig Topperabe80cc2016-08-28 06:06:28 +00005083 (bitconvert
5084 (_.VT (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00005085 (_.ScalarLdFrag addr:$src2))))))))>,
5086 AVX512BIBase, EVEX_4V, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005087 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topperabe80cc2016-08-28 06:06:28 +00005088}
5089
Craig Topperafce0ba2017-08-30 16:38:33 +00005090multiclass avx512_logic_rmb_vl<bits<8> opc, string OpcodeStr,
5091 SDPatternOperator OpNode,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005092 SDNode OpNodeMsk, X86SchedWriteWidths sched,
Simon Pilgrimb9b46392017-12-05 14:04:23 +00005093 AVX512VLVectorVTInfo VTInfo,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00005094 bit IsCommutable = 0> {
5095 let Predicates = [HasAVX512] in
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005096 defm Z : avx512_logic_rmb<opc, OpcodeStr, OpNode, OpNodeMsk, sched.ZMM,
Simon Pilgrimb9b46392017-12-05 14:04:23 +00005097 VTInfo.info512, IsCommutable>, EVEX_V512;
Craig Topperabe80cc2016-08-28 06:06:28 +00005098
Craig Topperb0cbd5b2017-01-24 06:25:34 +00005099 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005100 defm Z256 : avx512_logic_rmb<opc, OpcodeStr, OpNode, OpNodeMsk, sched.YMM,
Craig Topperafce0ba2017-08-30 16:38:33 +00005101 VTInfo.info256, IsCommutable>, EVEX_V256;
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005102 defm Z128 : avx512_logic_rmb<opc, OpcodeStr, OpNode, OpNodeMsk, sched.XMM,
Craig Topperafce0ba2017-08-30 16:38:33 +00005103 VTInfo.info128, IsCommutable>, EVEX_V128;
Craig Topperabe80cc2016-08-28 06:06:28 +00005104 }
5105}
5106
Craig Topperabe80cc2016-08-28 06:06:28 +00005107multiclass avx512_logic_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005108 SDNode OpNode, X86SchedWriteWidths sched,
Simon Pilgrimb9b46392017-12-05 14:04:23 +00005109 bit IsCommutable = 0> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00005110 defm Q : avx512_logic_rmb_vl<opc_q, OpcodeStr#"q", OpNode, OpNode, sched,
Craig Topperafce0ba2017-08-30 16:38:33 +00005111 avx512vl_i64_info, IsCommutable>,
5112 VEX_W, EVEX_CD8<64, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00005113 defm D : avx512_logic_rmb_vl<opc_d, OpcodeStr#"d", null_frag, OpNode, sched,
Craig Topperafce0ba2017-08-30 16:38:33 +00005114 avx512vl_i32_info, IsCommutable>,
5115 EVEX_CD8<32, CD8VF>;
Craig Topperabe80cc2016-08-28 06:06:28 +00005116}
5117
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005118defm VPAND : avx512_logic_rm_vl_dq<0xDB, 0xDB, "vpand", and,
5119 SchedWriteVecLogic, 1>;
5120defm VPOR : avx512_logic_rm_vl_dq<0xEB, 0xEB, "vpor", or,
5121 SchedWriteVecLogic, 1>;
5122defm VPXOR : avx512_logic_rm_vl_dq<0xEF, 0xEF, "vpxor", xor,
5123 SchedWriteVecLogic, 1>;
5124defm VPANDN : avx512_logic_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp,
5125 SchedWriteVecLogic>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005126
5127//===----------------------------------------------------------------------===//
5128// AVX-512 FP arithmetic
5129//===----------------------------------------------------------------------===//
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005130
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005131multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005132 SDNode OpNode, SDNode VecNode,
5133 X86FoldableSchedWrite sched, bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00005134 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005135 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5136 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5137 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00005138 (_.VT (VecNode _.RC:$src1, _.RC:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00005139 (i32 FROUND_CURRENT)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005140 Sched<[sched]>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005141
5142 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00005143 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005144 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00005145 (_.VT (VecNode _.RC:$src1,
5146 _.ScalarIntMemCPat:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00005147 (i32 FROUND_CURRENT)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005148 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper79011a62016-07-26 08:06:18 +00005149 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005150 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00005151 (ins _.FRC:$src1, _.FRC:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005152 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005153 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005154 Sched<[sched]> {
Craig Topper79011a62016-07-26 08:06:18 +00005155 let isCommutable = IsCommutable;
5156 }
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005157 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00005158 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005159 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5160 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00005161 (_.ScalarLdFrag addr:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005162 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005163 }
Craig Topper5ec33a92016-07-22 05:00:42 +00005164 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005165}
5166
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005167multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005168 SDNode VecNode, X86FoldableSchedWrite sched,
5169 bit IsCommutable = 0> {
Craig Topper5ec33a92016-07-22 05:00:42 +00005170 let ExeDomain = _.ExeDomain in
Craig Topperda7e78e2017-12-10 04:07:28 +00005171 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005172 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
5173 "$rc, $src2, $src1", "$src1, $src2, $rc",
5174 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrim0e456342018-04-12 20:47:34 +00005175 (i32 imm:$rc)), IsCommutable>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005176 EVEX_B, EVEX_RC, Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005177}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005178multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Craig Topper56d40222017-02-22 06:54:18 +00005179 SDNode OpNode, SDNode VecNode, SDNode SaeNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005180 X86FoldableSchedWrite sched, bit IsCommutable> {
Craig Topper56d40222017-02-22 06:54:18 +00005181 let ExeDomain = _.ExeDomain in {
5182 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5183 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5184 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005185 (_.VT (VecNode _.RC:$src1, _.RC:$src2))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005186 Sched<[sched]>;
Craig Topper56d40222017-02-22 06:54:18 +00005187
5188 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5189 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
5190 "$src2, $src1", "$src1, $src2",
5191 (_.VT (VecNode _.RC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00005192 _.ScalarIntMemCPat:$src2))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005193 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper56d40222017-02-22 06:54:18 +00005194
5195 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
5196 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
5197 (ins _.FRC:$src1, _.FRC:$src2),
5198 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005199 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005200 Sched<[sched]> {
Craig Topper56d40222017-02-22 06:54:18 +00005201 let isCommutable = IsCommutable;
5202 }
5203 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
5204 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
5205 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5206 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00005207 (_.ScalarLdFrag addr:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005208 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper56d40222017-02-22 06:54:18 +00005209 }
5210
Craig Topperda7e78e2017-12-10 04:07:28 +00005211 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005212 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005213 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Topper56d40222017-02-22 06:54:18 +00005214 (SaeNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00005215 (i32 FROUND_NO_EXC))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005216 Sched<[sched]>;
Craig Topper56d40222017-02-22 06:54:18 +00005217 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005218}
5219
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005220multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005221 SDNode VecNode, X86SchedWriteSizes sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005222 bit IsCommutable> {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005223 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005224 sched.PS.Scl, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005225 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005226 sched.PS.Scl, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005227 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
5228 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005229 sched.PD.Scl, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005230 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005231 sched.PD.Scl, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005232 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
5233}
5234
5235multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005236 SDNode VecNode, SDNode SaeNode,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005237 X86SchedWriteSizes sched, bit IsCommutable> {
Craig Topper56d40222017-02-22 06:54:18 +00005238 defm SSZ : avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, OpNode,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005239 VecNode, SaeNode, sched.PS.Scl, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005240 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper56d40222017-02-22 06:54:18 +00005241 defm SDZ : avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, OpNode,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005242 VecNode, SaeNode, sched.PD.Scl, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005243 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
5244}
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005245defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnds,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005246 SchedWriteFAddSizes, 1>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005247defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnds,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005248 SchedWriteFMulSizes, 1>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005249defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnds,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005250 SchedWriteFAddSizes, 0>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005251defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnds,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005252 SchedWriteFDivSizes, 0>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005253defm VMIN : avx512_binop_s_sae<0x5D, "vmin", X86fmin, X86fmins, X86fminRnds,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005254 SchedWriteFCmpSizes, 0>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005255defm VMAX : avx512_binop_s_sae<0x5F, "vmax", X86fmax, X86fmaxs, X86fmaxRnds,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005256 SchedWriteFCmpSizes, 0>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00005257
5258// MIN/MAX nodes are commutable under "unsafe-fp-math". In this case we use
5259// X86fminc and X86fmaxc instead of X86fmin and X86fmax
5260multiclass avx512_comutable_binop_s<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005261 X86VectorVTInfo _, SDNode OpNode,
5262 X86FoldableSchedWrite sched> {
Craig Topper03669332017-02-26 06:45:56 +00005263 let isCodeGenOnly = 1, Predicates = [HasAVX512], ExeDomain = _.ExeDomain in {
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00005264 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
5265 (ins _.FRC:$src1, _.FRC:$src2),
5266 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005267 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005268 Sched<[sched]> {
Craig Topper79011a62016-07-26 08:06:18 +00005269 let isCommutable = 1;
5270 }
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00005271 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
5272 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
5273 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5274 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00005275 (_.ScalarLdFrag addr:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005276 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00005277 }
5278}
5279defm VMINCSSZ : avx512_comutable_binop_s<0x5D, "vminss", f32x_info, X86fminc,
Simon Pilgrimc546f942018-05-01 16:50:16 +00005280 SchedWriteFCmp.Scl>, XS, EVEX_4V,
5281 VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00005282
5283defm VMINCSDZ : avx512_comutable_binop_s<0x5D, "vminsd", f64x_info, X86fminc,
Simon Pilgrimc546f942018-05-01 16:50:16 +00005284 SchedWriteFCmp.Scl>, XD, VEX_W, EVEX_4V,
5285 VEX_LIG, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00005286
5287defm VMAXCSSZ : avx512_comutable_binop_s<0x5F, "vmaxss", f32x_info, X86fmaxc,
Simon Pilgrimc546f942018-05-01 16:50:16 +00005288 SchedWriteFCmp.Scl>, XS, EVEX_4V,
5289 VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00005290
5291defm VMAXCSDZ : avx512_comutable_binop_s<0x5F, "vmaxsd", f64x_info, X86fmaxc,
Simon Pilgrimc546f942018-05-01 16:50:16 +00005292 SchedWriteFCmp.Scl>, XD, VEX_W, EVEX_4V,
5293 VEX_LIG, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005294
Craig Topper375aa902016-12-19 00:42:28 +00005295multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005296 X86VectorVTInfo _, X86FoldableSchedWrite sched,
Craig Topper9433f972016-08-02 06:16:53 +00005297 bit IsCommutable> {
Craig Topper375aa902016-12-19 00:42:28 +00005298 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Robert Khasanov595e5982014-10-29 15:43:02 +00005299 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5300 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
5301 "$src2, $src1", "$src1, $src2",
Simon Pilgrim0e456342018-04-12 20:47:34 +00005302 (_.VT (OpNode _.RC:$src1, _.RC:$src2)), IsCommutable>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005303 EVEX_4V, Sched<[sched]>;
Craig Topper375aa902016-12-19 00:42:28 +00005304 let mayLoad = 1 in {
5305 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5306 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
5307 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005308 (OpNode _.RC:$src1, (_.LdFrag addr:$src2))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005309 EVEX_4V, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper375aa902016-12-19 00:42:28 +00005310 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5311 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
5312 "${src2}"##_.BroadcastStr##", $src1",
5313 "$src1, ${src2}"##_.BroadcastStr,
5314 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00005315 (_.ScalarLdFrag addr:$src2))))>,
5316 EVEX_4V, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005317 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper375aa902016-12-19 00:42:28 +00005318 }
Craig Topper5ec33a92016-07-22 05:00:42 +00005319 }
Robert Khasanov595e5982014-10-29 15:43:02 +00005320}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00005321
Simon Pilgrim21e89792018-04-13 14:36:59 +00005322multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr,
5323 SDPatternOperator OpNodeRnd,
5324 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper5ec33a92016-07-22 05:00:42 +00005325 let ExeDomain = _.ExeDomain in
Craig Topperc89e2822017-12-10 09:14:38 +00005326 defm rrb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005327 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
5328 "$rc, $src2, $src1", "$src1, $src2, $rc",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005329 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005330 EVEX_4V, EVEX_B, EVEX_RC, Sched<[sched]>;
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005331}
5332
Simon Pilgrim21e89792018-04-13 14:36:59 +00005333multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr,
5334 SDPatternOperator OpNodeRnd,
5335 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper5ec33a92016-07-22 05:00:42 +00005336 let ExeDomain = _.ExeDomain in
Craig Topperc89e2822017-12-10 09:14:38 +00005337 defm rrb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005338 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
5339 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005340 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005341 EVEX_4V, EVEX_B, Sched<[sched]>;
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005342}
5343
Craig Topper375aa902016-12-19 00:42:28 +00005344multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005345 Predicate prd, X86SchedWriteSizes sched,
Craig Topper9433f972016-08-02 06:16:53 +00005346 bit IsCommutable = 0> {
Craig Topperdb290662016-05-01 05:57:06 +00005347 let Predicates = [prd] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00005348 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005349 sched.PS.ZMM, IsCommutable>, EVEX_V512, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00005350 EVEX_CD8<32, CD8VF>;
5351 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005352 sched.PD.ZMM, IsCommutable>, EVEX_V512, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00005353 EVEX_CD8<64, CD8VF>;
Craig Topperdb290662016-05-01 05:57:06 +00005354 }
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00005355
Robert Khasanov595e5982014-10-29 15:43:02 +00005356 // Define only if AVX512VL feature is present.
Craig Topperdb290662016-05-01 05:57:06 +00005357 let Predicates = [prd, HasVLX] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00005358 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005359 sched.PS.XMM, IsCommutable>, EVEX_V128, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00005360 EVEX_CD8<32, CD8VF>;
5361 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005362 sched.PS.YMM, IsCommutable>, EVEX_V256, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00005363 EVEX_CD8<32, CD8VF>;
5364 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005365 sched.PD.XMM, IsCommutable>, EVEX_V128, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00005366 EVEX_CD8<64, CD8VF>;
5367 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005368 sched.PD.YMM, IsCommutable>, EVEX_V256, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00005369 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00005370 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005371}
5372
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005373multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005374 X86SchedWriteSizes sched> {
5375 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, sched.PS.ZMM,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005376 v16f32_info>,
5377 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005378 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, sched.PD.ZMM,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005379 v8f64_info>,
5380 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005381}
5382
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005383multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005384 X86SchedWriteSizes sched> {
5385 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, sched.PS.ZMM,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005386 v16f32_info>,
5387 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005388 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, sched.PD.ZMM,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005389 v8f64_info>,
5390 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005391}
5392
Craig Topper9433f972016-08-02 06:16:53 +00005393defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, HasAVX512,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005394 SchedWriteFAddSizes, 1>,
5395 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd, SchedWriteFAddSizes>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005396defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, HasAVX512,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005397 SchedWriteFMulSizes, 1>,
5398 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd, SchedWriteFMulSizes>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005399defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub, HasAVX512,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005400 SchedWriteFAddSizes>,
5401 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd, SchedWriteFAddSizes>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005402defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv, HasAVX512,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005403 SchedWriteFDivSizes>,
5404 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd, SchedWriteFDivSizes>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005405defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, HasAVX512,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005406 SchedWriteFCmpSizes, 0>,
5407 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd, SchedWriteFCmpSizes>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005408defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, HasAVX512,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005409 SchedWriteFCmpSizes, 0>,
5410 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd, SchedWriteFCmpSizes>;
Igor Breger58c07802016-05-03 11:51:45 +00005411let isCodeGenOnly = 1 in {
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005412 defm VMINC : avx512_fp_binop_p<0x5D, "vmin", X86fminc, HasAVX512,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005413 SchedWriteFCmpSizes, 1>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005414 defm VMAXC : avx512_fp_binop_p<0x5F, "vmax", X86fmaxc, HasAVX512,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005415 SchedWriteFCmpSizes, 1>;
Igor Breger58c07802016-05-03 11:51:45 +00005416}
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005417defm VAND : avx512_fp_binop_p<0x54, "vand", null_frag, HasDQI,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005418 SchedWriteFLogicSizes, 1>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005419defm VANDN : avx512_fp_binop_p<0x55, "vandn", null_frag, HasDQI,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005420 SchedWriteFLogicSizes, 0>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005421defm VOR : avx512_fp_binop_p<0x56, "vor", null_frag, HasDQI,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005422 SchedWriteFLogicSizes, 1>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005423defm VXOR : avx512_fp_binop_p<0x57, "vxor", null_frag, HasDQI,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005424 SchedWriteFLogicSizes, 1>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00005425
Craig Topper8f6827c2016-08-31 05:37:52 +00005426// Patterns catch floating point selects with bitcasted integer logic ops.
Craig Topper45d65032016-09-02 05:29:13 +00005427multiclass avx512_fp_logical_lowering<string InstrStr, SDNode OpNode,
5428 X86VectorVTInfo _, Predicate prd> {
5429let Predicates = [prd] in {
5430 // Masked register-register logical operations.
5431 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5432 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
5433 _.RC:$src0)),
5434 (!cast<Instruction>(InstrStr#rrk) _.RC:$src0, _.KRCWM:$mask,
5435 _.RC:$src1, _.RC:$src2)>;
5436 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5437 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
5438 _.ImmAllZerosV)),
5439 (!cast<Instruction>(InstrStr#rrkz) _.KRCWM:$mask, _.RC:$src1,
5440 _.RC:$src2)>;
5441 // Masked register-memory logical operations.
5442 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5443 (bitconvert (_.i64VT (OpNode _.RC:$src1,
5444 (load addr:$src2)))),
5445 _.RC:$src0)),
5446 (!cast<Instruction>(InstrStr#rmk) _.RC:$src0, _.KRCWM:$mask,
5447 _.RC:$src1, addr:$src2)>;
5448 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5449 (bitconvert (_.i64VT (OpNode _.RC:$src1, (load addr:$src2)))),
5450 _.ImmAllZerosV)),
5451 (!cast<Instruction>(InstrStr#rmkz) _.KRCWM:$mask, _.RC:$src1,
5452 addr:$src2)>;
5453 // Register-broadcast logical operations.
5454 def : Pat<(_.i64VT (OpNode _.RC:$src1,
5455 (bitconvert (_.VT (X86VBroadcast
5456 (_.ScalarLdFrag addr:$src2)))))),
5457 (!cast<Instruction>(InstrStr#rmb) _.RC:$src1, addr:$src2)>;
5458 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5459 (bitconvert
5460 (_.i64VT (OpNode _.RC:$src1,
5461 (bitconvert (_.VT
5462 (X86VBroadcast
5463 (_.ScalarLdFrag addr:$src2))))))),
5464 _.RC:$src0)),
5465 (!cast<Instruction>(InstrStr#rmbk) _.RC:$src0, _.KRCWM:$mask,
5466 _.RC:$src1, addr:$src2)>;
5467 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5468 (bitconvert
5469 (_.i64VT (OpNode _.RC:$src1,
5470 (bitconvert (_.VT
5471 (X86VBroadcast
5472 (_.ScalarLdFrag addr:$src2))))))),
5473 _.ImmAllZerosV)),
5474 (!cast<Instruction>(InstrStr#rmbkz) _.KRCWM:$mask,
5475 _.RC:$src1, addr:$src2)>;
5476}
Craig Topper8f6827c2016-08-31 05:37:52 +00005477}
5478
Craig Topper45d65032016-09-02 05:29:13 +00005479multiclass avx512_fp_logical_lowering_sizes<string InstrStr, SDNode OpNode> {
5480 defm : avx512_fp_logical_lowering<InstrStr#DZ128, OpNode, v4f32x_info, HasVLX>;
5481 defm : avx512_fp_logical_lowering<InstrStr#QZ128, OpNode, v2f64x_info, HasVLX>;
5482 defm : avx512_fp_logical_lowering<InstrStr#DZ256, OpNode, v8f32x_info, HasVLX>;
5483 defm : avx512_fp_logical_lowering<InstrStr#QZ256, OpNode, v4f64x_info, HasVLX>;
5484 defm : avx512_fp_logical_lowering<InstrStr#DZ, OpNode, v16f32_info, HasAVX512>;
5485 defm : avx512_fp_logical_lowering<InstrStr#QZ, OpNode, v8f64_info, HasAVX512>;
Craig Topper8f6827c2016-08-31 05:37:52 +00005486}
5487
Craig Topper45d65032016-09-02 05:29:13 +00005488defm : avx512_fp_logical_lowering_sizes<"VPAND", and>;
5489defm : avx512_fp_logical_lowering_sizes<"VPOR", or>;
5490defm : avx512_fp_logical_lowering_sizes<"VPXOR", xor>;
5491defm : avx512_fp_logical_lowering_sizes<"VPANDN", X86andnp>;
5492
Craig Topper2baef8f2016-12-18 04:17:00 +00005493let Predicates = [HasVLX,HasDQI] in {
Craig Topperd3295c62016-12-17 19:26:00 +00005494 // Use packed logical operations for scalar ops.
5495 def : Pat<(f64 (X86fand FR64X:$src1, FR64X:$src2)),
5496 (COPY_TO_REGCLASS (VANDPDZ128rr
5497 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
5498 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
5499 def : Pat<(f64 (X86for FR64X:$src1, FR64X:$src2)),
5500 (COPY_TO_REGCLASS (VORPDZ128rr
5501 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
5502 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
5503 def : Pat<(f64 (X86fxor FR64X:$src1, FR64X:$src2)),
5504 (COPY_TO_REGCLASS (VXORPDZ128rr
5505 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
5506 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
5507 def : Pat<(f64 (X86fandn FR64X:$src1, FR64X:$src2)),
5508 (COPY_TO_REGCLASS (VANDNPDZ128rr
5509 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
5510 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
5511
5512 def : Pat<(f32 (X86fand FR32X:$src1, FR32X:$src2)),
5513 (COPY_TO_REGCLASS (VANDPSZ128rr
5514 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
5515 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
5516 def : Pat<(f32 (X86for FR32X:$src1, FR32X:$src2)),
5517 (COPY_TO_REGCLASS (VORPSZ128rr
5518 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
5519 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
5520 def : Pat<(f32 (X86fxor FR32X:$src1, FR32X:$src2)),
5521 (COPY_TO_REGCLASS (VXORPSZ128rr
5522 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
5523 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
5524 def : Pat<(f32 (X86fandn FR32X:$src1, FR32X:$src2)),
5525 (COPY_TO_REGCLASS (VANDNPSZ128rr
5526 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
5527 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
5528}
5529
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005530multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005531 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topperaa8e9032017-02-26 06:45:40 +00005532 let ExeDomain = _.ExeDomain in {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005533 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5534 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
5535 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005536 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005537 EVEX_4V, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005538 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5539 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
5540 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005541 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005542 EVEX_4V, Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005543 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5544 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
5545 "${src2}"##_.BroadcastStr##", $src1",
5546 "$src1, ${src2}"##_.BroadcastStr,
5547 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005548 (_.ScalarLdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00005549 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005550 EVEX_4V, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topperaa8e9032017-02-26 06:45:40 +00005551 }
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005552}
5553
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005554multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005555 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topperaa8e9032017-02-26 06:45:40 +00005556 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005557 defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5558 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
5559 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005560 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005561 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005562 defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper75d71542017-11-13 08:07:33 +00005563 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr##_.Suffix,
Craig Toppere1cac152016-06-07 07:27:54 +00005564 "$src2, $src1", "$src1, $src2",
Craig Topper75d71542017-11-13 08:07:33 +00005565 (OpNode _.RC:$src1, _.ScalarIntMemCPat:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00005566 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005567 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topperaa8e9032017-02-26 06:45:40 +00005568 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005569}
5570
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005571multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr,
5572 SDNode OpNode, SDNode OpNodeScal,
5573 X86SchedWriteWidths sched> {
5574 defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, sched.ZMM, v16f32_info>,
5575 avx512_fp_round_packed<opc, OpcodeStr, OpNode, sched.ZMM, v16f32_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005576 EVEX_V512, EVEX_CD8<32, CD8VF>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005577 defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, sched.ZMM, v8f64_info>,
5578 avx512_fp_round_packed<opc, OpcodeStr, OpNode, sched.ZMM, v8f64_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005579 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Craig Topper82fa0482018-06-14 15:40:30 +00005580 defm SSZ : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, sched.Scl, f32x_info>,
5581 avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNodeScal, sched.Scl>,
5582 EVEX_4V,EVEX_CD8<32, CD8VT1>;
5583 defm SDZ : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, sched.Scl, f64x_info>,
5584 avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNodeScal, sched.Scl>,
5585 EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005586
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005587 // Define only if AVX512VL feature is present.
5588 let Predicates = [HasVLX] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005589 defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, sched.XMM, v4f32x_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005590 EVEX_V128, EVEX_CD8<32, CD8VF>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005591 defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, sched.YMM, v8f32x_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005592 EVEX_V256, EVEX_CD8<32, CD8VF>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005593 defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, sched.XMM, v2f64x_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005594 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005595 defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, sched.YMM, v4f64x_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005596 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
5597 }
5598}
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005599defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef, X86scalefs,
Craig Topper17bd84c2018-06-18 18:47:07 +00005600 SchedWriteFAdd>, T8PD, NotEVEX2VEXConvertible;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005601
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005602//===----------------------------------------------------------------------===//
5603// AVX-512 VPTESTM instructions
5604//===----------------------------------------------------------------------===//
5605
Craig Topper15d69732018-01-28 00:56:30 +00005606multiclass avx512_vptest<bits<8> opc, string OpcodeStr, PatFrag OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005607 X86FoldableSchedWrite sched, X86VectorVTInfo _,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005608 string Name> {
Craig Topper1a093932017-11-11 06:19:12 +00005609 let ExeDomain = _.ExeDomain in {
Igor Breger639fde72016-03-03 14:18:38 +00005610 let isCommutable = 1 in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005611 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
5612 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5613 "$src2, $src1", "$src1, $src2",
Craig Topper15d69732018-01-28 00:56:30 +00005614 (OpNode (bitconvert (_.i64VT (and _.RC:$src1, _.RC:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00005615 _.ImmAllZerosV)>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005616 EVEX_4V, Sched<[sched]>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005617 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
5618 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
5619 "$src2, $src1", "$src1, $src2",
Craig Topper15d69732018-01-28 00:56:30 +00005620 (OpNode (bitconvert
5621 (_.i64VT (and _.RC:$src1,
5622 (bitconvert (_.LdFrag addr:$src2))))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00005623 _.ImmAllZerosV)>,
5624 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005625 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper1a093932017-11-11 06:19:12 +00005626 }
Craig Topper15d69732018-01-28 00:56:30 +00005627
5628 // Patterns for compare with 0 that just use the same source twice.
5629 def : Pat<(_.KVT (OpNode _.RC:$src, _.ImmAllZerosV)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005630 (_.KVT (!cast<Instruction>(Name # _.ZSuffix # "rr")
Craig Topper15d69732018-01-28 00:56:30 +00005631 _.RC:$src, _.RC:$src))>;
5632
5633 def : Pat<(_.KVT (and _.KRC:$mask, (OpNode _.RC:$src, _.ImmAllZerosV))),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005634 (_.KVT (!cast<Instruction>(Name # _.ZSuffix # "rrk")
Craig Topper15d69732018-01-28 00:56:30 +00005635 _.KRC:$mask, _.RC:$src, _.RC:$src))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005636}
5637
Craig Topper15d69732018-01-28 00:56:30 +00005638multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, PatFrag OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005639 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper1a093932017-11-11 06:19:12 +00005640 let ExeDomain = _.ExeDomain in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005641 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
5642 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5643 "${src2}"##_.BroadcastStr##", $src1",
5644 "$src1, ${src2}"##_.BroadcastStr,
Craig Topper15d69732018-01-28 00:56:30 +00005645 (OpNode (and _.RC:$src1,
5646 (X86VBroadcast
5647 (_.ScalarLdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00005648 _.ImmAllZerosV)>,
5649 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005650 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00005651}
Igor Bregerfca0a342016-01-28 13:19:25 +00005652
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005653// Use 512bit version to implement 128/256 bit in case NoVLX.
Craig Topper15d69732018-01-28 00:56:30 +00005654multiclass avx512_vptest_lowering<PatFrag OpNode, X86VectorVTInfo ExtendInfo,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005655 X86VectorVTInfo _, string Name> {
Craig Topper15d69732018-01-28 00:56:30 +00005656 def : Pat<(_.KVT (OpNode (bitconvert (_.i64VT (and _.RC:$src1, _.RC:$src2))),
5657 _.ImmAllZerosV)),
Craig Topper5e4b4532018-01-27 23:49:14 +00005658 (_.KVT (COPY_TO_REGCLASS
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005659 (!cast<Instruction>(Name # "Zrr")
Craig Topper5e4b4532018-01-27 23:49:14 +00005660 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
5661 _.RC:$src1, _.SubRegIdx),
5662 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
5663 _.RC:$src2, _.SubRegIdx)),
5664 _.KRC))>;
5665
5666 def : Pat<(_.KVT (and _.KRC:$mask,
Craig Topper15d69732018-01-28 00:56:30 +00005667 (OpNode (bitconvert (_.i64VT (and _.RC:$src1, _.RC:$src2))),
5668 _.ImmAllZerosV))),
Craig Topper5e4b4532018-01-27 23:49:14 +00005669 (COPY_TO_REGCLASS
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005670 (!cast<Instruction>(Name # "Zrrk")
Craig Topper5e4b4532018-01-27 23:49:14 +00005671 (COPY_TO_REGCLASS _.KRC:$mask, ExtendInfo.KRC),
5672 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
5673 _.RC:$src1, _.SubRegIdx),
5674 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
5675 _.RC:$src2, _.SubRegIdx)),
5676 _.KRC)>;
Craig Topper15d69732018-01-28 00:56:30 +00005677
5678 def : Pat<(_.KVT (OpNode _.RC:$src, _.ImmAllZerosV)),
5679 (_.KVT (COPY_TO_REGCLASS
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005680 (!cast<Instruction>(Name # "Zrr")
Craig Topper15d69732018-01-28 00:56:30 +00005681 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
5682 _.RC:$src, _.SubRegIdx),
5683 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
5684 _.RC:$src, _.SubRegIdx)),
5685 _.KRC))>;
5686
5687 def : Pat<(_.KVT (and _.KRC:$mask, (OpNode _.RC:$src, _.ImmAllZerosV))),
5688 (COPY_TO_REGCLASS
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005689 (!cast<Instruction>(Name # "Zrrk")
Craig Topper15d69732018-01-28 00:56:30 +00005690 (COPY_TO_REGCLASS _.KRC:$mask, ExtendInfo.KRC),
5691 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
5692 _.RC:$src, _.SubRegIdx),
5693 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
5694 _.RC:$src, _.SubRegIdx)),
5695 _.KRC)>;
Igor Bregerfca0a342016-01-28 13:19:25 +00005696}
5697
Craig Topper15d69732018-01-28 00:56:30 +00005698multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, PatFrag OpNode,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005699 X86SchedWriteWidths sched, AVX512VLVectorVTInfo _> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005700 let Predicates = [HasAVX512] in
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005701 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, sched.ZMM, _.info512, NAME>,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005702 avx512_vptest_mb<opc, OpcodeStr, OpNode, sched.ZMM, _.info512>, EVEX_V512;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005703
5704 let Predicates = [HasAVX512, HasVLX] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005705 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, sched.YMM, _.info256, NAME>,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005706 avx512_vptest_mb<opc, OpcodeStr, OpNode, sched.YMM, _.info256>, EVEX_V256;
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005707 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, sched.XMM, _.info128, NAME>,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005708 avx512_vptest_mb<opc, OpcodeStr, OpNode, sched.XMM, _.info128>, EVEX_V128;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005709 }
Igor Bregerfca0a342016-01-28 13:19:25 +00005710 let Predicates = [HasAVX512, NoVLX] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005711 defm Z256_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info256, NAME>;
5712 defm Z128_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info128, NAME>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005713 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005714}
5715
Craig Topper15d69732018-01-28 00:56:30 +00005716multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, PatFrag OpNode,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005717 X86SchedWriteWidths sched> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00005718 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode, sched,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005719 avx512vl_i32_info>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00005720 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode, sched,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005721 avx512vl_i64_info>, VEX_W;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005722}
5723
5724multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005725 PatFrag OpNode, X86SchedWriteWidths sched> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005726 let Predicates = [HasBWI] in {
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005727 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, sched.ZMM,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005728 v32i16_info, NAME#"W">, EVEX_V512, VEX_W;
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005729 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, sched.ZMM,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005730 v64i8_info, NAME#"B">, EVEX_V512;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005731 }
5732 let Predicates = [HasVLX, HasBWI] in {
5733
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005734 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, sched.YMM,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005735 v16i16x_info, NAME#"W">, EVEX_V256, VEX_W;
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005736 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, sched.XMM,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005737 v8i16x_info, NAME#"W">, EVEX_V128, VEX_W;
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005738 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, sched.YMM,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005739 v32i8x_info, NAME#"B">, EVEX_V256;
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005740 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, sched.XMM,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005741 v16i8x_info, NAME#"B">, EVEX_V128;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005742 }
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005743
Igor Bregerfca0a342016-01-28 13:19:25 +00005744 let Predicates = [HasAVX512, NoVLX] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005745 defm BZ256_Alt : avx512_vptest_lowering<OpNode, v64i8_info, v32i8x_info, NAME#"B">;
5746 defm BZ128_Alt : avx512_vptest_lowering<OpNode, v64i8_info, v16i8x_info, NAME#"B">;
5747 defm WZ256_Alt : avx512_vptest_lowering<OpNode, v32i16_info, v16i16x_info, NAME#"W">;
5748 defm WZ128_Alt : avx512_vptest_lowering<OpNode, v32i16_info, v8i16x_info, NAME#"W">;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005749 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005750}
5751
Craig Topper9471a7c2018-02-19 19:23:31 +00005752// These patterns are used to match vptestm/vptestnm. We don't treat pcmpeqm
5753// as commutable here because we already canonicalized all zeros vectors to the
5754// RHS during lowering.
5755def X86pcmpeqm : PatFrag<(ops node:$src1, node:$src2),
Craig Topperc2696d52018-06-20 21:05:02 +00005756 (setcc node:$src1, node:$src2, SETEQ)>;
Craig Topper9471a7c2018-02-19 19:23:31 +00005757def X86pcmpnem : PatFrag<(ops node:$src1, node:$src2),
Craig Topperc2696d52018-06-20 21:05:02 +00005758 (setcc node:$src1, node:$src2, SETNE)>;
Craig Topper9471a7c2018-02-19 19:23:31 +00005759
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005760multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005761 PatFrag OpNode, X86SchedWriteWidths sched> :
5762 avx512_vptest_wb<opc_wb, OpcodeStr, OpNode, sched>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005763 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode, sched>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005764
Craig Topper15d69732018-01-28 00:56:30 +00005765defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86pcmpnem,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005766 SchedWriteVecLogic>, T8PD;
Craig Topper15d69732018-01-28 00:56:30 +00005767defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86pcmpeqm,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005768 SchedWriteVecLogic>, T8XS;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005769
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005770//===----------------------------------------------------------------------===//
5771// AVX-512 Shift instructions
5772//===----------------------------------------------------------------------===//
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005773
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005774multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005775 string OpcodeStr, SDNode OpNode,
5776 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005777 let ExeDomain = _.ExeDomain in {
Cameron McInally04400442014-11-14 15:43:00 +00005778 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005779 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00005780 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005781 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005782 Sched<[sched]>;
Cameron McInally04400442014-11-14 15:43:00 +00005783 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005784 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00005785 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005786 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00005787 (i8 imm:$src2)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005788 Sched<[sched.Folded]>;
Craig Topper05948fb2016-08-02 05:11:15 +00005789 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005790}
5791
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005792multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005793 string OpcodeStr, SDNode OpNode,
5794 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005795 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005796 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
5797 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
5798 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005799 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2)))>,
Craig Toppera7b7f2f2018-06-18 23:20:57 +00005800 EVEX_B, Sched<[sched.Folded]>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005801}
5802
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005803multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005804 X86FoldableSchedWrite sched, ValueType SrcVT,
5805 PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005806 // src2 is always 128-bit
Craig Topper05948fb2016-08-02 05:11:15 +00005807 let ExeDomain = _.ExeDomain in {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005808 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5809 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
5810 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005811 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005812 AVX512BIBase, EVEX_4V, Sched<[sched]>;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005813 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5814 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
5815 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005816 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2))))>,
5817 AVX512BIBase,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005818 EVEX_4V, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper05948fb2016-08-02 05:11:15 +00005819 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005820}
5821
Cameron McInally5fb084e2014-12-11 17:13:05 +00005822multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005823 X86SchedWriteWidths sched, ValueType SrcVT,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005824 PatFrag bc_frag, AVX512VLVectorVTInfo VTInfo,
5825 Predicate prd> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005826 let Predicates = [prd] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005827 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, sched.ZMM, SrcVT,
5828 bc_frag, VTInfo.info512>, EVEX_V512,
5829 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005830 let Predicates = [prd, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005831 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, sched.YMM, SrcVT,
5832 bc_frag, VTInfo.info256>, EVEX_V256,
5833 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
5834 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, sched.XMM, SrcVT,
5835 bc_frag, VTInfo.info128>, EVEX_V128,
5836 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005837 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005838}
5839
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005840multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005841 string OpcodeStr, SDNode OpNode,
Craig Topper17bd84c2018-06-18 18:47:07 +00005842 X86SchedWriteWidths sched,
5843 bit NotEVEX2VEXConvertibleQ = 0> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00005844 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, sched, v4i32,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005845 bc_v4i32, avx512vl_i32_info, HasAVX512>;
Craig Topper17bd84c2018-06-18 18:47:07 +00005846 let notEVEX2VEXConvertible = NotEVEX2VEXConvertibleQ in
Simon Pilgrim21e89792018-04-13 14:36:59 +00005847 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, sched, v2i64,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005848 bc_v2i64, avx512vl_i64_info, HasAVX512>, VEX_W;
Simon Pilgrim21e89792018-04-13 14:36:59 +00005849 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, sched, v8i16,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005850 bc_v2i64, avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005851}
5852
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005853multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005854 string OpcodeStr, SDNode OpNode,
Simon Pilgrim3c354082018-04-30 18:18:38 +00005855 X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005856 AVX512VLVectorVTInfo VTInfo> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005857 let Predicates = [HasAVX512] in
Simon Pilgrim3c354082018-04-30 18:18:38 +00005858 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5859 sched.ZMM, VTInfo.info512>,
5860 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode, sched.ZMM,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005861 VTInfo.info512>, EVEX_V512;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005862 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim3c354082018-04-30 18:18:38 +00005863 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5864 sched.YMM, VTInfo.info256>,
5865 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode, sched.YMM,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005866 VTInfo.info256>, EVEX_V256;
Simon Pilgrim3c354082018-04-30 18:18:38 +00005867 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5868 sched.XMM, VTInfo.info128>,
5869 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode, sched.XMM,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005870 VTInfo.info128>, EVEX_V128;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005871 }
5872}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005873
Simon Pilgrim21e89792018-04-13 14:36:59 +00005874multiclass avx512_shift_rmi_w<bits<8> opcw, Format ImmFormR, Format ImmFormM,
5875 string OpcodeStr, SDNode OpNode,
Simon Pilgrim3c354082018-04-30 18:18:38 +00005876 X86SchedWriteWidths sched> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005877 let Predicates = [HasBWI] in
5878 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim3c354082018-04-30 18:18:38 +00005879 sched.ZMM, v32i16_info>, EVEX_V512, VEX_WIG;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005880 let Predicates = [HasVLX, HasBWI] in {
5881 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim3c354082018-04-30 18:18:38 +00005882 sched.YMM, v16i16x_info>, EVEX_V256, VEX_WIG;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005883 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim3c354082018-04-30 18:18:38 +00005884 sched.XMM, v8i16x_info>, EVEX_V128, VEX_WIG;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005885 }
5886}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005887
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005888multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005889 Format ImmFormR, Format ImmFormM,
5890 string OpcodeStr, SDNode OpNode,
Craig Topper17bd84c2018-06-18 18:47:07 +00005891 X86SchedWriteWidths sched,
5892 bit NotEVEX2VEXConvertibleQ = 0> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005893 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005894 sched, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Topper17bd84c2018-06-18 18:47:07 +00005895 let notEVEX2VEXConvertible = NotEVEX2VEXConvertibleQ in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005896 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005897 sched, avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005898}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005899
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005900defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli,
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +00005901 SchedWriteVecShiftImm>,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005902 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli,
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +00005903 SchedWriteVecShiftImm>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005904
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005905defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli,
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +00005906 SchedWriteVecShiftImm>,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005907 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli,
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +00005908 SchedWriteVecShiftImm>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005909
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005910defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai,
Craig Topper17bd84c2018-06-18 18:47:07 +00005911 SchedWriteVecShiftImm, 1>,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005912 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai,
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +00005913 SchedWriteVecShiftImm>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005914
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005915defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri,
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +00005916 SchedWriteVecShiftImm>, AVX512BIi8Base, EVEX_4V;
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005917defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli,
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +00005918 SchedWriteVecShiftImm>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005919
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005920defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl,
5921 SchedWriteVecShift>;
5922defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra,
Craig Topper17bd84c2018-06-18 18:47:07 +00005923 SchedWriteVecShift, 1>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005924defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl,
5925 SchedWriteVecShift>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005926
Simon Pilgrim5910ebe2017-02-20 12:16:38 +00005927// Use 512bit VPSRA/VPSRAI version to implement v2i64/v4i64 in case NoVLX.
5928let Predicates = [HasAVX512, NoVLX] in {
5929 def : Pat<(v4i64 (X86vsra (v4i64 VR256X:$src1), (v2i64 VR128X:$src2))),
5930 (EXTRACT_SUBREG (v8i64
5931 (VPSRAQZrr
5932 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5933 VR128X:$src2)), sub_ymm)>;
5934
5935 def : Pat<(v2i64 (X86vsra (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
5936 (EXTRACT_SUBREG (v8i64
5937 (VPSRAQZrr
5938 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5939 VR128X:$src2)), sub_xmm)>;
5940
5941 def : Pat<(v4i64 (X86vsrai (v4i64 VR256X:$src1), (i8 imm:$src2))),
5942 (EXTRACT_SUBREG (v8i64
5943 (VPSRAQZri
5944 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5945 imm:$src2)), sub_ymm)>;
5946
5947 def : Pat<(v2i64 (X86vsrai (v2i64 VR128X:$src1), (i8 imm:$src2))),
5948 (EXTRACT_SUBREG (v8i64
5949 (VPSRAQZri
5950 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5951 imm:$src2)), sub_xmm)>;
5952}
5953
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005954//===-------------------------------------------------------------------===//
5955// Variable Bit Shifts
5956//===-------------------------------------------------------------------===//
Simon Pilgrimcf0199a2018-04-24 17:59:54 +00005957
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005958multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005959 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005960 let ExeDomain = _.ExeDomain in {
Cameron McInally5fb084e2014-12-11 17:13:05 +00005961 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5962 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5963 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005964 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005965 AVX5128IBase, EVEX_4V, Sched<[sched]>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00005966 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5967 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
5968 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005969 (_.VT (OpNode _.RC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00005970 (_.VT (bitconvert (_.LdFrag addr:$src2)))))>,
5971 AVX5128IBase, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005972 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper05948fb2016-08-02 05:11:15 +00005973 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005974}
5975
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005976multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005977 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005978 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005979 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5980 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5981 "${src2}"##_.BroadcastStr##", $src1",
5982 "$src1, ${src2}"##_.BroadcastStr,
5983 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00005984 (_.ScalarLdFrag addr:$src2)))))>,
5985 AVX5128IBase, EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005986 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005987}
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005988
Cameron McInally5fb084e2014-12-11 17:13:05 +00005989multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005990 X86SchedWriteWidths sched, AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005991 let Predicates = [HasAVX512] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005992 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, sched.ZMM, _.info512>,
5993 avx512_var_shift_mb<opc, OpcodeStr, OpNode, sched.ZMM, _.info512>, EVEX_V512;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005994
5995 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005996 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, sched.YMM, _.info256>,
5997 avx512_var_shift_mb<opc, OpcodeStr, OpNode, sched.YMM, _.info256>, EVEX_V256;
5998 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, sched.XMM, _.info128>,
5999 avx512_var_shift_mb<opc, OpcodeStr, OpNode, sched.XMM, _.info128>, EVEX_V128;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006000 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00006001}
6002
6003multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006004 SDNode OpNode, X86SchedWriteWidths sched> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00006005 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode, sched,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006006 avx512vl_i32_info>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00006007 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode, sched,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006008 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00006009}
6010
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006011// Use 512bit version to implement 128/256 bit in case NoVLX.
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00006012multiclass avx512_var_shift_lowering<AVX512VLVectorVTInfo _, string OpcodeStr,
6013 SDNode OpNode, list<Predicate> p> {
6014 let Predicates = p in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006015 def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00006016 (_.info256.VT _.info256.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006017 (EXTRACT_SUBREG
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00006018 (!cast<Instruction>(OpcodeStr#"Zrr")
Igor Breger7b46b4e2015-12-23 08:06:50 +00006019 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
6020 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
6021 sub_ymm)>;
6022
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006023 def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00006024 (_.info128.VT _.info128.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006025 (EXTRACT_SUBREG
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00006026 (!cast<Instruction>(OpcodeStr#"Zrr")
Igor Breger7b46b4e2015-12-23 08:06:50 +00006027 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
6028 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
6029 sub_xmm)>;
6030 }
6031}
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006032multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006033 SDNode OpNode, X86SchedWriteWidths sched> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006034 let Predicates = [HasBWI] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006035 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, sched.ZMM, v32i16_info>,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006036 EVEX_V512, VEX_W;
6037 let Predicates = [HasVLX, HasBWI] in {
6038
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006039 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, sched.YMM, v16i16x_info>,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006040 EVEX_V256, VEX_W;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006041 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, sched.XMM, v8i16x_info>,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006042 EVEX_V128, VEX_W;
6043 }
6044}
6045
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006046defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl, SchedWriteVarVecShift>,
6047 avx512_var_shift_w<0x12, "vpsllvw", shl, SchedWriteVarVecShift>;
Igor Bregere59165c2016-06-20 07:05:43 +00006048
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006049defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra, SchedWriteVarVecShift>,
6050 avx512_var_shift_w<0x11, "vpsravw", sra, SchedWriteVarVecShift>;
Igor Bregere59165c2016-06-20 07:05:43 +00006051
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006052defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl, SchedWriteVarVecShift>,
6053 avx512_var_shift_w<0x10, "vpsrlvw", srl, SchedWriteVarVecShift>;
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00006054
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006055defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr, SchedWriteVarVecShift>;
6056defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl, SchedWriteVarVecShift>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006057
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00006058defm : avx512_var_shift_lowering<avx512vl_i64_info, "VPSRAVQ", sra, [HasAVX512, NoVLX]>;
6059defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSLLVW", shl, [HasBWI, NoVLX]>;
6060defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRAVW", sra, [HasBWI, NoVLX]>;
6061defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRLVW", srl, [HasBWI, NoVLX]>;
6062
Craig Topper05629d02016-07-24 07:32:45 +00006063// Special handing for handling VPSRAV intrinsics.
6064multiclass avx512_var_shift_int_lowering<string InstrStr, X86VectorVTInfo _,
6065 list<Predicate> p> {
6066 let Predicates = p in {
6067 def : Pat<(_.VT (X86vsrav _.RC:$src1, _.RC:$src2)),
6068 (!cast<Instruction>(InstrStr#_.ZSuffix#rr) _.RC:$src1,
6069 _.RC:$src2)>;
6070 def : Pat<(_.VT (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2)))),
6071 (!cast<Instruction>(InstrStr#_.ZSuffix##rm)
6072 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00006073 def : Pat<(_.VT (vselect _.KRCWM:$mask,
6074 (X86vsrav _.RC:$src1, _.RC:$src2), _.RC:$src0)),
6075 (!cast<Instruction>(InstrStr#_.ZSuffix#rrk) _.RC:$src0,
6076 _.KRC:$mask, _.RC:$src1, _.RC:$src2)>;
6077 def : Pat<(_.VT (vselect _.KRCWM:$mask,
6078 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
6079 _.RC:$src0)),
6080 (!cast<Instruction>(InstrStr#_.ZSuffix##rmk) _.RC:$src0,
6081 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00006082 def : Pat<(_.VT (vselect _.KRCWM:$mask,
6083 (X86vsrav _.RC:$src1, _.RC:$src2), _.ImmAllZerosV)),
6084 (!cast<Instruction>(InstrStr#_.ZSuffix#rrkz) _.KRC:$mask,
6085 _.RC:$src1, _.RC:$src2)>;
6086 def : Pat<(_.VT (vselect _.KRCWM:$mask,
6087 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
6088 _.ImmAllZerosV)),
6089 (!cast<Instruction>(InstrStr#_.ZSuffix##rmkz) _.KRC:$mask,
6090 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00006091 }
6092}
6093
6094multiclass avx512_var_shift_int_lowering_mb<string InstrStr, X86VectorVTInfo _,
6095 list<Predicate> p> :
6096 avx512_var_shift_int_lowering<InstrStr, _, p> {
6097 let Predicates = p in {
6098 def : Pat<(_.VT (X86vsrav _.RC:$src1,
6099 (X86VBroadcast (_.ScalarLdFrag addr:$src2)))),
6100 (!cast<Instruction>(InstrStr#_.ZSuffix##rmb)
6101 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00006102 def : Pat<(_.VT (vselect _.KRCWM:$mask,
6103 (X86vsrav _.RC:$src1,
6104 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
6105 _.RC:$src0)),
6106 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbk) _.RC:$src0,
6107 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00006108 def : Pat<(_.VT (vselect _.KRCWM:$mask,
6109 (X86vsrav _.RC:$src1,
6110 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
6111 _.ImmAllZerosV)),
6112 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbkz) _.KRC:$mask,
6113 _.RC:$src1, addr:$src2)>;
6114 }
6115}
6116
6117defm : avx512_var_shift_int_lowering<"VPSRAVW", v8i16x_info, [HasVLX, HasBWI]>;
6118defm : avx512_var_shift_int_lowering<"VPSRAVW", v16i16x_info, [HasVLX, HasBWI]>;
6119defm : avx512_var_shift_int_lowering<"VPSRAVW", v32i16_info, [HasBWI]>;
6120defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v4i32x_info, [HasVLX]>;
6121defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v8i32x_info, [HasVLX]>;
6122defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v16i32_info, [HasAVX512]>;
6123defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v2i64x_info, [HasVLX]>;
6124defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v4i64x_info, [HasVLX]>;
6125defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v8i64_info, [HasAVX512]>;
6126
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00006127// Use 512bit VPROL/VPROLI version to implement v2i64/v4i64 + v4i32/v8i32 in case NoVLX.
6128let Predicates = [HasAVX512, NoVLX] in {
6129 def : Pat<(v2i64 (rotl (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
6130 (EXTRACT_SUBREG (v8i64
6131 (VPROLVQZrr
6132 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00006133 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00006134 sub_xmm)>;
6135 def : Pat<(v4i64 (rotl (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
6136 (EXTRACT_SUBREG (v8i64
6137 (VPROLVQZrr
6138 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00006139 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00006140 sub_ymm)>;
6141
6142 def : Pat<(v4i32 (rotl (v4i32 VR128X:$src1), (v4i32 VR128X:$src2))),
6143 (EXTRACT_SUBREG (v16i32
6144 (VPROLVDZrr
6145 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00006146 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00006147 sub_xmm)>;
6148 def : Pat<(v8i32 (rotl (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
6149 (EXTRACT_SUBREG (v16i32
6150 (VPROLVDZrr
6151 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00006152 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00006153 sub_ymm)>;
6154
6155 def : Pat<(v2i64 (X86vrotli (v2i64 VR128X:$src1), (i8 imm:$src2))),
6156 (EXTRACT_SUBREG (v8i64
6157 (VPROLQZri
6158 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
6159 imm:$src2)), sub_xmm)>;
6160 def : Pat<(v4i64 (X86vrotli (v4i64 VR256X:$src1), (i8 imm:$src2))),
6161 (EXTRACT_SUBREG (v8i64
6162 (VPROLQZri
6163 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
6164 imm:$src2)), sub_ymm)>;
6165
6166 def : Pat<(v4i32 (X86vrotli (v4i32 VR128X:$src1), (i8 imm:$src2))),
6167 (EXTRACT_SUBREG (v16i32
6168 (VPROLDZri
6169 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
6170 imm:$src2)), sub_xmm)>;
6171 def : Pat<(v8i32 (X86vrotli (v8i32 VR256X:$src1), (i8 imm:$src2))),
6172 (EXTRACT_SUBREG (v16i32
6173 (VPROLDZri
6174 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
6175 imm:$src2)), sub_ymm)>;
6176}
6177
6178// Use 512bit VPROR/VPRORI version to implement v2i64/v4i64 + v4i32/v8i32 in case NoVLX.
6179let Predicates = [HasAVX512, NoVLX] in {
6180 def : Pat<(v2i64 (rotr (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
6181 (EXTRACT_SUBREG (v8i64
6182 (VPRORVQZrr
6183 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00006184 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00006185 sub_xmm)>;
6186 def : Pat<(v4i64 (rotr (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
6187 (EXTRACT_SUBREG (v8i64
6188 (VPRORVQZrr
6189 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00006190 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00006191 sub_ymm)>;
6192
6193 def : Pat<(v4i32 (rotr (v4i32 VR128X:$src1), (v4i32 VR128X:$src2))),
6194 (EXTRACT_SUBREG (v16i32
6195 (VPRORVDZrr
6196 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00006197 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00006198 sub_xmm)>;
6199 def : Pat<(v8i32 (rotr (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
6200 (EXTRACT_SUBREG (v16i32
6201 (VPRORVDZrr
6202 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00006203 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00006204 sub_ymm)>;
6205
6206 def : Pat<(v2i64 (X86vrotri (v2i64 VR128X:$src1), (i8 imm:$src2))),
6207 (EXTRACT_SUBREG (v8i64
6208 (VPRORQZri
6209 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
6210 imm:$src2)), sub_xmm)>;
6211 def : Pat<(v4i64 (X86vrotri (v4i64 VR256X:$src1), (i8 imm:$src2))),
6212 (EXTRACT_SUBREG (v8i64
6213 (VPRORQZri
6214 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
6215 imm:$src2)), sub_ymm)>;
6216
6217 def : Pat<(v4i32 (X86vrotri (v4i32 VR128X:$src1), (i8 imm:$src2))),
6218 (EXTRACT_SUBREG (v16i32
6219 (VPRORDZri
6220 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
6221 imm:$src2)), sub_xmm)>;
6222 def : Pat<(v8i32 (X86vrotri (v8i32 VR256X:$src1), (i8 imm:$src2))),
6223 (EXTRACT_SUBREG (v16i32
6224 (VPRORDZri
6225 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
6226 imm:$src2)), sub_ymm)>;
6227}
6228
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006229//===-------------------------------------------------------------------===//
6230// 1-src variable permutation VPERMW/D/Q
6231//===-------------------------------------------------------------------===//
Simon Pilgrimcf0199a2018-04-24 17:59:54 +00006232
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006233multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006234 X86FoldableSchedWrite sched, AVX512VLVectorVTInfo _> {
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006235 let Predicates = [HasAVX512] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00006236 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, sched, _.info512>,
6237 avx512_var_shift_mb<opc, OpcodeStr, OpNode, sched, _.info512>, EVEX_V512;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006238
6239 let Predicates = [HasAVX512, HasVLX] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00006240 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, sched, _.info256>,
6241 avx512_var_shift_mb<opc, OpcodeStr, OpNode, sched, _.info256>, EVEX_V256;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006242}
6243
6244multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
6245 string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006246 X86FoldableSchedWrite sched, AVX512VLVectorVTInfo VTInfo> {
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006247 let Predicates = [HasAVX512] in
6248 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006249 sched, VTInfo.info512>,
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006250 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006251 sched, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006252 let Predicates = [HasAVX512, HasVLX] in
6253 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006254 sched, VTInfo.info256>,
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006255 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006256 sched, VTInfo.info256>, EVEX_V256;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006257}
6258
Michael Zuckermand9cac592016-01-19 17:07:43 +00006259multiclass avx512_vperm_bw<bits<8> opc, string OpcodeStr,
6260 Predicate prd, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006261 X86FoldableSchedWrite sched, AVX512VLVectorVTInfo _> {
Michael Zuckermand9cac592016-01-19 17:07:43 +00006262 let Predicates = [prd] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00006263 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, sched, _.info512>,
Michael Zuckermand9cac592016-01-19 17:07:43 +00006264 EVEX_V512 ;
6265 let Predicates = [HasVLX, prd] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00006266 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, sched, _.info256>,
Michael Zuckermand9cac592016-01-19 17:07:43 +00006267 EVEX_V256 ;
Simon Pilgrim21e89792018-04-13 14:36:59 +00006268 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, sched, _.info128>,
Michael Zuckermand9cac592016-01-19 17:07:43 +00006269 EVEX_V128 ;
6270 }
6271}
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006272
Michael Zuckermand9cac592016-01-19 17:07:43 +00006273defm VPERMW : avx512_vperm_bw<0x8D, "vpermw", HasBWI, X86VPermv,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006274 WriteVarShuffle256, avx512vl_i16_info>, VEX_W;
Michael Zuckermand9cac592016-01-19 17:07:43 +00006275defm VPERMB : avx512_vperm_bw<0x8D, "vpermb", HasVBMI, X86VPermv,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006276 WriteVarShuffle256, avx512vl_i8_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006277
6278defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006279 WriteVarShuffle256, avx512vl_i32_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006280defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006281 WriteVarShuffle256, avx512vl_i64_info>, VEX_W;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006282defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006283 WriteFVarShuffle256, avx512vl_f32_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006284defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006285 WriteFVarShuffle256, avx512vl_f64_info>, VEX_W;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006286
6287defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
Simon Pilgrimcf0199a2018-04-24 17:59:54 +00006288 X86VPermi, WriteShuffle256, avx512vl_i64_info>,
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006289 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
6290defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
Simon Pilgrimcf0199a2018-04-24 17:59:54 +00006291 X86VPermi, WriteFShuffle256, avx512vl_f64_info>,
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006292 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00006293
Igor Breger78741a12015-10-04 07:20:41 +00006294//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006295// AVX-512 - VPERMIL
Igor Breger78741a12015-10-04 07:20:41 +00006296//===----------------------------------------------------------------------===//
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006297
Simon Pilgrim1401a752017-11-29 14:58:34 +00006298multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006299 X86FoldableSchedWrite sched, X86VectorVTInfo _,
Simon Pilgrim1401a752017-11-29 14:58:34 +00006300 X86VectorVTInfo Ctrl> {
Igor Breger78741a12015-10-04 07:20:41 +00006301 defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst),
6302 (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr,
6303 "$src2, $src1", "$src1, $src2",
6304 (_.VT (OpNode _.RC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00006305 (Ctrl.VT Ctrl.RC:$src2)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006306 T8PD, EVEX_4V, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00006307 defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
6308 (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr,
6309 "$src2, $src1", "$src1, $src2",
6310 (_.VT (OpNode
6311 _.RC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00006312 (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2)))))>,
6313 T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006314 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00006315 defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
6316 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
6317 "${src2}"##_.BroadcastStr##", $src1",
6318 "$src1, ${src2}"##_.BroadcastStr,
6319 (_.VT (OpNode
6320 _.RC:$src1,
6321 (Ctrl.VT (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00006322 (Ctrl.ScalarLdFrag addr:$src2)))))>,
6323 T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006324 Sched<[sched.Folded, ReadAfterLd]>;
Igor Breger78741a12015-10-04 07:20:41 +00006325}
6326
6327multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar,
Simon Pilgrim3c354082018-04-30 18:18:38 +00006328 X86SchedWriteWidths sched,
Simon Pilgrim8a937e02018-04-27 18:19:48 +00006329 AVX512VLVectorVTInfo _,
Simon Pilgrim1401a752017-11-29 14:58:34 +00006330 AVX512VLVectorVTInfo Ctrl> {
Igor Breger78741a12015-10-04 07:20:41 +00006331 let Predicates = [HasAVX512] in {
Simon Pilgrim3c354082018-04-30 18:18:38 +00006332 defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, sched.ZMM,
Simon Pilgrim1401a752017-11-29 14:58:34 +00006333 _.info512, Ctrl.info512>, EVEX_V512;
Igor Breger78741a12015-10-04 07:20:41 +00006334 }
6335 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim3c354082018-04-30 18:18:38 +00006336 defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, sched.XMM,
Simon Pilgrim1401a752017-11-29 14:58:34 +00006337 _.info128, Ctrl.info128>, EVEX_V128;
Simon Pilgrim3c354082018-04-30 18:18:38 +00006338 defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, sched.YMM,
Simon Pilgrim1401a752017-11-29 14:58:34 +00006339 _.info256, Ctrl.info256>, EVEX_V256;
Igor Breger78741a12015-10-04 07:20:41 +00006340 }
6341}
6342
6343multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar,
6344 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
Simon Pilgrim3c354082018-04-30 18:18:38 +00006345 defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, SchedWriteFVarShuffle,
6346 _, Ctrl>;
Igor Breger78741a12015-10-04 07:20:41 +00006347 defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr,
Simon Pilgrim3c354082018-04-30 18:18:38 +00006348 X86VPermilpi, SchedWriteFShuffle, _>,
Igor Breger78741a12015-10-04 07:20:41 +00006349 EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00006350}
6351
Craig Topper05948fb2016-08-02 05:11:15 +00006352let ExeDomain = SSEPackedSingle in
Igor Breger78741a12015-10-04 07:20:41 +00006353defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info,
6354 avx512vl_i32_info>;
Craig Topper05948fb2016-08-02 05:11:15 +00006355let ExeDomain = SSEPackedDouble in
Igor Breger78741a12015-10-04 07:20:41 +00006356defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info,
Craig Topper0a5e90c2018-06-19 04:24:42 +00006357 avx512vl_i64_info>, VEX_W1X;
Simon Pilgrim1401a752017-11-29 14:58:34 +00006358
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006359//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006360// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
6361//===----------------------------------------------------------------------===//
6362
6363defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
Simon Pilgrim3c354082018-04-30 18:18:38 +00006364 X86PShufd, SchedWriteShuffle, avx512vl_i32_info>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006365 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
6366defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
Simon Pilgrim3c354082018-04-30 18:18:38 +00006367 X86PShufhw, SchedWriteShuffle>,
6368 EVEX, AVX512XSIi8Base;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006369defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
Simon Pilgrim3c354082018-04-30 18:18:38 +00006370 X86PShuflw, SchedWriteShuffle>,
6371 EVEX, AVX512XDIi8Base;
Michael Liao66233b72015-08-06 09:06:20 +00006372
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006373//===----------------------------------------------------------------------===//
6374// AVX-512 - VPSHUFB
6375//===----------------------------------------------------------------------===//
6376
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00006377multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006378 X86SchedWriteWidths sched> {
Elena Demikhovsky55a99742015-06-22 13:00:42 +00006379 let Predicates = [HasBWI] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006380 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, sched.ZMM, v64i8_info>,
6381 EVEX_V512;
Elena Demikhovsky55a99742015-06-22 13:00:42 +00006382
6383 let Predicates = [HasVLX, HasBWI] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006384 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, sched.YMM, v32i8x_info>,
6385 EVEX_V256;
6386 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, sched.XMM, v16i8x_info>,
6387 EVEX_V128;
Elena Demikhovsky55a99742015-06-22 13:00:42 +00006388 }
6389}
6390
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006391defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb,
6392 SchedWriteVarShuffle>, VEX_WIG;
Elena Demikhovsky55a99742015-06-22 13:00:42 +00006393
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006394//===----------------------------------------------------------------------===//
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00006395// Move Low to High and High to Low packed FP Instructions
6396//===----------------------------------------------------------------------===//
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00006397
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006398def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
6399 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00006400 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00006401 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))]>,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00006402 Sched<[SchedWriteFShuffle.XMM]>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006403def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
6404 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00006405 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00006406 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))]>,
Craig Topper29f22d72018-06-16 23:25:50 +00006407 Sched<[SchedWriteFShuffle.XMM]>, EVEX_4V, NotMemoryFoldable;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006408
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006409//===----------------------------------------------------------------------===//
Igor Bregerb6b27af2015-11-10 07:09:07 +00006410// VMOVHPS/PD VMOVLPS Instructions
6411// All patterns was taken from SSS implementation.
6412//===----------------------------------------------------------------------===//
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00006413
Igor Bregerb6b27af2015-11-10 07:09:07 +00006414multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
6415 X86VectorVTInfo _> {
Craig Toppere70231b2017-02-26 06:45:54 +00006416 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00006417 def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst),
6418 (ins _.RC:$src1, f64mem:$src2),
6419 !strconcat(OpcodeStr,
6420 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
6421 [(set _.RC:$dst,
6422 (OpNode _.RC:$src1,
6423 (_.VT (bitconvert
Simon Pilgrim577ae242018-04-12 19:25:07 +00006424 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))]>,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00006425 Sched<[SchedWriteFShuffle.XMM.Folded, ReadAfterLd]>, EVEX_4V;
Igor Bregerb6b27af2015-11-10 07:09:07 +00006426}
6427
6428defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps,
6429 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
Craig Topper3b11fca2017-09-18 00:20:53 +00006430defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Unpckl,
Igor Bregerb6b27af2015-11-10 07:09:07 +00006431 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
6432defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", X86Movlps,
6433 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
6434defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movlpd,
6435 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
6436
6437let Predicates = [HasAVX512] in {
6438 // VMOVHPS patterns
6439 def : Pat<(X86Movlhps VR128X:$src1,
6440 (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))),
6441 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
6442 def : Pat<(X86Movlhps VR128X:$src1,
Craig Topper0a197df2017-09-17 18:59:32 +00006443 (bc_v4f32 (v2i64 (X86vzload addr:$src2)))),
Igor Bregerb6b27af2015-11-10 07:09:07 +00006444 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
6445 // VMOVHPD patterns
6446 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
Igor Bregerb6b27af2015-11-10 07:09:07 +00006447 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))),
6448 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
6449 // VMOVLPS patterns
6450 def : Pat<(v4f32 (X86Movlps VR128X:$src1, (load addr:$src2))),
6451 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
Igor Bregerb6b27af2015-11-10 07:09:07 +00006452 // VMOVLPD patterns
6453 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
6454 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
Igor Bregerb6b27af2015-11-10 07:09:07 +00006455 def : Pat<(v2f64 (X86Movsd VR128X:$src1,
6456 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))),
6457 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
6458}
6459
Simon Pilgrimd749b322018-05-18 13:13:59 +00006460let SchedRW = [WriteFStore] in {
Igor Bregerb6b27af2015-11-10 07:09:07 +00006461def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs),
6462 (ins f64mem:$dst, VR128X:$src),
6463 "vmovhps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00006464 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00006465 (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)),
6466 (bc_v2f64 (v4f32 VR128X:$src))),
Simon Pilgrim577ae242018-04-12 19:25:07 +00006467 (iPTR 0))), addr:$dst)]>,
Igor Bregerb6b27af2015-11-10 07:09:07 +00006468 EVEX, EVEX_CD8<32, CD8VT2>;
6469def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs),
6470 (ins f64mem:$dst, VR128X:$src),
6471 "vmovhpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00006472 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00006473 (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)),
Simon Pilgrim577ae242018-04-12 19:25:07 +00006474 (iPTR 0))), addr:$dst)]>,
Igor Bregerb6b27af2015-11-10 07:09:07 +00006475 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
6476def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs),
6477 (ins f64mem:$dst, VR128X:$src),
6478 "vmovlps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00006479 [(store (f64 (extractelt (bc_v2f64 (v4f32 VR128X:$src)),
Simon Pilgrim577ae242018-04-12 19:25:07 +00006480 (iPTR 0))), addr:$dst)]>,
Igor Bregerb6b27af2015-11-10 07:09:07 +00006481 EVEX, EVEX_CD8<32, CD8VT2>;
6482def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs),
6483 (ins f64mem:$dst, VR128X:$src),
6484 "vmovlpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00006485 [(store (f64 (extractelt (v2f64 VR128X:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00006486 (iPTR 0))), addr:$dst)]>,
Igor Bregerb6b27af2015-11-10 07:09:07 +00006487 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
Simon Pilgrim369e59d2018-02-12 16:18:36 +00006488} // SchedRW
Craig Toppere1cac152016-06-07 07:27:54 +00006489
Igor Bregerb6b27af2015-11-10 07:09:07 +00006490let Predicates = [HasAVX512] in {
6491 // VMOVHPD patterns
Craig Topperc9b19232016-05-01 04:59:44 +00006492 def : Pat<(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00006493 (v2f64 (X86VPermilpi VR128X:$src, (i8 1))),
6494 (iPTR 0))), addr:$dst),
6495 (VMOVHPDZ128mr addr:$dst, VR128X:$src)>;
6496 // VMOVLPS patterns
6497 def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128X:$src2)),
6498 addr:$src1),
6499 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
Igor Bregerb6b27af2015-11-10 07:09:07 +00006500 // VMOVLPD patterns
6501 def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
6502 addr:$src1),
6503 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
Igor Bregerb6b27af2015-11-10 07:09:07 +00006504}
6505//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006506// FMA - Fused Multiply Operations
6507//
Adam Nemet26371ce2014-10-24 00:02:55 +00006508
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006509multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006510 X86FoldableSchedWrite sched,
Craig Topper318e40b2016-07-25 07:20:31 +00006511 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006512 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Adam Nemet34801422014-10-08 23:25:39 +00006513 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00006514 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00006515 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00006516 (_.VT (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3)), 1, 1>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006517 AVX512FMA3Base, Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006518
Craig Toppere1cac152016-06-07 07:27:54 +00006519 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6520 (ins _.RC:$src2, _.MemOp:$src3),
6521 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00006522 (_.VT (OpNode _.RC:$src2, _.RC:$src1, (_.LdFrag addr:$src3))), 1, 0>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006523 AVX512FMA3Base, Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006524
Craig Toppere1cac152016-06-07 07:27:54 +00006525 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6526 (ins _.RC:$src2, _.ScalarMemOp:$src3),
6527 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
6528 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper6bcbf532016-07-25 07:20:28 +00006529 (OpNode _.RC:$src2,
Simon Pilgrim0e456342018-04-12 20:47:34 +00006530 _.RC:$src1,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))), 1, 0>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006531 AVX512FMA3Base, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper5ec33a92016-07-22 05:00:42 +00006532 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006533}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006534
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006535multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006536 X86FoldableSchedWrite sched,
Craig Topper318e40b2016-07-25 07:20:31 +00006537 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006538 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006539 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00006540 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
6541 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Simon Pilgrim0e456342018-04-12 20:47:34 +00006542 (_.VT ( OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 imm:$rc))), 1, 1>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006543 AVX512FMA3Base, EVEX_B, EVEX_RC, Sched<[sched]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006544}
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00006545
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006546multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006547 SDNode OpNodeRnd, X86SchedWriteWidths sched,
6548 AVX512VLVectorVTInfo _, string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006549 let Predicates = [HasAVX512] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006550 defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, sched.ZMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006551 _.info512, Suff>,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006552 avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, sched.ZMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006553 _.info512, Suff>,
6554 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006555 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006556 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006557 defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, sched.YMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006558 _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006559 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006560 defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, sched.XMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006561 _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006562 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006563 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006564}
6565
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006566multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006567 SDNode OpNodeRnd> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006568 defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006569 SchedWriteFMA, avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006570 defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006571 SchedWriteFMA, avx512vl_f64_info, "PD">,
6572 VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006573}
6574
Craig Topperaf0b9922017-09-04 06:59:50 +00006575defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006576defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>;
6577defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>;
6578defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>;
6579defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>;
6580defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>;
6581
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006582
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006583multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006584 X86FoldableSchedWrite sched,
Craig Topper318e40b2016-07-25 07:20:31 +00006585 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006586 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006587 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
6588 (ins _.RC:$src2, _.RC:$src3),
6589 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00006590 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), 1, 1,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006591 vselect, 1>, AVX512FMA3Base, Sched<[sched]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006592
Craig Toppere1cac152016-06-07 07:27:54 +00006593 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6594 (ins _.RC:$src2, _.MemOp:$src3),
6595 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00006596 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1)), 1, 0>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006597 AVX512FMA3Base, Sched<[sched.Folded, ReadAfterLd]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006598
Craig Toppere1cac152016-06-07 07:27:54 +00006599 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6600 (ins _.RC:$src2, _.ScalarMemOp:$src3),
6601 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
6602 "$src2, ${src3}"##_.BroadcastStr,
6603 (_.VT (OpNode _.RC:$src2,
6604 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Simon Pilgrim0e456342018-04-12 20:47:34 +00006605 _.RC:$src1)), 1, 0>, AVX512FMA3Base, EVEX_B,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006606 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper5ec33a92016-07-22 05:00:42 +00006607 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006608}
6609
6610multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006611 X86FoldableSchedWrite sched,
Craig Topper318e40b2016-07-25 07:20:31 +00006612 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006613 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006614 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
6615 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
6616 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Simon Pilgrim6a009702017-11-29 17:21:15 +00006617 (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc))),
Simon Pilgrim0e456342018-04-12 20:47:34 +00006618 1, 1, vselect, 1>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006619 AVX512FMA3Base, EVEX_B, EVEX_RC, Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006620}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006621
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006622multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006623 SDNode OpNodeRnd, X86SchedWriteWidths sched,
6624 AVX512VLVectorVTInfo _, string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006625 let Predicates = [HasAVX512] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006626 defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, sched.ZMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006627 _.info512, Suff>,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006628 avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, sched.ZMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006629 _.info512, Suff>,
6630 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006631 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006632 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006633 defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, sched.YMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006634 _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006635 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006636 defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, sched.XMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006637 _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006638 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006639 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006640}
6641
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006642multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006643 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006644 defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006645 SchedWriteFMA, avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006646 defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006647 SchedWriteFMA, avx512vl_f64_info, "PD">,
6648 VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006649}
6650
Craig Topperaf0b9922017-09-04 06:59:50 +00006651defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006652defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>;
6653defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>;
6654defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>;
6655defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>;
6656defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>;
6657
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006658multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006659 X86FoldableSchedWrite sched,
Craig Topper318e40b2016-07-25 07:20:31 +00006660 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006661 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006662 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00006663 (ins _.RC:$src2, _.RC:$src3),
6664 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00006665 (_.VT (OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2)), 1, 1, vselect, 1>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006666 AVX512FMA3Base, Sched<[sched]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006667
Craig Topper69e22782017-09-04 07:35:05 +00006668 // Pattern is 312 order so that the load is in a different place from the
6669 // 213 and 231 patterns this helps tablegen's duplicate pattern detection.
Craig Toppere1cac152016-06-07 07:27:54 +00006670 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00006671 (ins _.RC:$src2, _.MemOp:$src3),
6672 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00006673 (_.VT (OpNode (_.LdFrag addr:$src3), _.RC:$src1, _.RC:$src2)), 1, 0>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006674 AVX512FMA3Base, Sched<[sched.Folded, ReadAfterLd]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006675
Craig Topper69e22782017-09-04 07:35:05 +00006676 // Pattern is 312 order so that the load is in a different place from the
6677 // 213 and 231 patterns this helps tablegen's duplicate pattern detection.
Craig Toppere1cac152016-06-07 07:27:54 +00006678 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00006679 (ins _.RC:$src2, _.ScalarMemOp:$src3),
6680 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
6681 "$src2, ${src3}"##_.BroadcastStr,
Craig Topper69e22782017-09-04 07:35:05 +00006682 (_.VT (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Simon Pilgrim0e456342018-04-12 20:47:34 +00006683 _.RC:$src1, _.RC:$src2)), 1, 0>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006684 AVX512FMA3Base, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper5ec33a92016-07-22 05:00:42 +00006685 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006686}
6687
6688multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006689 X86FoldableSchedWrite sched,
Craig Topper318e40b2016-07-25 07:20:31 +00006690 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006691 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006692 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00006693 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
6694 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Simon Pilgrim6a009702017-11-29 17:21:15 +00006695 (_.VT ( OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 imm:$rc))),
Simon Pilgrim0e456342018-04-12 20:47:34 +00006696 1, 1, vselect, 1>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006697 AVX512FMA3Base, EVEX_B, EVEX_RC, Sched<[sched]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006698}
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006699
6700multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006701 SDNode OpNodeRnd, X86SchedWriteWidths sched,
6702 AVX512VLVectorVTInfo _, string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006703 let Predicates = [HasAVX512] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006704 defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, sched.ZMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006705 _.info512, Suff>,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006706 avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, sched.ZMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006707 _.info512, Suff>,
6708 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006709 }
6710 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006711 defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, sched.YMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006712 _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006713 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006714 defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, sched.XMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006715 _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006716 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
6717 }
6718}
6719
6720multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006721 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006722 defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006723 SchedWriteFMA, avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006724 defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006725 SchedWriteFMA, avx512vl_f64_info, "PD">,
6726 VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006727}
6728
Craig Topperaf0b9922017-09-04 06:59:50 +00006729defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006730defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>;
6731defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>;
6732defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>;
6733defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>;
6734defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006735
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006736// Scalar FMA
Igor Breger15820b02015-07-01 13:24:28 +00006737multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6738 dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb,
Craig Topperfdf3f1f2018-07-08 01:10:43 +00006739 dag RHS_r, dag RHS_m, dag RHS_b, bit MaskOnlyReg> {
Craig Topperb16598d2017-09-01 07:58:16 +00006740let Constraints = "$src1 = $dst", hasSideEffects = 0 in {
Igor Breger15820b02015-07-01 13:24:28 +00006741 defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6742 (ins _.RC:$src2, _.RC:$src3), OpcodeStr,
Simon Pilgrim0e456342018-04-12 20:47:34 +00006743 "$src3, $src2", "$src2, $src3", RHS_VEC_r, 1, 1>,
Simon Pilgrim67cc2462018-05-04 15:20:18 +00006744 AVX512FMA3Base, Sched<[SchedWriteFMA.Scl]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006745
Craig Toppere1cac152016-06-07 07:27:54 +00006746 defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00006747 (ins _.RC:$src2, _.IntScalarMemOp:$src3), OpcodeStr,
Simon Pilgrim0e456342018-04-12 20:47:34 +00006748 "$src3, $src2", "$src2, $src3", RHS_VEC_m, 1, 1>,
Simon Pilgrim67cc2462018-05-04 15:20:18 +00006749 AVX512FMA3Base, Sched<[SchedWriteFMA.Scl.Folded, ReadAfterLd]>;
Igor Breger15820b02015-07-01 13:24:28 +00006750
6751 defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6752 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
Simon Pilgrim0e456342018-04-12 20:47:34 +00006753 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb, 1, 1>,
Simon Pilgrim67cc2462018-05-04 15:20:18 +00006754 AVX512FMA3Base, EVEX_B, EVEX_RC, Sched<[SchedWriteFMA.Scl]>;
Igor Breger15820b02015-07-01 13:24:28 +00006755
Craig Toppereafdbec2016-08-13 06:48:41 +00006756 let isCodeGenOnly = 1, isCommutable = 1 in {
Craig Topper5bfa5ff2017-11-09 08:26:26 +00006757 def r : AVX512FMA3S<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger15820b02015-07-01 13:24:28 +00006758 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3),
6759 !strconcat(OpcodeStr,
6760 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Simon Pilgrim67cc2462018-05-04 15:20:18 +00006761 !if(MaskOnlyReg, [], [RHS_r])>, Sched<[SchedWriteFMA.Scl]>;
Craig Topper5bfa5ff2017-11-09 08:26:26 +00006762 def m : AVX512FMA3S<opc, MRMSrcMem, (outs _.FRC:$dst),
Craig Toppere1cac152016-06-07 07:27:54 +00006763 (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3),
6764 !strconcat(OpcodeStr,
6765 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Simon Pilgrim67cc2462018-05-04 15:20:18 +00006766 [RHS_m]>, Sched<[SchedWriteFMA.Scl.Folded, ReadAfterLd]>;
Craig Topperfdf3f1f2018-07-08 01:10:43 +00006767
6768 def rb : AVX512FMA3S<opc, MRMSrcReg, (outs _.FRC:$dst),
6769 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3, AVX512RC:$rc),
6770 !strconcat(OpcodeStr,
6771 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
6772 !if(MaskOnlyReg, [], [RHS_b])>, EVEX_B, EVEX_RC,
6773 Sched<[SchedWriteFMA.Scl]>;
Igor Breger15820b02015-07-01 13:24:28 +00006774 }// isCodeGenOnly = 1
Igor Breger15820b02015-07-01 13:24:28 +00006775}// Constraints = "$src1 = $dst"
Craig Topperb16598d2017-09-01 07:58:16 +00006776}
Igor Breger15820b02015-07-01 13:24:28 +00006777
6778multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Topperfdf3f1f2018-07-08 01:10:43 +00006779 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd,
6780 SDNode OpNodes1, SDNode OpNodeRnds1, SDNode OpNodes3,
Craig Topper07dac552017-11-06 05:48:25 +00006781 SDNode OpNodeRnds3, X86VectorVTInfo _,
6782 string SUFF> {
Craig Topper2caa97c2017-02-25 19:36:28 +00006783 let ExeDomain = _.ExeDomain in {
Craig Topperb16598d2017-09-01 07:58:16 +00006784 defm NAME#213#SUFF#Z: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix, _,
Craig Toppera55b4832016-12-09 06:42:28 +00006785 // Operands for intrinsic are in 123 order to preserve passthu
6786 // semantics.
Craig Topper07dac552017-11-06 05:48:25 +00006787 (_.VT (OpNodes1 _.RC:$src1, _.RC:$src2, _.RC:$src3)),
6788 (_.VT (OpNodes1 _.RC:$src1, _.RC:$src2,
6789 _.ScalarIntMemCPat:$src3)),
Craig Toppera55b4832016-12-09 06:42:28 +00006790 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2, _.RC:$src3,
Igor Breger15820b02015-07-01 13:24:28 +00006791 (i32 imm:$rc))),
6792 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
6793 _.FRC:$src3))),
6794 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
Craig Topperfdf3f1f2018-07-08 01:10:43 +00006795 (_.ScalarLdFrag addr:$src3)))),
6796 (set _.FRC:$dst, (_.EltVT (OpNodeRnd _.FRC:$src2, _.FRC:$src1,
6797 _.FRC:$src3, (i32 imm:$rc)))), 0>;
Igor Breger15820b02015-07-01 13:24:28 +00006798
Craig Topperb16598d2017-09-01 07:58:16 +00006799 defm NAME#231#SUFF#Z: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix, _,
Craig Topper07dac552017-11-06 05:48:25 +00006800 (_.VT (OpNodes3 _.RC:$src2, _.RC:$src3, _.RC:$src1)),
6801 (_.VT (OpNodes3 _.RC:$src2, _.ScalarIntMemCPat:$src3,
6802 _.RC:$src1)),
Craig Toppera55b4832016-12-09 06:42:28 +00006803 (_.VT ( OpNodeRnds3 _.RC:$src2, _.RC:$src3, _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00006804 (i32 imm:$rc))),
6805 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3,
6806 _.FRC:$src1))),
6807 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2,
Craig Topperfdf3f1f2018-07-08 01:10:43 +00006808 (_.ScalarLdFrag addr:$src3), _.FRC:$src1))),
6809 (set _.FRC:$dst, (_.EltVT (OpNodeRnd _.FRC:$src2, _.FRC:$src3,
6810 _.FRC:$src1, (i32 imm:$rc)))), 1>;
Igor Breger15820b02015-07-01 13:24:28 +00006811
Craig Toppereec768b2017-09-06 03:35:58 +00006812 // One pattern is 312 order so that the load is in a different place from the
6813 // 213 and 231 patterns this helps tablegen's duplicate pattern detection.
Craig Topperb16598d2017-09-01 07:58:16 +00006814 defm NAME#132#SUFF#Z: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix, _,
Craig Topper69e22782017-09-04 07:35:05 +00006815 (null_frag),
Craig Topper07dac552017-11-06 05:48:25 +00006816 (_.VT (OpNodes1 _.RC:$src1, _.ScalarIntMemCPat:$src3,
6817 _.RC:$src2)),
Craig Topper69e22782017-09-04 07:35:05 +00006818 (null_frag),
Igor Breger15820b02015-07-01 13:24:28 +00006819 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3,
6820 _.FRC:$src2))),
Craig Toppereec768b2017-09-06 03:35:58 +00006821 (set _.FRC:$dst, (_.EltVT (OpNode (_.ScalarLdFrag addr:$src3),
Craig Topperfdf3f1f2018-07-08 01:10:43 +00006822 _.FRC:$src1, _.FRC:$src2))),
6823 (set _.FRC:$dst, (_.EltVT (OpNodeRnd _.FRC:$src1, _.FRC:$src3,
6824 _.FRC:$src2, (i32 imm:$rc)))), 1>;
Craig Topper2caa97c2017-02-25 19:36:28 +00006825 }
Igor Breger15820b02015-07-01 13:24:28 +00006826}
6827
6828multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Topperfdf3f1f2018-07-08 01:10:43 +00006829 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd,
6830 SDNode OpNodes1, SDNode OpNodeRnds1, SDNode OpNodes3,
Craig Toppera55b4832016-12-09 06:42:28 +00006831 SDNode OpNodeRnds3> {
Igor Breger15820b02015-07-01 13:24:28 +00006832 let Predicates = [HasAVX512] in {
6833 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Topperfdf3f1f2018-07-08 01:10:43 +00006834 OpNodeRnd, OpNodes1, OpNodeRnds1, OpNodes3,
6835 OpNodeRnds3, f32x_info, "SS">,
Craig Toppera55b4832016-12-09 06:42:28 +00006836 EVEX_CD8<32, CD8VT1>, VEX_LIG;
Igor Breger15820b02015-07-01 13:24:28 +00006837 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Topperfdf3f1f2018-07-08 01:10:43 +00006838 OpNodeRnd, OpNodes1, OpNodeRnds1, OpNodes3,
6839 OpNodeRnds3, f64x_info, "SD">,
Craig Toppera55b4832016-12-09 06:42:28 +00006840 EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W;
Igor Breger15820b02015-07-01 13:24:28 +00006841 }
6842}
6843
Craig Topperfdf3f1f2018-07-08 01:10:43 +00006844defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86FmaddRnd,
6845 X86Fmadds1, X86FmaddRnds1, X86Fmadds3,
6846 X86FmaddRnds3>;
6847defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86FmsubRnd,
6848 X86Fmsubs1, X86FmsubRnds1, X86Fmsubs3,
6849 X86FmsubRnds3>;
6850defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd, X86FnmaddRnd,
6851 X86Fnmadds1, X86FnmaddRnds1, X86Fnmadds3,
6852 X86FnmaddRnds3>;
6853defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub, X86FnmsubRnd,
6854 X86Fnmsubs1, X86FnmsubRnds1, X86Fnmsubs3,
6855 X86FnmsubRnds3>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006856
Craig Topperfdf3f1f2018-07-08 01:10:43 +00006857multiclass avx512_scalar_fma_patterns<SDNode Op, SDNode RndOp, string Prefix,
6858 string Suffix, SDNode Move,
6859 X86VectorVTInfo _, PatLeaf ZeroFP> {
Craig Topperaba57bf2018-05-29 20:46:26 +00006860 let Predicates = [HasAVX512] in {
Craig Topper5989db02018-05-29 22:52:09 +00006861 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
6862 (Op _.FRC:$src2,
6863 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))),
6864 _.FRC:$src3))))),
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00006865 (!cast<I>(Prefix#"213"#Suffix#"Zr_Int")
Craig Topper5989db02018-05-29 22:52:09 +00006866 VR128X:$src1, (COPY_TO_REGCLASS _.FRC:$src2, VR128X),
6867 (COPY_TO_REGCLASS _.FRC:$src3, VR128X))>;
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00006868
Craig Topper5989db02018-05-29 22:52:09 +00006869 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
Craig Topper77edbff2018-07-06 18:47:55 +00006870 (Op _.FRC:$src2,
6871 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))),
6872 (_.ScalarLdFrag addr:$src3)))))),
6873 (!cast<I>(Prefix#"213"#Suffix#"Zm_Int")
6874 VR128X:$src1, (COPY_TO_REGCLASS _.FRC:$src2, VR128X),
6875 addr:$src3)>;
6876
6877 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
6878 (Op (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))),
6879 (_.ScalarLdFrag addr:$src3), _.FRC:$src2))))),
6880 (!cast<I>(Prefix#"132"#Suffix#"Zm_Int")
6881 VR128X:$src1, (COPY_TO_REGCLASS _.FRC:$src2, VR128X),
6882 addr:$src3)>;
6883
Craig Topper77edbff2018-07-06 18:47:55 +00006884 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00006885 (X86selects VK1WM:$mask,
Craig Topper5989db02018-05-29 22:52:09 +00006886 (Op _.FRC:$src2,
6887 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))),
6888 _.FRC:$src3),
6889 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0)))))))),
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00006890 (!cast<I>(Prefix#"213"#Suffix#"Zr_Intk")
Craig Topper5989db02018-05-29 22:52:09 +00006891 VR128X:$src1, VK1WM:$mask,
6892 (COPY_TO_REGCLASS _.FRC:$src2, VR128X),
6893 (COPY_TO_REGCLASS _.FRC:$src3, VR128X))>;
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00006894
Craig Topper5989db02018-05-29 22:52:09 +00006895 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00006896 (X86selects VK1WM:$mask,
Craig Topperfdf3f1f2018-07-08 01:10:43 +00006897 (Op _.FRC:$src2,
6898 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))),
6899 (_.ScalarLdFrag addr:$src3)),
6900 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0)))))))),
6901 (!cast<I>(Prefix#"213"#Suffix#"Zm_Intk")
6902 VR128X:$src1, VK1WM:$mask,
6903 (COPY_TO_REGCLASS _.FRC:$src2, VR128X), addr:$src3)>;
6904
6905 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
6906 (X86selects VK1WM:$mask,
6907 (Op (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))),
6908 (_.ScalarLdFrag addr:$src3), _.FRC:$src2),
6909 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0)))))))),
6910 (!cast<I>(Prefix#"132"#Suffix#"Zm_Intk")
6911 VR128X:$src1, VK1WM:$mask,
6912 (COPY_TO_REGCLASS _.FRC:$src2, VR128X), addr:$src3)>;
6913
6914 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
6915 (X86selects VK1WM:$mask,
Craig Topper5989db02018-05-29 22:52:09 +00006916 (Op _.FRC:$src2, _.FRC:$src3,
6917 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0)))),
6918 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0)))))))),
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00006919 (!cast<I>(Prefix#"231"#Suffix#"Zr_Intk")
Craig Topper5989db02018-05-29 22:52:09 +00006920 VR128X:$src1, VK1WM:$mask,
6921 (COPY_TO_REGCLASS _.FRC:$src2, VR128X),
6922 (COPY_TO_REGCLASS _.FRC:$src3, VR128X))>;
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00006923
Craig Topper5989db02018-05-29 22:52:09 +00006924 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00006925 (X86selects VK1WM:$mask,
Craig Topperfdf3f1f2018-07-08 01:10:43 +00006926 (Op _.FRC:$src2, (_.ScalarLdFrag addr:$src3),
6927 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0)))),
6928 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0)))))))),
6929 (!cast<I>(Prefix#"231"#Suffix#"Zm_Intk")
6930 VR128X:$src1, VK1WM:$mask,
6931 (COPY_TO_REGCLASS _.FRC:$src2, VR128X), addr:$src3)>;
6932
6933 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
6934 (X86selects VK1WM:$mask,
Craig Topper5989db02018-05-29 22:52:09 +00006935 (Op _.FRC:$src2,
6936 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))),
6937 _.FRC:$src3),
6938 (_.EltVT ZeroFP)))))),
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00006939 (!cast<I>(Prefix#"213"#Suffix#"Zr_Intkz")
Craig Topper5989db02018-05-29 22:52:09 +00006940 VR128X:$src1, VK1WM:$mask,
6941 (COPY_TO_REGCLASS _.FRC:$src2, VR128X),
6942 (COPY_TO_REGCLASS _.FRC:$src3, VR128X))>;
Craig Topperfdf3f1f2018-07-08 01:10:43 +00006943
6944 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
6945 (X86selects VK1WM:$mask,
6946 (Op _.FRC:$src2, _.FRC:$src3,
6947 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0)))),
6948 (_.EltVT ZeroFP)))))),
6949 (!cast<I>(Prefix#"231"#Suffix#"Zr_Intkz")
6950 VR128X:$src1, VK1WM:$mask,
6951 (COPY_TO_REGCLASS _.FRC:$src2, VR128X),
6952 (COPY_TO_REGCLASS _.FRC:$src3, VR128X))>;
6953
6954 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
6955 (X86selects VK1WM:$mask,
6956 (Op _.FRC:$src2,
6957 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))),
6958 (_.ScalarLdFrag addr:$src3)),
6959 (_.EltVT ZeroFP)))))),
6960 (!cast<I>(Prefix#"213"#Suffix#"Zm_Intkz")
6961 VR128X:$src1, VK1WM:$mask,
6962 (COPY_TO_REGCLASS _.FRC:$src2, VR128X), addr:$src3)>;
6963
6964 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
6965 (X86selects VK1WM:$mask,
6966 (Op (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))),
6967 _.FRC:$src2, (_.ScalarLdFrag addr:$src3)),
6968 (_.EltVT ZeroFP)))))),
6969 (!cast<I>(Prefix#"132"#Suffix#"Zm_Intkz")
6970 VR128X:$src1, VK1WM:$mask,
6971 (COPY_TO_REGCLASS _.FRC:$src2, VR128X), addr:$src3)>;
6972
6973 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
6974 (X86selects VK1WM:$mask,
6975 (Op _.FRC:$src2, (_.ScalarLdFrag addr:$src3),
6976 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0)))),
6977 (_.EltVT ZeroFP)))))),
6978 (!cast<I>(Prefix#"231"#Suffix#"Zm_Intkz")
6979 VR128X:$src1, VK1WM:$mask,
6980 (COPY_TO_REGCLASS _.FRC:$src2, VR128X), addr:$src3)>;
6981
6982 // Patterns with rounding mode.
6983 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
6984 (RndOp _.FRC:$src2,
6985 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))),
6986 _.FRC:$src3, (i32 imm:$rc)))))),
6987 (!cast<I>(Prefix#"213"#Suffix#"Zrb_Int")
6988 VR128X:$src1, (COPY_TO_REGCLASS _.FRC:$src2, VR128X),
6989 (COPY_TO_REGCLASS _.FRC:$src3, VR128X), imm:$rc)>;
6990
6991 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
6992 (X86selects VK1WM:$mask,
6993 (RndOp _.FRC:$src2,
6994 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))),
6995 _.FRC:$src3, (i32 imm:$rc)),
6996 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0)))))))),
6997 (!cast<I>(Prefix#"213"#Suffix#"Zrb_Intk")
6998 VR128X:$src1, VK1WM:$mask,
6999 (COPY_TO_REGCLASS _.FRC:$src2, VR128X),
7000 (COPY_TO_REGCLASS _.FRC:$src3, VR128X), imm:$rc)>;
7001
7002 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
7003 (X86selects VK1WM:$mask,
7004 (RndOp _.FRC:$src2, _.FRC:$src3,
7005 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))),
7006 (i32 imm:$rc)),
7007 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0)))))))),
7008 (!cast<I>(Prefix#"231"#Suffix#"Zrb_Intk")
7009 VR128X:$src1, VK1WM:$mask,
7010 (COPY_TO_REGCLASS _.FRC:$src2, VR128X),
7011 (COPY_TO_REGCLASS _.FRC:$src3, VR128X), imm:$rc)>;
7012
7013 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
7014 (X86selects VK1WM:$mask,
7015 (RndOp _.FRC:$src2,
7016 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))),
7017 _.FRC:$src3, (i32 imm:$rc)),
7018 (_.EltVT ZeroFP)))))),
7019 (!cast<I>(Prefix#"213"#Suffix#"Zrb_Intkz")
7020 VR128X:$src1, VK1WM:$mask,
7021 (COPY_TO_REGCLASS _.FRC:$src2, VR128X),
7022 (COPY_TO_REGCLASS _.FRC:$src3, VR128X), imm:$rc)>;
7023
7024 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
7025 (X86selects VK1WM:$mask,
7026 (RndOp _.FRC:$src2, _.FRC:$src3,
7027 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))),
7028 (i32 imm:$rc)),
7029 (_.EltVT ZeroFP)))))),
7030 (!cast<I>(Prefix#"231"#Suffix#"Zrb_Intkz")
7031 VR128X:$src1, VK1WM:$mask,
7032 (COPY_TO_REGCLASS _.FRC:$src2, VR128X),
7033 (COPY_TO_REGCLASS _.FRC:$src3, VR128X), imm:$rc)>;
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00007034 }
7035}
7036
Craig Topperfdf3f1f2018-07-08 01:10:43 +00007037defm : avx512_scalar_fma_patterns<X86Fmadd, X86FmaddRnd, "VFMADD", "SS",
7038 X86Movss, v4f32x_info, fp32imm0>;
7039defm : avx512_scalar_fma_patterns<X86Fmsub, X86FmsubRnd, "VFMSUB", "SS",
7040 X86Movss, v4f32x_info, fp32imm0>;
7041defm : avx512_scalar_fma_patterns<X86Fnmadd, X86FnmaddRnd, "VFNMADD", "SS",
7042 X86Movss, v4f32x_info, fp32imm0>;
7043defm : avx512_scalar_fma_patterns<X86Fnmsub, X86FnmsubRnd, "VFNMSUB", "SS",
7044 X86Movss, v4f32x_info, fp32imm0>;
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00007045
Craig Topperfdf3f1f2018-07-08 01:10:43 +00007046defm : avx512_scalar_fma_patterns<X86Fmadd, X86FmaddRnd, "VFMADD", "SD",
7047 X86Movsd, v2f64x_info, fp64imm0>;
7048defm : avx512_scalar_fma_patterns<X86Fmsub, X86FmsubRnd, "VFMSUB", "SD",
7049 X86Movsd, v2f64x_info, fp64imm0>;
7050defm : avx512_scalar_fma_patterns<X86Fnmadd, X86FnmaddRnd, "VFNMADD", "SD",
7051 X86Movsd, v2f64x_info, fp64imm0>;
7052defm : avx512_scalar_fma_patterns<X86Fnmsub, X86FnmsubRnd, "VFNMSUB", "SD",
7053 X86Movsd, v2f64x_info, fp64imm0>;
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00007054
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007055//===----------------------------------------------------------------------===//
Asaf Badouh655822a2016-01-25 11:14:24 +00007056// AVX-512 Packed Multiply of Unsigned 52-bit Integers and Add the Low 52-bit IFMA
7057//===----------------------------------------------------------------------===//
7058let Constraints = "$src1 = $dst" in {
7059multiclass avx512_pmadd52_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007060 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper47e14ea2017-09-24 19:30:55 +00007061 // NOTE: The SDNode have the multiply operands first with the add last.
7062 // This enables commuted load patterns to be autogenerated by tablegen.
Craig Topper6bf9b802017-02-26 06:45:45 +00007063 let ExeDomain = _.ExeDomain in {
Asaf Badouh655822a2016-01-25 11:14:24 +00007064 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
7065 (ins _.RC:$src2, _.RC:$src3),
7066 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00007067 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), 1, 1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007068 AVX512FMA3Base, Sched<[sched]>;
Asaf Badouh655822a2016-01-25 11:14:24 +00007069
Craig Toppere1cac152016-06-07 07:27:54 +00007070 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7071 (ins _.RC:$src2, _.MemOp:$src3),
7072 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrime9376b92018-04-12 19:59:35 +00007073 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007074 AVX512FMA3Base, Sched<[sched.Folded, ReadAfterLd]>;
Asaf Badouh655822a2016-01-25 11:14:24 +00007075
Craig Toppere1cac152016-06-07 07:27:54 +00007076 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7077 (ins _.RC:$src2, _.ScalarMemOp:$src3),
7078 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
7079 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper47e14ea2017-09-24 19:30:55 +00007080 (OpNode _.RC:$src2,
7081 (_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007082 _.RC:$src1)>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007083 AVX512FMA3Base, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper6bf9b802017-02-26 06:45:45 +00007084 }
Asaf Badouh655822a2016-01-25 11:14:24 +00007085}
7086} // Constraints = "$src1 = $dst"
7087
7088multiclass avx512_pmadd52_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00007089 X86SchedWriteWidths sched, AVX512VLVectorVTInfo _> {
Asaf Badouh655822a2016-01-25 11:14:24 +00007090 let Predicates = [HasIFMA] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00007091 defm Z : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, sched.ZMM, _.info512>,
Asaf Badouh655822a2016-01-25 11:14:24 +00007092 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
7093 }
7094 let Predicates = [HasVLX, HasIFMA] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00007095 defm Z256 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, sched.YMM, _.info256>,
Asaf Badouh655822a2016-01-25 11:14:24 +00007096 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00007097 defm Z128 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, sched.XMM, _.info128>,
Asaf Badouh655822a2016-01-25 11:14:24 +00007098 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
7099 }
7100}
7101
7102defm VPMADD52LUQ : avx512_pmadd52_common<0xb4, "vpmadd52luq", x86vpmadd52l,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00007103 SchedWriteVecIMul, avx512vl_i64_info>,
7104 VEX_W;
Asaf Badouh655822a2016-01-25 11:14:24 +00007105defm VPMADD52HUQ : avx512_pmadd52_common<0xb5, "vpmadd52huq", x86vpmadd52h,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00007106 SchedWriteVecIMul, avx512vl_i64_info>,
7107 VEX_W;
Asaf Badouh655822a2016-01-25 11:14:24 +00007108
7109//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007110// AVX-512 Scalar convert from sign integer to float/double
7111//===----------------------------------------------------------------------===//
7112
Simon Pilgrim21e89792018-04-13 14:36:59 +00007113multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, X86FoldableSchedWrite sched,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007114 RegisterClass SrcRC, X86VectorVTInfo DstVT,
7115 X86MemOperand x86memop, PatFrag ld_frag, string asm> {
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007116 let hasSideEffects = 0 in {
7117 def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst),
7118 (ins DstVT.FRC:$src1, SrcRC:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007119 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007120 EVEX_4V, Sched<[sched]>;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007121 let mayLoad = 1 in
7122 def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst),
7123 (ins DstVT.FRC:$src1, x86memop:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007124 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007125 EVEX_4V, Sched<[sched.Folded, ReadAfterLd]>;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007126 } // hasSideEffects = 0
7127 let isCodeGenOnly = 1 in {
7128 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
7129 (ins DstVT.RC:$src1, SrcRC:$src2),
7130 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
7131 [(set DstVT.RC:$dst,
7132 (OpNode (DstVT.VT DstVT.RC:$src1),
7133 SrcRC:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00007134 (i32 FROUND_CURRENT)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007135 EVEX_4V, Sched<[sched]>;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007136
7137 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst),
7138 (ins DstVT.RC:$src1, x86memop:$src2),
7139 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
7140 [(set DstVT.RC:$dst,
7141 (OpNode (DstVT.VT DstVT.RC:$src1),
7142 (ld_frag addr:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007143 (i32 FROUND_CURRENT)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007144 EVEX_4V, Sched<[sched.Folded, ReadAfterLd]>;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007145 }//isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007146}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00007147
Simon Pilgrim21e89792018-04-13 14:36:59 +00007148multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode,
7149 X86FoldableSchedWrite sched, RegisterClass SrcRC,
7150 X86VectorVTInfo DstVT, string asm> {
Igor Bregerabe4a792015-06-14 12:44:55 +00007151 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
7152 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007153 !strconcat(asm,
7154 "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
Igor Bregerabe4a792015-06-14 12:44:55 +00007155 [(set DstVT.RC:$dst,
7156 (OpNode (DstVT.VT DstVT.RC:$src1),
7157 SrcRC:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00007158 (i32 imm:$rc)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007159 EVEX_4V, EVEX_B, EVEX_RC, Sched<[sched]>;
Igor Bregerabe4a792015-06-14 12:44:55 +00007160}
7161
Simon Pilgrim21e89792018-04-13 14:36:59 +00007162multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode,
7163 X86FoldableSchedWrite sched,
7164 RegisterClass SrcRC, X86VectorVTInfo DstVT,
7165 X86MemOperand x86memop, PatFrag ld_frag, string asm> {
7166 defm NAME : avx512_vcvtsi_round<opc, OpNode, sched, SrcRC, DstVT, asm>,
7167 avx512_vcvtsi<opc, OpNode, sched, SrcRC, DstVT, x86memop,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007168 ld_frag, asm>, VEX_LIG;
Igor Bregerabe4a792015-06-14 12:44:55 +00007169}
7170
Andrew Trick15a47742013-10-09 05:11:10 +00007171let Predicates = [HasAVX512] in {
Simon Pilgrim5647e892018-05-16 10:53:45 +00007172defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, WriteCvtI2SS, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007173 v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">,
7174 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim5647e892018-05-16 10:53:45 +00007175defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, WriteCvtI2SS, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007176 v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">,
7177 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Simon Pilgrim5647e892018-05-16 10:53:45 +00007178defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, WriteCvtI2SD, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007179 v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">,
7180 XD, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim5647e892018-05-16 10:53:45 +00007181defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, WriteCvtI2SD, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007182 v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">,
7183 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007184
Craig Topper8f85ad12016-11-14 02:46:58 +00007185def : InstAlias<"vcvtsi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007186 (VCVTSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0, "att">;
Craig Topper8f85ad12016-11-14 02:46:58 +00007187def : InstAlias<"vcvtsi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007188 (VCVTSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0, "att">;
Craig Topper8f85ad12016-11-14 02:46:58 +00007189
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007190def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
7191 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
7192def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007193 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007194def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
7195 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
7196def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007197 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007198
7199def : Pat<(f32 (sint_to_fp GR32:$src)),
7200 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
7201def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007202 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007203def : Pat<(f64 (sint_to_fp GR32:$src)),
7204 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
7205def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007206 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
7207
Simon Pilgrim5647e892018-05-16 10:53:45 +00007208defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, WriteCvtI2SS, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007209 v4f32x_info, i32mem, loadi32,
7210 "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim5647e892018-05-16 10:53:45 +00007211defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, WriteCvtI2SS, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007212 v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">,
7213 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Simon Pilgrim5647e892018-05-16 10:53:45 +00007214defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, WriteCvtI2SD, GR32, v2f64x_info,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007215 i32mem, loadi32, "cvtusi2sd{l}">,
7216 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim5647e892018-05-16 10:53:45 +00007217defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, WriteCvtI2SD, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007218 v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">,
7219 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007220
Craig Topper8f85ad12016-11-14 02:46:58 +00007221def : InstAlias<"vcvtusi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007222 (VCVTUSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0, "att">;
Craig Topper8f85ad12016-11-14 02:46:58 +00007223def : InstAlias<"vcvtusi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007224 (VCVTUSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0, "att">;
Craig Topper8f85ad12016-11-14 02:46:58 +00007225
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007226def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
7227 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
7228def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
7229 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
7230def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
7231 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
7232def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
7233 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
7234
7235def : Pat<(f32 (uint_to_fp GR32:$src)),
7236 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
7237def : Pat<(f32 (uint_to_fp GR64:$src)),
7238 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
7239def : Pat<(f64 (uint_to_fp GR32:$src)),
7240 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
7241def : Pat<(f64 (uint_to_fp GR64:$src)),
7242 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00007243}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007244
7245//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007246// AVX-512 Scalar convert from float/double to integer
7247//===----------------------------------------------------------------------===//
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007248
7249multiclass avx512_cvt_s_int_round<bits<8> opc, X86VectorVTInfo SrcVT,
7250 X86VectorVTInfo DstVT, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007251 X86FoldableSchedWrite sched, string asm,
Craig Toppera49c3542018-01-06 19:20:33 +00007252 string aliasStr,
7253 bit CodeGenOnly = 1> {
Craig Toppere1cac152016-06-07 07:27:54 +00007254 let Predicates = [HasAVX512] in {
Craig Toppera0be5a02017-12-10 19:47:56 +00007255 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00007256 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007257 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 FROUND_CURRENT)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007258 EVEX, VEX_LIG, Sched<[sched]>;
Craig Toppera0be5a02017-12-10 19:47:56 +00007259 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src, AVX512RC:$rc),
Craig Topper1de942b2017-12-10 17:42:44 +00007260 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007261 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 imm:$rc)))]>,
7262 EVEX, VEX_LIG, EVEX_B, EVEX_RC,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007263 Sched<[sched]>;
Craig Toppera49c3542018-01-06 19:20:33 +00007264 let isCodeGenOnly = CodeGenOnly, ForceDisassemble = CodeGenOnly in
Craig Toppera0be5a02017-12-10 19:47:56 +00007265 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), (ins SrcVT.IntScalarMemOp:$src),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00007266 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007267 [(set DstVT.RC:$dst, (OpNode
Craig Topper5a63ca22017-03-13 03:59:06 +00007268 (SrcVT.VT SrcVT.ScalarIntMemCPat:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007269 (i32 FROUND_CURRENT)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007270 EVEX, VEX_LIG, Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere2659d82018-01-05 23:13:54 +00007271
7272 def : InstAlias<"v" # asm # aliasStr # "\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007273 (!cast<Instruction>(NAME # "rr_Int") DstVT.RC:$dst, SrcVT.RC:$src), 0, "att">;
Craig Toppere2659d82018-01-05 23:13:54 +00007274 def : InstAlias<"v" # asm # aliasStr # "\t{$rc, $src, $dst|$dst, $src, $rc}",
Craig Topper06624e12018-04-28 18:46:11 +00007275 (!cast<Instruction>(NAME # "rrb_Int") DstVT.RC:$dst, SrcVT.RC:$src, AVX512RC:$rc), 0, "att">;
Craig Toppera49c3542018-01-06 19:20:33 +00007276 } // Predicates = [HasAVX512]
7277}
7278
7279multiclass avx512_cvt_s_int_round_aliases<bits<8> opc, X86VectorVTInfo SrcVT,
7280 X86VectorVTInfo DstVT, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007281 X86FoldableSchedWrite sched, string asm,
Craig Toppera49c3542018-01-06 19:20:33 +00007282 string aliasStr> :
Simon Pilgrim21e89792018-04-13 14:36:59 +00007283 avx512_cvt_s_int_round<opc, SrcVT, DstVT, OpNode, sched, asm, aliasStr, 0> {
Craig Toppera49c3542018-01-06 19:20:33 +00007284 let Predicates = [HasAVX512] in {
Craig Toppere2659d82018-01-05 23:13:54 +00007285 def : InstAlias<"v" # asm # aliasStr # "\t{$src, $dst|$dst, $src}",
7286 (!cast<Instruction>(NAME # "rm_Int") DstVT.RC:$dst,
Craig Topper06624e12018-04-28 18:46:11 +00007287 SrcVT.IntScalarMemOp:$src), 0, "att">;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007288 } // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007289}
Asaf Badouh2744d212015-09-20 14:31:19 +00007290
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007291// Convert float/double to signed/unsigned int 32/64
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007292defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, f32x_info, i32x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007293 X86cvts2si, WriteCvtSS2I, "cvtss2si", "{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007294 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007295defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, f32x_info, i64x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007296 X86cvts2si, WriteCvtSS2I, "cvtss2si", "{q}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007297 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Craig Toppera49c3542018-01-06 19:20:33 +00007298defm VCVTSS2USIZ: avx512_cvt_s_int_round_aliases<0x79, f32x_info, i32x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007299 X86cvts2usi, WriteCvtSS2I, "cvtss2usi", "{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007300 XS, EVEX_CD8<32, CD8VT1>;
Craig Toppera49c3542018-01-06 19:20:33 +00007301defm VCVTSS2USI64Z: avx512_cvt_s_int_round_aliases<0x79, f32x_info, i64x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007302 X86cvts2usi, WriteCvtSS2I, "cvtss2usi", "{q}">,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007303 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007304defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, f64x_info, i32x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007305 X86cvts2si, WriteCvtSD2I, "cvtsd2si", "{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007306 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00007307defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, f64x_info, i64x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007308 X86cvts2si, WriteCvtSD2I, "cvtsd2si", "{q}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007309 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Toppera49c3542018-01-06 19:20:33 +00007310defm VCVTSD2USIZ: avx512_cvt_s_int_round_aliases<0x79, f64x_info, i32x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007311 X86cvts2usi, WriteCvtSD2I, "cvtsd2usi", "{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007312 XD, EVEX_CD8<64, CD8VT1>;
Craig Toppera49c3542018-01-06 19:20:33 +00007313defm VCVTSD2USI64Z: avx512_cvt_s_int_round_aliases<0x79, f64x_info, i64x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007314 X86cvts2usi, WriteCvtSD2I, "cvtsd2usi", "{q}">,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007315 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007316
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00007317// The SSE version of these instructions are disabled for AVX512.
7318// Therefore, the SSE intrinsics are mapped to the AVX512 instructions.
7319let Predicates = [HasAVX512] in {
7320 def : Pat<(i32 (int_x86_sse_cvtss2si (v4f32 VR128X:$src))),
Craig Toppera0be5a02017-12-10 19:47:56 +00007321 (VCVTSS2SIZrr_Int VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00007322 def : Pat<(i32 (int_x86_sse_cvtss2si sse_load_f32:$src)),
Craig Toppera0be5a02017-12-10 19:47:56 +00007323 (VCVTSS2SIZrm_Int sse_load_f32:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00007324 def : Pat<(i64 (int_x86_sse_cvtss2si64 (v4f32 VR128X:$src))),
Craig Toppera0be5a02017-12-10 19:47:56 +00007325 (VCVTSS2SI64Zrr_Int VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00007326 def : Pat<(i64 (int_x86_sse_cvtss2si64 sse_load_f32:$src)),
Craig Toppera0be5a02017-12-10 19:47:56 +00007327 (VCVTSS2SI64Zrm_Int sse_load_f32:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00007328 def : Pat<(i32 (int_x86_sse2_cvtsd2si (v2f64 VR128X:$src))),
Craig Toppera0be5a02017-12-10 19:47:56 +00007329 (VCVTSD2SIZrr_Int VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00007330 def : Pat<(i32 (int_x86_sse2_cvtsd2si sse_load_f64:$src)),
Craig Toppera0be5a02017-12-10 19:47:56 +00007331 (VCVTSD2SIZrm_Int sse_load_f64:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00007332 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (v2f64 VR128X:$src))),
Craig Toppera0be5a02017-12-10 19:47:56 +00007333 (VCVTSD2SI64Zrr_Int VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00007334 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 sse_load_f64:$src)),
Craig Toppera0be5a02017-12-10 19:47:56 +00007335 (VCVTSD2SI64Zrm_Int sse_load_f64:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00007336} // HasAVX512
7337
Elad Cohen0c260102017-01-11 09:11:48 +00007338// Patterns used for matching vcvtsi2s{s,d} intrinsic sequences from clang
7339// which produce unnecessary vmovs{s,d} instructions
7340let Predicates = [HasAVX512] in {
7341def : Pat<(v4f32 (X86Movss
7342 (v4f32 VR128X:$dst),
7343 (v4f32 (scalar_to_vector (f32 (sint_to_fp GR64:$src)))))),
7344 (VCVTSI642SSZrr_Int VR128X:$dst, GR64:$src)>;
7345
7346def : Pat<(v4f32 (X86Movss
7347 (v4f32 VR128X:$dst),
Craig Topper38b713d2018-05-13 01:54:33 +00007348 (v4f32 (scalar_to_vector (f32 (sint_to_fp (loadi64 addr:$src))))))),
7349 (VCVTSI642SSZrm_Int VR128X:$dst, addr:$src)>;
7350
7351def : Pat<(v4f32 (X86Movss
7352 (v4f32 VR128X:$dst),
Elad Cohen0c260102017-01-11 09:11:48 +00007353 (v4f32 (scalar_to_vector (f32 (sint_to_fp GR32:$src)))))),
7354 (VCVTSI2SSZrr_Int VR128X:$dst, GR32:$src)>;
7355
Craig Topper38b713d2018-05-13 01:54:33 +00007356def : Pat<(v4f32 (X86Movss
7357 (v4f32 VR128X:$dst),
7358 (v4f32 (scalar_to_vector (f32 (sint_to_fp (loadi32 addr:$src))))))),
7359 (VCVTSI2SSZrm_Int VR128X:$dst, addr:$src)>;
7360
Elad Cohen0c260102017-01-11 09:11:48 +00007361def : Pat<(v2f64 (X86Movsd
7362 (v2f64 VR128X:$dst),
7363 (v2f64 (scalar_to_vector (f64 (sint_to_fp GR64:$src)))))),
7364 (VCVTSI642SDZrr_Int VR128X:$dst, GR64:$src)>;
7365
7366def : Pat<(v2f64 (X86Movsd
7367 (v2f64 VR128X:$dst),
Craig Topper38b713d2018-05-13 01:54:33 +00007368 (v2f64 (scalar_to_vector (f64 (sint_to_fp (loadi64 addr:$src))))))),
7369 (VCVTSI642SDZrm_Int VR128X:$dst, addr:$src)>;
7370
7371def : Pat<(v2f64 (X86Movsd
7372 (v2f64 VR128X:$dst),
Elad Cohen0c260102017-01-11 09:11:48 +00007373 (v2f64 (scalar_to_vector (f64 (sint_to_fp GR32:$src)))))),
7374 (VCVTSI2SDZrr_Int VR128X:$dst, GR32:$src)>;
Craig Topper38b713d2018-05-13 01:54:33 +00007375
7376def : Pat<(v2f64 (X86Movsd
7377 (v2f64 VR128X:$dst),
7378 (v2f64 (scalar_to_vector (f64 (sint_to_fp (loadi32 addr:$src))))))),
7379 (VCVTSI2SDZrm_Int VR128X:$dst, addr:$src)>;
Craig Topper97e74b02018-05-13 23:24:21 +00007380
7381def : Pat<(v4f32 (X86Movss
7382 (v4f32 VR128X:$dst),
7383 (v4f32 (scalar_to_vector (f32 (uint_to_fp GR64:$src)))))),
7384 (VCVTUSI642SSZrr_Int VR128X:$dst, GR64:$src)>;
7385
7386def : Pat<(v4f32 (X86Movss
7387 (v4f32 VR128X:$dst),
7388 (v4f32 (scalar_to_vector (f32 (uint_to_fp (loadi64 addr:$src))))))),
7389 (VCVTUSI642SSZrm_Int VR128X:$dst, addr:$src)>;
7390
7391def : Pat<(v4f32 (X86Movss
7392 (v4f32 VR128X:$dst),
7393 (v4f32 (scalar_to_vector (f32 (uint_to_fp GR32:$src)))))),
7394 (VCVTUSI2SSZrr_Int VR128X:$dst, GR32:$src)>;
7395
7396def : Pat<(v4f32 (X86Movss
7397 (v4f32 VR128X:$dst),
7398 (v4f32 (scalar_to_vector (f32 (uint_to_fp (loadi32 addr:$src))))))),
7399 (VCVTUSI2SSZrm_Int VR128X:$dst, addr:$src)>;
7400
7401def : Pat<(v2f64 (X86Movsd
7402 (v2f64 VR128X:$dst),
7403 (v2f64 (scalar_to_vector (f64 (uint_to_fp GR64:$src)))))),
7404 (VCVTUSI642SDZrr_Int VR128X:$dst, GR64:$src)>;
7405
7406def : Pat<(v2f64 (X86Movsd
7407 (v2f64 VR128X:$dst),
7408 (v2f64 (scalar_to_vector (f64 (uint_to_fp (loadi64 addr:$src))))))),
7409 (VCVTUSI642SDZrm_Int VR128X:$dst, addr:$src)>;
7410
7411def : Pat<(v2f64 (X86Movsd
7412 (v2f64 VR128X:$dst),
7413 (v2f64 (scalar_to_vector (f64 (uint_to_fp GR32:$src)))))),
7414 (VCVTUSI2SDZrr_Int VR128X:$dst, GR32:$src)>;
7415
7416def : Pat<(v2f64 (X86Movsd
7417 (v2f64 VR128X:$dst),
7418 (v2f64 (scalar_to_vector (f64 (uint_to_fp (loadi32 addr:$src))))))),
7419 (VCVTUSI2SDZrm_Int VR128X:$dst, addr:$src)>;
Elad Cohen0c260102017-01-11 09:11:48 +00007420} // Predicates = [HasAVX512]
7421
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007422// Convert float/double to signed/unsigned int 32/64 with truncation
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007423multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC,
7424 X86VectorVTInfo _DstRC, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007425 SDNode OpNodeRnd, X86FoldableSchedWrite sched,
7426 string aliasStr, bit CodeGenOnly = 1>{
Asaf Badouh2744d212015-09-20 14:31:19 +00007427let Predicates = [HasAVX512] in {
Craig Topper90353a92018-01-06 21:02:22 +00007428 let isCodeGenOnly = 1 in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00007429 def rr : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00007430 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007431 [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007432 EVEX, Sched<[sched]>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00007433 def rm : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.ScalarMemOp:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00007434 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007435 [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007436 EVEX, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper90353a92018-01-06 21:02:22 +00007437 }
7438
7439 def rr_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
7440 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
7441 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007442 (i32 FROUND_CURRENT)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007443 EVEX, VEX_LIG, Sched<[sched]>;
Craig Topper90353a92018-01-06 21:02:22 +00007444 def rrb_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
7445 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
7446 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007447 (i32 FROUND_NO_EXC)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007448 EVEX,VEX_LIG , EVEX_B, Sched<[sched]>;
Craig Topper61d8a602018-01-06 21:27:25 +00007449 let isCodeGenOnly = CodeGenOnly, ForceDisassemble = CodeGenOnly in
Craig Topper0f4ccb72018-01-06 21:02:26 +00007450 def rm_Int : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst),
7451 (ins _SrcRC.IntScalarMemOp:$src),
7452 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
7453 [(set _DstRC.RC:$dst, (OpNodeRnd
7454 (_SrcRC.VT _SrcRC.ScalarIntMemCPat:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007455 (i32 FROUND_CURRENT)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007456 EVEX, VEX_LIG, Sched<[sched.Folded, ReadAfterLd]>;
Simon Pilgrim916485c2016-08-18 11:22:22 +00007457
Igor Bregerc59b3a22016-08-03 10:58:05 +00007458 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007459 (!cast<Instruction>(NAME # "rr_Int") _DstRC.RC:$dst, _SrcRC.RC:$src), 0, "att">;
Craig Toppere2659d82018-01-05 23:13:54 +00007460 def : InstAlias<asm # aliasStr # "\t{{sae}, $src, $dst|$dst, $src, {sae}}",
Craig Topper06624e12018-04-28 18:46:11 +00007461 (!cast<Instruction>(NAME # "rrb_Int") _DstRC.RC:$dst, _SrcRC.RC:$src), 0, "att">;
Asaf Badouh2744d212015-09-20 14:31:19 +00007462} //HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007463}
7464
Craig Topper61d8a602018-01-06 21:27:25 +00007465multiclass avx512_cvt_s_all_unsigned<bits<8> opc, string asm,
7466 X86VectorVTInfo _SrcRC,
7467 X86VectorVTInfo _DstRC, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007468 SDNode OpNodeRnd, X86FoldableSchedWrite sched,
Craig Topper61d8a602018-01-06 21:27:25 +00007469 string aliasStr> :
Simon Pilgrim21e89792018-04-13 14:36:59 +00007470 avx512_cvt_s_all<opc, asm, _SrcRC, _DstRC, OpNode, OpNodeRnd, sched,
Craig Topper61d8a602018-01-06 21:27:25 +00007471 aliasStr, 0> {
7472let Predicates = [HasAVX512] in {
7473 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
7474 (!cast<Instruction>(NAME # "rm_Int") _DstRC.RC:$dst,
Craig Topper06624e12018-04-28 18:46:11 +00007475 _SrcRC.IntScalarMemOp:$src), 0, "att">;
Craig Topper61d8a602018-01-06 21:27:25 +00007476}
7477}
Asaf Badouh2744d212015-09-20 14:31:19 +00007478
Igor Bregerc59b3a22016-08-03 10:58:05 +00007479defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i32x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007480 fp_to_sint, X86cvtts2IntRnd, WriteCvtSS2I, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00007481 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00007482defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i64x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007483 fp_to_sint, X86cvtts2IntRnd, WriteCvtSS2I, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00007484 VEX_W, XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00007485defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i32x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007486 fp_to_sint, X86cvtts2IntRnd, WriteCvtSD2I, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00007487 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00007488defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i64x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007489 fp_to_sint, X86cvtts2IntRnd, WriteCvtSD2I, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00007490 VEX_W, XD, EVEX_CD8<64, CD8VT1>;
7491
Craig Topper61d8a602018-01-06 21:27:25 +00007492defm VCVTTSS2USIZ: avx512_cvt_s_all_unsigned<0x78, "vcvttss2usi", f32x_info, i32x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007493 fp_to_uint, X86cvtts2UIntRnd, WriteCvtSS2I, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00007494 XS, EVEX_CD8<32, CD8VT1>;
Craig Topper61d8a602018-01-06 21:27:25 +00007495defm VCVTTSS2USI64Z: avx512_cvt_s_all_unsigned<0x78, "vcvttss2usi", f32x_info, i64x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007496 fp_to_uint, X86cvtts2UIntRnd, WriteCvtSS2I, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00007497 XS,VEX_W, EVEX_CD8<32, CD8VT1>;
Craig Topper61d8a602018-01-06 21:27:25 +00007498defm VCVTTSD2USIZ: avx512_cvt_s_all_unsigned<0x78, "vcvttsd2usi", f64x_info, i32x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007499 fp_to_uint, X86cvtts2UIntRnd, WriteCvtSD2I, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00007500 XD, EVEX_CD8<64, CD8VT1>;
Craig Topper61d8a602018-01-06 21:27:25 +00007501defm VCVTTSD2USI64Z: avx512_cvt_s_all_unsigned<0x78, "vcvttsd2usi", f64x_info, i64x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007502 fp_to_uint, X86cvtts2UIntRnd, WriteCvtSD2I, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00007503 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper61d8a602018-01-06 21:27:25 +00007504
Asaf Badouh2744d212015-09-20 14:31:19 +00007505let Predicates = [HasAVX512] in {
7506 def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00007507 (VCVTTSS2SIZrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00007508 def : Pat<(i32 (int_x86_sse_cvttss2si sse_load_f32:$src)),
7509 (VCVTTSS2SIZrm_Int ssmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00007510 def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00007511 (VCVTTSS2SI64Zrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00007512 def : Pat<(i64 (int_x86_sse_cvttss2si64 sse_load_f32:$src)),
7513 (VCVTTSS2SI64Zrm_Int ssmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00007514 def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00007515 (VCVTTSD2SIZrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00007516 def : Pat<(i32 (int_x86_sse2_cvttsd2si sse_load_f64:$src)),
7517 (VCVTTSD2SIZrm_Int sdmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00007518 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00007519 (VCVTTSD2SI64Zrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00007520 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 sse_load_f64:$src)),
7521 (VCVTTSD2SI64Zrm_Int sdmem:$src)>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00007522} // HasAVX512
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007523
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007524//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007525// AVX-512 Convert form float to double and back
7526//===----------------------------------------------------------------------===//
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007527
Asaf Badouh2744d212015-09-20 14:31:19 +00007528multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007529 X86VectorVTInfo _Src, SDNode OpNode,
7530 X86FoldableSchedWrite sched> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00007531 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00007532 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00007533 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00007534 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Toppera02e3942016-09-23 06:24:43 +00007535 (_Src.VT _Src.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007536 (i32 FROUND_CURRENT)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007537 EVEX_4V, VEX_LIG, Sched<[sched]>;
Ayman Musa6e670cf2017-02-23 07:24:21 +00007538 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper08b413a2017-03-13 05:14:44 +00007539 (ins _.RC:$src1, _Src.IntScalarMemOp:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00007540 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00007541 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Topper08b413a2017-03-13 05:14:44 +00007542 (_Src.VT _Src.ScalarIntMemCPat:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007543 (i32 FROUND_CURRENT)))>,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007544 EVEX_4V, VEX_LIG,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007545 Sched<[sched.Folded, ReadAfterLd]>;
Ayman Musa6e670cf2017-02-23 07:24:21 +00007546
Craig Topperd2011e32017-02-25 18:43:42 +00007547 let isCodeGenOnly = 1, hasSideEffects = 0 in {
7548 def rr : I<opc, MRMSrcReg, (outs _.FRC:$dst),
7549 (ins _.FRC:$src1, _Src.FRC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007550 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007551 EVEX_4V, VEX_LIG, Sched<[sched]>;
Craig Topperd2011e32017-02-25 18:43:42 +00007552 let mayLoad = 1 in
7553 def rm : I<opc, MRMSrcMem, (outs _.FRC:$dst),
7554 (ins _.FRC:$src1, _Src.ScalarMemOp:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007555 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007556 EVEX_4V, VEX_LIG, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topperd2011e32017-02-25 18:43:42 +00007557 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007558}
7559
Asaf Badouh2744d212015-09-20 14:31:19 +00007560// Scalar Coversion with SAE - suppress all exceptions
7561multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007562 X86VectorVTInfo _Src, SDNode OpNodeRnd,
7563 X86FoldableSchedWrite sched> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00007564 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00007565 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00007566 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Toppera58abd12016-05-09 05:34:12 +00007567 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00007568 (_Src.VT _Src.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007569 (i32 FROUND_NO_EXC)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007570 EVEX_4V, VEX_LIG, EVEX_B, Sched<[sched]>;
Asaf Badouh2744d212015-09-20 14:31:19 +00007571}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007572
Asaf Badouh2744d212015-09-20 14:31:19 +00007573// Scalar Conversion with rounding control (RC)
7574multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007575 X86VectorVTInfo _Src, SDNode OpNodeRnd,
7576 X86FoldableSchedWrite sched> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00007577 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00007578 (ins _.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00007579 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Toppera58abd12016-05-09 05:34:12 +00007580 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007581 (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007582 EVEX_4V, VEX_LIG, Sched<[sched]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00007583 EVEX_B, EVEX_RC;
7584}
Craig Toppera02e3942016-09-23 06:24:43 +00007585multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007586 SDNode OpNodeRnd, X86FoldableSchedWrite sched,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007587 X86VectorVTInfo _src, X86VectorVTInfo _dst> {
Asaf Badouh2744d212015-09-20 14:31:19 +00007588 let Predicates = [HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00007589 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd, sched>,
Asaf Badouh2744d212015-09-20 14:31:19 +00007590 avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007591 OpNodeRnd, sched>, VEX_W, EVEX_CD8<64, CD8VT1>, XD;
Asaf Badouh2744d212015-09-20 14:31:19 +00007592 }
7593}
7594
Simon Pilgrim21e89792018-04-13 14:36:59 +00007595multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
7596 X86FoldableSchedWrite sched,
7597 X86VectorVTInfo _src, X86VectorVTInfo _dst> {
Asaf Badouh2744d212015-09-20 14:31:19 +00007598 let Predicates = [HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00007599 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd, sched>,
7600 avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd, sched>,
Michael Zuckerman4b88a772016-12-18 14:29:00 +00007601 EVEX_CD8<32, CD8VT1>, XS;
Asaf Badouh2744d212015-09-20 14:31:19 +00007602 }
7603}
Craig Toppera02e3942016-09-23 06:24:43 +00007604defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss",
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007605 X86froundRnd, WriteCvtSD2SS, f64x_info,
Craig Topper9f829f72018-06-14 15:40:27 +00007606 f32x_info>;
Craig Toppera02e3942016-09-23 06:24:43 +00007607defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd",
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007608 X86fpextRnd, WriteCvtSS2SD, f32x_info,
Craig Topper9f829f72018-06-14 15:40:27 +00007609 f64x_info>;
Asaf Badouh2744d212015-09-20 14:31:19 +00007610
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007611def : Pat<(f64 (fpextend FR32X:$src)),
Craig Topperafc3c822017-11-07 04:44:22 +00007612 (VCVTSS2SDZrr (f64 (IMPLICIT_DEF)), FR32X:$src)>,
Asaf Badouh2744d212015-09-20 14:31:19 +00007613 Requires<[HasAVX512]>;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007614def : Pat<(f64 (fpextend (loadf32 addr:$src))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00007615 (VCVTSS2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>,
Craig Toppera2c52642018-05-17 05:41:11 +00007616 Requires<[HasAVX512, OptForSize]>;
Asaf Badouh2744d212015-09-20 14:31:19 +00007617
7618def : Pat<(f64 (extloadf32 addr:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00007619 (VCVTSS2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007620 Requires<[HasAVX512, OptForSize]>;
7621
Asaf Badouh2744d212015-09-20 14:31:19 +00007622def : Pat<(f64 (extloadf32 addr:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00007623 (VCVTSS2SDZrr (f64 (IMPLICIT_DEF)), (VMOVSSZrm addr:$src))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00007624 Requires<[HasAVX512, OptForSpeed]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007625
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007626def : Pat<(f32 (fpround FR64X:$src)),
Craig Topperafc3c822017-11-07 04:44:22 +00007627 (VCVTSD2SSZrr (f32 (IMPLICIT_DEF)), FR64X:$src)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007628 Requires<[HasAVX512]>;
Elad Cohen0c260102017-01-11 09:11:48 +00007629
7630def : Pat<(v4f32 (X86Movss
7631 (v4f32 VR128X:$dst),
7632 (v4f32 (scalar_to_vector
7633 (f32 (fpround (f64 (extractelt VR128X:$src, (iPTR 0))))))))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00007634 (VCVTSD2SSZrr_Int VR128X:$dst, VR128X:$src)>,
Elad Cohen0c260102017-01-11 09:11:48 +00007635 Requires<[HasAVX512]>;
7636
7637def : Pat<(v2f64 (X86Movsd
7638 (v2f64 VR128X:$dst),
7639 (v2f64 (scalar_to_vector
7640 (f64 (fpextend (f32 (extractelt VR128X:$src, (iPTR 0))))))))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00007641 (VCVTSS2SDZrr_Int VR128X:$dst, VR128X:$src)>,
Elad Cohen0c260102017-01-11 09:11:48 +00007642 Requires<[HasAVX512]>;
7643
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007644//===----------------------------------------------------------------------===//
7645// AVX-512 Vector convert from signed/unsigned integer to float/double
7646// and from float/double to signed/unsigned integer
7647//===----------------------------------------------------------------------===//
7648
7649multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007650 X86VectorVTInfo _Src, SDNode OpNode,
7651 X86FoldableSchedWrite sched,
7652 string Broadcast = _.BroadcastStr,
7653 string Alias = "", X86MemOperand MemOp = _Src.MemOp> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007654
7655 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7656 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
Simon Pilgrime9376b92018-04-12 19:59:35 +00007657 (_.VT (OpNode (_Src.VT _Src.RC:$src)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007658 EVEX, Sched<[sched]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007659
7660 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Coby Tayree97e9cf62016-11-20 17:09:56 +00007661 (ins MemOp:$src), OpcodeStr#Alias, "$src", "$src",
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007662 (_.VT (OpNode (_Src.VT
Simon Pilgrime9376b92018-04-12 19:59:35 +00007663 (bitconvert (_Src.LdFrag addr:$src)))))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007664 EVEX, Sched<[sched.Folded]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007665
7666 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00007667 (ins _Src.ScalarMemOp:$src), OpcodeStr,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007668 "${src}"##Broadcast, "${src}"##Broadcast,
7669 (_.VT (OpNode (_Src.VT
7670 (X86VBroadcast (_Src.ScalarLdFrag addr:$src)))
Simon Pilgrime9376b92018-04-12 19:59:35 +00007671 ))>, EVEX, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007672 Sched<[sched.Folded]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007673}
7674// Coversion with SAE - suppress all exceptions
7675multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007676 X86VectorVTInfo _Src, SDNode OpNodeRnd,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007677 X86FoldableSchedWrite sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007678 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7679 (ins _Src.RC:$src), OpcodeStr,
7680 "{sae}, $src", "$src, {sae}",
7681 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007682 (i32 FROUND_NO_EXC)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007683 EVEX, EVEX_B, Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007684}
7685
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007686// Conversion with rounding control (RC)
7687multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007688 X86VectorVTInfo _Src, SDNode OpNodeRnd,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007689 X86FoldableSchedWrite sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007690 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7691 (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr,
7692 "$rc, $src", "$src, $rc",
Simon Pilgrime9376b92018-04-12 19:59:35 +00007693 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007694 EVEX, EVEX_B, EVEX_RC, Sched<[sched]>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007695}
7696
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007697// Extend Float to Double
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007698multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr,
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007699 X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007700 let Predicates = [HasAVX512] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007701 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info,
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007702 fpextend, sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007703 avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info,
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007704 X86vfpextRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007705 }
7706 let Predicates = [HasVLX] in {
7707 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info,
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007708 X86vfpext, sched.XMM, "{1to2}", "", f64mem>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007709 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fpextend,
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007710 sched.YMM>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007711 }
7712}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007713
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007714// Truncate Double to Float
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007715multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr, X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007716 let Predicates = [HasAVX512] in {
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007717 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fpround, sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007718 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info,
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007719 X86vfproundRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007720 }
7721 let Predicates = [HasVLX] in {
7722 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info,
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007723 X86vfpround, sched.XMM, "{1to2}", "{x}">, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007724 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fpround,
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007725 sched.YMM, "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00007726
7727 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7728 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
7729 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007730 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0, "intel">;
Craig Topperb8596e42016-11-14 01:53:29 +00007731 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7732 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
7733 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007734 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0, "intel">;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007735 }
7736}
7737
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007738defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps", SchedWriteCvtPD2PS>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007739 VEX_W, PD, EVEX_CD8<64, CD8VF>;
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007740defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd", SchedWriteCvtPS2PD>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007741 PS, EVEX_CD8<32, CD8VH>;
7742
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007743def : Pat<(v8f64 (extloadv8f32 addr:$src)),
7744 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00007745
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007746let Predicates = [HasVLX] in {
Craig Topperee277e12017-10-14 05:55:42 +00007747 let AddedComplexity = 15 in {
7748 def : Pat<(X86vzmovl (v2f64 (bitconvert
7749 (v4f32 (X86vfpround (v2f64 VR128X:$src)))))),
7750 (VCVTPD2PSZ128rr VR128X:$src)>;
7751 def : Pat<(X86vzmovl (v2f64 (bitconvert
7752 (v4f32 (X86vfpround (loadv2f64 addr:$src)))))),
7753 (VCVTPD2PSZ128rm addr:$src)>;
7754 }
Craig Topper5471fc22016-11-06 04:12:52 +00007755 def : Pat<(v2f64 (extloadv2f32 addr:$src)),
7756 (VCVTPS2PDZ128rm addr:$src)>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007757 def : Pat<(v4f64 (extloadv4f32 addr:$src)),
7758 (VCVTPS2PDZ256rm addr:$src)>;
7759}
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00007760
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007761// Convert Signed/Unsigned Doubleword to Double
7762multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007763 SDNode OpNode128, X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007764 // No rounding in this op
7765 let Predicates = [HasAVX512] in
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007766 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007767 sched.ZMM>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007768
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007769 let Predicates = [HasVLX] in {
7770 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007771 OpNode128, sched.XMM, "{1to2}", "", i64mem>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007772 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007773 sched.YMM>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007774 }
7775}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007776
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007777// Convert Signed/Unsigned Doubleword to Float
7778multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007779 SDNode OpNodeRnd, X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007780 let Predicates = [HasAVX512] in
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007781 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007782 sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007783 avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007784 OpNodeRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007785
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007786 let Predicates = [HasVLX] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007787 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007788 sched.XMM>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007789 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007790 sched.YMM>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007791 }
7792}
7793
7794// Convert Float to Signed/Unsigned Doubleword with truncation
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007795multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007796 SDNode OpNodeRnd, X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007797 let Predicates = [HasAVX512] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007798 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007799 sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007800 avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007801 OpNodeRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007802 }
7803 let Predicates = [HasVLX] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007804 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007805 sched.XMM>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007806 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007807 sched.YMM>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007808 }
7809}
7810
7811// Convert Float to Signed/Unsigned Doubleword
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007812multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007813 SDNode OpNodeRnd, X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007814 let Predicates = [HasAVX512] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007815 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007816 sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007817 avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007818 OpNodeRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007819 }
7820 let Predicates = [HasVLX] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007821 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007822 sched.XMM>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007823 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007824 sched.YMM>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007825 }
7826}
7827
7828// Convert Double to Signed/Unsigned Doubleword with truncation
Craig Topper731bf9c2016-11-09 07:31:32 +00007829multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperb2552e12018-06-14 03:16:58 +00007830 SDNode OpNodeRnd, X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007831 let Predicates = [HasAVX512] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007832 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007833 sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007834 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007835 OpNodeRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007836 }
7837 let Predicates = [HasVLX] in {
7838 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
Craig Topper731bf9c2016-11-09 07:31:32 +00007839 // memory forms of these instructions in Asm Parser. They have the same
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007840 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
7841 // due to the same reason.
Craig Topper731bf9c2016-11-09 07:31:32 +00007842 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info,
Craig Topperb2552e12018-06-14 03:16:58 +00007843 OpNode, sched.XMM, "{1to2}", "{x}">, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007844 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007845 sched.YMM, "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00007846
7847 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7848 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
7849 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007850 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0, "intel">;
Craig Topperb8596e42016-11-14 01:53:29 +00007851 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7852 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
7853 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007854 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0, "intel">;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007855 }
7856}
7857
7858// Convert Double to Signed/Unsigned Doubleword
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007859multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007860 SDNode OpNodeRnd, X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007861 let Predicates = [HasAVX512] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007862 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007863 sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007864 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007865 OpNodeRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007866 }
7867 let Predicates = [HasVLX] in {
7868 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
7869 // memory forms of these instructions in Asm Parcer. They have the same
7870 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
7871 // due to the same reason.
7872 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007873 sched.XMM, "{1to2}", "{x}">, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007874 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007875 sched.YMM, "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00007876
7877 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7878 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
7879 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007880 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0, "intel">;
Craig Topperb8596e42016-11-14 01:53:29 +00007881 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7882 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
7883 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007884 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0, "intel">;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007885 }
7886}
7887
7888// Convert Double to Signed/Unsigned Quardword
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007889multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007890 SDNode OpNodeRnd, X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007891 let Predicates = [HasDQI] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007892 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007893 sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007894 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007895 OpNodeRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007896 }
7897 let Predicates = [HasDQI, HasVLX] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007898 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007899 sched.XMM>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007900 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007901 sched.YMM>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007902 }
7903}
7904
7905// Convert Double to Signed/Unsigned Quardword with truncation
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007906multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007907 SDNode OpNodeRnd, X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007908 let Predicates = [HasDQI] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007909 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007910 sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007911 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007912 OpNodeRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007913 }
7914 let Predicates = [HasDQI, HasVLX] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007915 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007916 sched.XMM>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007917 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007918 sched.YMM>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007919 }
7920}
7921
7922// Convert Signed/Unsigned Quardword to Double
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007923multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007924 SDNode OpNodeRnd, X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007925 let Predicates = [HasDQI] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007926 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007927 sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007928 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007929 OpNodeRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007930 }
7931 let Predicates = [HasDQI, HasVLX] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007932 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode,
Craig Topper17bd84c2018-06-18 18:47:07 +00007933 sched.XMM>, EVEX_V128, NotEVEX2VEXConvertible;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007934 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode,
Craig Topper17bd84c2018-06-18 18:47:07 +00007935 sched.YMM>, EVEX_V256, NotEVEX2VEXConvertible;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007936 }
7937}
7938
7939// Convert Float to Signed/Unsigned Quardword
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007940multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007941 SDNode OpNodeRnd, X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007942 let Predicates = [HasDQI] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007943 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007944 sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007945 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007946 OpNodeRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007947 }
7948 let Predicates = [HasDQI, HasVLX] in {
7949 // Explicitly specified broadcast string, since we take only 2 elements
7950 // from v4f32x_info source
7951 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007952 sched.XMM, "{1to2}", "", f64mem>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007953 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007954 sched.YMM>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007955 }
7956}
7957
7958// Convert Float to Signed/Unsigned Quardword with truncation
Craig Toppera39b6502016-12-10 06:02:48 +00007959multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperb2552e12018-06-14 03:16:58 +00007960 SDNode OpNodeRnd, X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007961 let Predicates = [HasDQI] in {
Simon Pilgrim5647e892018-05-16 10:53:45 +00007962 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode, sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007963 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007964 OpNodeRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007965 }
7966 let Predicates = [HasDQI, HasVLX] in {
7967 // Explicitly specified broadcast string, since we take only 2 elements
7968 // from v4f32x_info source
Craig Topperb2552e12018-06-14 03:16:58 +00007969 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007970 sched.XMM, "{1to2}", "", f64mem>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007971 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007972 sched.YMM>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007973 }
7974}
7975
7976// Convert Signed/Unsigned Quardword to Float
Simon Pilgrima3af7962016-11-24 12:13:46 +00007977multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007978 SDNode OpNode128, SDNode OpNodeRnd,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007979 X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007980 let Predicates = [HasDQI] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007981 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007982 sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007983 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007984 OpNodeRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007985 }
7986 let Predicates = [HasDQI, HasVLX] in {
7987 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
7988 // memory forms of these instructions in Asm Parcer. They have the same
7989 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
7990 // due to the same reason.
Simon Pilgrima3af7962016-11-24 12:13:46 +00007991 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode128,
Craig Topper17bd84c2018-06-18 18:47:07 +00007992 sched.XMM, "{1to2}", "{x}">, EVEX_V128,
7993 NotEVEX2VEXConvertible;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007994 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode,
Craig Topper17bd84c2018-06-18 18:47:07 +00007995 sched.YMM, "{1to4}", "{y}">, EVEX_V256,
7996 NotEVEX2VEXConvertible;
Craig Topperb8596e42016-11-14 01:53:29 +00007997
7998 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7999 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
8000 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00008001 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0, "intel">;
Craig Topperb8596e42016-11-14 01:53:29 +00008002 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
8003 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
8004 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00008005 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0, "intel">;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008006 }
8007}
8008
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008009defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86VSintToFP,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008010 SchedWriteCvtDQ2PD>, XS, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008011
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008012defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008013 X86VSintToFpRnd, SchedWriteCvtDQ2PS>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008014 PS, EVEX_CD8<32, CD8VF>;
8015
Craig Topperb2552e12018-06-14 03:16:58 +00008016defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", X86cvttp2si,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008017 X86cvttp2siRnd, SchedWriteCvtPS2DQ>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008018 XS, EVEX_CD8<32, CD8VF>;
8019
Craig Topperb2552e12018-06-14 03:16:58 +00008020defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", X86cvttp2si,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008021 X86cvttp2siRnd, SchedWriteCvtPD2DQ>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008022 PD, VEX_W, EVEX_CD8<64, CD8VF>;
8023
Craig Topperb2552e12018-06-14 03:16:58 +00008024defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", X86cvttp2ui,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008025 X86cvttp2uiRnd, SchedWriteCvtPS2DQ>, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008026 EVEX_CD8<32, CD8VF>;
8027
Craig Topperb2552e12018-06-14 03:16:58 +00008028defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", X86cvttp2ui,
8029 X86cvttp2uiRnd, SchedWriteCvtPD2DQ>,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008030 PS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008031
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008032defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008033 X86VUintToFP, SchedWriteCvtDQ2PD>, XS,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008034 EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008035
8036defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008037 X86VUintToFpRnd, SchedWriteCvtDQ2PS>, XD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008038 EVEX_CD8<32, CD8VF>;
8039
Craig Topper19e04b62016-05-19 06:13:58 +00008040defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtp2Int,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008041 X86cvtp2IntRnd, SchedWriteCvtPS2DQ>, PD,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008042 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00008043
Craig Topper19e04b62016-05-19 06:13:58 +00008044defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtp2Int,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008045 X86cvtp2IntRnd, SchedWriteCvtPD2DQ>, XD,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008046 VEX_W, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00008047
Craig Topper19e04b62016-05-19 06:13:58 +00008048defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtp2UInt,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008049 X86cvtp2UIntRnd, SchedWriteCvtPS2DQ>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008050 PS, EVEX_CD8<32, CD8VF>;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008051
Craig Topper19e04b62016-05-19 06:13:58 +00008052defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtp2UInt,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008053 X86cvtp2UIntRnd, SchedWriteCvtPD2DQ>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008054 PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00008055
Craig Topper19e04b62016-05-19 06:13:58 +00008056defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtp2Int,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008057 X86cvtp2IntRnd, SchedWriteCvtPD2DQ>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008058 PD, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00008059
Craig Topper19e04b62016-05-19 06:13:58 +00008060defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtp2Int,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008061 X86cvtp2IntRnd, SchedWriteCvtPS2DQ>, PD,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008062 EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008063
Craig Topper19e04b62016-05-19 06:13:58 +00008064defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtp2UInt,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008065 X86cvtp2UIntRnd, SchedWriteCvtPD2DQ>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008066 PD, EVEX_CD8<64, CD8VF>;
8067
Craig Topper19e04b62016-05-19 06:13:58 +00008068defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtp2UInt,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008069 X86cvtp2UIntRnd, SchedWriteCvtPS2DQ>, PD,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008070 EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008071
Craig Topperb2552e12018-06-14 03:16:58 +00008072defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", X86cvttp2si,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008073 X86cvttp2siRnd, SchedWriteCvtPD2DQ>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008074 PD, EVEX_CD8<64, CD8VF>;
8075
Craig Topperb2552e12018-06-14 03:16:58 +00008076defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", X86cvttp2si,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008077 X86cvttp2siRnd, SchedWriteCvtPS2DQ>, PD,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008078 EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008079
Craig Topperb2552e12018-06-14 03:16:58 +00008080defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", X86cvttp2ui,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008081 X86cvttp2uiRnd, SchedWriteCvtPD2DQ>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008082 PD, EVEX_CD8<64, CD8VF>;
8083
Craig Topperb2552e12018-06-14 03:16:58 +00008084defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", X86cvttp2ui,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008085 X86cvttp2uiRnd, SchedWriteCvtPS2DQ>, PD,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008086 EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008087
8088defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008089 X86VSintToFpRnd, SchedWriteCvtDQ2PD>, VEX_W, XS,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008090 EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008091
8092defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008093 X86VUintToFpRnd, SchedWriteCvtDQ2PD>, VEX_W, XS,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008094 EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008095
Simon Pilgrima3af7962016-11-24 12:13:46 +00008096defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp, X86VSintToFP,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008097 X86VSintToFpRnd, SchedWriteCvtDQ2PS>, VEX_W, PS,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008098 EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008099
Simon Pilgrima3af7962016-11-24 12:13:46 +00008100defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp, X86VUintToFP,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008101 X86VUintToFpRnd, SchedWriteCvtDQ2PS>, VEX_W, XD,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008102 EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008103
Craig Topperb2552e12018-06-14 03:16:58 +00008104let Predicates = [HasAVX512] in {
8105 def : Pat<(v16i32 (fp_to_sint (v16f32 VR512:$src))),
8106 (VCVTTPS2DQZrr VR512:$src)>;
8107 def : Pat<(v16i32 (fp_to_sint (loadv16f32 addr:$src))),
8108 (VCVTTPS2DQZrm addr:$src)>;
8109
8110 def : Pat<(v16i32 (fp_to_uint (v16f32 VR512:$src))),
8111 (VCVTTPS2UDQZrr VR512:$src)>;
8112 def : Pat<(v16i32 (fp_to_uint (loadv16f32 addr:$src))),
8113 (VCVTTPS2UDQZrm addr:$src)>;
8114
8115 def : Pat<(v8i32 (fp_to_sint (v8f64 VR512:$src))),
8116 (VCVTTPD2DQZrr VR512:$src)>;
8117 def : Pat<(v8i32 (fp_to_sint (loadv8f64 addr:$src))),
8118 (VCVTTPD2DQZrm addr:$src)>;
8119
8120 def : Pat<(v8i32 (fp_to_uint (v8f64 VR512:$src))),
8121 (VCVTTPD2UDQZrr VR512:$src)>;
8122 def : Pat<(v8i32 (fp_to_uint (loadv8f64 addr:$src))),
8123 (VCVTTPD2UDQZrm addr:$src)>;
8124}
8125
8126let Predicates = [HasVLX] in {
8127 def : Pat<(v4i32 (fp_to_sint (v4f32 VR128X:$src))),
8128 (VCVTTPS2DQZ128rr VR128X:$src)>;
8129 def : Pat<(v4i32 (fp_to_sint (loadv4f32 addr:$src))),
8130 (VCVTTPS2DQZ128rm addr:$src)>;
8131
8132 def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src))),
8133 (VCVTTPS2UDQZ128rr VR128X:$src)>;
8134 def : Pat<(v4i32 (fp_to_uint (loadv4f32 addr:$src))),
8135 (VCVTTPS2UDQZ128rm addr:$src)>;
8136
8137 def : Pat<(v8i32 (fp_to_sint (v8f32 VR256X:$src))),
8138 (VCVTTPS2DQZ256rr VR256X:$src)>;
8139 def : Pat<(v8i32 (fp_to_sint (loadv8f32 addr:$src))),
8140 (VCVTTPS2DQZ256rm addr:$src)>;
8141
8142 def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src))),
8143 (VCVTTPS2UDQZ256rr VR256X:$src)>;
8144 def : Pat<(v8i32 (fp_to_uint (loadv8f32 addr:$src))),
8145 (VCVTTPS2UDQZ256rm addr:$src)>;
8146
8147 def : Pat<(v4i32 (fp_to_sint (v4f64 VR256X:$src))),
8148 (VCVTTPD2DQZ256rr VR256X:$src)>;
8149 def : Pat<(v4i32 (fp_to_sint (loadv4f64 addr:$src))),
8150 (VCVTTPD2DQZ256rm addr:$src)>;
8151
8152 def : Pat<(v4i32 (fp_to_uint (v4f64 VR256X:$src))),
8153 (VCVTTPD2UDQZ256rr VR256X:$src)>;
8154 def : Pat<(v4i32 (fp_to_uint (loadv4f64 addr:$src))),
8155 (VCVTTPD2UDQZ256rm addr:$src)>;
8156}
8157
8158let Predicates = [HasDQI] in {
8159 def : Pat<(v8i64 (fp_to_sint (v8f32 VR256X:$src))),
8160 (VCVTTPS2QQZrr VR256X:$src)>;
8161 def : Pat<(v8i64 (fp_to_sint (loadv8f32 addr:$src))),
8162 (VCVTTPS2QQZrm addr:$src)>;
8163
8164 def : Pat<(v8i64 (fp_to_uint (v8f32 VR256X:$src))),
8165 (VCVTTPS2UQQZrr VR256X:$src)>;
8166 def : Pat<(v8i64 (fp_to_uint (loadv8f32 addr:$src))),
8167 (VCVTTPS2UQQZrm addr:$src)>;
8168
8169 def : Pat<(v8i64 (fp_to_sint (v8f64 VR512:$src))),
8170 (VCVTTPD2QQZrr VR512:$src)>;
8171 def : Pat<(v8i64 (fp_to_sint (loadv8f64 addr:$src))),
8172 (VCVTTPD2QQZrm addr:$src)>;
8173
8174 def : Pat<(v8i64 (fp_to_uint (v8f64 VR512:$src))),
8175 (VCVTTPD2UQQZrr VR512:$src)>;
8176 def : Pat<(v8i64 (fp_to_uint (loadv8f64 addr:$src))),
8177 (VCVTTPD2UQQZrm addr:$src)>;
8178}
8179
8180let Predicates = [HasDQI, HasVLX] in {
8181 def : Pat<(v4i64 (fp_to_sint (v4f32 VR128X:$src))),
8182 (VCVTTPS2QQZ256rr VR128X:$src)>;
8183 def : Pat<(v4i64 (fp_to_sint (loadv4f32 addr:$src))),
8184 (VCVTTPS2QQZ256rm addr:$src)>;
8185
8186 def : Pat<(v4i64 (fp_to_uint (v4f32 VR128X:$src))),
8187 (VCVTTPS2UQQZ256rr VR128X:$src)>;
8188 def : Pat<(v4i64 (fp_to_uint (loadv4f32 addr:$src))),
8189 (VCVTTPS2UQQZ256rm addr:$src)>;
8190
8191 def : Pat<(v2i64 (fp_to_sint (v2f64 VR128X:$src))),
8192 (VCVTTPD2QQZ128rr VR128X:$src)>;
8193 def : Pat<(v2i64 (fp_to_sint (loadv2f64 addr:$src))),
8194 (VCVTTPD2QQZ128rm addr:$src)>;
8195
8196 def : Pat<(v2i64 (fp_to_uint (v2f64 VR128X:$src))),
8197 (VCVTTPD2UQQZ128rr VR128X:$src)>;
8198 def : Pat<(v2i64 (fp_to_uint (loadv2f64 addr:$src))),
8199 (VCVTTPD2UQQZ128rm addr:$src)>;
8200
8201 def : Pat<(v4i64 (fp_to_sint (v4f64 VR256X:$src))),
8202 (VCVTTPD2QQZ256rr VR256X:$src)>;
8203 def : Pat<(v4i64 (fp_to_sint (loadv4f64 addr:$src))),
8204 (VCVTTPD2QQZ256rm addr:$src)>;
8205
8206 def : Pat<(v4i64 (fp_to_uint (v4f64 VR256X:$src))),
8207 (VCVTTPD2UQQZ256rr VR256X:$src)>;
8208 def : Pat<(v4i64 (fp_to_uint (loadv4f64 addr:$src))),
8209 (VCVTTPD2UQQZ256rm addr:$src)>;
8210}
8211
Craig Toppere38c57a2015-11-27 05:44:02 +00008212let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008213def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00008214 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00008215 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
8216 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00008217
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00008218def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
8219 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00008220 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
8221 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00008222
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00008223def : Pat<(v4i32 (fp_to_uint (v4f64 VR256X:$src1))),
8224 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00008225 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
8226 VR256X:$src1, sub_ymm)))), sub_xmm)>;
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00008227
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00008228def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
8229 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00008230 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
8231 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00008232
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00008233def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
8234 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00008235 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
8236 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008237
Cameron McInallyf10a7c92014-06-18 14:04:37 +00008238def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
8239 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
Craig Topper61403202016-09-19 02:53:43 +00008240 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
8241 VR128X:$src1, sub_xmm)))), sub_ymm)>;
Simon Pilgrim096b6d42016-11-20 14:03:23 +00008242
Simon Pilgrima3af7962016-11-24 12:13:46 +00008243def : Pat<(v2f64 (X86VUintToFP (v4i32 VR128X:$src1))),
Simon Pilgrim096b6d42016-11-20 14:03:23 +00008244 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
8245 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
8246 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00008247}
8248
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00008249let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00008250 let AddedComplexity = 15 in {
8251 def : Pat<(X86vzmovl (v2i64 (bitconvert
8252 (v4i32 (X86cvtp2Int (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00008253 (VCVTPD2DQZ128rr VR128X:$src)>;
Craig Topper009f0aa2017-10-14 04:18:10 +00008254 def : Pat<(X86vzmovl (v2i64 (bitconvert
Craig Topperf7e77772017-10-14 07:04:48 +00008255 (v4i32 (X86cvtp2Int (loadv2f64 addr:$src)))))),
8256 (VCVTPD2DQZ128rm addr:$src)>;
8257 def : Pat<(X86vzmovl (v2i64 (bitconvert
Craig Topper009f0aa2017-10-14 04:18:10 +00008258 (v4i32 (X86cvtp2UInt (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00008259 (VCVTPD2UDQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00008260 def : Pat<(X86vzmovl (v2i64 (bitconvert
Simon Pilgrima3af7962016-11-24 12:13:46 +00008261 (v4i32 (X86cvttp2si (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00008262 (VCVTTPD2DQZ128rr VR128X:$src)>;
Craig Topper009f0aa2017-10-14 04:18:10 +00008263 def : Pat<(X86vzmovl (v2i64 (bitconvert
Craig Topperf7e77772017-10-14 07:04:48 +00008264 (v4i32 (X86cvttp2si (loadv2f64 addr:$src)))))),
8265 (VCVTTPD2DQZ128rm addr:$src)>;
8266 def : Pat<(X86vzmovl (v2i64 (bitconvert
Craig Topper009f0aa2017-10-14 04:18:10 +00008267 (v4i32 (X86cvttp2ui (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00008268 (VCVTTPD2UDQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00008269 }
Craig Topperd7467472017-10-14 04:18:09 +00008270
8271 def : Pat<(v2f64 (X86VSintToFP (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
8272 (VCVTDQ2PDZ128rm addr:$src)>;
8273 def : Pat<(v2f64 (X86VSintToFP (bc_v4i32 (v2i64 (X86vzload addr:$src))))),
8274 (VCVTDQ2PDZ128rm addr:$src)>;
8275
8276 def : Pat<(v2f64 (X86VUintToFP (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
8277 (VCVTUDQ2PDZ128rm addr:$src)>;
8278 def : Pat<(v2f64 (X86VUintToFP (bc_v4i32 (v2i64 (X86vzload addr:$src))))),
8279 (VCVTUDQ2PDZ128rm addr:$src)>;
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00008280}
8281
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008282let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00008283 def : Pat<(v8f32 (fpround (loadv8f64 addr:$src))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008284 (VCVTPD2PSZrm addr:$src)>;
8285 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
8286 (VCVTPS2PDZrm addr:$src)>;
8287}
8288
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00008289let Predicates = [HasDQI, HasVLX] in {
8290 let AddedComplexity = 15 in {
8291 def : Pat<(X86vzmovl (v2f64 (bitconvert
8292 (v4f32 (X86VSintToFP (v2i64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00008293 (VCVTQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00008294 def : Pat<(X86vzmovl (v2f64 (bitconvert
8295 (v4f32 (X86VUintToFP (v2i64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00008296 (VCVTUQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00008297 }
8298}
8299
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00008300let Predicates = [HasDQI, NoVLX] in {
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00008301def : Pat<(v2i64 (fp_to_sint (v2f64 VR128X:$src1))),
8302 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
8303 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
8304 VR128X:$src1, sub_xmm)))), sub_xmm)>;
8305
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00008306def : Pat<(v4i64 (fp_to_sint (v4f32 VR128X:$src1))),
8307 (EXTRACT_SUBREG (v8i64 (VCVTTPS2QQZrr
8308 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
8309 VR128X:$src1, sub_xmm)))), sub_ymm)>;
8310
8311def : Pat<(v4i64 (fp_to_sint (v4f64 VR256X:$src1))),
8312 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
8313 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
8314 VR256X:$src1, sub_ymm)))), sub_ymm)>;
8315
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00008316def : Pat<(v2i64 (fp_to_uint (v2f64 VR128X:$src1))),
8317 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
8318 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
8319 VR128X:$src1, sub_xmm)))), sub_xmm)>;
8320
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00008321def : Pat<(v4i64 (fp_to_uint (v4f32 VR128X:$src1))),
8322 (EXTRACT_SUBREG (v8i64 (VCVTTPS2UQQZrr
8323 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
8324 VR128X:$src1, sub_xmm)))), sub_ymm)>;
8325
8326def : Pat<(v4i64 (fp_to_uint (v4f64 VR256X:$src1))),
8327 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
8328 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
8329 VR256X:$src1, sub_ymm)))), sub_ymm)>;
8330
8331def : Pat<(v4f32 (sint_to_fp (v4i64 VR256X:$src1))),
8332 (EXTRACT_SUBREG (v8f32 (VCVTQQ2PSZrr
8333 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
8334 VR256X:$src1, sub_ymm)))), sub_xmm)>;
8335
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00008336def : Pat<(v2f64 (sint_to_fp (v2i64 VR128X:$src1))),
8337 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
8338 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
8339 VR128X:$src1, sub_xmm)))), sub_xmm)>;
8340
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00008341def : Pat<(v4f64 (sint_to_fp (v4i64 VR256X:$src1))),
8342 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
8343 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
8344 VR256X:$src1, sub_ymm)))), sub_ymm)>;
8345
8346def : Pat<(v4f32 (uint_to_fp (v4i64 VR256X:$src1))),
8347 (EXTRACT_SUBREG (v8f32 (VCVTUQQ2PSZrr
8348 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
8349 VR256X:$src1, sub_ymm)))), sub_xmm)>;
8350
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00008351def : Pat<(v2f64 (uint_to_fp (v2i64 VR128X:$src1))),
8352 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
8353 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
8354 VR128X:$src1, sub_xmm)))), sub_xmm)>;
8355
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00008356def : Pat<(v4f64 (uint_to_fp (v4i64 VR256X:$src1))),
8357 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
8358 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
8359 VR256X:$src1, sub_ymm)))), sub_ymm)>;
8360}
8361
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00008362//===----------------------------------------------------------------------===//
8363// Half precision conversion instructions
8364//===----------------------------------------------------------------------===//
Simon Pilgrim569e53b2017-12-03 21:43:54 +00008365
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008366multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Simon Pilgrim569e53b2017-12-03 21:43:54 +00008367 X86MemOperand x86memop, PatFrag ld_frag,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008368 X86FoldableSchedWrite sched> {
Craig Toppercf8e6d02017-11-07 07:13:03 +00008369 defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst),
8370 (ins _src.RC:$src), "vcvtph2ps", "$src", "$src",
Simon Pilgrime9376b92018-04-12 19:59:35 +00008371 (X86cvtph2ps (_src.VT _src.RC:$src))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008372 T8PD, Sched<[sched]>;
Craig Toppercf8e6d02017-11-07 07:13:03 +00008373 defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst),
8374 (ins x86memop:$src), "vcvtph2ps", "$src", "$src",
8375 (X86cvtph2ps (_src.VT
8376 (bitconvert
Simon Pilgrime9376b92018-04-12 19:59:35 +00008377 (ld_frag addr:$src))))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008378 T8PD, Sched<[sched.Folded]>;
Asaf Badouh7c522452015-10-22 14:01:16 +00008379}
8380
Simon Pilgrim569e53b2017-12-03 21:43:54 +00008381multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008382 X86FoldableSchedWrite sched> {
Craig Topperc89e2822017-12-10 09:14:38 +00008383 defm rrb : AVX512_maskable<0x13, MRMSrcReg, _dest, (outs _dest.RC:$dst),
8384 (ins _src.RC:$src), "vcvtph2ps",
8385 "{sae}, $src", "$src, {sae}",
8386 (X86cvtph2psRnd (_src.VT _src.RC:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008387 (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008388 T8PD, EVEX_B, Sched<[sched]>;
Asaf Badouh7c522452015-10-22 14:01:16 +00008389}
8390
Craig Toppere7fb3002017-11-07 07:13:07 +00008391let Predicates = [HasAVX512] in
Simon Pilgrim569e53b2017-12-03 21:43:54 +00008392 defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64,
Clement Courbet7db69cc2018-06-11 14:37:53 +00008393 WriteCvtPH2PSZ>,
8394 avx512_cvtph2ps_sae<v16f32_info, v16i16x_info, WriteCvtPH2PSZ>,
Asaf Badouh7c522452015-10-22 14:01:16 +00008395 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
Craig Toppere7fb3002017-11-07 07:13:07 +00008396
8397let Predicates = [HasVLX] in {
8398 defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem,
Simon Pilgrim891ebcd2018-05-15 14:12:32 +00008399 loadv2i64, WriteCvtPH2PSY>, EVEX, EVEX_V256,
Simon Pilgrim569e53b2017-12-03 21:43:54 +00008400 EVEX_CD8<32, CD8VH>;
Craig Toppere7fb3002017-11-07 07:13:07 +00008401 defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem,
Simon Pilgrim891ebcd2018-05-15 14:12:32 +00008402 loadv2i64, WriteCvtPH2PS>, EVEX, EVEX_V128,
Simon Pilgrim569e53b2017-12-03 21:43:54 +00008403 EVEX_CD8<32, CD8VH>;
Craig Toppere7fb3002017-11-07 07:13:07 +00008404
8405 // Pattern match vcvtph2ps of a scalar i64 load.
8406 def : Pat<(v4f32 (X86cvtph2ps (v8i16 (vzmovl_v2i64 addr:$src)))),
8407 (VCVTPH2PSZ128rm addr:$src)>;
8408 def : Pat<(v4f32 (X86cvtph2ps (v8i16 (vzload_v2i64 addr:$src)))),
8409 (VCVTPH2PSZ128rm addr:$src)>;
8410 def : Pat<(v4f32 (X86cvtph2ps (v8i16 (bitconvert
8411 (v2i64 (scalar_to_vector (loadi64 addr:$src))))))),
8412 (VCVTPH2PSZ128rm addr:$src)>;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00008413}
8414
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008415multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Simon Pilgrim891ebcd2018-05-15 14:12:32 +00008416 X86MemOperand x86memop, SchedWrite RR, SchedWrite MR> {
Asaf Badouhc7cb8802015-10-27 15:37:17 +00008417 defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00008418 (ins _src.RC:$src1, i32u8imm:$src2),
8419 "vcvtps2ph", "$src2, $src1", "$src1, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00008420 (X86cvtps2ph (_src.VT _src.RC:$src1),
Simon Pilgrim0e456342018-04-12 20:47:34 +00008421 (i32 imm:$src2)), 0, 0>,
Simon Pilgrim891ebcd2018-05-15 14:12:32 +00008422 AVX512AIi8Base, Sched<[RR]>;
Craig Topper65e6d0b2017-11-08 04:00:31 +00008423 let hasSideEffects = 0, mayStore = 1 in {
8424 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
8425 (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008426 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Simon Pilgrim891ebcd2018-05-15 14:12:32 +00008427 Sched<[MR]>;
Craig Topper65e6d0b2017-11-08 04:00:31 +00008428 def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs),
8429 (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008430 "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}", []>,
Craig Topper55488732018-06-13 00:04:08 +00008431 EVEX_K, Sched<[MR]>, NotMemoryFoldable;
Craig Topper65e6d0b2017-11-08 04:00:31 +00008432 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00008433}
Simon Pilgrim569e53b2017-12-03 21:43:54 +00008434
Simon Pilgrim891ebcd2018-05-15 14:12:32 +00008435multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src,
8436 SchedWrite Sched> {
Craig Topperd8688702016-09-21 03:58:44 +00008437 let hasSideEffects = 0 in
Craig Topper1de942b2017-12-10 17:42:44 +00008438 defm rrb : AVX512_maskable_in_asm<0x1D, MRMDestReg, _dest,
Craig Topperd8688702016-09-21 03:58:44 +00008439 (outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00008440 (ins _src.RC:$src1, i32u8imm:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008441 "vcvtps2ph", "$src2, {sae}, $src1", "$src1, {sae}, $src2", []>,
Simon Pilgrim891ebcd2018-05-15 14:12:32 +00008442 EVEX_B, AVX512AIi8Base, Sched<[Sched]>;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00008443}
Simon Pilgrim569e53b2017-12-03 21:43:54 +00008444
Asaf Badouhc7cb8802015-10-27 15:37:17 +00008445let Predicates = [HasAVX512] in {
Simon Pilgrim891ebcd2018-05-15 14:12:32 +00008446 defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem,
Clement Courbet7db69cc2018-06-11 14:37:53 +00008447 WriteCvtPS2PHZ, WriteCvtPS2PHZSt>,
8448 avx512_cvtps2ph_sae<v16i16x_info, v16f32_info, WriteCvtPS2PHZ>,
Simon Pilgrimf0945aa2018-04-24 16:43:07 +00008449 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00008450 let Predicates = [HasVLX] in {
Simon Pilgrim891ebcd2018-05-15 14:12:32 +00008451 defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem,
8452 WriteCvtPS2PHY, WriteCvtPS2PHYSt>,
Simon Pilgrimf0945aa2018-04-24 16:43:07 +00008453 EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
Simon Pilgrim891ebcd2018-05-15 14:12:32 +00008454 defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f64mem,
8455 WriteCvtPS2PH, WriteCvtPS2PHSt>,
Simon Pilgrimf0945aa2018-04-24 16:43:07 +00008456 EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00008457 }
Craig Topper65e6d0b2017-11-08 04:00:31 +00008458
8459 def : Pat<(store (f64 (extractelt
8460 (bc_v2f64 (v8i16 (X86cvtps2ph VR128X:$src1, i32:$src2))),
8461 (iPTR 0))), addr:$dst),
8462 (VCVTPS2PHZ128mr addr:$dst, VR128X:$src1, imm:$src2)>;
8463 def : Pat<(store (i64 (extractelt
8464 (bc_v2i64 (v8i16 (X86cvtps2ph VR128X:$src1, i32:$src2))),
8465 (iPTR 0))), addr:$dst),
8466 (VCVTPS2PHZ128mr addr:$dst, VR128X:$src1, imm:$src2)>;
8467 def : Pat<(store (v8i16 (X86cvtps2ph VR256X:$src1, i32:$src2)), addr:$dst),
8468 (VCVTPS2PHZ256mr addr:$dst, VR256X:$src1, imm:$src2)>;
8469 def : Pat<(store (v16i16 (X86cvtps2ph VR512:$src1, i32:$src2)), addr:$dst),
8470 (VCVTPS2PHZmr addr:$dst, VR512:$src1, imm:$src2)>;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00008471}
Asaf Badouh2489f352015-12-02 08:17:51 +00008472
Craig Topper9820e342016-09-20 05:44:47 +00008473// Patterns for matching conversions from float to half-float and vice versa.
Craig Topperb3b50332016-09-19 02:53:37 +00008474let Predicates = [HasVLX] in {
8475 // Use MXCSR.RC for rounding instead of explicitly specifying the default
8476 // rounding mode (Nearest-Even, encoded as 0). Both are equivalent in the
8477 // configurations we support (the default). However, falling back to MXCSR is
8478 // more consistent with other instructions, which are always controlled by it.
8479 // It's encoded as 0b100.
8480 def : Pat<(fp_to_f16 FR32X:$src),
8481 (i16 (EXTRACT_SUBREG (VMOVPDI2DIZrr (VCVTPS2PHZ128rr
8482 (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), sub_16bit))>;
8483
8484 def : Pat<(f16_to_fp GR16:$src),
8485 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
8486 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)), FR32X)) >;
8487
8488 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
8489 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
8490 (VCVTPS2PHZ128rr (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), FR32X)) >;
8491}
8492
Asaf Badouh2489f352015-12-02 08:17:51 +00008493// Unordered/Ordered scalar fp compare with Sea and set EFLAGS
Craig Topper7e664da2016-09-24 21:42:43 +00008494multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008495 string OpcodeStr, X86FoldableSchedWrite sched> {
Craig Topper07a7d562017-07-23 03:59:39 +00008496 let hasSideEffects = 0 in
Craig Topperc89e2822017-12-10 09:14:38 +00008497 def rrb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008498 !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"), []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008499 EVEX, EVEX_B, VEX_LIG, EVEX_V128, Sched<[sched]>;
Asaf Badouh2489f352015-12-02 08:17:51 +00008500}
8501
8502let Defs = [EFLAGS], Predicates = [HasAVX512] in {
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008503 defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, "vucomiss", WriteFCom>,
Asaf Badouh2489f352015-12-02 08:17:51 +00008504 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008505 defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, "vucomisd", WriteFCom>,
Asaf Badouh2489f352015-12-02 08:17:51 +00008506 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008507 defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, "vcomiss", WriteFCom>,
Asaf Badouh2489f352015-12-02 08:17:51 +00008508 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008509 defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, "vcomisd", WriteFCom>,
Asaf Badouh2489f352015-12-02 08:17:51 +00008510 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
8511}
8512
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008513let Defs = [EFLAGS], Predicates = [HasAVX512] in {
8514 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008515 "ucomiss", WriteFCom>, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008516 EVEX_CD8<32, CD8VT1>;
8517 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008518 "ucomisd", WriteFCom>, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008519 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
8520 let Pattern = []<dag> in {
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00008521 defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008522 "comiss", WriteFCom>, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008523 EVEX_CD8<32, CD8VT1>;
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00008524 defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008525 "comisd", WriteFCom>, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008526 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
8527 }
Craig Topper9dd48c82014-01-02 17:28:14 +00008528 let isCodeGenOnly = 1 in {
Craig Topper00265772018-01-23 21:37:51 +00008529 defm VUCOMISSZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v4f32, ssmem,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008530 sse_load_f32, "ucomiss", WriteFCom>, PS, EVEX, VEX_LIG,
Craig Topper00265772018-01-23 21:37:51 +00008531 EVEX_CD8<32, CD8VT1>;
8532 defm VUCOMISDZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v2f64, sdmem,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008533 sse_load_f64, "ucomisd", WriteFCom>, PD, EVEX,
Craig Topper00265772018-01-23 21:37:51 +00008534 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008535
Craig Topper00265772018-01-23 21:37:51 +00008536 defm VCOMISSZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v4f32, ssmem,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008537 sse_load_f32, "comiss", WriteFCom>, PS, EVEX, VEX_LIG,
Craig Topper00265772018-01-23 21:37:51 +00008538 EVEX_CD8<32, CD8VT1>;
8539 defm VCOMISDZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v2f64, sdmem,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008540 sse_load_f64, "comisd", WriteFCom>, PD, EVEX,
Craig Topper00265772018-01-23 21:37:51 +00008541 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper9dd48c82014-01-02 17:28:14 +00008542 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008543}
Michael Liao5bf95782014-12-04 05:20:33 +00008544
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008545/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
Asaf Badouheaf2da12015-09-21 10:23:53 +00008546multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008547 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper176f3312017-02-25 19:18:11 +00008548 let Predicates = [HasAVX512], ExeDomain = _.ExeDomain in {
Asaf Badouheaf2da12015-09-21 10:23:53 +00008549 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8550 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
8551 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00008552 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008553 EVEX_4V, Sched<[sched]>;
Asaf Badouheaf2da12015-09-21 10:23:53 +00008554 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper75d71542017-11-13 08:07:33 +00008555 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
Asaf Badouheaf2da12015-09-21 10:23:53 +00008556 "$src2, $src1", "$src1, $src2",
8557 (OpNode (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008558 _.ScalarIntMemCPat:$src2)>, EVEX_4V,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008559 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008560}
8561}
8562
Craig Topperf43807d2018-06-15 04:42:54 +00008563defm VRCP14SSZ : avx512_fp14_s<0x4D, "vrcp14ss", X86rcp14s, SchedWriteFRcp.Scl,
8564 f32x_info>, EVEX_CD8<32, CD8VT1>,
8565 T8PD;
8566defm VRCP14SDZ : avx512_fp14_s<0x4D, "vrcp14sd", X86rcp14s, SchedWriteFRcp.Scl,
8567 f64x_info>, VEX_W, EVEX_CD8<64, CD8VT1>,
8568 T8PD;
8569defm VRSQRT14SSZ : avx512_fp14_s<0x4F, "vrsqrt14ss", X86rsqrt14s,
8570 SchedWriteFRsqrt.Scl, f32x_info>,
8571 EVEX_CD8<32, CD8VT1>, T8PD;
8572defm VRSQRT14SDZ : avx512_fp14_s<0x4F, "vrsqrt14sd", X86rsqrt14s,
8573 SchedWriteFRsqrt.Scl, f64x_info>, VEX_W,
8574 EVEX_CD8<64, CD8VT1>, T8PD;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008575
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008576/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
8577multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008578 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper176f3312017-02-25 19:18:11 +00008579 let ExeDomain = _.ExeDomain in {
Robert Khasanov3e534c92014-10-28 16:37:13 +00008580 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8581 (ins _.RC:$src), OpcodeStr, "$src", "$src",
Craig Toppere4f46e42018-07-10 00:49:45 +00008582 (_.VT (OpNode _.RC:$src))>, EVEX, T8PD,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008583 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008584 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8585 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
Craig Toppere4f46e42018-07-10 00:49:45 +00008586 (OpNode (_.VT
Simon Pilgrime9376b92018-04-12 19:59:35 +00008587 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008588 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008589 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8590 (ins _.ScalarMemOp:$src), OpcodeStr,
8591 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Craig Toppere4f46e42018-07-10 00:49:45 +00008592 (OpNode (_.VT
Simon Pilgrime9376b92018-04-12 19:59:35 +00008593 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008594 EVEX, T8PD, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper176f3312017-02-25 19:18:11 +00008595 }
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008596}
Robert Khasanov3e534c92014-10-28 16:37:13 +00008597
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00008598multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimc7088682018-05-01 18:06:07 +00008599 X86SchedWriteWidths sched> {
8600 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, sched.ZMM,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00008601 v16f32_info>, EVEX_V512, EVEX_CD8<32, CD8VF>;
Simon Pilgrimc7088682018-05-01 18:06:07 +00008602 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, sched.ZMM,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00008603 v8f64_info>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov3e534c92014-10-28 16:37:13 +00008604
8605 // Define only if AVX512VL feature is present.
8606 let Predicates = [HasVLX] in {
8607 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
Simon Pilgrimc7088682018-05-01 18:06:07 +00008608 OpNode, sched.XMM, v4f32x_info>,
Robert Khasanov3e534c92014-10-28 16:37:13 +00008609 EVEX_V128, EVEX_CD8<32, CD8VF>;
8610 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
Simon Pilgrimc7088682018-05-01 18:06:07 +00008611 OpNode, sched.YMM, v8f32x_info>,
Robert Khasanov3e534c92014-10-28 16:37:13 +00008612 EVEX_V256, EVEX_CD8<32, CD8VF>;
8613 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
Simon Pilgrimc7088682018-05-01 18:06:07 +00008614 OpNode, sched.XMM, v2f64x_info>,
Robert Khasanov3e534c92014-10-28 16:37:13 +00008615 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
8616 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
Simon Pilgrimc7088682018-05-01 18:06:07 +00008617 OpNode, sched.YMM, v4f64x_info>,
Robert Khasanov3e534c92014-10-28 16:37:13 +00008618 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
8619 }
8620}
8621
Simon Pilgrimc7088682018-05-01 18:06:07 +00008622defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86rsqrt14, SchedWriteFRsqrt>;
8623defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86rcp14, SchedWriteFRcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008624
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008625/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008626multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008627 SDNode OpNode, X86FoldableSchedWrite sched> {
Craig Topper176f3312017-02-25 19:18:11 +00008628 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008629 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8630 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
8631 "$src2, $src1", "$src1, $src2",
8632 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008633 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008634 Sched<[sched]>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008635
8636 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8637 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00008638 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008639 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008640 (i32 FROUND_NO_EXC))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008641 Sched<[sched]>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008642
8643 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper512e9e72017-11-19 05:42:54 +00008644 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008645 "$src2, $src1", "$src1, $src2",
Craig Topper512e9e72017-11-19 05:42:54 +00008646 (OpNode (_.VT _.RC:$src1), _.ScalarIntMemCPat:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00008647 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008648 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper176f3312017-02-25 19:18:11 +00008649 }
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008650}
8651
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00008652multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008653 X86FoldableSchedWrite sched> {
Craig Topperf43807d2018-06-15 04:42:54 +00008654 defm SSZ : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode, sched>,
8655 EVEX_CD8<32, CD8VT1>;
8656 defm SDZ : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode, sched>,
8657 EVEX_CD8<64, CD8VT1>, VEX_W;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008658}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008659
Craig Toppere1cac152016-06-07 07:27:54 +00008660let Predicates = [HasERI] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008661 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s, SchedWriteFRcp.Scl>,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00008662 T8PD, EVEX_4V;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008663 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s,
8664 SchedWriteFRsqrt.Scl>, T8PD, EVEX_4V;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008665}
Igor Breger8352a0d2015-07-28 06:53:28 +00008666
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008667defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds,
Simon Pilgrimbe51b202018-05-04 12:59:24 +00008668 SchedWriteFRnd.Scl>, T8PD, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008669/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008670
8671multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008672 SDNode OpNode, X86FoldableSchedWrite sched> {
Craig Topper176f3312017-02-25 19:18:11 +00008673 let ExeDomain = _.ExeDomain in {
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008674 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8675 (ins _.RC:$src), OpcodeStr, "$src", "$src",
Simon Pilgrime9376b92018-04-12 19:59:35 +00008676 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008677 Sched<[sched]>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008678
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008679 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8680 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
Craig Toppere4f46e42018-07-10 00:49:45 +00008681 (OpNode (_.VT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008682 (bitconvert (_.LdFrag addr:$src))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008683 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008684 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008685
8686 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00008687 (ins _.ScalarMemOp:$src), OpcodeStr,
Asaf Badouh402ebb32015-06-03 13:41:48 +00008688 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Craig Toppere4f46e42018-07-10 00:49:45 +00008689 (OpNode (_.VT
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008690 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008691 (i32 FROUND_CURRENT))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008692 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper176f3312017-02-25 19:18:11 +00008693 }
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008694}
Asaf Badouh402ebb32015-06-03 13:41:48 +00008695multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008696 SDNode OpNode, X86FoldableSchedWrite sched> {
Craig Topper176f3312017-02-25 19:18:11 +00008697 let ExeDomain = _.ExeDomain in
Asaf Badouh402ebb32015-06-03 13:41:48 +00008698 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8699 (ins _.RC:$src), OpcodeStr,
8700 "{sae}, $src", "$src, {sae}",
Simon Pilgrime9376b92018-04-12 19:59:35 +00008701 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008702 EVEX_B, Sched<[sched]>;
Asaf Badouh402ebb32015-06-03 13:41:48 +00008703}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008704
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00008705multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008706 X86SchedWriteWidths sched> {
Craig Topperf43807d2018-06-15 04:42:54 +00008707 defm PSZ : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode, sched.ZMM>,
8708 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode, sched.ZMM>,
8709 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
8710 defm PDZ : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode, sched.ZMM>,
8711 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode, sched.ZMM>,
8712 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008713}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008714
Asaf Badouh402ebb32015-06-03 13:41:48 +00008715multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008716 SDNode OpNode, X86SchedWriteWidths sched> {
Asaf Badouh402ebb32015-06-03 13:41:48 +00008717 // Define only if AVX512VL feature is present.
8718 let Predicates = [HasVLX] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008719 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode, sched.XMM>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00008720 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008721 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode, sched.YMM>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00008722 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008723 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode, sched.XMM>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00008724 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008725 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode, sched.YMM>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00008726 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
8727 }
8728}
Michael Liao5bf95782014-12-04 05:20:33 +00008729
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008730let Predicates = [HasERI] in {
8731 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28, SchedWriteFRsqrt>, EVEX;
8732 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28, SchedWriteFRcp>, EVEX;
8733 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2, SchedWriteFAdd>, EVEX;
Asaf Badouh402ebb32015-06-03 13:41:48 +00008734}
Simon Pilgrimbe51b202018-05-04 12:59:24 +00008735defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd, SchedWriteFRnd>,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00008736 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd,
Simon Pilgrimbe51b202018-05-04 12:59:24 +00008737 SchedWriteFRnd>, EVEX;
Asaf Badouh402ebb32015-06-03 13:41:48 +00008738
Simon Pilgrim21e89792018-04-13 14:36:59 +00008739multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr,
8740 X86FoldableSchedWrite sched, X86VectorVTInfo _>{
Craig Topper176f3312017-02-25 19:18:11 +00008741 let ExeDomain = _.ExeDomain in
Asaf Badouh402ebb32015-06-03 13:41:48 +00008742 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8743 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
Simon Pilgrime9376b92018-04-12 19:59:35 +00008744 (_.VT (X86fsqrtRnd _.RC:$src, (i32 imm:$rc)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008745 EVEX, EVEX_B, EVEX_RC, Sched<[sched]>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008746}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008747
Simon Pilgrim21e89792018-04-13 14:36:59 +00008748multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
8749 X86FoldableSchedWrite sched, X86VectorVTInfo _>{
Craig Topper176f3312017-02-25 19:18:11 +00008750 let ExeDomain = _.ExeDomain in {
Robert Khasanov1cf354c2014-10-28 18:22:41 +00008751 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00008752 (ins _.RC:$src), OpcodeStr, "$src", "$src",
Craig Toppere4f46e42018-07-10 00:49:45 +00008753 (_.VT (fsqrt _.RC:$src))>, EVEX,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008754 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008755 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8756 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
Craig Toppere4f46e42018-07-10 00:49:45 +00008757 (fsqrt (_.VT
Simon Pilgrime9376b92018-04-12 19:59:35 +00008758 (bitconvert (_.LdFrag addr:$src))))>, EVEX,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008759 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008760 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8761 (ins _.ScalarMemOp:$src), OpcodeStr,
8762 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Craig Toppere4f46e42018-07-10 00:49:45 +00008763 (fsqrt (_.VT
Simon Pilgrime9376b92018-04-12 19:59:35 +00008764 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008765 EVEX, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper176f3312017-02-25 19:18:11 +00008766 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008767}
8768
Simon Pilgrimc7088682018-05-01 18:06:07 +00008769multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00008770 X86SchedWriteSizes sched> {
8771 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
8772 sched.PS.ZMM, v16f32_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00008773 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00008774 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
8775 sched.PD.ZMM, v8f64_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00008776 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
8777 // Define only if AVX512VL feature is present.
8778 let Predicates = [HasVLX] in {
8779 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00008780 sched.PS.XMM, v4f32x_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00008781 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
8782 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00008783 sched.PS.YMM, v8f32x_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00008784 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
8785 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00008786 sched.PD.XMM, v2f64x_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00008787 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
8788 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00008789 sched.PD.YMM, v4f64x_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00008790 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
8791 }
8792}
8793
Simon Pilgrimc7088682018-05-01 18:06:07 +00008794multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr,
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00008795 X86SchedWriteSizes sched> {
8796 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"),
8797 sched.PS.ZMM, v16f32_info>,
8798 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
8799 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"),
8800 sched.PD.ZMM, v8f64_info>,
8801 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
Asaf Badouh402ebb32015-06-03 13:41:48 +00008802}
8803
Simon Pilgrim21e89792018-04-13 14:36:59 +00008804multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr, X86FoldableSchedWrite sched,
Tomasz Krupabcaab532018-06-15 18:05:24 +00008805 X86VectorVTInfo _, string Name> {
Craig Topper176f3312017-02-25 19:18:11 +00008806 let ExeDomain = _.ExeDomain in {
Clement Courbet41a13742018-01-15 12:05:33 +00008807 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00008808 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
8809 "$src2, $src1", "$src1, $src2",
Craig Topper80405072017-11-11 08:24:12 +00008810 (X86fsqrtRnds (_.VT _.RC:$src1),
Igor Breger4c4cd782015-09-20 09:13:41 +00008811 (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008812 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008813 Sched<[sched]>;
Clement Courbet41a13742018-01-15 12:05:33 +00008814 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
8815 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
8816 "$src2, $src1", "$src1, $src2",
8817 (X86fsqrtRnds (_.VT _.RC:$src1),
8818 _.ScalarIntMemCPat:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00008819 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008820 Sched<[sched.Folded, ReadAfterLd]>;
Clement Courbet41a13742018-01-15 12:05:33 +00008821 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00008822 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
8823 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Topper80405072017-11-11 08:24:12 +00008824 (X86fsqrtRnds (_.VT _.RC:$src1),
Igor Breger4c4cd782015-09-20 09:13:41 +00008825 (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008826 (i32 imm:$rc))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008827 EVEX_B, EVEX_RC, Sched<[sched]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00008828
Clement Courbet41a13742018-01-15 12:05:33 +00008829 let isCodeGenOnly = 1, hasSideEffects = 0, Predicates=[HasAVX512] in {
8830 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008831 (ins _.FRC:$src1, _.FRC:$src2),
8832 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008833 Sched<[sched]>;
Clement Courbet41a13742018-01-15 12:05:33 +00008834 let mayLoad = 1 in
8835 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008836 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
8837 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008838 Sched<[sched.Folded, ReadAfterLd]>;
Clement Courbet41a13742018-01-15 12:05:33 +00008839 }
Craig Topper176f3312017-02-25 19:18:11 +00008840 }
Igor Breger4c4cd782015-09-20 09:13:41 +00008841
Clement Courbet41a13742018-01-15 12:05:33 +00008842 let Predicates = [HasAVX512] in {
8843 def : Pat<(_.EltVT (fsqrt _.FRC:$src)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00008844 (!cast<Instruction>(Name#Zr)
Clement Courbet41a13742018-01-15 12:05:33 +00008845 (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>;
Clement Courbet41a13742018-01-15 12:05:33 +00008846 }
Craig Toppereff606c2017-11-06 04:04:01 +00008847
Clement Courbet41a13742018-01-15 12:05:33 +00008848 let Predicates = [HasAVX512, OptForSize] in {
8849 def : Pat<(_.EltVT (fsqrt (load addr:$src))),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00008850 (!cast<Instruction>(Name#Zm)
Clement Courbet41a13742018-01-15 12:05:33 +00008851 (_.EltVT (IMPLICIT_DEF)), addr:$src)>;
Clement Courbet41a13742018-01-15 12:05:33 +00008852 }
Craig Topperd6471cb2017-11-05 21:14:06 +00008853}
Igor Breger4c4cd782015-09-20 09:13:41 +00008854
Simon Pilgrimc7088682018-05-01 18:06:07 +00008855multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr,
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00008856 X86SchedWriteSizes sched> {
Tomasz Krupabcaab532018-06-15 18:05:24 +00008857 defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", sched.PS.Scl, f32x_info, NAME#"SS">,
Craig Topper9f829f72018-06-14 15:40:27 +00008858 EVEX_CD8<32, CD8VT1>, EVEX_4V, XS;
Tomasz Krupabcaab532018-06-15 18:05:24 +00008859 defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", sched.PD.Scl, f64x_info, NAME#"SD">,
Craig Topper9f829f72018-06-14 15:40:27 +00008860 EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W;
Igor Breger4c4cd782015-09-20 09:13:41 +00008861}
8862
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00008863defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", SchedWriteFSqrtSizes>,
8864 avx512_sqrt_packed_all_round<0x51, "vsqrt", SchedWriteFSqrtSizes>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008865
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00008866defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt", SchedWriteFSqrtSizes>, VEX_LIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008867
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008868multiclass avx512_rndscale_scalar<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008869 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008870 let ExeDomain = _.ExeDomain in {
Craig Topper0ccec702017-11-11 08:24:15 +00008871 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008872 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
8873 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008874 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008875 (i32 imm:$src3)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008876 Sched<[sched]>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008877
Craig Topper0ccec702017-11-11 08:24:15 +00008878 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008879 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008880 "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3",
Craig Topper0af48f12017-11-13 02:02:58 +00008881 (_.VT (X86RndScalesRnd (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008882 (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008883 Sched<[sched]>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008884
Craig Topper0ccec702017-11-11 08:24:15 +00008885 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperbece74c2017-11-19 06:24:26 +00008886 (ins _.RC:$src1, _.IntScalarMemOp:$src2, i32u8imm:$src3),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008887 OpcodeStr,
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008888 "$src3, $src2, $src1", "$src1, $src2, $src3",
Craig Topperdeee24b2017-11-13 02:03:01 +00008889 (_.VT (X86RndScales _.RC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00008890 _.ScalarIntMemCPat:$src2, (i32 imm:$src3)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008891 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008892
Clement Courbetda1fad32018-01-15 14:24:07 +00008893 let isCodeGenOnly = 1, hasSideEffects = 0, Predicates = [HasAVX512] in {
Craig Topper0ccec702017-11-11 08:24:15 +00008894 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
8895 (ins _.FRC:$src1, _.FRC:$src2, i32u8imm:$src3),
8896 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Simon Pilgrim21e89792018-04-13 14:36:59 +00008897 []>, Sched<[sched]>;
Craig Topper0ccec702017-11-11 08:24:15 +00008898
8899 let mayLoad = 1 in
8900 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
8901 (ins _.FRC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
8902 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Simon Pilgrim21e89792018-04-13 14:36:59 +00008903 []>, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper0ccec702017-11-11 08:24:15 +00008904 }
8905 }
8906
8907 let Predicates = [HasAVX512] in {
8908 def : Pat<(ffloor _.FRC:$src),
8909 (_.EltVT (!cast<Instruction>(NAME##r) (_.EltVT (IMPLICIT_DEF)),
8910 _.FRC:$src, (i32 0x9)))>;
8911 def : Pat<(fceil _.FRC:$src),
8912 (_.EltVT (!cast<Instruction>(NAME##r) (_.EltVT (IMPLICIT_DEF)),
8913 _.FRC:$src, (i32 0xa)))>;
8914 def : Pat<(ftrunc _.FRC:$src),
8915 (_.EltVT (!cast<Instruction>(NAME##r) (_.EltVT (IMPLICIT_DEF)),
8916 _.FRC:$src, (i32 0xb)))>;
8917 def : Pat<(frint _.FRC:$src),
8918 (_.EltVT (!cast<Instruction>(NAME##r) (_.EltVT (IMPLICIT_DEF)),
8919 _.FRC:$src, (i32 0x4)))>;
8920 def : Pat<(fnearbyint _.FRC:$src),
8921 (_.EltVT (!cast<Instruction>(NAME##r) (_.EltVT (IMPLICIT_DEF)),
8922 _.FRC:$src, (i32 0xc)))>;
8923 }
8924
8925 let Predicates = [HasAVX512, OptForSize] in {
8926 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)),
8927 (_.EltVT (!cast<Instruction>(NAME##m) (_.EltVT (IMPLICIT_DEF)),
8928 addr:$src, (i32 0x9)))>;
8929 def : Pat<(fceil (_.ScalarLdFrag addr:$src)),
8930 (_.EltVT (!cast<Instruction>(NAME##m) (_.EltVT (IMPLICIT_DEF)),
8931 addr:$src, (i32 0xa)))>;
8932 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)),
8933 (_.EltVT (!cast<Instruction>(NAME##m) (_.EltVT (IMPLICIT_DEF)),
8934 addr:$src, (i32 0xb)))>;
8935 def : Pat<(frint (_.ScalarLdFrag addr:$src)),
8936 (_.EltVT (!cast<Instruction>(NAME##m) (_.EltVT (IMPLICIT_DEF)),
8937 addr:$src, (i32 0x4)))>;
8938 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)),
8939 (_.EltVT (!cast<Instruction>(NAME##m) (_.EltVT (IMPLICIT_DEF)),
8940 addr:$src, (i32 0xc)))>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008941 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00008942}
8943
Craig Topperf43807d2018-06-15 04:42:54 +00008944defm VRNDSCALESSZ : avx512_rndscale_scalar<0x0A, "vrndscaless",
8945 SchedWriteFRnd.Scl, f32x_info>,
8946 AVX512AIi8Base, EVEX_4V,
8947 EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00008948
Craig Topperf43807d2018-06-15 04:42:54 +00008949defm VRNDSCALESDZ : avx512_rndscale_scalar<0x0B, "vrndscalesd",
8950 SchedWriteFRnd.Scl, f64x_info>,
8951 VEX_W, AVX512AIi8Base, EVEX_4V,
8952 EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00008953
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00008954multiclass avx512_masked_scalar<SDNode OpNode, string OpcPrefix, SDNode Move,
8955 dag Mask, X86VectorVTInfo _, PatLeaf ZeroFP,
8956 dag OutMask, Predicate BasePredicate> {
8957 let Predicates = [BasePredicate] in {
8958 def : Pat<(Move _.VT:$src1, (scalar_to_vector (X86selects Mask,
8959 (OpNode (extractelt _.VT:$src2, (iPTR 0))),
8960 (extractelt _.VT:$dst, (iPTR 0))))),
8961 (!cast<Instruction>("V"#OpcPrefix#r_Intk)
8962 _.VT:$dst, OutMask, _.VT:$src2, _.VT:$src1)>;
8963
8964 def : Pat<(Move _.VT:$src1, (scalar_to_vector (X86selects Mask,
8965 (OpNode (extractelt _.VT:$src2, (iPTR 0))),
8966 ZeroFP))),
8967 (!cast<Instruction>("V"#OpcPrefix#r_Intkz)
8968 OutMask, _.VT:$src2, _.VT:$src1)>;
8969 }
8970}
8971
Tomasz Krupabcaab532018-06-15 18:05:24 +00008972defm : avx512_masked_scalar<fsqrt, "SQRTSSZ", X86Movss,
8973 (v1i1 (scalar_to_vector (i8 (trunc (i32 GR32:$mask))))), v4f32x_info,
8974 fp32imm0, (COPY_TO_REGCLASS $mask, VK1WM), HasAVX512>;
8975defm : avx512_masked_scalar<fsqrt, "SQRTSDZ", X86Movsd,
8976 (v1i1 (scalar_to_vector (i8 (trunc (i32 GR32:$mask))))), v2f64x_info,
8977 fp64imm0, (COPY_TO_REGCLASS $mask, VK1WM), HasAVX512>;
8978
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00008979multiclass avx512_masked_scalar_imm<SDNode OpNode, string OpcPrefix, SDNode Move,
Craig Topperecf7c5b2018-06-25 00:05:09 +00008980 X86VectorVTInfo _, PatLeaf ZeroFP,
8981 bits<8> ImmV, Predicate BasePredicate> {
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00008982 let Predicates = [BasePredicate] in {
Craig Topperecf7c5b2018-06-25 00:05:09 +00008983 def : Pat<(Move _.VT:$src1, (scalar_to_vector (X86selects VK1WM:$mask,
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00008984 (OpNode (extractelt _.VT:$src2, (iPTR 0))),
8985 (extractelt _.VT:$dst, (iPTR 0))))),
Mikhail Dvoretckiib1ce7762018-06-19 10:37:52 +00008986 (!cast<Instruction>("V"#OpcPrefix#Zr_Intk)
Craig Topperecf7c5b2018-06-25 00:05:09 +00008987 _.VT:$dst, VK1WM:$mask, _.VT:$src1, _.VT:$src2, (i32 ImmV))>;
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00008988
Craig Topperecf7c5b2018-06-25 00:05:09 +00008989 def : Pat<(Move _.VT:$src1, (scalar_to_vector (X86selects VK1WM:$mask,
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00008990 (OpNode (extractelt _.VT:$src2, (iPTR 0))), ZeroFP))),
Mikhail Dvoretckiib1ce7762018-06-19 10:37:52 +00008991 (!cast<Instruction>("V"#OpcPrefix#Zr_Intkz)
Craig Topperecf7c5b2018-06-25 00:05:09 +00008992 VK1WM:$mask, _.VT:$src1, _.VT:$src2, (i32 ImmV))>;
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00008993 }
8994}
8995
Mikhail Dvoretckiib1ce7762018-06-19 10:37:52 +00008996defm : avx512_masked_scalar_imm<ffloor, "RNDSCALESS", X86Movss,
Craig Topperecf7c5b2018-06-25 00:05:09 +00008997 v4f32x_info, fp32imm0, 0x01, HasAVX512>;
Mikhail Dvoretckiib1ce7762018-06-19 10:37:52 +00008998defm : avx512_masked_scalar_imm<fceil, "RNDSCALESS", X86Movss,
Craig Topperecf7c5b2018-06-25 00:05:09 +00008999 v4f32x_info, fp32imm0, 0x02, HasAVX512>;
Mikhail Dvoretckiib1ce7762018-06-19 10:37:52 +00009000defm : avx512_masked_scalar_imm<ffloor, "RNDSCALESD", X86Movsd,
Craig Topperecf7c5b2018-06-25 00:05:09 +00009001 v2f64x_info, fp64imm0, 0x01, HasAVX512>;
Mikhail Dvoretckiib1ce7762018-06-19 10:37:52 +00009002defm : avx512_masked_scalar_imm<fceil, "RNDSCALESD", X86Movsd,
Craig Topperecf7c5b2018-06-25 00:05:09 +00009003 v2f64x_info, fp64imm0, 0x02, HasAVX512>;
Mikhail Dvoretckiib1ce7762018-06-19 10:37:52 +00009004
9005
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009006//-------------------------------------------------
9007// Integer truncate and extend operations
9008//-------------------------------------------------
9009
Igor Breger074a64e2015-07-24 17:24:15 +00009010multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009011 X86FoldableSchedWrite sched, X86VectorVTInfo SrcInfo,
Simon Pilgrim833c2602017-12-05 19:21:28 +00009012 X86VectorVTInfo DestInfo, X86MemOperand x86memop> {
Craig Topper52e2e832016-07-22 05:46:44 +00009013 let ExeDomain = DestInfo.ExeDomain in
Igor Breger074a64e2015-07-24 17:24:15 +00009014 defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst),
9015 (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1",
Simon Pilgrime9376b92018-04-12 19:59:35 +00009016 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009017 EVEX, T8XS, Sched<[sched]>;
Igor Breger074a64e2015-07-24 17:24:15 +00009018
Craig Topper3a34c352018-06-12 19:59:08 +00009019 let mayStore = 1, hasSideEffects = 0, ExeDomain = DestInfo.ExeDomain in {
Igor Breger074a64e2015-07-24 17:24:15 +00009020 def mr : AVX512XS8I<opc, MRMDestMem, (outs),
9021 (ins x86memop:$dst, SrcInfo.RC:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009022 OpcodeStr # "\t{$src, $dst|$dst, $src}", []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009023 EVEX, Sched<[sched.Folded]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009024
Igor Breger074a64e2015-07-24 17:24:15 +00009025 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
9026 (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009027 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}", []>,
Craig Topper55488732018-06-13 00:04:08 +00009028 EVEX, EVEX_K, Sched<[sched.Folded]>, NotMemoryFoldable;
9029 }//mayStore = 1, hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009030}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009031
Igor Breger074a64e2015-07-24 17:24:15 +00009032multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo,
9033 X86VectorVTInfo DestInfo,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009034 PatFrag truncFrag, PatFrag mtruncFrag,
9035 string Name> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009036
Igor Breger074a64e2015-07-24 17:24:15 +00009037 def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009038 (!cast<Instruction>(Name#SrcInfo.ZSuffix##mr)
Igor Breger074a64e2015-07-24 17:24:15 +00009039 addr:$dst, SrcInfo.RC:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009040
Igor Breger074a64e2015-07-24 17:24:15 +00009041 def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask,
9042 (SrcInfo.VT SrcInfo.RC:$src)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009043 (!cast<Instruction>(Name#SrcInfo.ZSuffix##mrk)
Igor Breger074a64e2015-07-24 17:24:15 +00009044 addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>;
9045}
9046
Craig Topperb2868232018-01-14 08:11:36 +00009047multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode128,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009048 SDNode OpNode256, SDNode OpNode512, X86FoldableSchedWrite sched,
Craig Topperb2868232018-01-14 08:11:36 +00009049 AVX512VLVectorVTInfo VTSrcInfo,
9050 X86VectorVTInfo DestInfoZ128,
9051 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
9052 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
9053 X86MemOperand x86memopZ, PatFrag truncFrag,
9054 PatFrag mtruncFrag, Predicate prd = HasAVX512>{
Igor Breger074a64e2015-07-24 17:24:15 +00009055
9056 let Predicates = [HasVLX, prd] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009057 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode128, sched,
Simon Pilgrim833c2602017-12-05 19:21:28 +00009058 VTSrcInfo.info128, DestInfoZ128, x86memopZ128>,
Igor Breger074a64e2015-07-24 17:24:15 +00009059 avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009060 truncFrag, mtruncFrag, NAME>, EVEX_V128;
Igor Breger074a64e2015-07-24 17:24:15 +00009061
Simon Pilgrim21e89792018-04-13 14:36:59 +00009062 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode256, sched,
Simon Pilgrim833c2602017-12-05 19:21:28 +00009063 VTSrcInfo.info256, DestInfoZ256, x86memopZ256>,
Igor Breger074a64e2015-07-24 17:24:15 +00009064 avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009065 truncFrag, mtruncFrag, NAME>, EVEX_V256;
Igor Breger074a64e2015-07-24 17:24:15 +00009066 }
9067 let Predicates = [prd] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00009068 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode512, sched,
Simon Pilgrim833c2602017-12-05 19:21:28 +00009069 VTSrcInfo.info512, DestInfoZ, x86memopZ>,
Igor Breger074a64e2015-07-24 17:24:15 +00009070 avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009071 truncFrag, mtruncFrag, NAME>, EVEX_V512;
Igor Breger074a64e2015-07-24 17:24:15 +00009072}
9073
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009074multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009075 X86FoldableSchedWrite sched, PatFrag StoreNode,
Craig Topperb2868232018-01-14 08:11:36 +00009076 PatFrag MaskedStoreNode, SDNode InVecNode = OpNode> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009077 defm NAME: avx512_trunc<opc, OpcodeStr, InVecNode, InVecNode, InVecNode, sched,
Craig Topperb2868232018-01-14 08:11:36 +00009078 avx512vl_i64_info, v16i8x_info, v16i8x_info,
9079 v16i8x_info, i16mem, i32mem, i64mem, StoreNode,
9080 MaskedStoreNode>, EVEX_CD8<8, CD8VO>;
Igor Breger074a64e2015-07-24 17:24:15 +00009081}
9082
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009083multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009084 X86FoldableSchedWrite sched, PatFrag StoreNode,
Craig Topperb2868232018-01-14 08:11:36 +00009085 PatFrag MaskedStoreNode, SDNode InVecNode = OpNode> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009086 defm NAME: avx512_trunc<opc, OpcodeStr, InVecNode, InVecNode, OpNode, sched,
Craig Topperb2868232018-01-14 08:11:36 +00009087 avx512vl_i64_info, v8i16x_info, v8i16x_info,
9088 v8i16x_info, i32mem, i64mem, i128mem, StoreNode,
9089 MaskedStoreNode>, EVEX_CD8<16, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00009090}
9091
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009092multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009093 X86FoldableSchedWrite sched, PatFrag StoreNode,
Craig Topperb2868232018-01-14 08:11:36 +00009094 PatFrag MaskedStoreNode, SDNode InVecNode = OpNode> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009095 defm NAME: avx512_trunc<opc, OpcodeStr, InVecNode, OpNode, OpNode, sched,
Craig Topperb2868232018-01-14 08:11:36 +00009096 avx512vl_i64_info, v4i32x_info, v4i32x_info,
9097 v8i32x_info, i64mem, i128mem, i256mem, StoreNode,
9098 MaskedStoreNode>, EVEX_CD8<32, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00009099}
9100
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009101multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009102 X86FoldableSchedWrite sched, PatFrag StoreNode,
Craig Topperb2868232018-01-14 08:11:36 +00009103 PatFrag MaskedStoreNode, SDNode InVecNode = OpNode> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009104 defm NAME: avx512_trunc<opc, OpcodeStr, InVecNode, InVecNode, OpNode, sched,
Craig Topperb2868232018-01-14 08:11:36 +00009105 avx512vl_i32_info, v16i8x_info, v16i8x_info,
9106 v16i8x_info, i32mem, i64mem, i128mem, StoreNode,
9107 MaskedStoreNode>, EVEX_CD8<8, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00009108}
9109
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009110multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009111 X86FoldableSchedWrite sched, PatFrag StoreNode,
Craig Topperb2868232018-01-14 08:11:36 +00009112 PatFrag MaskedStoreNode, SDNode InVecNode = OpNode> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009113 defm NAME: avx512_trunc<opc, OpcodeStr, InVecNode, OpNode, OpNode, sched,
Craig Topperb2868232018-01-14 08:11:36 +00009114 avx512vl_i32_info, v8i16x_info, v8i16x_info,
9115 v16i16x_info, i64mem, i128mem, i256mem, StoreNode,
9116 MaskedStoreNode>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00009117}
9118
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009119multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009120 X86FoldableSchedWrite sched, PatFrag StoreNode,
Craig Topperb2868232018-01-14 08:11:36 +00009121 PatFrag MaskedStoreNode, SDNode InVecNode = OpNode> {
9122 defm NAME: avx512_trunc<opc, OpcodeStr, InVecNode, OpNode, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009123 sched, avx512vl_i16_info, v16i8x_info, v16i8x_info,
Craig Topperb2868232018-01-14 08:11:36 +00009124 v32i8x_info, i64mem, i128mem, i256mem, StoreNode,
9125 MaskedStoreNode, HasBWI>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00009126}
9127
Simon Pilgrim21e89792018-04-13 14:36:59 +00009128defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", trunc, WriteShuffle256,
Craig Topperb2868232018-01-14 08:11:36 +00009129 truncstorevi8, masked_truncstorevi8, X86vtrunc>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009130defm VPMOVSQB : avx512_trunc_qb<0x22, "vpmovsqb", X86vtruncs, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009131 truncstore_s_vi8, masked_truncstore_s_vi8>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009132defm VPMOVUSQB : avx512_trunc_qb<0x12, "vpmovusqb", X86vtruncus, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009133 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00009134
Simon Pilgrim21e89792018-04-13 14:36:59 +00009135defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", trunc, WriteShuffle256,
Craig Topperb2868232018-01-14 08:11:36 +00009136 truncstorevi16, masked_truncstorevi16, X86vtrunc>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009137defm VPMOVSQW : avx512_trunc_qw<0x24, "vpmovsqw", X86vtruncs, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009138 truncstore_s_vi16, masked_truncstore_s_vi16>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009139defm VPMOVUSQW : avx512_trunc_qw<0x14, "vpmovusqw", X86vtruncus, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009140 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00009141
Simon Pilgrim21e89792018-04-13 14:36:59 +00009142defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", trunc, WriteShuffle256,
Craig Topperb2868232018-01-14 08:11:36 +00009143 truncstorevi32, masked_truncstorevi32, X86vtrunc>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009144defm VPMOVSQD : avx512_trunc_qd<0x25, "vpmovsqd", X86vtruncs, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009145 truncstore_s_vi32, masked_truncstore_s_vi32>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009146defm VPMOVUSQD : avx512_trunc_qd<0x15, "vpmovusqd", X86vtruncus, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009147 truncstore_us_vi32, masked_truncstore_us_vi32>;
Igor Breger074a64e2015-07-24 17:24:15 +00009148
Simon Pilgrim21e89792018-04-13 14:36:59 +00009149defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", trunc, WriteShuffle256,
Craig Topperb2868232018-01-14 08:11:36 +00009150 truncstorevi8, masked_truncstorevi8, X86vtrunc>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009151defm VPMOVSDB : avx512_trunc_db<0x21, "vpmovsdb", X86vtruncs, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009152 truncstore_s_vi8, masked_truncstore_s_vi8>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009153defm VPMOVUSDB : avx512_trunc_db<0x11, "vpmovusdb", X86vtruncus, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009154 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00009155
Simon Pilgrim21e89792018-04-13 14:36:59 +00009156defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", trunc, WriteShuffle256,
Craig Topperb2868232018-01-14 08:11:36 +00009157 truncstorevi16, masked_truncstorevi16, X86vtrunc>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009158defm VPMOVSDW : avx512_trunc_dw<0x23, "vpmovsdw", X86vtruncs, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009159 truncstore_s_vi16, masked_truncstore_s_vi16>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009160defm VPMOVUSDW : avx512_trunc_dw<0x13, "vpmovusdw", X86vtruncus, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009161 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00009162
Simon Pilgrim21e89792018-04-13 14:36:59 +00009163defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", trunc, WriteShuffle256,
Craig Topperb2868232018-01-14 08:11:36 +00009164 truncstorevi8, masked_truncstorevi8, X86vtrunc>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009165defm VPMOVSWB : avx512_trunc_wb<0x20, "vpmovswb", X86vtruncs, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009166 truncstore_s_vi8, masked_truncstore_s_vi8>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009167defm VPMOVUSWB : avx512_trunc_wb<0x10, "vpmovuswb", X86vtruncus, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009168 truncstore_us_vi8, masked_truncstore_us_vi8>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009169
Elena Demikhovskydb738d92015-11-01 11:45:47 +00009170let Predicates = [HasAVX512, NoVLX] in {
Craig Topperb2868232018-01-14 08:11:36 +00009171def: Pat<(v8i16 (trunc (v8i32 VR256X:$src))),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00009172 (v8i16 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00009173 (v16i16 (VPMOVDWZrr (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00009174 VR256X:$src, sub_ymm)))), sub_xmm))>;
Craig Topperb2868232018-01-14 08:11:36 +00009175def: Pat<(v4i32 (trunc (v4i64 VR256X:$src))),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00009176 (v4i32 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00009177 (v8i32 (VPMOVQDZrr (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00009178 VR256X:$src, sub_ymm)))), sub_xmm))>;
9179}
9180
9181let Predicates = [HasBWI, NoVLX] in {
Craig Topperb2868232018-01-14 08:11:36 +00009182def: Pat<(v16i8 (trunc (v16i16 VR256X:$src))),
Craig Topper61403202016-09-19 02:53:43 +00009183 (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00009184 VR256X:$src, sub_ymm))), sub_xmm))>;
9185}
9186
Simon Pilgrim21e89792018-04-13 14:36:59 +00009187multiclass WriteShuffle256_common<bits<8> opc, string OpcodeStr, X86FoldableSchedWrite sched,
Igor Breger2ba64ab2016-05-22 10:21:04 +00009188 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
Craig Topper6694df12018-02-25 06:21:04 +00009189 X86MemOperand x86memop, PatFrag LdFrag, SDNode OpNode>{
Craig Topper52e2e832016-07-22 05:46:44 +00009190 let ExeDomain = DestInfo.ExeDomain in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009191 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
9192 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
Simon Pilgrime9376b92018-04-12 19:59:35 +00009193 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009194 EVEX, Sched<[sched]>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00009195
Craig Toppere1cac152016-06-07 07:27:54 +00009196 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
9197 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
Simon Pilgrime9376b92018-04-12 19:59:35 +00009198 (DestInfo.VT (LdFrag addr:$src))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009199 EVEX, Sched<[sched.Folded]>;
Craig Topper52e2e832016-07-22 05:46:44 +00009200 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009201}
9202
Simon Pilgrim21e89792018-04-13 14:36:59 +00009203multiclass WriteShuffle256_BW<bits<8> opc, string OpcodeStr,
Craig Topper6694df12018-02-25 06:21:04 +00009204 SDNode OpNode, SDNode InVecNode, string ExtTy,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009205 X86FoldableSchedWrite sched, PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009206 let Predicates = [HasVLX, HasBWI] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009207 defm Z128: WriteShuffle256_common<opc, OpcodeStr, sched, v8i16x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009208 v16i8x_info, i64mem, LdFrag, InVecNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00009209 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128, VEX_WIG;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00009210
Simon Pilgrim21e89792018-04-13 14:36:59 +00009211 defm Z256: WriteShuffle256_common<opc, OpcodeStr, sched, v16i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00009212 v16i8x_info, i128mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00009213 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009214 }
9215 let Predicates = [HasBWI] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009216 defm Z : WriteShuffle256_common<opc, OpcodeStr, sched, v32i16_info,
Craig Topper6840f112016-07-14 06:41:34 +00009217 v32i8x_info, i256mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00009218 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009219 }
9220}
9221
Simon Pilgrim21e89792018-04-13 14:36:59 +00009222multiclass WriteShuffle256_BD<bits<8> opc, string OpcodeStr,
Craig Topper6694df12018-02-25 06:21:04 +00009223 SDNode OpNode, SDNode InVecNode, string ExtTy,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009224 X86FoldableSchedWrite sched, PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009225 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009226 defm Z128: WriteShuffle256_common<opc, OpcodeStr, sched, v4i32x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009227 v16i8x_info, i32mem, LdFrag, InVecNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00009228 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009229
Simon Pilgrim21e89792018-04-13 14:36:59 +00009230 defm Z256: WriteShuffle256_common<opc, OpcodeStr, sched, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00009231 v16i8x_info, i64mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00009232 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009233 }
9234 let Predicates = [HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009235 defm Z : WriteShuffle256_common<opc, OpcodeStr, sched, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00009236 v16i8x_info, i128mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00009237 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009238 }
9239}
9240
Simon Pilgrim21e89792018-04-13 14:36:59 +00009241multiclass WriteShuffle256_BQ<bits<8> opc, string OpcodeStr,
Craig Topper6694df12018-02-25 06:21:04 +00009242 SDNode OpNode, SDNode InVecNode, string ExtTy,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009243 X86FoldableSchedWrite sched, PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009244 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009245 defm Z128: WriteShuffle256_common<opc, OpcodeStr, sched, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009246 v16i8x_info, i16mem, LdFrag, InVecNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00009247 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009248
Simon Pilgrim21e89792018-04-13 14:36:59 +00009249 defm Z256: WriteShuffle256_common<opc, OpcodeStr, sched, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00009250 v16i8x_info, i32mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00009251 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009252 }
9253 let Predicates = [HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009254 defm Z : WriteShuffle256_common<opc, OpcodeStr, sched, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00009255 v16i8x_info, i64mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00009256 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009257 }
9258}
9259
Simon Pilgrim21e89792018-04-13 14:36:59 +00009260multiclass WriteShuffle256_WD<bits<8> opc, string OpcodeStr,
Craig Topper6694df12018-02-25 06:21:04 +00009261 SDNode OpNode, SDNode InVecNode, string ExtTy,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009262 X86FoldableSchedWrite sched, PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009263 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009264 defm Z128: WriteShuffle256_common<opc, OpcodeStr, sched, v4i32x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009265 v8i16x_info, i64mem, LdFrag, InVecNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00009266 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009267
Simon Pilgrim21e89792018-04-13 14:36:59 +00009268 defm Z256: WriteShuffle256_common<opc, OpcodeStr, sched, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00009269 v8i16x_info, i128mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00009270 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009271 }
9272 let Predicates = [HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009273 defm Z : WriteShuffle256_common<opc, OpcodeStr, sched, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00009274 v16i16x_info, i256mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00009275 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009276 }
9277}
9278
Simon Pilgrim21e89792018-04-13 14:36:59 +00009279multiclass WriteShuffle256_WQ<bits<8> opc, string OpcodeStr,
Craig Topper6694df12018-02-25 06:21:04 +00009280 SDNode OpNode, SDNode InVecNode, string ExtTy,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009281 X86FoldableSchedWrite sched, PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009282 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009283 defm Z128: WriteShuffle256_common<opc, OpcodeStr, sched, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009284 v8i16x_info, i32mem, LdFrag, InVecNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00009285 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009286
Simon Pilgrim21e89792018-04-13 14:36:59 +00009287 defm Z256: WriteShuffle256_common<opc, OpcodeStr, sched, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00009288 v8i16x_info, i64mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00009289 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009290 }
9291 let Predicates = [HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009292 defm Z : WriteShuffle256_common<opc, OpcodeStr, sched, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00009293 v8i16x_info, i128mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00009294 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009295 }
9296}
9297
Simon Pilgrim21e89792018-04-13 14:36:59 +00009298multiclass WriteShuffle256_DQ<bits<8> opc, string OpcodeStr,
Craig Topper6694df12018-02-25 06:21:04 +00009299 SDNode OpNode, SDNode InVecNode, string ExtTy,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009300 X86FoldableSchedWrite sched, PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009301
9302 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009303 defm Z128: WriteShuffle256_common<opc, OpcodeStr, sched, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009304 v4i32x_info, i64mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009305 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
9306
Simon Pilgrim21e89792018-04-13 14:36:59 +00009307 defm Z256: WriteShuffle256_common<opc, OpcodeStr, sched, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00009308 v4i32x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009309 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
9310 }
9311 let Predicates = [HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009312 defm Z : WriteShuffle256_common<opc, OpcodeStr, sched, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00009313 v8i32x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009314 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
9315 }
9316}
9317
Simon Pilgrim21e89792018-04-13 14:36:59 +00009318defm VPMOVZXBW : WriteShuffle256_BW<0x30, "vpmovzxbw", X86vzext, zext_invec, "z", WriteShuffle256>;
9319defm VPMOVZXBD : WriteShuffle256_BD<0x31, "vpmovzxbd", X86vzext, zext_invec, "z", WriteShuffle256>;
9320defm VPMOVZXBQ : WriteShuffle256_BQ<0x32, "vpmovzxbq", X86vzext, zext_invec, "z", WriteShuffle256>;
9321defm VPMOVZXWD : WriteShuffle256_WD<0x33, "vpmovzxwd", X86vzext, zext_invec, "z", WriteShuffle256>;
9322defm VPMOVZXWQ : WriteShuffle256_WQ<0x34, "vpmovzxwq", X86vzext, zext_invec, "z", WriteShuffle256>;
9323defm VPMOVZXDQ : WriteShuffle256_DQ<0x35, "vpmovzxdq", X86vzext, zext_invec, "z", WriteShuffle256>;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009324
Simon Pilgrim21e89792018-04-13 14:36:59 +00009325defm VPMOVSXBW: WriteShuffle256_BW<0x20, "vpmovsxbw", X86vsext, sext_invec, "s", WriteShuffle256>;
9326defm VPMOVSXBD: WriteShuffle256_BD<0x21, "vpmovsxbd", X86vsext, sext_invec, "s", WriteShuffle256>;
9327defm VPMOVSXBQ: WriteShuffle256_BQ<0x22, "vpmovsxbq", X86vsext, sext_invec, "s", WriteShuffle256>;
9328defm VPMOVSXWD: WriteShuffle256_WD<0x23, "vpmovsxwd", X86vsext, sext_invec, "s", WriteShuffle256>;
9329defm VPMOVSXWQ: WriteShuffle256_WQ<0x24, "vpmovsxwq", X86vsext, sext_invec, "s", WriteShuffle256>;
9330defm VPMOVSXDQ: WriteShuffle256_DQ<0x25, "vpmovsxdq", X86vsext, sext_invec, "s", WriteShuffle256>;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009331
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009332
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009333multiclass AVX512_pmovx_patterns<string OpcPrefix, SDNode ExtOp,
Craig Toppera30db992018-04-04 07:00:24 +00009334 SDNode InVecOp> {
Craig Topper64378f42016-10-09 23:08:39 +00009335 // 128-bit patterns
9336 let Predicates = [HasVLX, HasBWI] in {
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009337 def : Pat<(v8i16 (InVecOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00009338 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009339 def : Pat<(v8i16 (InVecOp (bc_v16i8 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00009340 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009341 def : Pat<(v8i16 (InVecOp (v16i8 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009342 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009343 def : Pat<(v8i16 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009344 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009345 def : Pat<(v8i16 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009346 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
9347 }
9348 let Predicates = [HasVLX] in {
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009349 def : Pat<(v4i32 (InVecOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00009350 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009351 def : Pat<(v4i32 (InVecOp (v16i8 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009352 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009353 def : Pat<(v4i32 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009354 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009355 def : Pat<(v4i32 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009356 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
9357
Craig Toppera30db992018-04-04 07:00:24 +00009358 def : Pat<(v2i64 (InVecOp (bc_v16i8 (v4i32 (scalar_to_vector (extloadi32i16 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00009359 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009360 def : Pat<(v2i64 (InVecOp (v16i8 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009361 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009362 def : Pat<(v2i64 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009363 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009364 def : Pat<(v2i64 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009365 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
9366
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009367 def : Pat<(v4i32 (InVecOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00009368 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009369 def : Pat<(v4i32 (InVecOp (bc_v8i16 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00009370 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009371 def : Pat<(v4i32 (InVecOp (v8i16 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009372 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009373 def : Pat<(v4i32 (InVecOp (v8i16 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009374 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009375 def : Pat<(v4i32 (InVecOp (bc_v8i16 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009376 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
9377
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009378 def : Pat<(v2i64 (InVecOp (bc_v8i16 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00009379 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009380 def : Pat<(v2i64 (InVecOp (v8i16 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009381 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009382 def : Pat<(v2i64 (InVecOp (v8i16 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009383 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009384 def : Pat<(v2i64 (InVecOp (bc_v8i16 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009385 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
9386
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009387 def : Pat<(v2i64 (InVecOp (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00009388 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009389 def : Pat<(v2i64 (InVecOp (bc_v4i32 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00009390 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009391 def : Pat<(v2i64 (InVecOp (v4i32 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009392 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009393 def : Pat<(v2i64 (InVecOp (v4i32 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009394 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009395 def : Pat<(v2i64 (InVecOp (bc_v4i32 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009396 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
9397 }
9398 // 256-bit patterns
9399 let Predicates = [HasVLX, HasBWI] in {
9400 def : Pat<(v16i16 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
9401 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
9402 def : Pat<(v16i16 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
9403 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
9404 def : Pat<(v16i16 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
9405 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
9406 }
9407 let Predicates = [HasVLX] in {
9408 def : Pat<(v8i32 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
9409 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
9410 def : Pat<(v8i32 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
9411 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
9412 def : Pat<(v8i32 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
9413 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
9414 def : Pat<(v8i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
9415 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
9416
9417 def : Pat<(v4i64 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
9418 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
9419 def : Pat<(v4i64 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
9420 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
9421 def : Pat<(v4i64 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
9422 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
9423 def : Pat<(v4i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
9424 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
9425
9426 def : Pat<(v8i32 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
9427 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
9428 def : Pat<(v8i32 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
9429 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
9430 def : Pat<(v8i32 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
9431 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
9432
9433 def : Pat<(v4i64 (ExtOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
9434 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
9435 def : Pat<(v4i64 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
9436 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
9437 def : Pat<(v4i64 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
9438 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
9439 def : Pat<(v4i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
9440 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
9441
9442 def : Pat<(v4i64 (ExtOp (bc_v4i32 (loadv2i64 addr:$src)))),
9443 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
9444 def : Pat<(v4i64 (ExtOp (v4i32 (vzmovl_v2i64 addr:$src)))),
9445 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
9446 def : Pat<(v4i64 (ExtOp (v4i32 (vzload_v2i64 addr:$src)))),
9447 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
9448 }
9449 // 512-bit patterns
9450 let Predicates = [HasBWI] in {
9451 def : Pat<(v32i16 (ExtOp (bc_v32i8 (loadv4i64 addr:$src)))),
9452 (!cast<I>(OpcPrefix#BWZrm) addr:$src)>;
9453 }
9454 let Predicates = [HasAVX512] in {
9455 def : Pat<(v16i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
9456 (!cast<I>(OpcPrefix#BDZrm) addr:$src)>;
9457
9458 def : Pat<(v8i64 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
9459 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper9ece2f72016-10-10 06:25:48 +00009460 def : Pat<(v8i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
9461 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper64378f42016-10-09 23:08:39 +00009462
9463 def : Pat<(v16i32 (ExtOp (bc_v16i16 (loadv4i64 addr:$src)))),
9464 (!cast<I>(OpcPrefix#WDZrm) addr:$src)>;
9465
9466 def : Pat<(v8i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
9467 (!cast<I>(OpcPrefix#WQZrm) addr:$src)>;
9468
9469 def : Pat<(v8i64 (ExtOp (bc_v8i32 (loadv4i64 addr:$src)))),
9470 (!cast<I>(OpcPrefix#DQZrm) addr:$src)>;
9471 }
9472}
9473
Craig Toppera30db992018-04-04 07:00:24 +00009474defm : AVX512_pmovx_patterns<"VPMOVSX", X86vsext, sext_invec>;
9475defm : AVX512_pmovx_patterns<"VPMOVZX", X86vzext, zext_invec>;
Craig Topper64378f42016-10-09 23:08:39 +00009476
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009477//===----------------------------------------------------------------------===//
9478// GATHER - SCATTER Operations
9479
Simon Pilgrimb69dae42017-12-05 20:47:11 +00009480// FIXME: Improve scheduling of gather/scatter instructions.
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00009481multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Craig Topper16a91ce2017-11-15 07:46:43 +00009482 X86MemOperand memop, PatFrag GatherNode,
9483 RegisterClass MaskRC = _.KRCWM> {
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009484 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb",
9485 ExeDomain = _.ExeDomain in
Craig Topper16a91ce2017-11-15 07:46:43 +00009486 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, MaskRC:$mask_wb),
9487 (ins _.RC:$src1, MaskRC:$mask, memop:$src2),
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009488 !strconcat(OpcodeStr#_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00009489 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Craig Topper16a91ce2017-11-15 07:46:43 +00009490 [(set _.RC:$dst, MaskRC:$mask_wb,
9491 (GatherNode (_.VT _.RC:$src1), MaskRC:$mask,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00009492 vectoraddr:$src2))]>, EVEX, EVEX_K,
Simon Pilgrimb69dae42017-12-05 20:47:11 +00009493 EVEX_CD8<_.EltSize, CD8VT1>, Sched<[WriteLoad]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009494}
Cameron McInally45325962014-03-26 13:50:50 +00009495
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009496multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc,
9497 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
9498 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512,
Craig Topperd04cc8e2018-06-06 19:15:12 +00009499 vy512xmem, mgatherv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009500 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00009501 vz512mem, mgatherv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009502let Predicates = [HasVLX] in {
9503 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00009504 vx256xmem, mgatherv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009505 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00009506 vy256xmem, mgatherv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009507 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00009508 vx128xmem, mgatherv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009509 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00009510 vx128xmem, mgatherv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009511}
Cameron McInally45325962014-03-26 13:50:50 +00009512}
9513
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009514multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc,
9515 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00009516 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009517 mgatherv16i32>, EVEX_V512;
Craig Topperd04cc8e2018-06-06 19:15:12 +00009518 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz256mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009519 mgatherv8i64>, EVEX_V512;
9520let Predicates = [HasVLX] in {
9521 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00009522 vy256xmem, mgatherv8i32>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009523 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00009524 vy128xmem, mgatherv4i64>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009525 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00009526 vx128xmem, mgatherv4i32>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009527 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Craig Topperc1e7b3f2017-11-22 07:11:03 +00009528 vx64xmem, mgatherv2i64, VK2WM>,
Craig Topper16a91ce2017-11-15 07:46:43 +00009529 EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009530}
Cameron McInally45325962014-03-26 13:50:50 +00009531}
Michael Liao5bf95782014-12-04 05:20:33 +00009532
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009533
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009534defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">,
9535 avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">;
9536
9537defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">,
9538 avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009539
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00009540multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Craig Topper0b590342018-01-11 06:31:28 +00009541 X86MemOperand memop, PatFrag ScatterNode,
9542 RegisterClass MaskRC = _.KRCWM> {
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00009543
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009544let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00009545
Craig Topper0b590342018-01-11 06:31:28 +00009546 def mr : AVX5128I<opc, MRMDestMem, (outs MaskRC:$mask_wb),
9547 (ins memop:$dst, MaskRC:$mask, _.RC:$src),
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009548 !strconcat(OpcodeStr#_.Suffix,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00009549 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
Craig Topper0b590342018-01-11 06:31:28 +00009550 [(set MaskRC:$mask_wb, (ScatterNode (_.VT _.RC:$src),
9551 MaskRC:$mask, vectoraddr:$dst))]>,
Simon Pilgrimb69dae42017-12-05 20:47:11 +00009552 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>,
9553 Sched<[WriteStore]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009554}
9555
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009556multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc,
9557 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
9558 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512,
Craig Topperd04cc8e2018-06-06 19:15:12 +00009559 vy512xmem, mscatterv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009560 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00009561 vz512mem, mscatterv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009562let Predicates = [HasVLX] in {
9563 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00009564 vx256xmem, mscatterv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009565 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00009566 vy256xmem, mscatterv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009567 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00009568 vx128xmem, mscatterv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009569 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00009570 vx128xmem, mscatterv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009571}
Cameron McInally45325962014-03-26 13:50:50 +00009572}
9573
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009574multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc,
9575 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00009576 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009577 mscatterv16i32>, EVEX_V512;
Craig Topperd04cc8e2018-06-06 19:15:12 +00009578 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz256mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009579 mscatterv8i64>, EVEX_V512;
9580let Predicates = [HasVLX] in {
9581 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00009582 vy256xmem, mscatterv8i32>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009583 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00009584 vy128xmem, mscatterv4i64>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009585 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00009586 vx128xmem, mscatterv4i32>, EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009587 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Craig Topper0b590342018-01-11 06:31:28 +00009588 vx64xmem, mscatterv2i64, VK2WM>,
9589 EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009590}
Cameron McInally45325962014-03-26 13:50:50 +00009591}
9592
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009593defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">,
9594 avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009595
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009596defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">,
9597 avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009598
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009599// prefetch
9600multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
9601 RegisterClass KRC, X86MemOperand memop> {
9602 let Predicates = [HasPFI], hasSideEffects = 1 in
9603 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Simon Pilgrim294556d2018-04-12 12:43:49 +00009604 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"), []>,
9605 EVEX, EVEX_K, Sched<[WriteLoad]>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009606}
9607
9608defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00009609 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009610
9611defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
Craig Topperd04cc8e2018-06-06 19:15:12 +00009612 VK8WM, vz256mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009613
9614defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
Craig Topperd04cc8e2018-06-06 19:15:12 +00009615 VK8WM, vy512xmem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009616
9617defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00009618 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00009619
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009620defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00009621 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009622
9623defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
Craig Topperd04cc8e2018-06-06 19:15:12 +00009624 VK8WM, vz256mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009625
9626defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
Craig Topperd04cc8e2018-06-06 19:15:12 +00009627 VK8WM, vy512xmem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009628
9629defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00009630 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009631
9632defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00009633 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009634
9635defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
Craig Topperd04cc8e2018-06-06 19:15:12 +00009636 VK8WM, vz256mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009637
9638defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
Craig Topperd04cc8e2018-06-06 19:15:12 +00009639 VK8WM, vy512xmem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009640
9641defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00009642 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009643
9644defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00009645 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009646
9647defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
Craig Topperd04cc8e2018-06-06 19:15:12 +00009648 VK8WM, vz256mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009649
9650defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
Craig Topperd04cc8e2018-06-06 19:15:12 +00009651 VK8WM, vy512xmem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009652
9653defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00009654 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009655
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00009656multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00009657def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00009658 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Simon Pilgrim577ae242018-04-12 19:25:07 +00009659 [(set Vec.RC:$dst, (Vec.VT (sext Vec.KRC:$src)))]>,
Simon Pilgrim1273f4a2018-05-18 17:58:36 +00009660 EVEX, Sched<[WriteMove]>; // TODO - WriteVecTrunc?
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00009661}
Michael Liao5bf95782014-12-04 05:20:33 +00009662
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00009663multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
9664 string OpcodeStr, Predicate prd> {
9665let Predicates = [prd] in
9666 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
9667
9668 let Predicates = [prd, HasVLX] in {
9669 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
9670 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
9671 }
9672}
9673
Michael Zuckerman85436ec2017-03-23 09:57:01 +00009674defm VPMOVM2B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, "vpmovm2" , HasBWI>;
9675defm VPMOVM2W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, "vpmovm2", HasBWI> , VEX_W;
9676defm VPMOVM2D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, "vpmovm2", HasDQI>;
9677defm VPMOVM2Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, "vpmovm2", HasDQI> , VEX_W;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009678
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00009679multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
Igor Bregerfca0a342016-01-28 13:19:25 +00009680 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
9681 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Simon Pilgrim577ae242018-04-12 19:25:07 +00009682 [(set _.KRC:$dst, (X86pcmpgtm _.ImmAllZerosV, (_.VT _.RC:$src)))]>,
9683 EVEX, Sched<[WriteMove]>;
Igor Bregerfca0a342016-01-28 13:19:25 +00009684}
9685
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009686// Use 512bit version to implement 128/256 bit in case NoVLX.
9687multiclass convert_vector_to_mask_lowering<X86VectorVTInfo ExtendInfo,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009688 X86VectorVTInfo _,
9689 string Name> {
Igor Bregerfca0a342016-01-28 13:19:25 +00009690
Craig Topperf090e8a2018-01-08 06:53:54 +00009691 def : Pat<(_.KVT (X86pcmpgtm _.ImmAllZerosV, (_.VT _.RC:$src))),
Igor Bregerfca0a342016-01-28 13:19:25 +00009692 (_.KVT (COPY_TO_REGCLASS
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009693 (!cast<Instruction>(Name#"Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009694 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00009695 _.RC:$src, _.SubRegIdx)),
9696 _.KRC))>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00009697}
9698
9699multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
Igor Bregerfca0a342016-01-28 13:19:25 +00009700 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
9701 let Predicates = [prd] in
9702 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
9703 EVEX_V512;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00009704
9705 let Predicates = [prd, HasVLX] in {
9706 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00009707 EVEX_V256;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00009708 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00009709 EVEX_V128;
9710 }
9711 let Predicates = [prd, NoVLX] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009712 defm Z256_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info256, NAME>;
9713 defm Z128_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info128, NAME>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00009714 }
9715}
9716
9717defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
9718 avx512vl_i8_info, HasBWI>;
9719defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
9720 avx512vl_i16_info, HasBWI>, VEX_W;
9721defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
9722 avx512vl_i32_info, HasDQI>;
9723defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
9724 avx512vl_i64_info, HasDQI>, VEX_W;
9725
Craig Topper0321ebc2018-01-24 04:51:17 +00009726// Patterns for handling sext from a mask register to v16i8/v16i16 when DQI
9727// is available, but BWI is not. We can't handle this in lowering because
9728// a target independent DAG combine likes to combine sext and trunc.
9729let Predicates = [HasDQI, NoBWI] in {
9730 def : Pat<(v16i8 (sext (v16i1 VK16:$src))),
9731 (VPMOVDBZrr (v16i32 (VPMOVM2DZrr VK16:$src)))>;
9732 def : Pat<(v16i16 (sext (v16i1 VK16:$src))),
9733 (VPMOVDWZrr (v16i32 (VPMOVM2DZrr VK16:$src)))>;
9734}
9735
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009736//===----------------------------------------------------------------------===//
9737// AVX-512 - COMPRESS and EXPAND
9738//
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00009739
Ayman Musad7a5ed42016-09-26 06:22:08 +00009740multiclass compress_by_vec_width_common<bits<8> opc, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009741 string OpcodeStr, X86FoldableSchedWrite sched> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00009742 defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00009743 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Simon Pilgrime9376b92018-04-12 19:59:35 +00009744 (_.VT (X86compress _.RC:$src1))>, AVX5128IBase,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009745 Sched<[sched]>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009746
Craig Toppere1cac152016-06-07 07:27:54 +00009747 let mayStore = 1, hasSideEffects = 0 in
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00009748 def mr : AVX5128I<opc, MRMDestMem, (outs),
9749 (ins _.MemOp:$dst, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00009750 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Simon Pilgrim904d1a82017-12-01 16:20:03 +00009751 []>, EVEX_CD8<_.EltSize, CD8VT1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009752 Sched<[sched.Folded]>;
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00009753
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009754 def mrk : AVX5128I<opc, MRMDestMem, (outs),
9755 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00009756 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Ayman Musad7a5ed42016-09-26 06:22:08 +00009757 []>,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00009758 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009759 Sched<[sched.Folded]>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009760}
9761
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009762multiclass compress_by_vec_width_lowering<X86VectorVTInfo _, string Name> {
Ayman Musad7a5ed42016-09-26 06:22:08 +00009763 def : Pat<(X86mCompressingStore addr:$dst, _.KRCWM:$mask,
9764 (_.VT _.RC:$src)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009765 (!cast<Instruction>(Name#_.ZSuffix##mrk)
Ayman Musad7a5ed42016-09-26 06:22:08 +00009766 addr:$dst, _.KRCWM:$mask, _.RC:$src)>;
9767}
9768
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009769multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009770 X86FoldableSchedWrite sched,
Coby Tayree71e37cc2017-11-21 09:48:44 +00009771 AVX512VLVectorVTInfo VTInfo,
9772 Predicate Pred = HasAVX512> {
9773 let Predicates = [Pred] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00009774 defm Z : compress_by_vec_width_common<opc, VTInfo.info512, OpcodeStr, sched>,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009775 compress_by_vec_width_lowering<VTInfo.info512, NAME>, EVEX_V512;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009776
Coby Tayree71e37cc2017-11-21 09:48:44 +00009777 let Predicates = [Pred, HasVLX] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009778 defm Z256 : compress_by_vec_width_common<opc, VTInfo.info256, OpcodeStr, sched>,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009779 compress_by_vec_width_lowering<VTInfo.info256, NAME>, EVEX_V256;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009780 defm Z128 : compress_by_vec_width_common<opc, VTInfo.info128, OpcodeStr, sched>,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009781 compress_by_vec_width_lowering<VTInfo.info128, NAME>, EVEX_V128;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009782 }
9783}
9784
Simon Pilgrim21e89792018-04-13 14:36:59 +00009785// FIXME: Is there a better scheduler class for VPCOMPRESS?
9786defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", WriteVarShuffle256,
Craig Topper88c23022018-06-12 07:32:19 +00009787 avx512vl_i32_info>, EVEX, NotMemoryFoldable;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009788defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", WriteVarShuffle256,
Craig Topper88c23022018-06-12 07:32:19 +00009789 avx512vl_i64_info>, EVEX, VEX_W, NotMemoryFoldable;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009790defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", WriteVarShuffle256,
Craig Topper88c23022018-06-12 07:32:19 +00009791 avx512vl_f32_info>, EVEX, NotMemoryFoldable;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009792defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", WriteVarShuffle256,
Craig Topper88c23022018-06-12 07:32:19 +00009793 avx512vl_f64_info>, EVEX, VEX_W, NotMemoryFoldable;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009794
Elena Demikhovsky72860c32014-12-15 10:03:52 +00009795// expand
9796multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009797 string OpcodeStr, X86FoldableSchedWrite sched> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00009798 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00009799 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Simon Pilgrime9376b92018-04-12 19:59:35 +00009800 (_.VT (X86expand _.RC:$src1))>, AVX5128IBase,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009801 Sched<[sched]>;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00009802
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00009803 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9804 (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1",
9805 (_.VT (X86expand (_.VT (bitconvert
Simon Pilgrime9376b92018-04-12 19:59:35 +00009806 (_.LdFrag addr:$src1)))))>,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00009807 AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009808 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00009809}
9810
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009811multiclass expand_by_vec_width_lowering<X86VectorVTInfo _, string Name> {
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00009812
9813 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask, undef)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009814 (!cast<Instruction>(Name#_.ZSuffix##rmkz)
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00009815 _.KRCWM:$mask, addr:$src)>;
9816
Craig Topperaa747412018-06-01 22:28:28 +00009817 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask, _.ImmAllZerosV)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009818 (!cast<Instruction>(Name#_.ZSuffix##rmkz)
Craig Topperaa747412018-06-01 22:28:28 +00009819 _.KRCWM:$mask, addr:$src)>;
9820
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00009821 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask,
9822 (_.VT _.RC:$src0))),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009823 (!cast<Instruction>(Name#_.ZSuffix##rmk)
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00009824 _.RC:$src0, _.KRCWM:$mask, addr:$src)>;
9825}
9826
Elena Demikhovsky72860c32014-12-15 10:03:52 +00009827multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009828 X86FoldableSchedWrite sched,
Coby Tayree71e37cc2017-11-21 09:48:44 +00009829 AVX512VLVectorVTInfo VTInfo,
9830 Predicate Pred = HasAVX512> {
9831 let Predicates = [Pred] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00009832 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr, sched>,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009833 expand_by_vec_width_lowering<VTInfo.info512, NAME>, EVEX_V512;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00009834
Coby Tayree71e37cc2017-11-21 09:48:44 +00009835 let Predicates = [Pred, HasVLX] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009836 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr, sched>,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009837 expand_by_vec_width_lowering<VTInfo.info256, NAME>, EVEX_V256;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009838 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr, sched>,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009839 expand_by_vec_width_lowering<VTInfo.info128, NAME>, EVEX_V128;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00009840 }
9841}
9842
Simon Pilgrim21e89792018-04-13 14:36:59 +00009843// FIXME: Is there a better scheduler class for VPEXPAND?
9844defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00009845 avx512vl_i32_info>, EVEX;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009846defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00009847 avx512vl_i64_info>, EVEX, VEX_W;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009848defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00009849 avx512vl_f32_info>, EVEX;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009850defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00009851 avx512vl_f64_info>, EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009852
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009853//handle instruction reg_vec1 = op(reg_vec,imm)
9854// op(mem_vec,imm)
9855// op(broadcast(eltVt),imm)
9856//all instruction created with FROUND_CURRENT
9857multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009858 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00009859 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009860 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
9861 (ins _.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +00009862 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009863 (OpNode (_.VT _.RC:$src1),
Simon Pilgrim21e89792018-04-13 14:36:59 +00009864 (i32 imm:$src2))>, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009865 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9866 (ins _.MemOp:$src1, i32u8imm:$src2),
9867 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
9868 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009869 (i32 imm:$src2))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009870 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009871 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9872 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
9873 OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr,
9874 "${src1}"##_.BroadcastStr##", $src2",
9875 (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009876 (i32 imm:$src2))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009877 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper05948fb2016-08-02 05:11:15 +00009878 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009879}
9880
9881//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
9882multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009883 SDNode OpNode, X86FoldableSchedWrite sched,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009884 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00009885 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009886 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
9887 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topperbfe13ff2016-01-11 00:44:52 +00009888 OpcodeStr##_.Suffix, "$src2, {sae}, $src1",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009889 "$src1, {sae}, $src2",
9890 (OpNode (_.VT _.RC:$src1),
9891 (i32 imm:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009892 (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009893 EVEX_B, Sched<[sched]>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009894}
9895
9896multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr,
Craig Topper0af48f12017-11-13 02:02:58 +00009897 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009898 SDNode OpNodeRnd, X86SchedWriteWidths sched, Predicate prd>{
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009899 let Predicates = [prd] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009900 defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, sched.ZMM,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009901 _.info512>,
9902 avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNodeRnd,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009903 sched.ZMM, _.info512>, EVEX_V512;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009904 }
9905 let Predicates = [prd, HasVLX] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009906 defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, sched.XMM,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009907 _.info128>, EVEX_V128;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009908 defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, sched.YMM,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009909 _.info256>, EVEX_V256;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009910 }
9911}
9912
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009913//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
9914// op(reg_vec2,mem_vec,imm)
9915// op(reg_vec2,broadcast(eltVt),imm)
9916//all instruction created with FROUND_CURRENT
9917multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009918 X86FoldableSchedWrite sched, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00009919 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009920 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009921 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009922 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9923 (OpNode (_.VT _.RC:$src1),
9924 (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009925 (i32 imm:$src3))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009926 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009927 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9928 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
9929 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9930 (OpNode (_.VT _.RC:$src1),
9931 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009932 (i32 imm:$src3))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009933 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009934 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9935 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
9936 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
9937 "$src1, ${src2}"##_.BroadcastStr##", $src3",
9938 (OpNode (_.VT _.RC:$src1),
9939 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009940 (i32 imm:$src3))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009941 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper05948fb2016-08-02 05:11:15 +00009942 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009943}
9944
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009945//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
9946// op(reg_vec2,mem_vec,imm)
Igor Breger2ae0fe32015-08-31 11:14:02 +00009947multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009948 X86FoldableSchedWrite sched, X86VectorVTInfo DestInfo,
Simon Pilgrim36be8522017-11-29 18:52:20 +00009949 X86VectorVTInfo SrcInfo>{
Craig Topper05948fb2016-08-02 05:11:15 +00009950 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger2ae0fe32015-08-31 11:14:02 +00009951 defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
9952 (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3),
9953 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9954 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
9955 (SrcInfo.VT SrcInfo.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009956 (i8 imm:$src3)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009957 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009958 defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
9959 (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3),
9960 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9961 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
9962 (SrcInfo.VT (bitconvert
9963 (SrcInfo.LdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009964 (i8 imm:$src3)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009965 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper05948fb2016-08-02 05:11:15 +00009966 }
Igor Breger2ae0fe32015-08-31 11:14:02 +00009967}
9968
9969//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
9970// op(reg_vec2,mem_vec,imm)
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009971// op(reg_vec2,broadcast(eltVt),imm)
9972multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009973 X86FoldableSchedWrite sched, X86VectorVTInfo _>:
9974 avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, sched, _, _>{
Igor Breger2ae0fe32015-08-31 11:14:02 +00009975
Craig Topper05948fb2016-08-02 05:11:15 +00009976 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00009977 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9978 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
9979 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
9980 "$src1, ${src2}"##_.BroadcastStr##", $src3",
9981 (OpNode (_.VT _.RC:$src1),
9982 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009983 (i8 imm:$src3))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009984 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009985}
9986
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009987//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
9988// op(reg_vec2,mem_scalar,imm)
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009989multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009990 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00009991 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009992 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009993 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009994 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9995 (OpNode (_.VT _.RC:$src1),
9996 (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009997 (i32 imm:$src3))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009998 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009999 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregere73ef852016-09-11 12:38:46 +000010000 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
Craig Toppere1cac152016-06-07 07:27:54 +000010001 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
10002 (OpNode (_.VT _.RC:$src1),
10003 (_.VT (scalar_to_vector
10004 (_.ScalarLdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +000010005 (i32 imm:$src3))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010006 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper05948fb2016-08-02 05:11:15 +000010007 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +000010008}
10009
Elena Demikhovsky42c96d92015-06-01 06:50:49 +000010010//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
10011multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010012 SDNode OpNode, X86FoldableSchedWrite sched,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +000010013 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +000010014 let ExeDomain = _.ExeDomain in
Elena Demikhovsky42c96d92015-06-01 06:50:49 +000010015 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +000010016 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +000010017 OpcodeStr, "$src3, {sae}, $src2, $src1",
10018 "$src1, $src2, {sae}, $src3",
Elena Demikhovsky42c96d92015-06-01 06:50:49 +000010019 (OpNode (_.VT _.RC:$src1),
10020 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +000010021 (i32 imm:$src3),
Simon Pilgrime9376b92018-04-12 19:59:35 +000010022 (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010023 EVEX_B, Sched<[sched]>;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +000010024}
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +000010025
Elena Demikhovsky3425c932015-06-02 08:28:57 +000010026//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +000010027multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010028 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Toppercac5d692017-02-26 06:45:37 +000010029 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +000010030 defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
10031 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +000010032 OpcodeStr, "$src3, {sae}, $src2, $src1",
10033 "$src1, $src2, {sae}, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +000010034 (OpNode (_.VT _.RC:$src1),
10035 (_.VT _.RC:$src2),
10036 (i32 imm:$src3),
Simon Pilgrime9376b92018-04-12 19:59:35 +000010037 (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010038 EVEX_B, Sched<[sched]>;
Elena Demikhovsky3425c932015-06-02 08:28:57 +000010039}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +000010040
Elena Demikhovsky3582eb32015-06-01 11:05:34 +000010041multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
Craig Topper0af48f12017-11-13 02:02:58 +000010042 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010043 SDNode OpNodeRnd, X86SchedWriteWidths sched, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +000010044 let Predicates = [prd] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010045 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, sched.ZMM, _.info512>,
10046 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNodeRnd, sched.ZMM, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +000010047 EVEX_V512;
10048
Elena Demikhovsky9e380862015-06-03 10:56:40 +000010049 }
10050 let Predicates = [prd, HasVLX] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010051 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, sched.XMM, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +000010052 EVEX_V128;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010053 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, sched.YMM, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +000010054 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +000010055 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +000010056}
10057
Igor Breger2ae0fe32015-08-31 11:14:02 +000010058multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010059 X86SchedWriteWidths sched, AVX512VLVectorVTInfo DestInfo,
Simon Pilgrim36be8522017-11-29 18:52:20 +000010060 AVX512VLVectorVTInfo SrcInfo, Predicate Pred = HasBWI> {
Coby Tayree71e37cc2017-11-21 09:48:44 +000010061 let Predicates = [Pred] in {
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010062 defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, sched.ZMM, DestInfo.info512,
Igor Breger2ae0fe32015-08-31 11:14:02 +000010063 SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V;
10064 }
Coby Tayree71e37cc2017-11-21 09:48:44 +000010065 let Predicates = [Pred, HasVLX] in {
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010066 defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, sched.XMM, DestInfo.info128,
Igor Breger2ae0fe32015-08-31 11:14:02 +000010067 SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V;
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010068 defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, sched.YMM, DestInfo.info256,
Igor Breger2ae0fe32015-08-31 11:14:02 +000010069 SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V;
10070 }
10071}
10072
Igor Breger00d9f842015-06-08 14:03:17 +000010073multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010074 bits<8> opc, SDNode OpNode, X86SchedWriteWidths sched,
Coby Tayree71e37cc2017-11-21 09:48:44 +000010075 Predicate Pred = HasAVX512> {
10076 let Predicates = [Pred] in {
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010077 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, sched.ZMM, _.info512>,
10078 EVEX_V512;
Igor Breger00d9f842015-06-08 14:03:17 +000010079 }
Coby Tayree71e37cc2017-11-21 09:48:44 +000010080 let Predicates = [Pred, HasVLX] in {
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010081 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, sched.XMM, _.info128>,
10082 EVEX_V128;
10083 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, sched.YMM, _.info256>,
10084 EVEX_V256;
Igor Breger00d9f842015-06-08 14:03:17 +000010085 }
10086}
10087
Elena Demikhovsky3425c932015-06-02 08:28:57 +000010088multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
Craig Topper0af48f12017-11-13 02:02:58 +000010089 X86VectorVTInfo _, bits<8> opc, SDNode OpNode,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010090 SDNode OpNodeRnd, X86SchedWriteWidths sched, Predicate prd> {
Elena Demikhovsky3425c932015-06-02 08:28:57 +000010091 let Predicates = [prd] in {
Craig Topper82fa0482018-06-14 15:40:30 +000010092 defm Z : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, sched.XMM, _>,
10093 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNodeRnd, sched.XMM, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +000010094 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +000010095}
10096
Igor Breger1e58e8a2015-09-02 11:18:55 +000010097multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr,
Craig Topper0af48f12017-11-13 02:02:58 +000010098 bits<8> opcPs, bits<8> opcPd, SDNode OpNode,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010099 SDNode OpNodeRnd, X86SchedWriteWidths sched, Predicate prd>{
Igor Breger1e58e8a2015-09-02 11:18:55 +000010100 defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010101 opcPs, OpNode, OpNodeRnd, sched, prd>,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +000010102 EVEX_CD8<32, CD8VF>;
Igor Breger1e58e8a2015-09-02 11:18:55 +000010103 defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010104 opcPd, OpNode, OpNodeRnd, sched, prd>,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +000010105 EVEX_CD8<64, CD8VF>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +000010106}
10107
Igor Breger1e58e8a2015-09-02 11:18:55 +000010108defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56,
Simon Pilgrimbe51b202018-05-04 12:59:24 +000010109 X86VReduce, X86VReduceRnd, SchedWriteFRnd, HasDQI>,
Craig Topper0af48f12017-11-13 02:02:58 +000010110 AVX512AIi8Base, EVEX;
Igor Breger1e58e8a2015-09-02 11:18:55 +000010111defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09,
Simon Pilgrimbe51b202018-05-04 12:59:24 +000010112 X86VRndScale, X86VRndScaleRnd, SchedWriteFRnd, HasAVX512>,
Craig Topper0af48f12017-11-13 02:02:58 +000010113 AVX512AIi8Base, EVEX;
Igor Breger1e58e8a2015-09-02 11:18:55 +000010114defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26,
Simon Pilgrimbe51b202018-05-04 12:59:24 +000010115 X86VGetMant, X86VGetMantRnd, SchedWriteFRnd, HasAVX512>,
Craig Topper0af48f12017-11-13 02:02:58 +000010116 AVX512AIi8Base, EVEX;
Igor Breger1e58e8a2015-09-02 11:18:55 +000010117
Elena Demikhovsky3582eb32015-06-01 11:05:34 +000010118defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +000010119 0x50, X86VRange, X86VRangeRnd,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010120 SchedWriteFAdd, HasDQI>,
Elena Demikhovsky3582eb32015-06-01 11:05:34 +000010121 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
10122defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +000010123 0x50, X86VRange, X86VRangeRnd,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010124 SchedWriteFAdd, HasDQI>,
Elena Demikhovsky3582eb32015-06-01 11:05:34 +000010125 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
10126
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +000010127defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd",
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010128 f64x_info, 0x51, X86Ranges, X86RangesRnd, SchedWriteFAdd, HasDQI>,
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +000010129 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
10130defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010131 0x51, X86Ranges, X86RangesRnd, SchedWriteFAdd, HasDQI>,
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +000010132 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
10133
Asaf Badouha5b2e5e2015-07-22 12:00:43 +000010134defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info,
Simon Pilgrimbe51b202018-05-04 12:59:24 +000010135 0x57, X86Reduces, X86ReducesRnd, SchedWriteFRnd, HasDQI>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +000010136 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
10137defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info,
Simon Pilgrimbe51b202018-05-04 12:59:24 +000010138 0x57, X86Reduces, X86ReducesRnd, SchedWriteFRnd, HasDQI>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +000010139 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +000010140
Igor Breger1e58e8a2015-09-02 11:18:55 +000010141defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info,
Simon Pilgrimbe51b202018-05-04 12:59:24 +000010142 0x27, X86GetMants, X86GetMantsRnd, SchedWriteFRnd, HasAVX512>,
Igor Breger1e58e8a2015-09-02 11:18:55 +000010143 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
10144defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info,
Simon Pilgrimbe51b202018-05-04 12:59:24 +000010145 0x27, X86GetMants, X86GetMantsRnd, SchedWriteFRnd, HasAVX512>,
Igor Breger1e58e8a2015-09-02 11:18:55 +000010146 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
10147
Asaf Badouha5b2e5e2015-07-22 12:00:43 +000010148let Predicates = [HasAVX512] in {
10149def : Pat<(v16f32 (ffloor VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +000010150 (VRNDSCALEPSZrri VR512:$src, (i32 0x9))>;
Mikhail Dvoretckiib1ce7762018-06-19 10:37:52 +000010151def : Pat<(v16f32 (vselect VK16WM:$mask, (ffloor VR512:$src), VR512:$dst)),
10152 (VRNDSCALEPSZrrik VR512:$dst, VK16WM:$mask, VR512:$src, (i32 0x9))>;
10153def : Pat<(v16f32 (vselect VK16WM:$mask, (ffloor VR512:$src), v16f32_info.ImmAllZerosV)),
10154 (VRNDSCALEPSZrrikz VK16WM:$mask, VR512:$src, (i32 0x9))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +000010155def : Pat<(v16f32 (fnearbyint VR512:$src)),
10156 (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>;
10157def : Pat<(v16f32 (fceil VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +000010158 (VRNDSCALEPSZrri VR512:$src, (i32 0xA))>;
Mikhail Dvoretckiib1ce7762018-06-19 10:37:52 +000010159def : Pat<(v16f32 (vselect VK16WM:$mask, (fceil VR512:$src), VR512:$dst)),
10160 (VRNDSCALEPSZrrik VR512:$dst, VK16WM:$mask, VR512:$src, (i32 0xA))>;
10161def : Pat<(v16f32 (vselect VK16WM:$mask, (fceil VR512:$src), v16f32_info.ImmAllZerosV)),
10162 (VRNDSCALEPSZrrikz VK16WM:$mask, VR512:$src, (i32 0xA))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +000010163def : Pat<(v16f32 (frint VR512:$src)),
10164 (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>;
10165def : Pat<(v16f32 (ftrunc VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +000010166 (VRNDSCALEPSZrri VR512:$src, (i32 0xB))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +000010167
Craig Topper957b7382018-06-12 00:48:57 +000010168def : Pat<(v16f32 (ffloor (loadv16f32 addr:$src))),
10169 (VRNDSCALEPSZrmi addr:$src, (i32 0x9))>;
10170def : Pat<(v16f32 (fnearbyint (loadv16f32 addr:$src))),
10171 (VRNDSCALEPSZrmi addr:$src, (i32 0xC))>;
10172def : Pat<(v16f32 (fceil (loadv16f32 addr:$src))),
10173 (VRNDSCALEPSZrmi addr:$src, (i32 0xA))>;
10174def : Pat<(v16f32 (frint (loadv16f32 addr:$src))),
10175 (VRNDSCALEPSZrmi addr:$src, (i32 0x4))>;
10176def : Pat<(v16f32 (ftrunc (loadv16f32 addr:$src))),
10177 (VRNDSCALEPSZrmi addr:$src, (i32 0xB))>;
10178
Asaf Badouha5b2e5e2015-07-22 12:00:43 +000010179def : Pat<(v8f64 (ffloor VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +000010180 (VRNDSCALEPDZrri VR512:$src, (i32 0x9))>;
Mikhail Dvoretckiib1ce7762018-06-19 10:37:52 +000010181def : Pat<(v8f64 (vselect VK8WM:$mask, (ffloor VR512:$src), VR512:$dst)),
10182 (VRNDSCALEPDZrrik VR512:$dst, VK8WM:$mask, VR512:$src, (i32 0x9))>;
10183def : Pat<(v8f64 (vselect VK8WM:$mask, (ffloor VR512:$src), v8f64_info.ImmAllZerosV)),
10184 (VRNDSCALEPDZrrikz VK8WM:$mask, VR512:$src, (i32 0x9))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +000010185def : Pat<(v8f64 (fnearbyint VR512:$src)),
10186 (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>;
10187def : Pat<(v8f64 (fceil VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +000010188 (VRNDSCALEPDZrri VR512:$src, (i32 0xA))>;
Mikhail Dvoretckiib1ce7762018-06-19 10:37:52 +000010189def : Pat<(v8f64 (vselect VK8WM:$mask, (fceil VR512:$src), VR512:$dst)),
10190 (VRNDSCALEPDZrrik VR512:$dst, VK8WM:$mask, VR512:$src, (i32 0xA))>;
10191def : Pat<(v8f64 (vselect VK8WM:$mask, (fceil VR512:$src), v8f64_info.ImmAllZerosV)),
10192 (VRNDSCALEPDZrrikz VK8WM:$mask, VR512:$src, (i32 0xA))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +000010193def : Pat<(v8f64 (frint VR512:$src)),
10194 (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>;
10195def : Pat<(v8f64 (ftrunc VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +000010196 (VRNDSCALEPDZrri VR512:$src, (i32 0xB))>;
Craig Topper957b7382018-06-12 00:48:57 +000010197
10198def : Pat<(v8f64 (ffloor (loadv8f64 addr:$src))),
10199 (VRNDSCALEPDZrmi addr:$src, (i32 0x9))>;
10200def : Pat<(v8f64 (fnearbyint (loadv8f64 addr:$src))),
10201 (VRNDSCALEPDZrmi addr:$src, (i32 0xC))>;
10202def : Pat<(v8f64 (fceil (loadv8f64 addr:$src))),
10203 (VRNDSCALEPDZrmi addr:$src, (i32 0xA))>;
10204def : Pat<(v8f64 (frint (loadv8f64 addr:$src))),
10205 (VRNDSCALEPDZrmi addr:$src, (i32 0x4))>;
10206def : Pat<(v8f64 (ftrunc (loadv8f64 addr:$src))),
10207 (VRNDSCALEPDZrmi addr:$src, (i32 0xB))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +000010208}
Elena Demikhovsky9e380862015-06-03 10:56:40 +000010209
Craig Topperac2508252017-11-11 21:44:51 +000010210let Predicates = [HasVLX] in {
10211def : Pat<(v4f32 (ffloor VR128X:$src)),
10212 (VRNDSCALEPSZ128rri VR128X:$src, (i32 0x9))>;
Mikhail Dvoretckiib1ce7762018-06-19 10:37:52 +000010213def : Pat<(v4f32 (vselect VK4WM:$mask, (ffloor VR128X:$src), VR128X:$dst)),
10214 (VRNDSCALEPSZ128rrik VR128X:$dst, VK4WM:$mask, VR128X:$src, (i32 0x9))>;
10215def : Pat<(v4f32 (vselect VK4WM:$mask, (ffloor VR128X:$src), v4f32x_info.ImmAllZerosV)),
10216 (VRNDSCALEPSZ128rrikz VK4WM:$mask, VR128X:$src, (i32 0x9))>;
Craig Topperac2508252017-11-11 21:44:51 +000010217def : Pat<(v4f32 (fnearbyint VR128X:$src)),
10218 (VRNDSCALEPSZ128rri VR128X:$src, (i32 0xC))>;
10219def : Pat<(v4f32 (fceil VR128X:$src)),
10220 (VRNDSCALEPSZ128rri VR128X:$src, (i32 0xA))>;
Mikhail Dvoretckiib1ce7762018-06-19 10:37:52 +000010221def : Pat<(v4f32 (vselect VK4WM:$mask, (fceil VR128X:$src), VR128X:$dst)),
10222 (VRNDSCALEPSZ128rrik VR128X:$dst, VK4WM:$mask, VR128X:$src, (i32 0xA))>;
10223def : Pat<(v4f32 (vselect VK4WM:$mask, (fceil VR128X:$src), v4f32x_info.ImmAllZerosV)),
10224 (VRNDSCALEPSZ128rrikz VK4WM:$mask, VR128X:$src, (i32 0xA))>;
Craig Topperac2508252017-11-11 21:44:51 +000010225def : Pat<(v4f32 (frint VR128X:$src)),
10226 (VRNDSCALEPSZ128rri VR128X:$src, (i32 0x4))>;
10227def : Pat<(v4f32 (ftrunc VR128X:$src)),
10228 (VRNDSCALEPSZ128rri VR128X:$src, (i32 0xB))>;
10229
Craig Topper957b7382018-06-12 00:48:57 +000010230def : Pat<(v4f32 (ffloor (loadv4f32 addr:$src))),
10231 (VRNDSCALEPSZ128rmi addr:$src, (i32 0x9))>;
10232def : Pat<(v4f32 (fnearbyint (loadv4f32 addr:$src))),
10233 (VRNDSCALEPSZ128rmi addr:$src, (i32 0xC))>;
10234def : Pat<(v4f32 (fceil (loadv4f32 addr:$src))),
10235 (VRNDSCALEPSZ128rmi addr:$src, (i32 0xA))>;
10236def : Pat<(v4f32 (frint (loadv4f32 addr:$src))),
10237 (VRNDSCALEPSZ128rmi addr:$src, (i32 0x4))>;
10238def : Pat<(v4f32 (ftrunc (loadv4f32 addr:$src))),
10239 (VRNDSCALEPSZ128rmi addr:$src, (i32 0xB))>;
10240
Craig Topperac2508252017-11-11 21:44:51 +000010241def : Pat<(v2f64 (ffloor VR128X:$src)),
10242 (VRNDSCALEPDZ128rri VR128X:$src, (i32 0x9))>;
Mikhail Dvoretckiib1ce7762018-06-19 10:37:52 +000010243def : Pat<(v2f64 (vselect VK2WM:$mask, (ffloor VR128X:$src), VR128X:$dst)),
10244 (VRNDSCALEPDZ128rrik VR128X:$dst, VK2WM:$mask, VR128X:$src, (i32 0x9))>;
10245def : Pat<(v2f64 (vselect VK2WM:$mask, (ffloor VR128X:$src), v2f64x_info.ImmAllZerosV)),
10246 (VRNDSCALEPDZ128rrikz VK2WM:$mask, VR128X:$src, (i32 0x9))>;
Craig Topperac2508252017-11-11 21:44:51 +000010247def : Pat<(v2f64 (fnearbyint VR128X:$src)),
10248 (VRNDSCALEPDZ128rri VR128X:$src, (i32 0xC))>;
10249def : Pat<(v2f64 (fceil VR128X:$src)),
10250 (VRNDSCALEPDZ128rri VR128X:$src, (i32 0xA))>;
Mikhail Dvoretckiib1ce7762018-06-19 10:37:52 +000010251def : Pat<(v2f64 (vselect VK2WM:$mask, (fceil VR128X:$src), VR128X:$dst)),
10252 (VRNDSCALEPDZ128rrik VR128X:$dst, VK2WM:$mask, VR128X:$src, (i32 0xA))>;
10253def : Pat<(v2f64 (vselect VK2WM:$mask, (fceil VR128X:$src), v2f64x_info.ImmAllZerosV)),
10254 (VRNDSCALEPDZ128rrikz VK2WM:$mask, VR128X:$src, (i32 0xA))>;
Craig Topperac2508252017-11-11 21:44:51 +000010255def : Pat<(v2f64 (frint VR128X:$src)),
10256 (VRNDSCALEPDZ128rri VR128X:$src, (i32 0x4))>;
10257def : Pat<(v2f64 (ftrunc VR128X:$src)),
10258 (VRNDSCALEPDZ128rri VR128X:$src, (i32 0xB))>;
10259
Craig Topper957b7382018-06-12 00:48:57 +000010260def : Pat<(v2f64 (ffloor (loadv2f64 addr:$src))),
10261 (VRNDSCALEPDZ128rmi addr:$src, (i32 0x9))>;
10262def : Pat<(v2f64 (fnearbyint (loadv2f64 addr:$src))),
10263 (VRNDSCALEPDZ128rmi addr:$src, (i32 0xC))>;
10264def : Pat<(v2f64 (fceil (loadv2f64 addr:$src))),
10265 (VRNDSCALEPDZ128rmi addr:$src, (i32 0xA))>;
10266def : Pat<(v2f64 (frint (loadv2f64 addr:$src))),
10267 (VRNDSCALEPDZ128rmi addr:$src, (i32 0x4))>;
10268def : Pat<(v2f64 (ftrunc (loadv2f64 addr:$src))),
10269 (VRNDSCALEPDZ128rmi addr:$src, (i32 0xB))>;
10270
Craig Topperac2508252017-11-11 21:44:51 +000010271def : Pat<(v8f32 (ffloor VR256X:$src)),
10272 (VRNDSCALEPSZ256rri VR256X:$src, (i32 0x9))>;
Mikhail Dvoretckiib1ce7762018-06-19 10:37:52 +000010273def : Pat<(v8f32 (vselect VK8WM:$mask, (ffloor VR256X:$src), VR256X:$dst)),
10274 (VRNDSCALEPSZ256rrik VR256X:$dst, VK8WM:$mask, VR256X:$src, (i32 0x9))>;
10275def : Pat<(v8f32 (vselect VK8WM:$mask, (ffloor VR256X:$src), v8f32x_info.ImmAllZerosV)),
10276 (VRNDSCALEPSZ256rrikz VK8WM:$mask, VR256X:$src, (i32 0x9))>;
Craig Topperac2508252017-11-11 21:44:51 +000010277def : Pat<(v8f32 (fnearbyint VR256X:$src)),
10278 (VRNDSCALEPSZ256rri VR256X:$src, (i32 0xC))>;
10279def : Pat<(v8f32 (fceil VR256X:$src)),
10280 (VRNDSCALEPSZ256rri VR256X:$src, (i32 0xA))>;
Mikhail Dvoretckiib1ce7762018-06-19 10:37:52 +000010281def : Pat<(v8f32 (vselect VK8WM:$mask, (fceil VR256X:$src), VR256X:$dst)),
10282 (VRNDSCALEPSZ256rrik VR256X:$dst, VK8WM:$mask, VR256X:$src, (i32 0xA))>;
10283def : Pat<(v8f32 (vselect VK8WM:$mask, (fceil VR256X:$src), v8f32x_info.ImmAllZerosV)),
10284 (VRNDSCALEPSZ256rrikz VK8WM:$mask, VR256X:$src, (i32 0xA))>;
Craig Topperac2508252017-11-11 21:44:51 +000010285def : Pat<(v8f32 (frint VR256X:$src)),
10286 (VRNDSCALEPSZ256rri VR256X:$src, (i32 0x4))>;
10287def : Pat<(v8f32 (ftrunc VR256X:$src)),
10288 (VRNDSCALEPSZ256rri VR256X:$src, (i32 0xB))>;
10289
Craig Topper957b7382018-06-12 00:48:57 +000010290def : Pat<(v8f32 (ffloor (loadv8f32 addr:$src))),
10291 (VRNDSCALEPSZ256rmi addr:$src, (i32 0x9))>;
10292def : Pat<(v8f32 (fnearbyint (loadv8f32 addr:$src))),
10293 (VRNDSCALEPSZ256rmi addr:$src, (i32 0xC))>;
10294def : Pat<(v8f32 (fceil (loadv8f32 addr:$src))),
10295 (VRNDSCALEPSZ256rmi addr:$src, (i32 0xA))>;
10296def : Pat<(v8f32 (frint (loadv8f32 addr:$src))),
10297 (VRNDSCALEPSZ256rmi addr:$src, (i32 0x4))>;
10298def : Pat<(v8f32 (ftrunc (loadv8f32 addr:$src))),
10299 (VRNDSCALEPSZ256rmi addr:$src, (i32 0xB))>;
10300
Craig Topperac2508252017-11-11 21:44:51 +000010301def : Pat<(v4f64 (ffloor VR256X:$src)),
10302 (VRNDSCALEPDZ256rri VR256X:$src, (i32 0x9))>;
Mikhail Dvoretckiib1ce7762018-06-19 10:37:52 +000010303def : Pat<(v4f64 (vselect VK4WM:$mask, (ffloor VR256X:$src), VR256X:$dst)),
10304 (VRNDSCALEPDZ256rrik VR256X:$dst, VK4WM:$mask, VR256X:$src, (i32 0x9))>;
10305def : Pat<(v4f64 (vselect VK4WM:$mask, (ffloor VR256X:$src), v4f64x_info.ImmAllZerosV)),
10306 (VRNDSCALEPDZ256rrikz VK4WM:$mask, VR256X:$src, (i32 0x9))>;
Craig Topperac2508252017-11-11 21:44:51 +000010307def : Pat<(v4f64 (fnearbyint VR256X:$src)),
10308 (VRNDSCALEPDZ256rri VR256X:$src, (i32 0xC))>;
10309def : Pat<(v4f64 (fceil VR256X:$src)),
10310 (VRNDSCALEPDZ256rri VR256X:$src, (i32 0xA))>;
Mikhail Dvoretckiib1ce7762018-06-19 10:37:52 +000010311def : Pat<(v4f64 (vselect VK4WM:$mask, (fceil VR256X:$src), VR256X:$dst)),
10312 (VRNDSCALEPDZ256rrik VR256X:$dst, VK4WM:$mask, VR256X:$src, (i32 0xA))>;
10313def : Pat<(v4f64 (vselect VK4WM:$mask, (fceil VR256X:$src), v4f64x_info.ImmAllZerosV)),
10314 (VRNDSCALEPDZ256rrikz VK4WM:$mask, VR256X:$src, (i32 0xA))>;
Craig Topperac2508252017-11-11 21:44:51 +000010315def : Pat<(v4f64 (frint VR256X:$src)),
10316 (VRNDSCALEPDZ256rri VR256X:$src, (i32 0x4))>;
10317def : Pat<(v4f64 (ftrunc VR256X:$src)),
10318 (VRNDSCALEPDZ256rri VR256X:$src, (i32 0xB))>;
Craig Topper957b7382018-06-12 00:48:57 +000010319
10320def : Pat<(v4f64 (ffloor (loadv4f64 addr:$src))),
10321 (VRNDSCALEPDZ256rmi addr:$src, (i32 0x9))>;
10322def : Pat<(v4f64 (fnearbyint (loadv4f64 addr:$src))),
10323 (VRNDSCALEPDZ256rmi addr:$src, (i32 0xC))>;
10324def : Pat<(v4f64 (fceil (loadv4f64 addr:$src))),
10325 (VRNDSCALEPDZ256rmi addr:$src, (i32 0xA))>;
10326def : Pat<(v4f64 (frint (loadv4f64 addr:$src))),
10327 (VRNDSCALEPDZ256rmi addr:$src, (i32 0x4))>;
10328def : Pat<(v4f64 (ftrunc (loadv4f64 addr:$src))),
10329 (VRNDSCALEPDZ256rmi addr:$src, (i32 0xB))>;
Craig Topperac2508252017-11-11 21:44:51 +000010330}
10331
Craig Topper25ceba72018-02-05 06:00:23 +000010332multiclass avx512_shuff_packed_128_common<bits<8> opc, string OpcodeStr,
Craig Topperc2965212018-06-19 04:24:44 +000010333 X86FoldableSchedWrite sched,
10334 X86VectorVTInfo _,
10335 X86VectorVTInfo CastInfo,
10336 string EVEX2VEXOvrd> {
Craig Topper25ceba72018-02-05 06:00:23 +000010337 let ExeDomain = _.ExeDomain in {
10338 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
10339 (ins _.RC:$src1, _.RC:$src2, u8imm:$src3),
10340 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
10341 (_.VT (bitconvert
10342 (CastInfo.VT (X86Shuf128 _.RC:$src1, _.RC:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +000010343 (i8 imm:$src3)))))>,
Craig Topperc2965212018-06-19 04:24:44 +000010344 Sched<[sched]>, EVEX2VEXOverride<EVEX2VEXOvrd#"rr">;
Craig Topper25ceba72018-02-05 06:00:23 +000010345 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
10346 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$src3),
10347 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
10348 (_.VT
10349 (bitconvert
10350 (CastInfo.VT (X86Shuf128 _.RC:$src1,
10351 (bitconvert (_.LdFrag addr:$src2)),
Simon Pilgrime9376b92018-04-12 19:59:35 +000010352 (i8 imm:$src3)))))>,
Craig Topperc2965212018-06-19 04:24:44 +000010353 Sched<[sched.Folded, ReadAfterLd]>,
10354 EVEX2VEXOverride<EVEX2VEXOvrd#"rm">;
Craig Topper25ceba72018-02-05 06:00:23 +000010355 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
10356 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
10357 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
10358 "$src1, ${src2}"##_.BroadcastStr##", $src3",
10359 (_.VT
10360 (bitconvert
10361 (CastInfo.VT
10362 (X86Shuf128 _.RC:$src1,
10363 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Simon Pilgrime9376b92018-04-12 19:59:35 +000010364 (i8 imm:$src3)))))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010365 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper42a53532017-08-16 23:38:25 +000010366 }
10367}
10368
Simon Pilgrim21e89792018-04-13 14:36:59 +000010369multiclass avx512_shuff_packed_128<string OpcodeStr, X86FoldableSchedWrite sched,
Craig Topper25ceba72018-02-05 06:00:23 +000010370 AVX512VLVectorVTInfo _,
Craig Topperc2965212018-06-19 04:24:44 +000010371 AVX512VLVectorVTInfo CastInfo, bits<8> opc,
10372 string EVEX2VEXOvrd>{
Craig Topper25ceba72018-02-05 06:00:23 +000010373 let Predicates = [HasAVX512] in
Simon Pilgrim21e89792018-04-13 14:36:59 +000010374 defm Z : avx512_shuff_packed_128_common<opc, OpcodeStr, sched,
Craig Topperc2965212018-06-19 04:24:44 +000010375 _.info512, CastInfo.info512, "">, EVEX_V512;
Craig Topper25ceba72018-02-05 06:00:23 +000010376
10377 let Predicates = [HasAVX512, HasVLX] in
Simon Pilgrim21e89792018-04-13 14:36:59 +000010378 defm Z256 : avx512_shuff_packed_128_common<opc, OpcodeStr, sched,
Craig Topperc2965212018-06-19 04:24:44 +000010379 _.info256, CastInfo.info256,
10380 EVEX2VEXOvrd>, EVEX_V256;
Craig Topper25ceba72018-02-05 06:00:23 +000010381}
10382
Simon Pilgrim21e89792018-04-13 14:36:59 +000010383defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4", WriteFShuffle256,
Craig Topperc2965212018-06-19 04:24:44 +000010384 avx512vl_f32_info, avx512vl_f64_info, 0x23, "VPERM2F128">, AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +000010385defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2", WriteFShuffle256,
Craig Topperc2965212018-06-19 04:24:44 +000010386 avx512vl_f64_info, avx512vl_f64_info, 0x23, "VPERM2F128">, AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Simon Pilgrim21e89792018-04-13 14:36:59 +000010387defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4", WriteFShuffle256,
Craig Topperc2965212018-06-19 04:24:44 +000010388 avx512vl_i32_info, avx512vl_i64_info, 0x43, "VPERM2I128">, AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +000010389defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2", WriteFShuffle256,
Craig Topperc2965212018-06-19 04:24:44 +000010390 avx512vl_i64_info, avx512vl_i64_info, 0x43, "VPERM2I128">, AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +000010391
Craig Topperb561e662017-01-19 02:34:29 +000010392let Predicates = [HasAVX512] in {
10393// Provide fallback in case the load node that is used in the broadcast
10394// patterns above is used by additional users, which prevents the pattern
10395// selection.
10396def : Pat<(v8f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
10397 (VSHUFF64X2Zrri (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
10398 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
10399 0)>;
10400def : Pat<(v8i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
10401 (VSHUFI64X2Zrri (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
10402 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
10403 0)>;
10404
10405def : Pat<(v16f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
10406 (VSHUFF32X4Zrri (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
10407 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
10408 0)>;
10409def : Pat<(v16i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
10410 (VSHUFI32X4Zrri (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
10411 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
10412 0)>;
10413
10414def : Pat<(v32i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
10415 (VSHUFI32X4Zrri (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
10416 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
10417 0)>;
10418
10419def : Pat<(v64i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
10420 (VSHUFI32X4Zrri (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
10421 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
10422 0)>;
10423}
10424
Craig Topperc2965212018-06-19 04:24:44 +000010425multiclass avx512_valign<bits<8> opc, string OpcodeStr,
10426 X86FoldableSchedWrite sched, X86VectorVTInfo _>{
10427 // NOTE: EVEX2VEXOverride changed back to Unset for 256-bit at the
10428 // instantiation of this class.
10429 let ExeDomain = _.ExeDomain in {
10430 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
10431 (ins _.RC:$src1, _.RC:$src2, u8imm:$src3),
10432 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
10433 (_.VT (X86VAlign _.RC:$src1, _.RC:$src2, (i8 imm:$src3)))>,
10434 Sched<[sched]>, EVEX2VEXOverride<"VPALIGNRrri">;
10435 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
10436 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$src3),
10437 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
10438 (_.VT (X86VAlign _.RC:$src1,
10439 (bitconvert (_.LdFrag addr:$src2)),
10440 (i8 imm:$src3)))>,
10441 Sched<[sched.Folded, ReadAfterLd]>,
10442 EVEX2VEXOverride<"VPALIGNRrmi">;
10443
10444 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
10445 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
10446 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
10447 "$src1, ${src2}"##_.BroadcastStr##", $src3",
10448 (X86VAlign _.RC:$src1,
10449 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
10450 (i8 imm:$src3))>, EVEX_B,
10451 Sched<[sched.Folded, ReadAfterLd]>;
10452 }
Igor Breger00d9f842015-06-08 14:03:17 +000010453}
10454
Craig Topperc2965212018-06-19 04:24:44 +000010455multiclass avx512_valign_common<string OpcodeStr, X86SchedWriteWidths sched,
10456 AVX512VLVectorVTInfo _> {
10457 let Predicates = [HasAVX512] in {
10458 defm Z : avx512_valign<0x03, OpcodeStr, sched.ZMM, _.info512>,
10459 AVX512AIi8Base, EVEX_4V, EVEX_V512;
10460 }
10461 let Predicates = [HasAVX512, HasVLX] in {
10462 defm Z128 : avx512_valign<0x03, OpcodeStr, sched.XMM, _.info128>,
10463 AVX512AIi8Base, EVEX_4V, EVEX_V128;
10464 // We can't really override the 256-bit version so change it back to unset.
10465 let EVEX2VEXOverride = ? in
10466 defm Z256 : avx512_valign<0x03, OpcodeStr, sched.YMM, _.info256>,
10467 AVX512AIi8Base, EVEX_4V, EVEX_V256;
10468 }
10469}
10470
10471defm VALIGND: avx512_valign_common<"valignd", SchedWriteShuffle,
10472 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
10473defm VALIGNQ: avx512_valign_common<"valignq", SchedWriteShuffle,
10474 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>,
10475 VEX_W;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010476
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010477defm VPALIGNR: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr",
10478 SchedWriteShuffle, avx512vl_i8_info,
10479 avx512vl_i8_info>, EVEX_CD8<8, CD8VF>;
Igor Breger2ae0fe32015-08-31 11:14:02 +000010480
Craig Topper333897e2017-11-03 06:48:02 +000010481// Fragments to help convert valignq into masked valignd. Or valignq/valignd
10482// into vpalignr.
10483def ValignqImm32XForm : SDNodeXForm<imm, [{
10484 return getI8Imm(N->getZExtValue() * 2, SDLoc(N));
10485}]>;
10486def ValignqImm8XForm : SDNodeXForm<imm, [{
10487 return getI8Imm(N->getZExtValue() * 8, SDLoc(N));
10488}]>;
10489def ValigndImm8XForm : SDNodeXForm<imm, [{
10490 return getI8Imm(N->getZExtValue() * 4, SDLoc(N));
10491}]>;
10492
10493multiclass avx512_vpalign_mask_lowering<string OpcodeStr, SDNode OpNode,
10494 X86VectorVTInfo From, X86VectorVTInfo To,
10495 SDNodeXForm ImmXForm> {
10496 def : Pat<(To.VT (vselect To.KRCWM:$mask,
10497 (bitconvert
10498 (From.VT (OpNode From.RC:$src1, From.RC:$src2,
10499 imm:$src3))),
10500 To.RC:$src0)),
10501 (!cast<Instruction>(OpcodeStr#"rrik") To.RC:$src0, To.KRCWM:$mask,
10502 To.RC:$src1, To.RC:$src2,
10503 (ImmXForm imm:$src3))>;
10504
10505 def : Pat<(To.VT (vselect To.KRCWM:$mask,
10506 (bitconvert
10507 (From.VT (OpNode From.RC:$src1, From.RC:$src2,
10508 imm:$src3))),
10509 To.ImmAllZerosV)),
10510 (!cast<Instruction>(OpcodeStr#"rrikz") To.KRCWM:$mask,
10511 To.RC:$src1, To.RC:$src2,
10512 (ImmXForm imm:$src3))>;
10513
10514 def : Pat<(To.VT (vselect To.KRCWM:$mask,
10515 (bitconvert
10516 (From.VT (OpNode From.RC:$src1,
10517 (bitconvert (To.LdFrag addr:$src2)),
10518 imm:$src3))),
10519 To.RC:$src0)),
10520 (!cast<Instruction>(OpcodeStr#"rmik") To.RC:$src0, To.KRCWM:$mask,
10521 To.RC:$src1, addr:$src2,
10522 (ImmXForm imm:$src3))>;
10523
10524 def : Pat<(To.VT (vselect To.KRCWM:$mask,
10525 (bitconvert
10526 (From.VT (OpNode From.RC:$src1,
10527 (bitconvert (To.LdFrag addr:$src2)),
10528 imm:$src3))),
10529 To.ImmAllZerosV)),
10530 (!cast<Instruction>(OpcodeStr#"rmikz") To.KRCWM:$mask,
10531 To.RC:$src1, addr:$src2,
10532 (ImmXForm imm:$src3))>;
10533}
10534
10535multiclass avx512_vpalign_mask_lowering_mb<string OpcodeStr, SDNode OpNode,
10536 X86VectorVTInfo From,
10537 X86VectorVTInfo To,
10538 SDNodeXForm ImmXForm> :
10539 avx512_vpalign_mask_lowering<OpcodeStr, OpNode, From, To, ImmXForm> {
10540 def : Pat<(From.VT (OpNode From.RC:$src1,
10541 (bitconvert (To.VT (X86VBroadcast
10542 (To.ScalarLdFrag addr:$src2)))),
10543 imm:$src3)),
10544 (!cast<Instruction>(OpcodeStr#"rmbi") To.RC:$src1, addr:$src2,
10545 (ImmXForm imm:$src3))>;
10546
10547 def : Pat<(To.VT (vselect To.KRCWM:$mask,
10548 (bitconvert
10549 (From.VT (OpNode From.RC:$src1,
10550 (bitconvert
10551 (To.VT (X86VBroadcast
10552 (To.ScalarLdFrag addr:$src2)))),
10553 imm:$src3))),
10554 To.RC:$src0)),
10555 (!cast<Instruction>(OpcodeStr#"rmbik") To.RC:$src0, To.KRCWM:$mask,
10556 To.RC:$src1, addr:$src2,
10557 (ImmXForm imm:$src3))>;
10558
10559 def : Pat<(To.VT (vselect To.KRCWM:$mask,
10560 (bitconvert
10561 (From.VT (OpNode From.RC:$src1,
10562 (bitconvert
10563 (To.VT (X86VBroadcast
10564 (To.ScalarLdFrag addr:$src2)))),
10565 imm:$src3))),
10566 To.ImmAllZerosV)),
10567 (!cast<Instruction>(OpcodeStr#"rmbikz") To.KRCWM:$mask,
10568 To.RC:$src1, addr:$src2,
10569 (ImmXForm imm:$src3))>;
10570}
10571
10572let Predicates = [HasAVX512] in {
10573 // For 512-bit we lower to the widest element type we can. So we only need
10574 // to handle converting valignq to valignd.
10575 defm : avx512_vpalign_mask_lowering_mb<"VALIGNDZ", X86VAlign, v8i64_info,
10576 v16i32_info, ValignqImm32XForm>;
10577}
10578
10579let Predicates = [HasVLX] in {
10580 // For 128-bit we lower to the widest element type we can. So we only need
10581 // to handle converting valignq to valignd.
10582 defm : avx512_vpalign_mask_lowering_mb<"VALIGNDZ128", X86VAlign, v2i64x_info,
10583 v4i32x_info, ValignqImm32XForm>;
10584 // For 256-bit we lower to the widest element type we can. So we only need
10585 // to handle converting valignq to valignd.
10586 defm : avx512_vpalign_mask_lowering_mb<"VALIGNDZ256", X86VAlign, v4i64x_info,
10587 v8i32x_info, ValignqImm32XForm>;
10588}
10589
10590let Predicates = [HasVLX, HasBWI] in {
10591 // We can turn 128 and 256 bit VALIGND/VALIGNQ into VPALIGNR.
10592 defm : avx512_vpalign_mask_lowering<"VPALIGNRZ128", X86VAlign, v2i64x_info,
10593 v16i8x_info, ValignqImm8XForm>;
10594 defm : avx512_vpalign_mask_lowering<"VPALIGNRZ128", X86VAlign, v4i32x_info,
10595 v16i8x_info, ValigndImm8XForm>;
10596}
10597
Simon Pilgrim36be8522017-11-29 18:52:20 +000010598defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw",
Simon Pilgrim93c878c2018-05-03 10:31:20 +000010599 SchedWritePSADBW, avx512vl_i16_info, avx512vl_i8_info>,
Craig Topper17bd84c2018-06-18 18:47:07 +000010600 EVEX_CD8<8, CD8VF>, NotEVEX2VEXConvertible;
Igor Bregerf3ded812015-08-31 13:09:30 +000010601
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010602multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010603 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Toppere9e84c82017-01-31 05:18:24 +000010604 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010605 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +000010606 (ins _.RC:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010607 "$src1", "$src1",
Simon Pilgrime9376b92018-04-12 19:59:35 +000010608 (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010609 Sched<[sched]>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010610
Craig Toppere1cac152016-06-07 07:27:54 +000010611 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
10612 (ins _.MemOp:$src1), OpcodeStr,
10613 "$src1", "$src1",
Simon Pilgrime9376b92018-04-12 19:59:35 +000010614 (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>,
Simon Pilgrim756348c2017-11-29 13:49:51 +000010615 EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010616 Sched<[sched.Folded]>;
Craig Toppere9e84c82017-01-31 05:18:24 +000010617 }
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010618}
10619
10620multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010621 X86FoldableSchedWrite sched, X86VectorVTInfo _> :
10622 avx512_unary_rm<opc, OpcodeStr, OpNode, sched, _> {
Craig Toppere1cac152016-06-07 07:27:54 +000010623 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
10624 (ins _.ScalarMemOp:$src1), OpcodeStr,
10625 "${src1}"##_.BroadcastStr,
10626 "${src1}"##_.BroadcastStr,
10627 (_.VT (OpNode (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +000010628 (_.ScalarLdFrag addr:$src1))))>,
Simon Pilgrim756348c2017-11-29 13:49:51 +000010629 EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010630 Sched<[sched.Folded]>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010631}
10632
10633multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010634 X86SchedWriteWidths sched,
10635 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010636 let Predicates = [prd] in
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010637 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, sched.ZMM, VTInfo.info512>,
Simon Pilgrim756348c2017-11-29 13:49:51 +000010638 EVEX_V512;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010639
10640 let Predicates = [prd, HasVLX] in {
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010641 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, sched.YMM, VTInfo.info256>,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010642 EVEX_V256;
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010643 defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, sched.XMM, VTInfo.info128>,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010644 EVEX_V128;
10645 }
10646}
10647
10648multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010649 X86SchedWriteWidths sched, AVX512VLVectorVTInfo VTInfo,
Simon Pilgrim756348c2017-11-29 13:49:51 +000010650 Predicate prd> {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010651 let Predicates = [prd] in
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010652 defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, sched.ZMM, VTInfo.info512>,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010653 EVEX_V512;
10654
10655 let Predicates = [prd, HasVLX] in {
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010656 defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, sched.YMM, VTInfo.info256>,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010657 EVEX_V256;
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010658 defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, sched.XMM, VTInfo.info128>,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010659 EVEX_V128;
10660 }
10661}
10662
10663multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010664 SDNode OpNode, X86SchedWriteWidths sched,
10665 Predicate prd> {
Simon Pilgrim21e89792018-04-13 14:36:59 +000010666 defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, sched,
Simon Pilgrim756348c2017-11-29 13:49:51 +000010667 avx512vl_i64_info, prd>, VEX_W;
Simon Pilgrim21e89792018-04-13 14:36:59 +000010668 defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, sched,
Simon Pilgrim756348c2017-11-29 13:49:51 +000010669 avx512vl_i32_info, prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010670}
10671
10672multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010673 SDNode OpNode, X86SchedWriteWidths sched,
10674 Predicate prd> {
Simon Pilgrim21e89792018-04-13 14:36:59 +000010675 defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, sched,
Simon Pilgrim756348c2017-11-29 13:49:51 +000010676 avx512vl_i16_info, prd>, VEX_WIG;
Simon Pilgrim21e89792018-04-13 14:36:59 +000010677 defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, sched,
Simon Pilgrim756348c2017-11-29 13:49:51 +000010678 avx512vl_i8_info, prd>, VEX_WIG;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010679}
10680
10681multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
10682 bits<8> opc_d, bits<8> opc_q,
Simon Pilgrim756348c2017-11-29 13:49:51 +000010683 string OpcodeStr, SDNode OpNode,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010684 X86SchedWriteWidths sched> {
Simon Pilgrim21e89792018-04-13 14:36:59 +000010685 defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode, sched,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010686 HasAVX512>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010687 avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode, sched,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010688 HasBWI>;
10689}
10690
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010691defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", abs,
10692 SchedWriteVecALU>;
Igor Bregerf2460112015-07-26 14:41:44 +000010693
Simon Pilgrimfea153f2017-05-06 19:11:59 +000010694// VPABS: Use 512bit version to implement 128/256 bit in case NoVLX.
10695let Predicates = [HasAVX512, NoVLX] in {
10696 def : Pat<(v4i64 (abs VR256X:$src)),
10697 (EXTRACT_SUBREG
10698 (VPABSQZrr
10699 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)),
10700 sub_ymm)>;
10701 def : Pat<(v2i64 (abs VR128X:$src)),
10702 (EXTRACT_SUBREG
10703 (VPABSQZrr
10704 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)),
10705 sub_xmm)>;
10706}
10707
Craig Topperc0896052017-12-16 02:40:28 +000010708// Use 512bit version to implement 128/256 bit.
10709multiclass avx512_unary_lowering<string InstrStr, SDNode OpNode,
10710 AVX512VLVectorVTInfo _, Predicate prd> {
10711 let Predicates = [prd, NoVLX] in {
10712 def : Pat<(_.info256.VT(OpNode _.info256.RC:$src1)),
10713 (EXTRACT_SUBREG
10714 (!cast<Instruction>(InstrStr # "Zrr")
10715 (INSERT_SUBREG(_.info512.VT(IMPLICIT_DEF)),
10716 _.info256.RC:$src1,
10717 _.info256.SubRegIdx)),
10718 _.info256.SubRegIdx)>;
10719
10720 def : Pat<(_.info128.VT(OpNode _.info128.RC:$src1)),
10721 (EXTRACT_SUBREG
10722 (!cast<Instruction>(InstrStr # "Zrr")
10723 (INSERT_SUBREG(_.info512.VT(IMPLICIT_DEF)),
10724 _.info128.RC:$src1,
10725 _.info128.SubRegIdx)),
10726 _.info128.SubRegIdx)>;
10727 }
Igor Breger0dcd8bc2015-09-03 09:05:31 +000010728}
10729
Craig Topperc0896052017-12-16 02:40:28 +000010730defm VPLZCNT : avx512_unary_rm_vl_dq<0x44, 0x44, "vplzcnt", ctlz,
Simon Pilgrim0720c8d2018-05-03 18:22:49 +000010731 SchedWriteVecIMul, HasCDI>;
Simon Pilgrim756348c2017-11-29 13:49:51 +000010732
Simon Pilgrim21e89792018-04-13 14:36:59 +000010733// FIXME: Is there a better scheduler class for VPCONFLICT?
Simon Pilgrim756348c2017-11-29 13:49:51 +000010734defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010735 SchedWriteVecALU, HasCDI>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +000010736
Simon Pilgrimc89aa0b2017-05-05 12:20:34 +000010737// VPLZCNT: Use 512bit version to implement 128/256 bit in case NoVLX.
Craig Topperc0896052017-12-16 02:40:28 +000010738defm : avx512_unary_lowering<"VPLZCNTQ", ctlz, avx512vl_i64_info, HasCDI>;
10739defm : avx512_unary_lowering<"VPLZCNTD", ctlz, avx512vl_i32_info, HasCDI>;
Simon Pilgrimc89aa0b2017-05-05 12:20:34 +000010740
Igor Breger24cab0f2015-11-16 07:22:00 +000010741//===---------------------------------------------------------------------===//
Oren Ben Simhon7bf27f02017-05-25 13:45:23 +000010742// Counts number of ones - VPOPCNTD and VPOPCNTQ
10743//===---------------------------------------------------------------------===//
10744
Simon Pilgrim21e89792018-04-13 14:36:59 +000010745// FIXME: Is there a better scheduler class for VPOPCNTD/VPOPCNTQ?
Craig Topperc0896052017-12-16 02:40:28 +000010746defm VPOPCNT : avx512_unary_rm_vl_dq<0x55, 0x55, "vpopcnt", ctpop,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010747 SchedWriteVecALU, HasVPOPCNTDQ>;
Simon Pilgrim756348c2017-11-29 13:49:51 +000010748
Craig Topperc0896052017-12-16 02:40:28 +000010749defm : avx512_unary_lowering<"VPOPCNTQ", ctpop, avx512vl_i64_info, HasVPOPCNTDQ>;
10750defm : avx512_unary_lowering<"VPOPCNTD", ctpop, avx512vl_i32_info, HasVPOPCNTDQ>;
Oren Ben Simhon7bf27f02017-05-25 13:45:23 +000010751
10752//===---------------------------------------------------------------------===//
Igor Breger24cab0f2015-11-16 07:22:00 +000010753// Replicate Single FP - MOVSHDUP and MOVSLDUP
10754//===---------------------------------------------------------------------===//
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010755
Simon Pilgrim756348c2017-11-29 13:49:51 +000010756multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010757 X86SchedWriteWidths sched> {
Simon Pilgrim21e89792018-04-13 14:36:59 +000010758 defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, sched,
Simon Pilgrim756348c2017-11-29 13:49:51 +000010759 avx512vl_f32_info, HasAVX512>, XS;
Igor Breger24cab0f2015-11-16 07:22:00 +000010760}
10761
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010762defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup,
10763 SchedWriteFShuffle>;
10764defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup,
10765 SchedWriteFShuffle>;
Igor Breger1f782962015-11-19 08:26:56 +000010766
10767//===----------------------------------------------------------------------===//
10768// AVX-512 - MOVDDUP
10769//===----------------------------------------------------------------------===//
10770
10771multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010772 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Toppere9e84c82017-01-31 05:18:24 +000010773 let ExeDomain = _.ExeDomain in {
Igor Breger1f782962015-11-19 08:26:56 +000010774 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
10775 (ins _.RC:$src), OpcodeStr, "$src", "$src",
Simon Pilgrime9376b92018-04-12 19:59:35 +000010776 (_.VT (OpNode (_.VT _.RC:$src)))>, EVEX,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010777 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +000010778 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
10779 (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
10780 (_.VT (OpNode (_.VT (scalar_to_vector
Simon Pilgrime9376b92018-04-12 19:59:35 +000010781 (_.ScalarLdFrag addr:$src)))))>,
10782 EVEX, EVEX_CD8<_.EltSize, CD8VH>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010783 Sched<[sched.Folded]>;
Craig Toppere9e84c82017-01-31 05:18:24 +000010784 }
Igor Breger1f782962015-11-19 08:26:56 +000010785}
10786
10787multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010788 X86SchedWriteWidths sched, AVX512VLVectorVTInfo VTInfo> {
10789 defm Z : avx512_unary_rm<opc, OpcodeStr, X86Movddup, sched.ZMM,
10790 VTInfo.info512>, EVEX_V512;
Igor Breger1f782962015-11-19 08:26:56 +000010791
10792 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010793 defm Z256 : avx512_unary_rm<opc, OpcodeStr, X86Movddup, sched.YMM,
10794 VTInfo.info256>, EVEX_V256;
10795 defm Z128 : avx512_movddup_128<opc, OpcodeStr, X86VBroadcast, sched.XMM,
10796 VTInfo.info128>, EVEX_V128;
Igor Breger1f782962015-11-19 08:26:56 +000010797 }
10798}
10799
Simon Pilgrim756348c2017-11-29 13:49:51 +000010800multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010801 X86SchedWriteWidths sched> {
Simon Pilgrim21e89792018-04-13 14:36:59 +000010802 defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode, sched,
Igor Breger1f782962015-11-19 08:26:56 +000010803 avx512vl_f64_info>, XD, VEX_W;
Igor Breger1f782962015-11-19 08:26:56 +000010804}
10805
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010806defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup, SchedWriteFShuffle>;
Igor Breger1f782962015-11-19 08:26:56 +000010807
Craig Topper7eb0e7c2016-09-29 05:54:43 +000010808let Predicates = [HasVLX] in {
Igor Breger1f782962015-11-19 08:26:56 +000010809def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))),
Craig Topper7eb0e7c2016-09-29 05:54:43 +000010810 (VMOVDDUPZ128rm addr:$src)>;
10811def : Pat<(v2f64 (X86VBroadcast f64:$src)),
10812 (VMOVDDUPZ128rr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topperf6c69562017-10-13 21:56:48 +000010813def : Pat<(v2f64 (X86VBroadcast (loadv2f64 addr:$src))),
10814 (VMOVDDUPZ128rm addr:$src)>;
Craig Topperda84ff32017-01-07 22:20:23 +000010815
10816def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
10817 (v2f64 VR128X:$src0)),
10818 (VMOVDDUPZ128rrk VR128X:$src0, VK2WM:$mask,
10819 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
10820def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
10821 (bitconvert (v4i32 immAllZerosV))),
10822 (VMOVDDUPZ128rrkz VK2WM:$mask, (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
10823
10824def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
10825 (v2f64 VR128X:$src0)),
10826 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
10827def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
10828 (bitconvert (v4i32 immAllZerosV))),
10829 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
Craig Topperf6c69562017-10-13 21:56:48 +000010830
10831def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadv2f64 addr:$src))),
10832 (v2f64 VR128X:$src0)),
10833 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
10834def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadv2f64 addr:$src))),
10835 (bitconvert (v4i32 immAllZerosV))),
10836 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
Craig Topper7eb0e7c2016-09-29 05:54:43 +000010837}
Igor Breger1f782962015-11-19 08:26:56 +000010838
Igor Bregerf2460112015-07-26 14:41:44 +000010839//===----------------------------------------------------------------------===//
10840// AVX-512 - Unpack Instructions
10841//===----------------------------------------------------------------------===//
Simon Pilgrim21e89792018-04-13 14:36:59 +000010842
Craig Topper9433f972016-08-02 06:16:53 +000010843defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh, HasAVX512,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +000010844 SchedWriteFShuffleSizes>;
Craig Topper9433f972016-08-02 06:16:53 +000010845defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl, HasAVX512,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +000010846 SchedWriteFShuffleSizes>;
Igor Bregerf2460112015-07-26 14:41:44 +000010847
10848defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010849 SchedWriteShuffle, HasBWI>;
Igor Bregerf2460112015-07-26 14:41:44 +000010850defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010851 SchedWriteShuffle, HasBWI>;
Igor Bregerf2460112015-07-26 14:41:44 +000010852defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010853 SchedWriteShuffle, HasBWI>;
Igor Bregerf2460112015-07-26 14:41:44 +000010854defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010855 SchedWriteShuffle, HasBWI>;
Igor Bregerf2460112015-07-26 14:41:44 +000010856
10857defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010858 SchedWriteShuffle, HasAVX512>;
Igor Bregerf2460112015-07-26 14:41:44 +000010859defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010860 SchedWriteShuffle, HasAVX512>;
Igor Bregerf2460112015-07-26 14:41:44 +000010861defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010862 SchedWriteShuffle, HasAVX512>;
Igor Bregerf2460112015-07-26 14:41:44 +000010863defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010864 SchedWriteShuffle, HasAVX512>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010865
10866//===----------------------------------------------------------------------===//
10867// AVX-512 - Extract & Insert Integer Instructions
10868//===----------------------------------------------------------------------===//
10869
10870multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
10871 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +000010872 def mr : AVX512Ii8<opc, MRMDestMem, (outs),
10873 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
10874 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrim1dcb9132017-10-23 16:00:57 +000010875 [(store (_.EltVT (trunc (OpNode (_.VT _.RC:$src1), imm:$src2))),
10876 addr:$dst)]>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000010877 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, Sched<[WriteVecExtractSt]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010878}
10879
10880multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> {
10881 let Predicates = [HasBWI] in {
10882 def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst),
10883 (ins _.RC:$src1, u8imm:$src2),
10884 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
10885 [(set GR32orGR64:$dst,
10886 (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000010887 EVEX, TAPD, Sched<[WriteVecExtract]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010888
10889 defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD;
10890 }
10891}
10892
10893multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> {
10894 let Predicates = [HasBWI] in {
10895 def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst),
10896 (ins _.RC:$src1, u8imm:$src2),
10897 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
10898 [(set GR32orGR64:$dst,
Simon Pilgrim577ae242018-04-12 19:25:07 +000010899 (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000010900 EVEX, PD, Sched<[WriteVecExtract]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010901
Craig Topper916d0cf2018-06-18 01:28:05 +000010902 let hasSideEffects = 0, isCodeGenOnly = 1, ForceDisassemble = 1 in
Igor Breger55747302015-11-18 08:46:16 +000010903 def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst),
10904 (ins _.RC:$src1, u8imm:$src2),
Craig Topper916d0cf2018-06-18 01:28:05 +000010905 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Simon Pilgrim577ae242018-04-12 19:25:07 +000010906 EVEX, TAPD, FoldGenData<NAME#rr>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000010907 Sched<[WriteVecExtract]>;
Igor Breger55747302015-11-18 08:46:16 +000010908
Igor Bregerdefab3c2015-10-08 12:55:01 +000010909 defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD;
10910 }
10911}
10912
10913multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _,
10914 RegisterClass GRC> {
10915 let Predicates = [HasDQI] in {
10916 def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst),
10917 (ins _.RC:$src1, u8imm:$src2),
10918 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
10919 [(set GRC:$dst,
10920 (extractelt (_.VT _.RC:$src1), imm:$src2))]>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000010921 EVEX, TAPD, Sched<[WriteVecExtract]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010922
Craig Toppere1cac152016-06-07 07:27:54 +000010923 def mr : AVX512Ii8<0x16, MRMDestMem, (outs),
10924 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
10925 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
10926 [(store (extractelt (_.VT _.RC:$src1),
10927 imm:$src2),addr:$dst)]>,
Simon Pilgrimd255a622017-12-06 18:46:06 +000010928 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000010929 Sched<[WriteVecExtractSt]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010930 }
10931}
10932
Craig Toppera33846a2017-10-22 06:18:23 +000010933defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>, VEX_WIG;
10934defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>, VEX_WIG;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010935defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>;
10936defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W;
10937
10938multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
10939 X86VectorVTInfo _, PatFrag LdFrag> {
10940 def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst),
10941 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
10942 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
10943 [(set _.RC:$dst,
10944 (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000010945 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>, Sched<[WriteVecInsertLd, ReadAfterLd]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010946}
10947
10948multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode,
10949 X86VectorVTInfo _, PatFrag LdFrag> {
10950 let Predicates = [HasBWI] in {
10951 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
10952 (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3),
10953 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
10954 [(set _.RC:$dst,
Simon Pilgrimd255a622017-12-06 18:46:06 +000010955 (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000010956 Sched<[WriteVecInsert]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010957
10958 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>;
10959 }
10960}
10961
10962multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr,
10963 X86VectorVTInfo _, RegisterClass GRC> {
10964 let Predicates = [HasDQI] in {
10965 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
10966 (ins _.RC:$src1, GRC:$src2, u8imm:$src3),
10967 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
10968 [(set _.RC:$dst,
10969 (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000010970 EVEX_4V, TAPD, Sched<[WriteVecInsert]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010971
10972 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _,
10973 _.ScalarLdFrag>, TAPD;
10974 }
10975}
10976
10977defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info,
Craig Toppera33846a2017-10-22 06:18:23 +000010978 extloadi8>, TAPD, VEX_WIG;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010979defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info,
Craig Toppera33846a2017-10-22 06:18:23 +000010980 extloadi16>, PD, VEX_WIG;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010981defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>;
10982defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W;
Simon Pilgrim36be8522017-11-29 18:52:20 +000010983
Igor Bregera6297c72015-09-02 10:50:58 +000010984//===----------------------------------------------------------------------===//
10985// VSHUFPS - VSHUFPD Operations
10986//===----------------------------------------------------------------------===//
Simon Pilgrim36be8522017-11-29 18:52:20 +000010987
Igor Bregera6297c72015-09-02 10:50:58 +000010988multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010989 AVX512VLVectorVTInfo VTInfo_FP>{
Simon Pilgrim36be8522017-11-29 18:52:20 +000010990 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010991 SchedWriteFShuffle>,
10992 EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>,
10993 AVX512AIi8Base, EVEX_4V;
Igor Bregera6297c72015-09-02 10:50:58 +000010994}
10995
10996defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS;
10997defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W;
Simon Pilgrim36be8522017-11-29 18:52:20 +000010998
Asaf Badouhd2c35992015-09-02 14:21:54 +000010999//===----------------------------------------------------------------------===//
11000// AVX-512 - Byte shift Left/Right
11001//===----------------------------------------------------------------------===//
11002
Simon Pilgrimfc0c26f2018-05-01 11:05:42 +000011003// FIXME: The SSE/AVX names are PSLLDQri etc. - should we add the i here as well?
Asaf Badouhd2c35992015-09-02 14:21:54 +000011004multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr,
Simon Pilgrim13d449d2017-12-05 20:16:22 +000011005 Format MRMm, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011006 X86FoldableSchedWrite sched, X86VectorVTInfo _>{
Asaf Badouhd2c35992015-09-02 14:21:54 +000011007 def rr : AVX512<opc, MRMr,
11008 (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2),
11009 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +000011010 [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011011 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +000011012 def rm : AVX512<opc, MRMm,
11013 (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2),
11014 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
11015 [(set _.RC:$dst,(_.VT (OpNode
Simon Pilgrim255fdd02016-06-11 12:54:37 +000011016 (_.VT (bitconvert (_.LdFrag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +000011017 (i8 imm:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011018 Sched<[sched.Folded, ReadAfterLd]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +000011019}
11020
Simon Pilgrim18bcf932016-02-03 09:41:59 +000011021multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr,
Simon Pilgrim13d449d2017-12-05 20:16:22 +000011022 Format MRMm, string OpcodeStr,
Simon Pilgrimfc0c26f2018-05-01 11:05:42 +000011023 X86SchedWriteWidths sched, Predicate prd>{
Asaf Badouhd2c35992015-09-02 14:21:54 +000011024 let Predicates = [prd] in
Simon Pilgrimfc0c26f2018-05-01 11:05:42 +000011025 defm Z : avx512_shift_packed<opc, OpNode, MRMr, MRMm, OpcodeStr,
11026 sched.ZMM, v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +000011027 let Predicates = [prd, HasVLX] in {
Simon Pilgrimfc0c26f2018-05-01 11:05:42 +000011028 defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm, OpcodeStr,
11029 sched.YMM, v32i8x_info>, EVEX_V256;
11030 defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm, OpcodeStr,
11031 sched.XMM, v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +000011032 }
11033}
Simon Pilgrim18bcf932016-02-03 09:41:59 +000011034defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq",
Simon Pilgrimfc0c26f2018-05-01 11:05:42 +000011035 SchedWriteShuffle, HasBWI>,
11036 AVX512PDIi8Base, EVEX_4V, VEX_WIG;
Simon Pilgrim18bcf932016-02-03 09:41:59 +000011037defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
Simon Pilgrimfc0c26f2018-05-01 11:05:42 +000011038 SchedWriteShuffle, HasBWI>,
11039 AVX512PDIi8Base, EVEX_4V, VEX_WIG;
Asaf Badouhd2c35992015-09-02 14:21:54 +000011040
Simon Pilgrim18bcf932016-02-03 09:41:59 +000011041multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011042 string OpcodeStr, X86FoldableSchedWrite sched,
Simon Pilgrim4d08aed2017-12-05 14:59:40 +000011043 X86VectorVTInfo _dst, X86VectorVTInfo _src> {
Asaf Badouhd2c35992015-09-02 14:21:54 +000011044 def rr : AVX512BI<opc, MRMSrcReg,
Cong Houdb6220f2015-11-24 19:51:26 +000011045 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +000011046 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +000011047 [(set _dst.RC:$dst,(_dst.VT
11048 (OpNode (_src.VT _src.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +000011049 (_src.VT _src.RC:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011050 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +000011051 def rm : AVX512BI<opc, MRMSrcMem,
11052 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2),
11053 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
11054 [(set _dst.RC:$dst,(_dst.VT
11055 (OpNode (_src.VT _src.RC:$src1),
11056 (_src.VT (bitconvert
Simon Pilgrime9376b92018-04-12 19:59:35 +000011057 (_src.LdFrag addr:$src2))))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011058 Sched<[sched.Folded, ReadAfterLd]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +000011059}
11060
Simon Pilgrim18bcf932016-02-03 09:41:59 +000011061multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011062 string OpcodeStr, X86SchedWriteWidths sched,
Simon Pilgrim4d08aed2017-12-05 14:59:40 +000011063 Predicate prd> {
Asaf Badouhd2c35992015-09-02 14:21:54 +000011064 let Predicates = [prd] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011065 defm Z : avx512_psadbw_packed<opc, OpNode, OpcodeStr, sched.ZMM,
11066 v8i64_info, v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +000011067 let Predicates = [prd, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011068 defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, sched.YMM,
11069 v4i64x_info, v32i8x_info>, EVEX_V256;
11070 defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, sched.XMM,
11071 v2i64x_info, v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +000011072 }
11073}
11074
Simon Pilgrim18bcf932016-02-03 09:41:59 +000011075defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw",
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011076 SchedWritePSADBW, HasBWI>, EVEX_4V, VEX_WIG;
Igor Bregerb4bb1902015-10-15 12:33:24 +000011077
Craig Topper4e794c72017-02-19 19:36:58 +000011078// Transforms to swizzle an immediate to enable better matching when
11079// memory operand isn't in the right place.
11080def VPTERNLOG321_imm8 : SDNodeXForm<imm, [{
11081 // Convert a VPTERNLOG immediate by swapping operand 0 and operand 2.
11082 uint8_t Imm = N->getZExtValue();
11083 // Swap bits 1/4 and 3/6.
11084 uint8_t NewImm = Imm & 0xa5;
11085 if (Imm & 0x02) NewImm |= 0x10;
11086 if (Imm & 0x10) NewImm |= 0x02;
11087 if (Imm & 0x08) NewImm |= 0x40;
11088 if (Imm & 0x40) NewImm |= 0x08;
11089 return getI8Imm(NewImm, SDLoc(N));
11090}]>;
11091def VPTERNLOG213_imm8 : SDNodeXForm<imm, [{
11092 // Convert a VPTERNLOG immediate by swapping operand 1 and operand 2.
11093 uint8_t Imm = N->getZExtValue();
11094 // Swap bits 2/4 and 3/5.
11095 uint8_t NewImm = Imm & 0xc3;
Craig Toppera5fa2e42017-02-20 07:00:34 +000011096 if (Imm & 0x04) NewImm |= 0x10;
11097 if (Imm & 0x10) NewImm |= 0x04;
Craig Topper4e794c72017-02-19 19:36:58 +000011098 if (Imm & 0x08) NewImm |= 0x20;
11099 if (Imm & 0x20) NewImm |= 0x08;
11100 return getI8Imm(NewImm, SDLoc(N));
11101}]>;
Craig Topper48905772017-02-19 21:32:15 +000011102def VPTERNLOG132_imm8 : SDNodeXForm<imm, [{
11103 // Convert a VPTERNLOG immediate by swapping operand 1 and operand 2.
11104 uint8_t Imm = N->getZExtValue();
11105 // Swap bits 1/2 and 5/6.
11106 uint8_t NewImm = Imm & 0x99;
11107 if (Imm & 0x02) NewImm |= 0x04;
11108 if (Imm & 0x04) NewImm |= 0x02;
11109 if (Imm & 0x20) NewImm |= 0x40;
11110 if (Imm & 0x40) NewImm |= 0x20;
11111 return getI8Imm(NewImm, SDLoc(N));
11112}]>;
Craig Topperc6c68f52017-02-20 07:00:40 +000011113def VPTERNLOG231_imm8 : SDNodeXForm<imm, [{
11114 // Convert a VPTERNLOG immediate by moving operand 1 to the end.
11115 uint8_t Imm = N->getZExtValue();
11116 // Move bits 1->2, 2->4, 3->6, 4->1, 5->3, 6->5
11117 uint8_t NewImm = Imm & 0x81;
11118 if (Imm & 0x02) NewImm |= 0x04;
11119 if (Imm & 0x04) NewImm |= 0x10;
11120 if (Imm & 0x08) NewImm |= 0x40;
11121 if (Imm & 0x10) NewImm |= 0x02;
11122 if (Imm & 0x20) NewImm |= 0x08;
11123 if (Imm & 0x40) NewImm |= 0x20;
11124 return getI8Imm(NewImm, SDLoc(N));
11125}]>;
11126def VPTERNLOG312_imm8 : SDNodeXForm<imm, [{
11127 // Convert a VPTERNLOG immediate by moving operand 2 to the beginning.
11128 uint8_t Imm = N->getZExtValue();
11129 // Move bits 1->4, 2->1, 3->5, 4->2, 5->6, 6->3
11130 uint8_t NewImm = Imm & 0x81;
11131 if (Imm & 0x02) NewImm |= 0x10;
11132 if (Imm & 0x04) NewImm |= 0x02;
11133 if (Imm & 0x08) NewImm |= 0x20;
11134 if (Imm & 0x10) NewImm |= 0x04;
11135 if (Imm & 0x20) NewImm |= 0x40;
11136 if (Imm & 0x40) NewImm |= 0x08;
11137 return getI8Imm(NewImm, SDLoc(N));
11138}]>;
Craig Topper4e794c72017-02-19 19:36:58 +000011139
Igor Bregerb4bb1902015-10-15 12:33:24 +000011140multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011141 X86FoldableSchedWrite sched, X86VectorVTInfo _,
11142 string Name>{
Craig Topper05948fb2016-08-02 05:11:15 +000011143 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregerb4bb1902015-10-15 12:33:24 +000011144 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
11145 (ins _.RC:$src2, _.RC:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +000011146 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +000011147 (OpNode (_.VT _.RC:$src1),
11148 (_.VT _.RC:$src2),
11149 (_.VT _.RC:$src3),
Simon Pilgrim0e456342018-04-12 20:47:34 +000011150 (i8 imm:$src4)), 1, 1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011151 AVX512AIi8Base, EVEX_4V, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +000011152 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
11153 (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4),
11154 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
11155 (OpNode (_.VT _.RC:$src1),
11156 (_.VT _.RC:$src2),
11157 (_.VT (bitconvert (_.LdFrag addr:$src3))),
Simon Pilgrim0e456342018-04-12 20:47:34 +000011158 (i8 imm:$src4)), 1, 0>,
Simon Pilgrimbb791b32017-11-30 13:18:06 +000011159 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011160 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +000011161 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
11162 (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4),
11163 OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2",
11164 "$src2, ${src3}"##_.BroadcastStr##", $src4",
11165 (OpNode (_.VT _.RC:$src1),
11166 (_.VT _.RC:$src2),
11167 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Simon Pilgrim0e456342018-04-12 20:47:34 +000011168 (i8 imm:$src4)), 1, 0>, EVEX_B,
Simon Pilgrimbb791b32017-11-30 13:18:06 +000011169 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011170 Sched<[sched.Folded, ReadAfterLd]>;
Igor Bregerb4bb1902015-10-15 12:33:24 +000011171 }// Constraints = "$src1 = $dst"
Craig Topper4e794c72017-02-19 19:36:58 +000011172
11173 // Additional patterns for matching passthru operand in other positions.
Craig Topper4e794c72017-02-19 19:36:58 +000011174 def : Pat<(_.VT (vselect _.KRCWM:$mask,
11175 (OpNode _.RC:$src3, _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
11176 _.RC:$src1)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011177 (!cast<Instruction>(Name#_.ZSuffix#rrik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper4e794c72017-02-19 19:36:58 +000011178 _.RC:$src2, _.RC:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
11179 def : Pat<(_.VT (vselect _.KRCWM:$mask,
11180 (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i8 imm:$src4)),
11181 _.RC:$src1)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011182 (!cast<Instruction>(Name#_.ZSuffix#rrik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper4e794c72017-02-19 19:36:58 +000011183 _.RC:$src2, _.RC:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
Craig Topper48905772017-02-19 21:32:15 +000011184
11185 // Additional patterns for matching loads in other positions.
11186 def : Pat<(_.VT (OpNode (bitconvert (_.LdFrag addr:$src3)),
11187 _.RC:$src2, _.RC:$src1, (i8 imm:$src4))),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011188 (!cast<Instruction>(Name#_.ZSuffix#rmi) _.RC:$src1, _.RC:$src2,
Craig Topper48905772017-02-19 21:32:15 +000011189 addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
11190 def : Pat<(_.VT (OpNode _.RC:$src1,
11191 (bitconvert (_.LdFrag addr:$src3)),
11192 _.RC:$src2, (i8 imm:$src4))),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011193 (!cast<Instruction>(Name#_.ZSuffix#rmi) _.RC:$src1, _.RC:$src2,
Craig Topper48905772017-02-19 21:32:15 +000011194 addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
11195
11196 // Additional patterns for matching zero masking with loads in other
11197 // positions.
Craig Topper48905772017-02-19 21:32:15 +000011198 def : Pat<(_.VT (vselect _.KRCWM:$mask,
11199 (OpNode (bitconvert (_.LdFrag addr:$src3)),
11200 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
11201 _.ImmAllZerosV)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011202 (!cast<Instruction>(Name#_.ZSuffix#rmikz) _.RC:$src1, _.KRCWM:$mask,
Craig Topper48905772017-02-19 21:32:15 +000011203 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
11204 def : Pat<(_.VT (vselect _.KRCWM:$mask,
11205 (OpNode _.RC:$src1, (bitconvert (_.LdFrag addr:$src3)),
11206 _.RC:$src2, (i8 imm:$src4)),
11207 _.ImmAllZerosV)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011208 (!cast<Instruction>(Name#_.ZSuffix#rmikz) _.RC:$src1, _.KRCWM:$mask,
Craig Topper48905772017-02-19 21:32:15 +000011209 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topper48905772017-02-19 21:32:15 +000011210
11211 // Additional patterns for matching masked loads with different
11212 // operand orders.
Craig Topper48905772017-02-19 21:32:15 +000011213 def : Pat<(_.VT (vselect _.KRCWM:$mask,
11214 (OpNode _.RC:$src1, (bitconvert (_.LdFrag addr:$src3)),
11215 _.RC:$src2, (i8 imm:$src4)),
11216 _.RC:$src1)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011217 (!cast<Instruction>(Name#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper48905772017-02-19 21:32:15 +000011218 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topperc6c68f52017-02-20 07:00:40 +000011219 def : Pat<(_.VT (vselect _.KRCWM:$mask,
11220 (OpNode (bitconvert (_.LdFrag addr:$src3)),
11221 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
11222 _.RC:$src1)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011223 (!cast<Instruction>(Name#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
Craig Topperc6c68f52017-02-20 07:00:40 +000011224 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
11225 def : Pat<(_.VT (vselect _.KRCWM:$mask,
11226 (OpNode _.RC:$src2, _.RC:$src1,
11227 (bitconvert (_.LdFrag addr:$src3)), (i8 imm:$src4)),
11228 _.RC:$src1)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011229 (!cast<Instruction>(Name#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
Craig Topperc6c68f52017-02-20 07:00:40 +000011230 _.RC:$src2, addr:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
11231 def : Pat<(_.VT (vselect _.KRCWM:$mask,
11232 (OpNode _.RC:$src2, (bitconvert (_.LdFrag addr:$src3)),
11233 _.RC:$src1, (i8 imm:$src4)),
11234 _.RC:$src1)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011235 (!cast<Instruction>(Name#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
Craig Topperc6c68f52017-02-20 07:00:40 +000011236 _.RC:$src2, addr:$src3, (VPTERNLOG231_imm8 imm:$src4))>;
11237 def : Pat<(_.VT (vselect _.KRCWM:$mask,
11238 (OpNode (bitconvert (_.LdFrag addr:$src3)),
11239 _.RC:$src1, _.RC:$src2, (i8 imm:$src4)),
11240 _.RC:$src1)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011241 (!cast<Instruction>(Name#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
Craig Topperc6c68f52017-02-20 07:00:40 +000011242 _.RC:$src2, addr:$src3, (VPTERNLOG312_imm8 imm:$src4))>;
Craig Topper5b4e36a2017-02-20 02:47:42 +000011243
11244 // Additional patterns for matching broadcasts in other positions.
11245 def : Pat<(_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
11246 _.RC:$src2, _.RC:$src1, (i8 imm:$src4))),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011247 (!cast<Instruction>(Name#_.ZSuffix#rmbi) _.RC:$src1, _.RC:$src2,
Craig Topper5b4e36a2017-02-20 02:47:42 +000011248 addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
11249 def : Pat<(_.VT (OpNode _.RC:$src1,
11250 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
11251 _.RC:$src2, (i8 imm:$src4))),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011252 (!cast<Instruction>(Name#_.ZSuffix#rmbi) _.RC:$src1, _.RC:$src2,
Craig Topper5b4e36a2017-02-20 02:47:42 +000011253 addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
11254
11255 // Additional patterns for matching zero masking with broadcasts in other
11256 // positions.
11257 def : Pat<(_.VT (vselect _.KRCWM:$mask,
11258 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
11259 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
11260 _.ImmAllZerosV)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011261 (!cast<Instruction>(Name#_.ZSuffix#rmbikz) _.RC:$src1,
Craig Topper5b4e36a2017-02-20 02:47:42 +000011262 _.KRCWM:$mask, _.RC:$src2, addr:$src3,
11263 (VPTERNLOG321_imm8 imm:$src4))>;
11264 def : Pat<(_.VT (vselect _.KRCWM:$mask,
11265 (OpNode _.RC:$src1,
11266 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
11267 _.RC:$src2, (i8 imm:$src4)),
11268 _.ImmAllZerosV)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011269 (!cast<Instruction>(Name#_.ZSuffix#rmbikz) _.RC:$src1,
Craig Topper5b4e36a2017-02-20 02:47:42 +000011270 _.KRCWM:$mask, _.RC:$src2, addr:$src3,
11271 (VPTERNLOG132_imm8 imm:$src4))>;
11272
11273 // Additional patterns for matching masked broadcasts with different
11274 // operand orders.
11275 def : Pat<(_.VT (vselect _.KRCWM:$mask,
11276 (OpNode _.RC:$src1,
11277 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
11278 _.RC:$src2, (i8 imm:$src4)),
11279 _.RC:$src1)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011280 (!cast<Instruction>(Name#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper5b4e36a2017-02-20 02:47:42 +000011281 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topper2012dda2017-02-20 17:44:09 +000011282 def : Pat<(_.VT (vselect _.KRCWM:$mask,
11283 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
11284 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
11285 _.RC:$src1)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011286 (!cast<Instruction>(Name#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper2012dda2017-02-20 17:44:09 +000011287 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
11288 def : Pat<(_.VT (vselect _.KRCWM:$mask,
11289 (OpNode _.RC:$src2, _.RC:$src1,
11290 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
11291 (i8 imm:$src4)), _.RC:$src1)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011292 (!cast<Instruction>(Name#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper2012dda2017-02-20 17:44:09 +000011293 _.RC:$src2, addr:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
11294 def : Pat<(_.VT (vselect _.KRCWM:$mask,
11295 (OpNode _.RC:$src2,
11296 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
11297 _.RC:$src1, (i8 imm:$src4)),
11298 _.RC:$src1)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011299 (!cast<Instruction>(Name#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper2012dda2017-02-20 17:44:09 +000011300 _.RC:$src2, addr:$src3, (VPTERNLOG231_imm8 imm:$src4))>;
11301 def : Pat<(_.VT (vselect _.KRCWM:$mask,
11302 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
11303 _.RC:$src1, _.RC:$src2, (i8 imm:$src4)),
11304 _.RC:$src1)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011305 (!cast<Instruction>(Name#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper2012dda2017-02-20 17:44:09 +000011306 _.RC:$src2, addr:$src3, (VPTERNLOG312_imm8 imm:$src4))>;
Igor Bregerb4bb1902015-10-15 12:33:24 +000011307}
11308
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011309multiclass avx512_common_ternlog<string OpcodeStr, X86SchedWriteWidths sched,
Simon Pilgrimbb791b32017-11-30 13:18:06 +000011310 AVX512VLVectorVTInfo _> {
Igor Bregerb4bb1902015-10-15 12:33:24 +000011311 let Predicates = [HasAVX512] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011312 defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, sched.ZMM,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011313 _.info512, NAME>, EVEX_V512;
Igor Bregerb4bb1902015-10-15 12:33:24 +000011314 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011315 defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, sched.XMM,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011316 _.info128, NAME>, EVEX_V128;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011317 defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, sched.YMM,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011318 _.info256, NAME>, EVEX_V256;
Igor Bregerb4bb1902015-10-15 12:33:24 +000011319 }
11320}
11321
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011322defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", SchedWriteVecALU,
Simon Pilgrimbb791b32017-11-30 13:18:06 +000011323 avx512vl_i32_info>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011324defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", SchedWriteVecALU,
Simon Pilgrimbb791b32017-11-30 13:18:06 +000011325 avx512vl_i64_info>, VEX_W;
Igor Bregerb4bb1902015-10-15 12:33:24 +000011326
Craig Topper8a444ee2018-01-26 22:17:40 +000011327// Patterns to implement vnot using vpternlog instead of creating all ones
11328// using pcmpeq or vpternlog and then xoring with that. The value 15 is chosen
11329// so that the result is only dependent on src0. But we use the same source
11330// for all operands to prevent a false dependency.
11331// TODO: We should maybe have a more generalized algorithm for folding to
11332// vpternlog.
11333let Predicates = [HasAVX512] in {
11334 def : Pat<(v8i64 (xor VR512:$src, (bc_v8i64 (v16i32 immAllOnesV)))),
11335 (VPTERNLOGQZrri VR512:$src, VR512:$src, VR512:$src, (i8 15))>;
11336}
11337
11338let Predicates = [HasAVX512, NoVLX] in {
11339 def : Pat<(v2i64 (xor VR128X:$src, (bc_v2i64 (v4i32 immAllOnesV)))),
11340 (EXTRACT_SUBREG
11341 (VPTERNLOGQZrri
11342 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
11343 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
11344 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
11345 (i8 15)), sub_xmm)>;
11346 def : Pat<(v4i64 (xor VR256X:$src, (bc_v4i64 (v8i32 immAllOnesV)))),
11347 (EXTRACT_SUBREG
11348 (VPTERNLOGQZrri
11349 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
11350 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
11351 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
11352 (i8 15)), sub_ymm)>;
11353}
11354
11355let Predicates = [HasVLX] in {
11356 def : Pat<(v2i64 (xor VR128X:$src, (bc_v2i64 (v4i32 immAllOnesV)))),
11357 (VPTERNLOGQZ128rri VR128X:$src, VR128X:$src, VR128X:$src, (i8 15))>;
11358 def : Pat<(v4i64 (xor VR256X:$src, (bc_v4i64 (v8i32 immAllOnesV)))),
11359 (VPTERNLOGQZ256rri VR256X:$src, VR256X:$src, VR256X:$src, (i8 15))>;
11360}
11361
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000011362//===----------------------------------------------------------------------===//
11363// AVX-512 - FixupImm
11364//===----------------------------------------------------------------------===//
11365
11366multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011367 X86FoldableSchedWrite sched, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +000011368 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000011369 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
11370 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
11371 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
11372 (OpNode (_.VT _.RC:$src1),
11373 (_.VT _.RC:$src2),
11374 (_.IntVT _.RC:$src3),
11375 (i32 imm:$src4),
Simon Pilgrim21e89792018-04-13 14:36:59 +000011376 (i32 FROUND_CURRENT))>, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +000011377 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
11378 (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4),
11379 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
11380 (OpNode (_.VT _.RC:$src1),
11381 (_.VT _.RC:$src2),
11382 (_.IntVT (bitconvert (_.LdFrag addr:$src3))),
11383 (i32 imm:$src4),
Simon Pilgrime9376b92018-04-12 19:59:35 +000011384 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011385 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +000011386 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
11387 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
11388 OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2",
11389 "$src2, ${src3}"##_.BroadcastStr##", $src4",
11390 (OpNode (_.VT _.RC:$src1),
11391 (_.VT _.RC:$src2),
11392 (_.IntVT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
11393 (i32 imm:$src4),
Simon Pilgrime9376b92018-04-12 19:59:35 +000011394 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011395 EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000011396 } // Constraints = "$src1 = $dst"
11397}
11398
11399multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011400 SDNode OpNode, X86FoldableSchedWrite sched,
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000011401 X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +000011402let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000011403 defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
11404 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
Simon Pilgrim18bcf932016-02-03 09:41:59 +000011405 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000011406 "$src2, $src3, {sae}, $src4",
11407 (OpNode (_.VT _.RC:$src1),
11408 (_.VT _.RC:$src2),
11409 (_.IntVT _.RC:$src3),
11410 (i32 imm:$src4),
Simon Pilgrime9376b92018-04-12 19:59:35 +000011411 (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011412 EVEX_B, Sched<[sched]>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000011413 }
11414}
11415
11416multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011417 X86FoldableSchedWrite sched, X86VectorVTInfo _,
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000011418 X86VectorVTInfo _src3VT> {
Craig Topper05948fb2016-08-02 05:11:15 +000011419 let Constraints = "$src1 = $dst" , Predicates = [HasAVX512],
11420 ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000011421 defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
11422 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
11423 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
11424 (OpNode (_.VT _.RC:$src1),
11425 (_.VT _.RC:$src2),
11426 (_src3VT.VT _src3VT.RC:$src3),
11427 (i32 imm:$src4),
Simon Pilgrim21e89792018-04-13 14:36:59 +000011428 (i32 FROUND_CURRENT))>, Sched<[sched]>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000011429 defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
11430 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
11431 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
11432 "$src2, $src3, {sae}, $src4",
11433 (OpNode (_.VT _.RC:$src1),
11434 (_.VT _.RC:$src2),
11435 (_src3VT.VT _src3VT.RC:$src3),
11436 (i32 imm:$src4),
Simon Pilgrime9376b92018-04-12 19:59:35 +000011437 (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011438 EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +000011439 defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
11440 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
11441 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
11442 (OpNode (_.VT _.RC:$src1),
11443 (_.VT _.RC:$src2),
11444 (_src3VT.VT (scalar_to_vector
11445 (_src3VT.ScalarLdFrag addr:$src3))),
11446 (i32 imm:$src4),
Simon Pilgrime9376b92018-04-12 19:59:35 +000011447 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011448 Sched<[sched.Folded, ReadAfterLd]>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000011449 }
11450}
11451
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000011452multiclass avx512_fixupimm_packed_all<X86SchedWriteWidths sched,
11453 AVX512VLVectorVTInfo _Vec> {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000011454 let Predicates = [HasAVX512] in
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000011455 defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, sched.ZMM,
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000011456 _Vec.info512>,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000011457 avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, sched.ZMM,
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000011458 _Vec.info512>, AVX512AIi8Base, EVEX_4V, EVEX_V512;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000011459 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000011460 defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, sched.XMM,
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000011461 _Vec.info128>, AVX512AIi8Base, EVEX_4V, EVEX_V128;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000011462 defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, sched.YMM,
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000011463 _Vec.info256>, AVX512AIi8Base, EVEX_4V, EVEX_V256;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000011464 }
11465}
11466
Craig Topperf43807d2018-06-15 04:42:54 +000011467defm VFIXUPIMMSSZ : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
11468 SchedWriteFAdd.Scl, f32x_info, v4i32x_info>,
11469 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
11470defm VFIXUPIMMSDZ : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
11471 SchedWriteFAdd.Scl, f64x_info, v2i64x_info>,
11472 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000011473defm VFIXUPIMMPS : avx512_fixupimm_packed_all<SchedWriteFAdd, avx512vl_f32_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000011474 EVEX_CD8<32, CD8VF>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000011475defm VFIXUPIMMPD : avx512_fixupimm_packed_all<SchedWriteFAdd, avx512vl_f64_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000011476 EVEX_CD8<64, CD8VF>, VEX_W;
Craig Topper5625d242016-07-29 06:06:00 +000011477
Craig Topper5625d242016-07-29 06:06:00 +000011478// Patterns used to select SSE scalar fp arithmetic instructions from
11479// either:
11480//
11481// (1) a scalar fp operation followed by a blend
11482//
11483// The effect is that the backend no longer emits unnecessary vector
11484// insert instructions immediately after SSE scalar fp instructions
11485// like addss or mulss.
11486//
11487// For example, given the following code:
11488// __m128 foo(__m128 A, __m128 B) {
11489// A[0] += B[0];
11490// return A;
11491// }
11492//
11493// Previously we generated:
11494// addss %xmm0, %xmm1
11495// movss %xmm1, %xmm0
11496//
11497// We now generate:
11498// addss %xmm1, %xmm0
11499//
11500// (2) a vector packed single/double fp operation followed by a vector insert
11501//
11502// The effect is that the backend converts the packed fp instruction
11503// followed by a vector insert into a single SSE scalar fp instruction.
11504//
11505// For example, given the following code:
11506// __m128 foo(__m128 A, __m128 B) {
11507// __m128 C = A + B;
11508// return (__m128) {c[0], a[1], a[2], a[3]};
11509// }
11510//
11511// Previously we generated:
11512// addps %xmm0, %xmm1
11513// movss %xmm1, %xmm0
11514//
11515// We now generate:
11516// addss %xmm1, %xmm0
11517
11518// TODO: Some canonicalization in lowering would simplify the number of
11519// patterns we have to try to match.
Alexander Ivchenko96062ea2018-05-29 14:27:11 +000011520multiclass AVX512_scalar_math_fp_patterns<SDNode Op, string OpcPrefix, SDNode MoveNode,
11521 X86VectorVTInfo _, PatLeaf ZeroFP> {
Craig Topper5625d242016-07-29 06:06:00 +000011522 let Predicates = [HasAVX512] in {
Simon Pilgrimae17cf22016-10-01 15:33:01 +000011523 // extracted scalar math op with insert via movss
Alexander Ivchenko96062ea2018-05-29 14:27:11 +000011524 def : Pat<(_.VT (MoveNode (_.VT VR128X:$dst), (_.VT (scalar_to_vector
11525 (Op (_.EltVT (extractelt (_.VT VR128X:$dst), (iPTR 0))),
11526 _.FRC:$src))))),
11527 (!cast<I>("V"#OpcPrefix#Zrr_Int) _.VT:$dst,
11528 (COPY_TO_REGCLASS _.FRC:$src, VR128X))>;
Simon Pilgrimae17cf22016-10-01 15:33:01 +000011529
Craig Topper5625d242016-07-29 06:06:00 +000011530 // vector math op with insert via movss
Alexander Ivchenko96062ea2018-05-29 14:27:11 +000011531 def : Pat<(_.VT (MoveNode (_.VT VR128X:$dst),
11532 (Op (_.VT VR128X:$dst), (_.VT VR128X:$src)))),
11533 (!cast<I>("V"#OpcPrefix#Zrr_Int) _.VT:$dst, _.VT:$src)>;
Craig Topper5625d242016-07-29 06:06:00 +000011534
Craig Topper83f21452016-12-27 01:56:24 +000011535 // extracted masked scalar math op with insert via movss
Alexander Ivchenko96062ea2018-05-29 14:27:11 +000011536 def : Pat<(MoveNode (_.VT VR128X:$src1),
Craig Topper83f21452016-12-27 01:56:24 +000011537 (scalar_to_vector
11538 (X86selects VK1WM:$mask,
Alexander Ivchenko96062ea2018-05-29 14:27:11 +000011539 (Op (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))),
11540 _.FRC:$src2),
11541 _.FRC:$src0))),
11542 (!cast<I>("V"#OpcPrefix#Zrr_Intk) (COPY_TO_REGCLASS _.FRC:$src0, VR128X),
11543 VK1WM:$mask, _.VT:$src1,
11544 (COPY_TO_REGCLASS _.FRC:$src2, VR128X))>;
11545
11546 // extracted masked scalar math op with insert via movss
11547 def : Pat<(MoveNode (_.VT VR128X:$src1),
11548 (scalar_to_vector
11549 (X86selects VK1WM:$mask,
11550 (Op (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))),
11551 _.FRC:$src2), (_.EltVT ZeroFP)))),
11552 (!cast<I>("V"#OpcPrefix#Zrr_Intkz)
11553 VK1WM:$mask, _.VT:$src1,
11554 (COPY_TO_REGCLASS _.FRC:$src2, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +000011555 }
11556}
11557
Alexander Ivchenko96062ea2018-05-29 14:27:11 +000011558defm : AVX512_scalar_math_fp_patterns<fadd, "ADDSS", X86Movss, v4f32x_info, fp32imm0>;
11559defm : AVX512_scalar_math_fp_patterns<fsub, "SUBSS", X86Movss, v4f32x_info, fp32imm0>;
11560defm : AVX512_scalar_math_fp_patterns<fmul, "MULSS", X86Movss, v4f32x_info, fp32imm0>;
11561defm : AVX512_scalar_math_fp_patterns<fdiv, "DIVSS", X86Movss, v4f32x_info, fp32imm0>;
Craig Topper5625d242016-07-29 06:06:00 +000011562
Alexander Ivchenko96062ea2018-05-29 14:27:11 +000011563defm : AVX512_scalar_math_fp_patterns<fadd, "ADDSD", X86Movsd, v2f64x_info, fp64imm0>;
11564defm : AVX512_scalar_math_fp_patterns<fsub, "SUBSD", X86Movsd, v2f64x_info, fp64imm0>;
11565defm : AVX512_scalar_math_fp_patterns<fmul, "MULSD", X86Movsd, v2f64x_info, fp64imm0>;
11566defm : AVX512_scalar_math_fp_patterns<fdiv, "DIVSD", X86Movsd, v2f64x_info, fp64imm0>;
Craig Topper5625d242016-07-29 06:06:00 +000011567
Coby Tayree2a1c02f2017-11-21 09:11:41 +000011568
11569//===----------------------------------------------------------------------===//
11570// AES instructions
11571//===----------------------------------------------------------------------===//
Coby Tayree7ca5e5872017-11-21 09:30:33 +000011572
Coby Tayree2a1c02f2017-11-21 09:11:41 +000011573multiclass avx512_vaes<bits<8> Op, string OpStr, string IntPrefix> {
11574 let Predicates = [HasVLX, HasVAES] in {
11575 defm Z128 : AESI_binop_rm_int<Op, OpStr,
11576 !cast<Intrinsic>(IntPrefix),
11577 loadv2i64, 0, VR128X, i128mem>,
11578 EVEX_4V, EVEX_CD8<64, CD8VF>, EVEX_V128, VEX_WIG;
11579 defm Z256 : AESI_binop_rm_int<Op, OpStr,
11580 !cast<Intrinsic>(IntPrefix##"_256"),
11581 loadv4i64, 0, VR256X, i256mem>,
11582 EVEX_4V, EVEX_CD8<64, CD8VF>, EVEX_V256, VEX_WIG;
11583 }
11584 let Predicates = [HasAVX512, HasVAES] in
11585 defm Z : AESI_binop_rm_int<Op, OpStr,
11586 !cast<Intrinsic>(IntPrefix##"_512"),
11587 loadv8i64, 0, VR512, i512mem>,
11588 EVEX_4V, EVEX_CD8<64, CD8VF>, EVEX_V512, VEX_WIG;
11589}
11590
11591defm VAESENC : avx512_vaes<0xDC, "vaesenc", "int_x86_aesni_aesenc">;
11592defm VAESENCLAST : avx512_vaes<0xDD, "vaesenclast", "int_x86_aesni_aesenclast">;
11593defm VAESDEC : avx512_vaes<0xDE, "vaesdec", "int_x86_aesni_aesdec">;
11594defm VAESDECLAST : avx512_vaes<0xDF, "vaesdeclast", "int_x86_aesni_aesdeclast">;
11595
Coby Tayree7ca5e5872017-11-21 09:30:33 +000011596//===----------------------------------------------------------------------===//
11597// PCLMUL instructions - Carry less multiplication
11598//===----------------------------------------------------------------------===//
11599
11600let Predicates = [HasAVX512, HasVPCLMULQDQ] in
11601defm VPCLMULQDQZ : vpclmulqdq<VR512, i512mem, loadv8i64, int_x86_pclmulqdq_512>,
11602 EVEX_4V, EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_WIG;
11603
11604let Predicates = [HasVLX, HasVPCLMULQDQ] in {
11605defm VPCLMULQDQZ128 : vpclmulqdq<VR128X, i128mem, loadv2i64, int_x86_pclmulqdq>,
11606 EVEX_4V, EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_WIG;
11607
11608defm VPCLMULQDQZ256: vpclmulqdq<VR256X, i256mem, loadv4i64,
11609 int_x86_pclmulqdq_256>, EVEX_4V, EVEX_V256,
11610 EVEX_CD8<64, CD8VF>, VEX_WIG;
11611}
11612
11613// Aliases
11614defm : vpclmulqdq_aliases<"VPCLMULQDQZ", VR512, i512mem>;
11615defm : vpclmulqdq_aliases<"VPCLMULQDQZ128", VR128X, i128mem>;
11616defm : vpclmulqdq_aliases<"VPCLMULQDQZ256", VR256X, i256mem>;
11617
Coby Tayree71e37cc2017-11-21 09:48:44 +000011618//===----------------------------------------------------------------------===//
11619// VBMI2
11620//===----------------------------------------------------------------------===//
11621
11622multiclass VBMI2_shift_var_rm<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011623 X86FoldableSchedWrite sched, X86VectorVTInfo VTI> {
Coby Tayree71e37cc2017-11-21 09:48:44 +000011624 let Constraints = "$src1 = $dst",
11625 ExeDomain = VTI.ExeDomain in {
11626 defm r: AVX512_maskable_3src<Op, MRMSrcReg, VTI, (outs VTI.RC:$dst),
11627 (ins VTI.RC:$src2, VTI.RC:$src3), OpStr,
11628 "$src3, $src2", "$src2, $src3",
Simon Pilgrime9376b92018-04-12 19:59:35 +000011629 (VTI.VT (OpNode VTI.RC:$src1, VTI.RC:$src2, VTI.RC:$src3))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011630 AVX512FMA3Base, Sched<[sched]>;
Coby Tayree71e37cc2017-11-21 09:48:44 +000011631 defm m: AVX512_maskable_3src<Op, MRMSrcMem, VTI, (outs VTI.RC:$dst),
11632 (ins VTI.RC:$src2, VTI.MemOp:$src3), OpStr,
11633 "$src3, $src2", "$src2, $src3",
11634 (VTI.VT (OpNode VTI.RC:$src1, VTI.RC:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +000011635 (VTI.VT (bitconvert (VTI.LdFrag addr:$src3)))))>,
11636 AVX512FMA3Base,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011637 Sched<[sched.Folded, ReadAfterLd]>;
Coby Tayree71e37cc2017-11-21 09:48:44 +000011638 }
11639}
11640
11641multiclass VBMI2_shift_var_rmb<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011642 X86FoldableSchedWrite sched, X86VectorVTInfo VTI>
11643 : VBMI2_shift_var_rm<Op, OpStr, OpNode, sched, VTI> {
Coby Tayree71e37cc2017-11-21 09:48:44 +000011644 let Constraints = "$src1 = $dst",
11645 ExeDomain = VTI.ExeDomain in
11646 defm mb: AVX512_maskable_3src<Op, MRMSrcMem, VTI, (outs VTI.RC:$dst),
11647 (ins VTI.RC:$src2, VTI.ScalarMemOp:$src3), OpStr,
11648 "${src3}"##VTI.BroadcastStr##", $src2",
11649 "$src2, ${src3}"##VTI.BroadcastStr,
11650 (OpNode VTI.RC:$src1, VTI.RC:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +000011651 (VTI.VT (X86VBroadcast (VTI.ScalarLdFrag addr:$src3))))>,
11652 AVX512FMA3Base, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011653 Sched<[sched.Folded, ReadAfterLd]>;
Coby Tayree71e37cc2017-11-21 09:48:44 +000011654}
11655
11656multiclass VBMI2_shift_var_rm_common<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011657 X86SchedWriteWidths sched, AVX512VLVectorVTInfo VTI> {
Coby Tayree71e37cc2017-11-21 09:48:44 +000011658 let Predicates = [HasVBMI2] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011659 defm Z : VBMI2_shift_var_rm<Op, OpStr, OpNode, sched.ZMM, VTI.info512>,
11660 EVEX_V512;
Coby Tayree71e37cc2017-11-21 09:48:44 +000011661 let Predicates = [HasVBMI2, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011662 defm Z256 : VBMI2_shift_var_rm<Op, OpStr, OpNode, sched.YMM, VTI.info256>,
11663 EVEX_V256;
11664 defm Z128 : VBMI2_shift_var_rm<Op, OpStr, OpNode, sched.XMM, VTI.info128>,
11665 EVEX_V128;
Coby Tayree71e37cc2017-11-21 09:48:44 +000011666 }
11667}
11668
11669multiclass VBMI2_shift_var_rmb_common<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011670 X86SchedWriteWidths sched, AVX512VLVectorVTInfo VTI> {
Coby Tayree71e37cc2017-11-21 09:48:44 +000011671 let Predicates = [HasVBMI2] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011672 defm Z : VBMI2_shift_var_rmb<Op, OpStr, OpNode, sched.ZMM, VTI.info512>,
11673 EVEX_V512;
Coby Tayree71e37cc2017-11-21 09:48:44 +000011674 let Predicates = [HasVBMI2, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011675 defm Z256 : VBMI2_shift_var_rmb<Op, OpStr, OpNode, sched.YMM, VTI.info256>,
11676 EVEX_V256;
11677 defm Z128 : VBMI2_shift_var_rmb<Op, OpStr, OpNode, sched.XMM, VTI.info128>,
11678 EVEX_V128;
Coby Tayree71e37cc2017-11-21 09:48:44 +000011679 }
11680}
11681multiclass VBMI2_shift_var<bits<8> wOp, bits<8> dqOp, string Prefix,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011682 SDNode OpNode, X86SchedWriteWidths sched> {
Simon Pilgrim21e89792018-04-13 14:36:59 +000011683 defm W : VBMI2_shift_var_rm_common<wOp, Prefix##"w", OpNode, sched,
Coby Tayree71e37cc2017-11-21 09:48:44 +000011684 avx512vl_i16_info>, VEX_W, EVEX_CD8<16, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +000011685 defm D : VBMI2_shift_var_rmb_common<dqOp, Prefix##"d", OpNode, sched,
Coby Tayree71e37cc2017-11-21 09:48:44 +000011686 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +000011687 defm Q : VBMI2_shift_var_rmb_common<dqOp, Prefix##"q", OpNode, sched,
Coby Tayree71e37cc2017-11-21 09:48:44 +000011688 avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
11689}
11690
11691multiclass VBMI2_shift_imm<bits<8> wOp, bits<8> dqOp, string Prefix,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000011692 SDNode OpNode, X86SchedWriteWidths sched> {
Simon Pilgrim21e89792018-04-13 14:36:59 +000011693 defm W : avx512_common_3Op_rm_imm8<wOp, OpNode, Prefix##"w", sched,
Simon Pilgrim36be8522017-11-29 18:52:20 +000011694 avx512vl_i16_info, avx512vl_i16_info, HasVBMI2>,
11695 VEX_W, EVEX_CD8<16, CD8VF>;
Coby Tayree71e37cc2017-11-21 09:48:44 +000011696 defm D : avx512_common_3Op_imm8<Prefix##"d", avx512vl_i32_info, dqOp,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011697 OpNode, sched, HasVBMI2>, AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Coby Tayree71e37cc2017-11-21 09:48:44 +000011698 defm Q : avx512_common_3Op_imm8<Prefix##"q", avx512vl_i64_info, dqOp, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011699 sched, HasVBMI2>, AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Coby Tayree71e37cc2017-11-21 09:48:44 +000011700}
11701
11702// Concat & Shift
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011703defm VPSHLDV : VBMI2_shift_var<0x70, 0x71, "vpshldv", X86VShldv, SchedWriteVecIMul>;
11704defm VPSHRDV : VBMI2_shift_var<0x72, 0x73, "vpshrdv", X86VShrdv, SchedWriteVecIMul>;
11705defm VPSHLD : VBMI2_shift_imm<0x70, 0x71, "vpshld", X86VShld, SchedWriteVecIMul>;
11706defm VPSHRD : VBMI2_shift_imm<0x72, 0x73, "vpshrd", X86VShrd, SchedWriteVecIMul>;
Simon Pilgrim36be8522017-11-29 18:52:20 +000011707
Coby Tayree71e37cc2017-11-21 09:48:44 +000011708// Compress
Simon Pilgrim21e89792018-04-13 14:36:59 +000011709defm VPCOMPRESSB : compress_by_elt_width<0x63, "vpcompressb", WriteVarShuffle256,
Craig Topper4f9cac62018-06-13 00:04:04 +000011710 avx512vl_i8_info, HasVBMI2>, EVEX,
11711 NotMemoryFoldable;
Simon Pilgrim21e89792018-04-13 14:36:59 +000011712defm VPCOMPRESSW : compress_by_elt_width <0x63, "vpcompressw", WriteVarShuffle256,
Craig Topper4f9cac62018-06-13 00:04:04 +000011713 avx512vl_i16_info, HasVBMI2>, EVEX, VEX_W,
11714 NotMemoryFoldable;
Coby Tayree71e37cc2017-11-21 09:48:44 +000011715// Expand
Simon Pilgrim21e89792018-04-13 14:36:59 +000011716defm VPEXPANDB : expand_by_elt_width <0x62, "vpexpandb", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +000011717 avx512vl_i8_info, HasVBMI2>, EVEX;
Simon Pilgrim21e89792018-04-13 14:36:59 +000011718defm VPEXPANDW : expand_by_elt_width <0x62, "vpexpandw", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +000011719 avx512vl_i16_info, HasVBMI2>, EVEX, VEX_W;
Coby Tayree71e37cc2017-11-21 09:48:44 +000011720
Coby Tayree3880f2a2017-11-21 10:04:28 +000011721//===----------------------------------------------------------------------===//
11722// VNNI
11723//===----------------------------------------------------------------------===//
11724
11725let Constraints = "$src1 = $dst" in
11726multiclass VNNI_rmb<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011727 X86FoldableSchedWrite sched, X86VectorVTInfo VTI> {
Coby Tayree3880f2a2017-11-21 10:04:28 +000011728 defm r : AVX512_maskable_3src<Op, MRMSrcReg, VTI, (outs VTI.RC:$dst),
11729 (ins VTI.RC:$src2, VTI.RC:$src3), OpStr,
11730 "$src3, $src2", "$src2, $src3",
11731 (VTI.VT (OpNode VTI.RC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +000011732 VTI.RC:$src2, VTI.RC:$src3))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011733 EVEX_4V, T8PD, Sched<[sched]>;
Coby Tayree3880f2a2017-11-21 10:04:28 +000011734 defm m : AVX512_maskable_3src<Op, MRMSrcMem, VTI, (outs VTI.RC:$dst),
11735 (ins VTI.RC:$src2, VTI.MemOp:$src3), OpStr,
11736 "$src3, $src2", "$src2, $src3",
11737 (VTI.VT (OpNode VTI.RC:$src1, VTI.RC:$src2,
11738 (VTI.VT (bitconvert
Simon Pilgrime9376b92018-04-12 19:59:35 +000011739 (VTI.LdFrag addr:$src3)))))>,
11740 EVEX_4V, EVEX_CD8<32, CD8VF>, T8PD,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011741 Sched<[sched.Folded, ReadAfterLd]>;
Coby Tayree3880f2a2017-11-21 10:04:28 +000011742 defm mb : AVX512_maskable_3src<Op, MRMSrcMem, VTI, (outs VTI.RC:$dst),
11743 (ins VTI.RC:$src2, VTI.ScalarMemOp:$src3),
11744 OpStr, "${src3}"##VTI.BroadcastStr##", $src2",
11745 "$src2, ${src3}"##VTI.BroadcastStr,
11746 (OpNode VTI.RC:$src1, VTI.RC:$src2,
11747 (VTI.VT (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +000011748 (VTI.ScalarLdFrag addr:$src3))))>,
11749 EVEX_4V, EVEX_CD8<32, CD8VF>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011750 T8PD, Sched<[sched.Folded, ReadAfterLd]>;
Coby Tayree3880f2a2017-11-21 10:04:28 +000011751}
11752
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011753multiclass VNNI_common<bits<8> Op, string OpStr, SDNode OpNode,
11754 X86SchedWriteWidths sched> {
Coby Tayree3880f2a2017-11-21 10:04:28 +000011755 let Predicates = [HasVNNI] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011756 defm Z : VNNI_rmb<Op, OpStr, OpNode, sched.ZMM, v16i32_info>, EVEX_V512;
Coby Tayree3880f2a2017-11-21 10:04:28 +000011757 let Predicates = [HasVNNI, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011758 defm Z256 : VNNI_rmb<Op, OpStr, OpNode, sched.YMM, v8i32x_info>, EVEX_V256;
11759 defm Z128 : VNNI_rmb<Op, OpStr, OpNode, sched.XMM, v4i32x_info>, EVEX_V128;
Coby Tayree3880f2a2017-11-21 10:04:28 +000011760 }
11761}
11762
Simon Pilgrim21e89792018-04-13 14:36:59 +000011763// FIXME: Is there a better scheduler class for VPDP?
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011764defm VPDPBUSD : VNNI_common<0x50, "vpdpbusd", X86Vpdpbusd, SchedWriteVecIMul>;
11765defm VPDPBUSDS : VNNI_common<0x51, "vpdpbusds", X86Vpdpbusds, SchedWriteVecIMul>;
11766defm VPDPWSSD : VNNI_common<0x52, "vpdpwssd", X86Vpdpwssd, SchedWriteVecIMul>;
11767defm VPDPWSSDS : VNNI_common<0x53, "vpdpwssds", X86Vpdpwssds, SchedWriteVecIMul>;
Coby Tayree3880f2a2017-11-21 10:04:28 +000011768
Coby Tayree5c7fe5d2017-11-21 10:32:42 +000011769//===----------------------------------------------------------------------===//
11770// Bit Algorithms
11771//===----------------------------------------------------------------------===//
11772
Simon Pilgrim21e89792018-04-13 14:36:59 +000011773// FIXME: Is there a better scheduler class for VPOPCNTB/VPOPCNTW?
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000011774defm VPOPCNTB : avx512_unary_rm_vl<0x54, "vpopcntb", ctpop, SchedWriteVecALU,
Craig Topperc0896052017-12-16 02:40:28 +000011775 avx512vl_i8_info, HasBITALG>;
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000011776defm VPOPCNTW : avx512_unary_rm_vl<0x54, "vpopcntw", ctpop, SchedWriteVecALU,
Craig Topperc0896052017-12-16 02:40:28 +000011777 avx512vl_i16_info, HasBITALG>, VEX_W;
11778
11779defm : avx512_unary_lowering<"VPOPCNTB", ctpop, avx512vl_i8_info, HasBITALG>;
11780defm : avx512_unary_lowering<"VPOPCNTW", ctpop, avx512vl_i16_info, HasBITALG>;
Coby Tayree5c7fe5d2017-11-21 10:32:42 +000011781
Simon Pilgrim21e89792018-04-13 14:36:59 +000011782multiclass VPSHUFBITQMB_rm<X86FoldableSchedWrite sched, X86VectorVTInfo VTI> {
Coby Tayreee8bdd382017-11-23 11:15:50 +000011783 defm rr : AVX512_maskable_cmp<0x8F, MRMSrcReg, VTI, (outs VTI.KRC:$dst),
11784 (ins VTI.RC:$src1, VTI.RC:$src2),
11785 "vpshufbitqmb",
11786 "$src2, $src1", "$src1, $src2",
11787 (X86Vpshufbitqmb (VTI.VT VTI.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +000011788 (VTI.VT VTI.RC:$src2))>, EVEX_4V, T8PD,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011789 Sched<[sched]>;
Coby Tayreee8bdd382017-11-23 11:15:50 +000011790 defm rm : AVX512_maskable_cmp<0x8F, MRMSrcMem, VTI, (outs VTI.KRC:$dst),
11791 (ins VTI.RC:$src1, VTI.MemOp:$src2),
11792 "vpshufbitqmb",
11793 "$src2, $src1", "$src1, $src2",
11794 (X86Vpshufbitqmb (VTI.VT VTI.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +000011795 (VTI.VT (bitconvert (VTI.LdFrag addr:$src2))))>,
11796 EVEX_4V, EVEX_CD8<8, CD8VF>, T8PD,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011797 Sched<[sched.Folded, ReadAfterLd]>;
Coby Tayreee8bdd382017-11-23 11:15:50 +000011798}
11799
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011800multiclass VPSHUFBITQMB_common<X86SchedWriteWidths sched, AVX512VLVectorVTInfo VTI> {
Coby Tayreee8bdd382017-11-23 11:15:50 +000011801 let Predicates = [HasBITALG] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011802 defm Z : VPSHUFBITQMB_rm<sched.ZMM, VTI.info512>, EVEX_V512;
Coby Tayreee8bdd382017-11-23 11:15:50 +000011803 let Predicates = [HasBITALG, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011804 defm Z256 : VPSHUFBITQMB_rm<sched.YMM, VTI.info256>, EVEX_V256;
11805 defm Z128 : VPSHUFBITQMB_rm<sched.XMM, VTI.info128>, EVEX_V128;
Coby Tayreee8bdd382017-11-23 11:15:50 +000011806 }
11807}
11808
Simon Pilgrim21e89792018-04-13 14:36:59 +000011809// FIXME: Is there a better scheduler class for VPSHUFBITQMB?
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011810defm VPSHUFBITQMB : VPSHUFBITQMB_common<SchedWriteVecIMul, avx512vl_i8_info>;
Coby Tayreee8bdd382017-11-23 11:15:50 +000011811
Coby Tayreed8b17be2017-11-26 09:36:41 +000011812//===----------------------------------------------------------------------===//
11813// GFNI
11814//===----------------------------------------------------------------------===//
11815
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011816multiclass GF2P8MULB_avx512_common<bits<8> Op, string OpStr, SDNode OpNode,
11817 X86SchedWriteWidths sched> {
Coby Tayreed8b17be2017-11-26 09:36:41 +000011818 let Predicates = [HasGFNI, HasAVX512, HasBWI] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011819 defm Z : avx512_binop_rm<Op, OpStr, OpNode, v64i8_info, sched.ZMM, 1>,
11820 EVEX_V512;
Coby Tayreed8b17be2017-11-26 09:36:41 +000011821 let Predicates = [HasGFNI, HasVLX, HasBWI] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011822 defm Z256 : avx512_binop_rm<Op, OpStr, OpNode, v32i8x_info, sched.YMM, 1>,
11823 EVEX_V256;
11824 defm Z128 : avx512_binop_rm<Op, OpStr, OpNode, v16i8x_info, sched.XMM, 1>,
11825 EVEX_V128;
Coby Tayreed8b17be2017-11-26 09:36:41 +000011826 }
11827}
11828
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011829defm VGF2P8MULB : GF2P8MULB_avx512_common<0xCF, "vgf2p8mulb", X86GF2P8mulb,
11830 SchedWriteVecALU>,
11831 EVEX_CD8<8, CD8VF>, T8PD;
Coby Tayreed8b17be2017-11-26 09:36:41 +000011832
11833multiclass GF2P8AFFINE_avx512_rmb_imm<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011834 X86FoldableSchedWrite sched, X86VectorVTInfo VTI,
Coby Tayreed8b17be2017-11-26 09:36:41 +000011835 X86VectorVTInfo BcstVTI>
Simon Pilgrim21e89792018-04-13 14:36:59 +000011836 : avx512_3Op_rm_imm8<Op, OpStr, OpNode, sched, VTI, VTI> {
Coby Tayreed8b17be2017-11-26 09:36:41 +000011837 let ExeDomain = VTI.ExeDomain in
11838 defm rmbi : AVX512_maskable<Op, MRMSrcMem, VTI, (outs VTI.RC:$dst),
11839 (ins VTI.RC:$src1, VTI.ScalarMemOp:$src2, u8imm:$src3),
11840 OpStr, "$src3, ${src2}"##BcstVTI.BroadcastStr##", $src1",
11841 "$src1, ${src2}"##BcstVTI.BroadcastStr##", $src3",
11842 (OpNode (VTI.VT VTI.RC:$src1),
11843 (bitconvert (BcstVTI.VT (X86VBroadcast (loadi64 addr:$src2)))),
Simon Pilgrime9376b92018-04-12 19:59:35 +000011844 (i8 imm:$src3))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011845 Sched<[sched.Folded, ReadAfterLd]>;
Coby Tayreed8b17be2017-11-26 09:36:41 +000011846}
11847
Simon Pilgrim36be8522017-11-29 18:52:20 +000011848multiclass GF2P8AFFINE_avx512_common<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011849 X86SchedWriteWidths sched> {
Coby Tayreed8b17be2017-11-26 09:36:41 +000011850 let Predicates = [HasGFNI, HasAVX512, HasBWI] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011851 defm Z : GF2P8AFFINE_avx512_rmb_imm<Op, OpStr, OpNode, sched.ZMM,
11852 v64i8_info, v8i64_info>, EVEX_V512;
Coby Tayreed8b17be2017-11-26 09:36:41 +000011853 let Predicates = [HasGFNI, HasVLX, HasBWI] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011854 defm Z256 : GF2P8AFFINE_avx512_rmb_imm<Op, OpStr, OpNode, sched.YMM,
11855 v32i8x_info, v4i64x_info>, EVEX_V256;
11856 defm Z128 : GF2P8AFFINE_avx512_rmb_imm<Op, OpStr, OpNode, sched.XMM,
11857 v16i8x_info, v2i64x_info>, EVEX_V128;
Coby Tayreed8b17be2017-11-26 09:36:41 +000011858 }
11859}
11860
Craig Topperb18d6222018-01-06 07:18:08 +000011861defm VGF2P8AFFINEINVQB : GF2P8AFFINE_avx512_common<0xCF, "vgf2p8affineinvqb",
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011862 X86GF2P8affineinvqb, SchedWriteVecIMul>,
Craig Topperb18d6222018-01-06 07:18:08 +000011863 EVEX_4V, EVEX_CD8<8, CD8VF>, VEX_W, AVX512AIi8Base;
11864defm VGF2P8AFFINEQB : GF2P8AFFINE_avx512_common<0xCE, "vgf2p8affineqb",
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011865 X86GF2P8affineqb, SchedWriteVecIMul>,
Craig Topperb18d6222018-01-06 07:18:08 +000011866 EVEX_4V, EVEX_CD8<8, CD8VF>, VEX_W, AVX512AIi8Base;
Craig Topper15349292018-06-02 02:15:10 +000011867
11868
11869//===----------------------------------------------------------------------===//
11870// AVX5124FMAPS
11871//===----------------------------------------------------------------------===//
11872
Craig Topper93d8fbd2018-06-02 16:30:39 +000011873let hasSideEffects = 0, mayLoad = 1, ExeDomain = SSEPackedSingle,
11874 Constraints = "$src1 = $dst" in {
11875defm V4FMADDPSrm : AVX512_maskable_3src_in_asm<0x9A, MRMSrcMem, v16f32_info,
11876 (outs VR512:$dst), (ins VR512:$src2, f128mem:$src3),
11877 "v4fmaddps", "$src3, $src2", "$src2, $src3",
Simon Pilgrim14ee66e2018-06-11 17:28:00 +000011878 []>, EVEX_V512, EVEX_4V, T8XD, EVEX_CD8<32, CD8VQ>,
11879 Sched<[SchedWriteFMA.ZMM.Folded]>;
Craig Topper15349292018-06-02 02:15:10 +000011880
Craig Topper93d8fbd2018-06-02 16:30:39 +000011881defm V4FNMADDPSrm : AVX512_maskable_3src_in_asm<0xAA, MRMSrcMem, v16f32_info,
11882 (outs VR512:$dst), (ins VR512:$src2, f128mem:$src3),
11883 "v4fnmaddps", "$src3, $src2", "$src2, $src3",
Simon Pilgrim14ee66e2018-06-11 17:28:00 +000011884 []>, EVEX_V512, EVEX_4V, T8XD, EVEX_CD8<32, CD8VQ>,
11885 Sched<[SchedWriteFMA.ZMM.Folded]>;
Craig Topper15349292018-06-02 02:15:10 +000011886
Craig Topper93d8fbd2018-06-02 16:30:39 +000011887defm V4FMADDSSrm : AVX512_maskable_3src_in_asm<0x9B, MRMSrcMem, f32x_info,
11888 (outs VR128X:$dst), (ins VR128X:$src2, f128mem:$src3),
11889 "v4fmaddss", "$src3, $src2", "$src2, $src3",
Simon Pilgrim14ee66e2018-06-11 17:28:00 +000011890 []>, EVEX_V128, EVEX_4V, T8XD, EVEX_CD8<32, CD8VF>,
11891 Sched<[SchedWriteFMA.Scl.Folded]>;
Craig Topper15349292018-06-02 02:15:10 +000011892
Craig Topper93d8fbd2018-06-02 16:30:39 +000011893defm V4FNMADDSSrm : AVX512_maskable_3src_in_asm<0xAB, MRMSrcMem, f32x_info,
11894 (outs VR128X:$dst), (ins VR128X:$src2, f128mem:$src3),
11895 "v4fnmaddss", "$src3, $src2", "$src2, $src3",
Simon Pilgrim14ee66e2018-06-11 17:28:00 +000011896 []>, EVEX_V128, EVEX_4V, T8XD, EVEX_CD8<32, CD8VF>,
11897 Sched<[SchedWriteFMA.Scl.Folded]>;
Craig Topper15349292018-06-02 02:15:10 +000011898}
11899
11900//===----------------------------------------------------------------------===//
11901// AVX5124VNNIW
11902//===----------------------------------------------------------------------===//
11903
Craig Topper93d8fbd2018-06-02 16:30:39 +000011904let hasSideEffects = 0, mayLoad = 1, ExeDomain = SSEPackedInt,
11905 Constraints = "$src1 = $dst" in {
11906defm VP4DPWSSDrm : AVX512_maskable_3src_in_asm<0x52, MRMSrcMem, v16i32_info,
11907 (outs VR512:$dst), (ins VR512:$src2, f128mem:$src3),
11908 "vp4dpwssd", "$src3, $src2", "$src2, $src3",
Simon Pilgrim14ee66e2018-06-11 17:28:00 +000011909 []>, EVEX_V512, EVEX_4V, T8XD, EVEX_CD8<32, CD8VQ>,
11910 Sched<[SchedWriteFMA.ZMM.Folded]>;
Craig Topper15349292018-06-02 02:15:10 +000011911
Craig Topper93d8fbd2018-06-02 16:30:39 +000011912defm VP4DPWSSDSrm : AVX512_maskable_3src_in_asm<0x53, MRMSrcMem, v16i32_info,
11913 (outs VR512:$dst), (ins VR512:$src2, f128mem:$src3),
11914 "vp4dpwssds", "$src3, $src2", "$src2, $src3",
Simon Pilgrim14ee66e2018-06-11 17:28:00 +000011915 []>, EVEX_V512, EVEX_4V, T8XD, EVEX_CD8<32, CD8VQ>,
11916 Sched<[SchedWriteFMA.ZMM.Folded]>;
Craig Topper15349292018-06-02 02:15:10 +000011917}
11918