blob: 0791df57d2fc7f83d7d8cbe8e1ecb5cfefd481f7 [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
Igor Bregerfca0a342016-01-28 13:19:25 +000033 // The mask VT.
Guy Blank548e22a2017-05-19 12:35:15 +000034 ValueType KVT = !cast<ValueType>("v" # NumElts # "i1");
Simon Pilgrimb13961d2016-06-11 14:34:10 +000035
Adam Nemet5ed17da2014-08-21 19:50:07 +000036 // Suffix used in the instruction mnemonic.
37 string Suffix = suffix;
38
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000039 // VTName is a string name for vector VT. For vector types it will be
40 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
41 // It is a little bit complex for scalar types, where NumElts = 1.
42 // In this case we build v4f32 or v2f64
43 string VTName = "v" # !if (!eq (NumElts, 1),
44 !if (!eq (EltVT.Size, 32), 4,
45 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000046
Adam Nemet5ed17da2014-08-21 19:50:07 +000047 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000048 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000049
50 string EltTypeName = !cast<string>(EltVT);
51 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000052 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
53 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000054
55 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000057
58 // Size of RC in bits, e.g. 512 for VR512.
59 int Size = VT.Size;
60
61 // The corresponding memory operand, e.g. i512mem for VR512.
62 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000063 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
Ayman Musaf77219e2017-02-13 09:55:48 +000064 // FP scalar memory operand for intrinsics - ssmem/sdmem.
65 Operand IntScalarMemOp = !if (!eq (EltTypeName, "f32"), !cast<Operand>("ssmem"),
66 !if (!eq (EltTypeName, "f64"), !cast<Operand>("sdmem"), ?));
Robert Khasanov2ea081d2014-08-25 14:49:34 +000067
68 // Load patterns
69 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
70 // due to load promotion during legalization
71 PatFrag LdFrag = !cast<PatFrag>("load" #
72 !if (!eq (TypeVariantName, "i"),
73 !if (!eq (Size, 128), "v2i64",
74 !if (!eq (Size, 256), "v4i64",
Craig Toppera78b7682016-08-11 06:04:07 +000075 !if (!eq (Size, 512), "v8i64",
76 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000077
78 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
Craig Toppera78b7682016-08-11 06:04:07 +000079 !if (!eq (TypeVariantName, "i"),
80 !if (!eq (Size, 128), "v2i64",
81 !if (!eq (Size, 256), "v4i64",
82 !if (!eq (Size, 512), "v8i64",
83 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000084
Robert Khasanov2ea081d2014-08-25 14:49:34 +000085 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000086
Craig Topperd9fe6642017-02-21 04:26:10 +000087 ComplexPattern ScalarIntMemCPat = !if (!eq (EltTypeName, "f32"),
88 !cast<ComplexPattern>("sse_load_f32"),
89 !if (!eq (EltTypeName, "f64"),
90 !cast<ComplexPattern>("sse_load_f64"),
91 ?));
92
Adam Nemet5ed17da2014-08-21 19:50:07 +000093 // The string to specify embedded broadcast in assembly.
94 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +000095
Adam Nemet449b3f02014-10-15 23:42:09 +000096 // 8-bit compressed displacement tuple/subvector format. This is only
97 // defined for NumElts <= 8.
98 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
99 !cast<CD8VForm>("CD8VT" # NumElts), ?);
100
Adam Nemet55536c62014-09-25 23:48:45 +0000101 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
102 !if (!eq (Size, 256), sub_ymm, ?));
103
104 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
105 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
106 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000107
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000108 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
109
Craig Topperabe80cc2016-08-28 06:06:28 +0000110 // A vector tye of the same width with element type i64. This is used to
111 // create patterns for logic ops.
112 ValueType i64VT = !cast<ValueType>("v" # !srl(Size, 6) # "i64");
113
Adam Nemet09377232014-10-08 23:25:31 +0000114 // A vector type of the same width with element type i32. This is used to
115 // create the canonical constant zero node ImmAllZerosV.
116 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
117 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000118
119 string ZSuffix = !if (!eq (Size, 128), "Z128",
120 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000121}
122
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000123def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
124def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000125def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
126def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000127def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
128def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000129
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000130// "x" in v32i8x_info means RC = VR256X
131def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
132def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
133def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
134def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000135def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
136def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000137
138def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
139def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
140def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
141def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000142def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
143def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000144
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000145// We map scalar types to the smallest (128-bit) vector type
146// with the appropriate element type. This allows to use the same masking logic.
Asaf Badouh2744d212015-09-20 14:31:19 +0000147def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">;
148def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000149def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
150def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
151
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000152class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
153 X86VectorVTInfo i128> {
154 X86VectorVTInfo info512 = i512;
155 X86VectorVTInfo info256 = i256;
156 X86VectorVTInfo info128 = i128;
157}
158
159def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
160 v16i8x_info>;
161def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
162 v8i16x_info>;
163def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
164 v4i32x_info>;
165def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
166 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000167def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
168 v4f32x_info>;
169def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
170 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000171
Ayman Musa721d97f2017-06-27 12:08:37 +0000172class X86KVectorVTInfo<RegisterClass _krc, RegisterClass _krcwm,
173 ValueType _vt> {
174 RegisterClass KRC = _krc;
175 RegisterClass KRCWM = _krcwm;
176 ValueType KVT = _vt;
177}
178
Michael Zuckerman9e588312017-10-31 10:00:19 +0000179def v1i1_info : X86KVectorVTInfo<VK1, VK1WM, v1i1>;
Ayman Musa721d97f2017-06-27 12:08:37 +0000180def v2i1_info : X86KVectorVTInfo<VK2, VK2WM, v2i1>;
181def v4i1_info : X86KVectorVTInfo<VK4, VK4WM, v4i1>;
182def v8i1_info : X86KVectorVTInfo<VK8, VK8WM, v8i1>;
183def v16i1_info : X86KVectorVTInfo<VK16, VK16WM, v16i1>;
184def v32i1_info : X86KVectorVTInfo<VK32, VK32WM, v32i1>;
185def v64i1_info : X86KVectorVTInfo<VK64, VK64WM, v64i1>;
186
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000187// This multiclass generates the masking variants from the non-masking
188// variant. It only provides the assembly pieces for the masking variants.
189// It assumes custom ISel patterns for masking which can be provided as
190// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000191multiclass AVX512_maskable_custom<bits<8> O, Format F,
192 dag Outs,
193 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
194 string OpcodeStr,
195 string AttSrcAsm, string IntelSrcAsm,
196 list<dag> Pattern,
197 list<dag> MaskingPattern,
198 list<dag> ZeroMaskingPattern,
199 string MaskingConstraint = "",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000200 bit IsCommutable = 0,
201 bit IsKCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000202 let isCommutable = IsCommutable in
203 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000204 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
Craig Topper9d2cab72016-01-11 01:03:40 +0000205 "$dst, "#IntelSrcAsm#"}",
Simon Pilgrim0e456342018-04-12 20:47:34 +0000206 Pattern>;
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000207
208 // Prefer over VMOV*rrk Pat<>
Craig Topper63801df2017-02-19 21:44:35 +0000209 let isCommutable = IsKCommutable in
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000210 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000211 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
212 "$dst {${mask}}, "#IntelSrcAsm#"}",
Simon Pilgrim0e456342018-04-12 20:47:34 +0000213 MaskingPattern>,
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000214 EVEX_K {
215 // In case of the 3src subclass this is overridden with a let.
216 string Constraints = MaskingConstraint;
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000217 }
218
219 // Zero mask does not add any restrictions to commute operands transformation.
220 // So, it is Ok to use IsCommutable instead of IsKCommutable.
Craig Topper63801df2017-02-19 21:44:35 +0000221 let isCommutable = IsCommutable in // Prefer over VMOV*rrkz Pat<>
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000222 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000223 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
224 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Simon Pilgrim0e456342018-04-12 20:47:34 +0000225 ZeroMaskingPattern>,
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000226 EVEX_KZ;
227}
228
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000229
Adam Nemet34801422014-10-08 23:25:39 +0000230// Common base class of AVX512_maskable and AVX512_maskable_3src.
231multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
232 dag Outs,
233 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
234 string OpcodeStr,
235 string AttSrcAsm, string IntelSrcAsm,
236 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000237 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000238 string MaskingConstraint = "",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000239 bit IsCommutable = 0,
240 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000241 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
242 AttSrcAsm, IntelSrcAsm,
243 [(set _.RC:$dst, RHS)],
244 [(set _.RC:$dst, MaskingRHS)],
245 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000246 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Simon Pilgrim0e456342018-04-12 20:47:34 +0000247 MaskingConstraint, IsCommutable,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000248 IsKCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000249
Adam Nemet2e91ee52014-08-14 17:13:19 +0000250// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000251// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000252// perserved vector elements come from a new dummy input operand tied to $dst.
Craig Topper3a622a12017-08-17 15:40:25 +0000253// This version uses a separate dag for non-masking and masking.
254multiclass AVX512_maskable_split<bits<8> O, Format F, X86VectorVTInfo _,
255 dag Outs, dag Ins, string OpcodeStr,
256 string AttSrcAsm, string IntelSrcAsm,
257 dag RHS, dag MaskRHS,
Craig Topper3a622a12017-08-17 15:40:25 +0000258 bit IsCommutable = 0, bit IsKCommutable = 0,
259 SDNode Select = vselect> :
260 AVX512_maskable_custom<O, F, Outs, Ins,
261 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
262 !con((ins _.KRCWM:$mask), Ins),
263 OpcodeStr, AttSrcAsm, IntelSrcAsm,
264 [(set _.RC:$dst, RHS)],
265 [(set _.RC:$dst,
266 (Select _.KRCWM:$mask, MaskRHS, _.RC:$src0))],
267 [(set _.RC:$dst,
268 (Select _.KRCWM:$mask, MaskRHS, _.ImmAllZerosV))],
Simon Pilgrim0e456342018-04-12 20:47:34 +0000269 "$src0 = $dst", IsCommutable, IsKCommutable>;
Craig Topper3a622a12017-08-17 15:40:25 +0000270
271// This multiclass generates the unconditional/non-masking, the masking and
272// the zero-masking variant of the vector instruction. In the masking case, the
273// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000274multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
275 dag Outs, dag Ins, string OpcodeStr,
276 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000277 dag RHS,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000278 bit IsCommutable = 0, bit IsKCommutable = 0,
279 SDNode Select = vselect> :
Adam Nemet34801422014-10-08 23:25:39 +0000280 AVX512_maskable_common<O, F, _, Outs, Ins,
281 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
282 !con((ins _.KRCWM:$mask), Ins),
283 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000284 (Select _.KRCWM:$mask, RHS, _.RC:$src0),
Simon Pilgrim07dc6d62017-12-06 13:14:44 +0000285 Select, "$src0 = $dst", IsCommutable, IsKCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000286
287// This multiclass generates the unconditional/non-masking, the masking and
288// the zero-masking variant of the scalar instruction.
289multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
290 dag Outs, dag Ins, string OpcodeStr,
291 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000292 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000293 bit IsCommutable = 0> :
Craig Topper1aa49ca2017-09-01 07:58:14 +0000294 AVX512_maskable<O, F, _, Outs, Ins, OpcodeStr, AttSrcAsm, IntelSrcAsm,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000295 RHS, IsCommutable, 0, X86selects>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000296
Adam Nemet34801422014-10-08 23:25:39 +0000297// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000298// ($src1) is already tied to $dst so we just use that for the preserved
299// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
300// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000301multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
302 dag Outs, dag NonTiedIns, string OpcodeStr,
303 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000304 dag RHS,
Simon Pilgrim6a009702017-11-29 17:21:15 +0000305 bit IsCommutable = 0,
Craig Topper1aa49ca2017-09-01 07:58:14 +0000306 bit IsKCommutable = 0,
Craig Topperb16598d2017-09-01 07:58:16 +0000307 SDNode Select = vselect,
308 bit MaskOnly = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000309 AVX512_maskable_common<O, F, _, Outs,
310 !con((ins _.RC:$src1), NonTiedIns),
311 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
312 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
Craig Topperb16598d2017-09-01 07:58:16 +0000313 OpcodeStr, AttSrcAsm, IntelSrcAsm,
314 !if(MaskOnly, (null_frag), RHS),
Simon Pilgrim0e456342018-04-12 20:47:34 +0000315 (Select _.KRCWM:$mask, RHS, _.RC:$src1),
Simon Pilgrim07dc6d62017-12-06 13:14:44 +0000316 Select, "", IsCommutable, IsKCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000317
Craig Topper26bc8482018-05-28 05:37:25 +0000318// Similar to AVX512_maskable_3src but in this case the input VT for the tied
319// operand differs from the output VT. This requires a bitconvert on
320// the preserved vector going into the vselect.
Craig Topperdcfcfdb2018-05-28 19:33:11 +0000321// NOTE: The unmasked pattern is disabled.
Craig Topper26bc8482018-05-28 05:37:25 +0000322multiclass AVX512_maskable_3src_cast<bits<8> O, Format F, X86VectorVTInfo OutVT,
323 X86VectorVTInfo InVT,
324 dag Outs, dag NonTiedIns, string OpcodeStr,
325 string AttSrcAsm, string IntelSrcAsm,
326 dag RHS, bit IsCommutable = 0> :
327 AVX512_maskable_common<O, F, OutVT, Outs,
328 !con((ins InVT.RC:$src1), NonTiedIns),
329 !con((ins InVT.RC:$src1, InVT.KRCWM:$mask), NonTiedIns),
330 !con((ins InVT.RC:$src1, InVT.KRCWM:$mask), NonTiedIns),
Craig Topperdcfcfdb2018-05-28 19:33:11 +0000331 OpcodeStr, AttSrcAsm, IntelSrcAsm, (null_frag),
Craig Topper26bc8482018-05-28 05:37:25 +0000332 (vselect InVT.KRCWM:$mask, RHS,
333 (bitconvert InVT.RC:$src1)),
334 vselect, "", IsCommutable>;
335
Igor Breger15820b02015-07-01 13:24:28 +0000336multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _,
337 dag Outs, dag NonTiedIns, string OpcodeStr,
338 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000339 dag RHS,
Simon Pilgrim6a009702017-11-29 17:21:15 +0000340 bit IsCommutable = 0,
Craig Topperb16598d2017-09-01 07:58:16 +0000341 bit IsKCommutable = 0,
342 bit MaskOnly = 0> :
Craig Topper1aa49ca2017-09-01 07:58:14 +0000343 AVX512_maskable_3src<O, F, _, Outs, NonTiedIns, OpcodeStr, AttSrcAsm,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000344 IntelSrcAsm, RHS, IsCommutable, IsKCommutable,
Craig Topperb16598d2017-09-01 07:58:16 +0000345 X86selects, MaskOnly>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000346
Adam Nemet34801422014-10-08 23:25:39 +0000347multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
348 dag Outs, dag Ins,
349 string OpcodeStr,
350 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000351 list<dag> Pattern> :
Adam Nemet34801422014-10-08 23:25:39 +0000352 AVX512_maskable_custom<O, F, Outs, Ins,
353 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
354 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000355 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Simon Pilgrim0e456342018-04-12 20:47:34 +0000356 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000357
Craig Topper93d8fbd2018-06-02 16:30:39 +0000358multiclass AVX512_maskable_3src_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
359 dag Outs, dag NonTiedIns,
360 string OpcodeStr,
361 string AttSrcAsm, string IntelSrcAsm,
362 list<dag> Pattern> :
363 AVX512_maskable_custom<O, F, Outs,
364 !con((ins _.RC:$src1), NonTiedIns),
365 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
366 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
367 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
368 "">;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000369
370// Instruction with mask that puts result in mask register,
371// like "compare" and "vptest"
372multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
373 dag Outs,
374 dag Ins, dag MaskingIns,
375 string OpcodeStr,
376 string AttSrcAsm, string IntelSrcAsm,
377 list<dag> Pattern,
Craig Topper225da2c2016-08-27 05:22:15 +0000378 list<dag> MaskingPattern,
379 bit IsCommutable = 0> {
380 let isCommutable = IsCommutable in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000381 def NAME: AVX512<O, F, Outs, Ins,
Craig Topper156622a2016-01-11 00:44:56 +0000382 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
383 "$dst, "#IntelSrcAsm#"}",
Simon Pilgrim0e456342018-04-12 20:47:34 +0000384 Pattern>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000385
386 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Craig Topper156622a2016-01-11 00:44:56 +0000387 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
388 "$dst {${mask}}, "#IntelSrcAsm#"}",
Simon Pilgrim0e456342018-04-12 20:47:34 +0000389 MaskingPattern>, EVEX_K;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000390}
391
392multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
393 dag Outs,
394 dag Ins, dag MaskingIns,
395 string OpcodeStr,
396 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000397 dag RHS, dag MaskingRHS,
398 bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000399 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
400 AttSrcAsm, IntelSrcAsm,
401 [(set _.KRC:$dst, RHS)],
Simon Pilgrim0e456342018-04-12 20:47:34 +0000402 [(set _.KRC:$dst, MaskingRHS)], IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000403
404multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
405 dag Outs, dag Ins, string OpcodeStr,
406 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000407 dag RHS, bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000408 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
409 !con((ins _.KRCWM:$mask), Ins),
410 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000411 (and _.KRCWM:$mask, RHS), IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000412
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000413multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
414 dag Outs, dag Ins, string OpcodeStr,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000415 string AttSrcAsm, string IntelSrcAsm> :
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000416 AVX512_maskable_custom_cmp<O, F, Outs,
417 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000418 AttSrcAsm, IntelSrcAsm, [], []>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000419
Craig Topperabe80cc2016-08-28 06:06:28 +0000420// This multiclass generates the unconditional/non-masking, the masking and
421// the zero-masking variant of the vector instruction. In the masking case, the
422// perserved vector elements come from a new dummy input operand tied to $dst.
423multiclass AVX512_maskable_logic<bits<8> O, Format F, X86VectorVTInfo _,
424 dag Outs, dag Ins, string OpcodeStr,
425 string AttSrcAsm, string IntelSrcAsm,
426 dag RHS, dag MaskedRHS,
Craig Topperabe80cc2016-08-28 06:06:28 +0000427 bit IsCommutable = 0, SDNode Select = vselect> :
428 AVX512_maskable_custom<O, F, Outs, Ins,
429 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
430 !con((ins _.KRCWM:$mask), Ins),
431 OpcodeStr, AttSrcAsm, IntelSrcAsm,
432 [(set _.RC:$dst, RHS)],
433 [(set _.RC:$dst,
434 (Select _.KRCWM:$mask, MaskedRHS, _.RC:$src0))],
435 [(set _.RC:$dst,
436 (Select _.KRCWM:$mask, MaskedRHS,
437 _.ImmAllZerosV))],
Simon Pilgrim0e456342018-04-12 20:47:34 +0000438 "$src0 = $dst", IsCommutable>;
Craig Topperabe80cc2016-08-28 06:06:28 +0000439
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000440
Craig Topper9d9251b2016-05-08 20:10:20 +0000441// Alias instruction that maps zero vector to pxor / xorp* for AVX-512.
442// This is expanded by ExpandPostRAPseudos to an xorps / vxorps, and then
Marina Yatsina6fc2aaa2018-01-22 10:05:23 +0000443// swizzled by ExecutionDomainFix to pxor.
Craig Topper9d9251b2016-05-08 20:10:20 +0000444// We set canFoldAsLoad because this can be converted to a constant-pool
445// load of an all-zeros value if folding it would be beneficial.
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000446let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000447 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000448def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
Craig Topper9d9251b2016-05-08 20:10:20 +0000449 [(set VR512:$dst, (v16i32 immAllZerosV))]>;
Craig Topper516e14c2016-07-11 05:36:48 +0000450def AVX512_512_SETALLONES : I<0, Pseudo, (outs VR512:$dst), (ins), "",
451 [(set VR512:$dst, (v16i32 immAllOnesV))]>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000452}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000453
Craig Topper6393afc2017-01-09 02:44:34 +0000454// Alias instructions that allow VPTERNLOG to be used with a mask to create
455// a mix of all ones and all zeros elements. This is done this way to force
456// the same register to be used as input for all three sources.
Simon Pilgrim26f106f2017-12-08 15:17:32 +0000457let isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteVecALU] in {
Craig Topper6393afc2017-01-09 02:44:34 +0000458def AVX512_512_SEXT_MASK_32 : I<0, Pseudo, (outs VR512:$dst),
459 (ins VK16WM:$mask), "",
460 [(set VR512:$dst, (vselect (v16i1 VK16WM:$mask),
461 (v16i32 immAllOnesV),
462 (v16i32 immAllZerosV)))]>;
463def AVX512_512_SEXT_MASK_64 : I<0, Pseudo, (outs VR512:$dst),
464 (ins VK8WM:$mask), "",
465 [(set VR512:$dst, (vselect (v8i1 VK8WM:$mask),
466 (bc_v8i64 (v16i32 immAllOnesV)),
467 (bc_v8i64 (v16i32 immAllZerosV))))]>;
468}
469
Craig Toppere5ce84a2016-05-08 21:33:53 +0000470let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper09b7e0f2017-01-14 07:29:24 +0000471 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Craig Toppere5ce84a2016-05-08 21:33:53 +0000472def AVX512_128_SET0 : I<0, Pseudo, (outs VR128X:$dst), (ins), "",
473 [(set VR128X:$dst, (v4i32 immAllZerosV))]>;
474def AVX512_256_SET0 : I<0, Pseudo, (outs VR256X:$dst), (ins), "",
475 [(set VR256X:$dst, (v8i32 immAllZerosV))]>;
476}
477
Craig Topperadd9cc62016-12-18 06:23:14 +0000478// Alias instructions that map fld0 to xorps for sse or vxorps for avx.
479// This is expanded by ExpandPostRAPseudos.
480let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper09b7e0f2017-01-14 07:29:24 +0000481 isPseudo = 1, SchedRW = [WriteZero], Predicates = [HasAVX512] in {
Craig Topperadd9cc62016-12-18 06:23:14 +0000482 def AVX512_FsFLD0SS : I<0, Pseudo, (outs FR32X:$dst), (ins), "",
483 [(set FR32X:$dst, fp32imm0)]>;
484 def AVX512_FsFLD0SD : I<0, Pseudo, (outs FR64X:$dst), (ins), "",
485 [(set FR64X:$dst, fpimm0)]>;
486}
487
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000488//===----------------------------------------------------------------------===//
489// AVX-512 - VECTOR INSERT
490//
Craig Topper3a622a12017-08-17 15:40:25 +0000491
492// Supports two different pattern operators for mask and unmasked ops. Allows
493// null_frag to be passed for one.
494multiclass vinsert_for_size_split<int Opcode, X86VectorVTInfo From,
495 X86VectorVTInfo To,
496 SDPatternOperator vinsert_insert,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000497 SDPatternOperator vinsert_for_mask,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000498 X86FoldableSchedWrite sched> {
Craig Topperc228d792017-09-05 05:49:44 +0000499 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Craig Topper3a622a12017-08-17 15:40:25 +0000500 defm rr : AVX512_maskable_split<Opcode, MRMSrcReg, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000501 (ins To.RC:$src1, From.RC:$src2, u8imm:$src3),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000502 "vinsert" # From.EltTypeName # "x" # From.NumElts,
503 "$src3, $src2, $src1", "$src1, $src2, $src3",
504 (vinsert_insert:$src3 (To.VT To.RC:$src1),
505 (From.VT From.RC:$src2),
Craig Topper3a622a12017-08-17 15:40:25 +0000506 (iPTR imm)),
507 (vinsert_for_mask:$src3 (To.VT To.RC:$src1),
508 (From.VT From.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +0000509 (iPTR imm))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000510 AVX512AIi8Base, EVEX_4V, Sched<[sched]>;
Craig Topperc228d792017-09-05 05:49:44 +0000511 let mayLoad = 1 in
Craig Topper3a622a12017-08-17 15:40:25 +0000512 defm rm : AVX512_maskable_split<Opcode, MRMSrcMem, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000513 (ins To.RC:$src1, From.MemOp:$src2, u8imm:$src3),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000514 "vinsert" # From.EltTypeName # "x" # From.NumElts,
515 "$src3, $src2, $src1", "$src1, $src2, $src3",
516 (vinsert_insert:$src3 (To.VT To.RC:$src1),
517 (From.VT (bitconvert (From.LdFrag addr:$src2))),
Craig Topper3a622a12017-08-17 15:40:25 +0000518 (iPTR imm)),
519 (vinsert_for_mask:$src3 (To.VT To.RC:$src1),
520 (From.VT (bitconvert (From.LdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +0000521 (iPTR imm))>, AVX512AIi8Base, EVEX_4V,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000522 EVEX_CD8<From.EltSize, From.CD8TupleForm>,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000523 Sched<[sched.Folded, ReadAfterLd]>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000524 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000525}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000526
Craig Topper3a622a12017-08-17 15:40:25 +0000527// Passes the same pattern operator for masked and unmasked ops.
528multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From,
529 X86VectorVTInfo To,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000530 SDPatternOperator vinsert_insert,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000531 X86FoldableSchedWrite sched> :
532 vinsert_for_size_split<Opcode, From, To, vinsert_insert, vinsert_insert, sched>;
Craig Topper3a622a12017-08-17 15:40:25 +0000533
Igor Breger0ede3cb2015-09-20 06:52:42 +0000534multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From,
535 X86VectorVTInfo To, PatFrag vinsert_insert,
536 SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> {
537 let Predicates = p in {
Adam Nemet4285c1f2014-10-15 23:42:17 +0000538 def : Pat<(vinsert_insert:$ins
Igor Breger0ede3cb2015-09-20 06:52:42 +0000539 (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)),
540 (To.VT (!cast<Instruction>(InstrStr#"rr")
541 To.RC:$src1, From.RC:$src2,
542 (INSERT_get_vinsert_imm To.RC:$ins)))>;
543
544 def : Pat<(vinsert_insert:$ins
545 (To.VT To.RC:$src1),
546 (From.VT (bitconvert (From.LdFrag addr:$src2))),
547 (iPTR imm)),
548 (To.VT (!cast<Instruction>(InstrStr#"rm")
549 To.RC:$src1, addr:$src2,
550 (INSERT_get_vinsert_imm To.RC:$ins)))>;
551 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000552}
553
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000554multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000555 ValueType EltVT64, int Opcode256,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000556 X86FoldableSchedWrite sched> {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000557
558 let Predicates = [HasVLX] in
559 defm NAME # "32x4Z256" : vinsert_for_size<Opcode128,
560 X86VectorVTInfo< 4, EltVT32, VR128X>,
561 X86VectorVTInfo< 8, EltVT32, VR256X>,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000562 vinsert128_insert, sched>, EVEX_V256;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000563
564 defm NAME # "32x4Z" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000565 X86VectorVTInfo< 4, EltVT32, VR128X>,
566 X86VectorVTInfo<16, EltVT32, VR512>,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000567 vinsert128_insert, sched>, EVEX_V512;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000568
569 defm NAME # "64x4Z" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000570 X86VectorVTInfo< 4, EltVT64, VR256X>,
571 X86VectorVTInfo< 8, EltVT64, VR512>,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000572 vinsert256_insert, sched>, VEX_W, EVEX_V512;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000573
Craig Topper3a622a12017-08-17 15:40:25 +0000574 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger0ede3cb2015-09-20 06:52:42 +0000575 let Predicates = [HasVLX, HasDQI] in
Craig Topper3a622a12017-08-17 15:40:25 +0000576 defm NAME # "64x2Z256" : vinsert_for_size_split<Opcode128,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000577 X86VectorVTInfo< 2, EltVT64, VR128X>,
578 X86VectorVTInfo< 4, EltVT64, VR256X>,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000579 null_frag, vinsert128_insert, sched>,
Craig Topper0a5e90c2018-06-19 04:24:42 +0000580 VEX_W1X, EVEX_V256;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000581
Craig Topper3a622a12017-08-17 15:40:25 +0000582 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger0ede3cb2015-09-20 06:52:42 +0000583 let Predicates = [HasDQI] in {
Craig Topper3a622a12017-08-17 15:40:25 +0000584 defm NAME # "64x2Z" : vinsert_for_size_split<Opcode128,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000585 X86VectorVTInfo< 2, EltVT64, VR128X>,
586 X86VectorVTInfo< 8, EltVT64, VR512>,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000587 null_frag, vinsert128_insert, sched>,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000588 VEX_W, EVEX_V512;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000589
Craig Topper3a622a12017-08-17 15:40:25 +0000590 defm NAME # "32x8Z" : vinsert_for_size_split<Opcode256,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000591 X86VectorVTInfo< 8, EltVT32, VR256X>,
592 X86VectorVTInfo<16, EltVT32, VR512>,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000593 null_frag, vinsert256_insert, sched>,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000594 EVEX_V512;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000595 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000596}
597
Simon Pilgrim21e89792018-04-13 14:36:59 +0000598// FIXME: Is there a better scheduler class for VINSERTF/VINSERTI?
599defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a, WriteFShuffle256>;
600defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a, WriteShuffle256>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000601
Igor Breger0ede3cb2015-09-20 06:52:42 +0000602// Codegen pattern with the alternative types,
Craig Topper3a622a12017-08-17 15:40:25 +0000603// Even with AVX512DQ we'll still use these for unmasked operations.
Igor Breger0ede3cb2015-09-20 06:52:42 +0000604defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000605 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000606defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000607 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000608
609defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000610 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000611defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000612 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000613
614defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000615 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000616defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000617 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000618
619// Codegen pattern with the alternative types insert VEC128 into VEC256
620defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
621 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
622defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
623 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
624// Codegen pattern with the alternative types insert VEC128 into VEC512
625defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
626 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
627defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
628 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
629// Codegen pattern with the alternative types insert VEC256 into VEC512
630defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
631 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
632defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
633 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
634
Craig Topperf7a19db2017-10-08 01:33:40 +0000635
636multiclass vinsert_for_mask_cast<string InstrStr, X86VectorVTInfo From,
637 X86VectorVTInfo To, X86VectorVTInfo Cast,
638 PatFrag vinsert_insert,
639 SDNodeXForm INSERT_get_vinsert_imm,
640 list<Predicate> p> {
641let Predicates = p in {
642 def : Pat<(Cast.VT
643 (vselect Cast.KRCWM:$mask,
644 (bitconvert
645 (vinsert_insert:$ins (To.VT To.RC:$src1),
646 (From.VT From.RC:$src2),
647 (iPTR imm))),
648 Cast.RC:$src0)),
649 (!cast<Instruction>(InstrStr#"rrk")
650 Cast.RC:$src0, Cast.KRCWM:$mask, To.RC:$src1, From.RC:$src2,
651 (INSERT_get_vinsert_imm To.RC:$ins))>;
652 def : Pat<(Cast.VT
653 (vselect Cast.KRCWM:$mask,
654 (bitconvert
655 (vinsert_insert:$ins (To.VT To.RC:$src1),
656 (From.VT
657 (bitconvert
658 (From.LdFrag addr:$src2))),
659 (iPTR imm))),
660 Cast.RC:$src0)),
661 (!cast<Instruction>(InstrStr#"rmk")
662 Cast.RC:$src0, Cast.KRCWM:$mask, To.RC:$src1, addr:$src2,
663 (INSERT_get_vinsert_imm To.RC:$ins))>;
664
665 def : Pat<(Cast.VT
666 (vselect Cast.KRCWM:$mask,
667 (bitconvert
668 (vinsert_insert:$ins (To.VT To.RC:$src1),
669 (From.VT From.RC:$src2),
670 (iPTR imm))),
671 Cast.ImmAllZerosV)),
672 (!cast<Instruction>(InstrStr#"rrkz")
673 Cast.KRCWM:$mask, To.RC:$src1, From.RC:$src2,
674 (INSERT_get_vinsert_imm To.RC:$ins))>;
675 def : Pat<(Cast.VT
676 (vselect Cast.KRCWM:$mask,
677 (bitconvert
678 (vinsert_insert:$ins (To.VT To.RC:$src1),
679 (From.VT
680 (bitconvert
681 (From.LdFrag addr:$src2))),
682 (iPTR imm))),
683 Cast.ImmAllZerosV)),
684 (!cast<Instruction>(InstrStr#"rmkz")
685 Cast.KRCWM:$mask, To.RC:$src1, addr:$src2,
686 (INSERT_get_vinsert_imm To.RC:$ins))>;
687}
688}
689
690defm : vinsert_for_mask_cast<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
691 v8f32x_info, vinsert128_insert,
692 INSERT_get_vinsert128_imm, [HasVLX]>;
693defm : vinsert_for_mask_cast<"VINSERTF64x2Z256", v4f32x_info, v8f32x_info,
694 v4f64x_info, vinsert128_insert,
695 INSERT_get_vinsert128_imm, [HasDQI, HasVLX]>;
696
697defm : vinsert_for_mask_cast<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
698 v8i32x_info, vinsert128_insert,
699 INSERT_get_vinsert128_imm, [HasVLX]>;
700defm : vinsert_for_mask_cast<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
701 v8i32x_info, vinsert128_insert,
702 INSERT_get_vinsert128_imm, [HasVLX]>;
703defm : vinsert_for_mask_cast<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
704 v8i32x_info, vinsert128_insert,
705 INSERT_get_vinsert128_imm, [HasVLX]>;
706defm : vinsert_for_mask_cast<"VINSERTF64x2Z256", v4i32x_info, v8i32x_info,
707 v4i64x_info, vinsert128_insert,
708 INSERT_get_vinsert128_imm, [HasDQI, HasVLX]>;
709defm : vinsert_for_mask_cast<"VINSERTF64x2Z256", v8i16x_info, v16i16x_info,
710 v4i64x_info, vinsert128_insert,
711 INSERT_get_vinsert128_imm, [HasDQI, HasVLX]>;
712defm : vinsert_for_mask_cast<"VINSERTF64x2Z256", v16i8x_info, v32i8x_info,
713 v4i64x_info, vinsert128_insert,
714 INSERT_get_vinsert128_imm, [HasDQI, HasVLX]>;
715
716defm : vinsert_for_mask_cast<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
717 v16f32_info, vinsert128_insert,
718 INSERT_get_vinsert128_imm, [HasAVX512]>;
719defm : vinsert_for_mask_cast<"VINSERTF64x2Z", v4f32x_info, v16f32_info,
720 v8f64_info, vinsert128_insert,
721 INSERT_get_vinsert128_imm, [HasDQI]>;
722
723defm : vinsert_for_mask_cast<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
724 v16i32_info, vinsert128_insert,
725 INSERT_get_vinsert128_imm, [HasAVX512]>;
726defm : vinsert_for_mask_cast<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
727 v16i32_info, vinsert128_insert,
728 INSERT_get_vinsert128_imm, [HasAVX512]>;
729defm : vinsert_for_mask_cast<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
730 v16i32_info, vinsert128_insert,
731 INSERT_get_vinsert128_imm, [HasAVX512]>;
732defm : vinsert_for_mask_cast<"VINSERTI64x2Z", v4i32x_info, v16i32_info,
733 v8i64_info, vinsert128_insert,
734 INSERT_get_vinsert128_imm, [HasDQI]>;
735defm : vinsert_for_mask_cast<"VINSERTI64x2Z", v8i16x_info, v32i16_info,
736 v8i64_info, vinsert128_insert,
737 INSERT_get_vinsert128_imm, [HasDQI]>;
738defm : vinsert_for_mask_cast<"VINSERTI64x2Z", v16i8x_info, v64i8_info,
739 v8i64_info, vinsert128_insert,
740 INSERT_get_vinsert128_imm, [HasDQI]>;
741
742defm : vinsert_for_mask_cast<"VINSERTF32x8Z", v4f64x_info, v8f64_info,
743 v16f32_info, vinsert256_insert,
744 INSERT_get_vinsert256_imm, [HasDQI]>;
745defm : vinsert_for_mask_cast<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
746 v8f64_info, vinsert256_insert,
747 INSERT_get_vinsert256_imm, [HasAVX512]>;
748
749defm : vinsert_for_mask_cast<"VINSERTI32x8Z", v4i64x_info, v8i64_info,
750 v16i32_info, vinsert256_insert,
751 INSERT_get_vinsert256_imm, [HasDQI]>;
752defm : vinsert_for_mask_cast<"VINSERTI32x8Z", v16i16x_info, v32i16_info,
753 v16i32_info, vinsert256_insert,
754 INSERT_get_vinsert256_imm, [HasDQI]>;
755defm : vinsert_for_mask_cast<"VINSERTI32x8Z", v32i8x_info, v64i8_info,
756 v16i32_info, vinsert256_insert,
757 INSERT_get_vinsert256_imm, [HasDQI]>;
758defm : vinsert_for_mask_cast<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
759 v8i64_info, vinsert256_insert,
760 INSERT_get_vinsert256_imm, [HasAVX512]>;
761defm : vinsert_for_mask_cast<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
762 v8i64_info, vinsert256_insert,
763 INSERT_get_vinsert256_imm, [HasAVX512]>;
764defm : vinsert_for_mask_cast<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
765 v8i64_info, vinsert256_insert,
766 INSERT_get_vinsert256_imm, [HasAVX512]>;
767
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000768// vinsertps - insert f32 to XMM
Craig Topper43973152016-10-09 06:41:47 +0000769let ExeDomain = SSEPackedSingle in {
Craig Topper6189d3e2016-07-19 01:26:19 +0000770def VINSERTPSZrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000771 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000772 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Simon Pilgrim577ae242018-04-12 19:25:07 +0000773 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +0000774 EVEX_4V, Sched<[SchedWriteFShuffle.XMM]>;
Craig Topper6189d3e2016-07-19 01:26:19 +0000775def VINSERTPSZrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000776 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000777 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000778 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000779 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
Simon Pilgrim577ae242018-04-12 19:25:07 +0000780 imm:$src3))]>,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +0000781 EVEX_4V, EVEX_CD8<32, CD8VT1>,
782 Sched<[SchedWriteFShuffle.XMM.Folded, ReadAfterLd]>;
Craig Topper43973152016-10-09 06:41:47 +0000783}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000784
785//===----------------------------------------------------------------------===//
786// AVX-512 VECTOR EXTRACT
787//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000788
Craig Topper3a622a12017-08-17 15:40:25 +0000789// Supports two different pattern operators for mask and unmasked ops. Allows
790// null_frag to be passed for one.
791multiclass vextract_for_size_split<int Opcode,
792 X86VectorVTInfo From, X86VectorVTInfo To,
793 SDPatternOperator vextract_extract,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000794 SDPatternOperator vextract_for_mask,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000795 SchedWrite SchedRR, SchedWrite SchedMR> {
Igor Breger7f69a992015-09-10 12:54:54 +0000796
797 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Craig Topper3a622a12017-08-17 15:40:25 +0000798 defm rr : AVX512_maskable_split<Opcode, MRMDestReg, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000799 (ins From.RC:$src1, u8imm:$idx),
Igor Breger7f69a992015-09-10 12:54:54 +0000800 "vextract" # To.EltTypeName # "x" # To.NumElts,
801 "$idx, $src1", "$src1, $idx",
Craig Topper3a622a12017-08-17 15:40:25 +0000802 (vextract_extract:$idx (From.VT From.RC:$src1), (iPTR imm)),
Simon Pilgrim0e456342018-04-12 20:47:34 +0000803 (vextract_for_mask:$idx (From.VT From.RC:$src1), (iPTR imm))>,
804 AVX512AIi8Base, EVEX, Sched<[SchedRR]>;
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000805
Craig Toppere1cac152016-06-07 07:27:54 +0000806 def mr : AVX512AIi8<Opcode, MRMDestMem, (outs),
Ayman Musaf77219e2017-02-13 09:55:48 +0000807 (ins To.MemOp:$dst, From.RC:$src1, u8imm:$idx),
Craig Toppere1cac152016-06-07 07:27:54 +0000808 "vextract" # To.EltTypeName # "x" # To.NumElts #
809 "\t{$idx, $src1, $dst|$dst, $src1, $idx}",
810 [(store (To.VT (vextract_extract:$idx
811 (From.VT From.RC:$src1), (iPTR imm))),
Simon Pilgrim0e456342018-04-12 20:47:34 +0000812 addr:$dst)]>, EVEX,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000813 Sched<[SchedMR]>;
Igor Breger7f69a992015-09-10 12:54:54 +0000814
Craig Toppere1cac152016-06-07 07:27:54 +0000815 let mayStore = 1, hasSideEffects = 0 in
816 def mrk : AVX512AIi8<Opcode, MRMDestMem, (outs),
817 (ins To.MemOp:$dst, To.KRCWM:$mask,
Ayman Musaf77219e2017-02-13 09:55:48 +0000818 From.RC:$src1, u8imm:$idx),
Craig Toppere1cac152016-06-07 07:27:54 +0000819 "vextract" # To.EltTypeName # "x" # To.NumElts #
820 "\t{$idx, $src1, $dst {${mask}}|"
Simon Pilgrim0e456342018-04-12 20:47:34 +0000821 "$dst {${mask}}, $src1, $idx}", []>,
Craig Topper55488732018-06-13 00:04:08 +0000822 EVEX_K, EVEX, Sched<[SchedMR]>, NotMemoryFoldable;
Igor Breger7f69a992015-09-10 12:54:54 +0000823 }
Igor Bregerac29a822015-09-09 14:35:09 +0000824}
825
Craig Topper3a622a12017-08-17 15:40:25 +0000826// Passes the same pattern operator for masked and unmasked ops.
827multiclass vextract_for_size<int Opcode, X86VectorVTInfo From,
828 X86VectorVTInfo To,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000829 SDPatternOperator vextract_extract,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000830 SchedWrite SchedRR, SchedWrite SchedMR> :
831 vextract_for_size_split<Opcode, From, To, vextract_extract, vextract_extract, SchedRR, SchedMR>;
Craig Topper3a622a12017-08-17 15:40:25 +0000832
Igor Bregerdefab3c2015-10-08 12:55:01 +0000833// Codegen pattern for the alternative types
834multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From,
835 X86VectorVTInfo To, PatFrag vextract_extract,
Craig Topper5f3fef82016-05-22 07:40:58 +0000836 SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> {
Craig Topperdb960ed2016-05-21 22:50:14 +0000837 let Predicates = p in {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000838 def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)),
839 (To.VT (!cast<Instruction>(InstrStr#"rr")
840 From.RC:$src1,
841 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
Craig Topperdb960ed2016-05-21 22:50:14 +0000842 def : Pat<(store (To.VT (vextract_extract:$ext (From.VT From.RC:$src1),
843 (iPTR imm))), addr:$dst),
844 (!cast<Instruction>(InstrStr#"mr") addr:$dst, From.RC:$src1,
845 (EXTRACT_get_vextract_imm To.RC:$ext))>;
846 }
Igor Breger7f69a992015-09-10 12:54:54 +0000847}
848
849multiclass vextract_for_type<ValueType EltVT32, int Opcode128,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000850 ValueType EltVT64, int Opcode256,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000851 SchedWrite SchedRR, SchedWrite SchedMR> {
Craig Topperaadec702017-08-14 01:53:10 +0000852 let Predicates = [HasAVX512] in {
853 defm NAME # "32x4Z" : vextract_for_size<Opcode128,
854 X86VectorVTInfo<16, EltVT32, VR512>,
855 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000856 vextract128_extract, SchedRR, SchedMR>,
Craig Topperaadec702017-08-14 01:53:10 +0000857 EVEX_V512, EVEX_CD8<32, CD8VT4>;
858 defm NAME # "64x4Z" : vextract_for_size<Opcode256,
859 X86VectorVTInfo< 8, EltVT64, VR512>,
860 X86VectorVTInfo< 4, EltVT64, VR256X>,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000861 vextract256_extract, SchedRR, SchedMR>,
Craig Topperaadec702017-08-14 01:53:10 +0000862 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>;
863 }
Igor Breger7f69a992015-09-10 12:54:54 +0000864 let Predicates = [HasVLX] in
Igor Bregerdefab3c2015-10-08 12:55:01 +0000865 defm NAME # "32x4Z256" : vextract_for_size<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000866 X86VectorVTInfo< 8, EltVT32, VR256X>,
867 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000868 vextract128_extract, SchedRR, SchedMR>,
Igor Breger7f69a992015-09-10 12:54:54 +0000869 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Craig Topper3a622a12017-08-17 15:40:25 +0000870
871 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger7f69a992015-09-10 12:54:54 +0000872 let Predicates = [HasVLX, HasDQI] in
Craig Topper3a622a12017-08-17 15:40:25 +0000873 defm NAME # "64x2Z256" : vextract_for_size_split<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000874 X86VectorVTInfo< 4, EltVT64, VR256X>,
875 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000876 null_frag, vextract128_extract, SchedRR, SchedMR>,
Craig Topper0a5e90c2018-06-19 04:24:42 +0000877 VEX_W1X, EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topper3a622a12017-08-17 15:40:25 +0000878
879 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger7f69a992015-09-10 12:54:54 +0000880 let Predicates = [HasDQI] in {
Craig Topper3a622a12017-08-17 15:40:25 +0000881 defm NAME # "64x2Z" : vextract_for_size_split<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000882 X86VectorVTInfo< 8, EltVT64, VR512>,
883 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000884 null_frag, vextract128_extract, SchedRR, SchedMR>,
Igor Breger7f69a992015-09-10 12:54:54 +0000885 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>;
Craig Topper3a622a12017-08-17 15:40:25 +0000886 defm NAME # "32x8Z" : vextract_for_size_split<Opcode256,
Igor Breger7f69a992015-09-10 12:54:54 +0000887 X86VectorVTInfo<16, EltVT32, VR512>,
888 X86VectorVTInfo< 8, EltVT32, VR256X>,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000889 null_frag, vextract256_extract, SchedRR, SchedMR>,
Igor Breger7f69a992015-09-10 12:54:54 +0000890 EVEX_V512, EVEX_CD8<32, CD8VT8>;
891 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000892}
893
Simon Pilgrimead11e42018-05-11 12:46:54 +0000894// TODO - replace WriteFStore/WriteVecStore with X86SchedWriteMoveLSWidths types.
Craig Topper5fb1dc22018-04-02 02:44:55 +0000895defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b, WriteFShuffle256, WriteFStore>;
896defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b, WriteShuffle256, WriteVecStore>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000897
Igor Bregerdefab3c2015-10-08 12:55:01 +0000898// extract_subvector codegen patterns with the alternative types.
Craig Topper3a622a12017-08-17 15:40:25 +0000899// Even with AVX512DQ we'll still use these for unmasked operations.
Igor Bregerdefab3c2015-10-08 12:55:01 +0000900defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000901 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000902defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000903 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000904
905defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000906 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000907defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000908 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000909
910defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000911 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000912defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000913 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000914
Craig Topper08a68572016-05-21 22:50:04 +0000915// Codegen pattern with the alternative types extract VEC128 from VEC256
Craig Topper02626c02016-05-21 07:08:56 +0000916defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
917 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
918defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
919 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
920
921// Codegen pattern with the alternative types extract VEC128 from VEC512
Igor Bregerdefab3c2015-10-08 12:55:01 +0000922defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
923 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
924defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
925 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
926// Codegen pattern with the alternative types extract VEC256 from VEC512
927defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
928 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
929defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
930 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
931
Craig Topper5f3fef82016-05-22 07:40:58 +0000932
Craig Topper48a79172017-08-30 07:26:12 +0000933// A 128-bit extract from bits [255:128] of a 512-bit vector should use a
934// smaller extract to enable EVEX->VEX.
935let Predicates = [NoVLX] in {
936def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 2))),
937 (v2i64 (VEXTRACTI128rr
938 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm)),
939 (iPTR 1)))>;
940def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 2))),
941 (v2f64 (VEXTRACTF128rr
942 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm)),
943 (iPTR 1)))>;
944def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 4))),
945 (v4i32 (VEXTRACTI128rr
946 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm)),
947 (iPTR 1)))>;
948def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 4))),
949 (v4f32 (VEXTRACTF128rr
950 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm)),
951 (iPTR 1)))>;
952def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 8))),
953 (v8i16 (VEXTRACTI128rr
954 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm)),
955 (iPTR 1)))>;
956def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 16))),
957 (v16i8 (VEXTRACTI128rr
958 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm)),
959 (iPTR 1)))>;
960}
961
962// A 128-bit extract from bits [255:128] of a 512-bit vector should use a
963// smaller extract to enable EVEX->VEX.
964let Predicates = [HasVLX] in {
965def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 2))),
966 (v2i64 (VEXTRACTI32x4Z256rr
967 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm)),
968 (iPTR 1)))>;
969def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 2))),
970 (v2f64 (VEXTRACTF32x4Z256rr
971 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm)),
972 (iPTR 1)))>;
973def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 4))),
974 (v4i32 (VEXTRACTI32x4Z256rr
975 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm)),
976 (iPTR 1)))>;
977def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 4))),
978 (v4f32 (VEXTRACTF32x4Z256rr
979 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm)),
980 (iPTR 1)))>;
981def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 8))),
982 (v8i16 (VEXTRACTI32x4Z256rr
983 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm)),
984 (iPTR 1)))>;
985def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 16))),
986 (v16i8 (VEXTRACTI32x4Z256rr
987 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm)),
988 (iPTR 1)))>;
989}
990
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000991
Craig Toppera0883622017-08-26 22:24:57 +0000992// Additional patterns for handling a bitcast between the vselect and the
993// extract_subvector.
994multiclass vextract_for_mask_cast<string InstrStr, X86VectorVTInfo From,
995 X86VectorVTInfo To, X86VectorVTInfo Cast,
996 PatFrag vextract_extract,
997 SDNodeXForm EXTRACT_get_vextract_imm,
998 list<Predicate> p> {
999let Predicates = p in {
1000 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
1001 (bitconvert
1002 (To.VT (vextract_extract:$ext
1003 (From.VT From.RC:$src), (iPTR imm)))),
1004 To.RC:$src0)),
1005 (Cast.VT (!cast<Instruction>(InstrStr#"rrk")
1006 Cast.RC:$src0, Cast.KRCWM:$mask, From.RC:$src,
1007 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
1008
1009 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
1010 (bitconvert
1011 (To.VT (vextract_extract:$ext
1012 (From.VT From.RC:$src), (iPTR imm)))),
1013 Cast.ImmAllZerosV)),
1014 (Cast.VT (!cast<Instruction>(InstrStr#"rrkz")
1015 Cast.KRCWM:$mask, From.RC:$src,
1016 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
1017}
1018}
1019
1020defm : vextract_for_mask_cast<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
1021 v4f32x_info, vextract128_extract,
1022 EXTRACT_get_vextract128_imm, [HasVLX]>;
1023defm : vextract_for_mask_cast<"VEXTRACTF64x2Z256", v8f32x_info, v4f32x_info,
1024 v2f64x_info, vextract128_extract,
1025 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
1026
1027defm : vextract_for_mask_cast<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
1028 v4i32x_info, vextract128_extract,
1029 EXTRACT_get_vextract128_imm, [HasVLX]>;
1030defm : vextract_for_mask_cast<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
1031 v4i32x_info, vextract128_extract,
1032 EXTRACT_get_vextract128_imm, [HasVLX]>;
1033defm : vextract_for_mask_cast<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
1034 v4i32x_info, vextract128_extract,
1035 EXTRACT_get_vextract128_imm, [HasVLX]>;
1036defm : vextract_for_mask_cast<"VEXTRACTI64x2Z256", v8i32x_info, v4i32x_info,
1037 v2i64x_info, vextract128_extract,
1038 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
1039defm : vextract_for_mask_cast<"VEXTRACTI64x2Z256", v16i16x_info, v8i16x_info,
1040 v2i64x_info, vextract128_extract,
1041 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
1042defm : vextract_for_mask_cast<"VEXTRACTI64x2Z256", v32i8x_info, v16i8x_info,
1043 v2i64x_info, vextract128_extract,
1044 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
1045
1046defm : vextract_for_mask_cast<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
1047 v4f32x_info, vextract128_extract,
1048 EXTRACT_get_vextract128_imm, [HasAVX512]>;
1049defm : vextract_for_mask_cast<"VEXTRACTF64x2Z", v16f32_info, v4f32x_info,
1050 v2f64x_info, vextract128_extract,
1051 EXTRACT_get_vextract128_imm, [HasDQI]>;
1052
1053defm : vextract_for_mask_cast<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
1054 v4i32x_info, vextract128_extract,
1055 EXTRACT_get_vextract128_imm, [HasAVX512]>;
1056defm : vextract_for_mask_cast<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
1057 v4i32x_info, vextract128_extract,
1058 EXTRACT_get_vextract128_imm, [HasAVX512]>;
1059defm : vextract_for_mask_cast<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
1060 v4i32x_info, vextract128_extract,
1061 EXTRACT_get_vextract128_imm, [HasAVX512]>;
1062defm : vextract_for_mask_cast<"VEXTRACTI64x2Z", v16i32_info, v4i32x_info,
1063 v2i64x_info, vextract128_extract,
1064 EXTRACT_get_vextract128_imm, [HasDQI]>;
1065defm : vextract_for_mask_cast<"VEXTRACTI64x2Z", v32i16_info, v8i16x_info,
1066 v2i64x_info, vextract128_extract,
1067 EXTRACT_get_vextract128_imm, [HasDQI]>;
1068defm : vextract_for_mask_cast<"VEXTRACTI64x2Z", v64i8_info, v16i8x_info,
1069 v2i64x_info, vextract128_extract,
1070 EXTRACT_get_vextract128_imm, [HasDQI]>;
1071
1072defm : vextract_for_mask_cast<"VEXTRACTF32x8Z", v8f64_info, v4f64x_info,
1073 v8f32x_info, vextract256_extract,
1074 EXTRACT_get_vextract256_imm, [HasDQI]>;
1075defm : vextract_for_mask_cast<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
1076 v4f64x_info, vextract256_extract,
1077 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1078
1079defm : vextract_for_mask_cast<"VEXTRACTI32x8Z", v8i64_info, v4i64x_info,
1080 v8i32x_info, vextract256_extract,
1081 EXTRACT_get_vextract256_imm, [HasDQI]>;
1082defm : vextract_for_mask_cast<"VEXTRACTI32x8Z", v32i16_info, v16i16x_info,
1083 v8i32x_info, vextract256_extract,
1084 EXTRACT_get_vextract256_imm, [HasDQI]>;
1085defm : vextract_for_mask_cast<"VEXTRACTI32x8Z", v64i8_info, v32i8x_info,
1086 v8i32x_info, vextract256_extract,
1087 EXTRACT_get_vextract256_imm, [HasDQI]>;
1088defm : vextract_for_mask_cast<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
1089 v4i64x_info, vextract256_extract,
1090 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1091defm : vextract_for_mask_cast<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
1092 v4i64x_info, vextract256_extract,
1093 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1094defm : vextract_for_mask_cast<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
1095 v4i64x_info, vextract256_extract,
1096 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1097
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001098// vextractps - extract 32 bits from XMM
Craig Topper03b849e2016-05-21 22:50:11 +00001099def VEXTRACTPSZrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +00001100 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001101 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00001102 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +00001103 EVEX, VEX_WIG, Sched<[WriteVecExtract]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001104
Craig Topper03b849e2016-05-21 22:50:11 +00001105def VEXTRACTPSZmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +00001106 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001107 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001108 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Simon Pilgrim577ae242018-04-12 19:25:07 +00001109 addr:$dst)]>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +00001110 EVEX, VEX_WIG, EVEX_CD8<32, CD8VT1>, Sched<[WriteVecExtractSt]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001111
1112//===---------------------------------------------------------------------===//
1113// AVX-512 BROADCAST
1114//---
Igor Breger131008f2016-05-01 08:40:00 +00001115// broadcast with a scalar argument.
1116multiclass avx512_broadcast_scalar<bits<8> opc, string OpcodeStr,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001117 string Name,
Igor Breger131008f2016-05-01 08:40:00 +00001118 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Craig Topperf6df4a62017-01-30 06:59:06 +00001119 def : Pat<(DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001120 (!cast<Instruction>(Name#DestInfo.ZSuffix#r)
Craig Topper07a17872018-07-16 06:56:09 +00001121 (SrcInfo.VT (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC)))>;
Craig Topperf6df4a62017-01-30 06:59:06 +00001122 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
1123 (X86VBroadcast SrcInfo.FRC:$src),
1124 DestInfo.RC:$src0)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001125 (!cast<Instruction>(Name#DestInfo.ZSuffix#rk)
Craig Topperf6df4a62017-01-30 06:59:06 +00001126 DestInfo.RC:$src0, DestInfo.KRCWM:$mask,
Craig Topper07a17872018-07-16 06:56:09 +00001127 (SrcInfo.VT (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC)))>;
Craig Topperf6df4a62017-01-30 06:59:06 +00001128 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
1129 (X86VBroadcast SrcInfo.FRC:$src),
1130 DestInfo.ImmAllZerosV)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001131 (!cast<Instruction>(Name#DestInfo.ZSuffix#rkz)
Craig Topper07a17872018-07-16 06:56:09 +00001132 DestInfo.KRCWM:$mask, (SrcInfo.VT (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC)))>;
Igor Breger131008f2016-05-01 08:40:00 +00001133}
Robert Khasanovaf318f72014-10-30 14:21:47 +00001134
Craig Topper17854ec2017-08-30 07:48:39 +00001135// Split version to allow mask and broadcast node to be different types. This
1136// helps support the 32x2 broadcasts.
1137multiclass avx512_broadcast_rm_split<bits<8> opc, string OpcodeStr,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001138 string Name,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001139 SchedWrite SchedRR, SchedWrite SchedRM,
Craig Topper17854ec2017-08-30 07:48:39 +00001140 X86VectorVTInfo MaskInfo,
1141 X86VectorVTInfo DestInfo,
Craig Topperbf0de9d2017-10-13 06:07:10 +00001142 X86VectorVTInfo SrcInfo,
1143 SDPatternOperator UnmaskedOp = X86VBroadcast> {
1144 let ExeDomain = DestInfo.ExeDomain, hasSideEffects = 0 in {
1145 defm r : AVX512_maskable_split<opc, MRMSrcReg, MaskInfo,
1146 (outs MaskInfo.RC:$dst),
Igor Breger21296d22015-10-20 11:56:42 +00001147 (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src",
Craig Topper17854ec2017-08-30 07:48:39 +00001148 (MaskInfo.VT
1149 (bitconvert
1150 (DestInfo.VT
Craig Topperbf0de9d2017-10-13 06:07:10 +00001151 (UnmaskedOp (SrcInfo.VT SrcInfo.RC:$src))))),
1152 (MaskInfo.VT
1153 (bitconvert
1154 (DestInfo.VT
Simon Pilgrim0e456342018-04-12 20:47:34 +00001155 (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))))>,
1156 T8PD, EVEX, Sched<[SchedRR]>;
Craig Topperbf0de9d2017-10-13 06:07:10 +00001157 let mayLoad = 1 in
1158 defm m : AVX512_maskable_split<opc, MRMSrcMem, MaskInfo,
1159 (outs MaskInfo.RC:$dst),
Igor Breger52bd1d52016-05-31 07:43:39 +00001160 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
Craig Topper17854ec2017-08-30 07:48:39 +00001161 (MaskInfo.VT
1162 (bitconvert
Craig Topperbf0de9d2017-10-13 06:07:10 +00001163 (DestInfo.VT (UnmaskedOp
1164 (SrcInfo.ScalarLdFrag addr:$src))))),
1165 (MaskInfo.VT
1166 (bitconvert
Craig Topper17854ec2017-08-30 07:48:39 +00001167 (DestInfo.VT (X86VBroadcast
Simon Pilgrim0e456342018-04-12 20:47:34 +00001168 (SrcInfo.ScalarLdFrag addr:$src)))))>,
1169 T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001170 Sched<[SchedRM]>;
Craig Topper80934372016-07-16 03:42:59 +00001171 }
Craig Toppere1cac152016-06-07 07:27:54 +00001172
Craig Topper17854ec2017-08-30 07:48:39 +00001173 def : Pat<(MaskInfo.VT
1174 (bitconvert
Craig Topperbf0de9d2017-10-13 06:07:10 +00001175 (DestInfo.VT (UnmaskedOp
Craig Topper17854ec2017-08-30 07:48:39 +00001176 (SrcInfo.VT (scalar_to_vector
1177 (SrcInfo.ScalarLdFrag addr:$src))))))),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001178 (!cast<Instruction>(Name#MaskInfo.ZSuffix#m) addr:$src)>;
Craig Topper17854ec2017-08-30 07:48:39 +00001179 def : Pat<(MaskInfo.VT (vselect MaskInfo.KRCWM:$mask,
1180 (bitconvert
1181 (DestInfo.VT
1182 (X86VBroadcast
1183 (SrcInfo.VT (scalar_to_vector
1184 (SrcInfo.ScalarLdFrag addr:$src)))))),
1185 MaskInfo.RC:$src0)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001186 (!cast<Instruction>(Name#DestInfo.ZSuffix#mk)
Craig Topper17854ec2017-08-30 07:48:39 +00001187 MaskInfo.RC:$src0, MaskInfo.KRCWM:$mask, addr:$src)>;
1188 def : Pat<(MaskInfo.VT (vselect MaskInfo.KRCWM:$mask,
1189 (bitconvert
1190 (DestInfo.VT
1191 (X86VBroadcast
1192 (SrcInfo.VT (scalar_to_vector
1193 (SrcInfo.ScalarLdFrag addr:$src)))))),
1194 MaskInfo.ImmAllZerosV)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001195 (!cast<Instruction>(Name#MaskInfo.ZSuffix#mkz)
Craig Topper17854ec2017-08-30 07:48:39 +00001196 MaskInfo.KRCWM:$mask, addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001197}
Robert Khasanovaf318f72014-10-30 14:21:47 +00001198
Craig Topper17854ec2017-08-30 07:48:39 +00001199// Helper class to force mask and broadcast result to same type.
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001200multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr, string Name,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001201 SchedWrite SchedRR, SchedWrite SchedRM,
Craig Topper17854ec2017-08-30 07:48:39 +00001202 X86VectorVTInfo DestInfo,
1203 X86VectorVTInfo SrcInfo> :
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001204 avx512_broadcast_rm_split<opc, OpcodeStr, Name, SchedRR, SchedRM,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001205 DestInfo, DestInfo, SrcInfo>;
Craig Topper17854ec2017-08-30 07:48:39 +00001206
Craig Topper80934372016-07-16 03:42:59 +00001207multiclass avx512_fp_broadcast_sd<bits<8> opc, string OpcodeStr,
Igor Breger21296d22015-10-20 11:56:42 +00001208 AVX512VLVectorVTInfo _> {
Clement Courbet41a13742018-01-15 12:05:33 +00001209 let Predicates = [HasAVX512] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001210 defm Z : avx512_broadcast_rm<opc, OpcodeStr, NAME, WriteFShuffle256,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001211 WriteFShuffle256Ld, _.info512, _.info128>,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001212 avx512_broadcast_scalar<opc, OpcodeStr, NAME, _.info512,
1213 _.info128>,
1214 EVEX_V512;
Clement Courbet41a13742018-01-15 12:05:33 +00001215 }
Robert Khasanovaf318f72014-10-30 14:21:47 +00001216
1217 let Predicates = [HasVLX] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001218 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, NAME, WriteFShuffle256,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001219 WriteFShuffle256Ld, _.info256, _.info128>,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001220 avx512_broadcast_scalar<opc, OpcodeStr, NAME, _.info256,
1221 _.info128>,
1222 EVEX_V256;
Robert Khasanovaf318f72014-10-30 14:21:47 +00001223 }
1224}
1225
Craig Topper80934372016-07-16 03:42:59 +00001226multiclass avx512_fp_broadcast_ss<bits<8> opc, string OpcodeStr,
1227 AVX512VLVectorVTInfo _> {
Clement Courbet41a13742018-01-15 12:05:33 +00001228 let Predicates = [HasAVX512] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001229 defm Z : avx512_broadcast_rm<opc, OpcodeStr, NAME, WriteFShuffle256,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001230 WriteFShuffle256Ld, _.info512, _.info128>,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001231 avx512_broadcast_scalar<opc, OpcodeStr, NAME, _.info512,
1232 _.info128>,
1233 EVEX_V512;
Clement Courbet41a13742018-01-15 12:05:33 +00001234 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001235
Craig Topper80934372016-07-16 03:42:59 +00001236 let Predicates = [HasVLX] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001237 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, NAME, WriteFShuffle256,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001238 WriteFShuffle256Ld, _.info256, _.info128>,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001239 avx512_broadcast_scalar<opc, OpcodeStr, NAME, _.info256,
1240 _.info128>,
1241 EVEX_V256;
1242 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, NAME, WriteFShuffle256,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001243 WriteFShuffle256Ld, _.info128, _.info128>,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001244 avx512_broadcast_scalar<opc, OpcodeStr, NAME, _.info128,
1245 _.info128>,
1246 EVEX_V128;
Craig Topper80934372016-07-16 03:42:59 +00001247 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001248}
Craig Topper80934372016-07-16 03:42:59 +00001249defm VBROADCASTSS : avx512_fp_broadcast_ss<0x18, "vbroadcastss",
1250 avx512vl_f32_info>;
1251defm VBROADCASTSD : avx512_fp_broadcast_sd<0x19, "vbroadcastsd",
Craig Topper0a5e90c2018-06-19 04:24:42 +00001252 avx512vl_f64_info>, VEX_W1X;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001253
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001254multiclass avx512_int_broadcast_reg<bits<8> opc, SchedWrite SchedRR,
1255 X86VectorVTInfo _, SDPatternOperator OpNode,
Robert Khasanovcbc57032014-12-09 16:38:41 +00001256 RegisterClass SrcRC> {
Craig Topperfe259882017-02-26 06:45:51 +00001257 let ExeDomain = _.ExeDomain in
Igor Breger0aeda372016-02-07 08:30:50 +00001258 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001259 (ins SrcRC:$src),
1260 "vpbroadcast"##_.Suffix, "$src", "$src",
Simon Pilgrim0e456342018-04-12 20:47:34 +00001261 (_.VT (OpNode SrcRC:$src))>, T8PD, EVEX,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001262 Sched<[SchedRR]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001263}
1264
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001265multiclass avx512_int_broadcastbw_reg<bits<8> opc, string Name, SchedWrite SchedRR,
Guy Blank7f60c992017-08-09 17:21:01 +00001266 X86VectorVTInfo _, SDPatternOperator OpNode,
1267 RegisterClass SrcRC, SubRegIndex Subreg> {
Craig Topper508aa972017-08-14 05:09:34 +00001268 let hasSideEffects = 0, ExeDomain = _.ExeDomain in
Guy Blank7f60c992017-08-09 17:21:01 +00001269 defm r : AVX512_maskable_custom<opc, MRMSrcReg,
1270 (outs _.RC:$dst), (ins GR32:$src),
1271 !con((ins _.RC:$src0, _.KRCWM:$mask), (ins GR32:$src)),
1272 !con((ins _.KRCWM:$mask), (ins GR32:$src)),
1273 "vpbroadcast"##_.Suffix, "$src", "$src", [], [], [],
Simon Pilgrim0e456342018-04-12 20:47:34 +00001274 "$src0 = $dst">, T8PD, EVEX, Sched<[SchedRR]>;
Guy Blank7f60c992017-08-09 17:21:01 +00001275
1276 def : Pat <(_.VT (OpNode SrcRC:$src)),
1277 (!cast<Instruction>(Name#r)
1278 (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>;
1279
1280 def : Pat <(vselect _.KRCWM:$mask, (_.VT (OpNode SrcRC:$src)), _.RC:$src0),
1281 (!cast<Instruction>(Name#rk) _.RC:$src0, _.KRCWM:$mask,
1282 (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>;
1283
1284 def : Pat <(vselect _.KRCWM:$mask, (_.VT (OpNode SrcRC:$src)), _.ImmAllZerosV),
1285 (!cast<Instruction>(Name#rkz) _.KRCWM:$mask,
1286 (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>;
1287}
1288
1289multiclass avx512_int_broadcastbw_reg_vl<bits<8> opc, string Name,
1290 AVX512VLVectorVTInfo _, SDPatternOperator OpNode,
1291 RegisterClass SrcRC, SubRegIndex Subreg, Predicate prd> {
1292 let Predicates = [prd] in
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001293 defm Z : avx512_int_broadcastbw_reg<opc, Name#Z, WriteShuffle256, _.info512,
1294 OpNode, SrcRC, Subreg>, EVEX_V512;
Guy Blank7f60c992017-08-09 17:21:01 +00001295 let Predicates = [prd, HasVLX] in {
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001296 defm Z256 : avx512_int_broadcastbw_reg<opc, Name#Z256, WriteShuffle256,
1297 _.info256, OpNode, SrcRC, Subreg>, EVEX_V256;
1298 defm Z128 : avx512_int_broadcastbw_reg<opc, Name#Z128, WriteShuffle,
1299 _.info128, OpNode, SrcRC, Subreg>, EVEX_V128;
Guy Blank7f60c992017-08-09 17:21:01 +00001300 }
1301}
1302
Robert Khasanovcbc57032014-12-09 16:38:41 +00001303multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
Craig Topper49ba3f52017-02-26 06:45:48 +00001304 SDPatternOperator OpNode,
Robert Khasanovcbc57032014-12-09 16:38:41 +00001305 RegisterClass SrcRC, Predicate prd> {
1306 let Predicates = [prd] in
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001307 defm Z : avx512_int_broadcast_reg<opc, WriteShuffle256, _.info512, OpNode,
1308 SrcRC>, EVEX_V512;
Robert Khasanovcbc57032014-12-09 16:38:41 +00001309 let Predicates = [prd, HasVLX] in {
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001310 defm Z256 : avx512_int_broadcast_reg<opc, WriteShuffle256, _.info256, OpNode,
1311 SrcRC>, EVEX_V256;
1312 defm Z128 : avx512_int_broadcast_reg<opc, WriteShuffle, _.info128, OpNode,
1313 SrcRC>, EVEX_V128;
Robert Khasanovcbc57032014-12-09 16:38:41 +00001314 }
1315}
1316
Guy Blank7f60c992017-08-09 17:21:01 +00001317defm VPBROADCASTBr : avx512_int_broadcastbw_reg_vl<0x7A, "VPBROADCASTBr",
1318 avx512vl_i8_info, X86VBroadcast, GR8, sub_8bit, HasBWI>;
1319defm VPBROADCASTWr : avx512_int_broadcastbw_reg_vl<0x7B, "VPBROADCASTWr",
1320 avx512vl_i16_info, X86VBroadcast, GR16, sub_16bit,
1321 HasBWI>;
Craig Topper49ba3f52017-02-26 06:45:48 +00001322defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info,
1323 X86VBroadcast, GR32, HasAVX512>;
1324defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info,
1325 X86VBroadcast, GR64, HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +00001326
Igor Breger21296d22015-10-20 11:56:42 +00001327// Provide aliases for broadcast from the same register class that
1328// automatically does the extract.
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001329multiclass avx512_int_broadcast_rm_lowering<string Name,
1330 X86VectorVTInfo DestInfo,
Craig Topper07a17872018-07-16 06:56:09 +00001331 X86VectorVTInfo SrcInfo,
1332 X86VectorVTInfo ExtInfo> {
Igor Breger21296d22015-10-20 11:56:42 +00001333 def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001334 (!cast<Instruction>(Name#DestInfo.ZSuffix#"r")
Craig Topper07a17872018-07-16 06:56:09 +00001335 (ExtInfo.VT (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm)))>;
Igor Breger21296d22015-10-20 11:56:42 +00001336}
1337
1338multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr,
1339 AVX512VLVectorVTInfo _, Predicate prd> {
1340 let Predicates = [prd] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001341 defm Z : avx512_broadcast_rm<opc, OpcodeStr, NAME, WriteShuffle256,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001342 WriteShuffle256Ld, _.info512, _.info128>,
Craig Topper07a17872018-07-16 06:56:09 +00001343 avx512_int_broadcast_rm_lowering<NAME, _.info512, _.info256, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +00001344 EVEX_V512;
1345 // Defined separately to avoid redefinition.
Craig Topper07a17872018-07-16 06:56:09 +00001346 defm Z_Alt : avx512_int_broadcast_rm_lowering<NAME, _.info512, _.info512, _.info128>;
Igor Breger21296d22015-10-20 11:56:42 +00001347 }
1348 let Predicates = [prd, HasVLX] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001349 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, NAME, WriteShuffle256,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001350 WriteShuffle256Ld, _.info256, _.info128>,
Craig Topper07a17872018-07-16 06:56:09 +00001351 avx512_int_broadcast_rm_lowering<NAME, _.info256, _.info256, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +00001352 EVEX_V256;
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001353 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, NAME, WriteShuffle,
Simon Pilgrim38ac0e92018-05-10 17:06:09 +00001354 WriteShuffleXLd, _.info128, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +00001355 EVEX_V128;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00001356 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001357}
1358
Igor Breger21296d22015-10-20 11:56:42 +00001359defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb",
1360 avx512vl_i8_info, HasBWI>;
1361defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw",
1362 avx512vl_i16_info, HasBWI>;
1363defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd",
1364 avx512vl_i32_info, HasAVX512>;
1365defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq",
Craig Topper0a5e90c2018-06-19 04:24:42 +00001366 avx512vl_i64_info, HasAVX512>, VEX_W1X;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001367
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001368multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
1369 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001370 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Craig Toppere1cac152016-06-07 07:27:54 +00001371 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1372 (_Dst.VT (X86SubVBroadcast
Simon Pilgrim0e456342018-04-12 20:47:34 +00001373 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
Simon Pilgrim38ac0e92018-05-10 17:06:09 +00001374 Sched<[SchedWriteShuffle.YMM.Folded]>,
1375 AVX5128IBase, EVEX;
Adam Nemet73f72e12014-06-27 00:43:38 +00001376}
1377
Craig Topperd6f4be92017-08-21 05:29:02 +00001378// This should be used for the AVX512DQ broadcast instructions. It disables
1379// the unmasked patterns so that we only use the DQ instructions when masking
1380// is requested.
1381multiclass avx512_subvec_broadcast_rm_dq<bits<8> opc, string OpcodeStr,
1382 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Craig Topperc228d792017-09-05 05:49:44 +00001383 let hasSideEffects = 0, mayLoad = 1 in
Craig Topperd6f4be92017-08-21 05:29:02 +00001384 defm rm : AVX512_maskable_split<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
1385 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1386 (null_frag),
1387 (_Dst.VT (X86SubVBroadcast
Simon Pilgrim0e456342018-04-12 20:47:34 +00001388 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
Simon Pilgrim38ac0e92018-05-10 17:06:09 +00001389 Sched<[SchedWriteShuffle.YMM.Folded]>,
1390 AVX5128IBase, EVEX;
Craig Topperd6f4be92017-08-21 05:29:02 +00001391}
1392
Simon Pilgrim79195582017-02-21 16:41:44 +00001393let Predicates = [HasAVX512] in {
1394 // 32-bit targets will fail to load a i64 directly but can use ZEXT_LOAD.
1395 def : Pat<(v8i64 (X86VBroadcast (v8i64 (X86vzload addr:$src)))),
1396 (VPBROADCASTQZm addr:$src)>;
1397}
1398
Craig Topperad3d0312017-10-10 21:07:14 +00001399let Predicates = [HasVLX] in {
Simon Pilgrim79195582017-02-21 16:41:44 +00001400 // 32-bit targets will fail to load a i64 directly but can use ZEXT_LOAD.
1401 def : Pat<(v2i64 (X86VBroadcast (v2i64 (X86vzload addr:$src)))),
1402 (VPBROADCASTQZ128m addr:$src)>;
1403 def : Pat<(v4i64 (X86VBroadcast (v4i64 (X86vzload addr:$src)))),
1404 (VPBROADCASTQZ256m addr:$src)>;
Craig Topperad3d0312017-10-10 21:07:14 +00001405}
1406let Predicates = [HasVLX, HasBWI] in {
Craig Topperbe351ee2016-10-01 06:01:23 +00001407 // loadi16 is tricky to fold, because !isTypeDesirableForOp, justifiably.
1408 // This means we'll encounter truncated i32 loads; match that here.
1409 def : Pat<(v8i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1410 (VPBROADCASTWZ128m addr:$src)>;
1411 def : Pat<(v16i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1412 (VPBROADCASTWZ256m addr:$src)>;
1413 def : Pat<(v8i16 (X86VBroadcast
1414 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1415 (VPBROADCASTWZ128m addr:$src)>;
1416 def : Pat<(v16i16 (X86VBroadcast
1417 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1418 (VPBROADCASTWZ256m addr:$src)>;
1419}
1420
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001421//===----------------------------------------------------------------------===//
1422// AVX-512 BROADCAST SUBVECTORS
1423//
1424
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001425defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1426 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +00001427 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001428defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1429 v16f32_info, v4f32x_info>,
1430 EVEX_V512, EVEX_CD8<32, CD8VT4>;
1431defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
1432 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +00001433 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001434defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
1435 v8f64_info, v4f64x_info>, VEX_W,
1436 EVEX_V512, EVEX_CD8<64, CD8VT4>;
1437
Craig Topper715ad7f2016-10-16 23:29:51 +00001438let Predicates = [HasAVX512] in {
Craig Topperd6f4be92017-08-21 05:29:02 +00001439def : Pat<(v16f32 (X86SubVBroadcast (loadv8f32 addr:$src))),
1440 (VBROADCASTF64X4rm addr:$src)>;
1441def : Pat<(v16i32 (X86SubVBroadcast (bc_v8i32 (loadv4i64 addr:$src)))),
1442 (VBROADCASTI64X4rm addr:$src)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001443def : Pat<(v32i16 (X86SubVBroadcast (bc_v16i16 (loadv4i64 addr:$src)))),
1444 (VBROADCASTI64X4rm addr:$src)>;
1445def : Pat<(v64i8 (X86SubVBroadcast (bc_v32i8 (loadv4i64 addr:$src)))),
1446 (VBROADCASTI64X4rm addr:$src)>;
1447
1448// Provide fallback in case the load node that is used in the patterns above
1449// is used by additional users, which prevents the pattern selection.
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001450def : Pat<(v8f64 (X86SubVBroadcast (v4f64 VR256X:$src))),
1451 (VINSERTF64x4Zrr (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00001452 (v4f64 VR256X:$src), 1)>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001453def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1454 (VINSERTF64x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1455 (v8f32 VR256X:$src), 1)>;
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001456def : Pat<(v8i64 (X86SubVBroadcast (v4i64 VR256X:$src))),
1457 (VINSERTI64x4Zrr (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00001458 (v4i64 VR256X:$src), 1)>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001459def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1460 (VINSERTI64x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1461 (v8i32 VR256X:$src), 1)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001462def : Pat<(v32i16 (X86SubVBroadcast (v16i16 VR256X:$src))),
1463 (VINSERTI64x4Zrr (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1464 (v16i16 VR256X:$src), 1)>;
1465def : Pat<(v64i8 (X86SubVBroadcast (v32i8 VR256X:$src))),
1466 (VINSERTI64x4Zrr (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1467 (v32i8 VR256X:$src), 1)>;
Craig Toppera4dc3402016-10-19 04:44:17 +00001468
Craig Topperd6f4be92017-08-21 05:29:02 +00001469def : Pat<(v8f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1470 (VBROADCASTF32X4rm addr:$src)>;
1471def : Pat<(v8i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1472 (VBROADCASTI32X4rm addr:$src)>;
Craig Toppera4dc3402016-10-19 04:44:17 +00001473def : Pat<(v32i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1474 (VBROADCASTI32X4rm addr:$src)>;
1475def : Pat<(v64i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1476 (VBROADCASTI32X4rm addr:$src)>;
Craig Topper5a2bd992018-02-05 08:37:37 +00001477
1478// Patterns for selects of bitcasted operations.
1479def : Pat<(vselect VK16WM:$mask,
1480 (bc_v16f32 (v8f64 (X86SubVBroadcast (loadv2f64 addr:$src)))),
1481 (bc_v16f32 (v16i32 immAllZerosV))),
1482 (VBROADCASTF32X4rmkz VK16WM:$mask, addr:$src)>;
1483def : Pat<(vselect VK16WM:$mask,
1484 (bc_v16f32 (v8f64 (X86SubVBroadcast (loadv2f64 addr:$src)))),
1485 VR512:$src0),
1486 (VBROADCASTF32X4rmk VR512:$src0, VK16WM:$mask, addr:$src)>;
1487def : Pat<(vselect VK16WM:$mask,
1488 (bc_v16i32 (v8i64 (X86SubVBroadcast (loadv2i64 addr:$src)))),
1489 (v16i32 immAllZerosV)),
1490 (VBROADCASTI32X4rmkz VK16WM:$mask, addr:$src)>;
1491def : Pat<(vselect VK16WM:$mask,
1492 (bc_v16i32 (v8i64 (X86SubVBroadcast (loadv2i64 addr:$src)))),
1493 VR512:$src0),
1494 (VBROADCASTI32X4rmk VR512:$src0, VK16WM:$mask, addr:$src)>;
1495
1496def : Pat<(vselect VK8WM:$mask,
1497 (bc_v8f64 (v16f32 (X86SubVBroadcast (loadv8f32 addr:$src)))),
1498 (bc_v8f64 (v16i32 immAllZerosV))),
1499 (VBROADCASTF64X4rmkz VK8WM:$mask, addr:$src)>;
1500def : Pat<(vselect VK8WM:$mask,
1501 (bc_v8f64 (v16f32 (X86SubVBroadcast (loadv8f32 addr:$src)))),
1502 VR512:$src0),
1503 (VBROADCASTF64X4rmk VR512:$src0, VK8WM:$mask, addr:$src)>;
1504def : Pat<(vselect VK8WM:$mask,
1505 (bc_v8i64 (v16i32 (X86SubVBroadcast (bc_v8i32 (loadv4i64 addr:$src))))),
1506 (bc_v8i64 (v16i32 immAllZerosV))),
1507 (VBROADCASTI64X4rmkz VK8WM:$mask, addr:$src)>;
1508def : Pat<(vselect VK8WM:$mask,
1509 (bc_v8i64 (v16i32 (X86SubVBroadcast (bc_v8i32 (loadv4i64 addr:$src))))),
1510 VR512:$src0),
1511 (VBROADCASTI64X4rmk VR512:$src0, VK8WM:$mask, addr:$src)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001512}
1513
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001514let Predicates = [HasVLX] in {
1515defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1516 v8i32x_info, v4i32x_info>,
1517 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1518defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1519 v8f32x_info, v4f32x_info>,
1520 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001521
Craig Topperd6f4be92017-08-21 05:29:02 +00001522def : Pat<(v4f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1523 (VBROADCASTF32X4Z256rm addr:$src)>;
1524def : Pat<(v4i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1525 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001526def : Pat<(v16i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1527 (VBROADCASTI32X4Z256rm addr:$src)>;
1528def : Pat<(v32i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1529 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001530
Craig Topper5a2bd992018-02-05 08:37:37 +00001531// Patterns for selects of bitcasted operations.
1532def : Pat<(vselect VK8WM:$mask,
1533 (bc_v8f32 (v4f64 (X86SubVBroadcast (loadv2f64 addr:$src)))),
1534 (bc_v8f32 (v8i32 immAllZerosV))),
1535 (VBROADCASTF32X4Z256rmkz VK8WM:$mask, addr:$src)>;
1536def : Pat<(vselect VK8WM:$mask,
1537 (bc_v8f32 (v4f64 (X86SubVBroadcast (loadv2f64 addr:$src)))),
1538 VR256X:$src0),
1539 (VBROADCASTF32X4Z256rmk VR256X:$src0, VK8WM:$mask, addr:$src)>;
1540def : Pat<(vselect VK8WM:$mask,
1541 (bc_v8i32 (v4i64 (X86SubVBroadcast (loadv2i64 addr:$src)))),
1542 (v8i32 immAllZerosV)),
1543 (VBROADCASTI32X4Z256rmkz VK8WM:$mask, addr:$src)>;
1544def : Pat<(vselect VK8WM:$mask,
1545 (bc_v8i32 (v4i64 (X86SubVBroadcast (loadv2i64 addr:$src)))),
1546 VR256X:$src0),
1547 (VBROADCASTI32X4Z256rmk VR256X:$src0, VK8WM:$mask, addr:$src)>;
1548
1549
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001550// Provide fallback in case the load node that is used in the patterns above
1551// is used by additional users, which prevents the pattern selection.
Craig Topperd6f4be92017-08-21 05:29:02 +00001552def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
1553 (VINSERTF32x4Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1554 (v2f64 VR128X:$src), 1)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001555def : Pat<(v8f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001556 (VINSERTF32x4Z256rr (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001557 (v4f32 VR128X:$src), 1)>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001558def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
1559 (VINSERTI32x4Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1560 (v2i64 VR128X:$src), 1)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001561def : Pat<(v8i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001562 (VINSERTI32x4Z256rr (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001563 (v4i32 VR128X:$src), 1)>;
1564def : Pat<(v16i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001565 (VINSERTI32x4Z256rr (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001566 (v8i16 VR128X:$src), 1)>;
1567def : Pat<(v32i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001568 (VINSERTI32x4Z256rr (INSERT_SUBREG (v32i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001569 (v16i8 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001570}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001571
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001572let Predicates = [HasVLX, HasDQI] in {
Craig Topperd6f4be92017-08-21 05:29:02 +00001573defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm_dq<0x5a, "vbroadcasti64x2",
Craig Topper0a5e90c2018-06-19 04:24:42 +00001574 v4i64x_info, v2i64x_info>, VEX_W1X,
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001575 EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001576defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm_dq<0x1a, "vbroadcastf64x2",
Craig Topper0a5e90c2018-06-19 04:24:42 +00001577 v4f64x_info, v2f64x_info>, VEX_W1X,
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001578 EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topper5a2bd992018-02-05 08:37:37 +00001579
1580// Patterns for selects of bitcasted operations.
1581def : Pat<(vselect VK4WM:$mask,
1582 (bc_v4f64 (v8f32 (X86SubVBroadcast (loadv4f32 addr:$src)))),
1583 (bc_v4f64 (v8i32 immAllZerosV))),
1584 (VBROADCASTF64X2Z128rmkz VK4WM:$mask, addr:$src)>;
1585def : Pat<(vselect VK4WM:$mask,
1586 (bc_v4f64 (v8f32 (X86SubVBroadcast (loadv4f32 addr:$src)))),
1587 VR256X:$src0),
1588 (VBROADCASTF64X2Z128rmk VR256X:$src0, VK4WM:$mask, addr:$src)>;
1589def : Pat<(vselect VK4WM:$mask,
1590 (bc_v4i64 (v8i32 (X86SubVBroadcast (bc_v4i32 (loadv2i64 addr:$src))))),
1591 (bc_v4i64 (v8i32 immAllZerosV))),
1592 (VBROADCASTI64X2Z128rmkz VK4WM:$mask, addr:$src)>;
1593def : Pat<(vselect VK4WM:$mask,
1594 (bc_v4i64 (v8i32 (X86SubVBroadcast (bc_v4i32 (loadv2i64 addr:$src))))),
1595 VR256X:$src0),
1596 (VBROADCASTI64X2Z128rmk VR256X:$src0, VK4WM:$mask, addr:$src)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001597}
1598
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001599let Predicates = [HasDQI] in {
Craig Topperd6f4be92017-08-21 05:29:02 +00001600defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm_dq<0x5a, "vbroadcasti64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001601 v8i64_info, v2i64x_info>, VEX_W,
1602 EVEX_V512, EVEX_CD8<64, CD8VT2>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001603defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm_dq<0x5b, "vbroadcasti32x8",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001604 v16i32_info, v8i32x_info>,
1605 EVEX_V512, EVEX_CD8<32, CD8VT8>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001606defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm_dq<0x1a, "vbroadcastf64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001607 v8f64_info, v2f64x_info>, VEX_W,
1608 EVEX_V512, EVEX_CD8<64, CD8VT2>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001609defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm_dq<0x1b, "vbroadcastf32x8",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001610 v16f32_info, v8f32x_info>,
1611 EVEX_V512, EVEX_CD8<32, CD8VT8>;
Craig Topper5a2bd992018-02-05 08:37:37 +00001612
1613// Patterns for selects of bitcasted operations.
1614def : Pat<(vselect VK16WM:$mask,
1615 (bc_v16f32 (v8f64 (X86SubVBroadcast (loadv4f64 addr:$src)))),
1616 (bc_v16f32 (v16i32 immAllZerosV))),
1617 (VBROADCASTF32X8rmkz VK16WM:$mask, addr:$src)>;
1618def : Pat<(vselect VK16WM:$mask,
1619 (bc_v16f32 (v8f64 (X86SubVBroadcast (loadv4f64 addr:$src)))),
1620 VR512:$src0),
1621 (VBROADCASTF32X8rmk VR512:$src0, VK16WM:$mask, addr:$src)>;
1622def : Pat<(vselect VK16WM:$mask,
1623 (bc_v16i32 (v8i64 (X86SubVBroadcast (loadv4i64 addr:$src)))),
1624 (v16i32 immAllZerosV)),
1625 (VBROADCASTI32X8rmkz VK16WM:$mask, addr:$src)>;
1626def : Pat<(vselect VK16WM:$mask,
1627 (bc_v16i32 (v8i64 (X86SubVBroadcast (loadv4i64 addr:$src)))),
1628 VR512:$src0),
1629 (VBROADCASTI32X8rmk VR512:$src0, VK16WM:$mask, addr:$src)>;
1630
1631def : Pat<(vselect VK8WM:$mask,
1632 (bc_v8f64 (v16f32 (X86SubVBroadcast (loadv4f32 addr:$src)))),
1633 (bc_v8f64 (v16i32 immAllZerosV))),
1634 (VBROADCASTF64X2rmkz VK8WM:$mask, addr:$src)>;
1635def : Pat<(vselect VK8WM:$mask,
1636 (bc_v8f64 (v16f32 (X86SubVBroadcast (loadv4f32 addr:$src)))),
1637 VR512:$src0),
1638 (VBROADCASTF64X2rmk VR512:$src0, VK8WM:$mask, addr:$src)>;
1639def : Pat<(vselect VK8WM:$mask,
1640 (bc_v8i64 (v16i32 (X86SubVBroadcast (bc_v4i32 (loadv2i64 addr:$src))))),
1641 (bc_v8i64 (v16i32 immAllZerosV))),
1642 (VBROADCASTI64X2rmkz VK8WM:$mask, addr:$src)>;
1643def : Pat<(vselect VK8WM:$mask,
1644 (bc_v8i64 (v16i32 (X86SubVBroadcast (bc_v4i32 (loadv2i64 addr:$src))))),
1645 VR512:$src0),
1646 (VBROADCASTI64X2rmk VR512:$src0, VK8WM:$mask, addr:$src)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001647}
Adam Nemet73f72e12014-06-27 00:43:38 +00001648
Igor Bregerfa798a92015-11-02 07:39:36 +00001649multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001650 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001651 let Predicates = [HasDQI] in
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001652 defm Z : avx512_broadcast_rm_split<opc, OpcodeStr, NAME, WriteShuffle256,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001653 WriteShuffle256Ld, _Dst.info512,
Craig Topperbf0de9d2017-10-13 06:07:10 +00001654 _Src.info512, _Src.info128, null_frag>,
Craig Topper17854ec2017-08-30 07:48:39 +00001655 EVEX_V512;
Igor Bregerfa798a92015-11-02 07:39:36 +00001656 let Predicates = [HasDQI, HasVLX] in
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001657 defm Z256 : avx512_broadcast_rm_split<opc, OpcodeStr, NAME, WriteShuffle256,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001658 WriteShuffle256Ld, _Dst.info256,
Craig Topperbf0de9d2017-10-13 06:07:10 +00001659 _Src.info256, _Src.info128, null_frag>,
Craig Topper17854ec2017-08-30 07:48:39 +00001660 EVEX_V256;
Igor Bregerfa798a92015-11-02 07:39:36 +00001661}
1662
1663multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001664 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> :
1665 avx512_common_broadcast_32x2<opc, OpcodeStr, _Dst, _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001666
1667 let Predicates = [HasDQI, HasVLX] in
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00001668 defm Z128 : avx512_broadcast_rm_split<opc, OpcodeStr, NAME, WriteShuffle,
Simon Pilgrim38ac0e92018-05-10 17:06:09 +00001669 WriteShuffleXLd, _Dst.info128,
Craig Topperbf0de9d2017-10-13 06:07:10 +00001670 _Src.info128, _Src.info128, null_frag>,
Craig Topper17854ec2017-08-30 07:48:39 +00001671 EVEX_V128;
Igor Bregerfa798a92015-11-02 07:39:36 +00001672}
1673
Craig Topper51e052f2016-10-15 16:26:02 +00001674defm VBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2",
1675 avx512vl_i32_info, avx512vl_i64_info>;
1676defm VBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2",
1677 avx512vl_f32_info, avx512vl_f64_info>;
Igor Bregerfa798a92015-11-02 07:39:36 +00001678
Craig Topper52317e82017-01-15 05:47:45 +00001679let Predicates = [HasVLX] in {
1680def : Pat<(v8f32 (X86VBroadcast (v8f32 VR256X:$src))),
Craig Topper07a17872018-07-16 06:56:09 +00001681 (VBROADCASTSSZ256r (v4f32 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)))>;
Craig Topper52317e82017-01-15 05:47:45 +00001682def : Pat<(v4f64 (X86VBroadcast (v4f64 VR256X:$src))),
Craig Topper07a17872018-07-16 06:56:09 +00001683 (VBROADCASTSDZ256r (v2f64 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)))>;
Craig Topper52317e82017-01-15 05:47:45 +00001684}
1685
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001686def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Craig Topper07a17872018-07-16 06:56:09 +00001687 (VBROADCASTSSZr (v4f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm)))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001688def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
Craig Topper07a17872018-07-16 06:56:09 +00001689 (VBROADCASTSSZr (v4f32 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001690
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001691def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Craig Topper07a17872018-07-16 06:56:09 +00001692 (VBROADCASTSDZr (v2f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm)))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001693def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
Craig Topper07a17872018-07-16 06:56:09 +00001694 (VBROADCASTSDZr (v2f64 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001695
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001696//===----------------------------------------------------------------------===//
1697// AVX-512 BROADCAST MASK TO VECTOR REGISTER
1698//---
Asaf Badouh0d957b82015-11-18 09:42:45 +00001699multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr,
1700 X86VectorVTInfo _, RegisterClass KRC> {
1701 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001702 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Simon Pilgrim577ae242018-04-12 19:25:07 +00001703 [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>,
1704 EVEX, Sched<[WriteShuffle]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001705}
1706
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001707multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
Asaf Badouh0d957b82015-11-18 09:42:45 +00001708 AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> {
1709 let Predicates = [HasCDI] in
1710 defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512;
1711 let Predicates = [HasCDI, HasVLX] in {
1712 defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256;
1713 defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128;
1714 }
1715}
1716
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001717defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001718 avx512vl_i32_info, VK16>;
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001719defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001720 avx512vl_i64_info, VK8>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001721
1722//===----------------------------------------------------------------------===//
Craig Topperaad5f112015-11-30 00:13:24 +00001723// -- VPERMI2 - 3 source operands form --
Simon Pilgrim21e89792018-04-13 14:36:59 +00001724multiclass avx512_perm_i<bits<8> opc, string OpcodeStr,
Craig Topper26bc8482018-05-28 05:37:25 +00001725 X86FoldableSchedWrite sched,
1726 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topperdcfcfdb2018-05-28 19:33:11 +00001727let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain,
1728 hasSideEffects = 0 in {
Craig Topper26bc8482018-05-28 05:37:25 +00001729 defm rr: AVX512_maskable_3src_cast<opc, MRMSrcReg, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001730 (ins _.RC:$src2, _.RC:$src3),
1731 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topperdcfcfdb2018-05-28 19:33:11 +00001732 (_.VT (X86VPermt2 _.RC:$src2, IdxVT.RC:$src1, _.RC:$src3)), 1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001733 EVEX_4V, AVX5128IBase, Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001734
Craig Topperdcfcfdb2018-05-28 19:33:11 +00001735 let mayLoad = 1 in
Craig Topper26bc8482018-05-28 05:37:25 +00001736 defm rm: AVX512_maskable_3src_cast<opc, MRMSrcMem, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001737 (ins _.RC:$src2, _.MemOp:$src3),
1738 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topperdcfcfdb2018-05-28 19:33:11 +00001739 (_.VT (X86VPermt2 _.RC:$src2, IdxVT.RC:$src1,
Simon Pilgrim0e456342018-04-12 20:47:34 +00001740 (_.VT (bitconvert (_.LdFrag addr:$src3))))), 1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001741 EVEX_4V, AVX5128IBase, Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001742 }
1743}
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001744
Simon Pilgrim21e89792018-04-13 14:36:59 +00001745multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr,
Craig Topper26bc8482018-05-28 05:37:25 +00001746 X86FoldableSchedWrite sched,
1747 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topperdcfcfdb2018-05-28 19:33:11 +00001748 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain,
1749 hasSideEffects = 0, mayLoad = 1 in
Craig Topper26bc8482018-05-28 05:37:25 +00001750 defm rmb: AVX512_maskable_3src_cast<opc, MRMSrcMem, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001751 (ins _.RC:$src2, _.ScalarMemOp:$src3),
1752 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1753 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topperdcfcfdb2018-05-28 19:33:11 +00001754 (_.VT (X86VPermt2 _.RC:$src2,
1755 IdxVT.RC:$src1,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))), 1>,
Simon Pilgrim0e456342018-04-12 20:47:34 +00001756 AVX5128IBase, EVEX_4V, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001757 Sched<[sched.Folded, ReadAfterLd]>;
Adam Nemetefe9c982014-07-02 21:25:58 +00001758}
1759
Simon Pilgrim21e89792018-04-13 14:36:59 +00001760multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr,
1761 X86FoldableSchedWrite sched,
Craig Topper26bc8482018-05-28 05:37:25 +00001762 AVX512VLVectorVTInfo VTInfo,
1763 AVX512VLVectorVTInfo ShuffleMask> {
1764 defm NAME: avx512_perm_i<opc, OpcodeStr, sched, VTInfo.info512,
1765 ShuffleMask.info512>,
1766 avx512_perm_i_mb<opc, OpcodeStr, sched, VTInfo.info512,
1767 ShuffleMask.info512>, EVEX_V512;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001768 let Predicates = [HasVLX] in {
Craig Topper26bc8482018-05-28 05:37:25 +00001769 defm NAME#128: avx512_perm_i<opc, OpcodeStr, sched, VTInfo.info128,
1770 ShuffleMask.info128>,
1771 avx512_perm_i_mb<opc, OpcodeStr, sched, VTInfo.info128,
1772 ShuffleMask.info128>, EVEX_V128;
1773 defm NAME#256: avx512_perm_i<opc, OpcodeStr, sched, VTInfo.info256,
1774 ShuffleMask.info256>,
1775 avx512_perm_i_mb<opc, OpcodeStr, sched, VTInfo.info256,
1776 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001777 }
1778}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001779
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001780multiclass avx512_perm_i_sizes_bw<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001781 X86FoldableSchedWrite sched,
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001782 AVX512VLVectorVTInfo VTInfo,
Craig Topper26bc8482018-05-28 05:37:25 +00001783 AVX512VLVectorVTInfo Idx,
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001784 Predicate Prd> {
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001785 let Predicates = [Prd] in
Craig Topper26bc8482018-05-28 05:37:25 +00001786 defm NAME: avx512_perm_i<opc, OpcodeStr, sched, VTInfo.info512,
1787 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001788 let Predicates = [Prd, HasVLX] in {
Craig Topper26bc8482018-05-28 05:37:25 +00001789 defm NAME#128: avx512_perm_i<opc, OpcodeStr, sched, VTInfo.info128,
1790 Idx.info128>, EVEX_V128;
1791 defm NAME#256: avx512_perm_i<opc, OpcodeStr, sched, VTInfo.info256,
1792 Idx.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001793 }
1794}
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001795
Simon Pilgrim21e89792018-04-13 14:36:59 +00001796defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d", WriteVarShuffle256,
Craig Topper26bc8482018-05-28 05:37:25 +00001797 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001798defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q", WriteVarShuffle256,
Craig Topper26bc8482018-05-28 05:37:25 +00001799 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001800defm VPERMI2W : avx512_perm_i_sizes_bw<0x75, "vpermi2w", WriteVarShuffle256,
Craig Topper26bc8482018-05-28 05:37:25 +00001801 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1802 VEX_W, EVEX_CD8<16, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001803defm VPERMI2B : avx512_perm_i_sizes_bw<0x75, "vpermi2b", WriteVarShuffle256,
Craig Topper26bc8482018-05-28 05:37:25 +00001804 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1805 EVEX_CD8<8, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001806defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps", WriteFVarShuffle256,
Craig Topper26bc8482018-05-28 05:37:25 +00001807 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001808defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd", WriteFVarShuffle256,
Craig Topper26bc8482018-05-28 05:37:25 +00001809 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
1810
1811// Extra patterns to deal with extra bitcasts due to passthru and index being
1812// different types on the fp versions.
1813multiclass avx512_perm_i_lowering<string InstrStr, X86VectorVTInfo _,
1814 X86VectorVTInfo IdxVT,
1815 X86VectorVTInfo CastVT> {
1816 def : Pat<(_.VT (vselect _.KRCWM:$mask,
Craig Topperdcfcfdb2018-05-28 19:33:11 +00001817 (X86VPermt2 (_.VT _.RC:$src2),
1818 (IdxVT.VT (bitconvert (CastVT.VT _.RC:$src1))), _.RC:$src3),
Craig Topper26bc8482018-05-28 05:37:25 +00001819 (_.VT (bitconvert (CastVT.VT _.RC:$src1))))),
1820 (!cast<Instruction>(InstrStr#"rrk") _.RC:$src1, _.KRCWM:$mask,
1821 _.RC:$src2, _.RC:$src3)>;
1822 def : Pat<(_.VT (vselect _.KRCWM:$mask,
Craig Topperdcfcfdb2018-05-28 19:33:11 +00001823 (X86VPermt2 _.RC:$src2,
1824 (IdxVT.VT (bitconvert (CastVT.VT _.RC:$src1))),
1825 (_.LdFrag addr:$src3)),
Craig Topper26bc8482018-05-28 05:37:25 +00001826 (_.VT (bitconvert (CastVT.VT _.RC:$src1))))),
1827 (!cast<Instruction>(InstrStr#"rmk") _.RC:$src1, _.KRCWM:$mask,
1828 _.RC:$src2, addr:$src3)>;
1829 def : Pat<(_.VT (vselect _.KRCWM:$mask,
Craig Topperdcfcfdb2018-05-28 19:33:11 +00001830 (X86VPermt2 _.RC:$src2,
1831 (IdxVT.VT (bitconvert (CastVT.VT _.RC:$src1))),
1832 (X86VBroadcast (_.ScalarLdFrag addr:$src3))),
Craig Topper26bc8482018-05-28 05:37:25 +00001833 (_.VT (bitconvert (CastVT.VT _.RC:$src1))))),
1834 (!cast<Instruction>(InstrStr#"rmbk") _.RC:$src1, _.KRCWM:$mask,
1835 _.RC:$src2, addr:$src3)>;
1836}
1837
1838// TODO: Should we add more casts? The vXi64 case is common due to ABI.
1839defm : avx512_perm_i_lowering<"VPERMI2PS", v16f32_info, v16i32_info, v8i64_info>;
1840defm : avx512_perm_i_lowering<"VPERMI2PS256", v8f32x_info, v8i32x_info, v4i64x_info>;
1841defm : avx512_perm_i_lowering<"VPERMI2PS128", v4f32x_info, v4i32x_info, v2i64x_info>;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001842
Craig Topperaad5f112015-11-30 00:13:24 +00001843// VPERMT2
Simon Pilgrim21e89792018-04-13 14:36:59 +00001844multiclass avx512_perm_t<bits<8> opc, string OpcodeStr,
1845 X86FoldableSchedWrite sched,
Craig Toppera47576f2015-11-26 20:21:29 +00001846 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001847let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001848 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
1849 (ins IdxVT.RC:$src2, _.RC:$src3),
1850 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00001851 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3)), 1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001852 EVEX_4V, AVX5128IBase, Sched<[sched]>;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001853
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001854 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1855 (ins IdxVT.RC:$src2, _.MemOp:$src3),
1856 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001857 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2,
Simon Pilgrim0e456342018-04-12 20:47:34 +00001858 (bitconvert (_.LdFrag addr:$src3)))), 1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001859 EVEX_4V, AVX5128IBase, Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001860 }
1861}
Simon Pilgrim21e89792018-04-13 14:36:59 +00001862multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr,
1863 X86FoldableSchedWrite sched,
Craig Toppera47576f2015-11-26 20:21:29 +00001864 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001865 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001866 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1867 (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3),
1868 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1869 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Toppera47576f2015-11-26 20:21:29 +00001870 (_.VT (X86VPermt2 _.RC:$src1,
Simon Pilgrim0e456342018-04-12 20:47:34 +00001871 IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))), 1>,
1872 AVX5128IBase, EVEX_4V, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001873 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001874}
1875
Simon Pilgrim21e89792018-04-13 14:36:59 +00001876multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr,
1877 X86FoldableSchedWrite sched,
Craig Toppera47576f2015-11-26 20:21:29 +00001878 AVX512VLVectorVTInfo VTInfo,
1879 AVX512VLVectorVTInfo ShuffleMask> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00001880 defm NAME: avx512_perm_t<opc, OpcodeStr, sched, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001881 ShuffleMask.info512>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001882 avx512_perm_t_mb<opc, OpcodeStr, sched, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001883 ShuffleMask.info512>, EVEX_V512;
1884 let Predicates = [HasVLX] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00001885 defm NAME#128: avx512_perm_t<opc, OpcodeStr, sched, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001886 ShuffleMask.info128>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001887 avx512_perm_t_mb<opc, OpcodeStr, sched, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001888 ShuffleMask.info128>, EVEX_V128;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001889 defm NAME#256: avx512_perm_t<opc, OpcodeStr, sched, VTInfo.info256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001890 ShuffleMask.info256>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001891 avx512_perm_t_mb<opc, OpcodeStr, sched, VTInfo.info256,
Craig Toppera47576f2015-11-26 20:21:29 +00001892 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001893 }
1894}
1895
Simon Pilgrim21e89792018-04-13 14:36:59 +00001896multiclass avx512_perm_t_sizes_bw<bits<8> opc, string OpcodeStr,
1897 X86FoldableSchedWrite sched,
1898 AVX512VLVectorVTInfo VTInfo,
1899 AVX512VLVectorVTInfo Idx, Predicate Prd> {
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001900 let Predicates = [Prd] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00001901 defm NAME: avx512_perm_t<opc, OpcodeStr, sched, VTInfo.info512,
Craig Toppera47576f2015-11-26 20:21:29 +00001902 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001903 let Predicates = [Prd, HasVLX] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00001904 defm NAME#128: avx512_perm_t<opc, OpcodeStr, sched, VTInfo.info128,
Craig Toppera47576f2015-11-26 20:21:29 +00001905 Idx.info128>, EVEX_V128;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001906 defm NAME#256: avx512_perm_t<opc, OpcodeStr, sched, VTInfo.info256,
Craig Toppera47576f2015-11-26 20:21:29 +00001907 Idx.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001908 }
1909}
Simon Pilgrim8d5e4692017-12-01 17:24:15 +00001910
Simon Pilgrim21e89792018-04-13 14:36:59 +00001911defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d", WriteVarShuffle256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001912 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001913defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q", WriteVarShuffle256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001914 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001915defm VPERMT2W : avx512_perm_t_sizes_bw<0x7D, "vpermt2w", WriteVarShuffle256,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001916 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1917 VEX_W, EVEX_CD8<16, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001918defm VPERMT2B : avx512_perm_t_sizes_bw<0x7D, "vpermt2b", WriteVarShuffle256,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001919 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1920 EVEX_CD8<8, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001921defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps", WriteFVarShuffle256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001922 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001923defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd", WriteFVarShuffle256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001924 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001925
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001926//===----------------------------------------------------------------------===//
1927// AVX-512 - BLEND using mask
1928//
Simon Pilgrimd4953012017-12-05 21:05:25 +00001929
Simon Pilgrim21e89792018-04-13 14:36:59 +00001930multiclass WriteFVarBlendask<bits<8> opc, string OpcodeStr,
1931 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Toppera74e3082017-01-07 22:20:34 +00001932 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001933 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1934 (ins _.RC:$src1, _.RC:$src2),
1935 !strconcat(OpcodeStr,
Simon Pilgrime9376b92018-04-12 19:59:35 +00001936 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"), []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001937 EVEX_4V, Sched<[sched]>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001938 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1939 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001940 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001941 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Simon Pilgrim21e89792018-04-13 14:36:59 +00001942 []>, EVEX_4V, EVEX_K, Sched<[sched]>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001943 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1944 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1945 !strconcat(OpcodeStr,
1946 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
Craig Topper29f22d72018-06-16 23:25:50 +00001947 []>, EVEX_4V, EVEX_KZ, Sched<[sched]>, NotMemoryFoldable;
Craig Toppera74e3082017-01-07 22:20:34 +00001948 let mayLoad = 1 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001949 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1950 (ins _.RC:$src1, _.MemOp:$src2),
1951 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001952 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00001953 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001954 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001955 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1956 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001957 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001958 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00001959 []>, EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001960 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001961 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1962 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1963 !strconcat(OpcodeStr,
1964 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00001965 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>,
Craig Topper29f22d72018-06-16 23:25:50 +00001966 Sched<[sched.Folded, ReadAfterLd]>, NotMemoryFoldable;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001967 }
Craig Toppera74e3082017-01-07 22:20:34 +00001968 }
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001969}
Simon Pilgrim21e89792018-04-13 14:36:59 +00001970multiclass WriteFVarBlendask_rmb<bits<8> opc, string OpcodeStr,
1971 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper81f20aa2017-01-07 22:20:26 +00001972 let mayLoad = 1, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001973 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1974 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1975 !strconcat(OpcodeStr,
1976 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00001977 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"), []>,
1978 EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001979 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001980
Craig Topper16b20242018-02-23 20:48:44 +00001981 def rmbkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1982 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1983 !strconcat(OpcodeStr,
1984 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}} {z}|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00001985 "$dst {${mask}} {z}, $src1, ${src2}", _.BroadcastStr, "}"), []>,
1986 EVEX_4V, EVEX_KZ, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>,
Craig Topper29f22d72018-06-16 23:25:50 +00001987 Sched<[sched.Folded, ReadAfterLd]>, NotMemoryFoldable;
Craig Topper16b20242018-02-23 20:48:44 +00001988
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001989 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1990 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1991 !strconcat(OpcodeStr,
1992 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00001993 "$dst, $src1, ${src2}", _.BroadcastStr, "}"), []>,
1994 EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001995 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper81f20aa2017-01-07 22:20:26 +00001996 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001997}
1998
Simon Pilgrim3c354082018-04-30 18:18:38 +00001999multiclass blendmask_dq<bits<8> opc, string OpcodeStr, X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002000 AVX512VLVectorVTInfo VTInfo> {
Simon Pilgrim3c354082018-04-30 18:18:38 +00002001 defm Z : WriteFVarBlendask<opc, OpcodeStr, sched.ZMM, VTInfo.info512>,
2002 WriteFVarBlendask_rmb<opc, OpcodeStr, sched.ZMM, VTInfo.info512>,
2003 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002004
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00002005 let Predicates = [HasVLX] in {
Simon Pilgrim3c354082018-04-30 18:18:38 +00002006 defm Z256 : WriteFVarBlendask<opc, OpcodeStr, sched.YMM, VTInfo.info256>,
2007 WriteFVarBlendask_rmb<opc, OpcodeStr, sched.YMM, VTInfo.info256>,
2008 EVEX_V256;
2009 defm Z128 : WriteFVarBlendask<opc, OpcodeStr, sched.XMM, VTInfo.info128>,
2010 WriteFVarBlendask_rmb<opc, OpcodeStr, sched.XMM, VTInfo.info128>,
2011 EVEX_V128;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00002012 }
2013}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00002014
Simon Pilgrim3c354082018-04-30 18:18:38 +00002015multiclass blendmask_bw<bits<8> opc, string OpcodeStr, X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002016 AVX512VLVectorVTInfo VTInfo> {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00002017 let Predicates = [HasBWI] in
Simon Pilgrim3c354082018-04-30 18:18:38 +00002018 defm Z : WriteFVarBlendask<opc, OpcodeStr, sched.ZMM, VTInfo.info512>,
2019 EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00002020
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00002021 let Predicates = [HasBWI, HasVLX] in {
Simon Pilgrim3c354082018-04-30 18:18:38 +00002022 defm Z256 : WriteFVarBlendask<opc, OpcodeStr, sched.YMM, VTInfo.info256>,
2023 EVEX_V256;
2024 defm Z128 : WriteFVarBlendask<opc, OpcodeStr, sched.XMM, VTInfo.info128>,
2025 EVEX_V128;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00002026 }
2027}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002028
Simon Pilgrim3c354082018-04-30 18:18:38 +00002029defm VBLENDMPS : blendmask_dq<0x65, "vblendmps", SchedWriteFVarBlend,
Simon Pilgrim8a937e02018-04-27 18:19:48 +00002030 avx512vl_f32_info>;
Simon Pilgrim3c354082018-04-30 18:18:38 +00002031defm VBLENDMPD : blendmask_dq<0x65, "vblendmpd", SchedWriteFVarBlend,
Simon Pilgrim8a937e02018-04-27 18:19:48 +00002032 avx512vl_f64_info>, VEX_W;
Simon Pilgrim3c354082018-04-30 18:18:38 +00002033defm VPBLENDMD : blendmask_dq<0x64, "vpblendmd", SchedWriteVarBlend,
Simon Pilgrim8a937e02018-04-27 18:19:48 +00002034 avx512vl_i32_info>;
Simon Pilgrim3c354082018-04-30 18:18:38 +00002035defm VPBLENDMQ : blendmask_dq<0x64, "vpblendmq", SchedWriteVarBlend,
Simon Pilgrim8a937e02018-04-27 18:19:48 +00002036 avx512vl_i64_info>, VEX_W;
Simon Pilgrim3c354082018-04-30 18:18:38 +00002037defm VPBLENDMB : blendmask_bw<0x66, "vpblendmb", SchedWriteVarBlend,
Simon Pilgrim8a937e02018-04-27 18:19:48 +00002038 avx512vl_i8_info>;
Simon Pilgrim3c354082018-04-30 18:18:38 +00002039defm VPBLENDMW : blendmask_bw<0x66, "vpblendmw", SchedWriteVarBlend,
Simon Pilgrim8a937e02018-04-27 18:19:48 +00002040 avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00002041
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002042//===----------------------------------------------------------------------===//
2043// Compare Instructions
2044//===----------------------------------------------------------------------===//
2045
2046// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002047
Simon Pilgrim71660c62017-12-05 14:34:42 +00002048multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002049 X86FoldableSchedWrite sched> {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002050 defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
2051 (outs _.KRC:$dst),
2052 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
2053 "vcmp${cc}"#_.Suffix,
2054 "$src2, $src1", "$src1, $src2",
2055 (OpNode (_.VT _.RC:$src1),
2056 (_.VT _.RC:$src2),
Simon Pilgrim21e89792018-04-13 14:36:59 +00002057 imm:$cc)>, EVEX_4V, Sched<[sched]>;
Ayman Musa62d1c712017-04-13 10:03:45 +00002058 let mayLoad = 1 in
Craig Toppere1cac152016-06-07 07:27:54 +00002059 defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
2060 (outs _.KRC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00002061 (ins _.RC:$src1, _.IntScalarMemOp:$src2, AVXCC:$cc),
Craig Toppere1cac152016-06-07 07:27:54 +00002062 "vcmp${cc}"#_.Suffix,
2063 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00002064 (OpNode (_.VT _.RC:$src1), _.ScalarIntMemCPat:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002065 imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002066 Sched<[sched.Folded, ReadAfterLd]>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002067
2068 defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
2069 (outs _.KRC:$dst),
2070 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
2071 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002072 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002073 (OpNodeRnd (_.VT _.RC:$src1),
2074 (_.VT _.RC:$src2),
2075 imm:$cc,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002076 (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002077 EVEX_4V, EVEX_B, Sched<[sched]>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002078 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00002079 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002080 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2081 (outs VK1:$dst),
2082 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2083 "vcmp"#_.Suffix,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002084 "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V,
Craig Topper29f22d72018-06-16 23:25:50 +00002085 Sched<[sched]>, NotMemoryFoldable;
Ayman Musa62d1c712017-04-13 10:03:45 +00002086 let mayLoad = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002087 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2088 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00002089 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002090 "vcmp"#_.Suffix,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002091 "$cc, $src2, $src1", "$src1, $src2, $cc">,
Simon Pilgrim71660c62017-12-05 14:34:42 +00002092 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>,
Craig Topper29f22d72018-06-16 23:25:50 +00002093 Sched<[sched.Folded, ReadAfterLd]>, NotMemoryFoldable;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002094
2095 defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2096 (outs _.KRC:$dst),
2097 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2098 "vcmp"#_.Suffix,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002099 "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc">,
Craig Topper29f22d72018-06-16 23:25:50 +00002100 EVEX_4V, EVEX_B, Sched<[sched]>, NotMemoryFoldable;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002101 }// let isAsmParserOnly = 1, hasSideEffects = 0
2102
2103 let isCodeGenOnly = 1 in {
Craig Topper225da2c2016-08-27 05:22:15 +00002104 let isCommutable = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002105 def rr : AVX512Ii8<0xC2, MRMSrcReg,
2106 (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc),
2107 !strconcat("vcmp${cc}", _.Suffix,
2108 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2109 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
2110 _.FRC:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002111 imm:$cc))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002112 EVEX_4V, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002113 def rm : AVX512Ii8<0xC2, MRMSrcMem,
2114 (outs _.KRC:$dst),
2115 (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
2116 !strconcat("vcmp${cc}", _.Suffix,
2117 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2118 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
2119 (_.ScalarLdFrag addr:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002120 imm:$cc))]>,
2121 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002122 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002123 }
2124}
2125
2126let Predicates = [HasAVX512] in {
Craig Topperd890db62017-02-21 04:26:04 +00002127 let ExeDomain = SSEPackedSingle in
Simon Pilgrim71660c62017-12-05 14:34:42 +00002128 defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd,
Simon Pilgrimc546f942018-05-01 16:50:16 +00002129 SchedWriteFCmp.Scl>, AVX512XSIi8Base;
Craig Topperd890db62017-02-21 04:26:04 +00002130 let ExeDomain = SSEPackedDouble in
Simon Pilgrim71660c62017-12-05 14:34:42 +00002131 defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd,
Simon Pilgrimc546f942018-05-01 16:50:16 +00002132 SchedWriteFCmp.Scl>, AVX512XDIi8Base, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002133}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002134
Craig Topper513d3fa2018-01-27 20:19:02 +00002135multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, PatFrag OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002136 X86FoldableSchedWrite sched, X86VectorVTInfo _,
2137 bit IsCommutable> {
Craig Topper392cd032016-09-03 16:28:03 +00002138 let isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002139 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002140 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
2141 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002142 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002143 EVEX_4V, Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002144 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002145 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
2146 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2147 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
Craig Topperc2696d52018-06-20 21:05:02 +00002148 (_.VT (bitconvert (_.LdFrag addr:$src2)))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002149 EVEX_4V, Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1d81032017-06-13 07:13:47 +00002150 let isCommutable = IsCommutable in
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002151 def rrk : AVX512BI<opc, MRMSrcReg,
2152 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
2153 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
2154 "$dst {${mask}}, $src1, $src2}"),
2155 [(set _.KRC:$dst, (and _.KRCWM:$mask,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002156 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002157 EVEX_4V, EVEX_K, Sched<[sched]>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002158 def rmk : AVX512BI<opc, MRMSrcMem,
2159 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
2160 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
2161 "$dst {${mask}}, $src1, $src2}"),
2162 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2163 (OpNode (_.VT _.RC:$src1),
2164 (_.VT (bitconvert
Simon Pilgrime9376b92018-04-12 19:59:35 +00002165 (_.LdFrag addr:$src2))))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002166 EVEX_4V, EVEX_K, Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002167}
2168
Craig Topper513d3fa2018-01-27 20:19:02 +00002169multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, PatFrag OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002170 X86FoldableSchedWrite sched, X86VectorVTInfo _,
2171 bit IsCommutable> :
2172 avx512_icmp_packed<opc, OpcodeStr, OpNode, sched, _, IsCommutable> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002173 def rmb : AVX512BI<opc, MRMSrcMem,
2174 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
2175 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
2176 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
2177 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002178 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002179 EVEX_4V, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002180 def rmbk : AVX512BI<opc, MRMSrcMem,
2181 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
2182 _.ScalarMemOp:$src2),
2183 !strconcat(OpcodeStr,
2184 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
2185 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
2186 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2187 (OpNode (_.VT _.RC:$src1),
2188 (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00002189 (_.ScalarLdFrag addr:$src2)))))]>,
2190 EVEX_4V, EVEX_K, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002191 Sched<[sched.Folded, ReadAfterLd]>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002192}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002193
Craig Topper513d3fa2018-01-27 20:19:02 +00002194multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, PatFrag OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002195 X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002196 AVX512VLVectorVTInfo VTInfo, Predicate prd,
2197 bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002198 let Predicates = [prd] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002199 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, sched.ZMM,
2200 VTInfo.info512, IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002201
2202 let Predicates = [prd, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002203 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, sched.YMM,
2204 VTInfo.info256, IsCommutable>, EVEX_V256;
2205 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, sched.XMM,
2206 VTInfo.info128, IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002207 }
2208}
2209
2210multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002211 PatFrag OpNode, X86SchedWriteWidths sched,
Simon Pilgrima2b58622017-12-05 12:02:22 +00002212 AVX512VLVectorVTInfo VTInfo,
2213 Predicate prd, bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002214 let Predicates = [prd] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002215 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, sched.ZMM,
2216 VTInfo.info512, IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002217
2218 let Predicates = [prd, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002219 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, sched.YMM,
2220 VTInfo.info256, IsCommutable>, EVEX_V256;
2221 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, sched.XMM,
2222 VTInfo.info128, IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002223 }
2224}
2225
Craig Topper9471a7c2018-02-19 19:23:31 +00002226// This fragment treats X86cmpm as commutable to help match loads in both
2227// operands for PCMPEQ.
Craig Topperc2696d52018-06-20 21:05:02 +00002228def X86setcc_commute : SDNode<"ISD::SETCC", SDTSetCC, [SDNPCommutative]>;
Craig Topper9471a7c2018-02-19 19:23:31 +00002229def X86pcmpeqm_c : PatFrag<(ops node:$src1, node:$src2),
Craig Topperc2696d52018-06-20 21:05:02 +00002230 (X86setcc_commute node:$src1, node:$src2, SETEQ)>;
Craig Topper513d3fa2018-01-27 20:19:02 +00002231def X86pcmpgtm : PatFrag<(ops node:$src1, node:$src2),
Craig Topperc2696d52018-06-20 21:05:02 +00002232 (setcc node:$src1, node:$src2, SETGT)>;
Craig Topper513d3fa2018-01-27 20:19:02 +00002233
Craig Topperc2696d52018-06-20 21:05:02 +00002234// AddedComplexity is needed because the explicit SETEQ/SETGT CondCode doesn't
2235// increase the pattern complexity the way an immediate would.
2236let AddedComplexity = 2 in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00002237// FIXME: Is there a better scheduler class for VPCMP?
Craig Topper9471a7c2018-02-19 19:23:31 +00002238defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm_c,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002239 SchedWriteVecALU, avx512vl_i8_info, HasBWI, 1>,
Craig Toppera33846a2017-10-22 06:18:23 +00002240 EVEX_CD8<8, CD8VF>, VEX_WIG;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002241
Craig Topper9471a7c2018-02-19 19:23:31 +00002242defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm_c,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002243 SchedWriteVecALU, avx512vl_i16_info, HasBWI, 1>,
Craig Toppera33846a2017-10-22 06:18:23 +00002244 EVEX_CD8<16, CD8VF>, VEX_WIG;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002245
Craig Topper9471a7c2018-02-19 19:23:31 +00002246defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm_c,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002247 SchedWriteVecALU, avx512vl_i32_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002248 EVEX_CD8<32, CD8VF>;
2249
Craig Topper9471a7c2018-02-19 19:23:31 +00002250defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm_c,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002251 SchedWriteVecALU, avx512vl_i64_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002252 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
2253
2254defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002255 SchedWriteVecALU, avx512vl_i8_info, HasBWI>,
Craig Toppera33846a2017-10-22 06:18:23 +00002256 EVEX_CD8<8, CD8VF>, VEX_WIG;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002257
2258defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002259 SchedWriteVecALU, avx512vl_i16_info, HasBWI>,
Craig Toppera33846a2017-10-22 06:18:23 +00002260 EVEX_CD8<16, CD8VF>, VEX_WIG;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002261
Robert Khasanovf70f7982014-09-18 14:06:55 +00002262defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002263 SchedWriteVecALU, avx512vl_i32_info, HasAVX512>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002264 EVEX_CD8<32, CD8VF>;
2265
Robert Khasanovf70f7982014-09-18 14:06:55 +00002266defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002267 SchedWriteVecALU, avx512vl_i64_info, HasAVX512>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002268 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Craig Topperc2696d52018-06-20 21:05:02 +00002269}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002270
Craig Topperc2696d52018-06-20 21:05:02 +00002271multiclass avx512_icmp_cc<bits<8> opc, string Suffix, PatFrag Frag,
2272 PatFrag CommFrag, X86FoldableSchedWrite sched,
2273 X86VectorVTInfo _, string Name> {
Craig Topper149e6bd2016-09-09 01:36:10 +00002274 let isCommutable = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002275 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002276 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00002277 !strconcat("vpcmp${cc}", Suffix,
2278 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Craig Topperc2696d52018-06-20 21:05:02 +00002279 [(set _.KRC:$dst, (_.KVT (Frag:$cc (_.VT _.RC:$src1),
2280 (_.VT _.RC:$src2),
2281 cond)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002282 EVEX_4V, Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002283 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002284 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00002285 !strconcat("vpcmp${cc}", Suffix,
2286 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Craig Topperc2696d52018-06-20 21:05:02 +00002287 [(set _.KRC:$dst, (_.KVT
2288 (Frag:$cc
2289 (_.VT _.RC:$src1),
2290 (_.VT (bitconvert (_.LdFrag addr:$src2))),
2291 cond)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002292 EVEX_4V, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper8b876762017-06-13 07:13:50 +00002293 let isCommutable = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00002294 def rrik : AVX512AIi8<opc, MRMSrcReg,
2295 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002296 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002297 !strconcat("vpcmp${cc}", Suffix,
2298 "\t{$src2, $src1, $dst {${mask}}|",
2299 "$dst {${mask}}, $src1, $src2}"),
2300 [(set _.KRC:$dst, (and _.KRCWM:$mask,
Craig Topperc2696d52018-06-20 21:05:02 +00002301 (_.KVT (Frag:$cc (_.VT _.RC:$src1),
2302 (_.VT _.RC:$src2),
2303 cond))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002304 EVEX_4V, EVEX_K, Sched<[sched]>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002305 def rmik : AVX512AIi8<opc, MRMSrcMem,
2306 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002307 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002308 !strconcat("vpcmp${cc}", Suffix,
2309 "\t{$src2, $src1, $dst {${mask}}|",
2310 "$dst {${mask}}, $src1, $src2}"),
2311 [(set _.KRC:$dst, (and _.KRCWM:$mask,
Craig Topperc2696d52018-06-20 21:05:02 +00002312 (_.KVT
2313 (Frag:$cc
2314 (_.VT _.RC:$src1),
2315 (_.VT (bitconvert
2316 (_.LdFrag addr:$src2))),
2317 cond))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002318 EVEX_4V, EVEX_K, Sched<[sched.Folded, ReadAfterLd]>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002319
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002320 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00002321 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002322 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002323 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002324 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002325 "$dst, $src1, $src2, $cc}"), []>,
Craig Topper29f22d72018-06-16 23:25:50 +00002326 EVEX_4V, Sched<[sched]>, NotMemoryFoldable;
Craig Topper9f4d4852015-01-20 12:15:30 +00002327 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002328 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002329 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002330 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002331 "$dst, $src1, $src2, $cc}"), []>,
Craig Topper29f22d72018-06-16 23:25:50 +00002332 EVEX_4V, Sched<[sched.Folded, ReadAfterLd]>, NotMemoryFoldable;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002333 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
2334 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002335 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00002336 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002337 "\t{$cc, $src2, $src1, $dst {${mask}}|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002338 "$dst {${mask}}, $src1, $src2, $cc}"), []>,
Craig Topper29f22d72018-06-16 23:25:50 +00002339 EVEX_4V, EVEX_K, Sched<[sched]>, NotMemoryFoldable;
Craig Topper9f4d4852015-01-20 12:15:30 +00002340 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00002341 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
2342 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002343 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002344 !strconcat("vpcmp", Suffix,
2345 "\t{$cc, $src2, $src1, $dst {${mask}}|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002346 "$dst {${mask}}, $src1, $src2, $cc}"), []>,
Craig Topper29f22d72018-06-16 23:25:50 +00002347 EVEX_4V, EVEX_K, Sched<[sched.Folded, ReadAfterLd]>,
2348 NotMemoryFoldable;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002349 }
Craig Toppera88306e2017-10-10 06:36:46 +00002350
Craig Topperc2696d52018-06-20 21:05:02 +00002351 def : Pat<(_.KVT (CommFrag:$cc (bitconvert (_.LdFrag addr:$src2)),
2352 (_.VT _.RC:$src1), cond)),
2353 (!cast<Instruction>(Name#_.ZSuffix#"rmi")
2354 _.RC:$src1, addr:$src2, (CommFrag.OperandTransform $cc))>;
Craig Toppera88306e2017-10-10 06:36:46 +00002355
Craig Topperc2696d52018-06-20 21:05:02 +00002356 def : Pat<(and _.KRCWM:$mask,
2357 (_.KVT (CommFrag:$cc (bitconvert (_.LdFrag addr:$src2)),
2358 (_.VT _.RC:$src1), cond))),
2359 (!cast<Instruction>(Name#_.ZSuffix#"rmik")
2360 _.KRCWM:$mask, _.RC:$src1, addr:$src2,
2361 (CommFrag.OperandTransform $cc))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002362}
2363
Craig Topperc2696d52018-06-20 21:05:02 +00002364multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, PatFrag Frag,
2365 PatFrag CommFrag, X86FoldableSchedWrite sched,
2366 X86VectorVTInfo _, string Name> :
2367 avx512_icmp_cc<opc, Suffix, Frag, CommFrag, sched, _, Name> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00002368 def rmib : AVX512AIi8<opc, MRMSrcMem,
2369 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002370 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002371 !strconcat("vpcmp${cc}", Suffix,
2372 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
2373 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Craig Topperc2696d52018-06-20 21:05:02 +00002374 [(set _.KRC:$dst, (_.KVT (Frag:$cc
2375 (_.VT _.RC:$src1),
2376 (X86VBroadcast
2377 (_.ScalarLdFrag addr:$src2)),
2378 cond)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002379 EVEX_4V, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002380 def rmibk : AVX512AIi8<opc, MRMSrcMem,
2381 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002382 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002383 !strconcat("vpcmp${cc}", Suffix,
2384 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
2385 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
2386 [(set _.KRC:$dst, (and _.KRCWM:$mask,
Craig Topperc2696d52018-06-20 21:05:02 +00002387 (_.KVT (Frag:$cc
2388 (_.VT _.RC:$src1),
2389 (X86VBroadcast
2390 (_.ScalarLdFrag addr:$src2)),
2391 cond))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002392 EVEX_4V, EVEX_K, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002393
Robert Khasanov29e3b962014-08-27 09:34:37 +00002394 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00002395 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00002396 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
2397 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002398 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002399 !strconcat("vpcmp", Suffix,
2400 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002401 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"), []>,
Craig Topper29f22d72018-06-16 23:25:50 +00002402 EVEX_4V, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>,
2403 NotMemoryFoldable;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002404 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
2405 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002406 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002407 !strconcat("vpcmp", Suffix,
2408 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002409 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"), []>,
Craig Topper29f22d72018-06-16 23:25:50 +00002410 EVEX_4V, EVEX_K, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>,
2411 NotMemoryFoldable;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002412 }
Craig Toppera88306e2017-10-10 06:36:46 +00002413
Craig Topperc2696d52018-06-20 21:05:02 +00002414 def : Pat<(_.KVT (CommFrag:$cc (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
2415 (_.VT _.RC:$src1), cond)),
2416 (!cast<Instruction>(Name#_.ZSuffix#"rmib")
2417 _.RC:$src1, addr:$src2, (CommFrag.OperandTransform $cc))>;
Craig Toppera88306e2017-10-10 06:36:46 +00002418
Craig Topperc2696d52018-06-20 21:05:02 +00002419 def : Pat<(and _.KRCWM:$mask,
2420 (_.KVT (CommFrag:$cc (X86VBroadcast
2421 (_.ScalarLdFrag addr:$src2)),
2422 (_.VT _.RC:$src1), cond))),
2423 (!cast<Instruction>(Name#_.ZSuffix#"rmibk")
2424 _.KRCWM:$mask, _.RC:$src1, addr:$src2,
2425 (CommFrag.OperandTransform $cc))>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002426}
2427
Craig Topperc2696d52018-06-20 21:05:02 +00002428multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, PatFrag Frag,
2429 PatFrag CommFrag, X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002430 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00002431 let Predicates = [prd] in
Craig Topperc2696d52018-06-20 21:05:02 +00002432 defm Z : avx512_icmp_cc<opc, Suffix, Frag, CommFrag, sched.ZMM,
2433 VTInfo.info512, NAME>, EVEX_V512;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002434
2435 let Predicates = [prd, HasVLX] in {
Craig Topperc2696d52018-06-20 21:05:02 +00002436 defm Z256 : avx512_icmp_cc<opc, Suffix, Frag, CommFrag, sched.YMM,
2437 VTInfo.info256, NAME>, EVEX_V256;
2438 defm Z128 : avx512_icmp_cc<opc, Suffix, Frag, CommFrag, sched.XMM,
2439 VTInfo.info128, NAME>, EVEX_V128;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002440 }
2441}
2442
Craig Topperc2696d52018-06-20 21:05:02 +00002443multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, PatFrag Frag,
2444 PatFrag CommFrag, X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002445 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00002446 let Predicates = [prd] in
Craig Topperc2696d52018-06-20 21:05:02 +00002447 defm Z : avx512_icmp_cc_rmb<opc, Suffix, Frag, CommFrag, sched.ZMM,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00002448 VTInfo.info512, NAME>, EVEX_V512;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002449
2450 let Predicates = [prd, HasVLX] in {
Craig Topperc2696d52018-06-20 21:05:02 +00002451 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, Frag, CommFrag, sched.YMM,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00002452 VTInfo.info256, NAME>, EVEX_V256;
Craig Topperc2696d52018-06-20 21:05:02 +00002453 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, Frag, CommFrag, sched.XMM,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00002454 VTInfo.info128, NAME>, EVEX_V128;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002455 }
2456}
2457
Craig Topperc2696d52018-06-20 21:05:02 +00002458def X86pcmpm_imm : SDNodeXForm<setcc, [{
2459 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
2460 uint8_t SSECC = X86::getVPCMPImmForCond(CC);
2461 return getI8Imm(SSECC, SDLoc(N));
2462}]>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002463
Craig Topperc2696d52018-06-20 21:05:02 +00002464// Swapped operand version of the above.
2465def X86pcmpm_imm_commute : SDNodeXForm<setcc, [{
2466 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
2467 uint8_t SSECC = X86::getVPCMPImmForCond(CC);
2468 SSECC = X86::getSwappedVPCMPImm(SSECC);
2469 return getI8Imm(SSECC, SDLoc(N));
2470}]>;
2471
2472def X86pcmpm : PatFrag<(ops node:$src1, node:$src2, node:$cc),
2473 (setcc node:$src1, node:$src2, node:$cc), [{
2474 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
2475 return !ISD::isUnsignedIntSetCC(CC);
2476}], X86pcmpm_imm>;
2477
2478// Same as above, but commutes immediate. Use for load folding.
2479def X86pcmpm_commute : PatFrag<(ops node:$src1, node:$src2, node:$cc),
2480 (setcc node:$src1, node:$src2, node:$cc), [{
2481 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
2482 return !ISD::isUnsignedIntSetCC(CC);
2483}], X86pcmpm_imm_commute>;
2484
2485def X86pcmpum : PatFrag<(ops node:$src1, node:$src2, node:$cc),
2486 (setcc node:$src1, node:$src2, node:$cc), [{
2487 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
2488 return ISD::isUnsignedIntSetCC(CC);
2489}], X86pcmpm_imm>;
2490
2491// Same as above, but commutes immediate. Use for load folding.
2492def X86pcmpum_commute : PatFrag<(ops node:$src1, node:$src2, node:$cc),
2493 (setcc node:$src1, node:$src2, node:$cc), [{
2494 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
2495 return ISD::isUnsignedIntSetCC(CC);
2496}], X86pcmpm_imm_commute>;
2497
2498// FIXME: Is there a better scheduler class for VPCMP/VPCMPU?
2499defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86pcmpm, X86pcmpm_commute,
2500 SchedWriteVecALU, avx512vl_i8_info, HasBWI>,
2501 EVEX_CD8<8, CD8VF>;
2502defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86pcmpum, X86pcmpum_commute,
2503 SchedWriteVecALU, avx512vl_i8_info, HasBWI>,
2504 EVEX_CD8<8, CD8VF>;
2505
2506defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86pcmpm, X86pcmpm_commute,
2507 SchedWriteVecALU, avx512vl_i16_info, HasBWI>,
Simon Pilgrimaa911552017-12-05 12:14:36 +00002508 VEX_W, EVEX_CD8<16, CD8VF>;
Craig Topperc2696d52018-06-20 21:05:02 +00002509defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86pcmpum, X86pcmpum_commute,
2510 SchedWriteVecALU, avx512vl_i16_info, HasBWI>,
Simon Pilgrimaa911552017-12-05 12:14:36 +00002511 VEX_W, EVEX_CD8<16, CD8VF>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002512
Craig Topperc2696d52018-06-20 21:05:02 +00002513defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86pcmpm, X86pcmpm_commute,
2514 SchedWriteVecALU, avx512vl_i32_info,
2515 HasAVX512>, EVEX_CD8<32, CD8VF>;
2516defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86pcmpum, X86pcmpum_commute,
2517 SchedWriteVecALU, avx512vl_i32_info,
2518 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002519
Craig Topperc2696d52018-06-20 21:05:02 +00002520defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86pcmpm, X86pcmpm_commute,
2521 SchedWriteVecALU, avx512vl_i64_info,
2522 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
2523defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86pcmpum, X86pcmpum_commute,
2524 SchedWriteVecALU, avx512vl_i64_info,
2525 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002526
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00002527multiclass avx512_vcmp_common<X86FoldableSchedWrite sched, X86VectorVTInfo _,
2528 string Name> {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002529 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
2530 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
2531 "vcmp${cc}"#_.Suffix,
2532 "$src2, $src1", "$src1, $src2",
2533 (X86cmpm (_.VT _.RC:$src1),
2534 (_.VT _.RC:$src2),
Simon Pilgrim0e456342018-04-12 20:47:34 +00002535 imm:$cc), 1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002536 Sched<[sched]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002537
Craig Toppere1cac152016-06-07 07:27:54 +00002538 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
2539 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
2540 "vcmp${cc}"#_.Suffix,
2541 "$src2, $src1", "$src1, $src2",
2542 (X86cmpm (_.VT _.RC:$src1),
2543 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002544 imm:$cc)>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002545 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002546
Craig Toppere1cac152016-06-07 07:27:54 +00002547 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
2548 (outs _.KRC:$dst),
2549 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
2550 "vcmp${cc}"#_.Suffix,
2551 "${src2}"##_.BroadcastStr##", $src1",
2552 "$src1, ${src2}"##_.BroadcastStr,
2553 (X86cmpm (_.VT _.RC:$src1),
2554 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002555 imm:$cc)>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002556 EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002557 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00002558 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002559 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2560 (outs _.KRC:$dst),
2561 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2562 "vcmp"#_.Suffix,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002563 "$cc, $src2, $src1", "$src1, $src2, $cc">,
Craig Topper29f22d72018-06-16 23:25:50 +00002564 Sched<[sched]>, NotMemoryFoldable;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002565
2566 let mayLoad = 1 in {
2567 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2568 (outs _.KRC:$dst),
2569 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
2570 "vcmp"#_.Suffix,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002571 "$cc, $src2, $src1", "$src1, $src2, $cc">,
Craig Topper29f22d72018-06-16 23:25:50 +00002572 Sched<[sched.Folded, ReadAfterLd]>,
2573 NotMemoryFoldable;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002574
2575 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2576 (outs _.KRC:$dst),
2577 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
2578 "vcmp"#_.Suffix,
2579 "$cc, ${src2}"##_.BroadcastStr##", $src1",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002580 "$src1, ${src2}"##_.BroadcastStr##", $cc">,
Craig Topper29f22d72018-06-16 23:25:50 +00002581 EVEX_B, Sched<[sched.Folded, ReadAfterLd]>,
2582 NotMemoryFoldable;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002583 }
Craig Topper61956982017-09-30 17:02:39 +00002584 }
2585
2586 // Patterns for selecting with loads in other operand.
2587 def : Pat<(X86cmpm (_.LdFrag addr:$src2), (_.VT _.RC:$src1),
2588 CommutableCMPCC:$cc),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00002589 (!cast<Instruction>(Name#_.ZSuffix#"rmi") _.RC:$src1, addr:$src2,
Craig Topper61956982017-09-30 17:02:39 +00002590 imm:$cc)>;
2591
2592 def : Pat<(and _.KRCWM:$mask, (X86cmpm (_.LdFrag addr:$src2),
2593 (_.VT _.RC:$src1),
2594 CommutableCMPCC:$cc)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00002595 (!cast<Instruction>(Name#_.ZSuffix#"rmik") _.KRCWM:$mask,
Craig Topper61956982017-09-30 17:02:39 +00002596 _.RC:$src1, addr:$src2,
2597 imm:$cc)>;
2598
2599 def : Pat<(X86cmpm (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
2600 (_.VT _.RC:$src1), CommutableCMPCC:$cc),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00002601 (!cast<Instruction>(Name#_.ZSuffix#"rmbi") _.RC:$src1, addr:$src2,
Craig Topper61956982017-09-30 17:02:39 +00002602 imm:$cc)>;
2603
2604 def : Pat<(and _.KRCWM:$mask, (X86cmpm (X86VBroadcast
2605 (_.ScalarLdFrag addr:$src2)),
2606 (_.VT _.RC:$src1),
2607 CommutableCMPCC:$cc)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00002608 (!cast<Instruction>(Name#_.ZSuffix#"rmbik") _.KRCWM:$mask,
Craig Topper61956982017-09-30 17:02:39 +00002609 _.RC:$src1, addr:$src2,
2610 imm:$cc)>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002611}
2612
Simon Pilgrim21e89792018-04-13 14:36:59 +00002613multiclass avx512_vcmp_sae<X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002614 // comparison code form (VCMP[EQ/LT/LE/...]
2615 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
2616 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
2617 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002618 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002619 (X86cmpmRnd (_.VT _.RC:$src1),
2620 (_.VT _.RC:$src2),
2621 imm:$cc,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002622 (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002623 EVEX_B, Sched<[sched]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002624
2625 let isAsmParserOnly = 1, hasSideEffects = 0 in {
2626 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2627 (outs _.KRC:$dst),
2628 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2629 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002630 "$cc, {sae}, $src2, $src1",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002631 "$src1, $src2, {sae}, $cc">,
Craig Topper29f22d72018-06-16 23:25:50 +00002632 EVEX_B, Sched<[sched]>, NotMemoryFoldable;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002633 }
2634}
2635
Simon Pilgrimc546f942018-05-01 16:50:16 +00002636multiclass avx512_vcmp<X86SchedWriteWidths sched, AVX512VLVectorVTInfo _> {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002637 let Predicates = [HasAVX512] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00002638 defm Z : avx512_vcmp_common<sched.ZMM, _.info512, NAME>,
Simon Pilgrimc546f942018-05-01 16:50:16 +00002639 avx512_vcmp_sae<sched.ZMM, _.info512>, EVEX_V512;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002640
2641 }
2642 let Predicates = [HasAVX512,HasVLX] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00002643 defm Z128 : avx512_vcmp_common<sched.XMM, _.info128, NAME>, EVEX_V128;
2644 defm Z256 : avx512_vcmp_common<sched.YMM, _.info256, NAME>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002645 }
2646}
2647
Simon Pilgrimc546f942018-05-01 16:50:16 +00002648defm VCMPPD : avx512_vcmp<SchedWriteFCmp, avx512vl_f64_info>,
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002649 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Simon Pilgrimc546f942018-05-01 16:50:16 +00002650defm VCMPPS : avx512_vcmp<SchedWriteFCmp, avx512vl_f32_info>,
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002651 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002652
Craig Topper61956982017-09-30 17:02:39 +00002653// Patterns to select fp compares with load as first operand.
2654let Predicates = [HasAVX512] in {
2655 def : Pat<(v1i1 (X86cmpms (loadf64 addr:$src2), FR64X:$src1,
2656 CommutableCMPCC:$cc)),
2657 (VCMPSDZrm FR64X:$src1, addr:$src2, imm:$cc)>;
2658
2659 def : Pat<(v1i1 (X86cmpms (loadf32 addr:$src2), FR32X:$src1,
2660 CommutableCMPCC:$cc)),
2661 (VCMPSSZrm FR32X:$src1, addr:$src2, imm:$cc)>;
2662}
2663
Asaf Badouh572bbce2015-09-20 08:46:07 +00002664// ----------------------------------------------------------------
2665// FPClass
Asaf Badouh696e8e02015-10-18 11:04:38 +00002666//handle fpclass instruction mask = op(reg_scalar,imm)
2667// op(mem_scalar,imm)
2668multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002669 X86FoldableSchedWrite sched, X86VectorVTInfo _,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002670 Predicate prd> {
Craig Topper4a638432017-11-11 06:57:44 +00002671 let Predicates = [prd], ExeDomain = _.ExeDomain in {
Craig Topper702097d2017-08-20 18:30:24 +00002672 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
Asaf Badouh696e8e02015-10-18 11:04:38 +00002673 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002674 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00002675 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002676 (i32 imm:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002677 Sched<[sched]>;
Asaf Badouh696e8e02015-10-18 11:04:38 +00002678 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2679 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2680 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002681 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Craig Topperac799b02018-02-28 06:19:55 +00002682 [(set _.KRC:$dst,(and _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002683 (OpNode (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002684 (i32 imm:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002685 EVEX_K, Sched<[sched]>;
Craig Topper63801df2017-02-19 21:44:35 +00002686 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
Craig Topperca8abed2017-11-13 06:46:48 +00002687 (ins _.IntScalarMemOp:$src1, i32u8imm:$src2),
Craig Topper63801df2017-02-19 21:44:35 +00002688 OpcodeStr##_.Suffix##
2689 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2690 [(set _.KRC:$dst,
Craig Topperca8abed2017-11-13 06:46:48 +00002691 (OpNode _.ScalarIntMemCPat:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002692 (i32 imm:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002693 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper63801df2017-02-19 21:44:35 +00002694 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
Craig Topperca8abed2017-11-13 06:46:48 +00002695 (ins _.KRCWM:$mask, _.IntScalarMemOp:$src1, i32u8imm:$src2),
Craig Topper63801df2017-02-19 21:44:35 +00002696 OpcodeStr##_.Suffix##
2697 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Craig Topperac799b02018-02-28 06:19:55 +00002698 [(set _.KRC:$dst,(and _.KRCWM:$mask,
Craig Topperca8abed2017-11-13 06:46:48 +00002699 (OpNode _.ScalarIntMemCPat:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002700 (i32 imm:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002701 EVEX_K, Sched<[sched.Folded, ReadAfterLd]>;
Asaf Badouh696e8e02015-10-18 11:04:38 +00002702 }
2703}
2704
Asaf Badouh572bbce2015-09-20 08:46:07 +00002705//handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm)
2706// fpclass(reg_vec, mem_vec, imm)
2707// fpclass(reg_vec, broadcast(eltVt), imm)
2708multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002709 X86FoldableSchedWrite sched, X86VectorVTInfo _,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002710 string mem, string broadcast>{
Craig Topper4a638432017-11-11 06:57:44 +00002711 let ExeDomain = _.ExeDomain in {
Asaf Badouh572bbce2015-09-20 08:46:07 +00002712 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2713 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002714 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002715 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002716 (i32 imm:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002717 Sched<[sched]>;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002718 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2719 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2720 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002721 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Craig Topperac799b02018-02-28 06:19:55 +00002722 [(set _.KRC:$dst,(and _.KRCWM:$mask,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002723 (OpNode (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002724 (i32 imm:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002725 EVEX_K, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002726 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2727 (ins _.MemOp:$src1, i32u8imm:$src2),
2728 OpcodeStr##_.Suffix##mem#
2729 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002730 [(set _.KRC:$dst,(OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002731 (_.VT (bitconvert (_.LdFrag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002732 (i32 imm:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002733 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002734 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2735 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
2736 OpcodeStr##_.Suffix##mem#
2737 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Craig Topperac799b02018-02-28 06:19:55 +00002738 [(set _.KRC:$dst, (and _.KRCWM:$mask, (OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002739 (_.VT (bitconvert (_.LdFrag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002740 (i32 imm:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002741 EVEX_K, Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002742 def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2743 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
2744 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2745 _.BroadcastStr##", $dst|$dst, ${src1}"
2746 ##_.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002747 [(set _.KRC:$dst,(OpNode
2748 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002749 (_.ScalarLdFrag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002750 (i32 imm:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002751 EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002752 def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2753 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
2754 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2755 _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"##
2756 _.BroadcastStr##", $src2}",
Craig Topperac799b02018-02-28 06:19:55 +00002757 [(set _.KRC:$dst,(and _.KRCWM:$mask, (OpNode
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002758 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002759 (_.ScalarLdFrag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002760 (i32 imm:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002761 EVEX_B, EVEX_K, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper4a638432017-11-11 06:57:44 +00002762 }
Asaf Badouh572bbce2015-09-20 08:46:07 +00002763}
2764
Simon Pilgrim54c60832017-12-01 16:51:48 +00002765multiclass avx512_vector_fpclass_all<string OpcodeStr, AVX512VLVectorVTInfo _,
2766 bits<8> opc, SDNode OpNode,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002767 X86SchedWriteWidths sched, Predicate prd,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002768 string broadcast>{
Asaf Badouh572bbce2015-09-20 08:46:07 +00002769 let Predicates = [prd] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002770 defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, sched.ZMM,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002771 _.info512, "{z}", broadcast>, EVEX_V512;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002772 }
2773 let Predicates = [prd, HasVLX] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002774 defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, sched.XMM,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002775 _.info128, "{x}", broadcast>, EVEX_V128;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002776 defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, sched.YMM,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002777 _.info256, "{y}", broadcast>, EVEX_V256;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002778 }
2779}
2780
2781multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002782 bits<8> opcScalar, SDNode VecOpNode,
2783 SDNode ScalarOpNode, X86SchedWriteWidths sched,
2784 Predicate prd> {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002785 defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002786 VecOpNode, sched, prd, "{l}">,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002787 EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002788 defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002789 VecOpNode, sched, prd, "{q}">,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002790 EVEX_CD8<64, CD8VF> , VEX_W;
Craig Topper19772c82018-06-24 06:29:50 +00002791 defm SSZ : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2792 sched.Scl, f32x_info, prd>,
2793 EVEX_CD8<32, CD8VT1>;
2794 defm SDZ : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2795 sched.Scl, f64x_info, prd>,
2796 EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002797}
2798
Asaf Badouh696e8e02015-10-18 11:04:38 +00002799defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass,
Simon Pilgrim1233e122018-05-07 20:52:53 +00002800 X86Vfpclasss, SchedWriteFCmp, HasDQI>,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002801 AVX512AIi8Base, EVEX;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002802
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002803//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002804// Mask register copy, including
2805// - copy between mask registers
2806// - load/store mask registers
2807// - copy from GPR to mask register and vice versa
2808//
2809multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
2810 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00002811 ValueType vvt, X86MemOperand x86memop> {
Petar Jovanovicc0510002018-05-23 15:28:28 +00002812 let isMoveReg = 1, hasSideEffects = 0, SchedRW = [WriteMove] in
Craig Toppere1cac152016-06-07 07:27:54 +00002813 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00002814 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>,
2815 Sched<[WriteMove]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002816 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
2817 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Simon Pilgrim577ae242018-04-12 19:25:07 +00002818 [(set KRC:$dst, (vvt (load addr:$src)))]>,
Simon Pilgrim07e13372018-02-12 16:59:04 +00002819 Sched<[WriteLoad]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002820 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
2821 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Simon Pilgrim577ae242018-04-12 19:25:07 +00002822 [(store KRC:$src, addr:$dst)]>,
Simon Pilgrim07e13372018-02-12 16:59:04 +00002823 Sched<[WriteStore]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002824}
2825
2826multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
2827 string OpcodeStr,
2828 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002829 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002830 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00002831 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>,
2832 Sched<[WriteMove]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002833 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00002834 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>,
2835 Sched<[WriteMove]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002836 }
2837}
2838
Robert Khasanov74acbb72014-07-23 14:49:42 +00002839let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002840 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002841 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
2842 VEX, PD;
2843
2844let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002845 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002846 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002847 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002848
2849let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00002850 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
2851 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002852 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
2853 VEX, XD;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002854 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
2855 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002856 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
2857 VEX, XD, VEX_W;
2858}
2859
2860// GR from/to mask register
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002861def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002862 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR16:$src, sub_16bit)), VK16)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002863def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002864 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK16:$src, GR32)), sub_16bit)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002865
2866def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002867 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR8:$src, sub_8bit)), VK8)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002868def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002869 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK8:$src, GR32)), sub_8bit)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002870
2871def : Pat<(i32 (zext (i16 (bitconvert (v16i1 VK16:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002872 (KMOVWrk VK16:$src)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002873def : Pat<(i32 (anyext (i16 (bitconvert (v16i1 VK16:$src))))),
Craig Topper058f2f62017-03-28 16:35:29 +00002874 (COPY_TO_REGCLASS VK16:$src, GR32)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002875
2876def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002877 (KMOVBrk VK8:$src)>, Requires<[HasDQI]>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002878def : Pat<(i32 (anyext (i8 (bitconvert (v8i1 VK8:$src))))),
Craig Topper058f2f62017-03-28 16:35:29 +00002879 (COPY_TO_REGCLASS VK8:$src, GR32)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002880
2881def : Pat<(v32i1 (bitconvert (i32 GR32:$src))),
2882 (COPY_TO_REGCLASS GR32:$src, VK32)>;
2883def : Pat<(i32 (bitconvert (v32i1 VK32:$src))),
2884 (COPY_TO_REGCLASS VK32:$src, GR32)>;
2885def : Pat<(v64i1 (bitconvert (i64 GR64:$src))),
2886 (COPY_TO_REGCLASS GR64:$src, VK64)>;
2887def : Pat<(i64 (bitconvert (v64i1 VK64:$src))),
2888 (COPY_TO_REGCLASS VK64:$src, GR64)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002889
Robert Khasanov74acbb72014-07-23 14:49:42 +00002890// Load/store kreg
2891let Predicates = [HasDQI] in {
Igor Bregerd6c187b2016-01-27 08:43:25 +00002892 def : Pat<(store VK1:$src, addr:$dst),
2893 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK8))>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002894
Craig Topperbe315852018-03-04 01:48:00 +00002895 def : Pat<(v1i1 (load addr:$src)),
2896 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK1)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002897 def : Pat<(v2i1 (load addr:$src)),
2898 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK2)>;
2899 def : Pat<(v4i1 (load addr:$src)),
2900 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK4)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002901}
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002902
Robert Khasanov74acbb72014-07-23 14:49:42 +00002903let Predicates = [HasAVX512] in {
Craig Topper876ec0b2017-12-31 07:38:41 +00002904 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2905 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002906}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002907
Robert Khasanov74acbb72014-07-23 14:49:42 +00002908let Predicates = [HasAVX512] in {
Guy Blank548e22a2017-05-19 12:35:15 +00002909 multiclass operation_gpr_mask_copy_lowering<RegisterClass maskRC, ValueType maskVT> {
2910 def : Pat<(maskVT (scalar_to_vector GR32:$src)),
2911 (COPY_TO_REGCLASS GR32:$src, maskRC)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002912
Guy Blank548e22a2017-05-19 12:35:15 +00002913 def : Pat<(maskVT (scalar_to_vector GR8:$src)),
2914 (COPY_TO_REGCLASS (INSERT_SUBREG (i32 (IMPLICIT_DEF)), GR8:$src, sub_8bit), maskRC)>;
Guy Blank548e22a2017-05-19 12:35:15 +00002915 }
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002916
Guy Blank548e22a2017-05-19 12:35:15 +00002917 defm : operation_gpr_mask_copy_lowering<VK1, v1i1>;
2918 defm : operation_gpr_mask_copy_lowering<VK2, v2i1>;
2919 defm : operation_gpr_mask_copy_lowering<VK4, v4i1>;
2920 defm : operation_gpr_mask_copy_lowering<VK8, v8i1>;
2921 defm : operation_gpr_mask_copy_lowering<VK16, v16i1>;
2922 defm : operation_gpr_mask_copy_lowering<VK32, v32i1>;
2923 defm : operation_gpr_mask_copy_lowering<VK64, v64i1>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002924
Craig Topper26a701f2018-01-23 05:36:53 +00002925 def : Pat<(insert_subvector (v16i1 immAllZerosV),
2926 (v1i1 (scalar_to_vector GR8:$src)), (iPTR 0)),
Guy Blank548e22a2017-05-19 12:35:15 +00002927 (COPY_TO_REGCLASS
Craig Topper26a701f2018-01-23 05:36:53 +00002928 (KMOVWkr (AND32ri8
2929 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), GR8:$src, sub_8bit),
2930 (i32 1))), VK16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002931}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002932
2933// Mask unary operation
2934// - KNOT
2935multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002936 RegisterClass KRC, SDPatternOperator OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002937 X86FoldableSchedWrite sched, Predicate prd> {
Robert Khasanov74acbb72014-07-23 14:49:42 +00002938 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002939 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002940 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002941 [(set KRC:$dst, (OpNode KRC:$src))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002942 Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002943}
2944
Robert Khasanov74acbb72014-07-23 14:49:42 +00002945multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002946 SDPatternOperator OpNode,
2947 X86FoldableSchedWrite sched> {
Robert Khasanov74acbb72014-07-23 14:49:42 +00002948 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002949 sched, HasDQI>, VEX, PD;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002950 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002951 sched, HasAVX512>, VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002952 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002953 sched, HasBWI>, VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002954 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002955 sched, HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002956}
2957
Simon Pilgrim6f710a62018-05-01 12:15:29 +00002958// TODO - do we need a X86SchedWriteWidths::KMASK type?
2959defm KNOT : avx512_mask_unop_all<0x44, "knot", vnot, SchedWriteVecLogic.XMM>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002960
Robert Khasanov74acbb72014-07-23 14:49:42 +00002961// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Craig Topper7b9cc142016-11-03 06:04:28 +00002962let Predicates = [HasAVX512, NoDQI] in
2963def : Pat<(vnot VK8:$src),
2964 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
2965
2966def : Pat<(vnot VK4:$src),
2967 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src, VK16)), VK4)>;
2968def : Pat<(vnot VK2:$src),
2969 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002970
2971// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002972// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002973multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00002974 RegisterClass KRC, SDPatternOperator OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002975 X86FoldableSchedWrite sched, Predicate prd,
2976 bit IsCommutable> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002977 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002978 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
2979 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002980 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002981 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002982 Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002983}
2984
Robert Khasanov595683d2014-07-28 13:46:45 +00002985multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002986 SDPatternOperator OpNode,
2987 X86FoldableSchedWrite sched, bit IsCommutable,
2988 Predicate prdW = HasAVX512> {
Robert Khasanov595683d2014-07-28 13:46:45 +00002989 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002990 sched, HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002991 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002992 sched, prdW, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00002993 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002994 sched, HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002995 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002996 sched, HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002997}
2998
2999def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
3000def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
Craig Topper7b9cc142016-11-03 06:04:28 +00003001// These nodes use 'vnot' instead of 'not' to support vectors.
3002def vandn : PatFrag<(ops node:$i0, node:$i1), (and (vnot node:$i0), node:$i1)>;
3003def vxnor : PatFrag<(ops node:$i0, node:$i1), (vnot (xor node:$i0, node:$i1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003004
Simon Pilgrim6f710a62018-05-01 12:15:29 +00003005// TODO - do we need a X86SchedWriteWidths::KMASK type?
3006defm KAND : avx512_mask_binop_all<0x41, "kand", and, SchedWriteVecLogic.XMM, 1>;
3007defm KOR : avx512_mask_binop_all<0x45, "kor", or, SchedWriteVecLogic.XMM, 1>;
3008defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", vxnor, SchedWriteVecLogic.XMM, 1>;
3009defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, SchedWriteVecLogic.XMM, 1>;
3010defm KANDN : avx512_mask_binop_all<0x42, "kandn", vandn, SchedWriteVecLogic.XMM, 0>;
3011defm KADD : avx512_mask_binop_all<0x4A, "kadd", X86kadd, SchedWriteVecLogic.XMM, 1, HasDQI>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00003012
Craig Topper7b9cc142016-11-03 06:04:28 +00003013multiclass avx512_binop_pat<SDPatternOperator VOpNode, SDPatternOperator OpNode,
3014 Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003015 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
3016 // for the DQI set, this type is legal and KxxxB instruction is used
3017 let Predicates = [NoDQI] in
Craig Topper7b9cc142016-11-03 06:04:28 +00003018 def : Pat<(VOpNode VK8:$src1, VK8:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003019 (COPY_TO_REGCLASS
3020 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
3021 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
3022
3023 // All types smaller than 8 bits require conversion anyway
3024 def : Pat<(OpNode VK1:$src1, VK1:$src2),
3025 (COPY_TO_REGCLASS (Inst
3026 (COPY_TO_REGCLASS VK1:$src1, VK16),
3027 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00003028 def : Pat<(VOpNode VK2:$src1, VK2:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003029 (COPY_TO_REGCLASS (Inst
3030 (COPY_TO_REGCLASS VK2:$src1, VK16),
3031 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00003032 def : Pat<(VOpNode VK4:$src1, VK4:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003033 (COPY_TO_REGCLASS (Inst
3034 (COPY_TO_REGCLASS VK4:$src1, VK16),
3035 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003036}
3037
Craig Topper7b9cc142016-11-03 06:04:28 +00003038defm : avx512_binop_pat<and, and, KANDWrr>;
3039defm : avx512_binop_pat<vandn, andn, KANDNWrr>;
3040defm : avx512_binop_pat<or, or, KORWrr>;
3041defm : avx512_binop_pat<vxnor, xnor, KXNORWrr>;
3042defm : avx512_binop_pat<xor, xor, KXORWrr>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003043
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003044// Mask unpacking
Igor Bregera54a1a82015-09-08 13:10:00 +00003045multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003046 RegisterClass KRCSrc, X86FoldableSchedWrite sched,
3047 Predicate prd> {
Igor Bregera54a1a82015-09-08 13:10:00 +00003048 let Predicates = [prd] in {
Craig Topperad2ce362016-01-05 07:44:08 +00003049 let hasSideEffects = 0 in
Igor Bregera54a1a82015-09-08 13:10:00 +00003050 def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst),
3051 (ins KRC:$src1, KRC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00003052 "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003053 VEX_4V, VEX_L, Sched<[sched]>;
Igor Bregera54a1a82015-09-08 13:10:00 +00003054
3055 def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)),
3056 (!cast<Instruction>(NAME##rr)
3057 (COPY_TO_REGCLASS KRCSrc:$src2, KRC),
3058 (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>;
3059 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003060}
3061
Simon Pilgrim21e89792018-04-13 14:36:59 +00003062defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, WriteShuffle, HasAVX512>, PD;
3063defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, WriteShuffle, HasBWI>, PS;
3064defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, WriteShuffle, HasBWI>, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003065
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003066// Mask bit testing
3067multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003068 SDNode OpNode, X86FoldableSchedWrite sched,
3069 Predicate prd> {
Igor Breger5ea0a6812015-08-31 13:30:19 +00003070 let Predicates = [prd], Defs = [EFLAGS] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003071 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003072 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00003073 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003074 Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003075}
3076
Igor Breger5ea0a6812015-08-31 13:30:19 +00003077multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003078 X86FoldableSchedWrite sched,
3079 Predicate prdW = HasAVX512> {
3080 defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, sched, HasDQI>,
Igor Breger5ea0a6812015-08-31 13:30:19 +00003081 VEX, PD;
Simon Pilgrim21e89792018-04-13 14:36:59 +00003082 defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, sched, prdW>,
Igor Breger5ea0a6812015-08-31 13:30:19 +00003083 VEX, PS;
Simon Pilgrim21e89792018-04-13 14:36:59 +00003084 defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, sched, HasBWI>,
Igor Breger5ea0a6812015-08-31 13:30:19 +00003085 VEX, PS, VEX_W;
Simon Pilgrim21e89792018-04-13 14:36:59 +00003086 defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, sched, HasBWI>,
Igor Breger5ea0a6812015-08-31 13:30:19 +00003087 VEX, PD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003088}
3089
Simon Pilgrim6f710a62018-05-01 12:15:29 +00003090// TODO - do we need a X86SchedWriteWidths::KMASK type?
3091defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest, SchedWriteVecLogic.XMM>;
3092defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, SchedWriteVecLogic.XMM, HasDQI>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00003093
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003094// Mask shift
3095multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003096 SDNode OpNode, X86FoldableSchedWrite sched> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003097 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00003098 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003099 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00003100 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00003101 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003102 Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003103}
3104
3105multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003106 SDNode OpNode, X86FoldableSchedWrite sched> {
Simon Pilgrim9afbe772017-12-06 19:36:00 +00003107 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003108 sched>, VEX, TAPD, VEX_W;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00003109 let Predicates = [HasDQI] in
Simon Pilgrim9afbe772017-12-06 19:36:00 +00003110 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003111 sched>, VEX, TAPD;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00003112 let Predicates = [HasBWI] in {
Simon Pilgrim9afbe772017-12-06 19:36:00 +00003113 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003114 sched>, VEX, TAPD, VEX_W;
Simon Pilgrim9afbe772017-12-06 19:36:00 +00003115 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00003116 sched>, VEX, TAPD;
Michael Liao66233b72015-08-06 09:06:20 +00003117 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003118}
3119
Simon Pilgrim21e89792018-04-13 14:36:59 +00003120defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86kshiftl, WriteShuffle>;
3121defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86kshiftr, WriteShuffle>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003122
Craig Topperc2696d52018-06-20 21:05:02 +00003123// Patterns for comparing 128/256-bit integer vectors using 512-bit instruction.
Craig Topper513d3fa2018-01-27 20:19:02 +00003124multiclass axv512_icmp_packed_no_vlx_lowering<PatFrag Frag, string InstStr,
Craig Topperd58c1652018-01-07 18:20:37 +00003125 X86VectorVTInfo Narrow,
3126 X86VectorVTInfo Wide> {
Craig Topper5e4b4532018-01-27 23:49:14 +00003127 def : Pat<(Narrow.KVT (Frag (Narrow.VT Narrow.RC:$src1),
Craig Topperd58c1652018-01-07 18:20:37 +00003128 (Narrow.VT Narrow.RC:$src2))),
3129 (COPY_TO_REGCLASS
Craig Topper5e4b4532018-01-27 23:49:14 +00003130 (!cast<Instruction>(InstStr#"Zrr")
Craig Topperd58c1652018-01-07 18:20:37 +00003131 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src1, Narrow.SubRegIdx)),
3132 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src2, Narrow.SubRegIdx))),
3133 Narrow.KRC)>;
Ayman Musa721d97f2017-06-27 12:08:37 +00003134
Craig Topper5e4b4532018-01-27 23:49:14 +00003135 def : Pat<(Narrow.KVT (and Narrow.KRC:$mask,
3136 (Frag (Narrow.VT Narrow.RC:$src1),
Craig Topperd58c1652018-01-07 18:20:37 +00003137 (Narrow.VT Narrow.RC:$src2)))),
Craig Toppereb5c4112017-09-24 05:24:52 +00003138 (COPY_TO_REGCLASS
Craig Topper5e4b4532018-01-27 23:49:14 +00003139 (!cast<Instruction>(InstStr#"Zrrk")
Craig Topperd58c1652018-01-07 18:20:37 +00003140 (COPY_TO_REGCLASS Narrow.KRC:$mask, Wide.KRC),
3141 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src1, Narrow.SubRegIdx)),
3142 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src2, Narrow.SubRegIdx))),
3143 Narrow.KRC)>;
Ayman Musa721d97f2017-06-27 12:08:37 +00003144}
3145
Craig Topperc2696d52018-06-20 21:05:02 +00003146// Patterns for comparing 128/256-bit integer vectors using 512-bit instruction.
3147multiclass axv512_icmp_packed_cc_no_vlx_lowering<PatFrag Frag,
3148 string InstStr,
Craig Topperd58c1652018-01-07 18:20:37 +00003149 X86VectorVTInfo Narrow,
3150 X86VectorVTInfo Wide> {
Craig Topperc2696d52018-06-20 21:05:02 +00003151def : Pat<(Narrow.KVT (Frag:$cc (Narrow.VT Narrow.RC:$src1),
3152 (Narrow.VT Narrow.RC:$src2), cond)),
3153 (COPY_TO_REGCLASS
3154 (!cast<Instruction>(InstStr##Zrri)
3155 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src1, Narrow.SubRegIdx)),
3156 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src2, Narrow.SubRegIdx)),
3157 (Frag.OperandTransform $cc)), Narrow.KRC)>;
3158
3159def : Pat<(Narrow.KVT (and Narrow.KRC:$mask,
3160 (Narrow.KVT (Frag:$cc (Narrow.VT Narrow.RC:$src1),
3161 (Narrow.VT Narrow.RC:$src2),
3162 cond)))),
3163 (COPY_TO_REGCLASS (!cast<Instruction>(InstStr##Zrrik)
3164 (COPY_TO_REGCLASS Narrow.KRC:$mask, Wide.KRC),
3165 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src1, Narrow.SubRegIdx)),
3166 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src2, Narrow.SubRegIdx)),
3167 (Frag.OperandTransform $cc)), Narrow.KRC)>;
3168}
3169
3170// Same as above, but for fp types which don't use PatFrags.
3171multiclass axv512_cmp_packed_cc_no_vlx_lowering<SDNode OpNode, string InstStr,
3172 X86VectorVTInfo Narrow,
3173 X86VectorVTInfo Wide> {
Craig Topperd58c1652018-01-07 18:20:37 +00003174def : Pat<(Narrow.KVT (OpNode (Narrow.VT Narrow.RC:$src1),
3175 (Narrow.VT Narrow.RC:$src2), imm:$cc)),
3176 (COPY_TO_REGCLASS
3177 (!cast<Instruction>(InstStr##Zrri)
3178 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src1, Narrow.SubRegIdx)),
3179 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src2, Narrow.SubRegIdx)),
3180 imm:$cc), Narrow.KRC)>;
Ayman Musa721d97f2017-06-27 12:08:37 +00003181
Craig Topperd58c1652018-01-07 18:20:37 +00003182def : Pat<(Narrow.KVT (and Narrow.KRC:$mask,
3183 (OpNode (Narrow.VT Narrow.RC:$src1),
3184 (Narrow.VT Narrow.RC:$src2), imm:$cc))),
3185 (COPY_TO_REGCLASS (!cast<Instruction>(InstStr##Zrrik)
3186 (COPY_TO_REGCLASS Narrow.KRC:$mask, Wide.KRC),
3187 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src1, Narrow.SubRegIdx)),
3188 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src2, Narrow.SubRegIdx)),
3189 imm:$cc), Narrow.KRC)>;
Ayman Musa721d97f2017-06-27 12:08:37 +00003190}
3191
3192let Predicates = [HasAVX512, NoVLX] in {
Craig Topperc2696d52018-06-20 21:05:02 +00003193 // AddedComplexity is needed because the explicit SETEQ/SETGT CondCode doesn't
3194 // increase the pattern complexity the way an immediate would.
3195 let AddedComplexity = 2 in {
Craig Topperd58c1652018-01-07 18:20:37 +00003196 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTD", v8i32x_info, v16i32_info>;
Craig Topper9471a7c2018-02-19 19:23:31 +00003197 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQD", v8i32x_info, v16i32_info>;
Ayman Musa721d97f2017-06-27 12:08:37 +00003198
Craig Topperd58c1652018-01-07 18:20:37 +00003199 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTD", v4i32x_info, v16i32_info>;
Craig Topper9471a7c2018-02-19 19:23:31 +00003200 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQD", v4i32x_info, v16i32_info>;
Craig Topperd58c1652018-01-07 18:20:37 +00003201
3202 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTQ", v4i64x_info, v8i64_info>;
Craig Topper9471a7c2018-02-19 19:23:31 +00003203 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQQ", v4i64x_info, v8i64_info>;
Craig Topperd58c1652018-01-07 18:20:37 +00003204
3205 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTQ", v2i64x_info, v8i64_info>;
Craig Topper9471a7c2018-02-19 19:23:31 +00003206 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQQ", v2i64x_info, v8i64_info>;
Craig Topperc2696d52018-06-20 21:05:02 +00003207 }
Craig Topperd58c1652018-01-07 18:20:37 +00003208
Craig Topperc2696d52018-06-20 21:05:02 +00003209 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpm, "VPCMPD", v8i32x_info, v16i32_info>;
3210 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpum, "VPCMPUD", v8i32x_info, v16i32_info>;
Craig Topperd58c1652018-01-07 18:20:37 +00003211
Craig Topperc2696d52018-06-20 21:05:02 +00003212 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpm, "VPCMPD", v4i32x_info, v16i32_info>;
3213 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpum, "VPCMPUD", v4i32x_info, v16i32_info>;
Craig Topperd58c1652018-01-07 18:20:37 +00003214
Craig Topperc2696d52018-06-20 21:05:02 +00003215 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpm, "VPCMPQ", v4i64x_info, v8i64_info>;
3216 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpum, "VPCMPUQ", v4i64x_info, v8i64_info>;
Craig Topperd58c1652018-01-07 18:20:37 +00003217
Craig Topperc2696d52018-06-20 21:05:02 +00003218 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpm, "VPCMPQ", v2i64x_info, v8i64_info>;
3219 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpum, "VPCMPUQ", v2i64x_info, v8i64_info>;
3220
3221 defm : axv512_cmp_packed_cc_no_vlx_lowering<X86cmpm, "VCMPPS", v8f32x_info, v16f32_info>;
3222 defm : axv512_cmp_packed_cc_no_vlx_lowering<X86cmpm, "VCMPPS", v4f32x_info, v16f32_info>;
3223 defm : axv512_cmp_packed_cc_no_vlx_lowering<X86cmpm, "VCMPPD", v4f64x_info, v8f64_info>;
3224 defm : axv512_cmp_packed_cc_no_vlx_lowering<X86cmpm, "VCMPPD", v2f64x_info, v8f64_info>;
Ayman Musa721d97f2017-06-27 12:08:37 +00003225}
3226
Craig Toppera2018e792018-01-08 06:53:52 +00003227let Predicates = [HasBWI, NoVLX] in {
Craig Topperc2696d52018-06-20 21:05:02 +00003228 // AddedComplexity is needed because the explicit SETEQ/SETGT CondCode doesn't
3229 // increase the pattern complexity the way an immediate would.
3230 let AddedComplexity = 2 in {
Craig Toppera2018e792018-01-08 06:53:52 +00003231 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTB", v32i8x_info, v64i8_info>;
Craig Topper9471a7c2018-02-19 19:23:31 +00003232 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQB", v32i8x_info, v64i8_info>;
Craig Toppera2018e792018-01-08 06:53:52 +00003233
3234 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTB", v16i8x_info, v64i8_info>;
Craig Topper9471a7c2018-02-19 19:23:31 +00003235 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQB", v16i8x_info, v64i8_info>;
Craig Toppera2018e792018-01-08 06:53:52 +00003236
3237 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTW", v16i16x_info, v32i16_info>;
Craig Topper9471a7c2018-02-19 19:23:31 +00003238 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQW", v16i16x_info, v32i16_info>;
Craig Toppera2018e792018-01-08 06:53:52 +00003239
3240 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTW", v8i16x_info, v32i16_info>;
Craig Topper9471a7c2018-02-19 19:23:31 +00003241 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQW", v8i16x_info, v32i16_info>;
Craig Topperc2696d52018-06-20 21:05:02 +00003242 }
Craig Toppera2018e792018-01-08 06:53:52 +00003243
Craig Topperc2696d52018-06-20 21:05:02 +00003244 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpm, "VPCMPB", v32i8x_info, v64i8_info>;
3245 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpum, "VPCMPUB", v32i8x_info, v64i8_info>;
Craig Toppera2018e792018-01-08 06:53:52 +00003246
Craig Topperc2696d52018-06-20 21:05:02 +00003247 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpm, "VPCMPB", v16i8x_info, v64i8_info>;
3248 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpum, "VPCMPUB", v16i8x_info, v64i8_info>;
Craig Toppera2018e792018-01-08 06:53:52 +00003249
Craig Topperc2696d52018-06-20 21:05:02 +00003250 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpm, "VPCMPW", v16i16x_info, v32i16_info>;
3251 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpum, "VPCMPUW", v16i16x_info, v32i16_info>;
Craig Toppera2018e792018-01-08 06:53:52 +00003252
Craig Topperc2696d52018-06-20 21:05:02 +00003253 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpm, "VPCMPW", v8i16x_info, v32i16_info>;
3254 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86pcmpum, "VPCMPUW", v8i16x_info, v32i16_info>;
Craig Toppera2018e792018-01-08 06:53:52 +00003255}
3256
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003257// Mask setting all 0s or 1s
3258multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
3259 let Predicates = [HasAVX512] in
Simon Pilgrim9afbe772017-12-06 19:36:00 +00003260 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1,
3261 SchedRW = [WriteZero] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003262 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
3263 [(set KRC:$dst, (VT Val))]>;
3264}
3265
3266multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003267 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003268 defm D : avx512_mask_setop<VK32, v32i1, Val>;
3269 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003270}
3271
3272defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
3273defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
3274
3275// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
3276let Predicates = [HasAVX512] in {
3277 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
Igor Breger86724082016-08-14 05:25:07 +00003278 def : Pat<(v4i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK4)>;
3279 def : Pat<(v2i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK2)>;
Guy Blank548e22a2017-05-19 12:35:15 +00003280 def : Pat<(v1i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003281 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003282 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
3283 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Guy Blank548e22a2017-05-19 12:35:15 +00003284 def : Pat<(v1i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003285}
Igor Bregerf1bd7612016-03-06 07:46:03 +00003286
3287// Patterns for kmask insert_subvector/extract_subvector to/from index=0
3288multiclass operation_subvector_mask_lowering<RegisterClass subRC, ValueType subVT,
3289 RegisterClass RC, ValueType VT> {
3290 def : Pat<(subVT (extract_subvector (VT RC:$src), (iPTR 0))),
3291 (subVT (COPY_TO_REGCLASS RC:$src, subRC))>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00003292
Igor Bregerf1bd7612016-03-06 07:46:03 +00003293 def : Pat<(VT (insert_subvector undef, subRC:$src, (iPTR 0))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00003294 (VT (COPY_TO_REGCLASS subRC:$src, RC))>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00003295}
Guy Blank548e22a2017-05-19 12:35:15 +00003296defm : operation_subvector_mask_lowering<VK1, v1i1, VK2, v2i1>;
3297defm : operation_subvector_mask_lowering<VK1, v1i1, VK4, v4i1>;
3298defm : operation_subvector_mask_lowering<VK1, v1i1, VK8, v8i1>;
3299defm : operation_subvector_mask_lowering<VK1, v1i1, VK16, v16i1>;
3300defm : operation_subvector_mask_lowering<VK1, v1i1, VK32, v32i1>;
3301defm : operation_subvector_mask_lowering<VK1, v1i1, VK64, v64i1>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00003302
3303defm : operation_subvector_mask_lowering<VK2, v2i1, VK4, v4i1>;
3304defm : operation_subvector_mask_lowering<VK2, v2i1, VK8, v8i1>;
3305defm : operation_subvector_mask_lowering<VK2, v2i1, VK16, v16i1>;
3306defm : operation_subvector_mask_lowering<VK2, v2i1, VK32, v32i1>;
3307defm : operation_subvector_mask_lowering<VK2, v2i1, VK64, v64i1>;
3308
3309defm : operation_subvector_mask_lowering<VK4, v4i1, VK8, v8i1>;
3310defm : operation_subvector_mask_lowering<VK4, v4i1, VK16, v16i1>;
3311defm : operation_subvector_mask_lowering<VK4, v4i1, VK32, v32i1>;
3312defm : operation_subvector_mask_lowering<VK4, v4i1, VK64, v64i1>;
3313
3314defm : operation_subvector_mask_lowering<VK8, v8i1, VK16, v16i1>;
3315defm : operation_subvector_mask_lowering<VK8, v8i1, VK32, v32i1>;
3316defm : operation_subvector_mask_lowering<VK8, v8i1, VK64, v64i1>;
3317
3318defm : operation_subvector_mask_lowering<VK16, v16i1, VK32, v32i1>;
3319defm : operation_subvector_mask_lowering<VK16, v16i1, VK64, v64i1>;
3320
3321defm : operation_subvector_mask_lowering<VK32, v32i1, VK64, v64i1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003322
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003323//===----------------------------------------------------------------------===//
3324// AVX-512 - Aligned and unaligned load and store
3325//
3326
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003327multiclass avx512_load<bits<8> opc, string OpcodeStr, string Name,
Simon Pilgrimdf052512017-12-06 17:59:26 +00003328 X86VectorVTInfo _, PatFrag ld_frag, PatFrag mload,
Craig Topperc2965212018-06-19 04:24:44 +00003329 X86SchedWriteMoveLS Sched, string EVEX2VEXOvrd,
3330 bit NoRMPattern = 0,
Simon Pilgrimdf052512017-12-06 17:59:26 +00003331 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003332 let hasSideEffects = 0 in {
Petar Jovanovicc0510002018-05-23 15:28:28 +00003333 let isMoveReg = 1 in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003334 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003335 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Craig Topperc2965212018-06-19 04:24:44 +00003336 _.ExeDomain>, EVEX, Sched<[Sched.RR]>,
3337 EVEX2VEXOverride<EVEX2VEXOvrd#"rr">;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003338 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
3339 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003340 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003341 "${dst} {${mask}} {z}, $src}"),
Craig Topper5c46c752017-01-08 05:46:21 +00003342 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Igor Breger7a000f52016-01-21 14:18:11 +00003343 (_.VT _.RC:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00003344 _.ImmAllZerosV)))], _.ExeDomain>,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003345 EVEX, EVEX_KZ, Sched<[Sched.RR]>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003346
Simon Pilgrimdf052512017-12-06 17:59:26 +00003347 let mayLoad = 1, canFoldAsLoad = 1, isReMaterializable = 1 in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003348 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003349 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Craig Toppercb0e7492017-07-31 17:35:44 +00003350 !if(NoRMPattern, [],
3351 [(set _.RC:$dst,
3352 (_.VT (bitconvert (ld_frag addr:$src))))]),
Craig Topperc2965212018-06-19 04:24:44 +00003353 _.ExeDomain>, EVEX, Sched<[Sched.RM]>,
3354 EVEX2VEXOverride<EVEX2VEXOvrd#"rm">;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003355
Craig Topper63e2cd62017-01-14 07:50:52 +00003356 let Constraints = "$src0 = $dst", isConvertibleToThreeAddress = 1 in {
Simon Pilgrimdf052512017-12-06 17:59:26 +00003357 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
3358 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
3359 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
3360 "${dst} {${mask}}, $src1}"),
3361 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
3362 (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00003363 (_.VT _.RC:$src0))))], _.ExeDomain>,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003364 EVEX, EVEX_K, Sched<[Sched.RR]>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003365 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
3366 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003367 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
3368 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003369 [(set _.RC:$dst, (_.VT
3370 (vselect _.KRCWM:$mask,
3371 (_.VT (bitconvert (ld_frag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00003372 (_.VT _.RC:$src0))))], _.ExeDomain>,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003373 EVEX, EVEX_K, Sched<[Sched.RM]>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00003374 }
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003375 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
3376 (ins _.KRCWM:$mask, _.MemOp:$src),
3377 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
3378 "${dst} {${mask}} {z}, $src}",
3379 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
3380 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
Simon Pilgrimead11e42018-05-11 12:46:54 +00003381 _.ExeDomain>, EVEX, EVEX_KZ, Sched<[Sched.RM]>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003382 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003383 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003384 (!cast<Instruction>(Name#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003385
3386 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003387 (!cast<Instruction>(Name#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003388
3389 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003390 (!cast<Instruction>(Name#_.ZSuffix##rmk) _.RC:$src0,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003391 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003392}
3393
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003394multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003395 AVX512VLVectorVTInfo _, Predicate prd,
3396 X86SchedWriteMoveLSWidths Sched,
Craig Topperc2965212018-06-19 04:24:44 +00003397 string EVEX2VEXOvrd, bit NoRMPattern = 0> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003398 let Predicates = [prd] in
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003399 defm Z : avx512_load<opc, OpcodeStr, NAME, _.info512,
Craig Topper21c8a8f2018-01-18 07:44:06 +00003400 _.info512.AlignedLdFrag, masked_load_aligned512,
Craig Topperc2965212018-06-19 04:24:44 +00003401 Sched.ZMM, "", NoRMPattern>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003402
3403 let Predicates = [prd, HasVLX] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003404 defm Z256 : avx512_load<opc, OpcodeStr, NAME, _.info256,
Craig Topper21c8a8f2018-01-18 07:44:06 +00003405 _.info256.AlignedLdFrag, masked_load_aligned256,
Craig Topperc2965212018-06-19 04:24:44 +00003406 Sched.YMM, EVEX2VEXOvrd#"Y", NoRMPattern>, EVEX_V256;
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003407 defm Z128 : avx512_load<opc, OpcodeStr, NAME, _.info128,
Craig Topper21c8a8f2018-01-18 07:44:06 +00003408 _.info128.AlignedLdFrag, masked_load_aligned128,
Craig Topperc2965212018-06-19 04:24:44 +00003409 Sched.XMM, EVEX2VEXOvrd, NoRMPattern>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003410 }
3411}
3412
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003413multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003414 AVX512VLVectorVTInfo _, Predicate prd,
3415 X86SchedWriteMoveLSWidths Sched,
Craig Topperc2965212018-06-19 04:24:44 +00003416 string EVEX2VEXOvrd, bit NoRMPattern = 0,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003417 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003418 let Predicates = [prd] in
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003419 defm Z : avx512_load<opc, OpcodeStr, NAME, _.info512, _.info512.LdFrag,
Craig Topperc2965212018-06-19 04:24:44 +00003420 masked_load_unaligned, Sched.ZMM, "",
3421 NoRMPattern, SelectOprr>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003422
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003423 let Predicates = [prd, HasVLX] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003424 defm Z256 : avx512_load<opc, OpcodeStr, NAME, _.info256, _.info256.LdFrag,
Craig Topperc2965212018-06-19 04:24:44 +00003425 masked_load_unaligned, Sched.YMM, EVEX2VEXOvrd#"Y",
3426 NoRMPattern, SelectOprr>, EVEX_V256;
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003427 defm Z128 : avx512_load<opc, OpcodeStr, NAME, _.info128, _.info128.LdFrag,
Craig Topperc2965212018-06-19 04:24:44 +00003428 masked_load_unaligned, Sched.XMM, EVEX2VEXOvrd,
3429 NoRMPattern, SelectOprr>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003430 }
3431}
3432
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003433multiclass avx512_store<bits<8> opc, string OpcodeStr, string BaseName,
Simon Pilgrimdf052512017-12-06 17:59:26 +00003434 X86VectorVTInfo _, PatFrag st_frag, PatFrag mstore,
Craig Topperc2965212018-06-19 04:24:44 +00003435 X86SchedWriteMoveLS Sched, string EVEX2VEXOvrd,
Craig Topper9eec2022018-04-05 18:38:45 +00003436 bit NoMRPattern = 0> {
Craig Topper916d0cf2018-06-18 01:28:05 +00003437 let hasSideEffects = 0, isCodeGenOnly = 1, ForceDisassemble = 1 in {
Petar Jovanovicc0510002018-05-23 15:28:28 +00003438 let isMoveReg = 1 in
Igor Breger81b79de2015-11-19 07:43:43 +00003439 def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
Craig Topper916d0cf2018-06-18 01:28:05 +00003440 OpcodeStr # "\t{$src, $dst|$dst, $src}",
3441 [], _.ExeDomain>, EVEX,
Craig Topperc2965212018-06-19 04:24:44 +00003442 FoldGenData<BaseName#_.ZSuffix#rr>, Sched<[Sched.RR]>,
3443 EVEX2VEXOverride<EVEX2VEXOvrd#"rr_REV">;
Igor Breger81b79de2015-11-19 07:43:43 +00003444 def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
3445 (ins _.KRCWM:$mask, _.RC:$src),
Craig Topper916d0cf2018-06-18 01:28:05 +00003446 OpcodeStr # "\t{$src, ${dst} {${mask}}|"#
Igor Breger81b79de2015-11-19 07:43:43 +00003447 "${dst} {${mask}}, $src}",
Simon Pilgrime9376b92018-04-12 19:59:35 +00003448 [], _.ExeDomain>, EVEX, EVEX_K,
Craig Topper916d0cf2018-06-18 01:28:05 +00003449 FoldGenData<BaseName#_.ZSuffix#rrk>,
3450 Sched<[Sched.RR]>;
Igor Breger81b79de2015-11-19 07:43:43 +00003451 def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003452 (ins _.KRCWM:$mask, _.RC:$src),
Craig Topper916d0cf2018-06-18 01:28:05 +00003453 OpcodeStr # "\t{$src, ${dst} {${mask}} {z}|" #
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003454 "${dst} {${mask}} {z}, $src}",
Simon Pilgrime9376b92018-04-12 19:59:35 +00003455 [], _.ExeDomain>, EVEX, EVEX_KZ,
Craig Topper916d0cf2018-06-18 01:28:05 +00003456 FoldGenData<BaseName#_.ZSuffix#rrkz>,
3457 Sched<[Sched.RR]>;
Craig Topper99f6b622016-05-01 01:03:56 +00003458 }
Igor Breger81b79de2015-11-19 07:43:43 +00003459
Craig Topper2462a712017-08-01 15:31:24 +00003460 let hasSideEffects = 0, mayStore = 1 in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003461 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003462 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Craig Topper2462a712017-08-01 15:31:24 +00003463 !if(NoMRPattern, [],
3464 [(st_frag (_.VT _.RC:$src), addr:$dst)]),
Craig Topperc2965212018-06-19 04:24:44 +00003465 _.ExeDomain>, EVEX, Sched<[Sched.MR]>,
3466 EVEX2VEXOverride<EVEX2VEXOvrd#"mr">;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00003467 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003468 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
3469 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
Craig Topper55488732018-06-13 00:04:08 +00003470 [], _.ExeDomain>, EVEX, EVEX_K, Sched<[Sched.MR]>,
3471 NotMemoryFoldable;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003472
3473 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
Craig Topper916d0cf2018-06-18 01:28:05 +00003474 (!cast<Instruction>(BaseName#_.ZSuffix#mrk) addr:$ptr,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003475 _.KRCWM:$mask, _.RC:$src)>;
Craig Topper916d0cf2018-06-18 01:28:05 +00003476
3477 def : InstAlias<OpcodeStr#".s\t{$src, $dst|$dst, $src}",
3478 (!cast<Instruction>(BaseName#_.ZSuffix#"rr_REV")
3479 _.RC:$dst, _.RC:$src), 0>;
3480 def : InstAlias<OpcodeStr#".s\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
3481 (!cast<Instruction>(BaseName#_.ZSuffix#"rrk_REV")
3482 _.RC:$dst, _.KRCWM:$mask, _.RC:$src), 0>;
3483 def : InstAlias<OpcodeStr#".s\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}",
3484 (!cast<Instruction>(BaseName#_.ZSuffix#"rrkz_REV")
3485 _.RC:$dst, _.KRCWM:$mask, _.RC:$src), 0>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00003486}
3487
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003488multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003489 AVX512VLVectorVTInfo _, Predicate prd,
Craig Topper916d0cf2018-06-18 01:28:05 +00003490 X86SchedWriteMoveLSWidths Sched,
Craig Topperc2965212018-06-19 04:24:44 +00003491 string EVEX2VEXOvrd, bit NoMRPattern = 0> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003492 let Predicates = [prd] in
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003493 defm Z : avx512_store<opc, OpcodeStr, NAME, _.info512, store,
Craig Topperc2965212018-06-19 04:24:44 +00003494 masked_store_unaligned, Sched.ZMM, "",
Craig Topper9eec2022018-04-05 18:38:45 +00003495 NoMRPattern>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003496 let Predicates = [prd, HasVLX] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003497 defm Z256 : avx512_store<opc, OpcodeStr, NAME, _.info256, store,
Craig Topper916d0cf2018-06-18 01:28:05 +00003498 masked_store_unaligned, Sched.YMM,
Craig Topperc2965212018-06-19 04:24:44 +00003499 EVEX2VEXOvrd#"Y", NoMRPattern>, EVEX_V256;
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003500 defm Z128 : avx512_store<opc, OpcodeStr, NAME, _.info128, store,
Craig Topperc2965212018-06-19 04:24:44 +00003501 masked_store_unaligned, Sched.XMM, EVEX2VEXOvrd,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003502 NoMRPattern>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003503 }
3504}
3505
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003506multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003507 AVX512VLVectorVTInfo _, Predicate prd,
Craig Topper916d0cf2018-06-18 01:28:05 +00003508 X86SchedWriteMoveLSWidths Sched,
Craig Topperc2965212018-06-19 04:24:44 +00003509 string EVEX2VEXOvrd, bit NoMRPattern = 0> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003510 let Predicates = [prd] in
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003511 defm Z : avx512_store<opc, OpcodeStr, NAME, _.info512, alignedstore,
Craig Topperc2965212018-06-19 04:24:44 +00003512 masked_store_aligned512, Sched.ZMM, "",
Craig Topper571231a2018-01-29 23:27:23 +00003513 NoMRPattern>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003514
3515 let Predicates = [prd, HasVLX] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003516 defm Z256 : avx512_store<opc, OpcodeStr, NAME, _.info256, alignedstore,
Craig Topper916d0cf2018-06-18 01:28:05 +00003517 masked_store_aligned256, Sched.YMM,
Craig Topperc2965212018-06-19 04:24:44 +00003518 EVEX2VEXOvrd#"Y", NoMRPattern>, EVEX_V256;
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00003519 defm Z128 : avx512_store<opc, OpcodeStr, NAME, _.info128, alignedstore,
Craig Topperc2965212018-06-19 04:24:44 +00003520 masked_store_aligned128, Sched.XMM, EVEX2VEXOvrd,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003521 NoMRPattern>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003522 }
3523}
3524
3525defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
Craig Topperc2965212018-06-19 04:24:44 +00003526 HasAVX512, SchedWriteFMoveLS, "VMOVAPS">,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003527 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
Craig Topperc2965212018-06-19 04:24:44 +00003528 HasAVX512, SchedWriteFMoveLS, "VMOVAPS">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003529 PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003530
3531defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
Craig Topperc2965212018-06-19 04:24:44 +00003532 HasAVX512, SchedWriteFMoveLS, "VMOVAPD">,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003533 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
Craig Topperc2965212018-06-19 04:24:44 +00003534 HasAVX512, SchedWriteFMoveLS, "VMOVAPD">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003535 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003536
Craig Topperc9293492016-02-26 06:50:29 +00003537defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512,
Craig Topperc2965212018-06-19 04:24:44 +00003538 SchedWriteFMoveLS, "VMOVUPS", 0, null_frag>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003539 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512,
Craig Topperc2965212018-06-19 04:24:44 +00003540 SchedWriteFMoveLS, "VMOVUPS">,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003541 PS, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003542
Craig Topper4e7b8882016-10-03 02:00:29 +00003543defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512,
Craig Topperc2965212018-06-19 04:24:44 +00003544 SchedWriteFMoveLS, "VMOVUPD", 0, null_frag>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003545 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512,
Craig Topperc2965212018-06-19 04:24:44 +00003546 SchedWriteFMoveLS, "VMOVUPD">,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003547 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003548
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003549defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
Craig Topperc2965212018-06-19 04:24:44 +00003550 HasAVX512, SchedWriteVecMoveLS,
3551 "VMOVDQA", 1>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003552 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
Craig Topperc2965212018-06-19 04:24:44 +00003553 HasAVX512, SchedWriteVecMoveLS,
3554 "VMOVDQA", 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003555 PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003556
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003557defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
Craig Topperc2965212018-06-19 04:24:44 +00003558 HasAVX512, SchedWriteVecMoveLS,
3559 "VMOVDQA">,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003560 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
Craig Topperc2965212018-06-19 04:24:44 +00003561 HasAVX512, SchedWriteVecMoveLS,
3562 "VMOVDQA">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003563 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003564
Craig Topper9eec2022018-04-05 18:38:45 +00003565defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI,
Craig Topperc2965212018-06-19 04:24:44 +00003566 SchedWriteVecMoveLS, "VMOVDQU", 1>,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003567 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info, HasBWI,
Craig Topperc2965212018-06-19 04:24:44 +00003568 SchedWriteVecMoveLS, "VMOVDQU", 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003569 XD, EVEX_CD8<8, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003570
Craig Topper9eec2022018-04-05 18:38:45 +00003571defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI,
Craig Topperc2965212018-06-19 04:24:44 +00003572 SchedWriteVecMoveLS, "VMOVDQU", 1>,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003573 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info, HasBWI,
Craig Topperc2965212018-06-19 04:24:44 +00003574 SchedWriteVecMoveLS, "VMOVDQU", 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003575 XD, VEX_W, EVEX_CD8<16, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003576
Craig Topperc9293492016-02-26 06:50:29 +00003577defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512,
Craig Topperc2965212018-06-19 04:24:44 +00003578 SchedWriteVecMoveLS, "VMOVDQU", 1, null_frag>,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003579 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info, HasAVX512,
Craig Topperc2965212018-06-19 04:24:44 +00003580 SchedWriteVecMoveLS, "VMOVDQU", 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003581 XS, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003582
Craig Topperc9293492016-02-26 06:50:29 +00003583defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512,
Craig Topperc2965212018-06-19 04:24:44 +00003584 SchedWriteVecMoveLS, "VMOVDQU", 0, null_frag>,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003585 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info, HasAVX512,
Craig Topperc2965212018-06-19 04:24:44 +00003586 SchedWriteVecMoveLS, "VMOVDQU">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003587 XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00003588
Craig Topperd875d6b2016-09-29 06:07:09 +00003589// Special instructions to help with spilling when we don't have VLX. We need
3590// to load or store from a ZMM register instead. These are converted in
3591// expandPostRAPseudos.
Craig Toppereab23d32016-10-03 02:22:33 +00003592let isReMaterializable = 1, canFoldAsLoad = 1,
Simon Pilgrimd749b322018-05-18 13:13:59 +00003593 isPseudo = 1, mayLoad = 1, hasSideEffects = 0 in {
Craig Topperd875d6b2016-09-29 06:07:09 +00003594def VMOVAPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
Simon Pilgrimd749b322018-05-18 13:13:59 +00003595 "", []>, Sched<[WriteFLoadX]>;
Craig Topperd875d6b2016-09-29 06:07:09 +00003596def VMOVAPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
Simon Pilgrimd749b322018-05-18 13:13:59 +00003597 "", []>, Sched<[WriteFLoadY]>;
Craig Topperd875d6b2016-09-29 06:07:09 +00003598def VMOVUPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
Simon Pilgrimd749b322018-05-18 13:13:59 +00003599 "", []>, Sched<[WriteFLoadX]>;
Craig Topperd875d6b2016-09-29 06:07:09 +00003600def VMOVUPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
Simon Pilgrimd749b322018-05-18 13:13:59 +00003601 "", []>, Sched<[WriteFLoadY]>;
Craig Topperd875d6b2016-09-29 06:07:09 +00003602}
3603
Simon Pilgrimd749b322018-05-18 13:13:59 +00003604let isPseudo = 1, mayStore = 1, hasSideEffects = 0 in {
Craig Topperf3e671e2016-09-30 05:35:47 +00003605def VMOVAPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Simon Pilgrimd749b322018-05-18 13:13:59 +00003606 "", []>, Sched<[WriteFStoreX]>;
Craig Topperf3e671e2016-09-30 05:35:47 +00003607def VMOVAPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Simon Pilgrimd749b322018-05-18 13:13:59 +00003608 "", []>, Sched<[WriteFStoreY]>;
Craig Topperf3e671e2016-09-30 05:35:47 +00003609def VMOVUPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Simon Pilgrimd749b322018-05-18 13:13:59 +00003610 "", []>, Sched<[WriteFStoreX]>;
Craig Topperf3e671e2016-09-30 05:35:47 +00003611def VMOVUPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Simon Pilgrimd749b322018-05-18 13:13:59 +00003612 "", []>, Sched<[WriteFStoreY]>;
Craig Topperd875d6b2016-09-29 06:07:09 +00003613}
3614
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003615def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003616 (v8i64 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00003617 (VMOVDQA64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003618 VK8), VR512:$src)>;
3619
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003620def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003621 (v16i32 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00003622 (VMOVDQA32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003623
Craig Topper33c550c2016-05-22 00:39:30 +00003624// These patterns exist to prevent the above patterns from introducing a second
3625// mask inversion when one already exists.
3626def : Pat<(v8i64 (vselect (xor VK8:$mask, (v8i1 immAllOnesV)),
3627 (bc_v8i64 (v16i32 immAllZerosV)),
3628 (v8i64 VR512:$src))),
3629 (VMOVDQA64Zrrkz VK8:$mask, VR512:$src)>;
3630def : Pat<(v16i32 (vselect (xor VK16:$mask, (v16i1 immAllOnesV)),
3631 (v16i32 immAllZerosV),
3632 (v16i32 VR512:$src))),
3633 (VMOVDQA32Zrrkz VK16WM:$mask, VR512:$src)>;
3634
Craig Topperfc3ce492018-01-01 01:11:29 +00003635multiclass mask_move_lowering<string InstrStr, X86VectorVTInfo Narrow,
3636 X86VectorVTInfo Wide> {
3637 def : Pat<(Narrow.VT (vselect (Narrow.KVT Narrow.KRCWM:$mask),
3638 Narrow.RC:$src1, Narrow.RC:$src0)),
3639 (EXTRACT_SUBREG
3640 (Wide.VT
3641 (!cast<Instruction>(InstrStr#"rrk")
3642 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src0, Narrow.SubRegIdx)),
3643 (COPY_TO_REGCLASS Narrow.KRCWM:$mask, Wide.KRCWM),
3644 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src1, Narrow.SubRegIdx)))),
3645 Narrow.SubRegIdx)>;
3646
3647 def : Pat<(Narrow.VT (vselect (Narrow.KVT Narrow.KRCWM:$mask),
3648 Narrow.RC:$src1, Narrow.ImmAllZerosV)),
3649 (EXTRACT_SUBREG
3650 (Wide.VT
3651 (!cast<Instruction>(InstrStr#"rrkz")
3652 (COPY_TO_REGCLASS Narrow.KRCWM:$mask, Wide.KRCWM),
3653 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src1, Narrow.SubRegIdx)))),
3654 Narrow.SubRegIdx)>;
3655}
3656
Craig Topper96ab6fd2017-01-09 04:19:34 +00003657// Patterns for handling v8i1 selects of 256-bit vectors when VLX isn't
3658// available. Use a 512-bit operation and extract.
3659let Predicates = [HasAVX512, NoVLX] in {
Craig Topperd58c1652018-01-07 18:20:37 +00003660 defm : mask_move_lowering<"VMOVAPSZ", v4f32x_info, v16f32_info>;
3661 defm : mask_move_lowering<"VMOVDQA32Z", v4i32x_info, v16i32_info>;
Craig Topperfc3ce492018-01-01 01:11:29 +00003662 defm : mask_move_lowering<"VMOVAPSZ", v8f32x_info, v16f32_info>;
3663 defm : mask_move_lowering<"VMOVDQA32Z", v8i32x_info, v16i32_info>;
Craig Topperd58c1652018-01-07 18:20:37 +00003664
3665 defm : mask_move_lowering<"VMOVAPDZ", v2f64x_info, v8f64_info>;
3666 defm : mask_move_lowering<"VMOVDQA64Z", v2i64x_info, v8i64_info>;
3667 defm : mask_move_lowering<"VMOVAPDZ", v4f64x_info, v8f64_info>;
3668 defm : mask_move_lowering<"VMOVDQA64Z", v4i64x_info, v8i64_info>;
Craig Topper96ab6fd2017-01-09 04:19:34 +00003669}
3670
Craig Toppere9fc0cd2018-01-14 02:05:51 +00003671let Predicates = [HasBWI, NoVLX] in {
3672 defm : mask_move_lowering<"VMOVDQU8Z", v16i8x_info, v64i8_info>;
3673 defm : mask_move_lowering<"VMOVDQU8Z", v32i8x_info, v64i8_info>;
3674
3675 defm : mask_move_lowering<"VMOVDQU16Z", v8i16x_info, v32i16_info>;
3676 defm : mask_move_lowering<"VMOVDQU16Z", v16i16x_info, v32i16_info>;
3677}
3678
Craig Topper2462a712017-08-01 15:31:24 +00003679let Predicates = [HasAVX512] in {
3680 // 512-bit store.
Craig Topper571231a2018-01-29 23:27:23 +00003681 def : Pat<(alignedstore (v16i32 VR512:$src), addr:$dst),
3682 (VMOVDQA64Zmr addr:$dst, VR512:$src)>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003683 def : Pat<(alignedstore (v32i16 VR512:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003684 (VMOVDQA64Zmr addr:$dst, VR512:$src)>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003685 def : Pat<(alignedstore (v64i8 VR512:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003686 (VMOVDQA64Zmr addr:$dst, VR512:$src)>;
3687 def : Pat<(store (v16i32 VR512:$src), addr:$dst),
3688 (VMOVDQU64Zmr addr:$dst, VR512:$src)>;
Craig Topper2462a712017-08-01 15:31:24 +00003689 def : Pat<(store (v32i16 VR512:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003690 (VMOVDQU64Zmr addr:$dst, VR512:$src)>;
Craig Topper2462a712017-08-01 15:31:24 +00003691 def : Pat<(store (v64i8 VR512:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003692 (VMOVDQU64Zmr addr:$dst, VR512:$src)>;
Craig Topper2462a712017-08-01 15:31:24 +00003693}
3694
3695let Predicates = [HasVLX] in {
3696 // 128-bit store.
Craig Topper571231a2018-01-29 23:27:23 +00003697 def : Pat<(alignedstore (v4i32 VR128X:$src), addr:$dst),
3698 (VMOVDQA64Z128mr addr:$dst, VR128X:$src)>;
Craig Topper5ef13ba2016-12-26 07:26:07 +00003699 def : Pat<(alignedstore (v8i16 VR128X:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003700 (VMOVDQA64Z128mr addr:$dst, VR128X:$src)>;
Craig Topper5ef13ba2016-12-26 07:26:07 +00003701 def : Pat<(alignedstore (v16i8 VR128X:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003702 (VMOVDQA64Z128mr addr:$dst, VR128X:$src)>;
3703 def : Pat<(store (v4i32 VR128X:$src), addr:$dst),
3704 (VMOVDQU64Z128mr addr:$dst, VR128X:$src)>;
Craig Topper5ef13ba2016-12-26 07:26:07 +00003705 def : Pat<(store (v8i16 VR128X:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003706 (VMOVDQU64Z128mr addr:$dst, VR128X:$src)>;
Craig Topper5ef13ba2016-12-26 07:26:07 +00003707 def : Pat<(store (v16i8 VR128X:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003708 (VMOVDQU64Z128mr addr:$dst, VR128X:$src)>;
Craig Topper14aa2662016-08-11 06:04:04 +00003709
Craig Topper2462a712017-08-01 15:31:24 +00003710 // 256-bit store.
Craig Topper571231a2018-01-29 23:27:23 +00003711 def : Pat<(alignedstore (v8i32 VR256X:$src), addr:$dst),
3712 (VMOVDQA64Z256mr addr:$dst, VR256X:$src)>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003713 def : Pat<(alignedstore (v16i16 VR256X:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003714 (VMOVDQA64Z256mr addr:$dst, VR256X:$src)>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003715 def : Pat<(alignedstore (v32i8 VR256X:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003716 (VMOVDQA64Z256mr addr:$dst, VR256X:$src)>;
3717 def : Pat<(store (v8i32 VR256X:$src), addr:$dst),
3718 (VMOVDQU64Z256mr addr:$dst, VR256X:$src)>;
Craig Topper5ef13ba2016-12-26 07:26:07 +00003719 def : Pat<(store (v16i16 VR256X:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003720 (VMOVDQU64Z256mr addr:$dst, VR256X:$src)>;
Craig Topper5ef13ba2016-12-26 07:26:07 +00003721 def : Pat<(store (v32i8 VR256X:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003722 (VMOVDQU64Z256mr addr:$dst, VR256X:$src)>;
Craig Topper95bdabd2016-05-22 23:44:33 +00003723}
3724
Craig Topper80075a52017-08-27 19:03:36 +00003725multiclass masked_move_for_extract<string InstrStr, X86VectorVTInfo From,
3726 X86VectorVTInfo To, X86VectorVTInfo Cast> {
3727 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
3728 (bitconvert
3729 (To.VT (extract_subvector
3730 (From.VT From.RC:$src), (iPTR 0)))),
3731 To.RC:$src0)),
3732 (Cast.VT (!cast<Instruction>(InstrStr#"rrk")
3733 Cast.RC:$src0, Cast.KRCWM:$mask,
Craig Topper07a17872018-07-16 06:56:09 +00003734 (To.VT (EXTRACT_SUBREG From.RC:$src, To.SubRegIdx))))>;
Craig Topper80075a52017-08-27 19:03:36 +00003735
3736 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
3737 (bitconvert
3738 (To.VT (extract_subvector
3739 (From.VT From.RC:$src), (iPTR 0)))),
3740 Cast.ImmAllZerosV)),
3741 (Cast.VT (!cast<Instruction>(InstrStr#"rrkz")
3742 Cast.KRCWM:$mask,
Craig Topper07a17872018-07-16 06:56:09 +00003743 (To.VT (EXTRACT_SUBREG From.RC:$src, To.SubRegIdx))))>;
Craig Topper80075a52017-08-27 19:03:36 +00003744}
3745
3746
Craig Topperd27386a2017-08-25 23:34:59 +00003747let Predicates = [HasVLX] in {
3748// A masked extract from the first 128-bits of a 256-bit vector can be
3749// implemented with masked move.
Craig Topper80075a52017-08-27 19:03:36 +00003750defm : masked_move_for_extract<"VMOVDQA64Z128", v4i64x_info, v2i64x_info, v2i64x_info>;
3751defm : masked_move_for_extract<"VMOVDQA64Z128", v8i32x_info, v4i32x_info, v2i64x_info>;
3752defm : masked_move_for_extract<"VMOVDQA64Z128", v16i16x_info, v8i16x_info, v2i64x_info>;
3753defm : masked_move_for_extract<"VMOVDQA64Z128", v32i8x_info, v16i8x_info, v2i64x_info>;
3754defm : masked_move_for_extract<"VMOVDQA32Z128", v4i64x_info, v2i64x_info, v4i32x_info>;
3755defm : masked_move_for_extract<"VMOVDQA32Z128", v8i32x_info, v4i32x_info, v4i32x_info>;
3756defm : masked_move_for_extract<"VMOVDQA32Z128", v16i16x_info, v8i16x_info, v4i32x_info>;
3757defm : masked_move_for_extract<"VMOVDQA32Z128", v32i8x_info, v16i8x_info, v4i32x_info>;
3758defm : masked_move_for_extract<"VMOVAPDZ128", v4f64x_info, v2f64x_info, v2f64x_info>;
3759defm : masked_move_for_extract<"VMOVAPDZ128", v8f32x_info, v4f32x_info, v2f64x_info>;
3760defm : masked_move_for_extract<"VMOVAPSZ128", v4f64x_info, v2f64x_info, v4f32x_info>;
3761defm : masked_move_for_extract<"VMOVAPSZ128", v8f32x_info, v4f32x_info, v4f32x_info>;
Craig Topperd27386a2017-08-25 23:34:59 +00003762
3763// A masked extract from the first 128-bits of a 512-bit vector can be
3764// implemented with masked move.
Craig Topper80075a52017-08-27 19:03:36 +00003765defm : masked_move_for_extract<"VMOVDQA64Z128", v8i64_info, v2i64x_info, v2i64x_info>;
3766defm : masked_move_for_extract<"VMOVDQA64Z128", v16i32_info, v4i32x_info, v2i64x_info>;
3767defm : masked_move_for_extract<"VMOVDQA64Z128", v32i16_info, v8i16x_info, v2i64x_info>;
3768defm : masked_move_for_extract<"VMOVDQA64Z128", v64i8_info, v16i8x_info, v2i64x_info>;
3769defm : masked_move_for_extract<"VMOVDQA32Z128", v8i64_info, v2i64x_info, v4i32x_info>;
3770defm : masked_move_for_extract<"VMOVDQA32Z128", v16i32_info, v4i32x_info, v4i32x_info>;
3771defm : masked_move_for_extract<"VMOVDQA32Z128", v32i16_info, v8i16x_info, v4i32x_info>;
3772defm : masked_move_for_extract<"VMOVDQA32Z128", v64i8_info, v16i8x_info, v4i32x_info>;
3773defm : masked_move_for_extract<"VMOVAPDZ128", v8f64_info, v2f64x_info, v2f64x_info>;
3774defm : masked_move_for_extract<"VMOVAPDZ128", v16f32_info, v4f32x_info, v2f64x_info>;
3775defm : masked_move_for_extract<"VMOVAPSZ128", v8f64_info, v2f64x_info, v4f32x_info>;
3776defm : masked_move_for_extract<"VMOVAPSZ128", v16f32_info, v4f32x_info, v4f32x_info>;
Craig Topperd27386a2017-08-25 23:34:59 +00003777
3778// A masked extract from the first 256-bits of a 512-bit vector can be
3779// implemented with masked move.
Craig Topper80075a52017-08-27 19:03:36 +00003780defm : masked_move_for_extract<"VMOVDQA64Z256", v8i64_info, v4i64x_info, v4i64x_info>;
3781defm : masked_move_for_extract<"VMOVDQA64Z256", v16i32_info, v8i32x_info, v4i64x_info>;
3782defm : masked_move_for_extract<"VMOVDQA64Z256", v32i16_info, v16i16x_info, v4i64x_info>;
3783defm : masked_move_for_extract<"VMOVDQA64Z256", v64i8_info, v32i8x_info, v4i64x_info>;
3784defm : masked_move_for_extract<"VMOVDQA32Z256", v8i64_info, v4i64x_info, v8i32x_info>;
3785defm : masked_move_for_extract<"VMOVDQA32Z256", v16i32_info, v8i32x_info, v8i32x_info>;
3786defm : masked_move_for_extract<"VMOVDQA32Z256", v32i16_info, v16i16x_info, v8i32x_info>;
3787defm : masked_move_for_extract<"VMOVDQA32Z256", v64i8_info, v32i8x_info, v8i32x_info>;
3788defm : masked_move_for_extract<"VMOVAPDZ256", v8f64_info, v4f64x_info, v4f64x_info>;
3789defm : masked_move_for_extract<"VMOVAPDZ256", v16f32_info, v8f32x_info, v4f64x_info>;
3790defm : masked_move_for_extract<"VMOVAPSZ256", v8f64_info, v4f64x_info, v8f32x_info>;
3791defm : masked_move_for_extract<"VMOVAPSZ256", v16f32_info, v8f32x_info, v8f32x_info>;
Craig Topperd27386a2017-08-25 23:34:59 +00003792}
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003793
3794// Move Int Doubleword to Packed Double Int
3795//
3796let ExeDomain = SSEPackedInt in {
3797def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
3798 "vmovd\t{$src, $dst|$dst, $src}",
3799 [(set VR128X:$dst,
Simon Pilgrim577ae242018-04-12 19:25:07 +00003800 (v4i32 (scalar_to_vector GR32:$src)))]>,
Simon Pilgrim1273f4a2018-05-18 17:58:36 +00003801 EVEX, Sched<[WriteVecMoveFromGpr]>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003802def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003803 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003804 [(set VR128X:$dst,
Simon Pilgrim577ae242018-04-12 19:25:07 +00003805 (v4i32 (scalar_to_vector (loadi32 addr:$src))))]>,
Simon Pilgrimc4b8d362018-05-18 14:08:01 +00003806 EVEX, EVEX_CD8<32, CD8VT1>, Sched<[WriteVecLoad]>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003807def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003808 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003809 [(set VR128X:$dst,
Simon Pilgrim577ae242018-04-12 19:25:07 +00003810 (v2i64 (scalar_to_vector GR64:$src)))]>,
Simon Pilgrim1273f4a2018-05-18 17:58:36 +00003811 EVEX, VEX_W, Sched<[WriteVecMoveFromGpr]>;
Craig Topperc648c9b2015-12-28 06:11:42 +00003812let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in
3813def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
3814 (ins i64mem:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003815 "vmovq\t{$src, $dst|$dst, $src}", []>,
Simon Pilgrimc4b8d362018-05-18 14:08:01 +00003816 EVEX, VEX_W, EVEX_CD8<64, CD8VT1>, Sched<[WriteVecLoad]>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003817let isCodeGenOnly = 1 in {
Craig Topperaf88afb2015-12-28 06:11:45 +00003818def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003819 "vmovq\t{$src, $dst|$dst, $src}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00003820 [(set FR64X:$dst, (bitconvert GR64:$src))]>,
Simon Pilgrim1273f4a2018-05-18 17:58:36 +00003821 EVEX, VEX_W, Sched<[WriteVecMoveFromGpr]>;
Craig Topper5971b542017-02-12 18:47:44 +00003822def VMOV64toSDZrm : AVX512XSI<0x7E, MRMSrcMem, (outs FR64X:$dst), (ins i64mem:$src),
3823 "vmovq\t{$src, $dst|$dst, $src}",
3824 [(set FR64X:$dst, (bitconvert (loadi64 addr:$src)))]>,
Simon Pilgrimc4b8d362018-05-18 14:08:01 +00003825 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>, Sched<[WriteVecLoad]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003826def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003827 "vmovq\t{$src, $dst|$dst, $src}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00003828 [(set GR64:$dst, (bitconvert FR64X:$src))]>,
Simon Pilgrim1273f4a2018-05-18 17:58:36 +00003829 EVEX, VEX_W, Sched<[WriteVecMoveFromGpr]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003830def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003831 "vmovq\t{$src, $dst|$dst, $src}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00003832 [(store (i64 (bitconvert FR64X:$src)), addr:$dst)]>,
Simon Pilgrimc4b8d362018-05-18 14:08:01 +00003833 EVEX, VEX_W, Sched<[WriteVecStore]>,
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003834 EVEX_CD8<64, CD8VT1>;
3835}
3836} // ExeDomain = SSEPackedInt
3837
3838// Move Int Doubleword to Single Scalar
3839//
3840let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3841def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
3842 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00003843 [(set FR32X:$dst, (bitconvert GR32:$src))]>,
Simon Pilgrim1273f4a2018-05-18 17:58:36 +00003844 EVEX, Sched<[WriteVecMoveFromGpr]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003845
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003846def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003847 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00003848 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))]>,
Simon Pilgrimc4b8d362018-05-18 14:08:01 +00003849 EVEX, EVEX_CD8<32, CD8VT1>, Sched<[WriteVecLoad]>;
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003850} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3851
3852// Move doubleword from xmm register to r/m32
3853//
3854let ExeDomain = SSEPackedInt in {
3855def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
3856 "vmovd\t{$src, $dst|$dst, $src}",
3857 [(set GR32:$dst, (extractelt (v4i32 VR128X:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003858 (iPTR 0)))]>,
Simon Pilgrim1273f4a2018-05-18 17:58:36 +00003859 EVEX, Sched<[WriteVecMoveToGpr]>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003860def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003861 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003862 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003863 [(store (i32 (extractelt (v4i32 VR128X:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003864 (iPTR 0))), addr:$dst)]>,
Simon Pilgrimc4b8d362018-05-18 14:08:01 +00003865 EVEX, EVEX_CD8<32, CD8VT1>, Sched<[WriteVecStore]>;
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003866} // ExeDomain = SSEPackedInt
3867
3868// Move quadword from xmm1 register to r/m64
3869//
3870let ExeDomain = SSEPackedInt in {
3871def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
3872 "vmovq\t{$src, $dst|$dst, $src}",
3873 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003874 (iPTR 0)))]>,
Simon Pilgrim1273f4a2018-05-18 17:58:36 +00003875 PD, EVEX, VEX_W, Sched<[WriteVecMoveToGpr]>,
Craig Topper74412c72018-06-16 23:25:47 +00003876 Requires<[HasAVX512]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003877
Craig Topperc648c9b2015-12-28 06:11:42 +00003878let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in
3879def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003880 "vmovq\t{$src, $dst|$dst, $src}", []>, PD,
Simon Pilgrimc4b8d362018-05-18 14:08:01 +00003881 EVEX, VEX_W, Sched<[WriteVecStore]>,
Craig Topperc648c9b2015-12-28 06:11:42 +00003882 Requires<[HasAVX512, In64BitMode]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003883
Craig Topperc648c9b2015-12-28 06:11:42 +00003884def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs),
3885 (ins i64mem:$dst, VR128X:$src),
3886 "vmovq\t{$src, $dst|$dst, $src}",
3887 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003888 addr:$dst)]>,
Craig Topper401675c2015-12-28 06:32:47 +00003889 EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>,
Craig Topper74412c72018-06-16 23:25:47 +00003890 Sched<[WriteVecStore]>, Requires<[HasAVX512]>;
Craig Topperc648c9b2015-12-28 06:11:42 +00003891
Craig Topper916d0cf2018-06-18 01:28:05 +00003892let hasSideEffects = 0, isCodeGenOnly = 1, ForceDisassemble = 1 in
Craig Topperc648c9b2015-12-28 06:11:42 +00003893def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003894 (ins VR128X:$src),
Craig Topper916d0cf2018-06-18 01:28:05 +00003895 "vmovq\t{$src, $dst|$dst, $src}", []>,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00003896 EVEX, VEX_W, Sched<[SchedWriteVecLogic.XMM]>;
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003897} // ExeDomain = SSEPackedInt
3898
Craig Topper916d0cf2018-06-18 01:28:05 +00003899def : InstAlias<"vmovq.s\t{$src, $dst|$dst, $src}",
3900 (VMOVPQI2QIZrr VR128X:$dst, VR128X:$src), 0>;
3901
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003902// Move Scalar Single to Double Int
3903//
3904let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3905def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
3906 (ins FR32X:$src),
3907 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00003908 [(set GR32:$dst, (bitconvert FR32X:$src))]>,
Simon Pilgrim1273f4a2018-05-18 17:58:36 +00003909 EVEX, Sched<[WriteVecMoveToGpr]>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003910def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003911 (ins i32mem:$dst, FR32X:$src),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003912 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00003913 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)]>,
Simon Pilgrimc4b8d362018-05-18 14:08:01 +00003914 EVEX, EVEX_CD8<32, CD8VT1>, Sched<[WriteVecStore]>;
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003915} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3916
3917// Move Quadword Int to Packed Quadword Int
3918//
3919let ExeDomain = SSEPackedInt in {
3920def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
3921 (ins i64mem:$src),
3922 "vmovq\t{$src, $dst|$dst, $src}",
3923 [(set VR128X:$dst,
3924 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
Simon Pilgrimc4b8d362018-05-18 14:08:01 +00003925 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>, Sched<[WriteVecLoad]>;
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003926} // ExeDomain = SSEPackedInt
3927
Craig Topper29476ab2018-01-05 21:57:23 +00003928// Allow "vmovd" but print "vmovq".
3929def : InstAlias<"vmovd\t{$src, $dst|$dst, $src}",
3930 (VMOV64toPQIZrr VR128X:$dst, GR64:$src), 0>;
3931def : InstAlias<"vmovd\t{$src, $dst|$dst, $src}",
3932 (VMOVPQIto64Zrr GR64:$dst, VR128X:$src), 0>;
3933
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003934//===----------------------------------------------------------------------===//
3935// AVX-512 MOVSS, MOVSD
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003936//===----------------------------------------------------------------------===//
3937
Craig Topperc7de3a12016-07-29 02:49:08 +00003938multiclass avx512_move_scalar<string asm, SDNode OpNode,
Asaf Badouh41ecf462015-12-06 13:26:56 +00003939 X86VectorVTInfo _> {
Craig Topperf0b16442018-07-14 02:05:08 +00003940 let Predicates = [HasAVX512, OptForSize] in
Craig Topperc7de3a12016-07-29 02:49:08 +00003941 def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003942 (ins _.RC:$src1, _.RC:$src2),
Craig Topperc7de3a12016-07-29 02:49:08 +00003943 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Craig Topper6fb55712017-10-04 17:20:12 +00003944 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1, _.RC:$src2)))],
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00003945 _.ExeDomain>, EVEX_4V, Sched<[SchedWriteFShuffle.XMM]>;
Craig Topperc7de3a12016-07-29 02:49:08 +00003946 def rrkz : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003947 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Craig Topperc7de3a12016-07-29 02:49:08 +00003948 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}} {z}|",
3949 "$dst {${mask}} {z}, $src1, $src2}"),
3950 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00003951 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Craig Topperc7de3a12016-07-29 02:49:08 +00003952 _.ImmAllZerosV)))],
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00003953 _.ExeDomain>, EVEX_4V, EVEX_KZ, Sched<[SchedWriteFShuffle.XMM]>;
Craig Topperc7de3a12016-07-29 02:49:08 +00003954 let Constraints = "$src0 = $dst" in
3955 def rrk : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003956 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Craig Topperc7de3a12016-07-29 02:49:08 +00003957 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}}|",
3958 "$dst {${mask}}, $src1, $src2}"),
3959 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00003960 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Craig Topperc7de3a12016-07-29 02:49:08 +00003961 (_.VT _.RC:$src0))))],
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00003962 _.ExeDomain>, EVEX_4V, EVEX_K, Sched<[SchedWriteFShuffle.XMM]>;
Craig Toppere4f868e2016-07-29 06:06:04 +00003963 let canFoldAsLoad = 1, isReMaterializable = 1 in
Craig Topperc7de3a12016-07-29 02:49:08 +00003964 def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src),
3965 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3966 [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))],
Simon Pilgrimd749b322018-05-18 13:13:59 +00003967 _.ExeDomain>, EVEX, Sched<[WriteFLoad]>;
Craig Topperc7de3a12016-07-29 02:49:08 +00003968 let mayLoad = 1, hasSideEffects = 0 in {
3969 let Constraints = "$src0 = $dst" in
3970 def rmk : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3971 (ins _.RC:$src0, _.KRCWM:$mask, _.ScalarMemOp:$src),
3972 !strconcat(asm, "\t{$src, $dst {${mask}}|",
3973 "$dst {${mask}}, $src}"),
Simon Pilgrimd749b322018-05-18 13:13:59 +00003974 [], _.ExeDomain>, EVEX, EVEX_K, Sched<[WriteFLoad]>;
Craig Topperc7de3a12016-07-29 02:49:08 +00003975 def rmkz : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3976 (ins _.KRCWM:$mask, _.ScalarMemOp:$src),
3977 !strconcat(asm, "\t{$src, $dst {${mask}} {z}|",
3978 "$dst {${mask}} {z}, $src}"),
Simon Pilgrimd749b322018-05-18 13:13:59 +00003979 [], _.ExeDomain>, EVEX, EVEX_KZ, Sched<[WriteFLoad]>;
Asaf Badouh41ecf462015-12-06 13:26:56 +00003980 }
Craig Toppere1cac152016-06-07 07:27:54 +00003981 def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src),
3982 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003983 [(store _.FRC:$src, addr:$dst)], _.ExeDomain>,
Simon Pilgrimd749b322018-05-18 13:13:59 +00003984 EVEX, Sched<[WriteFStore]>;
Craig Topperc7de3a12016-07-29 02:49:08 +00003985 let mayStore = 1, hasSideEffects = 0 in
Craig Toppere1cac152016-06-07 07:27:54 +00003986 def mrk: AVX512PI<0x11, MRMDestMem, (outs),
3987 (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src),
3988 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
Craig Topper55488732018-06-13 00:04:08 +00003989 [], _.ExeDomain>, EVEX, EVEX_K, Sched<[WriteFStore]>,
3990 NotMemoryFoldable;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003991}
3992
Asaf Badouh41ecf462015-12-06 13:26:56 +00003993defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>,
3994 VEX_LIG, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003995
Asaf Badouh41ecf462015-12-06 13:26:56 +00003996defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>,
3997 VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003998
Ayman Musa46af8f92016-11-13 14:29:32 +00003999
4000multiclass avx512_move_scalar_lowering<string InstrStr, SDNode OpNode,
4001 PatLeaf ZeroFP, X86VectorVTInfo _> {
4002
4003def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00004004 (_.VT (scalar_to_vector
Craig Topper7bcac492018-02-24 00:15:05 +00004005 (_.EltVT (X86selects VK1WM:$mask,
Ayman Musa46af8f92016-11-13 14:29:32 +00004006 (_.EltVT _.FRC:$src1),
4007 (_.EltVT _.FRC:$src2))))))),
Craig Topper00230602017-10-01 23:53:50 +00004008 (!cast<Instruction>(InstrStr#rrk)
Craig Topper07a17872018-07-16 06:56:09 +00004009 (_.VT (COPY_TO_REGCLASS _.FRC:$src2, _.RC)),
Craig Topper7bcac492018-02-24 00:15:05 +00004010 VK1WM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00004011 (_.VT _.RC:$src0),
Craig Topper07a17872018-07-16 06:56:09 +00004012 (_.VT (COPY_TO_REGCLASS _.FRC:$src1, _.RC)))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00004013
4014def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00004015 (_.VT (scalar_to_vector
Craig Topper7bcac492018-02-24 00:15:05 +00004016 (_.EltVT (X86selects VK1WM:$mask,
Ayman Musa46af8f92016-11-13 14:29:32 +00004017 (_.EltVT _.FRC:$src1),
4018 (_.EltVT ZeroFP))))))),
Craig Topper00230602017-10-01 23:53:50 +00004019 (!cast<Instruction>(InstrStr#rrkz)
Craig Topper7bcac492018-02-24 00:15:05 +00004020 VK1WM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00004021 (_.VT _.RC:$src0),
Craig Topper07a17872018-07-16 06:56:09 +00004022 (_.VT (COPY_TO_REGCLASS _.FRC:$src1, _.RC)))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00004023}
4024
4025multiclass avx512_store_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
4026 dag Mask, RegisterClass MaskRC> {
4027
4028def : Pat<(masked_store addr:$dst, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00004029 (_.info512.VT (insert_subvector undef,
Craig Toppercc060e92018-03-13 22:05:25 +00004030 (_.info128.VT _.info128.RC:$src),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00004031 (iPTR 0)))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00004032 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
Guy Blank548e22a2017-05-19 12:35:15 +00004033 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00004034 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00004035
4036}
4037
Craig Topper058f2f62017-03-28 16:35:29 +00004038multiclass avx512_store_scalar_lowering_subreg<string InstrStr,
4039 AVX512VLVectorVTInfo _,
4040 dag Mask, RegisterClass MaskRC,
4041 SubRegIndex subreg> {
4042
4043def : Pat<(masked_store addr:$dst, Mask,
4044 (_.info512.VT (insert_subvector undef,
Craig Toppercc060e92018-03-13 22:05:25 +00004045 (_.info128.VT _.info128.RC:$src),
Craig Topper058f2f62017-03-28 16:35:29 +00004046 (iPTR 0)))),
4047 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
Guy Blank548e22a2017-05-19 12:35:15 +00004048 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00004049 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
4050
4051}
4052
Craig Topper1ee19ae2018-05-10 21:49:16 +00004053// This matches the more recent codegen from clang that avoids emitting a 512
4054// bit masked store directly. Codegen will widen 128-bit masked store to 512
4055// bits on AVX512F only targets.
4056multiclass avx512_store_scalar_lowering_subreg2<string InstrStr,
4057 AVX512VLVectorVTInfo _,
4058 dag Mask512, dag Mask128,
4059 RegisterClass MaskRC,
4060 SubRegIndex subreg> {
4061
4062// AVX512F pattern.
4063def : Pat<(masked_store addr:$dst, Mask512,
4064 (_.info512.VT (insert_subvector undef,
4065 (_.info128.VT _.info128.RC:$src),
4066 (iPTR 0)))),
4067 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
4068 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
4069 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
4070
4071// AVX512VL pattern.
4072def : Pat<(masked_store addr:$dst, Mask128, (_.info128.VT _.info128.RC:$src)),
4073 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
4074 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
4075 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
4076}
4077
Ayman Musa46af8f92016-11-13 14:29:32 +00004078multiclass avx512_load_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
4079 dag Mask, RegisterClass MaskRC> {
4080
4081def : Pat<(_.info128.VT (extract_subvector
4082 (_.info512.VT (masked_load addr:$srcAddr, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00004083 (_.info512.VT (bitconvert
Ayman Musa46af8f92016-11-13 14:29:32 +00004084 (v16i32 immAllZerosV))))),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00004085 (iPTR 0))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00004086 (!cast<Instruction>(InstrStr#rmkz)
Guy Blank548e22a2017-05-19 12:35:15 +00004087 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Ayman Musa46af8f92016-11-13 14:29:32 +00004088 addr:$srcAddr)>;
4089
4090def : Pat<(_.info128.VT (extract_subvector
4091 (_.info512.VT (masked_load addr:$srcAddr, Mask,
4092 (_.info512.VT (insert_subvector undef,
Craig Toppercc060e92018-03-13 22:05:25 +00004093 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00004094 (iPTR 0))))),
4095 (iPTR 0))),
Ayman Musa46af8f92016-11-13 14:29:32 +00004096 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
Guy Blank548e22a2017-05-19 12:35:15 +00004097 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Ayman Musa46af8f92016-11-13 14:29:32 +00004098 addr:$srcAddr)>;
4099
4100}
4101
Craig Topper058f2f62017-03-28 16:35:29 +00004102multiclass avx512_load_scalar_lowering_subreg<string InstrStr,
4103 AVX512VLVectorVTInfo _,
4104 dag Mask, RegisterClass MaskRC,
4105 SubRegIndex subreg> {
4106
4107def : Pat<(_.info128.VT (extract_subvector
4108 (_.info512.VT (masked_load addr:$srcAddr, Mask,
4109 (_.info512.VT (bitconvert
4110 (v16i32 immAllZerosV))))),
4111 (iPTR 0))),
4112 (!cast<Instruction>(InstrStr#rmkz)
Guy Blank548e22a2017-05-19 12:35:15 +00004113 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00004114 addr:$srcAddr)>;
4115
4116def : Pat<(_.info128.VT (extract_subvector
4117 (_.info512.VT (masked_load addr:$srcAddr, Mask,
4118 (_.info512.VT (insert_subvector undef,
Craig Toppercc060e92018-03-13 22:05:25 +00004119 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
Craig Topper058f2f62017-03-28 16:35:29 +00004120 (iPTR 0))))),
4121 (iPTR 0))),
4122 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
Guy Blank548e22a2017-05-19 12:35:15 +00004123 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00004124 addr:$srcAddr)>;
4125
4126}
4127
Craig Topper1ee19ae2018-05-10 21:49:16 +00004128// This matches the more recent codegen from clang that avoids emitting a 512
4129// bit masked load directly. Codegen will widen 128-bit masked load to 512
4130// bits on AVX512F only targets.
4131multiclass avx512_load_scalar_lowering_subreg2<string InstrStr,
4132 AVX512VLVectorVTInfo _,
4133 dag Mask512, dag Mask128,
4134 RegisterClass MaskRC,
4135 SubRegIndex subreg> {
4136// AVX512F patterns.
4137def : Pat<(_.info128.VT (extract_subvector
4138 (_.info512.VT (masked_load addr:$srcAddr, Mask512,
4139 (_.info512.VT (bitconvert
4140 (v16i32 immAllZerosV))))),
4141 (iPTR 0))),
4142 (!cast<Instruction>(InstrStr#rmkz)
4143 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
4144 addr:$srcAddr)>;
4145
4146def : Pat<(_.info128.VT (extract_subvector
4147 (_.info512.VT (masked_load addr:$srcAddr, Mask512,
4148 (_.info512.VT (insert_subvector undef,
4149 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
4150 (iPTR 0))))),
4151 (iPTR 0))),
4152 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
4153 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
4154 addr:$srcAddr)>;
4155
4156// AVX512Vl patterns.
4157def : Pat<(_.info128.VT (masked_load addr:$srcAddr, Mask128,
4158 (_.info128.VT (bitconvert (v4i32 immAllZerosV))))),
4159 (!cast<Instruction>(InstrStr#rmkz)
4160 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
4161 addr:$srcAddr)>;
4162
4163def : Pat<(_.info128.VT (masked_load addr:$srcAddr, Mask128,
4164 (_.info128.VT (X86vzmovl _.info128.RC:$src)))),
4165 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
4166 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
4167 addr:$srcAddr)>;
4168}
4169
Ayman Musa46af8f92016-11-13 14:29:32 +00004170defm : avx512_move_scalar_lowering<"VMOVSSZ", X86Movss, fp32imm0, v4f32x_info>;
4171defm : avx512_move_scalar_lowering<"VMOVSDZ", X86Movsd, fp64imm0, v2f64x_info>;
4172
4173defm : avx512_store_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
4174 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
Craig Topper058f2f62017-03-28 16:35:29 +00004175defm : avx512_store_scalar_lowering_subreg<"VMOVSSZ", avx512vl_f32_info,
4176 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16, sub_16bit>;
4177defm : avx512_store_scalar_lowering_subreg<"VMOVSDZ", avx512vl_f64_info,
4178 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8, sub_8bit>;
Ayman Musa46af8f92016-11-13 14:29:32 +00004179
Craig Topper1ee19ae2018-05-10 21:49:16 +00004180defm : avx512_store_scalar_lowering_subreg2<"VMOVSSZ", avx512vl_f32_info,
4181 (v16i1 (insert_subvector
4182 (v16i1 immAllZerosV),
4183 (v4i1 (extract_subvector
4184 (v8i1 (bitconvert (and GR8:$mask, (i8 1)))),
4185 (iPTR 0))),
4186 (iPTR 0))),
4187 (v4i1 (extract_subvector
4188 (v8i1 (bitconvert (and GR8:$mask, (i8 1)))),
4189 (iPTR 0))), GR8, sub_8bit>;
4190defm : avx512_store_scalar_lowering_subreg2<"VMOVSDZ", avx512vl_f64_info,
4191 (v8i1
4192 (extract_subvector
4193 (v16i1
4194 (insert_subvector
4195 (v16i1 immAllZerosV),
4196 (v2i1 (extract_subvector
4197 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))),
4198 (iPTR 0))),
4199 (iPTR 0))),
4200 (iPTR 0))),
4201 (v2i1 (extract_subvector
4202 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))),
4203 (iPTR 0))), GR8, sub_8bit>;
4204
Ayman Musa46af8f92016-11-13 14:29:32 +00004205defm : avx512_load_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
4206 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
Craig Topper058f2f62017-03-28 16:35:29 +00004207defm : avx512_load_scalar_lowering_subreg<"VMOVSSZ", avx512vl_f32_info,
4208 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16, sub_16bit>;
4209defm : avx512_load_scalar_lowering_subreg<"VMOVSDZ", avx512vl_f64_info,
4210 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8, sub_8bit>;
Ayman Musa46af8f92016-11-13 14:29:32 +00004211
Craig Topper1ee19ae2018-05-10 21:49:16 +00004212defm : avx512_load_scalar_lowering_subreg2<"VMOVSSZ", avx512vl_f32_info,
4213 (v16i1 (insert_subvector
4214 (v16i1 immAllZerosV),
4215 (v4i1 (extract_subvector
4216 (v8i1 (bitconvert (and GR8:$mask, (i8 1)))),
4217 (iPTR 0))),
4218 (iPTR 0))),
4219 (v4i1 (extract_subvector
4220 (v8i1 (bitconvert (and GR8:$mask, (i8 1)))),
4221 (iPTR 0))), GR8, sub_8bit>;
4222defm : avx512_load_scalar_lowering_subreg2<"VMOVSDZ", avx512vl_f64_info,
4223 (v8i1
4224 (extract_subvector
4225 (v16i1
4226 (insert_subvector
4227 (v16i1 immAllZerosV),
4228 (v2i1 (extract_subvector
4229 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))),
4230 (iPTR 0))),
4231 (iPTR 0))),
4232 (iPTR 0))),
4233 (v2i1 (extract_subvector
4234 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))),
4235 (iPTR 0))), GR8, sub_8bit>;
4236
Craig Topper74ed0872016-05-18 06:55:59 +00004237def : Pat<(f32 (X86selects VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
Craig Topper07a17872018-07-16 06:56:09 +00004238 (COPY_TO_REGCLASS (v4f32 (VMOVSSZrrk
4239 (v4f32 (COPY_TO_REGCLASS FR32X:$src2, VR128X)),
Craig Topper6fb55712017-10-04 17:20:12 +00004240 VK1WM:$mask, (v4f32 (IMPLICIT_DEF)),
Craig Topper07a17872018-07-16 06:56:09 +00004241 (v4f32 (COPY_TO_REGCLASS FR32X:$src1, VR128X)))), FR32X)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00004242
Craig Topperbe996bd2018-07-12 00:54:40 +00004243def : Pat<(f32 (X86selects VK1WM:$mask, (f32 FR32X:$src1), fp32imm0)),
Craig Topper07a17872018-07-16 06:56:09 +00004244 (COPY_TO_REGCLASS (v4f32 (VMOVSSZrrkz VK1WM:$mask, (v4f32 (IMPLICIT_DEF)),
4245 (v4f32 (COPY_TO_REGCLASS FR32X:$src1, VR128X)))), FR32X)>;
Craig Topperbe996bd2018-07-12 00:54:40 +00004246
Craig Topper74ed0872016-05-18 06:55:59 +00004247def : Pat<(f64 (X86selects VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
Craig Topper07a17872018-07-16 06:56:09 +00004248 (COPY_TO_REGCLASS (v2f64 (VMOVSDZrrk
4249 (v2f64 (COPY_TO_REGCLASS FR64X:$src2, VR128X)),
Craig Topper6fb55712017-10-04 17:20:12 +00004250 VK1WM:$mask, (v2f64 (IMPLICIT_DEF)),
Craig Topper07a17872018-07-16 06:56:09 +00004251 (v2f64 (COPY_TO_REGCLASS FR64X:$src1, VR128X)))), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004252
Craig Topperbe996bd2018-07-12 00:54:40 +00004253def : Pat<(f64 (X86selects VK1WM:$mask, (f64 FR64X:$src1), fpimm0)),
Craig Topper07a17872018-07-16 06:56:09 +00004254 (COPY_TO_REGCLASS (v2f64 (VMOVSDZrrkz VK1WM:$mask, (v2f64 (IMPLICIT_DEF)),
4255 (v2f64 (COPY_TO_REGCLASS FR64X:$src1, VR128X)))), FR64X)>;
Craig Topperbe996bd2018-07-12 00:54:40 +00004256
Craig Topper916d0cf2018-06-18 01:28:05 +00004257let hasSideEffects = 0, isCodeGenOnly = 1, ForceDisassemble = 1 in {
Simon Pilgrim64fff142017-07-16 18:37:23 +00004258 def VMOVSSZrr_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00004259 (ins VR128X:$src1, VR128X:$src2),
Craig Topper916d0cf2018-06-18 01:28:05 +00004260 "vmovss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00004261 []>, XS, EVEX_4V, VEX_LIG,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00004262 FoldGenData<"VMOVSSZrr">,
4263 Sched<[SchedWriteFShuffle.XMM]>;
Igor Breger4424aaa2015-11-19 07:58:33 +00004264
Craig Topper916d0cf2018-06-18 01:28:05 +00004265 let Constraints = "$src0 = $dst" in
Simon Pilgrim64fff142017-07-16 18:37:23 +00004266 def VMOVSSZrrk_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
4267 (ins f32x_info.RC:$src0, f32x_info.KRCWM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00004268 VR128X:$src1, VR128X:$src2),
Craig Topper916d0cf2018-06-18 01:28:05 +00004269 "vmovss\t{$src2, $src1, $dst {${mask}}|"#
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004270 "$dst {${mask}}, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00004271 []>, EVEX_K, XS, EVEX_4V, VEX_LIG,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00004272 FoldGenData<"VMOVSSZrrk">,
4273 Sched<[SchedWriteFShuffle.XMM]>;
Simon Pilgrim64fff142017-07-16 18:37:23 +00004274
4275 def VMOVSSZrrkz_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00004276 (ins f32x_info.KRCWM:$mask, VR128X:$src1, VR128X:$src2),
Craig Topper916d0cf2018-06-18 01:28:05 +00004277 "vmovss\t{$src2, $src1, $dst {${mask}} {z}|"#
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004278 "$dst {${mask}} {z}, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00004279 []>, EVEX_KZ, XS, EVEX_4V, VEX_LIG,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00004280 FoldGenData<"VMOVSSZrrkz">,
4281 Sched<[SchedWriteFShuffle.XMM]>;
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004282
Simon Pilgrim64fff142017-07-16 18:37:23 +00004283 def VMOVSDZrr_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00004284 (ins VR128X:$src1, VR128X:$src2),
Craig Topper916d0cf2018-06-18 01:28:05 +00004285 "vmovsd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00004286 []>, XD, EVEX_4V, VEX_LIG, VEX_W,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00004287 FoldGenData<"VMOVSDZrr">,
4288 Sched<[SchedWriteFShuffle.XMM]>;
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004289
Craig Topper916d0cf2018-06-18 01:28:05 +00004290 let Constraints = "$src0 = $dst" in
Simon Pilgrim64fff142017-07-16 18:37:23 +00004291 def VMOVSDZrrk_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
4292 (ins f64x_info.RC:$src0, f64x_info.KRCWM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00004293 VR128X:$src1, VR128X:$src2),
Craig Topper916d0cf2018-06-18 01:28:05 +00004294 "vmovsd\t{$src2, $src1, $dst {${mask}}|"#
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004295 "$dst {${mask}}, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00004296 []>, EVEX_K, XD, EVEX_4V, VEX_LIG,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00004297 VEX_W, FoldGenData<"VMOVSDZrrk">,
4298 Sched<[SchedWriteFShuffle.XMM]>;
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004299
Simon Pilgrim64fff142017-07-16 18:37:23 +00004300 def VMOVSDZrrkz_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
4301 (ins f64x_info.KRCWM:$mask, VR128X:$src1,
Craig Topper6fb55712017-10-04 17:20:12 +00004302 VR128X:$src2),
Craig Topper916d0cf2018-06-18 01:28:05 +00004303 "vmovsd\t{$src2, $src1, $dst {${mask}} {z}|"#
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004304 "$dst {${mask}} {z}, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00004305 []>, EVEX_KZ, XD, EVEX_4V, VEX_LIG,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00004306 VEX_W, FoldGenData<"VMOVSDZrrkz">,
4307 Sched<[SchedWriteFShuffle.XMM]>;
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004308}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004309
Craig Topper916d0cf2018-06-18 01:28:05 +00004310def : InstAlias<"vmovss.s\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4311 (VMOVSSZrr_REV VR128X:$dst, VR128X:$src1, VR128X:$src2), 0>;
4312def : InstAlias<"vmovss.s\t{$src2, $src1, $dst {${mask}}|"#
4313 "$dst {${mask}}, $src1, $src2}",
4314 (VMOVSSZrrk_REV VR128X:$dst, VK1WM:$mask,
4315 VR128X:$src1, VR128X:$src2), 0>;
4316def : InstAlias<"vmovss.s\t{$src2, $src1, $dst {${mask}} {z}|"#
4317 "$dst {${mask}} {z}, $src1, $src2}",
4318 (VMOVSSZrrkz_REV VR128X:$dst, VK1WM:$mask,
4319 VR128X:$src1, VR128X:$src2), 0>;
4320def : InstAlias<"vmovsd.s\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4321 (VMOVSDZrr_REV VR128X:$dst, VR128X:$src1, VR128X:$src2), 0>;
4322def : InstAlias<"vmovsd.s\t{$src2, $src1, $dst {${mask}}|"#
4323 "$dst {${mask}}, $src1, $src2}",
4324 (VMOVSDZrrk_REV VR128X:$dst, VK1WM:$mask,
4325 VR128X:$src1, VR128X:$src2), 0>;
4326def : InstAlias<"vmovsd.s\t{$src2, $src1, $dst {${mask}} {z}|"#
4327 "$dst {${mask}} {z}, $src1, $src2}",
4328 (VMOVSDZrrkz_REV VR128X:$dst, VK1WM:$mask,
4329 VR128X:$src1, VR128X:$src2), 0>;
4330
Craig Topperf0b16442018-07-14 02:05:08 +00004331let Predicates = [HasAVX512, OptForSize] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004332 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
Craig Topper6fb55712017-10-04 17:20:12 +00004333 (VMOVSSZrr (v4f32 (AVX512_128_SET0)), VR128X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004334 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
Craig Topper6fb55712017-10-04 17:20:12 +00004335 (VMOVSSZrr (v4i32 (AVX512_128_SET0)), VR128X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004336
4337 // Move low f32 and clear high bits.
4338 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
4339 (SUBREG_TO_REG (i32 0),
Craig Topper07a17872018-07-16 06:56:09 +00004340 (v4f32 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
4341 (v4f32 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004342 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
4343 (SUBREG_TO_REG (i32 0),
Craig Topper07a17872018-07-16 06:56:09 +00004344 (v4i32 (VMOVSSZrr (v4i32 (AVX512_128_SET0)),
4345 (v4i32 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)))), sub_xmm)>;
Craig Topperf0b16442018-07-14 02:05:08 +00004346
4347 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
4348 (SUBREG_TO_REG (i32 0),
Craig Topper07a17872018-07-16 06:56:09 +00004349 (v2f64 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
4350 (v2f64 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)))), sub_xmm)>;
Craig Topperf0b16442018-07-14 02:05:08 +00004351 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
Craig Topper07a17872018-07-16 06:56:09 +00004352 (SUBREG_TO_REG (i32 0),
4353 (v2i64 (VMOVSDZrr (v2i64 (AVX512_128_SET0)),
4354 (v2i64 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)))), sub_xmm)>;
Craig Topperf0b16442018-07-14 02:05:08 +00004355
Craig Topper600685d2016-08-13 05:33:12 +00004356 def : Pat<(v16f32 (X86vzmovl (v16f32 VR512:$src))),
4357 (SUBREG_TO_REG (i32 0),
Craig Topper07a17872018-07-16 06:56:09 +00004358 (v4f32 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
4359 (v4f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm)))), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00004360 def : Pat<(v16i32 (X86vzmovl (v16i32 VR512:$src))),
4361 (SUBREG_TO_REG (i32 0),
Craig Topper07a17872018-07-16 06:56:09 +00004362 (v4i32 (VMOVSSZrr (v4i32 (AVX512_128_SET0)),
4363 (v4i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004364
Craig Topperec003832018-07-15 18:51:08 +00004365 def : Pat<(v8f64 (X86vzmovl (v8f64 VR512:$src))),
4366 (SUBREG_TO_REG (i32 0),
Craig Topper07a17872018-07-16 06:56:09 +00004367 (v2f64 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
4368 (v2f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm)))), sub_xmm)>;
Craig Topperec003832018-07-15 18:51:08 +00004369
4370 def : Pat<(v8i64 (X86vzmovl (v8i64 VR512:$src))),
Craig Topper07a17872018-07-16 06:56:09 +00004371 (SUBREG_TO_REG (i32 0),
4372 (v2i64 (VMOVSDZrr (v2i64 (AVX512_128_SET0)),
4373 (v2i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm)))), sub_xmm)>;
Craig Topperec003832018-07-15 18:51:08 +00004374
4375}
4376
4377// Use 128-bit blends for OptForSpeed since BLENDs have better throughput than
4378// VMOVSS/SD. Unfortunately, loses the ability to use XMM16-31.
4379let Predicates = [HasAVX512, OptForSpeed] in {
4380 def : Pat<(v16f32 (X86vzmovl (v16f32 VR512:$src))),
4381 (SUBREG_TO_REG (i32 0),
Craig Topper07a17872018-07-16 06:56:09 +00004382 (v4f32 (VBLENDPSrri (v4f32 (V_SET0)),
4383 (v4f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm)),
4384 (i8 1))), sub_xmm)>;
Craig Topperec003832018-07-15 18:51:08 +00004385 def : Pat<(v16i32 (X86vzmovl (v16i32 VR512:$src))),
4386 (SUBREG_TO_REG (i32 0),
Craig Topper07a17872018-07-16 06:56:09 +00004387 (v4i32 (VPBLENDWrri (v4i32 (V_SET0)),
4388 (v4i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm)),
4389 (i8 3))), sub_xmm)>;
Craig Topperec003832018-07-15 18:51:08 +00004390
4391 def : Pat<(v8f64 (X86vzmovl (v8f64 VR512:$src))),
4392 (SUBREG_TO_REG (i32 0),
Craig Topper07a17872018-07-16 06:56:09 +00004393 (v2f64 (VBLENDPDrri (v2f64 (V_SET0)),
4394 (v2f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm)),
4395 (i8 1))), sub_xmm)>;
Craig Topperec003832018-07-15 18:51:08 +00004396 def : Pat<(v8i64 (X86vzmovl (v8i64 VR512:$src))),
4397 (SUBREG_TO_REG (i32 0),
Craig Topper07a17872018-07-16 06:56:09 +00004398 (v2i64 (VPBLENDWrri (v2i64 (V_SET0)),
4399 (v2i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm)),
4400 (i8 0xf))), sub_xmm)>;
Craig Topperec003832018-07-15 18:51:08 +00004401}
4402
4403let Predicates = [HasAVX512] in {
4404
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004405 // MOVSSrm zeros the high parts of the register; represent this
4406 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
4407 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
4408 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004409 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
4410 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004411 def : Pat<(v4f32 (X86vzload addr:$src)),
4412 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004413
4414 // MOVSDrm zeros the high parts of the register; represent this
4415 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
4416 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
4417 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004418 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
4419 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4420 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
4421 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4422 def : Pat<(v2f64 (X86vzload addr:$src)),
4423 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4424
4425 // Represent the same patterns above but in the form they appear for
4426 // 256-bit types
4427 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
4428 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Craig Topper07a17872018-07-16 06:56:09 +00004429 (SUBREG_TO_REG (i32 0), (v4i32 (VMOVDI2PDIZrm addr:$src)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004430 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
4431 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
4432 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004433 def : Pat<(v8f32 (X86vzload addr:$src)),
4434 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004435 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
4436 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
4437 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00004438 def : Pat<(v4f64 (X86vzload addr:$src)),
4439 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00004440
4441 // Represent the same patterns above but in the form they appear for
4442 // 512-bit types
4443 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
4444 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Craig Topper07a17872018-07-16 06:56:09 +00004445 (SUBREG_TO_REG (i32 0), (v4i32 (VMOVDI2PDIZrm addr:$src)), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00004446 def : Pat<(v16f32 (X86vzmovl (insert_subvector undef,
4447 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
4448 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004449 def : Pat<(v16f32 (X86vzload addr:$src)),
4450 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00004451 def : Pat<(v8f64 (X86vzmovl (insert_subvector undef,
4452 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
4453 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00004454 def : Pat<(v8f64 (X86vzload addr:$src)),
4455 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Craig Topper27c77fe2018-07-10 22:23:54 +00004456
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004457 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
4458 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Craig Topper07a17872018-07-16 06:56:09 +00004459 (SUBREG_TO_REG (i64 0), (v2i64 (VMOVQI2PQIZrm addr:$src)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004460
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004461 // Extract and store.
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00004462 def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004463 addr:$dst),
4464 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
Craig Topperf0b16442018-07-14 02:05:08 +00004465}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004466
Craig Topperf0b16442018-07-14 02:05:08 +00004467let Predicates = [HasAVX512, OptForSize] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004468 // Shuffle with VMOVSS
4469 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
Craig Topper6fb55712017-10-04 17:20:12 +00004470 (VMOVSSZrr (v4i32 VR128X:$src1), VR128X:$src2)>;
4471
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004472 // Shuffle with VMOVSD
4473 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
Craig Topper6fb55712017-10-04 17:20:12 +00004474 (VMOVSDZrr VR128X:$src1, VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004475}
4476
Simon Pilgrim6f710a62018-05-01 12:15:29 +00004477let ExeDomain = SSEPackedInt, SchedRW = [SchedWriteVecLogic.XMM] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004478def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
4479 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004480 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00004481 [(set VR128X:$dst, (v2i64 (X86vzmovl
Simon Pilgrim577ae242018-04-12 19:25:07 +00004482 (v2i64 VR128X:$src))))]>,
4483 EVEX, VEX_W;
Simon Pilgrim369e59d2018-02-12 16:18:36 +00004484}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004485
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004486let Predicates = [HasAVX512] in {
Craig Topper27c77fe2018-07-10 22:23:54 +00004487 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
4488 (VMOVDI2PDIZrr GR32:$src)>;
Craig Topperde549852016-05-22 06:09:34 +00004489
Craig Topper27c77fe2018-07-10 22:23:54 +00004490 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
4491 (VMOV64toPQIZrr GR64:$src)>;
Craig Topperde549852016-05-22 06:09:34 +00004492
Craig Topper27c77fe2018-07-10 22:23:54 +00004493 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
4494 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
Craig Topper07a17872018-07-16 06:56:09 +00004495 (SUBREG_TO_REG (i64 0), (v2i64 (VMOV64toPQIZrr GR64:$src)), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00004496
Craig Topper27c77fe2018-07-10 22:23:54 +00004497 def : Pat<(v8i64 (X86vzmovl (insert_subvector undef,
4498 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
Craig Topper07a17872018-07-16 06:56:09 +00004499 (SUBREG_TO_REG (i64 0), (v2i64 (VMOV64toPQIZrr GR64:$src)), sub_xmm)>;
Craig Topper27c77fe2018-07-10 22:23:54 +00004500
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004501 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
Craig Topper27c77fe2018-07-10 22:23:54 +00004502 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector (zextloadi64i32 addr:$src))))),
4503 (VMOVDI2PDIZrm addr:$src)>;
4504 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
4505 (VMOVDI2PDIZrm addr:$src)>;
4506 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
4507 (VMOVDI2PDIZrm addr:$src)>;
4508 def : Pat<(v4i32 (X86vzload addr:$src)),
4509 (VMOVDI2PDIZrm addr:$src)>;
4510 def : Pat<(v8i32 (X86vzload addr:$src)),
Craig Topper07a17872018-07-16 06:56:09 +00004511 (SUBREG_TO_REG (i32 0), (v4i32 (VMOVDI2PDIZrm addr:$src)), sub_xmm)>;
Craig Topper27c77fe2018-07-10 22:23:54 +00004512 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
4513 (VMOVQI2PQIZrm addr:$src)>;
4514 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
4515 (VMOVZPQILo2PQIZrr VR128X:$src)>;
4516 def : Pat<(v2i64 (X86vzload addr:$src)),
4517 (VMOVQI2PQIZrm addr:$src)>;
4518 def : Pat<(v4i64 (X86vzload addr:$src)),
Craig Topper07a17872018-07-16 06:56:09 +00004519 (SUBREG_TO_REG (i64 0), (v2i64 (VMOVQI2PQIZrm addr:$src)), sub_xmm)>;
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00004520
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004521 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
4522 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
4523 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
Craig Topper07a17872018-07-16 06:56:09 +00004524 (SUBREG_TO_REG (i32 0), (v4i32 (VMOVDI2PDIZrr GR32:$src)), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00004525 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
4526 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
Craig Topper07a17872018-07-16 06:56:09 +00004527 (SUBREG_TO_REG (i32 0), (v4i32 (VMOVDI2PDIZrr GR32:$src)), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00004528
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004529 // Use regular 128-bit instructions to match 512-bit scalar_to_vec+zext.
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004530 def : Pat<(v16i32 (X86vzload addr:$src)),
Craig Topper07a17872018-07-16 06:56:09 +00004531 (SUBREG_TO_REG (i32 0), (v4i32 (VMOVDI2PDIZrm addr:$src)), sub_xmm)>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004532 def : Pat<(v8i64 (X86vzload addr:$src)),
Craig Topper07a17872018-07-16 06:56:09 +00004533 (SUBREG_TO_REG (i64 0), (v2i64 (VMOVQI2PQIZrm addr:$src)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004534}
Simon Pilgrimead11e42018-05-11 12:46:54 +00004535
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004536//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00004537// AVX-512 - Non-temporals
4538//===----------------------------------------------------------------------===//
4539
Simon Pilgrimead11e42018-05-11 12:46:54 +00004540def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
4541 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
4542 [], SSEPackedInt>, Sched<[SchedWriteVecMoveLS.ZMM.RM]>,
4543 EVEX, T8PD, EVEX_V512, EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00004544
Simon Pilgrimead11e42018-05-11 12:46:54 +00004545let Predicates = [HasVLX] in {
4546 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
4547 (ins i256mem:$src),
4548 "vmovntdqa\t{$src, $dst|$dst, $src}",
4549 [], SSEPackedInt>, Sched<[SchedWriteVecMoveLS.YMM.RM]>,
4550 EVEX, T8PD, EVEX_V256, EVEX_CD8<64, CD8VF>;
4551
4552 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
4553 (ins i128mem:$src),
4554 "vmovntdqa\t{$src, $dst|$dst, $src}",
4555 [], SSEPackedInt>, Sched<[SchedWriteVecMoveLS.XMM.RM]>,
4556 EVEX, T8PD, EVEX_V128, EVEX_CD8<64, CD8VF>;
Adam Nemetefd07852014-06-18 16:51:10 +00004557}
4558
Igor Bregerd3341f52016-01-20 13:11:47 +00004559multiclass avx512_movnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrimead11e42018-05-11 12:46:54 +00004560 X86SchedWriteMoveLS Sched,
Simon Pilgrim8904a862018-04-12 14:31:42 +00004561 PatFrag st_frag = alignednontemporalstore> {
Simon Pilgrimead11e42018-05-11 12:46:54 +00004562 let SchedRW = [Sched.MR], AddedComplexity = 400 in
Igor Bregerd3341f52016-01-20 13:11:47 +00004563 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanoved882972014-08-13 10:46:00 +00004564 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Igor Bregerd3341f52016-01-20 13:11:47 +00004565 [(st_frag (_.VT _.RC:$src), addr:$dst)],
Simon Pilgrim8904a862018-04-12 14:31:42 +00004566 _.ExeDomain>, EVEX, EVEX_CD8<_.EltSize, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00004567}
4568
Igor Bregerd3341f52016-01-20 13:11:47 +00004569multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr,
Simon Pilgrimead11e42018-05-11 12:46:54 +00004570 AVX512VLVectorVTInfo VTInfo,
4571 X86SchedWriteMoveLSWidths Sched> {
Igor Bregerd3341f52016-01-20 13:11:47 +00004572 let Predicates = [HasAVX512] in
Simon Pilgrimead11e42018-05-11 12:46:54 +00004573 defm Z : avx512_movnt<opc, OpcodeStr, VTInfo.info512, Sched.ZMM>, EVEX_V512;
Robert Khasanoved882972014-08-13 10:46:00 +00004574
Igor Bregerd3341f52016-01-20 13:11:47 +00004575 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrimead11e42018-05-11 12:46:54 +00004576 defm Z256 : avx512_movnt<opc, OpcodeStr, VTInfo.info256, Sched.YMM>, EVEX_V256;
4577 defm Z128 : avx512_movnt<opc, OpcodeStr, VTInfo.info128, Sched.XMM>, EVEX_V128;
Robert Khasanoved882972014-08-13 10:46:00 +00004578 }
4579}
4580
Simon Pilgrimead11e42018-05-11 12:46:54 +00004581defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", avx512vl_i64_info,
Simon Pilgrim215ce4a2018-05-14 18:37:19 +00004582 SchedWriteVecMoveLSNT>, PD;
Simon Pilgrimead11e42018-05-11 12:46:54 +00004583defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", avx512vl_f64_info,
Simon Pilgrim215ce4a2018-05-14 18:37:19 +00004584 SchedWriteFMoveLSNT>, PD, VEX_W;
Simon Pilgrimead11e42018-05-11 12:46:54 +00004585defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", avx512vl_f32_info,
Simon Pilgrim215ce4a2018-05-14 18:37:19 +00004586 SchedWriteFMoveLSNT>, PS;
Robert Khasanoved882972014-08-13 10:46:00 +00004587
Craig Topper707c89c2016-05-08 23:43:17 +00004588let Predicates = [HasAVX512], AddedComplexity = 400 in {
4589 def : Pat<(alignednontemporalstore (v16i32 VR512:$src), addr:$dst),
4590 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
4591 def : Pat<(alignednontemporalstore (v32i16 VR512:$src), addr:$dst),
4592 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
4593 def : Pat<(alignednontemporalstore (v64i8 VR512:$src), addr:$dst),
4594 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00004595
4596 def : Pat<(v8f64 (alignednontemporalload addr:$src)),
4597 (VMOVNTDQAZrm addr:$src)>;
4598 def : Pat<(v16f32 (alignednontemporalload addr:$src)),
4599 (VMOVNTDQAZrm addr:$src)>;
4600 def : Pat<(v8i64 (alignednontemporalload addr:$src)),
4601 (VMOVNTDQAZrm addr:$src)>;
Craig Topper707c89c2016-05-08 23:43:17 +00004602}
4603
Craig Topperc41320d2016-05-08 23:08:45 +00004604let Predicates = [HasVLX], AddedComplexity = 400 in {
4605 def : Pat<(alignednontemporalstore (v8i32 VR256X:$src), addr:$dst),
4606 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
4607 def : Pat<(alignednontemporalstore (v16i16 VR256X:$src), addr:$dst),
4608 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
4609 def : Pat<(alignednontemporalstore (v32i8 VR256X:$src), addr:$dst),
4610 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
4611
Simon Pilgrim9a896232016-06-07 13:34:24 +00004612 def : Pat<(v4f64 (alignednontemporalload addr:$src)),
4613 (VMOVNTDQAZ256rm addr:$src)>;
4614 def : Pat<(v8f32 (alignednontemporalload addr:$src)),
4615 (VMOVNTDQAZ256rm addr:$src)>;
4616 def : Pat<(v4i64 (alignednontemporalload addr:$src)),
4617 (VMOVNTDQAZ256rm addr:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00004618
Craig Topperc41320d2016-05-08 23:08:45 +00004619 def : Pat<(alignednontemporalstore (v4i32 VR128X:$src), addr:$dst),
4620 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
4621 def : Pat<(alignednontemporalstore (v8i16 VR128X:$src), addr:$dst),
4622 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
4623 def : Pat<(alignednontemporalstore (v16i8 VR128X:$src), addr:$dst),
4624 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00004625
4626 def : Pat<(v2f64 (alignednontemporalload addr:$src)),
4627 (VMOVNTDQAZ128rm addr:$src)>;
4628 def : Pat<(v4f32 (alignednontemporalload addr:$src)),
4629 (VMOVNTDQAZ128rm addr:$src)>;
4630 def : Pat<(v2i64 (alignednontemporalload addr:$src)),
4631 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topperc41320d2016-05-08 23:08:45 +00004632}
4633
Adam Nemet7f62b232014-06-10 16:39:53 +00004634//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004635// AVX-512 - Integer arithmetic
4636//
4637multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004638 X86VectorVTInfo _, X86FoldableSchedWrite sched,
Robert Khasanov44241442014-10-08 14:37:45 +00004639 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00004640 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00004641 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00004642 "$src2, $src1", "$src1, $src2",
4643 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Simon Pilgrim0e456342018-04-12 20:47:34 +00004644 IsCommutable>, AVX512BIBase, EVEX_4V,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004645 Sched<[sched]>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004646
Craig Toppere1cac152016-06-07 07:27:54 +00004647 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4648 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4649 "$src2, $src1", "$src1, $src2",
4650 (_.VT (OpNode _.RC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00004651 (bitconvert (_.LdFrag addr:$src2))))>,
4652 AVX512BIBase, EVEX_4V,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004653 Sched<[sched.Folded, ReadAfterLd]>;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004654}
4655
4656multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004657 X86VectorVTInfo _, X86FoldableSchedWrite sched,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004658 bit IsCommutable = 0> :
Simon Pilgrim21e89792018-04-13 14:36:59 +00004659 avx512_binop_rm<opc, OpcodeStr, OpNode, _, sched, IsCommutable> {
Craig Toppere1cac152016-06-07 07:27:54 +00004660 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4661 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4662 "${src2}"##_.BroadcastStr##", $src1",
4663 "$src1, ${src2}"##_.BroadcastStr,
4664 (_.VT (OpNode _.RC:$src1,
4665 (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00004666 (_.ScalarLdFrag addr:$src2))))>,
4667 AVX512BIBase, EVEX_4V, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004668 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004669}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004670
Robert Khasanovd5b14f72014-10-09 08:38:48 +00004671multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004672 AVX512VLVectorVTInfo VTInfo,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004673 X86SchedWriteWidths sched, Predicate prd,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004674 bit IsCommutable = 0> {
Robert Khasanovd5b14f72014-10-09 08:38:48 +00004675 let Predicates = [prd] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004676 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, sched.ZMM,
Robert Khasanovd5b14f72014-10-09 08:38:48 +00004677 IsCommutable>, EVEX_V512;
4678
4679 let Predicates = [prd, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004680 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256,
4681 sched.YMM, IsCommutable>, EVEX_V256;
4682 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128,
4683 sched.XMM, IsCommutable>, EVEX_V128;
Robert Khasanovd5b14f72014-10-09 08:38:48 +00004684 }
4685}
4686
Robert Khasanov545d1b72014-10-14 14:36:19 +00004687multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004688 AVX512VLVectorVTInfo VTInfo,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004689 X86SchedWriteWidths sched, Predicate prd,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004690 bit IsCommutable = 0> {
Robert Khasanov545d1b72014-10-14 14:36:19 +00004691 let Predicates = [prd] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004692 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, sched.ZMM,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004693 IsCommutable>, EVEX_V512;
4694
4695 let Predicates = [prd, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004696 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256,
4697 sched.YMM, IsCommutable>, EVEX_V256;
4698 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128,
4699 sched.XMM, IsCommutable>, EVEX_V128;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004700 }
4701}
4702
4703multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004704 X86SchedWriteWidths sched, Predicate prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004705 bit IsCommutable = 0> {
4706 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004707 sched, prd, IsCommutable>,
4708 VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004709}
4710
4711multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004712 X86SchedWriteWidths sched, Predicate prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004713 bit IsCommutable = 0> {
4714 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004715 sched, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004716}
4717
4718multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004719 X86SchedWriteWidths sched, Predicate prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004720 bit IsCommutable = 0> {
4721 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004722 sched, prd, IsCommutable>, EVEX_CD8<16, CD8VF>,
4723 VEX_WIG;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004724}
4725
4726multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004727 X86SchedWriteWidths sched, Predicate prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004728 bit IsCommutable = 0> {
4729 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004730 sched, prd, IsCommutable>, EVEX_CD8<8, CD8VF>,
4731 VEX_WIG;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004732}
4733
4734multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004735 SDNode OpNode, X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004736 Predicate prd, bit IsCommutable = 0> {
4737 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, sched, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004738 IsCommutable>;
4739
Simon Pilgrim21e89792018-04-13 14:36:59 +00004740 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, sched, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004741 IsCommutable>;
4742}
4743
4744multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004745 SDNode OpNode, X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004746 Predicate prd, bit IsCommutable = 0> {
4747 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, sched, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004748 IsCommutable>;
4749
Simon Pilgrim21e89792018-04-13 14:36:59 +00004750 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, sched, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004751 IsCommutable>;
4752}
4753
4754multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
4755 bits<8> opc_d, bits<8> opc_q,
4756 string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004757 X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004758 bit IsCommutable = 0> {
Robert Khasanov545d1b72014-10-14 14:36:19 +00004759 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004760 sched, HasAVX512, IsCommutable>,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004761 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004762 sched, HasBWI, IsCommutable>;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004763}
4764
Simon Pilgrim21e89792018-04-13 14:36:59 +00004765multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr,
4766 X86FoldableSchedWrite sched,
Michael Liao66233b72015-08-06 09:06:20 +00004767 SDNode OpNode,X86VectorVTInfo _Src,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004768 X86VectorVTInfo _Dst, X86VectorVTInfo _Brdct,
4769 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00004770 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00004771 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00004772 "$src2, $src1","$src1, $src2",
4773 (_Dst.VT (OpNode
4774 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00004775 (_Src.VT _Src.RC:$src2))),
Simon Pilgrim0e456342018-04-12 20:47:34 +00004776 IsCommutable>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004777 AVX512BIBase, EVEX_4V, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00004778 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4779 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
4780 "$src2, $src1", "$src1, $src2",
4781 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00004782 (bitconvert (_Src.LdFrag addr:$src2))))>,
4783 AVX512BIBase, EVEX_4V,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004784 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00004785
4786 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Coby Tayree99a66392016-11-20 17:19:55 +00004787 (ins _Src.RC:$src1, _Brdct.ScalarMemOp:$src2),
Craig Toppere1cac152016-06-07 07:27:54 +00004788 OpcodeStr,
4789 "${src2}"##_Brdct.BroadcastStr##", $src1",
Coby Tayree99a66392016-11-20 17:19:55 +00004790 "$src1, ${src2}"##_Brdct.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00004791 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
4792 (_Brdct.VT (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00004793 (_Brdct.ScalarLdFrag addr:$src2))))))>,
4794 AVX512BIBase, EVEX_4V, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004795 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004796}
4797
Robert Khasanov545d1b72014-10-14 14:36:19 +00004798defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004799 SchedWriteVecALU, 1>;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004800defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004801 SchedWriteVecALU, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00004802defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004803 SchedWriteVecALU, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00004804defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004805 SchedWriteVecALU, HasBWI, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00004806defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004807 SchedWriteVecALU, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00004808defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004809 SchedWriteVecALU, HasBWI, 0>;
Igor Bregerf2460112015-07-26 14:41:44 +00004810defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004811 SchedWritePMULLD, HasAVX512, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004812defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004813 SchedWriteVecIMul, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004814defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul,
Craig Topper17bd84c2018-06-18 18:47:07 +00004815 SchedWriteVecIMul, HasDQI, 1>, T8PD,
4816 NotEVEX2VEXConvertible;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004817defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SchedWriteVecIMul,
Asaf Badouh73f26f82015-07-05 12:23:20 +00004818 HasBWI, 1>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004819defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SchedWriteVecIMul,
Michael Liao66233b72015-08-06 09:06:20 +00004820 HasBWI, 1>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004821defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs,
4822 SchedWriteVecIMul, HasBWI, 1>, T8PD;
Asaf Badouh81f03c32015-06-18 12:30:53 +00004823defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg,
Simon Pilgrim39196a12018-05-03 10:53:17 +00004824 SchedWriteVecALU, HasBWI, 1>;
Craig Toppera4067962018-03-08 08:02:52 +00004825defm VPMULDQ : avx512_binop_rm_vl_q<0x28, "vpmuldq", X86pmuldq,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004826 SchedWriteVecIMul, HasAVX512, 1>, T8PD;
Craig Toppera4067962018-03-08 08:02:52 +00004827defm VPMULUDQ : avx512_binop_rm_vl_q<0xF4, "vpmuludq", X86pmuludq,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004828 SchedWriteVecIMul, HasAVX512, 1>;
Michael Liao66233b72015-08-06 09:06:20 +00004829
Simon Pilgrim21e89792018-04-13 14:36:59 +00004830multiclass avx512_binop_all<bits<8> opc, string OpcodeStr,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004831 X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004832 AVX512VLVectorVTInfo _SrcVTInfo,
4833 AVX512VLVectorVTInfo _DstVTInfo,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004834 SDNode OpNode, Predicate prd, bit IsCommutable = 0> {
4835 let Predicates = [prd] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004836 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, sched.ZMM, OpNode,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004837 _SrcVTInfo.info512, _DstVTInfo.info512,
4838 v8i64_info, IsCommutable>,
4839 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
4840 let Predicates = [HasVLX, prd] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004841 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, sched.YMM, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004842 _SrcVTInfo.info256, _DstVTInfo.info256,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004843 v4i64x_info, IsCommutable>,
4844 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004845 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, sched.XMM, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004846 _SrcVTInfo.info128, _DstVTInfo.info128,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004847 v2i64x_info, IsCommutable>,
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004848 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
4849 }
Michael Liao66233b72015-08-06 09:06:20 +00004850}
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004851
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004852defm VPMULTISHIFTQB : avx512_binop_all<0x83, "vpmultishiftqb", SchedWriteVecALU,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004853 avx512vl_i8_info, avx512vl_i8_info,
4854 X86multishift, HasVBMI, 0>, T8PD;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00004855
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004856multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004857 X86VectorVTInfo _Src, X86VectorVTInfo _Dst,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004858 X86FoldableSchedWrite sched> {
Craig Toppere1cac152016-06-07 07:27:54 +00004859 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4860 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
4861 OpcodeStr,
4862 "${src2}"##_Src.BroadcastStr##", $src1",
4863 "$src1, ${src2}"##_Src.BroadcastStr,
4864 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
4865 (_Src.VT (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00004866 (_Src.ScalarLdFrag addr:$src2))))))>,
4867 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004868 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004869}
4870
Michael Liao66233b72015-08-06 09:06:20 +00004871multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
4872 SDNode OpNode,X86VectorVTInfo _Src,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004873 X86VectorVTInfo _Dst, X86FoldableSchedWrite sched,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004874 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00004875 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004876 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00004877 "$src2, $src1","$src1, $src2",
4878 (_Dst.VT (OpNode
4879 (_Src.VT _Src.RC:$src1),
Craig Topper37e8c542016-08-14 17:57:22 +00004880 (_Src.VT _Src.RC:$src2))),
Simon Pilgrim0e456342018-04-12 20:47:34 +00004881 IsCommutable>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004882 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00004883 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4884 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
4885 "$src2, $src1", "$src1, $src2",
4886 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00004887 (bitconvert (_Src.LdFrag addr:$src2))))>,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004888 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004889 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004890}
4891
4892multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
4893 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004894 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004895 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004896 v32i16_info, SchedWriteShuffle.ZMM>,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004897 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004898 v32i16_info, SchedWriteShuffle.ZMM>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004899 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004900 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004901 v16i16x_info, SchedWriteShuffle.YMM>,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004902 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004903 v16i16x_info, SchedWriteShuffle.YMM>,
4904 EVEX_V256;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004905 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004906 v8i16x_info, SchedWriteShuffle.XMM>,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004907 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004908 v8i16x_info, SchedWriteShuffle.XMM>,
4909 EVEX_V128;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004910 }
4911}
4912multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
4913 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004914 let Predicates = [HasBWI] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004915 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info, v64i8_info,
4916 SchedWriteShuffle.ZMM>, EVEX_V512, VEX_WIG;
Craig Topper5acb5a12016-05-01 06:24:57 +00004917 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004918 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004919 v32i8x_info, SchedWriteShuffle.YMM>,
4920 EVEX_V256, VEX_WIG;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004921 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004922 v16i8x_info, SchedWriteShuffle.XMM>,
4923 EVEX_V128, VEX_WIG;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004924 }
4925}
Igor Bregerf7fd5472015-07-21 07:11:28 +00004926
4927multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr,
4928 SDNode OpNode, AVX512VLVectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00004929 AVX512VLVectorVTInfo _Dst, bit IsCommutable = 0> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004930 let Predicates = [HasBWI] in
Igor Bregerf7fd5472015-07-21 07:11:28 +00004931 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004932 _Dst.info512, SchedWriteVecIMul.ZMM,
4933 IsCommutable>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004934 let Predicates = [HasBWI, HasVLX] in {
Igor Bregerf7fd5472015-07-21 07:11:28 +00004935 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004936 _Dst.info256, SchedWriteVecIMul.YMM,
4937 IsCommutable>, EVEX_V256;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004938 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004939 _Dst.info128, SchedWriteVecIMul.XMM,
4940 IsCommutable>, EVEX_V128;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004941 }
4942}
4943
Craig Topperb6da6542016-05-01 17:38:32 +00004944defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, AVX512BIBase;
4945defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, AVX5128IBase;
4946defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase;
4947defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004948
Craig Topper5acb5a12016-05-01 06:24:57 +00004949defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw,
Craig Toppera33846a2017-10-22 06:18:23 +00004950 avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD, VEX_WIG;
Craig Topper5acb5a12016-05-01 06:24:57 +00004951defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd,
Craig Toppera33846a2017-10-22 06:18:23 +00004952 avx512vl_i16_info, avx512vl_i32_info, 1>, AVX512BIBase, VEX_WIG;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004953
Igor Bregerf2460112015-07-26 14:41:44 +00004954defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004955 SchedWriteVecALU, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004956defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004957 SchedWriteVecALU, HasBWI, 1>;
Craig Topper17bd84c2018-06-18 18:47:07 +00004958defm VPMAXSD : avx512_binop_rm_vl_d<0x3D, "vpmaxsd", smax,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004959 SchedWriteVecALU, HasAVX512, 1>, T8PD;
Craig Topper17bd84c2018-06-18 18:47:07 +00004960defm VPMAXSQ : avx512_binop_rm_vl_q<0x3D, "vpmaxsq", smax,
4961 SchedWriteVecALU, HasAVX512, 1>, T8PD,
4962 NotEVEX2VEXConvertible;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004963
Igor Bregerf2460112015-07-26 14:41:44 +00004964defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004965 SchedWriteVecALU, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004966defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004967 SchedWriteVecALU, HasBWI, 1>, T8PD;
Craig Topper17bd84c2018-06-18 18:47:07 +00004968defm VPMAXUD : avx512_binop_rm_vl_d<0x3F, "vpmaxud", umax,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004969 SchedWriteVecALU, HasAVX512, 1>, T8PD;
Craig Topper17bd84c2018-06-18 18:47:07 +00004970defm VPMAXUQ : avx512_binop_rm_vl_q<0x3F, "vpmaxuq", umax,
4971 SchedWriteVecALU, HasAVX512, 1>, T8PD,
4972 NotEVEX2VEXConvertible;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004973
Igor Bregerf2460112015-07-26 14:41:44 +00004974defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004975 SchedWriteVecALU, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004976defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004977 SchedWriteVecALU, HasBWI, 1>;
Craig Topper17bd84c2018-06-18 18:47:07 +00004978defm VPMINSD : avx512_binop_rm_vl_d<0x39, "vpminsd", smin,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004979 SchedWriteVecALU, HasAVX512, 1>, T8PD;
Craig Topper17bd84c2018-06-18 18:47:07 +00004980defm VPMINSQ : avx512_binop_rm_vl_q<0x39, "vpminsq", smin,
4981 SchedWriteVecALU, HasAVX512, 1>, T8PD,
4982 NotEVEX2VEXConvertible;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004983
Igor Bregerf2460112015-07-26 14:41:44 +00004984defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004985 SchedWriteVecALU, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004986defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004987 SchedWriteVecALU, HasBWI, 1>, T8PD;
Craig Topper17bd84c2018-06-18 18:47:07 +00004988defm VPMINUD : avx512_binop_rm_vl_d<0x3B, "vpminud", umin,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004989 SchedWriteVecALU, HasAVX512, 1>, T8PD;
Craig Topper17bd84c2018-06-18 18:47:07 +00004990defm VPMINUQ : avx512_binop_rm_vl_q<0x3B, "vpminuq", umin,
4991 SchedWriteVecALU, HasAVX512, 1>, T8PD,
4992 NotEVEX2VEXConvertible;
Craig Topperabe80cc2016-08-28 06:06:28 +00004993
Simon Pilgrim47c1ff72016-10-27 17:07:40 +00004994// PMULLQ: Use 512bit version to implement 128/256 bit in case NoVLX.
4995let Predicates = [HasDQI, NoVLX] in {
4996 def : Pat<(v4i64 (mul (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
4997 (EXTRACT_SUBREG
4998 (VPMULLQZrr
4999 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
5000 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
5001 sub_ymm)>;
5002
5003 def : Pat<(v2i64 (mul (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
5004 (EXTRACT_SUBREG
5005 (VPMULLQZrr
5006 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
5007 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
5008 sub_xmm)>;
5009}
5010
Craig Topper4520d4f2017-12-04 07:21:01 +00005011// PMULLQ: Use 512bit version to implement 128/256 bit in case NoVLX.
5012let Predicates = [HasDQI, NoVLX] in {
5013 def : Pat<(v4i64 (mul (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
5014 (EXTRACT_SUBREG
5015 (VPMULLQZrr
5016 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
5017 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
5018 sub_ymm)>;
5019
5020 def : Pat<(v2i64 (mul (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
5021 (EXTRACT_SUBREG
5022 (VPMULLQZrr
5023 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
5024 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
5025 sub_xmm)>;
5026}
5027
5028multiclass avx512_min_max_lowering<Instruction Instr, SDNode OpNode> {
5029 def : Pat<(v4i64 (OpNode VR256X:$src1, VR256X:$src2)),
5030 (EXTRACT_SUBREG
5031 (Instr
5032 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
5033 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
5034 sub_ymm)>;
5035
5036 def : Pat<(v2i64 (OpNode VR128X:$src1, VR128X:$src2)),
5037 (EXTRACT_SUBREG
5038 (Instr
5039 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
5040 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
5041 sub_xmm)>;
5042}
5043
Craig Topper694c73a2018-01-01 01:11:32 +00005044let Predicates = [HasAVX512, NoVLX] in {
Craig Topper4520d4f2017-12-04 07:21:01 +00005045 defm : avx512_min_max_lowering<VPMAXUQZrr, umax>;
5046 defm : avx512_min_max_lowering<VPMINUQZrr, umin>;
5047 defm : avx512_min_max_lowering<VPMAXSQZrr, smax>;
5048 defm : avx512_min_max_lowering<VPMINSQZrr, smin>;
5049}
5050
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005051//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005052// AVX-512 Logical Instructions
5053//===----------------------------------------------------------------------===//
5054
Craig Topperafce0ba2017-08-30 16:38:33 +00005055// OpNodeMsk is the OpNode to use when element size is important. OpNode will
5056// be set to null_frag for 32-bit elements.
5057multiclass avx512_logic_rm<bits<8> opc, string OpcodeStr,
5058 SDPatternOperator OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005059 SDNode OpNodeMsk, X86FoldableSchedWrite sched,
5060 X86VectorVTInfo _, bit IsCommutable = 0> {
Craig Topperafce0ba2017-08-30 16:38:33 +00005061 let hasSideEffects = 0 in
Craig Topperabe80cc2016-08-28 06:06:28 +00005062 defm rr : AVX512_maskable_logic<opc, MRMSrcReg, _, (outs _.RC:$dst),
5063 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5064 "$src2, $src1", "$src1, $src2",
5065 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
5066 (bitconvert (_.VT _.RC:$src2)))),
Craig Topperafce0ba2017-08-30 16:38:33 +00005067 (_.VT (bitconvert (_.i64VT (OpNodeMsk _.RC:$src1,
5068 _.RC:$src2)))),
Simon Pilgrim0e456342018-04-12 20:47:34 +00005069 IsCommutable>, AVX512BIBase, EVEX_4V,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005070 Sched<[sched]>;
Craig Topperabe80cc2016-08-28 06:06:28 +00005071
Craig Topperafce0ba2017-08-30 16:38:33 +00005072 let hasSideEffects = 0, mayLoad = 1 in
Craig Topperabe80cc2016-08-28 06:06:28 +00005073 defm rm : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
5074 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
5075 "$src2, $src1", "$src1, $src2",
5076 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
5077 (bitconvert (_.LdFrag addr:$src2)))),
Craig Topperafce0ba2017-08-30 16:38:33 +00005078 (_.VT (bitconvert (_.i64VT (OpNodeMsk _.RC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00005079 (bitconvert (_.LdFrag addr:$src2))))))>,
5080 AVX512BIBase, EVEX_4V,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005081 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topperabe80cc2016-08-28 06:06:28 +00005082}
5083
Craig Topperafce0ba2017-08-30 16:38:33 +00005084// OpNodeMsk is the OpNode to use where element size is important. So use
5085// for all of the broadcast patterns.
5086multiclass avx512_logic_rmb<bits<8> opc, string OpcodeStr,
5087 SDPatternOperator OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005088 SDNode OpNodeMsk, X86FoldableSchedWrite sched, X86VectorVTInfo _,
Craig Topperafce0ba2017-08-30 16:38:33 +00005089 bit IsCommutable = 0> :
Simon Pilgrim21e89792018-04-13 14:36:59 +00005090 avx512_logic_rm<opc, OpcodeStr, OpNode, OpNodeMsk, sched, _,
Simon Pilgrimb9b46392017-12-05 14:04:23 +00005091 IsCommutable> {
Craig Topperabe80cc2016-08-28 06:06:28 +00005092 defm rmb : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
5093 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5094 "${src2}"##_.BroadcastStr##", $src1",
5095 "$src1, ${src2}"##_.BroadcastStr,
Craig Topperafce0ba2017-08-30 16:38:33 +00005096 (_.i64VT (OpNodeMsk _.RC:$src1,
Craig Topperabe80cc2016-08-28 06:06:28 +00005097 (bitconvert
5098 (_.VT (X86VBroadcast
5099 (_.ScalarLdFrag addr:$src2)))))),
Craig Topperafce0ba2017-08-30 16:38:33 +00005100 (_.VT (bitconvert (_.i64VT (OpNodeMsk _.RC:$src1,
Craig Topperabe80cc2016-08-28 06:06:28 +00005101 (bitconvert
5102 (_.VT (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00005103 (_.ScalarLdFrag addr:$src2))))))))>,
5104 AVX512BIBase, EVEX_4V, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005105 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topperabe80cc2016-08-28 06:06:28 +00005106}
5107
Craig Topperafce0ba2017-08-30 16:38:33 +00005108multiclass avx512_logic_rmb_vl<bits<8> opc, string OpcodeStr,
5109 SDPatternOperator OpNode,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005110 SDNode OpNodeMsk, X86SchedWriteWidths sched,
Simon Pilgrimb9b46392017-12-05 14:04:23 +00005111 AVX512VLVectorVTInfo VTInfo,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00005112 bit IsCommutable = 0> {
5113 let Predicates = [HasAVX512] in
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005114 defm Z : avx512_logic_rmb<opc, OpcodeStr, OpNode, OpNodeMsk, sched.ZMM,
Simon Pilgrimb9b46392017-12-05 14:04:23 +00005115 VTInfo.info512, IsCommutable>, EVEX_V512;
Craig Topperabe80cc2016-08-28 06:06:28 +00005116
Craig Topperb0cbd5b2017-01-24 06:25:34 +00005117 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005118 defm Z256 : avx512_logic_rmb<opc, OpcodeStr, OpNode, OpNodeMsk, sched.YMM,
Craig Topperafce0ba2017-08-30 16:38:33 +00005119 VTInfo.info256, IsCommutable>, EVEX_V256;
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005120 defm Z128 : avx512_logic_rmb<opc, OpcodeStr, OpNode, OpNodeMsk, sched.XMM,
Craig Topperafce0ba2017-08-30 16:38:33 +00005121 VTInfo.info128, IsCommutable>, EVEX_V128;
Craig Topperabe80cc2016-08-28 06:06:28 +00005122 }
5123}
5124
Craig Topperabe80cc2016-08-28 06:06:28 +00005125multiclass avx512_logic_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005126 SDNode OpNode, X86SchedWriteWidths sched,
Simon Pilgrimb9b46392017-12-05 14:04:23 +00005127 bit IsCommutable = 0> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00005128 defm Q : avx512_logic_rmb_vl<opc_q, OpcodeStr#"q", OpNode, OpNode, sched,
Craig Topperafce0ba2017-08-30 16:38:33 +00005129 avx512vl_i64_info, IsCommutable>,
5130 VEX_W, EVEX_CD8<64, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00005131 defm D : avx512_logic_rmb_vl<opc_d, OpcodeStr#"d", null_frag, OpNode, sched,
Craig Topperafce0ba2017-08-30 16:38:33 +00005132 avx512vl_i32_info, IsCommutable>,
5133 EVEX_CD8<32, CD8VF>;
Craig Topperabe80cc2016-08-28 06:06:28 +00005134}
5135
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005136defm VPAND : avx512_logic_rm_vl_dq<0xDB, 0xDB, "vpand", and,
5137 SchedWriteVecLogic, 1>;
5138defm VPOR : avx512_logic_rm_vl_dq<0xEB, 0xEB, "vpor", or,
5139 SchedWriteVecLogic, 1>;
5140defm VPXOR : avx512_logic_rm_vl_dq<0xEF, 0xEF, "vpxor", xor,
5141 SchedWriteVecLogic, 1>;
5142defm VPANDN : avx512_logic_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp,
5143 SchedWriteVecLogic>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005144
5145//===----------------------------------------------------------------------===//
5146// AVX-512 FP arithmetic
5147//===----------------------------------------------------------------------===//
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005148
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005149multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005150 SDNode OpNode, SDNode VecNode,
5151 X86FoldableSchedWrite sched, bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00005152 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005153 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5154 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5155 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00005156 (_.VT (VecNode _.RC:$src1, _.RC:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00005157 (i32 FROUND_CURRENT)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005158 Sched<[sched]>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005159
5160 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00005161 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005162 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00005163 (_.VT (VecNode _.RC:$src1,
5164 _.ScalarIntMemCPat:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00005165 (i32 FROUND_CURRENT)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005166 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper79011a62016-07-26 08:06:18 +00005167 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005168 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00005169 (ins _.FRC:$src1, _.FRC:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005170 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005171 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005172 Sched<[sched]> {
Craig Topper79011a62016-07-26 08:06:18 +00005173 let isCommutable = IsCommutable;
5174 }
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005175 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00005176 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005177 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5178 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00005179 (_.ScalarLdFrag addr:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005180 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005181 }
Craig Topper5ec33a92016-07-22 05:00:42 +00005182 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005183}
5184
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005185multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005186 SDNode VecNode, X86FoldableSchedWrite sched,
5187 bit IsCommutable = 0> {
Craig Topper5ec33a92016-07-22 05:00:42 +00005188 let ExeDomain = _.ExeDomain in
Craig Topperda7e78e2017-12-10 04:07:28 +00005189 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005190 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
5191 "$rc, $src2, $src1", "$src1, $src2, $rc",
5192 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrim0e456342018-04-12 20:47:34 +00005193 (i32 imm:$rc)), IsCommutable>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005194 EVEX_B, EVEX_RC, Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005195}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005196multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Craig Topper56d40222017-02-22 06:54:18 +00005197 SDNode OpNode, SDNode VecNode, SDNode SaeNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005198 X86FoldableSchedWrite sched, bit IsCommutable> {
Craig Topper56d40222017-02-22 06:54:18 +00005199 let ExeDomain = _.ExeDomain in {
5200 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5201 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5202 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005203 (_.VT (VecNode _.RC:$src1, _.RC:$src2))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005204 Sched<[sched]>;
Craig Topper56d40222017-02-22 06:54:18 +00005205
5206 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5207 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
5208 "$src2, $src1", "$src1, $src2",
5209 (_.VT (VecNode _.RC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00005210 _.ScalarIntMemCPat:$src2))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005211 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper56d40222017-02-22 06:54:18 +00005212
5213 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
5214 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
5215 (ins _.FRC:$src1, _.FRC:$src2),
5216 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005217 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005218 Sched<[sched]> {
Craig Topper56d40222017-02-22 06:54:18 +00005219 let isCommutable = IsCommutable;
5220 }
5221 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
5222 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
5223 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5224 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00005225 (_.ScalarLdFrag addr:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005226 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper56d40222017-02-22 06:54:18 +00005227 }
5228
Craig Topperda7e78e2017-12-10 04:07:28 +00005229 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005230 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005231 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Topper56d40222017-02-22 06:54:18 +00005232 (SaeNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00005233 (i32 FROUND_NO_EXC))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005234 Sched<[sched]>;
Craig Topper56d40222017-02-22 06:54:18 +00005235 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005236}
5237
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005238multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005239 SDNode VecNode, X86SchedWriteSizes sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005240 bit IsCommutable> {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005241 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005242 sched.PS.Scl, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005243 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005244 sched.PS.Scl, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005245 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
5246 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005247 sched.PD.Scl, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005248 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005249 sched.PD.Scl, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005250 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
5251}
5252
5253multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005254 SDNode VecNode, SDNode SaeNode,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005255 X86SchedWriteSizes sched, bit IsCommutable> {
Craig Topper56d40222017-02-22 06:54:18 +00005256 defm SSZ : avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, OpNode,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005257 VecNode, SaeNode, sched.PS.Scl, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005258 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper56d40222017-02-22 06:54:18 +00005259 defm SDZ : avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, OpNode,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005260 VecNode, SaeNode, sched.PD.Scl, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005261 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
5262}
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005263defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnds,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005264 SchedWriteFAddSizes, 1>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005265defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnds,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005266 SchedWriteFMulSizes, 1>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005267defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnds,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005268 SchedWriteFAddSizes, 0>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005269defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnds,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005270 SchedWriteFDivSizes, 0>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005271defm VMIN : avx512_binop_s_sae<0x5D, "vmin", X86fmin, X86fmins, X86fminRnds,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005272 SchedWriteFCmpSizes, 0>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005273defm VMAX : avx512_binop_s_sae<0x5F, "vmax", X86fmax, X86fmaxs, X86fmaxRnds,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005274 SchedWriteFCmpSizes, 0>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00005275
5276// MIN/MAX nodes are commutable under "unsafe-fp-math". In this case we use
5277// X86fminc and X86fmaxc instead of X86fmin and X86fmax
5278multiclass avx512_comutable_binop_s<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005279 X86VectorVTInfo _, SDNode OpNode,
5280 X86FoldableSchedWrite sched> {
Craig Topper03669332017-02-26 06:45:56 +00005281 let isCodeGenOnly = 1, Predicates = [HasAVX512], ExeDomain = _.ExeDomain in {
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00005282 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
5283 (ins _.FRC:$src1, _.FRC:$src2),
5284 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005285 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005286 Sched<[sched]> {
Craig Topper79011a62016-07-26 08:06:18 +00005287 let isCommutable = 1;
5288 }
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00005289 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
5290 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
5291 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5292 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00005293 (_.ScalarLdFrag addr:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005294 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00005295 }
5296}
5297defm VMINCSSZ : avx512_comutable_binop_s<0x5D, "vminss", f32x_info, X86fminc,
Simon Pilgrimc546f942018-05-01 16:50:16 +00005298 SchedWriteFCmp.Scl>, XS, EVEX_4V,
5299 VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00005300
5301defm VMINCSDZ : avx512_comutable_binop_s<0x5D, "vminsd", f64x_info, X86fminc,
Simon Pilgrimc546f942018-05-01 16:50:16 +00005302 SchedWriteFCmp.Scl>, XD, VEX_W, EVEX_4V,
5303 VEX_LIG, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00005304
5305defm VMAXCSSZ : avx512_comutable_binop_s<0x5F, "vmaxss", f32x_info, X86fmaxc,
Simon Pilgrimc546f942018-05-01 16:50:16 +00005306 SchedWriteFCmp.Scl>, XS, EVEX_4V,
5307 VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00005308
5309defm VMAXCSDZ : avx512_comutable_binop_s<0x5F, "vmaxsd", f64x_info, X86fmaxc,
Simon Pilgrimc546f942018-05-01 16:50:16 +00005310 SchedWriteFCmp.Scl>, XD, VEX_W, EVEX_4V,
5311 VEX_LIG, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005312
Craig Topper375aa902016-12-19 00:42:28 +00005313multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005314 X86VectorVTInfo _, X86FoldableSchedWrite sched,
Craig Topper9433f972016-08-02 06:16:53 +00005315 bit IsCommutable> {
Craig Topper375aa902016-12-19 00:42:28 +00005316 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Robert Khasanov595e5982014-10-29 15:43:02 +00005317 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5318 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
5319 "$src2, $src1", "$src1, $src2",
Simon Pilgrim0e456342018-04-12 20:47:34 +00005320 (_.VT (OpNode _.RC:$src1, _.RC:$src2)), IsCommutable>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005321 EVEX_4V, Sched<[sched]>;
Craig Topper375aa902016-12-19 00:42:28 +00005322 let mayLoad = 1 in {
5323 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5324 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
5325 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005326 (OpNode _.RC:$src1, (_.LdFrag addr:$src2))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005327 EVEX_4V, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper375aa902016-12-19 00:42:28 +00005328 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5329 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
5330 "${src2}"##_.BroadcastStr##", $src1",
5331 "$src1, ${src2}"##_.BroadcastStr,
5332 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00005333 (_.ScalarLdFrag addr:$src2))))>,
5334 EVEX_4V, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005335 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper375aa902016-12-19 00:42:28 +00005336 }
Craig Topper5ec33a92016-07-22 05:00:42 +00005337 }
Robert Khasanov595e5982014-10-29 15:43:02 +00005338}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00005339
Simon Pilgrim21e89792018-04-13 14:36:59 +00005340multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr,
5341 SDPatternOperator OpNodeRnd,
5342 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper5ec33a92016-07-22 05:00:42 +00005343 let ExeDomain = _.ExeDomain in
Craig Topperc89e2822017-12-10 09:14:38 +00005344 defm rrb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005345 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
5346 "$rc, $src2, $src1", "$src1, $src2, $rc",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005347 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005348 EVEX_4V, EVEX_B, EVEX_RC, Sched<[sched]>;
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005349}
5350
Simon Pilgrim21e89792018-04-13 14:36:59 +00005351multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr,
5352 SDPatternOperator OpNodeRnd,
5353 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper5ec33a92016-07-22 05:00:42 +00005354 let ExeDomain = _.ExeDomain in
Craig Topperc89e2822017-12-10 09:14:38 +00005355 defm rrb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005356 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
5357 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005358 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005359 EVEX_4V, EVEX_B, Sched<[sched]>;
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005360}
5361
Craig Topper375aa902016-12-19 00:42:28 +00005362multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005363 Predicate prd, X86SchedWriteSizes sched,
Craig Topper9433f972016-08-02 06:16:53 +00005364 bit IsCommutable = 0> {
Craig Topperdb290662016-05-01 05:57:06 +00005365 let Predicates = [prd] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00005366 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005367 sched.PS.ZMM, IsCommutable>, EVEX_V512, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00005368 EVEX_CD8<32, CD8VF>;
5369 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005370 sched.PD.ZMM, IsCommutable>, EVEX_V512, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00005371 EVEX_CD8<64, CD8VF>;
Craig Topperdb290662016-05-01 05:57:06 +00005372 }
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00005373
Robert Khasanov595e5982014-10-29 15:43:02 +00005374 // Define only if AVX512VL feature is present.
Craig Topperdb290662016-05-01 05:57:06 +00005375 let Predicates = [prd, HasVLX] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00005376 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005377 sched.PS.XMM, IsCommutable>, EVEX_V128, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00005378 EVEX_CD8<32, CD8VF>;
5379 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005380 sched.PS.YMM, IsCommutable>, EVEX_V256, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00005381 EVEX_CD8<32, CD8VF>;
5382 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005383 sched.PD.XMM, IsCommutable>, EVEX_V128, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00005384 EVEX_CD8<64, CD8VF>;
5385 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005386 sched.PD.YMM, IsCommutable>, EVEX_V256, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00005387 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00005388 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005389}
5390
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005391multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005392 X86SchedWriteSizes sched> {
5393 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, sched.PS.ZMM,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005394 v16f32_info>,
5395 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005396 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, sched.PD.ZMM,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005397 v8f64_info>,
5398 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005399}
5400
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005401multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005402 X86SchedWriteSizes sched> {
5403 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, sched.PS.ZMM,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005404 v16f32_info>,
5405 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005406 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, sched.PD.ZMM,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005407 v8f64_info>,
5408 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005409}
5410
Craig Topper9433f972016-08-02 06:16:53 +00005411defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, HasAVX512,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005412 SchedWriteFAddSizes, 1>,
5413 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd, SchedWriteFAddSizes>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005414defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, HasAVX512,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005415 SchedWriteFMulSizes, 1>,
5416 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd, SchedWriteFMulSizes>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005417defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub, HasAVX512,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005418 SchedWriteFAddSizes>,
5419 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd, SchedWriteFAddSizes>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005420defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv, HasAVX512,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005421 SchedWriteFDivSizes>,
5422 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd, SchedWriteFDivSizes>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005423defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, HasAVX512,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005424 SchedWriteFCmpSizes, 0>,
5425 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd, SchedWriteFCmpSizes>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005426defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, HasAVX512,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005427 SchedWriteFCmpSizes, 0>,
5428 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd, SchedWriteFCmpSizes>;
Igor Breger58c07802016-05-03 11:51:45 +00005429let isCodeGenOnly = 1 in {
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005430 defm VMINC : avx512_fp_binop_p<0x5D, "vmin", X86fminc, HasAVX512,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005431 SchedWriteFCmpSizes, 1>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005432 defm VMAXC : avx512_fp_binop_p<0x5F, "vmax", X86fmaxc, HasAVX512,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005433 SchedWriteFCmpSizes, 1>;
Igor Breger58c07802016-05-03 11:51:45 +00005434}
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005435defm VAND : avx512_fp_binop_p<0x54, "vand", null_frag, HasDQI,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005436 SchedWriteFLogicSizes, 1>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005437defm VANDN : avx512_fp_binop_p<0x55, "vandn", null_frag, HasDQI,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005438 SchedWriteFLogicSizes, 0>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005439defm VOR : avx512_fp_binop_p<0x56, "vor", null_frag, HasDQI,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005440 SchedWriteFLogicSizes, 1>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005441defm VXOR : avx512_fp_binop_p<0x57, "vxor", null_frag, HasDQI,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005442 SchedWriteFLogicSizes, 1>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00005443
Craig Topper8f6827c2016-08-31 05:37:52 +00005444// Patterns catch floating point selects with bitcasted integer logic ops.
Craig Topper45d65032016-09-02 05:29:13 +00005445multiclass avx512_fp_logical_lowering<string InstrStr, SDNode OpNode,
5446 X86VectorVTInfo _, Predicate prd> {
5447let Predicates = [prd] in {
5448 // Masked register-register logical operations.
5449 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5450 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
5451 _.RC:$src0)),
5452 (!cast<Instruction>(InstrStr#rrk) _.RC:$src0, _.KRCWM:$mask,
5453 _.RC:$src1, _.RC:$src2)>;
5454 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5455 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
5456 _.ImmAllZerosV)),
5457 (!cast<Instruction>(InstrStr#rrkz) _.KRCWM:$mask, _.RC:$src1,
5458 _.RC:$src2)>;
5459 // Masked register-memory logical operations.
5460 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5461 (bitconvert (_.i64VT (OpNode _.RC:$src1,
5462 (load addr:$src2)))),
5463 _.RC:$src0)),
5464 (!cast<Instruction>(InstrStr#rmk) _.RC:$src0, _.KRCWM:$mask,
5465 _.RC:$src1, addr:$src2)>;
5466 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5467 (bitconvert (_.i64VT (OpNode _.RC:$src1, (load addr:$src2)))),
5468 _.ImmAllZerosV)),
5469 (!cast<Instruction>(InstrStr#rmkz) _.KRCWM:$mask, _.RC:$src1,
5470 addr:$src2)>;
5471 // Register-broadcast logical operations.
5472 def : Pat<(_.i64VT (OpNode _.RC:$src1,
5473 (bitconvert (_.VT (X86VBroadcast
5474 (_.ScalarLdFrag addr:$src2)))))),
5475 (!cast<Instruction>(InstrStr#rmb) _.RC:$src1, addr:$src2)>;
5476 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5477 (bitconvert
5478 (_.i64VT (OpNode _.RC:$src1,
5479 (bitconvert (_.VT
5480 (X86VBroadcast
5481 (_.ScalarLdFrag addr:$src2))))))),
5482 _.RC:$src0)),
5483 (!cast<Instruction>(InstrStr#rmbk) _.RC:$src0, _.KRCWM:$mask,
5484 _.RC:$src1, addr:$src2)>;
5485 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5486 (bitconvert
5487 (_.i64VT (OpNode _.RC:$src1,
5488 (bitconvert (_.VT
5489 (X86VBroadcast
5490 (_.ScalarLdFrag addr:$src2))))))),
5491 _.ImmAllZerosV)),
5492 (!cast<Instruction>(InstrStr#rmbkz) _.KRCWM:$mask,
5493 _.RC:$src1, addr:$src2)>;
5494}
Craig Topper8f6827c2016-08-31 05:37:52 +00005495}
5496
Craig Topper45d65032016-09-02 05:29:13 +00005497multiclass avx512_fp_logical_lowering_sizes<string InstrStr, SDNode OpNode> {
5498 defm : avx512_fp_logical_lowering<InstrStr#DZ128, OpNode, v4f32x_info, HasVLX>;
5499 defm : avx512_fp_logical_lowering<InstrStr#QZ128, OpNode, v2f64x_info, HasVLX>;
5500 defm : avx512_fp_logical_lowering<InstrStr#DZ256, OpNode, v8f32x_info, HasVLX>;
5501 defm : avx512_fp_logical_lowering<InstrStr#QZ256, OpNode, v4f64x_info, HasVLX>;
5502 defm : avx512_fp_logical_lowering<InstrStr#DZ, OpNode, v16f32_info, HasAVX512>;
5503 defm : avx512_fp_logical_lowering<InstrStr#QZ, OpNode, v8f64_info, HasAVX512>;
Craig Topper8f6827c2016-08-31 05:37:52 +00005504}
5505
Craig Topper45d65032016-09-02 05:29:13 +00005506defm : avx512_fp_logical_lowering_sizes<"VPAND", and>;
5507defm : avx512_fp_logical_lowering_sizes<"VPOR", or>;
5508defm : avx512_fp_logical_lowering_sizes<"VPXOR", xor>;
5509defm : avx512_fp_logical_lowering_sizes<"VPANDN", X86andnp>;
5510
Craig Topper2baef8f2016-12-18 04:17:00 +00005511let Predicates = [HasVLX,HasDQI] in {
Craig Topperd3295c62016-12-17 19:26:00 +00005512 // Use packed logical operations for scalar ops.
5513 def : Pat<(f64 (X86fand FR64X:$src1, FR64X:$src2)),
Craig Topper07a17872018-07-16 06:56:09 +00005514 (COPY_TO_REGCLASS
5515 (v2f64 (VANDPDZ128rr (v2f64 (COPY_TO_REGCLASS FR64X:$src1, VR128X)),
5516 (v2f64 (COPY_TO_REGCLASS FR64X:$src2, VR128X)))),
5517 FR64X)>;
Craig Topperd3295c62016-12-17 19:26:00 +00005518 def : Pat<(f64 (X86for FR64X:$src1, FR64X:$src2)),
Craig Topper07a17872018-07-16 06:56:09 +00005519 (COPY_TO_REGCLASS
5520 (v2f64 (VORPDZ128rr (v2f64 (COPY_TO_REGCLASS FR64X:$src1, VR128X)),
5521 (v2f64 (COPY_TO_REGCLASS FR64X:$src2, VR128X)))),
5522 FR64X)>;
Craig Topperd3295c62016-12-17 19:26:00 +00005523 def : Pat<(f64 (X86fxor FR64X:$src1, FR64X:$src2)),
Craig Topper07a17872018-07-16 06:56:09 +00005524 (COPY_TO_REGCLASS
5525 (v2f64 (VXORPDZ128rr (v2f64 (COPY_TO_REGCLASS FR64X:$src1, VR128X)),
5526 (v2f64 (COPY_TO_REGCLASS FR64X:$src2, VR128X)))),
5527 FR64X)>;
Craig Topperd3295c62016-12-17 19:26:00 +00005528 def : Pat<(f64 (X86fandn FR64X:$src1, FR64X:$src2)),
Craig Topper07a17872018-07-16 06:56:09 +00005529 (COPY_TO_REGCLASS
5530 (v2f64 (VANDNPDZ128rr (v2f64 (COPY_TO_REGCLASS FR64X:$src1, VR128X)),
5531 (v2f64 (COPY_TO_REGCLASS FR64X:$src2, VR128X)))),
5532 FR64X)>;
Craig Topperd3295c62016-12-17 19:26:00 +00005533
5534 def : Pat<(f32 (X86fand FR32X:$src1, FR32X:$src2)),
Craig Topper07a17872018-07-16 06:56:09 +00005535 (COPY_TO_REGCLASS
5536 (v4f32 (VANDPSZ128rr (v4f32 (COPY_TO_REGCLASS FR32X:$src1, VR128X)),
5537 (v4f32 (COPY_TO_REGCLASS FR32X:$src2, VR128X)))),
5538 FR32X)>;
Craig Topperd3295c62016-12-17 19:26:00 +00005539 def : Pat<(f32 (X86for FR32X:$src1, FR32X:$src2)),
Craig Topper07a17872018-07-16 06:56:09 +00005540 (COPY_TO_REGCLASS
5541 (v4f32 (VORPSZ128rr (v4f32 (COPY_TO_REGCLASS FR32X:$src1, VR128X)),
5542 (v4f32 (COPY_TO_REGCLASS FR32X:$src2, VR128X)))),
5543 FR32X)>;
Craig Topperd3295c62016-12-17 19:26:00 +00005544 def : Pat<(f32 (X86fxor FR32X:$src1, FR32X:$src2)),
Craig Topper07a17872018-07-16 06:56:09 +00005545 (COPY_TO_REGCLASS
5546 (v4f32 (VXORPSZ128rr (v4f32 (COPY_TO_REGCLASS FR32X:$src1, VR128X)),
5547 (v4f32 (COPY_TO_REGCLASS FR32X:$src2, VR128X)))),
5548 FR32X)>;
Craig Topperd3295c62016-12-17 19:26:00 +00005549 def : Pat<(f32 (X86fandn FR32X:$src1, FR32X:$src2)),
Craig Topper07a17872018-07-16 06:56:09 +00005550 (COPY_TO_REGCLASS
5551 (v4f32 (VANDNPSZ128rr (v4f32 (COPY_TO_REGCLASS FR32X:$src1, VR128X)),
5552 (v4f32 (COPY_TO_REGCLASS FR32X:$src2, VR128X)))),
5553 FR32X)>;
Craig Topperd3295c62016-12-17 19:26:00 +00005554}
5555
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005556multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005557 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topperaa8e9032017-02-26 06:45:40 +00005558 let ExeDomain = _.ExeDomain in {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005559 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5560 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
5561 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005562 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005563 EVEX_4V, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005564 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5565 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
5566 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005567 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005568 EVEX_4V, Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005569 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5570 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
5571 "${src2}"##_.BroadcastStr##", $src1",
5572 "$src1, ${src2}"##_.BroadcastStr,
5573 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005574 (_.ScalarLdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00005575 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005576 EVEX_4V, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topperaa8e9032017-02-26 06:45:40 +00005577 }
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005578}
5579
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005580multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005581 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topperaa8e9032017-02-26 06:45:40 +00005582 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005583 defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5584 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
5585 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005586 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005587 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005588 defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper75d71542017-11-13 08:07:33 +00005589 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr##_.Suffix,
Craig Toppere1cac152016-06-07 07:27:54 +00005590 "$src2, $src1", "$src1, $src2",
Craig Topper75d71542017-11-13 08:07:33 +00005591 (OpNode _.RC:$src1, _.ScalarIntMemCPat:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00005592 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005593 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topperaa8e9032017-02-26 06:45:40 +00005594 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005595}
5596
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005597multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr,
5598 SDNode OpNode, SDNode OpNodeScal,
5599 X86SchedWriteWidths sched> {
5600 defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, sched.ZMM, v16f32_info>,
5601 avx512_fp_round_packed<opc, OpcodeStr, OpNode, sched.ZMM, v16f32_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005602 EVEX_V512, EVEX_CD8<32, CD8VF>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005603 defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, sched.ZMM, v8f64_info>,
5604 avx512_fp_round_packed<opc, OpcodeStr, OpNode, sched.ZMM, v8f64_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005605 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Craig Topper82fa0482018-06-14 15:40:30 +00005606 defm SSZ : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, sched.Scl, f32x_info>,
5607 avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNodeScal, sched.Scl>,
5608 EVEX_4V,EVEX_CD8<32, CD8VT1>;
5609 defm SDZ : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, sched.Scl, f64x_info>,
5610 avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNodeScal, sched.Scl>,
5611 EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005612
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005613 // Define only if AVX512VL feature is present.
5614 let Predicates = [HasVLX] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005615 defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, sched.XMM, v4f32x_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005616 EVEX_V128, EVEX_CD8<32, CD8VF>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005617 defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, sched.YMM, v8f32x_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005618 EVEX_V256, EVEX_CD8<32, CD8VF>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005619 defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, sched.XMM, v2f64x_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005620 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005621 defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, sched.YMM, v4f64x_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005622 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
5623 }
5624}
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005625defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef, X86scalefs,
Craig Topper17bd84c2018-06-18 18:47:07 +00005626 SchedWriteFAdd>, T8PD, NotEVEX2VEXConvertible;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005627
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005628//===----------------------------------------------------------------------===//
5629// AVX-512 VPTESTM instructions
5630//===----------------------------------------------------------------------===//
5631
Craig Topper15d69732018-01-28 00:56:30 +00005632multiclass avx512_vptest<bits<8> opc, string OpcodeStr, PatFrag OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005633 X86FoldableSchedWrite sched, X86VectorVTInfo _,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005634 string Name> {
Craig Topper1a093932017-11-11 06:19:12 +00005635 let ExeDomain = _.ExeDomain in {
Igor Breger639fde72016-03-03 14:18:38 +00005636 let isCommutable = 1 in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005637 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
5638 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5639 "$src2, $src1", "$src1, $src2",
Craig Topper15d69732018-01-28 00:56:30 +00005640 (OpNode (bitconvert (_.i64VT (and _.RC:$src1, _.RC:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00005641 _.ImmAllZerosV)>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005642 EVEX_4V, Sched<[sched]>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005643 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
5644 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
5645 "$src2, $src1", "$src1, $src2",
Craig Topper15d69732018-01-28 00:56:30 +00005646 (OpNode (bitconvert
5647 (_.i64VT (and _.RC:$src1,
5648 (bitconvert (_.LdFrag addr:$src2))))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00005649 _.ImmAllZerosV)>,
5650 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005651 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper1a093932017-11-11 06:19:12 +00005652 }
Craig Topper15d69732018-01-28 00:56:30 +00005653
5654 // Patterns for compare with 0 that just use the same source twice.
5655 def : Pat<(_.KVT (OpNode _.RC:$src, _.ImmAllZerosV)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005656 (_.KVT (!cast<Instruction>(Name # _.ZSuffix # "rr")
Craig Topper15d69732018-01-28 00:56:30 +00005657 _.RC:$src, _.RC:$src))>;
5658
5659 def : Pat<(_.KVT (and _.KRC:$mask, (OpNode _.RC:$src, _.ImmAllZerosV))),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005660 (_.KVT (!cast<Instruction>(Name # _.ZSuffix # "rrk")
Craig Topper15d69732018-01-28 00:56:30 +00005661 _.KRC:$mask, _.RC:$src, _.RC:$src))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005662}
5663
Craig Topper15d69732018-01-28 00:56:30 +00005664multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, PatFrag OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005665 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper1a093932017-11-11 06:19:12 +00005666 let ExeDomain = _.ExeDomain in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005667 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
5668 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5669 "${src2}"##_.BroadcastStr##", $src1",
5670 "$src1, ${src2}"##_.BroadcastStr,
Craig Topper15d69732018-01-28 00:56:30 +00005671 (OpNode (and _.RC:$src1,
5672 (X86VBroadcast
5673 (_.ScalarLdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00005674 _.ImmAllZerosV)>,
5675 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005676 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00005677}
Igor Bregerfca0a342016-01-28 13:19:25 +00005678
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005679// Use 512bit version to implement 128/256 bit in case NoVLX.
Craig Topper15d69732018-01-28 00:56:30 +00005680multiclass avx512_vptest_lowering<PatFrag OpNode, X86VectorVTInfo ExtendInfo,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005681 X86VectorVTInfo _, string Name> {
Craig Topper15d69732018-01-28 00:56:30 +00005682 def : Pat<(_.KVT (OpNode (bitconvert (_.i64VT (and _.RC:$src1, _.RC:$src2))),
5683 _.ImmAllZerosV)),
Craig Topper5e4b4532018-01-27 23:49:14 +00005684 (_.KVT (COPY_TO_REGCLASS
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005685 (!cast<Instruction>(Name # "Zrr")
Craig Topper5e4b4532018-01-27 23:49:14 +00005686 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
5687 _.RC:$src1, _.SubRegIdx),
5688 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
5689 _.RC:$src2, _.SubRegIdx)),
5690 _.KRC))>;
5691
5692 def : Pat<(_.KVT (and _.KRC:$mask,
Craig Topper15d69732018-01-28 00:56:30 +00005693 (OpNode (bitconvert (_.i64VT (and _.RC:$src1, _.RC:$src2))),
5694 _.ImmAllZerosV))),
Craig Topper5e4b4532018-01-27 23:49:14 +00005695 (COPY_TO_REGCLASS
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005696 (!cast<Instruction>(Name # "Zrrk")
Craig Topper5e4b4532018-01-27 23:49:14 +00005697 (COPY_TO_REGCLASS _.KRC:$mask, ExtendInfo.KRC),
5698 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
5699 _.RC:$src1, _.SubRegIdx),
5700 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
5701 _.RC:$src2, _.SubRegIdx)),
5702 _.KRC)>;
Craig Topper15d69732018-01-28 00:56:30 +00005703
5704 def : Pat<(_.KVT (OpNode _.RC:$src, _.ImmAllZerosV)),
5705 (_.KVT (COPY_TO_REGCLASS
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005706 (!cast<Instruction>(Name # "Zrr")
Craig Topper15d69732018-01-28 00:56:30 +00005707 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
5708 _.RC:$src, _.SubRegIdx),
5709 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
5710 _.RC:$src, _.SubRegIdx)),
5711 _.KRC))>;
5712
5713 def : Pat<(_.KVT (and _.KRC:$mask, (OpNode _.RC:$src, _.ImmAllZerosV))),
5714 (COPY_TO_REGCLASS
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005715 (!cast<Instruction>(Name # "Zrrk")
Craig Topper15d69732018-01-28 00:56:30 +00005716 (COPY_TO_REGCLASS _.KRC:$mask, ExtendInfo.KRC),
5717 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
5718 _.RC:$src, _.SubRegIdx),
5719 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
5720 _.RC:$src, _.SubRegIdx)),
5721 _.KRC)>;
Igor Bregerfca0a342016-01-28 13:19:25 +00005722}
5723
Craig Topper15d69732018-01-28 00:56:30 +00005724multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, PatFrag OpNode,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005725 X86SchedWriteWidths sched, AVX512VLVectorVTInfo _> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005726 let Predicates = [HasAVX512] in
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005727 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, sched.ZMM, _.info512, NAME>,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005728 avx512_vptest_mb<opc, OpcodeStr, OpNode, sched.ZMM, _.info512>, EVEX_V512;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005729
5730 let Predicates = [HasAVX512, HasVLX] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005731 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, sched.YMM, _.info256, NAME>,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005732 avx512_vptest_mb<opc, OpcodeStr, OpNode, sched.YMM, _.info256>, EVEX_V256;
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005733 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, sched.XMM, _.info128, NAME>,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005734 avx512_vptest_mb<opc, OpcodeStr, OpNode, sched.XMM, _.info128>, EVEX_V128;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005735 }
Igor Bregerfca0a342016-01-28 13:19:25 +00005736 let Predicates = [HasAVX512, NoVLX] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005737 defm Z256_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info256, NAME>;
5738 defm Z128_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info128, NAME>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005739 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005740}
5741
Craig Topper15d69732018-01-28 00:56:30 +00005742multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, PatFrag OpNode,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005743 X86SchedWriteWidths sched> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00005744 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode, sched,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005745 avx512vl_i32_info>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00005746 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode, sched,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005747 avx512vl_i64_info>, VEX_W;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005748}
5749
5750multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005751 PatFrag OpNode, X86SchedWriteWidths sched> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005752 let Predicates = [HasBWI] in {
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005753 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, sched.ZMM,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005754 v32i16_info, NAME#"W">, EVEX_V512, VEX_W;
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005755 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, sched.ZMM,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005756 v64i8_info, NAME#"B">, EVEX_V512;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005757 }
5758 let Predicates = [HasVLX, HasBWI] in {
5759
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005760 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, sched.YMM,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005761 v16i16x_info, NAME#"W">, EVEX_V256, VEX_W;
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005762 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, sched.XMM,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005763 v8i16x_info, NAME#"W">, EVEX_V128, VEX_W;
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005764 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, sched.YMM,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005765 v32i8x_info, NAME#"B">, EVEX_V256;
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005766 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, sched.XMM,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005767 v16i8x_info, NAME#"B">, EVEX_V128;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005768 }
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005769
Igor Bregerfca0a342016-01-28 13:19:25 +00005770 let Predicates = [HasAVX512, NoVLX] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00005771 defm BZ256_Alt : avx512_vptest_lowering<OpNode, v64i8_info, v32i8x_info, NAME#"B">;
5772 defm BZ128_Alt : avx512_vptest_lowering<OpNode, v64i8_info, v16i8x_info, NAME#"B">;
5773 defm WZ256_Alt : avx512_vptest_lowering<OpNode, v32i16_info, v16i16x_info, NAME#"W">;
5774 defm WZ128_Alt : avx512_vptest_lowering<OpNode, v32i16_info, v8i16x_info, NAME#"W">;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005775 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005776}
5777
Craig Topper9471a7c2018-02-19 19:23:31 +00005778// These patterns are used to match vptestm/vptestnm. We don't treat pcmpeqm
5779// as commutable here because we already canonicalized all zeros vectors to the
5780// RHS during lowering.
5781def X86pcmpeqm : PatFrag<(ops node:$src1, node:$src2),
Craig Topperc2696d52018-06-20 21:05:02 +00005782 (setcc node:$src1, node:$src2, SETEQ)>;
Craig Topper9471a7c2018-02-19 19:23:31 +00005783def X86pcmpnem : PatFrag<(ops node:$src1, node:$src2),
Craig Topperc2696d52018-06-20 21:05:02 +00005784 (setcc node:$src1, node:$src2, SETNE)>;
Craig Topper9471a7c2018-02-19 19:23:31 +00005785
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005786multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005787 PatFrag OpNode, X86SchedWriteWidths sched> :
5788 avx512_vptest_wb<opc_wb, OpcodeStr, OpNode, sched>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005789 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode, sched>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005790
Craig Topper15d69732018-01-28 00:56:30 +00005791defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86pcmpnem,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005792 SchedWriteVecLogic>, T8PD;
Craig Topper15d69732018-01-28 00:56:30 +00005793defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86pcmpeqm,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005794 SchedWriteVecLogic>, T8XS;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005795
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005796//===----------------------------------------------------------------------===//
5797// AVX-512 Shift instructions
5798//===----------------------------------------------------------------------===//
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005799
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005800multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005801 string OpcodeStr, SDNode OpNode,
5802 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005803 let ExeDomain = _.ExeDomain in {
Cameron McInally04400442014-11-14 15:43:00 +00005804 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005805 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00005806 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005807 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005808 Sched<[sched]>;
Cameron McInally04400442014-11-14 15:43:00 +00005809 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005810 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00005811 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005812 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00005813 (i8 imm:$src2)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005814 Sched<[sched.Folded]>;
Craig Topper05948fb2016-08-02 05:11:15 +00005815 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005816}
5817
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005818multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005819 string OpcodeStr, SDNode OpNode,
5820 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005821 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005822 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
5823 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
5824 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005825 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2)))>,
Craig Toppera7b7f2f2018-06-18 23:20:57 +00005826 EVEX_B, Sched<[sched.Folded]>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005827}
5828
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005829multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005830 X86FoldableSchedWrite sched, ValueType SrcVT,
5831 PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005832 // src2 is always 128-bit
Craig Topper05948fb2016-08-02 05:11:15 +00005833 let ExeDomain = _.ExeDomain in {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005834 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5835 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
5836 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005837 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005838 AVX512BIBase, EVEX_4V, Sched<[sched]>;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005839 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5840 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
5841 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005842 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2))))>,
5843 AVX512BIBase,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005844 EVEX_4V, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper05948fb2016-08-02 05:11:15 +00005845 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005846}
5847
Cameron McInally5fb084e2014-12-11 17:13:05 +00005848multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005849 X86SchedWriteWidths sched, ValueType SrcVT,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005850 PatFrag bc_frag, AVX512VLVectorVTInfo VTInfo,
5851 Predicate prd> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005852 let Predicates = [prd] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005853 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, sched.ZMM, SrcVT,
5854 bc_frag, VTInfo.info512>, EVEX_V512,
5855 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005856 let Predicates = [prd, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005857 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, sched.YMM, SrcVT,
5858 bc_frag, VTInfo.info256>, EVEX_V256,
5859 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
5860 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, sched.XMM, SrcVT,
5861 bc_frag, VTInfo.info128>, EVEX_V128,
5862 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005863 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005864}
5865
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005866multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005867 string OpcodeStr, SDNode OpNode,
Craig Topper17bd84c2018-06-18 18:47:07 +00005868 X86SchedWriteWidths sched,
5869 bit NotEVEX2VEXConvertibleQ = 0> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00005870 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, sched, v4i32,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005871 bc_v4i32, avx512vl_i32_info, HasAVX512>;
Craig Topper17bd84c2018-06-18 18:47:07 +00005872 let notEVEX2VEXConvertible = NotEVEX2VEXConvertibleQ in
Simon Pilgrim21e89792018-04-13 14:36:59 +00005873 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, sched, v2i64,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005874 bc_v2i64, avx512vl_i64_info, HasAVX512>, VEX_W;
Simon Pilgrim21e89792018-04-13 14:36:59 +00005875 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, sched, v8i16,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005876 bc_v2i64, avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005877}
5878
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005879multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005880 string OpcodeStr, SDNode OpNode,
Simon Pilgrim3c354082018-04-30 18:18:38 +00005881 X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005882 AVX512VLVectorVTInfo VTInfo> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005883 let Predicates = [HasAVX512] in
Simon Pilgrim3c354082018-04-30 18:18:38 +00005884 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5885 sched.ZMM, VTInfo.info512>,
5886 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode, sched.ZMM,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005887 VTInfo.info512>, EVEX_V512;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005888 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim3c354082018-04-30 18:18:38 +00005889 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5890 sched.YMM, VTInfo.info256>,
5891 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode, sched.YMM,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005892 VTInfo.info256>, EVEX_V256;
Simon Pilgrim3c354082018-04-30 18:18:38 +00005893 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5894 sched.XMM, VTInfo.info128>,
5895 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode, sched.XMM,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005896 VTInfo.info128>, EVEX_V128;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005897 }
5898}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005899
Simon Pilgrim21e89792018-04-13 14:36:59 +00005900multiclass avx512_shift_rmi_w<bits<8> opcw, Format ImmFormR, Format ImmFormM,
5901 string OpcodeStr, SDNode OpNode,
Simon Pilgrim3c354082018-04-30 18:18:38 +00005902 X86SchedWriteWidths sched> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005903 let Predicates = [HasBWI] in
5904 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim3c354082018-04-30 18:18:38 +00005905 sched.ZMM, v32i16_info>, EVEX_V512, VEX_WIG;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005906 let Predicates = [HasVLX, HasBWI] in {
5907 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim3c354082018-04-30 18:18:38 +00005908 sched.YMM, v16i16x_info>, EVEX_V256, VEX_WIG;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005909 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim3c354082018-04-30 18:18:38 +00005910 sched.XMM, v8i16x_info>, EVEX_V128, VEX_WIG;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005911 }
5912}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005913
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005914multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005915 Format ImmFormR, Format ImmFormM,
5916 string OpcodeStr, SDNode OpNode,
Craig Topper17bd84c2018-06-18 18:47:07 +00005917 X86SchedWriteWidths sched,
5918 bit NotEVEX2VEXConvertibleQ = 0> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005919 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005920 sched, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Topper17bd84c2018-06-18 18:47:07 +00005921 let notEVEX2VEXConvertible = NotEVEX2VEXConvertibleQ in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005922 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005923 sched, avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005924}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005925
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005926defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli,
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +00005927 SchedWriteVecShiftImm>,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005928 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli,
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +00005929 SchedWriteVecShiftImm>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005930
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005931defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli,
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +00005932 SchedWriteVecShiftImm>,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005933 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli,
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +00005934 SchedWriteVecShiftImm>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005935
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005936defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai,
Craig Topper17bd84c2018-06-18 18:47:07 +00005937 SchedWriteVecShiftImm, 1>,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005938 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai,
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +00005939 SchedWriteVecShiftImm>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005940
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005941defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri,
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +00005942 SchedWriteVecShiftImm>, AVX512BIi8Base, EVEX_4V;
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005943defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli,
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +00005944 SchedWriteVecShiftImm>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005945
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005946defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl,
5947 SchedWriteVecShift>;
5948defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra,
Craig Topper17bd84c2018-06-18 18:47:07 +00005949 SchedWriteVecShift, 1>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005950defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl,
5951 SchedWriteVecShift>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005952
Simon Pilgrim5910ebe2017-02-20 12:16:38 +00005953// Use 512bit VPSRA/VPSRAI version to implement v2i64/v4i64 in case NoVLX.
5954let Predicates = [HasAVX512, NoVLX] in {
5955 def : Pat<(v4i64 (X86vsra (v4i64 VR256X:$src1), (v2i64 VR128X:$src2))),
5956 (EXTRACT_SUBREG (v8i64
5957 (VPSRAQZrr
5958 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5959 VR128X:$src2)), sub_ymm)>;
5960
5961 def : Pat<(v2i64 (X86vsra (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
5962 (EXTRACT_SUBREG (v8i64
5963 (VPSRAQZrr
5964 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5965 VR128X:$src2)), sub_xmm)>;
5966
5967 def : Pat<(v4i64 (X86vsrai (v4i64 VR256X:$src1), (i8 imm:$src2))),
5968 (EXTRACT_SUBREG (v8i64
5969 (VPSRAQZri
5970 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5971 imm:$src2)), sub_ymm)>;
5972
5973 def : Pat<(v2i64 (X86vsrai (v2i64 VR128X:$src1), (i8 imm:$src2))),
5974 (EXTRACT_SUBREG (v8i64
5975 (VPSRAQZri
5976 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5977 imm:$src2)), sub_xmm)>;
5978}
5979
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005980//===-------------------------------------------------------------------===//
5981// Variable Bit Shifts
5982//===-------------------------------------------------------------------===//
Simon Pilgrimcf0199a2018-04-24 17:59:54 +00005983
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005984multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005985 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005986 let ExeDomain = _.ExeDomain in {
Cameron McInally5fb084e2014-12-11 17:13:05 +00005987 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5988 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5989 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005990 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005991 AVX5128IBase, EVEX_4V, Sched<[sched]>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00005992 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5993 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
5994 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005995 (_.VT (OpNode _.RC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00005996 (_.VT (bitconvert (_.LdFrag addr:$src2)))))>,
5997 AVX5128IBase, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005998 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper05948fb2016-08-02 05:11:15 +00005999 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006000}
6001
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006002multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006003 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00006004 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006005 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6006 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
6007 "${src2}"##_.BroadcastStr##", $src1",
6008 "$src1, ${src2}"##_.BroadcastStr,
6009 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00006010 (_.ScalarLdFrag addr:$src2)))))>,
6011 AVX5128IBase, EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006012 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006013}
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00006014
Cameron McInally5fb084e2014-12-11 17:13:05 +00006015multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006016 X86SchedWriteWidths sched, AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006017 let Predicates = [HasAVX512] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006018 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, sched.ZMM, _.info512>,
6019 avx512_var_shift_mb<opc, OpcodeStr, OpNode, sched.ZMM, _.info512>, EVEX_V512;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006020
6021 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006022 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, sched.YMM, _.info256>,
6023 avx512_var_shift_mb<opc, OpcodeStr, OpNode, sched.YMM, _.info256>, EVEX_V256;
6024 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, sched.XMM, _.info128>,
6025 avx512_var_shift_mb<opc, OpcodeStr, OpNode, sched.XMM, _.info128>, EVEX_V128;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006026 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00006027}
6028
6029multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006030 SDNode OpNode, X86SchedWriteWidths sched> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00006031 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode, sched,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006032 avx512vl_i32_info>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00006033 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode, sched,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006034 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00006035}
6036
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006037// Use 512bit version to implement 128/256 bit in case NoVLX.
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00006038multiclass avx512_var_shift_lowering<AVX512VLVectorVTInfo _, string OpcodeStr,
6039 SDNode OpNode, list<Predicate> p> {
6040 let Predicates = p in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006041 def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00006042 (_.info256.VT _.info256.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006043 (EXTRACT_SUBREG
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00006044 (!cast<Instruction>(OpcodeStr#"Zrr")
Igor Breger7b46b4e2015-12-23 08:06:50 +00006045 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
6046 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
6047 sub_ymm)>;
6048
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006049 def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00006050 (_.info128.VT _.info128.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006051 (EXTRACT_SUBREG
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00006052 (!cast<Instruction>(OpcodeStr#"Zrr")
Igor Breger7b46b4e2015-12-23 08:06:50 +00006053 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
6054 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
6055 sub_xmm)>;
6056 }
6057}
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006058multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006059 SDNode OpNode, X86SchedWriteWidths sched> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006060 let Predicates = [HasBWI] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006061 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, sched.ZMM, v32i16_info>,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006062 EVEX_V512, VEX_W;
6063 let Predicates = [HasVLX, HasBWI] in {
6064
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006065 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, sched.YMM, v16i16x_info>,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006066 EVEX_V256, VEX_W;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006067 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, sched.XMM, v8i16x_info>,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006068 EVEX_V128, VEX_W;
6069 }
6070}
6071
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006072defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl, SchedWriteVarVecShift>,
6073 avx512_var_shift_w<0x12, "vpsllvw", shl, SchedWriteVarVecShift>;
Igor Bregere59165c2016-06-20 07:05:43 +00006074
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006075defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra, SchedWriteVarVecShift>,
6076 avx512_var_shift_w<0x11, "vpsravw", sra, SchedWriteVarVecShift>;
Igor Bregere59165c2016-06-20 07:05:43 +00006077
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006078defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl, SchedWriteVarVecShift>,
6079 avx512_var_shift_w<0x10, "vpsrlvw", srl, SchedWriteVarVecShift>;
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00006080
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006081defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr, SchedWriteVarVecShift>;
6082defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl, SchedWriteVarVecShift>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006083
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00006084defm : avx512_var_shift_lowering<avx512vl_i64_info, "VPSRAVQ", sra, [HasAVX512, NoVLX]>;
6085defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSLLVW", shl, [HasBWI, NoVLX]>;
6086defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRAVW", sra, [HasBWI, NoVLX]>;
6087defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRLVW", srl, [HasBWI, NoVLX]>;
6088
Craig Topper05629d02016-07-24 07:32:45 +00006089// Special handing for handling VPSRAV intrinsics.
6090multiclass avx512_var_shift_int_lowering<string InstrStr, X86VectorVTInfo _,
6091 list<Predicate> p> {
6092 let Predicates = p in {
6093 def : Pat<(_.VT (X86vsrav _.RC:$src1, _.RC:$src2)),
6094 (!cast<Instruction>(InstrStr#_.ZSuffix#rr) _.RC:$src1,
6095 _.RC:$src2)>;
6096 def : Pat<(_.VT (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2)))),
6097 (!cast<Instruction>(InstrStr#_.ZSuffix##rm)
6098 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00006099 def : Pat<(_.VT (vselect _.KRCWM:$mask,
6100 (X86vsrav _.RC:$src1, _.RC:$src2), _.RC:$src0)),
6101 (!cast<Instruction>(InstrStr#_.ZSuffix#rrk) _.RC:$src0,
6102 _.KRC:$mask, _.RC:$src1, _.RC:$src2)>;
6103 def : Pat<(_.VT (vselect _.KRCWM:$mask,
6104 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
6105 _.RC:$src0)),
6106 (!cast<Instruction>(InstrStr#_.ZSuffix##rmk) _.RC:$src0,
6107 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00006108 def : Pat<(_.VT (vselect _.KRCWM:$mask,
6109 (X86vsrav _.RC:$src1, _.RC:$src2), _.ImmAllZerosV)),
6110 (!cast<Instruction>(InstrStr#_.ZSuffix#rrkz) _.KRC:$mask,
6111 _.RC:$src1, _.RC:$src2)>;
6112 def : Pat<(_.VT (vselect _.KRCWM:$mask,
6113 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
6114 _.ImmAllZerosV)),
6115 (!cast<Instruction>(InstrStr#_.ZSuffix##rmkz) _.KRC:$mask,
6116 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00006117 }
6118}
6119
6120multiclass avx512_var_shift_int_lowering_mb<string InstrStr, X86VectorVTInfo _,
6121 list<Predicate> p> :
6122 avx512_var_shift_int_lowering<InstrStr, _, p> {
6123 let Predicates = p in {
6124 def : Pat<(_.VT (X86vsrav _.RC:$src1,
6125 (X86VBroadcast (_.ScalarLdFrag addr:$src2)))),
6126 (!cast<Instruction>(InstrStr#_.ZSuffix##rmb)
6127 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00006128 def : Pat<(_.VT (vselect _.KRCWM:$mask,
6129 (X86vsrav _.RC:$src1,
6130 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
6131 _.RC:$src0)),
6132 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbk) _.RC:$src0,
6133 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00006134 def : Pat<(_.VT (vselect _.KRCWM:$mask,
6135 (X86vsrav _.RC:$src1,
6136 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
6137 _.ImmAllZerosV)),
6138 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbkz) _.KRC:$mask,
6139 _.RC:$src1, addr:$src2)>;
6140 }
6141}
6142
6143defm : avx512_var_shift_int_lowering<"VPSRAVW", v8i16x_info, [HasVLX, HasBWI]>;
6144defm : avx512_var_shift_int_lowering<"VPSRAVW", v16i16x_info, [HasVLX, HasBWI]>;
6145defm : avx512_var_shift_int_lowering<"VPSRAVW", v32i16_info, [HasBWI]>;
6146defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v4i32x_info, [HasVLX]>;
6147defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v8i32x_info, [HasVLX]>;
6148defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v16i32_info, [HasAVX512]>;
6149defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v2i64x_info, [HasVLX]>;
6150defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v4i64x_info, [HasVLX]>;
6151defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v8i64_info, [HasAVX512]>;
6152
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00006153// Use 512bit VPROL/VPROLI version to implement v2i64/v4i64 + v4i32/v8i32 in case NoVLX.
6154let Predicates = [HasAVX512, NoVLX] in {
6155 def : Pat<(v2i64 (rotl (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
6156 (EXTRACT_SUBREG (v8i64
6157 (VPROLVQZrr
6158 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00006159 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00006160 sub_xmm)>;
6161 def : Pat<(v4i64 (rotl (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
6162 (EXTRACT_SUBREG (v8i64
6163 (VPROLVQZrr
6164 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00006165 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00006166 sub_ymm)>;
6167
6168 def : Pat<(v4i32 (rotl (v4i32 VR128X:$src1), (v4i32 VR128X:$src2))),
6169 (EXTRACT_SUBREG (v16i32
6170 (VPROLVDZrr
6171 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00006172 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00006173 sub_xmm)>;
6174 def : Pat<(v8i32 (rotl (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
6175 (EXTRACT_SUBREG (v16i32
6176 (VPROLVDZrr
6177 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00006178 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00006179 sub_ymm)>;
6180
6181 def : Pat<(v2i64 (X86vrotli (v2i64 VR128X:$src1), (i8 imm:$src2))),
6182 (EXTRACT_SUBREG (v8i64
6183 (VPROLQZri
6184 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
6185 imm:$src2)), sub_xmm)>;
6186 def : Pat<(v4i64 (X86vrotli (v4i64 VR256X:$src1), (i8 imm:$src2))),
6187 (EXTRACT_SUBREG (v8i64
6188 (VPROLQZri
6189 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
6190 imm:$src2)), sub_ymm)>;
6191
6192 def : Pat<(v4i32 (X86vrotli (v4i32 VR128X:$src1), (i8 imm:$src2))),
6193 (EXTRACT_SUBREG (v16i32
6194 (VPROLDZri
6195 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
6196 imm:$src2)), sub_xmm)>;
6197 def : Pat<(v8i32 (X86vrotli (v8i32 VR256X:$src1), (i8 imm:$src2))),
6198 (EXTRACT_SUBREG (v16i32
6199 (VPROLDZri
6200 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
6201 imm:$src2)), sub_ymm)>;
6202}
6203
6204// Use 512bit VPROR/VPRORI version to implement v2i64/v4i64 + v4i32/v8i32 in case NoVLX.
6205let Predicates = [HasAVX512, NoVLX] in {
6206 def : Pat<(v2i64 (rotr (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
6207 (EXTRACT_SUBREG (v8i64
6208 (VPRORVQZrr
6209 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00006210 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00006211 sub_xmm)>;
6212 def : Pat<(v4i64 (rotr (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
6213 (EXTRACT_SUBREG (v8i64
6214 (VPRORVQZrr
6215 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00006216 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00006217 sub_ymm)>;
6218
6219 def : Pat<(v4i32 (rotr (v4i32 VR128X:$src1), (v4i32 VR128X:$src2))),
6220 (EXTRACT_SUBREG (v16i32
6221 (VPRORVDZrr
6222 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00006223 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00006224 sub_xmm)>;
6225 def : Pat<(v8i32 (rotr (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
6226 (EXTRACT_SUBREG (v16i32
6227 (VPRORVDZrr
6228 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00006229 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00006230 sub_ymm)>;
6231
6232 def : Pat<(v2i64 (X86vrotri (v2i64 VR128X:$src1), (i8 imm:$src2))),
6233 (EXTRACT_SUBREG (v8i64
6234 (VPRORQZri
6235 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
6236 imm:$src2)), sub_xmm)>;
6237 def : Pat<(v4i64 (X86vrotri (v4i64 VR256X:$src1), (i8 imm:$src2))),
6238 (EXTRACT_SUBREG (v8i64
6239 (VPRORQZri
6240 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
6241 imm:$src2)), sub_ymm)>;
6242
6243 def : Pat<(v4i32 (X86vrotri (v4i32 VR128X:$src1), (i8 imm:$src2))),
6244 (EXTRACT_SUBREG (v16i32
6245 (VPRORDZri
6246 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
6247 imm:$src2)), sub_xmm)>;
6248 def : Pat<(v8i32 (X86vrotri (v8i32 VR256X:$src1), (i8 imm:$src2))),
6249 (EXTRACT_SUBREG (v16i32
6250 (VPRORDZri
6251 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
6252 imm:$src2)), sub_ymm)>;
6253}
6254
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006255//===-------------------------------------------------------------------===//
6256// 1-src variable permutation VPERMW/D/Q
6257//===-------------------------------------------------------------------===//
Simon Pilgrimcf0199a2018-04-24 17:59:54 +00006258
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006259multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006260 X86FoldableSchedWrite sched, AVX512VLVectorVTInfo _> {
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006261 let Predicates = [HasAVX512] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00006262 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, sched, _.info512>,
6263 avx512_var_shift_mb<opc, OpcodeStr, OpNode, sched, _.info512>, EVEX_V512;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006264
6265 let Predicates = [HasAVX512, HasVLX] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00006266 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, sched, _.info256>,
6267 avx512_var_shift_mb<opc, OpcodeStr, OpNode, sched, _.info256>, EVEX_V256;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006268}
6269
6270multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
6271 string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006272 X86FoldableSchedWrite sched, AVX512VLVectorVTInfo VTInfo> {
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006273 let Predicates = [HasAVX512] in
6274 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006275 sched, VTInfo.info512>,
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006276 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006277 sched, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006278 let Predicates = [HasAVX512, HasVLX] in
6279 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006280 sched, VTInfo.info256>,
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006281 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006282 sched, VTInfo.info256>, EVEX_V256;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006283}
6284
Michael Zuckermand9cac592016-01-19 17:07:43 +00006285multiclass avx512_vperm_bw<bits<8> opc, string OpcodeStr,
6286 Predicate prd, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006287 X86FoldableSchedWrite sched, AVX512VLVectorVTInfo _> {
Michael Zuckermand9cac592016-01-19 17:07:43 +00006288 let Predicates = [prd] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00006289 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, sched, _.info512>,
Michael Zuckermand9cac592016-01-19 17:07:43 +00006290 EVEX_V512 ;
6291 let Predicates = [HasVLX, prd] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00006292 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, sched, _.info256>,
Michael Zuckermand9cac592016-01-19 17:07:43 +00006293 EVEX_V256 ;
Simon Pilgrim21e89792018-04-13 14:36:59 +00006294 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, sched, _.info128>,
Michael Zuckermand9cac592016-01-19 17:07:43 +00006295 EVEX_V128 ;
6296 }
6297}
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006298
Michael Zuckermand9cac592016-01-19 17:07:43 +00006299defm VPERMW : avx512_vperm_bw<0x8D, "vpermw", HasBWI, X86VPermv,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006300 WriteVarShuffle256, avx512vl_i16_info>, VEX_W;
Michael Zuckermand9cac592016-01-19 17:07:43 +00006301defm VPERMB : avx512_vperm_bw<0x8D, "vpermb", HasVBMI, X86VPermv,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006302 WriteVarShuffle256, avx512vl_i8_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006303
6304defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006305 WriteVarShuffle256, avx512vl_i32_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006306defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006307 WriteVarShuffle256, avx512vl_i64_info>, VEX_W;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006308defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006309 WriteFVarShuffle256, avx512vl_f32_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006310defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006311 WriteFVarShuffle256, avx512vl_f64_info>, VEX_W;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006312
6313defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
Simon Pilgrimcf0199a2018-04-24 17:59:54 +00006314 X86VPermi, WriteShuffle256, avx512vl_i64_info>,
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006315 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
6316defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
Simon Pilgrimcf0199a2018-04-24 17:59:54 +00006317 X86VPermi, WriteFShuffle256, avx512vl_f64_info>,
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006318 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00006319
Igor Breger78741a12015-10-04 07:20:41 +00006320//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006321// AVX-512 - VPERMIL
Igor Breger78741a12015-10-04 07:20:41 +00006322//===----------------------------------------------------------------------===//
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006323
Simon Pilgrim1401a752017-11-29 14:58:34 +00006324multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006325 X86FoldableSchedWrite sched, X86VectorVTInfo _,
Simon Pilgrim1401a752017-11-29 14:58:34 +00006326 X86VectorVTInfo Ctrl> {
Igor Breger78741a12015-10-04 07:20:41 +00006327 defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst),
6328 (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr,
6329 "$src2, $src1", "$src1, $src2",
6330 (_.VT (OpNode _.RC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00006331 (Ctrl.VT Ctrl.RC:$src2)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006332 T8PD, EVEX_4V, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00006333 defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
6334 (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr,
6335 "$src2, $src1", "$src1, $src2",
6336 (_.VT (OpNode
6337 _.RC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00006338 (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2)))))>,
6339 T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006340 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00006341 defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
6342 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
6343 "${src2}"##_.BroadcastStr##", $src1",
6344 "$src1, ${src2}"##_.BroadcastStr,
6345 (_.VT (OpNode
6346 _.RC:$src1,
6347 (Ctrl.VT (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00006348 (Ctrl.ScalarLdFrag addr:$src2)))))>,
6349 T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006350 Sched<[sched.Folded, ReadAfterLd]>;
Igor Breger78741a12015-10-04 07:20:41 +00006351}
6352
6353multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar,
Simon Pilgrim3c354082018-04-30 18:18:38 +00006354 X86SchedWriteWidths sched,
Simon Pilgrim8a937e02018-04-27 18:19:48 +00006355 AVX512VLVectorVTInfo _,
Simon Pilgrim1401a752017-11-29 14:58:34 +00006356 AVX512VLVectorVTInfo Ctrl> {
Igor Breger78741a12015-10-04 07:20:41 +00006357 let Predicates = [HasAVX512] in {
Simon Pilgrim3c354082018-04-30 18:18:38 +00006358 defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, sched.ZMM,
Simon Pilgrim1401a752017-11-29 14:58:34 +00006359 _.info512, Ctrl.info512>, EVEX_V512;
Igor Breger78741a12015-10-04 07:20:41 +00006360 }
6361 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim3c354082018-04-30 18:18:38 +00006362 defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, sched.XMM,
Simon Pilgrim1401a752017-11-29 14:58:34 +00006363 _.info128, Ctrl.info128>, EVEX_V128;
Simon Pilgrim3c354082018-04-30 18:18:38 +00006364 defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, sched.YMM,
Simon Pilgrim1401a752017-11-29 14:58:34 +00006365 _.info256, Ctrl.info256>, EVEX_V256;
Igor Breger78741a12015-10-04 07:20:41 +00006366 }
6367}
6368
6369multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar,
6370 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
Simon Pilgrim3c354082018-04-30 18:18:38 +00006371 defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, SchedWriteFVarShuffle,
6372 _, Ctrl>;
Igor Breger78741a12015-10-04 07:20:41 +00006373 defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr,
Simon Pilgrim3c354082018-04-30 18:18:38 +00006374 X86VPermilpi, SchedWriteFShuffle, _>,
Igor Breger78741a12015-10-04 07:20:41 +00006375 EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00006376}
6377
Craig Topper05948fb2016-08-02 05:11:15 +00006378let ExeDomain = SSEPackedSingle in
Igor Breger78741a12015-10-04 07:20:41 +00006379defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info,
6380 avx512vl_i32_info>;
Craig Topper05948fb2016-08-02 05:11:15 +00006381let ExeDomain = SSEPackedDouble in
Igor Breger78741a12015-10-04 07:20:41 +00006382defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info,
Craig Topper0a5e90c2018-06-19 04:24:42 +00006383 avx512vl_i64_info>, VEX_W1X;
Simon Pilgrim1401a752017-11-29 14:58:34 +00006384
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006385//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006386// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
6387//===----------------------------------------------------------------------===//
6388
6389defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
Simon Pilgrim3c354082018-04-30 18:18:38 +00006390 X86PShufd, SchedWriteShuffle, avx512vl_i32_info>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006391 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
6392defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
Simon Pilgrim3c354082018-04-30 18:18:38 +00006393 X86PShufhw, SchedWriteShuffle>,
6394 EVEX, AVX512XSIi8Base;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006395defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
Simon Pilgrim3c354082018-04-30 18:18:38 +00006396 X86PShuflw, SchedWriteShuffle>,
6397 EVEX, AVX512XDIi8Base;
Michael Liao66233b72015-08-06 09:06:20 +00006398
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006399//===----------------------------------------------------------------------===//
6400// AVX-512 - VPSHUFB
6401//===----------------------------------------------------------------------===//
6402
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00006403multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006404 X86SchedWriteWidths sched> {
Elena Demikhovsky55a99742015-06-22 13:00:42 +00006405 let Predicates = [HasBWI] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006406 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, sched.ZMM, v64i8_info>,
6407 EVEX_V512;
Elena Demikhovsky55a99742015-06-22 13:00:42 +00006408
6409 let Predicates = [HasVLX, HasBWI] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006410 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, sched.YMM, v32i8x_info>,
6411 EVEX_V256;
6412 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, sched.XMM, v16i8x_info>,
6413 EVEX_V128;
Elena Demikhovsky55a99742015-06-22 13:00:42 +00006414 }
6415}
6416
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006417defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb,
6418 SchedWriteVarShuffle>, VEX_WIG;
Elena Demikhovsky55a99742015-06-22 13:00:42 +00006419
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006420//===----------------------------------------------------------------------===//
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00006421// Move Low to High and High to Low packed FP Instructions
6422//===----------------------------------------------------------------------===//
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00006423
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006424def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
6425 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00006426 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00006427 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))]>,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00006428 Sched<[SchedWriteFShuffle.XMM]>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006429def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
6430 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00006431 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00006432 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))]>,
Craig Topper29f22d72018-06-16 23:25:50 +00006433 Sched<[SchedWriteFShuffle.XMM]>, EVEX_4V, NotMemoryFoldable;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006434
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006435//===----------------------------------------------------------------------===//
Igor Bregerb6b27af2015-11-10 07:09:07 +00006436// VMOVHPS/PD VMOVLPS Instructions
6437// All patterns was taken from SSS implementation.
6438//===----------------------------------------------------------------------===//
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00006439
Craig Topperdea0b882018-07-10 21:00:22 +00006440multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr,
6441 SDPatternOperator OpNode,
Igor Bregerb6b27af2015-11-10 07:09:07 +00006442 X86VectorVTInfo _> {
Andrea Di Biagio483db142018-07-11 15:27:50 +00006443 let hasSideEffects = 0, mayLoad = 1, ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00006444 def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst),
6445 (ins _.RC:$src1, f64mem:$src2),
6446 !strconcat(OpcodeStr,
6447 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
6448 [(set _.RC:$dst,
6449 (OpNode _.RC:$src1,
6450 (_.VT (bitconvert
Simon Pilgrim577ae242018-04-12 19:25:07 +00006451 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))]>,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00006452 Sched<[SchedWriteFShuffle.XMM.Folded, ReadAfterLd]>, EVEX_4V;
Igor Bregerb6b27af2015-11-10 07:09:07 +00006453}
6454
6455defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps,
6456 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
Craig Topper3b11fca2017-09-18 00:20:53 +00006457defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Unpckl,
Igor Bregerb6b27af2015-11-10 07:09:07 +00006458 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
Craig Topperdea0b882018-07-10 21:00:22 +00006459defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", null_frag,
Igor Bregerb6b27af2015-11-10 07:09:07 +00006460 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
Craig Topperdea0b882018-07-10 21:00:22 +00006461defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", null_frag,
Igor Bregerb6b27af2015-11-10 07:09:07 +00006462 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
6463
6464let Predicates = [HasAVX512] in {
6465 // VMOVHPS patterns
6466 def : Pat<(X86Movlhps VR128X:$src1,
6467 (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))),
6468 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
6469 def : Pat<(X86Movlhps VR128X:$src1,
Craig Topper0a197df2017-09-17 18:59:32 +00006470 (bc_v4f32 (v2i64 (X86vzload addr:$src2)))),
Igor Bregerb6b27af2015-11-10 07:09:07 +00006471 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
6472 // VMOVHPD patterns
6473 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
Igor Bregerb6b27af2015-11-10 07:09:07 +00006474 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))),
6475 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
Igor Bregerb6b27af2015-11-10 07:09:07 +00006476 // VMOVLPD patterns
Igor Bregerb6b27af2015-11-10 07:09:07 +00006477 def : Pat<(v2f64 (X86Movsd VR128X:$src1,
6478 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))),
6479 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
6480}
6481
Simon Pilgrimd749b322018-05-18 13:13:59 +00006482let SchedRW = [WriteFStore] in {
Igor Bregerb6b27af2015-11-10 07:09:07 +00006483def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs),
6484 (ins f64mem:$dst, VR128X:$src),
6485 "vmovhps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00006486 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00006487 (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)),
6488 (bc_v2f64 (v4f32 VR128X:$src))),
Simon Pilgrim577ae242018-04-12 19:25:07 +00006489 (iPTR 0))), addr:$dst)]>,
Igor Bregerb6b27af2015-11-10 07:09:07 +00006490 EVEX, EVEX_CD8<32, CD8VT2>;
6491def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs),
6492 (ins f64mem:$dst, VR128X:$src),
6493 "vmovhpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00006494 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00006495 (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)),
Simon Pilgrim577ae242018-04-12 19:25:07 +00006496 (iPTR 0))), addr:$dst)]>,
Igor Bregerb6b27af2015-11-10 07:09:07 +00006497 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
6498def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs),
6499 (ins f64mem:$dst, VR128X:$src),
6500 "vmovlps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00006501 [(store (f64 (extractelt (bc_v2f64 (v4f32 VR128X:$src)),
Simon Pilgrim577ae242018-04-12 19:25:07 +00006502 (iPTR 0))), addr:$dst)]>,
Igor Bregerb6b27af2015-11-10 07:09:07 +00006503 EVEX, EVEX_CD8<32, CD8VT2>;
6504def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs),
6505 (ins f64mem:$dst, VR128X:$src),
6506 "vmovlpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00006507 [(store (f64 (extractelt (v2f64 VR128X:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00006508 (iPTR 0))), addr:$dst)]>,
Igor Bregerb6b27af2015-11-10 07:09:07 +00006509 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
Simon Pilgrim369e59d2018-02-12 16:18:36 +00006510} // SchedRW
Craig Toppere1cac152016-06-07 07:27:54 +00006511
Igor Bregerb6b27af2015-11-10 07:09:07 +00006512let Predicates = [HasAVX512] in {
6513 // VMOVHPD patterns
Craig Topperc9b19232016-05-01 04:59:44 +00006514 def : Pat<(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00006515 (v2f64 (X86VPermilpi VR128X:$src, (i8 1))),
6516 (iPTR 0))), addr:$dst),
6517 (VMOVHPDZ128mr addr:$dst, VR128X:$src)>;
Igor Bregerb6b27af2015-11-10 07:09:07 +00006518}
6519//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006520// FMA - Fused Multiply Operations
6521//
Adam Nemet26371ce2014-10-24 00:02:55 +00006522
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006523multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006524 X86FoldableSchedWrite sched,
Craig Topper318e40b2016-07-25 07:20:31 +00006525 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006526 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Adam Nemet34801422014-10-08 23:25:39 +00006527 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00006528 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00006529 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00006530 (_.VT (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3)), 1, 1>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006531 AVX512FMA3Base, Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006532
Craig Toppere1cac152016-06-07 07:27:54 +00006533 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6534 (ins _.RC:$src2, _.MemOp:$src3),
6535 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00006536 (_.VT (OpNode _.RC:$src2, _.RC:$src1, (_.LdFrag addr:$src3))), 1, 0>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006537 AVX512FMA3Base, Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006538
Craig Toppere1cac152016-06-07 07:27:54 +00006539 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6540 (ins _.RC:$src2, _.ScalarMemOp:$src3),
6541 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
6542 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper6bcbf532016-07-25 07:20:28 +00006543 (OpNode _.RC:$src2,
Simon Pilgrim0e456342018-04-12 20:47:34 +00006544 _.RC:$src1,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))), 1, 0>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006545 AVX512FMA3Base, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper5ec33a92016-07-22 05:00:42 +00006546 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006547}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006548
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006549multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006550 X86FoldableSchedWrite sched,
Craig Topper318e40b2016-07-25 07:20:31 +00006551 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006552 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006553 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00006554 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
6555 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Simon Pilgrim0e456342018-04-12 20:47:34 +00006556 (_.VT ( OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 imm:$rc))), 1, 1>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006557 AVX512FMA3Base, EVEX_B, EVEX_RC, Sched<[sched]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006558}
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00006559
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006560multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006561 SDNode OpNodeRnd, X86SchedWriteWidths sched,
6562 AVX512VLVectorVTInfo _, string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006563 let Predicates = [HasAVX512] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006564 defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, sched.ZMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006565 _.info512, Suff>,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006566 avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, sched.ZMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006567 _.info512, Suff>,
6568 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006569 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006570 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006571 defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, sched.YMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006572 _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006573 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006574 defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, sched.XMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006575 _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006576 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006577 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006578}
6579
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006580multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006581 SDNode OpNodeRnd> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006582 defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006583 SchedWriteFMA, avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006584 defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006585 SchedWriteFMA, avx512vl_f64_info, "PD">,
6586 VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006587}
6588
Craig Topperaf0b9922017-09-04 06:59:50 +00006589defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006590defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>;
6591defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>;
6592defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>;
6593defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>;
6594defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>;
6595
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006596
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006597multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006598 X86FoldableSchedWrite sched,
Craig Topper318e40b2016-07-25 07:20:31 +00006599 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006600 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006601 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
6602 (ins _.RC:$src2, _.RC:$src3),
6603 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00006604 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), 1, 1,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006605 vselect, 1>, AVX512FMA3Base, Sched<[sched]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006606
Craig Toppere1cac152016-06-07 07:27:54 +00006607 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6608 (ins _.RC:$src2, _.MemOp:$src3),
6609 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00006610 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1)), 1, 0>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006611 AVX512FMA3Base, Sched<[sched.Folded, ReadAfterLd]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006612
Craig Toppere1cac152016-06-07 07:27:54 +00006613 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6614 (ins _.RC:$src2, _.ScalarMemOp:$src3),
6615 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
6616 "$src2, ${src3}"##_.BroadcastStr,
6617 (_.VT (OpNode _.RC:$src2,
6618 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Simon Pilgrim0e456342018-04-12 20:47:34 +00006619 _.RC:$src1)), 1, 0>, AVX512FMA3Base, EVEX_B,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006620 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper5ec33a92016-07-22 05:00:42 +00006621 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006622}
6623
6624multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006625 X86FoldableSchedWrite sched,
Craig Topper318e40b2016-07-25 07:20:31 +00006626 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006627 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006628 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
6629 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
6630 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Simon Pilgrim6a009702017-11-29 17:21:15 +00006631 (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc))),
Simon Pilgrim0e456342018-04-12 20:47:34 +00006632 1, 1, vselect, 1>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006633 AVX512FMA3Base, EVEX_B, EVEX_RC, Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006634}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006635
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006636multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006637 SDNode OpNodeRnd, X86SchedWriteWidths sched,
6638 AVX512VLVectorVTInfo _, string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006639 let Predicates = [HasAVX512] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006640 defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, sched.ZMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006641 _.info512, Suff>,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006642 avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, sched.ZMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006643 _.info512, Suff>,
6644 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006645 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006646 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006647 defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, sched.YMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006648 _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006649 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006650 defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, sched.XMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006651 _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006652 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006653 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006654}
6655
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006656multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006657 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006658 defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006659 SchedWriteFMA, avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006660 defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006661 SchedWriteFMA, avx512vl_f64_info, "PD">,
6662 VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006663}
6664
Craig Topperaf0b9922017-09-04 06:59:50 +00006665defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006666defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>;
6667defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>;
6668defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>;
6669defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>;
6670defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>;
6671
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006672multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006673 X86FoldableSchedWrite sched,
Craig Topper318e40b2016-07-25 07:20:31 +00006674 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006675 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006676 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00006677 (ins _.RC:$src2, _.RC:$src3),
6678 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00006679 (_.VT (OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2)), 1, 1, vselect, 1>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006680 AVX512FMA3Base, Sched<[sched]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006681
Craig Topper69e22782017-09-04 07:35:05 +00006682 // Pattern is 312 order so that the load is in a different place from the
6683 // 213 and 231 patterns this helps tablegen's duplicate pattern detection.
Craig Toppere1cac152016-06-07 07:27:54 +00006684 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00006685 (ins _.RC:$src2, _.MemOp:$src3),
6686 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00006687 (_.VT (OpNode (_.LdFrag addr:$src3), _.RC:$src1, _.RC:$src2)), 1, 0>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006688 AVX512FMA3Base, Sched<[sched.Folded, ReadAfterLd]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006689
Craig Topper69e22782017-09-04 07:35:05 +00006690 // Pattern is 312 order so that the load is in a different place from the
6691 // 213 and 231 patterns this helps tablegen's duplicate pattern detection.
Craig Toppere1cac152016-06-07 07:27:54 +00006692 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00006693 (ins _.RC:$src2, _.ScalarMemOp:$src3),
6694 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
6695 "$src2, ${src3}"##_.BroadcastStr,
Craig Topper69e22782017-09-04 07:35:05 +00006696 (_.VT (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Simon Pilgrim0e456342018-04-12 20:47:34 +00006697 _.RC:$src1, _.RC:$src2)), 1, 0>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006698 AVX512FMA3Base, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper5ec33a92016-07-22 05:00:42 +00006699 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006700}
6701
6702multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006703 X86FoldableSchedWrite sched,
Craig Topper318e40b2016-07-25 07:20:31 +00006704 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006705 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006706 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00006707 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
6708 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Simon Pilgrim6a009702017-11-29 17:21:15 +00006709 (_.VT ( OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 imm:$rc))),
Simon Pilgrim0e456342018-04-12 20:47:34 +00006710 1, 1, vselect, 1>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006711 AVX512FMA3Base, EVEX_B, EVEX_RC, Sched<[sched]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006712}
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006713
6714multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006715 SDNode OpNodeRnd, X86SchedWriteWidths sched,
6716 AVX512VLVectorVTInfo _, string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006717 let Predicates = [HasAVX512] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006718 defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, sched.ZMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006719 _.info512, Suff>,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006720 avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, sched.ZMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006721 _.info512, Suff>,
6722 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006723 }
6724 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006725 defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, sched.YMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006726 _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006727 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006728 defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, sched.XMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006729 _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006730 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
6731 }
6732}
6733
6734multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006735 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006736 defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006737 SchedWriteFMA, avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006738 defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006739 SchedWriteFMA, avx512vl_f64_info, "PD">,
6740 VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006741}
6742
Craig Topperaf0b9922017-09-04 06:59:50 +00006743defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006744defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>;
6745defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>;
6746defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>;
6747defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>;
6748defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006749
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006750// Scalar FMA
Igor Breger15820b02015-07-01 13:24:28 +00006751multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Craig Topperfdf3f1f2018-07-08 01:10:43 +00006752 dag RHS_r, dag RHS_m, dag RHS_b, bit MaskOnlyReg> {
Craig Topperb16598d2017-09-01 07:58:16 +00006753let Constraints = "$src1 = $dst", hasSideEffects = 0 in {
Igor Breger15820b02015-07-01 13:24:28 +00006754 defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6755 (ins _.RC:$src2, _.RC:$src3), OpcodeStr,
Craig Topper73347ec2018-07-12 03:42:41 +00006756 "$src3, $src2", "$src2, $src3", (null_frag), 1, 1>,
Simon Pilgrim67cc2462018-05-04 15:20:18 +00006757 AVX512FMA3Base, Sched<[SchedWriteFMA.Scl]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006758
Craig Topper73347ec2018-07-12 03:42:41 +00006759 let mayLoad = 1 in
Craig Toppere1cac152016-06-07 07:27:54 +00006760 defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00006761 (ins _.RC:$src2, _.IntScalarMemOp:$src3), OpcodeStr,
Craig Topper73347ec2018-07-12 03:42:41 +00006762 "$src3, $src2", "$src2, $src3", (null_frag), 1, 1>,
Simon Pilgrim67cc2462018-05-04 15:20:18 +00006763 AVX512FMA3Base, Sched<[SchedWriteFMA.Scl.Folded, ReadAfterLd]>;
Igor Breger15820b02015-07-01 13:24:28 +00006764
6765 defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6766 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
Craig Topper73347ec2018-07-12 03:42:41 +00006767 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", (null_frag), 1, 1>,
Simon Pilgrim67cc2462018-05-04 15:20:18 +00006768 AVX512FMA3Base, EVEX_B, EVEX_RC, Sched<[SchedWriteFMA.Scl]>;
Igor Breger15820b02015-07-01 13:24:28 +00006769
Craig Toppereafdbec2016-08-13 06:48:41 +00006770 let isCodeGenOnly = 1, isCommutable = 1 in {
Craig Topper5bfa5ff2017-11-09 08:26:26 +00006771 def r : AVX512FMA3S<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger15820b02015-07-01 13:24:28 +00006772 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3),
6773 !strconcat(OpcodeStr,
6774 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Simon Pilgrim67cc2462018-05-04 15:20:18 +00006775 !if(MaskOnlyReg, [], [RHS_r])>, Sched<[SchedWriteFMA.Scl]>;
Craig Topper5bfa5ff2017-11-09 08:26:26 +00006776 def m : AVX512FMA3S<opc, MRMSrcMem, (outs _.FRC:$dst),
Craig Toppere1cac152016-06-07 07:27:54 +00006777 (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3),
6778 !strconcat(OpcodeStr,
6779 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Simon Pilgrim67cc2462018-05-04 15:20:18 +00006780 [RHS_m]>, Sched<[SchedWriteFMA.Scl.Folded, ReadAfterLd]>;
Craig Topperfdf3f1f2018-07-08 01:10:43 +00006781
6782 def rb : AVX512FMA3S<opc, MRMSrcReg, (outs _.FRC:$dst),
6783 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3, AVX512RC:$rc),
6784 !strconcat(OpcodeStr,
6785 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
6786 !if(MaskOnlyReg, [], [RHS_b])>, EVEX_B, EVEX_RC,
6787 Sched<[SchedWriteFMA.Scl]>;
Igor Breger15820b02015-07-01 13:24:28 +00006788 }// isCodeGenOnly = 1
Igor Breger15820b02015-07-01 13:24:28 +00006789}// Constraints = "$src1 = $dst"
Craig Topperb16598d2017-09-01 07:58:16 +00006790}
Igor Breger15820b02015-07-01 13:24:28 +00006791
6792multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Topperfdf3f1f2018-07-08 01:10:43 +00006793 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd,
Craig Topper73347ec2018-07-12 03:42:41 +00006794 X86VectorVTInfo _, string SUFF> {
Craig Topper2caa97c2017-02-25 19:36:28 +00006795 let ExeDomain = _.ExeDomain in {
Craig Topperb16598d2017-09-01 07:58:16 +00006796 defm NAME#213#SUFF#Z: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix, _,
Craig Toppera55b4832016-12-09 06:42:28 +00006797 // Operands for intrinsic are in 123 order to preserve passthu
6798 // semantics.
Igor Breger15820b02015-07-01 13:24:28 +00006799 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
6800 _.FRC:$src3))),
6801 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
Craig Topperfdf3f1f2018-07-08 01:10:43 +00006802 (_.ScalarLdFrag addr:$src3)))),
6803 (set _.FRC:$dst, (_.EltVT (OpNodeRnd _.FRC:$src2, _.FRC:$src1,
6804 _.FRC:$src3, (i32 imm:$rc)))), 0>;
Igor Breger15820b02015-07-01 13:24:28 +00006805
Craig Topperb16598d2017-09-01 07:58:16 +00006806 defm NAME#231#SUFF#Z: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix, _,
Igor Breger15820b02015-07-01 13:24:28 +00006807 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3,
6808 _.FRC:$src1))),
6809 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2,
Craig Topperfdf3f1f2018-07-08 01:10:43 +00006810 (_.ScalarLdFrag addr:$src3), _.FRC:$src1))),
6811 (set _.FRC:$dst, (_.EltVT (OpNodeRnd _.FRC:$src2, _.FRC:$src3,
6812 _.FRC:$src1, (i32 imm:$rc)))), 1>;
Igor Breger15820b02015-07-01 13:24:28 +00006813
Craig Toppereec768b2017-09-06 03:35:58 +00006814 // One pattern is 312 order so that the load is in a different place from the
6815 // 213 and 231 patterns this helps tablegen's duplicate pattern detection.
Craig Topperb16598d2017-09-01 07:58:16 +00006816 defm NAME#132#SUFF#Z: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix, _,
Igor Breger15820b02015-07-01 13:24:28 +00006817 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3,
6818 _.FRC:$src2))),
Craig Toppereec768b2017-09-06 03:35:58 +00006819 (set _.FRC:$dst, (_.EltVT (OpNode (_.ScalarLdFrag addr:$src3),
Craig Topperfdf3f1f2018-07-08 01:10:43 +00006820 _.FRC:$src1, _.FRC:$src2))),
6821 (set _.FRC:$dst, (_.EltVT (OpNodeRnd _.FRC:$src1, _.FRC:$src3,
6822 _.FRC:$src2, (i32 imm:$rc)))), 1>;
Craig Topper2caa97c2017-02-25 19:36:28 +00006823 }
Igor Breger15820b02015-07-01 13:24:28 +00006824}
6825
6826multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Topper73347ec2018-07-12 03:42:41 +00006827 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd> {
Igor Breger15820b02015-07-01 13:24:28 +00006828 let Predicates = [HasAVX512] in {
6829 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Topper73347ec2018-07-12 03:42:41 +00006830 OpNodeRnd, f32x_info, "SS">,
Craig Toppera55b4832016-12-09 06:42:28 +00006831 EVEX_CD8<32, CD8VT1>, VEX_LIG;
Igor Breger15820b02015-07-01 13:24:28 +00006832 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Topper73347ec2018-07-12 03:42:41 +00006833 OpNodeRnd, f64x_info, "SD">,
Craig Toppera55b4832016-12-09 06:42:28 +00006834 EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W;
Igor Breger15820b02015-07-01 13:24:28 +00006835 }
6836}
6837
Craig Topper73347ec2018-07-12 03:42:41 +00006838defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86FmaddRnd>;
6839defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86FmsubRnd>;
6840defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd, X86FnmaddRnd>;
6841defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006842
Craig Topperfdf3f1f2018-07-08 01:10:43 +00006843multiclass avx512_scalar_fma_patterns<SDNode Op, SDNode RndOp, string Prefix,
6844 string Suffix, SDNode Move,
6845 X86VectorVTInfo _, PatLeaf ZeroFP> {
Craig Topperaba57bf2018-05-29 20:46:26 +00006846 let Predicates = [HasAVX512] in {
Craig Topper5989db02018-05-29 22:52:09 +00006847 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
6848 (Op _.FRC:$src2,
6849 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))),
6850 _.FRC:$src3))))),
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00006851 (!cast<I>(Prefix#"213"#Suffix#"Zr_Int")
Craig Topper07a17872018-07-16 06:56:09 +00006852 VR128X:$src1, (_.VT (COPY_TO_REGCLASS _.FRC:$src2, VR128X)),
6853 (_.VT (COPY_TO_REGCLASS _.FRC:$src3, VR128X)))>;
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00006854
Craig Topper5989db02018-05-29 22:52:09 +00006855 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
Craig Topper034adf22018-07-12 00:29:56 +00006856 (Op _.FRC:$src2, _.FRC:$src3,
6857 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0)))))))),
6858 (!cast<I>(Prefix#"231"#Suffix#"Zr_Int")
Craig Topper07a17872018-07-16 06:56:09 +00006859 VR128X:$src1, (_.VT (COPY_TO_REGCLASS _.FRC:$src2, VR128X)),
6860 (_.VT (COPY_TO_REGCLASS _.FRC:$src3, VR128X)))>;
Craig Topper034adf22018-07-12 00:29:56 +00006861
6862 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
Craig Topper77edbff2018-07-06 18:47:55 +00006863 (Op _.FRC:$src2,
6864 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))),
6865 (_.ScalarLdFrag addr:$src3)))))),
6866 (!cast<I>(Prefix#"213"#Suffix#"Zm_Int")
Craig Topper07a17872018-07-16 06:56:09 +00006867 VR128X:$src1, (_.VT (COPY_TO_REGCLASS _.FRC:$src2, VR128X)),
Craig Topper77edbff2018-07-06 18:47:55 +00006868 addr:$src3)>;
6869
6870 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
6871 (Op (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))),
6872 (_.ScalarLdFrag addr:$src3), _.FRC:$src2))))),
6873 (!cast<I>(Prefix#"132"#Suffix#"Zm_Int")
Craig Topper07a17872018-07-16 06:56:09 +00006874 VR128X:$src1, (_.VT (COPY_TO_REGCLASS _.FRC:$src2, VR128X)),
Craig Topper77edbff2018-07-06 18:47:55 +00006875 addr:$src3)>;
6876
Craig Topper77edbff2018-07-06 18:47:55 +00006877 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
Craig Topper034adf22018-07-12 00:29:56 +00006878 (Op _.FRC:$src2, (_.ScalarLdFrag addr:$src3),
6879 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0)))))))),
6880 (!cast<I>(Prefix#"231"#Suffix#"Zm_Int")
Craig Topper07a17872018-07-16 06:56:09 +00006881 VR128X:$src1, (_.VT (COPY_TO_REGCLASS _.FRC:$src2, VR128X)),
Craig Topper034adf22018-07-12 00:29:56 +00006882 addr:$src3)>;
6883
6884 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00006885 (X86selects VK1WM:$mask,
Craig Topper5989db02018-05-29 22:52:09 +00006886 (Op _.FRC:$src2,
6887 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))),
6888 _.FRC:$src3),
6889 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0)))))))),
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00006890 (!cast<I>(Prefix#"213"#Suffix#"Zr_Intk")
Craig Topper5989db02018-05-29 22:52:09 +00006891 VR128X:$src1, VK1WM:$mask,
Craig Topper07a17872018-07-16 06:56:09 +00006892 (_.VT (COPY_TO_REGCLASS _.FRC:$src2, VR128X)),
6893 (_.VT (COPY_TO_REGCLASS _.FRC:$src3, VR128X)))>;
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00006894
Craig Topper5989db02018-05-29 22:52:09 +00006895 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00006896 (X86selects VK1WM:$mask,
Craig Topperfdf3f1f2018-07-08 01:10:43 +00006897 (Op _.FRC:$src2,
6898 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))),
6899 (_.ScalarLdFrag addr:$src3)),
6900 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0)))))))),
6901 (!cast<I>(Prefix#"213"#Suffix#"Zm_Intk")
6902 VR128X:$src1, VK1WM:$mask,
Craig Topper07a17872018-07-16 06:56:09 +00006903 (_.VT (COPY_TO_REGCLASS _.FRC:$src2, VR128X)), addr:$src3)>;
Craig Topperfdf3f1f2018-07-08 01:10:43 +00006904
6905 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
6906 (X86selects VK1WM:$mask,
6907 (Op (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))),
6908 (_.ScalarLdFrag addr:$src3), _.FRC:$src2),
6909 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0)))))))),
6910 (!cast<I>(Prefix#"132"#Suffix#"Zm_Intk")
6911 VR128X:$src1, VK1WM:$mask,
Craig Topper07a17872018-07-16 06:56:09 +00006912 (_.VT (COPY_TO_REGCLASS _.FRC:$src2, VR128X)), addr:$src3)>;
Craig Topperfdf3f1f2018-07-08 01:10:43 +00006913
6914 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
6915 (X86selects VK1WM:$mask,
Craig Topper5989db02018-05-29 22:52:09 +00006916 (Op _.FRC:$src2, _.FRC:$src3,
6917 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0)))),
6918 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0)))))))),
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00006919 (!cast<I>(Prefix#"231"#Suffix#"Zr_Intk")
Craig Topper5989db02018-05-29 22:52:09 +00006920 VR128X:$src1, VK1WM:$mask,
Craig Topper07a17872018-07-16 06:56:09 +00006921 (_.VT (COPY_TO_REGCLASS _.FRC:$src2, VR128X)),
6922 (_.VT (COPY_TO_REGCLASS _.FRC:$src3, VR128X)))>;
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00006923
Craig Topper5989db02018-05-29 22:52:09 +00006924 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00006925 (X86selects VK1WM:$mask,
Craig Topperfdf3f1f2018-07-08 01:10:43 +00006926 (Op _.FRC:$src2, (_.ScalarLdFrag addr:$src3),
6927 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0)))),
6928 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0)))))))),
6929 (!cast<I>(Prefix#"231"#Suffix#"Zm_Intk")
6930 VR128X:$src1, VK1WM:$mask,
Craig Topper07a17872018-07-16 06:56:09 +00006931 (_.VT (COPY_TO_REGCLASS _.FRC:$src2, VR128X)), addr:$src3)>;
Craig Topperfdf3f1f2018-07-08 01:10:43 +00006932
6933 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
6934 (X86selects VK1WM:$mask,
Craig Topper5989db02018-05-29 22:52:09 +00006935 (Op _.FRC:$src2,
6936 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))),
6937 _.FRC:$src3),
6938 (_.EltVT ZeroFP)))))),
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00006939 (!cast<I>(Prefix#"213"#Suffix#"Zr_Intkz")
Craig Topper5989db02018-05-29 22:52:09 +00006940 VR128X:$src1, VK1WM:$mask,
Craig Topper07a17872018-07-16 06:56:09 +00006941 (_.VT (COPY_TO_REGCLASS _.FRC:$src2, VR128X)),
6942 (_.VT (COPY_TO_REGCLASS _.FRC:$src3, VR128X)))>;
Craig Topperfdf3f1f2018-07-08 01:10:43 +00006943
6944 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
6945 (X86selects VK1WM:$mask,
6946 (Op _.FRC:$src2, _.FRC:$src3,
6947 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0)))),
6948 (_.EltVT ZeroFP)))))),
6949 (!cast<I>(Prefix#"231"#Suffix#"Zr_Intkz")
6950 VR128X:$src1, VK1WM:$mask,
Craig Topper07a17872018-07-16 06:56:09 +00006951 (_.VT (COPY_TO_REGCLASS _.FRC:$src2, VR128X)),
6952 (_.VT (COPY_TO_REGCLASS _.FRC:$src3, VR128X)))>;
Craig Topperfdf3f1f2018-07-08 01:10:43 +00006953
6954 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
6955 (X86selects VK1WM:$mask,
6956 (Op _.FRC:$src2,
6957 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))),
6958 (_.ScalarLdFrag addr:$src3)),
6959 (_.EltVT ZeroFP)))))),
6960 (!cast<I>(Prefix#"213"#Suffix#"Zm_Intkz")
6961 VR128X:$src1, VK1WM:$mask,
Craig Topper07a17872018-07-16 06:56:09 +00006962 (_.VT (COPY_TO_REGCLASS _.FRC:$src2, VR128X)), addr:$src3)>;
Craig Topperfdf3f1f2018-07-08 01:10:43 +00006963
6964 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
6965 (X86selects VK1WM:$mask,
6966 (Op (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))),
6967 _.FRC:$src2, (_.ScalarLdFrag addr:$src3)),
6968 (_.EltVT ZeroFP)))))),
6969 (!cast<I>(Prefix#"132"#Suffix#"Zm_Intkz")
6970 VR128X:$src1, VK1WM:$mask,
Craig Topper07a17872018-07-16 06:56:09 +00006971 (_.VT (COPY_TO_REGCLASS _.FRC:$src2, VR128X)), addr:$src3)>;
Craig Topperfdf3f1f2018-07-08 01:10:43 +00006972
6973 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
6974 (X86selects VK1WM:$mask,
6975 (Op _.FRC:$src2, (_.ScalarLdFrag addr:$src3),
6976 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0)))),
6977 (_.EltVT ZeroFP)))))),
6978 (!cast<I>(Prefix#"231"#Suffix#"Zm_Intkz")
6979 VR128X:$src1, VK1WM:$mask,
Craig Topper07a17872018-07-16 06:56:09 +00006980 (_.VT (COPY_TO_REGCLASS _.FRC:$src2, VR128X)), addr:$src3)>;
Craig Topperfdf3f1f2018-07-08 01:10:43 +00006981
6982 // Patterns with rounding mode.
6983 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
6984 (RndOp _.FRC:$src2,
6985 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))),
6986 _.FRC:$src3, (i32 imm:$rc)))))),
6987 (!cast<I>(Prefix#"213"#Suffix#"Zrb_Int")
Craig Topper07a17872018-07-16 06:56:09 +00006988 VR128X:$src1, (_.VT (COPY_TO_REGCLASS _.FRC:$src2, VR128X)),
6989 (_.VT (COPY_TO_REGCLASS _.FRC:$src3, VR128X)), imm:$rc)>;
Craig Topperfdf3f1f2018-07-08 01:10:43 +00006990
6991 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
Craig Topper034adf22018-07-12 00:29:56 +00006992 (RndOp _.FRC:$src2, _.FRC:$src3,
6993 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))),
6994 (i32 imm:$rc)))))),
6995 (!cast<I>(Prefix#"231"#Suffix#"Zrb_Int")
Craig Topper07a17872018-07-16 06:56:09 +00006996 VR128X:$src1, (_.VT (COPY_TO_REGCLASS _.FRC:$src2, VR128X)),
6997 (_.VT (COPY_TO_REGCLASS _.FRC:$src3, VR128X)), imm:$rc)>;
Craig Topper034adf22018-07-12 00:29:56 +00006998
6999 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
Craig Topperfdf3f1f2018-07-08 01:10:43 +00007000 (X86selects VK1WM:$mask,
7001 (RndOp _.FRC:$src2,
7002 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))),
7003 _.FRC:$src3, (i32 imm:$rc)),
7004 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0)))))))),
7005 (!cast<I>(Prefix#"213"#Suffix#"Zrb_Intk")
7006 VR128X:$src1, VK1WM:$mask,
Craig Topper07a17872018-07-16 06:56:09 +00007007 (_.VT (COPY_TO_REGCLASS _.FRC:$src2, VR128X)),
7008 (_.VT (COPY_TO_REGCLASS _.FRC:$src3, VR128X)), imm:$rc)>;
Craig Topperfdf3f1f2018-07-08 01:10:43 +00007009
7010 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
7011 (X86selects VK1WM:$mask,
7012 (RndOp _.FRC:$src2, _.FRC:$src3,
7013 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))),
7014 (i32 imm:$rc)),
7015 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0)))))))),
7016 (!cast<I>(Prefix#"231"#Suffix#"Zrb_Intk")
7017 VR128X:$src1, VK1WM:$mask,
Craig Topper07a17872018-07-16 06:56:09 +00007018 (_.VT (COPY_TO_REGCLASS _.FRC:$src2, VR128X)),
7019 (_.VT (COPY_TO_REGCLASS _.FRC:$src3, VR128X)), imm:$rc)>;
Craig Topperfdf3f1f2018-07-08 01:10:43 +00007020
7021 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
7022 (X86selects VK1WM:$mask,
7023 (RndOp _.FRC:$src2,
7024 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))),
7025 _.FRC:$src3, (i32 imm:$rc)),
7026 (_.EltVT ZeroFP)))))),
7027 (!cast<I>(Prefix#"213"#Suffix#"Zrb_Intkz")
7028 VR128X:$src1, VK1WM:$mask,
Craig Topper07a17872018-07-16 06:56:09 +00007029 (_.VT (COPY_TO_REGCLASS _.FRC:$src2, VR128X)),
7030 (_.VT (COPY_TO_REGCLASS _.FRC:$src3, VR128X)), imm:$rc)>;
Craig Topperfdf3f1f2018-07-08 01:10:43 +00007031
7032 def : Pat<(_.VT (Move (_.VT VR128X:$src1), (_.VT (scalar_to_vector
7033 (X86selects VK1WM:$mask,
7034 (RndOp _.FRC:$src2, _.FRC:$src3,
7035 (_.EltVT (extractelt (_.VT VR128X:$src1), (iPTR 0))),
7036 (i32 imm:$rc)),
7037 (_.EltVT ZeroFP)))))),
7038 (!cast<I>(Prefix#"231"#Suffix#"Zrb_Intkz")
7039 VR128X:$src1, VK1WM:$mask,
Craig Topper07a17872018-07-16 06:56:09 +00007040 (_.VT (COPY_TO_REGCLASS _.FRC:$src2, VR128X)),
7041 (_.VT (COPY_TO_REGCLASS _.FRC:$src3, VR128X)), imm:$rc)>;
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00007042 }
7043}
7044
Craig Topperfdf3f1f2018-07-08 01:10:43 +00007045defm : avx512_scalar_fma_patterns<X86Fmadd, X86FmaddRnd, "VFMADD", "SS",
7046 X86Movss, v4f32x_info, fp32imm0>;
7047defm : avx512_scalar_fma_patterns<X86Fmsub, X86FmsubRnd, "VFMSUB", "SS",
7048 X86Movss, v4f32x_info, fp32imm0>;
7049defm : avx512_scalar_fma_patterns<X86Fnmadd, X86FnmaddRnd, "VFNMADD", "SS",
7050 X86Movss, v4f32x_info, fp32imm0>;
7051defm : avx512_scalar_fma_patterns<X86Fnmsub, X86FnmsubRnd, "VFNMSUB", "SS",
7052 X86Movss, v4f32x_info, fp32imm0>;
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00007053
Craig Topperfdf3f1f2018-07-08 01:10:43 +00007054defm : avx512_scalar_fma_patterns<X86Fmadd, X86FmaddRnd, "VFMADD", "SD",
7055 X86Movsd, v2f64x_info, fp64imm0>;
7056defm : avx512_scalar_fma_patterns<X86Fmsub, X86FmsubRnd, "VFMSUB", "SD",
7057 X86Movsd, v2f64x_info, fp64imm0>;
7058defm : avx512_scalar_fma_patterns<X86Fnmadd, X86FnmaddRnd, "VFNMADD", "SD",
7059 X86Movsd, v2f64x_info, fp64imm0>;
7060defm : avx512_scalar_fma_patterns<X86Fnmsub, X86FnmsubRnd, "VFNMSUB", "SD",
7061 X86Movsd, v2f64x_info, fp64imm0>;
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00007062
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007063//===----------------------------------------------------------------------===//
Asaf Badouh655822a2016-01-25 11:14:24 +00007064// AVX-512 Packed Multiply of Unsigned 52-bit Integers and Add the Low 52-bit IFMA
7065//===----------------------------------------------------------------------===//
7066let Constraints = "$src1 = $dst" in {
7067multiclass avx512_pmadd52_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007068 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper47e14ea2017-09-24 19:30:55 +00007069 // NOTE: The SDNode have the multiply operands first with the add last.
7070 // This enables commuted load patterns to be autogenerated by tablegen.
Craig Topper6bf9b802017-02-26 06:45:45 +00007071 let ExeDomain = _.ExeDomain in {
Asaf Badouh655822a2016-01-25 11:14:24 +00007072 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
7073 (ins _.RC:$src2, _.RC:$src3),
7074 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00007075 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), 1, 1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007076 AVX512FMA3Base, Sched<[sched]>;
Asaf Badouh655822a2016-01-25 11:14:24 +00007077
Craig Toppere1cac152016-06-07 07:27:54 +00007078 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7079 (ins _.RC:$src2, _.MemOp:$src3),
7080 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrime9376b92018-04-12 19:59:35 +00007081 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007082 AVX512FMA3Base, Sched<[sched.Folded, ReadAfterLd]>;
Asaf Badouh655822a2016-01-25 11:14:24 +00007083
Craig Toppere1cac152016-06-07 07:27:54 +00007084 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7085 (ins _.RC:$src2, _.ScalarMemOp:$src3),
7086 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
7087 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper47e14ea2017-09-24 19:30:55 +00007088 (OpNode _.RC:$src2,
7089 (_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007090 _.RC:$src1)>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007091 AVX512FMA3Base, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper6bf9b802017-02-26 06:45:45 +00007092 }
Asaf Badouh655822a2016-01-25 11:14:24 +00007093}
7094} // Constraints = "$src1 = $dst"
7095
7096multiclass avx512_pmadd52_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00007097 X86SchedWriteWidths sched, AVX512VLVectorVTInfo _> {
Asaf Badouh655822a2016-01-25 11:14:24 +00007098 let Predicates = [HasIFMA] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00007099 defm Z : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, sched.ZMM, _.info512>,
Asaf Badouh655822a2016-01-25 11:14:24 +00007100 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
7101 }
7102 let Predicates = [HasVLX, HasIFMA] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00007103 defm Z256 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, sched.YMM, _.info256>,
Asaf Badouh655822a2016-01-25 11:14:24 +00007104 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00007105 defm Z128 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, sched.XMM, _.info128>,
Asaf Badouh655822a2016-01-25 11:14:24 +00007106 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
7107 }
7108}
7109
7110defm VPMADD52LUQ : avx512_pmadd52_common<0xb4, "vpmadd52luq", x86vpmadd52l,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00007111 SchedWriteVecIMul, avx512vl_i64_info>,
7112 VEX_W;
Asaf Badouh655822a2016-01-25 11:14:24 +00007113defm VPMADD52HUQ : avx512_pmadd52_common<0xb5, "vpmadd52huq", x86vpmadd52h,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00007114 SchedWriteVecIMul, avx512vl_i64_info>,
7115 VEX_W;
Asaf Badouh655822a2016-01-25 11:14:24 +00007116
7117//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007118// AVX-512 Scalar convert from sign integer to float/double
7119//===----------------------------------------------------------------------===//
7120
Simon Pilgrim21e89792018-04-13 14:36:59 +00007121multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, X86FoldableSchedWrite sched,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007122 RegisterClass SrcRC, X86VectorVTInfo DstVT,
7123 X86MemOperand x86memop, PatFrag ld_frag, string asm> {
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007124 let hasSideEffects = 0 in {
7125 def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst),
7126 (ins DstVT.FRC:$src1, SrcRC:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007127 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007128 EVEX_4V, Sched<[sched]>;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007129 let mayLoad = 1 in
7130 def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst),
7131 (ins DstVT.FRC:$src1, x86memop:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007132 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007133 EVEX_4V, Sched<[sched.Folded, ReadAfterLd]>;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007134 } // hasSideEffects = 0
7135 let isCodeGenOnly = 1 in {
7136 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
7137 (ins DstVT.RC:$src1, SrcRC:$src2),
7138 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
7139 [(set DstVT.RC:$dst,
7140 (OpNode (DstVT.VT DstVT.RC:$src1),
7141 SrcRC:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00007142 (i32 FROUND_CURRENT)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007143 EVEX_4V, Sched<[sched]>;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007144
7145 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst),
7146 (ins DstVT.RC:$src1, x86memop:$src2),
7147 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
7148 [(set DstVT.RC:$dst,
7149 (OpNode (DstVT.VT DstVT.RC:$src1),
7150 (ld_frag addr:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007151 (i32 FROUND_CURRENT)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007152 EVEX_4V, Sched<[sched.Folded, ReadAfterLd]>;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007153 }//isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007154}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00007155
Simon Pilgrim21e89792018-04-13 14:36:59 +00007156multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode,
7157 X86FoldableSchedWrite sched, RegisterClass SrcRC,
7158 X86VectorVTInfo DstVT, string asm> {
Igor Bregerabe4a792015-06-14 12:44:55 +00007159 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
7160 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007161 !strconcat(asm,
7162 "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
Igor Bregerabe4a792015-06-14 12:44:55 +00007163 [(set DstVT.RC:$dst,
7164 (OpNode (DstVT.VT DstVT.RC:$src1),
7165 SrcRC:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00007166 (i32 imm:$rc)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007167 EVEX_4V, EVEX_B, EVEX_RC, Sched<[sched]>;
Igor Bregerabe4a792015-06-14 12:44:55 +00007168}
7169
Simon Pilgrim21e89792018-04-13 14:36:59 +00007170multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode,
7171 X86FoldableSchedWrite sched,
7172 RegisterClass SrcRC, X86VectorVTInfo DstVT,
7173 X86MemOperand x86memop, PatFrag ld_frag, string asm> {
7174 defm NAME : avx512_vcvtsi_round<opc, OpNode, sched, SrcRC, DstVT, asm>,
7175 avx512_vcvtsi<opc, OpNode, sched, SrcRC, DstVT, x86memop,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007176 ld_frag, asm>, VEX_LIG;
Igor Bregerabe4a792015-06-14 12:44:55 +00007177}
7178
Andrew Trick15a47742013-10-09 05:11:10 +00007179let Predicates = [HasAVX512] in {
Simon Pilgrim5647e892018-05-16 10:53:45 +00007180defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, WriteCvtI2SS, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007181 v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">,
7182 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim5647e892018-05-16 10:53:45 +00007183defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, WriteCvtI2SS, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007184 v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">,
7185 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Simon Pilgrim5647e892018-05-16 10:53:45 +00007186defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, WriteCvtI2SD, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007187 v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">,
7188 XD, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim5647e892018-05-16 10:53:45 +00007189defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, WriteCvtI2SD, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007190 v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">,
7191 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007192
Craig Topper8f85ad12016-11-14 02:46:58 +00007193def : InstAlias<"vcvtsi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007194 (VCVTSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0, "att">;
Craig Topper8f85ad12016-11-14 02:46:58 +00007195def : InstAlias<"vcvtsi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007196 (VCVTSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0, "att">;
Craig Topper8f85ad12016-11-14 02:46:58 +00007197
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007198def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
7199 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
7200def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007201 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007202def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
7203 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
7204def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007205 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007206
7207def : Pat<(f32 (sint_to_fp GR32:$src)),
7208 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
7209def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007210 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007211def : Pat<(f64 (sint_to_fp GR32:$src)),
7212 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
7213def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007214 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
7215
Simon Pilgrim5647e892018-05-16 10:53:45 +00007216defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, WriteCvtI2SS, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007217 v4f32x_info, i32mem, loadi32,
7218 "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim5647e892018-05-16 10:53:45 +00007219defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, WriteCvtI2SS, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007220 v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">,
7221 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Simon Pilgrim5647e892018-05-16 10:53:45 +00007222defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, WriteCvtI2SD, GR32, v2f64x_info,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007223 i32mem, loadi32, "cvtusi2sd{l}">,
7224 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim5647e892018-05-16 10:53:45 +00007225defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, WriteCvtI2SD, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007226 v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">,
7227 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007228
Craig Topper8f85ad12016-11-14 02:46:58 +00007229def : InstAlias<"vcvtusi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007230 (VCVTUSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0, "att">;
Craig Topper8f85ad12016-11-14 02:46:58 +00007231def : InstAlias<"vcvtusi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007232 (VCVTUSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0, "att">;
Craig Topper8f85ad12016-11-14 02:46:58 +00007233
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007234def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
7235 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
7236def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
7237 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
7238def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
7239 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
7240def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
7241 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
7242
7243def : Pat<(f32 (uint_to_fp GR32:$src)),
7244 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
7245def : Pat<(f32 (uint_to_fp GR64:$src)),
7246 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
7247def : Pat<(f64 (uint_to_fp GR32:$src)),
7248 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
7249def : Pat<(f64 (uint_to_fp GR64:$src)),
7250 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00007251}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007252
7253//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007254// AVX-512 Scalar convert from float/double to integer
7255//===----------------------------------------------------------------------===//
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007256
7257multiclass avx512_cvt_s_int_round<bits<8> opc, X86VectorVTInfo SrcVT,
7258 X86VectorVTInfo DstVT, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007259 X86FoldableSchedWrite sched, string asm,
Craig Toppera49c3542018-01-06 19:20:33 +00007260 string aliasStr,
7261 bit CodeGenOnly = 1> {
Craig Toppere1cac152016-06-07 07:27:54 +00007262 let Predicates = [HasAVX512] in {
Craig Toppera0be5a02017-12-10 19:47:56 +00007263 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00007264 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007265 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 FROUND_CURRENT)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007266 EVEX, VEX_LIG, Sched<[sched]>;
Craig Toppera0be5a02017-12-10 19:47:56 +00007267 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src, AVX512RC:$rc),
Craig Topper1de942b2017-12-10 17:42:44 +00007268 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007269 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 imm:$rc)))]>,
7270 EVEX, VEX_LIG, EVEX_B, EVEX_RC,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007271 Sched<[sched]>;
Craig Toppera49c3542018-01-06 19:20:33 +00007272 let isCodeGenOnly = CodeGenOnly, ForceDisassemble = CodeGenOnly in
Craig Toppera0be5a02017-12-10 19:47:56 +00007273 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), (ins SrcVT.IntScalarMemOp:$src),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00007274 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007275 [(set DstVT.RC:$dst, (OpNode
Craig Topper5a63ca22017-03-13 03:59:06 +00007276 (SrcVT.VT SrcVT.ScalarIntMemCPat:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007277 (i32 FROUND_CURRENT)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007278 EVEX, VEX_LIG, Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere2659d82018-01-05 23:13:54 +00007279
7280 def : InstAlias<"v" # asm # aliasStr # "\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007281 (!cast<Instruction>(NAME # "rr_Int") DstVT.RC:$dst, SrcVT.RC:$src), 0, "att">;
Craig Toppere2659d82018-01-05 23:13:54 +00007282 def : InstAlias<"v" # asm # aliasStr # "\t{$rc, $src, $dst|$dst, $src, $rc}",
Craig Topper06624e12018-04-28 18:46:11 +00007283 (!cast<Instruction>(NAME # "rrb_Int") DstVT.RC:$dst, SrcVT.RC:$src, AVX512RC:$rc), 0, "att">;
Craig Toppera49c3542018-01-06 19:20:33 +00007284 } // Predicates = [HasAVX512]
7285}
7286
7287multiclass avx512_cvt_s_int_round_aliases<bits<8> opc, X86VectorVTInfo SrcVT,
7288 X86VectorVTInfo DstVT, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007289 X86FoldableSchedWrite sched, string asm,
Craig Toppera49c3542018-01-06 19:20:33 +00007290 string aliasStr> :
Simon Pilgrim21e89792018-04-13 14:36:59 +00007291 avx512_cvt_s_int_round<opc, SrcVT, DstVT, OpNode, sched, asm, aliasStr, 0> {
Craig Toppera49c3542018-01-06 19:20:33 +00007292 let Predicates = [HasAVX512] in {
Craig Toppere2659d82018-01-05 23:13:54 +00007293 def : InstAlias<"v" # asm # aliasStr # "\t{$src, $dst|$dst, $src}",
7294 (!cast<Instruction>(NAME # "rm_Int") DstVT.RC:$dst,
Craig Topper06624e12018-04-28 18:46:11 +00007295 SrcVT.IntScalarMemOp:$src), 0, "att">;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007296 } // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007297}
Asaf Badouh2744d212015-09-20 14:31:19 +00007298
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007299// Convert float/double to signed/unsigned int 32/64
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007300defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, f32x_info, i32x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007301 X86cvts2si, WriteCvtSS2I, "cvtss2si", "{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007302 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007303defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, f32x_info, i64x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007304 X86cvts2si, WriteCvtSS2I, "cvtss2si", "{q}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007305 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Craig Toppera49c3542018-01-06 19:20:33 +00007306defm VCVTSS2USIZ: avx512_cvt_s_int_round_aliases<0x79, f32x_info, i32x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007307 X86cvts2usi, WriteCvtSS2I, "cvtss2usi", "{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007308 XS, EVEX_CD8<32, CD8VT1>;
Craig Toppera49c3542018-01-06 19:20:33 +00007309defm VCVTSS2USI64Z: avx512_cvt_s_int_round_aliases<0x79, f32x_info, i64x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007310 X86cvts2usi, WriteCvtSS2I, "cvtss2usi", "{q}">,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007311 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007312defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, f64x_info, i32x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007313 X86cvts2si, WriteCvtSD2I, "cvtsd2si", "{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007314 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00007315defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, f64x_info, i64x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007316 X86cvts2si, WriteCvtSD2I, "cvtsd2si", "{q}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007317 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Toppera49c3542018-01-06 19:20:33 +00007318defm VCVTSD2USIZ: avx512_cvt_s_int_round_aliases<0x79, f64x_info, i32x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007319 X86cvts2usi, WriteCvtSD2I, "cvtsd2usi", "{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007320 XD, EVEX_CD8<64, CD8VT1>;
Craig Toppera49c3542018-01-06 19:20:33 +00007321defm VCVTSD2USI64Z: avx512_cvt_s_int_round_aliases<0x79, f64x_info, i64x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007322 X86cvts2usi, WriteCvtSD2I, "cvtsd2usi", "{q}">,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007323 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007324
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00007325// The SSE version of these instructions are disabled for AVX512.
7326// Therefore, the SSE intrinsics are mapped to the AVX512 instructions.
7327let Predicates = [HasAVX512] in {
7328 def : Pat<(i32 (int_x86_sse_cvtss2si (v4f32 VR128X:$src))),
Craig Toppera0be5a02017-12-10 19:47:56 +00007329 (VCVTSS2SIZrr_Int VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00007330 def : Pat<(i32 (int_x86_sse_cvtss2si sse_load_f32:$src)),
Craig Toppera0be5a02017-12-10 19:47:56 +00007331 (VCVTSS2SIZrm_Int sse_load_f32:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00007332 def : Pat<(i64 (int_x86_sse_cvtss2si64 (v4f32 VR128X:$src))),
Craig Toppera0be5a02017-12-10 19:47:56 +00007333 (VCVTSS2SI64Zrr_Int VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00007334 def : Pat<(i64 (int_x86_sse_cvtss2si64 sse_load_f32:$src)),
Craig Toppera0be5a02017-12-10 19:47:56 +00007335 (VCVTSS2SI64Zrm_Int sse_load_f32:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00007336 def : Pat<(i32 (int_x86_sse2_cvtsd2si (v2f64 VR128X:$src))),
Craig Toppera0be5a02017-12-10 19:47:56 +00007337 (VCVTSD2SIZrr_Int VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00007338 def : Pat<(i32 (int_x86_sse2_cvtsd2si sse_load_f64:$src)),
Craig Toppera0be5a02017-12-10 19:47:56 +00007339 (VCVTSD2SIZrm_Int sse_load_f64:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00007340 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (v2f64 VR128X:$src))),
Craig Toppera0be5a02017-12-10 19:47:56 +00007341 (VCVTSD2SI64Zrr_Int VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00007342 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 sse_load_f64:$src)),
Craig Toppera0be5a02017-12-10 19:47:56 +00007343 (VCVTSD2SI64Zrm_Int sse_load_f64:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00007344} // HasAVX512
7345
Elad Cohen0c260102017-01-11 09:11:48 +00007346// Patterns used for matching vcvtsi2s{s,d} intrinsic sequences from clang
7347// which produce unnecessary vmovs{s,d} instructions
7348let Predicates = [HasAVX512] in {
7349def : Pat<(v4f32 (X86Movss
7350 (v4f32 VR128X:$dst),
7351 (v4f32 (scalar_to_vector (f32 (sint_to_fp GR64:$src)))))),
7352 (VCVTSI642SSZrr_Int VR128X:$dst, GR64:$src)>;
7353
7354def : Pat<(v4f32 (X86Movss
7355 (v4f32 VR128X:$dst),
Craig Topper38b713d2018-05-13 01:54:33 +00007356 (v4f32 (scalar_to_vector (f32 (sint_to_fp (loadi64 addr:$src))))))),
7357 (VCVTSI642SSZrm_Int VR128X:$dst, addr:$src)>;
7358
7359def : Pat<(v4f32 (X86Movss
7360 (v4f32 VR128X:$dst),
Elad Cohen0c260102017-01-11 09:11:48 +00007361 (v4f32 (scalar_to_vector (f32 (sint_to_fp GR32:$src)))))),
7362 (VCVTSI2SSZrr_Int VR128X:$dst, GR32:$src)>;
7363
Craig Topper38b713d2018-05-13 01:54:33 +00007364def : Pat<(v4f32 (X86Movss
7365 (v4f32 VR128X:$dst),
7366 (v4f32 (scalar_to_vector (f32 (sint_to_fp (loadi32 addr:$src))))))),
7367 (VCVTSI2SSZrm_Int VR128X:$dst, addr:$src)>;
7368
Elad Cohen0c260102017-01-11 09:11:48 +00007369def : Pat<(v2f64 (X86Movsd
7370 (v2f64 VR128X:$dst),
7371 (v2f64 (scalar_to_vector (f64 (sint_to_fp GR64:$src)))))),
7372 (VCVTSI642SDZrr_Int VR128X:$dst, GR64:$src)>;
7373
7374def : Pat<(v2f64 (X86Movsd
7375 (v2f64 VR128X:$dst),
Craig Topper38b713d2018-05-13 01:54:33 +00007376 (v2f64 (scalar_to_vector (f64 (sint_to_fp (loadi64 addr:$src))))))),
7377 (VCVTSI642SDZrm_Int VR128X:$dst, addr:$src)>;
7378
7379def : Pat<(v2f64 (X86Movsd
7380 (v2f64 VR128X:$dst),
Elad Cohen0c260102017-01-11 09:11:48 +00007381 (v2f64 (scalar_to_vector (f64 (sint_to_fp GR32:$src)))))),
7382 (VCVTSI2SDZrr_Int VR128X:$dst, GR32:$src)>;
Craig Topper38b713d2018-05-13 01:54:33 +00007383
7384def : Pat<(v2f64 (X86Movsd
7385 (v2f64 VR128X:$dst),
7386 (v2f64 (scalar_to_vector (f64 (sint_to_fp (loadi32 addr:$src))))))),
7387 (VCVTSI2SDZrm_Int VR128X:$dst, addr:$src)>;
Craig Topper97e74b02018-05-13 23:24:21 +00007388
7389def : Pat<(v4f32 (X86Movss
7390 (v4f32 VR128X:$dst),
7391 (v4f32 (scalar_to_vector (f32 (uint_to_fp GR64:$src)))))),
7392 (VCVTUSI642SSZrr_Int VR128X:$dst, GR64:$src)>;
7393
7394def : Pat<(v4f32 (X86Movss
7395 (v4f32 VR128X:$dst),
7396 (v4f32 (scalar_to_vector (f32 (uint_to_fp (loadi64 addr:$src))))))),
7397 (VCVTUSI642SSZrm_Int VR128X:$dst, addr:$src)>;
7398
7399def : Pat<(v4f32 (X86Movss
7400 (v4f32 VR128X:$dst),
7401 (v4f32 (scalar_to_vector (f32 (uint_to_fp GR32:$src)))))),
7402 (VCVTUSI2SSZrr_Int VR128X:$dst, GR32:$src)>;
7403
7404def : Pat<(v4f32 (X86Movss
7405 (v4f32 VR128X:$dst),
7406 (v4f32 (scalar_to_vector (f32 (uint_to_fp (loadi32 addr:$src))))))),
7407 (VCVTUSI2SSZrm_Int VR128X:$dst, addr:$src)>;
7408
7409def : Pat<(v2f64 (X86Movsd
7410 (v2f64 VR128X:$dst),
7411 (v2f64 (scalar_to_vector (f64 (uint_to_fp GR64:$src)))))),
7412 (VCVTUSI642SDZrr_Int VR128X:$dst, GR64:$src)>;
7413
7414def : Pat<(v2f64 (X86Movsd
7415 (v2f64 VR128X:$dst),
7416 (v2f64 (scalar_to_vector (f64 (uint_to_fp (loadi64 addr:$src))))))),
7417 (VCVTUSI642SDZrm_Int VR128X:$dst, addr:$src)>;
7418
7419def : Pat<(v2f64 (X86Movsd
7420 (v2f64 VR128X:$dst),
7421 (v2f64 (scalar_to_vector (f64 (uint_to_fp GR32:$src)))))),
7422 (VCVTUSI2SDZrr_Int VR128X:$dst, GR32:$src)>;
7423
7424def : Pat<(v2f64 (X86Movsd
7425 (v2f64 VR128X:$dst),
7426 (v2f64 (scalar_to_vector (f64 (uint_to_fp (loadi32 addr:$src))))))),
7427 (VCVTUSI2SDZrm_Int VR128X:$dst, addr:$src)>;
Elad Cohen0c260102017-01-11 09:11:48 +00007428} // Predicates = [HasAVX512]
7429
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007430// Convert float/double to signed/unsigned int 32/64 with truncation
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007431multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC,
7432 X86VectorVTInfo _DstRC, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007433 SDNode OpNodeRnd, X86FoldableSchedWrite sched,
7434 string aliasStr, bit CodeGenOnly = 1>{
Asaf Badouh2744d212015-09-20 14:31:19 +00007435let Predicates = [HasAVX512] in {
Craig Topper90353a92018-01-06 21:02:22 +00007436 let isCodeGenOnly = 1 in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00007437 def rr : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00007438 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007439 [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007440 EVEX, Sched<[sched]>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00007441 def rm : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.ScalarMemOp:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00007442 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007443 [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007444 EVEX, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper90353a92018-01-06 21:02:22 +00007445 }
7446
7447 def rr_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
7448 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
7449 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007450 (i32 FROUND_CURRENT)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007451 EVEX, VEX_LIG, Sched<[sched]>;
Craig Topper90353a92018-01-06 21:02:22 +00007452 def rrb_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
7453 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
7454 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007455 (i32 FROUND_NO_EXC)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007456 EVEX,VEX_LIG , EVEX_B, Sched<[sched]>;
Craig Topper61d8a602018-01-06 21:27:25 +00007457 let isCodeGenOnly = CodeGenOnly, ForceDisassemble = CodeGenOnly in
Craig Topper0f4ccb72018-01-06 21:02:26 +00007458 def rm_Int : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst),
7459 (ins _SrcRC.IntScalarMemOp:$src),
7460 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
7461 [(set _DstRC.RC:$dst, (OpNodeRnd
7462 (_SrcRC.VT _SrcRC.ScalarIntMemCPat:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007463 (i32 FROUND_CURRENT)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007464 EVEX, VEX_LIG, Sched<[sched.Folded, ReadAfterLd]>;
Simon Pilgrim916485c2016-08-18 11:22:22 +00007465
Igor Bregerc59b3a22016-08-03 10:58:05 +00007466 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007467 (!cast<Instruction>(NAME # "rr_Int") _DstRC.RC:$dst, _SrcRC.RC:$src), 0, "att">;
Craig Toppere2659d82018-01-05 23:13:54 +00007468 def : InstAlias<asm # aliasStr # "\t{{sae}, $src, $dst|$dst, $src, {sae}}",
Craig Topper06624e12018-04-28 18:46:11 +00007469 (!cast<Instruction>(NAME # "rrb_Int") _DstRC.RC:$dst, _SrcRC.RC:$src), 0, "att">;
Asaf Badouh2744d212015-09-20 14:31:19 +00007470} //HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007471}
7472
Craig Topper61d8a602018-01-06 21:27:25 +00007473multiclass avx512_cvt_s_all_unsigned<bits<8> opc, string asm,
7474 X86VectorVTInfo _SrcRC,
7475 X86VectorVTInfo _DstRC, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007476 SDNode OpNodeRnd, X86FoldableSchedWrite sched,
Craig Topper61d8a602018-01-06 21:27:25 +00007477 string aliasStr> :
Simon Pilgrim21e89792018-04-13 14:36:59 +00007478 avx512_cvt_s_all<opc, asm, _SrcRC, _DstRC, OpNode, OpNodeRnd, sched,
Craig Topper61d8a602018-01-06 21:27:25 +00007479 aliasStr, 0> {
7480let Predicates = [HasAVX512] in {
7481 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
7482 (!cast<Instruction>(NAME # "rm_Int") _DstRC.RC:$dst,
Craig Topper06624e12018-04-28 18:46:11 +00007483 _SrcRC.IntScalarMemOp:$src), 0, "att">;
Craig Topper61d8a602018-01-06 21:27:25 +00007484}
7485}
Asaf Badouh2744d212015-09-20 14:31:19 +00007486
Igor Bregerc59b3a22016-08-03 10:58:05 +00007487defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i32x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007488 fp_to_sint, X86cvtts2IntRnd, WriteCvtSS2I, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00007489 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00007490defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i64x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007491 fp_to_sint, X86cvtts2IntRnd, WriteCvtSS2I, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00007492 VEX_W, XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00007493defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i32x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007494 fp_to_sint, X86cvtts2IntRnd, WriteCvtSD2I, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00007495 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00007496defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i64x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007497 fp_to_sint, X86cvtts2IntRnd, WriteCvtSD2I, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00007498 VEX_W, XD, EVEX_CD8<64, CD8VT1>;
7499
Craig Topper61d8a602018-01-06 21:27:25 +00007500defm VCVTTSS2USIZ: avx512_cvt_s_all_unsigned<0x78, "vcvttss2usi", f32x_info, i32x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007501 fp_to_uint, X86cvtts2UIntRnd, WriteCvtSS2I, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00007502 XS, EVEX_CD8<32, CD8VT1>;
Craig Topper61d8a602018-01-06 21:27:25 +00007503defm VCVTTSS2USI64Z: avx512_cvt_s_all_unsigned<0x78, "vcvttss2usi", f32x_info, i64x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007504 fp_to_uint, X86cvtts2UIntRnd, WriteCvtSS2I, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00007505 XS,VEX_W, EVEX_CD8<32, CD8VT1>;
Craig Topper61d8a602018-01-06 21:27:25 +00007506defm VCVTTSD2USIZ: avx512_cvt_s_all_unsigned<0x78, "vcvttsd2usi", f64x_info, i32x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007507 fp_to_uint, X86cvtts2UIntRnd, WriteCvtSD2I, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00007508 XD, EVEX_CD8<64, CD8VT1>;
Craig Topper61d8a602018-01-06 21:27:25 +00007509defm VCVTTSD2USI64Z: avx512_cvt_s_all_unsigned<0x78, "vcvttsd2usi", f64x_info, i64x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007510 fp_to_uint, X86cvtts2UIntRnd, WriteCvtSD2I, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00007511 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper61d8a602018-01-06 21:27:25 +00007512
Asaf Badouh2744d212015-09-20 14:31:19 +00007513let Predicates = [HasAVX512] in {
7514 def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00007515 (VCVTTSS2SIZrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00007516 def : Pat<(i32 (int_x86_sse_cvttss2si sse_load_f32:$src)),
7517 (VCVTTSS2SIZrm_Int ssmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00007518 def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00007519 (VCVTTSS2SI64Zrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00007520 def : Pat<(i64 (int_x86_sse_cvttss2si64 sse_load_f32:$src)),
7521 (VCVTTSS2SI64Zrm_Int ssmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00007522 def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00007523 (VCVTTSD2SIZrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00007524 def : Pat<(i32 (int_x86_sse2_cvttsd2si sse_load_f64:$src)),
7525 (VCVTTSD2SIZrm_Int sdmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00007526 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00007527 (VCVTTSD2SI64Zrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00007528 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 sse_load_f64:$src)),
7529 (VCVTTSD2SI64Zrm_Int sdmem:$src)>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00007530} // HasAVX512
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007531
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007532//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007533// AVX-512 Convert form float to double and back
7534//===----------------------------------------------------------------------===//
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007535
Asaf Badouh2744d212015-09-20 14:31:19 +00007536multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007537 X86VectorVTInfo _Src, SDNode OpNode,
7538 X86FoldableSchedWrite sched> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00007539 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00007540 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00007541 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00007542 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Toppera02e3942016-09-23 06:24:43 +00007543 (_Src.VT _Src.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007544 (i32 FROUND_CURRENT)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007545 EVEX_4V, VEX_LIG, Sched<[sched]>;
Ayman Musa6e670cf2017-02-23 07:24:21 +00007546 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper08b413a2017-03-13 05:14:44 +00007547 (ins _.RC:$src1, _Src.IntScalarMemOp:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00007548 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00007549 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Topper08b413a2017-03-13 05:14:44 +00007550 (_Src.VT _Src.ScalarIntMemCPat:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007551 (i32 FROUND_CURRENT)))>,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007552 EVEX_4V, VEX_LIG,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007553 Sched<[sched.Folded, ReadAfterLd]>;
Ayman Musa6e670cf2017-02-23 07:24:21 +00007554
Craig Topperd2011e32017-02-25 18:43:42 +00007555 let isCodeGenOnly = 1, hasSideEffects = 0 in {
7556 def rr : I<opc, MRMSrcReg, (outs _.FRC:$dst),
7557 (ins _.FRC:$src1, _Src.FRC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007558 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007559 EVEX_4V, VEX_LIG, Sched<[sched]>;
Craig Topperd2011e32017-02-25 18:43:42 +00007560 let mayLoad = 1 in
7561 def rm : I<opc, MRMSrcMem, (outs _.FRC:$dst),
7562 (ins _.FRC:$src1, _Src.ScalarMemOp:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007563 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007564 EVEX_4V, VEX_LIG, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topperd2011e32017-02-25 18:43:42 +00007565 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007566}
7567
Asaf Badouh2744d212015-09-20 14:31:19 +00007568// Scalar Coversion with SAE - suppress all exceptions
7569multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007570 X86VectorVTInfo _Src, SDNode OpNodeRnd,
7571 X86FoldableSchedWrite sched> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00007572 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00007573 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00007574 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Toppera58abd12016-05-09 05:34:12 +00007575 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00007576 (_Src.VT _Src.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007577 (i32 FROUND_NO_EXC)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007578 EVEX_4V, VEX_LIG, EVEX_B, Sched<[sched]>;
Asaf Badouh2744d212015-09-20 14:31:19 +00007579}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007580
Asaf Badouh2744d212015-09-20 14:31:19 +00007581// Scalar Conversion with rounding control (RC)
7582multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007583 X86VectorVTInfo _Src, SDNode OpNodeRnd,
7584 X86FoldableSchedWrite sched> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00007585 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00007586 (ins _.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00007587 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Toppera58abd12016-05-09 05:34:12 +00007588 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007589 (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007590 EVEX_4V, VEX_LIG, Sched<[sched]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00007591 EVEX_B, EVEX_RC;
7592}
Craig Toppera02e3942016-09-23 06:24:43 +00007593multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007594 SDNode OpNodeRnd, X86FoldableSchedWrite sched,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007595 X86VectorVTInfo _src, X86VectorVTInfo _dst> {
Asaf Badouh2744d212015-09-20 14:31:19 +00007596 let Predicates = [HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00007597 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd, sched>,
Asaf Badouh2744d212015-09-20 14:31:19 +00007598 avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007599 OpNodeRnd, sched>, VEX_W, EVEX_CD8<64, CD8VT1>, XD;
Asaf Badouh2744d212015-09-20 14:31:19 +00007600 }
7601}
7602
Simon Pilgrim21e89792018-04-13 14:36:59 +00007603multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
7604 X86FoldableSchedWrite sched,
7605 X86VectorVTInfo _src, X86VectorVTInfo _dst> {
Asaf Badouh2744d212015-09-20 14:31:19 +00007606 let Predicates = [HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00007607 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd, sched>,
7608 avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd, sched>,
Michael Zuckerman4b88a772016-12-18 14:29:00 +00007609 EVEX_CD8<32, CD8VT1>, XS;
Asaf Badouh2744d212015-09-20 14:31:19 +00007610 }
7611}
Craig Toppera02e3942016-09-23 06:24:43 +00007612defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss",
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007613 X86froundRnd, WriteCvtSD2SS, f64x_info,
Craig Topper9f829f72018-06-14 15:40:27 +00007614 f32x_info>;
Craig Toppera02e3942016-09-23 06:24:43 +00007615defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd",
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007616 X86fpextRnd, WriteCvtSS2SD, f32x_info,
Craig Topper9f829f72018-06-14 15:40:27 +00007617 f64x_info>;
Asaf Badouh2744d212015-09-20 14:31:19 +00007618
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007619def : Pat<(f64 (fpextend FR32X:$src)),
Craig Topperafc3c822017-11-07 04:44:22 +00007620 (VCVTSS2SDZrr (f64 (IMPLICIT_DEF)), FR32X:$src)>,
Asaf Badouh2744d212015-09-20 14:31:19 +00007621 Requires<[HasAVX512]>;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007622def : Pat<(f64 (fpextend (loadf32 addr:$src))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00007623 (VCVTSS2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>,
Craig Toppera2c52642018-05-17 05:41:11 +00007624 Requires<[HasAVX512, OptForSize]>;
Asaf Badouh2744d212015-09-20 14:31:19 +00007625
7626def : Pat<(f64 (extloadf32 addr:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00007627 (VCVTSS2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007628 Requires<[HasAVX512, OptForSize]>;
7629
Asaf Badouh2744d212015-09-20 14:31:19 +00007630def : Pat<(f64 (extloadf32 addr:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00007631 (VCVTSS2SDZrr (f64 (IMPLICIT_DEF)), (VMOVSSZrm addr:$src))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00007632 Requires<[HasAVX512, OptForSpeed]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007633
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007634def : Pat<(f32 (fpround FR64X:$src)),
Craig Topperafc3c822017-11-07 04:44:22 +00007635 (VCVTSD2SSZrr (f32 (IMPLICIT_DEF)), FR64X:$src)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007636 Requires<[HasAVX512]>;
Elad Cohen0c260102017-01-11 09:11:48 +00007637
7638def : Pat<(v4f32 (X86Movss
7639 (v4f32 VR128X:$dst),
7640 (v4f32 (scalar_to_vector
7641 (f32 (fpround (f64 (extractelt VR128X:$src, (iPTR 0))))))))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00007642 (VCVTSD2SSZrr_Int VR128X:$dst, VR128X:$src)>,
Elad Cohen0c260102017-01-11 09:11:48 +00007643 Requires<[HasAVX512]>;
7644
7645def : Pat<(v2f64 (X86Movsd
7646 (v2f64 VR128X:$dst),
7647 (v2f64 (scalar_to_vector
7648 (f64 (fpextend (f32 (extractelt VR128X:$src, (iPTR 0))))))))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00007649 (VCVTSS2SDZrr_Int VR128X:$dst, VR128X:$src)>,
Elad Cohen0c260102017-01-11 09:11:48 +00007650 Requires<[HasAVX512]>;
7651
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007652//===----------------------------------------------------------------------===//
7653// AVX-512 Vector convert from signed/unsigned integer to float/double
7654// and from float/double to signed/unsigned integer
7655//===----------------------------------------------------------------------===//
7656
7657multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007658 X86VectorVTInfo _Src, SDNode OpNode,
7659 X86FoldableSchedWrite sched,
7660 string Broadcast = _.BroadcastStr,
7661 string Alias = "", X86MemOperand MemOp = _Src.MemOp> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007662
7663 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7664 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
Simon Pilgrime9376b92018-04-12 19:59:35 +00007665 (_.VT (OpNode (_Src.VT _Src.RC:$src)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007666 EVEX, Sched<[sched]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007667
7668 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Coby Tayree97e9cf62016-11-20 17:09:56 +00007669 (ins MemOp:$src), OpcodeStr#Alias, "$src", "$src",
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007670 (_.VT (OpNode (_Src.VT
Simon Pilgrime9376b92018-04-12 19:59:35 +00007671 (bitconvert (_Src.LdFrag addr:$src)))))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007672 EVEX, Sched<[sched.Folded]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007673
7674 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00007675 (ins _Src.ScalarMemOp:$src), OpcodeStr,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007676 "${src}"##Broadcast, "${src}"##Broadcast,
7677 (_.VT (OpNode (_Src.VT
7678 (X86VBroadcast (_Src.ScalarLdFrag addr:$src)))
Simon Pilgrime9376b92018-04-12 19:59:35 +00007679 ))>, EVEX, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007680 Sched<[sched.Folded]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007681}
7682// Coversion with SAE - suppress all exceptions
7683multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007684 X86VectorVTInfo _Src, SDNode OpNodeRnd,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007685 X86FoldableSchedWrite sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007686 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7687 (ins _Src.RC:$src), OpcodeStr,
7688 "{sae}, $src", "$src, {sae}",
7689 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007690 (i32 FROUND_NO_EXC)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007691 EVEX, EVEX_B, Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007692}
7693
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007694// Conversion with rounding control (RC)
7695multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007696 X86VectorVTInfo _Src, SDNode OpNodeRnd,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007697 X86FoldableSchedWrite sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007698 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7699 (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr,
7700 "$rc, $src", "$src, $rc",
Simon Pilgrime9376b92018-04-12 19:59:35 +00007701 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007702 EVEX, EVEX_B, EVEX_RC, Sched<[sched]>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007703}
7704
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007705// Extend Float to Double
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007706multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr,
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007707 X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007708 let Predicates = [HasAVX512] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007709 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info,
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007710 fpextend, sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007711 avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info,
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007712 X86vfpextRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007713 }
7714 let Predicates = [HasVLX] in {
7715 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info,
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007716 X86vfpext, sched.XMM, "{1to2}", "", f64mem>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007717 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fpextend,
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007718 sched.YMM>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007719 }
7720}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007721
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007722// Truncate Double to Float
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007723multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr, X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007724 let Predicates = [HasAVX512] in {
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007725 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fpround, sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007726 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info,
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007727 X86vfproundRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007728 }
7729 let Predicates = [HasVLX] in {
7730 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info,
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007731 X86vfpround, sched.XMM, "{1to2}", "{x}">, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007732 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fpround,
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007733 sched.YMM, "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00007734
7735 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7736 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
7737 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007738 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0, "intel">;
Craig Topperb8596e42016-11-14 01:53:29 +00007739 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7740 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
7741 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007742 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0, "intel">;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007743 }
7744}
7745
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007746defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps", SchedWriteCvtPD2PS>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007747 VEX_W, PD, EVEX_CD8<64, CD8VF>;
Simon Pilgrimbe9a2062018-05-15 17:36:49 +00007748defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd", SchedWriteCvtPS2PD>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007749 PS, EVEX_CD8<32, CD8VH>;
7750
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007751def : Pat<(v8f64 (extloadv8f32 addr:$src)),
7752 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00007753
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007754let Predicates = [HasVLX] in {
Craig Topper27c77fe2018-07-10 22:23:54 +00007755 def : Pat<(X86vzmovl (v2f64 (bitconvert
7756 (v4f32 (X86vfpround (v2f64 VR128X:$src)))))),
7757 (VCVTPD2PSZ128rr VR128X:$src)>;
7758 def : Pat<(X86vzmovl (v2f64 (bitconvert
7759 (v4f32 (X86vfpround (loadv2f64 addr:$src)))))),
7760 (VCVTPD2PSZ128rm addr:$src)>;
Craig Topper5471fc22016-11-06 04:12:52 +00007761 def : Pat<(v2f64 (extloadv2f32 addr:$src)),
7762 (VCVTPS2PDZ128rm addr:$src)>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007763 def : Pat<(v4f64 (extloadv4f32 addr:$src)),
7764 (VCVTPS2PDZ256rm addr:$src)>;
7765}
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00007766
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007767// Convert Signed/Unsigned Doubleword to Double
7768multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007769 SDNode OpNode128, X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007770 // No rounding in this op
7771 let Predicates = [HasAVX512] in
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007772 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007773 sched.ZMM>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007774
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007775 let Predicates = [HasVLX] in {
7776 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007777 OpNode128, sched.XMM, "{1to2}", "", i64mem>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007778 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007779 sched.YMM>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007780 }
7781}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007782
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007783// Convert Signed/Unsigned Doubleword to Float
7784multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007785 SDNode OpNodeRnd, X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007786 let Predicates = [HasAVX512] in
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007787 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007788 sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007789 avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007790 OpNodeRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007791
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007792 let Predicates = [HasVLX] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007793 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007794 sched.XMM>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007795 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007796 sched.YMM>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007797 }
7798}
7799
7800// Convert Float to Signed/Unsigned Doubleword with truncation
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007801multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007802 SDNode OpNodeRnd, X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007803 let Predicates = [HasAVX512] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007804 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007805 sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007806 avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007807 OpNodeRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007808 }
7809 let Predicates = [HasVLX] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007810 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007811 sched.XMM>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007812 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007813 sched.YMM>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007814 }
7815}
7816
7817// Convert Float to Signed/Unsigned Doubleword
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007818multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007819 SDNode OpNodeRnd, X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007820 let Predicates = [HasAVX512] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007821 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007822 sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007823 avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007824 OpNodeRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007825 }
7826 let Predicates = [HasVLX] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007827 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007828 sched.XMM>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007829 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007830 sched.YMM>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007831 }
7832}
7833
7834// Convert Double to Signed/Unsigned Doubleword with truncation
Craig Topper731bf9c2016-11-09 07:31:32 +00007835multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperb2552e12018-06-14 03:16:58 +00007836 SDNode OpNodeRnd, X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007837 let Predicates = [HasAVX512] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007838 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007839 sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007840 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007841 OpNodeRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007842 }
7843 let Predicates = [HasVLX] in {
7844 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
Craig Topper731bf9c2016-11-09 07:31:32 +00007845 // memory forms of these instructions in Asm Parser. They have the same
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007846 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
7847 // due to the same reason.
Craig Topper731bf9c2016-11-09 07:31:32 +00007848 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info,
Craig Topperb2552e12018-06-14 03:16:58 +00007849 OpNode, sched.XMM, "{1to2}", "{x}">, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007850 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007851 sched.YMM, "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00007852
7853 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7854 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
7855 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007856 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0, "intel">;
Craig Topperb8596e42016-11-14 01:53:29 +00007857 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7858 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
7859 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007860 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0, "intel">;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007861 }
7862}
7863
7864// Convert Double to Signed/Unsigned Doubleword
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007865multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007866 SDNode OpNodeRnd, X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007867 let Predicates = [HasAVX512] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007868 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007869 sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007870 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007871 OpNodeRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007872 }
7873 let Predicates = [HasVLX] in {
7874 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
7875 // memory forms of these instructions in Asm Parcer. They have the same
7876 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
7877 // due to the same reason.
7878 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007879 sched.XMM, "{1to2}", "{x}">, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007880 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007881 sched.YMM, "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00007882
7883 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7884 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
7885 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007886 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0, "intel">;
Craig Topperb8596e42016-11-14 01:53:29 +00007887 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7888 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
7889 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007890 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0, "intel">;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007891 }
7892}
7893
7894// Convert Double to Signed/Unsigned Quardword
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007895multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007896 SDNode OpNodeRnd, X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007897 let Predicates = [HasDQI] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007898 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007899 sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007900 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007901 OpNodeRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007902 }
7903 let Predicates = [HasDQI, HasVLX] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007904 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007905 sched.XMM>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007906 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007907 sched.YMM>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007908 }
7909}
7910
7911// Convert Double to Signed/Unsigned Quardword with truncation
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007912multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007913 SDNode OpNodeRnd, X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007914 let Predicates = [HasDQI] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007915 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007916 sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007917 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007918 OpNodeRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007919 }
7920 let Predicates = [HasDQI, HasVLX] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007921 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007922 sched.XMM>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007923 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007924 sched.YMM>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007925 }
7926}
7927
7928// Convert Signed/Unsigned Quardword to Double
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007929multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007930 SDNode OpNodeRnd, X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007931 let Predicates = [HasDQI] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007932 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007933 sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007934 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007935 OpNodeRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007936 }
7937 let Predicates = [HasDQI, HasVLX] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007938 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode,
Craig Topper17bd84c2018-06-18 18:47:07 +00007939 sched.XMM>, EVEX_V128, NotEVEX2VEXConvertible;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007940 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode,
Craig Topper17bd84c2018-06-18 18:47:07 +00007941 sched.YMM>, EVEX_V256, NotEVEX2VEXConvertible;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007942 }
7943}
7944
7945// Convert Float to Signed/Unsigned Quardword
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007946multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007947 SDNode OpNodeRnd, X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007948 let Predicates = [HasDQI] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007949 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007950 sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007951 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007952 OpNodeRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007953 }
7954 let Predicates = [HasDQI, HasVLX] in {
7955 // Explicitly specified broadcast string, since we take only 2 elements
7956 // from v4f32x_info source
7957 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007958 sched.XMM, "{1to2}", "", f64mem>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007959 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007960 sched.YMM>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007961 }
7962}
7963
7964// Convert Float to Signed/Unsigned Quardword with truncation
Craig Toppera39b6502016-12-10 06:02:48 +00007965multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperb2552e12018-06-14 03:16:58 +00007966 SDNode OpNodeRnd, X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007967 let Predicates = [HasDQI] in {
Simon Pilgrim5647e892018-05-16 10:53:45 +00007968 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode, sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007969 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007970 OpNodeRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007971 }
7972 let Predicates = [HasDQI, HasVLX] in {
7973 // Explicitly specified broadcast string, since we take only 2 elements
7974 // from v4f32x_info source
Craig Topperb2552e12018-06-14 03:16:58 +00007975 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007976 sched.XMM, "{1to2}", "", f64mem>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007977 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007978 sched.YMM>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007979 }
7980}
7981
7982// Convert Signed/Unsigned Quardword to Float
Simon Pilgrima3af7962016-11-24 12:13:46 +00007983multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007984 SDNode OpNode128, SDNode OpNodeRnd,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007985 X86SchedWriteWidths sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007986 let Predicates = [HasDQI] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007987 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007988 sched.ZMM>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007989 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info,
Simon Pilgrim5647e892018-05-16 10:53:45 +00007990 OpNodeRnd, sched.ZMM>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007991 }
7992 let Predicates = [HasDQI, HasVLX] in {
7993 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
7994 // memory forms of these instructions in Asm Parcer. They have the same
7995 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
7996 // due to the same reason.
Simon Pilgrima3af7962016-11-24 12:13:46 +00007997 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode128,
Craig Topper17bd84c2018-06-18 18:47:07 +00007998 sched.XMM, "{1to2}", "{x}">, EVEX_V128,
7999 NotEVEX2VEXConvertible;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008000 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode,
Craig Topper17bd84c2018-06-18 18:47:07 +00008001 sched.YMM, "{1to4}", "{y}">, EVEX_V256,
8002 NotEVEX2VEXConvertible;
Craig Topperb8596e42016-11-14 01:53:29 +00008003
8004 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
8005 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
8006 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00008007 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0, "intel">;
Craig Topperb8596e42016-11-14 01:53:29 +00008008 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
8009 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
8010 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00008011 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0, "intel">;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008012 }
8013}
8014
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008015defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86VSintToFP,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008016 SchedWriteCvtDQ2PD>, XS, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008017
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008018defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008019 X86VSintToFpRnd, SchedWriteCvtDQ2PS>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008020 PS, EVEX_CD8<32, CD8VF>;
8021
Craig Topperb2552e12018-06-14 03:16:58 +00008022defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", X86cvttp2si,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008023 X86cvttp2siRnd, SchedWriteCvtPS2DQ>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008024 XS, EVEX_CD8<32, CD8VF>;
8025
Craig Topperb2552e12018-06-14 03:16:58 +00008026defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", X86cvttp2si,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008027 X86cvttp2siRnd, SchedWriteCvtPD2DQ>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008028 PD, VEX_W, EVEX_CD8<64, CD8VF>;
8029
Craig Topperb2552e12018-06-14 03:16:58 +00008030defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", X86cvttp2ui,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008031 X86cvttp2uiRnd, SchedWriteCvtPS2DQ>, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008032 EVEX_CD8<32, CD8VF>;
8033
Craig Topperb2552e12018-06-14 03:16:58 +00008034defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", X86cvttp2ui,
8035 X86cvttp2uiRnd, SchedWriteCvtPD2DQ>,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008036 PS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008037
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008038defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008039 X86VUintToFP, SchedWriteCvtDQ2PD>, XS,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008040 EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008041
8042defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008043 X86VUintToFpRnd, SchedWriteCvtDQ2PS>, XD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008044 EVEX_CD8<32, CD8VF>;
8045
Craig Topper19e04b62016-05-19 06:13:58 +00008046defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtp2Int,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008047 X86cvtp2IntRnd, SchedWriteCvtPS2DQ>, PD,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008048 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00008049
Craig Topper19e04b62016-05-19 06:13:58 +00008050defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtp2Int,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008051 X86cvtp2IntRnd, SchedWriteCvtPD2DQ>, XD,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008052 VEX_W, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00008053
Craig Topper19e04b62016-05-19 06:13:58 +00008054defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtp2UInt,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008055 X86cvtp2UIntRnd, SchedWriteCvtPS2DQ>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008056 PS, EVEX_CD8<32, CD8VF>;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008057
Craig Topper19e04b62016-05-19 06:13:58 +00008058defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtp2UInt,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008059 X86cvtp2UIntRnd, SchedWriteCvtPD2DQ>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008060 PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00008061
Craig Topper19e04b62016-05-19 06:13:58 +00008062defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtp2Int,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008063 X86cvtp2IntRnd, SchedWriteCvtPD2DQ>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008064 PD, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00008065
Craig Topper19e04b62016-05-19 06:13:58 +00008066defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtp2Int,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008067 X86cvtp2IntRnd, SchedWriteCvtPS2DQ>, PD,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008068 EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008069
Craig Topper19e04b62016-05-19 06:13:58 +00008070defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtp2UInt,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008071 X86cvtp2UIntRnd, SchedWriteCvtPD2DQ>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008072 PD, EVEX_CD8<64, CD8VF>;
8073
Craig Topper19e04b62016-05-19 06:13:58 +00008074defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtp2UInt,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008075 X86cvtp2UIntRnd, SchedWriteCvtPS2DQ>, PD,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008076 EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008077
Craig Topperb2552e12018-06-14 03:16:58 +00008078defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", X86cvttp2si,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008079 X86cvttp2siRnd, SchedWriteCvtPD2DQ>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008080 PD, EVEX_CD8<64, CD8VF>;
8081
Craig Topperb2552e12018-06-14 03:16:58 +00008082defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", X86cvttp2si,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008083 X86cvttp2siRnd, SchedWriteCvtPS2DQ>, PD,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008084 EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008085
Craig Topperb2552e12018-06-14 03:16:58 +00008086defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", X86cvttp2ui,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008087 X86cvttp2uiRnd, SchedWriteCvtPD2DQ>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008088 PD, EVEX_CD8<64, CD8VF>;
8089
Craig Topperb2552e12018-06-14 03:16:58 +00008090defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", X86cvttp2ui,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008091 X86cvttp2uiRnd, SchedWriteCvtPS2DQ>, PD,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008092 EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008093
8094defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008095 X86VSintToFpRnd, SchedWriteCvtDQ2PD>, VEX_W, XS,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008096 EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008097
8098defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008099 X86VUintToFpRnd, SchedWriteCvtDQ2PD>, VEX_W, XS,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008100 EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008101
Simon Pilgrima3af7962016-11-24 12:13:46 +00008102defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp, X86VSintToFP,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008103 X86VSintToFpRnd, SchedWriteCvtDQ2PS>, VEX_W, PS,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008104 EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008105
Simon Pilgrima3af7962016-11-24 12:13:46 +00008106defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp, X86VUintToFP,
Simon Pilgrim5647e892018-05-16 10:53:45 +00008107 X86VUintToFpRnd, SchedWriteCvtDQ2PS>, VEX_W, XD,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00008108 EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00008109
Craig Topperb2552e12018-06-14 03:16:58 +00008110let Predicates = [HasAVX512] in {
8111 def : Pat<(v16i32 (fp_to_sint (v16f32 VR512:$src))),
8112 (VCVTTPS2DQZrr VR512:$src)>;
8113 def : Pat<(v16i32 (fp_to_sint (loadv16f32 addr:$src))),
8114 (VCVTTPS2DQZrm addr:$src)>;
8115
8116 def : Pat<(v16i32 (fp_to_uint (v16f32 VR512:$src))),
8117 (VCVTTPS2UDQZrr VR512:$src)>;
8118 def : Pat<(v16i32 (fp_to_uint (loadv16f32 addr:$src))),
8119 (VCVTTPS2UDQZrm addr:$src)>;
8120
8121 def : Pat<(v8i32 (fp_to_sint (v8f64 VR512:$src))),
8122 (VCVTTPD2DQZrr VR512:$src)>;
8123 def : Pat<(v8i32 (fp_to_sint (loadv8f64 addr:$src))),
8124 (VCVTTPD2DQZrm addr:$src)>;
8125
8126 def : Pat<(v8i32 (fp_to_uint (v8f64 VR512:$src))),
8127 (VCVTTPD2UDQZrr VR512:$src)>;
8128 def : Pat<(v8i32 (fp_to_uint (loadv8f64 addr:$src))),
8129 (VCVTTPD2UDQZrm addr:$src)>;
8130}
8131
8132let Predicates = [HasVLX] in {
8133 def : Pat<(v4i32 (fp_to_sint (v4f32 VR128X:$src))),
8134 (VCVTTPS2DQZ128rr VR128X:$src)>;
8135 def : Pat<(v4i32 (fp_to_sint (loadv4f32 addr:$src))),
8136 (VCVTTPS2DQZ128rm addr:$src)>;
8137
8138 def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src))),
8139 (VCVTTPS2UDQZ128rr VR128X:$src)>;
8140 def : Pat<(v4i32 (fp_to_uint (loadv4f32 addr:$src))),
8141 (VCVTTPS2UDQZ128rm addr:$src)>;
8142
8143 def : Pat<(v8i32 (fp_to_sint (v8f32 VR256X:$src))),
8144 (VCVTTPS2DQZ256rr VR256X:$src)>;
8145 def : Pat<(v8i32 (fp_to_sint (loadv8f32 addr:$src))),
8146 (VCVTTPS2DQZ256rm addr:$src)>;
8147
8148 def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src))),
8149 (VCVTTPS2UDQZ256rr VR256X:$src)>;
8150 def : Pat<(v8i32 (fp_to_uint (loadv8f32 addr:$src))),
8151 (VCVTTPS2UDQZ256rm addr:$src)>;
8152
8153 def : Pat<(v4i32 (fp_to_sint (v4f64 VR256X:$src))),
8154 (VCVTTPD2DQZ256rr VR256X:$src)>;
8155 def : Pat<(v4i32 (fp_to_sint (loadv4f64 addr:$src))),
8156 (VCVTTPD2DQZ256rm addr:$src)>;
8157
8158 def : Pat<(v4i32 (fp_to_uint (v4f64 VR256X:$src))),
8159 (VCVTTPD2UDQZ256rr VR256X:$src)>;
8160 def : Pat<(v4i32 (fp_to_uint (loadv4f64 addr:$src))),
8161 (VCVTTPD2UDQZ256rm addr:$src)>;
8162}
8163
8164let Predicates = [HasDQI] in {
8165 def : Pat<(v8i64 (fp_to_sint (v8f32 VR256X:$src))),
8166 (VCVTTPS2QQZrr VR256X:$src)>;
8167 def : Pat<(v8i64 (fp_to_sint (loadv8f32 addr:$src))),
8168 (VCVTTPS2QQZrm addr:$src)>;
8169
8170 def : Pat<(v8i64 (fp_to_uint (v8f32 VR256X:$src))),
8171 (VCVTTPS2UQQZrr VR256X:$src)>;
8172 def : Pat<(v8i64 (fp_to_uint (loadv8f32 addr:$src))),
8173 (VCVTTPS2UQQZrm addr:$src)>;
8174
8175 def : Pat<(v8i64 (fp_to_sint (v8f64 VR512:$src))),
8176 (VCVTTPD2QQZrr VR512:$src)>;
8177 def : Pat<(v8i64 (fp_to_sint (loadv8f64 addr:$src))),
8178 (VCVTTPD2QQZrm addr:$src)>;
8179
8180 def : Pat<(v8i64 (fp_to_uint (v8f64 VR512:$src))),
8181 (VCVTTPD2UQQZrr VR512:$src)>;
8182 def : Pat<(v8i64 (fp_to_uint (loadv8f64 addr:$src))),
8183 (VCVTTPD2UQQZrm addr:$src)>;
8184}
8185
8186let Predicates = [HasDQI, HasVLX] in {
8187 def : Pat<(v4i64 (fp_to_sint (v4f32 VR128X:$src))),
8188 (VCVTTPS2QQZ256rr VR128X:$src)>;
8189 def : Pat<(v4i64 (fp_to_sint (loadv4f32 addr:$src))),
8190 (VCVTTPS2QQZ256rm addr:$src)>;
8191
8192 def : Pat<(v4i64 (fp_to_uint (v4f32 VR128X:$src))),
8193 (VCVTTPS2UQQZ256rr VR128X:$src)>;
8194 def : Pat<(v4i64 (fp_to_uint (loadv4f32 addr:$src))),
8195 (VCVTTPS2UQQZ256rm addr:$src)>;
8196
8197 def : Pat<(v2i64 (fp_to_sint (v2f64 VR128X:$src))),
8198 (VCVTTPD2QQZ128rr VR128X:$src)>;
8199 def : Pat<(v2i64 (fp_to_sint (loadv2f64 addr:$src))),
8200 (VCVTTPD2QQZ128rm addr:$src)>;
8201
8202 def : Pat<(v2i64 (fp_to_uint (v2f64 VR128X:$src))),
8203 (VCVTTPD2UQQZ128rr VR128X:$src)>;
8204 def : Pat<(v2i64 (fp_to_uint (loadv2f64 addr:$src))),
8205 (VCVTTPD2UQQZ128rm addr:$src)>;
8206
8207 def : Pat<(v4i64 (fp_to_sint (v4f64 VR256X:$src))),
8208 (VCVTTPD2QQZ256rr VR256X:$src)>;
8209 def : Pat<(v4i64 (fp_to_sint (loadv4f64 addr:$src))),
8210 (VCVTTPD2QQZ256rm addr:$src)>;
8211
8212 def : Pat<(v4i64 (fp_to_uint (v4f64 VR256X:$src))),
8213 (VCVTTPD2UQQZ256rr VR256X:$src)>;
8214 def : Pat<(v4i64 (fp_to_uint (loadv4f64 addr:$src))),
8215 (VCVTTPD2UQQZ256rm addr:$src)>;
8216}
8217
Craig Toppere38c57a2015-11-27 05:44:02 +00008218let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008219def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00008220 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00008221 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
8222 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00008223
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00008224def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
8225 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00008226 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
8227 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00008228
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00008229def : Pat<(v4i32 (fp_to_uint (v4f64 VR256X:$src1))),
8230 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00008231 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
8232 VR256X:$src1, sub_ymm)))), sub_xmm)>;
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00008233
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00008234def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
8235 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00008236 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
8237 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00008238
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00008239def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
8240 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00008241 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
8242 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008243
Cameron McInallyf10a7c92014-06-18 14:04:37 +00008244def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
8245 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
Craig Topper61403202016-09-19 02:53:43 +00008246 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
8247 VR128X:$src1, sub_xmm)))), sub_ymm)>;
Simon Pilgrim096b6d42016-11-20 14:03:23 +00008248
Simon Pilgrima3af7962016-11-24 12:13:46 +00008249def : Pat<(v2f64 (X86VUintToFP (v4i32 VR128X:$src1))),
Simon Pilgrim096b6d42016-11-20 14:03:23 +00008250 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
8251 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
8252 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00008253}
8254
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00008255let Predicates = [HasAVX512, HasVLX] in {
Craig Topper27c77fe2018-07-10 22:23:54 +00008256 def : Pat<(X86vzmovl (v2i64 (bitconvert
8257 (v4i32 (X86cvtp2Int (v2f64 VR128X:$src)))))),
8258 (VCVTPD2DQZ128rr VR128X:$src)>;
8259 def : Pat<(X86vzmovl (v2i64 (bitconvert
8260 (v4i32 (X86cvtp2Int (loadv2f64 addr:$src)))))),
8261 (VCVTPD2DQZ128rm addr:$src)>;
8262 def : Pat<(X86vzmovl (v2i64 (bitconvert
8263 (v4i32 (X86cvtp2UInt (v2f64 VR128X:$src)))))),
8264 (VCVTPD2UDQZ128rr VR128X:$src)>;
8265 def : Pat<(X86vzmovl (v2i64 (bitconvert
8266 (v4i32 (X86cvttp2si (v2f64 VR128X:$src)))))),
8267 (VCVTTPD2DQZ128rr VR128X:$src)>;
8268 def : Pat<(X86vzmovl (v2i64 (bitconvert
8269 (v4i32 (X86cvttp2si (loadv2f64 addr:$src)))))),
8270 (VCVTTPD2DQZ128rm addr:$src)>;
8271 def : Pat<(X86vzmovl (v2i64 (bitconvert
8272 (v4i32 (X86cvttp2ui (v2f64 VR128X:$src)))))),
8273 (VCVTTPD2UDQZ128rr VR128X:$src)>;
Craig Topperd7467472017-10-14 04:18:09 +00008274
8275 def : Pat<(v2f64 (X86VSintToFP (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
8276 (VCVTDQ2PDZ128rm addr:$src)>;
8277 def : Pat<(v2f64 (X86VSintToFP (bc_v4i32 (v2i64 (X86vzload addr:$src))))),
8278 (VCVTDQ2PDZ128rm addr:$src)>;
8279
8280 def : Pat<(v2f64 (X86VUintToFP (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
8281 (VCVTUDQ2PDZ128rm addr:$src)>;
8282 def : Pat<(v2f64 (X86VUintToFP (bc_v4i32 (v2i64 (X86vzload addr:$src))))),
8283 (VCVTUDQ2PDZ128rm addr:$src)>;
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00008284}
8285
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008286let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00008287 def : Pat<(v8f32 (fpround (loadv8f64 addr:$src))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008288 (VCVTPD2PSZrm addr:$src)>;
8289 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
8290 (VCVTPS2PDZrm addr:$src)>;
8291}
8292
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00008293let Predicates = [HasDQI, HasVLX] in {
Craig Topper27c77fe2018-07-10 22:23:54 +00008294 def : Pat<(X86vzmovl (v2f64 (bitconvert
8295 (v4f32 (X86VSintToFP (v2i64 VR128X:$src)))))),
8296 (VCVTQQ2PSZ128rr VR128X:$src)>;
8297 def : Pat<(X86vzmovl (v2f64 (bitconvert
8298 (v4f32 (X86VUintToFP (v2i64 VR128X:$src)))))),
8299 (VCVTUQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00008300}
8301
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00008302let Predicates = [HasDQI, NoVLX] in {
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00008303def : Pat<(v2i64 (fp_to_sint (v2f64 VR128X:$src1))),
8304 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
8305 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
8306 VR128X:$src1, sub_xmm)))), sub_xmm)>;
8307
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00008308def : Pat<(v4i64 (fp_to_sint (v4f32 VR128X:$src1))),
8309 (EXTRACT_SUBREG (v8i64 (VCVTTPS2QQZrr
8310 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
8311 VR128X:$src1, sub_xmm)))), sub_ymm)>;
8312
8313def : Pat<(v4i64 (fp_to_sint (v4f64 VR256X:$src1))),
8314 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
8315 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
8316 VR256X:$src1, sub_ymm)))), sub_ymm)>;
8317
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00008318def : Pat<(v2i64 (fp_to_uint (v2f64 VR128X:$src1))),
8319 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
8320 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
8321 VR128X:$src1, sub_xmm)))), sub_xmm)>;
8322
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00008323def : Pat<(v4i64 (fp_to_uint (v4f32 VR128X:$src1))),
8324 (EXTRACT_SUBREG (v8i64 (VCVTTPS2UQQZrr
8325 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
8326 VR128X:$src1, sub_xmm)))), sub_ymm)>;
8327
8328def : Pat<(v4i64 (fp_to_uint (v4f64 VR256X:$src1))),
8329 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
8330 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
8331 VR256X:$src1, sub_ymm)))), sub_ymm)>;
8332
8333def : Pat<(v4f32 (sint_to_fp (v4i64 VR256X:$src1))),
8334 (EXTRACT_SUBREG (v8f32 (VCVTQQ2PSZrr
8335 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
8336 VR256X:$src1, sub_ymm)))), sub_xmm)>;
8337
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00008338def : Pat<(v2f64 (sint_to_fp (v2i64 VR128X:$src1))),
8339 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
8340 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
8341 VR128X:$src1, sub_xmm)))), sub_xmm)>;
8342
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00008343def : Pat<(v4f64 (sint_to_fp (v4i64 VR256X:$src1))),
8344 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
8345 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
8346 VR256X:$src1, sub_ymm)))), sub_ymm)>;
8347
8348def : Pat<(v4f32 (uint_to_fp (v4i64 VR256X:$src1))),
8349 (EXTRACT_SUBREG (v8f32 (VCVTUQQ2PSZrr
8350 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
8351 VR256X:$src1, sub_ymm)))), sub_xmm)>;
8352
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00008353def : Pat<(v2f64 (uint_to_fp (v2i64 VR128X:$src1))),
8354 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
8355 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
8356 VR128X:$src1, sub_xmm)))), sub_xmm)>;
8357
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00008358def : Pat<(v4f64 (uint_to_fp (v4i64 VR256X:$src1))),
8359 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
8360 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
8361 VR256X:$src1, sub_ymm)))), sub_ymm)>;
8362}
8363
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00008364//===----------------------------------------------------------------------===//
8365// Half precision conversion instructions
8366//===----------------------------------------------------------------------===//
Simon Pilgrim569e53b2017-12-03 21:43:54 +00008367
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008368multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Simon Pilgrim569e53b2017-12-03 21:43:54 +00008369 X86MemOperand x86memop, PatFrag ld_frag,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008370 X86FoldableSchedWrite sched> {
Craig Toppercf8e6d02017-11-07 07:13:03 +00008371 defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst),
8372 (ins _src.RC:$src), "vcvtph2ps", "$src", "$src",
Simon Pilgrime9376b92018-04-12 19:59:35 +00008373 (X86cvtph2ps (_src.VT _src.RC:$src))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008374 T8PD, Sched<[sched]>;
Craig Toppercf8e6d02017-11-07 07:13:03 +00008375 defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst),
8376 (ins x86memop:$src), "vcvtph2ps", "$src", "$src",
8377 (X86cvtph2ps (_src.VT
8378 (bitconvert
Simon Pilgrime9376b92018-04-12 19:59:35 +00008379 (ld_frag addr:$src))))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008380 T8PD, Sched<[sched.Folded]>;
Asaf Badouh7c522452015-10-22 14:01:16 +00008381}
8382
Simon Pilgrim569e53b2017-12-03 21:43:54 +00008383multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008384 X86FoldableSchedWrite sched> {
Craig Topperc89e2822017-12-10 09:14:38 +00008385 defm rrb : AVX512_maskable<0x13, MRMSrcReg, _dest, (outs _dest.RC:$dst),
8386 (ins _src.RC:$src), "vcvtph2ps",
8387 "{sae}, $src", "$src, {sae}",
8388 (X86cvtph2psRnd (_src.VT _src.RC:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008389 (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008390 T8PD, EVEX_B, Sched<[sched]>;
Asaf Badouh7c522452015-10-22 14:01:16 +00008391}
8392
Craig Toppere7fb3002017-11-07 07:13:07 +00008393let Predicates = [HasAVX512] in
Simon Pilgrim569e53b2017-12-03 21:43:54 +00008394 defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64,
Clement Courbet7db69cc2018-06-11 14:37:53 +00008395 WriteCvtPH2PSZ>,
8396 avx512_cvtph2ps_sae<v16f32_info, v16i16x_info, WriteCvtPH2PSZ>,
Asaf Badouh7c522452015-10-22 14:01:16 +00008397 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
Craig Toppere7fb3002017-11-07 07:13:07 +00008398
8399let Predicates = [HasVLX] in {
8400 defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem,
Simon Pilgrim891ebcd2018-05-15 14:12:32 +00008401 loadv2i64, WriteCvtPH2PSY>, EVEX, EVEX_V256,
Simon Pilgrim569e53b2017-12-03 21:43:54 +00008402 EVEX_CD8<32, CD8VH>;
Craig Toppere7fb3002017-11-07 07:13:07 +00008403 defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem,
Simon Pilgrim891ebcd2018-05-15 14:12:32 +00008404 loadv2i64, WriteCvtPH2PS>, EVEX, EVEX_V128,
Simon Pilgrim569e53b2017-12-03 21:43:54 +00008405 EVEX_CD8<32, CD8VH>;
Craig Toppere7fb3002017-11-07 07:13:07 +00008406
8407 // Pattern match vcvtph2ps of a scalar i64 load.
8408 def : Pat<(v4f32 (X86cvtph2ps (v8i16 (vzmovl_v2i64 addr:$src)))),
8409 (VCVTPH2PSZ128rm addr:$src)>;
8410 def : Pat<(v4f32 (X86cvtph2ps (v8i16 (vzload_v2i64 addr:$src)))),
8411 (VCVTPH2PSZ128rm addr:$src)>;
8412 def : Pat<(v4f32 (X86cvtph2ps (v8i16 (bitconvert
8413 (v2i64 (scalar_to_vector (loadi64 addr:$src))))))),
8414 (VCVTPH2PSZ128rm addr:$src)>;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00008415}
8416
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008417multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Simon Pilgrim891ebcd2018-05-15 14:12:32 +00008418 X86MemOperand x86memop, SchedWrite RR, SchedWrite MR> {
Asaf Badouhc7cb8802015-10-27 15:37:17 +00008419 defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00008420 (ins _src.RC:$src1, i32u8imm:$src2),
8421 "vcvtps2ph", "$src2, $src1", "$src1, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00008422 (X86cvtps2ph (_src.VT _src.RC:$src1),
Simon Pilgrim0e456342018-04-12 20:47:34 +00008423 (i32 imm:$src2)), 0, 0>,
Simon Pilgrim891ebcd2018-05-15 14:12:32 +00008424 AVX512AIi8Base, Sched<[RR]>;
Craig Topper65e6d0b2017-11-08 04:00:31 +00008425 let hasSideEffects = 0, mayStore = 1 in {
8426 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
8427 (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008428 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Simon Pilgrim891ebcd2018-05-15 14:12:32 +00008429 Sched<[MR]>;
Craig Topper65e6d0b2017-11-08 04:00:31 +00008430 def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs),
8431 (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008432 "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}", []>,
Craig Topper55488732018-06-13 00:04:08 +00008433 EVEX_K, Sched<[MR]>, NotMemoryFoldable;
Craig Topper65e6d0b2017-11-08 04:00:31 +00008434 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00008435}
Simon Pilgrim569e53b2017-12-03 21:43:54 +00008436
Simon Pilgrim891ebcd2018-05-15 14:12:32 +00008437multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src,
8438 SchedWrite Sched> {
Craig Topperd8688702016-09-21 03:58:44 +00008439 let hasSideEffects = 0 in
Craig Topper1de942b2017-12-10 17:42:44 +00008440 defm rrb : AVX512_maskable_in_asm<0x1D, MRMDestReg, _dest,
Craig Topperd8688702016-09-21 03:58:44 +00008441 (outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00008442 (ins _src.RC:$src1, i32u8imm:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008443 "vcvtps2ph", "$src2, {sae}, $src1", "$src1, {sae}, $src2", []>,
Simon Pilgrim891ebcd2018-05-15 14:12:32 +00008444 EVEX_B, AVX512AIi8Base, Sched<[Sched]>;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00008445}
Simon Pilgrim569e53b2017-12-03 21:43:54 +00008446
Asaf Badouhc7cb8802015-10-27 15:37:17 +00008447let Predicates = [HasAVX512] in {
Simon Pilgrim891ebcd2018-05-15 14:12:32 +00008448 defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem,
Clement Courbet7db69cc2018-06-11 14:37:53 +00008449 WriteCvtPS2PHZ, WriteCvtPS2PHZSt>,
8450 avx512_cvtps2ph_sae<v16i16x_info, v16f32_info, WriteCvtPS2PHZ>,
Simon Pilgrimf0945aa2018-04-24 16:43:07 +00008451 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00008452 let Predicates = [HasVLX] in {
Simon Pilgrim891ebcd2018-05-15 14:12:32 +00008453 defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem,
8454 WriteCvtPS2PHY, WriteCvtPS2PHYSt>,
Simon Pilgrimf0945aa2018-04-24 16:43:07 +00008455 EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
Simon Pilgrim891ebcd2018-05-15 14:12:32 +00008456 defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f64mem,
8457 WriteCvtPS2PH, WriteCvtPS2PHSt>,
Simon Pilgrimf0945aa2018-04-24 16:43:07 +00008458 EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00008459 }
Craig Topper65e6d0b2017-11-08 04:00:31 +00008460
8461 def : Pat<(store (f64 (extractelt
8462 (bc_v2f64 (v8i16 (X86cvtps2ph VR128X:$src1, i32:$src2))),
8463 (iPTR 0))), addr:$dst),
8464 (VCVTPS2PHZ128mr addr:$dst, VR128X:$src1, imm:$src2)>;
8465 def : Pat<(store (i64 (extractelt
8466 (bc_v2i64 (v8i16 (X86cvtps2ph VR128X:$src1, i32:$src2))),
8467 (iPTR 0))), addr:$dst),
8468 (VCVTPS2PHZ128mr addr:$dst, VR128X:$src1, imm:$src2)>;
8469 def : Pat<(store (v8i16 (X86cvtps2ph VR256X:$src1, i32:$src2)), addr:$dst),
8470 (VCVTPS2PHZ256mr addr:$dst, VR256X:$src1, imm:$src2)>;
8471 def : Pat<(store (v16i16 (X86cvtps2ph VR512:$src1, i32:$src2)), addr:$dst),
8472 (VCVTPS2PHZmr addr:$dst, VR512:$src1, imm:$src2)>;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00008473}
Asaf Badouh2489f352015-12-02 08:17:51 +00008474
Craig Topper9820e342016-09-20 05:44:47 +00008475// Patterns for matching conversions from float to half-float and vice versa.
Craig Topperb3b50332016-09-19 02:53:37 +00008476let Predicates = [HasVLX] in {
8477 // Use MXCSR.RC for rounding instead of explicitly specifying the default
8478 // rounding mode (Nearest-Even, encoded as 0). Both are equivalent in the
8479 // configurations we support (the default). However, falling back to MXCSR is
8480 // more consistent with other instructions, which are always controlled by it.
8481 // It's encoded as 0b100.
8482 def : Pat<(fp_to_f16 FR32X:$src),
Craig Topper07a17872018-07-16 06:56:09 +00008483 (i16 (EXTRACT_SUBREG (VMOVPDI2DIZrr (v8i16 (VCVTPS2PHZ128rr
8484 (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)), 4))), sub_16bit))>;
Craig Topperb3b50332016-09-19 02:53:37 +00008485
8486 def : Pat<(f16_to_fp GR16:$src),
Craig Topper07a17872018-07-16 06:56:09 +00008487 (f32 (COPY_TO_REGCLASS (v4f32 (VCVTPH2PSZ128rr
8488 (v8i16 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)))), FR32X)) >;
Craig Topperb3b50332016-09-19 02:53:37 +00008489
8490 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
Craig Topper07a17872018-07-16 06:56:09 +00008491 (f32 (COPY_TO_REGCLASS (v4f32 (VCVTPH2PSZ128rr
8492 (v8i16 (VCVTPS2PHZ128rr
8493 (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)), 4)))), FR32X)) >;
Craig Topperb3b50332016-09-19 02:53:37 +00008494}
8495
Asaf Badouh2489f352015-12-02 08:17:51 +00008496// Unordered/Ordered scalar fp compare with Sea and set EFLAGS
Craig Topper7e664da2016-09-24 21:42:43 +00008497multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008498 string OpcodeStr, X86FoldableSchedWrite sched> {
Craig Topper07a7d562017-07-23 03:59:39 +00008499 let hasSideEffects = 0 in
Craig Topperc89e2822017-12-10 09:14:38 +00008500 def rrb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008501 !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"), []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008502 EVEX, EVEX_B, VEX_LIG, EVEX_V128, Sched<[sched]>;
Asaf Badouh2489f352015-12-02 08:17:51 +00008503}
8504
8505let Defs = [EFLAGS], Predicates = [HasAVX512] in {
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008506 defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, "vucomiss", WriteFCom>,
Asaf Badouh2489f352015-12-02 08:17:51 +00008507 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008508 defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, "vucomisd", WriteFCom>,
Asaf Badouh2489f352015-12-02 08:17:51 +00008509 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008510 defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, "vcomiss", WriteFCom>,
Asaf Badouh2489f352015-12-02 08:17:51 +00008511 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008512 defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, "vcomisd", WriteFCom>,
Asaf Badouh2489f352015-12-02 08:17:51 +00008513 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
8514}
8515
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008516let Defs = [EFLAGS], Predicates = [HasAVX512] in {
8517 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008518 "ucomiss", WriteFCom>, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008519 EVEX_CD8<32, CD8VT1>;
8520 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008521 "ucomisd", WriteFCom>, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008522 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
8523 let Pattern = []<dag> in {
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00008524 defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008525 "comiss", WriteFCom>, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008526 EVEX_CD8<32, CD8VT1>;
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00008527 defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008528 "comisd", WriteFCom>, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008529 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
8530 }
Craig Topper9dd48c82014-01-02 17:28:14 +00008531 let isCodeGenOnly = 1 in {
Craig Topper00265772018-01-23 21:37:51 +00008532 defm VUCOMISSZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v4f32, ssmem,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008533 sse_load_f32, "ucomiss", WriteFCom>, PS, EVEX, VEX_LIG,
Craig Topper00265772018-01-23 21:37:51 +00008534 EVEX_CD8<32, CD8VT1>;
8535 defm VUCOMISDZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v2f64, sdmem,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008536 sse_load_f64, "ucomisd", WriteFCom>, PD, EVEX,
Craig Topper00265772018-01-23 21:37:51 +00008537 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008538
Craig Topper00265772018-01-23 21:37:51 +00008539 defm VCOMISSZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v4f32, ssmem,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008540 sse_load_f32, "comiss", WriteFCom>, PS, EVEX, VEX_LIG,
Craig Topper00265772018-01-23 21:37:51 +00008541 EVEX_CD8<32, CD8VT1>;
8542 defm VCOMISDZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v2f64, sdmem,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00008543 sse_load_f64, "comisd", WriteFCom>, PD, EVEX,
Craig Topper00265772018-01-23 21:37:51 +00008544 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper9dd48c82014-01-02 17:28:14 +00008545 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008546}
Michael Liao5bf95782014-12-04 05:20:33 +00008547
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008548/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
Asaf Badouheaf2da12015-09-21 10:23:53 +00008549multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008550 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper176f3312017-02-25 19:18:11 +00008551 let Predicates = [HasAVX512], ExeDomain = _.ExeDomain in {
Asaf Badouheaf2da12015-09-21 10:23:53 +00008552 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8553 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
8554 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00008555 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008556 EVEX_4V, Sched<[sched]>;
Asaf Badouheaf2da12015-09-21 10:23:53 +00008557 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper75d71542017-11-13 08:07:33 +00008558 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
Asaf Badouheaf2da12015-09-21 10:23:53 +00008559 "$src2, $src1", "$src1, $src2",
8560 (OpNode (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008561 _.ScalarIntMemCPat:$src2)>, EVEX_4V,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008562 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008563}
8564}
8565
Craig Topperf43807d2018-06-15 04:42:54 +00008566defm VRCP14SSZ : avx512_fp14_s<0x4D, "vrcp14ss", X86rcp14s, SchedWriteFRcp.Scl,
8567 f32x_info>, EVEX_CD8<32, CD8VT1>,
8568 T8PD;
8569defm VRCP14SDZ : avx512_fp14_s<0x4D, "vrcp14sd", X86rcp14s, SchedWriteFRcp.Scl,
8570 f64x_info>, VEX_W, EVEX_CD8<64, CD8VT1>,
8571 T8PD;
8572defm VRSQRT14SSZ : avx512_fp14_s<0x4F, "vrsqrt14ss", X86rsqrt14s,
8573 SchedWriteFRsqrt.Scl, f32x_info>,
8574 EVEX_CD8<32, CD8VT1>, T8PD;
8575defm VRSQRT14SDZ : avx512_fp14_s<0x4F, "vrsqrt14sd", X86rsqrt14s,
8576 SchedWriteFRsqrt.Scl, f64x_info>, VEX_W,
8577 EVEX_CD8<64, CD8VT1>, T8PD;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008578
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008579/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
8580multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008581 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper176f3312017-02-25 19:18:11 +00008582 let ExeDomain = _.ExeDomain in {
Robert Khasanov3e534c92014-10-28 16:37:13 +00008583 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8584 (ins _.RC:$src), OpcodeStr, "$src", "$src",
Craig Toppere4f46e42018-07-10 00:49:45 +00008585 (_.VT (OpNode _.RC:$src))>, EVEX, T8PD,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008586 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008587 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8588 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
Craig Toppere4f46e42018-07-10 00:49:45 +00008589 (OpNode (_.VT
Simon Pilgrime9376b92018-04-12 19:59:35 +00008590 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008591 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008592 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8593 (ins _.ScalarMemOp:$src), OpcodeStr,
8594 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Craig Toppere4f46e42018-07-10 00:49:45 +00008595 (OpNode (_.VT
Simon Pilgrime9376b92018-04-12 19:59:35 +00008596 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008597 EVEX, T8PD, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper176f3312017-02-25 19:18:11 +00008598 }
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008599}
Robert Khasanov3e534c92014-10-28 16:37:13 +00008600
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00008601multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimc7088682018-05-01 18:06:07 +00008602 X86SchedWriteWidths sched> {
8603 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, sched.ZMM,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00008604 v16f32_info>, EVEX_V512, EVEX_CD8<32, CD8VF>;
Simon Pilgrimc7088682018-05-01 18:06:07 +00008605 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, sched.ZMM,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00008606 v8f64_info>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov3e534c92014-10-28 16:37:13 +00008607
8608 // Define only if AVX512VL feature is present.
8609 let Predicates = [HasVLX] in {
8610 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
Simon Pilgrimc7088682018-05-01 18:06:07 +00008611 OpNode, sched.XMM, v4f32x_info>,
Robert Khasanov3e534c92014-10-28 16:37:13 +00008612 EVEX_V128, EVEX_CD8<32, CD8VF>;
8613 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
Simon Pilgrimc7088682018-05-01 18:06:07 +00008614 OpNode, sched.YMM, v8f32x_info>,
Robert Khasanov3e534c92014-10-28 16:37:13 +00008615 EVEX_V256, EVEX_CD8<32, CD8VF>;
8616 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
Simon Pilgrimc7088682018-05-01 18:06:07 +00008617 OpNode, sched.XMM, v2f64x_info>,
Robert Khasanov3e534c92014-10-28 16:37:13 +00008618 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
8619 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
Simon Pilgrimc7088682018-05-01 18:06:07 +00008620 OpNode, sched.YMM, v4f64x_info>,
Robert Khasanov3e534c92014-10-28 16:37:13 +00008621 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
8622 }
8623}
8624
Simon Pilgrimc7088682018-05-01 18:06:07 +00008625defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86rsqrt14, SchedWriteFRsqrt>;
8626defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86rcp14, SchedWriteFRcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008627
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008628/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008629multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008630 SDNode OpNode, X86FoldableSchedWrite sched> {
Craig Topper176f3312017-02-25 19:18:11 +00008631 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008632 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8633 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
8634 "$src2, $src1", "$src1, $src2",
8635 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008636 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008637 Sched<[sched]>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008638
8639 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8640 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00008641 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008642 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008643 (i32 FROUND_NO_EXC))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008644 Sched<[sched]>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008645
8646 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper512e9e72017-11-19 05:42:54 +00008647 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008648 "$src2, $src1", "$src1, $src2",
Craig Topper512e9e72017-11-19 05:42:54 +00008649 (OpNode (_.VT _.RC:$src1), _.ScalarIntMemCPat:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00008650 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008651 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper176f3312017-02-25 19:18:11 +00008652 }
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008653}
8654
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00008655multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008656 X86FoldableSchedWrite sched> {
Craig Topperf43807d2018-06-15 04:42:54 +00008657 defm SSZ : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode, sched>,
8658 EVEX_CD8<32, CD8VT1>;
8659 defm SDZ : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode, sched>,
8660 EVEX_CD8<64, CD8VT1>, VEX_W;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008661}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008662
Craig Toppere1cac152016-06-07 07:27:54 +00008663let Predicates = [HasERI] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008664 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s, SchedWriteFRcp.Scl>,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00008665 T8PD, EVEX_4V;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008666 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s,
8667 SchedWriteFRsqrt.Scl>, T8PD, EVEX_4V;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008668}
Igor Breger8352a0d2015-07-28 06:53:28 +00008669
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008670defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds,
Simon Pilgrimbe51b202018-05-04 12:59:24 +00008671 SchedWriteFRnd.Scl>, T8PD, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008672/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008673
8674multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008675 SDNode OpNode, X86FoldableSchedWrite sched> {
Craig Topper176f3312017-02-25 19:18:11 +00008676 let ExeDomain = _.ExeDomain in {
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008677 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8678 (ins _.RC:$src), OpcodeStr, "$src", "$src",
Simon Pilgrime9376b92018-04-12 19:59:35 +00008679 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008680 Sched<[sched]>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008681
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008682 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8683 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
Craig Toppere4f46e42018-07-10 00:49:45 +00008684 (OpNode (_.VT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008685 (bitconvert (_.LdFrag addr:$src))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008686 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008687 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008688
8689 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00008690 (ins _.ScalarMemOp:$src), OpcodeStr,
Asaf Badouh402ebb32015-06-03 13:41:48 +00008691 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Craig Toppere4f46e42018-07-10 00:49:45 +00008692 (OpNode (_.VT
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008693 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008694 (i32 FROUND_CURRENT))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008695 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper176f3312017-02-25 19:18:11 +00008696 }
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008697}
Asaf Badouh402ebb32015-06-03 13:41:48 +00008698multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008699 SDNode OpNode, X86FoldableSchedWrite sched> {
Craig Topper176f3312017-02-25 19:18:11 +00008700 let ExeDomain = _.ExeDomain in
Asaf Badouh402ebb32015-06-03 13:41:48 +00008701 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8702 (ins _.RC:$src), OpcodeStr,
8703 "{sae}, $src", "$src, {sae}",
Simon Pilgrime9376b92018-04-12 19:59:35 +00008704 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008705 EVEX_B, Sched<[sched]>;
Asaf Badouh402ebb32015-06-03 13:41:48 +00008706}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008707
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00008708multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008709 X86SchedWriteWidths sched> {
Craig Topperf43807d2018-06-15 04:42:54 +00008710 defm PSZ : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode, sched.ZMM>,
8711 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode, sched.ZMM>,
8712 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
8713 defm PDZ : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode, sched.ZMM>,
8714 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode, sched.ZMM>,
8715 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008716}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008717
Asaf Badouh402ebb32015-06-03 13:41:48 +00008718multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008719 SDNode OpNode, X86SchedWriteWidths sched> {
Asaf Badouh402ebb32015-06-03 13:41:48 +00008720 // Define only if AVX512VL feature is present.
8721 let Predicates = [HasVLX] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008722 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode, sched.XMM>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00008723 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008724 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode, sched.YMM>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00008725 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008726 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode, sched.XMM>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00008727 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008728 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode, sched.YMM>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00008729 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
8730 }
8731}
Michael Liao5bf95782014-12-04 05:20:33 +00008732
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008733let Predicates = [HasERI] in {
8734 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28, SchedWriteFRsqrt>, EVEX;
8735 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28, SchedWriteFRcp>, EVEX;
8736 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2, SchedWriteFAdd>, EVEX;
Asaf Badouh402ebb32015-06-03 13:41:48 +00008737}
Simon Pilgrimbe51b202018-05-04 12:59:24 +00008738defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd, SchedWriteFRnd>,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00008739 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd,
Simon Pilgrimbe51b202018-05-04 12:59:24 +00008740 SchedWriteFRnd>, EVEX;
Asaf Badouh402ebb32015-06-03 13:41:48 +00008741
Simon Pilgrim21e89792018-04-13 14:36:59 +00008742multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr,
8743 X86FoldableSchedWrite sched, X86VectorVTInfo _>{
Craig Topper176f3312017-02-25 19:18:11 +00008744 let ExeDomain = _.ExeDomain in
Asaf Badouh402ebb32015-06-03 13:41:48 +00008745 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8746 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
Simon Pilgrime9376b92018-04-12 19:59:35 +00008747 (_.VT (X86fsqrtRnd _.RC:$src, (i32 imm:$rc)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008748 EVEX, EVEX_B, EVEX_RC, Sched<[sched]>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008749}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008750
Simon Pilgrim21e89792018-04-13 14:36:59 +00008751multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
8752 X86FoldableSchedWrite sched, X86VectorVTInfo _>{
Craig Topper176f3312017-02-25 19:18:11 +00008753 let ExeDomain = _.ExeDomain in {
Robert Khasanov1cf354c2014-10-28 18:22:41 +00008754 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00008755 (ins _.RC:$src), OpcodeStr, "$src", "$src",
Craig Toppere4f46e42018-07-10 00:49:45 +00008756 (_.VT (fsqrt _.RC:$src))>, EVEX,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008757 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008758 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8759 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
Craig Toppere4f46e42018-07-10 00:49:45 +00008760 (fsqrt (_.VT
Simon Pilgrime9376b92018-04-12 19:59:35 +00008761 (bitconvert (_.LdFrag addr:$src))))>, EVEX,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008762 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008763 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8764 (ins _.ScalarMemOp:$src), OpcodeStr,
8765 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Craig Toppere4f46e42018-07-10 00:49:45 +00008766 (fsqrt (_.VT
Simon Pilgrime9376b92018-04-12 19:59:35 +00008767 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008768 EVEX, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper176f3312017-02-25 19:18:11 +00008769 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008770}
8771
Simon Pilgrimc7088682018-05-01 18:06:07 +00008772multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00008773 X86SchedWriteSizes sched> {
8774 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
8775 sched.PS.ZMM, v16f32_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00008776 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00008777 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
8778 sched.PD.ZMM, v8f64_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00008779 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
8780 // Define only if AVX512VL feature is present.
8781 let Predicates = [HasVLX] in {
8782 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00008783 sched.PS.XMM, v4f32x_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00008784 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
8785 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00008786 sched.PS.YMM, v8f32x_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00008787 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
8788 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00008789 sched.PD.XMM, v2f64x_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00008790 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
8791 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00008792 sched.PD.YMM, v4f64x_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00008793 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
8794 }
8795}
8796
Simon Pilgrimc7088682018-05-01 18:06:07 +00008797multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr,
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00008798 X86SchedWriteSizes sched> {
8799 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"),
8800 sched.PS.ZMM, v16f32_info>,
8801 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
8802 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"),
8803 sched.PD.ZMM, v8f64_info>,
8804 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
Asaf Badouh402ebb32015-06-03 13:41:48 +00008805}
8806
Simon Pilgrim21e89792018-04-13 14:36:59 +00008807multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr, X86FoldableSchedWrite sched,
Tomasz Krupabcaab532018-06-15 18:05:24 +00008808 X86VectorVTInfo _, string Name> {
Craig Topper176f3312017-02-25 19:18:11 +00008809 let ExeDomain = _.ExeDomain in {
Clement Courbet41a13742018-01-15 12:05:33 +00008810 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00008811 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
8812 "$src2, $src1", "$src1, $src2",
Craig Topper80405072017-11-11 08:24:12 +00008813 (X86fsqrtRnds (_.VT _.RC:$src1),
Igor Breger4c4cd782015-09-20 09:13:41 +00008814 (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008815 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008816 Sched<[sched]>;
Clement Courbet41a13742018-01-15 12:05:33 +00008817 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
8818 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
8819 "$src2, $src1", "$src1, $src2",
8820 (X86fsqrtRnds (_.VT _.RC:$src1),
8821 _.ScalarIntMemCPat:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00008822 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008823 Sched<[sched.Folded, ReadAfterLd]>;
Clement Courbet41a13742018-01-15 12:05:33 +00008824 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00008825 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
8826 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Topper80405072017-11-11 08:24:12 +00008827 (X86fsqrtRnds (_.VT _.RC:$src1),
Igor Breger4c4cd782015-09-20 09:13:41 +00008828 (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008829 (i32 imm:$rc))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008830 EVEX_B, EVEX_RC, Sched<[sched]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00008831
Clement Courbet41a13742018-01-15 12:05:33 +00008832 let isCodeGenOnly = 1, hasSideEffects = 0, Predicates=[HasAVX512] in {
8833 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008834 (ins _.FRC:$src1, _.FRC:$src2),
8835 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008836 Sched<[sched]>;
Clement Courbet41a13742018-01-15 12:05:33 +00008837 let mayLoad = 1 in
8838 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008839 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
8840 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008841 Sched<[sched.Folded, ReadAfterLd]>;
Clement Courbet41a13742018-01-15 12:05:33 +00008842 }
Craig Topper176f3312017-02-25 19:18:11 +00008843 }
Igor Breger4c4cd782015-09-20 09:13:41 +00008844
Clement Courbet41a13742018-01-15 12:05:33 +00008845 let Predicates = [HasAVX512] in {
8846 def : Pat<(_.EltVT (fsqrt _.FRC:$src)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00008847 (!cast<Instruction>(Name#Zr)
Clement Courbet41a13742018-01-15 12:05:33 +00008848 (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>;
Clement Courbet41a13742018-01-15 12:05:33 +00008849 }
Craig Toppereff606c2017-11-06 04:04:01 +00008850
Clement Courbet41a13742018-01-15 12:05:33 +00008851 let Predicates = [HasAVX512, OptForSize] in {
8852 def : Pat<(_.EltVT (fsqrt (load addr:$src))),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00008853 (!cast<Instruction>(Name#Zm)
Clement Courbet41a13742018-01-15 12:05:33 +00008854 (_.EltVT (IMPLICIT_DEF)), addr:$src)>;
Clement Courbet41a13742018-01-15 12:05:33 +00008855 }
Craig Topperd6471cb2017-11-05 21:14:06 +00008856}
Igor Breger4c4cd782015-09-20 09:13:41 +00008857
Simon Pilgrimc7088682018-05-01 18:06:07 +00008858multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr,
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00008859 X86SchedWriteSizes sched> {
Tomasz Krupabcaab532018-06-15 18:05:24 +00008860 defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", sched.PS.Scl, f32x_info, NAME#"SS">,
Craig Topper9f829f72018-06-14 15:40:27 +00008861 EVEX_CD8<32, CD8VT1>, EVEX_4V, XS;
Tomasz Krupabcaab532018-06-15 18:05:24 +00008862 defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", sched.PD.Scl, f64x_info, NAME#"SD">,
Craig Topper9f829f72018-06-14 15:40:27 +00008863 EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W;
Igor Breger4c4cd782015-09-20 09:13:41 +00008864}
8865
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00008866defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", SchedWriteFSqrtSizes>,
8867 avx512_sqrt_packed_all_round<0x51, "vsqrt", SchedWriteFSqrtSizes>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008868
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00008869defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt", SchedWriteFSqrtSizes>, VEX_LIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008870
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008871multiclass avx512_rndscale_scalar<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008872 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008873 let ExeDomain = _.ExeDomain in {
Craig Topper0ccec702017-11-11 08:24:15 +00008874 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008875 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
8876 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008877 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008878 (i32 imm:$src3)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008879 Sched<[sched]>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008880
Craig Topper0ccec702017-11-11 08:24:15 +00008881 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008882 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008883 "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3",
Craig Topper0af48f12017-11-13 02:02:58 +00008884 (_.VT (X86RndScalesRnd (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008885 (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008886 Sched<[sched]>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008887
Craig Topper0ccec702017-11-11 08:24:15 +00008888 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperbece74c2017-11-19 06:24:26 +00008889 (ins _.RC:$src1, _.IntScalarMemOp:$src2, i32u8imm:$src3),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008890 OpcodeStr,
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008891 "$src3, $src2, $src1", "$src1, $src2, $src3",
Craig Topperdeee24b2017-11-13 02:03:01 +00008892 (_.VT (X86RndScales _.RC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00008893 _.ScalarIntMemCPat:$src2, (i32 imm:$src3)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008894 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008895
Clement Courbetda1fad32018-01-15 14:24:07 +00008896 let isCodeGenOnly = 1, hasSideEffects = 0, Predicates = [HasAVX512] in {
Craig Topper0ccec702017-11-11 08:24:15 +00008897 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
8898 (ins _.FRC:$src1, _.FRC:$src2, i32u8imm:$src3),
8899 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Simon Pilgrim21e89792018-04-13 14:36:59 +00008900 []>, Sched<[sched]>;
Craig Topper0ccec702017-11-11 08:24:15 +00008901
8902 let mayLoad = 1 in
8903 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
8904 (ins _.FRC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
8905 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Simon Pilgrim21e89792018-04-13 14:36:59 +00008906 []>, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper0ccec702017-11-11 08:24:15 +00008907 }
8908 }
8909
8910 let Predicates = [HasAVX512] in {
8911 def : Pat<(ffloor _.FRC:$src),
8912 (_.EltVT (!cast<Instruction>(NAME##r) (_.EltVT (IMPLICIT_DEF)),
8913 _.FRC:$src, (i32 0x9)))>;
8914 def : Pat<(fceil _.FRC:$src),
8915 (_.EltVT (!cast<Instruction>(NAME##r) (_.EltVT (IMPLICIT_DEF)),
8916 _.FRC:$src, (i32 0xa)))>;
8917 def : Pat<(ftrunc _.FRC:$src),
8918 (_.EltVT (!cast<Instruction>(NAME##r) (_.EltVT (IMPLICIT_DEF)),
8919 _.FRC:$src, (i32 0xb)))>;
8920 def : Pat<(frint _.FRC:$src),
8921 (_.EltVT (!cast<Instruction>(NAME##r) (_.EltVT (IMPLICIT_DEF)),
8922 _.FRC:$src, (i32 0x4)))>;
8923 def : Pat<(fnearbyint _.FRC:$src),
8924 (_.EltVT (!cast<Instruction>(NAME##r) (_.EltVT (IMPLICIT_DEF)),
8925 _.FRC:$src, (i32 0xc)))>;
8926 }
8927
8928 let Predicates = [HasAVX512, OptForSize] in {
8929 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)),
8930 (_.EltVT (!cast<Instruction>(NAME##m) (_.EltVT (IMPLICIT_DEF)),
8931 addr:$src, (i32 0x9)))>;
8932 def : Pat<(fceil (_.ScalarLdFrag addr:$src)),
8933 (_.EltVT (!cast<Instruction>(NAME##m) (_.EltVT (IMPLICIT_DEF)),
8934 addr:$src, (i32 0xa)))>;
8935 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)),
8936 (_.EltVT (!cast<Instruction>(NAME##m) (_.EltVT (IMPLICIT_DEF)),
8937 addr:$src, (i32 0xb)))>;
8938 def : Pat<(frint (_.ScalarLdFrag addr:$src)),
8939 (_.EltVT (!cast<Instruction>(NAME##m) (_.EltVT (IMPLICIT_DEF)),
8940 addr:$src, (i32 0x4)))>;
8941 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)),
8942 (_.EltVT (!cast<Instruction>(NAME##m) (_.EltVT (IMPLICIT_DEF)),
8943 addr:$src, (i32 0xc)))>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008944 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00008945}
8946
Craig Topperf43807d2018-06-15 04:42:54 +00008947defm VRNDSCALESSZ : avx512_rndscale_scalar<0x0A, "vrndscaless",
8948 SchedWriteFRnd.Scl, f32x_info>,
8949 AVX512AIi8Base, EVEX_4V,
8950 EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00008951
Craig Topperf43807d2018-06-15 04:42:54 +00008952defm VRNDSCALESDZ : avx512_rndscale_scalar<0x0B, "vrndscalesd",
8953 SchedWriteFRnd.Scl, f64x_info>,
8954 VEX_W, AVX512AIi8Base, EVEX_4V,
8955 EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00008956
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00008957multiclass avx512_masked_scalar<SDNode OpNode, string OpcPrefix, SDNode Move,
8958 dag Mask, X86VectorVTInfo _, PatLeaf ZeroFP,
8959 dag OutMask, Predicate BasePredicate> {
8960 let Predicates = [BasePredicate] in {
8961 def : Pat<(Move _.VT:$src1, (scalar_to_vector (X86selects Mask,
8962 (OpNode (extractelt _.VT:$src2, (iPTR 0))),
8963 (extractelt _.VT:$dst, (iPTR 0))))),
8964 (!cast<Instruction>("V"#OpcPrefix#r_Intk)
8965 _.VT:$dst, OutMask, _.VT:$src2, _.VT:$src1)>;
8966
8967 def : Pat<(Move _.VT:$src1, (scalar_to_vector (X86selects Mask,
8968 (OpNode (extractelt _.VT:$src2, (iPTR 0))),
8969 ZeroFP))),
8970 (!cast<Instruction>("V"#OpcPrefix#r_Intkz)
8971 OutMask, _.VT:$src2, _.VT:$src1)>;
8972 }
8973}
8974
Tomasz Krupabcaab532018-06-15 18:05:24 +00008975defm : avx512_masked_scalar<fsqrt, "SQRTSSZ", X86Movss,
8976 (v1i1 (scalar_to_vector (i8 (trunc (i32 GR32:$mask))))), v4f32x_info,
8977 fp32imm0, (COPY_TO_REGCLASS $mask, VK1WM), HasAVX512>;
8978defm : avx512_masked_scalar<fsqrt, "SQRTSDZ", X86Movsd,
8979 (v1i1 (scalar_to_vector (i8 (trunc (i32 GR32:$mask))))), v2f64x_info,
8980 fp64imm0, (COPY_TO_REGCLASS $mask, VK1WM), HasAVX512>;
8981
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00008982multiclass avx512_masked_scalar_imm<SDNode OpNode, string OpcPrefix, SDNode Move,
Craig Topperecf7c5b2018-06-25 00:05:09 +00008983 X86VectorVTInfo _, PatLeaf ZeroFP,
8984 bits<8> ImmV, Predicate BasePredicate> {
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00008985 let Predicates = [BasePredicate] in {
Craig Topperecf7c5b2018-06-25 00:05:09 +00008986 def : Pat<(Move _.VT:$src1, (scalar_to_vector (X86selects VK1WM:$mask,
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00008987 (OpNode (extractelt _.VT:$src2, (iPTR 0))),
8988 (extractelt _.VT:$dst, (iPTR 0))))),
Mikhail Dvoretckiib1ce7762018-06-19 10:37:52 +00008989 (!cast<Instruction>("V"#OpcPrefix#Zr_Intk)
Craig Topperecf7c5b2018-06-25 00:05:09 +00008990 _.VT:$dst, VK1WM:$mask, _.VT:$src1, _.VT:$src2, (i32 ImmV))>;
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00008991
Craig Topperecf7c5b2018-06-25 00:05:09 +00008992 def : Pat<(Move _.VT:$src1, (scalar_to_vector (X86selects VK1WM:$mask,
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00008993 (OpNode (extractelt _.VT:$src2, (iPTR 0))), ZeroFP))),
Mikhail Dvoretckiib1ce7762018-06-19 10:37:52 +00008994 (!cast<Instruction>("V"#OpcPrefix#Zr_Intkz)
Craig Topperecf7c5b2018-06-25 00:05:09 +00008995 VK1WM:$mask, _.VT:$src1, _.VT:$src2, (i32 ImmV))>;
Alexander Ivchenko96062ea2018-05-29 14:27:11 +00008996 }
8997}
8998
Mikhail Dvoretckiib1ce7762018-06-19 10:37:52 +00008999defm : avx512_masked_scalar_imm<ffloor, "RNDSCALESS", X86Movss,
Craig Topperecf7c5b2018-06-25 00:05:09 +00009000 v4f32x_info, fp32imm0, 0x01, HasAVX512>;
Mikhail Dvoretckiib1ce7762018-06-19 10:37:52 +00009001defm : avx512_masked_scalar_imm<fceil, "RNDSCALESS", X86Movss,
Craig Topperecf7c5b2018-06-25 00:05:09 +00009002 v4f32x_info, fp32imm0, 0x02, HasAVX512>;
Mikhail Dvoretckiib1ce7762018-06-19 10:37:52 +00009003defm : avx512_masked_scalar_imm<ffloor, "RNDSCALESD", X86Movsd,
Craig Topperecf7c5b2018-06-25 00:05:09 +00009004 v2f64x_info, fp64imm0, 0x01, HasAVX512>;
Mikhail Dvoretckiib1ce7762018-06-19 10:37:52 +00009005defm : avx512_masked_scalar_imm<fceil, "RNDSCALESD", X86Movsd,
Craig Topperecf7c5b2018-06-25 00:05:09 +00009006 v2f64x_info, fp64imm0, 0x02, HasAVX512>;
Mikhail Dvoretckiib1ce7762018-06-19 10:37:52 +00009007
9008
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009009//-------------------------------------------------
9010// Integer truncate and extend operations
9011//-------------------------------------------------
9012
Igor Breger074a64e2015-07-24 17:24:15 +00009013multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009014 X86FoldableSchedWrite sched, X86VectorVTInfo SrcInfo,
Simon Pilgrim833c2602017-12-05 19:21:28 +00009015 X86VectorVTInfo DestInfo, X86MemOperand x86memop> {
Craig Topper52e2e832016-07-22 05:46:44 +00009016 let ExeDomain = DestInfo.ExeDomain in
Igor Breger074a64e2015-07-24 17:24:15 +00009017 defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst),
9018 (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1",
Simon Pilgrime9376b92018-04-12 19:59:35 +00009019 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009020 EVEX, T8XS, Sched<[sched]>;
Igor Breger074a64e2015-07-24 17:24:15 +00009021
Craig Topper3a34c352018-06-12 19:59:08 +00009022 let mayStore = 1, hasSideEffects = 0, ExeDomain = DestInfo.ExeDomain in {
Igor Breger074a64e2015-07-24 17:24:15 +00009023 def mr : AVX512XS8I<opc, MRMDestMem, (outs),
9024 (ins x86memop:$dst, SrcInfo.RC:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009025 OpcodeStr # "\t{$src, $dst|$dst, $src}", []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009026 EVEX, Sched<[sched.Folded]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009027
Igor Breger074a64e2015-07-24 17:24:15 +00009028 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
9029 (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009030 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}", []>,
Craig Topper55488732018-06-13 00:04:08 +00009031 EVEX, EVEX_K, Sched<[sched.Folded]>, NotMemoryFoldable;
9032 }//mayStore = 1, hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009033}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009034
Igor Breger074a64e2015-07-24 17:24:15 +00009035multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo,
9036 X86VectorVTInfo DestInfo,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009037 PatFrag truncFrag, PatFrag mtruncFrag,
9038 string Name> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009039
Igor Breger074a64e2015-07-24 17:24:15 +00009040 def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009041 (!cast<Instruction>(Name#SrcInfo.ZSuffix##mr)
Igor Breger074a64e2015-07-24 17:24:15 +00009042 addr:$dst, SrcInfo.RC:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009043
Igor Breger074a64e2015-07-24 17:24:15 +00009044 def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask,
9045 (SrcInfo.VT SrcInfo.RC:$src)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009046 (!cast<Instruction>(Name#SrcInfo.ZSuffix##mrk)
Igor Breger074a64e2015-07-24 17:24:15 +00009047 addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>;
9048}
9049
Craig Topperb2868232018-01-14 08:11:36 +00009050multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode128,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009051 SDNode OpNode256, SDNode OpNode512, X86FoldableSchedWrite sched,
Craig Topperb2868232018-01-14 08:11:36 +00009052 AVX512VLVectorVTInfo VTSrcInfo,
9053 X86VectorVTInfo DestInfoZ128,
9054 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
9055 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
9056 X86MemOperand x86memopZ, PatFrag truncFrag,
9057 PatFrag mtruncFrag, Predicate prd = HasAVX512>{
Igor Breger074a64e2015-07-24 17:24:15 +00009058
9059 let Predicates = [HasVLX, prd] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009060 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode128, sched,
Simon Pilgrim833c2602017-12-05 19:21:28 +00009061 VTSrcInfo.info128, DestInfoZ128, x86memopZ128>,
Igor Breger074a64e2015-07-24 17:24:15 +00009062 avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009063 truncFrag, mtruncFrag, NAME>, EVEX_V128;
Igor Breger074a64e2015-07-24 17:24:15 +00009064
Simon Pilgrim21e89792018-04-13 14:36:59 +00009065 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode256, sched,
Simon Pilgrim833c2602017-12-05 19:21:28 +00009066 VTSrcInfo.info256, DestInfoZ256, x86memopZ256>,
Igor Breger074a64e2015-07-24 17:24:15 +00009067 avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009068 truncFrag, mtruncFrag, NAME>, EVEX_V256;
Igor Breger074a64e2015-07-24 17:24:15 +00009069 }
9070 let Predicates = [prd] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00009071 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode512, sched,
Simon Pilgrim833c2602017-12-05 19:21:28 +00009072 VTSrcInfo.info512, DestInfoZ, x86memopZ>,
Igor Breger074a64e2015-07-24 17:24:15 +00009073 avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009074 truncFrag, mtruncFrag, NAME>, EVEX_V512;
Igor Breger074a64e2015-07-24 17:24:15 +00009075}
9076
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009077multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009078 X86FoldableSchedWrite sched, PatFrag StoreNode,
Craig Topperb2868232018-01-14 08:11:36 +00009079 PatFrag MaskedStoreNode, SDNode InVecNode = OpNode> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009080 defm NAME: avx512_trunc<opc, OpcodeStr, InVecNode, InVecNode, InVecNode, sched,
Craig Topperb2868232018-01-14 08:11:36 +00009081 avx512vl_i64_info, v16i8x_info, v16i8x_info,
9082 v16i8x_info, i16mem, i32mem, i64mem, StoreNode,
9083 MaskedStoreNode>, EVEX_CD8<8, CD8VO>;
Igor Breger074a64e2015-07-24 17:24:15 +00009084}
9085
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009086multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009087 X86FoldableSchedWrite sched, PatFrag StoreNode,
Craig Topperb2868232018-01-14 08:11:36 +00009088 PatFrag MaskedStoreNode, SDNode InVecNode = OpNode> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009089 defm NAME: avx512_trunc<opc, OpcodeStr, InVecNode, InVecNode, OpNode, sched,
Craig Topperb2868232018-01-14 08:11:36 +00009090 avx512vl_i64_info, v8i16x_info, v8i16x_info,
9091 v8i16x_info, i32mem, i64mem, i128mem, StoreNode,
9092 MaskedStoreNode>, EVEX_CD8<16, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00009093}
9094
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009095multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009096 X86FoldableSchedWrite sched, PatFrag StoreNode,
Craig Topperb2868232018-01-14 08:11:36 +00009097 PatFrag MaskedStoreNode, SDNode InVecNode = OpNode> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009098 defm NAME: avx512_trunc<opc, OpcodeStr, InVecNode, OpNode, OpNode, sched,
Craig Topperb2868232018-01-14 08:11:36 +00009099 avx512vl_i64_info, v4i32x_info, v4i32x_info,
9100 v8i32x_info, i64mem, i128mem, i256mem, StoreNode,
9101 MaskedStoreNode>, EVEX_CD8<32, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00009102}
9103
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009104multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009105 X86FoldableSchedWrite sched, PatFrag StoreNode,
Craig Topperb2868232018-01-14 08:11:36 +00009106 PatFrag MaskedStoreNode, SDNode InVecNode = OpNode> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009107 defm NAME: avx512_trunc<opc, OpcodeStr, InVecNode, InVecNode, OpNode, sched,
Craig Topperb2868232018-01-14 08:11:36 +00009108 avx512vl_i32_info, v16i8x_info, v16i8x_info,
9109 v16i8x_info, i32mem, i64mem, i128mem, StoreNode,
9110 MaskedStoreNode>, EVEX_CD8<8, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00009111}
9112
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009113multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009114 X86FoldableSchedWrite sched, PatFrag StoreNode,
Craig Topperb2868232018-01-14 08:11:36 +00009115 PatFrag MaskedStoreNode, SDNode InVecNode = OpNode> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009116 defm NAME: avx512_trunc<opc, OpcodeStr, InVecNode, OpNode, OpNode, sched,
Craig Topperb2868232018-01-14 08:11:36 +00009117 avx512vl_i32_info, v8i16x_info, v8i16x_info,
9118 v16i16x_info, i64mem, i128mem, i256mem, StoreNode,
9119 MaskedStoreNode>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00009120}
9121
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009122multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009123 X86FoldableSchedWrite sched, PatFrag StoreNode,
Craig Topperb2868232018-01-14 08:11:36 +00009124 PatFrag MaskedStoreNode, SDNode InVecNode = OpNode> {
9125 defm NAME: avx512_trunc<opc, OpcodeStr, InVecNode, OpNode, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009126 sched, avx512vl_i16_info, v16i8x_info, v16i8x_info,
Craig Topperb2868232018-01-14 08:11:36 +00009127 v32i8x_info, i64mem, i128mem, i256mem, StoreNode,
9128 MaskedStoreNode, HasBWI>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00009129}
9130
Simon Pilgrim21e89792018-04-13 14:36:59 +00009131defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", trunc, WriteShuffle256,
Craig Topperb2868232018-01-14 08:11:36 +00009132 truncstorevi8, masked_truncstorevi8, X86vtrunc>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009133defm VPMOVSQB : avx512_trunc_qb<0x22, "vpmovsqb", X86vtruncs, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009134 truncstore_s_vi8, masked_truncstore_s_vi8>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009135defm VPMOVUSQB : avx512_trunc_qb<0x12, "vpmovusqb", X86vtruncus, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009136 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00009137
Simon Pilgrim21e89792018-04-13 14:36:59 +00009138defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", trunc, WriteShuffle256,
Craig Topperb2868232018-01-14 08:11:36 +00009139 truncstorevi16, masked_truncstorevi16, X86vtrunc>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009140defm VPMOVSQW : avx512_trunc_qw<0x24, "vpmovsqw", X86vtruncs, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009141 truncstore_s_vi16, masked_truncstore_s_vi16>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009142defm VPMOVUSQW : avx512_trunc_qw<0x14, "vpmovusqw", X86vtruncus, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009143 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00009144
Simon Pilgrim21e89792018-04-13 14:36:59 +00009145defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", trunc, WriteShuffle256,
Craig Topperb2868232018-01-14 08:11:36 +00009146 truncstorevi32, masked_truncstorevi32, X86vtrunc>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009147defm VPMOVSQD : avx512_trunc_qd<0x25, "vpmovsqd", X86vtruncs, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009148 truncstore_s_vi32, masked_truncstore_s_vi32>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009149defm VPMOVUSQD : avx512_trunc_qd<0x15, "vpmovusqd", X86vtruncus, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009150 truncstore_us_vi32, masked_truncstore_us_vi32>;
Igor Breger074a64e2015-07-24 17:24:15 +00009151
Simon Pilgrim21e89792018-04-13 14:36:59 +00009152defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", trunc, WriteShuffle256,
Craig Topperb2868232018-01-14 08:11:36 +00009153 truncstorevi8, masked_truncstorevi8, X86vtrunc>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009154defm VPMOVSDB : avx512_trunc_db<0x21, "vpmovsdb", X86vtruncs, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009155 truncstore_s_vi8, masked_truncstore_s_vi8>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009156defm VPMOVUSDB : avx512_trunc_db<0x11, "vpmovusdb", X86vtruncus, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009157 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00009158
Simon Pilgrim21e89792018-04-13 14:36:59 +00009159defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", trunc, WriteShuffle256,
Craig Topperb2868232018-01-14 08:11:36 +00009160 truncstorevi16, masked_truncstorevi16, X86vtrunc>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009161defm VPMOVSDW : avx512_trunc_dw<0x23, "vpmovsdw", X86vtruncs, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009162 truncstore_s_vi16, masked_truncstore_s_vi16>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009163defm VPMOVUSDW : avx512_trunc_dw<0x13, "vpmovusdw", X86vtruncus, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009164 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00009165
Simon Pilgrim21e89792018-04-13 14:36:59 +00009166defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", trunc, WriteShuffle256,
Craig Topperb2868232018-01-14 08:11:36 +00009167 truncstorevi8, masked_truncstorevi8, X86vtrunc>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009168defm VPMOVSWB : avx512_trunc_wb<0x20, "vpmovswb", X86vtruncs, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009169 truncstore_s_vi8, masked_truncstore_s_vi8>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009170defm VPMOVUSWB : avx512_trunc_wb<0x10, "vpmovuswb", X86vtruncus, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00009171 truncstore_us_vi8, masked_truncstore_us_vi8>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009172
Elena Demikhovskydb738d92015-11-01 11:45:47 +00009173let Predicates = [HasAVX512, NoVLX] in {
Craig Topperb2868232018-01-14 08:11:36 +00009174def: Pat<(v8i16 (trunc (v8i32 VR256X:$src))),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00009175 (v8i16 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00009176 (v16i16 (VPMOVDWZrr (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00009177 VR256X:$src, sub_ymm)))), sub_xmm))>;
Craig Topperb2868232018-01-14 08:11:36 +00009178def: Pat<(v4i32 (trunc (v4i64 VR256X:$src))),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00009179 (v4i32 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00009180 (v8i32 (VPMOVQDZrr (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00009181 VR256X:$src, sub_ymm)))), sub_xmm))>;
9182}
9183
9184let Predicates = [HasBWI, NoVLX] in {
Craig Topperb2868232018-01-14 08:11:36 +00009185def: Pat<(v16i8 (trunc (v16i16 VR256X:$src))),
Craig Topper61403202016-09-19 02:53:43 +00009186 (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00009187 VR256X:$src, sub_ymm))), sub_xmm))>;
9188}
9189
Simon Pilgrim21e89792018-04-13 14:36:59 +00009190multiclass WriteShuffle256_common<bits<8> opc, string OpcodeStr, X86FoldableSchedWrite sched,
Igor Breger2ba64ab2016-05-22 10:21:04 +00009191 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
Craig Topper6694df12018-02-25 06:21:04 +00009192 X86MemOperand x86memop, PatFrag LdFrag, SDNode OpNode>{
Craig Topper52e2e832016-07-22 05:46:44 +00009193 let ExeDomain = DestInfo.ExeDomain in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009194 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
9195 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
Simon Pilgrime9376b92018-04-12 19:59:35 +00009196 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009197 EVEX, Sched<[sched]>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00009198
Craig Toppere1cac152016-06-07 07:27:54 +00009199 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
9200 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
Simon Pilgrime9376b92018-04-12 19:59:35 +00009201 (DestInfo.VT (LdFrag addr:$src))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009202 EVEX, Sched<[sched.Folded]>;
Craig Topper52e2e832016-07-22 05:46:44 +00009203 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009204}
9205
Simon Pilgrim21e89792018-04-13 14:36:59 +00009206multiclass WriteShuffle256_BW<bits<8> opc, string OpcodeStr,
Craig Topper6694df12018-02-25 06:21:04 +00009207 SDNode OpNode, SDNode InVecNode, string ExtTy,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009208 X86FoldableSchedWrite sched, PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009209 let Predicates = [HasVLX, HasBWI] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009210 defm Z128: WriteShuffle256_common<opc, OpcodeStr, sched, v8i16x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009211 v16i8x_info, i64mem, LdFrag, InVecNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00009212 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128, VEX_WIG;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00009213
Simon Pilgrim21e89792018-04-13 14:36:59 +00009214 defm Z256: WriteShuffle256_common<opc, OpcodeStr, sched, v16i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00009215 v16i8x_info, i128mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00009216 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009217 }
9218 let Predicates = [HasBWI] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009219 defm Z : WriteShuffle256_common<opc, OpcodeStr, sched, v32i16_info,
Craig Topper6840f112016-07-14 06:41:34 +00009220 v32i8x_info, i256mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00009221 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009222 }
9223}
9224
Simon Pilgrim21e89792018-04-13 14:36:59 +00009225multiclass WriteShuffle256_BD<bits<8> opc, string OpcodeStr,
Craig Topper6694df12018-02-25 06:21:04 +00009226 SDNode OpNode, SDNode InVecNode, string ExtTy,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009227 X86FoldableSchedWrite sched, PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009228 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009229 defm Z128: WriteShuffle256_common<opc, OpcodeStr, sched, v4i32x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009230 v16i8x_info, i32mem, LdFrag, InVecNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00009231 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009232
Simon Pilgrim21e89792018-04-13 14:36:59 +00009233 defm Z256: WriteShuffle256_common<opc, OpcodeStr, sched, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00009234 v16i8x_info, i64mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00009235 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009236 }
9237 let Predicates = [HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009238 defm Z : WriteShuffle256_common<opc, OpcodeStr, sched, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00009239 v16i8x_info, i128mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00009240 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009241 }
9242}
9243
Simon Pilgrim21e89792018-04-13 14:36:59 +00009244multiclass WriteShuffle256_BQ<bits<8> opc, string OpcodeStr,
Craig Topper6694df12018-02-25 06:21:04 +00009245 SDNode OpNode, SDNode InVecNode, string ExtTy,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009246 X86FoldableSchedWrite sched, PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009247 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009248 defm Z128: WriteShuffle256_common<opc, OpcodeStr, sched, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009249 v16i8x_info, i16mem, LdFrag, InVecNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00009250 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009251
Simon Pilgrim21e89792018-04-13 14:36:59 +00009252 defm Z256: WriteShuffle256_common<opc, OpcodeStr, sched, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00009253 v16i8x_info, i32mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00009254 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009255 }
9256 let Predicates = [HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009257 defm Z : WriteShuffle256_common<opc, OpcodeStr, sched, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00009258 v16i8x_info, i64mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00009259 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009260 }
9261}
9262
Simon Pilgrim21e89792018-04-13 14:36:59 +00009263multiclass WriteShuffle256_WD<bits<8> opc, string OpcodeStr,
Craig Topper6694df12018-02-25 06:21:04 +00009264 SDNode OpNode, SDNode InVecNode, string ExtTy,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009265 X86FoldableSchedWrite sched, PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009266 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009267 defm Z128: WriteShuffle256_common<opc, OpcodeStr, sched, v4i32x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009268 v8i16x_info, i64mem, LdFrag, InVecNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00009269 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009270
Simon Pilgrim21e89792018-04-13 14:36:59 +00009271 defm Z256: WriteShuffle256_common<opc, OpcodeStr, sched, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00009272 v8i16x_info, i128mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00009273 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009274 }
9275 let Predicates = [HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009276 defm Z : WriteShuffle256_common<opc, OpcodeStr, sched, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00009277 v16i16x_info, i256mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00009278 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009279 }
9280}
9281
Simon Pilgrim21e89792018-04-13 14:36:59 +00009282multiclass WriteShuffle256_WQ<bits<8> opc, string OpcodeStr,
Craig Topper6694df12018-02-25 06:21:04 +00009283 SDNode OpNode, SDNode InVecNode, string ExtTy,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009284 X86FoldableSchedWrite sched, PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009285 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009286 defm Z128: WriteShuffle256_common<opc, OpcodeStr, sched, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009287 v8i16x_info, i32mem, LdFrag, InVecNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00009288 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009289
Simon Pilgrim21e89792018-04-13 14:36:59 +00009290 defm Z256: WriteShuffle256_common<opc, OpcodeStr, sched, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00009291 v8i16x_info, i64mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00009292 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009293 }
9294 let Predicates = [HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009295 defm Z : WriteShuffle256_common<opc, OpcodeStr, sched, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00009296 v8i16x_info, i128mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00009297 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009298 }
9299}
9300
Simon Pilgrim21e89792018-04-13 14:36:59 +00009301multiclass WriteShuffle256_DQ<bits<8> opc, string OpcodeStr,
Craig Topper6694df12018-02-25 06:21:04 +00009302 SDNode OpNode, SDNode InVecNode, string ExtTy,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009303 X86FoldableSchedWrite sched, PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009304
9305 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009306 defm Z128: WriteShuffle256_common<opc, OpcodeStr, sched, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009307 v4i32x_info, i64mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009308 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
9309
Simon Pilgrim21e89792018-04-13 14:36:59 +00009310 defm Z256: WriteShuffle256_common<opc, OpcodeStr, sched, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00009311 v4i32x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009312 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
9313 }
9314 let Predicates = [HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009315 defm Z : WriteShuffle256_common<opc, OpcodeStr, sched, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00009316 v8i32x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009317 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
9318 }
9319}
9320
Simon Pilgrim21e89792018-04-13 14:36:59 +00009321defm VPMOVZXBW : WriteShuffle256_BW<0x30, "vpmovzxbw", X86vzext, zext_invec, "z", WriteShuffle256>;
9322defm VPMOVZXBD : WriteShuffle256_BD<0x31, "vpmovzxbd", X86vzext, zext_invec, "z", WriteShuffle256>;
9323defm VPMOVZXBQ : WriteShuffle256_BQ<0x32, "vpmovzxbq", X86vzext, zext_invec, "z", WriteShuffle256>;
9324defm VPMOVZXWD : WriteShuffle256_WD<0x33, "vpmovzxwd", X86vzext, zext_invec, "z", WriteShuffle256>;
9325defm VPMOVZXWQ : WriteShuffle256_WQ<0x34, "vpmovzxwq", X86vzext, zext_invec, "z", WriteShuffle256>;
9326defm VPMOVZXDQ : WriteShuffle256_DQ<0x35, "vpmovzxdq", X86vzext, zext_invec, "z", WriteShuffle256>;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009327
Simon Pilgrim21e89792018-04-13 14:36:59 +00009328defm VPMOVSXBW: WriteShuffle256_BW<0x20, "vpmovsxbw", X86vsext, sext_invec, "s", WriteShuffle256>;
9329defm VPMOVSXBD: WriteShuffle256_BD<0x21, "vpmovsxbd", X86vsext, sext_invec, "s", WriteShuffle256>;
9330defm VPMOVSXBQ: WriteShuffle256_BQ<0x22, "vpmovsxbq", X86vsext, sext_invec, "s", WriteShuffle256>;
9331defm VPMOVSXWD: WriteShuffle256_WD<0x23, "vpmovsxwd", X86vsext, sext_invec, "s", WriteShuffle256>;
9332defm VPMOVSXWQ: WriteShuffle256_WQ<0x24, "vpmovsxwq", X86vsext, sext_invec, "s", WriteShuffle256>;
9333defm VPMOVSXDQ: WriteShuffle256_DQ<0x25, "vpmovsxdq", X86vsext, sext_invec, "s", WriteShuffle256>;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00009334
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009335
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009336multiclass AVX512_pmovx_patterns<string OpcPrefix, SDNode ExtOp,
Craig Toppera30db992018-04-04 07:00:24 +00009337 SDNode InVecOp> {
Craig Topper64378f42016-10-09 23:08:39 +00009338 // 128-bit patterns
9339 let Predicates = [HasVLX, HasBWI] in {
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009340 def : Pat<(v8i16 (InVecOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00009341 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009342 def : Pat<(v8i16 (InVecOp (bc_v16i8 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00009343 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009344 def : Pat<(v8i16 (InVecOp (v16i8 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009345 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009346 def : Pat<(v8i16 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009347 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009348 def : Pat<(v8i16 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009349 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
9350 }
9351 let Predicates = [HasVLX] in {
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009352 def : Pat<(v4i32 (InVecOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00009353 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009354 def : Pat<(v4i32 (InVecOp (v16i8 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009355 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009356 def : Pat<(v4i32 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009357 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009358 def : Pat<(v4i32 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009359 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
9360
Craig Toppera30db992018-04-04 07:00:24 +00009361 def : Pat<(v2i64 (InVecOp (bc_v16i8 (v4i32 (scalar_to_vector (extloadi32i16 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00009362 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009363 def : Pat<(v2i64 (InVecOp (v16i8 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009364 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009365 def : Pat<(v2i64 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009366 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009367 def : Pat<(v2i64 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009368 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
9369
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009370 def : Pat<(v4i32 (InVecOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00009371 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009372 def : Pat<(v4i32 (InVecOp (bc_v8i16 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00009373 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009374 def : Pat<(v4i32 (InVecOp (v8i16 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009375 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009376 def : Pat<(v4i32 (InVecOp (v8i16 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009377 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009378 def : Pat<(v4i32 (InVecOp (bc_v8i16 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009379 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
9380
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009381 def : Pat<(v2i64 (InVecOp (bc_v8i16 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00009382 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009383 def : Pat<(v2i64 (InVecOp (v8i16 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009384 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009385 def : Pat<(v2i64 (InVecOp (v8i16 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009386 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009387 def : Pat<(v2i64 (InVecOp (bc_v8i16 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009388 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
9389
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009390 def : Pat<(v2i64 (InVecOp (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00009391 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009392 def : Pat<(v2i64 (InVecOp (bc_v4i32 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00009393 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009394 def : Pat<(v2i64 (InVecOp (v4i32 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009395 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009396 def : Pat<(v2i64 (InVecOp (v4i32 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009397 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009398 def : Pat<(v2i64 (InVecOp (bc_v4i32 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009399 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
9400 }
9401 // 256-bit patterns
9402 let Predicates = [HasVLX, HasBWI] in {
9403 def : Pat<(v16i16 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
9404 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
9405 def : Pat<(v16i16 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
9406 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
9407 def : Pat<(v16i16 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
9408 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
9409 }
9410 let Predicates = [HasVLX] in {
9411 def : Pat<(v8i32 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
9412 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
9413 def : Pat<(v8i32 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
9414 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
9415 def : Pat<(v8i32 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
9416 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
9417 def : Pat<(v8i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
9418 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
9419
9420 def : Pat<(v4i64 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
9421 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
9422 def : Pat<(v4i64 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
9423 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
9424 def : Pat<(v4i64 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
9425 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
9426 def : Pat<(v4i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
9427 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
9428
9429 def : Pat<(v8i32 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
9430 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
9431 def : Pat<(v8i32 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
9432 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
9433 def : Pat<(v8i32 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
9434 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
9435
9436 def : Pat<(v4i64 (ExtOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
9437 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
9438 def : Pat<(v4i64 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
9439 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
9440 def : Pat<(v4i64 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
9441 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
9442 def : Pat<(v4i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
9443 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
9444
9445 def : Pat<(v4i64 (ExtOp (bc_v4i32 (loadv2i64 addr:$src)))),
9446 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
9447 def : Pat<(v4i64 (ExtOp (v4i32 (vzmovl_v2i64 addr:$src)))),
9448 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
9449 def : Pat<(v4i64 (ExtOp (v4i32 (vzload_v2i64 addr:$src)))),
9450 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
9451 }
9452 // 512-bit patterns
9453 let Predicates = [HasBWI] in {
9454 def : Pat<(v32i16 (ExtOp (bc_v32i8 (loadv4i64 addr:$src)))),
9455 (!cast<I>(OpcPrefix#BWZrm) addr:$src)>;
9456 }
9457 let Predicates = [HasAVX512] in {
9458 def : Pat<(v16i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
9459 (!cast<I>(OpcPrefix#BDZrm) addr:$src)>;
9460
9461 def : Pat<(v8i64 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
9462 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper9ece2f72016-10-10 06:25:48 +00009463 def : Pat<(v8i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
9464 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper64378f42016-10-09 23:08:39 +00009465
9466 def : Pat<(v16i32 (ExtOp (bc_v16i16 (loadv4i64 addr:$src)))),
9467 (!cast<I>(OpcPrefix#WDZrm) addr:$src)>;
9468
9469 def : Pat<(v8i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
9470 (!cast<I>(OpcPrefix#WQZrm) addr:$src)>;
9471
9472 def : Pat<(v8i64 (ExtOp (bc_v8i32 (loadv4i64 addr:$src)))),
9473 (!cast<I>(OpcPrefix#DQZrm) addr:$src)>;
9474 }
9475}
9476
Craig Toppera30db992018-04-04 07:00:24 +00009477defm : AVX512_pmovx_patterns<"VPMOVSX", X86vsext, sext_invec>;
9478defm : AVX512_pmovx_patterns<"VPMOVZX", X86vzext, zext_invec>;
Craig Topper64378f42016-10-09 23:08:39 +00009479
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009480//===----------------------------------------------------------------------===//
9481// GATHER - SCATTER Operations
9482
Simon Pilgrimb69dae42017-12-05 20:47:11 +00009483// FIXME: Improve scheduling of gather/scatter instructions.
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00009484multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Craig Topper16a91ce2017-11-15 07:46:43 +00009485 X86MemOperand memop, PatFrag GatherNode,
9486 RegisterClass MaskRC = _.KRCWM> {
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009487 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb",
9488 ExeDomain = _.ExeDomain in
Craig Topper16a91ce2017-11-15 07:46:43 +00009489 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, MaskRC:$mask_wb),
9490 (ins _.RC:$src1, MaskRC:$mask, memop:$src2),
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009491 !strconcat(OpcodeStr#_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00009492 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Craig Topper16a91ce2017-11-15 07:46:43 +00009493 [(set _.RC:$dst, MaskRC:$mask_wb,
9494 (GatherNode (_.VT _.RC:$src1), MaskRC:$mask,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00009495 vectoraddr:$src2))]>, EVEX, EVEX_K,
Simon Pilgrimb69dae42017-12-05 20:47:11 +00009496 EVEX_CD8<_.EltSize, CD8VT1>, Sched<[WriteLoad]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009497}
Cameron McInally45325962014-03-26 13:50:50 +00009498
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009499multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc,
9500 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
9501 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512,
Craig Topperd04cc8e2018-06-06 19:15:12 +00009502 vy512xmem, mgatherv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009503 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00009504 vz512mem, mgatherv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009505let Predicates = [HasVLX] in {
9506 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00009507 vx256xmem, mgatherv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009508 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00009509 vy256xmem, mgatherv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009510 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00009511 vx128xmem, mgatherv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009512 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00009513 vx128xmem, mgatherv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009514}
Cameron McInally45325962014-03-26 13:50:50 +00009515}
9516
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009517multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc,
9518 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00009519 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009520 mgatherv16i32>, EVEX_V512;
Craig Topperd04cc8e2018-06-06 19:15:12 +00009521 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz256mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009522 mgatherv8i64>, EVEX_V512;
9523let Predicates = [HasVLX] in {
9524 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00009525 vy256xmem, mgatherv8i32>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009526 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00009527 vy128xmem, mgatherv4i64>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009528 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00009529 vx128xmem, mgatherv4i32>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009530 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Craig Topperc1e7b3f2017-11-22 07:11:03 +00009531 vx64xmem, mgatherv2i64, VK2WM>,
Craig Topper16a91ce2017-11-15 07:46:43 +00009532 EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009533}
Cameron McInally45325962014-03-26 13:50:50 +00009534}
Michael Liao5bf95782014-12-04 05:20:33 +00009535
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009536
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009537defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">,
9538 avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">;
9539
9540defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">,
9541 avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009542
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00009543multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Craig Topper0b590342018-01-11 06:31:28 +00009544 X86MemOperand memop, PatFrag ScatterNode,
9545 RegisterClass MaskRC = _.KRCWM> {
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00009546
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009547let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00009548
Craig Topper0b590342018-01-11 06:31:28 +00009549 def mr : AVX5128I<opc, MRMDestMem, (outs MaskRC:$mask_wb),
9550 (ins memop:$dst, MaskRC:$mask, _.RC:$src),
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009551 !strconcat(OpcodeStr#_.Suffix,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00009552 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
Craig Topper0b590342018-01-11 06:31:28 +00009553 [(set MaskRC:$mask_wb, (ScatterNode (_.VT _.RC:$src),
9554 MaskRC:$mask, vectoraddr:$dst))]>,
Simon Pilgrimb69dae42017-12-05 20:47:11 +00009555 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>,
9556 Sched<[WriteStore]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009557}
9558
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009559multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc,
9560 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
9561 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512,
Craig Topperd04cc8e2018-06-06 19:15:12 +00009562 vy512xmem, mscatterv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009563 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00009564 vz512mem, mscatterv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009565let Predicates = [HasVLX] in {
9566 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00009567 vx256xmem, mscatterv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009568 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00009569 vy256xmem, mscatterv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009570 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00009571 vx128xmem, mscatterv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009572 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00009573 vx128xmem, mscatterv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009574}
Cameron McInally45325962014-03-26 13:50:50 +00009575}
9576
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009577multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc,
9578 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00009579 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009580 mscatterv16i32>, EVEX_V512;
Craig Topperd04cc8e2018-06-06 19:15:12 +00009581 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz256mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009582 mscatterv8i64>, EVEX_V512;
9583let Predicates = [HasVLX] in {
9584 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00009585 vy256xmem, mscatterv8i32>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009586 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00009587 vy128xmem, mscatterv4i64>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009588 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00009589 vx128xmem, mscatterv4i32>, EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009590 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Craig Topper0b590342018-01-11 06:31:28 +00009591 vx64xmem, mscatterv2i64, VK2WM>,
9592 EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009593}
Cameron McInally45325962014-03-26 13:50:50 +00009594}
9595
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009596defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">,
9597 avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009598
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009599defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">,
9600 avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009601
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009602// prefetch
9603multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
9604 RegisterClass KRC, X86MemOperand memop> {
Chandler Carruthcdf0add2018-07-16 04:17:51 +00009605 let Predicates = [HasPFI], mayLoad = 1, mayStore = 1 in
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009606 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Simon Pilgrim294556d2018-04-12 12:43:49 +00009607 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"), []>,
9608 EVEX, EVEX_K, Sched<[WriteLoad]>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009609}
9610
9611defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00009612 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009613
9614defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
Craig Topperd04cc8e2018-06-06 19:15:12 +00009615 VK8WM, vz256mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009616
9617defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
Craig Topperd04cc8e2018-06-06 19:15:12 +00009618 VK8WM, vy512xmem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009619
9620defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00009621 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00009622
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009623defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00009624 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009625
9626defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
Craig Topperd04cc8e2018-06-06 19:15:12 +00009627 VK8WM, vz256mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009628
9629defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
Craig Topperd04cc8e2018-06-06 19:15:12 +00009630 VK8WM, vy512xmem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009631
9632defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00009633 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009634
9635defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00009636 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009637
9638defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
Craig Topperd04cc8e2018-06-06 19:15:12 +00009639 VK8WM, vz256mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009640
9641defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
Craig Topperd04cc8e2018-06-06 19:15:12 +00009642 VK8WM, vy512xmem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009643
9644defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00009645 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009646
9647defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00009648 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009649
9650defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
Craig Topperd04cc8e2018-06-06 19:15:12 +00009651 VK8WM, vz256mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009652
9653defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
Craig Topperd04cc8e2018-06-06 19:15:12 +00009654 VK8WM, vy512xmem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009655
9656defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00009657 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009658
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00009659multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00009660def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00009661 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Simon Pilgrim577ae242018-04-12 19:25:07 +00009662 [(set Vec.RC:$dst, (Vec.VT (sext Vec.KRC:$src)))]>,
Simon Pilgrim1273f4a2018-05-18 17:58:36 +00009663 EVEX, Sched<[WriteMove]>; // TODO - WriteVecTrunc?
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00009664}
Michael Liao5bf95782014-12-04 05:20:33 +00009665
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00009666multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
9667 string OpcodeStr, Predicate prd> {
9668let Predicates = [prd] in
9669 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
9670
9671 let Predicates = [prd, HasVLX] in {
9672 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
9673 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
9674 }
9675}
9676
Michael Zuckerman85436ec2017-03-23 09:57:01 +00009677defm VPMOVM2B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, "vpmovm2" , HasBWI>;
9678defm VPMOVM2W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, "vpmovm2", HasBWI> , VEX_W;
9679defm VPMOVM2D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, "vpmovm2", HasDQI>;
9680defm VPMOVM2Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, "vpmovm2", HasDQI> , VEX_W;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009681
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00009682multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
Igor Bregerfca0a342016-01-28 13:19:25 +00009683 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
9684 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Simon Pilgrim577ae242018-04-12 19:25:07 +00009685 [(set _.KRC:$dst, (X86pcmpgtm _.ImmAllZerosV, (_.VT _.RC:$src)))]>,
9686 EVEX, Sched<[WriteMove]>;
Igor Bregerfca0a342016-01-28 13:19:25 +00009687}
9688
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009689// Use 512bit version to implement 128/256 bit in case NoVLX.
9690multiclass convert_vector_to_mask_lowering<X86VectorVTInfo ExtendInfo,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009691 X86VectorVTInfo _,
9692 string Name> {
Igor Bregerfca0a342016-01-28 13:19:25 +00009693
Craig Topperf090e8a2018-01-08 06:53:54 +00009694 def : Pat<(_.KVT (X86pcmpgtm _.ImmAllZerosV, (_.VT _.RC:$src))),
Igor Bregerfca0a342016-01-28 13:19:25 +00009695 (_.KVT (COPY_TO_REGCLASS
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009696 (!cast<Instruction>(Name#"Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009697 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00009698 _.RC:$src, _.SubRegIdx)),
9699 _.KRC))>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00009700}
9701
9702multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
Igor Bregerfca0a342016-01-28 13:19:25 +00009703 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
9704 let Predicates = [prd] in
9705 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
9706 EVEX_V512;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00009707
9708 let Predicates = [prd, HasVLX] in {
9709 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00009710 EVEX_V256;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00009711 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00009712 EVEX_V128;
9713 }
9714 let Predicates = [prd, NoVLX] in {
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009715 defm Z256_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info256, NAME>;
9716 defm Z128_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info128, NAME>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00009717 }
9718}
9719
9720defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
9721 avx512vl_i8_info, HasBWI>;
9722defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
9723 avx512vl_i16_info, HasBWI>, VEX_W;
9724defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
9725 avx512vl_i32_info, HasDQI>;
9726defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
9727 avx512vl_i64_info, HasDQI>, VEX_W;
9728
Craig Topper0321ebc2018-01-24 04:51:17 +00009729// Patterns for handling sext from a mask register to v16i8/v16i16 when DQI
9730// is available, but BWI is not. We can't handle this in lowering because
9731// a target independent DAG combine likes to combine sext and trunc.
9732let Predicates = [HasDQI, NoBWI] in {
9733 def : Pat<(v16i8 (sext (v16i1 VK16:$src))),
9734 (VPMOVDBZrr (v16i32 (VPMOVM2DZrr VK16:$src)))>;
9735 def : Pat<(v16i16 (sext (v16i1 VK16:$src))),
9736 (VPMOVDWZrr (v16i32 (VPMOVM2DZrr VK16:$src)))>;
9737}
9738
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009739//===----------------------------------------------------------------------===//
9740// AVX-512 - COMPRESS and EXPAND
9741//
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00009742
Ayman Musad7a5ed42016-09-26 06:22:08 +00009743multiclass compress_by_vec_width_common<bits<8> opc, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009744 string OpcodeStr, X86FoldableSchedWrite sched> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00009745 defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00009746 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Simon Pilgrime9376b92018-04-12 19:59:35 +00009747 (_.VT (X86compress _.RC:$src1))>, AVX5128IBase,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009748 Sched<[sched]>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009749
Craig Toppere1cac152016-06-07 07:27:54 +00009750 let mayStore = 1, hasSideEffects = 0 in
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00009751 def mr : AVX5128I<opc, MRMDestMem, (outs),
9752 (ins _.MemOp:$dst, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00009753 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Simon Pilgrim904d1a82017-12-01 16:20:03 +00009754 []>, EVEX_CD8<_.EltSize, CD8VT1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009755 Sched<[sched.Folded]>;
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00009756
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009757 def mrk : AVX5128I<opc, MRMDestMem, (outs),
9758 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00009759 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Ayman Musad7a5ed42016-09-26 06:22:08 +00009760 []>,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00009761 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009762 Sched<[sched.Folded]>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009763}
9764
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009765multiclass compress_by_vec_width_lowering<X86VectorVTInfo _, string Name> {
Ayman Musad7a5ed42016-09-26 06:22:08 +00009766 def : Pat<(X86mCompressingStore addr:$dst, _.KRCWM:$mask,
9767 (_.VT _.RC:$src)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009768 (!cast<Instruction>(Name#_.ZSuffix##mrk)
Ayman Musad7a5ed42016-09-26 06:22:08 +00009769 addr:$dst, _.KRCWM:$mask, _.RC:$src)>;
9770}
9771
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009772multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009773 X86FoldableSchedWrite sched,
Coby Tayree71e37cc2017-11-21 09:48:44 +00009774 AVX512VLVectorVTInfo VTInfo,
9775 Predicate Pred = HasAVX512> {
9776 let Predicates = [Pred] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00009777 defm Z : compress_by_vec_width_common<opc, VTInfo.info512, OpcodeStr, sched>,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009778 compress_by_vec_width_lowering<VTInfo.info512, NAME>, EVEX_V512;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009779
Coby Tayree71e37cc2017-11-21 09:48:44 +00009780 let Predicates = [Pred, HasVLX] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009781 defm Z256 : compress_by_vec_width_common<opc, VTInfo.info256, OpcodeStr, sched>,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009782 compress_by_vec_width_lowering<VTInfo.info256, NAME>, EVEX_V256;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009783 defm Z128 : compress_by_vec_width_common<opc, VTInfo.info128, OpcodeStr, sched>,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009784 compress_by_vec_width_lowering<VTInfo.info128, NAME>, EVEX_V128;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009785 }
9786}
9787
Simon Pilgrim21e89792018-04-13 14:36:59 +00009788// FIXME: Is there a better scheduler class for VPCOMPRESS?
9789defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", WriteVarShuffle256,
Craig Topper88c23022018-06-12 07:32:19 +00009790 avx512vl_i32_info>, EVEX, NotMemoryFoldable;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009791defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", WriteVarShuffle256,
Craig Topper88c23022018-06-12 07:32:19 +00009792 avx512vl_i64_info>, EVEX, VEX_W, NotMemoryFoldable;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009793defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", WriteVarShuffle256,
Craig Topper88c23022018-06-12 07:32:19 +00009794 avx512vl_f32_info>, EVEX, NotMemoryFoldable;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009795defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", WriteVarShuffle256,
Craig Topper88c23022018-06-12 07:32:19 +00009796 avx512vl_f64_info>, EVEX, VEX_W, NotMemoryFoldable;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009797
Elena Demikhovsky72860c32014-12-15 10:03:52 +00009798// expand
9799multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009800 string OpcodeStr, X86FoldableSchedWrite sched> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00009801 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00009802 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Simon Pilgrime9376b92018-04-12 19:59:35 +00009803 (_.VT (X86expand _.RC:$src1))>, AVX5128IBase,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009804 Sched<[sched]>;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00009805
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00009806 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9807 (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1",
9808 (_.VT (X86expand (_.VT (bitconvert
Simon Pilgrime9376b92018-04-12 19:59:35 +00009809 (_.LdFrag addr:$src1)))))>,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00009810 AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009811 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00009812}
9813
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009814multiclass expand_by_vec_width_lowering<X86VectorVTInfo _, string Name> {
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00009815
9816 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask, undef)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009817 (!cast<Instruction>(Name#_.ZSuffix##rmkz)
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00009818 _.KRCWM:$mask, addr:$src)>;
9819
Craig Topperaa747412018-06-01 22:28:28 +00009820 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask, _.ImmAllZerosV)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009821 (!cast<Instruction>(Name#_.ZSuffix##rmkz)
Craig Topperaa747412018-06-01 22:28:28 +00009822 _.KRCWM:$mask, addr:$src)>;
9823
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00009824 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask,
9825 (_.VT _.RC:$src0))),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009826 (!cast<Instruction>(Name#_.ZSuffix##rmk)
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00009827 _.RC:$src0, _.KRCWM:$mask, addr:$src)>;
9828}
9829
Elena Demikhovsky72860c32014-12-15 10:03:52 +00009830multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009831 X86FoldableSchedWrite sched,
Coby Tayree71e37cc2017-11-21 09:48:44 +00009832 AVX512VLVectorVTInfo VTInfo,
9833 Predicate Pred = HasAVX512> {
9834 let Predicates = [Pred] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00009835 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr, sched>,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009836 expand_by_vec_width_lowering<VTInfo.info512, NAME>, EVEX_V512;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00009837
Coby Tayree71e37cc2017-11-21 09:48:44 +00009838 let Predicates = [Pred, HasVLX] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009839 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr, sched>,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009840 expand_by_vec_width_lowering<VTInfo.info256, NAME>, EVEX_V256;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009841 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr, sched>,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +00009842 expand_by_vec_width_lowering<VTInfo.info128, NAME>, EVEX_V128;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00009843 }
9844}
9845
Simon Pilgrim21e89792018-04-13 14:36:59 +00009846// FIXME: Is there a better scheduler class for VPEXPAND?
9847defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00009848 avx512vl_i32_info>, EVEX;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009849defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00009850 avx512vl_i64_info>, EVEX, VEX_W;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009851defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00009852 avx512vl_f32_info>, EVEX;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009853defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00009854 avx512vl_f64_info>, EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009855
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009856//handle instruction reg_vec1 = op(reg_vec,imm)
9857// op(mem_vec,imm)
9858// op(broadcast(eltVt),imm)
9859//all instruction created with FROUND_CURRENT
9860multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009861 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00009862 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009863 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
9864 (ins _.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +00009865 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009866 (OpNode (_.VT _.RC:$src1),
Simon Pilgrim21e89792018-04-13 14:36:59 +00009867 (i32 imm:$src2))>, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009868 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9869 (ins _.MemOp:$src1, i32u8imm:$src2),
9870 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
9871 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009872 (i32 imm:$src2))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009873 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009874 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9875 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
9876 OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr,
9877 "${src1}"##_.BroadcastStr##", $src2",
9878 (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009879 (i32 imm:$src2))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009880 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper05948fb2016-08-02 05:11:15 +00009881 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009882}
9883
9884//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
9885multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009886 SDNode OpNode, X86FoldableSchedWrite sched,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009887 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00009888 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009889 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
9890 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topperbfe13ff2016-01-11 00:44:52 +00009891 OpcodeStr##_.Suffix, "$src2, {sae}, $src1",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009892 "$src1, {sae}, $src2",
9893 (OpNode (_.VT _.RC:$src1),
9894 (i32 imm:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009895 (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009896 EVEX_B, Sched<[sched]>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009897}
9898
9899multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr,
Craig Topper0af48f12017-11-13 02:02:58 +00009900 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009901 SDNode OpNodeRnd, X86SchedWriteWidths sched, Predicate prd>{
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009902 let Predicates = [prd] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009903 defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, sched.ZMM,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009904 _.info512>,
9905 avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNodeRnd,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009906 sched.ZMM, _.info512>, EVEX_V512;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009907 }
9908 let Predicates = [prd, HasVLX] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009909 defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, sched.XMM,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009910 _.info128>, EVEX_V128;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009911 defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, sched.YMM,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009912 _.info256>, EVEX_V256;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009913 }
9914}
9915
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009916//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
9917// op(reg_vec2,mem_vec,imm)
9918// op(reg_vec2,broadcast(eltVt),imm)
9919//all instruction created with FROUND_CURRENT
9920multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009921 X86FoldableSchedWrite sched, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00009922 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009923 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009924 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009925 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9926 (OpNode (_.VT _.RC:$src1),
9927 (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009928 (i32 imm:$src3))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009929 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009930 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9931 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
9932 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9933 (OpNode (_.VT _.RC:$src1),
9934 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009935 (i32 imm:$src3))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009936 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009937 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9938 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
9939 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
9940 "$src1, ${src2}"##_.BroadcastStr##", $src3",
9941 (OpNode (_.VT _.RC:$src1),
9942 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009943 (i32 imm:$src3))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009944 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper05948fb2016-08-02 05:11:15 +00009945 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009946}
9947
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009948//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
9949// op(reg_vec2,mem_vec,imm)
Igor Breger2ae0fe32015-08-31 11:14:02 +00009950multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009951 X86FoldableSchedWrite sched, X86VectorVTInfo DestInfo,
Simon Pilgrim36be8522017-11-29 18:52:20 +00009952 X86VectorVTInfo SrcInfo>{
Craig Topper05948fb2016-08-02 05:11:15 +00009953 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger2ae0fe32015-08-31 11:14:02 +00009954 defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
9955 (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3),
9956 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9957 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
9958 (SrcInfo.VT SrcInfo.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009959 (i8 imm:$src3)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009960 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009961 defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
9962 (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3),
9963 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9964 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
9965 (SrcInfo.VT (bitconvert
9966 (SrcInfo.LdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009967 (i8 imm:$src3)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009968 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper05948fb2016-08-02 05:11:15 +00009969 }
Igor Breger2ae0fe32015-08-31 11:14:02 +00009970}
9971
9972//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
9973// op(reg_vec2,mem_vec,imm)
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009974// op(reg_vec2,broadcast(eltVt),imm)
9975multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009976 X86FoldableSchedWrite sched, X86VectorVTInfo _>:
9977 avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, sched, _, _>{
Igor Breger2ae0fe32015-08-31 11:14:02 +00009978
Craig Topper05948fb2016-08-02 05:11:15 +00009979 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00009980 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9981 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
9982 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
9983 "$src1, ${src2}"##_.BroadcastStr##", $src3",
9984 (OpNode (_.VT _.RC:$src1),
9985 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009986 (i8 imm:$src3))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009987 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009988}
9989
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009990//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
9991// op(reg_vec2,mem_scalar,imm)
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009992multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009993 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00009994 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009995 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009996 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009997 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9998 (OpNode (_.VT _.RC:$src1),
9999 (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +000010000 (i32 imm:$src3))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010001 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +000010002 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregere73ef852016-09-11 12:38:46 +000010003 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
Craig Toppere1cac152016-06-07 07:27:54 +000010004 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
10005 (OpNode (_.VT _.RC:$src1),
10006 (_.VT (scalar_to_vector
10007 (_.ScalarLdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +000010008 (i32 imm:$src3))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010009 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper05948fb2016-08-02 05:11:15 +000010010 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +000010011}
10012
Elena Demikhovsky42c96d92015-06-01 06:50:49 +000010013//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
10014multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010015 SDNode OpNode, X86FoldableSchedWrite sched,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +000010016 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +000010017 let ExeDomain = _.ExeDomain in
Elena Demikhovsky42c96d92015-06-01 06:50:49 +000010018 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +000010019 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +000010020 OpcodeStr, "$src3, {sae}, $src2, $src1",
10021 "$src1, $src2, {sae}, $src3",
Elena Demikhovsky42c96d92015-06-01 06:50:49 +000010022 (OpNode (_.VT _.RC:$src1),
10023 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +000010024 (i32 imm:$src3),
Simon Pilgrime9376b92018-04-12 19:59:35 +000010025 (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010026 EVEX_B, Sched<[sched]>;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +000010027}
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +000010028
Elena Demikhovsky3425c932015-06-02 08:28:57 +000010029//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +000010030multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010031 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Toppercac5d692017-02-26 06:45:37 +000010032 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +000010033 defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
10034 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +000010035 OpcodeStr, "$src3, {sae}, $src2, $src1",
10036 "$src1, $src2, {sae}, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +000010037 (OpNode (_.VT _.RC:$src1),
10038 (_.VT _.RC:$src2),
10039 (i32 imm:$src3),
Simon Pilgrime9376b92018-04-12 19:59:35 +000010040 (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010041 EVEX_B, Sched<[sched]>;
Elena Demikhovsky3425c932015-06-02 08:28:57 +000010042}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +000010043
Elena Demikhovsky3582eb32015-06-01 11:05:34 +000010044multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
Craig Topper0af48f12017-11-13 02:02:58 +000010045 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010046 SDNode OpNodeRnd, X86SchedWriteWidths sched, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +000010047 let Predicates = [prd] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010048 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, sched.ZMM, _.info512>,
10049 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNodeRnd, sched.ZMM, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +000010050 EVEX_V512;
10051
Elena Demikhovsky9e380862015-06-03 10:56:40 +000010052 }
10053 let Predicates = [prd, HasVLX] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010054 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, sched.XMM, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +000010055 EVEX_V128;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010056 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, sched.YMM, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +000010057 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +000010058 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +000010059}
10060
Igor Breger2ae0fe32015-08-31 11:14:02 +000010061multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010062 X86SchedWriteWidths sched, AVX512VLVectorVTInfo DestInfo,
Simon Pilgrim36be8522017-11-29 18:52:20 +000010063 AVX512VLVectorVTInfo SrcInfo, Predicate Pred = HasBWI> {
Coby Tayree71e37cc2017-11-21 09:48:44 +000010064 let Predicates = [Pred] in {
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010065 defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, sched.ZMM, DestInfo.info512,
Igor Breger2ae0fe32015-08-31 11:14:02 +000010066 SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V;
10067 }
Coby Tayree71e37cc2017-11-21 09:48:44 +000010068 let Predicates = [Pred, HasVLX] in {
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010069 defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, sched.XMM, DestInfo.info128,
Igor Breger2ae0fe32015-08-31 11:14:02 +000010070 SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V;
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010071 defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, sched.YMM, DestInfo.info256,
Igor Breger2ae0fe32015-08-31 11:14:02 +000010072 SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V;
10073 }
10074}
10075
Igor Breger00d9f842015-06-08 14:03:17 +000010076multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010077 bits<8> opc, SDNode OpNode, X86SchedWriteWidths sched,
Coby Tayree71e37cc2017-11-21 09:48:44 +000010078 Predicate Pred = HasAVX512> {
10079 let Predicates = [Pred] in {
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010080 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, sched.ZMM, _.info512>,
10081 EVEX_V512;
Igor Breger00d9f842015-06-08 14:03:17 +000010082 }
Coby Tayree71e37cc2017-11-21 09:48:44 +000010083 let Predicates = [Pred, HasVLX] in {
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010084 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, sched.XMM, _.info128>,
10085 EVEX_V128;
10086 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, sched.YMM, _.info256>,
10087 EVEX_V256;
Igor Breger00d9f842015-06-08 14:03:17 +000010088 }
10089}
10090
Elena Demikhovsky3425c932015-06-02 08:28:57 +000010091multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
Craig Topper0af48f12017-11-13 02:02:58 +000010092 X86VectorVTInfo _, bits<8> opc, SDNode OpNode,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010093 SDNode OpNodeRnd, X86SchedWriteWidths sched, Predicate prd> {
Elena Demikhovsky3425c932015-06-02 08:28:57 +000010094 let Predicates = [prd] in {
Craig Topper82fa0482018-06-14 15:40:30 +000010095 defm Z : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, sched.XMM, _>,
10096 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNodeRnd, sched.XMM, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +000010097 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +000010098}
10099
Igor Breger1e58e8a2015-09-02 11:18:55 +000010100multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr,
Craig Topper0af48f12017-11-13 02:02:58 +000010101 bits<8> opcPs, bits<8> opcPd, SDNode OpNode,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010102 SDNode OpNodeRnd, X86SchedWriteWidths sched, Predicate prd>{
Igor Breger1e58e8a2015-09-02 11:18:55 +000010103 defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010104 opcPs, OpNode, OpNodeRnd, sched, prd>,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +000010105 EVEX_CD8<32, CD8VF>;
Igor Breger1e58e8a2015-09-02 11:18:55 +000010106 defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010107 opcPd, OpNode, OpNodeRnd, sched, prd>,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +000010108 EVEX_CD8<64, CD8VF>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +000010109}
10110
Igor Breger1e58e8a2015-09-02 11:18:55 +000010111defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56,
Simon Pilgrimbe51b202018-05-04 12:59:24 +000010112 X86VReduce, X86VReduceRnd, SchedWriteFRnd, HasDQI>,
Craig Topper0af48f12017-11-13 02:02:58 +000010113 AVX512AIi8Base, EVEX;
Igor Breger1e58e8a2015-09-02 11:18:55 +000010114defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09,
Simon Pilgrimbe51b202018-05-04 12:59:24 +000010115 X86VRndScale, X86VRndScaleRnd, SchedWriteFRnd, HasAVX512>,
Craig Topper0af48f12017-11-13 02:02:58 +000010116 AVX512AIi8Base, EVEX;
Igor Breger1e58e8a2015-09-02 11:18:55 +000010117defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26,
Simon Pilgrimbe51b202018-05-04 12:59:24 +000010118 X86VGetMant, X86VGetMantRnd, SchedWriteFRnd, HasAVX512>,
Craig Topper0af48f12017-11-13 02:02:58 +000010119 AVX512AIi8Base, EVEX;
Igor Breger1e58e8a2015-09-02 11:18:55 +000010120
Elena Demikhovsky3582eb32015-06-01 11:05:34 +000010121defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +000010122 0x50, X86VRange, X86VRangeRnd,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010123 SchedWriteFAdd, HasDQI>,
Elena Demikhovsky3582eb32015-06-01 11:05:34 +000010124 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
10125defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +000010126 0x50, X86VRange, X86VRangeRnd,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010127 SchedWriteFAdd, HasDQI>,
Elena Demikhovsky3582eb32015-06-01 11:05:34 +000010128 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
10129
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +000010130defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd",
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010131 f64x_info, 0x51, X86Ranges, X86RangesRnd, SchedWriteFAdd, HasDQI>,
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +000010132 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
10133defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010134 0x51, X86Ranges, X86RangesRnd, SchedWriteFAdd, HasDQI>,
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +000010135 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
10136
Asaf Badouha5b2e5e2015-07-22 12:00:43 +000010137defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info,
Simon Pilgrimbe51b202018-05-04 12:59:24 +000010138 0x57, X86Reduces, X86ReducesRnd, SchedWriteFRnd, HasDQI>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +000010139 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
10140defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info,
Simon Pilgrimbe51b202018-05-04 12:59:24 +000010141 0x57, X86Reduces, X86ReducesRnd, SchedWriteFRnd, HasDQI>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +000010142 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +000010143
Igor Breger1e58e8a2015-09-02 11:18:55 +000010144defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info,
Simon Pilgrimbe51b202018-05-04 12:59:24 +000010145 0x27, X86GetMants, X86GetMantsRnd, SchedWriteFRnd, HasAVX512>,
Igor Breger1e58e8a2015-09-02 11:18:55 +000010146 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
10147defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info,
Simon Pilgrimbe51b202018-05-04 12:59:24 +000010148 0x27, X86GetMants, X86GetMantsRnd, SchedWriteFRnd, HasAVX512>,
Igor Breger1e58e8a2015-09-02 11:18:55 +000010149 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
10150
Asaf Badouha5b2e5e2015-07-22 12:00:43 +000010151let Predicates = [HasAVX512] in {
10152def : Pat<(v16f32 (ffloor VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +000010153 (VRNDSCALEPSZrri VR512:$src, (i32 0x9))>;
Mikhail Dvoretckiib1ce7762018-06-19 10:37:52 +000010154def : Pat<(v16f32 (vselect VK16WM:$mask, (ffloor VR512:$src), VR512:$dst)),
10155 (VRNDSCALEPSZrrik VR512:$dst, VK16WM:$mask, VR512:$src, (i32 0x9))>;
10156def : Pat<(v16f32 (vselect VK16WM:$mask, (ffloor VR512:$src), v16f32_info.ImmAllZerosV)),
10157 (VRNDSCALEPSZrrikz VK16WM:$mask, VR512:$src, (i32 0x9))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +000010158def : Pat<(v16f32 (fnearbyint VR512:$src)),
10159 (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>;
10160def : Pat<(v16f32 (fceil VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +000010161 (VRNDSCALEPSZrri VR512:$src, (i32 0xA))>;
Mikhail Dvoretckiib1ce7762018-06-19 10:37:52 +000010162def : Pat<(v16f32 (vselect VK16WM:$mask, (fceil VR512:$src), VR512:$dst)),
10163 (VRNDSCALEPSZrrik VR512:$dst, VK16WM:$mask, VR512:$src, (i32 0xA))>;
10164def : Pat<(v16f32 (vselect VK16WM:$mask, (fceil VR512:$src), v16f32_info.ImmAllZerosV)),
10165 (VRNDSCALEPSZrrikz VK16WM:$mask, VR512:$src, (i32 0xA))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +000010166def : Pat<(v16f32 (frint VR512:$src)),
10167 (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>;
10168def : Pat<(v16f32 (ftrunc VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +000010169 (VRNDSCALEPSZrri VR512:$src, (i32 0xB))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +000010170
Craig Topper957b7382018-06-12 00:48:57 +000010171def : Pat<(v16f32 (ffloor (loadv16f32 addr:$src))),
10172 (VRNDSCALEPSZrmi addr:$src, (i32 0x9))>;
10173def : Pat<(v16f32 (fnearbyint (loadv16f32 addr:$src))),
10174 (VRNDSCALEPSZrmi addr:$src, (i32 0xC))>;
10175def : Pat<(v16f32 (fceil (loadv16f32 addr:$src))),
10176 (VRNDSCALEPSZrmi addr:$src, (i32 0xA))>;
10177def : Pat<(v16f32 (frint (loadv16f32 addr:$src))),
10178 (VRNDSCALEPSZrmi addr:$src, (i32 0x4))>;
10179def : Pat<(v16f32 (ftrunc (loadv16f32 addr:$src))),
10180 (VRNDSCALEPSZrmi addr:$src, (i32 0xB))>;
10181
Asaf Badouha5b2e5e2015-07-22 12:00:43 +000010182def : Pat<(v8f64 (ffloor VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +000010183 (VRNDSCALEPDZrri VR512:$src, (i32 0x9))>;
Mikhail Dvoretckiib1ce7762018-06-19 10:37:52 +000010184def : Pat<(v8f64 (vselect VK8WM:$mask, (ffloor VR512:$src), VR512:$dst)),
10185 (VRNDSCALEPDZrrik VR512:$dst, VK8WM:$mask, VR512:$src, (i32 0x9))>;
10186def : Pat<(v8f64 (vselect VK8WM:$mask, (ffloor VR512:$src), v8f64_info.ImmAllZerosV)),
10187 (VRNDSCALEPDZrrikz VK8WM:$mask, VR512:$src, (i32 0x9))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +000010188def : Pat<(v8f64 (fnearbyint VR512:$src)),
10189 (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>;
10190def : Pat<(v8f64 (fceil VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +000010191 (VRNDSCALEPDZrri VR512:$src, (i32 0xA))>;
Mikhail Dvoretckiib1ce7762018-06-19 10:37:52 +000010192def : Pat<(v8f64 (vselect VK8WM:$mask, (fceil VR512:$src), VR512:$dst)),
10193 (VRNDSCALEPDZrrik VR512:$dst, VK8WM:$mask, VR512:$src, (i32 0xA))>;
10194def : Pat<(v8f64 (vselect VK8WM:$mask, (fceil VR512:$src), v8f64_info.ImmAllZerosV)),
10195 (VRNDSCALEPDZrrikz VK8WM:$mask, VR512:$src, (i32 0xA))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +000010196def : Pat<(v8f64 (frint VR512:$src)),
10197 (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>;
10198def : Pat<(v8f64 (ftrunc VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +000010199 (VRNDSCALEPDZrri VR512:$src, (i32 0xB))>;
Craig Topper957b7382018-06-12 00:48:57 +000010200
10201def : Pat<(v8f64 (ffloor (loadv8f64 addr:$src))),
10202 (VRNDSCALEPDZrmi addr:$src, (i32 0x9))>;
10203def : Pat<(v8f64 (fnearbyint (loadv8f64 addr:$src))),
10204 (VRNDSCALEPDZrmi addr:$src, (i32 0xC))>;
10205def : Pat<(v8f64 (fceil (loadv8f64 addr:$src))),
10206 (VRNDSCALEPDZrmi addr:$src, (i32 0xA))>;
10207def : Pat<(v8f64 (frint (loadv8f64 addr:$src))),
10208 (VRNDSCALEPDZrmi addr:$src, (i32 0x4))>;
10209def : Pat<(v8f64 (ftrunc (loadv8f64 addr:$src))),
10210 (VRNDSCALEPDZrmi addr:$src, (i32 0xB))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +000010211}
Elena Demikhovsky9e380862015-06-03 10:56:40 +000010212
Craig Topperac2508252017-11-11 21:44:51 +000010213let Predicates = [HasVLX] in {
10214def : Pat<(v4f32 (ffloor VR128X:$src)),
10215 (VRNDSCALEPSZ128rri VR128X:$src, (i32 0x9))>;
Mikhail Dvoretckiib1ce7762018-06-19 10:37:52 +000010216def : Pat<(v4f32 (vselect VK4WM:$mask, (ffloor VR128X:$src), VR128X:$dst)),
10217 (VRNDSCALEPSZ128rrik VR128X:$dst, VK4WM:$mask, VR128X:$src, (i32 0x9))>;
10218def : Pat<(v4f32 (vselect VK4WM:$mask, (ffloor VR128X:$src), v4f32x_info.ImmAllZerosV)),
10219 (VRNDSCALEPSZ128rrikz VK4WM:$mask, VR128X:$src, (i32 0x9))>;
Craig Topperac2508252017-11-11 21:44:51 +000010220def : Pat<(v4f32 (fnearbyint VR128X:$src)),
10221 (VRNDSCALEPSZ128rri VR128X:$src, (i32 0xC))>;
10222def : Pat<(v4f32 (fceil VR128X:$src)),
10223 (VRNDSCALEPSZ128rri VR128X:$src, (i32 0xA))>;
Mikhail Dvoretckiib1ce7762018-06-19 10:37:52 +000010224def : Pat<(v4f32 (vselect VK4WM:$mask, (fceil VR128X:$src), VR128X:$dst)),
10225 (VRNDSCALEPSZ128rrik VR128X:$dst, VK4WM:$mask, VR128X:$src, (i32 0xA))>;
10226def : Pat<(v4f32 (vselect VK4WM:$mask, (fceil VR128X:$src), v4f32x_info.ImmAllZerosV)),
10227 (VRNDSCALEPSZ128rrikz VK4WM:$mask, VR128X:$src, (i32 0xA))>;
Craig Topperac2508252017-11-11 21:44:51 +000010228def : Pat<(v4f32 (frint VR128X:$src)),
10229 (VRNDSCALEPSZ128rri VR128X:$src, (i32 0x4))>;
10230def : Pat<(v4f32 (ftrunc VR128X:$src)),
10231 (VRNDSCALEPSZ128rri VR128X:$src, (i32 0xB))>;
10232
Craig Topper957b7382018-06-12 00:48:57 +000010233def : Pat<(v4f32 (ffloor (loadv4f32 addr:$src))),
10234 (VRNDSCALEPSZ128rmi addr:$src, (i32 0x9))>;
10235def : Pat<(v4f32 (fnearbyint (loadv4f32 addr:$src))),
10236 (VRNDSCALEPSZ128rmi addr:$src, (i32 0xC))>;
10237def : Pat<(v4f32 (fceil (loadv4f32 addr:$src))),
10238 (VRNDSCALEPSZ128rmi addr:$src, (i32 0xA))>;
10239def : Pat<(v4f32 (frint (loadv4f32 addr:$src))),
10240 (VRNDSCALEPSZ128rmi addr:$src, (i32 0x4))>;
10241def : Pat<(v4f32 (ftrunc (loadv4f32 addr:$src))),
10242 (VRNDSCALEPSZ128rmi addr:$src, (i32 0xB))>;
10243
Craig Topperac2508252017-11-11 21:44:51 +000010244def : Pat<(v2f64 (ffloor VR128X:$src)),
10245 (VRNDSCALEPDZ128rri VR128X:$src, (i32 0x9))>;
Mikhail Dvoretckiib1ce7762018-06-19 10:37:52 +000010246def : Pat<(v2f64 (vselect VK2WM:$mask, (ffloor VR128X:$src), VR128X:$dst)),
10247 (VRNDSCALEPDZ128rrik VR128X:$dst, VK2WM:$mask, VR128X:$src, (i32 0x9))>;
10248def : Pat<(v2f64 (vselect VK2WM:$mask, (ffloor VR128X:$src), v2f64x_info.ImmAllZerosV)),
10249 (VRNDSCALEPDZ128rrikz VK2WM:$mask, VR128X:$src, (i32 0x9))>;
Craig Topperac2508252017-11-11 21:44:51 +000010250def : Pat<(v2f64 (fnearbyint VR128X:$src)),
10251 (VRNDSCALEPDZ128rri VR128X:$src, (i32 0xC))>;
10252def : Pat<(v2f64 (fceil VR128X:$src)),
10253 (VRNDSCALEPDZ128rri VR128X:$src, (i32 0xA))>;
Mikhail Dvoretckiib1ce7762018-06-19 10:37:52 +000010254def : Pat<(v2f64 (vselect VK2WM:$mask, (fceil VR128X:$src), VR128X:$dst)),
10255 (VRNDSCALEPDZ128rrik VR128X:$dst, VK2WM:$mask, VR128X:$src, (i32 0xA))>;
10256def : Pat<(v2f64 (vselect VK2WM:$mask, (fceil VR128X:$src), v2f64x_info.ImmAllZerosV)),
10257 (VRNDSCALEPDZ128rrikz VK2WM:$mask, VR128X:$src, (i32 0xA))>;
Craig Topperac2508252017-11-11 21:44:51 +000010258def : Pat<(v2f64 (frint VR128X:$src)),
10259 (VRNDSCALEPDZ128rri VR128X:$src, (i32 0x4))>;
10260def : Pat<(v2f64 (ftrunc VR128X:$src)),
10261 (VRNDSCALEPDZ128rri VR128X:$src, (i32 0xB))>;
10262
Craig Topper957b7382018-06-12 00:48:57 +000010263def : Pat<(v2f64 (ffloor (loadv2f64 addr:$src))),
10264 (VRNDSCALEPDZ128rmi addr:$src, (i32 0x9))>;
10265def : Pat<(v2f64 (fnearbyint (loadv2f64 addr:$src))),
10266 (VRNDSCALEPDZ128rmi addr:$src, (i32 0xC))>;
10267def : Pat<(v2f64 (fceil (loadv2f64 addr:$src))),
10268 (VRNDSCALEPDZ128rmi addr:$src, (i32 0xA))>;
10269def : Pat<(v2f64 (frint (loadv2f64 addr:$src))),
10270 (VRNDSCALEPDZ128rmi addr:$src, (i32 0x4))>;
10271def : Pat<(v2f64 (ftrunc (loadv2f64 addr:$src))),
10272 (VRNDSCALEPDZ128rmi addr:$src, (i32 0xB))>;
10273
Craig Topperac2508252017-11-11 21:44:51 +000010274def : Pat<(v8f32 (ffloor VR256X:$src)),
10275 (VRNDSCALEPSZ256rri VR256X:$src, (i32 0x9))>;
Mikhail Dvoretckiib1ce7762018-06-19 10:37:52 +000010276def : Pat<(v8f32 (vselect VK8WM:$mask, (ffloor VR256X:$src), VR256X:$dst)),
10277 (VRNDSCALEPSZ256rrik VR256X:$dst, VK8WM:$mask, VR256X:$src, (i32 0x9))>;
10278def : Pat<(v8f32 (vselect VK8WM:$mask, (ffloor VR256X:$src), v8f32x_info.ImmAllZerosV)),
10279 (VRNDSCALEPSZ256rrikz VK8WM:$mask, VR256X:$src, (i32 0x9))>;
Craig Topperac2508252017-11-11 21:44:51 +000010280def : Pat<(v8f32 (fnearbyint VR256X:$src)),
10281 (VRNDSCALEPSZ256rri VR256X:$src, (i32 0xC))>;
10282def : Pat<(v8f32 (fceil VR256X:$src)),
10283 (VRNDSCALEPSZ256rri VR256X:$src, (i32 0xA))>;
Mikhail Dvoretckiib1ce7762018-06-19 10:37:52 +000010284def : Pat<(v8f32 (vselect VK8WM:$mask, (fceil VR256X:$src), VR256X:$dst)),
10285 (VRNDSCALEPSZ256rrik VR256X:$dst, VK8WM:$mask, VR256X:$src, (i32 0xA))>;
10286def : Pat<(v8f32 (vselect VK8WM:$mask, (fceil VR256X:$src), v8f32x_info.ImmAllZerosV)),
10287 (VRNDSCALEPSZ256rrikz VK8WM:$mask, VR256X:$src, (i32 0xA))>;
Craig Topperac2508252017-11-11 21:44:51 +000010288def : Pat<(v8f32 (frint VR256X:$src)),
10289 (VRNDSCALEPSZ256rri VR256X:$src, (i32 0x4))>;
10290def : Pat<(v8f32 (ftrunc VR256X:$src)),
10291 (VRNDSCALEPSZ256rri VR256X:$src, (i32 0xB))>;
10292
Craig Topper957b7382018-06-12 00:48:57 +000010293def : Pat<(v8f32 (ffloor (loadv8f32 addr:$src))),
10294 (VRNDSCALEPSZ256rmi addr:$src, (i32 0x9))>;
10295def : Pat<(v8f32 (fnearbyint (loadv8f32 addr:$src))),
10296 (VRNDSCALEPSZ256rmi addr:$src, (i32 0xC))>;
10297def : Pat<(v8f32 (fceil (loadv8f32 addr:$src))),
10298 (VRNDSCALEPSZ256rmi addr:$src, (i32 0xA))>;
10299def : Pat<(v8f32 (frint (loadv8f32 addr:$src))),
10300 (VRNDSCALEPSZ256rmi addr:$src, (i32 0x4))>;
10301def : Pat<(v8f32 (ftrunc (loadv8f32 addr:$src))),
10302 (VRNDSCALEPSZ256rmi addr:$src, (i32 0xB))>;
10303
Craig Topperac2508252017-11-11 21:44:51 +000010304def : Pat<(v4f64 (ffloor VR256X:$src)),
10305 (VRNDSCALEPDZ256rri VR256X:$src, (i32 0x9))>;
Mikhail Dvoretckiib1ce7762018-06-19 10:37:52 +000010306def : Pat<(v4f64 (vselect VK4WM:$mask, (ffloor VR256X:$src), VR256X:$dst)),
10307 (VRNDSCALEPDZ256rrik VR256X:$dst, VK4WM:$mask, VR256X:$src, (i32 0x9))>;
10308def : Pat<(v4f64 (vselect VK4WM:$mask, (ffloor VR256X:$src), v4f64x_info.ImmAllZerosV)),
10309 (VRNDSCALEPDZ256rrikz VK4WM:$mask, VR256X:$src, (i32 0x9))>;
Craig Topperac2508252017-11-11 21:44:51 +000010310def : Pat<(v4f64 (fnearbyint VR256X:$src)),
10311 (VRNDSCALEPDZ256rri VR256X:$src, (i32 0xC))>;
10312def : Pat<(v4f64 (fceil VR256X:$src)),
10313 (VRNDSCALEPDZ256rri VR256X:$src, (i32 0xA))>;
Mikhail Dvoretckiib1ce7762018-06-19 10:37:52 +000010314def : Pat<(v4f64 (vselect VK4WM:$mask, (fceil VR256X:$src), VR256X:$dst)),
10315 (VRNDSCALEPDZ256rrik VR256X:$dst, VK4WM:$mask, VR256X:$src, (i32 0xA))>;
10316def : Pat<(v4f64 (vselect VK4WM:$mask, (fceil VR256X:$src), v4f64x_info.ImmAllZerosV)),
10317 (VRNDSCALEPDZ256rrikz VK4WM:$mask, VR256X:$src, (i32 0xA))>;
Craig Topperac2508252017-11-11 21:44:51 +000010318def : Pat<(v4f64 (frint VR256X:$src)),
10319 (VRNDSCALEPDZ256rri VR256X:$src, (i32 0x4))>;
10320def : Pat<(v4f64 (ftrunc VR256X:$src)),
10321 (VRNDSCALEPDZ256rri VR256X:$src, (i32 0xB))>;
Craig Topper957b7382018-06-12 00:48:57 +000010322
10323def : Pat<(v4f64 (ffloor (loadv4f64 addr:$src))),
10324 (VRNDSCALEPDZ256rmi addr:$src, (i32 0x9))>;
10325def : Pat<(v4f64 (fnearbyint (loadv4f64 addr:$src))),
10326 (VRNDSCALEPDZ256rmi addr:$src, (i32 0xC))>;
10327def : Pat<(v4f64 (fceil (loadv4f64 addr:$src))),
10328 (VRNDSCALEPDZ256rmi addr:$src, (i32 0xA))>;
10329def : Pat<(v4f64 (frint (loadv4f64 addr:$src))),
10330 (VRNDSCALEPDZ256rmi addr:$src, (i32 0x4))>;
10331def : Pat<(v4f64 (ftrunc (loadv4f64 addr:$src))),
10332 (VRNDSCALEPDZ256rmi addr:$src, (i32 0xB))>;
Craig Topperac2508252017-11-11 21:44:51 +000010333}
10334
Craig Topper25ceba72018-02-05 06:00:23 +000010335multiclass avx512_shuff_packed_128_common<bits<8> opc, string OpcodeStr,
Craig Topperc2965212018-06-19 04:24:44 +000010336 X86FoldableSchedWrite sched,
10337 X86VectorVTInfo _,
10338 X86VectorVTInfo CastInfo,
10339 string EVEX2VEXOvrd> {
Craig Topper25ceba72018-02-05 06:00:23 +000010340 let ExeDomain = _.ExeDomain in {
10341 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
10342 (ins _.RC:$src1, _.RC:$src2, u8imm:$src3),
10343 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
10344 (_.VT (bitconvert
10345 (CastInfo.VT (X86Shuf128 _.RC:$src1, _.RC:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +000010346 (i8 imm:$src3)))))>,
Craig Topperc2965212018-06-19 04:24:44 +000010347 Sched<[sched]>, EVEX2VEXOverride<EVEX2VEXOvrd#"rr">;
Craig Topper25ceba72018-02-05 06:00:23 +000010348 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
10349 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$src3),
10350 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
10351 (_.VT
10352 (bitconvert
10353 (CastInfo.VT (X86Shuf128 _.RC:$src1,
10354 (bitconvert (_.LdFrag addr:$src2)),
Simon Pilgrime9376b92018-04-12 19:59:35 +000010355 (i8 imm:$src3)))))>,
Craig Topperc2965212018-06-19 04:24:44 +000010356 Sched<[sched.Folded, ReadAfterLd]>,
10357 EVEX2VEXOverride<EVEX2VEXOvrd#"rm">;
Craig Topper25ceba72018-02-05 06:00:23 +000010358 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
10359 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
10360 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
10361 "$src1, ${src2}"##_.BroadcastStr##", $src3",
10362 (_.VT
10363 (bitconvert
10364 (CastInfo.VT
10365 (X86Shuf128 _.RC:$src1,
10366 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Simon Pilgrime9376b92018-04-12 19:59:35 +000010367 (i8 imm:$src3)))))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010368 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper42a53532017-08-16 23:38:25 +000010369 }
10370}
10371
Simon Pilgrim21e89792018-04-13 14:36:59 +000010372multiclass avx512_shuff_packed_128<string OpcodeStr, X86FoldableSchedWrite sched,
Craig Topper25ceba72018-02-05 06:00:23 +000010373 AVX512VLVectorVTInfo _,
Craig Topperc2965212018-06-19 04:24:44 +000010374 AVX512VLVectorVTInfo CastInfo, bits<8> opc,
10375 string EVEX2VEXOvrd>{
Craig Topper25ceba72018-02-05 06:00:23 +000010376 let Predicates = [HasAVX512] in
Simon Pilgrim21e89792018-04-13 14:36:59 +000010377 defm Z : avx512_shuff_packed_128_common<opc, OpcodeStr, sched,
Craig Topperc2965212018-06-19 04:24:44 +000010378 _.info512, CastInfo.info512, "">, EVEX_V512;
Craig Topper25ceba72018-02-05 06:00:23 +000010379
10380 let Predicates = [HasAVX512, HasVLX] in
Simon Pilgrim21e89792018-04-13 14:36:59 +000010381 defm Z256 : avx512_shuff_packed_128_common<opc, OpcodeStr, sched,
Craig Topperc2965212018-06-19 04:24:44 +000010382 _.info256, CastInfo.info256,
10383 EVEX2VEXOvrd>, EVEX_V256;
Craig Topper25ceba72018-02-05 06:00:23 +000010384}
10385
Simon Pilgrim21e89792018-04-13 14:36:59 +000010386defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4", WriteFShuffle256,
Craig Topperc2965212018-06-19 04:24:44 +000010387 avx512vl_f32_info, avx512vl_f64_info, 0x23, "VPERM2F128">, AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +000010388defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2", WriteFShuffle256,
Craig Topperc2965212018-06-19 04:24:44 +000010389 avx512vl_f64_info, avx512vl_f64_info, 0x23, "VPERM2F128">, AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Simon Pilgrim21e89792018-04-13 14:36:59 +000010390defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4", WriteFShuffle256,
Craig Topperc2965212018-06-19 04:24:44 +000010391 avx512vl_i32_info, avx512vl_i64_info, 0x43, "VPERM2I128">, AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +000010392defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2", WriteFShuffle256,
Craig Topperc2965212018-06-19 04:24:44 +000010393 avx512vl_i64_info, avx512vl_i64_info, 0x43, "VPERM2I128">, AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +000010394
Craig Topperb561e662017-01-19 02:34:29 +000010395let Predicates = [HasAVX512] in {
10396// Provide fallback in case the load node that is used in the broadcast
10397// patterns above is used by additional users, which prevents the pattern
10398// selection.
10399def : Pat<(v8f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
10400 (VSHUFF64X2Zrri (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
10401 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
10402 0)>;
10403def : Pat<(v8i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
10404 (VSHUFI64X2Zrri (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
10405 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
10406 0)>;
10407
10408def : Pat<(v16f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
10409 (VSHUFF32X4Zrri (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
10410 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
10411 0)>;
10412def : Pat<(v16i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
10413 (VSHUFI32X4Zrri (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
10414 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
10415 0)>;
10416
10417def : Pat<(v32i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
10418 (VSHUFI32X4Zrri (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
10419 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
10420 0)>;
10421
10422def : Pat<(v64i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
10423 (VSHUFI32X4Zrri (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
10424 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
10425 0)>;
10426}
10427
Craig Topperc2965212018-06-19 04:24:44 +000010428multiclass avx512_valign<bits<8> opc, string OpcodeStr,
10429 X86FoldableSchedWrite sched, X86VectorVTInfo _>{
10430 // NOTE: EVEX2VEXOverride changed back to Unset for 256-bit at the
10431 // instantiation of this class.
10432 let ExeDomain = _.ExeDomain in {
10433 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
10434 (ins _.RC:$src1, _.RC:$src2, u8imm:$src3),
10435 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
10436 (_.VT (X86VAlign _.RC:$src1, _.RC:$src2, (i8 imm:$src3)))>,
10437 Sched<[sched]>, EVEX2VEXOverride<"VPALIGNRrri">;
10438 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
10439 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$src3),
10440 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
10441 (_.VT (X86VAlign _.RC:$src1,
10442 (bitconvert (_.LdFrag addr:$src2)),
10443 (i8 imm:$src3)))>,
10444 Sched<[sched.Folded, ReadAfterLd]>,
10445 EVEX2VEXOverride<"VPALIGNRrmi">;
10446
10447 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
10448 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
10449 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
10450 "$src1, ${src2}"##_.BroadcastStr##", $src3",
10451 (X86VAlign _.RC:$src1,
10452 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
10453 (i8 imm:$src3))>, EVEX_B,
10454 Sched<[sched.Folded, ReadAfterLd]>;
10455 }
Igor Breger00d9f842015-06-08 14:03:17 +000010456}
10457
Craig Topperc2965212018-06-19 04:24:44 +000010458multiclass avx512_valign_common<string OpcodeStr, X86SchedWriteWidths sched,
10459 AVX512VLVectorVTInfo _> {
10460 let Predicates = [HasAVX512] in {
10461 defm Z : avx512_valign<0x03, OpcodeStr, sched.ZMM, _.info512>,
10462 AVX512AIi8Base, EVEX_4V, EVEX_V512;
10463 }
10464 let Predicates = [HasAVX512, HasVLX] in {
10465 defm Z128 : avx512_valign<0x03, OpcodeStr, sched.XMM, _.info128>,
10466 AVX512AIi8Base, EVEX_4V, EVEX_V128;
10467 // We can't really override the 256-bit version so change it back to unset.
10468 let EVEX2VEXOverride = ? in
10469 defm Z256 : avx512_valign<0x03, OpcodeStr, sched.YMM, _.info256>,
10470 AVX512AIi8Base, EVEX_4V, EVEX_V256;
10471 }
10472}
10473
10474defm VALIGND: avx512_valign_common<"valignd", SchedWriteShuffle,
10475 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
10476defm VALIGNQ: avx512_valign_common<"valignq", SchedWriteShuffle,
10477 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>,
10478 VEX_W;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010479
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010480defm VPALIGNR: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr",
10481 SchedWriteShuffle, avx512vl_i8_info,
10482 avx512vl_i8_info>, EVEX_CD8<8, CD8VF>;
Igor Breger2ae0fe32015-08-31 11:14:02 +000010483
Craig Topper333897e2017-11-03 06:48:02 +000010484// Fragments to help convert valignq into masked valignd. Or valignq/valignd
10485// into vpalignr.
10486def ValignqImm32XForm : SDNodeXForm<imm, [{
10487 return getI8Imm(N->getZExtValue() * 2, SDLoc(N));
10488}]>;
10489def ValignqImm8XForm : SDNodeXForm<imm, [{
10490 return getI8Imm(N->getZExtValue() * 8, SDLoc(N));
10491}]>;
10492def ValigndImm8XForm : SDNodeXForm<imm, [{
10493 return getI8Imm(N->getZExtValue() * 4, SDLoc(N));
10494}]>;
10495
10496multiclass avx512_vpalign_mask_lowering<string OpcodeStr, SDNode OpNode,
10497 X86VectorVTInfo From, X86VectorVTInfo To,
10498 SDNodeXForm ImmXForm> {
10499 def : Pat<(To.VT (vselect To.KRCWM:$mask,
10500 (bitconvert
10501 (From.VT (OpNode From.RC:$src1, From.RC:$src2,
10502 imm:$src3))),
10503 To.RC:$src0)),
10504 (!cast<Instruction>(OpcodeStr#"rrik") To.RC:$src0, To.KRCWM:$mask,
10505 To.RC:$src1, To.RC:$src2,
10506 (ImmXForm imm:$src3))>;
10507
10508 def : Pat<(To.VT (vselect To.KRCWM:$mask,
10509 (bitconvert
10510 (From.VT (OpNode From.RC:$src1, From.RC:$src2,
10511 imm:$src3))),
10512 To.ImmAllZerosV)),
10513 (!cast<Instruction>(OpcodeStr#"rrikz") To.KRCWM:$mask,
10514 To.RC:$src1, To.RC:$src2,
10515 (ImmXForm imm:$src3))>;
10516
10517 def : Pat<(To.VT (vselect To.KRCWM:$mask,
10518 (bitconvert
10519 (From.VT (OpNode From.RC:$src1,
10520 (bitconvert (To.LdFrag addr:$src2)),
10521 imm:$src3))),
10522 To.RC:$src0)),
10523 (!cast<Instruction>(OpcodeStr#"rmik") To.RC:$src0, To.KRCWM:$mask,
10524 To.RC:$src1, addr:$src2,
10525 (ImmXForm imm:$src3))>;
10526
10527 def : Pat<(To.VT (vselect To.KRCWM:$mask,
10528 (bitconvert
10529 (From.VT (OpNode From.RC:$src1,
10530 (bitconvert (To.LdFrag addr:$src2)),
10531 imm:$src3))),
10532 To.ImmAllZerosV)),
10533 (!cast<Instruction>(OpcodeStr#"rmikz") To.KRCWM:$mask,
10534 To.RC:$src1, addr:$src2,
10535 (ImmXForm imm:$src3))>;
10536}
10537
10538multiclass avx512_vpalign_mask_lowering_mb<string OpcodeStr, SDNode OpNode,
10539 X86VectorVTInfo From,
10540 X86VectorVTInfo To,
10541 SDNodeXForm ImmXForm> :
10542 avx512_vpalign_mask_lowering<OpcodeStr, OpNode, From, To, ImmXForm> {
10543 def : Pat<(From.VT (OpNode From.RC:$src1,
10544 (bitconvert (To.VT (X86VBroadcast
10545 (To.ScalarLdFrag addr:$src2)))),
10546 imm:$src3)),
10547 (!cast<Instruction>(OpcodeStr#"rmbi") To.RC:$src1, addr:$src2,
10548 (ImmXForm imm:$src3))>;
10549
10550 def : Pat<(To.VT (vselect To.KRCWM:$mask,
10551 (bitconvert
10552 (From.VT (OpNode From.RC:$src1,
10553 (bitconvert
10554 (To.VT (X86VBroadcast
10555 (To.ScalarLdFrag addr:$src2)))),
10556 imm:$src3))),
10557 To.RC:$src0)),
10558 (!cast<Instruction>(OpcodeStr#"rmbik") To.RC:$src0, To.KRCWM:$mask,
10559 To.RC:$src1, addr:$src2,
10560 (ImmXForm imm:$src3))>;
10561
10562 def : Pat<(To.VT (vselect To.KRCWM:$mask,
10563 (bitconvert
10564 (From.VT (OpNode From.RC:$src1,
10565 (bitconvert
10566 (To.VT (X86VBroadcast
10567 (To.ScalarLdFrag addr:$src2)))),
10568 imm:$src3))),
10569 To.ImmAllZerosV)),
10570 (!cast<Instruction>(OpcodeStr#"rmbikz") To.KRCWM:$mask,
10571 To.RC:$src1, addr:$src2,
10572 (ImmXForm imm:$src3))>;
10573}
10574
10575let Predicates = [HasAVX512] in {
10576 // For 512-bit we lower to the widest element type we can. So we only need
10577 // to handle converting valignq to valignd.
10578 defm : avx512_vpalign_mask_lowering_mb<"VALIGNDZ", X86VAlign, v8i64_info,
10579 v16i32_info, ValignqImm32XForm>;
10580}
10581
10582let Predicates = [HasVLX] in {
10583 // For 128-bit we lower to the widest element type we can. So we only need
10584 // to handle converting valignq to valignd.
10585 defm : avx512_vpalign_mask_lowering_mb<"VALIGNDZ128", X86VAlign, v2i64x_info,
10586 v4i32x_info, ValignqImm32XForm>;
10587 // For 256-bit we lower to the widest element type we can. So we only need
10588 // to handle converting valignq to valignd.
10589 defm : avx512_vpalign_mask_lowering_mb<"VALIGNDZ256", X86VAlign, v4i64x_info,
10590 v8i32x_info, ValignqImm32XForm>;
10591}
10592
10593let Predicates = [HasVLX, HasBWI] in {
10594 // We can turn 128 and 256 bit VALIGND/VALIGNQ into VPALIGNR.
10595 defm : avx512_vpalign_mask_lowering<"VPALIGNRZ128", X86VAlign, v2i64x_info,
10596 v16i8x_info, ValignqImm8XForm>;
10597 defm : avx512_vpalign_mask_lowering<"VPALIGNRZ128", X86VAlign, v4i32x_info,
10598 v16i8x_info, ValigndImm8XForm>;
10599}
10600
Simon Pilgrim36be8522017-11-29 18:52:20 +000010601defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw",
Simon Pilgrim93c878c2018-05-03 10:31:20 +000010602 SchedWritePSADBW, avx512vl_i16_info, avx512vl_i8_info>,
Craig Topper17bd84c2018-06-18 18:47:07 +000010603 EVEX_CD8<8, CD8VF>, NotEVEX2VEXConvertible;
Igor Bregerf3ded812015-08-31 13:09:30 +000010604
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010605multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010606 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Toppere9e84c82017-01-31 05:18:24 +000010607 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010608 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +000010609 (ins _.RC:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010610 "$src1", "$src1",
Simon Pilgrime9376b92018-04-12 19:59:35 +000010611 (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010612 Sched<[sched]>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010613
Craig Toppere1cac152016-06-07 07:27:54 +000010614 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
10615 (ins _.MemOp:$src1), OpcodeStr,
10616 "$src1", "$src1",
Simon Pilgrime9376b92018-04-12 19:59:35 +000010617 (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>,
Simon Pilgrim756348c2017-11-29 13:49:51 +000010618 EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010619 Sched<[sched.Folded]>;
Craig Toppere9e84c82017-01-31 05:18:24 +000010620 }
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010621}
10622
10623multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010624 X86FoldableSchedWrite sched, X86VectorVTInfo _> :
10625 avx512_unary_rm<opc, OpcodeStr, OpNode, sched, _> {
Craig Toppere1cac152016-06-07 07:27:54 +000010626 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
10627 (ins _.ScalarMemOp:$src1), OpcodeStr,
10628 "${src1}"##_.BroadcastStr,
10629 "${src1}"##_.BroadcastStr,
10630 (_.VT (OpNode (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +000010631 (_.ScalarLdFrag addr:$src1))))>,
Simon Pilgrim756348c2017-11-29 13:49:51 +000010632 EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010633 Sched<[sched.Folded]>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010634}
10635
10636multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010637 X86SchedWriteWidths sched,
10638 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010639 let Predicates = [prd] in
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010640 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, sched.ZMM, VTInfo.info512>,
Simon Pilgrim756348c2017-11-29 13:49:51 +000010641 EVEX_V512;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010642
10643 let Predicates = [prd, HasVLX] in {
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010644 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, sched.YMM, VTInfo.info256>,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010645 EVEX_V256;
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010646 defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, sched.XMM, VTInfo.info128>,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010647 EVEX_V128;
10648 }
10649}
10650
10651multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010652 X86SchedWriteWidths sched, AVX512VLVectorVTInfo VTInfo,
Simon Pilgrim756348c2017-11-29 13:49:51 +000010653 Predicate prd> {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010654 let Predicates = [prd] in
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010655 defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, sched.ZMM, VTInfo.info512>,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010656 EVEX_V512;
10657
10658 let Predicates = [prd, HasVLX] in {
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010659 defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, sched.YMM, VTInfo.info256>,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010660 EVEX_V256;
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010661 defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, sched.XMM, VTInfo.info128>,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010662 EVEX_V128;
10663 }
10664}
10665
10666multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010667 SDNode OpNode, X86SchedWriteWidths sched,
10668 Predicate prd> {
Simon Pilgrim21e89792018-04-13 14:36:59 +000010669 defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, sched,
Simon Pilgrim756348c2017-11-29 13:49:51 +000010670 avx512vl_i64_info, prd>, VEX_W;
Simon Pilgrim21e89792018-04-13 14:36:59 +000010671 defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, sched,
Simon Pilgrim756348c2017-11-29 13:49:51 +000010672 avx512vl_i32_info, prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010673}
10674
10675multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010676 SDNode OpNode, X86SchedWriteWidths sched,
10677 Predicate prd> {
Simon Pilgrim21e89792018-04-13 14:36:59 +000010678 defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, sched,
Simon Pilgrim756348c2017-11-29 13:49:51 +000010679 avx512vl_i16_info, prd>, VEX_WIG;
Simon Pilgrim21e89792018-04-13 14:36:59 +000010680 defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, sched,
Simon Pilgrim756348c2017-11-29 13:49:51 +000010681 avx512vl_i8_info, prd>, VEX_WIG;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010682}
10683
10684multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
10685 bits<8> opc_d, bits<8> opc_q,
Simon Pilgrim756348c2017-11-29 13:49:51 +000010686 string OpcodeStr, SDNode OpNode,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010687 X86SchedWriteWidths sched> {
Simon Pilgrim21e89792018-04-13 14:36:59 +000010688 defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode, sched,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010689 HasAVX512>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010690 avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode, sched,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +000010691 HasBWI>;
10692}
10693
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010694defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", abs,
10695 SchedWriteVecALU>;
Igor Bregerf2460112015-07-26 14:41:44 +000010696
Simon Pilgrimfea153f2017-05-06 19:11:59 +000010697// VPABS: Use 512bit version to implement 128/256 bit in case NoVLX.
10698let Predicates = [HasAVX512, NoVLX] in {
10699 def : Pat<(v4i64 (abs VR256X:$src)),
10700 (EXTRACT_SUBREG
10701 (VPABSQZrr
10702 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)),
10703 sub_ymm)>;
10704 def : Pat<(v2i64 (abs VR128X:$src)),
10705 (EXTRACT_SUBREG
10706 (VPABSQZrr
10707 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)),
10708 sub_xmm)>;
10709}
10710
Craig Topperc0896052017-12-16 02:40:28 +000010711// Use 512bit version to implement 128/256 bit.
10712multiclass avx512_unary_lowering<string InstrStr, SDNode OpNode,
10713 AVX512VLVectorVTInfo _, Predicate prd> {
10714 let Predicates = [prd, NoVLX] in {
10715 def : Pat<(_.info256.VT(OpNode _.info256.RC:$src1)),
10716 (EXTRACT_SUBREG
10717 (!cast<Instruction>(InstrStr # "Zrr")
10718 (INSERT_SUBREG(_.info512.VT(IMPLICIT_DEF)),
10719 _.info256.RC:$src1,
10720 _.info256.SubRegIdx)),
10721 _.info256.SubRegIdx)>;
10722
10723 def : Pat<(_.info128.VT(OpNode _.info128.RC:$src1)),
10724 (EXTRACT_SUBREG
10725 (!cast<Instruction>(InstrStr # "Zrr")
10726 (INSERT_SUBREG(_.info512.VT(IMPLICIT_DEF)),
10727 _.info128.RC:$src1,
10728 _.info128.SubRegIdx)),
10729 _.info128.SubRegIdx)>;
10730 }
Igor Breger0dcd8bc2015-09-03 09:05:31 +000010731}
10732
Craig Topperc0896052017-12-16 02:40:28 +000010733defm VPLZCNT : avx512_unary_rm_vl_dq<0x44, 0x44, "vplzcnt", ctlz,
Simon Pilgrim0720c8d2018-05-03 18:22:49 +000010734 SchedWriteVecIMul, HasCDI>;
Simon Pilgrim756348c2017-11-29 13:49:51 +000010735
Simon Pilgrim21e89792018-04-13 14:36:59 +000010736// FIXME: Is there a better scheduler class for VPCONFLICT?
Simon Pilgrim756348c2017-11-29 13:49:51 +000010737defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010738 SchedWriteVecALU, HasCDI>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +000010739
Simon Pilgrimc89aa0b2017-05-05 12:20:34 +000010740// VPLZCNT: Use 512bit version to implement 128/256 bit in case NoVLX.
Craig Topperc0896052017-12-16 02:40:28 +000010741defm : avx512_unary_lowering<"VPLZCNTQ", ctlz, avx512vl_i64_info, HasCDI>;
10742defm : avx512_unary_lowering<"VPLZCNTD", ctlz, avx512vl_i32_info, HasCDI>;
Simon Pilgrimc89aa0b2017-05-05 12:20:34 +000010743
Igor Breger24cab0f2015-11-16 07:22:00 +000010744//===---------------------------------------------------------------------===//
Oren Ben Simhon7bf27f02017-05-25 13:45:23 +000010745// Counts number of ones - VPOPCNTD and VPOPCNTQ
10746//===---------------------------------------------------------------------===//
10747
Simon Pilgrim21e89792018-04-13 14:36:59 +000010748// FIXME: Is there a better scheduler class for VPOPCNTD/VPOPCNTQ?
Craig Topperc0896052017-12-16 02:40:28 +000010749defm VPOPCNT : avx512_unary_rm_vl_dq<0x55, 0x55, "vpopcnt", ctpop,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010750 SchedWriteVecALU, HasVPOPCNTDQ>;
Simon Pilgrim756348c2017-11-29 13:49:51 +000010751
Craig Topperc0896052017-12-16 02:40:28 +000010752defm : avx512_unary_lowering<"VPOPCNTQ", ctpop, avx512vl_i64_info, HasVPOPCNTDQ>;
10753defm : avx512_unary_lowering<"VPOPCNTD", ctpop, avx512vl_i32_info, HasVPOPCNTDQ>;
Oren Ben Simhon7bf27f02017-05-25 13:45:23 +000010754
10755//===---------------------------------------------------------------------===//
Igor Breger24cab0f2015-11-16 07:22:00 +000010756// Replicate Single FP - MOVSHDUP and MOVSLDUP
10757//===---------------------------------------------------------------------===//
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010758
Simon Pilgrim756348c2017-11-29 13:49:51 +000010759multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010760 X86SchedWriteWidths sched> {
Simon Pilgrim21e89792018-04-13 14:36:59 +000010761 defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, sched,
Simon Pilgrim756348c2017-11-29 13:49:51 +000010762 avx512vl_f32_info, HasAVX512>, XS;
Igor Breger24cab0f2015-11-16 07:22:00 +000010763}
10764
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010765defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup,
10766 SchedWriteFShuffle>;
10767defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup,
10768 SchedWriteFShuffle>;
Igor Breger1f782962015-11-19 08:26:56 +000010769
10770//===----------------------------------------------------------------------===//
10771// AVX-512 - MOVDDUP
10772//===----------------------------------------------------------------------===//
10773
10774multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010775 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Toppere9e84c82017-01-31 05:18:24 +000010776 let ExeDomain = _.ExeDomain in {
Igor Breger1f782962015-11-19 08:26:56 +000010777 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
10778 (ins _.RC:$src), OpcodeStr, "$src", "$src",
Simon Pilgrime9376b92018-04-12 19:59:35 +000010779 (_.VT (OpNode (_.VT _.RC:$src)))>, EVEX,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010780 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +000010781 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
10782 (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
10783 (_.VT (OpNode (_.VT (scalar_to_vector
Simon Pilgrime9376b92018-04-12 19:59:35 +000010784 (_.ScalarLdFrag addr:$src)))))>,
10785 EVEX, EVEX_CD8<_.EltSize, CD8VH>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010786 Sched<[sched.Folded]>;
Craig Toppere9e84c82017-01-31 05:18:24 +000010787 }
Igor Breger1f782962015-11-19 08:26:56 +000010788}
10789
10790multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010791 X86SchedWriteWidths sched, AVX512VLVectorVTInfo VTInfo> {
10792 defm Z : avx512_unary_rm<opc, OpcodeStr, X86Movddup, sched.ZMM,
10793 VTInfo.info512>, EVEX_V512;
Igor Breger1f782962015-11-19 08:26:56 +000010794
10795 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010796 defm Z256 : avx512_unary_rm<opc, OpcodeStr, X86Movddup, sched.YMM,
10797 VTInfo.info256>, EVEX_V256;
10798 defm Z128 : avx512_movddup_128<opc, OpcodeStr, X86VBroadcast, sched.XMM,
10799 VTInfo.info128>, EVEX_V128;
Igor Breger1f782962015-11-19 08:26:56 +000010800 }
10801}
10802
Simon Pilgrim756348c2017-11-29 13:49:51 +000010803multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010804 X86SchedWriteWidths sched> {
Simon Pilgrim21e89792018-04-13 14:36:59 +000010805 defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode, sched,
Igor Breger1f782962015-11-19 08:26:56 +000010806 avx512vl_f64_info>, XD, VEX_W;
Igor Breger1f782962015-11-19 08:26:56 +000010807}
10808
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010809defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup, SchedWriteFShuffle>;
Igor Breger1f782962015-11-19 08:26:56 +000010810
Craig Topper7eb0e7c2016-09-29 05:54:43 +000010811let Predicates = [HasVLX] in {
Igor Breger1f782962015-11-19 08:26:56 +000010812def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))),
Craig Topper7eb0e7c2016-09-29 05:54:43 +000010813 (VMOVDDUPZ128rm addr:$src)>;
10814def : Pat<(v2f64 (X86VBroadcast f64:$src)),
Craig Topper07a17872018-07-16 06:56:09 +000010815 (VMOVDDUPZ128rr (v2f64 (COPY_TO_REGCLASS FR64X:$src, VR128X)))>;
Craig Topperf6c69562017-10-13 21:56:48 +000010816def : Pat<(v2f64 (X86VBroadcast (loadv2f64 addr:$src))),
10817 (VMOVDDUPZ128rm addr:$src)>;
Craig Topperda84ff32017-01-07 22:20:23 +000010818
10819def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
10820 (v2f64 VR128X:$src0)),
10821 (VMOVDDUPZ128rrk VR128X:$src0, VK2WM:$mask,
Craig Topper07a17872018-07-16 06:56:09 +000010822 (v2f64 (COPY_TO_REGCLASS FR64X:$src, VR128X)))>;
Craig Topperda84ff32017-01-07 22:20:23 +000010823def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
10824 (bitconvert (v4i32 immAllZerosV))),
Craig Topper07a17872018-07-16 06:56:09 +000010825 (VMOVDDUPZ128rrkz VK2WM:$mask, (v2f64 (COPY_TO_REGCLASS FR64X:$src, VR128X)))>;
Craig Topperda84ff32017-01-07 22:20:23 +000010826
10827def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
10828 (v2f64 VR128X:$src0)),
10829 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
10830def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
10831 (bitconvert (v4i32 immAllZerosV))),
10832 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
Craig Topperf6c69562017-10-13 21:56:48 +000010833
10834def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadv2f64 addr:$src))),
10835 (v2f64 VR128X:$src0)),
10836 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
10837def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadv2f64 addr:$src))),
10838 (bitconvert (v4i32 immAllZerosV))),
10839 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
Craig Topper7eb0e7c2016-09-29 05:54:43 +000010840}
Igor Breger1f782962015-11-19 08:26:56 +000010841
Igor Bregerf2460112015-07-26 14:41:44 +000010842//===----------------------------------------------------------------------===//
10843// AVX-512 - Unpack Instructions
10844//===----------------------------------------------------------------------===//
Simon Pilgrim21e89792018-04-13 14:36:59 +000010845
Craig Topper9433f972016-08-02 06:16:53 +000010846defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh, HasAVX512,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +000010847 SchedWriteFShuffleSizes>;
Craig Topper9433f972016-08-02 06:16:53 +000010848defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl, HasAVX512,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +000010849 SchedWriteFShuffleSizes>;
Igor Bregerf2460112015-07-26 14:41:44 +000010850
10851defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010852 SchedWriteShuffle, HasBWI>;
Igor Bregerf2460112015-07-26 14:41:44 +000010853defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010854 SchedWriteShuffle, HasBWI>;
Igor Bregerf2460112015-07-26 14:41:44 +000010855defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010856 SchedWriteShuffle, HasBWI>;
Igor Bregerf2460112015-07-26 14:41:44 +000010857defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010858 SchedWriteShuffle, HasBWI>;
Igor Bregerf2460112015-07-26 14:41:44 +000010859
10860defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010861 SchedWriteShuffle, HasAVX512>;
Igor Bregerf2460112015-07-26 14:41:44 +000010862defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010863 SchedWriteShuffle, HasAVX512>;
Igor Bregerf2460112015-07-26 14:41:44 +000010864defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010865 SchedWriteShuffle, HasAVX512>;
Igor Bregerf2460112015-07-26 14:41:44 +000010866defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010867 SchedWriteShuffle, HasAVX512>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010868
10869//===----------------------------------------------------------------------===//
10870// AVX-512 - Extract & Insert Integer Instructions
10871//===----------------------------------------------------------------------===//
10872
10873multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
10874 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +000010875 def mr : AVX512Ii8<opc, MRMDestMem, (outs),
10876 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
10877 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrim1dcb9132017-10-23 16:00:57 +000010878 [(store (_.EltVT (trunc (OpNode (_.VT _.RC:$src1), imm:$src2))),
10879 addr:$dst)]>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000010880 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, Sched<[WriteVecExtractSt]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010881}
10882
10883multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> {
10884 let Predicates = [HasBWI] in {
10885 def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst),
10886 (ins _.RC:$src1, u8imm:$src2),
10887 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
10888 [(set GR32orGR64:$dst,
10889 (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000010890 EVEX, TAPD, Sched<[WriteVecExtract]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010891
10892 defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD;
10893 }
10894}
10895
10896multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> {
10897 let Predicates = [HasBWI] in {
10898 def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst),
10899 (ins _.RC:$src1, u8imm:$src2),
10900 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
10901 [(set GR32orGR64:$dst,
Simon Pilgrim577ae242018-04-12 19:25:07 +000010902 (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000010903 EVEX, PD, Sched<[WriteVecExtract]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010904
Craig Topper916d0cf2018-06-18 01:28:05 +000010905 let hasSideEffects = 0, isCodeGenOnly = 1, ForceDisassemble = 1 in
Igor Breger55747302015-11-18 08:46:16 +000010906 def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst),
10907 (ins _.RC:$src1, u8imm:$src2),
Craig Topper916d0cf2018-06-18 01:28:05 +000010908 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Simon Pilgrim577ae242018-04-12 19:25:07 +000010909 EVEX, TAPD, FoldGenData<NAME#rr>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000010910 Sched<[WriteVecExtract]>;
Igor Breger55747302015-11-18 08:46:16 +000010911
Igor Bregerdefab3c2015-10-08 12:55:01 +000010912 defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD;
10913 }
10914}
10915
10916multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _,
10917 RegisterClass GRC> {
10918 let Predicates = [HasDQI] in {
10919 def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst),
10920 (ins _.RC:$src1, u8imm:$src2),
10921 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
10922 [(set GRC:$dst,
10923 (extractelt (_.VT _.RC:$src1), imm:$src2))]>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000010924 EVEX, TAPD, Sched<[WriteVecExtract]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010925
Craig Toppere1cac152016-06-07 07:27:54 +000010926 def mr : AVX512Ii8<0x16, MRMDestMem, (outs),
10927 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
10928 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
10929 [(store (extractelt (_.VT _.RC:$src1),
10930 imm:$src2),addr:$dst)]>,
Simon Pilgrimd255a622017-12-06 18:46:06 +000010931 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000010932 Sched<[WriteVecExtractSt]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010933 }
10934}
10935
Craig Toppera33846a2017-10-22 06:18:23 +000010936defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>, VEX_WIG;
10937defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>, VEX_WIG;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010938defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>;
10939defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W;
10940
10941multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
10942 X86VectorVTInfo _, PatFrag LdFrag> {
10943 def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst),
10944 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
10945 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
10946 [(set _.RC:$dst,
10947 (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000010948 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>, Sched<[WriteVecInsertLd, ReadAfterLd]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010949}
10950
10951multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode,
10952 X86VectorVTInfo _, PatFrag LdFrag> {
10953 let Predicates = [HasBWI] in {
10954 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
10955 (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3),
10956 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
10957 [(set _.RC:$dst,
Simon Pilgrimd255a622017-12-06 18:46:06 +000010958 (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000010959 Sched<[WriteVecInsert]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010960
10961 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>;
10962 }
10963}
10964
10965multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr,
10966 X86VectorVTInfo _, RegisterClass GRC> {
10967 let Predicates = [HasDQI] in {
10968 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
10969 (ins _.RC:$src1, GRC:$src2, u8imm:$src3),
10970 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
10971 [(set _.RC:$dst,
10972 (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000010973 EVEX_4V, TAPD, Sched<[WriteVecInsert]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010974
10975 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _,
10976 _.ScalarLdFrag>, TAPD;
10977 }
10978}
10979
10980defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info,
Craig Toppera33846a2017-10-22 06:18:23 +000010981 extloadi8>, TAPD, VEX_WIG;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010982defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info,
Craig Toppera33846a2017-10-22 06:18:23 +000010983 extloadi16>, PD, VEX_WIG;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010984defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>;
10985defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W;
Simon Pilgrim36be8522017-11-29 18:52:20 +000010986
Igor Bregera6297c72015-09-02 10:50:58 +000010987//===----------------------------------------------------------------------===//
10988// VSHUFPS - VSHUFPD Operations
10989//===----------------------------------------------------------------------===//
Simon Pilgrim36be8522017-11-29 18:52:20 +000010990
Igor Bregera6297c72015-09-02 10:50:58 +000010991multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010992 AVX512VLVectorVTInfo VTInfo_FP>{
Simon Pilgrim36be8522017-11-29 18:52:20 +000010993 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010994 SchedWriteFShuffle>,
10995 EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>,
10996 AVX512AIi8Base, EVEX_4V;
Igor Bregera6297c72015-09-02 10:50:58 +000010997}
10998
10999defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS;
11000defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W;
Simon Pilgrim36be8522017-11-29 18:52:20 +000011001
Asaf Badouhd2c35992015-09-02 14:21:54 +000011002//===----------------------------------------------------------------------===//
11003// AVX-512 - Byte shift Left/Right
11004//===----------------------------------------------------------------------===//
11005
Simon Pilgrimfc0c26f2018-05-01 11:05:42 +000011006// FIXME: The SSE/AVX names are PSLLDQri etc. - should we add the i here as well?
Asaf Badouhd2c35992015-09-02 14:21:54 +000011007multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr,
Simon Pilgrim13d449d2017-12-05 20:16:22 +000011008 Format MRMm, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011009 X86FoldableSchedWrite sched, X86VectorVTInfo _>{
Asaf Badouhd2c35992015-09-02 14:21:54 +000011010 def rr : AVX512<opc, MRMr,
11011 (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2),
11012 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +000011013 [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011014 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +000011015 def rm : AVX512<opc, MRMm,
11016 (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2),
11017 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
11018 [(set _.RC:$dst,(_.VT (OpNode
Simon Pilgrim255fdd02016-06-11 12:54:37 +000011019 (_.VT (bitconvert (_.LdFrag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +000011020 (i8 imm:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011021 Sched<[sched.Folded, ReadAfterLd]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +000011022}
11023
Simon Pilgrim18bcf932016-02-03 09:41:59 +000011024multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr,
Simon Pilgrim13d449d2017-12-05 20:16:22 +000011025 Format MRMm, string OpcodeStr,
Simon Pilgrimfc0c26f2018-05-01 11:05:42 +000011026 X86SchedWriteWidths sched, Predicate prd>{
Asaf Badouhd2c35992015-09-02 14:21:54 +000011027 let Predicates = [prd] in
Simon Pilgrimfc0c26f2018-05-01 11:05:42 +000011028 defm Z : avx512_shift_packed<opc, OpNode, MRMr, MRMm, OpcodeStr,
11029 sched.ZMM, v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +000011030 let Predicates = [prd, HasVLX] in {
Simon Pilgrimfc0c26f2018-05-01 11:05:42 +000011031 defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm, OpcodeStr,
11032 sched.YMM, v32i8x_info>, EVEX_V256;
11033 defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm, OpcodeStr,
11034 sched.XMM, v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +000011035 }
11036}
Simon Pilgrim18bcf932016-02-03 09:41:59 +000011037defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq",
Simon Pilgrimfc0c26f2018-05-01 11:05:42 +000011038 SchedWriteShuffle, HasBWI>,
11039 AVX512PDIi8Base, EVEX_4V, VEX_WIG;
Simon Pilgrim18bcf932016-02-03 09:41:59 +000011040defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
Simon Pilgrimfc0c26f2018-05-01 11:05:42 +000011041 SchedWriteShuffle, HasBWI>,
11042 AVX512PDIi8Base, EVEX_4V, VEX_WIG;
Asaf Badouhd2c35992015-09-02 14:21:54 +000011043
Simon Pilgrim18bcf932016-02-03 09:41:59 +000011044multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011045 string OpcodeStr, X86FoldableSchedWrite sched,
Simon Pilgrim4d08aed2017-12-05 14:59:40 +000011046 X86VectorVTInfo _dst, X86VectorVTInfo _src> {
Asaf Badouhd2c35992015-09-02 14:21:54 +000011047 def rr : AVX512BI<opc, MRMSrcReg,
Cong Houdb6220f2015-11-24 19:51:26 +000011048 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +000011049 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +000011050 [(set _dst.RC:$dst,(_dst.VT
11051 (OpNode (_src.VT _src.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +000011052 (_src.VT _src.RC:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011053 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +000011054 def rm : AVX512BI<opc, MRMSrcMem,
11055 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2),
11056 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
11057 [(set _dst.RC:$dst,(_dst.VT
11058 (OpNode (_src.VT _src.RC:$src1),
11059 (_src.VT (bitconvert
Simon Pilgrime9376b92018-04-12 19:59:35 +000011060 (_src.LdFrag addr:$src2))))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011061 Sched<[sched.Folded, ReadAfterLd]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +000011062}
11063
Simon Pilgrim18bcf932016-02-03 09:41:59 +000011064multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011065 string OpcodeStr, X86SchedWriteWidths sched,
Simon Pilgrim4d08aed2017-12-05 14:59:40 +000011066 Predicate prd> {
Asaf Badouhd2c35992015-09-02 14:21:54 +000011067 let Predicates = [prd] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011068 defm Z : avx512_psadbw_packed<opc, OpNode, OpcodeStr, sched.ZMM,
11069 v8i64_info, v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +000011070 let Predicates = [prd, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011071 defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, sched.YMM,
11072 v4i64x_info, v32i8x_info>, EVEX_V256;
11073 defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, sched.XMM,
11074 v2i64x_info, v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +000011075 }
11076}
11077
Simon Pilgrim18bcf932016-02-03 09:41:59 +000011078defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw",
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011079 SchedWritePSADBW, HasBWI>, EVEX_4V, VEX_WIG;
Igor Bregerb4bb1902015-10-15 12:33:24 +000011080
Craig Topper4e794c72017-02-19 19:36:58 +000011081// Transforms to swizzle an immediate to enable better matching when
11082// memory operand isn't in the right place.
11083def VPTERNLOG321_imm8 : SDNodeXForm<imm, [{
11084 // Convert a VPTERNLOG immediate by swapping operand 0 and operand 2.
11085 uint8_t Imm = N->getZExtValue();
11086 // Swap bits 1/4 and 3/6.
11087 uint8_t NewImm = Imm & 0xa5;
11088 if (Imm & 0x02) NewImm |= 0x10;
11089 if (Imm & 0x10) NewImm |= 0x02;
11090 if (Imm & 0x08) NewImm |= 0x40;
11091 if (Imm & 0x40) NewImm |= 0x08;
11092 return getI8Imm(NewImm, SDLoc(N));
11093}]>;
11094def VPTERNLOG213_imm8 : SDNodeXForm<imm, [{
11095 // Convert a VPTERNLOG immediate by swapping operand 1 and operand 2.
11096 uint8_t Imm = N->getZExtValue();
11097 // Swap bits 2/4 and 3/5.
11098 uint8_t NewImm = Imm & 0xc3;
Craig Toppera5fa2e42017-02-20 07:00:34 +000011099 if (Imm & 0x04) NewImm |= 0x10;
11100 if (Imm & 0x10) NewImm |= 0x04;
Craig Topper4e794c72017-02-19 19:36:58 +000011101 if (Imm & 0x08) NewImm |= 0x20;
11102 if (Imm & 0x20) NewImm |= 0x08;
11103 return getI8Imm(NewImm, SDLoc(N));
11104}]>;
Craig Topper48905772017-02-19 21:32:15 +000011105def VPTERNLOG132_imm8 : SDNodeXForm<imm, [{
11106 // Convert a VPTERNLOG immediate by swapping operand 1 and operand 2.
11107 uint8_t Imm = N->getZExtValue();
11108 // Swap bits 1/2 and 5/6.
11109 uint8_t NewImm = Imm & 0x99;
11110 if (Imm & 0x02) NewImm |= 0x04;
11111 if (Imm & 0x04) NewImm |= 0x02;
11112 if (Imm & 0x20) NewImm |= 0x40;
11113 if (Imm & 0x40) NewImm |= 0x20;
11114 return getI8Imm(NewImm, SDLoc(N));
11115}]>;
Craig Topperc6c68f52017-02-20 07:00:40 +000011116def VPTERNLOG231_imm8 : SDNodeXForm<imm, [{
11117 // Convert a VPTERNLOG immediate by moving operand 1 to the end.
11118 uint8_t Imm = N->getZExtValue();
11119 // Move bits 1->2, 2->4, 3->6, 4->1, 5->3, 6->5
11120 uint8_t NewImm = Imm & 0x81;
11121 if (Imm & 0x02) NewImm |= 0x04;
11122 if (Imm & 0x04) NewImm |= 0x10;
11123 if (Imm & 0x08) NewImm |= 0x40;
11124 if (Imm & 0x10) NewImm |= 0x02;
11125 if (Imm & 0x20) NewImm |= 0x08;
11126 if (Imm & 0x40) NewImm |= 0x20;
11127 return getI8Imm(NewImm, SDLoc(N));
11128}]>;
11129def VPTERNLOG312_imm8 : SDNodeXForm<imm, [{
11130 // Convert a VPTERNLOG immediate by moving operand 2 to the beginning.
11131 uint8_t Imm = N->getZExtValue();
11132 // Move bits 1->4, 2->1, 3->5, 4->2, 5->6, 6->3
11133 uint8_t NewImm = Imm & 0x81;
11134 if (Imm & 0x02) NewImm |= 0x10;
11135 if (Imm & 0x04) NewImm |= 0x02;
11136 if (Imm & 0x08) NewImm |= 0x20;
11137 if (Imm & 0x10) NewImm |= 0x04;
11138 if (Imm & 0x20) NewImm |= 0x40;
11139 if (Imm & 0x40) NewImm |= 0x08;
11140 return getI8Imm(NewImm, SDLoc(N));
11141}]>;
Craig Topper4e794c72017-02-19 19:36:58 +000011142
Igor Bregerb4bb1902015-10-15 12:33:24 +000011143multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011144 X86FoldableSchedWrite sched, X86VectorVTInfo _,
11145 string Name>{
Craig Topper05948fb2016-08-02 05:11:15 +000011146 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregerb4bb1902015-10-15 12:33:24 +000011147 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
11148 (ins _.RC:$src2, _.RC:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +000011149 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +000011150 (OpNode (_.VT _.RC:$src1),
11151 (_.VT _.RC:$src2),
11152 (_.VT _.RC:$src3),
Simon Pilgrim0e456342018-04-12 20:47:34 +000011153 (i8 imm:$src4)), 1, 1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011154 AVX512AIi8Base, EVEX_4V, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +000011155 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
11156 (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4),
11157 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
11158 (OpNode (_.VT _.RC:$src1),
11159 (_.VT _.RC:$src2),
11160 (_.VT (bitconvert (_.LdFrag addr:$src3))),
Simon Pilgrim0e456342018-04-12 20:47:34 +000011161 (i8 imm:$src4)), 1, 0>,
Simon Pilgrimbb791b32017-11-30 13:18:06 +000011162 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011163 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +000011164 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
11165 (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4),
11166 OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2",
11167 "$src2, ${src3}"##_.BroadcastStr##", $src4",
11168 (OpNode (_.VT _.RC:$src1),
11169 (_.VT _.RC:$src2),
11170 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Simon Pilgrim0e456342018-04-12 20:47:34 +000011171 (i8 imm:$src4)), 1, 0>, EVEX_B,
Simon Pilgrimbb791b32017-11-30 13:18:06 +000011172 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011173 Sched<[sched.Folded, ReadAfterLd]>;
Igor Bregerb4bb1902015-10-15 12:33:24 +000011174 }// Constraints = "$src1 = $dst"
Craig Topper4e794c72017-02-19 19:36:58 +000011175
11176 // Additional patterns for matching passthru operand in other positions.
Craig Topper4e794c72017-02-19 19:36:58 +000011177 def : Pat<(_.VT (vselect _.KRCWM:$mask,
11178 (OpNode _.RC:$src3, _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
11179 _.RC:$src1)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011180 (!cast<Instruction>(Name#_.ZSuffix#rrik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper4e794c72017-02-19 19:36:58 +000011181 _.RC:$src2, _.RC:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
11182 def : Pat<(_.VT (vselect _.KRCWM:$mask,
11183 (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i8 imm:$src4)),
11184 _.RC:$src1)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011185 (!cast<Instruction>(Name#_.ZSuffix#rrik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper4e794c72017-02-19 19:36:58 +000011186 _.RC:$src2, _.RC:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
Craig Topper48905772017-02-19 21:32:15 +000011187
11188 // Additional patterns for matching loads in other positions.
11189 def : Pat<(_.VT (OpNode (bitconvert (_.LdFrag addr:$src3)),
11190 _.RC:$src2, _.RC:$src1, (i8 imm:$src4))),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011191 (!cast<Instruction>(Name#_.ZSuffix#rmi) _.RC:$src1, _.RC:$src2,
Craig Topper48905772017-02-19 21:32:15 +000011192 addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
11193 def : Pat<(_.VT (OpNode _.RC:$src1,
11194 (bitconvert (_.LdFrag addr:$src3)),
11195 _.RC:$src2, (i8 imm:$src4))),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011196 (!cast<Instruction>(Name#_.ZSuffix#rmi) _.RC:$src1, _.RC:$src2,
Craig Topper48905772017-02-19 21:32:15 +000011197 addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
11198
11199 // Additional patterns for matching zero masking with loads in other
11200 // positions.
Craig Topper48905772017-02-19 21:32:15 +000011201 def : Pat<(_.VT (vselect _.KRCWM:$mask,
11202 (OpNode (bitconvert (_.LdFrag addr:$src3)),
11203 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
11204 _.ImmAllZerosV)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011205 (!cast<Instruction>(Name#_.ZSuffix#rmikz) _.RC:$src1, _.KRCWM:$mask,
Craig Topper48905772017-02-19 21:32:15 +000011206 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
11207 def : Pat<(_.VT (vselect _.KRCWM:$mask,
11208 (OpNode _.RC:$src1, (bitconvert (_.LdFrag addr:$src3)),
11209 _.RC:$src2, (i8 imm:$src4)),
11210 _.ImmAllZerosV)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011211 (!cast<Instruction>(Name#_.ZSuffix#rmikz) _.RC:$src1, _.KRCWM:$mask,
Craig Topper48905772017-02-19 21:32:15 +000011212 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topper48905772017-02-19 21:32:15 +000011213
11214 // Additional patterns for matching masked loads with different
11215 // operand orders.
Craig Topper48905772017-02-19 21:32:15 +000011216 def : Pat<(_.VT (vselect _.KRCWM:$mask,
11217 (OpNode _.RC:$src1, (bitconvert (_.LdFrag addr:$src3)),
11218 _.RC:$src2, (i8 imm:$src4)),
11219 _.RC:$src1)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011220 (!cast<Instruction>(Name#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper48905772017-02-19 21:32:15 +000011221 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topperc6c68f52017-02-20 07:00:40 +000011222 def : Pat<(_.VT (vselect _.KRCWM:$mask,
11223 (OpNode (bitconvert (_.LdFrag addr:$src3)),
11224 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
11225 _.RC:$src1)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011226 (!cast<Instruction>(Name#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
Craig Topperc6c68f52017-02-20 07:00:40 +000011227 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
11228 def : Pat<(_.VT (vselect _.KRCWM:$mask,
11229 (OpNode _.RC:$src2, _.RC:$src1,
11230 (bitconvert (_.LdFrag addr:$src3)), (i8 imm:$src4)),
11231 _.RC:$src1)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011232 (!cast<Instruction>(Name#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
Craig Topperc6c68f52017-02-20 07:00:40 +000011233 _.RC:$src2, addr:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
11234 def : Pat<(_.VT (vselect _.KRCWM:$mask,
11235 (OpNode _.RC:$src2, (bitconvert (_.LdFrag addr:$src3)),
11236 _.RC:$src1, (i8 imm:$src4)),
11237 _.RC:$src1)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011238 (!cast<Instruction>(Name#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
Craig Topperc6c68f52017-02-20 07:00:40 +000011239 _.RC:$src2, addr:$src3, (VPTERNLOG231_imm8 imm:$src4))>;
11240 def : Pat<(_.VT (vselect _.KRCWM:$mask,
11241 (OpNode (bitconvert (_.LdFrag addr:$src3)),
11242 _.RC:$src1, _.RC:$src2, (i8 imm:$src4)),
11243 _.RC:$src1)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011244 (!cast<Instruction>(Name#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
Craig Topperc6c68f52017-02-20 07:00:40 +000011245 _.RC:$src2, addr:$src3, (VPTERNLOG312_imm8 imm:$src4))>;
Craig Topper5b4e36a2017-02-20 02:47:42 +000011246
11247 // Additional patterns for matching broadcasts in other positions.
11248 def : Pat<(_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
11249 _.RC:$src2, _.RC:$src1, (i8 imm:$src4))),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011250 (!cast<Instruction>(Name#_.ZSuffix#rmbi) _.RC:$src1, _.RC:$src2,
Craig Topper5b4e36a2017-02-20 02:47:42 +000011251 addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
11252 def : Pat<(_.VT (OpNode _.RC:$src1,
11253 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
11254 _.RC:$src2, (i8 imm:$src4))),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011255 (!cast<Instruction>(Name#_.ZSuffix#rmbi) _.RC:$src1, _.RC:$src2,
Craig Topper5b4e36a2017-02-20 02:47:42 +000011256 addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
11257
11258 // Additional patterns for matching zero masking with broadcasts in other
11259 // positions.
11260 def : Pat<(_.VT (vselect _.KRCWM:$mask,
11261 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
11262 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
11263 _.ImmAllZerosV)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011264 (!cast<Instruction>(Name#_.ZSuffix#rmbikz) _.RC:$src1,
Craig Topper5b4e36a2017-02-20 02:47:42 +000011265 _.KRCWM:$mask, _.RC:$src2, addr:$src3,
11266 (VPTERNLOG321_imm8 imm:$src4))>;
11267 def : Pat<(_.VT (vselect _.KRCWM:$mask,
11268 (OpNode _.RC:$src1,
11269 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
11270 _.RC:$src2, (i8 imm:$src4)),
11271 _.ImmAllZerosV)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011272 (!cast<Instruction>(Name#_.ZSuffix#rmbikz) _.RC:$src1,
Craig Topper5b4e36a2017-02-20 02:47:42 +000011273 _.KRCWM:$mask, _.RC:$src2, addr:$src3,
11274 (VPTERNLOG132_imm8 imm:$src4))>;
11275
11276 // Additional patterns for matching masked broadcasts with different
11277 // operand orders.
11278 def : Pat<(_.VT (vselect _.KRCWM:$mask,
11279 (OpNode _.RC:$src1,
11280 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
11281 _.RC:$src2, (i8 imm:$src4)),
11282 _.RC:$src1)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011283 (!cast<Instruction>(Name#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper5b4e36a2017-02-20 02:47:42 +000011284 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topper2012dda2017-02-20 17:44:09 +000011285 def : Pat<(_.VT (vselect _.KRCWM:$mask,
11286 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
11287 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
11288 _.RC:$src1)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011289 (!cast<Instruction>(Name#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper2012dda2017-02-20 17:44:09 +000011290 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
11291 def : Pat<(_.VT (vselect _.KRCWM:$mask,
11292 (OpNode _.RC:$src2, _.RC:$src1,
11293 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
11294 (i8 imm:$src4)), _.RC:$src1)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011295 (!cast<Instruction>(Name#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper2012dda2017-02-20 17:44:09 +000011296 _.RC:$src2, addr:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
11297 def : Pat<(_.VT (vselect _.KRCWM:$mask,
11298 (OpNode _.RC:$src2,
11299 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
11300 _.RC:$src1, (i8 imm:$src4)),
11301 _.RC:$src1)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011302 (!cast<Instruction>(Name#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper2012dda2017-02-20 17:44:09 +000011303 _.RC:$src2, addr:$src3, (VPTERNLOG231_imm8 imm:$src4))>;
11304 def : Pat<(_.VT (vselect _.KRCWM:$mask,
11305 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
11306 _.RC:$src1, _.RC:$src2, (i8 imm:$src4)),
11307 _.RC:$src1)),
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011308 (!cast<Instruction>(Name#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper2012dda2017-02-20 17:44:09 +000011309 _.RC:$src2, addr:$src3, (VPTERNLOG312_imm8 imm:$src4))>;
Igor Bregerb4bb1902015-10-15 12:33:24 +000011310}
11311
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011312multiclass avx512_common_ternlog<string OpcodeStr, X86SchedWriteWidths sched,
Simon Pilgrimbb791b32017-11-30 13:18:06 +000011313 AVX512VLVectorVTInfo _> {
Igor Bregerb4bb1902015-10-15 12:33:24 +000011314 let Predicates = [HasAVX512] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011315 defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, sched.ZMM,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011316 _.info512, NAME>, EVEX_V512;
Igor Bregerb4bb1902015-10-15 12:33:24 +000011317 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011318 defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, sched.XMM,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011319 _.info128, NAME>, EVEX_V128;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011320 defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, sched.YMM,
Nicolai Haehnle01d261f2018-06-04 14:26:05 +000011321 _.info256, NAME>, EVEX_V256;
Igor Bregerb4bb1902015-10-15 12:33:24 +000011322 }
11323}
11324
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011325defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", SchedWriteVecALU,
Simon Pilgrimbb791b32017-11-30 13:18:06 +000011326 avx512vl_i32_info>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011327defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", SchedWriteVecALU,
Simon Pilgrimbb791b32017-11-30 13:18:06 +000011328 avx512vl_i64_info>, VEX_W;
Igor Bregerb4bb1902015-10-15 12:33:24 +000011329
Craig Topper8a444ee2018-01-26 22:17:40 +000011330// Patterns to implement vnot using vpternlog instead of creating all ones
11331// using pcmpeq or vpternlog and then xoring with that. The value 15 is chosen
11332// so that the result is only dependent on src0. But we use the same source
11333// for all operands to prevent a false dependency.
11334// TODO: We should maybe have a more generalized algorithm for folding to
11335// vpternlog.
11336let Predicates = [HasAVX512] in {
11337 def : Pat<(v8i64 (xor VR512:$src, (bc_v8i64 (v16i32 immAllOnesV)))),
11338 (VPTERNLOGQZrri VR512:$src, VR512:$src, VR512:$src, (i8 15))>;
11339}
11340
11341let Predicates = [HasAVX512, NoVLX] in {
11342 def : Pat<(v2i64 (xor VR128X:$src, (bc_v2i64 (v4i32 immAllOnesV)))),
11343 (EXTRACT_SUBREG
11344 (VPTERNLOGQZrri
11345 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
11346 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
11347 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
11348 (i8 15)), sub_xmm)>;
11349 def : Pat<(v4i64 (xor VR256X:$src, (bc_v4i64 (v8i32 immAllOnesV)))),
11350 (EXTRACT_SUBREG
11351 (VPTERNLOGQZrri
11352 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
11353 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
11354 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
11355 (i8 15)), sub_ymm)>;
11356}
11357
11358let Predicates = [HasVLX] in {
11359 def : Pat<(v2i64 (xor VR128X:$src, (bc_v2i64 (v4i32 immAllOnesV)))),
11360 (VPTERNLOGQZ128rri VR128X:$src, VR128X:$src, VR128X:$src, (i8 15))>;
11361 def : Pat<(v4i64 (xor VR256X:$src, (bc_v4i64 (v8i32 immAllOnesV)))),
11362 (VPTERNLOGQZ256rri VR256X:$src, VR256X:$src, VR256X:$src, (i8 15))>;
11363}
11364
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000011365//===----------------------------------------------------------------------===//
11366// AVX-512 - FixupImm
11367//===----------------------------------------------------------------------===//
11368
11369multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper866a3772018-07-10 00:49:49 +000011370 X86FoldableSchedWrite sched, X86VectorVTInfo _,
11371 X86VectorVTInfo TblVT>{
Craig Topper05948fb2016-08-02 05:11:15 +000011372 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000011373 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
11374 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
11375 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
11376 (OpNode (_.VT _.RC:$src1),
11377 (_.VT _.RC:$src2),
Craig Topper866a3772018-07-10 00:49:49 +000011378 (TblVT.VT _.RC:$src3),
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000011379 (i32 imm:$src4),
Simon Pilgrim21e89792018-04-13 14:36:59 +000011380 (i32 FROUND_CURRENT))>, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +000011381 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
11382 (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4),
11383 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
11384 (OpNode (_.VT _.RC:$src1),
11385 (_.VT _.RC:$src2),
Craig Topper866a3772018-07-10 00:49:49 +000011386 (TblVT.VT (bitconvert (TblVT.LdFrag addr:$src3))),
Craig Toppere1cac152016-06-07 07:27:54 +000011387 (i32 imm:$src4),
Simon Pilgrime9376b92018-04-12 19:59:35 +000011388 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011389 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +000011390 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
11391 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
11392 OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2",
11393 "$src2, ${src3}"##_.BroadcastStr##", $src4",
11394 (OpNode (_.VT _.RC:$src1),
11395 (_.VT _.RC:$src2),
Craig Topper866a3772018-07-10 00:49:49 +000011396 (TblVT.VT (X86VBroadcast(TblVT.ScalarLdFrag addr:$src3))),
Craig Toppere1cac152016-06-07 07:27:54 +000011397 (i32 imm:$src4),
Simon Pilgrime9376b92018-04-12 19:59:35 +000011398 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011399 EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000011400 } // Constraints = "$src1 = $dst"
11401}
11402
11403multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011404 SDNode OpNode, X86FoldableSchedWrite sched,
Craig Topper866a3772018-07-10 00:49:49 +000011405 X86VectorVTInfo _, X86VectorVTInfo TblVT>{
Craig Topper05948fb2016-08-02 05:11:15 +000011406let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000011407 defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
11408 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
Simon Pilgrim18bcf932016-02-03 09:41:59 +000011409 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000011410 "$src2, $src3, {sae}, $src4",
11411 (OpNode (_.VT _.RC:$src1),
11412 (_.VT _.RC:$src2),
Craig Topper866a3772018-07-10 00:49:49 +000011413 (TblVT.VT _.RC:$src3),
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000011414 (i32 imm:$src4),
Simon Pilgrime9376b92018-04-12 19:59:35 +000011415 (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011416 EVEX_B, Sched<[sched]>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000011417 }
11418}
11419
11420multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011421 X86FoldableSchedWrite sched, X86VectorVTInfo _,
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000011422 X86VectorVTInfo _src3VT> {
Craig Topper05948fb2016-08-02 05:11:15 +000011423 let Constraints = "$src1 = $dst" , Predicates = [HasAVX512],
11424 ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000011425 defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
11426 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
11427 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
11428 (OpNode (_.VT _.RC:$src1),
11429 (_.VT _.RC:$src2),
11430 (_src3VT.VT _src3VT.RC:$src3),
11431 (i32 imm:$src4),
Simon Pilgrim21e89792018-04-13 14:36:59 +000011432 (i32 FROUND_CURRENT))>, Sched<[sched]>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000011433 defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
11434 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
11435 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
11436 "$src2, $src3, {sae}, $src4",
11437 (OpNode (_.VT _.RC:$src1),
11438 (_.VT _.RC:$src2),
11439 (_src3VT.VT _src3VT.RC:$src3),
11440 (i32 imm:$src4),
Simon Pilgrime9376b92018-04-12 19:59:35 +000011441 (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011442 EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +000011443 defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
11444 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
11445 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
11446 (OpNode (_.VT _.RC:$src1),
11447 (_.VT _.RC:$src2),
11448 (_src3VT.VT (scalar_to_vector
11449 (_src3VT.ScalarLdFrag addr:$src3))),
11450 (i32 imm:$src4),
Simon Pilgrime9376b92018-04-12 19:59:35 +000011451 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011452 Sched<[sched.Folded, ReadAfterLd]>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000011453 }
11454}
11455
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000011456multiclass avx512_fixupimm_packed_all<X86SchedWriteWidths sched,
Craig Topper866a3772018-07-10 00:49:49 +000011457 AVX512VLVectorVTInfo _Vec,
11458 AVX512VLVectorVTInfo _Tbl> {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000011459 let Predicates = [HasAVX512] in
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000011460 defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, sched.ZMM,
Craig Topper866a3772018-07-10 00:49:49 +000011461 _Vec.info512, _Tbl.info512>,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000011462 avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, sched.ZMM,
Craig Topper866a3772018-07-10 00:49:49 +000011463 _Vec.info512, _Tbl.info512>, AVX512AIi8Base,
11464 EVEX_4V, EVEX_V512;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000011465 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000011466 defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, sched.XMM,
Craig Topper866a3772018-07-10 00:49:49 +000011467 _Vec.info128, _Tbl.info128>, AVX512AIi8Base,
11468 EVEX_4V, EVEX_V128;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000011469 defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, sched.YMM,
Craig Topper866a3772018-07-10 00:49:49 +000011470 _Vec.info256, _Tbl.info256>, AVX512AIi8Base,
11471 EVEX_4V, EVEX_V256;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000011472 }
11473}
11474
Craig Topperf43807d2018-06-15 04:42:54 +000011475defm VFIXUPIMMSSZ : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
11476 SchedWriteFAdd.Scl, f32x_info, v4i32x_info>,
11477 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
11478defm VFIXUPIMMSDZ : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
11479 SchedWriteFAdd.Scl, f64x_info, v2i64x_info>,
11480 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
Craig Topper866a3772018-07-10 00:49:49 +000011481defm VFIXUPIMMPS : avx512_fixupimm_packed_all<SchedWriteFAdd, avx512vl_f32_info,
11482 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
11483defm VFIXUPIMMPD : avx512_fixupimm_packed_all<SchedWriteFAdd, avx512vl_f64_info,
11484 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
Craig Topper5625d242016-07-29 06:06:00 +000011485
Craig Topper5625d242016-07-29 06:06:00 +000011486// Patterns used to select SSE scalar fp arithmetic instructions from
11487// either:
11488//
11489// (1) a scalar fp operation followed by a blend
11490//
11491// The effect is that the backend no longer emits unnecessary vector
11492// insert instructions immediately after SSE scalar fp instructions
11493// like addss or mulss.
11494//
11495// For example, given the following code:
11496// __m128 foo(__m128 A, __m128 B) {
11497// A[0] += B[0];
11498// return A;
11499// }
11500//
11501// Previously we generated:
11502// addss %xmm0, %xmm1
11503// movss %xmm1, %xmm0
11504//
11505// We now generate:
11506// addss %xmm1, %xmm0
11507//
11508// (2) a vector packed single/double fp operation followed by a vector insert
11509//
11510// The effect is that the backend converts the packed fp instruction
11511// followed by a vector insert into a single SSE scalar fp instruction.
11512//
11513// For example, given the following code:
11514// __m128 foo(__m128 A, __m128 B) {
11515// __m128 C = A + B;
11516// return (__m128) {c[0], a[1], a[2], a[3]};
11517// }
11518//
11519// Previously we generated:
11520// addps %xmm0, %xmm1
11521// movss %xmm1, %xmm0
11522//
11523// We now generate:
11524// addss %xmm1, %xmm0
11525
11526// TODO: Some canonicalization in lowering would simplify the number of
11527// patterns we have to try to match.
Alexander Ivchenko96062ea2018-05-29 14:27:11 +000011528multiclass AVX512_scalar_math_fp_patterns<SDNode Op, string OpcPrefix, SDNode MoveNode,
11529 X86VectorVTInfo _, PatLeaf ZeroFP> {
Craig Topper5625d242016-07-29 06:06:00 +000011530 let Predicates = [HasAVX512] in {
Simon Pilgrimae17cf22016-10-01 15:33:01 +000011531 // extracted scalar math op with insert via movss
Craig Topper2ab325b2018-07-13 04:50:39 +000011532 def : Pat<(MoveNode
11533 (_.VT VR128X:$dst),
11534 (_.VT (scalar_to_vector
11535 (Op (_.EltVT (extractelt (_.VT VR128X:$dst), (iPTR 0))),
11536 _.FRC:$src)))),
11537 (!cast<Instruction>("V"#OpcPrefix#Zrr_Int) _.VT:$dst,
Craig Topper07a17872018-07-16 06:56:09 +000011538 (_.VT (COPY_TO_REGCLASS _.FRC:$src, VR128X)))>;
Craig Topper5625d242016-07-29 06:06:00 +000011539
Craig Topper83f21452016-12-27 01:56:24 +000011540 // extracted masked scalar math op with insert via movss
Alexander Ivchenko96062ea2018-05-29 14:27:11 +000011541 def : Pat<(MoveNode (_.VT VR128X:$src1),
Craig Topper83f21452016-12-27 01:56:24 +000011542 (scalar_to_vector
11543 (X86selects VK1WM:$mask,
Craig Topper2ab325b2018-07-13 04:50:39 +000011544 (Op (_.EltVT
11545 (extractelt (_.VT VR128X:$src1), (iPTR 0))),
Alexander Ivchenko96062ea2018-05-29 14:27:11 +000011546 _.FRC:$src2),
11547 _.FRC:$src0))),
Craig Topper2ab325b2018-07-13 04:50:39 +000011548 (!cast<Instruction>("V"#OpcPrefix#Zrr_Intk)
Craig Topper07a17872018-07-16 06:56:09 +000011549 (_.VT (COPY_TO_REGCLASS _.FRC:$src0, VR128X)),
Craig Topper2ab325b2018-07-13 04:50:39 +000011550 VK1WM:$mask, _.VT:$src1,
Craig Topper07a17872018-07-16 06:56:09 +000011551 (_.VT (COPY_TO_REGCLASS _.FRC:$src2, VR128X)))>;
Craig Topper3a134772018-07-12 22:14:10 +000011552
Alexander Ivchenko96062ea2018-05-29 14:27:11 +000011553 // extracted masked scalar math op with insert via movss
11554 def : Pat<(MoveNode (_.VT VR128X:$src1),
11555 (scalar_to_vector
11556 (X86selects VK1WM:$mask,
Craig Topper2ab325b2018-07-13 04:50:39 +000011557 (Op (_.EltVT
11558 (extractelt (_.VT VR128X:$src1), (iPTR 0))),
Alexander Ivchenko96062ea2018-05-29 14:27:11 +000011559 _.FRC:$src2), (_.EltVT ZeroFP)))),
Craig Topper07a17872018-07-16 06:56:09 +000011560 (!cast<I>("V"#OpcPrefix#Zrr_Intkz)
11561 VK1WM:$mask, _.VT:$src1,
11562 (_.VT (COPY_TO_REGCLASS _.FRC:$src2, VR128X)))>;
Craig Topper5625d242016-07-29 06:06:00 +000011563 }
11564}
11565
Alexander Ivchenko96062ea2018-05-29 14:27:11 +000011566defm : AVX512_scalar_math_fp_patterns<fadd, "ADDSS", X86Movss, v4f32x_info, fp32imm0>;
11567defm : AVX512_scalar_math_fp_patterns<fsub, "SUBSS", X86Movss, v4f32x_info, fp32imm0>;
11568defm : AVX512_scalar_math_fp_patterns<fmul, "MULSS", X86Movss, v4f32x_info, fp32imm0>;
11569defm : AVX512_scalar_math_fp_patterns<fdiv, "DIVSS", X86Movss, v4f32x_info, fp32imm0>;
Craig Topper5625d242016-07-29 06:06:00 +000011570
Alexander Ivchenko96062ea2018-05-29 14:27:11 +000011571defm : AVX512_scalar_math_fp_patterns<fadd, "ADDSD", X86Movsd, v2f64x_info, fp64imm0>;
11572defm : AVX512_scalar_math_fp_patterns<fsub, "SUBSD", X86Movsd, v2f64x_info, fp64imm0>;
11573defm : AVX512_scalar_math_fp_patterns<fmul, "MULSD", X86Movsd, v2f64x_info, fp64imm0>;
11574defm : AVX512_scalar_math_fp_patterns<fdiv, "DIVSD", X86Movsd, v2f64x_info, fp64imm0>;
Craig Topper5625d242016-07-29 06:06:00 +000011575
Craig Topper3a134772018-07-12 22:14:10 +000011576multiclass AVX512_scalar_unary_math_patterns<SDNode OpNode, string OpcPrefix,
11577 SDNode Move, X86VectorVTInfo _> {
11578 let Predicates = [HasAVX512] in {
11579 def : Pat<(_.VT (Move _.VT:$dst,
11580 (scalar_to_vector (OpNode (extractelt _.VT:$src, 0))))),
11581 (!cast<Instruction>("V"#OpcPrefix#Zr_Int) _.VT:$dst, _.VT:$src)>;
11582 }
11583}
11584
11585defm : AVX512_scalar_unary_math_patterns<fsqrt, "SQRTSS", X86Movss, v4f32x_info>;
11586defm : AVX512_scalar_unary_math_patterns<fsqrt, "SQRTSD", X86Movsd, v2f64x_info>;
11587
11588multiclass AVX512_scalar_unary_math_imm_patterns<SDNode OpNode, string OpcPrefix,
11589 SDNode Move, X86VectorVTInfo _,
11590 bits<8> ImmV> {
11591 let Predicates = [HasAVX512] in {
11592 def : Pat<(_.VT (Move _.VT:$dst,
11593 (scalar_to_vector (OpNode (extractelt _.VT:$src, 0))))),
11594 (!cast<Instruction>("V"#OpcPrefix#Zr_Int) _.VT:$dst, _.VT:$src,
11595 (i32 ImmV))>;
11596 }
11597}
11598
11599defm : AVX512_scalar_unary_math_imm_patterns<ffloor, "RNDSCALESS", X86Movss,
11600 v4f32x_info, 0x01>;
11601defm : AVX512_scalar_unary_math_imm_patterns<fceil, "RNDSCALESS", X86Movss,
11602 v4f32x_info, 0x02>;
11603defm : AVX512_scalar_unary_math_imm_patterns<ffloor, "RNDSCALESD", X86Movsd,
11604 v2f64x_info, 0x01>;
11605defm : AVX512_scalar_unary_math_imm_patterns<fceil, "RNDSCALESD", X86Movsd,
11606 v2f64x_info, 0x02>;
Coby Tayree2a1c02f2017-11-21 09:11:41 +000011607
11608//===----------------------------------------------------------------------===//
11609// AES instructions
11610//===----------------------------------------------------------------------===//
Coby Tayree7ca5e5872017-11-21 09:30:33 +000011611
Coby Tayree2a1c02f2017-11-21 09:11:41 +000011612multiclass avx512_vaes<bits<8> Op, string OpStr, string IntPrefix> {
11613 let Predicates = [HasVLX, HasVAES] in {
11614 defm Z128 : AESI_binop_rm_int<Op, OpStr,
11615 !cast<Intrinsic>(IntPrefix),
11616 loadv2i64, 0, VR128X, i128mem>,
11617 EVEX_4V, EVEX_CD8<64, CD8VF>, EVEX_V128, VEX_WIG;
11618 defm Z256 : AESI_binop_rm_int<Op, OpStr,
11619 !cast<Intrinsic>(IntPrefix##"_256"),
11620 loadv4i64, 0, VR256X, i256mem>,
11621 EVEX_4V, EVEX_CD8<64, CD8VF>, EVEX_V256, VEX_WIG;
11622 }
11623 let Predicates = [HasAVX512, HasVAES] in
11624 defm Z : AESI_binop_rm_int<Op, OpStr,
11625 !cast<Intrinsic>(IntPrefix##"_512"),
11626 loadv8i64, 0, VR512, i512mem>,
11627 EVEX_4V, EVEX_CD8<64, CD8VF>, EVEX_V512, VEX_WIG;
11628}
11629
11630defm VAESENC : avx512_vaes<0xDC, "vaesenc", "int_x86_aesni_aesenc">;
11631defm VAESENCLAST : avx512_vaes<0xDD, "vaesenclast", "int_x86_aesni_aesenclast">;
11632defm VAESDEC : avx512_vaes<0xDE, "vaesdec", "int_x86_aesni_aesdec">;
11633defm VAESDECLAST : avx512_vaes<0xDF, "vaesdeclast", "int_x86_aesni_aesdeclast">;
11634
Coby Tayree7ca5e5872017-11-21 09:30:33 +000011635//===----------------------------------------------------------------------===//
11636// PCLMUL instructions - Carry less multiplication
11637//===----------------------------------------------------------------------===//
11638
11639let Predicates = [HasAVX512, HasVPCLMULQDQ] in
11640defm VPCLMULQDQZ : vpclmulqdq<VR512, i512mem, loadv8i64, int_x86_pclmulqdq_512>,
11641 EVEX_4V, EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_WIG;
11642
11643let Predicates = [HasVLX, HasVPCLMULQDQ] in {
11644defm VPCLMULQDQZ128 : vpclmulqdq<VR128X, i128mem, loadv2i64, int_x86_pclmulqdq>,
11645 EVEX_4V, EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_WIG;
11646
11647defm VPCLMULQDQZ256: vpclmulqdq<VR256X, i256mem, loadv4i64,
11648 int_x86_pclmulqdq_256>, EVEX_4V, EVEX_V256,
11649 EVEX_CD8<64, CD8VF>, VEX_WIG;
11650}
11651
11652// Aliases
11653defm : vpclmulqdq_aliases<"VPCLMULQDQZ", VR512, i512mem>;
11654defm : vpclmulqdq_aliases<"VPCLMULQDQZ128", VR128X, i128mem>;
11655defm : vpclmulqdq_aliases<"VPCLMULQDQZ256", VR256X, i256mem>;
11656
Coby Tayree71e37cc2017-11-21 09:48:44 +000011657//===----------------------------------------------------------------------===//
11658// VBMI2
11659//===----------------------------------------------------------------------===//
11660
11661multiclass VBMI2_shift_var_rm<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011662 X86FoldableSchedWrite sched, X86VectorVTInfo VTI> {
Coby Tayree71e37cc2017-11-21 09:48:44 +000011663 let Constraints = "$src1 = $dst",
11664 ExeDomain = VTI.ExeDomain in {
11665 defm r: AVX512_maskable_3src<Op, MRMSrcReg, VTI, (outs VTI.RC:$dst),
11666 (ins VTI.RC:$src2, VTI.RC:$src3), OpStr,
11667 "$src3, $src2", "$src2, $src3",
Simon Pilgrime9376b92018-04-12 19:59:35 +000011668 (VTI.VT (OpNode VTI.RC:$src1, VTI.RC:$src2, VTI.RC:$src3))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011669 AVX512FMA3Base, Sched<[sched]>;
Coby Tayree71e37cc2017-11-21 09:48:44 +000011670 defm m: AVX512_maskable_3src<Op, MRMSrcMem, VTI, (outs VTI.RC:$dst),
11671 (ins VTI.RC:$src2, VTI.MemOp:$src3), OpStr,
11672 "$src3, $src2", "$src2, $src3",
11673 (VTI.VT (OpNode VTI.RC:$src1, VTI.RC:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +000011674 (VTI.VT (bitconvert (VTI.LdFrag addr:$src3)))))>,
11675 AVX512FMA3Base,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011676 Sched<[sched.Folded, ReadAfterLd]>;
Coby Tayree71e37cc2017-11-21 09:48:44 +000011677 }
11678}
11679
11680multiclass VBMI2_shift_var_rmb<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011681 X86FoldableSchedWrite sched, X86VectorVTInfo VTI>
11682 : VBMI2_shift_var_rm<Op, OpStr, OpNode, sched, VTI> {
Coby Tayree71e37cc2017-11-21 09:48:44 +000011683 let Constraints = "$src1 = $dst",
11684 ExeDomain = VTI.ExeDomain in
11685 defm mb: AVX512_maskable_3src<Op, MRMSrcMem, VTI, (outs VTI.RC:$dst),
11686 (ins VTI.RC:$src2, VTI.ScalarMemOp:$src3), OpStr,
11687 "${src3}"##VTI.BroadcastStr##", $src2",
11688 "$src2, ${src3}"##VTI.BroadcastStr,
11689 (OpNode VTI.RC:$src1, VTI.RC:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +000011690 (VTI.VT (X86VBroadcast (VTI.ScalarLdFrag addr:$src3))))>,
11691 AVX512FMA3Base, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011692 Sched<[sched.Folded, ReadAfterLd]>;
Coby Tayree71e37cc2017-11-21 09:48:44 +000011693}
11694
11695multiclass VBMI2_shift_var_rm_common<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011696 X86SchedWriteWidths sched, AVX512VLVectorVTInfo VTI> {
Coby Tayree71e37cc2017-11-21 09:48:44 +000011697 let Predicates = [HasVBMI2] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011698 defm Z : VBMI2_shift_var_rm<Op, OpStr, OpNode, sched.ZMM, VTI.info512>,
11699 EVEX_V512;
Coby Tayree71e37cc2017-11-21 09:48:44 +000011700 let Predicates = [HasVBMI2, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011701 defm Z256 : VBMI2_shift_var_rm<Op, OpStr, OpNode, sched.YMM, VTI.info256>,
11702 EVEX_V256;
11703 defm Z128 : VBMI2_shift_var_rm<Op, OpStr, OpNode, sched.XMM, VTI.info128>,
11704 EVEX_V128;
Coby Tayree71e37cc2017-11-21 09:48:44 +000011705 }
11706}
11707
11708multiclass VBMI2_shift_var_rmb_common<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011709 X86SchedWriteWidths sched, AVX512VLVectorVTInfo VTI> {
Coby Tayree71e37cc2017-11-21 09:48:44 +000011710 let Predicates = [HasVBMI2] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011711 defm Z : VBMI2_shift_var_rmb<Op, OpStr, OpNode, sched.ZMM, VTI.info512>,
11712 EVEX_V512;
Coby Tayree71e37cc2017-11-21 09:48:44 +000011713 let Predicates = [HasVBMI2, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011714 defm Z256 : VBMI2_shift_var_rmb<Op, OpStr, OpNode, sched.YMM, VTI.info256>,
11715 EVEX_V256;
11716 defm Z128 : VBMI2_shift_var_rmb<Op, OpStr, OpNode, sched.XMM, VTI.info128>,
11717 EVEX_V128;
Coby Tayree71e37cc2017-11-21 09:48:44 +000011718 }
11719}
11720multiclass VBMI2_shift_var<bits<8> wOp, bits<8> dqOp, string Prefix,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011721 SDNode OpNode, X86SchedWriteWidths sched> {
Simon Pilgrim21e89792018-04-13 14:36:59 +000011722 defm W : VBMI2_shift_var_rm_common<wOp, Prefix##"w", OpNode, sched,
Coby Tayree71e37cc2017-11-21 09:48:44 +000011723 avx512vl_i16_info>, VEX_W, EVEX_CD8<16, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +000011724 defm D : VBMI2_shift_var_rmb_common<dqOp, Prefix##"d", OpNode, sched,
Coby Tayree71e37cc2017-11-21 09:48:44 +000011725 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +000011726 defm Q : VBMI2_shift_var_rmb_common<dqOp, Prefix##"q", OpNode, sched,
Coby Tayree71e37cc2017-11-21 09:48:44 +000011727 avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
11728}
11729
11730multiclass VBMI2_shift_imm<bits<8> wOp, bits<8> dqOp, string Prefix,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000011731 SDNode OpNode, X86SchedWriteWidths sched> {
Simon Pilgrim21e89792018-04-13 14:36:59 +000011732 defm W : avx512_common_3Op_rm_imm8<wOp, OpNode, Prefix##"w", sched,
Simon Pilgrim36be8522017-11-29 18:52:20 +000011733 avx512vl_i16_info, avx512vl_i16_info, HasVBMI2>,
11734 VEX_W, EVEX_CD8<16, CD8VF>;
Coby Tayree71e37cc2017-11-21 09:48:44 +000011735 defm D : avx512_common_3Op_imm8<Prefix##"d", avx512vl_i32_info, dqOp,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011736 OpNode, sched, HasVBMI2>, AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Coby Tayree71e37cc2017-11-21 09:48:44 +000011737 defm Q : avx512_common_3Op_imm8<Prefix##"q", avx512vl_i64_info, dqOp, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011738 sched, HasVBMI2>, AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Coby Tayree71e37cc2017-11-21 09:48:44 +000011739}
11740
11741// Concat & Shift
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011742defm VPSHLDV : VBMI2_shift_var<0x70, 0x71, "vpshldv", X86VShldv, SchedWriteVecIMul>;
11743defm VPSHRDV : VBMI2_shift_var<0x72, 0x73, "vpshrdv", X86VShrdv, SchedWriteVecIMul>;
11744defm VPSHLD : VBMI2_shift_imm<0x70, 0x71, "vpshld", X86VShld, SchedWriteVecIMul>;
11745defm VPSHRD : VBMI2_shift_imm<0x72, 0x73, "vpshrd", X86VShrd, SchedWriteVecIMul>;
Simon Pilgrim36be8522017-11-29 18:52:20 +000011746
Coby Tayree71e37cc2017-11-21 09:48:44 +000011747// Compress
Simon Pilgrim21e89792018-04-13 14:36:59 +000011748defm VPCOMPRESSB : compress_by_elt_width<0x63, "vpcompressb", WriteVarShuffle256,
Craig Topper4f9cac62018-06-13 00:04:04 +000011749 avx512vl_i8_info, HasVBMI2>, EVEX,
11750 NotMemoryFoldable;
Simon Pilgrim21e89792018-04-13 14:36:59 +000011751defm VPCOMPRESSW : compress_by_elt_width <0x63, "vpcompressw", WriteVarShuffle256,
Craig Topper4f9cac62018-06-13 00:04:04 +000011752 avx512vl_i16_info, HasVBMI2>, EVEX, VEX_W,
11753 NotMemoryFoldable;
Coby Tayree71e37cc2017-11-21 09:48:44 +000011754// Expand
Simon Pilgrim21e89792018-04-13 14:36:59 +000011755defm VPEXPANDB : expand_by_elt_width <0x62, "vpexpandb", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +000011756 avx512vl_i8_info, HasVBMI2>, EVEX;
Simon Pilgrim21e89792018-04-13 14:36:59 +000011757defm VPEXPANDW : expand_by_elt_width <0x62, "vpexpandw", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +000011758 avx512vl_i16_info, HasVBMI2>, EVEX, VEX_W;
Coby Tayree71e37cc2017-11-21 09:48:44 +000011759
Coby Tayree3880f2a2017-11-21 10:04:28 +000011760//===----------------------------------------------------------------------===//
11761// VNNI
11762//===----------------------------------------------------------------------===//
11763
11764let Constraints = "$src1 = $dst" in
11765multiclass VNNI_rmb<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011766 X86FoldableSchedWrite sched, X86VectorVTInfo VTI> {
Coby Tayree3880f2a2017-11-21 10:04:28 +000011767 defm r : AVX512_maskable_3src<Op, MRMSrcReg, VTI, (outs VTI.RC:$dst),
11768 (ins VTI.RC:$src2, VTI.RC:$src3), OpStr,
11769 "$src3, $src2", "$src2, $src3",
11770 (VTI.VT (OpNode VTI.RC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +000011771 VTI.RC:$src2, VTI.RC:$src3))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011772 EVEX_4V, T8PD, Sched<[sched]>;
Coby Tayree3880f2a2017-11-21 10:04:28 +000011773 defm m : AVX512_maskable_3src<Op, MRMSrcMem, VTI, (outs VTI.RC:$dst),
11774 (ins VTI.RC:$src2, VTI.MemOp:$src3), OpStr,
11775 "$src3, $src2", "$src2, $src3",
11776 (VTI.VT (OpNode VTI.RC:$src1, VTI.RC:$src2,
11777 (VTI.VT (bitconvert
Simon Pilgrime9376b92018-04-12 19:59:35 +000011778 (VTI.LdFrag addr:$src3)))))>,
11779 EVEX_4V, EVEX_CD8<32, CD8VF>, T8PD,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011780 Sched<[sched.Folded, ReadAfterLd]>;
Coby Tayree3880f2a2017-11-21 10:04:28 +000011781 defm mb : AVX512_maskable_3src<Op, MRMSrcMem, VTI, (outs VTI.RC:$dst),
11782 (ins VTI.RC:$src2, VTI.ScalarMemOp:$src3),
11783 OpStr, "${src3}"##VTI.BroadcastStr##", $src2",
11784 "$src2, ${src3}"##VTI.BroadcastStr,
11785 (OpNode VTI.RC:$src1, VTI.RC:$src2,
11786 (VTI.VT (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +000011787 (VTI.ScalarLdFrag addr:$src3))))>,
11788 EVEX_4V, EVEX_CD8<32, CD8VF>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011789 T8PD, Sched<[sched.Folded, ReadAfterLd]>;
Coby Tayree3880f2a2017-11-21 10:04:28 +000011790}
11791
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011792multiclass VNNI_common<bits<8> Op, string OpStr, SDNode OpNode,
11793 X86SchedWriteWidths sched> {
Coby Tayree3880f2a2017-11-21 10:04:28 +000011794 let Predicates = [HasVNNI] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011795 defm Z : VNNI_rmb<Op, OpStr, OpNode, sched.ZMM, v16i32_info>, EVEX_V512;
Coby Tayree3880f2a2017-11-21 10:04:28 +000011796 let Predicates = [HasVNNI, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011797 defm Z256 : VNNI_rmb<Op, OpStr, OpNode, sched.YMM, v8i32x_info>, EVEX_V256;
11798 defm Z128 : VNNI_rmb<Op, OpStr, OpNode, sched.XMM, v4i32x_info>, EVEX_V128;
Coby Tayree3880f2a2017-11-21 10:04:28 +000011799 }
11800}
11801
Simon Pilgrim21e89792018-04-13 14:36:59 +000011802// FIXME: Is there a better scheduler class for VPDP?
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011803defm VPDPBUSD : VNNI_common<0x50, "vpdpbusd", X86Vpdpbusd, SchedWriteVecIMul>;
11804defm VPDPBUSDS : VNNI_common<0x51, "vpdpbusds", X86Vpdpbusds, SchedWriteVecIMul>;
11805defm VPDPWSSD : VNNI_common<0x52, "vpdpwssd", X86Vpdpwssd, SchedWriteVecIMul>;
11806defm VPDPWSSDS : VNNI_common<0x53, "vpdpwssds", X86Vpdpwssds, SchedWriteVecIMul>;
Coby Tayree3880f2a2017-11-21 10:04:28 +000011807
Coby Tayree5c7fe5d2017-11-21 10:32:42 +000011808//===----------------------------------------------------------------------===//
11809// Bit Algorithms
11810//===----------------------------------------------------------------------===//
11811
Simon Pilgrim21e89792018-04-13 14:36:59 +000011812// FIXME: Is there a better scheduler class for VPOPCNTB/VPOPCNTW?
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000011813defm VPOPCNTB : avx512_unary_rm_vl<0x54, "vpopcntb", ctpop, SchedWriteVecALU,
Craig Topperc0896052017-12-16 02:40:28 +000011814 avx512vl_i8_info, HasBITALG>;
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000011815defm VPOPCNTW : avx512_unary_rm_vl<0x54, "vpopcntw", ctpop, SchedWriteVecALU,
Craig Topperc0896052017-12-16 02:40:28 +000011816 avx512vl_i16_info, HasBITALG>, VEX_W;
11817
11818defm : avx512_unary_lowering<"VPOPCNTB", ctpop, avx512vl_i8_info, HasBITALG>;
11819defm : avx512_unary_lowering<"VPOPCNTW", ctpop, avx512vl_i16_info, HasBITALG>;
Coby Tayree5c7fe5d2017-11-21 10:32:42 +000011820
Simon Pilgrim21e89792018-04-13 14:36:59 +000011821multiclass VPSHUFBITQMB_rm<X86FoldableSchedWrite sched, X86VectorVTInfo VTI> {
Coby Tayreee8bdd382017-11-23 11:15:50 +000011822 defm rr : AVX512_maskable_cmp<0x8F, MRMSrcReg, VTI, (outs VTI.KRC:$dst),
11823 (ins VTI.RC:$src1, VTI.RC:$src2),
11824 "vpshufbitqmb",
11825 "$src2, $src1", "$src1, $src2",
11826 (X86Vpshufbitqmb (VTI.VT VTI.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +000011827 (VTI.VT VTI.RC:$src2))>, EVEX_4V, T8PD,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011828 Sched<[sched]>;
Coby Tayreee8bdd382017-11-23 11:15:50 +000011829 defm rm : AVX512_maskable_cmp<0x8F, MRMSrcMem, VTI, (outs VTI.KRC:$dst),
11830 (ins VTI.RC:$src1, VTI.MemOp:$src2),
11831 "vpshufbitqmb",
11832 "$src2, $src1", "$src1, $src2",
11833 (X86Vpshufbitqmb (VTI.VT VTI.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +000011834 (VTI.VT (bitconvert (VTI.LdFrag addr:$src2))))>,
11835 EVEX_4V, EVEX_CD8<8, CD8VF>, T8PD,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011836 Sched<[sched.Folded, ReadAfterLd]>;
Coby Tayreee8bdd382017-11-23 11:15:50 +000011837}
11838
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011839multiclass VPSHUFBITQMB_common<X86SchedWriteWidths sched, AVX512VLVectorVTInfo VTI> {
Coby Tayreee8bdd382017-11-23 11:15:50 +000011840 let Predicates = [HasBITALG] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011841 defm Z : VPSHUFBITQMB_rm<sched.ZMM, VTI.info512>, EVEX_V512;
Coby Tayreee8bdd382017-11-23 11:15:50 +000011842 let Predicates = [HasBITALG, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011843 defm Z256 : VPSHUFBITQMB_rm<sched.YMM, VTI.info256>, EVEX_V256;
11844 defm Z128 : VPSHUFBITQMB_rm<sched.XMM, VTI.info128>, EVEX_V128;
Coby Tayreee8bdd382017-11-23 11:15:50 +000011845 }
11846}
11847
Simon Pilgrim21e89792018-04-13 14:36:59 +000011848// FIXME: Is there a better scheduler class for VPSHUFBITQMB?
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011849defm VPSHUFBITQMB : VPSHUFBITQMB_common<SchedWriteVecIMul, avx512vl_i8_info>;
Coby Tayreee8bdd382017-11-23 11:15:50 +000011850
Coby Tayreed8b17be2017-11-26 09:36:41 +000011851//===----------------------------------------------------------------------===//
11852// GFNI
11853//===----------------------------------------------------------------------===//
11854
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011855multiclass GF2P8MULB_avx512_common<bits<8> Op, string OpStr, SDNode OpNode,
11856 X86SchedWriteWidths sched> {
Coby Tayreed8b17be2017-11-26 09:36:41 +000011857 let Predicates = [HasGFNI, HasAVX512, HasBWI] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011858 defm Z : avx512_binop_rm<Op, OpStr, OpNode, v64i8_info, sched.ZMM, 1>,
11859 EVEX_V512;
Coby Tayreed8b17be2017-11-26 09:36:41 +000011860 let Predicates = [HasGFNI, HasVLX, HasBWI] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011861 defm Z256 : avx512_binop_rm<Op, OpStr, OpNode, v32i8x_info, sched.YMM, 1>,
11862 EVEX_V256;
11863 defm Z128 : avx512_binop_rm<Op, OpStr, OpNode, v16i8x_info, sched.XMM, 1>,
11864 EVEX_V128;
Coby Tayreed8b17be2017-11-26 09:36:41 +000011865 }
11866}
11867
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011868defm VGF2P8MULB : GF2P8MULB_avx512_common<0xCF, "vgf2p8mulb", X86GF2P8mulb,
11869 SchedWriteVecALU>,
11870 EVEX_CD8<8, CD8VF>, T8PD;
Coby Tayreed8b17be2017-11-26 09:36:41 +000011871
11872multiclass GF2P8AFFINE_avx512_rmb_imm<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011873 X86FoldableSchedWrite sched, X86VectorVTInfo VTI,
Coby Tayreed8b17be2017-11-26 09:36:41 +000011874 X86VectorVTInfo BcstVTI>
Simon Pilgrim21e89792018-04-13 14:36:59 +000011875 : avx512_3Op_rm_imm8<Op, OpStr, OpNode, sched, VTI, VTI> {
Coby Tayreed8b17be2017-11-26 09:36:41 +000011876 let ExeDomain = VTI.ExeDomain in
11877 defm rmbi : AVX512_maskable<Op, MRMSrcMem, VTI, (outs VTI.RC:$dst),
11878 (ins VTI.RC:$src1, VTI.ScalarMemOp:$src2, u8imm:$src3),
11879 OpStr, "$src3, ${src2}"##BcstVTI.BroadcastStr##", $src1",
11880 "$src1, ${src2}"##BcstVTI.BroadcastStr##", $src3",
11881 (OpNode (VTI.VT VTI.RC:$src1),
11882 (bitconvert (BcstVTI.VT (X86VBroadcast (loadi64 addr:$src2)))),
Simon Pilgrime9376b92018-04-12 19:59:35 +000011883 (i8 imm:$src3))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011884 Sched<[sched.Folded, ReadAfterLd]>;
Coby Tayreed8b17be2017-11-26 09:36:41 +000011885}
11886
Simon Pilgrim36be8522017-11-29 18:52:20 +000011887multiclass GF2P8AFFINE_avx512_common<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011888 X86SchedWriteWidths sched> {
Coby Tayreed8b17be2017-11-26 09:36:41 +000011889 let Predicates = [HasGFNI, HasAVX512, HasBWI] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011890 defm Z : GF2P8AFFINE_avx512_rmb_imm<Op, OpStr, OpNode, sched.ZMM,
11891 v64i8_info, v8i64_info>, EVEX_V512;
Coby Tayreed8b17be2017-11-26 09:36:41 +000011892 let Predicates = [HasGFNI, HasVLX, HasBWI] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011893 defm Z256 : GF2P8AFFINE_avx512_rmb_imm<Op, OpStr, OpNode, sched.YMM,
11894 v32i8x_info, v4i64x_info>, EVEX_V256;
11895 defm Z128 : GF2P8AFFINE_avx512_rmb_imm<Op, OpStr, OpNode, sched.XMM,
11896 v16i8x_info, v2i64x_info>, EVEX_V128;
Coby Tayreed8b17be2017-11-26 09:36:41 +000011897 }
11898}
11899
Craig Topperb18d6222018-01-06 07:18:08 +000011900defm VGF2P8AFFINEINVQB : GF2P8AFFINE_avx512_common<0xCF, "vgf2p8affineinvqb",
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011901 X86GF2P8affineinvqb, SchedWriteVecIMul>,
Craig Topperb18d6222018-01-06 07:18:08 +000011902 EVEX_4V, EVEX_CD8<8, CD8VF>, VEX_W, AVX512AIi8Base;
11903defm VGF2P8AFFINEQB : GF2P8AFFINE_avx512_common<0xCE, "vgf2p8affineqb",
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011904 X86GF2P8affineqb, SchedWriteVecIMul>,
Craig Topperb18d6222018-01-06 07:18:08 +000011905 EVEX_4V, EVEX_CD8<8, CD8VF>, VEX_W, AVX512AIi8Base;
Craig Topper15349292018-06-02 02:15:10 +000011906
11907
11908//===----------------------------------------------------------------------===//
11909// AVX5124FMAPS
11910//===----------------------------------------------------------------------===//
11911
Craig Topper93d8fbd2018-06-02 16:30:39 +000011912let hasSideEffects = 0, mayLoad = 1, ExeDomain = SSEPackedSingle,
11913 Constraints = "$src1 = $dst" in {
11914defm V4FMADDPSrm : AVX512_maskable_3src_in_asm<0x9A, MRMSrcMem, v16f32_info,
11915 (outs VR512:$dst), (ins VR512:$src2, f128mem:$src3),
11916 "v4fmaddps", "$src3, $src2", "$src2, $src3",
Simon Pilgrim14ee66e2018-06-11 17:28:00 +000011917 []>, EVEX_V512, EVEX_4V, T8XD, EVEX_CD8<32, CD8VQ>,
11918 Sched<[SchedWriteFMA.ZMM.Folded]>;
Craig Topper15349292018-06-02 02:15:10 +000011919
Craig Topper93d8fbd2018-06-02 16:30:39 +000011920defm V4FNMADDPSrm : AVX512_maskable_3src_in_asm<0xAA, MRMSrcMem, v16f32_info,
11921 (outs VR512:$dst), (ins VR512:$src2, f128mem:$src3),
11922 "v4fnmaddps", "$src3, $src2", "$src2, $src3",
Simon Pilgrim14ee66e2018-06-11 17:28:00 +000011923 []>, EVEX_V512, EVEX_4V, T8XD, EVEX_CD8<32, CD8VQ>,
11924 Sched<[SchedWriteFMA.ZMM.Folded]>;
Craig Topper15349292018-06-02 02:15:10 +000011925
Craig Topper93d8fbd2018-06-02 16:30:39 +000011926defm V4FMADDSSrm : AVX512_maskable_3src_in_asm<0x9B, MRMSrcMem, f32x_info,
11927 (outs VR128X:$dst), (ins VR128X:$src2, f128mem:$src3),
11928 "v4fmaddss", "$src3, $src2", "$src2, $src3",
Simon Pilgrim14ee66e2018-06-11 17:28:00 +000011929 []>, EVEX_V128, EVEX_4V, T8XD, EVEX_CD8<32, CD8VF>,
11930 Sched<[SchedWriteFMA.Scl.Folded]>;
Craig Topper15349292018-06-02 02:15:10 +000011931
Craig Topper93d8fbd2018-06-02 16:30:39 +000011932defm V4FNMADDSSrm : AVX512_maskable_3src_in_asm<0xAB, MRMSrcMem, f32x_info,
11933 (outs VR128X:$dst), (ins VR128X:$src2, f128mem:$src3),
11934 "v4fnmaddss", "$src3, $src2", "$src2, $src3",
Simon Pilgrim14ee66e2018-06-11 17:28:00 +000011935 []>, EVEX_V128, EVEX_4V, T8XD, EVEX_CD8<32, CD8VF>,
11936 Sched<[SchedWriteFMA.Scl.Folded]>;
Craig Topper15349292018-06-02 02:15:10 +000011937}
11938
11939//===----------------------------------------------------------------------===//
11940// AVX5124VNNIW
11941//===----------------------------------------------------------------------===//
11942
Craig Topper93d8fbd2018-06-02 16:30:39 +000011943let hasSideEffects = 0, mayLoad = 1, ExeDomain = SSEPackedInt,
11944 Constraints = "$src1 = $dst" in {
11945defm VP4DPWSSDrm : AVX512_maskable_3src_in_asm<0x52, MRMSrcMem, v16i32_info,
11946 (outs VR512:$dst), (ins VR512:$src2, f128mem:$src3),
11947 "vp4dpwssd", "$src3, $src2", "$src2, $src3",
Simon Pilgrim14ee66e2018-06-11 17:28:00 +000011948 []>, EVEX_V512, EVEX_4V, T8XD, EVEX_CD8<32, CD8VQ>,
11949 Sched<[SchedWriteFMA.ZMM.Folded]>;
Craig Topper15349292018-06-02 02:15:10 +000011950
Craig Topper93d8fbd2018-06-02 16:30:39 +000011951defm VP4DPWSSDSrm : AVX512_maskable_3src_in_asm<0x53, MRMSrcMem, v16i32_info,
11952 (outs VR512:$dst), (ins VR512:$src2, f128mem:$src3),
11953 "vp4dpwssds", "$src3, $src2", "$src2, $src3",
Simon Pilgrim14ee66e2018-06-11 17:28:00 +000011954 []>, EVEX_V512, EVEX_4V, T8XD, EVEX_CD8<32, CD8VQ>,
11955 Sched<[SchedWriteFMA.ZMM.Folded]>;
Craig Topper15349292018-06-02 02:15:10 +000011956}
11957