blob: 9753464ad7685c8fc95cc1041ec8144cf086fe3e [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
Igor Bregerfca0a342016-01-28 13:19:25 +000033 // The mask VT.
Guy Blank548e22a2017-05-19 12:35:15 +000034 ValueType KVT = !cast<ValueType>("v" # NumElts # "i1");
Simon Pilgrimb13961d2016-06-11 14:34:10 +000035
Adam Nemet5ed17da2014-08-21 19:50:07 +000036 // Suffix used in the instruction mnemonic.
37 string Suffix = suffix;
38
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000039 // VTName is a string name for vector VT. For vector types it will be
40 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
41 // It is a little bit complex for scalar types, where NumElts = 1.
42 // In this case we build v4f32 or v2f64
43 string VTName = "v" # !if (!eq (NumElts, 1),
44 !if (!eq (EltVT.Size, 32), 4,
45 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000046
Adam Nemet5ed17da2014-08-21 19:50:07 +000047 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000048 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000049
50 string EltTypeName = !cast<string>(EltVT);
51 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000052 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
53 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000054
55 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000057
58 // Size of RC in bits, e.g. 512 for VR512.
59 int Size = VT.Size;
60
61 // The corresponding memory operand, e.g. i512mem for VR512.
62 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000063 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
Ayman Musaf77219e2017-02-13 09:55:48 +000064 // FP scalar memory operand for intrinsics - ssmem/sdmem.
65 Operand IntScalarMemOp = !if (!eq (EltTypeName, "f32"), !cast<Operand>("ssmem"),
66 !if (!eq (EltTypeName, "f64"), !cast<Operand>("sdmem"), ?));
Robert Khasanov2ea081d2014-08-25 14:49:34 +000067
68 // Load patterns
69 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
70 // due to load promotion during legalization
71 PatFrag LdFrag = !cast<PatFrag>("load" #
72 !if (!eq (TypeVariantName, "i"),
73 !if (!eq (Size, 128), "v2i64",
74 !if (!eq (Size, 256), "v4i64",
Craig Toppera78b7682016-08-11 06:04:07 +000075 !if (!eq (Size, 512), "v8i64",
76 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000077
78 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
Craig Toppera78b7682016-08-11 06:04:07 +000079 !if (!eq (TypeVariantName, "i"),
80 !if (!eq (Size, 128), "v2i64",
81 !if (!eq (Size, 256), "v4i64",
82 !if (!eq (Size, 512), "v8i64",
83 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000084
Robert Khasanov2ea081d2014-08-25 14:49:34 +000085 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000086
Craig Topperd9fe6642017-02-21 04:26:10 +000087 ComplexPattern ScalarIntMemCPat = !if (!eq (EltTypeName, "f32"),
88 !cast<ComplexPattern>("sse_load_f32"),
89 !if (!eq (EltTypeName, "f64"),
90 !cast<ComplexPattern>("sse_load_f64"),
91 ?));
92
Adam Nemet5ed17da2014-08-21 19:50:07 +000093 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000094 // Note: For EltSize < 32, FloatVT is illegal and TableGen
95 // fails to compile, so we choose FloatVT = VT
96 ValueType FloatVT = !cast<ValueType>(
97 !if (!eq (!srl(EltSize,5),0),
98 VTName,
99 !if (!eq(TypeVariantName, "i"),
100 "v" # NumElts # "f" # EltSize,
101 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000102
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000103 ValueType IntVT = !cast<ValueType>(
104 !if (!eq (!srl(EltSize,5),0),
105 VTName,
106 !if (!eq(TypeVariantName, "f"),
107 "v" # NumElts # "i" # EltSize,
108 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000109 // The string to specify embedded broadcast in assembly.
110 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000111
Adam Nemet449b3f02014-10-15 23:42:09 +0000112 // 8-bit compressed displacement tuple/subvector format. This is only
113 // defined for NumElts <= 8.
114 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
115 !cast<CD8VForm>("CD8VT" # NumElts), ?);
116
Adam Nemet55536c62014-09-25 23:48:45 +0000117 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
118 !if (!eq (Size, 256), sub_ymm, ?));
119
120 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
121 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
122 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000123
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000124 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
125
Craig Topperabe80cc2016-08-28 06:06:28 +0000126 // A vector tye of the same width with element type i64. This is used to
127 // create patterns for logic ops.
128 ValueType i64VT = !cast<ValueType>("v" # !srl(Size, 6) # "i64");
129
Adam Nemet09377232014-10-08 23:25:31 +0000130 // A vector type of the same width with element type i32. This is used to
131 // create the canonical constant zero node ImmAllZerosV.
132 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
133 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000134
135 string ZSuffix = !if (!eq (Size, 128), "Z128",
136 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000137}
138
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000139def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
140def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000141def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
142def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000143def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
144def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000145
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000146// "x" in v32i8x_info means RC = VR256X
147def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
148def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
149def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
150def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000151def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
152def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000153
154def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
155def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
156def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
157def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000158def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
159def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000160
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000161// We map scalar types to the smallest (128-bit) vector type
162// with the appropriate element type. This allows to use the same masking logic.
Asaf Badouh2744d212015-09-20 14:31:19 +0000163def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">;
164def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000165def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
166def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
167
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000168class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
169 X86VectorVTInfo i128> {
170 X86VectorVTInfo info512 = i512;
171 X86VectorVTInfo info256 = i256;
172 X86VectorVTInfo info128 = i128;
173}
174
175def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
176 v16i8x_info>;
177def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
178 v8i16x_info>;
179def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
180 v4i32x_info>;
181def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
182 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000183def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
184 v4f32x_info>;
185def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
186 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000187
Ayman Musa721d97f2017-06-27 12:08:37 +0000188class X86KVectorVTInfo<RegisterClass _krc, RegisterClass _krcwm,
189 ValueType _vt> {
190 RegisterClass KRC = _krc;
191 RegisterClass KRCWM = _krcwm;
192 ValueType KVT = _vt;
193}
194
Michael Zuckerman9e588312017-10-31 10:00:19 +0000195def v1i1_info : X86KVectorVTInfo<VK1, VK1WM, v1i1>;
Ayman Musa721d97f2017-06-27 12:08:37 +0000196def v2i1_info : X86KVectorVTInfo<VK2, VK2WM, v2i1>;
197def v4i1_info : X86KVectorVTInfo<VK4, VK4WM, v4i1>;
198def v8i1_info : X86KVectorVTInfo<VK8, VK8WM, v8i1>;
199def v16i1_info : X86KVectorVTInfo<VK16, VK16WM, v16i1>;
200def v32i1_info : X86KVectorVTInfo<VK32, VK32WM, v32i1>;
201def v64i1_info : X86KVectorVTInfo<VK64, VK64WM, v64i1>;
202
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000203// This multiclass generates the masking variants from the non-masking
204// variant. It only provides the assembly pieces for the masking variants.
205// It assumes custom ISel patterns for masking which can be provided as
206// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000207multiclass AVX512_maskable_custom<bits<8> O, Format F,
208 dag Outs,
209 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
210 string OpcodeStr,
211 string AttSrcAsm, string IntelSrcAsm,
212 list<dag> Pattern,
213 list<dag> MaskingPattern,
214 list<dag> ZeroMaskingPattern,
Simon Pilgrimd3e21c62017-12-09 16:20:54 +0000215 InstrItinClass itin,
Adam Nemet34801422014-10-08 23:25:39 +0000216 string MaskingConstraint = "",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000217 bit IsCommutable = 0,
218 bit IsKCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000219 let isCommutable = IsCommutable in
220 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000221 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
Craig Topper9d2cab72016-01-11 01:03:40 +0000222 "$dst, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000223 Pattern, itin>;
224
225 // Prefer over VMOV*rrk Pat<>
Craig Topper63801df2017-02-19 21:44:35 +0000226 let isCommutable = IsKCommutable in
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000227 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000228 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
229 "$dst {${mask}}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000230 MaskingPattern, itin>,
231 EVEX_K {
232 // In case of the 3src subclass this is overridden with a let.
233 string Constraints = MaskingConstraint;
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000234 }
235
236 // Zero mask does not add any restrictions to commute operands transformation.
237 // So, it is Ok to use IsCommutable instead of IsKCommutable.
Craig Topper63801df2017-02-19 21:44:35 +0000238 let isCommutable = IsCommutable in // Prefer over VMOV*rrkz Pat<>
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000239 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000240 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
241 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000242 ZeroMaskingPattern,
243 itin>,
244 EVEX_KZ;
245}
246
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000247
Adam Nemet34801422014-10-08 23:25:39 +0000248// Common base class of AVX512_maskable and AVX512_maskable_3src.
249multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
250 dag Outs,
251 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
252 string OpcodeStr,
253 string AttSrcAsm, string IntelSrcAsm,
254 dag RHS, dag MaskingRHS,
Simon Pilgrim07dc6d62017-12-06 13:14:44 +0000255 InstrItinClass itin,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000256 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000257 string MaskingConstraint = "",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000258 bit IsCommutable = 0,
259 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000260 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
261 AttSrcAsm, IntelSrcAsm,
262 [(set _.RC:$dst, RHS)],
263 [(set _.RC:$dst, MaskingRHS)],
264 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000265 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Simon Pilgrimd3e21c62017-12-09 16:20:54 +0000266 itin, MaskingConstraint, IsCommutable,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000267 IsKCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000268
Adam Nemet2e91ee52014-08-14 17:13:19 +0000269// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000270// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000271// perserved vector elements come from a new dummy input operand tied to $dst.
Craig Topper3a622a12017-08-17 15:40:25 +0000272// This version uses a separate dag for non-masking and masking.
273multiclass AVX512_maskable_split<bits<8> O, Format F, X86VectorVTInfo _,
274 dag Outs, dag Ins, string OpcodeStr,
275 string AttSrcAsm, string IntelSrcAsm,
276 dag RHS, dag MaskRHS,
Simon Pilgrimaa902be2017-12-06 15:48:40 +0000277 InstrItinClass itin,
Craig Topper3a622a12017-08-17 15:40:25 +0000278 bit IsCommutable = 0, bit IsKCommutable = 0,
279 SDNode Select = vselect> :
280 AVX512_maskable_custom<O, F, Outs, Ins,
281 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
282 !con((ins _.KRCWM:$mask), Ins),
283 OpcodeStr, AttSrcAsm, IntelSrcAsm,
284 [(set _.RC:$dst, RHS)],
285 [(set _.RC:$dst,
286 (Select _.KRCWM:$mask, MaskRHS, _.RC:$src0))],
287 [(set _.RC:$dst,
288 (Select _.KRCWM:$mask, MaskRHS, _.ImmAllZerosV))],
Simon Pilgrimd3e21c62017-12-09 16:20:54 +0000289 itin, "$src0 = $dst", IsCommutable, IsKCommutable>;
Craig Topper3a622a12017-08-17 15:40:25 +0000290
291// This multiclass generates the unconditional/non-masking, the masking and
292// the zero-masking variant of the vector instruction. In the masking case, the
293// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000294multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
295 dag Outs, dag Ins, string OpcodeStr,
296 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000297 dag RHS,
Simon Pilgrimaa902be2017-12-06 15:48:40 +0000298 InstrItinClass itin,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000299 bit IsCommutable = 0, bit IsKCommutable = 0,
300 SDNode Select = vselect> :
Adam Nemet34801422014-10-08 23:25:39 +0000301 AVX512_maskable_common<O, F, _, Outs, Ins,
302 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
303 !con((ins _.KRCWM:$mask), Ins),
304 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Simon Pilgrim07dc6d62017-12-06 13:14:44 +0000305 (Select _.KRCWM:$mask, RHS, _.RC:$src0), itin,
306 Select, "$src0 = $dst", IsCommutable, IsKCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000307
308// This multiclass generates the unconditional/non-masking, the masking and
309// the zero-masking variant of the scalar instruction.
310multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
311 dag Outs, dag Ins, string OpcodeStr,
312 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000313 dag RHS,
Simon Pilgrim4a9b1e12017-12-05 16:10:57 +0000314 InstrItinClass itin,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000315 bit IsCommutable = 0> :
Craig Topper1aa49ca2017-09-01 07:58:14 +0000316 AVX512_maskable<O, F, _, Outs, Ins, OpcodeStr, AttSrcAsm, IntelSrcAsm,
317 RHS, itin, IsCommutable, 0, X86selects>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000318
Adam Nemet34801422014-10-08 23:25:39 +0000319// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000320// ($src1) is already tied to $dst so we just use that for the preserved
321// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
322// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000323multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
324 dag Outs, dag NonTiedIns, string OpcodeStr,
325 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim07dc6d62017-12-06 13:14:44 +0000326 dag RHS, InstrItinClass itin,
Simon Pilgrim6a009702017-11-29 17:21:15 +0000327 bit IsCommutable = 0,
Craig Topper1aa49ca2017-09-01 07:58:14 +0000328 bit IsKCommutable = 0,
Craig Topperb16598d2017-09-01 07:58:16 +0000329 SDNode Select = vselect,
330 bit MaskOnly = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000331 AVX512_maskable_common<O, F, _, Outs,
332 !con((ins _.RC:$src1), NonTiedIns),
333 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
334 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
Craig Topperb16598d2017-09-01 07:58:16 +0000335 OpcodeStr, AttSrcAsm, IntelSrcAsm,
336 !if(MaskOnly, (null_frag), RHS),
Simon Pilgrim07dc6d62017-12-06 13:14:44 +0000337 (Select _.KRCWM:$mask, RHS, _.RC:$src1), itin,
338 Select, "", IsCommutable, IsKCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000339
Igor Breger15820b02015-07-01 13:24:28 +0000340multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _,
341 dag Outs, dag NonTiedIns, string OpcodeStr,
342 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim4a9b1e12017-12-05 16:10:57 +0000343 dag RHS, InstrItinClass itin,
Simon Pilgrim6a009702017-11-29 17:21:15 +0000344 bit IsCommutable = 0,
Craig Topperb16598d2017-09-01 07:58:16 +0000345 bit IsKCommutable = 0,
346 bit MaskOnly = 0> :
Craig Topper1aa49ca2017-09-01 07:58:14 +0000347 AVX512_maskable_3src<O, F, _, Outs, NonTiedIns, OpcodeStr, AttSrcAsm,
Simon Pilgrim6a009702017-11-29 17:21:15 +0000348 IntelSrcAsm, RHS, itin, IsCommutable, IsKCommutable,
Craig Topperb16598d2017-09-01 07:58:16 +0000349 X86selects, MaskOnly>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000350
Adam Nemet34801422014-10-08 23:25:39 +0000351multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
352 dag Outs, dag Ins,
353 string OpcodeStr,
354 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim569e53b2017-12-03 21:43:54 +0000355 list<dag> Pattern,
Simon Pilgrim4a9b1e12017-12-05 16:10:57 +0000356 InstrItinClass itin> :
Adam Nemet34801422014-10-08 23:25:39 +0000357 AVX512_maskable_custom<O, F, Outs, Ins,
358 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
359 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000360 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Simon Pilgrimd3e21c62017-12-09 16:20:54 +0000361 itin, "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000362
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000363
364// Instruction with mask that puts result in mask register,
365// like "compare" and "vptest"
366multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
367 dag Outs,
368 dag Ins, dag MaskingIns,
369 string OpcodeStr,
370 string AttSrcAsm, string IntelSrcAsm,
371 list<dag> Pattern,
Craig Topper225da2c2016-08-27 05:22:15 +0000372 list<dag> MaskingPattern,
Simon Pilgrim4a9b1e12017-12-05 16:10:57 +0000373 InstrItinClass itin,
Craig Topper225da2c2016-08-27 05:22:15 +0000374 bit IsCommutable = 0> {
375 let isCommutable = IsCommutable in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000376 def NAME: AVX512<O, F, Outs, Ins,
Craig Topper156622a2016-01-11 00:44:56 +0000377 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
378 "$dst, "#IntelSrcAsm#"}",
Simon Pilgrimbb791b32017-11-30 13:18:06 +0000379 Pattern, itin>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000380
381 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Craig Topper156622a2016-01-11 00:44:56 +0000382 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
383 "$dst {${mask}}, "#IntelSrcAsm#"}",
Simon Pilgrimbb791b32017-11-30 13:18:06 +0000384 MaskingPattern, itin>, EVEX_K;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000385}
386
387multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
388 dag Outs,
389 dag Ins, dag MaskingIns,
390 string OpcodeStr,
391 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000392 dag RHS, dag MaskingRHS,
Simon Pilgrim4a9b1e12017-12-05 16:10:57 +0000393 InstrItinClass itin,
Craig Topper225da2c2016-08-27 05:22:15 +0000394 bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000395 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
396 AttSrcAsm, IntelSrcAsm,
397 [(set _.KRC:$dst, RHS)],
Simon Pilgrimbb791b32017-11-30 13:18:06 +0000398 [(set _.KRC:$dst, MaskingRHS)], itin, IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000399
400multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
401 dag Outs, dag Ins, string OpcodeStr,
402 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim4a9b1e12017-12-05 16:10:57 +0000403 dag RHS, InstrItinClass itin,
Simon Pilgrimbb791b32017-11-30 13:18:06 +0000404 bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000405 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
406 !con((ins _.KRCWM:$mask), Ins),
407 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Simon Pilgrimbb791b32017-11-30 13:18:06 +0000408 (and _.KRCWM:$mask, RHS), itin, IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000409
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000410multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
411 dag Outs, dag Ins, string OpcodeStr,
Simon Pilgrimbb791b32017-11-30 13:18:06 +0000412 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim4a9b1e12017-12-05 16:10:57 +0000413 InstrItinClass itin> :
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000414 AVX512_maskable_custom_cmp<O, F, Outs,
415 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
Simon Pilgrimbb791b32017-11-30 13:18:06 +0000416 AttSrcAsm, IntelSrcAsm, [],[], itin>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000417
Craig Topperabe80cc2016-08-28 06:06:28 +0000418// This multiclass generates the unconditional/non-masking, the masking and
419// the zero-masking variant of the vector instruction. In the masking case, the
420// perserved vector elements come from a new dummy input operand tied to $dst.
421multiclass AVX512_maskable_logic<bits<8> O, Format F, X86VectorVTInfo _,
422 dag Outs, dag Ins, string OpcodeStr,
423 string AttSrcAsm, string IntelSrcAsm,
424 dag RHS, dag MaskedRHS,
Simon Pilgrim4a9b1e12017-12-05 16:10:57 +0000425 InstrItinClass itin,
Craig Topperabe80cc2016-08-28 06:06:28 +0000426 bit IsCommutable = 0, SDNode Select = vselect> :
427 AVX512_maskable_custom<O, F, Outs, Ins,
428 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
429 !con((ins _.KRCWM:$mask), Ins),
430 OpcodeStr, AttSrcAsm, IntelSrcAsm,
431 [(set _.RC:$dst, RHS)],
432 [(set _.RC:$dst,
433 (Select _.KRCWM:$mask, MaskedRHS, _.RC:$src0))],
434 [(set _.RC:$dst,
435 (Select _.KRCWM:$mask, MaskedRHS,
436 _.ImmAllZerosV))],
Simon Pilgrimd3e21c62017-12-09 16:20:54 +0000437 itin, "$src0 = $dst", IsCommutable>;
Craig Topperabe80cc2016-08-28 06:06:28 +0000438
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000439
Craig Topper9d9251b2016-05-08 20:10:20 +0000440// Alias instruction that maps zero vector to pxor / xorp* for AVX-512.
441// This is expanded by ExpandPostRAPseudos to an xorps / vxorps, and then
442// swizzled by ExecutionDepsFix to pxor.
443// We set canFoldAsLoad because this can be converted to a constant-pool
444// load of an all-zeros value if folding it would be beneficial.
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000445let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000446 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000447def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
Craig Topper9d9251b2016-05-08 20:10:20 +0000448 [(set VR512:$dst, (v16i32 immAllZerosV))]>;
Craig Topper516e14c2016-07-11 05:36:48 +0000449def AVX512_512_SETALLONES : I<0, Pseudo, (outs VR512:$dst), (ins), "",
450 [(set VR512:$dst, (v16i32 immAllOnesV))]>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000451}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000452
Craig Topper6393afc2017-01-09 02:44:34 +0000453// Alias instructions that allow VPTERNLOG to be used with a mask to create
454// a mix of all ones and all zeros elements. This is done this way to force
455// the same register to be used as input for all three sources.
Simon Pilgrim26f106f2017-12-08 15:17:32 +0000456let isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteVecALU] in {
Craig Topper6393afc2017-01-09 02:44:34 +0000457def AVX512_512_SEXT_MASK_32 : I<0, Pseudo, (outs VR512:$dst),
458 (ins VK16WM:$mask), "",
459 [(set VR512:$dst, (vselect (v16i1 VK16WM:$mask),
460 (v16i32 immAllOnesV),
461 (v16i32 immAllZerosV)))]>;
462def AVX512_512_SEXT_MASK_64 : I<0, Pseudo, (outs VR512:$dst),
463 (ins VK8WM:$mask), "",
464 [(set VR512:$dst, (vselect (v8i1 VK8WM:$mask),
465 (bc_v8i64 (v16i32 immAllOnesV)),
466 (bc_v8i64 (v16i32 immAllZerosV))))]>;
467}
468
Craig Toppere5ce84a2016-05-08 21:33:53 +0000469let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper09b7e0f2017-01-14 07:29:24 +0000470 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Craig Toppere5ce84a2016-05-08 21:33:53 +0000471def AVX512_128_SET0 : I<0, Pseudo, (outs VR128X:$dst), (ins), "",
472 [(set VR128X:$dst, (v4i32 immAllZerosV))]>;
473def AVX512_256_SET0 : I<0, Pseudo, (outs VR256X:$dst), (ins), "",
474 [(set VR256X:$dst, (v8i32 immAllZerosV))]>;
475}
476
Craig Topperadd9cc62016-12-18 06:23:14 +0000477// Alias instructions that map fld0 to xorps for sse or vxorps for avx.
478// This is expanded by ExpandPostRAPseudos.
479let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper09b7e0f2017-01-14 07:29:24 +0000480 isPseudo = 1, SchedRW = [WriteZero], Predicates = [HasAVX512] in {
Craig Topperadd9cc62016-12-18 06:23:14 +0000481 def AVX512_FsFLD0SS : I<0, Pseudo, (outs FR32X:$dst), (ins), "",
482 [(set FR32X:$dst, fp32imm0)]>;
483 def AVX512_FsFLD0SD : I<0, Pseudo, (outs FR64X:$dst), (ins), "",
484 [(set FR64X:$dst, fpimm0)]>;
485}
486
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000487//===----------------------------------------------------------------------===//
488// AVX-512 - VECTOR INSERT
489//
Craig Topper3a622a12017-08-17 15:40:25 +0000490
491// Supports two different pattern operators for mask and unmasked ops. Allows
492// null_frag to be passed for one.
493multiclass vinsert_for_size_split<int Opcode, X86VectorVTInfo From,
494 X86VectorVTInfo To,
495 SDPatternOperator vinsert_insert,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000496 SDPatternOperator vinsert_for_mask,
497 OpndItins itins> {
Craig Topperc228d792017-09-05 05:49:44 +0000498 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Craig Topper3a622a12017-08-17 15:40:25 +0000499 defm rr : AVX512_maskable_split<Opcode, MRMSrcReg, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000500 (ins To.RC:$src1, From.RC:$src2, u8imm:$src3),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000501 "vinsert" # From.EltTypeName # "x" # From.NumElts,
502 "$src3, $src2, $src1", "$src1, $src2, $src3",
503 (vinsert_insert:$src3 (To.VT To.RC:$src1),
504 (From.VT From.RC:$src2),
Craig Topper3a622a12017-08-17 15:40:25 +0000505 (iPTR imm)),
506 (vinsert_for_mask:$src3 (To.VT To.RC:$src1),
507 (From.VT From.RC:$src2),
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000508 (iPTR imm)), itins.rr>,
509 AVX512AIi8Base, EVEX_4V, Sched<[itins.Sched]>;
Craig Topperc228d792017-09-05 05:49:44 +0000510 let mayLoad = 1 in
Craig Topper3a622a12017-08-17 15:40:25 +0000511 defm rm : AVX512_maskable_split<Opcode, MRMSrcMem, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000512 (ins To.RC:$src1, From.MemOp:$src2, u8imm:$src3),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000513 "vinsert" # From.EltTypeName # "x" # From.NumElts,
514 "$src3, $src2, $src1", "$src1, $src2, $src3",
515 (vinsert_insert:$src3 (To.VT To.RC:$src1),
516 (From.VT (bitconvert (From.LdFrag addr:$src2))),
Craig Topper3a622a12017-08-17 15:40:25 +0000517 (iPTR imm)),
518 (vinsert_for_mask:$src3 (To.VT To.RC:$src1),
519 (From.VT (bitconvert (From.LdFrag addr:$src2))),
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000520 (iPTR imm)), itins.rm>, AVX512AIi8Base, EVEX_4V,
521 EVEX_CD8<From.EltSize, From.CD8TupleForm>,
522 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000523 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000524}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000525
Craig Topper3a622a12017-08-17 15:40:25 +0000526// Passes the same pattern operator for masked and unmasked ops.
527multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From,
528 X86VectorVTInfo To,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000529 SDPatternOperator vinsert_insert,
530 OpndItins itins> :
531 vinsert_for_size_split<Opcode, From, To, vinsert_insert, vinsert_insert, itins>;
Craig Topper3a622a12017-08-17 15:40:25 +0000532
Igor Breger0ede3cb2015-09-20 06:52:42 +0000533multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From,
534 X86VectorVTInfo To, PatFrag vinsert_insert,
535 SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> {
536 let Predicates = p in {
Adam Nemet4285c1f2014-10-15 23:42:17 +0000537 def : Pat<(vinsert_insert:$ins
Igor Breger0ede3cb2015-09-20 06:52:42 +0000538 (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)),
539 (To.VT (!cast<Instruction>(InstrStr#"rr")
540 To.RC:$src1, From.RC:$src2,
541 (INSERT_get_vinsert_imm To.RC:$ins)))>;
542
543 def : Pat<(vinsert_insert:$ins
544 (To.VT To.RC:$src1),
545 (From.VT (bitconvert (From.LdFrag addr:$src2))),
546 (iPTR imm)),
547 (To.VT (!cast<Instruction>(InstrStr#"rm")
548 To.RC:$src1, addr:$src2,
549 (INSERT_get_vinsert_imm To.RC:$ins)))>;
550 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000551}
552
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000553multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000554 ValueType EltVT64, int Opcode256,
555 OpndItins itins> {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000556
557 let Predicates = [HasVLX] in
558 defm NAME # "32x4Z256" : vinsert_for_size<Opcode128,
559 X86VectorVTInfo< 4, EltVT32, VR128X>,
560 X86VectorVTInfo< 8, EltVT32, VR256X>,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000561 vinsert128_insert, itins>, EVEX_V256;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000562
563 defm NAME # "32x4Z" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000564 X86VectorVTInfo< 4, EltVT32, VR128X>,
565 X86VectorVTInfo<16, EltVT32, VR512>,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000566 vinsert128_insert, itins>, EVEX_V512;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000567
568 defm NAME # "64x4Z" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000569 X86VectorVTInfo< 4, EltVT64, VR256X>,
570 X86VectorVTInfo< 8, EltVT64, VR512>,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000571 vinsert256_insert, itins>, VEX_W, EVEX_V512;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000572
Craig Topper3a622a12017-08-17 15:40:25 +0000573 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger0ede3cb2015-09-20 06:52:42 +0000574 let Predicates = [HasVLX, HasDQI] in
Craig Topper3a622a12017-08-17 15:40:25 +0000575 defm NAME # "64x2Z256" : vinsert_for_size_split<Opcode128,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000576 X86VectorVTInfo< 2, EltVT64, VR128X>,
577 X86VectorVTInfo< 4, EltVT64, VR256X>,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000578 null_frag, vinsert128_insert, itins>,
579 VEX_W, EVEX_V256;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000580
Craig Topper3a622a12017-08-17 15:40:25 +0000581 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger0ede3cb2015-09-20 06:52:42 +0000582 let Predicates = [HasDQI] in {
Craig Topper3a622a12017-08-17 15:40:25 +0000583 defm NAME # "64x2Z" : vinsert_for_size_split<Opcode128,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000584 X86VectorVTInfo< 2, EltVT64, VR128X>,
585 X86VectorVTInfo< 8, EltVT64, VR512>,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000586 null_frag, vinsert128_insert, itins>,
587 VEX_W, EVEX_V512;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000588
Craig Topper3a622a12017-08-17 15:40:25 +0000589 defm NAME # "32x8Z" : vinsert_for_size_split<Opcode256,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000590 X86VectorVTInfo< 8, EltVT32, VR256X>,
591 X86VectorVTInfo<16, EltVT32, VR512>,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000592 null_frag, vinsert256_insert, itins>,
593 EVEX_V512;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000594 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000595}
596
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000597// FIXME: Is there a better scheduler itinerary for VINSERTF/VINSERTI?
598let Sched = WriteFShuffle256 in
599def AVX512_VINSERTF : OpndItins<
600 IIC_SSE_SHUFP, IIC_SSE_SHUFP
601>;
602let Sched = WriteShuffle256 in
603def AVX512_VINSERTI : OpndItins<
604 IIC_SSE_PSHUF_RI, IIC_SSE_PSHUF_MI
605>;
606
607defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a, AVX512_VINSERTF>;
608defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a, AVX512_VINSERTI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000609
Igor Breger0ede3cb2015-09-20 06:52:42 +0000610// Codegen pattern with the alternative types,
Craig Topper3a622a12017-08-17 15:40:25 +0000611// Even with AVX512DQ we'll still use these for unmasked operations.
Igor Breger0ede3cb2015-09-20 06:52:42 +0000612defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000613 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000614defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000615 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000616
617defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000618 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000619defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000620 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000621
622defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000623 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000624defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000625 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000626
627// Codegen pattern with the alternative types insert VEC128 into VEC256
628defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
629 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
630defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
631 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
632// Codegen pattern with the alternative types insert VEC128 into VEC512
633defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
634 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
635defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
636 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
637// Codegen pattern with the alternative types insert VEC256 into VEC512
638defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
639 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
640defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
641 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
642
Craig Topperf7a19db2017-10-08 01:33:40 +0000643
644multiclass vinsert_for_mask_cast<string InstrStr, X86VectorVTInfo From,
645 X86VectorVTInfo To, X86VectorVTInfo Cast,
646 PatFrag vinsert_insert,
647 SDNodeXForm INSERT_get_vinsert_imm,
648 list<Predicate> p> {
649let Predicates = p in {
650 def : Pat<(Cast.VT
651 (vselect Cast.KRCWM:$mask,
652 (bitconvert
653 (vinsert_insert:$ins (To.VT To.RC:$src1),
654 (From.VT From.RC:$src2),
655 (iPTR imm))),
656 Cast.RC:$src0)),
657 (!cast<Instruction>(InstrStr#"rrk")
658 Cast.RC:$src0, Cast.KRCWM:$mask, To.RC:$src1, From.RC:$src2,
659 (INSERT_get_vinsert_imm To.RC:$ins))>;
660 def : Pat<(Cast.VT
661 (vselect Cast.KRCWM:$mask,
662 (bitconvert
663 (vinsert_insert:$ins (To.VT To.RC:$src1),
664 (From.VT
665 (bitconvert
666 (From.LdFrag addr:$src2))),
667 (iPTR imm))),
668 Cast.RC:$src0)),
669 (!cast<Instruction>(InstrStr#"rmk")
670 Cast.RC:$src0, Cast.KRCWM:$mask, To.RC:$src1, addr:$src2,
671 (INSERT_get_vinsert_imm To.RC:$ins))>;
672
673 def : Pat<(Cast.VT
674 (vselect Cast.KRCWM:$mask,
675 (bitconvert
676 (vinsert_insert:$ins (To.VT To.RC:$src1),
677 (From.VT From.RC:$src2),
678 (iPTR imm))),
679 Cast.ImmAllZerosV)),
680 (!cast<Instruction>(InstrStr#"rrkz")
681 Cast.KRCWM:$mask, To.RC:$src1, From.RC:$src2,
682 (INSERT_get_vinsert_imm To.RC:$ins))>;
683 def : Pat<(Cast.VT
684 (vselect Cast.KRCWM:$mask,
685 (bitconvert
686 (vinsert_insert:$ins (To.VT To.RC:$src1),
687 (From.VT
688 (bitconvert
689 (From.LdFrag addr:$src2))),
690 (iPTR imm))),
691 Cast.ImmAllZerosV)),
692 (!cast<Instruction>(InstrStr#"rmkz")
693 Cast.KRCWM:$mask, To.RC:$src1, addr:$src2,
694 (INSERT_get_vinsert_imm To.RC:$ins))>;
695}
696}
697
698defm : vinsert_for_mask_cast<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
699 v8f32x_info, vinsert128_insert,
700 INSERT_get_vinsert128_imm, [HasVLX]>;
701defm : vinsert_for_mask_cast<"VINSERTF64x2Z256", v4f32x_info, v8f32x_info,
702 v4f64x_info, vinsert128_insert,
703 INSERT_get_vinsert128_imm, [HasDQI, HasVLX]>;
704
705defm : vinsert_for_mask_cast<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
706 v8i32x_info, vinsert128_insert,
707 INSERT_get_vinsert128_imm, [HasVLX]>;
708defm : vinsert_for_mask_cast<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
709 v8i32x_info, vinsert128_insert,
710 INSERT_get_vinsert128_imm, [HasVLX]>;
711defm : vinsert_for_mask_cast<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
712 v8i32x_info, vinsert128_insert,
713 INSERT_get_vinsert128_imm, [HasVLX]>;
714defm : vinsert_for_mask_cast<"VINSERTF64x2Z256", v4i32x_info, v8i32x_info,
715 v4i64x_info, vinsert128_insert,
716 INSERT_get_vinsert128_imm, [HasDQI, HasVLX]>;
717defm : vinsert_for_mask_cast<"VINSERTF64x2Z256", v8i16x_info, v16i16x_info,
718 v4i64x_info, vinsert128_insert,
719 INSERT_get_vinsert128_imm, [HasDQI, HasVLX]>;
720defm : vinsert_for_mask_cast<"VINSERTF64x2Z256", v16i8x_info, v32i8x_info,
721 v4i64x_info, vinsert128_insert,
722 INSERT_get_vinsert128_imm, [HasDQI, HasVLX]>;
723
724defm : vinsert_for_mask_cast<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
725 v16f32_info, vinsert128_insert,
726 INSERT_get_vinsert128_imm, [HasAVX512]>;
727defm : vinsert_for_mask_cast<"VINSERTF64x2Z", v4f32x_info, v16f32_info,
728 v8f64_info, vinsert128_insert,
729 INSERT_get_vinsert128_imm, [HasDQI]>;
730
731defm : vinsert_for_mask_cast<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
732 v16i32_info, vinsert128_insert,
733 INSERT_get_vinsert128_imm, [HasAVX512]>;
734defm : vinsert_for_mask_cast<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
735 v16i32_info, vinsert128_insert,
736 INSERT_get_vinsert128_imm, [HasAVX512]>;
737defm : vinsert_for_mask_cast<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
738 v16i32_info, vinsert128_insert,
739 INSERT_get_vinsert128_imm, [HasAVX512]>;
740defm : vinsert_for_mask_cast<"VINSERTI64x2Z", v4i32x_info, v16i32_info,
741 v8i64_info, vinsert128_insert,
742 INSERT_get_vinsert128_imm, [HasDQI]>;
743defm : vinsert_for_mask_cast<"VINSERTI64x2Z", v8i16x_info, v32i16_info,
744 v8i64_info, vinsert128_insert,
745 INSERT_get_vinsert128_imm, [HasDQI]>;
746defm : vinsert_for_mask_cast<"VINSERTI64x2Z", v16i8x_info, v64i8_info,
747 v8i64_info, vinsert128_insert,
748 INSERT_get_vinsert128_imm, [HasDQI]>;
749
750defm : vinsert_for_mask_cast<"VINSERTF32x8Z", v4f64x_info, v8f64_info,
751 v16f32_info, vinsert256_insert,
752 INSERT_get_vinsert256_imm, [HasDQI]>;
753defm : vinsert_for_mask_cast<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
754 v8f64_info, vinsert256_insert,
755 INSERT_get_vinsert256_imm, [HasAVX512]>;
756
757defm : vinsert_for_mask_cast<"VINSERTI32x8Z", v4i64x_info, v8i64_info,
758 v16i32_info, vinsert256_insert,
759 INSERT_get_vinsert256_imm, [HasDQI]>;
760defm : vinsert_for_mask_cast<"VINSERTI32x8Z", v16i16x_info, v32i16_info,
761 v16i32_info, vinsert256_insert,
762 INSERT_get_vinsert256_imm, [HasDQI]>;
763defm : vinsert_for_mask_cast<"VINSERTI32x8Z", v32i8x_info, v64i8_info,
764 v16i32_info, vinsert256_insert,
765 INSERT_get_vinsert256_imm, [HasDQI]>;
766defm : vinsert_for_mask_cast<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
767 v8i64_info, vinsert256_insert,
768 INSERT_get_vinsert256_imm, [HasAVX512]>;
769defm : vinsert_for_mask_cast<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
770 v8i64_info, vinsert256_insert,
771 INSERT_get_vinsert256_imm, [HasAVX512]>;
772defm : vinsert_for_mask_cast<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
773 v8i64_info, vinsert256_insert,
774 INSERT_get_vinsert256_imm, [HasAVX512]>;
775
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000776// vinsertps - insert f32 to XMM
Craig Topper43973152016-10-09 06:41:47 +0000777let ExeDomain = SSEPackedSingle in {
Craig Topper6189d3e2016-07-19 01:26:19 +0000778def VINSERTPSZrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000779 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000780 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Simon Pilgrimd255a622017-12-06 18:46:06 +0000781 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))],
782 IIC_SSE_INSERTPS_RR>, EVEX_4V, Sched<[WriteFShuffle]>;
Craig Topper6189d3e2016-07-19 01:26:19 +0000783def VINSERTPSZrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000784 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000785 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000786 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000787 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
Simon Pilgrimd255a622017-12-06 18:46:06 +0000788 imm:$src3))], IIC_SSE_INSERTPS_RM>, EVEX_4V,
789 EVEX_CD8<32, CD8VT1>, Sched<[WriteFShuffleLd, ReadAfterLd]>;
Craig Topper43973152016-10-09 06:41:47 +0000790}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000791
792//===----------------------------------------------------------------------===//
793// AVX-512 VECTOR EXTRACT
794//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000795
Craig Topper3a622a12017-08-17 15:40:25 +0000796// Supports two different pattern operators for mask and unmasked ops. Allows
797// null_frag to be passed for one.
798multiclass vextract_for_size_split<int Opcode,
799 X86VectorVTInfo From, X86VectorVTInfo To,
800 SDPatternOperator vextract_extract,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000801 SDPatternOperator vextract_for_mask,
802 OpndItins itins> {
Igor Breger7f69a992015-09-10 12:54:54 +0000803
804 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Craig Topper3a622a12017-08-17 15:40:25 +0000805 defm rr : AVX512_maskable_split<Opcode, MRMDestReg, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000806 (ins From.RC:$src1, u8imm:$idx),
Igor Breger7f69a992015-09-10 12:54:54 +0000807 "vextract" # To.EltTypeName # "x" # To.NumElts,
808 "$idx, $src1", "$src1, $idx",
Craig Topper3a622a12017-08-17 15:40:25 +0000809 (vextract_extract:$idx (From.VT From.RC:$src1), (iPTR imm)),
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000810 (vextract_for_mask:$idx (From.VT From.RC:$src1), (iPTR imm)),
811 itins.rr>, AVX512AIi8Base, EVEX, Sched<[itins.Sched]>;
812
Craig Toppere1cac152016-06-07 07:27:54 +0000813 def mr : AVX512AIi8<Opcode, MRMDestMem, (outs),
Ayman Musaf77219e2017-02-13 09:55:48 +0000814 (ins To.MemOp:$dst, From.RC:$src1, u8imm:$idx),
Craig Toppere1cac152016-06-07 07:27:54 +0000815 "vextract" # To.EltTypeName # "x" # To.NumElts #
816 "\t{$idx, $src1, $dst|$dst, $src1, $idx}",
817 [(store (To.VT (vextract_extract:$idx
818 (From.VT From.RC:$src1), (iPTR imm))),
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000819 addr:$dst)], itins.rm>, EVEX,
820 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Igor Breger7f69a992015-09-10 12:54:54 +0000821
Craig Toppere1cac152016-06-07 07:27:54 +0000822 let mayStore = 1, hasSideEffects = 0 in
823 def mrk : AVX512AIi8<Opcode, MRMDestMem, (outs),
824 (ins To.MemOp:$dst, To.KRCWM:$mask,
Ayman Musaf77219e2017-02-13 09:55:48 +0000825 From.RC:$src1, u8imm:$idx),
Craig Toppere1cac152016-06-07 07:27:54 +0000826 "vextract" # To.EltTypeName # "x" # To.NumElts #
827 "\t{$idx, $src1, $dst {${mask}}|"
828 "$dst {${mask}}, $src1, $idx}",
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000829 [], itins.rm>, EVEX_K, EVEX,
830 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Igor Breger7f69a992015-09-10 12:54:54 +0000831 }
Igor Bregerac29a822015-09-09 14:35:09 +0000832}
833
Craig Topper3a622a12017-08-17 15:40:25 +0000834// Passes the same pattern operator for masked and unmasked ops.
835multiclass vextract_for_size<int Opcode, X86VectorVTInfo From,
836 X86VectorVTInfo To,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000837 SDPatternOperator vextract_extract,
838 OpndItins itins> :
839 vextract_for_size_split<Opcode, From, To, vextract_extract, vextract_extract, itins>;
Craig Topper3a622a12017-08-17 15:40:25 +0000840
Igor Bregerdefab3c2015-10-08 12:55:01 +0000841// Codegen pattern for the alternative types
842multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From,
843 X86VectorVTInfo To, PatFrag vextract_extract,
Craig Topper5f3fef82016-05-22 07:40:58 +0000844 SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> {
Craig Topperdb960ed2016-05-21 22:50:14 +0000845 let Predicates = p in {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000846 def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)),
847 (To.VT (!cast<Instruction>(InstrStr#"rr")
848 From.RC:$src1,
849 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
Craig Topperdb960ed2016-05-21 22:50:14 +0000850 def : Pat<(store (To.VT (vextract_extract:$ext (From.VT From.RC:$src1),
851 (iPTR imm))), addr:$dst),
852 (!cast<Instruction>(InstrStr#"mr") addr:$dst, From.RC:$src1,
853 (EXTRACT_get_vextract_imm To.RC:$ext))>;
854 }
Igor Breger7f69a992015-09-10 12:54:54 +0000855}
856
857multiclass vextract_for_type<ValueType EltVT32, int Opcode128,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000858 ValueType EltVT64, int Opcode256,
859 OpndItins itins> {
Craig Topperaadec702017-08-14 01:53:10 +0000860 let Predicates = [HasAVX512] in {
861 defm NAME # "32x4Z" : vextract_for_size<Opcode128,
862 X86VectorVTInfo<16, EltVT32, VR512>,
863 X86VectorVTInfo< 4, EltVT32, VR128X>,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000864 vextract128_extract, itins>,
Craig Topperaadec702017-08-14 01:53:10 +0000865 EVEX_V512, EVEX_CD8<32, CD8VT4>;
866 defm NAME # "64x4Z" : vextract_for_size<Opcode256,
867 X86VectorVTInfo< 8, EltVT64, VR512>,
868 X86VectorVTInfo< 4, EltVT64, VR256X>,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000869 vextract256_extract, itins>,
Craig Topperaadec702017-08-14 01:53:10 +0000870 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>;
871 }
Igor Breger7f69a992015-09-10 12:54:54 +0000872 let Predicates = [HasVLX] in
Igor Bregerdefab3c2015-10-08 12:55:01 +0000873 defm NAME # "32x4Z256" : vextract_for_size<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000874 X86VectorVTInfo< 8, EltVT32, VR256X>,
875 X86VectorVTInfo< 4, EltVT32, VR128X>,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000876 vextract128_extract, itins>,
Igor Breger7f69a992015-09-10 12:54:54 +0000877 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Craig Topper3a622a12017-08-17 15:40:25 +0000878
879 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger7f69a992015-09-10 12:54:54 +0000880 let Predicates = [HasVLX, HasDQI] in
Craig Topper3a622a12017-08-17 15:40:25 +0000881 defm NAME # "64x2Z256" : vextract_for_size_split<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000882 X86VectorVTInfo< 4, EltVT64, VR256X>,
883 X86VectorVTInfo< 2, EltVT64, VR128X>,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000884 null_frag, vextract128_extract, itins>,
Igor Breger7f69a992015-09-10 12:54:54 +0000885 VEX_W, EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topper3a622a12017-08-17 15:40:25 +0000886
887 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger7f69a992015-09-10 12:54:54 +0000888 let Predicates = [HasDQI] in {
Craig Topper3a622a12017-08-17 15:40:25 +0000889 defm NAME # "64x2Z" : vextract_for_size_split<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000890 X86VectorVTInfo< 8, EltVT64, VR512>,
891 X86VectorVTInfo< 2, EltVT64, VR128X>,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000892 null_frag, vextract128_extract, itins>,
Igor Breger7f69a992015-09-10 12:54:54 +0000893 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>;
Craig Topper3a622a12017-08-17 15:40:25 +0000894 defm NAME # "32x8Z" : vextract_for_size_split<Opcode256,
Igor Breger7f69a992015-09-10 12:54:54 +0000895 X86VectorVTInfo<16, EltVT32, VR512>,
896 X86VectorVTInfo< 8, EltVT32, VR256X>,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000897 null_frag, vextract256_extract, itins>,
Igor Breger7f69a992015-09-10 12:54:54 +0000898 EVEX_V512, EVEX_CD8<32, CD8VT8>;
899 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000900}
901
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000902// FIXME: Is there a better scheduler itinerary for VEXTRACTF/VEXTRACTI?
903let Sched = WriteFShuffle256 in
904def AVX512_VEXTRACTF : OpndItins<
905 IIC_SSE_SHUFP, IIC_SSE_SHUFP
906>;
907let Sched = WriteShuffle256 in
908def AVX512_VEXTRACTI : OpndItins<
909 IIC_SSE_PSHUF_RI, IIC_SSE_PSHUF_MI
910>;
911
912defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b, AVX512_VEXTRACTF>;
913defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b, AVX512_VEXTRACTI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000914
Igor Bregerdefab3c2015-10-08 12:55:01 +0000915// extract_subvector codegen patterns with the alternative types.
Craig Topper3a622a12017-08-17 15:40:25 +0000916// Even with AVX512DQ we'll still use these for unmasked operations.
Igor Bregerdefab3c2015-10-08 12:55:01 +0000917defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000918 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000919defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000920 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000921
922defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000923 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000924defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000925 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000926
927defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000928 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000929defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000930 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000931
Craig Topper08a68572016-05-21 22:50:04 +0000932// Codegen pattern with the alternative types extract VEC128 from VEC256
Craig Topper02626c02016-05-21 07:08:56 +0000933defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
934 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
935defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
936 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
937
938// Codegen pattern with the alternative types extract VEC128 from VEC512
Igor Bregerdefab3c2015-10-08 12:55:01 +0000939defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
940 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
941defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
942 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
943// Codegen pattern with the alternative types extract VEC256 from VEC512
944defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
945 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
946defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
947 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
948
Craig Topper5f3fef82016-05-22 07:40:58 +0000949
Craig Topper48a79172017-08-30 07:26:12 +0000950// A 128-bit extract from bits [255:128] of a 512-bit vector should use a
951// smaller extract to enable EVEX->VEX.
952let Predicates = [NoVLX] in {
953def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 2))),
954 (v2i64 (VEXTRACTI128rr
955 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm)),
956 (iPTR 1)))>;
957def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 2))),
958 (v2f64 (VEXTRACTF128rr
959 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm)),
960 (iPTR 1)))>;
961def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 4))),
962 (v4i32 (VEXTRACTI128rr
963 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm)),
964 (iPTR 1)))>;
965def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 4))),
966 (v4f32 (VEXTRACTF128rr
967 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm)),
968 (iPTR 1)))>;
969def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 8))),
970 (v8i16 (VEXTRACTI128rr
971 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm)),
972 (iPTR 1)))>;
973def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 16))),
974 (v16i8 (VEXTRACTI128rr
975 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm)),
976 (iPTR 1)))>;
977}
978
979// A 128-bit extract from bits [255:128] of a 512-bit vector should use a
980// smaller extract to enable EVEX->VEX.
981let Predicates = [HasVLX] in {
982def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 2))),
983 (v2i64 (VEXTRACTI32x4Z256rr
984 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm)),
985 (iPTR 1)))>;
986def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 2))),
987 (v2f64 (VEXTRACTF32x4Z256rr
988 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm)),
989 (iPTR 1)))>;
990def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 4))),
991 (v4i32 (VEXTRACTI32x4Z256rr
992 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm)),
993 (iPTR 1)))>;
994def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 4))),
995 (v4f32 (VEXTRACTF32x4Z256rr
996 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm)),
997 (iPTR 1)))>;
998def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 8))),
999 (v8i16 (VEXTRACTI32x4Z256rr
1000 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm)),
1001 (iPTR 1)))>;
1002def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 16))),
1003 (v16i8 (VEXTRACTI32x4Z256rr
1004 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm)),
1005 (iPTR 1)))>;
1006}
1007
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001008
Craig Toppera0883622017-08-26 22:24:57 +00001009// Additional patterns for handling a bitcast between the vselect and the
1010// extract_subvector.
1011multiclass vextract_for_mask_cast<string InstrStr, X86VectorVTInfo From,
1012 X86VectorVTInfo To, X86VectorVTInfo Cast,
1013 PatFrag vextract_extract,
1014 SDNodeXForm EXTRACT_get_vextract_imm,
1015 list<Predicate> p> {
1016let Predicates = p in {
1017 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
1018 (bitconvert
1019 (To.VT (vextract_extract:$ext
1020 (From.VT From.RC:$src), (iPTR imm)))),
1021 To.RC:$src0)),
1022 (Cast.VT (!cast<Instruction>(InstrStr#"rrk")
1023 Cast.RC:$src0, Cast.KRCWM:$mask, From.RC:$src,
1024 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
1025
1026 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
1027 (bitconvert
1028 (To.VT (vextract_extract:$ext
1029 (From.VT From.RC:$src), (iPTR imm)))),
1030 Cast.ImmAllZerosV)),
1031 (Cast.VT (!cast<Instruction>(InstrStr#"rrkz")
1032 Cast.KRCWM:$mask, From.RC:$src,
1033 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
1034}
1035}
1036
1037defm : vextract_for_mask_cast<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
1038 v4f32x_info, vextract128_extract,
1039 EXTRACT_get_vextract128_imm, [HasVLX]>;
1040defm : vextract_for_mask_cast<"VEXTRACTF64x2Z256", v8f32x_info, v4f32x_info,
1041 v2f64x_info, vextract128_extract,
1042 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
1043
1044defm : vextract_for_mask_cast<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
1045 v4i32x_info, vextract128_extract,
1046 EXTRACT_get_vextract128_imm, [HasVLX]>;
1047defm : vextract_for_mask_cast<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
1048 v4i32x_info, vextract128_extract,
1049 EXTRACT_get_vextract128_imm, [HasVLX]>;
1050defm : vextract_for_mask_cast<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
1051 v4i32x_info, vextract128_extract,
1052 EXTRACT_get_vextract128_imm, [HasVLX]>;
1053defm : vextract_for_mask_cast<"VEXTRACTI64x2Z256", v8i32x_info, v4i32x_info,
1054 v2i64x_info, vextract128_extract,
1055 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
1056defm : vextract_for_mask_cast<"VEXTRACTI64x2Z256", v16i16x_info, v8i16x_info,
1057 v2i64x_info, vextract128_extract,
1058 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
1059defm : vextract_for_mask_cast<"VEXTRACTI64x2Z256", v32i8x_info, v16i8x_info,
1060 v2i64x_info, vextract128_extract,
1061 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
1062
1063defm : vextract_for_mask_cast<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
1064 v4f32x_info, vextract128_extract,
1065 EXTRACT_get_vextract128_imm, [HasAVX512]>;
1066defm : vextract_for_mask_cast<"VEXTRACTF64x2Z", v16f32_info, v4f32x_info,
1067 v2f64x_info, vextract128_extract,
1068 EXTRACT_get_vextract128_imm, [HasDQI]>;
1069
1070defm : vextract_for_mask_cast<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
1071 v4i32x_info, vextract128_extract,
1072 EXTRACT_get_vextract128_imm, [HasAVX512]>;
1073defm : vextract_for_mask_cast<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
1074 v4i32x_info, vextract128_extract,
1075 EXTRACT_get_vextract128_imm, [HasAVX512]>;
1076defm : vextract_for_mask_cast<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
1077 v4i32x_info, vextract128_extract,
1078 EXTRACT_get_vextract128_imm, [HasAVX512]>;
1079defm : vextract_for_mask_cast<"VEXTRACTI64x2Z", v16i32_info, v4i32x_info,
1080 v2i64x_info, vextract128_extract,
1081 EXTRACT_get_vextract128_imm, [HasDQI]>;
1082defm : vextract_for_mask_cast<"VEXTRACTI64x2Z", v32i16_info, v8i16x_info,
1083 v2i64x_info, vextract128_extract,
1084 EXTRACT_get_vextract128_imm, [HasDQI]>;
1085defm : vextract_for_mask_cast<"VEXTRACTI64x2Z", v64i8_info, v16i8x_info,
1086 v2i64x_info, vextract128_extract,
1087 EXTRACT_get_vextract128_imm, [HasDQI]>;
1088
1089defm : vextract_for_mask_cast<"VEXTRACTF32x8Z", v8f64_info, v4f64x_info,
1090 v8f32x_info, vextract256_extract,
1091 EXTRACT_get_vextract256_imm, [HasDQI]>;
1092defm : vextract_for_mask_cast<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
1093 v4f64x_info, vextract256_extract,
1094 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1095
1096defm : vextract_for_mask_cast<"VEXTRACTI32x8Z", v8i64_info, v4i64x_info,
1097 v8i32x_info, vextract256_extract,
1098 EXTRACT_get_vextract256_imm, [HasDQI]>;
1099defm : vextract_for_mask_cast<"VEXTRACTI32x8Z", v32i16_info, v16i16x_info,
1100 v8i32x_info, vextract256_extract,
1101 EXTRACT_get_vextract256_imm, [HasDQI]>;
1102defm : vextract_for_mask_cast<"VEXTRACTI32x8Z", v64i8_info, v32i8x_info,
1103 v8i32x_info, vextract256_extract,
1104 EXTRACT_get_vextract256_imm, [HasDQI]>;
1105defm : vextract_for_mask_cast<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
1106 v4i64x_info, vextract256_extract,
1107 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1108defm : vextract_for_mask_cast<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
1109 v4i64x_info, vextract256_extract,
1110 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1111defm : vextract_for_mask_cast<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
1112 v4i64x_info, vextract256_extract,
1113 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1114
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001115// vextractps - extract 32 bits from XMM
Craig Topper03b849e2016-05-21 22:50:11 +00001116def VEXTRACTPSZrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +00001117 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001118 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrimd255a622017-12-06 18:46:06 +00001119 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))],
1120 IIC_SSE_EXTRACTPS_RR>, EVEX, VEX_WIG, Sched<[WriteFShuffle]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001121
Craig Topper03b849e2016-05-21 22:50:11 +00001122def VEXTRACTPSZmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +00001123 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001124 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001125 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Simon Pilgrimd255a622017-12-06 18:46:06 +00001126 addr:$dst)], IIC_SSE_EXTRACTPS_RM>,
1127 EVEX, VEX_WIG, EVEX_CD8<32, CD8VT1>, Sched<[WriteFShuffleLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001128
1129//===---------------------------------------------------------------------===//
1130// AVX-512 BROADCAST
1131//---
Igor Breger131008f2016-05-01 08:40:00 +00001132// broadcast with a scalar argument.
1133multiclass avx512_broadcast_scalar<bits<8> opc, string OpcodeStr,
1134 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Craig Topperf6df4a62017-01-30 06:59:06 +00001135 def : Pat<(DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
1136 (!cast<Instruction>(NAME#DestInfo.ZSuffix#r)
1137 (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
1138 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
1139 (X86VBroadcast SrcInfo.FRC:$src),
1140 DestInfo.RC:$src0)),
1141 (!cast<Instruction>(NAME#DestInfo.ZSuffix#rk)
1142 DestInfo.RC:$src0, DestInfo.KRCWM:$mask,
1143 (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
1144 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
1145 (X86VBroadcast SrcInfo.FRC:$src),
1146 DestInfo.ImmAllZerosV)),
1147 (!cast<Instruction>(NAME#DestInfo.ZSuffix#rkz)
1148 DestInfo.KRCWM:$mask, (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
Igor Breger131008f2016-05-01 08:40:00 +00001149}
Robert Khasanovaf318f72014-10-30 14:21:47 +00001150
Craig Topper17854ec2017-08-30 07:48:39 +00001151// Split version to allow mask and broadcast node to be different types. This
1152// helps support the 32x2 broadcasts.
1153multiclass avx512_broadcast_rm_split<bits<8> opc, string OpcodeStr,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001154 SchedWrite SchedRR, SchedWrite SchedRM,
Craig Topper17854ec2017-08-30 07:48:39 +00001155 X86VectorVTInfo MaskInfo,
1156 X86VectorVTInfo DestInfo,
Craig Topperbf0de9d2017-10-13 06:07:10 +00001157 X86VectorVTInfo SrcInfo,
1158 SDPatternOperator UnmaskedOp = X86VBroadcast> {
1159 let ExeDomain = DestInfo.ExeDomain, hasSideEffects = 0 in {
1160 defm r : AVX512_maskable_split<opc, MRMSrcReg, MaskInfo,
1161 (outs MaskInfo.RC:$dst),
Igor Breger21296d22015-10-20 11:56:42 +00001162 (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src",
Craig Topper17854ec2017-08-30 07:48:39 +00001163 (MaskInfo.VT
1164 (bitconvert
1165 (DestInfo.VT
Craig Topperbf0de9d2017-10-13 06:07:10 +00001166 (UnmaskedOp (SrcInfo.VT SrcInfo.RC:$src))))),
1167 (MaskInfo.VT
1168 (bitconvert
1169 (DestInfo.VT
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001170 (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))))),
1171 NoItinerary>, T8PD, EVEX, Sched<[SchedRR]>;
Craig Topperbf0de9d2017-10-13 06:07:10 +00001172 let mayLoad = 1 in
1173 defm m : AVX512_maskable_split<opc, MRMSrcMem, MaskInfo,
1174 (outs MaskInfo.RC:$dst),
Igor Breger52bd1d52016-05-31 07:43:39 +00001175 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
Craig Topper17854ec2017-08-30 07:48:39 +00001176 (MaskInfo.VT
1177 (bitconvert
Craig Topperbf0de9d2017-10-13 06:07:10 +00001178 (DestInfo.VT (UnmaskedOp
1179 (SrcInfo.ScalarLdFrag addr:$src))))),
1180 (MaskInfo.VT
1181 (bitconvert
Craig Topper17854ec2017-08-30 07:48:39 +00001182 (DestInfo.VT (X86VBroadcast
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001183 (SrcInfo.ScalarLdFrag addr:$src))))),
1184 NoItinerary>, T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>,
1185 Sched<[SchedRM]>;
Craig Topper80934372016-07-16 03:42:59 +00001186 }
Craig Toppere1cac152016-06-07 07:27:54 +00001187
Craig Topper17854ec2017-08-30 07:48:39 +00001188 def : Pat<(MaskInfo.VT
1189 (bitconvert
Craig Topperbf0de9d2017-10-13 06:07:10 +00001190 (DestInfo.VT (UnmaskedOp
Craig Topper17854ec2017-08-30 07:48:39 +00001191 (SrcInfo.VT (scalar_to_vector
1192 (SrcInfo.ScalarLdFrag addr:$src))))))),
1193 (!cast<Instruction>(NAME#MaskInfo.ZSuffix#m) addr:$src)>;
1194 def : Pat<(MaskInfo.VT (vselect MaskInfo.KRCWM:$mask,
1195 (bitconvert
1196 (DestInfo.VT
1197 (X86VBroadcast
1198 (SrcInfo.VT (scalar_to_vector
1199 (SrcInfo.ScalarLdFrag addr:$src)))))),
1200 MaskInfo.RC:$src0)),
Craig Topper80934372016-07-16 03:42:59 +00001201 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mk)
Craig Topper17854ec2017-08-30 07:48:39 +00001202 MaskInfo.RC:$src0, MaskInfo.KRCWM:$mask, addr:$src)>;
1203 def : Pat<(MaskInfo.VT (vselect MaskInfo.KRCWM:$mask,
1204 (bitconvert
1205 (DestInfo.VT
1206 (X86VBroadcast
1207 (SrcInfo.VT (scalar_to_vector
1208 (SrcInfo.ScalarLdFrag addr:$src)))))),
1209 MaskInfo.ImmAllZerosV)),
1210 (!cast<Instruction>(NAME#MaskInfo.ZSuffix#mkz)
1211 MaskInfo.KRCWM:$mask, addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001212}
Robert Khasanovaf318f72014-10-30 14:21:47 +00001213
Craig Topper17854ec2017-08-30 07:48:39 +00001214// Helper class to force mask and broadcast result to same type.
1215multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001216 SchedWrite SchedRR, SchedWrite SchedRM,
Craig Topper17854ec2017-08-30 07:48:39 +00001217 X86VectorVTInfo DestInfo,
1218 X86VectorVTInfo SrcInfo> :
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001219 avx512_broadcast_rm_split<opc, OpcodeStr, SchedRR, SchedRM,
1220 DestInfo, DestInfo, SrcInfo>;
Craig Topper17854ec2017-08-30 07:48:39 +00001221
Craig Topper80934372016-07-16 03:42:59 +00001222multiclass avx512_fp_broadcast_sd<bits<8> opc, string OpcodeStr,
Igor Breger21296d22015-10-20 11:56:42 +00001223 AVX512VLVectorVTInfo _> {
Craig Topper80934372016-07-16 03:42:59 +00001224 let Predicates = [HasAVX512] in
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001225 defm Z : avx512_broadcast_rm<opc, OpcodeStr, WriteFShuffle256,
1226 WriteFShuffle256Ld, _.info512, _.info128>,
Craig Topper80934372016-07-16 03:42:59 +00001227 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001228 EVEX_V512;
Robert Khasanovaf318f72014-10-30 14:21:47 +00001229
1230 let Predicates = [HasVLX] in {
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001231 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, WriteFShuffle256,
1232 WriteFShuffle256Ld, _.info256, _.info128>,
Igor Breger131008f2016-05-01 08:40:00 +00001233 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001234 EVEX_V256;
Robert Khasanovaf318f72014-10-30 14:21:47 +00001235 }
1236}
1237
Craig Topper80934372016-07-16 03:42:59 +00001238multiclass avx512_fp_broadcast_ss<bits<8> opc, string OpcodeStr,
1239 AVX512VLVectorVTInfo _> {
1240 let Predicates = [HasAVX512] in
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001241 defm Z : avx512_broadcast_rm<opc, OpcodeStr, WriteFShuffle256,
1242 WriteFShuffle256Ld, _.info512, _.info128>,
Craig Topper80934372016-07-16 03:42:59 +00001243 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
1244 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001245
Craig Topper80934372016-07-16 03:42:59 +00001246 let Predicates = [HasVLX] in {
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001247 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, WriteFShuffle256,
1248 WriteFShuffle256Ld, _.info256, _.info128>,
Craig Topper80934372016-07-16 03:42:59 +00001249 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
1250 EVEX_V256;
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001251 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, WriteFShuffle256,
1252 WriteFShuffle256Ld, _.info128, _.info128>,
Craig Topper80934372016-07-16 03:42:59 +00001253 avx512_broadcast_scalar<opc, OpcodeStr, _.info128, _.info128>,
1254 EVEX_V128;
1255 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001256}
Craig Topper80934372016-07-16 03:42:59 +00001257defm VBROADCASTSS : avx512_fp_broadcast_ss<0x18, "vbroadcastss",
1258 avx512vl_f32_info>;
1259defm VBROADCASTSD : avx512_fp_broadcast_sd<0x19, "vbroadcastsd",
1260 avx512vl_f64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001261
Quentin Colombet4bf1c282013-10-25 17:47:18 +00001262def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001263 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +00001264def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001265 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +00001266
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001267multiclass avx512_int_broadcast_reg<bits<8> opc, SchedWrite SchedRR,
1268 X86VectorVTInfo _, SDPatternOperator OpNode,
Robert Khasanovcbc57032014-12-09 16:38:41 +00001269 RegisterClass SrcRC> {
Craig Topperfe259882017-02-26 06:45:51 +00001270 let ExeDomain = _.ExeDomain in
Igor Breger0aeda372016-02-07 08:30:50 +00001271 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001272 (ins SrcRC:$src),
1273 "vpbroadcast"##_.Suffix, "$src", "$src",
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001274 (_.VT (OpNode SrcRC:$src)), NoItinerary>, T8PD, EVEX,
1275 Sched<[SchedRR]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001276}
1277
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001278multiclass avx512_int_broadcastbw_reg<bits<8> opc, string Name, SchedWrite SchedRR,
Guy Blank7f60c992017-08-09 17:21:01 +00001279 X86VectorVTInfo _, SDPatternOperator OpNode,
1280 RegisterClass SrcRC, SubRegIndex Subreg> {
Craig Topper508aa972017-08-14 05:09:34 +00001281 let hasSideEffects = 0, ExeDomain = _.ExeDomain in
Guy Blank7f60c992017-08-09 17:21:01 +00001282 defm r : AVX512_maskable_custom<opc, MRMSrcReg,
1283 (outs _.RC:$dst), (ins GR32:$src),
1284 !con((ins _.RC:$src0, _.KRCWM:$mask), (ins GR32:$src)),
1285 !con((ins _.KRCWM:$mask), (ins GR32:$src)),
1286 "vpbroadcast"##_.Suffix, "$src", "$src", [], [], [],
Simon Pilgrimd3e21c62017-12-09 16:20:54 +00001287 NoItinerary, "$src0 = $dst">, T8PD, EVEX, Sched<[SchedRR]>;
Guy Blank7f60c992017-08-09 17:21:01 +00001288
1289 def : Pat <(_.VT (OpNode SrcRC:$src)),
1290 (!cast<Instruction>(Name#r)
1291 (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>;
1292
1293 def : Pat <(vselect _.KRCWM:$mask, (_.VT (OpNode SrcRC:$src)), _.RC:$src0),
1294 (!cast<Instruction>(Name#rk) _.RC:$src0, _.KRCWM:$mask,
1295 (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>;
1296
1297 def : Pat <(vselect _.KRCWM:$mask, (_.VT (OpNode SrcRC:$src)), _.ImmAllZerosV),
1298 (!cast<Instruction>(Name#rkz) _.KRCWM:$mask,
1299 (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>;
1300}
1301
1302multiclass avx512_int_broadcastbw_reg_vl<bits<8> opc, string Name,
1303 AVX512VLVectorVTInfo _, SDPatternOperator OpNode,
1304 RegisterClass SrcRC, SubRegIndex Subreg, Predicate prd> {
1305 let Predicates = [prd] in
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001306 defm Z : avx512_int_broadcastbw_reg<opc, Name#Z, WriteShuffle256, _.info512,
1307 OpNode, SrcRC, Subreg>, EVEX_V512;
Guy Blank7f60c992017-08-09 17:21:01 +00001308 let Predicates = [prd, HasVLX] in {
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001309 defm Z256 : avx512_int_broadcastbw_reg<opc, Name#Z256, WriteShuffle256,
1310 _.info256, OpNode, SrcRC, Subreg>, EVEX_V256;
1311 defm Z128 : avx512_int_broadcastbw_reg<opc, Name#Z128, WriteShuffle,
1312 _.info128, OpNode, SrcRC, Subreg>, EVEX_V128;
Guy Blank7f60c992017-08-09 17:21:01 +00001313 }
1314}
1315
Robert Khasanovcbc57032014-12-09 16:38:41 +00001316multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
Craig Topper49ba3f52017-02-26 06:45:48 +00001317 SDPatternOperator OpNode,
Robert Khasanovcbc57032014-12-09 16:38:41 +00001318 RegisterClass SrcRC, Predicate prd> {
1319 let Predicates = [prd] in
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001320 defm Z : avx512_int_broadcast_reg<opc, WriteShuffle256, _.info512, OpNode,
1321 SrcRC>, EVEX_V512;
Robert Khasanovcbc57032014-12-09 16:38:41 +00001322 let Predicates = [prd, HasVLX] in {
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001323 defm Z256 : avx512_int_broadcast_reg<opc, WriteShuffle256, _.info256, OpNode,
1324 SrcRC>, EVEX_V256;
1325 defm Z128 : avx512_int_broadcast_reg<opc, WriteShuffle, _.info128, OpNode,
1326 SrcRC>, EVEX_V128;
Robert Khasanovcbc57032014-12-09 16:38:41 +00001327 }
1328}
1329
Guy Blank7f60c992017-08-09 17:21:01 +00001330defm VPBROADCASTBr : avx512_int_broadcastbw_reg_vl<0x7A, "VPBROADCASTBr",
1331 avx512vl_i8_info, X86VBroadcast, GR8, sub_8bit, HasBWI>;
1332defm VPBROADCASTWr : avx512_int_broadcastbw_reg_vl<0x7B, "VPBROADCASTWr",
1333 avx512vl_i16_info, X86VBroadcast, GR16, sub_16bit,
1334 HasBWI>;
Craig Topper49ba3f52017-02-26 06:45:48 +00001335defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info,
1336 X86VBroadcast, GR32, HasAVX512>;
1337defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info,
1338 X86VBroadcast, GR64, HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +00001339
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001340def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +00001341 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001342def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +00001343 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001344
Igor Breger21296d22015-10-20 11:56:42 +00001345// Provide aliases for broadcast from the same register class that
1346// automatically does the extract.
1347multiclass avx512_int_broadcast_rm_lowering<X86VectorVTInfo DestInfo,
1348 X86VectorVTInfo SrcInfo> {
1349 def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))),
1350 (!cast<Instruction>(NAME#DestInfo.ZSuffix#"r")
1351 (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>;
1352}
1353
1354multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr,
1355 AVX512VLVectorVTInfo _, Predicate prd> {
1356 let Predicates = [prd] in {
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001357 defm Z : avx512_broadcast_rm<opc, OpcodeStr, WriteShuffle256,
1358 WriteShuffle256Ld, _.info512, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +00001359 avx512_int_broadcast_rm_lowering<_.info512, _.info256>,
1360 EVEX_V512;
1361 // Defined separately to avoid redefinition.
1362 defm Z_Alt : avx512_int_broadcast_rm_lowering<_.info512, _.info512>;
1363 }
1364 let Predicates = [prd, HasVLX] in {
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001365 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, WriteShuffle256,
1366 WriteShuffle256Ld, _.info256, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +00001367 avx512_int_broadcast_rm_lowering<_.info256, _.info256>,
1368 EVEX_V256;
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001369 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, WriteShuffle,
1370 WriteShuffleLd, _.info128, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +00001371 EVEX_V128;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00001372 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001373}
1374
Igor Breger21296d22015-10-20 11:56:42 +00001375defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb",
1376 avx512vl_i8_info, HasBWI>;
1377defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw",
1378 avx512vl_i16_info, HasBWI>;
1379defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd",
1380 avx512vl_i32_info, HasAVX512>;
1381defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq",
1382 avx512vl_i64_info, HasAVX512>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001383
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001384multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
1385 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001386 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Craig Toppere1cac152016-06-07 07:27:54 +00001387 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1388 (_Dst.VT (X86SubVBroadcast
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001389 (_Src.VT (bitconvert (_Src.LdFrag addr:$src))))),
1390 NoItinerary>, AVX5128IBase, EVEX,
1391 Sched<[WriteShuffleLd]>;
Adam Nemet73f72e12014-06-27 00:43:38 +00001392}
1393
Craig Topperd6f4be92017-08-21 05:29:02 +00001394// This should be used for the AVX512DQ broadcast instructions. It disables
1395// the unmasked patterns so that we only use the DQ instructions when masking
1396// is requested.
1397multiclass avx512_subvec_broadcast_rm_dq<bits<8> opc, string OpcodeStr,
1398 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Craig Topperc228d792017-09-05 05:49:44 +00001399 let hasSideEffects = 0, mayLoad = 1 in
Craig Topperd6f4be92017-08-21 05:29:02 +00001400 defm rm : AVX512_maskable_split<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
1401 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1402 (null_frag),
1403 (_Dst.VT (X86SubVBroadcast
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001404 (_Src.VT (bitconvert (_Src.LdFrag addr:$src))))),
1405 NoItinerary>, AVX5128IBase, EVEX,
1406 Sched<[WriteShuffleLd]>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001407}
1408
Simon Pilgrim79195582017-02-21 16:41:44 +00001409let Predicates = [HasAVX512] in {
1410 // 32-bit targets will fail to load a i64 directly but can use ZEXT_LOAD.
1411 def : Pat<(v8i64 (X86VBroadcast (v8i64 (X86vzload addr:$src)))),
1412 (VPBROADCASTQZm addr:$src)>;
1413}
1414
Craig Topperad3d0312017-10-10 21:07:14 +00001415let Predicates = [HasVLX] in {
Simon Pilgrim79195582017-02-21 16:41:44 +00001416 // 32-bit targets will fail to load a i64 directly but can use ZEXT_LOAD.
1417 def : Pat<(v2i64 (X86VBroadcast (v2i64 (X86vzload addr:$src)))),
1418 (VPBROADCASTQZ128m addr:$src)>;
1419 def : Pat<(v4i64 (X86VBroadcast (v4i64 (X86vzload addr:$src)))),
1420 (VPBROADCASTQZ256m addr:$src)>;
Craig Topperad3d0312017-10-10 21:07:14 +00001421}
1422let Predicates = [HasVLX, HasBWI] in {
Craig Topperbe351ee2016-10-01 06:01:23 +00001423 // loadi16 is tricky to fold, because !isTypeDesirableForOp, justifiably.
1424 // This means we'll encounter truncated i32 loads; match that here.
1425 def : Pat<(v8i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1426 (VPBROADCASTWZ128m addr:$src)>;
1427 def : Pat<(v16i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1428 (VPBROADCASTWZ256m addr:$src)>;
1429 def : Pat<(v8i16 (X86VBroadcast
1430 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1431 (VPBROADCASTWZ128m addr:$src)>;
1432 def : Pat<(v16i16 (X86VBroadcast
1433 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1434 (VPBROADCASTWZ256m addr:$src)>;
1435}
1436
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001437//===----------------------------------------------------------------------===//
1438// AVX-512 BROADCAST SUBVECTORS
1439//
1440
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001441defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1442 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +00001443 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001444defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1445 v16f32_info, v4f32x_info>,
1446 EVEX_V512, EVEX_CD8<32, CD8VT4>;
1447defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
1448 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +00001449 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001450defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
1451 v8f64_info, v4f64x_info>, VEX_W,
1452 EVEX_V512, EVEX_CD8<64, CD8VT4>;
1453
Craig Topper715ad7f2016-10-16 23:29:51 +00001454let Predicates = [HasAVX512] in {
Craig Topperd6f4be92017-08-21 05:29:02 +00001455def : Pat<(v16f32 (X86SubVBroadcast (loadv8f32 addr:$src))),
1456 (VBROADCASTF64X4rm addr:$src)>;
1457def : Pat<(v16i32 (X86SubVBroadcast (bc_v8i32 (loadv4i64 addr:$src)))),
1458 (VBROADCASTI64X4rm addr:$src)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001459def : Pat<(v32i16 (X86SubVBroadcast (bc_v16i16 (loadv4i64 addr:$src)))),
1460 (VBROADCASTI64X4rm addr:$src)>;
1461def : Pat<(v64i8 (X86SubVBroadcast (bc_v32i8 (loadv4i64 addr:$src)))),
1462 (VBROADCASTI64X4rm addr:$src)>;
1463
1464// Provide fallback in case the load node that is used in the patterns above
1465// is used by additional users, which prevents the pattern selection.
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001466def : Pat<(v8f64 (X86SubVBroadcast (v4f64 VR256X:$src))),
1467 (VINSERTF64x4Zrr (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00001468 (v4f64 VR256X:$src), 1)>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001469def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1470 (VINSERTF64x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1471 (v8f32 VR256X:$src), 1)>;
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001472def : Pat<(v8i64 (X86SubVBroadcast (v4i64 VR256X:$src))),
1473 (VINSERTI64x4Zrr (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00001474 (v4i64 VR256X:$src), 1)>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001475def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1476 (VINSERTI64x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1477 (v8i32 VR256X:$src), 1)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001478def : Pat<(v32i16 (X86SubVBroadcast (v16i16 VR256X:$src))),
1479 (VINSERTI64x4Zrr (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1480 (v16i16 VR256X:$src), 1)>;
1481def : Pat<(v64i8 (X86SubVBroadcast (v32i8 VR256X:$src))),
1482 (VINSERTI64x4Zrr (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1483 (v32i8 VR256X:$src), 1)>;
Craig Toppera4dc3402016-10-19 04:44:17 +00001484
Craig Topperd6f4be92017-08-21 05:29:02 +00001485def : Pat<(v8f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1486 (VBROADCASTF32X4rm addr:$src)>;
1487def : Pat<(v8i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1488 (VBROADCASTI32X4rm addr:$src)>;
Craig Toppera4dc3402016-10-19 04:44:17 +00001489def : Pat<(v32i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1490 (VBROADCASTI32X4rm addr:$src)>;
1491def : Pat<(v64i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1492 (VBROADCASTI32X4rm addr:$src)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001493}
1494
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001495let Predicates = [HasVLX] in {
1496defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1497 v8i32x_info, v4i32x_info>,
1498 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1499defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1500 v8f32x_info, v4f32x_info>,
1501 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001502
Craig Topperd6f4be92017-08-21 05:29:02 +00001503def : Pat<(v4f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1504 (VBROADCASTF32X4Z256rm addr:$src)>;
1505def : Pat<(v4i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1506 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001507def : Pat<(v16i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1508 (VBROADCASTI32X4Z256rm addr:$src)>;
1509def : Pat<(v32i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1510 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001511
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001512// Provide fallback in case the load node that is used in the patterns above
1513// is used by additional users, which prevents the pattern selection.
Craig Topperd6f4be92017-08-21 05:29:02 +00001514def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
1515 (VINSERTF32x4Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1516 (v2f64 VR128X:$src), 1)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001517def : Pat<(v8f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001518 (VINSERTF32x4Z256rr (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001519 (v4f32 VR128X:$src), 1)>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001520def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
1521 (VINSERTI32x4Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1522 (v2i64 VR128X:$src), 1)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001523def : Pat<(v8i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001524 (VINSERTI32x4Z256rr (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001525 (v4i32 VR128X:$src), 1)>;
1526def : Pat<(v16i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001527 (VINSERTI32x4Z256rr (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001528 (v8i16 VR128X:$src), 1)>;
1529def : Pat<(v32i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001530 (VINSERTI32x4Z256rr (INSERT_SUBREG (v32i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001531 (v16i8 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001532}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001533
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001534let Predicates = [HasVLX, HasDQI] in {
Craig Topperd6f4be92017-08-21 05:29:02 +00001535defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm_dq<0x5a, "vbroadcasti64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001536 v4i64x_info, v2i64x_info>, VEX_W,
1537 EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001538defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm_dq<0x1a, "vbroadcastf64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001539 v4f64x_info, v2f64x_info>, VEX_W,
1540 EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001541}
1542
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001543let Predicates = [HasDQI] in {
Craig Topperd6f4be92017-08-21 05:29:02 +00001544defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm_dq<0x5a, "vbroadcasti64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001545 v8i64_info, v2i64x_info>, VEX_W,
1546 EVEX_V512, EVEX_CD8<64, CD8VT2>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001547defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm_dq<0x5b, "vbroadcasti32x8",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001548 v16i32_info, v8i32x_info>,
1549 EVEX_V512, EVEX_CD8<32, CD8VT8>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001550defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm_dq<0x1a, "vbroadcastf64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001551 v8f64_info, v2f64x_info>, VEX_W,
1552 EVEX_V512, EVEX_CD8<64, CD8VT2>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001553defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm_dq<0x1b, "vbroadcastf32x8",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001554 v16f32_info, v8f32x_info>,
1555 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1556}
Adam Nemet73f72e12014-06-27 00:43:38 +00001557
Igor Bregerfa798a92015-11-02 07:39:36 +00001558multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001559 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001560 let Predicates = [HasDQI] in
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001561 defm Z : avx512_broadcast_rm_split<opc, OpcodeStr, WriteShuffle256,
1562 WriteShuffle256Ld, _Dst.info512,
Craig Topperbf0de9d2017-10-13 06:07:10 +00001563 _Src.info512, _Src.info128, null_frag>,
Craig Topper17854ec2017-08-30 07:48:39 +00001564 EVEX_V512;
Igor Bregerfa798a92015-11-02 07:39:36 +00001565 let Predicates = [HasDQI, HasVLX] in
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001566 defm Z256 : avx512_broadcast_rm_split<opc, OpcodeStr, WriteShuffle256,
1567 WriteShuffle256Ld, _Dst.info256,
Craig Topperbf0de9d2017-10-13 06:07:10 +00001568 _Src.info256, _Src.info128, null_frag>,
Craig Topper17854ec2017-08-30 07:48:39 +00001569 EVEX_V256;
Igor Bregerfa798a92015-11-02 07:39:36 +00001570}
1571
1572multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001573 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> :
1574 avx512_common_broadcast_32x2<opc, OpcodeStr, _Dst, _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001575
1576 let Predicates = [HasDQI, HasVLX] in
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001577 defm Z128 : avx512_broadcast_rm_split<opc, OpcodeStr, WriteShuffle,
1578 WriteShuffleLd, _Dst.info128,
Craig Topperbf0de9d2017-10-13 06:07:10 +00001579 _Src.info128, _Src.info128, null_frag>,
Craig Topper17854ec2017-08-30 07:48:39 +00001580 EVEX_V128;
Igor Bregerfa798a92015-11-02 07:39:36 +00001581}
1582
Craig Topper51e052f2016-10-15 16:26:02 +00001583defm VBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2",
1584 avx512vl_i32_info, avx512vl_i64_info>;
1585defm VBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2",
1586 avx512vl_f32_info, avx512vl_f64_info>;
Igor Bregerfa798a92015-11-02 07:39:36 +00001587
Craig Topper52317e82017-01-15 05:47:45 +00001588let Predicates = [HasVLX] in {
1589def : Pat<(v8f32 (X86VBroadcast (v8f32 VR256X:$src))),
1590 (VBROADCASTSSZ256r (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1591def : Pat<(v4f64 (X86VBroadcast (v4f64 VR256X:$src))),
1592 (VBROADCASTSDZ256r (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
1593}
1594
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001595def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001596 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001597def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
1598 (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1599
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001600def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001601 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001602def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
1603 (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001604
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001605//===----------------------------------------------------------------------===//
1606// AVX-512 BROADCAST MASK TO VECTOR REGISTER
1607//---
Asaf Badouh0d957b82015-11-18 09:42:45 +00001608multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr,
1609 X86VectorVTInfo _, RegisterClass KRC> {
1610 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001611 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001612 [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))],
1613 IIC_SSE_PSHUF_RI>, EVEX, Sched<[WriteShuffle]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001614}
1615
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001616multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
Asaf Badouh0d957b82015-11-18 09:42:45 +00001617 AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> {
1618 let Predicates = [HasCDI] in
1619 defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512;
1620 let Predicates = [HasCDI, HasVLX] in {
1621 defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256;
1622 defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128;
1623 }
1624}
1625
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001626defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001627 avx512vl_i32_info, VK16>;
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001628defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001629 avx512vl_i64_info, VK8>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001630
1631//===----------------------------------------------------------------------===//
Craig Topperaad5f112015-11-30 00:13:24 +00001632// -- VPERMI2 - 3 source operands form --
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001633
Simon Pilgrim8d5e4692017-12-01 17:24:15 +00001634let Sched = WriteFShuffle256 in
1635def AVX512_PERM2_F : OpndItins<
1636 IIC_SSE_SHUFP, IIC_SSE_SHUFP
1637>;
1638
1639let Sched = WriteShuffle256 in
1640def AVX512_PERM2_I : OpndItins<
1641 IIC_SSE_PSHUF_RI, IIC_SSE_PSHUF_MI
1642>;
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001643
1644multiclass avx512_perm_i<bits<8> opc, string OpcodeStr, OpndItins itins,
1645 X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001646let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001647 // The index operand in the pattern should really be an integer type. However,
1648 // if we do that and it happens to come from a bitcast, then it becomes
1649 // difficult to find the bitcast needed to convert the index to the
1650 // destination type for the passthru since it will be folded with the bitcast
1651 // of the index operand.
1652 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001653 (ins _.RC:$src2, _.RC:$src3),
1654 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim6a009702017-11-29 17:21:15 +00001655 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2, _.RC:$src3)),
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001656 itins.rr, 1>, EVEX_4V, AVX5128IBase, Sched<[itins.Sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001657
Craig Topper4fa3b502016-09-06 06:56:59 +00001658 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001659 (ins _.RC:$src2, _.MemOp:$src3),
1660 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper4fa3b502016-09-06 06:56:59 +00001661 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2,
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001662 (_.VT (bitconvert (_.LdFrag addr:$src3))))), itins.rm, 1>,
1663 EVEX_4V, AVX5128IBase, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001664 }
1665}
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001666
1667multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr, OpndItins itins,
Craig Topper4fa3b502016-09-06 06:56:59 +00001668 X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001669 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Craig Topper4fa3b502016-09-06 06:56:59 +00001670 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001671 (ins _.RC:$src2, _.ScalarMemOp:$src3),
1672 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1673 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper4fa3b502016-09-06 06:56:59 +00001674 (_.VT (X86VPermi2X _.RC:$src1,
Craig Toppercada9f22016-11-22 04:57:34 +00001675 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))),
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001676 itins.rm, 1>, AVX5128IBase, EVEX_4V, EVEX_B,
1677 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Adam Nemetefe9c982014-07-02 21:25:58 +00001678}
1679
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001680multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr, OpndItins itins,
Craig Topper4fa3b502016-09-06 06:56:59 +00001681 AVX512VLVectorVTInfo VTInfo> {
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001682 defm NAME: avx512_perm_i<opc, OpcodeStr, itins, VTInfo.info512>,
1683 avx512_perm_i_mb<opc, OpcodeStr, itins, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001684 let Predicates = [HasVLX] in {
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001685 defm NAME#128: avx512_perm_i<opc, OpcodeStr, itins, VTInfo.info128>,
1686 avx512_perm_i_mb<opc, OpcodeStr, itins, VTInfo.info128>, EVEX_V128;
1687 defm NAME#256: avx512_perm_i<opc, OpcodeStr, itins, VTInfo.info256>,
1688 avx512_perm_i_mb<opc, OpcodeStr, itins, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001689 }
1690}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001691
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001692multiclass avx512_perm_i_sizes_bw<bits<8> opc, string OpcodeStr,
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001693 OpndItins itins,
1694 AVX512VLVectorVTInfo VTInfo,
1695 Predicate Prd> {
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001696 let Predicates = [Prd] in
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001697 defm NAME: avx512_perm_i<opc, OpcodeStr, itins, VTInfo.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001698 let Predicates = [Prd, HasVLX] in {
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001699 defm NAME#128: avx512_perm_i<opc, OpcodeStr, itins, VTInfo.info128>, EVEX_V128;
1700 defm NAME#256: avx512_perm_i<opc, OpcodeStr, itins, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001701 }
1702}
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001703
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001704defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d", AVX512_PERM2_I,
Craig Topper4fa3b502016-09-06 06:56:59 +00001705 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001706defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q", AVX512_PERM2_I,
Craig Topper4fa3b502016-09-06 06:56:59 +00001707 avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001708defm VPERMI2W : avx512_perm_i_sizes_bw<0x75, "vpermi2w", AVX512_PERM2_I,
Craig Topper4fa3b502016-09-06 06:56:59 +00001709 avx512vl_i16_info, HasBWI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001710 VEX_W, EVEX_CD8<16, CD8VF>;
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001711defm VPERMI2B : avx512_perm_i_sizes_bw<0x75, "vpermi2b", AVX512_PERM2_I,
Craig Topper4fa3b502016-09-06 06:56:59 +00001712 avx512vl_i8_info, HasVBMI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001713 EVEX_CD8<8, CD8VF>;
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001714defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps", AVX512_PERM2_F,
Craig Topper4fa3b502016-09-06 06:56:59 +00001715 avx512vl_f32_info>, EVEX_CD8<32, CD8VF>;
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001716defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd", AVX512_PERM2_F,
Craig Topper4fa3b502016-09-06 06:56:59 +00001717 avx512vl_f64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001718
Craig Topperaad5f112015-11-30 00:13:24 +00001719// VPERMT2
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001720multiclass avx512_perm_t<bits<8> opc, string OpcodeStr, OpndItins itins,
Craig Toppera47576f2015-11-26 20:21:29 +00001721 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001722let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001723 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
1724 (ins IdxVT.RC:$src2, _.RC:$src3),
1725 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim6a009702017-11-29 17:21:15 +00001726 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3)),
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001727 itins.rr, 1>, EVEX_4V, AVX5128IBase, Sched<[itins.Sched]>;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001728
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001729 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1730 (ins IdxVT.RC:$src2, _.MemOp:$src3),
1731 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001732 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2,
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001733 (bitconvert (_.LdFrag addr:$src3)))), itins.rm, 1>,
1734 EVEX_4V, AVX5128IBase, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001735 }
1736}
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001737multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr, OpndItins itins,
Craig Toppera47576f2015-11-26 20:21:29 +00001738 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001739 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001740 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1741 (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3),
1742 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1743 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Toppera47576f2015-11-26 20:21:29 +00001744 (_.VT (X86VPermt2 _.RC:$src1,
Craig Toppercada9f22016-11-22 04:57:34 +00001745 IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))),
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001746 itins.rm, 1>, AVX5128IBase, EVEX_4V, EVEX_B,
1747 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001748}
1749
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001750multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr, OpndItins itins,
Craig Toppera47576f2015-11-26 20:21:29 +00001751 AVX512VLVectorVTInfo VTInfo,
1752 AVX512VLVectorVTInfo ShuffleMask> {
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001753 defm NAME: avx512_perm_t<opc, OpcodeStr, itins, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001754 ShuffleMask.info512>,
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001755 avx512_perm_t_mb<opc, OpcodeStr, itins, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001756 ShuffleMask.info512>, EVEX_V512;
1757 let Predicates = [HasVLX] in {
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001758 defm NAME#128: avx512_perm_t<opc, OpcodeStr, itins, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001759 ShuffleMask.info128>,
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001760 avx512_perm_t_mb<opc, OpcodeStr, itins, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001761 ShuffleMask.info128>, EVEX_V128;
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001762 defm NAME#256: avx512_perm_t<opc, OpcodeStr, itins, VTInfo.info256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001763 ShuffleMask.info256>,
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001764 avx512_perm_t_mb<opc, OpcodeStr, itins, VTInfo.info256,
Craig Toppera47576f2015-11-26 20:21:29 +00001765 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001766 }
1767}
1768
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001769multiclass avx512_perm_t_sizes_bw<bits<8> opc, string OpcodeStr, OpndItins itins,
Craig Toppera47576f2015-11-26 20:21:29 +00001770 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001771 AVX512VLVectorVTInfo Idx,
1772 Predicate Prd> {
1773 let Predicates = [Prd] in
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001774 defm NAME: avx512_perm_t<opc, OpcodeStr, itins, VTInfo.info512,
Craig Toppera47576f2015-11-26 20:21:29 +00001775 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001776 let Predicates = [Prd, HasVLX] in {
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001777 defm NAME#128: avx512_perm_t<opc, OpcodeStr, itins, VTInfo.info128,
Craig Toppera47576f2015-11-26 20:21:29 +00001778 Idx.info128>, EVEX_V128;
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001779 defm NAME#256: avx512_perm_t<opc, OpcodeStr, itins, VTInfo.info256,
Craig Toppera47576f2015-11-26 20:21:29 +00001780 Idx.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001781 }
1782}
Simon Pilgrim8d5e4692017-12-01 17:24:15 +00001783
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001784defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d", AVX512_PERM2_I,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001785 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001786defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q", AVX512_PERM2_I,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001787 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001788defm VPERMT2W : avx512_perm_t_sizes_bw<0x7D, "vpermt2w", AVX512_PERM2_I,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001789 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1790 VEX_W, EVEX_CD8<16, CD8VF>;
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001791defm VPERMT2B : avx512_perm_t_sizes_bw<0x7D, "vpermt2b", AVX512_PERM2_I,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001792 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1793 EVEX_CD8<8, CD8VF>;
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001794defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps", AVX512_PERM2_F,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001795 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001796defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd", AVX512_PERM2_F,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001797 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001798
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001799//===----------------------------------------------------------------------===//
1800// AVX-512 - BLEND using mask
1801//
Simon Pilgrimd4953012017-12-05 21:05:25 +00001802
Simon Pilgrim75673942017-12-06 11:23:13 +00001803let Sched = WriteFVarBlend in
1804def AVX512_BLENDM : OpndItins<
1805 IIC_SSE_ALU_F32P_RR, IIC_SSE_ALU_F32P_RM
Simon Pilgrimd4953012017-12-05 21:05:25 +00001806>;
1807
Simon Pilgrim75673942017-12-06 11:23:13 +00001808let Sched = WriteVarBlend in
1809def AVX512_PBLENDM : OpndItins<
1810 IIC_SSE_INTALU_P_RR, IIC_SSE_INTALU_P_RM
Simon Pilgrimd4953012017-12-05 21:05:25 +00001811>;
1812
1813multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, OpndItins itins,
1814 X86VectorVTInfo _> {
Craig Toppera74e3082017-01-07 22:20:34 +00001815 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001816 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1817 (ins _.RC:$src1, _.RC:$src2),
1818 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001819 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Simon Pilgrimd4953012017-12-05 21:05:25 +00001820 [], itins.rr>, EVEX_4V, Sched<[itins.Sched]>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001821 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1822 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001823 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001824 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Simon Pilgrimd4953012017-12-05 21:05:25 +00001825 [], itins.rr>, EVEX_4V, EVEX_K, Sched<[itins.Sched]>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001826 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1827 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1828 !strconcat(OpcodeStr,
1829 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
Simon Pilgrimd4953012017-12-05 21:05:25 +00001830 [], itins.rr>, EVEX_4V, EVEX_KZ, Sched<[itins.Sched]>;
Craig Toppera74e3082017-01-07 22:20:34 +00001831 let mayLoad = 1 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001832 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1833 (ins _.RC:$src1, _.MemOp:$src2),
1834 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001835 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Simon Pilgrimd4953012017-12-05 21:05:25 +00001836 [], itins.rm>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
1837 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001838 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1839 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001840 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001841 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Simon Pilgrimd4953012017-12-05 21:05:25 +00001842 [], itins.rm>, EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>,
1843 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001844 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1845 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1846 !strconcat(OpcodeStr,
1847 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
Simon Pilgrimd4953012017-12-05 21:05:25 +00001848 [], itins.rm>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>,
1849 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001850 }
Craig Toppera74e3082017-01-07 22:20:34 +00001851 }
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001852}
Simon Pilgrimd4953012017-12-05 21:05:25 +00001853multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, OpndItins itins,
1854 X86VectorVTInfo _> {
Craig Topper81f20aa2017-01-07 22:20:26 +00001855 let mayLoad = 1, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001856 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1857 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1858 !strconcat(OpcodeStr,
1859 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1860 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
Simon Pilgrimd4953012017-12-05 21:05:25 +00001861 [], itins.rm>, EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>,
1862 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001863
1864 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1865 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1866 !strconcat(OpcodeStr,
1867 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1868 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Simon Pilgrimd4953012017-12-05 21:05:25 +00001869 [], itins.rm>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>,
1870 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper81f20aa2017-01-07 22:20:26 +00001871 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001872}
1873
Simon Pilgrimd4953012017-12-05 21:05:25 +00001874multiclass blendmask_dq <bits<8> opc, string OpcodeStr, OpndItins itins,
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001875 AVX512VLVectorVTInfo VTInfo> {
Simon Pilgrimd4953012017-12-05 21:05:25 +00001876 defm Z : avx512_blendmask <opc, OpcodeStr, itins, VTInfo.info512>,
1877 avx512_blendmask_rmb <opc, OpcodeStr, itins, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001878
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001879 let Predicates = [HasVLX] in {
Simon Pilgrimd4953012017-12-05 21:05:25 +00001880 defm Z256 : avx512_blendmask<opc, OpcodeStr, itins, VTInfo.info256>,
1881 avx512_blendmask_rmb<opc, OpcodeStr, itins, VTInfo.info256>, EVEX_V256;
1882 defm Z128 : avx512_blendmask<opc, OpcodeStr, itins, VTInfo.info128>,
1883 avx512_blendmask_rmb<opc, OpcodeStr, itins, VTInfo.info128>, EVEX_V128;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001884 }
1885}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001886
Simon Pilgrimd4953012017-12-05 21:05:25 +00001887multiclass blendmask_bw <bits<8> opc, string OpcodeStr, OpndItins itins,
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001888 AVX512VLVectorVTInfo VTInfo> {
1889 let Predicates = [HasBWI] in
Simon Pilgrimd4953012017-12-05 21:05:25 +00001890 defm Z : avx512_blendmask<opc, OpcodeStr, itins, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001891
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001892 let Predicates = [HasBWI, HasVLX] in {
Simon Pilgrimd4953012017-12-05 21:05:25 +00001893 defm Z256 : avx512_blendmask<opc, OpcodeStr, itins, VTInfo.info256>, EVEX_V256;
1894 defm Z128 : avx512_blendmask<opc, OpcodeStr, itins, VTInfo.info128>, EVEX_V128;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001895 }
1896}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001897
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001898
Simon Pilgrimd4953012017-12-05 21:05:25 +00001899defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", AVX512_BLENDM, avx512vl_f32_info>;
1900defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", AVX512_BLENDM, avx512vl_f64_info>, VEX_W;
1901defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", AVX512_PBLENDM, avx512vl_i32_info>;
1902defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", AVX512_PBLENDM, avx512vl_i64_info>, VEX_W;
1903defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", AVX512_PBLENDM, avx512vl_i8_info>;
1904defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", AVX512_PBLENDM, avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001905
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001906
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001907//===----------------------------------------------------------------------===//
1908// Compare Instructions
1909//===----------------------------------------------------------------------===//
1910
1911// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001912
Simon Pilgrim71660c62017-12-05 14:34:42 +00001913multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd,
1914 OpndItins itins> {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001915 defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1916 (outs _.KRC:$dst),
1917 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1918 "vcmp${cc}"#_.Suffix,
1919 "$src2, $src1", "$src1, $src2",
1920 (OpNode (_.VT _.RC:$src1),
1921 (_.VT _.RC:$src2),
Simon Pilgrim71660c62017-12-05 14:34:42 +00001922 imm:$cc), itins.rr>, EVEX_4V, Sched<[itins.Sched]>;
Ayman Musa62d1c712017-04-13 10:03:45 +00001923 let mayLoad = 1 in
Craig Toppere1cac152016-06-07 07:27:54 +00001924 defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1925 (outs _.KRC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00001926 (ins _.RC:$src1, _.IntScalarMemOp:$src2, AVXCC:$cc),
Craig Toppere1cac152016-06-07 07:27:54 +00001927 "vcmp${cc}"#_.Suffix,
1928 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00001929 (OpNode (_.VT _.RC:$src1), _.ScalarIntMemCPat:$src2,
Simon Pilgrim71660c62017-12-05 14:34:42 +00001930 imm:$cc), itins.rm>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>,
1931 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001932
1933 defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1934 (outs _.KRC:$dst),
1935 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1936 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001937 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001938 (OpNodeRnd (_.VT _.RC:$src1),
1939 (_.VT _.RC:$src2),
1940 imm:$cc,
Simon Pilgrim71660c62017-12-05 14:34:42 +00001941 (i32 FROUND_NO_EXC)), itins.rr>,
1942 EVEX_4V, EVEX_B, Sched<[itins.Sched]>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001943 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001944 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001945 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1946 (outs VK1:$dst),
1947 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1948 "vcmp"#_.Suffix,
Simon Pilgrim71660c62017-12-05 14:34:42 +00001949 "$cc, $src2, $src1", "$src1, $src2, $cc", itins.rr>, EVEX_4V,
1950 Sched<[itins.Sched]>;
Ayman Musa62d1c712017-04-13 10:03:45 +00001951 let mayLoad = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001952 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1953 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00001954 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001955 "vcmp"#_.Suffix,
Simon Pilgrim71660c62017-12-05 14:34:42 +00001956 "$cc, $src2, $src1", "$src1, $src2, $cc", itins.rm>,
1957 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>,
1958 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001959
1960 defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1961 (outs _.KRC:$dst),
1962 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1963 "vcmp"#_.Suffix,
Simon Pilgrim71660c62017-12-05 14:34:42 +00001964 "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc", itins.rr>,
1965 EVEX_4V, EVEX_B, Sched<[itins.Sched]>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001966 }// let isAsmParserOnly = 1, hasSideEffects = 0
1967
1968 let isCodeGenOnly = 1 in {
Craig Topper225da2c2016-08-27 05:22:15 +00001969 let isCommutable = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001970 def rr : AVX512Ii8<0xC2, MRMSrcReg,
1971 (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc),
1972 !strconcat("vcmp${cc}", _.Suffix,
1973 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1974 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1975 _.FRC:$src2,
1976 imm:$cc))],
Simon Pilgrim71660c62017-12-05 14:34:42 +00001977 itins.rr>, EVEX_4V, Sched<[itins.Sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00001978 def rm : AVX512Ii8<0xC2, MRMSrcMem,
1979 (outs _.KRC:$dst),
1980 (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1981 !strconcat("vcmp${cc}", _.Suffix,
1982 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1983 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1984 (_.ScalarLdFrag addr:$src2),
1985 imm:$cc))],
Simon Pilgrim71660c62017-12-05 14:34:42 +00001986 itins.rm>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>,
1987 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001988 }
1989}
1990
1991let Predicates = [HasAVX512] in {
Craig Topperd890db62017-02-21 04:26:04 +00001992 let ExeDomain = SSEPackedSingle in
Simon Pilgrim71660c62017-12-05 14:34:42 +00001993 defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd,
1994 SSE_ALU_F32S>, AVX512XSIi8Base;
Craig Topperd890db62017-02-21 04:26:04 +00001995 let ExeDomain = SSEPackedDouble in
Simon Pilgrim71660c62017-12-05 14:34:42 +00001996 defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd,
1997 SSE_ALU_F64S>, AVX512XDIi8Base, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001998}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001999
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002000multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima2b58622017-12-05 12:02:22 +00002001 OpndItins itins, X86VectorVTInfo _, bit IsCommutable> {
Craig Topper392cd032016-09-03 16:28:03 +00002002 let isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002003 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002004 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
2005 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2006 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Simon Pilgrima2b58622017-12-05 12:02:22 +00002007 itins.rr>, EVEX_4V, Sched<[itins.Sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002008 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002009 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
2010 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2011 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
2012 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Simon Pilgrima2b58622017-12-05 12:02:22 +00002013 itins.rm>, EVEX_4V, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Toppere1d81032017-06-13 07:13:47 +00002014 let isCommutable = IsCommutable in
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002015 def rrk : AVX512BI<opc, MRMSrcReg,
2016 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
2017 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
2018 "$dst {${mask}}, $src1, $src2}"),
2019 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2020 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
Simon Pilgrima2b58622017-12-05 12:02:22 +00002021 itins.rr>, EVEX_4V, EVEX_K, Sched<[itins.Sched]>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002022 def rmk : AVX512BI<opc, MRMSrcMem,
2023 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
2024 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
2025 "$dst {${mask}}, $src1, $src2}"),
2026 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2027 (OpNode (_.VT _.RC:$src1),
2028 (_.VT (bitconvert
2029 (_.LdFrag addr:$src2))))))],
Simon Pilgrima2b58622017-12-05 12:02:22 +00002030 itins.rm>, EVEX_4V, EVEX_K, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002031}
2032
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002033multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima2b58622017-12-05 12:02:22 +00002034 OpndItins itins, X86VectorVTInfo _, bit IsCommutable> :
2035 avx512_icmp_packed<opc, OpcodeStr, OpNode, itins, _, IsCommutable> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002036 def rmb : AVX512BI<opc, MRMSrcMem,
2037 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
2038 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
2039 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
2040 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
2041 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
Simon Pilgrima2b58622017-12-05 12:02:22 +00002042 itins.rm>, EVEX_4V, EVEX_B, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002043 def rmbk : AVX512BI<opc, MRMSrcMem,
2044 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
2045 _.ScalarMemOp:$src2),
2046 !strconcat(OpcodeStr,
2047 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
2048 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
2049 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2050 (OpNode (_.VT _.RC:$src1),
2051 (X86VBroadcast
2052 (_.ScalarLdFrag addr:$src2)))))],
Simon Pilgrima2b58622017-12-05 12:02:22 +00002053 itins.rm>, EVEX_4V, EVEX_K, EVEX_B,
2054 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002055}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002056
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002057multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima2b58622017-12-05 12:02:22 +00002058 OpndItins itins, AVX512VLVectorVTInfo VTInfo,
2059 Predicate prd, bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002060 let Predicates = [prd] in
Simon Pilgrima2b58622017-12-05 12:02:22 +00002061 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, itins, VTInfo.info512,
Craig Topper392cd032016-09-03 16:28:03 +00002062 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002063
2064 let Predicates = [prd, HasVLX] in {
Simon Pilgrima2b58622017-12-05 12:02:22 +00002065 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, itins, VTInfo.info256,
Craig Topper392cd032016-09-03 16:28:03 +00002066 IsCommutable>, EVEX_V256;
Simon Pilgrima2b58622017-12-05 12:02:22 +00002067 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, itins, VTInfo.info128,
Craig Topper392cd032016-09-03 16:28:03 +00002068 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002069 }
2070}
2071
2072multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
Simon Pilgrima2b58622017-12-05 12:02:22 +00002073 SDNode OpNode, OpndItins itins,
2074 AVX512VLVectorVTInfo VTInfo,
2075 Predicate prd, bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002076 let Predicates = [prd] in
Simon Pilgrima2b58622017-12-05 12:02:22 +00002077 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, itins, VTInfo.info512,
Craig Topper392cd032016-09-03 16:28:03 +00002078 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002079
2080 let Predicates = [prd, HasVLX] in {
Simon Pilgrima2b58622017-12-05 12:02:22 +00002081 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, itins, VTInfo.info256,
Craig Topper392cd032016-09-03 16:28:03 +00002082 IsCommutable>, EVEX_V256;
Simon Pilgrima2b58622017-12-05 12:02:22 +00002083 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, itins, VTInfo.info128,
Craig Topper392cd032016-09-03 16:28:03 +00002084 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002085 }
2086}
2087
Simon Pilgrima2b58622017-12-05 12:02:22 +00002088// FIXME: Is there a better scheduler itinerary for VPCMP?
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002089defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
Simon Pilgrima2b58622017-12-05 12:02:22 +00002090 SSE_ALU_F32P, avx512vl_i8_info, HasBWI, 1>,
Craig Toppera33846a2017-10-22 06:18:23 +00002091 EVEX_CD8<8, CD8VF>, VEX_WIG;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002092
2093defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
Simon Pilgrima2b58622017-12-05 12:02:22 +00002094 SSE_ALU_F32P, avx512vl_i16_info, HasBWI, 1>,
Craig Toppera33846a2017-10-22 06:18:23 +00002095 EVEX_CD8<16, CD8VF>, VEX_WIG;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002096
Robert Khasanovf70f7982014-09-18 14:06:55 +00002097defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Simon Pilgrima2b58622017-12-05 12:02:22 +00002098 SSE_ALU_F32P, avx512vl_i32_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002099 EVEX_CD8<32, CD8VF>;
2100
Robert Khasanovf70f7982014-09-18 14:06:55 +00002101defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Simon Pilgrima2b58622017-12-05 12:02:22 +00002102 SSE_ALU_F32P, avx512vl_i64_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002103 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
2104
2105defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
Simon Pilgrima2b58622017-12-05 12:02:22 +00002106 SSE_ALU_F32P, avx512vl_i8_info, HasBWI>,
Craig Toppera33846a2017-10-22 06:18:23 +00002107 EVEX_CD8<8, CD8VF>, VEX_WIG;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002108
2109defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
Simon Pilgrima2b58622017-12-05 12:02:22 +00002110 SSE_ALU_F32P, avx512vl_i16_info, HasBWI>,
Craig Toppera33846a2017-10-22 06:18:23 +00002111 EVEX_CD8<16, CD8VF>, VEX_WIG;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002112
Robert Khasanovf70f7982014-09-18 14:06:55 +00002113defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Simon Pilgrima2b58622017-12-05 12:02:22 +00002114 SSE_ALU_F32P, avx512vl_i32_info, HasAVX512>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002115 EVEX_CD8<32, CD8VF>;
2116
Robert Khasanovf70f7982014-09-18 14:06:55 +00002117defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Simon Pilgrima2b58622017-12-05 12:02:22 +00002118 SSE_ALU_F32P, avx512vl_i64_info, HasAVX512>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002119 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002120
Craig Toppera88306e2017-10-10 06:36:46 +00002121// Transforms to swizzle an immediate to help matching memory operand in first
2122// operand.
2123def CommutePCMPCC : SDNodeXForm<imm, [{
2124 uint8_t Imm = N->getZExtValue() & 0x7;
2125 switch (Imm) {
2126 default: llvm_unreachable("Unreachable!");
2127 case 0x01: Imm = 0x06; break; // LT -> NLE
2128 case 0x02: Imm = 0x05; break; // LE -> NLT
2129 case 0x05: Imm = 0x02; break; // NLT -> LE
2130 case 0x06: Imm = 0x01; break; // NLE -> LT
2131 case 0x00: // EQ
2132 case 0x03: // FALSE
2133 case 0x04: // NE
2134 case 0x07: // TRUE
2135 break;
2136 }
2137 return getI8Imm(Imm, SDLoc(N));
2138}]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002139
Robert Khasanov29e3b962014-08-27 09:34:37 +00002140multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
Simon Pilgrimaa911552017-12-05 12:14:36 +00002141 OpndItins itins, X86VectorVTInfo _> {
Craig Topper149e6bd2016-09-09 01:36:10 +00002142 let isCommutable = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002143 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002144 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00002145 !strconcat("vpcmp${cc}", Suffix,
2146 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002147 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
2148 imm:$cc))],
Simon Pilgrimaa911552017-12-05 12:14:36 +00002149 itins.rr>, EVEX_4V, Sched<[itins.Sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002150 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002151 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00002152 !strconcat("vpcmp${cc}", Suffix,
2153 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002154 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
2155 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00002156 imm:$cc))],
Simon Pilgrimaa911552017-12-05 12:14:36 +00002157 itins.rm>, EVEX_4V, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper8b876762017-06-13 07:13:50 +00002158 let isCommutable = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00002159 def rrik : AVX512AIi8<opc, MRMSrcReg,
2160 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002161 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002162 !strconcat("vpcmp${cc}", Suffix,
2163 "\t{$src2, $src1, $dst {${mask}}|",
2164 "$dst {${mask}}, $src1, $src2}"),
2165 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2166 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00002167 imm:$cc)))],
Simon Pilgrimaa911552017-12-05 12:14:36 +00002168 itins.rr>, EVEX_4V, EVEX_K, Sched<[itins.Sched]>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002169 def rmik : AVX512AIi8<opc, MRMSrcMem,
2170 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002171 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002172 !strconcat("vpcmp${cc}", Suffix,
2173 "\t{$src2, $src1, $dst {${mask}}|",
2174 "$dst {${mask}}, $src1, $src2}"),
2175 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2176 (OpNode (_.VT _.RC:$src1),
2177 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00002178 imm:$cc)))],
Simon Pilgrimaa911552017-12-05 12:14:36 +00002179 itins.rm>, EVEX_4V, EVEX_K,
2180 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002181
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002182 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00002183 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002184 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002185 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002186 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
2187 "$dst, $src1, $src2, $cc}"),
Simon Pilgrimaa911552017-12-05 12:14:36 +00002188 [], itins.rr>, EVEX_4V, Sched<[itins.Sched]>;
Craig Topper9f4d4852015-01-20 12:15:30 +00002189 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002190 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002191 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002192 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
2193 "$dst, $src1, $src2, $cc}"),
Simon Pilgrimaa911552017-12-05 12:14:36 +00002194 [], itins.rm>, EVEX_4V, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002195 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
2196 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002197 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00002198 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002199 "\t{$cc, $src2, $src1, $dst {${mask}}|",
2200 "$dst {${mask}}, $src1, $src2, $cc}"),
Simon Pilgrimaa911552017-12-05 12:14:36 +00002201 [], itins.rr>, EVEX_4V, EVEX_K, Sched<[itins.Sched]>;
Craig Topper9f4d4852015-01-20 12:15:30 +00002202 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00002203 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
2204 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002205 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002206 !strconcat("vpcmp", Suffix,
2207 "\t{$cc, $src2, $src1, $dst {${mask}}|",
2208 "$dst {${mask}}, $src1, $src2, $cc}"),
Simon Pilgrimaa911552017-12-05 12:14:36 +00002209 [], itins.rm>, EVEX_4V, EVEX_K,
2210 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002211 }
Craig Toppera88306e2017-10-10 06:36:46 +00002212
2213 def : Pat<(OpNode (bitconvert (_.LdFrag addr:$src2)),
2214 (_.VT _.RC:$src1), imm:$cc),
2215 (!cast<Instruction>(NAME#_.ZSuffix#"rmi") _.RC:$src1, addr:$src2,
2216 (CommutePCMPCC imm:$cc))>;
2217
2218 def : Pat<(and _.KRCWM:$mask, (OpNode (bitconvert (_.LdFrag addr:$src2)),
2219 (_.VT _.RC:$src1), imm:$cc)),
2220 (!cast<Instruction>(NAME#_.ZSuffix#"rmik") _.KRCWM:$mask,
2221 _.RC:$src1, addr:$src2,
2222 (CommutePCMPCC imm:$cc))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002223}
2224
Robert Khasanov29e3b962014-08-27 09:34:37 +00002225multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Simon Pilgrimaa911552017-12-05 12:14:36 +00002226 OpndItins itins, X86VectorVTInfo _> :
2227 avx512_icmp_cc<opc, Suffix, OpNode, itins, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00002228 def rmib : AVX512AIi8<opc, MRMSrcMem,
2229 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002230 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002231 !strconcat("vpcmp${cc}", Suffix,
2232 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
2233 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
2234 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
2235 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00002236 imm:$cc))],
Simon Pilgrimaa911552017-12-05 12:14:36 +00002237 itins.rm>, EVEX_4V, EVEX_B,
2238 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002239 def rmibk : AVX512AIi8<opc, MRMSrcMem,
2240 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002241 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002242 !strconcat("vpcmp${cc}", Suffix,
2243 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
2244 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
2245 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2246 (OpNode (_.VT _.RC:$src1),
2247 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00002248 imm:$cc)))],
Simon Pilgrimaa911552017-12-05 12:14:36 +00002249 itins.rm>, EVEX_4V, EVEX_K, EVEX_B,
2250 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002251
Robert Khasanov29e3b962014-08-27 09:34:37 +00002252 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00002253 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00002254 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
2255 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002256 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002257 !strconcat("vpcmp", Suffix,
2258 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
2259 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
Simon Pilgrimaa911552017-12-05 12:14:36 +00002260 [], itins.rm>, EVEX_4V, EVEX_B,
2261 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002262 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
2263 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002264 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002265 !strconcat("vpcmp", Suffix,
2266 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
2267 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
Simon Pilgrimaa911552017-12-05 12:14:36 +00002268 [], itins.rm>, EVEX_4V, EVEX_K, EVEX_B,
2269 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002270 }
Craig Toppera88306e2017-10-10 06:36:46 +00002271
2272 def : Pat<(OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
2273 (_.VT _.RC:$src1), imm:$cc),
2274 (!cast<Instruction>(NAME#_.ZSuffix#"rmib") _.RC:$src1, addr:$src2,
2275 (CommutePCMPCC imm:$cc))>;
2276
2277 def : Pat<(and _.KRCWM:$mask, (OpNode (X86VBroadcast
2278 (_.ScalarLdFrag addr:$src2)),
2279 (_.VT _.RC:$src1), imm:$cc)),
2280 (!cast<Instruction>(NAME#_.ZSuffix#"rmibk") _.KRCWM:$mask,
2281 _.RC:$src1, addr:$src2,
2282 (CommutePCMPCC imm:$cc))>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002283}
2284
2285multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
Simon Pilgrimaa911552017-12-05 12:14:36 +00002286 OpndItins itins, AVX512VLVectorVTInfo VTInfo,
2287 Predicate prd> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00002288 let Predicates = [prd] in
Simon Pilgrimaa911552017-12-05 12:14:36 +00002289 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, itins, VTInfo.info512>,
2290 EVEX_V512;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002291
2292 let Predicates = [prd, HasVLX] in {
Simon Pilgrimaa911552017-12-05 12:14:36 +00002293 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, itins, VTInfo.info256>,
2294 EVEX_V256;
2295 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, itins, VTInfo.info128>,
2296 EVEX_V128;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002297 }
2298}
2299
2300multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
Simon Pilgrimaa911552017-12-05 12:14:36 +00002301 OpndItins itins, AVX512VLVectorVTInfo VTInfo,
2302 Predicate prd> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00002303 let Predicates = [prd] in
Simon Pilgrimaa911552017-12-05 12:14:36 +00002304 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, itins, VTInfo.info512>,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002305 EVEX_V512;
2306
2307 let Predicates = [prd, HasVLX] in {
Simon Pilgrimaa911552017-12-05 12:14:36 +00002308 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, itins, VTInfo.info256>,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002309 EVEX_V256;
Simon Pilgrimaa911552017-12-05 12:14:36 +00002310 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, itins, VTInfo.info128>,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002311 EVEX_V128;
2312 }
2313}
2314
Simon Pilgrimaa911552017-12-05 12:14:36 +00002315// FIXME: Is there a better scheduler itinerary for VPCMP/VPCMPU?
2316defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, SSE_ALU_F32P,
2317 avx512vl_i8_info, HasBWI>, EVEX_CD8<8, CD8VF>;
2318defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, SSE_ALU_F32P,
2319 avx512vl_i8_info, HasBWI>, EVEX_CD8<8, CD8VF>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002320
Simon Pilgrimaa911552017-12-05 12:14:36 +00002321defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, SSE_ALU_F32P,
2322 avx512vl_i16_info, HasBWI>,
2323 VEX_W, EVEX_CD8<16, CD8VF>;
2324defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, SSE_ALU_F32P,
2325 avx512vl_i16_info, HasBWI>,
2326 VEX_W, EVEX_CD8<16, CD8VF>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002327
Simon Pilgrimaa911552017-12-05 12:14:36 +00002328defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, SSE_ALU_F32P,
2329 avx512vl_i32_info, HasAVX512>,
2330 EVEX_CD8<32, CD8VF>;
2331defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, SSE_ALU_F32P,
2332 avx512vl_i32_info, HasAVX512>,
2333 EVEX_CD8<32, CD8VF>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002334
Simon Pilgrimaa911552017-12-05 12:14:36 +00002335defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, SSE_ALU_F32P,
2336 avx512vl_i64_info, HasAVX512>,
2337 VEX_W, EVEX_CD8<64, CD8VF>;
2338defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, SSE_ALU_F32P,
2339 avx512vl_i64_info, HasAVX512>,
2340 VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002341
Ayman Musa721d97f2017-06-27 12:08:37 +00002342
Simon Pilgrimbb791b32017-11-30 13:18:06 +00002343multiclass avx512_vcmp_common<OpndItins itins, X86VectorVTInfo _> {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002344 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
2345 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
2346 "vcmp${cc}"#_.Suffix,
2347 "$src2, $src1", "$src1, $src2",
2348 (X86cmpm (_.VT _.RC:$src1),
2349 (_.VT _.RC:$src2),
Simon Pilgrimbb791b32017-11-30 13:18:06 +00002350 imm:$cc), itins.rr, 1>,
2351 Sched<[itins.Sched]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002352
Craig Toppere1cac152016-06-07 07:27:54 +00002353 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
2354 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
2355 "vcmp${cc}"#_.Suffix,
2356 "$src2, $src1", "$src1, $src2",
2357 (X86cmpm (_.VT _.RC:$src1),
2358 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Simon Pilgrimbb791b32017-11-30 13:18:06 +00002359 imm:$cc), itins.rm>,
2360 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002361
Craig Toppere1cac152016-06-07 07:27:54 +00002362 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
2363 (outs _.KRC:$dst),
2364 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
2365 "vcmp${cc}"#_.Suffix,
2366 "${src2}"##_.BroadcastStr##", $src1",
2367 "$src1, ${src2}"##_.BroadcastStr,
2368 (X86cmpm (_.VT _.RC:$src1),
2369 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
Simon Pilgrimbb791b32017-11-30 13:18:06 +00002370 imm:$cc), itins.rm>,
2371 EVEX_B, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002372 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00002373 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002374 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2375 (outs _.KRC:$dst),
2376 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2377 "vcmp"#_.Suffix,
Simon Pilgrimbb791b32017-11-30 13:18:06 +00002378 "$cc, $src2, $src1", "$src1, $src2, $cc", itins.rr>,
2379 Sched<[itins.Sched]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002380
2381 let mayLoad = 1 in {
2382 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2383 (outs _.KRC:$dst),
2384 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
2385 "vcmp"#_.Suffix,
Simon Pilgrimbb791b32017-11-30 13:18:06 +00002386 "$cc, $src2, $src1", "$src1, $src2, $cc", itins.rm>,
2387 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002388
2389 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2390 (outs _.KRC:$dst),
2391 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
2392 "vcmp"#_.Suffix,
2393 "$cc, ${src2}"##_.BroadcastStr##", $src1",
Simon Pilgrimbb791b32017-11-30 13:18:06 +00002394 "$src1, ${src2}"##_.BroadcastStr##", $cc", itins.rm>,
2395 EVEX_B, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002396 }
Craig Topper61956982017-09-30 17:02:39 +00002397 }
2398
2399 // Patterns for selecting with loads in other operand.
2400 def : Pat<(X86cmpm (_.LdFrag addr:$src2), (_.VT _.RC:$src1),
2401 CommutableCMPCC:$cc),
2402 (!cast<Instruction>(NAME#_.ZSuffix#"rmi") _.RC:$src1, addr:$src2,
2403 imm:$cc)>;
2404
2405 def : Pat<(and _.KRCWM:$mask, (X86cmpm (_.LdFrag addr:$src2),
2406 (_.VT _.RC:$src1),
2407 CommutableCMPCC:$cc)),
2408 (!cast<Instruction>(NAME#_.ZSuffix#"rmik") _.KRCWM:$mask,
2409 _.RC:$src1, addr:$src2,
2410 imm:$cc)>;
2411
2412 def : Pat<(X86cmpm (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
2413 (_.VT _.RC:$src1), CommutableCMPCC:$cc),
2414 (!cast<Instruction>(NAME#_.ZSuffix#"rmbi") _.RC:$src1, addr:$src2,
2415 imm:$cc)>;
2416
2417 def : Pat<(and _.KRCWM:$mask, (X86cmpm (X86VBroadcast
2418 (_.ScalarLdFrag addr:$src2)),
2419 (_.VT _.RC:$src1),
2420 CommutableCMPCC:$cc)),
2421 (!cast<Instruction>(NAME#_.ZSuffix#"rmbik") _.KRCWM:$mask,
2422 _.RC:$src1, addr:$src2,
2423 imm:$cc)>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002424}
2425
Simon Pilgrimbb791b32017-11-30 13:18:06 +00002426multiclass avx512_vcmp_sae<OpndItins itins, X86VectorVTInfo _> {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002427 // comparison code form (VCMP[EQ/LT/LE/...]
2428 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
2429 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
2430 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002431 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002432 (X86cmpmRnd (_.VT _.RC:$src1),
2433 (_.VT _.RC:$src2),
2434 imm:$cc,
Simon Pilgrimbb791b32017-11-30 13:18:06 +00002435 (i32 FROUND_NO_EXC)), itins.rr>,
2436 EVEX_B, Sched<[itins.Sched]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002437
2438 let isAsmParserOnly = 1, hasSideEffects = 0 in {
2439 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2440 (outs _.KRC:$dst),
2441 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2442 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002443 "$cc, {sae}, $src2, $src1",
Simon Pilgrimbb791b32017-11-30 13:18:06 +00002444 "$src1, $src2, {sae}, $cc", itins.rr>,
2445 EVEX_B, Sched<[itins.Sched]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002446 }
2447}
2448
Simon Pilgrimbb791b32017-11-30 13:18:06 +00002449multiclass avx512_vcmp<OpndItins itins, AVX512VLVectorVTInfo _> {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002450 let Predicates = [HasAVX512] in {
Simon Pilgrimbb791b32017-11-30 13:18:06 +00002451 defm Z : avx512_vcmp_common<itins, _.info512>,
2452 avx512_vcmp_sae<itins, _.info512>, EVEX_V512;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002453
2454 }
2455 let Predicates = [HasAVX512,HasVLX] in {
Simon Pilgrimbb791b32017-11-30 13:18:06 +00002456 defm Z128 : avx512_vcmp_common<itins, _.info128>, EVEX_V128;
2457 defm Z256 : avx512_vcmp_common<itins, _.info256>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002458 }
2459}
2460
Simon Pilgrimbb791b32017-11-30 13:18:06 +00002461defm VCMPPD : avx512_vcmp<SSE_ALU_F64P, avx512vl_f64_info>,
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002462 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Simon Pilgrimbb791b32017-11-30 13:18:06 +00002463defm VCMPPS : avx512_vcmp<SSE_ALU_F32P, avx512vl_f32_info>,
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002464 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002465
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002466
Craig Topper61956982017-09-30 17:02:39 +00002467// Patterns to select fp compares with load as first operand.
2468let Predicates = [HasAVX512] in {
2469 def : Pat<(v1i1 (X86cmpms (loadf64 addr:$src2), FR64X:$src1,
2470 CommutableCMPCC:$cc)),
2471 (VCMPSDZrm FR64X:$src1, addr:$src2, imm:$cc)>;
2472
2473 def : Pat<(v1i1 (X86cmpms (loadf32 addr:$src2), FR32X:$src1,
2474 CommutableCMPCC:$cc)),
2475 (VCMPSSZrm FR32X:$src1, addr:$src2, imm:$cc)>;
2476}
2477
Asaf Badouh572bbce2015-09-20 08:46:07 +00002478// ----------------------------------------------------------------
2479// FPClass
Asaf Badouh696e8e02015-10-18 11:04:38 +00002480//handle fpclass instruction mask = op(reg_scalar,imm)
2481// op(mem_scalar,imm)
2482multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002483 OpndItins itins, X86VectorVTInfo _,
2484 Predicate prd> {
Craig Topper4a638432017-11-11 06:57:44 +00002485 let Predicates = [prd], ExeDomain = _.ExeDomain in {
Craig Topper702097d2017-08-20 18:30:24 +00002486 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
Asaf Badouh696e8e02015-10-18 11:04:38 +00002487 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002488 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00002489 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
Simon Pilgrim54c60832017-12-01 16:51:48 +00002490 (i32 imm:$src2)))], itins.rr>,
2491 Sched<[itins.Sched]>;
Asaf Badouh696e8e02015-10-18 11:04:38 +00002492 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2493 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2494 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002495 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002496 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002497 (OpNode (_.VT _.RC:$src1),
Simon Pilgrim54c60832017-12-01 16:51:48 +00002498 (i32 imm:$src2))))], itins.rr>,
2499 EVEX_K, Sched<[itins.Sched]>;
Craig Topper63801df2017-02-19 21:44:35 +00002500 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
Craig Topperca8abed2017-11-13 06:46:48 +00002501 (ins _.IntScalarMemOp:$src1, i32u8imm:$src2),
Craig Topper63801df2017-02-19 21:44:35 +00002502 OpcodeStr##_.Suffix##
2503 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2504 [(set _.KRC:$dst,
Craig Topperca8abed2017-11-13 06:46:48 +00002505 (OpNode _.ScalarIntMemCPat:$src1,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002506 (i32 imm:$src2)))], itins.rm>,
2507 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper63801df2017-02-19 21:44:35 +00002508 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
Craig Topperca8abed2017-11-13 06:46:48 +00002509 (ins _.KRCWM:$mask, _.IntScalarMemOp:$src1, i32u8imm:$src2),
Craig Topper63801df2017-02-19 21:44:35 +00002510 OpcodeStr##_.Suffix##
2511 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
2512 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Craig Topperca8abed2017-11-13 06:46:48 +00002513 (OpNode _.ScalarIntMemCPat:$src1,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002514 (i32 imm:$src2))))], itins.rm>,
2515 EVEX_K, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Asaf Badouh696e8e02015-10-18 11:04:38 +00002516 }
2517}
2518
Asaf Badouh572bbce2015-09-20 08:46:07 +00002519//handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm)
2520// fpclass(reg_vec, mem_vec, imm)
2521// fpclass(reg_vec, broadcast(eltVt), imm)
2522multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002523 OpndItins itins, X86VectorVTInfo _,
2524 string mem, string broadcast>{
Craig Topper4a638432017-11-11 06:57:44 +00002525 let ExeDomain = _.ExeDomain in {
Asaf Badouh572bbce2015-09-20 08:46:07 +00002526 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2527 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002528 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002529 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
Simon Pilgrim54c60832017-12-01 16:51:48 +00002530 (i32 imm:$src2)))], itins.rr>,
2531 Sched<[itins.Sched]>;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002532 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2533 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2534 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002535 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002536 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002537 (OpNode (_.VT _.RC:$src1),
Simon Pilgrim54c60832017-12-01 16:51:48 +00002538 (i32 imm:$src2))))], itins.rr>,
2539 EVEX_K, Sched<[itins.Sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002540 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2541 (ins _.MemOp:$src1, i32u8imm:$src2),
2542 OpcodeStr##_.Suffix##mem#
2543 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002544 [(set _.KRC:$dst,(OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002545 (_.VT (bitconvert (_.LdFrag addr:$src1))),
Simon Pilgrim54c60832017-12-01 16:51:48 +00002546 (i32 imm:$src2)))], itins.rm>,
2547 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002548 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2549 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
2550 OpcodeStr##_.Suffix##mem#
2551 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002552 [(set _.KRC:$dst, (or _.KRCWM:$mask, (OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002553 (_.VT (bitconvert (_.LdFrag addr:$src1))),
Simon Pilgrim54c60832017-12-01 16:51:48 +00002554 (i32 imm:$src2))))], itins.rm>,
2555 EVEX_K, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002556 def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2557 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
2558 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2559 _.BroadcastStr##", $dst|$dst, ${src1}"
2560 ##_.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002561 [(set _.KRC:$dst,(OpNode
2562 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002563 (_.ScalarLdFrag addr:$src1))),
Simon Pilgrim54c60832017-12-01 16:51:48 +00002564 (i32 imm:$src2)))], itins.rm>,
2565 EVEX_B, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002566 def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2567 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
2568 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2569 _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"##
2570 _.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002571 [(set _.KRC:$dst,(or _.KRCWM:$mask, (OpNode
2572 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002573 (_.ScalarLdFrag addr:$src1))),
Simon Pilgrim54c60832017-12-01 16:51:48 +00002574 (i32 imm:$src2))))], itins.rm>,
2575 EVEX_B, EVEX_K, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper4a638432017-11-11 06:57:44 +00002576 }
Asaf Badouh572bbce2015-09-20 08:46:07 +00002577}
2578
Simon Pilgrim54c60832017-12-01 16:51:48 +00002579multiclass avx512_vector_fpclass_all<string OpcodeStr, AVX512VLVectorVTInfo _,
2580 bits<8> opc, SDNode OpNode,
2581 OpndItins itins, Predicate prd,
2582 string broadcast>{
Asaf Badouh572bbce2015-09-20 08:46:07 +00002583 let Predicates = [prd] in {
Simon Pilgrim54c60832017-12-01 16:51:48 +00002584 defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, itins,
2585 _.info512, "{z}", broadcast>, EVEX_V512;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002586 }
2587 let Predicates = [prd, HasVLX] in {
Simon Pilgrim54c60832017-12-01 16:51:48 +00002588 defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, itins,
2589 _.info128, "{x}", broadcast>, EVEX_V128;
2590 defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, itins,
2591 _.info256, "{y}", broadcast>, EVEX_V256;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002592 }
2593}
2594
Simon Pilgrim54c60832017-12-01 16:51:48 +00002595// FIXME: Is there a better scheduler itinerary for VFPCLASS?
Asaf Badouh572bbce2015-09-20 08:46:07 +00002596multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002597 bits<8> opcScalar, SDNode VecOpNode, SDNode ScalarOpNode, Predicate prd>{
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002598 defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002599 VecOpNode, SSE_ALU_F32P, prd, "{l}">,
2600 EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002601 defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002602 VecOpNode, SSE_ALU_F64P, prd, "{q}">,
2603 EVEX_CD8<64, CD8VF> , VEX_W;
Asaf Badouh696e8e02015-10-18 11:04:38 +00002604 defm SS : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002605 SSE_ALU_F32S, f32x_info, prd>,
2606 EVEX_CD8<32, CD8VT1>;
Asaf Badouh696e8e02015-10-18 11:04:38 +00002607 defm SD : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002608 SSE_ALU_F64S, f64x_info, prd>,
2609 EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002610}
2611
Asaf Badouh696e8e02015-10-18 11:04:38 +00002612defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass,
2613 X86Vfpclasss, HasDQI>, AVX512AIi8Base,EVEX;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002614
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002615//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002616// Mask register copy, including
2617// - copy between mask registers
2618// - load/store mask registers
2619// - copy from GPR to mask register and vice versa
2620//
2621multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
2622 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00002623 ValueType vvt, X86MemOperand x86memop> {
Simon Pilgrim9afbe772017-12-06 19:36:00 +00002624 let hasSideEffects = 0, SchedRW = [WriteMove] in
Craig Toppere1cac152016-06-07 07:27:54 +00002625 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Simon Pilgrim9afbe772017-12-06 19:36:00 +00002626 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
2627 IIC_SSE_MOVDQ>;
Craig Toppere1cac152016-06-07 07:27:54 +00002628 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
2629 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Simon Pilgrim9afbe772017-12-06 19:36:00 +00002630 [(set KRC:$dst, (vvt (load addr:$src)))], IIC_SSE_MOVDQ>;
Craig Toppere1cac152016-06-07 07:27:54 +00002631 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
2632 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Simon Pilgrim9afbe772017-12-06 19:36:00 +00002633 [(store KRC:$src, addr:$dst)], IIC_SSE_MOVDQ>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002634}
2635
2636multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
2637 string OpcodeStr,
2638 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002639 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002640 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Simon Pilgrim9afbe772017-12-06 19:36:00 +00002641 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
2642 IIC_SSE_MOVD_ToGP>, Sched<[WriteMove]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002643 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Simon Pilgrim9afbe772017-12-06 19:36:00 +00002644 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
2645 IIC_SSE_MOVD_ToGP>, Sched<[WriteMove]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002646 }
2647}
2648
Robert Khasanov74acbb72014-07-23 14:49:42 +00002649let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002650 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002651 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
2652 VEX, PD;
2653
2654let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002655 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002656 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002657 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002658
2659let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00002660 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
2661 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002662 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
2663 VEX, XD;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002664 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
2665 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002666 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
2667 VEX, XD, VEX_W;
2668}
2669
2670// GR from/to mask register
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002671def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002672 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR16:$src, sub_16bit)), VK16)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002673def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002674 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK16:$src, GR32)), sub_16bit)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002675
2676def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002677 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR8:$src, sub_8bit)), VK8)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002678def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002679 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK8:$src, GR32)), sub_8bit)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002680
2681def : Pat<(i32 (zext (i16 (bitconvert (v16i1 VK16:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002682 (KMOVWrk VK16:$src)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002683def : Pat<(i32 (anyext (i16 (bitconvert (v16i1 VK16:$src))))),
Craig Topper058f2f62017-03-28 16:35:29 +00002684 (COPY_TO_REGCLASS VK16:$src, GR32)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002685
2686def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
Craig Topper058f2f62017-03-28 16:35:29 +00002687 (MOVZX32rr8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK8:$src, GR32)), sub_8bit))>, Requires<[NoDQI]>;
Igor Bregera2f8ca92016-09-05 08:26:51 +00002688def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
2689 (KMOVBrk VK8:$src)>, Requires<[HasDQI]>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002690def : Pat<(i32 (anyext (i8 (bitconvert (v8i1 VK8:$src))))),
Craig Topper058f2f62017-03-28 16:35:29 +00002691 (COPY_TO_REGCLASS VK8:$src, GR32)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002692
2693def : Pat<(v32i1 (bitconvert (i32 GR32:$src))),
2694 (COPY_TO_REGCLASS GR32:$src, VK32)>;
2695def : Pat<(i32 (bitconvert (v32i1 VK32:$src))),
2696 (COPY_TO_REGCLASS VK32:$src, GR32)>;
2697def : Pat<(v64i1 (bitconvert (i64 GR64:$src))),
2698 (COPY_TO_REGCLASS GR64:$src, VK64)>;
2699def : Pat<(i64 (bitconvert (v64i1 VK64:$src))),
2700 (COPY_TO_REGCLASS VK64:$src, GR64)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002701
Robert Khasanov74acbb72014-07-23 14:49:42 +00002702// Load/store kreg
2703let Predicates = [HasDQI] in {
2704 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
2705 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002706 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2707 (KMOVBkm addr:$src)>;
Elena Demikhovsky9f83c732015-09-02 09:20:58 +00002708
2709 def : Pat<(store VK4:$src, addr:$dst),
2710 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK4:$src, VK8))>;
2711 def : Pat<(store VK2:$src, addr:$dst),
2712 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK2:$src, VK8))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002713 def : Pat<(store VK1:$src, addr:$dst),
2714 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK8))>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002715
2716 def : Pat<(v2i1 (load addr:$src)),
2717 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK2)>;
2718 def : Pat<(v4i1 (load addr:$src)),
2719 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK4)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002720}
2721let Predicates = [HasAVX512, NoDQI] in {
Igor Bregerd6c187b2016-01-27 08:43:25 +00002722 def : Pat<(store VK1:$src, addr:$dst),
2723 (MOV8mr addr:$dst,
Craig Topperd9f51352017-03-29 07:31:56 +00002724 (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK1:$src, GR32)),
2725 sub_8bit)))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002726 def : Pat<(store VK2:$src, addr:$dst),
2727 (MOV8mr addr:$dst,
Craig Topperd9f51352017-03-29 07:31:56 +00002728 (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK2:$src, GR32)),
2729 sub_8bit)))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002730 def : Pat<(store VK4:$src, addr:$dst),
2731 (MOV8mr addr:$dst,
Craig Topperd9f51352017-03-29 07:31:56 +00002732 (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK4:$src, GR32)),
2733 sub_8bit)))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002734 def : Pat<(store VK8:$src, addr:$dst),
2735 (MOV8mr addr:$dst,
Craig Topperd9f51352017-03-29 07:31:56 +00002736 (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK8:$src, GR32)),
2737 sub_8bit)))>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002738
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002739 def : Pat<(v8i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002740 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK8)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002741 def : Pat<(v2i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002742 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK2)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002743 def : Pat<(v4i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002744 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK4)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002745}
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002746
Robert Khasanov74acbb72014-07-23 14:49:42 +00002747let Predicates = [HasAVX512] in {
2748 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002749 (KMOVWmk addr:$dst, VK16:$src)>;
Guy Blank548e22a2017-05-19 12:35:15 +00002750 def : Pat<(v1i1 (load addr:$src)),
Craig Topper34d97072016-06-14 03:13:03 +00002751 (COPY_TO_REGCLASS (AND32ri8 (MOVZX32rm8 addr:$src), (i32 1)), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002752 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
2753 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002754}
2755let Predicates = [HasBWI] in {
2756 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
2757 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002758 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
2759 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002760 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
2761 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002762 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
2763 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002764}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002765
Robert Khasanov74acbb72014-07-23 14:49:42 +00002766let Predicates = [HasAVX512] in {
Guy Blank548e22a2017-05-19 12:35:15 +00002767 multiclass operation_gpr_mask_copy_lowering<RegisterClass maskRC, ValueType maskVT> {
2768 def : Pat<(maskVT (scalar_to_vector GR32:$src)),
2769 (COPY_TO_REGCLASS GR32:$src, maskRC)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002770
Simon Pilgrim64fff142017-07-16 18:37:23 +00002771 def : Pat<(i32 (X86Vextract maskRC:$src, (iPTR 0))),
Guy Blank548e22a2017-05-19 12:35:15 +00002772 (COPY_TO_REGCLASS maskRC:$src, GR32)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002773
Guy Blank548e22a2017-05-19 12:35:15 +00002774 def : Pat<(maskVT (scalar_to_vector GR8:$src)),
2775 (COPY_TO_REGCLASS (INSERT_SUBREG (i32 (IMPLICIT_DEF)), GR8:$src, sub_8bit), maskRC)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002776
Simon Pilgrim64fff142017-07-16 18:37:23 +00002777 def : Pat<(i8 (X86Vextract maskRC:$src, (iPTR 0))),
Guy Blank548e22a2017-05-19 12:35:15 +00002778 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS maskRC:$src, GR32)), sub_8bit)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002779
Simon Pilgrim64fff142017-07-16 18:37:23 +00002780 def : Pat<(i32 (anyext (i8 (X86Vextract maskRC:$src, (iPTR 0))))),
Guy Blank548e22a2017-05-19 12:35:15 +00002781 (COPY_TO_REGCLASS maskRC:$src, GR32)>;
2782 }
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002783
Guy Blank548e22a2017-05-19 12:35:15 +00002784 defm : operation_gpr_mask_copy_lowering<VK1, v1i1>;
2785 defm : operation_gpr_mask_copy_lowering<VK2, v2i1>;
2786 defm : operation_gpr_mask_copy_lowering<VK4, v4i1>;
2787 defm : operation_gpr_mask_copy_lowering<VK8, v8i1>;
2788 defm : operation_gpr_mask_copy_lowering<VK16, v16i1>;
2789 defm : operation_gpr_mask_copy_lowering<VK32, v32i1>;
2790 defm : operation_gpr_mask_copy_lowering<VK64, v64i1>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002791
Guy Blank548e22a2017-05-19 12:35:15 +00002792 def : Pat<(X86kshiftr (X86kshiftl (v1i1 (scalar_to_vector GR8:$src)), (i8 15)), (i8 15)) ,
2793 (COPY_TO_REGCLASS
2794 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2795 GR8:$src, sub_8bit), (i32 1))), VK1)>;
2796 def : Pat<(X86kshiftr (X86kshiftl (v16i1 (scalar_to_vector GR8:$src)), (i8 15)), (i8 15)) ,
2797 (COPY_TO_REGCLASS
2798 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2799 GR8:$src, sub_8bit), (i32 1))), VK16)>;
2800 def : Pat<(X86kshiftr (X86kshiftl (v8i1 (scalar_to_vector GR8:$src)), (i8 15)), (i8 15)) ,
2801 (COPY_TO_REGCLASS
2802 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2803 GR8:$src, sub_8bit), (i32 1))), VK8)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002804
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002805}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002806
2807// Mask unary operation
2808// - KNOT
2809multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002810 RegisterClass KRC, SDPatternOperator OpNode,
Simon Pilgrim9afbe772017-12-06 19:36:00 +00002811 OpndItins itins, Predicate prd> {
Robert Khasanov74acbb72014-07-23 14:49:42 +00002812 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002813 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002814 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Simon Pilgrim9afbe772017-12-06 19:36:00 +00002815 [(set KRC:$dst, (OpNode KRC:$src))], itins.rr>,
2816 Sched<[itins.Sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002817}
2818
Robert Khasanov74acbb72014-07-23 14:49:42 +00002819multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
Simon Pilgrim9afbe772017-12-06 19:36:00 +00002820 SDPatternOperator OpNode, OpndItins itins> {
Robert Khasanov74acbb72014-07-23 14:49:42 +00002821 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Simon Pilgrim9afbe772017-12-06 19:36:00 +00002822 itins, HasDQI>, VEX, PD;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002823 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Simon Pilgrim9afbe772017-12-06 19:36:00 +00002824 itins, HasAVX512>, VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002825 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Simon Pilgrim9afbe772017-12-06 19:36:00 +00002826 itins, HasBWI>, VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002827 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Simon Pilgrim9afbe772017-12-06 19:36:00 +00002828 itins, HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002829}
2830
Simon Pilgrim9afbe772017-12-06 19:36:00 +00002831defm KNOT : avx512_mask_unop_all<0x44, "knot", vnot, SSE_BIT_ITINS_P>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002832
Robert Khasanov74acbb72014-07-23 14:49:42 +00002833// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Craig Topper7b9cc142016-11-03 06:04:28 +00002834let Predicates = [HasAVX512, NoDQI] in
2835def : Pat<(vnot VK8:$src),
2836 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
2837
2838def : Pat<(vnot VK4:$src),
2839 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src, VK16)), VK4)>;
2840def : Pat<(vnot VK2:$src),
2841 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002842
2843// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002844// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002845multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00002846 RegisterClass KRC, SDPatternOperator OpNode,
Simon Pilgrim9afbe772017-12-06 19:36:00 +00002847 OpndItins itins, Predicate prd, bit IsCommutable> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002848 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002849 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
2850 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002851 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Simon Pilgrim9afbe772017-12-06 19:36:00 +00002852 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))], itins.rr>,
2853 Sched<[itins.Sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002854}
2855
Robert Khasanov595683d2014-07-28 13:46:45 +00002856multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Simon Pilgrim9afbe772017-12-06 19:36:00 +00002857 SDPatternOperator OpNode, OpndItins itins,
2858 bit IsCommutable, Predicate prdW = HasAVX512> {
Robert Khasanov595683d2014-07-28 13:46:45 +00002859 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Simon Pilgrim9afbe772017-12-06 19:36:00 +00002860 itins, HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002861 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Simon Pilgrim9afbe772017-12-06 19:36:00 +00002862 itins, prdW, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00002863 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Simon Pilgrim9afbe772017-12-06 19:36:00 +00002864 itins, HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002865 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Simon Pilgrim9afbe772017-12-06 19:36:00 +00002866 itins, HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002867}
2868
2869def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
2870def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002871// These nodes use 'vnot' instead of 'not' to support vectors.
2872def vandn : PatFrag<(ops node:$i0, node:$i1), (and (vnot node:$i0), node:$i1)>;
2873def vxnor : PatFrag<(ops node:$i0, node:$i1), (vnot (xor node:$i0, node:$i1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002874
Simon Pilgrim9afbe772017-12-06 19:36:00 +00002875defm KAND : avx512_mask_binop_all<0x41, "kand", and, SSE_BIT_ITINS_P, 1>;
2876defm KOR : avx512_mask_binop_all<0x45, "kor", or, SSE_BIT_ITINS_P, 1>;
2877defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", vxnor, SSE_BIT_ITINS_P, 1>;
2878defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, SSE_BIT_ITINS_P, 1>;
2879defm KANDN : avx512_mask_binop_all<0x42, "kandn", vandn, SSE_BIT_ITINS_P, 0>;
2880defm KADD : avx512_mask_binop_all<0x4A, "kadd", add, SSE_BIT_ITINS_P, 1, HasDQI>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00002881
Craig Topper7b9cc142016-11-03 06:04:28 +00002882multiclass avx512_binop_pat<SDPatternOperator VOpNode, SDPatternOperator OpNode,
2883 Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002884 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
2885 // for the DQI set, this type is legal and KxxxB instruction is used
2886 let Predicates = [NoDQI] in
Craig Topper7b9cc142016-11-03 06:04:28 +00002887 def : Pat<(VOpNode VK8:$src1, VK8:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002888 (COPY_TO_REGCLASS
2889 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
2890 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2891
2892 // All types smaller than 8 bits require conversion anyway
2893 def : Pat<(OpNode VK1:$src1, VK1:$src2),
2894 (COPY_TO_REGCLASS (Inst
2895 (COPY_TO_REGCLASS VK1:$src1, VK16),
2896 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002897 def : Pat<(VOpNode VK2:$src1, VK2:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002898 (COPY_TO_REGCLASS (Inst
2899 (COPY_TO_REGCLASS VK2:$src1, VK16),
2900 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002901 def : Pat<(VOpNode VK4:$src1, VK4:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002902 (COPY_TO_REGCLASS (Inst
2903 (COPY_TO_REGCLASS VK4:$src1, VK16),
2904 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002905}
2906
Craig Topper7b9cc142016-11-03 06:04:28 +00002907defm : avx512_binop_pat<and, and, KANDWrr>;
2908defm : avx512_binop_pat<vandn, andn, KANDNWrr>;
2909defm : avx512_binop_pat<or, or, KORWrr>;
2910defm : avx512_binop_pat<vxnor, xnor, KXNORWrr>;
2911defm : avx512_binop_pat<xor, xor, KXORWrr>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002912
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002913// Mask unpacking
Igor Bregera54a1a82015-09-08 13:10:00 +00002914multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT,
Simon Pilgrim9afbe772017-12-06 19:36:00 +00002915 RegisterClass KRCSrc, OpndItins itins, Predicate prd> {
Igor Bregera54a1a82015-09-08 13:10:00 +00002916 let Predicates = [prd] in {
Craig Topperad2ce362016-01-05 07:44:08 +00002917 let hasSideEffects = 0 in
Igor Bregera54a1a82015-09-08 13:10:00 +00002918 def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst),
2919 (ins KRC:$src1, KRC:$src2),
Simon Pilgrim9afbe772017-12-06 19:36:00 +00002920 "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", [],
2921 itins.rr>, VEX_4V, VEX_L, Sched<[itins.Sched]>;
Igor Bregera54a1a82015-09-08 13:10:00 +00002922
2923 def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)),
2924 (!cast<Instruction>(NAME##rr)
2925 (COPY_TO_REGCLASS KRCSrc:$src2, KRC),
2926 (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>;
2927 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002928}
2929
Simon Pilgrim9afbe772017-12-06 19:36:00 +00002930defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, SSE_UNPCK, HasAVX512>, PD;
2931defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, SSE_UNPCK, HasBWI>, PS;
2932defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, SSE_UNPCK, HasBWI>, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002933
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002934// Mask bit testing
2935multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Simon Pilgrim9afbe772017-12-06 19:36:00 +00002936 SDNode OpNode, OpndItins itins, Predicate prd> {
Igor Breger5ea0a6812015-08-31 13:30:19 +00002937 let Predicates = [prd], Defs = [EFLAGS] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002938 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002939 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Simon Pilgrim9afbe772017-12-06 19:36:00 +00002940 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))], itins.rr>,
2941 Sched<[itins.Sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002942}
2943
Igor Breger5ea0a6812015-08-31 13:30:19 +00002944multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim9afbe772017-12-06 19:36:00 +00002945 OpndItins itins, Predicate prdW = HasAVX512> {
2946 defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, itins, HasDQI>,
Igor Breger5ea0a6812015-08-31 13:30:19 +00002947 VEX, PD;
Simon Pilgrim9afbe772017-12-06 19:36:00 +00002948 defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, itins, prdW>,
Igor Breger5ea0a6812015-08-31 13:30:19 +00002949 VEX, PS;
Simon Pilgrim9afbe772017-12-06 19:36:00 +00002950 defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, itins, HasBWI>,
Igor Breger5ea0a6812015-08-31 13:30:19 +00002951 VEX, PS, VEX_W;
Simon Pilgrim9afbe772017-12-06 19:36:00 +00002952 defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, itins, HasBWI>,
Igor Breger5ea0a6812015-08-31 13:30:19 +00002953 VEX, PD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002954}
2955
Simon Pilgrim9afbe772017-12-06 19:36:00 +00002956defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest, SSE_PTEST>;
2957defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, SSE_PTEST, HasDQI>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002958
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002959// Mask shift
2960multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Simon Pilgrim9afbe772017-12-06 19:36:00 +00002961 SDNode OpNode, OpndItins itins> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002962 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00002963 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002964 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002965 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Simon Pilgrim9afbe772017-12-06 19:36:00 +00002966 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))],
2967 itins.rr>, Sched<[itins.Sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002968}
2969
2970multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
Simon Pilgrim9afbe772017-12-06 19:36:00 +00002971 SDNode OpNode, OpndItins itins> {
2972 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode,
2973 itins>, VEX, TAPD, VEX_W;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002974 let Predicates = [HasDQI] in
Simon Pilgrim9afbe772017-12-06 19:36:00 +00002975 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode,
2976 itins>, VEX, TAPD;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002977 let Predicates = [HasBWI] in {
Simon Pilgrim9afbe772017-12-06 19:36:00 +00002978 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode,
2979 itins>, VEX, TAPD, VEX_W;
2980 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode,
2981 itins>, VEX, TAPD;
Michael Liao66233b72015-08-06 09:06:20 +00002982 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002983}
2984
Simon Pilgrim9afbe772017-12-06 19:36:00 +00002985defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86kshiftl, SSE_PSHUF>;
2986defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86kshiftr, SSE_PSHUF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002987
Ayman Musa721d97f2017-06-27 12:08:37 +00002988multiclass axv512_icmp_packed_no_vlx_lowering<SDNode OpNode, string InstStr> {
2989def : Pat<(v8i1 (OpNode (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
2990 (COPY_TO_REGCLASS (!cast<Instruction>(InstStr##Zrr)
2991 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
2992 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))), VK8)>;
2993
Craig Toppereb5c4112017-09-24 05:24:52 +00002994def : Pat<(v8i1 (and VK8:$mask,
2995 (OpNode (v8i32 VR256X:$src1), (v8i32 VR256X:$src2)))),
2996 (COPY_TO_REGCLASS
2997 (!cast<Instruction>(InstStr##Zrrk)
2998 (COPY_TO_REGCLASS VK8:$mask, VK16),
2999 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
3000 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))),
3001 VK8)>;
Ayman Musa721d97f2017-06-27 12:08:37 +00003002}
3003
3004multiclass axv512_icmp_packed_cc_no_vlx_lowering<SDNode OpNode, string InstStr,
3005 AVX512VLVectorVTInfo _> {
3006def : Pat<(v8i1 (OpNode (_.info256.VT VR256X:$src1), (_.info256.VT VR256X:$src2), imm:$cc)),
3007 (COPY_TO_REGCLASS (!cast<Instruction>(InstStr##Zrri)
3008 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
3009 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
3010 imm:$cc), VK8)>;
3011
Craig Toppereb5c4112017-09-24 05:24:52 +00003012def : Pat<(v8i1 (and VK8:$mask, (OpNode (_.info256.VT VR256X:$src1),
3013 (_.info256.VT VR256X:$src2), imm:$cc))),
3014 (COPY_TO_REGCLASS (!cast<Instruction>(InstStr##Zrrik)
3015 (COPY_TO_REGCLASS VK8:$mask, VK16),
3016 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
3017 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
3018 imm:$cc), VK8)>;
Ayman Musa721d97f2017-06-27 12:08:37 +00003019}
3020
3021let Predicates = [HasAVX512, NoVLX] in {
3022 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTD">;
3023 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm, "VPCMPEQD">;
3024
3025 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VCMPPS", avx512vl_f32_info>;
3026 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VPCMPD", avx512vl_i32_info>;
3027 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpmu, "VPCMPUD", avx512vl_i32_info>;
3028}
3029
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003030// Mask setting all 0s or 1s
3031multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
3032 let Predicates = [HasAVX512] in
Simon Pilgrim9afbe772017-12-06 19:36:00 +00003033 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1,
3034 SchedRW = [WriteZero] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003035 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
3036 [(set KRC:$dst, (VT Val))]>;
3037}
3038
3039multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003040 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003041 defm D : avx512_mask_setop<VK32, v32i1, Val>;
3042 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003043}
3044
3045defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
3046defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
3047
3048// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
3049let Predicates = [HasAVX512] in {
3050 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
Igor Breger86724082016-08-14 05:25:07 +00003051 def : Pat<(v4i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK4)>;
3052 def : Pat<(v2i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK2)>;
Guy Blank548e22a2017-05-19 12:35:15 +00003053 def : Pat<(v1i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003054 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003055 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
3056 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Guy Blank548e22a2017-05-19 12:35:15 +00003057 def : Pat<(v1i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003058}
Igor Bregerf1bd7612016-03-06 07:46:03 +00003059
3060// Patterns for kmask insert_subvector/extract_subvector to/from index=0
3061multiclass operation_subvector_mask_lowering<RegisterClass subRC, ValueType subVT,
3062 RegisterClass RC, ValueType VT> {
3063 def : Pat<(subVT (extract_subvector (VT RC:$src), (iPTR 0))),
3064 (subVT (COPY_TO_REGCLASS RC:$src, subRC))>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00003065
Igor Bregerf1bd7612016-03-06 07:46:03 +00003066 def : Pat<(VT (insert_subvector undef, subRC:$src, (iPTR 0))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00003067 (VT (COPY_TO_REGCLASS subRC:$src, RC))>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00003068}
Guy Blank548e22a2017-05-19 12:35:15 +00003069defm : operation_subvector_mask_lowering<VK1, v1i1, VK2, v2i1>;
3070defm : operation_subvector_mask_lowering<VK1, v1i1, VK4, v4i1>;
3071defm : operation_subvector_mask_lowering<VK1, v1i1, VK8, v8i1>;
3072defm : operation_subvector_mask_lowering<VK1, v1i1, VK16, v16i1>;
3073defm : operation_subvector_mask_lowering<VK1, v1i1, VK32, v32i1>;
3074defm : operation_subvector_mask_lowering<VK1, v1i1, VK64, v64i1>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00003075
3076defm : operation_subvector_mask_lowering<VK2, v2i1, VK4, v4i1>;
3077defm : operation_subvector_mask_lowering<VK2, v2i1, VK8, v8i1>;
3078defm : operation_subvector_mask_lowering<VK2, v2i1, VK16, v16i1>;
3079defm : operation_subvector_mask_lowering<VK2, v2i1, VK32, v32i1>;
3080defm : operation_subvector_mask_lowering<VK2, v2i1, VK64, v64i1>;
3081
3082defm : operation_subvector_mask_lowering<VK4, v4i1, VK8, v8i1>;
3083defm : operation_subvector_mask_lowering<VK4, v4i1, VK16, v16i1>;
3084defm : operation_subvector_mask_lowering<VK4, v4i1, VK32, v32i1>;
3085defm : operation_subvector_mask_lowering<VK4, v4i1, VK64, v64i1>;
3086
3087defm : operation_subvector_mask_lowering<VK8, v8i1, VK16, v16i1>;
3088defm : operation_subvector_mask_lowering<VK8, v8i1, VK32, v32i1>;
3089defm : operation_subvector_mask_lowering<VK8, v8i1, VK64, v64i1>;
3090
3091defm : operation_subvector_mask_lowering<VK16, v16i1, VK32, v32i1>;
3092defm : operation_subvector_mask_lowering<VK16, v16i1, VK64, v64i1>;
3093
3094defm : operation_subvector_mask_lowering<VK32, v32i1, VK64, v64i1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003095
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00003096
Michael Zuckerman9e588312017-10-31 10:00:19 +00003097multiclass vextract_for_mask_to_mask<string InstrStr, X86KVectorVTInfo From,
3098 X86KVectorVTInfo To, Predicate prd> {
3099let Predicates = [prd] in
3100 def :
3101 Pat<(To.KVT(extract_subvector(From.KVT From.KRC:$src), (iPTR imm:$imm8))),
3102 (To.KVT(COPY_TO_REGCLASS
3103 (!cast<Instruction>(InstrStr#"ri") From.KVT:$src,
3104 (i8 imm:$imm8)), To.KRC))>;
3105}
3106
3107multiclass vextract_for_mask_to_mask_legal_w<X86KVectorVTInfo From,
3108 X86KVectorVTInfo To> {
3109def :
3110 Pat<(To.KVT(extract_subvector(From.KVT From.KRC:$src), (iPTR imm:$imm8))),
3111 (To.KVT(COPY_TO_REGCLASS
3112 (KSHIFTRWri(COPY_TO_REGCLASS From.KRC:$src, VK16),
3113 (i8 imm:$imm8)), To.KRC))>;
3114}
3115
3116defm : vextract_for_mask_to_mask_legal_w<v2i1_info, v1i1_info>;
3117defm : vextract_for_mask_to_mask_legal_w<v4i1_info, v1i1_info>;
3118defm : vextract_for_mask_to_mask_legal_w<v8i1_info, v1i1_info>;
3119defm : vextract_for_mask_to_mask_legal_w<v4i1_info, v2i1_info>;
3120defm : vextract_for_mask_to_mask_legal_w<v8i1_info, v2i1_info>;
3121defm : vextract_for_mask_to_mask_legal_w<v8i1_info, v4i1_info>;
3122
3123defm : vextract_for_mask_to_mask<"KSHIFTRW", v16i1_info, v1i1_info, HasAVX512>;
3124defm : vextract_for_mask_to_mask<"KSHIFTRD", v32i1_info, v1i1_info, HasBWI>;
3125defm : vextract_for_mask_to_mask<"KSHIFTRQ", v64i1_info, v1i1_info, HasBWI>;
3126defm : vextract_for_mask_to_mask<"KSHIFTRW", v16i1_info, v2i1_info, HasAVX512>;
3127defm : vextract_for_mask_to_mask<"KSHIFTRD", v32i1_info, v2i1_info, HasBWI>;
3128defm : vextract_for_mask_to_mask<"KSHIFTRQ", v64i1_info, v2i1_info, HasBWI>;
3129defm : vextract_for_mask_to_mask<"KSHIFTRW", v16i1_info, v4i1_info, HasAVX512>;
3130defm : vextract_for_mask_to_mask<"KSHIFTRD", v32i1_info, v4i1_info, HasBWI>;
3131defm : vextract_for_mask_to_mask<"KSHIFTRQ", v64i1_info, v4i1_info, HasBWI>;
3132defm : vextract_for_mask_to_mask<"KSHIFTRW", v16i1_info, v8i1_info, HasAVX512>;
3133defm : vextract_for_mask_to_mask<"KSHIFTRD", v32i1_info, v8i1_info, HasBWI>;
3134defm : vextract_for_mask_to_mask<"KSHIFTRQ", v64i1_info, v8i1_info, HasBWI>;
3135defm : vextract_for_mask_to_mask<"KSHIFTRD", v32i1_info, v16i1_info, HasBWI>;
3136defm : vextract_for_mask_to_mask<"KSHIFTRQ", v64i1_info, v16i1_info, HasBWI>;
3137defm : vextract_for_mask_to_mask<"KSHIFTRQ", v64i1_info, v32i1_info, HasBWI>;
Elena Demikhovsky9737e382014-03-02 09:19:44 +00003138
Igor Breger86724082016-08-14 05:25:07 +00003139// Patterns for kmask shift
3140multiclass mask_shift_lowering<RegisterClass RC, ValueType VT> {
Craig Topper3b7e8232017-01-30 00:06:01 +00003141 def : Pat<(VT (X86kshiftl RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00003142 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00003143 (KSHIFTLWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00003144 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00003145 RC))>;
Craig Topper3b7e8232017-01-30 00:06:01 +00003146 def : Pat<(VT (X86kshiftr RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00003147 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00003148 (KSHIFTRWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00003149 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00003150 RC))>;
3151}
3152
3153defm : mask_shift_lowering<VK8, v8i1>, Requires<[HasAVX512, NoDQI]>;
3154defm : mask_shift_lowering<VK4, v4i1>, Requires<[HasAVX512]>;
3155defm : mask_shift_lowering<VK2, v2i1>, Requires<[HasAVX512]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003156//===----------------------------------------------------------------------===//
3157// AVX-512 - Aligned and unaligned load and store
3158//
3159
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003160
Simon Pilgrimdf052512017-12-06 17:59:26 +00003161multiclass avx512_load<bits<8> opc, string OpcodeStr, MoveLoadStoreItins itins,
3162 X86VectorVTInfo _, PatFrag ld_frag, PatFrag mload,
3163 bit NoRMPattern = 0,
3164 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003165 let hasSideEffects = 0 in {
3166 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003167 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Simon Pilgrimdf052512017-12-06 17:59:26 +00003168 _.ExeDomain, itins.rr>, EVEX, Sched<[WriteMove]>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003169 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
3170 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003171 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003172 "${dst} {${mask}} {z}, $src}"),
Craig Topper5c46c752017-01-08 05:46:21 +00003173 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Igor Breger7a000f52016-01-21 14:18:11 +00003174 (_.VT _.RC:$src),
Simon Pilgrimdf052512017-12-06 17:59:26 +00003175 _.ImmAllZerosV)))], _.ExeDomain,
3176 itins.rr>, EVEX, EVEX_KZ, Sched<[WriteMove]>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003177
Simon Pilgrimdf052512017-12-06 17:59:26 +00003178 let mayLoad = 1, canFoldAsLoad = 1, isReMaterializable = 1 in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003179 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003180 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Craig Toppercb0e7492017-07-31 17:35:44 +00003181 !if(NoRMPattern, [],
3182 [(set _.RC:$dst,
3183 (_.VT (bitconvert (ld_frag addr:$src))))]),
Simon Pilgrimdf052512017-12-06 17:59:26 +00003184 _.ExeDomain, itins.rm>, EVEX, Sched<[WriteLoad]>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003185
Craig Topper63e2cd62017-01-14 07:50:52 +00003186 let Constraints = "$src0 = $dst", isConvertibleToThreeAddress = 1 in {
Simon Pilgrimdf052512017-12-06 17:59:26 +00003187 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
3188 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
3189 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
3190 "${dst} {${mask}}, $src1}"),
3191 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
3192 (_.VT _.RC:$src1),
3193 (_.VT _.RC:$src0))))], _.ExeDomain,
3194 itins.rr>, EVEX, EVEX_K, Sched<[WriteMove]>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003195 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
3196 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003197 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
3198 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003199 [(set _.RC:$dst, (_.VT
3200 (vselect _.KRCWM:$mask,
3201 (_.VT (bitconvert (ld_frag addr:$src1))),
Simon Pilgrimdf052512017-12-06 17:59:26 +00003202 (_.VT _.RC:$src0))))], _.ExeDomain, itins.rm>,
3203 EVEX, EVEX_K, Sched<[WriteLoad]>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00003204 }
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003205 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
3206 (ins _.KRCWM:$mask, _.MemOp:$src),
3207 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
3208 "${dst} {${mask}} {z}, $src}",
3209 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
3210 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
Simon Pilgrimdf052512017-12-06 17:59:26 +00003211 _.ExeDomain, itins.rm>, EVEX, EVEX_KZ, Sched<[WriteLoad]>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003212 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003213 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
3214 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
3215
3216 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
3217 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
3218
3219 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
3220 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
3221 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003222}
3223
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003224multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
3225 AVX512VLVectorVTInfo _,
Craig Topper4e7b8882016-10-03 02:00:29 +00003226 Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003227 let Predicates = [prd] in
Simon Pilgrimdf052512017-12-06 17:59:26 +00003228 defm Z : avx512_load<opc, OpcodeStr, SSE_MOVA, _.info512,
3229 _.info512.AlignedLdFrag, masked_load_aligned512>,
3230 EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003231
3232 let Predicates = [prd, HasVLX] in {
Simon Pilgrimdf052512017-12-06 17:59:26 +00003233 defm Z256 : avx512_load<opc, OpcodeStr, SSE_MOVA, _.info256,
3234 _.info256.AlignedLdFrag, masked_load_aligned256>,
3235 EVEX_V256;
3236 defm Z128 : avx512_load<opc, OpcodeStr, SSE_MOVA, _.info128,
3237 _.info128.AlignedLdFrag, masked_load_aligned128>,
3238 EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003239 }
3240}
3241
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003242multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
3243 AVX512VLVectorVTInfo _,
3244 Predicate prd,
Craig Toppercb0e7492017-07-31 17:35:44 +00003245 bit NoRMPattern = 0,
Craig Topperc9293492016-02-26 06:50:29 +00003246 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003247 let Predicates = [prd] in
Simon Pilgrimdf052512017-12-06 17:59:26 +00003248 defm Z : avx512_load<opc, OpcodeStr, SSE_MOVU, _.info512, _.info512.LdFrag,
Craig Toppercb0e7492017-07-31 17:35:44 +00003249 masked_load_unaligned, NoRMPattern,
3250 SelectOprr>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003251
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003252 let Predicates = [prd, HasVLX] in {
Simon Pilgrimdf052512017-12-06 17:59:26 +00003253 defm Z256 : avx512_load<opc, OpcodeStr, SSE_MOVU, _.info256, _.info256.LdFrag,
Craig Toppercb0e7492017-07-31 17:35:44 +00003254 masked_load_unaligned, NoRMPattern,
3255 SelectOprr>, EVEX_V256;
Simon Pilgrimdf052512017-12-06 17:59:26 +00003256 defm Z128 : avx512_load<opc, OpcodeStr, SSE_MOVU, _.info128, _.info128.LdFrag,
Craig Toppercb0e7492017-07-31 17:35:44 +00003257 masked_load_unaligned, NoRMPattern,
3258 SelectOprr>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003259 }
3260}
3261
Simon Pilgrimdf052512017-12-06 17:59:26 +00003262multiclass avx512_store<bits<8> opc, string OpcodeStr, MoveLoadStoreItins itins,
3263 X86VectorVTInfo _, PatFrag st_frag, PatFrag mstore,
3264 string Name, bit NoMRPattern = 0> {
Craig Topper99f6b622016-05-01 01:03:56 +00003265 let hasSideEffects = 0 in {
Igor Breger81b79de2015-11-19 07:43:43 +00003266 def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
3267 OpcodeStr # ".s\t{$src, $dst|$dst, $src}",
Simon Pilgrimdf052512017-12-06 17:59:26 +00003268 [], _.ExeDomain, itins.rr>, EVEX, FoldGenData<Name#rr>,
3269 Sched<[WriteMove]>;
Igor Breger81b79de2015-11-19 07:43:43 +00003270 def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
3271 (ins _.KRCWM:$mask, _.RC:$src),
3272 OpcodeStr # ".s\t{$src, ${dst} {${mask}}|"#
3273 "${dst} {${mask}}, $src}",
Simon Pilgrimdf052512017-12-06 17:59:26 +00003274 [], _.ExeDomain, itins.rr>, EVEX, EVEX_K,
3275 FoldGenData<Name#rrk>, Sched<[WriteMove]>;
Igor Breger81b79de2015-11-19 07:43:43 +00003276 def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003277 (ins _.KRCWM:$mask, _.RC:$src),
Igor Breger81b79de2015-11-19 07:43:43 +00003278 OpcodeStr # ".s\t{$src, ${dst} {${mask}} {z}|" #
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003279 "${dst} {${mask}} {z}, $src}",
Simon Pilgrimdf052512017-12-06 17:59:26 +00003280 [], _.ExeDomain, itins.rr>, EVEX, EVEX_KZ,
3281 FoldGenData<Name#rrkz>, Sched<[WriteMove]>;
Craig Topper99f6b622016-05-01 01:03:56 +00003282 }
Igor Breger81b79de2015-11-19 07:43:43 +00003283
Craig Topper2462a712017-08-01 15:31:24 +00003284 let hasSideEffects = 0, mayStore = 1 in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003285 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003286 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Craig Topper2462a712017-08-01 15:31:24 +00003287 !if(NoMRPattern, [],
3288 [(st_frag (_.VT _.RC:$src), addr:$dst)]),
Simon Pilgrimdf052512017-12-06 17:59:26 +00003289 _.ExeDomain, itins.mr>, EVEX, Sched<[WriteStore]>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00003290 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003291 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
3292 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
Simon Pilgrimdf052512017-12-06 17:59:26 +00003293 [], _.ExeDomain, itins.mr>, EVEX, EVEX_K, Sched<[WriteStore]>;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003294
3295 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
3296 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
3297 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00003298}
3299
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003300
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003301multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003302 AVX512VLVectorVTInfo _, Predicate prd,
Craig Topper2462a712017-08-01 15:31:24 +00003303 string Name, bit NoMRPattern = 0> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003304 let Predicates = [prd] in
Simon Pilgrimdf052512017-12-06 17:59:26 +00003305 defm Z : avx512_store<opc, OpcodeStr, SSE_MOVU, _.info512, store,
Craig Topper2462a712017-08-01 15:31:24 +00003306 masked_store_unaligned, Name#Z, NoMRPattern>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003307
3308 let Predicates = [prd, HasVLX] in {
Simon Pilgrimdf052512017-12-06 17:59:26 +00003309 defm Z256 : avx512_store<opc, OpcodeStr, SSE_MOVU, _.info256, store,
Craig Topper2462a712017-08-01 15:31:24 +00003310 masked_store_unaligned, Name#Z256,
3311 NoMRPattern>, EVEX_V256;
Simon Pilgrimdf052512017-12-06 17:59:26 +00003312 defm Z128 : avx512_store<opc, OpcodeStr, SSE_MOVU, _.info128, store,
Craig Topper2462a712017-08-01 15:31:24 +00003313 masked_store_unaligned, Name#Z128,
3314 NoMRPattern>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003315 }
3316}
3317
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003318multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003319 AVX512VLVectorVTInfo _, Predicate prd,
3320 string Name> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003321 let Predicates = [prd] in
Simon Pilgrimdf052512017-12-06 17:59:26 +00003322 defm Z : avx512_store<opc, OpcodeStr, SSE_MOVA, _.info512, alignedstore,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003323 masked_store_aligned512, Name#Z>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003324
3325 let Predicates = [prd, HasVLX] in {
Simon Pilgrimdf052512017-12-06 17:59:26 +00003326 defm Z256 : avx512_store<opc, OpcodeStr, SSE_MOVA, _.info256, alignedstore,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003327 masked_store_aligned256, Name#Z256>, EVEX_V256;
Simon Pilgrimdf052512017-12-06 17:59:26 +00003328 defm Z128 : avx512_store<opc, OpcodeStr, SSE_MOVA, _.info128, alignedstore,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003329 masked_store_aligned128, Name#Z128>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003330 }
3331}
3332
3333defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
3334 HasAVX512>,
3335 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003336 HasAVX512, "VMOVAPS">,
3337 PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003338
3339defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
3340 HasAVX512>,
3341 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003342 HasAVX512, "VMOVAPD">,
3343 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003344
Craig Topperc9293492016-02-26 06:50:29 +00003345defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512,
Craig Toppercb0e7492017-07-31 17:35:44 +00003346 0, null_frag>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003347 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512,
3348 "VMOVUPS">,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003349 PS, EVEX_CD8<32, CD8VF>;
3350
Craig Topper4e7b8882016-10-03 02:00:29 +00003351defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512,
Craig Toppercb0e7492017-07-31 17:35:44 +00003352 0, null_frag>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003353 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512,
3354 "VMOVUPD">,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003355 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003356
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003357defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
3358 HasAVX512>,
3359 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
Simon Pilgrim64fff142017-07-16 18:37:23 +00003360 HasAVX512, "VMOVDQA32">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003361 PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003362
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003363defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
3364 HasAVX512>,
3365 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
Simon Pilgrim64fff142017-07-16 18:37:23 +00003366 HasAVX512, "VMOVDQA64">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003367 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003368
Craig Toppercb0e7492017-07-31 17:35:44 +00003369defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI, 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003370 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info,
Craig Topper2462a712017-08-01 15:31:24 +00003371 HasBWI, "VMOVDQU8", 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003372 XD, EVEX_CD8<8, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003373
Craig Toppercb0e7492017-07-31 17:35:44 +00003374defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI, 1>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003375 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info,
Craig Topper2462a712017-08-01 15:31:24 +00003376 HasBWI, "VMOVDQU16", 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003377 XD, VEX_W, EVEX_CD8<16, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003378
Craig Topperc9293492016-02-26 06:50:29 +00003379defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512,
Craig Toppercb0e7492017-07-31 17:35:44 +00003380 0, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003381 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info,
Simon Pilgrim64fff142017-07-16 18:37:23 +00003382 HasAVX512, "VMOVDQU32">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003383 XS, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003384
Craig Topperc9293492016-02-26 06:50:29 +00003385defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512,
Craig Toppercb0e7492017-07-31 17:35:44 +00003386 0, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003387 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info,
Simon Pilgrim64fff142017-07-16 18:37:23 +00003388 HasAVX512, "VMOVDQU64">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003389 XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00003390
Craig Topperd875d6b2016-09-29 06:07:09 +00003391// Special instructions to help with spilling when we don't have VLX. We need
3392// to load or store from a ZMM register instead. These are converted in
3393// expandPostRAPseudos.
Craig Toppereab23d32016-10-03 02:22:33 +00003394let isReMaterializable = 1, canFoldAsLoad = 1,
Craig Topperd875d6b2016-09-29 06:07:09 +00003395 isPseudo = 1, SchedRW = [WriteLoad], mayLoad = 1, hasSideEffects = 0 in {
3396def VMOVAPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
Simon Pilgrimdf052512017-12-06 17:59:26 +00003397 "", [], IIC_SSE_MOVA_P_RM>;
Craig Topperd875d6b2016-09-29 06:07:09 +00003398def VMOVAPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
Simon Pilgrimdf052512017-12-06 17:59:26 +00003399 "", [], IIC_SSE_MOVA_P_RM>;
Craig Topperd875d6b2016-09-29 06:07:09 +00003400def VMOVUPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
Simon Pilgrimdf052512017-12-06 17:59:26 +00003401 "", [], IIC_SSE_MOVA_P_RM>;
Craig Topperd875d6b2016-09-29 06:07:09 +00003402def VMOVUPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
Simon Pilgrimdf052512017-12-06 17:59:26 +00003403 "", [], IIC_SSE_MOVA_P_RM>;
Craig Topperd875d6b2016-09-29 06:07:09 +00003404}
3405
Simon Pilgrimdf052512017-12-06 17:59:26 +00003406let isPseudo = 1, SchedRW = [WriteStore], mayStore = 1, hasSideEffects = 0 in {
Craig Topperf3e671e2016-09-30 05:35:47 +00003407def VMOVAPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Simon Pilgrimdf052512017-12-06 17:59:26 +00003408 "", [], IIC_SSE_MOVA_P_MR>;
Craig Topperf3e671e2016-09-30 05:35:47 +00003409def VMOVAPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Simon Pilgrimdf052512017-12-06 17:59:26 +00003410 "", [], IIC_SSE_MOVA_P_MR>;
Craig Topperf3e671e2016-09-30 05:35:47 +00003411def VMOVUPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Simon Pilgrimdf052512017-12-06 17:59:26 +00003412 "", [], IIC_SSE_MOVA_P_MR>;
Craig Topperf3e671e2016-09-30 05:35:47 +00003413def VMOVUPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Simon Pilgrimdf052512017-12-06 17:59:26 +00003414 "", [], IIC_SSE_MOVA_P_MR>;
Craig Topperd875d6b2016-09-29 06:07:09 +00003415}
3416
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003417def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003418 (v8i64 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00003419 (VMOVDQA64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003420 VK8), VR512:$src)>;
3421
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003422def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003423 (v16i32 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00003424 (VMOVDQA32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003425
Craig Topper33c550c2016-05-22 00:39:30 +00003426// These patterns exist to prevent the above patterns from introducing a second
3427// mask inversion when one already exists.
3428def : Pat<(v8i64 (vselect (xor VK8:$mask, (v8i1 immAllOnesV)),
3429 (bc_v8i64 (v16i32 immAllZerosV)),
3430 (v8i64 VR512:$src))),
3431 (VMOVDQA64Zrrkz VK8:$mask, VR512:$src)>;
3432def : Pat<(v16i32 (vselect (xor VK16:$mask, (v16i1 immAllOnesV)),
3433 (v16i32 immAllZerosV),
3434 (v16i32 VR512:$src))),
3435 (VMOVDQA32Zrrkz VK16WM:$mask, VR512:$src)>;
3436
Craig Topper96ab6fd2017-01-09 04:19:34 +00003437// Patterns for handling v8i1 selects of 256-bit vectors when VLX isn't
3438// available. Use a 512-bit operation and extract.
3439let Predicates = [HasAVX512, NoVLX] in {
3440def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
3441 (v8f32 VR256X:$src0))),
3442 (EXTRACT_SUBREG
3443 (v16f32
3444 (VMOVAPSZrrk
3445 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src0, sub_ymm)),
3446 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
3447 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))),
3448 sub_ymm)>;
3449
3450def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
3451 (v8i32 VR256X:$src0))),
3452 (EXTRACT_SUBREG
3453 (v16i32
3454 (VMOVDQA32Zrrk
3455 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src0, sub_ymm)),
3456 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
3457 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))),
3458 sub_ymm)>;
3459}
3460
Craig Topper2462a712017-08-01 15:31:24 +00003461let Predicates = [HasAVX512] in {
3462 // 512-bit store.
Craig Topperafa69ee2017-08-19 23:21:21 +00003463 def : Pat<(alignedstore (v32i16 VR512:$src), addr:$dst),
Craig Topper2462a712017-08-01 15:31:24 +00003464 (VMOVDQA32Zmr addr:$dst, VR512:$src)>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003465 def : Pat<(alignedstore (v64i8 VR512:$src), addr:$dst),
Craig Topper2462a712017-08-01 15:31:24 +00003466 (VMOVDQA32Zmr addr:$dst, VR512:$src)>;
3467 def : Pat<(store (v32i16 VR512:$src), addr:$dst),
3468 (VMOVDQU32Zmr addr:$dst, VR512:$src)>;
3469 def : Pat<(store (v64i8 VR512:$src), addr:$dst),
3470 (VMOVDQU32Zmr addr:$dst, VR512:$src)>;
3471}
3472
3473let Predicates = [HasVLX] in {
3474 // 128-bit store.
Craig Topper5ef13ba2016-12-26 07:26:07 +00003475 def : Pat<(alignedstore (v8i16 VR128X:$src), addr:$dst),
3476 (VMOVDQA32Z128mr addr:$dst, VR128X:$src)>;
3477 def : Pat<(alignedstore (v16i8 VR128X:$src), addr:$dst),
3478 (VMOVDQA32Z128mr addr:$dst, VR128X:$src)>;
3479 def : Pat<(store (v8i16 VR128X:$src), addr:$dst),
3480 (VMOVDQU32Z128mr addr:$dst, VR128X:$src)>;
3481 def : Pat<(store (v16i8 VR128X:$src), addr:$dst),
3482 (VMOVDQU32Z128mr addr:$dst, VR128X:$src)>;
Craig Topper14aa2662016-08-11 06:04:04 +00003483
Craig Topper2462a712017-08-01 15:31:24 +00003484 // 256-bit store.
Craig Topperafa69ee2017-08-19 23:21:21 +00003485 def : Pat<(alignedstore (v16i16 VR256X:$src), addr:$dst),
Craig Topper5ef13ba2016-12-26 07:26:07 +00003486 (VMOVDQA32Z256mr addr:$dst, VR256X:$src)>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003487 def : Pat<(alignedstore (v32i8 VR256X:$src), addr:$dst),
Craig Topper5ef13ba2016-12-26 07:26:07 +00003488 (VMOVDQA32Z256mr addr:$dst, VR256X:$src)>;
3489 def : Pat<(store (v16i16 VR256X:$src), addr:$dst),
3490 (VMOVDQU32Z256mr addr:$dst, VR256X:$src)>;
3491 def : Pat<(store (v32i8 VR256X:$src), addr:$dst),
3492 (VMOVDQU32Z256mr addr:$dst, VR256X:$src)>;
Craig Topper95bdabd2016-05-22 23:44:33 +00003493}
3494
Craig Topper80075a52017-08-27 19:03:36 +00003495multiclass masked_move_for_extract<string InstrStr, X86VectorVTInfo From,
3496 X86VectorVTInfo To, X86VectorVTInfo Cast> {
3497 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
3498 (bitconvert
3499 (To.VT (extract_subvector
3500 (From.VT From.RC:$src), (iPTR 0)))),
3501 To.RC:$src0)),
3502 (Cast.VT (!cast<Instruction>(InstrStr#"rrk")
3503 Cast.RC:$src0, Cast.KRCWM:$mask,
3504 (EXTRACT_SUBREG From.RC:$src, To.SubRegIdx)))>;
3505
3506 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
3507 (bitconvert
3508 (To.VT (extract_subvector
3509 (From.VT From.RC:$src), (iPTR 0)))),
3510 Cast.ImmAllZerosV)),
3511 (Cast.VT (!cast<Instruction>(InstrStr#"rrkz")
3512 Cast.KRCWM:$mask,
3513 (EXTRACT_SUBREG From.RC:$src, To.SubRegIdx)))>;
3514}
3515
3516
Craig Topperd27386a2017-08-25 23:34:59 +00003517let Predicates = [HasVLX] in {
3518// A masked extract from the first 128-bits of a 256-bit vector can be
3519// implemented with masked move.
Craig Topper80075a52017-08-27 19:03:36 +00003520defm : masked_move_for_extract<"VMOVDQA64Z128", v4i64x_info, v2i64x_info, v2i64x_info>;
3521defm : masked_move_for_extract<"VMOVDQA64Z128", v8i32x_info, v4i32x_info, v2i64x_info>;
3522defm : masked_move_for_extract<"VMOVDQA64Z128", v16i16x_info, v8i16x_info, v2i64x_info>;
3523defm : masked_move_for_extract<"VMOVDQA64Z128", v32i8x_info, v16i8x_info, v2i64x_info>;
3524defm : masked_move_for_extract<"VMOVDQA32Z128", v4i64x_info, v2i64x_info, v4i32x_info>;
3525defm : masked_move_for_extract<"VMOVDQA32Z128", v8i32x_info, v4i32x_info, v4i32x_info>;
3526defm : masked_move_for_extract<"VMOVDQA32Z128", v16i16x_info, v8i16x_info, v4i32x_info>;
3527defm : masked_move_for_extract<"VMOVDQA32Z128", v32i8x_info, v16i8x_info, v4i32x_info>;
3528defm : masked_move_for_extract<"VMOVAPDZ128", v4f64x_info, v2f64x_info, v2f64x_info>;
3529defm : masked_move_for_extract<"VMOVAPDZ128", v8f32x_info, v4f32x_info, v2f64x_info>;
3530defm : masked_move_for_extract<"VMOVAPSZ128", v4f64x_info, v2f64x_info, v4f32x_info>;
3531defm : masked_move_for_extract<"VMOVAPSZ128", v8f32x_info, v4f32x_info, v4f32x_info>;
Craig Topperd27386a2017-08-25 23:34:59 +00003532
3533// A masked extract from the first 128-bits of a 512-bit vector can be
3534// implemented with masked move.
Craig Topper80075a52017-08-27 19:03:36 +00003535defm : masked_move_for_extract<"VMOVDQA64Z128", v8i64_info, v2i64x_info, v2i64x_info>;
3536defm : masked_move_for_extract<"VMOVDQA64Z128", v16i32_info, v4i32x_info, v2i64x_info>;
3537defm : masked_move_for_extract<"VMOVDQA64Z128", v32i16_info, v8i16x_info, v2i64x_info>;
3538defm : masked_move_for_extract<"VMOVDQA64Z128", v64i8_info, v16i8x_info, v2i64x_info>;
3539defm : masked_move_for_extract<"VMOVDQA32Z128", v8i64_info, v2i64x_info, v4i32x_info>;
3540defm : masked_move_for_extract<"VMOVDQA32Z128", v16i32_info, v4i32x_info, v4i32x_info>;
3541defm : masked_move_for_extract<"VMOVDQA32Z128", v32i16_info, v8i16x_info, v4i32x_info>;
3542defm : masked_move_for_extract<"VMOVDQA32Z128", v64i8_info, v16i8x_info, v4i32x_info>;
3543defm : masked_move_for_extract<"VMOVAPDZ128", v8f64_info, v2f64x_info, v2f64x_info>;
3544defm : masked_move_for_extract<"VMOVAPDZ128", v16f32_info, v4f32x_info, v2f64x_info>;
3545defm : masked_move_for_extract<"VMOVAPSZ128", v8f64_info, v2f64x_info, v4f32x_info>;
3546defm : masked_move_for_extract<"VMOVAPSZ128", v16f32_info, v4f32x_info, v4f32x_info>;
Craig Topperd27386a2017-08-25 23:34:59 +00003547
3548// A masked extract from the first 256-bits of a 512-bit vector can be
3549// implemented with masked move.
Craig Topper80075a52017-08-27 19:03:36 +00003550defm : masked_move_for_extract<"VMOVDQA64Z256", v8i64_info, v4i64x_info, v4i64x_info>;
3551defm : masked_move_for_extract<"VMOVDQA64Z256", v16i32_info, v8i32x_info, v4i64x_info>;
3552defm : masked_move_for_extract<"VMOVDQA64Z256", v32i16_info, v16i16x_info, v4i64x_info>;
3553defm : masked_move_for_extract<"VMOVDQA64Z256", v64i8_info, v32i8x_info, v4i64x_info>;
3554defm : masked_move_for_extract<"VMOVDQA32Z256", v8i64_info, v4i64x_info, v8i32x_info>;
3555defm : masked_move_for_extract<"VMOVDQA32Z256", v16i32_info, v8i32x_info, v8i32x_info>;
3556defm : masked_move_for_extract<"VMOVDQA32Z256", v32i16_info, v16i16x_info, v8i32x_info>;
3557defm : masked_move_for_extract<"VMOVDQA32Z256", v64i8_info, v32i8x_info, v8i32x_info>;
3558defm : masked_move_for_extract<"VMOVAPDZ256", v8f64_info, v4f64x_info, v4f64x_info>;
3559defm : masked_move_for_extract<"VMOVAPDZ256", v16f32_info, v8f32x_info, v4f64x_info>;
3560defm : masked_move_for_extract<"VMOVAPSZ256", v8f64_info, v4f64x_info, v8f32x_info>;
3561defm : masked_move_for_extract<"VMOVAPSZ256", v16f32_info, v8f32x_info, v8f32x_info>;
Craig Topperd27386a2017-08-25 23:34:59 +00003562}
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003563
3564// Move Int Doubleword to Packed Double Int
3565//
3566let ExeDomain = SSEPackedInt in {
3567def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
3568 "vmovd\t{$src, $dst|$dst, $src}",
3569 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003570 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
Simon Pilgrim75673942017-12-06 11:23:13 +00003571 EVEX, Sched<[WriteMove]>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003572def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003573 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003574 [(set VR128X:$dst,
3575 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
Simon Pilgrim75673942017-12-06 11:23:13 +00003576 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>, Sched<[WriteLoad]>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003577def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003578 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003579 [(set VR128X:$dst,
3580 (v2i64 (scalar_to_vector GR64:$src)))],
Simon Pilgrim75673942017-12-06 11:23:13 +00003581 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperc648c9b2015-12-28 06:11:42 +00003582let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in
3583def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
3584 (ins i64mem:$src),
Simon Pilgrim75673942017-12-06 11:23:13 +00003585 "vmovq\t{$src, $dst|$dst, $src}", [], IIC_SSE_MOVDQ>,
3586 EVEX, VEX_W, EVEX_CD8<64, CD8VT1>, Sched<[WriteLoad]>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003587let isCodeGenOnly = 1 in {
Craig Topperaf88afb2015-12-28 06:11:45 +00003588def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003589 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003590 [(set FR64X:$dst, (bitconvert GR64:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003591 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topper5971b542017-02-12 18:47:44 +00003592def VMOV64toSDZrm : AVX512XSI<0x7E, MRMSrcMem, (outs FR64X:$dst), (ins i64mem:$src),
3593 "vmovq\t{$src, $dst|$dst, $src}",
3594 [(set FR64X:$dst, (bitconvert (loadi64 addr:$src)))]>,
Simon Pilgrim75673942017-12-06 11:23:13 +00003595 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>, Sched<[WriteLoad]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003596def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003597 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003598 [(set GR64:$dst, (bitconvert FR64X:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003599 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003600def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003601 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003602 [(store (i64 (bitconvert FR64X:$src)), addr:$dst)],
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003603 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
3604 EVEX_CD8<64, CD8VT1>;
3605}
3606} // ExeDomain = SSEPackedInt
3607
3608// Move Int Doubleword to Single Scalar
3609//
3610let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3611def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
3612 "vmovd\t{$src, $dst|$dst, $src}",
3613 [(set FR32X:$dst, (bitconvert GR32:$src))],
Simon Pilgrim75673942017-12-06 11:23:13 +00003614 IIC_SSE_MOVDQ>, EVEX, Sched<[WriteMove]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003615
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003616def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003617 "vmovd\t{$src, $dst|$dst, $src}",
3618 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
Simon Pilgrim75673942017-12-06 11:23:13 +00003619 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>, Sched<[WriteLoad]>;
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003620} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3621
3622// Move doubleword from xmm register to r/m32
3623//
3624let ExeDomain = SSEPackedInt in {
3625def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
3626 "vmovd\t{$src, $dst|$dst, $src}",
3627 [(set GR32:$dst, (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003628 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
Simon Pilgrim75673942017-12-06 11:23:13 +00003629 EVEX, Sched<[WriteMove]>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003630def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003631 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003632 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003633 [(store (i32 (extractelt (v4i32 VR128X:$src),
3634 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
Simon Pilgrim75673942017-12-06 11:23:13 +00003635 EVEX, EVEX_CD8<32, CD8VT1>, Sched<[WriteStore]>;
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003636} // ExeDomain = SSEPackedInt
3637
3638// Move quadword from xmm1 register to r/m64
3639//
3640let ExeDomain = SSEPackedInt in {
3641def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
3642 "vmovq\t{$src, $dst|$dst, $src}",
3643 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003644 (iPTR 0)))],
Simon Pilgrim75673942017-12-06 11:23:13 +00003645 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W, Sched<[WriteMove]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003646 Requires<[HasAVX512, In64BitMode]>;
3647
Craig Topperc648c9b2015-12-28 06:11:42 +00003648let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in
3649def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src),
3650 "vmovq\t{$src, $dst|$dst, $src}",
Simon Pilgrim75673942017-12-06 11:23:13 +00003651 [], IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W, Sched<[WriteStore]>,
Craig Topperc648c9b2015-12-28 06:11:42 +00003652 Requires<[HasAVX512, In64BitMode]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003653
Craig Topperc648c9b2015-12-28 06:11:42 +00003654def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs),
3655 (ins i64mem:$dst, VR128X:$src),
3656 "vmovq\t{$src, $dst|$dst, $src}",
3657 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
3658 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003659 EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>,
Craig Topperc648c9b2015-12-28 06:11:42 +00003660 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
3661
3662let hasSideEffects = 0 in
3663def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003664 (ins VR128X:$src),
Simon Pilgrim75673942017-12-06 11:23:13 +00003665 "vmovq.s\t{$src, $dst|$dst, $src}", [], IIC_SSE_MOVDQ>,
3666 EVEX, VEX_W, Sched<[WriteMove]>;
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003667} // ExeDomain = SSEPackedInt
3668
3669// Move Scalar Single to Double Int
3670//
3671let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3672def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
3673 (ins FR32X:$src),
3674 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003675 [(set GR32:$dst, (bitconvert FR32X:$src))],
Simon Pilgrim75673942017-12-06 11:23:13 +00003676 IIC_SSE_MOVD_ToGP>, EVEX, Sched<[WriteMove]>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003677def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003678 (ins i32mem:$dst, FR32X:$src),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003679 "vmovd\t{$src, $dst|$dst, $src}",
3680 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
Simon Pilgrim75673942017-12-06 11:23:13 +00003681 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>, Sched<[WriteStore]>;
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003682} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3683
3684// Move Quadword Int to Packed Quadword Int
3685//
3686let ExeDomain = SSEPackedInt in {
3687def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
3688 (ins i64mem:$src),
3689 "vmovq\t{$src, $dst|$dst, $src}",
3690 [(set VR128X:$dst,
3691 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
Simon Pilgrim75673942017-12-06 11:23:13 +00003692 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>, Sched<[WriteLoad]>;
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003693} // ExeDomain = SSEPackedInt
3694
3695//===----------------------------------------------------------------------===//
3696// AVX-512 MOVSS, MOVSD
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003697//===----------------------------------------------------------------------===//
3698
Craig Topperc7de3a12016-07-29 02:49:08 +00003699multiclass avx512_move_scalar<string asm, SDNode OpNode,
Asaf Badouh41ecf462015-12-06 13:26:56 +00003700 X86VectorVTInfo _> {
Craig Topperc7de3a12016-07-29 02:49:08 +00003701 def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003702 (ins _.RC:$src1, _.RC:$src2),
Craig Topperc7de3a12016-07-29 02:49:08 +00003703 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Craig Topper6fb55712017-10-04 17:20:12 +00003704 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1, _.RC:$src2)))],
Simon Pilgrim75673942017-12-06 11:23:13 +00003705 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, Sched<[WriteMove]>;
Craig Topperc7de3a12016-07-29 02:49:08 +00003706 def rrkz : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003707 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Craig Topperc7de3a12016-07-29 02:49:08 +00003708 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}} {z}|",
3709 "$dst {${mask}} {z}, $src1, $src2}"),
3710 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00003711 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Craig Topperc7de3a12016-07-29 02:49:08 +00003712 _.ImmAllZerosV)))],
Simon Pilgrim75673942017-12-06 11:23:13 +00003713 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_KZ, Sched<[WriteMove]>;
Craig Topperc7de3a12016-07-29 02:49:08 +00003714 let Constraints = "$src0 = $dst" in
3715 def rrk : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003716 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Craig Topperc7de3a12016-07-29 02:49:08 +00003717 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}}|",
3718 "$dst {${mask}}, $src1, $src2}"),
3719 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00003720 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Craig Topperc7de3a12016-07-29 02:49:08 +00003721 (_.VT _.RC:$src0))))],
Simon Pilgrim75673942017-12-06 11:23:13 +00003722 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_K, Sched<[WriteMove]>;
Craig Toppere4f868e2016-07-29 06:06:04 +00003723 let canFoldAsLoad = 1, isReMaterializable = 1 in
Craig Topperc7de3a12016-07-29 02:49:08 +00003724 def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src),
3725 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3726 [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))],
Simon Pilgrim75673942017-12-06 11:23:13 +00003727 _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, Sched<[WriteLoad]>;
Craig Topperc7de3a12016-07-29 02:49:08 +00003728 let mayLoad = 1, hasSideEffects = 0 in {
3729 let Constraints = "$src0 = $dst" in
3730 def rmk : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3731 (ins _.RC:$src0, _.KRCWM:$mask, _.ScalarMemOp:$src),
3732 !strconcat(asm, "\t{$src, $dst {${mask}}|",
3733 "$dst {${mask}}, $src}"),
Simon Pilgrim75673942017-12-06 11:23:13 +00003734 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_K, Sched<[WriteLoad]>;
Craig Topperc7de3a12016-07-29 02:49:08 +00003735 def rmkz : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3736 (ins _.KRCWM:$mask, _.ScalarMemOp:$src),
3737 !strconcat(asm, "\t{$src, $dst {${mask}} {z}|",
3738 "$dst {${mask}} {z}, $src}"),
Simon Pilgrim75673942017-12-06 11:23:13 +00003739 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_KZ, Sched<[WriteLoad]>;
Asaf Badouh41ecf462015-12-06 13:26:56 +00003740 }
Craig Toppere1cac152016-06-07 07:27:54 +00003741 def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src),
3742 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3743 [(store _.FRC:$src, addr:$dst)], _.ExeDomain, IIC_SSE_MOV_S_MR>,
Simon Pilgrim75673942017-12-06 11:23:13 +00003744 EVEX, Sched<[WriteStore]>;
Craig Topperc7de3a12016-07-29 02:49:08 +00003745 let mayStore = 1, hasSideEffects = 0 in
Craig Toppere1cac152016-06-07 07:27:54 +00003746 def mrk: AVX512PI<0x11, MRMDestMem, (outs),
3747 (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src),
3748 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
Simon Pilgrim75673942017-12-06 11:23:13 +00003749 [], _.ExeDomain, IIC_SSE_MOV_S_MR>, EVEX, EVEX_K, Sched<[WriteStore]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003750}
3751
Asaf Badouh41ecf462015-12-06 13:26:56 +00003752defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>,
3753 VEX_LIG, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003754
Asaf Badouh41ecf462015-12-06 13:26:56 +00003755defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>,
3756 VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003757
Ayman Musa46af8f92016-11-13 14:29:32 +00003758
3759multiclass avx512_move_scalar_lowering<string InstrStr, SDNode OpNode,
3760 PatLeaf ZeroFP, X86VectorVTInfo _> {
3761
3762def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003763 (_.VT (scalar_to_vector
Guy Blank548e22a2017-05-19 12:35:15 +00003764 (_.EltVT (X86selects (scalar_to_vector (and (i8 (trunc GR32:$mask)), (i8 1))),
Ayman Musa46af8f92016-11-13 14:29:32 +00003765 (_.EltVT _.FRC:$src1),
3766 (_.EltVT _.FRC:$src2))))))),
Craig Topper00230602017-10-01 23:53:50 +00003767 (!cast<Instruction>(InstrStr#rrk)
3768 (COPY_TO_REGCLASS _.FRC:$src2, _.RC),
3769 (COPY_TO_REGCLASS GR32:$mask, VK1WM),
Craig Topper6fb55712017-10-04 17:20:12 +00003770 (_.VT _.RC:$src0),
3771 (COPY_TO_REGCLASS _.FRC:$src1, _.RC))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003772
3773def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003774 (_.VT (scalar_to_vector
Guy Blank548e22a2017-05-19 12:35:15 +00003775 (_.EltVT (X86selects (scalar_to_vector (and (i8 (trunc GR32:$mask)), (i8 1))),
Ayman Musa46af8f92016-11-13 14:29:32 +00003776 (_.EltVT _.FRC:$src1),
3777 (_.EltVT ZeroFP))))))),
Craig Topper00230602017-10-01 23:53:50 +00003778 (!cast<Instruction>(InstrStr#rrkz)
3779 (COPY_TO_REGCLASS GR32:$mask, VK1WM),
Craig Topper6fb55712017-10-04 17:20:12 +00003780 (_.VT _.RC:$src0),
3781 (COPY_TO_REGCLASS _.FRC:$src1, _.RC))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003782}
3783
3784multiclass avx512_store_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
3785 dag Mask, RegisterClass MaskRC> {
3786
3787def : Pat<(masked_store addr:$dst, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003788 (_.info512.VT (insert_subvector undef,
Ayman Musa46af8f92016-11-13 14:29:32 +00003789 (_.info256.VT (insert_subvector undef,
3790 (_.info128.VT _.info128.RC:$src),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00003791 (iPTR 0))),
3792 (iPTR 0)))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003793 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
Guy Blank548e22a2017-05-19 12:35:15 +00003794 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003795 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003796
3797}
3798
Craig Topper058f2f62017-03-28 16:35:29 +00003799multiclass avx512_store_scalar_lowering_subreg<string InstrStr,
3800 AVX512VLVectorVTInfo _,
3801 dag Mask, RegisterClass MaskRC,
3802 SubRegIndex subreg> {
3803
3804def : Pat<(masked_store addr:$dst, Mask,
3805 (_.info512.VT (insert_subvector undef,
3806 (_.info256.VT (insert_subvector undef,
3807 (_.info128.VT _.info128.RC:$src),
3808 (iPTR 0))),
3809 (iPTR 0)))),
3810 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
Guy Blank548e22a2017-05-19 12:35:15 +00003811 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00003812 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
3813
3814}
3815
Ayman Musa46af8f92016-11-13 14:29:32 +00003816multiclass avx512_load_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
3817 dag Mask, RegisterClass MaskRC> {
3818
3819def : Pat<(_.info128.VT (extract_subvector
3820 (_.info512.VT (masked_load addr:$srcAddr, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003821 (_.info512.VT (bitconvert
Ayman Musa46af8f92016-11-13 14:29:32 +00003822 (v16i32 immAllZerosV))))),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00003823 (iPTR 0))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003824 (!cast<Instruction>(InstrStr#rmkz)
Guy Blank548e22a2017-05-19 12:35:15 +00003825 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Ayman Musa46af8f92016-11-13 14:29:32 +00003826 addr:$srcAddr)>;
3827
3828def : Pat<(_.info128.VT (extract_subvector
3829 (_.info512.VT (masked_load addr:$srcAddr, Mask,
3830 (_.info512.VT (insert_subvector undef,
3831 (_.info256.VT (insert_subvector undef,
3832 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00003833 (iPTR 0))),
3834 (iPTR 0))))),
3835 (iPTR 0))),
Ayman Musa46af8f92016-11-13 14:29:32 +00003836 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
Guy Blank548e22a2017-05-19 12:35:15 +00003837 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Ayman Musa46af8f92016-11-13 14:29:32 +00003838 addr:$srcAddr)>;
3839
3840}
3841
Craig Topper058f2f62017-03-28 16:35:29 +00003842multiclass avx512_load_scalar_lowering_subreg<string InstrStr,
3843 AVX512VLVectorVTInfo _,
3844 dag Mask, RegisterClass MaskRC,
3845 SubRegIndex subreg> {
3846
3847def : Pat<(_.info128.VT (extract_subvector
3848 (_.info512.VT (masked_load addr:$srcAddr, Mask,
3849 (_.info512.VT (bitconvert
3850 (v16i32 immAllZerosV))))),
3851 (iPTR 0))),
3852 (!cast<Instruction>(InstrStr#rmkz)
Guy Blank548e22a2017-05-19 12:35:15 +00003853 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00003854 addr:$srcAddr)>;
3855
3856def : Pat<(_.info128.VT (extract_subvector
3857 (_.info512.VT (masked_load addr:$srcAddr, Mask,
3858 (_.info512.VT (insert_subvector undef,
3859 (_.info256.VT (insert_subvector undef,
3860 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
3861 (iPTR 0))),
3862 (iPTR 0))))),
3863 (iPTR 0))),
3864 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
Guy Blank548e22a2017-05-19 12:35:15 +00003865 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00003866 addr:$srcAddr)>;
3867
3868}
3869
Ayman Musa46af8f92016-11-13 14:29:32 +00003870defm : avx512_move_scalar_lowering<"VMOVSSZ", X86Movss, fp32imm0, v4f32x_info>;
3871defm : avx512_move_scalar_lowering<"VMOVSDZ", X86Movsd, fp64imm0, v2f64x_info>;
3872
3873defm : avx512_store_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3874 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
Craig Topper058f2f62017-03-28 16:35:29 +00003875defm : avx512_store_scalar_lowering_subreg<"VMOVSSZ", avx512vl_f32_info,
3876 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16, sub_16bit>;
3877defm : avx512_store_scalar_lowering_subreg<"VMOVSDZ", avx512vl_f64_info,
3878 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8, sub_8bit>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003879
3880defm : avx512_load_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3881 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
Craig Topper058f2f62017-03-28 16:35:29 +00003882defm : avx512_load_scalar_lowering_subreg<"VMOVSSZ", avx512vl_f32_info,
3883 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16, sub_16bit>;
3884defm : avx512_load_scalar_lowering_subreg<"VMOVSDZ", avx512vl_f64_info,
3885 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8, sub_8bit>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003886
Guy Blankb169d56d2017-07-31 08:26:14 +00003887def : Pat<(f32 (X86selects (scalar_to_vector (and GR8:$mask, (i8 1))),
3888 (f32 FR32X:$src1), (f32 FR32X:$src2))),
3889 (COPY_TO_REGCLASS
3890 (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
3891 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF),
3892 GR8:$mask, sub_8bit)), VK1WM),
Craig Topper6fb55712017-10-04 17:20:12 +00003893 (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src1, VR128X)),
3894 FR32X)>;
Guy Blankb169d56d2017-07-31 08:26:14 +00003895
Craig Topper74ed0872016-05-18 06:55:59 +00003896def : Pat<(f32 (X86selects VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003897 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
Craig Topper6fb55712017-10-04 17:20:12 +00003898 VK1WM:$mask, (v4f32 (IMPLICIT_DEF)),
3899 (COPY_TO_REGCLASS FR32X:$src1, VR128X)), FR32X)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00003900
Guy Blankb169d56d2017-07-31 08:26:14 +00003901def : Pat<(f64 (X86selects (scalar_to_vector (and GR8:$mask, (i8 1))),
3902 (f64 FR64X:$src1), (f64 FR64X:$src2))),
3903 (COPY_TO_REGCLASS
3904 (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
3905 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF),
3906 GR8:$mask, sub_8bit)), VK1WM),
Craig Topper6fb55712017-10-04 17:20:12 +00003907 (v2f64 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR64X:$src1, VR128X)),
3908 FR64X)>;
Guy Blankb169d56d2017-07-31 08:26:14 +00003909
Craig Topper74ed0872016-05-18 06:55:59 +00003910def : Pat<(f64 (X86selects VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003911 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
Craig Topper6fb55712017-10-04 17:20:12 +00003912 VK1WM:$mask, (v2f64 (IMPLICIT_DEF)),
3913 (COPY_TO_REGCLASS FR64X:$src1, VR128X)), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003914
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00003915def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
Guy Blank548e22a2017-05-19 12:35:15 +00003916 (VMOVSSZmrk addr:$dst, (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR8:$mask, sub_8bit)), VK1WM),
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00003917 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3918
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003919let hasSideEffects = 0 in {
Simon Pilgrim64fff142017-07-16 18:37:23 +00003920 def VMOVSSZrr_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003921 (ins VR128X:$src1, VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003922 "vmovss.s\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrimdf052512017-12-06 17:59:26 +00003923 [], IIC_SSE_MOV_S_RR>, XS, EVEX_4V, VEX_LIG,
3924 FoldGenData<"VMOVSSZrr">, Sched<[WriteMove]>;
Igor Breger4424aaa2015-11-19 07:58:33 +00003925
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003926let Constraints = "$src0 = $dst" in
Simon Pilgrim64fff142017-07-16 18:37:23 +00003927 def VMOVSSZrrk_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
3928 (ins f32x_info.RC:$src0, f32x_info.KRCWM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00003929 VR128X:$src1, VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003930 "vmovss.s\t{$src2, $src1, $dst {${mask}}|"#
3931 "$dst {${mask}}, $src1, $src2}",
Simon Pilgrimdf052512017-12-06 17:59:26 +00003932 [], IIC_SSE_MOV_S_RR>, EVEX_K, XS, EVEX_4V, VEX_LIG,
3933 FoldGenData<"VMOVSSZrrk">, Sched<[WriteMove]>;
Simon Pilgrim64fff142017-07-16 18:37:23 +00003934
3935 def VMOVSSZrrkz_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003936 (ins f32x_info.KRCWM:$mask, VR128X:$src1, VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003937 "vmovss.s\t{$src2, $src1, $dst {${mask}} {z}|"#
3938 "$dst {${mask}} {z}, $src1, $src2}",
Simon Pilgrimdf052512017-12-06 17:59:26 +00003939 [], IIC_SSE_MOV_S_RR>, EVEX_KZ, XS, EVEX_4V, VEX_LIG,
3940 FoldGenData<"VMOVSSZrrkz">, Sched<[WriteMove]>;
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003941
Simon Pilgrim64fff142017-07-16 18:37:23 +00003942 def VMOVSDZrr_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003943 (ins VR128X:$src1, VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003944 "vmovsd.s\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrimdf052512017-12-06 17:59:26 +00003945 [], IIC_SSE_MOV_S_RR>, XD, EVEX_4V, VEX_LIG, VEX_W,
3946 FoldGenData<"VMOVSDZrr">, Sched<[WriteMove]>;
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003947
3948let Constraints = "$src0 = $dst" in
Simon Pilgrim64fff142017-07-16 18:37:23 +00003949 def VMOVSDZrrk_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
3950 (ins f64x_info.RC:$src0, f64x_info.KRCWM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00003951 VR128X:$src1, VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003952 "vmovsd.s\t{$src2, $src1, $dst {${mask}}|"#
3953 "$dst {${mask}}, $src1, $src2}",
Simon Pilgrimdf052512017-12-06 17:59:26 +00003954 [], IIC_SSE_MOV_S_RR>, EVEX_K, XD, EVEX_4V, VEX_LIG,
3955 VEX_W, FoldGenData<"VMOVSDZrrk">, Sched<[WriteMove]>;
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003956
Simon Pilgrim64fff142017-07-16 18:37:23 +00003957 def VMOVSDZrrkz_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
3958 (ins f64x_info.KRCWM:$mask, VR128X:$src1,
Craig Topper6fb55712017-10-04 17:20:12 +00003959 VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003960 "vmovsd.s\t{$src2, $src1, $dst {${mask}} {z}|"#
3961 "$dst {${mask}} {z}, $src1, $src2}",
Simon Pilgrimdf052512017-12-06 17:59:26 +00003962 [], IIC_SSE_MOV_S_RR>, EVEX_KZ, XD, EVEX_4V, VEX_LIG,
3963 VEX_W, FoldGenData<"VMOVSDZrrkz">, Sched<[WriteMove]>;
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003964}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003965
3966let Predicates = [HasAVX512] in {
3967 let AddedComplexity = 15 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003968 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
Craig Topper6fb55712017-10-04 17:20:12 +00003969 (VMOVSSZrr (v4f32 (AVX512_128_SET0)), VR128X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003970 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
Craig Topper6fb55712017-10-04 17:20:12 +00003971 (VMOVSSZrr (v4i32 (AVX512_128_SET0)), VR128X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003972 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
Craig Topper6fb55712017-10-04 17:20:12 +00003973 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
3974 (COPY_TO_REGCLASS FR64X:$src, VR128))>;
Craig Topper3f8126e2016-08-13 05:43:20 +00003975 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003976
3977 // Move low f32 and clear high bits.
3978 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
3979 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003980 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003981 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
3982 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
3983 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003984 (VMOVSSZrr (v4i32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003985 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003986 def : Pat<(v16f32 (X86vzmovl (v16f32 VR512:$src))),
3987 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003988 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003989 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm)), sub_xmm)>;
3990 def : Pat<(v16i32 (X86vzmovl (v16i32 VR512:$src))),
3991 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003992 (VMOVSSZrr (v4i32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003993 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003994
3995 let AddedComplexity = 20 in {
3996 // MOVSSrm zeros the high parts of the register; represent this
3997 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3998 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
3999 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
4000 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
4001 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
4002 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
4003 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004004 def : Pat<(v4f32 (X86vzload addr:$src)),
4005 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004006
4007 // MOVSDrm zeros the high parts of the register; represent this
4008 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
4009 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
4010 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4011 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
4012 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4013 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
4014 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4015 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
4016 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4017 def : Pat<(v2f64 (X86vzload addr:$src)),
4018 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4019
4020 // Represent the same patterns above but in the form they appear for
4021 // 256-bit types
4022 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
4023 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00004024 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004025 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
4026 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
4027 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004028 def : Pat<(v8f32 (X86vzload addr:$src)),
4029 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004030 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
4031 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
4032 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00004033 def : Pat<(v4f64 (X86vzload addr:$src)),
4034 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00004035
4036 // Represent the same patterns above but in the form they appear for
4037 // 512-bit types
4038 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
4039 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
4040 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
4041 def : Pat<(v16f32 (X86vzmovl (insert_subvector undef,
4042 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
4043 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004044 def : Pat<(v16f32 (X86vzload addr:$src)),
4045 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00004046 def : Pat<(v8f64 (X86vzmovl (insert_subvector undef,
4047 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
4048 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00004049 def : Pat<(v8f64 (X86vzload addr:$src)),
4050 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004051 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004052 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
4053 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00004054 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004055
4056 // Move low f64 and clear high bits.
4057 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
4058 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004059 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004060 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00004061 def : Pat<(v8f64 (X86vzmovl (v8f64 VR512:$src))),
4062 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004063 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00004064 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004065
4066 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004067 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004068 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00004069 def : Pat<(v8i64 (X86vzmovl (v8i64 VR512:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004070 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00004071 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004072
4073 // Extract and store.
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00004074 def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004075 addr:$dst),
4076 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004077
4078 // Shuffle with VMOVSS
4079 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
Craig Topper6fb55712017-10-04 17:20:12 +00004080 (VMOVSSZrr (v4i32 VR128X:$src1), VR128X:$src2)>;
4081
4082 def : Pat<(v4f32 (X86Movss VR128X:$src1, (scalar_to_vector FR32X:$src2))),
4083 (VMOVSSZrr VR128X:$src1,
4084 (COPY_TO_REGCLASS FR32X:$src2, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004085
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004086 // Shuffle with VMOVSD
4087 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
Craig Topper6fb55712017-10-04 17:20:12 +00004088 (VMOVSDZrr VR128X:$src1, VR128X:$src2)>;
4089
4090 def : Pat<(v2f64 (X86Movsd VR128X:$src1, (scalar_to_vector FR64X:$src2))),
4091 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS FR64X:$src2, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004092
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004093 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
Craig Topper6fb55712017-10-04 17:20:12 +00004094 (VMOVSDZrr VR128X:$src1, VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004095 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
Craig Topper6fb55712017-10-04 17:20:12 +00004096 (VMOVSDZrr VR128X:$src1, VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004097}
4098
4099let AddedComplexity = 15 in
4100def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
4101 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004102 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00004103 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004104 (v2i64 VR128X:$src))))],
4105 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
4106
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004107let Predicates = [HasAVX512] in {
Craig Topperde549852016-05-22 06:09:34 +00004108 let AddedComplexity = 15 in {
4109 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
4110 (VMOVDI2PDIZrr GR32:$src)>;
4111
4112 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
4113 (VMOV64toPQIZrr GR64:$src)>;
4114
4115 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
4116 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
4117 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00004118
4119 def : Pat<(v8i64 (X86vzmovl (insert_subvector undef,
4120 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
4121 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperde549852016-05-22 06:09:34 +00004122 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004123 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
4124 let AddedComplexity = 20 in {
Simon Pilgrima4c350f2017-02-17 20:43:32 +00004125 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector (zextloadi64i32 addr:$src))))),
4126 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004127 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
4128 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004129 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
4130 (VMOVDI2PDIZrm addr:$src)>;
4131 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
4132 (VMOVDI2PDIZrm addr:$src)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004133 def : Pat<(v4i32 (X86vzload addr:$src)),
4134 (VMOVDI2PDIZrm addr:$src)>;
4135 def : Pat<(v8i32 (X86vzload addr:$src)),
4136 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004137 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
Craig Topper3dcf45f2016-11-22 05:31:43 +00004138 (VMOVQI2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004139 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004140 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00004141 def : Pat<(v2i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00004142 (VMOVQI2PQIZrm addr:$src)>;
Craig Topperde549852016-05-22 06:09:34 +00004143 def : Pat<(v4i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00004144 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004145 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00004146
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004147 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
4148 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
4149 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
4150 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00004151 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
4152 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
4153 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
4154
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004155 // Use regular 128-bit instructions to match 512-bit scalar_to_vec+zext.
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004156 def : Pat<(v16i32 (X86vzload addr:$src)),
4157 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004158 def : Pat<(v8i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00004159 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004160}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004161//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00004162// AVX-512 - Non-temporals
4163//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00004164let SchedRW = [WriteLoad] in {
4165 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
4166 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
Simon Pilgrim5a22eaa2017-04-14 15:05:35 +00004167 [], SSEPackedInt>, EVEX, T8PD, EVEX_V512,
Robert Khasanoved882972014-08-13 10:46:00 +00004168 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00004169
Craig Topper2f90c1f2016-06-07 07:27:57 +00004170 let Predicates = [HasVLX] in {
Robert Khasanoved882972014-08-13 10:46:00 +00004171 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00004172 (ins i256mem:$src),
4173 "vmovntdqa\t{$src, $dst|$dst, $src}",
Simon Pilgrim5a22eaa2017-04-14 15:05:35 +00004174 [], SSEPackedInt>, EVEX, T8PD, EVEX_V256,
Craig Topper2f90c1f2016-06-07 07:27:57 +00004175 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00004176
Robert Khasanoved882972014-08-13 10:46:00 +00004177 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00004178 (ins i128mem:$src),
4179 "vmovntdqa\t{$src, $dst|$dst, $src}",
Simon Pilgrim5a22eaa2017-04-14 15:05:35 +00004180 [], SSEPackedInt>, EVEX, T8PD, EVEX_V128,
Craig Topper2f90c1f2016-06-07 07:27:57 +00004181 EVEX_CD8<64, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00004182 }
Adam Nemetefd07852014-06-18 16:51:10 +00004183}
4184
Igor Bregerd3341f52016-01-20 13:11:47 +00004185multiclass avx512_movnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
4186 PatFrag st_frag = alignednontemporalstore,
4187 InstrItinClass itin = IIC_SSE_MOVNT> {
Craig Toppere1cac152016-06-07 07:27:54 +00004188 let SchedRW = [WriteStore], AddedComplexity = 400 in
Igor Bregerd3341f52016-01-20 13:11:47 +00004189 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanoved882972014-08-13 10:46:00 +00004190 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Igor Bregerd3341f52016-01-20 13:11:47 +00004191 [(st_frag (_.VT _.RC:$src), addr:$dst)],
4192 _.ExeDomain, itin>, EVEX, EVEX_CD8<_.EltSize, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00004193}
4194
Igor Bregerd3341f52016-01-20 13:11:47 +00004195multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr,
4196 AVX512VLVectorVTInfo VTInfo> {
4197 let Predicates = [HasAVX512] in
4198 defm Z : avx512_movnt<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Robert Khasanoved882972014-08-13 10:46:00 +00004199
Igor Bregerd3341f52016-01-20 13:11:47 +00004200 let Predicates = [HasAVX512, HasVLX] in {
4201 defm Z256 : avx512_movnt<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
4202 defm Z128 : avx512_movnt<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
Robert Khasanoved882972014-08-13 10:46:00 +00004203 }
4204}
4205
Igor Bregerd3341f52016-01-20 13:11:47 +00004206defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", avx512vl_i64_info>, PD;
4207defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", avx512vl_f64_info>, PD, VEX_W;
4208defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", avx512vl_f32_info>, PS;
Robert Khasanoved882972014-08-13 10:46:00 +00004209
Craig Topper707c89c2016-05-08 23:43:17 +00004210let Predicates = [HasAVX512], AddedComplexity = 400 in {
4211 def : Pat<(alignednontemporalstore (v16i32 VR512:$src), addr:$dst),
4212 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
4213 def : Pat<(alignednontemporalstore (v32i16 VR512:$src), addr:$dst),
4214 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
4215 def : Pat<(alignednontemporalstore (v64i8 VR512:$src), addr:$dst),
4216 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00004217
4218 def : Pat<(v8f64 (alignednontemporalload addr:$src)),
4219 (VMOVNTDQAZrm addr:$src)>;
4220 def : Pat<(v16f32 (alignednontemporalload addr:$src)),
4221 (VMOVNTDQAZrm addr:$src)>;
4222 def : Pat<(v8i64 (alignednontemporalload addr:$src)),
4223 (VMOVNTDQAZrm addr:$src)>;
Craig Topper707c89c2016-05-08 23:43:17 +00004224}
4225
Craig Topperc41320d2016-05-08 23:08:45 +00004226let Predicates = [HasVLX], AddedComplexity = 400 in {
4227 def : Pat<(alignednontemporalstore (v8i32 VR256X:$src), addr:$dst),
4228 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
4229 def : Pat<(alignednontemporalstore (v16i16 VR256X:$src), addr:$dst),
4230 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
4231 def : Pat<(alignednontemporalstore (v32i8 VR256X:$src), addr:$dst),
4232 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
4233
Simon Pilgrim9a896232016-06-07 13:34:24 +00004234 def : Pat<(v4f64 (alignednontemporalload addr:$src)),
4235 (VMOVNTDQAZ256rm addr:$src)>;
4236 def : Pat<(v8f32 (alignednontemporalload addr:$src)),
4237 (VMOVNTDQAZ256rm addr:$src)>;
4238 def : Pat<(v4i64 (alignednontemporalload addr:$src)),
4239 (VMOVNTDQAZ256rm addr:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00004240
Craig Topperc41320d2016-05-08 23:08:45 +00004241 def : Pat<(alignednontemporalstore (v4i32 VR128X:$src), addr:$dst),
4242 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
4243 def : Pat<(alignednontemporalstore (v8i16 VR128X:$src), addr:$dst),
4244 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
4245 def : Pat<(alignednontemporalstore (v16i8 VR128X:$src), addr:$dst),
4246 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00004247
4248 def : Pat<(v2f64 (alignednontemporalload addr:$src)),
4249 (VMOVNTDQAZ128rm addr:$src)>;
4250 def : Pat<(v4f32 (alignednontemporalload addr:$src)),
4251 (VMOVNTDQAZ128rm addr:$src)>;
4252 def : Pat<(v2i64 (alignednontemporalload addr:$src)),
4253 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topperc41320d2016-05-08 23:08:45 +00004254}
4255
Adam Nemet7f62b232014-06-10 16:39:53 +00004256//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004257// AVX-512 - Integer arithmetic
4258//
4259multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00004260 X86VectorVTInfo _, OpndItins itins,
4261 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00004262 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00004263 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00004264 "$src2, $src1", "$src1, $src2",
4265 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004266 itins.rr, IsCommutable>, AVX512BIBase, EVEX_4V,
4267 Sched<[itins.Sched]>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004268
Craig Toppere1cac152016-06-07 07:27:54 +00004269 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4270 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4271 "$src2, $src1", "$src1, $src2",
4272 (_.VT (OpNode _.RC:$src1,
4273 (bitconvert (_.LdFrag addr:$src2)))),
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004274 itins.rm>, AVX512BIBase, EVEX_4V,
4275 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004276}
4277
4278multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4279 X86VectorVTInfo _, OpndItins itins,
4280 bit IsCommutable = 0> :
4281 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
Craig Toppere1cac152016-06-07 07:27:54 +00004282 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4283 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4284 "${src2}"##_.BroadcastStr##", $src1",
4285 "$src1, ${src2}"##_.BroadcastStr,
4286 (_.VT (OpNode _.RC:$src1,
4287 (X86VBroadcast
4288 (_.ScalarLdFrag addr:$src2)))),
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004289 itins.rm>, AVX512BIBase, EVEX_4V, EVEX_B,
4290 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004291}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004292
Robert Khasanovd5b14f72014-10-09 08:38:48 +00004293multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
4294 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
4295 Predicate prd, bit IsCommutable = 0> {
4296 let Predicates = [prd] in
4297 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
4298 IsCommutable>, EVEX_V512;
4299
4300 let Predicates = [prd, HasVLX] in {
4301 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
4302 IsCommutable>, EVEX_V256;
4303 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
4304 IsCommutable>, EVEX_V128;
4305 }
4306}
4307
Robert Khasanov545d1b72014-10-14 14:36:19 +00004308multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
4309 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
4310 Predicate prd, bit IsCommutable = 0> {
4311 let Predicates = [prd] in
4312 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
4313 IsCommutable>, EVEX_V512;
4314
4315 let Predicates = [prd, HasVLX] in {
4316 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
4317 IsCommutable>, EVEX_V256;
4318 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
4319 IsCommutable>, EVEX_V128;
4320 }
4321}
4322
4323multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
4324 OpndItins itins, Predicate prd,
4325 bit IsCommutable = 0> {
4326 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
4327 itins, prd, IsCommutable>,
4328 VEX_W, EVEX_CD8<64, CD8VF>;
4329}
4330
4331multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
4332 OpndItins itins, Predicate prd,
4333 bit IsCommutable = 0> {
4334 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
4335 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
4336}
4337
4338multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
4339 OpndItins itins, Predicate prd,
4340 bit IsCommutable = 0> {
4341 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
Craig Toppera33846a2017-10-22 06:18:23 +00004342 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>,
4343 VEX_WIG;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004344}
4345
4346multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
4347 OpndItins itins, Predicate prd,
4348 bit IsCommutable = 0> {
4349 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
Craig Toppera33846a2017-10-22 06:18:23 +00004350 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>,
4351 VEX_WIG;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004352}
4353
4354multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
4355 SDNode OpNode, OpndItins itins, Predicate prd,
4356 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00004357 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004358 IsCommutable>;
4359
Igor Bregerf2460112015-07-26 14:41:44 +00004360 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004361 IsCommutable>;
4362}
4363
4364multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
4365 SDNode OpNode, OpndItins itins, Predicate prd,
4366 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00004367 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004368 IsCommutable>;
4369
Igor Bregerf2460112015-07-26 14:41:44 +00004370 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004371 IsCommutable>;
4372}
4373
4374multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
4375 bits<8> opc_d, bits<8> opc_q,
4376 string OpcodeStr, SDNode OpNode,
4377 OpndItins itins, bit IsCommutable = 0> {
4378 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
4379 itins, HasAVX512, IsCommutable>,
4380 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
4381 itins, HasBWI, IsCommutable>;
4382}
4383
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00004384multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins,
Michael Liao66233b72015-08-06 09:06:20 +00004385 SDNode OpNode,X86VectorVTInfo _Src,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004386 X86VectorVTInfo _Dst, X86VectorVTInfo _Brdct,
4387 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00004388 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00004389 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00004390 "$src2, $src1","$src1, $src2",
4391 (_Dst.VT (OpNode
4392 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00004393 (_Src.VT _Src.RC:$src2))),
Michael Liao66233b72015-08-06 09:06:20 +00004394 itins.rr, IsCommutable>,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004395 AVX512BIBase, EVEX_4V, Sched<[itins.Sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00004396 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4397 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
4398 "$src2, $src1", "$src1, $src2",
4399 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
4400 (bitconvert (_Src.LdFrag addr:$src2)))),
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004401 itins.rm>, AVX512BIBase, EVEX_4V,
4402 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00004403
4404 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Coby Tayree99a66392016-11-20 17:19:55 +00004405 (ins _Src.RC:$src1, _Brdct.ScalarMemOp:$src2),
Craig Toppere1cac152016-06-07 07:27:54 +00004406 OpcodeStr,
4407 "${src2}"##_Brdct.BroadcastStr##", $src1",
Coby Tayree99a66392016-11-20 17:19:55 +00004408 "$src1, ${src2}"##_Brdct.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00004409 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
4410 (_Brdct.VT (X86VBroadcast
4411 (_Brdct.ScalarLdFrag addr:$src2)))))),
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004412 itins.rm>, AVX512BIBase, EVEX_4V, EVEX_B,
4413 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004414}
4415
Robert Khasanov545d1b72014-10-14 14:36:19 +00004416defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
4417 SSE_INTALU_ITINS_P, 1>;
4418defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
4419 SSE_INTALU_ITINS_P, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00004420defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
4421 SSE_INTALU_ITINS_P, HasBWI, 1>;
4422defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
4423 SSE_INTALU_ITINS_P, HasBWI, 0>;
4424defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
Michael Liao66233b72015-08-06 09:06:20 +00004425 SSE_INTALU_ITINS_P, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00004426defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
Michael Liao66233b72015-08-06 09:06:20 +00004427 SSE_INTALU_ITINS_P, HasBWI, 0>;
Igor Bregerf2460112015-07-26 14:41:44 +00004428defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul,
Michael Liao66233b72015-08-06 09:06:20 +00004429 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004430defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul,
Michael Liao66233b72015-08-06 09:06:20 +00004431 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004432defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul,
Michael Liao66233b72015-08-06 09:06:20 +00004433 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004434defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SSE_INTALU_ITINS_P,
Asaf Badouh73f26f82015-07-05 12:23:20 +00004435 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004436defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00004437 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004438defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00004439 HasBWI, 1>, T8PD;
Asaf Badouh81f03c32015-06-18 12:30:53 +00004440defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg,
Michael Liao66233b72015-08-06 09:06:20 +00004441 SSE_INTALU_ITINS_P, HasBWI, 1>;
4442
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004443multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004444 AVX512VLVectorVTInfo _SrcVTInfo, AVX512VLVectorVTInfo _DstVTInfo,
4445 SDNode OpNode, Predicate prd, bit IsCommutable = 0> {
4446 let Predicates = [prd] in
4447 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
4448 _SrcVTInfo.info512, _DstVTInfo.info512,
4449 v8i64_info, IsCommutable>,
4450 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
4451 let Predicates = [HasVLX, prd] in {
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004452 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004453 _SrcVTInfo.info256, _DstVTInfo.info256,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004454 v4i64x_info, IsCommutable>,
4455 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004456 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004457 _SrcVTInfo.info128, _DstVTInfo.info128,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004458 v2i64x_info, IsCommutable>,
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004459 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
4460 }
Michael Liao66233b72015-08-06 09:06:20 +00004461}
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004462
4463defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004464 avx512vl_i32_info, avx512vl_i64_info,
4465 X86pmuldq, HasAVX512, 1>,T8PD;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004466defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004467 avx512vl_i32_info, avx512vl_i64_info,
4468 X86pmuludq, HasAVX512, 1>;
4469defm VPMULTISHIFTQB : avx512_binop_all<0x83, "vpmultishiftqb", SSE_INTALU_ITINS_P,
4470 avx512vl_i8_info, avx512vl_i8_info,
4471 X86multishift, HasVBMI, 0>, T8PD;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00004472
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004473multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004474 X86VectorVTInfo _Src, X86VectorVTInfo _Dst,
4475 OpndItins itins> {
Craig Toppere1cac152016-06-07 07:27:54 +00004476 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4477 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
4478 OpcodeStr,
4479 "${src2}"##_Src.BroadcastStr##", $src1",
4480 "$src1, ${src2}"##_Src.BroadcastStr,
4481 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
4482 (_Src.VT (X86VBroadcast
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004483 (_Src.ScalarLdFrag addr:$src2)))))),
4484 itins.rm>, EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>,
4485 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004486}
4487
Michael Liao66233b72015-08-06 09:06:20 +00004488multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
4489 SDNode OpNode,X86VectorVTInfo _Src,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004490 X86VectorVTInfo _Dst, OpndItins itins,
4491 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00004492 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004493 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00004494 "$src2, $src1","$src1, $src2",
4495 (_Dst.VT (OpNode
4496 (_Src.VT _Src.RC:$src1),
Craig Topper37e8c542016-08-14 17:57:22 +00004497 (_Src.VT _Src.RC:$src2))),
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004498 itins.rr, IsCommutable>,
4499 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V, Sched<[itins.Sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00004500 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4501 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
4502 "$src2, $src1", "$src1, $src2",
4503 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004504 (bitconvert (_Src.LdFrag addr:$src2)))), itins.rm>,
4505 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>,
4506 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004507}
4508
4509multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
4510 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004511 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004512 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004513 v32i16_info, SSE_PACK>,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004514 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004515 v32i16_info, SSE_PACK>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004516 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004517 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004518 v16i16x_info, SSE_PACK>,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004519 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004520 v16i16x_info, SSE_PACK>, EVEX_V256;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004521 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004522 v8i16x_info, SSE_PACK>,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004523 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004524 v8i16x_info, SSE_PACK>, EVEX_V128;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004525 }
4526}
4527multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
4528 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004529 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004530 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004531 v64i8_info, SSE_PACK>, EVEX_V512, VEX_WIG;
Craig Topper5acb5a12016-05-01 06:24:57 +00004532 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004533 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004534 v32i8x_info, SSE_PACK>, EVEX_V256, VEX_WIG;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004535 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004536 v16i8x_info, SSE_PACK>, EVEX_V128, VEX_WIG;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004537 }
4538}
Igor Bregerf7fd5472015-07-21 07:11:28 +00004539
4540multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr,
4541 SDNode OpNode, AVX512VLVectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00004542 AVX512VLVectorVTInfo _Dst, bit IsCommutable = 0> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004543 let Predicates = [HasBWI] in
Igor Bregerf7fd5472015-07-21 07:11:28 +00004544 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004545 _Dst.info512, SSE_PMADD, IsCommutable>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004546 let Predicates = [HasBWI, HasVLX] in {
Igor Bregerf7fd5472015-07-21 07:11:28 +00004547 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004548 _Dst.info256, SSE_PMADD, IsCommutable>, EVEX_V256;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004549 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004550 _Dst.info128, SSE_PMADD, IsCommutable>, EVEX_V128;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004551 }
4552}
4553
Craig Topperb6da6542016-05-01 17:38:32 +00004554defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, AVX512BIBase;
4555defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, AVX5128IBase;
4556defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase;
4557defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004558
Craig Topper5acb5a12016-05-01 06:24:57 +00004559defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw,
Craig Toppera33846a2017-10-22 06:18:23 +00004560 avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD, VEX_WIG;
Craig Topper5acb5a12016-05-01 06:24:57 +00004561defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd,
Craig Toppera33846a2017-10-22 06:18:23 +00004562 avx512vl_i16_info, avx512vl_i32_info, 1>, AVX512BIBase, VEX_WIG;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004563
Igor Bregerf2460112015-07-26 14:41:44 +00004564defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004565 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004566defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004567 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004568defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004569 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004570
Igor Bregerf2460112015-07-26 14:41:44 +00004571defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004572 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004573defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004574 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004575defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004576 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004577
Igor Bregerf2460112015-07-26 14:41:44 +00004578defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004579 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004580defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004581 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004582defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004583 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004584
Igor Bregerf2460112015-07-26 14:41:44 +00004585defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004586 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004587defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004588 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004589defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004590 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Craig Topperabe80cc2016-08-28 06:06:28 +00004591
Simon Pilgrim47c1ff72016-10-27 17:07:40 +00004592// PMULLQ: Use 512bit version to implement 128/256 bit in case NoVLX.
4593let Predicates = [HasDQI, NoVLX] in {
4594 def : Pat<(v4i64 (mul (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
4595 (EXTRACT_SUBREG
4596 (VPMULLQZrr
4597 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4598 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4599 sub_ymm)>;
4600
4601 def : Pat<(v2i64 (mul (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
4602 (EXTRACT_SUBREG
4603 (VPMULLQZrr
4604 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4605 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4606 sub_xmm)>;
4607}
4608
Craig Topper4520d4f2017-12-04 07:21:01 +00004609// PMULLQ: Use 512bit version to implement 128/256 bit in case NoVLX.
4610let Predicates = [HasDQI, NoVLX] in {
4611 def : Pat<(v4i64 (mul (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
4612 (EXTRACT_SUBREG
4613 (VPMULLQZrr
4614 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4615 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4616 sub_ymm)>;
4617
4618 def : Pat<(v2i64 (mul (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
4619 (EXTRACT_SUBREG
4620 (VPMULLQZrr
4621 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4622 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4623 sub_xmm)>;
4624}
4625
4626multiclass avx512_min_max_lowering<Instruction Instr, SDNode OpNode> {
4627 def : Pat<(v4i64 (OpNode VR256X:$src1, VR256X:$src2)),
4628 (EXTRACT_SUBREG
4629 (Instr
4630 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4631 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4632 sub_ymm)>;
4633
4634 def : Pat<(v2i64 (OpNode VR128X:$src1, VR128X:$src2)),
4635 (EXTRACT_SUBREG
4636 (Instr
4637 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4638 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4639 sub_xmm)>;
4640}
4641
4642let Predicates = [HasAVX512] in {
4643 defm : avx512_min_max_lowering<VPMAXUQZrr, umax>;
4644 defm : avx512_min_max_lowering<VPMINUQZrr, umin>;
4645 defm : avx512_min_max_lowering<VPMAXSQZrr, smax>;
4646 defm : avx512_min_max_lowering<VPMINSQZrr, smin>;
4647}
4648
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004649//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004650// AVX-512 Logical Instructions
4651//===----------------------------------------------------------------------===//
4652
Craig Topperafce0ba2017-08-30 16:38:33 +00004653// OpNodeMsk is the OpNode to use when element size is important. OpNode will
4654// be set to null_frag for 32-bit elements.
4655multiclass avx512_logic_rm<bits<8> opc, string OpcodeStr,
4656 SDPatternOperator OpNode,
Simon Pilgrimb9b46392017-12-05 14:04:23 +00004657 SDNode OpNodeMsk, OpndItins itins, X86VectorVTInfo _,
Craig Topperafce0ba2017-08-30 16:38:33 +00004658 bit IsCommutable = 0> {
4659 let hasSideEffects = 0 in
Craig Topperabe80cc2016-08-28 06:06:28 +00004660 defm rr : AVX512_maskable_logic<opc, MRMSrcReg, _, (outs _.RC:$dst),
4661 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4662 "$src2, $src1", "$src1, $src2",
4663 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
4664 (bitconvert (_.VT _.RC:$src2)))),
Craig Topperafce0ba2017-08-30 16:38:33 +00004665 (_.VT (bitconvert (_.i64VT (OpNodeMsk _.RC:$src1,
4666 _.RC:$src2)))),
Simon Pilgrimb9b46392017-12-05 14:04:23 +00004667 itins.rr, IsCommutable>, AVX512BIBase, EVEX_4V,
4668 Sched<[itins.Sched]>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004669
Craig Topperafce0ba2017-08-30 16:38:33 +00004670 let hasSideEffects = 0, mayLoad = 1 in
Craig Topperabe80cc2016-08-28 06:06:28 +00004671 defm rm : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
4672 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4673 "$src2, $src1", "$src1, $src2",
4674 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
4675 (bitconvert (_.LdFrag addr:$src2)))),
Craig Topperafce0ba2017-08-30 16:38:33 +00004676 (_.VT (bitconvert (_.i64VT (OpNodeMsk _.RC:$src1,
Craig Topperabe80cc2016-08-28 06:06:28 +00004677 (bitconvert (_.LdFrag addr:$src2)))))),
Simon Pilgrimb9b46392017-12-05 14:04:23 +00004678 itins.rm>, AVX512BIBase, EVEX_4V,
4679 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004680}
4681
Craig Topperafce0ba2017-08-30 16:38:33 +00004682// OpNodeMsk is the OpNode to use where element size is important. So use
4683// for all of the broadcast patterns.
4684multiclass avx512_logic_rmb<bits<8> opc, string OpcodeStr,
4685 SDPatternOperator OpNode,
Simon Pilgrimb9b46392017-12-05 14:04:23 +00004686 SDNode OpNodeMsk, OpndItins itins, X86VectorVTInfo _,
Craig Topperafce0ba2017-08-30 16:38:33 +00004687 bit IsCommutable = 0> :
Simon Pilgrimb9b46392017-12-05 14:04:23 +00004688 avx512_logic_rm<opc, OpcodeStr, OpNode, OpNodeMsk, itins, _,
4689 IsCommutable> {
Craig Topperabe80cc2016-08-28 06:06:28 +00004690 defm rmb : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
4691 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4692 "${src2}"##_.BroadcastStr##", $src1",
4693 "$src1, ${src2}"##_.BroadcastStr,
Craig Topperafce0ba2017-08-30 16:38:33 +00004694 (_.i64VT (OpNodeMsk _.RC:$src1,
Craig Topperabe80cc2016-08-28 06:06:28 +00004695 (bitconvert
4696 (_.VT (X86VBroadcast
4697 (_.ScalarLdFrag addr:$src2)))))),
Craig Topperafce0ba2017-08-30 16:38:33 +00004698 (_.VT (bitconvert (_.i64VT (OpNodeMsk _.RC:$src1,
Craig Topperabe80cc2016-08-28 06:06:28 +00004699 (bitconvert
4700 (_.VT (X86VBroadcast
4701 (_.ScalarLdFrag addr:$src2)))))))),
Simon Pilgrimb9b46392017-12-05 14:04:23 +00004702 itins.rm>, AVX512BIBase, EVEX_4V, EVEX_B,
4703 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004704}
4705
Craig Topperafce0ba2017-08-30 16:38:33 +00004706multiclass avx512_logic_rmb_vl<bits<8> opc, string OpcodeStr,
4707 SDPatternOperator OpNode,
Simon Pilgrimb9b46392017-12-05 14:04:23 +00004708 SDNode OpNodeMsk, OpndItins itins,
4709 AVX512VLVectorVTInfo VTInfo,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004710 bit IsCommutable = 0> {
4711 let Predicates = [HasAVX512] in
Simon Pilgrimb9b46392017-12-05 14:04:23 +00004712 defm Z : avx512_logic_rmb<opc, OpcodeStr, OpNode, OpNodeMsk, itins,
4713 VTInfo.info512, IsCommutable>, EVEX_V512;
Craig Topperabe80cc2016-08-28 06:06:28 +00004714
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004715 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrimb9b46392017-12-05 14:04:23 +00004716 defm Z256 : avx512_logic_rmb<opc, OpcodeStr, OpNode, OpNodeMsk, itins,
Craig Topperafce0ba2017-08-30 16:38:33 +00004717 VTInfo.info256, IsCommutable>, EVEX_V256;
Simon Pilgrimb9b46392017-12-05 14:04:23 +00004718 defm Z128 : avx512_logic_rmb<opc, OpcodeStr, OpNode, OpNodeMsk, itins,
Craig Topperafce0ba2017-08-30 16:38:33 +00004719 VTInfo.info128, IsCommutable>, EVEX_V128;
Craig Topperabe80cc2016-08-28 06:06:28 +00004720 }
4721}
4722
Craig Topperabe80cc2016-08-28 06:06:28 +00004723multiclass avx512_logic_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
Simon Pilgrimb9b46392017-12-05 14:04:23 +00004724 SDNode OpNode, OpndItins itins,
4725 bit IsCommutable = 0> {
4726 defm Q : avx512_logic_rmb_vl<opc_q, OpcodeStr#"q", OpNode, OpNode, itins,
Craig Topperafce0ba2017-08-30 16:38:33 +00004727 avx512vl_i64_info, IsCommutable>,
4728 VEX_W, EVEX_CD8<64, CD8VF>;
Simon Pilgrimb9b46392017-12-05 14:04:23 +00004729 defm D : avx512_logic_rmb_vl<opc_d, OpcodeStr#"d", null_frag, OpNode, itins,
Craig Topperafce0ba2017-08-30 16:38:33 +00004730 avx512vl_i32_info, IsCommutable>,
4731 EVEX_CD8<32, CD8VF>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004732}
4733
Simon Pilgrimb9b46392017-12-05 14:04:23 +00004734defm VPAND : avx512_logic_rm_vl_dq<0xDB, 0xDB, "vpand", and, SSE_BIT_ITINS_P, 1>;
4735defm VPOR : avx512_logic_rm_vl_dq<0xEB, 0xEB, "vpor", or, SSE_BIT_ITINS_P, 1>;
4736defm VPXOR : avx512_logic_rm_vl_dq<0xEF, 0xEF, "vpxor", xor, SSE_BIT_ITINS_P, 1>;
4737defm VPANDN : avx512_logic_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp, SSE_BIT_ITINS_P>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004738
4739//===----------------------------------------------------------------------===//
4740// AVX-512 FP arithmetic
4741//===----------------------------------------------------------------------===//
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004742multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
4743 SDNode OpNode, SDNode VecNode, OpndItins itins,
4744 bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004745 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004746 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4747 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4748 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00004749 (_.VT (VecNode _.RC:$src1, _.RC:$src2,
4750 (i32 FROUND_CURRENT))),
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00004751 itins.rr>, Sched<[itins.Sched]>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004752
4753 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00004754 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004755 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00004756 (_.VT (VecNode _.RC:$src1,
4757 _.ScalarIntMemCPat:$src2,
4758 (i32 FROUND_CURRENT))),
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00004759 itins.rm>, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper79011a62016-07-26 08:06:18 +00004760 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004761 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004762 (ins _.FRC:$src1, _.FRC:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004763 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4764 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00004765 itins.rr>, Sched<[itins.Sched]> {
Craig Topper79011a62016-07-26 08:06:18 +00004766 let isCommutable = IsCommutable;
4767 }
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004768 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004769 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004770 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4771 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00004772 (_.ScalarLdFrag addr:$src2)))], itins.rm>,
4773 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004774 }
Craig Topper5ec33a92016-07-22 05:00:42 +00004775 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004776}
4777
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004778multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004779 SDNode VecNode, OpndItins itins, bit IsCommutable = 0> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004780 let ExeDomain = _.ExeDomain in
Craig Topperda7e78e2017-12-10 04:07:28 +00004781 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004782 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
4783 "$rc, $src2, $src1", "$src1, $src2, $rc",
4784 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004785 (i32 imm:$rc)), itins.rr, IsCommutable>,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00004786 EVEX_B, EVEX_RC, Sched<[itins.Sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004787}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004788multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Craig Topper56d40222017-02-22 06:54:18 +00004789 SDNode OpNode, SDNode VecNode, SDNode SaeNode,
4790 OpndItins itins, bit IsCommutable> {
4791 let ExeDomain = _.ExeDomain in {
4792 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4793 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4794 "$src2, $src1", "$src1, $src2",
4795 (_.VT (VecNode _.RC:$src1, _.RC:$src2)),
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00004796 itins.rr>, Sched<[itins.Sched]>;
Craig Topper56d40222017-02-22 06:54:18 +00004797
4798 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4799 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
4800 "$src2, $src1", "$src1, $src2",
4801 (_.VT (VecNode _.RC:$src1,
4802 _.ScalarIntMemCPat:$src2)),
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00004803 itins.rm>, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper56d40222017-02-22 06:54:18 +00004804
4805 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
4806 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
4807 (ins _.FRC:$src1, _.FRC:$src2),
4808 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4809 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00004810 itins.rr>, Sched<[itins.Sched]> {
Craig Topper56d40222017-02-22 06:54:18 +00004811 let isCommutable = IsCommutable;
4812 }
4813 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
4814 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
4815 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4816 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00004817 (_.ScalarLdFrag addr:$src2)))], itins.rm>,
4818 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper56d40222017-02-22 06:54:18 +00004819 }
4820
Craig Topperda7e78e2017-12-10 04:07:28 +00004821 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004822 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004823 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Topper56d40222017-02-22 06:54:18 +00004824 (SaeNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrim4a9b1e12017-12-05 16:10:57 +00004825 (i32 FROUND_NO_EXC)), itins.rr>, EVEX_B,
4826 Sched<[itins.Sched]>;
Craig Topper56d40222017-02-22 06:54:18 +00004827 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004828}
4829
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004830multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4831 SDNode VecNode,
4832 SizeItins itins, bit IsCommutable> {
4833 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
4834 itins.s, IsCommutable>,
4835 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
4836 itins.s, IsCommutable>,
4837 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
4838 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
4839 itins.d, IsCommutable>,
4840 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
4841 itins.d, IsCommutable>,
4842 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4843}
4844
4845multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper56d40222017-02-22 06:54:18 +00004846 SDNode VecNode, SDNode SaeNode,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004847 SizeItins itins, bit IsCommutable> {
Craig Topper56d40222017-02-22 06:54:18 +00004848 defm SSZ : avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, OpNode,
4849 VecNode, SaeNode, itins.s, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004850 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper56d40222017-02-22 06:54:18 +00004851 defm SDZ : avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, OpNode,
4852 VecNode, SaeNode, itins.d, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004853 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4854}
Craig Topper8783bbb2017-02-24 07:21:10 +00004855defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnds, SSE_ALU_ITINS_S, 1>;
4856defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnds, SSE_MUL_ITINS_S, 1>;
4857defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnds, SSE_ALU_ITINS_S, 0>;
4858defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnds, SSE_DIV_ITINS_S, 0>;
4859defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fmins, X86fminRnds,
Craig Topper56d40222017-02-22 06:54:18 +00004860 SSE_ALU_ITINS_S, 0>;
Craig Topper8783bbb2017-02-24 07:21:10 +00004861defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxs, X86fmaxRnds,
Craig Topper56d40222017-02-22 06:54:18 +00004862 SSE_ALU_ITINS_S, 0>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004863
4864// MIN/MAX nodes are commutable under "unsafe-fp-math". In this case we use
4865// X86fminc and X86fmaxc instead of X86fmin and X86fmax
4866multiclass avx512_comutable_binop_s<bits<8> opc, string OpcodeStr,
4867 X86VectorVTInfo _, SDNode OpNode, OpndItins itins> {
Craig Topper03669332017-02-26 06:45:56 +00004868 let isCodeGenOnly = 1, Predicates = [HasAVX512], ExeDomain = _.ExeDomain in {
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004869 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
4870 (ins _.FRC:$src1, _.FRC:$src2),
4871 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4872 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004873 itins.rr>, Sched<[itins.Sched]> {
Craig Topper79011a62016-07-26 08:06:18 +00004874 let isCommutable = 1;
4875 }
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004876 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
4877 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
4878 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4879 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004880 (_.ScalarLdFrag addr:$src2)))], itins.rm>,
4881 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004882 }
4883}
4884defm VMINCSSZ : avx512_comutable_binop_s<0x5D, "vminss", f32x_info, X86fminc,
4885 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4886 EVEX_CD8<32, CD8VT1>;
4887
4888defm VMINCSDZ : avx512_comutable_binop_s<0x5D, "vminsd", f64x_info, X86fminc,
4889 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4890 EVEX_CD8<64, CD8VT1>;
4891
4892defm VMAXCSSZ : avx512_comutable_binop_s<0x5F, "vmaxss", f32x_info, X86fmaxc,
4893 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4894 EVEX_CD8<32, CD8VT1>;
4895
4896defm VMAXCSDZ : avx512_comutable_binop_s<0x5F, "vmaxsd", f64x_info, X86fmaxc,
4897 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4898 EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004899
Craig Topper375aa902016-12-19 00:42:28 +00004900multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004901 X86VectorVTInfo _, OpndItins itins,
4902 bit IsCommutable> {
Craig Topper375aa902016-12-19 00:42:28 +00004903 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004904 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4905 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4906 "$src2, $src1", "$src1, $src2",
Craig Topper9433f972016-08-02 06:16:53 +00004907 (_.VT (OpNode _.RC:$src1, _.RC:$src2)), itins.rr,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004908 IsCommutable>, EVEX_4V, Sched<[itins.Sched]>;
Craig Topper375aa902016-12-19 00:42:28 +00004909 let mayLoad = 1 in {
4910 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4911 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4912 "$src2, $src1", "$src1, $src2",
4913 (OpNode _.RC:$src1, (_.LdFrag addr:$src2)), itins.rm>,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004914 EVEX_4V, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper375aa902016-12-19 00:42:28 +00004915 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4916 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4917 "${src2}"##_.BroadcastStr##", $src1",
4918 "$src1, ${src2}"##_.BroadcastStr,
4919 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4920 (_.ScalarLdFrag addr:$src2)))),
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004921 itins.rm>, EVEX_4V, EVEX_B,
4922 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper375aa902016-12-19 00:42:28 +00004923 }
Craig Topper5ec33a92016-07-22 05:00:42 +00004924 }
Robert Khasanov595e5982014-10-29 15:43:02 +00004925}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004926
Craig Topper375aa902016-12-19 00:42:28 +00004927multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNodeRnd,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004928 OpndItins itins, X86VectorVTInfo _> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004929 let ExeDomain = _.ExeDomain in
Craig Topperc89e2822017-12-10 09:14:38 +00004930 defm rrb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004931 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
4932 "$rc, $src2, $src1", "$src1, $src2, $rc",
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004933 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc))), itins.rr>,
4934 EVEX_4V, EVEX_B, EVEX_RC, Sched<[itins.Sched]>;
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004935}
4936
Craig Topper375aa902016-12-19 00:42:28 +00004937multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNodeRnd,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004938 OpndItins itins, X86VectorVTInfo _> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004939 let ExeDomain = _.ExeDomain in
Craig Topperc89e2822017-12-10 09:14:38 +00004940 defm rrb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004941 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4942 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004943 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC))), itins.rr>,
4944 EVEX_4V, EVEX_B, Sched<[itins.Sched]>;
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004945}
4946
Craig Topper375aa902016-12-19 00:42:28 +00004947multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004948 Predicate prd, SizeItins itins,
4949 bit IsCommutable = 0> {
Craig Topperdb290662016-05-01 05:57:06 +00004950 let Predicates = [prd] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004951 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
Craig Topper9433f972016-08-02 06:16:53 +00004952 itins.s, IsCommutable>, EVEX_V512, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004953 EVEX_CD8<32, CD8VF>;
4954 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
Craig Topper9433f972016-08-02 06:16:53 +00004955 itins.d, IsCommutable>, EVEX_V512, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004956 EVEX_CD8<64, CD8VF>;
Craig Topperdb290662016-05-01 05:57:06 +00004957 }
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004958
Robert Khasanov595e5982014-10-29 15:43:02 +00004959 // Define only if AVX512VL feature is present.
Craig Topperdb290662016-05-01 05:57:06 +00004960 let Predicates = [prd, HasVLX] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004961 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004962 itins.s, IsCommutable>, EVEX_V128, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004963 EVEX_CD8<32, CD8VF>;
4964 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004965 itins.s, IsCommutable>, EVEX_V256, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004966 EVEX_CD8<32, CD8VF>;
4967 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004968 itins.d, IsCommutable>, EVEX_V128, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004969 EVEX_CD8<64, CD8VF>;
4970 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004971 itins.d, IsCommutable>, EVEX_V256, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004972 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004973 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004974}
4975
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004976multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
4977 SizeItins itins> {
4978 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, itins.s, v16f32_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004979 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004980 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, itins.d, v8f64_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004981 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4982}
4983
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004984multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
4985 SizeItins itins> {
4986 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, itins.s, v16f32_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004987 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004988 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, itins.d, v8f64_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004989 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4990}
4991
Craig Topper9433f972016-08-02 06:16:53 +00004992defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, HasAVX512,
4993 SSE_ALU_ITINS_P, 1>,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004994 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd, SSE_ALU_ITINS_P>;
Craig Topper9433f972016-08-02 06:16:53 +00004995defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, HasAVX512,
4996 SSE_MUL_ITINS_P, 1>,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004997 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd, SSE_MUL_ITINS_P>;
Craig Topper9433f972016-08-02 06:16:53 +00004998defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub, HasAVX512, SSE_ALU_ITINS_P>,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004999 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd, SSE_ALU_ITINS_P>;
Craig Topper9433f972016-08-02 06:16:53 +00005000defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv, HasAVX512, SSE_DIV_ITINS_P>,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005001 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd, SSE_DIV_ITINS_P>;
Craig Topper9433f972016-08-02 06:16:53 +00005002defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, HasAVX512,
5003 SSE_ALU_ITINS_P, 0>,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005004 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd, SSE_ALU_ITINS_P>;
Craig Topper9433f972016-08-02 06:16:53 +00005005defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, HasAVX512,
5006 SSE_ALU_ITINS_P, 0>,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005007 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd, SSE_ALU_ITINS_P>;
Igor Breger58c07802016-05-03 11:51:45 +00005008let isCodeGenOnly = 1 in {
Craig Topper9433f972016-08-02 06:16:53 +00005009 defm VMINC : avx512_fp_binop_p<0x5D, "vmin", X86fminc, HasAVX512,
5010 SSE_ALU_ITINS_P, 1>;
5011 defm VMAXC : avx512_fp_binop_p<0x5F, "vmax", X86fmaxc, HasAVX512,
5012 SSE_ALU_ITINS_P, 1>;
Igor Breger58c07802016-05-03 11:51:45 +00005013}
Craig Topper375aa902016-12-19 00:42:28 +00005014defm VAND : avx512_fp_binop_p<0x54, "vand", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00005015 SSE_ALU_ITINS_P, 1>;
Craig Topper375aa902016-12-19 00:42:28 +00005016defm VANDN : avx512_fp_binop_p<0x55, "vandn", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00005017 SSE_ALU_ITINS_P, 0>;
Craig Topper375aa902016-12-19 00:42:28 +00005018defm VOR : avx512_fp_binop_p<0x56, "vor", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00005019 SSE_ALU_ITINS_P, 1>;
Craig Topper375aa902016-12-19 00:42:28 +00005020defm VXOR : avx512_fp_binop_p<0x57, "vxor", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00005021 SSE_ALU_ITINS_P, 1>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00005022
Craig Topper8f6827c2016-08-31 05:37:52 +00005023// Patterns catch floating point selects with bitcasted integer logic ops.
Craig Topper45d65032016-09-02 05:29:13 +00005024multiclass avx512_fp_logical_lowering<string InstrStr, SDNode OpNode,
5025 X86VectorVTInfo _, Predicate prd> {
5026let Predicates = [prd] in {
5027 // Masked register-register logical operations.
5028 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5029 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
5030 _.RC:$src0)),
5031 (!cast<Instruction>(InstrStr#rrk) _.RC:$src0, _.KRCWM:$mask,
5032 _.RC:$src1, _.RC:$src2)>;
5033 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5034 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
5035 _.ImmAllZerosV)),
5036 (!cast<Instruction>(InstrStr#rrkz) _.KRCWM:$mask, _.RC:$src1,
5037 _.RC:$src2)>;
5038 // Masked register-memory logical operations.
5039 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5040 (bitconvert (_.i64VT (OpNode _.RC:$src1,
5041 (load addr:$src2)))),
5042 _.RC:$src0)),
5043 (!cast<Instruction>(InstrStr#rmk) _.RC:$src0, _.KRCWM:$mask,
5044 _.RC:$src1, addr:$src2)>;
5045 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5046 (bitconvert (_.i64VT (OpNode _.RC:$src1, (load addr:$src2)))),
5047 _.ImmAllZerosV)),
5048 (!cast<Instruction>(InstrStr#rmkz) _.KRCWM:$mask, _.RC:$src1,
5049 addr:$src2)>;
5050 // Register-broadcast logical operations.
5051 def : Pat<(_.i64VT (OpNode _.RC:$src1,
5052 (bitconvert (_.VT (X86VBroadcast
5053 (_.ScalarLdFrag addr:$src2)))))),
5054 (!cast<Instruction>(InstrStr#rmb) _.RC:$src1, addr:$src2)>;
5055 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5056 (bitconvert
5057 (_.i64VT (OpNode _.RC:$src1,
5058 (bitconvert (_.VT
5059 (X86VBroadcast
5060 (_.ScalarLdFrag addr:$src2))))))),
5061 _.RC:$src0)),
5062 (!cast<Instruction>(InstrStr#rmbk) _.RC:$src0, _.KRCWM:$mask,
5063 _.RC:$src1, addr:$src2)>;
5064 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5065 (bitconvert
5066 (_.i64VT (OpNode _.RC:$src1,
5067 (bitconvert (_.VT
5068 (X86VBroadcast
5069 (_.ScalarLdFrag addr:$src2))))))),
5070 _.ImmAllZerosV)),
5071 (!cast<Instruction>(InstrStr#rmbkz) _.KRCWM:$mask,
5072 _.RC:$src1, addr:$src2)>;
5073}
Craig Topper8f6827c2016-08-31 05:37:52 +00005074}
5075
Craig Topper45d65032016-09-02 05:29:13 +00005076multiclass avx512_fp_logical_lowering_sizes<string InstrStr, SDNode OpNode> {
5077 defm : avx512_fp_logical_lowering<InstrStr#DZ128, OpNode, v4f32x_info, HasVLX>;
5078 defm : avx512_fp_logical_lowering<InstrStr#QZ128, OpNode, v2f64x_info, HasVLX>;
5079 defm : avx512_fp_logical_lowering<InstrStr#DZ256, OpNode, v8f32x_info, HasVLX>;
5080 defm : avx512_fp_logical_lowering<InstrStr#QZ256, OpNode, v4f64x_info, HasVLX>;
5081 defm : avx512_fp_logical_lowering<InstrStr#DZ, OpNode, v16f32_info, HasAVX512>;
5082 defm : avx512_fp_logical_lowering<InstrStr#QZ, OpNode, v8f64_info, HasAVX512>;
Craig Topper8f6827c2016-08-31 05:37:52 +00005083}
5084
Craig Topper45d65032016-09-02 05:29:13 +00005085defm : avx512_fp_logical_lowering_sizes<"VPAND", and>;
5086defm : avx512_fp_logical_lowering_sizes<"VPOR", or>;
5087defm : avx512_fp_logical_lowering_sizes<"VPXOR", xor>;
5088defm : avx512_fp_logical_lowering_sizes<"VPANDN", X86andnp>;
5089
Craig Topper2baef8f2016-12-18 04:17:00 +00005090let Predicates = [HasVLX,HasDQI] in {
Craig Topperd3295c62016-12-17 19:26:00 +00005091 // Use packed logical operations for scalar ops.
5092 def : Pat<(f64 (X86fand FR64X:$src1, FR64X:$src2)),
5093 (COPY_TO_REGCLASS (VANDPDZ128rr
5094 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
5095 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
5096 def : Pat<(f64 (X86for FR64X:$src1, FR64X:$src2)),
5097 (COPY_TO_REGCLASS (VORPDZ128rr
5098 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
5099 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
5100 def : Pat<(f64 (X86fxor FR64X:$src1, FR64X:$src2)),
5101 (COPY_TO_REGCLASS (VXORPDZ128rr
5102 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
5103 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
5104 def : Pat<(f64 (X86fandn FR64X:$src1, FR64X:$src2)),
5105 (COPY_TO_REGCLASS (VANDNPDZ128rr
5106 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
5107 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
5108
5109 def : Pat<(f32 (X86fand FR32X:$src1, FR32X:$src2)),
5110 (COPY_TO_REGCLASS (VANDPSZ128rr
5111 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
5112 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
5113 def : Pat<(f32 (X86for FR32X:$src1, FR32X:$src2)),
5114 (COPY_TO_REGCLASS (VORPSZ128rr
5115 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
5116 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
5117 def : Pat<(f32 (X86fxor FR32X:$src1, FR32X:$src2)),
5118 (COPY_TO_REGCLASS (VXORPSZ128rr
5119 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
5120 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
5121 def : Pat<(f32 (X86fandn FR32X:$src1, FR32X:$src2)),
5122 (COPY_TO_REGCLASS (VANDNPSZ128rr
5123 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
5124 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
5125}
5126
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005127multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005128 OpndItins itins, X86VectorVTInfo _> {
Craig Topperaa8e9032017-02-26 06:45:40 +00005129 let ExeDomain = _.ExeDomain in {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005130 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5131 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
5132 "$src2, $src1", "$src1, $src2",
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005133 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT))),
5134 itins.rr>, EVEX_4V, Sched<[itins.Sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005135 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5136 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
5137 "$src2, $src1", "$src1, $src2",
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005138 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT)),
5139 itins.rm>, EVEX_4V, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005140 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5141 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
5142 "${src2}"##_.BroadcastStr##", $src1",
5143 "$src1, ${src2}"##_.BroadcastStr,
5144 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005145 (_.ScalarLdFrag addr:$src2))),
5146 (i32 FROUND_CURRENT)), itins.rm>,
5147 EVEX_4V, EVEX_B, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topperaa8e9032017-02-26 06:45:40 +00005148 }
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005149}
5150
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005151multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005152 OpndItins itins, X86VectorVTInfo _> {
Craig Topperaa8e9032017-02-26 06:45:40 +00005153 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005154 defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5155 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
5156 "$src2, $src1", "$src1, $src2",
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005157 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT))), itins.rr>,
5158 Sched<[itins.Sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005159 defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper75d71542017-11-13 08:07:33 +00005160 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr##_.Suffix,
Craig Toppere1cac152016-06-07 07:27:54 +00005161 "$src2, $src1", "$src1, $src2",
Craig Topper75d71542017-11-13 08:07:33 +00005162 (OpNode _.RC:$src1, _.ScalarIntMemCPat:$src2,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005163 (i32 FROUND_CURRENT)), itins.rm>,
5164 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topperaa8e9032017-02-26 06:45:40 +00005165 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005166}
5167
Michael Zuckerman11b55b22016-05-21 11:09:53 +00005168multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr, SDNode OpNode, SDNode OpNodeScal> {
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005169 defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, SSE_ALU_F32P, v16f32_info>,
5170 avx512_fp_round_packed<opc, OpcodeStr, OpNode, SSE_ALU_F32P, v16f32_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005171 EVEX_V512, EVEX_CD8<32, CD8VF>;
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005172 defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, SSE_ALU_F64P, v8f64_info>,
5173 avx512_fp_round_packed<opc, OpcodeStr, OpNode, SSE_ALU_F64P, v8f64_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005174 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005175 defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, SSE_ALU_F32S, f32x_info>,
Michael Zuckerman11b55b22016-05-21 11:09:53 +00005176 avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNodeScal, SSE_ALU_ITINS_S.s>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005177 EVEX_4V,EVEX_CD8<32, CD8VT1>;
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005178 defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, SSE_ALU_F64S, f64x_info>,
Michael Zuckerman11b55b22016-05-21 11:09:53 +00005179 avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNodeScal, SSE_ALU_ITINS_S.d>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005180 EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
5181
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005182 // Define only if AVX512VL feature is present.
5183 let Predicates = [HasVLX] in {
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005184 defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, SSE_ALU_F32P, v4f32x_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005185 EVEX_V128, EVEX_CD8<32, CD8VF>;
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005186 defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, SSE_ALU_F32P, v8f32x_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005187 EVEX_V256, EVEX_CD8<32, CD8VF>;
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005188 defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, SSE_ALU_F64P, v2f64x_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005189 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005190 defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, SSE_ALU_F64P, v4f64x_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005191 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
5192 }
5193}
Michael Zuckerman11b55b22016-05-21 11:09:53 +00005194defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef, X86scalefs>, T8PD;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005195
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005196//===----------------------------------------------------------------------===//
5197// AVX-512 VPTESTM instructions
5198//===----------------------------------------------------------------------===//
5199
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005200multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005201 OpndItins itins, X86VectorVTInfo _> {
Craig Topper1a093932017-11-11 06:19:12 +00005202 let ExeDomain = _.ExeDomain in {
Igor Breger639fde72016-03-03 14:18:38 +00005203 let isCommutable = 1 in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005204 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
5205 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5206 "$src2, $src1", "$src1, $src2",
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005207 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)), itins.rr>,
5208 EVEX_4V, Sched<[itins.Sched]>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005209 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
5210 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
5211 "$src2, $src1", "$src1, $src2",
Michael Liao66233b72015-08-06 09:06:20 +00005212 (OpNode (_.VT _.RC:$src1),
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005213 (_.VT (bitconvert (_.LdFrag addr:$src2)))), itins.rm>,
5214 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
5215 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper1a093932017-11-11 06:19:12 +00005216 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005217}
5218
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005219multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005220 OpndItins itins, X86VectorVTInfo _> {
Craig Topper1a093932017-11-11 06:19:12 +00005221 let ExeDomain = _.ExeDomain in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005222 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
5223 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5224 "${src2}"##_.BroadcastStr##", $src1",
5225 "$src1, ${src2}"##_.BroadcastStr,
5226 (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005227 (_.ScalarLdFrag addr:$src2)))),
5228 itins.rm>, EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
5229 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00005230}
Igor Bregerfca0a342016-01-28 13:19:25 +00005231
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005232// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Bregerfca0a342016-01-28 13:19:25 +00005233multiclass avx512_vptest_lowering<SDNode OpNode, X86VectorVTInfo ExtendInfo,
5234 X86VectorVTInfo _, string Suffix> {
5235 def : Pat<(_.KVT (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))),
5236 (_.KVT (COPY_TO_REGCLASS
5237 (!cast<Instruction>(NAME # Suffix # "Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005238 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00005239 _.RC:$src1, _.SubRegIdx),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005240 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00005241 _.RC:$src2, _.SubRegIdx)),
5242 _.KRC))>;
5243}
5244
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005245multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005246 OpndItins itins, AVX512VLVectorVTInfo _,
5247 string Suffix> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005248 let Predicates = [HasAVX512] in
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005249 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, itins, _.info512>,
5250 avx512_vptest_mb<opc, OpcodeStr, OpNode, itins, _.info512>, EVEX_V512;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005251
5252 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005253 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, itins, _.info256>,
5254 avx512_vptest_mb<opc, OpcodeStr, OpNode,itins, _.info256>, EVEX_V256;
5255 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, itins, _.info128>,
5256 avx512_vptest_mb<opc, OpcodeStr, OpNode, itins, _.info128>, EVEX_V128;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005257 }
Igor Bregerfca0a342016-01-28 13:19:25 +00005258 let Predicates = [HasAVX512, NoVLX] in {
5259 defm Z256_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info256, Suffix>;
5260 defm Z128_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info128, Suffix>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005261 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005262}
5263
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005264multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
5265 OpndItins itins> {
5266 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode, itins,
Igor Bregerfca0a342016-01-28 13:19:25 +00005267 avx512vl_i32_info, "D">;
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005268 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode, itins,
Igor Bregerfca0a342016-01-28 13:19:25 +00005269 avx512vl_i64_info, "Q">, VEX_W;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005270}
5271
5272multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005273 SDNode OpNode, OpndItins itins> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005274 let Predicates = [HasBWI] in {
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005275 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, itins, v32i16_info>,
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005276 EVEX_V512, VEX_W;
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005277 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, itins, v64i8_info>,
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005278 EVEX_V512;
5279 }
5280 let Predicates = [HasVLX, HasBWI] in {
5281
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005282 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, itins, v16i16x_info>,
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005283 EVEX_V256, VEX_W;
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005284 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, itins, v8i16x_info>,
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005285 EVEX_V128, VEX_W;
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005286 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, itins, v32i8x_info>,
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005287 EVEX_V256;
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005288 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, itins, v16i8x_info>,
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005289 EVEX_V128;
5290 }
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005291
Igor Bregerfca0a342016-01-28 13:19:25 +00005292 let Predicates = [HasAVX512, NoVLX] in {
5293 defm BZ256_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v32i8x_info, "B">;
5294 defm BZ128_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v16i8x_info, "B">;
5295 defm WZ256_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v16i16x_info, "W">;
5296 defm WZ128_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v8i16x_info, "W">;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005297 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005298}
5299
5300multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005301 SDNode OpNode, OpndItins itins> :
5302 avx512_vptest_wb <opc_wb, OpcodeStr, OpNode, itins>,
5303 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode, itins>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005304
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005305defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm,
5306 SSE_BIT_ITINS_P>, T8PD;
5307defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm,
5308 SSE_BIT_ITINS_P>, T8XS;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00005309
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005310
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005311//===----------------------------------------------------------------------===//
5312// AVX-512 Shift instructions
5313//===----------------------------------------------------------------------===//
5314multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005315 string OpcodeStr, SDNode OpNode, OpndItins itins,
5316 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005317 let ExeDomain = _.ExeDomain in {
Cameron McInally04400442014-11-14 15:43:00 +00005318 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005319 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00005320 "$src2, $src1", "$src1, $src2",
5321 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005322 itins.rr>, Sched<[itins.Sched]>;
Cameron McInally04400442014-11-14 15:43:00 +00005323 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005324 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00005325 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005326 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
5327 (i8 imm:$src2))),
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005328 itins.rm>, Sched<[itins.Sched.Folded]>;
Craig Topper05948fb2016-08-02 05:11:15 +00005329 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005330}
5331
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005332multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005333 string OpcodeStr, SDNode OpNode, OpndItins itins,
5334 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005335 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005336 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
5337 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
5338 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
5339 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))),
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005340 itins.rm>, EVEX_B, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005341}
5342
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005343multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005344 OpndItins itins, ValueType SrcVT, PatFrag bc_frag,
5345 X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005346 // src2 is always 128-bit
Craig Topper05948fb2016-08-02 05:11:15 +00005347 let ExeDomain = _.ExeDomain in {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005348 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5349 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
5350 "$src2, $src1", "$src1, $src2",
5351 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005352 itins.rr>, AVX512BIBase, EVEX_4V, Sched<[itins.Sched]>;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005353 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5354 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
5355 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00005356 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005357 itins.rm>, AVX512BIBase,
5358 EVEX_4V, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper05948fb2016-08-02 05:11:15 +00005359 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005360}
5361
Cameron McInally5fb084e2014-12-11 17:13:05 +00005362multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005363 OpndItins itins, ValueType SrcVT, PatFrag bc_frag,
5364 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005365 let Predicates = [prd] in
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005366 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, itins, SrcVT, bc_frag,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005367 VTInfo.info512>, EVEX_V512,
5368 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
5369 let Predicates = [prd, HasVLX] in {
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005370 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, itins, SrcVT, bc_frag,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005371 VTInfo.info256>, EVEX_V256,
5372 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005373 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, itins, SrcVT, bc_frag,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005374 VTInfo.info128>, EVEX_V128,
5375 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
5376 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005377}
5378
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005379multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005380 string OpcodeStr, SDNode OpNode,
5381 OpndItins itins> {
5382 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, itins, v4i32,
5383 bc_v4i32, avx512vl_i32_info, HasAVX512>;
5384 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, itins, v2i64,
5385 bc_v2i64, avx512vl_i64_info, HasAVX512>, VEX_W;
5386 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, itins, v8i16,
5387 bc_v2i64, avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005388}
5389
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005390multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005391 string OpcodeStr, SDNode OpNode,
5392 OpndItins itins, AVX512VLVectorVTInfo VTInfo> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005393 let Predicates = [HasAVX512] in
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005394 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode, itins,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005395 VTInfo.info512>,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005396 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode, itins,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005397 VTInfo.info512>, EVEX_V512;
5398 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005399 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode, itins,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005400 VTInfo.info256>,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005401 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode, itins,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005402 VTInfo.info256>, EVEX_V256;
5403 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005404 itins, VTInfo.info128>,
5405 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode, itins,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005406 VTInfo.info128>, EVEX_V128;
5407 }
5408}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005409
Michael Liao66233b72015-08-06 09:06:20 +00005410multiclass avx512_shift_rmi_w<bits<8> opcw,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005411 Format ImmFormR, Format ImmFormM,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005412 string OpcodeStr, SDNode OpNode,
5413 OpndItins itins> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005414 let Predicates = [HasBWI] in
5415 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005416 itins, v32i16_info>, EVEX_V512, VEX_WIG;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005417 let Predicates = [HasVLX, HasBWI] in {
5418 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005419 itins, v16i16x_info>, EVEX_V256, VEX_WIG;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005420 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005421 itins, v8i16x_info>, EVEX_V128, VEX_WIG;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005422 }
5423}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005424
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005425multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
5426 Format ImmFormR, Format ImmFormM,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005427 string OpcodeStr, SDNode OpNode, OpndItins itins> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005428 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005429 itins, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005430 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005431 itins, avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005432}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005433
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005434defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli,
5435 SSE_INTSHIFT_P>,
5436 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli,
5437 SSE_INTSHIFT_P>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005438
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005439defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli,
5440 SSE_INTSHIFT_P>,
5441 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli,
5442 SSE_INTSHIFT_P>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005443
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005444defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai,
5445 SSE_INTSHIFT_P>,
5446 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai,
5447 SSE_INTSHIFT_P>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005448
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005449defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri,
5450 SSE_INTSHIFT_P>, AVX512BIi8Base, EVEX_4V;
5451defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli,
5452 SSE_INTSHIFT_P>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005453
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005454defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl, SSE_INTSHIFT_P>;
5455defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra, SSE_INTSHIFT_P>;
5456defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl, SSE_INTSHIFT_P>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005457
Simon Pilgrim5910ebe2017-02-20 12:16:38 +00005458// Use 512bit VPSRA/VPSRAI version to implement v2i64/v4i64 in case NoVLX.
5459let Predicates = [HasAVX512, NoVLX] in {
5460 def : Pat<(v4i64 (X86vsra (v4i64 VR256X:$src1), (v2i64 VR128X:$src2))),
5461 (EXTRACT_SUBREG (v8i64
5462 (VPSRAQZrr
5463 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5464 VR128X:$src2)), sub_ymm)>;
5465
5466 def : Pat<(v2i64 (X86vsra (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
5467 (EXTRACT_SUBREG (v8i64
5468 (VPSRAQZrr
5469 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5470 VR128X:$src2)), sub_xmm)>;
5471
5472 def : Pat<(v4i64 (X86vsrai (v4i64 VR256X:$src1), (i8 imm:$src2))),
5473 (EXTRACT_SUBREG (v8i64
5474 (VPSRAQZri
5475 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5476 imm:$src2)), sub_ymm)>;
5477
5478 def : Pat<(v2i64 (X86vsrai (v2i64 VR128X:$src1), (i8 imm:$src2))),
5479 (EXTRACT_SUBREG (v8i64
5480 (VPSRAQZri
5481 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5482 imm:$src2)), sub_xmm)>;
5483}
5484
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005485//===-------------------------------------------------------------------===//
5486// Variable Bit Shifts
5487//===-------------------------------------------------------------------===//
5488multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005489 OpndItins itins, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005490 let ExeDomain = _.ExeDomain in {
Cameron McInally5fb084e2014-12-11 17:13:05 +00005491 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5492 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5493 "$src2, $src1", "$src1, $src2",
5494 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005495 itins.rr>, AVX5128IBase, EVEX_4V,
5496 Sched<[itins.Sched]>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00005497 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5498 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
5499 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005500 (_.VT (OpNode _.RC:$src1,
5501 (_.VT (bitconvert (_.LdFrag addr:$src2))))),
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005502 itins.rm>, AVX5128IBase, EVEX_4V,
5503 EVEX_CD8<_.EltSize, CD8VF>,
5504 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper05948fb2016-08-02 05:11:15 +00005505 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005506}
5507
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005508multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005509 OpndItins itins, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005510 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005511 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5512 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5513 "${src2}"##_.BroadcastStr##", $src1",
5514 "$src1, ${src2}"##_.BroadcastStr,
5515 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
5516 (_.ScalarLdFrag addr:$src2))))),
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005517 itins.rm>, AVX5128IBase, EVEX_B,
5518 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
5519 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005520}
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005521
Cameron McInally5fb084e2014-12-11 17:13:05 +00005522multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005523 OpndItins itins, AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005524 let Predicates = [HasAVX512] in
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005525 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, itins, _.info512>,
5526 avx512_var_shift_mb<opc, OpcodeStr, OpNode, itins, _.info512>, EVEX_V512;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005527
5528 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005529 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, itins, _.info256>,
5530 avx512_var_shift_mb<opc, OpcodeStr, OpNode, itins, _.info256>, EVEX_V256;
5531 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, itins, _.info128>,
5532 avx512_var_shift_mb<opc, OpcodeStr, OpNode, itins, _.info128>, EVEX_V128;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005533 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00005534}
5535
5536multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005537 SDNode OpNode, OpndItins itins> {
5538 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode, itins,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005539 avx512vl_i32_info>;
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005540 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode, itins,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005541 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00005542}
5543
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005544// Use 512bit version to implement 128/256 bit in case NoVLX.
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005545multiclass avx512_var_shift_lowering<AVX512VLVectorVTInfo _, string OpcodeStr,
5546 SDNode OpNode, list<Predicate> p> {
5547 let Predicates = p in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005548 def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00005549 (_.info256.VT _.info256.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005550 (EXTRACT_SUBREG
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005551 (!cast<Instruction>(OpcodeStr#"Zrr")
Igor Breger7b46b4e2015-12-23 08:06:50 +00005552 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
5553 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
5554 sub_ymm)>;
5555
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005556 def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00005557 (_.info128.VT _.info128.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005558 (EXTRACT_SUBREG
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005559 (!cast<Instruction>(OpcodeStr#"Zrr")
Igor Breger7b46b4e2015-12-23 08:06:50 +00005560 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
5561 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
5562 sub_xmm)>;
5563 }
5564}
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005565multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005566 SDNode OpNode, OpndItins itins> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005567 let Predicates = [HasBWI] in
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005568 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, itins, v32i16_info>,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005569 EVEX_V512, VEX_W;
5570 let Predicates = [HasVLX, HasBWI] in {
5571
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005572 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, itins, v16i16x_info>,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005573 EVEX_V256, VEX_W;
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005574 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, itins, v8i16x_info>,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005575 EVEX_V128, VEX_W;
5576 }
5577}
5578
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005579defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl, SSE_INTSHIFT_P>,
5580 avx512_var_shift_w<0x12, "vpsllvw", shl, SSE_INTSHIFT_P>;
Igor Bregere59165c2016-06-20 07:05:43 +00005581
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005582defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra, SSE_INTSHIFT_P>,
5583 avx512_var_shift_w<0x11, "vpsravw", sra, SSE_INTSHIFT_P>;
Igor Bregere59165c2016-06-20 07:05:43 +00005584
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005585defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl, SSE_INTSHIFT_P>,
5586 avx512_var_shift_w<0x10, "vpsrlvw", srl, SSE_INTSHIFT_P>;
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005587
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005588defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr, SSE_INTSHIFT_P>;
5589defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl, SSE_INTSHIFT_P>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005590
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005591defm : avx512_var_shift_lowering<avx512vl_i64_info, "VPSRAVQ", sra, [HasAVX512, NoVLX]>;
5592defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSLLVW", shl, [HasBWI, NoVLX]>;
5593defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRAVW", sra, [HasBWI, NoVLX]>;
5594defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRLVW", srl, [HasBWI, NoVLX]>;
5595
Craig Topper05629d02016-07-24 07:32:45 +00005596// Special handing for handling VPSRAV intrinsics.
5597multiclass avx512_var_shift_int_lowering<string InstrStr, X86VectorVTInfo _,
5598 list<Predicate> p> {
5599 let Predicates = p in {
5600 def : Pat<(_.VT (X86vsrav _.RC:$src1, _.RC:$src2)),
5601 (!cast<Instruction>(InstrStr#_.ZSuffix#rr) _.RC:$src1,
5602 _.RC:$src2)>;
5603 def : Pat<(_.VT (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2)))),
5604 (!cast<Instruction>(InstrStr#_.ZSuffix##rm)
5605 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005606 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5607 (X86vsrav _.RC:$src1, _.RC:$src2), _.RC:$src0)),
5608 (!cast<Instruction>(InstrStr#_.ZSuffix#rrk) _.RC:$src0,
5609 _.KRC:$mask, _.RC:$src1, _.RC:$src2)>;
5610 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5611 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
5612 _.RC:$src0)),
5613 (!cast<Instruction>(InstrStr#_.ZSuffix##rmk) _.RC:$src0,
5614 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005615 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5616 (X86vsrav _.RC:$src1, _.RC:$src2), _.ImmAllZerosV)),
5617 (!cast<Instruction>(InstrStr#_.ZSuffix#rrkz) _.KRC:$mask,
5618 _.RC:$src1, _.RC:$src2)>;
5619 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5620 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
5621 _.ImmAllZerosV)),
5622 (!cast<Instruction>(InstrStr#_.ZSuffix##rmkz) _.KRC:$mask,
5623 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005624 }
5625}
5626
5627multiclass avx512_var_shift_int_lowering_mb<string InstrStr, X86VectorVTInfo _,
5628 list<Predicate> p> :
5629 avx512_var_shift_int_lowering<InstrStr, _, p> {
5630 let Predicates = p in {
5631 def : Pat<(_.VT (X86vsrav _.RC:$src1,
5632 (X86VBroadcast (_.ScalarLdFrag addr:$src2)))),
5633 (!cast<Instruction>(InstrStr#_.ZSuffix##rmb)
5634 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005635 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5636 (X86vsrav _.RC:$src1,
5637 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
5638 _.RC:$src0)),
5639 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbk) _.RC:$src0,
5640 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005641 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5642 (X86vsrav _.RC:$src1,
5643 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
5644 _.ImmAllZerosV)),
5645 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbkz) _.KRC:$mask,
5646 _.RC:$src1, addr:$src2)>;
5647 }
5648}
5649
5650defm : avx512_var_shift_int_lowering<"VPSRAVW", v8i16x_info, [HasVLX, HasBWI]>;
5651defm : avx512_var_shift_int_lowering<"VPSRAVW", v16i16x_info, [HasVLX, HasBWI]>;
5652defm : avx512_var_shift_int_lowering<"VPSRAVW", v32i16_info, [HasBWI]>;
5653defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v4i32x_info, [HasVLX]>;
5654defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v8i32x_info, [HasVLX]>;
5655defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v16i32_info, [HasAVX512]>;
5656defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v2i64x_info, [HasVLX]>;
5657defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v4i64x_info, [HasVLX]>;
5658defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v8i64_info, [HasAVX512]>;
5659
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005660
5661// Use 512bit VPROL/VPROLI version to implement v2i64/v4i64 + v4i32/v8i32 in case NoVLX.
5662let Predicates = [HasAVX512, NoVLX] in {
5663 def : Pat<(v2i64 (rotl (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
5664 (EXTRACT_SUBREG (v8i64
5665 (VPROLVQZrr
5666 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00005667 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005668 sub_xmm)>;
5669 def : Pat<(v4i64 (rotl (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
5670 (EXTRACT_SUBREG (v8i64
5671 (VPROLVQZrr
5672 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00005673 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005674 sub_ymm)>;
5675
5676 def : Pat<(v4i32 (rotl (v4i32 VR128X:$src1), (v4i32 VR128X:$src2))),
5677 (EXTRACT_SUBREG (v16i32
5678 (VPROLVDZrr
5679 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00005680 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005681 sub_xmm)>;
5682 def : Pat<(v8i32 (rotl (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
5683 (EXTRACT_SUBREG (v16i32
5684 (VPROLVDZrr
5685 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00005686 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005687 sub_ymm)>;
5688
5689 def : Pat<(v2i64 (X86vrotli (v2i64 VR128X:$src1), (i8 imm:$src2))),
5690 (EXTRACT_SUBREG (v8i64
5691 (VPROLQZri
5692 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5693 imm:$src2)), sub_xmm)>;
5694 def : Pat<(v4i64 (X86vrotli (v4i64 VR256X:$src1), (i8 imm:$src2))),
5695 (EXTRACT_SUBREG (v8i64
5696 (VPROLQZri
5697 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5698 imm:$src2)), sub_ymm)>;
5699
5700 def : Pat<(v4i32 (X86vrotli (v4i32 VR128X:$src1), (i8 imm:$src2))),
5701 (EXTRACT_SUBREG (v16i32
5702 (VPROLDZri
5703 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5704 imm:$src2)), sub_xmm)>;
5705 def : Pat<(v8i32 (X86vrotli (v8i32 VR256X:$src1), (i8 imm:$src2))),
5706 (EXTRACT_SUBREG (v16i32
5707 (VPROLDZri
5708 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5709 imm:$src2)), sub_ymm)>;
5710}
5711
5712// Use 512bit VPROR/VPRORI version to implement v2i64/v4i64 + v4i32/v8i32 in case NoVLX.
5713let Predicates = [HasAVX512, NoVLX] in {
5714 def : Pat<(v2i64 (rotr (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
5715 (EXTRACT_SUBREG (v8i64
5716 (VPRORVQZrr
5717 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00005718 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005719 sub_xmm)>;
5720 def : Pat<(v4i64 (rotr (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
5721 (EXTRACT_SUBREG (v8i64
5722 (VPRORVQZrr
5723 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00005724 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005725 sub_ymm)>;
5726
5727 def : Pat<(v4i32 (rotr (v4i32 VR128X:$src1), (v4i32 VR128X:$src2))),
5728 (EXTRACT_SUBREG (v16i32
5729 (VPRORVDZrr
5730 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00005731 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005732 sub_xmm)>;
5733 def : Pat<(v8i32 (rotr (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
5734 (EXTRACT_SUBREG (v16i32
5735 (VPRORVDZrr
5736 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00005737 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005738 sub_ymm)>;
5739
5740 def : Pat<(v2i64 (X86vrotri (v2i64 VR128X:$src1), (i8 imm:$src2))),
5741 (EXTRACT_SUBREG (v8i64
5742 (VPRORQZri
5743 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5744 imm:$src2)), sub_xmm)>;
5745 def : Pat<(v4i64 (X86vrotri (v4i64 VR256X:$src1), (i8 imm:$src2))),
5746 (EXTRACT_SUBREG (v8i64
5747 (VPRORQZri
5748 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5749 imm:$src2)), sub_ymm)>;
5750
5751 def : Pat<(v4i32 (X86vrotri (v4i32 VR128X:$src1), (i8 imm:$src2))),
5752 (EXTRACT_SUBREG (v16i32
5753 (VPRORDZri
5754 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5755 imm:$src2)), sub_xmm)>;
5756 def : Pat<(v8i32 (X86vrotri (v8i32 VR256X:$src1), (i8 imm:$src2))),
5757 (EXTRACT_SUBREG (v16i32
5758 (VPRORDZri
5759 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5760 imm:$src2)), sub_ymm)>;
5761}
5762
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005763//===-------------------------------------------------------------------===//
5764// 1-src variable permutation VPERMW/D/Q
5765//===-------------------------------------------------------------------===//
5766multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005767 OpndItins itins, AVX512VLVectorVTInfo _> {
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005768 let Predicates = [HasAVX512] in
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005769 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, itins, _.info512>,
5770 avx512_var_shift_mb<opc, OpcodeStr, OpNode, itins, _.info512>, EVEX_V512;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005771
5772 let Predicates = [HasAVX512, HasVLX] in
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005773 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, itins, _.info256>,
5774 avx512_var_shift_mb<opc, OpcodeStr, OpNode, itins, _.info256>, EVEX_V256;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005775}
5776
5777multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
5778 string OpcodeStr, SDNode OpNode,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005779 OpndItins itins, AVX512VLVectorVTInfo VTInfo> {
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005780 let Predicates = [HasAVX512] in
5781 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005782 itins, VTInfo.info512>,
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005783 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005784 itins, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005785 let Predicates = [HasAVX512, HasVLX] in
5786 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005787 itins, VTInfo.info256>,
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005788 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005789 itins, VTInfo.info256>, EVEX_V256;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005790}
5791
Michael Zuckermand9cac592016-01-19 17:07:43 +00005792multiclass avx512_vperm_bw<bits<8> opc, string OpcodeStr,
5793 Predicate prd, SDNode OpNode,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005794 OpndItins itins, AVX512VLVectorVTInfo _> {
Michael Zuckermand9cac592016-01-19 17:07:43 +00005795 let Predicates = [prd] in
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005796 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, itins, _.info512>,
Michael Zuckermand9cac592016-01-19 17:07:43 +00005797 EVEX_V512 ;
5798 let Predicates = [HasVLX, prd] in {
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005799 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, itins, _.info256>,
Michael Zuckermand9cac592016-01-19 17:07:43 +00005800 EVEX_V256 ;
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005801 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, itins, _.info128>,
Michael Zuckermand9cac592016-01-19 17:07:43 +00005802 EVEX_V128 ;
5803 }
5804}
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005805
Michael Zuckermand9cac592016-01-19 17:07:43 +00005806defm VPERMW : avx512_vperm_bw<0x8D, "vpermw", HasBWI, X86VPermv,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005807 AVX2_PERMV_I, avx512vl_i16_info>, VEX_W;
Michael Zuckermand9cac592016-01-19 17:07:43 +00005808defm VPERMB : avx512_vperm_bw<0x8D, "vpermb", HasVBMI, X86VPermv,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005809 AVX2_PERMV_I, avx512vl_i8_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005810
5811defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005812 AVX2_PERMV_I, avx512vl_i32_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005813defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005814 AVX2_PERMV_I, avx512vl_i64_info>, VEX_W;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005815defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005816 AVX2_PERMV_F, avx512vl_f32_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005817defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005818 AVX2_PERMV_F, avx512vl_f64_info>, VEX_W;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005819
5820defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005821 X86VPermi, AVX2_PERMV_I, avx512vl_i64_info>,
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005822 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
5823defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005824 X86VPermi, AVX2_PERMV_F, avx512vl_f64_info>,
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005825 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger78741a12015-10-04 07:20:41 +00005826//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005827// AVX-512 - VPERMIL
Igor Breger78741a12015-10-04 07:20:41 +00005828//===----------------------------------------------------------------------===//
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005829
Simon Pilgrim1401a752017-11-29 14:58:34 +00005830multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode,
5831 OpndItins itins, X86VectorVTInfo _,
5832 X86VectorVTInfo Ctrl> {
Igor Breger78741a12015-10-04 07:20:41 +00005833 defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst),
5834 (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr,
5835 "$src2, $src1", "$src1, $src2",
5836 (_.VT (OpNode _.RC:$src1,
Simon Pilgrim1401a752017-11-29 14:58:34 +00005837 (Ctrl.VT Ctrl.RC:$src2))), itins.rr>,
5838 T8PD, EVEX_4V, Sched<[itins.Sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005839 defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
5840 (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr,
5841 "$src2, $src1", "$src1, $src2",
5842 (_.VT (OpNode
5843 _.RC:$src1,
Simon Pilgrim1401a752017-11-29 14:58:34 +00005844 (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2))))),
5845 itins.rm>, T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
5846 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005847 defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
5848 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5849 "${src2}"##_.BroadcastStr##", $src1",
5850 "$src1, ${src2}"##_.BroadcastStr,
5851 (_.VT (OpNode
5852 _.RC:$src1,
5853 (Ctrl.VT (X86VBroadcast
Simon Pilgrim1401a752017-11-29 14:58:34 +00005854 (Ctrl.ScalarLdFrag addr:$src2))))),
5855 itins.rm>, T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>,
5856 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Igor Breger78741a12015-10-04 07:20:41 +00005857}
5858
5859multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar,
Simon Pilgrim1401a752017-11-29 14:58:34 +00005860 OpndItins itins, AVX512VLVectorVTInfo _,
5861 AVX512VLVectorVTInfo Ctrl> {
Igor Breger78741a12015-10-04 07:20:41 +00005862 let Predicates = [HasAVX512] in {
Simon Pilgrim1401a752017-11-29 14:58:34 +00005863 defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, itins,
5864 _.info512, Ctrl.info512>, EVEX_V512;
Igor Breger78741a12015-10-04 07:20:41 +00005865 }
5866 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim1401a752017-11-29 14:58:34 +00005867 defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, itins,
5868 _.info128, Ctrl.info128>, EVEX_V128;
5869 defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, itins,
5870 _.info256, Ctrl.info256>, EVEX_V256;
Igor Breger78741a12015-10-04 07:20:41 +00005871 }
5872}
5873
5874multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar,
5875 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
Simon Pilgrim1401a752017-11-29 14:58:34 +00005876 defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, AVX_VPERMILV, _, Ctrl>;
Igor Breger78741a12015-10-04 07:20:41 +00005877 defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005878 X86VPermilpi, AVX_VPERMILV, _>,
Igor Breger78741a12015-10-04 07:20:41 +00005879 EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00005880}
5881
Craig Topper05948fb2016-08-02 05:11:15 +00005882let ExeDomain = SSEPackedSingle in
Igor Breger78741a12015-10-04 07:20:41 +00005883defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info,
5884 avx512vl_i32_info>;
Craig Topper05948fb2016-08-02 05:11:15 +00005885let ExeDomain = SSEPackedDouble in
Igor Breger78741a12015-10-04 07:20:41 +00005886defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info,
5887 avx512vl_i64_info>, VEX_W;
Simon Pilgrim1401a752017-11-29 14:58:34 +00005888
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005889//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005890// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
5891//===----------------------------------------------------------------------===//
5892
5893defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005894 X86PShufd, SSE_PSHUF, avx512vl_i32_info>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005895 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
5896defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005897 X86PShufhw, SSE_PSHUF>, EVEX, AVX512XSIi8Base;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005898defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005899 X86PShuflw, SSE_PSHUF>, EVEX, AVX512XDIi8Base;
Michael Liao66233b72015-08-06 09:06:20 +00005900
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005901multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
5902 OpndItins itins> {
Elena Demikhovsky55a99742015-06-22 13:00:42 +00005903 let Predicates = [HasBWI] in
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005904 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, itins, v64i8_info>, EVEX_V512;
Elena Demikhovsky55a99742015-06-22 13:00:42 +00005905
5906 let Predicates = [HasVLX, HasBWI] in {
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005907 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, itins, v32i8x_info>, EVEX_V256;
5908 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, itins, v16i8x_info>, EVEX_V128;
Elena Demikhovsky55a99742015-06-22 13:00:42 +00005909 }
5910}
5911
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005912defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb, SSE_PSHUFB>, VEX_WIG;
Elena Demikhovsky55a99742015-06-22 13:00:42 +00005913
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005914//===----------------------------------------------------------------------===//
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00005915// Move Low to High and High to Low packed FP Instructions
5916//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005917def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
5918 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00005919 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005920 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
5921 IIC_SSE_MOV_LH>, EVEX_4V;
5922def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
5923 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00005924 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005925 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
5926 IIC_SSE_MOV_LH>, EVEX_4V;
5927
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005928//===----------------------------------------------------------------------===//
Igor Bregerb6b27af2015-11-10 07:09:07 +00005929// VMOVHPS/PD VMOVLPS Instructions
5930// All patterns was taken from SSS implementation.
5931//===----------------------------------------------------------------------===//
5932multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
5933 X86VectorVTInfo _> {
Craig Toppere70231b2017-02-26 06:45:54 +00005934 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00005935 def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst),
5936 (ins _.RC:$src1, f64mem:$src2),
5937 !strconcat(OpcodeStr,
5938 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5939 [(set _.RC:$dst,
5940 (OpNode _.RC:$src1,
5941 (_.VT (bitconvert
5942 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))],
5943 IIC_SSE_MOV_LH>, EVEX_4V;
Igor Bregerb6b27af2015-11-10 07:09:07 +00005944}
5945
5946defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps,
5947 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
Craig Topper3b11fca2017-09-18 00:20:53 +00005948defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Unpckl,
Igor Bregerb6b27af2015-11-10 07:09:07 +00005949 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
5950defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", X86Movlps,
5951 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
5952defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movlpd,
5953 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
5954
5955let Predicates = [HasAVX512] in {
5956 // VMOVHPS patterns
5957 def : Pat<(X86Movlhps VR128X:$src1,
5958 (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))),
5959 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
5960 def : Pat<(X86Movlhps VR128X:$src1,
Craig Topper0a197df2017-09-17 18:59:32 +00005961 (bc_v4f32 (v2i64 (X86vzload addr:$src2)))),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005962 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
5963 // VMOVHPD patterns
5964 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
Igor Bregerb6b27af2015-11-10 07:09:07 +00005965 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))),
5966 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
5967 // VMOVLPS patterns
5968 def : Pat<(v4f32 (X86Movlps VR128X:$src1, (load addr:$src2))),
5969 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
Igor Bregerb6b27af2015-11-10 07:09:07 +00005970 // VMOVLPD patterns
5971 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
5972 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
Igor Bregerb6b27af2015-11-10 07:09:07 +00005973 def : Pat<(v2f64 (X86Movsd VR128X:$src1,
5974 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))),
5975 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5976}
5977
Igor Bregerb6b27af2015-11-10 07:09:07 +00005978def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs),
5979 (ins f64mem:$dst, VR128X:$src),
5980 "vmovhps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005981 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005982 (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)),
5983 (bc_v2f64 (v4f32 VR128X:$src))),
5984 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
5985 EVEX, EVEX_CD8<32, CD8VT2>;
5986def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs),
5987 (ins f64mem:$dst, VR128X:$src),
5988 "vmovhpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005989 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005990 (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)),
5991 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
5992 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
5993def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs),
5994 (ins f64mem:$dst, VR128X:$src),
5995 "vmovlps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005996 [(store (f64 (extractelt (bc_v2f64 (v4f32 VR128X:$src)),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005997 (iPTR 0))), addr:$dst)],
5998 IIC_SSE_MOV_LH>,
5999 EVEX, EVEX_CD8<32, CD8VT2>;
6000def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs),
6001 (ins f64mem:$dst, VR128X:$src),
6002 "vmovlpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00006003 [(store (f64 (extractelt (v2f64 VR128X:$src),
Igor Bregerb6b27af2015-11-10 07:09:07 +00006004 (iPTR 0))), addr:$dst)],
6005 IIC_SSE_MOV_LH>,
6006 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
Craig Toppere1cac152016-06-07 07:27:54 +00006007
Igor Bregerb6b27af2015-11-10 07:09:07 +00006008let Predicates = [HasAVX512] in {
6009 // VMOVHPD patterns
Craig Topperc9b19232016-05-01 04:59:44 +00006010 def : Pat<(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00006011 (v2f64 (X86VPermilpi VR128X:$src, (i8 1))),
6012 (iPTR 0))), addr:$dst),
6013 (VMOVHPDZ128mr addr:$dst, VR128X:$src)>;
6014 // VMOVLPS patterns
6015 def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128X:$src2)),
6016 addr:$src1),
6017 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
Igor Bregerb6b27af2015-11-10 07:09:07 +00006018 // VMOVLPD patterns
6019 def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
6020 addr:$src1),
6021 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
Igor Bregerb6b27af2015-11-10 07:09:07 +00006022}
6023//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006024// FMA - Fused Multiply Operations
6025//
Adam Nemet26371ce2014-10-24 00:02:55 +00006026
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006027multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006028 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006029 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Adam Nemet34801422014-10-08 23:25:39 +00006030 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00006031 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00006032 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim6a009702017-11-29 17:21:15 +00006033 (_.VT (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3)), NoItinerary, 1, 1>,
Simon Pilgrim97160be2017-11-27 10:41:32 +00006034 AVX512FMA3Base, Sched<[WriteFMA]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006035
Craig Toppere1cac152016-06-07 07:27:54 +00006036 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6037 (ins _.RC:$src2, _.MemOp:$src3),
6038 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim6a009702017-11-29 17:21:15 +00006039 (_.VT (OpNode _.RC:$src2, _.RC:$src1, (_.LdFrag addr:$src3))),
Craig Topper468a8132017-12-12 07:06:35 +00006040 NoItinerary, 1, 0>, AVX512FMA3Base, Sched<[WriteFMALd, ReadAfterLd]>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006041
Craig Toppere1cac152016-06-07 07:27:54 +00006042 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6043 (ins _.RC:$src2, _.ScalarMemOp:$src3),
6044 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
6045 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper6bcbf532016-07-25 07:20:28 +00006046 (OpNode _.RC:$src2,
Simon Pilgrim6a009702017-11-29 17:21:15 +00006047 _.RC:$src1,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))),
6048 NoItinerary, 1, 0>, AVX512FMA3Base, EVEX_B,
Craig Topper468a8132017-12-12 07:06:35 +00006049 Sched<[WriteFMALd, ReadAfterLd]>;
Craig Topper5ec33a92016-07-22 05:00:42 +00006050 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006051}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006052
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006053multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006054 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006055 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006056 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00006057 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
6058 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Simon Pilgrim6a009702017-11-29 17:21:15 +00006059 (_.VT ( OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 imm:$rc))),
6060 NoItinerary, 1, 1>, AVX512FMA3Base, EVEX_B, EVEX_RC, Sched<[WriteFMA]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006061}
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00006062
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006063multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006064 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
6065 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006066 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00006067 defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
6068 avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, _.info512,
6069 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006070 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006071 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00006072 defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006073 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00006074 defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006075 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006076 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006077}
6078
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006079multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006080 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006081 defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00006082 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006083 defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00006084 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006085}
6086
Craig Topperaf0b9922017-09-04 06:59:50 +00006087defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006088defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>;
6089defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>;
6090defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>;
6091defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>;
6092defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>;
6093
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006094
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006095multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006096 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006097 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006098 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
6099 (ins _.RC:$src2, _.RC:$src3),
6100 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim6a009702017-11-29 17:21:15 +00006101 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), NoItinerary, 1, 1,
6102 vselect, 1>, AVX512FMA3Base, Sched<[WriteFMA]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006103
Craig Toppere1cac152016-06-07 07:27:54 +00006104 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6105 (ins _.RC:$src2, _.MemOp:$src3),
6106 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim6a009702017-11-29 17:21:15 +00006107 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1)),
Craig Topper468a8132017-12-12 07:06:35 +00006108 NoItinerary, 1, 0>, AVX512FMA3Base, Sched<[WriteFMALd, ReadAfterLd]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006109
Craig Toppere1cac152016-06-07 07:27:54 +00006110 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6111 (ins _.RC:$src2, _.ScalarMemOp:$src3),
6112 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
6113 "$src2, ${src3}"##_.BroadcastStr,
6114 (_.VT (OpNode _.RC:$src2,
6115 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Simon Pilgrim6a009702017-11-29 17:21:15 +00006116 _.RC:$src1)), NoItinerary, 1, 0>, AVX512FMA3Base, EVEX_B,
Craig Topper468a8132017-12-12 07:06:35 +00006117 Sched<[WriteFMALd, ReadAfterLd]>;
Craig Topper5ec33a92016-07-22 05:00:42 +00006118 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006119}
6120
6121multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006122 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006123 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006124 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
6125 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
6126 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Simon Pilgrim6a009702017-11-29 17:21:15 +00006127 (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc))),
6128 NoItinerary, 1, 1, vselect, 1>,
Simon Pilgrim97160be2017-11-27 10:41:32 +00006129 AVX512FMA3Base, EVEX_B, EVEX_RC, Sched<[WriteFMA]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006130}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006131
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006132multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006133 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
6134 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006135 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00006136 defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
6137 avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, _.info512,
6138 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006139 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006140 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00006141 defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006142 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00006143 defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006144 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006145 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006146}
6147
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006148multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006149 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006150 defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00006151 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006152 defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00006153 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006154}
6155
Craig Topperaf0b9922017-09-04 06:59:50 +00006156defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006157defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>;
6158defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>;
6159defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>;
6160defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>;
6161defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>;
6162
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006163multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006164 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006165 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006166 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00006167 (ins _.RC:$src2, _.RC:$src3),
6168 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim6a009702017-11-29 17:21:15 +00006169 (_.VT (OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2)), NoItinerary,
6170 1, 1, vselect, 1>, AVX512FMA3Base, Sched<[WriteFMA]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006171
Craig Topper69e22782017-09-04 07:35:05 +00006172 // Pattern is 312 order so that the load is in a different place from the
6173 // 213 and 231 patterns this helps tablegen's duplicate pattern detection.
Craig Toppere1cac152016-06-07 07:27:54 +00006174 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00006175 (ins _.RC:$src2, _.MemOp:$src3),
6176 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim6a009702017-11-29 17:21:15 +00006177 (_.VT (OpNode (_.LdFrag addr:$src3), _.RC:$src1, _.RC:$src2)),
Craig Topper468a8132017-12-12 07:06:35 +00006178 NoItinerary, 1, 0>, AVX512FMA3Base, Sched<[WriteFMALd, ReadAfterLd]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006179
Craig Topper69e22782017-09-04 07:35:05 +00006180 // Pattern is 312 order so that the load is in a different place from the
6181 // 213 and 231 patterns this helps tablegen's duplicate pattern detection.
Craig Toppere1cac152016-06-07 07:27:54 +00006182 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00006183 (ins _.RC:$src2, _.ScalarMemOp:$src3),
6184 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
6185 "$src2, ${src3}"##_.BroadcastStr,
Craig Topper69e22782017-09-04 07:35:05 +00006186 (_.VT (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Simon Pilgrim6a009702017-11-29 17:21:15 +00006187 _.RC:$src1, _.RC:$src2)), NoItinerary, 1, 0>,
Craig Topper468a8132017-12-12 07:06:35 +00006188 AVX512FMA3Base, EVEX_B, Sched<[WriteFMALd, ReadAfterLd]>;
Craig Topper5ec33a92016-07-22 05:00:42 +00006189 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006190}
6191
6192multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006193 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006194 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006195 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00006196 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
6197 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Simon Pilgrim6a009702017-11-29 17:21:15 +00006198 (_.VT ( OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 imm:$rc))),
6199 NoItinerary, 1, 1, vselect, 1>,
Simon Pilgrim97160be2017-11-27 10:41:32 +00006200 AVX512FMA3Base, EVEX_B, EVEX_RC, Sched<[WriteFMA]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006201}
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006202
6203multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006204 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
6205 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006206 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00006207 defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
6208 avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, _.info512,
6209 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006210 }
6211 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00006212 defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006213 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00006214 defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006215 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
6216 }
6217}
6218
6219multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006220 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006221 defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00006222 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006223 defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00006224 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006225}
6226
Craig Topperaf0b9922017-09-04 06:59:50 +00006227defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006228defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>;
6229defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>;
6230defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>;
6231defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>;
6232defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006233
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006234// Scalar FMA
Igor Breger15820b02015-07-01 13:24:28 +00006235multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6236 dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb,
Craig Topper69e22782017-09-04 07:35:05 +00006237 dag RHS_r, dag RHS_m, bit MaskOnlyReg> {
Craig Topperb16598d2017-09-01 07:58:16 +00006238let Constraints = "$src1 = $dst", hasSideEffects = 0 in {
Igor Breger15820b02015-07-01 13:24:28 +00006239 defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6240 (ins _.RC:$src2, _.RC:$src3), OpcodeStr,
Simon Pilgrim6a009702017-11-29 17:21:15 +00006241 "$src3, $src2", "$src2, $src3", RHS_VEC_r, NoItinerary, 1, 1>,
6242 AVX512FMA3Base, Sched<[WriteFMA]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006243
Craig Toppere1cac152016-06-07 07:27:54 +00006244 defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00006245 (ins _.RC:$src2, _.IntScalarMemOp:$src3), OpcodeStr,
Simon Pilgrim6a009702017-11-29 17:21:15 +00006246 "$src3, $src2", "$src2, $src3", RHS_VEC_m, NoItinerary, 1, 1>,
Craig Topper468a8132017-12-12 07:06:35 +00006247 AVX512FMA3Base, Sched<[WriteFMALd, ReadAfterLd]>;
Igor Breger15820b02015-07-01 13:24:28 +00006248
6249 defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6250 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
Simon Pilgrim6a009702017-11-29 17:21:15 +00006251 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb,
6252 NoItinerary, 1, 1>, AVX512FMA3Base, EVEX_B, EVEX_RC,
Craig Toppera2f55282017-12-10 03:16:36 +00006253 Sched<[WriteFMA]>;
Igor Breger15820b02015-07-01 13:24:28 +00006254
Craig Toppereafdbec2016-08-13 06:48:41 +00006255 let isCodeGenOnly = 1, isCommutable = 1 in {
Craig Topper5bfa5ff2017-11-09 08:26:26 +00006256 def r : AVX512FMA3S<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger15820b02015-07-01 13:24:28 +00006257 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3),
6258 !strconcat(OpcodeStr,
6259 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Simon Pilgrim97160be2017-11-27 10:41:32 +00006260 !if(MaskOnlyReg, [], [RHS_r])>, Sched<[WriteFMA]>;
Craig Topper5bfa5ff2017-11-09 08:26:26 +00006261 def m : AVX512FMA3S<opc, MRMSrcMem, (outs _.FRC:$dst),
Craig Toppere1cac152016-06-07 07:27:54 +00006262 (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3),
6263 !strconcat(OpcodeStr,
6264 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Craig Topper468a8132017-12-12 07:06:35 +00006265 [RHS_m]>, Sched<[WriteFMALd, ReadAfterLd]>;
Igor Breger15820b02015-07-01 13:24:28 +00006266 }// isCodeGenOnly = 1
Igor Breger15820b02015-07-01 13:24:28 +00006267}// Constraints = "$src1 = $dst"
Craig Topperb16598d2017-09-01 07:58:16 +00006268}
Igor Breger15820b02015-07-01 13:24:28 +00006269
6270multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Topper07dac552017-11-06 05:48:25 +00006271 string OpcodeStr, SDNode OpNode, SDNode OpNodes1,
6272 SDNode OpNodeRnds1, SDNode OpNodes3,
6273 SDNode OpNodeRnds3, X86VectorVTInfo _,
6274 string SUFF> {
Craig Topper2caa97c2017-02-25 19:36:28 +00006275 let ExeDomain = _.ExeDomain in {
Craig Topperb16598d2017-09-01 07:58:16 +00006276 defm NAME#213#SUFF#Z: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix, _,
Craig Toppera55b4832016-12-09 06:42:28 +00006277 // Operands for intrinsic are in 123 order to preserve passthu
6278 // semantics.
Craig Topper07dac552017-11-06 05:48:25 +00006279 (_.VT (OpNodes1 _.RC:$src1, _.RC:$src2, _.RC:$src3)),
6280 (_.VT (OpNodes1 _.RC:$src1, _.RC:$src2,
6281 _.ScalarIntMemCPat:$src3)),
Craig Toppera55b4832016-12-09 06:42:28 +00006282 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2, _.RC:$src3,
Igor Breger15820b02015-07-01 13:24:28 +00006283 (i32 imm:$rc))),
6284 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
6285 _.FRC:$src3))),
6286 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
Craig Topper69e22782017-09-04 07:35:05 +00006287 (_.ScalarLdFrag addr:$src3)))), 0>;
Igor Breger15820b02015-07-01 13:24:28 +00006288
Craig Topperb16598d2017-09-01 07:58:16 +00006289 defm NAME#231#SUFF#Z: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix, _,
Craig Topper07dac552017-11-06 05:48:25 +00006290 (_.VT (OpNodes3 _.RC:$src2, _.RC:$src3, _.RC:$src1)),
6291 (_.VT (OpNodes3 _.RC:$src2, _.ScalarIntMemCPat:$src3,
6292 _.RC:$src1)),
Craig Toppera55b4832016-12-09 06:42:28 +00006293 (_.VT ( OpNodeRnds3 _.RC:$src2, _.RC:$src3, _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00006294 (i32 imm:$rc))),
6295 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3,
6296 _.FRC:$src1))),
6297 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2,
Craig Topper69e22782017-09-04 07:35:05 +00006298 (_.ScalarLdFrag addr:$src3), _.FRC:$src1))), 1>;
Igor Breger15820b02015-07-01 13:24:28 +00006299
Craig Toppereec768b2017-09-06 03:35:58 +00006300 // One pattern is 312 order so that the load is in a different place from the
6301 // 213 and 231 patterns this helps tablegen's duplicate pattern detection.
Craig Topperb16598d2017-09-01 07:58:16 +00006302 defm NAME#132#SUFF#Z: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix, _,
Craig Topper69e22782017-09-04 07:35:05 +00006303 (null_frag),
Craig Topper07dac552017-11-06 05:48:25 +00006304 (_.VT (OpNodes1 _.RC:$src1, _.ScalarIntMemCPat:$src3,
6305 _.RC:$src2)),
Craig Topper69e22782017-09-04 07:35:05 +00006306 (null_frag),
Igor Breger15820b02015-07-01 13:24:28 +00006307 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3,
6308 _.FRC:$src2))),
Craig Toppereec768b2017-09-06 03:35:58 +00006309 (set _.FRC:$dst, (_.EltVT (OpNode (_.ScalarLdFrag addr:$src3),
6310 _.FRC:$src1, _.FRC:$src2))), 1>;
Craig Topper2caa97c2017-02-25 19:36:28 +00006311 }
Igor Breger15820b02015-07-01 13:24:28 +00006312}
6313
6314multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Topper07dac552017-11-06 05:48:25 +00006315 string OpcodeStr, SDNode OpNode, SDNode OpNodes1,
6316 SDNode OpNodeRnds1, SDNode OpNodes3,
Craig Toppera55b4832016-12-09 06:42:28 +00006317 SDNode OpNodeRnds3> {
Igor Breger15820b02015-07-01 13:24:28 +00006318 let Predicates = [HasAVX512] in {
6319 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Topper07dac552017-11-06 05:48:25 +00006320 OpNodes1, OpNodeRnds1, OpNodes3, OpNodeRnds3,
6321 f32x_info, "SS">,
Craig Toppera55b4832016-12-09 06:42:28 +00006322 EVEX_CD8<32, CD8VT1>, VEX_LIG;
Igor Breger15820b02015-07-01 13:24:28 +00006323 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Topper07dac552017-11-06 05:48:25 +00006324 OpNodes1, OpNodeRnds1, OpNodes3, OpNodeRnds3,
6325 f64x_info, "SD">,
Craig Toppera55b4832016-12-09 06:42:28 +00006326 EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W;
Igor Breger15820b02015-07-01 13:24:28 +00006327 }
6328}
6329
Craig Topper07dac552017-11-06 05:48:25 +00006330defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86Fmadds1,
6331 X86FmaddRnds1, X86Fmadds3, X86FmaddRnds3>;
6332defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86Fmsubs1,
6333 X86FmsubRnds1, X86Fmsubs3, X86FmsubRnds3>;
6334defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd, X86Fnmadds1,
6335 X86FnmaddRnds1, X86Fnmadds3, X86FnmaddRnds3>;
6336defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub, X86Fnmsubs1,
6337 X86FnmsubRnds1, X86Fnmsubs3, X86FnmsubRnds3>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006338
6339//===----------------------------------------------------------------------===//
Asaf Badouh655822a2016-01-25 11:14:24 +00006340// AVX-512 Packed Multiply of Unsigned 52-bit Integers and Add the Low 52-bit IFMA
6341//===----------------------------------------------------------------------===//
6342let Constraints = "$src1 = $dst" in {
6343multiclass avx512_pmadd52_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim4d08aed2017-12-05 14:59:40 +00006344 OpndItins itins, X86VectorVTInfo _> {
Craig Topper47e14ea2017-09-24 19:30:55 +00006345 // NOTE: The SDNode have the multiply operands first with the add last.
6346 // This enables commuted load patterns to be autogenerated by tablegen.
Craig Topper6bf9b802017-02-26 06:45:45 +00006347 let ExeDomain = _.ExeDomain in {
Asaf Badouh655822a2016-01-25 11:14:24 +00006348 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
6349 (ins _.RC:$src2, _.RC:$src3),
6350 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim4d08aed2017-12-05 14:59:40 +00006351 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), itins.rr, 1, 1>,
6352 AVX512FMA3Base, Sched<[itins.Sched]>;
Asaf Badouh655822a2016-01-25 11:14:24 +00006353
Craig Toppere1cac152016-06-07 07:27:54 +00006354 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6355 (ins _.RC:$src2, _.MemOp:$src3),
6356 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim4d08aed2017-12-05 14:59:40 +00006357 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1)),
6358 itins.rm>, AVX512FMA3Base, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Asaf Badouh655822a2016-01-25 11:14:24 +00006359
Craig Toppere1cac152016-06-07 07:27:54 +00006360 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6361 (ins _.RC:$src2, _.ScalarMemOp:$src3),
6362 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
6363 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper47e14ea2017-09-24 19:30:55 +00006364 (OpNode _.RC:$src2,
6365 (_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))),
Simon Pilgrim4d08aed2017-12-05 14:59:40 +00006366 _.RC:$src1), itins.rm>,
6367 AVX512FMA3Base, EVEX_B, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper6bf9b802017-02-26 06:45:45 +00006368 }
Asaf Badouh655822a2016-01-25 11:14:24 +00006369}
6370} // Constraints = "$src1 = $dst"
6371
6372multiclass avx512_pmadd52_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim4d08aed2017-12-05 14:59:40 +00006373 OpndItins itins, AVX512VLVectorVTInfo _> {
Asaf Badouh655822a2016-01-25 11:14:24 +00006374 let Predicates = [HasIFMA] in {
Simon Pilgrim4d08aed2017-12-05 14:59:40 +00006375 defm Z : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, itins, _.info512>,
Asaf Badouh655822a2016-01-25 11:14:24 +00006376 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
6377 }
6378 let Predicates = [HasVLX, HasIFMA] in {
Simon Pilgrim4d08aed2017-12-05 14:59:40 +00006379 defm Z256 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, itins, _.info256>,
Asaf Badouh655822a2016-01-25 11:14:24 +00006380 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Simon Pilgrim4d08aed2017-12-05 14:59:40 +00006381 defm Z128 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, itins, _.info128>,
Asaf Badouh655822a2016-01-25 11:14:24 +00006382 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
6383 }
6384}
6385
6386defm VPMADD52LUQ : avx512_pmadd52_common<0xb4, "vpmadd52luq", x86vpmadd52l,
Simon Pilgrim4d08aed2017-12-05 14:59:40 +00006387 SSE_PMADD, avx512vl_i64_info>, VEX_W;
Asaf Badouh655822a2016-01-25 11:14:24 +00006388defm VPMADD52HUQ : avx512_pmadd52_common<0xb5, "vpmadd52huq", x86vpmadd52h,
Simon Pilgrim4d08aed2017-12-05 14:59:40 +00006389 SSE_PMADD, avx512vl_i64_info>, VEX_W;
Asaf Badouh655822a2016-01-25 11:14:24 +00006390
6391//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006392// AVX-512 Scalar convert from sign integer to float/double
6393//===----------------------------------------------------------------------===//
6394
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006395multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, OpndItins itins,
6396 RegisterClass SrcRC, X86VectorVTInfo DstVT,
6397 X86MemOperand x86memop, PatFrag ld_frag, string asm> {
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006398 let hasSideEffects = 0 in {
6399 def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst),
6400 (ins DstVT.FRC:$src1, SrcRC:$src),
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006401 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), [],
6402 itins.rr>, EVEX_4V, Sched<[itins.Sched]>;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006403 let mayLoad = 1 in
6404 def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst),
6405 (ins DstVT.FRC:$src1, x86memop:$src),
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006406 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), [],
6407 itins.rm>, EVEX_4V, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006408 } // hasSideEffects = 0
6409 let isCodeGenOnly = 1 in {
6410 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
6411 (ins DstVT.RC:$src1, SrcRC:$src2),
6412 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
6413 [(set DstVT.RC:$dst,
6414 (OpNode (DstVT.VT DstVT.RC:$src1),
6415 SrcRC:$src2,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006416 (i32 FROUND_CURRENT)))], itins.rr>,
6417 EVEX_4V, Sched<[itins.Sched]>;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006418
6419 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst),
6420 (ins DstVT.RC:$src1, x86memop:$src2),
6421 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
6422 [(set DstVT.RC:$dst,
6423 (OpNode (DstVT.VT DstVT.RC:$src1),
6424 (ld_frag addr:$src2),
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006425 (i32 FROUND_CURRENT)))], itins.rm>,
6426 EVEX_4V, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006427 }//isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006428}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00006429
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006430multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode, OpndItins itins,
6431 RegisterClass SrcRC, X86VectorVTInfo DstVT, string asm> {
Igor Bregerabe4a792015-06-14 12:44:55 +00006432 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
6433 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006434 !strconcat(asm,
6435 "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
Igor Bregerabe4a792015-06-14 12:44:55 +00006436 [(set DstVT.RC:$dst,
6437 (OpNode (DstVT.VT DstVT.RC:$src1),
6438 SrcRC:$src2,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006439 (i32 imm:$rc)))], itins.rr>,
6440 EVEX_4V, EVEX_B, EVEX_RC, Sched<[itins.Sched]>;
Igor Bregerabe4a792015-06-14 12:44:55 +00006441}
6442
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006443multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode, OpndItins itins,
6444 RegisterClass SrcRC, X86VectorVTInfo DstVT,
6445 X86MemOperand x86memop, PatFrag ld_frag, string asm> {
6446 defm NAME : avx512_vcvtsi_round<opc, OpNode, itins, SrcRC, DstVT, asm>,
6447 avx512_vcvtsi<opc, OpNode, itins, SrcRC, DstVT, x86memop,
6448 ld_frag, asm>, VEX_LIG;
Igor Bregerabe4a792015-06-14 12:44:55 +00006449}
6450
Andrew Trick15a47742013-10-09 05:11:10 +00006451let Predicates = [HasAVX512] in {
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006452defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, SSE_CVT_SI2SS, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006453 v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">,
6454 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006455defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, SSE_CVT_SI2SS, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006456 v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">,
6457 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006458defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, SSE_CVT_SI2SD, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006459 v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">,
6460 XD, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006461defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, SSE_CVT_SI2SD, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006462 v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">,
6463 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006464
Craig Topper8f85ad12016-11-14 02:46:58 +00006465def : InstAlias<"vcvtsi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
6466 (VCVTSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
6467def : InstAlias<"vcvtsi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
6468 (VCVTSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
6469
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006470def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
6471 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
6472def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006473 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006474def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
6475 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
6476def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006477 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006478
6479def : Pat<(f32 (sint_to_fp GR32:$src)),
6480 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
6481def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006482 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006483def : Pat<(f64 (sint_to_fp GR32:$src)),
6484 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
6485def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006486 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
6487
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006488defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, SSE_CVT_SI2SS, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006489 v4f32x_info, i32mem, loadi32,
6490 "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006491defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, SSE_CVT_SI2SS, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006492 v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">,
6493 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006494defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, SSE_CVT_SI2SD, GR32, v2f64x_info,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006495 i32mem, loadi32, "cvtusi2sd{l}">,
6496 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006497defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, SSE_CVT_SI2SD, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006498 v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">,
6499 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006500
Craig Topper8f85ad12016-11-14 02:46:58 +00006501def : InstAlias<"vcvtusi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
6502 (VCVTUSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
6503def : InstAlias<"vcvtusi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
6504 (VCVTUSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
6505
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006506def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
6507 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
6508def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
6509 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
6510def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
6511 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
6512def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
6513 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
6514
6515def : Pat<(f32 (uint_to_fp GR32:$src)),
6516 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
6517def : Pat<(f32 (uint_to_fp GR64:$src)),
6518 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
6519def : Pat<(f64 (uint_to_fp GR32:$src)),
6520 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
6521def : Pat<(f64 (uint_to_fp GR64:$src)),
6522 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00006523}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006524
6525//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006526// AVX-512 Scalar convert from float/double to integer
6527//===----------------------------------------------------------------------===//
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006528
6529multiclass avx512_cvt_s_int_round<bits<8> opc, X86VectorVTInfo SrcVT,
6530 X86VectorVTInfo DstVT, SDNode OpNode,
6531 OpndItins itins, string asm> {
Craig Toppere1cac152016-06-07 07:27:54 +00006532 let Predicates = [HasAVX512] in {
Craig Toppera0be5a02017-12-10 19:47:56 +00006533 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00006534 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006535 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 FROUND_CURRENT)))],
6536 itins.rr>, EVEX, VEX_LIG, Sched<[itins.Sched]>;
Craig Toppera0be5a02017-12-10 19:47:56 +00006537 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src, AVX512RC:$rc),
Craig Topper1de942b2017-12-10 17:42:44 +00006538 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
6539 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 imm:$rc)))],
6540 itins.rr>, EVEX, VEX_LIG, EVEX_B, EVEX_RC,
6541 Sched<[itins.Sched]>;
Craig Toppera0be5a02017-12-10 19:47:56 +00006542 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), (ins SrcVT.IntScalarMemOp:$src),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006543 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006544 [(set DstVT.RC:$dst, (OpNode
Craig Topper5a63ca22017-03-13 03:59:06 +00006545 (SrcVT.VT SrcVT.ScalarIntMemCPat:$src),
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006546 (i32 FROUND_CURRENT)))], itins.rm>,
6547 EVEX, VEX_LIG, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006548 } // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006549}
Asaf Badouh2744d212015-09-20 14:31:19 +00006550
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006551// Convert float/double to signed/unsigned int 32/64
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006552defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, f32x_info, i32x_info,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006553 X86cvts2si, SSE_CVT_SS2SI_32, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006554 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006555defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, f32x_info, i64x_info,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006556 X86cvts2si, SSE_CVT_SS2SI_64, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006557 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006558defm VCVTSS2USIZ: avx512_cvt_s_int_round<0x79, f32x_info, i32x_info,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006559 X86cvts2usi, SSE_CVT_SS2SI_32, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006560 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006561defm VCVTSS2USI64Z: avx512_cvt_s_int_round<0x79, f32x_info, i64x_info,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006562 X86cvts2usi, SSE_CVT_SS2SI_64, "cvtss2usi">,
6563 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006564defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, f64x_info, i32x_info,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006565 X86cvts2si, SSE_CVT_SD2SI, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006566 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006567defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, f64x_info, i64x_info,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006568 X86cvts2si, SSE_CVT_SD2SI, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006569 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006570defm VCVTSD2USIZ: avx512_cvt_s_int_round<0x79, f64x_info, i32x_info,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006571 X86cvts2usi, SSE_CVT_SD2SI, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006572 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006573defm VCVTSD2USI64Z: avx512_cvt_s_int_round<0x79, f64x_info, i64x_info,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006574 X86cvts2usi, SSE_CVT_SD2SI, "cvtsd2usi">,
6575 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006576
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006577// The SSE version of these instructions are disabled for AVX512.
6578// Therefore, the SSE intrinsics are mapped to the AVX512 instructions.
6579let Predicates = [HasAVX512] in {
6580 def : Pat<(i32 (int_x86_sse_cvtss2si (v4f32 VR128X:$src))),
Craig Toppera0be5a02017-12-10 19:47:56 +00006581 (VCVTSS2SIZrr_Int VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00006582 def : Pat<(i32 (int_x86_sse_cvtss2si sse_load_f32:$src)),
Craig Toppera0be5a02017-12-10 19:47:56 +00006583 (VCVTSS2SIZrm_Int sse_load_f32:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006584 def : Pat<(i64 (int_x86_sse_cvtss2si64 (v4f32 VR128X:$src))),
Craig Toppera0be5a02017-12-10 19:47:56 +00006585 (VCVTSS2SI64Zrr_Int VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00006586 def : Pat<(i64 (int_x86_sse_cvtss2si64 sse_load_f32:$src)),
Craig Toppera0be5a02017-12-10 19:47:56 +00006587 (VCVTSS2SI64Zrm_Int sse_load_f32:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006588 def : Pat<(i32 (int_x86_sse2_cvtsd2si (v2f64 VR128X:$src))),
Craig Toppera0be5a02017-12-10 19:47:56 +00006589 (VCVTSD2SIZrr_Int VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00006590 def : Pat<(i32 (int_x86_sse2_cvtsd2si sse_load_f64:$src)),
Craig Toppera0be5a02017-12-10 19:47:56 +00006591 (VCVTSD2SIZrm_Int sse_load_f64:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006592 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (v2f64 VR128X:$src))),
Craig Toppera0be5a02017-12-10 19:47:56 +00006593 (VCVTSD2SI64Zrr_Int VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00006594 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 sse_load_f64:$src)),
Craig Toppera0be5a02017-12-10 19:47:56 +00006595 (VCVTSD2SI64Zrm_Int sse_load_f64:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006596} // HasAVX512
6597
Craig Topperac941b92016-09-25 16:33:53 +00006598let Predicates = [HasAVX512] in {
6599 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, GR32:$src2),
6600 (VCVTSI2SSZrr_Int VR128X:$src1, GR32:$src2)>;
6601 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, (loadi32 addr:$src2)),
6602 (VCVTSI2SSZrm_Int VR128X:$src1, addr:$src2)>;
6603 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, GR64:$src2),
6604 (VCVTSI642SSZrr_Int VR128X:$src1, GR64:$src2)>;
6605 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, (loadi64 addr:$src2)),
6606 (VCVTSI642SSZrm_Int VR128X:$src1, addr:$src2)>;
6607 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, GR32:$src2),
6608 (VCVTSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
6609 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, (loadi32 addr:$src2)),
6610 (VCVTSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
6611 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, GR64:$src2),
6612 (VCVTSI642SDZrr_Int VR128X:$src1, GR64:$src2)>;
6613 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, (loadi64 addr:$src2)),
6614 (VCVTSI642SDZrm_Int VR128X:$src1, addr:$src2)>;
6615 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, GR32:$src2),
6616 (VCVTUSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
6617 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, (loadi32 addr:$src2)),
6618 (VCVTUSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
6619} // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006620
Elad Cohen0c260102017-01-11 09:11:48 +00006621// Patterns used for matching vcvtsi2s{s,d} intrinsic sequences from clang
6622// which produce unnecessary vmovs{s,d} instructions
6623let Predicates = [HasAVX512] in {
6624def : Pat<(v4f32 (X86Movss
6625 (v4f32 VR128X:$dst),
6626 (v4f32 (scalar_to_vector (f32 (sint_to_fp GR64:$src)))))),
6627 (VCVTSI642SSZrr_Int VR128X:$dst, GR64:$src)>;
6628
6629def : Pat<(v4f32 (X86Movss
6630 (v4f32 VR128X:$dst),
6631 (v4f32 (scalar_to_vector (f32 (sint_to_fp GR32:$src)))))),
6632 (VCVTSI2SSZrr_Int VR128X:$dst, GR32:$src)>;
6633
6634def : Pat<(v2f64 (X86Movsd
6635 (v2f64 VR128X:$dst),
6636 (v2f64 (scalar_to_vector (f64 (sint_to_fp GR64:$src)))))),
6637 (VCVTSI642SDZrr_Int VR128X:$dst, GR64:$src)>;
6638
6639def : Pat<(v2f64 (X86Movsd
6640 (v2f64 VR128X:$dst),
6641 (v2f64 (scalar_to_vector (f64 (sint_to_fp GR32:$src)))))),
6642 (VCVTSI2SDZrr_Int VR128X:$dst, GR32:$src)>;
6643} // Predicates = [HasAVX512]
6644
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006645// Convert float/double to signed/unsigned int 32/64 with truncation
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006646multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC,
6647 X86VectorVTInfo _DstRC, SDNode OpNode,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006648 SDNode OpNodeRnd, OpndItins itins, string aliasStr>{
Asaf Badouh2744d212015-09-20 14:31:19 +00006649let Predicates = [HasAVX512] in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00006650 def rr : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00006651 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006652 [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))], itins.rr>,
6653 EVEX, Sched<[itins.Sched]>;
Craig Topper0e473952016-09-07 04:46:15 +00006654 let hasSideEffects = 0 in
Craig Topper1de942b2017-12-10 17:42:44 +00006655 def rrb : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00006656 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006657 [], itins.rr>, EVEX, EVEX_B, Sched<[itins.Sched]>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006658 def rm : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.ScalarMemOp:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00006659 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006660 [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))],
6661 itins.rm>, EVEX, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Simon Pilgrim916485c2016-08-18 11:22:22 +00006662
Igor Bregerc59b3a22016-08-03 10:58:05 +00006663 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
6664 (!cast<Instruction>(NAME # "rr") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
6665 def : InstAlias<asm # aliasStr # "\t\t{{sae}, $src, $dst|$dst, $src, {sae}}",
Craig Topper1de942b2017-12-10 17:42:44 +00006666 (!cast<Instruction>(NAME # "rrb") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006667 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
Simon Pilgrim916485c2016-08-18 11:22:22 +00006668 (!cast<Instruction>(NAME # "rm") _DstRC.RC:$dst,
6669 _SrcRC.ScalarMemOp:$src), 0>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006670
Craig Toppere1cac152016-06-07 07:27:54 +00006671 let isCodeGenOnly = 1 in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00006672 def rr_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
6673 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
6674 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006675 (i32 FROUND_CURRENT)))], itins.rr>,
6676 EVEX, VEX_LIG, Sched<[itins.Sched]>;
Craig Topper1de942b2017-12-10 17:42:44 +00006677 def rrb_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
Igor Bregerc59b3a22016-08-03 10:58:05 +00006678 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
6679 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006680 (i32 FROUND_NO_EXC)))], itins.rr>,
6681 EVEX,VEX_LIG , EVEX_B, Sched<[itins.Sched]>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006682 let mayLoad = 1, hasSideEffects = 0 in
6683 def rm_Int : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +00006684 (ins _SrcRC.IntScalarMemOp:$src),
Igor Bregerc59b3a22016-08-03 10:58:05 +00006685 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006686 [], itins.rm>, EVEX, VEX_LIG,
6687 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00006688 } // isCodeGenOnly = 1
Asaf Badouh2744d212015-09-20 14:31:19 +00006689} //HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006690}
6691
Asaf Badouh2744d212015-09-20 14:31:19 +00006692
Igor Bregerc59b3a22016-08-03 10:58:05 +00006693defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i32x_info,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006694 fp_to_sint, X86cvtts2IntRnd, SSE_CVT_SS2SI_32, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006695 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006696defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i64x_info,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006697 fp_to_sint, X86cvtts2IntRnd, SSE_CVT_SS2SI_64, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006698 VEX_W, XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006699defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i32x_info,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006700 fp_to_sint, X86cvtts2IntRnd, SSE_CVT_SD2SI, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006701 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006702defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i64x_info,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006703 fp_to_sint, X86cvtts2IntRnd, SSE_CVT_SD2SI, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006704 VEX_W, XD, EVEX_CD8<64, CD8VT1>;
6705
Igor Bregerc59b3a22016-08-03 10:58:05 +00006706defm VCVTTSS2USIZ: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i32x_info,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006707 fp_to_uint, X86cvtts2UIntRnd, SSE_CVT_SS2SI_32, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006708 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006709defm VCVTTSS2USI64Z: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i64x_info,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006710 fp_to_uint, X86cvtts2UIntRnd, SSE_CVT_SS2SI_64, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006711 XS,VEX_W, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006712defm VCVTTSD2USIZ: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i32x_info,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006713 fp_to_uint, X86cvtts2UIntRnd, SSE_CVT_SD2SI, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006714 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006715defm VCVTTSD2USI64Z: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i64x_info,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006716 fp_to_uint, X86cvtts2UIntRnd, SSE_CVT_SD2SI, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006717 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
6718let Predicates = [HasAVX512] in {
6719 def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006720 (VCVTTSS2SIZrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006721 def : Pat<(i32 (int_x86_sse_cvttss2si sse_load_f32:$src)),
6722 (VCVTTSS2SIZrm_Int ssmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006723 def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006724 (VCVTTSS2SI64Zrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006725 def : Pat<(i64 (int_x86_sse_cvttss2si64 sse_load_f32:$src)),
6726 (VCVTTSS2SI64Zrm_Int ssmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006727 def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006728 (VCVTTSD2SIZrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006729 def : Pat<(i32 (int_x86_sse2_cvttsd2si sse_load_f64:$src)),
6730 (VCVTTSD2SIZrm_Int sdmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006731 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006732 (VCVTTSD2SI64Zrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006733 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 sse_load_f64:$src)),
6734 (VCVTTSD2SI64Zrm_Int sdmem:$src)>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00006735} // HasAVX512
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006736
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006737//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006738// AVX-512 Convert form float to double and back
6739//===----------------------------------------------------------------------===//
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006740
Asaf Badouh2744d212015-09-20 14:31:19 +00006741multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006742 X86VectorVTInfo _Src, SDNode OpNode, OpndItins itins> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00006743 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006744 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006745 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00006746 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Toppera02e3942016-09-23 06:24:43 +00006747 (_Src.VT _Src.RC:$src2),
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006748 (i32 FROUND_CURRENT))), itins.rr>,
6749 EVEX_4V, VEX_LIG, Sched<[itins.Sched]>;
Ayman Musa6e670cf2017-02-23 07:24:21 +00006750 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper08b413a2017-03-13 05:14:44 +00006751 (ins _.RC:$src1, _Src.IntScalarMemOp:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006752 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00006753 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Topper08b413a2017-03-13 05:14:44 +00006754 (_Src.VT _Src.ScalarIntMemCPat:$src2),
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006755 (i32 FROUND_CURRENT))), itins.rm>,
6756 EVEX_4V, VEX_LIG,
6757 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Ayman Musa6e670cf2017-02-23 07:24:21 +00006758
Craig Topperd2011e32017-02-25 18:43:42 +00006759 let isCodeGenOnly = 1, hasSideEffects = 0 in {
6760 def rr : I<opc, MRMSrcReg, (outs _.FRC:$dst),
6761 (ins _.FRC:$src1, _Src.FRC:$src2),
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006762 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", [],
6763 itins.rr>, EVEX_4V, VEX_LIG, Sched<[itins.Sched]>;
Craig Topperd2011e32017-02-25 18:43:42 +00006764 let mayLoad = 1 in
6765 def rm : I<opc, MRMSrcMem, (outs _.FRC:$dst),
6766 (ins _.FRC:$src1, _Src.ScalarMemOp:$src2),
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006767 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", [],
6768 itins.rm>, EVEX_4V, VEX_LIG,
6769 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topperd2011e32017-02-25 18:43:42 +00006770 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006771}
6772
Asaf Badouh2744d212015-09-20 14:31:19 +00006773// Scalar Coversion with SAE - suppress all exceptions
6774multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006775 X86VectorVTInfo _Src, SDNode OpNodeRnd, OpndItins itins> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00006776 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006777 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006778 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Toppera58abd12016-05-09 05:34:12 +00006779 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00006780 (_Src.VT _Src.RC:$src2),
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006781 (i32 FROUND_NO_EXC))), itins.rr>,
6782 EVEX_4V, VEX_LIG, EVEX_B, Sched<[itins.Sched]>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006783}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006784
Asaf Badouh2744d212015-09-20 14:31:19 +00006785// Scalar Conversion with rounding control (RC)
6786multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006787 X86VectorVTInfo _Src, SDNode OpNodeRnd, OpndItins itins> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00006788 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006789 (ins _.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006790 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Toppera58abd12016-05-09 05:34:12 +00006791 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006792 (_Src.VT _Src.RC:$src2), (i32 imm:$rc))),
Craig Toppera2f55282017-12-10 03:16:36 +00006793 itins.rr>,
6794 EVEX_4V, VEX_LIG, Sched<[itins.Sched]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006795 EVEX_B, EVEX_RC;
6796}
Craig Toppera02e3942016-09-23 06:24:43 +00006797multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006798 SDNode OpNodeRnd, OpndItins itins,
6799 X86VectorVTInfo _src, X86VectorVTInfo _dst> {
Asaf Badouh2744d212015-09-20 14:31:19 +00006800 let Predicates = [HasAVX512] in {
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006801 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd, itins>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006802 avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006803 OpNodeRnd, itins>, VEX_W, EVEX_CD8<64, CD8VT1>, XD;
Asaf Badouh2744d212015-09-20 14:31:19 +00006804 }
6805}
6806
Craig Toppera02e3942016-09-23 06:24:43 +00006807multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006808 SDNode OpNodeRnd, OpndItins itins,
6809 X86VectorVTInfo _src, X86VectorVTInfo _dst> {
Asaf Badouh2744d212015-09-20 14:31:19 +00006810 let Predicates = [HasAVX512] in {
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006811 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd, itins>,
6812 avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd, itins>,
Michael Zuckerman4b88a772016-12-18 14:29:00 +00006813 EVEX_CD8<32, CD8VT1>, XS;
Asaf Badouh2744d212015-09-20 14:31:19 +00006814 }
6815}
Craig Toppera02e3942016-09-23 06:24:43 +00006816defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss",
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006817 X86froundRnd, SSE_CVT_SD2SS, f64x_info,
6818 f32x_info>, NotMemoryFoldable;
Craig Toppera02e3942016-09-23 06:24:43 +00006819defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd",
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006820 X86fpextRnd, SSE_CVT_SS2SD, f32x_info,
6821 f64x_info>, NotMemoryFoldable;
Asaf Badouh2744d212015-09-20 14:31:19 +00006822
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006823def : Pat<(f64 (fpextend FR32X:$src)),
Craig Topperafc3c822017-11-07 04:44:22 +00006824 (VCVTSS2SDZrr (f64 (IMPLICIT_DEF)), FR32X:$src)>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006825 Requires<[HasAVX512]>;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006826def : Pat<(f64 (fpextend (loadf32 addr:$src))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006827 (VCVTSS2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006828 Requires<[HasAVX512]>;
6829
6830def : Pat<(f64 (extloadf32 addr:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006831 (VCVTSS2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006832 Requires<[HasAVX512, OptForSize]>;
6833
Asaf Badouh2744d212015-09-20 14:31:19 +00006834def : Pat<(f64 (extloadf32 addr:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006835 (VCVTSS2SDZrr (f64 (IMPLICIT_DEF)), (VMOVSSZrm addr:$src))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006836 Requires<[HasAVX512, OptForSpeed]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006837
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006838def : Pat<(f32 (fpround FR64X:$src)),
Craig Topperafc3c822017-11-07 04:44:22 +00006839 (VCVTSD2SSZrr (f32 (IMPLICIT_DEF)), FR64X:$src)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006840 Requires<[HasAVX512]>;
Elad Cohen0c260102017-01-11 09:11:48 +00006841
6842def : Pat<(v4f32 (X86Movss
6843 (v4f32 VR128X:$dst),
6844 (v4f32 (scalar_to_vector
6845 (f32 (fpround (f64 (extractelt VR128X:$src, (iPTR 0))))))))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006846 (VCVTSD2SSZrr_Int VR128X:$dst, VR128X:$src)>,
Elad Cohen0c260102017-01-11 09:11:48 +00006847 Requires<[HasAVX512]>;
6848
6849def : Pat<(v2f64 (X86Movsd
6850 (v2f64 VR128X:$dst),
6851 (v2f64 (scalar_to_vector
6852 (f64 (fpextend (f32 (extractelt VR128X:$src, (iPTR 0))))))))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006853 (VCVTSS2SDZrr_Int VR128X:$dst, VR128X:$src)>,
Elad Cohen0c260102017-01-11 09:11:48 +00006854 Requires<[HasAVX512]>;
6855
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006856//===----------------------------------------------------------------------===//
6857// AVX-512 Vector convert from signed/unsigned integer to float/double
6858// and from float/double to signed/unsigned integer
6859//===----------------------------------------------------------------------===//
6860
6861multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006862 X86VectorVTInfo _Src, SDNode OpNode, OpndItins itins,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006863 string Broadcast = _.BroadcastStr,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006864 string Alias = "", X86MemOperand MemOp = _Src.MemOp> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006865
6866 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6867 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006868 (_.VT (OpNode (_Src.VT _Src.RC:$src))), itins.rr>,
6869 EVEX, Sched<[itins.Sched]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006870
6871 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Coby Tayree97e9cf62016-11-20 17:09:56 +00006872 (ins MemOp:$src), OpcodeStr#Alias, "$src", "$src",
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006873 (_.VT (OpNode (_Src.VT
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006874 (bitconvert (_Src.LdFrag addr:$src))))), itins.rm>,
6875 EVEX, Sched<[itins.Sched.Folded]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006876
6877 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006878 (ins _Src.ScalarMemOp:$src), OpcodeStr,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006879 "${src}"##Broadcast, "${src}"##Broadcast,
6880 (_.VT (OpNode (_Src.VT
6881 (X86VBroadcast (_Src.ScalarLdFrag addr:$src)))
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006882 )), itins.rm>, EVEX, EVEX_B,
6883 Sched<[itins.Sched.Folded]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006884}
6885// Coversion with SAE - suppress all exceptions
6886multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006887 X86VectorVTInfo _Src, SDNode OpNodeRnd,
6888 OpndItins itins> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006889 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6890 (ins _Src.RC:$src), OpcodeStr,
6891 "{sae}, $src", "$src, {sae}",
6892 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src),
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006893 (i32 FROUND_NO_EXC))), itins.rr>,
6894 EVEX, EVEX_B, Sched<[itins.Sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006895}
6896
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006897// Conversion with rounding control (RC)
6898multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006899 X86VectorVTInfo _Src, SDNode OpNodeRnd,
6900 OpndItins itins> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006901 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6902 (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr,
6903 "$rc, $src", "$src, $rc",
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006904 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc))),
6905 itins.rr>, EVEX, EVEX_B, EVEX_RC, Sched<[itins.Sched]>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006906}
6907
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006908// Extend Float to Double
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006909multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr,
6910 OpndItins itins> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006911 let Predicates = [HasAVX512] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006912 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info,
6913 fpextend, itins>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006914 avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006915 X86vfpextRnd, itins>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006916 }
6917 let Predicates = [HasVLX] in {
6918 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006919 X86vfpext, itins, "{1to2}", "", f64mem>, EVEX_V128;
6920 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fpextend,
6921 itins>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006922 }
6923}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006924
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006925// Truncate Double to Float
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006926multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr, OpndItins itins> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006927 let Predicates = [HasAVX512] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006928 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fpround, itins>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006929 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006930 X86vfproundRnd, itins>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006931 }
6932 let Predicates = [HasVLX] in {
6933 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006934 X86vfpround, itins, "{1to2}", "{x}">, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006935 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fpround,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006936 itins, "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006937
6938 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6939 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6940 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6941 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0>;
6942 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6943 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6944 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6945 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006946 }
6947}
6948
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006949defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps", SSE_CVT_PD2PS>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006950 VEX_W, PD, EVEX_CD8<64, CD8VF>;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006951defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd", SSE_CVT_PS2PD>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006952 PS, EVEX_CD8<32, CD8VH>;
6953
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006954def : Pat<(v8f64 (extloadv8f32 addr:$src)),
6955 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006956
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006957let Predicates = [HasVLX] in {
Craig Topperee277e12017-10-14 05:55:42 +00006958 let AddedComplexity = 15 in {
6959 def : Pat<(X86vzmovl (v2f64 (bitconvert
6960 (v4f32 (X86vfpround (v2f64 VR128X:$src)))))),
6961 (VCVTPD2PSZ128rr VR128X:$src)>;
6962 def : Pat<(X86vzmovl (v2f64 (bitconvert
6963 (v4f32 (X86vfpround (loadv2f64 addr:$src)))))),
6964 (VCVTPD2PSZ128rm addr:$src)>;
6965 }
Craig Topper5471fc22016-11-06 04:12:52 +00006966 def : Pat<(v2f64 (extloadv2f32 addr:$src)),
6967 (VCVTPS2PDZ128rm addr:$src)>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006968 def : Pat<(v4f64 (extloadv4f32 addr:$src)),
6969 (VCVTPS2PDZ256rm addr:$src)>;
6970}
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00006971
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006972// Convert Signed/Unsigned Doubleword to Double
6973multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006974 SDNode OpNode128, OpndItins itins> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006975 // No rounding in this op
6976 let Predicates = [HasAVX512] in
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006977 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode,
6978 itins>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006979
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006980 let Predicates = [HasVLX] in {
6981 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006982 OpNode128, itins, "{1to2}", "", i64mem>, EVEX_V128;
6983 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode,
6984 itins>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006985 }
6986}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006987
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006988// Convert Signed/Unsigned Doubleword to Float
6989multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006990 SDNode OpNodeRnd, OpndItins itins> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006991 let Predicates = [HasAVX512] in
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006992 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode,
6993 itins>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006994 avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006995 OpNodeRnd, itins>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006996
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006997 let Predicates = [HasVLX] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006998 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode,
6999 itins>, EVEX_V128;
7000 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode,
7001 itins>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007002 }
7003}
7004
7005// Convert Float to Signed/Unsigned Doubleword with truncation
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007006multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
7007 SDNode OpNodeRnd, OpndItins itins> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007008 let Predicates = [HasAVX512] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007009 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode,
7010 itins>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007011 avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007012 OpNodeRnd, itins>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007013 }
7014 let Predicates = [HasVLX] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007015 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode,
7016 itins>, EVEX_V128;
7017 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode,
7018 itins>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007019 }
7020}
7021
7022// Convert Float to Signed/Unsigned Doubleword
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007023multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
7024 SDNode OpNodeRnd, OpndItins itins> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007025 let Predicates = [HasAVX512] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007026 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode,
7027 itins>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007028 avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007029 OpNodeRnd, itins>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007030 }
7031 let Predicates = [HasVLX] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007032 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode,
7033 itins>, EVEX_V128;
7034 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode,
7035 itins>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007036 }
7037}
7038
7039// Convert Double to Signed/Unsigned Doubleword with truncation
Craig Topper731bf9c2016-11-09 07:31:32 +00007040multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007041 SDNode OpNode128, SDNode OpNodeRnd,
7042 OpndItins itins> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007043 let Predicates = [HasAVX512] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007044 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode,
7045 itins>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007046 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007047 OpNodeRnd, itins>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007048 }
7049 let Predicates = [HasVLX] in {
7050 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
Craig Topper731bf9c2016-11-09 07:31:32 +00007051 // memory forms of these instructions in Asm Parser. They have the same
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007052 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
7053 // due to the same reason.
Craig Topper731bf9c2016-11-09 07:31:32 +00007054 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007055 OpNode128, itins, "{1to2}", "{x}">, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007056 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007057 itins, "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00007058
7059 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7060 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
7061 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7062 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0>;
7063 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7064 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
7065 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7066 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007067 }
7068}
7069
7070// Convert Double to Signed/Unsigned Doubleword
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007071multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
7072 SDNode OpNodeRnd, OpndItins itins> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007073 let Predicates = [HasAVX512] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007074 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode,
7075 itins>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007076 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007077 OpNodeRnd, itins>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007078 }
7079 let Predicates = [HasVLX] in {
7080 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
7081 // memory forms of these instructions in Asm Parcer. They have the same
7082 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
7083 // due to the same reason.
7084 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007085 itins, "{1to2}", "{x}">, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007086 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007087 itins, "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00007088
7089 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7090 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
7091 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7092 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0>;
7093 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7094 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
7095 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7096 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007097 }
7098}
7099
7100// Convert Double to Signed/Unsigned Quardword
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007101multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
7102 SDNode OpNodeRnd, OpndItins itins> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007103 let Predicates = [HasDQI] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007104 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode,
7105 itins>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007106 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007107 OpNodeRnd,itins>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007108 }
7109 let Predicates = [HasDQI, HasVLX] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007110 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode,
7111 itins>, EVEX_V128;
7112 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode,
7113 itins>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007114 }
7115}
7116
7117// Convert Double to Signed/Unsigned Quardword with truncation
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007118multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
7119 SDNode OpNodeRnd, OpndItins itins> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007120 let Predicates = [HasDQI] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007121 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode,
7122 itins>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007123 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007124 OpNodeRnd, itins>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007125 }
7126 let Predicates = [HasDQI, HasVLX] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007127 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode,
7128 itins>, EVEX_V128;
7129 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode,
7130 itins>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007131 }
7132}
7133
7134// Convert Signed/Unsigned Quardword to Double
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007135multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
7136 SDNode OpNodeRnd, OpndItins itins> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007137 let Predicates = [HasDQI] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007138 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode,
7139 itins>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007140 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007141 OpNodeRnd, itins>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007142 }
7143 let Predicates = [HasDQI, HasVLX] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007144 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode,
7145 itins>, EVEX_V128;
7146 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode,
7147 itins>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007148 }
7149}
7150
7151// Convert Float to Signed/Unsigned Quardword
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007152multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
7153 SDNode OpNodeRnd, OpndItins itins> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007154 let Predicates = [HasDQI] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007155 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode,
7156 itins>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007157 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007158 OpNodeRnd, itins>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007159 }
7160 let Predicates = [HasDQI, HasVLX] in {
7161 // Explicitly specified broadcast string, since we take only 2 elements
7162 // from v4f32x_info source
7163 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007164 itins, "{1to2}", "", f64mem>, EVEX_V128;
7165 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode,
7166 itins>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007167 }
7168}
7169
7170// Convert Float to Signed/Unsigned Quardword with truncation
Craig Toppera39b6502016-12-10 06:02:48 +00007171multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007172 SDNode OpNode128, SDNode OpNodeRnd, OpndItins itins> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007173 let Predicates = [HasDQI] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007174 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode,
7175 itins>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007176 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007177 OpNodeRnd, itins>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007178 }
7179 let Predicates = [HasDQI, HasVLX] in {
7180 // Explicitly specified broadcast string, since we take only 2 elements
7181 // from v4f32x_info source
Craig Toppera39b6502016-12-10 06:02:48 +00007182 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode128,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007183 itins, "{1to2}", "", f64mem>, EVEX_V128;
7184 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode,
7185 itins>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007186 }
7187}
7188
7189// Convert Signed/Unsigned Quardword to Float
Simon Pilgrima3af7962016-11-24 12:13:46 +00007190multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007191 SDNode OpNode128, SDNode OpNodeRnd, OpndItins itins> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007192 let Predicates = [HasDQI] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007193 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode,
7194 itins>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007195 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007196 OpNodeRnd, itins>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007197 }
7198 let Predicates = [HasDQI, HasVLX] in {
7199 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
7200 // memory forms of these instructions in Asm Parcer. They have the same
7201 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
7202 // due to the same reason.
Simon Pilgrima3af7962016-11-24 12:13:46 +00007203 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode128,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007204 itins, "{1to2}", "{x}">, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007205 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007206 itins, "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00007207
7208 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7209 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
7210 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7211 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0>;
7212 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7213 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
7214 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7215 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007216 }
7217}
7218
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007219defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86VSintToFP,
7220 SSE_CVT_I2PD>, XS, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007221
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007222defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007223 X86VSintToFpRnd, SSE_CVT_I2PS>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007224 PS, EVEX_CD8<32, CD8VF>;
7225
7226defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007227 X86cvttp2siRnd, SSE_CVT_PS2I>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007228 XS, EVEX_CD8<32, CD8VF>;
7229
Simon Pilgrima3af7962016-11-24 12:13:46 +00007230defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint, X86cvttp2si,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007231 X86cvttp2siRnd, SSE_CVT_PD2I>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007232 PD, VEX_W, EVEX_CD8<64, CD8VF>;
7233
7234defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007235 X86cvttp2uiRnd, SSE_CVT_PS2I>, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007236 EVEX_CD8<32, CD8VF>;
7237
Craig Topperf334ac192016-11-09 07:48:51 +00007238defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007239 X86cvttp2ui, X86cvttp2uiRnd, SSE_CVT_PD2I>,
7240 PS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007241
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007242defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp,
7243 X86VUintToFP, SSE_CVT_I2PD>, XS,
7244 EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007245
7246defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007247 X86VUintToFpRnd, SSE_CVT_I2PS>, XD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007248 EVEX_CD8<32, CD8VF>;
7249
Craig Topper19e04b62016-05-19 06:13:58 +00007250defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtp2Int,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007251 X86cvtp2IntRnd, SSE_CVT_PS2I>, PD,
7252 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007253
Craig Topper19e04b62016-05-19 06:13:58 +00007254defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtp2Int,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007255 X86cvtp2IntRnd, SSE_CVT_PD2I>, XD,
7256 VEX_W, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00007257
Craig Topper19e04b62016-05-19 06:13:58 +00007258defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtp2UInt,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007259 X86cvtp2UIntRnd, SSE_CVT_PS2I>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007260 PS, EVEX_CD8<32, CD8VF>;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007261
Craig Topper19e04b62016-05-19 06:13:58 +00007262defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtp2UInt,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007263 X86cvtp2UIntRnd, SSE_CVT_PD2I>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007264 PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007265
Craig Topper19e04b62016-05-19 06:13:58 +00007266defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtp2Int,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007267 X86cvtp2IntRnd, SSE_CVT_PD2I>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007268 PD, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00007269
Craig Topper19e04b62016-05-19 06:13:58 +00007270defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtp2Int,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007271 X86cvtp2IntRnd, SSE_CVT_PS2I>, PD,
7272 EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007273
Craig Topper19e04b62016-05-19 06:13:58 +00007274defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtp2UInt,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007275 X86cvtp2UIntRnd, SSE_CVT_PD2I>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007276 PD, EVEX_CD8<64, CD8VF>;
7277
Craig Topper19e04b62016-05-19 06:13:58 +00007278defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtp2UInt,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007279 X86cvtp2UIntRnd, SSE_CVT_PS2I>, PD,
7280 EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007281
7282defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007283 X86cvttp2siRnd, SSE_CVT_PD2I>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007284 PD, EVEX_CD8<64, CD8VF>;
7285
Craig Toppera39b6502016-12-10 06:02:48 +00007286defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint, X86cvttp2si,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007287 X86cvttp2siRnd, SSE_CVT_PS2I>, PD,
7288 EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007289
7290defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007291 X86cvttp2uiRnd, SSE_CVT_PD2I>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007292 PD, EVEX_CD8<64, CD8VF>;
7293
Craig Toppera39b6502016-12-10 06:02:48 +00007294defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint, X86cvttp2ui,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007295 X86cvttp2uiRnd, SSE_CVT_PS2I>, PD,
7296 EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007297
7298defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007299 X86VSintToFpRnd, SSE_CVT_I2PD>, VEX_W, XS,
7300 EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007301
7302defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007303 X86VUintToFpRnd, SSE_CVT_I2PD>, VEX_W, XS,
7304 EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007305
Simon Pilgrima3af7962016-11-24 12:13:46 +00007306defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp, X86VSintToFP,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007307 X86VSintToFpRnd, SSE_CVT_I2PS>, VEX_W, PS,
7308 EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007309
Simon Pilgrima3af7962016-11-24 12:13:46 +00007310defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp, X86VUintToFP,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007311 X86VUintToFpRnd, SSE_CVT_I2PS>, VEX_W, XD,
7312 EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007313
Craig Toppere38c57a2015-11-27 05:44:02 +00007314let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007315def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00007316 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00007317 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
7318 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00007319
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00007320def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
7321 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00007322 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
7323 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00007324
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00007325def : Pat<(v4i32 (fp_to_uint (v4f64 VR256X:$src1))),
7326 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00007327 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7328 VR256X:$src1, sub_ymm)))), sub_xmm)>;
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00007329
Simon Pilgrima3af7962016-11-24 12:13:46 +00007330def : Pat<(v4i32 (X86cvttp2ui (v2f64 VR128X:$src))),
Craig Topperf334ac192016-11-09 07:48:51 +00007331 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
7332 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7333 VR128X:$src, sub_xmm)))), sub_xmm)>;
7334
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00007335def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
7336 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00007337 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
7338 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00007339
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00007340def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
7341 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00007342 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
7343 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007344
Cameron McInallyf10a7c92014-06-18 14:04:37 +00007345def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
7346 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
Craig Topper61403202016-09-19 02:53:43 +00007347 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
7348 VR128X:$src1, sub_xmm)))), sub_ymm)>;
Simon Pilgrim096b6d42016-11-20 14:03:23 +00007349
Simon Pilgrima3af7962016-11-24 12:13:46 +00007350def : Pat<(v2f64 (X86VUintToFP (v4i32 VR128X:$src1))),
Simon Pilgrim096b6d42016-11-20 14:03:23 +00007351 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
7352 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
7353 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007354}
7355
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00007356let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00007357 let AddedComplexity = 15 in {
7358 def : Pat<(X86vzmovl (v2i64 (bitconvert
7359 (v4i32 (X86cvtp2Int (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007360 (VCVTPD2DQZ128rr VR128X:$src)>;
Craig Topper009f0aa2017-10-14 04:18:10 +00007361 def : Pat<(X86vzmovl (v2i64 (bitconvert
Craig Topperf7e77772017-10-14 07:04:48 +00007362 (v4i32 (X86cvtp2Int (loadv2f64 addr:$src)))))),
7363 (VCVTPD2DQZ128rm addr:$src)>;
7364 def : Pat<(X86vzmovl (v2i64 (bitconvert
Craig Topper009f0aa2017-10-14 04:18:10 +00007365 (v4i32 (X86cvtp2UInt (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007366 (VCVTPD2UDQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00007367 def : Pat<(X86vzmovl (v2i64 (bitconvert
Simon Pilgrima3af7962016-11-24 12:13:46 +00007368 (v4i32 (X86cvttp2si (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007369 (VCVTTPD2DQZ128rr VR128X:$src)>;
Craig Topper009f0aa2017-10-14 04:18:10 +00007370 def : Pat<(X86vzmovl (v2i64 (bitconvert
Craig Topperf7e77772017-10-14 07:04:48 +00007371 (v4i32 (X86cvttp2si (loadv2f64 addr:$src)))))),
7372 (VCVTTPD2DQZ128rm addr:$src)>;
7373 def : Pat<(X86vzmovl (v2i64 (bitconvert
Craig Topper009f0aa2017-10-14 04:18:10 +00007374 (v4i32 (X86cvttp2ui (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007375 (VCVTTPD2UDQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00007376 }
Craig Topperd7467472017-10-14 04:18:09 +00007377
7378 def : Pat<(v2f64 (X86VSintToFP (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7379 (VCVTDQ2PDZ128rm addr:$src)>;
7380 def : Pat<(v2f64 (X86VSintToFP (bc_v4i32 (v2i64 (X86vzload addr:$src))))),
7381 (VCVTDQ2PDZ128rm addr:$src)>;
7382
7383 def : Pat<(v2f64 (X86VUintToFP (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7384 (VCVTUDQ2PDZ128rm addr:$src)>;
7385 def : Pat<(v2f64 (X86VUintToFP (bc_v4i32 (v2i64 (X86vzload addr:$src))))),
7386 (VCVTUDQ2PDZ128rm addr:$src)>;
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00007387}
7388
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007389let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007390 def : Pat<(v8f32 (fpround (loadv8f64 addr:$src))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007391 (VCVTPD2PSZrm addr:$src)>;
7392 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
7393 (VCVTPS2PDZrm addr:$src)>;
7394}
7395
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00007396let Predicates = [HasDQI, HasVLX] in {
7397 let AddedComplexity = 15 in {
7398 def : Pat<(X86vzmovl (v2f64 (bitconvert
7399 (v4f32 (X86VSintToFP (v2i64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007400 (VCVTQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00007401 def : Pat<(X86vzmovl (v2f64 (bitconvert
7402 (v4f32 (X86VUintToFP (v2i64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007403 (VCVTUQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00007404 }
7405}
7406
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007407let Predicates = [HasDQI, NoVLX] in {
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00007408def : Pat<(v2i64 (fp_to_sint (v2f64 VR128X:$src1))),
7409 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
7410 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7411 VR128X:$src1, sub_xmm)))), sub_xmm)>;
7412
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007413def : Pat<(v4i64 (fp_to_sint (v4f32 VR128X:$src1))),
7414 (EXTRACT_SUBREG (v8i64 (VCVTTPS2QQZrr
7415 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
7416 VR128X:$src1, sub_xmm)))), sub_ymm)>;
7417
7418def : Pat<(v4i64 (fp_to_sint (v4f64 VR256X:$src1))),
7419 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
7420 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7421 VR256X:$src1, sub_ymm)))), sub_ymm)>;
7422
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00007423def : Pat<(v2i64 (fp_to_uint (v2f64 VR128X:$src1))),
7424 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
7425 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7426 VR128X:$src1, sub_xmm)))), sub_xmm)>;
7427
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007428def : Pat<(v4i64 (fp_to_uint (v4f32 VR128X:$src1))),
7429 (EXTRACT_SUBREG (v8i64 (VCVTTPS2UQQZrr
7430 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
7431 VR128X:$src1, sub_xmm)))), sub_ymm)>;
7432
7433def : Pat<(v4i64 (fp_to_uint (v4f64 VR256X:$src1))),
7434 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
7435 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7436 VR256X:$src1, sub_ymm)))), sub_ymm)>;
7437
7438def : Pat<(v4f32 (sint_to_fp (v4i64 VR256X:$src1))),
7439 (EXTRACT_SUBREG (v8f32 (VCVTQQ2PSZrr
7440 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7441 VR256X:$src1, sub_ymm)))), sub_xmm)>;
7442
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00007443def : Pat<(v2f64 (sint_to_fp (v2i64 VR128X:$src1))),
7444 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
7445 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7446 VR128X:$src1, sub_xmm)))), sub_xmm)>;
7447
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007448def : Pat<(v4f64 (sint_to_fp (v4i64 VR256X:$src1))),
7449 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
7450 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7451 VR256X:$src1, sub_ymm)))), sub_ymm)>;
7452
7453def : Pat<(v4f32 (uint_to_fp (v4i64 VR256X:$src1))),
7454 (EXTRACT_SUBREG (v8f32 (VCVTUQQ2PSZrr
7455 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7456 VR256X:$src1, sub_ymm)))), sub_xmm)>;
7457
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00007458def : Pat<(v2f64 (uint_to_fp (v2i64 VR128X:$src1))),
7459 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
7460 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7461 VR128X:$src1, sub_xmm)))), sub_xmm)>;
7462
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007463def : Pat<(v4f64 (uint_to_fp (v4i64 VR256X:$src1))),
7464 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
7465 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7466 VR256X:$src1, sub_ymm)))), sub_ymm)>;
7467}
7468
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00007469//===----------------------------------------------------------------------===//
7470// Half precision conversion instructions
7471//===----------------------------------------------------------------------===//
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007472
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007473multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007474 X86MemOperand x86memop, PatFrag ld_frag,
7475 OpndItins itins> {
Craig Toppercf8e6d02017-11-07 07:13:03 +00007476 defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst),
7477 (ins _src.RC:$src), "vcvtph2ps", "$src", "$src",
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007478 (X86cvtph2ps (_src.VT _src.RC:$src)),itins.rr>,
7479 T8PD, Sched<[itins.Sched]>;
Craig Toppercf8e6d02017-11-07 07:13:03 +00007480 defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst),
7481 (ins x86memop:$src), "vcvtph2ps", "$src", "$src",
7482 (X86cvtph2ps (_src.VT
7483 (bitconvert
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007484 (ld_frag addr:$src)))), itins.rm>,
7485 T8PD, Sched<[itins.Sched.Folded]>;
Asaf Badouh7c522452015-10-22 14:01:16 +00007486}
7487
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007488multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src,
7489 OpndItins itins> {
Craig Topperc89e2822017-12-10 09:14:38 +00007490 defm rrb : AVX512_maskable<0x13, MRMSrcReg, _dest, (outs _dest.RC:$dst),
7491 (ins _src.RC:$src), "vcvtph2ps",
7492 "{sae}, $src", "$src, {sae}",
7493 (X86cvtph2psRnd (_src.VT _src.RC:$src),
7494 (i32 FROUND_NO_EXC)), itins.rr>,
7495 T8PD, EVEX_B, Sched<[itins.Sched]>;
Asaf Badouh7c522452015-10-22 14:01:16 +00007496}
7497
Craig Toppere7fb3002017-11-07 07:13:07 +00007498let Predicates = [HasAVX512] in
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007499 defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64,
7500 SSE_CVT_PH2PS>,
7501 avx512_cvtph2ps_sae<v16f32_info, v16i16x_info, SSE_CVT_PH2PS>,
Asaf Badouh7c522452015-10-22 14:01:16 +00007502 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
Craig Toppere7fb3002017-11-07 07:13:07 +00007503
7504let Predicates = [HasVLX] in {
7505 defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem,
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007506 loadv2i64, SSE_CVT_PH2PS>, EVEX, EVEX_V256,
7507 EVEX_CD8<32, CD8VH>;
Craig Toppere7fb3002017-11-07 07:13:07 +00007508 defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem,
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007509 loadv2i64, SSE_CVT_PH2PS>, EVEX, EVEX_V128,
7510 EVEX_CD8<32, CD8VH>;
Craig Toppere7fb3002017-11-07 07:13:07 +00007511
7512 // Pattern match vcvtph2ps of a scalar i64 load.
7513 def : Pat<(v4f32 (X86cvtph2ps (v8i16 (vzmovl_v2i64 addr:$src)))),
7514 (VCVTPH2PSZ128rm addr:$src)>;
7515 def : Pat<(v4f32 (X86cvtph2ps (v8i16 (vzload_v2i64 addr:$src)))),
7516 (VCVTPH2PSZ128rm addr:$src)>;
7517 def : Pat<(v4f32 (X86cvtph2ps (v8i16 (bitconvert
7518 (v2i64 (scalar_to_vector (loadi64 addr:$src))))))),
7519 (VCVTPH2PSZ128rm addr:$src)>;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00007520}
7521
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007522multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007523 X86MemOperand x86memop, OpndItins itins> {
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007524 defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00007525 (ins _src.RC:$src1, i32u8imm:$src2),
7526 "vcvtps2ph", "$src2, $src1", "$src1, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007527 (X86cvtps2ph (_src.VT _src.RC:$src1),
Craig Topperd8688702016-09-21 03:58:44 +00007528 (i32 imm:$src2)),
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007529 itins.rr, 0, 0>, AVX512AIi8Base, Sched<[itins.Sched]>;
Craig Topper65e6d0b2017-11-08 04:00:31 +00007530 let hasSideEffects = 0, mayStore = 1 in {
7531 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
7532 (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2),
7533 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007534 [], itins.rm>, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper65e6d0b2017-11-08 04:00:31 +00007535 def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs),
7536 (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2),
7537 "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007538 [], itins.rm>, EVEX_K, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper65e6d0b2017-11-08 04:00:31 +00007539 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00007540}
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007541
7542multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src,
7543 OpndItins itins> {
Craig Topperd8688702016-09-21 03:58:44 +00007544 let hasSideEffects = 0 in
Craig Topper1de942b2017-12-10 17:42:44 +00007545 defm rrb : AVX512_maskable_in_asm<0x1D, MRMDestReg, _dest,
Craig Topperd8688702016-09-21 03:58:44 +00007546 (outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00007547 (ins _src.RC:$src1, i32u8imm:$src2),
7548 "vcvtps2ph", "$src2, {sae}, $src1", "$src1, {sae}, $src2",
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007549 [], itins.rr>, EVEX_B, AVX512AIi8Base, Sched<[itins.Sched]>;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007550}
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007551
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007552let Predicates = [HasAVX512] in {
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007553 defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem,
7554 SSE_CVT_PS2PH>,
7555 avx512_cvtps2ph_sae<v16i16x_info, v16f32_info,
7556 SSE_CVT_PS2PH>, EVEX, EVEX_V512,
7557 EVEX_CD8<32, CD8VH>;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007558 let Predicates = [HasVLX] in {
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007559 defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem,
7560 SSE_CVT_PS2PH>, EVEX, EVEX_V256,
7561 EVEX_CD8<32, CD8VH>;
7562 defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f64mem,
7563 SSE_CVT_PS2PH>, EVEX, EVEX_V128,
7564 EVEX_CD8<32, CD8VH>;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007565 }
Craig Topper65e6d0b2017-11-08 04:00:31 +00007566
7567 def : Pat<(store (f64 (extractelt
7568 (bc_v2f64 (v8i16 (X86cvtps2ph VR128X:$src1, i32:$src2))),
7569 (iPTR 0))), addr:$dst),
7570 (VCVTPS2PHZ128mr addr:$dst, VR128X:$src1, imm:$src2)>;
7571 def : Pat<(store (i64 (extractelt
7572 (bc_v2i64 (v8i16 (X86cvtps2ph VR128X:$src1, i32:$src2))),
7573 (iPTR 0))), addr:$dst),
7574 (VCVTPS2PHZ128mr addr:$dst, VR128X:$src1, imm:$src2)>;
7575 def : Pat<(store (v8i16 (X86cvtps2ph VR256X:$src1, i32:$src2)), addr:$dst),
7576 (VCVTPS2PHZ256mr addr:$dst, VR256X:$src1, imm:$src2)>;
7577 def : Pat<(store (v16i16 (X86cvtps2ph VR512:$src1, i32:$src2)), addr:$dst),
7578 (VCVTPS2PHZmr addr:$dst, VR512:$src1, imm:$src2)>;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007579}
Asaf Badouh2489f352015-12-02 08:17:51 +00007580
Craig Topper9820e342016-09-20 05:44:47 +00007581// Patterns for matching conversions from float to half-float and vice versa.
Craig Topperb3b50332016-09-19 02:53:37 +00007582let Predicates = [HasVLX] in {
7583 // Use MXCSR.RC for rounding instead of explicitly specifying the default
7584 // rounding mode (Nearest-Even, encoded as 0). Both are equivalent in the
7585 // configurations we support (the default). However, falling back to MXCSR is
7586 // more consistent with other instructions, which are always controlled by it.
7587 // It's encoded as 0b100.
7588 def : Pat<(fp_to_f16 FR32X:$src),
7589 (i16 (EXTRACT_SUBREG (VMOVPDI2DIZrr (VCVTPS2PHZ128rr
7590 (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), sub_16bit))>;
7591
7592 def : Pat<(f16_to_fp GR16:$src),
7593 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
7594 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)), FR32X)) >;
7595
7596 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
7597 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
7598 (VCVTPS2PHZ128rr (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), FR32X)) >;
7599}
7600
Asaf Badouh2489f352015-12-02 08:17:51 +00007601// Unordered/Ordered scalar fp compare with Sea and set EFLAGS
Craig Topper7e664da2016-09-24 21:42:43 +00007602multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007603 string OpcodeStr, OpndItins itins> {
Craig Topper07a7d562017-07-23 03:59:39 +00007604 let hasSideEffects = 0 in
Craig Topperc89e2822017-12-10 09:14:38 +00007605 def rrb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2),
7606 !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"),
7607 [], itins.rr>, EVEX, EVEX_B, VEX_LIG, EVEX_V128,
7608 Sched<[itins.Sched]>;
Asaf Badouh2489f352015-12-02 08:17:51 +00007609}
7610
7611let Defs = [EFLAGS], Predicates = [HasAVX512] in {
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007612 defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, "vucomiss", SSE_COMIS>,
Asaf Badouh2489f352015-12-02 08:17:51 +00007613 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007614 defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, "vucomisd", SSE_COMIS>,
Asaf Badouh2489f352015-12-02 08:17:51 +00007615 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007616 defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, "vcomiss", SSE_COMIS>,
Asaf Badouh2489f352015-12-02 08:17:51 +00007617 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007618 defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, "vcomisd", SSE_COMIS>,
Asaf Badouh2489f352015-12-02 08:17:51 +00007619 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
7620}
7621
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007622let Defs = [EFLAGS], Predicates = [HasAVX512] in {
7623 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007624 "ucomiss", SSE_COMIS>, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007625 EVEX_CD8<32, CD8VT1>;
7626 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007627 "ucomisd", SSE_COMIS>, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007628 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
7629 let Pattern = []<dag> in {
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00007630 defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007631 "comiss", SSE_COMIS>, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007632 EVEX_CD8<32, CD8VT1>;
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00007633 defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007634 "comisd", SSE_COMIS>, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007635 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
7636 }
Craig Topper9dd48c82014-01-02 17:28:14 +00007637 let isCodeGenOnly = 1 in {
Ayman Musa02f95332017-01-04 08:21:54 +00007638 defm Int_VUCOMISSZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v4f32, ssmem,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007639 sse_load_f32, "ucomiss", SSE_COMIS>, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00007640 EVEX_CD8<32, CD8VT1>;
Ayman Musa02f95332017-01-04 08:21:54 +00007641 defm Int_VUCOMISDZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v2f64, sdmem,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007642 sse_load_f64, "ucomisd", SSE_COMIS>, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00007643 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007644
Ayman Musa02f95332017-01-04 08:21:54 +00007645 defm Int_VCOMISSZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v4f32, ssmem,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007646 sse_load_f32, "comiss", SSE_COMIS>, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00007647 EVEX_CD8<32, CD8VT1>;
Ayman Musa02f95332017-01-04 08:21:54 +00007648 defm Int_VCOMISDZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v2f64, sdmem,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007649 sse_load_f64, "comisd", SSE_COMIS>, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00007650 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
7651 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007652}
Michael Liao5bf95782014-12-04 05:20:33 +00007653
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007654/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
Asaf Badouheaf2da12015-09-21 10:23:53 +00007655multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007656 OpndItins itins, X86VectorVTInfo _> {
Craig Topper176f3312017-02-25 19:18:11 +00007657 let Predicates = [HasAVX512], ExeDomain = _.ExeDomain in {
Asaf Badouheaf2da12015-09-21 10:23:53 +00007658 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7659 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
7660 "$src2, $src1", "$src1, $src2",
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007661 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)), itins.rr>,
7662 EVEX_4V, Sched<[itins.Sched]>;
Asaf Badouheaf2da12015-09-21 10:23:53 +00007663 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper75d71542017-11-13 08:07:33 +00007664 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
Asaf Badouheaf2da12015-09-21 10:23:53 +00007665 "$src2, $src1", "$src1, $src2",
7666 (OpNode (_.VT _.RC:$src1),
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007667 _.ScalarIntMemCPat:$src2), itins.rm>, EVEX_4V,
7668 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007669}
7670}
7671
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007672defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", X86rcp14s, SSE_RCPS, f32x_info>,
Ayman Musa5fc6dc52017-10-08 08:32:56 +00007673 EVEX_CD8<32, CD8VT1>, T8PD, NotMemoryFoldable;
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007674defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", X86rcp14s, SSE_RCPS, f64x_info>,
Ayman Musa5fc6dc52017-10-08 08:32:56 +00007675 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD, NotMemoryFoldable;
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007676defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", X86rsqrt14s, SSE_RSQRTSS, f32x_info>,
Ayman Musa5fc6dc52017-10-08 08:32:56 +00007677 EVEX_CD8<32, CD8VT1>, T8PD, NotMemoryFoldable;
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007678defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", X86rsqrt14s, SSE_RSQRTSS, f64x_info>,
Ayman Musa5fc6dc52017-10-08 08:32:56 +00007679 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD, NotMemoryFoldable;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007680
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007681/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
7682multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007683 OpndItins itins, X86VectorVTInfo _> {
Craig Topper176f3312017-02-25 19:18:11 +00007684 let ExeDomain = _.ExeDomain in {
Robert Khasanov3e534c92014-10-28 16:37:13 +00007685 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7686 (ins _.RC:$src), OpcodeStr, "$src", "$src",
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007687 (_.FloatVT (OpNode _.RC:$src)), itins.rr>, EVEX, T8PD,
7688 Sched<[itins.Sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00007689 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7690 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
7691 (OpNode (_.FloatVT
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007692 (bitconvert (_.LdFrag addr:$src)))), itins.rm>, EVEX, T8PD,
7693 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00007694 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7695 (ins _.ScalarMemOp:$src), OpcodeStr,
7696 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
7697 (OpNode (_.FloatVT
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007698 (X86VBroadcast (_.ScalarLdFrag addr:$src)))), itins.rm>,
7699 EVEX, T8PD, EVEX_B, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper176f3312017-02-25 19:18:11 +00007700 }
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007701}
Robert Khasanov3e534c92014-10-28 16:37:13 +00007702
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007703multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode,
7704 SizeItins itins> {
7705 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, itins.s,
7706 v16f32_info>, EVEX_V512, EVEX_CD8<32, CD8VF>;
7707 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, itins.d,
7708 v8f64_info>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov3e534c92014-10-28 16:37:13 +00007709
7710 // Define only if AVX512VL feature is present.
7711 let Predicates = [HasVLX] in {
7712 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007713 OpNode, itins.s, v4f32x_info>,
Robert Khasanov3e534c92014-10-28 16:37:13 +00007714 EVEX_V128, EVEX_CD8<32, CD8VF>;
7715 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007716 OpNode, itins.s, v8f32x_info>,
Robert Khasanov3e534c92014-10-28 16:37:13 +00007717 EVEX_V256, EVEX_CD8<32, CD8VF>;
7718 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007719 OpNode, itins.d, v2f64x_info>,
Robert Khasanov3e534c92014-10-28 16:37:13 +00007720 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
7721 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007722 OpNode, itins.d, v4f64x_info>,
Robert Khasanov3e534c92014-10-28 16:37:13 +00007723 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
7724 }
7725}
7726
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007727defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86rsqrt14, SSE_RSQRT_P>;
7728defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86rcp14, SSE_RCP_P>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007729
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007730/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007731multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007732 SDNode OpNode, OpndItins itins> {
Craig Topper176f3312017-02-25 19:18:11 +00007733 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007734 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7735 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
7736 "$src2, $src1", "$src1, $src2",
7737 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007738 (i32 FROUND_CURRENT)), itins.rr>,
7739 Sched<[itins.Sched]>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007740
7741 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7742 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00007743 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007744 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007745 (i32 FROUND_NO_EXC)), itins.rm>, EVEX_B,
Craig Toppera2f55282017-12-10 03:16:36 +00007746 Sched<[itins.Sched]>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007747
7748 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper512e9e72017-11-19 05:42:54 +00007749 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007750 "$src2, $src1", "$src1, $src2",
Craig Topper512e9e72017-11-19 05:42:54 +00007751 (OpNode (_.VT _.RC:$src1), _.ScalarIntMemCPat:$src2,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007752 (i32 FROUND_CURRENT)), itins.rm>,
7753 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper176f3312017-02-25 19:18:11 +00007754 }
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007755}
7756
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007757multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
7758 SizeItins itins> {
7759 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode, itins.s>,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007760 EVEX_CD8<32, CD8VT1>;
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007761 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode, itins.d>,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007762 EVEX_CD8<64, CD8VT1>, VEX_W;
7763}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007764
Craig Toppere1cac152016-06-07 07:27:54 +00007765let Predicates = [HasERI] in {
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007766 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s, SSE_RCP_S>,
7767 T8PD, EVEX_4V;
7768 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s, SSE_RSQRT_S>,
7769 T8PD, EVEX_4V;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007770}
Igor Breger8352a0d2015-07-28 06:53:28 +00007771
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007772defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds, SSE_ALU_ITINS_S>,
7773 T8PD, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007774/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007775
7776multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007777 SDNode OpNode, OpndItins itins> {
Craig Topper176f3312017-02-25 19:18:11 +00007778 let ExeDomain = _.ExeDomain in {
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007779 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7780 (ins _.RC:$src), OpcodeStr, "$src", "$src",
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007781 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT)),
7782 itins.rr>, Sched<[itins.Sched]>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007783
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007784 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7785 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
7786 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007787 (bitconvert (_.LdFrag addr:$src))),
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007788 (i32 FROUND_CURRENT)), itins.rm>,
7789 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007790
7791 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00007792 (ins _.ScalarMemOp:$src), OpcodeStr,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007793 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007794 (OpNode (_.FloatVT
7795 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007796 (i32 FROUND_CURRENT)), itins.rm>, EVEX_B,
7797 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper176f3312017-02-25 19:18:11 +00007798 }
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007799}
Asaf Badouh402ebb32015-06-03 13:41:48 +00007800multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007801 SDNode OpNode, OpndItins itins> {
Craig Topper176f3312017-02-25 19:18:11 +00007802 let ExeDomain = _.ExeDomain in
Asaf Badouh402ebb32015-06-03 13:41:48 +00007803 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7804 (ins _.RC:$src), OpcodeStr,
7805 "{sae}, $src", "$src, {sae}",
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007806 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC)),
7807 itins.rr>, EVEX_B, Sched<[itins.Sched]>;
Asaf Badouh402ebb32015-06-03 13:41:48 +00007808}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007809
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007810multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode,
7811 SizeItins itins> {
7812 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode, itins.s>,
7813 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode, itins.s>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007814 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007815 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode, itins.d>,
7816 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode, itins.d>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007817 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007818}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007819
Asaf Badouh402ebb32015-06-03 13:41:48 +00007820multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007821 SDNode OpNode, SizeItins itins> {
Asaf Badouh402ebb32015-06-03 13:41:48 +00007822 // Define only if AVX512VL feature is present.
7823 let Predicates = [HasVLX] in {
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007824 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode, itins.s>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007825 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007826 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode, itins.s>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007827 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007828 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode, itins.d>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007829 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007830 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode, itins.d>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007831 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
7832 }
7833}
Craig Toppere1cac152016-06-07 07:27:54 +00007834let Predicates = [HasERI] in {
Michael Liao5bf95782014-12-04 05:20:33 +00007835
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007836 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28, SSE_RSQRT_P>, EVEX;
7837 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28, SSE_RCP_P>, EVEX;
7838 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2, SSE_ALU_ITINS_P>, EVEX;
Asaf Badouh402ebb32015-06-03 13:41:48 +00007839}
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007840defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd, SSE_ALU_ITINS_P>,
7841 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd,
7842 SSE_ALU_ITINS_P>, EVEX;
Asaf Badouh402ebb32015-06-03 13:41:48 +00007843
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007844multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr, OpndItins itins,
Craig Topper80405072017-11-11 08:24:12 +00007845 X86VectorVTInfo _>{
Craig Topper176f3312017-02-25 19:18:11 +00007846 let ExeDomain = _.ExeDomain in
Asaf Badouh402ebb32015-06-03 13:41:48 +00007847 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7848 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007849 (_.VT (X86fsqrtRnd _.RC:$src, (i32 imm:$rc))), itins.rr>,
7850 EVEX, EVEX_B, EVEX_RC, Sched<[itins.Sched]>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007851}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007852
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007853multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr, OpndItins itins,
Craig Topper80405072017-11-11 08:24:12 +00007854 X86VectorVTInfo _>{
Craig Topper176f3312017-02-25 19:18:11 +00007855 let ExeDomain = _.ExeDomain in {
Robert Khasanov1cf354c2014-10-28 18:22:41 +00007856 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00007857 (ins _.RC:$src), OpcodeStr, "$src", "$src",
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007858 (_.FloatVT (fsqrt _.RC:$src)), itins.rr>, EVEX,
7859 Sched<[itins.Sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00007860 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7861 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
Craig Topper80405072017-11-11 08:24:12 +00007862 (fsqrt (_.FloatVT
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007863 (bitconvert (_.LdFrag addr:$src)))), itins.rm>, EVEX,
7864 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00007865 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7866 (ins _.ScalarMemOp:$src), OpcodeStr,
7867 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Craig Topper80405072017-11-11 08:24:12 +00007868 (fsqrt (_.FloatVT
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007869 (X86VBroadcast (_.ScalarLdFrag addr:$src)))), itins.rm>,
7870 EVEX, EVEX_B, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper176f3312017-02-25 19:18:11 +00007871 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007872}
7873
Craig Topper80405072017-11-11 08:24:12 +00007874multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr> {
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007875 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), SSE_SQRTPS, v16f32_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00007876 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007877 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), SSE_SQRTPD, v8f64_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00007878 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7879 // Define only if AVX512VL feature is present.
7880 let Predicates = [HasVLX] in {
7881 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007882 SSE_SQRTPS, v4f32x_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00007883 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
7884 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007885 SSE_SQRTPS, v8f32x_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00007886 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
7887 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007888 SSE_SQRTPD, v2f64x_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00007889 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7890 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007891 SSE_SQRTPD, v4f64x_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00007892 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7893 }
7894}
7895
Craig Topper80405072017-11-11 08:24:12 +00007896multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr> {
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007897 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"), SSE_SQRTPS,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007898 v16f32_info>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007899 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"), SSE_SQRTPD,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007900 v8f64_info>, EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7901}
7902
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007903multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr, OpndItins itins,
7904 X86VectorVTInfo _, string SUFF, Intrinsic Intr> {
Craig Topper176f3312017-02-25 19:18:11 +00007905 let ExeDomain = _.ExeDomain in {
Igor Breger4c4cd782015-09-20 09:13:41 +00007906 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7907 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
7908 "$src2, $src1", "$src1, $src2",
Craig Topper80405072017-11-11 08:24:12 +00007909 (X86fsqrtRnds (_.VT _.RC:$src1),
Igor Breger4c4cd782015-09-20 09:13:41 +00007910 (_.VT _.RC:$src2),
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007911 (i32 FROUND_CURRENT)), itins.rr>,
7912 Sched<[itins.Sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00007913 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperd4f60942017-11-13 05:25:24 +00007914 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
Craig Toppere1cac152016-06-07 07:27:54 +00007915 "$src2, $src1", "$src1, $src2",
Craig Topper80405072017-11-11 08:24:12 +00007916 (X86fsqrtRnds (_.VT _.RC:$src1),
Craig Topperd4f60942017-11-13 05:25:24 +00007917 _.ScalarIntMemCPat:$src2,
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007918 (i32 FROUND_CURRENT)), itins.rm>,
7919 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00007920 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7921 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
7922 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Topper80405072017-11-11 08:24:12 +00007923 (X86fsqrtRnds (_.VT _.RC:$src1),
Igor Breger4c4cd782015-09-20 09:13:41 +00007924 (_.VT _.RC:$src2),
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007925 (i32 imm:$rc)), itins.rr>,
Craig Toppera2f55282017-12-10 03:16:36 +00007926 EVEX_B, EVEX_RC, Sched<[itins.Sched]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00007927
Craig Toppere1cac152016-06-07 07:27:54 +00007928 let isCodeGenOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00007929 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00007930 (ins _.FRC:$src1, _.FRC:$src2),
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007931 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", [], itins.rr>,
7932 Sched<[itins.Sched]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00007933 let mayLoad = 1 in
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00007934 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00007935 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007936 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", [], itins.rm>,
7937 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00007938 }
Craig Topper176f3312017-02-25 19:18:11 +00007939 }
Igor Breger4c4cd782015-09-20 09:13:41 +00007940
Craig Topperd6471cb2017-11-05 21:14:06 +00007941let Predicates = [HasAVX512] in {
Craig Topper80405072017-11-11 08:24:12 +00007942 def : Pat<(_.EltVT (fsqrt _.FRC:$src)),
Igor Breger4c4cd782015-09-20 09:13:41 +00007943 (!cast<Instruction>(NAME#SUFF#Zr)
7944 (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>;
7945
Craig Toppereff606c2017-11-06 04:04:01 +00007946 def : Pat<(Intr VR128X:$src),
7947 (!cast<Instruction>(NAME#SUFF#Zr_Int) VR128X:$src,
7948 VR128X:$src)>;
7949}
7950
7951let Predicates = [HasAVX512, OptForSize] in {
Craig Topper80405072017-11-11 08:24:12 +00007952 def : Pat<(_.EltVT (fsqrt (load addr:$src))),
Igor Breger4c4cd782015-09-20 09:13:41 +00007953 (!cast<Instruction>(NAME#SUFF#Zm)
Craig Toppereff606c2017-11-06 04:04:01 +00007954 (_.EltVT (IMPLICIT_DEF)), addr:$src)>;
7955
Craig Topperd4f60942017-11-13 05:25:24 +00007956 def : Pat<(Intr _.ScalarIntMemCPat:$src2),
Craig Toppereff606c2017-11-06 04:04:01 +00007957 (!cast<Instruction>(NAME#SUFF#Zm_Int)
7958 (_.VT (IMPLICIT_DEF)), addr:$src2)>;
Igor Breger4c4cd782015-09-20 09:13:41 +00007959}
Craig Toppereff606c2017-11-06 04:04:01 +00007960
Craig Topperd6471cb2017-11-05 21:14:06 +00007961}
Igor Breger4c4cd782015-09-20 09:13:41 +00007962
7963multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr> {
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007964 defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", SSE_SQRTPS, f32x_info, "SS",
Craig Topper80405072017-11-11 08:24:12 +00007965 int_x86_sse_sqrt_ss>,
Craig Toppereff606c2017-11-06 04:04:01 +00007966 EVEX_CD8<32, CD8VT1>, EVEX_4V, XS, NotMemoryFoldable;
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007967 defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", SSE_SQRTPD, f64x_info, "SD",
Craig Topper80405072017-11-11 08:24:12 +00007968 int_x86_sse2_sqrt_sd>,
Craig Toppereff606c2017-11-06 04:04:01 +00007969 EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W,
Ayman Musa5fc6dc52017-10-08 08:32:56 +00007970 NotMemoryFoldable;
Igor Breger4c4cd782015-09-20 09:13:41 +00007971}
7972
Craig Topper80405072017-11-11 08:24:12 +00007973defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt">,
7974 avx512_sqrt_packed_all_round<0x51, "vsqrt">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007975
Igor Breger4c4cd782015-09-20 09:13:41 +00007976defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt">, VEX_LIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007977
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00007978multiclass avx512_rndscale_scalar<bits<8> opc, string OpcodeStr,
7979 OpndItins itins, X86VectorVTInfo _> {
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007980 let ExeDomain = _.ExeDomain in {
Craig Topper0ccec702017-11-11 08:24:15 +00007981 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007982 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
7983 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007984 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00007985 (i32 imm:$src3))), itins.rr>,
7986 Sched<[itins.Sched]>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007987
Craig Topper0ccec702017-11-11 08:24:15 +00007988 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007989 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007990 "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3",
Craig Topper0af48f12017-11-13 02:02:58 +00007991 (_.VT (X86RndScalesRnd (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00007992 (i32 imm:$src3), (i32 FROUND_NO_EXC))), itins.rr>, EVEX_B,
7993 Sched<[itins.Sched]>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007994
Craig Topper0ccec702017-11-11 08:24:15 +00007995 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperbece74c2017-11-19 06:24:26 +00007996 (ins _.RC:$src1, _.IntScalarMemOp:$src2, i32u8imm:$src3),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007997 OpcodeStr,
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007998 "$src3, $src2, $src1", "$src1, $src2, $src3",
Craig Topperdeee24b2017-11-13 02:03:01 +00007999 (_.VT (X86RndScales _.RC:$src1,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008000 _.ScalarIntMemCPat:$src2, (i32 imm:$src3))), itins.rm>,
8001 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008002
Craig Topper0ccec702017-11-11 08:24:15 +00008003 let isCodeGenOnly = 1, hasSideEffects = 0 in {
8004 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
8005 (ins _.FRC:$src1, _.FRC:$src2, i32u8imm:$src3),
8006 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008007 [], itins.rr>, Sched<[itins.Sched]>;
Craig Topper0ccec702017-11-11 08:24:15 +00008008
8009 let mayLoad = 1 in
8010 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
8011 (ins _.FRC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
8012 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008013 [], itins.rm>, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper0ccec702017-11-11 08:24:15 +00008014 }
8015 }
8016
8017 let Predicates = [HasAVX512] in {
8018 def : Pat<(ffloor _.FRC:$src),
8019 (_.EltVT (!cast<Instruction>(NAME##r) (_.EltVT (IMPLICIT_DEF)),
8020 _.FRC:$src, (i32 0x9)))>;
8021 def : Pat<(fceil _.FRC:$src),
8022 (_.EltVT (!cast<Instruction>(NAME##r) (_.EltVT (IMPLICIT_DEF)),
8023 _.FRC:$src, (i32 0xa)))>;
8024 def : Pat<(ftrunc _.FRC:$src),
8025 (_.EltVT (!cast<Instruction>(NAME##r) (_.EltVT (IMPLICIT_DEF)),
8026 _.FRC:$src, (i32 0xb)))>;
8027 def : Pat<(frint _.FRC:$src),
8028 (_.EltVT (!cast<Instruction>(NAME##r) (_.EltVT (IMPLICIT_DEF)),
8029 _.FRC:$src, (i32 0x4)))>;
8030 def : Pat<(fnearbyint _.FRC:$src),
8031 (_.EltVT (!cast<Instruction>(NAME##r) (_.EltVT (IMPLICIT_DEF)),
8032 _.FRC:$src, (i32 0xc)))>;
8033 }
8034
8035 let Predicates = [HasAVX512, OptForSize] in {
8036 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)),
8037 (_.EltVT (!cast<Instruction>(NAME##m) (_.EltVT (IMPLICIT_DEF)),
8038 addr:$src, (i32 0x9)))>;
8039 def : Pat<(fceil (_.ScalarLdFrag addr:$src)),
8040 (_.EltVT (!cast<Instruction>(NAME##m) (_.EltVT (IMPLICIT_DEF)),
8041 addr:$src, (i32 0xa)))>;
8042 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)),
8043 (_.EltVT (!cast<Instruction>(NAME##m) (_.EltVT (IMPLICIT_DEF)),
8044 addr:$src, (i32 0xb)))>;
8045 def : Pat<(frint (_.ScalarLdFrag addr:$src)),
8046 (_.EltVT (!cast<Instruction>(NAME##m) (_.EltVT (IMPLICIT_DEF)),
8047 addr:$src, (i32 0x4)))>;
8048 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)),
8049 (_.EltVT (!cast<Instruction>(NAME##m) (_.EltVT (IMPLICIT_DEF)),
8050 addr:$src, (i32 0xc)))>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008051 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00008052}
8053
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008054defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", SSE_ALU_F32S,
8055 f32x_info>, AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00008056
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008057defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", SSE_ALU_F64S,
8058 f64x_info>, VEX_W, AVX512AIi8Base, EVEX_4V,
8059 EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00008060
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008061//-------------------------------------------------
8062// Integer truncate and extend operations
8063//-------------------------------------------------
8064
Simon Pilgrim833c2602017-12-05 19:21:28 +00008065let Sched = WriteShuffle256 in
8066def AVX512_EXTEND : OpndItins<
8067 IIC_SSE_PSHUF_RI, IIC_SSE_PSHUF_MI
8068>;
8069
8070let Sched = WriteShuffle256 in
8071def AVX512_TRUNCATE : OpndItins<
8072 IIC_SSE_PSHUF_RI, IIC_SSE_PSHUF_MI
8073>;
8074
Igor Breger074a64e2015-07-24 17:24:15 +00008075multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim833c2602017-12-05 19:21:28 +00008076 OpndItins itins, X86VectorVTInfo SrcInfo,
8077 X86VectorVTInfo DestInfo, X86MemOperand x86memop> {
Craig Topper52e2e832016-07-22 05:46:44 +00008078 let ExeDomain = DestInfo.ExeDomain in
Igor Breger074a64e2015-07-24 17:24:15 +00008079 defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst),
8080 (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1",
Simon Pilgrim833c2602017-12-05 19:21:28 +00008081 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
8082 itins.rr>, EVEX, T8XS, Sched<[itins.Sched]>;
Igor Breger074a64e2015-07-24 17:24:15 +00008083
Craig Topper52e2e832016-07-22 05:46:44 +00008084 let mayStore = 1, mayLoad = 1, hasSideEffects = 0,
8085 ExeDomain = DestInfo.ExeDomain in {
Igor Breger074a64e2015-07-24 17:24:15 +00008086 def mr : AVX512XS8I<opc, MRMDestMem, (outs),
8087 (ins x86memop:$dst, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00008088 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Simon Pilgrim833c2602017-12-05 19:21:28 +00008089 [], itins.rm>, EVEX, Sched<[itins.Sched.Folded]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008090
Igor Breger074a64e2015-07-24 17:24:15 +00008091 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
8092 (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00008093 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Simon Pilgrim833c2602017-12-05 19:21:28 +00008094 [], itins.rm>, EVEX, EVEX_K, Sched<[itins.Sched.Folded]>;
Craig Topper99f6b622016-05-01 01:03:56 +00008095 }//mayStore = 1, mayLoad = 1, hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008096}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008097
Igor Breger074a64e2015-07-24 17:24:15 +00008098multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo,
8099 X86VectorVTInfo DestInfo,
8100 PatFrag truncFrag, PatFrag mtruncFrag > {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008101
Igor Breger074a64e2015-07-24 17:24:15 +00008102 def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst),
8103 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr)
8104 addr:$dst, SrcInfo.RC:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008105
Igor Breger074a64e2015-07-24 17:24:15 +00008106 def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask,
8107 (SrcInfo.VT SrcInfo.RC:$src)),
8108 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk)
8109 addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>;
8110}
8111
Igor Breger074a64e2015-07-24 17:24:15 +00008112multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim833c2602017-12-05 19:21:28 +00008113 OpndItins itins, AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
Igor Breger074a64e2015-07-24 17:24:15 +00008114 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
8115 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
8116 X86MemOperand x86memopZ, PatFrag truncFrag, PatFrag mtruncFrag,
8117 Predicate prd = HasAVX512>{
8118
8119 let Predicates = [HasVLX, prd] in {
Simon Pilgrim833c2602017-12-05 19:21:28 +00008120 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, itins,
8121 VTSrcInfo.info128, DestInfoZ128, x86memopZ128>,
Igor Breger074a64e2015-07-24 17:24:15 +00008122 avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
8123 truncFrag, mtruncFrag>, EVEX_V128;
8124
Simon Pilgrim833c2602017-12-05 19:21:28 +00008125 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, itins,
8126 VTSrcInfo.info256, DestInfoZ256, x86memopZ256>,
Igor Breger074a64e2015-07-24 17:24:15 +00008127 avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
8128 truncFrag, mtruncFrag>, EVEX_V256;
8129 }
8130 let Predicates = [prd] in
Simon Pilgrim833c2602017-12-05 19:21:28 +00008131 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, itins,
8132 VTSrcInfo.info512, DestInfoZ, x86memopZ>,
Igor Breger074a64e2015-07-24 17:24:15 +00008133 avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ,
8134 truncFrag, mtruncFrag>, EVEX_V512;
8135}
8136
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008137multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim833c2602017-12-05 19:21:28 +00008138 OpndItins itins, PatFrag StoreNode,
8139 PatFrag MaskedStoreNode> {
8140 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, itins, avx512vl_i64_info,
Igor Breger074a64e2015-07-24 17:24:15 +00008141 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008142 StoreNode, MaskedStoreNode>, EVEX_CD8<8, CD8VO>;
Igor Breger074a64e2015-07-24 17:24:15 +00008143}
8144
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008145multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim833c2602017-12-05 19:21:28 +00008146 OpndItins itins, PatFrag StoreNode,
8147 PatFrag MaskedStoreNode> {
8148 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, itins, avx512vl_i64_info,
Igor Breger074a64e2015-07-24 17:24:15 +00008149 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008150 StoreNode, MaskedStoreNode>, EVEX_CD8<16, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00008151}
8152
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008153multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim833c2602017-12-05 19:21:28 +00008154 OpndItins itins, PatFrag StoreNode,
8155 PatFrag MaskedStoreNode> {
8156 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, itins, avx512vl_i64_info,
Igor Breger074a64e2015-07-24 17:24:15 +00008157 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008158 StoreNode, MaskedStoreNode>, EVEX_CD8<32, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00008159}
8160
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008161multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim833c2602017-12-05 19:21:28 +00008162 OpndItins itins, PatFrag StoreNode,
8163 PatFrag MaskedStoreNode> {
8164 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, itins, avx512vl_i32_info,
Igor Breger074a64e2015-07-24 17:24:15 +00008165 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008166 StoreNode, MaskedStoreNode>, EVEX_CD8<8, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00008167}
8168
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008169multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim833c2602017-12-05 19:21:28 +00008170 OpndItins itins, PatFrag StoreNode,
8171 PatFrag MaskedStoreNode> {
8172 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, itins, avx512vl_i32_info,
Igor Breger074a64e2015-07-24 17:24:15 +00008173 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008174 StoreNode, MaskedStoreNode>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00008175}
8176
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008177multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim833c2602017-12-05 19:21:28 +00008178 OpndItins itins, PatFrag StoreNode,
8179 PatFrag MaskedStoreNode> {
8180 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, itins, avx512vl_i16_info,
Igor Breger074a64e2015-07-24 17:24:15 +00008181 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008182 StoreNode, MaskedStoreNode, HasBWI>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00008183}
8184
Simon Pilgrim833c2602017-12-05 19:21:28 +00008185defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", X86vtrunc, AVX512_TRUNCATE,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008186 truncstorevi8, masked_truncstorevi8>;
Simon Pilgrim833c2602017-12-05 19:21:28 +00008187defm VPMOVSQB : avx512_trunc_qb<0x22, "vpmovsqb", X86vtruncs, AVX512_TRUNCATE,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008188 truncstore_s_vi8, masked_truncstore_s_vi8>;
Simon Pilgrim833c2602017-12-05 19:21:28 +00008189defm VPMOVUSQB : avx512_trunc_qb<0x12, "vpmovusqb", X86vtruncus, AVX512_TRUNCATE,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008190 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00008191
Simon Pilgrim833c2602017-12-05 19:21:28 +00008192defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", X86vtrunc, AVX512_TRUNCATE,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008193 truncstorevi16, masked_truncstorevi16>;
Simon Pilgrim833c2602017-12-05 19:21:28 +00008194defm VPMOVSQW : avx512_trunc_qw<0x24, "vpmovsqw", X86vtruncs, AVX512_TRUNCATE,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008195 truncstore_s_vi16, masked_truncstore_s_vi16>;
Simon Pilgrim833c2602017-12-05 19:21:28 +00008196defm VPMOVUSQW : avx512_trunc_qw<0x14, "vpmovusqw", X86vtruncus, AVX512_TRUNCATE,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008197 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00008198
Simon Pilgrim833c2602017-12-05 19:21:28 +00008199defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", X86vtrunc, AVX512_TRUNCATE,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008200 truncstorevi32, masked_truncstorevi32>;
Simon Pilgrim833c2602017-12-05 19:21:28 +00008201defm VPMOVSQD : avx512_trunc_qd<0x25, "vpmovsqd", X86vtruncs, AVX512_TRUNCATE,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008202 truncstore_s_vi32, masked_truncstore_s_vi32>;
Simon Pilgrim833c2602017-12-05 19:21:28 +00008203defm VPMOVUSQD : avx512_trunc_qd<0x15, "vpmovusqd", X86vtruncus, AVX512_TRUNCATE,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008204 truncstore_us_vi32, masked_truncstore_us_vi32>;
Igor Breger074a64e2015-07-24 17:24:15 +00008205
Simon Pilgrim833c2602017-12-05 19:21:28 +00008206defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", X86vtrunc, AVX512_TRUNCATE,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008207 truncstorevi8, masked_truncstorevi8>;
Simon Pilgrim833c2602017-12-05 19:21:28 +00008208defm VPMOVSDB : avx512_trunc_db<0x21, "vpmovsdb", X86vtruncs, AVX512_TRUNCATE,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008209 truncstore_s_vi8, masked_truncstore_s_vi8>;
Simon Pilgrim833c2602017-12-05 19:21:28 +00008210defm VPMOVUSDB : avx512_trunc_db<0x11, "vpmovusdb", X86vtruncus, AVX512_TRUNCATE,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008211 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00008212
Simon Pilgrim833c2602017-12-05 19:21:28 +00008213defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", X86vtrunc, AVX512_TRUNCATE,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008214 truncstorevi16, masked_truncstorevi16>;
Simon Pilgrim833c2602017-12-05 19:21:28 +00008215defm VPMOVSDW : avx512_trunc_dw<0x23, "vpmovsdw", X86vtruncs, AVX512_TRUNCATE,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008216 truncstore_s_vi16, masked_truncstore_s_vi16>;
Simon Pilgrim833c2602017-12-05 19:21:28 +00008217defm VPMOVUSDW : avx512_trunc_dw<0x13, "vpmovusdw", X86vtruncus, AVX512_TRUNCATE,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008218 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00008219
Simon Pilgrim833c2602017-12-05 19:21:28 +00008220defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", X86vtrunc, AVX512_TRUNCATE,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008221 truncstorevi8, masked_truncstorevi8>;
Simon Pilgrim833c2602017-12-05 19:21:28 +00008222defm VPMOVSWB : avx512_trunc_wb<0x20, "vpmovswb", X86vtruncs, AVX512_TRUNCATE,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008223 truncstore_s_vi8, masked_truncstore_s_vi8>;
Simon Pilgrim833c2602017-12-05 19:21:28 +00008224defm VPMOVUSWB : avx512_trunc_wb<0x10, "vpmovuswb", X86vtruncus, AVX512_TRUNCATE,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008225 truncstore_us_vi8, masked_truncstore_us_vi8>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008226
Elena Demikhovskydb738d92015-11-01 11:45:47 +00008227let Predicates = [HasAVX512, NoVLX] in {
8228def: Pat<(v8i16 (X86vtrunc (v8i32 VR256X:$src))),
8229 (v8i16 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00008230 (v16i16 (VPMOVDWZrr (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00008231 VR256X:$src, sub_ymm)))), sub_xmm))>;
8232def: Pat<(v4i32 (X86vtrunc (v4i64 VR256X:$src))),
8233 (v4i32 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00008234 (v8i32 (VPMOVQDZrr (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00008235 VR256X:$src, sub_ymm)))), sub_xmm))>;
8236}
8237
8238let Predicates = [HasBWI, NoVLX] in {
8239def: Pat<(v16i8 (X86vtrunc (v16i16 VR256X:$src))),
Craig Topper61403202016-09-19 02:53:43 +00008240 (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00008241 VR256X:$src, sub_ymm))), sub_xmm))>;
8242}
8243
Simon Pilgrim833c2602017-12-05 19:21:28 +00008244multiclass avx512_extend_common<bits<8> opc, string OpcodeStr, OpndItins itins,
Igor Breger2ba64ab2016-05-22 10:21:04 +00008245 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
Craig Topper6840f112016-07-14 06:41:34 +00008246 X86MemOperand x86memop, PatFrag LdFrag, SDPatternOperator OpNode>{
Craig Topper52e2e832016-07-22 05:46:44 +00008247 let ExeDomain = DestInfo.ExeDomain in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008248 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
8249 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
Simon Pilgrim833c2602017-12-05 19:21:28 +00008250 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src))), itins.rr>,
8251 EVEX, Sched<[itins.Sched]>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00008252
Craig Toppere1cac152016-06-07 07:27:54 +00008253 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
8254 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
Simon Pilgrim833c2602017-12-05 19:21:28 +00008255 (DestInfo.VT (LdFrag addr:$src)), itins.rm>,
8256 EVEX, Sched<[itins.Sched.Folded]>;
Craig Topper52e2e832016-07-22 05:46:44 +00008257 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008258}
8259
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008260multiclass avx512_extend_BW<bits<8> opc, string OpcodeStr,
Simon Pilgrim833c2602017-12-05 19:21:28 +00008261 SDPatternOperator OpNode, SDPatternOperator InVecNode, string ExtTy,
8262 OpndItins itins, PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008263 let Predicates = [HasVLX, HasBWI] in {
Simon Pilgrim833c2602017-12-05 19:21:28 +00008264 defm Z128: avx512_extend_common<opc, OpcodeStr, itins, v8i16x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008265 v16i8x_info, i64mem, LdFrag, InVecNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008266 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128, VEX_WIG;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00008267
Simon Pilgrim833c2602017-12-05 19:21:28 +00008268 defm Z256: avx512_extend_common<opc, OpcodeStr, itins, v16i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008269 v16i8x_info, i128mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008270 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008271 }
8272 let Predicates = [HasBWI] in {
Simon Pilgrim833c2602017-12-05 19:21:28 +00008273 defm Z : avx512_extend_common<opc, OpcodeStr, itins, v32i16_info,
Craig Topper6840f112016-07-14 06:41:34 +00008274 v32i8x_info, i256mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008275 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008276 }
8277}
8278
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008279multiclass avx512_extend_BD<bits<8> opc, string OpcodeStr,
Simon Pilgrim833c2602017-12-05 19:21:28 +00008280 SDPatternOperator OpNode, SDPatternOperator InVecNode, string ExtTy,
8281 OpndItins itins, PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008282 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrim833c2602017-12-05 19:21:28 +00008283 defm Z128: avx512_extend_common<opc, OpcodeStr, itins, v4i32x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008284 v16i8x_info, i32mem, LdFrag, InVecNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008285 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008286
Simon Pilgrim833c2602017-12-05 19:21:28 +00008287 defm Z256: avx512_extend_common<opc, OpcodeStr, itins, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008288 v16i8x_info, i64mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008289 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008290 }
8291 let Predicates = [HasAVX512] in {
Simon Pilgrim833c2602017-12-05 19:21:28 +00008292 defm Z : avx512_extend_common<opc, OpcodeStr, itins, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00008293 v16i8x_info, i128mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008294 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008295 }
8296}
8297
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008298multiclass avx512_extend_BQ<bits<8> opc, string OpcodeStr,
Simon Pilgrim833c2602017-12-05 19:21:28 +00008299 SDPatternOperator OpNode, SDPatternOperator InVecNode, string ExtTy,
8300 OpndItins itins, PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008301 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrim833c2602017-12-05 19:21:28 +00008302 defm Z128: avx512_extend_common<opc, OpcodeStr, itins, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008303 v16i8x_info, i16mem, LdFrag, InVecNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008304 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008305
Simon Pilgrim833c2602017-12-05 19:21:28 +00008306 defm Z256: avx512_extend_common<opc, OpcodeStr, itins, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008307 v16i8x_info, i32mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008308 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008309 }
8310 let Predicates = [HasAVX512] in {
Simon Pilgrim833c2602017-12-05 19:21:28 +00008311 defm Z : avx512_extend_common<opc, OpcodeStr, itins, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00008312 v16i8x_info, i64mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008313 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008314 }
8315}
8316
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008317multiclass avx512_extend_WD<bits<8> opc, string OpcodeStr,
Simon Pilgrim833c2602017-12-05 19:21:28 +00008318 SDPatternOperator OpNode, SDPatternOperator InVecNode, string ExtTy,
8319 OpndItins itins, PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008320 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrim833c2602017-12-05 19:21:28 +00008321 defm Z128: avx512_extend_common<opc, OpcodeStr, itins, v4i32x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008322 v8i16x_info, i64mem, LdFrag, InVecNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008323 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008324
Simon Pilgrim833c2602017-12-05 19:21:28 +00008325 defm Z256: avx512_extend_common<opc, OpcodeStr, itins, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008326 v8i16x_info, i128mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008327 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008328 }
8329 let Predicates = [HasAVX512] in {
Simon Pilgrim833c2602017-12-05 19:21:28 +00008330 defm Z : avx512_extend_common<opc, OpcodeStr, itins, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00008331 v16i16x_info, i256mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008332 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008333 }
8334}
8335
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008336multiclass avx512_extend_WQ<bits<8> opc, string OpcodeStr,
Simon Pilgrim833c2602017-12-05 19:21:28 +00008337 SDPatternOperator OpNode, SDPatternOperator InVecNode, string ExtTy,
8338 OpndItins itins, PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008339 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrim833c2602017-12-05 19:21:28 +00008340 defm Z128: avx512_extend_common<opc, OpcodeStr, itins, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008341 v8i16x_info, i32mem, LdFrag, InVecNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008342 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008343
Simon Pilgrim833c2602017-12-05 19:21:28 +00008344 defm Z256: avx512_extend_common<opc, OpcodeStr, itins, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008345 v8i16x_info, i64mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008346 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008347 }
8348 let Predicates = [HasAVX512] in {
Simon Pilgrim833c2602017-12-05 19:21:28 +00008349 defm Z : avx512_extend_common<opc, OpcodeStr, itins, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00008350 v8i16x_info, i128mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008351 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008352 }
8353}
8354
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008355multiclass avx512_extend_DQ<bits<8> opc, string OpcodeStr,
Simon Pilgrim833c2602017-12-05 19:21:28 +00008356 SDPatternOperator OpNode, SDPatternOperator InVecNode, string ExtTy,
8357 OpndItins itins, PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008358
8359 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrim833c2602017-12-05 19:21:28 +00008360 defm Z128: avx512_extend_common<opc, OpcodeStr, itins, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008361 v4i32x_info, i64mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008362 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
8363
Simon Pilgrim833c2602017-12-05 19:21:28 +00008364 defm Z256: avx512_extend_common<opc, OpcodeStr, itins, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008365 v4i32x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008366 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
8367 }
8368 let Predicates = [HasAVX512] in {
Simon Pilgrim833c2602017-12-05 19:21:28 +00008369 defm Z : avx512_extend_common<opc, OpcodeStr, itins, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00008370 v8i32x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008371 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
8372 }
8373}
8374
Simon Pilgrim833c2602017-12-05 19:21:28 +00008375defm VPMOVZXBW : avx512_extend_BW<0x30, "vpmovzxbw", X86vzext, zext_invec, "z", AVX512_EXTEND>;
8376defm VPMOVZXBD : avx512_extend_BD<0x31, "vpmovzxbd", X86vzext, zext_invec, "z", AVX512_EXTEND>;
8377defm VPMOVZXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", X86vzext, zext_invec, "z", AVX512_EXTEND>;
8378defm VPMOVZXWD : avx512_extend_WD<0x33, "vpmovzxwd", X86vzext, zext_invec, "z", AVX512_EXTEND>;
8379defm VPMOVZXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", X86vzext, zext_invec, "z", AVX512_EXTEND>;
8380defm VPMOVZXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", X86vzext, zext_invec, "z", AVX512_EXTEND>;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008381
Simon Pilgrim833c2602017-12-05 19:21:28 +00008382defm VPMOVSXBW: avx512_extend_BW<0x20, "vpmovsxbw", X86vsext, sext_invec, "s", AVX512_EXTEND>;
8383defm VPMOVSXBD: avx512_extend_BD<0x21, "vpmovsxbd", X86vsext, sext_invec, "s", AVX512_EXTEND>;
8384defm VPMOVSXBQ: avx512_extend_BQ<0x22, "vpmovsxbq", X86vsext, sext_invec, "s", AVX512_EXTEND>;
8385defm VPMOVSXWD: avx512_extend_WD<0x23, "vpmovsxwd", X86vsext, sext_invec, "s", AVX512_EXTEND>;
8386defm VPMOVSXWQ: avx512_extend_WQ<0x24, "vpmovsxwq", X86vsext, sext_invec, "s", AVX512_EXTEND>;
8387defm VPMOVSXDQ: avx512_extend_DQ<0x25, "vpmovsxdq", X86vsext, sext_invec, "s", AVX512_EXTEND>;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008388
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008389
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008390multiclass AVX512_pmovx_patterns<string OpcPrefix, SDNode ExtOp,
8391 SDNode InVecOp, PatFrag ExtLoad16> {
Craig Topper64378f42016-10-09 23:08:39 +00008392 // 128-bit patterns
8393 let Predicates = [HasVLX, HasBWI] in {
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008394 def : Pat<(v8i16 (InVecOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008395 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008396 def : Pat<(v8i16 (InVecOp (bc_v16i8 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008397 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008398 def : Pat<(v8i16 (InVecOp (v16i8 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008399 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008400 def : Pat<(v8i16 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008401 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008402 def : Pat<(v8i16 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008403 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
8404 }
8405 let Predicates = [HasVLX] in {
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008406 def : Pat<(v4i32 (InVecOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008407 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008408 def : Pat<(v4i32 (InVecOp (v16i8 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008409 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008410 def : Pat<(v4i32 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008411 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008412 def : Pat<(v4i32 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008413 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
8414
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008415 def : Pat<(v2i64 (InVecOp (bc_v16i8 (v4i32 (scalar_to_vector (ExtLoad16 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008416 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008417 def : Pat<(v2i64 (InVecOp (v16i8 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008418 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008419 def : Pat<(v2i64 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008420 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008421 def : Pat<(v2i64 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008422 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
8423
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008424 def : Pat<(v4i32 (InVecOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008425 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008426 def : Pat<(v4i32 (InVecOp (bc_v8i16 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008427 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008428 def : Pat<(v4i32 (InVecOp (v8i16 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008429 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008430 def : Pat<(v4i32 (InVecOp (v8i16 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008431 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008432 def : Pat<(v4i32 (InVecOp (bc_v8i16 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008433 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
8434
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008435 def : Pat<(v2i64 (InVecOp (bc_v8i16 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008436 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008437 def : Pat<(v2i64 (InVecOp (v8i16 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008438 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008439 def : Pat<(v2i64 (InVecOp (v8i16 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008440 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008441 def : Pat<(v2i64 (InVecOp (bc_v8i16 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008442 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
8443
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008444 def : Pat<(v2i64 (InVecOp (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008445 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008446 def : Pat<(v2i64 (InVecOp (bc_v4i32 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008447 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008448 def : Pat<(v2i64 (InVecOp (v4i32 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008449 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008450 def : Pat<(v2i64 (InVecOp (v4i32 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008451 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008452 def : Pat<(v2i64 (InVecOp (bc_v4i32 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008453 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
8454 }
8455 // 256-bit patterns
8456 let Predicates = [HasVLX, HasBWI] in {
8457 def : Pat<(v16i16 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8458 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
8459 def : Pat<(v16i16 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
8460 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
8461 def : Pat<(v16i16 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
8462 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
8463 }
8464 let Predicates = [HasVLX] in {
8465 def : Pat<(v8i32 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
8466 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
8467 def : Pat<(v8i32 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
8468 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
8469 def : Pat<(v8i32 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
8470 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
8471 def : Pat<(v8i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8472 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
8473
8474 def : Pat<(v4i64 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
8475 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
8476 def : Pat<(v4i64 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
8477 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
8478 def : Pat<(v4i64 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
8479 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
8480 def : Pat<(v4i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8481 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
8482
8483 def : Pat<(v8i32 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
8484 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
8485 def : Pat<(v8i32 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
8486 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
8487 def : Pat<(v8i32 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
8488 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
8489
8490 def : Pat<(v4i64 (ExtOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
8491 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
8492 def : Pat<(v4i64 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
8493 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
8494 def : Pat<(v4i64 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
8495 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
8496 def : Pat<(v4i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
8497 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
8498
8499 def : Pat<(v4i64 (ExtOp (bc_v4i32 (loadv2i64 addr:$src)))),
8500 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
8501 def : Pat<(v4i64 (ExtOp (v4i32 (vzmovl_v2i64 addr:$src)))),
8502 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
8503 def : Pat<(v4i64 (ExtOp (v4i32 (vzload_v2i64 addr:$src)))),
8504 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
8505 }
8506 // 512-bit patterns
8507 let Predicates = [HasBWI] in {
8508 def : Pat<(v32i16 (ExtOp (bc_v32i8 (loadv4i64 addr:$src)))),
8509 (!cast<I>(OpcPrefix#BWZrm) addr:$src)>;
8510 }
8511 let Predicates = [HasAVX512] in {
8512 def : Pat<(v16i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8513 (!cast<I>(OpcPrefix#BDZrm) addr:$src)>;
8514
8515 def : Pat<(v8i64 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
8516 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper9ece2f72016-10-10 06:25:48 +00008517 def : Pat<(v8i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8518 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper64378f42016-10-09 23:08:39 +00008519
8520 def : Pat<(v16i32 (ExtOp (bc_v16i16 (loadv4i64 addr:$src)))),
8521 (!cast<I>(OpcPrefix#WDZrm) addr:$src)>;
8522
8523 def : Pat<(v8i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
8524 (!cast<I>(OpcPrefix#WQZrm) addr:$src)>;
8525
8526 def : Pat<(v8i64 (ExtOp (bc_v8i32 (loadv4i64 addr:$src)))),
8527 (!cast<I>(OpcPrefix#DQZrm) addr:$src)>;
8528 }
8529}
8530
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008531defm : AVX512_pmovx_patterns<"VPMOVSX", X86vsext, sext_invec, extloadi32i16>;
8532defm : AVX512_pmovx_patterns<"VPMOVZX", X86vzext, zext_invec, loadi16_anyext>;
Craig Topper64378f42016-10-09 23:08:39 +00008533
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008534//===----------------------------------------------------------------------===//
8535// GATHER - SCATTER Operations
8536
Simon Pilgrimb69dae42017-12-05 20:47:11 +00008537// FIXME: Improve scheduling of gather/scatter instructions.
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008538multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Craig Topper16a91ce2017-11-15 07:46:43 +00008539 X86MemOperand memop, PatFrag GatherNode,
8540 RegisterClass MaskRC = _.KRCWM> {
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008541 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb",
8542 ExeDomain = _.ExeDomain in
Craig Topper16a91ce2017-11-15 07:46:43 +00008543 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, MaskRC:$mask_wb),
8544 (ins _.RC:$src1, MaskRC:$mask, memop:$src2),
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008545 !strconcat(OpcodeStr#_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00008546 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Craig Topper16a91ce2017-11-15 07:46:43 +00008547 [(set _.RC:$dst, MaskRC:$mask_wb,
8548 (GatherNode (_.VT _.RC:$src1), MaskRC:$mask,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008549 vectoraddr:$src2))]>, EVEX, EVEX_K,
Simon Pilgrimb69dae42017-12-05 20:47:11 +00008550 EVEX_CD8<_.EltSize, CD8VT1>, Sched<[WriteLoad]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008551}
Cameron McInally45325962014-03-26 13:50:50 +00008552
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008553multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc,
8554 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
8555 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00008556 vy512mem, mgatherv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008557 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00008558 vz512mem, mgatherv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008559let Predicates = [HasVLX] in {
8560 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008561 vx256xmem, mgatherv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008562 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008563 vy256xmem, mgatherv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008564 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008565 vx128xmem, mgatherv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008566 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008567 vx128xmem, mgatherv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008568}
Cameron McInally45325962014-03-26 13:50:50 +00008569}
8570
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008571multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc,
8572 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00008573 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008574 mgatherv16i32>, EVEX_V512;
Craig Topper7dfd5832017-01-16 00:55:58 +00008575 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz256xmem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008576 mgatherv8i64>, EVEX_V512;
8577let Predicates = [HasVLX] in {
8578 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008579 vy256xmem, mgatherv8i32>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008580 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008581 vy128xmem, mgatherv4i64>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008582 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008583 vx128xmem, mgatherv4i32>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008584 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Craig Topperc1e7b3f2017-11-22 07:11:03 +00008585 vx64xmem, mgatherv2i64, VK2WM>,
Craig Topper16a91ce2017-11-15 07:46:43 +00008586 EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008587}
Cameron McInally45325962014-03-26 13:50:50 +00008588}
Michael Liao5bf95782014-12-04 05:20:33 +00008589
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008590
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008591defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">,
8592 avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">;
8593
8594defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">,
8595 avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008596
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008597multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
8598 X86MemOperand memop, PatFrag ScatterNode> {
8599
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008600let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008601
8602 def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb),
8603 (ins memop:$dst, _.KRCWM:$mask, _.RC:$src),
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008604 !strconcat(OpcodeStr#_.Suffix,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008605 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
8606 [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src),
8607 _.KRCWM:$mask, vectoraddr:$dst))]>,
Simon Pilgrimb69dae42017-12-05 20:47:11 +00008608 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>,
8609 Sched<[WriteStore]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008610}
8611
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008612multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc,
8613 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
8614 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00008615 vy512mem, mscatterv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008616 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00008617 vz512mem, mscatterv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008618let Predicates = [HasVLX] in {
8619 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008620 vx256xmem, mscatterv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008621 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008622 vy256xmem, mscatterv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008623 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008624 vx128xmem, mscatterv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008625 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008626 vx128xmem, mscatterv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008627}
Cameron McInally45325962014-03-26 13:50:50 +00008628}
8629
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008630multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc,
8631 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00008632 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008633 mscatterv16i32>, EVEX_V512;
Craig Topper7dfd5832017-01-16 00:55:58 +00008634 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz256xmem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008635 mscatterv8i64>, EVEX_V512;
8636let Predicates = [HasVLX] in {
8637 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008638 vy256xmem, mscatterv8i32>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008639 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008640 vy128xmem, mscatterv4i64>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008641 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008642 vx128xmem, mscatterv4i32>, EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008643 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
8644 vx64xmem, mscatterv2i64>, EVEX_V128;
8645}
Cameron McInally45325962014-03-26 13:50:50 +00008646}
8647
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008648defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">,
8649 avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008650
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008651defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">,
8652 avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008653
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008654// prefetch
8655multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
8656 RegisterClass KRC, X86MemOperand memop> {
8657 let Predicates = [HasPFI], hasSideEffects = 1 in
8658 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00008659 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Simon Pilgrimb69dae42017-12-05 20:47:11 +00008660 [], IIC_SSE_PREFETCH>, EVEX, EVEX_K, Sched<[WriteLoad]>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008661}
8662
8663defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00008664 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008665
8666defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00008667 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008668
8669defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008670 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008671
8672defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008673 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00008674
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008675defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00008676 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008677
8678defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00008679 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008680
8681defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008682 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008683
8684defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008685 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008686
8687defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00008688 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008689
8690defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00008691 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008692
8693defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008694 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008695
8696defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008697 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008698
8699defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00008700 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008701
8702defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00008703 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008704
8705defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008706 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008707
8708defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008709 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008710
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00008711multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008712def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00008713 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Simon Pilgrimbfe969c2017-12-06 11:59:05 +00008714 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))],
8715 IIC_SSE_MOV_S_RR>, EVEX, Sched<[WriteMove]>;
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00008716}
Michael Liao5bf95782014-12-04 05:20:33 +00008717
Michael Zuckerman85436ec2017-03-23 09:57:01 +00008718// Use 512bit version to implement 128/256 bit in case NoVLX.
8719multiclass avx512_convert_mask_to_vector_lowering<X86VectorVTInfo X86Info,
8720 X86VectorVTInfo _> {
8721
8722 def : Pat<(X86Info.VT (X86vsext (X86Info.KVT X86Info.KRC:$src))),
8723 (X86Info.VT (EXTRACT_SUBREG
8724 (_.VT (!cast<Instruction>(NAME#"Zrr")
8725 (_.KVT (COPY_TO_REGCLASS X86Info.KRC:$src,_.KRC)))),
8726 X86Info.SubRegIdx))>;
8727}
8728
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00008729multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
8730 string OpcodeStr, Predicate prd> {
8731let Predicates = [prd] in
8732 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
8733
8734 let Predicates = [prd, HasVLX] in {
8735 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
8736 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
8737 }
Michael Zuckerman85436ec2017-03-23 09:57:01 +00008738let Predicates = [prd, NoVLX] in {
8739 defm Z256_Alt : avx512_convert_mask_to_vector_lowering<VTInfo.info256,VTInfo.info512>;
8740 defm Z128_Alt : avx512_convert_mask_to_vector_lowering<VTInfo.info128,VTInfo.info512>;
8741 }
8742
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00008743}
8744
Michael Zuckerman85436ec2017-03-23 09:57:01 +00008745defm VPMOVM2B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, "vpmovm2" , HasBWI>;
8746defm VPMOVM2W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, "vpmovm2", HasBWI> , VEX_W;
8747defm VPMOVM2D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, "vpmovm2", HasDQI>;
8748defm VPMOVM2Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, "vpmovm2", HasDQI> , VEX_W;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008749
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008750multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
Igor Bregerfca0a342016-01-28 13:19:25 +00008751 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
8752 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Simon Pilgrimbfe969c2017-12-06 11:59:05 +00008753 [(set _.KRC:$dst, (X86cvt2mask (_.VT _.RC:$src)))],
8754 IIC_SSE_MOV_S_RR>, EVEX, Sched<[WriteMove]>;
Igor Bregerfca0a342016-01-28 13:19:25 +00008755}
8756
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008757// Use 512bit version to implement 128/256 bit in case NoVLX.
8758multiclass convert_vector_to_mask_lowering<X86VectorVTInfo ExtendInfo,
Igor Bregerfca0a342016-01-28 13:19:25 +00008759 X86VectorVTInfo _> {
8760
8761 def : Pat<(_.KVT (X86cvt2mask (_.VT _.RC:$src))),
8762 (_.KVT (COPY_TO_REGCLASS
8763 (!cast<Instruction>(NAME#"Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008764 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00008765 _.RC:$src, _.SubRegIdx)),
8766 _.KRC))>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008767}
8768
8769multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
Igor Bregerfca0a342016-01-28 13:19:25 +00008770 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
8771 let Predicates = [prd] in
8772 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
8773 EVEX_V512;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008774
8775 let Predicates = [prd, HasVLX] in {
8776 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00008777 EVEX_V256;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008778 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00008779 EVEX_V128;
8780 }
8781 let Predicates = [prd, NoVLX] in {
8782 defm Z256_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info256>;
8783 defm Z128_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info128>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008784 }
8785}
8786
8787defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
8788 avx512vl_i8_info, HasBWI>;
8789defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
8790 avx512vl_i16_info, HasBWI>, VEX_W;
8791defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
8792 avx512vl_i32_info, HasDQI>;
8793defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
8794 avx512vl_i64_info, HasDQI>, VEX_W;
8795
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008796//===----------------------------------------------------------------------===//
8797// AVX-512 - COMPRESS and EXPAND
8798//
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008799
Simon Pilgrim904d1a82017-12-01 16:20:03 +00008800// FIXME: Is there a better scheduler itinerary for VPCOMPRESS/VPEXPAND?
8801let Sched = WriteShuffle256 in {
8802def AVX512_COMPRESS : OpndItins<
8803 IIC_SSE_INTALU_P_RR, IIC_SSE_INTALU_P_RM
8804>;
8805def AVX512_EXPAND : OpndItins<
8806 IIC_SSE_INTALU_P_RR, IIC_SSE_INTALU_P_RM
8807>;
8808}
8809
Ayman Musad7a5ed42016-09-26 06:22:08 +00008810multiclass compress_by_vec_width_common<bits<8> opc, X86VectorVTInfo _,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00008811 string OpcodeStr, OpndItins itins> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008812 defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00008813 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Simon Pilgrim904d1a82017-12-01 16:20:03 +00008814 (_.VT (X86compress _.RC:$src1)), itins.rr>, AVX5128IBase,
8815 Sched<[itins.Sched]>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008816
Craig Toppere1cac152016-06-07 07:27:54 +00008817 let mayStore = 1, hasSideEffects = 0 in
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008818 def mr : AVX5128I<opc, MRMDestMem, (outs),
8819 (ins _.MemOp:$dst, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00008820 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Simon Pilgrim904d1a82017-12-01 16:20:03 +00008821 []>, EVEX_CD8<_.EltSize, CD8VT1>,
8822 Sched<[itins.Sched.Folded]>;
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008823
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008824 def mrk : AVX5128I<opc, MRMDestMem, (outs),
8825 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00008826 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Ayman Musad7a5ed42016-09-26 06:22:08 +00008827 []>,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00008828 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>,
8829 Sched<[itins.Sched.Folded]>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008830}
8831
Ayman Musad7a5ed42016-09-26 06:22:08 +00008832multiclass compress_by_vec_width_lowering<X86VectorVTInfo _ > {
Ayman Musad7a5ed42016-09-26 06:22:08 +00008833 def : Pat<(X86mCompressingStore addr:$dst, _.KRCWM:$mask,
8834 (_.VT _.RC:$src)),
8835 (!cast<Instruction>(NAME#_.ZSuffix##mrk)
8836 addr:$dst, _.KRCWM:$mask, _.RC:$src)>;
8837}
8838
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008839multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00008840 OpndItins itins,
Coby Tayree71e37cc2017-11-21 09:48:44 +00008841 AVX512VLVectorVTInfo VTInfo,
8842 Predicate Pred = HasAVX512> {
8843 let Predicates = [Pred] in
Simon Pilgrim904d1a82017-12-01 16:20:03 +00008844 defm Z : compress_by_vec_width_common<opc, VTInfo.info512, OpcodeStr, itins>,
Ayman Musad7a5ed42016-09-26 06:22:08 +00008845 compress_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008846
Coby Tayree71e37cc2017-11-21 09:48:44 +00008847 let Predicates = [Pred, HasVLX] in {
Simon Pilgrim904d1a82017-12-01 16:20:03 +00008848 defm Z256 : compress_by_vec_width_common<opc, VTInfo.info256, OpcodeStr, itins>,
Ayman Musad7a5ed42016-09-26 06:22:08 +00008849 compress_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
Simon Pilgrim904d1a82017-12-01 16:20:03 +00008850 defm Z128 : compress_by_vec_width_common<opc, VTInfo.info128, OpcodeStr, itins>,
Ayman Musad7a5ed42016-09-26 06:22:08 +00008851 compress_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008852 }
8853}
8854
Simon Pilgrim904d1a82017-12-01 16:20:03 +00008855defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", AVX512_COMPRESS,
8856 avx512vl_i32_info>, EVEX;
8857defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", AVX512_COMPRESS,
8858 avx512vl_i64_info>, EVEX, VEX_W;
8859defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", AVX512_COMPRESS,
8860 avx512vl_f32_info>, EVEX;
8861defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", AVX512_COMPRESS,
8862 avx512vl_f64_info>, EVEX, VEX_W;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008863
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008864// expand
8865multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00008866 string OpcodeStr, OpndItins itins> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008867 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00008868 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Simon Pilgrim904d1a82017-12-01 16:20:03 +00008869 (_.VT (X86expand _.RC:$src1)), itins.rr>, AVX5128IBase,
8870 Sched<[itins.Sched]>;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00008871
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008872 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8873 (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1",
8874 (_.VT (X86expand (_.VT (bitconvert
Simon Pilgrim904d1a82017-12-01 16:20:03 +00008875 (_.LdFrag addr:$src1))))), itins.rm>,
8876 AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>,
8877 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008878}
8879
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008880multiclass expand_by_vec_width_lowering<X86VectorVTInfo _ > {
8881
8882 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask, undef)),
8883 (!cast<Instruction>(NAME#_.ZSuffix##rmkz)
8884 _.KRCWM:$mask, addr:$src)>;
8885
8886 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask,
8887 (_.VT _.RC:$src0))),
8888 (!cast<Instruction>(NAME#_.ZSuffix##rmk)
8889 _.RC:$src0, _.KRCWM:$mask, addr:$src)>;
8890}
8891
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008892multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00008893 OpndItins itins,
Coby Tayree71e37cc2017-11-21 09:48:44 +00008894 AVX512VLVectorVTInfo VTInfo,
8895 Predicate Pred = HasAVX512> {
8896 let Predicates = [Pred] in
Simon Pilgrim904d1a82017-12-01 16:20:03 +00008897 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr, itins>,
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008898 expand_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008899
Coby Tayree71e37cc2017-11-21 09:48:44 +00008900 let Predicates = [Pred, HasVLX] in {
Simon Pilgrim904d1a82017-12-01 16:20:03 +00008901 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr, itins>,
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008902 expand_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
Simon Pilgrim904d1a82017-12-01 16:20:03 +00008903 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr, itins>,
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008904 expand_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008905 }
8906}
8907
Simon Pilgrim904d1a82017-12-01 16:20:03 +00008908defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", AVX512_EXPAND,
8909 avx512vl_i32_info>, EVEX;
8910defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", AVX512_EXPAND,
8911 avx512vl_i64_info>, EVEX, VEX_W;
8912defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", AVX512_EXPAND,
8913 avx512vl_f32_info>, EVEX;
8914defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", AVX512_EXPAND,
8915 avx512vl_f64_info>, EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008916
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008917//handle instruction reg_vec1 = op(reg_vec,imm)
8918// op(mem_vec,imm)
8919// op(broadcast(eltVt),imm)
8920//all instruction created with FROUND_CURRENT
8921multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008922 OpndItins itins, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00008923 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008924 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8925 (ins _.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +00008926 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008927 (OpNode (_.VT _.RC:$src1),
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008928 (i32 imm:$src2)), itins.rr>, Sched<[itins.Sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008929 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8930 (ins _.MemOp:$src1, i32u8imm:$src2),
8931 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
8932 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008933 (i32 imm:$src2)), itins.rm>,
8934 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008935 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8936 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
8937 OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr,
8938 "${src1}"##_.BroadcastStr##", $src2",
8939 (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))),
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008940 (i32 imm:$src2)), itins.rm>, EVEX_B,
8941 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper05948fb2016-08-02 05:11:15 +00008942 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008943}
8944
8945//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8946multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008947 SDNode OpNode, OpndItins itins,
8948 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00008949 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008950 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8951 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008952 OpcodeStr##_.Suffix, "$src2, {sae}, $src1",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008953 "$src1, {sae}, $src2",
8954 (OpNode (_.VT _.RC:$src1),
8955 (i32 imm:$src2),
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008956 (i32 FROUND_NO_EXC)), itins.rr>,
8957 EVEX_B, Sched<[itins.Sched]>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008958}
8959
8960multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr,
Craig Topper0af48f12017-11-13 02:02:58 +00008961 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008962 SDNode OpNodeRnd, OpndItins itins, Predicate prd>{
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008963 let Predicates = [prd] in {
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008964 defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, itins,
8965 _.info512>,
8966 avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNodeRnd,
8967 itins, _.info512>, EVEX_V512;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008968 }
8969 let Predicates = [prd, HasVLX] in {
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008970 defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, itins,
8971 _.info128>, EVEX_V128;
8972 defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, itins,
8973 _.info256>, EVEX_V256;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008974 }
8975}
8976
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008977//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8978// op(reg_vec2,mem_vec,imm)
8979// op(reg_vec2,broadcast(eltVt),imm)
8980//all instruction created with FROUND_CURRENT
8981multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008982 OpndItins itins, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00008983 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008984 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008985 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008986 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8987 (OpNode (_.VT _.RC:$src1),
8988 (_.VT _.RC:$src2),
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008989 (i32 imm:$src3)), itins.rr>,
8990 Sched<[itins.Sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008991 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8992 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
8993 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8994 (OpNode (_.VT _.RC:$src1),
8995 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008996 (i32 imm:$src3)), itins.rm>,
8997 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008998 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8999 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
9000 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
9001 "$src1, ${src2}"##_.BroadcastStr##", $src3",
9002 (OpNode (_.VT _.RC:$src1),
9003 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009004 (i32 imm:$src3)), itins.rm>, EVEX_B,
9005 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper05948fb2016-08-02 05:11:15 +00009006 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009007}
9008
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009009//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
9010// op(reg_vec2,mem_vec,imm)
Igor Breger2ae0fe32015-08-31 11:14:02 +00009011multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim36be8522017-11-29 18:52:20 +00009012 OpndItins itins, X86VectorVTInfo DestInfo,
9013 X86VectorVTInfo SrcInfo>{
Craig Topper05948fb2016-08-02 05:11:15 +00009014 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger2ae0fe32015-08-31 11:14:02 +00009015 defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
9016 (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3),
9017 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9018 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
9019 (SrcInfo.VT SrcInfo.RC:$src2),
Simon Pilgrim36be8522017-11-29 18:52:20 +00009020 (i8 imm:$src3))), itins.rr>,
9021 Sched<[itins.Sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009022 defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
9023 (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3),
9024 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9025 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
9026 (SrcInfo.VT (bitconvert
9027 (SrcInfo.LdFrag addr:$src2))),
Simon Pilgrim36be8522017-11-29 18:52:20 +00009028 (i8 imm:$src3))), itins.rm>,
9029 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper05948fb2016-08-02 05:11:15 +00009030 }
Igor Breger2ae0fe32015-08-31 11:14:02 +00009031}
9032
9033//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
9034// op(reg_vec2,mem_vec,imm)
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009035// op(reg_vec2,broadcast(eltVt),imm)
9036multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim36be8522017-11-29 18:52:20 +00009037 OpndItins itins, X86VectorVTInfo _>:
9038 avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, itins, _, _>{
Igor Breger2ae0fe32015-08-31 11:14:02 +00009039
Craig Topper05948fb2016-08-02 05:11:15 +00009040 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00009041 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9042 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
9043 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
9044 "$src1, ${src2}"##_.BroadcastStr##", $src3",
9045 (OpNode (_.VT _.RC:$src1),
9046 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
Simon Pilgrim36be8522017-11-29 18:52:20 +00009047 (i8 imm:$src3)), itins.rm>, EVEX_B,
9048 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009049}
9050
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009051//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
9052// op(reg_vec2,mem_scalar,imm)
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009053multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009054 OpndItins itins, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00009055 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009056 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009057 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009058 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9059 (OpNode (_.VT _.RC:$src1),
9060 (_.VT _.RC:$src2),
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009061 (i32 imm:$src3)), itins.rr>,
9062 Sched<[itins.Sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009063 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregere73ef852016-09-11 12:38:46 +00009064 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
Craig Toppere1cac152016-06-07 07:27:54 +00009065 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9066 (OpNode (_.VT _.RC:$src1),
9067 (_.VT (scalar_to_vector
9068 (_.ScalarLdFrag addr:$src2))),
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009069 (i32 imm:$src3)), itins.rm>,
9070 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper05948fb2016-08-02 05:11:15 +00009071 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009072}
9073
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009074//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
9075multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009076 SDNode OpNode, OpndItins itins,
9077 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00009078 let ExeDomain = _.ExeDomain in
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009079 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009080 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00009081 OpcodeStr, "$src3, {sae}, $src2, $src1",
9082 "$src1, $src2, {sae}, $src3",
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009083 (OpNode (_.VT _.RC:$src1),
9084 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009085 (i32 imm:$src3),
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009086 (i32 FROUND_NO_EXC)), itins.rr>,
9087 EVEX_B, Sched<[itins.Sched]>;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009088}
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009089
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009090//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009091multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
9092 OpndItins itins, X86VectorVTInfo _> {
Craig Toppercac5d692017-02-26 06:45:37 +00009093 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009094 defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
9095 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00009096 OpcodeStr, "$src3, {sae}, $src2, $src1",
9097 "$src1, $src2, {sae}, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009098 (OpNode (_.VT _.RC:$src1),
9099 (_.VT _.RC:$src2),
9100 (i32 imm:$src3),
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009101 (i32 FROUND_NO_EXC)), itins.rr>,
9102 EVEX_B, Sched<[itins.Sched]>;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009103}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009104
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00009105multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
Craig Topper0af48f12017-11-13 02:02:58 +00009106 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009107 SDNode OpNodeRnd, OpndItins itins, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009108 let Predicates = [prd] in {
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009109 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, itins, _.info512>,
9110 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNodeRnd, itins, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009111 EVEX_V512;
9112
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009113 }
9114 let Predicates = [prd, HasVLX] in {
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009115 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, itins, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009116 EVEX_V128;
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009117 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, itins, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009118 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009119 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009120}
9121
Igor Breger2ae0fe32015-08-31 11:14:02 +00009122multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr,
Simon Pilgrim36be8522017-11-29 18:52:20 +00009123 OpndItins itins, AVX512VLVectorVTInfo DestInfo,
9124 AVX512VLVectorVTInfo SrcInfo, Predicate Pred = HasBWI> {
Coby Tayree71e37cc2017-11-21 09:48:44 +00009125 let Predicates = [Pred] in {
Simon Pilgrim36be8522017-11-29 18:52:20 +00009126 defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, itins, DestInfo.info512,
Igor Breger2ae0fe32015-08-31 11:14:02 +00009127 SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V;
9128 }
Coby Tayree71e37cc2017-11-21 09:48:44 +00009129 let Predicates = [Pred, HasVLX] in {
Simon Pilgrim36be8522017-11-29 18:52:20 +00009130 defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, itins, DestInfo.info128,
Igor Breger2ae0fe32015-08-31 11:14:02 +00009131 SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V;
Simon Pilgrim36be8522017-11-29 18:52:20 +00009132 defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, itins, DestInfo.info256,
Igor Breger2ae0fe32015-08-31 11:14:02 +00009133 SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V;
9134 }
9135}
9136
Igor Breger00d9f842015-06-08 14:03:17 +00009137multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
Simon Pilgrim36be8522017-11-29 18:52:20 +00009138 bits<8> opc, SDNode OpNode, OpndItins itins,
Coby Tayree71e37cc2017-11-21 09:48:44 +00009139 Predicate Pred = HasAVX512> {
9140 let Predicates = [Pred] in {
Simon Pilgrim36be8522017-11-29 18:52:20 +00009141 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, itins, _.info512>, EVEX_V512;
Igor Breger00d9f842015-06-08 14:03:17 +00009142 }
Coby Tayree71e37cc2017-11-21 09:48:44 +00009143 let Predicates = [Pred, HasVLX] in {
Simon Pilgrim36be8522017-11-29 18:52:20 +00009144 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, itins, _.info128>, EVEX_V128;
9145 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, itins, _.info256>, EVEX_V256;
Igor Breger00d9f842015-06-08 14:03:17 +00009146 }
9147}
9148
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009149multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
Craig Topper0af48f12017-11-13 02:02:58 +00009150 X86VectorVTInfo _, bits<8> opc, SDNode OpNode,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009151 SDNode OpNodeRnd, OpndItins itins, Predicate prd>{
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009152 let Predicates = [prd] in {
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009153 defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, itins, _>,
9154 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNodeRnd, itins, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009155 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009156}
9157
Igor Breger1e58e8a2015-09-02 11:18:55 +00009158multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr,
Craig Topper0af48f12017-11-13 02:02:58 +00009159 bits<8> opcPs, bits<8> opcPd, SDNode OpNode,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009160 SDNode OpNodeRnd, SizeItins itins, Predicate prd>{
Igor Breger1e58e8a2015-09-02 11:18:55 +00009161 defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009162 opcPs, OpNode, OpNodeRnd, itins.s, prd>,
9163 EVEX_CD8<32, CD8VF>;
Igor Breger1e58e8a2015-09-02 11:18:55 +00009164 defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009165 opcPd, OpNode, OpNodeRnd, itins.d, prd>,
9166 EVEX_CD8<64, CD8VF>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009167}
9168
Igor Breger1e58e8a2015-09-02 11:18:55 +00009169defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009170 X86VReduce, X86VReduceRnd, SSE_ALU_ITINS_P, HasDQI>,
Craig Topper0af48f12017-11-13 02:02:58 +00009171 AVX512AIi8Base, EVEX;
Igor Breger1e58e8a2015-09-02 11:18:55 +00009172defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009173 X86VRndScale, X86VRndScaleRnd, SSE_ALU_ITINS_P, HasAVX512>,
Craig Topper0af48f12017-11-13 02:02:58 +00009174 AVX512AIi8Base, EVEX;
Igor Breger1e58e8a2015-09-02 11:18:55 +00009175defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009176 X86VGetMant, X86VGetMantRnd, SSE_ALU_ITINS_P, HasAVX512>,
Craig Topper0af48f12017-11-13 02:02:58 +00009177 AVX512AIi8Base, EVEX;
Igor Breger1e58e8a2015-09-02 11:18:55 +00009178
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00009179defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009180 0x50, X86VRange, X86VRangeRnd,
9181 SSE_ALU_F64P, HasDQI>,
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00009182 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
9183defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009184 0x50, X86VRange, X86VRangeRnd,
9185 SSE_ALU_F32P, HasDQI>,
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00009186 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
9187
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009188defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd",
9189 f64x_info, 0x51, X86Ranges, X86RangesRnd, SSE_ALU_F64S, HasDQI>,
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00009190 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
9191defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009192 0x51, X86Ranges, X86RangesRnd, SSE_ALU_F32S, HasDQI>,
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00009193 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
9194
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009195defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009196 0x57, X86Reduces, X86ReducesRnd, SSE_ALU_F64S, HasDQI>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009197 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
9198defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009199 0x57, X86Reduces, X86ReducesRnd, SSE_ALU_F32S, HasDQI>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009200 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009201
Igor Breger1e58e8a2015-09-02 11:18:55 +00009202defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009203 0x27, X86GetMants, X86GetMantsRnd, SSE_ALU_F64S, HasAVX512>,
Igor Breger1e58e8a2015-09-02 11:18:55 +00009204 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
9205defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009206 0x27, X86GetMants, X86GetMantsRnd, SSE_ALU_F32S, HasAVX512>,
Igor Breger1e58e8a2015-09-02 11:18:55 +00009207 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
9208
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009209let Predicates = [HasAVX512] in {
9210def : Pat<(v16f32 (ffloor VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009211 (VRNDSCALEPSZrri VR512:$src, (i32 0x9))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009212def : Pat<(v16f32 (fnearbyint VR512:$src)),
9213 (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>;
9214def : Pat<(v16f32 (fceil VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009215 (VRNDSCALEPSZrri VR512:$src, (i32 0xA))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009216def : Pat<(v16f32 (frint VR512:$src)),
9217 (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>;
9218def : Pat<(v16f32 (ftrunc VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009219 (VRNDSCALEPSZrri VR512:$src, (i32 0xB))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009220
9221def : Pat<(v8f64 (ffloor VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009222 (VRNDSCALEPDZrri VR512:$src, (i32 0x9))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009223def : Pat<(v8f64 (fnearbyint VR512:$src)),
9224 (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>;
9225def : Pat<(v8f64 (fceil VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009226 (VRNDSCALEPDZrri VR512:$src, (i32 0xA))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009227def : Pat<(v8f64 (frint VR512:$src)),
9228 (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>;
9229def : Pat<(v8f64 (ftrunc VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009230 (VRNDSCALEPDZrri VR512:$src, (i32 0xB))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009231}
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009232
Craig Topperac2508252017-11-11 21:44:51 +00009233let Predicates = [HasVLX] in {
9234def : Pat<(v4f32 (ffloor VR128X:$src)),
9235 (VRNDSCALEPSZ128rri VR128X:$src, (i32 0x9))>;
9236def : Pat<(v4f32 (fnearbyint VR128X:$src)),
9237 (VRNDSCALEPSZ128rri VR128X:$src, (i32 0xC))>;
9238def : Pat<(v4f32 (fceil VR128X:$src)),
9239 (VRNDSCALEPSZ128rri VR128X:$src, (i32 0xA))>;
9240def : Pat<(v4f32 (frint VR128X:$src)),
9241 (VRNDSCALEPSZ128rri VR128X:$src, (i32 0x4))>;
9242def : Pat<(v4f32 (ftrunc VR128X:$src)),
9243 (VRNDSCALEPSZ128rri VR128X:$src, (i32 0xB))>;
9244
9245def : Pat<(v2f64 (ffloor VR128X:$src)),
9246 (VRNDSCALEPDZ128rri VR128X:$src, (i32 0x9))>;
9247def : Pat<(v2f64 (fnearbyint VR128X:$src)),
9248 (VRNDSCALEPDZ128rri VR128X:$src, (i32 0xC))>;
9249def : Pat<(v2f64 (fceil VR128X:$src)),
9250 (VRNDSCALEPDZ128rri VR128X:$src, (i32 0xA))>;
9251def : Pat<(v2f64 (frint VR128X:$src)),
9252 (VRNDSCALEPDZ128rri VR128X:$src, (i32 0x4))>;
9253def : Pat<(v2f64 (ftrunc VR128X:$src)),
9254 (VRNDSCALEPDZ128rri VR128X:$src, (i32 0xB))>;
9255
9256def : Pat<(v8f32 (ffloor VR256X:$src)),
9257 (VRNDSCALEPSZ256rri VR256X:$src, (i32 0x9))>;
9258def : Pat<(v8f32 (fnearbyint VR256X:$src)),
9259 (VRNDSCALEPSZ256rri VR256X:$src, (i32 0xC))>;
9260def : Pat<(v8f32 (fceil VR256X:$src)),
9261 (VRNDSCALEPSZ256rri VR256X:$src, (i32 0xA))>;
9262def : Pat<(v8f32 (frint VR256X:$src)),
9263 (VRNDSCALEPSZ256rri VR256X:$src, (i32 0x4))>;
9264def : Pat<(v8f32 (ftrunc VR256X:$src)),
9265 (VRNDSCALEPSZ256rri VR256X:$src, (i32 0xB))>;
9266
9267def : Pat<(v4f64 (ffloor VR256X:$src)),
9268 (VRNDSCALEPDZ256rri VR256X:$src, (i32 0x9))>;
9269def : Pat<(v4f64 (fnearbyint VR256X:$src)),
9270 (VRNDSCALEPDZ256rri VR256X:$src, (i32 0xC))>;
9271def : Pat<(v4f64 (fceil VR256X:$src)),
9272 (VRNDSCALEPDZ256rri VR256X:$src, (i32 0xA))>;
9273def : Pat<(v4f64 (frint VR256X:$src)),
9274 (VRNDSCALEPDZ256rri VR256X:$src, (i32 0x4))>;
9275def : Pat<(v4f64 (ftrunc VR256X:$src)),
9276 (VRNDSCALEPDZ256rri VR256X:$src, (i32 0xB))>;
9277}
9278
Simon Pilgrim36be8522017-11-29 18:52:20 +00009279multiclass avx512_shuff_packed_128<string OpcodeStr, OpndItins itins,
9280 AVX512VLVectorVTInfo _, bits<8> opc>{
Craig Topper42a53532017-08-16 23:38:25 +00009281 let Predicates = [HasAVX512] in {
Simon Pilgrim36be8522017-11-29 18:52:20 +00009282 defm Z : avx512_3Op_imm8<opc, OpcodeStr, X86Shuf128, itins, _.info512>, EVEX_V512;
Craig Topper42a53532017-08-16 23:38:25 +00009283
9284 }
9285 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim36be8522017-11-29 18:52:20 +00009286 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, X86Shuf128, itins, _.info256>, EVEX_V256;
Craig Topper42a53532017-08-16 23:38:25 +00009287 }
9288}
9289
Simon Pilgrim36be8522017-11-29 18:52:20 +00009290defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4", SSE_SHUFP,
9291 avx512vl_f32_info, 0x23>, AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
9292defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2", SSE_SHUFP,
9293 avx512vl_f64_info, 0x23>, AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
9294defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4", SSE_SHUFP,
9295 avx512vl_i32_info, 0x43>, AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
9296defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2", SSE_SHUFP,
9297 avx512vl_i64_info, 0x43>, AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +00009298
Craig Topperb561e662017-01-19 02:34:29 +00009299let Predicates = [HasAVX512] in {
9300// Provide fallback in case the load node that is used in the broadcast
9301// patterns above is used by additional users, which prevents the pattern
9302// selection.
9303def : Pat<(v8f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
9304 (VSHUFF64X2Zrri (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9305 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9306 0)>;
9307def : Pat<(v8i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
9308 (VSHUFI64X2Zrri (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9309 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9310 0)>;
9311
9312def : Pat<(v16f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
9313 (VSHUFF32X4Zrri (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9314 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9315 0)>;
9316def : Pat<(v16i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
9317 (VSHUFI32X4Zrri (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9318 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9319 0)>;
9320
9321def : Pat<(v32i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
9322 (VSHUFI32X4Zrri (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9323 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9324 0)>;
9325
9326def : Pat<(v64i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
9327 (VSHUFI32X4Zrri (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9328 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9329 0)>;
9330}
9331
Simon Pilgrim36be8522017-11-29 18:52:20 +00009332multiclass avx512_valign<string OpcodeStr, OpndItins itins,
9333 AVX512VLVectorVTInfo VTInfo_I> {
9334 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign, itins>,
Igor Breger00d9f842015-06-08 14:03:17 +00009335 AVX512AIi8Base, EVEX_4V;
Igor Breger00d9f842015-06-08 14:03:17 +00009336}
9337
Simon Pilgrim36be8522017-11-29 18:52:20 +00009338defm VALIGND: avx512_valign<"valignd", SSE_PALIGN, avx512vl_i32_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00009339 EVEX_CD8<32, CD8VF>;
Simon Pilgrim36be8522017-11-29 18:52:20 +00009340defm VALIGNQ: avx512_valign<"valignq", SSE_PALIGN, avx512vl_i64_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00009341 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009342
Simon Pilgrim36be8522017-11-29 18:52:20 +00009343defm VPALIGNR: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr", SSE_PALIGN,
Igor Breger2ae0fe32015-08-31 11:14:02 +00009344 avx512vl_i8_info, avx512vl_i8_info>,
Igor Breger2ae0fe32015-08-31 11:14:02 +00009345 EVEX_CD8<8, CD8VF>;
9346
Craig Topper333897e2017-11-03 06:48:02 +00009347// Fragments to help convert valignq into masked valignd. Or valignq/valignd
9348// into vpalignr.
9349def ValignqImm32XForm : SDNodeXForm<imm, [{
9350 return getI8Imm(N->getZExtValue() * 2, SDLoc(N));
9351}]>;
9352def ValignqImm8XForm : SDNodeXForm<imm, [{
9353 return getI8Imm(N->getZExtValue() * 8, SDLoc(N));
9354}]>;
9355def ValigndImm8XForm : SDNodeXForm<imm, [{
9356 return getI8Imm(N->getZExtValue() * 4, SDLoc(N));
9357}]>;
9358
9359multiclass avx512_vpalign_mask_lowering<string OpcodeStr, SDNode OpNode,
9360 X86VectorVTInfo From, X86VectorVTInfo To,
9361 SDNodeXForm ImmXForm> {
9362 def : Pat<(To.VT (vselect To.KRCWM:$mask,
9363 (bitconvert
9364 (From.VT (OpNode From.RC:$src1, From.RC:$src2,
9365 imm:$src3))),
9366 To.RC:$src0)),
9367 (!cast<Instruction>(OpcodeStr#"rrik") To.RC:$src0, To.KRCWM:$mask,
9368 To.RC:$src1, To.RC:$src2,
9369 (ImmXForm imm:$src3))>;
9370
9371 def : Pat<(To.VT (vselect To.KRCWM:$mask,
9372 (bitconvert
9373 (From.VT (OpNode From.RC:$src1, From.RC:$src2,
9374 imm:$src3))),
9375 To.ImmAllZerosV)),
9376 (!cast<Instruction>(OpcodeStr#"rrikz") To.KRCWM:$mask,
9377 To.RC:$src1, To.RC:$src2,
9378 (ImmXForm imm:$src3))>;
9379
9380 def : Pat<(To.VT (vselect To.KRCWM:$mask,
9381 (bitconvert
9382 (From.VT (OpNode From.RC:$src1,
9383 (bitconvert (To.LdFrag addr:$src2)),
9384 imm:$src3))),
9385 To.RC:$src0)),
9386 (!cast<Instruction>(OpcodeStr#"rmik") To.RC:$src0, To.KRCWM:$mask,
9387 To.RC:$src1, addr:$src2,
9388 (ImmXForm imm:$src3))>;
9389
9390 def : Pat<(To.VT (vselect To.KRCWM:$mask,
9391 (bitconvert
9392 (From.VT (OpNode From.RC:$src1,
9393 (bitconvert (To.LdFrag addr:$src2)),
9394 imm:$src3))),
9395 To.ImmAllZerosV)),
9396 (!cast<Instruction>(OpcodeStr#"rmikz") To.KRCWM:$mask,
9397 To.RC:$src1, addr:$src2,
9398 (ImmXForm imm:$src3))>;
9399}
9400
9401multiclass avx512_vpalign_mask_lowering_mb<string OpcodeStr, SDNode OpNode,
9402 X86VectorVTInfo From,
9403 X86VectorVTInfo To,
9404 SDNodeXForm ImmXForm> :
9405 avx512_vpalign_mask_lowering<OpcodeStr, OpNode, From, To, ImmXForm> {
9406 def : Pat<(From.VT (OpNode From.RC:$src1,
9407 (bitconvert (To.VT (X86VBroadcast
9408 (To.ScalarLdFrag addr:$src2)))),
9409 imm:$src3)),
9410 (!cast<Instruction>(OpcodeStr#"rmbi") To.RC:$src1, addr:$src2,
9411 (ImmXForm imm:$src3))>;
9412
9413 def : Pat<(To.VT (vselect To.KRCWM:$mask,
9414 (bitconvert
9415 (From.VT (OpNode From.RC:$src1,
9416 (bitconvert
9417 (To.VT (X86VBroadcast
9418 (To.ScalarLdFrag addr:$src2)))),
9419 imm:$src3))),
9420 To.RC:$src0)),
9421 (!cast<Instruction>(OpcodeStr#"rmbik") To.RC:$src0, To.KRCWM:$mask,
9422 To.RC:$src1, addr:$src2,
9423 (ImmXForm imm:$src3))>;
9424
9425 def : Pat<(To.VT (vselect To.KRCWM:$mask,
9426 (bitconvert
9427 (From.VT (OpNode From.RC:$src1,
9428 (bitconvert
9429 (To.VT (X86VBroadcast
9430 (To.ScalarLdFrag addr:$src2)))),
9431 imm:$src3))),
9432 To.ImmAllZerosV)),
9433 (!cast<Instruction>(OpcodeStr#"rmbikz") To.KRCWM:$mask,
9434 To.RC:$src1, addr:$src2,
9435 (ImmXForm imm:$src3))>;
9436}
9437
9438let Predicates = [HasAVX512] in {
9439 // For 512-bit we lower to the widest element type we can. So we only need
9440 // to handle converting valignq to valignd.
9441 defm : avx512_vpalign_mask_lowering_mb<"VALIGNDZ", X86VAlign, v8i64_info,
9442 v16i32_info, ValignqImm32XForm>;
9443}
9444
9445let Predicates = [HasVLX] in {
9446 // For 128-bit we lower to the widest element type we can. So we only need
9447 // to handle converting valignq to valignd.
9448 defm : avx512_vpalign_mask_lowering_mb<"VALIGNDZ128", X86VAlign, v2i64x_info,
9449 v4i32x_info, ValignqImm32XForm>;
9450 // For 256-bit we lower to the widest element type we can. So we only need
9451 // to handle converting valignq to valignd.
9452 defm : avx512_vpalign_mask_lowering_mb<"VALIGNDZ256", X86VAlign, v4i64x_info,
9453 v8i32x_info, ValignqImm32XForm>;
9454}
9455
9456let Predicates = [HasVLX, HasBWI] in {
9457 // We can turn 128 and 256 bit VALIGND/VALIGNQ into VPALIGNR.
9458 defm : avx512_vpalign_mask_lowering<"VPALIGNRZ128", X86VAlign, v2i64x_info,
9459 v16i8x_info, ValignqImm8XForm>;
9460 defm : avx512_vpalign_mask_lowering<"VPALIGNRZ128", X86VAlign, v4i32x_info,
9461 v16i8x_info, ValigndImm8XForm>;
9462}
9463
Simon Pilgrim36be8522017-11-29 18:52:20 +00009464defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw",
9465 SSE_INTMUL_ITINS_P, avx512vl_i16_info, avx512vl_i8_info>,
9466 EVEX_CD8<8, CD8VF>;
Igor Bregerf3ded812015-08-31 13:09:30 +00009467
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009468multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim756348c2017-11-29 13:49:51 +00009469 OpndItins itins, X86VectorVTInfo _> {
Craig Toppere9e84c82017-01-31 05:18:24 +00009470 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009471 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00009472 (ins _.RC:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009473 "$src1", "$src1",
Simon Pilgrim756348c2017-11-29 13:49:51 +00009474 (_.VT (OpNode _.RC:$src1)), itins.rr>, EVEX, AVX5128IBase,
9475 Sched<[itins.Sched]>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009476
Craig Toppere1cac152016-06-07 07:27:54 +00009477 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9478 (ins _.MemOp:$src1), OpcodeStr,
9479 "$src1", "$src1",
Simon Pilgrim756348c2017-11-29 13:49:51 +00009480 (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1)))), itins.rm>,
9481 EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>,
9482 Sched<[itins.Sched.Folded]>;
Craig Toppere9e84c82017-01-31 05:18:24 +00009483 }
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009484}
9485
9486multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim756348c2017-11-29 13:49:51 +00009487 OpndItins itins, X86VectorVTInfo _> :
9488 avx512_unary_rm<opc, OpcodeStr, OpNode, itins, _> {
Craig Toppere1cac152016-06-07 07:27:54 +00009489 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9490 (ins _.ScalarMemOp:$src1), OpcodeStr,
9491 "${src1}"##_.BroadcastStr,
9492 "${src1}"##_.BroadcastStr,
9493 (_.VT (OpNode (X86VBroadcast
Simon Pilgrim756348c2017-11-29 13:49:51 +00009494 (_.ScalarLdFrag addr:$src1)))), itins.rm>,
9495 EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>,
9496 Sched<[itins.Sched.Folded]>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009497}
9498
9499multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim756348c2017-11-29 13:49:51 +00009500 OpndItins itins, AVX512VLVectorVTInfo VTInfo,
9501 Predicate prd> {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009502 let Predicates = [prd] in
Simon Pilgrim756348c2017-11-29 13:49:51 +00009503 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, itins, VTInfo.info512>,
9504 EVEX_V512;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009505
9506 let Predicates = [prd, HasVLX] in {
Simon Pilgrim756348c2017-11-29 13:49:51 +00009507 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, itins, VTInfo.info256>,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009508 EVEX_V256;
Simon Pilgrim756348c2017-11-29 13:49:51 +00009509 defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, itins, VTInfo.info128>,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009510 EVEX_V128;
9511 }
9512}
9513
9514multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim756348c2017-11-29 13:49:51 +00009515 OpndItins itins, AVX512VLVectorVTInfo VTInfo,
9516 Predicate prd> {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009517 let Predicates = [prd] in
Simon Pilgrim756348c2017-11-29 13:49:51 +00009518 defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, itins, VTInfo.info512>,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009519 EVEX_V512;
9520
9521 let Predicates = [prd, HasVLX] in {
Simon Pilgrim756348c2017-11-29 13:49:51 +00009522 defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, itins, VTInfo.info256>,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009523 EVEX_V256;
Simon Pilgrim756348c2017-11-29 13:49:51 +00009524 defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, itins, VTInfo.info128>,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009525 EVEX_V128;
9526 }
9527}
9528
9529multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
Simon Pilgrim756348c2017-11-29 13:49:51 +00009530 SDNode OpNode, OpndItins itins, Predicate prd> {
9531 defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, itins,
9532 avx512vl_i64_info, prd>, VEX_W;
9533 defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, itins,
9534 avx512vl_i32_info, prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009535}
9536
9537multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
Simon Pilgrim756348c2017-11-29 13:49:51 +00009538 SDNode OpNode, OpndItins itins, Predicate prd> {
9539 defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, itins,
9540 avx512vl_i16_info, prd>, VEX_WIG;
9541 defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, itins,
9542 avx512vl_i8_info, prd>, VEX_WIG;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009543}
9544
9545multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
9546 bits<8> opc_d, bits<8> opc_q,
Simon Pilgrim756348c2017-11-29 13:49:51 +00009547 string OpcodeStr, SDNode OpNode,
9548 OpndItins itins> {
9549 defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode, itins,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009550 HasAVX512>,
Simon Pilgrim756348c2017-11-29 13:49:51 +00009551 avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode, itins,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009552 HasBWI>;
9553}
9554
Simon Pilgrim756348c2017-11-29 13:49:51 +00009555defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", abs, SSE_PABS>;
Igor Bregerf2460112015-07-26 14:41:44 +00009556
Simon Pilgrimfea153f2017-05-06 19:11:59 +00009557// VPABS: Use 512bit version to implement 128/256 bit in case NoVLX.
9558let Predicates = [HasAVX512, NoVLX] in {
9559 def : Pat<(v4i64 (abs VR256X:$src)),
9560 (EXTRACT_SUBREG
9561 (VPABSQZrr
9562 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)),
9563 sub_ymm)>;
9564 def : Pat<(v2i64 (abs VR128X:$src)),
9565 (EXTRACT_SUBREG
9566 (VPABSQZrr
9567 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)),
9568 sub_xmm)>;
9569}
9570
Simon Pilgrim756348c2017-11-29 13:49:51 +00009571multiclass avx512_ctlz<bits<8> opc, string OpcodeStr, OpndItins itins,
9572 Predicate prd> {
9573 defm NAME : avx512_unary_rm_vl_dq<opc, opc, OpcodeStr, ctlz, itins, prd>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +00009574}
9575
Simon Pilgrim756348c2017-11-29 13:49:51 +00009576// FIXME: Is there a better scheduler itinerary for VPLZCNT?
9577defm VPLZCNT : avx512_ctlz<0x44, "vplzcnt", SSE_INTALU_ITINS_P, HasCDI>;
9578
9579// FIXME: Is there a better scheduler itinerary for VPCONFLICT?
9580defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict,
9581 SSE_INTALU_ITINS_P, HasCDI>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +00009582
Simon Pilgrimc89aa0b2017-05-05 12:20:34 +00009583// VPLZCNT: Use 512bit version to implement 128/256 bit in case NoVLX.
9584let Predicates = [HasCDI, NoVLX] in {
9585 def : Pat<(v4i64 (ctlz VR256X:$src)),
9586 (EXTRACT_SUBREG
9587 (VPLZCNTQZrr
9588 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)),
9589 sub_ymm)>;
9590 def : Pat<(v2i64 (ctlz VR128X:$src)),
9591 (EXTRACT_SUBREG
9592 (VPLZCNTQZrr
9593 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)),
9594 sub_xmm)>;
9595
9596 def : Pat<(v8i32 (ctlz VR256X:$src)),
9597 (EXTRACT_SUBREG
9598 (VPLZCNTDZrr
9599 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)),
9600 sub_ymm)>;
9601 def : Pat<(v4i32 (ctlz VR128X:$src)),
9602 (EXTRACT_SUBREG
9603 (VPLZCNTDZrr
9604 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)),
9605 sub_xmm)>;
9606}
9607
Igor Breger24cab0f2015-11-16 07:22:00 +00009608//===---------------------------------------------------------------------===//
Oren Ben Simhon7bf27f02017-05-25 13:45:23 +00009609// Counts number of ones - VPOPCNTD and VPOPCNTQ
9610//===---------------------------------------------------------------------===//
9611
Simon Pilgrim756348c2017-11-29 13:49:51 +00009612multiclass avx512_unary_rmb_popcnt<bits<8> opc, string OpcodeStr,
9613 OpndItins itins, X86VectorVTInfo VTInfo> {
Oren Ben Simhon7bf27f02017-05-25 13:45:23 +00009614 let Predicates = [HasVPOPCNTDQ] in
Simon Pilgrim756348c2017-11-29 13:49:51 +00009615 defm Z : avx512_unary_rmb<opc, OpcodeStr, ctpop, itins, VTInfo>, EVEX_V512;
Oren Ben Simhon7bf27f02017-05-25 13:45:23 +00009616}
9617
9618// Use 512bit version to implement 128/256 bit.
9619multiclass avx512_unary_lowering<SDNode OpNode, AVX512VLVectorVTInfo _, Predicate prd> {
9620 let Predicates = [prd] in {
9621 def Z256_Alt : Pat<(_.info256.VT(OpNode _.info256.RC:$src1)),
9622 (EXTRACT_SUBREG
9623 (!cast<Instruction>(NAME # "Zrr")
9624 (INSERT_SUBREG(_.info512.VT(IMPLICIT_DEF)),
9625 _.info256.RC:$src1,
9626 _.info256.SubRegIdx)),
9627 _.info256.SubRegIdx)>;
9628
9629 def Z128_Alt : Pat<(_.info128.VT(OpNode _.info128.RC:$src1)),
9630 (EXTRACT_SUBREG
9631 (!cast<Instruction>(NAME # "Zrr")
9632 (INSERT_SUBREG(_.info512.VT(IMPLICIT_DEF)),
9633 _.info128.RC:$src1,
9634 _.info128.SubRegIdx)),
9635 _.info128.SubRegIdx)>;
9636 }
9637}
9638
Simon Pilgrim756348c2017-11-29 13:49:51 +00009639// FIXME: Is there a better scheduler itinerary for VPOPCNTD/VPOPCNTQ?
9640defm VPOPCNTD : avx512_unary_rmb_popcnt<0x55, "vpopcntd", SSE_INTALU_ITINS_P,
9641 v16i32_info>,
Oren Ben Simhon7bf27f02017-05-25 13:45:23 +00009642 avx512_unary_lowering<ctpop, avx512vl_i32_info, HasVPOPCNTDQ>;
Simon Pilgrim756348c2017-11-29 13:49:51 +00009643
9644defm VPOPCNTQ : avx512_unary_rmb_popcnt<0x55, "vpopcntq", SSE_INTALU_ITINS_P,
9645 v8i64_info>,
Oren Ben Simhon7bf27f02017-05-25 13:45:23 +00009646 avx512_unary_lowering<ctpop, avx512vl_i64_info, HasVPOPCNTDQ>, VEX_W;
9647
9648//===---------------------------------------------------------------------===//
Igor Breger24cab0f2015-11-16 07:22:00 +00009649// Replicate Single FP - MOVSHDUP and MOVSLDUP
9650//===---------------------------------------------------------------------===//
Simon Pilgrim756348c2017-11-29 13:49:51 +00009651multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode,
9652 OpndItins itins> {
9653 defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, itins,
9654 avx512vl_f32_info, HasAVX512>, XS;
Igor Breger24cab0f2015-11-16 07:22:00 +00009655}
9656
Simon Pilgrim756348c2017-11-29 13:49:51 +00009657defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup, SSE_MOVDDUP>;
9658defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup, SSE_MOVDDUP>;
Igor Breger1f782962015-11-19 08:26:56 +00009659
9660//===----------------------------------------------------------------------===//
9661// AVX-512 - MOVDDUP
9662//===----------------------------------------------------------------------===//
9663
9664multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim756348c2017-11-29 13:49:51 +00009665 OpndItins itins, X86VectorVTInfo _> {
Craig Toppere9e84c82017-01-31 05:18:24 +00009666 let ExeDomain = _.ExeDomain in {
Igor Breger1f782962015-11-19 08:26:56 +00009667 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
9668 (ins _.RC:$src), OpcodeStr, "$src", "$src",
Simon Pilgrim756348c2017-11-29 13:49:51 +00009669 (_.VT (OpNode (_.VT _.RC:$src))), itins.rr>, EVEX,
9670 Sched<[itins.Sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009671 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9672 (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
9673 (_.VT (OpNode (_.VT (scalar_to_vector
Simon Pilgrim756348c2017-11-29 13:49:51 +00009674 (_.ScalarLdFrag addr:$src))))),
9675 itins.rm>, EVEX, EVEX_CD8<_.EltSize, CD8VH>,
9676 Sched<[itins.Sched.Folded]>;
Craig Toppere9e84c82017-01-31 05:18:24 +00009677 }
Igor Breger1f782962015-11-19 08:26:56 +00009678}
9679
9680multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim756348c2017-11-29 13:49:51 +00009681 OpndItins itins, AVX512VLVectorVTInfo VTInfo> {
Igor Breger1f782962015-11-19 08:26:56 +00009682
Simon Pilgrim756348c2017-11-29 13:49:51 +00009683 defm Z : avx512_unary_rm<opc, OpcodeStr, X86Movddup, itins, VTInfo.info512>, EVEX_V512;
Igor Breger1f782962015-11-19 08:26:56 +00009684
9685 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim756348c2017-11-29 13:49:51 +00009686 defm Z256 : avx512_unary_rm<opc, OpcodeStr, X86Movddup, itins, VTInfo.info256>,
Igor Breger1f782962015-11-19 08:26:56 +00009687 EVEX_V256;
Simon Pilgrim756348c2017-11-29 13:49:51 +00009688 defm Z128 : avx512_movddup_128<opc, OpcodeStr, X86VBroadcast, itins, VTInfo.info128>,
Craig Topperf6c69562017-10-13 21:56:48 +00009689 EVEX_V128;
Igor Breger1f782962015-11-19 08:26:56 +00009690 }
9691}
9692
Simon Pilgrim756348c2017-11-29 13:49:51 +00009693multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode,
9694 OpndItins itins> {
9695 defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode, itins,
Igor Breger1f782962015-11-19 08:26:56 +00009696 avx512vl_f64_info>, XD, VEX_W;
Igor Breger1f782962015-11-19 08:26:56 +00009697}
9698
Simon Pilgrim756348c2017-11-29 13:49:51 +00009699defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup, SSE_MOVDDUP>;
Igor Breger1f782962015-11-19 08:26:56 +00009700
Craig Topper7eb0e7c2016-09-29 05:54:43 +00009701let Predicates = [HasVLX] in {
Igor Breger1f782962015-11-19 08:26:56 +00009702def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))),
Craig Topper7eb0e7c2016-09-29 05:54:43 +00009703 (VMOVDDUPZ128rm addr:$src)>;
9704def : Pat<(v2f64 (X86VBroadcast f64:$src)),
9705 (VMOVDDUPZ128rr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topperf6c69562017-10-13 21:56:48 +00009706def : Pat<(v2f64 (X86VBroadcast (loadv2f64 addr:$src))),
9707 (VMOVDDUPZ128rm addr:$src)>;
Craig Topperda84ff32017-01-07 22:20:23 +00009708
9709def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
9710 (v2f64 VR128X:$src0)),
9711 (VMOVDDUPZ128rrk VR128X:$src0, VK2WM:$mask,
9712 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
9713def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
9714 (bitconvert (v4i32 immAllZerosV))),
9715 (VMOVDDUPZ128rrkz VK2WM:$mask, (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
9716
9717def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
9718 (v2f64 VR128X:$src0)),
9719 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
9720def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
9721 (bitconvert (v4i32 immAllZerosV))),
9722 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
Craig Topperf6c69562017-10-13 21:56:48 +00009723
9724def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadv2f64 addr:$src))),
9725 (v2f64 VR128X:$src0)),
9726 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
9727def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadv2f64 addr:$src))),
9728 (bitconvert (v4i32 immAllZerosV))),
9729 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
Craig Topper7eb0e7c2016-09-29 05:54:43 +00009730}
Igor Breger1f782962015-11-19 08:26:56 +00009731
Igor Bregerf2460112015-07-26 14:41:44 +00009732//===----------------------------------------------------------------------===//
9733// AVX-512 - Unpack Instructions
9734//===----------------------------------------------------------------------===//
Craig Topper9433f972016-08-02 06:16:53 +00009735defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh, HasAVX512,
9736 SSE_ALU_ITINS_S>;
9737defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl, HasAVX512,
9738 SSE_ALU_ITINS_S>;
Igor Bregerf2460112015-07-26 14:41:44 +00009739
9740defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl,
9741 SSE_INTALU_ITINS_P, HasBWI>;
9742defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh,
9743 SSE_INTALU_ITINS_P, HasBWI>;
9744defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl,
9745 SSE_INTALU_ITINS_P, HasBWI>;
9746defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh,
9747 SSE_INTALU_ITINS_P, HasBWI>;
9748
9749defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl,
9750 SSE_INTALU_ITINS_P, HasAVX512>;
9751defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh,
9752 SSE_INTALU_ITINS_P, HasAVX512>;
9753defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl,
9754 SSE_INTALU_ITINS_P, HasAVX512>;
9755defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh,
9756 SSE_INTALU_ITINS_P, HasAVX512>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00009757
9758//===----------------------------------------------------------------------===//
9759// AVX-512 - Extract & Insert Integer Instructions
9760//===----------------------------------------------------------------------===//
9761
9762multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
9763 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00009764 def mr : AVX512Ii8<opc, MRMDestMem, (outs),
9765 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
9766 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrim1dcb9132017-10-23 16:00:57 +00009767 [(store (_.EltVT (trunc (OpNode (_.VT _.RC:$src1), imm:$src2))),
9768 addr:$dst)]>,
Simon Pilgrimd255a622017-12-06 18:46:06 +00009769 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, Sched<[WriteShuffleLd]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00009770}
9771
9772multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> {
9773 let Predicates = [HasBWI] in {
9774 def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst),
9775 (ins _.RC:$src1, u8imm:$src2),
9776 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
9777 [(set GR32orGR64:$dst,
9778 (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>,
Simon Pilgrimd255a622017-12-06 18:46:06 +00009779 EVEX, TAPD, Sched<[WriteShuffle]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00009780
9781 defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD;
9782 }
9783}
9784
9785multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> {
9786 let Predicates = [HasBWI] in {
9787 def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst),
9788 (ins _.RC:$src1, u8imm:$src2),
9789 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
9790 [(set GR32orGR64:$dst,
Simon Pilgrimd255a622017-12-06 18:46:06 +00009791 (X86pextrw (_.VT _.RC:$src1), imm:$src2))],
9792 IIC_SSE_PEXTRW>, EVEX, PD, Sched<[WriteShuffle]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00009793
Craig Topper99f6b622016-05-01 01:03:56 +00009794 let hasSideEffects = 0 in
Igor Breger55747302015-11-18 08:46:16 +00009795 def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst),
9796 (ins _.RC:$src1, u8imm:$src2),
Simon Pilgrimd255a622017-12-06 18:46:06 +00009797 OpcodeStr#".s\t{$src2, $src1, $dst|$dst, $src1, $src2}", [],
9798 IIC_SSE_PEXTRW>, EVEX, TAPD, FoldGenData<NAME#rr>,
9799 Sched<[WriteShuffle]>;
Igor Breger55747302015-11-18 08:46:16 +00009800
Igor Bregerdefab3c2015-10-08 12:55:01 +00009801 defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD;
9802 }
9803}
9804
9805multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _,
9806 RegisterClass GRC> {
9807 let Predicates = [HasDQI] in {
9808 def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst),
9809 (ins _.RC:$src1, u8imm:$src2),
9810 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
9811 [(set GRC:$dst,
9812 (extractelt (_.VT _.RC:$src1), imm:$src2))]>,
Simon Pilgrimd255a622017-12-06 18:46:06 +00009813 EVEX, TAPD, Sched<[WriteShuffle]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00009814
Craig Toppere1cac152016-06-07 07:27:54 +00009815 def mr : AVX512Ii8<0x16, MRMDestMem, (outs),
9816 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
9817 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
9818 [(store (extractelt (_.VT _.RC:$src1),
9819 imm:$src2),addr:$dst)]>,
Simon Pilgrimd255a622017-12-06 18:46:06 +00009820 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD,
9821 Sched<[WriteShuffleLd]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00009822 }
9823}
9824
Craig Toppera33846a2017-10-22 06:18:23 +00009825defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>, VEX_WIG;
9826defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>, VEX_WIG;
Igor Bregerdefab3c2015-10-08 12:55:01 +00009827defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>;
9828defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W;
9829
9830multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
9831 X86VectorVTInfo _, PatFrag LdFrag> {
9832 def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst),
9833 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
9834 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
9835 [(set _.RC:$dst,
9836 (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>,
Simon Pilgrimd255a622017-12-06 18:46:06 +00009837 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>, Sched<[WriteShuffleLd, ReadAfterLd]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00009838}
9839
9840multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode,
9841 X86VectorVTInfo _, PatFrag LdFrag> {
9842 let Predicates = [HasBWI] in {
9843 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
9844 (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3),
9845 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
9846 [(set _.RC:$dst,
Simon Pilgrimd255a622017-12-06 18:46:06 +00009847 (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V,
9848 Sched<[WriteShuffle]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00009849
9850 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>;
9851 }
9852}
9853
9854multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr,
9855 X86VectorVTInfo _, RegisterClass GRC> {
9856 let Predicates = [HasDQI] in {
9857 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
9858 (ins _.RC:$src1, GRC:$src2, u8imm:$src3),
9859 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
9860 [(set _.RC:$dst,
9861 (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>,
Simon Pilgrimd255a622017-12-06 18:46:06 +00009862 EVEX_4V, TAPD, Sched<[WriteShuffle]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00009863
9864 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _,
9865 _.ScalarLdFrag>, TAPD;
9866 }
9867}
9868
9869defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info,
Craig Toppera33846a2017-10-22 06:18:23 +00009870 extloadi8>, TAPD, VEX_WIG;
Igor Bregerdefab3c2015-10-08 12:55:01 +00009871defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info,
Craig Toppera33846a2017-10-22 06:18:23 +00009872 extloadi16>, PD, VEX_WIG;
Igor Bregerdefab3c2015-10-08 12:55:01 +00009873defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>;
9874defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W;
Simon Pilgrim36be8522017-11-29 18:52:20 +00009875
Igor Bregera6297c72015-09-02 10:50:58 +00009876//===----------------------------------------------------------------------===//
9877// VSHUFPS - VSHUFPD Operations
9878//===----------------------------------------------------------------------===//
Simon Pilgrim36be8522017-11-29 18:52:20 +00009879
Igor Bregera6297c72015-09-02 10:50:58 +00009880multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
9881 AVX512VLVectorVTInfo VTInfo_FP>{
Simon Pilgrim36be8522017-11-29 18:52:20 +00009882 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp,
9883 SSE_SHUFP>, EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>,
9884 AVX512AIi8Base, EVEX_4V;
Igor Bregera6297c72015-09-02 10:50:58 +00009885}
9886
9887defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS;
9888defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W;
Simon Pilgrim36be8522017-11-29 18:52:20 +00009889
Asaf Badouhd2c35992015-09-02 14:21:54 +00009890//===----------------------------------------------------------------------===//
9891// AVX-512 - Byte shift Left/Right
9892//===----------------------------------------------------------------------===//
9893
Simon Pilgrim13d449d2017-12-05 20:16:22 +00009894let Sched = WriteVecShift in
9895def AVX512_BYTESHIFT : OpndItins<
9896 IIC_SSE_INTSHDQ_P_RI, IIC_SSE_INTSHDQ_P_RI
9897>;
9898
Asaf Badouhd2c35992015-09-02 14:21:54 +00009899multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr,
Simon Pilgrim13d449d2017-12-05 20:16:22 +00009900 Format MRMm, string OpcodeStr,
9901 OpndItins itins, X86VectorVTInfo _>{
Asaf Badouhd2c35992015-09-02 14:21:54 +00009902 def rr : AVX512<opc, MRMr,
9903 (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2),
9904 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Simon Pilgrim13d449d2017-12-05 20:16:22 +00009905 [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))],
9906 itins.rr>, Sched<[itins.Sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009907 def rm : AVX512<opc, MRMm,
9908 (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2),
9909 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
9910 [(set _.RC:$dst,(_.VT (OpNode
Simon Pilgrim255fdd02016-06-11 12:54:37 +00009911 (_.VT (bitconvert (_.LdFrag addr:$src1))),
Simon Pilgrim13d449d2017-12-05 20:16:22 +00009912 (i8 imm:$src2))))], itins.rm>,
9913 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009914}
9915
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009916multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr,
Simon Pilgrim13d449d2017-12-05 20:16:22 +00009917 Format MRMm, string OpcodeStr,
9918 OpndItins itins, Predicate prd>{
Asaf Badouhd2c35992015-09-02 14:21:54 +00009919 let Predicates = [prd] in
Craig Topperaa904d52017-12-10 17:42:39 +00009920 defm Z : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
9921 OpcodeStr, itins, v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009922 let Predicates = [prd, HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009923 defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim13d449d2017-12-05 20:16:22 +00009924 OpcodeStr, itins, v32i8x_info>, EVEX_V256;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009925 defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim13d449d2017-12-05 20:16:22 +00009926 OpcodeStr, itins, v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009927 }
9928}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009929defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq",
Simon Pilgrim13d449d2017-12-05 20:16:22 +00009930 AVX512_BYTESHIFT, HasBWI>, AVX512PDIi8Base,
9931 EVEX_4V, VEX_WIG;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009932defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
Simon Pilgrim13d449d2017-12-05 20:16:22 +00009933 AVX512_BYTESHIFT, HasBWI>, AVX512PDIi8Base,
9934 EVEX_4V, VEX_WIG;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009935
9936
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009937multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode,
Simon Pilgrim4d08aed2017-12-05 14:59:40 +00009938 string OpcodeStr, OpndItins itins,
9939 X86VectorVTInfo _dst, X86VectorVTInfo _src> {
Asaf Badouhd2c35992015-09-02 14:21:54 +00009940 def rr : AVX512BI<opc, MRMSrcReg,
Cong Houdb6220f2015-11-24 19:51:26 +00009941 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00009942 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00009943 [(set _dst.RC:$dst,(_dst.VT
9944 (OpNode (_src.VT _src.RC:$src1),
Simon Pilgrim4d08aed2017-12-05 14:59:40 +00009945 (_src.VT _src.RC:$src2))))], itins.rr>,
9946 Sched<[itins.Sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009947 def rm : AVX512BI<opc, MRMSrcMem,
9948 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2),
9949 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
9950 [(set _dst.RC:$dst,(_dst.VT
9951 (OpNode (_src.VT _src.RC:$src1),
9952 (_src.VT (bitconvert
Simon Pilgrim4d08aed2017-12-05 14:59:40 +00009953 (_src.LdFrag addr:$src2))))))], itins.rm>,
9954 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009955}
9956
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009957multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode,
Simon Pilgrim4d08aed2017-12-05 14:59:40 +00009958 string OpcodeStr, OpndItins itins,
9959 Predicate prd> {
Asaf Badouhd2c35992015-09-02 14:21:54 +00009960 let Predicates = [prd] in
Craig Topperaa904d52017-12-10 17:42:39 +00009961 defm Z : avx512_psadbw_packed<opc, OpNode, OpcodeStr, itins, v8i64_info,
9962 v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009963 let Predicates = [prd, HasVLX] in {
Simon Pilgrim4d08aed2017-12-05 14:59:40 +00009964 defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, itins, v4i64x_info,
Cong Houdb6220f2015-11-24 19:51:26 +00009965 v32i8x_info>, EVEX_V256;
Simon Pilgrim4d08aed2017-12-05 14:59:40 +00009966 defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, itins, v2i64x_info,
Cong Houdb6220f2015-11-24 19:51:26 +00009967 v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009968 }
9969}
9970
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009971defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw",
Simon Pilgrim4d08aed2017-12-05 14:59:40 +00009972 SSE_MPSADBW_ITINS, HasBWI>, EVEX_4V, VEX_WIG;
Igor Bregerb4bb1902015-10-15 12:33:24 +00009973
Craig Topper4e794c72017-02-19 19:36:58 +00009974// Transforms to swizzle an immediate to enable better matching when
9975// memory operand isn't in the right place.
9976def VPTERNLOG321_imm8 : SDNodeXForm<imm, [{
9977 // Convert a VPTERNLOG immediate by swapping operand 0 and operand 2.
9978 uint8_t Imm = N->getZExtValue();
9979 // Swap bits 1/4 and 3/6.
9980 uint8_t NewImm = Imm & 0xa5;
9981 if (Imm & 0x02) NewImm |= 0x10;
9982 if (Imm & 0x10) NewImm |= 0x02;
9983 if (Imm & 0x08) NewImm |= 0x40;
9984 if (Imm & 0x40) NewImm |= 0x08;
9985 return getI8Imm(NewImm, SDLoc(N));
9986}]>;
9987def VPTERNLOG213_imm8 : SDNodeXForm<imm, [{
9988 // Convert a VPTERNLOG immediate by swapping operand 1 and operand 2.
9989 uint8_t Imm = N->getZExtValue();
9990 // Swap bits 2/4 and 3/5.
9991 uint8_t NewImm = Imm & 0xc3;
Craig Toppera5fa2e42017-02-20 07:00:34 +00009992 if (Imm & 0x04) NewImm |= 0x10;
9993 if (Imm & 0x10) NewImm |= 0x04;
Craig Topper4e794c72017-02-19 19:36:58 +00009994 if (Imm & 0x08) NewImm |= 0x20;
9995 if (Imm & 0x20) NewImm |= 0x08;
9996 return getI8Imm(NewImm, SDLoc(N));
9997}]>;
Craig Topper48905772017-02-19 21:32:15 +00009998def VPTERNLOG132_imm8 : SDNodeXForm<imm, [{
9999 // Convert a VPTERNLOG immediate by swapping operand 1 and operand 2.
10000 uint8_t Imm = N->getZExtValue();
10001 // Swap bits 1/2 and 5/6.
10002 uint8_t NewImm = Imm & 0x99;
10003 if (Imm & 0x02) NewImm |= 0x04;
10004 if (Imm & 0x04) NewImm |= 0x02;
10005 if (Imm & 0x20) NewImm |= 0x40;
10006 if (Imm & 0x40) NewImm |= 0x20;
10007 return getI8Imm(NewImm, SDLoc(N));
10008}]>;
Craig Topperc6c68f52017-02-20 07:00:40 +000010009def VPTERNLOG231_imm8 : SDNodeXForm<imm, [{
10010 // Convert a VPTERNLOG immediate by moving operand 1 to the end.
10011 uint8_t Imm = N->getZExtValue();
10012 // Move bits 1->2, 2->4, 3->6, 4->1, 5->3, 6->5
10013 uint8_t NewImm = Imm & 0x81;
10014 if (Imm & 0x02) NewImm |= 0x04;
10015 if (Imm & 0x04) NewImm |= 0x10;
10016 if (Imm & 0x08) NewImm |= 0x40;
10017 if (Imm & 0x10) NewImm |= 0x02;
10018 if (Imm & 0x20) NewImm |= 0x08;
10019 if (Imm & 0x40) NewImm |= 0x20;
10020 return getI8Imm(NewImm, SDLoc(N));
10021}]>;
10022def VPTERNLOG312_imm8 : SDNodeXForm<imm, [{
10023 // Convert a VPTERNLOG immediate by moving operand 2 to the beginning.
10024 uint8_t Imm = N->getZExtValue();
10025 // Move bits 1->4, 2->1, 3->5, 4->2, 5->6, 6->3
10026 uint8_t NewImm = Imm & 0x81;
10027 if (Imm & 0x02) NewImm |= 0x10;
10028 if (Imm & 0x04) NewImm |= 0x02;
10029 if (Imm & 0x08) NewImm |= 0x20;
10030 if (Imm & 0x10) NewImm |= 0x04;
10031 if (Imm & 0x20) NewImm |= 0x40;
10032 if (Imm & 0x40) NewImm |= 0x08;
10033 return getI8Imm(NewImm, SDLoc(N));
10034}]>;
Craig Topper4e794c72017-02-19 19:36:58 +000010035
Igor Bregerb4bb1902015-10-15 12:33:24 +000010036multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimbb791b32017-11-30 13:18:06 +000010037 OpndItins itins, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +000010038 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregerb4bb1902015-10-15 12:33:24 +000010039 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
10040 (ins _.RC:$src2, _.RC:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +000010041 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +000010042 (OpNode (_.VT _.RC:$src1),
10043 (_.VT _.RC:$src2),
10044 (_.VT _.RC:$src3),
Simon Pilgrimbb791b32017-11-30 13:18:06 +000010045 (i8 imm:$src4)), itins.rr, 1, 1>,
10046 AVX512AIi8Base, EVEX_4V, Sched<[itins.Sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +000010047 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
10048 (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4),
10049 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
10050 (OpNode (_.VT _.RC:$src1),
10051 (_.VT _.RC:$src2),
10052 (_.VT (bitconvert (_.LdFrag addr:$src3))),
Simon Pilgrimbb791b32017-11-30 13:18:06 +000010053 (i8 imm:$src4)), itins.rm, 1, 0>,
10054 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
10055 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +000010056 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
10057 (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4),
10058 OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2",
10059 "$src2, ${src3}"##_.BroadcastStr##", $src4",
10060 (OpNode (_.VT _.RC:$src1),
10061 (_.VT _.RC:$src2),
10062 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Simon Pilgrimbb791b32017-11-30 13:18:06 +000010063 (i8 imm:$src4)), itins.rm, 1, 0>, EVEX_B,
10064 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
10065 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Igor Bregerb4bb1902015-10-15 12:33:24 +000010066 }// Constraints = "$src1 = $dst"
Craig Topper4e794c72017-02-19 19:36:58 +000010067
10068 // Additional patterns for matching passthru operand in other positions.
Craig Topper4e794c72017-02-19 19:36:58 +000010069 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10070 (OpNode _.RC:$src3, _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
10071 _.RC:$src1)),
10072 (!cast<Instruction>(NAME#_.ZSuffix#rrik) _.RC:$src1, _.KRCWM:$mask,
10073 _.RC:$src2, _.RC:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
10074 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10075 (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i8 imm:$src4)),
10076 _.RC:$src1)),
10077 (!cast<Instruction>(NAME#_.ZSuffix#rrik) _.RC:$src1, _.KRCWM:$mask,
10078 _.RC:$src2, _.RC:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
Craig Topper48905772017-02-19 21:32:15 +000010079
10080 // Additional patterns for matching loads in other positions.
10081 def : Pat<(_.VT (OpNode (bitconvert (_.LdFrag addr:$src3)),
10082 _.RC:$src2, _.RC:$src1, (i8 imm:$src4))),
10083 (!cast<Instruction>(NAME#_.ZSuffix#rmi) _.RC:$src1, _.RC:$src2,
10084 addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
10085 def : Pat<(_.VT (OpNode _.RC:$src1,
10086 (bitconvert (_.LdFrag addr:$src3)),
10087 _.RC:$src2, (i8 imm:$src4))),
10088 (!cast<Instruction>(NAME#_.ZSuffix#rmi) _.RC:$src1, _.RC:$src2,
10089 addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
10090
10091 // Additional patterns for matching zero masking with loads in other
10092 // positions.
Craig Topper48905772017-02-19 21:32:15 +000010093 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10094 (OpNode (bitconvert (_.LdFrag addr:$src3)),
10095 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
10096 _.ImmAllZerosV)),
10097 (!cast<Instruction>(NAME#_.ZSuffix#rmikz) _.RC:$src1, _.KRCWM:$mask,
10098 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
10099 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10100 (OpNode _.RC:$src1, (bitconvert (_.LdFrag addr:$src3)),
10101 _.RC:$src2, (i8 imm:$src4)),
10102 _.ImmAllZerosV)),
10103 (!cast<Instruction>(NAME#_.ZSuffix#rmikz) _.RC:$src1, _.KRCWM:$mask,
10104 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topper48905772017-02-19 21:32:15 +000010105
10106 // Additional patterns for matching masked loads with different
10107 // operand orders.
Craig Topper48905772017-02-19 21:32:15 +000010108 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10109 (OpNode _.RC:$src1, (bitconvert (_.LdFrag addr:$src3)),
10110 _.RC:$src2, (i8 imm:$src4)),
10111 _.RC:$src1)),
10112 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
10113 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topperc6c68f52017-02-20 07:00:40 +000010114 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10115 (OpNode (bitconvert (_.LdFrag addr:$src3)),
10116 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
10117 _.RC:$src1)),
10118 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
10119 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
10120 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10121 (OpNode _.RC:$src2, _.RC:$src1,
10122 (bitconvert (_.LdFrag addr:$src3)), (i8 imm:$src4)),
10123 _.RC:$src1)),
10124 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
10125 _.RC:$src2, addr:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
10126 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10127 (OpNode _.RC:$src2, (bitconvert (_.LdFrag addr:$src3)),
10128 _.RC:$src1, (i8 imm:$src4)),
10129 _.RC:$src1)),
10130 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
10131 _.RC:$src2, addr:$src3, (VPTERNLOG231_imm8 imm:$src4))>;
10132 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10133 (OpNode (bitconvert (_.LdFrag addr:$src3)),
10134 _.RC:$src1, _.RC:$src2, (i8 imm:$src4)),
10135 _.RC:$src1)),
10136 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
10137 _.RC:$src2, addr:$src3, (VPTERNLOG312_imm8 imm:$src4))>;
Craig Topper5b4e36a2017-02-20 02:47:42 +000010138
10139 // Additional patterns for matching broadcasts in other positions.
10140 def : Pat<(_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10141 _.RC:$src2, _.RC:$src1, (i8 imm:$src4))),
10142 (!cast<Instruction>(NAME#_.ZSuffix#rmbi) _.RC:$src1, _.RC:$src2,
10143 addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
10144 def : Pat<(_.VT (OpNode _.RC:$src1,
10145 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10146 _.RC:$src2, (i8 imm:$src4))),
10147 (!cast<Instruction>(NAME#_.ZSuffix#rmbi) _.RC:$src1, _.RC:$src2,
10148 addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
10149
10150 // Additional patterns for matching zero masking with broadcasts in other
10151 // positions.
10152 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10153 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10154 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
10155 _.ImmAllZerosV)),
10156 (!cast<Instruction>(NAME#_.ZSuffix#rmbikz) _.RC:$src1,
10157 _.KRCWM:$mask, _.RC:$src2, addr:$src3,
10158 (VPTERNLOG321_imm8 imm:$src4))>;
10159 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10160 (OpNode _.RC:$src1,
10161 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10162 _.RC:$src2, (i8 imm:$src4)),
10163 _.ImmAllZerosV)),
10164 (!cast<Instruction>(NAME#_.ZSuffix#rmbikz) _.RC:$src1,
10165 _.KRCWM:$mask, _.RC:$src2, addr:$src3,
10166 (VPTERNLOG132_imm8 imm:$src4))>;
10167
10168 // Additional patterns for matching masked broadcasts with different
10169 // operand orders.
10170 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10171 (OpNode _.RC:$src1,
10172 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10173 _.RC:$src2, (i8 imm:$src4)),
10174 _.RC:$src1)),
10175 (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
10176 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topper2012dda2017-02-20 17:44:09 +000010177 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10178 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10179 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
10180 _.RC:$src1)),
Cameron McInally9d641012017-10-06 22:31:29 +000010181 (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper2012dda2017-02-20 17:44:09 +000010182 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
10183 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10184 (OpNode _.RC:$src2, _.RC:$src1,
10185 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10186 (i8 imm:$src4)), _.RC:$src1)),
Cameron McInally9d641012017-10-06 22:31:29 +000010187 (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper2012dda2017-02-20 17:44:09 +000010188 _.RC:$src2, addr:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
10189 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10190 (OpNode _.RC:$src2,
10191 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10192 _.RC:$src1, (i8 imm:$src4)),
10193 _.RC:$src1)),
Cameron McInally9d641012017-10-06 22:31:29 +000010194 (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper2012dda2017-02-20 17:44:09 +000010195 _.RC:$src2, addr:$src3, (VPTERNLOG231_imm8 imm:$src4))>;
10196 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10197 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10198 _.RC:$src1, _.RC:$src2, (i8 imm:$src4)),
10199 _.RC:$src1)),
Cameron McInally9d641012017-10-06 22:31:29 +000010200 (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper2012dda2017-02-20 17:44:09 +000010201 _.RC:$src2, addr:$src3, (VPTERNLOG312_imm8 imm:$src4))>;
Igor Bregerb4bb1902015-10-15 12:33:24 +000010202}
10203
Simon Pilgrimbb791b32017-11-30 13:18:06 +000010204multiclass avx512_common_ternlog<string OpcodeStr, OpndItins itins,
10205 AVX512VLVectorVTInfo _> {
Igor Bregerb4bb1902015-10-15 12:33:24 +000010206 let Predicates = [HasAVX512] in
Simon Pilgrimbb791b32017-11-30 13:18:06 +000010207 defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, itins, _.info512>, EVEX_V512;
Igor Bregerb4bb1902015-10-15 12:33:24 +000010208 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrimbb791b32017-11-30 13:18:06 +000010209 defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, itins, _.info128>, EVEX_V128;
10210 defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, itins, _.info256>, EVEX_V256;
Igor Bregerb4bb1902015-10-15 12:33:24 +000010211 }
10212}
10213
Simon Pilgrimbb791b32017-11-30 13:18:06 +000010214defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", SSE_INTALU_ITINS_P,
10215 avx512vl_i32_info>;
10216defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", SSE_INTALU_ITINS_P,
10217 avx512vl_i64_info>, VEX_W;
Igor Bregerb4bb1902015-10-15 12:33:24 +000010218
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010219//===----------------------------------------------------------------------===//
10220// AVX-512 - FixupImm
10221//===----------------------------------------------------------------------===//
10222
10223multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000010224 OpndItins itins, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +000010225 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010226 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
10227 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
10228 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
10229 (OpNode (_.VT _.RC:$src1),
10230 (_.VT _.RC:$src2),
10231 (_.IntVT _.RC:$src3),
10232 (i32 imm:$src4),
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000010233 (i32 FROUND_CURRENT)), itins.rr>, Sched<[itins.Sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +000010234 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
10235 (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4),
10236 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
10237 (OpNode (_.VT _.RC:$src1),
10238 (_.VT _.RC:$src2),
10239 (_.IntVT (bitconvert (_.LdFrag addr:$src3))),
10240 (i32 imm:$src4),
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000010241 (i32 FROUND_CURRENT)), itins.rm>,
10242 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +000010243 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
10244 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
10245 OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2",
10246 "$src2, ${src3}"##_.BroadcastStr##", $src4",
10247 (OpNode (_.VT _.RC:$src1),
10248 (_.VT _.RC:$src2),
10249 (_.IntVT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
10250 (i32 imm:$src4),
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000010251 (i32 FROUND_CURRENT)), itins.rm>,
10252 EVEX_B, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010253 } // Constraints = "$src1 = $dst"
10254}
10255
10256multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr,
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000010257 SDNode OpNode, OpndItins itins,
10258 X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +000010259let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010260 defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
10261 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010262 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010263 "$src2, $src3, {sae}, $src4",
10264 (OpNode (_.VT _.RC:$src1),
10265 (_.VT _.RC:$src2),
10266 (_.IntVT _.RC:$src3),
10267 (i32 imm:$src4),
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000010268 (i32 FROUND_NO_EXC)), itins.rr>,
10269 EVEX_B, Sched<[itins.Sched]>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010270 }
10271}
10272
10273multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000010274 OpndItins itins, X86VectorVTInfo _,
10275 X86VectorVTInfo _src3VT> {
Craig Topper05948fb2016-08-02 05:11:15 +000010276 let Constraints = "$src1 = $dst" , Predicates = [HasAVX512],
10277 ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010278 defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
10279 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
10280 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
10281 (OpNode (_.VT _.RC:$src1),
10282 (_.VT _.RC:$src2),
10283 (_src3VT.VT _src3VT.RC:$src3),
10284 (i32 imm:$src4),
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000010285 (i32 FROUND_CURRENT)), itins.rr>, Sched<[itins.Sched]>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010286 defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
10287 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
10288 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
10289 "$src2, $src3, {sae}, $src4",
10290 (OpNode (_.VT _.RC:$src1),
10291 (_.VT _.RC:$src2),
10292 (_src3VT.VT _src3VT.RC:$src3),
10293 (i32 imm:$src4),
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000010294 (i32 FROUND_NO_EXC)), itins.rm>,
10295 EVEX_B, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +000010296 defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
10297 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
10298 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
10299 (OpNode (_.VT _.RC:$src1),
10300 (_.VT _.RC:$src2),
10301 (_src3VT.VT (scalar_to_vector
10302 (_src3VT.ScalarLdFrag addr:$src3))),
10303 (i32 imm:$src4),
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000010304 (i32 FROUND_CURRENT)), itins.rm>,
10305 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010306 }
10307}
10308
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000010309multiclass avx512_fixupimm_packed_all<OpndItins itins, AVX512VLVectorVTInfo _Vec> {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010310 let Predicates = [HasAVX512] in
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000010311 defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, itins,
10312 _Vec.info512>,
10313 avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, itins,
10314 _Vec.info512>, AVX512AIi8Base, EVEX_4V, EVEX_V512;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010315 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000010316 defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, itins,
10317 _Vec.info128>, AVX512AIi8Base, EVEX_4V, EVEX_V128;
10318 defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, itins,
10319 _Vec.info256>, AVX512AIi8Base, EVEX_4V, EVEX_V256;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010320 }
10321}
10322
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010323defm VFIXUPIMMSS : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000010324 SSE_ALU_F32S, f32x_info, v4i32x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010325 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010326defm VFIXUPIMMSD : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000010327 SSE_ALU_F64S, f64x_info, v2i64x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010328 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000010329defm VFIXUPIMMPS : avx512_fixupimm_packed_all<SSE_ALU_F32P, avx512vl_f32_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010330 EVEX_CD8<32, CD8VF>;
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000010331defm VFIXUPIMMPD : avx512_fixupimm_packed_all<SSE_ALU_F64P, avx512vl_f64_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010332 EVEX_CD8<64, CD8VF>, VEX_W;
Craig Topper5625d242016-07-29 06:06:00 +000010333
10334
10335
10336// Patterns used to select SSE scalar fp arithmetic instructions from
10337// either:
10338//
10339// (1) a scalar fp operation followed by a blend
10340//
10341// The effect is that the backend no longer emits unnecessary vector
10342// insert instructions immediately after SSE scalar fp instructions
10343// like addss or mulss.
10344//
10345// For example, given the following code:
10346// __m128 foo(__m128 A, __m128 B) {
10347// A[0] += B[0];
10348// return A;
10349// }
10350//
10351// Previously we generated:
10352// addss %xmm0, %xmm1
10353// movss %xmm1, %xmm0
10354//
10355// We now generate:
10356// addss %xmm1, %xmm0
10357//
10358// (2) a vector packed single/double fp operation followed by a vector insert
10359//
10360// The effect is that the backend converts the packed fp instruction
10361// followed by a vector insert into a single SSE scalar fp instruction.
10362//
10363// For example, given the following code:
10364// __m128 foo(__m128 A, __m128 B) {
10365// __m128 C = A + B;
10366// return (__m128) {c[0], a[1], a[2], a[3]};
10367// }
10368//
10369// Previously we generated:
10370// addps %xmm0, %xmm1
10371// movss %xmm1, %xmm0
10372//
10373// We now generate:
10374// addss %xmm1, %xmm0
10375
10376// TODO: Some canonicalization in lowering would simplify the number of
10377// patterns we have to try to match.
10378multiclass AVX512_scalar_math_f32_patterns<SDNode Op, string OpcPrefix> {
10379 let Predicates = [HasAVX512] in {
Simon Pilgrimae17cf22016-10-01 15:33:01 +000010380 // extracted scalar math op with insert via movss
Craig Topper5ef13ba2016-12-26 07:26:07 +000010381 def : Pat<(v4f32 (X86Movss (v4f32 VR128X:$dst), (v4f32 (scalar_to_vector
10382 (Op (f32 (extractelt (v4f32 VR128X:$dst), (iPTR 0))),
10383 FR32X:$src))))),
Simon Pilgrimae17cf22016-10-01 15:33:01 +000010384 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +000010385 (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Simon Pilgrimae17cf22016-10-01 15:33:01 +000010386
Craig Topper5625d242016-07-29 06:06:00 +000010387 // vector math op with insert via movss
Craig Topper5ef13ba2016-12-26 07:26:07 +000010388 def : Pat<(v4f32 (X86Movss (v4f32 VR128X:$dst),
10389 (Op (v4f32 VR128X:$dst), (v4f32 VR128X:$src)))),
Craig Topper5625d242016-07-29 06:06:00 +000010390 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
10391
Craig Topper83f21452016-12-27 01:56:24 +000010392 // extracted masked scalar math op with insert via movss
10393 def : Pat<(X86Movss (v4f32 VR128X:$src1),
10394 (scalar_to_vector
10395 (X86selects VK1WM:$mask,
10396 (Op (f32 (extractelt (v4f32 VR128X:$src1), (iPTR 0))),
10397 FR32X:$src2),
10398 FR32X:$src0))),
10399 (!cast<I>("V"#OpcPrefix#SSZrr_Intk) (COPY_TO_REGCLASS FR32X:$src0, VR128X),
10400 VK1WM:$mask, v4f32:$src1,
10401 (COPY_TO_REGCLASS FR32X:$src2, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +000010402 }
10403}
10404
10405defm : AVX512_scalar_math_f32_patterns<fadd, "ADD">;
10406defm : AVX512_scalar_math_f32_patterns<fsub, "SUB">;
10407defm : AVX512_scalar_math_f32_patterns<fmul, "MUL">;
10408defm : AVX512_scalar_math_f32_patterns<fdiv, "DIV">;
10409
10410multiclass AVX512_scalar_math_f64_patterns<SDNode Op, string OpcPrefix> {
10411 let Predicates = [HasAVX512] in {
10412 // extracted scalar math op with insert via movsd
Craig Topper5ef13ba2016-12-26 07:26:07 +000010413 def : Pat<(v2f64 (X86Movsd (v2f64 VR128X:$dst), (v2f64 (scalar_to_vector
10414 (Op (f64 (extractelt (v2f64 VR128X:$dst), (iPTR 0))),
10415 FR64X:$src))))),
Craig Topper5625d242016-07-29 06:06:00 +000010416 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +000010417 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +000010418
Craig Topper5625d242016-07-29 06:06:00 +000010419 // vector math op with insert via movsd
Craig Topper5ef13ba2016-12-26 07:26:07 +000010420 def : Pat<(v2f64 (X86Movsd (v2f64 VR128X:$dst),
10421 (Op (v2f64 VR128X:$dst), (v2f64 VR128X:$src)))),
Craig Topper5625d242016-07-29 06:06:00 +000010422 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
10423
Craig Topper83f21452016-12-27 01:56:24 +000010424 // extracted masked scalar math op with insert via movss
10425 def : Pat<(X86Movsd (v2f64 VR128X:$src1),
10426 (scalar_to_vector
10427 (X86selects VK1WM:$mask,
10428 (Op (f64 (extractelt (v2f64 VR128X:$src1), (iPTR 0))),
10429 FR64X:$src2),
10430 FR64X:$src0))),
10431 (!cast<I>("V"#OpcPrefix#SDZrr_Intk) (COPY_TO_REGCLASS FR64X:$src0, VR128X),
10432 VK1WM:$mask, v2f64:$src1,
10433 (COPY_TO_REGCLASS FR64X:$src2, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +000010434 }
10435}
10436
10437defm : AVX512_scalar_math_f64_patterns<fadd, "ADD">;
10438defm : AVX512_scalar_math_f64_patterns<fsub, "SUB">;
10439defm : AVX512_scalar_math_f64_patterns<fmul, "MUL">;
10440defm : AVX512_scalar_math_f64_patterns<fdiv, "DIV">;
Coby Tayree2a1c02f2017-11-21 09:11:41 +000010441
10442//===----------------------------------------------------------------------===//
10443// AES instructions
10444//===----------------------------------------------------------------------===//
Coby Tayree7ca5e5872017-11-21 09:30:33 +000010445
Coby Tayree2a1c02f2017-11-21 09:11:41 +000010446multiclass avx512_vaes<bits<8> Op, string OpStr, string IntPrefix> {
10447 let Predicates = [HasVLX, HasVAES] in {
10448 defm Z128 : AESI_binop_rm_int<Op, OpStr,
10449 !cast<Intrinsic>(IntPrefix),
10450 loadv2i64, 0, VR128X, i128mem>,
10451 EVEX_4V, EVEX_CD8<64, CD8VF>, EVEX_V128, VEX_WIG;
10452 defm Z256 : AESI_binop_rm_int<Op, OpStr,
10453 !cast<Intrinsic>(IntPrefix##"_256"),
10454 loadv4i64, 0, VR256X, i256mem>,
10455 EVEX_4V, EVEX_CD8<64, CD8VF>, EVEX_V256, VEX_WIG;
10456 }
10457 let Predicates = [HasAVX512, HasVAES] in
10458 defm Z : AESI_binop_rm_int<Op, OpStr,
10459 !cast<Intrinsic>(IntPrefix##"_512"),
10460 loadv8i64, 0, VR512, i512mem>,
10461 EVEX_4V, EVEX_CD8<64, CD8VF>, EVEX_V512, VEX_WIG;
10462}
10463
10464defm VAESENC : avx512_vaes<0xDC, "vaesenc", "int_x86_aesni_aesenc">;
10465defm VAESENCLAST : avx512_vaes<0xDD, "vaesenclast", "int_x86_aesni_aesenclast">;
10466defm VAESDEC : avx512_vaes<0xDE, "vaesdec", "int_x86_aesni_aesdec">;
10467defm VAESDECLAST : avx512_vaes<0xDF, "vaesdeclast", "int_x86_aesni_aesdeclast">;
10468
Coby Tayree7ca5e5872017-11-21 09:30:33 +000010469//===----------------------------------------------------------------------===//
10470// PCLMUL instructions - Carry less multiplication
10471//===----------------------------------------------------------------------===//
10472
10473let Predicates = [HasAVX512, HasVPCLMULQDQ] in
10474defm VPCLMULQDQZ : vpclmulqdq<VR512, i512mem, loadv8i64, int_x86_pclmulqdq_512>,
10475 EVEX_4V, EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_WIG;
10476
10477let Predicates = [HasVLX, HasVPCLMULQDQ] in {
10478defm VPCLMULQDQZ128 : vpclmulqdq<VR128X, i128mem, loadv2i64, int_x86_pclmulqdq>,
10479 EVEX_4V, EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_WIG;
10480
10481defm VPCLMULQDQZ256: vpclmulqdq<VR256X, i256mem, loadv4i64,
10482 int_x86_pclmulqdq_256>, EVEX_4V, EVEX_V256,
10483 EVEX_CD8<64, CD8VF>, VEX_WIG;
10484}
10485
10486// Aliases
10487defm : vpclmulqdq_aliases<"VPCLMULQDQZ", VR512, i512mem>;
10488defm : vpclmulqdq_aliases<"VPCLMULQDQZ128", VR128X, i128mem>;
10489defm : vpclmulqdq_aliases<"VPCLMULQDQZ256", VR256X, i256mem>;
10490
Coby Tayree71e37cc2017-11-21 09:48:44 +000010491//===----------------------------------------------------------------------===//
10492// VBMI2
10493//===----------------------------------------------------------------------===//
10494
10495multiclass VBMI2_shift_var_rm<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrim36be8522017-11-29 18:52:20 +000010496 OpndItins itins, X86VectorVTInfo VTI> {
Coby Tayree71e37cc2017-11-21 09:48:44 +000010497 let Constraints = "$src1 = $dst",
10498 ExeDomain = VTI.ExeDomain in {
10499 defm r: AVX512_maskable_3src<Op, MRMSrcReg, VTI, (outs VTI.RC:$dst),
10500 (ins VTI.RC:$src2, VTI.RC:$src3), OpStr,
10501 "$src3, $src2", "$src2, $src3",
Simon Pilgrim36be8522017-11-29 18:52:20 +000010502 (VTI.VT (OpNode VTI.RC:$src1, VTI.RC:$src2, VTI.RC:$src3)),
10503 itins.rr>, AVX512FMA3Base, Sched<[itins.Sched]>;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010504 defm m: AVX512_maskable_3src<Op, MRMSrcMem, VTI, (outs VTI.RC:$dst),
10505 (ins VTI.RC:$src2, VTI.MemOp:$src3), OpStr,
10506 "$src3, $src2", "$src2, $src3",
10507 (VTI.VT (OpNode VTI.RC:$src1, VTI.RC:$src2,
Simon Pilgrim36be8522017-11-29 18:52:20 +000010508 (VTI.VT (bitconvert (VTI.LdFrag addr:$src3))))),
10509 itins.rm>, AVX512FMA3Base,
10510 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010511 }
10512}
10513
10514multiclass VBMI2_shift_var_rmb<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrim36be8522017-11-29 18:52:20 +000010515 OpndItins itins, X86VectorVTInfo VTI>
10516 : VBMI2_shift_var_rm<Op, OpStr, OpNode, itins, VTI> {
Coby Tayree71e37cc2017-11-21 09:48:44 +000010517 let Constraints = "$src1 = $dst",
10518 ExeDomain = VTI.ExeDomain in
10519 defm mb: AVX512_maskable_3src<Op, MRMSrcMem, VTI, (outs VTI.RC:$dst),
10520 (ins VTI.RC:$src2, VTI.ScalarMemOp:$src3), OpStr,
10521 "${src3}"##VTI.BroadcastStr##", $src2",
10522 "$src2, ${src3}"##VTI.BroadcastStr,
10523 (OpNode VTI.RC:$src1, VTI.RC:$src2,
Simon Pilgrim36be8522017-11-29 18:52:20 +000010524 (VTI.VT (X86VBroadcast (VTI.ScalarLdFrag addr:$src3)))),
10525 itins.rm>, AVX512FMA3Base, EVEX_B,
10526 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010527}
10528
10529multiclass VBMI2_shift_var_rm_common<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrim36be8522017-11-29 18:52:20 +000010530 OpndItins itins, AVX512VLVectorVTInfo VTI> {
Coby Tayree71e37cc2017-11-21 09:48:44 +000010531 let Predicates = [HasVBMI2] in
Simon Pilgrim36be8522017-11-29 18:52:20 +000010532 defm Z : VBMI2_shift_var_rm<Op, OpStr, OpNode, itins, VTI.info512>, EVEX_V512;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010533 let Predicates = [HasVBMI2, HasVLX] in {
Simon Pilgrim36be8522017-11-29 18:52:20 +000010534 defm Z256 : VBMI2_shift_var_rm<Op, OpStr, OpNode, itins, VTI.info256>, EVEX_V256;
10535 defm Z128 : VBMI2_shift_var_rm<Op, OpStr, OpNode, itins, VTI.info128>, EVEX_V128;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010536 }
10537}
10538
10539multiclass VBMI2_shift_var_rmb_common<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrim36be8522017-11-29 18:52:20 +000010540 OpndItins itins, AVX512VLVectorVTInfo VTI> {
Coby Tayree71e37cc2017-11-21 09:48:44 +000010541 let Predicates = [HasVBMI2] in
Simon Pilgrim36be8522017-11-29 18:52:20 +000010542 defm Z : VBMI2_shift_var_rmb<Op, OpStr, OpNode, itins, VTI.info512>, EVEX_V512;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010543 let Predicates = [HasVBMI2, HasVLX] in {
Simon Pilgrim36be8522017-11-29 18:52:20 +000010544 defm Z256 : VBMI2_shift_var_rmb<Op, OpStr, OpNode, itins, VTI.info256>, EVEX_V256;
10545 defm Z128 : VBMI2_shift_var_rmb<Op, OpStr, OpNode, itins, VTI.info128>, EVEX_V128;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010546 }
10547}
10548multiclass VBMI2_shift_var<bits<8> wOp, bits<8> dqOp, string Prefix,
Simon Pilgrim36be8522017-11-29 18:52:20 +000010549 SDNode OpNode, OpndItins itins> {
10550 defm W : VBMI2_shift_var_rm_common<wOp, Prefix##"w", OpNode, itins,
Coby Tayree71e37cc2017-11-21 09:48:44 +000010551 avx512vl_i16_info>, VEX_W, EVEX_CD8<16, CD8VF>;
Simon Pilgrim36be8522017-11-29 18:52:20 +000010552 defm D : VBMI2_shift_var_rmb_common<dqOp, Prefix##"d", OpNode, itins,
Coby Tayree71e37cc2017-11-21 09:48:44 +000010553 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Simon Pilgrim36be8522017-11-29 18:52:20 +000010554 defm Q : VBMI2_shift_var_rmb_common<dqOp, Prefix##"q", OpNode, itins,
Coby Tayree71e37cc2017-11-21 09:48:44 +000010555 avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
10556}
10557
10558multiclass VBMI2_shift_imm<bits<8> wOp, bits<8> dqOp, string Prefix,
Simon Pilgrim36be8522017-11-29 18:52:20 +000010559 SDNode OpNode, OpndItins itins> {
10560 defm W : avx512_common_3Op_rm_imm8<wOp, OpNode, Prefix##"w", itins,
10561 avx512vl_i16_info, avx512vl_i16_info, HasVBMI2>,
10562 VEX_W, EVEX_CD8<16, CD8VF>;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010563 defm D : avx512_common_3Op_imm8<Prefix##"d", avx512vl_i32_info, dqOp,
Simon Pilgrim36be8522017-11-29 18:52:20 +000010564 OpNode, itins, HasVBMI2>, AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010565 defm Q : avx512_common_3Op_imm8<Prefix##"q", avx512vl_i64_info, dqOp, OpNode,
Simon Pilgrim36be8522017-11-29 18:52:20 +000010566 itins, HasVBMI2>, AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010567}
10568
10569// Concat & Shift
Simon Pilgrim36be8522017-11-29 18:52:20 +000010570defm VPSHLDV : VBMI2_shift_var<0x70, 0x71, "vpshldv", X86VShldv, SSE_INTMUL_ITINS_P>;
10571defm VPSHRDV : VBMI2_shift_var<0x72, 0x73, "vpshrdv", X86VShrdv, SSE_INTMUL_ITINS_P>;
10572defm VPSHLD : VBMI2_shift_imm<0x70, 0x71, "vpshld", X86VShld, SSE_INTMUL_ITINS_P>;
10573defm VPSHRD : VBMI2_shift_imm<0x72, 0x73, "vpshrd", X86VShrd, SSE_INTMUL_ITINS_P>;
10574
Coby Tayree71e37cc2017-11-21 09:48:44 +000010575// Compress
Simon Pilgrim904d1a82017-12-01 16:20:03 +000010576defm VPCOMPRESSB : compress_by_elt_width<0x63, "vpcompressb", AVX512_COMPRESS,
10577 avx512vl_i8_info, HasVBMI2>, EVEX;
10578defm VPCOMPRESSW : compress_by_elt_width <0x63, "vpcompressw", AVX512_COMPRESS,
10579 avx512vl_i16_info, HasVBMI2>, EVEX, VEX_W;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010580// Expand
Simon Pilgrim904d1a82017-12-01 16:20:03 +000010581defm VPEXPANDB : expand_by_elt_width <0x62, "vpexpandb", AVX512_EXPAND,
10582 avx512vl_i8_info, HasVBMI2>, EVEX;
10583defm VPEXPANDW : expand_by_elt_width <0x62, "vpexpandw", AVX512_EXPAND,
10584 avx512vl_i16_info, HasVBMI2>, EVEX, VEX_W;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010585
Coby Tayree3880f2a2017-11-21 10:04:28 +000010586//===----------------------------------------------------------------------===//
10587// VNNI
10588//===----------------------------------------------------------------------===//
10589
10590let Constraints = "$src1 = $dst" in
10591multiclass VNNI_rmb<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrimd9f1ae32017-12-05 16:17:21 +000010592 OpndItins itins, X86VectorVTInfo VTI> {
Coby Tayree3880f2a2017-11-21 10:04:28 +000010593 defm r : AVX512_maskable_3src<Op, MRMSrcReg, VTI, (outs VTI.RC:$dst),
10594 (ins VTI.RC:$src2, VTI.RC:$src3), OpStr,
10595 "$src3, $src2", "$src2, $src3",
10596 (VTI.VT (OpNode VTI.RC:$src1,
Simon Pilgrimd9f1ae32017-12-05 16:17:21 +000010597 VTI.RC:$src2, VTI.RC:$src3)),
10598 itins.rr>, EVEX_4V, T8PD, Sched<[itins.Sched]>;
Coby Tayree3880f2a2017-11-21 10:04:28 +000010599 defm m : AVX512_maskable_3src<Op, MRMSrcMem, VTI, (outs VTI.RC:$dst),
10600 (ins VTI.RC:$src2, VTI.MemOp:$src3), OpStr,
10601 "$src3, $src2", "$src2, $src3",
10602 (VTI.VT (OpNode VTI.RC:$src1, VTI.RC:$src2,
10603 (VTI.VT (bitconvert
Simon Pilgrimd9f1ae32017-12-05 16:17:21 +000010604 (VTI.LdFrag addr:$src3))))),
10605 itins.rm>, EVEX_4V, EVEX_CD8<32, CD8VF>, T8PD,
10606 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Coby Tayree3880f2a2017-11-21 10:04:28 +000010607 defm mb : AVX512_maskable_3src<Op, MRMSrcMem, VTI, (outs VTI.RC:$dst),
10608 (ins VTI.RC:$src2, VTI.ScalarMemOp:$src3),
10609 OpStr, "${src3}"##VTI.BroadcastStr##", $src2",
10610 "$src2, ${src3}"##VTI.BroadcastStr,
10611 (OpNode VTI.RC:$src1, VTI.RC:$src2,
10612 (VTI.VT (X86VBroadcast
Simon Pilgrimd9f1ae32017-12-05 16:17:21 +000010613 (VTI.ScalarLdFrag addr:$src3)))),
10614 itins.rm>, EVEX_4V, EVEX_CD8<32, CD8VF>, EVEX_B,
10615 T8PD, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Coby Tayree3880f2a2017-11-21 10:04:28 +000010616}
10617
Simon Pilgrimd9f1ae32017-12-05 16:17:21 +000010618multiclass VNNI_common<bits<8> Op, string OpStr, SDNode OpNode, OpndItins itins> {
Coby Tayree3880f2a2017-11-21 10:04:28 +000010619 let Predicates = [HasVNNI] in
Simon Pilgrimd9f1ae32017-12-05 16:17:21 +000010620 defm Z : VNNI_rmb<Op, OpStr, OpNode, itins, v16i32_info>, EVEX_V512;
Coby Tayree3880f2a2017-11-21 10:04:28 +000010621 let Predicates = [HasVNNI, HasVLX] in {
Simon Pilgrimd9f1ae32017-12-05 16:17:21 +000010622 defm Z256 : VNNI_rmb<Op, OpStr, OpNode, itins, v8i32x_info>, EVEX_V256;
10623 defm Z128 : VNNI_rmb<Op, OpStr, OpNode, itins, v4i32x_info>, EVEX_V128;
Coby Tayree3880f2a2017-11-21 10:04:28 +000010624 }
10625}
10626
Simon Pilgrimd9f1ae32017-12-05 16:17:21 +000010627// FIXME: Is there a better scheduler itinerary for VPDP?
10628defm VPDPBUSD : VNNI_common<0x50, "vpdpbusd", X86Vpdpbusd, SSE_PMADD>;
10629defm VPDPBUSDS : VNNI_common<0x51, "vpdpbusds", X86Vpdpbusds, SSE_PMADD>;
10630defm VPDPWSSD : VNNI_common<0x52, "vpdpwssd", X86Vpdpwssd, SSE_PMADD>;
10631defm VPDPWSSDS : VNNI_common<0x53, "vpdpwssds", X86Vpdpwssds, SSE_PMADD>;
Coby Tayree3880f2a2017-11-21 10:04:28 +000010632
Coby Tayree5c7fe5d2017-11-21 10:32:42 +000010633//===----------------------------------------------------------------------===//
10634// Bit Algorithms
10635//===----------------------------------------------------------------------===//
10636
Simon Pilgrim756348c2017-11-29 13:49:51 +000010637// FIXME: Is there a better scheduler itinerary for VPOPCNTB/VPOPCNTW?
10638defm VPOPCNTB : avx512_unary_rm_vl<0x54, "vpopcntb", ctpop, SSE_INTALU_ITINS_P,
Coby Tayree5c7fe5d2017-11-21 10:32:42 +000010639 avx512vl_i8_info, HasBITALG>,
10640 avx512_unary_lowering<ctpop, avx512vl_i8_info, HasBITALG>;
Simon Pilgrim756348c2017-11-29 13:49:51 +000010641defm VPOPCNTW : avx512_unary_rm_vl<0x54, "vpopcntw", ctpop, SSE_INTALU_ITINS_P,
Coby Tayree5c7fe5d2017-11-21 10:32:42 +000010642 avx512vl_i16_info, HasBITALG>,
10643 avx512_unary_lowering<ctpop, avx512vl_i16_info, HasBITALG>, VEX_W;
10644
Simon Pilgrim07b4c592017-12-01 16:35:57 +000010645multiclass VPSHUFBITQMB_rm<OpndItins itins, X86VectorVTInfo VTI> {
Coby Tayreee8bdd382017-11-23 11:15:50 +000010646 defm rr : AVX512_maskable_cmp<0x8F, MRMSrcReg, VTI, (outs VTI.KRC:$dst),
10647 (ins VTI.RC:$src1, VTI.RC:$src2),
10648 "vpshufbitqmb",
10649 "$src2, $src1", "$src1, $src2",
10650 (X86Vpshufbitqmb (VTI.VT VTI.RC:$src1),
Simon Pilgrim07b4c592017-12-01 16:35:57 +000010651 (VTI.VT VTI.RC:$src2)), itins.rr>, EVEX_4V, T8PD,
10652 Sched<[itins.Sched]>;
Coby Tayreee8bdd382017-11-23 11:15:50 +000010653 defm rm : AVX512_maskable_cmp<0x8F, MRMSrcMem, VTI, (outs VTI.KRC:$dst),
10654 (ins VTI.RC:$src1, VTI.MemOp:$src2),
10655 "vpshufbitqmb",
10656 "$src2, $src1", "$src1, $src2",
10657 (X86Vpshufbitqmb (VTI.VT VTI.RC:$src1),
Simon Pilgrim07b4c592017-12-01 16:35:57 +000010658 (VTI.VT (bitconvert (VTI.LdFrag addr:$src2)))),
10659 itins.rm>, EVEX_4V, EVEX_CD8<8, CD8VF>, T8PD,
10660 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Coby Tayreee8bdd382017-11-23 11:15:50 +000010661}
10662
Simon Pilgrim07b4c592017-12-01 16:35:57 +000010663multiclass VPSHUFBITQMB_common<OpndItins itins, AVX512VLVectorVTInfo VTI> {
Coby Tayreee8bdd382017-11-23 11:15:50 +000010664 let Predicates = [HasBITALG] in
Simon Pilgrim07b4c592017-12-01 16:35:57 +000010665 defm Z : VPSHUFBITQMB_rm<itins, VTI.info512>, EVEX_V512;
Coby Tayreee8bdd382017-11-23 11:15:50 +000010666 let Predicates = [HasBITALG, HasVLX] in {
Simon Pilgrim07b4c592017-12-01 16:35:57 +000010667 defm Z256 : VPSHUFBITQMB_rm<itins, VTI.info256>, EVEX_V256;
10668 defm Z128 : VPSHUFBITQMB_rm<itins, VTI.info128>, EVEX_V128;
Coby Tayreee8bdd382017-11-23 11:15:50 +000010669 }
10670}
10671
Simon Pilgrim07b4c592017-12-01 16:35:57 +000010672// FIXME: Is there a better scheduler itinerary for VPSHUFBITQMB?
10673defm VPSHUFBITQMB : VPSHUFBITQMB_common<SSE_INTMUL_ITINS_P, avx512vl_i8_info>;
Coby Tayreee8bdd382017-11-23 11:15:50 +000010674
Coby Tayreed8b17be2017-11-26 09:36:41 +000010675//===----------------------------------------------------------------------===//
10676// GFNI
10677//===----------------------------------------------------------------------===//
10678
10679multiclass GF2P8MULB_avx512_common<bits<8> Op, string OpStr, SDNode OpNode> {
10680 let Predicates = [HasGFNI, HasAVX512, HasBWI] in
10681 defm Z : avx512_binop_rm<Op, OpStr, OpNode, v64i8_info,
10682 SSE_INTALU_ITINS_P, 1>, EVEX_V512;
10683 let Predicates = [HasGFNI, HasVLX, HasBWI] in {
10684 defm Z256 : avx512_binop_rm<Op, OpStr, OpNode, v32i8x_info,
10685 SSE_INTALU_ITINS_P, 1>, EVEX_V256;
10686 defm Z128 : avx512_binop_rm<Op, OpStr, OpNode, v16i8x_info,
10687 SSE_INTALU_ITINS_P, 1>, EVEX_V128;
10688 }
10689}
10690
10691defm GF2P8MULB : GF2P8MULB_avx512_common<0xCF, "vgf2p8mulb", X86GF2P8mulb>,
10692 EVEX_CD8<8, CD8VF>, T8PD;
10693
10694multiclass GF2P8AFFINE_avx512_rmb_imm<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrim36be8522017-11-29 18:52:20 +000010695 OpndItins itins, X86VectorVTInfo VTI,
Coby Tayreed8b17be2017-11-26 09:36:41 +000010696 X86VectorVTInfo BcstVTI>
Simon Pilgrim36be8522017-11-29 18:52:20 +000010697 : avx512_3Op_rm_imm8<Op, OpStr, OpNode, itins, VTI, VTI> {
Coby Tayreed8b17be2017-11-26 09:36:41 +000010698 let ExeDomain = VTI.ExeDomain in
10699 defm rmbi : AVX512_maskable<Op, MRMSrcMem, VTI, (outs VTI.RC:$dst),
10700 (ins VTI.RC:$src1, VTI.ScalarMemOp:$src2, u8imm:$src3),
10701 OpStr, "$src3, ${src2}"##BcstVTI.BroadcastStr##", $src1",
10702 "$src1, ${src2}"##BcstVTI.BroadcastStr##", $src3",
10703 (OpNode (VTI.VT VTI.RC:$src1),
10704 (bitconvert (BcstVTI.VT (X86VBroadcast (loadi64 addr:$src2)))),
Simon Pilgrim36be8522017-11-29 18:52:20 +000010705 (i8 imm:$src3)), itins.rm>, EVEX_B,
10706 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Coby Tayreed8b17be2017-11-26 09:36:41 +000010707}
10708
Simon Pilgrim36be8522017-11-29 18:52:20 +000010709multiclass GF2P8AFFINE_avx512_common<bits<8> Op, string OpStr, SDNode OpNode,
10710 OpndItins itins> {
Coby Tayreed8b17be2017-11-26 09:36:41 +000010711 let Predicates = [HasGFNI, HasAVX512, HasBWI] in
Simon Pilgrim36be8522017-11-29 18:52:20 +000010712 defm Z : GF2P8AFFINE_avx512_rmb_imm<Op, OpStr, OpNode, itins, v64i8_info,
Coby Tayreed8b17be2017-11-26 09:36:41 +000010713 v8i64_info>, EVEX_V512;
10714 let Predicates = [HasGFNI, HasVLX, HasBWI] in {
Simon Pilgrim36be8522017-11-29 18:52:20 +000010715 defm Z256 : GF2P8AFFINE_avx512_rmb_imm<Op, OpStr, OpNode, itins, v32i8x_info,
Coby Tayreed8b17be2017-11-26 09:36:41 +000010716 v4i64x_info>, EVEX_V256;
Simon Pilgrim36be8522017-11-29 18:52:20 +000010717 defm Z128 : GF2P8AFFINE_avx512_rmb_imm<Op, OpStr, OpNode, itins, v16i8x_info,
Coby Tayreed8b17be2017-11-26 09:36:41 +000010718 v2i64x_info>, EVEX_V128;
10719 }
10720}
10721
10722defm GF2P8AFFINEINVQB : GF2P8AFFINE_avx512_common<0xCF, "vgf2p8affineinvqb",
Simon Pilgrim36be8522017-11-29 18:52:20 +000010723 X86GF2P8affineinvqb, SSE_INTMUL_ITINS_P>,
Coby Tayreed8b17be2017-11-26 09:36:41 +000010724 EVEX_4V, EVEX_CD8<8, CD8VF>, VEX_W, AVX512AIi8Base;
10725defm GF2P8AFFINEQB : GF2P8AFFINE_avx512_common<0xCE, "vgf2p8affineqb",
Simon Pilgrim36be8522017-11-29 18:52:20 +000010726 X86GF2P8affineqb, SSE_INTMUL_ITINS_P>,
Coby Tayreed8b17be2017-11-26 09:36:41 +000010727 EVEX_4V, EVEX_CD8<8, CD8VF>, VEX_W, AVX512AIi8Base;
10728